1*f62ca4e2SLi-hao Kuo // SPDX-License-Identifier: GPL-2.0-only 2*f62ca4e2SLi-hao Kuo // Copyright (c) 2021 Sunplus Inc. 3*f62ca4e2SLi-hao Kuo // Author: Li-hao Kuo <lhjeff911@gmail.com> 4*f62ca4e2SLi-hao Kuo 5*f62ca4e2SLi-hao Kuo #include <linux/bitfield.h> 6*f62ca4e2SLi-hao Kuo #include <linux/clk.h> 7*f62ca4e2SLi-hao Kuo #include <linux/delay.h> 8*f62ca4e2SLi-hao Kuo #include <linux/dma-mapping.h> 9*f62ca4e2SLi-hao Kuo #include <linux/interrupt.h> 10*f62ca4e2SLi-hao Kuo #include <linux/module.h> 11*f62ca4e2SLi-hao Kuo #include <linux/of.h> 12*f62ca4e2SLi-hao Kuo #include <linux/platform_device.h> 13*f62ca4e2SLi-hao Kuo #include <linux/pm_runtime.h> 14*f62ca4e2SLi-hao Kuo #include <linux/reset.h> 15*f62ca4e2SLi-hao Kuo #include <linux/spi/spi.h> 16*f62ca4e2SLi-hao Kuo 17*f62ca4e2SLi-hao Kuo #define SP7021_DATA_RDY_REG 0x0044 18*f62ca4e2SLi-hao Kuo #define SP7021_SLAVE_DMA_CTRL_REG 0x0048 19*f62ca4e2SLi-hao Kuo #define SP7021_SLAVE_DMA_LENGTH_REG 0x004c 20*f62ca4e2SLi-hao Kuo #define SP7021_SLAVE_DMA_ADDR_REG 0x004c 21*f62ca4e2SLi-hao Kuo 22*f62ca4e2SLi-hao Kuo #define SP7021_SLAVE_DATA_RDY BIT(0) 23*f62ca4e2SLi-hao Kuo #define SP7021_SLAVE_SW_RST BIT(1) 24*f62ca4e2SLi-hao Kuo #define SP7021_SLA_DMA_W_INT BIT(8) 25*f62ca4e2SLi-hao Kuo #define SP7021_SLAVE_CLR_INT BIT(8) 26*f62ca4e2SLi-hao Kuo #define SP7021_SLAVE_DMA_EN BIT(0) 27*f62ca4e2SLi-hao Kuo #define SP7021_SLAVE_DMA_RW BIT(6) 28*f62ca4e2SLi-hao Kuo #define SP7021_SLAVE_DMA_CMD GENMASK(3, 2) 29*f62ca4e2SLi-hao Kuo 30*f62ca4e2SLi-hao Kuo #define SP7021_FIFO_REG 0x0034 31*f62ca4e2SLi-hao Kuo #define SP7021_SPI_STATUS_REG 0x0038 32*f62ca4e2SLi-hao Kuo #define SP7021_SPI_CONFIG_REG 0x003c 33*f62ca4e2SLi-hao Kuo #define SP7021_INT_BUSY_REG 0x004c 34*f62ca4e2SLi-hao Kuo #define SP7021_DMA_CTRL_REG 0x0050 35*f62ca4e2SLi-hao Kuo 36*f62ca4e2SLi-hao Kuo #define SP7021_SPI_START_FD BIT(0) 37*f62ca4e2SLi-hao Kuo #define SP7021_FD_SW_RST BIT(1) 38*f62ca4e2SLi-hao Kuo #define SP7021_TX_EMP_FLAG BIT(2) 39*f62ca4e2SLi-hao Kuo #define SP7021_RX_EMP_FLAG BIT(4) 40*f62ca4e2SLi-hao Kuo #define SP7021_RX_FULL_FLAG BIT(5) 41*f62ca4e2SLi-hao Kuo #define SP7021_FINISH_FLAG BIT(6) 42*f62ca4e2SLi-hao Kuo 43*f62ca4e2SLi-hao Kuo #define SP7021_TX_CNT_MASK GENMASK(11, 8) 44*f62ca4e2SLi-hao Kuo #define SP7021_RX_CNT_MASK GENMASK(15, 12) 45*f62ca4e2SLi-hao Kuo #define SP7021_TX_LEN_MASK GENMASK(23, 16) 46*f62ca4e2SLi-hao Kuo #define SP7021_GET_LEN_MASK GENMASK(31, 24) 47*f62ca4e2SLi-hao Kuo #define SP7021_SET_TX_LEN GENMASK(23, 16) 48*f62ca4e2SLi-hao Kuo #define SP7021_SET_XFER_LEN GENMASK(31, 24) 49*f62ca4e2SLi-hao Kuo 50*f62ca4e2SLi-hao Kuo #define SP7021_CPOL_FD BIT(0) 51*f62ca4e2SLi-hao Kuo #define SP7021_CPHA_R BIT(1) 52*f62ca4e2SLi-hao Kuo #define SP7021_CPHA_W BIT(2) 53*f62ca4e2SLi-hao Kuo #define SP7021_LSB_SEL BIT(4) 54*f62ca4e2SLi-hao Kuo #define SP7021_CS_POR BIT(5) 55*f62ca4e2SLi-hao Kuo #define SP7021_FD_SEL BIT(6) 56*f62ca4e2SLi-hao Kuo 57*f62ca4e2SLi-hao Kuo #define SP7021_RX_UNIT GENMASK(8, 7) 58*f62ca4e2SLi-hao Kuo #define SP7021_TX_UNIT GENMASK(10, 9) 59*f62ca4e2SLi-hao Kuo #define SP7021_TX_EMP_FLAG_MASK BIT(11) 60*f62ca4e2SLi-hao Kuo #define SP7021_RX_FULL_FLAG_MASK BIT(14) 61*f62ca4e2SLi-hao Kuo #define SP7021_FINISH_FLAG_MASK BIT(15) 62*f62ca4e2SLi-hao Kuo #define SP7021_CLEAN_RW_BYTE GENMASK(10, 7) 63*f62ca4e2SLi-hao Kuo #define SP7021_CLEAN_FLUG_MASK GENMASK(15, 11) 64*f62ca4e2SLi-hao Kuo #define SP7021_CLK_MASK GENMASK(31, 16) 65*f62ca4e2SLi-hao Kuo 66*f62ca4e2SLi-hao Kuo #define SP7021_INT_BYPASS BIT(3) 67*f62ca4e2SLi-hao Kuo #define SP7021_CLR_MASTER_INT BIT(6) 68*f62ca4e2SLi-hao Kuo 69*f62ca4e2SLi-hao Kuo #define SP7021_SPI_DATA_SIZE (255) 70*f62ca4e2SLi-hao Kuo #define SP7021_FIFO_DATA_LEN (16) 71*f62ca4e2SLi-hao Kuo 72*f62ca4e2SLi-hao Kuo enum SP_SPI_MODE { 73*f62ca4e2SLi-hao Kuo SP7021_SLAVE_READ = 0, 74*f62ca4e2SLi-hao Kuo SP7021_SLAVE_WRITE = 1, 75*f62ca4e2SLi-hao Kuo SP7021_SPI_IDLE = 2, 76*f62ca4e2SLi-hao Kuo }; 77*f62ca4e2SLi-hao Kuo 78*f62ca4e2SLi-hao Kuo enum { 79*f62ca4e2SLi-hao Kuo SP7021_MASTER_MODE = 0, 80*f62ca4e2SLi-hao Kuo SP7021_SLAVE_MODE = 1, 81*f62ca4e2SLi-hao Kuo }; 82*f62ca4e2SLi-hao Kuo 83*f62ca4e2SLi-hao Kuo struct sp7021_spi_ctlr { 84*f62ca4e2SLi-hao Kuo struct device *dev; 85*f62ca4e2SLi-hao Kuo struct spi_controller *ctlr; 86*f62ca4e2SLi-hao Kuo void __iomem *m_base; 87*f62ca4e2SLi-hao Kuo void __iomem *s_base; 88*f62ca4e2SLi-hao Kuo u32 xfer_conf; 89*f62ca4e2SLi-hao Kuo int mode; 90*f62ca4e2SLi-hao Kuo int m_irq; 91*f62ca4e2SLi-hao Kuo int s_irq; 92*f62ca4e2SLi-hao Kuo struct clk *spi_clk; 93*f62ca4e2SLi-hao Kuo struct reset_control *rstc; 94*f62ca4e2SLi-hao Kuo // irq spin lock 95*f62ca4e2SLi-hao Kuo spinlock_t lock; 96*f62ca4e2SLi-hao Kuo // data xfer lock 97*f62ca4e2SLi-hao Kuo struct mutex buf_lock; 98*f62ca4e2SLi-hao Kuo struct completion isr_done; 99*f62ca4e2SLi-hao Kuo struct completion slave_isr; 100*f62ca4e2SLi-hao Kuo unsigned int rx_cur_len; 101*f62ca4e2SLi-hao Kuo unsigned int tx_cur_len; 102*f62ca4e2SLi-hao Kuo unsigned int data_unit; 103*f62ca4e2SLi-hao Kuo const u8 *tx_buf; 104*f62ca4e2SLi-hao Kuo u8 *rx_buf; 105*f62ca4e2SLi-hao Kuo }; 106*f62ca4e2SLi-hao Kuo 107*f62ca4e2SLi-hao Kuo static irqreturn_t sp7021_spi_slave_irq(int irq, void *dev) 108*f62ca4e2SLi-hao Kuo { 109*f62ca4e2SLi-hao Kuo struct sp7021_spi_ctlr *pspim = dev; 110*f62ca4e2SLi-hao Kuo unsigned int data_status; 111*f62ca4e2SLi-hao Kuo 112*f62ca4e2SLi-hao Kuo data_status = readl(pspim->s_base + SP7021_DATA_RDY_REG); 113*f62ca4e2SLi-hao Kuo writel(data_status | SP7021_SLAVE_CLR_INT, pspim->s_base + SP7021_DATA_RDY_REG); 114*f62ca4e2SLi-hao Kuo complete(&pspim->slave_isr); 115*f62ca4e2SLi-hao Kuo return IRQ_HANDLED; 116*f62ca4e2SLi-hao Kuo } 117*f62ca4e2SLi-hao Kuo 118*f62ca4e2SLi-hao Kuo static int sp7021_spi_slave_abort(struct spi_controller *ctlr) 119*f62ca4e2SLi-hao Kuo { 120*f62ca4e2SLi-hao Kuo struct sp7021_spi_ctlr *pspim = spi_master_get_devdata(ctlr); 121*f62ca4e2SLi-hao Kuo 122*f62ca4e2SLi-hao Kuo complete(&pspim->slave_isr); 123*f62ca4e2SLi-hao Kuo complete(&pspim->isr_done); 124*f62ca4e2SLi-hao Kuo return 0; 125*f62ca4e2SLi-hao Kuo } 126*f62ca4e2SLi-hao Kuo 127*f62ca4e2SLi-hao Kuo int sp7021_spi_slave_tx(struct spi_device *spi, struct spi_transfer *xfer) 128*f62ca4e2SLi-hao Kuo { 129*f62ca4e2SLi-hao Kuo struct sp7021_spi_ctlr *pspim = spi_controller_get_devdata(spi->controller); 130*f62ca4e2SLi-hao Kuo 131*f62ca4e2SLi-hao Kuo reinit_completion(&pspim->slave_isr); 132*f62ca4e2SLi-hao Kuo writel(SP7021_SLAVE_DMA_EN | SP7021_SLAVE_DMA_RW | FIELD_PREP(SP7021_SLAVE_DMA_CMD, 3), 133*f62ca4e2SLi-hao Kuo pspim->s_base + SP7021_SLAVE_DMA_CTRL_REG); 134*f62ca4e2SLi-hao Kuo writel(xfer->len, pspim->s_base + SP7021_SLAVE_DMA_LENGTH_REG); 135*f62ca4e2SLi-hao Kuo writel(xfer->tx_dma, pspim->s_base + SP7021_SLAVE_DMA_ADDR_REG); 136*f62ca4e2SLi-hao Kuo writel(readl(pspim->s_base + SP7021_DATA_RDY_REG) | SP7021_SLAVE_DATA_RDY, 137*f62ca4e2SLi-hao Kuo pspim->s_base + SP7021_DATA_RDY_REG); 138*f62ca4e2SLi-hao Kuo if (wait_for_completion_interruptible(&pspim->isr_done)) { 139*f62ca4e2SLi-hao Kuo dev_err(&spi->dev, "%s() wait_for_completion err\n", __func__); 140*f62ca4e2SLi-hao Kuo return -EINTR; 141*f62ca4e2SLi-hao Kuo } 142*f62ca4e2SLi-hao Kuo return 0; 143*f62ca4e2SLi-hao Kuo } 144*f62ca4e2SLi-hao Kuo 145*f62ca4e2SLi-hao Kuo int sp7021_spi_slave_rx(struct spi_device *spi, struct spi_transfer *xfer) 146*f62ca4e2SLi-hao Kuo { 147*f62ca4e2SLi-hao Kuo struct sp7021_spi_ctlr *pspim = spi_controller_get_devdata(spi->controller); 148*f62ca4e2SLi-hao Kuo int ret = 0; 149*f62ca4e2SLi-hao Kuo 150*f62ca4e2SLi-hao Kuo reinit_completion(&pspim->isr_done); 151*f62ca4e2SLi-hao Kuo writel(SP7021_SLAVE_DMA_EN | FIELD_PREP(SP7021_SLAVE_DMA_CMD, 3), 152*f62ca4e2SLi-hao Kuo pspim->s_base + SP7021_SLAVE_DMA_CTRL_REG); 153*f62ca4e2SLi-hao Kuo writel(xfer->len, pspim->s_base + SP7021_SLAVE_DMA_LENGTH_REG); 154*f62ca4e2SLi-hao Kuo writel(xfer->rx_dma, pspim->s_base + SP7021_SLAVE_DMA_ADDR_REG); 155*f62ca4e2SLi-hao Kuo if (wait_for_completion_interruptible(&pspim->isr_done)) { 156*f62ca4e2SLi-hao Kuo dev_err(&spi->dev, "%s() wait_for_completion err\n", __func__); 157*f62ca4e2SLi-hao Kuo return -EINTR; 158*f62ca4e2SLi-hao Kuo } 159*f62ca4e2SLi-hao Kuo writel(SP7021_SLAVE_SW_RST, pspim->s_base + SP7021_SLAVE_DMA_CTRL_REG); 160*f62ca4e2SLi-hao Kuo return ret; 161*f62ca4e2SLi-hao Kuo } 162*f62ca4e2SLi-hao Kuo 163*f62ca4e2SLi-hao Kuo void sp7021_spi_master_rb(struct sp7021_spi_ctlr *pspim, unsigned int len) 164*f62ca4e2SLi-hao Kuo { 165*f62ca4e2SLi-hao Kuo int i; 166*f62ca4e2SLi-hao Kuo 167*f62ca4e2SLi-hao Kuo for (i = 0; i < len; i++) { 168*f62ca4e2SLi-hao Kuo pspim->rx_buf[pspim->rx_cur_len] = 169*f62ca4e2SLi-hao Kuo readl(pspim->m_base + SP7021_FIFO_REG); 170*f62ca4e2SLi-hao Kuo pspim->rx_cur_len++; 171*f62ca4e2SLi-hao Kuo } 172*f62ca4e2SLi-hao Kuo } 173*f62ca4e2SLi-hao Kuo 174*f62ca4e2SLi-hao Kuo void sp7021_spi_master_wb(struct sp7021_spi_ctlr *pspim, unsigned int len) 175*f62ca4e2SLi-hao Kuo { 176*f62ca4e2SLi-hao Kuo int i; 177*f62ca4e2SLi-hao Kuo 178*f62ca4e2SLi-hao Kuo for (i = 0; i < len; i++) { 179*f62ca4e2SLi-hao Kuo writel(pspim->tx_buf[pspim->tx_cur_len], 180*f62ca4e2SLi-hao Kuo pspim->m_base + SP7021_FIFO_REG); 181*f62ca4e2SLi-hao Kuo pspim->tx_cur_len++; 182*f62ca4e2SLi-hao Kuo } 183*f62ca4e2SLi-hao Kuo } 184*f62ca4e2SLi-hao Kuo 185*f62ca4e2SLi-hao Kuo static irqreturn_t sp7021_spi_master_irq(int irq, void *dev) 186*f62ca4e2SLi-hao Kuo { 187*f62ca4e2SLi-hao Kuo struct sp7021_spi_ctlr *pspim = dev; 188*f62ca4e2SLi-hao Kuo unsigned int tx_cnt, total_len; 189*f62ca4e2SLi-hao Kuo unsigned int tx_len, rx_cnt; 190*f62ca4e2SLi-hao Kuo unsigned int fd_status; 191*f62ca4e2SLi-hao Kuo unsigned long flags; 192*f62ca4e2SLi-hao Kuo bool isrdone = false; 193*f62ca4e2SLi-hao Kuo u32 value; 194*f62ca4e2SLi-hao Kuo 195*f62ca4e2SLi-hao Kuo fd_status = readl(pspim->m_base + SP7021_SPI_STATUS_REG); 196*f62ca4e2SLi-hao Kuo tx_cnt = FIELD_GET(SP7021_TX_CNT_MASK, fd_status); 197*f62ca4e2SLi-hao Kuo tx_len = FIELD_GET(SP7021_TX_LEN_MASK, fd_status); 198*f62ca4e2SLi-hao Kuo total_len = FIELD_GET(SP7021_GET_LEN_MASK, fd_status); 199*f62ca4e2SLi-hao Kuo 200*f62ca4e2SLi-hao Kuo if ((fd_status & SP7021_TX_EMP_FLAG) && (fd_status & SP7021_RX_EMP_FLAG) && total_len == 0) 201*f62ca4e2SLi-hao Kuo return IRQ_NONE; 202*f62ca4e2SLi-hao Kuo 203*f62ca4e2SLi-hao Kuo if (tx_len == 0 && total_len == 0) 204*f62ca4e2SLi-hao Kuo return IRQ_NONE; 205*f62ca4e2SLi-hao Kuo 206*f62ca4e2SLi-hao Kuo spin_lock_irqsave(&pspim->lock, flags); 207*f62ca4e2SLi-hao Kuo 208*f62ca4e2SLi-hao Kuo rx_cnt = FIELD_GET(SP7021_RX_CNT_MASK, fd_status); 209*f62ca4e2SLi-hao Kuo if (fd_status & SP7021_RX_FULL_FLAG) 210*f62ca4e2SLi-hao Kuo rx_cnt = pspim->data_unit; 211*f62ca4e2SLi-hao Kuo 212*f62ca4e2SLi-hao Kuo tx_cnt = min(tx_len - pspim->tx_cur_len, pspim->data_unit - tx_cnt); 213*f62ca4e2SLi-hao Kuo dev_dbg(pspim->dev, "fd_st=0x%x rx_c:%d tx_c:%d tx_l:%d", 214*f62ca4e2SLi-hao Kuo fd_status, rx_cnt, tx_cnt, tx_len); 215*f62ca4e2SLi-hao Kuo 216*f62ca4e2SLi-hao Kuo if (rx_cnt > 0) 217*f62ca4e2SLi-hao Kuo sp7021_spi_master_rb(pspim, rx_cnt); 218*f62ca4e2SLi-hao Kuo if (tx_cnt > 0) 219*f62ca4e2SLi-hao Kuo sp7021_spi_master_wb(pspim, tx_cnt); 220*f62ca4e2SLi-hao Kuo 221*f62ca4e2SLi-hao Kuo fd_status = readl(pspim->m_base + SP7021_SPI_STATUS_REG); 222*f62ca4e2SLi-hao Kuo tx_len = FIELD_GET(SP7021_TX_LEN_MASK, fd_status); 223*f62ca4e2SLi-hao Kuo total_len = FIELD_GET(SP7021_GET_LEN_MASK, fd_status); 224*f62ca4e2SLi-hao Kuo 225*f62ca4e2SLi-hao Kuo if (fd_status & SP7021_FINISH_FLAG || tx_len == pspim->tx_cur_len) { 226*f62ca4e2SLi-hao Kuo while (total_len != pspim->rx_cur_len) { 227*f62ca4e2SLi-hao Kuo fd_status = readl(pspim->m_base + SP7021_SPI_STATUS_REG); 228*f62ca4e2SLi-hao Kuo total_len = FIELD_GET(SP7021_GET_LEN_MASK, fd_status); 229*f62ca4e2SLi-hao Kuo if (fd_status & SP7021_RX_FULL_FLAG) 230*f62ca4e2SLi-hao Kuo rx_cnt = pspim->data_unit; 231*f62ca4e2SLi-hao Kuo else 232*f62ca4e2SLi-hao Kuo rx_cnt = FIELD_GET(SP7021_RX_CNT_MASK, fd_status); 233*f62ca4e2SLi-hao Kuo 234*f62ca4e2SLi-hao Kuo if (rx_cnt > 0) 235*f62ca4e2SLi-hao Kuo sp7021_spi_master_rb(pspim, rx_cnt); 236*f62ca4e2SLi-hao Kuo } 237*f62ca4e2SLi-hao Kuo value = readl(pspim->m_base + SP7021_INT_BUSY_REG); 238*f62ca4e2SLi-hao Kuo value |= SP7021_CLR_MASTER_INT; 239*f62ca4e2SLi-hao Kuo writel(value, pspim->m_base + SP7021_INT_BUSY_REG); 240*f62ca4e2SLi-hao Kuo writel(SP7021_FINISH_FLAG, pspim->m_base + SP7021_SPI_STATUS_REG); 241*f62ca4e2SLi-hao Kuo isrdone = true; 242*f62ca4e2SLi-hao Kuo } 243*f62ca4e2SLi-hao Kuo 244*f62ca4e2SLi-hao Kuo if (isrdone) 245*f62ca4e2SLi-hao Kuo complete(&pspim->isr_done); 246*f62ca4e2SLi-hao Kuo spin_unlock_irqrestore(&pspim->lock, flags); 247*f62ca4e2SLi-hao Kuo return IRQ_HANDLED; 248*f62ca4e2SLi-hao Kuo } 249*f62ca4e2SLi-hao Kuo 250*f62ca4e2SLi-hao Kuo static void sp7021_prep_transfer(struct spi_controller *ctlr, struct spi_device *spi) 251*f62ca4e2SLi-hao Kuo { 252*f62ca4e2SLi-hao Kuo struct sp7021_spi_ctlr *pspim = spi_master_get_devdata(ctlr); 253*f62ca4e2SLi-hao Kuo 254*f62ca4e2SLi-hao Kuo pspim->tx_cur_len = 0; 255*f62ca4e2SLi-hao Kuo pspim->rx_cur_len = 0; 256*f62ca4e2SLi-hao Kuo pspim->data_unit = SP7021_FIFO_DATA_LEN; 257*f62ca4e2SLi-hao Kuo } 258*f62ca4e2SLi-hao Kuo 259*f62ca4e2SLi-hao Kuo // preliminary set CS, CPOL, CPHA and LSB 260*f62ca4e2SLi-hao Kuo static int sp7021_spi_controller_prepare_message(struct spi_controller *ctlr, 261*f62ca4e2SLi-hao Kuo struct spi_message *msg) 262*f62ca4e2SLi-hao Kuo { 263*f62ca4e2SLi-hao Kuo struct sp7021_spi_ctlr *pspim = spi_master_get_devdata(ctlr); 264*f62ca4e2SLi-hao Kuo struct spi_device *s = msg->spi; 265*f62ca4e2SLi-hao Kuo u32 valus, rs = 0; 266*f62ca4e2SLi-hao Kuo 267*f62ca4e2SLi-hao Kuo valus = readl(pspim->m_base + SP7021_SPI_STATUS_REG); 268*f62ca4e2SLi-hao Kuo valus |= SP7021_FD_SW_RST; 269*f62ca4e2SLi-hao Kuo writel(valus, pspim->m_base + SP7021_SPI_STATUS_REG); 270*f62ca4e2SLi-hao Kuo rs |= SP7021_FD_SEL; 271*f62ca4e2SLi-hao Kuo if (s->mode & SPI_CPOL) 272*f62ca4e2SLi-hao Kuo rs |= SP7021_CPOL_FD; 273*f62ca4e2SLi-hao Kuo 274*f62ca4e2SLi-hao Kuo if (s->mode & SPI_LSB_FIRST) 275*f62ca4e2SLi-hao Kuo rs |= SP7021_LSB_SEL; 276*f62ca4e2SLi-hao Kuo 277*f62ca4e2SLi-hao Kuo if (s->mode & SPI_CS_HIGH) 278*f62ca4e2SLi-hao Kuo rs |= SP7021_CS_POR; 279*f62ca4e2SLi-hao Kuo 280*f62ca4e2SLi-hao Kuo if (s->mode & SPI_CPHA) 281*f62ca4e2SLi-hao Kuo rs |= SP7021_CPHA_R; 282*f62ca4e2SLi-hao Kuo else 283*f62ca4e2SLi-hao Kuo rs |= SP7021_CPHA_W; 284*f62ca4e2SLi-hao Kuo 285*f62ca4e2SLi-hao Kuo rs |= FIELD_PREP(SP7021_TX_UNIT, 0) | FIELD_PREP(SP7021_RX_UNIT, 0); 286*f62ca4e2SLi-hao Kuo pspim->xfer_conf = rs; 287*f62ca4e2SLi-hao Kuo if (pspim->xfer_conf & SP7021_CPOL_FD) 288*f62ca4e2SLi-hao Kuo writel(pspim->xfer_conf, pspim->m_base + SP7021_SPI_CONFIG_REG); 289*f62ca4e2SLi-hao Kuo 290*f62ca4e2SLi-hao Kuo return 0; 291*f62ca4e2SLi-hao Kuo } 292*f62ca4e2SLi-hao Kuo 293*f62ca4e2SLi-hao Kuo static void sp7021_spi_setup_clk(struct spi_controller *ctlr, struct spi_transfer *xfer) 294*f62ca4e2SLi-hao Kuo { 295*f62ca4e2SLi-hao Kuo struct sp7021_spi_ctlr *pspim = spi_master_get_devdata(ctlr); 296*f62ca4e2SLi-hao Kuo u32 clk_rate, clk_sel, div; 297*f62ca4e2SLi-hao Kuo 298*f62ca4e2SLi-hao Kuo clk_rate = clk_get_rate(pspim->spi_clk); 299*f62ca4e2SLi-hao Kuo div = clk_rate / xfer->speed_hz; 300*f62ca4e2SLi-hao Kuo if (div < 2) 301*f62ca4e2SLi-hao Kuo div = 2; 302*f62ca4e2SLi-hao Kuo clk_sel = (div / 2) - 1; 303*f62ca4e2SLi-hao Kuo pspim->xfer_conf &= SP7021_CLK_MASK; 304*f62ca4e2SLi-hao Kuo pspim->xfer_conf |= FIELD_PREP(SP7021_CLK_MASK, clk_sel); 305*f62ca4e2SLi-hao Kuo writel(pspim->xfer_conf, pspim->m_base + SP7021_SPI_CONFIG_REG); 306*f62ca4e2SLi-hao Kuo } 307*f62ca4e2SLi-hao Kuo 308*f62ca4e2SLi-hao Kuo static int sp7021_spi_master_transfer_one(struct spi_controller *ctlr, struct spi_device *spi, 309*f62ca4e2SLi-hao Kuo struct spi_transfer *xfer) 310*f62ca4e2SLi-hao Kuo { 311*f62ca4e2SLi-hao Kuo struct sp7021_spi_ctlr *pspim = spi_master_get_devdata(ctlr); 312*f62ca4e2SLi-hao Kuo unsigned long timeout = msecs_to_jiffies(1000); 313*f62ca4e2SLi-hao Kuo unsigned int xfer_cnt, xfer_len, last_len; 314*f62ca4e2SLi-hao Kuo unsigned int i, len_temp; 315*f62ca4e2SLi-hao Kuo u32 reg_temp; 316*f62ca4e2SLi-hao Kuo int ret; 317*f62ca4e2SLi-hao Kuo 318*f62ca4e2SLi-hao Kuo xfer_cnt = xfer->len / SP7021_SPI_DATA_SIZE; 319*f62ca4e2SLi-hao Kuo last_len = xfer->len % SP7021_SPI_DATA_SIZE; 320*f62ca4e2SLi-hao Kuo 321*f62ca4e2SLi-hao Kuo for (i = 0; i <= xfer_cnt; i++) { 322*f62ca4e2SLi-hao Kuo mutex_lock(&pspim->buf_lock); 323*f62ca4e2SLi-hao Kuo sp7021_prep_transfer(ctlr, spi); 324*f62ca4e2SLi-hao Kuo sp7021_spi_setup_clk(ctlr, xfer); 325*f62ca4e2SLi-hao Kuo reinit_completion(&pspim->isr_done); 326*f62ca4e2SLi-hao Kuo 327*f62ca4e2SLi-hao Kuo if (i == xfer_cnt) 328*f62ca4e2SLi-hao Kuo xfer_len = last_len; 329*f62ca4e2SLi-hao Kuo else 330*f62ca4e2SLi-hao Kuo xfer_len = SP7021_SPI_DATA_SIZE; 331*f62ca4e2SLi-hao Kuo 332*f62ca4e2SLi-hao Kuo pspim->tx_buf = xfer->tx_buf + i * SP7021_SPI_DATA_SIZE; 333*f62ca4e2SLi-hao Kuo pspim->rx_buf = xfer->rx_buf + i * SP7021_SPI_DATA_SIZE; 334*f62ca4e2SLi-hao Kuo 335*f62ca4e2SLi-hao Kuo if (pspim->tx_cur_len < xfer_len) { 336*f62ca4e2SLi-hao Kuo len_temp = min(pspim->data_unit, xfer_len); 337*f62ca4e2SLi-hao Kuo sp7021_spi_master_wb(pspim, len_temp); 338*f62ca4e2SLi-hao Kuo } 339*f62ca4e2SLi-hao Kuo reg_temp = readl(pspim->m_base + SP7021_SPI_CONFIG_REG); 340*f62ca4e2SLi-hao Kuo reg_temp &= ~SP7021_CLEAN_RW_BYTE; 341*f62ca4e2SLi-hao Kuo reg_temp &= ~SP7021_CLEAN_FLUG_MASK; 342*f62ca4e2SLi-hao Kuo reg_temp |= SP7021_FD_SEL | SP7021_FINISH_FLAG_MASK | 343*f62ca4e2SLi-hao Kuo SP7021_TX_EMP_FLAG_MASK | SP7021_RX_FULL_FLAG_MASK | 344*f62ca4e2SLi-hao Kuo FIELD_PREP(SP7021_TX_UNIT, 0) | FIELD_PREP(SP7021_RX_UNIT, 0); 345*f62ca4e2SLi-hao Kuo writel(reg_temp, pspim->m_base + SP7021_SPI_CONFIG_REG); 346*f62ca4e2SLi-hao Kuo 347*f62ca4e2SLi-hao Kuo reg_temp = FIELD_PREP(SP7021_SET_TX_LEN, xfer_len) | 348*f62ca4e2SLi-hao Kuo FIELD_PREP(SP7021_SET_XFER_LEN, xfer_len) | 349*f62ca4e2SLi-hao Kuo SP7021_SPI_START_FD; 350*f62ca4e2SLi-hao Kuo writel(reg_temp, pspim->m_base + SP7021_SPI_STATUS_REG); 351*f62ca4e2SLi-hao Kuo 352*f62ca4e2SLi-hao Kuo if (!wait_for_completion_interruptible_timeout(&pspim->isr_done, timeout)) { 353*f62ca4e2SLi-hao Kuo dev_err(&spi->dev, "wait_for_completion err\n"); 354*f62ca4e2SLi-hao Kuo return -ETIMEDOUT; 355*f62ca4e2SLi-hao Kuo } 356*f62ca4e2SLi-hao Kuo 357*f62ca4e2SLi-hao Kuo reg_temp = readl(pspim->m_base + SP7021_SPI_STATUS_REG); 358*f62ca4e2SLi-hao Kuo if (reg_temp & SP7021_FINISH_FLAG) { 359*f62ca4e2SLi-hao Kuo writel(SP7021_FINISH_FLAG, pspim->m_base + SP7021_SPI_STATUS_REG); 360*f62ca4e2SLi-hao Kuo writel(readl(pspim->m_base + SP7021_SPI_CONFIG_REG) & 361*f62ca4e2SLi-hao Kuo SP7021_CLEAN_FLUG_MASK, pspim->m_base + SP7021_SPI_CONFIG_REG); 362*f62ca4e2SLi-hao Kuo } 363*f62ca4e2SLi-hao Kuo 364*f62ca4e2SLi-hao Kuo if (pspim->xfer_conf & SP7021_CPOL_FD) 365*f62ca4e2SLi-hao Kuo writel(pspim->xfer_conf, pspim->m_base + SP7021_SPI_CONFIG_REG); 366*f62ca4e2SLi-hao Kuo 367*f62ca4e2SLi-hao Kuo mutex_unlock(&pspim->buf_lock); 368*f62ca4e2SLi-hao Kuo ret = 0; 369*f62ca4e2SLi-hao Kuo } 370*f62ca4e2SLi-hao Kuo return ret; 371*f62ca4e2SLi-hao Kuo } 372*f62ca4e2SLi-hao Kuo 373*f62ca4e2SLi-hao Kuo static int sp7021_spi_slave_transfer_one(struct spi_controller *ctlr, struct spi_device *spi, 374*f62ca4e2SLi-hao Kuo struct spi_transfer *xfer) 375*f62ca4e2SLi-hao Kuo { 376*f62ca4e2SLi-hao Kuo struct sp7021_spi_ctlr *pspim = spi_master_get_devdata(ctlr); 377*f62ca4e2SLi-hao Kuo struct device *dev = pspim->dev; 378*f62ca4e2SLi-hao Kuo int mode, ret = 0; 379*f62ca4e2SLi-hao Kuo 380*f62ca4e2SLi-hao Kuo mode = SP7021_SPI_IDLE; 381*f62ca4e2SLi-hao Kuo if (xfer->tx_buf && xfer->rx_buf) { 382*f62ca4e2SLi-hao Kuo dev_dbg(&ctlr->dev, "%s() wrong command\n", __func__); 383*f62ca4e2SLi-hao Kuo ret = -EINVAL; 384*f62ca4e2SLi-hao Kuo } else if (xfer->tx_buf) { 385*f62ca4e2SLi-hao Kuo xfer->tx_dma = dma_map_single(dev, (void *)xfer->tx_buf, 386*f62ca4e2SLi-hao Kuo xfer->len, DMA_TO_DEVICE); 387*f62ca4e2SLi-hao Kuo if (dma_mapping_error(dev, xfer->tx_dma)) 388*f62ca4e2SLi-hao Kuo return -ENOMEM; 389*f62ca4e2SLi-hao Kuo mode = SP7021_SLAVE_WRITE; 390*f62ca4e2SLi-hao Kuo } else if (xfer->rx_buf) { 391*f62ca4e2SLi-hao Kuo xfer->rx_dma = dma_map_single(dev, xfer->rx_buf, xfer->len, 392*f62ca4e2SLi-hao Kuo DMA_FROM_DEVICE); 393*f62ca4e2SLi-hao Kuo if (dma_mapping_error(dev, xfer->rx_dma)) 394*f62ca4e2SLi-hao Kuo return -ENOMEM; 395*f62ca4e2SLi-hao Kuo mode = SP7021_SLAVE_READ; 396*f62ca4e2SLi-hao Kuo } 397*f62ca4e2SLi-hao Kuo 398*f62ca4e2SLi-hao Kuo switch (mode) { 399*f62ca4e2SLi-hao Kuo case SP7021_SLAVE_WRITE: 400*f62ca4e2SLi-hao Kuo ret = sp7021_spi_slave_tx(spi, xfer); 401*f62ca4e2SLi-hao Kuo break; 402*f62ca4e2SLi-hao Kuo case SP7021_SLAVE_READ: 403*f62ca4e2SLi-hao Kuo ret = sp7021_spi_slave_rx(spi, xfer); 404*f62ca4e2SLi-hao Kuo break; 405*f62ca4e2SLi-hao Kuo default: 406*f62ca4e2SLi-hao Kuo break; 407*f62ca4e2SLi-hao Kuo } 408*f62ca4e2SLi-hao Kuo if (xfer->tx_buf) 409*f62ca4e2SLi-hao Kuo dma_unmap_single(dev, xfer->tx_dma, xfer->len, DMA_TO_DEVICE); 410*f62ca4e2SLi-hao Kuo if (xfer->rx_buf) 411*f62ca4e2SLi-hao Kuo dma_unmap_single(dev, xfer->rx_dma, xfer->len, DMA_FROM_DEVICE); 412*f62ca4e2SLi-hao Kuo 413*f62ca4e2SLi-hao Kuo spi_finalize_current_transfer(ctlr); 414*f62ca4e2SLi-hao Kuo return ret; 415*f62ca4e2SLi-hao Kuo } 416*f62ca4e2SLi-hao Kuo 417*f62ca4e2SLi-hao Kuo static void sp7021_spi_disable_unprepare(void *data) 418*f62ca4e2SLi-hao Kuo { 419*f62ca4e2SLi-hao Kuo clk_disable_unprepare(data); 420*f62ca4e2SLi-hao Kuo } 421*f62ca4e2SLi-hao Kuo 422*f62ca4e2SLi-hao Kuo static void sp7021_spi_reset_control_assert(void *data) 423*f62ca4e2SLi-hao Kuo { 424*f62ca4e2SLi-hao Kuo reset_control_assert(data); 425*f62ca4e2SLi-hao Kuo } 426*f62ca4e2SLi-hao Kuo 427*f62ca4e2SLi-hao Kuo static int sp7021_spi_controller_probe(struct platform_device *pdev) 428*f62ca4e2SLi-hao Kuo { 429*f62ca4e2SLi-hao Kuo struct device *dev = &pdev->dev; 430*f62ca4e2SLi-hao Kuo struct sp7021_spi_ctlr *pspim; 431*f62ca4e2SLi-hao Kuo struct spi_controller *ctlr; 432*f62ca4e2SLi-hao Kuo int mode, ret; 433*f62ca4e2SLi-hao Kuo 434*f62ca4e2SLi-hao Kuo pdev->id = of_alias_get_id(pdev->dev.of_node, "sp_spi"); 435*f62ca4e2SLi-hao Kuo 436*f62ca4e2SLi-hao Kuo if (device_property_read_bool(dev, "spi-slave")) 437*f62ca4e2SLi-hao Kuo mode = SP7021_SLAVE_MODE; 438*f62ca4e2SLi-hao Kuo else 439*f62ca4e2SLi-hao Kuo mode = SP7021_MASTER_MODE; 440*f62ca4e2SLi-hao Kuo 441*f62ca4e2SLi-hao Kuo if (mode == SP7021_SLAVE_MODE) 442*f62ca4e2SLi-hao Kuo ctlr = devm_spi_alloc_slave(dev, sizeof(*pspim)); 443*f62ca4e2SLi-hao Kuo else 444*f62ca4e2SLi-hao Kuo ctlr = devm_spi_alloc_master(dev, sizeof(*pspim)); 445*f62ca4e2SLi-hao Kuo if (!ctlr) 446*f62ca4e2SLi-hao Kuo return -ENOMEM; 447*f62ca4e2SLi-hao Kuo device_set_node(&ctlr->dev, pdev->dev.fwnode); 448*f62ca4e2SLi-hao Kuo ctlr->bus_num = pdev->id; 449*f62ca4e2SLi-hao Kuo ctlr->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH | SPI_LSB_FIRST; 450*f62ca4e2SLi-hao Kuo ctlr->auto_runtime_pm = true; 451*f62ca4e2SLi-hao Kuo ctlr->prepare_message = sp7021_spi_controller_prepare_message; 452*f62ca4e2SLi-hao Kuo if (mode == SP7021_SLAVE_MODE) { 453*f62ca4e2SLi-hao Kuo ctlr->transfer_one = sp7021_spi_slave_transfer_one; 454*f62ca4e2SLi-hao Kuo ctlr->slave_abort = sp7021_spi_slave_abort; 455*f62ca4e2SLi-hao Kuo ctlr->flags = SPI_CONTROLLER_HALF_DUPLEX; 456*f62ca4e2SLi-hao Kuo } else { 457*f62ca4e2SLi-hao Kuo ctlr->bits_per_word_mask = SPI_BPW_MASK(8); 458*f62ca4e2SLi-hao Kuo ctlr->min_speed_hz = 40000; 459*f62ca4e2SLi-hao Kuo ctlr->max_speed_hz = 25000000; 460*f62ca4e2SLi-hao Kuo ctlr->use_gpio_descriptors = true; 461*f62ca4e2SLi-hao Kuo ctlr->flags = SPI_CONTROLLER_MUST_RX | SPI_CONTROLLER_MUST_TX; 462*f62ca4e2SLi-hao Kuo ctlr->transfer_one = sp7021_spi_master_transfer_one; 463*f62ca4e2SLi-hao Kuo } 464*f62ca4e2SLi-hao Kuo platform_set_drvdata(pdev, ctlr); 465*f62ca4e2SLi-hao Kuo pspim = spi_controller_get_devdata(ctlr); 466*f62ca4e2SLi-hao Kuo pspim->mode = mode; 467*f62ca4e2SLi-hao Kuo pspim->ctlr = ctlr; 468*f62ca4e2SLi-hao Kuo pspim->dev = dev; 469*f62ca4e2SLi-hao Kuo spin_lock_init(&pspim->lock); 470*f62ca4e2SLi-hao Kuo mutex_init(&pspim->buf_lock); 471*f62ca4e2SLi-hao Kuo init_completion(&pspim->isr_done); 472*f62ca4e2SLi-hao Kuo init_completion(&pspim->slave_isr); 473*f62ca4e2SLi-hao Kuo 474*f62ca4e2SLi-hao Kuo pspim->m_base = devm_platform_ioremap_resource_byname(pdev, "master"); 475*f62ca4e2SLi-hao Kuo if (IS_ERR(pspim->m_base)) 476*f62ca4e2SLi-hao Kuo return dev_err_probe(dev, PTR_ERR(pspim->m_base), "m_base get fail\n"); 477*f62ca4e2SLi-hao Kuo 478*f62ca4e2SLi-hao Kuo pspim->s_base = devm_platform_ioremap_resource_byname(pdev, "slave"); 479*f62ca4e2SLi-hao Kuo if (IS_ERR(pspim->s_base)) 480*f62ca4e2SLi-hao Kuo return dev_err_probe(dev, PTR_ERR(pspim->s_base), "s_base get fail\n"); 481*f62ca4e2SLi-hao Kuo 482*f62ca4e2SLi-hao Kuo pspim->m_irq = platform_get_irq_byname(pdev, "master_risc"); 483*f62ca4e2SLi-hao Kuo if (pspim->m_irq < 0) 484*f62ca4e2SLi-hao Kuo return pspim->m_irq; 485*f62ca4e2SLi-hao Kuo 486*f62ca4e2SLi-hao Kuo pspim->s_irq = platform_get_irq_byname(pdev, "slave_risc"); 487*f62ca4e2SLi-hao Kuo if (pspim->s_irq < 0) 488*f62ca4e2SLi-hao Kuo return pspim->s_irq; 489*f62ca4e2SLi-hao Kuo 490*f62ca4e2SLi-hao Kuo ret = devm_request_irq(dev, pspim->m_irq, sp7021_spi_master_irq, 491*f62ca4e2SLi-hao Kuo IRQF_TRIGGER_RISING, pdev->name, pspim); 492*f62ca4e2SLi-hao Kuo if (ret) 493*f62ca4e2SLi-hao Kuo return ret; 494*f62ca4e2SLi-hao Kuo 495*f62ca4e2SLi-hao Kuo ret = devm_request_irq(dev, pspim->s_irq, sp7021_spi_slave_irq, 496*f62ca4e2SLi-hao Kuo IRQF_TRIGGER_RISING, pdev->name, pspim); 497*f62ca4e2SLi-hao Kuo if (ret) 498*f62ca4e2SLi-hao Kuo return ret; 499*f62ca4e2SLi-hao Kuo 500*f62ca4e2SLi-hao Kuo pspim->spi_clk = devm_clk_get(dev, NULL); 501*f62ca4e2SLi-hao Kuo if (IS_ERR(pspim->spi_clk)) 502*f62ca4e2SLi-hao Kuo return dev_err_probe(dev, PTR_ERR(pspim->spi_clk), "clk get fail\n"); 503*f62ca4e2SLi-hao Kuo 504*f62ca4e2SLi-hao Kuo pspim->rstc = devm_reset_control_get_exclusive(dev, NULL); 505*f62ca4e2SLi-hao Kuo if (IS_ERR(pspim->rstc)) 506*f62ca4e2SLi-hao Kuo return dev_err_probe(dev, PTR_ERR(pspim->rstc), "rst get fail\n"); 507*f62ca4e2SLi-hao Kuo 508*f62ca4e2SLi-hao Kuo ret = clk_prepare_enable(pspim->spi_clk); 509*f62ca4e2SLi-hao Kuo if (ret) 510*f62ca4e2SLi-hao Kuo return dev_err_probe(dev, ret, "failed to enable clk\n"); 511*f62ca4e2SLi-hao Kuo 512*f62ca4e2SLi-hao Kuo ret = devm_add_action_or_reset(dev, sp7021_spi_disable_unprepare, pspim->spi_clk); 513*f62ca4e2SLi-hao Kuo if (ret) 514*f62ca4e2SLi-hao Kuo return ret; 515*f62ca4e2SLi-hao Kuo 516*f62ca4e2SLi-hao Kuo ret = reset_control_deassert(pspim->rstc); 517*f62ca4e2SLi-hao Kuo if (ret) 518*f62ca4e2SLi-hao Kuo return dev_err_probe(dev, ret, "failed to deassert reset\n"); 519*f62ca4e2SLi-hao Kuo 520*f62ca4e2SLi-hao Kuo ret = devm_add_action_or_reset(dev, sp7021_spi_reset_control_assert, pspim->rstc); 521*f62ca4e2SLi-hao Kuo if (ret) 522*f62ca4e2SLi-hao Kuo return ret; 523*f62ca4e2SLi-hao Kuo 524*f62ca4e2SLi-hao Kuo pm_runtime_enable(dev); 525*f62ca4e2SLi-hao Kuo ret = spi_register_controller(ctlr); 526*f62ca4e2SLi-hao Kuo if (ret) { 527*f62ca4e2SLi-hao Kuo pm_runtime_disable(dev); 528*f62ca4e2SLi-hao Kuo return dev_err_probe(dev, ret, "spi_register_master fail\n"); 529*f62ca4e2SLi-hao Kuo } 530*f62ca4e2SLi-hao Kuo return 0; 531*f62ca4e2SLi-hao Kuo } 532*f62ca4e2SLi-hao Kuo 533*f62ca4e2SLi-hao Kuo static int sp7021_spi_controller_remove(struct platform_device *pdev) 534*f62ca4e2SLi-hao Kuo { 535*f62ca4e2SLi-hao Kuo struct spi_controller *ctlr = dev_get_drvdata(&pdev->dev); 536*f62ca4e2SLi-hao Kuo 537*f62ca4e2SLi-hao Kuo spi_unregister_controller(ctlr); 538*f62ca4e2SLi-hao Kuo pm_runtime_disable(&pdev->dev); 539*f62ca4e2SLi-hao Kuo pm_runtime_set_suspended(&pdev->dev); 540*f62ca4e2SLi-hao Kuo return 0; 541*f62ca4e2SLi-hao Kuo } 542*f62ca4e2SLi-hao Kuo 543*f62ca4e2SLi-hao Kuo static int __maybe_unused sp7021_spi_controller_suspend(struct device *dev) 544*f62ca4e2SLi-hao Kuo { 545*f62ca4e2SLi-hao Kuo struct spi_controller *ctlr = dev_get_drvdata(dev); 546*f62ca4e2SLi-hao Kuo struct sp7021_spi_ctlr *pspim = spi_master_get_devdata(ctlr); 547*f62ca4e2SLi-hao Kuo 548*f62ca4e2SLi-hao Kuo return reset_control_assert(pspim->rstc); 549*f62ca4e2SLi-hao Kuo } 550*f62ca4e2SLi-hao Kuo 551*f62ca4e2SLi-hao Kuo static int __maybe_unused sp7021_spi_controller_resume(struct device *dev) 552*f62ca4e2SLi-hao Kuo { 553*f62ca4e2SLi-hao Kuo struct spi_controller *ctlr = dev_get_drvdata(dev); 554*f62ca4e2SLi-hao Kuo struct sp7021_spi_ctlr *pspim = spi_master_get_devdata(ctlr); 555*f62ca4e2SLi-hao Kuo 556*f62ca4e2SLi-hao Kuo reset_control_deassert(pspim->rstc); 557*f62ca4e2SLi-hao Kuo return clk_prepare_enable(pspim->spi_clk); 558*f62ca4e2SLi-hao Kuo } 559*f62ca4e2SLi-hao Kuo 560*f62ca4e2SLi-hao Kuo static int sp7021_spi_runtime_suspend(struct device *dev) 561*f62ca4e2SLi-hao Kuo { 562*f62ca4e2SLi-hao Kuo struct spi_controller *ctlr = dev_get_drvdata(dev); 563*f62ca4e2SLi-hao Kuo struct sp7021_spi_ctlr *pspim = spi_master_get_devdata(ctlr); 564*f62ca4e2SLi-hao Kuo 565*f62ca4e2SLi-hao Kuo return reset_control_assert(pspim->rstc); 566*f62ca4e2SLi-hao Kuo } 567*f62ca4e2SLi-hao Kuo 568*f62ca4e2SLi-hao Kuo static int sp7021_spi_runtime_resume(struct device *dev) 569*f62ca4e2SLi-hao Kuo { 570*f62ca4e2SLi-hao Kuo struct spi_controller *ctlr = dev_get_drvdata(dev); 571*f62ca4e2SLi-hao Kuo struct sp7021_spi_ctlr *pspim = spi_master_get_devdata(ctlr); 572*f62ca4e2SLi-hao Kuo 573*f62ca4e2SLi-hao Kuo return reset_control_deassert(pspim->rstc); 574*f62ca4e2SLi-hao Kuo } 575*f62ca4e2SLi-hao Kuo 576*f62ca4e2SLi-hao Kuo static const struct dev_pm_ops sp7021_spi_pm_ops = { 577*f62ca4e2SLi-hao Kuo SET_RUNTIME_PM_OPS(sp7021_spi_runtime_suspend, 578*f62ca4e2SLi-hao Kuo sp7021_spi_runtime_resume, NULL) 579*f62ca4e2SLi-hao Kuo SET_SYSTEM_SLEEP_PM_OPS(sp7021_spi_controller_suspend, 580*f62ca4e2SLi-hao Kuo sp7021_spi_controller_resume) 581*f62ca4e2SLi-hao Kuo }; 582*f62ca4e2SLi-hao Kuo 583*f62ca4e2SLi-hao Kuo static const struct of_device_id sp7021_spi_controller_ids[] = { 584*f62ca4e2SLi-hao Kuo { .compatible = "sunplus,sp7021-spi" }, 585*f62ca4e2SLi-hao Kuo {} 586*f62ca4e2SLi-hao Kuo }; 587*f62ca4e2SLi-hao Kuo MODULE_DEVICE_TABLE(of, sp7021_spi_controller_ids); 588*f62ca4e2SLi-hao Kuo 589*f62ca4e2SLi-hao Kuo static struct platform_driver sp7021_spi_controller_driver = { 590*f62ca4e2SLi-hao Kuo .probe = sp7021_spi_controller_probe, 591*f62ca4e2SLi-hao Kuo .remove = sp7021_spi_controller_remove, 592*f62ca4e2SLi-hao Kuo .driver = { 593*f62ca4e2SLi-hao Kuo .name = "sunplus,sp7021-spi-controller", 594*f62ca4e2SLi-hao Kuo .of_match_table = sp7021_spi_controller_ids, 595*f62ca4e2SLi-hao Kuo .pm = &sp7021_spi_pm_ops, 596*f62ca4e2SLi-hao Kuo }, 597*f62ca4e2SLi-hao Kuo }; 598*f62ca4e2SLi-hao Kuo module_platform_driver(sp7021_spi_controller_driver); 599*f62ca4e2SLi-hao Kuo 600*f62ca4e2SLi-hao Kuo MODULE_AUTHOR("Li-hao Kuo <lhjeff911@gmail.com>"); 601*f62ca4e2SLi-hao Kuo MODULE_DESCRIPTION("Sunplus SPI controller driver"); 602*f62ca4e2SLi-hao Kuo MODULE_LICENSE("GPL"); 603