xref: /openbmc/linux/drivers/spi/spi-sun6i.c (revision b00c0d8932f1e7e36570edf0f000c64399e985e0)
12874c5fdSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
23558fe90SMaxime Ripard /*
33558fe90SMaxime Ripard  * Copyright (C) 2012 - 2014 Allwinner Tech
43558fe90SMaxime Ripard  * Pan Nan <pannan@allwinnertech.com>
53558fe90SMaxime Ripard  *
63558fe90SMaxime Ripard  * Copyright (C) 2014 Maxime Ripard
73558fe90SMaxime Ripard  * Maxime Ripard <maxime.ripard@free-electrons.com>
83558fe90SMaxime Ripard  */
93558fe90SMaxime Ripard 
109a3ef9dfSMarc Kleine-Budde #include <linux/bitfield.h>
113558fe90SMaxime Ripard #include <linux/clk.h>
123558fe90SMaxime Ripard #include <linux/delay.h>
133558fe90SMaxime Ripard #include <linux/device.h>
143558fe90SMaxime Ripard #include <linux/interrupt.h>
153558fe90SMaxime Ripard #include <linux/io.h>
163558fe90SMaxime Ripard #include <linux/module.h>
1710565dfdSMilo Kim #include <linux/of_device.h>
183558fe90SMaxime Ripard #include <linux/platform_device.h>
193558fe90SMaxime Ripard #include <linux/pm_runtime.h>
203558fe90SMaxime Ripard #include <linux/reset.h>
21345980a3SAlexander Kochetkov #include <linux/dmaengine.h>
223558fe90SMaxime Ripard 
233558fe90SMaxime Ripard #include <linux/spi/spi.h>
243558fe90SMaxime Ripard 
25ae0f18beSAlexander Kochetkov #define SUN6I_AUTOSUSPEND_TIMEOUT	2000
26ae0f18beSAlexander Kochetkov 
273558fe90SMaxime Ripard #define SUN6I_FIFO_DEPTH		128
2810565dfdSMilo Kim #define SUN8I_FIFO_DEPTH		64
293558fe90SMaxime Ripard 
303558fe90SMaxime Ripard #define SUN6I_GBL_CTL_REG		0x04
313558fe90SMaxime Ripard #define SUN6I_GBL_CTL_BUS_ENABLE		BIT(0)
323558fe90SMaxime Ripard #define SUN6I_GBL_CTL_MASTER			BIT(1)
333558fe90SMaxime Ripard #define SUN6I_GBL_CTL_TP			BIT(7)
343558fe90SMaxime Ripard #define SUN6I_GBL_CTL_RST			BIT(31)
353558fe90SMaxime Ripard 
363558fe90SMaxime Ripard #define SUN6I_TFR_CTL_REG		0x08
373558fe90SMaxime Ripard #define SUN6I_TFR_CTL_CPHA			BIT(0)
383558fe90SMaxime Ripard #define SUN6I_TFR_CTL_CPOL			BIT(1)
393558fe90SMaxime Ripard #define SUN6I_TFR_CTL_SPOL			BIT(2)
40d31ad46fSAxel Lin #define SUN6I_TFR_CTL_CS_MASK			0x30
41d31ad46fSAxel Lin #define SUN6I_TFR_CTL_CS(cs)			(((cs) << 4) & SUN6I_TFR_CTL_CS_MASK)
423558fe90SMaxime Ripard #define SUN6I_TFR_CTL_CS_MANUAL			BIT(6)
433558fe90SMaxime Ripard #define SUN6I_TFR_CTL_CS_LEVEL			BIT(7)
443558fe90SMaxime Ripard #define SUN6I_TFR_CTL_DHB			BIT(8)
453558fe90SMaxime Ripard #define SUN6I_TFR_CTL_FBS			BIT(12)
463558fe90SMaxime Ripard #define SUN6I_TFR_CTL_XCH			BIT(31)
473558fe90SMaxime Ripard 
483558fe90SMaxime Ripard #define SUN6I_INT_CTL_REG		0x10
49913f536cSIcenowy Zheng #define SUN6I_INT_CTL_RF_RDY			BIT(0)
50913f536cSIcenowy Zheng #define SUN6I_INT_CTL_TF_ERQ			BIT(4)
513558fe90SMaxime Ripard #define SUN6I_INT_CTL_RF_OVF			BIT(8)
523558fe90SMaxime Ripard #define SUN6I_INT_CTL_TC			BIT(12)
533558fe90SMaxime Ripard 
543558fe90SMaxime Ripard #define SUN6I_INT_STA_REG		0x14
553558fe90SMaxime Ripard 
563558fe90SMaxime Ripard #define SUN6I_FIFO_CTL_REG		0x18
57913f536cSIcenowy Zheng #define SUN6I_FIFO_CTL_RF_RDY_TRIG_LEVEL_MASK	0xff
58345980a3SAlexander Kochetkov #define SUN6I_FIFO_CTL_RF_DRQ_EN		BIT(8)
59913f536cSIcenowy Zheng #define SUN6I_FIFO_CTL_RF_RDY_TRIG_LEVEL_BITS	0
603558fe90SMaxime Ripard #define SUN6I_FIFO_CTL_RF_RST			BIT(15)
61913f536cSIcenowy Zheng #define SUN6I_FIFO_CTL_TF_ERQ_TRIG_LEVEL_MASK	0xff
62913f536cSIcenowy Zheng #define SUN6I_FIFO_CTL_TF_ERQ_TRIG_LEVEL_BITS	16
63345980a3SAlexander Kochetkov #define SUN6I_FIFO_CTL_TF_DRQ_EN		BIT(24)
643558fe90SMaxime Ripard #define SUN6I_FIFO_CTL_TF_RST			BIT(31)
653558fe90SMaxime Ripard 
663558fe90SMaxime Ripard #define SUN6I_FIFO_STA_REG		0x1c
675197da03SMarc Kleine-Budde #define SUN6I_FIFO_STA_RF_CNT_MASK		GENMASK(7, 0)
689a3ef9dfSMarc Kleine-Budde #define SUN6I_FIFO_STA_TF_CNT_MASK		GENMASK(23, 16)
693558fe90SMaxime Ripard 
703558fe90SMaxime Ripard #define SUN6I_CLK_CTL_REG		0x24
713558fe90SMaxime Ripard #define SUN6I_CLK_CTL_CDR2_MASK			0xff
723558fe90SMaxime Ripard #define SUN6I_CLK_CTL_CDR2(div)			(((div) & SUN6I_CLK_CTL_CDR2_MASK) << 0)
733558fe90SMaxime Ripard #define SUN6I_CLK_CTL_CDR1_MASK			0xf
743558fe90SMaxime Ripard #define SUN6I_CLK_CTL_CDR1(div)			(((div) & SUN6I_CLK_CTL_CDR1_MASK) << 8)
753558fe90SMaxime Ripard #define SUN6I_CLK_CTL_DRS			BIT(12)
763558fe90SMaxime Ripard 
77913f536cSIcenowy Zheng #define SUN6I_MAX_XFER_SIZE		0xffffff
78913f536cSIcenowy Zheng 
793558fe90SMaxime Ripard #define SUN6I_BURST_CNT_REG		0x30
803558fe90SMaxime Ripard 
813558fe90SMaxime Ripard #define SUN6I_XMIT_CNT_REG		0x34
823558fe90SMaxime Ripard 
833558fe90SMaxime Ripard #define SUN6I_BURST_CTL_CNT_REG		0x38
843558fe90SMaxime Ripard 
853558fe90SMaxime Ripard #define SUN6I_TXDATA_REG		0x200
863558fe90SMaxime Ripard #define SUN6I_RXDATA_REG		0x300
873558fe90SMaxime Ripard 
88*b00c0d89SIcenowy Zheng struct sun6i_spi_cfg {
89*b00c0d89SIcenowy Zheng 	unsigned long		fifo_depth;
90*b00c0d89SIcenowy Zheng };
91*b00c0d89SIcenowy Zheng 
923558fe90SMaxime Ripard struct sun6i_spi {
933558fe90SMaxime Ripard 	struct spi_master	*master;
943558fe90SMaxime Ripard 	void __iomem		*base_addr;
95345980a3SAlexander Kochetkov 	dma_addr_t		dma_addr_rx;
96345980a3SAlexander Kochetkov 	dma_addr_t		dma_addr_tx;
973558fe90SMaxime Ripard 	struct clk		*hclk;
983558fe90SMaxime Ripard 	struct clk		*mclk;
993558fe90SMaxime Ripard 	struct reset_control	*rstc;
1003558fe90SMaxime Ripard 
1013558fe90SMaxime Ripard 	struct completion	done;
1023558fe90SMaxime Ripard 
1033558fe90SMaxime Ripard 	const u8		*tx_buf;
1043558fe90SMaxime Ripard 	u8			*rx_buf;
1053558fe90SMaxime Ripard 	int			len;
106*b00c0d89SIcenowy Zheng 	const struct sun6i_spi_cfg *cfg;
1073558fe90SMaxime Ripard };
1083558fe90SMaxime Ripard 
1093558fe90SMaxime Ripard static inline u32 sun6i_spi_read(struct sun6i_spi *sspi, u32 reg)
1103558fe90SMaxime Ripard {
1113558fe90SMaxime Ripard 	return readl(sspi->base_addr + reg);
1123558fe90SMaxime Ripard }
1133558fe90SMaxime Ripard 
1143558fe90SMaxime Ripard static inline void sun6i_spi_write(struct sun6i_spi *sspi, u32 reg, u32 value)
1153558fe90SMaxime Ripard {
1163558fe90SMaxime Ripard 	writel(value, sspi->base_addr + reg);
1173558fe90SMaxime Ripard }
1183558fe90SMaxime Ripard 
1195197da03SMarc Kleine-Budde static inline u32 sun6i_spi_get_rx_fifo_count(struct sun6i_spi *sspi)
1205197da03SMarc Kleine-Budde {
1215197da03SMarc Kleine-Budde 	u32 reg = sun6i_spi_read(sspi, SUN6I_FIFO_STA_REG);
1225197da03SMarc Kleine-Budde 
1235197da03SMarc Kleine-Budde 	return FIELD_GET(SUN6I_FIFO_STA_RF_CNT_MASK, reg);
1245197da03SMarc Kleine-Budde }
1255197da03SMarc Kleine-Budde 
126913f536cSIcenowy Zheng static inline u32 sun6i_spi_get_tx_fifo_count(struct sun6i_spi *sspi)
127913f536cSIcenowy Zheng {
128913f536cSIcenowy Zheng 	u32 reg = sun6i_spi_read(sspi, SUN6I_FIFO_STA_REG);
129913f536cSIcenowy Zheng 
1309a3ef9dfSMarc Kleine-Budde 	return FIELD_GET(SUN6I_FIFO_STA_TF_CNT_MASK, reg);
131913f536cSIcenowy Zheng }
132913f536cSIcenowy Zheng 
133913f536cSIcenowy Zheng static inline void sun6i_spi_disable_interrupt(struct sun6i_spi *sspi, u32 mask)
134913f536cSIcenowy Zheng {
135913f536cSIcenowy Zheng 	u32 reg = sun6i_spi_read(sspi, SUN6I_INT_CTL_REG);
136913f536cSIcenowy Zheng 
137913f536cSIcenowy Zheng 	reg &= ~mask;
138913f536cSIcenowy Zheng 	sun6i_spi_write(sspi, SUN6I_INT_CTL_REG, reg);
139913f536cSIcenowy Zheng }
140913f536cSIcenowy Zheng 
14192a52ee8SMarc Kleine-Budde static inline void sun6i_spi_drain_fifo(struct sun6i_spi *sspi)
1423558fe90SMaxime Ripard {
14392a52ee8SMarc Kleine-Budde 	u32 len;
1443558fe90SMaxime Ripard 	u8 byte;
1453558fe90SMaxime Ripard 
1463558fe90SMaxime Ripard 	/* See how much data is available */
14792a52ee8SMarc Kleine-Budde 	len = sun6i_spi_get_rx_fifo_count(sspi);
1483558fe90SMaxime Ripard 
1493558fe90SMaxime Ripard 	while (len--) {
1503558fe90SMaxime Ripard 		byte = readb(sspi->base_addr + SUN6I_RXDATA_REG);
1513558fe90SMaxime Ripard 		if (sspi->rx_buf)
1523558fe90SMaxime Ripard 			*sspi->rx_buf++ = byte;
1533558fe90SMaxime Ripard 	}
1543558fe90SMaxime Ripard }
1553558fe90SMaxime Ripard 
156e4e8ca3fSMarc Kleine-Budde static inline void sun6i_spi_fill_fifo(struct sun6i_spi *sspi)
1573558fe90SMaxime Ripard {
158913f536cSIcenowy Zheng 	u32 cnt;
159e4e8ca3fSMarc Kleine-Budde 	int len;
1603558fe90SMaxime Ripard 	u8 byte;
1613558fe90SMaxime Ripard 
162913f536cSIcenowy Zheng 	/* See how much data we can fit */
163*b00c0d89SIcenowy Zheng 	cnt = sspi->cfg->fifo_depth - sun6i_spi_get_tx_fifo_count(sspi);
164913f536cSIcenowy Zheng 
165e4e8ca3fSMarc Kleine-Budde 	len = min((int)cnt, sspi->len);
1663558fe90SMaxime Ripard 
1673558fe90SMaxime Ripard 	while (len--) {
1683558fe90SMaxime Ripard 		byte = sspi->tx_buf ? *sspi->tx_buf++ : 0;
1693558fe90SMaxime Ripard 		writeb(byte, sspi->base_addr + SUN6I_TXDATA_REG);
1703558fe90SMaxime Ripard 		sspi->len--;
1713558fe90SMaxime Ripard 	}
1723558fe90SMaxime Ripard }
1733558fe90SMaxime Ripard 
1743558fe90SMaxime Ripard static void sun6i_spi_set_cs(struct spi_device *spi, bool enable)
1753558fe90SMaxime Ripard {
1763558fe90SMaxime Ripard 	struct sun6i_spi *sspi = spi_master_get_devdata(spi->master);
1773558fe90SMaxime Ripard 	u32 reg;
1783558fe90SMaxime Ripard 
1793558fe90SMaxime Ripard 	reg = sun6i_spi_read(sspi, SUN6I_TFR_CTL_REG);
1803558fe90SMaxime Ripard 	reg &= ~SUN6I_TFR_CTL_CS_MASK;
1819e264f3fSAmit Kumar Mahapatra via Alsa-devel 	reg |= SUN6I_TFR_CTL_CS(spi_get_chipselect(spi, 0));
1823558fe90SMaxime Ripard 
1833558fe90SMaxime Ripard 	if (enable)
1843558fe90SMaxime Ripard 		reg |= SUN6I_TFR_CTL_CS_LEVEL;
1853558fe90SMaxime Ripard 	else
1863558fe90SMaxime Ripard 		reg &= ~SUN6I_TFR_CTL_CS_LEVEL;
1873558fe90SMaxime Ripard 
1883558fe90SMaxime Ripard 	sun6i_spi_write(sspi, SUN6I_TFR_CTL_REG, reg);
1893558fe90SMaxime Ripard }
1903558fe90SMaxime Ripard 
191794912cfSMichal Suchanek static size_t sun6i_spi_max_transfer_size(struct spi_device *spi)
192794912cfSMichal Suchanek {
1933288d5cbSIcenowy Zheng 	return SUN6I_MAX_XFER_SIZE - 1;
194794912cfSMichal Suchanek }
1953558fe90SMaxime Ripard 
196345980a3SAlexander Kochetkov static int sun6i_spi_prepare_dma(struct sun6i_spi *sspi,
197345980a3SAlexander Kochetkov 				 struct spi_transfer *tfr)
198345980a3SAlexander Kochetkov {
199345980a3SAlexander Kochetkov 	struct dma_async_tx_descriptor *rxdesc, *txdesc;
200345980a3SAlexander Kochetkov 	struct spi_master *master = sspi->master;
201345980a3SAlexander Kochetkov 
202345980a3SAlexander Kochetkov 	rxdesc = NULL;
203345980a3SAlexander Kochetkov 	if (tfr->rx_buf) {
204345980a3SAlexander Kochetkov 		struct dma_slave_config rxconf = {
205345980a3SAlexander Kochetkov 			.direction = DMA_DEV_TO_MEM,
206345980a3SAlexander Kochetkov 			.src_addr = sspi->dma_addr_rx,
207345980a3SAlexander Kochetkov 			.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES,
208345980a3SAlexander Kochetkov 			.src_maxburst = 8,
209345980a3SAlexander Kochetkov 		};
210345980a3SAlexander Kochetkov 
211345980a3SAlexander Kochetkov 		dmaengine_slave_config(master->dma_rx, &rxconf);
212345980a3SAlexander Kochetkov 
213345980a3SAlexander Kochetkov 		rxdesc = dmaengine_prep_slave_sg(master->dma_rx,
214345980a3SAlexander Kochetkov 						 tfr->rx_sg.sgl,
215345980a3SAlexander Kochetkov 						 tfr->rx_sg.nents,
216345980a3SAlexander Kochetkov 						 DMA_DEV_TO_MEM,
217345980a3SAlexander Kochetkov 						 DMA_PREP_INTERRUPT);
218345980a3SAlexander Kochetkov 		if (!rxdesc)
219345980a3SAlexander Kochetkov 			return -EINVAL;
220345980a3SAlexander Kochetkov 	}
221345980a3SAlexander Kochetkov 
222345980a3SAlexander Kochetkov 	txdesc = NULL;
223345980a3SAlexander Kochetkov 	if (tfr->tx_buf) {
224345980a3SAlexander Kochetkov 		struct dma_slave_config txconf = {
225345980a3SAlexander Kochetkov 			.direction = DMA_MEM_TO_DEV,
226345980a3SAlexander Kochetkov 			.dst_addr = sspi->dma_addr_tx,
227345980a3SAlexander Kochetkov 			.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES,
228345980a3SAlexander Kochetkov 			.dst_maxburst = 8,
229345980a3SAlexander Kochetkov 		};
230345980a3SAlexander Kochetkov 
231345980a3SAlexander Kochetkov 		dmaengine_slave_config(master->dma_tx, &txconf);
232345980a3SAlexander Kochetkov 
233345980a3SAlexander Kochetkov 		txdesc = dmaengine_prep_slave_sg(master->dma_tx,
234345980a3SAlexander Kochetkov 						 tfr->tx_sg.sgl,
235345980a3SAlexander Kochetkov 						 tfr->tx_sg.nents,
236345980a3SAlexander Kochetkov 						 DMA_MEM_TO_DEV,
237345980a3SAlexander Kochetkov 						 DMA_PREP_INTERRUPT);
238345980a3SAlexander Kochetkov 		if (!txdesc) {
239345980a3SAlexander Kochetkov 			if (rxdesc)
240345980a3SAlexander Kochetkov 				dmaengine_terminate_sync(master->dma_rx);
241345980a3SAlexander Kochetkov 			return -EINVAL;
242345980a3SAlexander Kochetkov 		}
243345980a3SAlexander Kochetkov 	}
244345980a3SAlexander Kochetkov 
245345980a3SAlexander Kochetkov 	if (tfr->rx_buf) {
246345980a3SAlexander Kochetkov 		dmaengine_submit(rxdesc);
247345980a3SAlexander Kochetkov 		dma_async_issue_pending(master->dma_rx);
248345980a3SAlexander Kochetkov 	}
249345980a3SAlexander Kochetkov 
250345980a3SAlexander Kochetkov 	if (tfr->tx_buf) {
251345980a3SAlexander Kochetkov 		dmaengine_submit(txdesc);
252345980a3SAlexander Kochetkov 		dma_async_issue_pending(master->dma_tx);
253345980a3SAlexander Kochetkov 	}
254345980a3SAlexander Kochetkov 
255345980a3SAlexander Kochetkov 	return 0;
256345980a3SAlexander Kochetkov }
257345980a3SAlexander Kochetkov 
2583558fe90SMaxime Ripard static int sun6i_spi_transfer_one(struct spi_master *master,
2593558fe90SMaxime Ripard 				  struct spi_device *spi,
2603558fe90SMaxime Ripard 				  struct spi_transfer *tfr)
2613558fe90SMaxime Ripard {
2623558fe90SMaxime Ripard 	struct sun6i_spi *sspi = spi_master_get_devdata(master);
263ed7815dbSMarc Kleine-Budde 	unsigned int mclk_rate, div, div_cdr1, div_cdr2, timeout;
264719bd654SMichal Suchanek 	unsigned int start, end, tx_time;
265913f536cSIcenowy Zheng 	unsigned int trig_level;
2667716fa80SMarc Kleine-Budde 	unsigned int tx_len = 0, rx_len = 0;
267345980a3SAlexander Kochetkov 	bool use_dma;
2683558fe90SMaxime Ripard 	int ret = 0;
2693558fe90SMaxime Ripard 	u32 reg;
2703558fe90SMaxime Ripard 
271913f536cSIcenowy Zheng 	if (tfr->len > SUN6I_MAX_XFER_SIZE)
2723558fe90SMaxime Ripard 		return -EINVAL;
2733558fe90SMaxime Ripard 
2743558fe90SMaxime Ripard 	reinit_completion(&sspi->done);
2753558fe90SMaxime Ripard 	sspi->tx_buf = tfr->tx_buf;
2763558fe90SMaxime Ripard 	sspi->rx_buf = tfr->rx_buf;
2773558fe90SMaxime Ripard 	sspi->len = tfr->len;
278345980a3SAlexander Kochetkov 	use_dma = master->can_dma ? master->can_dma(master, spi, tfr) : false;
2793558fe90SMaxime Ripard 
2803558fe90SMaxime Ripard 	/* Clear pending interrupts */
2813558fe90SMaxime Ripard 	sun6i_spi_write(sspi, SUN6I_INT_STA_REG, ~0);
2823558fe90SMaxime Ripard 
2833558fe90SMaxime Ripard 	/* Reset FIFO */
2843558fe90SMaxime Ripard 	sun6i_spi_write(sspi, SUN6I_FIFO_CTL_REG,
2853558fe90SMaxime Ripard 			SUN6I_FIFO_CTL_RF_RST | SUN6I_FIFO_CTL_TF_RST);
2863558fe90SMaxime Ripard 
287345980a3SAlexander Kochetkov 	reg = 0;
288345980a3SAlexander Kochetkov 
289345980a3SAlexander Kochetkov 	if (!use_dma) {
2903558fe90SMaxime Ripard 		/*
291913f536cSIcenowy Zheng 		 * Setup FIFO interrupt trigger level
292345980a3SAlexander Kochetkov 		 * Here we choose 3/4 of the full fifo depth, as it's
293345980a3SAlexander Kochetkov 		 * the hardcoded value used in old generation of Allwinner
294345980a3SAlexander Kochetkov 		 * SPI controller. (See spi-sun4i.c)
295913f536cSIcenowy Zheng 		 */
296*b00c0d89SIcenowy Zheng 		trig_level = sspi->cfg->fifo_depth / 4 * 3;
297345980a3SAlexander Kochetkov 	} else {
298345980a3SAlexander Kochetkov 		/*
299345980a3SAlexander Kochetkov 		 * Setup FIFO DMA request trigger level
300345980a3SAlexander Kochetkov 		 * We choose 1/2 of the full fifo depth, that value will
301345980a3SAlexander Kochetkov 		 * be used as DMA burst length.
302345980a3SAlexander Kochetkov 		 */
303*b00c0d89SIcenowy Zheng 		trig_level = sspi->cfg->fifo_depth / 2;
304345980a3SAlexander Kochetkov 
305345980a3SAlexander Kochetkov 		if (tfr->tx_buf)
306345980a3SAlexander Kochetkov 			reg |= SUN6I_FIFO_CTL_TF_DRQ_EN;
307345980a3SAlexander Kochetkov 		if (tfr->rx_buf)
308345980a3SAlexander Kochetkov 			reg |= SUN6I_FIFO_CTL_RF_DRQ_EN;
309345980a3SAlexander Kochetkov 	}
310345980a3SAlexander Kochetkov 
311345980a3SAlexander Kochetkov 	reg |= (trig_level << SUN6I_FIFO_CTL_RF_RDY_TRIG_LEVEL_BITS) |
312345980a3SAlexander Kochetkov 	       (trig_level << SUN6I_FIFO_CTL_TF_ERQ_TRIG_LEVEL_BITS);
313345980a3SAlexander Kochetkov 
314345980a3SAlexander Kochetkov 	sun6i_spi_write(sspi, SUN6I_FIFO_CTL_REG, reg);
315913f536cSIcenowy Zheng 
316913f536cSIcenowy Zheng 	/*
3173558fe90SMaxime Ripard 	 * Setup the transfer control register: Chip Select,
3183558fe90SMaxime Ripard 	 * polarities, etc.
3193558fe90SMaxime Ripard 	 */
3203558fe90SMaxime Ripard 	reg = sun6i_spi_read(sspi, SUN6I_TFR_CTL_REG);
3213558fe90SMaxime Ripard 
3223558fe90SMaxime Ripard 	if (spi->mode & SPI_CPOL)
3233558fe90SMaxime Ripard 		reg |= SUN6I_TFR_CTL_CPOL;
3243558fe90SMaxime Ripard 	else
3253558fe90SMaxime Ripard 		reg &= ~SUN6I_TFR_CTL_CPOL;
3263558fe90SMaxime Ripard 
3273558fe90SMaxime Ripard 	if (spi->mode & SPI_CPHA)
3283558fe90SMaxime Ripard 		reg |= SUN6I_TFR_CTL_CPHA;
3293558fe90SMaxime Ripard 	else
3303558fe90SMaxime Ripard 		reg &= ~SUN6I_TFR_CTL_CPHA;
3313558fe90SMaxime Ripard 
3323558fe90SMaxime Ripard 	if (spi->mode & SPI_LSB_FIRST)
3333558fe90SMaxime Ripard 		reg |= SUN6I_TFR_CTL_FBS;
3343558fe90SMaxime Ripard 	else
3353558fe90SMaxime Ripard 		reg &= ~SUN6I_TFR_CTL_FBS;
3363558fe90SMaxime Ripard 
3373558fe90SMaxime Ripard 	/*
3383558fe90SMaxime Ripard 	 * If it's a TX only transfer, we don't want to fill the RX
3393558fe90SMaxime Ripard 	 * FIFO with bogus data
3403558fe90SMaxime Ripard 	 */
3417716fa80SMarc Kleine-Budde 	if (sspi->rx_buf) {
3423558fe90SMaxime Ripard 		reg &= ~SUN6I_TFR_CTL_DHB;
3437716fa80SMarc Kleine-Budde 		rx_len = tfr->len;
3447716fa80SMarc Kleine-Budde 	} else {
3453558fe90SMaxime Ripard 		reg |= SUN6I_TFR_CTL_DHB;
3467716fa80SMarc Kleine-Budde 	}
3473558fe90SMaxime Ripard 
3483558fe90SMaxime Ripard 	/* We want to control the chip select manually */
3493558fe90SMaxime Ripard 	reg |= SUN6I_TFR_CTL_CS_MANUAL;
3503558fe90SMaxime Ripard 
3513558fe90SMaxime Ripard 	sun6i_spi_write(sspi, SUN6I_TFR_CTL_REG, reg);
3523558fe90SMaxime Ripard 
3533558fe90SMaxime Ripard 	/* Ensure that we have a parent clock fast enough */
3543558fe90SMaxime Ripard 	mclk_rate = clk_get_rate(sspi->mclk);
35547284e3eSMarcus Weseloh 	if (mclk_rate < (2 * tfr->speed_hz)) {
35647284e3eSMarcus Weseloh 		clk_set_rate(sspi->mclk, 2 * tfr->speed_hz);
3573558fe90SMaxime Ripard 		mclk_rate = clk_get_rate(sspi->mclk);
3583558fe90SMaxime Ripard 	}
3593558fe90SMaxime Ripard 
3603558fe90SMaxime Ripard 	/*
3613558fe90SMaxime Ripard 	 * Setup clock divider.
3623558fe90SMaxime Ripard 	 *
3633558fe90SMaxime Ripard 	 * We have two choices there. Either we can use the clock
3643558fe90SMaxime Ripard 	 * divide rate 1, which is calculated thanks to this formula:
3653558fe90SMaxime Ripard 	 * SPI_CLK = MOD_CLK / (2 ^ cdr)
3663558fe90SMaxime Ripard 	 * Or we can use CDR2, which is calculated with the formula:
3673558fe90SMaxime Ripard 	 * SPI_CLK = MOD_CLK / (2 * (cdr + 1))
3683558fe90SMaxime Ripard 	 * Wether we use the former or the latter is set through the
3693558fe90SMaxime Ripard 	 * DRS bit.
3703558fe90SMaxime Ripard 	 *
3713558fe90SMaxime Ripard 	 * First try CDR2, and if we can't reach the expected
3723558fe90SMaxime Ripard 	 * frequency, fall back to CDR1.
3733558fe90SMaxime Ripard 	 */
374ed7815dbSMarc Kleine-Budde 	div_cdr1 = DIV_ROUND_UP(mclk_rate, tfr->speed_hz);
375ed7815dbSMarc Kleine-Budde 	div_cdr2 = DIV_ROUND_UP(div_cdr1, 2);
376ed7815dbSMarc Kleine-Budde 	if (div_cdr2 <= (SUN6I_CLK_CTL_CDR2_MASK + 1)) {
377ed7815dbSMarc Kleine-Budde 		reg = SUN6I_CLK_CTL_CDR2(div_cdr2 - 1) | SUN6I_CLK_CTL_DRS;
3780bc7b8a2SMarc Kleine-Budde 		tfr->effective_speed_hz = mclk_rate / (2 * div_cdr2);
3793558fe90SMaxime Ripard 	} else {
380ed7815dbSMarc Kleine-Budde 		div = min(SUN6I_CLK_CTL_CDR1_MASK, order_base_2(div_cdr1));
3813558fe90SMaxime Ripard 		reg = SUN6I_CLK_CTL_CDR1(div);
3820bc7b8a2SMarc Kleine-Budde 		tfr->effective_speed_hz = mclk_rate / (1 << div);
3833558fe90SMaxime Ripard 	}
3843558fe90SMaxime Ripard 
3853558fe90SMaxime Ripard 	sun6i_spi_write(sspi, SUN6I_CLK_CTL_REG, reg);
3860d7993b2SMirko Vogt 	/* Finally enable the bus - doing so before might raise SCK to HIGH */
3870d7993b2SMirko Vogt 	reg = sun6i_spi_read(sspi, SUN6I_GBL_CTL_REG);
3880d7993b2SMirko Vogt 	reg |= SUN6I_GBL_CTL_BUS_ENABLE;
3890d7993b2SMirko Vogt 	sun6i_spi_write(sspi, SUN6I_GBL_CTL_REG, reg);
3903558fe90SMaxime Ripard 
3913558fe90SMaxime Ripard 	/* Setup the transfer now... */
3923558fe90SMaxime Ripard 	if (sspi->tx_buf)
3933558fe90SMaxime Ripard 		tx_len = tfr->len;
3943558fe90SMaxime Ripard 
3953558fe90SMaxime Ripard 	/* Setup the counters */
3962130be57SMarc Kleine-Budde 	sun6i_spi_write(sspi, SUN6I_BURST_CNT_REG, tfr->len);
3972130be57SMarc Kleine-Budde 	sun6i_spi_write(sspi, SUN6I_XMIT_CNT_REG, tx_len);
3982130be57SMarc Kleine-Budde 	sun6i_spi_write(sspi, SUN6I_BURST_CTL_CNT_REG, tx_len);
3993558fe90SMaxime Ripard 
400345980a3SAlexander Kochetkov 	if (!use_dma) {
4013558fe90SMaxime Ripard 		/* Fill the TX FIFO */
402e4e8ca3fSMarc Kleine-Budde 		sun6i_spi_fill_fifo(sspi);
403345980a3SAlexander Kochetkov 	} else {
404345980a3SAlexander Kochetkov 		ret = sun6i_spi_prepare_dma(sspi, tfr);
405345980a3SAlexander Kochetkov 		if (ret) {
406345980a3SAlexander Kochetkov 			dev_warn(&master->dev,
407345980a3SAlexander Kochetkov 				 "%s: prepare DMA failed, ret=%d",
408345980a3SAlexander Kochetkov 				 dev_name(&spi->dev), ret);
409345980a3SAlexander Kochetkov 			return ret;
410345980a3SAlexander Kochetkov 		}
411345980a3SAlexander Kochetkov 	}
4123558fe90SMaxime Ripard 
4133558fe90SMaxime Ripard 	/* Enable the interrupts */
4147716fa80SMarc Kleine-Budde 	reg = SUN6I_INT_CTL_TC;
4154e7390e9SMarc Kleine-Budde 
416345980a3SAlexander Kochetkov 	if (!use_dma) {
417*b00c0d89SIcenowy Zheng 		if (rx_len > sspi->cfg->fifo_depth)
4187716fa80SMarc Kleine-Budde 			reg |= SUN6I_INT_CTL_RF_RDY;
419*b00c0d89SIcenowy Zheng 		if (tx_len > sspi->cfg->fifo_depth)
4204e7390e9SMarc Kleine-Budde 			reg |= SUN6I_INT_CTL_TF_ERQ;
421345980a3SAlexander Kochetkov 	}
4224e7390e9SMarc Kleine-Budde 
4234e7390e9SMarc Kleine-Budde 	sun6i_spi_write(sspi, SUN6I_INT_CTL_REG, reg);
4243558fe90SMaxime Ripard 
4253558fe90SMaxime Ripard 	/* Start the transfer */
4263558fe90SMaxime Ripard 	reg = sun6i_spi_read(sspi, SUN6I_TFR_CTL_REG);
4273558fe90SMaxime Ripard 	sun6i_spi_write(sspi, SUN6I_TFR_CTL_REG, reg | SUN6I_TFR_CTL_XCH);
4283558fe90SMaxime Ripard 
429719bd654SMichal Suchanek 	tx_time = max(tfr->len * 8 * 2 / (tfr->speed_hz / 1000), 100U);
430719bd654SMichal Suchanek 	start = jiffies;
4313558fe90SMaxime Ripard 	timeout = wait_for_completion_timeout(&sspi->done,
432719bd654SMichal Suchanek 					      msecs_to_jiffies(tx_time));
433719bd654SMichal Suchanek 	end = jiffies;
4343558fe90SMaxime Ripard 	if (!timeout) {
435719bd654SMichal Suchanek 		dev_warn(&master->dev,
436719bd654SMichal Suchanek 			 "%s: timeout transferring %u bytes@%iHz for %i(%i)ms",
437719bd654SMichal Suchanek 			 dev_name(&spi->dev), tfr->len, tfr->speed_hz,
438719bd654SMichal Suchanek 			 jiffies_to_msecs(end - start), tx_time);
4393558fe90SMaxime Ripard 		ret = -ETIMEDOUT;
4403558fe90SMaxime Ripard 	}
4413558fe90SMaxime Ripard 
4423558fe90SMaxime Ripard 	sun6i_spi_write(sspi, SUN6I_INT_CTL_REG, 0);
4433558fe90SMaxime Ripard 
444345980a3SAlexander Kochetkov 	if (ret && use_dma) {
445345980a3SAlexander Kochetkov 		dmaengine_terminate_sync(master->dma_rx);
446345980a3SAlexander Kochetkov 		dmaengine_terminate_sync(master->dma_tx);
447345980a3SAlexander Kochetkov 	}
448345980a3SAlexander Kochetkov 
4493558fe90SMaxime Ripard 	return ret;
4503558fe90SMaxime Ripard }
4513558fe90SMaxime Ripard 
4523558fe90SMaxime Ripard static irqreturn_t sun6i_spi_handler(int irq, void *dev_id)
4533558fe90SMaxime Ripard {
4543558fe90SMaxime Ripard 	struct sun6i_spi *sspi = dev_id;
4553558fe90SMaxime Ripard 	u32 status = sun6i_spi_read(sspi, SUN6I_INT_STA_REG);
4563558fe90SMaxime Ripard 
4573558fe90SMaxime Ripard 	/* Transfer complete */
4583558fe90SMaxime Ripard 	if (status & SUN6I_INT_CTL_TC) {
4593558fe90SMaxime Ripard 		sun6i_spi_write(sspi, SUN6I_INT_STA_REG, SUN6I_INT_CTL_TC);
46092a52ee8SMarc Kleine-Budde 		sun6i_spi_drain_fifo(sspi);
4613558fe90SMaxime Ripard 		complete(&sspi->done);
4623558fe90SMaxime Ripard 		return IRQ_HANDLED;
4633558fe90SMaxime Ripard 	}
4643558fe90SMaxime Ripard 
465913f536cSIcenowy Zheng 	/* Receive FIFO 3/4 full */
466913f536cSIcenowy Zheng 	if (status & SUN6I_INT_CTL_RF_RDY) {
46792a52ee8SMarc Kleine-Budde 		sun6i_spi_drain_fifo(sspi);
468913f536cSIcenowy Zheng 		/* Only clear the interrupt _after_ draining the FIFO */
469913f536cSIcenowy Zheng 		sun6i_spi_write(sspi, SUN6I_INT_STA_REG, SUN6I_INT_CTL_RF_RDY);
470913f536cSIcenowy Zheng 		return IRQ_HANDLED;
471913f536cSIcenowy Zheng 	}
472913f536cSIcenowy Zheng 
473913f536cSIcenowy Zheng 	/* Transmit FIFO 3/4 empty */
474913f536cSIcenowy Zheng 	if (status & SUN6I_INT_CTL_TF_ERQ) {
475e4e8ca3fSMarc Kleine-Budde 		sun6i_spi_fill_fifo(sspi);
476913f536cSIcenowy Zheng 
477913f536cSIcenowy Zheng 		if (!sspi->len)
478913f536cSIcenowy Zheng 			/* nothing left to transmit */
479913f536cSIcenowy Zheng 			sun6i_spi_disable_interrupt(sspi, SUN6I_INT_CTL_TF_ERQ);
480913f536cSIcenowy Zheng 
481913f536cSIcenowy Zheng 		/* Only clear the interrupt _after_ re-seeding the FIFO */
482913f536cSIcenowy Zheng 		sun6i_spi_write(sspi, SUN6I_INT_STA_REG, SUN6I_INT_CTL_TF_ERQ);
483913f536cSIcenowy Zheng 
484913f536cSIcenowy Zheng 		return IRQ_HANDLED;
485913f536cSIcenowy Zheng 	}
486913f536cSIcenowy Zheng 
4873558fe90SMaxime Ripard 	return IRQ_NONE;
4883558fe90SMaxime Ripard }
4893558fe90SMaxime Ripard 
4903558fe90SMaxime Ripard static int sun6i_spi_runtime_resume(struct device *dev)
4913558fe90SMaxime Ripard {
4923558fe90SMaxime Ripard 	struct spi_master *master = dev_get_drvdata(dev);
4933558fe90SMaxime Ripard 	struct sun6i_spi *sspi = spi_master_get_devdata(master);
4943558fe90SMaxime Ripard 	int ret;
4953558fe90SMaxime Ripard 
4963558fe90SMaxime Ripard 	ret = clk_prepare_enable(sspi->hclk);
4973558fe90SMaxime Ripard 	if (ret) {
4983558fe90SMaxime Ripard 		dev_err(dev, "Couldn't enable AHB clock\n");
4993558fe90SMaxime Ripard 		goto out;
5003558fe90SMaxime Ripard 	}
5013558fe90SMaxime Ripard 
5023558fe90SMaxime Ripard 	ret = clk_prepare_enable(sspi->mclk);
5033558fe90SMaxime Ripard 	if (ret) {
5043558fe90SMaxime Ripard 		dev_err(dev, "Couldn't enable module clock\n");
5053558fe90SMaxime Ripard 		goto err;
5063558fe90SMaxime Ripard 	}
5073558fe90SMaxime Ripard 
5083558fe90SMaxime Ripard 	ret = reset_control_deassert(sspi->rstc);
5093558fe90SMaxime Ripard 	if (ret) {
5103558fe90SMaxime Ripard 		dev_err(dev, "Couldn't deassert the device from reset\n");
5113558fe90SMaxime Ripard 		goto err2;
5123558fe90SMaxime Ripard 	}
5133558fe90SMaxime Ripard 
5143558fe90SMaxime Ripard 	sun6i_spi_write(sspi, SUN6I_GBL_CTL_REG,
5150d7993b2SMirko Vogt 			SUN6I_GBL_CTL_MASTER | SUN6I_GBL_CTL_TP);
5163558fe90SMaxime Ripard 
5173558fe90SMaxime Ripard 	return 0;
5183558fe90SMaxime Ripard 
5193558fe90SMaxime Ripard err2:
5203558fe90SMaxime Ripard 	clk_disable_unprepare(sspi->mclk);
5213558fe90SMaxime Ripard err:
5223558fe90SMaxime Ripard 	clk_disable_unprepare(sspi->hclk);
5233558fe90SMaxime Ripard out:
5243558fe90SMaxime Ripard 	return ret;
5253558fe90SMaxime Ripard }
5263558fe90SMaxime Ripard 
5273558fe90SMaxime Ripard static int sun6i_spi_runtime_suspend(struct device *dev)
5283558fe90SMaxime Ripard {
5293558fe90SMaxime Ripard 	struct spi_master *master = dev_get_drvdata(dev);
5303558fe90SMaxime Ripard 	struct sun6i_spi *sspi = spi_master_get_devdata(master);
5313558fe90SMaxime Ripard 
5323558fe90SMaxime Ripard 	reset_control_assert(sspi->rstc);
5333558fe90SMaxime Ripard 	clk_disable_unprepare(sspi->mclk);
5343558fe90SMaxime Ripard 	clk_disable_unprepare(sspi->hclk);
5353558fe90SMaxime Ripard 
5363558fe90SMaxime Ripard 	return 0;
5373558fe90SMaxime Ripard }
5383558fe90SMaxime Ripard 
539345980a3SAlexander Kochetkov static bool sun6i_spi_can_dma(struct spi_master *master,
540345980a3SAlexander Kochetkov 			      struct spi_device *spi,
541345980a3SAlexander Kochetkov 			      struct spi_transfer *xfer)
542345980a3SAlexander Kochetkov {
543345980a3SAlexander Kochetkov 	struct sun6i_spi *sspi = spi_master_get_devdata(master);
544345980a3SAlexander Kochetkov 
545345980a3SAlexander Kochetkov 	/*
546345980a3SAlexander Kochetkov 	 * If the number of spi words to transfer is less or equal than
547345980a3SAlexander Kochetkov 	 * the fifo length we can just fill the fifo and wait for a single
548345980a3SAlexander Kochetkov 	 * irq, so don't bother setting up dma
549345980a3SAlexander Kochetkov 	 */
550*b00c0d89SIcenowy Zheng 	return xfer->len > sspi->cfg->fifo_depth;
551345980a3SAlexander Kochetkov }
552345980a3SAlexander Kochetkov 
5533558fe90SMaxime Ripard static int sun6i_spi_probe(struct platform_device *pdev)
5543558fe90SMaxime Ripard {
5553558fe90SMaxime Ripard 	struct spi_master *master;
5563558fe90SMaxime Ripard 	struct sun6i_spi *sspi;
557345980a3SAlexander Kochetkov 	struct resource *mem;
5583558fe90SMaxime Ripard 	int ret = 0, irq;
5593558fe90SMaxime Ripard 
5603558fe90SMaxime Ripard 	master = spi_alloc_master(&pdev->dev, sizeof(struct sun6i_spi));
5613558fe90SMaxime Ripard 	if (!master) {
5623558fe90SMaxime Ripard 		dev_err(&pdev->dev, "Unable to allocate SPI Master\n");
5633558fe90SMaxime Ripard 		return -ENOMEM;
5643558fe90SMaxime Ripard 	}
5653558fe90SMaxime Ripard 
5663558fe90SMaxime Ripard 	platform_set_drvdata(pdev, master);
5673558fe90SMaxime Ripard 	sspi = spi_master_get_devdata(master);
5683558fe90SMaxime Ripard 
569345980a3SAlexander Kochetkov 	sspi->base_addr = devm_platform_get_and_ioremap_resource(pdev, 0, &mem);
5703558fe90SMaxime Ripard 	if (IS_ERR(sspi->base_addr)) {
5713558fe90SMaxime Ripard 		ret = PTR_ERR(sspi->base_addr);
5723558fe90SMaxime Ripard 		goto err_free_master;
5733558fe90SMaxime Ripard 	}
5743558fe90SMaxime Ripard 
5753558fe90SMaxime Ripard 	irq = platform_get_irq(pdev, 0);
5763558fe90SMaxime Ripard 	if (irq < 0) {
5773558fe90SMaxime Ripard 		ret = -ENXIO;
5783558fe90SMaxime Ripard 		goto err_free_master;
5793558fe90SMaxime Ripard 	}
5803558fe90SMaxime Ripard 
5813558fe90SMaxime Ripard 	ret = devm_request_irq(&pdev->dev, irq, sun6i_spi_handler,
5823558fe90SMaxime Ripard 			       0, "sun6i-spi", sspi);
5833558fe90SMaxime Ripard 	if (ret) {
5843558fe90SMaxime Ripard 		dev_err(&pdev->dev, "Cannot request IRQ\n");
5853558fe90SMaxime Ripard 		goto err_free_master;
5863558fe90SMaxime Ripard 	}
5873558fe90SMaxime Ripard 
5883558fe90SMaxime Ripard 	sspi->master = master;
589*b00c0d89SIcenowy Zheng 	sspi->cfg = of_device_get_match_data(&pdev->dev);
59010565dfdSMilo Kim 
5910b06d8cfSMichal Suchanek 	master->max_speed_hz = 100 * 1000 * 1000;
5920b06d8cfSMichal Suchanek 	master->min_speed_hz = 3 * 1000;
59374750e06SAlistair Francis 	master->use_gpio_descriptors = true;
5943558fe90SMaxime Ripard 	master->set_cs = sun6i_spi_set_cs;
5953558fe90SMaxime Ripard 	master->transfer_one = sun6i_spi_transfer_one;
5963558fe90SMaxime Ripard 	master->num_chipselect = 4;
5973558fe90SMaxime Ripard 	master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH | SPI_LSB_FIRST;
598743a46b8SAxel Lin 	master->bits_per_word_mask = SPI_BPW_MASK(8);
5993558fe90SMaxime Ripard 	master->dev.of_node = pdev->dev.of_node;
6003558fe90SMaxime Ripard 	master->auto_runtime_pm = true;
601794912cfSMichal Suchanek 	master->max_transfer_size = sun6i_spi_max_transfer_size;
6023558fe90SMaxime Ripard 
6033558fe90SMaxime Ripard 	sspi->hclk = devm_clk_get(&pdev->dev, "ahb");
6043558fe90SMaxime Ripard 	if (IS_ERR(sspi->hclk)) {
6053558fe90SMaxime Ripard 		dev_err(&pdev->dev, "Unable to acquire AHB clock\n");
6063558fe90SMaxime Ripard 		ret = PTR_ERR(sspi->hclk);
6073558fe90SMaxime Ripard 		goto err_free_master;
6083558fe90SMaxime Ripard 	}
6093558fe90SMaxime Ripard 
6103558fe90SMaxime Ripard 	sspi->mclk = devm_clk_get(&pdev->dev, "mod");
6113558fe90SMaxime Ripard 	if (IS_ERR(sspi->mclk)) {
6123558fe90SMaxime Ripard 		dev_err(&pdev->dev, "Unable to acquire module clock\n");
6133558fe90SMaxime Ripard 		ret = PTR_ERR(sspi->mclk);
6143558fe90SMaxime Ripard 		goto err_free_master;
6153558fe90SMaxime Ripard 	}
6163558fe90SMaxime Ripard 
6173558fe90SMaxime Ripard 	init_completion(&sspi->done);
6183558fe90SMaxime Ripard 
61936bc7491SPhilipp Zabel 	sspi->rstc = devm_reset_control_get_exclusive(&pdev->dev, NULL);
6203558fe90SMaxime Ripard 	if (IS_ERR(sspi->rstc)) {
6213558fe90SMaxime Ripard 		dev_err(&pdev->dev, "Couldn't get reset controller\n");
6223558fe90SMaxime Ripard 		ret = PTR_ERR(sspi->rstc);
6233558fe90SMaxime Ripard 		goto err_free_master;
6243558fe90SMaxime Ripard 	}
6253558fe90SMaxime Ripard 
626345980a3SAlexander Kochetkov 	master->dma_tx = dma_request_chan(&pdev->dev, "tx");
627345980a3SAlexander Kochetkov 	if (IS_ERR(master->dma_tx)) {
628345980a3SAlexander Kochetkov 		/* Check tx to see if we need defer probing driver */
629345980a3SAlexander Kochetkov 		if (PTR_ERR(master->dma_tx) == -EPROBE_DEFER) {
630345980a3SAlexander Kochetkov 			ret = -EPROBE_DEFER;
631345980a3SAlexander Kochetkov 			goto err_free_master;
632345980a3SAlexander Kochetkov 		}
633345980a3SAlexander Kochetkov 		dev_warn(&pdev->dev, "Failed to request TX DMA channel\n");
634345980a3SAlexander Kochetkov 		master->dma_tx = NULL;
635345980a3SAlexander Kochetkov 	}
636345980a3SAlexander Kochetkov 
637345980a3SAlexander Kochetkov 	master->dma_rx = dma_request_chan(&pdev->dev, "rx");
638345980a3SAlexander Kochetkov 	if (IS_ERR(master->dma_rx)) {
639345980a3SAlexander Kochetkov 		if (PTR_ERR(master->dma_rx) == -EPROBE_DEFER) {
640345980a3SAlexander Kochetkov 			ret = -EPROBE_DEFER;
641345980a3SAlexander Kochetkov 			goto err_free_dma_tx;
642345980a3SAlexander Kochetkov 		}
643345980a3SAlexander Kochetkov 		dev_warn(&pdev->dev, "Failed to request RX DMA channel\n");
644345980a3SAlexander Kochetkov 		master->dma_rx = NULL;
645345980a3SAlexander Kochetkov 	}
646345980a3SAlexander Kochetkov 
647345980a3SAlexander Kochetkov 	if (master->dma_tx && master->dma_rx) {
648345980a3SAlexander Kochetkov 		sspi->dma_addr_tx = mem->start + SUN6I_TXDATA_REG;
649345980a3SAlexander Kochetkov 		sspi->dma_addr_rx = mem->start + SUN6I_RXDATA_REG;
650345980a3SAlexander Kochetkov 		master->can_dma = sun6i_spi_can_dma;
651345980a3SAlexander Kochetkov 	}
652345980a3SAlexander Kochetkov 
6533558fe90SMaxime Ripard 	/*
6543558fe90SMaxime Ripard 	 * This wake-up/shutdown pattern is to be able to have the
6553558fe90SMaxime Ripard 	 * device woken up, even if runtime_pm is disabled
6563558fe90SMaxime Ripard 	 */
6573558fe90SMaxime Ripard 	ret = sun6i_spi_runtime_resume(&pdev->dev);
6583558fe90SMaxime Ripard 	if (ret) {
6593558fe90SMaxime Ripard 		dev_err(&pdev->dev, "Couldn't resume the device\n");
660345980a3SAlexander Kochetkov 		goto err_free_dma_rx;
6613558fe90SMaxime Ripard 	}
6623558fe90SMaxime Ripard 
663ae0f18beSAlexander Kochetkov 	pm_runtime_set_autosuspend_delay(&pdev->dev, SUN6I_AUTOSUSPEND_TIMEOUT);
664ae0f18beSAlexander Kochetkov 	pm_runtime_use_autosuspend(&pdev->dev);
6653558fe90SMaxime Ripard 	pm_runtime_set_active(&pdev->dev);
6663558fe90SMaxime Ripard 	pm_runtime_enable(&pdev->dev);
6673558fe90SMaxime Ripard 
6683558fe90SMaxime Ripard 	ret = devm_spi_register_master(&pdev->dev, master);
6693558fe90SMaxime Ripard 	if (ret) {
6703558fe90SMaxime Ripard 		dev_err(&pdev->dev, "cannot register SPI master\n");
6713558fe90SMaxime Ripard 		goto err_pm_disable;
6723558fe90SMaxime Ripard 	}
6733558fe90SMaxime Ripard 
6743558fe90SMaxime Ripard 	return 0;
6753558fe90SMaxime Ripard 
6763558fe90SMaxime Ripard err_pm_disable:
6773558fe90SMaxime Ripard 	pm_runtime_disable(&pdev->dev);
6783558fe90SMaxime Ripard 	sun6i_spi_runtime_suspend(&pdev->dev);
679345980a3SAlexander Kochetkov err_free_dma_rx:
680345980a3SAlexander Kochetkov 	if (master->dma_rx)
681345980a3SAlexander Kochetkov 		dma_release_channel(master->dma_rx);
682345980a3SAlexander Kochetkov err_free_dma_tx:
683345980a3SAlexander Kochetkov 	if (master->dma_tx)
684345980a3SAlexander Kochetkov 		dma_release_channel(master->dma_tx);
6853558fe90SMaxime Ripard err_free_master:
6863558fe90SMaxime Ripard 	spi_master_put(master);
6873558fe90SMaxime Ripard 	return ret;
6883558fe90SMaxime Ripard }
6893558fe90SMaxime Ripard 
690edf69ab9SUwe Kleine-König static void sun6i_spi_remove(struct platform_device *pdev)
6913558fe90SMaxime Ripard {
692345980a3SAlexander Kochetkov 	struct spi_master *master = platform_get_drvdata(pdev);
693345980a3SAlexander Kochetkov 
6942d9bbd02STobias Jordan 	pm_runtime_force_suspend(&pdev->dev);
6953558fe90SMaxime Ripard 
696345980a3SAlexander Kochetkov 	if (master->dma_tx)
697345980a3SAlexander Kochetkov 		dma_release_channel(master->dma_tx);
698345980a3SAlexander Kochetkov 	if (master->dma_rx)
699345980a3SAlexander Kochetkov 		dma_release_channel(master->dma_rx);
7003558fe90SMaxime Ripard }
7013558fe90SMaxime Ripard 
702*b00c0d89SIcenowy Zheng static const struct sun6i_spi_cfg sun6i_a31_spi_cfg = {
703*b00c0d89SIcenowy Zheng 	.fifo_depth	= SUN6I_FIFO_DEPTH,
704*b00c0d89SIcenowy Zheng };
705*b00c0d89SIcenowy Zheng 
706*b00c0d89SIcenowy Zheng static const struct sun6i_spi_cfg sun8i_h3_spi_cfg = {
707*b00c0d89SIcenowy Zheng 	.fifo_depth	= SUN8I_FIFO_DEPTH,
708*b00c0d89SIcenowy Zheng };
709*b00c0d89SIcenowy Zheng 
7103558fe90SMaxime Ripard static const struct of_device_id sun6i_spi_match[] = {
711*b00c0d89SIcenowy Zheng 	{ .compatible = "allwinner,sun6i-a31-spi", .data = &sun6i_a31_spi_cfg },
712*b00c0d89SIcenowy Zheng 	{ .compatible = "allwinner,sun8i-h3-spi",  .data = &sun8i_h3_spi_cfg },
7133558fe90SMaxime Ripard 	{}
7143558fe90SMaxime Ripard };
7153558fe90SMaxime Ripard MODULE_DEVICE_TABLE(of, sun6i_spi_match);
7163558fe90SMaxime Ripard 
7173558fe90SMaxime Ripard static const struct dev_pm_ops sun6i_spi_pm_ops = {
7183558fe90SMaxime Ripard 	.runtime_resume		= sun6i_spi_runtime_resume,
7193558fe90SMaxime Ripard 	.runtime_suspend	= sun6i_spi_runtime_suspend,
7203558fe90SMaxime Ripard };
7213558fe90SMaxime Ripard 
7223558fe90SMaxime Ripard static struct platform_driver sun6i_spi_driver = {
7233558fe90SMaxime Ripard 	.probe	= sun6i_spi_probe,
724edf69ab9SUwe Kleine-König 	.remove_new = sun6i_spi_remove,
7253558fe90SMaxime Ripard 	.driver	= {
7263558fe90SMaxime Ripard 		.name		= "sun6i-spi",
7273558fe90SMaxime Ripard 		.of_match_table	= sun6i_spi_match,
7283558fe90SMaxime Ripard 		.pm		= &sun6i_spi_pm_ops,
7293558fe90SMaxime Ripard 	},
7303558fe90SMaxime Ripard };
7313558fe90SMaxime Ripard module_platform_driver(sun6i_spi_driver);
7323558fe90SMaxime Ripard 
7333558fe90SMaxime Ripard MODULE_AUTHOR("Pan Nan <pannan@allwinnertech.com>");
7343558fe90SMaxime Ripard MODULE_AUTHOR("Maxime Ripard <maxime.ripard@free-electrons.com>");
7353558fe90SMaxime Ripard MODULE_DESCRIPTION("Allwinner A31 SPI controller driver");
7363558fe90SMaxime Ripard MODULE_LICENSE("GPL");
737