12874c5fdSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later 23558fe90SMaxime Ripard /* 33558fe90SMaxime Ripard * Copyright (C) 2012 - 2014 Allwinner Tech 43558fe90SMaxime Ripard * Pan Nan <pannan@allwinnertech.com> 53558fe90SMaxime Ripard * 63558fe90SMaxime Ripard * Copyright (C) 2014 Maxime Ripard 73558fe90SMaxime Ripard * Maxime Ripard <maxime.ripard@free-electrons.com> 83558fe90SMaxime Ripard */ 93558fe90SMaxime Ripard 109a3ef9dfSMarc Kleine-Budde #include <linux/bitfield.h> 113558fe90SMaxime Ripard #include <linux/clk.h> 123558fe90SMaxime Ripard #include <linux/delay.h> 133558fe90SMaxime Ripard #include <linux/device.h> 143558fe90SMaxime Ripard #include <linux/interrupt.h> 153558fe90SMaxime Ripard #include <linux/io.h> 163558fe90SMaxime Ripard #include <linux/module.h> 1710565dfdSMilo Kim #include <linux/of_device.h> 183558fe90SMaxime Ripard #include <linux/platform_device.h> 193558fe90SMaxime Ripard #include <linux/pm_runtime.h> 203558fe90SMaxime Ripard #include <linux/reset.h> 21345980a3SAlexander Kochetkov #include <linux/dmaengine.h> 223558fe90SMaxime Ripard 233558fe90SMaxime Ripard #include <linux/spi/spi.h> 243558fe90SMaxime Ripard 25ae0f18beSAlexander Kochetkov #define SUN6I_AUTOSUSPEND_TIMEOUT 2000 26ae0f18beSAlexander Kochetkov 273558fe90SMaxime Ripard #define SUN6I_FIFO_DEPTH 128 2810565dfdSMilo Kim #define SUN8I_FIFO_DEPTH 64 293558fe90SMaxime Ripard 303558fe90SMaxime Ripard #define SUN6I_GBL_CTL_REG 0x04 313558fe90SMaxime Ripard #define SUN6I_GBL_CTL_BUS_ENABLE BIT(0) 323558fe90SMaxime Ripard #define SUN6I_GBL_CTL_MASTER BIT(1) 333558fe90SMaxime Ripard #define SUN6I_GBL_CTL_TP BIT(7) 343558fe90SMaxime Ripard #define SUN6I_GBL_CTL_RST BIT(31) 353558fe90SMaxime Ripard 363558fe90SMaxime Ripard #define SUN6I_TFR_CTL_REG 0x08 373558fe90SMaxime Ripard #define SUN6I_TFR_CTL_CPHA BIT(0) 383558fe90SMaxime Ripard #define SUN6I_TFR_CTL_CPOL BIT(1) 393558fe90SMaxime Ripard #define SUN6I_TFR_CTL_SPOL BIT(2) 40d31ad46fSAxel Lin #define SUN6I_TFR_CTL_CS_MASK 0x30 41d31ad46fSAxel Lin #define SUN6I_TFR_CTL_CS(cs) (((cs) << 4) & SUN6I_TFR_CTL_CS_MASK) 423558fe90SMaxime Ripard #define SUN6I_TFR_CTL_CS_MANUAL BIT(6) 433558fe90SMaxime Ripard #define SUN6I_TFR_CTL_CS_LEVEL BIT(7) 443558fe90SMaxime Ripard #define SUN6I_TFR_CTL_DHB BIT(8) 458e886ac8SMaksim Kiselev #define SUN6I_TFR_CTL_SDC BIT(11) 463558fe90SMaxime Ripard #define SUN6I_TFR_CTL_FBS BIT(12) 478e886ac8SMaksim Kiselev #define SUN6I_TFR_CTL_SDM BIT(13) 483558fe90SMaxime Ripard #define SUN6I_TFR_CTL_XCH BIT(31) 493558fe90SMaxime Ripard 503558fe90SMaxime Ripard #define SUN6I_INT_CTL_REG 0x10 51913f536cSIcenowy Zheng #define SUN6I_INT_CTL_RF_RDY BIT(0) 52913f536cSIcenowy Zheng #define SUN6I_INT_CTL_TF_ERQ BIT(4) 533558fe90SMaxime Ripard #define SUN6I_INT_CTL_RF_OVF BIT(8) 543558fe90SMaxime Ripard #define SUN6I_INT_CTL_TC BIT(12) 553558fe90SMaxime Ripard 563558fe90SMaxime Ripard #define SUN6I_INT_STA_REG 0x14 573558fe90SMaxime Ripard 583558fe90SMaxime Ripard #define SUN6I_FIFO_CTL_REG 0x18 59913f536cSIcenowy Zheng #define SUN6I_FIFO_CTL_RF_RDY_TRIG_LEVEL_MASK 0xff 60345980a3SAlexander Kochetkov #define SUN6I_FIFO_CTL_RF_DRQ_EN BIT(8) 61913f536cSIcenowy Zheng #define SUN6I_FIFO_CTL_RF_RDY_TRIG_LEVEL_BITS 0 623558fe90SMaxime Ripard #define SUN6I_FIFO_CTL_RF_RST BIT(15) 63913f536cSIcenowy Zheng #define SUN6I_FIFO_CTL_TF_ERQ_TRIG_LEVEL_MASK 0xff 64913f536cSIcenowy Zheng #define SUN6I_FIFO_CTL_TF_ERQ_TRIG_LEVEL_BITS 16 65345980a3SAlexander Kochetkov #define SUN6I_FIFO_CTL_TF_DRQ_EN BIT(24) 663558fe90SMaxime Ripard #define SUN6I_FIFO_CTL_TF_RST BIT(31) 673558fe90SMaxime Ripard 683558fe90SMaxime Ripard #define SUN6I_FIFO_STA_REG 0x1c 695197da03SMarc Kleine-Budde #define SUN6I_FIFO_STA_RF_CNT_MASK GENMASK(7, 0) 709a3ef9dfSMarc Kleine-Budde #define SUN6I_FIFO_STA_TF_CNT_MASK GENMASK(23, 16) 713558fe90SMaxime Ripard 723558fe90SMaxime Ripard #define SUN6I_CLK_CTL_REG 0x24 733558fe90SMaxime Ripard #define SUN6I_CLK_CTL_CDR2_MASK 0xff 743558fe90SMaxime Ripard #define SUN6I_CLK_CTL_CDR2(div) (((div) & SUN6I_CLK_CTL_CDR2_MASK) << 0) 753558fe90SMaxime Ripard #define SUN6I_CLK_CTL_CDR1_MASK 0xf 763558fe90SMaxime Ripard #define SUN6I_CLK_CTL_CDR1(div) (((div) & SUN6I_CLK_CTL_CDR1_MASK) << 8) 773558fe90SMaxime Ripard #define SUN6I_CLK_CTL_DRS BIT(12) 783558fe90SMaxime Ripard 79913f536cSIcenowy Zheng #define SUN6I_MAX_XFER_SIZE 0xffffff 80913f536cSIcenowy Zheng 813558fe90SMaxime Ripard #define SUN6I_BURST_CNT_REG 0x30 823558fe90SMaxime Ripard 833558fe90SMaxime Ripard #define SUN6I_XMIT_CNT_REG 0x34 843558fe90SMaxime Ripard 853558fe90SMaxime Ripard #define SUN6I_BURST_CTL_CNT_REG 0x38 863558fe90SMaxime Ripard 873558fe90SMaxime Ripard #define SUN6I_TXDATA_REG 0x200 883558fe90SMaxime Ripard #define SUN6I_RXDATA_REG 0x300 893558fe90SMaxime Ripard 90b00c0d89SIcenowy Zheng struct sun6i_spi_cfg { 91b00c0d89SIcenowy Zheng unsigned long fifo_depth; 928e886ac8SMaksim Kiselev bool has_clk_ctl; 93b00c0d89SIcenowy Zheng }; 94b00c0d89SIcenowy Zheng 953558fe90SMaxime Ripard struct sun6i_spi { 963558fe90SMaxime Ripard struct spi_master *master; 973558fe90SMaxime Ripard void __iomem *base_addr; 98345980a3SAlexander Kochetkov dma_addr_t dma_addr_rx; 99345980a3SAlexander Kochetkov dma_addr_t dma_addr_tx; 1003558fe90SMaxime Ripard struct clk *hclk; 1013558fe90SMaxime Ripard struct clk *mclk; 1023558fe90SMaxime Ripard struct reset_control *rstc; 1033558fe90SMaxime Ripard 1043558fe90SMaxime Ripard struct completion done; 1053558fe90SMaxime Ripard 1063558fe90SMaxime Ripard const u8 *tx_buf; 1073558fe90SMaxime Ripard u8 *rx_buf; 1083558fe90SMaxime Ripard int len; 109b00c0d89SIcenowy Zheng const struct sun6i_spi_cfg *cfg; 1103558fe90SMaxime Ripard }; 1113558fe90SMaxime Ripard 1123558fe90SMaxime Ripard static inline u32 sun6i_spi_read(struct sun6i_spi *sspi, u32 reg) 1133558fe90SMaxime Ripard { 1143558fe90SMaxime Ripard return readl(sspi->base_addr + reg); 1153558fe90SMaxime Ripard } 1163558fe90SMaxime Ripard 1173558fe90SMaxime Ripard static inline void sun6i_spi_write(struct sun6i_spi *sspi, u32 reg, u32 value) 1183558fe90SMaxime Ripard { 1193558fe90SMaxime Ripard writel(value, sspi->base_addr + reg); 1203558fe90SMaxime Ripard } 1213558fe90SMaxime Ripard 1225197da03SMarc Kleine-Budde static inline u32 sun6i_spi_get_rx_fifo_count(struct sun6i_spi *sspi) 1235197da03SMarc Kleine-Budde { 1245197da03SMarc Kleine-Budde u32 reg = sun6i_spi_read(sspi, SUN6I_FIFO_STA_REG); 1255197da03SMarc Kleine-Budde 1265197da03SMarc Kleine-Budde return FIELD_GET(SUN6I_FIFO_STA_RF_CNT_MASK, reg); 1275197da03SMarc Kleine-Budde } 1285197da03SMarc Kleine-Budde 129913f536cSIcenowy Zheng static inline u32 sun6i_spi_get_tx_fifo_count(struct sun6i_spi *sspi) 130913f536cSIcenowy Zheng { 131913f536cSIcenowy Zheng u32 reg = sun6i_spi_read(sspi, SUN6I_FIFO_STA_REG); 132913f536cSIcenowy Zheng 1339a3ef9dfSMarc Kleine-Budde return FIELD_GET(SUN6I_FIFO_STA_TF_CNT_MASK, reg); 134913f536cSIcenowy Zheng } 135913f536cSIcenowy Zheng 136913f536cSIcenowy Zheng static inline void sun6i_spi_disable_interrupt(struct sun6i_spi *sspi, u32 mask) 137913f536cSIcenowy Zheng { 138913f536cSIcenowy Zheng u32 reg = sun6i_spi_read(sspi, SUN6I_INT_CTL_REG); 139913f536cSIcenowy Zheng 140913f536cSIcenowy Zheng reg &= ~mask; 141913f536cSIcenowy Zheng sun6i_spi_write(sspi, SUN6I_INT_CTL_REG, reg); 142913f536cSIcenowy Zheng } 143913f536cSIcenowy Zheng 14492a52ee8SMarc Kleine-Budde static inline void sun6i_spi_drain_fifo(struct sun6i_spi *sspi) 1453558fe90SMaxime Ripard { 14692a52ee8SMarc Kleine-Budde u32 len; 1473558fe90SMaxime Ripard u8 byte; 1483558fe90SMaxime Ripard 1493558fe90SMaxime Ripard /* See how much data is available */ 15092a52ee8SMarc Kleine-Budde len = sun6i_spi_get_rx_fifo_count(sspi); 1513558fe90SMaxime Ripard 1523558fe90SMaxime Ripard while (len--) { 1533558fe90SMaxime Ripard byte = readb(sspi->base_addr + SUN6I_RXDATA_REG); 1543558fe90SMaxime Ripard if (sspi->rx_buf) 1553558fe90SMaxime Ripard *sspi->rx_buf++ = byte; 1563558fe90SMaxime Ripard } 1573558fe90SMaxime Ripard } 1583558fe90SMaxime Ripard 159e4e8ca3fSMarc Kleine-Budde static inline void sun6i_spi_fill_fifo(struct sun6i_spi *sspi) 1603558fe90SMaxime Ripard { 161913f536cSIcenowy Zheng u32 cnt; 162e4e8ca3fSMarc Kleine-Budde int len; 1633558fe90SMaxime Ripard u8 byte; 1643558fe90SMaxime Ripard 165913f536cSIcenowy Zheng /* See how much data we can fit */ 166b00c0d89SIcenowy Zheng cnt = sspi->cfg->fifo_depth - sun6i_spi_get_tx_fifo_count(sspi); 167913f536cSIcenowy Zheng 168e4e8ca3fSMarc Kleine-Budde len = min((int)cnt, sspi->len); 1693558fe90SMaxime Ripard 1703558fe90SMaxime Ripard while (len--) { 1713558fe90SMaxime Ripard byte = sspi->tx_buf ? *sspi->tx_buf++ : 0; 1723558fe90SMaxime Ripard writeb(byte, sspi->base_addr + SUN6I_TXDATA_REG); 1733558fe90SMaxime Ripard sspi->len--; 1743558fe90SMaxime Ripard } 1753558fe90SMaxime Ripard } 1763558fe90SMaxime Ripard 1773558fe90SMaxime Ripard static void sun6i_spi_set_cs(struct spi_device *spi, bool enable) 1783558fe90SMaxime Ripard { 1793558fe90SMaxime Ripard struct sun6i_spi *sspi = spi_master_get_devdata(spi->master); 1803558fe90SMaxime Ripard u32 reg; 1813558fe90SMaxime Ripard 1823558fe90SMaxime Ripard reg = sun6i_spi_read(sspi, SUN6I_TFR_CTL_REG); 1833558fe90SMaxime Ripard reg &= ~SUN6I_TFR_CTL_CS_MASK; 1849e264f3fSAmit Kumar Mahapatra via Alsa-devel reg |= SUN6I_TFR_CTL_CS(spi_get_chipselect(spi, 0)); 1853558fe90SMaxime Ripard 1863558fe90SMaxime Ripard if (enable) 1873558fe90SMaxime Ripard reg |= SUN6I_TFR_CTL_CS_LEVEL; 1883558fe90SMaxime Ripard else 1893558fe90SMaxime Ripard reg &= ~SUN6I_TFR_CTL_CS_LEVEL; 1903558fe90SMaxime Ripard 1913558fe90SMaxime Ripard sun6i_spi_write(sspi, SUN6I_TFR_CTL_REG, reg); 1923558fe90SMaxime Ripard } 1933558fe90SMaxime Ripard 194794912cfSMichal Suchanek static size_t sun6i_spi_max_transfer_size(struct spi_device *spi) 195794912cfSMichal Suchanek { 1963288d5cbSIcenowy Zheng return SUN6I_MAX_XFER_SIZE - 1; 197794912cfSMichal Suchanek } 1983558fe90SMaxime Ripard 199345980a3SAlexander Kochetkov static int sun6i_spi_prepare_dma(struct sun6i_spi *sspi, 200345980a3SAlexander Kochetkov struct spi_transfer *tfr) 201345980a3SAlexander Kochetkov { 202345980a3SAlexander Kochetkov struct dma_async_tx_descriptor *rxdesc, *txdesc; 203345980a3SAlexander Kochetkov struct spi_master *master = sspi->master; 204345980a3SAlexander Kochetkov 205345980a3SAlexander Kochetkov rxdesc = NULL; 206345980a3SAlexander Kochetkov if (tfr->rx_buf) { 207345980a3SAlexander Kochetkov struct dma_slave_config rxconf = { 208345980a3SAlexander Kochetkov .direction = DMA_DEV_TO_MEM, 209345980a3SAlexander Kochetkov .src_addr = sspi->dma_addr_rx, 210345980a3SAlexander Kochetkov .src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES, 211345980a3SAlexander Kochetkov .src_maxburst = 8, 212345980a3SAlexander Kochetkov }; 213345980a3SAlexander Kochetkov 214345980a3SAlexander Kochetkov dmaengine_slave_config(master->dma_rx, &rxconf); 215345980a3SAlexander Kochetkov 216345980a3SAlexander Kochetkov rxdesc = dmaengine_prep_slave_sg(master->dma_rx, 217345980a3SAlexander Kochetkov tfr->rx_sg.sgl, 218345980a3SAlexander Kochetkov tfr->rx_sg.nents, 219345980a3SAlexander Kochetkov DMA_DEV_TO_MEM, 220345980a3SAlexander Kochetkov DMA_PREP_INTERRUPT); 221345980a3SAlexander Kochetkov if (!rxdesc) 222345980a3SAlexander Kochetkov return -EINVAL; 223345980a3SAlexander Kochetkov } 224345980a3SAlexander Kochetkov 225345980a3SAlexander Kochetkov txdesc = NULL; 226345980a3SAlexander Kochetkov if (tfr->tx_buf) { 227345980a3SAlexander Kochetkov struct dma_slave_config txconf = { 228345980a3SAlexander Kochetkov .direction = DMA_MEM_TO_DEV, 229345980a3SAlexander Kochetkov .dst_addr = sspi->dma_addr_tx, 230345980a3SAlexander Kochetkov .dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES, 231345980a3SAlexander Kochetkov .dst_maxburst = 8, 232345980a3SAlexander Kochetkov }; 233345980a3SAlexander Kochetkov 234345980a3SAlexander Kochetkov dmaengine_slave_config(master->dma_tx, &txconf); 235345980a3SAlexander Kochetkov 236345980a3SAlexander Kochetkov txdesc = dmaengine_prep_slave_sg(master->dma_tx, 237345980a3SAlexander Kochetkov tfr->tx_sg.sgl, 238345980a3SAlexander Kochetkov tfr->tx_sg.nents, 239345980a3SAlexander Kochetkov DMA_MEM_TO_DEV, 240345980a3SAlexander Kochetkov DMA_PREP_INTERRUPT); 241345980a3SAlexander Kochetkov if (!txdesc) { 242345980a3SAlexander Kochetkov if (rxdesc) 243345980a3SAlexander Kochetkov dmaengine_terminate_sync(master->dma_rx); 244345980a3SAlexander Kochetkov return -EINVAL; 245345980a3SAlexander Kochetkov } 246345980a3SAlexander Kochetkov } 247345980a3SAlexander Kochetkov 248345980a3SAlexander Kochetkov if (tfr->rx_buf) { 249345980a3SAlexander Kochetkov dmaengine_submit(rxdesc); 250345980a3SAlexander Kochetkov dma_async_issue_pending(master->dma_rx); 251345980a3SAlexander Kochetkov } 252345980a3SAlexander Kochetkov 253345980a3SAlexander Kochetkov if (tfr->tx_buf) { 254345980a3SAlexander Kochetkov dmaengine_submit(txdesc); 255345980a3SAlexander Kochetkov dma_async_issue_pending(master->dma_tx); 256345980a3SAlexander Kochetkov } 257345980a3SAlexander Kochetkov 258345980a3SAlexander Kochetkov return 0; 259345980a3SAlexander Kochetkov } 260345980a3SAlexander Kochetkov 2613558fe90SMaxime Ripard static int sun6i_spi_transfer_one(struct spi_master *master, 2623558fe90SMaxime Ripard struct spi_device *spi, 2633558fe90SMaxime Ripard struct spi_transfer *tfr) 2643558fe90SMaxime Ripard { 2653558fe90SMaxime Ripard struct sun6i_spi *sspi = spi_master_get_devdata(master); 2668e886ac8SMaksim Kiselev unsigned int div, div_cdr1, div_cdr2, timeout; 267719bd654SMichal Suchanek unsigned int start, end, tx_time; 268913f536cSIcenowy Zheng unsigned int trig_level; 2697716fa80SMarc Kleine-Budde unsigned int tx_len = 0, rx_len = 0; 270345980a3SAlexander Kochetkov bool use_dma; 2713558fe90SMaxime Ripard int ret = 0; 2723558fe90SMaxime Ripard u32 reg; 2733558fe90SMaxime Ripard 274913f536cSIcenowy Zheng if (tfr->len > SUN6I_MAX_XFER_SIZE) 2753558fe90SMaxime Ripard return -EINVAL; 2763558fe90SMaxime Ripard 2773558fe90SMaxime Ripard reinit_completion(&sspi->done); 2783558fe90SMaxime Ripard sspi->tx_buf = tfr->tx_buf; 2793558fe90SMaxime Ripard sspi->rx_buf = tfr->rx_buf; 2803558fe90SMaxime Ripard sspi->len = tfr->len; 281345980a3SAlexander Kochetkov use_dma = master->can_dma ? master->can_dma(master, spi, tfr) : false; 2823558fe90SMaxime Ripard 2833558fe90SMaxime Ripard /* Clear pending interrupts */ 2843558fe90SMaxime Ripard sun6i_spi_write(sspi, SUN6I_INT_STA_REG, ~0); 2853558fe90SMaxime Ripard 2863558fe90SMaxime Ripard /* Reset FIFO */ 2873558fe90SMaxime Ripard sun6i_spi_write(sspi, SUN6I_FIFO_CTL_REG, 2883558fe90SMaxime Ripard SUN6I_FIFO_CTL_RF_RST | SUN6I_FIFO_CTL_TF_RST); 2893558fe90SMaxime Ripard 290345980a3SAlexander Kochetkov reg = 0; 291345980a3SAlexander Kochetkov 292345980a3SAlexander Kochetkov if (!use_dma) { 2933558fe90SMaxime Ripard /* 294913f536cSIcenowy Zheng * Setup FIFO interrupt trigger level 295345980a3SAlexander Kochetkov * Here we choose 3/4 of the full fifo depth, as it's 296345980a3SAlexander Kochetkov * the hardcoded value used in old generation of Allwinner 297345980a3SAlexander Kochetkov * SPI controller. (See spi-sun4i.c) 298913f536cSIcenowy Zheng */ 299b00c0d89SIcenowy Zheng trig_level = sspi->cfg->fifo_depth / 4 * 3; 300345980a3SAlexander Kochetkov } else { 301345980a3SAlexander Kochetkov /* 302345980a3SAlexander Kochetkov * Setup FIFO DMA request trigger level 303345980a3SAlexander Kochetkov * We choose 1/2 of the full fifo depth, that value will 304345980a3SAlexander Kochetkov * be used as DMA burst length. 305345980a3SAlexander Kochetkov */ 306b00c0d89SIcenowy Zheng trig_level = sspi->cfg->fifo_depth / 2; 307345980a3SAlexander Kochetkov 308345980a3SAlexander Kochetkov if (tfr->tx_buf) 309345980a3SAlexander Kochetkov reg |= SUN6I_FIFO_CTL_TF_DRQ_EN; 310345980a3SAlexander Kochetkov if (tfr->rx_buf) 311345980a3SAlexander Kochetkov reg |= SUN6I_FIFO_CTL_RF_DRQ_EN; 312345980a3SAlexander Kochetkov } 313345980a3SAlexander Kochetkov 314345980a3SAlexander Kochetkov reg |= (trig_level << SUN6I_FIFO_CTL_RF_RDY_TRIG_LEVEL_BITS) | 315345980a3SAlexander Kochetkov (trig_level << SUN6I_FIFO_CTL_TF_ERQ_TRIG_LEVEL_BITS); 316345980a3SAlexander Kochetkov 317345980a3SAlexander Kochetkov sun6i_spi_write(sspi, SUN6I_FIFO_CTL_REG, reg); 318913f536cSIcenowy Zheng 319913f536cSIcenowy Zheng /* 3203558fe90SMaxime Ripard * Setup the transfer control register: Chip Select, 3213558fe90SMaxime Ripard * polarities, etc. 3223558fe90SMaxime Ripard */ 3233558fe90SMaxime Ripard reg = sun6i_spi_read(sspi, SUN6I_TFR_CTL_REG); 3243558fe90SMaxime Ripard 3253558fe90SMaxime Ripard if (spi->mode & SPI_CPOL) 3263558fe90SMaxime Ripard reg |= SUN6I_TFR_CTL_CPOL; 3273558fe90SMaxime Ripard else 3283558fe90SMaxime Ripard reg &= ~SUN6I_TFR_CTL_CPOL; 3293558fe90SMaxime Ripard 3303558fe90SMaxime Ripard if (spi->mode & SPI_CPHA) 3313558fe90SMaxime Ripard reg |= SUN6I_TFR_CTL_CPHA; 3323558fe90SMaxime Ripard else 3333558fe90SMaxime Ripard reg &= ~SUN6I_TFR_CTL_CPHA; 3343558fe90SMaxime Ripard 3353558fe90SMaxime Ripard if (spi->mode & SPI_LSB_FIRST) 3363558fe90SMaxime Ripard reg |= SUN6I_TFR_CTL_FBS; 3373558fe90SMaxime Ripard else 3383558fe90SMaxime Ripard reg &= ~SUN6I_TFR_CTL_FBS; 3393558fe90SMaxime Ripard 3403558fe90SMaxime Ripard /* 3413558fe90SMaxime Ripard * If it's a TX only transfer, we don't want to fill the RX 3423558fe90SMaxime Ripard * FIFO with bogus data 3433558fe90SMaxime Ripard */ 3447716fa80SMarc Kleine-Budde if (sspi->rx_buf) { 3453558fe90SMaxime Ripard reg &= ~SUN6I_TFR_CTL_DHB; 3467716fa80SMarc Kleine-Budde rx_len = tfr->len; 3477716fa80SMarc Kleine-Budde } else { 3483558fe90SMaxime Ripard reg |= SUN6I_TFR_CTL_DHB; 3497716fa80SMarc Kleine-Budde } 3503558fe90SMaxime Ripard 3513558fe90SMaxime Ripard /* We want to control the chip select manually */ 3523558fe90SMaxime Ripard reg |= SUN6I_TFR_CTL_CS_MANUAL; 3533558fe90SMaxime Ripard 3543558fe90SMaxime Ripard sun6i_spi_write(sspi, SUN6I_TFR_CTL_REG, reg); 3553558fe90SMaxime Ripard 3568e886ac8SMaksim Kiselev if (sspi->cfg->has_clk_ctl) { 3578e886ac8SMaksim Kiselev unsigned int mclk_rate = clk_get_rate(sspi->mclk); 3588e886ac8SMaksim Kiselev 3593558fe90SMaxime Ripard /* Ensure that we have a parent clock fast enough */ 36047284e3eSMarcus Weseloh if (mclk_rate < (2 * tfr->speed_hz)) { 36147284e3eSMarcus Weseloh clk_set_rate(sspi->mclk, 2 * tfr->speed_hz); 3623558fe90SMaxime Ripard mclk_rate = clk_get_rate(sspi->mclk); 3633558fe90SMaxime Ripard } 3643558fe90SMaxime Ripard 3653558fe90SMaxime Ripard /* 3663558fe90SMaxime Ripard * Setup clock divider. 3673558fe90SMaxime Ripard * 3683558fe90SMaxime Ripard * We have two choices there. Either we can use the clock 3693558fe90SMaxime Ripard * divide rate 1, which is calculated thanks to this formula: 3703558fe90SMaxime Ripard * SPI_CLK = MOD_CLK / (2 ^ cdr) 3713558fe90SMaxime Ripard * Or we can use CDR2, which is calculated with the formula: 3723558fe90SMaxime Ripard * SPI_CLK = MOD_CLK / (2 * (cdr + 1)) 3733558fe90SMaxime Ripard * Wether we use the former or the latter is set through the 3743558fe90SMaxime Ripard * DRS bit. 3753558fe90SMaxime Ripard * 3763558fe90SMaxime Ripard * First try CDR2, and if we can't reach the expected 3773558fe90SMaxime Ripard * frequency, fall back to CDR1. 3783558fe90SMaxime Ripard */ 379ed7815dbSMarc Kleine-Budde div_cdr1 = DIV_ROUND_UP(mclk_rate, tfr->speed_hz); 380ed7815dbSMarc Kleine-Budde div_cdr2 = DIV_ROUND_UP(div_cdr1, 2); 381ed7815dbSMarc Kleine-Budde if (div_cdr2 <= (SUN6I_CLK_CTL_CDR2_MASK + 1)) { 382ed7815dbSMarc Kleine-Budde reg = SUN6I_CLK_CTL_CDR2(div_cdr2 - 1) | SUN6I_CLK_CTL_DRS; 3830bc7b8a2SMarc Kleine-Budde tfr->effective_speed_hz = mclk_rate / (2 * div_cdr2); 3843558fe90SMaxime Ripard } else { 385ed7815dbSMarc Kleine-Budde div = min(SUN6I_CLK_CTL_CDR1_MASK, order_base_2(div_cdr1)); 3863558fe90SMaxime Ripard reg = SUN6I_CLK_CTL_CDR1(div); 3870bc7b8a2SMarc Kleine-Budde tfr->effective_speed_hz = mclk_rate / (1 << div); 3883558fe90SMaxime Ripard } 3893558fe90SMaxime Ripard 3903558fe90SMaxime Ripard sun6i_spi_write(sspi, SUN6I_CLK_CTL_REG, reg); 3918e886ac8SMaksim Kiselev } else { 3928e886ac8SMaksim Kiselev clk_set_rate(sspi->mclk, tfr->speed_hz); 3938e886ac8SMaksim Kiselev tfr->effective_speed_hz = clk_get_rate(sspi->mclk); 3948e886ac8SMaksim Kiselev 3958e886ac8SMaksim Kiselev /* 3968e886ac8SMaksim Kiselev * Configure work mode. 3978e886ac8SMaksim Kiselev * 3988e886ac8SMaksim Kiselev * There are three work modes depending on the controller clock 3998e886ac8SMaksim Kiselev * frequency: 4008e886ac8SMaksim Kiselev * - normal sample mode : CLK <= 24MHz SDM=1 SDC=0 4018e886ac8SMaksim Kiselev * - delay half-cycle sample mode : CLK <= 40MHz SDM=0 SDC=0 4028e886ac8SMaksim Kiselev * - delay one-cycle sample mode : CLK >= 80MHz SDM=0 SDC=1 4038e886ac8SMaksim Kiselev */ 4048e886ac8SMaksim Kiselev reg = sun6i_spi_read(sspi, SUN6I_TFR_CTL_REG); 4058e886ac8SMaksim Kiselev reg &= ~(SUN6I_TFR_CTL_SDM | SUN6I_TFR_CTL_SDC); 4068e886ac8SMaksim Kiselev 4078e886ac8SMaksim Kiselev if (tfr->effective_speed_hz <= 24000000) 4088e886ac8SMaksim Kiselev reg |= SUN6I_TFR_CTL_SDM; 4098e886ac8SMaksim Kiselev else if (tfr->effective_speed_hz >= 80000000) 4108e886ac8SMaksim Kiselev reg |= SUN6I_TFR_CTL_SDC; 4118e886ac8SMaksim Kiselev 4128e886ac8SMaksim Kiselev sun6i_spi_write(sspi, SUN6I_TFR_CTL_REG, reg); 4138e886ac8SMaksim Kiselev } 4148e886ac8SMaksim Kiselev 4150d7993b2SMirko Vogt /* Finally enable the bus - doing so before might raise SCK to HIGH */ 4160d7993b2SMirko Vogt reg = sun6i_spi_read(sspi, SUN6I_GBL_CTL_REG); 4170d7993b2SMirko Vogt reg |= SUN6I_GBL_CTL_BUS_ENABLE; 4180d7993b2SMirko Vogt sun6i_spi_write(sspi, SUN6I_GBL_CTL_REG, reg); 4193558fe90SMaxime Ripard 4203558fe90SMaxime Ripard /* Setup the transfer now... */ 4213558fe90SMaxime Ripard if (sspi->tx_buf) 4223558fe90SMaxime Ripard tx_len = tfr->len; 4233558fe90SMaxime Ripard 4243558fe90SMaxime Ripard /* Setup the counters */ 4252130be57SMarc Kleine-Budde sun6i_spi_write(sspi, SUN6I_BURST_CNT_REG, tfr->len); 4262130be57SMarc Kleine-Budde sun6i_spi_write(sspi, SUN6I_XMIT_CNT_REG, tx_len); 4272130be57SMarc Kleine-Budde sun6i_spi_write(sspi, SUN6I_BURST_CTL_CNT_REG, tx_len); 4283558fe90SMaxime Ripard 429345980a3SAlexander Kochetkov if (!use_dma) { 4303558fe90SMaxime Ripard /* Fill the TX FIFO */ 431e4e8ca3fSMarc Kleine-Budde sun6i_spi_fill_fifo(sspi); 432345980a3SAlexander Kochetkov } else { 433345980a3SAlexander Kochetkov ret = sun6i_spi_prepare_dma(sspi, tfr); 434345980a3SAlexander Kochetkov if (ret) { 435345980a3SAlexander Kochetkov dev_warn(&master->dev, 436345980a3SAlexander Kochetkov "%s: prepare DMA failed, ret=%d", 437345980a3SAlexander Kochetkov dev_name(&spi->dev), ret); 438345980a3SAlexander Kochetkov return ret; 439345980a3SAlexander Kochetkov } 440345980a3SAlexander Kochetkov } 4413558fe90SMaxime Ripard 4423558fe90SMaxime Ripard /* Enable the interrupts */ 4437716fa80SMarc Kleine-Budde reg = SUN6I_INT_CTL_TC; 4444e7390e9SMarc Kleine-Budde 445345980a3SAlexander Kochetkov if (!use_dma) { 446b00c0d89SIcenowy Zheng if (rx_len > sspi->cfg->fifo_depth) 4477716fa80SMarc Kleine-Budde reg |= SUN6I_INT_CTL_RF_RDY; 448b00c0d89SIcenowy Zheng if (tx_len > sspi->cfg->fifo_depth) 4494e7390e9SMarc Kleine-Budde reg |= SUN6I_INT_CTL_TF_ERQ; 450345980a3SAlexander Kochetkov } 4514e7390e9SMarc Kleine-Budde 4524e7390e9SMarc Kleine-Budde sun6i_spi_write(sspi, SUN6I_INT_CTL_REG, reg); 4533558fe90SMaxime Ripard 4543558fe90SMaxime Ripard /* Start the transfer */ 4553558fe90SMaxime Ripard reg = sun6i_spi_read(sspi, SUN6I_TFR_CTL_REG); 4563558fe90SMaxime Ripard sun6i_spi_write(sspi, SUN6I_TFR_CTL_REG, reg | SUN6I_TFR_CTL_XCH); 4573558fe90SMaxime Ripard 458*6eef8955SMiquel Raynal tx_time = spi_controller_xfer_timeout(master, tfr); 459719bd654SMichal Suchanek start = jiffies; 4603558fe90SMaxime Ripard timeout = wait_for_completion_timeout(&sspi->done, 461719bd654SMichal Suchanek msecs_to_jiffies(tx_time)); 462719bd654SMichal Suchanek end = jiffies; 4633558fe90SMaxime Ripard if (!timeout) { 464719bd654SMichal Suchanek dev_warn(&master->dev, 465719bd654SMichal Suchanek "%s: timeout transferring %u bytes@%iHz for %i(%i)ms", 466719bd654SMichal Suchanek dev_name(&spi->dev), tfr->len, tfr->speed_hz, 467719bd654SMichal Suchanek jiffies_to_msecs(end - start), tx_time); 4683558fe90SMaxime Ripard ret = -ETIMEDOUT; 4693558fe90SMaxime Ripard } 4703558fe90SMaxime Ripard 4713558fe90SMaxime Ripard sun6i_spi_write(sspi, SUN6I_INT_CTL_REG, 0); 4723558fe90SMaxime Ripard 473345980a3SAlexander Kochetkov if (ret && use_dma) { 474345980a3SAlexander Kochetkov dmaengine_terminate_sync(master->dma_rx); 475345980a3SAlexander Kochetkov dmaengine_terminate_sync(master->dma_tx); 476345980a3SAlexander Kochetkov } 477345980a3SAlexander Kochetkov 4783558fe90SMaxime Ripard return ret; 4793558fe90SMaxime Ripard } 4803558fe90SMaxime Ripard 4813558fe90SMaxime Ripard static irqreturn_t sun6i_spi_handler(int irq, void *dev_id) 4823558fe90SMaxime Ripard { 4833558fe90SMaxime Ripard struct sun6i_spi *sspi = dev_id; 4843558fe90SMaxime Ripard u32 status = sun6i_spi_read(sspi, SUN6I_INT_STA_REG); 4853558fe90SMaxime Ripard 4863558fe90SMaxime Ripard /* Transfer complete */ 4873558fe90SMaxime Ripard if (status & SUN6I_INT_CTL_TC) { 4883558fe90SMaxime Ripard sun6i_spi_write(sspi, SUN6I_INT_STA_REG, SUN6I_INT_CTL_TC); 48992a52ee8SMarc Kleine-Budde sun6i_spi_drain_fifo(sspi); 4903558fe90SMaxime Ripard complete(&sspi->done); 4913558fe90SMaxime Ripard return IRQ_HANDLED; 4923558fe90SMaxime Ripard } 4933558fe90SMaxime Ripard 494913f536cSIcenowy Zheng /* Receive FIFO 3/4 full */ 495913f536cSIcenowy Zheng if (status & SUN6I_INT_CTL_RF_RDY) { 49692a52ee8SMarc Kleine-Budde sun6i_spi_drain_fifo(sspi); 497913f536cSIcenowy Zheng /* Only clear the interrupt _after_ draining the FIFO */ 498913f536cSIcenowy Zheng sun6i_spi_write(sspi, SUN6I_INT_STA_REG, SUN6I_INT_CTL_RF_RDY); 499913f536cSIcenowy Zheng return IRQ_HANDLED; 500913f536cSIcenowy Zheng } 501913f536cSIcenowy Zheng 502913f536cSIcenowy Zheng /* Transmit FIFO 3/4 empty */ 503913f536cSIcenowy Zheng if (status & SUN6I_INT_CTL_TF_ERQ) { 504e4e8ca3fSMarc Kleine-Budde sun6i_spi_fill_fifo(sspi); 505913f536cSIcenowy Zheng 506913f536cSIcenowy Zheng if (!sspi->len) 507913f536cSIcenowy Zheng /* nothing left to transmit */ 508913f536cSIcenowy Zheng sun6i_spi_disable_interrupt(sspi, SUN6I_INT_CTL_TF_ERQ); 509913f536cSIcenowy Zheng 510913f536cSIcenowy Zheng /* Only clear the interrupt _after_ re-seeding the FIFO */ 511913f536cSIcenowy Zheng sun6i_spi_write(sspi, SUN6I_INT_STA_REG, SUN6I_INT_CTL_TF_ERQ); 512913f536cSIcenowy Zheng 513913f536cSIcenowy Zheng return IRQ_HANDLED; 514913f536cSIcenowy Zheng } 515913f536cSIcenowy Zheng 5163558fe90SMaxime Ripard return IRQ_NONE; 5173558fe90SMaxime Ripard } 5183558fe90SMaxime Ripard 5193558fe90SMaxime Ripard static int sun6i_spi_runtime_resume(struct device *dev) 5203558fe90SMaxime Ripard { 5213558fe90SMaxime Ripard struct spi_master *master = dev_get_drvdata(dev); 5223558fe90SMaxime Ripard struct sun6i_spi *sspi = spi_master_get_devdata(master); 5233558fe90SMaxime Ripard int ret; 5243558fe90SMaxime Ripard 5253558fe90SMaxime Ripard ret = clk_prepare_enable(sspi->hclk); 5263558fe90SMaxime Ripard if (ret) { 5273558fe90SMaxime Ripard dev_err(dev, "Couldn't enable AHB clock\n"); 5283558fe90SMaxime Ripard goto out; 5293558fe90SMaxime Ripard } 5303558fe90SMaxime Ripard 5313558fe90SMaxime Ripard ret = clk_prepare_enable(sspi->mclk); 5323558fe90SMaxime Ripard if (ret) { 5333558fe90SMaxime Ripard dev_err(dev, "Couldn't enable module clock\n"); 5343558fe90SMaxime Ripard goto err; 5353558fe90SMaxime Ripard } 5363558fe90SMaxime Ripard 5373558fe90SMaxime Ripard ret = reset_control_deassert(sspi->rstc); 5383558fe90SMaxime Ripard if (ret) { 5393558fe90SMaxime Ripard dev_err(dev, "Couldn't deassert the device from reset\n"); 5403558fe90SMaxime Ripard goto err2; 5413558fe90SMaxime Ripard } 5423558fe90SMaxime Ripard 5433558fe90SMaxime Ripard sun6i_spi_write(sspi, SUN6I_GBL_CTL_REG, 5440d7993b2SMirko Vogt SUN6I_GBL_CTL_MASTER | SUN6I_GBL_CTL_TP); 5453558fe90SMaxime Ripard 5463558fe90SMaxime Ripard return 0; 5473558fe90SMaxime Ripard 5483558fe90SMaxime Ripard err2: 5493558fe90SMaxime Ripard clk_disable_unprepare(sspi->mclk); 5503558fe90SMaxime Ripard err: 5513558fe90SMaxime Ripard clk_disable_unprepare(sspi->hclk); 5523558fe90SMaxime Ripard out: 5533558fe90SMaxime Ripard return ret; 5543558fe90SMaxime Ripard } 5553558fe90SMaxime Ripard 5563558fe90SMaxime Ripard static int sun6i_spi_runtime_suspend(struct device *dev) 5573558fe90SMaxime Ripard { 5583558fe90SMaxime Ripard struct spi_master *master = dev_get_drvdata(dev); 5593558fe90SMaxime Ripard struct sun6i_spi *sspi = spi_master_get_devdata(master); 5603558fe90SMaxime Ripard 5613558fe90SMaxime Ripard reset_control_assert(sspi->rstc); 5623558fe90SMaxime Ripard clk_disable_unprepare(sspi->mclk); 5633558fe90SMaxime Ripard clk_disable_unprepare(sspi->hclk); 5643558fe90SMaxime Ripard 5653558fe90SMaxime Ripard return 0; 5663558fe90SMaxime Ripard } 5673558fe90SMaxime Ripard 568345980a3SAlexander Kochetkov static bool sun6i_spi_can_dma(struct spi_master *master, 569345980a3SAlexander Kochetkov struct spi_device *spi, 570345980a3SAlexander Kochetkov struct spi_transfer *xfer) 571345980a3SAlexander Kochetkov { 572345980a3SAlexander Kochetkov struct sun6i_spi *sspi = spi_master_get_devdata(master); 573345980a3SAlexander Kochetkov 574345980a3SAlexander Kochetkov /* 575345980a3SAlexander Kochetkov * If the number of spi words to transfer is less or equal than 576345980a3SAlexander Kochetkov * the fifo length we can just fill the fifo and wait for a single 577345980a3SAlexander Kochetkov * irq, so don't bother setting up dma 578345980a3SAlexander Kochetkov */ 579b00c0d89SIcenowy Zheng return xfer->len > sspi->cfg->fifo_depth; 580345980a3SAlexander Kochetkov } 581345980a3SAlexander Kochetkov 5823558fe90SMaxime Ripard static int sun6i_spi_probe(struct platform_device *pdev) 5833558fe90SMaxime Ripard { 5843558fe90SMaxime Ripard struct spi_master *master; 5853558fe90SMaxime Ripard struct sun6i_spi *sspi; 586345980a3SAlexander Kochetkov struct resource *mem; 5873558fe90SMaxime Ripard int ret = 0, irq; 5883558fe90SMaxime Ripard 5893558fe90SMaxime Ripard master = spi_alloc_master(&pdev->dev, sizeof(struct sun6i_spi)); 5903558fe90SMaxime Ripard if (!master) { 5913558fe90SMaxime Ripard dev_err(&pdev->dev, "Unable to allocate SPI Master\n"); 5923558fe90SMaxime Ripard return -ENOMEM; 5933558fe90SMaxime Ripard } 5943558fe90SMaxime Ripard 5953558fe90SMaxime Ripard platform_set_drvdata(pdev, master); 5963558fe90SMaxime Ripard sspi = spi_master_get_devdata(master); 5973558fe90SMaxime Ripard 598345980a3SAlexander Kochetkov sspi->base_addr = devm_platform_get_and_ioremap_resource(pdev, 0, &mem); 5993558fe90SMaxime Ripard if (IS_ERR(sspi->base_addr)) { 6003558fe90SMaxime Ripard ret = PTR_ERR(sspi->base_addr); 6013558fe90SMaxime Ripard goto err_free_master; 6023558fe90SMaxime Ripard } 6033558fe90SMaxime Ripard 6043558fe90SMaxime Ripard irq = platform_get_irq(pdev, 0); 6053558fe90SMaxime Ripard if (irq < 0) { 6063558fe90SMaxime Ripard ret = -ENXIO; 6073558fe90SMaxime Ripard goto err_free_master; 6083558fe90SMaxime Ripard } 6093558fe90SMaxime Ripard 6103558fe90SMaxime Ripard ret = devm_request_irq(&pdev->dev, irq, sun6i_spi_handler, 6113558fe90SMaxime Ripard 0, "sun6i-spi", sspi); 6123558fe90SMaxime Ripard if (ret) { 6133558fe90SMaxime Ripard dev_err(&pdev->dev, "Cannot request IRQ\n"); 6143558fe90SMaxime Ripard goto err_free_master; 6153558fe90SMaxime Ripard } 6163558fe90SMaxime Ripard 6173558fe90SMaxime Ripard sspi->master = master; 618b00c0d89SIcenowy Zheng sspi->cfg = of_device_get_match_data(&pdev->dev); 61910565dfdSMilo Kim 6200b06d8cfSMichal Suchanek master->max_speed_hz = 100 * 1000 * 1000; 6210b06d8cfSMichal Suchanek master->min_speed_hz = 3 * 1000; 62274750e06SAlistair Francis master->use_gpio_descriptors = true; 6233558fe90SMaxime Ripard master->set_cs = sun6i_spi_set_cs; 6243558fe90SMaxime Ripard master->transfer_one = sun6i_spi_transfer_one; 6253558fe90SMaxime Ripard master->num_chipselect = 4; 6263558fe90SMaxime Ripard master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH | SPI_LSB_FIRST; 627743a46b8SAxel Lin master->bits_per_word_mask = SPI_BPW_MASK(8); 6283558fe90SMaxime Ripard master->dev.of_node = pdev->dev.of_node; 6293558fe90SMaxime Ripard master->auto_runtime_pm = true; 630794912cfSMichal Suchanek master->max_transfer_size = sun6i_spi_max_transfer_size; 6313558fe90SMaxime Ripard 6323558fe90SMaxime Ripard sspi->hclk = devm_clk_get(&pdev->dev, "ahb"); 6333558fe90SMaxime Ripard if (IS_ERR(sspi->hclk)) { 6343558fe90SMaxime Ripard dev_err(&pdev->dev, "Unable to acquire AHB clock\n"); 6353558fe90SMaxime Ripard ret = PTR_ERR(sspi->hclk); 6363558fe90SMaxime Ripard goto err_free_master; 6373558fe90SMaxime Ripard } 6383558fe90SMaxime Ripard 6393558fe90SMaxime Ripard sspi->mclk = devm_clk_get(&pdev->dev, "mod"); 6403558fe90SMaxime Ripard if (IS_ERR(sspi->mclk)) { 6413558fe90SMaxime Ripard dev_err(&pdev->dev, "Unable to acquire module clock\n"); 6423558fe90SMaxime Ripard ret = PTR_ERR(sspi->mclk); 6433558fe90SMaxime Ripard goto err_free_master; 6443558fe90SMaxime Ripard } 6453558fe90SMaxime Ripard 6463558fe90SMaxime Ripard init_completion(&sspi->done); 6473558fe90SMaxime Ripard 64836bc7491SPhilipp Zabel sspi->rstc = devm_reset_control_get_exclusive(&pdev->dev, NULL); 6493558fe90SMaxime Ripard if (IS_ERR(sspi->rstc)) { 6503558fe90SMaxime Ripard dev_err(&pdev->dev, "Couldn't get reset controller\n"); 6513558fe90SMaxime Ripard ret = PTR_ERR(sspi->rstc); 6523558fe90SMaxime Ripard goto err_free_master; 6533558fe90SMaxime Ripard } 6543558fe90SMaxime Ripard 655345980a3SAlexander Kochetkov master->dma_tx = dma_request_chan(&pdev->dev, "tx"); 656345980a3SAlexander Kochetkov if (IS_ERR(master->dma_tx)) { 657345980a3SAlexander Kochetkov /* Check tx to see if we need defer probing driver */ 658345980a3SAlexander Kochetkov if (PTR_ERR(master->dma_tx) == -EPROBE_DEFER) { 659345980a3SAlexander Kochetkov ret = -EPROBE_DEFER; 660345980a3SAlexander Kochetkov goto err_free_master; 661345980a3SAlexander Kochetkov } 662345980a3SAlexander Kochetkov dev_warn(&pdev->dev, "Failed to request TX DMA channel\n"); 663345980a3SAlexander Kochetkov master->dma_tx = NULL; 664345980a3SAlexander Kochetkov } 665345980a3SAlexander Kochetkov 666345980a3SAlexander Kochetkov master->dma_rx = dma_request_chan(&pdev->dev, "rx"); 667345980a3SAlexander Kochetkov if (IS_ERR(master->dma_rx)) { 668345980a3SAlexander Kochetkov if (PTR_ERR(master->dma_rx) == -EPROBE_DEFER) { 669345980a3SAlexander Kochetkov ret = -EPROBE_DEFER; 670345980a3SAlexander Kochetkov goto err_free_dma_tx; 671345980a3SAlexander Kochetkov } 672345980a3SAlexander Kochetkov dev_warn(&pdev->dev, "Failed to request RX DMA channel\n"); 673345980a3SAlexander Kochetkov master->dma_rx = NULL; 674345980a3SAlexander Kochetkov } 675345980a3SAlexander Kochetkov 676345980a3SAlexander Kochetkov if (master->dma_tx && master->dma_rx) { 677345980a3SAlexander Kochetkov sspi->dma_addr_tx = mem->start + SUN6I_TXDATA_REG; 678345980a3SAlexander Kochetkov sspi->dma_addr_rx = mem->start + SUN6I_RXDATA_REG; 679345980a3SAlexander Kochetkov master->can_dma = sun6i_spi_can_dma; 680345980a3SAlexander Kochetkov } 681345980a3SAlexander Kochetkov 6823558fe90SMaxime Ripard /* 6833558fe90SMaxime Ripard * This wake-up/shutdown pattern is to be able to have the 6843558fe90SMaxime Ripard * device woken up, even if runtime_pm is disabled 6853558fe90SMaxime Ripard */ 6863558fe90SMaxime Ripard ret = sun6i_spi_runtime_resume(&pdev->dev); 6873558fe90SMaxime Ripard if (ret) { 6883558fe90SMaxime Ripard dev_err(&pdev->dev, "Couldn't resume the device\n"); 689345980a3SAlexander Kochetkov goto err_free_dma_rx; 6903558fe90SMaxime Ripard } 6913558fe90SMaxime Ripard 692ae0f18beSAlexander Kochetkov pm_runtime_set_autosuspend_delay(&pdev->dev, SUN6I_AUTOSUSPEND_TIMEOUT); 693ae0f18beSAlexander Kochetkov pm_runtime_use_autosuspend(&pdev->dev); 6943558fe90SMaxime Ripard pm_runtime_set_active(&pdev->dev); 6953558fe90SMaxime Ripard pm_runtime_enable(&pdev->dev); 6963558fe90SMaxime Ripard 6973558fe90SMaxime Ripard ret = devm_spi_register_master(&pdev->dev, master); 6983558fe90SMaxime Ripard if (ret) { 6993558fe90SMaxime Ripard dev_err(&pdev->dev, "cannot register SPI master\n"); 7003558fe90SMaxime Ripard goto err_pm_disable; 7013558fe90SMaxime Ripard } 7023558fe90SMaxime Ripard 7033558fe90SMaxime Ripard return 0; 7043558fe90SMaxime Ripard 7053558fe90SMaxime Ripard err_pm_disable: 7063558fe90SMaxime Ripard pm_runtime_disable(&pdev->dev); 7073558fe90SMaxime Ripard sun6i_spi_runtime_suspend(&pdev->dev); 708345980a3SAlexander Kochetkov err_free_dma_rx: 709345980a3SAlexander Kochetkov if (master->dma_rx) 710345980a3SAlexander Kochetkov dma_release_channel(master->dma_rx); 711345980a3SAlexander Kochetkov err_free_dma_tx: 712345980a3SAlexander Kochetkov if (master->dma_tx) 713345980a3SAlexander Kochetkov dma_release_channel(master->dma_tx); 7143558fe90SMaxime Ripard err_free_master: 7153558fe90SMaxime Ripard spi_master_put(master); 7163558fe90SMaxime Ripard return ret; 7173558fe90SMaxime Ripard } 7183558fe90SMaxime Ripard 719edf69ab9SUwe Kleine-König static void sun6i_spi_remove(struct platform_device *pdev) 7203558fe90SMaxime Ripard { 721345980a3SAlexander Kochetkov struct spi_master *master = platform_get_drvdata(pdev); 722345980a3SAlexander Kochetkov 7232d9bbd02STobias Jordan pm_runtime_force_suspend(&pdev->dev); 7243558fe90SMaxime Ripard 725345980a3SAlexander Kochetkov if (master->dma_tx) 726345980a3SAlexander Kochetkov dma_release_channel(master->dma_tx); 727345980a3SAlexander Kochetkov if (master->dma_rx) 728345980a3SAlexander Kochetkov dma_release_channel(master->dma_rx); 7293558fe90SMaxime Ripard } 7303558fe90SMaxime Ripard 731b00c0d89SIcenowy Zheng static const struct sun6i_spi_cfg sun6i_a31_spi_cfg = { 732b00c0d89SIcenowy Zheng .fifo_depth = SUN6I_FIFO_DEPTH, 7338e886ac8SMaksim Kiselev .has_clk_ctl = true, 734b00c0d89SIcenowy Zheng }; 735b00c0d89SIcenowy Zheng 736b00c0d89SIcenowy Zheng static const struct sun6i_spi_cfg sun8i_h3_spi_cfg = { 737b00c0d89SIcenowy Zheng .fifo_depth = SUN8I_FIFO_DEPTH, 7388e886ac8SMaksim Kiselev .has_clk_ctl = true, 739b00c0d89SIcenowy Zheng }; 740b00c0d89SIcenowy Zheng 741046484cbSMaksim Kiselev static const struct sun6i_spi_cfg sun50i_r329_spi_cfg = { 742046484cbSMaksim Kiselev .fifo_depth = SUN8I_FIFO_DEPTH, 743046484cbSMaksim Kiselev }; 744046484cbSMaksim Kiselev 7453558fe90SMaxime Ripard static const struct of_device_id sun6i_spi_match[] = { 746b00c0d89SIcenowy Zheng { .compatible = "allwinner,sun6i-a31-spi", .data = &sun6i_a31_spi_cfg }, 747b00c0d89SIcenowy Zheng { .compatible = "allwinner,sun8i-h3-spi", .data = &sun8i_h3_spi_cfg }, 748046484cbSMaksim Kiselev { 749046484cbSMaksim Kiselev .compatible = "allwinner,sun50i-r329-spi", 750046484cbSMaksim Kiselev .data = &sun50i_r329_spi_cfg 751046484cbSMaksim Kiselev }, 7523558fe90SMaxime Ripard {} 7533558fe90SMaxime Ripard }; 7543558fe90SMaxime Ripard MODULE_DEVICE_TABLE(of, sun6i_spi_match); 7553558fe90SMaxime Ripard 7563558fe90SMaxime Ripard static const struct dev_pm_ops sun6i_spi_pm_ops = { 7573558fe90SMaxime Ripard .runtime_resume = sun6i_spi_runtime_resume, 7583558fe90SMaxime Ripard .runtime_suspend = sun6i_spi_runtime_suspend, 7593558fe90SMaxime Ripard }; 7603558fe90SMaxime Ripard 7613558fe90SMaxime Ripard static struct platform_driver sun6i_spi_driver = { 7623558fe90SMaxime Ripard .probe = sun6i_spi_probe, 763edf69ab9SUwe Kleine-König .remove_new = sun6i_spi_remove, 7643558fe90SMaxime Ripard .driver = { 7653558fe90SMaxime Ripard .name = "sun6i-spi", 7663558fe90SMaxime Ripard .of_match_table = sun6i_spi_match, 7673558fe90SMaxime Ripard .pm = &sun6i_spi_pm_ops, 7683558fe90SMaxime Ripard }, 7693558fe90SMaxime Ripard }; 7703558fe90SMaxime Ripard module_platform_driver(sun6i_spi_driver); 7713558fe90SMaxime Ripard 7723558fe90SMaxime Ripard MODULE_AUTHOR("Pan Nan <pannan@allwinnertech.com>"); 7733558fe90SMaxime Ripard MODULE_AUTHOR("Maxime Ripard <maxime.ripard@free-electrons.com>"); 7743558fe90SMaxime Ripard MODULE_DESCRIPTION("Allwinner A31 SPI controller driver"); 7753558fe90SMaxime Ripard MODULE_LICENSE("GPL"); 776