xref: /openbmc/linux/drivers/spi/spi-slave-mt27xx.c (revision c900529f3d9161bfde5cca0754f83b4d3c3e0220)
1805be7ddSLeilk Liu // SPDX-License-Identifier: GPL-2.0+
2805be7ddSLeilk Liu // Copyright (c) 2018 MediaTek Inc.
3805be7ddSLeilk Liu 
4805be7ddSLeilk Liu #include <linux/clk.h>
5805be7ddSLeilk Liu #include <linux/device.h>
6805be7ddSLeilk Liu #include <linux/dma-mapping.h>
7805be7ddSLeilk Liu #include <linux/err.h>
8805be7ddSLeilk Liu #include <linux/interrupt.h>
9805be7ddSLeilk Liu #include <linux/module.h>
10805be7ddSLeilk Liu #include <linux/platform_device.h>
11805be7ddSLeilk Liu #include <linux/pm_runtime.h>
12805be7ddSLeilk Liu #include <linux/spi/spi.h>
13d666a833SLeilk Liu #include <linux/of.h>
14d666a833SLeilk Liu 
15805be7ddSLeilk Liu 
16805be7ddSLeilk Liu #define SPIS_IRQ_EN_REG		0x0
17805be7ddSLeilk Liu #define SPIS_IRQ_CLR_REG	0x4
18805be7ddSLeilk Liu #define SPIS_IRQ_ST_REG		0x8
19805be7ddSLeilk Liu #define SPIS_IRQ_MASK_REG	0xc
20805be7ddSLeilk Liu #define SPIS_CFG_REG		0x10
21805be7ddSLeilk Liu #define SPIS_RX_DATA_REG	0x14
22805be7ddSLeilk Liu #define SPIS_TX_DATA_REG	0x18
23805be7ddSLeilk Liu #define SPIS_RX_DST_REG		0x1c
24805be7ddSLeilk Liu #define SPIS_TX_SRC_REG		0x20
25805be7ddSLeilk Liu #define SPIS_DMA_CFG_REG	0x30
26805be7ddSLeilk Liu #define SPIS_SOFT_RST_REG	0x40
27805be7ddSLeilk Liu 
28805be7ddSLeilk Liu /* SPIS_IRQ_EN_REG */
29805be7ddSLeilk Liu #define DMA_DONE_EN		BIT(7)
30805be7ddSLeilk Liu #define DATA_DONE_EN		BIT(2)
31805be7ddSLeilk Liu #define RSTA_DONE_EN		BIT(1)
32805be7ddSLeilk Liu #define CMD_INVALID_EN		BIT(0)
33805be7ddSLeilk Liu 
34805be7ddSLeilk Liu /* SPIS_IRQ_ST_REG */
35805be7ddSLeilk Liu #define DMA_DONE_ST		BIT(7)
36805be7ddSLeilk Liu #define DATA_DONE_ST		BIT(2)
37805be7ddSLeilk Liu #define RSTA_DONE_ST		BIT(1)
38805be7ddSLeilk Liu #define CMD_INVALID_ST		BIT(0)
39805be7ddSLeilk Liu 
40805be7ddSLeilk Liu /* SPIS_IRQ_MASK_REG */
41805be7ddSLeilk Liu #define DMA_DONE_MASK		BIT(7)
42805be7ddSLeilk Liu #define DATA_DONE_MASK		BIT(2)
43805be7ddSLeilk Liu #define RSTA_DONE_MASK		BIT(1)
44805be7ddSLeilk Liu #define CMD_INVALID_MASK	BIT(0)
45805be7ddSLeilk Liu 
46805be7ddSLeilk Liu /* SPIS_CFG_REG */
47805be7ddSLeilk Liu #define SPIS_TX_ENDIAN		BIT(7)
48805be7ddSLeilk Liu #define SPIS_RX_ENDIAN		BIT(6)
49805be7ddSLeilk Liu #define SPIS_TXMSBF		BIT(5)
50805be7ddSLeilk Liu #define SPIS_RXMSBF		BIT(4)
51805be7ddSLeilk Liu #define SPIS_CPHA		BIT(3)
52805be7ddSLeilk Liu #define SPIS_CPOL		BIT(2)
53805be7ddSLeilk Liu #define SPIS_TX_EN		BIT(1)
54805be7ddSLeilk Liu #define SPIS_RX_EN		BIT(0)
55805be7ddSLeilk Liu 
56805be7ddSLeilk Liu /* SPIS_DMA_CFG_REG */
57805be7ddSLeilk Liu #define TX_DMA_TRIG_EN		BIT(31)
58805be7ddSLeilk Liu #define TX_DMA_EN		BIT(30)
59805be7ddSLeilk Liu #define RX_DMA_EN		BIT(29)
60805be7ddSLeilk Liu #define TX_DMA_LEN		0xfffff
61805be7ddSLeilk Liu 
62805be7ddSLeilk Liu /* SPIS_SOFT_RST_REG */
63805be7ddSLeilk Liu #define SPIS_DMA_ADDR_EN	BIT(1)
64805be7ddSLeilk Liu #define SPIS_SOFT_RST		BIT(0)
65805be7ddSLeilk Liu 
66805be7ddSLeilk Liu struct mtk_spi_slave {
67805be7ddSLeilk Liu 	struct device *dev;
68805be7ddSLeilk Liu 	void __iomem *base;
69805be7ddSLeilk Liu 	struct clk *spi_clk;
70805be7ddSLeilk Liu 	struct completion xfer_done;
71805be7ddSLeilk Liu 	struct spi_transfer *cur_transfer;
72805be7ddSLeilk Liu 	bool slave_aborted;
73d666a833SLeilk Liu 	const struct mtk_spi_compatible *dev_comp;
74805be7ddSLeilk Liu };
75805be7ddSLeilk Liu 
76d666a833SLeilk Liu struct mtk_spi_compatible {
77d666a833SLeilk Liu 	const u32 max_fifo_size;
78d666a833SLeilk Liu 	bool must_rx;
79d666a833SLeilk Liu };
801527b09bSLeilk Liu 
81d666a833SLeilk Liu static const struct mtk_spi_compatible mt2712_compat = {
82d666a833SLeilk Liu 	.max_fifo_size = 512,
83d666a833SLeilk Liu };
841527b09bSLeilk Liu static const struct mtk_spi_compatible mt8195_compat = {
851527b09bSLeilk Liu 	.max_fifo_size = 128,
861527b09bSLeilk Liu 	.must_rx = true,
871527b09bSLeilk Liu };
881527b09bSLeilk Liu 
89805be7ddSLeilk Liu static const struct of_device_id mtk_spi_slave_of_match[] = {
90d666a833SLeilk Liu 	{ .compatible = "mediatek,mt2712-spi-slave",
91d666a833SLeilk Liu 	  .data = (void *)&mt2712_compat,},
921527b09bSLeilk Liu 	{ .compatible = "mediatek,mt8195-spi-slave",
931527b09bSLeilk Liu 	  .data = (void *)&mt8195_compat,},
94805be7ddSLeilk Liu 	{}
95805be7ddSLeilk Liu };
96805be7ddSLeilk Liu MODULE_DEVICE_TABLE(of, mtk_spi_slave_of_match);
97805be7ddSLeilk Liu 
mtk_spi_slave_disable_dma(struct mtk_spi_slave * mdata)98805be7ddSLeilk Liu static void mtk_spi_slave_disable_dma(struct mtk_spi_slave *mdata)
99805be7ddSLeilk Liu {
100805be7ddSLeilk Liu 	u32 reg_val;
101805be7ddSLeilk Liu 
102805be7ddSLeilk Liu 	reg_val = readl(mdata->base + SPIS_DMA_CFG_REG);
103805be7ddSLeilk Liu 	reg_val &= ~RX_DMA_EN;
104805be7ddSLeilk Liu 	reg_val &= ~TX_DMA_EN;
105805be7ddSLeilk Liu 	writel(reg_val, mdata->base + SPIS_DMA_CFG_REG);
106805be7ddSLeilk Liu }
107805be7ddSLeilk Liu 
mtk_spi_slave_disable_xfer(struct mtk_spi_slave * mdata)108805be7ddSLeilk Liu static void mtk_spi_slave_disable_xfer(struct mtk_spi_slave *mdata)
109805be7ddSLeilk Liu {
110805be7ddSLeilk Liu 	u32 reg_val;
111805be7ddSLeilk Liu 
112805be7ddSLeilk Liu 	reg_val = readl(mdata->base + SPIS_CFG_REG);
113805be7ddSLeilk Liu 	reg_val &= ~SPIS_TX_EN;
114805be7ddSLeilk Liu 	reg_val &= ~SPIS_RX_EN;
115805be7ddSLeilk Liu 	writel(reg_val, mdata->base + SPIS_CFG_REG);
116805be7ddSLeilk Liu }
117805be7ddSLeilk Liu 
mtk_spi_slave_wait_for_completion(struct mtk_spi_slave * mdata)118805be7ddSLeilk Liu static int mtk_spi_slave_wait_for_completion(struct mtk_spi_slave *mdata)
119805be7ddSLeilk Liu {
120805be7ddSLeilk Liu 	if (wait_for_completion_interruptible(&mdata->xfer_done) ||
121805be7ddSLeilk Liu 	    mdata->slave_aborted) {
122805be7ddSLeilk Liu 		dev_err(mdata->dev, "interrupted\n");
123805be7ddSLeilk Liu 		return -EINTR;
124805be7ddSLeilk Liu 	}
125805be7ddSLeilk Liu 
126805be7ddSLeilk Liu 	return 0;
127805be7ddSLeilk Liu }
128805be7ddSLeilk Liu 
mtk_spi_slave_prepare_message(struct spi_controller * ctlr,struct spi_message * msg)129805be7ddSLeilk Liu static int mtk_spi_slave_prepare_message(struct spi_controller *ctlr,
130805be7ddSLeilk Liu 					 struct spi_message *msg)
131805be7ddSLeilk Liu {
132805be7ddSLeilk Liu 	struct mtk_spi_slave *mdata = spi_controller_get_devdata(ctlr);
133805be7ddSLeilk Liu 	struct spi_device *spi = msg->spi;
134805be7ddSLeilk Liu 	bool cpha, cpol;
135805be7ddSLeilk Liu 	u32 reg_val;
136805be7ddSLeilk Liu 
137805be7ddSLeilk Liu 	cpha = spi->mode & SPI_CPHA ? 1 : 0;
138805be7ddSLeilk Liu 	cpol = spi->mode & SPI_CPOL ? 1 : 0;
139805be7ddSLeilk Liu 
140805be7ddSLeilk Liu 	reg_val = readl(mdata->base + SPIS_CFG_REG);
141805be7ddSLeilk Liu 	if (cpha)
142805be7ddSLeilk Liu 		reg_val |= SPIS_CPHA;
143805be7ddSLeilk Liu 	else
144805be7ddSLeilk Liu 		reg_val &= ~SPIS_CPHA;
145805be7ddSLeilk Liu 	if (cpol)
146805be7ddSLeilk Liu 		reg_val |= SPIS_CPOL;
147805be7ddSLeilk Liu 	else
148805be7ddSLeilk Liu 		reg_val &= ~SPIS_CPOL;
149805be7ddSLeilk Liu 
150805be7ddSLeilk Liu 	if (spi->mode & SPI_LSB_FIRST)
151805be7ddSLeilk Liu 		reg_val &= ~(SPIS_TXMSBF | SPIS_RXMSBF);
152805be7ddSLeilk Liu 	else
153805be7ddSLeilk Liu 		reg_val |= SPIS_TXMSBF | SPIS_RXMSBF;
154805be7ddSLeilk Liu 
155805be7ddSLeilk Liu 	reg_val &= ~SPIS_TX_ENDIAN;
156805be7ddSLeilk Liu 	reg_val &= ~SPIS_RX_ENDIAN;
157805be7ddSLeilk Liu 	writel(reg_val, mdata->base + SPIS_CFG_REG);
158805be7ddSLeilk Liu 
159805be7ddSLeilk Liu 	return 0;
160805be7ddSLeilk Liu }
161805be7ddSLeilk Liu 
mtk_spi_slave_fifo_transfer(struct spi_controller * ctlr,struct spi_device * spi,struct spi_transfer * xfer)162805be7ddSLeilk Liu static int mtk_spi_slave_fifo_transfer(struct spi_controller *ctlr,
163805be7ddSLeilk Liu 				       struct spi_device *spi,
164805be7ddSLeilk Liu 				       struct spi_transfer *xfer)
165805be7ddSLeilk Liu {
166805be7ddSLeilk Liu 	struct mtk_spi_slave *mdata = spi_controller_get_devdata(ctlr);
167805be7ddSLeilk Liu 	int reg_val, cnt, remainder, ret;
168805be7ddSLeilk Liu 
169805be7ddSLeilk Liu 	writel(SPIS_SOFT_RST, mdata->base + SPIS_SOFT_RST_REG);
170805be7ddSLeilk Liu 
171805be7ddSLeilk Liu 	reg_val = readl(mdata->base + SPIS_CFG_REG);
172805be7ddSLeilk Liu 	if (xfer->rx_buf)
173805be7ddSLeilk Liu 		reg_val |= SPIS_RX_EN;
174805be7ddSLeilk Liu 	if (xfer->tx_buf)
175805be7ddSLeilk Liu 		reg_val |= SPIS_TX_EN;
176805be7ddSLeilk Liu 	writel(reg_val, mdata->base + SPIS_CFG_REG);
177805be7ddSLeilk Liu 
178805be7ddSLeilk Liu 	cnt = xfer->len / 4;
179805be7ddSLeilk Liu 	if (xfer->tx_buf)
180805be7ddSLeilk Liu 		iowrite32_rep(mdata->base + SPIS_TX_DATA_REG,
181805be7ddSLeilk Liu 			      xfer->tx_buf, cnt);
182805be7ddSLeilk Liu 
183805be7ddSLeilk Liu 	remainder = xfer->len % 4;
184805be7ddSLeilk Liu 	if (xfer->tx_buf && remainder > 0) {
185805be7ddSLeilk Liu 		reg_val = 0;
186805be7ddSLeilk Liu 		memcpy(&reg_val, xfer->tx_buf + cnt * 4, remainder);
187805be7ddSLeilk Liu 		writel(reg_val, mdata->base + SPIS_TX_DATA_REG);
188805be7ddSLeilk Liu 	}
189805be7ddSLeilk Liu 
190805be7ddSLeilk Liu 	ret = mtk_spi_slave_wait_for_completion(mdata);
191805be7ddSLeilk Liu 	if (ret) {
192805be7ddSLeilk Liu 		mtk_spi_slave_disable_xfer(mdata);
193805be7ddSLeilk Liu 		writel(SPIS_SOFT_RST, mdata->base + SPIS_SOFT_RST_REG);
194805be7ddSLeilk Liu 	}
195805be7ddSLeilk Liu 
196805be7ddSLeilk Liu 	return ret;
197805be7ddSLeilk Liu }
198805be7ddSLeilk Liu 
mtk_spi_slave_dma_transfer(struct spi_controller * ctlr,struct spi_device * spi,struct spi_transfer * xfer)199805be7ddSLeilk Liu static int mtk_spi_slave_dma_transfer(struct spi_controller *ctlr,
200805be7ddSLeilk Liu 				      struct spi_device *spi,
201805be7ddSLeilk Liu 				      struct spi_transfer *xfer)
202805be7ddSLeilk Liu {
203805be7ddSLeilk Liu 	struct mtk_spi_slave *mdata = spi_controller_get_devdata(ctlr);
204805be7ddSLeilk Liu 	struct device *dev = mdata->dev;
205805be7ddSLeilk Liu 	int reg_val, ret;
206805be7ddSLeilk Liu 
207805be7ddSLeilk Liu 	writel(SPIS_SOFT_RST, mdata->base + SPIS_SOFT_RST_REG);
208805be7ddSLeilk Liu 
209805be7ddSLeilk Liu 	if (xfer->tx_buf) {
210805be7ddSLeilk Liu 		/* tx_buf is a const void* where we need a void * for
211805be7ddSLeilk Liu 		 * the dma mapping
212805be7ddSLeilk Liu 		 */
213805be7ddSLeilk Liu 		void *nonconst_tx = (void *)xfer->tx_buf;
214805be7ddSLeilk Liu 
215805be7ddSLeilk Liu 		xfer->tx_dma = dma_map_single(dev, nonconst_tx,
216805be7ddSLeilk Liu 					      xfer->len, DMA_TO_DEVICE);
217805be7ddSLeilk Liu 		if (dma_mapping_error(dev, xfer->tx_dma)) {
218805be7ddSLeilk Liu 			ret = -ENOMEM;
219805be7ddSLeilk Liu 			goto disable_transfer;
220805be7ddSLeilk Liu 		}
221805be7ddSLeilk Liu 	}
222805be7ddSLeilk Liu 
223805be7ddSLeilk Liu 	if (xfer->rx_buf) {
224805be7ddSLeilk Liu 		xfer->rx_dma = dma_map_single(dev, xfer->rx_buf,
225805be7ddSLeilk Liu 					      xfer->len, DMA_FROM_DEVICE);
226805be7ddSLeilk Liu 		if (dma_mapping_error(dev, xfer->rx_dma)) {
227805be7ddSLeilk Liu 			ret = -ENOMEM;
228805be7ddSLeilk Liu 			goto unmap_txdma;
229805be7ddSLeilk Liu 		}
230805be7ddSLeilk Liu 	}
231805be7ddSLeilk Liu 
232805be7ddSLeilk Liu 	writel(xfer->tx_dma, mdata->base + SPIS_TX_SRC_REG);
233805be7ddSLeilk Liu 	writel(xfer->rx_dma, mdata->base + SPIS_RX_DST_REG);
234805be7ddSLeilk Liu 
235805be7ddSLeilk Liu 	writel(SPIS_DMA_ADDR_EN, mdata->base + SPIS_SOFT_RST_REG);
236805be7ddSLeilk Liu 
237805be7ddSLeilk Liu 	/* enable config reg tx rx_enable */
238805be7ddSLeilk Liu 	reg_val = readl(mdata->base + SPIS_CFG_REG);
239805be7ddSLeilk Liu 	if (xfer->tx_buf)
240805be7ddSLeilk Liu 		reg_val |= SPIS_TX_EN;
241805be7ddSLeilk Liu 	if (xfer->rx_buf)
242805be7ddSLeilk Liu 		reg_val |= SPIS_RX_EN;
243805be7ddSLeilk Liu 	writel(reg_val, mdata->base + SPIS_CFG_REG);
244805be7ddSLeilk Liu 
245805be7ddSLeilk Liu 	/* config dma */
246805be7ddSLeilk Liu 	reg_val = 0;
247805be7ddSLeilk Liu 	reg_val |= (xfer->len - 1) & TX_DMA_LEN;
248805be7ddSLeilk Liu 	writel(reg_val, mdata->base + SPIS_DMA_CFG_REG);
249805be7ddSLeilk Liu 
250805be7ddSLeilk Liu 	reg_val = readl(mdata->base + SPIS_DMA_CFG_REG);
251805be7ddSLeilk Liu 	if (xfer->tx_buf)
252805be7ddSLeilk Liu 		reg_val |= TX_DMA_EN;
253805be7ddSLeilk Liu 	if (xfer->rx_buf)
254805be7ddSLeilk Liu 		reg_val |= RX_DMA_EN;
255805be7ddSLeilk Liu 	reg_val |= TX_DMA_TRIG_EN;
256805be7ddSLeilk Liu 	writel(reg_val, mdata->base + SPIS_DMA_CFG_REG);
257805be7ddSLeilk Liu 
258805be7ddSLeilk Liu 	ret = mtk_spi_slave_wait_for_completion(mdata);
259805be7ddSLeilk Liu 	if (ret)
260805be7ddSLeilk Liu 		goto unmap_rxdma;
261805be7ddSLeilk Liu 
262805be7ddSLeilk Liu 	return 0;
263805be7ddSLeilk Liu 
264805be7ddSLeilk Liu unmap_rxdma:
265805be7ddSLeilk Liu 	if (xfer->rx_buf)
266805be7ddSLeilk Liu 		dma_unmap_single(dev, xfer->rx_dma,
267805be7ddSLeilk Liu 				 xfer->len, DMA_FROM_DEVICE);
268805be7ddSLeilk Liu 
269805be7ddSLeilk Liu unmap_txdma:
270805be7ddSLeilk Liu 	if (xfer->tx_buf)
271805be7ddSLeilk Liu 		dma_unmap_single(dev, xfer->tx_dma,
272805be7ddSLeilk Liu 				 xfer->len, DMA_TO_DEVICE);
273805be7ddSLeilk Liu 
274805be7ddSLeilk Liu disable_transfer:
275805be7ddSLeilk Liu 	mtk_spi_slave_disable_dma(mdata);
276805be7ddSLeilk Liu 	mtk_spi_slave_disable_xfer(mdata);
277805be7ddSLeilk Liu 	writel(SPIS_SOFT_RST, mdata->base + SPIS_SOFT_RST_REG);
278805be7ddSLeilk Liu 
279805be7ddSLeilk Liu 	return ret;
280805be7ddSLeilk Liu }
281805be7ddSLeilk Liu 
mtk_spi_slave_transfer_one(struct spi_controller * ctlr,struct spi_device * spi,struct spi_transfer * xfer)282805be7ddSLeilk Liu static int mtk_spi_slave_transfer_one(struct spi_controller *ctlr,
283805be7ddSLeilk Liu 				      struct spi_device *spi,
284805be7ddSLeilk Liu 				      struct spi_transfer *xfer)
285805be7ddSLeilk Liu {
286805be7ddSLeilk Liu 	struct mtk_spi_slave *mdata = spi_controller_get_devdata(ctlr);
287805be7ddSLeilk Liu 
288805be7ddSLeilk Liu 	reinit_completion(&mdata->xfer_done);
289805be7ddSLeilk Liu 	mdata->slave_aborted = false;
290805be7ddSLeilk Liu 	mdata->cur_transfer = xfer;
291805be7ddSLeilk Liu 
292d666a833SLeilk Liu 	if (xfer->len > mdata->dev_comp->max_fifo_size)
293805be7ddSLeilk Liu 		return mtk_spi_slave_dma_transfer(ctlr, spi, xfer);
294805be7ddSLeilk Liu 	else
295805be7ddSLeilk Liu 		return mtk_spi_slave_fifo_transfer(ctlr, spi, xfer);
296805be7ddSLeilk Liu }
297805be7ddSLeilk Liu 
mtk_spi_slave_setup(struct spi_device * spi)298805be7ddSLeilk Liu static int mtk_spi_slave_setup(struct spi_device *spi)
299805be7ddSLeilk Liu {
300805be7ddSLeilk Liu 	struct mtk_spi_slave *mdata = spi_controller_get_devdata(spi->master);
301805be7ddSLeilk Liu 	u32 reg_val;
302805be7ddSLeilk Liu 
303805be7ddSLeilk Liu 	reg_val = DMA_DONE_EN | DATA_DONE_EN |
304805be7ddSLeilk Liu 		  RSTA_DONE_EN | CMD_INVALID_EN;
305805be7ddSLeilk Liu 	writel(reg_val, mdata->base + SPIS_IRQ_EN_REG);
306805be7ddSLeilk Liu 
307805be7ddSLeilk Liu 	reg_val = DMA_DONE_MASK | DATA_DONE_MASK |
308805be7ddSLeilk Liu 		  RSTA_DONE_MASK | CMD_INVALID_MASK;
309805be7ddSLeilk Liu 	writel(reg_val, mdata->base + SPIS_IRQ_MASK_REG);
310805be7ddSLeilk Liu 
311805be7ddSLeilk Liu 	mtk_spi_slave_disable_dma(mdata);
312805be7ddSLeilk Liu 	mtk_spi_slave_disable_xfer(mdata);
313805be7ddSLeilk Liu 
314805be7ddSLeilk Liu 	return 0;
315805be7ddSLeilk Liu }
316805be7ddSLeilk Liu 
mtk_slave_abort(struct spi_controller * ctlr)317805be7ddSLeilk Liu static int mtk_slave_abort(struct spi_controller *ctlr)
318805be7ddSLeilk Liu {
319805be7ddSLeilk Liu 	struct mtk_spi_slave *mdata = spi_controller_get_devdata(ctlr);
320805be7ddSLeilk Liu 
321805be7ddSLeilk Liu 	mdata->slave_aborted = true;
322805be7ddSLeilk Liu 	complete(&mdata->xfer_done);
323805be7ddSLeilk Liu 
324805be7ddSLeilk Liu 	return 0;
325805be7ddSLeilk Liu }
326805be7ddSLeilk Liu 
mtk_spi_slave_interrupt(int irq,void * dev_id)327805be7ddSLeilk Liu static irqreturn_t mtk_spi_slave_interrupt(int irq, void *dev_id)
328805be7ddSLeilk Liu {
329805be7ddSLeilk Liu 	struct spi_controller *ctlr = dev_id;
330805be7ddSLeilk Liu 	struct mtk_spi_slave *mdata = spi_controller_get_devdata(ctlr);
331805be7ddSLeilk Liu 	struct spi_transfer *trans = mdata->cur_transfer;
332805be7ddSLeilk Liu 	u32 int_status, reg_val, cnt, remainder;
333805be7ddSLeilk Liu 
334805be7ddSLeilk Liu 	int_status = readl(mdata->base + SPIS_IRQ_ST_REG);
335805be7ddSLeilk Liu 	writel(int_status, mdata->base + SPIS_IRQ_CLR_REG);
336805be7ddSLeilk Liu 
337805be7ddSLeilk Liu 	if (!trans)
338805be7ddSLeilk Liu 		return IRQ_NONE;
339805be7ddSLeilk Liu 
340805be7ddSLeilk Liu 	if ((int_status & DMA_DONE_ST) &&
341805be7ddSLeilk Liu 	    ((int_status & DATA_DONE_ST) ||
342805be7ddSLeilk Liu 	    (int_status & RSTA_DONE_ST))) {
343805be7ddSLeilk Liu 		writel(SPIS_SOFT_RST, mdata->base + SPIS_SOFT_RST_REG);
344805be7ddSLeilk Liu 
345805be7ddSLeilk Liu 		if (trans->tx_buf)
346805be7ddSLeilk Liu 			dma_unmap_single(mdata->dev, trans->tx_dma,
347805be7ddSLeilk Liu 					 trans->len, DMA_TO_DEVICE);
348805be7ddSLeilk Liu 		if (trans->rx_buf)
349805be7ddSLeilk Liu 			dma_unmap_single(mdata->dev, trans->rx_dma,
350805be7ddSLeilk Liu 					 trans->len, DMA_FROM_DEVICE);
351805be7ddSLeilk Liu 
352805be7ddSLeilk Liu 		mtk_spi_slave_disable_dma(mdata);
353805be7ddSLeilk Liu 		mtk_spi_slave_disable_xfer(mdata);
354805be7ddSLeilk Liu 	}
355805be7ddSLeilk Liu 
356805be7ddSLeilk Liu 	if ((!(int_status & DMA_DONE_ST)) &&
357805be7ddSLeilk Liu 	    ((int_status & DATA_DONE_ST) ||
358805be7ddSLeilk Liu 	    (int_status & RSTA_DONE_ST))) {
359805be7ddSLeilk Liu 		cnt = trans->len / 4;
360805be7ddSLeilk Liu 		if (trans->rx_buf)
361805be7ddSLeilk Liu 			ioread32_rep(mdata->base + SPIS_RX_DATA_REG,
362805be7ddSLeilk Liu 				     trans->rx_buf, cnt);
363805be7ddSLeilk Liu 		remainder = trans->len % 4;
364805be7ddSLeilk Liu 		if (trans->rx_buf && remainder > 0) {
365805be7ddSLeilk Liu 			reg_val = readl(mdata->base + SPIS_RX_DATA_REG);
366805be7ddSLeilk Liu 			memcpy(trans->rx_buf + (cnt * 4),
367805be7ddSLeilk Liu 			       &reg_val, remainder);
368805be7ddSLeilk Liu 		}
369805be7ddSLeilk Liu 
370805be7ddSLeilk Liu 		mtk_spi_slave_disable_xfer(mdata);
371805be7ddSLeilk Liu 	}
372805be7ddSLeilk Liu 
373805be7ddSLeilk Liu 	if (int_status & CMD_INVALID_ST) {
374805be7ddSLeilk Liu 		dev_warn(&ctlr->dev, "cmd invalid\n");
375805be7ddSLeilk Liu 		return IRQ_NONE;
376805be7ddSLeilk Liu 	}
377805be7ddSLeilk Liu 
378805be7ddSLeilk Liu 	mdata->cur_transfer = NULL;
379805be7ddSLeilk Liu 	complete(&mdata->xfer_done);
380805be7ddSLeilk Liu 
381805be7ddSLeilk Liu 	return IRQ_HANDLED;
382805be7ddSLeilk Liu }
383805be7ddSLeilk Liu 
mtk_spi_slave_probe(struct platform_device * pdev)384805be7ddSLeilk Liu static int mtk_spi_slave_probe(struct platform_device *pdev)
385805be7ddSLeilk Liu {
386805be7ddSLeilk Liu 	struct spi_controller *ctlr;
387805be7ddSLeilk Liu 	struct mtk_spi_slave *mdata;
388805be7ddSLeilk Liu 	int irq, ret;
389d666a833SLeilk Liu 	const struct of_device_id *of_id;
390805be7ddSLeilk Liu 
391805be7ddSLeilk Liu 	ctlr = spi_alloc_slave(&pdev->dev, sizeof(*mdata));
392805be7ddSLeilk Liu 	if (!ctlr) {
393805be7ddSLeilk Liu 		dev_err(&pdev->dev, "failed to alloc spi slave\n");
394805be7ddSLeilk Liu 		return -ENOMEM;
395805be7ddSLeilk Liu 	}
396805be7ddSLeilk Liu 
397805be7ddSLeilk Liu 	ctlr->auto_runtime_pm = true;
398805be7ddSLeilk Liu 	ctlr->dev.of_node = pdev->dev.of_node;
399805be7ddSLeilk Liu 	ctlr->mode_bits = SPI_CPOL | SPI_CPHA;
400805be7ddSLeilk Liu 	ctlr->mode_bits |= SPI_LSB_FIRST;
401805be7ddSLeilk Liu 
402805be7ddSLeilk Liu 	ctlr->prepare_message = mtk_spi_slave_prepare_message;
403805be7ddSLeilk Liu 	ctlr->transfer_one = mtk_spi_slave_transfer_one;
404805be7ddSLeilk Liu 	ctlr->setup = mtk_spi_slave_setup;
405805be7ddSLeilk Liu 	ctlr->slave_abort = mtk_slave_abort;
406805be7ddSLeilk Liu 
407d666a833SLeilk Liu 	of_id = of_match_node(mtk_spi_slave_of_match, pdev->dev.of_node);
408d666a833SLeilk Liu 	if (!of_id) {
409d666a833SLeilk Liu 		dev_err(&pdev->dev, "failed to probe of_node\n");
410d666a833SLeilk Liu 		ret = -EINVAL;
411d666a833SLeilk Liu 		goto err_put_ctlr;
412d666a833SLeilk Liu 	}
413805be7ddSLeilk Liu 	mdata = spi_controller_get_devdata(ctlr);
414d666a833SLeilk Liu 	mdata->dev_comp = of_id->data;
415d666a833SLeilk Liu 
416d666a833SLeilk Liu 	if (mdata->dev_comp->must_rx)
417*90366cd6SAndy Shevchenko 		ctlr->flags = SPI_CONTROLLER_MUST_RX;
418805be7ddSLeilk Liu 
419805be7ddSLeilk Liu 	platform_set_drvdata(pdev, ctlr);
420805be7ddSLeilk Liu 
421805be7ddSLeilk Liu 	init_completion(&mdata->xfer_done);
422805be7ddSLeilk Liu 	mdata->dev = &pdev->dev;
4236cdcb5d3SMarkus Elfring 	mdata->base = devm_platform_ioremap_resource(pdev, 0);
424805be7ddSLeilk Liu 	if (IS_ERR(mdata->base)) {
425805be7ddSLeilk Liu 		ret = PTR_ERR(mdata->base);
426805be7ddSLeilk Liu 		goto err_put_ctlr;
427805be7ddSLeilk Liu 	}
428805be7ddSLeilk Liu 
429805be7ddSLeilk Liu 	irq = platform_get_irq(pdev, 0);
430805be7ddSLeilk Liu 	if (irq < 0) {
431805be7ddSLeilk Liu 		ret = irq;
432805be7ddSLeilk Liu 		goto err_put_ctlr;
433805be7ddSLeilk Liu 	}
434805be7ddSLeilk Liu 
435805be7ddSLeilk Liu 	ret = devm_request_irq(&pdev->dev, irq, mtk_spi_slave_interrupt,
436805be7ddSLeilk Liu 			       IRQF_TRIGGER_NONE, dev_name(&pdev->dev), ctlr);
437805be7ddSLeilk Liu 	if (ret) {
438805be7ddSLeilk Liu 		dev_err(&pdev->dev, "failed to register irq (%d)\n", ret);
439805be7ddSLeilk Liu 		goto err_put_ctlr;
440805be7ddSLeilk Liu 	}
441805be7ddSLeilk Liu 
442805be7ddSLeilk Liu 	mdata->spi_clk = devm_clk_get(&pdev->dev, "spi");
443805be7ddSLeilk Liu 	if (IS_ERR(mdata->spi_clk)) {
444805be7ddSLeilk Liu 		ret = PTR_ERR(mdata->spi_clk);
445805be7ddSLeilk Liu 		dev_err(&pdev->dev, "failed to get spi-clk: %d\n", ret);
446805be7ddSLeilk Liu 		goto err_put_ctlr;
447805be7ddSLeilk Liu 	}
448805be7ddSLeilk Liu 
449805be7ddSLeilk Liu 	ret = clk_prepare_enable(mdata->spi_clk);
450805be7ddSLeilk Liu 	if (ret < 0) {
451805be7ddSLeilk Liu 		dev_err(&pdev->dev, "failed to enable spi_clk (%d)\n", ret);
452805be7ddSLeilk Liu 		goto err_put_ctlr;
453805be7ddSLeilk Liu 	}
454805be7ddSLeilk Liu 
455805be7ddSLeilk Liu 	pm_runtime_enable(&pdev->dev);
456805be7ddSLeilk Liu 
457805be7ddSLeilk Liu 	ret = devm_spi_register_controller(&pdev->dev, ctlr);
458805be7ddSLeilk Liu 	if (ret) {
459805be7ddSLeilk Liu 		dev_err(&pdev->dev,
460805be7ddSLeilk Liu 			"failed to register slave controller(%d)\n", ret);
461805be7ddSLeilk Liu 		clk_disable_unprepare(mdata->spi_clk);
462805be7ddSLeilk Liu 		goto err_disable_runtime_pm;
463805be7ddSLeilk Liu 	}
464805be7ddSLeilk Liu 
465805be7ddSLeilk Liu 	clk_disable_unprepare(mdata->spi_clk);
466805be7ddSLeilk Liu 
467805be7ddSLeilk Liu 	return 0;
468805be7ddSLeilk Liu 
469805be7ddSLeilk Liu err_disable_runtime_pm:
470805be7ddSLeilk Liu 	pm_runtime_disable(&pdev->dev);
471805be7ddSLeilk Liu err_put_ctlr:
472805be7ddSLeilk Liu 	spi_controller_put(ctlr);
473805be7ddSLeilk Liu 
474805be7ddSLeilk Liu 	return ret;
475805be7ddSLeilk Liu }
476805be7ddSLeilk Liu 
mtk_spi_slave_remove(struct platform_device * pdev)4771037cfa3SUwe Kleine-König static void mtk_spi_slave_remove(struct platform_device *pdev)
478805be7ddSLeilk Liu {
479805be7ddSLeilk Liu 	pm_runtime_disable(&pdev->dev);
480805be7ddSLeilk Liu }
481805be7ddSLeilk Liu 
482805be7ddSLeilk Liu #ifdef CONFIG_PM_SLEEP
mtk_spi_slave_suspend(struct device * dev)483805be7ddSLeilk Liu static int mtk_spi_slave_suspend(struct device *dev)
484805be7ddSLeilk Liu {
485805be7ddSLeilk Liu 	struct spi_controller *ctlr = dev_get_drvdata(dev);
486805be7ddSLeilk Liu 	struct mtk_spi_slave *mdata = spi_controller_get_devdata(ctlr);
487805be7ddSLeilk Liu 	int ret;
488805be7ddSLeilk Liu 
489805be7ddSLeilk Liu 	ret = spi_controller_suspend(ctlr);
490805be7ddSLeilk Liu 	if (ret)
491805be7ddSLeilk Liu 		return ret;
492805be7ddSLeilk Liu 
493805be7ddSLeilk Liu 	if (!pm_runtime_suspended(dev))
494805be7ddSLeilk Liu 		clk_disable_unprepare(mdata->spi_clk);
495805be7ddSLeilk Liu 
496805be7ddSLeilk Liu 	return ret;
497805be7ddSLeilk Liu }
498805be7ddSLeilk Liu 
mtk_spi_slave_resume(struct device * dev)499805be7ddSLeilk Liu static int mtk_spi_slave_resume(struct device *dev)
500805be7ddSLeilk Liu {
501805be7ddSLeilk Liu 	struct spi_controller *ctlr = dev_get_drvdata(dev);
502805be7ddSLeilk Liu 	struct mtk_spi_slave *mdata = spi_controller_get_devdata(ctlr);
503805be7ddSLeilk Liu 	int ret;
504805be7ddSLeilk Liu 
505805be7ddSLeilk Liu 	if (!pm_runtime_suspended(dev)) {
506805be7ddSLeilk Liu 		ret = clk_prepare_enable(mdata->spi_clk);
507805be7ddSLeilk Liu 		if (ret < 0) {
508805be7ddSLeilk Liu 			dev_err(dev, "failed to enable spi_clk (%d)\n", ret);
509805be7ddSLeilk Liu 			return ret;
510805be7ddSLeilk Liu 		}
511805be7ddSLeilk Liu 	}
512805be7ddSLeilk Liu 
513805be7ddSLeilk Liu 	ret = spi_controller_resume(ctlr);
514805be7ddSLeilk Liu 	if (ret < 0)
515805be7ddSLeilk Liu 		clk_disable_unprepare(mdata->spi_clk);
516805be7ddSLeilk Liu 
517805be7ddSLeilk Liu 	return ret;
518805be7ddSLeilk Liu }
519805be7ddSLeilk Liu #endif /* CONFIG_PM_SLEEP */
520805be7ddSLeilk Liu 
521805be7ddSLeilk Liu #ifdef CONFIG_PM
mtk_spi_slave_runtime_suspend(struct device * dev)522805be7ddSLeilk Liu static int mtk_spi_slave_runtime_suspend(struct device *dev)
523805be7ddSLeilk Liu {
524805be7ddSLeilk Liu 	struct spi_controller *ctlr = dev_get_drvdata(dev);
525805be7ddSLeilk Liu 	struct mtk_spi_slave *mdata = spi_controller_get_devdata(ctlr);
526805be7ddSLeilk Liu 
527805be7ddSLeilk Liu 	clk_disable_unprepare(mdata->spi_clk);
528805be7ddSLeilk Liu 
529805be7ddSLeilk Liu 	return 0;
530805be7ddSLeilk Liu }
531805be7ddSLeilk Liu 
mtk_spi_slave_runtime_resume(struct device * dev)532805be7ddSLeilk Liu static int mtk_spi_slave_runtime_resume(struct device *dev)
533805be7ddSLeilk Liu {
534805be7ddSLeilk Liu 	struct spi_controller *ctlr = dev_get_drvdata(dev);
535805be7ddSLeilk Liu 	struct mtk_spi_slave *mdata = spi_controller_get_devdata(ctlr);
536805be7ddSLeilk Liu 	int ret;
537805be7ddSLeilk Liu 
538805be7ddSLeilk Liu 	ret = clk_prepare_enable(mdata->spi_clk);
539805be7ddSLeilk Liu 	if (ret < 0) {
540805be7ddSLeilk Liu 		dev_err(dev, "failed to enable spi_clk (%d)\n", ret);
541805be7ddSLeilk Liu 		return ret;
542805be7ddSLeilk Liu 	}
543805be7ddSLeilk Liu 
544805be7ddSLeilk Liu 	return 0;
545805be7ddSLeilk Liu }
546805be7ddSLeilk Liu #endif /* CONFIG_PM */
547805be7ddSLeilk Liu 
548805be7ddSLeilk Liu static const struct dev_pm_ops mtk_spi_slave_pm = {
549805be7ddSLeilk Liu 	SET_SYSTEM_SLEEP_PM_OPS(mtk_spi_slave_suspend, mtk_spi_slave_resume)
550805be7ddSLeilk Liu 	SET_RUNTIME_PM_OPS(mtk_spi_slave_runtime_suspend,
551805be7ddSLeilk Liu 			   mtk_spi_slave_runtime_resume, NULL)
552805be7ddSLeilk Liu };
553805be7ddSLeilk Liu 
554805be7ddSLeilk Liu static struct platform_driver mtk_spi_slave_driver = {
555805be7ddSLeilk Liu 	.driver = {
556805be7ddSLeilk Liu 		.name = "mtk-spi-slave",
557805be7ddSLeilk Liu 		.pm	= &mtk_spi_slave_pm,
558805be7ddSLeilk Liu 		.of_match_table = mtk_spi_slave_of_match,
559805be7ddSLeilk Liu 	},
560805be7ddSLeilk Liu 	.probe = mtk_spi_slave_probe,
5611037cfa3SUwe Kleine-König 	.remove_new = mtk_spi_slave_remove,
562805be7ddSLeilk Liu };
563805be7ddSLeilk Liu 
564805be7ddSLeilk Liu module_platform_driver(mtk_spi_slave_driver);
565805be7ddSLeilk Liu 
566805be7ddSLeilk Liu MODULE_DESCRIPTION("MTK SPI Slave Controller driver");
567805be7ddSLeilk Liu MODULE_AUTHOR("Leilk Liu <leilk.liu@mediatek.com>");
568805be7ddSLeilk Liu MODULE_LICENSE("GPL v2");
569805be7ddSLeilk Liu MODULE_ALIAS("platform:mtk-spi-slave");
570