xref: /openbmc/linux/drivers/spi/spi-sh-hspi.c (revision c900529f3d9161bfde5cca0754f83b4d3c3e0220)
19135bac3SWolfram Sang // SPDX-License-Identifier: GPL-2.0
2d1c8bbd7SKuninori Morimoto /*
3d1c8bbd7SKuninori Morimoto  * SuperH HSPI bus driver
4d1c8bbd7SKuninori Morimoto  *
5d1c8bbd7SKuninori Morimoto  * Copyright (C) 2011  Kuninori Morimoto
6d1c8bbd7SKuninori Morimoto  *
7d1c8bbd7SKuninori Morimoto  * Based on spi-sh.c:
8d1c8bbd7SKuninori Morimoto  * Based on pxa2xx_spi.c:
9d1c8bbd7SKuninori Morimoto  * Copyright (C) 2011 Renesas Solutions Corp.
10d1c8bbd7SKuninori Morimoto  * Copyright (C) 2005 Stephen Street / StreetFire Sound Labs
11d1c8bbd7SKuninori Morimoto  */
1249e599b8SKuninori Morimoto 
1349e599b8SKuninori Morimoto #include <linux/clk.h>
14d1c8bbd7SKuninori Morimoto #include <linux/module.h>
15d1c8bbd7SKuninori Morimoto #include <linux/kernel.h>
16d1c8bbd7SKuninori Morimoto #include <linux/timer.h>
17d1c8bbd7SKuninori Morimoto #include <linux/delay.h>
18d1c8bbd7SKuninori Morimoto #include <linux/list.h>
19d1c8bbd7SKuninori Morimoto #include <linux/interrupt.h>
20d1c8bbd7SKuninori Morimoto #include <linux/platform_device.h>
21d1c8bbd7SKuninori Morimoto #include <linux/pm_runtime.h>
22d1c8bbd7SKuninori Morimoto #include <linux/io.h>
23d1c8bbd7SKuninori Morimoto #include <linux/spi/spi.h>
24d1c8bbd7SKuninori Morimoto #include <linux/spi/sh_hspi.h>
25d1c8bbd7SKuninori Morimoto 
26d1c8bbd7SKuninori Morimoto #define SPCR	0x00
27d1c8bbd7SKuninori Morimoto #define SPSR	0x04
28d1c8bbd7SKuninori Morimoto #define SPSCR	0x08
29d1c8bbd7SKuninori Morimoto #define SPTBR	0x0C
30d1c8bbd7SKuninori Morimoto #define SPRBR	0x10
31d1c8bbd7SKuninori Morimoto #define SPCR2	0x14
32d1c8bbd7SKuninori Morimoto 
33d1c8bbd7SKuninori Morimoto /* SPSR */
34d1c8bbd7SKuninori Morimoto #define RXFL	(1 << 2)
35d1c8bbd7SKuninori Morimoto 
36d1c8bbd7SKuninori Morimoto struct hspi_priv {
37d1c8bbd7SKuninori Morimoto 	void __iomem *addr;
385a0e577fSGeert Uytterhoeven 	struct spi_controller *ctlr;
39d1c8bbd7SKuninori Morimoto 	struct device *dev;
4049e599b8SKuninori Morimoto 	struct clk *clk;
41d1c8bbd7SKuninori Morimoto };
42d1c8bbd7SKuninori Morimoto 
43d1c8bbd7SKuninori Morimoto /*
44d1c8bbd7SKuninori Morimoto  *		basic function
45d1c8bbd7SKuninori Morimoto  */
hspi_write(struct hspi_priv * hspi,int reg,u32 val)46d1c8bbd7SKuninori Morimoto static void hspi_write(struct hspi_priv *hspi, int reg, u32 val)
47d1c8bbd7SKuninori Morimoto {
48d1c8bbd7SKuninori Morimoto 	iowrite32(val, hspi->addr + reg);
49d1c8bbd7SKuninori Morimoto }
50d1c8bbd7SKuninori Morimoto 
hspi_read(struct hspi_priv * hspi,int reg)51d1c8bbd7SKuninori Morimoto static u32 hspi_read(struct hspi_priv *hspi, int reg)
52d1c8bbd7SKuninori Morimoto {
53d1c8bbd7SKuninori Morimoto 	return ioread32(hspi->addr + reg);
54d1c8bbd7SKuninori Morimoto }
55d1c8bbd7SKuninori Morimoto 
hspi_bit_set(struct hspi_priv * hspi,int reg,u32 mask,u32 set)56ce329305SPhil Edworthy static void hspi_bit_set(struct hspi_priv *hspi, int reg, u32 mask, u32 set)
57ce329305SPhil Edworthy {
58ce329305SPhil Edworthy 	u32 val = hspi_read(hspi, reg);
59ce329305SPhil Edworthy 
60ce329305SPhil Edworthy 	val &= ~mask;
61ce329305SPhil Edworthy 	val |= set & mask;
62ce329305SPhil Edworthy 
63ce329305SPhil Edworthy 	hspi_write(hspi, reg, val);
64ce329305SPhil Edworthy }
65ce329305SPhil Edworthy 
66d1c8bbd7SKuninori Morimoto /*
67d1c8bbd7SKuninori Morimoto  *		transfer function
68d1c8bbd7SKuninori Morimoto  */
hspi_status_check_timeout(struct hspi_priv * hspi,u32 mask,u32 val)69d1c8bbd7SKuninori Morimoto static int hspi_status_check_timeout(struct hspi_priv *hspi, u32 mask, u32 val)
70d1c8bbd7SKuninori Morimoto {
71d1c8bbd7SKuninori Morimoto 	int t = 256;
72d1c8bbd7SKuninori Morimoto 
73d1c8bbd7SKuninori Morimoto 	while (t--) {
74d1c8bbd7SKuninori Morimoto 		if ((mask & hspi_read(hspi, SPSR)) == val)
75d1c8bbd7SKuninori Morimoto 			return 0;
76d1c8bbd7SKuninori Morimoto 
77bc2bfffcSKuninori Morimoto 		udelay(10);
78d1c8bbd7SKuninori Morimoto 	}
79d1c8bbd7SKuninori Morimoto 
80d1c8bbd7SKuninori Morimoto 	dev_err(hspi->dev, "timeout\n");
81d1c8bbd7SKuninori Morimoto 	return -ETIMEDOUT;
82d1c8bbd7SKuninori Morimoto }
83d1c8bbd7SKuninori Morimoto 
84ec139b67SKuninori Morimoto /*
85*0c8e5afcSYang Yingliang  *		spi host function
86ec139b67SKuninori Morimoto  */
87ec139b67SKuninori Morimoto 
88ce329305SPhil Edworthy #define hspi_hw_cs_enable(hspi)		hspi_hw_cs_ctrl(hspi, 0)
89ce329305SPhil Edworthy #define hspi_hw_cs_disable(hspi)	hspi_hw_cs_ctrl(hspi, 1)
hspi_hw_cs_ctrl(struct hspi_priv * hspi,int hi)90ce329305SPhil Edworthy static void hspi_hw_cs_ctrl(struct hspi_priv *hspi, int hi)
91ce329305SPhil Edworthy {
92ce329305SPhil Edworthy 	hspi_bit_set(hspi, SPSCR, (1 << 6), (hi) << 6);
93ce329305SPhil Edworthy }
94ce329305SPhil Edworthy 
hspi_hw_setup(struct hspi_priv * hspi,struct spi_message * msg,struct spi_transfer * t)9549e599b8SKuninori Morimoto static void hspi_hw_setup(struct hspi_priv *hspi,
9649e599b8SKuninori Morimoto 			  struct spi_message *msg,
9749e599b8SKuninori Morimoto 			  struct spi_transfer *t)
9849e599b8SKuninori Morimoto {
9949e599b8SKuninori Morimoto 	struct spi_device *spi = msg->spi;
10049e599b8SKuninori Morimoto 	struct device *dev = hspi->dev;
10149e599b8SKuninori Morimoto 	u32 spcr, idiv_clk;
10249e599b8SKuninori Morimoto 	u32 rate, best_rate, min, tmp;
10349e599b8SKuninori Morimoto 
10449e599b8SKuninori Morimoto 	/*
10549e599b8SKuninori Morimoto 	 * find best IDIV/CLKCx settings
10649e599b8SKuninori Morimoto 	 */
10749e599b8SKuninori Morimoto 	min = ~0;
10849e599b8SKuninori Morimoto 	best_rate = 0;
10949e599b8SKuninori Morimoto 	spcr = 0;
11049e599b8SKuninori Morimoto 	for (idiv_clk = 0x00; idiv_clk <= 0x3F; idiv_clk++) {
11149e599b8SKuninori Morimoto 		rate = clk_get_rate(hspi->clk);
11249e599b8SKuninori Morimoto 
11349e599b8SKuninori Morimoto 		/* IDIV calculation */
11449e599b8SKuninori Morimoto 		if (idiv_clk & (1 << 5))
11549e599b8SKuninori Morimoto 			rate /= 128;
11649e599b8SKuninori Morimoto 		else
11749e599b8SKuninori Morimoto 			rate /= 16;
11849e599b8SKuninori Morimoto 
11949e599b8SKuninori Morimoto 		/* CLKCx calculation */
12049e599b8SKuninori Morimoto 		rate /= (((idiv_clk & 0x1F) + 1) * 2);
12149e599b8SKuninori Morimoto 
12249e599b8SKuninori Morimoto 		/* save best settings */
123e428a420SAxel Lin 		tmp = abs(t->speed_hz - rate);
12449e599b8SKuninori Morimoto 		if (tmp < min) {
12549e599b8SKuninori Morimoto 			min = tmp;
12649e599b8SKuninori Morimoto 			spcr = idiv_clk;
12749e599b8SKuninori Morimoto 			best_rate = rate;
12849e599b8SKuninori Morimoto 		}
12949e599b8SKuninori Morimoto 	}
13049e599b8SKuninori Morimoto 
13149e599b8SKuninori Morimoto 	if (spi->mode & SPI_CPHA)
13249e599b8SKuninori Morimoto 		spcr |= 1 << 7;
13349e599b8SKuninori Morimoto 	if (spi->mode & SPI_CPOL)
13449e599b8SKuninori Morimoto 		spcr |= 1 << 6;
13549e599b8SKuninori Morimoto 
136e428a420SAxel Lin 	dev_dbg(dev, "speed %d/%d\n", t->speed_hz, best_rate);
13749e599b8SKuninori Morimoto 
13849e599b8SKuninori Morimoto 	hspi_write(hspi, SPCR, spcr);
13949e599b8SKuninori Morimoto 	hspi_write(hspi, SPSR, 0x0);
140ce329305SPhil Edworthy 	hspi_write(hspi, SPSCR, 0x21);	/* master mode / CS control */
14149e599b8SKuninori Morimoto }
14249e599b8SKuninori Morimoto 
hspi_transfer_one_message(struct spi_controller * ctlr,struct spi_message * msg)1435a0e577fSGeert Uytterhoeven static int hspi_transfer_one_message(struct spi_controller *ctlr,
144ec139b67SKuninori Morimoto 				     struct spi_message *msg)
145ec139b67SKuninori Morimoto {
1465a0e577fSGeert Uytterhoeven 	struct hspi_priv *hspi = spi_controller_get_devdata(ctlr);
147d1c8bbd7SKuninori Morimoto 	struct spi_transfer *t;
148bb9c5687SKuninori Morimoto 	u32 tx;
149bb9c5687SKuninori Morimoto 	u32 rx;
150bb9c5687SKuninori Morimoto 	int ret, i;
151ce329305SPhil Edworthy 	unsigned int cs_change;
152ce329305SPhil Edworthy 	const int nsecs = 50;
153d1c8bbd7SKuninori Morimoto 
154d1c8bbd7SKuninori Morimoto 	dev_dbg(hspi->dev, "%s\n", __func__);
155d1c8bbd7SKuninori Morimoto 
156ce329305SPhil Edworthy 	cs_change = 1;
157d1c8bbd7SKuninori Morimoto 	ret = 0;
158d1c8bbd7SKuninori Morimoto 	list_for_each_entry(t, &msg->transfers, transfer_list) {
159ce329305SPhil Edworthy 
160ce329305SPhil Edworthy 		if (cs_change) {
16149e599b8SKuninori Morimoto 			hspi_hw_setup(hspi, msg, t);
162ce329305SPhil Edworthy 			hspi_hw_cs_enable(hspi);
163ce329305SPhil Edworthy 			ndelay(nsecs);
164ce329305SPhil Edworthy 		}
165ce329305SPhil Edworthy 		cs_change = t->cs_change;
16649e599b8SKuninori Morimoto 
167bb9c5687SKuninori Morimoto 		for (i = 0; i < t->len; i++) {
168bb9c5687SKuninori Morimoto 
169bb9c5687SKuninori Morimoto 			/* wait remains */
170bb9c5687SKuninori Morimoto 			ret = hspi_status_check_timeout(hspi, 0x1, 0);
171d1c8bbd7SKuninori Morimoto 			if (ret < 0)
172bb9c5687SKuninori Morimoto 				break;
173bb9c5687SKuninori Morimoto 
174bb9c5687SKuninori Morimoto 			tx = 0;
175bb9c5687SKuninori Morimoto 			if (t->tx_buf)
176bb9c5687SKuninori Morimoto 				tx = (u32)((u8 *)t->tx_buf)[i];
177bb9c5687SKuninori Morimoto 
178bb9c5687SKuninori Morimoto 			hspi_write(hspi, SPTBR, tx);
179bb9c5687SKuninori Morimoto 
180c6c07b4fSGeert Uytterhoeven 			/* wait receive */
181bb9c5687SKuninori Morimoto 			ret = hspi_status_check_timeout(hspi, 0x4, 0x4);
182d1c8bbd7SKuninori Morimoto 			if (ret < 0)
183bb9c5687SKuninori Morimoto 				break;
184bb9c5687SKuninori Morimoto 
185bb9c5687SKuninori Morimoto 			rx = hspi_read(hspi, SPRBR);
186bb9c5687SKuninori Morimoto 			if (t->rx_buf)
187bb9c5687SKuninori Morimoto 				((u8 *)t->rx_buf)[i] = (u8)rx;
188bb9c5687SKuninori Morimoto 
189d1c8bbd7SKuninori Morimoto 		}
190bb9c5687SKuninori Morimoto 
191d1c8bbd7SKuninori Morimoto 		msg->actual_length += t->len;
192ce329305SPhil Edworthy 
193e74dc5c7SAlexandru Ardelean 		spi_transfer_delay_exec(t);
194ce329305SPhil Edworthy 
195ce329305SPhil Edworthy 		if (cs_change) {
196ce329305SPhil Edworthy 			ndelay(nsecs);
197ce329305SPhil Edworthy 			hspi_hw_cs_disable(hspi);
198ce329305SPhil Edworthy 			ndelay(nsecs);
199ce329305SPhil Edworthy 		}
200d1c8bbd7SKuninori Morimoto 	}
201ec139b67SKuninori Morimoto 
202d1c8bbd7SKuninori Morimoto 	msg->status = ret;
203ce329305SPhil Edworthy 	if (!cs_change) {
204ce329305SPhil Edworthy 		ndelay(nsecs);
205ce329305SPhil Edworthy 		hspi_hw_cs_disable(hspi);
206ce329305SPhil Edworthy 	}
2075a0e577fSGeert Uytterhoeven 	spi_finalize_current_message(ctlr);
208ec139b67SKuninori Morimoto 
209ec139b67SKuninori Morimoto 	return ret;
210d1c8bbd7SKuninori Morimoto }
211d1c8bbd7SKuninori Morimoto 
hspi_probe(struct platform_device * pdev)212fd4a319bSGrant Likely static int hspi_probe(struct platform_device *pdev)
213d1c8bbd7SKuninori Morimoto {
214d1c8bbd7SKuninori Morimoto 	struct resource *res;
2155a0e577fSGeert Uytterhoeven 	struct spi_controller *ctlr;
216d1c8bbd7SKuninori Morimoto 	struct hspi_priv *hspi;
21749e599b8SKuninori Morimoto 	struct clk *clk;
218d1c8bbd7SKuninori Morimoto 	int ret;
219d1c8bbd7SKuninori Morimoto 
220d1c8bbd7SKuninori Morimoto 	/* get base addr */
221d1c8bbd7SKuninori Morimoto 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
222d1c8bbd7SKuninori Morimoto 	if (!res) {
223d1c8bbd7SKuninori Morimoto 		dev_err(&pdev->dev, "invalid resource\n");
224d1c8bbd7SKuninori Morimoto 		return -EINVAL;
225d1c8bbd7SKuninori Morimoto 	}
226d1c8bbd7SKuninori Morimoto 
227*0c8e5afcSYang Yingliang 	ctlr = spi_alloc_host(&pdev->dev, sizeof(*hspi));
2285a0e577fSGeert Uytterhoeven 	if (!ctlr)
229d1c8bbd7SKuninori Morimoto 		return -ENOMEM;
230d1c8bbd7SKuninori Morimoto 
2314a4dd7d8SSimon Horman 	clk = clk_get(&pdev->dev, NULL);
232d3601e56SCyril Roelandt 	if (IS_ERR(clk)) {
2334a4dd7d8SSimon Horman 		dev_err(&pdev->dev, "couldn't get clock\n");
23449e599b8SKuninori Morimoto 		ret = -EINVAL;
23549e599b8SKuninori Morimoto 		goto error0;
23649e599b8SKuninori Morimoto 	}
23749e599b8SKuninori Morimoto 
2385a0e577fSGeert Uytterhoeven 	hspi = spi_controller_get_devdata(ctlr);
23924b5a82cSJingoo Han 	platform_set_drvdata(pdev, hspi);
240d1c8bbd7SKuninori Morimoto 
241d1c8bbd7SKuninori Morimoto 	/* init hspi */
2425a0e577fSGeert Uytterhoeven 	hspi->ctlr	= ctlr;
243d1c8bbd7SKuninori Morimoto 	hspi->dev	= &pdev->dev;
24449e599b8SKuninori Morimoto 	hspi->clk	= clk;
245d1c8bbd7SKuninori Morimoto 	hspi->addr	= devm_ioremap(hspi->dev,
246d1c8bbd7SKuninori Morimoto 				       res->start, resource_size(res));
247d1c8bbd7SKuninori Morimoto 	if (!hspi->addr) {
248d1c8bbd7SKuninori Morimoto 		ret = -ENOMEM;
249d1c8bbd7SKuninori Morimoto 		goto error1;
250d1c8bbd7SKuninori Morimoto 	}
251d1c8bbd7SKuninori Morimoto 
252268d7643SKuninori Morimoto 	pm_runtime_enable(&pdev->dev);
253268d7643SKuninori Morimoto 
2545a0e577fSGeert Uytterhoeven 	ctlr->bus_num = pdev->id;
2555a0e577fSGeert Uytterhoeven 	ctlr->mode_bits	= SPI_CPOL | SPI_CPHA;
2565a0e577fSGeert Uytterhoeven 	ctlr->dev.of_node = pdev->dev.of_node;
2575a0e577fSGeert Uytterhoeven 	ctlr->auto_runtime_pm = true;
2585a0e577fSGeert Uytterhoeven 	ctlr->transfer_one_message = hspi_transfer_one_message;
2595a0e577fSGeert Uytterhoeven 	ctlr->bits_per_word_mask = SPI_BPW_MASK(8);
26045221936SAxel Lin 
2615a0e577fSGeert Uytterhoeven 	ret = devm_spi_register_controller(&pdev->dev, ctlr);
262d1c8bbd7SKuninori Morimoto 	if (ret < 0) {
2635a0e577fSGeert Uytterhoeven 		dev_err(&pdev->dev, "devm_spi_register_controller error.\n");
2643abf0eddSGeert Uytterhoeven 		goto error2;
265d1c8bbd7SKuninori Morimoto 	}
266d1c8bbd7SKuninori Morimoto 
267d1c8bbd7SKuninori Morimoto 	return 0;
268d1c8bbd7SKuninori Morimoto 
2693abf0eddSGeert Uytterhoeven  error2:
2703abf0eddSGeert Uytterhoeven 	pm_runtime_disable(&pdev->dev);
271d1c8bbd7SKuninori Morimoto  error1:
27249e599b8SKuninori Morimoto 	clk_put(clk);
27349e599b8SKuninori Morimoto  error0:
2745a0e577fSGeert Uytterhoeven 	spi_controller_put(ctlr);
275d1c8bbd7SKuninori Morimoto 
276d1c8bbd7SKuninori Morimoto 	return ret;
277d1c8bbd7SKuninori Morimoto }
278d1c8bbd7SKuninori Morimoto 
hspi_remove(struct platform_device * pdev)279f3a762b6SUwe Kleine-König static void hspi_remove(struct platform_device *pdev)
280d1c8bbd7SKuninori Morimoto {
28124b5a82cSJingoo Han 	struct hspi_priv *hspi = platform_get_drvdata(pdev);
282d1c8bbd7SKuninori Morimoto 
283d1c8bbd7SKuninori Morimoto 	pm_runtime_disable(&pdev->dev);
284d1c8bbd7SKuninori Morimoto 
28549e599b8SKuninori Morimoto 	clk_put(hspi->clk);
286d1c8bbd7SKuninori Morimoto }
287d1c8bbd7SKuninori Morimoto 
2888e3489f3SJingoo Han static const struct of_device_id hspi_of_match[] = {
289e5f7825cSKuninori Morimoto 	{ .compatible = "renesas,hspi", },
290e5f7825cSKuninori Morimoto 	{ /* sentinel */ }
291e5f7825cSKuninori Morimoto };
292e5f7825cSKuninori Morimoto MODULE_DEVICE_TABLE(of, hspi_of_match);
293e5f7825cSKuninori Morimoto 
294d1c8bbd7SKuninori Morimoto static struct platform_driver hspi_driver = {
295d1c8bbd7SKuninori Morimoto 	.probe = hspi_probe,
296f3a762b6SUwe Kleine-König 	.remove_new = hspi_remove,
297d1c8bbd7SKuninori Morimoto 	.driver = {
298d1c8bbd7SKuninori Morimoto 		.name = "sh-hspi",
299e5f7825cSKuninori Morimoto 		.of_match_table = hspi_of_match,
300d1c8bbd7SKuninori Morimoto 	},
301d1c8bbd7SKuninori Morimoto };
302d1c8bbd7SKuninori Morimoto module_platform_driver(hspi_driver);
303d1c8bbd7SKuninori Morimoto 
304d1c8bbd7SKuninori Morimoto MODULE_DESCRIPTION("SuperH HSPI bus driver");
3059135bac3SWolfram Sang MODULE_LICENSE("GPL v2");
306d1c8bbd7SKuninori Morimoto MODULE_AUTHOR("Kuninori Morimoto <kuninori.morimoto.gx@renesas.com>");
307caedb997SAxel Lin MODULE_ALIAS("platform:sh-hspi");
308