164e36824Saddy ke /* 264e36824Saddy ke * Copyright (c) 2014, Fuzhou Rockchip Electronics Co., Ltd 35dcc44edSAddy Ke * Author: Addy Ke <addy.ke@rock-chips.com> 464e36824Saddy ke * 564e36824Saddy ke * This program is free software; you can redistribute it and/or modify it 664e36824Saddy ke * under the terms and conditions of the GNU General Public License, 764e36824Saddy ke * version 2, as published by the Free Software Foundation. 864e36824Saddy ke * 964e36824Saddy ke * This program is distributed in the hope it will be useful, but WITHOUT 1064e36824Saddy ke * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 1164e36824Saddy ke * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 1264e36824Saddy ke * more details. 1364e36824Saddy ke * 1464e36824Saddy ke */ 1564e36824Saddy ke 1664e36824Saddy ke #include <linux/clk.h> 1764e36824Saddy ke #include <linux/dmaengine.h> 18ec5c5d8aSShawn Lin #include <linux/module.h> 19ec5c5d8aSShawn Lin #include <linux/of.h> 2023e291c2SBrian Norris #include <linux/pinctrl/consumer.h> 21ec5c5d8aSShawn Lin #include <linux/platform_device.h> 22ec5c5d8aSShawn Lin #include <linux/spi/spi.h> 23ec5c5d8aSShawn Lin #include <linux/pm_runtime.h> 24ec5c5d8aSShawn Lin #include <linux/scatterlist.h> 2564e36824Saddy ke 2664e36824Saddy ke #define DRIVER_NAME "rockchip-spi" 2764e36824Saddy ke 28aa099382SJeffy Chen #define ROCKCHIP_SPI_CLR_BITS(reg, bits) \ 29aa099382SJeffy Chen writel_relaxed(readl_relaxed(reg) & ~(bits), reg) 30aa099382SJeffy Chen #define ROCKCHIP_SPI_SET_BITS(reg, bits) \ 31aa099382SJeffy Chen writel_relaxed(readl_relaxed(reg) | (bits), reg) 32aa099382SJeffy Chen 3364e36824Saddy ke /* SPI register offsets */ 3464e36824Saddy ke #define ROCKCHIP_SPI_CTRLR0 0x0000 3564e36824Saddy ke #define ROCKCHIP_SPI_CTRLR1 0x0004 3664e36824Saddy ke #define ROCKCHIP_SPI_SSIENR 0x0008 3764e36824Saddy ke #define ROCKCHIP_SPI_SER 0x000c 3864e36824Saddy ke #define ROCKCHIP_SPI_BAUDR 0x0010 3964e36824Saddy ke #define ROCKCHIP_SPI_TXFTLR 0x0014 4064e36824Saddy ke #define ROCKCHIP_SPI_RXFTLR 0x0018 4164e36824Saddy ke #define ROCKCHIP_SPI_TXFLR 0x001c 4264e36824Saddy ke #define ROCKCHIP_SPI_RXFLR 0x0020 4364e36824Saddy ke #define ROCKCHIP_SPI_SR 0x0024 4464e36824Saddy ke #define ROCKCHIP_SPI_IPR 0x0028 4564e36824Saddy ke #define ROCKCHIP_SPI_IMR 0x002c 4664e36824Saddy ke #define ROCKCHIP_SPI_ISR 0x0030 4764e36824Saddy ke #define ROCKCHIP_SPI_RISR 0x0034 4864e36824Saddy ke #define ROCKCHIP_SPI_ICR 0x0038 4964e36824Saddy ke #define ROCKCHIP_SPI_DMACR 0x003c 5064e36824Saddy ke #define ROCKCHIP_SPI_DMATDLR 0x0040 5164e36824Saddy ke #define ROCKCHIP_SPI_DMARDLR 0x0044 5264e36824Saddy ke #define ROCKCHIP_SPI_TXDR 0x0400 5364e36824Saddy ke #define ROCKCHIP_SPI_RXDR 0x0800 5464e36824Saddy ke 5564e36824Saddy ke /* Bit fields in CTRLR0 */ 5664e36824Saddy ke #define CR0_DFS_OFFSET 0 5764e36824Saddy ke 5864e36824Saddy ke #define CR0_CFS_OFFSET 2 5964e36824Saddy ke 6064e36824Saddy ke #define CR0_SCPH_OFFSET 6 6164e36824Saddy ke 6264e36824Saddy ke #define CR0_SCPOL_OFFSET 7 6364e36824Saddy ke 6464e36824Saddy ke #define CR0_CSM_OFFSET 8 6564e36824Saddy ke #define CR0_CSM_KEEP 0x0 6664e36824Saddy ke /* ss_n be high for half sclk_out cycles */ 6764e36824Saddy ke #define CR0_CSM_HALF 0X1 6864e36824Saddy ke /* ss_n be high for one sclk_out cycle */ 6964e36824Saddy ke #define CR0_CSM_ONE 0x2 7064e36824Saddy ke 7164e36824Saddy ke /* ss_n to sclk_out delay */ 7264e36824Saddy ke #define CR0_SSD_OFFSET 10 7364e36824Saddy ke /* 7464e36824Saddy ke * The period between ss_n active and 7564e36824Saddy ke * sclk_out active is half sclk_out cycles 7664e36824Saddy ke */ 7764e36824Saddy ke #define CR0_SSD_HALF 0x0 7864e36824Saddy ke /* 7964e36824Saddy ke * The period between ss_n active and 8064e36824Saddy ke * sclk_out active is one sclk_out cycle 8164e36824Saddy ke */ 8264e36824Saddy ke #define CR0_SSD_ONE 0x1 8364e36824Saddy ke 8464e36824Saddy ke #define CR0_EM_OFFSET 11 8564e36824Saddy ke #define CR0_EM_LITTLE 0x0 8664e36824Saddy ke #define CR0_EM_BIG 0x1 8764e36824Saddy ke 8864e36824Saddy ke #define CR0_FBM_OFFSET 12 8964e36824Saddy ke #define CR0_FBM_MSB 0x0 9064e36824Saddy ke #define CR0_FBM_LSB 0x1 9164e36824Saddy ke 9264e36824Saddy ke #define CR0_BHT_OFFSET 13 9364e36824Saddy ke #define CR0_BHT_16BIT 0x0 9464e36824Saddy ke #define CR0_BHT_8BIT 0x1 9564e36824Saddy ke 9664e36824Saddy ke #define CR0_RSD_OFFSET 14 9764e36824Saddy ke 9864e36824Saddy ke #define CR0_FRF_OFFSET 16 9964e36824Saddy ke #define CR0_FRF_SPI 0x0 10064e36824Saddy ke #define CR0_FRF_SSP 0x1 10164e36824Saddy ke #define CR0_FRF_MICROWIRE 0x2 10264e36824Saddy ke 10364e36824Saddy ke #define CR0_XFM_OFFSET 18 10464e36824Saddy ke #define CR0_XFM_MASK (0x03 << SPI_XFM_OFFSET) 10564e36824Saddy ke #define CR0_XFM_TR 0x0 10664e36824Saddy ke #define CR0_XFM_TO 0x1 10764e36824Saddy ke #define CR0_XFM_RO 0x2 10864e36824Saddy ke 10964e36824Saddy ke #define CR0_OPM_OFFSET 20 11064e36824Saddy ke #define CR0_OPM_MASTER 0x0 11164e36824Saddy ke #define CR0_OPM_SLAVE 0x1 11264e36824Saddy ke 11364e36824Saddy ke #define CR0_MTM_OFFSET 0x21 11464e36824Saddy ke 11564e36824Saddy ke /* Bit fields in SER, 2bit */ 11664e36824Saddy ke #define SER_MASK 0x3 11764e36824Saddy ke 11864e36824Saddy ke /* Bit fields in SR, 5bit */ 11964e36824Saddy ke #define SR_MASK 0x1f 12064e36824Saddy ke #define SR_BUSY (1 << 0) 12164e36824Saddy ke #define SR_TF_FULL (1 << 1) 12264e36824Saddy ke #define SR_TF_EMPTY (1 << 2) 12364e36824Saddy ke #define SR_RF_EMPTY (1 << 3) 12464e36824Saddy ke #define SR_RF_FULL (1 << 4) 12564e36824Saddy ke 12664e36824Saddy ke /* Bit fields in ISR, IMR, ISR, RISR, 5bit */ 12764e36824Saddy ke #define INT_MASK 0x1f 12864e36824Saddy ke #define INT_TF_EMPTY (1 << 0) 12964e36824Saddy ke #define INT_TF_OVERFLOW (1 << 1) 13064e36824Saddy ke #define INT_RF_UNDERFLOW (1 << 2) 13164e36824Saddy ke #define INT_RF_OVERFLOW (1 << 3) 13264e36824Saddy ke #define INT_RF_FULL (1 << 4) 13364e36824Saddy ke 13464e36824Saddy ke /* Bit fields in ICR, 4bit */ 13564e36824Saddy ke #define ICR_MASK 0x0f 13664e36824Saddy ke #define ICR_ALL (1 << 0) 13764e36824Saddy ke #define ICR_RF_UNDERFLOW (1 << 1) 13864e36824Saddy ke #define ICR_RF_OVERFLOW (1 << 2) 13964e36824Saddy ke #define ICR_TF_OVERFLOW (1 << 3) 14064e36824Saddy ke 14164e36824Saddy ke /* Bit fields in DMACR */ 14264e36824Saddy ke #define RF_DMA_EN (1 << 0) 14364e36824Saddy ke #define TF_DMA_EN (1 << 1) 14464e36824Saddy ke 145fab3e487SEmil Renner Berthing /* Driver state flags */ 146fab3e487SEmil Renner Berthing #define RXDMA (1 << 0) 147fab3e487SEmil Renner Berthing #define TXDMA (1 << 1) 14864e36824Saddy ke 149f9cfd522SAddy Ke /* sclk_out: spi master internal logic in rk3x can support 50Mhz */ 150f9cfd522SAddy Ke #define MAX_SCLK_OUT 50000000 151f9cfd522SAddy Ke 1525185a81cSBrian Norris /* 1535185a81cSBrian Norris * SPI_CTRLR1 is 16-bits, so we should support lengths of 0xffff + 1. However, 1545185a81cSBrian Norris * the controller seems to hang when given 0x10000, so stick with this for now. 1555185a81cSBrian Norris */ 1565185a81cSBrian Norris #define ROCKCHIP_SPI_MAX_TRANLEN 0xffff 1575185a81cSBrian Norris 158aa099382SJeffy Chen #define ROCKCHIP_SPI_MAX_CS_NUM 2 159aa099382SJeffy Chen 16064e36824Saddy ke struct rockchip_spi_dma_data { 16164e36824Saddy ke struct dma_chan *ch; 16264e36824Saddy ke dma_addr_t addr; 16364e36824Saddy ke }; 16464e36824Saddy ke 16564e36824Saddy ke struct rockchip_spi { 16664e36824Saddy ke struct device *dev; 16764e36824Saddy ke struct spi_master *master; 16864e36824Saddy ke 16964e36824Saddy ke struct clk *spiclk; 17064e36824Saddy ke struct clk *apb_pclk; 17164e36824Saddy ke 17264e36824Saddy ke void __iomem *regs; 173fab3e487SEmil Renner Berthing 174fab3e487SEmil Renner Berthing atomic_t state; 175fab3e487SEmil Renner Berthing 17664e36824Saddy ke /*depth of the FIFO buffer */ 17764e36824Saddy ke u32 fifo_len; 17864e36824Saddy ke /* max bus freq supported */ 17964e36824Saddy ke u32 max_freq; 18064e36824Saddy ke 18164e36824Saddy ke u8 n_bytes; 182108b5c8bSShawn Lin u32 rsd_nsecs; 18364e36824Saddy ke u32 speed; 18464e36824Saddy ke 18564e36824Saddy ke const void *tx; 18664e36824Saddy ke const void *tx_end; 18764e36824Saddy ke void *rx; 18864e36824Saddy ke void *rx_end; 18964e36824Saddy ke 190aa099382SJeffy Chen bool cs_asserted[ROCKCHIP_SPI_MAX_CS_NUM]; 191aa099382SJeffy Chen 192f340b920SEmil Renner Berthing bool use_dma; 19364e36824Saddy ke struct rockchip_spi_dma_data dma_rx; 19464e36824Saddy ke struct rockchip_spi_dma_data dma_tx; 19564e36824Saddy ke }; 19664e36824Saddy ke 19730688e4eSEmil Renner Berthing static inline void spi_enable_chip(struct rockchip_spi *rs, bool enable) 19864e36824Saddy ke { 19930688e4eSEmil Renner Berthing writel_relaxed((enable ? 1U : 0U), rs->regs + ROCKCHIP_SPI_SSIENR); 20064e36824Saddy ke } 20164e36824Saddy ke 20264e36824Saddy ke static inline void spi_set_clk(struct rockchip_spi *rs, u16 div) 20364e36824Saddy ke { 20464e36824Saddy ke writel_relaxed(div, rs->regs + ROCKCHIP_SPI_BAUDR); 20564e36824Saddy ke } 20664e36824Saddy ke 2072df08e78SAddy Ke static inline void wait_for_idle(struct rockchip_spi *rs) 2082df08e78SAddy Ke { 2092df08e78SAddy Ke unsigned long timeout = jiffies + msecs_to_jiffies(5); 2102df08e78SAddy Ke 2112df08e78SAddy Ke do { 2122df08e78SAddy Ke if (!(readl_relaxed(rs->regs + ROCKCHIP_SPI_SR) & SR_BUSY)) 2132df08e78SAddy Ke return; 21464bc0110SDoug Anderson } while (!time_after(jiffies, timeout)); 2152df08e78SAddy Ke 2162df08e78SAddy Ke dev_warn(rs->dev, "spi controller is in busy state!\n"); 2172df08e78SAddy Ke } 2182df08e78SAddy Ke 21964e36824Saddy ke static u32 get_fifo_len(struct rockchip_spi *rs) 22064e36824Saddy ke { 22164e36824Saddy ke u32 fifo; 22264e36824Saddy ke 22364e36824Saddy ke for (fifo = 2; fifo < 32; fifo++) { 22464e36824Saddy ke writel_relaxed(fifo, rs->regs + ROCKCHIP_SPI_TXFTLR); 22564e36824Saddy ke if (fifo != readl_relaxed(rs->regs + ROCKCHIP_SPI_TXFTLR)) 22664e36824Saddy ke break; 22764e36824Saddy ke } 22864e36824Saddy ke 22964e36824Saddy ke writel_relaxed(0, rs->regs + ROCKCHIP_SPI_TXFTLR); 23064e36824Saddy ke 23164e36824Saddy ke return (fifo == 31) ? 0 : fifo; 23264e36824Saddy ke } 23364e36824Saddy ke 23464e36824Saddy ke static inline u32 tx_max(struct rockchip_spi *rs) 23564e36824Saddy ke { 23664e36824Saddy ke u32 tx_left, tx_room; 23764e36824Saddy ke 23864e36824Saddy ke tx_left = (rs->tx_end - rs->tx) / rs->n_bytes; 23964e36824Saddy ke tx_room = rs->fifo_len - readl_relaxed(rs->regs + ROCKCHIP_SPI_TXFLR); 24064e36824Saddy ke 24164e36824Saddy ke return min(tx_left, tx_room); 24264e36824Saddy ke } 24364e36824Saddy ke 24464e36824Saddy ke static inline u32 rx_max(struct rockchip_spi *rs) 24564e36824Saddy ke { 24664e36824Saddy ke u32 rx_left = (rs->rx_end - rs->rx) / rs->n_bytes; 24764e36824Saddy ke u32 rx_room = (u32)readl_relaxed(rs->regs + ROCKCHIP_SPI_RXFLR); 24864e36824Saddy ke 24964e36824Saddy ke return min(rx_left, rx_room); 25064e36824Saddy ke } 25164e36824Saddy ke 25264e36824Saddy ke static void rockchip_spi_set_cs(struct spi_device *spi, bool enable) 25364e36824Saddy ke { 254b920cc31SHuibin Hong struct spi_master *master = spi->master; 255b920cc31SHuibin Hong struct rockchip_spi *rs = spi_master_get_devdata(master); 256aa099382SJeffy Chen bool cs_asserted = !enable; 257b920cc31SHuibin Hong 258aa099382SJeffy Chen /* Return immediately for no-op */ 259aa099382SJeffy Chen if (cs_asserted == rs->cs_asserted[spi->chip_select]) 260aa099382SJeffy Chen return; 261aa099382SJeffy Chen 262aa099382SJeffy Chen if (cs_asserted) { 263aa099382SJeffy Chen /* Keep things powered as long as CS is asserted */ 264b920cc31SHuibin Hong pm_runtime_get_sync(rs->dev); 26564e36824Saddy ke 266aa099382SJeffy Chen ROCKCHIP_SPI_SET_BITS(rs->regs + ROCKCHIP_SPI_SER, 267aa099382SJeffy Chen BIT(spi->chip_select)); 268aa099382SJeffy Chen } else { 269aa099382SJeffy Chen ROCKCHIP_SPI_CLR_BITS(rs->regs + ROCKCHIP_SPI_SER, 270aa099382SJeffy Chen BIT(spi->chip_select)); 27164e36824Saddy ke 272aa099382SJeffy Chen /* Drop reference from when we first asserted CS */ 273aa099382SJeffy Chen pm_runtime_put(rs->dev); 274aa099382SJeffy Chen } 27564e36824Saddy ke 276aa099382SJeffy Chen rs->cs_asserted[spi->chip_select] = cs_asserted; 27764e36824Saddy ke } 27864e36824Saddy ke 2792291793cSAndy Shevchenko static void rockchip_spi_handle_err(struct spi_master *master, 28064e36824Saddy ke struct spi_message *msg) 28164e36824Saddy ke { 28264e36824Saddy ke struct rockchip_spi *rs = spi_master_get_devdata(master); 28364e36824Saddy ke 284ce386100SEmil Renner Berthing /* stop running spi transfer 285ce386100SEmil Renner Berthing * this also flushes both rx and tx fifos 2865dcc44edSAddy Ke */ 287ce386100SEmil Renner Berthing spi_enable_chip(rs, false); 288ce386100SEmil Renner Berthing 289fab3e487SEmil Renner Berthing if (atomic_read(&rs->state) & TXDMA) 290fab3e487SEmil Renner Berthing dmaengine_terminate_async(rs->dma_tx.ch); 291fab3e487SEmil Renner Berthing 292ce386100SEmil Renner Berthing if (atomic_read(&rs->state) & RXDMA) 293557b7ea3SShawn Lin dmaengine_terminate_async(rs->dma_rx.ch); 29464e36824Saddy ke } 29564e36824Saddy ke 29664e36824Saddy ke static void rockchip_spi_pio_writer(struct rockchip_spi *rs) 29764e36824Saddy ke { 29864e36824Saddy ke u32 max = tx_max(rs); 29964e36824Saddy ke u32 txw = 0; 30064e36824Saddy ke 30164e36824Saddy ke while (max--) { 30264e36824Saddy ke if (rs->n_bytes == 1) 30364e36824Saddy ke txw = *(u8 *)(rs->tx); 30464e36824Saddy ke else 30564e36824Saddy ke txw = *(u16 *)(rs->tx); 30664e36824Saddy ke 30764e36824Saddy ke writel_relaxed(txw, rs->regs + ROCKCHIP_SPI_TXDR); 30864e36824Saddy ke rs->tx += rs->n_bytes; 30964e36824Saddy ke } 31064e36824Saddy ke } 31164e36824Saddy ke 31264e36824Saddy ke static void rockchip_spi_pio_reader(struct rockchip_spi *rs) 31364e36824Saddy ke { 31464e36824Saddy ke u32 max = rx_max(rs); 31564e36824Saddy ke u32 rxw; 31664e36824Saddy ke 31764e36824Saddy ke while (max--) { 31864e36824Saddy ke rxw = readl_relaxed(rs->regs + ROCKCHIP_SPI_RXDR); 31964e36824Saddy ke if (rs->n_bytes == 1) 32064e36824Saddy ke *(u8 *)(rs->rx) = (u8)rxw; 32164e36824Saddy ke else 32264e36824Saddy ke *(u16 *)(rs->rx) = (u16)rxw; 32364e36824Saddy ke rs->rx += rs->n_bytes; 3245dcc44edSAddy Ke } 32564e36824Saddy ke } 32664e36824Saddy ke 32764e36824Saddy ke static int rockchip_spi_pio_transfer(struct rockchip_spi *rs) 32864e36824Saddy ke { 32964e36824Saddy ke int remain = 0; 33064e36824Saddy ke 33130688e4eSEmil Renner Berthing spi_enable_chip(rs, true); 332a3c17402SEmil Renner Berthing 33364e36824Saddy ke do { 33464e36824Saddy ke if (rs->tx) { 33564e36824Saddy ke remain = rs->tx_end - rs->tx; 33664e36824Saddy ke rockchip_spi_pio_writer(rs); 33764e36824Saddy ke } 33864e36824Saddy ke 33964e36824Saddy ke if (rs->rx) { 34064e36824Saddy ke remain = rs->rx_end - rs->rx; 34164e36824Saddy ke rockchip_spi_pio_reader(rs); 34264e36824Saddy ke } 34364e36824Saddy ke 34464e36824Saddy ke cpu_relax(); 34564e36824Saddy ke } while (remain); 34664e36824Saddy ke 3472df08e78SAddy Ke /* If tx, wait until the FIFO data completely. */ 3482df08e78SAddy Ke if (rs->tx) 3492df08e78SAddy Ke wait_for_idle(rs); 3502df08e78SAddy Ke 35130688e4eSEmil Renner Berthing spi_enable_chip(rs, false); 352c28be31bSAddy Ke 35364e36824Saddy ke return 0; 35464e36824Saddy ke } 35564e36824Saddy ke 35664e36824Saddy ke static void rockchip_spi_dma_rxcb(void *data) 35764e36824Saddy ke { 35864e36824Saddy ke struct rockchip_spi *rs = data; 359fab3e487SEmil Renner Berthing int state = atomic_fetch_andnot(RXDMA, &rs->state); 36064e36824Saddy ke 361fab3e487SEmil Renner Berthing if (state & TXDMA) 362fab3e487SEmil Renner Berthing return; 36364e36824Saddy ke 36430688e4eSEmil Renner Berthing spi_enable_chip(rs, false); 36564e36824Saddy ke spi_finalize_current_transfer(rs->master); 366c28be31bSAddy Ke } 36764e36824Saddy ke 36864e36824Saddy ke static void rockchip_spi_dma_txcb(void *data) 36964e36824Saddy ke { 37064e36824Saddy ke struct rockchip_spi *rs = data; 371fab3e487SEmil Renner Berthing int state = atomic_fetch_andnot(TXDMA, &rs->state); 372fab3e487SEmil Renner Berthing 373fab3e487SEmil Renner Berthing if (state & RXDMA) 374fab3e487SEmil Renner Berthing return; 37564e36824Saddy ke 3762df08e78SAddy Ke /* Wait until the FIFO data completely. */ 3772df08e78SAddy Ke wait_for_idle(rs); 3782df08e78SAddy Ke 37930688e4eSEmil Renner Berthing spi_enable_chip(rs, false); 38064e36824Saddy ke spi_finalize_current_transfer(rs->master); 3812c2bc748SAddy Ke } 38264e36824Saddy ke 383*fc1ad8eeSEmil Renner Berthing static int rockchip_spi_prepare_dma(struct rockchip_spi *rs, 384*fc1ad8eeSEmil Renner Berthing struct spi_transfer *xfer) 38564e36824Saddy ke { 38664e36824Saddy ke struct dma_async_tx_descriptor *rxdesc, *txdesc; 38764e36824Saddy ke 388fab3e487SEmil Renner Berthing atomic_set(&rs->state, 0); 38964e36824Saddy ke 39097cf5669SArnd Bergmann rxdesc = NULL; 391*fc1ad8eeSEmil Renner Berthing if (xfer->rx_buf) { 39231bcb57bSEmil Renner Berthing struct dma_slave_config rxconf = { 39331bcb57bSEmil Renner Berthing .direction = DMA_DEV_TO_MEM, 39431bcb57bSEmil Renner Berthing .src_addr = rs->dma_rx.addr, 39531bcb57bSEmil Renner Berthing .src_addr_width = rs->n_bytes, 39631bcb57bSEmil Renner Berthing .src_maxburst = 1, 39731bcb57bSEmil Renner Berthing }; 39831bcb57bSEmil Renner Berthing 39964e36824Saddy ke dmaengine_slave_config(rs->dma_rx.ch, &rxconf); 40064e36824Saddy ke 4015dcc44edSAddy Ke rxdesc = dmaengine_prep_slave_sg( 4025dcc44edSAddy Ke rs->dma_rx.ch, 403*fc1ad8eeSEmil Renner Berthing xfer->rx_sg.sgl, xfer->rx_sg.nents, 404d9071b7eSEmil Renner Berthing DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT); 405ea984911SShawn Lin if (!rxdesc) 406ea984911SShawn Lin return -EINVAL; 40764e36824Saddy ke 40864e36824Saddy ke rxdesc->callback = rockchip_spi_dma_rxcb; 40964e36824Saddy ke rxdesc->callback_param = rs; 41064e36824Saddy ke } 41164e36824Saddy ke 41297cf5669SArnd Bergmann txdesc = NULL; 413*fc1ad8eeSEmil Renner Berthing if (xfer->tx_buf) { 41431bcb57bSEmil Renner Berthing struct dma_slave_config txconf = { 41531bcb57bSEmil Renner Berthing .direction = DMA_MEM_TO_DEV, 41631bcb57bSEmil Renner Berthing .dst_addr = rs->dma_tx.addr, 41731bcb57bSEmil Renner Berthing .dst_addr_width = rs->n_bytes, 41831bcb57bSEmil Renner Berthing .dst_maxburst = rs->fifo_len / 2, 41931bcb57bSEmil Renner Berthing }; 42031bcb57bSEmil Renner Berthing 42164e36824Saddy ke dmaengine_slave_config(rs->dma_tx.ch, &txconf); 42264e36824Saddy ke 4235dcc44edSAddy Ke txdesc = dmaengine_prep_slave_sg( 4245dcc44edSAddy Ke rs->dma_tx.ch, 425*fc1ad8eeSEmil Renner Berthing xfer->tx_sg.sgl, xfer->tx_sg.nents, 426d9071b7eSEmil Renner Berthing DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT); 427ea984911SShawn Lin if (!txdesc) { 428ea984911SShawn Lin if (rxdesc) 429ea984911SShawn Lin dmaengine_terminate_sync(rs->dma_rx.ch); 430ea984911SShawn Lin return -EINVAL; 431ea984911SShawn Lin } 43264e36824Saddy ke 43364e36824Saddy ke txdesc->callback = rockchip_spi_dma_txcb; 43464e36824Saddy ke txdesc->callback_param = rs; 43564e36824Saddy ke } 43664e36824Saddy ke 43764e36824Saddy ke /* rx must be started before tx due to spi instinct */ 43897cf5669SArnd Bergmann if (rxdesc) { 439fab3e487SEmil Renner Berthing atomic_or(RXDMA, &rs->state); 44064e36824Saddy ke dmaengine_submit(rxdesc); 44164e36824Saddy ke dma_async_issue_pending(rs->dma_rx.ch); 44264e36824Saddy ke } 44364e36824Saddy ke 44430688e4eSEmil Renner Berthing spi_enable_chip(rs, true); 445a3c17402SEmil Renner Berthing 44697cf5669SArnd Bergmann if (txdesc) { 447fab3e487SEmil Renner Berthing atomic_or(TXDMA, &rs->state); 44864e36824Saddy ke dmaengine_submit(txdesc); 44964e36824Saddy ke dma_async_issue_pending(rs->dma_tx.ch); 45064e36824Saddy ke } 451ea984911SShawn Lin 452a3c17402SEmil Renner Berthing /* 1 means the transfer is in progress */ 453a3c17402SEmil Renner Berthing return 1; 45464e36824Saddy ke } 45564e36824Saddy ke 456*fc1ad8eeSEmil Renner Berthing static void rockchip_spi_config(struct rockchip_spi *rs, 457*fc1ad8eeSEmil Renner Berthing struct spi_device *spi, struct spi_transfer *xfer) 45864e36824Saddy ke { 45964e36824Saddy ke u32 div = 0; 46064e36824Saddy ke u32 dmacr = 0; 46176b17e6eSJulius Werner int rsd = 0; 46264e36824Saddy ke 4632410d6a3SEmil Renner Berthing u32 cr0 = CR0_FRF_SPI << CR0_FRF_OFFSET 4642410d6a3SEmil Renner Berthing | CR0_BHT_8BIT << CR0_BHT_OFFSET 4652410d6a3SEmil Renner Berthing | CR0_SSD_ONE << CR0_SSD_OFFSET 4662410d6a3SEmil Renner Berthing | CR0_EM_BIG << CR0_EM_OFFSET; 46764e36824Saddy ke 46864e36824Saddy ke cr0 |= (rs->n_bytes << CR0_DFS_OFFSET); 469*fc1ad8eeSEmil Renner Berthing cr0 |= (spi->mode & 0x3U) << CR0_SCPH_OFFSET; 470*fc1ad8eeSEmil Renner Berthing 471*fc1ad8eeSEmil Renner Berthing if (xfer->rx_buf && xfer->tx_buf) 472*fc1ad8eeSEmil Renner Berthing cr0 |= CR0_XFM_TR << CR0_XFM_OFFSET; 473*fc1ad8eeSEmil Renner Berthing else if (xfer->rx_buf) 474*fc1ad8eeSEmil Renner Berthing cr0 |= CR0_XFM_RO << CR0_XFM_OFFSET; 475*fc1ad8eeSEmil Renner Berthing else 476*fc1ad8eeSEmil Renner Berthing cr0 |= CR0_XFM_TO << CR0_XFM_OFFSET; 47764e36824Saddy ke 47864e36824Saddy ke if (rs->use_dma) { 479*fc1ad8eeSEmil Renner Berthing if (xfer->tx_buf) 48064e36824Saddy ke dmacr |= TF_DMA_EN; 481*fc1ad8eeSEmil Renner Berthing if (xfer->rx_buf) 48264e36824Saddy ke dmacr |= RF_DMA_EN; 48364e36824Saddy ke } 48464e36824Saddy ke 485f9cfd522SAddy Ke if (WARN_ON(rs->speed > MAX_SCLK_OUT)) 486f9cfd522SAddy Ke rs->speed = MAX_SCLK_OUT; 487f9cfd522SAddy Ke 488bb51537aSGeert Uytterhoeven /* the minimum divisor is 2 */ 489f9cfd522SAddy Ke if (rs->max_freq < 2 * rs->speed) { 490f9cfd522SAddy Ke clk_set_rate(rs->spiclk, 2 * rs->speed); 491f9cfd522SAddy Ke rs->max_freq = clk_get_rate(rs->spiclk); 492f9cfd522SAddy Ke } 493f9cfd522SAddy Ke 49464e36824Saddy ke /* div doesn't support odd number */ 495754ec43cSJulius Werner div = DIV_ROUND_UP(rs->max_freq, rs->speed); 49664e36824Saddy ke div = (div + 1) & 0xfffe; 49764e36824Saddy ke 49876b17e6eSJulius Werner /* Rx sample delay is expressed in parent clock cycles (max 3) */ 49976b17e6eSJulius Werner rsd = DIV_ROUND_CLOSEST(rs->rsd_nsecs * (rs->max_freq >> 8), 50076b17e6eSJulius Werner 1000000000 >> 8); 50176b17e6eSJulius Werner if (!rsd && rs->rsd_nsecs) { 50276b17e6eSJulius Werner pr_warn_once("rockchip-spi: %u Hz are too slow to express %u ns delay\n", 50376b17e6eSJulius Werner rs->max_freq, rs->rsd_nsecs); 50476b17e6eSJulius Werner } else if (rsd > 3) { 50576b17e6eSJulius Werner rsd = 3; 50676b17e6eSJulius Werner pr_warn_once("rockchip-spi: %u Hz are too fast to express %u ns delay, clamping at %u ns\n", 50776b17e6eSJulius Werner rs->max_freq, rs->rsd_nsecs, 50876b17e6eSJulius Werner rsd * 1000000000U / rs->max_freq); 50976b17e6eSJulius Werner } 51076b17e6eSJulius Werner cr0 |= rsd << CR0_RSD_OFFSET; 51176b17e6eSJulius Werner 51264e36824Saddy ke writel_relaxed(cr0, rs->regs + ROCKCHIP_SPI_CTRLR0); 51364e36824Saddy ke 51404b37d2dSHuibin Hong if (rs->n_bytes == 1) 515*fc1ad8eeSEmil Renner Berthing writel_relaxed(xfer->len - 1, rs->regs + ROCKCHIP_SPI_CTRLR1); 51604b37d2dSHuibin Hong else if (rs->n_bytes == 2) 517*fc1ad8eeSEmil Renner Berthing writel_relaxed((xfer->len / 2) - 1, rs->regs + ROCKCHIP_SPI_CTRLR1); 51804b37d2dSHuibin Hong else 519*fc1ad8eeSEmil Renner Berthing writel_relaxed((xfer->len * 2) - 1, rs->regs + ROCKCHIP_SPI_CTRLR1); 52004b37d2dSHuibin Hong 52164e36824Saddy ke writel_relaxed(rs->fifo_len / 2 - 1, rs->regs + ROCKCHIP_SPI_TXFTLR); 52264e36824Saddy ke writel_relaxed(rs->fifo_len / 2 - 1, rs->regs + ROCKCHIP_SPI_RXFTLR); 52364e36824Saddy ke 524dcfc861dSHuibin Hong writel_relaxed(rs->fifo_len / 2 - 1, rs->regs + ROCKCHIP_SPI_DMATDLR); 52564e36824Saddy ke writel_relaxed(0, rs->regs + ROCKCHIP_SPI_DMARDLR); 52664e36824Saddy ke writel_relaxed(dmacr, rs->regs + ROCKCHIP_SPI_DMACR); 52764e36824Saddy ke 52864e36824Saddy ke spi_set_clk(rs, div); 52964e36824Saddy ke 5305dcc44edSAddy Ke dev_dbg(rs->dev, "cr0 0x%x, div %d\n", cr0, div); 53164e36824Saddy ke } 53264e36824Saddy ke 5335185a81cSBrian Norris static size_t rockchip_spi_max_transfer_size(struct spi_device *spi) 5345185a81cSBrian Norris { 5355185a81cSBrian Norris return ROCKCHIP_SPI_MAX_TRANLEN; 5365185a81cSBrian Norris } 5375185a81cSBrian Norris 5385dcc44edSAddy Ke static int rockchip_spi_transfer_one( 5395dcc44edSAddy Ke struct spi_master *master, 54064e36824Saddy ke struct spi_device *spi, 54164e36824Saddy ke struct spi_transfer *xfer) 54264e36824Saddy ke { 54364e36824Saddy ke struct rockchip_spi *rs = spi_master_get_devdata(master); 54464e36824Saddy ke 54562946172SDoug Anderson WARN_ON(readl_relaxed(rs->regs + ROCKCHIP_SPI_SSIENR) && 54662946172SDoug Anderson (readl_relaxed(rs->regs + ROCKCHIP_SPI_SR) & SR_BUSY)); 54764e36824Saddy ke 54864e36824Saddy ke if (!xfer->tx_buf && !xfer->rx_buf) { 54964e36824Saddy ke dev_err(rs->dev, "No buffer for transfer\n"); 55064e36824Saddy ke return -EINVAL; 55164e36824Saddy ke } 55264e36824Saddy ke 5535185a81cSBrian Norris if (xfer->len > ROCKCHIP_SPI_MAX_TRANLEN) { 5545185a81cSBrian Norris dev_err(rs->dev, "Transfer is too long (%d)\n", xfer->len); 5555185a81cSBrian Norris return -EINVAL; 5565185a81cSBrian Norris } 5575185a81cSBrian Norris 55864e36824Saddy ke rs->speed = xfer->speed_hz; 559*fc1ad8eeSEmil Renner Berthing rs->n_bytes = xfer->bits_per_word >> 3; 56064e36824Saddy ke 56164e36824Saddy ke rs->tx = xfer->tx_buf; 56264e36824Saddy ke rs->tx_end = rs->tx + xfer->len; 56364e36824Saddy ke rs->rx = xfer->rx_buf; 56464e36824Saddy ke rs->rx_end = rs->rx + xfer->len; 56564e36824Saddy ke 566a24e70c0SAddy Ke /* we need prepare dma before spi was enabled */ 567c28be31bSAddy Ke if (master->can_dma && master->can_dma(master, spi, xfer)) 568f340b920SEmil Renner Berthing rs->use_dma = true; 569c28be31bSAddy Ke else 570f340b920SEmil Renner Berthing rs->use_dma = false; 57164e36824Saddy ke 572*fc1ad8eeSEmil Renner Berthing rockchip_spi_config(rs, spi, xfer); 57364e36824Saddy ke 574a3c17402SEmil Renner Berthing if (rs->use_dma) 575*fc1ad8eeSEmil Renner Berthing return rockchip_spi_prepare_dma(rs, xfer); 57664e36824Saddy ke 577a3c17402SEmil Renner Berthing return rockchip_spi_pio_transfer(rs); 57864e36824Saddy ke } 57964e36824Saddy ke 58064e36824Saddy ke static bool rockchip_spi_can_dma(struct spi_master *master, 58164e36824Saddy ke struct spi_device *spi, 58264e36824Saddy ke struct spi_transfer *xfer) 58364e36824Saddy ke { 58464e36824Saddy ke struct rockchip_spi *rs = spi_master_get_devdata(master); 58564e36824Saddy ke 58664e36824Saddy ke return (xfer->len > rs->fifo_len); 58764e36824Saddy ke } 58864e36824Saddy ke 58964e36824Saddy ke static int rockchip_spi_probe(struct platform_device *pdev) 59064e36824Saddy ke { 59143de979dSJeffy Chen int ret; 59264e36824Saddy ke struct rockchip_spi *rs; 59364e36824Saddy ke struct spi_master *master; 59464e36824Saddy ke struct resource *mem; 59576b17e6eSJulius Werner u32 rsd_nsecs; 59664e36824Saddy ke 59764e36824Saddy ke master = spi_alloc_master(&pdev->dev, sizeof(struct rockchip_spi)); 5985dcc44edSAddy Ke if (!master) 59964e36824Saddy ke return -ENOMEM; 6005dcc44edSAddy Ke 60164e36824Saddy ke platform_set_drvdata(pdev, master); 60264e36824Saddy ke 60364e36824Saddy ke rs = spi_master_get_devdata(master); 60464e36824Saddy ke 60564e36824Saddy ke /* Get basic io resource and map it */ 60664e36824Saddy ke mem = platform_get_resource(pdev, IORESOURCE_MEM, 0); 60764e36824Saddy ke rs->regs = devm_ioremap_resource(&pdev->dev, mem); 60864e36824Saddy ke if (IS_ERR(rs->regs)) { 60964e36824Saddy ke ret = PTR_ERR(rs->regs); 610c351587eSJeffy Chen goto err_put_master; 61164e36824Saddy ke } 61264e36824Saddy ke 61364e36824Saddy ke rs->apb_pclk = devm_clk_get(&pdev->dev, "apb_pclk"); 61464e36824Saddy ke if (IS_ERR(rs->apb_pclk)) { 61564e36824Saddy ke dev_err(&pdev->dev, "Failed to get apb_pclk\n"); 61664e36824Saddy ke ret = PTR_ERR(rs->apb_pclk); 617c351587eSJeffy Chen goto err_put_master; 61864e36824Saddy ke } 61964e36824Saddy ke 62064e36824Saddy ke rs->spiclk = devm_clk_get(&pdev->dev, "spiclk"); 62164e36824Saddy ke if (IS_ERR(rs->spiclk)) { 62264e36824Saddy ke dev_err(&pdev->dev, "Failed to get spi_pclk\n"); 62364e36824Saddy ke ret = PTR_ERR(rs->spiclk); 624c351587eSJeffy Chen goto err_put_master; 62564e36824Saddy ke } 62664e36824Saddy ke 62764e36824Saddy ke ret = clk_prepare_enable(rs->apb_pclk); 62843de979dSJeffy Chen if (ret < 0) { 62964e36824Saddy ke dev_err(&pdev->dev, "Failed to enable apb_pclk\n"); 630c351587eSJeffy Chen goto err_put_master; 63164e36824Saddy ke } 63264e36824Saddy ke 63364e36824Saddy ke ret = clk_prepare_enable(rs->spiclk); 63443de979dSJeffy Chen if (ret < 0) { 63564e36824Saddy ke dev_err(&pdev->dev, "Failed to enable spi_clk\n"); 636c351587eSJeffy Chen goto err_disable_apbclk; 63764e36824Saddy ke } 63864e36824Saddy ke 63930688e4eSEmil Renner Berthing spi_enable_chip(rs, false); 64064e36824Saddy ke 64164e36824Saddy ke rs->master = master; 64264e36824Saddy ke rs->dev = &pdev->dev; 64364e36824Saddy ke rs->max_freq = clk_get_rate(rs->spiclk); 64464e36824Saddy ke 64576b17e6eSJulius Werner if (!of_property_read_u32(pdev->dev.of_node, "rx-sample-delay-ns", 64676b17e6eSJulius Werner &rsd_nsecs)) 64776b17e6eSJulius Werner rs->rsd_nsecs = rsd_nsecs; 64876b17e6eSJulius Werner 64964e36824Saddy ke rs->fifo_len = get_fifo_len(rs); 65064e36824Saddy ke if (!rs->fifo_len) { 65164e36824Saddy ke dev_err(&pdev->dev, "Failed to get fifo length\n"); 652db7e8d90SWei Yongjun ret = -EINVAL; 653c351587eSJeffy Chen goto err_disable_spiclk; 65464e36824Saddy ke } 65564e36824Saddy ke 65664e36824Saddy ke pm_runtime_set_active(&pdev->dev); 65764e36824Saddy ke pm_runtime_enable(&pdev->dev); 65864e36824Saddy ke 65964e36824Saddy ke master->auto_runtime_pm = true; 66064e36824Saddy ke master->bus_num = pdev->id; 661ee780997SAddy Ke master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LOOP; 662aa099382SJeffy Chen master->num_chipselect = ROCKCHIP_SPI_MAX_CS_NUM; 66364e36824Saddy ke master->dev.of_node = pdev->dev.of_node; 66464e36824Saddy ke master->bits_per_word_mask = SPI_BPW_MASK(16) | SPI_BPW_MASK(8); 66564e36824Saddy ke 66664e36824Saddy ke master->set_cs = rockchip_spi_set_cs; 66764e36824Saddy ke master->transfer_one = rockchip_spi_transfer_one; 6685185a81cSBrian Norris master->max_transfer_size = rockchip_spi_max_transfer_size; 6692291793cSAndy Shevchenko master->handle_err = rockchip_spi_handle_err; 670c863795cSJeffy Chen master->flags = SPI_MASTER_GPIO_SS; 67164e36824Saddy ke 672e4c0e06fSShawn Lin rs->dma_tx.ch = dma_request_chan(rs->dev, "tx"); 673e4c0e06fSShawn Lin if (IS_ERR(rs->dma_tx.ch)) { 67461cadcf4SShawn Lin /* Check tx to see if we need defer probing driver */ 67561cadcf4SShawn Lin if (PTR_ERR(rs->dma_tx.ch) == -EPROBE_DEFER) { 67661cadcf4SShawn Lin ret = -EPROBE_DEFER; 677c351587eSJeffy Chen goto err_disable_pm_runtime; 67861cadcf4SShawn Lin } 67964e36824Saddy ke dev_warn(rs->dev, "Failed to request TX DMA channel\n"); 68064e36824Saddy ke rs->dma_tx.ch = NULL; 68164e36824Saddy ke } 682e4c0e06fSShawn Lin 683e4c0e06fSShawn Lin rs->dma_rx.ch = dma_request_chan(rs->dev, "rx"); 684e4c0e06fSShawn Lin if (IS_ERR(rs->dma_rx.ch)) { 685e4c0e06fSShawn Lin if (PTR_ERR(rs->dma_rx.ch) == -EPROBE_DEFER) { 686e4c0e06fSShawn Lin ret = -EPROBE_DEFER; 6875de7ed0cSDan Carpenter goto err_free_dma_tx; 688e4c0e06fSShawn Lin } 68964e36824Saddy ke dev_warn(rs->dev, "Failed to request RX DMA channel\n"); 690e4c0e06fSShawn Lin rs->dma_rx.ch = NULL; 69164e36824Saddy ke } 69264e36824Saddy ke 69364e36824Saddy ke if (rs->dma_tx.ch && rs->dma_rx.ch) { 69464e36824Saddy ke rs->dma_tx.addr = (dma_addr_t)(mem->start + ROCKCHIP_SPI_TXDR); 69564e36824Saddy ke rs->dma_rx.addr = (dma_addr_t)(mem->start + ROCKCHIP_SPI_RXDR); 69664e36824Saddy ke 69764e36824Saddy ke master->can_dma = rockchip_spi_can_dma; 69864e36824Saddy ke master->dma_tx = rs->dma_tx.ch; 69964e36824Saddy ke master->dma_rx = rs->dma_rx.ch; 70064e36824Saddy ke } 70164e36824Saddy ke 70264e36824Saddy ke ret = devm_spi_register_master(&pdev->dev, master); 70343de979dSJeffy Chen if (ret < 0) { 70464e36824Saddy ke dev_err(&pdev->dev, "Failed to register master\n"); 705c351587eSJeffy Chen goto err_free_dma_rx; 70664e36824Saddy ke } 70764e36824Saddy ke 70864e36824Saddy ke return 0; 70964e36824Saddy ke 710c351587eSJeffy Chen err_free_dma_rx: 71164e36824Saddy ke if (rs->dma_rx.ch) 71264e36824Saddy ke dma_release_channel(rs->dma_rx.ch); 7135de7ed0cSDan Carpenter err_free_dma_tx: 7145de7ed0cSDan Carpenter if (rs->dma_tx.ch) 7155de7ed0cSDan Carpenter dma_release_channel(rs->dma_tx.ch); 716c351587eSJeffy Chen err_disable_pm_runtime: 717c351587eSJeffy Chen pm_runtime_disable(&pdev->dev); 718c351587eSJeffy Chen err_disable_spiclk: 71964e36824Saddy ke clk_disable_unprepare(rs->spiclk); 720c351587eSJeffy Chen err_disable_apbclk: 72164e36824Saddy ke clk_disable_unprepare(rs->apb_pclk); 722c351587eSJeffy Chen err_put_master: 72364e36824Saddy ke spi_master_put(master); 72464e36824Saddy ke 72564e36824Saddy ke return ret; 72664e36824Saddy ke } 72764e36824Saddy ke 72864e36824Saddy ke static int rockchip_spi_remove(struct platform_device *pdev) 72964e36824Saddy ke { 73064e36824Saddy ke struct spi_master *master = spi_master_get(platform_get_drvdata(pdev)); 73164e36824Saddy ke struct rockchip_spi *rs = spi_master_get_devdata(master); 73264e36824Saddy ke 7336a06e895SJeffy Chen pm_runtime_get_sync(&pdev->dev); 73464e36824Saddy ke 73564e36824Saddy ke clk_disable_unprepare(rs->spiclk); 73664e36824Saddy ke clk_disable_unprepare(rs->apb_pclk); 73764e36824Saddy ke 7386a06e895SJeffy Chen pm_runtime_put_noidle(&pdev->dev); 7396a06e895SJeffy Chen pm_runtime_disable(&pdev->dev); 7406a06e895SJeffy Chen pm_runtime_set_suspended(&pdev->dev); 7416a06e895SJeffy Chen 74264e36824Saddy ke if (rs->dma_tx.ch) 74364e36824Saddy ke dma_release_channel(rs->dma_tx.ch); 74464e36824Saddy ke if (rs->dma_rx.ch) 74564e36824Saddy ke dma_release_channel(rs->dma_rx.ch); 74664e36824Saddy ke 747844c9f47SShawn Lin spi_master_put(master); 748844c9f47SShawn Lin 74964e36824Saddy ke return 0; 75064e36824Saddy ke } 75164e36824Saddy ke 75264e36824Saddy ke #ifdef CONFIG_PM_SLEEP 75364e36824Saddy ke static int rockchip_spi_suspend(struct device *dev) 75464e36824Saddy ke { 75543de979dSJeffy Chen int ret; 75664e36824Saddy ke struct spi_master *master = dev_get_drvdata(dev); 75764e36824Saddy ke struct rockchip_spi *rs = spi_master_get_devdata(master); 75864e36824Saddy ke 75964e36824Saddy ke ret = spi_master_suspend(rs->master); 76043de979dSJeffy Chen if (ret < 0) 76164e36824Saddy ke return ret; 76264e36824Saddy ke 763d38c4ae1SJeffy Chen ret = pm_runtime_force_suspend(dev); 764d38c4ae1SJeffy Chen if (ret < 0) 765d38c4ae1SJeffy Chen return ret; 76664e36824Saddy ke 76723e291c2SBrian Norris pinctrl_pm_select_sleep_state(dev); 76823e291c2SBrian Norris 76943de979dSJeffy Chen return 0; 77064e36824Saddy ke } 77164e36824Saddy ke 77264e36824Saddy ke static int rockchip_spi_resume(struct device *dev) 77364e36824Saddy ke { 77443de979dSJeffy Chen int ret; 77564e36824Saddy ke struct spi_master *master = dev_get_drvdata(dev); 77664e36824Saddy ke struct rockchip_spi *rs = spi_master_get_devdata(master); 77764e36824Saddy ke 77823e291c2SBrian Norris pinctrl_pm_select_default_state(dev); 77923e291c2SBrian Norris 780d38c4ae1SJeffy Chen ret = pm_runtime_force_resume(dev); 78164e36824Saddy ke if (ret < 0) 78264e36824Saddy ke return ret; 78364e36824Saddy ke 78464e36824Saddy ke ret = spi_master_resume(rs->master); 78564e36824Saddy ke if (ret < 0) { 78664e36824Saddy ke clk_disable_unprepare(rs->spiclk); 78764e36824Saddy ke clk_disable_unprepare(rs->apb_pclk); 78864e36824Saddy ke } 78964e36824Saddy ke 79043de979dSJeffy Chen return 0; 79164e36824Saddy ke } 79264e36824Saddy ke #endif /* CONFIG_PM_SLEEP */ 79364e36824Saddy ke 794ec833050SRafael J. Wysocki #ifdef CONFIG_PM 79564e36824Saddy ke static int rockchip_spi_runtime_suspend(struct device *dev) 79664e36824Saddy ke { 79764e36824Saddy ke struct spi_master *master = dev_get_drvdata(dev); 79864e36824Saddy ke struct rockchip_spi *rs = spi_master_get_devdata(master); 79964e36824Saddy ke 80064e36824Saddy ke clk_disable_unprepare(rs->spiclk); 80164e36824Saddy ke clk_disable_unprepare(rs->apb_pclk); 80264e36824Saddy ke 80364e36824Saddy ke return 0; 80464e36824Saddy ke } 80564e36824Saddy ke 80664e36824Saddy ke static int rockchip_spi_runtime_resume(struct device *dev) 80764e36824Saddy ke { 80864e36824Saddy ke int ret; 80964e36824Saddy ke struct spi_master *master = dev_get_drvdata(dev); 81064e36824Saddy ke struct rockchip_spi *rs = spi_master_get_devdata(master); 81164e36824Saddy ke 81264e36824Saddy ke ret = clk_prepare_enable(rs->apb_pclk); 81343de979dSJeffy Chen if (ret < 0) 81464e36824Saddy ke return ret; 81564e36824Saddy ke 81664e36824Saddy ke ret = clk_prepare_enable(rs->spiclk); 81743de979dSJeffy Chen if (ret < 0) 81864e36824Saddy ke clk_disable_unprepare(rs->apb_pclk); 81964e36824Saddy ke 82043de979dSJeffy Chen return 0; 82164e36824Saddy ke } 822ec833050SRafael J. Wysocki #endif /* CONFIG_PM */ 82364e36824Saddy ke 82464e36824Saddy ke static const struct dev_pm_ops rockchip_spi_pm = { 82564e36824Saddy ke SET_SYSTEM_SLEEP_PM_OPS(rockchip_spi_suspend, rockchip_spi_resume) 82664e36824Saddy ke SET_RUNTIME_PM_OPS(rockchip_spi_runtime_suspend, 82764e36824Saddy ke rockchip_spi_runtime_resume, NULL) 82864e36824Saddy ke }; 82964e36824Saddy ke 83064e36824Saddy ke static const struct of_device_id rockchip_spi_dt_match[] = { 8316b860e69SAndy Yan { .compatible = "rockchip,rv1108-spi", }, 832aa29ea3dSCaesar Wang { .compatible = "rockchip,rk3036-spi", }, 83364e36824Saddy ke { .compatible = "rockchip,rk3066-spi", }, 834b839b785SAddy Ke { .compatible = "rockchip,rk3188-spi", }, 835aa29ea3dSCaesar Wang { .compatible = "rockchip,rk3228-spi", }, 836b839b785SAddy Ke { .compatible = "rockchip,rk3288-spi", }, 837aa29ea3dSCaesar Wang { .compatible = "rockchip,rk3368-spi", }, 8389b7a5622SXu Jianqun { .compatible = "rockchip,rk3399-spi", }, 83964e36824Saddy ke { }, 84064e36824Saddy ke }; 84164e36824Saddy ke MODULE_DEVICE_TABLE(of, rockchip_spi_dt_match); 84264e36824Saddy ke 84364e36824Saddy ke static struct platform_driver rockchip_spi_driver = { 84464e36824Saddy ke .driver = { 84564e36824Saddy ke .name = DRIVER_NAME, 84664e36824Saddy ke .pm = &rockchip_spi_pm, 84764e36824Saddy ke .of_match_table = of_match_ptr(rockchip_spi_dt_match), 84864e36824Saddy ke }, 84964e36824Saddy ke .probe = rockchip_spi_probe, 85064e36824Saddy ke .remove = rockchip_spi_remove, 85164e36824Saddy ke }; 85264e36824Saddy ke 85364e36824Saddy ke module_platform_driver(rockchip_spi_driver); 85464e36824Saddy ke 8555dcc44edSAddy Ke MODULE_AUTHOR("Addy Ke <addy.ke@rock-chips.com>"); 85664e36824Saddy ke MODULE_DESCRIPTION("ROCKCHIP SPI Controller Driver"); 85764e36824Saddy ke MODULE_LICENSE("GPL v2"); 858