xref: /openbmc/linux/drivers/spi/spi-rockchip.c (revision d5d933f09ac326aebad85bfb787cc786ad477711)
12025cf9eSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
264e36824Saddy ke /*
364e36824Saddy ke  * Copyright (c) 2014, Fuzhou Rockchip Electronics Co., Ltd
45dcc44edSAddy Ke  * Author: Addy Ke <addy.ke@rock-chips.com>
564e36824Saddy ke  */
664e36824Saddy ke 
764e36824Saddy ke #include <linux/clk.h>
864e36824Saddy ke #include <linux/dmaengine.h>
98af0c18aSSuren Baghdasaryan #include <linux/interrupt.h>
10ec5c5d8aSShawn Lin #include <linux/module.h>
11ec5c5d8aSShawn Lin #include <linux/of.h>
1223e291c2SBrian Norris #include <linux/pinctrl/consumer.h>
13ec5c5d8aSShawn Lin #include <linux/platform_device.h>
14ec5c5d8aSShawn Lin #include <linux/spi/spi.h>
15ec5c5d8aSShawn Lin #include <linux/pm_runtime.h>
16ec5c5d8aSShawn Lin #include <linux/scatterlist.h>
1764e36824Saddy ke 
1864e36824Saddy ke #define DRIVER_NAME "rockchip-spi"
1964e36824Saddy ke 
20aa099382SJeffy Chen #define ROCKCHIP_SPI_CLR_BITS(reg, bits) \
21aa099382SJeffy Chen 		writel_relaxed(readl_relaxed(reg) & ~(bits), reg)
22aa099382SJeffy Chen #define ROCKCHIP_SPI_SET_BITS(reg, bits) \
23aa099382SJeffy Chen 		writel_relaxed(readl_relaxed(reg) | (bits), reg)
24aa099382SJeffy Chen 
2564e36824Saddy ke /* SPI register offsets */
2664e36824Saddy ke #define ROCKCHIP_SPI_CTRLR0			0x0000
2764e36824Saddy ke #define ROCKCHIP_SPI_CTRLR1			0x0004
2864e36824Saddy ke #define ROCKCHIP_SPI_SSIENR			0x0008
2964e36824Saddy ke #define ROCKCHIP_SPI_SER			0x000c
3064e36824Saddy ke #define ROCKCHIP_SPI_BAUDR			0x0010
3164e36824Saddy ke #define ROCKCHIP_SPI_TXFTLR			0x0014
3264e36824Saddy ke #define ROCKCHIP_SPI_RXFTLR			0x0018
3364e36824Saddy ke #define ROCKCHIP_SPI_TXFLR			0x001c
3464e36824Saddy ke #define ROCKCHIP_SPI_RXFLR			0x0020
3564e36824Saddy ke #define ROCKCHIP_SPI_SR				0x0024
3664e36824Saddy ke #define ROCKCHIP_SPI_IPR			0x0028
3764e36824Saddy ke #define ROCKCHIP_SPI_IMR			0x002c
3864e36824Saddy ke #define ROCKCHIP_SPI_ISR			0x0030
3964e36824Saddy ke #define ROCKCHIP_SPI_RISR			0x0034
4064e36824Saddy ke #define ROCKCHIP_SPI_ICR			0x0038
4164e36824Saddy ke #define ROCKCHIP_SPI_DMACR			0x003c
4264e36824Saddy ke #define ROCKCHIP_SPI_DMATDLR			0x0040
4364e36824Saddy ke #define ROCKCHIP_SPI_DMARDLR			0x0044
4413a96935SJon Lin #define ROCKCHIP_SPI_VERSION			0x0048
4564e36824Saddy ke #define ROCKCHIP_SPI_TXDR			0x0400
4664e36824Saddy ke #define ROCKCHIP_SPI_RXDR			0x0800
4764e36824Saddy ke 
4864e36824Saddy ke /* Bit fields in CTRLR0 */
4964e36824Saddy ke #define CR0_DFS_OFFSET				0
5065498c6aSEmil Renner Berthing #define CR0_DFS_4BIT				0x0
5165498c6aSEmil Renner Berthing #define CR0_DFS_8BIT				0x1
5265498c6aSEmil Renner Berthing #define CR0_DFS_16BIT				0x2
5364e36824Saddy ke 
5464e36824Saddy ke #define CR0_CFS_OFFSET				2
5564e36824Saddy ke 
5664e36824Saddy ke #define CR0_SCPH_OFFSET				6
5764e36824Saddy ke 
5864e36824Saddy ke #define CR0_SCPOL_OFFSET			7
5964e36824Saddy ke 
6064e36824Saddy ke #define CR0_CSM_OFFSET				8
6164e36824Saddy ke #define CR0_CSM_KEEP				0x0
6264e36824Saddy ke /* ss_n be high for half sclk_out cycles */
6364e36824Saddy ke #define CR0_CSM_HALF				0X1
6464e36824Saddy ke /* ss_n be high for one sclk_out cycle */
6564e36824Saddy ke #define CR0_CSM_ONE					0x2
6664e36824Saddy ke 
6764e36824Saddy ke /* ss_n to sclk_out delay */
6864e36824Saddy ke #define CR0_SSD_OFFSET				10
6964e36824Saddy ke /*
7064e36824Saddy ke  * The period between ss_n active and
7164e36824Saddy ke  * sclk_out active is half sclk_out cycles
7264e36824Saddy ke  */
7364e36824Saddy ke #define CR0_SSD_HALF				0x0
7464e36824Saddy ke /*
7564e36824Saddy ke  * The period between ss_n active and
7664e36824Saddy ke  * sclk_out active is one sclk_out cycle
7764e36824Saddy ke  */
7864e36824Saddy ke #define CR0_SSD_ONE					0x1
7964e36824Saddy ke 
8064e36824Saddy ke #define CR0_EM_OFFSET				11
8164e36824Saddy ke #define CR0_EM_LITTLE				0x0
8264e36824Saddy ke #define CR0_EM_BIG					0x1
8364e36824Saddy ke 
8464e36824Saddy ke #define CR0_FBM_OFFSET				12
8564e36824Saddy ke #define CR0_FBM_MSB					0x0
8664e36824Saddy ke #define CR0_FBM_LSB					0x1
8764e36824Saddy ke 
8864e36824Saddy ke #define CR0_BHT_OFFSET				13
8964e36824Saddy ke #define CR0_BHT_16BIT				0x0
9064e36824Saddy ke #define CR0_BHT_8BIT				0x1
9164e36824Saddy ke 
9264e36824Saddy ke #define CR0_RSD_OFFSET				14
9374b7efa8SEmil Renner Berthing #define CR0_RSD_MAX				0x3
9464e36824Saddy ke 
9564e36824Saddy ke #define CR0_FRF_OFFSET				16
9664e36824Saddy ke #define CR0_FRF_SPI					0x0
9764e36824Saddy ke #define CR0_FRF_SSP					0x1
9864e36824Saddy ke #define CR0_FRF_MICROWIRE			0x2
9964e36824Saddy ke 
10064e36824Saddy ke #define CR0_XFM_OFFSET				18
10164e36824Saddy ke #define CR0_XFM_MASK				(0x03 << SPI_XFM_OFFSET)
10264e36824Saddy ke #define CR0_XFM_TR					0x0
10364e36824Saddy ke #define CR0_XFM_TO					0x1
10464e36824Saddy ke #define CR0_XFM_RO					0x2
10564e36824Saddy ke 
10664e36824Saddy ke #define CR0_OPM_OFFSET				20
10764e36824Saddy ke #define CR0_OPM_MASTER				0x0
10864e36824Saddy ke #define CR0_OPM_SLAVE				0x1
10964e36824Saddy ke 
110736b81e0SJon Lin #define CR0_SOI_OFFSET				23
111736b81e0SJon Lin 
11264e36824Saddy ke #define CR0_MTM_OFFSET				0x21
11364e36824Saddy ke 
11464e36824Saddy ke /* Bit fields in SER, 2bit */
11564e36824Saddy ke #define SER_MASK					0x3
11664e36824Saddy ke 
117420b82f8SEmil Renner Berthing /* Bit fields in BAUDR */
118420b82f8SEmil Renner Berthing #define BAUDR_SCKDV_MIN				2
119420b82f8SEmil Renner Berthing #define BAUDR_SCKDV_MAX				65534
120420b82f8SEmil Renner Berthing 
1212758bd09SJon Lin /* Bit fields in SR, 6bit */
1222758bd09SJon Lin #define SR_MASK						0x3f
12364e36824Saddy ke #define SR_BUSY						(1 << 0)
12464e36824Saddy ke #define SR_TF_FULL					(1 << 1)
12564e36824Saddy ke #define SR_TF_EMPTY					(1 << 2)
12664e36824Saddy ke #define SR_RF_EMPTY					(1 << 3)
12764e36824Saddy ke #define SR_RF_FULL					(1 << 4)
1282758bd09SJon Lin #define SR_SLAVE_TX_BUSY				(1 << 5)
12964e36824Saddy ke 
13064e36824Saddy ke /* Bit fields in ISR, IMR, ISR, RISR, 5bit */
13164e36824Saddy ke #define INT_MASK					0x1f
13264e36824Saddy ke #define INT_TF_EMPTY				(1 << 0)
13364e36824Saddy ke #define INT_TF_OVERFLOW				(1 << 1)
13464e36824Saddy ke #define INT_RF_UNDERFLOW			(1 << 2)
13564e36824Saddy ke #define INT_RF_OVERFLOW				(1 << 3)
13664e36824Saddy ke #define INT_RF_FULL				(1 << 4)
137869f2c94SJon Lin #define INT_CS_INACTIVE				(1 << 6)
13864e36824Saddy ke 
13964e36824Saddy ke /* Bit fields in ICR, 4bit */
14064e36824Saddy ke #define ICR_MASK					0x0f
14164e36824Saddy ke #define ICR_ALL						(1 << 0)
14264e36824Saddy ke #define ICR_RF_UNDERFLOW			(1 << 1)
14364e36824Saddy ke #define ICR_RF_OVERFLOW				(1 << 2)
14464e36824Saddy ke #define ICR_TF_OVERFLOW				(1 << 3)
14564e36824Saddy ke 
14664e36824Saddy ke /* Bit fields in DMACR */
14764e36824Saddy ke #define RF_DMA_EN					(1 << 0)
14864e36824Saddy ke #define TF_DMA_EN					(1 << 1)
14964e36824Saddy ke 
150fab3e487SEmil Renner Berthing /* Driver state flags */
151fab3e487SEmil Renner Berthing #define RXDMA					(1 << 0)
152fab3e487SEmil Renner Berthing #define TXDMA					(1 << 1)
15364e36824Saddy ke 
154f9cfd522SAddy Ke /* sclk_out: spi master internal logic in rk3x can support 50Mhz */
155420b82f8SEmil Renner Berthing #define MAX_SCLK_OUT				50000000U
156f9cfd522SAddy Ke 
1575185a81cSBrian Norris /*
1585185a81cSBrian Norris  * SPI_CTRLR1 is 16-bits, so we should support lengths of 0xffff + 1. However,
1595185a81cSBrian Norris  * the controller seems to hang when given 0x10000, so stick with this for now.
1605185a81cSBrian Norris  */
1615185a81cSBrian Norris #define ROCKCHIP_SPI_MAX_TRANLEN		0xffff
1625185a81cSBrian Norris 
163b8d42371SJon Lin /* 2 for native cs, 2 for cs-gpio */
164b8d42371SJon Lin #define ROCKCHIP_SPI_MAX_CS_NUM			4
16513a96935SJon Lin #define ROCKCHIP_SPI_VER2_TYPE1			0x05EC0002
16613a96935SJon Lin #define ROCKCHIP_SPI_VER2_TYPE2			0x00110002
167aa099382SJeffy Chen 
168940f3bbfSAlexander Kochetkov #define ROCKCHIP_AUTOSUSPEND_TIMEOUT		2000
169940f3bbfSAlexander Kochetkov 
17064e36824Saddy ke struct rockchip_spi {
17164e36824Saddy ke 	struct device *dev;
17264e36824Saddy ke 
17364e36824Saddy ke 	struct clk *spiclk;
17464e36824Saddy ke 	struct clk *apb_pclk;
17564e36824Saddy ke 
17664e36824Saddy ke 	void __iomem *regs;
177eee06a9eSEmil Renner Berthing 	dma_addr_t dma_addr_rx;
178eee06a9eSEmil Renner Berthing 	dma_addr_t dma_addr_tx;
179fab3e487SEmil Renner Berthing 
18001b59ce5SEmil Renner Berthing 	const void *tx;
18101b59ce5SEmil Renner Berthing 	void *rx;
18201b59ce5SEmil Renner Berthing 	unsigned int tx_left;
18301b59ce5SEmil Renner Berthing 	unsigned int rx_left;
18401b59ce5SEmil Renner Berthing 
185fab3e487SEmil Renner Berthing 	atomic_t state;
186fab3e487SEmil Renner Berthing 
18764e36824Saddy ke 	/*depth of the FIFO buffer */
18864e36824Saddy ke 	u32 fifo_len;
189420b82f8SEmil Renner Berthing 	/* frequency of spiclk */
190420b82f8SEmil Renner Berthing 	u32 freq;
19164e36824Saddy ke 
19264e36824Saddy ke 	u8 n_bytes;
19374b7efa8SEmil Renner Berthing 	u8 rsd;
19464e36824Saddy ke 
195aa099382SJeffy Chen 	bool cs_asserted[ROCKCHIP_SPI_MAX_CS_NUM];
196d065f41aSChris Ruehl 
197d065f41aSChris Ruehl 	bool slave_abort;
198869f2c94SJon Lin 	bool cs_inactive; /* spi slave tansmition stop when cs inactive */
199*d5d933f0SLuca Ceresoli 	bool cs_high_supported; /* native CS supports active-high polarity */
200*d5d933f0SLuca Ceresoli 
201869f2c94SJon Lin 	struct spi_transfer *xfer; /* Store xfer temporarily */
20264e36824Saddy ke };
20364e36824Saddy ke 
20430688e4eSEmil Renner Berthing static inline void spi_enable_chip(struct rockchip_spi *rs, bool enable)
20564e36824Saddy ke {
20630688e4eSEmil Renner Berthing 	writel_relaxed((enable ? 1U : 0U), rs->regs + ROCKCHIP_SPI_SSIENR);
20764e36824Saddy ke }
20864e36824Saddy ke 
2092758bd09SJon Lin static inline void wait_for_tx_idle(struct rockchip_spi *rs, bool slave_mode)
2102df08e78SAddy Ke {
2112df08e78SAddy Ke 	unsigned long timeout = jiffies + msecs_to_jiffies(5);
2122df08e78SAddy Ke 
2132df08e78SAddy Ke 	do {
2142758bd09SJon Lin 		if (slave_mode) {
2152758bd09SJon Lin 			if (!(readl_relaxed(rs->regs + ROCKCHIP_SPI_SR) & SR_SLAVE_TX_BUSY) &&
2162758bd09SJon Lin 			    !((readl_relaxed(rs->regs + ROCKCHIP_SPI_SR) & SR_BUSY)))
2172758bd09SJon Lin 				return;
2182758bd09SJon Lin 		} else {
2192df08e78SAddy Ke 			if (!(readl_relaxed(rs->regs + ROCKCHIP_SPI_SR) & SR_BUSY))
2202df08e78SAddy Ke 				return;
2212758bd09SJon Lin 		}
22264bc0110SDoug Anderson 	} while (!time_after(jiffies, timeout));
2232df08e78SAddy Ke 
2242df08e78SAddy Ke 	dev_warn(rs->dev, "spi controller is in busy state!\n");
2252df08e78SAddy Ke }
2262df08e78SAddy Ke 
22764e36824Saddy ke static u32 get_fifo_len(struct rockchip_spi *rs)
22864e36824Saddy ke {
22913a96935SJon Lin 	u32 ver;
23064e36824Saddy ke 
23113a96935SJon Lin 	ver = readl_relaxed(rs->regs + ROCKCHIP_SPI_VERSION);
23213a96935SJon Lin 
23313a96935SJon Lin 	switch (ver) {
23413a96935SJon Lin 	case ROCKCHIP_SPI_VER2_TYPE1:
23513a96935SJon Lin 	case ROCKCHIP_SPI_VER2_TYPE2:
23613a96935SJon Lin 		return 64;
23713a96935SJon Lin 	default:
23813a96935SJon Lin 		return 32;
23964e36824Saddy ke 	}
24064e36824Saddy ke }
24164e36824Saddy ke 
24264e36824Saddy ke static void rockchip_spi_set_cs(struct spi_device *spi, bool enable)
24364e36824Saddy ke {
244d66571a2SChris Ruehl 	struct spi_controller *ctlr = spi->controller;
245d66571a2SChris Ruehl 	struct rockchip_spi *rs = spi_controller_get_devdata(ctlr);
246736b81e0SJon Lin 	bool cs_asserted = spi->mode & SPI_CS_HIGH ? enable : !enable;
247b920cc31SHuibin Hong 
248aa099382SJeffy Chen 	/* Return immediately for no-op */
249aa099382SJeffy Chen 	if (cs_asserted == rs->cs_asserted[spi->chip_select])
250aa099382SJeffy Chen 		return;
251aa099382SJeffy Chen 
252aa099382SJeffy Chen 	if (cs_asserted) {
253aa099382SJeffy Chen 		/* Keep things powered as long as CS is asserted */
254b920cc31SHuibin Hong 		pm_runtime_get_sync(rs->dev);
25564e36824Saddy ke 
256b8d42371SJon Lin 		if (spi->cs_gpiod)
257b8d42371SJon Lin 			ROCKCHIP_SPI_SET_BITS(rs->regs + ROCKCHIP_SPI_SER, 1);
258b8d42371SJon Lin 		else
259b8d42371SJon Lin 			ROCKCHIP_SPI_SET_BITS(rs->regs + ROCKCHIP_SPI_SER, BIT(spi->chip_select));
260aa099382SJeffy Chen 	} else {
261b8d42371SJon Lin 		if (spi->cs_gpiod)
262b8d42371SJon Lin 			ROCKCHIP_SPI_CLR_BITS(rs->regs + ROCKCHIP_SPI_SER, 1);
263b8d42371SJon Lin 		else
264b8d42371SJon Lin 			ROCKCHIP_SPI_CLR_BITS(rs->regs + ROCKCHIP_SPI_SER, BIT(spi->chip_select));
26564e36824Saddy ke 
266aa099382SJeffy Chen 		/* Drop reference from when we first asserted CS */
267aa099382SJeffy Chen 		pm_runtime_put(rs->dev);
268aa099382SJeffy Chen 	}
26964e36824Saddy ke 
270aa099382SJeffy Chen 	rs->cs_asserted[spi->chip_select] = cs_asserted;
27164e36824Saddy ke }
27264e36824Saddy ke 
273d66571a2SChris Ruehl static void rockchip_spi_handle_err(struct spi_controller *ctlr,
27464e36824Saddy ke 				    struct spi_message *msg)
27564e36824Saddy ke {
276d66571a2SChris Ruehl 	struct rockchip_spi *rs = spi_controller_get_devdata(ctlr);
27764e36824Saddy ke 
278ce386100SEmil Renner Berthing 	/* stop running spi transfer
279ce386100SEmil Renner Berthing 	 * this also flushes both rx and tx fifos
2805dcc44edSAddy Ke 	 */
281ce386100SEmil Renner Berthing 	spi_enable_chip(rs, false);
282ce386100SEmil Renner Berthing 
2832fcdde56SJon Lin 	/* make sure all interrupts are masked and status cleared */
28401b59ce5SEmil Renner Berthing 	writel_relaxed(0, rs->regs + ROCKCHIP_SPI_IMR);
2852fcdde56SJon Lin 	writel_relaxed(0xffffffff, rs->regs + ROCKCHIP_SPI_ICR);
28601b59ce5SEmil Renner Berthing 
287fab3e487SEmil Renner Berthing 	if (atomic_read(&rs->state) & TXDMA)
288d66571a2SChris Ruehl 		dmaengine_terminate_async(ctlr->dma_tx);
289fab3e487SEmil Renner Berthing 
290ce386100SEmil Renner Berthing 	if (atomic_read(&rs->state) & RXDMA)
291d66571a2SChris Ruehl 		dmaengine_terminate_async(ctlr->dma_rx);
29264e36824Saddy ke }
29364e36824Saddy ke 
29464e36824Saddy ke static void rockchip_spi_pio_writer(struct rockchip_spi *rs)
29564e36824Saddy ke {
29601b59ce5SEmil Renner Berthing 	u32 tx_free = rs->fifo_len - readl_relaxed(rs->regs + ROCKCHIP_SPI_TXFLR);
29701b59ce5SEmil Renner Berthing 	u32 words = min(rs->tx_left, tx_free);
29864e36824Saddy ke 
29901b59ce5SEmil Renner Berthing 	rs->tx_left -= words;
30001b59ce5SEmil Renner Berthing 	for (; words; words--) {
30101b59ce5SEmil Renner Berthing 		u32 txw;
30201b59ce5SEmil Renner Berthing 
30364e36824Saddy ke 		if (rs->n_bytes == 1)
30401b59ce5SEmil Renner Berthing 			txw = *(u8 *)rs->tx;
30564e36824Saddy ke 		else
30601b59ce5SEmil Renner Berthing 			txw = *(u16 *)rs->tx;
30764e36824Saddy ke 
30864e36824Saddy ke 		writel_relaxed(txw, rs->regs + ROCKCHIP_SPI_TXDR);
30964e36824Saddy ke 		rs->tx += rs->n_bytes;
31064e36824Saddy ke 	}
31164e36824Saddy ke }
31264e36824Saddy ke 
31364e36824Saddy ke static void rockchip_spi_pio_reader(struct rockchip_spi *rs)
31464e36824Saddy ke {
31501b59ce5SEmil Renner Berthing 	u32 words = readl_relaxed(rs->regs + ROCKCHIP_SPI_RXFLR);
3164294e4acSJon Lin 	u32 rx_left = (rs->rx_left > words) ? rs->rx_left - words : 0;
31764e36824Saddy ke 
31801b59ce5SEmil Renner Berthing 	/* the hardware doesn't allow us to change fifo threshold
31901b59ce5SEmil Renner Berthing 	 * level while spi is enabled, so instead make sure to leave
32001b59ce5SEmil Renner Berthing 	 * enough words in the rx fifo to get the last interrupt
32101b59ce5SEmil Renner Berthing 	 * exactly when all words have been received
32201b59ce5SEmil Renner Berthing 	 */
32301b59ce5SEmil Renner Berthing 	if (rx_left) {
32401b59ce5SEmil Renner Berthing 		u32 ftl = readl_relaxed(rs->regs + ROCKCHIP_SPI_RXFTLR) + 1;
32501b59ce5SEmil Renner Berthing 
32601b59ce5SEmil Renner Berthing 		if (rx_left < ftl) {
32701b59ce5SEmil Renner Berthing 			rx_left = ftl;
32801b59ce5SEmil Renner Berthing 			words = rs->rx_left - rx_left;
32901b59ce5SEmil Renner Berthing 		}
33001b59ce5SEmil Renner Berthing 	}
33101b59ce5SEmil Renner Berthing 
33201b59ce5SEmil Renner Berthing 	rs->rx_left = rx_left;
33301b59ce5SEmil Renner Berthing 	for (; words; words--) {
33401b59ce5SEmil Renner Berthing 		u32 rxw = readl_relaxed(rs->regs + ROCKCHIP_SPI_RXDR);
33501b59ce5SEmil Renner Berthing 
33601b59ce5SEmil Renner Berthing 		if (!rs->rx)
33701b59ce5SEmil Renner Berthing 			continue;
33801b59ce5SEmil Renner Berthing 
33964e36824Saddy ke 		if (rs->n_bytes == 1)
34001b59ce5SEmil Renner Berthing 			*(u8 *)rs->rx = (u8)rxw;
34164e36824Saddy ke 		else
34201b59ce5SEmil Renner Berthing 			*(u16 *)rs->rx = (u16)rxw;
34364e36824Saddy ke 		rs->rx += rs->n_bytes;
3445dcc44edSAddy Ke 	}
34564e36824Saddy ke }
34664e36824Saddy ke 
34701b59ce5SEmil Renner Berthing static irqreturn_t rockchip_spi_isr(int irq, void *dev_id)
34864e36824Saddy ke {
349d66571a2SChris Ruehl 	struct spi_controller *ctlr = dev_id;
350d66571a2SChris Ruehl 	struct rockchip_spi *rs = spi_controller_get_devdata(ctlr);
35164e36824Saddy ke 
352869f2c94SJon Lin 	/* When int_cs_inactive comes, spi slave abort */
353869f2c94SJon Lin 	if (rs->cs_inactive && readl_relaxed(rs->regs + ROCKCHIP_SPI_IMR) & INT_CS_INACTIVE) {
354869f2c94SJon Lin 		ctlr->slave_abort(ctlr);
355869f2c94SJon Lin 		writel_relaxed(0, rs->regs + ROCKCHIP_SPI_IMR);
356869f2c94SJon Lin 		writel_relaxed(0xffffffff, rs->regs + ROCKCHIP_SPI_ICR);
357869f2c94SJon Lin 
358869f2c94SJon Lin 		return IRQ_HANDLED;
359869f2c94SJon Lin 	}
360869f2c94SJon Lin 
36101b59ce5SEmil Renner Berthing 	if (rs->tx_left)
36201b59ce5SEmil Renner Berthing 		rockchip_spi_pio_writer(rs);
36301b59ce5SEmil Renner Berthing 
36401b59ce5SEmil Renner Berthing 	rockchip_spi_pio_reader(rs);
36501b59ce5SEmil Renner Berthing 	if (!rs->rx_left) {
36601b59ce5SEmil Renner Berthing 		spi_enable_chip(rs, false);
36701b59ce5SEmil Renner Berthing 		writel_relaxed(0, rs->regs + ROCKCHIP_SPI_IMR);
368869f2c94SJon Lin 		writel_relaxed(0xffffffff, rs->regs + ROCKCHIP_SPI_ICR);
369d66571a2SChris Ruehl 		spi_finalize_current_transfer(ctlr);
37001b59ce5SEmil Renner Berthing 	}
37101b59ce5SEmil Renner Berthing 
37201b59ce5SEmil Renner Berthing 	return IRQ_HANDLED;
37301b59ce5SEmil Renner Berthing }
37401b59ce5SEmil Renner Berthing 
37501b59ce5SEmil Renner Berthing static int rockchip_spi_prepare_irq(struct rockchip_spi *rs,
376869f2c94SJon Lin 				    struct spi_controller *ctlr,
37701b59ce5SEmil Renner Berthing 				    struct spi_transfer *xfer)
37801b59ce5SEmil Renner Berthing {
37901b59ce5SEmil Renner Berthing 	rs->tx = xfer->tx_buf;
38001b59ce5SEmil Renner Berthing 	rs->rx = xfer->rx_buf;
38101b59ce5SEmil Renner Berthing 	rs->tx_left = rs->tx ? xfer->len / rs->n_bytes : 0;
38201b59ce5SEmil Renner Berthing 	rs->rx_left = xfer->len / rs->n_bytes;
38301b59ce5SEmil Renner Berthing 
384869f2c94SJon Lin 	if (rs->cs_inactive)
385869f2c94SJon Lin 		writel_relaxed(INT_RF_FULL | INT_CS_INACTIVE, rs->regs + ROCKCHIP_SPI_IMR);
386869f2c94SJon Lin 	else
38701b59ce5SEmil Renner Berthing 		writel_relaxed(INT_RF_FULL, rs->regs + ROCKCHIP_SPI_IMR);
38830688e4eSEmil Renner Berthing 	spi_enable_chip(rs, true);
389a3c17402SEmil Renner Berthing 
39001b59ce5SEmil Renner Berthing 	if (rs->tx_left)
39164e36824Saddy ke 		rockchip_spi_pio_writer(rs);
39264e36824Saddy ke 
39301b59ce5SEmil Renner Berthing 	/* 1 means the transfer is in progress */
39401b59ce5SEmil Renner Berthing 	return 1;
39564e36824Saddy ke }
39664e36824Saddy ke 
39764e36824Saddy ke static void rockchip_spi_dma_rxcb(void *data)
39864e36824Saddy ke {
399d66571a2SChris Ruehl 	struct spi_controller *ctlr = data;
400d66571a2SChris Ruehl 	struct rockchip_spi *rs = spi_controller_get_devdata(ctlr);
401fab3e487SEmil Renner Berthing 	int state = atomic_fetch_andnot(RXDMA, &rs->state);
40264e36824Saddy ke 
403d065f41aSChris Ruehl 	if (state & TXDMA && !rs->slave_abort)
404fab3e487SEmil Renner Berthing 		return;
40564e36824Saddy ke 
406869f2c94SJon Lin 	if (rs->cs_inactive)
407869f2c94SJon Lin 		writel_relaxed(0, rs->regs + ROCKCHIP_SPI_IMR);
408869f2c94SJon Lin 
40930688e4eSEmil Renner Berthing 	spi_enable_chip(rs, false);
410d66571a2SChris Ruehl 	spi_finalize_current_transfer(ctlr);
411c28be31bSAddy Ke }
41264e36824Saddy ke 
41364e36824Saddy ke static void rockchip_spi_dma_txcb(void *data)
41464e36824Saddy ke {
415d66571a2SChris Ruehl 	struct spi_controller *ctlr = data;
416d66571a2SChris Ruehl 	struct rockchip_spi *rs = spi_controller_get_devdata(ctlr);
417fab3e487SEmil Renner Berthing 	int state = atomic_fetch_andnot(TXDMA, &rs->state);
418fab3e487SEmil Renner Berthing 
419d065f41aSChris Ruehl 	if (state & RXDMA && !rs->slave_abort)
420fab3e487SEmil Renner Berthing 		return;
42164e36824Saddy ke 
4222df08e78SAddy Ke 	/* Wait until the FIFO data completely. */
4232758bd09SJon Lin 	wait_for_tx_idle(rs, ctlr->slave);
4242df08e78SAddy Ke 
42530688e4eSEmil Renner Berthing 	spi_enable_chip(rs, false);
426d66571a2SChris Ruehl 	spi_finalize_current_transfer(ctlr);
4272c2bc748SAddy Ke }
42864e36824Saddy ke 
4294d9ca632SJon Lin static u32 rockchip_spi_calc_burst_size(u32 data_len)
4304d9ca632SJon Lin {
4314d9ca632SJon Lin 	u32 i;
4324d9ca632SJon Lin 
4334d9ca632SJon Lin 	/* burst size: 1, 2, 4, 8 */
4344d9ca632SJon Lin 	for (i = 1; i < 8; i <<= 1) {
4354d9ca632SJon Lin 		if (data_len & i)
4364d9ca632SJon Lin 			break;
4374d9ca632SJon Lin 	}
4384d9ca632SJon Lin 
4394d9ca632SJon Lin 	return i;
4404d9ca632SJon Lin }
4414d9ca632SJon Lin 
442fc1ad8eeSEmil Renner Berthing static int rockchip_spi_prepare_dma(struct rockchip_spi *rs,
443d66571a2SChris Ruehl 		struct spi_controller *ctlr, struct spi_transfer *xfer)
44464e36824Saddy ke {
44564e36824Saddy ke 	struct dma_async_tx_descriptor *rxdesc, *txdesc;
44664e36824Saddy ke 
447fab3e487SEmil Renner Berthing 	atomic_set(&rs->state, 0);
44864e36824Saddy ke 
449869f2c94SJon Lin 	rs->tx = xfer->tx_buf;
450869f2c94SJon Lin 	rs->rx = xfer->rx_buf;
451869f2c94SJon Lin 
45297cf5669SArnd Bergmann 	rxdesc = NULL;
453fc1ad8eeSEmil Renner Berthing 	if (xfer->rx_buf) {
45431bcb57bSEmil Renner Berthing 		struct dma_slave_config rxconf = {
45531bcb57bSEmil Renner Berthing 			.direction = DMA_DEV_TO_MEM,
456eee06a9eSEmil Renner Berthing 			.src_addr = rs->dma_addr_rx,
45731bcb57bSEmil Renner Berthing 			.src_addr_width = rs->n_bytes,
458869f2c94SJon Lin 			.src_maxburst = rockchip_spi_calc_burst_size(xfer->len / rs->n_bytes),
45931bcb57bSEmil Renner Berthing 		};
46031bcb57bSEmil Renner Berthing 
461d66571a2SChris Ruehl 		dmaengine_slave_config(ctlr->dma_rx, &rxconf);
46264e36824Saddy ke 
4635dcc44edSAddy Ke 		rxdesc = dmaengine_prep_slave_sg(
464d66571a2SChris Ruehl 				ctlr->dma_rx,
465fc1ad8eeSEmil Renner Berthing 				xfer->rx_sg.sgl, xfer->rx_sg.nents,
466d9071b7eSEmil Renner Berthing 				DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT);
467ea984911SShawn Lin 		if (!rxdesc)
468ea984911SShawn Lin 			return -EINVAL;
46964e36824Saddy ke 
47064e36824Saddy ke 		rxdesc->callback = rockchip_spi_dma_rxcb;
471d66571a2SChris Ruehl 		rxdesc->callback_param = ctlr;
47264e36824Saddy ke 	}
47364e36824Saddy ke 
47497cf5669SArnd Bergmann 	txdesc = NULL;
475fc1ad8eeSEmil Renner Berthing 	if (xfer->tx_buf) {
47631bcb57bSEmil Renner Berthing 		struct dma_slave_config txconf = {
47731bcb57bSEmil Renner Berthing 			.direction = DMA_MEM_TO_DEV,
478eee06a9eSEmil Renner Berthing 			.dst_addr = rs->dma_addr_tx,
47931bcb57bSEmil Renner Berthing 			.dst_addr_width = rs->n_bytes,
48047300728SEmil Renner Berthing 			.dst_maxburst = rs->fifo_len / 4,
48131bcb57bSEmil Renner Berthing 		};
48231bcb57bSEmil Renner Berthing 
483d66571a2SChris Ruehl 		dmaengine_slave_config(ctlr->dma_tx, &txconf);
48464e36824Saddy ke 
4855dcc44edSAddy Ke 		txdesc = dmaengine_prep_slave_sg(
486d66571a2SChris Ruehl 				ctlr->dma_tx,
487fc1ad8eeSEmil Renner Berthing 				xfer->tx_sg.sgl, xfer->tx_sg.nents,
488d9071b7eSEmil Renner Berthing 				DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT);
489ea984911SShawn Lin 		if (!txdesc) {
490ea984911SShawn Lin 			if (rxdesc)
491d66571a2SChris Ruehl 				dmaengine_terminate_sync(ctlr->dma_rx);
492ea984911SShawn Lin 			return -EINVAL;
493ea984911SShawn Lin 		}
49464e36824Saddy ke 
49564e36824Saddy ke 		txdesc->callback = rockchip_spi_dma_txcb;
496d66571a2SChris Ruehl 		txdesc->callback_param = ctlr;
49764e36824Saddy ke 	}
49864e36824Saddy ke 
49964e36824Saddy ke 	/* rx must be started before tx due to spi instinct */
50097cf5669SArnd Bergmann 	if (rxdesc) {
501fab3e487SEmil Renner Berthing 		atomic_or(RXDMA, &rs->state);
502869f2c94SJon Lin 		ctlr->dma_rx->cookie = dmaengine_submit(rxdesc);
503d66571a2SChris Ruehl 		dma_async_issue_pending(ctlr->dma_rx);
50464e36824Saddy ke 	}
50564e36824Saddy ke 
506869f2c94SJon Lin 	if (rs->cs_inactive)
507869f2c94SJon Lin 		writel_relaxed(INT_CS_INACTIVE, rs->regs + ROCKCHIP_SPI_IMR);
508869f2c94SJon Lin 
50930688e4eSEmil Renner Berthing 	spi_enable_chip(rs, true);
510a3c17402SEmil Renner Berthing 
51197cf5669SArnd Bergmann 	if (txdesc) {
512fab3e487SEmil Renner Berthing 		atomic_or(TXDMA, &rs->state);
51364e36824Saddy ke 		dmaengine_submit(txdesc);
514d66571a2SChris Ruehl 		dma_async_issue_pending(ctlr->dma_tx);
51564e36824Saddy ke 	}
516ea984911SShawn Lin 
517a3c17402SEmil Renner Berthing 	/* 1 means the transfer is in progress */
518a3c17402SEmil Renner Berthing 	return 1;
51964e36824Saddy ke }
52064e36824Saddy ke 
521e5098952SArnd Bergmann static int rockchip_spi_config(struct rockchip_spi *rs,
522eff0275eSEmil Renner Berthing 		struct spi_device *spi, struct spi_transfer *xfer,
523d065f41aSChris Ruehl 		bool use_dma, bool slave_mode)
52464e36824Saddy ke {
5252410d6a3SEmil Renner Berthing 	u32 cr0 = CR0_FRF_SPI  << CR0_FRF_OFFSET
5262410d6a3SEmil Renner Berthing 		| CR0_BHT_8BIT << CR0_BHT_OFFSET
5272410d6a3SEmil Renner Berthing 		| CR0_SSD_ONE  << CR0_SSD_OFFSET
5282410d6a3SEmil Renner Berthing 		| CR0_EM_BIG   << CR0_EM_OFFSET;
52965498c6aSEmil Renner Berthing 	u32 cr1;
53065498c6aSEmil Renner Berthing 	u32 dmacr = 0;
53164e36824Saddy ke 
532d065f41aSChris Ruehl 	if (slave_mode)
533d065f41aSChris Ruehl 		cr0 |= CR0_OPM_SLAVE << CR0_OPM_OFFSET;
534d065f41aSChris Ruehl 	rs->slave_abort = false;
535d065f41aSChris Ruehl 
53674b7efa8SEmil Renner Berthing 	cr0 |= rs->rsd << CR0_RSD_OFFSET;
537fc1ad8eeSEmil Renner Berthing 	cr0 |= (spi->mode & 0x3U) << CR0_SCPH_OFFSET;
53804290192SEmil Renner Berthing 	if (spi->mode & SPI_LSB_FIRST)
53904290192SEmil Renner Berthing 		cr0 |= CR0_FBM_LSB << CR0_FBM_OFFSET;
540736b81e0SJon Lin 	if (spi->mode & SPI_CS_HIGH)
541736b81e0SJon Lin 		cr0 |= BIT(spi->chip_select) << CR0_SOI_OFFSET;
542fc1ad8eeSEmil Renner Berthing 
543fc1ad8eeSEmil Renner Berthing 	if (xfer->rx_buf && xfer->tx_buf)
544fc1ad8eeSEmil Renner Berthing 		cr0 |= CR0_XFM_TR << CR0_XFM_OFFSET;
545fc1ad8eeSEmil Renner Berthing 	else if (xfer->rx_buf)
546fc1ad8eeSEmil Renner Berthing 		cr0 |= CR0_XFM_RO << CR0_XFM_OFFSET;
54701b59ce5SEmil Renner Berthing 	else if (use_dma)
548fc1ad8eeSEmil Renner Berthing 		cr0 |= CR0_XFM_TO << CR0_XFM_OFFSET;
54964e36824Saddy ke 
55065498c6aSEmil Renner Berthing 	switch (xfer->bits_per_word) {
55165498c6aSEmil Renner Berthing 	case 4:
55265498c6aSEmil Renner Berthing 		cr0 |= CR0_DFS_4BIT << CR0_DFS_OFFSET;
55365498c6aSEmil Renner Berthing 		cr1 = xfer->len - 1;
55465498c6aSEmil Renner Berthing 		break;
55565498c6aSEmil Renner Berthing 	case 8:
55665498c6aSEmil Renner Berthing 		cr0 |= CR0_DFS_8BIT << CR0_DFS_OFFSET;
55765498c6aSEmil Renner Berthing 		cr1 = xfer->len - 1;
55865498c6aSEmil Renner Berthing 		break;
55965498c6aSEmil Renner Berthing 	case 16:
56065498c6aSEmil Renner Berthing 		cr0 |= CR0_DFS_16BIT << CR0_DFS_OFFSET;
56165498c6aSEmil Renner Berthing 		cr1 = xfer->len / 2 - 1;
56265498c6aSEmil Renner Berthing 		break;
56365498c6aSEmil Renner Berthing 	default:
56465498c6aSEmil Renner Berthing 		/* we only whitelist 4, 8 and 16 bit words in
565d66571a2SChris Ruehl 		 * ctlr->bits_per_word_mask, so this shouldn't
56665498c6aSEmil Renner Berthing 		 * happen
56765498c6aSEmil Renner Berthing 		 */
568e5098952SArnd Bergmann 		dev_err(rs->dev, "unknown bits per word: %d\n",
569e5098952SArnd Bergmann 			xfer->bits_per_word);
570e5098952SArnd Bergmann 		return -EINVAL;
57165498c6aSEmil Renner Berthing 	}
57265498c6aSEmil Renner Berthing 
573eff0275eSEmil Renner Berthing 	if (use_dma) {
574fc1ad8eeSEmil Renner Berthing 		if (xfer->tx_buf)
57564e36824Saddy ke 			dmacr |= TF_DMA_EN;
576fc1ad8eeSEmil Renner Berthing 		if (xfer->rx_buf)
57764e36824Saddy ke 			dmacr |= RF_DMA_EN;
57864e36824Saddy ke 	}
57964e36824Saddy ke 
58064e36824Saddy ke 	writel_relaxed(cr0, rs->regs + ROCKCHIP_SPI_CTRLR0);
58165498c6aSEmil Renner Berthing 	writel_relaxed(cr1, rs->regs + ROCKCHIP_SPI_CTRLR1);
58204b37d2dSHuibin Hong 
58301b59ce5SEmil Renner Berthing 	/* unfortunately setting the fifo threshold level to generate an
58401b59ce5SEmil Renner Berthing 	 * interrupt exactly when the fifo is full doesn't seem to work,
58501b59ce5SEmil Renner Berthing 	 * so we need the strict inequality here
58601b59ce5SEmil Renner Berthing 	 */
5874a47fcdbSJon Lin 	if ((xfer->len / rs->n_bytes) < rs->fifo_len)
5884a47fcdbSJon Lin 		writel_relaxed(xfer->len / rs->n_bytes - 1, rs->regs + ROCKCHIP_SPI_RXFTLR);
58901b59ce5SEmil Renner Berthing 	else
59064e36824Saddy ke 		writel_relaxed(rs->fifo_len / 2 - 1, rs->regs + ROCKCHIP_SPI_RXFTLR);
59164e36824Saddy ke 
5922758bd09SJon Lin 	writel_relaxed(rs->fifo_len / 2 - 1, rs->regs + ROCKCHIP_SPI_DMATDLR);
5934d9ca632SJon Lin 	writel_relaxed(rockchip_spi_calc_burst_size(xfer->len / rs->n_bytes) - 1,
5944d9ca632SJon Lin 		       rs->regs + ROCKCHIP_SPI_DMARDLR);
59564e36824Saddy ke 	writel_relaxed(dmacr, rs->regs + ROCKCHIP_SPI_DMACR);
59664e36824Saddy ke 
597420b82f8SEmil Renner Berthing 	/* the hardware only supports an even clock divisor, so
598420b82f8SEmil Renner Berthing 	 * round divisor = spiclk / speed up to nearest even number
599420b82f8SEmil Renner Berthing 	 * so that the resulting speed is <= the requested speed
600420b82f8SEmil Renner Berthing 	 */
601420b82f8SEmil Renner Berthing 	writel_relaxed(2 * DIV_ROUND_UP(rs->freq, 2 * xfer->speed_hz),
602420b82f8SEmil Renner Berthing 			rs->regs + ROCKCHIP_SPI_BAUDR);
603e5098952SArnd Bergmann 
604e5098952SArnd Bergmann 	return 0;
60564e36824Saddy ke }
60664e36824Saddy ke 
6075185a81cSBrian Norris static size_t rockchip_spi_max_transfer_size(struct spi_device *spi)
6085185a81cSBrian Norris {
6095185a81cSBrian Norris 	return ROCKCHIP_SPI_MAX_TRANLEN;
6105185a81cSBrian Norris }
6115185a81cSBrian Norris 
612d065f41aSChris Ruehl static int rockchip_spi_slave_abort(struct spi_controller *ctlr)
613d065f41aSChris Ruehl {
614d065f41aSChris Ruehl 	struct rockchip_spi *rs = spi_controller_get_devdata(ctlr);
615869f2c94SJon Lin 	u32 rx_fifo_left;
616869f2c94SJon Lin 	struct dma_tx_state state;
617869f2c94SJon Lin 	enum dma_status status;
618d065f41aSChris Ruehl 
619869f2c94SJon Lin 	/* Get current dma rx point */
620869f2c94SJon Lin 	if (atomic_read(&rs->state) & RXDMA) {
621869f2c94SJon Lin 		dmaengine_pause(ctlr->dma_rx);
622869f2c94SJon Lin 		status = dmaengine_tx_status(ctlr->dma_rx, ctlr->dma_rx->cookie, &state);
623869f2c94SJon Lin 		if (status == DMA_ERROR) {
624869f2c94SJon Lin 			rs->rx = rs->xfer->rx_buf;
625869f2c94SJon Lin 			rs->xfer->len = 0;
626869f2c94SJon Lin 			rx_fifo_left = readl_relaxed(rs->regs + ROCKCHIP_SPI_RXFLR);
627869f2c94SJon Lin 			for (; rx_fifo_left; rx_fifo_left--)
628869f2c94SJon Lin 				readl_relaxed(rs->regs + ROCKCHIP_SPI_RXDR);
629869f2c94SJon Lin 			goto out;
630869f2c94SJon Lin 		} else {
631869f2c94SJon Lin 			rs->rx += rs->xfer->len - rs->n_bytes * state.residue;
632869f2c94SJon Lin 		}
633869f2c94SJon Lin 	}
634869f2c94SJon Lin 
635869f2c94SJon Lin 	/* Get the valid data left in rx fifo and set rs->xfer->len real rx size */
636869f2c94SJon Lin 	if (rs->rx) {
637869f2c94SJon Lin 		rx_fifo_left = readl_relaxed(rs->regs + ROCKCHIP_SPI_RXFLR);
638869f2c94SJon Lin 		for (; rx_fifo_left; rx_fifo_left--) {
639869f2c94SJon Lin 			u32 rxw = readl_relaxed(rs->regs + ROCKCHIP_SPI_RXDR);
640869f2c94SJon Lin 
641869f2c94SJon Lin 			if (rs->n_bytes == 1)
642869f2c94SJon Lin 				*(u8 *)rs->rx = (u8)rxw;
643869f2c94SJon Lin 			else
644869f2c94SJon Lin 				*(u16 *)rs->rx = (u16)rxw;
645869f2c94SJon Lin 			rs->rx += rs->n_bytes;
646869f2c94SJon Lin 		}
647869f2c94SJon Lin 		rs->xfer->len = (unsigned int)(rs->rx - rs->xfer->rx_buf);
648869f2c94SJon Lin 	}
649869f2c94SJon Lin 
650869f2c94SJon Lin out:
65180808768SJon Lin 	if (atomic_read(&rs->state) & RXDMA)
65280808768SJon Lin 		dmaengine_terminate_sync(ctlr->dma_rx);
65380808768SJon Lin 	if (atomic_read(&rs->state) & TXDMA)
65480808768SJon Lin 		dmaengine_terminate_sync(ctlr->dma_tx);
65580808768SJon Lin 	atomic_set(&rs->state, 0);
65680808768SJon Lin 	spi_enable_chip(rs, false);
657d065f41aSChris Ruehl 	rs->slave_abort = true;
6586bd2c867SVincent Pelletier 	spi_finalize_current_transfer(ctlr);
659d065f41aSChris Ruehl 
660d065f41aSChris Ruehl 	return 0;
661d065f41aSChris Ruehl }
662d065f41aSChris Ruehl 
6635dcc44edSAddy Ke static int rockchip_spi_transfer_one(
664d66571a2SChris Ruehl 		struct spi_controller *ctlr,
66564e36824Saddy ke 		struct spi_device *spi,
66664e36824Saddy ke 		struct spi_transfer *xfer)
66764e36824Saddy ke {
668d66571a2SChris Ruehl 	struct rockchip_spi *rs = spi_controller_get_devdata(ctlr);
669e5098952SArnd Bergmann 	int ret;
670eff0275eSEmil Renner Berthing 	bool use_dma;
67164e36824Saddy ke 
6725457773eSTobias Schramm 	/* Zero length transfers won't trigger an interrupt on completion */
6735457773eSTobias Schramm 	if (!xfer->len) {
6745457773eSTobias Schramm 		spi_finalize_current_transfer(ctlr);
6755457773eSTobias Schramm 		return 1;
6765457773eSTobias Schramm 	}
6775457773eSTobias Schramm 
67862946172SDoug Anderson 	WARN_ON(readl_relaxed(rs->regs + ROCKCHIP_SPI_SSIENR) &&
67962946172SDoug Anderson 		(readl_relaxed(rs->regs + ROCKCHIP_SPI_SR) & SR_BUSY));
68064e36824Saddy ke 
68164e36824Saddy ke 	if (!xfer->tx_buf && !xfer->rx_buf) {
68264e36824Saddy ke 		dev_err(rs->dev, "No buffer for transfer\n");
68364e36824Saddy ke 		return -EINVAL;
68464e36824Saddy ke 	}
68564e36824Saddy ke 
6865185a81cSBrian Norris 	if (xfer->len > ROCKCHIP_SPI_MAX_TRANLEN) {
6875185a81cSBrian Norris 		dev_err(rs->dev, "Transfer is too long (%d)\n", xfer->len);
6885185a81cSBrian Norris 		return -EINVAL;
6895185a81cSBrian Norris 	}
6905185a81cSBrian Norris 
69165498c6aSEmil Renner Berthing 	rs->n_bytes = xfer->bits_per_word <= 8 ? 1 : 2;
692869f2c94SJon Lin 	rs->xfer = xfer;
693d66571a2SChris Ruehl 	use_dma = ctlr->can_dma ? ctlr->can_dma(ctlr, spi, xfer) : false;
69464e36824Saddy ke 
695e5098952SArnd Bergmann 	ret = rockchip_spi_config(rs, spi, xfer, use_dma, ctlr->slave);
696e5098952SArnd Bergmann 	if (ret)
697e5098952SArnd Bergmann 		return ret;
69864e36824Saddy ke 
699eff0275eSEmil Renner Berthing 	if (use_dma)
700d66571a2SChris Ruehl 		return rockchip_spi_prepare_dma(rs, ctlr, xfer);
70164e36824Saddy ke 
702869f2c94SJon Lin 	return rockchip_spi_prepare_irq(rs, ctlr, xfer);
70364e36824Saddy ke }
70464e36824Saddy ke 
705d66571a2SChris Ruehl static bool rockchip_spi_can_dma(struct spi_controller *ctlr,
70664e36824Saddy ke 				 struct spi_device *spi,
70764e36824Saddy ke 				 struct spi_transfer *xfer)
70864e36824Saddy ke {
709d66571a2SChris Ruehl 	struct rockchip_spi *rs = spi_controller_get_devdata(ctlr);
71001b59ce5SEmil Renner Berthing 	unsigned int bytes_per_word = xfer->bits_per_word <= 8 ? 1 : 2;
71164e36824Saddy ke 
71201b59ce5SEmil Renner Berthing 	/* if the numbor of spi words to transfer is less than the fifo
71301b59ce5SEmil Renner Berthing 	 * length we can just fill the fifo and wait for a single irq,
71401b59ce5SEmil Renner Berthing 	 * so don't bother setting up dma
71501b59ce5SEmil Renner Berthing 	 */
71601b59ce5SEmil Renner Berthing 	return xfer->len / bytes_per_word >= rs->fifo_len;
71764e36824Saddy ke }
71864e36824Saddy ke 
7193a4bf922SJon Lin static int rockchip_spi_setup(struct spi_device *spi)
7203a4bf922SJon Lin {
7213a4bf922SJon Lin 	struct rockchip_spi *rs = spi_controller_get_devdata(spi->controller);
7223a4bf922SJon Lin 	u32 cr0;
7233a4bf922SJon Lin 
724*d5d933f0SLuca Ceresoli 	if (!spi->cs_gpiod && (spi->mode & SPI_CS_HIGH) && !rs->cs_high_supported) {
725*d5d933f0SLuca Ceresoli 		dev_warn(&spi->dev, "setup: non GPIO CS can't be active-high\n");
726*d5d933f0SLuca Ceresoli 		return -EINVAL;
727*d5d933f0SLuca Ceresoli 	}
728*d5d933f0SLuca Ceresoli 
7293a4bf922SJon Lin 	pm_runtime_get_sync(rs->dev);
7303a4bf922SJon Lin 
7313a4bf922SJon Lin 	cr0 = readl_relaxed(rs->regs + ROCKCHIP_SPI_CTRLR0);
7323a4bf922SJon Lin 
7333a4bf922SJon Lin 	cr0 &= ~(0x3 << CR0_SCPH_OFFSET);
7343a4bf922SJon Lin 	cr0 |= ((spi->mode & 0x3) << CR0_SCPH_OFFSET);
7353a4bf922SJon Lin 	if (spi->mode & SPI_CS_HIGH && spi->chip_select <= 1)
7363a4bf922SJon Lin 		cr0 |= BIT(spi->chip_select) << CR0_SOI_OFFSET;
7373a4bf922SJon Lin 	else if (spi->chip_select <= 1)
7383a4bf922SJon Lin 		cr0 &= ~(BIT(spi->chip_select) << CR0_SOI_OFFSET);
7393a4bf922SJon Lin 
7403a4bf922SJon Lin 	writel_relaxed(cr0, rs->regs + ROCKCHIP_SPI_CTRLR0);
7413a4bf922SJon Lin 
7423a4bf922SJon Lin 	pm_runtime_put(rs->dev);
7433a4bf922SJon Lin 
7443a4bf922SJon Lin 	return 0;
7453a4bf922SJon Lin }
7463a4bf922SJon Lin 
74764e36824Saddy ke static int rockchip_spi_probe(struct platform_device *pdev)
74864e36824Saddy ke {
74943de979dSJeffy Chen 	int ret;
75064e36824Saddy ke 	struct rockchip_spi *rs;
751d66571a2SChris Ruehl 	struct spi_controller *ctlr;
75264e36824Saddy ke 	struct resource *mem;
753d065f41aSChris Ruehl 	struct device_node *np = pdev->dev.of_node;
7549382df0aSJon Lin 	u32 rsd_nsecs, num_cs;
755d065f41aSChris Ruehl 	bool slave_mode;
75664e36824Saddy ke 
757d065f41aSChris Ruehl 	slave_mode = of_property_read_bool(np, "spi-slave");
758d065f41aSChris Ruehl 
759d065f41aSChris Ruehl 	if (slave_mode)
760d065f41aSChris Ruehl 		ctlr = spi_alloc_slave(&pdev->dev,
761d065f41aSChris Ruehl 				sizeof(struct rockchip_spi));
762d065f41aSChris Ruehl 	else
763d065f41aSChris Ruehl 		ctlr = spi_alloc_master(&pdev->dev,
764d065f41aSChris Ruehl 				sizeof(struct rockchip_spi));
765d065f41aSChris Ruehl 
766d66571a2SChris Ruehl 	if (!ctlr)
76764e36824Saddy ke 		return -ENOMEM;
7685dcc44edSAddy Ke 
769d66571a2SChris Ruehl 	platform_set_drvdata(pdev, ctlr);
77064e36824Saddy ke 
771d66571a2SChris Ruehl 	rs = spi_controller_get_devdata(ctlr);
772d065f41aSChris Ruehl 	ctlr->slave = slave_mode;
77364e36824Saddy ke 
77464e36824Saddy ke 	/* Get basic io resource and map it */
77564e36824Saddy ke 	mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
77664e36824Saddy ke 	rs->regs = devm_ioremap_resource(&pdev->dev, mem);
77764e36824Saddy ke 	if (IS_ERR(rs->regs)) {
77864e36824Saddy ke 		ret =  PTR_ERR(rs->regs);
779d66571a2SChris Ruehl 		goto err_put_ctlr;
78064e36824Saddy ke 	}
78164e36824Saddy ke 
78264e36824Saddy ke 	rs->apb_pclk = devm_clk_get(&pdev->dev, "apb_pclk");
78364e36824Saddy ke 	if (IS_ERR(rs->apb_pclk)) {
78464e36824Saddy ke 		dev_err(&pdev->dev, "Failed to get apb_pclk\n");
78564e36824Saddy ke 		ret = PTR_ERR(rs->apb_pclk);
786d66571a2SChris Ruehl 		goto err_put_ctlr;
78764e36824Saddy ke 	}
78864e36824Saddy ke 
78964e36824Saddy ke 	rs->spiclk = devm_clk_get(&pdev->dev, "spiclk");
79064e36824Saddy ke 	if (IS_ERR(rs->spiclk)) {
79164e36824Saddy ke 		dev_err(&pdev->dev, "Failed to get spi_pclk\n");
79264e36824Saddy ke 		ret = PTR_ERR(rs->spiclk);
793d66571a2SChris Ruehl 		goto err_put_ctlr;
79464e36824Saddy ke 	}
79564e36824Saddy ke 
79664e36824Saddy ke 	ret = clk_prepare_enable(rs->apb_pclk);
79743de979dSJeffy Chen 	if (ret < 0) {
79864e36824Saddy ke 		dev_err(&pdev->dev, "Failed to enable apb_pclk\n");
799d66571a2SChris Ruehl 		goto err_put_ctlr;
80064e36824Saddy ke 	}
80164e36824Saddy ke 
80264e36824Saddy ke 	ret = clk_prepare_enable(rs->spiclk);
80343de979dSJeffy Chen 	if (ret < 0) {
80464e36824Saddy ke 		dev_err(&pdev->dev, "Failed to enable spi_clk\n");
805c351587eSJeffy Chen 		goto err_disable_apbclk;
80664e36824Saddy ke 	}
80764e36824Saddy ke 
80830688e4eSEmil Renner Berthing 	spi_enable_chip(rs, false);
80964e36824Saddy ke 
81001b59ce5SEmil Renner Berthing 	ret = platform_get_irq(pdev, 0);
81101b59ce5SEmil Renner Berthing 	if (ret < 0)
81201b59ce5SEmil Renner Berthing 		goto err_disable_spiclk;
81301b59ce5SEmil Renner Berthing 
81401b59ce5SEmil Renner Berthing 	ret = devm_request_threaded_irq(&pdev->dev, ret, rockchip_spi_isr, NULL,
815d66571a2SChris Ruehl 			IRQF_ONESHOT, dev_name(&pdev->dev), ctlr);
81601b59ce5SEmil Renner Berthing 	if (ret)
81701b59ce5SEmil Renner Berthing 		goto err_disable_spiclk;
81801b59ce5SEmil Renner Berthing 
81964e36824Saddy ke 	rs->dev = &pdev->dev;
820420b82f8SEmil Renner Berthing 	rs->freq = clk_get_rate(rs->spiclk);
82164e36824Saddy ke 
82276b17e6eSJulius Werner 	if (!of_property_read_u32(pdev->dev.of_node, "rx-sample-delay-ns",
82374b7efa8SEmil Renner Berthing 				  &rsd_nsecs)) {
82474b7efa8SEmil Renner Berthing 		/* rx sample delay is expressed in parent clock cycles (max 3) */
82574b7efa8SEmil Renner Berthing 		u32 rsd = DIV_ROUND_CLOSEST(rsd_nsecs * (rs->freq >> 8),
82674b7efa8SEmil Renner Berthing 				1000000000 >> 8);
82774b7efa8SEmil Renner Berthing 		if (!rsd) {
82874b7efa8SEmil Renner Berthing 			dev_warn(rs->dev, "%u Hz are too slow to express %u ns delay\n",
82974b7efa8SEmil Renner Berthing 					rs->freq, rsd_nsecs);
83074b7efa8SEmil Renner Berthing 		} else if (rsd > CR0_RSD_MAX) {
83174b7efa8SEmil Renner Berthing 			rsd = CR0_RSD_MAX;
83274b7efa8SEmil Renner Berthing 			dev_warn(rs->dev, "%u Hz are too fast to express %u ns delay, clamping at %u ns\n",
83374b7efa8SEmil Renner Berthing 					rs->freq, rsd_nsecs,
83474b7efa8SEmil Renner Berthing 					CR0_RSD_MAX * 1000000000U / rs->freq);
83574b7efa8SEmil Renner Berthing 		}
83674b7efa8SEmil Renner Berthing 		rs->rsd = rsd;
83774b7efa8SEmil Renner Berthing 	}
83876b17e6eSJulius Werner 
83964e36824Saddy ke 	rs->fifo_len = get_fifo_len(rs);
84064e36824Saddy ke 	if (!rs->fifo_len) {
84164e36824Saddy ke 		dev_err(&pdev->dev, "Failed to get fifo length\n");
842db7e8d90SWei Yongjun 		ret = -EINVAL;
843c351587eSJeffy Chen 		goto err_disable_spiclk;
84464e36824Saddy ke 	}
84564e36824Saddy ke 
846940f3bbfSAlexander Kochetkov 	pm_runtime_set_autosuspend_delay(&pdev->dev, ROCKCHIP_AUTOSUSPEND_TIMEOUT);
847940f3bbfSAlexander Kochetkov 	pm_runtime_use_autosuspend(&pdev->dev);
84864e36824Saddy ke 	pm_runtime_set_active(&pdev->dev);
84964e36824Saddy ke 	pm_runtime_enable(&pdev->dev);
85064e36824Saddy ke 
851d66571a2SChris Ruehl 	ctlr->auto_runtime_pm = true;
852d66571a2SChris Ruehl 	ctlr->bus_num = pdev->id;
853d66571a2SChris Ruehl 	ctlr->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LOOP | SPI_LSB_FIRST;
854d065f41aSChris Ruehl 	if (slave_mode) {
855d065f41aSChris Ruehl 		ctlr->mode_bits |= SPI_NO_CS;
856d065f41aSChris Ruehl 		ctlr->slave_abort = rockchip_spi_slave_abort;
857d065f41aSChris Ruehl 	} else {
858d065f41aSChris Ruehl 		ctlr->flags = SPI_MASTER_GPIO_SS;
859eb1262e3SChris Ruehl 		ctlr->max_native_cs = ROCKCHIP_SPI_MAX_CS_NUM;
860eb1262e3SChris Ruehl 		/*
861eb1262e3SChris Ruehl 		 * rk spi0 has two native cs, spi1..5 one cs only
862eb1262e3SChris Ruehl 		 * if num-cs is missing in the dts, default to 1
863eb1262e3SChris Ruehl 		 */
8649382df0aSJon Lin 		if (of_property_read_u32(np, "num-cs", &num_cs))
8659382df0aSJon Lin 			num_cs = 1;
8669382df0aSJon Lin 		ctlr->num_chipselect = num_cs;
867eb1262e3SChris Ruehl 		ctlr->use_gpio_descriptors = true;
868d065f41aSChris Ruehl 	}
869d66571a2SChris Ruehl 	ctlr->dev.of_node = pdev->dev.of_node;
870d66571a2SChris Ruehl 	ctlr->bits_per_word_mask = SPI_BPW_MASK(16) | SPI_BPW_MASK(8) | SPI_BPW_MASK(4);
871d66571a2SChris Ruehl 	ctlr->min_speed_hz = rs->freq / BAUDR_SCKDV_MAX;
872d66571a2SChris Ruehl 	ctlr->max_speed_hz = min(rs->freq / BAUDR_SCKDV_MIN, MAX_SCLK_OUT);
87364e36824Saddy ke 
8743a4bf922SJon Lin 	ctlr->setup = rockchip_spi_setup;
875d66571a2SChris Ruehl 	ctlr->set_cs = rockchip_spi_set_cs;
876d66571a2SChris Ruehl 	ctlr->transfer_one = rockchip_spi_transfer_one;
877d66571a2SChris Ruehl 	ctlr->max_transfer_size = rockchip_spi_max_transfer_size;
878d66571a2SChris Ruehl 	ctlr->handle_err = rockchip_spi_handle_err;
87964e36824Saddy ke 
880d66571a2SChris Ruehl 	ctlr->dma_tx = dma_request_chan(rs->dev, "tx");
881d66571a2SChris Ruehl 	if (IS_ERR(ctlr->dma_tx)) {
88261cadcf4SShawn Lin 		/* Check tx to see if we need defer probing driver */
883d66571a2SChris Ruehl 		if (PTR_ERR(ctlr->dma_tx) == -EPROBE_DEFER) {
88461cadcf4SShawn Lin 			ret = -EPROBE_DEFER;
885c351587eSJeffy Chen 			goto err_disable_pm_runtime;
88661cadcf4SShawn Lin 		}
88764e36824Saddy ke 		dev_warn(rs->dev, "Failed to request TX DMA channel\n");
888d66571a2SChris Ruehl 		ctlr->dma_tx = NULL;
88964e36824Saddy ke 	}
890e4c0e06fSShawn Lin 
891d66571a2SChris Ruehl 	ctlr->dma_rx = dma_request_chan(rs->dev, "rx");
892d66571a2SChris Ruehl 	if (IS_ERR(ctlr->dma_rx)) {
893d66571a2SChris Ruehl 		if (PTR_ERR(ctlr->dma_rx) == -EPROBE_DEFER) {
894e4c0e06fSShawn Lin 			ret = -EPROBE_DEFER;
8955de7ed0cSDan Carpenter 			goto err_free_dma_tx;
896e4c0e06fSShawn Lin 		}
89764e36824Saddy ke 		dev_warn(rs->dev, "Failed to request RX DMA channel\n");
898d66571a2SChris Ruehl 		ctlr->dma_rx = NULL;
89964e36824Saddy ke 	}
90064e36824Saddy ke 
901d66571a2SChris Ruehl 	if (ctlr->dma_tx && ctlr->dma_rx) {
902eee06a9eSEmil Renner Berthing 		rs->dma_addr_tx = mem->start + ROCKCHIP_SPI_TXDR;
903eee06a9eSEmil Renner Berthing 		rs->dma_addr_rx = mem->start + ROCKCHIP_SPI_RXDR;
904d66571a2SChris Ruehl 		ctlr->can_dma = rockchip_spi_can_dma;
90564e36824Saddy ke 	}
90664e36824Saddy ke 
907736b81e0SJon Lin 	switch (readl_relaxed(rs->regs + ROCKCHIP_SPI_VERSION)) {
908736b81e0SJon Lin 	case ROCKCHIP_SPI_VER2_TYPE2:
909*d5d933f0SLuca Ceresoli 		rs->cs_high_supported = true;
910736b81e0SJon Lin 		ctlr->mode_bits |= SPI_CS_HIGH;
911869f2c94SJon Lin 		if (ctlr->can_dma && slave_mode)
912869f2c94SJon Lin 			rs->cs_inactive = true;
913869f2c94SJon Lin 		else
914869f2c94SJon Lin 			rs->cs_inactive = false;
915736b81e0SJon Lin 		break;
916736b81e0SJon Lin 	default:
917869f2c94SJon Lin 		rs->cs_inactive = false;
918736b81e0SJon Lin 		break;
919736b81e0SJon Lin 	}
920736b81e0SJon Lin 
921d66571a2SChris Ruehl 	ret = devm_spi_register_controller(&pdev->dev, ctlr);
92243de979dSJeffy Chen 	if (ret < 0) {
923d66571a2SChris Ruehl 		dev_err(&pdev->dev, "Failed to register controller\n");
924c351587eSJeffy Chen 		goto err_free_dma_rx;
92564e36824Saddy ke 	}
92664e36824Saddy ke 
92764e36824Saddy ke 	return 0;
92864e36824Saddy ke 
929c351587eSJeffy Chen err_free_dma_rx:
930d66571a2SChris Ruehl 	if (ctlr->dma_rx)
931d66571a2SChris Ruehl 		dma_release_channel(ctlr->dma_rx);
9325de7ed0cSDan Carpenter err_free_dma_tx:
933d66571a2SChris Ruehl 	if (ctlr->dma_tx)
934d66571a2SChris Ruehl 		dma_release_channel(ctlr->dma_tx);
935c351587eSJeffy Chen err_disable_pm_runtime:
936c351587eSJeffy Chen 	pm_runtime_disable(&pdev->dev);
937c351587eSJeffy Chen err_disable_spiclk:
93864e36824Saddy ke 	clk_disable_unprepare(rs->spiclk);
939c351587eSJeffy Chen err_disable_apbclk:
94064e36824Saddy ke 	clk_disable_unprepare(rs->apb_pclk);
941d66571a2SChris Ruehl err_put_ctlr:
942d66571a2SChris Ruehl 	spi_controller_put(ctlr);
94364e36824Saddy ke 
94464e36824Saddy ke 	return ret;
94564e36824Saddy ke }
94664e36824Saddy ke 
94764e36824Saddy ke static int rockchip_spi_remove(struct platform_device *pdev)
94864e36824Saddy ke {
949d66571a2SChris Ruehl 	struct spi_controller *ctlr = spi_controller_get(platform_get_drvdata(pdev));
950d66571a2SChris Ruehl 	struct rockchip_spi *rs = spi_controller_get_devdata(ctlr);
95164e36824Saddy ke 
9526a06e895SJeffy Chen 	pm_runtime_get_sync(&pdev->dev);
95364e36824Saddy ke 
95464e36824Saddy ke 	clk_disable_unprepare(rs->spiclk);
95564e36824Saddy ke 	clk_disable_unprepare(rs->apb_pclk);
95664e36824Saddy ke 
9576a06e895SJeffy Chen 	pm_runtime_put_noidle(&pdev->dev);
9586a06e895SJeffy Chen 	pm_runtime_disable(&pdev->dev);
9596a06e895SJeffy Chen 	pm_runtime_set_suspended(&pdev->dev);
9606a06e895SJeffy Chen 
961d66571a2SChris Ruehl 	if (ctlr->dma_tx)
962d66571a2SChris Ruehl 		dma_release_channel(ctlr->dma_tx);
963d66571a2SChris Ruehl 	if (ctlr->dma_rx)
964d66571a2SChris Ruehl 		dma_release_channel(ctlr->dma_rx);
96564e36824Saddy ke 
966d66571a2SChris Ruehl 	spi_controller_put(ctlr);
967844c9f47SShawn Lin 
96864e36824Saddy ke 	return 0;
96964e36824Saddy ke }
97064e36824Saddy ke 
97164e36824Saddy ke #ifdef CONFIG_PM_SLEEP
97264e36824Saddy ke static int rockchip_spi_suspend(struct device *dev)
97364e36824Saddy ke {
97443de979dSJeffy Chen 	int ret;
975d66571a2SChris Ruehl 	struct spi_controller *ctlr = dev_get_drvdata(dev);
976e882575eSshengfei Xu 	struct rockchip_spi *rs = spi_controller_get_devdata(ctlr);
97764e36824Saddy ke 
978d66571a2SChris Ruehl 	ret = spi_controller_suspend(ctlr);
97943de979dSJeffy Chen 	if (ret < 0)
98064e36824Saddy ke 		return ret;
98164e36824Saddy ke 
982e882575eSshengfei Xu 	clk_disable_unprepare(rs->spiclk);
983e882575eSshengfei Xu 	clk_disable_unprepare(rs->apb_pclk);
98464e36824Saddy ke 
98523e291c2SBrian Norris 	pinctrl_pm_select_sleep_state(dev);
98623e291c2SBrian Norris 
98743de979dSJeffy Chen 	return 0;
98864e36824Saddy ke }
98964e36824Saddy ke 
99064e36824Saddy ke static int rockchip_spi_resume(struct device *dev)
99164e36824Saddy ke {
99243de979dSJeffy Chen 	int ret;
993d66571a2SChris Ruehl 	struct spi_controller *ctlr = dev_get_drvdata(dev);
994d66571a2SChris Ruehl 	struct rockchip_spi *rs = spi_controller_get_devdata(ctlr);
99564e36824Saddy ke 
99623e291c2SBrian Norris 	pinctrl_pm_select_default_state(dev);
99723e291c2SBrian Norris 
998e882575eSshengfei Xu 	ret = clk_prepare_enable(rs->apb_pclk);
99964e36824Saddy ke 	if (ret < 0)
100064e36824Saddy ke 		return ret;
100164e36824Saddy ke 
1002e882575eSshengfei Xu 	ret = clk_prepare_enable(rs->spiclk);
1003e882575eSshengfei Xu 	if (ret < 0)
1004e882575eSshengfei Xu 		clk_disable_unprepare(rs->apb_pclk);
1005e882575eSshengfei Xu 
1006d66571a2SChris Ruehl 	ret = spi_controller_resume(ctlr);
100764e36824Saddy ke 	if (ret < 0) {
100864e36824Saddy ke 		clk_disable_unprepare(rs->spiclk);
100964e36824Saddy ke 		clk_disable_unprepare(rs->apb_pclk);
101064e36824Saddy ke 	}
101164e36824Saddy ke 
101243de979dSJeffy Chen 	return 0;
101364e36824Saddy ke }
101464e36824Saddy ke #endif /* CONFIG_PM_SLEEP */
101564e36824Saddy ke 
1016ec833050SRafael J. Wysocki #ifdef CONFIG_PM
101764e36824Saddy ke static int rockchip_spi_runtime_suspend(struct device *dev)
101864e36824Saddy ke {
1019d66571a2SChris Ruehl 	struct spi_controller *ctlr = dev_get_drvdata(dev);
1020d66571a2SChris Ruehl 	struct rockchip_spi *rs = spi_controller_get_devdata(ctlr);
102164e36824Saddy ke 
102264e36824Saddy ke 	clk_disable_unprepare(rs->spiclk);
102364e36824Saddy ke 	clk_disable_unprepare(rs->apb_pclk);
102464e36824Saddy ke 
102564e36824Saddy ke 	return 0;
102664e36824Saddy ke }
102764e36824Saddy ke 
102864e36824Saddy ke static int rockchip_spi_runtime_resume(struct device *dev)
102964e36824Saddy ke {
103064e36824Saddy ke 	int ret;
1031d66571a2SChris Ruehl 	struct spi_controller *ctlr = dev_get_drvdata(dev);
1032d66571a2SChris Ruehl 	struct rockchip_spi *rs = spi_controller_get_devdata(ctlr);
103364e36824Saddy ke 
103464e36824Saddy ke 	ret = clk_prepare_enable(rs->apb_pclk);
103543de979dSJeffy Chen 	if (ret < 0)
103664e36824Saddy ke 		return ret;
103764e36824Saddy ke 
103864e36824Saddy ke 	ret = clk_prepare_enable(rs->spiclk);
103943de979dSJeffy Chen 	if (ret < 0)
104064e36824Saddy ke 		clk_disable_unprepare(rs->apb_pclk);
104164e36824Saddy ke 
104243de979dSJeffy Chen 	return 0;
104364e36824Saddy ke }
1044ec833050SRafael J. Wysocki #endif /* CONFIG_PM */
104564e36824Saddy ke 
104664e36824Saddy ke static const struct dev_pm_ops rockchip_spi_pm = {
1047e882575eSshengfei Xu 	SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(rockchip_spi_suspend, rockchip_spi_resume)
104864e36824Saddy ke 	SET_RUNTIME_PM_OPS(rockchip_spi_runtime_suspend,
104964e36824Saddy ke 			   rockchip_spi_runtime_resume, NULL)
105064e36824Saddy ke };
105164e36824Saddy ke 
105264e36824Saddy ke static const struct of_device_id rockchip_spi_dt_match[] = {
1053c6486eadSJohan Jonker 	{ .compatible = "rockchip,px30-spi", },
1054aa29ea3dSCaesar Wang 	{ .compatible = "rockchip,rk3036-spi", },
105564e36824Saddy ke 	{ .compatible = "rockchip,rk3066-spi", },
1056b839b785SAddy Ke 	{ .compatible = "rockchip,rk3188-spi", },
1057aa29ea3dSCaesar Wang 	{ .compatible = "rockchip,rk3228-spi", },
1058b839b785SAddy Ke 	{ .compatible = "rockchip,rk3288-spi", },
1059c6486eadSJohan Jonker 	{ .compatible = "rockchip,rk3308-spi", },
1060c6486eadSJohan Jonker 	{ .compatible = "rockchip,rk3328-spi", },
1061aa29ea3dSCaesar Wang 	{ .compatible = "rockchip,rk3368-spi", },
10629b7a5622SXu Jianqun 	{ .compatible = "rockchip,rk3399-spi", },
1063c6486eadSJohan Jonker 	{ .compatible = "rockchip,rv1108-spi", },
10640f4f58b8SJon Lin 	{ .compatible = "rockchip,rv1126-spi", },
106564e36824Saddy ke 	{ },
106664e36824Saddy ke };
106764e36824Saddy ke MODULE_DEVICE_TABLE(of, rockchip_spi_dt_match);
106864e36824Saddy ke 
106964e36824Saddy ke static struct platform_driver rockchip_spi_driver = {
107064e36824Saddy ke 	.driver = {
107164e36824Saddy ke 		.name	= DRIVER_NAME,
107264e36824Saddy ke 		.pm = &rockchip_spi_pm,
107364e36824Saddy ke 		.of_match_table = of_match_ptr(rockchip_spi_dt_match),
107464e36824Saddy ke 	},
107564e36824Saddy ke 	.probe = rockchip_spi_probe,
107664e36824Saddy ke 	.remove = rockchip_spi_remove,
107764e36824Saddy ke };
107864e36824Saddy ke 
107964e36824Saddy ke module_platform_driver(rockchip_spi_driver);
108064e36824Saddy ke 
10815dcc44edSAddy Ke MODULE_AUTHOR("Addy Ke <addy.ke@rock-chips.com>");
108264e36824Saddy ke MODULE_DESCRIPTION("ROCKCHIP SPI Controller Driver");
108364e36824Saddy ke MODULE_LICENSE("GPL v2");
1084