164e36824Saddy ke /* 264e36824Saddy ke * Copyright (c) 2014, Fuzhou Rockchip Electronics Co., Ltd 35dcc44edSAddy Ke * Author: Addy Ke <addy.ke@rock-chips.com> 464e36824Saddy ke * 564e36824Saddy ke * This program is free software; you can redistribute it and/or modify it 664e36824Saddy ke * under the terms and conditions of the GNU General Public License, 764e36824Saddy ke * version 2, as published by the Free Software Foundation. 864e36824Saddy ke * 964e36824Saddy ke * This program is distributed in the hope it will be useful, but WITHOUT 1064e36824Saddy ke * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 1164e36824Saddy ke * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 1264e36824Saddy ke * more details. 1364e36824Saddy ke * 1464e36824Saddy ke */ 1564e36824Saddy ke 1664e36824Saddy ke #include <linux/init.h> 1764e36824Saddy ke #include <linux/module.h> 1864e36824Saddy ke #include <linux/clk.h> 1964e36824Saddy ke #include <linux/err.h> 2064e36824Saddy ke #include <linux/delay.h> 2164e36824Saddy ke #include <linux/interrupt.h> 2264e36824Saddy ke #include <linux/platform_device.h> 2364e36824Saddy ke #include <linux/slab.h> 2464e36824Saddy ke #include <linux/spi/spi.h> 2564e36824Saddy ke #include <linux/scatterlist.h> 2664e36824Saddy ke #include <linux/of.h> 2764e36824Saddy ke #include <linux/pm_runtime.h> 2864e36824Saddy ke #include <linux/io.h> 2964e36824Saddy ke #include <linux/dmaengine.h> 3064e36824Saddy ke 3164e36824Saddy ke #define DRIVER_NAME "rockchip-spi" 3264e36824Saddy ke 3364e36824Saddy ke /* SPI register offsets */ 3464e36824Saddy ke #define ROCKCHIP_SPI_CTRLR0 0x0000 3564e36824Saddy ke #define ROCKCHIP_SPI_CTRLR1 0x0004 3664e36824Saddy ke #define ROCKCHIP_SPI_SSIENR 0x0008 3764e36824Saddy ke #define ROCKCHIP_SPI_SER 0x000c 3864e36824Saddy ke #define ROCKCHIP_SPI_BAUDR 0x0010 3964e36824Saddy ke #define ROCKCHIP_SPI_TXFTLR 0x0014 4064e36824Saddy ke #define ROCKCHIP_SPI_RXFTLR 0x0018 4164e36824Saddy ke #define ROCKCHIP_SPI_TXFLR 0x001c 4264e36824Saddy ke #define ROCKCHIP_SPI_RXFLR 0x0020 4364e36824Saddy ke #define ROCKCHIP_SPI_SR 0x0024 4464e36824Saddy ke #define ROCKCHIP_SPI_IPR 0x0028 4564e36824Saddy ke #define ROCKCHIP_SPI_IMR 0x002c 4664e36824Saddy ke #define ROCKCHIP_SPI_ISR 0x0030 4764e36824Saddy ke #define ROCKCHIP_SPI_RISR 0x0034 4864e36824Saddy ke #define ROCKCHIP_SPI_ICR 0x0038 4964e36824Saddy ke #define ROCKCHIP_SPI_DMACR 0x003c 5064e36824Saddy ke #define ROCKCHIP_SPI_DMATDLR 0x0040 5164e36824Saddy ke #define ROCKCHIP_SPI_DMARDLR 0x0044 5264e36824Saddy ke #define ROCKCHIP_SPI_TXDR 0x0400 5364e36824Saddy ke #define ROCKCHIP_SPI_RXDR 0x0800 5464e36824Saddy ke 5564e36824Saddy ke /* Bit fields in CTRLR0 */ 5664e36824Saddy ke #define CR0_DFS_OFFSET 0 5764e36824Saddy ke 5864e36824Saddy ke #define CR0_CFS_OFFSET 2 5964e36824Saddy ke 6064e36824Saddy ke #define CR0_SCPH_OFFSET 6 6164e36824Saddy ke 6264e36824Saddy ke #define CR0_SCPOL_OFFSET 7 6364e36824Saddy ke 6464e36824Saddy ke #define CR0_CSM_OFFSET 8 6564e36824Saddy ke #define CR0_CSM_KEEP 0x0 6664e36824Saddy ke /* ss_n be high for half sclk_out cycles */ 6764e36824Saddy ke #define CR0_CSM_HALF 0X1 6864e36824Saddy ke /* ss_n be high for one sclk_out cycle */ 6964e36824Saddy ke #define CR0_CSM_ONE 0x2 7064e36824Saddy ke 7164e36824Saddy ke /* ss_n to sclk_out delay */ 7264e36824Saddy ke #define CR0_SSD_OFFSET 10 7364e36824Saddy ke /* 7464e36824Saddy ke * The period between ss_n active and 7564e36824Saddy ke * sclk_out active is half sclk_out cycles 7664e36824Saddy ke */ 7764e36824Saddy ke #define CR0_SSD_HALF 0x0 7864e36824Saddy ke /* 7964e36824Saddy ke * The period between ss_n active and 8064e36824Saddy ke * sclk_out active is one sclk_out cycle 8164e36824Saddy ke */ 8264e36824Saddy ke #define CR0_SSD_ONE 0x1 8364e36824Saddy ke 8464e36824Saddy ke #define CR0_EM_OFFSET 11 8564e36824Saddy ke #define CR0_EM_LITTLE 0x0 8664e36824Saddy ke #define CR0_EM_BIG 0x1 8764e36824Saddy ke 8864e36824Saddy ke #define CR0_FBM_OFFSET 12 8964e36824Saddy ke #define CR0_FBM_MSB 0x0 9064e36824Saddy ke #define CR0_FBM_LSB 0x1 9164e36824Saddy ke 9264e36824Saddy ke #define CR0_BHT_OFFSET 13 9364e36824Saddy ke #define CR0_BHT_16BIT 0x0 9464e36824Saddy ke #define CR0_BHT_8BIT 0x1 9564e36824Saddy ke 9664e36824Saddy ke #define CR0_RSD_OFFSET 14 9764e36824Saddy ke 9864e36824Saddy ke #define CR0_FRF_OFFSET 16 9964e36824Saddy ke #define CR0_FRF_SPI 0x0 10064e36824Saddy ke #define CR0_FRF_SSP 0x1 10164e36824Saddy ke #define CR0_FRF_MICROWIRE 0x2 10264e36824Saddy ke 10364e36824Saddy ke #define CR0_XFM_OFFSET 18 10464e36824Saddy ke #define CR0_XFM_MASK (0x03 << SPI_XFM_OFFSET) 10564e36824Saddy ke #define CR0_XFM_TR 0x0 10664e36824Saddy ke #define CR0_XFM_TO 0x1 10764e36824Saddy ke #define CR0_XFM_RO 0x2 10864e36824Saddy ke 10964e36824Saddy ke #define CR0_OPM_OFFSET 20 11064e36824Saddy ke #define CR0_OPM_MASTER 0x0 11164e36824Saddy ke #define CR0_OPM_SLAVE 0x1 11264e36824Saddy ke 11364e36824Saddy ke #define CR0_MTM_OFFSET 0x21 11464e36824Saddy ke 11564e36824Saddy ke /* Bit fields in SER, 2bit */ 11664e36824Saddy ke #define SER_MASK 0x3 11764e36824Saddy ke 11864e36824Saddy ke /* Bit fields in SR, 5bit */ 11964e36824Saddy ke #define SR_MASK 0x1f 12064e36824Saddy ke #define SR_BUSY (1 << 0) 12164e36824Saddy ke #define SR_TF_FULL (1 << 1) 12264e36824Saddy ke #define SR_TF_EMPTY (1 << 2) 12364e36824Saddy ke #define SR_RF_EMPTY (1 << 3) 12464e36824Saddy ke #define SR_RF_FULL (1 << 4) 12564e36824Saddy ke 12664e36824Saddy ke /* Bit fields in ISR, IMR, ISR, RISR, 5bit */ 12764e36824Saddy ke #define INT_MASK 0x1f 12864e36824Saddy ke #define INT_TF_EMPTY (1 << 0) 12964e36824Saddy ke #define INT_TF_OVERFLOW (1 << 1) 13064e36824Saddy ke #define INT_RF_UNDERFLOW (1 << 2) 13164e36824Saddy ke #define INT_RF_OVERFLOW (1 << 3) 13264e36824Saddy ke #define INT_RF_FULL (1 << 4) 13364e36824Saddy ke 13464e36824Saddy ke /* Bit fields in ICR, 4bit */ 13564e36824Saddy ke #define ICR_MASK 0x0f 13664e36824Saddy ke #define ICR_ALL (1 << 0) 13764e36824Saddy ke #define ICR_RF_UNDERFLOW (1 << 1) 13864e36824Saddy ke #define ICR_RF_OVERFLOW (1 << 2) 13964e36824Saddy ke #define ICR_TF_OVERFLOW (1 << 3) 14064e36824Saddy ke 14164e36824Saddy ke /* Bit fields in DMACR */ 14264e36824Saddy ke #define RF_DMA_EN (1 << 0) 14364e36824Saddy ke #define TF_DMA_EN (1 << 1) 14464e36824Saddy ke 14564e36824Saddy ke #define RXBUSY (1 << 0) 14664e36824Saddy ke #define TXBUSY (1 << 1) 14764e36824Saddy ke 148f9cfd522SAddy Ke /* sclk_out: spi master internal logic in rk3x can support 50Mhz */ 149f9cfd522SAddy Ke #define MAX_SCLK_OUT 50000000 150f9cfd522SAddy Ke 15164e36824Saddy ke enum rockchip_ssi_type { 15264e36824Saddy ke SSI_MOTO_SPI = 0, 15364e36824Saddy ke SSI_TI_SSP, 15464e36824Saddy ke SSI_NS_MICROWIRE, 15564e36824Saddy ke }; 15664e36824Saddy ke 15764e36824Saddy ke struct rockchip_spi_dma_data { 15864e36824Saddy ke struct dma_chan *ch; 15964e36824Saddy ke enum dma_transfer_direction direction; 16064e36824Saddy ke dma_addr_t addr; 16164e36824Saddy ke }; 16264e36824Saddy ke 16364e36824Saddy ke struct rockchip_spi { 16464e36824Saddy ke struct device *dev; 16564e36824Saddy ke struct spi_master *master; 16664e36824Saddy ke 16764e36824Saddy ke struct clk *spiclk; 16864e36824Saddy ke struct clk *apb_pclk; 16964e36824Saddy ke 17064e36824Saddy ke void __iomem *regs; 17164e36824Saddy ke /*depth of the FIFO buffer */ 17264e36824Saddy ke u32 fifo_len; 17364e36824Saddy ke /* max bus freq supported */ 17464e36824Saddy ke u32 max_freq; 17564e36824Saddy ke /* supported slave numbers */ 17664e36824Saddy ke enum rockchip_ssi_type type; 17764e36824Saddy ke 17864e36824Saddy ke u16 mode; 17964e36824Saddy ke u8 tmode; 18064e36824Saddy ke u8 bpw; 18164e36824Saddy ke u8 n_bytes; 182*76b17e6eSJulius Werner u8 rsd_nsecs; 18364e36824Saddy ke unsigned len; 18464e36824Saddy ke u32 speed; 18564e36824Saddy ke 18664e36824Saddy ke const void *tx; 18764e36824Saddy ke const void *tx_end; 18864e36824Saddy ke void *rx; 18964e36824Saddy ke void *rx_end; 19064e36824Saddy ke 19164e36824Saddy ke u32 state; 1925dcc44edSAddy Ke /* protect state */ 19364e36824Saddy ke spinlock_t lock; 19464e36824Saddy ke 19564e36824Saddy ke struct completion xfer_completion; 19664e36824Saddy ke 19764e36824Saddy ke u32 use_dma; 19864e36824Saddy ke struct sg_table tx_sg; 19964e36824Saddy ke struct sg_table rx_sg; 20064e36824Saddy ke struct rockchip_spi_dma_data dma_rx; 20164e36824Saddy ke struct rockchip_spi_dma_data dma_tx; 20264e36824Saddy ke }; 20364e36824Saddy ke 20464e36824Saddy ke static inline void spi_enable_chip(struct rockchip_spi *rs, int enable) 20564e36824Saddy ke { 20664e36824Saddy ke writel_relaxed((enable ? 1 : 0), rs->regs + ROCKCHIP_SPI_SSIENR); 20764e36824Saddy ke } 20864e36824Saddy ke 20964e36824Saddy ke static inline void spi_set_clk(struct rockchip_spi *rs, u16 div) 21064e36824Saddy ke { 21164e36824Saddy ke writel_relaxed(div, rs->regs + ROCKCHIP_SPI_BAUDR); 21264e36824Saddy ke } 21364e36824Saddy ke 21464e36824Saddy ke static inline void flush_fifo(struct rockchip_spi *rs) 21564e36824Saddy ke { 21664e36824Saddy ke while (readl_relaxed(rs->regs + ROCKCHIP_SPI_RXFLR)) 21764e36824Saddy ke readl_relaxed(rs->regs + ROCKCHIP_SPI_RXDR); 21864e36824Saddy ke } 21964e36824Saddy ke 2202df08e78SAddy Ke static inline void wait_for_idle(struct rockchip_spi *rs) 2212df08e78SAddy Ke { 2222df08e78SAddy Ke unsigned long timeout = jiffies + msecs_to_jiffies(5); 2232df08e78SAddy Ke 2242df08e78SAddy Ke do { 2252df08e78SAddy Ke if (!(readl_relaxed(rs->regs + ROCKCHIP_SPI_SR) & SR_BUSY)) 2262df08e78SAddy Ke return; 22764bc0110SDoug Anderson } while (!time_after(jiffies, timeout)); 2282df08e78SAddy Ke 2292df08e78SAddy Ke dev_warn(rs->dev, "spi controller is in busy state!\n"); 2302df08e78SAddy Ke } 2312df08e78SAddy Ke 23264e36824Saddy ke static u32 get_fifo_len(struct rockchip_spi *rs) 23364e36824Saddy ke { 23464e36824Saddy ke u32 fifo; 23564e36824Saddy ke 23664e36824Saddy ke for (fifo = 2; fifo < 32; fifo++) { 23764e36824Saddy ke writel_relaxed(fifo, rs->regs + ROCKCHIP_SPI_TXFTLR); 23864e36824Saddy ke if (fifo != readl_relaxed(rs->regs + ROCKCHIP_SPI_TXFTLR)) 23964e36824Saddy ke break; 24064e36824Saddy ke } 24164e36824Saddy ke 24264e36824Saddy ke writel_relaxed(0, rs->regs + ROCKCHIP_SPI_TXFTLR); 24364e36824Saddy ke 24464e36824Saddy ke return (fifo == 31) ? 0 : fifo; 24564e36824Saddy ke } 24664e36824Saddy ke 24764e36824Saddy ke static inline u32 tx_max(struct rockchip_spi *rs) 24864e36824Saddy ke { 24964e36824Saddy ke u32 tx_left, tx_room; 25064e36824Saddy ke 25164e36824Saddy ke tx_left = (rs->tx_end - rs->tx) / rs->n_bytes; 25264e36824Saddy ke tx_room = rs->fifo_len - readl_relaxed(rs->regs + ROCKCHIP_SPI_TXFLR); 25364e36824Saddy ke 25464e36824Saddy ke return min(tx_left, tx_room); 25564e36824Saddy ke } 25664e36824Saddy ke 25764e36824Saddy ke static inline u32 rx_max(struct rockchip_spi *rs) 25864e36824Saddy ke { 25964e36824Saddy ke u32 rx_left = (rs->rx_end - rs->rx) / rs->n_bytes; 26064e36824Saddy ke u32 rx_room = (u32)readl_relaxed(rs->regs + ROCKCHIP_SPI_RXFLR); 26164e36824Saddy ke 26264e36824Saddy ke return min(rx_left, rx_room); 26364e36824Saddy ke } 26464e36824Saddy ke 26564e36824Saddy ke static void rockchip_spi_set_cs(struct spi_device *spi, bool enable) 26664e36824Saddy ke { 26764e36824Saddy ke u32 ser; 26864e36824Saddy ke struct rockchip_spi *rs = spi_master_get_devdata(spi->master); 26964e36824Saddy ke 27064e36824Saddy ke ser = readl_relaxed(rs->regs + ROCKCHIP_SPI_SER) & SER_MASK; 27164e36824Saddy ke 27264e36824Saddy ke /* 27364e36824Saddy ke * drivers/spi/spi.c: 27464e36824Saddy ke * static void spi_set_cs(struct spi_device *spi, bool enable) 27564e36824Saddy ke * { 27664e36824Saddy ke * if (spi->mode & SPI_CS_HIGH) 27764e36824Saddy ke * enable = !enable; 27864e36824Saddy ke * 27964e36824Saddy ke * if (spi->cs_gpio >= 0) 28064e36824Saddy ke * gpio_set_value(spi->cs_gpio, !enable); 28164e36824Saddy ke * else if (spi->master->set_cs) 28264e36824Saddy ke * spi->master->set_cs(spi, !enable); 28364e36824Saddy ke * } 28464e36824Saddy ke * 28564e36824Saddy ke * Note: enable(rockchip_spi_set_cs) = !enable(spi_set_cs) 28664e36824Saddy ke */ 28764e36824Saddy ke if (!enable) 28864e36824Saddy ke ser |= 1 << spi->chip_select; 28964e36824Saddy ke else 29064e36824Saddy ke ser &= ~(1 << spi->chip_select); 29164e36824Saddy ke 29264e36824Saddy ke writel_relaxed(ser, rs->regs + ROCKCHIP_SPI_SER); 29364e36824Saddy ke } 29464e36824Saddy ke 29564e36824Saddy ke static int rockchip_spi_prepare_message(struct spi_master *master, 29664e36824Saddy ke struct spi_message *msg) 29764e36824Saddy ke { 29864e36824Saddy ke struct rockchip_spi *rs = spi_master_get_devdata(master); 29964e36824Saddy ke struct spi_device *spi = msg->spi; 30064e36824Saddy ke 30164e36824Saddy ke rs->mode = spi->mode; 30264e36824Saddy ke 30364e36824Saddy ke return 0; 30464e36824Saddy ke } 30564e36824Saddy ke 3062291793cSAndy Shevchenko static void rockchip_spi_handle_err(struct spi_master *master, 30764e36824Saddy ke struct spi_message *msg) 30864e36824Saddy ke { 30964e36824Saddy ke unsigned long flags; 31064e36824Saddy ke struct rockchip_spi *rs = spi_master_get_devdata(master); 31164e36824Saddy ke 31264e36824Saddy ke spin_lock_irqsave(&rs->lock, flags); 31364e36824Saddy ke 3145dcc44edSAddy Ke /* 3155dcc44edSAddy Ke * For DMA mode, we need terminate DMA channel and flush 3165dcc44edSAddy Ke * fifo for the next transfer if DMA thansfer timeout. 3172291793cSAndy Shevchenko * handle_err() was called by core if transfer failed. 3182291793cSAndy Shevchenko * Maybe it is reasonable for error handling here. 3195dcc44edSAddy Ke */ 32064e36824Saddy ke if (rs->use_dma) { 32164e36824Saddy ke if (rs->state & RXBUSY) { 32264e36824Saddy ke dmaengine_terminate_all(rs->dma_rx.ch); 32364e36824Saddy ke flush_fifo(rs); 32464e36824Saddy ke } 32564e36824Saddy ke 32664e36824Saddy ke if (rs->state & TXBUSY) 32764e36824Saddy ke dmaengine_terminate_all(rs->dma_tx.ch); 32864e36824Saddy ke } 32964e36824Saddy ke 33064e36824Saddy ke spin_unlock_irqrestore(&rs->lock, flags); 3312291793cSAndy Shevchenko } 3322291793cSAndy Shevchenko 3332291793cSAndy Shevchenko static int rockchip_spi_unprepare_message(struct spi_master *master, 3342291793cSAndy Shevchenko struct spi_message *msg) 3352291793cSAndy Shevchenko { 3362291793cSAndy Shevchenko struct rockchip_spi *rs = spi_master_get_devdata(master); 33764e36824Saddy ke 338c28be31bSAddy Ke spi_enable_chip(rs, 0); 339c28be31bSAddy Ke 34064e36824Saddy ke return 0; 34164e36824Saddy ke } 34264e36824Saddy ke 34364e36824Saddy ke static void rockchip_spi_pio_writer(struct rockchip_spi *rs) 34464e36824Saddy ke { 34564e36824Saddy ke u32 max = tx_max(rs); 34664e36824Saddy ke u32 txw = 0; 34764e36824Saddy ke 34864e36824Saddy ke while (max--) { 34964e36824Saddy ke if (rs->n_bytes == 1) 35064e36824Saddy ke txw = *(u8 *)(rs->tx); 35164e36824Saddy ke else 35264e36824Saddy ke txw = *(u16 *)(rs->tx); 35364e36824Saddy ke 35464e36824Saddy ke writel_relaxed(txw, rs->regs + ROCKCHIP_SPI_TXDR); 35564e36824Saddy ke rs->tx += rs->n_bytes; 35664e36824Saddy ke } 35764e36824Saddy ke } 35864e36824Saddy ke 35964e36824Saddy ke static void rockchip_spi_pio_reader(struct rockchip_spi *rs) 36064e36824Saddy ke { 36164e36824Saddy ke u32 max = rx_max(rs); 36264e36824Saddy ke u32 rxw; 36364e36824Saddy ke 36464e36824Saddy ke while (max--) { 36564e36824Saddy ke rxw = readl_relaxed(rs->regs + ROCKCHIP_SPI_RXDR); 36664e36824Saddy ke if (rs->n_bytes == 1) 36764e36824Saddy ke *(u8 *)(rs->rx) = (u8)rxw; 36864e36824Saddy ke else 36964e36824Saddy ke *(u16 *)(rs->rx) = (u16)rxw; 37064e36824Saddy ke rs->rx += rs->n_bytes; 3715dcc44edSAddy Ke } 37264e36824Saddy ke } 37364e36824Saddy ke 37464e36824Saddy ke static int rockchip_spi_pio_transfer(struct rockchip_spi *rs) 37564e36824Saddy ke { 37664e36824Saddy ke int remain = 0; 37764e36824Saddy ke 37864e36824Saddy ke do { 37964e36824Saddy ke if (rs->tx) { 38064e36824Saddy ke remain = rs->tx_end - rs->tx; 38164e36824Saddy ke rockchip_spi_pio_writer(rs); 38264e36824Saddy ke } 38364e36824Saddy ke 38464e36824Saddy ke if (rs->rx) { 38564e36824Saddy ke remain = rs->rx_end - rs->rx; 38664e36824Saddy ke rockchip_spi_pio_reader(rs); 38764e36824Saddy ke } 38864e36824Saddy ke 38964e36824Saddy ke cpu_relax(); 39064e36824Saddy ke } while (remain); 39164e36824Saddy ke 3922df08e78SAddy Ke /* If tx, wait until the FIFO data completely. */ 3932df08e78SAddy Ke if (rs->tx) 3942df08e78SAddy Ke wait_for_idle(rs); 3952df08e78SAddy Ke 396c28be31bSAddy Ke spi_enable_chip(rs, 0); 397c28be31bSAddy Ke 39864e36824Saddy ke return 0; 39964e36824Saddy ke } 40064e36824Saddy ke 40164e36824Saddy ke static void rockchip_spi_dma_rxcb(void *data) 40264e36824Saddy ke { 40364e36824Saddy ke unsigned long flags; 40464e36824Saddy ke struct rockchip_spi *rs = data; 40564e36824Saddy ke 40664e36824Saddy ke spin_lock_irqsave(&rs->lock, flags); 40764e36824Saddy ke 40864e36824Saddy ke rs->state &= ~RXBUSY; 409c28be31bSAddy Ke if (!(rs->state & TXBUSY)) { 410c28be31bSAddy Ke spi_enable_chip(rs, 0); 41164e36824Saddy ke spi_finalize_current_transfer(rs->master); 412c28be31bSAddy Ke } 41364e36824Saddy ke 41464e36824Saddy ke spin_unlock_irqrestore(&rs->lock, flags); 41564e36824Saddy ke } 41664e36824Saddy ke 41764e36824Saddy ke static void rockchip_spi_dma_txcb(void *data) 41864e36824Saddy ke { 41964e36824Saddy ke unsigned long flags; 42064e36824Saddy ke struct rockchip_spi *rs = data; 42164e36824Saddy ke 4222df08e78SAddy Ke /* Wait until the FIFO data completely. */ 4232df08e78SAddy Ke wait_for_idle(rs); 4242df08e78SAddy Ke 42564e36824Saddy ke spin_lock_irqsave(&rs->lock, flags); 42664e36824Saddy ke 42764e36824Saddy ke rs->state &= ~TXBUSY; 4282c2bc748SAddy Ke if (!(rs->state & RXBUSY)) { 4292c2bc748SAddy Ke spi_enable_chip(rs, 0); 43064e36824Saddy ke spi_finalize_current_transfer(rs->master); 4312c2bc748SAddy Ke } 43264e36824Saddy ke 43364e36824Saddy ke spin_unlock_irqrestore(&rs->lock, flags); 43464e36824Saddy ke } 43564e36824Saddy ke 436a24e70c0SAddy Ke static void rockchip_spi_prepare_dma(struct rockchip_spi *rs) 43764e36824Saddy ke { 43864e36824Saddy ke unsigned long flags; 43964e36824Saddy ke struct dma_slave_config rxconf, txconf; 44064e36824Saddy ke struct dma_async_tx_descriptor *rxdesc, *txdesc; 44164e36824Saddy ke 44264e36824Saddy ke spin_lock_irqsave(&rs->lock, flags); 44364e36824Saddy ke rs->state &= ~RXBUSY; 44464e36824Saddy ke rs->state &= ~TXBUSY; 44564e36824Saddy ke spin_unlock_irqrestore(&rs->lock, flags); 44664e36824Saddy ke 44797cf5669SArnd Bergmann rxdesc = NULL; 44864e36824Saddy ke if (rs->rx) { 44964e36824Saddy ke rxconf.direction = rs->dma_rx.direction; 45064e36824Saddy ke rxconf.src_addr = rs->dma_rx.addr; 45164e36824Saddy ke rxconf.src_addr_width = rs->n_bytes; 45264e36824Saddy ke rxconf.src_maxburst = rs->n_bytes; 45364e36824Saddy ke dmaengine_slave_config(rs->dma_rx.ch, &rxconf); 45464e36824Saddy ke 4555dcc44edSAddy Ke rxdesc = dmaengine_prep_slave_sg( 4565dcc44edSAddy Ke rs->dma_rx.ch, 45764e36824Saddy ke rs->rx_sg.sgl, rs->rx_sg.nents, 45864e36824Saddy ke rs->dma_rx.direction, DMA_PREP_INTERRUPT); 45964e36824Saddy ke 46064e36824Saddy ke rxdesc->callback = rockchip_spi_dma_rxcb; 46164e36824Saddy ke rxdesc->callback_param = rs; 46264e36824Saddy ke } 46364e36824Saddy ke 46497cf5669SArnd Bergmann txdesc = NULL; 46564e36824Saddy ke if (rs->tx) { 46664e36824Saddy ke txconf.direction = rs->dma_tx.direction; 46764e36824Saddy ke txconf.dst_addr = rs->dma_tx.addr; 46864e36824Saddy ke txconf.dst_addr_width = rs->n_bytes; 46964e36824Saddy ke txconf.dst_maxburst = rs->n_bytes; 47064e36824Saddy ke dmaengine_slave_config(rs->dma_tx.ch, &txconf); 47164e36824Saddy ke 4725dcc44edSAddy Ke txdesc = dmaengine_prep_slave_sg( 4735dcc44edSAddy Ke rs->dma_tx.ch, 47464e36824Saddy ke rs->tx_sg.sgl, rs->tx_sg.nents, 47564e36824Saddy ke rs->dma_tx.direction, DMA_PREP_INTERRUPT); 47664e36824Saddy ke 47764e36824Saddy ke txdesc->callback = rockchip_spi_dma_txcb; 47864e36824Saddy ke txdesc->callback_param = rs; 47964e36824Saddy ke } 48064e36824Saddy ke 48164e36824Saddy ke /* rx must be started before tx due to spi instinct */ 48297cf5669SArnd Bergmann if (rxdesc) { 48364e36824Saddy ke spin_lock_irqsave(&rs->lock, flags); 48464e36824Saddy ke rs->state |= RXBUSY; 48564e36824Saddy ke spin_unlock_irqrestore(&rs->lock, flags); 48664e36824Saddy ke dmaengine_submit(rxdesc); 48764e36824Saddy ke dma_async_issue_pending(rs->dma_rx.ch); 48864e36824Saddy ke } 48964e36824Saddy ke 49097cf5669SArnd Bergmann if (txdesc) { 49164e36824Saddy ke spin_lock_irqsave(&rs->lock, flags); 49264e36824Saddy ke rs->state |= TXBUSY; 49364e36824Saddy ke spin_unlock_irqrestore(&rs->lock, flags); 49464e36824Saddy ke dmaengine_submit(txdesc); 49564e36824Saddy ke dma_async_issue_pending(rs->dma_tx.ch); 49664e36824Saddy ke } 49764e36824Saddy ke } 49864e36824Saddy ke 49964e36824Saddy ke static void rockchip_spi_config(struct rockchip_spi *rs) 50064e36824Saddy ke { 50164e36824Saddy ke u32 div = 0; 50264e36824Saddy ke u32 dmacr = 0; 503*76b17e6eSJulius Werner int rsd = 0; 50464e36824Saddy ke 50564e36824Saddy ke u32 cr0 = (CR0_BHT_8BIT << CR0_BHT_OFFSET) 50664e36824Saddy ke | (CR0_SSD_ONE << CR0_SSD_OFFSET); 50764e36824Saddy ke 50864e36824Saddy ke cr0 |= (rs->n_bytes << CR0_DFS_OFFSET); 50964e36824Saddy ke cr0 |= ((rs->mode & 0x3) << CR0_SCPH_OFFSET); 51064e36824Saddy ke cr0 |= (rs->tmode << CR0_XFM_OFFSET); 51164e36824Saddy ke cr0 |= (rs->type << CR0_FRF_OFFSET); 51264e36824Saddy ke 51364e36824Saddy ke if (rs->use_dma) { 51464e36824Saddy ke if (rs->tx) 51564e36824Saddy ke dmacr |= TF_DMA_EN; 51664e36824Saddy ke if (rs->rx) 51764e36824Saddy ke dmacr |= RF_DMA_EN; 51864e36824Saddy ke } 51964e36824Saddy ke 520f9cfd522SAddy Ke if (WARN_ON(rs->speed > MAX_SCLK_OUT)) 521f9cfd522SAddy Ke rs->speed = MAX_SCLK_OUT; 522f9cfd522SAddy Ke 523f9cfd522SAddy Ke /* the minimum divsor is 2 */ 524f9cfd522SAddy Ke if (rs->max_freq < 2 * rs->speed) { 525f9cfd522SAddy Ke clk_set_rate(rs->spiclk, 2 * rs->speed); 526f9cfd522SAddy Ke rs->max_freq = clk_get_rate(rs->spiclk); 527f9cfd522SAddy Ke } 528f9cfd522SAddy Ke 52964e36824Saddy ke /* div doesn't support odd number */ 5305d1d150dSDoug Anderson div = max_t(u32, rs->max_freq / rs->speed, 1); 53164e36824Saddy ke div = (div + 1) & 0xfffe; 53264e36824Saddy ke 533*76b17e6eSJulius Werner /* Rx sample delay is expressed in parent clock cycles (max 3) */ 534*76b17e6eSJulius Werner rsd = DIV_ROUND_CLOSEST(rs->rsd_nsecs * (rs->max_freq >> 8), 535*76b17e6eSJulius Werner 1000000000 >> 8); 536*76b17e6eSJulius Werner if (!rsd && rs->rsd_nsecs) { 537*76b17e6eSJulius Werner pr_warn_once("rockchip-spi: %u Hz are too slow to express %u ns delay\n", 538*76b17e6eSJulius Werner rs->max_freq, rs->rsd_nsecs); 539*76b17e6eSJulius Werner } else if (rsd > 3) { 540*76b17e6eSJulius Werner rsd = 3; 541*76b17e6eSJulius Werner pr_warn_once("rockchip-spi: %u Hz are too fast to express %u ns delay, clamping at %u ns\n", 542*76b17e6eSJulius Werner rs->max_freq, rs->rsd_nsecs, 543*76b17e6eSJulius Werner rsd * 1000000000U / rs->max_freq); 544*76b17e6eSJulius Werner } 545*76b17e6eSJulius Werner cr0 |= rsd << CR0_RSD_OFFSET; 546*76b17e6eSJulius Werner 54764e36824Saddy ke writel_relaxed(cr0, rs->regs + ROCKCHIP_SPI_CTRLR0); 54864e36824Saddy ke 54964e36824Saddy ke writel_relaxed(rs->len - 1, rs->regs + ROCKCHIP_SPI_CTRLR1); 55064e36824Saddy ke writel_relaxed(rs->fifo_len / 2 - 1, rs->regs + ROCKCHIP_SPI_TXFTLR); 55164e36824Saddy ke writel_relaxed(rs->fifo_len / 2 - 1, rs->regs + ROCKCHIP_SPI_RXFTLR); 55264e36824Saddy ke 55364e36824Saddy ke writel_relaxed(0, rs->regs + ROCKCHIP_SPI_DMATDLR); 55464e36824Saddy ke writel_relaxed(0, rs->regs + ROCKCHIP_SPI_DMARDLR); 55564e36824Saddy ke writel_relaxed(dmacr, rs->regs + ROCKCHIP_SPI_DMACR); 55664e36824Saddy ke 55764e36824Saddy ke spi_set_clk(rs, div); 55864e36824Saddy ke 5595dcc44edSAddy Ke dev_dbg(rs->dev, "cr0 0x%x, div %d\n", cr0, div); 56064e36824Saddy ke } 56164e36824Saddy ke 5625dcc44edSAddy Ke static int rockchip_spi_transfer_one( 5635dcc44edSAddy Ke struct spi_master *master, 56464e36824Saddy ke struct spi_device *spi, 56564e36824Saddy ke struct spi_transfer *xfer) 56664e36824Saddy ke { 567c28be31bSAddy Ke int ret = 1; 56864e36824Saddy ke struct rockchip_spi *rs = spi_master_get_devdata(master); 56964e36824Saddy ke 57062946172SDoug Anderson WARN_ON(readl_relaxed(rs->regs + ROCKCHIP_SPI_SSIENR) && 57162946172SDoug Anderson (readl_relaxed(rs->regs + ROCKCHIP_SPI_SR) & SR_BUSY)); 57264e36824Saddy ke 57364e36824Saddy ke if (!xfer->tx_buf && !xfer->rx_buf) { 57464e36824Saddy ke dev_err(rs->dev, "No buffer for transfer\n"); 57564e36824Saddy ke return -EINVAL; 57664e36824Saddy ke } 57764e36824Saddy ke 57864e36824Saddy ke rs->speed = xfer->speed_hz; 57964e36824Saddy ke rs->bpw = xfer->bits_per_word; 58064e36824Saddy ke rs->n_bytes = rs->bpw >> 3; 58164e36824Saddy ke 58264e36824Saddy ke rs->tx = xfer->tx_buf; 58364e36824Saddy ke rs->tx_end = rs->tx + xfer->len; 58464e36824Saddy ke rs->rx = xfer->rx_buf; 58564e36824Saddy ke rs->rx_end = rs->rx + xfer->len; 58664e36824Saddy ke rs->len = xfer->len; 58764e36824Saddy ke 58864e36824Saddy ke rs->tx_sg = xfer->tx_sg; 58964e36824Saddy ke rs->rx_sg = xfer->rx_sg; 59064e36824Saddy ke 59164e36824Saddy ke if (rs->tx && rs->rx) 59264e36824Saddy ke rs->tmode = CR0_XFM_TR; 59364e36824Saddy ke else if (rs->tx) 59464e36824Saddy ke rs->tmode = CR0_XFM_TO; 59564e36824Saddy ke else if (rs->rx) 59664e36824Saddy ke rs->tmode = CR0_XFM_RO; 59764e36824Saddy ke 598a24e70c0SAddy Ke /* we need prepare dma before spi was enabled */ 599c28be31bSAddy Ke if (master->can_dma && master->can_dma(master, spi, xfer)) 60064e36824Saddy ke rs->use_dma = 1; 601c28be31bSAddy Ke else 60264e36824Saddy ke rs->use_dma = 0; 60364e36824Saddy ke 60464e36824Saddy ke rockchip_spi_config(rs); 60564e36824Saddy ke 606c28be31bSAddy Ke if (rs->use_dma) { 607c28be31bSAddy Ke if (rs->tmode == CR0_XFM_RO) { 608c28be31bSAddy Ke /* rx: dma must be prepared first */ 609c28be31bSAddy Ke rockchip_spi_prepare_dma(rs); 610c28be31bSAddy Ke spi_enable_chip(rs, 1); 611c28be31bSAddy Ke } else { 612c28be31bSAddy Ke /* tx or tr: spi must be enabled first */ 613c28be31bSAddy Ke spi_enable_chip(rs, 1); 614c28be31bSAddy Ke rockchip_spi_prepare_dma(rs); 615c28be31bSAddy Ke } 616c28be31bSAddy Ke } else { 617c28be31bSAddy Ke spi_enable_chip(rs, 1); 61864e36824Saddy ke ret = rockchip_spi_pio_transfer(rs); 619c28be31bSAddy Ke } 62064e36824Saddy ke 62164e36824Saddy ke return ret; 62264e36824Saddy ke } 62364e36824Saddy ke 62464e36824Saddy ke static bool rockchip_spi_can_dma(struct spi_master *master, 62564e36824Saddy ke struct spi_device *spi, 62664e36824Saddy ke struct spi_transfer *xfer) 62764e36824Saddy ke { 62864e36824Saddy ke struct rockchip_spi *rs = spi_master_get_devdata(master); 62964e36824Saddy ke 63064e36824Saddy ke return (xfer->len > rs->fifo_len); 63164e36824Saddy ke } 63264e36824Saddy ke 63364e36824Saddy ke static int rockchip_spi_probe(struct platform_device *pdev) 63464e36824Saddy ke { 63564e36824Saddy ke int ret = 0; 63664e36824Saddy ke struct rockchip_spi *rs; 63764e36824Saddy ke struct spi_master *master; 63864e36824Saddy ke struct resource *mem; 639*76b17e6eSJulius Werner u32 rsd_nsecs; 64064e36824Saddy ke 64164e36824Saddy ke master = spi_alloc_master(&pdev->dev, sizeof(struct rockchip_spi)); 6425dcc44edSAddy Ke if (!master) 64364e36824Saddy ke return -ENOMEM; 6445dcc44edSAddy Ke 64564e36824Saddy ke platform_set_drvdata(pdev, master); 64664e36824Saddy ke 64764e36824Saddy ke rs = spi_master_get_devdata(master); 64864e36824Saddy ke memset(rs, 0, sizeof(struct rockchip_spi)); 64964e36824Saddy ke 65064e36824Saddy ke /* Get basic io resource and map it */ 65164e36824Saddy ke mem = platform_get_resource(pdev, IORESOURCE_MEM, 0); 65264e36824Saddy ke rs->regs = devm_ioremap_resource(&pdev->dev, mem); 65364e36824Saddy ke if (IS_ERR(rs->regs)) { 65464e36824Saddy ke ret = PTR_ERR(rs->regs); 65564e36824Saddy ke goto err_ioremap_resource; 65664e36824Saddy ke } 65764e36824Saddy ke 65864e36824Saddy ke rs->apb_pclk = devm_clk_get(&pdev->dev, "apb_pclk"); 65964e36824Saddy ke if (IS_ERR(rs->apb_pclk)) { 66064e36824Saddy ke dev_err(&pdev->dev, "Failed to get apb_pclk\n"); 66164e36824Saddy ke ret = PTR_ERR(rs->apb_pclk); 66264e36824Saddy ke goto err_ioremap_resource; 66364e36824Saddy ke } 66464e36824Saddy ke 66564e36824Saddy ke rs->spiclk = devm_clk_get(&pdev->dev, "spiclk"); 66664e36824Saddy ke if (IS_ERR(rs->spiclk)) { 66764e36824Saddy ke dev_err(&pdev->dev, "Failed to get spi_pclk\n"); 66864e36824Saddy ke ret = PTR_ERR(rs->spiclk); 66964e36824Saddy ke goto err_ioremap_resource; 67064e36824Saddy ke } 67164e36824Saddy ke 67264e36824Saddy ke ret = clk_prepare_enable(rs->apb_pclk); 67364e36824Saddy ke if (ret) { 67464e36824Saddy ke dev_err(&pdev->dev, "Failed to enable apb_pclk\n"); 67564e36824Saddy ke goto err_ioremap_resource; 67664e36824Saddy ke } 67764e36824Saddy ke 67864e36824Saddy ke ret = clk_prepare_enable(rs->spiclk); 67964e36824Saddy ke if (ret) { 68064e36824Saddy ke dev_err(&pdev->dev, "Failed to enable spi_clk\n"); 68164e36824Saddy ke goto err_spiclk_enable; 68264e36824Saddy ke } 68364e36824Saddy ke 68464e36824Saddy ke spi_enable_chip(rs, 0); 68564e36824Saddy ke 68664e36824Saddy ke rs->type = SSI_MOTO_SPI; 68764e36824Saddy ke rs->master = master; 68864e36824Saddy ke rs->dev = &pdev->dev; 68964e36824Saddy ke rs->max_freq = clk_get_rate(rs->spiclk); 69064e36824Saddy ke 691*76b17e6eSJulius Werner if (!of_property_read_u32(pdev->dev.of_node, "rx-sample-delay-ns", 692*76b17e6eSJulius Werner &rsd_nsecs)) 693*76b17e6eSJulius Werner rs->rsd_nsecs = rsd_nsecs; 694*76b17e6eSJulius Werner 69564e36824Saddy ke rs->fifo_len = get_fifo_len(rs); 69664e36824Saddy ke if (!rs->fifo_len) { 69764e36824Saddy ke dev_err(&pdev->dev, "Failed to get fifo length\n"); 698db7e8d90SWei Yongjun ret = -EINVAL; 69964e36824Saddy ke goto err_get_fifo_len; 70064e36824Saddy ke } 70164e36824Saddy ke 70264e36824Saddy ke spin_lock_init(&rs->lock); 70364e36824Saddy ke 70464e36824Saddy ke pm_runtime_set_active(&pdev->dev); 70564e36824Saddy ke pm_runtime_enable(&pdev->dev); 70664e36824Saddy ke 70764e36824Saddy ke master->auto_runtime_pm = true; 70864e36824Saddy ke master->bus_num = pdev->id; 709ee780997SAddy Ke master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LOOP; 71064e36824Saddy ke master->num_chipselect = 2; 71164e36824Saddy ke master->dev.of_node = pdev->dev.of_node; 71264e36824Saddy ke master->bits_per_word_mask = SPI_BPW_MASK(16) | SPI_BPW_MASK(8); 71364e36824Saddy ke 71464e36824Saddy ke master->set_cs = rockchip_spi_set_cs; 71564e36824Saddy ke master->prepare_message = rockchip_spi_prepare_message; 71664e36824Saddy ke master->unprepare_message = rockchip_spi_unprepare_message; 71764e36824Saddy ke master->transfer_one = rockchip_spi_transfer_one; 7182291793cSAndy Shevchenko master->handle_err = rockchip_spi_handle_err; 71964e36824Saddy ke 72064e36824Saddy ke rs->dma_tx.ch = dma_request_slave_channel(rs->dev, "tx"); 72164e36824Saddy ke if (!rs->dma_tx.ch) 72264e36824Saddy ke dev_warn(rs->dev, "Failed to request TX DMA channel\n"); 72364e36824Saddy ke 72464e36824Saddy ke rs->dma_rx.ch = dma_request_slave_channel(rs->dev, "rx"); 72564e36824Saddy ke if (!rs->dma_rx.ch) { 72664e36824Saddy ke if (rs->dma_tx.ch) { 72764e36824Saddy ke dma_release_channel(rs->dma_tx.ch); 72864e36824Saddy ke rs->dma_tx.ch = NULL; 72964e36824Saddy ke } 73064e36824Saddy ke dev_warn(rs->dev, "Failed to request RX DMA channel\n"); 73164e36824Saddy ke } 73264e36824Saddy ke 73364e36824Saddy ke if (rs->dma_tx.ch && rs->dma_rx.ch) { 73464e36824Saddy ke rs->dma_tx.addr = (dma_addr_t)(mem->start + ROCKCHIP_SPI_TXDR); 73564e36824Saddy ke rs->dma_rx.addr = (dma_addr_t)(mem->start + ROCKCHIP_SPI_RXDR); 73664e36824Saddy ke rs->dma_tx.direction = DMA_MEM_TO_DEV; 7370ac7a490SAddy Ke rs->dma_rx.direction = DMA_DEV_TO_MEM; 73864e36824Saddy ke 73964e36824Saddy ke master->can_dma = rockchip_spi_can_dma; 74064e36824Saddy ke master->dma_tx = rs->dma_tx.ch; 74164e36824Saddy ke master->dma_rx = rs->dma_rx.ch; 74264e36824Saddy ke } 74364e36824Saddy ke 74464e36824Saddy ke ret = devm_spi_register_master(&pdev->dev, master); 74564e36824Saddy ke if (ret) { 74664e36824Saddy ke dev_err(&pdev->dev, "Failed to register master\n"); 74764e36824Saddy ke goto err_register_master; 74864e36824Saddy ke } 74964e36824Saddy ke 75064e36824Saddy ke return 0; 75164e36824Saddy ke 75264e36824Saddy ke err_register_master: 75364e36824Saddy ke if (rs->dma_tx.ch) 75464e36824Saddy ke dma_release_channel(rs->dma_tx.ch); 75564e36824Saddy ke if (rs->dma_rx.ch) 75664e36824Saddy ke dma_release_channel(rs->dma_rx.ch); 75764e36824Saddy ke err_get_fifo_len: 75864e36824Saddy ke clk_disable_unprepare(rs->spiclk); 75964e36824Saddy ke err_spiclk_enable: 76064e36824Saddy ke clk_disable_unprepare(rs->apb_pclk); 76164e36824Saddy ke err_ioremap_resource: 76264e36824Saddy ke spi_master_put(master); 76364e36824Saddy ke 76464e36824Saddy ke return ret; 76564e36824Saddy ke } 76664e36824Saddy ke 76764e36824Saddy ke static int rockchip_spi_remove(struct platform_device *pdev) 76864e36824Saddy ke { 76964e36824Saddy ke struct spi_master *master = spi_master_get(platform_get_drvdata(pdev)); 77064e36824Saddy ke struct rockchip_spi *rs = spi_master_get_devdata(master); 77164e36824Saddy ke 77264e36824Saddy ke pm_runtime_disable(&pdev->dev); 77364e36824Saddy ke 77464e36824Saddy ke clk_disable_unprepare(rs->spiclk); 77564e36824Saddy ke clk_disable_unprepare(rs->apb_pclk); 77664e36824Saddy ke 77764e36824Saddy ke if (rs->dma_tx.ch) 77864e36824Saddy ke dma_release_channel(rs->dma_tx.ch); 77964e36824Saddy ke if (rs->dma_rx.ch) 78064e36824Saddy ke dma_release_channel(rs->dma_rx.ch); 78164e36824Saddy ke 78264e36824Saddy ke return 0; 78364e36824Saddy ke } 78464e36824Saddy ke 78564e36824Saddy ke #ifdef CONFIG_PM_SLEEP 78664e36824Saddy ke static int rockchip_spi_suspend(struct device *dev) 78764e36824Saddy ke { 78864e36824Saddy ke int ret = 0; 78964e36824Saddy ke struct spi_master *master = dev_get_drvdata(dev); 79064e36824Saddy ke struct rockchip_spi *rs = spi_master_get_devdata(master); 79164e36824Saddy ke 79264e36824Saddy ke ret = spi_master_suspend(rs->master); 79364e36824Saddy ke if (ret) 79464e36824Saddy ke return ret; 79564e36824Saddy ke 79664e36824Saddy ke if (!pm_runtime_suspended(dev)) { 79764e36824Saddy ke clk_disable_unprepare(rs->spiclk); 79864e36824Saddy ke clk_disable_unprepare(rs->apb_pclk); 79964e36824Saddy ke } 80064e36824Saddy ke 80164e36824Saddy ke return ret; 80264e36824Saddy ke } 80364e36824Saddy ke 80464e36824Saddy ke static int rockchip_spi_resume(struct device *dev) 80564e36824Saddy ke { 80664e36824Saddy ke int ret = 0; 80764e36824Saddy ke struct spi_master *master = dev_get_drvdata(dev); 80864e36824Saddy ke struct rockchip_spi *rs = spi_master_get_devdata(master); 80964e36824Saddy ke 81064e36824Saddy ke if (!pm_runtime_suspended(dev)) { 81164e36824Saddy ke ret = clk_prepare_enable(rs->apb_pclk); 81264e36824Saddy ke if (ret < 0) 81364e36824Saddy ke return ret; 81464e36824Saddy ke 81564e36824Saddy ke ret = clk_prepare_enable(rs->spiclk); 81664e36824Saddy ke if (ret < 0) { 81764e36824Saddy ke clk_disable_unprepare(rs->apb_pclk); 81864e36824Saddy ke return ret; 81964e36824Saddy ke } 82064e36824Saddy ke } 82164e36824Saddy ke 82264e36824Saddy ke ret = spi_master_resume(rs->master); 82364e36824Saddy ke if (ret < 0) { 82464e36824Saddy ke clk_disable_unprepare(rs->spiclk); 82564e36824Saddy ke clk_disable_unprepare(rs->apb_pclk); 82664e36824Saddy ke } 82764e36824Saddy ke 82864e36824Saddy ke return ret; 82964e36824Saddy ke } 83064e36824Saddy ke #endif /* CONFIG_PM_SLEEP */ 83164e36824Saddy ke 832ec833050SRafael J. Wysocki #ifdef CONFIG_PM 83364e36824Saddy ke static int rockchip_spi_runtime_suspend(struct device *dev) 83464e36824Saddy ke { 83564e36824Saddy ke struct spi_master *master = dev_get_drvdata(dev); 83664e36824Saddy ke struct rockchip_spi *rs = spi_master_get_devdata(master); 83764e36824Saddy ke 83864e36824Saddy ke clk_disable_unprepare(rs->spiclk); 83964e36824Saddy ke clk_disable_unprepare(rs->apb_pclk); 84064e36824Saddy ke 84164e36824Saddy ke return 0; 84264e36824Saddy ke } 84364e36824Saddy ke 84464e36824Saddy ke static int rockchip_spi_runtime_resume(struct device *dev) 84564e36824Saddy ke { 84664e36824Saddy ke int ret; 84764e36824Saddy ke struct spi_master *master = dev_get_drvdata(dev); 84864e36824Saddy ke struct rockchip_spi *rs = spi_master_get_devdata(master); 84964e36824Saddy ke 85064e36824Saddy ke ret = clk_prepare_enable(rs->apb_pclk); 85164e36824Saddy ke if (ret) 85264e36824Saddy ke return ret; 85364e36824Saddy ke 85464e36824Saddy ke ret = clk_prepare_enable(rs->spiclk); 85564e36824Saddy ke if (ret) 85664e36824Saddy ke clk_disable_unprepare(rs->apb_pclk); 85764e36824Saddy ke 85864e36824Saddy ke return ret; 85964e36824Saddy ke } 860ec833050SRafael J. Wysocki #endif /* CONFIG_PM */ 86164e36824Saddy ke 86264e36824Saddy ke static const struct dev_pm_ops rockchip_spi_pm = { 86364e36824Saddy ke SET_SYSTEM_SLEEP_PM_OPS(rockchip_spi_suspend, rockchip_spi_resume) 86464e36824Saddy ke SET_RUNTIME_PM_OPS(rockchip_spi_runtime_suspend, 86564e36824Saddy ke rockchip_spi_runtime_resume, NULL) 86664e36824Saddy ke }; 86764e36824Saddy ke 86864e36824Saddy ke static const struct of_device_id rockchip_spi_dt_match[] = { 86964e36824Saddy ke { .compatible = "rockchip,rk3066-spi", }, 870b839b785SAddy Ke { .compatible = "rockchip,rk3188-spi", }, 871b839b785SAddy Ke { .compatible = "rockchip,rk3288-spi", }, 87264e36824Saddy ke { }, 87364e36824Saddy ke }; 87464e36824Saddy ke MODULE_DEVICE_TABLE(of, rockchip_spi_dt_match); 87564e36824Saddy ke 87664e36824Saddy ke static struct platform_driver rockchip_spi_driver = { 87764e36824Saddy ke .driver = { 87864e36824Saddy ke .name = DRIVER_NAME, 87964e36824Saddy ke .pm = &rockchip_spi_pm, 88064e36824Saddy ke .of_match_table = of_match_ptr(rockchip_spi_dt_match), 88164e36824Saddy ke }, 88264e36824Saddy ke .probe = rockchip_spi_probe, 88364e36824Saddy ke .remove = rockchip_spi_remove, 88464e36824Saddy ke }; 88564e36824Saddy ke 88664e36824Saddy ke module_platform_driver(rockchip_spi_driver); 88764e36824Saddy ke 8885dcc44edSAddy Ke MODULE_AUTHOR("Addy Ke <addy.ke@rock-chips.com>"); 88964e36824Saddy ke MODULE_DESCRIPTION("ROCKCHIP SPI Controller Driver"); 89064e36824Saddy ke MODULE_LICENSE("GPL v2"); 891