12025cf9eSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only 264e36824Saddy ke /* 364e36824Saddy ke * Copyright (c) 2014, Fuzhou Rockchip Electronics Co., Ltd 45dcc44edSAddy Ke * Author: Addy Ke <addy.ke@rock-chips.com> 564e36824Saddy ke */ 664e36824Saddy ke 764e36824Saddy ke #include <linux/clk.h> 864e36824Saddy ke #include <linux/dmaengine.h> 98af0c18aSSuren Baghdasaryan #include <linux/interrupt.h> 10ec5c5d8aSShawn Lin #include <linux/module.h> 11ec5c5d8aSShawn Lin #include <linux/of.h> 1223e291c2SBrian Norris #include <linux/pinctrl/consumer.h> 13ec5c5d8aSShawn Lin #include <linux/platform_device.h> 14ec5c5d8aSShawn Lin #include <linux/spi/spi.h> 15ec5c5d8aSShawn Lin #include <linux/pm_runtime.h> 16ec5c5d8aSShawn Lin #include <linux/scatterlist.h> 1764e36824Saddy ke 1864e36824Saddy ke #define DRIVER_NAME "rockchip-spi" 1964e36824Saddy ke 20aa099382SJeffy Chen #define ROCKCHIP_SPI_CLR_BITS(reg, bits) \ 21aa099382SJeffy Chen writel_relaxed(readl_relaxed(reg) & ~(bits), reg) 22aa099382SJeffy Chen #define ROCKCHIP_SPI_SET_BITS(reg, bits) \ 23aa099382SJeffy Chen writel_relaxed(readl_relaxed(reg) | (bits), reg) 24aa099382SJeffy Chen 2564e36824Saddy ke /* SPI register offsets */ 2664e36824Saddy ke #define ROCKCHIP_SPI_CTRLR0 0x0000 2764e36824Saddy ke #define ROCKCHIP_SPI_CTRLR1 0x0004 2864e36824Saddy ke #define ROCKCHIP_SPI_SSIENR 0x0008 2964e36824Saddy ke #define ROCKCHIP_SPI_SER 0x000c 3064e36824Saddy ke #define ROCKCHIP_SPI_BAUDR 0x0010 3164e36824Saddy ke #define ROCKCHIP_SPI_TXFTLR 0x0014 3264e36824Saddy ke #define ROCKCHIP_SPI_RXFTLR 0x0018 3364e36824Saddy ke #define ROCKCHIP_SPI_TXFLR 0x001c 3464e36824Saddy ke #define ROCKCHIP_SPI_RXFLR 0x0020 3564e36824Saddy ke #define ROCKCHIP_SPI_SR 0x0024 3664e36824Saddy ke #define ROCKCHIP_SPI_IPR 0x0028 3764e36824Saddy ke #define ROCKCHIP_SPI_IMR 0x002c 3864e36824Saddy ke #define ROCKCHIP_SPI_ISR 0x0030 3964e36824Saddy ke #define ROCKCHIP_SPI_RISR 0x0034 4064e36824Saddy ke #define ROCKCHIP_SPI_ICR 0x0038 4164e36824Saddy ke #define ROCKCHIP_SPI_DMACR 0x003c 4264e36824Saddy ke #define ROCKCHIP_SPI_DMATDLR 0x0040 4364e36824Saddy ke #define ROCKCHIP_SPI_DMARDLR 0x0044 4413a96935SJon Lin #define ROCKCHIP_SPI_VERSION 0x0048 4564e36824Saddy ke #define ROCKCHIP_SPI_TXDR 0x0400 4664e36824Saddy ke #define ROCKCHIP_SPI_RXDR 0x0800 4764e36824Saddy ke 4864e36824Saddy ke /* Bit fields in CTRLR0 */ 4964e36824Saddy ke #define CR0_DFS_OFFSET 0 5065498c6aSEmil Renner Berthing #define CR0_DFS_4BIT 0x0 5165498c6aSEmil Renner Berthing #define CR0_DFS_8BIT 0x1 5265498c6aSEmil Renner Berthing #define CR0_DFS_16BIT 0x2 5364e36824Saddy ke 5464e36824Saddy ke #define CR0_CFS_OFFSET 2 5564e36824Saddy ke 5664e36824Saddy ke #define CR0_SCPH_OFFSET 6 5764e36824Saddy ke 5864e36824Saddy ke #define CR0_SCPOL_OFFSET 7 5964e36824Saddy ke 6064e36824Saddy ke #define CR0_CSM_OFFSET 8 6164e36824Saddy ke #define CR0_CSM_KEEP 0x0 6264e36824Saddy ke /* ss_n be high for half sclk_out cycles */ 6364e36824Saddy ke #define CR0_CSM_HALF 0X1 6464e36824Saddy ke /* ss_n be high for one sclk_out cycle */ 6564e36824Saddy ke #define CR0_CSM_ONE 0x2 6664e36824Saddy ke 6764e36824Saddy ke /* ss_n to sclk_out delay */ 6864e36824Saddy ke #define CR0_SSD_OFFSET 10 6964e36824Saddy ke /* 7064e36824Saddy ke * The period between ss_n active and 7164e36824Saddy ke * sclk_out active is half sclk_out cycles 7264e36824Saddy ke */ 7364e36824Saddy ke #define CR0_SSD_HALF 0x0 7464e36824Saddy ke /* 7564e36824Saddy ke * The period between ss_n active and 7664e36824Saddy ke * sclk_out active is one sclk_out cycle 7764e36824Saddy ke */ 7864e36824Saddy ke #define CR0_SSD_ONE 0x1 7964e36824Saddy ke 8064e36824Saddy ke #define CR0_EM_OFFSET 11 8164e36824Saddy ke #define CR0_EM_LITTLE 0x0 8264e36824Saddy ke #define CR0_EM_BIG 0x1 8364e36824Saddy ke 8464e36824Saddy ke #define CR0_FBM_OFFSET 12 8564e36824Saddy ke #define CR0_FBM_MSB 0x0 8664e36824Saddy ke #define CR0_FBM_LSB 0x1 8764e36824Saddy ke 8864e36824Saddy ke #define CR0_BHT_OFFSET 13 8964e36824Saddy ke #define CR0_BHT_16BIT 0x0 9064e36824Saddy ke #define CR0_BHT_8BIT 0x1 9164e36824Saddy ke 9264e36824Saddy ke #define CR0_RSD_OFFSET 14 9374b7efa8SEmil Renner Berthing #define CR0_RSD_MAX 0x3 9464e36824Saddy ke 9564e36824Saddy ke #define CR0_FRF_OFFSET 16 9664e36824Saddy ke #define CR0_FRF_SPI 0x0 9764e36824Saddy ke #define CR0_FRF_SSP 0x1 9864e36824Saddy ke #define CR0_FRF_MICROWIRE 0x2 9964e36824Saddy ke 10064e36824Saddy ke #define CR0_XFM_OFFSET 18 10164e36824Saddy ke #define CR0_XFM_MASK (0x03 << SPI_XFM_OFFSET) 10264e36824Saddy ke #define CR0_XFM_TR 0x0 10364e36824Saddy ke #define CR0_XFM_TO 0x1 10464e36824Saddy ke #define CR0_XFM_RO 0x2 10564e36824Saddy ke 10664e36824Saddy ke #define CR0_OPM_OFFSET 20 10764e36824Saddy ke #define CR0_OPM_MASTER 0x0 10864e36824Saddy ke #define CR0_OPM_SLAVE 0x1 10964e36824Saddy ke 11064e36824Saddy ke #define CR0_MTM_OFFSET 0x21 11164e36824Saddy ke 11264e36824Saddy ke /* Bit fields in SER, 2bit */ 11364e36824Saddy ke #define SER_MASK 0x3 11464e36824Saddy ke 115420b82f8SEmil Renner Berthing /* Bit fields in BAUDR */ 116420b82f8SEmil Renner Berthing #define BAUDR_SCKDV_MIN 2 117420b82f8SEmil Renner Berthing #define BAUDR_SCKDV_MAX 65534 118420b82f8SEmil Renner Berthing 11964e36824Saddy ke /* Bit fields in SR, 5bit */ 12064e36824Saddy ke #define SR_MASK 0x1f 12164e36824Saddy ke #define SR_BUSY (1 << 0) 12264e36824Saddy ke #define SR_TF_FULL (1 << 1) 12364e36824Saddy ke #define SR_TF_EMPTY (1 << 2) 12464e36824Saddy ke #define SR_RF_EMPTY (1 << 3) 12564e36824Saddy ke #define SR_RF_FULL (1 << 4) 12664e36824Saddy ke 12764e36824Saddy ke /* Bit fields in ISR, IMR, ISR, RISR, 5bit */ 12864e36824Saddy ke #define INT_MASK 0x1f 12964e36824Saddy ke #define INT_TF_EMPTY (1 << 0) 13064e36824Saddy ke #define INT_TF_OVERFLOW (1 << 1) 13164e36824Saddy ke #define INT_RF_UNDERFLOW (1 << 2) 13264e36824Saddy ke #define INT_RF_OVERFLOW (1 << 3) 13364e36824Saddy ke #define INT_RF_FULL (1 << 4) 13464e36824Saddy ke 13564e36824Saddy ke /* Bit fields in ICR, 4bit */ 13664e36824Saddy ke #define ICR_MASK 0x0f 13764e36824Saddy ke #define ICR_ALL (1 << 0) 13864e36824Saddy ke #define ICR_RF_UNDERFLOW (1 << 1) 13964e36824Saddy ke #define ICR_RF_OVERFLOW (1 << 2) 14064e36824Saddy ke #define ICR_TF_OVERFLOW (1 << 3) 14164e36824Saddy ke 14264e36824Saddy ke /* Bit fields in DMACR */ 14364e36824Saddy ke #define RF_DMA_EN (1 << 0) 14464e36824Saddy ke #define TF_DMA_EN (1 << 1) 14564e36824Saddy ke 146fab3e487SEmil Renner Berthing /* Driver state flags */ 147fab3e487SEmil Renner Berthing #define RXDMA (1 << 0) 148fab3e487SEmil Renner Berthing #define TXDMA (1 << 1) 14964e36824Saddy ke 150f9cfd522SAddy Ke /* sclk_out: spi master internal logic in rk3x can support 50Mhz */ 151420b82f8SEmil Renner Berthing #define MAX_SCLK_OUT 50000000U 152f9cfd522SAddy Ke 1535185a81cSBrian Norris /* 1545185a81cSBrian Norris * SPI_CTRLR1 is 16-bits, so we should support lengths of 0xffff + 1. However, 1555185a81cSBrian Norris * the controller seems to hang when given 0x10000, so stick with this for now. 1565185a81cSBrian Norris */ 1575185a81cSBrian Norris #define ROCKCHIP_SPI_MAX_TRANLEN 0xffff 1585185a81cSBrian Norris 159aa099382SJeffy Chen #define ROCKCHIP_SPI_MAX_CS_NUM 2 16013a96935SJon Lin #define ROCKCHIP_SPI_VER2_TYPE1 0x05EC0002 16113a96935SJon Lin #define ROCKCHIP_SPI_VER2_TYPE2 0x00110002 162aa099382SJeffy Chen 163940f3bbfSAlexander Kochetkov #define ROCKCHIP_AUTOSUSPEND_TIMEOUT 2000 164940f3bbfSAlexander Kochetkov 16564e36824Saddy ke struct rockchip_spi { 16664e36824Saddy ke struct device *dev; 16764e36824Saddy ke 16864e36824Saddy ke struct clk *spiclk; 16964e36824Saddy ke struct clk *apb_pclk; 17064e36824Saddy ke 17164e36824Saddy ke void __iomem *regs; 172eee06a9eSEmil Renner Berthing dma_addr_t dma_addr_rx; 173eee06a9eSEmil Renner Berthing dma_addr_t dma_addr_tx; 174fab3e487SEmil Renner Berthing 17501b59ce5SEmil Renner Berthing const void *tx; 17601b59ce5SEmil Renner Berthing void *rx; 17701b59ce5SEmil Renner Berthing unsigned int tx_left; 17801b59ce5SEmil Renner Berthing unsigned int rx_left; 17901b59ce5SEmil Renner Berthing 180fab3e487SEmil Renner Berthing atomic_t state; 181fab3e487SEmil Renner Berthing 18264e36824Saddy ke /*depth of the FIFO buffer */ 18364e36824Saddy ke u32 fifo_len; 184420b82f8SEmil Renner Berthing /* frequency of spiclk */ 185420b82f8SEmil Renner Berthing u32 freq; 18664e36824Saddy ke 18764e36824Saddy ke u8 n_bytes; 18874b7efa8SEmil Renner Berthing u8 rsd; 18964e36824Saddy ke 190aa099382SJeffy Chen bool cs_asserted[ROCKCHIP_SPI_MAX_CS_NUM]; 191d065f41aSChris Ruehl 192d065f41aSChris Ruehl bool slave_abort; 19364e36824Saddy ke }; 19464e36824Saddy ke 19530688e4eSEmil Renner Berthing static inline void spi_enable_chip(struct rockchip_spi *rs, bool enable) 19664e36824Saddy ke { 19730688e4eSEmil Renner Berthing writel_relaxed((enable ? 1U : 0U), rs->regs + ROCKCHIP_SPI_SSIENR); 19864e36824Saddy ke } 19964e36824Saddy ke 2002df08e78SAddy Ke static inline void wait_for_idle(struct rockchip_spi *rs) 2012df08e78SAddy Ke { 2022df08e78SAddy Ke unsigned long timeout = jiffies + msecs_to_jiffies(5); 2032df08e78SAddy Ke 2042df08e78SAddy Ke do { 2052df08e78SAddy Ke if (!(readl_relaxed(rs->regs + ROCKCHIP_SPI_SR) & SR_BUSY)) 2062df08e78SAddy Ke return; 20764bc0110SDoug Anderson } while (!time_after(jiffies, timeout)); 2082df08e78SAddy Ke 2092df08e78SAddy Ke dev_warn(rs->dev, "spi controller is in busy state!\n"); 2102df08e78SAddy Ke } 2112df08e78SAddy Ke 21264e36824Saddy ke static u32 get_fifo_len(struct rockchip_spi *rs) 21364e36824Saddy ke { 21413a96935SJon Lin u32 ver; 21564e36824Saddy ke 21613a96935SJon Lin ver = readl_relaxed(rs->regs + ROCKCHIP_SPI_VERSION); 21713a96935SJon Lin 21813a96935SJon Lin switch (ver) { 21913a96935SJon Lin case ROCKCHIP_SPI_VER2_TYPE1: 22013a96935SJon Lin case ROCKCHIP_SPI_VER2_TYPE2: 22113a96935SJon Lin return 64; 22213a96935SJon Lin default: 22313a96935SJon Lin return 32; 22464e36824Saddy ke } 22564e36824Saddy ke } 22664e36824Saddy ke 22764e36824Saddy ke static void rockchip_spi_set_cs(struct spi_device *spi, bool enable) 22864e36824Saddy ke { 229d66571a2SChris Ruehl struct spi_controller *ctlr = spi->controller; 230d66571a2SChris Ruehl struct rockchip_spi *rs = spi_controller_get_devdata(ctlr); 231aa099382SJeffy Chen bool cs_asserted = !enable; 232b920cc31SHuibin Hong 233aa099382SJeffy Chen /* Return immediately for no-op */ 234aa099382SJeffy Chen if (cs_asserted == rs->cs_asserted[spi->chip_select]) 235aa099382SJeffy Chen return; 236aa099382SJeffy Chen 237aa099382SJeffy Chen if (cs_asserted) { 238aa099382SJeffy Chen /* Keep things powered as long as CS is asserted */ 239b920cc31SHuibin Hong pm_runtime_get_sync(rs->dev); 24064e36824Saddy ke 241aa099382SJeffy Chen ROCKCHIP_SPI_SET_BITS(rs->regs + ROCKCHIP_SPI_SER, 242aa099382SJeffy Chen BIT(spi->chip_select)); 243aa099382SJeffy Chen } else { 244aa099382SJeffy Chen ROCKCHIP_SPI_CLR_BITS(rs->regs + ROCKCHIP_SPI_SER, 245aa099382SJeffy Chen BIT(spi->chip_select)); 24664e36824Saddy ke 247aa099382SJeffy Chen /* Drop reference from when we first asserted CS */ 248aa099382SJeffy Chen pm_runtime_put(rs->dev); 249aa099382SJeffy Chen } 25064e36824Saddy ke 251aa099382SJeffy Chen rs->cs_asserted[spi->chip_select] = cs_asserted; 25264e36824Saddy ke } 25364e36824Saddy ke 254d66571a2SChris Ruehl static void rockchip_spi_handle_err(struct spi_controller *ctlr, 25564e36824Saddy ke struct spi_message *msg) 25664e36824Saddy ke { 257d66571a2SChris Ruehl struct rockchip_spi *rs = spi_controller_get_devdata(ctlr); 25864e36824Saddy ke 259ce386100SEmil Renner Berthing /* stop running spi transfer 260ce386100SEmil Renner Berthing * this also flushes both rx and tx fifos 2615dcc44edSAddy Ke */ 262ce386100SEmil Renner Berthing spi_enable_chip(rs, false); 263ce386100SEmil Renner Berthing 26401b59ce5SEmil Renner Berthing /* make sure all interrupts are masked */ 26501b59ce5SEmil Renner Berthing writel_relaxed(0, rs->regs + ROCKCHIP_SPI_IMR); 26601b59ce5SEmil Renner Berthing 267fab3e487SEmil Renner Berthing if (atomic_read(&rs->state) & TXDMA) 268d66571a2SChris Ruehl dmaengine_terminate_async(ctlr->dma_tx); 269fab3e487SEmil Renner Berthing 270ce386100SEmil Renner Berthing if (atomic_read(&rs->state) & RXDMA) 271d66571a2SChris Ruehl dmaengine_terminate_async(ctlr->dma_rx); 27264e36824Saddy ke } 27364e36824Saddy ke 27464e36824Saddy ke static void rockchip_spi_pio_writer(struct rockchip_spi *rs) 27564e36824Saddy ke { 27601b59ce5SEmil Renner Berthing u32 tx_free = rs->fifo_len - readl_relaxed(rs->regs + ROCKCHIP_SPI_TXFLR); 27701b59ce5SEmil Renner Berthing u32 words = min(rs->tx_left, tx_free); 27864e36824Saddy ke 27901b59ce5SEmil Renner Berthing rs->tx_left -= words; 28001b59ce5SEmil Renner Berthing for (; words; words--) { 28101b59ce5SEmil Renner Berthing u32 txw; 28201b59ce5SEmil Renner Berthing 28364e36824Saddy ke if (rs->n_bytes == 1) 28401b59ce5SEmil Renner Berthing txw = *(u8 *)rs->tx; 28564e36824Saddy ke else 28601b59ce5SEmil Renner Berthing txw = *(u16 *)rs->tx; 28764e36824Saddy ke 28864e36824Saddy ke writel_relaxed(txw, rs->regs + ROCKCHIP_SPI_TXDR); 28964e36824Saddy ke rs->tx += rs->n_bytes; 29064e36824Saddy ke } 29164e36824Saddy ke } 29264e36824Saddy ke 29364e36824Saddy ke static void rockchip_spi_pio_reader(struct rockchip_spi *rs) 29464e36824Saddy ke { 29501b59ce5SEmil Renner Berthing u32 words = readl_relaxed(rs->regs + ROCKCHIP_SPI_RXFLR); 2964294e4acSJon Lin u32 rx_left = (rs->rx_left > words) ? rs->rx_left - words : 0; 29764e36824Saddy ke 29801b59ce5SEmil Renner Berthing /* the hardware doesn't allow us to change fifo threshold 29901b59ce5SEmil Renner Berthing * level while spi is enabled, so instead make sure to leave 30001b59ce5SEmil Renner Berthing * enough words in the rx fifo to get the last interrupt 30101b59ce5SEmil Renner Berthing * exactly when all words have been received 30201b59ce5SEmil Renner Berthing */ 30301b59ce5SEmil Renner Berthing if (rx_left) { 30401b59ce5SEmil Renner Berthing u32 ftl = readl_relaxed(rs->regs + ROCKCHIP_SPI_RXFTLR) + 1; 30501b59ce5SEmil Renner Berthing 30601b59ce5SEmil Renner Berthing if (rx_left < ftl) { 30701b59ce5SEmil Renner Berthing rx_left = ftl; 30801b59ce5SEmil Renner Berthing words = rs->rx_left - rx_left; 30901b59ce5SEmil Renner Berthing } 31001b59ce5SEmil Renner Berthing } 31101b59ce5SEmil Renner Berthing 31201b59ce5SEmil Renner Berthing rs->rx_left = rx_left; 31301b59ce5SEmil Renner Berthing for (; words; words--) { 31401b59ce5SEmil Renner Berthing u32 rxw = readl_relaxed(rs->regs + ROCKCHIP_SPI_RXDR); 31501b59ce5SEmil Renner Berthing 31601b59ce5SEmil Renner Berthing if (!rs->rx) 31701b59ce5SEmil Renner Berthing continue; 31801b59ce5SEmil Renner Berthing 31964e36824Saddy ke if (rs->n_bytes == 1) 32001b59ce5SEmil Renner Berthing *(u8 *)rs->rx = (u8)rxw; 32164e36824Saddy ke else 32201b59ce5SEmil Renner Berthing *(u16 *)rs->rx = (u16)rxw; 32364e36824Saddy ke rs->rx += rs->n_bytes; 3245dcc44edSAddy Ke } 32564e36824Saddy ke } 32664e36824Saddy ke 32701b59ce5SEmil Renner Berthing static irqreturn_t rockchip_spi_isr(int irq, void *dev_id) 32864e36824Saddy ke { 329d66571a2SChris Ruehl struct spi_controller *ctlr = dev_id; 330d66571a2SChris Ruehl struct rockchip_spi *rs = spi_controller_get_devdata(ctlr); 33164e36824Saddy ke 33201b59ce5SEmil Renner Berthing if (rs->tx_left) 33301b59ce5SEmil Renner Berthing rockchip_spi_pio_writer(rs); 33401b59ce5SEmil Renner Berthing 33501b59ce5SEmil Renner Berthing rockchip_spi_pio_reader(rs); 33601b59ce5SEmil Renner Berthing if (!rs->rx_left) { 33701b59ce5SEmil Renner Berthing spi_enable_chip(rs, false); 33801b59ce5SEmil Renner Berthing writel_relaxed(0, rs->regs + ROCKCHIP_SPI_IMR); 339d66571a2SChris Ruehl spi_finalize_current_transfer(ctlr); 34001b59ce5SEmil Renner Berthing } 34101b59ce5SEmil Renner Berthing 34201b59ce5SEmil Renner Berthing return IRQ_HANDLED; 34301b59ce5SEmil Renner Berthing } 34401b59ce5SEmil Renner Berthing 34501b59ce5SEmil Renner Berthing static int rockchip_spi_prepare_irq(struct rockchip_spi *rs, 34601b59ce5SEmil Renner Berthing struct spi_transfer *xfer) 34701b59ce5SEmil Renner Berthing { 34801b59ce5SEmil Renner Berthing rs->tx = xfer->tx_buf; 34901b59ce5SEmil Renner Berthing rs->rx = xfer->rx_buf; 35001b59ce5SEmil Renner Berthing rs->tx_left = rs->tx ? xfer->len / rs->n_bytes : 0; 35101b59ce5SEmil Renner Berthing rs->rx_left = xfer->len / rs->n_bytes; 35201b59ce5SEmil Renner Berthing 35301b59ce5SEmil Renner Berthing writel_relaxed(INT_RF_FULL, rs->regs + ROCKCHIP_SPI_IMR); 35430688e4eSEmil Renner Berthing spi_enable_chip(rs, true); 355a3c17402SEmil Renner Berthing 35601b59ce5SEmil Renner Berthing if (rs->tx_left) 35764e36824Saddy ke rockchip_spi_pio_writer(rs); 35864e36824Saddy ke 35901b59ce5SEmil Renner Berthing /* 1 means the transfer is in progress */ 36001b59ce5SEmil Renner Berthing return 1; 36164e36824Saddy ke } 36264e36824Saddy ke 36364e36824Saddy ke static void rockchip_spi_dma_rxcb(void *data) 36464e36824Saddy ke { 365d66571a2SChris Ruehl struct spi_controller *ctlr = data; 366d66571a2SChris Ruehl struct rockchip_spi *rs = spi_controller_get_devdata(ctlr); 367fab3e487SEmil Renner Berthing int state = atomic_fetch_andnot(RXDMA, &rs->state); 36864e36824Saddy ke 369d065f41aSChris Ruehl if (state & TXDMA && !rs->slave_abort) 370fab3e487SEmil Renner Berthing return; 37164e36824Saddy ke 37230688e4eSEmil Renner Berthing spi_enable_chip(rs, false); 373d66571a2SChris Ruehl spi_finalize_current_transfer(ctlr); 374c28be31bSAddy Ke } 37564e36824Saddy ke 37664e36824Saddy ke static void rockchip_spi_dma_txcb(void *data) 37764e36824Saddy ke { 378d66571a2SChris Ruehl struct spi_controller *ctlr = data; 379d66571a2SChris Ruehl struct rockchip_spi *rs = spi_controller_get_devdata(ctlr); 380fab3e487SEmil Renner Berthing int state = atomic_fetch_andnot(TXDMA, &rs->state); 381fab3e487SEmil Renner Berthing 382d065f41aSChris Ruehl if (state & RXDMA && !rs->slave_abort) 383fab3e487SEmil Renner Berthing return; 38464e36824Saddy ke 3852df08e78SAddy Ke /* Wait until the FIFO data completely. */ 3862df08e78SAddy Ke wait_for_idle(rs); 3872df08e78SAddy Ke 38830688e4eSEmil Renner Berthing spi_enable_chip(rs, false); 389d66571a2SChris Ruehl spi_finalize_current_transfer(ctlr); 3902c2bc748SAddy Ke } 39164e36824Saddy ke 3924d9ca632SJon Lin static u32 rockchip_spi_calc_burst_size(u32 data_len) 3934d9ca632SJon Lin { 3944d9ca632SJon Lin u32 i; 3954d9ca632SJon Lin 3964d9ca632SJon Lin /* burst size: 1, 2, 4, 8 */ 3974d9ca632SJon Lin for (i = 1; i < 8; i <<= 1) { 3984d9ca632SJon Lin if (data_len & i) 3994d9ca632SJon Lin break; 4004d9ca632SJon Lin } 4014d9ca632SJon Lin 4024d9ca632SJon Lin return i; 4034d9ca632SJon Lin } 4044d9ca632SJon Lin 405fc1ad8eeSEmil Renner Berthing static int rockchip_spi_prepare_dma(struct rockchip_spi *rs, 406d66571a2SChris Ruehl struct spi_controller *ctlr, struct spi_transfer *xfer) 40764e36824Saddy ke { 40864e36824Saddy ke struct dma_async_tx_descriptor *rxdesc, *txdesc; 40964e36824Saddy ke 410fab3e487SEmil Renner Berthing atomic_set(&rs->state, 0); 41164e36824Saddy ke 41297cf5669SArnd Bergmann rxdesc = NULL; 413fc1ad8eeSEmil Renner Berthing if (xfer->rx_buf) { 41431bcb57bSEmil Renner Berthing struct dma_slave_config rxconf = { 41531bcb57bSEmil Renner Berthing .direction = DMA_DEV_TO_MEM, 416eee06a9eSEmil Renner Berthing .src_addr = rs->dma_addr_rx, 41731bcb57bSEmil Renner Berthing .src_addr_width = rs->n_bytes, 4184d9ca632SJon Lin .src_maxburst = rockchip_spi_calc_burst_size(xfer->len / 4194d9ca632SJon Lin rs->n_bytes), 42031bcb57bSEmil Renner Berthing }; 42131bcb57bSEmil Renner Berthing 422d66571a2SChris Ruehl dmaengine_slave_config(ctlr->dma_rx, &rxconf); 42364e36824Saddy ke 4245dcc44edSAddy Ke rxdesc = dmaengine_prep_slave_sg( 425d66571a2SChris Ruehl ctlr->dma_rx, 426fc1ad8eeSEmil Renner Berthing xfer->rx_sg.sgl, xfer->rx_sg.nents, 427d9071b7eSEmil Renner Berthing DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT); 428ea984911SShawn Lin if (!rxdesc) 429ea984911SShawn Lin return -EINVAL; 43064e36824Saddy ke 43164e36824Saddy ke rxdesc->callback = rockchip_spi_dma_rxcb; 432d66571a2SChris Ruehl rxdesc->callback_param = ctlr; 43364e36824Saddy ke } 43464e36824Saddy ke 43597cf5669SArnd Bergmann txdesc = NULL; 436fc1ad8eeSEmil Renner Berthing if (xfer->tx_buf) { 43731bcb57bSEmil Renner Berthing struct dma_slave_config txconf = { 43831bcb57bSEmil Renner Berthing .direction = DMA_MEM_TO_DEV, 439eee06a9eSEmil Renner Berthing .dst_addr = rs->dma_addr_tx, 44031bcb57bSEmil Renner Berthing .dst_addr_width = rs->n_bytes, 44147300728SEmil Renner Berthing .dst_maxburst = rs->fifo_len / 4, 44231bcb57bSEmil Renner Berthing }; 44331bcb57bSEmil Renner Berthing 444d66571a2SChris Ruehl dmaengine_slave_config(ctlr->dma_tx, &txconf); 44564e36824Saddy ke 4465dcc44edSAddy Ke txdesc = dmaengine_prep_slave_sg( 447d66571a2SChris Ruehl ctlr->dma_tx, 448fc1ad8eeSEmil Renner Berthing xfer->tx_sg.sgl, xfer->tx_sg.nents, 449d9071b7eSEmil Renner Berthing DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT); 450ea984911SShawn Lin if (!txdesc) { 451ea984911SShawn Lin if (rxdesc) 452d66571a2SChris Ruehl dmaengine_terminate_sync(ctlr->dma_rx); 453ea984911SShawn Lin return -EINVAL; 454ea984911SShawn Lin } 45564e36824Saddy ke 45664e36824Saddy ke txdesc->callback = rockchip_spi_dma_txcb; 457d66571a2SChris Ruehl txdesc->callback_param = ctlr; 45864e36824Saddy ke } 45964e36824Saddy ke 46064e36824Saddy ke /* rx must be started before tx due to spi instinct */ 46197cf5669SArnd Bergmann if (rxdesc) { 462fab3e487SEmil Renner Berthing atomic_or(RXDMA, &rs->state); 46364e36824Saddy ke dmaengine_submit(rxdesc); 464d66571a2SChris Ruehl dma_async_issue_pending(ctlr->dma_rx); 46564e36824Saddy ke } 46664e36824Saddy ke 46730688e4eSEmil Renner Berthing spi_enable_chip(rs, true); 468a3c17402SEmil Renner Berthing 46997cf5669SArnd Bergmann if (txdesc) { 470fab3e487SEmil Renner Berthing atomic_or(TXDMA, &rs->state); 47164e36824Saddy ke dmaengine_submit(txdesc); 472d66571a2SChris Ruehl dma_async_issue_pending(ctlr->dma_tx); 47364e36824Saddy ke } 474ea984911SShawn Lin 475a3c17402SEmil Renner Berthing /* 1 means the transfer is in progress */ 476a3c17402SEmil Renner Berthing return 1; 47764e36824Saddy ke } 47864e36824Saddy ke 479fc1ad8eeSEmil Renner Berthing static void rockchip_spi_config(struct rockchip_spi *rs, 480eff0275eSEmil Renner Berthing struct spi_device *spi, struct spi_transfer *xfer, 481d065f41aSChris Ruehl bool use_dma, bool slave_mode) 48264e36824Saddy ke { 4832410d6a3SEmil Renner Berthing u32 cr0 = CR0_FRF_SPI << CR0_FRF_OFFSET 4842410d6a3SEmil Renner Berthing | CR0_BHT_8BIT << CR0_BHT_OFFSET 4852410d6a3SEmil Renner Berthing | CR0_SSD_ONE << CR0_SSD_OFFSET 4862410d6a3SEmil Renner Berthing | CR0_EM_BIG << CR0_EM_OFFSET; 48765498c6aSEmil Renner Berthing u32 cr1; 48865498c6aSEmil Renner Berthing u32 dmacr = 0; 48964e36824Saddy ke 490d065f41aSChris Ruehl if (slave_mode) 491d065f41aSChris Ruehl cr0 |= CR0_OPM_SLAVE << CR0_OPM_OFFSET; 492d065f41aSChris Ruehl rs->slave_abort = false; 493d065f41aSChris Ruehl 49474b7efa8SEmil Renner Berthing cr0 |= rs->rsd << CR0_RSD_OFFSET; 495fc1ad8eeSEmil Renner Berthing cr0 |= (spi->mode & 0x3U) << CR0_SCPH_OFFSET; 49604290192SEmil Renner Berthing if (spi->mode & SPI_LSB_FIRST) 49704290192SEmil Renner Berthing cr0 |= CR0_FBM_LSB << CR0_FBM_OFFSET; 498fc1ad8eeSEmil Renner Berthing 499fc1ad8eeSEmil Renner Berthing if (xfer->rx_buf && xfer->tx_buf) 500fc1ad8eeSEmil Renner Berthing cr0 |= CR0_XFM_TR << CR0_XFM_OFFSET; 501fc1ad8eeSEmil Renner Berthing else if (xfer->rx_buf) 502fc1ad8eeSEmil Renner Berthing cr0 |= CR0_XFM_RO << CR0_XFM_OFFSET; 50301b59ce5SEmil Renner Berthing else if (use_dma) 504fc1ad8eeSEmil Renner Berthing cr0 |= CR0_XFM_TO << CR0_XFM_OFFSET; 50564e36824Saddy ke 50665498c6aSEmil Renner Berthing switch (xfer->bits_per_word) { 50765498c6aSEmil Renner Berthing case 4: 50865498c6aSEmil Renner Berthing cr0 |= CR0_DFS_4BIT << CR0_DFS_OFFSET; 50965498c6aSEmil Renner Berthing cr1 = xfer->len - 1; 51065498c6aSEmil Renner Berthing break; 51165498c6aSEmil Renner Berthing case 8: 51265498c6aSEmil Renner Berthing cr0 |= CR0_DFS_8BIT << CR0_DFS_OFFSET; 51365498c6aSEmil Renner Berthing cr1 = xfer->len - 1; 51465498c6aSEmil Renner Berthing break; 51565498c6aSEmil Renner Berthing case 16: 51665498c6aSEmil Renner Berthing cr0 |= CR0_DFS_16BIT << CR0_DFS_OFFSET; 51765498c6aSEmil Renner Berthing cr1 = xfer->len / 2 - 1; 51865498c6aSEmil Renner Berthing break; 51965498c6aSEmil Renner Berthing default: 52065498c6aSEmil Renner Berthing /* we only whitelist 4, 8 and 16 bit words in 521d66571a2SChris Ruehl * ctlr->bits_per_word_mask, so this shouldn't 52265498c6aSEmil Renner Berthing * happen 52365498c6aSEmil Renner Berthing */ 52465498c6aSEmil Renner Berthing unreachable(); 52565498c6aSEmil Renner Berthing } 52665498c6aSEmil Renner Berthing 527eff0275eSEmil Renner Berthing if (use_dma) { 528fc1ad8eeSEmil Renner Berthing if (xfer->tx_buf) 52964e36824Saddy ke dmacr |= TF_DMA_EN; 530fc1ad8eeSEmil Renner Berthing if (xfer->rx_buf) 53164e36824Saddy ke dmacr |= RF_DMA_EN; 53264e36824Saddy ke } 53364e36824Saddy ke 53464e36824Saddy ke writel_relaxed(cr0, rs->regs + ROCKCHIP_SPI_CTRLR0); 53565498c6aSEmil Renner Berthing writel_relaxed(cr1, rs->regs + ROCKCHIP_SPI_CTRLR1); 53604b37d2dSHuibin Hong 53701b59ce5SEmil Renner Berthing /* unfortunately setting the fifo threshold level to generate an 53801b59ce5SEmil Renner Berthing * interrupt exactly when the fifo is full doesn't seem to work, 53901b59ce5SEmil Renner Berthing * so we need the strict inequality here 54001b59ce5SEmil Renner Berthing */ 54101b59ce5SEmil Renner Berthing if (xfer->len < rs->fifo_len) 54201b59ce5SEmil Renner Berthing writel_relaxed(xfer->len - 1, rs->regs + ROCKCHIP_SPI_RXFTLR); 54301b59ce5SEmil Renner Berthing else 54464e36824Saddy ke writel_relaxed(rs->fifo_len / 2 - 1, rs->regs + ROCKCHIP_SPI_RXFTLR); 54564e36824Saddy ke 54647300728SEmil Renner Berthing writel_relaxed(rs->fifo_len / 2, rs->regs + ROCKCHIP_SPI_DMATDLR); 5474d9ca632SJon Lin writel_relaxed(rockchip_spi_calc_burst_size(xfer->len / rs->n_bytes) - 1, 5484d9ca632SJon Lin rs->regs + ROCKCHIP_SPI_DMARDLR); 54964e36824Saddy ke writel_relaxed(dmacr, rs->regs + ROCKCHIP_SPI_DMACR); 55064e36824Saddy ke 551420b82f8SEmil Renner Berthing /* the hardware only supports an even clock divisor, so 552420b82f8SEmil Renner Berthing * round divisor = spiclk / speed up to nearest even number 553420b82f8SEmil Renner Berthing * so that the resulting speed is <= the requested speed 554420b82f8SEmil Renner Berthing */ 555420b82f8SEmil Renner Berthing writel_relaxed(2 * DIV_ROUND_UP(rs->freq, 2 * xfer->speed_hz), 556420b82f8SEmil Renner Berthing rs->regs + ROCKCHIP_SPI_BAUDR); 55764e36824Saddy ke } 55864e36824Saddy ke 5595185a81cSBrian Norris static size_t rockchip_spi_max_transfer_size(struct spi_device *spi) 5605185a81cSBrian Norris { 5615185a81cSBrian Norris return ROCKCHIP_SPI_MAX_TRANLEN; 5625185a81cSBrian Norris } 5635185a81cSBrian Norris 564d065f41aSChris Ruehl static int rockchip_spi_slave_abort(struct spi_controller *ctlr) 565d065f41aSChris Ruehl { 566d065f41aSChris Ruehl struct rockchip_spi *rs = spi_controller_get_devdata(ctlr); 567d065f41aSChris Ruehl 568d065f41aSChris Ruehl rs->slave_abort = true; 569*6bd2c867SVincent Pelletier spi_finalize_current_transfer(ctlr); 570d065f41aSChris Ruehl 571d065f41aSChris Ruehl return 0; 572d065f41aSChris Ruehl } 573d065f41aSChris Ruehl 5745dcc44edSAddy Ke static int rockchip_spi_transfer_one( 575d66571a2SChris Ruehl struct spi_controller *ctlr, 57664e36824Saddy ke struct spi_device *spi, 57764e36824Saddy ke struct spi_transfer *xfer) 57864e36824Saddy ke { 579d66571a2SChris Ruehl struct rockchip_spi *rs = spi_controller_get_devdata(ctlr); 580eff0275eSEmil Renner Berthing bool use_dma; 58164e36824Saddy ke 58262946172SDoug Anderson WARN_ON(readl_relaxed(rs->regs + ROCKCHIP_SPI_SSIENR) && 58362946172SDoug Anderson (readl_relaxed(rs->regs + ROCKCHIP_SPI_SR) & SR_BUSY)); 58464e36824Saddy ke 58564e36824Saddy ke if (!xfer->tx_buf && !xfer->rx_buf) { 58664e36824Saddy ke dev_err(rs->dev, "No buffer for transfer\n"); 58764e36824Saddy ke return -EINVAL; 58864e36824Saddy ke } 58964e36824Saddy ke 5905185a81cSBrian Norris if (xfer->len > ROCKCHIP_SPI_MAX_TRANLEN) { 5915185a81cSBrian Norris dev_err(rs->dev, "Transfer is too long (%d)\n", xfer->len); 5925185a81cSBrian Norris return -EINVAL; 5935185a81cSBrian Norris } 5945185a81cSBrian Norris 59565498c6aSEmil Renner Berthing rs->n_bytes = xfer->bits_per_word <= 8 ? 1 : 2; 59664e36824Saddy ke 597d66571a2SChris Ruehl use_dma = ctlr->can_dma ? ctlr->can_dma(ctlr, spi, xfer) : false; 59864e36824Saddy ke 599d065f41aSChris Ruehl rockchip_spi_config(rs, spi, xfer, use_dma, ctlr->slave); 60064e36824Saddy ke 601eff0275eSEmil Renner Berthing if (use_dma) 602d66571a2SChris Ruehl return rockchip_spi_prepare_dma(rs, ctlr, xfer); 60364e36824Saddy ke 60401b59ce5SEmil Renner Berthing return rockchip_spi_prepare_irq(rs, xfer); 60564e36824Saddy ke } 60664e36824Saddy ke 607d66571a2SChris Ruehl static bool rockchip_spi_can_dma(struct spi_controller *ctlr, 60864e36824Saddy ke struct spi_device *spi, 60964e36824Saddy ke struct spi_transfer *xfer) 61064e36824Saddy ke { 611d66571a2SChris Ruehl struct rockchip_spi *rs = spi_controller_get_devdata(ctlr); 61201b59ce5SEmil Renner Berthing unsigned int bytes_per_word = xfer->bits_per_word <= 8 ? 1 : 2; 61364e36824Saddy ke 61401b59ce5SEmil Renner Berthing /* if the numbor of spi words to transfer is less than the fifo 61501b59ce5SEmil Renner Berthing * length we can just fill the fifo and wait for a single irq, 61601b59ce5SEmil Renner Berthing * so don't bother setting up dma 61701b59ce5SEmil Renner Berthing */ 61801b59ce5SEmil Renner Berthing return xfer->len / bytes_per_word >= rs->fifo_len; 61964e36824Saddy ke } 62064e36824Saddy ke 62164e36824Saddy ke static int rockchip_spi_probe(struct platform_device *pdev) 62264e36824Saddy ke { 62343de979dSJeffy Chen int ret; 62464e36824Saddy ke struct rockchip_spi *rs; 625d66571a2SChris Ruehl struct spi_controller *ctlr; 62664e36824Saddy ke struct resource *mem; 627d065f41aSChris Ruehl struct device_node *np = pdev->dev.of_node; 62876b17e6eSJulius Werner u32 rsd_nsecs; 629d065f41aSChris Ruehl bool slave_mode; 63064e36824Saddy ke 631d065f41aSChris Ruehl slave_mode = of_property_read_bool(np, "spi-slave"); 632d065f41aSChris Ruehl 633d065f41aSChris Ruehl if (slave_mode) 634d065f41aSChris Ruehl ctlr = spi_alloc_slave(&pdev->dev, 635d065f41aSChris Ruehl sizeof(struct rockchip_spi)); 636d065f41aSChris Ruehl else 637d065f41aSChris Ruehl ctlr = spi_alloc_master(&pdev->dev, 638d065f41aSChris Ruehl sizeof(struct rockchip_spi)); 639d065f41aSChris Ruehl 640d66571a2SChris Ruehl if (!ctlr) 64164e36824Saddy ke return -ENOMEM; 6425dcc44edSAddy Ke 643d66571a2SChris Ruehl platform_set_drvdata(pdev, ctlr); 64464e36824Saddy ke 645d66571a2SChris Ruehl rs = spi_controller_get_devdata(ctlr); 646d065f41aSChris Ruehl ctlr->slave = slave_mode; 64764e36824Saddy ke 64864e36824Saddy ke /* Get basic io resource and map it */ 64964e36824Saddy ke mem = platform_get_resource(pdev, IORESOURCE_MEM, 0); 65064e36824Saddy ke rs->regs = devm_ioremap_resource(&pdev->dev, mem); 65164e36824Saddy ke if (IS_ERR(rs->regs)) { 65264e36824Saddy ke ret = PTR_ERR(rs->regs); 653d66571a2SChris Ruehl goto err_put_ctlr; 65464e36824Saddy ke } 65564e36824Saddy ke 65664e36824Saddy ke rs->apb_pclk = devm_clk_get(&pdev->dev, "apb_pclk"); 65764e36824Saddy ke if (IS_ERR(rs->apb_pclk)) { 65864e36824Saddy ke dev_err(&pdev->dev, "Failed to get apb_pclk\n"); 65964e36824Saddy ke ret = PTR_ERR(rs->apb_pclk); 660d66571a2SChris Ruehl goto err_put_ctlr; 66164e36824Saddy ke } 66264e36824Saddy ke 66364e36824Saddy ke rs->spiclk = devm_clk_get(&pdev->dev, "spiclk"); 66464e36824Saddy ke if (IS_ERR(rs->spiclk)) { 66564e36824Saddy ke dev_err(&pdev->dev, "Failed to get spi_pclk\n"); 66664e36824Saddy ke ret = PTR_ERR(rs->spiclk); 667d66571a2SChris Ruehl goto err_put_ctlr; 66864e36824Saddy ke } 66964e36824Saddy ke 67064e36824Saddy ke ret = clk_prepare_enable(rs->apb_pclk); 67143de979dSJeffy Chen if (ret < 0) { 67264e36824Saddy ke dev_err(&pdev->dev, "Failed to enable apb_pclk\n"); 673d66571a2SChris Ruehl goto err_put_ctlr; 67464e36824Saddy ke } 67564e36824Saddy ke 67664e36824Saddy ke ret = clk_prepare_enable(rs->spiclk); 67743de979dSJeffy Chen if (ret < 0) { 67864e36824Saddy ke dev_err(&pdev->dev, "Failed to enable spi_clk\n"); 679c351587eSJeffy Chen goto err_disable_apbclk; 68064e36824Saddy ke } 68164e36824Saddy ke 68230688e4eSEmil Renner Berthing spi_enable_chip(rs, false); 68364e36824Saddy ke 68401b59ce5SEmil Renner Berthing ret = platform_get_irq(pdev, 0); 68501b59ce5SEmil Renner Berthing if (ret < 0) 68601b59ce5SEmil Renner Berthing goto err_disable_spiclk; 68701b59ce5SEmil Renner Berthing 68801b59ce5SEmil Renner Berthing ret = devm_request_threaded_irq(&pdev->dev, ret, rockchip_spi_isr, NULL, 689d66571a2SChris Ruehl IRQF_ONESHOT, dev_name(&pdev->dev), ctlr); 69001b59ce5SEmil Renner Berthing if (ret) 69101b59ce5SEmil Renner Berthing goto err_disable_spiclk; 69201b59ce5SEmil Renner Berthing 69364e36824Saddy ke rs->dev = &pdev->dev; 694420b82f8SEmil Renner Berthing rs->freq = clk_get_rate(rs->spiclk); 69564e36824Saddy ke 69676b17e6eSJulius Werner if (!of_property_read_u32(pdev->dev.of_node, "rx-sample-delay-ns", 69774b7efa8SEmil Renner Berthing &rsd_nsecs)) { 69874b7efa8SEmil Renner Berthing /* rx sample delay is expressed in parent clock cycles (max 3) */ 69974b7efa8SEmil Renner Berthing u32 rsd = DIV_ROUND_CLOSEST(rsd_nsecs * (rs->freq >> 8), 70074b7efa8SEmil Renner Berthing 1000000000 >> 8); 70174b7efa8SEmil Renner Berthing if (!rsd) { 70274b7efa8SEmil Renner Berthing dev_warn(rs->dev, "%u Hz are too slow to express %u ns delay\n", 70374b7efa8SEmil Renner Berthing rs->freq, rsd_nsecs); 70474b7efa8SEmil Renner Berthing } else if (rsd > CR0_RSD_MAX) { 70574b7efa8SEmil Renner Berthing rsd = CR0_RSD_MAX; 70674b7efa8SEmil Renner Berthing dev_warn(rs->dev, "%u Hz are too fast to express %u ns delay, clamping at %u ns\n", 70774b7efa8SEmil Renner Berthing rs->freq, rsd_nsecs, 70874b7efa8SEmil Renner Berthing CR0_RSD_MAX * 1000000000U / rs->freq); 70974b7efa8SEmil Renner Berthing } 71074b7efa8SEmil Renner Berthing rs->rsd = rsd; 71174b7efa8SEmil Renner Berthing } 71276b17e6eSJulius Werner 71364e36824Saddy ke rs->fifo_len = get_fifo_len(rs); 71464e36824Saddy ke if (!rs->fifo_len) { 71564e36824Saddy ke dev_err(&pdev->dev, "Failed to get fifo length\n"); 716db7e8d90SWei Yongjun ret = -EINVAL; 717c351587eSJeffy Chen goto err_disable_spiclk; 71864e36824Saddy ke } 71964e36824Saddy ke 720940f3bbfSAlexander Kochetkov pm_runtime_set_autosuspend_delay(&pdev->dev, ROCKCHIP_AUTOSUSPEND_TIMEOUT); 721940f3bbfSAlexander Kochetkov pm_runtime_use_autosuspend(&pdev->dev); 72264e36824Saddy ke pm_runtime_set_active(&pdev->dev); 72364e36824Saddy ke pm_runtime_enable(&pdev->dev); 72464e36824Saddy ke 725d66571a2SChris Ruehl ctlr->auto_runtime_pm = true; 726d66571a2SChris Ruehl ctlr->bus_num = pdev->id; 727d66571a2SChris Ruehl ctlr->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LOOP | SPI_LSB_FIRST; 728d065f41aSChris Ruehl if (slave_mode) { 729d065f41aSChris Ruehl ctlr->mode_bits |= SPI_NO_CS; 730d065f41aSChris Ruehl ctlr->slave_abort = rockchip_spi_slave_abort; 731d065f41aSChris Ruehl } else { 732d065f41aSChris Ruehl ctlr->flags = SPI_MASTER_GPIO_SS; 733eb1262e3SChris Ruehl ctlr->max_native_cs = ROCKCHIP_SPI_MAX_CS_NUM; 734eb1262e3SChris Ruehl /* 735eb1262e3SChris Ruehl * rk spi0 has two native cs, spi1..5 one cs only 736eb1262e3SChris Ruehl * if num-cs is missing in the dts, default to 1 737eb1262e3SChris Ruehl */ 738eb1262e3SChris Ruehl if (of_property_read_u16(np, "num-cs", &ctlr->num_chipselect)) 739eb1262e3SChris Ruehl ctlr->num_chipselect = 1; 740eb1262e3SChris Ruehl ctlr->use_gpio_descriptors = true; 741d065f41aSChris Ruehl } 742d66571a2SChris Ruehl ctlr->dev.of_node = pdev->dev.of_node; 743d66571a2SChris Ruehl ctlr->bits_per_word_mask = SPI_BPW_MASK(16) | SPI_BPW_MASK(8) | SPI_BPW_MASK(4); 744d66571a2SChris Ruehl ctlr->min_speed_hz = rs->freq / BAUDR_SCKDV_MAX; 745d66571a2SChris Ruehl ctlr->max_speed_hz = min(rs->freq / BAUDR_SCKDV_MIN, MAX_SCLK_OUT); 74664e36824Saddy ke 747d66571a2SChris Ruehl ctlr->set_cs = rockchip_spi_set_cs; 748d66571a2SChris Ruehl ctlr->transfer_one = rockchip_spi_transfer_one; 749d66571a2SChris Ruehl ctlr->max_transfer_size = rockchip_spi_max_transfer_size; 750d66571a2SChris Ruehl ctlr->handle_err = rockchip_spi_handle_err; 75164e36824Saddy ke 752d66571a2SChris Ruehl ctlr->dma_tx = dma_request_chan(rs->dev, "tx"); 753d66571a2SChris Ruehl if (IS_ERR(ctlr->dma_tx)) { 75461cadcf4SShawn Lin /* Check tx to see if we need defer probing driver */ 755d66571a2SChris Ruehl if (PTR_ERR(ctlr->dma_tx) == -EPROBE_DEFER) { 75661cadcf4SShawn Lin ret = -EPROBE_DEFER; 757c351587eSJeffy Chen goto err_disable_pm_runtime; 75861cadcf4SShawn Lin } 75964e36824Saddy ke dev_warn(rs->dev, "Failed to request TX DMA channel\n"); 760d66571a2SChris Ruehl ctlr->dma_tx = NULL; 76164e36824Saddy ke } 762e4c0e06fSShawn Lin 763d66571a2SChris Ruehl ctlr->dma_rx = dma_request_chan(rs->dev, "rx"); 764d66571a2SChris Ruehl if (IS_ERR(ctlr->dma_rx)) { 765d66571a2SChris Ruehl if (PTR_ERR(ctlr->dma_rx) == -EPROBE_DEFER) { 766e4c0e06fSShawn Lin ret = -EPROBE_DEFER; 7675de7ed0cSDan Carpenter goto err_free_dma_tx; 768e4c0e06fSShawn Lin } 76964e36824Saddy ke dev_warn(rs->dev, "Failed to request RX DMA channel\n"); 770d66571a2SChris Ruehl ctlr->dma_rx = NULL; 77164e36824Saddy ke } 77264e36824Saddy ke 773d66571a2SChris Ruehl if (ctlr->dma_tx && ctlr->dma_rx) { 774eee06a9eSEmil Renner Berthing rs->dma_addr_tx = mem->start + ROCKCHIP_SPI_TXDR; 775eee06a9eSEmil Renner Berthing rs->dma_addr_rx = mem->start + ROCKCHIP_SPI_RXDR; 776d66571a2SChris Ruehl ctlr->can_dma = rockchip_spi_can_dma; 77764e36824Saddy ke } 77864e36824Saddy ke 779d66571a2SChris Ruehl ret = devm_spi_register_controller(&pdev->dev, ctlr); 78043de979dSJeffy Chen if (ret < 0) { 781d66571a2SChris Ruehl dev_err(&pdev->dev, "Failed to register controller\n"); 782c351587eSJeffy Chen goto err_free_dma_rx; 78364e36824Saddy ke } 78464e36824Saddy ke 78564e36824Saddy ke return 0; 78664e36824Saddy ke 787c351587eSJeffy Chen err_free_dma_rx: 788d66571a2SChris Ruehl if (ctlr->dma_rx) 789d66571a2SChris Ruehl dma_release_channel(ctlr->dma_rx); 7905de7ed0cSDan Carpenter err_free_dma_tx: 791d66571a2SChris Ruehl if (ctlr->dma_tx) 792d66571a2SChris Ruehl dma_release_channel(ctlr->dma_tx); 793c351587eSJeffy Chen err_disable_pm_runtime: 794c351587eSJeffy Chen pm_runtime_disable(&pdev->dev); 795c351587eSJeffy Chen err_disable_spiclk: 79664e36824Saddy ke clk_disable_unprepare(rs->spiclk); 797c351587eSJeffy Chen err_disable_apbclk: 79864e36824Saddy ke clk_disable_unprepare(rs->apb_pclk); 799d66571a2SChris Ruehl err_put_ctlr: 800d66571a2SChris Ruehl spi_controller_put(ctlr); 80164e36824Saddy ke 80264e36824Saddy ke return ret; 80364e36824Saddy ke } 80464e36824Saddy ke 80564e36824Saddy ke static int rockchip_spi_remove(struct platform_device *pdev) 80664e36824Saddy ke { 807d66571a2SChris Ruehl struct spi_controller *ctlr = spi_controller_get(platform_get_drvdata(pdev)); 808d66571a2SChris Ruehl struct rockchip_spi *rs = spi_controller_get_devdata(ctlr); 80964e36824Saddy ke 8106a06e895SJeffy Chen pm_runtime_get_sync(&pdev->dev); 81164e36824Saddy ke 81264e36824Saddy ke clk_disable_unprepare(rs->spiclk); 81364e36824Saddy ke clk_disable_unprepare(rs->apb_pclk); 81464e36824Saddy ke 8156a06e895SJeffy Chen pm_runtime_put_noidle(&pdev->dev); 8166a06e895SJeffy Chen pm_runtime_disable(&pdev->dev); 8176a06e895SJeffy Chen pm_runtime_set_suspended(&pdev->dev); 8186a06e895SJeffy Chen 819d66571a2SChris Ruehl if (ctlr->dma_tx) 820d66571a2SChris Ruehl dma_release_channel(ctlr->dma_tx); 821d66571a2SChris Ruehl if (ctlr->dma_rx) 822d66571a2SChris Ruehl dma_release_channel(ctlr->dma_rx); 82364e36824Saddy ke 824d66571a2SChris Ruehl spi_controller_put(ctlr); 825844c9f47SShawn Lin 82664e36824Saddy ke return 0; 82764e36824Saddy ke } 82864e36824Saddy ke 82964e36824Saddy ke #ifdef CONFIG_PM_SLEEP 83064e36824Saddy ke static int rockchip_spi_suspend(struct device *dev) 83164e36824Saddy ke { 83243de979dSJeffy Chen int ret; 833d66571a2SChris Ruehl struct spi_controller *ctlr = dev_get_drvdata(dev); 83464e36824Saddy ke 835d66571a2SChris Ruehl ret = spi_controller_suspend(ctlr); 83643de979dSJeffy Chen if (ret < 0) 83764e36824Saddy ke return ret; 83864e36824Saddy ke 839d38c4ae1SJeffy Chen ret = pm_runtime_force_suspend(dev); 840d38c4ae1SJeffy Chen if (ret < 0) 841d38c4ae1SJeffy Chen return ret; 84264e36824Saddy ke 84323e291c2SBrian Norris pinctrl_pm_select_sleep_state(dev); 84423e291c2SBrian Norris 84543de979dSJeffy Chen return 0; 84664e36824Saddy ke } 84764e36824Saddy ke 84864e36824Saddy ke static int rockchip_spi_resume(struct device *dev) 84964e36824Saddy ke { 85043de979dSJeffy Chen int ret; 851d66571a2SChris Ruehl struct spi_controller *ctlr = dev_get_drvdata(dev); 852d66571a2SChris Ruehl struct rockchip_spi *rs = spi_controller_get_devdata(ctlr); 85364e36824Saddy ke 85423e291c2SBrian Norris pinctrl_pm_select_default_state(dev); 85523e291c2SBrian Norris 856d38c4ae1SJeffy Chen ret = pm_runtime_force_resume(dev); 85764e36824Saddy ke if (ret < 0) 85864e36824Saddy ke return ret; 85964e36824Saddy ke 860d66571a2SChris Ruehl ret = spi_controller_resume(ctlr); 86164e36824Saddy ke if (ret < 0) { 86264e36824Saddy ke clk_disable_unprepare(rs->spiclk); 86364e36824Saddy ke clk_disable_unprepare(rs->apb_pclk); 86464e36824Saddy ke } 86564e36824Saddy ke 86643de979dSJeffy Chen return 0; 86764e36824Saddy ke } 86864e36824Saddy ke #endif /* CONFIG_PM_SLEEP */ 86964e36824Saddy ke 870ec833050SRafael J. Wysocki #ifdef CONFIG_PM 87164e36824Saddy ke static int rockchip_spi_runtime_suspend(struct device *dev) 87264e36824Saddy ke { 873d66571a2SChris Ruehl struct spi_controller *ctlr = dev_get_drvdata(dev); 874d66571a2SChris Ruehl struct rockchip_spi *rs = spi_controller_get_devdata(ctlr); 87564e36824Saddy ke 87664e36824Saddy ke clk_disable_unprepare(rs->spiclk); 87764e36824Saddy ke clk_disable_unprepare(rs->apb_pclk); 87864e36824Saddy ke 87964e36824Saddy ke return 0; 88064e36824Saddy ke } 88164e36824Saddy ke 88264e36824Saddy ke static int rockchip_spi_runtime_resume(struct device *dev) 88364e36824Saddy ke { 88464e36824Saddy ke int ret; 885d66571a2SChris Ruehl struct spi_controller *ctlr = dev_get_drvdata(dev); 886d66571a2SChris Ruehl struct rockchip_spi *rs = spi_controller_get_devdata(ctlr); 88764e36824Saddy ke 88864e36824Saddy ke ret = clk_prepare_enable(rs->apb_pclk); 88943de979dSJeffy Chen if (ret < 0) 89064e36824Saddy ke return ret; 89164e36824Saddy ke 89264e36824Saddy ke ret = clk_prepare_enable(rs->spiclk); 89343de979dSJeffy Chen if (ret < 0) 89464e36824Saddy ke clk_disable_unprepare(rs->apb_pclk); 89564e36824Saddy ke 89643de979dSJeffy Chen return 0; 89764e36824Saddy ke } 898ec833050SRafael J. Wysocki #endif /* CONFIG_PM */ 89964e36824Saddy ke 90064e36824Saddy ke static const struct dev_pm_ops rockchip_spi_pm = { 90164e36824Saddy ke SET_SYSTEM_SLEEP_PM_OPS(rockchip_spi_suspend, rockchip_spi_resume) 90264e36824Saddy ke SET_RUNTIME_PM_OPS(rockchip_spi_runtime_suspend, 90364e36824Saddy ke rockchip_spi_runtime_resume, NULL) 90464e36824Saddy ke }; 90564e36824Saddy ke 90664e36824Saddy ke static const struct of_device_id rockchip_spi_dt_match[] = { 907c6486eadSJohan Jonker { .compatible = "rockchip,px30-spi", }, 908aa29ea3dSCaesar Wang { .compatible = "rockchip,rk3036-spi", }, 90964e36824Saddy ke { .compatible = "rockchip,rk3066-spi", }, 910b839b785SAddy Ke { .compatible = "rockchip,rk3188-spi", }, 911aa29ea3dSCaesar Wang { .compatible = "rockchip,rk3228-spi", }, 912b839b785SAddy Ke { .compatible = "rockchip,rk3288-spi", }, 913c6486eadSJohan Jonker { .compatible = "rockchip,rk3308-spi", }, 914c6486eadSJohan Jonker { .compatible = "rockchip,rk3328-spi", }, 915aa29ea3dSCaesar Wang { .compatible = "rockchip,rk3368-spi", }, 9169b7a5622SXu Jianqun { .compatible = "rockchip,rk3399-spi", }, 917c6486eadSJohan Jonker { .compatible = "rockchip,rv1108-spi", }, 91864e36824Saddy ke { }, 91964e36824Saddy ke }; 92064e36824Saddy ke MODULE_DEVICE_TABLE(of, rockchip_spi_dt_match); 92164e36824Saddy ke 92264e36824Saddy ke static struct platform_driver rockchip_spi_driver = { 92364e36824Saddy ke .driver = { 92464e36824Saddy ke .name = DRIVER_NAME, 92564e36824Saddy ke .pm = &rockchip_spi_pm, 92664e36824Saddy ke .of_match_table = of_match_ptr(rockchip_spi_dt_match), 92764e36824Saddy ke }, 92864e36824Saddy ke .probe = rockchip_spi_probe, 92964e36824Saddy ke .remove = rockchip_spi_remove, 93064e36824Saddy ke }; 93164e36824Saddy ke 93264e36824Saddy ke module_platform_driver(rockchip_spi_driver); 93364e36824Saddy ke 9345dcc44edSAddy Ke MODULE_AUTHOR("Addy Ke <addy.ke@rock-chips.com>"); 93564e36824Saddy ke MODULE_DESCRIPTION("ROCKCHIP SPI Controller Driver"); 93664e36824Saddy ke MODULE_LICENSE("GPL v2"); 937