12025cf9eSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only 264e36824Saddy ke /* 364e36824Saddy ke * Copyright (c) 2014, Fuzhou Rockchip Electronics Co., Ltd 45dcc44edSAddy Ke * Author: Addy Ke <addy.ke@rock-chips.com> 564e36824Saddy ke */ 664e36824Saddy ke 764e36824Saddy ke #include <linux/clk.h> 864e36824Saddy ke #include <linux/dmaengine.h> 98af0c18aSSuren Baghdasaryan #include <linux/interrupt.h> 10ec5c5d8aSShawn Lin #include <linux/module.h> 11ec5c5d8aSShawn Lin #include <linux/of.h> 1223e291c2SBrian Norris #include <linux/pinctrl/consumer.h> 13ec5c5d8aSShawn Lin #include <linux/platform_device.h> 14ec5c5d8aSShawn Lin #include <linux/spi/spi.h> 15ec5c5d8aSShawn Lin #include <linux/pm_runtime.h> 16ec5c5d8aSShawn Lin #include <linux/scatterlist.h> 1764e36824Saddy ke 1864e36824Saddy ke #define DRIVER_NAME "rockchip-spi" 1964e36824Saddy ke 20aa099382SJeffy Chen #define ROCKCHIP_SPI_CLR_BITS(reg, bits) \ 21aa099382SJeffy Chen writel_relaxed(readl_relaxed(reg) & ~(bits), reg) 22aa099382SJeffy Chen #define ROCKCHIP_SPI_SET_BITS(reg, bits) \ 23aa099382SJeffy Chen writel_relaxed(readl_relaxed(reg) | (bits), reg) 24aa099382SJeffy Chen 2564e36824Saddy ke /* SPI register offsets */ 2664e36824Saddy ke #define ROCKCHIP_SPI_CTRLR0 0x0000 2764e36824Saddy ke #define ROCKCHIP_SPI_CTRLR1 0x0004 2864e36824Saddy ke #define ROCKCHIP_SPI_SSIENR 0x0008 2964e36824Saddy ke #define ROCKCHIP_SPI_SER 0x000c 3064e36824Saddy ke #define ROCKCHIP_SPI_BAUDR 0x0010 3164e36824Saddy ke #define ROCKCHIP_SPI_TXFTLR 0x0014 3264e36824Saddy ke #define ROCKCHIP_SPI_RXFTLR 0x0018 3364e36824Saddy ke #define ROCKCHIP_SPI_TXFLR 0x001c 3464e36824Saddy ke #define ROCKCHIP_SPI_RXFLR 0x0020 3564e36824Saddy ke #define ROCKCHIP_SPI_SR 0x0024 3664e36824Saddy ke #define ROCKCHIP_SPI_IPR 0x0028 3764e36824Saddy ke #define ROCKCHIP_SPI_IMR 0x002c 3864e36824Saddy ke #define ROCKCHIP_SPI_ISR 0x0030 3964e36824Saddy ke #define ROCKCHIP_SPI_RISR 0x0034 4064e36824Saddy ke #define ROCKCHIP_SPI_ICR 0x0038 4164e36824Saddy ke #define ROCKCHIP_SPI_DMACR 0x003c 4264e36824Saddy ke #define ROCKCHIP_SPI_DMATDLR 0x0040 4364e36824Saddy ke #define ROCKCHIP_SPI_DMARDLR 0x0044 4464e36824Saddy ke #define ROCKCHIP_SPI_TXDR 0x0400 4564e36824Saddy ke #define ROCKCHIP_SPI_RXDR 0x0800 4664e36824Saddy ke 4764e36824Saddy ke /* Bit fields in CTRLR0 */ 4864e36824Saddy ke #define CR0_DFS_OFFSET 0 4965498c6aSEmil Renner Berthing #define CR0_DFS_4BIT 0x0 5065498c6aSEmil Renner Berthing #define CR0_DFS_8BIT 0x1 5165498c6aSEmil Renner Berthing #define CR0_DFS_16BIT 0x2 5264e36824Saddy ke 5364e36824Saddy ke #define CR0_CFS_OFFSET 2 5464e36824Saddy ke 5564e36824Saddy ke #define CR0_SCPH_OFFSET 6 5664e36824Saddy ke 5764e36824Saddy ke #define CR0_SCPOL_OFFSET 7 5864e36824Saddy ke 5964e36824Saddy ke #define CR0_CSM_OFFSET 8 6064e36824Saddy ke #define CR0_CSM_KEEP 0x0 6164e36824Saddy ke /* ss_n be high for half sclk_out cycles */ 6264e36824Saddy ke #define CR0_CSM_HALF 0X1 6364e36824Saddy ke /* ss_n be high for one sclk_out cycle */ 6464e36824Saddy ke #define CR0_CSM_ONE 0x2 6564e36824Saddy ke 6664e36824Saddy ke /* ss_n to sclk_out delay */ 6764e36824Saddy ke #define CR0_SSD_OFFSET 10 6864e36824Saddy ke /* 6964e36824Saddy ke * The period between ss_n active and 7064e36824Saddy ke * sclk_out active is half sclk_out cycles 7164e36824Saddy ke */ 7264e36824Saddy ke #define CR0_SSD_HALF 0x0 7364e36824Saddy ke /* 7464e36824Saddy ke * The period between ss_n active and 7564e36824Saddy ke * sclk_out active is one sclk_out cycle 7664e36824Saddy ke */ 7764e36824Saddy ke #define CR0_SSD_ONE 0x1 7864e36824Saddy ke 7964e36824Saddy ke #define CR0_EM_OFFSET 11 8064e36824Saddy ke #define CR0_EM_LITTLE 0x0 8164e36824Saddy ke #define CR0_EM_BIG 0x1 8264e36824Saddy ke 8364e36824Saddy ke #define CR0_FBM_OFFSET 12 8464e36824Saddy ke #define CR0_FBM_MSB 0x0 8564e36824Saddy ke #define CR0_FBM_LSB 0x1 8664e36824Saddy ke 8764e36824Saddy ke #define CR0_BHT_OFFSET 13 8864e36824Saddy ke #define CR0_BHT_16BIT 0x0 8964e36824Saddy ke #define CR0_BHT_8BIT 0x1 9064e36824Saddy ke 9164e36824Saddy ke #define CR0_RSD_OFFSET 14 9274b7efa8SEmil Renner Berthing #define CR0_RSD_MAX 0x3 9364e36824Saddy ke 9464e36824Saddy ke #define CR0_FRF_OFFSET 16 9564e36824Saddy ke #define CR0_FRF_SPI 0x0 9664e36824Saddy ke #define CR0_FRF_SSP 0x1 9764e36824Saddy ke #define CR0_FRF_MICROWIRE 0x2 9864e36824Saddy ke 9964e36824Saddy ke #define CR0_XFM_OFFSET 18 10064e36824Saddy ke #define CR0_XFM_MASK (0x03 << SPI_XFM_OFFSET) 10164e36824Saddy ke #define CR0_XFM_TR 0x0 10264e36824Saddy ke #define CR0_XFM_TO 0x1 10364e36824Saddy ke #define CR0_XFM_RO 0x2 10464e36824Saddy ke 10564e36824Saddy ke #define CR0_OPM_OFFSET 20 10664e36824Saddy ke #define CR0_OPM_MASTER 0x0 10764e36824Saddy ke #define CR0_OPM_SLAVE 0x1 10864e36824Saddy ke 10964e36824Saddy ke #define CR0_MTM_OFFSET 0x21 11064e36824Saddy ke 11164e36824Saddy ke /* Bit fields in SER, 2bit */ 11264e36824Saddy ke #define SER_MASK 0x3 11364e36824Saddy ke 114420b82f8SEmil Renner Berthing /* Bit fields in BAUDR */ 115420b82f8SEmil Renner Berthing #define BAUDR_SCKDV_MIN 2 116420b82f8SEmil Renner Berthing #define BAUDR_SCKDV_MAX 65534 117420b82f8SEmil Renner Berthing 11864e36824Saddy ke /* Bit fields in SR, 5bit */ 11964e36824Saddy ke #define SR_MASK 0x1f 12064e36824Saddy ke #define SR_BUSY (1 << 0) 12164e36824Saddy ke #define SR_TF_FULL (1 << 1) 12264e36824Saddy ke #define SR_TF_EMPTY (1 << 2) 12364e36824Saddy ke #define SR_RF_EMPTY (1 << 3) 12464e36824Saddy ke #define SR_RF_FULL (1 << 4) 12564e36824Saddy ke 12664e36824Saddy ke /* Bit fields in ISR, IMR, ISR, RISR, 5bit */ 12764e36824Saddy ke #define INT_MASK 0x1f 12864e36824Saddy ke #define INT_TF_EMPTY (1 << 0) 12964e36824Saddy ke #define INT_TF_OVERFLOW (1 << 1) 13064e36824Saddy ke #define INT_RF_UNDERFLOW (1 << 2) 13164e36824Saddy ke #define INT_RF_OVERFLOW (1 << 3) 13264e36824Saddy ke #define INT_RF_FULL (1 << 4) 13364e36824Saddy ke 13464e36824Saddy ke /* Bit fields in ICR, 4bit */ 13564e36824Saddy ke #define ICR_MASK 0x0f 13664e36824Saddy ke #define ICR_ALL (1 << 0) 13764e36824Saddy ke #define ICR_RF_UNDERFLOW (1 << 1) 13864e36824Saddy ke #define ICR_RF_OVERFLOW (1 << 2) 13964e36824Saddy ke #define ICR_TF_OVERFLOW (1 << 3) 14064e36824Saddy ke 14164e36824Saddy ke /* Bit fields in DMACR */ 14264e36824Saddy ke #define RF_DMA_EN (1 << 0) 14364e36824Saddy ke #define TF_DMA_EN (1 << 1) 14464e36824Saddy ke 145fab3e487SEmil Renner Berthing /* Driver state flags */ 146fab3e487SEmil Renner Berthing #define RXDMA (1 << 0) 147fab3e487SEmil Renner Berthing #define TXDMA (1 << 1) 14864e36824Saddy ke 149f9cfd522SAddy Ke /* sclk_out: spi master internal logic in rk3x can support 50Mhz */ 150420b82f8SEmil Renner Berthing #define MAX_SCLK_OUT 50000000U 151f9cfd522SAddy Ke 1525185a81cSBrian Norris /* 1535185a81cSBrian Norris * SPI_CTRLR1 is 16-bits, so we should support lengths of 0xffff + 1. However, 1545185a81cSBrian Norris * the controller seems to hang when given 0x10000, so stick with this for now. 1555185a81cSBrian Norris */ 1565185a81cSBrian Norris #define ROCKCHIP_SPI_MAX_TRANLEN 0xffff 1575185a81cSBrian Norris 158aa099382SJeffy Chen #define ROCKCHIP_SPI_MAX_CS_NUM 2 159aa099382SJeffy Chen 16064e36824Saddy ke struct rockchip_spi { 16164e36824Saddy ke struct device *dev; 16264e36824Saddy ke 16364e36824Saddy ke struct clk *spiclk; 16464e36824Saddy ke struct clk *apb_pclk; 16564e36824Saddy ke 16664e36824Saddy ke void __iomem *regs; 167eee06a9eSEmil Renner Berthing dma_addr_t dma_addr_rx; 168eee06a9eSEmil Renner Berthing dma_addr_t dma_addr_tx; 169fab3e487SEmil Renner Berthing 17001b59ce5SEmil Renner Berthing const void *tx; 17101b59ce5SEmil Renner Berthing void *rx; 17201b59ce5SEmil Renner Berthing unsigned int tx_left; 17301b59ce5SEmil Renner Berthing unsigned int rx_left; 17401b59ce5SEmil Renner Berthing 175fab3e487SEmil Renner Berthing atomic_t state; 176fab3e487SEmil Renner Berthing 17764e36824Saddy ke /*depth of the FIFO buffer */ 17864e36824Saddy ke u32 fifo_len; 179420b82f8SEmil Renner Berthing /* frequency of spiclk */ 180420b82f8SEmil Renner Berthing u32 freq; 18164e36824Saddy ke 18264e36824Saddy ke u8 n_bytes; 18374b7efa8SEmil Renner Berthing u8 rsd; 18464e36824Saddy ke 185aa099382SJeffy Chen bool cs_asserted[ROCKCHIP_SPI_MAX_CS_NUM]; 186d065f41aSChris Ruehl 187d065f41aSChris Ruehl bool slave_abort; 18864e36824Saddy ke }; 18964e36824Saddy ke 19030688e4eSEmil Renner Berthing static inline void spi_enable_chip(struct rockchip_spi *rs, bool enable) 19164e36824Saddy ke { 19230688e4eSEmil Renner Berthing writel_relaxed((enable ? 1U : 0U), rs->regs + ROCKCHIP_SPI_SSIENR); 19364e36824Saddy ke } 19464e36824Saddy ke 1952df08e78SAddy Ke static inline void wait_for_idle(struct rockchip_spi *rs) 1962df08e78SAddy Ke { 1972df08e78SAddy Ke unsigned long timeout = jiffies + msecs_to_jiffies(5); 1982df08e78SAddy Ke 1992df08e78SAddy Ke do { 2002df08e78SAddy Ke if (!(readl_relaxed(rs->regs + ROCKCHIP_SPI_SR) & SR_BUSY)) 2012df08e78SAddy Ke return; 20264bc0110SDoug Anderson } while (!time_after(jiffies, timeout)); 2032df08e78SAddy Ke 2042df08e78SAddy Ke dev_warn(rs->dev, "spi controller is in busy state!\n"); 2052df08e78SAddy Ke } 2062df08e78SAddy Ke 20764e36824Saddy ke static u32 get_fifo_len(struct rockchip_spi *rs) 20864e36824Saddy ke { 20964e36824Saddy ke u32 fifo; 21064e36824Saddy ke 21164e36824Saddy ke for (fifo = 2; fifo < 32; fifo++) { 21264e36824Saddy ke writel_relaxed(fifo, rs->regs + ROCKCHIP_SPI_TXFTLR); 21364e36824Saddy ke if (fifo != readl_relaxed(rs->regs + ROCKCHIP_SPI_TXFTLR)) 21464e36824Saddy ke break; 21564e36824Saddy ke } 21664e36824Saddy ke 21764e36824Saddy ke writel_relaxed(0, rs->regs + ROCKCHIP_SPI_TXFTLR); 21864e36824Saddy ke 21964e36824Saddy ke return (fifo == 31) ? 0 : fifo; 22064e36824Saddy ke } 22164e36824Saddy ke 22264e36824Saddy ke static void rockchip_spi_set_cs(struct spi_device *spi, bool enable) 22364e36824Saddy ke { 224d66571a2SChris Ruehl struct spi_controller *ctlr = spi->controller; 225d66571a2SChris Ruehl struct rockchip_spi *rs = spi_controller_get_devdata(ctlr); 226aa099382SJeffy Chen bool cs_asserted = !enable; 227b920cc31SHuibin Hong 228aa099382SJeffy Chen /* Return immediately for no-op */ 229aa099382SJeffy Chen if (cs_asserted == rs->cs_asserted[spi->chip_select]) 230aa099382SJeffy Chen return; 231aa099382SJeffy Chen 232aa099382SJeffy Chen if (cs_asserted) { 233aa099382SJeffy Chen /* Keep things powered as long as CS is asserted */ 234b920cc31SHuibin Hong pm_runtime_get_sync(rs->dev); 23564e36824Saddy ke 236aa099382SJeffy Chen ROCKCHIP_SPI_SET_BITS(rs->regs + ROCKCHIP_SPI_SER, 237aa099382SJeffy Chen BIT(spi->chip_select)); 238aa099382SJeffy Chen } else { 239aa099382SJeffy Chen ROCKCHIP_SPI_CLR_BITS(rs->regs + ROCKCHIP_SPI_SER, 240aa099382SJeffy Chen BIT(spi->chip_select)); 24164e36824Saddy ke 242aa099382SJeffy Chen /* Drop reference from when we first asserted CS */ 243aa099382SJeffy Chen pm_runtime_put(rs->dev); 244aa099382SJeffy Chen } 24564e36824Saddy ke 246aa099382SJeffy Chen rs->cs_asserted[spi->chip_select] = cs_asserted; 24764e36824Saddy ke } 24864e36824Saddy ke 249d66571a2SChris Ruehl static void rockchip_spi_handle_err(struct spi_controller *ctlr, 25064e36824Saddy ke struct spi_message *msg) 25164e36824Saddy ke { 252d66571a2SChris Ruehl struct rockchip_spi *rs = spi_controller_get_devdata(ctlr); 25364e36824Saddy ke 254ce386100SEmil Renner Berthing /* stop running spi transfer 255ce386100SEmil Renner Berthing * this also flushes both rx and tx fifos 2565dcc44edSAddy Ke */ 257ce386100SEmil Renner Berthing spi_enable_chip(rs, false); 258ce386100SEmil Renner Berthing 25901b59ce5SEmil Renner Berthing /* make sure all interrupts are masked */ 26001b59ce5SEmil Renner Berthing writel_relaxed(0, rs->regs + ROCKCHIP_SPI_IMR); 26101b59ce5SEmil Renner Berthing 262fab3e487SEmil Renner Berthing if (atomic_read(&rs->state) & TXDMA) 263d66571a2SChris Ruehl dmaengine_terminate_async(ctlr->dma_tx); 264fab3e487SEmil Renner Berthing 265ce386100SEmil Renner Berthing if (atomic_read(&rs->state) & RXDMA) 266d66571a2SChris Ruehl dmaengine_terminate_async(ctlr->dma_rx); 26764e36824Saddy ke } 26864e36824Saddy ke 26964e36824Saddy ke static void rockchip_spi_pio_writer(struct rockchip_spi *rs) 27064e36824Saddy ke { 27101b59ce5SEmil Renner Berthing u32 tx_free = rs->fifo_len - readl_relaxed(rs->regs + ROCKCHIP_SPI_TXFLR); 27201b59ce5SEmil Renner Berthing u32 words = min(rs->tx_left, tx_free); 27364e36824Saddy ke 27401b59ce5SEmil Renner Berthing rs->tx_left -= words; 27501b59ce5SEmil Renner Berthing for (; words; words--) { 27601b59ce5SEmil Renner Berthing u32 txw; 27701b59ce5SEmil Renner Berthing 27864e36824Saddy ke if (rs->n_bytes == 1) 27901b59ce5SEmil Renner Berthing txw = *(u8 *)rs->tx; 28064e36824Saddy ke else 28101b59ce5SEmil Renner Berthing txw = *(u16 *)rs->tx; 28264e36824Saddy ke 28364e36824Saddy ke writel_relaxed(txw, rs->regs + ROCKCHIP_SPI_TXDR); 28464e36824Saddy ke rs->tx += rs->n_bytes; 28564e36824Saddy ke } 28664e36824Saddy ke } 28764e36824Saddy ke 28864e36824Saddy ke static void rockchip_spi_pio_reader(struct rockchip_spi *rs) 28964e36824Saddy ke { 29001b59ce5SEmil Renner Berthing u32 words = readl_relaxed(rs->regs + ROCKCHIP_SPI_RXFLR); 29101b59ce5SEmil Renner Berthing u32 rx_left = rs->rx_left - words; 29264e36824Saddy ke 29301b59ce5SEmil Renner Berthing /* the hardware doesn't allow us to change fifo threshold 29401b59ce5SEmil Renner Berthing * level while spi is enabled, so instead make sure to leave 29501b59ce5SEmil Renner Berthing * enough words in the rx fifo to get the last interrupt 29601b59ce5SEmil Renner Berthing * exactly when all words have been received 29701b59ce5SEmil Renner Berthing */ 29801b59ce5SEmil Renner Berthing if (rx_left) { 29901b59ce5SEmil Renner Berthing u32 ftl = readl_relaxed(rs->regs + ROCKCHIP_SPI_RXFTLR) + 1; 30001b59ce5SEmil Renner Berthing 30101b59ce5SEmil Renner Berthing if (rx_left < ftl) { 30201b59ce5SEmil Renner Berthing rx_left = ftl; 30301b59ce5SEmil Renner Berthing words = rs->rx_left - rx_left; 30401b59ce5SEmil Renner Berthing } 30501b59ce5SEmil Renner Berthing } 30601b59ce5SEmil Renner Berthing 30701b59ce5SEmil Renner Berthing rs->rx_left = rx_left; 30801b59ce5SEmil Renner Berthing for (; words; words--) { 30901b59ce5SEmil Renner Berthing u32 rxw = readl_relaxed(rs->regs + ROCKCHIP_SPI_RXDR); 31001b59ce5SEmil Renner Berthing 31101b59ce5SEmil Renner Berthing if (!rs->rx) 31201b59ce5SEmil Renner Berthing continue; 31301b59ce5SEmil Renner Berthing 31464e36824Saddy ke if (rs->n_bytes == 1) 31501b59ce5SEmil Renner Berthing *(u8 *)rs->rx = (u8)rxw; 31664e36824Saddy ke else 31701b59ce5SEmil Renner Berthing *(u16 *)rs->rx = (u16)rxw; 31864e36824Saddy ke rs->rx += rs->n_bytes; 3195dcc44edSAddy Ke } 32064e36824Saddy ke } 32164e36824Saddy ke 32201b59ce5SEmil Renner Berthing static irqreturn_t rockchip_spi_isr(int irq, void *dev_id) 32364e36824Saddy ke { 324d66571a2SChris Ruehl struct spi_controller *ctlr = dev_id; 325d66571a2SChris Ruehl struct rockchip_spi *rs = spi_controller_get_devdata(ctlr); 32664e36824Saddy ke 32701b59ce5SEmil Renner Berthing if (rs->tx_left) 32801b59ce5SEmil Renner Berthing rockchip_spi_pio_writer(rs); 32901b59ce5SEmil Renner Berthing 33001b59ce5SEmil Renner Berthing rockchip_spi_pio_reader(rs); 33101b59ce5SEmil Renner Berthing if (!rs->rx_left) { 33201b59ce5SEmil Renner Berthing spi_enable_chip(rs, false); 33301b59ce5SEmil Renner Berthing writel_relaxed(0, rs->regs + ROCKCHIP_SPI_IMR); 334d66571a2SChris Ruehl spi_finalize_current_transfer(ctlr); 33501b59ce5SEmil Renner Berthing } 33601b59ce5SEmil Renner Berthing 33701b59ce5SEmil Renner Berthing return IRQ_HANDLED; 33801b59ce5SEmil Renner Berthing } 33901b59ce5SEmil Renner Berthing 34001b59ce5SEmil Renner Berthing static int rockchip_spi_prepare_irq(struct rockchip_spi *rs, 34101b59ce5SEmil Renner Berthing struct spi_transfer *xfer) 34201b59ce5SEmil Renner Berthing { 34301b59ce5SEmil Renner Berthing rs->tx = xfer->tx_buf; 34401b59ce5SEmil Renner Berthing rs->rx = xfer->rx_buf; 34501b59ce5SEmil Renner Berthing rs->tx_left = rs->tx ? xfer->len / rs->n_bytes : 0; 34601b59ce5SEmil Renner Berthing rs->rx_left = xfer->len / rs->n_bytes; 34701b59ce5SEmil Renner Berthing 34801b59ce5SEmil Renner Berthing writel_relaxed(INT_RF_FULL, rs->regs + ROCKCHIP_SPI_IMR); 34930688e4eSEmil Renner Berthing spi_enable_chip(rs, true); 350a3c17402SEmil Renner Berthing 35101b59ce5SEmil Renner Berthing if (rs->tx_left) 35264e36824Saddy ke rockchip_spi_pio_writer(rs); 35364e36824Saddy ke 35401b59ce5SEmil Renner Berthing /* 1 means the transfer is in progress */ 35501b59ce5SEmil Renner Berthing return 1; 35664e36824Saddy ke } 35764e36824Saddy ke 35864e36824Saddy ke static void rockchip_spi_dma_rxcb(void *data) 35964e36824Saddy ke { 360d66571a2SChris Ruehl struct spi_controller *ctlr = data; 361d66571a2SChris Ruehl struct rockchip_spi *rs = spi_controller_get_devdata(ctlr); 362fab3e487SEmil Renner Berthing int state = atomic_fetch_andnot(RXDMA, &rs->state); 36364e36824Saddy ke 364d065f41aSChris Ruehl if (state & TXDMA && !rs->slave_abort) 365fab3e487SEmil Renner Berthing return; 36664e36824Saddy ke 36730688e4eSEmil Renner Berthing spi_enable_chip(rs, false); 368d66571a2SChris Ruehl spi_finalize_current_transfer(ctlr); 369c28be31bSAddy Ke } 37064e36824Saddy ke 37164e36824Saddy ke static void rockchip_spi_dma_txcb(void *data) 37264e36824Saddy ke { 373d66571a2SChris Ruehl struct spi_controller *ctlr = data; 374d66571a2SChris Ruehl struct rockchip_spi *rs = spi_controller_get_devdata(ctlr); 375fab3e487SEmil Renner Berthing int state = atomic_fetch_andnot(TXDMA, &rs->state); 376fab3e487SEmil Renner Berthing 377d065f41aSChris Ruehl if (state & RXDMA && !rs->slave_abort) 378fab3e487SEmil Renner Berthing return; 37964e36824Saddy ke 3802df08e78SAddy Ke /* Wait until the FIFO data completely. */ 3812df08e78SAddy Ke wait_for_idle(rs); 3822df08e78SAddy Ke 38330688e4eSEmil Renner Berthing spi_enable_chip(rs, false); 384d66571a2SChris Ruehl spi_finalize_current_transfer(ctlr); 3852c2bc748SAddy Ke } 38664e36824Saddy ke 387*4d9ca632SJon Lin static u32 rockchip_spi_calc_burst_size(u32 data_len) 388*4d9ca632SJon Lin { 389*4d9ca632SJon Lin u32 i; 390*4d9ca632SJon Lin 391*4d9ca632SJon Lin /* burst size: 1, 2, 4, 8 */ 392*4d9ca632SJon Lin for (i = 1; i < 8; i <<= 1) { 393*4d9ca632SJon Lin if (data_len & i) 394*4d9ca632SJon Lin break; 395*4d9ca632SJon Lin } 396*4d9ca632SJon Lin 397*4d9ca632SJon Lin return i; 398*4d9ca632SJon Lin } 399*4d9ca632SJon Lin 400fc1ad8eeSEmil Renner Berthing static int rockchip_spi_prepare_dma(struct rockchip_spi *rs, 401d66571a2SChris Ruehl struct spi_controller *ctlr, struct spi_transfer *xfer) 40264e36824Saddy ke { 40364e36824Saddy ke struct dma_async_tx_descriptor *rxdesc, *txdesc; 40464e36824Saddy ke 405fab3e487SEmil Renner Berthing atomic_set(&rs->state, 0); 40664e36824Saddy ke 40797cf5669SArnd Bergmann rxdesc = NULL; 408fc1ad8eeSEmil Renner Berthing if (xfer->rx_buf) { 40931bcb57bSEmil Renner Berthing struct dma_slave_config rxconf = { 41031bcb57bSEmil Renner Berthing .direction = DMA_DEV_TO_MEM, 411eee06a9eSEmil Renner Berthing .src_addr = rs->dma_addr_rx, 41231bcb57bSEmil Renner Berthing .src_addr_width = rs->n_bytes, 413*4d9ca632SJon Lin .src_maxburst = rockchip_spi_calc_burst_size(xfer->len / 414*4d9ca632SJon Lin rs->n_bytes), 41531bcb57bSEmil Renner Berthing }; 41631bcb57bSEmil Renner Berthing 417d66571a2SChris Ruehl dmaengine_slave_config(ctlr->dma_rx, &rxconf); 41864e36824Saddy ke 4195dcc44edSAddy Ke rxdesc = dmaengine_prep_slave_sg( 420d66571a2SChris Ruehl ctlr->dma_rx, 421fc1ad8eeSEmil Renner Berthing xfer->rx_sg.sgl, xfer->rx_sg.nents, 422d9071b7eSEmil Renner Berthing DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT); 423ea984911SShawn Lin if (!rxdesc) 424ea984911SShawn Lin return -EINVAL; 42564e36824Saddy ke 42664e36824Saddy ke rxdesc->callback = rockchip_spi_dma_rxcb; 427d66571a2SChris Ruehl rxdesc->callback_param = ctlr; 42864e36824Saddy ke } 42964e36824Saddy ke 43097cf5669SArnd Bergmann txdesc = NULL; 431fc1ad8eeSEmil Renner Berthing if (xfer->tx_buf) { 43231bcb57bSEmil Renner Berthing struct dma_slave_config txconf = { 43331bcb57bSEmil Renner Berthing .direction = DMA_MEM_TO_DEV, 434eee06a9eSEmil Renner Berthing .dst_addr = rs->dma_addr_tx, 43531bcb57bSEmil Renner Berthing .dst_addr_width = rs->n_bytes, 43647300728SEmil Renner Berthing .dst_maxburst = rs->fifo_len / 4, 43731bcb57bSEmil Renner Berthing }; 43831bcb57bSEmil Renner Berthing 439d66571a2SChris Ruehl dmaengine_slave_config(ctlr->dma_tx, &txconf); 44064e36824Saddy ke 4415dcc44edSAddy Ke txdesc = dmaengine_prep_slave_sg( 442d66571a2SChris Ruehl ctlr->dma_tx, 443fc1ad8eeSEmil Renner Berthing xfer->tx_sg.sgl, xfer->tx_sg.nents, 444d9071b7eSEmil Renner Berthing DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT); 445ea984911SShawn Lin if (!txdesc) { 446ea984911SShawn Lin if (rxdesc) 447d66571a2SChris Ruehl dmaengine_terminate_sync(ctlr->dma_rx); 448ea984911SShawn Lin return -EINVAL; 449ea984911SShawn Lin } 45064e36824Saddy ke 45164e36824Saddy ke txdesc->callback = rockchip_spi_dma_txcb; 452d66571a2SChris Ruehl txdesc->callback_param = ctlr; 45364e36824Saddy ke } 45464e36824Saddy ke 45564e36824Saddy ke /* rx must be started before tx due to spi instinct */ 45697cf5669SArnd Bergmann if (rxdesc) { 457fab3e487SEmil Renner Berthing atomic_or(RXDMA, &rs->state); 45864e36824Saddy ke dmaengine_submit(rxdesc); 459d66571a2SChris Ruehl dma_async_issue_pending(ctlr->dma_rx); 46064e36824Saddy ke } 46164e36824Saddy ke 46230688e4eSEmil Renner Berthing spi_enable_chip(rs, true); 463a3c17402SEmil Renner Berthing 46497cf5669SArnd Bergmann if (txdesc) { 465fab3e487SEmil Renner Berthing atomic_or(TXDMA, &rs->state); 46664e36824Saddy ke dmaengine_submit(txdesc); 467d66571a2SChris Ruehl dma_async_issue_pending(ctlr->dma_tx); 46864e36824Saddy ke } 469ea984911SShawn Lin 470a3c17402SEmil Renner Berthing /* 1 means the transfer is in progress */ 471a3c17402SEmil Renner Berthing return 1; 47264e36824Saddy ke } 47364e36824Saddy ke 474fc1ad8eeSEmil Renner Berthing static void rockchip_spi_config(struct rockchip_spi *rs, 475eff0275eSEmil Renner Berthing struct spi_device *spi, struct spi_transfer *xfer, 476d065f41aSChris Ruehl bool use_dma, bool slave_mode) 47764e36824Saddy ke { 4782410d6a3SEmil Renner Berthing u32 cr0 = CR0_FRF_SPI << CR0_FRF_OFFSET 4792410d6a3SEmil Renner Berthing | CR0_BHT_8BIT << CR0_BHT_OFFSET 4802410d6a3SEmil Renner Berthing | CR0_SSD_ONE << CR0_SSD_OFFSET 4812410d6a3SEmil Renner Berthing | CR0_EM_BIG << CR0_EM_OFFSET; 48265498c6aSEmil Renner Berthing u32 cr1; 48365498c6aSEmil Renner Berthing u32 dmacr = 0; 48464e36824Saddy ke 485d065f41aSChris Ruehl if (slave_mode) 486d065f41aSChris Ruehl cr0 |= CR0_OPM_SLAVE << CR0_OPM_OFFSET; 487d065f41aSChris Ruehl rs->slave_abort = false; 488d065f41aSChris Ruehl 48974b7efa8SEmil Renner Berthing cr0 |= rs->rsd << CR0_RSD_OFFSET; 490fc1ad8eeSEmil Renner Berthing cr0 |= (spi->mode & 0x3U) << CR0_SCPH_OFFSET; 49104290192SEmil Renner Berthing if (spi->mode & SPI_LSB_FIRST) 49204290192SEmil Renner Berthing cr0 |= CR0_FBM_LSB << CR0_FBM_OFFSET; 493fc1ad8eeSEmil Renner Berthing 494fc1ad8eeSEmil Renner Berthing if (xfer->rx_buf && xfer->tx_buf) 495fc1ad8eeSEmil Renner Berthing cr0 |= CR0_XFM_TR << CR0_XFM_OFFSET; 496fc1ad8eeSEmil Renner Berthing else if (xfer->rx_buf) 497fc1ad8eeSEmil Renner Berthing cr0 |= CR0_XFM_RO << CR0_XFM_OFFSET; 49801b59ce5SEmil Renner Berthing else if (use_dma) 499fc1ad8eeSEmil Renner Berthing cr0 |= CR0_XFM_TO << CR0_XFM_OFFSET; 50064e36824Saddy ke 50165498c6aSEmil Renner Berthing switch (xfer->bits_per_word) { 50265498c6aSEmil Renner Berthing case 4: 50365498c6aSEmil Renner Berthing cr0 |= CR0_DFS_4BIT << CR0_DFS_OFFSET; 50465498c6aSEmil Renner Berthing cr1 = xfer->len - 1; 50565498c6aSEmil Renner Berthing break; 50665498c6aSEmil Renner Berthing case 8: 50765498c6aSEmil Renner Berthing cr0 |= CR0_DFS_8BIT << CR0_DFS_OFFSET; 50865498c6aSEmil Renner Berthing cr1 = xfer->len - 1; 50965498c6aSEmil Renner Berthing break; 51065498c6aSEmil Renner Berthing case 16: 51165498c6aSEmil Renner Berthing cr0 |= CR0_DFS_16BIT << CR0_DFS_OFFSET; 51265498c6aSEmil Renner Berthing cr1 = xfer->len / 2 - 1; 51365498c6aSEmil Renner Berthing break; 51465498c6aSEmil Renner Berthing default: 51565498c6aSEmil Renner Berthing /* we only whitelist 4, 8 and 16 bit words in 516d66571a2SChris Ruehl * ctlr->bits_per_word_mask, so this shouldn't 51765498c6aSEmil Renner Berthing * happen 51865498c6aSEmil Renner Berthing */ 51965498c6aSEmil Renner Berthing unreachable(); 52065498c6aSEmil Renner Berthing } 52165498c6aSEmil Renner Berthing 522eff0275eSEmil Renner Berthing if (use_dma) { 523fc1ad8eeSEmil Renner Berthing if (xfer->tx_buf) 52464e36824Saddy ke dmacr |= TF_DMA_EN; 525fc1ad8eeSEmil Renner Berthing if (xfer->rx_buf) 52664e36824Saddy ke dmacr |= RF_DMA_EN; 52764e36824Saddy ke } 52864e36824Saddy ke 52964e36824Saddy ke writel_relaxed(cr0, rs->regs + ROCKCHIP_SPI_CTRLR0); 53065498c6aSEmil Renner Berthing writel_relaxed(cr1, rs->regs + ROCKCHIP_SPI_CTRLR1); 53104b37d2dSHuibin Hong 53201b59ce5SEmil Renner Berthing /* unfortunately setting the fifo threshold level to generate an 53301b59ce5SEmil Renner Berthing * interrupt exactly when the fifo is full doesn't seem to work, 53401b59ce5SEmil Renner Berthing * so we need the strict inequality here 53501b59ce5SEmil Renner Berthing */ 53601b59ce5SEmil Renner Berthing if (xfer->len < rs->fifo_len) 53701b59ce5SEmil Renner Berthing writel_relaxed(xfer->len - 1, rs->regs + ROCKCHIP_SPI_RXFTLR); 53801b59ce5SEmil Renner Berthing else 53964e36824Saddy ke writel_relaxed(rs->fifo_len / 2 - 1, rs->regs + ROCKCHIP_SPI_RXFTLR); 54064e36824Saddy ke 54147300728SEmil Renner Berthing writel_relaxed(rs->fifo_len / 2, rs->regs + ROCKCHIP_SPI_DMATDLR); 542*4d9ca632SJon Lin writel_relaxed(rockchip_spi_calc_burst_size(xfer->len / rs->n_bytes) - 1, 543*4d9ca632SJon Lin rs->regs + ROCKCHIP_SPI_DMARDLR); 54464e36824Saddy ke writel_relaxed(dmacr, rs->regs + ROCKCHIP_SPI_DMACR); 54564e36824Saddy ke 546420b82f8SEmil Renner Berthing /* the hardware only supports an even clock divisor, so 547420b82f8SEmil Renner Berthing * round divisor = spiclk / speed up to nearest even number 548420b82f8SEmil Renner Berthing * so that the resulting speed is <= the requested speed 549420b82f8SEmil Renner Berthing */ 550420b82f8SEmil Renner Berthing writel_relaxed(2 * DIV_ROUND_UP(rs->freq, 2 * xfer->speed_hz), 551420b82f8SEmil Renner Berthing rs->regs + ROCKCHIP_SPI_BAUDR); 55264e36824Saddy ke } 55364e36824Saddy ke 5545185a81cSBrian Norris static size_t rockchip_spi_max_transfer_size(struct spi_device *spi) 5555185a81cSBrian Norris { 5565185a81cSBrian Norris return ROCKCHIP_SPI_MAX_TRANLEN; 5575185a81cSBrian Norris } 5585185a81cSBrian Norris 559d065f41aSChris Ruehl static int rockchip_spi_slave_abort(struct spi_controller *ctlr) 560d065f41aSChris Ruehl { 561d065f41aSChris Ruehl struct rockchip_spi *rs = spi_controller_get_devdata(ctlr); 562d065f41aSChris Ruehl 563d065f41aSChris Ruehl rs->slave_abort = true; 564d065f41aSChris Ruehl complete(&ctlr->xfer_completion); 565d065f41aSChris Ruehl 566d065f41aSChris Ruehl return 0; 567d065f41aSChris Ruehl } 568d065f41aSChris Ruehl 5695dcc44edSAddy Ke static int rockchip_spi_transfer_one( 570d66571a2SChris Ruehl struct spi_controller *ctlr, 57164e36824Saddy ke struct spi_device *spi, 57264e36824Saddy ke struct spi_transfer *xfer) 57364e36824Saddy ke { 574d66571a2SChris Ruehl struct rockchip_spi *rs = spi_controller_get_devdata(ctlr); 575eff0275eSEmil Renner Berthing bool use_dma; 57664e36824Saddy ke 57762946172SDoug Anderson WARN_ON(readl_relaxed(rs->regs + ROCKCHIP_SPI_SSIENR) && 57862946172SDoug Anderson (readl_relaxed(rs->regs + ROCKCHIP_SPI_SR) & SR_BUSY)); 57964e36824Saddy ke 58064e36824Saddy ke if (!xfer->tx_buf && !xfer->rx_buf) { 58164e36824Saddy ke dev_err(rs->dev, "No buffer for transfer\n"); 58264e36824Saddy ke return -EINVAL; 58364e36824Saddy ke } 58464e36824Saddy ke 5855185a81cSBrian Norris if (xfer->len > ROCKCHIP_SPI_MAX_TRANLEN) { 5865185a81cSBrian Norris dev_err(rs->dev, "Transfer is too long (%d)\n", xfer->len); 5875185a81cSBrian Norris return -EINVAL; 5885185a81cSBrian Norris } 5895185a81cSBrian Norris 59065498c6aSEmil Renner Berthing rs->n_bytes = xfer->bits_per_word <= 8 ? 1 : 2; 59164e36824Saddy ke 592d66571a2SChris Ruehl use_dma = ctlr->can_dma ? ctlr->can_dma(ctlr, spi, xfer) : false; 59364e36824Saddy ke 594d065f41aSChris Ruehl rockchip_spi_config(rs, spi, xfer, use_dma, ctlr->slave); 59564e36824Saddy ke 596eff0275eSEmil Renner Berthing if (use_dma) 597d66571a2SChris Ruehl return rockchip_spi_prepare_dma(rs, ctlr, xfer); 59864e36824Saddy ke 59901b59ce5SEmil Renner Berthing return rockchip_spi_prepare_irq(rs, xfer); 60064e36824Saddy ke } 60164e36824Saddy ke 602d66571a2SChris Ruehl static bool rockchip_spi_can_dma(struct spi_controller *ctlr, 60364e36824Saddy ke struct spi_device *spi, 60464e36824Saddy ke struct spi_transfer *xfer) 60564e36824Saddy ke { 606d66571a2SChris Ruehl struct rockchip_spi *rs = spi_controller_get_devdata(ctlr); 60701b59ce5SEmil Renner Berthing unsigned int bytes_per_word = xfer->bits_per_word <= 8 ? 1 : 2; 60864e36824Saddy ke 60901b59ce5SEmil Renner Berthing /* if the numbor of spi words to transfer is less than the fifo 61001b59ce5SEmil Renner Berthing * length we can just fill the fifo and wait for a single irq, 61101b59ce5SEmil Renner Berthing * so don't bother setting up dma 61201b59ce5SEmil Renner Berthing */ 61301b59ce5SEmil Renner Berthing return xfer->len / bytes_per_word >= rs->fifo_len; 61464e36824Saddy ke } 61564e36824Saddy ke 61664e36824Saddy ke static int rockchip_spi_probe(struct platform_device *pdev) 61764e36824Saddy ke { 61843de979dSJeffy Chen int ret; 61964e36824Saddy ke struct rockchip_spi *rs; 620d66571a2SChris Ruehl struct spi_controller *ctlr; 62164e36824Saddy ke struct resource *mem; 622d065f41aSChris Ruehl struct device_node *np = pdev->dev.of_node; 62376b17e6eSJulius Werner u32 rsd_nsecs; 624d065f41aSChris Ruehl bool slave_mode; 62564e36824Saddy ke 626d065f41aSChris Ruehl slave_mode = of_property_read_bool(np, "spi-slave"); 627d065f41aSChris Ruehl 628d065f41aSChris Ruehl if (slave_mode) 629d065f41aSChris Ruehl ctlr = spi_alloc_slave(&pdev->dev, 630d065f41aSChris Ruehl sizeof(struct rockchip_spi)); 631d065f41aSChris Ruehl else 632d065f41aSChris Ruehl ctlr = spi_alloc_master(&pdev->dev, 633d065f41aSChris Ruehl sizeof(struct rockchip_spi)); 634d065f41aSChris Ruehl 635d66571a2SChris Ruehl if (!ctlr) 63664e36824Saddy ke return -ENOMEM; 6375dcc44edSAddy Ke 638d66571a2SChris Ruehl platform_set_drvdata(pdev, ctlr); 63964e36824Saddy ke 640d66571a2SChris Ruehl rs = spi_controller_get_devdata(ctlr); 641d065f41aSChris Ruehl ctlr->slave = slave_mode; 64264e36824Saddy ke 64364e36824Saddy ke /* Get basic io resource and map it */ 64464e36824Saddy ke mem = platform_get_resource(pdev, IORESOURCE_MEM, 0); 64564e36824Saddy ke rs->regs = devm_ioremap_resource(&pdev->dev, mem); 64664e36824Saddy ke if (IS_ERR(rs->regs)) { 64764e36824Saddy ke ret = PTR_ERR(rs->regs); 648d66571a2SChris Ruehl goto err_put_ctlr; 64964e36824Saddy ke } 65064e36824Saddy ke 65164e36824Saddy ke rs->apb_pclk = devm_clk_get(&pdev->dev, "apb_pclk"); 65264e36824Saddy ke if (IS_ERR(rs->apb_pclk)) { 65364e36824Saddy ke dev_err(&pdev->dev, "Failed to get apb_pclk\n"); 65464e36824Saddy ke ret = PTR_ERR(rs->apb_pclk); 655d66571a2SChris Ruehl goto err_put_ctlr; 65664e36824Saddy ke } 65764e36824Saddy ke 65864e36824Saddy ke rs->spiclk = devm_clk_get(&pdev->dev, "spiclk"); 65964e36824Saddy ke if (IS_ERR(rs->spiclk)) { 66064e36824Saddy ke dev_err(&pdev->dev, "Failed to get spi_pclk\n"); 66164e36824Saddy ke ret = PTR_ERR(rs->spiclk); 662d66571a2SChris Ruehl goto err_put_ctlr; 66364e36824Saddy ke } 66464e36824Saddy ke 66564e36824Saddy ke ret = clk_prepare_enable(rs->apb_pclk); 66643de979dSJeffy Chen if (ret < 0) { 66764e36824Saddy ke dev_err(&pdev->dev, "Failed to enable apb_pclk\n"); 668d66571a2SChris Ruehl goto err_put_ctlr; 66964e36824Saddy ke } 67064e36824Saddy ke 67164e36824Saddy ke ret = clk_prepare_enable(rs->spiclk); 67243de979dSJeffy Chen if (ret < 0) { 67364e36824Saddy ke dev_err(&pdev->dev, "Failed to enable spi_clk\n"); 674c351587eSJeffy Chen goto err_disable_apbclk; 67564e36824Saddy ke } 67664e36824Saddy ke 67730688e4eSEmil Renner Berthing spi_enable_chip(rs, false); 67864e36824Saddy ke 67901b59ce5SEmil Renner Berthing ret = platform_get_irq(pdev, 0); 68001b59ce5SEmil Renner Berthing if (ret < 0) 68101b59ce5SEmil Renner Berthing goto err_disable_spiclk; 68201b59ce5SEmil Renner Berthing 68301b59ce5SEmil Renner Berthing ret = devm_request_threaded_irq(&pdev->dev, ret, rockchip_spi_isr, NULL, 684d66571a2SChris Ruehl IRQF_ONESHOT, dev_name(&pdev->dev), ctlr); 68501b59ce5SEmil Renner Berthing if (ret) 68601b59ce5SEmil Renner Berthing goto err_disable_spiclk; 68701b59ce5SEmil Renner Berthing 68864e36824Saddy ke rs->dev = &pdev->dev; 689420b82f8SEmil Renner Berthing rs->freq = clk_get_rate(rs->spiclk); 69064e36824Saddy ke 69176b17e6eSJulius Werner if (!of_property_read_u32(pdev->dev.of_node, "rx-sample-delay-ns", 69274b7efa8SEmil Renner Berthing &rsd_nsecs)) { 69374b7efa8SEmil Renner Berthing /* rx sample delay is expressed in parent clock cycles (max 3) */ 69474b7efa8SEmil Renner Berthing u32 rsd = DIV_ROUND_CLOSEST(rsd_nsecs * (rs->freq >> 8), 69574b7efa8SEmil Renner Berthing 1000000000 >> 8); 69674b7efa8SEmil Renner Berthing if (!rsd) { 69774b7efa8SEmil Renner Berthing dev_warn(rs->dev, "%u Hz are too slow to express %u ns delay\n", 69874b7efa8SEmil Renner Berthing rs->freq, rsd_nsecs); 69974b7efa8SEmil Renner Berthing } else if (rsd > CR0_RSD_MAX) { 70074b7efa8SEmil Renner Berthing rsd = CR0_RSD_MAX; 70174b7efa8SEmil Renner Berthing dev_warn(rs->dev, "%u Hz are too fast to express %u ns delay, clamping at %u ns\n", 70274b7efa8SEmil Renner Berthing rs->freq, rsd_nsecs, 70374b7efa8SEmil Renner Berthing CR0_RSD_MAX * 1000000000U / rs->freq); 70474b7efa8SEmil Renner Berthing } 70574b7efa8SEmil Renner Berthing rs->rsd = rsd; 70674b7efa8SEmil Renner Berthing } 70776b17e6eSJulius Werner 70864e36824Saddy ke rs->fifo_len = get_fifo_len(rs); 70964e36824Saddy ke if (!rs->fifo_len) { 71064e36824Saddy ke dev_err(&pdev->dev, "Failed to get fifo length\n"); 711db7e8d90SWei Yongjun ret = -EINVAL; 712c351587eSJeffy Chen goto err_disable_spiclk; 71364e36824Saddy ke } 71464e36824Saddy ke 71564e36824Saddy ke pm_runtime_set_active(&pdev->dev); 71664e36824Saddy ke pm_runtime_enable(&pdev->dev); 71764e36824Saddy ke 718d66571a2SChris Ruehl ctlr->auto_runtime_pm = true; 719d66571a2SChris Ruehl ctlr->bus_num = pdev->id; 720d66571a2SChris Ruehl ctlr->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LOOP | SPI_LSB_FIRST; 721d065f41aSChris Ruehl if (slave_mode) { 722d065f41aSChris Ruehl ctlr->mode_bits |= SPI_NO_CS; 723d065f41aSChris Ruehl ctlr->slave_abort = rockchip_spi_slave_abort; 724d065f41aSChris Ruehl } else { 725d065f41aSChris Ruehl ctlr->flags = SPI_MASTER_GPIO_SS; 726eb1262e3SChris Ruehl ctlr->max_native_cs = ROCKCHIP_SPI_MAX_CS_NUM; 727eb1262e3SChris Ruehl /* 728eb1262e3SChris Ruehl * rk spi0 has two native cs, spi1..5 one cs only 729eb1262e3SChris Ruehl * if num-cs is missing in the dts, default to 1 730eb1262e3SChris Ruehl */ 731eb1262e3SChris Ruehl if (of_property_read_u16(np, "num-cs", &ctlr->num_chipselect)) 732eb1262e3SChris Ruehl ctlr->num_chipselect = 1; 733eb1262e3SChris Ruehl ctlr->use_gpio_descriptors = true; 734d065f41aSChris Ruehl } 735d66571a2SChris Ruehl ctlr->dev.of_node = pdev->dev.of_node; 736d66571a2SChris Ruehl ctlr->bits_per_word_mask = SPI_BPW_MASK(16) | SPI_BPW_MASK(8) | SPI_BPW_MASK(4); 737d66571a2SChris Ruehl ctlr->min_speed_hz = rs->freq / BAUDR_SCKDV_MAX; 738d66571a2SChris Ruehl ctlr->max_speed_hz = min(rs->freq / BAUDR_SCKDV_MIN, MAX_SCLK_OUT); 73964e36824Saddy ke 740d66571a2SChris Ruehl ctlr->set_cs = rockchip_spi_set_cs; 741d66571a2SChris Ruehl ctlr->transfer_one = rockchip_spi_transfer_one; 742d66571a2SChris Ruehl ctlr->max_transfer_size = rockchip_spi_max_transfer_size; 743d66571a2SChris Ruehl ctlr->handle_err = rockchip_spi_handle_err; 74464e36824Saddy ke 745d66571a2SChris Ruehl ctlr->dma_tx = dma_request_chan(rs->dev, "tx"); 746d66571a2SChris Ruehl if (IS_ERR(ctlr->dma_tx)) { 74761cadcf4SShawn Lin /* Check tx to see if we need defer probing driver */ 748d66571a2SChris Ruehl if (PTR_ERR(ctlr->dma_tx) == -EPROBE_DEFER) { 74961cadcf4SShawn Lin ret = -EPROBE_DEFER; 750c351587eSJeffy Chen goto err_disable_pm_runtime; 75161cadcf4SShawn Lin } 75264e36824Saddy ke dev_warn(rs->dev, "Failed to request TX DMA channel\n"); 753d66571a2SChris Ruehl ctlr->dma_tx = NULL; 75464e36824Saddy ke } 755e4c0e06fSShawn Lin 756d66571a2SChris Ruehl ctlr->dma_rx = dma_request_chan(rs->dev, "rx"); 757d66571a2SChris Ruehl if (IS_ERR(ctlr->dma_rx)) { 758d66571a2SChris Ruehl if (PTR_ERR(ctlr->dma_rx) == -EPROBE_DEFER) { 759e4c0e06fSShawn Lin ret = -EPROBE_DEFER; 7605de7ed0cSDan Carpenter goto err_free_dma_tx; 761e4c0e06fSShawn Lin } 76264e36824Saddy ke dev_warn(rs->dev, "Failed to request RX DMA channel\n"); 763d66571a2SChris Ruehl ctlr->dma_rx = NULL; 76464e36824Saddy ke } 76564e36824Saddy ke 766d66571a2SChris Ruehl if (ctlr->dma_tx && ctlr->dma_rx) { 767eee06a9eSEmil Renner Berthing rs->dma_addr_tx = mem->start + ROCKCHIP_SPI_TXDR; 768eee06a9eSEmil Renner Berthing rs->dma_addr_rx = mem->start + ROCKCHIP_SPI_RXDR; 769d66571a2SChris Ruehl ctlr->can_dma = rockchip_spi_can_dma; 77064e36824Saddy ke } 77164e36824Saddy ke 772d66571a2SChris Ruehl ret = devm_spi_register_controller(&pdev->dev, ctlr); 77343de979dSJeffy Chen if (ret < 0) { 774d66571a2SChris Ruehl dev_err(&pdev->dev, "Failed to register controller\n"); 775c351587eSJeffy Chen goto err_free_dma_rx; 77664e36824Saddy ke } 77764e36824Saddy ke 77864e36824Saddy ke return 0; 77964e36824Saddy ke 780c351587eSJeffy Chen err_free_dma_rx: 781d66571a2SChris Ruehl if (ctlr->dma_rx) 782d66571a2SChris Ruehl dma_release_channel(ctlr->dma_rx); 7835de7ed0cSDan Carpenter err_free_dma_tx: 784d66571a2SChris Ruehl if (ctlr->dma_tx) 785d66571a2SChris Ruehl dma_release_channel(ctlr->dma_tx); 786c351587eSJeffy Chen err_disable_pm_runtime: 787c351587eSJeffy Chen pm_runtime_disable(&pdev->dev); 788c351587eSJeffy Chen err_disable_spiclk: 78964e36824Saddy ke clk_disable_unprepare(rs->spiclk); 790c351587eSJeffy Chen err_disable_apbclk: 79164e36824Saddy ke clk_disable_unprepare(rs->apb_pclk); 792d66571a2SChris Ruehl err_put_ctlr: 793d66571a2SChris Ruehl spi_controller_put(ctlr); 79464e36824Saddy ke 79564e36824Saddy ke return ret; 79664e36824Saddy ke } 79764e36824Saddy ke 79864e36824Saddy ke static int rockchip_spi_remove(struct platform_device *pdev) 79964e36824Saddy ke { 800d66571a2SChris Ruehl struct spi_controller *ctlr = spi_controller_get(platform_get_drvdata(pdev)); 801d66571a2SChris Ruehl struct rockchip_spi *rs = spi_controller_get_devdata(ctlr); 80264e36824Saddy ke 8036a06e895SJeffy Chen pm_runtime_get_sync(&pdev->dev); 80464e36824Saddy ke 80564e36824Saddy ke clk_disable_unprepare(rs->spiclk); 80664e36824Saddy ke clk_disable_unprepare(rs->apb_pclk); 80764e36824Saddy ke 8086a06e895SJeffy Chen pm_runtime_put_noidle(&pdev->dev); 8096a06e895SJeffy Chen pm_runtime_disable(&pdev->dev); 8106a06e895SJeffy Chen pm_runtime_set_suspended(&pdev->dev); 8116a06e895SJeffy Chen 812d66571a2SChris Ruehl if (ctlr->dma_tx) 813d66571a2SChris Ruehl dma_release_channel(ctlr->dma_tx); 814d66571a2SChris Ruehl if (ctlr->dma_rx) 815d66571a2SChris Ruehl dma_release_channel(ctlr->dma_rx); 81664e36824Saddy ke 817d66571a2SChris Ruehl spi_controller_put(ctlr); 818844c9f47SShawn Lin 81964e36824Saddy ke return 0; 82064e36824Saddy ke } 82164e36824Saddy ke 82264e36824Saddy ke #ifdef CONFIG_PM_SLEEP 82364e36824Saddy ke static int rockchip_spi_suspend(struct device *dev) 82464e36824Saddy ke { 82543de979dSJeffy Chen int ret; 826d66571a2SChris Ruehl struct spi_controller *ctlr = dev_get_drvdata(dev); 82764e36824Saddy ke 828d66571a2SChris Ruehl ret = spi_controller_suspend(ctlr); 82943de979dSJeffy Chen if (ret < 0) 83064e36824Saddy ke return ret; 83164e36824Saddy ke 832d38c4ae1SJeffy Chen ret = pm_runtime_force_suspend(dev); 833d38c4ae1SJeffy Chen if (ret < 0) 834d38c4ae1SJeffy Chen return ret; 83564e36824Saddy ke 83623e291c2SBrian Norris pinctrl_pm_select_sleep_state(dev); 83723e291c2SBrian Norris 83843de979dSJeffy Chen return 0; 83964e36824Saddy ke } 84064e36824Saddy ke 84164e36824Saddy ke static int rockchip_spi_resume(struct device *dev) 84264e36824Saddy ke { 84343de979dSJeffy Chen int ret; 844d66571a2SChris Ruehl struct spi_controller *ctlr = dev_get_drvdata(dev); 845d66571a2SChris Ruehl struct rockchip_spi *rs = spi_controller_get_devdata(ctlr); 84664e36824Saddy ke 84723e291c2SBrian Norris pinctrl_pm_select_default_state(dev); 84823e291c2SBrian Norris 849d38c4ae1SJeffy Chen ret = pm_runtime_force_resume(dev); 85064e36824Saddy ke if (ret < 0) 85164e36824Saddy ke return ret; 85264e36824Saddy ke 853d66571a2SChris Ruehl ret = spi_controller_resume(ctlr); 85464e36824Saddy ke if (ret < 0) { 85564e36824Saddy ke clk_disable_unprepare(rs->spiclk); 85664e36824Saddy ke clk_disable_unprepare(rs->apb_pclk); 85764e36824Saddy ke } 85864e36824Saddy ke 85943de979dSJeffy Chen return 0; 86064e36824Saddy ke } 86164e36824Saddy ke #endif /* CONFIG_PM_SLEEP */ 86264e36824Saddy ke 863ec833050SRafael J. Wysocki #ifdef CONFIG_PM 86464e36824Saddy ke static int rockchip_spi_runtime_suspend(struct device *dev) 86564e36824Saddy ke { 866d66571a2SChris Ruehl struct spi_controller *ctlr = dev_get_drvdata(dev); 867d66571a2SChris Ruehl struct rockchip_spi *rs = spi_controller_get_devdata(ctlr); 86864e36824Saddy ke 86964e36824Saddy ke clk_disable_unprepare(rs->spiclk); 87064e36824Saddy ke clk_disable_unprepare(rs->apb_pclk); 87164e36824Saddy ke 87264e36824Saddy ke return 0; 87364e36824Saddy ke } 87464e36824Saddy ke 87564e36824Saddy ke static int rockchip_spi_runtime_resume(struct device *dev) 87664e36824Saddy ke { 87764e36824Saddy ke int ret; 878d66571a2SChris Ruehl struct spi_controller *ctlr = dev_get_drvdata(dev); 879d66571a2SChris Ruehl struct rockchip_spi *rs = spi_controller_get_devdata(ctlr); 88064e36824Saddy ke 88164e36824Saddy ke ret = clk_prepare_enable(rs->apb_pclk); 88243de979dSJeffy Chen if (ret < 0) 88364e36824Saddy ke return ret; 88464e36824Saddy ke 88564e36824Saddy ke ret = clk_prepare_enable(rs->spiclk); 88643de979dSJeffy Chen if (ret < 0) 88764e36824Saddy ke clk_disable_unprepare(rs->apb_pclk); 88864e36824Saddy ke 88943de979dSJeffy Chen return 0; 89064e36824Saddy ke } 891ec833050SRafael J. Wysocki #endif /* CONFIG_PM */ 89264e36824Saddy ke 89364e36824Saddy ke static const struct dev_pm_ops rockchip_spi_pm = { 89464e36824Saddy ke SET_SYSTEM_SLEEP_PM_OPS(rockchip_spi_suspend, rockchip_spi_resume) 89564e36824Saddy ke SET_RUNTIME_PM_OPS(rockchip_spi_runtime_suspend, 89664e36824Saddy ke rockchip_spi_runtime_resume, NULL) 89764e36824Saddy ke }; 89864e36824Saddy ke 89964e36824Saddy ke static const struct of_device_id rockchip_spi_dt_match[] = { 900c6486eadSJohan Jonker { .compatible = "rockchip,px30-spi", }, 901aa29ea3dSCaesar Wang { .compatible = "rockchip,rk3036-spi", }, 90264e36824Saddy ke { .compatible = "rockchip,rk3066-spi", }, 903b839b785SAddy Ke { .compatible = "rockchip,rk3188-spi", }, 904aa29ea3dSCaesar Wang { .compatible = "rockchip,rk3228-spi", }, 905b839b785SAddy Ke { .compatible = "rockchip,rk3288-spi", }, 906c6486eadSJohan Jonker { .compatible = "rockchip,rk3308-spi", }, 907c6486eadSJohan Jonker { .compatible = "rockchip,rk3328-spi", }, 908aa29ea3dSCaesar Wang { .compatible = "rockchip,rk3368-spi", }, 9099b7a5622SXu Jianqun { .compatible = "rockchip,rk3399-spi", }, 910c6486eadSJohan Jonker { .compatible = "rockchip,rv1108-spi", }, 91164e36824Saddy ke { }, 91264e36824Saddy ke }; 91364e36824Saddy ke MODULE_DEVICE_TABLE(of, rockchip_spi_dt_match); 91464e36824Saddy ke 91564e36824Saddy ke static struct platform_driver rockchip_spi_driver = { 91664e36824Saddy ke .driver = { 91764e36824Saddy ke .name = DRIVER_NAME, 91864e36824Saddy ke .pm = &rockchip_spi_pm, 91964e36824Saddy ke .of_match_table = of_match_ptr(rockchip_spi_dt_match), 92064e36824Saddy ke }, 92164e36824Saddy ke .probe = rockchip_spi_probe, 92264e36824Saddy ke .remove = rockchip_spi_remove, 92364e36824Saddy ke }; 92464e36824Saddy ke 92564e36824Saddy ke module_platform_driver(rockchip_spi_driver); 92664e36824Saddy ke 9275dcc44edSAddy Ke MODULE_AUTHOR("Addy Ke <addy.ke@rock-chips.com>"); 92864e36824Saddy ke MODULE_DESCRIPTION("ROCKCHIP SPI Controller Driver"); 92964e36824Saddy ke MODULE_LICENSE("GPL v2"); 930