xref: /openbmc/linux/drivers/spi/spi-rockchip.c (revision 420b82f842941a32adf309ca1b193adfc77616b0)
164e36824Saddy ke /*
264e36824Saddy ke  * Copyright (c) 2014, Fuzhou Rockchip Electronics Co., Ltd
35dcc44edSAddy Ke  * Author: Addy Ke <addy.ke@rock-chips.com>
464e36824Saddy ke  *
564e36824Saddy ke  * This program is free software; you can redistribute it and/or modify it
664e36824Saddy ke  * under the terms and conditions of the GNU General Public License,
764e36824Saddy ke  * version 2, as published by the Free Software Foundation.
864e36824Saddy ke  *
964e36824Saddy ke  * This program is distributed in the hope it will be useful, but WITHOUT
1064e36824Saddy ke  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
1164e36824Saddy ke  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
1264e36824Saddy ke  * more details.
1364e36824Saddy ke  *
1464e36824Saddy ke  */
1564e36824Saddy ke 
1664e36824Saddy ke #include <linux/clk.h>
1764e36824Saddy ke #include <linux/dmaengine.h>
18ec5c5d8aSShawn Lin #include <linux/module.h>
19ec5c5d8aSShawn Lin #include <linux/of.h>
2023e291c2SBrian Norris #include <linux/pinctrl/consumer.h>
21ec5c5d8aSShawn Lin #include <linux/platform_device.h>
22ec5c5d8aSShawn Lin #include <linux/spi/spi.h>
23ec5c5d8aSShawn Lin #include <linux/pm_runtime.h>
24ec5c5d8aSShawn Lin #include <linux/scatterlist.h>
2564e36824Saddy ke 
2664e36824Saddy ke #define DRIVER_NAME "rockchip-spi"
2764e36824Saddy ke 
28aa099382SJeffy Chen #define ROCKCHIP_SPI_CLR_BITS(reg, bits) \
29aa099382SJeffy Chen 		writel_relaxed(readl_relaxed(reg) & ~(bits), reg)
30aa099382SJeffy Chen #define ROCKCHIP_SPI_SET_BITS(reg, bits) \
31aa099382SJeffy Chen 		writel_relaxed(readl_relaxed(reg) | (bits), reg)
32aa099382SJeffy Chen 
3364e36824Saddy ke /* SPI register offsets */
3464e36824Saddy ke #define ROCKCHIP_SPI_CTRLR0			0x0000
3564e36824Saddy ke #define ROCKCHIP_SPI_CTRLR1			0x0004
3664e36824Saddy ke #define ROCKCHIP_SPI_SSIENR			0x0008
3764e36824Saddy ke #define ROCKCHIP_SPI_SER			0x000c
3864e36824Saddy ke #define ROCKCHIP_SPI_BAUDR			0x0010
3964e36824Saddy ke #define ROCKCHIP_SPI_TXFTLR			0x0014
4064e36824Saddy ke #define ROCKCHIP_SPI_RXFTLR			0x0018
4164e36824Saddy ke #define ROCKCHIP_SPI_TXFLR			0x001c
4264e36824Saddy ke #define ROCKCHIP_SPI_RXFLR			0x0020
4364e36824Saddy ke #define ROCKCHIP_SPI_SR				0x0024
4464e36824Saddy ke #define ROCKCHIP_SPI_IPR			0x0028
4564e36824Saddy ke #define ROCKCHIP_SPI_IMR			0x002c
4664e36824Saddy ke #define ROCKCHIP_SPI_ISR			0x0030
4764e36824Saddy ke #define ROCKCHIP_SPI_RISR			0x0034
4864e36824Saddy ke #define ROCKCHIP_SPI_ICR			0x0038
4964e36824Saddy ke #define ROCKCHIP_SPI_DMACR			0x003c
5064e36824Saddy ke #define ROCKCHIP_SPI_DMATDLR		0x0040
5164e36824Saddy ke #define ROCKCHIP_SPI_DMARDLR		0x0044
5264e36824Saddy ke #define ROCKCHIP_SPI_TXDR			0x0400
5364e36824Saddy ke #define ROCKCHIP_SPI_RXDR			0x0800
5464e36824Saddy ke 
5564e36824Saddy ke /* Bit fields in CTRLR0 */
5664e36824Saddy ke #define CR0_DFS_OFFSET				0
5764e36824Saddy ke 
5864e36824Saddy ke #define CR0_CFS_OFFSET				2
5964e36824Saddy ke 
6064e36824Saddy ke #define CR0_SCPH_OFFSET				6
6164e36824Saddy ke 
6264e36824Saddy ke #define CR0_SCPOL_OFFSET			7
6364e36824Saddy ke 
6464e36824Saddy ke #define CR0_CSM_OFFSET				8
6564e36824Saddy ke #define CR0_CSM_KEEP				0x0
6664e36824Saddy ke /* ss_n be high for half sclk_out cycles */
6764e36824Saddy ke #define CR0_CSM_HALF				0X1
6864e36824Saddy ke /* ss_n be high for one sclk_out cycle */
6964e36824Saddy ke #define CR0_CSM_ONE					0x2
7064e36824Saddy ke 
7164e36824Saddy ke /* ss_n to sclk_out delay */
7264e36824Saddy ke #define CR0_SSD_OFFSET				10
7364e36824Saddy ke /*
7464e36824Saddy ke  * The period between ss_n active and
7564e36824Saddy ke  * sclk_out active is half sclk_out cycles
7664e36824Saddy ke  */
7764e36824Saddy ke #define CR0_SSD_HALF				0x0
7864e36824Saddy ke /*
7964e36824Saddy ke  * The period between ss_n active and
8064e36824Saddy ke  * sclk_out active is one sclk_out cycle
8164e36824Saddy ke  */
8264e36824Saddy ke #define CR0_SSD_ONE					0x1
8364e36824Saddy ke 
8464e36824Saddy ke #define CR0_EM_OFFSET				11
8564e36824Saddy ke #define CR0_EM_LITTLE				0x0
8664e36824Saddy ke #define CR0_EM_BIG					0x1
8764e36824Saddy ke 
8864e36824Saddy ke #define CR0_FBM_OFFSET				12
8964e36824Saddy ke #define CR0_FBM_MSB					0x0
9064e36824Saddy ke #define CR0_FBM_LSB					0x1
9164e36824Saddy ke 
9264e36824Saddy ke #define CR0_BHT_OFFSET				13
9364e36824Saddy ke #define CR0_BHT_16BIT				0x0
9464e36824Saddy ke #define CR0_BHT_8BIT				0x1
9564e36824Saddy ke 
9664e36824Saddy ke #define CR0_RSD_OFFSET				14
9764e36824Saddy ke 
9864e36824Saddy ke #define CR0_FRF_OFFSET				16
9964e36824Saddy ke #define CR0_FRF_SPI					0x0
10064e36824Saddy ke #define CR0_FRF_SSP					0x1
10164e36824Saddy ke #define CR0_FRF_MICROWIRE			0x2
10264e36824Saddy ke 
10364e36824Saddy ke #define CR0_XFM_OFFSET				18
10464e36824Saddy ke #define CR0_XFM_MASK				(0x03 << SPI_XFM_OFFSET)
10564e36824Saddy ke #define CR0_XFM_TR					0x0
10664e36824Saddy ke #define CR0_XFM_TO					0x1
10764e36824Saddy ke #define CR0_XFM_RO					0x2
10864e36824Saddy ke 
10964e36824Saddy ke #define CR0_OPM_OFFSET				20
11064e36824Saddy ke #define CR0_OPM_MASTER				0x0
11164e36824Saddy ke #define CR0_OPM_SLAVE				0x1
11264e36824Saddy ke 
11364e36824Saddy ke #define CR0_MTM_OFFSET				0x21
11464e36824Saddy ke 
11564e36824Saddy ke /* Bit fields in SER, 2bit */
11664e36824Saddy ke #define SER_MASK					0x3
11764e36824Saddy ke 
118*420b82f8SEmil Renner Berthing /* Bit fields in BAUDR */
119*420b82f8SEmil Renner Berthing #define BAUDR_SCKDV_MIN				2
120*420b82f8SEmil Renner Berthing #define BAUDR_SCKDV_MAX				65534
121*420b82f8SEmil Renner Berthing 
12264e36824Saddy ke /* Bit fields in SR, 5bit */
12364e36824Saddy ke #define SR_MASK						0x1f
12464e36824Saddy ke #define SR_BUSY						(1 << 0)
12564e36824Saddy ke #define SR_TF_FULL					(1 << 1)
12664e36824Saddy ke #define SR_TF_EMPTY					(1 << 2)
12764e36824Saddy ke #define SR_RF_EMPTY					(1 << 3)
12864e36824Saddy ke #define SR_RF_FULL					(1 << 4)
12964e36824Saddy ke 
13064e36824Saddy ke /* Bit fields in ISR, IMR, ISR, RISR, 5bit */
13164e36824Saddy ke #define INT_MASK					0x1f
13264e36824Saddy ke #define INT_TF_EMPTY				(1 << 0)
13364e36824Saddy ke #define INT_TF_OVERFLOW				(1 << 1)
13464e36824Saddy ke #define INT_RF_UNDERFLOW			(1 << 2)
13564e36824Saddy ke #define INT_RF_OVERFLOW				(1 << 3)
13664e36824Saddy ke #define INT_RF_FULL					(1 << 4)
13764e36824Saddy ke 
13864e36824Saddy ke /* Bit fields in ICR, 4bit */
13964e36824Saddy ke #define ICR_MASK					0x0f
14064e36824Saddy ke #define ICR_ALL						(1 << 0)
14164e36824Saddy ke #define ICR_RF_UNDERFLOW			(1 << 1)
14264e36824Saddy ke #define ICR_RF_OVERFLOW				(1 << 2)
14364e36824Saddy ke #define ICR_TF_OVERFLOW				(1 << 3)
14464e36824Saddy ke 
14564e36824Saddy ke /* Bit fields in DMACR */
14664e36824Saddy ke #define RF_DMA_EN					(1 << 0)
14764e36824Saddy ke #define TF_DMA_EN					(1 << 1)
14864e36824Saddy ke 
149fab3e487SEmil Renner Berthing /* Driver state flags */
150fab3e487SEmil Renner Berthing #define RXDMA					(1 << 0)
151fab3e487SEmil Renner Berthing #define TXDMA					(1 << 1)
15264e36824Saddy ke 
153f9cfd522SAddy Ke /* sclk_out: spi master internal logic in rk3x can support 50Mhz */
154*420b82f8SEmil Renner Berthing #define MAX_SCLK_OUT				50000000U
155f9cfd522SAddy Ke 
1565185a81cSBrian Norris /*
1575185a81cSBrian Norris  * SPI_CTRLR1 is 16-bits, so we should support lengths of 0xffff + 1. However,
1585185a81cSBrian Norris  * the controller seems to hang when given 0x10000, so stick with this for now.
1595185a81cSBrian Norris  */
1605185a81cSBrian Norris #define ROCKCHIP_SPI_MAX_TRANLEN		0xffff
1615185a81cSBrian Norris 
162aa099382SJeffy Chen #define ROCKCHIP_SPI_MAX_CS_NUM			2
163aa099382SJeffy Chen 
16464e36824Saddy ke struct rockchip_spi {
16564e36824Saddy ke 	struct device *dev;
16664e36824Saddy ke 
16764e36824Saddy ke 	struct clk *spiclk;
16864e36824Saddy ke 	struct clk *apb_pclk;
16964e36824Saddy ke 
17064e36824Saddy ke 	void __iomem *regs;
171eee06a9eSEmil Renner Berthing 	dma_addr_t dma_addr_rx;
172eee06a9eSEmil Renner Berthing 	dma_addr_t dma_addr_tx;
173fab3e487SEmil Renner Berthing 
174fab3e487SEmil Renner Berthing 	atomic_t state;
175fab3e487SEmil Renner Berthing 
17664e36824Saddy ke 	/*depth of the FIFO buffer */
17764e36824Saddy ke 	u32 fifo_len;
178*420b82f8SEmil Renner Berthing 	/* frequency of spiclk */
179*420b82f8SEmil Renner Berthing 	u32 freq;
18064e36824Saddy ke 
18164e36824Saddy ke 	u8 n_bytes;
182108b5c8bSShawn Lin 	u32 rsd_nsecs;
18364e36824Saddy ke 
18464e36824Saddy ke 	const void *tx;
18564e36824Saddy ke 	const void *tx_end;
18664e36824Saddy ke 	void *rx;
18764e36824Saddy ke 	void *rx_end;
18864e36824Saddy ke 
189aa099382SJeffy Chen 	bool cs_asserted[ROCKCHIP_SPI_MAX_CS_NUM];
19064e36824Saddy ke };
19164e36824Saddy ke 
19230688e4eSEmil Renner Berthing static inline void spi_enable_chip(struct rockchip_spi *rs, bool enable)
19364e36824Saddy ke {
19430688e4eSEmil Renner Berthing 	writel_relaxed((enable ? 1U : 0U), rs->regs + ROCKCHIP_SPI_SSIENR);
19564e36824Saddy ke }
19664e36824Saddy ke 
1972df08e78SAddy Ke static inline void wait_for_idle(struct rockchip_spi *rs)
1982df08e78SAddy Ke {
1992df08e78SAddy Ke 	unsigned long timeout = jiffies + msecs_to_jiffies(5);
2002df08e78SAddy Ke 
2012df08e78SAddy Ke 	do {
2022df08e78SAddy Ke 		if (!(readl_relaxed(rs->regs + ROCKCHIP_SPI_SR) & SR_BUSY))
2032df08e78SAddy Ke 			return;
20464bc0110SDoug Anderson 	} while (!time_after(jiffies, timeout));
2052df08e78SAddy Ke 
2062df08e78SAddy Ke 	dev_warn(rs->dev, "spi controller is in busy state!\n");
2072df08e78SAddy Ke }
2082df08e78SAddy Ke 
20964e36824Saddy ke static u32 get_fifo_len(struct rockchip_spi *rs)
21064e36824Saddy ke {
21164e36824Saddy ke 	u32 fifo;
21264e36824Saddy ke 
21364e36824Saddy ke 	for (fifo = 2; fifo < 32; fifo++) {
21464e36824Saddy ke 		writel_relaxed(fifo, rs->regs + ROCKCHIP_SPI_TXFTLR);
21564e36824Saddy ke 		if (fifo != readl_relaxed(rs->regs + ROCKCHIP_SPI_TXFTLR))
21664e36824Saddy ke 			break;
21764e36824Saddy ke 	}
21864e36824Saddy ke 
21964e36824Saddy ke 	writel_relaxed(0, rs->regs + ROCKCHIP_SPI_TXFTLR);
22064e36824Saddy ke 
22164e36824Saddy ke 	return (fifo == 31) ? 0 : fifo;
22264e36824Saddy ke }
22364e36824Saddy ke 
22464e36824Saddy ke static inline u32 tx_max(struct rockchip_spi *rs)
22564e36824Saddy ke {
22664e36824Saddy ke 	u32 tx_left, tx_room;
22764e36824Saddy ke 
22864e36824Saddy ke 	tx_left = (rs->tx_end - rs->tx) / rs->n_bytes;
22964e36824Saddy ke 	tx_room = rs->fifo_len - readl_relaxed(rs->regs + ROCKCHIP_SPI_TXFLR);
23064e36824Saddy ke 
23164e36824Saddy ke 	return min(tx_left, tx_room);
23264e36824Saddy ke }
23364e36824Saddy ke 
23464e36824Saddy ke static inline u32 rx_max(struct rockchip_spi *rs)
23564e36824Saddy ke {
23664e36824Saddy ke 	u32 rx_left = (rs->rx_end - rs->rx) / rs->n_bytes;
23764e36824Saddy ke 	u32 rx_room = (u32)readl_relaxed(rs->regs + ROCKCHIP_SPI_RXFLR);
23864e36824Saddy ke 
23964e36824Saddy ke 	return min(rx_left, rx_room);
24064e36824Saddy ke }
24164e36824Saddy ke 
24264e36824Saddy ke static void rockchip_spi_set_cs(struct spi_device *spi, bool enable)
24364e36824Saddy ke {
244b920cc31SHuibin Hong 	struct spi_master *master = spi->master;
245b920cc31SHuibin Hong 	struct rockchip_spi *rs = spi_master_get_devdata(master);
246aa099382SJeffy Chen 	bool cs_asserted = !enable;
247b920cc31SHuibin Hong 
248aa099382SJeffy Chen 	/* Return immediately for no-op */
249aa099382SJeffy Chen 	if (cs_asserted == rs->cs_asserted[spi->chip_select])
250aa099382SJeffy Chen 		return;
251aa099382SJeffy Chen 
252aa099382SJeffy Chen 	if (cs_asserted) {
253aa099382SJeffy Chen 		/* Keep things powered as long as CS is asserted */
254b920cc31SHuibin Hong 		pm_runtime_get_sync(rs->dev);
25564e36824Saddy ke 
256aa099382SJeffy Chen 		ROCKCHIP_SPI_SET_BITS(rs->regs + ROCKCHIP_SPI_SER,
257aa099382SJeffy Chen 				      BIT(spi->chip_select));
258aa099382SJeffy Chen 	} else {
259aa099382SJeffy Chen 		ROCKCHIP_SPI_CLR_BITS(rs->regs + ROCKCHIP_SPI_SER,
260aa099382SJeffy Chen 				      BIT(spi->chip_select));
26164e36824Saddy ke 
262aa099382SJeffy Chen 		/* Drop reference from when we first asserted CS */
263aa099382SJeffy Chen 		pm_runtime_put(rs->dev);
264aa099382SJeffy Chen 	}
26564e36824Saddy ke 
266aa099382SJeffy Chen 	rs->cs_asserted[spi->chip_select] = cs_asserted;
26764e36824Saddy ke }
26864e36824Saddy ke 
2692291793cSAndy Shevchenko static void rockchip_spi_handle_err(struct spi_master *master,
27064e36824Saddy ke 				    struct spi_message *msg)
27164e36824Saddy ke {
27264e36824Saddy ke 	struct rockchip_spi *rs = spi_master_get_devdata(master);
27364e36824Saddy ke 
274ce386100SEmil Renner Berthing 	/* stop running spi transfer
275ce386100SEmil Renner Berthing 	 * this also flushes both rx and tx fifos
2765dcc44edSAddy Ke 	 */
277ce386100SEmil Renner Berthing 	spi_enable_chip(rs, false);
278ce386100SEmil Renner Berthing 
279fab3e487SEmil Renner Berthing 	if (atomic_read(&rs->state) & TXDMA)
280eee06a9eSEmil Renner Berthing 		dmaengine_terminate_async(master->dma_tx);
281fab3e487SEmil Renner Berthing 
282ce386100SEmil Renner Berthing 	if (atomic_read(&rs->state) & RXDMA)
283eee06a9eSEmil Renner Berthing 		dmaengine_terminate_async(master->dma_rx);
28464e36824Saddy ke }
28564e36824Saddy ke 
28664e36824Saddy ke static void rockchip_spi_pio_writer(struct rockchip_spi *rs)
28764e36824Saddy ke {
28864e36824Saddy ke 	u32 max = tx_max(rs);
28964e36824Saddy ke 	u32 txw = 0;
29064e36824Saddy ke 
29164e36824Saddy ke 	while (max--) {
29264e36824Saddy ke 		if (rs->n_bytes == 1)
29364e36824Saddy ke 			txw = *(u8 *)(rs->tx);
29464e36824Saddy ke 		else
29564e36824Saddy ke 			txw = *(u16 *)(rs->tx);
29664e36824Saddy ke 
29764e36824Saddy ke 		writel_relaxed(txw, rs->regs + ROCKCHIP_SPI_TXDR);
29864e36824Saddy ke 		rs->tx += rs->n_bytes;
29964e36824Saddy ke 	}
30064e36824Saddy ke }
30164e36824Saddy ke 
30264e36824Saddy ke static void rockchip_spi_pio_reader(struct rockchip_spi *rs)
30364e36824Saddy ke {
30464e36824Saddy ke 	u32 max = rx_max(rs);
30564e36824Saddy ke 	u32 rxw;
30664e36824Saddy ke 
30764e36824Saddy ke 	while (max--) {
30864e36824Saddy ke 		rxw = readl_relaxed(rs->regs + ROCKCHIP_SPI_RXDR);
30964e36824Saddy ke 		if (rs->n_bytes == 1)
31064e36824Saddy ke 			*(u8 *)(rs->rx) = (u8)rxw;
31164e36824Saddy ke 		else
31264e36824Saddy ke 			*(u16 *)(rs->rx) = (u16)rxw;
31364e36824Saddy ke 		rs->rx += rs->n_bytes;
3145dcc44edSAddy Ke 	}
31564e36824Saddy ke }
31664e36824Saddy ke 
31764e36824Saddy ke static int rockchip_spi_pio_transfer(struct rockchip_spi *rs)
31864e36824Saddy ke {
31964e36824Saddy ke 	int remain = 0;
32064e36824Saddy ke 
32130688e4eSEmil Renner Berthing 	spi_enable_chip(rs, true);
322a3c17402SEmil Renner Berthing 
32364e36824Saddy ke 	do {
32464e36824Saddy ke 		if (rs->tx) {
32564e36824Saddy ke 			remain = rs->tx_end - rs->tx;
32664e36824Saddy ke 			rockchip_spi_pio_writer(rs);
32764e36824Saddy ke 		}
32864e36824Saddy ke 
32964e36824Saddy ke 		if (rs->rx) {
33064e36824Saddy ke 			remain = rs->rx_end - rs->rx;
33164e36824Saddy ke 			rockchip_spi_pio_reader(rs);
33264e36824Saddy ke 		}
33364e36824Saddy ke 
33464e36824Saddy ke 		cpu_relax();
33564e36824Saddy ke 	} while (remain);
33664e36824Saddy ke 
3372df08e78SAddy Ke 	/* If tx, wait until the FIFO data completely. */
3382df08e78SAddy Ke 	if (rs->tx)
3392df08e78SAddy Ke 		wait_for_idle(rs);
3402df08e78SAddy Ke 
34130688e4eSEmil Renner Berthing 	spi_enable_chip(rs, false);
342c28be31bSAddy Ke 
34364e36824Saddy ke 	return 0;
34464e36824Saddy ke }
34564e36824Saddy ke 
34664e36824Saddy ke static void rockchip_spi_dma_rxcb(void *data)
34764e36824Saddy ke {
348d790c342SEmil Renner Berthing 	struct spi_master *master = data;
349d790c342SEmil Renner Berthing 	struct rockchip_spi *rs = spi_master_get_devdata(master);
350fab3e487SEmil Renner Berthing 	int state = atomic_fetch_andnot(RXDMA, &rs->state);
35164e36824Saddy ke 
352fab3e487SEmil Renner Berthing 	if (state & TXDMA)
353fab3e487SEmil Renner Berthing 		return;
35464e36824Saddy ke 
35530688e4eSEmil Renner Berthing 	spi_enable_chip(rs, false);
356d790c342SEmil Renner Berthing 	spi_finalize_current_transfer(master);
357c28be31bSAddy Ke }
35864e36824Saddy ke 
35964e36824Saddy ke static void rockchip_spi_dma_txcb(void *data)
36064e36824Saddy ke {
361d790c342SEmil Renner Berthing 	struct spi_master *master = data;
362d790c342SEmil Renner Berthing 	struct rockchip_spi *rs = spi_master_get_devdata(master);
363fab3e487SEmil Renner Berthing 	int state = atomic_fetch_andnot(TXDMA, &rs->state);
364fab3e487SEmil Renner Berthing 
365fab3e487SEmil Renner Berthing 	if (state & RXDMA)
366fab3e487SEmil Renner Berthing 		return;
36764e36824Saddy ke 
3682df08e78SAddy Ke 	/* Wait until the FIFO data completely. */
3692df08e78SAddy Ke 	wait_for_idle(rs);
3702df08e78SAddy Ke 
37130688e4eSEmil Renner Berthing 	spi_enable_chip(rs, false);
372d790c342SEmil Renner Berthing 	spi_finalize_current_transfer(master);
3732c2bc748SAddy Ke }
37464e36824Saddy ke 
375fc1ad8eeSEmil Renner Berthing static int rockchip_spi_prepare_dma(struct rockchip_spi *rs,
376eee06a9eSEmil Renner Berthing 		struct spi_master *master, struct spi_transfer *xfer)
37764e36824Saddy ke {
37864e36824Saddy ke 	struct dma_async_tx_descriptor *rxdesc, *txdesc;
37964e36824Saddy ke 
380fab3e487SEmil Renner Berthing 	atomic_set(&rs->state, 0);
38164e36824Saddy ke 
38297cf5669SArnd Bergmann 	rxdesc = NULL;
383fc1ad8eeSEmil Renner Berthing 	if (xfer->rx_buf) {
38431bcb57bSEmil Renner Berthing 		struct dma_slave_config rxconf = {
38531bcb57bSEmil Renner Berthing 			.direction = DMA_DEV_TO_MEM,
386eee06a9eSEmil Renner Berthing 			.src_addr = rs->dma_addr_rx,
38731bcb57bSEmil Renner Berthing 			.src_addr_width = rs->n_bytes,
38831bcb57bSEmil Renner Berthing 			.src_maxburst = 1,
38931bcb57bSEmil Renner Berthing 		};
39031bcb57bSEmil Renner Berthing 
391eee06a9eSEmil Renner Berthing 		dmaengine_slave_config(master->dma_rx, &rxconf);
39264e36824Saddy ke 
3935dcc44edSAddy Ke 		rxdesc = dmaengine_prep_slave_sg(
394eee06a9eSEmil Renner Berthing 				master->dma_rx,
395fc1ad8eeSEmil Renner Berthing 				xfer->rx_sg.sgl, xfer->rx_sg.nents,
396d9071b7eSEmil Renner Berthing 				DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT);
397ea984911SShawn Lin 		if (!rxdesc)
398ea984911SShawn Lin 			return -EINVAL;
39964e36824Saddy ke 
40064e36824Saddy ke 		rxdesc->callback = rockchip_spi_dma_rxcb;
401d790c342SEmil Renner Berthing 		rxdesc->callback_param = master;
40264e36824Saddy ke 	}
40364e36824Saddy ke 
40497cf5669SArnd Bergmann 	txdesc = NULL;
405fc1ad8eeSEmil Renner Berthing 	if (xfer->tx_buf) {
40631bcb57bSEmil Renner Berthing 		struct dma_slave_config txconf = {
40731bcb57bSEmil Renner Berthing 			.direction = DMA_MEM_TO_DEV,
408eee06a9eSEmil Renner Berthing 			.dst_addr = rs->dma_addr_tx,
40931bcb57bSEmil Renner Berthing 			.dst_addr_width = rs->n_bytes,
41031bcb57bSEmil Renner Berthing 			.dst_maxburst = rs->fifo_len / 2,
41131bcb57bSEmil Renner Berthing 		};
41231bcb57bSEmil Renner Berthing 
413eee06a9eSEmil Renner Berthing 		dmaengine_slave_config(master->dma_tx, &txconf);
41464e36824Saddy ke 
4155dcc44edSAddy Ke 		txdesc = dmaengine_prep_slave_sg(
416eee06a9eSEmil Renner Berthing 				master->dma_tx,
417fc1ad8eeSEmil Renner Berthing 				xfer->tx_sg.sgl, xfer->tx_sg.nents,
418d9071b7eSEmil Renner Berthing 				DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT);
419ea984911SShawn Lin 		if (!txdesc) {
420ea984911SShawn Lin 			if (rxdesc)
421eee06a9eSEmil Renner Berthing 				dmaengine_terminate_sync(master->dma_rx);
422ea984911SShawn Lin 			return -EINVAL;
423ea984911SShawn Lin 		}
42464e36824Saddy ke 
42564e36824Saddy ke 		txdesc->callback = rockchip_spi_dma_txcb;
426d790c342SEmil Renner Berthing 		txdesc->callback_param = master;
42764e36824Saddy ke 	}
42864e36824Saddy ke 
42964e36824Saddy ke 	/* rx must be started before tx due to spi instinct */
43097cf5669SArnd Bergmann 	if (rxdesc) {
431fab3e487SEmil Renner Berthing 		atomic_or(RXDMA, &rs->state);
43264e36824Saddy ke 		dmaengine_submit(rxdesc);
433eee06a9eSEmil Renner Berthing 		dma_async_issue_pending(master->dma_rx);
43464e36824Saddy ke 	}
43564e36824Saddy ke 
43630688e4eSEmil Renner Berthing 	spi_enable_chip(rs, true);
437a3c17402SEmil Renner Berthing 
43897cf5669SArnd Bergmann 	if (txdesc) {
439fab3e487SEmil Renner Berthing 		atomic_or(TXDMA, &rs->state);
44064e36824Saddy ke 		dmaengine_submit(txdesc);
441eee06a9eSEmil Renner Berthing 		dma_async_issue_pending(master->dma_tx);
44264e36824Saddy ke 	}
443ea984911SShawn Lin 
444a3c17402SEmil Renner Berthing 	/* 1 means the transfer is in progress */
445a3c17402SEmil Renner Berthing 	return 1;
44664e36824Saddy ke }
44764e36824Saddy ke 
448fc1ad8eeSEmil Renner Berthing static void rockchip_spi_config(struct rockchip_spi *rs,
449eff0275eSEmil Renner Berthing 		struct spi_device *spi, struct spi_transfer *xfer,
450eff0275eSEmil Renner Berthing 		bool use_dma)
45164e36824Saddy ke {
45264e36824Saddy ke 	u32 dmacr = 0;
45376b17e6eSJulius Werner 	int rsd = 0;
45464e36824Saddy ke 
4552410d6a3SEmil Renner Berthing 	u32 cr0 = CR0_FRF_SPI  << CR0_FRF_OFFSET
4562410d6a3SEmil Renner Berthing 	        | CR0_BHT_8BIT << CR0_BHT_OFFSET
4572410d6a3SEmil Renner Berthing 	        | CR0_SSD_ONE  << CR0_SSD_OFFSET
4582410d6a3SEmil Renner Berthing 	        | CR0_EM_BIG   << CR0_EM_OFFSET;
45964e36824Saddy ke 
46064e36824Saddy ke 	cr0 |= (rs->n_bytes << CR0_DFS_OFFSET);
461fc1ad8eeSEmil Renner Berthing 	cr0 |= (spi->mode & 0x3U) << CR0_SCPH_OFFSET;
462fc1ad8eeSEmil Renner Berthing 
463fc1ad8eeSEmil Renner Berthing 	if (xfer->rx_buf && xfer->tx_buf)
464fc1ad8eeSEmil Renner Berthing 		cr0 |= CR0_XFM_TR << CR0_XFM_OFFSET;
465fc1ad8eeSEmil Renner Berthing 	else if (xfer->rx_buf)
466fc1ad8eeSEmil Renner Berthing 		cr0 |= CR0_XFM_RO << CR0_XFM_OFFSET;
467fc1ad8eeSEmil Renner Berthing 	else
468fc1ad8eeSEmil Renner Berthing 		cr0 |= CR0_XFM_TO << CR0_XFM_OFFSET;
46964e36824Saddy ke 
470eff0275eSEmil Renner Berthing 	if (use_dma) {
471fc1ad8eeSEmil Renner Berthing 		if (xfer->tx_buf)
47264e36824Saddy ke 			dmacr |= TF_DMA_EN;
473fc1ad8eeSEmil Renner Berthing 		if (xfer->rx_buf)
47464e36824Saddy ke 			dmacr |= RF_DMA_EN;
47564e36824Saddy ke 	}
47664e36824Saddy ke 
47776b17e6eSJulius Werner 	/* Rx sample delay is expressed in parent clock cycles (max 3) */
478*420b82f8SEmil Renner Berthing 	rsd = DIV_ROUND_CLOSEST(rs->rsd_nsecs * (rs->freq >> 8),
47976b17e6eSJulius Werner 				1000000000 >> 8);
48076b17e6eSJulius Werner 	if (!rsd && rs->rsd_nsecs) {
48176b17e6eSJulius Werner 		pr_warn_once("rockchip-spi: %u Hz are too slow to express %u ns delay\n",
482*420b82f8SEmil Renner Berthing 			     rs->freq, rs->rsd_nsecs);
48376b17e6eSJulius Werner 	} else if (rsd > 3) {
48476b17e6eSJulius Werner 		rsd = 3;
48576b17e6eSJulius Werner 		pr_warn_once("rockchip-spi: %u Hz are too fast to express %u ns delay, clamping at %u ns\n",
486*420b82f8SEmil Renner Berthing 			     rs->freq, rs->rsd_nsecs,
487*420b82f8SEmil Renner Berthing 			     rsd * 1000000000U / rs->freq);
48876b17e6eSJulius Werner 	}
48976b17e6eSJulius Werner 	cr0 |= rsd << CR0_RSD_OFFSET;
49076b17e6eSJulius Werner 
49164e36824Saddy ke 	writel_relaxed(cr0, rs->regs + ROCKCHIP_SPI_CTRLR0);
49264e36824Saddy ke 
49304b37d2dSHuibin Hong 	if (rs->n_bytes == 1)
494fc1ad8eeSEmil Renner Berthing 		writel_relaxed(xfer->len - 1, rs->regs + ROCKCHIP_SPI_CTRLR1);
49504b37d2dSHuibin Hong 	else if (rs->n_bytes == 2)
496fc1ad8eeSEmil Renner Berthing 		writel_relaxed((xfer->len / 2) - 1, rs->regs + ROCKCHIP_SPI_CTRLR1);
49704b37d2dSHuibin Hong 	else
498fc1ad8eeSEmil Renner Berthing 		writel_relaxed((xfer->len * 2) - 1, rs->regs + ROCKCHIP_SPI_CTRLR1);
49904b37d2dSHuibin Hong 
50064e36824Saddy ke 	writel_relaxed(rs->fifo_len / 2 - 1, rs->regs + ROCKCHIP_SPI_TXFTLR);
50164e36824Saddy ke 	writel_relaxed(rs->fifo_len / 2 - 1, rs->regs + ROCKCHIP_SPI_RXFTLR);
50264e36824Saddy ke 
503dcfc861dSHuibin Hong 	writel_relaxed(rs->fifo_len / 2 - 1, rs->regs + ROCKCHIP_SPI_DMATDLR);
50464e36824Saddy ke 	writel_relaxed(0, rs->regs + ROCKCHIP_SPI_DMARDLR);
50564e36824Saddy ke 	writel_relaxed(dmacr, rs->regs + ROCKCHIP_SPI_DMACR);
50664e36824Saddy ke 
507*420b82f8SEmil Renner Berthing 	/* the hardware only supports an even clock divisor, so
508*420b82f8SEmil Renner Berthing 	 * round divisor = spiclk / speed up to nearest even number
509*420b82f8SEmil Renner Berthing 	 * so that the resulting speed is <= the requested speed
510*420b82f8SEmil Renner Berthing 	 */
511*420b82f8SEmil Renner Berthing 	writel_relaxed(2 * DIV_ROUND_UP(rs->freq, 2 * xfer->speed_hz),
512*420b82f8SEmil Renner Berthing 			rs->regs + ROCKCHIP_SPI_BAUDR);
51364e36824Saddy ke }
51464e36824Saddy ke 
5155185a81cSBrian Norris static size_t rockchip_spi_max_transfer_size(struct spi_device *spi)
5165185a81cSBrian Norris {
5175185a81cSBrian Norris 	return ROCKCHIP_SPI_MAX_TRANLEN;
5185185a81cSBrian Norris }
5195185a81cSBrian Norris 
5205dcc44edSAddy Ke static int rockchip_spi_transfer_one(
5215dcc44edSAddy Ke 		struct spi_master *master,
52264e36824Saddy ke 		struct spi_device *spi,
52364e36824Saddy ke 		struct spi_transfer *xfer)
52464e36824Saddy ke {
52564e36824Saddy ke 	struct rockchip_spi *rs = spi_master_get_devdata(master);
526eff0275eSEmil Renner Berthing 	bool use_dma;
52764e36824Saddy ke 
52862946172SDoug Anderson 	WARN_ON(readl_relaxed(rs->regs + ROCKCHIP_SPI_SSIENR) &&
52962946172SDoug Anderson 		(readl_relaxed(rs->regs + ROCKCHIP_SPI_SR) & SR_BUSY));
53064e36824Saddy ke 
53164e36824Saddy ke 	if (!xfer->tx_buf && !xfer->rx_buf) {
53264e36824Saddy ke 		dev_err(rs->dev, "No buffer for transfer\n");
53364e36824Saddy ke 		return -EINVAL;
53464e36824Saddy ke 	}
53564e36824Saddy ke 
5365185a81cSBrian Norris 	if (xfer->len > ROCKCHIP_SPI_MAX_TRANLEN) {
5375185a81cSBrian Norris 		dev_err(rs->dev, "Transfer is too long (%d)\n", xfer->len);
5385185a81cSBrian Norris 		return -EINVAL;
5395185a81cSBrian Norris 	}
5405185a81cSBrian Norris 
541fc1ad8eeSEmil Renner Berthing 	rs->n_bytes = xfer->bits_per_word >> 3;
54264e36824Saddy ke 
54364e36824Saddy ke 	rs->tx = xfer->tx_buf;
54464e36824Saddy ke 	rs->tx_end = rs->tx + xfer->len;
54564e36824Saddy ke 	rs->rx = xfer->rx_buf;
54664e36824Saddy ke 	rs->rx_end = rs->rx + xfer->len;
54764e36824Saddy ke 
548eff0275eSEmil Renner Berthing 	use_dma = master->can_dma ? master->can_dma(master, spi, xfer) : false;
54964e36824Saddy ke 
550eff0275eSEmil Renner Berthing 	rockchip_spi_config(rs, spi, xfer, use_dma);
55164e36824Saddy ke 
552eff0275eSEmil Renner Berthing 	if (use_dma)
553eee06a9eSEmil Renner Berthing 		return rockchip_spi_prepare_dma(rs, master, xfer);
55464e36824Saddy ke 
555a3c17402SEmil Renner Berthing 	return rockchip_spi_pio_transfer(rs);
55664e36824Saddy ke }
55764e36824Saddy ke 
55864e36824Saddy ke static bool rockchip_spi_can_dma(struct spi_master *master,
55964e36824Saddy ke 				 struct spi_device *spi,
56064e36824Saddy ke 				 struct spi_transfer *xfer)
56164e36824Saddy ke {
56264e36824Saddy ke 	struct rockchip_spi *rs = spi_master_get_devdata(master);
56364e36824Saddy ke 
56464e36824Saddy ke 	return (xfer->len > rs->fifo_len);
56564e36824Saddy ke }
56664e36824Saddy ke 
56764e36824Saddy ke static int rockchip_spi_probe(struct platform_device *pdev)
56864e36824Saddy ke {
56943de979dSJeffy Chen 	int ret;
57064e36824Saddy ke 	struct rockchip_spi *rs;
57164e36824Saddy ke 	struct spi_master *master;
57264e36824Saddy ke 	struct resource *mem;
57376b17e6eSJulius Werner 	u32 rsd_nsecs;
57464e36824Saddy ke 
57564e36824Saddy ke 	master = spi_alloc_master(&pdev->dev, sizeof(struct rockchip_spi));
5765dcc44edSAddy Ke 	if (!master)
57764e36824Saddy ke 		return -ENOMEM;
5785dcc44edSAddy Ke 
57964e36824Saddy ke 	platform_set_drvdata(pdev, master);
58064e36824Saddy ke 
58164e36824Saddy ke 	rs = spi_master_get_devdata(master);
58264e36824Saddy ke 
58364e36824Saddy ke 	/* Get basic io resource and map it */
58464e36824Saddy ke 	mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
58564e36824Saddy ke 	rs->regs = devm_ioremap_resource(&pdev->dev, mem);
58664e36824Saddy ke 	if (IS_ERR(rs->regs)) {
58764e36824Saddy ke 		ret =  PTR_ERR(rs->regs);
588c351587eSJeffy Chen 		goto err_put_master;
58964e36824Saddy ke 	}
59064e36824Saddy ke 
59164e36824Saddy ke 	rs->apb_pclk = devm_clk_get(&pdev->dev, "apb_pclk");
59264e36824Saddy ke 	if (IS_ERR(rs->apb_pclk)) {
59364e36824Saddy ke 		dev_err(&pdev->dev, "Failed to get apb_pclk\n");
59464e36824Saddy ke 		ret = PTR_ERR(rs->apb_pclk);
595c351587eSJeffy Chen 		goto err_put_master;
59664e36824Saddy ke 	}
59764e36824Saddy ke 
59864e36824Saddy ke 	rs->spiclk = devm_clk_get(&pdev->dev, "spiclk");
59964e36824Saddy ke 	if (IS_ERR(rs->spiclk)) {
60064e36824Saddy ke 		dev_err(&pdev->dev, "Failed to get spi_pclk\n");
60164e36824Saddy ke 		ret = PTR_ERR(rs->spiclk);
602c351587eSJeffy Chen 		goto err_put_master;
60364e36824Saddy ke 	}
60464e36824Saddy ke 
60564e36824Saddy ke 	ret = clk_prepare_enable(rs->apb_pclk);
60643de979dSJeffy Chen 	if (ret < 0) {
60764e36824Saddy ke 		dev_err(&pdev->dev, "Failed to enable apb_pclk\n");
608c351587eSJeffy Chen 		goto err_put_master;
60964e36824Saddy ke 	}
61064e36824Saddy ke 
61164e36824Saddy ke 	ret = clk_prepare_enable(rs->spiclk);
61243de979dSJeffy Chen 	if (ret < 0) {
61364e36824Saddy ke 		dev_err(&pdev->dev, "Failed to enable spi_clk\n");
614c351587eSJeffy Chen 		goto err_disable_apbclk;
61564e36824Saddy ke 	}
61664e36824Saddy ke 
61730688e4eSEmil Renner Berthing 	spi_enable_chip(rs, false);
61864e36824Saddy ke 
61964e36824Saddy ke 	rs->dev = &pdev->dev;
620*420b82f8SEmil Renner Berthing 	rs->freq = clk_get_rate(rs->spiclk);
62164e36824Saddy ke 
62276b17e6eSJulius Werner 	if (!of_property_read_u32(pdev->dev.of_node, "rx-sample-delay-ns",
62376b17e6eSJulius Werner 				  &rsd_nsecs))
62476b17e6eSJulius Werner 		rs->rsd_nsecs = rsd_nsecs;
62576b17e6eSJulius Werner 
62664e36824Saddy ke 	rs->fifo_len = get_fifo_len(rs);
62764e36824Saddy ke 	if (!rs->fifo_len) {
62864e36824Saddy ke 		dev_err(&pdev->dev, "Failed to get fifo length\n");
629db7e8d90SWei Yongjun 		ret = -EINVAL;
630c351587eSJeffy Chen 		goto err_disable_spiclk;
63164e36824Saddy ke 	}
63264e36824Saddy ke 
63364e36824Saddy ke 	pm_runtime_set_active(&pdev->dev);
63464e36824Saddy ke 	pm_runtime_enable(&pdev->dev);
63564e36824Saddy ke 
63664e36824Saddy ke 	master->auto_runtime_pm = true;
63764e36824Saddy ke 	master->bus_num = pdev->id;
638ee780997SAddy Ke 	master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LOOP;
639aa099382SJeffy Chen 	master->num_chipselect = ROCKCHIP_SPI_MAX_CS_NUM;
64064e36824Saddy ke 	master->dev.of_node = pdev->dev.of_node;
64164e36824Saddy ke 	master->bits_per_word_mask = SPI_BPW_MASK(16) | SPI_BPW_MASK(8);
642*420b82f8SEmil Renner Berthing 	master->min_speed_hz = rs->freq / BAUDR_SCKDV_MAX;
643*420b82f8SEmil Renner Berthing 	master->max_speed_hz = min(rs->freq / BAUDR_SCKDV_MIN, MAX_SCLK_OUT);
64464e36824Saddy ke 
64564e36824Saddy ke 	master->set_cs = rockchip_spi_set_cs;
64664e36824Saddy ke 	master->transfer_one = rockchip_spi_transfer_one;
6475185a81cSBrian Norris 	master->max_transfer_size = rockchip_spi_max_transfer_size;
6482291793cSAndy Shevchenko 	master->handle_err = rockchip_spi_handle_err;
649c863795cSJeffy Chen 	master->flags = SPI_MASTER_GPIO_SS;
65064e36824Saddy ke 
651eee06a9eSEmil Renner Berthing 	master->dma_tx = dma_request_chan(rs->dev, "tx");
652eee06a9eSEmil Renner Berthing 	if (IS_ERR(master->dma_tx)) {
65361cadcf4SShawn Lin 		/* Check tx to see if we need defer probing driver */
654eee06a9eSEmil Renner Berthing 		if (PTR_ERR(master->dma_tx) == -EPROBE_DEFER) {
65561cadcf4SShawn Lin 			ret = -EPROBE_DEFER;
656c351587eSJeffy Chen 			goto err_disable_pm_runtime;
65761cadcf4SShawn Lin 		}
65864e36824Saddy ke 		dev_warn(rs->dev, "Failed to request TX DMA channel\n");
659eee06a9eSEmil Renner Berthing 		master->dma_tx = NULL;
66064e36824Saddy ke 	}
661e4c0e06fSShawn Lin 
662eee06a9eSEmil Renner Berthing 	master->dma_rx = dma_request_chan(rs->dev, "rx");
663eee06a9eSEmil Renner Berthing 	if (IS_ERR(master->dma_rx)) {
664eee06a9eSEmil Renner Berthing 		if (PTR_ERR(master->dma_rx) == -EPROBE_DEFER) {
665e4c0e06fSShawn Lin 			ret = -EPROBE_DEFER;
6665de7ed0cSDan Carpenter 			goto err_free_dma_tx;
667e4c0e06fSShawn Lin 		}
66864e36824Saddy ke 		dev_warn(rs->dev, "Failed to request RX DMA channel\n");
669eee06a9eSEmil Renner Berthing 		master->dma_rx = NULL;
67064e36824Saddy ke 	}
67164e36824Saddy ke 
672eee06a9eSEmil Renner Berthing 	if (master->dma_tx && master->dma_rx) {
673eee06a9eSEmil Renner Berthing 		rs->dma_addr_tx = mem->start + ROCKCHIP_SPI_TXDR;
674eee06a9eSEmil Renner Berthing 		rs->dma_addr_rx = mem->start + ROCKCHIP_SPI_RXDR;
67564e36824Saddy ke 		master->can_dma = rockchip_spi_can_dma;
67664e36824Saddy ke 	}
67764e36824Saddy ke 
67864e36824Saddy ke 	ret = devm_spi_register_master(&pdev->dev, master);
67943de979dSJeffy Chen 	if (ret < 0) {
68064e36824Saddy ke 		dev_err(&pdev->dev, "Failed to register master\n");
681c351587eSJeffy Chen 		goto err_free_dma_rx;
68264e36824Saddy ke 	}
68364e36824Saddy ke 
68464e36824Saddy ke 	return 0;
68564e36824Saddy ke 
686c351587eSJeffy Chen err_free_dma_rx:
687eee06a9eSEmil Renner Berthing 	if (master->dma_rx)
688eee06a9eSEmil Renner Berthing 		dma_release_channel(master->dma_rx);
6895de7ed0cSDan Carpenter err_free_dma_tx:
690eee06a9eSEmil Renner Berthing 	if (master->dma_tx)
691eee06a9eSEmil Renner Berthing 		dma_release_channel(master->dma_tx);
692c351587eSJeffy Chen err_disable_pm_runtime:
693c351587eSJeffy Chen 	pm_runtime_disable(&pdev->dev);
694c351587eSJeffy Chen err_disable_spiclk:
69564e36824Saddy ke 	clk_disable_unprepare(rs->spiclk);
696c351587eSJeffy Chen err_disable_apbclk:
69764e36824Saddy ke 	clk_disable_unprepare(rs->apb_pclk);
698c351587eSJeffy Chen err_put_master:
69964e36824Saddy ke 	spi_master_put(master);
70064e36824Saddy ke 
70164e36824Saddy ke 	return ret;
70264e36824Saddy ke }
70364e36824Saddy ke 
70464e36824Saddy ke static int rockchip_spi_remove(struct platform_device *pdev)
70564e36824Saddy ke {
70664e36824Saddy ke 	struct spi_master *master = spi_master_get(platform_get_drvdata(pdev));
70764e36824Saddy ke 	struct rockchip_spi *rs = spi_master_get_devdata(master);
70864e36824Saddy ke 
7096a06e895SJeffy Chen 	pm_runtime_get_sync(&pdev->dev);
71064e36824Saddy ke 
71164e36824Saddy ke 	clk_disable_unprepare(rs->spiclk);
71264e36824Saddy ke 	clk_disable_unprepare(rs->apb_pclk);
71364e36824Saddy ke 
7146a06e895SJeffy Chen 	pm_runtime_put_noidle(&pdev->dev);
7156a06e895SJeffy Chen 	pm_runtime_disable(&pdev->dev);
7166a06e895SJeffy Chen 	pm_runtime_set_suspended(&pdev->dev);
7176a06e895SJeffy Chen 
718eee06a9eSEmil Renner Berthing 	if (master->dma_tx)
719eee06a9eSEmil Renner Berthing 		dma_release_channel(master->dma_tx);
720eee06a9eSEmil Renner Berthing 	if (master->dma_rx)
721eee06a9eSEmil Renner Berthing 		dma_release_channel(master->dma_rx);
72264e36824Saddy ke 
723844c9f47SShawn Lin 	spi_master_put(master);
724844c9f47SShawn Lin 
72564e36824Saddy ke 	return 0;
72664e36824Saddy ke }
72764e36824Saddy ke 
72864e36824Saddy ke #ifdef CONFIG_PM_SLEEP
72964e36824Saddy ke static int rockchip_spi_suspend(struct device *dev)
73064e36824Saddy ke {
73143de979dSJeffy Chen 	int ret;
73264e36824Saddy ke 	struct spi_master *master = dev_get_drvdata(dev);
73364e36824Saddy ke 
734d790c342SEmil Renner Berthing 	ret = spi_master_suspend(master);
73543de979dSJeffy Chen 	if (ret < 0)
73664e36824Saddy ke 		return ret;
73764e36824Saddy ke 
738d38c4ae1SJeffy Chen 	ret = pm_runtime_force_suspend(dev);
739d38c4ae1SJeffy Chen 	if (ret < 0)
740d38c4ae1SJeffy Chen 		return ret;
74164e36824Saddy ke 
74223e291c2SBrian Norris 	pinctrl_pm_select_sleep_state(dev);
74323e291c2SBrian Norris 
74443de979dSJeffy Chen 	return 0;
74564e36824Saddy ke }
74664e36824Saddy ke 
74764e36824Saddy ke static int rockchip_spi_resume(struct device *dev)
74864e36824Saddy ke {
74943de979dSJeffy Chen 	int ret;
75064e36824Saddy ke 	struct spi_master *master = dev_get_drvdata(dev);
75164e36824Saddy ke 	struct rockchip_spi *rs = spi_master_get_devdata(master);
75264e36824Saddy ke 
75323e291c2SBrian Norris 	pinctrl_pm_select_default_state(dev);
75423e291c2SBrian Norris 
755d38c4ae1SJeffy Chen 	ret = pm_runtime_force_resume(dev);
75664e36824Saddy ke 	if (ret < 0)
75764e36824Saddy ke 		return ret;
75864e36824Saddy ke 
759d790c342SEmil Renner Berthing 	ret = spi_master_resume(master);
76064e36824Saddy ke 	if (ret < 0) {
76164e36824Saddy ke 		clk_disable_unprepare(rs->spiclk);
76264e36824Saddy ke 		clk_disable_unprepare(rs->apb_pclk);
76364e36824Saddy ke 	}
76464e36824Saddy ke 
76543de979dSJeffy Chen 	return 0;
76664e36824Saddy ke }
76764e36824Saddy ke #endif /* CONFIG_PM_SLEEP */
76864e36824Saddy ke 
769ec833050SRafael J. Wysocki #ifdef CONFIG_PM
77064e36824Saddy ke static int rockchip_spi_runtime_suspend(struct device *dev)
77164e36824Saddy ke {
77264e36824Saddy ke 	struct spi_master *master = dev_get_drvdata(dev);
77364e36824Saddy ke 	struct rockchip_spi *rs = spi_master_get_devdata(master);
77464e36824Saddy ke 
77564e36824Saddy ke 	clk_disable_unprepare(rs->spiclk);
77664e36824Saddy ke 	clk_disable_unprepare(rs->apb_pclk);
77764e36824Saddy ke 
77864e36824Saddy ke 	return 0;
77964e36824Saddy ke }
78064e36824Saddy ke 
78164e36824Saddy ke static int rockchip_spi_runtime_resume(struct device *dev)
78264e36824Saddy ke {
78364e36824Saddy ke 	int ret;
78464e36824Saddy ke 	struct spi_master *master = dev_get_drvdata(dev);
78564e36824Saddy ke 	struct rockchip_spi *rs = spi_master_get_devdata(master);
78664e36824Saddy ke 
78764e36824Saddy ke 	ret = clk_prepare_enable(rs->apb_pclk);
78843de979dSJeffy Chen 	if (ret < 0)
78964e36824Saddy ke 		return ret;
79064e36824Saddy ke 
79164e36824Saddy ke 	ret = clk_prepare_enable(rs->spiclk);
79243de979dSJeffy Chen 	if (ret < 0)
79364e36824Saddy ke 		clk_disable_unprepare(rs->apb_pclk);
79464e36824Saddy ke 
79543de979dSJeffy Chen 	return 0;
79664e36824Saddy ke }
797ec833050SRafael J. Wysocki #endif /* CONFIG_PM */
79864e36824Saddy ke 
79964e36824Saddy ke static const struct dev_pm_ops rockchip_spi_pm = {
80064e36824Saddy ke 	SET_SYSTEM_SLEEP_PM_OPS(rockchip_spi_suspend, rockchip_spi_resume)
80164e36824Saddy ke 	SET_RUNTIME_PM_OPS(rockchip_spi_runtime_suspend,
80264e36824Saddy ke 			   rockchip_spi_runtime_resume, NULL)
80364e36824Saddy ke };
80464e36824Saddy ke 
80564e36824Saddy ke static const struct of_device_id rockchip_spi_dt_match[] = {
8066b860e69SAndy Yan 	{ .compatible = "rockchip,rv1108-spi", },
807aa29ea3dSCaesar Wang 	{ .compatible = "rockchip,rk3036-spi", },
80864e36824Saddy ke 	{ .compatible = "rockchip,rk3066-spi", },
809b839b785SAddy Ke 	{ .compatible = "rockchip,rk3188-spi", },
810aa29ea3dSCaesar Wang 	{ .compatible = "rockchip,rk3228-spi", },
811b839b785SAddy Ke 	{ .compatible = "rockchip,rk3288-spi", },
812aa29ea3dSCaesar Wang 	{ .compatible = "rockchip,rk3368-spi", },
8139b7a5622SXu Jianqun 	{ .compatible = "rockchip,rk3399-spi", },
81464e36824Saddy ke 	{ },
81564e36824Saddy ke };
81664e36824Saddy ke MODULE_DEVICE_TABLE(of, rockchip_spi_dt_match);
81764e36824Saddy ke 
81864e36824Saddy ke static struct platform_driver rockchip_spi_driver = {
81964e36824Saddy ke 	.driver = {
82064e36824Saddy ke 		.name	= DRIVER_NAME,
82164e36824Saddy ke 		.pm = &rockchip_spi_pm,
82264e36824Saddy ke 		.of_match_table = of_match_ptr(rockchip_spi_dt_match),
82364e36824Saddy ke 	},
82464e36824Saddy ke 	.probe = rockchip_spi_probe,
82564e36824Saddy ke 	.remove = rockchip_spi_remove,
82664e36824Saddy ke };
82764e36824Saddy ke 
82864e36824Saddy ke module_platform_driver(rockchip_spi_driver);
82964e36824Saddy ke 
8305dcc44edSAddy Ke MODULE_AUTHOR("Addy Ke <addy.ke@rock-chips.com>");
83164e36824Saddy ke MODULE_DESCRIPTION("ROCKCHIP SPI Controller Driver");
83264e36824Saddy ke MODULE_LICENSE("GPL v2");
833