xref: /openbmc/linux/drivers/spi/spi-rockchip.c (revision 2758bd093ac35ca5b62dbecfd30dab60e8b59790)
12025cf9eSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
264e36824Saddy ke /*
364e36824Saddy ke  * Copyright (c) 2014, Fuzhou Rockchip Electronics Co., Ltd
45dcc44edSAddy Ke  * Author: Addy Ke <addy.ke@rock-chips.com>
564e36824Saddy ke  */
664e36824Saddy ke 
764e36824Saddy ke #include <linux/clk.h>
864e36824Saddy ke #include <linux/dmaengine.h>
98af0c18aSSuren Baghdasaryan #include <linux/interrupt.h>
10ec5c5d8aSShawn Lin #include <linux/module.h>
11ec5c5d8aSShawn Lin #include <linux/of.h>
1223e291c2SBrian Norris #include <linux/pinctrl/consumer.h>
13ec5c5d8aSShawn Lin #include <linux/platform_device.h>
14ec5c5d8aSShawn Lin #include <linux/spi/spi.h>
15ec5c5d8aSShawn Lin #include <linux/pm_runtime.h>
16ec5c5d8aSShawn Lin #include <linux/scatterlist.h>
1764e36824Saddy ke 
1864e36824Saddy ke #define DRIVER_NAME "rockchip-spi"
1964e36824Saddy ke 
20aa099382SJeffy Chen #define ROCKCHIP_SPI_CLR_BITS(reg, bits) \
21aa099382SJeffy Chen 		writel_relaxed(readl_relaxed(reg) & ~(bits), reg)
22aa099382SJeffy Chen #define ROCKCHIP_SPI_SET_BITS(reg, bits) \
23aa099382SJeffy Chen 		writel_relaxed(readl_relaxed(reg) | (bits), reg)
24aa099382SJeffy Chen 
2564e36824Saddy ke /* SPI register offsets */
2664e36824Saddy ke #define ROCKCHIP_SPI_CTRLR0			0x0000
2764e36824Saddy ke #define ROCKCHIP_SPI_CTRLR1			0x0004
2864e36824Saddy ke #define ROCKCHIP_SPI_SSIENR			0x0008
2964e36824Saddy ke #define ROCKCHIP_SPI_SER			0x000c
3064e36824Saddy ke #define ROCKCHIP_SPI_BAUDR			0x0010
3164e36824Saddy ke #define ROCKCHIP_SPI_TXFTLR			0x0014
3264e36824Saddy ke #define ROCKCHIP_SPI_RXFTLR			0x0018
3364e36824Saddy ke #define ROCKCHIP_SPI_TXFLR			0x001c
3464e36824Saddy ke #define ROCKCHIP_SPI_RXFLR			0x0020
3564e36824Saddy ke #define ROCKCHIP_SPI_SR				0x0024
3664e36824Saddy ke #define ROCKCHIP_SPI_IPR			0x0028
3764e36824Saddy ke #define ROCKCHIP_SPI_IMR			0x002c
3864e36824Saddy ke #define ROCKCHIP_SPI_ISR			0x0030
3964e36824Saddy ke #define ROCKCHIP_SPI_RISR			0x0034
4064e36824Saddy ke #define ROCKCHIP_SPI_ICR			0x0038
4164e36824Saddy ke #define ROCKCHIP_SPI_DMACR			0x003c
4264e36824Saddy ke #define ROCKCHIP_SPI_DMATDLR			0x0040
4364e36824Saddy ke #define ROCKCHIP_SPI_DMARDLR			0x0044
4413a96935SJon Lin #define ROCKCHIP_SPI_VERSION			0x0048
4564e36824Saddy ke #define ROCKCHIP_SPI_TXDR			0x0400
4664e36824Saddy ke #define ROCKCHIP_SPI_RXDR			0x0800
4764e36824Saddy ke 
4864e36824Saddy ke /* Bit fields in CTRLR0 */
4964e36824Saddy ke #define CR0_DFS_OFFSET				0
5065498c6aSEmil Renner Berthing #define CR0_DFS_4BIT				0x0
5165498c6aSEmil Renner Berthing #define CR0_DFS_8BIT				0x1
5265498c6aSEmil Renner Berthing #define CR0_DFS_16BIT				0x2
5364e36824Saddy ke 
5464e36824Saddy ke #define CR0_CFS_OFFSET				2
5564e36824Saddy ke 
5664e36824Saddy ke #define CR0_SCPH_OFFSET				6
5764e36824Saddy ke 
5864e36824Saddy ke #define CR0_SCPOL_OFFSET			7
5964e36824Saddy ke 
6064e36824Saddy ke #define CR0_CSM_OFFSET				8
6164e36824Saddy ke #define CR0_CSM_KEEP				0x0
6264e36824Saddy ke /* ss_n be high for half sclk_out cycles */
6364e36824Saddy ke #define CR0_CSM_HALF				0X1
6464e36824Saddy ke /* ss_n be high for one sclk_out cycle */
6564e36824Saddy ke #define CR0_CSM_ONE					0x2
6664e36824Saddy ke 
6764e36824Saddy ke /* ss_n to sclk_out delay */
6864e36824Saddy ke #define CR0_SSD_OFFSET				10
6964e36824Saddy ke /*
7064e36824Saddy ke  * The period between ss_n active and
7164e36824Saddy ke  * sclk_out active is half sclk_out cycles
7264e36824Saddy ke  */
7364e36824Saddy ke #define CR0_SSD_HALF				0x0
7464e36824Saddy ke /*
7564e36824Saddy ke  * The period between ss_n active and
7664e36824Saddy ke  * sclk_out active is one sclk_out cycle
7764e36824Saddy ke  */
7864e36824Saddy ke #define CR0_SSD_ONE					0x1
7964e36824Saddy ke 
8064e36824Saddy ke #define CR0_EM_OFFSET				11
8164e36824Saddy ke #define CR0_EM_LITTLE				0x0
8264e36824Saddy ke #define CR0_EM_BIG					0x1
8364e36824Saddy ke 
8464e36824Saddy ke #define CR0_FBM_OFFSET				12
8564e36824Saddy ke #define CR0_FBM_MSB					0x0
8664e36824Saddy ke #define CR0_FBM_LSB					0x1
8764e36824Saddy ke 
8864e36824Saddy ke #define CR0_BHT_OFFSET				13
8964e36824Saddy ke #define CR0_BHT_16BIT				0x0
9064e36824Saddy ke #define CR0_BHT_8BIT				0x1
9164e36824Saddy ke 
9264e36824Saddy ke #define CR0_RSD_OFFSET				14
9374b7efa8SEmil Renner Berthing #define CR0_RSD_MAX				0x3
9464e36824Saddy ke 
9564e36824Saddy ke #define CR0_FRF_OFFSET				16
9664e36824Saddy ke #define CR0_FRF_SPI					0x0
9764e36824Saddy ke #define CR0_FRF_SSP					0x1
9864e36824Saddy ke #define CR0_FRF_MICROWIRE			0x2
9964e36824Saddy ke 
10064e36824Saddy ke #define CR0_XFM_OFFSET				18
10164e36824Saddy ke #define CR0_XFM_MASK				(0x03 << SPI_XFM_OFFSET)
10264e36824Saddy ke #define CR0_XFM_TR					0x0
10364e36824Saddy ke #define CR0_XFM_TO					0x1
10464e36824Saddy ke #define CR0_XFM_RO					0x2
10564e36824Saddy ke 
10664e36824Saddy ke #define CR0_OPM_OFFSET				20
10764e36824Saddy ke #define CR0_OPM_MASTER				0x0
10864e36824Saddy ke #define CR0_OPM_SLAVE				0x1
10964e36824Saddy ke 
11064e36824Saddy ke #define CR0_MTM_OFFSET				0x21
11164e36824Saddy ke 
11264e36824Saddy ke /* Bit fields in SER, 2bit */
11364e36824Saddy ke #define SER_MASK					0x3
11464e36824Saddy ke 
115420b82f8SEmil Renner Berthing /* Bit fields in BAUDR */
116420b82f8SEmil Renner Berthing #define BAUDR_SCKDV_MIN				2
117420b82f8SEmil Renner Berthing #define BAUDR_SCKDV_MAX				65534
118420b82f8SEmil Renner Berthing 
119*2758bd09SJon Lin /* Bit fields in SR, 6bit */
120*2758bd09SJon Lin #define SR_MASK						0x3f
12164e36824Saddy ke #define SR_BUSY						(1 << 0)
12264e36824Saddy ke #define SR_TF_FULL					(1 << 1)
12364e36824Saddy ke #define SR_TF_EMPTY					(1 << 2)
12464e36824Saddy ke #define SR_RF_EMPTY					(1 << 3)
12564e36824Saddy ke #define SR_RF_FULL					(1 << 4)
126*2758bd09SJon Lin #define SR_SLAVE_TX_BUSY				(1 << 5)
12764e36824Saddy ke 
12864e36824Saddy ke /* Bit fields in ISR, IMR, ISR, RISR, 5bit */
12964e36824Saddy ke #define INT_MASK					0x1f
13064e36824Saddy ke #define INT_TF_EMPTY				(1 << 0)
13164e36824Saddy ke #define INT_TF_OVERFLOW				(1 << 1)
13264e36824Saddy ke #define INT_RF_UNDERFLOW			(1 << 2)
13364e36824Saddy ke #define INT_RF_OVERFLOW				(1 << 3)
13464e36824Saddy ke #define INT_RF_FULL					(1 << 4)
13564e36824Saddy ke 
13664e36824Saddy ke /* Bit fields in ICR, 4bit */
13764e36824Saddy ke #define ICR_MASK					0x0f
13864e36824Saddy ke #define ICR_ALL						(1 << 0)
13964e36824Saddy ke #define ICR_RF_UNDERFLOW			(1 << 1)
14064e36824Saddy ke #define ICR_RF_OVERFLOW				(1 << 2)
14164e36824Saddy ke #define ICR_TF_OVERFLOW				(1 << 3)
14264e36824Saddy ke 
14364e36824Saddy ke /* Bit fields in DMACR */
14464e36824Saddy ke #define RF_DMA_EN					(1 << 0)
14564e36824Saddy ke #define TF_DMA_EN					(1 << 1)
14664e36824Saddy ke 
147fab3e487SEmil Renner Berthing /* Driver state flags */
148fab3e487SEmil Renner Berthing #define RXDMA					(1 << 0)
149fab3e487SEmil Renner Berthing #define TXDMA					(1 << 1)
15064e36824Saddy ke 
151f9cfd522SAddy Ke /* sclk_out: spi master internal logic in rk3x can support 50Mhz */
152420b82f8SEmil Renner Berthing #define MAX_SCLK_OUT				50000000U
153f9cfd522SAddy Ke 
1545185a81cSBrian Norris /*
1555185a81cSBrian Norris  * SPI_CTRLR1 is 16-bits, so we should support lengths of 0xffff + 1. However,
1565185a81cSBrian Norris  * the controller seems to hang when given 0x10000, so stick with this for now.
1575185a81cSBrian Norris  */
1585185a81cSBrian Norris #define ROCKCHIP_SPI_MAX_TRANLEN		0xffff
1595185a81cSBrian Norris 
160aa099382SJeffy Chen #define ROCKCHIP_SPI_MAX_CS_NUM			2
16113a96935SJon Lin #define ROCKCHIP_SPI_VER2_TYPE1			0x05EC0002
16213a96935SJon Lin #define ROCKCHIP_SPI_VER2_TYPE2			0x00110002
163aa099382SJeffy Chen 
164940f3bbfSAlexander Kochetkov #define ROCKCHIP_AUTOSUSPEND_TIMEOUT		2000
165940f3bbfSAlexander Kochetkov 
16664e36824Saddy ke struct rockchip_spi {
16764e36824Saddy ke 	struct device *dev;
16864e36824Saddy ke 
16964e36824Saddy ke 	struct clk *spiclk;
17064e36824Saddy ke 	struct clk *apb_pclk;
17164e36824Saddy ke 
17264e36824Saddy ke 	void __iomem *regs;
173eee06a9eSEmil Renner Berthing 	dma_addr_t dma_addr_rx;
174eee06a9eSEmil Renner Berthing 	dma_addr_t dma_addr_tx;
175fab3e487SEmil Renner Berthing 
17601b59ce5SEmil Renner Berthing 	const void *tx;
17701b59ce5SEmil Renner Berthing 	void *rx;
17801b59ce5SEmil Renner Berthing 	unsigned int tx_left;
17901b59ce5SEmil Renner Berthing 	unsigned int rx_left;
18001b59ce5SEmil Renner Berthing 
181fab3e487SEmil Renner Berthing 	atomic_t state;
182fab3e487SEmil Renner Berthing 
18364e36824Saddy ke 	/*depth of the FIFO buffer */
18464e36824Saddy ke 	u32 fifo_len;
185420b82f8SEmil Renner Berthing 	/* frequency of spiclk */
186420b82f8SEmil Renner Berthing 	u32 freq;
18764e36824Saddy ke 
18864e36824Saddy ke 	u8 n_bytes;
18974b7efa8SEmil Renner Berthing 	u8 rsd;
19064e36824Saddy ke 
191aa099382SJeffy Chen 	bool cs_asserted[ROCKCHIP_SPI_MAX_CS_NUM];
192d065f41aSChris Ruehl 
193d065f41aSChris Ruehl 	bool slave_abort;
19464e36824Saddy ke };
19564e36824Saddy ke 
19630688e4eSEmil Renner Berthing static inline void spi_enable_chip(struct rockchip_spi *rs, bool enable)
19764e36824Saddy ke {
19830688e4eSEmil Renner Berthing 	writel_relaxed((enable ? 1U : 0U), rs->regs + ROCKCHIP_SPI_SSIENR);
19964e36824Saddy ke }
20064e36824Saddy ke 
201*2758bd09SJon Lin static inline void wait_for_tx_idle(struct rockchip_spi *rs, bool slave_mode)
2022df08e78SAddy Ke {
2032df08e78SAddy Ke 	unsigned long timeout = jiffies + msecs_to_jiffies(5);
2042df08e78SAddy Ke 
2052df08e78SAddy Ke 	do {
206*2758bd09SJon Lin 		if (slave_mode) {
207*2758bd09SJon Lin 			if (!(readl_relaxed(rs->regs + ROCKCHIP_SPI_SR) & SR_SLAVE_TX_BUSY) &&
208*2758bd09SJon Lin 			    !((readl_relaxed(rs->regs + ROCKCHIP_SPI_SR) & SR_BUSY)))
209*2758bd09SJon Lin 				return;
210*2758bd09SJon Lin 		} else {
2112df08e78SAddy Ke 			if (!(readl_relaxed(rs->regs + ROCKCHIP_SPI_SR) & SR_BUSY))
2122df08e78SAddy Ke 				return;
213*2758bd09SJon Lin 		}
21464bc0110SDoug Anderson 	} while (!time_after(jiffies, timeout));
2152df08e78SAddy Ke 
2162df08e78SAddy Ke 	dev_warn(rs->dev, "spi controller is in busy state!\n");
2172df08e78SAddy Ke }
2182df08e78SAddy Ke 
21964e36824Saddy ke static u32 get_fifo_len(struct rockchip_spi *rs)
22064e36824Saddy ke {
22113a96935SJon Lin 	u32 ver;
22264e36824Saddy ke 
22313a96935SJon Lin 	ver = readl_relaxed(rs->regs + ROCKCHIP_SPI_VERSION);
22413a96935SJon Lin 
22513a96935SJon Lin 	switch (ver) {
22613a96935SJon Lin 	case ROCKCHIP_SPI_VER2_TYPE1:
22713a96935SJon Lin 	case ROCKCHIP_SPI_VER2_TYPE2:
22813a96935SJon Lin 		return 64;
22913a96935SJon Lin 	default:
23013a96935SJon Lin 		return 32;
23164e36824Saddy ke 	}
23264e36824Saddy ke }
23364e36824Saddy ke 
23464e36824Saddy ke static void rockchip_spi_set_cs(struct spi_device *spi, bool enable)
23564e36824Saddy ke {
236d66571a2SChris Ruehl 	struct spi_controller *ctlr = spi->controller;
237d66571a2SChris Ruehl 	struct rockchip_spi *rs = spi_controller_get_devdata(ctlr);
238aa099382SJeffy Chen 	bool cs_asserted = !enable;
239b920cc31SHuibin Hong 
240aa099382SJeffy Chen 	/* Return immediately for no-op */
241aa099382SJeffy Chen 	if (cs_asserted == rs->cs_asserted[spi->chip_select])
242aa099382SJeffy Chen 		return;
243aa099382SJeffy Chen 
244aa099382SJeffy Chen 	if (cs_asserted) {
245aa099382SJeffy Chen 		/* Keep things powered as long as CS is asserted */
246b920cc31SHuibin Hong 		pm_runtime_get_sync(rs->dev);
24764e36824Saddy ke 
248aa099382SJeffy Chen 		ROCKCHIP_SPI_SET_BITS(rs->regs + ROCKCHIP_SPI_SER,
249aa099382SJeffy Chen 				      BIT(spi->chip_select));
250aa099382SJeffy Chen 	} else {
251aa099382SJeffy Chen 		ROCKCHIP_SPI_CLR_BITS(rs->regs + ROCKCHIP_SPI_SER,
252aa099382SJeffy Chen 				      BIT(spi->chip_select));
25364e36824Saddy ke 
254aa099382SJeffy Chen 		/* Drop reference from when we first asserted CS */
255aa099382SJeffy Chen 		pm_runtime_put(rs->dev);
256aa099382SJeffy Chen 	}
25764e36824Saddy ke 
258aa099382SJeffy Chen 	rs->cs_asserted[spi->chip_select] = cs_asserted;
25964e36824Saddy ke }
26064e36824Saddy ke 
261d66571a2SChris Ruehl static void rockchip_spi_handle_err(struct spi_controller *ctlr,
26264e36824Saddy ke 				    struct spi_message *msg)
26364e36824Saddy ke {
264d66571a2SChris Ruehl 	struct rockchip_spi *rs = spi_controller_get_devdata(ctlr);
26564e36824Saddy ke 
266ce386100SEmil Renner Berthing 	/* stop running spi transfer
267ce386100SEmil Renner Berthing 	 * this also flushes both rx and tx fifos
2685dcc44edSAddy Ke 	 */
269ce386100SEmil Renner Berthing 	spi_enable_chip(rs, false);
270ce386100SEmil Renner Berthing 
27101b59ce5SEmil Renner Berthing 	/* make sure all interrupts are masked */
27201b59ce5SEmil Renner Berthing 	writel_relaxed(0, rs->regs + ROCKCHIP_SPI_IMR);
27301b59ce5SEmil Renner Berthing 
274fab3e487SEmil Renner Berthing 	if (atomic_read(&rs->state) & TXDMA)
275d66571a2SChris Ruehl 		dmaengine_terminate_async(ctlr->dma_tx);
276fab3e487SEmil Renner Berthing 
277ce386100SEmil Renner Berthing 	if (atomic_read(&rs->state) & RXDMA)
278d66571a2SChris Ruehl 		dmaengine_terminate_async(ctlr->dma_rx);
27964e36824Saddy ke }
28064e36824Saddy ke 
28164e36824Saddy ke static void rockchip_spi_pio_writer(struct rockchip_spi *rs)
28264e36824Saddy ke {
28301b59ce5SEmil Renner Berthing 	u32 tx_free = rs->fifo_len - readl_relaxed(rs->regs + ROCKCHIP_SPI_TXFLR);
28401b59ce5SEmil Renner Berthing 	u32 words = min(rs->tx_left, tx_free);
28564e36824Saddy ke 
28601b59ce5SEmil Renner Berthing 	rs->tx_left -= words;
28701b59ce5SEmil Renner Berthing 	for (; words; words--) {
28801b59ce5SEmil Renner Berthing 		u32 txw;
28901b59ce5SEmil Renner Berthing 
29064e36824Saddy ke 		if (rs->n_bytes == 1)
29101b59ce5SEmil Renner Berthing 			txw = *(u8 *)rs->tx;
29264e36824Saddy ke 		else
29301b59ce5SEmil Renner Berthing 			txw = *(u16 *)rs->tx;
29464e36824Saddy ke 
29564e36824Saddy ke 		writel_relaxed(txw, rs->regs + ROCKCHIP_SPI_TXDR);
29664e36824Saddy ke 		rs->tx += rs->n_bytes;
29764e36824Saddy ke 	}
29864e36824Saddy ke }
29964e36824Saddy ke 
30064e36824Saddy ke static void rockchip_spi_pio_reader(struct rockchip_spi *rs)
30164e36824Saddy ke {
30201b59ce5SEmil Renner Berthing 	u32 words = readl_relaxed(rs->regs + ROCKCHIP_SPI_RXFLR);
3034294e4acSJon Lin 	u32 rx_left = (rs->rx_left > words) ? rs->rx_left - words : 0;
30464e36824Saddy ke 
30501b59ce5SEmil Renner Berthing 	/* the hardware doesn't allow us to change fifo threshold
30601b59ce5SEmil Renner Berthing 	 * level while spi is enabled, so instead make sure to leave
30701b59ce5SEmil Renner Berthing 	 * enough words in the rx fifo to get the last interrupt
30801b59ce5SEmil Renner Berthing 	 * exactly when all words have been received
30901b59ce5SEmil Renner Berthing 	 */
31001b59ce5SEmil Renner Berthing 	if (rx_left) {
31101b59ce5SEmil Renner Berthing 		u32 ftl = readl_relaxed(rs->regs + ROCKCHIP_SPI_RXFTLR) + 1;
31201b59ce5SEmil Renner Berthing 
31301b59ce5SEmil Renner Berthing 		if (rx_left < ftl) {
31401b59ce5SEmil Renner Berthing 			rx_left = ftl;
31501b59ce5SEmil Renner Berthing 			words = rs->rx_left - rx_left;
31601b59ce5SEmil Renner Berthing 		}
31701b59ce5SEmil Renner Berthing 	}
31801b59ce5SEmil Renner Berthing 
31901b59ce5SEmil Renner Berthing 	rs->rx_left = rx_left;
32001b59ce5SEmil Renner Berthing 	for (; words; words--) {
32101b59ce5SEmil Renner Berthing 		u32 rxw = readl_relaxed(rs->regs + ROCKCHIP_SPI_RXDR);
32201b59ce5SEmil Renner Berthing 
32301b59ce5SEmil Renner Berthing 		if (!rs->rx)
32401b59ce5SEmil Renner Berthing 			continue;
32501b59ce5SEmil Renner Berthing 
32664e36824Saddy ke 		if (rs->n_bytes == 1)
32701b59ce5SEmil Renner Berthing 			*(u8 *)rs->rx = (u8)rxw;
32864e36824Saddy ke 		else
32901b59ce5SEmil Renner Berthing 			*(u16 *)rs->rx = (u16)rxw;
33064e36824Saddy ke 		rs->rx += rs->n_bytes;
3315dcc44edSAddy Ke 	}
33264e36824Saddy ke }
33364e36824Saddy ke 
33401b59ce5SEmil Renner Berthing static irqreturn_t rockchip_spi_isr(int irq, void *dev_id)
33564e36824Saddy ke {
336d66571a2SChris Ruehl 	struct spi_controller *ctlr = dev_id;
337d66571a2SChris Ruehl 	struct rockchip_spi *rs = spi_controller_get_devdata(ctlr);
33864e36824Saddy ke 
33901b59ce5SEmil Renner Berthing 	if (rs->tx_left)
34001b59ce5SEmil Renner Berthing 		rockchip_spi_pio_writer(rs);
34101b59ce5SEmil Renner Berthing 
34201b59ce5SEmil Renner Berthing 	rockchip_spi_pio_reader(rs);
34301b59ce5SEmil Renner Berthing 	if (!rs->rx_left) {
34401b59ce5SEmil Renner Berthing 		spi_enable_chip(rs, false);
34501b59ce5SEmil Renner Berthing 		writel_relaxed(0, rs->regs + ROCKCHIP_SPI_IMR);
346d66571a2SChris Ruehl 		spi_finalize_current_transfer(ctlr);
34701b59ce5SEmil Renner Berthing 	}
34801b59ce5SEmil Renner Berthing 
34901b59ce5SEmil Renner Berthing 	return IRQ_HANDLED;
35001b59ce5SEmil Renner Berthing }
35101b59ce5SEmil Renner Berthing 
35201b59ce5SEmil Renner Berthing static int rockchip_spi_prepare_irq(struct rockchip_spi *rs,
35301b59ce5SEmil Renner Berthing 		struct spi_transfer *xfer)
35401b59ce5SEmil Renner Berthing {
35501b59ce5SEmil Renner Berthing 	rs->tx = xfer->tx_buf;
35601b59ce5SEmil Renner Berthing 	rs->rx = xfer->rx_buf;
35701b59ce5SEmil Renner Berthing 	rs->tx_left = rs->tx ? xfer->len / rs->n_bytes : 0;
35801b59ce5SEmil Renner Berthing 	rs->rx_left = xfer->len / rs->n_bytes;
35901b59ce5SEmil Renner Berthing 
36001b59ce5SEmil Renner Berthing 	writel_relaxed(INT_RF_FULL, rs->regs + ROCKCHIP_SPI_IMR);
36130688e4eSEmil Renner Berthing 	spi_enable_chip(rs, true);
362a3c17402SEmil Renner Berthing 
36301b59ce5SEmil Renner Berthing 	if (rs->tx_left)
36464e36824Saddy ke 		rockchip_spi_pio_writer(rs);
36564e36824Saddy ke 
36601b59ce5SEmil Renner Berthing 	/* 1 means the transfer is in progress */
36701b59ce5SEmil Renner Berthing 	return 1;
36864e36824Saddy ke }
36964e36824Saddy ke 
37064e36824Saddy ke static void rockchip_spi_dma_rxcb(void *data)
37164e36824Saddy ke {
372d66571a2SChris Ruehl 	struct spi_controller *ctlr = data;
373d66571a2SChris Ruehl 	struct rockchip_spi *rs = spi_controller_get_devdata(ctlr);
374fab3e487SEmil Renner Berthing 	int state = atomic_fetch_andnot(RXDMA, &rs->state);
37564e36824Saddy ke 
376d065f41aSChris Ruehl 	if (state & TXDMA && !rs->slave_abort)
377fab3e487SEmil Renner Berthing 		return;
37864e36824Saddy ke 
37930688e4eSEmil Renner Berthing 	spi_enable_chip(rs, false);
380d66571a2SChris Ruehl 	spi_finalize_current_transfer(ctlr);
381c28be31bSAddy Ke }
38264e36824Saddy ke 
38364e36824Saddy ke static void rockchip_spi_dma_txcb(void *data)
38464e36824Saddy ke {
385d66571a2SChris Ruehl 	struct spi_controller *ctlr = data;
386d66571a2SChris Ruehl 	struct rockchip_spi *rs = spi_controller_get_devdata(ctlr);
387fab3e487SEmil Renner Berthing 	int state = atomic_fetch_andnot(TXDMA, &rs->state);
388fab3e487SEmil Renner Berthing 
389d065f41aSChris Ruehl 	if (state & RXDMA && !rs->slave_abort)
390fab3e487SEmil Renner Berthing 		return;
39164e36824Saddy ke 
3922df08e78SAddy Ke 	/* Wait until the FIFO data completely. */
393*2758bd09SJon Lin 	wait_for_tx_idle(rs, ctlr->slave);
3942df08e78SAddy Ke 
39530688e4eSEmil Renner Berthing 	spi_enable_chip(rs, false);
396d66571a2SChris Ruehl 	spi_finalize_current_transfer(ctlr);
3972c2bc748SAddy Ke }
39864e36824Saddy ke 
3994d9ca632SJon Lin static u32 rockchip_spi_calc_burst_size(u32 data_len)
4004d9ca632SJon Lin {
4014d9ca632SJon Lin 	u32 i;
4024d9ca632SJon Lin 
4034d9ca632SJon Lin 	/* burst size: 1, 2, 4, 8 */
4044d9ca632SJon Lin 	for (i = 1; i < 8; i <<= 1) {
4054d9ca632SJon Lin 		if (data_len & i)
4064d9ca632SJon Lin 			break;
4074d9ca632SJon Lin 	}
4084d9ca632SJon Lin 
4094d9ca632SJon Lin 	return i;
4104d9ca632SJon Lin }
4114d9ca632SJon Lin 
412fc1ad8eeSEmil Renner Berthing static int rockchip_spi_prepare_dma(struct rockchip_spi *rs,
413d66571a2SChris Ruehl 		struct spi_controller *ctlr, struct spi_transfer *xfer)
41464e36824Saddy ke {
41564e36824Saddy ke 	struct dma_async_tx_descriptor *rxdesc, *txdesc;
41664e36824Saddy ke 
417fab3e487SEmil Renner Berthing 	atomic_set(&rs->state, 0);
41864e36824Saddy ke 
41997cf5669SArnd Bergmann 	rxdesc = NULL;
420fc1ad8eeSEmil Renner Berthing 	if (xfer->rx_buf) {
42131bcb57bSEmil Renner Berthing 		struct dma_slave_config rxconf = {
42231bcb57bSEmil Renner Berthing 			.direction = DMA_DEV_TO_MEM,
423eee06a9eSEmil Renner Berthing 			.src_addr = rs->dma_addr_rx,
42431bcb57bSEmil Renner Berthing 			.src_addr_width = rs->n_bytes,
4254d9ca632SJon Lin 			.src_maxburst = rockchip_spi_calc_burst_size(xfer->len /
4264d9ca632SJon Lin 								     rs->n_bytes),
42731bcb57bSEmil Renner Berthing 		};
42831bcb57bSEmil Renner Berthing 
429d66571a2SChris Ruehl 		dmaengine_slave_config(ctlr->dma_rx, &rxconf);
43064e36824Saddy ke 
4315dcc44edSAddy Ke 		rxdesc = dmaengine_prep_slave_sg(
432d66571a2SChris Ruehl 				ctlr->dma_rx,
433fc1ad8eeSEmil Renner Berthing 				xfer->rx_sg.sgl, xfer->rx_sg.nents,
434d9071b7eSEmil Renner Berthing 				DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT);
435ea984911SShawn Lin 		if (!rxdesc)
436ea984911SShawn Lin 			return -EINVAL;
43764e36824Saddy ke 
43864e36824Saddy ke 		rxdesc->callback = rockchip_spi_dma_rxcb;
439d66571a2SChris Ruehl 		rxdesc->callback_param = ctlr;
44064e36824Saddy ke 	}
44164e36824Saddy ke 
44297cf5669SArnd Bergmann 	txdesc = NULL;
443fc1ad8eeSEmil Renner Berthing 	if (xfer->tx_buf) {
44431bcb57bSEmil Renner Berthing 		struct dma_slave_config txconf = {
44531bcb57bSEmil Renner Berthing 			.direction = DMA_MEM_TO_DEV,
446eee06a9eSEmil Renner Berthing 			.dst_addr = rs->dma_addr_tx,
44731bcb57bSEmil Renner Berthing 			.dst_addr_width = rs->n_bytes,
44847300728SEmil Renner Berthing 			.dst_maxburst = rs->fifo_len / 4,
44931bcb57bSEmil Renner Berthing 		};
45031bcb57bSEmil Renner Berthing 
451d66571a2SChris Ruehl 		dmaengine_slave_config(ctlr->dma_tx, &txconf);
45264e36824Saddy ke 
4535dcc44edSAddy Ke 		txdesc = dmaengine_prep_slave_sg(
454d66571a2SChris Ruehl 				ctlr->dma_tx,
455fc1ad8eeSEmil Renner Berthing 				xfer->tx_sg.sgl, xfer->tx_sg.nents,
456d9071b7eSEmil Renner Berthing 				DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT);
457ea984911SShawn Lin 		if (!txdesc) {
458ea984911SShawn Lin 			if (rxdesc)
459d66571a2SChris Ruehl 				dmaengine_terminate_sync(ctlr->dma_rx);
460ea984911SShawn Lin 			return -EINVAL;
461ea984911SShawn Lin 		}
46264e36824Saddy ke 
46364e36824Saddy ke 		txdesc->callback = rockchip_spi_dma_txcb;
464d66571a2SChris Ruehl 		txdesc->callback_param = ctlr;
46564e36824Saddy ke 	}
46664e36824Saddy ke 
46764e36824Saddy ke 	/* rx must be started before tx due to spi instinct */
46897cf5669SArnd Bergmann 	if (rxdesc) {
469fab3e487SEmil Renner Berthing 		atomic_or(RXDMA, &rs->state);
47064e36824Saddy ke 		dmaengine_submit(rxdesc);
471d66571a2SChris Ruehl 		dma_async_issue_pending(ctlr->dma_rx);
47264e36824Saddy ke 	}
47364e36824Saddy ke 
47430688e4eSEmil Renner Berthing 	spi_enable_chip(rs, true);
475a3c17402SEmil Renner Berthing 
47697cf5669SArnd Bergmann 	if (txdesc) {
477fab3e487SEmil Renner Berthing 		atomic_or(TXDMA, &rs->state);
47864e36824Saddy ke 		dmaengine_submit(txdesc);
479d66571a2SChris Ruehl 		dma_async_issue_pending(ctlr->dma_tx);
48064e36824Saddy ke 	}
481ea984911SShawn Lin 
482a3c17402SEmil Renner Berthing 	/* 1 means the transfer is in progress */
483a3c17402SEmil Renner Berthing 	return 1;
48464e36824Saddy ke }
48564e36824Saddy ke 
486e5098952SArnd Bergmann static int rockchip_spi_config(struct rockchip_spi *rs,
487eff0275eSEmil Renner Berthing 		struct spi_device *spi, struct spi_transfer *xfer,
488d065f41aSChris Ruehl 		bool use_dma, bool slave_mode)
48964e36824Saddy ke {
4902410d6a3SEmil Renner Berthing 	u32 cr0 = CR0_FRF_SPI  << CR0_FRF_OFFSET
4912410d6a3SEmil Renner Berthing 		| CR0_BHT_8BIT << CR0_BHT_OFFSET
4922410d6a3SEmil Renner Berthing 		| CR0_SSD_ONE  << CR0_SSD_OFFSET
4932410d6a3SEmil Renner Berthing 		| CR0_EM_BIG   << CR0_EM_OFFSET;
49465498c6aSEmil Renner Berthing 	u32 cr1;
49565498c6aSEmil Renner Berthing 	u32 dmacr = 0;
49664e36824Saddy ke 
497d065f41aSChris Ruehl 	if (slave_mode)
498d065f41aSChris Ruehl 		cr0 |= CR0_OPM_SLAVE << CR0_OPM_OFFSET;
499d065f41aSChris Ruehl 	rs->slave_abort = false;
500d065f41aSChris Ruehl 
50174b7efa8SEmil Renner Berthing 	cr0 |= rs->rsd << CR0_RSD_OFFSET;
502fc1ad8eeSEmil Renner Berthing 	cr0 |= (spi->mode & 0x3U) << CR0_SCPH_OFFSET;
50304290192SEmil Renner Berthing 	if (spi->mode & SPI_LSB_FIRST)
50404290192SEmil Renner Berthing 		cr0 |= CR0_FBM_LSB << CR0_FBM_OFFSET;
505fc1ad8eeSEmil Renner Berthing 
506fc1ad8eeSEmil Renner Berthing 	if (xfer->rx_buf && xfer->tx_buf)
507fc1ad8eeSEmil Renner Berthing 		cr0 |= CR0_XFM_TR << CR0_XFM_OFFSET;
508fc1ad8eeSEmil Renner Berthing 	else if (xfer->rx_buf)
509fc1ad8eeSEmil Renner Berthing 		cr0 |= CR0_XFM_RO << CR0_XFM_OFFSET;
51001b59ce5SEmil Renner Berthing 	else if (use_dma)
511fc1ad8eeSEmil Renner Berthing 		cr0 |= CR0_XFM_TO << CR0_XFM_OFFSET;
51264e36824Saddy ke 
51365498c6aSEmil Renner Berthing 	switch (xfer->bits_per_word) {
51465498c6aSEmil Renner Berthing 	case 4:
51565498c6aSEmil Renner Berthing 		cr0 |= CR0_DFS_4BIT << CR0_DFS_OFFSET;
51665498c6aSEmil Renner Berthing 		cr1 = xfer->len - 1;
51765498c6aSEmil Renner Berthing 		break;
51865498c6aSEmil Renner Berthing 	case 8:
51965498c6aSEmil Renner Berthing 		cr0 |= CR0_DFS_8BIT << CR0_DFS_OFFSET;
52065498c6aSEmil Renner Berthing 		cr1 = xfer->len - 1;
52165498c6aSEmil Renner Berthing 		break;
52265498c6aSEmil Renner Berthing 	case 16:
52365498c6aSEmil Renner Berthing 		cr0 |= CR0_DFS_16BIT << CR0_DFS_OFFSET;
52465498c6aSEmil Renner Berthing 		cr1 = xfer->len / 2 - 1;
52565498c6aSEmil Renner Berthing 		break;
52665498c6aSEmil Renner Berthing 	default:
52765498c6aSEmil Renner Berthing 		/* we only whitelist 4, 8 and 16 bit words in
528d66571a2SChris Ruehl 		 * ctlr->bits_per_word_mask, so this shouldn't
52965498c6aSEmil Renner Berthing 		 * happen
53065498c6aSEmil Renner Berthing 		 */
531e5098952SArnd Bergmann 		dev_err(rs->dev, "unknown bits per word: %d\n",
532e5098952SArnd Bergmann 			xfer->bits_per_word);
533e5098952SArnd Bergmann 		return -EINVAL;
53465498c6aSEmil Renner Berthing 	}
53565498c6aSEmil Renner Berthing 
536eff0275eSEmil Renner Berthing 	if (use_dma) {
537fc1ad8eeSEmil Renner Berthing 		if (xfer->tx_buf)
53864e36824Saddy ke 			dmacr |= TF_DMA_EN;
539fc1ad8eeSEmil Renner Berthing 		if (xfer->rx_buf)
54064e36824Saddy ke 			dmacr |= RF_DMA_EN;
54164e36824Saddy ke 	}
54264e36824Saddy ke 
54364e36824Saddy ke 	writel_relaxed(cr0, rs->regs + ROCKCHIP_SPI_CTRLR0);
54465498c6aSEmil Renner Berthing 	writel_relaxed(cr1, rs->regs + ROCKCHIP_SPI_CTRLR1);
54504b37d2dSHuibin Hong 
54601b59ce5SEmil Renner Berthing 	/* unfortunately setting the fifo threshold level to generate an
54701b59ce5SEmil Renner Berthing 	 * interrupt exactly when the fifo is full doesn't seem to work,
54801b59ce5SEmil Renner Berthing 	 * so we need the strict inequality here
54901b59ce5SEmil Renner Berthing 	 */
5504a47fcdbSJon Lin 	if ((xfer->len / rs->n_bytes) < rs->fifo_len)
5514a47fcdbSJon Lin 		writel_relaxed(xfer->len / rs->n_bytes - 1, rs->regs + ROCKCHIP_SPI_RXFTLR);
55201b59ce5SEmil Renner Berthing 	else
55364e36824Saddy ke 		writel_relaxed(rs->fifo_len / 2 - 1, rs->regs + ROCKCHIP_SPI_RXFTLR);
55464e36824Saddy ke 
555*2758bd09SJon Lin 	writel_relaxed(rs->fifo_len / 2 - 1, rs->regs + ROCKCHIP_SPI_DMATDLR);
5564d9ca632SJon Lin 	writel_relaxed(rockchip_spi_calc_burst_size(xfer->len / rs->n_bytes) - 1,
5574d9ca632SJon Lin 		       rs->regs + ROCKCHIP_SPI_DMARDLR);
55864e36824Saddy ke 	writel_relaxed(dmacr, rs->regs + ROCKCHIP_SPI_DMACR);
55964e36824Saddy ke 
560420b82f8SEmil Renner Berthing 	/* the hardware only supports an even clock divisor, so
561420b82f8SEmil Renner Berthing 	 * round divisor = spiclk / speed up to nearest even number
562420b82f8SEmil Renner Berthing 	 * so that the resulting speed is <= the requested speed
563420b82f8SEmil Renner Berthing 	 */
564420b82f8SEmil Renner Berthing 	writel_relaxed(2 * DIV_ROUND_UP(rs->freq, 2 * xfer->speed_hz),
565420b82f8SEmil Renner Berthing 			rs->regs + ROCKCHIP_SPI_BAUDR);
566e5098952SArnd Bergmann 
567e5098952SArnd Bergmann 	return 0;
56864e36824Saddy ke }
56964e36824Saddy ke 
5705185a81cSBrian Norris static size_t rockchip_spi_max_transfer_size(struct spi_device *spi)
5715185a81cSBrian Norris {
5725185a81cSBrian Norris 	return ROCKCHIP_SPI_MAX_TRANLEN;
5735185a81cSBrian Norris }
5745185a81cSBrian Norris 
575d065f41aSChris Ruehl static int rockchip_spi_slave_abort(struct spi_controller *ctlr)
576d065f41aSChris Ruehl {
577d065f41aSChris Ruehl 	struct rockchip_spi *rs = spi_controller_get_devdata(ctlr);
578d065f41aSChris Ruehl 
579d065f41aSChris Ruehl 	rs->slave_abort = true;
5806bd2c867SVincent Pelletier 	spi_finalize_current_transfer(ctlr);
581d065f41aSChris Ruehl 
582d065f41aSChris Ruehl 	return 0;
583d065f41aSChris Ruehl }
584d065f41aSChris Ruehl 
5855dcc44edSAddy Ke static int rockchip_spi_transfer_one(
586d66571a2SChris Ruehl 		struct spi_controller *ctlr,
58764e36824Saddy ke 		struct spi_device *spi,
58864e36824Saddy ke 		struct spi_transfer *xfer)
58964e36824Saddy ke {
590d66571a2SChris Ruehl 	struct rockchip_spi *rs = spi_controller_get_devdata(ctlr);
591e5098952SArnd Bergmann 	int ret;
592eff0275eSEmil Renner Berthing 	bool use_dma;
59364e36824Saddy ke 
59462946172SDoug Anderson 	WARN_ON(readl_relaxed(rs->regs + ROCKCHIP_SPI_SSIENR) &&
59562946172SDoug Anderson 		(readl_relaxed(rs->regs + ROCKCHIP_SPI_SR) & SR_BUSY));
59664e36824Saddy ke 
59764e36824Saddy ke 	if (!xfer->tx_buf && !xfer->rx_buf) {
59864e36824Saddy ke 		dev_err(rs->dev, "No buffer for transfer\n");
59964e36824Saddy ke 		return -EINVAL;
60064e36824Saddy ke 	}
60164e36824Saddy ke 
6025185a81cSBrian Norris 	if (xfer->len > ROCKCHIP_SPI_MAX_TRANLEN) {
6035185a81cSBrian Norris 		dev_err(rs->dev, "Transfer is too long (%d)\n", xfer->len);
6045185a81cSBrian Norris 		return -EINVAL;
6055185a81cSBrian Norris 	}
6065185a81cSBrian Norris 
60765498c6aSEmil Renner Berthing 	rs->n_bytes = xfer->bits_per_word <= 8 ? 1 : 2;
60864e36824Saddy ke 
609d66571a2SChris Ruehl 	use_dma = ctlr->can_dma ? ctlr->can_dma(ctlr, spi, xfer) : false;
61064e36824Saddy ke 
611e5098952SArnd Bergmann 	ret = rockchip_spi_config(rs, spi, xfer, use_dma, ctlr->slave);
612e5098952SArnd Bergmann 	if (ret)
613e5098952SArnd Bergmann 		return ret;
61464e36824Saddy ke 
615eff0275eSEmil Renner Berthing 	if (use_dma)
616d66571a2SChris Ruehl 		return rockchip_spi_prepare_dma(rs, ctlr, xfer);
61764e36824Saddy ke 
61801b59ce5SEmil Renner Berthing 	return rockchip_spi_prepare_irq(rs, xfer);
61964e36824Saddy ke }
62064e36824Saddy ke 
621d66571a2SChris Ruehl static bool rockchip_spi_can_dma(struct spi_controller *ctlr,
62264e36824Saddy ke 				 struct spi_device *spi,
62364e36824Saddy ke 				 struct spi_transfer *xfer)
62464e36824Saddy ke {
625d66571a2SChris Ruehl 	struct rockchip_spi *rs = spi_controller_get_devdata(ctlr);
62601b59ce5SEmil Renner Berthing 	unsigned int bytes_per_word = xfer->bits_per_word <= 8 ? 1 : 2;
62764e36824Saddy ke 
62801b59ce5SEmil Renner Berthing 	/* if the numbor of spi words to transfer is less than the fifo
62901b59ce5SEmil Renner Berthing 	 * length we can just fill the fifo and wait for a single irq,
63001b59ce5SEmil Renner Berthing 	 * so don't bother setting up dma
63101b59ce5SEmil Renner Berthing 	 */
63201b59ce5SEmil Renner Berthing 	return xfer->len / bytes_per_word >= rs->fifo_len;
63364e36824Saddy ke }
63464e36824Saddy ke 
63564e36824Saddy ke static int rockchip_spi_probe(struct platform_device *pdev)
63664e36824Saddy ke {
63743de979dSJeffy Chen 	int ret;
63864e36824Saddy ke 	struct rockchip_spi *rs;
639d66571a2SChris Ruehl 	struct spi_controller *ctlr;
64064e36824Saddy ke 	struct resource *mem;
641d065f41aSChris Ruehl 	struct device_node *np = pdev->dev.of_node;
64276b17e6eSJulius Werner 	u32 rsd_nsecs;
643d065f41aSChris Ruehl 	bool slave_mode;
64464e36824Saddy ke 
645d065f41aSChris Ruehl 	slave_mode = of_property_read_bool(np, "spi-slave");
646d065f41aSChris Ruehl 
647d065f41aSChris Ruehl 	if (slave_mode)
648d065f41aSChris Ruehl 		ctlr = spi_alloc_slave(&pdev->dev,
649d065f41aSChris Ruehl 				sizeof(struct rockchip_spi));
650d065f41aSChris Ruehl 	else
651d065f41aSChris Ruehl 		ctlr = spi_alloc_master(&pdev->dev,
652d065f41aSChris Ruehl 				sizeof(struct rockchip_spi));
653d065f41aSChris Ruehl 
654d66571a2SChris Ruehl 	if (!ctlr)
65564e36824Saddy ke 		return -ENOMEM;
6565dcc44edSAddy Ke 
657d66571a2SChris Ruehl 	platform_set_drvdata(pdev, ctlr);
65864e36824Saddy ke 
659d66571a2SChris Ruehl 	rs = spi_controller_get_devdata(ctlr);
660d065f41aSChris Ruehl 	ctlr->slave = slave_mode;
66164e36824Saddy ke 
66264e36824Saddy ke 	/* Get basic io resource and map it */
66364e36824Saddy ke 	mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
66464e36824Saddy ke 	rs->regs = devm_ioremap_resource(&pdev->dev, mem);
66564e36824Saddy ke 	if (IS_ERR(rs->regs)) {
66664e36824Saddy ke 		ret =  PTR_ERR(rs->regs);
667d66571a2SChris Ruehl 		goto err_put_ctlr;
66864e36824Saddy ke 	}
66964e36824Saddy ke 
67064e36824Saddy ke 	rs->apb_pclk = devm_clk_get(&pdev->dev, "apb_pclk");
67164e36824Saddy ke 	if (IS_ERR(rs->apb_pclk)) {
67264e36824Saddy ke 		dev_err(&pdev->dev, "Failed to get apb_pclk\n");
67364e36824Saddy ke 		ret = PTR_ERR(rs->apb_pclk);
674d66571a2SChris Ruehl 		goto err_put_ctlr;
67564e36824Saddy ke 	}
67664e36824Saddy ke 
67764e36824Saddy ke 	rs->spiclk = devm_clk_get(&pdev->dev, "spiclk");
67864e36824Saddy ke 	if (IS_ERR(rs->spiclk)) {
67964e36824Saddy ke 		dev_err(&pdev->dev, "Failed to get spi_pclk\n");
68064e36824Saddy ke 		ret = PTR_ERR(rs->spiclk);
681d66571a2SChris Ruehl 		goto err_put_ctlr;
68264e36824Saddy ke 	}
68364e36824Saddy ke 
68464e36824Saddy ke 	ret = clk_prepare_enable(rs->apb_pclk);
68543de979dSJeffy Chen 	if (ret < 0) {
68664e36824Saddy ke 		dev_err(&pdev->dev, "Failed to enable apb_pclk\n");
687d66571a2SChris Ruehl 		goto err_put_ctlr;
68864e36824Saddy ke 	}
68964e36824Saddy ke 
69064e36824Saddy ke 	ret = clk_prepare_enable(rs->spiclk);
69143de979dSJeffy Chen 	if (ret < 0) {
69264e36824Saddy ke 		dev_err(&pdev->dev, "Failed to enable spi_clk\n");
693c351587eSJeffy Chen 		goto err_disable_apbclk;
69464e36824Saddy ke 	}
69564e36824Saddy ke 
69630688e4eSEmil Renner Berthing 	spi_enable_chip(rs, false);
69764e36824Saddy ke 
69801b59ce5SEmil Renner Berthing 	ret = platform_get_irq(pdev, 0);
69901b59ce5SEmil Renner Berthing 	if (ret < 0)
70001b59ce5SEmil Renner Berthing 		goto err_disable_spiclk;
70101b59ce5SEmil Renner Berthing 
70201b59ce5SEmil Renner Berthing 	ret = devm_request_threaded_irq(&pdev->dev, ret, rockchip_spi_isr, NULL,
703d66571a2SChris Ruehl 			IRQF_ONESHOT, dev_name(&pdev->dev), ctlr);
70401b59ce5SEmil Renner Berthing 	if (ret)
70501b59ce5SEmil Renner Berthing 		goto err_disable_spiclk;
70601b59ce5SEmil Renner Berthing 
70764e36824Saddy ke 	rs->dev = &pdev->dev;
708420b82f8SEmil Renner Berthing 	rs->freq = clk_get_rate(rs->spiclk);
70964e36824Saddy ke 
71076b17e6eSJulius Werner 	if (!of_property_read_u32(pdev->dev.of_node, "rx-sample-delay-ns",
71174b7efa8SEmil Renner Berthing 				  &rsd_nsecs)) {
71274b7efa8SEmil Renner Berthing 		/* rx sample delay is expressed in parent clock cycles (max 3) */
71374b7efa8SEmil Renner Berthing 		u32 rsd = DIV_ROUND_CLOSEST(rsd_nsecs * (rs->freq >> 8),
71474b7efa8SEmil Renner Berthing 				1000000000 >> 8);
71574b7efa8SEmil Renner Berthing 		if (!rsd) {
71674b7efa8SEmil Renner Berthing 			dev_warn(rs->dev, "%u Hz are too slow to express %u ns delay\n",
71774b7efa8SEmil Renner Berthing 					rs->freq, rsd_nsecs);
71874b7efa8SEmil Renner Berthing 		} else if (rsd > CR0_RSD_MAX) {
71974b7efa8SEmil Renner Berthing 			rsd = CR0_RSD_MAX;
72074b7efa8SEmil Renner Berthing 			dev_warn(rs->dev, "%u Hz are too fast to express %u ns delay, clamping at %u ns\n",
72174b7efa8SEmil Renner Berthing 					rs->freq, rsd_nsecs,
72274b7efa8SEmil Renner Berthing 					CR0_RSD_MAX * 1000000000U / rs->freq);
72374b7efa8SEmil Renner Berthing 		}
72474b7efa8SEmil Renner Berthing 		rs->rsd = rsd;
72574b7efa8SEmil Renner Berthing 	}
72676b17e6eSJulius Werner 
72764e36824Saddy ke 	rs->fifo_len = get_fifo_len(rs);
72864e36824Saddy ke 	if (!rs->fifo_len) {
72964e36824Saddy ke 		dev_err(&pdev->dev, "Failed to get fifo length\n");
730db7e8d90SWei Yongjun 		ret = -EINVAL;
731c351587eSJeffy Chen 		goto err_disable_spiclk;
73264e36824Saddy ke 	}
73364e36824Saddy ke 
734940f3bbfSAlexander Kochetkov 	pm_runtime_set_autosuspend_delay(&pdev->dev, ROCKCHIP_AUTOSUSPEND_TIMEOUT);
735940f3bbfSAlexander Kochetkov 	pm_runtime_use_autosuspend(&pdev->dev);
73664e36824Saddy ke 	pm_runtime_set_active(&pdev->dev);
73764e36824Saddy ke 	pm_runtime_enable(&pdev->dev);
73864e36824Saddy ke 
739d66571a2SChris Ruehl 	ctlr->auto_runtime_pm = true;
740d66571a2SChris Ruehl 	ctlr->bus_num = pdev->id;
741d66571a2SChris Ruehl 	ctlr->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LOOP | SPI_LSB_FIRST;
742d065f41aSChris Ruehl 	if (slave_mode) {
743d065f41aSChris Ruehl 		ctlr->mode_bits |= SPI_NO_CS;
744d065f41aSChris Ruehl 		ctlr->slave_abort = rockchip_spi_slave_abort;
745d065f41aSChris Ruehl 	} else {
746d065f41aSChris Ruehl 		ctlr->flags = SPI_MASTER_GPIO_SS;
747eb1262e3SChris Ruehl 		ctlr->max_native_cs = ROCKCHIP_SPI_MAX_CS_NUM;
748eb1262e3SChris Ruehl 		/*
749eb1262e3SChris Ruehl 		 * rk spi0 has two native cs, spi1..5 one cs only
750eb1262e3SChris Ruehl 		 * if num-cs is missing in the dts, default to 1
751eb1262e3SChris Ruehl 		 */
752eb1262e3SChris Ruehl 		if (of_property_read_u16(np, "num-cs", &ctlr->num_chipselect))
753eb1262e3SChris Ruehl 			ctlr->num_chipselect = 1;
754eb1262e3SChris Ruehl 		ctlr->use_gpio_descriptors = true;
755d065f41aSChris Ruehl 	}
756d66571a2SChris Ruehl 	ctlr->dev.of_node = pdev->dev.of_node;
757d66571a2SChris Ruehl 	ctlr->bits_per_word_mask = SPI_BPW_MASK(16) | SPI_BPW_MASK(8) | SPI_BPW_MASK(4);
758d66571a2SChris Ruehl 	ctlr->min_speed_hz = rs->freq / BAUDR_SCKDV_MAX;
759d66571a2SChris Ruehl 	ctlr->max_speed_hz = min(rs->freq / BAUDR_SCKDV_MIN, MAX_SCLK_OUT);
76064e36824Saddy ke 
761d66571a2SChris Ruehl 	ctlr->set_cs = rockchip_spi_set_cs;
762d66571a2SChris Ruehl 	ctlr->transfer_one = rockchip_spi_transfer_one;
763d66571a2SChris Ruehl 	ctlr->max_transfer_size = rockchip_spi_max_transfer_size;
764d66571a2SChris Ruehl 	ctlr->handle_err = rockchip_spi_handle_err;
76564e36824Saddy ke 
766d66571a2SChris Ruehl 	ctlr->dma_tx = dma_request_chan(rs->dev, "tx");
767d66571a2SChris Ruehl 	if (IS_ERR(ctlr->dma_tx)) {
76861cadcf4SShawn Lin 		/* Check tx to see if we need defer probing driver */
769d66571a2SChris Ruehl 		if (PTR_ERR(ctlr->dma_tx) == -EPROBE_DEFER) {
77061cadcf4SShawn Lin 			ret = -EPROBE_DEFER;
771c351587eSJeffy Chen 			goto err_disable_pm_runtime;
77261cadcf4SShawn Lin 		}
77364e36824Saddy ke 		dev_warn(rs->dev, "Failed to request TX DMA channel\n");
774d66571a2SChris Ruehl 		ctlr->dma_tx = NULL;
77564e36824Saddy ke 	}
776e4c0e06fSShawn Lin 
777d66571a2SChris Ruehl 	ctlr->dma_rx = dma_request_chan(rs->dev, "rx");
778d66571a2SChris Ruehl 	if (IS_ERR(ctlr->dma_rx)) {
779d66571a2SChris Ruehl 		if (PTR_ERR(ctlr->dma_rx) == -EPROBE_DEFER) {
780e4c0e06fSShawn Lin 			ret = -EPROBE_DEFER;
7815de7ed0cSDan Carpenter 			goto err_free_dma_tx;
782e4c0e06fSShawn Lin 		}
78364e36824Saddy ke 		dev_warn(rs->dev, "Failed to request RX DMA channel\n");
784d66571a2SChris Ruehl 		ctlr->dma_rx = NULL;
78564e36824Saddy ke 	}
78664e36824Saddy ke 
787d66571a2SChris Ruehl 	if (ctlr->dma_tx && ctlr->dma_rx) {
788eee06a9eSEmil Renner Berthing 		rs->dma_addr_tx = mem->start + ROCKCHIP_SPI_TXDR;
789eee06a9eSEmil Renner Berthing 		rs->dma_addr_rx = mem->start + ROCKCHIP_SPI_RXDR;
790d66571a2SChris Ruehl 		ctlr->can_dma = rockchip_spi_can_dma;
79164e36824Saddy ke 	}
79264e36824Saddy ke 
793d66571a2SChris Ruehl 	ret = devm_spi_register_controller(&pdev->dev, ctlr);
79443de979dSJeffy Chen 	if (ret < 0) {
795d66571a2SChris Ruehl 		dev_err(&pdev->dev, "Failed to register controller\n");
796c351587eSJeffy Chen 		goto err_free_dma_rx;
79764e36824Saddy ke 	}
79864e36824Saddy ke 
79964e36824Saddy ke 	return 0;
80064e36824Saddy ke 
801c351587eSJeffy Chen err_free_dma_rx:
802d66571a2SChris Ruehl 	if (ctlr->dma_rx)
803d66571a2SChris Ruehl 		dma_release_channel(ctlr->dma_rx);
8045de7ed0cSDan Carpenter err_free_dma_tx:
805d66571a2SChris Ruehl 	if (ctlr->dma_tx)
806d66571a2SChris Ruehl 		dma_release_channel(ctlr->dma_tx);
807c351587eSJeffy Chen err_disable_pm_runtime:
808c351587eSJeffy Chen 	pm_runtime_disable(&pdev->dev);
809c351587eSJeffy Chen err_disable_spiclk:
81064e36824Saddy ke 	clk_disable_unprepare(rs->spiclk);
811c351587eSJeffy Chen err_disable_apbclk:
81264e36824Saddy ke 	clk_disable_unprepare(rs->apb_pclk);
813d66571a2SChris Ruehl err_put_ctlr:
814d66571a2SChris Ruehl 	spi_controller_put(ctlr);
81564e36824Saddy ke 
81664e36824Saddy ke 	return ret;
81764e36824Saddy ke }
81864e36824Saddy ke 
81964e36824Saddy ke static int rockchip_spi_remove(struct platform_device *pdev)
82064e36824Saddy ke {
821d66571a2SChris Ruehl 	struct spi_controller *ctlr = spi_controller_get(platform_get_drvdata(pdev));
822d66571a2SChris Ruehl 	struct rockchip_spi *rs = spi_controller_get_devdata(ctlr);
82364e36824Saddy ke 
8246a06e895SJeffy Chen 	pm_runtime_get_sync(&pdev->dev);
82564e36824Saddy ke 
82664e36824Saddy ke 	clk_disable_unprepare(rs->spiclk);
82764e36824Saddy ke 	clk_disable_unprepare(rs->apb_pclk);
82864e36824Saddy ke 
8296a06e895SJeffy Chen 	pm_runtime_put_noidle(&pdev->dev);
8306a06e895SJeffy Chen 	pm_runtime_disable(&pdev->dev);
8316a06e895SJeffy Chen 	pm_runtime_set_suspended(&pdev->dev);
8326a06e895SJeffy Chen 
833d66571a2SChris Ruehl 	if (ctlr->dma_tx)
834d66571a2SChris Ruehl 		dma_release_channel(ctlr->dma_tx);
835d66571a2SChris Ruehl 	if (ctlr->dma_rx)
836d66571a2SChris Ruehl 		dma_release_channel(ctlr->dma_rx);
83764e36824Saddy ke 
838d66571a2SChris Ruehl 	spi_controller_put(ctlr);
839844c9f47SShawn Lin 
84064e36824Saddy ke 	return 0;
84164e36824Saddy ke }
84264e36824Saddy ke 
84364e36824Saddy ke #ifdef CONFIG_PM_SLEEP
84464e36824Saddy ke static int rockchip_spi_suspend(struct device *dev)
84564e36824Saddy ke {
84643de979dSJeffy Chen 	int ret;
847d66571a2SChris Ruehl 	struct spi_controller *ctlr = dev_get_drvdata(dev);
84864e36824Saddy ke 
849d66571a2SChris Ruehl 	ret = spi_controller_suspend(ctlr);
85043de979dSJeffy Chen 	if (ret < 0)
85164e36824Saddy ke 		return ret;
85264e36824Saddy ke 
853d38c4ae1SJeffy Chen 	ret = pm_runtime_force_suspend(dev);
854d38c4ae1SJeffy Chen 	if (ret < 0)
855d38c4ae1SJeffy Chen 		return ret;
85664e36824Saddy ke 
85723e291c2SBrian Norris 	pinctrl_pm_select_sleep_state(dev);
85823e291c2SBrian Norris 
85943de979dSJeffy Chen 	return 0;
86064e36824Saddy ke }
86164e36824Saddy ke 
86264e36824Saddy ke static int rockchip_spi_resume(struct device *dev)
86364e36824Saddy ke {
86443de979dSJeffy Chen 	int ret;
865d66571a2SChris Ruehl 	struct spi_controller *ctlr = dev_get_drvdata(dev);
866d66571a2SChris Ruehl 	struct rockchip_spi *rs = spi_controller_get_devdata(ctlr);
86764e36824Saddy ke 
86823e291c2SBrian Norris 	pinctrl_pm_select_default_state(dev);
86923e291c2SBrian Norris 
870d38c4ae1SJeffy Chen 	ret = pm_runtime_force_resume(dev);
87164e36824Saddy ke 	if (ret < 0)
87264e36824Saddy ke 		return ret;
87364e36824Saddy ke 
874d66571a2SChris Ruehl 	ret = spi_controller_resume(ctlr);
87564e36824Saddy ke 	if (ret < 0) {
87664e36824Saddy ke 		clk_disable_unprepare(rs->spiclk);
87764e36824Saddy ke 		clk_disable_unprepare(rs->apb_pclk);
87864e36824Saddy ke 	}
87964e36824Saddy ke 
88043de979dSJeffy Chen 	return 0;
88164e36824Saddy ke }
88264e36824Saddy ke #endif /* CONFIG_PM_SLEEP */
88364e36824Saddy ke 
884ec833050SRafael J. Wysocki #ifdef CONFIG_PM
88564e36824Saddy ke static int rockchip_spi_runtime_suspend(struct device *dev)
88664e36824Saddy ke {
887d66571a2SChris Ruehl 	struct spi_controller *ctlr = dev_get_drvdata(dev);
888d66571a2SChris Ruehl 	struct rockchip_spi *rs = spi_controller_get_devdata(ctlr);
88964e36824Saddy ke 
89064e36824Saddy ke 	clk_disable_unprepare(rs->spiclk);
89164e36824Saddy ke 	clk_disable_unprepare(rs->apb_pclk);
89264e36824Saddy ke 
89364e36824Saddy ke 	return 0;
89464e36824Saddy ke }
89564e36824Saddy ke 
89664e36824Saddy ke static int rockchip_spi_runtime_resume(struct device *dev)
89764e36824Saddy ke {
89864e36824Saddy ke 	int ret;
899d66571a2SChris Ruehl 	struct spi_controller *ctlr = dev_get_drvdata(dev);
900d66571a2SChris Ruehl 	struct rockchip_spi *rs = spi_controller_get_devdata(ctlr);
90164e36824Saddy ke 
90264e36824Saddy ke 	ret = clk_prepare_enable(rs->apb_pclk);
90343de979dSJeffy Chen 	if (ret < 0)
90464e36824Saddy ke 		return ret;
90564e36824Saddy ke 
90664e36824Saddy ke 	ret = clk_prepare_enable(rs->spiclk);
90743de979dSJeffy Chen 	if (ret < 0)
90864e36824Saddy ke 		clk_disable_unprepare(rs->apb_pclk);
90964e36824Saddy ke 
91043de979dSJeffy Chen 	return 0;
91164e36824Saddy ke }
912ec833050SRafael J. Wysocki #endif /* CONFIG_PM */
91364e36824Saddy ke 
91464e36824Saddy ke static const struct dev_pm_ops rockchip_spi_pm = {
91564e36824Saddy ke 	SET_SYSTEM_SLEEP_PM_OPS(rockchip_spi_suspend, rockchip_spi_resume)
91664e36824Saddy ke 	SET_RUNTIME_PM_OPS(rockchip_spi_runtime_suspend,
91764e36824Saddy ke 			   rockchip_spi_runtime_resume, NULL)
91864e36824Saddy ke };
91964e36824Saddy ke 
92064e36824Saddy ke static const struct of_device_id rockchip_spi_dt_match[] = {
921c6486eadSJohan Jonker 	{ .compatible = "rockchip,px30-spi", },
922aa29ea3dSCaesar Wang 	{ .compatible = "rockchip,rk3036-spi", },
92364e36824Saddy ke 	{ .compatible = "rockchip,rk3066-spi", },
924b839b785SAddy Ke 	{ .compatible = "rockchip,rk3188-spi", },
925aa29ea3dSCaesar Wang 	{ .compatible = "rockchip,rk3228-spi", },
926b839b785SAddy Ke 	{ .compatible = "rockchip,rk3288-spi", },
927c6486eadSJohan Jonker 	{ .compatible = "rockchip,rk3308-spi", },
928c6486eadSJohan Jonker 	{ .compatible = "rockchip,rk3328-spi", },
929aa29ea3dSCaesar Wang 	{ .compatible = "rockchip,rk3368-spi", },
9309b7a5622SXu Jianqun 	{ .compatible = "rockchip,rk3399-spi", },
931c6486eadSJohan Jonker 	{ .compatible = "rockchip,rv1108-spi", },
9320f4f58b8SJon Lin 	{ .compatible = "rockchip,rv1126-spi", },
93364e36824Saddy ke 	{ },
93464e36824Saddy ke };
93564e36824Saddy ke MODULE_DEVICE_TABLE(of, rockchip_spi_dt_match);
93664e36824Saddy ke 
93764e36824Saddy ke static struct platform_driver rockchip_spi_driver = {
93864e36824Saddy ke 	.driver = {
93964e36824Saddy ke 		.name	= DRIVER_NAME,
94064e36824Saddy ke 		.pm = &rockchip_spi_pm,
94164e36824Saddy ke 		.of_match_table = of_match_ptr(rockchip_spi_dt_match),
94264e36824Saddy ke 	},
94364e36824Saddy ke 	.probe = rockchip_spi_probe,
94464e36824Saddy ke 	.remove = rockchip_spi_remove,
94564e36824Saddy ke };
94664e36824Saddy ke 
94764e36824Saddy ke module_platform_driver(rockchip_spi_driver);
94864e36824Saddy ke 
9495dcc44edSAddy Ke MODULE_AUTHOR("Addy Ke <addy.ke@rock-chips.com>");
95064e36824Saddy ke MODULE_DESCRIPTION("ROCKCHIP SPI Controller Driver");
95164e36824Saddy ke MODULE_LICENSE("GPL v2");
952