xref: /openbmc/linux/drivers/spi/spi-pxa2xx.c (revision ee03672d961bdac2ac1e593e9c29b0d3b7320409)
1ca632f55SGrant Likely /*
2ca632f55SGrant Likely  * Copyright (C) 2005 Stephen Street / StreetFire Sound Labs
3a0d2642eSMika Westerberg  * Copyright (C) 2013, Intel Corporation
4ca632f55SGrant Likely  *
5ca632f55SGrant Likely  * This program is free software; you can redistribute it and/or modify
6ca632f55SGrant Likely  * it under the terms of the GNU General Public License as published by
7ca632f55SGrant Likely  * the Free Software Foundation; either version 2 of the License, or
8ca632f55SGrant Likely  * (at your option) any later version.
9ca632f55SGrant Likely  *
10ca632f55SGrant Likely  * This program is distributed in the hope that it will be useful,
11ca632f55SGrant Likely  * but WITHOUT ANY WARRANTY; without even the implied warranty of
12ca632f55SGrant Likely  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
13ca632f55SGrant Likely  * GNU General Public License for more details.
14ca632f55SGrant Likely  */
15ca632f55SGrant Likely 
168b136baaSJarkko Nikula #include <linux/bitops.h>
17ca632f55SGrant Likely #include <linux/init.h>
18ca632f55SGrant Likely #include <linux/module.h>
19ca632f55SGrant Likely #include <linux/device.h>
20ca632f55SGrant Likely #include <linux/ioport.h>
21ca632f55SGrant Likely #include <linux/errno.h>
22cbfd6a21SSachin Kamat #include <linux/err.h>
23ca632f55SGrant Likely #include <linux/interrupt.h>
249df461ecSAndy Shevchenko #include <linux/kernel.h>
2534cadd9cSJarkko Nikula #include <linux/pci.h>
26ca632f55SGrant Likely #include <linux/platform_device.h>
27ca632f55SGrant Likely #include <linux/spi/pxa2xx_spi.h>
28ca632f55SGrant Likely #include <linux/spi/spi.h>
29ca632f55SGrant Likely #include <linux/delay.h>
30ca632f55SGrant Likely #include <linux/gpio.h>
31ca632f55SGrant Likely #include <linux/slab.h>
323343b7a6SMika Westerberg #include <linux/clk.h>
337d94a505SMika Westerberg #include <linux/pm_runtime.h>
34a3496855SMika Westerberg #include <linux/acpi.h>
35ca632f55SGrant Likely 
36cd7bed00SMika Westerberg #include "spi-pxa2xx.h"
37ca632f55SGrant Likely 
38ca632f55SGrant Likely MODULE_AUTHOR("Stephen Street");
39ca632f55SGrant Likely MODULE_DESCRIPTION("PXA2xx SSP SPI Controller");
40ca632f55SGrant Likely MODULE_LICENSE("GPL");
41ca632f55SGrant Likely MODULE_ALIAS("platform:pxa2xx-spi");
42ca632f55SGrant Likely 
43ca632f55SGrant Likely #define TIMOUT_DFLT		1000
44ca632f55SGrant Likely 
45ca632f55SGrant Likely /*
46ca632f55SGrant Likely  * for testing SSCR1 changes that require SSP restart, basically
47ca632f55SGrant Likely  * everything except the service and interrupt enables, the pxa270 developer
48ca632f55SGrant Likely  * manual says only SSCR1_SCFR, SSCR1_SPH, SSCR1_SPO need to be in this
49ca632f55SGrant Likely  * list, but the PXA255 dev man says all bits without really meaning the
50ca632f55SGrant Likely  * service and interrupt enables
51ca632f55SGrant Likely  */
52ca632f55SGrant Likely #define SSCR1_CHANGE_MASK (SSCR1_TTELP | SSCR1_TTE | SSCR1_SCFR \
53ca632f55SGrant Likely 				| SSCR1_ECRA | SSCR1_ECRB | SSCR1_SCLKDIR \
54ca632f55SGrant Likely 				| SSCR1_SFRMDIR | SSCR1_RWOT | SSCR1_TRAIL \
55ca632f55SGrant Likely 				| SSCR1_IFS | SSCR1_STRF | SSCR1_EFWR \
56ca632f55SGrant Likely 				| SSCR1_RFT | SSCR1_TFT | SSCR1_MWDS \
57ca632f55SGrant Likely 				| SSCR1_SPH | SSCR1_SPO | SSCR1_LBM)
58ca632f55SGrant Likely 
59e5262d05SWeike Chen #define QUARK_X1000_SSCR1_CHANGE_MASK (QUARK_X1000_SSCR1_STRF	\
60e5262d05SWeike Chen 				| QUARK_X1000_SSCR1_EFWR	\
61e5262d05SWeike Chen 				| QUARK_X1000_SSCR1_RFT		\
62e5262d05SWeike Chen 				| QUARK_X1000_SSCR1_TFT		\
63e5262d05SWeike Chen 				| SSCR1_SPH | SSCR1_SPO | SSCR1_LBM)
64e5262d05SWeike Chen 
65624ea72eSJarkko Nikula #define LPSS_GENERAL_REG_RXTO_HOLDOFF_DISABLE	BIT(24)
66624ea72eSJarkko Nikula #define LPSS_CS_CONTROL_SW_MODE			BIT(0)
67624ea72eSJarkko Nikula #define LPSS_CS_CONTROL_CS_HIGH			BIT(1)
68d0283eb2SJarkko Nikula #define LPSS_CS_CONTROL_CS_SEL_SHIFT		8
69d0283eb2SJarkko Nikula #define LPSS_CS_CONTROL_CS_SEL_MASK		(3 << LPSS_CS_CONTROL_CS_SEL_SHIFT)
708b136baaSJarkko Nikula #define LPSS_CAPS_CS_EN_SHIFT			9
718b136baaSJarkko Nikula #define LPSS_CAPS_CS_EN_MASK			(0xf << LPSS_CAPS_CS_EN_SHIFT)
72a0d2642eSMika Westerberg 
73dccf7369SJarkko Nikula struct lpss_config {
74dccf7369SJarkko Nikula 	/* LPSS offset from drv_data->ioaddr */
75dccf7369SJarkko Nikula 	unsigned offset;
76dccf7369SJarkko Nikula 	/* Register offsets from drv_data->lpss_base or -1 */
77dccf7369SJarkko Nikula 	int reg_general;
78dccf7369SJarkko Nikula 	int reg_ssp;
79dccf7369SJarkko Nikula 	int reg_cs_ctrl;
808b136baaSJarkko Nikula 	int reg_capabilities;
81dccf7369SJarkko Nikula 	/* FIFO thresholds */
82dccf7369SJarkko Nikula 	u32 rx_threshold;
83dccf7369SJarkko Nikula 	u32 tx_threshold_lo;
84dccf7369SJarkko Nikula 	u32 tx_threshold_hi;
85dccf7369SJarkko Nikula };
86dccf7369SJarkko Nikula 
87dccf7369SJarkko Nikula /* Keep these sorted with enum pxa_ssp_type */
88dccf7369SJarkko Nikula static const struct lpss_config lpss_platforms[] = {
89dccf7369SJarkko Nikula 	{	/* LPSS_LPT_SSP */
90dccf7369SJarkko Nikula 		.offset = 0x800,
91dccf7369SJarkko Nikula 		.reg_general = 0x08,
92dccf7369SJarkko Nikula 		.reg_ssp = 0x0c,
93dccf7369SJarkko Nikula 		.reg_cs_ctrl = 0x18,
948b136baaSJarkko Nikula 		.reg_capabilities = -1,
95dccf7369SJarkko Nikula 		.rx_threshold = 64,
96dccf7369SJarkko Nikula 		.tx_threshold_lo = 160,
97dccf7369SJarkko Nikula 		.tx_threshold_hi = 224,
98dccf7369SJarkko Nikula 	},
99dccf7369SJarkko Nikula 	{	/* LPSS_BYT_SSP */
100dccf7369SJarkko Nikula 		.offset = 0x400,
101dccf7369SJarkko Nikula 		.reg_general = 0x08,
102dccf7369SJarkko Nikula 		.reg_ssp = 0x0c,
103dccf7369SJarkko Nikula 		.reg_cs_ctrl = 0x18,
1048b136baaSJarkko Nikula 		.reg_capabilities = -1,
105dccf7369SJarkko Nikula 		.rx_threshold = 64,
106dccf7369SJarkko Nikula 		.tx_threshold_lo = 160,
107dccf7369SJarkko Nikula 		.tx_threshold_hi = 224,
108dccf7369SJarkko Nikula 	},
10934cadd9cSJarkko Nikula 	{	/* LPSS_SPT_SSP */
11034cadd9cSJarkko Nikula 		.offset = 0x200,
11134cadd9cSJarkko Nikula 		.reg_general = -1,
11234cadd9cSJarkko Nikula 		.reg_ssp = 0x20,
11334cadd9cSJarkko Nikula 		.reg_cs_ctrl = 0x24,
1148b136baaSJarkko Nikula 		.reg_capabilities = 0xfc,
11534cadd9cSJarkko Nikula 		.rx_threshold = 1,
11634cadd9cSJarkko Nikula 		.tx_threshold_lo = 32,
11734cadd9cSJarkko Nikula 		.tx_threshold_hi = 56,
11834cadd9cSJarkko Nikula 	},
119b7c08cf8SJarkko Nikula 	{	/* LPSS_BXT_SSP */
120b7c08cf8SJarkko Nikula 		.offset = 0x200,
121b7c08cf8SJarkko Nikula 		.reg_general = -1,
122b7c08cf8SJarkko Nikula 		.reg_ssp = 0x20,
123b7c08cf8SJarkko Nikula 		.reg_cs_ctrl = 0x24,
124b7c08cf8SJarkko Nikula 		.reg_capabilities = 0xfc,
125b7c08cf8SJarkko Nikula 		.rx_threshold = 1,
126b7c08cf8SJarkko Nikula 		.tx_threshold_lo = 16,
127b7c08cf8SJarkko Nikula 		.tx_threshold_hi = 48,
128b7c08cf8SJarkko Nikula 	},
129dccf7369SJarkko Nikula };
130dccf7369SJarkko Nikula 
131dccf7369SJarkko Nikula static inline const struct lpss_config
132dccf7369SJarkko Nikula *lpss_get_config(const struct driver_data *drv_data)
133dccf7369SJarkko Nikula {
134dccf7369SJarkko Nikula 	return &lpss_platforms[drv_data->ssp_type - LPSS_LPT_SSP];
135dccf7369SJarkko Nikula }
136dccf7369SJarkko Nikula 
137a0d2642eSMika Westerberg static bool is_lpss_ssp(const struct driver_data *drv_data)
138a0d2642eSMika Westerberg {
13903fbf488SJarkko Nikula 	switch (drv_data->ssp_type) {
14003fbf488SJarkko Nikula 	case LPSS_LPT_SSP:
14103fbf488SJarkko Nikula 	case LPSS_BYT_SSP:
14234cadd9cSJarkko Nikula 	case LPSS_SPT_SSP:
143b7c08cf8SJarkko Nikula 	case LPSS_BXT_SSP:
14403fbf488SJarkko Nikula 		return true;
14503fbf488SJarkko Nikula 	default:
14603fbf488SJarkko Nikula 		return false;
14703fbf488SJarkko Nikula 	}
148a0d2642eSMika Westerberg }
149a0d2642eSMika Westerberg 
150e5262d05SWeike Chen static bool is_quark_x1000_ssp(const struct driver_data *drv_data)
151e5262d05SWeike Chen {
152e5262d05SWeike Chen 	return drv_data->ssp_type == QUARK_X1000_SSP;
153e5262d05SWeike Chen }
154e5262d05SWeike Chen 
1554fdb2424SWeike Chen static u32 pxa2xx_spi_get_ssrc1_change_mask(const struct driver_data *drv_data)
1564fdb2424SWeike Chen {
1574fdb2424SWeike Chen 	switch (drv_data->ssp_type) {
158e5262d05SWeike Chen 	case QUARK_X1000_SSP:
159e5262d05SWeike Chen 		return QUARK_X1000_SSCR1_CHANGE_MASK;
1604fdb2424SWeike Chen 	default:
1614fdb2424SWeike Chen 		return SSCR1_CHANGE_MASK;
1624fdb2424SWeike Chen 	}
1634fdb2424SWeike Chen }
1644fdb2424SWeike Chen 
1654fdb2424SWeike Chen static u32
1664fdb2424SWeike Chen pxa2xx_spi_get_rx_default_thre(const struct driver_data *drv_data)
1674fdb2424SWeike Chen {
1684fdb2424SWeike Chen 	switch (drv_data->ssp_type) {
169e5262d05SWeike Chen 	case QUARK_X1000_SSP:
170e5262d05SWeike Chen 		return RX_THRESH_QUARK_X1000_DFLT;
1714fdb2424SWeike Chen 	default:
1724fdb2424SWeike Chen 		return RX_THRESH_DFLT;
1734fdb2424SWeike Chen 	}
1744fdb2424SWeike Chen }
1754fdb2424SWeike Chen 
1764fdb2424SWeike Chen static bool pxa2xx_spi_txfifo_full(const struct driver_data *drv_data)
1774fdb2424SWeike Chen {
1784fdb2424SWeike Chen 	u32 mask;
1794fdb2424SWeike Chen 
1804fdb2424SWeike Chen 	switch (drv_data->ssp_type) {
181e5262d05SWeike Chen 	case QUARK_X1000_SSP:
182e5262d05SWeike Chen 		mask = QUARK_X1000_SSSR_TFL_MASK;
183e5262d05SWeike Chen 		break;
1844fdb2424SWeike Chen 	default:
1854fdb2424SWeike Chen 		mask = SSSR_TFL_MASK;
1864fdb2424SWeike Chen 		break;
1874fdb2424SWeike Chen 	}
1884fdb2424SWeike Chen 
189c039dd27SJarkko Nikula 	return (pxa2xx_spi_read(drv_data, SSSR) & mask) == mask;
1904fdb2424SWeike Chen }
1914fdb2424SWeike Chen 
1924fdb2424SWeike Chen static void pxa2xx_spi_clear_rx_thre(const struct driver_data *drv_data,
1934fdb2424SWeike Chen 				     u32 *sccr1_reg)
1944fdb2424SWeike Chen {
1954fdb2424SWeike Chen 	u32 mask;
1964fdb2424SWeike Chen 
1974fdb2424SWeike Chen 	switch (drv_data->ssp_type) {
198e5262d05SWeike Chen 	case QUARK_X1000_SSP:
199e5262d05SWeike Chen 		mask = QUARK_X1000_SSCR1_RFT;
200e5262d05SWeike Chen 		break;
2014fdb2424SWeike Chen 	default:
2024fdb2424SWeike Chen 		mask = SSCR1_RFT;
2034fdb2424SWeike Chen 		break;
2044fdb2424SWeike Chen 	}
2054fdb2424SWeike Chen 	*sccr1_reg &= ~mask;
2064fdb2424SWeike Chen }
2074fdb2424SWeike Chen 
2084fdb2424SWeike Chen static void pxa2xx_spi_set_rx_thre(const struct driver_data *drv_data,
2094fdb2424SWeike Chen 				   u32 *sccr1_reg, u32 threshold)
2104fdb2424SWeike Chen {
2114fdb2424SWeike Chen 	switch (drv_data->ssp_type) {
212e5262d05SWeike Chen 	case QUARK_X1000_SSP:
213e5262d05SWeike Chen 		*sccr1_reg |= QUARK_X1000_SSCR1_RxTresh(threshold);
214e5262d05SWeike Chen 		break;
2154fdb2424SWeike Chen 	default:
2164fdb2424SWeike Chen 		*sccr1_reg |= SSCR1_RxTresh(threshold);
2174fdb2424SWeike Chen 		break;
2184fdb2424SWeike Chen 	}
2194fdb2424SWeike Chen }
2204fdb2424SWeike Chen 
2214fdb2424SWeike Chen static u32 pxa2xx_configure_sscr0(const struct driver_data *drv_data,
2224fdb2424SWeike Chen 				  u32 clk_div, u8 bits)
2234fdb2424SWeike Chen {
2244fdb2424SWeike Chen 	switch (drv_data->ssp_type) {
225e5262d05SWeike Chen 	case QUARK_X1000_SSP:
226e5262d05SWeike Chen 		return clk_div
227e5262d05SWeike Chen 			| QUARK_X1000_SSCR0_Motorola
228e5262d05SWeike Chen 			| QUARK_X1000_SSCR0_DataSize(bits > 32 ? 8 : bits)
229e5262d05SWeike Chen 			| SSCR0_SSE;
2304fdb2424SWeike Chen 	default:
2314fdb2424SWeike Chen 		return clk_div
2324fdb2424SWeike Chen 			| SSCR0_Motorola
2334fdb2424SWeike Chen 			| SSCR0_DataSize(bits > 16 ? bits - 16 : bits)
2344fdb2424SWeike Chen 			| SSCR0_SSE
2354fdb2424SWeike Chen 			| (bits > 16 ? SSCR0_EDSS : 0);
2364fdb2424SWeike Chen 	}
2374fdb2424SWeike Chen }
2384fdb2424SWeike Chen 
239a0d2642eSMika Westerberg /*
240a0d2642eSMika Westerberg  * Read and write LPSS SSP private registers. Caller must first check that
241a0d2642eSMika Westerberg  * is_lpss_ssp() returns true before these can be called.
242a0d2642eSMika Westerberg  */
243a0d2642eSMika Westerberg static u32 __lpss_ssp_read_priv(struct driver_data *drv_data, unsigned offset)
244a0d2642eSMika Westerberg {
245a0d2642eSMika Westerberg 	WARN_ON(!drv_data->lpss_base);
246a0d2642eSMika Westerberg 	return readl(drv_data->lpss_base + offset);
247a0d2642eSMika Westerberg }
248a0d2642eSMika Westerberg 
249a0d2642eSMika Westerberg static void __lpss_ssp_write_priv(struct driver_data *drv_data,
250a0d2642eSMika Westerberg 				  unsigned offset, u32 value)
251a0d2642eSMika Westerberg {
252a0d2642eSMika Westerberg 	WARN_ON(!drv_data->lpss_base);
253a0d2642eSMika Westerberg 	writel(value, drv_data->lpss_base + offset);
254a0d2642eSMika Westerberg }
255a0d2642eSMika Westerberg 
256a0d2642eSMika Westerberg /*
257a0d2642eSMika Westerberg  * lpss_ssp_setup - perform LPSS SSP specific setup
258a0d2642eSMika Westerberg  * @drv_data: pointer to the driver private data
259a0d2642eSMika Westerberg  *
260a0d2642eSMika Westerberg  * Perform LPSS SSP specific setup. This function must be called first if
261a0d2642eSMika Westerberg  * one is going to use LPSS SSP private registers.
262a0d2642eSMika Westerberg  */
263a0d2642eSMika Westerberg static void lpss_ssp_setup(struct driver_data *drv_data)
264a0d2642eSMika Westerberg {
265dccf7369SJarkko Nikula 	const struct lpss_config *config;
266dccf7369SJarkko Nikula 	u32 value;
267a0d2642eSMika Westerberg 
268dccf7369SJarkko Nikula 	config = lpss_get_config(drv_data);
269dccf7369SJarkko Nikula 	drv_data->lpss_base = drv_data->ioaddr + config->offset;
270a0d2642eSMika Westerberg 
271a0d2642eSMika Westerberg 	/* Enable software chip select control */
2720e897218SJarkko Nikula 	value = __lpss_ssp_read_priv(drv_data, config->reg_cs_ctrl);
273624ea72eSJarkko Nikula 	value &= ~(LPSS_CS_CONTROL_SW_MODE | LPSS_CS_CONTROL_CS_HIGH);
274624ea72eSJarkko Nikula 	value |= LPSS_CS_CONTROL_SW_MODE | LPSS_CS_CONTROL_CS_HIGH;
275dccf7369SJarkko Nikula 	__lpss_ssp_write_priv(drv_data, config->reg_cs_ctrl, value);
2760054e28dSMika Westerberg 
2770054e28dSMika Westerberg 	/* Enable multiblock DMA transfers */
2781de70612SMika Westerberg 	if (drv_data->master_info->enable_dma) {
279dccf7369SJarkko Nikula 		__lpss_ssp_write_priv(drv_data, config->reg_ssp, 1);
2801de70612SMika Westerberg 
28182ba2c2aSJarkko Nikula 		if (config->reg_general >= 0) {
28282ba2c2aSJarkko Nikula 			value = __lpss_ssp_read_priv(drv_data,
28382ba2c2aSJarkko Nikula 						     config->reg_general);
284624ea72eSJarkko Nikula 			value |= LPSS_GENERAL_REG_RXTO_HOLDOFF_DISABLE;
28582ba2c2aSJarkko Nikula 			__lpss_ssp_write_priv(drv_data,
28682ba2c2aSJarkko Nikula 					      config->reg_general, value);
28782ba2c2aSJarkko Nikula 		}
2881de70612SMika Westerberg 	}
289a0d2642eSMika Westerberg }
290a0d2642eSMika Westerberg 
291a0d2642eSMika Westerberg static void lpss_ssp_cs_control(struct driver_data *drv_data, bool enable)
292a0d2642eSMika Westerberg {
293dccf7369SJarkko Nikula 	const struct lpss_config *config;
294d0283eb2SJarkko Nikula 	u32 value, cs;
295a0d2642eSMika Westerberg 
296dccf7369SJarkko Nikula 	config = lpss_get_config(drv_data);
297dccf7369SJarkko Nikula 
298dccf7369SJarkko Nikula 	value = __lpss_ssp_read_priv(drv_data, config->reg_cs_ctrl);
299d0283eb2SJarkko Nikula 	if (enable) {
300d0283eb2SJarkko Nikula 		cs = drv_data->cur_msg->spi->chip_select;
301d0283eb2SJarkko Nikula 		cs <<= LPSS_CS_CONTROL_CS_SEL_SHIFT;
302d0283eb2SJarkko Nikula 		if (cs != (value & LPSS_CS_CONTROL_CS_SEL_MASK)) {
303d0283eb2SJarkko Nikula 			/*
304d0283eb2SJarkko Nikula 			 * When switching another chip select output active
305d0283eb2SJarkko Nikula 			 * the output must be selected first and wait 2 ssp_clk
306d0283eb2SJarkko Nikula 			 * cycles before changing state to active. Otherwise
307d0283eb2SJarkko Nikula 			 * a short glitch will occur on the previous chip
308d0283eb2SJarkko Nikula 			 * select since output select is latched but state
309d0283eb2SJarkko Nikula 			 * control is not.
310d0283eb2SJarkko Nikula 			 */
311d0283eb2SJarkko Nikula 			value &= ~LPSS_CS_CONTROL_CS_SEL_MASK;
312d0283eb2SJarkko Nikula 			value |= cs;
313d0283eb2SJarkko Nikula 			__lpss_ssp_write_priv(drv_data,
314d0283eb2SJarkko Nikula 					      config->reg_cs_ctrl, value);
315d0283eb2SJarkko Nikula 			ndelay(1000000000 /
316d0283eb2SJarkko Nikula 			       (drv_data->master->max_speed_hz / 2));
317d0283eb2SJarkko Nikula 		}
318624ea72eSJarkko Nikula 		value &= ~LPSS_CS_CONTROL_CS_HIGH;
319d0283eb2SJarkko Nikula 	} else {
320624ea72eSJarkko Nikula 		value |= LPSS_CS_CONTROL_CS_HIGH;
321d0283eb2SJarkko Nikula 	}
322dccf7369SJarkko Nikula 	__lpss_ssp_write_priv(drv_data, config->reg_cs_ctrl, value);
323a0d2642eSMika Westerberg }
324a0d2642eSMika Westerberg 
325ca632f55SGrant Likely static void cs_assert(struct driver_data *drv_data)
326ca632f55SGrant Likely {
327ca632f55SGrant Likely 	struct chip_data *chip = drv_data->cur_chip;
328ca632f55SGrant Likely 
329ca632f55SGrant Likely 	if (drv_data->ssp_type == CE4100_SSP) {
330c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, SSSR, drv_data->cur_chip->frm);
331ca632f55SGrant Likely 		return;
332ca632f55SGrant Likely 	}
333ca632f55SGrant Likely 
334ca632f55SGrant Likely 	if (chip->cs_control) {
335ca632f55SGrant Likely 		chip->cs_control(PXA2XX_CS_ASSERT);
336ca632f55SGrant Likely 		return;
337ca632f55SGrant Likely 	}
338ca632f55SGrant Likely 
339a0d2642eSMika Westerberg 	if (gpio_is_valid(chip->gpio_cs)) {
340ca632f55SGrant Likely 		gpio_set_value(chip->gpio_cs, chip->gpio_cs_inverted);
341a0d2642eSMika Westerberg 		return;
342a0d2642eSMika Westerberg 	}
343a0d2642eSMika Westerberg 
3447566bcc7SJarkko Nikula 	if (is_lpss_ssp(drv_data))
345a0d2642eSMika Westerberg 		lpss_ssp_cs_control(drv_data, true);
346ca632f55SGrant Likely }
347ca632f55SGrant Likely 
348ca632f55SGrant Likely static void cs_deassert(struct driver_data *drv_data)
349ca632f55SGrant Likely {
350ca632f55SGrant Likely 	struct chip_data *chip = drv_data->cur_chip;
351ca632f55SGrant Likely 
352ca632f55SGrant Likely 	if (drv_data->ssp_type == CE4100_SSP)
353ca632f55SGrant Likely 		return;
354ca632f55SGrant Likely 
355ca632f55SGrant Likely 	if (chip->cs_control) {
356ca632f55SGrant Likely 		chip->cs_control(PXA2XX_CS_DEASSERT);
357ca632f55SGrant Likely 		return;
358ca632f55SGrant Likely 	}
359ca632f55SGrant Likely 
360a0d2642eSMika Westerberg 	if (gpio_is_valid(chip->gpio_cs)) {
361ca632f55SGrant Likely 		gpio_set_value(chip->gpio_cs, !chip->gpio_cs_inverted);
362a0d2642eSMika Westerberg 		return;
363a0d2642eSMika Westerberg 	}
364a0d2642eSMika Westerberg 
3657566bcc7SJarkko Nikula 	if (is_lpss_ssp(drv_data))
366a0d2642eSMika Westerberg 		lpss_ssp_cs_control(drv_data, false);
367ca632f55SGrant Likely }
368ca632f55SGrant Likely 
369cd7bed00SMika Westerberg int pxa2xx_spi_flush(struct driver_data *drv_data)
370ca632f55SGrant Likely {
371ca632f55SGrant Likely 	unsigned long limit = loops_per_jiffy << 1;
372ca632f55SGrant Likely 
373ca632f55SGrant Likely 	do {
374c039dd27SJarkko Nikula 		while (pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
375c039dd27SJarkko Nikula 			pxa2xx_spi_read(drv_data, SSDR);
376c039dd27SJarkko Nikula 	} while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_BSY) && --limit);
377ca632f55SGrant Likely 	write_SSSR_CS(drv_data, SSSR_ROR);
378ca632f55SGrant Likely 
379ca632f55SGrant Likely 	return limit;
380ca632f55SGrant Likely }
381ca632f55SGrant Likely 
382ca632f55SGrant Likely static int null_writer(struct driver_data *drv_data)
383ca632f55SGrant Likely {
384ca632f55SGrant Likely 	u8 n_bytes = drv_data->n_bytes;
385ca632f55SGrant Likely 
3864fdb2424SWeike Chen 	if (pxa2xx_spi_txfifo_full(drv_data)
387ca632f55SGrant Likely 		|| (drv_data->tx == drv_data->tx_end))
388ca632f55SGrant Likely 		return 0;
389ca632f55SGrant Likely 
390c039dd27SJarkko Nikula 	pxa2xx_spi_write(drv_data, SSDR, 0);
391ca632f55SGrant Likely 	drv_data->tx += n_bytes;
392ca632f55SGrant Likely 
393ca632f55SGrant Likely 	return 1;
394ca632f55SGrant Likely }
395ca632f55SGrant Likely 
396ca632f55SGrant Likely static int null_reader(struct driver_data *drv_data)
397ca632f55SGrant Likely {
398ca632f55SGrant Likely 	u8 n_bytes = drv_data->n_bytes;
399ca632f55SGrant Likely 
400c039dd27SJarkko Nikula 	while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
401ca632f55SGrant Likely 	       && (drv_data->rx < drv_data->rx_end)) {
402c039dd27SJarkko Nikula 		pxa2xx_spi_read(drv_data, SSDR);
403ca632f55SGrant Likely 		drv_data->rx += n_bytes;
404ca632f55SGrant Likely 	}
405ca632f55SGrant Likely 
406ca632f55SGrant Likely 	return drv_data->rx == drv_data->rx_end;
407ca632f55SGrant Likely }
408ca632f55SGrant Likely 
409ca632f55SGrant Likely static int u8_writer(struct driver_data *drv_data)
410ca632f55SGrant Likely {
4114fdb2424SWeike Chen 	if (pxa2xx_spi_txfifo_full(drv_data)
412ca632f55SGrant Likely 		|| (drv_data->tx == drv_data->tx_end))
413ca632f55SGrant Likely 		return 0;
414ca632f55SGrant Likely 
415c039dd27SJarkko Nikula 	pxa2xx_spi_write(drv_data, SSDR, *(u8 *)(drv_data->tx));
416ca632f55SGrant Likely 	++drv_data->tx;
417ca632f55SGrant Likely 
418ca632f55SGrant Likely 	return 1;
419ca632f55SGrant Likely }
420ca632f55SGrant Likely 
421ca632f55SGrant Likely static int u8_reader(struct driver_data *drv_data)
422ca632f55SGrant Likely {
423c039dd27SJarkko Nikula 	while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
424ca632f55SGrant Likely 	       && (drv_data->rx < drv_data->rx_end)) {
425c039dd27SJarkko Nikula 		*(u8 *)(drv_data->rx) = pxa2xx_spi_read(drv_data, SSDR);
426ca632f55SGrant Likely 		++drv_data->rx;
427ca632f55SGrant Likely 	}
428ca632f55SGrant Likely 
429ca632f55SGrant Likely 	return drv_data->rx == drv_data->rx_end;
430ca632f55SGrant Likely }
431ca632f55SGrant Likely 
432ca632f55SGrant Likely static int u16_writer(struct driver_data *drv_data)
433ca632f55SGrant Likely {
4344fdb2424SWeike Chen 	if (pxa2xx_spi_txfifo_full(drv_data)
435ca632f55SGrant Likely 		|| (drv_data->tx == drv_data->tx_end))
436ca632f55SGrant Likely 		return 0;
437ca632f55SGrant Likely 
438c039dd27SJarkko Nikula 	pxa2xx_spi_write(drv_data, SSDR, *(u16 *)(drv_data->tx));
439ca632f55SGrant Likely 	drv_data->tx += 2;
440ca632f55SGrant Likely 
441ca632f55SGrant Likely 	return 1;
442ca632f55SGrant Likely }
443ca632f55SGrant Likely 
444ca632f55SGrant Likely static int u16_reader(struct driver_data *drv_data)
445ca632f55SGrant Likely {
446c039dd27SJarkko Nikula 	while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
447ca632f55SGrant Likely 	       && (drv_data->rx < drv_data->rx_end)) {
448c039dd27SJarkko Nikula 		*(u16 *)(drv_data->rx) = pxa2xx_spi_read(drv_data, SSDR);
449ca632f55SGrant Likely 		drv_data->rx += 2;
450ca632f55SGrant Likely 	}
451ca632f55SGrant Likely 
452ca632f55SGrant Likely 	return drv_data->rx == drv_data->rx_end;
453ca632f55SGrant Likely }
454ca632f55SGrant Likely 
455ca632f55SGrant Likely static int u32_writer(struct driver_data *drv_data)
456ca632f55SGrant Likely {
4574fdb2424SWeike Chen 	if (pxa2xx_spi_txfifo_full(drv_data)
458ca632f55SGrant Likely 		|| (drv_data->tx == drv_data->tx_end))
459ca632f55SGrant Likely 		return 0;
460ca632f55SGrant Likely 
461c039dd27SJarkko Nikula 	pxa2xx_spi_write(drv_data, SSDR, *(u32 *)(drv_data->tx));
462ca632f55SGrant Likely 	drv_data->tx += 4;
463ca632f55SGrant Likely 
464ca632f55SGrant Likely 	return 1;
465ca632f55SGrant Likely }
466ca632f55SGrant Likely 
467ca632f55SGrant Likely static int u32_reader(struct driver_data *drv_data)
468ca632f55SGrant Likely {
469c039dd27SJarkko Nikula 	while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
470ca632f55SGrant Likely 	       && (drv_data->rx < drv_data->rx_end)) {
471c039dd27SJarkko Nikula 		*(u32 *)(drv_data->rx) = pxa2xx_spi_read(drv_data, SSDR);
472ca632f55SGrant Likely 		drv_data->rx += 4;
473ca632f55SGrant Likely 	}
474ca632f55SGrant Likely 
475ca632f55SGrant Likely 	return drv_data->rx == drv_data->rx_end;
476ca632f55SGrant Likely }
477ca632f55SGrant Likely 
478cd7bed00SMika Westerberg void *pxa2xx_spi_next_transfer(struct driver_data *drv_data)
479ca632f55SGrant Likely {
480ca632f55SGrant Likely 	struct spi_message *msg = drv_data->cur_msg;
481ca632f55SGrant Likely 	struct spi_transfer *trans = drv_data->cur_transfer;
482ca632f55SGrant Likely 
483ca632f55SGrant Likely 	/* Move to next transfer */
484ca632f55SGrant Likely 	if (trans->transfer_list.next != &msg->transfers) {
485ca632f55SGrant Likely 		drv_data->cur_transfer =
486ca632f55SGrant Likely 			list_entry(trans->transfer_list.next,
487ca632f55SGrant Likely 					struct spi_transfer,
488ca632f55SGrant Likely 					transfer_list);
489ca632f55SGrant Likely 		return RUNNING_STATE;
490ca632f55SGrant Likely 	} else
491ca632f55SGrant Likely 		return DONE_STATE;
492ca632f55SGrant Likely }
493ca632f55SGrant Likely 
494ca632f55SGrant Likely /* caller already set message->status; dma and pio irqs are blocked */
495ca632f55SGrant Likely static void giveback(struct driver_data *drv_data)
496ca632f55SGrant Likely {
497ca632f55SGrant Likely 	struct spi_transfer* last_transfer;
498ca632f55SGrant Likely 	struct spi_message *msg;
499ca632f55SGrant Likely 
500ca632f55SGrant Likely 	msg = drv_data->cur_msg;
501ca632f55SGrant Likely 	drv_data->cur_msg = NULL;
502ca632f55SGrant Likely 	drv_data->cur_transfer = NULL;
503ca632f55SGrant Likely 
50423e2c2aaSAxel Lin 	last_transfer = list_last_entry(&msg->transfers, struct spi_transfer,
505ca632f55SGrant Likely 					transfer_list);
506ca632f55SGrant Likely 
507ca632f55SGrant Likely 	/* Delay if requested before any change in chip select */
508ca632f55SGrant Likely 	if (last_transfer->delay_usecs)
509ca632f55SGrant Likely 		udelay(last_transfer->delay_usecs);
510ca632f55SGrant Likely 
511ca632f55SGrant Likely 	/* Drop chip select UNLESS cs_change is true or we are returning
512ca632f55SGrant Likely 	 * a message with an error, or next message is for another chip
513ca632f55SGrant Likely 	 */
514ca632f55SGrant Likely 	if (!last_transfer->cs_change)
515ca632f55SGrant Likely 		cs_deassert(drv_data);
516ca632f55SGrant Likely 	else {
517ca632f55SGrant Likely 		struct spi_message *next_msg;
518ca632f55SGrant Likely 
519ca632f55SGrant Likely 		/* Holding of cs was hinted, but we need to make sure
520ca632f55SGrant Likely 		 * the next message is for the same chip.  Don't waste
521ca632f55SGrant Likely 		 * time with the following tests unless this was hinted.
522ca632f55SGrant Likely 		 *
523ca632f55SGrant Likely 		 * We cannot postpone this until pump_messages, because
524ca632f55SGrant Likely 		 * after calling msg->complete (below) the driver that
525ca632f55SGrant Likely 		 * sent the current message could be unloaded, which
526ca632f55SGrant Likely 		 * could invalidate the cs_control() callback...
527ca632f55SGrant Likely 		 */
528ca632f55SGrant Likely 
529ca632f55SGrant Likely 		/* get a pointer to the next message, if any */
5307f86bde9SMika Westerberg 		next_msg = spi_get_next_queued_message(drv_data->master);
531ca632f55SGrant Likely 
532ca632f55SGrant Likely 		/* see if the next and current messages point
533ca632f55SGrant Likely 		 * to the same chip
534ca632f55SGrant Likely 		 */
535ca632f55SGrant Likely 		if (next_msg && next_msg->spi != msg->spi)
536ca632f55SGrant Likely 			next_msg = NULL;
537ca632f55SGrant Likely 		if (!next_msg || msg->state == ERROR_STATE)
538ca632f55SGrant Likely 			cs_deassert(drv_data);
539ca632f55SGrant Likely 	}
540ca632f55SGrant Likely 
541ca632f55SGrant Likely 	drv_data->cur_chip = NULL;
542c957e8f0SMika Westerberg 	spi_finalize_current_message(drv_data->master);
543ca632f55SGrant Likely }
544ca632f55SGrant Likely 
545ca632f55SGrant Likely static void reset_sccr1(struct driver_data *drv_data)
546ca632f55SGrant Likely {
547ca632f55SGrant Likely 	struct chip_data *chip = drv_data->cur_chip;
548ca632f55SGrant Likely 	u32 sccr1_reg;
549ca632f55SGrant Likely 
550c039dd27SJarkko Nikula 	sccr1_reg = pxa2xx_spi_read(drv_data, SSCR1) & ~drv_data->int_cr1;
551ca632f55SGrant Likely 	sccr1_reg &= ~SSCR1_RFT;
552ca632f55SGrant Likely 	sccr1_reg |= chip->threshold;
553c039dd27SJarkko Nikula 	pxa2xx_spi_write(drv_data, SSCR1, sccr1_reg);
554ca632f55SGrant Likely }
555ca632f55SGrant Likely 
556ca632f55SGrant Likely static void int_error_stop(struct driver_data *drv_data, const char* msg)
557ca632f55SGrant Likely {
558ca632f55SGrant Likely 	/* Stop and reset SSP */
559ca632f55SGrant Likely 	write_SSSR_CS(drv_data, drv_data->clear_sr);
560ca632f55SGrant Likely 	reset_sccr1(drv_data);
561ca632f55SGrant Likely 	if (!pxa25x_ssp_comp(drv_data))
562c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, SSTO, 0);
563cd7bed00SMika Westerberg 	pxa2xx_spi_flush(drv_data);
564c039dd27SJarkko Nikula 	pxa2xx_spi_write(drv_data, SSCR0,
565c039dd27SJarkko Nikula 			 pxa2xx_spi_read(drv_data, SSCR0) & ~SSCR0_SSE);
566ca632f55SGrant Likely 
567ca632f55SGrant Likely 	dev_err(&drv_data->pdev->dev, "%s\n", msg);
568ca632f55SGrant Likely 
569ca632f55SGrant Likely 	drv_data->cur_msg->state = ERROR_STATE;
570ca632f55SGrant Likely 	tasklet_schedule(&drv_data->pump_transfers);
571ca632f55SGrant Likely }
572ca632f55SGrant Likely 
573ca632f55SGrant Likely static void int_transfer_complete(struct driver_data *drv_data)
574ca632f55SGrant Likely {
575ca632f55SGrant Likely 	/* Stop SSP */
576ca632f55SGrant Likely 	write_SSSR_CS(drv_data, drv_data->clear_sr);
577ca632f55SGrant Likely 	reset_sccr1(drv_data);
578ca632f55SGrant Likely 	if (!pxa25x_ssp_comp(drv_data))
579c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, SSTO, 0);
580ca632f55SGrant Likely 
581ca632f55SGrant Likely 	/* Update total byte transferred return count actual bytes read */
582ca632f55SGrant Likely 	drv_data->cur_msg->actual_length += drv_data->len -
583ca632f55SGrant Likely 				(drv_data->rx_end - drv_data->rx);
584ca632f55SGrant Likely 
585ca632f55SGrant Likely 	/* Transfer delays and chip select release are
586ca632f55SGrant Likely 	 * handled in pump_transfers or giveback
587ca632f55SGrant Likely 	 */
588ca632f55SGrant Likely 
589ca632f55SGrant Likely 	/* Move to next transfer */
590cd7bed00SMika Westerberg 	drv_data->cur_msg->state = pxa2xx_spi_next_transfer(drv_data);
591ca632f55SGrant Likely 
592ca632f55SGrant Likely 	/* Schedule transfer tasklet */
593ca632f55SGrant Likely 	tasklet_schedule(&drv_data->pump_transfers);
594ca632f55SGrant Likely }
595ca632f55SGrant Likely 
596ca632f55SGrant Likely static irqreturn_t interrupt_transfer(struct driver_data *drv_data)
597ca632f55SGrant Likely {
598c039dd27SJarkko Nikula 	u32 irq_mask = (pxa2xx_spi_read(drv_data, SSCR1) & SSCR1_TIE) ?
599ca632f55SGrant Likely 		       drv_data->mask_sr : drv_data->mask_sr & ~SSSR_TFS;
600ca632f55SGrant Likely 
601c039dd27SJarkko Nikula 	u32 irq_status = pxa2xx_spi_read(drv_data, SSSR) & irq_mask;
602ca632f55SGrant Likely 
603ca632f55SGrant Likely 	if (irq_status & SSSR_ROR) {
604ca632f55SGrant Likely 		int_error_stop(drv_data, "interrupt_transfer: fifo overrun");
605ca632f55SGrant Likely 		return IRQ_HANDLED;
606ca632f55SGrant Likely 	}
607ca632f55SGrant Likely 
608ca632f55SGrant Likely 	if (irq_status & SSSR_TINT) {
609c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, SSSR, SSSR_TINT);
610ca632f55SGrant Likely 		if (drv_data->read(drv_data)) {
611ca632f55SGrant Likely 			int_transfer_complete(drv_data);
612ca632f55SGrant Likely 			return IRQ_HANDLED;
613ca632f55SGrant Likely 		}
614ca632f55SGrant Likely 	}
615ca632f55SGrant Likely 
616ca632f55SGrant Likely 	/* Drain rx fifo, Fill tx fifo and prevent overruns */
617ca632f55SGrant Likely 	do {
618ca632f55SGrant Likely 		if (drv_data->read(drv_data)) {
619ca632f55SGrant Likely 			int_transfer_complete(drv_data);
620ca632f55SGrant Likely 			return IRQ_HANDLED;
621ca632f55SGrant Likely 		}
622ca632f55SGrant Likely 	} while (drv_data->write(drv_data));
623ca632f55SGrant Likely 
624ca632f55SGrant Likely 	if (drv_data->read(drv_data)) {
625ca632f55SGrant Likely 		int_transfer_complete(drv_data);
626ca632f55SGrant Likely 		return IRQ_HANDLED;
627ca632f55SGrant Likely 	}
628ca632f55SGrant Likely 
629ca632f55SGrant Likely 	if (drv_data->tx == drv_data->tx_end) {
630ca632f55SGrant Likely 		u32 bytes_left;
631ca632f55SGrant Likely 		u32 sccr1_reg;
632ca632f55SGrant Likely 
633c039dd27SJarkko Nikula 		sccr1_reg = pxa2xx_spi_read(drv_data, SSCR1);
634ca632f55SGrant Likely 		sccr1_reg &= ~SSCR1_TIE;
635ca632f55SGrant Likely 
636ca632f55SGrant Likely 		/*
637ca632f55SGrant Likely 		 * PXA25x_SSP has no timeout, set up rx threshould for the
638ca632f55SGrant Likely 		 * remaining RX bytes.
639ca632f55SGrant Likely 		 */
640ca632f55SGrant Likely 		if (pxa25x_ssp_comp(drv_data)) {
6414fdb2424SWeike Chen 			u32 rx_thre;
642ca632f55SGrant Likely 
6434fdb2424SWeike Chen 			pxa2xx_spi_clear_rx_thre(drv_data, &sccr1_reg);
644ca632f55SGrant Likely 
645ca632f55SGrant Likely 			bytes_left = drv_data->rx_end - drv_data->rx;
646ca632f55SGrant Likely 			switch (drv_data->n_bytes) {
647ca632f55SGrant Likely 			case 4:
648ca632f55SGrant Likely 				bytes_left >>= 1;
649ca632f55SGrant Likely 			case 2:
650ca632f55SGrant Likely 				bytes_left >>= 1;
651ca632f55SGrant Likely 			}
652ca632f55SGrant Likely 
6534fdb2424SWeike Chen 			rx_thre = pxa2xx_spi_get_rx_default_thre(drv_data);
6544fdb2424SWeike Chen 			if (rx_thre > bytes_left)
6554fdb2424SWeike Chen 				rx_thre = bytes_left;
656ca632f55SGrant Likely 
6574fdb2424SWeike Chen 			pxa2xx_spi_set_rx_thre(drv_data, &sccr1_reg, rx_thre);
658ca632f55SGrant Likely 		}
659c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, SSCR1, sccr1_reg);
660ca632f55SGrant Likely 	}
661ca632f55SGrant Likely 
662ca632f55SGrant Likely 	/* We did something */
663ca632f55SGrant Likely 	return IRQ_HANDLED;
664ca632f55SGrant Likely }
665ca632f55SGrant Likely 
666ca632f55SGrant Likely static irqreturn_t ssp_int(int irq, void *dev_id)
667ca632f55SGrant Likely {
668ca632f55SGrant Likely 	struct driver_data *drv_data = dev_id;
6697d94a505SMika Westerberg 	u32 sccr1_reg;
670ca632f55SGrant Likely 	u32 mask = drv_data->mask_sr;
671ca632f55SGrant Likely 	u32 status;
672ca632f55SGrant Likely 
6737d94a505SMika Westerberg 	/*
6747d94a505SMika Westerberg 	 * The IRQ might be shared with other peripherals so we must first
6757d94a505SMika Westerberg 	 * check that are we RPM suspended or not. If we are we assume that
6767d94a505SMika Westerberg 	 * the IRQ was not for us (we shouldn't be RPM suspended when the
6777d94a505SMika Westerberg 	 * interrupt is enabled).
6787d94a505SMika Westerberg 	 */
6797d94a505SMika Westerberg 	if (pm_runtime_suspended(&drv_data->pdev->dev))
6807d94a505SMika Westerberg 		return IRQ_NONE;
6817d94a505SMika Westerberg 
682269e4a41SMika Westerberg 	/*
683269e4a41SMika Westerberg 	 * If the device is not yet in RPM suspended state and we get an
684269e4a41SMika Westerberg 	 * interrupt that is meant for another device, check if status bits
685269e4a41SMika Westerberg 	 * are all set to one. That means that the device is already
686269e4a41SMika Westerberg 	 * powered off.
687269e4a41SMika Westerberg 	 */
688c039dd27SJarkko Nikula 	status = pxa2xx_spi_read(drv_data, SSSR);
689269e4a41SMika Westerberg 	if (status == ~0)
690269e4a41SMika Westerberg 		return IRQ_NONE;
691269e4a41SMika Westerberg 
692c039dd27SJarkko Nikula 	sccr1_reg = pxa2xx_spi_read(drv_data, SSCR1);
693ca632f55SGrant Likely 
694ca632f55SGrant Likely 	/* Ignore possible writes if we don't need to write */
695ca632f55SGrant Likely 	if (!(sccr1_reg & SSCR1_TIE))
696ca632f55SGrant Likely 		mask &= ~SSSR_TFS;
697ca632f55SGrant Likely 
69802bc933eSTan, Jui Nee 	/* Ignore RX timeout interrupt if it is disabled */
69902bc933eSTan, Jui Nee 	if (!(sccr1_reg & SSCR1_TINTE))
70002bc933eSTan, Jui Nee 		mask &= ~SSSR_TINT;
70102bc933eSTan, Jui Nee 
702ca632f55SGrant Likely 	if (!(status & mask))
703ca632f55SGrant Likely 		return IRQ_NONE;
704ca632f55SGrant Likely 
705ca632f55SGrant Likely 	if (!drv_data->cur_msg) {
706ca632f55SGrant Likely 
707c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, SSCR0,
708c039dd27SJarkko Nikula 				 pxa2xx_spi_read(drv_data, SSCR0)
709c039dd27SJarkko Nikula 				 & ~SSCR0_SSE);
710c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, SSCR1,
711c039dd27SJarkko Nikula 				 pxa2xx_spi_read(drv_data, SSCR1)
712c039dd27SJarkko Nikula 				 & ~drv_data->int_cr1);
713ca632f55SGrant Likely 		if (!pxa25x_ssp_comp(drv_data))
714c039dd27SJarkko Nikula 			pxa2xx_spi_write(drv_data, SSTO, 0);
715ca632f55SGrant Likely 		write_SSSR_CS(drv_data, drv_data->clear_sr);
716ca632f55SGrant Likely 
717f6bd03a7SJarkko Nikula 		dev_err(&drv_data->pdev->dev,
718f6bd03a7SJarkko Nikula 			"bad message state in interrupt handler\n");
719ca632f55SGrant Likely 
720ca632f55SGrant Likely 		/* Never fail */
721ca632f55SGrant Likely 		return IRQ_HANDLED;
722ca632f55SGrant Likely 	}
723ca632f55SGrant Likely 
724ca632f55SGrant Likely 	return drv_data->transfer_handler(drv_data);
725ca632f55SGrant Likely }
726ca632f55SGrant Likely 
727e5262d05SWeike Chen /*
7289df461ecSAndy Shevchenko  * The Quark SPI has an additional 24 bit register (DDS_CLK_RATE) to multiply
7299df461ecSAndy Shevchenko  * input frequency by fractions of 2^24. It also has a divider by 5.
7309df461ecSAndy Shevchenko  *
7319df461ecSAndy Shevchenko  * There are formulas to get baud rate value for given input frequency and
7329df461ecSAndy Shevchenko  * divider parameters, such as DDS_CLK_RATE and SCR:
7339df461ecSAndy Shevchenko  *
7349df461ecSAndy Shevchenko  * Fsys = 200MHz
7359df461ecSAndy Shevchenko  *
7369df461ecSAndy Shevchenko  * Fssp = Fsys * DDS_CLK_RATE / 2^24			(1)
7379df461ecSAndy Shevchenko  * Baud rate = Fsclk = Fssp / (2 * (SCR + 1))		(2)
7389df461ecSAndy Shevchenko  *
7399df461ecSAndy Shevchenko  * DDS_CLK_RATE either 2^n or 2^n / 5.
7409df461ecSAndy Shevchenko  * SCR is in range 0 .. 255
7419df461ecSAndy Shevchenko  *
7429df461ecSAndy Shevchenko  * Divisor = 5^i * 2^j * 2 * k
7439df461ecSAndy Shevchenko  *       i = [0, 1]      i = 1 iff j = 0 or j > 3
7449df461ecSAndy Shevchenko  *       j = [0, 23]     j = 0 iff i = 1
7459df461ecSAndy Shevchenko  *       k = [1, 256]
7469df461ecSAndy Shevchenko  * Special case: j = 0, i = 1: Divisor = 2 / 5
7479df461ecSAndy Shevchenko  *
7489df461ecSAndy Shevchenko  * Accordingly to the specification the recommended values for DDS_CLK_RATE
7499df461ecSAndy Shevchenko  * are:
7509df461ecSAndy Shevchenko  *	Case 1:		2^n, n = [0, 23]
7519df461ecSAndy Shevchenko  *	Case 2:		2^24 * 2 / 5 (0x666666)
7529df461ecSAndy Shevchenko  *	Case 3:		less than or equal to 2^24 / 5 / 16 (0x33333)
7539df461ecSAndy Shevchenko  *
7549df461ecSAndy Shevchenko  * In all cases the lowest possible value is better.
7559df461ecSAndy Shevchenko  *
7569df461ecSAndy Shevchenko  * The function calculates parameters for all cases and chooses the one closest
7579df461ecSAndy Shevchenko  * to the asked baud rate.
758e5262d05SWeike Chen  */
7599df461ecSAndy Shevchenko static unsigned int quark_x1000_get_clk_div(int rate, u32 *dds)
760e5262d05SWeike Chen {
7619df461ecSAndy Shevchenko 	unsigned long xtal = 200000000;
7629df461ecSAndy Shevchenko 	unsigned long fref = xtal / 2;		/* mandatory division by 2,
7639df461ecSAndy Shevchenko 						   see (2) */
7649df461ecSAndy Shevchenko 						/* case 3 */
7659df461ecSAndy Shevchenko 	unsigned long fref1 = fref / 2;		/* case 1 */
7669df461ecSAndy Shevchenko 	unsigned long fref2 = fref * 2 / 5;	/* case 2 */
7679df461ecSAndy Shevchenko 	unsigned long scale;
7689df461ecSAndy Shevchenko 	unsigned long q, q1, q2;
7699df461ecSAndy Shevchenko 	long r, r1, r2;
7709df461ecSAndy Shevchenko 	u32 mul;
771e5262d05SWeike Chen 
7729df461ecSAndy Shevchenko 	/* Case 1 */
7739df461ecSAndy Shevchenko 
7749df461ecSAndy Shevchenko 	/* Set initial value for DDS_CLK_RATE */
7759df461ecSAndy Shevchenko 	mul = (1 << 24) >> 1;
7769df461ecSAndy Shevchenko 
7779df461ecSAndy Shevchenko 	/* Calculate initial quot */
7783ad48062SAndy Shevchenko 	q1 = DIV_ROUND_UP(fref1, rate);
7799df461ecSAndy Shevchenko 
7809df461ecSAndy Shevchenko 	/* Scale q1 if it's too big */
7819df461ecSAndy Shevchenko 	if (q1 > 256) {
7829df461ecSAndy Shevchenko 		/* Scale q1 to range [1, 512] */
7839df461ecSAndy Shevchenko 		scale = fls_long(q1 - 1);
7849df461ecSAndy Shevchenko 		if (scale > 9) {
7859df461ecSAndy Shevchenko 			q1 >>= scale - 9;
7869df461ecSAndy Shevchenko 			mul >>= scale - 9;
7879df461ecSAndy Shevchenko 		}
7889df461ecSAndy Shevchenko 
7899df461ecSAndy Shevchenko 		/* Round the result if we have a remainder */
7909df461ecSAndy Shevchenko 		q1 += q1 & 1;
7919df461ecSAndy Shevchenko 	}
7929df461ecSAndy Shevchenko 
7939df461ecSAndy Shevchenko 	/* Decrease DDS_CLK_RATE as much as we can without loss in precision */
7949df461ecSAndy Shevchenko 	scale = __ffs(q1);
7959df461ecSAndy Shevchenko 	q1 >>= scale;
7969df461ecSAndy Shevchenko 	mul >>= scale;
7979df461ecSAndy Shevchenko 
7989df461ecSAndy Shevchenko 	/* Get the remainder */
7999df461ecSAndy Shevchenko 	r1 = abs(fref1 / (1 << (24 - fls_long(mul))) / q1 - rate);
8009df461ecSAndy Shevchenko 
8019df461ecSAndy Shevchenko 	/* Case 2 */
8029df461ecSAndy Shevchenko 
8033ad48062SAndy Shevchenko 	q2 = DIV_ROUND_UP(fref2, rate);
8049df461ecSAndy Shevchenko 	r2 = abs(fref2 / q2 - rate);
8059df461ecSAndy Shevchenko 
8069df461ecSAndy Shevchenko 	/*
8079df461ecSAndy Shevchenko 	 * Choose the best between two: less remainder we have the better. We
8089df461ecSAndy Shevchenko 	 * can't go case 2 if q2 is greater than 256 since SCR register can
8099df461ecSAndy Shevchenko 	 * hold only values 0 .. 255.
8109df461ecSAndy Shevchenko 	 */
8119df461ecSAndy Shevchenko 	if (r2 >= r1 || q2 > 256) {
8129df461ecSAndy Shevchenko 		/* case 1 is better */
8139df461ecSAndy Shevchenko 		r = r1;
8149df461ecSAndy Shevchenko 		q = q1;
8159df461ecSAndy Shevchenko 	} else {
8169df461ecSAndy Shevchenko 		/* case 2 is better */
8179df461ecSAndy Shevchenko 		r = r2;
8189df461ecSAndy Shevchenko 		q = q2;
8199df461ecSAndy Shevchenko 		mul = (1 << 24) * 2 / 5;
8209df461ecSAndy Shevchenko 	}
8219df461ecSAndy Shevchenko 
8223ad48062SAndy Shevchenko 	/* Check case 3 only if the divisor is big enough */
8239df461ecSAndy Shevchenko 	if (fref / rate >= 80) {
8249df461ecSAndy Shevchenko 		u64 fssp;
8259df461ecSAndy Shevchenko 		u32 m;
8269df461ecSAndy Shevchenko 
8279df461ecSAndy Shevchenko 		/* Calculate initial quot */
8283ad48062SAndy Shevchenko 		q1 = DIV_ROUND_UP(fref, rate);
8299df461ecSAndy Shevchenko 		m = (1 << 24) / q1;
8309df461ecSAndy Shevchenko 
8319df461ecSAndy Shevchenko 		/* Get the remainder */
8329df461ecSAndy Shevchenko 		fssp = (u64)fref * m;
8339df461ecSAndy Shevchenko 		do_div(fssp, 1 << 24);
8349df461ecSAndy Shevchenko 		r1 = abs(fssp - rate);
8359df461ecSAndy Shevchenko 
8369df461ecSAndy Shevchenko 		/* Choose this one if it suits better */
8379df461ecSAndy Shevchenko 		if (r1 < r) {
8389df461ecSAndy Shevchenko 			/* case 3 is better */
8399df461ecSAndy Shevchenko 			q = 1;
8409df461ecSAndy Shevchenko 			mul = m;
841e5262d05SWeike Chen 		}
842e5262d05SWeike Chen 	}
843e5262d05SWeike Chen 
8449df461ecSAndy Shevchenko 	*dds = mul;
8459df461ecSAndy Shevchenko 	return q - 1;
846e5262d05SWeike Chen }
847e5262d05SWeike Chen 
8483343b7a6SMika Westerberg static unsigned int ssp_get_clk_div(struct driver_data *drv_data, int rate)
849ca632f55SGrant Likely {
8500eca7cf2SJarkko Nikula 	unsigned long ssp_clk = drv_data->master->max_speed_hz;
8513343b7a6SMika Westerberg 	const struct ssp_device *ssp = drv_data->ssp;
8523343b7a6SMika Westerberg 
8533343b7a6SMika Westerberg 	rate = min_t(int, ssp_clk, rate);
854ca632f55SGrant Likely 
855ca632f55SGrant Likely 	if (ssp->type == PXA25x_SSP || ssp->type == CE4100_SSP)
856025ffe88SAndy Shevchenko 		return (ssp_clk / (2 * rate) - 1) & 0xff;
857ca632f55SGrant Likely 	else
858025ffe88SAndy Shevchenko 		return (ssp_clk / rate - 1) & 0xfff;
859ca632f55SGrant Likely }
860ca632f55SGrant Likely 
861e5262d05SWeike Chen static unsigned int pxa2xx_ssp_get_clk_div(struct driver_data *drv_data,
862d2c2f6a4SAndy Shevchenko 					   int rate)
863e5262d05SWeike Chen {
864d2c2f6a4SAndy Shevchenko 	struct chip_data *chip = drv_data->cur_chip;
865025ffe88SAndy Shevchenko 	unsigned int clk_div;
866e5262d05SWeike Chen 
867e5262d05SWeike Chen 	switch (drv_data->ssp_type) {
868e5262d05SWeike Chen 	case QUARK_X1000_SSP:
8699df461ecSAndy Shevchenko 		clk_div = quark_x1000_get_clk_div(rate, &chip->dds_rate);
870eecacf73SDan Carpenter 		break;
871e5262d05SWeike Chen 	default:
872025ffe88SAndy Shevchenko 		clk_div = ssp_get_clk_div(drv_data, rate);
873eecacf73SDan Carpenter 		break;
874e5262d05SWeike Chen 	}
875025ffe88SAndy Shevchenko 	return clk_div << 8;
876e5262d05SWeike Chen }
877e5262d05SWeike Chen 
878ca632f55SGrant Likely static void pump_transfers(unsigned long data)
879ca632f55SGrant Likely {
880ca632f55SGrant Likely 	struct driver_data *drv_data = (struct driver_data *)data;
881ca632f55SGrant Likely 	struct spi_message *message = NULL;
882ca632f55SGrant Likely 	struct spi_transfer *transfer = NULL;
883ca632f55SGrant Likely 	struct spi_transfer *previous = NULL;
884ca632f55SGrant Likely 	struct chip_data *chip = NULL;
885ca632f55SGrant Likely 	u32 clk_div = 0;
886ca632f55SGrant Likely 	u8 bits = 0;
887ca632f55SGrant Likely 	u32 speed = 0;
888ca632f55SGrant Likely 	u32 cr0;
889ca632f55SGrant Likely 	u32 cr1;
890ca632f55SGrant Likely 	u32 dma_thresh = drv_data->cur_chip->dma_threshold;
891ca632f55SGrant Likely 	u32 dma_burst = drv_data->cur_chip->dma_burst_size;
8924fdb2424SWeike Chen 	u32 change_mask = pxa2xx_spi_get_ssrc1_change_mask(drv_data);
893ca632f55SGrant Likely 
894ca632f55SGrant Likely 	/* Get current state information */
895ca632f55SGrant Likely 	message = drv_data->cur_msg;
896ca632f55SGrant Likely 	transfer = drv_data->cur_transfer;
897ca632f55SGrant Likely 	chip = drv_data->cur_chip;
898ca632f55SGrant Likely 
899ca632f55SGrant Likely 	/* Handle for abort */
900ca632f55SGrant Likely 	if (message->state == ERROR_STATE) {
901ca632f55SGrant Likely 		message->status = -EIO;
902ca632f55SGrant Likely 		giveback(drv_data);
903ca632f55SGrant Likely 		return;
904ca632f55SGrant Likely 	}
905ca632f55SGrant Likely 
906ca632f55SGrant Likely 	/* Handle end of message */
907ca632f55SGrant Likely 	if (message->state == DONE_STATE) {
908ca632f55SGrant Likely 		message->status = 0;
909ca632f55SGrant Likely 		giveback(drv_data);
910ca632f55SGrant Likely 		return;
911ca632f55SGrant Likely 	}
912ca632f55SGrant Likely 
913ca632f55SGrant Likely 	/* Delay if requested at end of transfer before CS change */
914ca632f55SGrant Likely 	if (message->state == RUNNING_STATE) {
915ca632f55SGrant Likely 		previous = list_entry(transfer->transfer_list.prev,
916ca632f55SGrant Likely 					struct spi_transfer,
917ca632f55SGrant Likely 					transfer_list);
918ca632f55SGrant Likely 		if (previous->delay_usecs)
919ca632f55SGrant Likely 			udelay(previous->delay_usecs);
920ca632f55SGrant Likely 
921ca632f55SGrant Likely 		/* Drop chip select only if cs_change is requested */
922ca632f55SGrant Likely 		if (previous->cs_change)
923ca632f55SGrant Likely 			cs_deassert(drv_data);
924ca632f55SGrant Likely 	}
925ca632f55SGrant Likely 
926cd7bed00SMika Westerberg 	/* Check if we can DMA this transfer */
927cd7bed00SMika Westerberg 	if (!pxa2xx_spi_dma_is_possible(transfer->len) && chip->enable_dma) {
928ca632f55SGrant Likely 
929ca632f55SGrant Likely 		/* reject already-mapped transfers; PIO won't always work */
930ca632f55SGrant Likely 		if (message->is_dma_mapped
931ca632f55SGrant Likely 				|| transfer->rx_dma || transfer->tx_dma) {
932ca632f55SGrant Likely 			dev_err(&drv_data->pdev->dev,
933f6bd03a7SJarkko Nikula 				"pump_transfers: mapped transfer length of "
934f6bd03a7SJarkko Nikula 				"%u is greater than %d\n",
935ca632f55SGrant Likely 				transfer->len, MAX_DMA_LEN);
936ca632f55SGrant Likely 			message->status = -EINVAL;
937ca632f55SGrant Likely 			giveback(drv_data);
938ca632f55SGrant Likely 			return;
939ca632f55SGrant Likely 		}
940ca632f55SGrant Likely 
941ca632f55SGrant Likely 		/* warn ... we force this to PIO mode */
942f6bd03a7SJarkko Nikula 		dev_warn_ratelimited(&message->spi->dev,
943f6bd03a7SJarkko Nikula 				     "pump_transfers: DMA disabled for transfer length %ld "
944ca632f55SGrant Likely 				     "greater than %d\n",
945ca632f55SGrant Likely 				     (long)drv_data->len, MAX_DMA_LEN);
946ca632f55SGrant Likely 	}
947ca632f55SGrant Likely 
948ca632f55SGrant Likely 	/* Setup the transfer state based on the type of transfer */
949cd7bed00SMika Westerberg 	if (pxa2xx_spi_flush(drv_data) == 0) {
950ca632f55SGrant Likely 		dev_err(&drv_data->pdev->dev, "pump_transfers: flush failed\n");
951ca632f55SGrant Likely 		message->status = -EIO;
952ca632f55SGrant Likely 		giveback(drv_data);
953ca632f55SGrant Likely 		return;
954ca632f55SGrant Likely 	}
955ca632f55SGrant Likely 	drv_data->n_bytes = chip->n_bytes;
956ca632f55SGrant Likely 	drv_data->tx = (void *)transfer->tx_buf;
957ca632f55SGrant Likely 	drv_data->tx_end = drv_data->tx + transfer->len;
958ca632f55SGrant Likely 	drv_data->rx = transfer->rx_buf;
959ca632f55SGrant Likely 	drv_data->rx_end = drv_data->rx + transfer->len;
960ca632f55SGrant Likely 	drv_data->rx_dma = transfer->rx_dma;
961ca632f55SGrant Likely 	drv_data->tx_dma = transfer->tx_dma;
962cd7bed00SMika Westerberg 	drv_data->len = transfer->len;
963ca632f55SGrant Likely 	drv_data->write = drv_data->tx ? chip->write : null_writer;
964ca632f55SGrant Likely 	drv_data->read = drv_data->rx ? chip->read : null_reader;
965ca632f55SGrant Likely 
966ca632f55SGrant Likely 	/* Change speed and bit per word on a per transfer */
967ca632f55SGrant Likely 	bits = transfer->bits_per_word;
968ca632f55SGrant Likely 	speed = transfer->speed_hz;
969ca632f55SGrant Likely 
970d2c2f6a4SAndy Shevchenko 	clk_div = pxa2xx_ssp_get_clk_div(drv_data, speed);
971ca632f55SGrant Likely 
972ca632f55SGrant Likely 	if (bits <= 8) {
973ca632f55SGrant Likely 		drv_data->n_bytes = 1;
974ca632f55SGrant Likely 		drv_data->read = drv_data->read != null_reader ?
975ca632f55SGrant Likely 					u8_reader : null_reader;
976ca632f55SGrant Likely 		drv_data->write = drv_data->write != null_writer ?
977ca632f55SGrant Likely 					u8_writer : null_writer;
978ca632f55SGrant Likely 	} else if (bits <= 16) {
979ca632f55SGrant Likely 		drv_data->n_bytes = 2;
980ca632f55SGrant Likely 		drv_data->read = drv_data->read != null_reader ?
981ca632f55SGrant Likely 					u16_reader : null_reader;
982ca632f55SGrant Likely 		drv_data->write = drv_data->write != null_writer ?
983ca632f55SGrant Likely 					u16_writer : null_writer;
984ca632f55SGrant Likely 	} else if (bits <= 32) {
985ca632f55SGrant Likely 		drv_data->n_bytes = 4;
986ca632f55SGrant Likely 		drv_data->read = drv_data->read != null_reader ?
987ca632f55SGrant Likely 					u32_reader : null_reader;
988ca632f55SGrant Likely 		drv_data->write = drv_data->write != null_writer ?
989ca632f55SGrant Likely 					u32_writer : null_writer;
990ca632f55SGrant Likely 	}
991196b0e2cSJarkko Nikula 	/*
992196b0e2cSJarkko Nikula 	 * if bits/word is changed in dma mode, then must check the
993196b0e2cSJarkko Nikula 	 * thresholds and burst also
994196b0e2cSJarkko Nikula 	 */
995ca632f55SGrant Likely 	if (chip->enable_dma) {
996cd7bed00SMika Westerberg 		if (pxa2xx_spi_set_dma_burst_and_threshold(chip,
997cd7bed00SMika Westerberg 						message->spi,
998ca632f55SGrant Likely 						bits, &dma_burst,
999ca632f55SGrant Likely 						&dma_thresh))
1000f6bd03a7SJarkko Nikula 			dev_warn_ratelimited(&message->spi->dev,
1001f6bd03a7SJarkko Nikula 					     "pump_transfers: DMA burst size reduced to match bits_per_word\n");
1002ca632f55SGrant Likely 	}
1003ca632f55SGrant Likely 
1004ca632f55SGrant Likely 	message->state = RUNNING_STATE;
1005ca632f55SGrant Likely 
1006ca632f55SGrant Likely 	drv_data->dma_mapped = 0;
1007cd7bed00SMika Westerberg 	if (pxa2xx_spi_dma_is_possible(drv_data->len))
1008cd7bed00SMika Westerberg 		drv_data->dma_mapped = pxa2xx_spi_map_dma_buffers(drv_data);
1009ca632f55SGrant Likely 	if (drv_data->dma_mapped) {
1010ca632f55SGrant Likely 
1011ca632f55SGrant Likely 		/* Ensure we have the correct interrupt handler */
1012cd7bed00SMika Westerberg 		drv_data->transfer_handler = pxa2xx_spi_dma_transfer;
1013ca632f55SGrant Likely 
1014cd7bed00SMika Westerberg 		pxa2xx_spi_dma_prepare(drv_data, dma_burst);
1015ca632f55SGrant Likely 
1016ca632f55SGrant Likely 		/* Clear status and start DMA engine */
1017ca632f55SGrant Likely 		cr1 = chip->cr1 | dma_thresh | drv_data->dma_cr1;
1018c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, SSSR, drv_data->clear_sr);
1019cd7bed00SMika Westerberg 
1020cd7bed00SMika Westerberg 		pxa2xx_spi_dma_start(drv_data);
1021ca632f55SGrant Likely 	} else {
1022ca632f55SGrant Likely 		/* Ensure we have the correct interrupt handler	*/
1023ca632f55SGrant Likely 		drv_data->transfer_handler = interrupt_transfer;
1024ca632f55SGrant Likely 
1025ca632f55SGrant Likely 		/* Clear status  */
1026ca632f55SGrant Likely 		cr1 = chip->cr1 | chip->threshold | drv_data->int_cr1;
1027ca632f55SGrant Likely 		write_SSSR_CS(drv_data, drv_data->clear_sr);
1028ca632f55SGrant Likely 	}
1029ca632f55SGrant Likely 
1030*ee03672dSJarkko Nikula 	/* NOTE:  PXA25x_SSP _could_ use external clocking ... */
1031*ee03672dSJarkko Nikula 	cr0 = pxa2xx_configure_sscr0(drv_data, clk_div, bits);
1032*ee03672dSJarkko Nikula 	if (!pxa25x_ssp_comp(drv_data))
1033*ee03672dSJarkko Nikula 		dev_dbg(&message->spi->dev, "%u Hz actual, %s\n",
1034*ee03672dSJarkko Nikula 			drv_data->master->max_speed_hz
1035*ee03672dSJarkko Nikula 				/ (1 + ((cr0 & SSCR0_SCR(0xfff)) >> 8)),
1036*ee03672dSJarkko Nikula 			drv_data->dma_mapped ? "DMA" : "PIO");
1037*ee03672dSJarkko Nikula 	else
1038*ee03672dSJarkko Nikula 		dev_dbg(&message->spi->dev, "%u Hz actual, %s\n",
1039*ee03672dSJarkko Nikula 			drv_data->master->max_speed_hz / 2
1040*ee03672dSJarkko Nikula 				/ (1 + ((cr0 & SSCR0_SCR(0x0ff)) >> 8)),
1041*ee03672dSJarkko Nikula 			drv_data->dma_mapped ? "DMA" : "PIO");
1042*ee03672dSJarkko Nikula 
1043a0d2642eSMika Westerberg 	if (is_lpss_ssp(drv_data)) {
1044c039dd27SJarkko Nikula 		if ((pxa2xx_spi_read(drv_data, SSIRF) & 0xff)
1045c039dd27SJarkko Nikula 		    != chip->lpss_rx_threshold)
1046c039dd27SJarkko Nikula 			pxa2xx_spi_write(drv_data, SSIRF,
1047c039dd27SJarkko Nikula 					 chip->lpss_rx_threshold);
1048c039dd27SJarkko Nikula 		if ((pxa2xx_spi_read(drv_data, SSITF) & 0xffff)
1049c039dd27SJarkko Nikula 		    != chip->lpss_tx_threshold)
1050c039dd27SJarkko Nikula 			pxa2xx_spi_write(drv_data, SSITF,
1051c039dd27SJarkko Nikula 					 chip->lpss_tx_threshold);
1052a0d2642eSMika Westerberg 	}
1053a0d2642eSMika Westerberg 
1054e5262d05SWeike Chen 	if (is_quark_x1000_ssp(drv_data) &&
1055c039dd27SJarkko Nikula 	    (pxa2xx_spi_read(drv_data, DDS_RATE) != chip->dds_rate))
1056c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, DDS_RATE, chip->dds_rate);
1057e5262d05SWeike Chen 
1058ca632f55SGrant Likely 	/* see if we need to reload the config registers */
1059c039dd27SJarkko Nikula 	if ((pxa2xx_spi_read(drv_data, SSCR0) != cr0)
1060c039dd27SJarkko Nikula 	    || (pxa2xx_spi_read(drv_data, SSCR1) & change_mask)
1061c039dd27SJarkko Nikula 	    != (cr1 & change_mask)) {
1062ca632f55SGrant Likely 		/* stop the SSP, and update the other bits */
1063c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, SSCR0, cr0 & ~SSCR0_SSE);
1064ca632f55SGrant Likely 		if (!pxa25x_ssp_comp(drv_data))
1065c039dd27SJarkko Nikula 			pxa2xx_spi_write(drv_data, SSTO, chip->timeout);
1066ca632f55SGrant Likely 		/* first set CR1 without interrupt and service enables */
1067c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, SSCR1, cr1 & change_mask);
1068ca632f55SGrant Likely 		/* restart the SSP */
1069c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, SSCR0, cr0);
1070ca632f55SGrant Likely 
1071ca632f55SGrant Likely 	} else {
1072ca632f55SGrant Likely 		if (!pxa25x_ssp_comp(drv_data))
1073c039dd27SJarkko Nikula 			pxa2xx_spi_write(drv_data, SSTO, chip->timeout);
1074ca632f55SGrant Likely 	}
1075ca632f55SGrant Likely 
1076ca632f55SGrant Likely 	cs_assert(drv_data);
1077ca632f55SGrant Likely 
1078ca632f55SGrant Likely 	/* after chip select, release the data by enabling service
1079ca632f55SGrant Likely 	 * requests and interrupts, without changing any mode bits */
1080c039dd27SJarkko Nikula 	pxa2xx_spi_write(drv_data, SSCR1, cr1);
1081ca632f55SGrant Likely }
1082ca632f55SGrant Likely 
10837f86bde9SMika Westerberg static int pxa2xx_spi_transfer_one_message(struct spi_master *master,
10847f86bde9SMika Westerberg 					   struct spi_message *msg)
1085ca632f55SGrant Likely {
10867f86bde9SMika Westerberg 	struct driver_data *drv_data = spi_master_get_devdata(master);
1087ca632f55SGrant Likely 
10887f86bde9SMika Westerberg 	drv_data->cur_msg = msg;
1089ca632f55SGrant Likely 	/* Initial message state*/
1090ca632f55SGrant Likely 	drv_data->cur_msg->state = START_STATE;
1091ca632f55SGrant Likely 	drv_data->cur_transfer = list_entry(drv_data->cur_msg->transfers.next,
1092ca632f55SGrant Likely 						struct spi_transfer,
1093ca632f55SGrant Likely 						transfer_list);
1094ca632f55SGrant Likely 
1095ca632f55SGrant Likely 	/* prepare to setup the SSP, in pump_transfers, using the per
1096ca632f55SGrant Likely 	 * chip configuration */
1097ca632f55SGrant Likely 	drv_data->cur_chip = spi_get_ctldata(drv_data->cur_msg->spi);
1098ca632f55SGrant Likely 
1099ca632f55SGrant Likely 	/* Mark as busy and launch transfers */
1100ca632f55SGrant Likely 	tasklet_schedule(&drv_data->pump_transfers);
1101ca632f55SGrant Likely 	return 0;
1102ca632f55SGrant Likely }
1103ca632f55SGrant Likely 
11047d94a505SMika Westerberg static int pxa2xx_spi_unprepare_transfer(struct spi_master *master)
11057d94a505SMika Westerberg {
11067d94a505SMika Westerberg 	struct driver_data *drv_data = spi_master_get_devdata(master);
11077d94a505SMika Westerberg 
11087d94a505SMika Westerberg 	/* Disable the SSP now */
1109c039dd27SJarkko Nikula 	pxa2xx_spi_write(drv_data, SSCR0,
1110c039dd27SJarkko Nikula 			 pxa2xx_spi_read(drv_data, SSCR0) & ~SSCR0_SSE);
11117d94a505SMika Westerberg 
11127d94a505SMika Westerberg 	return 0;
11137d94a505SMika Westerberg }
11147d94a505SMika Westerberg 
1115ca632f55SGrant Likely static int setup_cs(struct spi_device *spi, struct chip_data *chip,
1116ca632f55SGrant Likely 		    struct pxa2xx_spi_chip *chip_info)
1117ca632f55SGrant Likely {
1118ca632f55SGrant Likely 	int err = 0;
1119ca632f55SGrant Likely 
1120ca632f55SGrant Likely 	if (chip == NULL || chip_info == NULL)
1121ca632f55SGrant Likely 		return 0;
1122ca632f55SGrant Likely 
1123ca632f55SGrant Likely 	/* NOTE: setup() can be called multiple times, possibly with
1124ca632f55SGrant Likely 	 * different chip_info, release previously requested GPIO
1125ca632f55SGrant Likely 	 */
1126ca632f55SGrant Likely 	if (gpio_is_valid(chip->gpio_cs))
1127ca632f55SGrant Likely 		gpio_free(chip->gpio_cs);
1128ca632f55SGrant Likely 
1129ca632f55SGrant Likely 	/* If (*cs_control) is provided, ignore GPIO chip select */
1130ca632f55SGrant Likely 	if (chip_info->cs_control) {
1131ca632f55SGrant Likely 		chip->cs_control = chip_info->cs_control;
1132ca632f55SGrant Likely 		return 0;
1133ca632f55SGrant Likely 	}
1134ca632f55SGrant Likely 
1135ca632f55SGrant Likely 	if (gpio_is_valid(chip_info->gpio_cs)) {
1136ca632f55SGrant Likely 		err = gpio_request(chip_info->gpio_cs, "SPI_CS");
1137ca632f55SGrant Likely 		if (err) {
1138f6bd03a7SJarkko Nikula 			dev_err(&spi->dev, "failed to request chip select GPIO%d\n",
1139f6bd03a7SJarkko Nikula 				chip_info->gpio_cs);
1140ca632f55SGrant Likely 			return err;
1141ca632f55SGrant Likely 		}
1142ca632f55SGrant Likely 
1143ca632f55SGrant Likely 		chip->gpio_cs = chip_info->gpio_cs;
1144ca632f55SGrant Likely 		chip->gpio_cs_inverted = spi->mode & SPI_CS_HIGH;
1145ca632f55SGrant Likely 
1146ca632f55SGrant Likely 		err = gpio_direction_output(chip->gpio_cs,
1147ca632f55SGrant Likely 					!chip->gpio_cs_inverted);
1148ca632f55SGrant Likely 	}
1149ca632f55SGrant Likely 
1150ca632f55SGrant Likely 	return err;
1151ca632f55SGrant Likely }
1152ca632f55SGrant Likely 
1153ca632f55SGrant Likely static int setup(struct spi_device *spi)
1154ca632f55SGrant Likely {
1155ca632f55SGrant Likely 	struct pxa2xx_spi_chip *chip_info = NULL;
1156ca632f55SGrant Likely 	struct chip_data *chip;
1157dccf7369SJarkko Nikula 	const struct lpss_config *config;
1158ca632f55SGrant Likely 	struct driver_data *drv_data = spi_master_get_devdata(spi->master);
1159a0d2642eSMika Westerberg 	uint tx_thres, tx_hi_thres, rx_thres;
1160a0d2642eSMika Westerberg 
1161e5262d05SWeike Chen 	switch (drv_data->ssp_type) {
1162e5262d05SWeike Chen 	case QUARK_X1000_SSP:
1163e5262d05SWeike Chen 		tx_thres = TX_THRESH_QUARK_X1000_DFLT;
1164e5262d05SWeike Chen 		tx_hi_thres = 0;
1165e5262d05SWeike Chen 		rx_thres = RX_THRESH_QUARK_X1000_DFLT;
1166e5262d05SWeike Chen 		break;
116703fbf488SJarkko Nikula 	case LPSS_LPT_SSP:
116803fbf488SJarkko Nikula 	case LPSS_BYT_SSP:
116934cadd9cSJarkko Nikula 	case LPSS_SPT_SSP:
1170b7c08cf8SJarkko Nikula 	case LPSS_BXT_SSP:
1171dccf7369SJarkko Nikula 		config = lpss_get_config(drv_data);
1172dccf7369SJarkko Nikula 		tx_thres = config->tx_threshold_lo;
1173dccf7369SJarkko Nikula 		tx_hi_thres = config->tx_threshold_hi;
1174dccf7369SJarkko Nikula 		rx_thres = config->rx_threshold;
1175e5262d05SWeike Chen 		break;
1176e5262d05SWeike Chen 	default:
1177a0d2642eSMika Westerberg 		tx_thres = TX_THRESH_DFLT;
1178a0d2642eSMika Westerberg 		tx_hi_thres = 0;
1179a0d2642eSMika Westerberg 		rx_thres = RX_THRESH_DFLT;
1180e5262d05SWeike Chen 		break;
1181a0d2642eSMika Westerberg 	}
1182ca632f55SGrant Likely 
1183ca632f55SGrant Likely 	/* Only alloc on first setup */
1184ca632f55SGrant Likely 	chip = spi_get_ctldata(spi);
1185ca632f55SGrant Likely 	if (!chip) {
1186ca632f55SGrant Likely 		chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL);
11879deae459SJingoo Han 		if (!chip)
1188ca632f55SGrant Likely 			return -ENOMEM;
1189ca632f55SGrant Likely 
1190ca632f55SGrant Likely 		if (drv_data->ssp_type == CE4100_SSP) {
1191ca632f55SGrant Likely 			if (spi->chip_select > 4) {
1192f6bd03a7SJarkko Nikula 				dev_err(&spi->dev,
1193f6bd03a7SJarkko Nikula 					"failed setup: cs number must not be > 4.\n");
1194ca632f55SGrant Likely 				kfree(chip);
1195ca632f55SGrant Likely 				return -EINVAL;
1196ca632f55SGrant Likely 			}
1197ca632f55SGrant Likely 
1198ca632f55SGrant Likely 			chip->frm = spi->chip_select;
1199ca632f55SGrant Likely 		} else
1200ca632f55SGrant Likely 			chip->gpio_cs = -1;
1201ca632f55SGrant Likely 		chip->enable_dma = 0;
1202ca632f55SGrant Likely 		chip->timeout = TIMOUT_DFLT;
1203ca632f55SGrant Likely 	}
1204ca632f55SGrant Likely 
1205ca632f55SGrant Likely 	/* protocol drivers may change the chip settings, so...
1206ca632f55SGrant Likely 	 * if chip_info exists, use it */
1207ca632f55SGrant Likely 	chip_info = spi->controller_data;
1208ca632f55SGrant Likely 
1209ca632f55SGrant Likely 	/* chip_info isn't always needed */
1210ca632f55SGrant Likely 	chip->cr1 = 0;
1211ca632f55SGrant Likely 	if (chip_info) {
1212ca632f55SGrant Likely 		if (chip_info->timeout)
1213ca632f55SGrant Likely 			chip->timeout = chip_info->timeout;
1214ca632f55SGrant Likely 		if (chip_info->tx_threshold)
1215ca632f55SGrant Likely 			tx_thres = chip_info->tx_threshold;
1216a0d2642eSMika Westerberg 		if (chip_info->tx_hi_threshold)
1217a0d2642eSMika Westerberg 			tx_hi_thres = chip_info->tx_hi_threshold;
1218ca632f55SGrant Likely 		if (chip_info->rx_threshold)
1219ca632f55SGrant Likely 			rx_thres = chip_info->rx_threshold;
1220ca632f55SGrant Likely 		chip->enable_dma = drv_data->master_info->enable_dma;
1221ca632f55SGrant Likely 		chip->dma_threshold = 0;
1222ca632f55SGrant Likely 		if (chip_info->enable_loopback)
1223ca632f55SGrant Likely 			chip->cr1 = SSCR1_LBM;
1224a3496855SMika Westerberg 	} else if (ACPI_HANDLE(&spi->dev)) {
1225a3496855SMika Westerberg 		/*
1226a3496855SMika Westerberg 		 * Slave devices enumerated from ACPI namespace don't
1227a3496855SMika Westerberg 		 * usually have chip_info but we still might want to use
1228a3496855SMika Westerberg 		 * DMA with them.
1229a3496855SMika Westerberg 		 */
1230a3496855SMika Westerberg 		chip->enable_dma = drv_data->master_info->enable_dma;
1231ca632f55SGrant Likely 	}
1232ca632f55SGrant Likely 
1233a0d2642eSMika Westerberg 	chip->lpss_rx_threshold = SSIRF_RxThresh(rx_thres);
1234a0d2642eSMika Westerberg 	chip->lpss_tx_threshold = SSITF_TxLoThresh(tx_thres)
1235a0d2642eSMika Westerberg 				| SSITF_TxHiThresh(tx_hi_thres);
1236a0d2642eSMika Westerberg 
1237ca632f55SGrant Likely 	/* set dma burst and threshold outside of chip_info path so that if
1238ca632f55SGrant Likely 	 * chip_info goes away after setting chip->enable_dma, the
1239ca632f55SGrant Likely 	 * burst and threshold can still respond to changes in bits_per_word */
1240ca632f55SGrant Likely 	if (chip->enable_dma) {
1241ca632f55SGrant Likely 		/* set up legal burst and threshold for dma */
1242cd7bed00SMika Westerberg 		if (pxa2xx_spi_set_dma_burst_and_threshold(chip, spi,
1243cd7bed00SMika Westerberg 						spi->bits_per_word,
1244ca632f55SGrant Likely 						&chip->dma_burst_size,
1245ca632f55SGrant Likely 						&chip->dma_threshold)) {
1246f6bd03a7SJarkko Nikula 			dev_warn(&spi->dev,
1247f6bd03a7SJarkko Nikula 				 "in setup: DMA burst size reduced to match bits_per_word\n");
1248ca632f55SGrant Likely 		}
1249ca632f55SGrant Likely 	}
1250ca632f55SGrant Likely 
1251e5262d05SWeike Chen 	switch (drv_data->ssp_type) {
1252e5262d05SWeike Chen 	case QUARK_X1000_SSP:
1253e5262d05SWeike Chen 		chip->threshold = (QUARK_X1000_SSCR1_RxTresh(rx_thres)
1254e5262d05SWeike Chen 				   & QUARK_X1000_SSCR1_RFT)
1255e5262d05SWeike Chen 				   | (QUARK_X1000_SSCR1_TxTresh(tx_thres)
1256e5262d05SWeike Chen 				   & QUARK_X1000_SSCR1_TFT);
1257e5262d05SWeike Chen 		break;
1258e5262d05SWeike Chen 	default:
1259e5262d05SWeike Chen 		chip->threshold = (SSCR1_RxTresh(rx_thres) & SSCR1_RFT) |
1260e5262d05SWeike Chen 			(SSCR1_TxTresh(tx_thres) & SSCR1_TFT);
1261e5262d05SWeike Chen 		break;
1262e5262d05SWeike Chen 	}
1263e5262d05SWeike Chen 
1264ca632f55SGrant Likely 	chip->cr1 &= ~(SSCR1_SPO | SSCR1_SPH);
1265ca632f55SGrant Likely 	chip->cr1 |= (((spi->mode & SPI_CPHA) != 0) ? SSCR1_SPH : 0)
1266ca632f55SGrant Likely 			| (((spi->mode & SPI_CPOL) != 0) ? SSCR1_SPO : 0);
1267ca632f55SGrant Likely 
1268b833172fSMika Westerberg 	if (spi->mode & SPI_LOOP)
1269b833172fSMika Westerberg 		chip->cr1 |= SSCR1_LBM;
1270b833172fSMika Westerberg 
1271ca632f55SGrant Likely 	if (spi->bits_per_word <= 8) {
1272ca632f55SGrant Likely 		chip->n_bytes = 1;
1273ca632f55SGrant Likely 		chip->read = u8_reader;
1274ca632f55SGrant Likely 		chip->write = u8_writer;
1275ca632f55SGrant Likely 	} else if (spi->bits_per_word <= 16) {
1276ca632f55SGrant Likely 		chip->n_bytes = 2;
1277ca632f55SGrant Likely 		chip->read = u16_reader;
1278ca632f55SGrant Likely 		chip->write = u16_writer;
1279ca632f55SGrant Likely 	} else if (spi->bits_per_word <= 32) {
1280ca632f55SGrant Likely 		chip->n_bytes = 4;
1281ca632f55SGrant Likely 		chip->read = u32_reader;
1282ca632f55SGrant Likely 		chip->write = u32_writer;
1283ca632f55SGrant Likely 	}
1284ca632f55SGrant Likely 
1285ca632f55SGrant Likely 	spi_set_ctldata(spi, chip);
1286ca632f55SGrant Likely 
1287ca632f55SGrant Likely 	if (drv_data->ssp_type == CE4100_SSP)
1288ca632f55SGrant Likely 		return 0;
1289ca632f55SGrant Likely 
1290ca632f55SGrant Likely 	return setup_cs(spi, chip, chip_info);
1291ca632f55SGrant Likely }
1292ca632f55SGrant Likely 
1293ca632f55SGrant Likely static void cleanup(struct spi_device *spi)
1294ca632f55SGrant Likely {
1295ca632f55SGrant Likely 	struct chip_data *chip = spi_get_ctldata(spi);
1296ca632f55SGrant Likely 	struct driver_data *drv_data = spi_master_get_devdata(spi->master);
1297ca632f55SGrant Likely 
1298ca632f55SGrant Likely 	if (!chip)
1299ca632f55SGrant Likely 		return;
1300ca632f55SGrant Likely 
1301ca632f55SGrant Likely 	if (drv_data->ssp_type != CE4100_SSP && gpio_is_valid(chip->gpio_cs))
1302ca632f55SGrant Likely 		gpio_free(chip->gpio_cs);
1303ca632f55SGrant Likely 
1304ca632f55SGrant Likely 	kfree(chip);
1305ca632f55SGrant Likely }
1306ca632f55SGrant Likely 
13070db64215SJarkko Nikula #ifdef CONFIG_PCI
1308a3496855SMika Westerberg #ifdef CONFIG_ACPI
130903fbf488SJarkko Nikula 
13108422ddf7SMathias Krause static const struct acpi_device_id pxa2xx_spi_acpi_match[] = {
131103fbf488SJarkko Nikula 	{ "INT33C0", LPSS_LPT_SSP },
131203fbf488SJarkko Nikula 	{ "INT33C1", LPSS_LPT_SSP },
131303fbf488SJarkko Nikula 	{ "INT3430", LPSS_LPT_SSP },
131403fbf488SJarkko Nikula 	{ "INT3431", LPSS_LPT_SSP },
131503fbf488SJarkko Nikula 	{ "80860F0E", LPSS_BYT_SSP },
131603fbf488SJarkko Nikula 	{ "8086228E", LPSS_BYT_SSP },
131703fbf488SJarkko Nikula 	{ },
131803fbf488SJarkko Nikula };
131903fbf488SJarkko Nikula MODULE_DEVICE_TABLE(acpi, pxa2xx_spi_acpi_match);
132003fbf488SJarkko Nikula 
13210db64215SJarkko Nikula static int pxa2xx_spi_get_port_id(struct acpi_device *adev)
13220db64215SJarkko Nikula {
13230db64215SJarkko Nikula 	unsigned int devid;
13240db64215SJarkko Nikula 	int port_id = -1;
13250db64215SJarkko Nikula 
13260db64215SJarkko Nikula 	if (adev && adev->pnp.unique_id &&
13270db64215SJarkko Nikula 	    !kstrtouint(adev->pnp.unique_id, 0, &devid))
13280db64215SJarkko Nikula 		port_id = devid;
13290db64215SJarkko Nikula 	return port_id;
13300db64215SJarkko Nikula }
13310db64215SJarkko Nikula #else /* !CONFIG_ACPI */
13320db64215SJarkko Nikula static int pxa2xx_spi_get_port_id(struct acpi_device *adev)
13330db64215SJarkko Nikula {
13340db64215SJarkko Nikula 	return -1;
13350db64215SJarkko Nikula }
13360db64215SJarkko Nikula #endif
13370db64215SJarkko Nikula 
133834cadd9cSJarkko Nikula /*
133934cadd9cSJarkko Nikula  * PCI IDs of compound devices that integrate both host controller and private
134034cadd9cSJarkko Nikula  * integrated DMA engine. Please note these are not used in module
134134cadd9cSJarkko Nikula  * autoloading and probing in this module but matching the LPSS SSP type.
134234cadd9cSJarkko Nikula  */
134334cadd9cSJarkko Nikula static const struct pci_device_id pxa2xx_spi_pci_compound_match[] = {
134434cadd9cSJarkko Nikula 	/* SPT-LP */
134534cadd9cSJarkko Nikula 	{ PCI_VDEVICE(INTEL, 0x9d29), LPSS_SPT_SSP },
134634cadd9cSJarkko Nikula 	{ PCI_VDEVICE(INTEL, 0x9d2a), LPSS_SPT_SSP },
134734cadd9cSJarkko Nikula 	/* SPT-H */
134834cadd9cSJarkko Nikula 	{ PCI_VDEVICE(INTEL, 0xa129), LPSS_SPT_SSP },
134934cadd9cSJarkko Nikula 	{ PCI_VDEVICE(INTEL, 0xa12a), LPSS_SPT_SSP },
1350b7c08cf8SJarkko Nikula 	/* BXT */
1351b7c08cf8SJarkko Nikula 	{ PCI_VDEVICE(INTEL, 0x0ac2), LPSS_BXT_SSP },
1352b7c08cf8SJarkko Nikula 	{ PCI_VDEVICE(INTEL, 0x0ac4), LPSS_BXT_SSP },
1353b7c08cf8SJarkko Nikula 	{ PCI_VDEVICE(INTEL, 0x0ac6), LPSS_BXT_SSP },
1354b7c08cf8SJarkko Nikula 	/* APL */
1355b7c08cf8SJarkko Nikula 	{ PCI_VDEVICE(INTEL, 0x5ac2), LPSS_BXT_SSP },
1356b7c08cf8SJarkko Nikula 	{ PCI_VDEVICE(INTEL, 0x5ac4), LPSS_BXT_SSP },
1357b7c08cf8SJarkko Nikula 	{ PCI_VDEVICE(INTEL, 0x5ac6), LPSS_BXT_SSP },
135894e5c23dSAxel Lin 	{ },
135934cadd9cSJarkko Nikula };
136034cadd9cSJarkko Nikula 
136134cadd9cSJarkko Nikula static bool pxa2xx_spi_idma_filter(struct dma_chan *chan, void *param)
136234cadd9cSJarkko Nikula {
136334cadd9cSJarkko Nikula 	struct device *dev = param;
136434cadd9cSJarkko Nikula 
136534cadd9cSJarkko Nikula 	if (dev != chan->device->dev->parent)
136634cadd9cSJarkko Nikula 		return false;
136734cadd9cSJarkko Nikula 
136834cadd9cSJarkko Nikula 	return true;
136934cadd9cSJarkko Nikula }
137034cadd9cSJarkko Nikula 
1371a3496855SMika Westerberg static struct pxa2xx_spi_master *
13720db64215SJarkko Nikula pxa2xx_spi_init_pdata(struct platform_device *pdev)
1373a3496855SMika Westerberg {
1374a3496855SMika Westerberg 	struct pxa2xx_spi_master *pdata;
1375a3496855SMika Westerberg 	struct acpi_device *adev;
1376a3496855SMika Westerberg 	struct ssp_device *ssp;
1377a3496855SMika Westerberg 	struct resource *res;
137834cadd9cSJarkko Nikula 	const struct acpi_device_id *adev_id = NULL;
137934cadd9cSJarkko Nikula 	const struct pci_device_id *pcidev_id = NULL;
13803b8b6d05SJarkko Nikula 	int type;
1381a3496855SMika Westerberg 
1382b9f6940aSJarkko Nikula 	adev = ACPI_COMPANION(&pdev->dev);
1383a3496855SMika Westerberg 
138434cadd9cSJarkko Nikula 	if (dev_is_pci(pdev->dev.parent))
138534cadd9cSJarkko Nikula 		pcidev_id = pci_match_id(pxa2xx_spi_pci_compound_match,
138634cadd9cSJarkko Nikula 					 to_pci_dev(pdev->dev.parent));
13870db64215SJarkko Nikula 	else if (adev)
138834cadd9cSJarkko Nikula 		adev_id = acpi_match_device(pdev->dev.driver->acpi_match_table,
138934cadd9cSJarkko Nikula 					    &pdev->dev);
13900db64215SJarkko Nikula 	else
13910db64215SJarkko Nikula 		return NULL;
139234cadd9cSJarkko Nikula 
139334cadd9cSJarkko Nikula 	if (adev_id)
139434cadd9cSJarkko Nikula 		type = (int)adev_id->driver_data;
139534cadd9cSJarkko Nikula 	else if (pcidev_id)
139634cadd9cSJarkko Nikula 		type = (int)pcidev_id->driver_data;
139703fbf488SJarkko Nikula 	else
139803fbf488SJarkko Nikula 		return NULL;
139903fbf488SJarkko Nikula 
1400cc0ee987SMika Westerberg 	pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
14019deae459SJingoo Han 	if (!pdata)
1402a3496855SMika Westerberg 		return NULL;
1403a3496855SMika Westerberg 
1404a3496855SMika Westerberg 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1405a3496855SMika Westerberg 	if (!res)
1406a3496855SMika Westerberg 		return NULL;
1407a3496855SMika Westerberg 
1408a3496855SMika Westerberg 	ssp = &pdata->ssp;
1409a3496855SMika Westerberg 
1410a3496855SMika Westerberg 	ssp->phys_base = res->start;
1411cbfd6a21SSachin Kamat 	ssp->mmio_base = devm_ioremap_resource(&pdev->dev, res);
1412cbfd6a21SSachin Kamat 	if (IS_ERR(ssp->mmio_base))
14136dc81f6fSMika Westerberg 		return NULL;
1414a3496855SMika Westerberg 
141534cadd9cSJarkko Nikula 	if (pcidev_id) {
141634cadd9cSJarkko Nikula 		pdata->tx_param = pdev->dev.parent;
141734cadd9cSJarkko Nikula 		pdata->rx_param = pdev->dev.parent;
141834cadd9cSJarkko Nikula 		pdata->dma_filter = pxa2xx_spi_idma_filter;
141934cadd9cSJarkko Nikula 	}
142034cadd9cSJarkko Nikula 
1421a3496855SMika Westerberg 	ssp->clk = devm_clk_get(&pdev->dev, NULL);
1422a3496855SMika Westerberg 	ssp->irq = platform_get_irq(pdev, 0);
142303fbf488SJarkko Nikula 	ssp->type = type;
1424a3496855SMika Westerberg 	ssp->pdev = pdev;
14250db64215SJarkko Nikula 	ssp->port_id = pxa2xx_spi_get_port_id(adev);
1426a3496855SMika Westerberg 
1427a3496855SMika Westerberg 	pdata->num_chipselect = 1;
1428cddb339bSMika Westerberg 	pdata->enable_dma = true;
1429a3496855SMika Westerberg 
1430a3496855SMika Westerberg 	return pdata;
1431a3496855SMika Westerberg }
1432a3496855SMika Westerberg 
14330db64215SJarkko Nikula #else /* !CONFIG_PCI */
1434a3496855SMika Westerberg static inline struct pxa2xx_spi_master *
14350db64215SJarkko Nikula pxa2xx_spi_init_pdata(struct platform_device *pdev)
1436a3496855SMika Westerberg {
1437a3496855SMika Westerberg 	return NULL;
1438a3496855SMika Westerberg }
1439a3496855SMika Westerberg #endif
1440a3496855SMika Westerberg 
1441fd4a319bSGrant Likely static int pxa2xx_spi_probe(struct platform_device *pdev)
1442ca632f55SGrant Likely {
1443ca632f55SGrant Likely 	struct device *dev = &pdev->dev;
1444ca632f55SGrant Likely 	struct pxa2xx_spi_master *platform_info;
1445ca632f55SGrant Likely 	struct spi_master *master;
1446ca632f55SGrant Likely 	struct driver_data *drv_data;
1447ca632f55SGrant Likely 	struct ssp_device *ssp;
14488b136baaSJarkko Nikula 	const struct lpss_config *config;
1449ca632f55SGrant Likely 	int status;
1450c039dd27SJarkko Nikula 	u32 tmp;
1451ca632f55SGrant Likely 
1452851bacf5SMika Westerberg 	platform_info = dev_get_platdata(dev);
1453851bacf5SMika Westerberg 	if (!platform_info) {
14540db64215SJarkko Nikula 		platform_info = pxa2xx_spi_init_pdata(pdev);
1455a3496855SMika Westerberg 		if (!platform_info) {
1456851bacf5SMika Westerberg 			dev_err(&pdev->dev, "missing platform data\n");
1457851bacf5SMika Westerberg 			return -ENODEV;
1458851bacf5SMika Westerberg 		}
1459a3496855SMika Westerberg 	}
1460ca632f55SGrant Likely 
1461ca632f55SGrant Likely 	ssp = pxa_ssp_request(pdev->id, pdev->name);
1462851bacf5SMika Westerberg 	if (!ssp)
1463851bacf5SMika Westerberg 		ssp = &platform_info->ssp;
1464851bacf5SMika Westerberg 
1465851bacf5SMika Westerberg 	if (!ssp->mmio_base) {
1466851bacf5SMika Westerberg 		dev_err(&pdev->dev, "failed to get ssp\n");
1467ca632f55SGrant Likely 		return -ENODEV;
1468ca632f55SGrant Likely 	}
1469ca632f55SGrant Likely 
1470757fe8d5SJarkko Nikula 	master = spi_alloc_master(dev, sizeof(struct driver_data));
1471ca632f55SGrant Likely 	if (!master) {
1472ca632f55SGrant Likely 		dev_err(&pdev->dev, "cannot alloc spi_master\n");
1473ca632f55SGrant Likely 		pxa_ssp_free(ssp);
1474ca632f55SGrant Likely 		return -ENOMEM;
1475ca632f55SGrant Likely 	}
1476ca632f55SGrant Likely 	drv_data = spi_master_get_devdata(master);
1477ca632f55SGrant Likely 	drv_data->master = master;
1478ca632f55SGrant Likely 	drv_data->master_info = platform_info;
1479ca632f55SGrant Likely 	drv_data->pdev = pdev;
1480ca632f55SGrant Likely 	drv_data->ssp = ssp;
1481ca632f55SGrant Likely 
1482ca632f55SGrant Likely 	master->dev.parent = &pdev->dev;
1483ca632f55SGrant Likely 	master->dev.of_node = pdev->dev.of_node;
1484ca632f55SGrant Likely 	/* the spi->mode bits understood by this driver: */
1485b833172fSMika Westerberg 	master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH | SPI_LOOP;
1486ca632f55SGrant Likely 
1487851bacf5SMika Westerberg 	master->bus_num = ssp->port_id;
1488ca632f55SGrant Likely 	master->dma_alignment = DMA_ALIGNMENT;
1489ca632f55SGrant Likely 	master->cleanup = cleanup;
1490ca632f55SGrant Likely 	master->setup = setup;
14917f86bde9SMika Westerberg 	master->transfer_one_message = pxa2xx_spi_transfer_one_message;
14927d94a505SMika Westerberg 	master->unprepare_transfer_hardware = pxa2xx_spi_unprepare_transfer;
14937dd62787SMark Brown 	master->auto_runtime_pm = true;
1494ca632f55SGrant Likely 
1495ca632f55SGrant Likely 	drv_data->ssp_type = ssp->type;
1496ca632f55SGrant Likely 
1497ca632f55SGrant Likely 	drv_data->ioaddr = ssp->mmio_base;
1498ca632f55SGrant Likely 	drv_data->ssdr_physical = ssp->phys_base + SSDR;
1499ca632f55SGrant Likely 	if (pxa25x_ssp_comp(drv_data)) {
1500e5262d05SWeike Chen 		switch (drv_data->ssp_type) {
1501e5262d05SWeike Chen 		case QUARK_X1000_SSP:
1502e5262d05SWeike Chen 			master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 32);
1503e5262d05SWeike Chen 			break;
1504e5262d05SWeike Chen 		default:
150524778be2SStephen Warren 			master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 16);
1506e5262d05SWeike Chen 			break;
1507e5262d05SWeike Chen 		}
1508e5262d05SWeike Chen 
1509ca632f55SGrant Likely 		drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE;
1510ca632f55SGrant Likely 		drv_data->dma_cr1 = 0;
1511ca632f55SGrant Likely 		drv_data->clear_sr = SSSR_ROR;
1512ca632f55SGrant Likely 		drv_data->mask_sr = SSSR_RFS | SSSR_TFS | SSSR_ROR;
1513ca632f55SGrant Likely 	} else {
151424778be2SStephen Warren 		master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 32);
1515ca632f55SGrant Likely 		drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE | SSCR1_TINTE;
15165928808eSMika Westerberg 		drv_data->dma_cr1 = DEFAULT_DMA_CR1;
1517ca632f55SGrant Likely 		drv_data->clear_sr = SSSR_ROR | SSSR_TINT;
1518ca632f55SGrant Likely 		drv_data->mask_sr = SSSR_TINT | SSSR_RFS | SSSR_TFS | SSSR_ROR;
1519ca632f55SGrant Likely 	}
1520ca632f55SGrant Likely 
1521ca632f55SGrant Likely 	status = request_irq(ssp->irq, ssp_int, IRQF_SHARED, dev_name(dev),
1522ca632f55SGrant Likely 			drv_data);
1523ca632f55SGrant Likely 	if (status < 0) {
1524ca632f55SGrant Likely 		dev_err(&pdev->dev, "cannot get IRQ %d\n", ssp->irq);
1525ca632f55SGrant Likely 		goto out_error_master_alloc;
1526ca632f55SGrant Likely 	}
1527ca632f55SGrant Likely 
1528ca632f55SGrant Likely 	/* Setup DMA if requested */
1529ca632f55SGrant Likely 	if (platform_info->enable_dma) {
1530cd7bed00SMika Westerberg 		status = pxa2xx_spi_dma_setup(drv_data);
1531cd7bed00SMika Westerberg 		if (status) {
1532cddb339bSMika Westerberg 			dev_dbg(dev, "no DMA channels available, using PIO\n");
1533cd7bed00SMika Westerberg 			platform_info->enable_dma = false;
1534ca632f55SGrant Likely 		}
1535ca632f55SGrant Likely 	}
1536ca632f55SGrant Likely 
1537ca632f55SGrant Likely 	/* Enable SOC clock */
15383343b7a6SMika Westerberg 	clk_prepare_enable(ssp->clk);
15393343b7a6SMika Westerberg 
15400eca7cf2SJarkko Nikula 	master->max_speed_hz = clk_get_rate(ssp->clk);
1541ca632f55SGrant Likely 
1542ca632f55SGrant Likely 	/* Load default SSP configuration */
1543c039dd27SJarkko Nikula 	pxa2xx_spi_write(drv_data, SSCR0, 0);
1544e5262d05SWeike Chen 	switch (drv_data->ssp_type) {
1545e5262d05SWeike Chen 	case QUARK_X1000_SSP:
1546c039dd27SJarkko Nikula 		tmp = QUARK_X1000_SSCR1_RxTresh(RX_THRESH_QUARK_X1000_DFLT)
1547c039dd27SJarkko Nikula 		      | QUARK_X1000_SSCR1_TxTresh(TX_THRESH_QUARK_X1000_DFLT);
1548c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, SSCR1, tmp);
1549e5262d05SWeike Chen 
1550e5262d05SWeike Chen 		/* using the Motorola SPI protocol and use 8 bit frame */
1551c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, SSCR0,
1552c039dd27SJarkko Nikula 				 QUARK_X1000_SSCR0_Motorola
1553c039dd27SJarkko Nikula 				 | QUARK_X1000_SSCR0_DataSize(8));
1554e5262d05SWeike Chen 		break;
1555e5262d05SWeike Chen 	default:
1556c039dd27SJarkko Nikula 		tmp = SSCR1_RxTresh(RX_THRESH_DFLT) |
1557c039dd27SJarkko Nikula 		      SSCR1_TxTresh(TX_THRESH_DFLT);
1558c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, SSCR1, tmp);
1559c039dd27SJarkko Nikula 		tmp = SSCR0_SCR(2) | SSCR0_Motorola | SSCR0_DataSize(8);
1560c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, SSCR0, tmp);
1561e5262d05SWeike Chen 		break;
1562e5262d05SWeike Chen 	}
1563e5262d05SWeike Chen 
1564ca632f55SGrant Likely 	if (!pxa25x_ssp_comp(drv_data))
1565c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, SSTO, 0);
1566e5262d05SWeike Chen 
1567e5262d05SWeike Chen 	if (!is_quark_x1000_ssp(drv_data))
1568c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, SSPSP, 0);
1569ca632f55SGrant Likely 
15708b136baaSJarkko Nikula 	if (is_lpss_ssp(drv_data)) {
15718b136baaSJarkko Nikula 		lpss_ssp_setup(drv_data);
15728b136baaSJarkko Nikula 		config = lpss_get_config(drv_data);
15738b136baaSJarkko Nikula 		if (config->reg_capabilities >= 0) {
15748b136baaSJarkko Nikula 			tmp = __lpss_ssp_read_priv(drv_data,
15758b136baaSJarkko Nikula 						   config->reg_capabilities);
15768b136baaSJarkko Nikula 			tmp &= LPSS_CAPS_CS_EN_MASK;
15778b136baaSJarkko Nikula 			tmp >>= LPSS_CAPS_CS_EN_SHIFT;
15788b136baaSJarkko Nikula 			platform_info->num_chipselect = ffz(tmp);
15798b136baaSJarkko Nikula 		}
15808b136baaSJarkko Nikula 	}
15818b136baaSJarkko Nikula 	master->num_chipselect = platform_info->num_chipselect;
15828b136baaSJarkko Nikula 
15837f86bde9SMika Westerberg 	tasklet_init(&drv_data->pump_transfers, pump_transfers,
15847f86bde9SMika Westerberg 		     (unsigned long)drv_data);
1585ca632f55SGrant Likely 
1586836d1a22SAntonio Ospite 	pm_runtime_set_autosuspend_delay(&pdev->dev, 50);
1587836d1a22SAntonio Ospite 	pm_runtime_use_autosuspend(&pdev->dev);
1588836d1a22SAntonio Ospite 	pm_runtime_set_active(&pdev->dev);
1589836d1a22SAntonio Ospite 	pm_runtime_enable(&pdev->dev);
1590836d1a22SAntonio Ospite 
1591ca632f55SGrant Likely 	/* Register with the SPI framework */
1592ca632f55SGrant Likely 	platform_set_drvdata(pdev, drv_data);
1593a807fcd0SJingoo Han 	status = devm_spi_register_master(&pdev->dev, master);
1594ca632f55SGrant Likely 	if (status != 0) {
1595ca632f55SGrant Likely 		dev_err(&pdev->dev, "problem registering spi master\n");
15967f86bde9SMika Westerberg 		goto out_error_clock_enabled;
1597ca632f55SGrant Likely 	}
1598ca632f55SGrant Likely 
1599ca632f55SGrant Likely 	return status;
1600ca632f55SGrant Likely 
1601ca632f55SGrant Likely out_error_clock_enabled:
16023343b7a6SMika Westerberg 	clk_disable_unprepare(ssp->clk);
1603cd7bed00SMika Westerberg 	pxa2xx_spi_dma_release(drv_data);
1604ca632f55SGrant Likely 	free_irq(ssp->irq, drv_data);
1605ca632f55SGrant Likely 
1606ca632f55SGrant Likely out_error_master_alloc:
1607ca632f55SGrant Likely 	spi_master_put(master);
1608ca632f55SGrant Likely 	pxa_ssp_free(ssp);
1609ca632f55SGrant Likely 	return status;
1610ca632f55SGrant Likely }
1611ca632f55SGrant Likely 
1612ca632f55SGrant Likely static int pxa2xx_spi_remove(struct platform_device *pdev)
1613ca632f55SGrant Likely {
1614ca632f55SGrant Likely 	struct driver_data *drv_data = platform_get_drvdata(pdev);
1615ca632f55SGrant Likely 	struct ssp_device *ssp;
1616ca632f55SGrant Likely 
1617ca632f55SGrant Likely 	if (!drv_data)
1618ca632f55SGrant Likely 		return 0;
1619ca632f55SGrant Likely 	ssp = drv_data->ssp;
1620ca632f55SGrant Likely 
16217d94a505SMika Westerberg 	pm_runtime_get_sync(&pdev->dev);
16227d94a505SMika Westerberg 
1623ca632f55SGrant Likely 	/* Disable the SSP at the peripheral and SOC level */
1624c039dd27SJarkko Nikula 	pxa2xx_spi_write(drv_data, SSCR0, 0);
16253343b7a6SMika Westerberg 	clk_disable_unprepare(ssp->clk);
1626ca632f55SGrant Likely 
1627ca632f55SGrant Likely 	/* Release DMA */
1628cd7bed00SMika Westerberg 	if (drv_data->master_info->enable_dma)
1629cd7bed00SMika Westerberg 		pxa2xx_spi_dma_release(drv_data);
1630ca632f55SGrant Likely 
16317d94a505SMika Westerberg 	pm_runtime_put_noidle(&pdev->dev);
16327d94a505SMika Westerberg 	pm_runtime_disable(&pdev->dev);
16337d94a505SMika Westerberg 
1634ca632f55SGrant Likely 	/* Release IRQ */
1635ca632f55SGrant Likely 	free_irq(ssp->irq, drv_data);
1636ca632f55SGrant Likely 
1637ca632f55SGrant Likely 	/* Release SSP */
1638ca632f55SGrant Likely 	pxa_ssp_free(ssp);
1639ca632f55SGrant Likely 
1640ca632f55SGrant Likely 	return 0;
1641ca632f55SGrant Likely }
1642ca632f55SGrant Likely 
1643ca632f55SGrant Likely static void pxa2xx_spi_shutdown(struct platform_device *pdev)
1644ca632f55SGrant Likely {
1645ca632f55SGrant Likely 	int status = 0;
1646ca632f55SGrant Likely 
1647ca632f55SGrant Likely 	if ((status = pxa2xx_spi_remove(pdev)) != 0)
1648ca632f55SGrant Likely 		dev_err(&pdev->dev, "shutdown failed with %d\n", status);
1649ca632f55SGrant Likely }
1650ca632f55SGrant Likely 
1651382cebb0SMika Westerberg #ifdef CONFIG_PM_SLEEP
1652ca632f55SGrant Likely static int pxa2xx_spi_suspend(struct device *dev)
1653ca632f55SGrant Likely {
1654ca632f55SGrant Likely 	struct driver_data *drv_data = dev_get_drvdata(dev);
1655ca632f55SGrant Likely 	struct ssp_device *ssp = drv_data->ssp;
1656ca632f55SGrant Likely 	int status = 0;
1657ca632f55SGrant Likely 
16587f86bde9SMika Westerberg 	status = spi_master_suspend(drv_data->master);
1659ca632f55SGrant Likely 	if (status != 0)
1660ca632f55SGrant Likely 		return status;
1661c039dd27SJarkko Nikula 	pxa2xx_spi_write(drv_data, SSCR0, 0);
16622b9375b9SDmitry Eremin-Solenikov 
16632b9375b9SDmitry Eremin-Solenikov 	if (!pm_runtime_suspended(dev))
16643343b7a6SMika Westerberg 		clk_disable_unprepare(ssp->clk);
1665ca632f55SGrant Likely 
1666ca632f55SGrant Likely 	return 0;
1667ca632f55SGrant Likely }
1668ca632f55SGrant Likely 
1669ca632f55SGrant Likely static int pxa2xx_spi_resume(struct device *dev)
1670ca632f55SGrant Likely {
1671ca632f55SGrant Likely 	struct driver_data *drv_data = dev_get_drvdata(dev);
1672ca632f55SGrant Likely 	struct ssp_device *ssp = drv_data->ssp;
1673ca632f55SGrant Likely 	int status = 0;
1674ca632f55SGrant Likely 
1675ca632f55SGrant Likely 	/* Enable the SSP clock */
16762b9375b9SDmitry Eremin-Solenikov 	if (!pm_runtime_suspended(dev))
16773343b7a6SMika Westerberg 		clk_prepare_enable(ssp->clk);
1678ca632f55SGrant Likely 
1679c50325f7SChew, Chiau Ee 	/* Restore LPSS private register bits */
168048421adfSJarkko Nikula 	if (is_lpss_ssp(drv_data))
1681c50325f7SChew, Chiau Ee 		lpss_ssp_setup(drv_data);
1682c50325f7SChew, Chiau Ee 
1683ca632f55SGrant Likely 	/* Start the queue running */
16847f86bde9SMika Westerberg 	status = spi_master_resume(drv_data->master);
1685ca632f55SGrant Likely 	if (status != 0) {
1686ca632f55SGrant Likely 		dev_err(dev, "problem starting queue (%d)\n", status);
1687ca632f55SGrant Likely 		return status;
1688ca632f55SGrant Likely 	}
1689ca632f55SGrant Likely 
1690ca632f55SGrant Likely 	return 0;
1691ca632f55SGrant Likely }
16927d94a505SMika Westerberg #endif
16937d94a505SMika Westerberg 
1694ec833050SRafael J. Wysocki #ifdef CONFIG_PM
16957d94a505SMika Westerberg static int pxa2xx_spi_runtime_suspend(struct device *dev)
16967d94a505SMika Westerberg {
16977d94a505SMika Westerberg 	struct driver_data *drv_data = dev_get_drvdata(dev);
16987d94a505SMika Westerberg 
16997d94a505SMika Westerberg 	clk_disable_unprepare(drv_data->ssp->clk);
17007d94a505SMika Westerberg 	return 0;
17017d94a505SMika Westerberg }
17027d94a505SMika Westerberg 
17037d94a505SMika Westerberg static int pxa2xx_spi_runtime_resume(struct device *dev)
17047d94a505SMika Westerberg {
17057d94a505SMika Westerberg 	struct driver_data *drv_data = dev_get_drvdata(dev);
17067d94a505SMika Westerberg 
17077d94a505SMika Westerberg 	clk_prepare_enable(drv_data->ssp->clk);
17087d94a505SMika Westerberg 	return 0;
17097d94a505SMika Westerberg }
17107d94a505SMika Westerberg #endif
1711ca632f55SGrant Likely 
1712ca632f55SGrant Likely static const struct dev_pm_ops pxa2xx_spi_pm_ops = {
17137d94a505SMika Westerberg 	SET_SYSTEM_SLEEP_PM_OPS(pxa2xx_spi_suspend, pxa2xx_spi_resume)
17147d94a505SMika Westerberg 	SET_RUNTIME_PM_OPS(pxa2xx_spi_runtime_suspend,
17157d94a505SMika Westerberg 			   pxa2xx_spi_runtime_resume, NULL)
1716ca632f55SGrant Likely };
1717ca632f55SGrant Likely 
1718ca632f55SGrant Likely static struct platform_driver driver = {
1719ca632f55SGrant Likely 	.driver = {
1720ca632f55SGrant Likely 		.name	= "pxa2xx-spi",
1721ca632f55SGrant Likely 		.pm	= &pxa2xx_spi_pm_ops,
1722a3496855SMika Westerberg 		.acpi_match_table = ACPI_PTR(pxa2xx_spi_acpi_match),
1723ca632f55SGrant Likely 	},
1724ca632f55SGrant Likely 	.probe = pxa2xx_spi_probe,
1725ca632f55SGrant Likely 	.remove = pxa2xx_spi_remove,
1726ca632f55SGrant Likely 	.shutdown = pxa2xx_spi_shutdown,
1727ca632f55SGrant Likely };
1728ca632f55SGrant Likely 
1729ca632f55SGrant Likely static int __init pxa2xx_spi_init(void)
1730ca632f55SGrant Likely {
1731ca632f55SGrant Likely 	return platform_driver_register(&driver);
1732ca632f55SGrant Likely }
1733ca632f55SGrant Likely subsys_initcall(pxa2xx_spi_init);
1734ca632f55SGrant Likely 
1735ca632f55SGrant Likely static void __exit pxa2xx_spi_exit(void)
1736ca632f55SGrant Likely {
1737ca632f55SGrant Likely 	platform_driver_unregister(&driver);
1738ca632f55SGrant Likely }
1739ca632f55SGrant Likely module_exit(pxa2xx_spi_exit);
1740