1ca632f55SGrant Likely /* 2ca632f55SGrant Likely * Copyright (C) 2005 Stephen Street / StreetFire Sound Labs 3a0d2642eSMika Westerberg * Copyright (C) 2013, Intel Corporation 4ca632f55SGrant Likely * 5ca632f55SGrant Likely * This program is free software; you can redistribute it and/or modify 6ca632f55SGrant Likely * it under the terms of the GNU General Public License as published by 7ca632f55SGrant Likely * the Free Software Foundation; either version 2 of the License, or 8ca632f55SGrant Likely * (at your option) any later version. 9ca632f55SGrant Likely * 10ca632f55SGrant Likely * This program is distributed in the hope that it will be useful, 11ca632f55SGrant Likely * but WITHOUT ANY WARRANTY; without even the implied warranty of 12ca632f55SGrant Likely * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 13ca632f55SGrant Likely * GNU General Public License for more details. 14ca632f55SGrant Likely */ 15ca632f55SGrant Likely 16ca632f55SGrant Likely #include <linux/init.h> 17ca632f55SGrant Likely #include <linux/module.h> 18ca632f55SGrant Likely #include <linux/device.h> 19ca632f55SGrant Likely #include <linux/ioport.h> 20ca632f55SGrant Likely #include <linux/errno.h> 21cbfd6a21SSachin Kamat #include <linux/err.h> 22ca632f55SGrant Likely #include <linux/interrupt.h> 239df461ecSAndy Shevchenko #include <linux/kernel.h> 2434cadd9cSJarkko Nikula #include <linux/pci.h> 25ca632f55SGrant Likely #include <linux/platform_device.h> 26ca632f55SGrant Likely #include <linux/spi/pxa2xx_spi.h> 27ca632f55SGrant Likely #include <linux/spi/spi.h> 28ca632f55SGrant Likely #include <linux/delay.h> 29ca632f55SGrant Likely #include <linux/gpio.h> 30ca632f55SGrant Likely #include <linux/slab.h> 313343b7a6SMika Westerberg #include <linux/clk.h> 327d94a505SMika Westerberg #include <linux/pm_runtime.h> 33a3496855SMika Westerberg #include <linux/acpi.h> 34ca632f55SGrant Likely 35cd7bed00SMika Westerberg #include "spi-pxa2xx.h" 36ca632f55SGrant Likely 37ca632f55SGrant Likely MODULE_AUTHOR("Stephen Street"); 38ca632f55SGrant Likely MODULE_DESCRIPTION("PXA2xx SSP SPI Controller"); 39ca632f55SGrant Likely MODULE_LICENSE("GPL"); 40ca632f55SGrant Likely MODULE_ALIAS("platform:pxa2xx-spi"); 41ca632f55SGrant Likely 42ca632f55SGrant Likely #define TIMOUT_DFLT 1000 43ca632f55SGrant Likely 44ca632f55SGrant Likely /* 45ca632f55SGrant Likely * for testing SSCR1 changes that require SSP restart, basically 46ca632f55SGrant Likely * everything except the service and interrupt enables, the pxa270 developer 47ca632f55SGrant Likely * manual says only SSCR1_SCFR, SSCR1_SPH, SSCR1_SPO need to be in this 48ca632f55SGrant Likely * list, but the PXA255 dev man says all bits without really meaning the 49ca632f55SGrant Likely * service and interrupt enables 50ca632f55SGrant Likely */ 51ca632f55SGrant Likely #define SSCR1_CHANGE_MASK (SSCR1_TTELP | SSCR1_TTE | SSCR1_SCFR \ 52ca632f55SGrant Likely | SSCR1_ECRA | SSCR1_ECRB | SSCR1_SCLKDIR \ 53ca632f55SGrant Likely | SSCR1_SFRMDIR | SSCR1_RWOT | SSCR1_TRAIL \ 54ca632f55SGrant Likely | SSCR1_IFS | SSCR1_STRF | SSCR1_EFWR \ 55ca632f55SGrant Likely | SSCR1_RFT | SSCR1_TFT | SSCR1_MWDS \ 56ca632f55SGrant Likely | SSCR1_SPH | SSCR1_SPO | SSCR1_LBM) 57ca632f55SGrant Likely 58e5262d05SWeike Chen #define QUARK_X1000_SSCR1_CHANGE_MASK (QUARK_X1000_SSCR1_STRF \ 59e5262d05SWeike Chen | QUARK_X1000_SSCR1_EFWR \ 60e5262d05SWeike Chen | QUARK_X1000_SSCR1_RFT \ 61e5262d05SWeike Chen | QUARK_X1000_SSCR1_TFT \ 62e5262d05SWeike Chen | SSCR1_SPH | SSCR1_SPO | SSCR1_LBM) 63e5262d05SWeike Chen 64624ea72eSJarkko Nikula #define LPSS_GENERAL_REG_RXTO_HOLDOFF_DISABLE BIT(24) 65624ea72eSJarkko Nikula #define LPSS_CS_CONTROL_SW_MODE BIT(0) 66624ea72eSJarkko Nikula #define LPSS_CS_CONTROL_CS_HIGH BIT(1) 67*d0283eb2SJarkko Nikula #define LPSS_CS_CONTROL_CS_SEL_SHIFT 8 68*d0283eb2SJarkko Nikula #define LPSS_CS_CONTROL_CS_SEL_MASK (3 << LPSS_CS_CONTROL_CS_SEL_SHIFT) 69a0d2642eSMika Westerberg 70dccf7369SJarkko Nikula struct lpss_config { 71dccf7369SJarkko Nikula /* LPSS offset from drv_data->ioaddr */ 72dccf7369SJarkko Nikula unsigned offset; 73dccf7369SJarkko Nikula /* Register offsets from drv_data->lpss_base or -1 */ 74dccf7369SJarkko Nikula int reg_general; 75dccf7369SJarkko Nikula int reg_ssp; 76dccf7369SJarkko Nikula int reg_cs_ctrl; 77dccf7369SJarkko Nikula /* FIFO thresholds */ 78dccf7369SJarkko Nikula u32 rx_threshold; 79dccf7369SJarkko Nikula u32 tx_threshold_lo; 80dccf7369SJarkko Nikula u32 tx_threshold_hi; 81dccf7369SJarkko Nikula }; 82dccf7369SJarkko Nikula 83dccf7369SJarkko Nikula /* Keep these sorted with enum pxa_ssp_type */ 84dccf7369SJarkko Nikula static const struct lpss_config lpss_platforms[] = { 85dccf7369SJarkko Nikula { /* LPSS_LPT_SSP */ 86dccf7369SJarkko Nikula .offset = 0x800, 87dccf7369SJarkko Nikula .reg_general = 0x08, 88dccf7369SJarkko Nikula .reg_ssp = 0x0c, 89dccf7369SJarkko Nikula .reg_cs_ctrl = 0x18, 90dccf7369SJarkko Nikula .rx_threshold = 64, 91dccf7369SJarkko Nikula .tx_threshold_lo = 160, 92dccf7369SJarkko Nikula .tx_threshold_hi = 224, 93dccf7369SJarkko Nikula }, 94dccf7369SJarkko Nikula { /* LPSS_BYT_SSP */ 95dccf7369SJarkko Nikula .offset = 0x400, 96dccf7369SJarkko Nikula .reg_general = 0x08, 97dccf7369SJarkko Nikula .reg_ssp = 0x0c, 98dccf7369SJarkko Nikula .reg_cs_ctrl = 0x18, 99dccf7369SJarkko Nikula .rx_threshold = 64, 100dccf7369SJarkko Nikula .tx_threshold_lo = 160, 101dccf7369SJarkko Nikula .tx_threshold_hi = 224, 102dccf7369SJarkko Nikula }, 10334cadd9cSJarkko Nikula { /* LPSS_SPT_SSP */ 10434cadd9cSJarkko Nikula .offset = 0x200, 10534cadd9cSJarkko Nikula .reg_general = -1, 10634cadd9cSJarkko Nikula .reg_ssp = 0x20, 10734cadd9cSJarkko Nikula .reg_cs_ctrl = 0x24, 10834cadd9cSJarkko Nikula .rx_threshold = 1, 10934cadd9cSJarkko Nikula .tx_threshold_lo = 32, 11034cadd9cSJarkko Nikula .tx_threshold_hi = 56, 11134cadd9cSJarkko Nikula }, 112dccf7369SJarkko Nikula }; 113dccf7369SJarkko Nikula 114dccf7369SJarkko Nikula static inline const struct lpss_config 115dccf7369SJarkko Nikula *lpss_get_config(const struct driver_data *drv_data) 116dccf7369SJarkko Nikula { 117dccf7369SJarkko Nikula return &lpss_platforms[drv_data->ssp_type - LPSS_LPT_SSP]; 118dccf7369SJarkko Nikula } 119dccf7369SJarkko Nikula 120a0d2642eSMika Westerberg static bool is_lpss_ssp(const struct driver_data *drv_data) 121a0d2642eSMika Westerberg { 12203fbf488SJarkko Nikula switch (drv_data->ssp_type) { 12303fbf488SJarkko Nikula case LPSS_LPT_SSP: 12403fbf488SJarkko Nikula case LPSS_BYT_SSP: 12534cadd9cSJarkko Nikula case LPSS_SPT_SSP: 12603fbf488SJarkko Nikula return true; 12703fbf488SJarkko Nikula default: 12803fbf488SJarkko Nikula return false; 12903fbf488SJarkko Nikula } 130a0d2642eSMika Westerberg } 131a0d2642eSMika Westerberg 132e5262d05SWeike Chen static bool is_quark_x1000_ssp(const struct driver_data *drv_data) 133e5262d05SWeike Chen { 134e5262d05SWeike Chen return drv_data->ssp_type == QUARK_X1000_SSP; 135e5262d05SWeike Chen } 136e5262d05SWeike Chen 1374fdb2424SWeike Chen static u32 pxa2xx_spi_get_ssrc1_change_mask(const struct driver_data *drv_data) 1384fdb2424SWeike Chen { 1394fdb2424SWeike Chen switch (drv_data->ssp_type) { 140e5262d05SWeike Chen case QUARK_X1000_SSP: 141e5262d05SWeike Chen return QUARK_X1000_SSCR1_CHANGE_MASK; 1424fdb2424SWeike Chen default: 1434fdb2424SWeike Chen return SSCR1_CHANGE_MASK; 1444fdb2424SWeike Chen } 1454fdb2424SWeike Chen } 1464fdb2424SWeike Chen 1474fdb2424SWeike Chen static u32 1484fdb2424SWeike Chen pxa2xx_spi_get_rx_default_thre(const struct driver_data *drv_data) 1494fdb2424SWeike Chen { 1504fdb2424SWeike Chen switch (drv_data->ssp_type) { 151e5262d05SWeike Chen case QUARK_X1000_SSP: 152e5262d05SWeike Chen return RX_THRESH_QUARK_X1000_DFLT; 1534fdb2424SWeike Chen default: 1544fdb2424SWeike Chen return RX_THRESH_DFLT; 1554fdb2424SWeike Chen } 1564fdb2424SWeike Chen } 1574fdb2424SWeike Chen 1584fdb2424SWeike Chen static bool pxa2xx_spi_txfifo_full(const struct driver_data *drv_data) 1594fdb2424SWeike Chen { 1604fdb2424SWeike Chen u32 mask; 1614fdb2424SWeike Chen 1624fdb2424SWeike Chen switch (drv_data->ssp_type) { 163e5262d05SWeike Chen case QUARK_X1000_SSP: 164e5262d05SWeike Chen mask = QUARK_X1000_SSSR_TFL_MASK; 165e5262d05SWeike Chen break; 1664fdb2424SWeike Chen default: 1674fdb2424SWeike Chen mask = SSSR_TFL_MASK; 1684fdb2424SWeike Chen break; 1694fdb2424SWeike Chen } 1704fdb2424SWeike Chen 171c039dd27SJarkko Nikula return (pxa2xx_spi_read(drv_data, SSSR) & mask) == mask; 1724fdb2424SWeike Chen } 1734fdb2424SWeike Chen 1744fdb2424SWeike Chen static void pxa2xx_spi_clear_rx_thre(const struct driver_data *drv_data, 1754fdb2424SWeike Chen u32 *sccr1_reg) 1764fdb2424SWeike Chen { 1774fdb2424SWeike Chen u32 mask; 1784fdb2424SWeike Chen 1794fdb2424SWeike Chen switch (drv_data->ssp_type) { 180e5262d05SWeike Chen case QUARK_X1000_SSP: 181e5262d05SWeike Chen mask = QUARK_X1000_SSCR1_RFT; 182e5262d05SWeike Chen break; 1834fdb2424SWeike Chen default: 1844fdb2424SWeike Chen mask = SSCR1_RFT; 1854fdb2424SWeike Chen break; 1864fdb2424SWeike Chen } 1874fdb2424SWeike Chen *sccr1_reg &= ~mask; 1884fdb2424SWeike Chen } 1894fdb2424SWeike Chen 1904fdb2424SWeike Chen static void pxa2xx_spi_set_rx_thre(const struct driver_data *drv_data, 1914fdb2424SWeike Chen u32 *sccr1_reg, u32 threshold) 1924fdb2424SWeike Chen { 1934fdb2424SWeike Chen switch (drv_data->ssp_type) { 194e5262d05SWeike Chen case QUARK_X1000_SSP: 195e5262d05SWeike Chen *sccr1_reg |= QUARK_X1000_SSCR1_RxTresh(threshold); 196e5262d05SWeike Chen break; 1974fdb2424SWeike Chen default: 1984fdb2424SWeike Chen *sccr1_reg |= SSCR1_RxTresh(threshold); 1994fdb2424SWeike Chen break; 2004fdb2424SWeike Chen } 2014fdb2424SWeike Chen } 2024fdb2424SWeike Chen 2034fdb2424SWeike Chen static u32 pxa2xx_configure_sscr0(const struct driver_data *drv_data, 2044fdb2424SWeike Chen u32 clk_div, u8 bits) 2054fdb2424SWeike Chen { 2064fdb2424SWeike Chen switch (drv_data->ssp_type) { 207e5262d05SWeike Chen case QUARK_X1000_SSP: 208e5262d05SWeike Chen return clk_div 209e5262d05SWeike Chen | QUARK_X1000_SSCR0_Motorola 210e5262d05SWeike Chen | QUARK_X1000_SSCR0_DataSize(bits > 32 ? 8 : bits) 211e5262d05SWeike Chen | SSCR0_SSE; 2124fdb2424SWeike Chen default: 2134fdb2424SWeike Chen return clk_div 2144fdb2424SWeike Chen | SSCR0_Motorola 2154fdb2424SWeike Chen | SSCR0_DataSize(bits > 16 ? bits - 16 : bits) 2164fdb2424SWeike Chen | SSCR0_SSE 2174fdb2424SWeike Chen | (bits > 16 ? SSCR0_EDSS : 0); 2184fdb2424SWeike Chen } 2194fdb2424SWeike Chen } 2204fdb2424SWeike Chen 221a0d2642eSMika Westerberg /* 222a0d2642eSMika Westerberg * Read and write LPSS SSP private registers. Caller must first check that 223a0d2642eSMika Westerberg * is_lpss_ssp() returns true before these can be called. 224a0d2642eSMika Westerberg */ 225a0d2642eSMika Westerberg static u32 __lpss_ssp_read_priv(struct driver_data *drv_data, unsigned offset) 226a0d2642eSMika Westerberg { 227a0d2642eSMika Westerberg WARN_ON(!drv_data->lpss_base); 228a0d2642eSMika Westerberg return readl(drv_data->lpss_base + offset); 229a0d2642eSMika Westerberg } 230a0d2642eSMika Westerberg 231a0d2642eSMika Westerberg static void __lpss_ssp_write_priv(struct driver_data *drv_data, 232a0d2642eSMika Westerberg unsigned offset, u32 value) 233a0d2642eSMika Westerberg { 234a0d2642eSMika Westerberg WARN_ON(!drv_data->lpss_base); 235a0d2642eSMika Westerberg writel(value, drv_data->lpss_base + offset); 236a0d2642eSMika Westerberg } 237a0d2642eSMika Westerberg 238a0d2642eSMika Westerberg /* 239a0d2642eSMika Westerberg * lpss_ssp_setup - perform LPSS SSP specific setup 240a0d2642eSMika Westerberg * @drv_data: pointer to the driver private data 241a0d2642eSMika Westerberg * 242a0d2642eSMika Westerberg * Perform LPSS SSP specific setup. This function must be called first if 243a0d2642eSMika Westerberg * one is going to use LPSS SSP private registers. 244a0d2642eSMika Westerberg */ 245a0d2642eSMika Westerberg static void lpss_ssp_setup(struct driver_data *drv_data) 246a0d2642eSMika Westerberg { 247dccf7369SJarkko Nikula const struct lpss_config *config; 248dccf7369SJarkko Nikula u32 value; 249a0d2642eSMika Westerberg 250dccf7369SJarkko Nikula config = lpss_get_config(drv_data); 251dccf7369SJarkko Nikula drv_data->lpss_base = drv_data->ioaddr + config->offset; 252a0d2642eSMika Westerberg 253a0d2642eSMika Westerberg /* Enable software chip select control */ 2540e897218SJarkko Nikula value = __lpss_ssp_read_priv(drv_data, config->reg_cs_ctrl); 255624ea72eSJarkko Nikula value &= ~(LPSS_CS_CONTROL_SW_MODE | LPSS_CS_CONTROL_CS_HIGH); 256624ea72eSJarkko Nikula value |= LPSS_CS_CONTROL_SW_MODE | LPSS_CS_CONTROL_CS_HIGH; 257dccf7369SJarkko Nikula __lpss_ssp_write_priv(drv_data, config->reg_cs_ctrl, value); 2580054e28dSMika Westerberg 2590054e28dSMika Westerberg /* Enable multiblock DMA transfers */ 2601de70612SMika Westerberg if (drv_data->master_info->enable_dma) { 261dccf7369SJarkko Nikula __lpss_ssp_write_priv(drv_data, config->reg_ssp, 1); 2621de70612SMika Westerberg 26382ba2c2aSJarkko Nikula if (config->reg_general >= 0) { 26482ba2c2aSJarkko Nikula value = __lpss_ssp_read_priv(drv_data, 26582ba2c2aSJarkko Nikula config->reg_general); 266624ea72eSJarkko Nikula value |= LPSS_GENERAL_REG_RXTO_HOLDOFF_DISABLE; 26782ba2c2aSJarkko Nikula __lpss_ssp_write_priv(drv_data, 26882ba2c2aSJarkko Nikula config->reg_general, value); 26982ba2c2aSJarkko Nikula } 2701de70612SMika Westerberg } 271a0d2642eSMika Westerberg } 272a0d2642eSMika Westerberg 273a0d2642eSMika Westerberg static void lpss_ssp_cs_control(struct driver_data *drv_data, bool enable) 274a0d2642eSMika Westerberg { 275dccf7369SJarkko Nikula const struct lpss_config *config; 276*d0283eb2SJarkko Nikula u32 value, cs; 277a0d2642eSMika Westerberg 278dccf7369SJarkko Nikula config = lpss_get_config(drv_data); 279dccf7369SJarkko Nikula 280dccf7369SJarkko Nikula value = __lpss_ssp_read_priv(drv_data, config->reg_cs_ctrl); 281*d0283eb2SJarkko Nikula if (enable) { 282*d0283eb2SJarkko Nikula cs = drv_data->cur_msg->spi->chip_select; 283*d0283eb2SJarkko Nikula cs <<= LPSS_CS_CONTROL_CS_SEL_SHIFT; 284*d0283eb2SJarkko Nikula if (cs != (value & LPSS_CS_CONTROL_CS_SEL_MASK)) { 285*d0283eb2SJarkko Nikula /* 286*d0283eb2SJarkko Nikula * When switching another chip select output active 287*d0283eb2SJarkko Nikula * the output must be selected first and wait 2 ssp_clk 288*d0283eb2SJarkko Nikula * cycles before changing state to active. Otherwise 289*d0283eb2SJarkko Nikula * a short glitch will occur on the previous chip 290*d0283eb2SJarkko Nikula * select since output select is latched but state 291*d0283eb2SJarkko Nikula * control is not. 292*d0283eb2SJarkko Nikula */ 293*d0283eb2SJarkko Nikula value &= ~LPSS_CS_CONTROL_CS_SEL_MASK; 294*d0283eb2SJarkko Nikula value |= cs; 295*d0283eb2SJarkko Nikula __lpss_ssp_write_priv(drv_data, 296*d0283eb2SJarkko Nikula config->reg_cs_ctrl, value); 297*d0283eb2SJarkko Nikula ndelay(1000000000 / 298*d0283eb2SJarkko Nikula (drv_data->master->max_speed_hz / 2)); 299*d0283eb2SJarkko Nikula } 300624ea72eSJarkko Nikula value &= ~LPSS_CS_CONTROL_CS_HIGH; 301*d0283eb2SJarkko Nikula } else { 302624ea72eSJarkko Nikula value |= LPSS_CS_CONTROL_CS_HIGH; 303*d0283eb2SJarkko Nikula } 304dccf7369SJarkko Nikula __lpss_ssp_write_priv(drv_data, config->reg_cs_ctrl, value); 305a0d2642eSMika Westerberg } 306a0d2642eSMika Westerberg 307ca632f55SGrant Likely static void cs_assert(struct driver_data *drv_data) 308ca632f55SGrant Likely { 309ca632f55SGrant Likely struct chip_data *chip = drv_data->cur_chip; 310ca632f55SGrant Likely 311ca632f55SGrant Likely if (drv_data->ssp_type == CE4100_SSP) { 312c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSSR, drv_data->cur_chip->frm); 313ca632f55SGrant Likely return; 314ca632f55SGrant Likely } 315ca632f55SGrant Likely 316ca632f55SGrant Likely if (chip->cs_control) { 317ca632f55SGrant Likely chip->cs_control(PXA2XX_CS_ASSERT); 318ca632f55SGrant Likely return; 319ca632f55SGrant Likely } 320ca632f55SGrant Likely 321a0d2642eSMika Westerberg if (gpio_is_valid(chip->gpio_cs)) { 322ca632f55SGrant Likely gpio_set_value(chip->gpio_cs, chip->gpio_cs_inverted); 323a0d2642eSMika Westerberg return; 324a0d2642eSMika Westerberg } 325a0d2642eSMika Westerberg 3267566bcc7SJarkko Nikula if (is_lpss_ssp(drv_data)) 327a0d2642eSMika Westerberg lpss_ssp_cs_control(drv_data, true); 328ca632f55SGrant Likely } 329ca632f55SGrant Likely 330ca632f55SGrant Likely static void cs_deassert(struct driver_data *drv_data) 331ca632f55SGrant Likely { 332ca632f55SGrant Likely struct chip_data *chip = drv_data->cur_chip; 333ca632f55SGrant Likely 334ca632f55SGrant Likely if (drv_data->ssp_type == CE4100_SSP) 335ca632f55SGrant Likely return; 336ca632f55SGrant Likely 337ca632f55SGrant Likely if (chip->cs_control) { 338ca632f55SGrant Likely chip->cs_control(PXA2XX_CS_DEASSERT); 339ca632f55SGrant Likely return; 340ca632f55SGrant Likely } 341ca632f55SGrant Likely 342a0d2642eSMika Westerberg if (gpio_is_valid(chip->gpio_cs)) { 343ca632f55SGrant Likely gpio_set_value(chip->gpio_cs, !chip->gpio_cs_inverted); 344a0d2642eSMika Westerberg return; 345a0d2642eSMika Westerberg } 346a0d2642eSMika Westerberg 3477566bcc7SJarkko Nikula if (is_lpss_ssp(drv_data)) 348a0d2642eSMika Westerberg lpss_ssp_cs_control(drv_data, false); 349ca632f55SGrant Likely } 350ca632f55SGrant Likely 351cd7bed00SMika Westerberg int pxa2xx_spi_flush(struct driver_data *drv_data) 352ca632f55SGrant Likely { 353ca632f55SGrant Likely unsigned long limit = loops_per_jiffy << 1; 354ca632f55SGrant Likely 355ca632f55SGrant Likely do { 356c039dd27SJarkko Nikula while (pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE) 357c039dd27SJarkko Nikula pxa2xx_spi_read(drv_data, SSDR); 358c039dd27SJarkko Nikula } while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_BSY) && --limit); 359ca632f55SGrant Likely write_SSSR_CS(drv_data, SSSR_ROR); 360ca632f55SGrant Likely 361ca632f55SGrant Likely return limit; 362ca632f55SGrant Likely } 363ca632f55SGrant Likely 364ca632f55SGrant Likely static int null_writer(struct driver_data *drv_data) 365ca632f55SGrant Likely { 366ca632f55SGrant Likely u8 n_bytes = drv_data->n_bytes; 367ca632f55SGrant Likely 3684fdb2424SWeike Chen if (pxa2xx_spi_txfifo_full(drv_data) 369ca632f55SGrant Likely || (drv_data->tx == drv_data->tx_end)) 370ca632f55SGrant Likely return 0; 371ca632f55SGrant Likely 372c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSDR, 0); 373ca632f55SGrant Likely drv_data->tx += n_bytes; 374ca632f55SGrant Likely 375ca632f55SGrant Likely return 1; 376ca632f55SGrant Likely } 377ca632f55SGrant Likely 378ca632f55SGrant Likely static int null_reader(struct driver_data *drv_data) 379ca632f55SGrant Likely { 380ca632f55SGrant Likely u8 n_bytes = drv_data->n_bytes; 381ca632f55SGrant Likely 382c039dd27SJarkko Nikula while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE) 383ca632f55SGrant Likely && (drv_data->rx < drv_data->rx_end)) { 384c039dd27SJarkko Nikula pxa2xx_spi_read(drv_data, SSDR); 385ca632f55SGrant Likely drv_data->rx += n_bytes; 386ca632f55SGrant Likely } 387ca632f55SGrant Likely 388ca632f55SGrant Likely return drv_data->rx == drv_data->rx_end; 389ca632f55SGrant Likely } 390ca632f55SGrant Likely 391ca632f55SGrant Likely static int u8_writer(struct driver_data *drv_data) 392ca632f55SGrant Likely { 3934fdb2424SWeike Chen if (pxa2xx_spi_txfifo_full(drv_data) 394ca632f55SGrant Likely || (drv_data->tx == drv_data->tx_end)) 395ca632f55SGrant Likely return 0; 396ca632f55SGrant Likely 397c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSDR, *(u8 *)(drv_data->tx)); 398ca632f55SGrant Likely ++drv_data->tx; 399ca632f55SGrant Likely 400ca632f55SGrant Likely return 1; 401ca632f55SGrant Likely } 402ca632f55SGrant Likely 403ca632f55SGrant Likely static int u8_reader(struct driver_data *drv_data) 404ca632f55SGrant Likely { 405c039dd27SJarkko Nikula while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE) 406ca632f55SGrant Likely && (drv_data->rx < drv_data->rx_end)) { 407c039dd27SJarkko Nikula *(u8 *)(drv_data->rx) = pxa2xx_spi_read(drv_data, SSDR); 408ca632f55SGrant Likely ++drv_data->rx; 409ca632f55SGrant Likely } 410ca632f55SGrant Likely 411ca632f55SGrant Likely return drv_data->rx == drv_data->rx_end; 412ca632f55SGrant Likely } 413ca632f55SGrant Likely 414ca632f55SGrant Likely static int u16_writer(struct driver_data *drv_data) 415ca632f55SGrant Likely { 4164fdb2424SWeike Chen if (pxa2xx_spi_txfifo_full(drv_data) 417ca632f55SGrant Likely || (drv_data->tx == drv_data->tx_end)) 418ca632f55SGrant Likely return 0; 419ca632f55SGrant Likely 420c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSDR, *(u16 *)(drv_data->tx)); 421ca632f55SGrant Likely drv_data->tx += 2; 422ca632f55SGrant Likely 423ca632f55SGrant Likely return 1; 424ca632f55SGrant Likely } 425ca632f55SGrant Likely 426ca632f55SGrant Likely static int u16_reader(struct driver_data *drv_data) 427ca632f55SGrant Likely { 428c039dd27SJarkko Nikula while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE) 429ca632f55SGrant Likely && (drv_data->rx < drv_data->rx_end)) { 430c039dd27SJarkko Nikula *(u16 *)(drv_data->rx) = pxa2xx_spi_read(drv_data, SSDR); 431ca632f55SGrant Likely drv_data->rx += 2; 432ca632f55SGrant Likely } 433ca632f55SGrant Likely 434ca632f55SGrant Likely return drv_data->rx == drv_data->rx_end; 435ca632f55SGrant Likely } 436ca632f55SGrant Likely 437ca632f55SGrant Likely static int u32_writer(struct driver_data *drv_data) 438ca632f55SGrant Likely { 4394fdb2424SWeike Chen if (pxa2xx_spi_txfifo_full(drv_data) 440ca632f55SGrant Likely || (drv_data->tx == drv_data->tx_end)) 441ca632f55SGrant Likely return 0; 442ca632f55SGrant Likely 443c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSDR, *(u32 *)(drv_data->tx)); 444ca632f55SGrant Likely drv_data->tx += 4; 445ca632f55SGrant Likely 446ca632f55SGrant Likely return 1; 447ca632f55SGrant Likely } 448ca632f55SGrant Likely 449ca632f55SGrant Likely static int u32_reader(struct driver_data *drv_data) 450ca632f55SGrant Likely { 451c039dd27SJarkko Nikula while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE) 452ca632f55SGrant Likely && (drv_data->rx < drv_data->rx_end)) { 453c039dd27SJarkko Nikula *(u32 *)(drv_data->rx) = pxa2xx_spi_read(drv_data, SSDR); 454ca632f55SGrant Likely drv_data->rx += 4; 455ca632f55SGrant Likely } 456ca632f55SGrant Likely 457ca632f55SGrant Likely return drv_data->rx == drv_data->rx_end; 458ca632f55SGrant Likely } 459ca632f55SGrant Likely 460cd7bed00SMika Westerberg void *pxa2xx_spi_next_transfer(struct driver_data *drv_data) 461ca632f55SGrant Likely { 462ca632f55SGrant Likely struct spi_message *msg = drv_data->cur_msg; 463ca632f55SGrant Likely struct spi_transfer *trans = drv_data->cur_transfer; 464ca632f55SGrant Likely 465ca632f55SGrant Likely /* Move to next transfer */ 466ca632f55SGrant Likely if (trans->transfer_list.next != &msg->transfers) { 467ca632f55SGrant Likely drv_data->cur_transfer = 468ca632f55SGrant Likely list_entry(trans->transfer_list.next, 469ca632f55SGrant Likely struct spi_transfer, 470ca632f55SGrant Likely transfer_list); 471ca632f55SGrant Likely return RUNNING_STATE; 472ca632f55SGrant Likely } else 473ca632f55SGrant Likely return DONE_STATE; 474ca632f55SGrant Likely } 475ca632f55SGrant Likely 476ca632f55SGrant Likely /* caller already set message->status; dma and pio irqs are blocked */ 477ca632f55SGrant Likely static void giveback(struct driver_data *drv_data) 478ca632f55SGrant Likely { 479ca632f55SGrant Likely struct spi_transfer* last_transfer; 480ca632f55SGrant Likely struct spi_message *msg; 481ca632f55SGrant Likely 482ca632f55SGrant Likely msg = drv_data->cur_msg; 483ca632f55SGrant Likely drv_data->cur_msg = NULL; 484ca632f55SGrant Likely drv_data->cur_transfer = NULL; 485ca632f55SGrant Likely 48623e2c2aaSAxel Lin last_transfer = list_last_entry(&msg->transfers, struct spi_transfer, 487ca632f55SGrant Likely transfer_list); 488ca632f55SGrant Likely 489ca632f55SGrant Likely /* Delay if requested before any change in chip select */ 490ca632f55SGrant Likely if (last_transfer->delay_usecs) 491ca632f55SGrant Likely udelay(last_transfer->delay_usecs); 492ca632f55SGrant Likely 493ca632f55SGrant Likely /* Drop chip select UNLESS cs_change is true or we are returning 494ca632f55SGrant Likely * a message with an error, or next message is for another chip 495ca632f55SGrant Likely */ 496ca632f55SGrant Likely if (!last_transfer->cs_change) 497ca632f55SGrant Likely cs_deassert(drv_data); 498ca632f55SGrant Likely else { 499ca632f55SGrant Likely struct spi_message *next_msg; 500ca632f55SGrant Likely 501ca632f55SGrant Likely /* Holding of cs was hinted, but we need to make sure 502ca632f55SGrant Likely * the next message is for the same chip. Don't waste 503ca632f55SGrant Likely * time with the following tests unless this was hinted. 504ca632f55SGrant Likely * 505ca632f55SGrant Likely * We cannot postpone this until pump_messages, because 506ca632f55SGrant Likely * after calling msg->complete (below) the driver that 507ca632f55SGrant Likely * sent the current message could be unloaded, which 508ca632f55SGrant Likely * could invalidate the cs_control() callback... 509ca632f55SGrant Likely */ 510ca632f55SGrant Likely 511ca632f55SGrant Likely /* get a pointer to the next message, if any */ 5127f86bde9SMika Westerberg next_msg = spi_get_next_queued_message(drv_data->master); 513ca632f55SGrant Likely 514ca632f55SGrant Likely /* see if the next and current messages point 515ca632f55SGrant Likely * to the same chip 516ca632f55SGrant Likely */ 517ca632f55SGrant Likely if (next_msg && next_msg->spi != msg->spi) 518ca632f55SGrant Likely next_msg = NULL; 519ca632f55SGrant Likely if (!next_msg || msg->state == ERROR_STATE) 520ca632f55SGrant Likely cs_deassert(drv_data); 521ca632f55SGrant Likely } 522ca632f55SGrant Likely 523ca632f55SGrant Likely drv_data->cur_chip = NULL; 524c957e8f0SMika Westerberg spi_finalize_current_message(drv_data->master); 525ca632f55SGrant Likely } 526ca632f55SGrant Likely 527ca632f55SGrant Likely static void reset_sccr1(struct driver_data *drv_data) 528ca632f55SGrant Likely { 529ca632f55SGrant Likely struct chip_data *chip = drv_data->cur_chip; 530ca632f55SGrant Likely u32 sccr1_reg; 531ca632f55SGrant Likely 532c039dd27SJarkko Nikula sccr1_reg = pxa2xx_spi_read(drv_data, SSCR1) & ~drv_data->int_cr1; 533ca632f55SGrant Likely sccr1_reg &= ~SSCR1_RFT; 534ca632f55SGrant Likely sccr1_reg |= chip->threshold; 535c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSCR1, sccr1_reg); 536ca632f55SGrant Likely } 537ca632f55SGrant Likely 538ca632f55SGrant Likely static void int_error_stop(struct driver_data *drv_data, const char* msg) 539ca632f55SGrant Likely { 540ca632f55SGrant Likely /* Stop and reset SSP */ 541ca632f55SGrant Likely write_SSSR_CS(drv_data, drv_data->clear_sr); 542ca632f55SGrant Likely reset_sccr1(drv_data); 543ca632f55SGrant Likely if (!pxa25x_ssp_comp(drv_data)) 544c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSTO, 0); 545cd7bed00SMika Westerberg pxa2xx_spi_flush(drv_data); 546c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSCR0, 547c039dd27SJarkko Nikula pxa2xx_spi_read(drv_data, SSCR0) & ~SSCR0_SSE); 548ca632f55SGrant Likely 549ca632f55SGrant Likely dev_err(&drv_data->pdev->dev, "%s\n", msg); 550ca632f55SGrant Likely 551ca632f55SGrant Likely drv_data->cur_msg->state = ERROR_STATE; 552ca632f55SGrant Likely tasklet_schedule(&drv_data->pump_transfers); 553ca632f55SGrant Likely } 554ca632f55SGrant Likely 555ca632f55SGrant Likely static void int_transfer_complete(struct driver_data *drv_data) 556ca632f55SGrant Likely { 557ca632f55SGrant Likely /* Stop SSP */ 558ca632f55SGrant Likely write_SSSR_CS(drv_data, drv_data->clear_sr); 559ca632f55SGrant Likely reset_sccr1(drv_data); 560ca632f55SGrant Likely if (!pxa25x_ssp_comp(drv_data)) 561c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSTO, 0); 562ca632f55SGrant Likely 563ca632f55SGrant Likely /* Update total byte transferred return count actual bytes read */ 564ca632f55SGrant Likely drv_data->cur_msg->actual_length += drv_data->len - 565ca632f55SGrant Likely (drv_data->rx_end - drv_data->rx); 566ca632f55SGrant Likely 567ca632f55SGrant Likely /* Transfer delays and chip select release are 568ca632f55SGrant Likely * handled in pump_transfers or giveback 569ca632f55SGrant Likely */ 570ca632f55SGrant Likely 571ca632f55SGrant Likely /* Move to next transfer */ 572cd7bed00SMika Westerberg drv_data->cur_msg->state = pxa2xx_spi_next_transfer(drv_data); 573ca632f55SGrant Likely 574ca632f55SGrant Likely /* Schedule transfer tasklet */ 575ca632f55SGrant Likely tasklet_schedule(&drv_data->pump_transfers); 576ca632f55SGrant Likely } 577ca632f55SGrant Likely 578ca632f55SGrant Likely static irqreturn_t interrupt_transfer(struct driver_data *drv_data) 579ca632f55SGrant Likely { 580c039dd27SJarkko Nikula u32 irq_mask = (pxa2xx_spi_read(drv_data, SSCR1) & SSCR1_TIE) ? 581ca632f55SGrant Likely drv_data->mask_sr : drv_data->mask_sr & ~SSSR_TFS; 582ca632f55SGrant Likely 583c039dd27SJarkko Nikula u32 irq_status = pxa2xx_spi_read(drv_data, SSSR) & irq_mask; 584ca632f55SGrant Likely 585ca632f55SGrant Likely if (irq_status & SSSR_ROR) { 586ca632f55SGrant Likely int_error_stop(drv_data, "interrupt_transfer: fifo overrun"); 587ca632f55SGrant Likely return IRQ_HANDLED; 588ca632f55SGrant Likely } 589ca632f55SGrant Likely 590ca632f55SGrant Likely if (irq_status & SSSR_TINT) { 591c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSSR, SSSR_TINT); 592ca632f55SGrant Likely if (drv_data->read(drv_data)) { 593ca632f55SGrant Likely int_transfer_complete(drv_data); 594ca632f55SGrant Likely return IRQ_HANDLED; 595ca632f55SGrant Likely } 596ca632f55SGrant Likely } 597ca632f55SGrant Likely 598ca632f55SGrant Likely /* Drain rx fifo, Fill tx fifo and prevent overruns */ 599ca632f55SGrant Likely do { 600ca632f55SGrant Likely if (drv_data->read(drv_data)) { 601ca632f55SGrant Likely int_transfer_complete(drv_data); 602ca632f55SGrant Likely return IRQ_HANDLED; 603ca632f55SGrant Likely } 604ca632f55SGrant Likely } while (drv_data->write(drv_data)); 605ca632f55SGrant Likely 606ca632f55SGrant Likely if (drv_data->read(drv_data)) { 607ca632f55SGrant Likely int_transfer_complete(drv_data); 608ca632f55SGrant Likely return IRQ_HANDLED; 609ca632f55SGrant Likely } 610ca632f55SGrant Likely 611ca632f55SGrant Likely if (drv_data->tx == drv_data->tx_end) { 612ca632f55SGrant Likely u32 bytes_left; 613ca632f55SGrant Likely u32 sccr1_reg; 614ca632f55SGrant Likely 615c039dd27SJarkko Nikula sccr1_reg = pxa2xx_spi_read(drv_data, SSCR1); 616ca632f55SGrant Likely sccr1_reg &= ~SSCR1_TIE; 617ca632f55SGrant Likely 618ca632f55SGrant Likely /* 619ca632f55SGrant Likely * PXA25x_SSP has no timeout, set up rx threshould for the 620ca632f55SGrant Likely * remaining RX bytes. 621ca632f55SGrant Likely */ 622ca632f55SGrant Likely if (pxa25x_ssp_comp(drv_data)) { 6234fdb2424SWeike Chen u32 rx_thre; 624ca632f55SGrant Likely 6254fdb2424SWeike Chen pxa2xx_spi_clear_rx_thre(drv_data, &sccr1_reg); 626ca632f55SGrant Likely 627ca632f55SGrant Likely bytes_left = drv_data->rx_end - drv_data->rx; 628ca632f55SGrant Likely switch (drv_data->n_bytes) { 629ca632f55SGrant Likely case 4: 630ca632f55SGrant Likely bytes_left >>= 1; 631ca632f55SGrant Likely case 2: 632ca632f55SGrant Likely bytes_left >>= 1; 633ca632f55SGrant Likely } 634ca632f55SGrant Likely 6354fdb2424SWeike Chen rx_thre = pxa2xx_spi_get_rx_default_thre(drv_data); 6364fdb2424SWeike Chen if (rx_thre > bytes_left) 6374fdb2424SWeike Chen rx_thre = bytes_left; 638ca632f55SGrant Likely 6394fdb2424SWeike Chen pxa2xx_spi_set_rx_thre(drv_data, &sccr1_reg, rx_thre); 640ca632f55SGrant Likely } 641c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSCR1, sccr1_reg); 642ca632f55SGrant Likely } 643ca632f55SGrant Likely 644ca632f55SGrant Likely /* We did something */ 645ca632f55SGrant Likely return IRQ_HANDLED; 646ca632f55SGrant Likely } 647ca632f55SGrant Likely 648ca632f55SGrant Likely static irqreturn_t ssp_int(int irq, void *dev_id) 649ca632f55SGrant Likely { 650ca632f55SGrant Likely struct driver_data *drv_data = dev_id; 6517d94a505SMika Westerberg u32 sccr1_reg; 652ca632f55SGrant Likely u32 mask = drv_data->mask_sr; 653ca632f55SGrant Likely u32 status; 654ca632f55SGrant Likely 6557d94a505SMika Westerberg /* 6567d94a505SMika Westerberg * The IRQ might be shared with other peripherals so we must first 6577d94a505SMika Westerberg * check that are we RPM suspended or not. If we are we assume that 6587d94a505SMika Westerberg * the IRQ was not for us (we shouldn't be RPM suspended when the 6597d94a505SMika Westerberg * interrupt is enabled). 6607d94a505SMika Westerberg */ 6617d94a505SMika Westerberg if (pm_runtime_suspended(&drv_data->pdev->dev)) 6627d94a505SMika Westerberg return IRQ_NONE; 6637d94a505SMika Westerberg 664269e4a41SMika Westerberg /* 665269e4a41SMika Westerberg * If the device is not yet in RPM suspended state and we get an 666269e4a41SMika Westerberg * interrupt that is meant for another device, check if status bits 667269e4a41SMika Westerberg * are all set to one. That means that the device is already 668269e4a41SMika Westerberg * powered off. 669269e4a41SMika Westerberg */ 670c039dd27SJarkko Nikula status = pxa2xx_spi_read(drv_data, SSSR); 671269e4a41SMika Westerberg if (status == ~0) 672269e4a41SMika Westerberg return IRQ_NONE; 673269e4a41SMika Westerberg 674c039dd27SJarkko Nikula sccr1_reg = pxa2xx_spi_read(drv_data, SSCR1); 675ca632f55SGrant Likely 676ca632f55SGrant Likely /* Ignore possible writes if we don't need to write */ 677ca632f55SGrant Likely if (!(sccr1_reg & SSCR1_TIE)) 678ca632f55SGrant Likely mask &= ~SSSR_TFS; 679ca632f55SGrant Likely 680ca632f55SGrant Likely if (!(status & mask)) 681ca632f55SGrant Likely return IRQ_NONE; 682ca632f55SGrant Likely 683ca632f55SGrant Likely if (!drv_data->cur_msg) { 684ca632f55SGrant Likely 685c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSCR0, 686c039dd27SJarkko Nikula pxa2xx_spi_read(drv_data, SSCR0) 687c039dd27SJarkko Nikula & ~SSCR0_SSE); 688c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSCR1, 689c039dd27SJarkko Nikula pxa2xx_spi_read(drv_data, SSCR1) 690c039dd27SJarkko Nikula & ~drv_data->int_cr1); 691ca632f55SGrant Likely if (!pxa25x_ssp_comp(drv_data)) 692c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSTO, 0); 693ca632f55SGrant Likely write_SSSR_CS(drv_data, drv_data->clear_sr); 694ca632f55SGrant Likely 695f6bd03a7SJarkko Nikula dev_err(&drv_data->pdev->dev, 696f6bd03a7SJarkko Nikula "bad message state in interrupt handler\n"); 697ca632f55SGrant Likely 698ca632f55SGrant Likely /* Never fail */ 699ca632f55SGrant Likely return IRQ_HANDLED; 700ca632f55SGrant Likely } 701ca632f55SGrant Likely 702ca632f55SGrant Likely return drv_data->transfer_handler(drv_data); 703ca632f55SGrant Likely } 704ca632f55SGrant Likely 705e5262d05SWeike Chen /* 7069df461ecSAndy Shevchenko * The Quark SPI has an additional 24 bit register (DDS_CLK_RATE) to multiply 7079df461ecSAndy Shevchenko * input frequency by fractions of 2^24. It also has a divider by 5. 7089df461ecSAndy Shevchenko * 7099df461ecSAndy Shevchenko * There are formulas to get baud rate value for given input frequency and 7109df461ecSAndy Shevchenko * divider parameters, such as DDS_CLK_RATE and SCR: 7119df461ecSAndy Shevchenko * 7129df461ecSAndy Shevchenko * Fsys = 200MHz 7139df461ecSAndy Shevchenko * 7149df461ecSAndy Shevchenko * Fssp = Fsys * DDS_CLK_RATE / 2^24 (1) 7159df461ecSAndy Shevchenko * Baud rate = Fsclk = Fssp / (2 * (SCR + 1)) (2) 7169df461ecSAndy Shevchenko * 7179df461ecSAndy Shevchenko * DDS_CLK_RATE either 2^n or 2^n / 5. 7189df461ecSAndy Shevchenko * SCR is in range 0 .. 255 7199df461ecSAndy Shevchenko * 7209df461ecSAndy Shevchenko * Divisor = 5^i * 2^j * 2 * k 7219df461ecSAndy Shevchenko * i = [0, 1] i = 1 iff j = 0 or j > 3 7229df461ecSAndy Shevchenko * j = [0, 23] j = 0 iff i = 1 7239df461ecSAndy Shevchenko * k = [1, 256] 7249df461ecSAndy Shevchenko * Special case: j = 0, i = 1: Divisor = 2 / 5 7259df461ecSAndy Shevchenko * 7269df461ecSAndy Shevchenko * Accordingly to the specification the recommended values for DDS_CLK_RATE 7279df461ecSAndy Shevchenko * are: 7289df461ecSAndy Shevchenko * Case 1: 2^n, n = [0, 23] 7299df461ecSAndy Shevchenko * Case 2: 2^24 * 2 / 5 (0x666666) 7309df461ecSAndy Shevchenko * Case 3: less than or equal to 2^24 / 5 / 16 (0x33333) 7319df461ecSAndy Shevchenko * 7329df461ecSAndy Shevchenko * In all cases the lowest possible value is better. 7339df461ecSAndy Shevchenko * 7349df461ecSAndy Shevchenko * The function calculates parameters for all cases and chooses the one closest 7359df461ecSAndy Shevchenko * to the asked baud rate. 736e5262d05SWeike Chen */ 7379df461ecSAndy Shevchenko static unsigned int quark_x1000_get_clk_div(int rate, u32 *dds) 738e5262d05SWeike Chen { 7399df461ecSAndy Shevchenko unsigned long xtal = 200000000; 7409df461ecSAndy Shevchenko unsigned long fref = xtal / 2; /* mandatory division by 2, 7419df461ecSAndy Shevchenko see (2) */ 7429df461ecSAndy Shevchenko /* case 3 */ 7439df461ecSAndy Shevchenko unsigned long fref1 = fref / 2; /* case 1 */ 7449df461ecSAndy Shevchenko unsigned long fref2 = fref * 2 / 5; /* case 2 */ 7459df461ecSAndy Shevchenko unsigned long scale; 7469df461ecSAndy Shevchenko unsigned long q, q1, q2; 7479df461ecSAndy Shevchenko long r, r1, r2; 7489df461ecSAndy Shevchenko u32 mul; 749e5262d05SWeike Chen 7509df461ecSAndy Shevchenko /* Case 1 */ 7519df461ecSAndy Shevchenko 7529df461ecSAndy Shevchenko /* Set initial value for DDS_CLK_RATE */ 7539df461ecSAndy Shevchenko mul = (1 << 24) >> 1; 7549df461ecSAndy Shevchenko 7559df461ecSAndy Shevchenko /* Calculate initial quot */ 7563ad48062SAndy Shevchenko q1 = DIV_ROUND_UP(fref1, rate); 7579df461ecSAndy Shevchenko 7589df461ecSAndy Shevchenko /* Scale q1 if it's too big */ 7599df461ecSAndy Shevchenko if (q1 > 256) { 7609df461ecSAndy Shevchenko /* Scale q1 to range [1, 512] */ 7619df461ecSAndy Shevchenko scale = fls_long(q1 - 1); 7629df461ecSAndy Shevchenko if (scale > 9) { 7639df461ecSAndy Shevchenko q1 >>= scale - 9; 7649df461ecSAndy Shevchenko mul >>= scale - 9; 7659df461ecSAndy Shevchenko } 7669df461ecSAndy Shevchenko 7679df461ecSAndy Shevchenko /* Round the result if we have a remainder */ 7689df461ecSAndy Shevchenko q1 += q1 & 1; 7699df461ecSAndy Shevchenko } 7709df461ecSAndy Shevchenko 7719df461ecSAndy Shevchenko /* Decrease DDS_CLK_RATE as much as we can without loss in precision */ 7729df461ecSAndy Shevchenko scale = __ffs(q1); 7739df461ecSAndy Shevchenko q1 >>= scale; 7749df461ecSAndy Shevchenko mul >>= scale; 7759df461ecSAndy Shevchenko 7769df461ecSAndy Shevchenko /* Get the remainder */ 7779df461ecSAndy Shevchenko r1 = abs(fref1 / (1 << (24 - fls_long(mul))) / q1 - rate); 7789df461ecSAndy Shevchenko 7799df461ecSAndy Shevchenko /* Case 2 */ 7809df461ecSAndy Shevchenko 7813ad48062SAndy Shevchenko q2 = DIV_ROUND_UP(fref2, rate); 7829df461ecSAndy Shevchenko r2 = abs(fref2 / q2 - rate); 7839df461ecSAndy Shevchenko 7849df461ecSAndy Shevchenko /* 7859df461ecSAndy Shevchenko * Choose the best between two: less remainder we have the better. We 7869df461ecSAndy Shevchenko * can't go case 2 if q2 is greater than 256 since SCR register can 7879df461ecSAndy Shevchenko * hold only values 0 .. 255. 7889df461ecSAndy Shevchenko */ 7899df461ecSAndy Shevchenko if (r2 >= r1 || q2 > 256) { 7909df461ecSAndy Shevchenko /* case 1 is better */ 7919df461ecSAndy Shevchenko r = r1; 7929df461ecSAndy Shevchenko q = q1; 7939df461ecSAndy Shevchenko } else { 7949df461ecSAndy Shevchenko /* case 2 is better */ 7959df461ecSAndy Shevchenko r = r2; 7969df461ecSAndy Shevchenko q = q2; 7979df461ecSAndy Shevchenko mul = (1 << 24) * 2 / 5; 7989df461ecSAndy Shevchenko } 7999df461ecSAndy Shevchenko 8003ad48062SAndy Shevchenko /* Check case 3 only if the divisor is big enough */ 8019df461ecSAndy Shevchenko if (fref / rate >= 80) { 8029df461ecSAndy Shevchenko u64 fssp; 8039df461ecSAndy Shevchenko u32 m; 8049df461ecSAndy Shevchenko 8059df461ecSAndy Shevchenko /* Calculate initial quot */ 8063ad48062SAndy Shevchenko q1 = DIV_ROUND_UP(fref, rate); 8079df461ecSAndy Shevchenko m = (1 << 24) / q1; 8089df461ecSAndy Shevchenko 8099df461ecSAndy Shevchenko /* Get the remainder */ 8109df461ecSAndy Shevchenko fssp = (u64)fref * m; 8119df461ecSAndy Shevchenko do_div(fssp, 1 << 24); 8129df461ecSAndy Shevchenko r1 = abs(fssp - rate); 8139df461ecSAndy Shevchenko 8149df461ecSAndy Shevchenko /* Choose this one if it suits better */ 8159df461ecSAndy Shevchenko if (r1 < r) { 8169df461ecSAndy Shevchenko /* case 3 is better */ 8179df461ecSAndy Shevchenko q = 1; 8189df461ecSAndy Shevchenko mul = m; 819e5262d05SWeike Chen } 820e5262d05SWeike Chen } 821e5262d05SWeike Chen 8229df461ecSAndy Shevchenko *dds = mul; 8239df461ecSAndy Shevchenko return q - 1; 824e5262d05SWeike Chen } 825e5262d05SWeike Chen 8263343b7a6SMika Westerberg static unsigned int ssp_get_clk_div(struct driver_data *drv_data, int rate) 827ca632f55SGrant Likely { 8280eca7cf2SJarkko Nikula unsigned long ssp_clk = drv_data->master->max_speed_hz; 8293343b7a6SMika Westerberg const struct ssp_device *ssp = drv_data->ssp; 8303343b7a6SMika Westerberg 8313343b7a6SMika Westerberg rate = min_t(int, ssp_clk, rate); 832ca632f55SGrant Likely 833ca632f55SGrant Likely if (ssp->type == PXA25x_SSP || ssp->type == CE4100_SSP) 834025ffe88SAndy Shevchenko return (ssp_clk / (2 * rate) - 1) & 0xff; 835ca632f55SGrant Likely else 836025ffe88SAndy Shevchenko return (ssp_clk / rate - 1) & 0xfff; 837ca632f55SGrant Likely } 838ca632f55SGrant Likely 839e5262d05SWeike Chen static unsigned int pxa2xx_ssp_get_clk_div(struct driver_data *drv_data, 840d2c2f6a4SAndy Shevchenko int rate) 841e5262d05SWeike Chen { 842d2c2f6a4SAndy Shevchenko struct chip_data *chip = drv_data->cur_chip; 843025ffe88SAndy Shevchenko unsigned int clk_div; 844e5262d05SWeike Chen 845e5262d05SWeike Chen switch (drv_data->ssp_type) { 846e5262d05SWeike Chen case QUARK_X1000_SSP: 8479df461ecSAndy Shevchenko clk_div = quark_x1000_get_clk_div(rate, &chip->dds_rate); 848eecacf73SDan Carpenter break; 849e5262d05SWeike Chen default: 850025ffe88SAndy Shevchenko clk_div = ssp_get_clk_div(drv_data, rate); 851eecacf73SDan Carpenter break; 852e5262d05SWeike Chen } 853025ffe88SAndy Shevchenko return clk_div << 8; 854e5262d05SWeike Chen } 855e5262d05SWeike Chen 856ca632f55SGrant Likely static void pump_transfers(unsigned long data) 857ca632f55SGrant Likely { 858ca632f55SGrant Likely struct driver_data *drv_data = (struct driver_data *)data; 859ca632f55SGrant Likely struct spi_message *message = NULL; 860ca632f55SGrant Likely struct spi_transfer *transfer = NULL; 861ca632f55SGrant Likely struct spi_transfer *previous = NULL; 862ca632f55SGrant Likely struct chip_data *chip = NULL; 863ca632f55SGrant Likely u32 clk_div = 0; 864ca632f55SGrant Likely u8 bits = 0; 865ca632f55SGrant Likely u32 speed = 0; 866ca632f55SGrant Likely u32 cr0; 867ca632f55SGrant Likely u32 cr1; 868ca632f55SGrant Likely u32 dma_thresh = drv_data->cur_chip->dma_threshold; 869ca632f55SGrant Likely u32 dma_burst = drv_data->cur_chip->dma_burst_size; 8704fdb2424SWeike Chen u32 change_mask = pxa2xx_spi_get_ssrc1_change_mask(drv_data); 871ca632f55SGrant Likely 872ca632f55SGrant Likely /* Get current state information */ 873ca632f55SGrant Likely message = drv_data->cur_msg; 874ca632f55SGrant Likely transfer = drv_data->cur_transfer; 875ca632f55SGrant Likely chip = drv_data->cur_chip; 876ca632f55SGrant Likely 877ca632f55SGrant Likely /* Handle for abort */ 878ca632f55SGrant Likely if (message->state == ERROR_STATE) { 879ca632f55SGrant Likely message->status = -EIO; 880ca632f55SGrant Likely giveback(drv_data); 881ca632f55SGrant Likely return; 882ca632f55SGrant Likely } 883ca632f55SGrant Likely 884ca632f55SGrant Likely /* Handle end of message */ 885ca632f55SGrant Likely if (message->state == DONE_STATE) { 886ca632f55SGrant Likely message->status = 0; 887ca632f55SGrant Likely giveback(drv_data); 888ca632f55SGrant Likely return; 889ca632f55SGrant Likely } 890ca632f55SGrant Likely 891ca632f55SGrant Likely /* Delay if requested at end of transfer before CS change */ 892ca632f55SGrant Likely if (message->state == RUNNING_STATE) { 893ca632f55SGrant Likely previous = list_entry(transfer->transfer_list.prev, 894ca632f55SGrant Likely struct spi_transfer, 895ca632f55SGrant Likely transfer_list); 896ca632f55SGrant Likely if (previous->delay_usecs) 897ca632f55SGrant Likely udelay(previous->delay_usecs); 898ca632f55SGrant Likely 899ca632f55SGrant Likely /* Drop chip select only if cs_change is requested */ 900ca632f55SGrant Likely if (previous->cs_change) 901ca632f55SGrant Likely cs_deassert(drv_data); 902ca632f55SGrant Likely } 903ca632f55SGrant Likely 904cd7bed00SMika Westerberg /* Check if we can DMA this transfer */ 905cd7bed00SMika Westerberg if (!pxa2xx_spi_dma_is_possible(transfer->len) && chip->enable_dma) { 906ca632f55SGrant Likely 907ca632f55SGrant Likely /* reject already-mapped transfers; PIO won't always work */ 908ca632f55SGrant Likely if (message->is_dma_mapped 909ca632f55SGrant Likely || transfer->rx_dma || transfer->tx_dma) { 910ca632f55SGrant Likely dev_err(&drv_data->pdev->dev, 911f6bd03a7SJarkko Nikula "pump_transfers: mapped transfer length of " 912f6bd03a7SJarkko Nikula "%u is greater than %d\n", 913ca632f55SGrant Likely transfer->len, MAX_DMA_LEN); 914ca632f55SGrant Likely message->status = -EINVAL; 915ca632f55SGrant Likely giveback(drv_data); 916ca632f55SGrant Likely return; 917ca632f55SGrant Likely } 918ca632f55SGrant Likely 919ca632f55SGrant Likely /* warn ... we force this to PIO mode */ 920f6bd03a7SJarkko Nikula dev_warn_ratelimited(&message->spi->dev, 921f6bd03a7SJarkko Nikula "pump_transfers: DMA disabled for transfer length %ld " 922ca632f55SGrant Likely "greater than %d\n", 923ca632f55SGrant Likely (long)drv_data->len, MAX_DMA_LEN); 924ca632f55SGrant Likely } 925ca632f55SGrant Likely 926ca632f55SGrant Likely /* Setup the transfer state based on the type of transfer */ 927cd7bed00SMika Westerberg if (pxa2xx_spi_flush(drv_data) == 0) { 928ca632f55SGrant Likely dev_err(&drv_data->pdev->dev, "pump_transfers: flush failed\n"); 929ca632f55SGrant Likely message->status = -EIO; 930ca632f55SGrant Likely giveback(drv_data); 931ca632f55SGrant Likely return; 932ca632f55SGrant Likely } 933ca632f55SGrant Likely drv_data->n_bytes = chip->n_bytes; 934ca632f55SGrant Likely drv_data->tx = (void *)transfer->tx_buf; 935ca632f55SGrant Likely drv_data->tx_end = drv_data->tx + transfer->len; 936ca632f55SGrant Likely drv_data->rx = transfer->rx_buf; 937ca632f55SGrant Likely drv_data->rx_end = drv_data->rx + transfer->len; 938ca632f55SGrant Likely drv_data->rx_dma = transfer->rx_dma; 939ca632f55SGrant Likely drv_data->tx_dma = transfer->tx_dma; 940cd7bed00SMika Westerberg drv_data->len = transfer->len; 941ca632f55SGrant Likely drv_data->write = drv_data->tx ? chip->write : null_writer; 942ca632f55SGrant Likely drv_data->read = drv_data->rx ? chip->read : null_reader; 943ca632f55SGrant Likely 944ca632f55SGrant Likely /* Change speed and bit per word on a per transfer */ 945ca632f55SGrant Likely bits = transfer->bits_per_word; 9464f1474b3SJarkko Nikula speed = transfer->speed_hz; 947ca632f55SGrant Likely 948d2c2f6a4SAndy Shevchenko clk_div = pxa2xx_ssp_get_clk_div(drv_data, speed); 949ca632f55SGrant Likely 950ca632f55SGrant Likely if (bits <= 8) { 951ca632f55SGrant Likely drv_data->n_bytes = 1; 952ca632f55SGrant Likely drv_data->read = drv_data->read != null_reader ? 953ca632f55SGrant Likely u8_reader : null_reader; 954ca632f55SGrant Likely drv_data->write = drv_data->write != null_writer ? 955ca632f55SGrant Likely u8_writer : null_writer; 956ca632f55SGrant Likely } else if (bits <= 16) { 957ca632f55SGrant Likely drv_data->n_bytes = 2; 958ca632f55SGrant Likely drv_data->read = drv_data->read != null_reader ? 959ca632f55SGrant Likely u16_reader : null_reader; 960ca632f55SGrant Likely drv_data->write = drv_data->write != null_writer ? 961ca632f55SGrant Likely u16_writer : null_writer; 962ca632f55SGrant Likely } else if (bits <= 32) { 963ca632f55SGrant Likely drv_data->n_bytes = 4; 964ca632f55SGrant Likely drv_data->read = drv_data->read != null_reader ? 965ca632f55SGrant Likely u32_reader : null_reader; 966ca632f55SGrant Likely drv_data->write = drv_data->write != null_writer ? 967ca632f55SGrant Likely u32_writer : null_writer; 968ca632f55SGrant Likely } 969196b0e2cSJarkko Nikula /* 970196b0e2cSJarkko Nikula * if bits/word is changed in dma mode, then must check the 971196b0e2cSJarkko Nikula * thresholds and burst also 972196b0e2cSJarkko Nikula */ 973ca632f55SGrant Likely if (chip->enable_dma) { 974cd7bed00SMika Westerberg if (pxa2xx_spi_set_dma_burst_and_threshold(chip, 975cd7bed00SMika Westerberg message->spi, 976ca632f55SGrant Likely bits, &dma_burst, 977ca632f55SGrant Likely &dma_thresh)) 978f6bd03a7SJarkko Nikula dev_warn_ratelimited(&message->spi->dev, 979f6bd03a7SJarkko Nikula "pump_transfers: DMA burst size reduced to match bits_per_word\n"); 980ca632f55SGrant Likely } 981ca632f55SGrant Likely 982d74c4b1cSAndy Shevchenko /* NOTE: PXA25x_SSP _could_ use external clocking ... */ 9834fdb2424SWeike Chen cr0 = pxa2xx_configure_sscr0(drv_data, clk_div, bits); 984d74c4b1cSAndy Shevchenko if (!pxa25x_ssp_comp(drv_data)) 985d74c4b1cSAndy Shevchenko dev_dbg(&message->spi->dev, "%u Hz actual, %s\n", 986d74c4b1cSAndy Shevchenko drv_data->master->max_speed_hz 987d74c4b1cSAndy Shevchenko / (1 + ((cr0 & SSCR0_SCR(0xfff)) >> 8)), 988d74c4b1cSAndy Shevchenko chip->enable_dma ? "DMA" : "PIO"); 989d74c4b1cSAndy Shevchenko else 990d74c4b1cSAndy Shevchenko dev_dbg(&message->spi->dev, "%u Hz actual, %s\n", 991d74c4b1cSAndy Shevchenko drv_data->master->max_speed_hz / 2 992d74c4b1cSAndy Shevchenko / (1 + ((cr0 & SSCR0_SCR(0x0ff)) >> 8)), 993d74c4b1cSAndy Shevchenko chip->enable_dma ? "DMA" : "PIO"); 994ca632f55SGrant Likely 995ca632f55SGrant Likely message->state = RUNNING_STATE; 996ca632f55SGrant Likely 997ca632f55SGrant Likely drv_data->dma_mapped = 0; 998cd7bed00SMika Westerberg if (pxa2xx_spi_dma_is_possible(drv_data->len)) 999cd7bed00SMika Westerberg drv_data->dma_mapped = pxa2xx_spi_map_dma_buffers(drv_data); 1000ca632f55SGrant Likely if (drv_data->dma_mapped) { 1001ca632f55SGrant Likely 1002ca632f55SGrant Likely /* Ensure we have the correct interrupt handler */ 1003cd7bed00SMika Westerberg drv_data->transfer_handler = pxa2xx_spi_dma_transfer; 1004ca632f55SGrant Likely 1005cd7bed00SMika Westerberg pxa2xx_spi_dma_prepare(drv_data, dma_burst); 1006ca632f55SGrant Likely 1007ca632f55SGrant Likely /* Clear status and start DMA engine */ 1008ca632f55SGrant Likely cr1 = chip->cr1 | dma_thresh | drv_data->dma_cr1; 1009c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSSR, drv_data->clear_sr); 1010cd7bed00SMika Westerberg 1011cd7bed00SMika Westerberg pxa2xx_spi_dma_start(drv_data); 1012ca632f55SGrant Likely } else { 1013ca632f55SGrant Likely /* Ensure we have the correct interrupt handler */ 1014ca632f55SGrant Likely drv_data->transfer_handler = interrupt_transfer; 1015ca632f55SGrant Likely 1016ca632f55SGrant Likely /* Clear status */ 1017ca632f55SGrant Likely cr1 = chip->cr1 | chip->threshold | drv_data->int_cr1; 1018ca632f55SGrant Likely write_SSSR_CS(drv_data, drv_data->clear_sr); 1019ca632f55SGrant Likely } 1020ca632f55SGrant Likely 1021a0d2642eSMika Westerberg if (is_lpss_ssp(drv_data)) { 1022c039dd27SJarkko Nikula if ((pxa2xx_spi_read(drv_data, SSIRF) & 0xff) 1023c039dd27SJarkko Nikula != chip->lpss_rx_threshold) 1024c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSIRF, 1025c039dd27SJarkko Nikula chip->lpss_rx_threshold); 1026c039dd27SJarkko Nikula if ((pxa2xx_spi_read(drv_data, SSITF) & 0xffff) 1027c039dd27SJarkko Nikula != chip->lpss_tx_threshold) 1028c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSITF, 1029c039dd27SJarkko Nikula chip->lpss_tx_threshold); 1030a0d2642eSMika Westerberg } 1031a0d2642eSMika Westerberg 1032e5262d05SWeike Chen if (is_quark_x1000_ssp(drv_data) && 1033c039dd27SJarkko Nikula (pxa2xx_spi_read(drv_data, DDS_RATE) != chip->dds_rate)) 1034c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, DDS_RATE, chip->dds_rate); 1035e5262d05SWeike Chen 1036ca632f55SGrant Likely /* see if we need to reload the config registers */ 1037c039dd27SJarkko Nikula if ((pxa2xx_spi_read(drv_data, SSCR0) != cr0) 1038c039dd27SJarkko Nikula || (pxa2xx_spi_read(drv_data, SSCR1) & change_mask) 1039c039dd27SJarkko Nikula != (cr1 & change_mask)) { 1040ca632f55SGrant Likely /* stop the SSP, and update the other bits */ 1041c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSCR0, cr0 & ~SSCR0_SSE); 1042ca632f55SGrant Likely if (!pxa25x_ssp_comp(drv_data)) 1043c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSTO, chip->timeout); 1044ca632f55SGrant Likely /* first set CR1 without interrupt and service enables */ 1045c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSCR1, cr1 & change_mask); 1046ca632f55SGrant Likely /* restart the SSP */ 1047c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSCR0, cr0); 1048ca632f55SGrant Likely 1049ca632f55SGrant Likely } else { 1050ca632f55SGrant Likely if (!pxa25x_ssp_comp(drv_data)) 1051c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSTO, chip->timeout); 1052ca632f55SGrant Likely } 1053ca632f55SGrant Likely 1054ca632f55SGrant Likely cs_assert(drv_data); 1055ca632f55SGrant Likely 1056ca632f55SGrant Likely /* after chip select, release the data by enabling service 1057ca632f55SGrant Likely * requests and interrupts, without changing any mode bits */ 1058c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSCR1, cr1); 1059ca632f55SGrant Likely } 1060ca632f55SGrant Likely 10617f86bde9SMika Westerberg static int pxa2xx_spi_transfer_one_message(struct spi_master *master, 10627f86bde9SMika Westerberg struct spi_message *msg) 1063ca632f55SGrant Likely { 10647f86bde9SMika Westerberg struct driver_data *drv_data = spi_master_get_devdata(master); 1065ca632f55SGrant Likely 10667f86bde9SMika Westerberg drv_data->cur_msg = msg; 1067ca632f55SGrant Likely /* Initial message state*/ 1068ca632f55SGrant Likely drv_data->cur_msg->state = START_STATE; 1069ca632f55SGrant Likely drv_data->cur_transfer = list_entry(drv_data->cur_msg->transfers.next, 1070ca632f55SGrant Likely struct spi_transfer, 1071ca632f55SGrant Likely transfer_list); 1072ca632f55SGrant Likely 1073ca632f55SGrant Likely /* prepare to setup the SSP, in pump_transfers, using the per 1074ca632f55SGrant Likely * chip configuration */ 1075ca632f55SGrant Likely drv_data->cur_chip = spi_get_ctldata(drv_data->cur_msg->spi); 1076ca632f55SGrant Likely 1077ca632f55SGrant Likely /* Mark as busy and launch transfers */ 1078ca632f55SGrant Likely tasklet_schedule(&drv_data->pump_transfers); 1079ca632f55SGrant Likely return 0; 1080ca632f55SGrant Likely } 1081ca632f55SGrant Likely 10827d94a505SMika Westerberg static int pxa2xx_spi_unprepare_transfer(struct spi_master *master) 10837d94a505SMika Westerberg { 10847d94a505SMika Westerberg struct driver_data *drv_data = spi_master_get_devdata(master); 10857d94a505SMika Westerberg 10867d94a505SMika Westerberg /* Disable the SSP now */ 1087c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSCR0, 1088c039dd27SJarkko Nikula pxa2xx_spi_read(drv_data, SSCR0) & ~SSCR0_SSE); 10897d94a505SMika Westerberg 10907d94a505SMika Westerberg return 0; 10917d94a505SMika Westerberg } 10927d94a505SMika Westerberg 1093ca632f55SGrant Likely static int setup_cs(struct spi_device *spi, struct chip_data *chip, 1094ca632f55SGrant Likely struct pxa2xx_spi_chip *chip_info) 1095ca632f55SGrant Likely { 1096ca632f55SGrant Likely int err = 0; 1097ca632f55SGrant Likely 1098ca632f55SGrant Likely if (chip == NULL || chip_info == NULL) 1099ca632f55SGrant Likely return 0; 1100ca632f55SGrant Likely 1101ca632f55SGrant Likely /* NOTE: setup() can be called multiple times, possibly with 1102ca632f55SGrant Likely * different chip_info, release previously requested GPIO 1103ca632f55SGrant Likely */ 1104ca632f55SGrant Likely if (gpio_is_valid(chip->gpio_cs)) 1105ca632f55SGrant Likely gpio_free(chip->gpio_cs); 1106ca632f55SGrant Likely 1107ca632f55SGrant Likely /* If (*cs_control) is provided, ignore GPIO chip select */ 1108ca632f55SGrant Likely if (chip_info->cs_control) { 1109ca632f55SGrant Likely chip->cs_control = chip_info->cs_control; 1110ca632f55SGrant Likely return 0; 1111ca632f55SGrant Likely } 1112ca632f55SGrant Likely 1113ca632f55SGrant Likely if (gpio_is_valid(chip_info->gpio_cs)) { 1114ca632f55SGrant Likely err = gpio_request(chip_info->gpio_cs, "SPI_CS"); 1115ca632f55SGrant Likely if (err) { 1116f6bd03a7SJarkko Nikula dev_err(&spi->dev, "failed to request chip select GPIO%d\n", 1117f6bd03a7SJarkko Nikula chip_info->gpio_cs); 1118ca632f55SGrant Likely return err; 1119ca632f55SGrant Likely } 1120ca632f55SGrant Likely 1121ca632f55SGrant Likely chip->gpio_cs = chip_info->gpio_cs; 1122ca632f55SGrant Likely chip->gpio_cs_inverted = spi->mode & SPI_CS_HIGH; 1123ca632f55SGrant Likely 1124ca632f55SGrant Likely err = gpio_direction_output(chip->gpio_cs, 1125ca632f55SGrant Likely !chip->gpio_cs_inverted); 1126ca632f55SGrant Likely } 1127ca632f55SGrant Likely 1128ca632f55SGrant Likely return err; 1129ca632f55SGrant Likely } 1130ca632f55SGrant Likely 1131ca632f55SGrant Likely static int setup(struct spi_device *spi) 1132ca632f55SGrant Likely { 1133ca632f55SGrant Likely struct pxa2xx_spi_chip *chip_info = NULL; 1134ca632f55SGrant Likely struct chip_data *chip; 1135dccf7369SJarkko Nikula const struct lpss_config *config; 1136ca632f55SGrant Likely struct driver_data *drv_data = spi_master_get_devdata(spi->master); 1137a0d2642eSMika Westerberg uint tx_thres, tx_hi_thres, rx_thres; 1138a0d2642eSMika Westerberg 1139e5262d05SWeike Chen switch (drv_data->ssp_type) { 1140e5262d05SWeike Chen case QUARK_X1000_SSP: 1141e5262d05SWeike Chen tx_thres = TX_THRESH_QUARK_X1000_DFLT; 1142e5262d05SWeike Chen tx_hi_thres = 0; 1143e5262d05SWeike Chen rx_thres = RX_THRESH_QUARK_X1000_DFLT; 1144e5262d05SWeike Chen break; 114503fbf488SJarkko Nikula case LPSS_LPT_SSP: 114603fbf488SJarkko Nikula case LPSS_BYT_SSP: 114734cadd9cSJarkko Nikula case LPSS_SPT_SSP: 1148dccf7369SJarkko Nikula config = lpss_get_config(drv_data); 1149dccf7369SJarkko Nikula tx_thres = config->tx_threshold_lo; 1150dccf7369SJarkko Nikula tx_hi_thres = config->tx_threshold_hi; 1151dccf7369SJarkko Nikula rx_thres = config->rx_threshold; 1152e5262d05SWeike Chen break; 1153e5262d05SWeike Chen default: 1154a0d2642eSMika Westerberg tx_thres = TX_THRESH_DFLT; 1155a0d2642eSMika Westerberg tx_hi_thres = 0; 1156a0d2642eSMika Westerberg rx_thres = RX_THRESH_DFLT; 1157e5262d05SWeike Chen break; 1158a0d2642eSMika Westerberg } 1159ca632f55SGrant Likely 1160ca632f55SGrant Likely /* Only alloc on first setup */ 1161ca632f55SGrant Likely chip = spi_get_ctldata(spi); 1162ca632f55SGrant Likely if (!chip) { 1163ca632f55SGrant Likely chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL); 11649deae459SJingoo Han if (!chip) 1165ca632f55SGrant Likely return -ENOMEM; 1166ca632f55SGrant Likely 1167ca632f55SGrant Likely if (drv_data->ssp_type == CE4100_SSP) { 1168ca632f55SGrant Likely if (spi->chip_select > 4) { 1169f6bd03a7SJarkko Nikula dev_err(&spi->dev, 1170f6bd03a7SJarkko Nikula "failed setup: cs number must not be > 4.\n"); 1171ca632f55SGrant Likely kfree(chip); 1172ca632f55SGrant Likely return -EINVAL; 1173ca632f55SGrant Likely } 1174ca632f55SGrant Likely 1175ca632f55SGrant Likely chip->frm = spi->chip_select; 1176ca632f55SGrant Likely } else 1177ca632f55SGrant Likely chip->gpio_cs = -1; 1178ca632f55SGrant Likely chip->enable_dma = 0; 1179ca632f55SGrant Likely chip->timeout = TIMOUT_DFLT; 1180ca632f55SGrant Likely } 1181ca632f55SGrant Likely 1182ca632f55SGrant Likely /* protocol drivers may change the chip settings, so... 1183ca632f55SGrant Likely * if chip_info exists, use it */ 1184ca632f55SGrant Likely chip_info = spi->controller_data; 1185ca632f55SGrant Likely 1186ca632f55SGrant Likely /* chip_info isn't always needed */ 1187ca632f55SGrant Likely chip->cr1 = 0; 1188ca632f55SGrant Likely if (chip_info) { 1189ca632f55SGrant Likely if (chip_info->timeout) 1190ca632f55SGrant Likely chip->timeout = chip_info->timeout; 1191ca632f55SGrant Likely if (chip_info->tx_threshold) 1192ca632f55SGrant Likely tx_thres = chip_info->tx_threshold; 1193a0d2642eSMika Westerberg if (chip_info->tx_hi_threshold) 1194a0d2642eSMika Westerberg tx_hi_thres = chip_info->tx_hi_threshold; 1195ca632f55SGrant Likely if (chip_info->rx_threshold) 1196ca632f55SGrant Likely rx_thres = chip_info->rx_threshold; 1197ca632f55SGrant Likely chip->enable_dma = drv_data->master_info->enable_dma; 1198ca632f55SGrant Likely chip->dma_threshold = 0; 1199ca632f55SGrant Likely if (chip_info->enable_loopback) 1200ca632f55SGrant Likely chip->cr1 = SSCR1_LBM; 1201a3496855SMika Westerberg } else if (ACPI_HANDLE(&spi->dev)) { 1202a3496855SMika Westerberg /* 1203a3496855SMika Westerberg * Slave devices enumerated from ACPI namespace don't 1204a3496855SMika Westerberg * usually have chip_info but we still might want to use 1205a3496855SMika Westerberg * DMA with them. 1206a3496855SMika Westerberg */ 1207a3496855SMika Westerberg chip->enable_dma = drv_data->master_info->enable_dma; 1208ca632f55SGrant Likely } 1209ca632f55SGrant Likely 1210a0d2642eSMika Westerberg chip->lpss_rx_threshold = SSIRF_RxThresh(rx_thres); 1211a0d2642eSMika Westerberg chip->lpss_tx_threshold = SSITF_TxLoThresh(tx_thres) 1212a0d2642eSMika Westerberg | SSITF_TxHiThresh(tx_hi_thres); 1213a0d2642eSMika Westerberg 1214ca632f55SGrant Likely /* set dma burst and threshold outside of chip_info path so that if 1215ca632f55SGrant Likely * chip_info goes away after setting chip->enable_dma, the 1216ca632f55SGrant Likely * burst and threshold can still respond to changes in bits_per_word */ 1217ca632f55SGrant Likely if (chip->enable_dma) { 1218ca632f55SGrant Likely /* set up legal burst and threshold for dma */ 1219cd7bed00SMika Westerberg if (pxa2xx_spi_set_dma_burst_and_threshold(chip, spi, 1220cd7bed00SMika Westerberg spi->bits_per_word, 1221ca632f55SGrant Likely &chip->dma_burst_size, 1222ca632f55SGrant Likely &chip->dma_threshold)) { 1223f6bd03a7SJarkko Nikula dev_warn(&spi->dev, 1224f6bd03a7SJarkko Nikula "in setup: DMA burst size reduced to match bits_per_word\n"); 1225ca632f55SGrant Likely } 1226ca632f55SGrant Likely } 1227ca632f55SGrant Likely 1228e5262d05SWeike Chen switch (drv_data->ssp_type) { 1229e5262d05SWeike Chen case QUARK_X1000_SSP: 1230e5262d05SWeike Chen chip->threshold = (QUARK_X1000_SSCR1_RxTresh(rx_thres) 1231e5262d05SWeike Chen & QUARK_X1000_SSCR1_RFT) 1232e5262d05SWeike Chen | (QUARK_X1000_SSCR1_TxTresh(tx_thres) 1233e5262d05SWeike Chen & QUARK_X1000_SSCR1_TFT); 1234e5262d05SWeike Chen break; 1235e5262d05SWeike Chen default: 1236e5262d05SWeike Chen chip->threshold = (SSCR1_RxTresh(rx_thres) & SSCR1_RFT) | 1237e5262d05SWeike Chen (SSCR1_TxTresh(tx_thres) & SSCR1_TFT); 1238e5262d05SWeike Chen break; 1239e5262d05SWeike Chen } 1240e5262d05SWeike Chen 1241ca632f55SGrant Likely chip->cr1 &= ~(SSCR1_SPO | SSCR1_SPH); 1242ca632f55SGrant Likely chip->cr1 |= (((spi->mode & SPI_CPHA) != 0) ? SSCR1_SPH : 0) 1243ca632f55SGrant Likely | (((spi->mode & SPI_CPOL) != 0) ? SSCR1_SPO : 0); 1244ca632f55SGrant Likely 1245b833172fSMika Westerberg if (spi->mode & SPI_LOOP) 1246b833172fSMika Westerberg chip->cr1 |= SSCR1_LBM; 1247b833172fSMika Westerberg 1248ca632f55SGrant Likely if (spi->bits_per_word <= 8) { 1249ca632f55SGrant Likely chip->n_bytes = 1; 1250ca632f55SGrant Likely chip->read = u8_reader; 1251ca632f55SGrant Likely chip->write = u8_writer; 1252ca632f55SGrant Likely } else if (spi->bits_per_word <= 16) { 1253ca632f55SGrant Likely chip->n_bytes = 2; 1254ca632f55SGrant Likely chip->read = u16_reader; 1255ca632f55SGrant Likely chip->write = u16_writer; 1256ca632f55SGrant Likely } else if (spi->bits_per_word <= 32) { 1257ca632f55SGrant Likely chip->n_bytes = 4; 1258ca632f55SGrant Likely chip->read = u32_reader; 1259ca632f55SGrant Likely chip->write = u32_writer; 1260ca632f55SGrant Likely } 1261ca632f55SGrant Likely 1262ca632f55SGrant Likely spi_set_ctldata(spi, chip); 1263ca632f55SGrant Likely 1264ca632f55SGrant Likely if (drv_data->ssp_type == CE4100_SSP) 1265ca632f55SGrant Likely return 0; 1266ca632f55SGrant Likely 1267ca632f55SGrant Likely return setup_cs(spi, chip, chip_info); 1268ca632f55SGrant Likely } 1269ca632f55SGrant Likely 1270ca632f55SGrant Likely static void cleanup(struct spi_device *spi) 1271ca632f55SGrant Likely { 1272ca632f55SGrant Likely struct chip_data *chip = spi_get_ctldata(spi); 1273ca632f55SGrant Likely struct driver_data *drv_data = spi_master_get_devdata(spi->master); 1274ca632f55SGrant Likely 1275ca632f55SGrant Likely if (!chip) 1276ca632f55SGrant Likely return; 1277ca632f55SGrant Likely 1278ca632f55SGrant Likely if (drv_data->ssp_type != CE4100_SSP && gpio_is_valid(chip->gpio_cs)) 1279ca632f55SGrant Likely gpio_free(chip->gpio_cs); 1280ca632f55SGrant Likely 1281ca632f55SGrant Likely kfree(chip); 1282ca632f55SGrant Likely } 1283ca632f55SGrant Likely 1284a3496855SMika Westerberg #ifdef CONFIG_ACPI 128503fbf488SJarkko Nikula 12868422ddf7SMathias Krause static const struct acpi_device_id pxa2xx_spi_acpi_match[] = { 128703fbf488SJarkko Nikula { "INT33C0", LPSS_LPT_SSP }, 128803fbf488SJarkko Nikula { "INT33C1", LPSS_LPT_SSP }, 128903fbf488SJarkko Nikula { "INT3430", LPSS_LPT_SSP }, 129003fbf488SJarkko Nikula { "INT3431", LPSS_LPT_SSP }, 129103fbf488SJarkko Nikula { "80860F0E", LPSS_BYT_SSP }, 129203fbf488SJarkko Nikula { "8086228E", LPSS_BYT_SSP }, 129303fbf488SJarkko Nikula { }, 129403fbf488SJarkko Nikula }; 129503fbf488SJarkko Nikula MODULE_DEVICE_TABLE(acpi, pxa2xx_spi_acpi_match); 129603fbf488SJarkko Nikula 129734cadd9cSJarkko Nikula /* 129834cadd9cSJarkko Nikula * PCI IDs of compound devices that integrate both host controller and private 129934cadd9cSJarkko Nikula * integrated DMA engine. Please note these are not used in module 130034cadd9cSJarkko Nikula * autoloading and probing in this module but matching the LPSS SSP type. 130134cadd9cSJarkko Nikula */ 130234cadd9cSJarkko Nikula static const struct pci_device_id pxa2xx_spi_pci_compound_match[] = { 130334cadd9cSJarkko Nikula /* SPT-LP */ 130434cadd9cSJarkko Nikula { PCI_VDEVICE(INTEL, 0x9d29), LPSS_SPT_SSP }, 130534cadd9cSJarkko Nikula { PCI_VDEVICE(INTEL, 0x9d2a), LPSS_SPT_SSP }, 130634cadd9cSJarkko Nikula /* SPT-H */ 130734cadd9cSJarkko Nikula { PCI_VDEVICE(INTEL, 0xa129), LPSS_SPT_SSP }, 130834cadd9cSJarkko Nikula { PCI_VDEVICE(INTEL, 0xa12a), LPSS_SPT_SSP }, 130994e5c23dSAxel Lin { }, 131034cadd9cSJarkko Nikula }; 131134cadd9cSJarkko Nikula 131234cadd9cSJarkko Nikula static bool pxa2xx_spi_idma_filter(struct dma_chan *chan, void *param) 131334cadd9cSJarkko Nikula { 131434cadd9cSJarkko Nikula struct device *dev = param; 131534cadd9cSJarkko Nikula 131634cadd9cSJarkko Nikula if (dev != chan->device->dev->parent) 131734cadd9cSJarkko Nikula return false; 131834cadd9cSJarkko Nikula 131934cadd9cSJarkko Nikula return true; 132034cadd9cSJarkko Nikula } 132134cadd9cSJarkko Nikula 1322a3496855SMika Westerberg static struct pxa2xx_spi_master * 1323a3496855SMika Westerberg pxa2xx_spi_acpi_get_pdata(struct platform_device *pdev) 1324a3496855SMika Westerberg { 1325a3496855SMika Westerberg struct pxa2xx_spi_master *pdata; 1326a3496855SMika Westerberg struct acpi_device *adev; 1327a3496855SMika Westerberg struct ssp_device *ssp; 1328a3496855SMika Westerberg struct resource *res; 132934cadd9cSJarkko Nikula const struct acpi_device_id *adev_id = NULL; 133034cadd9cSJarkko Nikula const struct pci_device_id *pcidev_id = NULL; 13313b8b6d05SJarkko Nikula unsigned int devid; 13323b8b6d05SJarkko Nikula int type; 1333a3496855SMika Westerberg 1334b9f6940aSJarkko Nikula adev = ACPI_COMPANION(&pdev->dev); 1335b9f6940aSJarkko Nikula if (!adev) 1336a3496855SMika Westerberg return NULL; 1337a3496855SMika Westerberg 133834cadd9cSJarkko Nikula if (dev_is_pci(pdev->dev.parent)) 133934cadd9cSJarkko Nikula pcidev_id = pci_match_id(pxa2xx_spi_pci_compound_match, 134034cadd9cSJarkko Nikula to_pci_dev(pdev->dev.parent)); 134134cadd9cSJarkko Nikula else 134234cadd9cSJarkko Nikula adev_id = acpi_match_device(pdev->dev.driver->acpi_match_table, 134334cadd9cSJarkko Nikula &pdev->dev); 134434cadd9cSJarkko Nikula 134534cadd9cSJarkko Nikula if (adev_id) 134634cadd9cSJarkko Nikula type = (int)adev_id->driver_data; 134734cadd9cSJarkko Nikula else if (pcidev_id) 134834cadd9cSJarkko Nikula type = (int)pcidev_id->driver_data; 134903fbf488SJarkko Nikula else 135003fbf488SJarkko Nikula return NULL; 135103fbf488SJarkko Nikula 1352cc0ee987SMika Westerberg pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL); 13539deae459SJingoo Han if (!pdata) 1354a3496855SMika Westerberg return NULL; 1355a3496855SMika Westerberg 1356a3496855SMika Westerberg res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 1357a3496855SMika Westerberg if (!res) 1358a3496855SMika Westerberg return NULL; 1359a3496855SMika Westerberg 1360a3496855SMika Westerberg ssp = &pdata->ssp; 1361a3496855SMika Westerberg 1362a3496855SMika Westerberg ssp->phys_base = res->start; 1363cbfd6a21SSachin Kamat ssp->mmio_base = devm_ioremap_resource(&pdev->dev, res); 1364cbfd6a21SSachin Kamat if (IS_ERR(ssp->mmio_base)) 13656dc81f6fSMika Westerberg return NULL; 1366a3496855SMika Westerberg 136734cadd9cSJarkko Nikula if (pcidev_id) { 136834cadd9cSJarkko Nikula pdata->tx_param = pdev->dev.parent; 136934cadd9cSJarkko Nikula pdata->rx_param = pdev->dev.parent; 137034cadd9cSJarkko Nikula pdata->dma_filter = pxa2xx_spi_idma_filter; 137134cadd9cSJarkko Nikula } 137234cadd9cSJarkko Nikula 1373a3496855SMika Westerberg ssp->clk = devm_clk_get(&pdev->dev, NULL); 1374a3496855SMika Westerberg ssp->irq = platform_get_irq(pdev, 0); 137503fbf488SJarkko Nikula ssp->type = type; 1376a3496855SMika Westerberg ssp->pdev = pdev; 1377a3496855SMika Westerberg 1378a3496855SMika Westerberg ssp->port_id = -1; 13793b8b6d05SJarkko Nikula if (adev->pnp.unique_id && !kstrtouint(adev->pnp.unique_id, 0, &devid)) 1380a3496855SMika Westerberg ssp->port_id = devid; 1381a3496855SMika Westerberg 1382a3496855SMika Westerberg pdata->num_chipselect = 1; 1383cddb339bSMika Westerberg pdata->enable_dma = true; 1384a3496855SMika Westerberg 1385a3496855SMika Westerberg return pdata; 1386a3496855SMika Westerberg } 1387a3496855SMika Westerberg 1388a3496855SMika Westerberg #else 1389a3496855SMika Westerberg static inline struct pxa2xx_spi_master * 1390a3496855SMika Westerberg pxa2xx_spi_acpi_get_pdata(struct platform_device *pdev) 1391a3496855SMika Westerberg { 1392a3496855SMika Westerberg return NULL; 1393a3496855SMika Westerberg } 1394a3496855SMika Westerberg #endif 1395a3496855SMika Westerberg 1396fd4a319bSGrant Likely static int pxa2xx_spi_probe(struct platform_device *pdev) 1397ca632f55SGrant Likely { 1398ca632f55SGrant Likely struct device *dev = &pdev->dev; 1399ca632f55SGrant Likely struct pxa2xx_spi_master *platform_info; 1400ca632f55SGrant Likely struct spi_master *master; 1401ca632f55SGrant Likely struct driver_data *drv_data; 1402ca632f55SGrant Likely struct ssp_device *ssp; 1403ca632f55SGrant Likely int status; 1404c039dd27SJarkko Nikula u32 tmp; 1405ca632f55SGrant Likely 1406851bacf5SMika Westerberg platform_info = dev_get_platdata(dev); 1407851bacf5SMika Westerberg if (!platform_info) { 1408a3496855SMika Westerberg platform_info = pxa2xx_spi_acpi_get_pdata(pdev); 1409a3496855SMika Westerberg if (!platform_info) { 1410851bacf5SMika Westerberg dev_err(&pdev->dev, "missing platform data\n"); 1411851bacf5SMika Westerberg return -ENODEV; 1412851bacf5SMika Westerberg } 1413a3496855SMika Westerberg } 1414ca632f55SGrant Likely 1415ca632f55SGrant Likely ssp = pxa_ssp_request(pdev->id, pdev->name); 1416851bacf5SMika Westerberg if (!ssp) 1417851bacf5SMika Westerberg ssp = &platform_info->ssp; 1418851bacf5SMika Westerberg 1419851bacf5SMika Westerberg if (!ssp->mmio_base) { 1420851bacf5SMika Westerberg dev_err(&pdev->dev, "failed to get ssp\n"); 1421ca632f55SGrant Likely return -ENODEV; 1422ca632f55SGrant Likely } 1423ca632f55SGrant Likely 1424757fe8d5SJarkko Nikula master = spi_alloc_master(dev, sizeof(struct driver_data)); 1425ca632f55SGrant Likely if (!master) { 1426ca632f55SGrant Likely dev_err(&pdev->dev, "cannot alloc spi_master\n"); 1427ca632f55SGrant Likely pxa_ssp_free(ssp); 1428ca632f55SGrant Likely return -ENOMEM; 1429ca632f55SGrant Likely } 1430ca632f55SGrant Likely drv_data = spi_master_get_devdata(master); 1431ca632f55SGrant Likely drv_data->master = master; 1432ca632f55SGrant Likely drv_data->master_info = platform_info; 1433ca632f55SGrant Likely drv_data->pdev = pdev; 1434ca632f55SGrant Likely drv_data->ssp = ssp; 1435ca632f55SGrant Likely 1436ca632f55SGrant Likely master->dev.parent = &pdev->dev; 1437ca632f55SGrant Likely master->dev.of_node = pdev->dev.of_node; 1438ca632f55SGrant Likely /* the spi->mode bits understood by this driver: */ 1439b833172fSMika Westerberg master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH | SPI_LOOP; 1440ca632f55SGrant Likely 1441851bacf5SMika Westerberg master->bus_num = ssp->port_id; 1442ca632f55SGrant Likely master->num_chipselect = platform_info->num_chipselect; 1443ca632f55SGrant Likely master->dma_alignment = DMA_ALIGNMENT; 1444ca632f55SGrant Likely master->cleanup = cleanup; 1445ca632f55SGrant Likely master->setup = setup; 14467f86bde9SMika Westerberg master->transfer_one_message = pxa2xx_spi_transfer_one_message; 14477d94a505SMika Westerberg master->unprepare_transfer_hardware = pxa2xx_spi_unprepare_transfer; 14487dd62787SMark Brown master->auto_runtime_pm = true; 1449ca632f55SGrant Likely 1450ca632f55SGrant Likely drv_data->ssp_type = ssp->type; 1451ca632f55SGrant Likely 1452ca632f55SGrant Likely drv_data->ioaddr = ssp->mmio_base; 1453ca632f55SGrant Likely drv_data->ssdr_physical = ssp->phys_base + SSDR; 1454ca632f55SGrant Likely if (pxa25x_ssp_comp(drv_data)) { 1455e5262d05SWeike Chen switch (drv_data->ssp_type) { 1456e5262d05SWeike Chen case QUARK_X1000_SSP: 1457e5262d05SWeike Chen master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 32); 1458e5262d05SWeike Chen break; 1459e5262d05SWeike Chen default: 146024778be2SStephen Warren master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 16); 1461e5262d05SWeike Chen break; 1462e5262d05SWeike Chen } 1463e5262d05SWeike Chen 1464ca632f55SGrant Likely drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE; 1465ca632f55SGrant Likely drv_data->dma_cr1 = 0; 1466ca632f55SGrant Likely drv_data->clear_sr = SSSR_ROR; 1467ca632f55SGrant Likely drv_data->mask_sr = SSSR_RFS | SSSR_TFS | SSSR_ROR; 1468ca632f55SGrant Likely } else { 146924778be2SStephen Warren master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 32); 1470ca632f55SGrant Likely drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE | SSCR1_TINTE; 14715928808eSMika Westerberg drv_data->dma_cr1 = DEFAULT_DMA_CR1; 1472ca632f55SGrant Likely drv_data->clear_sr = SSSR_ROR | SSSR_TINT; 1473ca632f55SGrant Likely drv_data->mask_sr = SSSR_TINT | SSSR_RFS | SSSR_TFS | SSSR_ROR; 1474ca632f55SGrant Likely } 1475ca632f55SGrant Likely 1476ca632f55SGrant Likely status = request_irq(ssp->irq, ssp_int, IRQF_SHARED, dev_name(dev), 1477ca632f55SGrant Likely drv_data); 1478ca632f55SGrant Likely if (status < 0) { 1479ca632f55SGrant Likely dev_err(&pdev->dev, "cannot get IRQ %d\n", ssp->irq); 1480ca632f55SGrant Likely goto out_error_master_alloc; 1481ca632f55SGrant Likely } 1482ca632f55SGrant Likely 1483ca632f55SGrant Likely /* Setup DMA if requested */ 1484ca632f55SGrant Likely if (platform_info->enable_dma) { 1485cd7bed00SMika Westerberg status = pxa2xx_spi_dma_setup(drv_data); 1486cd7bed00SMika Westerberg if (status) { 1487cddb339bSMika Westerberg dev_dbg(dev, "no DMA channels available, using PIO\n"); 1488cd7bed00SMika Westerberg platform_info->enable_dma = false; 1489ca632f55SGrant Likely } 1490ca632f55SGrant Likely } 1491ca632f55SGrant Likely 1492ca632f55SGrant Likely /* Enable SOC clock */ 14933343b7a6SMika Westerberg clk_prepare_enable(ssp->clk); 14943343b7a6SMika Westerberg 14950eca7cf2SJarkko Nikula master->max_speed_hz = clk_get_rate(ssp->clk); 1496ca632f55SGrant Likely 1497ca632f55SGrant Likely /* Load default SSP configuration */ 1498c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSCR0, 0); 1499e5262d05SWeike Chen switch (drv_data->ssp_type) { 1500e5262d05SWeike Chen case QUARK_X1000_SSP: 1501c039dd27SJarkko Nikula tmp = QUARK_X1000_SSCR1_RxTresh(RX_THRESH_QUARK_X1000_DFLT) 1502c039dd27SJarkko Nikula | QUARK_X1000_SSCR1_TxTresh(TX_THRESH_QUARK_X1000_DFLT); 1503c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSCR1, tmp); 1504e5262d05SWeike Chen 1505e5262d05SWeike Chen /* using the Motorola SPI protocol and use 8 bit frame */ 1506c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSCR0, 1507c039dd27SJarkko Nikula QUARK_X1000_SSCR0_Motorola 1508c039dd27SJarkko Nikula | QUARK_X1000_SSCR0_DataSize(8)); 1509e5262d05SWeike Chen break; 1510e5262d05SWeike Chen default: 1511c039dd27SJarkko Nikula tmp = SSCR1_RxTresh(RX_THRESH_DFLT) | 1512c039dd27SJarkko Nikula SSCR1_TxTresh(TX_THRESH_DFLT); 1513c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSCR1, tmp); 1514c039dd27SJarkko Nikula tmp = SSCR0_SCR(2) | SSCR0_Motorola | SSCR0_DataSize(8); 1515c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSCR0, tmp); 1516e5262d05SWeike Chen break; 1517e5262d05SWeike Chen } 1518e5262d05SWeike Chen 1519ca632f55SGrant Likely if (!pxa25x_ssp_comp(drv_data)) 1520c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSTO, 0); 1521e5262d05SWeike Chen 1522e5262d05SWeike Chen if (!is_quark_x1000_ssp(drv_data)) 1523c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSPSP, 0); 1524ca632f55SGrant Likely 15257566bcc7SJarkko Nikula if (is_lpss_ssp(drv_data)) 1526a0d2642eSMika Westerberg lpss_ssp_setup(drv_data); 1527a0d2642eSMika Westerberg 15287f86bde9SMika Westerberg tasklet_init(&drv_data->pump_transfers, pump_transfers, 15297f86bde9SMika Westerberg (unsigned long)drv_data); 1530ca632f55SGrant Likely 1531836d1a22SAntonio Ospite pm_runtime_set_autosuspend_delay(&pdev->dev, 50); 1532836d1a22SAntonio Ospite pm_runtime_use_autosuspend(&pdev->dev); 1533836d1a22SAntonio Ospite pm_runtime_set_active(&pdev->dev); 1534836d1a22SAntonio Ospite pm_runtime_enable(&pdev->dev); 1535836d1a22SAntonio Ospite 1536ca632f55SGrant Likely /* Register with the SPI framework */ 1537ca632f55SGrant Likely platform_set_drvdata(pdev, drv_data); 1538a807fcd0SJingoo Han status = devm_spi_register_master(&pdev->dev, master); 1539ca632f55SGrant Likely if (status != 0) { 1540ca632f55SGrant Likely dev_err(&pdev->dev, "problem registering spi master\n"); 15417f86bde9SMika Westerberg goto out_error_clock_enabled; 1542ca632f55SGrant Likely } 1543ca632f55SGrant Likely 1544ca632f55SGrant Likely return status; 1545ca632f55SGrant Likely 1546ca632f55SGrant Likely out_error_clock_enabled: 15473343b7a6SMika Westerberg clk_disable_unprepare(ssp->clk); 1548cd7bed00SMika Westerberg pxa2xx_spi_dma_release(drv_data); 1549ca632f55SGrant Likely free_irq(ssp->irq, drv_data); 1550ca632f55SGrant Likely 1551ca632f55SGrant Likely out_error_master_alloc: 1552ca632f55SGrant Likely spi_master_put(master); 1553ca632f55SGrant Likely pxa_ssp_free(ssp); 1554ca632f55SGrant Likely return status; 1555ca632f55SGrant Likely } 1556ca632f55SGrant Likely 1557ca632f55SGrant Likely static int pxa2xx_spi_remove(struct platform_device *pdev) 1558ca632f55SGrant Likely { 1559ca632f55SGrant Likely struct driver_data *drv_data = platform_get_drvdata(pdev); 1560ca632f55SGrant Likely struct ssp_device *ssp; 1561ca632f55SGrant Likely 1562ca632f55SGrant Likely if (!drv_data) 1563ca632f55SGrant Likely return 0; 1564ca632f55SGrant Likely ssp = drv_data->ssp; 1565ca632f55SGrant Likely 15667d94a505SMika Westerberg pm_runtime_get_sync(&pdev->dev); 15677d94a505SMika Westerberg 1568ca632f55SGrant Likely /* Disable the SSP at the peripheral and SOC level */ 1569c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSCR0, 0); 15703343b7a6SMika Westerberg clk_disable_unprepare(ssp->clk); 1571ca632f55SGrant Likely 1572ca632f55SGrant Likely /* Release DMA */ 1573cd7bed00SMika Westerberg if (drv_data->master_info->enable_dma) 1574cd7bed00SMika Westerberg pxa2xx_spi_dma_release(drv_data); 1575ca632f55SGrant Likely 15767d94a505SMika Westerberg pm_runtime_put_noidle(&pdev->dev); 15777d94a505SMika Westerberg pm_runtime_disable(&pdev->dev); 15787d94a505SMika Westerberg 1579ca632f55SGrant Likely /* Release IRQ */ 1580ca632f55SGrant Likely free_irq(ssp->irq, drv_data); 1581ca632f55SGrant Likely 1582ca632f55SGrant Likely /* Release SSP */ 1583ca632f55SGrant Likely pxa_ssp_free(ssp); 1584ca632f55SGrant Likely 1585ca632f55SGrant Likely return 0; 1586ca632f55SGrant Likely } 1587ca632f55SGrant Likely 1588ca632f55SGrant Likely static void pxa2xx_spi_shutdown(struct platform_device *pdev) 1589ca632f55SGrant Likely { 1590ca632f55SGrant Likely int status = 0; 1591ca632f55SGrant Likely 1592ca632f55SGrant Likely if ((status = pxa2xx_spi_remove(pdev)) != 0) 1593ca632f55SGrant Likely dev_err(&pdev->dev, "shutdown failed with %d\n", status); 1594ca632f55SGrant Likely } 1595ca632f55SGrant Likely 1596382cebb0SMika Westerberg #ifdef CONFIG_PM_SLEEP 1597ca632f55SGrant Likely static int pxa2xx_spi_suspend(struct device *dev) 1598ca632f55SGrant Likely { 1599ca632f55SGrant Likely struct driver_data *drv_data = dev_get_drvdata(dev); 1600ca632f55SGrant Likely struct ssp_device *ssp = drv_data->ssp; 1601ca632f55SGrant Likely int status = 0; 1602ca632f55SGrant Likely 16037f86bde9SMika Westerberg status = spi_master_suspend(drv_data->master); 1604ca632f55SGrant Likely if (status != 0) 1605ca632f55SGrant Likely return status; 1606c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSCR0, 0); 16072b9375b9SDmitry Eremin-Solenikov 16082b9375b9SDmitry Eremin-Solenikov if (!pm_runtime_suspended(dev)) 16093343b7a6SMika Westerberg clk_disable_unprepare(ssp->clk); 1610ca632f55SGrant Likely 1611ca632f55SGrant Likely return 0; 1612ca632f55SGrant Likely } 1613ca632f55SGrant Likely 1614ca632f55SGrant Likely static int pxa2xx_spi_resume(struct device *dev) 1615ca632f55SGrant Likely { 1616ca632f55SGrant Likely struct driver_data *drv_data = dev_get_drvdata(dev); 1617ca632f55SGrant Likely struct ssp_device *ssp = drv_data->ssp; 1618ca632f55SGrant Likely int status = 0; 1619ca632f55SGrant Likely 1620ca632f55SGrant Likely /* Enable the SSP clock */ 16212b9375b9SDmitry Eremin-Solenikov if (!pm_runtime_suspended(dev)) 16223343b7a6SMika Westerberg clk_prepare_enable(ssp->clk); 1623ca632f55SGrant Likely 1624c50325f7SChew, Chiau Ee /* Restore LPSS private register bits */ 162548421adfSJarkko Nikula if (is_lpss_ssp(drv_data)) 1626c50325f7SChew, Chiau Ee lpss_ssp_setup(drv_data); 1627c50325f7SChew, Chiau Ee 1628ca632f55SGrant Likely /* Start the queue running */ 16297f86bde9SMika Westerberg status = spi_master_resume(drv_data->master); 1630ca632f55SGrant Likely if (status != 0) { 1631ca632f55SGrant Likely dev_err(dev, "problem starting queue (%d)\n", status); 1632ca632f55SGrant Likely return status; 1633ca632f55SGrant Likely } 1634ca632f55SGrant Likely 1635ca632f55SGrant Likely return 0; 1636ca632f55SGrant Likely } 16377d94a505SMika Westerberg #endif 16387d94a505SMika Westerberg 1639ec833050SRafael J. Wysocki #ifdef CONFIG_PM 16407d94a505SMika Westerberg static int pxa2xx_spi_runtime_suspend(struct device *dev) 16417d94a505SMika Westerberg { 16427d94a505SMika Westerberg struct driver_data *drv_data = dev_get_drvdata(dev); 16437d94a505SMika Westerberg 16447d94a505SMika Westerberg clk_disable_unprepare(drv_data->ssp->clk); 16457d94a505SMika Westerberg return 0; 16467d94a505SMika Westerberg } 16477d94a505SMika Westerberg 16487d94a505SMika Westerberg static int pxa2xx_spi_runtime_resume(struct device *dev) 16497d94a505SMika Westerberg { 16507d94a505SMika Westerberg struct driver_data *drv_data = dev_get_drvdata(dev); 16517d94a505SMika Westerberg 16527d94a505SMika Westerberg clk_prepare_enable(drv_data->ssp->clk); 16537d94a505SMika Westerberg return 0; 16547d94a505SMika Westerberg } 16557d94a505SMika Westerberg #endif 1656ca632f55SGrant Likely 1657ca632f55SGrant Likely static const struct dev_pm_ops pxa2xx_spi_pm_ops = { 16587d94a505SMika Westerberg SET_SYSTEM_SLEEP_PM_OPS(pxa2xx_spi_suspend, pxa2xx_spi_resume) 16597d94a505SMika Westerberg SET_RUNTIME_PM_OPS(pxa2xx_spi_runtime_suspend, 16607d94a505SMika Westerberg pxa2xx_spi_runtime_resume, NULL) 1661ca632f55SGrant Likely }; 1662ca632f55SGrant Likely 1663ca632f55SGrant Likely static struct platform_driver driver = { 1664ca632f55SGrant Likely .driver = { 1665ca632f55SGrant Likely .name = "pxa2xx-spi", 1666ca632f55SGrant Likely .pm = &pxa2xx_spi_pm_ops, 1667a3496855SMika Westerberg .acpi_match_table = ACPI_PTR(pxa2xx_spi_acpi_match), 1668ca632f55SGrant Likely }, 1669ca632f55SGrant Likely .probe = pxa2xx_spi_probe, 1670ca632f55SGrant Likely .remove = pxa2xx_spi_remove, 1671ca632f55SGrant Likely .shutdown = pxa2xx_spi_shutdown, 1672ca632f55SGrant Likely }; 1673ca632f55SGrant Likely 1674ca632f55SGrant Likely static int __init pxa2xx_spi_init(void) 1675ca632f55SGrant Likely { 1676ca632f55SGrant Likely return platform_driver_register(&driver); 1677ca632f55SGrant Likely } 1678ca632f55SGrant Likely subsys_initcall(pxa2xx_spi_init); 1679ca632f55SGrant Likely 1680ca632f55SGrant Likely static void __exit pxa2xx_spi_exit(void) 1681ca632f55SGrant Likely { 1682ca632f55SGrant Likely platform_driver_unregister(&driver); 1683ca632f55SGrant Likely } 1684ca632f55SGrant Likely module_exit(pxa2xx_spi_exit); 1685