xref: /openbmc/linux/drivers/spi/spi-pxa2xx.c (revision c957e8f084e0d21febcd6b8a0ea9631eccc92f36)
1ca632f55SGrant Likely /*
2ca632f55SGrant Likely  * Copyright (C) 2005 Stephen Street / StreetFire Sound Labs
3a0d2642eSMika Westerberg  * Copyright (C) 2013, Intel Corporation
4ca632f55SGrant Likely  *
5ca632f55SGrant Likely  * This program is free software; you can redistribute it and/or modify
6ca632f55SGrant Likely  * it under the terms of the GNU General Public License as published by
7ca632f55SGrant Likely  * the Free Software Foundation; either version 2 of the License, or
8ca632f55SGrant Likely  * (at your option) any later version.
9ca632f55SGrant Likely  *
10ca632f55SGrant Likely  * This program is distributed in the hope that it will be useful,
11ca632f55SGrant Likely  * but WITHOUT ANY WARRANTY; without even the implied warranty of
12ca632f55SGrant Likely  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
13ca632f55SGrant Likely  * GNU General Public License for more details.
14ca632f55SGrant Likely  *
15ca632f55SGrant Likely  * You should have received a copy of the GNU General Public License
16ca632f55SGrant Likely  * along with this program; if not, write to the Free Software
17ca632f55SGrant Likely  * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
18ca632f55SGrant Likely  */
19ca632f55SGrant Likely 
20ca632f55SGrant Likely #include <linux/init.h>
21ca632f55SGrant Likely #include <linux/module.h>
22ca632f55SGrant Likely #include <linux/device.h>
23ca632f55SGrant Likely #include <linux/ioport.h>
24ca632f55SGrant Likely #include <linux/errno.h>
25cbfd6a21SSachin Kamat #include <linux/err.h>
26ca632f55SGrant Likely #include <linux/interrupt.h>
27ca632f55SGrant Likely #include <linux/platform_device.h>
28ca632f55SGrant Likely #include <linux/spi/pxa2xx_spi.h>
29ca632f55SGrant Likely #include <linux/spi/spi.h>
30ca632f55SGrant Likely #include <linux/delay.h>
31ca632f55SGrant Likely #include <linux/gpio.h>
32ca632f55SGrant Likely #include <linux/slab.h>
333343b7a6SMika Westerberg #include <linux/clk.h>
347d94a505SMika Westerberg #include <linux/pm_runtime.h>
35a3496855SMika Westerberg #include <linux/acpi.h>
36ca632f55SGrant Likely 
37ca632f55SGrant Likely #include <asm/io.h>
38ca632f55SGrant Likely #include <asm/irq.h>
39ca632f55SGrant Likely #include <asm/delay.h>
40ca632f55SGrant Likely 
41cd7bed00SMika Westerberg #include "spi-pxa2xx.h"
42ca632f55SGrant Likely 
43ca632f55SGrant Likely MODULE_AUTHOR("Stephen Street");
44ca632f55SGrant Likely MODULE_DESCRIPTION("PXA2xx SSP SPI Controller");
45ca632f55SGrant Likely MODULE_LICENSE("GPL");
46ca632f55SGrant Likely MODULE_ALIAS("platform:pxa2xx-spi");
47ca632f55SGrant Likely 
48ca632f55SGrant Likely #define MAX_BUSES 3
49ca632f55SGrant Likely 
50ca632f55SGrant Likely #define TIMOUT_DFLT		1000
51ca632f55SGrant Likely 
52ca632f55SGrant Likely /*
53ca632f55SGrant Likely  * for testing SSCR1 changes that require SSP restart, basically
54ca632f55SGrant Likely  * everything except the service and interrupt enables, the pxa270 developer
55ca632f55SGrant Likely  * manual says only SSCR1_SCFR, SSCR1_SPH, SSCR1_SPO need to be in this
56ca632f55SGrant Likely  * list, but the PXA255 dev man says all bits without really meaning the
57ca632f55SGrant Likely  * service and interrupt enables
58ca632f55SGrant Likely  */
59ca632f55SGrant Likely #define SSCR1_CHANGE_MASK (SSCR1_TTELP | SSCR1_TTE | SSCR1_SCFR \
60ca632f55SGrant Likely 				| SSCR1_ECRA | SSCR1_ECRB | SSCR1_SCLKDIR \
61ca632f55SGrant Likely 				| SSCR1_SFRMDIR | SSCR1_RWOT | SSCR1_TRAIL \
62ca632f55SGrant Likely 				| SSCR1_IFS | SSCR1_STRF | SSCR1_EFWR \
63ca632f55SGrant Likely 				| SSCR1_RFT | SSCR1_TFT | SSCR1_MWDS \
64ca632f55SGrant Likely 				| SSCR1_SPH | SSCR1_SPO | SSCR1_LBM)
65ca632f55SGrant Likely 
66e5262d05SWeike Chen #define QUARK_X1000_SSCR1_CHANGE_MASK (QUARK_X1000_SSCR1_STRF	\
67e5262d05SWeike Chen 				| QUARK_X1000_SSCR1_EFWR	\
68e5262d05SWeike Chen 				| QUARK_X1000_SSCR1_RFT		\
69e5262d05SWeike Chen 				| QUARK_X1000_SSCR1_TFT		\
70e5262d05SWeike Chen 				| SSCR1_SPH | SSCR1_SPO | SSCR1_LBM)
71e5262d05SWeike Chen 
72a0d2642eSMika Westerberg #define LPSS_RX_THRESH_DFLT	64
73a0d2642eSMika Westerberg #define LPSS_TX_LOTHRESH_DFLT	160
74a0d2642eSMika Westerberg #define LPSS_TX_HITHRESH_DFLT	224
75a0d2642eSMika Westerberg 
76e5262d05SWeike Chen struct quark_spi_rate {
77e5262d05SWeike Chen 	u32 bitrate;
78e5262d05SWeike Chen 	u32 dds_clk_rate;
79e5262d05SWeike Chen 	u32 clk_div;
80e5262d05SWeike Chen };
81e5262d05SWeike Chen 
82e5262d05SWeike Chen /*
83e5262d05SWeike Chen  * 'rate', 'dds', 'clk_div' lookup table, which is defined in
84e5262d05SWeike Chen  * the Quark SPI datasheet.
85e5262d05SWeike Chen  */
86e5262d05SWeike Chen static const struct quark_spi_rate quark_spi_rate_table[] = {
87e5262d05SWeike Chen /*	bitrate,	dds_clk_rate,	clk_div */
88e5262d05SWeike Chen 	{50000000,	0x800000,	0},
89e5262d05SWeike Chen 	{40000000,	0x666666,	0},
90e5262d05SWeike Chen 	{25000000,	0x400000,	0},
91e5262d05SWeike Chen 	{20000000,	0x666666,	1},
92e5262d05SWeike Chen 	{16667000,	0x800000,	2},
93e5262d05SWeike Chen 	{13333000,	0x666666,	2},
94e5262d05SWeike Chen 	{12500000,	0x200000,	0},
95e5262d05SWeike Chen 	{10000000,	0x800000,	4},
96e5262d05SWeike Chen 	{8000000,	0x666666,	4},
97e5262d05SWeike Chen 	{6250000,	0x400000,	3},
98e5262d05SWeike Chen 	{5000000,	0x400000,	4},
99e5262d05SWeike Chen 	{4000000,	0x666666,	9},
100e5262d05SWeike Chen 	{3125000,	0x80000,	0},
101e5262d05SWeike Chen 	{2500000,	0x400000,	9},
102e5262d05SWeike Chen 	{2000000,	0x666666,	19},
103e5262d05SWeike Chen 	{1563000,	0x40000,	0},
104e5262d05SWeike Chen 	{1250000,	0x200000,	9},
105e5262d05SWeike Chen 	{1000000,	0x400000,	24},
106e5262d05SWeike Chen 	{800000,	0x666666,	49},
107e5262d05SWeike Chen 	{781250,	0x20000,	0},
108e5262d05SWeike Chen 	{625000,	0x200000,	19},
109e5262d05SWeike Chen 	{500000,	0x400000,	49},
110e5262d05SWeike Chen 	{400000,	0x666666,	99},
111e5262d05SWeike Chen 	{390625,	0x10000,	0},
112e5262d05SWeike Chen 	{250000,	0x400000,	99},
113e5262d05SWeike Chen 	{200000,	0x666666,	199},
114e5262d05SWeike Chen 	{195313,	0x8000,		0},
115e5262d05SWeike Chen 	{125000,	0x100000,	49},
116e5262d05SWeike Chen 	{100000,	0x200000,	124},
117e5262d05SWeike Chen 	{50000,		0x100000,	124},
118e5262d05SWeike Chen 	{25000,		0x80000,	124},
119e5262d05SWeike Chen 	{10016,		0x20000,	77},
120e5262d05SWeike Chen 	{5040,		0x20000,	154},
121e5262d05SWeike Chen 	{1002,		0x8000,		194},
122e5262d05SWeike Chen };
123e5262d05SWeike Chen 
124a0d2642eSMika Westerberg /* Offset from drv_data->lpss_base */
1251de70612SMika Westerberg #define GENERAL_REG		0x08
1261de70612SMika Westerberg #define GENERAL_REG_RXTO_HOLDOFF_DISABLE BIT(24)
1270054e28dSMika Westerberg #define SSP_REG			0x0c
128a0d2642eSMika Westerberg #define SPI_CS_CONTROL		0x18
129a0d2642eSMika Westerberg #define SPI_CS_CONTROL_SW_MODE	BIT(0)
130a0d2642eSMika Westerberg #define SPI_CS_CONTROL_CS_HIGH	BIT(1)
131a0d2642eSMika Westerberg 
132a0d2642eSMika Westerberg static bool is_lpss_ssp(const struct driver_data *drv_data)
133a0d2642eSMika Westerberg {
134a0d2642eSMika Westerberg 	return drv_data->ssp_type == LPSS_SSP;
135a0d2642eSMika Westerberg }
136a0d2642eSMika Westerberg 
137e5262d05SWeike Chen static bool is_quark_x1000_ssp(const struct driver_data *drv_data)
138e5262d05SWeike Chen {
139e5262d05SWeike Chen 	return drv_data->ssp_type == QUARK_X1000_SSP;
140e5262d05SWeike Chen }
141e5262d05SWeike Chen 
1424fdb2424SWeike Chen static u32 pxa2xx_spi_get_ssrc1_change_mask(const struct driver_data *drv_data)
1434fdb2424SWeike Chen {
1444fdb2424SWeike Chen 	switch (drv_data->ssp_type) {
145e5262d05SWeike Chen 	case QUARK_X1000_SSP:
146e5262d05SWeike Chen 		return QUARK_X1000_SSCR1_CHANGE_MASK;
1474fdb2424SWeike Chen 	default:
1484fdb2424SWeike Chen 		return SSCR1_CHANGE_MASK;
1494fdb2424SWeike Chen 	}
1504fdb2424SWeike Chen }
1514fdb2424SWeike Chen 
1524fdb2424SWeike Chen static u32
1534fdb2424SWeike Chen pxa2xx_spi_get_rx_default_thre(const struct driver_data *drv_data)
1544fdb2424SWeike Chen {
1554fdb2424SWeike Chen 	switch (drv_data->ssp_type) {
156e5262d05SWeike Chen 	case QUARK_X1000_SSP:
157e5262d05SWeike Chen 		return RX_THRESH_QUARK_X1000_DFLT;
1584fdb2424SWeike Chen 	default:
1594fdb2424SWeike Chen 		return RX_THRESH_DFLT;
1604fdb2424SWeike Chen 	}
1614fdb2424SWeike Chen }
1624fdb2424SWeike Chen 
1634fdb2424SWeike Chen static bool pxa2xx_spi_txfifo_full(const struct driver_data *drv_data)
1644fdb2424SWeike Chen {
1654fdb2424SWeike Chen 	void __iomem *reg = drv_data->ioaddr;
1664fdb2424SWeike Chen 	u32 mask;
1674fdb2424SWeike Chen 
1684fdb2424SWeike Chen 	switch (drv_data->ssp_type) {
169e5262d05SWeike Chen 	case QUARK_X1000_SSP:
170e5262d05SWeike Chen 		mask = QUARK_X1000_SSSR_TFL_MASK;
171e5262d05SWeike Chen 		break;
1724fdb2424SWeike Chen 	default:
1734fdb2424SWeike Chen 		mask = SSSR_TFL_MASK;
1744fdb2424SWeike Chen 		break;
1754fdb2424SWeike Chen 	}
1764fdb2424SWeike Chen 
1774fdb2424SWeike Chen 	return (read_SSSR(reg) & mask) == mask;
1784fdb2424SWeike Chen }
1794fdb2424SWeike Chen 
1804fdb2424SWeike Chen static void pxa2xx_spi_clear_rx_thre(const struct driver_data *drv_data,
1814fdb2424SWeike Chen 				     u32 *sccr1_reg)
1824fdb2424SWeike Chen {
1834fdb2424SWeike Chen 	u32 mask;
1844fdb2424SWeike Chen 
1854fdb2424SWeike Chen 	switch (drv_data->ssp_type) {
186e5262d05SWeike Chen 	case QUARK_X1000_SSP:
187e5262d05SWeike Chen 		mask = QUARK_X1000_SSCR1_RFT;
188e5262d05SWeike Chen 		break;
1894fdb2424SWeike Chen 	default:
1904fdb2424SWeike Chen 		mask = SSCR1_RFT;
1914fdb2424SWeike Chen 		break;
1924fdb2424SWeike Chen 	}
1934fdb2424SWeike Chen 	*sccr1_reg &= ~mask;
1944fdb2424SWeike Chen }
1954fdb2424SWeike Chen 
1964fdb2424SWeike Chen static void pxa2xx_spi_set_rx_thre(const struct driver_data *drv_data,
1974fdb2424SWeike Chen 				   u32 *sccr1_reg, u32 threshold)
1984fdb2424SWeike Chen {
1994fdb2424SWeike Chen 	switch (drv_data->ssp_type) {
200e5262d05SWeike Chen 	case QUARK_X1000_SSP:
201e5262d05SWeike Chen 		*sccr1_reg |= QUARK_X1000_SSCR1_RxTresh(threshold);
202e5262d05SWeike Chen 		break;
2034fdb2424SWeike Chen 	default:
2044fdb2424SWeike Chen 		*sccr1_reg |= SSCR1_RxTresh(threshold);
2054fdb2424SWeike Chen 		break;
2064fdb2424SWeike Chen 	}
2074fdb2424SWeike Chen }
2084fdb2424SWeike Chen 
2094fdb2424SWeike Chen static u32 pxa2xx_configure_sscr0(const struct driver_data *drv_data,
2104fdb2424SWeike Chen 				  u32 clk_div, u8 bits)
2114fdb2424SWeike Chen {
2124fdb2424SWeike Chen 	switch (drv_data->ssp_type) {
213e5262d05SWeike Chen 	case QUARK_X1000_SSP:
214e5262d05SWeike Chen 		return clk_div
215e5262d05SWeike Chen 			| QUARK_X1000_SSCR0_Motorola
216e5262d05SWeike Chen 			| QUARK_X1000_SSCR0_DataSize(bits > 32 ? 8 : bits)
217e5262d05SWeike Chen 			| SSCR0_SSE;
2184fdb2424SWeike Chen 	default:
2194fdb2424SWeike Chen 		return clk_div
2204fdb2424SWeike Chen 			| SSCR0_Motorola
2214fdb2424SWeike Chen 			| SSCR0_DataSize(bits > 16 ? bits - 16 : bits)
2224fdb2424SWeike Chen 			| SSCR0_SSE
2234fdb2424SWeike Chen 			| (bits > 16 ? SSCR0_EDSS : 0);
2244fdb2424SWeike Chen 	}
2254fdb2424SWeike Chen }
2264fdb2424SWeike Chen 
227a0d2642eSMika Westerberg /*
228a0d2642eSMika Westerberg  * Read and write LPSS SSP private registers. Caller must first check that
229a0d2642eSMika Westerberg  * is_lpss_ssp() returns true before these can be called.
230a0d2642eSMika Westerberg  */
231a0d2642eSMika Westerberg static u32 __lpss_ssp_read_priv(struct driver_data *drv_data, unsigned offset)
232a0d2642eSMika Westerberg {
233a0d2642eSMika Westerberg 	WARN_ON(!drv_data->lpss_base);
234a0d2642eSMika Westerberg 	return readl(drv_data->lpss_base + offset);
235a0d2642eSMika Westerberg }
236a0d2642eSMika Westerberg 
237a0d2642eSMika Westerberg static void __lpss_ssp_write_priv(struct driver_data *drv_data,
238a0d2642eSMika Westerberg 				  unsigned offset, u32 value)
239a0d2642eSMika Westerberg {
240a0d2642eSMika Westerberg 	WARN_ON(!drv_data->lpss_base);
241a0d2642eSMika Westerberg 	writel(value, drv_data->lpss_base + offset);
242a0d2642eSMika Westerberg }
243a0d2642eSMika Westerberg 
244a0d2642eSMika Westerberg /*
245a0d2642eSMika Westerberg  * lpss_ssp_setup - perform LPSS SSP specific setup
246a0d2642eSMika Westerberg  * @drv_data: pointer to the driver private data
247a0d2642eSMika Westerberg  *
248a0d2642eSMika Westerberg  * Perform LPSS SSP specific setup. This function must be called first if
249a0d2642eSMika Westerberg  * one is going to use LPSS SSP private registers.
250a0d2642eSMika Westerberg  */
251a0d2642eSMika Westerberg static void lpss_ssp_setup(struct driver_data *drv_data)
252a0d2642eSMika Westerberg {
253a0d2642eSMika Westerberg 	unsigned offset = 0x400;
254a0d2642eSMika Westerberg 	u32 value, orig;
255a0d2642eSMika Westerberg 
256a0d2642eSMika Westerberg 	if (!is_lpss_ssp(drv_data))
257a0d2642eSMika Westerberg 		return;
258a0d2642eSMika Westerberg 
259a0d2642eSMika Westerberg 	/*
260a0d2642eSMika Westerberg 	 * Perform auto-detection of the LPSS SSP private registers. They
261a0d2642eSMika Westerberg 	 * can be either at 1k or 2k offset from the base address.
262a0d2642eSMika Westerberg 	 */
263a0d2642eSMika Westerberg 	orig = readl(drv_data->ioaddr + offset + SPI_CS_CONTROL);
264a0d2642eSMika Westerberg 
265e61f487fSChew, Chiau Ee 	/* Test SPI_CS_CONTROL_SW_MODE bit enabling */
266a0d2642eSMika Westerberg 	value = orig | SPI_CS_CONTROL_SW_MODE;
267a0d2642eSMika Westerberg 	writel(value, drv_data->ioaddr + offset + SPI_CS_CONTROL);
268a0d2642eSMika Westerberg 	value = readl(drv_data->ioaddr + offset + SPI_CS_CONTROL);
269a0d2642eSMika Westerberg 	if (value != (orig | SPI_CS_CONTROL_SW_MODE)) {
270a0d2642eSMika Westerberg 		offset = 0x800;
271a0d2642eSMika Westerberg 		goto detection_done;
272a0d2642eSMika Westerberg 	}
273a0d2642eSMika Westerberg 
274e61f487fSChew, Chiau Ee 	orig = readl(drv_data->ioaddr + offset + SPI_CS_CONTROL);
275e61f487fSChew, Chiau Ee 
276e61f487fSChew, Chiau Ee 	/* Test SPI_CS_CONTROL_SW_MODE bit disabling */
277e61f487fSChew, Chiau Ee 	value = orig & ~SPI_CS_CONTROL_SW_MODE;
278a0d2642eSMika Westerberg 	writel(value, drv_data->ioaddr + offset + SPI_CS_CONTROL);
279a0d2642eSMika Westerberg 	value = readl(drv_data->ioaddr + offset + SPI_CS_CONTROL);
280e61f487fSChew, Chiau Ee 	if (value != (orig & ~SPI_CS_CONTROL_SW_MODE)) {
281a0d2642eSMika Westerberg 		offset = 0x800;
282a0d2642eSMika Westerberg 		goto detection_done;
283a0d2642eSMika Westerberg 	}
284a0d2642eSMika Westerberg 
285a0d2642eSMika Westerberg detection_done:
286a0d2642eSMika Westerberg 	/* Now set the LPSS base */
287a0d2642eSMika Westerberg 	drv_data->lpss_base = drv_data->ioaddr + offset;
288a0d2642eSMika Westerberg 
289a0d2642eSMika Westerberg 	/* Enable software chip select control */
290a0d2642eSMika Westerberg 	value = SPI_CS_CONTROL_SW_MODE | SPI_CS_CONTROL_CS_HIGH;
291a0d2642eSMika Westerberg 	__lpss_ssp_write_priv(drv_data, SPI_CS_CONTROL, value);
2920054e28dSMika Westerberg 
2930054e28dSMika Westerberg 	/* Enable multiblock DMA transfers */
2941de70612SMika Westerberg 	if (drv_data->master_info->enable_dma) {
2950054e28dSMika Westerberg 		__lpss_ssp_write_priv(drv_data, SSP_REG, 1);
2961de70612SMika Westerberg 
2971de70612SMika Westerberg 		value = __lpss_ssp_read_priv(drv_data, GENERAL_REG);
2981de70612SMika Westerberg 		value |= GENERAL_REG_RXTO_HOLDOFF_DISABLE;
2991de70612SMika Westerberg 		__lpss_ssp_write_priv(drv_data, GENERAL_REG, value);
3001de70612SMika Westerberg 	}
301a0d2642eSMika Westerberg }
302a0d2642eSMika Westerberg 
303a0d2642eSMika Westerberg static void lpss_ssp_cs_control(struct driver_data *drv_data, bool enable)
304a0d2642eSMika Westerberg {
305a0d2642eSMika Westerberg 	u32 value;
306a0d2642eSMika Westerberg 
307a0d2642eSMika Westerberg 	if (!is_lpss_ssp(drv_data))
308a0d2642eSMika Westerberg 		return;
309a0d2642eSMika Westerberg 
310a0d2642eSMika Westerberg 	value = __lpss_ssp_read_priv(drv_data, SPI_CS_CONTROL);
311a0d2642eSMika Westerberg 	if (enable)
312a0d2642eSMika Westerberg 		value &= ~SPI_CS_CONTROL_CS_HIGH;
313a0d2642eSMika Westerberg 	else
314a0d2642eSMika Westerberg 		value |= SPI_CS_CONTROL_CS_HIGH;
315a0d2642eSMika Westerberg 	__lpss_ssp_write_priv(drv_data, SPI_CS_CONTROL, value);
316a0d2642eSMika Westerberg }
317a0d2642eSMika Westerberg 
318ca632f55SGrant Likely static void cs_assert(struct driver_data *drv_data)
319ca632f55SGrant Likely {
320ca632f55SGrant Likely 	struct chip_data *chip = drv_data->cur_chip;
321ca632f55SGrant Likely 
322ca632f55SGrant Likely 	if (drv_data->ssp_type == CE4100_SSP) {
323ca632f55SGrant Likely 		write_SSSR(drv_data->cur_chip->frm, drv_data->ioaddr);
324ca632f55SGrant Likely 		return;
325ca632f55SGrant Likely 	}
326ca632f55SGrant Likely 
327ca632f55SGrant Likely 	if (chip->cs_control) {
328ca632f55SGrant Likely 		chip->cs_control(PXA2XX_CS_ASSERT);
329ca632f55SGrant Likely 		return;
330ca632f55SGrant Likely 	}
331ca632f55SGrant Likely 
332a0d2642eSMika Westerberg 	if (gpio_is_valid(chip->gpio_cs)) {
333ca632f55SGrant Likely 		gpio_set_value(chip->gpio_cs, chip->gpio_cs_inverted);
334a0d2642eSMika Westerberg 		return;
335a0d2642eSMika Westerberg 	}
336a0d2642eSMika Westerberg 
337a0d2642eSMika Westerberg 	lpss_ssp_cs_control(drv_data, true);
338ca632f55SGrant Likely }
339ca632f55SGrant Likely 
340ca632f55SGrant Likely static void cs_deassert(struct driver_data *drv_data)
341ca632f55SGrant Likely {
342ca632f55SGrant Likely 	struct chip_data *chip = drv_data->cur_chip;
343ca632f55SGrant Likely 
344ca632f55SGrant Likely 	if (drv_data->ssp_type == CE4100_SSP)
345ca632f55SGrant Likely 		return;
346ca632f55SGrant Likely 
347ca632f55SGrant Likely 	if (chip->cs_control) {
348ca632f55SGrant Likely 		chip->cs_control(PXA2XX_CS_DEASSERT);
349ca632f55SGrant Likely 		return;
350ca632f55SGrant Likely 	}
351ca632f55SGrant Likely 
352a0d2642eSMika Westerberg 	if (gpio_is_valid(chip->gpio_cs)) {
353ca632f55SGrant Likely 		gpio_set_value(chip->gpio_cs, !chip->gpio_cs_inverted);
354a0d2642eSMika Westerberg 		return;
355a0d2642eSMika Westerberg 	}
356a0d2642eSMika Westerberg 
357a0d2642eSMika Westerberg 	lpss_ssp_cs_control(drv_data, false);
358ca632f55SGrant Likely }
359ca632f55SGrant Likely 
360cd7bed00SMika Westerberg int pxa2xx_spi_flush(struct driver_data *drv_data)
361ca632f55SGrant Likely {
362ca632f55SGrant Likely 	unsigned long limit = loops_per_jiffy << 1;
363ca632f55SGrant Likely 
364ca632f55SGrant Likely 	void __iomem *reg = drv_data->ioaddr;
365ca632f55SGrant Likely 
366ca632f55SGrant Likely 	do {
367ca632f55SGrant Likely 		while (read_SSSR(reg) & SSSR_RNE) {
368ca632f55SGrant Likely 			read_SSDR(reg);
369ca632f55SGrant Likely 		}
370ca632f55SGrant Likely 	} while ((read_SSSR(reg) & SSSR_BSY) && --limit);
371ca632f55SGrant Likely 	write_SSSR_CS(drv_data, SSSR_ROR);
372ca632f55SGrant Likely 
373ca632f55SGrant Likely 	return limit;
374ca632f55SGrant Likely }
375ca632f55SGrant Likely 
376ca632f55SGrant Likely static int null_writer(struct driver_data *drv_data)
377ca632f55SGrant Likely {
378ca632f55SGrant Likely 	void __iomem *reg = drv_data->ioaddr;
379ca632f55SGrant Likely 	u8 n_bytes = drv_data->n_bytes;
380ca632f55SGrant Likely 
3814fdb2424SWeike Chen 	if (pxa2xx_spi_txfifo_full(drv_data)
382ca632f55SGrant Likely 		|| (drv_data->tx == drv_data->tx_end))
383ca632f55SGrant Likely 		return 0;
384ca632f55SGrant Likely 
385ca632f55SGrant Likely 	write_SSDR(0, reg);
386ca632f55SGrant Likely 	drv_data->tx += n_bytes;
387ca632f55SGrant Likely 
388ca632f55SGrant Likely 	return 1;
389ca632f55SGrant Likely }
390ca632f55SGrant Likely 
391ca632f55SGrant Likely static int null_reader(struct driver_data *drv_data)
392ca632f55SGrant Likely {
393ca632f55SGrant Likely 	void __iomem *reg = drv_data->ioaddr;
394ca632f55SGrant Likely 	u8 n_bytes = drv_data->n_bytes;
395ca632f55SGrant Likely 
396ca632f55SGrant Likely 	while ((read_SSSR(reg) & SSSR_RNE)
397ca632f55SGrant Likely 		&& (drv_data->rx < drv_data->rx_end)) {
398ca632f55SGrant Likely 		read_SSDR(reg);
399ca632f55SGrant Likely 		drv_data->rx += n_bytes;
400ca632f55SGrant Likely 	}
401ca632f55SGrant Likely 
402ca632f55SGrant Likely 	return drv_data->rx == drv_data->rx_end;
403ca632f55SGrant Likely }
404ca632f55SGrant Likely 
405ca632f55SGrant Likely static int u8_writer(struct driver_data *drv_data)
406ca632f55SGrant Likely {
407ca632f55SGrant Likely 	void __iomem *reg = drv_data->ioaddr;
408ca632f55SGrant Likely 
4094fdb2424SWeike Chen 	if (pxa2xx_spi_txfifo_full(drv_data)
410ca632f55SGrant Likely 		|| (drv_data->tx == drv_data->tx_end))
411ca632f55SGrant Likely 		return 0;
412ca632f55SGrant Likely 
413ca632f55SGrant Likely 	write_SSDR(*(u8 *)(drv_data->tx), reg);
414ca632f55SGrant Likely 	++drv_data->tx;
415ca632f55SGrant Likely 
416ca632f55SGrant Likely 	return 1;
417ca632f55SGrant Likely }
418ca632f55SGrant Likely 
419ca632f55SGrant Likely static int u8_reader(struct driver_data *drv_data)
420ca632f55SGrant Likely {
421ca632f55SGrant Likely 	void __iomem *reg = drv_data->ioaddr;
422ca632f55SGrant Likely 
423ca632f55SGrant Likely 	while ((read_SSSR(reg) & SSSR_RNE)
424ca632f55SGrant Likely 		&& (drv_data->rx < drv_data->rx_end)) {
425ca632f55SGrant Likely 		*(u8 *)(drv_data->rx) = read_SSDR(reg);
426ca632f55SGrant Likely 		++drv_data->rx;
427ca632f55SGrant Likely 	}
428ca632f55SGrant Likely 
429ca632f55SGrant Likely 	return drv_data->rx == drv_data->rx_end;
430ca632f55SGrant Likely }
431ca632f55SGrant Likely 
432ca632f55SGrant Likely static int u16_writer(struct driver_data *drv_data)
433ca632f55SGrant Likely {
434ca632f55SGrant Likely 	void __iomem *reg = drv_data->ioaddr;
435ca632f55SGrant Likely 
4364fdb2424SWeike Chen 	if (pxa2xx_spi_txfifo_full(drv_data)
437ca632f55SGrant Likely 		|| (drv_data->tx == drv_data->tx_end))
438ca632f55SGrant Likely 		return 0;
439ca632f55SGrant Likely 
440ca632f55SGrant Likely 	write_SSDR(*(u16 *)(drv_data->tx), reg);
441ca632f55SGrant Likely 	drv_data->tx += 2;
442ca632f55SGrant Likely 
443ca632f55SGrant Likely 	return 1;
444ca632f55SGrant Likely }
445ca632f55SGrant Likely 
446ca632f55SGrant Likely static int u16_reader(struct driver_data *drv_data)
447ca632f55SGrant Likely {
448ca632f55SGrant Likely 	void __iomem *reg = drv_data->ioaddr;
449ca632f55SGrant Likely 
450ca632f55SGrant Likely 	while ((read_SSSR(reg) & SSSR_RNE)
451ca632f55SGrant Likely 		&& (drv_data->rx < drv_data->rx_end)) {
452ca632f55SGrant Likely 		*(u16 *)(drv_data->rx) = read_SSDR(reg);
453ca632f55SGrant Likely 		drv_data->rx += 2;
454ca632f55SGrant Likely 	}
455ca632f55SGrant Likely 
456ca632f55SGrant Likely 	return drv_data->rx == drv_data->rx_end;
457ca632f55SGrant Likely }
458ca632f55SGrant Likely 
459ca632f55SGrant Likely static int u32_writer(struct driver_data *drv_data)
460ca632f55SGrant Likely {
461ca632f55SGrant Likely 	void __iomem *reg = drv_data->ioaddr;
462ca632f55SGrant Likely 
4634fdb2424SWeike Chen 	if (pxa2xx_spi_txfifo_full(drv_data)
464ca632f55SGrant Likely 		|| (drv_data->tx == drv_data->tx_end))
465ca632f55SGrant Likely 		return 0;
466ca632f55SGrant Likely 
467ca632f55SGrant Likely 	write_SSDR(*(u32 *)(drv_data->tx), reg);
468ca632f55SGrant Likely 	drv_data->tx += 4;
469ca632f55SGrant Likely 
470ca632f55SGrant Likely 	return 1;
471ca632f55SGrant Likely }
472ca632f55SGrant Likely 
473ca632f55SGrant Likely static int u32_reader(struct driver_data *drv_data)
474ca632f55SGrant Likely {
475ca632f55SGrant Likely 	void __iomem *reg = drv_data->ioaddr;
476ca632f55SGrant Likely 
477ca632f55SGrant Likely 	while ((read_SSSR(reg) & SSSR_RNE)
478ca632f55SGrant Likely 		&& (drv_data->rx < drv_data->rx_end)) {
479ca632f55SGrant Likely 		*(u32 *)(drv_data->rx) = read_SSDR(reg);
480ca632f55SGrant Likely 		drv_data->rx += 4;
481ca632f55SGrant Likely 	}
482ca632f55SGrant Likely 
483ca632f55SGrant Likely 	return drv_data->rx == drv_data->rx_end;
484ca632f55SGrant Likely }
485ca632f55SGrant Likely 
486cd7bed00SMika Westerberg void *pxa2xx_spi_next_transfer(struct driver_data *drv_data)
487ca632f55SGrant Likely {
488ca632f55SGrant Likely 	struct spi_message *msg = drv_data->cur_msg;
489ca632f55SGrant Likely 	struct spi_transfer *trans = drv_data->cur_transfer;
490ca632f55SGrant Likely 
491ca632f55SGrant Likely 	/* Move to next transfer */
492ca632f55SGrant Likely 	if (trans->transfer_list.next != &msg->transfers) {
493ca632f55SGrant Likely 		drv_data->cur_transfer =
494ca632f55SGrant Likely 			list_entry(trans->transfer_list.next,
495ca632f55SGrant Likely 					struct spi_transfer,
496ca632f55SGrant Likely 					transfer_list);
497ca632f55SGrant Likely 		return RUNNING_STATE;
498ca632f55SGrant Likely 	} else
499ca632f55SGrant Likely 		return DONE_STATE;
500ca632f55SGrant Likely }
501ca632f55SGrant Likely 
502ca632f55SGrant Likely /* caller already set message->status; dma and pio irqs are blocked */
503ca632f55SGrant Likely static void giveback(struct driver_data *drv_data)
504ca632f55SGrant Likely {
505ca632f55SGrant Likely 	struct spi_transfer* last_transfer;
506ca632f55SGrant Likely 	struct spi_message *msg;
507ca632f55SGrant Likely 
508ca632f55SGrant Likely 	msg = drv_data->cur_msg;
509ca632f55SGrant Likely 	drv_data->cur_msg = NULL;
510ca632f55SGrant Likely 	drv_data->cur_transfer = NULL;
511ca632f55SGrant Likely 
51223e2c2aaSAxel Lin 	last_transfer = list_last_entry(&msg->transfers, struct spi_transfer,
513ca632f55SGrant Likely 					transfer_list);
514ca632f55SGrant Likely 
515ca632f55SGrant Likely 	/* Delay if requested before any change in chip select */
516ca632f55SGrant Likely 	if (last_transfer->delay_usecs)
517ca632f55SGrant Likely 		udelay(last_transfer->delay_usecs);
518ca632f55SGrant Likely 
519ca632f55SGrant Likely 	/* Drop chip select UNLESS cs_change is true or we are returning
520ca632f55SGrant Likely 	 * a message with an error, or next message is for another chip
521ca632f55SGrant Likely 	 */
522ca632f55SGrant Likely 	if (!last_transfer->cs_change)
523ca632f55SGrant Likely 		cs_deassert(drv_data);
524ca632f55SGrant Likely 	else {
525ca632f55SGrant Likely 		struct spi_message *next_msg;
526ca632f55SGrant Likely 
527ca632f55SGrant Likely 		/* Holding of cs was hinted, but we need to make sure
528ca632f55SGrant Likely 		 * the next message is for the same chip.  Don't waste
529ca632f55SGrant Likely 		 * time with the following tests unless this was hinted.
530ca632f55SGrant Likely 		 *
531ca632f55SGrant Likely 		 * We cannot postpone this until pump_messages, because
532ca632f55SGrant Likely 		 * after calling msg->complete (below) the driver that
533ca632f55SGrant Likely 		 * sent the current message could be unloaded, which
534ca632f55SGrant Likely 		 * could invalidate the cs_control() callback...
535ca632f55SGrant Likely 		 */
536ca632f55SGrant Likely 
537ca632f55SGrant Likely 		/* get a pointer to the next message, if any */
5387f86bde9SMika Westerberg 		next_msg = spi_get_next_queued_message(drv_data->master);
539ca632f55SGrant Likely 
540ca632f55SGrant Likely 		/* see if the next and current messages point
541ca632f55SGrant Likely 		 * to the same chip
542ca632f55SGrant Likely 		 */
543ca632f55SGrant Likely 		if (next_msg && next_msg->spi != msg->spi)
544ca632f55SGrant Likely 			next_msg = NULL;
545ca632f55SGrant Likely 		if (!next_msg || msg->state == ERROR_STATE)
546ca632f55SGrant Likely 			cs_deassert(drv_data);
547ca632f55SGrant Likely 	}
548ca632f55SGrant Likely 
549ca632f55SGrant Likely 	drv_data->cur_chip = NULL;
550*c957e8f0SMika Westerberg 	spi_finalize_current_message(drv_data->master);
551ca632f55SGrant Likely }
552ca632f55SGrant Likely 
553ca632f55SGrant Likely static void reset_sccr1(struct driver_data *drv_data)
554ca632f55SGrant Likely {
555ca632f55SGrant Likely 	void __iomem *reg = drv_data->ioaddr;
556ca632f55SGrant Likely 	struct chip_data *chip = drv_data->cur_chip;
557ca632f55SGrant Likely 	u32 sccr1_reg;
558ca632f55SGrant Likely 
559ca632f55SGrant Likely 	sccr1_reg = read_SSCR1(reg) & ~drv_data->int_cr1;
560ca632f55SGrant Likely 	sccr1_reg &= ~SSCR1_RFT;
561ca632f55SGrant Likely 	sccr1_reg |= chip->threshold;
562ca632f55SGrant Likely 	write_SSCR1(sccr1_reg, reg);
563ca632f55SGrant Likely }
564ca632f55SGrant Likely 
565ca632f55SGrant Likely static void int_error_stop(struct driver_data *drv_data, const char* msg)
566ca632f55SGrant Likely {
567ca632f55SGrant Likely 	void __iomem *reg = drv_data->ioaddr;
568ca632f55SGrant Likely 
569ca632f55SGrant Likely 	/* Stop and reset SSP */
570ca632f55SGrant Likely 	write_SSSR_CS(drv_data, drv_data->clear_sr);
571ca632f55SGrant Likely 	reset_sccr1(drv_data);
572ca632f55SGrant Likely 	if (!pxa25x_ssp_comp(drv_data))
573ca632f55SGrant Likely 		write_SSTO(0, reg);
574cd7bed00SMika Westerberg 	pxa2xx_spi_flush(drv_data);
575ca632f55SGrant Likely 	write_SSCR0(read_SSCR0(reg) & ~SSCR0_SSE, reg);
576ca632f55SGrant Likely 
577ca632f55SGrant Likely 	dev_err(&drv_data->pdev->dev, "%s\n", msg);
578ca632f55SGrant Likely 
579ca632f55SGrant Likely 	drv_data->cur_msg->state = ERROR_STATE;
580ca632f55SGrant Likely 	tasklet_schedule(&drv_data->pump_transfers);
581ca632f55SGrant Likely }
582ca632f55SGrant Likely 
583ca632f55SGrant Likely static void int_transfer_complete(struct driver_data *drv_data)
584ca632f55SGrant Likely {
585ca632f55SGrant Likely 	void __iomem *reg = drv_data->ioaddr;
586ca632f55SGrant Likely 
587ca632f55SGrant Likely 	/* Stop SSP */
588ca632f55SGrant Likely 	write_SSSR_CS(drv_data, drv_data->clear_sr);
589ca632f55SGrant Likely 	reset_sccr1(drv_data);
590ca632f55SGrant Likely 	if (!pxa25x_ssp_comp(drv_data))
591ca632f55SGrant Likely 		write_SSTO(0, reg);
592ca632f55SGrant Likely 
593ca632f55SGrant Likely 	/* Update total byte transferred return count actual bytes read */
594ca632f55SGrant Likely 	drv_data->cur_msg->actual_length += drv_data->len -
595ca632f55SGrant Likely 				(drv_data->rx_end - drv_data->rx);
596ca632f55SGrant Likely 
597ca632f55SGrant Likely 	/* Transfer delays and chip select release are
598ca632f55SGrant Likely 	 * handled in pump_transfers or giveback
599ca632f55SGrant Likely 	 */
600ca632f55SGrant Likely 
601ca632f55SGrant Likely 	/* Move to next transfer */
602cd7bed00SMika Westerberg 	drv_data->cur_msg->state = pxa2xx_spi_next_transfer(drv_data);
603ca632f55SGrant Likely 
604ca632f55SGrant Likely 	/* Schedule transfer tasklet */
605ca632f55SGrant Likely 	tasklet_schedule(&drv_data->pump_transfers);
606ca632f55SGrant Likely }
607ca632f55SGrant Likely 
608ca632f55SGrant Likely static irqreturn_t interrupt_transfer(struct driver_data *drv_data)
609ca632f55SGrant Likely {
610ca632f55SGrant Likely 	void __iomem *reg = drv_data->ioaddr;
611ca632f55SGrant Likely 
612ca632f55SGrant Likely 	u32 irq_mask = (read_SSCR1(reg) & SSCR1_TIE) ?
613ca632f55SGrant Likely 			drv_data->mask_sr : drv_data->mask_sr & ~SSSR_TFS;
614ca632f55SGrant Likely 
615ca632f55SGrant Likely 	u32 irq_status = read_SSSR(reg) & irq_mask;
616ca632f55SGrant Likely 
617ca632f55SGrant Likely 	if (irq_status & SSSR_ROR) {
618ca632f55SGrant Likely 		int_error_stop(drv_data, "interrupt_transfer: fifo overrun");
619ca632f55SGrant Likely 		return IRQ_HANDLED;
620ca632f55SGrant Likely 	}
621ca632f55SGrant Likely 
622ca632f55SGrant Likely 	if (irq_status & SSSR_TINT) {
623ca632f55SGrant Likely 		write_SSSR(SSSR_TINT, reg);
624ca632f55SGrant Likely 		if (drv_data->read(drv_data)) {
625ca632f55SGrant Likely 			int_transfer_complete(drv_data);
626ca632f55SGrant Likely 			return IRQ_HANDLED;
627ca632f55SGrant Likely 		}
628ca632f55SGrant Likely 	}
629ca632f55SGrant Likely 
630ca632f55SGrant Likely 	/* Drain rx fifo, Fill tx fifo and prevent overruns */
631ca632f55SGrant Likely 	do {
632ca632f55SGrant Likely 		if (drv_data->read(drv_data)) {
633ca632f55SGrant Likely 			int_transfer_complete(drv_data);
634ca632f55SGrant Likely 			return IRQ_HANDLED;
635ca632f55SGrant Likely 		}
636ca632f55SGrant Likely 	} while (drv_data->write(drv_data));
637ca632f55SGrant Likely 
638ca632f55SGrant Likely 	if (drv_data->read(drv_data)) {
639ca632f55SGrant Likely 		int_transfer_complete(drv_data);
640ca632f55SGrant Likely 		return IRQ_HANDLED;
641ca632f55SGrant Likely 	}
642ca632f55SGrant Likely 
643ca632f55SGrant Likely 	if (drv_data->tx == drv_data->tx_end) {
644ca632f55SGrant Likely 		u32 bytes_left;
645ca632f55SGrant Likely 		u32 sccr1_reg;
646ca632f55SGrant Likely 
647ca632f55SGrant Likely 		sccr1_reg = read_SSCR1(reg);
648ca632f55SGrant Likely 		sccr1_reg &= ~SSCR1_TIE;
649ca632f55SGrant Likely 
650ca632f55SGrant Likely 		/*
651ca632f55SGrant Likely 		 * PXA25x_SSP has no timeout, set up rx threshould for the
652ca632f55SGrant Likely 		 * remaining RX bytes.
653ca632f55SGrant Likely 		 */
654ca632f55SGrant Likely 		if (pxa25x_ssp_comp(drv_data)) {
6554fdb2424SWeike Chen 			u32 rx_thre;
656ca632f55SGrant Likely 
6574fdb2424SWeike Chen 			pxa2xx_spi_clear_rx_thre(drv_data, &sccr1_reg);
658ca632f55SGrant Likely 
659ca632f55SGrant Likely 			bytes_left = drv_data->rx_end - drv_data->rx;
660ca632f55SGrant Likely 			switch (drv_data->n_bytes) {
661ca632f55SGrant Likely 			case 4:
662ca632f55SGrant Likely 				bytes_left >>= 1;
663ca632f55SGrant Likely 			case 2:
664ca632f55SGrant Likely 				bytes_left >>= 1;
665ca632f55SGrant Likely 			}
666ca632f55SGrant Likely 
6674fdb2424SWeike Chen 			rx_thre = pxa2xx_spi_get_rx_default_thre(drv_data);
6684fdb2424SWeike Chen 			if (rx_thre > bytes_left)
6694fdb2424SWeike Chen 				rx_thre = bytes_left;
670ca632f55SGrant Likely 
6714fdb2424SWeike Chen 			pxa2xx_spi_set_rx_thre(drv_data, &sccr1_reg, rx_thre);
672ca632f55SGrant Likely 		}
673ca632f55SGrant Likely 		write_SSCR1(sccr1_reg, reg);
674ca632f55SGrant Likely 	}
675ca632f55SGrant Likely 
676ca632f55SGrant Likely 	/* We did something */
677ca632f55SGrant Likely 	return IRQ_HANDLED;
678ca632f55SGrant Likely }
679ca632f55SGrant Likely 
680ca632f55SGrant Likely static irqreturn_t ssp_int(int irq, void *dev_id)
681ca632f55SGrant Likely {
682ca632f55SGrant Likely 	struct driver_data *drv_data = dev_id;
683ca632f55SGrant Likely 	void __iomem *reg = drv_data->ioaddr;
6847d94a505SMika Westerberg 	u32 sccr1_reg;
685ca632f55SGrant Likely 	u32 mask = drv_data->mask_sr;
686ca632f55SGrant Likely 	u32 status;
687ca632f55SGrant Likely 
6887d94a505SMika Westerberg 	/*
6897d94a505SMika Westerberg 	 * The IRQ might be shared with other peripherals so we must first
6907d94a505SMika Westerberg 	 * check that are we RPM suspended or not. If we are we assume that
6917d94a505SMika Westerberg 	 * the IRQ was not for us (we shouldn't be RPM suspended when the
6927d94a505SMika Westerberg 	 * interrupt is enabled).
6937d94a505SMika Westerberg 	 */
6947d94a505SMika Westerberg 	if (pm_runtime_suspended(&drv_data->pdev->dev))
6957d94a505SMika Westerberg 		return IRQ_NONE;
6967d94a505SMika Westerberg 
697269e4a41SMika Westerberg 	/*
698269e4a41SMika Westerberg 	 * If the device is not yet in RPM suspended state and we get an
699269e4a41SMika Westerberg 	 * interrupt that is meant for another device, check if status bits
700269e4a41SMika Westerberg 	 * are all set to one. That means that the device is already
701269e4a41SMika Westerberg 	 * powered off.
702269e4a41SMika Westerberg 	 */
703ca632f55SGrant Likely 	status = read_SSSR(reg);
704269e4a41SMika Westerberg 	if (status == ~0)
705269e4a41SMika Westerberg 		return IRQ_NONE;
706269e4a41SMika Westerberg 
707269e4a41SMika Westerberg 	sccr1_reg = read_SSCR1(reg);
708ca632f55SGrant Likely 
709ca632f55SGrant Likely 	/* Ignore possible writes if we don't need to write */
710ca632f55SGrant Likely 	if (!(sccr1_reg & SSCR1_TIE))
711ca632f55SGrant Likely 		mask &= ~SSSR_TFS;
712ca632f55SGrant Likely 
713ca632f55SGrant Likely 	if (!(status & mask))
714ca632f55SGrant Likely 		return IRQ_NONE;
715ca632f55SGrant Likely 
716ca632f55SGrant Likely 	if (!drv_data->cur_msg) {
717ca632f55SGrant Likely 
718ca632f55SGrant Likely 		write_SSCR0(read_SSCR0(reg) & ~SSCR0_SSE, reg);
719ca632f55SGrant Likely 		write_SSCR1(read_SSCR1(reg) & ~drv_data->int_cr1, reg);
720ca632f55SGrant Likely 		if (!pxa25x_ssp_comp(drv_data))
721ca632f55SGrant Likely 			write_SSTO(0, reg);
722ca632f55SGrant Likely 		write_SSSR_CS(drv_data, drv_data->clear_sr);
723ca632f55SGrant Likely 
724f6bd03a7SJarkko Nikula 		dev_err(&drv_data->pdev->dev,
725f6bd03a7SJarkko Nikula 			"bad message state in interrupt handler\n");
726ca632f55SGrant Likely 
727ca632f55SGrant Likely 		/* Never fail */
728ca632f55SGrant Likely 		return IRQ_HANDLED;
729ca632f55SGrant Likely 	}
730ca632f55SGrant Likely 
731ca632f55SGrant Likely 	return drv_data->transfer_handler(drv_data);
732ca632f55SGrant Likely }
733ca632f55SGrant Likely 
734e5262d05SWeike Chen /*
735e5262d05SWeike Chen  * The Quark SPI data sheet gives a table, and for the given 'rate',
736e5262d05SWeike Chen  * the 'dds' and 'clk_div' can be found in the table.
737e5262d05SWeike Chen  */
738e5262d05SWeike Chen static u32 quark_x1000_set_clk_regvals(u32 rate, u32 *dds, u32 *clk_div)
739e5262d05SWeike Chen {
740e5262d05SWeike Chen 	unsigned int i;
741e5262d05SWeike Chen 
742e5262d05SWeike Chen 	for (i = 0; i < ARRAY_SIZE(quark_spi_rate_table); i++) {
743e5262d05SWeike Chen 		if (rate >= quark_spi_rate_table[i].bitrate) {
744e5262d05SWeike Chen 			*dds = quark_spi_rate_table[i].dds_clk_rate;
745e5262d05SWeike Chen 			*clk_div = quark_spi_rate_table[i].clk_div;
746e5262d05SWeike Chen 			return quark_spi_rate_table[i].bitrate;
747e5262d05SWeike Chen 		}
748e5262d05SWeike Chen 	}
749e5262d05SWeike Chen 
750e5262d05SWeike Chen 	*dds = quark_spi_rate_table[i-1].dds_clk_rate;
751e5262d05SWeike Chen 	*clk_div = quark_spi_rate_table[i-1].clk_div;
752e5262d05SWeike Chen 
753e5262d05SWeike Chen 	return quark_spi_rate_table[i-1].bitrate;
754e5262d05SWeike Chen }
755e5262d05SWeike Chen 
7563343b7a6SMika Westerberg static unsigned int ssp_get_clk_div(struct driver_data *drv_data, int rate)
757ca632f55SGrant Likely {
7583343b7a6SMika Westerberg 	unsigned long ssp_clk = drv_data->max_clk_rate;
7593343b7a6SMika Westerberg 	const struct ssp_device *ssp = drv_data->ssp;
7603343b7a6SMika Westerberg 
7613343b7a6SMika Westerberg 	rate = min_t(int, ssp_clk, rate);
762ca632f55SGrant Likely 
763ca632f55SGrant Likely 	if (ssp->type == PXA25x_SSP || ssp->type == CE4100_SSP)
764ca632f55SGrant Likely 		return ((ssp_clk / (2 * rate) - 1) & 0xff) << 8;
765ca632f55SGrant Likely 	else
766ca632f55SGrant Likely 		return ((ssp_clk / rate - 1) & 0xfff) << 8;
767ca632f55SGrant Likely }
768ca632f55SGrant Likely 
769e5262d05SWeike Chen static unsigned int pxa2xx_ssp_get_clk_div(struct driver_data *drv_data,
770e5262d05SWeike Chen 					   struct chip_data *chip, int rate)
771e5262d05SWeike Chen {
772e5262d05SWeike Chen 	u32 clk_div;
773e5262d05SWeike Chen 
774e5262d05SWeike Chen 	switch (drv_data->ssp_type) {
775e5262d05SWeike Chen 	case QUARK_X1000_SSP:
776e5262d05SWeike Chen 		quark_x1000_set_clk_regvals(rate, &chip->dds_rate, &clk_div);
777e5262d05SWeike Chen 		return clk_div << 8;
778e5262d05SWeike Chen 	default:
779e5262d05SWeike Chen 		return ssp_get_clk_div(drv_data, rate);
780e5262d05SWeike Chen 	}
781e5262d05SWeike Chen }
782e5262d05SWeike Chen 
783ca632f55SGrant Likely static void pump_transfers(unsigned long data)
784ca632f55SGrant Likely {
785ca632f55SGrant Likely 	struct driver_data *drv_data = (struct driver_data *)data;
786ca632f55SGrant Likely 	struct spi_message *message = NULL;
787ca632f55SGrant Likely 	struct spi_transfer *transfer = NULL;
788ca632f55SGrant Likely 	struct spi_transfer *previous = NULL;
789ca632f55SGrant Likely 	struct chip_data *chip = NULL;
790ca632f55SGrant Likely 	void __iomem *reg = drv_data->ioaddr;
791ca632f55SGrant Likely 	u32 clk_div = 0;
792ca632f55SGrant Likely 	u8 bits = 0;
793ca632f55SGrant Likely 	u32 speed = 0;
794ca632f55SGrant Likely 	u32 cr0;
795ca632f55SGrant Likely 	u32 cr1;
796ca632f55SGrant Likely 	u32 dma_thresh = drv_data->cur_chip->dma_threshold;
797ca632f55SGrant Likely 	u32 dma_burst = drv_data->cur_chip->dma_burst_size;
7984fdb2424SWeike Chen 	u32 change_mask = pxa2xx_spi_get_ssrc1_change_mask(drv_data);
799ca632f55SGrant Likely 
800ca632f55SGrant Likely 	/* Get current state information */
801ca632f55SGrant Likely 	message = drv_data->cur_msg;
802ca632f55SGrant Likely 	transfer = drv_data->cur_transfer;
803ca632f55SGrant Likely 	chip = drv_data->cur_chip;
804ca632f55SGrant Likely 
805ca632f55SGrant Likely 	/* Handle for abort */
806ca632f55SGrant Likely 	if (message->state == ERROR_STATE) {
807ca632f55SGrant Likely 		message->status = -EIO;
808ca632f55SGrant Likely 		giveback(drv_data);
809ca632f55SGrant Likely 		return;
810ca632f55SGrant Likely 	}
811ca632f55SGrant Likely 
812ca632f55SGrant Likely 	/* Handle end of message */
813ca632f55SGrant Likely 	if (message->state == DONE_STATE) {
814ca632f55SGrant Likely 		message->status = 0;
815ca632f55SGrant Likely 		giveback(drv_data);
816ca632f55SGrant Likely 		return;
817ca632f55SGrant Likely 	}
818ca632f55SGrant Likely 
819ca632f55SGrant Likely 	/* Delay if requested at end of transfer before CS change */
820ca632f55SGrant Likely 	if (message->state == RUNNING_STATE) {
821ca632f55SGrant Likely 		previous = list_entry(transfer->transfer_list.prev,
822ca632f55SGrant Likely 					struct spi_transfer,
823ca632f55SGrant Likely 					transfer_list);
824ca632f55SGrant Likely 		if (previous->delay_usecs)
825ca632f55SGrant Likely 			udelay(previous->delay_usecs);
826ca632f55SGrant Likely 
827ca632f55SGrant Likely 		/* Drop chip select only if cs_change is requested */
828ca632f55SGrant Likely 		if (previous->cs_change)
829ca632f55SGrant Likely 			cs_deassert(drv_data);
830ca632f55SGrant Likely 	}
831ca632f55SGrant Likely 
832cd7bed00SMika Westerberg 	/* Check if we can DMA this transfer */
833cd7bed00SMika Westerberg 	if (!pxa2xx_spi_dma_is_possible(transfer->len) && chip->enable_dma) {
834ca632f55SGrant Likely 
835ca632f55SGrant Likely 		/* reject already-mapped transfers; PIO won't always work */
836ca632f55SGrant Likely 		if (message->is_dma_mapped
837ca632f55SGrant Likely 				|| transfer->rx_dma || transfer->tx_dma) {
838ca632f55SGrant Likely 			dev_err(&drv_data->pdev->dev,
839f6bd03a7SJarkko Nikula 				"pump_transfers: mapped transfer length of "
840f6bd03a7SJarkko Nikula 				"%u is greater than %d\n",
841ca632f55SGrant Likely 				transfer->len, MAX_DMA_LEN);
842ca632f55SGrant Likely 			message->status = -EINVAL;
843ca632f55SGrant Likely 			giveback(drv_data);
844ca632f55SGrant Likely 			return;
845ca632f55SGrant Likely 		}
846ca632f55SGrant Likely 
847ca632f55SGrant Likely 		/* warn ... we force this to PIO mode */
848f6bd03a7SJarkko Nikula 		dev_warn_ratelimited(&message->spi->dev,
849f6bd03a7SJarkko Nikula 				     "pump_transfers: DMA disabled for transfer length %ld "
850ca632f55SGrant Likely 				     "greater than %d\n",
851ca632f55SGrant Likely 				     (long)drv_data->len, MAX_DMA_LEN);
852ca632f55SGrant Likely 	}
853ca632f55SGrant Likely 
854ca632f55SGrant Likely 	/* Setup the transfer state based on the type of transfer */
855cd7bed00SMika Westerberg 	if (pxa2xx_spi_flush(drv_data) == 0) {
856ca632f55SGrant Likely 		dev_err(&drv_data->pdev->dev, "pump_transfers: flush failed\n");
857ca632f55SGrant Likely 		message->status = -EIO;
858ca632f55SGrant Likely 		giveback(drv_data);
859ca632f55SGrant Likely 		return;
860ca632f55SGrant Likely 	}
861ca632f55SGrant Likely 	drv_data->n_bytes = chip->n_bytes;
862ca632f55SGrant Likely 	drv_data->tx = (void *)transfer->tx_buf;
863ca632f55SGrant Likely 	drv_data->tx_end = drv_data->tx + transfer->len;
864ca632f55SGrant Likely 	drv_data->rx = transfer->rx_buf;
865ca632f55SGrant Likely 	drv_data->rx_end = drv_data->rx + transfer->len;
866ca632f55SGrant Likely 	drv_data->rx_dma = transfer->rx_dma;
867ca632f55SGrant Likely 	drv_data->tx_dma = transfer->tx_dma;
868cd7bed00SMika Westerberg 	drv_data->len = transfer->len;
869ca632f55SGrant Likely 	drv_data->write = drv_data->tx ? chip->write : null_writer;
870ca632f55SGrant Likely 	drv_data->read = drv_data->rx ? chip->read : null_reader;
871ca632f55SGrant Likely 
872ca632f55SGrant Likely 	/* Change speed and bit per word on a per transfer */
873ca632f55SGrant Likely 	cr0 = chip->cr0;
874ca632f55SGrant Likely 	if (transfer->speed_hz || transfer->bits_per_word) {
875ca632f55SGrant Likely 
876ca632f55SGrant Likely 		bits = chip->bits_per_word;
877ca632f55SGrant Likely 		speed = chip->speed_hz;
878ca632f55SGrant Likely 
879ca632f55SGrant Likely 		if (transfer->speed_hz)
880ca632f55SGrant Likely 			speed = transfer->speed_hz;
881ca632f55SGrant Likely 
882ca632f55SGrant Likely 		if (transfer->bits_per_word)
883ca632f55SGrant Likely 			bits = transfer->bits_per_word;
884ca632f55SGrant Likely 
885e5262d05SWeike Chen 		clk_div = pxa2xx_ssp_get_clk_div(drv_data, chip, speed);
886ca632f55SGrant Likely 
887ca632f55SGrant Likely 		if (bits <= 8) {
888ca632f55SGrant Likely 			drv_data->n_bytes = 1;
889ca632f55SGrant Likely 			drv_data->read = drv_data->read != null_reader ?
890ca632f55SGrant Likely 						u8_reader : null_reader;
891ca632f55SGrant Likely 			drv_data->write = drv_data->write != null_writer ?
892ca632f55SGrant Likely 						u8_writer : null_writer;
893ca632f55SGrant Likely 		} else if (bits <= 16) {
894ca632f55SGrant Likely 			drv_data->n_bytes = 2;
895ca632f55SGrant Likely 			drv_data->read = drv_data->read != null_reader ?
896ca632f55SGrant Likely 						u16_reader : null_reader;
897ca632f55SGrant Likely 			drv_data->write = drv_data->write != null_writer ?
898ca632f55SGrant Likely 						u16_writer : null_writer;
899ca632f55SGrant Likely 		} else if (bits <= 32) {
900ca632f55SGrant Likely 			drv_data->n_bytes = 4;
901ca632f55SGrant Likely 			drv_data->read = drv_data->read != null_reader ?
902ca632f55SGrant Likely 						u32_reader : null_reader;
903ca632f55SGrant Likely 			drv_data->write = drv_data->write != null_writer ?
904ca632f55SGrant Likely 						u32_writer : null_writer;
905ca632f55SGrant Likely 		}
906ca632f55SGrant Likely 		/* if bits/word is changed in dma mode, then must check the
907ca632f55SGrant Likely 		 * thresholds and burst also */
908ca632f55SGrant Likely 		if (chip->enable_dma) {
909cd7bed00SMika Westerberg 			if (pxa2xx_spi_set_dma_burst_and_threshold(chip,
910cd7bed00SMika Westerberg 							message->spi,
911ca632f55SGrant Likely 							bits, &dma_burst,
912ca632f55SGrant Likely 							&dma_thresh))
913f6bd03a7SJarkko Nikula 				dev_warn_ratelimited(&message->spi->dev,
914f6bd03a7SJarkko Nikula 						     "pump_transfers: DMA burst size reduced to match bits_per_word\n");
915ca632f55SGrant Likely 		}
916ca632f55SGrant Likely 
9174fdb2424SWeike Chen 		cr0 = pxa2xx_configure_sscr0(drv_data, clk_div, bits);
918ca632f55SGrant Likely 	}
919ca632f55SGrant Likely 
920ca632f55SGrant Likely 	message->state = RUNNING_STATE;
921ca632f55SGrant Likely 
922ca632f55SGrant Likely 	drv_data->dma_mapped = 0;
923cd7bed00SMika Westerberg 	if (pxa2xx_spi_dma_is_possible(drv_data->len))
924cd7bed00SMika Westerberg 		drv_data->dma_mapped = pxa2xx_spi_map_dma_buffers(drv_data);
925ca632f55SGrant Likely 	if (drv_data->dma_mapped) {
926ca632f55SGrant Likely 
927ca632f55SGrant Likely 		/* Ensure we have the correct interrupt handler */
928cd7bed00SMika Westerberg 		drv_data->transfer_handler = pxa2xx_spi_dma_transfer;
929ca632f55SGrant Likely 
930cd7bed00SMika Westerberg 		pxa2xx_spi_dma_prepare(drv_data, dma_burst);
931ca632f55SGrant Likely 
932ca632f55SGrant Likely 		/* Clear status and start DMA engine */
933ca632f55SGrant Likely 		cr1 = chip->cr1 | dma_thresh | drv_data->dma_cr1;
934ca632f55SGrant Likely 		write_SSSR(drv_data->clear_sr, reg);
935cd7bed00SMika Westerberg 
936cd7bed00SMika Westerberg 		pxa2xx_spi_dma_start(drv_data);
937ca632f55SGrant Likely 	} else {
938ca632f55SGrant Likely 		/* Ensure we have the correct interrupt handler	*/
939ca632f55SGrant Likely 		drv_data->transfer_handler = interrupt_transfer;
940ca632f55SGrant Likely 
941ca632f55SGrant Likely 		/* Clear status  */
942ca632f55SGrant Likely 		cr1 = chip->cr1 | chip->threshold | drv_data->int_cr1;
943ca632f55SGrant Likely 		write_SSSR_CS(drv_data, drv_data->clear_sr);
944ca632f55SGrant Likely 	}
945ca632f55SGrant Likely 
946a0d2642eSMika Westerberg 	if (is_lpss_ssp(drv_data)) {
947a0d2642eSMika Westerberg 		if ((read_SSIRF(reg) & 0xff) != chip->lpss_rx_threshold)
948a0d2642eSMika Westerberg 			write_SSIRF(chip->lpss_rx_threshold, reg);
949a0d2642eSMika Westerberg 		if ((read_SSITF(reg) & 0xffff) != chip->lpss_tx_threshold)
950a0d2642eSMika Westerberg 			write_SSITF(chip->lpss_tx_threshold, reg);
951a0d2642eSMika Westerberg 	}
952a0d2642eSMika Westerberg 
953e5262d05SWeike Chen 	if (is_quark_x1000_ssp(drv_data) &&
954e5262d05SWeike Chen 	    (read_DDS_RATE(reg) != chip->dds_rate))
955e5262d05SWeike Chen 		write_DDS_RATE(chip->dds_rate, reg);
956e5262d05SWeike Chen 
957ca632f55SGrant Likely 	/* see if we need to reload the config registers */
9584fdb2424SWeike Chen 	if ((read_SSCR0(reg) != cr0) ||
9594fdb2424SWeike Chen 	    (read_SSCR1(reg) & change_mask) != (cr1 & change_mask)) {
960ca632f55SGrant Likely 
961ca632f55SGrant Likely 		/* stop the SSP, and update the other bits */
962ca632f55SGrant Likely 		write_SSCR0(cr0 & ~SSCR0_SSE, reg);
963ca632f55SGrant Likely 		if (!pxa25x_ssp_comp(drv_data))
964ca632f55SGrant Likely 			write_SSTO(chip->timeout, reg);
965ca632f55SGrant Likely 		/* first set CR1 without interrupt and service enables */
9664fdb2424SWeike Chen 		write_SSCR1(cr1 & change_mask, reg);
967ca632f55SGrant Likely 		/* restart the SSP */
968ca632f55SGrant Likely 		write_SSCR0(cr0, reg);
969ca632f55SGrant Likely 
970ca632f55SGrant Likely 	} else {
971ca632f55SGrant Likely 		if (!pxa25x_ssp_comp(drv_data))
972ca632f55SGrant Likely 			write_SSTO(chip->timeout, reg);
973ca632f55SGrant Likely 	}
974ca632f55SGrant Likely 
975ca632f55SGrant Likely 	cs_assert(drv_data);
976ca632f55SGrant Likely 
977ca632f55SGrant Likely 	/* after chip select, release the data by enabling service
978ca632f55SGrant Likely 	 * requests and interrupts, without changing any mode bits */
979ca632f55SGrant Likely 	write_SSCR1(cr1, reg);
980ca632f55SGrant Likely }
981ca632f55SGrant Likely 
9827f86bde9SMika Westerberg static int pxa2xx_spi_transfer_one_message(struct spi_master *master,
9837f86bde9SMika Westerberg 					   struct spi_message *msg)
984ca632f55SGrant Likely {
9857f86bde9SMika Westerberg 	struct driver_data *drv_data = spi_master_get_devdata(master);
986ca632f55SGrant Likely 
9877f86bde9SMika Westerberg 	drv_data->cur_msg = msg;
988ca632f55SGrant Likely 	/* Initial message state*/
989ca632f55SGrant Likely 	drv_data->cur_msg->state = START_STATE;
990ca632f55SGrant Likely 	drv_data->cur_transfer = list_entry(drv_data->cur_msg->transfers.next,
991ca632f55SGrant Likely 						struct spi_transfer,
992ca632f55SGrant Likely 						transfer_list);
993ca632f55SGrant Likely 
994ca632f55SGrant Likely 	/* prepare to setup the SSP, in pump_transfers, using the per
995ca632f55SGrant Likely 	 * chip configuration */
996ca632f55SGrant Likely 	drv_data->cur_chip = spi_get_ctldata(drv_data->cur_msg->spi);
997ca632f55SGrant Likely 
998ca632f55SGrant Likely 	/* Mark as busy and launch transfers */
999ca632f55SGrant Likely 	tasklet_schedule(&drv_data->pump_transfers);
1000ca632f55SGrant Likely 	return 0;
1001ca632f55SGrant Likely }
1002ca632f55SGrant Likely 
10037d94a505SMika Westerberg static int pxa2xx_spi_unprepare_transfer(struct spi_master *master)
10047d94a505SMika Westerberg {
10057d94a505SMika Westerberg 	struct driver_data *drv_data = spi_master_get_devdata(master);
10067d94a505SMika Westerberg 
10077d94a505SMika Westerberg 	/* Disable the SSP now */
10087d94a505SMika Westerberg 	write_SSCR0(read_SSCR0(drv_data->ioaddr) & ~SSCR0_SSE,
10097d94a505SMika Westerberg 		    drv_data->ioaddr);
10107d94a505SMika Westerberg 
10117d94a505SMika Westerberg 	return 0;
10127d94a505SMika Westerberg }
10137d94a505SMika Westerberg 
1014ca632f55SGrant Likely static int setup_cs(struct spi_device *spi, struct chip_data *chip,
1015ca632f55SGrant Likely 		    struct pxa2xx_spi_chip *chip_info)
1016ca632f55SGrant Likely {
1017ca632f55SGrant Likely 	int err = 0;
1018ca632f55SGrant Likely 
1019ca632f55SGrant Likely 	if (chip == NULL || chip_info == NULL)
1020ca632f55SGrant Likely 		return 0;
1021ca632f55SGrant Likely 
1022ca632f55SGrant Likely 	/* NOTE: setup() can be called multiple times, possibly with
1023ca632f55SGrant Likely 	 * different chip_info, release previously requested GPIO
1024ca632f55SGrant Likely 	 */
1025ca632f55SGrant Likely 	if (gpio_is_valid(chip->gpio_cs))
1026ca632f55SGrant Likely 		gpio_free(chip->gpio_cs);
1027ca632f55SGrant Likely 
1028ca632f55SGrant Likely 	/* If (*cs_control) is provided, ignore GPIO chip select */
1029ca632f55SGrant Likely 	if (chip_info->cs_control) {
1030ca632f55SGrant Likely 		chip->cs_control = chip_info->cs_control;
1031ca632f55SGrant Likely 		return 0;
1032ca632f55SGrant Likely 	}
1033ca632f55SGrant Likely 
1034ca632f55SGrant Likely 	if (gpio_is_valid(chip_info->gpio_cs)) {
1035ca632f55SGrant Likely 		err = gpio_request(chip_info->gpio_cs, "SPI_CS");
1036ca632f55SGrant Likely 		if (err) {
1037f6bd03a7SJarkko Nikula 			dev_err(&spi->dev, "failed to request chip select GPIO%d\n",
1038f6bd03a7SJarkko Nikula 				chip_info->gpio_cs);
1039ca632f55SGrant Likely 			return err;
1040ca632f55SGrant Likely 		}
1041ca632f55SGrant Likely 
1042ca632f55SGrant Likely 		chip->gpio_cs = chip_info->gpio_cs;
1043ca632f55SGrant Likely 		chip->gpio_cs_inverted = spi->mode & SPI_CS_HIGH;
1044ca632f55SGrant Likely 
1045ca632f55SGrant Likely 		err = gpio_direction_output(chip->gpio_cs,
1046ca632f55SGrant Likely 					!chip->gpio_cs_inverted);
1047ca632f55SGrant Likely 	}
1048ca632f55SGrant Likely 
1049ca632f55SGrant Likely 	return err;
1050ca632f55SGrant Likely }
1051ca632f55SGrant Likely 
1052ca632f55SGrant Likely static int setup(struct spi_device *spi)
1053ca632f55SGrant Likely {
1054ca632f55SGrant Likely 	struct pxa2xx_spi_chip *chip_info = NULL;
1055ca632f55SGrant Likely 	struct chip_data *chip;
1056ca632f55SGrant Likely 	struct driver_data *drv_data = spi_master_get_devdata(spi->master);
1057ca632f55SGrant Likely 	unsigned int clk_div;
1058a0d2642eSMika Westerberg 	uint tx_thres, tx_hi_thres, rx_thres;
1059a0d2642eSMika Westerberg 
1060e5262d05SWeike Chen 	switch (drv_data->ssp_type) {
1061e5262d05SWeike Chen 	case QUARK_X1000_SSP:
1062e5262d05SWeike Chen 		tx_thres = TX_THRESH_QUARK_X1000_DFLT;
1063e5262d05SWeike Chen 		tx_hi_thres = 0;
1064e5262d05SWeike Chen 		rx_thres = RX_THRESH_QUARK_X1000_DFLT;
1065e5262d05SWeike Chen 		break;
1066e5262d05SWeike Chen 	case LPSS_SSP:
1067a0d2642eSMika Westerberg 		tx_thres = LPSS_TX_LOTHRESH_DFLT;
1068a0d2642eSMika Westerberg 		tx_hi_thres = LPSS_TX_HITHRESH_DFLT;
1069a0d2642eSMika Westerberg 		rx_thres = LPSS_RX_THRESH_DFLT;
1070e5262d05SWeike Chen 		break;
1071e5262d05SWeike Chen 	default:
1072a0d2642eSMika Westerberg 		tx_thres = TX_THRESH_DFLT;
1073a0d2642eSMika Westerberg 		tx_hi_thres = 0;
1074a0d2642eSMika Westerberg 		rx_thres = RX_THRESH_DFLT;
1075e5262d05SWeike Chen 		break;
1076a0d2642eSMika Westerberg 	}
1077ca632f55SGrant Likely 
1078ca632f55SGrant Likely 	/* Only alloc on first setup */
1079ca632f55SGrant Likely 	chip = spi_get_ctldata(spi);
1080ca632f55SGrant Likely 	if (!chip) {
1081ca632f55SGrant Likely 		chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL);
10829deae459SJingoo Han 		if (!chip)
1083ca632f55SGrant Likely 			return -ENOMEM;
1084ca632f55SGrant Likely 
1085ca632f55SGrant Likely 		if (drv_data->ssp_type == CE4100_SSP) {
1086ca632f55SGrant Likely 			if (spi->chip_select > 4) {
1087f6bd03a7SJarkko Nikula 				dev_err(&spi->dev,
1088f6bd03a7SJarkko Nikula 					"failed setup: cs number must not be > 4.\n");
1089ca632f55SGrant Likely 				kfree(chip);
1090ca632f55SGrant Likely 				return -EINVAL;
1091ca632f55SGrant Likely 			}
1092ca632f55SGrant Likely 
1093ca632f55SGrant Likely 			chip->frm = spi->chip_select;
1094ca632f55SGrant Likely 		} else
1095ca632f55SGrant Likely 			chip->gpio_cs = -1;
1096ca632f55SGrant Likely 		chip->enable_dma = 0;
1097ca632f55SGrant Likely 		chip->timeout = TIMOUT_DFLT;
1098ca632f55SGrant Likely 	}
1099ca632f55SGrant Likely 
1100ca632f55SGrant Likely 	/* protocol drivers may change the chip settings, so...
1101ca632f55SGrant Likely 	 * if chip_info exists, use it */
1102ca632f55SGrant Likely 	chip_info = spi->controller_data;
1103ca632f55SGrant Likely 
1104ca632f55SGrant Likely 	/* chip_info isn't always needed */
1105ca632f55SGrant Likely 	chip->cr1 = 0;
1106ca632f55SGrant Likely 	if (chip_info) {
1107ca632f55SGrant Likely 		if (chip_info->timeout)
1108ca632f55SGrant Likely 			chip->timeout = chip_info->timeout;
1109ca632f55SGrant Likely 		if (chip_info->tx_threshold)
1110ca632f55SGrant Likely 			tx_thres = chip_info->tx_threshold;
1111a0d2642eSMika Westerberg 		if (chip_info->tx_hi_threshold)
1112a0d2642eSMika Westerberg 			tx_hi_thres = chip_info->tx_hi_threshold;
1113ca632f55SGrant Likely 		if (chip_info->rx_threshold)
1114ca632f55SGrant Likely 			rx_thres = chip_info->rx_threshold;
1115ca632f55SGrant Likely 		chip->enable_dma = drv_data->master_info->enable_dma;
1116ca632f55SGrant Likely 		chip->dma_threshold = 0;
1117ca632f55SGrant Likely 		if (chip_info->enable_loopback)
1118ca632f55SGrant Likely 			chip->cr1 = SSCR1_LBM;
1119a3496855SMika Westerberg 	} else if (ACPI_HANDLE(&spi->dev)) {
1120a3496855SMika Westerberg 		/*
1121a3496855SMika Westerberg 		 * Slave devices enumerated from ACPI namespace don't
1122a3496855SMika Westerberg 		 * usually have chip_info but we still might want to use
1123a3496855SMika Westerberg 		 * DMA with them.
1124a3496855SMika Westerberg 		 */
1125a3496855SMika Westerberg 		chip->enable_dma = drv_data->master_info->enable_dma;
1126ca632f55SGrant Likely 	}
1127ca632f55SGrant Likely 
1128a0d2642eSMika Westerberg 	chip->lpss_rx_threshold = SSIRF_RxThresh(rx_thres);
1129a0d2642eSMika Westerberg 	chip->lpss_tx_threshold = SSITF_TxLoThresh(tx_thres)
1130a0d2642eSMika Westerberg 				| SSITF_TxHiThresh(tx_hi_thres);
1131a0d2642eSMika Westerberg 
1132ca632f55SGrant Likely 	/* set dma burst and threshold outside of chip_info path so that if
1133ca632f55SGrant Likely 	 * chip_info goes away after setting chip->enable_dma, the
1134ca632f55SGrant Likely 	 * burst and threshold can still respond to changes in bits_per_word */
1135ca632f55SGrant Likely 	if (chip->enable_dma) {
1136ca632f55SGrant Likely 		/* set up legal burst and threshold for dma */
1137cd7bed00SMika Westerberg 		if (pxa2xx_spi_set_dma_burst_and_threshold(chip, spi,
1138cd7bed00SMika Westerberg 						spi->bits_per_word,
1139ca632f55SGrant Likely 						&chip->dma_burst_size,
1140ca632f55SGrant Likely 						&chip->dma_threshold)) {
1141f6bd03a7SJarkko Nikula 			dev_warn(&spi->dev,
1142f6bd03a7SJarkko Nikula 				 "in setup: DMA burst size reduced to match bits_per_word\n");
1143ca632f55SGrant Likely 		}
1144ca632f55SGrant Likely 	}
1145ca632f55SGrant Likely 
1146e5262d05SWeike Chen 	clk_div = pxa2xx_ssp_get_clk_div(drv_data, chip, spi->max_speed_hz);
1147ca632f55SGrant Likely 	chip->speed_hz = spi->max_speed_hz;
1148ca632f55SGrant Likely 
11494fdb2424SWeike Chen 	chip->cr0 = pxa2xx_configure_sscr0(drv_data, clk_div,
11504fdb2424SWeike Chen 					   spi->bits_per_word);
1151e5262d05SWeike Chen 	switch (drv_data->ssp_type) {
1152e5262d05SWeike Chen 	case QUARK_X1000_SSP:
1153e5262d05SWeike Chen 		chip->threshold = (QUARK_X1000_SSCR1_RxTresh(rx_thres)
1154e5262d05SWeike Chen 				   & QUARK_X1000_SSCR1_RFT)
1155e5262d05SWeike Chen 				   | (QUARK_X1000_SSCR1_TxTresh(tx_thres)
1156e5262d05SWeike Chen 				   & QUARK_X1000_SSCR1_TFT);
1157e5262d05SWeike Chen 		break;
1158e5262d05SWeike Chen 	default:
1159e5262d05SWeike Chen 		chip->threshold = (SSCR1_RxTresh(rx_thres) & SSCR1_RFT) |
1160e5262d05SWeike Chen 			(SSCR1_TxTresh(tx_thres) & SSCR1_TFT);
1161e5262d05SWeike Chen 		break;
1162e5262d05SWeike Chen 	}
1163e5262d05SWeike Chen 
1164ca632f55SGrant Likely 	chip->cr1 &= ~(SSCR1_SPO | SSCR1_SPH);
1165ca632f55SGrant Likely 	chip->cr1 |= (((spi->mode & SPI_CPHA) != 0) ? SSCR1_SPH : 0)
1166ca632f55SGrant Likely 			| (((spi->mode & SPI_CPOL) != 0) ? SSCR1_SPO : 0);
1167ca632f55SGrant Likely 
1168b833172fSMika Westerberg 	if (spi->mode & SPI_LOOP)
1169b833172fSMika Westerberg 		chip->cr1 |= SSCR1_LBM;
1170b833172fSMika Westerberg 
1171ca632f55SGrant Likely 	/* NOTE:  PXA25x_SSP _could_ use external clocking ... */
1172ca632f55SGrant Likely 	if (!pxa25x_ssp_comp(drv_data))
1173ca632f55SGrant Likely 		dev_dbg(&spi->dev, "%ld Hz actual, %s\n",
11743343b7a6SMika Westerberg 			drv_data->max_clk_rate
1175ca632f55SGrant Likely 				/ (1 + ((chip->cr0 & SSCR0_SCR(0xfff)) >> 8)),
1176ca632f55SGrant Likely 			chip->enable_dma ? "DMA" : "PIO");
1177ca632f55SGrant Likely 	else
1178ca632f55SGrant Likely 		dev_dbg(&spi->dev, "%ld Hz actual, %s\n",
11793343b7a6SMika Westerberg 			drv_data->max_clk_rate / 2
1180ca632f55SGrant Likely 				/ (1 + ((chip->cr0 & SSCR0_SCR(0x0ff)) >> 8)),
1181ca632f55SGrant Likely 			chip->enable_dma ? "DMA" : "PIO");
1182ca632f55SGrant Likely 
1183ca632f55SGrant Likely 	if (spi->bits_per_word <= 8) {
1184ca632f55SGrant Likely 		chip->n_bytes = 1;
1185ca632f55SGrant Likely 		chip->read = u8_reader;
1186ca632f55SGrant Likely 		chip->write = u8_writer;
1187ca632f55SGrant Likely 	} else if (spi->bits_per_word <= 16) {
1188ca632f55SGrant Likely 		chip->n_bytes = 2;
1189ca632f55SGrant Likely 		chip->read = u16_reader;
1190ca632f55SGrant Likely 		chip->write = u16_writer;
1191ca632f55SGrant Likely 	} else if (spi->bits_per_word <= 32) {
1192e5262d05SWeike Chen 		if (!is_quark_x1000_ssp(drv_data))
1193ca632f55SGrant Likely 			chip->cr0 |= SSCR0_EDSS;
1194ca632f55SGrant Likely 		chip->n_bytes = 4;
1195ca632f55SGrant Likely 		chip->read = u32_reader;
1196ca632f55SGrant Likely 		chip->write = u32_writer;
1197ca632f55SGrant Likely 	}
1198ca632f55SGrant Likely 	chip->bits_per_word = spi->bits_per_word;
1199ca632f55SGrant Likely 
1200ca632f55SGrant Likely 	spi_set_ctldata(spi, chip);
1201ca632f55SGrant Likely 
1202ca632f55SGrant Likely 	if (drv_data->ssp_type == CE4100_SSP)
1203ca632f55SGrant Likely 		return 0;
1204ca632f55SGrant Likely 
1205ca632f55SGrant Likely 	return setup_cs(spi, chip, chip_info);
1206ca632f55SGrant Likely }
1207ca632f55SGrant Likely 
1208ca632f55SGrant Likely static void cleanup(struct spi_device *spi)
1209ca632f55SGrant Likely {
1210ca632f55SGrant Likely 	struct chip_data *chip = spi_get_ctldata(spi);
1211ca632f55SGrant Likely 	struct driver_data *drv_data = spi_master_get_devdata(spi->master);
1212ca632f55SGrant Likely 
1213ca632f55SGrant Likely 	if (!chip)
1214ca632f55SGrant Likely 		return;
1215ca632f55SGrant Likely 
1216ca632f55SGrant Likely 	if (drv_data->ssp_type != CE4100_SSP && gpio_is_valid(chip->gpio_cs))
1217ca632f55SGrant Likely 		gpio_free(chip->gpio_cs);
1218ca632f55SGrant Likely 
1219ca632f55SGrant Likely 	kfree(chip);
1220ca632f55SGrant Likely }
1221ca632f55SGrant Likely 
1222a3496855SMika Westerberg #ifdef CONFIG_ACPI
1223a3496855SMika Westerberg static struct pxa2xx_spi_master *
1224a3496855SMika Westerberg pxa2xx_spi_acpi_get_pdata(struct platform_device *pdev)
1225a3496855SMika Westerberg {
1226a3496855SMika Westerberg 	struct pxa2xx_spi_master *pdata;
1227a3496855SMika Westerberg 	struct acpi_device *adev;
1228a3496855SMika Westerberg 	struct ssp_device *ssp;
1229a3496855SMika Westerberg 	struct resource *res;
1230a3496855SMika Westerberg 	int devid;
1231a3496855SMika Westerberg 
1232a3496855SMika Westerberg 	if (!ACPI_HANDLE(&pdev->dev) ||
1233a3496855SMika Westerberg 	    acpi_bus_get_device(ACPI_HANDLE(&pdev->dev), &adev))
1234a3496855SMika Westerberg 		return NULL;
1235a3496855SMika Westerberg 
1236cc0ee987SMika Westerberg 	pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
12379deae459SJingoo Han 	if (!pdata)
1238a3496855SMika Westerberg 		return NULL;
1239a3496855SMika Westerberg 
1240a3496855SMika Westerberg 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1241a3496855SMika Westerberg 	if (!res)
1242a3496855SMika Westerberg 		return NULL;
1243a3496855SMika Westerberg 
1244a3496855SMika Westerberg 	ssp = &pdata->ssp;
1245a3496855SMika Westerberg 
1246a3496855SMika Westerberg 	ssp->phys_base = res->start;
1247cbfd6a21SSachin Kamat 	ssp->mmio_base = devm_ioremap_resource(&pdev->dev, res);
1248cbfd6a21SSachin Kamat 	if (IS_ERR(ssp->mmio_base))
12496dc81f6fSMika Westerberg 		return NULL;
1250a3496855SMika Westerberg 
1251a3496855SMika Westerberg 	ssp->clk = devm_clk_get(&pdev->dev, NULL);
1252a3496855SMika Westerberg 	ssp->irq = platform_get_irq(pdev, 0);
1253a3496855SMika Westerberg 	ssp->type = LPSS_SSP;
1254a3496855SMika Westerberg 	ssp->pdev = pdev;
1255a3496855SMika Westerberg 
1256a3496855SMika Westerberg 	ssp->port_id = -1;
1257a3496855SMika Westerberg 	if (adev->pnp.unique_id && !kstrtoint(adev->pnp.unique_id, 0, &devid))
1258a3496855SMika Westerberg 		ssp->port_id = devid;
1259a3496855SMika Westerberg 
1260a3496855SMika Westerberg 	pdata->num_chipselect = 1;
1261cddb339bSMika Westerberg 	pdata->enable_dma = true;
1262a3496855SMika Westerberg 
1263a3496855SMika Westerberg 	return pdata;
1264a3496855SMika Westerberg }
1265a3496855SMika Westerberg 
1266a3496855SMika Westerberg static struct acpi_device_id pxa2xx_spi_acpi_match[] = {
1267a3496855SMika Westerberg 	{ "INT33C0", 0 },
1268a3496855SMika Westerberg 	{ "INT33C1", 0 },
126954acbd96SMika Westerberg 	{ "INT3430", 0 },
127054acbd96SMika Westerberg 	{ "INT3431", 0 },
12714b30f2a1SMika Westerberg 	{ "80860F0E", 0 },
1272aca26364SAlan Cox 	{ "8086228E", 0 },
1273a3496855SMika Westerberg 	{ },
1274a3496855SMika Westerberg };
1275a3496855SMika Westerberg MODULE_DEVICE_TABLE(acpi, pxa2xx_spi_acpi_match);
1276a3496855SMika Westerberg #else
1277a3496855SMika Westerberg static inline struct pxa2xx_spi_master *
1278a3496855SMika Westerberg pxa2xx_spi_acpi_get_pdata(struct platform_device *pdev)
1279a3496855SMika Westerberg {
1280a3496855SMika Westerberg 	return NULL;
1281a3496855SMika Westerberg }
1282a3496855SMika Westerberg #endif
1283a3496855SMika Westerberg 
1284fd4a319bSGrant Likely static int pxa2xx_spi_probe(struct platform_device *pdev)
1285ca632f55SGrant Likely {
1286ca632f55SGrant Likely 	struct device *dev = &pdev->dev;
1287ca632f55SGrant Likely 	struct pxa2xx_spi_master *platform_info;
1288ca632f55SGrant Likely 	struct spi_master *master;
1289ca632f55SGrant Likely 	struct driver_data *drv_data;
1290ca632f55SGrant Likely 	struct ssp_device *ssp;
1291ca632f55SGrant Likely 	int status;
1292ca632f55SGrant Likely 
1293851bacf5SMika Westerberg 	platform_info = dev_get_platdata(dev);
1294851bacf5SMika Westerberg 	if (!platform_info) {
1295a3496855SMika Westerberg 		platform_info = pxa2xx_spi_acpi_get_pdata(pdev);
1296a3496855SMika Westerberg 		if (!platform_info) {
1297851bacf5SMika Westerberg 			dev_err(&pdev->dev, "missing platform data\n");
1298851bacf5SMika Westerberg 			return -ENODEV;
1299851bacf5SMika Westerberg 		}
1300a3496855SMika Westerberg 	}
1301ca632f55SGrant Likely 
1302ca632f55SGrant Likely 	ssp = pxa_ssp_request(pdev->id, pdev->name);
1303851bacf5SMika Westerberg 	if (!ssp)
1304851bacf5SMika Westerberg 		ssp = &platform_info->ssp;
1305851bacf5SMika Westerberg 
1306851bacf5SMika Westerberg 	if (!ssp->mmio_base) {
1307851bacf5SMika Westerberg 		dev_err(&pdev->dev, "failed to get ssp\n");
1308ca632f55SGrant Likely 		return -ENODEV;
1309ca632f55SGrant Likely 	}
1310ca632f55SGrant Likely 
1311ca632f55SGrant Likely 	/* Allocate master with space for drv_data and null dma buffer */
1312ca632f55SGrant Likely 	master = spi_alloc_master(dev, sizeof(struct driver_data) + 16);
1313ca632f55SGrant Likely 	if (!master) {
1314ca632f55SGrant Likely 		dev_err(&pdev->dev, "cannot alloc spi_master\n");
1315ca632f55SGrant Likely 		pxa_ssp_free(ssp);
1316ca632f55SGrant Likely 		return -ENOMEM;
1317ca632f55SGrant Likely 	}
1318ca632f55SGrant Likely 	drv_data = spi_master_get_devdata(master);
1319ca632f55SGrant Likely 	drv_data->master = master;
1320ca632f55SGrant Likely 	drv_data->master_info = platform_info;
1321ca632f55SGrant Likely 	drv_data->pdev = pdev;
1322ca632f55SGrant Likely 	drv_data->ssp = ssp;
1323ca632f55SGrant Likely 
1324ca632f55SGrant Likely 	master->dev.parent = &pdev->dev;
1325ca632f55SGrant Likely 	master->dev.of_node = pdev->dev.of_node;
1326ca632f55SGrant Likely 	/* the spi->mode bits understood by this driver: */
1327b833172fSMika Westerberg 	master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH | SPI_LOOP;
1328ca632f55SGrant Likely 
1329851bacf5SMika Westerberg 	master->bus_num = ssp->port_id;
1330ca632f55SGrant Likely 	master->num_chipselect = platform_info->num_chipselect;
1331ca632f55SGrant Likely 	master->dma_alignment = DMA_ALIGNMENT;
1332ca632f55SGrant Likely 	master->cleanup = cleanup;
1333ca632f55SGrant Likely 	master->setup = setup;
13347f86bde9SMika Westerberg 	master->transfer_one_message = pxa2xx_spi_transfer_one_message;
13357d94a505SMika Westerberg 	master->unprepare_transfer_hardware = pxa2xx_spi_unprepare_transfer;
13367dd62787SMark Brown 	master->auto_runtime_pm = true;
1337ca632f55SGrant Likely 
1338ca632f55SGrant Likely 	drv_data->ssp_type = ssp->type;
13392b9b84f4SMika Westerberg 	drv_data->null_dma_buf = (u32 *)PTR_ALIGN(&drv_data[1], DMA_ALIGNMENT);
1340ca632f55SGrant Likely 
1341ca632f55SGrant Likely 	drv_data->ioaddr = ssp->mmio_base;
1342ca632f55SGrant Likely 	drv_data->ssdr_physical = ssp->phys_base + SSDR;
1343ca632f55SGrant Likely 	if (pxa25x_ssp_comp(drv_data)) {
1344e5262d05SWeike Chen 		switch (drv_data->ssp_type) {
1345e5262d05SWeike Chen 		case QUARK_X1000_SSP:
1346e5262d05SWeike Chen 			master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 32);
1347e5262d05SWeike Chen 			break;
1348e5262d05SWeike Chen 		default:
134924778be2SStephen Warren 			master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 16);
1350e5262d05SWeike Chen 			break;
1351e5262d05SWeike Chen 		}
1352e5262d05SWeike Chen 
1353ca632f55SGrant Likely 		drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE;
1354ca632f55SGrant Likely 		drv_data->dma_cr1 = 0;
1355ca632f55SGrant Likely 		drv_data->clear_sr = SSSR_ROR;
1356ca632f55SGrant Likely 		drv_data->mask_sr = SSSR_RFS | SSSR_TFS | SSSR_ROR;
1357ca632f55SGrant Likely 	} else {
135824778be2SStephen Warren 		master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 32);
1359ca632f55SGrant Likely 		drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE | SSCR1_TINTE;
13605928808eSMika Westerberg 		drv_data->dma_cr1 = DEFAULT_DMA_CR1;
1361ca632f55SGrant Likely 		drv_data->clear_sr = SSSR_ROR | SSSR_TINT;
1362ca632f55SGrant Likely 		drv_data->mask_sr = SSSR_TINT | SSSR_RFS | SSSR_TFS | SSSR_ROR;
1363ca632f55SGrant Likely 	}
1364ca632f55SGrant Likely 
1365ca632f55SGrant Likely 	status = request_irq(ssp->irq, ssp_int, IRQF_SHARED, dev_name(dev),
1366ca632f55SGrant Likely 			drv_data);
1367ca632f55SGrant Likely 	if (status < 0) {
1368ca632f55SGrant Likely 		dev_err(&pdev->dev, "cannot get IRQ %d\n", ssp->irq);
1369ca632f55SGrant Likely 		goto out_error_master_alloc;
1370ca632f55SGrant Likely 	}
1371ca632f55SGrant Likely 
1372ca632f55SGrant Likely 	/* Setup DMA if requested */
1373ca632f55SGrant Likely 	drv_data->tx_channel = -1;
1374ca632f55SGrant Likely 	drv_data->rx_channel = -1;
1375ca632f55SGrant Likely 	if (platform_info->enable_dma) {
1376cd7bed00SMika Westerberg 		status = pxa2xx_spi_dma_setup(drv_data);
1377cd7bed00SMika Westerberg 		if (status) {
1378cddb339bSMika Westerberg 			dev_dbg(dev, "no DMA channels available, using PIO\n");
1379cd7bed00SMika Westerberg 			platform_info->enable_dma = false;
1380ca632f55SGrant Likely 		}
1381ca632f55SGrant Likely 	}
1382ca632f55SGrant Likely 
1383ca632f55SGrant Likely 	/* Enable SOC clock */
13843343b7a6SMika Westerberg 	clk_prepare_enable(ssp->clk);
13853343b7a6SMika Westerberg 
13863343b7a6SMika Westerberg 	drv_data->max_clk_rate = clk_get_rate(ssp->clk);
1387ca632f55SGrant Likely 
1388ca632f55SGrant Likely 	/* Load default SSP configuration */
1389ca632f55SGrant Likely 	write_SSCR0(0, drv_data->ioaddr);
1390e5262d05SWeike Chen 	switch (drv_data->ssp_type) {
1391e5262d05SWeike Chen 	case QUARK_X1000_SSP:
1392e5262d05SWeike Chen 		write_SSCR1(QUARK_X1000_SSCR1_RxTresh(
1393e5262d05SWeike Chen 					RX_THRESH_QUARK_X1000_DFLT) |
1394e5262d05SWeike Chen 			    QUARK_X1000_SSCR1_TxTresh(
1395e5262d05SWeike Chen 					TX_THRESH_QUARK_X1000_DFLT),
1396e5262d05SWeike Chen 			    drv_data->ioaddr);
1397e5262d05SWeike Chen 
1398e5262d05SWeike Chen 		/* using the Motorola SPI protocol and use 8 bit frame */
1399e5262d05SWeike Chen 		write_SSCR0(QUARK_X1000_SSCR0_Motorola
1400e5262d05SWeike Chen 			    | QUARK_X1000_SSCR0_DataSize(8),
1401e5262d05SWeike Chen 			    drv_data->ioaddr);
1402e5262d05SWeike Chen 		break;
1403e5262d05SWeike Chen 	default:
1404ca632f55SGrant Likely 		write_SSCR1(SSCR1_RxTresh(RX_THRESH_DFLT) |
1405ca632f55SGrant Likely 			    SSCR1_TxTresh(TX_THRESH_DFLT),
1406ca632f55SGrant Likely 			    drv_data->ioaddr);
1407ca632f55SGrant Likely 		write_SSCR0(SSCR0_SCR(2)
1408ca632f55SGrant Likely 			    | SSCR0_Motorola
1409ca632f55SGrant Likely 			    | SSCR0_DataSize(8),
1410ca632f55SGrant Likely 			    drv_data->ioaddr);
1411e5262d05SWeike Chen 		break;
1412e5262d05SWeike Chen 	}
1413e5262d05SWeike Chen 
1414ca632f55SGrant Likely 	if (!pxa25x_ssp_comp(drv_data))
1415ca632f55SGrant Likely 		write_SSTO(0, drv_data->ioaddr);
1416e5262d05SWeike Chen 
1417e5262d05SWeike Chen 	if (!is_quark_x1000_ssp(drv_data))
1418ca632f55SGrant Likely 		write_SSPSP(0, drv_data->ioaddr);
1419ca632f55SGrant Likely 
1420a0d2642eSMika Westerberg 	lpss_ssp_setup(drv_data);
1421a0d2642eSMika Westerberg 
14227f86bde9SMika Westerberg 	tasklet_init(&drv_data->pump_transfers, pump_transfers,
14237f86bde9SMika Westerberg 		     (unsigned long)drv_data);
1424ca632f55SGrant Likely 
1425836d1a22SAntonio Ospite 	pm_runtime_set_autosuspend_delay(&pdev->dev, 50);
1426836d1a22SAntonio Ospite 	pm_runtime_use_autosuspend(&pdev->dev);
1427836d1a22SAntonio Ospite 	pm_runtime_set_active(&pdev->dev);
1428836d1a22SAntonio Ospite 	pm_runtime_enable(&pdev->dev);
1429836d1a22SAntonio Ospite 
1430ca632f55SGrant Likely 	/* Register with the SPI framework */
1431ca632f55SGrant Likely 	platform_set_drvdata(pdev, drv_data);
1432a807fcd0SJingoo Han 	status = devm_spi_register_master(&pdev->dev, master);
1433ca632f55SGrant Likely 	if (status != 0) {
1434ca632f55SGrant Likely 		dev_err(&pdev->dev, "problem registering spi master\n");
14357f86bde9SMika Westerberg 		goto out_error_clock_enabled;
1436ca632f55SGrant Likely 	}
1437ca632f55SGrant Likely 
1438ca632f55SGrant Likely 	return status;
1439ca632f55SGrant Likely 
1440ca632f55SGrant Likely out_error_clock_enabled:
14413343b7a6SMika Westerberg 	clk_disable_unprepare(ssp->clk);
1442cd7bed00SMika Westerberg 	pxa2xx_spi_dma_release(drv_data);
1443ca632f55SGrant Likely 	free_irq(ssp->irq, drv_data);
1444ca632f55SGrant Likely 
1445ca632f55SGrant Likely out_error_master_alloc:
1446ca632f55SGrant Likely 	spi_master_put(master);
1447ca632f55SGrant Likely 	pxa_ssp_free(ssp);
1448ca632f55SGrant Likely 	return status;
1449ca632f55SGrant Likely }
1450ca632f55SGrant Likely 
1451ca632f55SGrant Likely static int pxa2xx_spi_remove(struct platform_device *pdev)
1452ca632f55SGrant Likely {
1453ca632f55SGrant Likely 	struct driver_data *drv_data = platform_get_drvdata(pdev);
1454ca632f55SGrant Likely 	struct ssp_device *ssp;
1455ca632f55SGrant Likely 
1456ca632f55SGrant Likely 	if (!drv_data)
1457ca632f55SGrant Likely 		return 0;
1458ca632f55SGrant Likely 	ssp = drv_data->ssp;
1459ca632f55SGrant Likely 
14607d94a505SMika Westerberg 	pm_runtime_get_sync(&pdev->dev);
14617d94a505SMika Westerberg 
1462ca632f55SGrant Likely 	/* Disable the SSP at the peripheral and SOC level */
1463ca632f55SGrant Likely 	write_SSCR0(0, drv_data->ioaddr);
14643343b7a6SMika Westerberg 	clk_disable_unprepare(ssp->clk);
1465ca632f55SGrant Likely 
1466ca632f55SGrant Likely 	/* Release DMA */
1467cd7bed00SMika Westerberg 	if (drv_data->master_info->enable_dma)
1468cd7bed00SMika Westerberg 		pxa2xx_spi_dma_release(drv_data);
1469ca632f55SGrant Likely 
14707d94a505SMika Westerberg 	pm_runtime_put_noidle(&pdev->dev);
14717d94a505SMika Westerberg 	pm_runtime_disable(&pdev->dev);
14727d94a505SMika Westerberg 
1473ca632f55SGrant Likely 	/* Release IRQ */
1474ca632f55SGrant Likely 	free_irq(ssp->irq, drv_data);
1475ca632f55SGrant Likely 
1476ca632f55SGrant Likely 	/* Release SSP */
1477ca632f55SGrant Likely 	pxa_ssp_free(ssp);
1478ca632f55SGrant Likely 
1479ca632f55SGrant Likely 	return 0;
1480ca632f55SGrant Likely }
1481ca632f55SGrant Likely 
1482ca632f55SGrant Likely static void pxa2xx_spi_shutdown(struct platform_device *pdev)
1483ca632f55SGrant Likely {
1484ca632f55SGrant Likely 	int status = 0;
1485ca632f55SGrant Likely 
1486ca632f55SGrant Likely 	if ((status = pxa2xx_spi_remove(pdev)) != 0)
1487ca632f55SGrant Likely 		dev_err(&pdev->dev, "shutdown failed with %d\n", status);
1488ca632f55SGrant Likely }
1489ca632f55SGrant Likely 
1490382cebb0SMika Westerberg #ifdef CONFIG_PM_SLEEP
1491ca632f55SGrant Likely static int pxa2xx_spi_suspend(struct device *dev)
1492ca632f55SGrant Likely {
1493ca632f55SGrant Likely 	struct driver_data *drv_data = dev_get_drvdata(dev);
1494ca632f55SGrant Likely 	struct ssp_device *ssp = drv_data->ssp;
1495ca632f55SGrant Likely 	int status = 0;
1496ca632f55SGrant Likely 
14977f86bde9SMika Westerberg 	status = spi_master_suspend(drv_data->master);
1498ca632f55SGrant Likely 	if (status != 0)
1499ca632f55SGrant Likely 		return status;
1500ca632f55SGrant Likely 	write_SSCR0(0, drv_data->ioaddr);
15012b9375b9SDmitry Eremin-Solenikov 
15022b9375b9SDmitry Eremin-Solenikov 	if (!pm_runtime_suspended(dev))
15033343b7a6SMika Westerberg 		clk_disable_unprepare(ssp->clk);
1504ca632f55SGrant Likely 
1505ca632f55SGrant Likely 	return 0;
1506ca632f55SGrant Likely }
1507ca632f55SGrant Likely 
1508ca632f55SGrant Likely static int pxa2xx_spi_resume(struct device *dev)
1509ca632f55SGrant Likely {
1510ca632f55SGrant Likely 	struct driver_data *drv_data = dev_get_drvdata(dev);
1511ca632f55SGrant Likely 	struct ssp_device *ssp = drv_data->ssp;
1512ca632f55SGrant Likely 	int status = 0;
1513ca632f55SGrant Likely 
1514cd7bed00SMika Westerberg 	pxa2xx_spi_dma_resume(drv_data);
1515ca632f55SGrant Likely 
1516ca632f55SGrant Likely 	/* Enable the SSP clock */
15172b9375b9SDmitry Eremin-Solenikov 	if (!pm_runtime_suspended(dev))
15183343b7a6SMika Westerberg 		clk_prepare_enable(ssp->clk);
1519ca632f55SGrant Likely 
1520c50325f7SChew, Chiau Ee 	/* Restore LPSS private register bits */
1521c50325f7SChew, Chiau Ee 	lpss_ssp_setup(drv_data);
1522c50325f7SChew, Chiau Ee 
1523ca632f55SGrant Likely 	/* Start the queue running */
15247f86bde9SMika Westerberg 	status = spi_master_resume(drv_data->master);
1525ca632f55SGrant Likely 	if (status != 0) {
1526ca632f55SGrant Likely 		dev_err(dev, "problem starting queue (%d)\n", status);
1527ca632f55SGrant Likely 		return status;
1528ca632f55SGrant Likely 	}
1529ca632f55SGrant Likely 
1530ca632f55SGrant Likely 	return 0;
1531ca632f55SGrant Likely }
15327d94a505SMika Westerberg #endif
15337d94a505SMika Westerberg 
1534ec833050SRafael J. Wysocki #ifdef CONFIG_PM
15357d94a505SMika Westerberg static int pxa2xx_spi_runtime_suspend(struct device *dev)
15367d94a505SMika Westerberg {
15377d94a505SMika Westerberg 	struct driver_data *drv_data = dev_get_drvdata(dev);
15387d94a505SMika Westerberg 
15397d94a505SMika Westerberg 	clk_disable_unprepare(drv_data->ssp->clk);
15407d94a505SMika Westerberg 	return 0;
15417d94a505SMika Westerberg }
15427d94a505SMika Westerberg 
15437d94a505SMika Westerberg static int pxa2xx_spi_runtime_resume(struct device *dev)
15447d94a505SMika Westerberg {
15457d94a505SMika Westerberg 	struct driver_data *drv_data = dev_get_drvdata(dev);
15467d94a505SMika Westerberg 
15477d94a505SMika Westerberg 	clk_prepare_enable(drv_data->ssp->clk);
15487d94a505SMika Westerberg 	return 0;
15497d94a505SMika Westerberg }
15507d94a505SMika Westerberg #endif
1551ca632f55SGrant Likely 
1552ca632f55SGrant Likely static const struct dev_pm_ops pxa2xx_spi_pm_ops = {
15537d94a505SMika Westerberg 	SET_SYSTEM_SLEEP_PM_OPS(pxa2xx_spi_suspend, pxa2xx_spi_resume)
15547d94a505SMika Westerberg 	SET_RUNTIME_PM_OPS(pxa2xx_spi_runtime_suspend,
15557d94a505SMika Westerberg 			   pxa2xx_spi_runtime_resume, NULL)
1556ca632f55SGrant Likely };
1557ca632f55SGrant Likely 
1558ca632f55SGrant Likely static struct platform_driver driver = {
1559ca632f55SGrant Likely 	.driver = {
1560ca632f55SGrant Likely 		.name	= "pxa2xx-spi",
1561ca632f55SGrant Likely 		.pm	= &pxa2xx_spi_pm_ops,
1562a3496855SMika Westerberg 		.acpi_match_table = ACPI_PTR(pxa2xx_spi_acpi_match),
1563ca632f55SGrant Likely 	},
1564ca632f55SGrant Likely 	.probe = pxa2xx_spi_probe,
1565ca632f55SGrant Likely 	.remove = pxa2xx_spi_remove,
1566ca632f55SGrant Likely 	.shutdown = pxa2xx_spi_shutdown,
1567ca632f55SGrant Likely };
1568ca632f55SGrant Likely 
1569ca632f55SGrant Likely static int __init pxa2xx_spi_init(void)
1570ca632f55SGrant Likely {
1571ca632f55SGrant Likely 	return platform_driver_register(&driver);
1572ca632f55SGrant Likely }
1573ca632f55SGrant Likely subsys_initcall(pxa2xx_spi_init);
1574ca632f55SGrant Likely 
1575ca632f55SGrant Likely static void __exit pxa2xx_spi_exit(void)
1576ca632f55SGrant Likely {
1577ca632f55SGrant Likely 	platform_driver_unregister(&driver);
1578ca632f55SGrant Likely }
1579ca632f55SGrant Likely module_exit(pxa2xx_spi_exit);
1580