1ca632f55SGrant Likely /* 2ca632f55SGrant Likely * Copyright (C) 2005 Stephen Street / StreetFire Sound Labs 3a0d2642eSMika Westerberg * Copyright (C) 2013, Intel Corporation 4ca632f55SGrant Likely * 5ca632f55SGrant Likely * This program is free software; you can redistribute it and/or modify 6ca632f55SGrant Likely * it under the terms of the GNU General Public License as published by 7ca632f55SGrant Likely * the Free Software Foundation; either version 2 of the License, or 8ca632f55SGrant Likely * (at your option) any later version. 9ca632f55SGrant Likely * 10ca632f55SGrant Likely * This program is distributed in the hope that it will be useful, 11ca632f55SGrant Likely * but WITHOUT ANY WARRANTY; without even the implied warranty of 12ca632f55SGrant Likely * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 13ca632f55SGrant Likely * GNU General Public License for more details. 14ca632f55SGrant Likely * 15ca632f55SGrant Likely * You should have received a copy of the GNU General Public License 16ca632f55SGrant Likely * along with this program; if not, write to the Free Software 17ca632f55SGrant Likely * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. 18ca632f55SGrant Likely */ 19ca632f55SGrant Likely 20ca632f55SGrant Likely #include <linux/init.h> 21ca632f55SGrant Likely #include <linux/module.h> 22ca632f55SGrant Likely #include <linux/device.h> 23ca632f55SGrant Likely #include <linux/ioport.h> 24ca632f55SGrant Likely #include <linux/errno.h> 25cbfd6a21SSachin Kamat #include <linux/err.h> 26ca632f55SGrant Likely #include <linux/interrupt.h> 27ca632f55SGrant Likely #include <linux/platform_device.h> 28ca632f55SGrant Likely #include <linux/spi/pxa2xx_spi.h> 29ca632f55SGrant Likely #include <linux/spi/spi.h> 30ca632f55SGrant Likely #include <linux/delay.h> 31ca632f55SGrant Likely #include <linux/gpio.h> 32ca632f55SGrant Likely #include <linux/slab.h> 333343b7a6SMika Westerberg #include <linux/clk.h> 347d94a505SMika Westerberg #include <linux/pm_runtime.h> 35a3496855SMika Westerberg #include <linux/acpi.h> 36ca632f55SGrant Likely 37ca632f55SGrant Likely #include <asm/io.h> 38ca632f55SGrant Likely #include <asm/irq.h> 39ca632f55SGrant Likely #include <asm/delay.h> 40ca632f55SGrant Likely 41cd7bed00SMika Westerberg #include "spi-pxa2xx.h" 42ca632f55SGrant Likely 43ca632f55SGrant Likely MODULE_AUTHOR("Stephen Street"); 44ca632f55SGrant Likely MODULE_DESCRIPTION("PXA2xx SSP SPI Controller"); 45ca632f55SGrant Likely MODULE_LICENSE("GPL"); 46ca632f55SGrant Likely MODULE_ALIAS("platform:pxa2xx-spi"); 47ca632f55SGrant Likely 48ca632f55SGrant Likely #define TIMOUT_DFLT 1000 49ca632f55SGrant Likely 50ca632f55SGrant Likely /* 51ca632f55SGrant Likely * for testing SSCR1 changes that require SSP restart, basically 52ca632f55SGrant Likely * everything except the service and interrupt enables, the pxa270 developer 53ca632f55SGrant Likely * manual says only SSCR1_SCFR, SSCR1_SPH, SSCR1_SPO need to be in this 54ca632f55SGrant Likely * list, but the PXA255 dev man says all bits without really meaning the 55ca632f55SGrant Likely * service and interrupt enables 56ca632f55SGrant Likely */ 57ca632f55SGrant Likely #define SSCR1_CHANGE_MASK (SSCR1_TTELP | SSCR1_TTE | SSCR1_SCFR \ 58ca632f55SGrant Likely | SSCR1_ECRA | SSCR1_ECRB | SSCR1_SCLKDIR \ 59ca632f55SGrant Likely | SSCR1_SFRMDIR | SSCR1_RWOT | SSCR1_TRAIL \ 60ca632f55SGrant Likely | SSCR1_IFS | SSCR1_STRF | SSCR1_EFWR \ 61ca632f55SGrant Likely | SSCR1_RFT | SSCR1_TFT | SSCR1_MWDS \ 62ca632f55SGrant Likely | SSCR1_SPH | SSCR1_SPO | SSCR1_LBM) 63ca632f55SGrant Likely 64e5262d05SWeike Chen #define QUARK_X1000_SSCR1_CHANGE_MASK (QUARK_X1000_SSCR1_STRF \ 65e5262d05SWeike Chen | QUARK_X1000_SSCR1_EFWR \ 66e5262d05SWeike Chen | QUARK_X1000_SSCR1_RFT \ 67e5262d05SWeike Chen | QUARK_X1000_SSCR1_TFT \ 68e5262d05SWeike Chen | SSCR1_SPH | SSCR1_SPO | SSCR1_LBM) 69e5262d05SWeike Chen 70a0d2642eSMika Westerberg #define LPSS_RX_THRESH_DFLT 64 71a0d2642eSMika Westerberg #define LPSS_TX_LOTHRESH_DFLT 160 72a0d2642eSMika Westerberg #define LPSS_TX_HITHRESH_DFLT 224 73a0d2642eSMika Westerberg 74e5262d05SWeike Chen struct quark_spi_rate { 75e5262d05SWeike Chen u32 bitrate; 76e5262d05SWeike Chen u32 dds_clk_rate; 77e5262d05SWeike Chen u32 clk_div; 78e5262d05SWeike Chen }; 79e5262d05SWeike Chen 80e5262d05SWeike Chen /* 81e5262d05SWeike Chen * 'rate', 'dds', 'clk_div' lookup table, which is defined in 82e5262d05SWeike Chen * the Quark SPI datasheet. 83e5262d05SWeike Chen */ 84e5262d05SWeike Chen static const struct quark_spi_rate quark_spi_rate_table[] = { 85e5262d05SWeike Chen /* bitrate, dds_clk_rate, clk_div */ 86e5262d05SWeike Chen {50000000, 0x800000, 0}, 87e5262d05SWeike Chen {40000000, 0x666666, 0}, 88e5262d05SWeike Chen {25000000, 0x400000, 0}, 89e5262d05SWeike Chen {20000000, 0x666666, 1}, 90e5262d05SWeike Chen {16667000, 0x800000, 2}, 91e5262d05SWeike Chen {13333000, 0x666666, 2}, 92e5262d05SWeike Chen {12500000, 0x200000, 0}, 93e5262d05SWeike Chen {10000000, 0x800000, 4}, 94e5262d05SWeike Chen {8000000, 0x666666, 4}, 95e5262d05SWeike Chen {6250000, 0x400000, 3}, 96e5262d05SWeike Chen {5000000, 0x400000, 4}, 97e5262d05SWeike Chen {4000000, 0x666666, 9}, 98e5262d05SWeike Chen {3125000, 0x80000, 0}, 99e5262d05SWeike Chen {2500000, 0x400000, 9}, 100e5262d05SWeike Chen {2000000, 0x666666, 19}, 101e5262d05SWeike Chen {1563000, 0x40000, 0}, 102e5262d05SWeike Chen {1250000, 0x200000, 9}, 103e5262d05SWeike Chen {1000000, 0x400000, 24}, 104e5262d05SWeike Chen {800000, 0x666666, 49}, 105e5262d05SWeike Chen {781250, 0x20000, 0}, 106e5262d05SWeike Chen {625000, 0x200000, 19}, 107e5262d05SWeike Chen {500000, 0x400000, 49}, 108e5262d05SWeike Chen {400000, 0x666666, 99}, 109e5262d05SWeike Chen {390625, 0x10000, 0}, 110e5262d05SWeike Chen {250000, 0x400000, 99}, 111e5262d05SWeike Chen {200000, 0x666666, 199}, 112e5262d05SWeike Chen {195313, 0x8000, 0}, 113e5262d05SWeike Chen {125000, 0x100000, 49}, 114e5262d05SWeike Chen {100000, 0x200000, 124}, 115e5262d05SWeike Chen {50000, 0x100000, 124}, 116e5262d05SWeike Chen {25000, 0x80000, 124}, 117e5262d05SWeike Chen {10016, 0x20000, 77}, 118e5262d05SWeike Chen {5040, 0x20000, 154}, 119e5262d05SWeike Chen {1002, 0x8000, 194}, 120e5262d05SWeike Chen }; 121e5262d05SWeike Chen 122a0d2642eSMika Westerberg /* Offset from drv_data->lpss_base */ 1231de70612SMika Westerberg #define GENERAL_REG 0x08 1241de70612SMika Westerberg #define GENERAL_REG_RXTO_HOLDOFF_DISABLE BIT(24) 1250054e28dSMika Westerberg #define SSP_REG 0x0c 126a0d2642eSMika Westerberg #define SPI_CS_CONTROL 0x18 127a0d2642eSMika Westerberg #define SPI_CS_CONTROL_SW_MODE BIT(0) 128a0d2642eSMika Westerberg #define SPI_CS_CONTROL_CS_HIGH BIT(1) 129a0d2642eSMika Westerberg 130a0d2642eSMika Westerberg static bool is_lpss_ssp(const struct driver_data *drv_data) 131a0d2642eSMika Westerberg { 132a0d2642eSMika Westerberg return drv_data->ssp_type == LPSS_SSP; 133a0d2642eSMika Westerberg } 134a0d2642eSMika Westerberg 135e5262d05SWeike Chen static bool is_quark_x1000_ssp(const struct driver_data *drv_data) 136e5262d05SWeike Chen { 137e5262d05SWeike Chen return drv_data->ssp_type == QUARK_X1000_SSP; 138e5262d05SWeike Chen } 139e5262d05SWeike Chen 1404fdb2424SWeike Chen static u32 pxa2xx_spi_get_ssrc1_change_mask(const struct driver_data *drv_data) 1414fdb2424SWeike Chen { 1424fdb2424SWeike Chen switch (drv_data->ssp_type) { 143e5262d05SWeike Chen case QUARK_X1000_SSP: 144e5262d05SWeike Chen return QUARK_X1000_SSCR1_CHANGE_MASK; 1454fdb2424SWeike Chen default: 1464fdb2424SWeike Chen return SSCR1_CHANGE_MASK; 1474fdb2424SWeike Chen } 1484fdb2424SWeike Chen } 1494fdb2424SWeike Chen 1504fdb2424SWeike Chen static u32 1514fdb2424SWeike Chen pxa2xx_spi_get_rx_default_thre(const struct driver_data *drv_data) 1524fdb2424SWeike Chen { 1534fdb2424SWeike Chen switch (drv_data->ssp_type) { 154e5262d05SWeike Chen case QUARK_X1000_SSP: 155e5262d05SWeike Chen return RX_THRESH_QUARK_X1000_DFLT; 1564fdb2424SWeike Chen default: 1574fdb2424SWeike Chen return RX_THRESH_DFLT; 1584fdb2424SWeike Chen } 1594fdb2424SWeike Chen } 1604fdb2424SWeike Chen 1614fdb2424SWeike Chen static bool pxa2xx_spi_txfifo_full(const struct driver_data *drv_data) 1624fdb2424SWeike Chen { 1634fdb2424SWeike Chen u32 mask; 1644fdb2424SWeike Chen 1654fdb2424SWeike Chen switch (drv_data->ssp_type) { 166e5262d05SWeike Chen case QUARK_X1000_SSP: 167e5262d05SWeike Chen mask = QUARK_X1000_SSSR_TFL_MASK; 168e5262d05SWeike Chen break; 1694fdb2424SWeike Chen default: 1704fdb2424SWeike Chen mask = SSSR_TFL_MASK; 1714fdb2424SWeike Chen break; 1724fdb2424SWeike Chen } 1734fdb2424SWeike Chen 174*c039dd27SJarkko Nikula return (pxa2xx_spi_read(drv_data, SSSR) & mask) == mask; 1754fdb2424SWeike Chen } 1764fdb2424SWeike Chen 1774fdb2424SWeike Chen static void pxa2xx_spi_clear_rx_thre(const struct driver_data *drv_data, 1784fdb2424SWeike Chen u32 *sccr1_reg) 1794fdb2424SWeike Chen { 1804fdb2424SWeike Chen u32 mask; 1814fdb2424SWeike Chen 1824fdb2424SWeike Chen switch (drv_data->ssp_type) { 183e5262d05SWeike Chen case QUARK_X1000_SSP: 184e5262d05SWeike Chen mask = QUARK_X1000_SSCR1_RFT; 185e5262d05SWeike Chen break; 1864fdb2424SWeike Chen default: 1874fdb2424SWeike Chen mask = SSCR1_RFT; 1884fdb2424SWeike Chen break; 1894fdb2424SWeike Chen } 1904fdb2424SWeike Chen *sccr1_reg &= ~mask; 1914fdb2424SWeike Chen } 1924fdb2424SWeike Chen 1934fdb2424SWeike Chen static void pxa2xx_spi_set_rx_thre(const struct driver_data *drv_data, 1944fdb2424SWeike Chen u32 *sccr1_reg, u32 threshold) 1954fdb2424SWeike Chen { 1964fdb2424SWeike Chen switch (drv_data->ssp_type) { 197e5262d05SWeike Chen case QUARK_X1000_SSP: 198e5262d05SWeike Chen *sccr1_reg |= QUARK_X1000_SSCR1_RxTresh(threshold); 199e5262d05SWeike Chen break; 2004fdb2424SWeike Chen default: 2014fdb2424SWeike Chen *sccr1_reg |= SSCR1_RxTresh(threshold); 2024fdb2424SWeike Chen break; 2034fdb2424SWeike Chen } 2044fdb2424SWeike Chen } 2054fdb2424SWeike Chen 2064fdb2424SWeike Chen static u32 pxa2xx_configure_sscr0(const struct driver_data *drv_data, 2074fdb2424SWeike Chen u32 clk_div, u8 bits) 2084fdb2424SWeike Chen { 2094fdb2424SWeike Chen switch (drv_data->ssp_type) { 210e5262d05SWeike Chen case QUARK_X1000_SSP: 211e5262d05SWeike Chen return clk_div 212e5262d05SWeike Chen | QUARK_X1000_SSCR0_Motorola 213e5262d05SWeike Chen | QUARK_X1000_SSCR0_DataSize(bits > 32 ? 8 : bits) 214e5262d05SWeike Chen | SSCR0_SSE; 2154fdb2424SWeike Chen default: 2164fdb2424SWeike Chen return clk_div 2174fdb2424SWeike Chen | SSCR0_Motorola 2184fdb2424SWeike Chen | SSCR0_DataSize(bits > 16 ? bits - 16 : bits) 2194fdb2424SWeike Chen | SSCR0_SSE 2204fdb2424SWeike Chen | (bits > 16 ? SSCR0_EDSS : 0); 2214fdb2424SWeike Chen } 2224fdb2424SWeike Chen } 2234fdb2424SWeike Chen 224a0d2642eSMika Westerberg /* 225a0d2642eSMika Westerberg * Read and write LPSS SSP private registers. Caller must first check that 226a0d2642eSMika Westerberg * is_lpss_ssp() returns true before these can be called. 227a0d2642eSMika Westerberg */ 228a0d2642eSMika Westerberg static u32 __lpss_ssp_read_priv(struct driver_data *drv_data, unsigned offset) 229a0d2642eSMika Westerberg { 230a0d2642eSMika Westerberg WARN_ON(!drv_data->lpss_base); 231a0d2642eSMika Westerberg return readl(drv_data->lpss_base + offset); 232a0d2642eSMika Westerberg } 233a0d2642eSMika Westerberg 234a0d2642eSMika Westerberg static void __lpss_ssp_write_priv(struct driver_data *drv_data, 235a0d2642eSMika Westerberg unsigned offset, u32 value) 236a0d2642eSMika Westerberg { 237a0d2642eSMika Westerberg WARN_ON(!drv_data->lpss_base); 238a0d2642eSMika Westerberg writel(value, drv_data->lpss_base + offset); 239a0d2642eSMika Westerberg } 240a0d2642eSMika Westerberg 241a0d2642eSMika Westerberg /* 242a0d2642eSMika Westerberg * lpss_ssp_setup - perform LPSS SSP specific setup 243a0d2642eSMika Westerberg * @drv_data: pointer to the driver private data 244a0d2642eSMika Westerberg * 245a0d2642eSMika Westerberg * Perform LPSS SSP specific setup. This function must be called first if 246a0d2642eSMika Westerberg * one is going to use LPSS SSP private registers. 247a0d2642eSMika Westerberg */ 248a0d2642eSMika Westerberg static void lpss_ssp_setup(struct driver_data *drv_data) 249a0d2642eSMika Westerberg { 250a0d2642eSMika Westerberg unsigned offset = 0x400; 251a0d2642eSMika Westerberg u32 value, orig; 252a0d2642eSMika Westerberg 253a0d2642eSMika Westerberg /* 254a0d2642eSMika Westerberg * Perform auto-detection of the LPSS SSP private registers. They 255a0d2642eSMika Westerberg * can be either at 1k or 2k offset from the base address. 256a0d2642eSMika Westerberg */ 257a0d2642eSMika Westerberg orig = readl(drv_data->ioaddr + offset + SPI_CS_CONTROL); 258a0d2642eSMika Westerberg 259e61f487fSChew, Chiau Ee /* Test SPI_CS_CONTROL_SW_MODE bit enabling */ 260a0d2642eSMika Westerberg value = orig | SPI_CS_CONTROL_SW_MODE; 261a0d2642eSMika Westerberg writel(value, drv_data->ioaddr + offset + SPI_CS_CONTROL); 262a0d2642eSMika Westerberg value = readl(drv_data->ioaddr + offset + SPI_CS_CONTROL); 263a0d2642eSMika Westerberg if (value != (orig | SPI_CS_CONTROL_SW_MODE)) { 264a0d2642eSMika Westerberg offset = 0x800; 265a0d2642eSMika Westerberg goto detection_done; 266a0d2642eSMika Westerberg } 267a0d2642eSMika Westerberg 268e61f487fSChew, Chiau Ee orig = readl(drv_data->ioaddr + offset + SPI_CS_CONTROL); 269e61f487fSChew, Chiau Ee 270e61f487fSChew, Chiau Ee /* Test SPI_CS_CONTROL_SW_MODE bit disabling */ 271e61f487fSChew, Chiau Ee value = orig & ~SPI_CS_CONTROL_SW_MODE; 272a0d2642eSMika Westerberg writel(value, drv_data->ioaddr + offset + SPI_CS_CONTROL); 273a0d2642eSMika Westerberg value = readl(drv_data->ioaddr + offset + SPI_CS_CONTROL); 274e61f487fSChew, Chiau Ee if (value != (orig & ~SPI_CS_CONTROL_SW_MODE)) { 275a0d2642eSMika Westerberg offset = 0x800; 276a0d2642eSMika Westerberg goto detection_done; 277a0d2642eSMika Westerberg } 278a0d2642eSMika Westerberg 279a0d2642eSMika Westerberg detection_done: 280a0d2642eSMika Westerberg /* Now set the LPSS base */ 281a0d2642eSMika Westerberg drv_data->lpss_base = drv_data->ioaddr + offset; 282a0d2642eSMika Westerberg 283a0d2642eSMika Westerberg /* Enable software chip select control */ 284a0d2642eSMika Westerberg value = SPI_CS_CONTROL_SW_MODE | SPI_CS_CONTROL_CS_HIGH; 285a0d2642eSMika Westerberg __lpss_ssp_write_priv(drv_data, SPI_CS_CONTROL, value); 2860054e28dSMika Westerberg 2870054e28dSMika Westerberg /* Enable multiblock DMA transfers */ 2881de70612SMika Westerberg if (drv_data->master_info->enable_dma) { 2890054e28dSMika Westerberg __lpss_ssp_write_priv(drv_data, SSP_REG, 1); 2901de70612SMika Westerberg 2911de70612SMika Westerberg value = __lpss_ssp_read_priv(drv_data, GENERAL_REG); 2921de70612SMika Westerberg value |= GENERAL_REG_RXTO_HOLDOFF_DISABLE; 2931de70612SMika Westerberg __lpss_ssp_write_priv(drv_data, GENERAL_REG, value); 2941de70612SMika Westerberg } 295a0d2642eSMika Westerberg } 296a0d2642eSMika Westerberg 297a0d2642eSMika Westerberg static void lpss_ssp_cs_control(struct driver_data *drv_data, bool enable) 298a0d2642eSMika Westerberg { 299a0d2642eSMika Westerberg u32 value; 300a0d2642eSMika Westerberg 301a0d2642eSMika Westerberg value = __lpss_ssp_read_priv(drv_data, SPI_CS_CONTROL); 302a0d2642eSMika Westerberg if (enable) 303a0d2642eSMika Westerberg value &= ~SPI_CS_CONTROL_CS_HIGH; 304a0d2642eSMika Westerberg else 305a0d2642eSMika Westerberg value |= SPI_CS_CONTROL_CS_HIGH; 306a0d2642eSMika Westerberg __lpss_ssp_write_priv(drv_data, SPI_CS_CONTROL, value); 307a0d2642eSMika Westerberg } 308a0d2642eSMika Westerberg 309ca632f55SGrant Likely static void cs_assert(struct driver_data *drv_data) 310ca632f55SGrant Likely { 311ca632f55SGrant Likely struct chip_data *chip = drv_data->cur_chip; 312ca632f55SGrant Likely 313ca632f55SGrant Likely if (drv_data->ssp_type == CE4100_SSP) { 314*c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSSR, drv_data->cur_chip->frm); 315ca632f55SGrant Likely return; 316ca632f55SGrant Likely } 317ca632f55SGrant Likely 318ca632f55SGrant Likely if (chip->cs_control) { 319ca632f55SGrant Likely chip->cs_control(PXA2XX_CS_ASSERT); 320ca632f55SGrant Likely return; 321ca632f55SGrant Likely } 322ca632f55SGrant Likely 323a0d2642eSMika Westerberg if (gpio_is_valid(chip->gpio_cs)) { 324ca632f55SGrant Likely gpio_set_value(chip->gpio_cs, chip->gpio_cs_inverted); 325a0d2642eSMika Westerberg return; 326a0d2642eSMika Westerberg } 327a0d2642eSMika Westerberg 3287566bcc7SJarkko Nikula if (is_lpss_ssp(drv_data)) 329a0d2642eSMika Westerberg lpss_ssp_cs_control(drv_data, true); 330ca632f55SGrant Likely } 331ca632f55SGrant Likely 332ca632f55SGrant Likely static void cs_deassert(struct driver_data *drv_data) 333ca632f55SGrant Likely { 334ca632f55SGrant Likely struct chip_data *chip = drv_data->cur_chip; 335ca632f55SGrant Likely 336ca632f55SGrant Likely if (drv_data->ssp_type == CE4100_SSP) 337ca632f55SGrant Likely return; 338ca632f55SGrant Likely 339ca632f55SGrant Likely if (chip->cs_control) { 340ca632f55SGrant Likely chip->cs_control(PXA2XX_CS_DEASSERT); 341ca632f55SGrant Likely return; 342ca632f55SGrant Likely } 343ca632f55SGrant Likely 344a0d2642eSMika Westerberg if (gpio_is_valid(chip->gpio_cs)) { 345ca632f55SGrant Likely gpio_set_value(chip->gpio_cs, !chip->gpio_cs_inverted); 346a0d2642eSMika Westerberg return; 347a0d2642eSMika Westerberg } 348a0d2642eSMika Westerberg 3497566bcc7SJarkko Nikula if (is_lpss_ssp(drv_data)) 350a0d2642eSMika Westerberg lpss_ssp_cs_control(drv_data, false); 351ca632f55SGrant Likely } 352ca632f55SGrant Likely 353cd7bed00SMika Westerberg int pxa2xx_spi_flush(struct driver_data *drv_data) 354ca632f55SGrant Likely { 355ca632f55SGrant Likely unsigned long limit = loops_per_jiffy << 1; 356ca632f55SGrant Likely 357ca632f55SGrant Likely do { 358*c039dd27SJarkko Nikula while (pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE) 359*c039dd27SJarkko Nikula pxa2xx_spi_read(drv_data, SSDR); 360*c039dd27SJarkko Nikula } while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_BSY) && --limit); 361ca632f55SGrant Likely write_SSSR_CS(drv_data, SSSR_ROR); 362ca632f55SGrant Likely 363ca632f55SGrant Likely return limit; 364ca632f55SGrant Likely } 365ca632f55SGrant Likely 366ca632f55SGrant Likely static int null_writer(struct driver_data *drv_data) 367ca632f55SGrant Likely { 368ca632f55SGrant Likely u8 n_bytes = drv_data->n_bytes; 369ca632f55SGrant Likely 3704fdb2424SWeike Chen if (pxa2xx_spi_txfifo_full(drv_data) 371ca632f55SGrant Likely || (drv_data->tx == drv_data->tx_end)) 372ca632f55SGrant Likely return 0; 373ca632f55SGrant Likely 374*c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSDR, 0); 375ca632f55SGrant Likely drv_data->tx += n_bytes; 376ca632f55SGrant Likely 377ca632f55SGrant Likely return 1; 378ca632f55SGrant Likely } 379ca632f55SGrant Likely 380ca632f55SGrant Likely static int null_reader(struct driver_data *drv_data) 381ca632f55SGrant Likely { 382ca632f55SGrant Likely u8 n_bytes = drv_data->n_bytes; 383ca632f55SGrant Likely 384*c039dd27SJarkko Nikula while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE) 385ca632f55SGrant Likely && (drv_data->rx < drv_data->rx_end)) { 386*c039dd27SJarkko Nikula pxa2xx_spi_read(drv_data, SSDR); 387ca632f55SGrant Likely drv_data->rx += n_bytes; 388ca632f55SGrant Likely } 389ca632f55SGrant Likely 390ca632f55SGrant Likely return drv_data->rx == drv_data->rx_end; 391ca632f55SGrant Likely } 392ca632f55SGrant Likely 393ca632f55SGrant Likely static int u8_writer(struct driver_data *drv_data) 394ca632f55SGrant Likely { 3954fdb2424SWeike Chen if (pxa2xx_spi_txfifo_full(drv_data) 396ca632f55SGrant Likely || (drv_data->tx == drv_data->tx_end)) 397ca632f55SGrant Likely return 0; 398ca632f55SGrant Likely 399*c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSDR, *(u8 *)(drv_data->tx)); 400ca632f55SGrant Likely ++drv_data->tx; 401ca632f55SGrant Likely 402ca632f55SGrant Likely return 1; 403ca632f55SGrant Likely } 404ca632f55SGrant Likely 405ca632f55SGrant Likely static int u8_reader(struct driver_data *drv_data) 406ca632f55SGrant Likely { 407*c039dd27SJarkko Nikula while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE) 408ca632f55SGrant Likely && (drv_data->rx < drv_data->rx_end)) { 409*c039dd27SJarkko Nikula *(u8 *)(drv_data->rx) = pxa2xx_spi_read(drv_data, SSDR); 410ca632f55SGrant Likely ++drv_data->rx; 411ca632f55SGrant Likely } 412ca632f55SGrant Likely 413ca632f55SGrant Likely return drv_data->rx == drv_data->rx_end; 414ca632f55SGrant Likely } 415ca632f55SGrant Likely 416ca632f55SGrant Likely static int u16_writer(struct driver_data *drv_data) 417ca632f55SGrant Likely { 4184fdb2424SWeike Chen if (pxa2xx_spi_txfifo_full(drv_data) 419ca632f55SGrant Likely || (drv_data->tx == drv_data->tx_end)) 420ca632f55SGrant Likely return 0; 421ca632f55SGrant Likely 422*c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSDR, *(u16 *)(drv_data->tx)); 423ca632f55SGrant Likely drv_data->tx += 2; 424ca632f55SGrant Likely 425ca632f55SGrant Likely return 1; 426ca632f55SGrant Likely } 427ca632f55SGrant Likely 428ca632f55SGrant Likely static int u16_reader(struct driver_data *drv_data) 429ca632f55SGrant Likely { 430*c039dd27SJarkko Nikula while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE) 431ca632f55SGrant Likely && (drv_data->rx < drv_data->rx_end)) { 432*c039dd27SJarkko Nikula *(u16 *)(drv_data->rx) = pxa2xx_spi_read(drv_data, SSDR); 433ca632f55SGrant Likely drv_data->rx += 2; 434ca632f55SGrant Likely } 435ca632f55SGrant Likely 436ca632f55SGrant Likely return drv_data->rx == drv_data->rx_end; 437ca632f55SGrant Likely } 438ca632f55SGrant Likely 439ca632f55SGrant Likely static int u32_writer(struct driver_data *drv_data) 440ca632f55SGrant Likely { 4414fdb2424SWeike Chen if (pxa2xx_spi_txfifo_full(drv_data) 442ca632f55SGrant Likely || (drv_data->tx == drv_data->tx_end)) 443ca632f55SGrant Likely return 0; 444ca632f55SGrant Likely 445*c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSDR, *(u32 *)(drv_data->tx)); 446ca632f55SGrant Likely drv_data->tx += 4; 447ca632f55SGrant Likely 448ca632f55SGrant Likely return 1; 449ca632f55SGrant Likely } 450ca632f55SGrant Likely 451ca632f55SGrant Likely static int u32_reader(struct driver_data *drv_data) 452ca632f55SGrant Likely { 453*c039dd27SJarkko Nikula while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE) 454ca632f55SGrant Likely && (drv_data->rx < drv_data->rx_end)) { 455*c039dd27SJarkko Nikula *(u32 *)(drv_data->rx) = pxa2xx_spi_read(drv_data, SSDR); 456ca632f55SGrant Likely drv_data->rx += 4; 457ca632f55SGrant Likely } 458ca632f55SGrant Likely 459ca632f55SGrant Likely return drv_data->rx == drv_data->rx_end; 460ca632f55SGrant Likely } 461ca632f55SGrant Likely 462cd7bed00SMika Westerberg void *pxa2xx_spi_next_transfer(struct driver_data *drv_data) 463ca632f55SGrant Likely { 464ca632f55SGrant Likely struct spi_message *msg = drv_data->cur_msg; 465ca632f55SGrant Likely struct spi_transfer *trans = drv_data->cur_transfer; 466ca632f55SGrant Likely 467ca632f55SGrant Likely /* Move to next transfer */ 468ca632f55SGrant Likely if (trans->transfer_list.next != &msg->transfers) { 469ca632f55SGrant Likely drv_data->cur_transfer = 470ca632f55SGrant Likely list_entry(trans->transfer_list.next, 471ca632f55SGrant Likely struct spi_transfer, 472ca632f55SGrant Likely transfer_list); 473ca632f55SGrant Likely return RUNNING_STATE; 474ca632f55SGrant Likely } else 475ca632f55SGrant Likely return DONE_STATE; 476ca632f55SGrant Likely } 477ca632f55SGrant Likely 478ca632f55SGrant Likely /* caller already set message->status; dma and pio irqs are blocked */ 479ca632f55SGrant Likely static void giveback(struct driver_data *drv_data) 480ca632f55SGrant Likely { 481ca632f55SGrant Likely struct spi_transfer* last_transfer; 482ca632f55SGrant Likely struct spi_message *msg; 483ca632f55SGrant Likely 484ca632f55SGrant Likely msg = drv_data->cur_msg; 485ca632f55SGrant Likely drv_data->cur_msg = NULL; 486ca632f55SGrant Likely drv_data->cur_transfer = NULL; 487ca632f55SGrant Likely 48823e2c2aaSAxel Lin last_transfer = list_last_entry(&msg->transfers, struct spi_transfer, 489ca632f55SGrant Likely transfer_list); 490ca632f55SGrant Likely 491ca632f55SGrant Likely /* Delay if requested before any change in chip select */ 492ca632f55SGrant Likely if (last_transfer->delay_usecs) 493ca632f55SGrant Likely udelay(last_transfer->delay_usecs); 494ca632f55SGrant Likely 495ca632f55SGrant Likely /* Drop chip select UNLESS cs_change is true or we are returning 496ca632f55SGrant Likely * a message with an error, or next message is for another chip 497ca632f55SGrant Likely */ 498ca632f55SGrant Likely if (!last_transfer->cs_change) 499ca632f55SGrant Likely cs_deassert(drv_data); 500ca632f55SGrant Likely else { 501ca632f55SGrant Likely struct spi_message *next_msg; 502ca632f55SGrant Likely 503ca632f55SGrant Likely /* Holding of cs was hinted, but we need to make sure 504ca632f55SGrant Likely * the next message is for the same chip. Don't waste 505ca632f55SGrant Likely * time with the following tests unless this was hinted. 506ca632f55SGrant Likely * 507ca632f55SGrant Likely * We cannot postpone this until pump_messages, because 508ca632f55SGrant Likely * after calling msg->complete (below) the driver that 509ca632f55SGrant Likely * sent the current message could be unloaded, which 510ca632f55SGrant Likely * could invalidate the cs_control() callback... 511ca632f55SGrant Likely */ 512ca632f55SGrant Likely 513ca632f55SGrant Likely /* get a pointer to the next message, if any */ 5147f86bde9SMika Westerberg next_msg = spi_get_next_queued_message(drv_data->master); 515ca632f55SGrant Likely 516ca632f55SGrant Likely /* see if the next and current messages point 517ca632f55SGrant Likely * to the same chip 518ca632f55SGrant Likely */ 519ca632f55SGrant Likely if (next_msg && next_msg->spi != msg->spi) 520ca632f55SGrant Likely next_msg = NULL; 521ca632f55SGrant Likely if (!next_msg || msg->state == ERROR_STATE) 522ca632f55SGrant Likely cs_deassert(drv_data); 523ca632f55SGrant Likely } 524ca632f55SGrant Likely 5257f86bde9SMika Westerberg spi_finalize_current_message(drv_data->master); 526ca632f55SGrant Likely drv_data->cur_chip = NULL; 527ca632f55SGrant Likely } 528ca632f55SGrant Likely 529ca632f55SGrant Likely static void reset_sccr1(struct driver_data *drv_data) 530ca632f55SGrant Likely { 531ca632f55SGrant Likely struct chip_data *chip = drv_data->cur_chip; 532ca632f55SGrant Likely u32 sccr1_reg; 533ca632f55SGrant Likely 534*c039dd27SJarkko Nikula sccr1_reg = pxa2xx_spi_read(drv_data, SSCR1) & ~drv_data->int_cr1; 535ca632f55SGrant Likely sccr1_reg &= ~SSCR1_RFT; 536ca632f55SGrant Likely sccr1_reg |= chip->threshold; 537*c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSCR1, sccr1_reg); 538ca632f55SGrant Likely } 539ca632f55SGrant Likely 540ca632f55SGrant Likely static void int_error_stop(struct driver_data *drv_data, const char* msg) 541ca632f55SGrant Likely { 542ca632f55SGrant Likely /* Stop and reset SSP */ 543ca632f55SGrant Likely write_SSSR_CS(drv_data, drv_data->clear_sr); 544ca632f55SGrant Likely reset_sccr1(drv_data); 545ca632f55SGrant Likely if (!pxa25x_ssp_comp(drv_data)) 546*c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSTO, 0); 547cd7bed00SMika Westerberg pxa2xx_spi_flush(drv_data); 548*c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSCR0, 549*c039dd27SJarkko Nikula pxa2xx_spi_read(drv_data, SSCR0) & ~SSCR0_SSE); 550ca632f55SGrant Likely 551ca632f55SGrant Likely dev_err(&drv_data->pdev->dev, "%s\n", msg); 552ca632f55SGrant Likely 553ca632f55SGrant Likely drv_data->cur_msg->state = ERROR_STATE; 554ca632f55SGrant Likely tasklet_schedule(&drv_data->pump_transfers); 555ca632f55SGrant Likely } 556ca632f55SGrant Likely 557ca632f55SGrant Likely static void int_transfer_complete(struct driver_data *drv_data) 558ca632f55SGrant Likely { 559ca632f55SGrant Likely /* Stop SSP */ 560ca632f55SGrant Likely write_SSSR_CS(drv_data, drv_data->clear_sr); 561ca632f55SGrant Likely reset_sccr1(drv_data); 562ca632f55SGrant Likely if (!pxa25x_ssp_comp(drv_data)) 563*c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSTO, 0); 564ca632f55SGrant Likely 565ca632f55SGrant Likely /* Update total byte transferred return count actual bytes read */ 566ca632f55SGrant Likely drv_data->cur_msg->actual_length += drv_data->len - 567ca632f55SGrant Likely (drv_data->rx_end - drv_data->rx); 568ca632f55SGrant Likely 569ca632f55SGrant Likely /* Transfer delays and chip select release are 570ca632f55SGrant Likely * handled in pump_transfers or giveback 571ca632f55SGrant Likely */ 572ca632f55SGrant Likely 573ca632f55SGrant Likely /* Move to next transfer */ 574cd7bed00SMika Westerberg drv_data->cur_msg->state = pxa2xx_spi_next_transfer(drv_data); 575ca632f55SGrant Likely 576ca632f55SGrant Likely /* Schedule transfer tasklet */ 577ca632f55SGrant Likely tasklet_schedule(&drv_data->pump_transfers); 578ca632f55SGrant Likely } 579ca632f55SGrant Likely 580ca632f55SGrant Likely static irqreturn_t interrupt_transfer(struct driver_data *drv_data) 581ca632f55SGrant Likely { 582*c039dd27SJarkko Nikula u32 irq_mask = (pxa2xx_spi_read(drv_data, SSCR1) & SSCR1_TIE) ? 583ca632f55SGrant Likely drv_data->mask_sr : drv_data->mask_sr & ~SSSR_TFS; 584ca632f55SGrant Likely 585*c039dd27SJarkko Nikula u32 irq_status = pxa2xx_spi_read(drv_data, SSSR) & irq_mask; 586ca632f55SGrant Likely 587ca632f55SGrant Likely if (irq_status & SSSR_ROR) { 588ca632f55SGrant Likely int_error_stop(drv_data, "interrupt_transfer: fifo overrun"); 589ca632f55SGrant Likely return IRQ_HANDLED; 590ca632f55SGrant Likely } 591ca632f55SGrant Likely 592ca632f55SGrant Likely if (irq_status & SSSR_TINT) { 593*c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSSR, SSSR_TINT); 594ca632f55SGrant Likely if (drv_data->read(drv_data)) { 595ca632f55SGrant Likely int_transfer_complete(drv_data); 596ca632f55SGrant Likely return IRQ_HANDLED; 597ca632f55SGrant Likely } 598ca632f55SGrant Likely } 599ca632f55SGrant Likely 600ca632f55SGrant Likely /* Drain rx fifo, Fill tx fifo and prevent overruns */ 601ca632f55SGrant Likely do { 602ca632f55SGrant Likely if (drv_data->read(drv_data)) { 603ca632f55SGrant Likely int_transfer_complete(drv_data); 604ca632f55SGrant Likely return IRQ_HANDLED; 605ca632f55SGrant Likely } 606ca632f55SGrant Likely } while (drv_data->write(drv_data)); 607ca632f55SGrant Likely 608ca632f55SGrant Likely if (drv_data->read(drv_data)) { 609ca632f55SGrant Likely int_transfer_complete(drv_data); 610ca632f55SGrant Likely return IRQ_HANDLED; 611ca632f55SGrant Likely } 612ca632f55SGrant Likely 613ca632f55SGrant Likely if (drv_data->tx == drv_data->tx_end) { 614ca632f55SGrant Likely u32 bytes_left; 615ca632f55SGrant Likely u32 sccr1_reg; 616ca632f55SGrant Likely 617*c039dd27SJarkko Nikula sccr1_reg = pxa2xx_spi_read(drv_data, SSCR1); 618ca632f55SGrant Likely sccr1_reg &= ~SSCR1_TIE; 619ca632f55SGrant Likely 620ca632f55SGrant Likely /* 621ca632f55SGrant Likely * PXA25x_SSP has no timeout, set up rx threshould for the 622ca632f55SGrant Likely * remaining RX bytes. 623ca632f55SGrant Likely */ 624ca632f55SGrant Likely if (pxa25x_ssp_comp(drv_data)) { 6254fdb2424SWeike Chen u32 rx_thre; 626ca632f55SGrant Likely 6274fdb2424SWeike Chen pxa2xx_spi_clear_rx_thre(drv_data, &sccr1_reg); 628ca632f55SGrant Likely 629ca632f55SGrant Likely bytes_left = drv_data->rx_end - drv_data->rx; 630ca632f55SGrant Likely switch (drv_data->n_bytes) { 631ca632f55SGrant Likely case 4: 632ca632f55SGrant Likely bytes_left >>= 1; 633ca632f55SGrant Likely case 2: 634ca632f55SGrant Likely bytes_left >>= 1; 635ca632f55SGrant Likely } 636ca632f55SGrant Likely 6374fdb2424SWeike Chen rx_thre = pxa2xx_spi_get_rx_default_thre(drv_data); 6384fdb2424SWeike Chen if (rx_thre > bytes_left) 6394fdb2424SWeike Chen rx_thre = bytes_left; 640ca632f55SGrant Likely 6414fdb2424SWeike Chen pxa2xx_spi_set_rx_thre(drv_data, &sccr1_reg, rx_thre); 642ca632f55SGrant Likely } 643*c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSCR1, sccr1_reg); 644ca632f55SGrant Likely } 645ca632f55SGrant Likely 646ca632f55SGrant Likely /* We did something */ 647ca632f55SGrant Likely return IRQ_HANDLED; 648ca632f55SGrant Likely } 649ca632f55SGrant Likely 650ca632f55SGrant Likely static irqreturn_t ssp_int(int irq, void *dev_id) 651ca632f55SGrant Likely { 652ca632f55SGrant Likely struct driver_data *drv_data = dev_id; 6537d94a505SMika Westerberg u32 sccr1_reg; 654ca632f55SGrant Likely u32 mask = drv_data->mask_sr; 655ca632f55SGrant Likely u32 status; 656ca632f55SGrant Likely 6577d94a505SMika Westerberg /* 6587d94a505SMika Westerberg * The IRQ might be shared with other peripherals so we must first 6597d94a505SMika Westerberg * check that are we RPM suspended or not. If we are we assume that 6607d94a505SMika Westerberg * the IRQ was not for us (we shouldn't be RPM suspended when the 6617d94a505SMika Westerberg * interrupt is enabled). 6627d94a505SMika Westerberg */ 6637d94a505SMika Westerberg if (pm_runtime_suspended(&drv_data->pdev->dev)) 6647d94a505SMika Westerberg return IRQ_NONE; 6657d94a505SMika Westerberg 666269e4a41SMika Westerberg /* 667269e4a41SMika Westerberg * If the device is not yet in RPM suspended state and we get an 668269e4a41SMika Westerberg * interrupt that is meant for another device, check if status bits 669269e4a41SMika Westerberg * are all set to one. That means that the device is already 670269e4a41SMika Westerberg * powered off. 671269e4a41SMika Westerberg */ 672*c039dd27SJarkko Nikula status = pxa2xx_spi_read(drv_data, SSSR); 673269e4a41SMika Westerberg if (status == ~0) 674269e4a41SMika Westerberg return IRQ_NONE; 675269e4a41SMika Westerberg 676*c039dd27SJarkko Nikula sccr1_reg = pxa2xx_spi_read(drv_data, SSCR1); 677ca632f55SGrant Likely 678ca632f55SGrant Likely /* Ignore possible writes if we don't need to write */ 679ca632f55SGrant Likely if (!(sccr1_reg & SSCR1_TIE)) 680ca632f55SGrant Likely mask &= ~SSSR_TFS; 681ca632f55SGrant Likely 682ca632f55SGrant Likely if (!(status & mask)) 683ca632f55SGrant Likely return IRQ_NONE; 684ca632f55SGrant Likely 685ca632f55SGrant Likely if (!drv_data->cur_msg) { 686ca632f55SGrant Likely 687*c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSCR0, 688*c039dd27SJarkko Nikula pxa2xx_spi_read(drv_data, SSCR0) 689*c039dd27SJarkko Nikula & ~SSCR0_SSE); 690*c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSCR1, 691*c039dd27SJarkko Nikula pxa2xx_spi_read(drv_data, SSCR1) 692*c039dd27SJarkko Nikula & ~drv_data->int_cr1); 693ca632f55SGrant Likely if (!pxa25x_ssp_comp(drv_data)) 694*c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSTO, 0); 695ca632f55SGrant Likely write_SSSR_CS(drv_data, drv_data->clear_sr); 696ca632f55SGrant Likely 697f6bd03a7SJarkko Nikula dev_err(&drv_data->pdev->dev, 698f6bd03a7SJarkko Nikula "bad message state in interrupt handler\n"); 699ca632f55SGrant Likely 700ca632f55SGrant Likely /* Never fail */ 701ca632f55SGrant Likely return IRQ_HANDLED; 702ca632f55SGrant Likely } 703ca632f55SGrant Likely 704ca632f55SGrant Likely return drv_data->transfer_handler(drv_data); 705ca632f55SGrant Likely } 706ca632f55SGrant Likely 707e5262d05SWeike Chen /* 708e5262d05SWeike Chen * The Quark SPI data sheet gives a table, and for the given 'rate', 709e5262d05SWeike Chen * the 'dds' and 'clk_div' can be found in the table. 710e5262d05SWeike Chen */ 711e5262d05SWeike Chen static u32 quark_x1000_set_clk_regvals(u32 rate, u32 *dds, u32 *clk_div) 712e5262d05SWeike Chen { 713e5262d05SWeike Chen unsigned int i; 714e5262d05SWeike Chen 715e5262d05SWeike Chen for (i = 0; i < ARRAY_SIZE(quark_spi_rate_table); i++) { 716e5262d05SWeike Chen if (rate >= quark_spi_rate_table[i].bitrate) { 717e5262d05SWeike Chen *dds = quark_spi_rate_table[i].dds_clk_rate; 718e5262d05SWeike Chen *clk_div = quark_spi_rate_table[i].clk_div; 719e5262d05SWeike Chen return quark_spi_rate_table[i].bitrate; 720e5262d05SWeike Chen } 721e5262d05SWeike Chen } 722e5262d05SWeike Chen 723e5262d05SWeike Chen *dds = quark_spi_rate_table[i-1].dds_clk_rate; 724e5262d05SWeike Chen *clk_div = quark_spi_rate_table[i-1].clk_div; 725e5262d05SWeike Chen 726e5262d05SWeike Chen return quark_spi_rate_table[i-1].bitrate; 727e5262d05SWeike Chen } 728e5262d05SWeike Chen 7293343b7a6SMika Westerberg static unsigned int ssp_get_clk_div(struct driver_data *drv_data, int rate) 730ca632f55SGrant Likely { 7313343b7a6SMika Westerberg unsigned long ssp_clk = drv_data->max_clk_rate; 7323343b7a6SMika Westerberg const struct ssp_device *ssp = drv_data->ssp; 7333343b7a6SMika Westerberg 7343343b7a6SMika Westerberg rate = min_t(int, ssp_clk, rate); 735ca632f55SGrant Likely 736ca632f55SGrant Likely if (ssp->type == PXA25x_SSP || ssp->type == CE4100_SSP) 737ca632f55SGrant Likely return ((ssp_clk / (2 * rate) - 1) & 0xff) << 8; 738ca632f55SGrant Likely else 739ca632f55SGrant Likely return ((ssp_clk / rate - 1) & 0xfff) << 8; 740ca632f55SGrant Likely } 741ca632f55SGrant Likely 742e5262d05SWeike Chen static unsigned int pxa2xx_ssp_get_clk_div(struct driver_data *drv_data, 743e5262d05SWeike Chen struct chip_data *chip, int rate) 744e5262d05SWeike Chen { 745e5262d05SWeike Chen u32 clk_div; 746e5262d05SWeike Chen 747e5262d05SWeike Chen switch (drv_data->ssp_type) { 748e5262d05SWeike Chen case QUARK_X1000_SSP: 749e5262d05SWeike Chen quark_x1000_set_clk_regvals(rate, &chip->dds_rate, &clk_div); 750e5262d05SWeike Chen return clk_div << 8; 751e5262d05SWeike Chen default: 752e5262d05SWeike Chen return ssp_get_clk_div(drv_data, rate); 753e5262d05SWeike Chen } 754e5262d05SWeike Chen } 755e5262d05SWeike Chen 756ca632f55SGrant Likely static void pump_transfers(unsigned long data) 757ca632f55SGrant Likely { 758ca632f55SGrant Likely struct driver_data *drv_data = (struct driver_data *)data; 759ca632f55SGrant Likely struct spi_message *message = NULL; 760ca632f55SGrant Likely struct spi_transfer *transfer = NULL; 761ca632f55SGrant Likely struct spi_transfer *previous = NULL; 762ca632f55SGrant Likely struct chip_data *chip = NULL; 763ca632f55SGrant Likely u32 clk_div = 0; 764ca632f55SGrant Likely u8 bits = 0; 765ca632f55SGrant Likely u32 speed = 0; 766ca632f55SGrant Likely u32 cr0; 767ca632f55SGrant Likely u32 cr1; 768ca632f55SGrant Likely u32 dma_thresh = drv_data->cur_chip->dma_threshold; 769ca632f55SGrant Likely u32 dma_burst = drv_data->cur_chip->dma_burst_size; 7704fdb2424SWeike Chen u32 change_mask = pxa2xx_spi_get_ssrc1_change_mask(drv_data); 771ca632f55SGrant Likely 772ca632f55SGrant Likely /* Get current state information */ 773ca632f55SGrant Likely message = drv_data->cur_msg; 774ca632f55SGrant Likely transfer = drv_data->cur_transfer; 775ca632f55SGrant Likely chip = drv_data->cur_chip; 776ca632f55SGrant Likely 777ca632f55SGrant Likely /* Handle for abort */ 778ca632f55SGrant Likely if (message->state == ERROR_STATE) { 779ca632f55SGrant Likely message->status = -EIO; 780ca632f55SGrant Likely giveback(drv_data); 781ca632f55SGrant Likely return; 782ca632f55SGrant Likely } 783ca632f55SGrant Likely 784ca632f55SGrant Likely /* Handle end of message */ 785ca632f55SGrant Likely if (message->state == DONE_STATE) { 786ca632f55SGrant Likely message->status = 0; 787ca632f55SGrant Likely giveback(drv_data); 788ca632f55SGrant Likely return; 789ca632f55SGrant Likely } 790ca632f55SGrant Likely 791ca632f55SGrant Likely /* Delay if requested at end of transfer before CS change */ 792ca632f55SGrant Likely if (message->state == RUNNING_STATE) { 793ca632f55SGrant Likely previous = list_entry(transfer->transfer_list.prev, 794ca632f55SGrant Likely struct spi_transfer, 795ca632f55SGrant Likely transfer_list); 796ca632f55SGrant Likely if (previous->delay_usecs) 797ca632f55SGrant Likely udelay(previous->delay_usecs); 798ca632f55SGrant Likely 799ca632f55SGrant Likely /* Drop chip select only if cs_change is requested */ 800ca632f55SGrant Likely if (previous->cs_change) 801ca632f55SGrant Likely cs_deassert(drv_data); 802ca632f55SGrant Likely } 803ca632f55SGrant Likely 804cd7bed00SMika Westerberg /* Check if we can DMA this transfer */ 805cd7bed00SMika Westerberg if (!pxa2xx_spi_dma_is_possible(transfer->len) && chip->enable_dma) { 806ca632f55SGrant Likely 807ca632f55SGrant Likely /* reject already-mapped transfers; PIO won't always work */ 808ca632f55SGrant Likely if (message->is_dma_mapped 809ca632f55SGrant Likely || transfer->rx_dma || transfer->tx_dma) { 810ca632f55SGrant Likely dev_err(&drv_data->pdev->dev, 811f6bd03a7SJarkko Nikula "pump_transfers: mapped transfer length of " 812f6bd03a7SJarkko Nikula "%u is greater than %d\n", 813ca632f55SGrant Likely transfer->len, MAX_DMA_LEN); 814ca632f55SGrant Likely message->status = -EINVAL; 815ca632f55SGrant Likely giveback(drv_data); 816ca632f55SGrant Likely return; 817ca632f55SGrant Likely } 818ca632f55SGrant Likely 819ca632f55SGrant Likely /* warn ... we force this to PIO mode */ 820f6bd03a7SJarkko Nikula dev_warn_ratelimited(&message->spi->dev, 821f6bd03a7SJarkko Nikula "pump_transfers: DMA disabled for transfer length %ld " 822ca632f55SGrant Likely "greater than %d\n", 823ca632f55SGrant Likely (long)drv_data->len, MAX_DMA_LEN); 824ca632f55SGrant Likely } 825ca632f55SGrant Likely 826ca632f55SGrant Likely /* Setup the transfer state based on the type of transfer */ 827cd7bed00SMika Westerberg if (pxa2xx_spi_flush(drv_data) == 0) { 828ca632f55SGrant Likely dev_err(&drv_data->pdev->dev, "pump_transfers: flush failed\n"); 829ca632f55SGrant Likely message->status = -EIO; 830ca632f55SGrant Likely giveback(drv_data); 831ca632f55SGrant Likely return; 832ca632f55SGrant Likely } 833ca632f55SGrant Likely drv_data->n_bytes = chip->n_bytes; 834ca632f55SGrant Likely drv_data->tx = (void *)transfer->tx_buf; 835ca632f55SGrant Likely drv_data->tx_end = drv_data->tx + transfer->len; 836ca632f55SGrant Likely drv_data->rx = transfer->rx_buf; 837ca632f55SGrant Likely drv_data->rx_end = drv_data->rx + transfer->len; 838ca632f55SGrant Likely drv_data->rx_dma = transfer->rx_dma; 839ca632f55SGrant Likely drv_data->tx_dma = transfer->tx_dma; 840cd7bed00SMika Westerberg drv_data->len = transfer->len; 841ca632f55SGrant Likely drv_data->write = drv_data->tx ? chip->write : null_writer; 842ca632f55SGrant Likely drv_data->read = drv_data->rx ? chip->read : null_reader; 843ca632f55SGrant Likely 844ca632f55SGrant Likely /* Change speed and bit per word on a per transfer */ 845ca632f55SGrant Likely cr0 = chip->cr0; 846ca632f55SGrant Likely if (transfer->speed_hz || transfer->bits_per_word) { 847ca632f55SGrant Likely 848ca632f55SGrant Likely bits = chip->bits_per_word; 849ca632f55SGrant Likely speed = chip->speed_hz; 850ca632f55SGrant Likely 851ca632f55SGrant Likely if (transfer->speed_hz) 852ca632f55SGrant Likely speed = transfer->speed_hz; 853ca632f55SGrant Likely 854ca632f55SGrant Likely if (transfer->bits_per_word) 855ca632f55SGrant Likely bits = transfer->bits_per_word; 856ca632f55SGrant Likely 857e5262d05SWeike Chen clk_div = pxa2xx_ssp_get_clk_div(drv_data, chip, speed); 858ca632f55SGrant Likely 859ca632f55SGrant Likely if (bits <= 8) { 860ca632f55SGrant Likely drv_data->n_bytes = 1; 861ca632f55SGrant Likely drv_data->read = drv_data->read != null_reader ? 862ca632f55SGrant Likely u8_reader : null_reader; 863ca632f55SGrant Likely drv_data->write = drv_data->write != null_writer ? 864ca632f55SGrant Likely u8_writer : null_writer; 865ca632f55SGrant Likely } else if (bits <= 16) { 866ca632f55SGrant Likely drv_data->n_bytes = 2; 867ca632f55SGrant Likely drv_data->read = drv_data->read != null_reader ? 868ca632f55SGrant Likely u16_reader : null_reader; 869ca632f55SGrant Likely drv_data->write = drv_data->write != null_writer ? 870ca632f55SGrant Likely u16_writer : null_writer; 871ca632f55SGrant Likely } else if (bits <= 32) { 872ca632f55SGrant Likely drv_data->n_bytes = 4; 873ca632f55SGrant Likely drv_data->read = drv_data->read != null_reader ? 874ca632f55SGrant Likely u32_reader : null_reader; 875ca632f55SGrant Likely drv_data->write = drv_data->write != null_writer ? 876ca632f55SGrant Likely u32_writer : null_writer; 877ca632f55SGrant Likely } 878ca632f55SGrant Likely /* if bits/word is changed in dma mode, then must check the 879ca632f55SGrant Likely * thresholds and burst also */ 880ca632f55SGrant Likely if (chip->enable_dma) { 881cd7bed00SMika Westerberg if (pxa2xx_spi_set_dma_burst_and_threshold(chip, 882cd7bed00SMika Westerberg message->spi, 883ca632f55SGrant Likely bits, &dma_burst, 884ca632f55SGrant Likely &dma_thresh)) 885f6bd03a7SJarkko Nikula dev_warn_ratelimited(&message->spi->dev, 886f6bd03a7SJarkko Nikula "pump_transfers: DMA burst size reduced to match bits_per_word\n"); 887ca632f55SGrant Likely } 888ca632f55SGrant Likely 8894fdb2424SWeike Chen cr0 = pxa2xx_configure_sscr0(drv_data, clk_div, bits); 890ca632f55SGrant Likely } 891ca632f55SGrant Likely 892ca632f55SGrant Likely message->state = RUNNING_STATE; 893ca632f55SGrant Likely 894ca632f55SGrant Likely drv_data->dma_mapped = 0; 895cd7bed00SMika Westerberg if (pxa2xx_spi_dma_is_possible(drv_data->len)) 896cd7bed00SMika Westerberg drv_data->dma_mapped = pxa2xx_spi_map_dma_buffers(drv_data); 897ca632f55SGrant Likely if (drv_data->dma_mapped) { 898ca632f55SGrant Likely 899ca632f55SGrant Likely /* Ensure we have the correct interrupt handler */ 900cd7bed00SMika Westerberg drv_data->transfer_handler = pxa2xx_spi_dma_transfer; 901ca632f55SGrant Likely 902cd7bed00SMika Westerberg pxa2xx_spi_dma_prepare(drv_data, dma_burst); 903ca632f55SGrant Likely 904ca632f55SGrant Likely /* Clear status and start DMA engine */ 905ca632f55SGrant Likely cr1 = chip->cr1 | dma_thresh | drv_data->dma_cr1; 906*c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSSR, drv_data->clear_sr); 907cd7bed00SMika Westerberg 908cd7bed00SMika Westerberg pxa2xx_spi_dma_start(drv_data); 909ca632f55SGrant Likely } else { 910ca632f55SGrant Likely /* Ensure we have the correct interrupt handler */ 911ca632f55SGrant Likely drv_data->transfer_handler = interrupt_transfer; 912ca632f55SGrant Likely 913ca632f55SGrant Likely /* Clear status */ 914ca632f55SGrant Likely cr1 = chip->cr1 | chip->threshold | drv_data->int_cr1; 915ca632f55SGrant Likely write_SSSR_CS(drv_data, drv_data->clear_sr); 916ca632f55SGrant Likely } 917ca632f55SGrant Likely 918a0d2642eSMika Westerberg if (is_lpss_ssp(drv_data)) { 919*c039dd27SJarkko Nikula if ((pxa2xx_spi_read(drv_data, SSIRF) & 0xff) 920*c039dd27SJarkko Nikula != chip->lpss_rx_threshold) 921*c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSIRF, 922*c039dd27SJarkko Nikula chip->lpss_rx_threshold); 923*c039dd27SJarkko Nikula if ((pxa2xx_spi_read(drv_data, SSITF) & 0xffff) 924*c039dd27SJarkko Nikula != chip->lpss_tx_threshold) 925*c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSITF, 926*c039dd27SJarkko Nikula chip->lpss_tx_threshold); 927a0d2642eSMika Westerberg } 928a0d2642eSMika Westerberg 929e5262d05SWeike Chen if (is_quark_x1000_ssp(drv_data) && 930*c039dd27SJarkko Nikula (pxa2xx_spi_read(drv_data, DDS_RATE) != chip->dds_rate)) 931*c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, DDS_RATE, chip->dds_rate); 932e5262d05SWeike Chen 933ca632f55SGrant Likely /* see if we need to reload the config registers */ 934*c039dd27SJarkko Nikula if ((pxa2xx_spi_read(drv_data, SSCR0) != cr0) 935*c039dd27SJarkko Nikula || (pxa2xx_spi_read(drv_data, SSCR1) & change_mask) 936*c039dd27SJarkko Nikula != (cr1 & change_mask)) { 937ca632f55SGrant Likely /* stop the SSP, and update the other bits */ 938*c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSCR0, cr0 & ~SSCR0_SSE); 939ca632f55SGrant Likely if (!pxa25x_ssp_comp(drv_data)) 940*c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSTO, chip->timeout); 941ca632f55SGrant Likely /* first set CR1 without interrupt and service enables */ 942*c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSCR1, cr1 & change_mask); 943ca632f55SGrant Likely /* restart the SSP */ 944*c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSCR0, cr0); 945ca632f55SGrant Likely 946ca632f55SGrant Likely } else { 947ca632f55SGrant Likely if (!pxa25x_ssp_comp(drv_data)) 948*c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSTO, chip->timeout); 949ca632f55SGrant Likely } 950ca632f55SGrant Likely 951ca632f55SGrant Likely cs_assert(drv_data); 952ca632f55SGrant Likely 953ca632f55SGrant Likely /* after chip select, release the data by enabling service 954ca632f55SGrant Likely * requests and interrupts, without changing any mode bits */ 955*c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSCR1, cr1); 956ca632f55SGrant Likely } 957ca632f55SGrant Likely 9587f86bde9SMika Westerberg static int pxa2xx_spi_transfer_one_message(struct spi_master *master, 9597f86bde9SMika Westerberg struct spi_message *msg) 960ca632f55SGrant Likely { 9617f86bde9SMika Westerberg struct driver_data *drv_data = spi_master_get_devdata(master); 962ca632f55SGrant Likely 9637f86bde9SMika Westerberg drv_data->cur_msg = msg; 964ca632f55SGrant Likely /* Initial message state*/ 965ca632f55SGrant Likely drv_data->cur_msg->state = START_STATE; 966ca632f55SGrant Likely drv_data->cur_transfer = list_entry(drv_data->cur_msg->transfers.next, 967ca632f55SGrant Likely struct spi_transfer, 968ca632f55SGrant Likely transfer_list); 969ca632f55SGrant Likely 970ca632f55SGrant Likely /* prepare to setup the SSP, in pump_transfers, using the per 971ca632f55SGrant Likely * chip configuration */ 972ca632f55SGrant Likely drv_data->cur_chip = spi_get_ctldata(drv_data->cur_msg->spi); 973ca632f55SGrant Likely 974ca632f55SGrant Likely /* Mark as busy and launch transfers */ 975ca632f55SGrant Likely tasklet_schedule(&drv_data->pump_transfers); 976ca632f55SGrant Likely return 0; 977ca632f55SGrant Likely } 978ca632f55SGrant Likely 9797d94a505SMika Westerberg static int pxa2xx_spi_unprepare_transfer(struct spi_master *master) 9807d94a505SMika Westerberg { 9817d94a505SMika Westerberg struct driver_data *drv_data = spi_master_get_devdata(master); 9827d94a505SMika Westerberg 9837d94a505SMika Westerberg /* Disable the SSP now */ 984*c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSCR0, 985*c039dd27SJarkko Nikula pxa2xx_spi_read(drv_data, SSCR0) & ~SSCR0_SSE); 9867d94a505SMika Westerberg 9877d94a505SMika Westerberg return 0; 9887d94a505SMika Westerberg } 9897d94a505SMika Westerberg 990ca632f55SGrant Likely static int setup_cs(struct spi_device *spi, struct chip_data *chip, 991ca632f55SGrant Likely struct pxa2xx_spi_chip *chip_info) 992ca632f55SGrant Likely { 993ca632f55SGrant Likely int err = 0; 994ca632f55SGrant Likely 995ca632f55SGrant Likely if (chip == NULL || chip_info == NULL) 996ca632f55SGrant Likely return 0; 997ca632f55SGrant Likely 998ca632f55SGrant Likely /* NOTE: setup() can be called multiple times, possibly with 999ca632f55SGrant Likely * different chip_info, release previously requested GPIO 1000ca632f55SGrant Likely */ 1001ca632f55SGrant Likely if (gpio_is_valid(chip->gpio_cs)) 1002ca632f55SGrant Likely gpio_free(chip->gpio_cs); 1003ca632f55SGrant Likely 1004ca632f55SGrant Likely /* If (*cs_control) is provided, ignore GPIO chip select */ 1005ca632f55SGrant Likely if (chip_info->cs_control) { 1006ca632f55SGrant Likely chip->cs_control = chip_info->cs_control; 1007ca632f55SGrant Likely return 0; 1008ca632f55SGrant Likely } 1009ca632f55SGrant Likely 1010ca632f55SGrant Likely if (gpio_is_valid(chip_info->gpio_cs)) { 1011ca632f55SGrant Likely err = gpio_request(chip_info->gpio_cs, "SPI_CS"); 1012ca632f55SGrant Likely if (err) { 1013f6bd03a7SJarkko Nikula dev_err(&spi->dev, "failed to request chip select GPIO%d\n", 1014f6bd03a7SJarkko Nikula chip_info->gpio_cs); 1015ca632f55SGrant Likely return err; 1016ca632f55SGrant Likely } 1017ca632f55SGrant Likely 1018ca632f55SGrant Likely chip->gpio_cs = chip_info->gpio_cs; 1019ca632f55SGrant Likely chip->gpio_cs_inverted = spi->mode & SPI_CS_HIGH; 1020ca632f55SGrant Likely 1021ca632f55SGrant Likely err = gpio_direction_output(chip->gpio_cs, 1022ca632f55SGrant Likely !chip->gpio_cs_inverted); 1023ca632f55SGrant Likely } 1024ca632f55SGrant Likely 1025ca632f55SGrant Likely return err; 1026ca632f55SGrant Likely } 1027ca632f55SGrant Likely 1028ca632f55SGrant Likely static int setup(struct spi_device *spi) 1029ca632f55SGrant Likely { 1030ca632f55SGrant Likely struct pxa2xx_spi_chip *chip_info = NULL; 1031ca632f55SGrant Likely struct chip_data *chip; 1032ca632f55SGrant Likely struct driver_data *drv_data = spi_master_get_devdata(spi->master); 1033ca632f55SGrant Likely unsigned int clk_div; 1034a0d2642eSMika Westerberg uint tx_thres, tx_hi_thres, rx_thres; 1035a0d2642eSMika Westerberg 1036e5262d05SWeike Chen switch (drv_data->ssp_type) { 1037e5262d05SWeike Chen case QUARK_X1000_SSP: 1038e5262d05SWeike Chen tx_thres = TX_THRESH_QUARK_X1000_DFLT; 1039e5262d05SWeike Chen tx_hi_thres = 0; 1040e5262d05SWeike Chen rx_thres = RX_THRESH_QUARK_X1000_DFLT; 1041e5262d05SWeike Chen break; 1042e5262d05SWeike Chen case LPSS_SSP: 1043a0d2642eSMika Westerberg tx_thres = LPSS_TX_LOTHRESH_DFLT; 1044a0d2642eSMika Westerberg tx_hi_thres = LPSS_TX_HITHRESH_DFLT; 1045a0d2642eSMika Westerberg rx_thres = LPSS_RX_THRESH_DFLT; 1046e5262d05SWeike Chen break; 1047e5262d05SWeike Chen default: 1048a0d2642eSMika Westerberg tx_thres = TX_THRESH_DFLT; 1049a0d2642eSMika Westerberg tx_hi_thres = 0; 1050a0d2642eSMika Westerberg rx_thres = RX_THRESH_DFLT; 1051e5262d05SWeike Chen break; 1052a0d2642eSMika Westerberg } 1053ca632f55SGrant Likely 1054ca632f55SGrant Likely /* Only alloc on first setup */ 1055ca632f55SGrant Likely chip = spi_get_ctldata(spi); 1056ca632f55SGrant Likely if (!chip) { 1057ca632f55SGrant Likely chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL); 10589deae459SJingoo Han if (!chip) 1059ca632f55SGrant Likely return -ENOMEM; 1060ca632f55SGrant Likely 1061ca632f55SGrant Likely if (drv_data->ssp_type == CE4100_SSP) { 1062ca632f55SGrant Likely if (spi->chip_select > 4) { 1063f6bd03a7SJarkko Nikula dev_err(&spi->dev, 1064f6bd03a7SJarkko Nikula "failed setup: cs number must not be > 4.\n"); 1065ca632f55SGrant Likely kfree(chip); 1066ca632f55SGrant Likely return -EINVAL; 1067ca632f55SGrant Likely } 1068ca632f55SGrant Likely 1069ca632f55SGrant Likely chip->frm = spi->chip_select; 1070ca632f55SGrant Likely } else 1071ca632f55SGrant Likely chip->gpio_cs = -1; 1072ca632f55SGrant Likely chip->enable_dma = 0; 1073ca632f55SGrant Likely chip->timeout = TIMOUT_DFLT; 1074ca632f55SGrant Likely } 1075ca632f55SGrant Likely 1076ca632f55SGrant Likely /* protocol drivers may change the chip settings, so... 1077ca632f55SGrant Likely * if chip_info exists, use it */ 1078ca632f55SGrant Likely chip_info = spi->controller_data; 1079ca632f55SGrant Likely 1080ca632f55SGrant Likely /* chip_info isn't always needed */ 1081ca632f55SGrant Likely chip->cr1 = 0; 1082ca632f55SGrant Likely if (chip_info) { 1083ca632f55SGrant Likely if (chip_info->timeout) 1084ca632f55SGrant Likely chip->timeout = chip_info->timeout; 1085ca632f55SGrant Likely if (chip_info->tx_threshold) 1086ca632f55SGrant Likely tx_thres = chip_info->tx_threshold; 1087a0d2642eSMika Westerberg if (chip_info->tx_hi_threshold) 1088a0d2642eSMika Westerberg tx_hi_thres = chip_info->tx_hi_threshold; 1089ca632f55SGrant Likely if (chip_info->rx_threshold) 1090ca632f55SGrant Likely rx_thres = chip_info->rx_threshold; 1091ca632f55SGrant Likely chip->enable_dma = drv_data->master_info->enable_dma; 1092ca632f55SGrant Likely chip->dma_threshold = 0; 1093ca632f55SGrant Likely if (chip_info->enable_loopback) 1094ca632f55SGrant Likely chip->cr1 = SSCR1_LBM; 1095a3496855SMika Westerberg } else if (ACPI_HANDLE(&spi->dev)) { 1096a3496855SMika Westerberg /* 1097a3496855SMika Westerberg * Slave devices enumerated from ACPI namespace don't 1098a3496855SMika Westerberg * usually have chip_info but we still might want to use 1099a3496855SMika Westerberg * DMA with them. 1100a3496855SMika Westerberg */ 1101a3496855SMika Westerberg chip->enable_dma = drv_data->master_info->enable_dma; 1102ca632f55SGrant Likely } 1103ca632f55SGrant Likely 1104a0d2642eSMika Westerberg chip->lpss_rx_threshold = SSIRF_RxThresh(rx_thres); 1105a0d2642eSMika Westerberg chip->lpss_tx_threshold = SSITF_TxLoThresh(tx_thres) 1106a0d2642eSMika Westerberg | SSITF_TxHiThresh(tx_hi_thres); 1107a0d2642eSMika Westerberg 1108ca632f55SGrant Likely /* set dma burst and threshold outside of chip_info path so that if 1109ca632f55SGrant Likely * chip_info goes away after setting chip->enable_dma, the 1110ca632f55SGrant Likely * burst and threshold can still respond to changes in bits_per_word */ 1111ca632f55SGrant Likely if (chip->enable_dma) { 1112ca632f55SGrant Likely /* set up legal burst and threshold for dma */ 1113cd7bed00SMika Westerberg if (pxa2xx_spi_set_dma_burst_and_threshold(chip, spi, 1114cd7bed00SMika Westerberg spi->bits_per_word, 1115ca632f55SGrant Likely &chip->dma_burst_size, 1116ca632f55SGrant Likely &chip->dma_threshold)) { 1117f6bd03a7SJarkko Nikula dev_warn(&spi->dev, 1118f6bd03a7SJarkko Nikula "in setup: DMA burst size reduced to match bits_per_word\n"); 1119ca632f55SGrant Likely } 1120ca632f55SGrant Likely } 1121ca632f55SGrant Likely 1122e5262d05SWeike Chen clk_div = pxa2xx_ssp_get_clk_div(drv_data, chip, spi->max_speed_hz); 1123ca632f55SGrant Likely chip->speed_hz = spi->max_speed_hz; 1124ca632f55SGrant Likely 11254fdb2424SWeike Chen chip->cr0 = pxa2xx_configure_sscr0(drv_data, clk_div, 11264fdb2424SWeike Chen spi->bits_per_word); 1127e5262d05SWeike Chen switch (drv_data->ssp_type) { 1128e5262d05SWeike Chen case QUARK_X1000_SSP: 1129e5262d05SWeike Chen chip->threshold = (QUARK_X1000_SSCR1_RxTresh(rx_thres) 1130e5262d05SWeike Chen & QUARK_X1000_SSCR1_RFT) 1131e5262d05SWeike Chen | (QUARK_X1000_SSCR1_TxTresh(tx_thres) 1132e5262d05SWeike Chen & QUARK_X1000_SSCR1_TFT); 1133e5262d05SWeike Chen break; 1134e5262d05SWeike Chen default: 1135e5262d05SWeike Chen chip->threshold = (SSCR1_RxTresh(rx_thres) & SSCR1_RFT) | 1136e5262d05SWeike Chen (SSCR1_TxTresh(tx_thres) & SSCR1_TFT); 1137e5262d05SWeike Chen break; 1138e5262d05SWeike Chen } 1139e5262d05SWeike Chen 1140ca632f55SGrant Likely chip->cr1 &= ~(SSCR1_SPO | SSCR1_SPH); 1141ca632f55SGrant Likely chip->cr1 |= (((spi->mode & SPI_CPHA) != 0) ? SSCR1_SPH : 0) 1142ca632f55SGrant Likely | (((spi->mode & SPI_CPOL) != 0) ? SSCR1_SPO : 0); 1143ca632f55SGrant Likely 1144b833172fSMika Westerberg if (spi->mode & SPI_LOOP) 1145b833172fSMika Westerberg chip->cr1 |= SSCR1_LBM; 1146b833172fSMika Westerberg 1147ca632f55SGrant Likely /* NOTE: PXA25x_SSP _could_ use external clocking ... */ 1148ca632f55SGrant Likely if (!pxa25x_ssp_comp(drv_data)) 1149ca632f55SGrant Likely dev_dbg(&spi->dev, "%ld Hz actual, %s\n", 11503343b7a6SMika Westerberg drv_data->max_clk_rate 1151ca632f55SGrant Likely / (1 + ((chip->cr0 & SSCR0_SCR(0xfff)) >> 8)), 1152ca632f55SGrant Likely chip->enable_dma ? "DMA" : "PIO"); 1153ca632f55SGrant Likely else 1154ca632f55SGrant Likely dev_dbg(&spi->dev, "%ld Hz actual, %s\n", 11553343b7a6SMika Westerberg drv_data->max_clk_rate / 2 1156ca632f55SGrant Likely / (1 + ((chip->cr0 & SSCR0_SCR(0x0ff)) >> 8)), 1157ca632f55SGrant Likely chip->enable_dma ? "DMA" : "PIO"); 1158ca632f55SGrant Likely 1159ca632f55SGrant Likely if (spi->bits_per_word <= 8) { 1160ca632f55SGrant Likely chip->n_bytes = 1; 1161ca632f55SGrant Likely chip->read = u8_reader; 1162ca632f55SGrant Likely chip->write = u8_writer; 1163ca632f55SGrant Likely } else if (spi->bits_per_word <= 16) { 1164ca632f55SGrant Likely chip->n_bytes = 2; 1165ca632f55SGrant Likely chip->read = u16_reader; 1166ca632f55SGrant Likely chip->write = u16_writer; 1167ca632f55SGrant Likely } else if (spi->bits_per_word <= 32) { 1168e5262d05SWeike Chen if (!is_quark_x1000_ssp(drv_data)) 1169ca632f55SGrant Likely chip->cr0 |= SSCR0_EDSS; 1170ca632f55SGrant Likely chip->n_bytes = 4; 1171ca632f55SGrant Likely chip->read = u32_reader; 1172ca632f55SGrant Likely chip->write = u32_writer; 1173ca632f55SGrant Likely } 1174ca632f55SGrant Likely chip->bits_per_word = spi->bits_per_word; 1175ca632f55SGrant Likely 1176ca632f55SGrant Likely spi_set_ctldata(spi, chip); 1177ca632f55SGrant Likely 1178ca632f55SGrant Likely if (drv_data->ssp_type == CE4100_SSP) 1179ca632f55SGrant Likely return 0; 1180ca632f55SGrant Likely 1181ca632f55SGrant Likely return setup_cs(spi, chip, chip_info); 1182ca632f55SGrant Likely } 1183ca632f55SGrant Likely 1184ca632f55SGrant Likely static void cleanup(struct spi_device *spi) 1185ca632f55SGrant Likely { 1186ca632f55SGrant Likely struct chip_data *chip = spi_get_ctldata(spi); 1187ca632f55SGrant Likely struct driver_data *drv_data = spi_master_get_devdata(spi->master); 1188ca632f55SGrant Likely 1189ca632f55SGrant Likely if (!chip) 1190ca632f55SGrant Likely return; 1191ca632f55SGrant Likely 1192ca632f55SGrant Likely if (drv_data->ssp_type != CE4100_SSP && gpio_is_valid(chip->gpio_cs)) 1193ca632f55SGrant Likely gpio_free(chip->gpio_cs); 1194ca632f55SGrant Likely 1195ca632f55SGrant Likely kfree(chip); 1196ca632f55SGrant Likely } 1197ca632f55SGrant Likely 1198a3496855SMika Westerberg #ifdef CONFIG_ACPI 1199a3496855SMika Westerberg static struct pxa2xx_spi_master * 1200a3496855SMika Westerberg pxa2xx_spi_acpi_get_pdata(struct platform_device *pdev) 1201a3496855SMika Westerberg { 1202a3496855SMika Westerberg struct pxa2xx_spi_master *pdata; 1203a3496855SMika Westerberg struct acpi_device *adev; 1204a3496855SMika Westerberg struct ssp_device *ssp; 1205a3496855SMika Westerberg struct resource *res; 1206a3496855SMika Westerberg int devid; 1207a3496855SMika Westerberg 1208a3496855SMika Westerberg if (!ACPI_HANDLE(&pdev->dev) || 1209a3496855SMika Westerberg acpi_bus_get_device(ACPI_HANDLE(&pdev->dev), &adev)) 1210a3496855SMika Westerberg return NULL; 1211a3496855SMika Westerberg 1212cc0ee987SMika Westerberg pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL); 12139deae459SJingoo Han if (!pdata) 1214a3496855SMika Westerberg return NULL; 1215a3496855SMika Westerberg 1216a3496855SMika Westerberg res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 1217a3496855SMika Westerberg if (!res) 1218a3496855SMika Westerberg return NULL; 1219a3496855SMika Westerberg 1220a3496855SMika Westerberg ssp = &pdata->ssp; 1221a3496855SMika Westerberg 1222a3496855SMika Westerberg ssp->phys_base = res->start; 1223cbfd6a21SSachin Kamat ssp->mmio_base = devm_ioremap_resource(&pdev->dev, res); 1224cbfd6a21SSachin Kamat if (IS_ERR(ssp->mmio_base)) 12256dc81f6fSMika Westerberg return NULL; 1226a3496855SMika Westerberg 1227a3496855SMika Westerberg ssp->clk = devm_clk_get(&pdev->dev, NULL); 1228a3496855SMika Westerberg ssp->irq = platform_get_irq(pdev, 0); 1229a3496855SMika Westerberg ssp->type = LPSS_SSP; 1230a3496855SMika Westerberg ssp->pdev = pdev; 1231a3496855SMika Westerberg 1232a3496855SMika Westerberg ssp->port_id = -1; 1233a3496855SMika Westerberg if (adev->pnp.unique_id && !kstrtoint(adev->pnp.unique_id, 0, &devid)) 1234a3496855SMika Westerberg ssp->port_id = devid; 1235a3496855SMika Westerberg 1236a3496855SMika Westerberg pdata->num_chipselect = 1; 1237cddb339bSMika Westerberg pdata->enable_dma = true; 1238a3496855SMika Westerberg 1239a3496855SMika Westerberg return pdata; 1240a3496855SMika Westerberg } 1241a3496855SMika Westerberg 1242a3496855SMika Westerberg static struct acpi_device_id pxa2xx_spi_acpi_match[] = { 1243a3496855SMika Westerberg { "INT33C0", 0 }, 1244a3496855SMika Westerberg { "INT33C1", 0 }, 124554acbd96SMika Westerberg { "INT3430", 0 }, 124654acbd96SMika Westerberg { "INT3431", 0 }, 12474b30f2a1SMika Westerberg { "80860F0E", 0 }, 1248aca26364SAlan Cox { "8086228E", 0 }, 1249a3496855SMika Westerberg { }, 1250a3496855SMika Westerberg }; 1251a3496855SMika Westerberg MODULE_DEVICE_TABLE(acpi, pxa2xx_spi_acpi_match); 1252a3496855SMika Westerberg #else 1253a3496855SMika Westerberg static inline struct pxa2xx_spi_master * 1254a3496855SMika Westerberg pxa2xx_spi_acpi_get_pdata(struct platform_device *pdev) 1255a3496855SMika Westerberg { 1256a3496855SMika Westerberg return NULL; 1257a3496855SMika Westerberg } 1258a3496855SMika Westerberg #endif 1259a3496855SMika Westerberg 1260fd4a319bSGrant Likely static int pxa2xx_spi_probe(struct platform_device *pdev) 1261ca632f55SGrant Likely { 1262ca632f55SGrant Likely struct device *dev = &pdev->dev; 1263ca632f55SGrant Likely struct pxa2xx_spi_master *platform_info; 1264ca632f55SGrant Likely struct spi_master *master; 1265ca632f55SGrant Likely struct driver_data *drv_data; 1266ca632f55SGrant Likely struct ssp_device *ssp; 1267ca632f55SGrant Likely int status; 1268*c039dd27SJarkko Nikula u32 tmp; 1269ca632f55SGrant Likely 1270851bacf5SMika Westerberg platform_info = dev_get_platdata(dev); 1271851bacf5SMika Westerberg if (!platform_info) { 1272a3496855SMika Westerberg platform_info = pxa2xx_spi_acpi_get_pdata(pdev); 1273a3496855SMika Westerberg if (!platform_info) { 1274851bacf5SMika Westerberg dev_err(&pdev->dev, "missing platform data\n"); 1275851bacf5SMika Westerberg return -ENODEV; 1276851bacf5SMika Westerberg } 1277a3496855SMika Westerberg } 1278ca632f55SGrant Likely 1279ca632f55SGrant Likely ssp = pxa_ssp_request(pdev->id, pdev->name); 1280851bacf5SMika Westerberg if (!ssp) 1281851bacf5SMika Westerberg ssp = &platform_info->ssp; 1282851bacf5SMika Westerberg 1283851bacf5SMika Westerberg if (!ssp->mmio_base) { 1284851bacf5SMika Westerberg dev_err(&pdev->dev, "failed to get ssp\n"); 1285ca632f55SGrant Likely return -ENODEV; 1286ca632f55SGrant Likely } 1287ca632f55SGrant Likely 1288ca632f55SGrant Likely /* Allocate master with space for drv_data and null dma buffer */ 1289ca632f55SGrant Likely master = spi_alloc_master(dev, sizeof(struct driver_data) + 16); 1290ca632f55SGrant Likely if (!master) { 1291ca632f55SGrant Likely dev_err(&pdev->dev, "cannot alloc spi_master\n"); 1292ca632f55SGrant Likely pxa_ssp_free(ssp); 1293ca632f55SGrant Likely return -ENOMEM; 1294ca632f55SGrant Likely } 1295ca632f55SGrant Likely drv_data = spi_master_get_devdata(master); 1296ca632f55SGrant Likely drv_data->master = master; 1297ca632f55SGrant Likely drv_data->master_info = platform_info; 1298ca632f55SGrant Likely drv_data->pdev = pdev; 1299ca632f55SGrant Likely drv_data->ssp = ssp; 1300ca632f55SGrant Likely 1301ca632f55SGrant Likely master->dev.parent = &pdev->dev; 1302ca632f55SGrant Likely master->dev.of_node = pdev->dev.of_node; 1303ca632f55SGrant Likely /* the spi->mode bits understood by this driver: */ 1304b833172fSMika Westerberg master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH | SPI_LOOP; 1305ca632f55SGrant Likely 1306851bacf5SMika Westerberg master->bus_num = ssp->port_id; 1307ca632f55SGrant Likely master->num_chipselect = platform_info->num_chipselect; 1308ca632f55SGrant Likely master->dma_alignment = DMA_ALIGNMENT; 1309ca632f55SGrant Likely master->cleanup = cleanup; 1310ca632f55SGrant Likely master->setup = setup; 13117f86bde9SMika Westerberg master->transfer_one_message = pxa2xx_spi_transfer_one_message; 13127d94a505SMika Westerberg master->unprepare_transfer_hardware = pxa2xx_spi_unprepare_transfer; 13137dd62787SMark Brown master->auto_runtime_pm = true; 1314ca632f55SGrant Likely 1315ca632f55SGrant Likely drv_data->ssp_type = ssp->type; 13162b9b84f4SMika Westerberg drv_data->null_dma_buf = (u32 *)PTR_ALIGN(&drv_data[1], DMA_ALIGNMENT); 1317ca632f55SGrant Likely 1318ca632f55SGrant Likely drv_data->ioaddr = ssp->mmio_base; 1319ca632f55SGrant Likely drv_data->ssdr_physical = ssp->phys_base + SSDR; 1320ca632f55SGrant Likely if (pxa25x_ssp_comp(drv_data)) { 1321e5262d05SWeike Chen switch (drv_data->ssp_type) { 1322e5262d05SWeike Chen case QUARK_X1000_SSP: 1323e5262d05SWeike Chen master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 32); 1324e5262d05SWeike Chen break; 1325e5262d05SWeike Chen default: 132624778be2SStephen Warren master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 16); 1327e5262d05SWeike Chen break; 1328e5262d05SWeike Chen } 1329e5262d05SWeike Chen 1330ca632f55SGrant Likely drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE; 1331ca632f55SGrant Likely drv_data->dma_cr1 = 0; 1332ca632f55SGrant Likely drv_data->clear_sr = SSSR_ROR; 1333ca632f55SGrant Likely drv_data->mask_sr = SSSR_RFS | SSSR_TFS | SSSR_ROR; 1334ca632f55SGrant Likely } else { 133524778be2SStephen Warren master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 32); 1336ca632f55SGrant Likely drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE | SSCR1_TINTE; 13375928808eSMika Westerberg drv_data->dma_cr1 = DEFAULT_DMA_CR1; 1338ca632f55SGrant Likely drv_data->clear_sr = SSSR_ROR | SSSR_TINT; 1339ca632f55SGrant Likely drv_data->mask_sr = SSSR_TINT | SSSR_RFS | SSSR_TFS | SSSR_ROR; 1340ca632f55SGrant Likely } 1341ca632f55SGrant Likely 1342ca632f55SGrant Likely status = request_irq(ssp->irq, ssp_int, IRQF_SHARED, dev_name(dev), 1343ca632f55SGrant Likely drv_data); 1344ca632f55SGrant Likely if (status < 0) { 1345ca632f55SGrant Likely dev_err(&pdev->dev, "cannot get IRQ %d\n", ssp->irq); 1346ca632f55SGrant Likely goto out_error_master_alloc; 1347ca632f55SGrant Likely } 1348ca632f55SGrant Likely 1349ca632f55SGrant Likely /* Setup DMA if requested */ 1350ca632f55SGrant Likely drv_data->tx_channel = -1; 1351ca632f55SGrant Likely drv_data->rx_channel = -1; 1352ca632f55SGrant Likely if (platform_info->enable_dma) { 1353cd7bed00SMika Westerberg status = pxa2xx_spi_dma_setup(drv_data); 1354cd7bed00SMika Westerberg if (status) { 1355cddb339bSMika Westerberg dev_dbg(dev, "no DMA channels available, using PIO\n"); 1356cd7bed00SMika Westerberg platform_info->enable_dma = false; 1357ca632f55SGrant Likely } 1358ca632f55SGrant Likely } 1359ca632f55SGrant Likely 1360ca632f55SGrant Likely /* Enable SOC clock */ 13613343b7a6SMika Westerberg clk_prepare_enable(ssp->clk); 13623343b7a6SMika Westerberg 13633343b7a6SMika Westerberg drv_data->max_clk_rate = clk_get_rate(ssp->clk); 1364ca632f55SGrant Likely 1365ca632f55SGrant Likely /* Load default SSP configuration */ 1366*c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSCR0, 0); 1367e5262d05SWeike Chen switch (drv_data->ssp_type) { 1368e5262d05SWeike Chen case QUARK_X1000_SSP: 1369*c039dd27SJarkko Nikula tmp = QUARK_X1000_SSCR1_RxTresh(RX_THRESH_QUARK_X1000_DFLT) 1370*c039dd27SJarkko Nikula | QUARK_X1000_SSCR1_TxTresh(TX_THRESH_QUARK_X1000_DFLT); 1371*c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSCR1, tmp); 1372e5262d05SWeike Chen 1373e5262d05SWeike Chen /* using the Motorola SPI protocol and use 8 bit frame */ 1374*c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSCR0, 1375*c039dd27SJarkko Nikula QUARK_X1000_SSCR0_Motorola 1376*c039dd27SJarkko Nikula | QUARK_X1000_SSCR0_DataSize(8)); 1377e5262d05SWeike Chen break; 1378e5262d05SWeike Chen default: 1379*c039dd27SJarkko Nikula tmp = SSCR1_RxTresh(RX_THRESH_DFLT) | 1380*c039dd27SJarkko Nikula SSCR1_TxTresh(TX_THRESH_DFLT); 1381*c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSCR1, tmp); 1382*c039dd27SJarkko Nikula tmp = SSCR0_SCR(2) | SSCR0_Motorola | SSCR0_DataSize(8); 1383*c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSCR0, tmp); 1384e5262d05SWeike Chen break; 1385e5262d05SWeike Chen } 1386e5262d05SWeike Chen 1387ca632f55SGrant Likely if (!pxa25x_ssp_comp(drv_data)) 1388*c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSTO, 0); 1389e5262d05SWeike Chen 1390e5262d05SWeike Chen if (!is_quark_x1000_ssp(drv_data)) 1391*c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSPSP, 0); 1392ca632f55SGrant Likely 13937566bcc7SJarkko Nikula if (is_lpss_ssp(drv_data)) 1394a0d2642eSMika Westerberg lpss_ssp_setup(drv_data); 1395a0d2642eSMika Westerberg 13967f86bde9SMika Westerberg tasklet_init(&drv_data->pump_transfers, pump_transfers, 13977f86bde9SMika Westerberg (unsigned long)drv_data); 1398ca632f55SGrant Likely 1399836d1a22SAntonio Ospite pm_runtime_set_autosuspend_delay(&pdev->dev, 50); 1400836d1a22SAntonio Ospite pm_runtime_use_autosuspend(&pdev->dev); 1401836d1a22SAntonio Ospite pm_runtime_set_active(&pdev->dev); 1402836d1a22SAntonio Ospite pm_runtime_enable(&pdev->dev); 1403836d1a22SAntonio Ospite 1404ca632f55SGrant Likely /* Register with the SPI framework */ 1405ca632f55SGrant Likely platform_set_drvdata(pdev, drv_data); 1406a807fcd0SJingoo Han status = devm_spi_register_master(&pdev->dev, master); 1407ca632f55SGrant Likely if (status != 0) { 1408ca632f55SGrant Likely dev_err(&pdev->dev, "problem registering spi master\n"); 14097f86bde9SMika Westerberg goto out_error_clock_enabled; 1410ca632f55SGrant Likely } 1411ca632f55SGrant Likely 1412ca632f55SGrant Likely return status; 1413ca632f55SGrant Likely 1414ca632f55SGrant Likely out_error_clock_enabled: 14153343b7a6SMika Westerberg clk_disable_unprepare(ssp->clk); 1416cd7bed00SMika Westerberg pxa2xx_spi_dma_release(drv_data); 1417ca632f55SGrant Likely free_irq(ssp->irq, drv_data); 1418ca632f55SGrant Likely 1419ca632f55SGrant Likely out_error_master_alloc: 1420ca632f55SGrant Likely spi_master_put(master); 1421ca632f55SGrant Likely pxa_ssp_free(ssp); 1422ca632f55SGrant Likely return status; 1423ca632f55SGrant Likely } 1424ca632f55SGrant Likely 1425ca632f55SGrant Likely static int pxa2xx_spi_remove(struct platform_device *pdev) 1426ca632f55SGrant Likely { 1427ca632f55SGrant Likely struct driver_data *drv_data = platform_get_drvdata(pdev); 1428ca632f55SGrant Likely struct ssp_device *ssp; 1429ca632f55SGrant Likely 1430ca632f55SGrant Likely if (!drv_data) 1431ca632f55SGrant Likely return 0; 1432ca632f55SGrant Likely ssp = drv_data->ssp; 1433ca632f55SGrant Likely 14347d94a505SMika Westerberg pm_runtime_get_sync(&pdev->dev); 14357d94a505SMika Westerberg 1436ca632f55SGrant Likely /* Disable the SSP at the peripheral and SOC level */ 1437*c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSCR0, 0); 14383343b7a6SMika Westerberg clk_disable_unprepare(ssp->clk); 1439ca632f55SGrant Likely 1440ca632f55SGrant Likely /* Release DMA */ 1441cd7bed00SMika Westerberg if (drv_data->master_info->enable_dma) 1442cd7bed00SMika Westerberg pxa2xx_spi_dma_release(drv_data); 1443ca632f55SGrant Likely 14447d94a505SMika Westerberg pm_runtime_put_noidle(&pdev->dev); 14457d94a505SMika Westerberg pm_runtime_disable(&pdev->dev); 14467d94a505SMika Westerberg 1447ca632f55SGrant Likely /* Release IRQ */ 1448ca632f55SGrant Likely free_irq(ssp->irq, drv_data); 1449ca632f55SGrant Likely 1450ca632f55SGrant Likely /* Release SSP */ 1451ca632f55SGrant Likely pxa_ssp_free(ssp); 1452ca632f55SGrant Likely 1453ca632f55SGrant Likely return 0; 1454ca632f55SGrant Likely } 1455ca632f55SGrant Likely 1456ca632f55SGrant Likely static void pxa2xx_spi_shutdown(struct platform_device *pdev) 1457ca632f55SGrant Likely { 1458ca632f55SGrant Likely int status = 0; 1459ca632f55SGrant Likely 1460ca632f55SGrant Likely if ((status = pxa2xx_spi_remove(pdev)) != 0) 1461ca632f55SGrant Likely dev_err(&pdev->dev, "shutdown failed with %d\n", status); 1462ca632f55SGrant Likely } 1463ca632f55SGrant Likely 1464382cebb0SMika Westerberg #ifdef CONFIG_PM_SLEEP 1465ca632f55SGrant Likely static int pxa2xx_spi_suspend(struct device *dev) 1466ca632f55SGrant Likely { 1467ca632f55SGrant Likely struct driver_data *drv_data = dev_get_drvdata(dev); 1468ca632f55SGrant Likely struct ssp_device *ssp = drv_data->ssp; 1469ca632f55SGrant Likely int status = 0; 1470ca632f55SGrant Likely 14717f86bde9SMika Westerberg status = spi_master_suspend(drv_data->master); 1472ca632f55SGrant Likely if (status != 0) 1473ca632f55SGrant Likely return status; 1474*c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSCR0, 0); 14752b9375b9SDmitry Eremin-Solenikov 14762b9375b9SDmitry Eremin-Solenikov if (!pm_runtime_suspended(dev)) 14773343b7a6SMika Westerberg clk_disable_unprepare(ssp->clk); 1478ca632f55SGrant Likely 1479ca632f55SGrant Likely return 0; 1480ca632f55SGrant Likely } 1481ca632f55SGrant Likely 1482ca632f55SGrant Likely static int pxa2xx_spi_resume(struct device *dev) 1483ca632f55SGrant Likely { 1484ca632f55SGrant Likely struct driver_data *drv_data = dev_get_drvdata(dev); 1485ca632f55SGrant Likely struct ssp_device *ssp = drv_data->ssp; 1486ca632f55SGrant Likely int status = 0; 1487ca632f55SGrant Likely 1488cd7bed00SMika Westerberg pxa2xx_spi_dma_resume(drv_data); 1489ca632f55SGrant Likely 1490ca632f55SGrant Likely /* Enable the SSP clock */ 14912b9375b9SDmitry Eremin-Solenikov if (!pm_runtime_suspended(dev)) 14923343b7a6SMika Westerberg clk_prepare_enable(ssp->clk); 1493ca632f55SGrant Likely 1494c50325f7SChew, Chiau Ee /* Restore LPSS private register bits */ 1495c50325f7SChew, Chiau Ee lpss_ssp_setup(drv_data); 1496c50325f7SChew, Chiau Ee 1497ca632f55SGrant Likely /* Start the queue running */ 14987f86bde9SMika Westerberg status = spi_master_resume(drv_data->master); 1499ca632f55SGrant Likely if (status != 0) { 1500ca632f55SGrant Likely dev_err(dev, "problem starting queue (%d)\n", status); 1501ca632f55SGrant Likely return status; 1502ca632f55SGrant Likely } 1503ca632f55SGrant Likely 1504ca632f55SGrant Likely return 0; 1505ca632f55SGrant Likely } 15067d94a505SMika Westerberg #endif 15077d94a505SMika Westerberg 1508ec833050SRafael J. Wysocki #ifdef CONFIG_PM 15097d94a505SMika Westerberg static int pxa2xx_spi_runtime_suspend(struct device *dev) 15107d94a505SMika Westerberg { 15117d94a505SMika Westerberg struct driver_data *drv_data = dev_get_drvdata(dev); 15127d94a505SMika Westerberg 15137d94a505SMika Westerberg clk_disable_unprepare(drv_data->ssp->clk); 15147d94a505SMika Westerberg return 0; 15157d94a505SMika Westerberg } 15167d94a505SMika Westerberg 15177d94a505SMika Westerberg static int pxa2xx_spi_runtime_resume(struct device *dev) 15187d94a505SMika Westerberg { 15197d94a505SMika Westerberg struct driver_data *drv_data = dev_get_drvdata(dev); 15207d94a505SMika Westerberg 15217d94a505SMika Westerberg clk_prepare_enable(drv_data->ssp->clk); 15227d94a505SMika Westerberg return 0; 15237d94a505SMika Westerberg } 15247d94a505SMika Westerberg #endif 1525ca632f55SGrant Likely 1526ca632f55SGrant Likely static const struct dev_pm_ops pxa2xx_spi_pm_ops = { 15277d94a505SMika Westerberg SET_SYSTEM_SLEEP_PM_OPS(pxa2xx_spi_suspend, pxa2xx_spi_resume) 15287d94a505SMika Westerberg SET_RUNTIME_PM_OPS(pxa2xx_spi_runtime_suspend, 15297d94a505SMika Westerberg pxa2xx_spi_runtime_resume, NULL) 1530ca632f55SGrant Likely }; 1531ca632f55SGrant Likely 1532ca632f55SGrant Likely static struct platform_driver driver = { 1533ca632f55SGrant Likely .driver = { 1534ca632f55SGrant Likely .name = "pxa2xx-spi", 1535ca632f55SGrant Likely .pm = &pxa2xx_spi_pm_ops, 1536a3496855SMika Westerberg .acpi_match_table = ACPI_PTR(pxa2xx_spi_acpi_match), 1537ca632f55SGrant Likely }, 1538ca632f55SGrant Likely .probe = pxa2xx_spi_probe, 1539ca632f55SGrant Likely .remove = pxa2xx_spi_remove, 1540ca632f55SGrant Likely .shutdown = pxa2xx_spi_shutdown, 1541ca632f55SGrant Likely }; 1542ca632f55SGrant Likely 1543ca632f55SGrant Likely static int __init pxa2xx_spi_init(void) 1544ca632f55SGrant Likely { 1545ca632f55SGrant Likely return platform_driver_register(&driver); 1546ca632f55SGrant Likely } 1547ca632f55SGrant Likely subsys_initcall(pxa2xx_spi_init); 1548ca632f55SGrant Likely 1549ca632f55SGrant Likely static void __exit pxa2xx_spi_exit(void) 1550ca632f55SGrant Likely { 1551ca632f55SGrant Likely platform_driver_unregister(&driver); 1552ca632f55SGrant Likely } 1553ca632f55SGrant Likely module_exit(pxa2xx_spi_exit); 1554