xref: /openbmc/linux/drivers/spi/spi-pxa2xx.c (revision a3496855d9f1948d1b977afe8bd922725ded05d5)
1ca632f55SGrant Likely /*
2ca632f55SGrant Likely  * Copyright (C) 2005 Stephen Street / StreetFire Sound Labs
3a0d2642eSMika Westerberg  * Copyright (C) 2013, Intel Corporation
4ca632f55SGrant Likely  *
5ca632f55SGrant Likely  * This program is free software; you can redistribute it and/or modify
6ca632f55SGrant Likely  * it under the terms of the GNU General Public License as published by
7ca632f55SGrant Likely  * the Free Software Foundation; either version 2 of the License, or
8ca632f55SGrant Likely  * (at your option) any later version.
9ca632f55SGrant Likely  *
10ca632f55SGrant Likely  * This program is distributed in the hope that it will be useful,
11ca632f55SGrant Likely  * but WITHOUT ANY WARRANTY; without even the implied warranty of
12ca632f55SGrant Likely  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
13ca632f55SGrant Likely  * GNU General Public License for more details.
14ca632f55SGrant Likely  *
15ca632f55SGrant Likely  * You should have received a copy of the GNU General Public License
16ca632f55SGrant Likely  * along with this program; if not, write to the Free Software
17ca632f55SGrant Likely  * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
18ca632f55SGrant Likely  */
19ca632f55SGrant Likely 
20ca632f55SGrant Likely #include <linux/init.h>
21ca632f55SGrant Likely #include <linux/module.h>
22ca632f55SGrant Likely #include <linux/device.h>
23ca632f55SGrant Likely #include <linux/ioport.h>
24ca632f55SGrant Likely #include <linux/errno.h>
25ca632f55SGrant Likely #include <linux/interrupt.h>
26ca632f55SGrant Likely #include <linux/platform_device.h>
27ca632f55SGrant Likely #include <linux/spi/pxa2xx_spi.h>
28ca632f55SGrant Likely #include <linux/spi/spi.h>
29ca632f55SGrant Likely #include <linux/workqueue.h>
30ca632f55SGrant Likely #include <linux/delay.h>
31ca632f55SGrant Likely #include <linux/gpio.h>
32ca632f55SGrant Likely #include <linux/slab.h>
333343b7a6SMika Westerberg #include <linux/clk.h>
347d94a505SMika Westerberg #include <linux/pm_runtime.h>
35*a3496855SMika Westerberg #include <linux/acpi.h>
36ca632f55SGrant Likely 
37ca632f55SGrant Likely #include <asm/io.h>
38ca632f55SGrant Likely #include <asm/irq.h>
39ca632f55SGrant Likely #include <asm/delay.h>
40ca632f55SGrant Likely 
41cd7bed00SMika Westerberg #include "spi-pxa2xx.h"
42ca632f55SGrant Likely 
43ca632f55SGrant Likely MODULE_AUTHOR("Stephen Street");
44ca632f55SGrant Likely MODULE_DESCRIPTION("PXA2xx SSP SPI Controller");
45ca632f55SGrant Likely MODULE_LICENSE("GPL");
46ca632f55SGrant Likely MODULE_ALIAS("platform:pxa2xx-spi");
47ca632f55SGrant Likely 
48ca632f55SGrant Likely #define MAX_BUSES 3
49ca632f55SGrant Likely 
50ca632f55SGrant Likely #define TIMOUT_DFLT		1000
51ca632f55SGrant Likely 
52ca632f55SGrant Likely /*
53ca632f55SGrant Likely  * for testing SSCR1 changes that require SSP restart, basically
54ca632f55SGrant Likely  * everything except the service and interrupt enables, the pxa270 developer
55ca632f55SGrant Likely  * manual says only SSCR1_SCFR, SSCR1_SPH, SSCR1_SPO need to be in this
56ca632f55SGrant Likely  * list, but the PXA255 dev man says all bits without really meaning the
57ca632f55SGrant Likely  * service and interrupt enables
58ca632f55SGrant Likely  */
59ca632f55SGrant Likely #define SSCR1_CHANGE_MASK (SSCR1_TTELP | SSCR1_TTE | SSCR1_SCFR \
60ca632f55SGrant Likely 				| SSCR1_ECRA | SSCR1_ECRB | SSCR1_SCLKDIR \
61ca632f55SGrant Likely 				| SSCR1_SFRMDIR | SSCR1_RWOT | SSCR1_TRAIL \
62ca632f55SGrant Likely 				| SSCR1_IFS | SSCR1_STRF | SSCR1_EFWR \
63ca632f55SGrant Likely 				| SSCR1_RFT | SSCR1_TFT | SSCR1_MWDS \
64ca632f55SGrant Likely 				| SSCR1_SPH | SSCR1_SPO | SSCR1_LBM)
65ca632f55SGrant Likely 
66a0d2642eSMika Westerberg #define LPSS_RX_THRESH_DFLT	64
67a0d2642eSMika Westerberg #define LPSS_TX_LOTHRESH_DFLT	160
68a0d2642eSMika Westerberg #define LPSS_TX_HITHRESH_DFLT	224
69a0d2642eSMika Westerberg 
70a0d2642eSMika Westerberg /* Offset from drv_data->lpss_base */
71a0d2642eSMika Westerberg #define SPI_CS_CONTROL		0x18
72a0d2642eSMika Westerberg #define SPI_CS_CONTROL_SW_MODE	BIT(0)
73a0d2642eSMika Westerberg #define SPI_CS_CONTROL_CS_HIGH	BIT(1)
74a0d2642eSMika Westerberg 
75a0d2642eSMika Westerberg static bool is_lpss_ssp(const struct driver_data *drv_data)
76a0d2642eSMika Westerberg {
77a0d2642eSMika Westerberg 	return drv_data->ssp_type == LPSS_SSP;
78a0d2642eSMika Westerberg }
79a0d2642eSMika Westerberg 
80a0d2642eSMika Westerberg /*
81a0d2642eSMika Westerberg  * Read and write LPSS SSP private registers. Caller must first check that
82a0d2642eSMika Westerberg  * is_lpss_ssp() returns true before these can be called.
83a0d2642eSMika Westerberg  */
84a0d2642eSMika Westerberg static u32 __lpss_ssp_read_priv(struct driver_data *drv_data, unsigned offset)
85a0d2642eSMika Westerberg {
86a0d2642eSMika Westerberg 	WARN_ON(!drv_data->lpss_base);
87a0d2642eSMika Westerberg 	return readl(drv_data->lpss_base + offset);
88a0d2642eSMika Westerberg }
89a0d2642eSMika Westerberg 
90a0d2642eSMika Westerberg static void __lpss_ssp_write_priv(struct driver_data *drv_data,
91a0d2642eSMika Westerberg 				  unsigned offset, u32 value)
92a0d2642eSMika Westerberg {
93a0d2642eSMika Westerberg 	WARN_ON(!drv_data->lpss_base);
94a0d2642eSMika Westerberg 	writel(value, drv_data->lpss_base + offset);
95a0d2642eSMika Westerberg }
96a0d2642eSMika Westerberg 
97a0d2642eSMika Westerberg /*
98a0d2642eSMika Westerberg  * lpss_ssp_setup - perform LPSS SSP specific setup
99a0d2642eSMika Westerberg  * @drv_data: pointer to the driver private data
100a0d2642eSMika Westerberg  *
101a0d2642eSMika Westerberg  * Perform LPSS SSP specific setup. This function must be called first if
102a0d2642eSMika Westerberg  * one is going to use LPSS SSP private registers.
103a0d2642eSMika Westerberg  */
104a0d2642eSMika Westerberg static void lpss_ssp_setup(struct driver_data *drv_data)
105a0d2642eSMika Westerberg {
106a0d2642eSMika Westerberg 	unsigned offset = 0x400;
107a0d2642eSMika Westerberg 	u32 value, orig;
108a0d2642eSMika Westerberg 
109a0d2642eSMika Westerberg 	if (!is_lpss_ssp(drv_data))
110a0d2642eSMika Westerberg 		return;
111a0d2642eSMika Westerberg 
112a0d2642eSMika Westerberg 	/*
113a0d2642eSMika Westerberg 	 * Perform auto-detection of the LPSS SSP private registers. They
114a0d2642eSMika Westerberg 	 * can be either at 1k or 2k offset from the base address.
115a0d2642eSMika Westerberg 	 */
116a0d2642eSMika Westerberg 	orig = readl(drv_data->ioaddr + offset + SPI_CS_CONTROL);
117a0d2642eSMika Westerberg 
118a0d2642eSMika Westerberg 	value = orig | SPI_CS_CONTROL_SW_MODE;
119a0d2642eSMika Westerberg 	writel(value, drv_data->ioaddr + offset + SPI_CS_CONTROL);
120a0d2642eSMika Westerberg 	value = readl(drv_data->ioaddr + offset + SPI_CS_CONTROL);
121a0d2642eSMika Westerberg 	if (value != (orig | SPI_CS_CONTROL_SW_MODE)) {
122a0d2642eSMika Westerberg 		offset = 0x800;
123a0d2642eSMika Westerberg 		goto detection_done;
124a0d2642eSMika Westerberg 	}
125a0d2642eSMika Westerberg 
126a0d2642eSMika Westerberg 	value &= ~SPI_CS_CONTROL_SW_MODE;
127a0d2642eSMika Westerberg 	writel(value, drv_data->ioaddr + offset + SPI_CS_CONTROL);
128a0d2642eSMika Westerberg 	value = readl(drv_data->ioaddr + offset + SPI_CS_CONTROL);
129a0d2642eSMika Westerberg 	if (value != orig) {
130a0d2642eSMika Westerberg 		offset = 0x800;
131a0d2642eSMika Westerberg 		goto detection_done;
132a0d2642eSMika Westerberg 	}
133a0d2642eSMika Westerberg 
134a0d2642eSMika Westerberg detection_done:
135a0d2642eSMika Westerberg 	/* Now set the LPSS base */
136a0d2642eSMika Westerberg 	drv_data->lpss_base = drv_data->ioaddr + offset;
137a0d2642eSMika Westerberg 
138a0d2642eSMika Westerberg 	/* Enable software chip select control */
139a0d2642eSMika Westerberg 	value = SPI_CS_CONTROL_SW_MODE | SPI_CS_CONTROL_CS_HIGH;
140a0d2642eSMika Westerberg 	__lpss_ssp_write_priv(drv_data, SPI_CS_CONTROL, value);
141a0d2642eSMika Westerberg }
142a0d2642eSMika Westerberg 
143a0d2642eSMika Westerberg static void lpss_ssp_cs_control(struct driver_data *drv_data, bool enable)
144a0d2642eSMika Westerberg {
145a0d2642eSMika Westerberg 	u32 value;
146a0d2642eSMika Westerberg 
147a0d2642eSMika Westerberg 	if (!is_lpss_ssp(drv_data))
148a0d2642eSMika Westerberg 		return;
149a0d2642eSMika Westerberg 
150a0d2642eSMika Westerberg 	value = __lpss_ssp_read_priv(drv_data, SPI_CS_CONTROL);
151a0d2642eSMika Westerberg 	if (enable)
152a0d2642eSMika Westerberg 		value &= ~SPI_CS_CONTROL_CS_HIGH;
153a0d2642eSMika Westerberg 	else
154a0d2642eSMika Westerberg 		value |= SPI_CS_CONTROL_CS_HIGH;
155a0d2642eSMika Westerberg 	__lpss_ssp_write_priv(drv_data, SPI_CS_CONTROL, value);
156a0d2642eSMika Westerberg }
157a0d2642eSMika Westerberg 
158ca632f55SGrant Likely static void cs_assert(struct driver_data *drv_data)
159ca632f55SGrant Likely {
160ca632f55SGrant Likely 	struct chip_data *chip = drv_data->cur_chip;
161ca632f55SGrant Likely 
162ca632f55SGrant Likely 	if (drv_data->ssp_type == CE4100_SSP) {
163ca632f55SGrant Likely 		write_SSSR(drv_data->cur_chip->frm, drv_data->ioaddr);
164ca632f55SGrant Likely 		return;
165ca632f55SGrant Likely 	}
166ca632f55SGrant Likely 
167ca632f55SGrant Likely 	if (chip->cs_control) {
168ca632f55SGrant Likely 		chip->cs_control(PXA2XX_CS_ASSERT);
169ca632f55SGrant Likely 		return;
170ca632f55SGrant Likely 	}
171ca632f55SGrant Likely 
172a0d2642eSMika Westerberg 	if (gpio_is_valid(chip->gpio_cs)) {
173ca632f55SGrant Likely 		gpio_set_value(chip->gpio_cs, chip->gpio_cs_inverted);
174a0d2642eSMika Westerberg 		return;
175a0d2642eSMika Westerberg 	}
176a0d2642eSMika Westerberg 
177a0d2642eSMika Westerberg 	lpss_ssp_cs_control(drv_data, true);
178ca632f55SGrant Likely }
179ca632f55SGrant Likely 
180ca632f55SGrant Likely static void cs_deassert(struct driver_data *drv_data)
181ca632f55SGrant Likely {
182ca632f55SGrant Likely 	struct chip_data *chip = drv_data->cur_chip;
183ca632f55SGrant Likely 
184ca632f55SGrant Likely 	if (drv_data->ssp_type == CE4100_SSP)
185ca632f55SGrant Likely 		return;
186ca632f55SGrant Likely 
187ca632f55SGrant Likely 	if (chip->cs_control) {
188ca632f55SGrant Likely 		chip->cs_control(PXA2XX_CS_DEASSERT);
189ca632f55SGrant Likely 		return;
190ca632f55SGrant Likely 	}
191ca632f55SGrant Likely 
192a0d2642eSMika Westerberg 	if (gpio_is_valid(chip->gpio_cs)) {
193ca632f55SGrant Likely 		gpio_set_value(chip->gpio_cs, !chip->gpio_cs_inverted);
194a0d2642eSMika Westerberg 		return;
195a0d2642eSMika Westerberg 	}
196a0d2642eSMika Westerberg 
197a0d2642eSMika Westerberg 	lpss_ssp_cs_control(drv_data, false);
198ca632f55SGrant Likely }
199ca632f55SGrant Likely 
200cd7bed00SMika Westerberg int pxa2xx_spi_flush(struct driver_data *drv_data)
201ca632f55SGrant Likely {
202ca632f55SGrant Likely 	unsigned long limit = loops_per_jiffy << 1;
203ca632f55SGrant Likely 
204ca632f55SGrant Likely 	void __iomem *reg = drv_data->ioaddr;
205ca632f55SGrant Likely 
206ca632f55SGrant Likely 	do {
207ca632f55SGrant Likely 		while (read_SSSR(reg) & SSSR_RNE) {
208ca632f55SGrant Likely 			read_SSDR(reg);
209ca632f55SGrant Likely 		}
210ca632f55SGrant Likely 	} while ((read_SSSR(reg) & SSSR_BSY) && --limit);
211ca632f55SGrant Likely 	write_SSSR_CS(drv_data, SSSR_ROR);
212ca632f55SGrant Likely 
213ca632f55SGrant Likely 	return limit;
214ca632f55SGrant Likely }
215ca632f55SGrant Likely 
216ca632f55SGrant Likely static int null_writer(struct driver_data *drv_data)
217ca632f55SGrant Likely {
218ca632f55SGrant Likely 	void __iomem *reg = drv_data->ioaddr;
219ca632f55SGrant Likely 	u8 n_bytes = drv_data->n_bytes;
220ca632f55SGrant Likely 
221ca632f55SGrant Likely 	if (((read_SSSR(reg) & SSSR_TFL_MASK) == SSSR_TFL_MASK)
222ca632f55SGrant Likely 		|| (drv_data->tx == drv_data->tx_end))
223ca632f55SGrant Likely 		return 0;
224ca632f55SGrant Likely 
225ca632f55SGrant Likely 	write_SSDR(0, reg);
226ca632f55SGrant Likely 	drv_data->tx += n_bytes;
227ca632f55SGrant Likely 
228ca632f55SGrant Likely 	return 1;
229ca632f55SGrant Likely }
230ca632f55SGrant Likely 
231ca632f55SGrant Likely static int null_reader(struct driver_data *drv_data)
232ca632f55SGrant Likely {
233ca632f55SGrant Likely 	void __iomem *reg = drv_data->ioaddr;
234ca632f55SGrant Likely 	u8 n_bytes = drv_data->n_bytes;
235ca632f55SGrant Likely 
236ca632f55SGrant Likely 	while ((read_SSSR(reg) & SSSR_RNE)
237ca632f55SGrant Likely 		&& (drv_data->rx < drv_data->rx_end)) {
238ca632f55SGrant Likely 		read_SSDR(reg);
239ca632f55SGrant Likely 		drv_data->rx += n_bytes;
240ca632f55SGrant Likely 	}
241ca632f55SGrant Likely 
242ca632f55SGrant Likely 	return drv_data->rx == drv_data->rx_end;
243ca632f55SGrant Likely }
244ca632f55SGrant Likely 
245ca632f55SGrant Likely static int u8_writer(struct driver_data *drv_data)
246ca632f55SGrant Likely {
247ca632f55SGrant Likely 	void __iomem *reg = drv_data->ioaddr;
248ca632f55SGrant Likely 
249ca632f55SGrant Likely 	if (((read_SSSR(reg) & SSSR_TFL_MASK) == SSSR_TFL_MASK)
250ca632f55SGrant Likely 		|| (drv_data->tx == drv_data->tx_end))
251ca632f55SGrant Likely 		return 0;
252ca632f55SGrant Likely 
253ca632f55SGrant Likely 	write_SSDR(*(u8 *)(drv_data->tx), reg);
254ca632f55SGrant Likely 	++drv_data->tx;
255ca632f55SGrant Likely 
256ca632f55SGrant Likely 	return 1;
257ca632f55SGrant Likely }
258ca632f55SGrant Likely 
259ca632f55SGrant Likely static int u8_reader(struct driver_data *drv_data)
260ca632f55SGrant Likely {
261ca632f55SGrant Likely 	void __iomem *reg = drv_data->ioaddr;
262ca632f55SGrant Likely 
263ca632f55SGrant Likely 	while ((read_SSSR(reg) & SSSR_RNE)
264ca632f55SGrant Likely 		&& (drv_data->rx < drv_data->rx_end)) {
265ca632f55SGrant Likely 		*(u8 *)(drv_data->rx) = read_SSDR(reg);
266ca632f55SGrant Likely 		++drv_data->rx;
267ca632f55SGrant Likely 	}
268ca632f55SGrant Likely 
269ca632f55SGrant Likely 	return drv_data->rx == drv_data->rx_end;
270ca632f55SGrant Likely }
271ca632f55SGrant Likely 
272ca632f55SGrant Likely static int u16_writer(struct driver_data *drv_data)
273ca632f55SGrant Likely {
274ca632f55SGrant Likely 	void __iomem *reg = drv_data->ioaddr;
275ca632f55SGrant Likely 
276ca632f55SGrant Likely 	if (((read_SSSR(reg) & SSSR_TFL_MASK) == SSSR_TFL_MASK)
277ca632f55SGrant Likely 		|| (drv_data->tx == drv_data->tx_end))
278ca632f55SGrant Likely 		return 0;
279ca632f55SGrant Likely 
280ca632f55SGrant Likely 	write_SSDR(*(u16 *)(drv_data->tx), reg);
281ca632f55SGrant Likely 	drv_data->tx += 2;
282ca632f55SGrant Likely 
283ca632f55SGrant Likely 	return 1;
284ca632f55SGrant Likely }
285ca632f55SGrant Likely 
286ca632f55SGrant Likely static int u16_reader(struct driver_data *drv_data)
287ca632f55SGrant Likely {
288ca632f55SGrant Likely 	void __iomem *reg = drv_data->ioaddr;
289ca632f55SGrant Likely 
290ca632f55SGrant Likely 	while ((read_SSSR(reg) & SSSR_RNE)
291ca632f55SGrant Likely 		&& (drv_data->rx < drv_data->rx_end)) {
292ca632f55SGrant Likely 		*(u16 *)(drv_data->rx) = read_SSDR(reg);
293ca632f55SGrant Likely 		drv_data->rx += 2;
294ca632f55SGrant Likely 	}
295ca632f55SGrant Likely 
296ca632f55SGrant Likely 	return drv_data->rx == drv_data->rx_end;
297ca632f55SGrant Likely }
298ca632f55SGrant Likely 
299ca632f55SGrant Likely static int u32_writer(struct driver_data *drv_data)
300ca632f55SGrant Likely {
301ca632f55SGrant Likely 	void __iomem *reg = drv_data->ioaddr;
302ca632f55SGrant Likely 
303ca632f55SGrant Likely 	if (((read_SSSR(reg) & SSSR_TFL_MASK) == SSSR_TFL_MASK)
304ca632f55SGrant Likely 		|| (drv_data->tx == drv_data->tx_end))
305ca632f55SGrant Likely 		return 0;
306ca632f55SGrant Likely 
307ca632f55SGrant Likely 	write_SSDR(*(u32 *)(drv_data->tx), reg);
308ca632f55SGrant Likely 	drv_data->tx += 4;
309ca632f55SGrant Likely 
310ca632f55SGrant Likely 	return 1;
311ca632f55SGrant Likely }
312ca632f55SGrant Likely 
313ca632f55SGrant Likely static int u32_reader(struct driver_data *drv_data)
314ca632f55SGrant Likely {
315ca632f55SGrant Likely 	void __iomem *reg = drv_data->ioaddr;
316ca632f55SGrant Likely 
317ca632f55SGrant Likely 	while ((read_SSSR(reg) & SSSR_RNE)
318ca632f55SGrant Likely 		&& (drv_data->rx < drv_data->rx_end)) {
319ca632f55SGrant Likely 		*(u32 *)(drv_data->rx) = read_SSDR(reg);
320ca632f55SGrant Likely 		drv_data->rx += 4;
321ca632f55SGrant Likely 	}
322ca632f55SGrant Likely 
323ca632f55SGrant Likely 	return drv_data->rx == drv_data->rx_end;
324ca632f55SGrant Likely }
325ca632f55SGrant Likely 
326cd7bed00SMika Westerberg void *pxa2xx_spi_next_transfer(struct driver_data *drv_data)
327ca632f55SGrant Likely {
328ca632f55SGrant Likely 	struct spi_message *msg = drv_data->cur_msg;
329ca632f55SGrant Likely 	struct spi_transfer *trans = drv_data->cur_transfer;
330ca632f55SGrant Likely 
331ca632f55SGrant Likely 	/* Move to next transfer */
332ca632f55SGrant Likely 	if (trans->transfer_list.next != &msg->transfers) {
333ca632f55SGrant Likely 		drv_data->cur_transfer =
334ca632f55SGrant Likely 			list_entry(trans->transfer_list.next,
335ca632f55SGrant Likely 					struct spi_transfer,
336ca632f55SGrant Likely 					transfer_list);
337ca632f55SGrant Likely 		return RUNNING_STATE;
338ca632f55SGrant Likely 	} else
339ca632f55SGrant Likely 		return DONE_STATE;
340ca632f55SGrant Likely }
341ca632f55SGrant Likely 
342ca632f55SGrant Likely /* caller already set message->status; dma and pio irqs are blocked */
343ca632f55SGrant Likely static void giveback(struct driver_data *drv_data)
344ca632f55SGrant Likely {
345ca632f55SGrant Likely 	struct spi_transfer* last_transfer;
346ca632f55SGrant Likely 	struct spi_message *msg;
347ca632f55SGrant Likely 
348ca632f55SGrant Likely 	msg = drv_data->cur_msg;
349ca632f55SGrant Likely 	drv_data->cur_msg = NULL;
350ca632f55SGrant Likely 	drv_data->cur_transfer = NULL;
351ca632f55SGrant Likely 
352ca632f55SGrant Likely 	last_transfer = list_entry(msg->transfers.prev,
353ca632f55SGrant Likely 					struct spi_transfer,
354ca632f55SGrant Likely 					transfer_list);
355ca632f55SGrant Likely 
356ca632f55SGrant Likely 	/* Delay if requested before any change in chip select */
357ca632f55SGrant Likely 	if (last_transfer->delay_usecs)
358ca632f55SGrant Likely 		udelay(last_transfer->delay_usecs);
359ca632f55SGrant Likely 
360ca632f55SGrant Likely 	/* Drop chip select UNLESS cs_change is true or we are returning
361ca632f55SGrant Likely 	 * a message with an error, or next message is for another chip
362ca632f55SGrant Likely 	 */
363ca632f55SGrant Likely 	if (!last_transfer->cs_change)
364ca632f55SGrant Likely 		cs_deassert(drv_data);
365ca632f55SGrant Likely 	else {
366ca632f55SGrant Likely 		struct spi_message *next_msg;
367ca632f55SGrant Likely 
368ca632f55SGrant Likely 		/* Holding of cs was hinted, but we need to make sure
369ca632f55SGrant Likely 		 * the next message is for the same chip.  Don't waste
370ca632f55SGrant Likely 		 * time with the following tests unless this was hinted.
371ca632f55SGrant Likely 		 *
372ca632f55SGrant Likely 		 * We cannot postpone this until pump_messages, because
373ca632f55SGrant Likely 		 * after calling msg->complete (below) the driver that
374ca632f55SGrant Likely 		 * sent the current message could be unloaded, which
375ca632f55SGrant Likely 		 * could invalidate the cs_control() callback...
376ca632f55SGrant Likely 		 */
377ca632f55SGrant Likely 
378ca632f55SGrant Likely 		/* get a pointer to the next message, if any */
3797f86bde9SMika Westerberg 		next_msg = spi_get_next_queued_message(drv_data->master);
380ca632f55SGrant Likely 
381ca632f55SGrant Likely 		/* see if the next and current messages point
382ca632f55SGrant Likely 		 * to the same chip
383ca632f55SGrant Likely 		 */
384ca632f55SGrant Likely 		if (next_msg && next_msg->spi != msg->spi)
385ca632f55SGrant Likely 			next_msg = NULL;
386ca632f55SGrant Likely 		if (!next_msg || msg->state == ERROR_STATE)
387ca632f55SGrant Likely 			cs_deassert(drv_data);
388ca632f55SGrant Likely 	}
389ca632f55SGrant Likely 
3907f86bde9SMika Westerberg 	spi_finalize_current_message(drv_data->master);
391ca632f55SGrant Likely 	drv_data->cur_chip = NULL;
392ca632f55SGrant Likely }
393ca632f55SGrant Likely 
394ca632f55SGrant Likely static void reset_sccr1(struct driver_data *drv_data)
395ca632f55SGrant Likely {
396ca632f55SGrant Likely 	void __iomem *reg = drv_data->ioaddr;
397ca632f55SGrant Likely 	struct chip_data *chip = drv_data->cur_chip;
398ca632f55SGrant Likely 	u32 sccr1_reg;
399ca632f55SGrant Likely 
400ca632f55SGrant Likely 	sccr1_reg = read_SSCR1(reg) & ~drv_data->int_cr1;
401ca632f55SGrant Likely 	sccr1_reg &= ~SSCR1_RFT;
402ca632f55SGrant Likely 	sccr1_reg |= chip->threshold;
403ca632f55SGrant Likely 	write_SSCR1(sccr1_reg, reg);
404ca632f55SGrant Likely }
405ca632f55SGrant Likely 
406ca632f55SGrant Likely static void int_error_stop(struct driver_data *drv_data, const char* msg)
407ca632f55SGrant Likely {
408ca632f55SGrant Likely 	void __iomem *reg = drv_data->ioaddr;
409ca632f55SGrant Likely 
410ca632f55SGrant Likely 	/* Stop and reset SSP */
411ca632f55SGrant Likely 	write_SSSR_CS(drv_data, drv_data->clear_sr);
412ca632f55SGrant Likely 	reset_sccr1(drv_data);
413ca632f55SGrant Likely 	if (!pxa25x_ssp_comp(drv_data))
414ca632f55SGrant Likely 		write_SSTO(0, reg);
415cd7bed00SMika Westerberg 	pxa2xx_spi_flush(drv_data);
416ca632f55SGrant Likely 	write_SSCR0(read_SSCR0(reg) & ~SSCR0_SSE, reg);
417ca632f55SGrant Likely 
418ca632f55SGrant Likely 	dev_err(&drv_data->pdev->dev, "%s\n", msg);
419ca632f55SGrant Likely 
420ca632f55SGrant Likely 	drv_data->cur_msg->state = ERROR_STATE;
421ca632f55SGrant Likely 	tasklet_schedule(&drv_data->pump_transfers);
422ca632f55SGrant Likely }
423ca632f55SGrant Likely 
424ca632f55SGrant Likely static void int_transfer_complete(struct driver_data *drv_data)
425ca632f55SGrant Likely {
426ca632f55SGrant Likely 	void __iomem *reg = drv_data->ioaddr;
427ca632f55SGrant Likely 
428ca632f55SGrant Likely 	/* Stop SSP */
429ca632f55SGrant Likely 	write_SSSR_CS(drv_data, drv_data->clear_sr);
430ca632f55SGrant Likely 	reset_sccr1(drv_data);
431ca632f55SGrant Likely 	if (!pxa25x_ssp_comp(drv_data))
432ca632f55SGrant Likely 		write_SSTO(0, reg);
433ca632f55SGrant Likely 
434ca632f55SGrant Likely 	/* Update total byte transferred return count actual bytes read */
435ca632f55SGrant Likely 	drv_data->cur_msg->actual_length += drv_data->len -
436ca632f55SGrant Likely 				(drv_data->rx_end - drv_data->rx);
437ca632f55SGrant Likely 
438ca632f55SGrant Likely 	/* Transfer delays and chip select release are
439ca632f55SGrant Likely 	 * handled in pump_transfers or giveback
440ca632f55SGrant Likely 	 */
441ca632f55SGrant Likely 
442ca632f55SGrant Likely 	/* Move to next transfer */
443cd7bed00SMika Westerberg 	drv_data->cur_msg->state = pxa2xx_spi_next_transfer(drv_data);
444ca632f55SGrant Likely 
445ca632f55SGrant Likely 	/* Schedule transfer tasklet */
446ca632f55SGrant Likely 	tasklet_schedule(&drv_data->pump_transfers);
447ca632f55SGrant Likely }
448ca632f55SGrant Likely 
449ca632f55SGrant Likely static irqreturn_t interrupt_transfer(struct driver_data *drv_data)
450ca632f55SGrant Likely {
451ca632f55SGrant Likely 	void __iomem *reg = drv_data->ioaddr;
452ca632f55SGrant Likely 
453ca632f55SGrant Likely 	u32 irq_mask = (read_SSCR1(reg) & SSCR1_TIE) ?
454ca632f55SGrant Likely 			drv_data->mask_sr : drv_data->mask_sr & ~SSSR_TFS;
455ca632f55SGrant Likely 
456ca632f55SGrant Likely 	u32 irq_status = read_SSSR(reg) & irq_mask;
457ca632f55SGrant Likely 
458ca632f55SGrant Likely 	if (irq_status & SSSR_ROR) {
459ca632f55SGrant Likely 		int_error_stop(drv_data, "interrupt_transfer: fifo overrun");
460ca632f55SGrant Likely 		return IRQ_HANDLED;
461ca632f55SGrant Likely 	}
462ca632f55SGrant Likely 
463ca632f55SGrant Likely 	if (irq_status & SSSR_TINT) {
464ca632f55SGrant Likely 		write_SSSR(SSSR_TINT, reg);
465ca632f55SGrant Likely 		if (drv_data->read(drv_data)) {
466ca632f55SGrant Likely 			int_transfer_complete(drv_data);
467ca632f55SGrant Likely 			return IRQ_HANDLED;
468ca632f55SGrant Likely 		}
469ca632f55SGrant Likely 	}
470ca632f55SGrant Likely 
471ca632f55SGrant Likely 	/* Drain rx fifo, Fill tx fifo and prevent overruns */
472ca632f55SGrant Likely 	do {
473ca632f55SGrant Likely 		if (drv_data->read(drv_data)) {
474ca632f55SGrant Likely 			int_transfer_complete(drv_data);
475ca632f55SGrant Likely 			return IRQ_HANDLED;
476ca632f55SGrant Likely 		}
477ca632f55SGrant Likely 	} while (drv_data->write(drv_data));
478ca632f55SGrant Likely 
479ca632f55SGrant Likely 	if (drv_data->read(drv_data)) {
480ca632f55SGrant Likely 		int_transfer_complete(drv_data);
481ca632f55SGrant Likely 		return IRQ_HANDLED;
482ca632f55SGrant Likely 	}
483ca632f55SGrant Likely 
484ca632f55SGrant Likely 	if (drv_data->tx == drv_data->tx_end) {
485ca632f55SGrant Likely 		u32 bytes_left;
486ca632f55SGrant Likely 		u32 sccr1_reg;
487ca632f55SGrant Likely 
488ca632f55SGrant Likely 		sccr1_reg = read_SSCR1(reg);
489ca632f55SGrant Likely 		sccr1_reg &= ~SSCR1_TIE;
490ca632f55SGrant Likely 
491ca632f55SGrant Likely 		/*
492ca632f55SGrant Likely 		 * PXA25x_SSP has no timeout, set up rx threshould for the
493ca632f55SGrant Likely 		 * remaining RX bytes.
494ca632f55SGrant Likely 		 */
495ca632f55SGrant Likely 		if (pxa25x_ssp_comp(drv_data)) {
496ca632f55SGrant Likely 
497ca632f55SGrant Likely 			sccr1_reg &= ~SSCR1_RFT;
498ca632f55SGrant Likely 
499ca632f55SGrant Likely 			bytes_left = drv_data->rx_end - drv_data->rx;
500ca632f55SGrant Likely 			switch (drv_data->n_bytes) {
501ca632f55SGrant Likely 			case 4:
502ca632f55SGrant Likely 				bytes_left >>= 1;
503ca632f55SGrant Likely 			case 2:
504ca632f55SGrant Likely 				bytes_left >>= 1;
505ca632f55SGrant Likely 			}
506ca632f55SGrant Likely 
507ca632f55SGrant Likely 			if (bytes_left > RX_THRESH_DFLT)
508ca632f55SGrant Likely 				bytes_left = RX_THRESH_DFLT;
509ca632f55SGrant Likely 
510ca632f55SGrant Likely 			sccr1_reg |= SSCR1_RxTresh(bytes_left);
511ca632f55SGrant Likely 		}
512ca632f55SGrant Likely 		write_SSCR1(sccr1_reg, reg);
513ca632f55SGrant Likely 	}
514ca632f55SGrant Likely 
515ca632f55SGrant Likely 	/* We did something */
516ca632f55SGrant Likely 	return IRQ_HANDLED;
517ca632f55SGrant Likely }
518ca632f55SGrant Likely 
519ca632f55SGrant Likely static irqreturn_t ssp_int(int irq, void *dev_id)
520ca632f55SGrant Likely {
521ca632f55SGrant Likely 	struct driver_data *drv_data = dev_id;
522ca632f55SGrant Likely 	void __iomem *reg = drv_data->ioaddr;
5237d94a505SMika Westerberg 	u32 sccr1_reg;
524ca632f55SGrant Likely 	u32 mask = drv_data->mask_sr;
525ca632f55SGrant Likely 	u32 status;
526ca632f55SGrant Likely 
5277d94a505SMika Westerberg 	/*
5287d94a505SMika Westerberg 	 * The IRQ might be shared with other peripherals so we must first
5297d94a505SMika Westerberg 	 * check that are we RPM suspended or not. If we are we assume that
5307d94a505SMika Westerberg 	 * the IRQ was not for us (we shouldn't be RPM suspended when the
5317d94a505SMika Westerberg 	 * interrupt is enabled).
5327d94a505SMika Westerberg 	 */
5337d94a505SMika Westerberg 	if (pm_runtime_suspended(&drv_data->pdev->dev))
5347d94a505SMika Westerberg 		return IRQ_NONE;
5357d94a505SMika Westerberg 
5367d94a505SMika Westerberg 	sccr1_reg = read_SSCR1(reg);
537ca632f55SGrant Likely 	status = read_SSSR(reg);
538ca632f55SGrant Likely 
539ca632f55SGrant Likely 	/* Ignore possible writes if we don't need to write */
540ca632f55SGrant Likely 	if (!(sccr1_reg & SSCR1_TIE))
541ca632f55SGrant Likely 		mask &= ~SSSR_TFS;
542ca632f55SGrant Likely 
543ca632f55SGrant Likely 	if (!(status & mask))
544ca632f55SGrant Likely 		return IRQ_NONE;
545ca632f55SGrant Likely 
546ca632f55SGrant Likely 	if (!drv_data->cur_msg) {
547ca632f55SGrant Likely 
548ca632f55SGrant Likely 		write_SSCR0(read_SSCR0(reg) & ~SSCR0_SSE, reg);
549ca632f55SGrant Likely 		write_SSCR1(read_SSCR1(reg) & ~drv_data->int_cr1, reg);
550ca632f55SGrant Likely 		if (!pxa25x_ssp_comp(drv_data))
551ca632f55SGrant Likely 			write_SSTO(0, reg);
552ca632f55SGrant Likely 		write_SSSR_CS(drv_data, drv_data->clear_sr);
553ca632f55SGrant Likely 
554ca632f55SGrant Likely 		dev_err(&drv_data->pdev->dev, "bad message state "
555ca632f55SGrant Likely 			"in interrupt handler\n");
556ca632f55SGrant Likely 
557ca632f55SGrant Likely 		/* Never fail */
558ca632f55SGrant Likely 		return IRQ_HANDLED;
559ca632f55SGrant Likely 	}
560ca632f55SGrant Likely 
561ca632f55SGrant Likely 	return drv_data->transfer_handler(drv_data);
562ca632f55SGrant Likely }
563ca632f55SGrant Likely 
5643343b7a6SMika Westerberg static unsigned int ssp_get_clk_div(struct driver_data *drv_data, int rate)
565ca632f55SGrant Likely {
5663343b7a6SMika Westerberg 	unsigned long ssp_clk = drv_data->max_clk_rate;
5673343b7a6SMika Westerberg 	const struct ssp_device *ssp = drv_data->ssp;
5683343b7a6SMika Westerberg 
5693343b7a6SMika Westerberg 	rate = min_t(int, ssp_clk, rate);
570ca632f55SGrant Likely 
571ca632f55SGrant Likely 	if (ssp->type == PXA25x_SSP || ssp->type == CE4100_SSP)
572ca632f55SGrant Likely 		return ((ssp_clk / (2 * rate) - 1) & 0xff) << 8;
573ca632f55SGrant Likely 	else
574ca632f55SGrant Likely 		return ((ssp_clk / rate - 1) & 0xfff) << 8;
575ca632f55SGrant Likely }
576ca632f55SGrant Likely 
577ca632f55SGrant Likely static void pump_transfers(unsigned long data)
578ca632f55SGrant Likely {
579ca632f55SGrant Likely 	struct driver_data *drv_data = (struct driver_data *)data;
580ca632f55SGrant Likely 	struct spi_message *message = NULL;
581ca632f55SGrant Likely 	struct spi_transfer *transfer = NULL;
582ca632f55SGrant Likely 	struct spi_transfer *previous = NULL;
583ca632f55SGrant Likely 	struct chip_data *chip = NULL;
584ca632f55SGrant Likely 	void __iomem *reg = drv_data->ioaddr;
585ca632f55SGrant Likely 	u32 clk_div = 0;
586ca632f55SGrant Likely 	u8 bits = 0;
587ca632f55SGrant Likely 	u32 speed = 0;
588ca632f55SGrant Likely 	u32 cr0;
589ca632f55SGrant Likely 	u32 cr1;
590ca632f55SGrant Likely 	u32 dma_thresh = drv_data->cur_chip->dma_threshold;
591ca632f55SGrant Likely 	u32 dma_burst = drv_data->cur_chip->dma_burst_size;
592ca632f55SGrant Likely 
593ca632f55SGrant Likely 	/* Get current state information */
594ca632f55SGrant Likely 	message = drv_data->cur_msg;
595ca632f55SGrant Likely 	transfer = drv_data->cur_transfer;
596ca632f55SGrant Likely 	chip = drv_data->cur_chip;
597ca632f55SGrant Likely 
598ca632f55SGrant Likely 	/* Handle for abort */
599ca632f55SGrant Likely 	if (message->state == ERROR_STATE) {
600ca632f55SGrant Likely 		message->status = -EIO;
601ca632f55SGrant Likely 		giveback(drv_data);
602ca632f55SGrant Likely 		return;
603ca632f55SGrant Likely 	}
604ca632f55SGrant Likely 
605ca632f55SGrant Likely 	/* Handle end of message */
606ca632f55SGrant Likely 	if (message->state == DONE_STATE) {
607ca632f55SGrant Likely 		message->status = 0;
608ca632f55SGrant Likely 		giveback(drv_data);
609ca632f55SGrant Likely 		return;
610ca632f55SGrant Likely 	}
611ca632f55SGrant Likely 
612ca632f55SGrant Likely 	/* Delay if requested at end of transfer before CS change */
613ca632f55SGrant Likely 	if (message->state == RUNNING_STATE) {
614ca632f55SGrant Likely 		previous = list_entry(transfer->transfer_list.prev,
615ca632f55SGrant Likely 					struct spi_transfer,
616ca632f55SGrant Likely 					transfer_list);
617ca632f55SGrant Likely 		if (previous->delay_usecs)
618ca632f55SGrant Likely 			udelay(previous->delay_usecs);
619ca632f55SGrant Likely 
620ca632f55SGrant Likely 		/* Drop chip select only if cs_change is requested */
621ca632f55SGrant Likely 		if (previous->cs_change)
622ca632f55SGrant Likely 			cs_deassert(drv_data);
623ca632f55SGrant Likely 	}
624ca632f55SGrant Likely 
625cd7bed00SMika Westerberg 	/* Check if we can DMA this transfer */
626cd7bed00SMika Westerberg 	if (!pxa2xx_spi_dma_is_possible(transfer->len) && chip->enable_dma) {
627ca632f55SGrant Likely 
628ca632f55SGrant Likely 		/* reject already-mapped transfers; PIO won't always work */
629ca632f55SGrant Likely 		if (message->is_dma_mapped
630ca632f55SGrant Likely 				|| transfer->rx_dma || transfer->tx_dma) {
631ca632f55SGrant Likely 			dev_err(&drv_data->pdev->dev,
632ca632f55SGrant Likely 				"pump_transfers: mapped transfer length "
633ca632f55SGrant Likely 				"of %u is greater than %d\n",
634ca632f55SGrant Likely 				transfer->len, MAX_DMA_LEN);
635ca632f55SGrant Likely 			message->status = -EINVAL;
636ca632f55SGrant Likely 			giveback(drv_data);
637ca632f55SGrant Likely 			return;
638ca632f55SGrant Likely 		}
639ca632f55SGrant Likely 
640ca632f55SGrant Likely 		/* warn ... we force this to PIO mode */
641ca632f55SGrant Likely 		if (printk_ratelimit())
642ca632f55SGrant Likely 			dev_warn(&message->spi->dev, "pump_transfers: "
643ca632f55SGrant Likely 				"DMA disabled for transfer length %ld "
644ca632f55SGrant Likely 				"greater than %d\n",
645ca632f55SGrant Likely 				(long)drv_data->len, MAX_DMA_LEN);
646ca632f55SGrant Likely 	}
647ca632f55SGrant Likely 
648ca632f55SGrant Likely 	/* Setup the transfer state based on the type of transfer */
649cd7bed00SMika Westerberg 	if (pxa2xx_spi_flush(drv_data) == 0) {
650ca632f55SGrant Likely 		dev_err(&drv_data->pdev->dev, "pump_transfers: flush failed\n");
651ca632f55SGrant Likely 		message->status = -EIO;
652ca632f55SGrant Likely 		giveback(drv_data);
653ca632f55SGrant Likely 		return;
654ca632f55SGrant Likely 	}
655ca632f55SGrant Likely 	drv_data->n_bytes = chip->n_bytes;
656ca632f55SGrant Likely 	drv_data->tx = (void *)transfer->tx_buf;
657ca632f55SGrant Likely 	drv_data->tx_end = drv_data->tx + transfer->len;
658ca632f55SGrant Likely 	drv_data->rx = transfer->rx_buf;
659ca632f55SGrant Likely 	drv_data->rx_end = drv_data->rx + transfer->len;
660ca632f55SGrant Likely 	drv_data->rx_dma = transfer->rx_dma;
661ca632f55SGrant Likely 	drv_data->tx_dma = transfer->tx_dma;
662cd7bed00SMika Westerberg 	drv_data->len = transfer->len;
663ca632f55SGrant Likely 	drv_data->write = drv_data->tx ? chip->write : null_writer;
664ca632f55SGrant Likely 	drv_data->read = drv_data->rx ? chip->read : null_reader;
665ca632f55SGrant Likely 
666ca632f55SGrant Likely 	/* Change speed and bit per word on a per transfer */
667ca632f55SGrant Likely 	cr0 = chip->cr0;
668ca632f55SGrant Likely 	if (transfer->speed_hz || transfer->bits_per_word) {
669ca632f55SGrant Likely 
670ca632f55SGrant Likely 		bits = chip->bits_per_word;
671ca632f55SGrant Likely 		speed = chip->speed_hz;
672ca632f55SGrant Likely 
673ca632f55SGrant Likely 		if (transfer->speed_hz)
674ca632f55SGrant Likely 			speed = transfer->speed_hz;
675ca632f55SGrant Likely 
676ca632f55SGrant Likely 		if (transfer->bits_per_word)
677ca632f55SGrant Likely 			bits = transfer->bits_per_word;
678ca632f55SGrant Likely 
6793343b7a6SMika Westerberg 		clk_div = ssp_get_clk_div(drv_data, speed);
680ca632f55SGrant Likely 
681ca632f55SGrant Likely 		if (bits <= 8) {
682ca632f55SGrant Likely 			drv_data->n_bytes = 1;
683ca632f55SGrant Likely 			drv_data->read = drv_data->read != null_reader ?
684ca632f55SGrant Likely 						u8_reader : null_reader;
685ca632f55SGrant Likely 			drv_data->write = drv_data->write != null_writer ?
686ca632f55SGrant Likely 						u8_writer : null_writer;
687ca632f55SGrant Likely 		} else if (bits <= 16) {
688ca632f55SGrant Likely 			drv_data->n_bytes = 2;
689ca632f55SGrant Likely 			drv_data->read = drv_data->read != null_reader ?
690ca632f55SGrant Likely 						u16_reader : null_reader;
691ca632f55SGrant Likely 			drv_data->write = drv_data->write != null_writer ?
692ca632f55SGrant Likely 						u16_writer : null_writer;
693ca632f55SGrant Likely 		} else if (bits <= 32) {
694ca632f55SGrant Likely 			drv_data->n_bytes = 4;
695ca632f55SGrant Likely 			drv_data->read = drv_data->read != null_reader ?
696ca632f55SGrant Likely 						u32_reader : null_reader;
697ca632f55SGrant Likely 			drv_data->write = drv_data->write != null_writer ?
698ca632f55SGrant Likely 						u32_writer : null_writer;
699ca632f55SGrant Likely 		}
700ca632f55SGrant Likely 		/* if bits/word is changed in dma mode, then must check the
701ca632f55SGrant Likely 		 * thresholds and burst also */
702ca632f55SGrant Likely 		if (chip->enable_dma) {
703cd7bed00SMika Westerberg 			if (pxa2xx_spi_set_dma_burst_and_threshold(chip,
704cd7bed00SMika Westerberg 							message->spi,
705ca632f55SGrant Likely 							bits, &dma_burst,
706ca632f55SGrant Likely 							&dma_thresh))
707ca632f55SGrant Likely 				if (printk_ratelimit())
708ca632f55SGrant Likely 					dev_warn(&message->spi->dev,
709ca632f55SGrant Likely 						"pump_transfers: "
710ca632f55SGrant Likely 						"DMA burst size reduced to "
711ca632f55SGrant Likely 						"match bits_per_word\n");
712ca632f55SGrant Likely 		}
713ca632f55SGrant Likely 
714ca632f55SGrant Likely 		cr0 = clk_div
715ca632f55SGrant Likely 			| SSCR0_Motorola
716ca632f55SGrant Likely 			| SSCR0_DataSize(bits > 16 ? bits - 16 : bits)
717ca632f55SGrant Likely 			| SSCR0_SSE
718ca632f55SGrant Likely 			| (bits > 16 ? SSCR0_EDSS : 0);
719ca632f55SGrant Likely 	}
720ca632f55SGrant Likely 
721ca632f55SGrant Likely 	message->state = RUNNING_STATE;
722ca632f55SGrant Likely 
723ca632f55SGrant Likely 	drv_data->dma_mapped = 0;
724cd7bed00SMika Westerberg 	if (pxa2xx_spi_dma_is_possible(drv_data->len))
725cd7bed00SMika Westerberg 		drv_data->dma_mapped = pxa2xx_spi_map_dma_buffers(drv_data);
726ca632f55SGrant Likely 	if (drv_data->dma_mapped) {
727ca632f55SGrant Likely 
728ca632f55SGrant Likely 		/* Ensure we have the correct interrupt handler */
729cd7bed00SMika Westerberg 		drv_data->transfer_handler = pxa2xx_spi_dma_transfer;
730ca632f55SGrant Likely 
731cd7bed00SMika Westerberg 		pxa2xx_spi_dma_prepare(drv_data, dma_burst);
732ca632f55SGrant Likely 
733ca632f55SGrant Likely 		/* Clear status and start DMA engine */
734ca632f55SGrant Likely 		cr1 = chip->cr1 | dma_thresh | drv_data->dma_cr1;
735ca632f55SGrant Likely 		write_SSSR(drv_data->clear_sr, reg);
736cd7bed00SMika Westerberg 
737cd7bed00SMika Westerberg 		pxa2xx_spi_dma_start(drv_data);
738ca632f55SGrant Likely 	} else {
739ca632f55SGrant Likely 		/* Ensure we have the correct interrupt handler	*/
740ca632f55SGrant Likely 		drv_data->transfer_handler = interrupt_transfer;
741ca632f55SGrant Likely 
742ca632f55SGrant Likely 		/* Clear status  */
743ca632f55SGrant Likely 		cr1 = chip->cr1 | chip->threshold | drv_data->int_cr1;
744ca632f55SGrant Likely 		write_SSSR_CS(drv_data, drv_data->clear_sr);
745ca632f55SGrant Likely 	}
746ca632f55SGrant Likely 
747a0d2642eSMika Westerberg 	if (is_lpss_ssp(drv_data)) {
748a0d2642eSMika Westerberg 		if ((read_SSIRF(reg) & 0xff) != chip->lpss_rx_threshold)
749a0d2642eSMika Westerberg 			write_SSIRF(chip->lpss_rx_threshold, reg);
750a0d2642eSMika Westerberg 		if ((read_SSITF(reg) & 0xffff) != chip->lpss_tx_threshold)
751a0d2642eSMika Westerberg 			write_SSITF(chip->lpss_tx_threshold, reg);
752a0d2642eSMika Westerberg 	}
753a0d2642eSMika Westerberg 
754ca632f55SGrant Likely 	/* see if we need to reload the config registers */
755ca632f55SGrant Likely 	if ((read_SSCR0(reg) != cr0)
756ca632f55SGrant Likely 		|| (read_SSCR1(reg) & SSCR1_CHANGE_MASK) !=
757ca632f55SGrant Likely 			(cr1 & SSCR1_CHANGE_MASK)) {
758ca632f55SGrant Likely 
759ca632f55SGrant Likely 		/* stop the SSP, and update the other bits */
760ca632f55SGrant Likely 		write_SSCR0(cr0 & ~SSCR0_SSE, reg);
761ca632f55SGrant Likely 		if (!pxa25x_ssp_comp(drv_data))
762ca632f55SGrant Likely 			write_SSTO(chip->timeout, reg);
763ca632f55SGrant Likely 		/* first set CR1 without interrupt and service enables */
764ca632f55SGrant Likely 		write_SSCR1(cr1 & SSCR1_CHANGE_MASK, reg);
765ca632f55SGrant Likely 		/* restart the SSP */
766ca632f55SGrant Likely 		write_SSCR0(cr0, reg);
767ca632f55SGrant Likely 
768ca632f55SGrant Likely 	} else {
769ca632f55SGrant Likely 		if (!pxa25x_ssp_comp(drv_data))
770ca632f55SGrant Likely 			write_SSTO(chip->timeout, reg);
771ca632f55SGrant Likely 	}
772ca632f55SGrant Likely 
773ca632f55SGrant Likely 	cs_assert(drv_data);
774ca632f55SGrant Likely 
775ca632f55SGrant Likely 	/* after chip select, release the data by enabling service
776ca632f55SGrant Likely 	 * requests and interrupts, without changing any mode bits */
777ca632f55SGrant Likely 	write_SSCR1(cr1, reg);
778ca632f55SGrant Likely }
779ca632f55SGrant Likely 
7807f86bde9SMika Westerberg static int pxa2xx_spi_transfer_one_message(struct spi_master *master,
7817f86bde9SMika Westerberg 					   struct spi_message *msg)
782ca632f55SGrant Likely {
7837f86bde9SMika Westerberg 	struct driver_data *drv_data = spi_master_get_devdata(master);
784ca632f55SGrant Likely 
7857f86bde9SMika Westerberg 	drv_data->cur_msg = msg;
786ca632f55SGrant Likely 	/* Initial message state*/
787ca632f55SGrant Likely 	drv_data->cur_msg->state = START_STATE;
788ca632f55SGrant Likely 	drv_data->cur_transfer = list_entry(drv_data->cur_msg->transfers.next,
789ca632f55SGrant Likely 						struct spi_transfer,
790ca632f55SGrant Likely 						transfer_list);
791ca632f55SGrant Likely 
792ca632f55SGrant Likely 	/* prepare to setup the SSP, in pump_transfers, using the per
793ca632f55SGrant Likely 	 * chip configuration */
794ca632f55SGrant Likely 	drv_data->cur_chip = spi_get_ctldata(drv_data->cur_msg->spi);
795ca632f55SGrant Likely 
796ca632f55SGrant Likely 	/* Mark as busy and launch transfers */
797ca632f55SGrant Likely 	tasklet_schedule(&drv_data->pump_transfers);
798ca632f55SGrant Likely 	return 0;
799ca632f55SGrant Likely }
800ca632f55SGrant Likely 
8017d94a505SMika Westerberg static int pxa2xx_spi_prepare_transfer(struct spi_master *master)
8027d94a505SMika Westerberg {
8037d94a505SMika Westerberg 	struct driver_data *drv_data = spi_master_get_devdata(master);
8047d94a505SMika Westerberg 
8057d94a505SMika Westerberg 	pm_runtime_get_sync(&drv_data->pdev->dev);
8067d94a505SMika Westerberg 	return 0;
8077d94a505SMika Westerberg }
8087d94a505SMika Westerberg 
8097d94a505SMika Westerberg static int pxa2xx_spi_unprepare_transfer(struct spi_master *master)
8107d94a505SMika Westerberg {
8117d94a505SMika Westerberg 	struct driver_data *drv_data = spi_master_get_devdata(master);
8127d94a505SMika Westerberg 
8137d94a505SMika Westerberg 	/* Disable the SSP now */
8147d94a505SMika Westerberg 	write_SSCR0(read_SSCR0(drv_data->ioaddr) & ~SSCR0_SSE,
8157d94a505SMika Westerberg 		    drv_data->ioaddr);
8167d94a505SMika Westerberg 
8177d94a505SMika Westerberg 	pm_runtime_mark_last_busy(&drv_data->pdev->dev);
8187d94a505SMika Westerberg 	pm_runtime_put_autosuspend(&drv_data->pdev->dev);
8197d94a505SMika Westerberg 	return 0;
8207d94a505SMika Westerberg }
8217d94a505SMika Westerberg 
822ca632f55SGrant Likely static int setup_cs(struct spi_device *spi, struct chip_data *chip,
823ca632f55SGrant Likely 		    struct pxa2xx_spi_chip *chip_info)
824ca632f55SGrant Likely {
825ca632f55SGrant Likely 	int err = 0;
826ca632f55SGrant Likely 
827ca632f55SGrant Likely 	if (chip == NULL || chip_info == NULL)
828ca632f55SGrant Likely 		return 0;
829ca632f55SGrant Likely 
830ca632f55SGrant Likely 	/* NOTE: setup() can be called multiple times, possibly with
831ca632f55SGrant Likely 	 * different chip_info, release previously requested GPIO
832ca632f55SGrant Likely 	 */
833ca632f55SGrant Likely 	if (gpio_is_valid(chip->gpio_cs))
834ca632f55SGrant Likely 		gpio_free(chip->gpio_cs);
835ca632f55SGrant Likely 
836ca632f55SGrant Likely 	/* If (*cs_control) is provided, ignore GPIO chip select */
837ca632f55SGrant Likely 	if (chip_info->cs_control) {
838ca632f55SGrant Likely 		chip->cs_control = chip_info->cs_control;
839ca632f55SGrant Likely 		return 0;
840ca632f55SGrant Likely 	}
841ca632f55SGrant Likely 
842ca632f55SGrant Likely 	if (gpio_is_valid(chip_info->gpio_cs)) {
843ca632f55SGrant Likely 		err = gpio_request(chip_info->gpio_cs, "SPI_CS");
844ca632f55SGrant Likely 		if (err) {
845ca632f55SGrant Likely 			dev_err(&spi->dev, "failed to request chip select "
846ca632f55SGrant Likely 					"GPIO%d\n", chip_info->gpio_cs);
847ca632f55SGrant Likely 			return err;
848ca632f55SGrant Likely 		}
849ca632f55SGrant Likely 
850ca632f55SGrant Likely 		chip->gpio_cs = chip_info->gpio_cs;
851ca632f55SGrant Likely 		chip->gpio_cs_inverted = spi->mode & SPI_CS_HIGH;
852ca632f55SGrant Likely 
853ca632f55SGrant Likely 		err = gpio_direction_output(chip->gpio_cs,
854ca632f55SGrant Likely 					!chip->gpio_cs_inverted);
855ca632f55SGrant Likely 	}
856ca632f55SGrant Likely 
857ca632f55SGrant Likely 	return err;
858ca632f55SGrant Likely }
859ca632f55SGrant Likely 
860ca632f55SGrant Likely static int setup(struct spi_device *spi)
861ca632f55SGrant Likely {
862ca632f55SGrant Likely 	struct pxa2xx_spi_chip *chip_info = NULL;
863ca632f55SGrant Likely 	struct chip_data *chip;
864ca632f55SGrant Likely 	struct driver_data *drv_data = spi_master_get_devdata(spi->master);
865ca632f55SGrant Likely 	unsigned int clk_div;
866a0d2642eSMika Westerberg 	uint tx_thres, tx_hi_thres, rx_thres;
867a0d2642eSMika Westerberg 
868a0d2642eSMika Westerberg 	if (is_lpss_ssp(drv_data)) {
869a0d2642eSMika Westerberg 		tx_thres = LPSS_TX_LOTHRESH_DFLT;
870a0d2642eSMika Westerberg 		tx_hi_thres = LPSS_TX_HITHRESH_DFLT;
871a0d2642eSMika Westerberg 		rx_thres = LPSS_RX_THRESH_DFLT;
872a0d2642eSMika Westerberg 	} else {
873a0d2642eSMika Westerberg 		tx_thres = TX_THRESH_DFLT;
874a0d2642eSMika Westerberg 		tx_hi_thres = 0;
875a0d2642eSMika Westerberg 		rx_thres = RX_THRESH_DFLT;
876a0d2642eSMika Westerberg 	}
877ca632f55SGrant Likely 
878ca632f55SGrant Likely 	if (!pxa25x_ssp_comp(drv_data)
879ca632f55SGrant Likely 		&& (spi->bits_per_word < 4 || spi->bits_per_word > 32)) {
880ca632f55SGrant Likely 		dev_err(&spi->dev, "failed setup: ssp_type=%d, bits/wrd=%d "
881ca632f55SGrant Likely 				"b/w not 4-32 for type non-PXA25x_SSP\n",
882ca632f55SGrant Likely 				drv_data->ssp_type, spi->bits_per_word);
883ca632f55SGrant Likely 		return -EINVAL;
884ca632f55SGrant Likely 	} else if (pxa25x_ssp_comp(drv_data)
885ca632f55SGrant Likely 			&& (spi->bits_per_word < 4
886ca632f55SGrant Likely 				|| spi->bits_per_word > 16)) {
887ca632f55SGrant Likely 		dev_err(&spi->dev, "failed setup: ssp_type=%d, bits/wrd=%d "
888ca632f55SGrant Likely 				"b/w not 4-16 for type PXA25x_SSP\n",
889ca632f55SGrant Likely 				drv_data->ssp_type, spi->bits_per_word);
890ca632f55SGrant Likely 		return -EINVAL;
891ca632f55SGrant Likely 	}
892ca632f55SGrant Likely 
893ca632f55SGrant Likely 	/* Only alloc on first setup */
894ca632f55SGrant Likely 	chip = spi_get_ctldata(spi);
895ca632f55SGrant Likely 	if (!chip) {
896ca632f55SGrant Likely 		chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL);
897ca632f55SGrant Likely 		if (!chip) {
898ca632f55SGrant Likely 			dev_err(&spi->dev,
899ca632f55SGrant Likely 				"failed setup: can't allocate chip data\n");
900ca632f55SGrant Likely 			return -ENOMEM;
901ca632f55SGrant Likely 		}
902ca632f55SGrant Likely 
903ca632f55SGrant Likely 		if (drv_data->ssp_type == CE4100_SSP) {
904ca632f55SGrant Likely 			if (spi->chip_select > 4) {
905ca632f55SGrant Likely 				dev_err(&spi->dev, "failed setup: "
906ca632f55SGrant Likely 				"cs number must not be > 4.\n");
907ca632f55SGrant Likely 				kfree(chip);
908ca632f55SGrant Likely 				return -EINVAL;
909ca632f55SGrant Likely 			}
910ca632f55SGrant Likely 
911ca632f55SGrant Likely 			chip->frm = spi->chip_select;
912ca632f55SGrant Likely 		} else
913ca632f55SGrant Likely 			chip->gpio_cs = -1;
914ca632f55SGrant Likely 		chip->enable_dma = 0;
915ca632f55SGrant Likely 		chip->timeout = TIMOUT_DFLT;
916ca632f55SGrant Likely 	}
917ca632f55SGrant Likely 
918ca632f55SGrant Likely 	/* protocol drivers may change the chip settings, so...
919ca632f55SGrant Likely 	 * if chip_info exists, use it */
920ca632f55SGrant Likely 	chip_info = spi->controller_data;
921ca632f55SGrant Likely 
922ca632f55SGrant Likely 	/* chip_info isn't always needed */
923ca632f55SGrant Likely 	chip->cr1 = 0;
924ca632f55SGrant Likely 	if (chip_info) {
925ca632f55SGrant Likely 		if (chip_info->timeout)
926ca632f55SGrant Likely 			chip->timeout = chip_info->timeout;
927ca632f55SGrant Likely 		if (chip_info->tx_threshold)
928ca632f55SGrant Likely 			tx_thres = chip_info->tx_threshold;
929a0d2642eSMika Westerberg 		if (chip_info->tx_hi_threshold)
930a0d2642eSMika Westerberg 			tx_hi_thres = chip_info->tx_hi_threshold;
931ca632f55SGrant Likely 		if (chip_info->rx_threshold)
932ca632f55SGrant Likely 			rx_thres = chip_info->rx_threshold;
933ca632f55SGrant Likely 		chip->enable_dma = drv_data->master_info->enable_dma;
934ca632f55SGrant Likely 		chip->dma_threshold = 0;
935ca632f55SGrant Likely 		if (chip_info->enable_loopback)
936ca632f55SGrant Likely 			chip->cr1 = SSCR1_LBM;
937*a3496855SMika Westerberg 	} else if (ACPI_HANDLE(&spi->dev)) {
938*a3496855SMika Westerberg 		/*
939*a3496855SMika Westerberg 		 * Slave devices enumerated from ACPI namespace don't
940*a3496855SMika Westerberg 		 * usually have chip_info but we still might want to use
941*a3496855SMika Westerberg 		 * DMA with them.
942*a3496855SMika Westerberg 		 */
943*a3496855SMika Westerberg 		chip->enable_dma = drv_data->master_info->enable_dma;
944ca632f55SGrant Likely 	}
945ca632f55SGrant Likely 
946ca632f55SGrant Likely 	chip->threshold = (SSCR1_RxTresh(rx_thres) & SSCR1_RFT) |
947ca632f55SGrant Likely 			(SSCR1_TxTresh(tx_thres) & SSCR1_TFT);
948ca632f55SGrant Likely 
949a0d2642eSMika Westerberg 	chip->lpss_rx_threshold = SSIRF_RxThresh(rx_thres);
950a0d2642eSMika Westerberg 	chip->lpss_tx_threshold = SSITF_TxLoThresh(tx_thres)
951a0d2642eSMika Westerberg 				| SSITF_TxHiThresh(tx_hi_thres);
952a0d2642eSMika Westerberg 
953ca632f55SGrant Likely 	/* set dma burst and threshold outside of chip_info path so that if
954ca632f55SGrant Likely 	 * chip_info goes away after setting chip->enable_dma, the
955ca632f55SGrant Likely 	 * burst and threshold can still respond to changes in bits_per_word */
956ca632f55SGrant Likely 	if (chip->enable_dma) {
957ca632f55SGrant Likely 		/* set up legal burst and threshold for dma */
958cd7bed00SMika Westerberg 		if (pxa2xx_spi_set_dma_burst_and_threshold(chip, spi,
959cd7bed00SMika Westerberg 						spi->bits_per_word,
960ca632f55SGrant Likely 						&chip->dma_burst_size,
961ca632f55SGrant Likely 						&chip->dma_threshold)) {
962ca632f55SGrant Likely 			dev_warn(&spi->dev, "in setup: DMA burst size reduced "
963ca632f55SGrant Likely 					"to match bits_per_word\n");
964ca632f55SGrant Likely 		}
965ca632f55SGrant Likely 	}
966ca632f55SGrant Likely 
9673343b7a6SMika Westerberg 	clk_div = ssp_get_clk_div(drv_data, spi->max_speed_hz);
968ca632f55SGrant Likely 	chip->speed_hz = spi->max_speed_hz;
969ca632f55SGrant Likely 
970ca632f55SGrant Likely 	chip->cr0 = clk_div
971ca632f55SGrant Likely 			| SSCR0_Motorola
972ca632f55SGrant Likely 			| SSCR0_DataSize(spi->bits_per_word > 16 ?
973ca632f55SGrant Likely 				spi->bits_per_word - 16 : spi->bits_per_word)
974ca632f55SGrant Likely 			| SSCR0_SSE
975ca632f55SGrant Likely 			| (spi->bits_per_word > 16 ? SSCR0_EDSS : 0);
976ca632f55SGrant Likely 	chip->cr1 &= ~(SSCR1_SPO | SSCR1_SPH);
977ca632f55SGrant Likely 	chip->cr1 |= (((spi->mode & SPI_CPHA) != 0) ? SSCR1_SPH : 0)
978ca632f55SGrant Likely 			| (((spi->mode & SPI_CPOL) != 0) ? SSCR1_SPO : 0);
979ca632f55SGrant Likely 
980b833172fSMika Westerberg 	if (spi->mode & SPI_LOOP)
981b833172fSMika Westerberg 		chip->cr1 |= SSCR1_LBM;
982b833172fSMika Westerberg 
983ca632f55SGrant Likely 	/* NOTE:  PXA25x_SSP _could_ use external clocking ... */
984ca632f55SGrant Likely 	if (!pxa25x_ssp_comp(drv_data))
985ca632f55SGrant Likely 		dev_dbg(&spi->dev, "%ld Hz actual, %s\n",
9863343b7a6SMika Westerberg 			drv_data->max_clk_rate
987ca632f55SGrant Likely 				/ (1 + ((chip->cr0 & SSCR0_SCR(0xfff)) >> 8)),
988ca632f55SGrant Likely 			chip->enable_dma ? "DMA" : "PIO");
989ca632f55SGrant Likely 	else
990ca632f55SGrant Likely 		dev_dbg(&spi->dev, "%ld Hz actual, %s\n",
9913343b7a6SMika Westerberg 			drv_data->max_clk_rate / 2
992ca632f55SGrant Likely 				/ (1 + ((chip->cr0 & SSCR0_SCR(0x0ff)) >> 8)),
993ca632f55SGrant Likely 			chip->enable_dma ? "DMA" : "PIO");
994ca632f55SGrant Likely 
995ca632f55SGrant Likely 	if (spi->bits_per_word <= 8) {
996ca632f55SGrant Likely 		chip->n_bytes = 1;
997ca632f55SGrant Likely 		chip->read = u8_reader;
998ca632f55SGrant Likely 		chip->write = u8_writer;
999ca632f55SGrant Likely 	} else if (spi->bits_per_word <= 16) {
1000ca632f55SGrant Likely 		chip->n_bytes = 2;
1001ca632f55SGrant Likely 		chip->read = u16_reader;
1002ca632f55SGrant Likely 		chip->write = u16_writer;
1003ca632f55SGrant Likely 	} else if (spi->bits_per_word <= 32) {
1004ca632f55SGrant Likely 		chip->cr0 |= SSCR0_EDSS;
1005ca632f55SGrant Likely 		chip->n_bytes = 4;
1006ca632f55SGrant Likely 		chip->read = u32_reader;
1007ca632f55SGrant Likely 		chip->write = u32_writer;
1008ca632f55SGrant Likely 	} else {
1009ca632f55SGrant Likely 		dev_err(&spi->dev, "invalid wordsize\n");
1010ca632f55SGrant Likely 		return -ENODEV;
1011ca632f55SGrant Likely 	}
1012ca632f55SGrant Likely 	chip->bits_per_word = spi->bits_per_word;
1013ca632f55SGrant Likely 
1014ca632f55SGrant Likely 	spi_set_ctldata(spi, chip);
1015ca632f55SGrant Likely 
1016ca632f55SGrant Likely 	if (drv_data->ssp_type == CE4100_SSP)
1017ca632f55SGrant Likely 		return 0;
1018ca632f55SGrant Likely 
1019ca632f55SGrant Likely 	return setup_cs(spi, chip, chip_info);
1020ca632f55SGrant Likely }
1021ca632f55SGrant Likely 
1022ca632f55SGrant Likely static void cleanup(struct spi_device *spi)
1023ca632f55SGrant Likely {
1024ca632f55SGrant Likely 	struct chip_data *chip = spi_get_ctldata(spi);
1025ca632f55SGrant Likely 	struct driver_data *drv_data = spi_master_get_devdata(spi->master);
1026ca632f55SGrant Likely 
1027ca632f55SGrant Likely 	if (!chip)
1028ca632f55SGrant Likely 		return;
1029ca632f55SGrant Likely 
1030ca632f55SGrant Likely 	if (drv_data->ssp_type != CE4100_SSP && gpio_is_valid(chip->gpio_cs))
1031ca632f55SGrant Likely 		gpio_free(chip->gpio_cs);
1032ca632f55SGrant Likely 
1033ca632f55SGrant Likely 	kfree(chip);
1034ca632f55SGrant Likely }
1035ca632f55SGrant Likely 
1036*a3496855SMika Westerberg #ifdef CONFIG_ACPI
1037*a3496855SMika Westerberg static int pxa2xx_spi_acpi_add_dma(struct acpi_resource *res, void *data)
1038*a3496855SMika Westerberg {
1039*a3496855SMika Westerberg 	struct pxa2xx_spi_master *pdata = data;
1040*a3496855SMika Westerberg 
1041*a3496855SMika Westerberg 	if (res->type == ACPI_RESOURCE_TYPE_FIXED_DMA) {
1042*a3496855SMika Westerberg 		const struct acpi_resource_fixed_dma *dma;
1043*a3496855SMika Westerberg 
1044*a3496855SMika Westerberg 		dma = &res->data.fixed_dma;
1045*a3496855SMika Westerberg 		if (pdata->tx_slave_id < 0) {
1046*a3496855SMika Westerberg 			pdata->tx_slave_id = dma->request_lines;
1047*a3496855SMika Westerberg 			pdata->tx_chan_id = dma->channels;
1048*a3496855SMika Westerberg 		} else if (pdata->rx_slave_id < 0) {
1049*a3496855SMika Westerberg 			pdata->rx_slave_id = dma->request_lines;
1050*a3496855SMika Westerberg 			pdata->rx_chan_id = dma->channels;
1051*a3496855SMika Westerberg 		}
1052*a3496855SMika Westerberg 	}
1053*a3496855SMika Westerberg 
1054*a3496855SMika Westerberg 	/* Tell the ACPI core to skip this resource */
1055*a3496855SMika Westerberg 	return 1;
1056*a3496855SMika Westerberg }
1057*a3496855SMika Westerberg 
1058*a3496855SMika Westerberg static struct pxa2xx_spi_master *
1059*a3496855SMika Westerberg pxa2xx_spi_acpi_get_pdata(struct platform_device *pdev)
1060*a3496855SMika Westerberg {
1061*a3496855SMika Westerberg 	struct pxa2xx_spi_master *pdata;
1062*a3496855SMika Westerberg 	struct list_head resource_list;
1063*a3496855SMika Westerberg 	struct acpi_device *adev;
1064*a3496855SMika Westerberg 	struct ssp_device *ssp;
1065*a3496855SMika Westerberg 	struct resource *res;
1066*a3496855SMika Westerberg 	int devid;
1067*a3496855SMika Westerberg 
1068*a3496855SMika Westerberg 	if (!ACPI_HANDLE(&pdev->dev) ||
1069*a3496855SMika Westerberg 	    acpi_bus_get_device(ACPI_HANDLE(&pdev->dev), &adev))
1070*a3496855SMika Westerberg 		return NULL;
1071*a3496855SMika Westerberg 
1072*a3496855SMika Westerberg 	pdata = devm_kzalloc(&pdev->dev, sizeof(*ssp), GFP_KERNEL);
1073*a3496855SMika Westerberg 	if (!pdata) {
1074*a3496855SMika Westerberg 		dev_err(&pdev->dev,
1075*a3496855SMika Westerberg 			"failed to allocate memory for platform data\n");
1076*a3496855SMika Westerberg 		return NULL;
1077*a3496855SMika Westerberg 	}
1078*a3496855SMika Westerberg 
1079*a3496855SMika Westerberg 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1080*a3496855SMika Westerberg 	if (!res)
1081*a3496855SMika Westerberg 		return NULL;
1082*a3496855SMika Westerberg 
1083*a3496855SMika Westerberg 	ssp = &pdata->ssp;
1084*a3496855SMika Westerberg 
1085*a3496855SMika Westerberg 	ssp->phys_base = res->start;
1086*a3496855SMika Westerberg 	ssp->mmio_base = devm_request_and_ioremap(&pdev->dev, res);
1087*a3496855SMika Westerberg 	if (!ssp->mmio_base) {
1088*a3496855SMika Westerberg 		dev_err(&pdev->dev, "failed to ioremap mmio_base\n");
1089*a3496855SMika Westerberg 		return NULL;
1090*a3496855SMika Westerberg 	}
1091*a3496855SMika Westerberg 
1092*a3496855SMika Westerberg 	ssp->clk = devm_clk_get(&pdev->dev, NULL);
1093*a3496855SMika Westerberg 	ssp->irq = platform_get_irq(pdev, 0);
1094*a3496855SMika Westerberg 	ssp->type = LPSS_SSP;
1095*a3496855SMika Westerberg 	ssp->pdev = pdev;
1096*a3496855SMika Westerberg 
1097*a3496855SMika Westerberg 	ssp->port_id = -1;
1098*a3496855SMika Westerberg 	if (adev->pnp.unique_id && !kstrtoint(adev->pnp.unique_id, 0, &devid))
1099*a3496855SMika Westerberg 		ssp->port_id = devid;
1100*a3496855SMika Westerberg 
1101*a3496855SMika Westerberg 	pdata->num_chipselect = 1;
1102*a3496855SMika Westerberg 	pdata->rx_slave_id = -1;
1103*a3496855SMika Westerberg 	pdata->tx_slave_id = -1;
1104*a3496855SMika Westerberg 
1105*a3496855SMika Westerberg 	INIT_LIST_HEAD(&resource_list);
1106*a3496855SMika Westerberg 	acpi_dev_get_resources(adev, &resource_list, pxa2xx_spi_acpi_add_dma,
1107*a3496855SMika Westerberg 			       pdata);
1108*a3496855SMika Westerberg 	acpi_dev_free_resource_list(&resource_list);
1109*a3496855SMika Westerberg 
1110*a3496855SMika Westerberg 	pdata->enable_dma = pdata->rx_slave_id >= 0 && pdata->tx_slave_id >= 0;
1111*a3496855SMika Westerberg 
1112*a3496855SMika Westerberg 	return pdata;
1113*a3496855SMika Westerberg }
1114*a3496855SMika Westerberg 
1115*a3496855SMika Westerberg static struct acpi_device_id pxa2xx_spi_acpi_match[] = {
1116*a3496855SMika Westerberg 	{ "INT33C0", 0 },
1117*a3496855SMika Westerberg 	{ "INT33C1", 0 },
1118*a3496855SMika Westerberg 	{ },
1119*a3496855SMika Westerberg };
1120*a3496855SMika Westerberg MODULE_DEVICE_TABLE(acpi, pxa2xx_spi_acpi_match);
1121*a3496855SMika Westerberg #else
1122*a3496855SMika Westerberg static inline struct pxa2xx_spi_master *
1123*a3496855SMika Westerberg pxa2xx_spi_acpi_get_pdata(struct platform_device *pdev)
1124*a3496855SMika Westerberg {
1125*a3496855SMika Westerberg 	return NULL;
1126*a3496855SMika Westerberg }
1127*a3496855SMika Westerberg #endif
1128*a3496855SMika Westerberg 
1129fd4a319bSGrant Likely static int pxa2xx_spi_probe(struct platform_device *pdev)
1130ca632f55SGrant Likely {
1131ca632f55SGrant Likely 	struct device *dev = &pdev->dev;
1132ca632f55SGrant Likely 	struct pxa2xx_spi_master *platform_info;
1133ca632f55SGrant Likely 	struct spi_master *master;
1134ca632f55SGrant Likely 	struct driver_data *drv_data;
1135ca632f55SGrant Likely 	struct ssp_device *ssp;
1136ca632f55SGrant Likely 	int status;
1137ca632f55SGrant Likely 
1138851bacf5SMika Westerberg 	platform_info = dev_get_platdata(dev);
1139851bacf5SMika Westerberg 	if (!platform_info) {
1140*a3496855SMika Westerberg 		platform_info = pxa2xx_spi_acpi_get_pdata(pdev);
1141*a3496855SMika Westerberg 		if (!platform_info) {
1142851bacf5SMika Westerberg 			dev_err(&pdev->dev, "missing platform data\n");
1143851bacf5SMika Westerberg 			return -ENODEV;
1144851bacf5SMika Westerberg 		}
1145*a3496855SMika Westerberg 	}
1146ca632f55SGrant Likely 
1147ca632f55SGrant Likely 	ssp = pxa_ssp_request(pdev->id, pdev->name);
1148851bacf5SMika Westerberg 	if (!ssp)
1149851bacf5SMika Westerberg 		ssp = &platform_info->ssp;
1150851bacf5SMika Westerberg 
1151851bacf5SMika Westerberg 	if (!ssp->mmio_base) {
1152851bacf5SMika Westerberg 		dev_err(&pdev->dev, "failed to get ssp\n");
1153ca632f55SGrant Likely 		return -ENODEV;
1154ca632f55SGrant Likely 	}
1155ca632f55SGrant Likely 
1156ca632f55SGrant Likely 	/* Allocate master with space for drv_data and null dma buffer */
1157ca632f55SGrant Likely 	master = spi_alloc_master(dev, sizeof(struct driver_data) + 16);
1158ca632f55SGrant Likely 	if (!master) {
1159ca632f55SGrant Likely 		dev_err(&pdev->dev, "cannot alloc spi_master\n");
1160ca632f55SGrant Likely 		pxa_ssp_free(ssp);
1161ca632f55SGrant Likely 		return -ENOMEM;
1162ca632f55SGrant Likely 	}
1163ca632f55SGrant Likely 	drv_data = spi_master_get_devdata(master);
1164ca632f55SGrant Likely 	drv_data->master = master;
1165ca632f55SGrant Likely 	drv_data->master_info = platform_info;
1166ca632f55SGrant Likely 	drv_data->pdev = pdev;
1167ca632f55SGrant Likely 	drv_data->ssp = ssp;
1168ca632f55SGrant Likely 
1169ca632f55SGrant Likely 	master->dev.parent = &pdev->dev;
1170ca632f55SGrant Likely 	master->dev.of_node = pdev->dev.of_node;
1171*a3496855SMika Westerberg 	ACPI_HANDLE_SET(&master->dev, ACPI_HANDLE(&pdev->dev));
1172ca632f55SGrant Likely 	/* the spi->mode bits understood by this driver: */
1173b833172fSMika Westerberg 	master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH | SPI_LOOP;
1174ca632f55SGrant Likely 
1175851bacf5SMika Westerberg 	master->bus_num = ssp->port_id;
1176ca632f55SGrant Likely 	master->num_chipselect = platform_info->num_chipselect;
1177ca632f55SGrant Likely 	master->dma_alignment = DMA_ALIGNMENT;
1178ca632f55SGrant Likely 	master->cleanup = cleanup;
1179ca632f55SGrant Likely 	master->setup = setup;
11807f86bde9SMika Westerberg 	master->transfer_one_message = pxa2xx_spi_transfer_one_message;
11817d94a505SMika Westerberg 	master->prepare_transfer_hardware = pxa2xx_spi_prepare_transfer;
11827d94a505SMika Westerberg 	master->unprepare_transfer_hardware = pxa2xx_spi_unprepare_transfer;
1183ca632f55SGrant Likely 
1184ca632f55SGrant Likely 	drv_data->ssp_type = ssp->type;
11852b9b84f4SMika Westerberg 	drv_data->null_dma_buf = (u32 *)PTR_ALIGN(&drv_data[1], DMA_ALIGNMENT);
1186ca632f55SGrant Likely 
1187ca632f55SGrant Likely 	drv_data->ioaddr = ssp->mmio_base;
1188ca632f55SGrant Likely 	drv_data->ssdr_physical = ssp->phys_base + SSDR;
1189ca632f55SGrant Likely 	if (pxa25x_ssp_comp(drv_data)) {
1190ca632f55SGrant Likely 		drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE;
1191ca632f55SGrant Likely 		drv_data->dma_cr1 = 0;
1192ca632f55SGrant Likely 		drv_data->clear_sr = SSSR_ROR;
1193ca632f55SGrant Likely 		drv_data->mask_sr = SSSR_RFS | SSSR_TFS | SSSR_ROR;
1194ca632f55SGrant Likely 	} else {
1195ca632f55SGrant Likely 		drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE | SSCR1_TINTE;
11965928808eSMika Westerberg 		drv_data->dma_cr1 = DEFAULT_DMA_CR1;
1197ca632f55SGrant Likely 		drv_data->clear_sr = SSSR_ROR | SSSR_TINT;
1198ca632f55SGrant Likely 		drv_data->mask_sr = SSSR_TINT | SSSR_RFS | SSSR_TFS | SSSR_ROR;
1199ca632f55SGrant Likely 	}
1200ca632f55SGrant Likely 
1201ca632f55SGrant Likely 	status = request_irq(ssp->irq, ssp_int, IRQF_SHARED, dev_name(dev),
1202ca632f55SGrant Likely 			drv_data);
1203ca632f55SGrant Likely 	if (status < 0) {
1204ca632f55SGrant Likely 		dev_err(&pdev->dev, "cannot get IRQ %d\n", ssp->irq);
1205ca632f55SGrant Likely 		goto out_error_master_alloc;
1206ca632f55SGrant Likely 	}
1207ca632f55SGrant Likely 
1208ca632f55SGrant Likely 	/* Setup DMA if requested */
1209ca632f55SGrant Likely 	drv_data->tx_channel = -1;
1210ca632f55SGrant Likely 	drv_data->rx_channel = -1;
1211ca632f55SGrant Likely 	if (platform_info->enable_dma) {
1212cd7bed00SMika Westerberg 		status = pxa2xx_spi_dma_setup(drv_data);
1213cd7bed00SMika Westerberg 		if (status) {
1214cd7bed00SMika Westerberg 			dev_warn(dev, "failed to setup DMA, using PIO\n");
1215cd7bed00SMika Westerberg 			platform_info->enable_dma = false;
1216ca632f55SGrant Likely 		}
1217ca632f55SGrant Likely 	}
1218ca632f55SGrant Likely 
1219ca632f55SGrant Likely 	/* Enable SOC clock */
12203343b7a6SMika Westerberg 	clk_prepare_enable(ssp->clk);
12213343b7a6SMika Westerberg 
12223343b7a6SMika Westerberg 	drv_data->max_clk_rate = clk_get_rate(ssp->clk);
1223ca632f55SGrant Likely 
1224ca632f55SGrant Likely 	/* Load default SSP configuration */
1225ca632f55SGrant Likely 	write_SSCR0(0, drv_data->ioaddr);
1226ca632f55SGrant Likely 	write_SSCR1(SSCR1_RxTresh(RX_THRESH_DFLT) |
1227ca632f55SGrant Likely 				SSCR1_TxTresh(TX_THRESH_DFLT),
1228ca632f55SGrant Likely 				drv_data->ioaddr);
1229ca632f55SGrant Likely 	write_SSCR0(SSCR0_SCR(2)
1230ca632f55SGrant Likely 			| SSCR0_Motorola
1231ca632f55SGrant Likely 			| SSCR0_DataSize(8),
1232ca632f55SGrant Likely 			drv_data->ioaddr);
1233ca632f55SGrant Likely 	if (!pxa25x_ssp_comp(drv_data))
1234ca632f55SGrant Likely 		write_SSTO(0, drv_data->ioaddr);
1235ca632f55SGrant Likely 	write_SSPSP(0, drv_data->ioaddr);
1236ca632f55SGrant Likely 
1237a0d2642eSMika Westerberg 	lpss_ssp_setup(drv_data);
1238a0d2642eSMika Westerberg 
12397f86bde9SMika Westerberg 	tasklet_init(&drv_data->pump_transfers, pump_transfers,
12407f86bde9SMika Westerberg 		     (unsigned long)drv_data);
1241ca632f55SGrant Likely 
1242ca632f55SGrant Likely 	/* Register with the SPI framework */
1243ca632f55SGrant Likely 	platform_set_drvdata(pdev, drv_data);
1244ca632f55SGrant Likely 	status = spi_register_master(master);
1245ca632f55SGrant Likely 	if (status != 0) {
1246ca632f55SGrant Likely 		dev_err(&pdev->dev, "problem registering spi master\n");
12477f86bde9SMika Westerberg 		goto out_error_clock_enabled;
1248ca632f55SGrant Likely 	}
1249ca632f55SGrant Likely 
12507d94a505SMika Westerberg 	pm_runtime_set_autosuspend_delay(&pdev->dev, 50);
12517d94a505SMika Westerberg 	pm_runtime_use_autosuspend(&pdev->dev);
12527d94a505SMika Westerberg 	pm_runtime_set_active(&pdev->dev);
12537d94a505SMika Westerberg 	pm_runtime_enable(&pdev->dev);
12547d94a505SMika Westerberg 
1255ca632f55SGrant Likely 	return status;
1256ca632f55SGrant Likely 
1257ca632f55SGrant Likely out_error_clock_enabled:
12583343b7a6SMika Westerberg 	clk_disable_unprepare(ssp->clk);
1259cd7bed00SMika Westerberg 	pxa2xx_spi_dma_release(drv_data);
1260ca632f55SGrant Likely 	free_irq(ssp->irq, drv_data);
1261ca632f55SGrant Likely 
1262ca632f55SGrant Likely out_error_master_alloc:
1263ca632f55SGrant Likely 	spi_master_put(master);
1264ca632f55SGrant Likely 	pxa_ssp_free(ssp);
1265ca632f55SGrant Likely 	return status;
1266ca632f55SGrant Likely }
1267ca632f55SGrant Likely 
1268ca632f55SGrant Likely static int pxa2xx_spi_remove(struct platform_device *pdev)
1269ca632f55SGrant Likely {
1270ca632f55SGrant Likely 	struct driver_data *drv_data = platform_get_drvdata(pdev);
1271ca632f55SGrant Likely 	struct ssp_device *ssp;
1272ca632f55SGrant Likely 
1273ca632f55SGrant Likely 	if (!drv_data)
1274ca632f55SGrant Likely 		return 0;
1275ca632f55SGrant Likely 	ssp = drv_data->ssp;
1276ca632f55SGrant Likely 
12777d94a505SMika Westerberg 	pm_runtime_get_sync(&pdev->dev);
12787d94a505SMika Westerberg 
1279ca632f55SGrant Likely 	/* Disable the SSP at the peripheral and SOC level */
1280ca632f55SGrant Likely 	write_SSCR0(0, drv_data->ioaddr);
12813343b7a6SMika Westerberg 	clk_disable_unprepare(ssp->clk);
1282ca632f55SGrant Likely 
1283ca632f55SGrant Likely 	/* Release DMA */
1284cd7bed00SMika Westerberg 	if (drv_data->master_info->enable_dma)
1285cd7bed00SMika Westerberg 		pxa2xx_spi_dma_release(drv_data);
1286ca632f55SGrant Likely 
12877d94a505SMika Westerberg 	pm_runtime_put_noidle(&pdev->dev);
12887d94a505SMika Westerberg 	pm_runtime_disable(&pdev->dev);
12897d94a505SMika Westerberg 
1290ca632f55SGrant Likely 	/* Release IRQ */
1291ca632f55SGrant Likely 	free_irq(ssp->irq, drv_data);
1292ca632f55SGrant Likely 
1293ca632f55SGrant Likely 	/* Release SSP */
1294ca632f55SGrant Likely 	pxa_ssp_free(ssp);
1295ca632f55SGrant Likely 
1296ca632f55SGrant Likely 	/* Disconnect from the SPI framework */
1297ca632f55SGrant Likely 	spi_unregister_master(drv_data->master);
1298ca632f55SGrant Likely 
1299ca632f55SGrant Likely 	/* Prevent double remove */
1300ca632f55SGrant Likely 	platform_set_drvdata(pdev, NULL);
1301ca632f55SGrant Likely 
1302ca632f55SGrant Likely 	return 0;
1303ca632f55SGrant Likely }
1304ca632f55SGrant Likely 
1305ca632f55SGrant Likely static void pxa2xx_spi_shutdown(struct platform_device *pdev)
1306ca632f55SGrant Likely {
1307ca632f55SGrant Likely 	int status = 0;
1308ca632f55SGrant Likely 
1309ca632f55SGrant Likely 	if ((status = pxa2xx_spi_remove(pdev)) != 0)
1310ca632f55SGrant Likely 		dev_err(&pdev->dev, "shutdown failed with %d\n", status);
1311ca632f55SGrant Likely }
1312ca632f55SGrant Likely 
1313ca632f55SGrant Likely #ifdef CONFIG_PM
1314ca632f55SGrant Likely static int pxa2xx_spi_suspend(struct device *dev)
1315ca632f55SGrant Likely {
1316ca632f55SGrant Likely 	struct driver_data *drv_data = dev_get_drvdata(dev);
1317ca632f55SGrant Likely 	struct ssp_device *ssp = drv_data->ssp;
1318ca632f55SGrant Likely 	int status = 0;
1319ca632f55SGrant Likely 
13207f86bde9SMika Westerberg 	status = spi_master_suspend(drv_data->master);
1321ca632f55SGrant Likely 	if (status != 0)
1322ca632f55SGrant Likely 		return status;
1323ca632f55SGrant Likely 	write_SSCR0(0, drv_data->ioaddr);
13243343b7a6SMika Westerberg 	clk_disable_unprepare(ssp->clk);
1325ca632f55SGrant Likely 
1326ca632f55SGrant Likely 	return 0;
1327ca632f55SGrant Likely }
1328ca632f55SGrant Likely 
1329ca632f55SGrant Likely static int pxa2xx_spi_resume(struct device *dev)
1330ca632f55SGrant Likely {
1331ca632f55SGrant Likely 	struct driver_data *drv_data = dev_get_drvdata(dev);
1332ca632f55SGrant Likely 	struct ssp_device *ssp = drv_data->ssp;
1333ca632f55SGrant Likely 	int status = 0;
1334ca632f55SGrant Likely 
1335cd7bed00SMika Westerberg 	pxa2xx_spi_dma_resume(drv_data);
1336ca632f55SGrant Likely 
1337ca632f55SGrant Likely 	/* Enable the SSP clock */
13383343b7a6SMika Westerberg 	clk_prepare_enable(ssp->clk);
1339ca632f55SGrant Likely 
1340ca632f55SGrant Likely 	/* Start the queue running */
13417f86bde9SMika Westerberg 	status = spi_master_resume(drv_data->master);
1342ca632f55SGrant Likely 	if (status != 0) {
1343ca632f55SGrant Likely 		dev_err(dev, "problem starting queue (%d)\n", status);
1344ca632f55SGrant Likely 		return status;
1345ca632f55SGrant Likely 	}
1346ca632f55SGrant Likely 
1347ca632f55SGrant Likely 	return 0;
1348ca632f55SGrant Likely }
13497d94a505SMika Westerberg #endif
13507d94a505SMika Westerberg 
13517d94a505SMika Westerberg #ifdef CONFIG_PM_RUNTIME
13527d94a505SMika Westerberg static int pxa2xx_spi_runtime_suspend(struct device *dev)
13537d94a505SMika Westerberg {
13547d94a505SMika Westerberg 	struct driver_data *drv_data = dev_get_drvdata(dev);
13557d94a505SMika Westerberg 
13567d94a505SMika Westerberg 	clk_disable_unprepare(drv_data->ssp->clk);
13577d94a505SMika Westerberg 	return 0;
13587d94a505SMika Westerberg }
13597d94a505SMika Westerberg 
13607d94a505SMika Westerberg static int pxa2xx_spi_runtime_resume(struct device *dev)
13617d94a505SMika Westerberg {
13627d94a505SMika Westerberg 	struct driver_data *drv_data = dev_get_drvdata(dev);
13637d94a505SMika Westerberg 
13647d94a505SMika Westerberg 	clk_prepare_enable(drv_data->ssp->clk);
13657d94a505SMika Westerberg 	return 0;
13667d94a505SMika Westerberg }
13677d94a505SMika Westerberg #endif
1368ca632f55SGrant Likely 
1369ca632f55SGrant Likely static const struct dev_pm_ops pxa2xx_spi_pm_ops = {
13707d94a505SMika Westerberg 	SET_SYSTEM_SLEEP_PM_OPS(pxa2xx_spi_suspend, pxa2xx_spi_resume)
13717d94a505SMika Westerberg 	SET_RUNTIME_PM_OPS(pxa2xx_spi_runtime_suspend,
13727d94a505SMika Westerberg 			   pxa2xx_spi_runtime_resume, NULL)
1373ca632f55SGrant Likely };
1374ca632f55SGrant Likely 
1375ca632f55SGrant Likely static struct platform_driver driver = {
1376ca632f55SGrant Likely 	.driver = {
1377ca632f55SGrant Likely 		.name	= "pxa2xx-spi",
1378ca632f55SGrant Likely 		.owner	= THIS_MODULE,
1379ca632f55SGrant Likely 		.pm	= &pxa2xx_spi_pm_ops,
1380*a3496855SMika Westerberg 		.acpi_match_table = ACPI_PTR(pxa2xx_spi_acpi_match),
1381ca632f55SGrant Likely 	},
1382ca632f55SGrant Likely 	.probe = pxa2xx_spi_probe,
1383ca632f55SGrant Likely 	.remove = pxa2xx_spi_remove,
1384ca632f55SGrant Likely 	.shutdown = pxa2xx_spi_shutdown,
1385ca632f55SGrant Likely };
1386ca632f55SGrant Likely 
1387ca632f55SGrant Likely static int __init pxa2xx_spi_init(void)
1388ca632f55SGrant Likely {
1389ca632f55SGrant Likely 	return platform_driver_register(&driver);
1390ca632f55SGrant Likely }
1391ca632f55SGrant Likely subsys_initcall(pxa2xx_spi_init);
1392ca632f55SGrant Likely 
1393ca632f55SGrant Likely static void __exit pxa2xx_spi_exit(void)
1394ca632f55SGrant Likely {
1395ca632f55SGrant Likely 	platform_driver_unregister(&driver);
1396ca632f55SGrant Likely }
1397ca632f55SGrant Likely module_exit(pxa2xx_spi_exit);
1398