xref: /openbmc/linux/drivers/spi/spi-pxa2xx.c (revision 9df461eca18f5395ee84670cdba6755dddec1898)
1ca632f55SGrant Likely /*
2ca632f55SGrant Likely  * Copyright (C) 2005 Stephen Street / StreetFire Sound Labs
3a0d2642eSMika Westerberg  * Copyright (C) 2013, Intel Corporation
4ca632f55SGrant Likely  *
5ca632f55SGrant Likely  * This program is free software; you can redistribute it and/or modify
6ca632f55SGrant Likely  * it under the terms of the GNU General Public License as published by
7ca632f55SGrant Likely  * the Free Software Foundation; either version 2 of the License, or
8ca632f55SGrant Likely  * (at your option) any later version.
9ca632f55SGrant Likely  *
10ca632f55SGrant Likely  * This program is distributed in the hope that it will be useful,
11ca632f55SGrant Likely  * but WITHOUT ANY WARRANTY; without even the implied warranty of
12ca632f55SGrant Likely  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
13ca632f55SGrant Likely  * GNU General Public License for more details.
14ca632f55SGrant Likely  */
15ca632f55SGrant Likely 
16ca632f55SGrant Likely #include <linux/init.h>
17ca632f55SGrant Likely #include <linux/module.h>
18ca632f55SGrant Likely #include <linux/device.h>
19ca632f55SGrant Likely #include <linux/ioport.h>
20ca632f55SGrant Likely #include <linux/errno.h>
21cbfd6a21SSachin Kamat #include <linux/err.h>
22ca632f55SGrant Likely #include <linux/interrupt.h>
23*9df461ecSAndy Shevchenko #include <linux/kernel.h>
24ca632f55SGrant Likely #include <linux/platform_device.h>
25ca632f55SGrant Likely #include <linux/spi/pxa2xx_spi.h>
26ca632f55SGrant Likely #include <linux/spi/spi.h>
27ca632f55SGrant Likely #include <linux/delay.h>
28ca632f55SGrant Likely #include <linux/gpio.h>
29ca632f55SGrant Likely #include <linux/slab.h>
303343b7a6SMika Westerberg #include <linux/clk.h>
317d94a505SMika Westerberg #include <linux/pm_runtime.h>
32a3496855SMika Westerberg #include <linux/acpi.h>
33ca632f55SGrant Likely 
34cd7bed00SMika Westerberg #include "spi-pxa2xx.h"
35ca632f55SGrant Likely 
36ca632f55SGrant Likely MODULE_AUTHOR("Stephen Street");
37ca632f55SGrant Likely MODULE_DESCRIPTION("PXA2xx SSP SPI Controller");
38ca632f55SGrant Likely MODULE_LICENSE("GPL");
39ca632f55SGrant Likely MODULE_ALIAS("platform:pxa2xx-spi");
40ca632f55SGrant Likely 
41ca632f55SGrant Likely #define TIMOUT_DFLT		1000
42ca632f55SGrant Likely 
43ca632f55SGrant Likely /*
44ca632f55SGrant Likely  * for testing SSCR1 changes that require SSP restart, basically
45ca632f55SGrant Likely  * everything except the service and interrupt enables, the pxa270 developer
46ca632f55SGrant Likely  * manual says only SSCR1_SCFR, SSCR1_SPH, SSCR1_SPO need to be in this
47ca632f55SGrant Likely  * list, but the PXA255 dev man says all bits without really meaning the
48ca632f55SGrant Likely  * service and interrupt enables
49ca632f55SGrant Likely  */
50ca632f55SGrant Likely #define SSCR1_CHANGE_MASK (SSCR1_TTELP | SSCR1_TTE | SSCR1_SCFR \
51ca632f55SGrant Likely 				| SSCR1_ECRA | SSCR1_ECRB | SSCR1_SCLKDIR \
52ca632f55SGrant Likely 				| SSCR1_SFRMDIR | SSCR1_RWOT | SSCR1_TRAIL \
53ca632f55SGrant Likely 				| SSCR1_IFS | SSCR1_STRF | SSCR1_EFWR \
54ca632f55SGrant Likely 				| SSCR1_RFT | SSCR1_TFT | SSCR1_MWDS \
55ca632f55SGrant Likely 				| SSCR1_SPH | SSCR1_SPO | SSCR1_LBM)
56ca632f55SGrant Likely 
57e5262d05SWeike Chen #define QUARK_X1000_SSCR1_CHANGE_MASK (QUARK_X1000_SSCR1_STRF	\
58e5262d05SWeike Chen 				| QUARK_X1000_SSCR1_EFWR	\
59e5262d05SWeike Chen 				| QUARK_X1000_SSCR1_RFT		\
60e5262d05SWeike Chen 				| QUARK_X1000_SSCR1_TFT		\
61e5262d05SWeike Chen 				| SSCR1_SPH | SSCR1_SPO | SSCR1_LBM)
62e5262d05SWeike Chen 
63a0d2642eSMika Westerberg #define LPSS_RX_THRESH_DFLT	64
64a0d2642eSMika Westerberg #define LPSS_TX_LOTHRESH_DFLT	160
65a0d2642eSMika Westerberg #define LPSS_TX_HITHRESH_DFLT	224
66a0d2642eSMika Westerberg 
67a0d2642eSMika Westerberg /* Offset from drv_data->lpss_base */
681de70612SMika Westerberg #define GENERAL_REG		0x08
691de70612SMika Westerberg #define GENERAL_REG_RXTO_HOLDOFF_DISABLE BIT(24)
700054e28dSMika Westerberg #define SSP_REG			0x0c
71a0d2642eSMika Westerberg #define SPI_CS_CONTROL		0x18
72a0d2642eSMika Westerberg #define SPI_CS_CONTROL_SW_MODE	BIT(0)
73a0d2642eSMika Westerberg #define SPI_CS_CONTROL_CS_HIGH	BIT(1)
74a0d2642eSMika Westerberg 
75a0d2642eSMika Westerberg static bool is_lpss_ssp(const struct driver_data *drv_data)
76a0d2642eSMika Westerberg {
77a0d2642eSMika Westerberg 	return drv_data->ssp_type == LPSS_SSP;
78a0d2642eSMika Westerberg }
79a0d2642eSMika Westerberg 
80e5262d05SWeike Chen static bool is_quark_x1000_ssp(const struct driver_data *drv_data)
81e5262d05SWeike Chen {
82e5262d05SWeike Chen 	return drv_data->ssp_type == QUARK_X1000_SSP;
83e5262d05SWeike Chen }
84e5262d05SWeike Chen 
854fdb2424SWeike Chen static u32 pxa2xx_spi_get_ssrc1_change_mask(const struct driver_data *drv_data)
864fdb2424SWeike Chen {
874fdb2424SWeike Chen 	switch (drv_data->ssp_type) {
88e5262d05SWeike Chen 	case QUARK_X1000_SSP:
89e5262d05SWeike Chen 		return QUARK_X1000_SSCR1_CHANGE_MASK;
904fdb2424SWeike Chen 	default:
914fdb2424SWeike Chen 		return SSCR1_CHANGE_MASK;
924fdb2424SWeike Chen 	}
934fdb2424SWeike Chen }
944fdb2424SWeike Chen 
954fdb2424SWeike Chen static u32
964fdb2424SWeike Chen pxa2xx_spi_get_rx_default_thre(const struct driver_data *drv_data)
974fdb2424SWeike Chen {
984fdb2424SWeike Chen 	switch (drv_data->ssp_type) {
99e5262d05SWeike Chen 	case QUARK_X1000_SSP:
100e5262d05SWeike Chen 		return RX_THRESH_QUARK_X1000_DFLT;
1014fdb2424SWeike Chen 	default:
1024fdb2424SWeike Chen 		return RX_THRESH_DFLT;
1034fdb2424SWeike Chen 	}
1044fdb2424SWeike Chen }
1054fdb2424SWeike Chen 
1064fdb2424SWeike Chen static bool pxa2xx_spi_txfifo_full(const struct driver_data *drv_data)
1074fdb2424SWeike Chen {
1084fdb2424SWeike Chen 	u32 mask;
1094fdb2424SWeike Chen 
1104fdb2424SWeike Chen 	switch (drv_data->ssp_type) {
111e5262d05SWeike Chen 	case QUARK_X1000_SSP:
112e5262d05SWeike Chen 		mask = QUARK_X1000_SSSR_TFL_MASK;
113e5262d05SWeike Chen 		break;
1144fdb2424SWeike Chen 	default:
1154fdb2424SWeike Chen 		mask = SSSR_TFL_MASK;
1164fdb2424SWeike Chen 		break;
1174fdb2424SWeike Chen 	}
1184fdb2424SWeike Chen 
119c039dd27SJarkko Nikula 	return (pxa2xx_spi_read(drv_data, SSSR) & mask) == mask;
1204fdb2424SWeike Chen }
1214fdb2424SWeike Chen 
1224fdb2424SWeike Chen static void pxa2xx_spi_clear_rx_thre(const struct driver_data *drv_data,
1234fdb2424SWeike Chen 				     u32 *sccr1_reg)
1244fdb2424SWeike Chen {
1254fdb2424SWeike Chen 	u32 mask;
1264fdb2424SWeike Chen 
1274fdb2424SWeike Chen 	switch (drv_data->ssp_type) {
128e5262d05SWeike Chen 	case QUARK_X1000_SSP:
129e5262d05SWeike Chen 		mask = QUARK_X1000_SSCR1_RFT;
130e5262d05SWeike Chen 		break;
1314fdb2424SWeike Chen 	default:
1324fdb2424SWeike Chen 		mask = SSCR1_RFT;
1334fdb2424SWeike Chen 		break;
1344fdb2424SWeike Chen 	}
1354fdb2424SWeike Chen 	*sccr1_reg &= ~mask;
1364fdb2424SWeike Chen }
1374fdb2424SWeike Chen 
1384fdb2424SWeike Chen static void pxa2xx_spi_set_rx_thre(const struct driver_data *drv_data,
1394fdb2424SWeike Chen 				   u32 *sccr1_reg, u32 threshold)
1404fdb2424SWeike Chen {
1414fdb2424SWeike Chen 	switch (drv_data->ssp_type) {
142e5262d05SWeike Chen 	case QUARK_X1000_SSP:
143e5262d05SWeike Chen 		*sccr1_reg |= QUARK_X1000_SSCR1_RxTresh(threshold);
144e5262d05SWeike Chen 		break;
1454fdb2424SWeike Chen 	default:
1464fdb2424SWeike Chen 		*sccr1_reg |= SSCR1_RxTresh(threshold);
1474fdb2424SWeike Chen 		break;
1484fdb2424SWeike Chen 	}
1494fdb2424SWeike Chen }
1504fdb2424SWeike Chen 
1514fdb2424SWeike Chen static u32 pxa2xx_configure_sscr0(const struct driver_data *drv_data,
1524fdb2424SWeike Chen 				  u32 clk_div, u8 bits)
1534fdb2424SWeike Chen {
1544fdb2424SWeike Chen 	switch (drv_data->ssp_type) {
155e5262d05SWeike Chen 	case QUARK_X1000_SSP:
156e5262d05SWeike Chen 		return clk_div
157e5262d05SWeike Chen 			| QUARK_X1000_SSCR0_Motorola
158e5262d05SWeike Chen 			| QUARK_X1000_SSCR0_DataSize(bits > 32 ? 8 : bits)
159e5262d05SWeike Chen 			| SSCR0_SSE;
1604fdb2424SWeike Chen 	default:
1614fdb2424SWeike Chen 		return clk_div
1624fdb2424SWeike Chen 			| SSCR0_Motorola
1634fdb2424SWeike Chen 			| SSCR0_DataSize(bits > 16 ? bits - 16 : bits)
1644fdb2424SWeike Chen 			| SSCR0_SSE
1654fdb2424SWeike Chen 			| (bits > 16 ? SSCR0_EDSS : 0);
1664fdb2424SWeike Chen 	}
1674fdb2424SWeike Chen }
1684fdb2424SWeike Chen 
169a0d2642eSMika Westerberg /*
170a0d2642eSMika Westerberg  * Read and write LPSS SSP private registers. Caller must first check that
171a0d2642eSMika Westerberg  * is_lpss_ssp() returns true before these can be called.
172a0d2642eSMika Westerberg  */
173a0d2642eSMika Westerberg static u32 __lpss_ssp_read_priv(struct driver_data *drv_data, unsigned offset)
174a0d2642eSMika Westerberg {
175a0d2642eSMika Westerberg 	WARN_ON(!drv_data->lpss_base);
176a0d2642eSMika Westerberg 	return readl(drv_data->lpss_base + offset);
177a0d2642eSMika Westerberg }
178a0d2642eSMika Westerberg 
179a0d2642eSMika Westerberg static void __lpss_ssp_write_priv(struct driver_data *drv_data,
180a0d2642eSMika Westerberg 				  unsigned offset, u32 value)
181a0d2642eSMika Westerberg {
182a0d2642eSMika Westerberg 	WARN_ON(!drv_data->lpss_base);
183a0d2642eSMika Westerberg 	writel(value, drv_data->lpss_base + offset);
184a0d2642eSMika Westerberg }
185a0d2642eSMika Westerberg 
186a0d2642eSMika Westerberg /*
187a0d2642eSMika Westerberg  * lpss_ssp_setup - perform LPSS SSP specific setup
188a0d2642eSMika Westerberg  * @drv_data: pointer to the driver private data
189a0d2642eSMika Westerberg  *
190a0d2642eSMika Westerberg  * Perform LPSS SSP specific setup. This function must be called first if
191a0d2642eSMika Westerberg  * one is going to use LPSS SSP private registers.
192a0d2642eSMika Westerberg  */
193a0d2642eSMika Westerberg static void lpss_ssp_setup(struct driver_data *drv_data)
194a0d2642eSMika Westerberg {
195a0d2642eSMika Westerberg 	unsigned offset = 0x400;
196a0d2642eSMika Westerberg 	u32 value, orig;
197a0d2642eSMika Westerberg 
198a0d2642eSMika Westerberg 	/*
199a0d2642eSMika Westerberg 	 * Perform auto-detection of the LPSS SSP private registers. They
200a0d2642eSMika Westerberg 	 * can be either at 1k or 2k offset from the base address.
201a0d2642eSMika Westerberg 	 */
202a0d2642eSMika Westerberg 	orig = readl(drv_data->ioaddr + offset + SPI_CS_CONTROL);
203a0d2642eSMika Westerberg 
204e61f487fSChew, Chiau Ee 	/* Test SPI_CS_CONTROL_SW_MODE bit enabling */
205a0d2642eSMika Westerberg 	value = orig | SPI_CS_CONTROL_SW_MODE;
206a0d2642eSMika Westerberg 	writel(value, drv_data->ioaddr + offset + SPI_CS_CONTROL);
207a0d2642eSMika Westerberg 	value = readl(drv_data->ioaddr + offset + SPI_CS_CONTROL);
208a0d2642eSMika Westerberg 	if (value != (orig | SPI_CS_CONTROL_SW_MODE)) {
209a0d2642eSMika Westerberg 		offset = 0x800;
210a0d2642eSMika Westerberg 		goto detection_done;
211a0d2642eSMika Westerberg 	}
212a0d2642eSMika Westerberg 
213e61f487fSChew, Chiau Ee 	orig = readl(drv_data->ioaddr + offset + SPI_CS_CONTROL);
214e61f487fSChew, Chiau Ee 
215e61f487fSChew, Chiau Ee 	/* Test SPI_CS_CONTROL_SW_MODE bit disabling */
216e61f487fSChew, Chiau Ee 	value = orig & ~SPI_CS_CONTROL_SW_MODE;
217a0d2642eSMika Westerberg 	writel(value, drv_data->ioaddr + offset + SPI_CS_CONTROL);
218a0d2642eSMika Westerberg 	value = readl(drv_data->ioaddr + offset + SPI_CS_CONTROL);
219e61f487fSChew, Chiau Ee 	if (value != (orig & ~SPI_CS_CONTROL_SW_MODE)) {
220a0d2642eSMika Westerberg 		offset = 0x800;
221a0d2642eSMika Westerberg 		goto detection_done;
222a0d2642eSMika Westerberg 	}
223a0d2642eSMika Westerberg 
224a0d2642eSMika Westerberg detection_done:
225a0d2642eSMika Westerberg 	/* Now set the LPSS base */
226a0d2642eSMika Westerberg 	drv_data->lpss_base = drv_data->ioaddr + offset;
227a0d2642eSMika Westerberg 
228a0d2642eSMika Westerberg 	/* Enable software chip select control */
229a0d2642eSMika Westerberg 	value = SPI_CS_CONTROL_SW_MODE | SPI_CS_CONTROL_CS_HIGH;
230a0d2642eSMika Westerberg 	__lpss_ssp_write_priv(drv_data, SPI_CS_CONTROL, value);
2310054e28dSMika Westerberg 
2320054e28dSMika Westerberg 	/* Enable multiblock DMA transfers */
2331de70612SMika Westerberg 	if (drv_data->master_info->enable_dma) {
2340054e28dSMika Westerberg 		__lpss_ssp_write_priv(drv_data, SSP_REG, 1);
2351de70612SMika Westerberg 
2361de70612SMika Westerberg 		value = __lpss_ssp_read_priv(drv_data, GENERAL_REG);
2371de70612SMika Westerberg 		value |= GENERAL_REG_RXTO_HOLDOFF_DISABLE;
2381de70612SMika Westerberg 		__lpss_ssp_write_priv(drv_data, GENERAL_REG, value);
2391de70612SMika Westerberg 	}
240a0d2642eSMika Westerberg }
241a0d2642eSMika Westerberg 
242a0d2642eSMika Westerberg static void lpss_ssp_cs_control(struct driver_data *drv_data, bool enable)
243a0d2642eSMika Westerberg {
244a0d2642eSMika Westerberg 	u32 value;
245a0d2642eSMika Westerberg 
246a0d2642eSMika Westerberg 	value = __lpss_ssp_read_priv(drv_data, SPI_CS_CONTROL);
247a0d2642eSMika Westerberg 	if (enable)
248a0d2642eSMika Westerberg 		value &= ~SPI_CS_CONTROL_CS_HIGH;
249a0d2642eSMika Westerberg 	else
250a0d2642eSMika Westerberg 		value |= SPI_CS_CONTROL_CS_HIGH;
251a0d2642eSMika Westerberg 	__lpss_ssp_write_priv(drv_data, SPI_CS_CONTROL, value);
252a0d2642eSMika Westerberg }
253a0d2642eSMika Westerberg 
254ca632f55SGrant Likely static void cs_assert(struct driver_data *drv_data)
255ca632f55SGrant Likely {
256ca632f55SGrant Likely 	struct chip_data *chip = drv_data->cur_chip;
257ca632f55SGrant Likely 
258ca632f55SGrant Likely 	if (drv_data->ssp_type == CE4100_SSP) {
259c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, SSSR, drv_data->cur_chip->frm);
260ca632f55SGrant Likely 		return;
261ca632f55SGrant Likely 	}
262ca632f55SGrant Likely 
263ca632f55SGrant Likely 	if (chip->cs_control) {
264ca632f55SGrant Likely 		chip->cs_control(PXA2XX_CS_ASSERT);
265ca632f55SGrant Likely 		return;
266ca632f55SGrant Likely 	}
267ca632f55SGrant Likely 
268a0d2642eSMika Westerberg 	if (gpio_is_valid(chip->gpio_cs)) {
269ca632f55SGrant Likely 		gpio_set_value(chip->gpio_cs, chip->gpio_cs_inverted);
270a0d2642eSMika Westerberg 		return;
271a0d2642eSMika Westerberg 	}
272a0d2642eSMika Westerberg 
2737566bcc7SJarkko Nikula 	if (is_lpss_ssp(drv_data))
274a0d2642eSMika Westerberg 		lpss_ssp_cs_control(drv_data, true);
275ca632f55SGrant Likely }
276ca632f55SGrant Likely 
277ca632f55SGrant Likely static void cs_deassert(struct driver_data *drv_data)
278ca632f55SGrant Likely {
279ca632f55SGrant Likely 	struct chip_data *chip = drv_data->cur_chip;
280ca632f55SGrant Likely 
281ca632f55SGrant Likely 	if (drv_data->ssp_type == CE4100_SSP)
282ca632f55SGrant Likely 		return;
283ca632f55SGrant Likely 
284ca632f55SGrant Likely 	if (chip->cs_control) {
285ca632f55SGrant Likely 		chip->cs_control(PXA2XX_CS_DEASSERT);
286ca632f55SGrant Likely 		return;
287ca632f55SGrant Likely 	}
288ca632f55SGrant Likely 
289a0d2642eSMika Westerberg 	if (gpio_is_valid(chip->gpio_cs)) {
290ca632f55SGrant Likely 		gpio_set_value(chip->gpio_cs, !chip->gpio_cs_inverted);
291a0d2642eSMika Westerberg 		return;
292a0d2642eSMika Westerberg 	}
293a0d2642eSMika Westerberg 
2947566bcc7SJarkko Nikula 	if (is_lpss_ssp(drv_data))
295a0d2642eSMika Westerberg 		lpss_ssp_cs_control(drv_data, false);
296ca632f55SGrant Likely }
297ca632f55SGrant Likely 
298cd7bed00SMika Westerberg int pxa2xx_spi_flush(struct driver_data *drv_data)
299ca632f55SGrant Likely {
300ca632f55SGrant Likely 	unsigned long limit = loops_per_jiffy << 1;
301ca632f55SGrant Likely 
302ca632f55SGrant Likely 	do {
303c039dd27SJarkko Nikula 		while (pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
304c039dd27SJarkko Nikula 			pxa2xx_spi_read(drv_data, SSDR);
305c039dd27SJarkko Nikula 	} while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_BSY) && --limit);
306ca632f55SGrant Likely 	write_SSSR_CS(drv_data, SSSR_ROR);
307ca632f55SGrant Likely 
308ca632f55SGrant Likely 	return limit;
309ca632f55SGrant Likely }
310ca632f55SGrant Likely 
311ca632f55SGrant Likely static int null_writer(struct driver_data *drv_data)
312ca632f55SGrant Likely {
313ca632f55SGrant Likely 	u8 n_bytes = drv_data->n_bytes;
314ca632f55SGrant Likely 
3154fdb2424SWeike Chen 	if (pxa2xx_spi_txfifo_full(drv_data)
316ca632f55SGrant Likely 		|| (drv_data->tx == drv_data->tx_end))
317ca632f55SGrant Likely 		return 0;
318ca632f55SGrant Likely 
319c039dd27SJarkko Nikula 	pxa2xx_spi_write(drv_data, SSDR, 0);
320ca632f55SGrant Likely 	drv_data->tx += n_bytes;
321ca632f55SGrant Likely 
322ca632f55SGrant Likely 	return 1;
323ca632f55SGrant Likely }
324ca632f55SGrant Likely 
325ca632f55SGrant Likely static int null_reader(struct driver_data *drv_data)
326ca632f55SGrant Likely {
327ca632f55SGrant Likely 	u8 n_bytes = drv_data->n_bytes;
328ca632f55SGrant Likely 
329c039dd27SJarkko Nikula 	while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
330ca632f55SGrant Likely 	       && (drv_data->rx < drv_data->rx_end)) {
331c039dd27SJarkko Nikula 		pxa2xx_spi_read(drv_data, SSDR);
332ca632f55SGrant Likely 		drv_data->rx += n_bytes;
333ca632f55SGrant Likely 	}
334ca632f55SGrant Likely 
335ca632f55SGrant Likely 	return drv_data->rx == drv_data->rx_end;
336ca632f55SGrant Likely }
337ca632f55SGrant Likely 
338ca632f55SGrant Likely static int u8_writer(struct driver_data *drv_data)
339ca632f55SGrant Likely {
3404fdb2424SWeike Chen 	if (pxa2xx_spi_txfifo_full(drv_data)
341ca632f55SGrant Likely 		|| (drv_data->tx == drv_data->tx_end))
342ca632f55SGrant Likely 		return 0;
343ca632f55SGrant Likely 
344c039dd27SJarkko Nikula 	pxa2xx_spi_write(drv_data, SSDR, *(u8 *)(drv_data->tx));
345ca632f55SGrant Likely 	++drv_data->tx;
346ca632f55SGrant Likely 
347ca632f55SGrant Likely 	return 1;
348ca632f55SGrant Likely }
349ca632f55SGrant Likely 
350ca632f55SGrant Likely static int u8_reader(struct driver_data *drv_data)
351ca632f55SGrant Likely {
352c039dd27SJarkko Nikula 	while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
353ca632f55SGrant Likely 	       && (drv_data->rx < drv_data->rx_end)) {
354c039dd27SJarkko Nikula 		*(u8 *)(drv_data->rx) = pxa2xx_spi_read(drv_data, SSDR);
355ca632f55SGrant Likely 		++drv_data->rx;
356ca632f55SGrant Likely 	}
357ca632f55SGrant Likely 
358ca632f55SGrant Likely 	return drv_data->rx == drv_data->rx_end;
359ca632f55SGrant Likely }
360ca632f55SGrant Likely 
361ca632f55SGrant Likely static int u16_writer(struct driver_data *drv_data)
362ca632f55SGrant Likely {
3634fdb2424SWeike Chen 	if (pxa2xx_spi_txfifo_full(drv_data)
364ca632f55SGrant Likely 		|| (drv_data->tx == drv_data->tx_end))
365ca632f55SGrant Likely 		return 0;
366ca632f55SGrant Likely 
367c039dd27SJarkko Nikula 	pxa2xx_spi_write(drv_data, SSDR, *(u16 *)(drv_data->tx));
368ca632f55SGrant Likely 	drv_data->tx += 2;
369ca632f55SGrant Likely 
370ca632f55SGrant Likely 	return 1;
371ca632f55SGrant Likely }
372ca632f55SGrant Likely 
373ca632f55SGrant Likely static int u16_reader(struct driver_data *drv_data)
374ca632f55SGrant Likely {
375c039dd27SJarkko Nikula 	while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
376ca632f55SGrant Likely 	       && (drv_data->rx < drv_data->rx_end)) {
377c039dd27SJarkko Nikula 		*(u16 *)(drv_data->rx) = pxa2xx_spi_read(drv_data, SSDR);
378ca632f55SGrant Likely 		drv_data->rx += 2;
379ca632f55SGrant Likely 	}
380ca632f55SGrant Likely 
381ca632f55SGrant Likely 	return drv_data->rx == drv_data->rx_end;
382ca632f55SGrant Likely }
383ca632f55SGrant Likely 
384ca632f55SGrant Likely static int u32_writer(struct driver_data *drv_data)
385ca632f55SGrant Likely {
3864fdb2424SWeike Chen 	if (pxa2xx_spi_txfifo_full(drv_data)
387ca632f55SGrant Likely 		|| (drv_data->tx == drv_data->tx_end))
388ca632f55SGrant Likely 		return 0;
389ca632f55SGrant Likely 
390c039dd27SJarkko Nikula 	pxa2xx_spi_write(drv_data, SSDR, *(u32 *)(drv_data->tx));
391ca632f55SGrant Likely 	drv_data->tx += 4;
392ca632f55SGrant Likely 
393ca632f55SGrant Likely 	return 1;
394ca632f55SGrant Likely }
395ca632f55SGrant Likely 
396ca632f55SGrant Likely static int u32_reader(struct driver_data *drv_data)
397ca632f55SGrant Likely {
398c039dd27SJarkko Nikula 	while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
399ca632f55SGrant Likely 	       && (drv_data->rx < drv_data->rx_end)) {
400c039dd27SJarkko Nikula 		*(u32 *)(drv_data->rx) = pxa2xx_spi_read(drv_data, SSDR);
401ca632f55SGrant Likely 		drv_data->rx += 4;
402ca632f55SGrant Likely 	}
403ca632f55SGrant Likely 
404ca632f55SGrant Likely 	return drv_data->rx == drv_data->rx_end;
405ca632f55SGrant Likely }
406ca632f55SGrant Likely 
407cd7bed00SMika Westerberg void *pxa2xx_spi_next_transfer(struct driver_data *drv_data)
408ca632f55SGrant Likely {
409ca632f55SGrant Likely 	struct spi_message *msg = drv_data->cur_msg;
410ca632f55SGrant Likely 	struct spi_transfer *trans = drv_data->cur_transfer;
411ca632f55SGrant Likely 
412ca632f55SGrant Likely 	/* Move to next transfer */
413ca632f55SGrant Likely 	if (trans->transfer_list.next != &msg->transfers) {
414ca632f55SGrant Likely 		drv_data->cur_transfer =
415ca632f55SGrant Likely 			list_entry(trans->transfer_list.next,
416ca632f55SGrant Likely 					struct spi_transfer,
417ca632f55SGrant Likely 					transfer_list);
418ca632f55SGrant Likely 		return RUNNING_STATE;
419ca632f55SGrant Likely 	} else
420ca632f55SGrant Likely 		return DONE_STATE;
421ca632f55SGrant Likely }
422ca632f55SGrant Likely 
423ca632f55SGrant Likely /* caller already set message->status; dma and pio irqs are blocked */
424ca632f55SGrant Likely static void giveback(struct driver_data *drv_data)
425ca632f55SGrant Likely {
426ca632f55SGrant Likely 	struct spi_transfer* last_transfer;
427ca632f55SGrant Likely 	struct spi_message *msg;
428ca632f55SGrant Likely 
429ca632f55SGrant Likely 	msg = drv_data->cur_msg;
430ca632f55SGrant Likely 	drv_data->cur_msg = NULL;
431ca632f55SGrant Likely 	drv_data->cur_transfer = NULL;
432ca632f55SGrant Likely 
43323e2c2aaSAxel Lin 	last_transfer = list_last_entry(&msg->transfers, struct spi_transfer,
434ca632f55SGrant Likely 					transfer_list);
435ca632f55SGrant Likely 
436ca632f55SGrant Likely 	/* Delay if requested before any change in chip select */
437ca632f55SGrant Likely 	if (last_transfer->delay_usecs)
438ca632f55SGrant Likely 		udelay(last_transfer->delay_usecs);
439ca632f55SGrant Likely 
440ca632f55SGrant Likely 	/* Drop chip select UNLESS cs_change is true or we are returning
441ca632f55SGrant Likely 	 * a message with an error, or next message is for another chip
442ca632f55SGrant Likely 	 */
443ca632f55SGrant Likely 	if (!last_transfer->cs_change)
444ca632f55SGrant Likely 		cs_deassert(drv_data);
445ca632f55SGrant Likely 	else {
446ca632f55SGrant Likely 		struct spi_message *next_msg;
447ca632f55SGrant Likely 
448ca632f55SGrant Likely 		/* Holding of cs was hinted, but we need to make sure
449ca632f55SGrant Likely 		 * the next message is for the same chip.  Don't waste
450ca632f55SGrant Likely 		 * time with the following tests unless this was hinted.
451ca632f55SGrant Likely 		 *
452ca632f55SGrant Likely 		 * We cannot postpone this until pump_messages, because
453ca632f55SGrant Likely 		 * after calling msg->complete (below) the driver that
454ca632f55SGrant Likely 		 * sent the current message could be unloaded, which
455ca632f55SGrant Likely 		 * could invalidate the cs_control() callback...
456ca632f55SGrant Likely 		 */
457ca632f55SGrant Likely 
458ca632f55SGrant Likely 		/* get a pointer to the next message, if any */
4597f86bde9SMika Westerberg 		next_msg = spi_get_next_queued_message(drv_data->master);
460ca632f55SGrant Likely 
461ca632f55SGrant Likely 		/* see if the next and current messages point
462ca632f55SGrant Likely 		 * to the same chip
463ca632f55SGrant Likely 		 */
464ca632f55SGrant Likely 		if (next_msg && next_msg->spi != msg->spi)
465ca632f55SGrant Likely 			next_msg = NULL;
466ca632f55SGrant Likely 		if (!next_msg || msg->state == ERROR_STATE)
467ca632f55SGrant Likely 			cs_deassert(drv_data);
468ca632f55SGrant Likely 	}
469ca632f55SGrant Likely 
470ca632f55SGrant Likely 	drv_data->cur_chip = NULL;
471c957e8f0SMika Westerberg 	spi_finalize_current_message(drv_data->master);
472ca632f55SGrant Likely }
473ca632f55SGrant Likely 
474ca632f55SGrant Likely static void reset_sccr1(struct driver_data *drv_data)
475ca632f55SGrant Likely {
476ca632f55SGrant Likely 	struct chip_data *chip = drv_data->cur_chip;
477ca632f55SGrant Likely 	u32 sccr1_reg;
478ca632f55SGrant Likely 
479c039dd27SJarkko Nikula 	sccr1_reg = pxa2xx_spi_read(drv_data, SSCR1) & ~drv_data->int_cr1;
480ca632f55SGrant Likely 	sccr1_reg &= ~SSCR1_RFT;
481ca632f55SGrant Likely 	sccr1_reg |= chip->threshold;
482c039dd27SJarkko Nikula 	pxa2xx_spi_write(drv_data, SSCR1, sccr1_reg);
483ca632f55SGrant Likely }
484ca632f55SGrant Likely 
485ca632f55SGrant Likely static void int_error_stop(struct driver_data *drv_data, const char* msg)
486ca632f55SGrant Likely {
487ca632f55SGrant Likely 	/* Stop and reset SSP */
488ca632f55SGrant Likely 	write_SSSR_CS(drv_data, drv_data->clear_sr);
489ca632f55SGrant Likely 	reset_sccr1(drv_data);
490ca632f55SGrant Likely 	if (!pxa25x_ssp_comp(drv_data))
491c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, SSTO, 0);
492cd7bed00SMika Westerberg 	pxa2xx_spi_flush(drv_data);
493c039dd27SJarkko Nikula 	pxa2xx_spi_write(drv_data, SSCR0,
494c039dd27SJarkko Nikula 			 pxa2xx_spi_read(drv_data, SSCR0) & ~SSCR0_SSE);
495ca632f55SGrant Likely 
496ca632f55SGrant Likely 	dev_err(&drv_data->pdev->dev, "%s\n", msg);
497ca632f55SGrant Likely 
498ca632f55SGrant Likely 	drv_data->cur_msg->state = ERROR_STATE;
499ca632f55SGrant Likely 	tasklet_schedule(&drv_data->pump_transfers);
500ca632f55SGrant Likely }
501ca632f55SGrant Likely 
502ca632f55SGrant Likely static void int_transfer_complete(struct driver_data *drv_data)
503ca632f55SGrant Likely {
504ca632f55SGrant Likely 	/* Stop SSP */
505ca632f55SGrant Likely 	write_SSSR_CS(drv_data, drv_data->clear_sr);
506ca632f55SGrant Likely 	reset_sccr1(drv_data);
507ca632f55SGrant Likely 	if (!pxa25x_ssp_comp(drv_data))
508c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, SSTO, 0);
509ca632f55SGrant Likely 
510ca632f55SGrant Likely 	/* Update total byte transferred return count actual bytes read */
511ca632f55SGrant Likely 	drv_data->cur_msg->actual_length += drv_data->len -
512ca632f55SGrant Likely 				(drv_data->rx_end - drv_data->rx);
513ca632f55SGrant Likely 
514ca632f55SGrant Likely 	/* Transfer delays and chip select release are
515ca632f55SGrant Likely 	 * handled in pump_transfers or giveback
516ca632f55SGrant Likely 	 */
517ca632f55SGrant Likely 
518ca632f55SGrant Likely 	/* Move to next transfer */
519cd7bed00SMika Westerberg 	drv_data->cur_msg->state = pxa2xx_spi_next_transfer(drv_data);
520ca632f55SGrant Likely 
521ca632f55SGrant Likely 	/* Schedule transfer tasklet */
522ca632f55SGrant Likely 	tasklet_schedule(&drv_data->pump_transfers);
523ca632f55SGrant Likely }
524ca632f55SGrant Likely 
525ca632f55SGrant Likely static irqreturn_t interrupt_transfer(struct driver_data *drv_data)
526ca632f55SGrant Likely {
527c039dd27SJarkko Nikula 	u32 irq_mask = (pxa2xx_spi_read(drv_data, SSCR1) & SSCR1_TIE) ?
528ca632f55SGrant Likely 		       drv_data->mask_sr : drv_data->mask_sr & ~SSSR_TFS;
529ca632f55SGrant Likely 
530c039dd27SJarkko Nikula 	u32 irq_status = pxa2xx_spi_read(drv_data, SSSR) & irq_mask;
531ca632f55SGrant Likely 
532ca632f55SGrant Likely 	if (irq_status & SSSR_ROR) {
533ca632f55SGrant Likely 		int_error_stop(drv_data, "interrupt_transfer: fifo overrun");
534ca632f55SGrant Likely 		return IRQ_HANDLED;
535ca632f55SGrant Likely 	}
536ca632f55SGrant Likely 
537ca632f55SGrant Likely 	if (irq_status & SSSR_TINT) {
538c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, SSSR, SSSR_TINT);
539ca632f55SGrant Likely 		if (drv_data->read(drv_data)) {
540ca632f55SGrant Likely 			int_transfer_complete(drv_data);
541ca632f55SGrant Likely 			return IRQ_HANDLED;
542ca632f55SGrant Likely 		}
543ca632f55SGrant Likely 	}
544ca632f55SGrant Likely 
545ca632f55SGrant Likely 	/* Drain rx fifo, Fill tx fifo and prevent overruns */
546ca632f55SGrant Likely 	do {
547ca632f55SGrant Likely 		if (drv_data->read(drv_data)) {
548ca632f55SGrant Likely 			int_transfer_complete(drv_data);
549ca632f55SGrant Likely 			return IRQ_HANDLED;
550ca632f55SGrant Likely 		}
551ca632f55SGrant Likely 	} while (drv_data->write(drv_data));
552ca632f55SGrant Likely 
553ca632f55SGrant Likely 	if (drv_data->read(drv_data)) {
554ca632f55SGrant Likely 		int_transfer_complete(drv_data);
555ca632f55SGrant Likely 		return IRQ_HANDLED;
556ca632f55SGrant Likely 	}
557ca632f55SGrant Likely 
558ca632f55SGrant Likely 	if (drv_data->tx == drv_data->tx_end) {
559ca632f55SGrant Likely 		u32 bytes_left;
560ca632f55SGrant Likely 		u32 sccr1_reg;
561ca632f55SGrant Likely 
562c039dd27SJarkko Nikula 		sccr1_reg = pxa2xx_spi_read(drv_data, SSCR1);
563ca632f55SGrant Likely 		sccr1_reg &= ~SSCR1_TIE;
564ca632f55SGrant Likely 
565ca632f55SGrant Likely 		/*
566ca632f55SGrant Likely 		 * PXA25x_SSP has no timeout, set up rx threshould for the
567ca632f55SGrant Likely 		 * remaining RX bytes.
568ca632f55SGrant Likely 		 */
569ca632f55SGrant Likely 		if (pxa25x_ssp_comp(drv_data)) {
5704fdb2424SWeike Chen 			u32 rx_thre;
571ca632f55SGrant Likely 
5724fdb2424SWeike Chen 			pxa2xx_spi_clear_rx_thre(drv_data, &sccr1_reg);
573ca632f55SGrant Likely 
574ca632f55SGrant Likely 			bytes_left = drv_data->rx_end - drv_data->rx;
575ca632f55SGrant Likely 			switch (drv_data->n_bytes) {
576ca632f55SGrant Likely 			case 4:
577ca632f55SGrant Likely 				bytes_left >>= 1;
578ca632f55SGrant Likely 			case 2:
579ca632f55SGrant Likely 				bytes_left >>= 1;
580ca632f55SGrant Likely 			}
581ca632f55SGrant Likely 
5824fdb2424SWeike Chen 			rx_thre = pxa2xx_spi_get_rx_default_thre(drv_data);
5834fdb2424SWeike Chen 			if (rx_thre > bytes_left)
5844fdb2424SWeike Chen 				rx_thre = bytes_left;
585ca632f55SGrant Likely 
5864fdb2424SWeike Chen 			pxa2xx_spi_set_rx_thre(drv_data, &sccr1_reg, rx_thre);
587ca632f55SGrant Likely 		}
588c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, SSCR1, sccr1_reg);
589ca632f55SGrant Likely 	}
590ca632f55SGrant Likely 
591ca632f55SGrant Likely 	/* We did something */
592ca632f55SGrant Likely 	return IRQ_HANDLED;
593ca632f55SGrant Likely }
594ca632f55SGrant Likely 
595ca632f55SGrant Likely static irqreturn_t ssp_int(int irq, void *dev_id)
596ca632f55SGrant Likely {
597ca632f55SGrant Likely 	struct driver_data *drv_data = dev_id;
5987d94a505SMika Westerberg 	u32 sccr1_reg;
599ca632f55SGrant Likely 	u32 mask = drv_data->mask_sr;
600ca632f55SGrant Likely 	u32 status;
601ca632f55SGrant Likely 
6027d94a505SMika Westerberg 	/*
6037d94a505SMika Westerberg 	 * The IRQ might be shared with other peripherals so we must first
6047d94a505SMika Westerberg 	 * check that are we RPM suspended or not. If we are we assume that
6057d94a505SMika Westerberg 	 * the IRQ was not for us (we shouldn't be RPM suspended when the
6067d94a505SMika Westerberg 	 * interrupt is enabled).
6077d94a505SMika Westerberg 	 */
6087d94a505SMika Westerberg 	if (pm_runtime_suspended(&drv_data->pdev->dev))
6097d94a505SMika Westerberg 		return IRQ_NONE;
6107d94a505SMika Westerberg 
611269e4a41SMika Westerberg 	/*
612269e4a41SMika Westerberg 	 * If the device is not yet in RPM suspended state and we get an
613269e4a41SMika Westerberg 	 * interrupt that is meant for another device, check if status bits
614269e4a41SMika Westerberg 	 * are all set to one. That means that the device is already
615269e4a41SMika Westerberg 	 * powered off.
616269e4a41SMika Westerberg 	 */
617c039dd27SJarkko Nikula 	status = pxa2xx_spi_read(drv_data, SSSR);
618269e4a41SMika Westerberg 	if (status == ~0)
619269e4a41SMika Westerberg 		return IRQ_NONE;
620269e4a41SMika Westerberg 
621c039dd27SJarkko Nikula 	sccr1_reg = pxa2xx_spi_read(drv_data, SSCR1);
622ca632f55SGrant Likely 
623ca632f55SGrant Likely 	/* Ignore possible writes if we don't need to write */
624ca632f55SGrant Likely 	if (!(sccr1_reg & SSCR1_TIE))
625ca632f55SGrant Likely 		mask &= ~SSSR_TFS;
626ca632f55SGrant Likely 
627ca632f55SGrant Likely 	if (!(status & mask))
628ca632f55SGrant Likely 		return IRQ_NONE;
629ca632f55SGrant Likely 
630ca632f55SGrant Likely 	if (!drv_data->cur_msg) {
631ca632f55SGrant Likely 
632c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, SSCR0,
633c039dd27SJarkko Nikula 				 pxa2xx_spi_read(drv_data, SSCR0)
634c039dd27SJarkko Nikula 				 & ~SSCR0_SSE);
635c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, SSCR1,
636c039dd27SJarkko Nikula 				 pxa2xx_spi_read(drv_data, SSCR1)
637c039dd27SJarkko Nikula 				 & ~drv_data->int_cr1);
638ca632f55SGrant Likely 		if (!pxa25x_ssp_comp(drv_data))
639c039dd27SJarkko Nikula 			pxa2xx_spi_write(drv_data, SSTO, 0);
640ca632f55SGrant Likely 		write_SSSR_CS(drv_data, drv_data->clear_sr);
641ca632f55SGrant Likely 
642f6bd03a7SJarkko Nikula 		dev_err(&drv_data->pdev->dev,
643f6bd03a7SJarkko Nikula 			"bad message state in interrupt handler\n");
644ca632f55SGrant Likely 
645ca632f55SGrant Likely 		/* Never fail */
646ca632f55SGrant Likely 		return IRQ_HANDLED;
647ca632f55SGrant Likely 	}
648ca632f55SGrant Likely 
649ca632f55SGrant Likely 	return drv_data->transfer_handler(drv_data);
650ca632f55SGrant Likely }
651ca632f55SGrant Likely 
652e5262d05SWeike Chen /*
653*9df461ecSAndy Shevchenko  * The Quark SPI has an additional 24 bit register (DDS_CLK_RATE) to multiply
654*9df461ecSAndy Shevchenko  * input frequency by fractions of 2^24. It also has a divider by 5.
655*9df461ecSAndy Shevchenko  *
656*9df461ecSAndy Shevchenko  * There are formulas to get baud rate value for given input frequency and
657*9df461ecSAndy Shevchenko  * divider parameters, such as DDS_CLK_RATE and SCR:
658*9df461ecSAndy Shevchenko  *
659*9df461ecSAndy Shevchenko  * Fsys = 200MHz
660*9df461ecSAndy Shevchenko  *
661*9df461ecSAndy Shevchenko  * Fssp = Fsys * DDS_CLK_RATE / 2^24			(1)
662*9df461ecSAndy Shevchenko  * Baud rate = Fsclk = Fssp / (2 * (SCR + 1))		(2)
663*9df461ecSAndy Shevchenko  *
664*9df461ecSAndy Shevchenko  * DDS_CLK_RATE either 2^n or 2^n / 5.
665*9df461ecSAndy Shevchenko  * SCR is in range 0 .. 255
666*9df461ecSAndy Shevchenko  *
667*9df461ecSAndy Shevchenko  * Divisor = 5^i * 2^j * 2 * k
668*9df461ecSAndy Shevchenko  *       i = [0, 1]      i = 1 iff j = 0 or j > 3
669*9df461ecSAndy Shevchenko  *       j = [0, 23]     j = 0 iff i = 1
670*9df461ecSAndy Shevchenko  *       k = [1, 256]
671*9df461ecSAndy Shevchenko  * Special case: j = 0, i = 1: Divisor = 2 / 5
672*9df461ecSAndy Shevchenko  *
673*9df461ecSAndy Shevchenko  * Accordingly to the specification the recommended values for DDS_CLK_RATE
674*9df461ecSAndy Shevchenko  * are:
675*9df461ecSAndy Shevchenko  *	Case 1:		2^n, n = [0, 23]
676*9df461ecSAndy Shevchenko  *	Case 2:		2^24 * 2 / 5 (0x666666)
677*9df461ecSAndy Shevchenko  *	Case 3:		less than or equal to 2^24 / 5 / 16 (0x33333)
678*9df461ecSAndy Shevchenko  *
679*9df461ecSAndy Shevchenko  * In all cases the lowest possible value is better.
680*9df461ecSAndy Shevchenko  *
681*9df461ecSAndy Shevchenko  * The function calculates parameters for all cases and chooses the one closest
682*9df461ecSAndy Shevchenko  * to the asked baud rate.
683e5262d05SWeike Chen  */
684*9df461ecSAndy Shevchenko static unsigned int quark_x1000_get_clk_div(int rate, u32 *dds)
685e5262d05SWeike Chen {
686*9df461ecSAndy Shevchenko 	unsigned long xtal = 200000000;
687*9df461ecSAndy Shevchenko 	unsigned long fref = xtal / 2;		/* mandatory division by 2,
688*9df461ecSAndy Shevchenko 						   see (2) */
689*9df461ecSAndy Shevchenko 						/* case 3 */
690*9df461ecSAndy Shevchenko 	unsigned long fref1 = fref / 2;		/* case 1 */
691*9df461ecSAndy Shevchenko 	unsigned long fref2 = fref * 2 / 5;	/* case 2 */
692*9df461ecSAndy Shevchenko 	unsigned long scale;
693*9df461ecSAndy Shevchenko 	unsigned long q, q1, q2;
694*9df461ecSAndy Shevchenko 	long r, r1, r2;
695*9df461ecSAndy Shevchenko 	u32 mul;
696e5262d05SWeike Chen 
697*9df461ecSAndy Shevchenko 	/* Case 1 */
698*9df461ecSAndy Shevchenko 
699*9df461ecSAndy Shevchenko 	/* Set initial value for DDS_CLK_RATE */
700*9df461ecSAndy Shevchenko 	mul = (1 << 24) >> 1;
701*9df461ecSAndy Shevchenko 
702*9df461ecSAndy Shevchenko 	/* Calculate initial quot */
703*9df461ecSAndy Shevchenko 	q1 = DIV_ROUND_CLOSEST(fref1, rate);
704*9df461ecSAndy Shevchenko 
705*9df461ecSAndy Shevchenko 	/* Scale q1 if it's too big */
706*9df461ecSAndy Shevchenko 	if (q1 > 256) {
707*9df461ecSAndy Shevchenko 		/* Scale q1 to range [1, 512] */
708*9df461ecSAndy Shevchenko 		scale = fls_long(q1 - 1);
709*9df461ecSAndy Shevchenko 		if (scale > 9) {
710*9df461ecSAndy Shevchenko 			q1 >>= scale - 9;
711*9df461ecSAndy Shevchenko 			mul >>= scale - 9;
712*9df461ecSAndy Shevchenko 		}
713*9df461ecSAndy Shevchenko 
714*9df461ecSAndy Shevchenko 		/* Round the result if we have a remainder */
715*9df461ecSAndy Shevchenko 		q1 += q1 & 1;
716*9df461ecSAndy Shevchenko 	}
717*9df461ecSAndy Shevchenko 
718*9df461ecSAndy Shevchenko 	/* Decrease DDS_CLK_RATE as much as we can without loss in precision */
719*9df461ecSAndy Shevchenko 	scale = __ffs(q1);
720*9df461ecSAndy Shevchenko 	q1 >>= scale;
721*9df461ecSAndy Shevchenko 	mul >>= scale;
722*9df461ecSAndy Shevchenko 
723*9df461ecSAndy Shevchenko 	/* Get the remainder */
724*9df461ecSAndy Shevchenko 	r1 = abs(fref1 / (1 << (24 - fls_long(mul))) / q1 - rate);
725*9df461ecSAndy Shevchenko 
726*9df461ecSAndy Shevchenko 	/* Case 2 */
727*9df461ecSAndy Shevchenko 
728*9df461ecSAndy Shevchenko 	q2 = DIV_ROUND_CLOSEST(fref2, rate);
729*9df461ecSAndy Shevchenko 	r2 = abs(fref2 / q2 - rate);
730*9df461ecSAndy Shevchenko 
731*9df461ecSAndy Shevchenko 	/*
732*9df461ecSAndy Shevchenko 	 * Choose the best between two: less remainder we have the better. We
733*9df461ecSAndy Shevchenko 	 * can't go case 2 if q2 is greater than 256 since SCR register can
734*9df461ecSAndy Shevchenko 	 * hold only values 0 .. 255.
735*9df461ecSAndy Shevchenko 	 */
736*9df461ecSAndy Shevchenko 	if (r2 >= r1 || q2 > 256) {
737*9df461ecSAndy Shevchenko 		/* case 1 is better */
738*9df461ecSAndy Shevchenko 		r = r1;
739*9df461ecSAndy Shevchenko 		q = q1;
740*9df461ecSAndy Shevchenko 	} else {
741*9df461ecSAndy Shevchenko 		/* case 2 is better */
742*9df461ecSAndy Shevchenko 		r = r2;
743*9df461ecSAndy Shevchenko 		q = q2;
744*9df461ecSAndy Shevchenko 		mul = (1 << 24) * 2 / 5;
745*9df461ecSAndy Shevchenko 	}
746*9df461ecSAndy Shevchenko 
747*9df461ecSAndy Shevchenko 	/* Check case 3 only If the divisor is big enough */
748*9df461ecSAndy Shevchenko 	if (fref / rate >= 80) {
749*9df461ecSAndy Shevchenko 		u64 fssp;
750*9df461ecSAndy Shevchenko 		u32 m;
751*9df461ecSAndy Shevchenko 
752*9df461ecSAndy Shevchenko 		/* Calculate initial quot */
753*9df461ecSAndy Shevchenko 		q1 = DIV_ROUND_CLOSEST(fref, rate);
754*9df461ecSAndy Shevchenko 		m = (1 << 24) / q1;
755*9df461ecSAndy Shevchenko 
756*9df461ecSAndy Shevchenko 		/* Get the remainder */
757*9df461ecSAndy Shevchenko 		fssp = (u64)fref * m;
758*9df461ecSAndy Shevchenko 		do_div(fssp, 1 << 24);
759*9df461ecSAndy Shevchenko 		r1 = abs(fssp - rate);
760*9df461ecSAndy Shevchenko 
761*9df461ecSAndy Shevchenko 		/* Choose this one if it suits better */
762*9df461ecSAndy Shevchenko 		if (r1 < r) {
763*9df461ecSAndy Shevchenko 			/* case 3 is better */
764*9df461ecSAndy Shevchenko 			q = 1;
765*9df461ecSAndy Shevchenko 			mul = m;
766e5262d05SWeike Chen 		}
767e5262d05SWeike Chen 	}
768e5262d05SWeike Chen 
769*9df461ecSAndy Shevchenko 	*dds = mul;
770*9df461ecSAndy Shevchenko 	return q - 1;
771e5262d05SWeike Chen }
772e5262d05SWeike Chen 
7733343b7a6SMika Westerberg static unsigned int ssp_get_clk_div(struct driver_data *drv_data, int rate)
774ca632f55SGrant Likely {
7753343b7a6SMika Westerberg 	unsigned long ssp_clk = drv_data->max_clk_rate;
7763343b7a6SMika Westerberg 	const struct ssp_device *ssp = drv_data->ssp;
7773343b7a6SMika Westerberg 
7783343b7a6SMika Westerberg 	rate = min_t(int, ssp_clk, rate);
779ca632f55SGrant Likely 
780ca632f55SGrant Likely 	if (ssp->type == PXA25x_SSP || ssp->type == CE4100_SSP)
781025ffe88SAndy Shevchenko 		return (ssp_clk / (2 * rate) - 1) & 0xff;
782ca632f55SGrant Likely 	else
783025ffe88SAndy Shevchenko 		return (ssp_clk / rate - 1) & 0xfff;
784ca632f55SGrant Likely }
785ca632f55SGrant Likely 
786e5262d05SWeike Chen static unsigned int pxa2xx_ssp_get_clk_div(struct driver_data *drv_data,
787e5262d05SWeike Chen 					   struct chip_data *chip, int rate)
788e5262d05SWeike Chen {
789025ffe88SAndy Shevchenko 	unsigned int clk_div;
790e5262d05SWeike Chen 
791e5262d05SWeike Chen 	switch (drv_data->ssp_type) {
792e5262d05SWeike Chen 	case QUARK_X1000_SSP:
793*9df461ecSAndy Shevchenko 		clk_div = quark_x1000_get_clk_div(rate, &chip->dds_rate);
794e5262d05SWeike Chen 	default:
795025ffe88SAndy Shevchenko 		clk_div = ssp_get_clk_div(drv_data, rate);
796e5262d05SWeike Chen 	}
797025ffe88SAndy Shevchenko 	return clk_div << 8;
798e5262d05SWeike Chen }
799e5262d05SWeike Chen 
800ca632f55SGrant Likely static void pump_transfers(unsigned long data)
801ca632f55SGrant Likely {
802ca632f55SGrant Likely 	struct driver_data *drv_data = (struct driver_data *)data;
803ca632f55SGrant Likely 	struct spi_message *message = NULL;
804ca632f55SGrant Likely 	struct spi_transfer *transfer = NULL;
805ca632f55SGrant Likely 	struct spi_transfer *previous = NULL;
806ca632f55SGrant Likely 	struct chip_data *chip = NULL;
807ca632f55SGrant Likely 	u32 clk_div = 0;
808ca632f55SGrant Likely 	u8 bits = 0;
809ca632f55SGrant Likely 	u32 speed = 0;
810ca632f55SGrant Likely 	u32 cr0;
811ca632f55SGrant Likely 	u32 cr1;
812ca632f55SGrant Likely 	u32 dma_thresh = drv_data->cur_chip->dma_threshold;
813ca632f55SGrant Likely 	u32 dma_burst = drv_data->cur_chip->dma_burst_size;
8144fdb2424SWeike Chen 	u32 change_mask = pxa2xx_spi_get_ssrc1_change_mask(drv_data);
815ca632f55SGrant Likely 
816ca632f55SGrant Likely 	/* Get current state information */
817ca632f55SGrant Likely 	message = drv_data->cur_msg;
818ca632f55SGrant Likely 	transfer = drv_data->cur_transfer;
819ca632f55SGrant Likely 	chip = drv_data->cur_chip;
820ca632f55SGrant Likely 
821ca632f55SGrant Likely 	/* Handle for abort */
822ca632f55SGrant Likely 	if (message->state == ERROR_STATE) {
823ca632f55SGrant Likely 		message->status = -EIO;
824ca632f55SGrant Likely 		giveback(drv_data);
825ca632f55SGrant Likely 		return;
826ca632f55SGrant Likely 	}
827ca632f55SGrant Likely 
828ca632f55SGrant Likely 	/* Handle end of message */
829ca632f55SGrant Likely 	if (message->state == DONE_STATE) {
830ca632f55SGrant Likely 		message->status = 0;
831ca632f55SGrant Likely 		giveback(drv_data);
832ca632f55SGrant Likely 		return;
833ca632f55SGrant Likely 	}
834ca632f55SGrant Likely 
835ca632f55SGrant Likely 	/* Delay if requested at end of transfer before CS change */
836ca632f55SGrant Likely 	if (message->state == RUNNING_STATE) {
837ca632f55SGrant Likely 		previous = list_entry(transfer->transfer_list.prev,
838ca632f55SGrant Likely 					struct spi_transfer,
839ca632f55SGrant Likely 					transfer_list);
840ca632f55SGrant Likely 		if (previous->delay_usecs)
841ca632f55SGrant Likely 			udelay(previous->delay_usecs);
842ca632f55SGrant Likely 
843ca632f55SGrant Likely 		/* Drop chip select only if cs_change is requested */
844ca632f55SGrant Likely 		if (previous->cs_change)
845ca632f55SGrant Likely 			cs_deassert(drv_data);
846ca632f55SGrant Likely 	}
847ca632f55SGrant Likely 
848cd7bed00SMika Westerberg 	/* Check if we can DMA this transfer */
849cd7bed00SMika Westerberg 	if (!pxa2xx_spi_dma_is_possible(transfer->len) && chip->enable_dma) {
850ca632f55SGrant Likely 
851ca632f55SGrant Likely 		/* reject already-mapped transfers; PIO won't always work */
852ca632f55SGrant Likely 		if (message->is_dma_mapped
853ca632f55SGrant Likely 				|| transfer->rx_dma || transfer->tx_dma) {
854ca632f55SGrant Likely 			dev_err(&drv_data->pdev->dev,
855f6bd03a7SJarkko Nikula 				"pump_transfers: mapped transfer length of "
856f6bd03a7SJarkko Nikula 				"%u is greater than %d\n",
857ca632f55SGrant Likely 				transfer->len, MAX_DMA_LEN);
858ca632f55SGrant Likely 			message->status = -EINVAL;
859ca632f55SGrant Likely 			giveback(drv_data);
860ca632f55SGrant Likely 			return;
861ca632f55SGrant Likely 		}
862ca632f55SGrant Likely 
863ca632f55SGrant Likely 		/* warn ... we force this to PIO mode */
864f6bd03a7SJarkko Nikula 		dev_warn_ratelimited(&message->spi->dev,
865f6bd03a7SJarkko Nikula 				     "pump_transfers: DMA disabled for transfer length %ld "
866ca632f55SGrant Likely 				     "greater than %d\n",
867ca632f55SGrant Likely 				     (long)drv_data->len, MAX_DMA_LEN);
868ca632f55SGrant Likely 	}
869ca632f55SGrant Likely 
870ca632f55SGrant Likely 	/* Setup the transfer state based on the type of transfer */
871cd7bed00SMika Westerberg 	if (pxa2xx_spi_flush(drv_data) == 0) {
872ca632f55SGrant Likely 		dev_err(&drv_data->pdev->dev, "pump_transfers: flush failed\n");
873ca632f55SGrant Likely 		message->status = -EIO;
874ca632f55SGrant Likely 		giveback(drv_data);
875ca632f55SGrant Likely 		return;
876ca632f55SGrant Likely 	}
877ca632f55SGrant Likely 	drv_data->n_bytes = chip->n_bytes;
878ca632f55SGrant Likely 	drv_data->tx = (void *)transfer->tx_buf;
879ca632f55SGrant Likely 	drv_data->tx_end = drv_data->tx + transfer->len;
880ca632f55SGrant Likely 	drv_data->rx = transfer->rx_buf;
881ca632f55SGrant Likely 	drv_data->rx_end = drv_data->rx + transfer->len;
882ca632f55SGrant Likely 	drv_data->rx_dma = transfer->rx_dma;
883ca632f55SGrant Likely 	drv_data->tx_dma = transfer->tx_dma;
884cd7bed00SMika Westerberg 	drv_data->len = transfer->len;
885ca632f55SGrant Likely 	drv_data->write = drv_data->tx ? chip->write : null_writer;
886ca632f55SGrant Likely 	drv_data->read = drv_data->rx ? chip->read : null_reader;
887ca632f55SGrant Likely 
888ca632f55SGrant Likely 	/* Change speed and bit per word on a per transfer */
889ca632f55SGrant Likely 	cr0 = chip->cr0;
890ca632f55SGrant Likely 	if (transfer->speed_hz || transfer->bits_per_word) {
891ca632f55SGrant Likely 
892ca632f55SGrant Likely 		bits = chip->bits_per_word;
893ca632f55SGrant Likely 		speed = chip->speed_hz;
894ca632f55SGrant Likely 
895ca632f55SGrant Likely 		if (transfer->speed_hz)
896ca632f55SGrant Likely 			speed = transfer->speed_hz;
897ca632f55SGrant Likely 
898ca632f55SGrant Likely 		if (transfer->bits_per_word)
899ca632f55SGrant Likely 			bits = transfer->bits_per_word;
900ca632f55SGrant Likely 
901e5262d05SWeike Chen 		clk_div = pxa2xx_ssp_get_clk_div(drv_data, chip, speed);
902ca632f55SGrant Likely 
903ca632f55SGrant Likely 		if (bits <= 8) {
904ca632f55SGrant Likely 			drv_data->n_bytes = 1;
905ca632f55SGrant Likely 			drv_data->read = drv_data->read != null_reader ?
906ca632f55SGrant Likely 						u8_reader : null_reader;
907ca632f55SGrant Likely 			drv_data->write = drv_data->write != null_writer ?
908ca632f55SGrant Likely 						u8_writer : null_writer;
909ca632f55SGrant Likely 		} else if (bits <= 16) {
910ca632f55SGrant Likely 			drv_data->n_bytes = 2;
911ca632f55SGrant Likely 			drv_data->read = drv_data->read != null_reader ?
912ca632f55SGrant Likely 						u16_reader : null_reader;
913ca632f55SGrant Likely 			drv_data->write = drv_data->write != null_writer ?
914ca632f55SGrant Likely 						u16_writer : null_writer;
915ca632f55SGrant Likely 		} else if (bits <= 32) {
916ca632f55SGrant Likely 			drv_data->n_bytes = 4;
917ca632f55SGrant Likely 			drv_data->read = drv_data->read != null_reader ?
918ca632f55SGrant Likely 						u32_reader : null_reader;
919ca632f55SGrant Likely 			drv_data->write = drv_data->write != null_writer ?
920ca632f55SGrant Likely 						u32_writer : null_writer;
921ca632f55SGrant Likely 		}
922ca632f55SGrant Likely 		/* if bits/word is changed in dma mode, then must check the
923ca632f55SGrant Likely 		 * thresholds and burst also */
924ca632f55SGrant Likely 		if (chip->enable_dma) {
925cd7bed00SMika Westerberg 			if (pxa2xx_spi_set_dma_burst_and_threshold(chip,
926cd7bed00SMika Westerberg 							message->spi,
927ca632f55SGrant Likely 							bits, &dma_burst,
928ca632f55SGrant Likely 							&dma_thresh))
929f6bd03a7SJarkko Nikula 				dev_warn_ratelimited(&message->spi->dev,
930f6bd03a7SJarkko Nikula 						     "pump_transfers: DMA burst size reduced to match bits_per_word\n");
931ca632f55SGrant Likely 		}
932ca632f55SGrant Likely 
9334fdb2424SWeike Chen 		cr0 = pxa2xx_configure_sscr0(drv_data, clk_div, bits);
934ca632f55SGrant Likely 	}
935ca632f55SGrant Likely 
936ca632f55SGrant Likely 	message->state = RUNNING_STATE;
937ca632f55SGrant Likely 
938ca632f55SGrant Likely 	drv_data->dma_mapped = 0;
939cd7bed00SMika Westerberg 	if (pxa2xx_spi_dma_is_possible(drv_data->len))
940cd7bed00SMika Westerberg 		drv_data->dma_mapped = pxa2xx_spi_map_dma_buffers(drv_data);
941ca632f55SGrant Likely 	if (drv_data->dma_mapped) {
942ca632f55SGrant Likely 
943ca632f55SGrant Likely 		/* Ensure we have the correct interrupt handler */
944cd7bed00SMika Westerberg 		drv_data->transfer_handler = pxa2xx_spi_dma_transfer;
945ca632f55SGrant Likely 
946cd7bed00SMika Westerberg 		pxa2xx_spi_dma_prepare(drv_data, dma_burst);
947ca632f55SGrant Likely 
948ca632f55SGrant Likely 		/* Clear status and start DMA engine */
949ca632f55SGrant Likely 		cr1 = chip->cr1 | dma_thresh | drv_data->dma_cr1;
950c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, SSSR, drv_data->clear_sr);
951cd7bed00SMika Westerberg 
952cd7bed00SMika Westerberg 		pxa2xx_spi_dma_start(drv_data);
953ca632f55SGrant Likely 	} else {
954ca632f55SGrant Likely 		/* Ensure we have the correct interrupt handler	*/
955ca632f55SGrant Likely 		drv_data->transfer_handler = interrupt_transfer;
956ca632f55SGrant Likely 
957ca632f55SGrant Likely 		/* Clear status  */
958ca632f55SGrant Likely 		cr1 = chip->cr1 | chip->threshold | drv_data->int_cr1;
959ca632f55SGrant Likely 		write_SSSR_CS(drv_data, drv_data->clear_sr);
960ca632f55SGrant Likely 	}
961ca632f55SGrant Likely 
962a0d2642eSMika Westerberg 	if (is_lpss_ssp(drv_data)) {
963c039dd27SJarkko Nikula 		if ((pxa2xx_spi_read(drv_data, SSIRF) & 0xff)
964c039dd27SJarkko Nikula 		    != chip->lpss_rx_threshold)
965c039dd27SJarkko Nikula 			pxa2xx_spi_write(drv_data, SSIRF,
966c039dd27SJarkko Nikula 					 chip->lpss_rx_threshold);
967c039dd27SJarkko Nikula 		if ((pxa2xx_spi_read(drv_data, SSITF) & 0xffff)
968c039dd27SJarkko Nikula 		    != chip->lpss_tx_threshold)
969c039dd27SJarkko Nikula 			pxa2xx_spi_write(drv_data, SSITF,
970c039dd27SJarkko Nikula 					 chip->lpss_tx_threshold);
971a0d2642eSMika Westerberg 	}
972a0d2642eSMika Westerberg 
973e5262d05SWeike Chen 	if (is_quark_x1000_ssp(drv_data) &&
974c039dd27SJarkko Nikula 	    (pxa2xx_spi_read(drv_data, DDS_RATE) != chip->dds_rate))
975c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, DDS_RATE, chip->dds_rate);
976e5262d05SWeike Chen 
977ca632f55SGrant Likely 	/* see if we need to reload the config registers */
978c039dd27SJarkko Nikula 	if ((pxa2xx_spi_read(drv_data, SSCR0) != cr0)
979c039dd27SJarkko Nikula 	    || (pxa2xx_spi_read(drv_data, SSCR1) & change_mask)
980c039dd27SJarkko Nikula 	    != (cr1 & change_mask)) {
981ca632f55SGrant Likely 		/* stop the SSP, and update the other bits */
982c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, SSCR0, cr0 & ~SSCR0_SSE);
983ca632f55SGrant Likely 		if (!pxa25x_ssp_comp(drv_data))
984c039dd27SJarkko Nikula 			pxa2xx_spi_write(drv_data, SSTO, chip->timeout);
985ca632f55SGrant Likely 		/* first set CR1 without interrupt and service enables */
986c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, SSCR1, cr1 & change_mask);
987ca632f55SGrant Likely 		/* restart the SSP */
988c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, SSCR0, cr0);
989ca632f55SGrant Likely 
990ca632f55SGrant Likely 	} else {
991ca632f55SGrant Likely 		if (!pxa25x_ssp_comp(drv_data))
992c039dd27SJarkko Nikula 			pxa2xx_spi_write(drv_data, SSTO, chip->timeout);
993ca632f55SGrant Likely 	}
994ca632f55SGrant Likely 
995ca632f55SGrant Likely 	cs_assert(drv_data);
996ca632f55SGrant Likely 
997ca632f55SGrant Likely 	/* after chip select, release the data by enabling service
998ca632f55SGrant Likely 	 * requests and interrupts, without changing any mode bits */
999c039dd27SJarkko Nikula 	pxa2xx_spi_write(drv_data, SSCR1, cr1);
1000ca632f55SGrant Likely }
1001ca632f55SGrant Likely 
10027f86bde9SMika Westerberg static int pxa2xx_spi_transfer_one_message(struct spi_master *master,
10037f86bde9SMika Westerberg 					   struct spi_message *msg)
1004ca632f55SGrant Likely {
10057f86bde9SMika Westerberg 	struct driver_data *drv_data = spi_master_get_devdata(master);
1006ca632f55SGrant Likely 
10077f86bde9SMika Westerberg 	drv_data->cur_msg = msg;
1008ca632f55SGrant Likely 	/* Initial message state*/
1009ca632f55SGrant Likely 	drv_data->cur_msg->state = START_STATE;
1010ca632f55SGrant Likely 	drv_data->cur_transfer = list_entry(drv_data->cur_msg->transfers.next,
1011ca632f55SGrant Likely 						struct spi_transfer,
1012ca632f55SGrant Likely 						transfer_list);
1013ca632f55SGrant Likely 
1014ca632f55SGrant Likely 	/* prepare to setup the SSP, in pump_transfers, using the per
1015ca632f55SGrant Likely 	 * chip configuration */
1016ca632f55SGrant Likely 	drv_data->cur_chip = spi_get_ctldata(drv_data->cur_msg->spi);
1017ca632f55SGrant Likely 
1018ca632f55SGrant Likely 	/* Mark as busy and launch transfers */
1019ca632f55SGrant Likely 	tasklet_schedule(&drv_data->pump_transfers);
1020ca632f55SGrant Likely 	return 0;
1021ca632f55SGrant Likely }
1022ca632f55SGrant Likely 
10237d94a505SMika Westerberg static int pxa2xx_spi_unprepare_transfer(struct spi_master *master)
10247d94a505SMika Westerberg {
10257d94a505SMika Westerberg 	struct driver_data *drv_data = spi_master_get_devdata(master);
10267d94a505SMika Westerberg 
10277d94a505SMika Westerberg 	/* Disable the SSP now */
1028c039dd27SJarkko Nikula 	pxa2xx_spi_write(drv_data, SSCR0,
1029c039dd27SJarkko Nikula 			 pxa2xx_spi_read(drv_data, SSCR0) & ~SSCR0_SSE);
10307d94a505SMika Westerberg 
10317d94a505SMika Westerberg 	return 0;
10327d94a505SMika Westerberg }
10337d94a505SMika Westerberg 
1034ca632f55SGrant Likely static int setup_cs(struct spi_device *spi, struct chip_data *chip,
1035ca632f55SGrant Likely 		    struct pxa2xx_spi_chip *chip_info)
1036ca632f55SGrant Likely {
1037ca632f55SGrant Likely 	int err = 0;
1038ca632f55SGrant Likely 
1039ca632f55SGrant Likely 	if (chip == NULL || chip_info == NULL)
1040ca632f55SGrant Likely 		return 0;
1041ca632f55SGrant Likely 
1042ca632f55SGrant Likely 	/* NOTE: setup() can be called multiple times, possibly with
1043ca632f55SGrant Likely 	 * different chip_info, release previously requested GPIO
1044ca632f55SGrant Likely 	 */
1045ca632f55SGrant Likely 	if (gpio_is_valid(chip->gpio_cs))
1046ca632f55SGrant Likely 		gpio_free(chip->gpio_cs);
1047ca632f55SGrant Likely 
1048ca632f55SGrant Likely 	/* If (*cs_control) is provided, ignore GPIO chip select */
1049ca632f55SGrant Likely 	if (chip_info->cs_control) {
1050ca632f55SGrant Likely 		chip->cs_control = chip_info->cs_control;
1051ca632f55SGrant Likely 		return 0;
1052ca632f55SGrant Likely 	}
1053ca632f55SGrant Likely 
1054ca632f55SGrant Likely 	if (gpio_is_valid(chip_info->gpio_cs)) {
1055ca632f55SGrant Likely 		err = gpio_request(chip_info->gpio_cs, "SPI_CS");
1056ca632f55SGrant Likely 		if (err) {
1057f6bd03a7SJarkko Nikula 			dev_err(&spi->dev, "failed to request chip select GPIO%d\n",
1058f6bd03a7SJarkko Nikula 				chip_info->gpio_cs);
1059ca632f55SGrant Likely 			return err;
1060ca632f55SGrant Likely 		}
1061ca632f55SGrant Likely 
1062ca632f55SGrant Likely 		chip->gpio_cs = chip_info->gpio_cs;
1063ca632f55SGrant Likely 		chip->gpio_cs_inverted = spi->mode & SPI_CS_HIGH;
1064ca632f55SGrant Likely 
1065ca632f55SGrant Likely 		err = gpio_direction_output(chip->gpio_cs,
1066ca632f55SGrant Likely 					!chip->gpio_cs_inverted);
1067ca632f55SGrant Likely 	}
1068ca632f55SGrant Likely 
1069ca632f55SGrant Likely 	return err;
1070ca632f55SGrant Likely }
1071ca632f55SGrant Likely 
1072ca632f55SGrant Likely static int setup(struct spi_device *spi)
1073ca632f55SGrant Likely {
1074ca632f55SGrant Likely 	struct pxa2xx_spi_chip *chip_info = NULL;
1075ca632f55SGrant Likely 	struct chip_data *chip;
1076ca632f55SGrant Likely 	struct driver_data *drv_data = spi_master_get_devdata(spi->master);
1077ca632f55SGrant Likely 	unsigned int clk_div;
1078a0d2642eSMika Westerberg 	uint tx_thres, tx_hi_thres, rx_thres;
1079a0d2642eSMika Westerberg 
1080e5262d05SWeike Chen 	switch (drv_data->ssp_type) {
1081e5262d05SWeike Chen 	case QUARK_X1000_SSP:
1082e5262d05SWeike Chen 		tx_thres = TX_THRESH_QUARK_X1000_DFLT;
1083e5262d05SWeike Chen 		tx_hi_thres = 0;
1084e5262d05SWeike Chen 		rx_thres = RX_THRESH_QUARK_X1000_DFLT;
1085e5262d05SWeike Chen 		break;
1086e5262d05SWeike Chen 	case LPSS_SSP:
1087a0d2642eSMika Westerberg 		tx_thres = LPSS_TX_LOTHRESH_DFLT;
1088a0d2642eSMika Westerberg 		tx_hi_thres = LPSS_TX_HITHRESH_DFLT;
1089a0d2642eSMika Westerberg 		rx_thres = LPSS_RX_THRESH_DFLT;
1090e5262d05SWeike Chen 		break;
1091e5262d05SWeike Chen 	default:
1092a0d2642eSMika Westerberg 		tx_thres = TX_THRESH_DFLT;
1093a0d2642eSMika Westerberg 		tx_hi_thres = 0;
1094a0d2642eSMika Westerberg 		rx_thres = RX_THRESH_DFLT;
1095e5262d05SWeike Chen 		break;
1096a0d2642eSMika Westerberg 	}
1097ca632f55SGrant Likely 
1098ca632f55SGrant Likely 	/* Only alloc on first setup */
1099ca632f55SGrant Likely 	chip = spi_get_ctldata(spi);
1100ca632f55SGrant Likely 	if (!chip) {
1101ca632f55SGrant Likely 		chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL);
11029deae459SJingoo Han 		if (!chip)
1103ca632f55SGrant Likely 			return -ENOMEM;
1104ca632f55SGrant Likely 
1105ca632f55SGrant Likely 		if (drv_data->ssp_type == CE4100_SSP) {
1106ca632f55SGrant Likely 			if (spi->chip_select > 4) {
1107f6bd03a7SJarkko Nikula 				dev_err(&spi->dev,
1108f6bd03a7SJarkko Nikula 					"failed setup: cs number must not be > 4.\n");
1109ca632f55SGrant Likely 				kfree(chip);
1110ca632f55SGrant Likely 				return -EINVAL;
1111ca632f55SGrant Likely 			}
1112ca632f55SGrant Likely 
1113ca632f55SGrant Likely 			chip->frm = spi->chip_select;
1114ca632f55SGrant Likely 		} else
1115ca632f55SGrant Likely 			chip->gpio_cs = -1;
1116ca632f55SGrant Likely 		chip->enable_dma = 0;
1117ca632f55SGrant Likely 		chip->timeout = TIMOUT_DFLT;
1118ca632f55SGrant Likely 	}
1119ca632f55SGrant Likely 
1120ca632f55SGrant Likely 	/* protocol drivers may change the chip settings, so...
1121ca632f55SGrant Likely 	 * if chip_info exists, use it */
1122ca632f55SGrant Likely 	chip_info = spi->controller_data;
1123ca632f55SGrant Likely 
1124ca632f55SGrant Likely 	/* chip_info isn't always needed */
1125ca632f55SGrant Likely 	chip->cr1 = 0;
1126ca632f55SGrant Likely 	if (chip_info) {
1127ca632f55SGrant Likely 		if (chip_info->timeout)
1128ca632f55SGrant Likely 			chip->timeout = chip_info->timeout;
1129ca632f55SGrant Likely 		if (chip_info->tx_threshold)
1130ca632f55SGrant Likely 			tx_thres = chip_info->tx_threshold;
1131a0d2642eSMika Westerberg 		if (chip_info->tx_hi_threshold)
1132a0d2642eSMika Westerberg 			tx_hi_thres = chip_info->tx_hi_threshold;
1133ca632f55SGrant Likely 		if (chip_info->rx_threshold)
1134ca632f55SGrant Likely 			rx_thres = chip_info->rx_threshold;
1135ca632f55SGrant Likely 		chip->enable_dma = drv_data->master_info->enable_dma;
1136ca632f55SGrant Likely 		chip->dma_threshold = 0;
1137ca632f55SGrant Likely 		if (chip_info->enable_loopback)
1138ca632f55SGrant Likely 			chip->cr1 = SSCR1_LBM;
1139a3496855SMika Westerberg 	} else if (ACPI_HANDLE(&spi->dev)) {
1140a3496855SMika Westerberg 		/*
1141a3496855SMika Westerberg 		 * Slave devices enumerated from ACPI namespace don't
1142a3496855SMika Westerberg 		 * usually have chip_info but we still might want to use
1143a3496855SMika Westerberg 		 * DMA with them.
1144a3496855SMika Westerberg 		 */
1145a3496855SMika Westerberg 		chip->enable_dma = drv_data->master_info->enable_dma;
1146ca632f55SGrant Likely 	}
1147ca632f55SGrant Likely 
1148a0d2642eSMika Westerberg 	chip->lpss_rx_threshold = SSIRF_RxThresh(rx_thres);
1149a0d2642eSMika Westerberg 	chip->lpss_tx_threshold = SSITF_TxLoThresh(tx_thres)
1150a0d2642eSMika Westerberg 				| SSITF_TxHiThresh(tx_hi_thres);
1151a0d2642eSMika Westerberg 
1152ca632f55SGrant Likely 	/* set dma burst and threshold outside of chip_info path so that if
1153ca632f55SGrant Likely 	 * chip_info goes away after setting chip->enable_dma, the
1154ca632f55SGrant Likely 	 * burst and threshold can still respond to changes in bits_per_word */
1155ca632f55SGrant Likely 	if (chip->enable_dma) {
1156ca632f55SGrant Likely 		/* set up legal burst and threshold for dma */
1157cd7bed00SMika Westerberg 		if (pxa2xx_spi_set_dma_burst_and_threshold(chip, spi,
1158cd7bed00SMika Westerberg 						spi->bits_per_word,
1159ca632f55SGrant Likely 						&chip->dma_burst_size,
1160ca632f55SGrant Likely 						&chip->dma_threshold)) {
1161f6bd03a7SJarkko Nikula 			dev_warn(&spi->dev,
1162f6bd03a7SJarkko Nikula 				 "in setup: DMA burst size reduced to match bits_per_word\n");
1163ca632f55SGrant Likely 		}
1164ca632f55SGrant Likely 	}
1165ca632f55SGrant Likely 
1166e5262d05SWeike Chen 	clk_div = pxa2xx_ssp_get_clk_div(drv_data, chip, spi->max_speed_hz);
1167ca632f55SGrant Likely 	chip->speed_hz = spi->max_speed_hz;
1168ca632f55SGrant Likely 
11694fdb2424SWeike Chen 	chip->cr0 = pxa2xx_configure_sscr0(drv_data, clk_div,
11704fdb2424SWeike Chen 					   spi->bits_per_word);
1171e5262d05SWeike Chen 	switch (drv_data->ssp_type) {
1172e5262d05SWeike Chen 	case QUARK_X1000_SSP:
1173e5262d05SWeike Chen 		chip->threshold = (QUARK_X1000_SSCR1_RxTresh(rx_thres)
1174e5262d05SWeike Chen 				   & QUARK_X1000_SSCR1_RFT)
1175e5262d05SWeike Chen 				   | (QUARK_X1000_SSCR1_TxTresh(tx_thres)
1176e5262d05SWeike Chen 				   & QUARK_X1000_SSCR1_TFT);
1177e5262d05SWeike Chen 		break;
1178e5262d05SWeike Chen 	default:
1179e5262d05SWeike Chen 		chip->threshold = (SSCR1_RxTresh(rx_thres) & SSCR1_RFT) |
1180e5262d05SWeike Chen 			(SSCR1_TxTresh(tx_thres) & SSCR1_TFT);
1181e5262d05SWeike Chen 		break;
1182e5262d05SWeike Chen 	}
1183e5262d05SWeike Chen 
1184ca632f55SGrant Likely 	chip->cr1 &= ~(SSCR1_SPO | SSCR1_SPH);
1185ca632f55SGrant Likely 	chip->cr1 |= (((spi->mode & SPI_CPHA) != 0) ? SSCR1_SPH : 0)
1186ca632f55SGrant Likely 			| (((spi->mode & SPI_CPOL) != 0) ? SSCR1_SPO : 0);
1187ca632f55SGrant Likely 
1188b833172fSMika Westerberg 	if (spi->mode & SPI_LOOP)
1189b833172fSMika Westerberg 		chip->cr1 |= SSCR1_LBM;
1190b833172fSMika Westerberg 
1191ca632f55SGrant Likely 	/* NOTE:  PXA25x_SSP _could_ use external clocking ... */
1192ca632f55SGrant Likely 	if (!pxa25x_ssp_comp(drv_data))
1193ca632f55SGrant Likely 		dev_dbg(&spi->dev, "%ld Hz actual, %s\n",
11943343b7a6SMika Westerberg 			drv_data->max_clk_rate
1195ca632f55SGrant Likely 				/ (1 + ((chip->cr0 & SSCR0_SCR(0xfff)) >> 8)),
1196ca632f55SGrant Likely 			chip->enable_dma ? "DMA" : "PIO");
1197ca632f55SGrant Likely 	else
1198ca632f55SGrant Likely 		dev_dbg(&spi->dev, "%ld Hz actual, %s\n",
11993343b7a6SMika Westerberg 			drv_data->max_clk_rate / 2
1200ca632f55SGrant Likely 				/ (1 + ((chip->cr0 & SSCR0_SCR(0x0ff)) >> 8)),
1201ca632f55SGrant Likely 			chip->enable_dma ? "DMA" : "PIO");
1202ca632f55SGrant Likely 
1203ca632f55SGrant Likely 	if (spi->bits_per_word <= 8) {
1204ca632f55SGrant Likely 		chip->n_bytes = 1;
1205ca632f55SGrant Likely 		chip->read = u8_reader;
1206ca632f55SGrant Likely 		chip->write = u8_writer;
1207ca632f55SGrant Likely 	} else if (spi->bits_per_word <= 16) {
1208ca632f55SGrant Likely 		chip->n_bytes = 2;
1209ca632f55SGrant Likely 		chip->read = u16_reader;
1210ca632f55SGrant Likely 		chip->write = u16_writer;
1211ca632f55SGrant Likely 	} else if (spi->bits_per_word <= 32) {
1212e5262d05SWeike Chen 		if (!is_quark_x1000_ssp(drv_data))
1213ca632f55SGrant Likely 			chip->cr0 |= SSCR0_EDSS;
1214ca632f55SGrant Likely 		chip->n_bytes = 4;
1215ca632f55SGrant Likely 		chip->read = u32_reader;
1216ca632f55SGrant Likely 		chip->write = u32_writer;
1217ca632f55SGrant Likely 	}
1218ca632f55SGrant Likely 	chip->bits_per_word = spi->bits_per_word;
1219ca632f55SGrant Likely 
1220ca632f55SGrant Likely 	spi_set_ctldata(spi, chip);
1221ca632f55SGrant Likely 
1222ca632f55SGrant Likely 	if (drv_data->ssp_type == CE4100_SSP)
1223ca632f55SGrant Likely 		return 0;
1224ca632f55SGrant Likely 
1225ca632f55SGrant Likely 	return setup_cs(spi, chip, chip_info);
1226ca632f55SGrant Likely }
1227ca632f55SGrant Likely 
1228ca632f55SGrant Likely static void cleanup(struct spi_device *spi)
1229ca632f55SGrant Likely {
1230ca632f55SGrant Likely 	struct chip_data *chip = spi_get_ctldata(spi);
1231ca632f55SGrant Likely 	struct driver_data *drv_data = spi_master_get_devdata(spi->master);
1232ca632f55SGrant Likely 
1233ca632f55SGrant Likely 	if (!chip)
1234ca632f55SGrant Likely 		return;
1235ca632f55SGrant Likely 
1236ca632f55SGrant Likely 	if (drv_data->ssp_type != CE4100_SSP && gpio_is_valid(chip->gpio_cs))
1237ca632f55SGrant Likely 		gpio_free(chip->gpio_cs);
1238ca632f55SGrant Likely 
1239ca632f55SGrant Likely 	kfree(chip);
1240ca632f55SGrant Likely }
1241ca632f55SGrant Likely 
1242a3496855SMika Westerberg #ifdef CONFIG_ACPI
1243a3496855SMika Westerberg static struct pxa2xx_spi_master *
1244a3496855SMika Westerberg pxa2xx_spi_acpi_get_pdata(struct platform_device *pdev)
1245a3496855SMika Westerberg {
1246a3496855SMika Westerberg 	struct pxa2xx_spi_master *pdata;
1247a3496855SMika Westerberg 	struct acpi_device *adev;
1248a3496855SMika Westerberg 	struct ssp_device *ssp;
1249a3496855SMika Westerberg 	struct resource *res;
1250a3496855SMika Westerberg 	int devid;
1251a3496855SMika Westerberg 
1252a3496855SMika Westerberg 	if (!ACPI_HANDLE(&pdev->dev) ||
1253a3496855SMika Westerberg 	    acpi_bus_get_device(ACPI_HANDLE(&pdev->dev), &adev))
1254a3496855SMika Westerberg 		return NULL;
1255a3496855SMika Westerberg 
1256cc0ee987SMika Westerberg 	pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
12579deae459SJingoo Han 	if (!pdata)
1258a3496855SMika Westerberg 		return NULL;
1259a3496855SMika Westerberg 
1260a3496855SMika Westerberg 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1261a3496855SMika Westerberg 	if (!res)
1262a3496855SMika Westerberg 		return NULL;
1263a3496855SMika Westerberg 
1264a3496855SMika Westerberg 	ssp = &pdata->ssp;
1265a3496855SMika Westerberg 
1266a3496855SMika Westerberg 	ssp->phys_base = res->start;
1267cbfd6a21SSachin Kamat 	ssp->mmio_base = devm_ioremap_resource(&pdev->dev, res);
1268cbfd6a21SSachin Kamat 	if (IS_ERR(ssp->mmio_base))
12696dc81f6fSMika Westerberg 		return NULL;
1270a3496855SMika Westerberg 
1271a3496855SMika Westerberg 	ssp->clk = devm_clk_get(&pdev->dev, NULL);
1272a3496855SMika Westerberg 	ssp->irq = platform_get_irq(pdev, 0);
1273a3496855SMika Westerberg 	ssp->type = LPSS_SSP;
1274a3496855SMika Westerberg 	ssp->pdev = pdev;
1275a3496855SMika Westerberg 
1276a3496855SMika Westerberg 	ssp->port_id = -1;
1277a3496855SMika Westerberg 	if (adev->pnp.unique_id && !kstrtoint(adev->pnp.unique_id, 0, &devid))
1278a3496855SMika Westerberg 		ssp->port_id = devid;
1279a3496855SMika Westerberg 
1280a3496855SMika Westerberg 	pdata->num_chipselect = 1;
1281cddb339bSMika Westerberg 	pdata->enable_dma = true;
1282a3496855SMika Westerberg 
1283a3496855SMika Westerberg 	return pdata;
1284a3496855SMika Westerberg }
1285a3496855SMika Westerberg 
1286a3496855SMika Westerberg static struct acpi_device_id pxa2xx_spi_acpi_match[] = {
1287a3496855SMika Westerberg 	{ "INT33C0", 0 },
1288a3496855SMika Westerberg 	{ "INT33C1", 0 },
128954acbd96SMika Westerberg 	{ "INT3430", 0 },
129054acbd96SMika Westerberg 	{ "INT3431", 0 },
12914b30f2a1SMika Westerberg 	{ "80860F0E", 0 },
1292aca26364SAlan Cox 	{ "8086228E", 0 },
1293a3496855SMika Westerberg 	{ },
1294a3496855SMika Westerberg };
1295a3496855SMika Westerberg MODULE_DEVICE_TABLE(acpi, pxa2xx_spi_acpi_match);
1296a3496855SMika Westerberg #else
1297a3496855SMika Westerberg static inline struct pxa2xx_spi_master *
1298a3496855SMika Westerberg pxa2xx_spi_acpi_get_pdata(struct platform_device *pdev)
1299a3496855SMika Westerberg {
1300a3496855SMika Westerberg 	return NULL;
1301a3496855SMika Westerberg }
1302a3496855SMika Westerberg #endif
1303a3496855SMika Westerberg 
1304fd4a319bSGrant Likely static int pxa2xx_spi_probe(struct platform_device *pdev)
1305ca632f55SGrant Likely {
1306ca632f55SGrant Likely 	struct device *dev = &pdev->dev;
1307ca632f55SGrant Likely 	struct pxa2xx_spi_master *platform_info;
1308ca632f55SGrant Likely 	struct spi_master *master;
1309ca632f55SGrant Likely 	struct driver_data *drv_data;
1310ca632f55SGrant Likely 	struct ssp_device *ssp;
1311ca632f55SGrant Likely 	int status;
1312c039dd27SJarkko Nikula 	u32 tmp;
1313ca632f55SGrant Likely 
1314851bacf5SMika Westerberg 	platform_info = dev_get_platdata(dev);
1315851bacf5SMika Westerberg 	if (!platform_info) {
1316a3496855SMika Westerberg 		platform_info = pxa2xx_spi_acpi_get_pdata(pdev);
1317a3496855SMika Westerberg 		if (!platform_info) {
1318851bacf5SMika Westerberg 			dev_err(&pdev->dev, "missing platform data\n");
1319851bacf5SMika Westerberg 			return -ENODEV;
1320851bacf5SMika Westerberg 		}
1321a3496855SMika Westerberg 	}
1322ca632f55SGrant Likely 
1323ca632f55SGrant Likely 	ssp = pxa_ssp_request(pdev->id, pdev->name);
1324851bacf5SMika Westerberg 	if (!ssp)
1325851bacf5SMika Westerberg 		ssp = &platform_info->ssp;
1326851bacf5SMika Westerberg 
1327851bacf5SMika Westerberg 	if (!ssp->mmio_base) {
1328851bacf5SMika Westerberg 		dev_err(&pdev->dev, "failed to get ssp\n");
1329ca632f55SGrant Likely 		return -ENODEV;
1330ca632f55SGrant Likely 	}
1331ca632f55SGrant Likely 
1332ca632f55SGrant Likely 	/* Allocate master with space for drv_data and null dma buffer */
1333ca632f55SGrant Likely 	master = spi_alloc_master(dev, sizeof(struct driver_data) + 16);
1334ca632f55SGrant Likely 	if (!master) {
1335ca632f55SGrant Likely 		dev_err(&pdev->dev, "cannot alloc spi_master\n");
1336ca632f55SGrant Likely 		pxa_ssp_free(ssp);
1337ca632f55SGrant Likely 		return -ENOMEM;
1338ca632f55SGrant Likely 	}
1339ca632f55SGrant Likely 	drv_data = spi_master_get_devdata(master);
1340ca632f55SGrant Likely 	drv_data->master = master;
1341ca632f55SGrant Likely 	drv_data->master_info = platform_info;
1342ca632f55SGrant Likely 	drv_data->pdev = pdev;
1343ca632f55SGrant Likely 	drv_data->ssp = ssp;
1344ca632f55SGrant Likely 
1345ca632f55SGrant Likely 	master->dev.parent = &pdev->dev;
1346ca632f55SGrant Likely 	master->dev.of_node = pdev->dev.of_node;
1347ca632f55SGrant Likely 	/* the spi->mode bits understood by this driver: */
1348b833172fSMika Westerberg 	master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH | SPI_LOOP;
1349ca632f55SGrant Likely 
1350851bacf5SMika Westerberg 	master->bus_num = ssp->port_id;
1351ca632f55SGrant Likely 	master->num_chipselect = platform_info->num_chipselect;
1352ca632f55SGrant Likely 	master->dma_alignment = DMA_ALIGNMENT;
1353ca632f55SGrant Likely 	master->cleanup = cleanup;
1354ca632f55SGrant Likely 	master->setup = setup;
13557f86bde9SMika Westerberg 	master->transfer_one_message = pxa2xx_spi_transfer_one_message;
13567d94a505SMika Westerberg 	master->unprepare_transfer_hardware = pxa2xx_spi_unprepare_transfer;
13577dd62787SMark Brown 	master->auto_runtime_pm = true;
1358ca632f55SGrant Likely 
1359ca632f55SGrant Likely 	drv_data->ssp_type = ssp->type;
13602b9b84f4SMika Westerberg 	drv_data->null_dma_buf = (u32 *)PTR_ALIGN(&drv_data[1], DMA_ALIGNMENT);
1361ca632f55SGrant Likely 
1362ca632f55SGrant Likely 	drv_data->ioaddr = ssp->mmio_base;
1363ca632f55SGrant Likely 	drv_data->ssdr_physical = ssp->phys_base + SSDR;
1364ca632f55SGrant Likely 	if (pxa25x_ssp_comp(drv_data)) {
1365e5262d05SWeike Chen 		switch (drv_data->ssp_type) {
1366e5262d05SWeike Chen 		case QUARK_X1000_SSP:
1367e5262d05SWeike Chen 			master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 32);
1368e5262d05SWeike Chen 			break;
1369e5262d05SWeike Chen 		default:
137024778be2SStephen Warren 			master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 16);
1371e5262d05SWeike Chen 			break;
1372e5262d05SWeike Chen 		}
1373e5262d05SWeike Chen 
1374ca632f55SGrant Likely 		drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE;
1375ca632f55SGrant Likely 		drv_data->dma_cr1 = 0;
1376ca632f55SGrant Likely 		drv_data->clear_sr = SSSR_ROR;
1377ca632f55SGrant Likely 		drv_data->mask_sr = SSSR_RFS | SSSR_TFS | SSSR_ROR;
1378ca632f55SGrant Likely 	} else {
137924778be2SStephen Warren 		master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 32);
1380ca632f55SGrant Likely 		drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE | SSCR1_TINTE;
13815928808eSMika Westerberg 		drv_data->dma_cr1 = DEFAULT_DMA_CR1;
1382ca632f55SGrant Likely 		drv_data->clear_sr = SSSR_ROR | SSSR_TINT;
1383ca632f55SGrant Likely 		drv_data->mask_sr = SSSR_TINT | SSSR_RFS | SSSR_TFS | SSSR_ROR;
1384ca632f55SGrant Likely 	}
1385ca632f55SGrant Likely 
1386ca632f55SGrant Likely 	status = request_irq(ssp->irq, ssp_int, IRQF_SHARED, dev_name(dev),
1387ca632f55SGrant Likely 			drv_data);
1388ca632f55SGrant Likely 	if (status < 0) {
1389ca632f55SGrant Likely 		dev_err(&pdev->dev, "cannot get IRQ %d\n", ssp->irq);
1390ca632f55SGrant Likely 		goto out_error_master_alloc;
1391ca632f55SGrant Likely 	}
1392ca632f55SGrant Likely 
1393ca632f55SGrant Likely 	/* Setup DMA if requested */
1394ca632f55SGrant Likely 	drv_data->tx_channel = -1;
1395ca632f55SGrant Likely 	drv_data->rx_channel = -1;
1396ca632f55SGrant Likely 	if (platform_info->enable_dma) {
1397cd7bed00SMika Westerberg 		status = pxa2xx_spi_dma_setup(drv_data);
1398cd7bed00SMika Westerberg 		if (status) {
1399cddb339bSMika Westerberg 			dev_dbg(dev, "no DMA channels available, using PIO\n");
1400cd7bed00SMika Westerberg 			platform_info->enable_dma = false;
1401ca632f55SGrant Likely 		}
1402ca632f55SGrant Likely 	}
1403ca632f55SGrant Likely 
1404ca632f55SGrant Likely 	/* Enable SOC clock */
14053343b7a6SMika Westerberg 	clk_prepare_enable(ssp->clk);
14063343b7a6SMika Westerberg 
14073343b7a6SMika Westerberg 	drv_data->max_clk_rate = clk_get_rate(ssp->clk);
1408ca632f55SGrant Likely 
1409ca632f55SGrant Likely 	/* Load default SSP configuration */
1410c039dd27SJarkko Nikula 	pxa2xx_spi_write(drv_data, SSCR0, 0);
1411e5262d05SWeike Chen 	switch (drv_data->ssp_type) {
1412e5262d05SWeike Chen 	case QUARK_X1000_SSP:
1413c039dd27SJarkko Nikula 		tmp = QUARK_X1000_SSCR1_RxTresh(RX_THRESH_QUARK_X1000_DFLT)
1414c039dd27SJarkko Nikula 		      | QUARK_X1000_SSCR1_TxTresh(TX_THRESH_QUARK_X1000_DFLT);
1415c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, SSCR1, tmp);
1416e5262d05SWeike Chen 
1417e5262d05SWeike Chen 		/* using the Motorola SPI protocol and use 8 bit frame */
1418c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, SSCR0,
1419c039dd27SJarkko Nikula 				 QUARK_X1000_SSCR0_Motorola
1420c039dd27SJarkko Nikula 				 | QUARK_X1000_SSCR0_DataSize(8));
1421e5262d05SWeike Chen 		break;
1422e5262d05SWeike Chen 	default:
1423c039dd27SJarkko Nikula 		tmp = SSCR1_RxTresh(RX_THRESH_DFLT) |
1424c039dd27SJarkko Nikula 		      SSCR1_TxTresh(TX_THRESH_DFLT);
1425c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, SSCR1, tmp);
1426c039dd27SJarkko Nikula 		tmp = SSCR0_SCR(2) | SSCR0_Motorola | SSCR0_DataSize(8);
1427c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, SSCR0, tmp);
1428e5262d05SWeike Chen 		break;
1429e5262d05SWeike Chen 	}
1430e5262d05SWeike Chen 
1431ca632f55SGrant Likely 	if (!pxa25x_ssp_comp(drv_data))
1432c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, SSTO, 0);
1433e5262d05SWeike Chen 
1434e5262d05SWeike Chen 	if (!is_quark_x1000_ssp(drv_data))
1435c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, SSPSP, 0);
1436ca632f55SGrant Likely 
14377566bcc7SJarkko Nikula 	if (is_lpss_ssp(drv_data))
1438a0d2642eSMika Westerberg 		lpss_ssp_setup(drv_data);
1439a0d2642eSMika Westerberg 
14407f86bde9SMika Westerberg 	tasklet_init(&drv_data->pump_transfers, pump_transfers,
14417f86bde9SMika Westerberg 		     (unsigned long)drv_data);
1442ca632f55SGrant Likely 
1443836d1a22SAntonio Ospite 	pm_runtime_set_autosuspend_delay(&pdev->dev, 50);
1444836d1a22SAntonio Ospite 	pm_runtime_use_autosuspend(&pdev->dev);
1445836d1a22SAntonio Ospite 	pm_runtime_set_active(&pdev->dev);
1446836d1a22SAntonio Ospite 	pm_runtime_enable(&pdev->dev);
1447836d1a22SAntonio Ospite 
1448ca632f55SGrant Likely 	/* Register with the SPI framework */
1449ca632f55SGrant Likely 	platform_set_drvdata(pdev, drv_data);
1450a807fcd0SJingoo Han 	status = devm_spi_register_master(&pdev->dev, master);
1451ca632f55SGrant Likely 	if (status != 0) {
1452ca632f55SGrant Likely 		dev_err(&pdev->dev, "problem registering spi master\n");
14537f86bde9SMika Westerberg 		goto out_error_clock_enabled;
1454ca632f55SGrant Likely 	}
1455ca632f55SGrant Likely 
1456ca632f55SGrant Likely 	return status;
1457ca632f55SGrant Likely 
1458ca632f55SGrant Likely out_error_clock_enabled:
14593343b7a6SMika Westerberg 	clk_disable_unprepare(ssp->clk);
1460cd7bed00SMika Westerberg 	pxa2xx_spi_dma_release(drv_data);
1461ca632f55SGrant Likely 	free_irq(ssp->irq, drv_data);
1462ca632f55SGrant Likely 
1463ca632f55SGrant Likely out_error_master_alloc:
1464ca632f55SGrant Likely 	spi_master_put(master);
1465ca632f55SGrant Likely 	pxa_ssp_free(ssp);
1466ca632f55SGrant Likely 	return status;
1467ca632f55SGrant Likely }
1468ca632f55SGrant Likely 
1469ca632f55SGrant Likely static int pxa2xx_spi_remove(struct platform_device *pdev)
1470ca632f55SGrant Likely {
1471ca632f55SGrant Likely 	struct driver_data *drv_data = platform_get_drvdata(pdev);
1472ca632f55SGrant Likely 	struct ssp_device *ssp;
1473ca632f55SGrant Likely 
1474ca632f55SGrant Likely 	if (!drv_data)
1475ca632f55SGrant Likely 		return 0;
1476ca632f55SGrant Likely 	ssp = drv_data->ssp;
1477ca632f55SGrant Likely 
14787d94a505SMika Westerberg 	pm_runtime_get_sync(&pdev->dev);
14797d94a505SMika Westerberg 
1480ca632f55SGrant Likely 	/* Disable the SSP at the peripheral and SOC level */
1481c039dd27SJarkko Nikula 	pxa2xx_spi_write(drv_data, SSCR0, 0);
14823343b7a6SMika Westerberg 	clk_disable_unprepare(ssp->clk);
1483ca632f55SGrant Likely 
1484ca632f55SGrant Likely 	/* Release DMA */
1485cd7bed00SMika Westerberg 	if (drv_data->master_info->enable_dma)
1486cd7bed00SMika Westerberg 		pxa2xx_spi_dma_release(drv_data);
1487ca632f55SGrant Likely 
14887d94a505SMika Westerberg 	pm_runtime_put_noidle(&pdev->dev);
14897d94a505SMika Westerberg 	pm_runtime_disable(&pdev->dev);
14907d94a505SMika Westerberg 
1491ca632f55SGrant Likely 	/* Release IRQ */
1492ca632f55SGrant Likely 	free_irq(ssp->irq, drv_data);
1493ca632f55SGrant Likely 
1494ca632f55SGrant Likely 	/* Release SSP */
1495ca632f55SGrant Likely 	pxa_ssp_free(ssp);
1496ca632f55SGrant Likely 
1497ca632f55SGrant Likely 	return 0;
1498ca632f55SGrant Likely }
1499ca632f55SGrant Likely 
1500ca632f55SGrant Likely static void pxa2xx_spi_shutdown(struct platform_device *pdev)
1501ca632f55SGrant Likely {
1502ca632f55SGrant Likely 	int status = 0;
1503ca632f55SGrant Likely 
1504ca632f55SGrant Likely 	if ((status = pxa2xx_spi_remove(pdev)) != 0)
1505ca632f55SGrant Likely 		dev_err(&pdev->dev, "shutdown failed with %d\n", status);
1506ca632f55SGrant Likely }
1507ca632f55SGrant Likely 
1508382cebb0SMika Westerberg #ifdef CONFIG_PM_SLEEP
1509ca632f55SGrant Likely static int pxa2xx_spi_suspend(struct device *dev)
1510ca632f55SGrant Likely {
1511ca632f55SGrant Likely 	struct driver_data *drv_data = dev_get_drvdata(dev);
1512ca632f55SGrant Likely 	struct ssp_device *ssp = drv_data->ssp;
1513ca632f55SGrant Likely 	int status = 0;
1514ca632f55SGrant Likely 
15157f86bde9SMika Westerberg 	status = spi_master_suspend(drv_data->master);
1516ca632f55SGrant Likely 	if (status != 0)
1517ca632f55SGrant Likely 		return status;
1518c039dd27SJarkko Nikula 	pxa2xx_spi_write(drv_data, SSCR0, 0);
15192b9375b9SDmitry Eremin-Solenikov 
15202b9375b9SDmitry Eremin-Solenikov 	if (!pm_runtime_suspended(dev))
15213343b7a6SMika Westerberg 		clk_disable_unprepare(ssp->clk);
1522ca632f55SGrant Likely 
1523ca632f55SGrant Likely 	return 0;
1524ca632f55SGrant Likely }
1525ca632f55SGrant Likely 
1526ca632f55SGrant Likely static int pxa2xx_spi_resume(struct device *dev)
1527ca632f55SGrant Likely {
1528ca632f55SGrant Likely 	struct driver_data *drv_data = dev_get_drvdata(dev);
1529ca632f55SGrant Likely 	struct ssp_device *ssp = drv_data->ssp;
1530ca632f55SGrant Likely 	int status = 0;
1531ca632f55SGrant Likely 
1532cd7bed00SMika Westerberg 	pxa2xx_spi_dma_resume(drv_data);
1533ca632f55SGrant Likely 
1534ca632f55SGrant Likely 	/* Enable the SSP clock */
15352b9375b9SDmitry Eremin-Solenikov 	if (!pm_runtime_suspended(dev))
15363343b7a6SMika Westerberg 		clk_prepare_enable(ssp->clk);
1537ca632f55SGrant Likely 
1538c50325f7SChew, Chiau Ee 	/* Restore LPSS private register bits */
153948421adfSJarkko Nikula 	if (is_lpss_ssp(drv_data))
1540c50325f7SChew, Chiau Ee 		lpss_ssp_setup(drv_data);
1541c50325f7SChew, Chiau Ee 
1542ca632f55SGrant Likely 	/* Start the queue running */
15437f86bde9SMika Westerberg 	status = spi_master_resume(drv_data->master);
1544ca632f55SGrant Likely 	if (status != 0) {
1545ca632f55SGrant Likely 		dev_err(dev, "problem starting queue (%d)\n", status);
1546ca632f55SGrant Likely 		return status;
1547ca632f55SGrant Likely 	}
1548ca632f55SGrant Likely 
1549ca632f55SGrant Likely 	return 0;
1550ca632f55SGrant Likely }
15517d94a505SMika Westerberg #endif
15527d94a505SMika Westerberg 
1553ec833050SRafael J. Wysocki #ifdef CONFIG_PM
15547d94a505SMika Westerberg static int pxa2xx_spi_runtime_suspend(struct device *dev)
15557d94a505SMika Westerberg {
15567d94a505SMika Westerberg 	struct driver_data *drv_data = dev_get_drvdata(dev);
15577d94a505SMika Westerberg 
15587d94a505SMika Westerberg 	clk_disable_unprepare(drv_data->ssp->clk);
15597d94a505SMika Westerberg 	return 0;
15607d94a505SMika Westerberg }
15617d94a505SMika Westerberg 
15627d94a505SMika Westerberg static int pxa2xx_spi_runtime_resume(struct device *dev)
15637d94a505SMika Westerberg {
15647d94a505SMika Westerberg 	struct driver_data *drv_data = dev_get_drvdata(dev);
15657d94a505SMika Westerberg 
15667d94a505SMika Westerberg 	clk_prepare_enable(drv_data->ssp->clk);
15677d94a505SMika Westerberg 	return 0;
15687d94a505SMika Westerberg }
15697d94a505SMika Westerberg #endif
1570ca632f55SGrant Likely 
1571ca632f55SGrant Likely static const struct dev_pm_ops pxa2xx_spi_pm_ops = {
15727d94a505SMika Westerberg 	SET_SYSTEM_SLEEP_PM_OPS(pxa2xx_spi_suspend, pxa2xx_spi_resume)
15737d94a505SMika Westerberg 	SET_RUNTIME_PM_OPS(pxa2xx_spi_runtime_suspend,
15747d94a505SMika Westerberg 			   pxa2xx_spi_runtime_resume, NULL)
1575ca632f55SGrant Likely };
1576ca632f55SGrant Likely 
1577ca632f55SGrant Likely static struct platform_driver driver = {
1578ca632f55SGrant Likely 	.driver = {
1579ca632f55SGrant Likely 		.name	= "pxa2xx-spi",
1580ca632f55SGrant Likely 		.pm	= &pxa2xx_spi_pm_ops,
1581a3496855SMika Westerberg 		.acpi_match_table = ACPI_PTR(pxa2xx_spi_acpi_match),
1582ca632f55SGrant Likely 	},
1583ca632f55SGrant Likely 	.probe = pxa2xx_spi_probe,
1584ca632f55SGrant Likely 	.remove = pxa2xx_spi_remove,
1585ca632f55SGrant Likely 	.shutdown = pxa2xx_spi_shutdown,
1586ca632f55SGrant Likely };
1587ca632f55SGrant Likely 
1588ca632f55SGrant Likely static int __init pxa2xx_spi_init(void)
1589ca632f55SGrant Likely {
1590ca632f55SGrant Likely 	return platform_driver_register(&driver);
1591ca632f55SGrant Likely }
1592ca632f55SGrant Likely subsys_initcall(pxa2xx_spi_init);
1593ca632f55SGrant Likely 
1594ca632f55SGrant Likely static void __exit pxa2xx_spi_exit(void)
1595ca632f55SGrant Likely {
1596ca632f55SGrant Likely 	platform_driver_unregister(&driver);
1597ca632f55SGrant Likely }
1598ca632f55SGrant Likely module_exit(pxa2xx_spi_exit);
1599