xref: /openbmc/linux/drivers/spi/spi-pxa2xx.c (revision 8b136baa5892f25bba0373d6eb0f5f84efc93986)
1ca632f55SGrant Likely /*
2ca632f55SGrant Likely  * Copyright (C) 2005 Stephen Street / StreetFire Sound Labs
3a0d2642eSMika Westerberg  * Copyright (C) 2013, Intel Corporation
4ca632f55SGrant Likely  *
5ca632f55SGrant Likely  * This program is free software; you can redistribute it and/or modify
6ca632f55SGrant Likely  * it under the terms of the GNU General Public License as published by
7ca632f55SGrant Likely  * the Free Software Foundation; either version 2 of the License, or
8ca632f55SGrant Likely  * (at your option) any later version.
9ca632f55SGrant Likely  *
10ca632f55SGrant Likely  * This program is distributed in the hope that it will be useful,
11ca632f55SGrant Likely  * but WITHOUT ANY WARRANTY; without even the implied warranty of
12ca632f55SGrant Likely  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
13ca632f55SGrant Likely  * GNU General Public License for more details.
14ca632f55SGrant Likely  */
15ca632f55SGrant Likely 
16*8b136baaSJarkko Nikula #include <linux/bitops.h>
17ca632f55SGrant Likely #include <linux/init.h>
18ca632f55SGrant Likely #include <linux/module.h>
19ca632f55SGrant Likely #include <linux/device.h>
20ca632f55SGrant Likely #include <linux/ioport.h>
21ca632f55SGrant Likely #include <linux/errno.h>
22cbfd6a21SSachin Kamat #include <linux/err.h>
23ca632f55SGrant Likely #include <linux/interrupt.h>
249df461ecSAndy Shevchenko #include <linux/kernel.h>
2534cadd9cSJarkko Nikula #include <linux/pci.h>
26ca632f55SGrant Likely #include <linux/platform_device.h>
27ca632f55SGrant Likely #include <linux/spi/pxa2xx_spi.h>
28ca632f55SGrant Likely #include <linux/spi/spi.h>
29ca632f55SGrant Likely #include <linux/delay.h>
30ca632f55SGrant Likely #include <linux/gpio.h>
31ca632f55SGrant Likely #include <linux/slab.h>
323343b7a6SMika Westerberg #include <linux/clk.h>
337d94a505SMika Westerberg #include <linux/pm_runtime.h>
34a3496855SMika Westerberg #include <linux/acpi.h>
35ca632f55SGrant Likely 
36cd7bed00SMika Westerberg #include "spi-pxa2xx.h"
37ca632f55SGrant Likely 
38ca632f55SGrant Likely MODULE_AUTHOR("Stephen Street");
39ca632f55SGrant Likely MODULE_DESCRIPTION("PXA2xx SSP SPI Controller");
40ca632f55SGrant Likely MODULE_LICENSE("GPL");
41ca632f55SGrant Likely MODULE_ALIAS("platform:pxa2xx-spi");
42ca632f55SGrant Likely 
43ca632f55SGrant Likely #define TIMOUT_DFLT		1000
44ca632f55SGrant Likely 
45ca632f55SGrant Likely /*
46ca632f55SGrant Likely  * for testing SSCR1 changes that require SSP restart, basically
47ca632f55SGrant Likely  * everything except the service and interrupt enables, the pxa270 developer
48ca632f55SGrant Likely  * manual says only SSCR1_SCFR, SSCR1_SPH, SSCR1_SPO need to be in this
49ca632f55SGrant Likely  * list, but the PXA255 dev man says all bits without really meaning the
50ca632f55SGrant Likely  * service and interrupt enables
51ca632f55SGrant Likely  */
52ca632f55SGrant Likely #define SSCR1_CHANGE_MASK (SSCR1_TTELP | SSCR1_TTE | SSCR1_SCFR \
53ca632f55SGrant Likely 				| SSCR1_ECRA | SSCR1_ECRB | SSCR1_SCLKDIR \
54ca632f55SGrant Likely 				| SSCR1_SFRMDIR | SSCR1_RWOT | SSCR1_TRAIL \
55ca632f55SGrant Likely 				| SSCR1_IFS | SSCR1_STRF | SSCR1_EFWR \
56ca632f55SGrant Likely 				| SSCR1_RFT | SSCR1_TFT | SSCR1_MWDS \
57ca632f55SGrant Likely 				| SSCR1_SPH | SSCR1_SPO | SSCR1_LBM)
58ca632f55SGrant Likely 
59e5262d05SWeike Chen #define QUARK_X1000_SSCR1_CHANGE_MASK (QUARK_X1000_SSCR1_STRF	\
60e5262d05SWeike Chen 				| QUARK_X1000_SSCR1_EFWR	\
61e5262d05SWeike Chen 				| QUARK_X1000_SSCR1_RFT		\
62e5262d05SWeike Chen 				| QUARK_X1000_SSCR1_TFT		\
63e5262d05SWeike Chen 				| SSCR1_SPH | SSCR1_SPO | SSCR1_LBM)
64e5262d05SWeike Chen 
65624ea72eSJarkko Nikula #define LPSS_GENERAL_REG_RXTO_HOLDOFF_DISABLE	BIT(24)
66624ea72eSJarkko Nikula #define LPSS_CS_CONTROL_SW_MODE			BIT(0)
67624ea72eSJarkko Nikula #define LPSS_CS_CONTROL_CS_HIGH			BIT(1)
68d0283eb2SJarkko Nikula #define LPSS_CS_CONTROL_CS_SEL_SHIFT		8
69d0283eb2SJarkko Nikula #define LPSS_CS_CONTROL_CS_SEL_MASK		(3 << LPSS_CS_CONTROL_CS_SEL_SHIFT)
70*8b136baaSJarkko Nikula #define LPSS_CAPS_CS_EN_SHIFT			9
71*8b136baaSJarkko Nikula #define LPSS_CAPS_CS_EN_MASK			(0xf << LPSS_CAPS_CS_EN_SHIFT)
72a0d2642eSMika Westerberg 
73dccf7369SJarkko Nikula struct lpss_config {
74dccf7369SJarkko Nikula 	/* LPSS offset from drv_data->ioaddr */
75dccf7369SJarkko Nikula 	unsigned offset;
76dccf7369SJarkko Nikula 	/* Register offsets from drv_data->lpss_base or -1 */
77dccf7369SJarkko Nikula 	int reg_general;
78dccf7369SJarkko Nikula 	int reg_ssp;
79dccf7369SJarkko Nikula 	int reg_cs_ctrl;
80*8b136baaSJarkko Nikula 	int reg_capabilities;
81dccf7369SJarkko Nikula 	/* FIFO thresholds */
82dccf7369SJarkko Nikula 	u32 rx_threshold;
83dccf7369SJarkko Nikula 	u32 tx_threshold_lo;
84dccf7369SJarkko Nikula 	u32 tx_threshold_hi;
85dccf7369SJarkko Nikula };
86dccf7369SJarkko Nikula 
87dccf7369SJarkko Nikula /* Keep these sorted with enum pxa_ssp_type */
88dccf7369SJarkko Nikula static const struct lpss_config lpss_platforms[] = {
89dccf7369SJarkko Nikula 	{	/* LPSS_LPT_SSP */
90dccf7369SJarkko Nikula 		.offset = 0x800,
91dccf7369SJarkko Nikula 		.reg_general = 0x08,
92dccf7369SJarkko Nikula 		.reg_ssp = 0x0c,
93dccf7369SJarkko Nikula 		.reg_cs_ctrl = 0x18,
94*8b136baaSJarkko Nikula 		.reg_capabilities = -1,
95dccf7369SJarkko Nikula 		.rx_threshold = 64,
96dccf7369SJarkko Nikula 		.tx_threshold_lo = 160,
97dccf7369SJarkko Nikula 		.tx_threshold_hi = 224,
98dccf7369SJarkko Nikula 	},
99dccf7369SJarkko Nikula 	{	/* LPSS_BYT_SSP */
100dccf7369SJarkko Nikula 		.offset = 0x400,
101dccf7369SJarkko Nikula 		.reg_general = 0x08,
102dccf7369SJarkko Nikula 		.reg_ssp = 0x0c,
103dccf7369SJarkko Nikula 		.reg_cs_ctrl = 0x18,
104*8b136baaSJarkko Nikula 		.reg_capabilities = -1,
105dccf7369SJarkko Nikula 		.rx_threshold = 64,
106dccf7369SJarkko Nikula 		.tx_threshold_lo = 160,
107dccf7369SJarkko Nikula 		.tx_threshold_hi = 224,
108dccf7369SJarkko Nikula 	},
10934cadd9cSJarkko Nikula 	{	/* LPSS_SPT_SSP */
11034cadd9cSJarkko Nikula 		.offset = 0x200,
11134cadd9cSJarkko Nikula 		.reg_general = -1,
11234cadd9cSJarkko Nikula 		.reg_ssp = 0x20,
11334cadd9cSJarkko Nikula 		.reg_cs_ctrl = 0x24,
114*8b136baaSJarkko Nikula 		.reg_capabilities = 0xfc,
11534cadd9cSJarkko Nikula 		.rx_threshold = 1,
11634cadd9cSJarkko Nikula 		.tx_threshold_lo = 32,
11734cadd9cSJarkko Nikula 		.tx_threshold_hi = 56,
11834cadd9cSJarkko Nikula 	},
119dccf7369SJarkko Nikula };
120dccf7369SJarkko Nikula 
121dccf7369SJarkko Nikula static inline const struct lpss_config
122dccf7369SJarkko Nikula *lpss_get_config(const struct driver_data *drv_data)
123dccf7369SJarkko Nikula {
124dccf7369SJarkko Nikula 	return &lpss_platforms[drv_data->ssp_type - LPSS_LPT_SSP];
125dccf7369SJarkko Nikula }
126dccf7369SJarkko Nikula 
127a0d2642eSMika Westerberg static bool is_lpss_ssp(const struct driver_data *drv_data)
128a0d2642eSMika Westerberg {
12903fbf488SJarkko Nikula 	switch (drv_data->ssp_type) {
13003fbf488SJarkko Nikula 	case LPSS_LPT_SSP:
13103fbf488SJarkko Nikula 	case LPSS_BYT_SSP:
13234cadd9cSJarkko Nikula 	case LPSS_SPT_SSP:
13303fbf488SJarkko Nikula 		return true;
13403fbf488SJarkko Nikula 	default:
13503fbf488SJarkko Nikula 		return false;
13603fbf488SJarkko Nikula 	}
137a0d2642eSMika Westerberg }
138a0d2642eSMika Westerberg 
139e5262d05SWeike Chen static bool is_quark_x1000_ssp(const struct driver_data *drv_data)
140e5262d05SWeike Chen {
141e5262d05SWeike Chen 	return drv_data->ssp_type == QUARK_X1000_SSP;
142e5262d05SWeike Chen }
143e5262d05SWeike Chen 
1444fdb2424SWeike Chen static u32 pxa2xx_spi_get_ssrc1_change_mask(const struct driver_data *drv_data)
1454fdb2424SWeike Chen {
1464fdb2424SWeike Chen 	switch (drv_data->ssp_type) {
147e5262d05SWeike Chen 	case QUARK_X1000_SSP:
148e5262d05SWeike Chen 		return QUARK_X1000_SSCR1_CHANGE_MASK;
1494fdb2424SWeike Chen 	default:
1504fdb2424SWeike Chen 		return SSCR1_CHANGE_MASK;
1514fdb2424SWeike Chen 	}
1524fdb2424SWeike Chen }
1534fdb2424SWeike Chen 
1544fdb2424SWeike Chen static u32
1554fdb2424SWeike Chen pxa2xx_spi_get_rx_default_thre(const struct driver_data *drv_data)
1564fdb2424SWeike Chen {
1574fdb2424SWeike Chen 	switch (drv_data->ssp_type) {
158e5262d05SWeike Chen 	case QUARK_X1000_SSP:
159e5262d05SWeike Chen 		return RX_THRESH_QUARK_X1000_DFLT;
1604fdb2424SWeike Chen 	default:
1614fdb2424SWeike Chen 		return RX_THRESH_DFLT;
1624fdb2424SWeike Chen 	}
1634fdb2424SWeike Chen }
1644fdb2424SWeike Chen 
1654fdb2424SWeike Chen static bool pxa2xx_spi_txfifo_full(const struct driver_data *drv_data)
1664fdb2424SWeike Chen {
1674fdb2424SWeike Chen 	u32 mask;
1684fdb2424SWeike Chen 
1694fdb2424SWeike Chen 	switch (drv_data->ssp_type) {
170e5262d05SWeike Chen 	case QUARK_X1000_SSP:
171e5262d05SWeike Chen 		mask = QUARK_X1000_SSSR_TFL_MASK;
172e5262d05SWeike Chen 		break;
1734fdb2424SWeike Chen 	default:
1744fdb2424SWeike Chen 		mask = SSSR_TFL_MASK;
1754fdb2424SWeike Chen 		break;
1764fdb2424SWeike Chen 	}
1774fdb2424SWeike Chen 
178c039dd27SJarkko Nikula 	return (pxa2xx_spi_read(drv_data, SSSR) & mask) == mask;
1794fdb2424SWeike Chen }
1804fdb2424SWeike Chen 
1814fdb2424SWeike Chen static void pxa2xx_spi_clear_rx_thre(const struct driver_data *drv_data,
1824fdb2424SWeike Chen 				     u32 *sccr1_reg)
1834fdb2424SWeike Chen {
1844fdb2424SWeike Chen 	u32 mask;
1854fdb2424SWeike Chen 
1864fdb2424SWeike Chen 	switch (drv_data->ssp_type) {
187e5262d05SWeike Chen 	case QUARK_X1000_SSP:
188e5262d05SWeike Chen 		mask = QUARK_X1000_SSCR1_RFT;
189e5262d05SWeike Chen 		break;
1904fdb2424SWeike Chen 	default:
1914fdb2424SWeike Chen 		mask = SSCR1_RFT;
1924fdb2424SWeike Chen 		break;
1934fdb2424SWeike Chen 	}
1944fdb2424SWeike Chen 	*sccr1_reg &= ~mask;
1954fdb2424SWeike Chen }
1964fdb2424SWeike Chen 
1974fdb2424SWeike Chen static void pxa2xx_spi_set_rx_thre(const struct driver_data *drv_data,
1984fdb2424SWeike Chen 				   u32 *sccr1_reg, u32 threshold)
1994fdb2424SWeike Chen {
2004fdb2424SWeike Chen 	switch (drv_data->ssp_type) {
201e5262d05SWeike Chen 	case QUARK_X1000_SSP:
202e5262d05SWeike Chen 		*sccr1_reg |= QUARK_X1000_SSCR1_RxTresh(threshold);
203e5262d05SWeike Chen 		break;
2044fdb2424SWeike Chen 	default:
2054fdb2424SWeike Chen 		*sccr1_reg |= SSCR1_RxTresh(threshold);
2064fdb2424SWeike Chen 		break;
2074fdb2424SWeike Chen 	}
2084fdb2424SWeike Chen }
2094fdb2424SWeike Chen 
2104fdb2424SWeike Chen static u32 pxa2xx_configure_sscr0(const struct driver_data *drv_data,
2114fdb2424SWeike Chen 				  u32 clk_div, u8 bits)
2124fdb2424SWeike Chen {
2134fdb2424SWeike Chen 	switch (drv_data->ssp_type) {
214e5262d05SWeike Chen 	case QUARK_X1000_SSP:
215e5262d05SWeike Chen 		return clk_div
216e5262d05SWeike Chen 			| QUARK_X1000_SSCR0_Motorola
217e5262d05SWeike Chen 			| QUARK_X1000_SSCR0_DataSize(bits > 32 ? 8 : bits)
218e5262d05SWeike Chen 			| SSCR0_SSE;
2194fdb2424SWeike Chen 	default:
2204fdb2424SWeike Chen 		return clk_div
2214fdb2424SWeike Chen 			| SSCR0_Motorola
2224fdb2424SWeike Chen 			| SSCR0_DataSize(bits > 16 ? bits - 16 : bits)
2234fdb2424SWeike Chen 			| SSCR0_SSE
2244fdb2424SWeike Chen 			| (bits > 16 ? SSCR0_EDSS : 0);
2254fdb2424SWeike Chen 	}
2264fdb2424SWeike Chen }
2274fdb2424SWeike Chen 
228a0d2642eSMika Westerberg /*
229a0d2642eSMika Westerberg  * Read and write LPSS SSP private registers. Caller must first check that
230a0d2642eSMika Westerberg  * is_lpss_ssp() returns true before these can be called.
231a0d2642eSMika Westerberg  */
232a0d2642eSMika Westerberg static u32 __lpss_ssp_read_priv(struct driver_data *drv_data, unsigned offset)
233a0d2642eSMika Westerberg {
234a0d2642eSMika Westerberg 	WARN_ON(!drv_data->lpss_base);
235a0d2642eSMika Westerberg 	return readl(drv_data->lpss_base + offset);
236a0d2642eSMika Westerberg }
237a0d2642eSMika Westerberg 
238a0d2642eSMika Westerberg static void __lpss_ssp_write_priv(struct driver_data *drv_data,
239a0d2642eSMika Westerberg 				  unsigned offset, u32 value)
240a0d2642eSMika Westerberg {
241a0d2642eSMika Westerberg 	WARN_ON(!drv_data->lpss_base);
242a0d2642eSMika Westerberg 	writel(value, drv_data->lpss_base + offset);
243a0d2642eSMika Westerberg }
244a0d2642eSMika Westerberg 
245a0d2642eSMika Westerberg /*
246a0d2642eSMika Westerberg  * lpss_ssp_setup - perform LPSS SSP specific setup
247a0d2642eSMika Westerberg  * @drv_data: pointer to the driver private data
248a0d2642eSMika Westerberg  *
249a0d2642eSMika Westerberg  * Perform LPSS SSP specific setup. This function must be called first if
250a0d2642eSMika Westerberg  * one is going to use LPSS SSP private registers.
251a0d2642eSMika Westerberg  */
252a0d2642eSMika Westerberg static void lpss_ssp_setup(struct driver_data *drv_data)
253a0d2642eSMika Westerberg {
254dccf7369SJarkko Nikula 	const struct lpss_config *config;
255dccf7369SJarkko Nikula 	u32 value;
256a0d2642eSMika Westerberg 
257dccf7369SJarkko Nikula 	config = lpss_get_config(drv_data);
258dccf7369SJarkko Nikula 	drv_data->lpss_base = drv_data->ioaddr + config->offset;
259a0d2642eSMika Westerberg 
260a0d2642eSMika Westerberg 	/* Enable software chip select control */
2610e897218SJarkko Nikula 	value = __lpss_ssp_read_priv(drv_data, config->reg_cs_ctrl);
262624ea72eSJarkko Nikula 	value &= ~(LPSS_CS_CONTROL_SW_MODE | LPSS_CS_CONTROL_CS_HIGH);
263624ea72eSJarkko Nikula 	value |= LPSS_CS_CONTROL_SW_MODE | LPSS_CS_CONTROL_CS_HIGH;
264dccf7369SJarkko Nikula 	__lpss_ssp_write_priv(drv_data, config->reg_cs_ctrl, value);
2650054e28dSMika Westerberg 
2660054e28dSMika Westerberg 	/* Enable multiblock DMA transfers */
2671de70612SMika Westerberg 	if (drv_data->master_info->enable_dma) {
268dccf7369SJarkko Nikula 		__lpss_ssp_write_priv(drv_data, config->reg_ssp, 1);
2691de70612SMika Westerberg 
27082ba2c2aSJarkko Nikula 		if (config->reg_general >= 0) {
27182ba2c2aSJarkko Nikula 			value = __lpss_ssp_read_priv(drv_data,
27282ba2c2aSJarkko Nikula 						     config->reg_general);
273624ea72eSJarkko Nikula 			value |= LPSS_GENERAL_REG_RXTO_HOLDOFF_DISABLE;
27482ba2c2aSJarkko Nikula 			__lpss_ssp_write_priv(drv_data,
27582ba2c2aSJarkko Nikula 					      config->reg_general, value);
27682ba2c2aSJarkko Nikula 		}
2771de70612SMika Westerberg 	}
278a0d2642eSMika Westerberg }
279a0d2642eSMika Westerberg 
280a0d2642eSMika Westerberg static void lpss_ssp_cs_control(struct driver_data *drv_data, bool enable)
281a0d2642eSMika Westerberg {
282dccf7369SJarkko Nikula 	const struct lpss_config *config;
283d0283eb2SJarkko Nikula 	u32 value, cs;
284a0d2642eSMika Westerberg 
285dccf7369SJarkko Nikula 	config = lpss_get_config(drv_data);
286dccf7369SJarkko Nikula 
287dccf7369SJarkko Nikula 	value = __lpss_ssp_read_priv(drv_data, config->reg_cs_ctrl);
288d0283eb2SJarkko Nikula 	if (enable) {
289d0283eb2SJarkko Nikula 		cs = drv_data->cur_msg->spi->chip_select;
290d0283eb2SJarkko Nikula 		cs <<= LPSS_CS_CONTROL_CS_SEL_SHIFT;
291d0283eb2SJarkko Nikula 		if (cs != (value & LPSS_CS_CONTROL_CS_SEL_MASK)) {
292d0283eb2SJarkko Nikula 			/*
293d0283eb2SJarkko Nikula 			 * When switching another chip select output active
294d0283eb2SJarkko Nikula 			 * the output must be selected first and wait 2 ssp_clk
295d0283eb2SJarkko Nikula 			 * cycles before changing state to active. Otherwise
296d0283eb2SJarkko Nikula 			 * a short glitch will occur on the previous chip
297d0283eb2SJarkko Nikula 			 * select since output select is latched but state
298d0283eb2SJarkko Nikula 			 * control is not.
299d0283eb2SJarkko Nikula 			 */
300d0283eb2SJarkko Nikula 			value &= ~LPSS_CS_CONTROL_CS_SEL_MASK;
301d0283eb2SJarkko Nikula 			value |= cs;
302d0283eb2SJarkko Nikula 			__lpss_ssp_write_priv(drv_data,
303d0283eb2SJarkko Nikula 					      config->reg_cs_ctrl, value);
304d0283eb2SJarkko Nikula 			ndelay(1000000000 /
305d0283eb2SJarkko Nikula 			       (drv_data->master->max_speed_hz / 2));
306d0283eb2SJarkko Nikula 		}
307624ea72eSJarkko Nikula 		value &= ~LPSS_CS_CONTROL_CS_HIGH;
308d0283eb2SJarkko Nikula 	} else {
309624ea72eSJarkko Nikula 		value |= LPSS_CS_CONTROL_CS_HIGH;
310d0283eb2SJarkko Nikula 	}
311dccf7369SJarkko Nikula 	__lpss_ssp_write_priv(drv_data, config->reg_cs_ctrl, value);
312a0d2642eSMika Westerberg }
313a0d2642eSMika Westerberg 
314ca632f55SGrant Likely static void cs_assert(struct driver_data *drv_data)
315ca632f55SGrant Likely {
316ca632f55SGrant Likely 	struct chip_data *chip = drv_data->cur_chip;
317ca632f55SGrant Likely 
318ca632f55SGrant Likely 	if (drv_data->ssp_type == CE4100_SSP) {
319c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, SSSR, drv_data->cur_chip->frm);
320ca632f55SGrant Likely 		return;
321ca632f55SGrant Likely 	}
322ca632f55SGrant Likely 
323ca632f55SGrant Likely 	if (chip->cs_control) {
324ca632f55SGrant Likely 		chip->cs_control(PXA2XX_CS_ASSERT);
325ca632f55SGrant Likely 		return;
326ca632f55SGrant Likely 	}
327ca632f55SGrant Likely 
328a0d2642eSMika Westerberg 	if (gpio_is_valid(chip->gpio_cs)) {
329ca632f55SGrant Likely 		gpio_set_value(chip->gpio_cs, chip->gpio_cs_inverted);
330a0d2642eSMika Westerberg 		return;
331a0d2642eSMika Westerberg 	}
332a0d2642eSMika Westerberg 
3337566bcc7SJarkko Nikula 	if (is_lpss_ssp(drv_data))
334a0d2642eSMika Westerberg 		lpss_ssp_cs_control(drv_data, true);
335ca632f55SGrant Likely }
336ca632f55SGrant Likely 
337ca632f55SGrant Likely static void cs_deassert(struct driver_data *drv_data)
338ca632f55SGrant Likely {
339ca632f55SGrant Likely 	struct chip_data *chip = drv_data->cur_chip;
340ca632f55SGrant Likely 
341ca632f55SGrant Likely 	if (drv_data->ssp_type == CE4100_SSP)
342ca632f55SGrant Likely 		return;
343ca632f55SGrant Likely 
344ca632f55SGrant Likely 	if (chip->cs_control) {
345ca632f55SGrant Likely 		chip->cs_control(PXA2XX_CS_DEASSERT);
346ca632f55SGrant Likely 		return;
347ca632f55SGrant Likely 	}
348ca632f55SGrant Likely 
349a0d2642eSMika Westerberg 	if (gpio_is_valid(chip->gpio_cs)) {
350ca632f55SGrant Likely 		gpio_set_value(chip->gpio_cs, !chip->gpio_cs_inverted);
351a0d2642eSMika Westerberg 		return;
352a0d2642eSMika Westerberg 	}
353a0d2642eSMika Westerberg 
3547566bcc7SJarkko Nikula 	if (is_lpss_ssp(drv_data))
355a0d2642eSMika Westerberg 		lpss_ssp_cs_control(drv_data, false);
356ca632f55SGrant Likely }
357ca632f55SGrant Likely 
358cd7bed00SMika Westerberg int pxa2xx_spi_flush(struct driver_data *drv_data)
359ca632f55SGrant Likely {
360ca632f55SGrant Likely 	unsigned long limit = loops_per_jiffy << 1;
361ca632f55SGrant Likely 
362ca632f55SGrant Likely 	do {
363c039dd27SJarkko Nikula 		while (pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
364c039dd27SJarkko Nikula 			pxa2xx_spi_read(drv_data, SSDR);
365c039dd27SJarkko Nikula 	} while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_BSY) && --limit);
366ca632f55SGrant Likely 	write_SSSR_CS(drv_data, SSSR_ROR);
367ca632f55SGrant Likely 
368ca632f55SGrant Likely 	return limit;
369ca632f55SGrant Likely }
370ca632f55SGrant Likely 
371ca632f55SGrant Likely static int null_writer(struct driver_data *drv_data)
372ca632f55SGrant Likely {
373ca632f55SGrant Likely 	u8 n_bytes = drv_data->n_bytes;
374ca632f55SGrant Likely 
3754fdb2424SWeike Chen 	if (pxa2xx_spi_txfifo_full(drv_data)
376ca632f55SGrant Likely 		|| (drv_data->tx == drv_data->tx_end))
377ca632f55SGrant Likely 		return 0;
378ca632f55SGrant Likely 
379c039dd27SJarkko Nikula 	pxa2xx_spi_write(drv_data, SSDR, 0);
380ca632f55SGrant Likely 	drv_data->tx += n_bytes;
381ca632f55SGrant Likely 
382ca632f55SGrant Likely 	return 1;
383ca632f55SGrant Likely }
384ca632f55SGrant Likely 
385ca632f55SGrant Likely static int null_reader(struct driver_data *drv_data)
386ca632f55SGrant Likely {
387ca632f55SGrant Likely 	u8 n_bytes = drv_data->n_bytes;
388ca632f55SGrant Likely 
389c039dd27SJarkko Nikula 	while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
390ca632f55SGrant Likely 	       && (drv_data->rx < drv_data->rx_end)) {
391c039dd27SJarkko Nikula 		pxa2xx_spi_read(drv_data, SSDR);
392ca632f55SGrant Likely 		drv_data->rx += n_bytes;
393ca632f55SGrant Likely 	}
394ca632f55SGrant Likely 
395ca632f55SGrant Likely 	return drv_data->rx == drv_data->rx_end;
396ca632f55SGrant Likely }
397ca632f55SGrant Likely 
398ca632f55SGrant Likely static int u8_writer(struct driver_data *drv_data)
399ca632f55SGrant Likely {
4004fdb2424SWeike Chen 	if (pxa2xx_spi_txfifo_full(drv_data)
401ca632f55SGrant Likely 		|| (drv_data->tx == drv_data->tx_end))
402ca632f55SGrant Likely 		return 0;
403ca632f55SGrant Likely 
404c039dd27SJarkko Nikula 	pxa2xx_spi_write(drv_data, SSDR, *(u8 *)(drv_data->tx));
405ca632f55SGrant Likely 	++drv_data->tx;
406ca632f55SGrant Likely 
407ca632f55SGrant Likely 	return 1;
408ca632f55SGrant Likely }
409ca632f55SGrant Likely 
410ca632f55SGrant Likely static int u8_reader(struct driver_data *drv_data)
411ca632f55SGrant Likely {
412c039dd27SJarkko Nikula 	while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
413ca632f55SGrant Likely 	       && (drv_data->rx < drv_data->rx_end)) {
414c039dd27SJarkko Nikula 		*(u8 *)(drv_data->rx) = pxa2xx_spi_read(drv_data, SSDR);
415ca632f55SGrant Likely 		++drv_data->rx;
416ca632f55SGrant Likely 	}
417ca632f55SGrant Likely 
418ca632f55SGrant Likely 	return drv_data->rx == drv_data->rx_end;
419ca632f55SGrant Likely }
420ca632f55SGrant Likely 
421ca632f55SGrant Likely static int u16_writer(struct driver_data *drv_data)
422ca632f55SGrant Likely {
4234fdb2424SWeike Chen 	if (pxa2xx_spi_txfifo_full(drv_data)
424ca632f55SGrant Likely 		|| (drv_data->tx == drv_data->tx_end))
425ca632f55SGrant Likely 		return 0;
426ca632f55SGrant Likely 
427c039dd27SJarkko Nikula 	pxa2xx_spi_write(drv_data, SSDR, *(u16 *)(drv_data->tx));
428ca632f55SGrant Likely 	drv_data->tx += 2;
429ca632f55SGrant Likely 
430ca632f55SGrant Likely 	return 1;
431ca632f55SGrant Likely }
432ca632f55SGrant Likely 
433ca632f55SGrant Likely static int u16_reader(struct driver_data *drv_data)
434ca632f55SGrant Likely {
435c039dd27SJarkko Nikula 	while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
436ca632f55SGrant Likely 	       && (drv_data->rx < drv_data->rx_end)) {
437c039dd27SJarkko Nikula 		*(u16 *)(drv_data->rx) = pxa2xx_spi_read(drv_data, SSDR);
438ca632f55SGrant Likely 		drv_data->rx += 2;
439ca632f55SGrant Likely 	}
440ca632f55SGrant Likely 
441ca632f55SGrant Likely 	return drv_data->rx == drv_data->rx_end;
442ca632f55SGrant Likely }
443ca632f55SGrant Likely 
444ca632f55SGrant Likely static int u32_writer(struct driver_data *drv_data)
445ca632f55SGrant Likely {
4464fdb2424SWeike Chen 	if (pxa2xx_spi_txfifo_full(drv_data)
447ca632f55SGrant Likely 		|| (drv_data->tx == drv_data->tx_end))
448ca632f55SGrant Likely 		return 0;
449ca632f55SGrant Likely 
450c039dd27SJarkko Nikula 	pxa2xx_spi_write(drv_data, SSDR, *(u32 *)(drv_data->tx));
451ca632f55SGrant Likely 	drv_data->tx += 4;
452ca632f55SGrant Likely 
453ca632f55SGrant Likely 	return 1;
454ca632f55SGrant Likely }
455ca632f55SGrant Likely 
456ca632f55SGrant Likely static int u32_reader(struct driver_data *drv_data)
457ca632f55SGrant Likely {
458c039dd27SJarkko Nikula 	while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
459ca632f55SGrant Likely 	       && (drv_data->rx < drv_data->rx_end)) {
460c039dd27SJarkko Nikula 		*(u32 *)(drv_data->rx) = pxa2xx_spi_read(drv_data, SSDR);
461ca632f55SGrant Likely 		drv_data->rx += 4;
462ca632f55SGrant Likely 	}
463ca632f55SGrant Likely 
464ca632f55SGrant Likely 	return drv_data->rx == drv_data->rx_end;
465ca632f55SGrant Likely }
466ca632f55SGrant Likely 
467cd7bed00SMika Westerberg void *pxa2xx_spi_next_transfer(struct driver_data *drv_data)
468ca632f55SGrant Likely {
469ca632f55SGrant Likely 	struct spi_message *msg = drv_data->cur_msg;
470ca632f55SGrant Likely 	struct spi_transfer *trans = drv_data->cur_transfer;
471ca632f55SGrant Likely 
472ca632f55SGrant Likely 	/* Move to next transfer */
473ca632f55SGrant Likely 	if (trans->transfer_list.next != &msg->transfers) {
474ca632f55SGrant Likely 		drv_data->cur_transfer =
475ca632f55SGrant Likely 			list_entry(trans->transfer_list.next,
476ca632f55SGrant Likely 					struct spi_transfer,
477ca632f55SGrant Likely 					transfer_list);
478ca632f55SGrant Likely 		return RUNNING_STATE;
479ca632f55SGrant Likely 	} else
480ca632f55SGrant Likely 		return DONE_STATE;
481ca632f55SGrant Likely }
482ca632f55SGrant Likely 
483ca632f55SGrant Likely /* caller already set message->status; dma and pio irqs are blocked */
484ca632f55SGrant Likely static void giveback(struct driver_data *drv_data)
485ca632f55SGrant Likely {
486ca632f55SGrant Likely 	struct spi_transfer* last_transfer;
487ca632f55SGrant Likely 	struct spi_message *msg;
488ca632f55SGrant Likely 
489ca632f55SGrant Likely 	msg = drv_data->cur_msg;
490ca632f55SGrant Likely 	drv_data->cur_msg = NULL;
491ca632f55SGrant Likely 	drv_data->cur_transfer = NULL;
492ca632f55SGrant Likely 
49323e2c2aaSAxel Lin 	last_transfer = list_last_entry(&msg->transfers, struct spi_transfer,
494ca632f55SGrant Likely 					transfer_list);
495ca632f55SGrant Likely 
496ca632f55SGrant Likely 	/* Delay if requested before any change in chip select */
497ca632f55SGrant Likely 	if (last_transfer->delay_usecs)
498ca632f55SGrant Likely 		udelay(last_transfer->delay_usecs);
499ca632f55SGrant Likely 
500ca632f55SGrant Likely 	/* Drop chip select UNLESS cs_change is true or we are returning
501ca632f55SGrant Likely 	 * a message with an error, or next message is for another chip
502ca632f55SGrant Likely 	 */
503ca632f55SGrant Likely 	if (!last_transfer->cs_change)
504ca632f55SGrant Likely 		cs_deassert(drv_data);
505ca632f55SGrant Likely 	else {
506ca632f55SGrant Likely 		struct spi_message *next_msg;
507ca632f55SGrant Likely 
508ca632f55SGrant Likely 		/* Holding of cs was hinted, but we need to make sure
509ca632f55SGrant Likely 		 * the next message is for the same chip.  Don't waste
510ca632f55SGrant Likely 		 * time with the following tests unless this was hinted.
511ca632f55SGrant Likely 		 *
512ca632f55SGrant Likely 		 * We cannot postpone this until pump_messages, because
513ca632f55SGrant Likely 		 * after calling msg->complete (below) the driver that
514ca632f55SGrant Likely 		 * sent the current message could be unloaded, which
515ca632f55SGrant Likely 		 * could invalidate the cs_control() callback...
516ca632f55SGrant Likely 		 */
517ca632f55SGrant Likely 
518ca632f55SGrant Likely 		/* get a pointer to the next message, if any */
5197f86bde9SMika Westerberg 		next_msg = spi_get_next_queued_message(drv_data->master);
520ca632f55SGrant Likely 
521ca632f55SGrant Likely 		/* see if the next and current messages point
522ca632f55SGrant Likely 		 * to the same chip
523ca632f55SGrant Likely 		 */
524ca632f55SGrant Likely 		if (next_msg && next_msg->spi != msg->spi)
525ca632f55SGrant Likely 			next_msg = NULL;
526ca632f55SGrant Likely 		if (!next_msg || msg->state == ERROR_STATE)
527ca632f55SGrant Likely 			cs_deassert(drv_data);
528ca632f55SGrant Likely 	}
529ca632f55SGrant Likely 
530ca632f55SGrant Likely 	drv_data->cur_chip = NULL;
531c957e8f0SMika Westerberg 	spi_finalize_current_message(drv_data->master);
532ca632f55SGrant Likely }
533ca632f55SGrant Likely 
534ca632f55SGrant Likely static void reset_sccr1(struct driver_data *drv_data)
535ca632f55SGrant Likely {
536ca632f55SGrant Likely 	struct chip_data *chip = drv_data->cur_chip;
537ca632f55SGrant Likely 	u32 sccr1_reg;
538ca632f55SGrant Likely 
539c039dd27SJarkko Nikula 	sccr1_reg = pxa2xx_spi_read(drv_data, SSCR1) & ~drv_data->int_cr1;
540ca632f55SGrant Likely 	sccr1_reg &= ~SSCR1_RFT;
541ca632f55SGrant Likely 	sccr1_reg |= chip->threshold;
542c039dd27SJarkko Nikula 	pxa2xx_spi_write(drv_data, SSCR1, sccr1_reg);
543ca632f55SGrant Likely }
544ca632f55SGrant Likely 
545ca632f55SGrant Likely static void int_error_stop(struct driver_data *drv_data, const char* msg)
546ca632f55SGrant Likely {
547ca632f55SGrant Likely 	/* Stop and reset SSP */
548ca632f55SGrant Likely 	write_SSSR_CS(drv_data, drv_data->clear_sr);
549ca632f55SGrant Likely 	reset_sccr1(drv_data);
550ca632f55SGrant Likely 	if (!pxa25x_ssp_comp(drv_data))
551c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, SSTO, 0);
552cd7bed00SMika Westerberg 	pxa2xx_spi_flush(drv_data);
553c039dd27SJarkko Nikula 	pxa2xx_spi_write(drv_data, SSCR0,
554c039dd27SJarkko Nikula 			 pxa2xx_spi_read(drv_data, SSCR0) & ~SSCR0_SSE);
555ca632f55SGrant Likely 
556ca632f55SGrant Likely 	dev_err(&drv_data->pdev->dev, "%s\n", msg);
557ca632f55SGrant Likely 
558ca632f55SGrant Likely 	drv_data->cur_msg->state = ERROR_STATE;
559ca632f55SGrant Likely 	tasklet_schedule(&drv_data->pump_transfers);
560ca632f55SGrant Likely }
561ca632f55SGrant Likely 
562ca632f55SGrant Likely static void int_transfer_complete(struct driver_data *drv_data)
563ca632f55SGrant Likely {
564ca632f55SGrant Likely 	/* Stop SSP */
565ca632f55SGrant Likely 	write_SSSR_CS(drv_data, drv_data->clear_sr);
566ca632f55SGrant Likely 	reset_sccr1(drv_data);
567ca632f55SGrant Likely 	if (!pxa25x_ssp_comp(drv_data))
568c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, SSTO, 0);
569ca632f55SGrant Likely 
570ca632f55SGrant Likely 	/* Update total byte transferred return count actual bytes read */
571ca632f55SGrant Likely 	drv_data->cur_msg->actual_length += drv_data->len -
572ca632f55SGrant Likely 				(drv_data->rx_end - drv_data->rx);
573ca632f55SGrant Likely 
574ca632f55SGrant Likely 	/* Transfer delays and chip select release are
575ca632f55SGrant Likely 	 * handled in pump_transfers or giveback
576ca632f55SGrant Likely 	 */
577ca632f55SGrant Likely 
578ca632f55SGrant Likely 	/* Move to next transfer */
579cd7bed00SMika Westerberg 	drv_data->cur_msg->state = pxa2xx_spi_next_transfer(drv_data);
580ca632f55SGrant Likely 
581ca632f55SGrant Likely 	/* Schedule transfer tasklet */
582ca632f55SGrant Likely 	tasklet_schedule(&drv_data->pump_transfers);
583ca632f55SGrant Likely }
584ca632f55SGrant Likely 
585ca632f55SGrant Likely static irqreturn_t interrupt_transfer(struct driver_data *drv_data)
586ca632f55SGrant Likely {
587c039dd27SJarkko Nikula 	u32 irq_mask = (pxa2xx_spi_read(drv_data, SSCR1) & SSCR1_TIE) ?
588ca632f55SGrant Likely 		       drv_data->mask_sr : drv_data->mask_sr & ~SSSR_TFS;
589ca632f55SGrant Likely 
590c039dd27SJarkko Nikula 	u32 irq_status = pxa2xx_spi_read(drv_data, SSSR) & irq_mask;
591ca632f55SGrant Likely 
592ca632f55SGrant Likely 	if (irq_status & SSSR_ROR) {
593ca632f55SGrant Likely 		int_error_stop(drv_data, "interrupt_transfer: fifo overrun");
594ca632f55SGrant Likely 		return IRQ_HANDLED;
595ca632f55SGrant Likely 	}
596ca632f55SGrant Likely 
597ca632f55SGrant Likely 	if (irq_status & SSSR_TINT) {
598c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, SSSR, SSSR_TINT);
599ca632f55SGrant Likely 		if (drv_data->read(drv_data)) {
600ca632f55SGrant Likely 			int_transfer_complete(drv_data);
601ca632f55SGrant Likely 			return IRQ_HANDLED;
602ca632f55SGrant Likely 		}
603ca632f55SGrant Likely 	}
604ca632f55SGrant Likely 
605ca632f55SGrant Likely 	/* Drain rx fifo, Fill tx fifo and prevent overruns */
606ca632f55SGrant Likely 	do {
607ca632f55SGrant Likely 		if (drv_data->read(drv_data)) {
608ca632f55SGrant Likely 			int_transfer_complete(drv_data);
609ca632f55SGrant Likely 			return IRQ_HANDLED;
610ca632f55SGrant Likely 		}
611ca632f55SGrant Likely 	} while (drv_data->write(drv_data));
612ca632f55SGrant Likely 
613ca632f55SGrant Likely 	if (drv_data->read(drv_data)) {
614ca632f55SGrant Likely 		int_transfer_complete(drv_data);
615ca632f55SGrant Likely 		return IRQ_HANDLED;
616ca632f55SGrant Likely 	}
617ca632f55SGrant Likely 
618ca632f55SGrant Likely 	if (drv_data->tx == drv_data->tx_end) {
619ca632f55SGrant Likely 		u32 bytes_left;
620ca632f55SGrant Likely 		u32 sccr1_reg;
621ca632f55SGrant Likely 
622c039dd27SJarkko Nikula 		sccr1_reg = pxa2xx_spi_read(drv_data, SSCR1);
623ca632f55SGrant Likely 		sccr1_reg &= ~SSCR1_TIE;
624ca632f55SGrant Likely 
625ca632f55SGrant Likely 		/*
626ca632f55SGrant Likely 		 * PXA25x_SSP has no timeout, set up rx threshould for the
627ca632f55SGrant Likely 		 * remaining RX bytes.
628ca632f55SGrant Likely 		 */
629ca632f55SGrant Likely 		if (pxa25x_ssp_comp(drv_data)) {
6304fdb2424SWeike Chen 			u32 rx_thre;
631ca632f55SGrant Likely 
6324fdb2424SWeike Chen 			pxa2xx_spi_clear_rx_thre(drv_data, &sccr1_reg);
633ca632f55SGrant Likely 
634ca632f55SGrant Likely 			bytes_left = drv_data->rx_end - drv_data->rx;
635ca632f55SGrant Likely 			switch (drv_data->n_bytes) {
636ca632f55SGrant Likely 			case 4:
637ca632f55SGrant Likely 				bytes_left >>= 1;
638ca632f55SGrant Likely 			case 2:
639ca632f55SGrant Likely 				bytes_left >>= 1;
640ca632f55SGrant Likely 			}
641ca632f55SGrant Likely 
6424fdb2424SWeike Chen 			rx_thre = pxa2xx_spi_get_rx_default_thre(drv_data);
6434fdb2424SWeike Chen 			if (rx_thre > bytes_left)
6444fdb2424SWeike Chen 				rx_thre = bytes_left;
645ca632f55SGrant Likely 
6464fdb2424SWeike Chen 			pxa2xx_spi_set_rx_thre(drv_data, &sccr1_reg, rx_thre);
647ca632f55SGrant Likely 		}
648c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, SSCR1, sccr1_reg);
649ca632f55SGrant Likely 	}
650ca632f55SGrant Likely 
651ca632f55SGrant Likely 	/* We did something */
652ca632f55SGrant Likely 	return IRQ_HANDLED;
653ca632f55SGrant Likely }
654ca632f55SGrant Likely 
655ca632f55SGrant Likely static irqreturn_t ssp_int(int irq, void *dev_id)
656ca632f55SGrant Likely {
657ca632f55SGrant Likely 	struct driver_data *drv_data = dev_id;
6587d94a505SMika Westerberg 	u32 sccr1_reg;
659ca632f55SGrant Likely 	u32 mask = drv_data->mask_sr;
660ca632f55SGrant Likely 	u32 status;
661ca632f55SGrant Likely 
6627d94a505SMika Westerberg 	/*
6637d94a505SMika Westerberg 	 * The IRQ might be shared with other peripherals so we must first
6647d94a505SMika Westerberg 	 * check that are we RPM suspended or not. If we are we assume that
6657d94a505SMika Westerberg 	 * the IRQ was not for us (we shouldn't be RPM suspended when the
6667d94a505SMika Westerberg 	 * interrupt is enabled).
6677d94a505SMika Westerberg 	 */
6687d94a505SMika Westerberg 	if (pm_runtime_suspended(&drv_data->pdev->dev))
6697d94a505SMika Westerberg 		return IRQ_NONE;
6707d94a505SMika Westerberg 
671269e4a41SMika Westerberg 	/*
672269e4a41SMika Westerberg 	 * If the device is not yet in RPM suspended state and we get an
673269e4a41SMika Westerberg 	 * interrupt that is meant for another device, check if status bits
674269e4a41SMika Westerberg 	 * are all set to one. That means that the device is already
675269e4a41SMika Westerberg 	 * powered off.
676269e4a41SMika Westerberg 	 */
677c039dd27SJarkko Nikula 	status = pxa2xx_spi_read(drv_data, SSSR);
678269e4a41SMika Westerberg 	if (status == ~0)
679269e4a41SMika Westerberg 		return IRQ_NONE;
680269e4a41SMika Westerberg 
681c039dd27SJarkko Nikula 	sccr1_reg = pxa2xx_spi_read(drv_data, SSCR1);
682ca632f55SGrant Likely 
683ca632f55SGrant Likely 	/* Ignore possible writes if we don't need to write */
684ca632f55SGrant Likely 	if (!(sccr1_reg & SSCR1_TIE))
685ca632f55SGrant Likely 		mask &= ~SSSR_TFS;
686ca632f55SGrant Likely 
687ca632f55SGrant Likely 	if (!(status & mask))
688ca632f55SGrant Likely 		return IRQ_NONE;
689ca632f55SGrant Likely 
690ca632f55SGrant Likely 	if (!drv_data->cur_msg) {
691ca632f55SGrant Likely 
692c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, SSCR0,
693c039dd27SJarkko Nikula 				 pxa2xx_spi_read(drv_data, SSCR0)
694c039dd27SJarkko Nikula 				 & ~SSCR0_SSE);
695c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, SSCR1,
696c039dd27SJarkko Nikula 				 pxa2xx_spi_read(drv_data, SSCR1)
697c039dd27SJarkko Nikula 				 & ~drv_data->int_cr1);
698ca632f55SGrant Likely 		if (!pxa25x_ssp_comp(drv_data))
699c039dd27SJarkko Nikula 			pxa2xx_spi_write(drv_data, SSTO, 0);
700ca632f55SGrant Likely 		write_SSSR_CS(drv_data, drv_data->clear_sr);
701ca632f55SGrant Likely 
702f6bd03a7SJarkko Nikula 		dev_err(&drv_data->pdev->dev,
703f6bd03a7SJarkko Nikula 			"bad message state in interrupt handler\n");
704ca632f55SGrant Likely 
705ca632f55SGrant Likely 		/* Never fail */
706ca632f55SGrant Likely 		return IRQ_HANDLED;
707ca632f55SGrant Likely 	}
708ca632f55SGrant Likely 
709ca632f55SGrant Likely 	return drv_data->transfer_handler(drv_data);
710ca632f55SGrant Likely }
711ca632f55SGrant Likely 
712e5262d05SWeike Chen /*
7139df461ecSAndy Shevchenko  * The Quark SPI has an additional 24 bit register (DDS_CLK_RATE) to multiply
7149df461ecSAndy Shevchenko  * input frequency by fractions of 2^24. It also has a divider by 5.
7159df461ecSAndy Shevchenko  *
7169df461ecSAndy Shevchenko  * There are formulas to get baud rate value for given input frequency and
7179df461ecSAndy Shevchenko  * divider parameters, such as DDS_CLK_RATE and SCR:
7189df461ecSAndy Shevchenko  *
7199df461ecSAndy Shevchenko  * Fsys = 200MHz
7209df461ecSAndy Shevchenko  *
7219df461ecSAndy Shevchenko  * Fssp = Fsys * DDS_CLK_RATE / 2^24			(1)
7229df461ecSAndy Shevchenko  * Baud rate = Fsclk = Fssp / (2 * (SCR + 1))		(2)
7239df461ecSAndy Shevchenko  *
7249df461ecSAndy Shevchenko  * DDS_CLK_RATE either 2^n or 2^n / 5.
7259df461ecSAndy Shevchenko  * SCR is in range 0 .. 255
7269df461ecSAndy Shevchenko  *
7279df461ecSAndy Shevchenko  * Divisor = 5^i * 2^j * 2 * k
7289df461ecSAndy Shevchenko  *       i = [0, 1]      i = 1 iff j = 0 or j > 3
7299df461ecSAndy Shevchenko  *       j = [0, 23]     j = 0 iff i = 1
7309df461ecSAndy Shevchenko  *       k = [1, 256]
7319df461ecSAndy Shevchenko  * Special case: j = 0, i = 1: Divisor = 2 / 5
7329df461ecSAndy Shevchenko  *
7339df461ecSAndy Shevchenko  * Accordingly to the specification the recommended values for DDS_CLK_RATE
7349df461ecSAndy Shevchenko  * are:
7359df461ecSAndy Shevchenko  *	Case 1:		2^n, n = [0, 23]
7369df461ecSAndy Shevchenko  *	Case 2:		2^24 * 2 / 5 (0x666666)
7379df461ecSAndy Shevchenko  *	Case 3:		less than or equal to 2^24 / 5 / 16 (0x33333)
7389df461ecSAndy Shevchenko  *
7399df461ecSAndy Shevchenko  * In all cases the lowest possible value is better.
7409df461ecSAndy Shevchenko  *
7419df461ecSAndy Shevchenko  * The function calculates parameters for all cases and chooses the one closest
7429df461ecSAndy Shevchenko  * to the asked baud rate.
743e5262d05SWeike Chen  */
7449df461ecSAndy Shevchenko static unsigned int quark_x1000_get_clk_div(int rate, u32 *dds)
745e5262d05SWeike Chen {
7469df461ecSAndy Shevchenko 	unsigned long xtal = 200000000;
7479df461ecSAndy Shevchenko 	unsigned long fref = xtal / 2;		/* mandatory division by 2,
7489df461ecSAndy Shevchenko 						   see (2) */
7499df461ecSAndy Shevchenko 						/* case 3 */
7509df461ecSAndy Shevchenko 	unsigned long fref1 = fref / 2;		/* case 1 */
7519df461ecSAndy Shevchenko 	unsigned long fref2 = fref * 2 / 5;	/* case 2 */
7529df461ecSAndy Shevchenko 	unsigned long scale;
7539df461ecSAndy Shevchenko 	unsigned long q, q1, q2;
7549df461ecSAndy Shevchenko 	long r, r1, r2;
7559df461ecSAndy Shevchenko 	u32 mul;
756e5262d05SWeike Chen 
7579df461ecSAndy Shevchenko 	/* Case 1 */
7589df461ecSAndy Shevchenko 
7599df461ecSAndy Shevchenko 	/* Set initial value for DDS_CLK_RATE */
7609df461ecSAndy Shevchenko 	mul = (1 << 24) >> 1;
7619df461ecSAndy Shevchenko 
7629df461ecSAndy Shevchenko 	/* Calculate initial quot */
7633ad48062SAndy Shevchenko 	q1 = DIV_ROUND_UP(fref1, rate);
7649df461ecSAndy Shevchenko 
7659df461ecSAndy Shevchenko 	/* Scale q1 if it's too big */
7669df461ecSAndy Shevchenko 	if (q1 > 256) {
7679df461ecSAndy Shevchenko 		/* Scale q1 to range [1, 512] */
7689df461ecSAndy Shevchenko 		scale = fls_long(q1 - 1);
7699df461ecSAndy Shevchenko 		if (scale > 9) {
7709df461ecSAndy Shevchenko 			q1 >>= scale - 9;
7719df461ecSAndy Shevchenko 			mul >>= scale - 9;
7729df461ecSAndy Shevchenko 		}
7739df461ecSAndy Shevchenko 
7749df461ecSAndy Shevchenko 		/* Round the result if we have a remainder */
7759df461ecSAndy Shevchenko 		q1 += q1 & 1;
7769df461ecSAndy Shevchenko 	}
7779df461ecSAndy Shevchenko 
7789df461ecSAndy Shevchenko 	/* Decrease DDS_CLK_RATE as much as we can without loss in precision */
7799df461ecSAndy Shevchenko 	scale = __ffs(q1);
7809df461ecSAndy Shevchenko 	q1 >>= scale;
7819df461ecSAndy Shevchenko 	mul >>= scale;
7829df461ecSAndy Shevchenko 
7839df461ecSAndy Shevchenko 	/* Get the remainder */
7849df461ecSAndy Shevchenko 	r1 = abs(fref1 / (1 << (24 - fls_long(mul))) / q1 - rate);
7859df461ecSAndy Shevchenko 
7869df461ecSAndy Shevchenko 	/* Case 2 */
7879df461ecSAndy Shevchenko 
7883ad48062SAndy Shevchenko 	q2 = DIV_ROUND_UP(fref2, rate);
7899df461ecSAndy Shevchenko 	r2 = abs(fref2 / q2 - rate);
7909df461ecSAndy Shevchenko 
7919df461ecSAndy Shevchenko 	/*
7929df461ecSAndy Shevchenko 	 * Choose the best between two: less remainder we have the better. We
7939df461ecSAndy Shevchenko 	 * can't go case 2 if q2 is greater than 256 since SCR register can
7949df461ecSAndy Shevchenko 	 * hold only values 0 .. 255.
7959df461ecSAndy Shevchenko 	 */
7969df461ecSAndy Shevchenko 	if (r2 >= r1 || q2 > 256) {
7979df461ecSAndy Shevchenko 		/* case 1 is better */
7989df461ecSAndy Shevchenko 		r = r1;
7999df461ecSAndy Shevchenko 		q = q1;
8009df461ecSAndy Shevchenko 	} else {
8019df461ecSAndy Shevchenko 		/* case 2 is better */
8029df461ecSAndy Shevchenko 		r = r2;
8039df461ecSAndy Shevchenko 		q = q2;
8049df461ecSAndy Shevchenko 		mul = (1 << 24) * 2 / 5;
8059df461ecSAndy Shevchenko 	}
8069df461ecSAndy Shevchenko 
8073ad48062SAndy Shevchenko 	/* Check case 3 only if the divisor is big enough */
8089df461ecSAndy Shevchenko 	if (fref / rate >= 80) {
8099df461ecSAndy Shevchenko 		u64 fssp;
8109df461ecSAndy Shevchenko 		u32 m;
8119df461ecSAndy Shevchenko 
8129df461ecSAndy Shevchenko 		/* Calculate initial quot */
8133ad48062SAndy Shevchenko 		q1 = DIV_ROUND_UP(fref, rate);
8149df461ecSAndy Shevchenko 		m = (1 << 24) / q1;
8159df461ecSAndy Shevchenko 
8169df461ecSAndy Shevchenko 		/* Get the remainder */
8179df461ecSAndy Shevchenko 		fssp = (u64)fref * m;
8189df461ecSAndy Shevchenko 		do_div(fssp, 1 << 24);
8199df461ecSAndy Shevchenko 		r1 = abs(fssp - rate);
8209df461ecSAndy Shevchenko 
8219df461ecSAndy Shevchenko 		/* Choose this one if it suits better */
8229df461ecSAndy Shevchenko 		if (r1 < r) {
8239df461ecSAndy Shevchenko 			/* case 3 is better */
8249df461ecSAndy Shevchenko 			q = 1;
8259df461ecSAndy Shevchenko 			mul = m;
826e5262d05SWeike Chen 		}
827e5262d05SWeike Chen 	}
828e5262d05SWeike Chen 
8299df461ecSAndy Shevchenko 	*dds = mul;
8309df461ecSAndy Shevchenko 	return q - 1;
831e5262d05SWeike Chen }
832e5262d05SWeike Chen 
8333343b7a6SMika Westerberg static unsigned int ssp_get_clk_div(struct driver_data *drv_data, int rate)
834ca632f55SGrant Likely {
8350eca7cf2SJarkko Nikula 	unsigned long ssp_clk = drv_data->master->max_speed_hz;
8363343b7a6SMika Westerberg 	const struct ssp_device *ssp = drv_data->ssp;
8373343b7a6SMika Westerberg 
8383343b7a6SMika Westerberg 	rate = min_t(int, ssp_clk, rate);
839ca632f55SGrant Likely 
840ca632f55SGrant Likely 	if (ssp->type == PXA25x_SSP || ssp->type == CE4100_SSP)
841025ffe88SAndy Shevchenko 		return (ssp_clk / (2 * rate) - 1) & 0xff;
842ca632f55SGrant Likely 	else
843025ffe88SAndy Shevchenko 		return (ssp_clk / rate - 1) & 0xfff;
844ca632f55SGrant Likely }
845ca632f55SGrant Likely 
846e5262d05SWeike Chen static unsigned int pxa2xx_ssp_get_clk_div(struct driver_data *drv_data,
847d2c2f6a4SAndy Shevchenko 					   int rate)
848e5262d05SWeike Chen {
849d2c2f6a4SAndy Shevchenko 	struct chip_data *chip = drv_data->cur_chip;
850025ffe88SAndy Shevchenko 	unsigned int clk_div;
851e5262d05SWeike Chen 
852e5262d05SWeike Chen 	switch (drv_data->ssp_type) {
853e5262d05SWeike Chen 	case QUARK_X1000_SSP:
8549df461ecSAndy Shevchenko 		clk_div = quark_x1000_get_clk_div(rate, &chip->dds_rate);
855eecacf73SDan Carpenter 		break;
856e5262d05SWeike Chen 	default:
857025ffe88SAndy Shevchenko 		clk_div = ssp_get_clk_div(drv_data, rate);
858eecacf73SDan Carpenter 		break;
859e5262d05SWeike Chen 	}
860025ffe88SAndy Shevchenko 	return clk_div << 8;
861e5262d05SWeike Chen }
862e5262d05SWeike Chen 
863ca632f55SGrant Likely static void pump_transfers(unsigned long data)
864ca632f55SGrant Likely {
865ca632f55SGrant Likely 	struct driver_data *drv_data = (struct driver_data *)data;
866ca632f55SGrant Likely 	struct spi_message *message = NULL;
867ca632f55SGrant Likely 	struct spi_transfer *transfer = NULL;
868ca632f55SGrant Likely 	struct spi_transfer *previous = NULL;
869ca632f55SGrant Likely 	struct chip_data *chip = NULL;
870ca632f55SGrant Likely 	u32 clk_div = 0;
871ca632f55SGrant Likely 	u8 bits = 0;
872ca632f55SGrant Likely 	u32 speed = 0;
873ca632f55SGrant Likely 	u32 cr0;
874ca632f55SGrant Likely 	u32 cr1;
875ca632f55SGrant Likely 	u32 dma_thresh = drv_data->cur_chip->dma_threshold;
876ca632f55SGrant Likely 	u32 dma_burst = drv_data->cur_chip->dma_burst_size;
8774fdb2424SWeike Chen 	u32 change_mask = pxa2xx_spi_get_ssrc1_change_mask(drv_data);
878ca632f55SGrant Likely 
879ca632f55SGrant Likely 	/* Get current state information */
880ca632f55SGrant Likely 	message = drv_data->cur_msg;
881ca632f55SGrant Likely 	transfer = drv_data->cur_transfer;
882ca632f55SGrant Likely 	chip = drv_data->cur_chip;
883ca632f55SGrant Likely 
884ca632f55SGrant Likely 	/* Handle for abort */
885ca632f55SGrant Likely 	if (message->state == ERROR_STATE) {
886ca632f55SGrant Likely 		message->status = -EIO;
887ca632f55SGrant Likely 		giveback(drv_data);
888ca632f55SGrant Likely 		return;
889ca632f55SGrant Likely 	}
890ca632f55SGrant Likely 
891ca632f55SGrant Likely 	/* Handle end of message */
892ca632f55SGrant Likely 	if (message->state == DONE_STATE) {
893ca632f55SGrant Likely 		message->status = 0;
894ca632f55SGrant Likely 		giveback(drv_data);
895ca632f55SGrant Likely 		return;
896ca632f55SGrant Likely 	}
897ca632f55SGrant Likely 
898ca632f55SGrant Likely 	/* Delay if requested at end of transfer before CS change */
899ca632f55SGrant Likely 	if (message->state == RUNNING_STATE) {
900ca632f55SGrant Likely 		previous = list_entry(transfer->transfer_list.prev,
901ca632f55SGrant Likely 					struct spi_transfer,
902ca632f55SGrant Likely 					transfer_list);
903ca632f55SGrant Likely 		if (previous->delay_usecs)
904ca632f55SGrant Likely 			udelay(previous->delay_usecs);
905ca632f55SGrant Likely 
906ca632f55SGrant Likely 		/* Drop chip select only if cs_change is requested */
907ca632f55SGrant Likely 		if (previous->cs_change)
908ca632f55SGrant Likely 			cs_deassert(drv_data);
909ca632f55SGrant Likely 	}
910ca632f55SGrant Likely 
911cd7bed00SMika Westerberg 	/* Check if we can DMA this transfer */
912cd7bed00SMika Westerberg 	if (!pxa2xx_spi_dma_is_possible(transfer->len) && chip->enable_dma) {
913ca632f55SGrant Likely 
914ca632f55SGrant Likely 		/* reject already-mapped transfers; PIO won't always work */
915ca632f55SGrant Likely 		if (message->is_dma_mapped
916ca632f55SGrant Likely 				|| transfer->rx_dma || transfer->tx_dma) {
917ca632f55SGrant Likely 			dev_err(&drv_data->pdev->dev,
918f6bd03a7SJarkko Nikula 				"pump_transfers: mapped transfer length of "
919f6bd03a7SJarkko Nikula 				"%u is greater than %d\n",
920ca632f55SGrant Likely 				transfer->len, MAX_DMA_LEN);
921ca632f55SGrant Likely 			message->status = -EINVAL;
922ca632f55SGrant Likely 			giveback(drv_data);
923ca632f55SGrant Likely 			return;
924ca632f55SGrant Likely 		}
925ca632f55SGrant Likely 
926ca632f55SGrant Likely 		/* warn ... we force this to PIO mode */
927f6bd03a7SJarkko Nikula 		dev_warn_ratelimited(&message->spi->dev,
928f6bd03a7SJarkko Nikula 				     "pump_transfers: DMA disabled for transfer length %ld "
929ca632f55SGrant Likely 				     "greater than %d\n",
930ca632f55SGrant Likely 				     (long)drv_data->len, MAX_DMA_LEN);
931ca632f55SGrant Likely 	}
932ca632f55SGrant Likely 
933ca632f55SGrant Likely 	/* Setup the transfer state based on the type of transfer */
934cd7bed00SMika Westerberg 	if (pxa2xx_spi_flush(drv_data) == 0) {
935ca632f55SGrant Likely 		dev_err(&drv_data->pdev->dev, "pump_transfers: flush failed\n");
936ca632f55SGrant Likely 		message->status = -EIO;
937ca632f55SGrant Likely 		giveback(drv_data);
938ca632f55SGrant Likely 		return;
939ca632f55SGrant Likely 	}
940ca632f55SGrant Likely 	drv_data->n_bytes = chip->n_bytes;
941ca632f55SGrant Likely 	drv_data->tx = (void *)transfer->tx_buf;
942ca632f55SGrant Likely 	drv_data->tx_end = drv_data->tx + transfer->len;
943ca632f55SGrant Likely 	drv_data->rx = transfer->rx_buf;
944ca632f55SGrant Likely 	drv_data->rx_end = drv_data->rx + transfer->len;
945ca632f55SGrant Likely 	drv_data->rx_dma = transfer->rx_dma;
946ca632f55SGrant Likely 	drv_data->tx_dma = transfer->tx_dma;
947cd7bed00SMika Westerberg 	drv_data->len = transfer->len;
948ca632f55SGrant Likely 	drv_data->write = drv_data->tx ? chip->write : null_writer;
949ca632f55SGrant Likely 	drv_data->read = drv_data->rx ? chip->read : null_reader;
950ca632f55SGrant Likely 
951ca632f55SGrant Likely 	/* Change speed and bit per word on a per transfer */
952ca632f55SGrant Likely 	bits = transfer->bits_per_word;
9534f1474b3SJarkko Nikula 	speed = transfer->speed_hz;
954ca632f55SGrant Likely 
955d2c2f6a4SAndy Shevchenko 	clk_div = pxa2xx_ssp_get_clk_div(drv_data, speed);
956ca632f55SGrant Likely 
957ca632f55SGrant Likely 	if (bits <= 8) {
958ca632f55SGrant Likely 		drv_data->n_bytes = 1;
959ca632f55SGrant Likely 		drv_data->read = drv_data->read != null_reader ?
960ca632f55SGrant Likely 					u8_reader : null_reader;
961ca632f55SGrant Likely 		drv_data->write = drv_data->write != null_writer ?
962ca632f55SGrant Likely 					u8_writer : null_writer;
963ca632f55SGrant Likely 	} else if (bits <= 16) {
964ca632f55SGrant Likely 		drv_data->n_bytes = 2;
965ca632f55SGrant Likely 		drv_data->read = drv_data->read != null_reader ?
966ca632f55SGrant Likely 					u16_reader : null_reader;
967ca632f55SGrant Likely 		drv_data->write = drv_data->write != null_writer ?
968ca632f55SGrant Likely 					u16_writer : null_writer;
969ca632f55SGrant Likely 	} else if (bits <= 32) {
970ca632f55SGrant Likely 		drv_data->n_bytes = 4;
971ca632f55SGrant Likely 		drv_data->read = drv_data->read != null_reader ?
972ca632f55SGrant Likely 					u32_reader : null_reader;
973ca632f55SGrant Likely 		drv_data->write = drv_data->write != null_writer ?
974ca632f55SGrant Likely 					u32_writer : null_writer;
975ca632f55SGrant Likely 	}
976196b0e2cSJarkko Nikula 	/*
977196b0e2cSJarkko Nikula 	 * if bits/word is changed in dma mode, then must check the
978196b0e2cSJarkko Nikula 	 * thresholds and burst also
979196b0e2cSJarkko Nikula 	 */
980ca632f55SGrant Likely 	if (chip->enable_dma) {
981cd7bed00SMika Westerberg 		if (pxa2xx_spi_set_dma_burst_and_threshold(chip,
982cd7bed00SMika Westerberg 						message->spi,
983ca632f55SGrant Likely 						bits, &dma_burst,
984ca632f55SGrant Likely 						&dma_thresh))
985f6bd03a7SJarkko Nikula 			dev_warn_ratelimited(&message->spi->dev,
986f6bd03a7SJarkko Nikula 					     "pump_transfers: DMA burst size reduced to match bits_per_word\n");
987ca632f55SGrant Likely 	}
988ca632f55SGrant Likely 
989d74c4b1cSAndy Shevchenko 	/* NOTE:  PXA25x_SSP _could_ use external clocking ... */
9904fdb2424SWeike Chen 	cr0 = pxa2xx_configure_sscr0(drv_data, clk_div, bits);
991d74c4b1cSAndy Shevchenko 	if (!pxa25x_ssp_comp(drv_data))
992d74c4b1cSAndy Shevchenko 		dev_dbg(&message->spi->dev, "%u Hz actual, %s\n",
993d74c4b1cSAndy Shevchenko 			drv_data->master->max_speed_hz
994d74c4b1cSAndy Shevchenko 				/ (1 + ((cr0 & SSCR0_SCR(0xfff)) >> 8)),
995d74c4b1cSAndy Shevchenko 			chip->enable_dma ? "DMA" : "PIO");
996d74c4b1cSAndy Shevchenko 	else
997d74c4b1cSAndy Shevchenko 		dev_dbg(&message->spi->dev, "%u Hz actual, %s\n",
998d74c4b1cSAndy Shevchenko 			drv_data->master->max_speed_hz / 2
999d74c4b1cSAndy Shevchenko 				/ (1 + ((cr0 & SSCR0_SCR(0x0ff)) >> 8)),
1000d74c4b1cSAndy Shevchenko 			chip->enable_dma ? "DMA" : "PIO");
1001ca632f55SGrant Likely 
1002ca632f55SGrant Likely 	message->state = RUNNING_STATE;
1003ca632f55SGrant Likely 
1004ca632f55SGrant Likely 	drv_data->dma_mapped = 0;
1005cd7bed00SMika Westerberg 	if (pxa2xx_spi_dma_is_possible(drv_data->len))
1006cd7bed00SMika Westerberg 		drv_data->dma_mapped = pxa2xx_spi_map_dma_buffers(drv_data);
1007ca632f55SGrant Likely 	if (drv_data->dma_mapped) {
1008ca632f55SGrant Likely 
1009ca632f55SGrant Likely 		/* Ensure we have the correct interrupt handler */
1010cd7bed00SMika Westerberg 		drv_data->transfer_handler = pxa2xx_spi_dma_transfer;
1011ca632f55SGrant Likely 
1012cd7bed00SMika Westerberg 		pxa2xx_spi_dma_prepare(drv_data, dma_burst);
1013ca632f55SGrant Likely 
1014ca632f55SGrant Likely 		/* Clear status and start DMA engine */
1015ca632f55SGrant Likely 		cr1 = chip->cr1 | dma_thresh | drv_data->dma_cr1;
1016c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, SSSR, drv_data->clear_sr);
1017cd7bed00SMika Westerberg 
1018cd7bed00SMika Westerberg 		pxa2xx_spi_dma_start(drv_data);
1019ca632f55SGrant Likely 	} else {
1020ca632f55SGrant Likely 		/* Ensure we have the correct interrupt handler	*/
1021ca632f55SGrant Likely 		drv_data->transfer_handler = interrupt_transfer;
1022ca632f55SGrant Likely 
1023ca632f55SGrant Likely 		/* Clear status  */
1024ca632f55SGrant Likely 		cr1 = chip->cr1 | chip->threshold | drv_data->int_cr1;
1025ca632f55SGrant Likely 		write_SSSR_CS(drv_data, drv_data->clear_sr);
1026ca632f55SGrant Likely 	}
1027ca632f55SGrant Likely 
1028a0d2642eSMika Westerberg 	if (is_lpss_ssp(drv_data)) {
1029c039dd27SJarkko Nikula 		if ((pxa2xx_spi_read(drv_data, SSIRF) & 0xff)
1030c039dd27SJarkko Nikula 		    != chip->lpss_rx_threshold)
1031c039dd27SJarkko Nikula 			pxa2xx_spi_write(drv_data, SSIRF,
1032c039dd27SJarkko Nikula 					 chip->lpss_rx_threshold);
1033c039dd27SJarkko Nikula 		if ((pxa2xx_spi_read(drv_data, SSITF) & 0xffff)
1034c039dd27SJarkko Nikula 		    != chip->lpss_tx_threshold)
1035c039dd27SJarkko Nikula 			pxa2xx_spi_write(drv_data, SSITF,
1036c039dd27SJarkko Nikula 					 chip->lpss_tx_threshold);
1037a0d2642eSMika Westerberg 	}
1038a0d2642eSMika Westerberg 
1039e5262d05SWeike Chen 	if (is_quark_x1000_ssp(drv_data) &&
1040c039dd27SJarkko Nikula 	    (pxa2xx_spi_read(drv_data, DDS_RATE) != chip->dds_rate))
1041c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, DDS_RATE, chip->dds_rate);
1042e5262d05SWeike Chen 
1043ca632f55SGrant Likely 	/* see if we need to reload the config registers */
1044c039dd27SJarkko Nikula 	if ((pxa2xx_spi_read(drv_data, SSCR0) != cr0)
1045c039dd27SJarkko Nikula 	    || (pxa2xx_spi_read(drv_data, SSCR1) & change_mask)
1046c039dd27SJarkko Nikula 	    != (cr1 & change_mask)) {
1047ca632f55SGrant Likely 		/* stop the SSP, and update the other bits */
1048c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, SSCR0, cr0 & ~SSCR0_SSE);
1049ca632f55SGrant Likely 		if (!pxa25x_ssp_comp(drv_data))
1050c039dd27SJarkko Nikula 			pxa2xx_spi_write(drv_data, SSTO, chip->timeout);
1051ca632f55SGrant Likely 		/* first set CR1 without interrupt and service enables */
1052c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, SSCR1, cr1 & change_mask);
1053ca632f55SGrant Likely 		/* restart the SSP */
1054c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, SSCR0, cr0);
1055ca632f55SGrant Likely 
1056ca632f55SGrant Likely 	} else {
1057ca632f55SGrant Likely 		if (!pxa25x_ssp_comp(drv_data))
1058c039dd27SJarkko Nikula 			pxa2xx_spi_write(drv_data, SSTO, chip->timeout);
1059ca632f55SGrant Likely 	}
1060ca632f55SGrant Likely 
1061ca632f55SGrant Likely 	cs_assert(drv_data);
1062ca632f55SGrant Likely 
1063ca632f55SGrant Likely 	/* after chip select, release the data by enabling service
1064ca632f55SGrant Likely 	 * requests and interrupts, without changing any mode bits */
1065c039dd27SJarkko Nikula 	pxa2xx_spi_write(drv_data, SSCR1, cr1);
1066ca632f55SGrant Likely }
1067ca632f55SGrant Likely 
10687f86bde9SMika Westerberg static int pxa2xx_spi_transfer_one_message(struct spi_master *master,
10697f86bde9SMika Westerberg 					   struct spi_message *msg)
1070ca632f55SGrant Likely {
10717f86bde9SMika Westerberg 	struct driver_data *drv_data = spi_master_get_devdata(master);
1072ca632f55SGrant Likely 
10737f86bde9SMika Westerberg 	drv_data->cur_msg = msg;
1074ca632f55SGrant Likely 	/* Initial message state*/
1075ca632f55SGrant Likely 	drv_data->cur_msg->state = START_STATE;
1076ca632f55SGrant Likely 	drv_data->cur_transfer = list_entry(drv_data->cur_msg->transfers.next,
1077ca632f55SGrant Likely 						struct spi_transfer,
1078ca632f55SGrant Likely 						transfer_list);
1079ca632f55SGrant Likely 
1080ca632f55SGrant Likely 	/* prepare to setup the SSP, in pump_transfers, using the per
1081ca632f55SGrant Likely 	 * chip configuration */
1082ca632f55SGrant Likely 	drv_data->cur_chip = spi_get_ctldata(drv_data->cur_msg->spi);
1083ca632f55SGrant Likely 
1084ca632f55SGrant Likely 	/* Mark as busy and launch transfers */
1085ca632f55SGrant Likely 	tasklet_schedule(&drv_data->pump_transfers);
1086ca632f55SGrant Likely 	return 0;
1087ca632f55SGrant Likely }
1088ca632f55SGrant Likely 
10897d94a505SMika Westerberg static int pxa2xx_spi_unprepare_transfer(struct spi_master *master)
10907d94a505SMika Westerberg {
10917d94a505SMika Westerberg 	struct driver_data *drv_data = spi_master_get_devdata(master);
10927d94a505SMika Westerberg 
10937d94a505SMika Westerberg 	/* Disable the SSP now */
1094c039dd27SJarkko Nikula 	pxa2xx_spi_write(drv_data, SSCR0,
1095c039dd27SJarkko Nikula 			 pxa2xx_spi_read(drv_data, SSCR0) & ~SSCR0_SSE);
10967d94a505SMika Westerberg 
10977d94a505SMika Westerberg 	return 0;
10987d94a505SMika Westerberg }
10997d94a505SMika Westerberg 
1100ca632f55SGrant Likely static int setup_cs(struct spi_device *spi, struct chip_data *chip,
1101ca632f55SGrant Likely 		    struct pxa2xx_spi_chip *chip_info)
1102ca632f55SGrant Likely {
1103ca632f55SGrant Likely 	int err = 0;
1104ca632f55SGrant Likely 
1105ca632f55SGrant Likely 	if (chip == NULL || chip_info == NULL)
1106ca632f55SGrant Likely 		return 0;
1107ca632f55SGrant Likely 
1108ca632f55SGrant Likely 	/* NOTE: setup() can be called multiple times, possibly with
1109ca632f55SGrant Likely 	 * different chip_info, release previously requested GPIO
1110ca632f55SGrant Likely 	 */
1111ca632f55SGrant Likely 	if (gpio_is_valid(chip->gpio_cs))
1112ca632f55SGrant Likely 		gpio_free(chip->gpio_cs);
1113ca632f55SGrant Likely 
1114ca632f55SGrant Likely 	/* If (*cs_control) is provided, ignore GPIO chip select */
1115ca632f55SGrant Likely 	if (chip_info->cs_control) {
1116ca632f55SGrant Likely 		chip->cs_control = chip_info->cs_control;
1117ca632f55SGrant Likely 		return 0;
1118ca632f55SGrant Likely 	}
1119ca632f55SGrant Likely 
1120ca632f55SGrant Likely 	if (gpio_is_valid(chip_info->gpio_cs)) {
1121ca632f55SGrant Likely 		err = gpio_request(chip_info->gpio_cs, "SPI_CS");
1122ca632f55SGrant Likely 		if (err) {
1123f6bd03a7SJarkko Nikula 			dev_err(&spi->dev, "failed to request chip select GPIO%d\n",
1124f6bd03a7SJarkko Nikula 				chip_info->gpio_cs);
1125ca632f55SGrant Likely 			return err;
1126ca632f55SGrant Likely 		}
1127ca632f55SGrant Likely 
1128ca632f55SGrant Likely 		chip->gpio_cs = chip_info->gpio_cs;
1129ca632f55SGrant Likely 		chip->gpio_cs_inverted = spi->mode & SPI_CS_HIGH;
1130ca632f55SGrant Likely 
1131ca632f55SGrant Likely 		err = gpio_direction_output(chip->gpio_cs,
1132ca632f55SGrant Likely 					!chip->gpio_cs_inverted);
1133ca632f55SGrant Likely 	}
1134ca632f55SGrant Likely 
1135ca632f55SGrant Likely 	return err;
1136ca632f55SGrant Likely }
1137ca632f55SGrant Likely 
1138ca632f55SGrant Likely static int setup(struct spi_device *spi)
1139ca632f55SGrant Likely {
1140ca632f55SGrant Likely 	struct pxa2xx_spi_chip *chip_info = NULL;
1141ca632f55SGrant Likely 	struct chip_data *chip;
1142dccf7369SJarkko Nikula 	const struct lpss_config *config;
1143ca632f55SGrant Likely 	struct driver_data *drv_data = spi_master_get_devdata(spi->master);
1144a0d2642eSMika Westerberg 	uint tx_thres, tx_hi_thres, rx_thres;
1145a0d2642eSMika Westerberg 
1146e5262d05SWeike Chen 	switch (drv_data->ssp_type) {
1147e5262d05SWeike Chen 	case QUARK_X1000_SSP:
1148e5262d05SWeike Chen 		tx_thres = TX_THRESH_QUARK_X1000_DFLT;
1149e5262d05SWeike Chen 		tx_hi_thres = 0;
1150e5262d05SWeike Chen 		rx_thres = RX_THRESH_QUARK_X1000_DFLT;
1151e5262d05SWeike Chen 		break;
115203fbf488SJarkko Nikula 	case LPSS_LPT_SSP:
115303fbf488SJarkko Nikula 	case LPSS_BYT_SSP:
115434cadd9cSJarkko Nikula 	case LPSS_SPT_SSP:
1155dccf7369SJarkko Nikula 		config = lpss_get_config(drv_data);
1156dccf7369SJarkko Nikula 		tx_thres = config->tx_threshold_lo;
1157dccf7369SJarkko Nikula 		tx_hi_thres = config->tx_threshold_hi;
1158dccf7369SJarkko Nikula 		rx_thres = config->rx_threshold;
1159e5262d05SWeike Chen 		break;
1160e5262d05SWeike Chen 	default:
1161a0d2642eSMika Westerberg 		tx_thres = TX_THRESH_DFLT;
1162a0d2642eSMika Westerberg 		tx_hi_thres = 0;
1163a0d2642eSMika Westerberg 		rx_thres = RX_THRESH_DFLT;
1164e5262d05SWeike Chen 		break;
1165a0d2642eSMika Westerberg 	}
1166ca632f55SGrant Likely 
1167ca632f55SGrant Likely 	/* Only alloc on first setup */
1168ca632f55SGrant Likely 	chip = spi_get_ctldata(spi);
1169ca632f55SGrant Likely 	if (!chip) {
1170ca632f55SGrant Likely 		chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL);
11719deae459SJingoo Han 		if (!chip)
1172ca632f55SGrant Likely 			return -ENOMEM;
1173ca632f55SGrant Likely 
1174ca632f55SGrant Likely 		if (drv_data->ssp_type == CE4100_SSP) {
1175ca632f55SGrant Likely 			if (spi->chip_select > 4) {
1176f6bd03a7SJarkko Nikula 				dev_err(&spi->dev,
1177f6bd03a7SJarkko Nikula 					"failed setup: cs number must not be > 4.\n");
1178ca632f55SGrant Likely 				kfree(chip);
1179ca632f55SGrant Likely 				return -EINVAL;
1180ca632f55SGrant Likely 			}
1181ca632f55SGrant Likely 
1182ca632f55SGrant Likely 			chip->frm = spi->chip_select;
1183ca632f55SGrant Likely 		} else
1184ca632f55SGrant Likely 			chip->gpio_cs = -1;
1185ca632f55SGrant Likely 		chip->enable_dma = 0;
1186ca632f55SGrant Likely 		chip->timeout = TIMOUT_DFLT;
1187ca632f55SGrant Likely 	}
1188ca632f55SGrant Likely 
1189ca632f55SGrant Likely 	/* protocol drivers may change the chip settings, so...
1190ca632f55SGrant Likely 	 * if chip_info exists, use it */
1191ca632f55SGrant Likely 	chip_info = spi->controller_data;
1192ca632f55SGrant Likely 
1193ca632f55SGrant Likely 	/* chip_info isn't always needed */
1194ca632f55SGrant Likely 	chip->cr1 = 0;
1195ca632f55SGrant Likely 	if (chip_info) {
1196ca632f55SGrant Likely 		if (chip_info->timeout)
1197ca632f55SGrant Likely 			chip->timeout = chip_info->timeout;
1198ca632f55SGrant Likely 		if (chip_info->tx_threshold)
1199ca632f55SGrant Likely 			tx_thres = chip_info->tx_threshold;
1200a0d2642eSMika Westerberg 		if (chip_info->tx_hi_threshold)
1201a0d2642eSMika Westerberg 			tx_hi_thres = chip_info->tx_hi_threshold;
1202ca632f55SGrant Likely 		if (chip_info->rx_threshold)
1203ca632f55SGrant Likely 			rx_thres = chip_info->rx_threshold;
1204ca632f55SGrant Likely 		chip->enable_dma = drv_data->master_info->enable_dma;
1205ca632f55SGrant Likely 		chip->dma_threshold = 0;
1206ca632f55SGrant Likely 		if (chip_info->enable_loopback)
1207ca632f55SGrant Likely 			chip->cr1 = SSCR1_LBM;
1208a3496855SMika Westerberg 	} else if (ACPI_HANDLE(&spi->dev)) {
1209a3496855SMika Westerberg 		/*
1210a3496855SMika Westerberg 		 * Slave devices enumerated from ACPI namespace don't
1211a3496855SMika Westerberg 		 * usually have chip_info but we still might want to use
1212a3496855SMika Westerberg 		 * DMA with them.
1213a3496855SMika Westerberg 		 */
1214a3496855SMika Westerberg 		chip->enable_dma = drv_data->master_info->enable_dma;
1215ca632f55SGrant Likely 	}
1216ca632f55SGrant Likely 
1217a0d2642eSMika Westerberg 	chip->lpss_rx_threshold = SSIRF_RxThresh(rx_thres);
1218a0d2642eSMika Westerberg 	chip->lpss_tx_threshold = SSITF_TxLoThresh(tx_thres)
1219a0d2642eSMika Westerberg 				| SSITF_TxHiThresh(tx_hi_thres);
1220a0d2642eSMika Westerberg 
1221ca632f55SGrant Likely 	/* set dma burst and threshold outside of chip_info path so that if
1222ca632f55SGrant Likely 	 * chip_info goes away after setting chip->enable_dma, the
1223ca632f55SGrant Likely 	 * burst and threshold can still respond to changes in bits_per_word */
1224ca632f55SGrant Likely 	if (chip->enable_dma) {
1225ca632f55SGrant Likely 		/* set up legal burst and threshold for dma */
1226cd7bed00SMika Westerberg 		if (pxa2xx_spi_set_dma_burst_and_threshold(chip, spi,
1227cd7bed00SMika Westerberg 						spi->bits_per_word,
1228ca632f55SGrant Likely 						&chip->dma_burst_size,
1229ca632f55SGrant Likely 						&chip->dma_threshold)) {
1230f6bd03a7SJarkko Nikula 			dev_warn(&spi->dev,
1231f6bd03a7SJarkko Nikula 				 "in setup: DMA burst size reduced to match bits_per_word\n");
1232ca632f55SGrant Likely 		}
1233ca632f55SGrant Likely 	}
1234ca632f55SGrant Likely 
1235e5262d05SWeike Chen 	switch (drv_data->ssp_type) {
1236e5262d05SWeike Chen 	case QUARK_X1000_SSP:
1237e5262d05SWeike Chen 		chip->threshold = (QUARK_X1000_SSCR1_RxTresh(rx_thres)
1238e5262d05SWeike Chen 				   & QUARK_X1000_SSCR1_RFT)
1239e5262d05SWeike Chen 				   | (QUARK_X1000_SSCR1_TxTresh(tx_thres)
1240e5262d05SWeike Chen 				   & QUARK_X1000_SSCR1_TFT);
1241e5262d05SWeike Chen 		break;
1242e5262d05SWeike Chen 	default:
1243e5262d05SWeike Chen 		chip->threshold = (SSCR1_RxTresh(rx_thres) & SSCR1_RFT) |
1244e5262d05SWeike Chen 			(SSCR1_TxTresh(tx_thres) & SSCR1_TFT);
1245e5262d05SWeike Chen 		break;
1246e5262d05SWeike Chen 	}
1247e5262d05SWeike Chen 
1248ca632f55SGrant Likely 	chip->cr1 &= ~(SSCR1_SPO | SSCR1_SPH);
1249ca632f55SGrant Likely 	chip->cr1 |= (((spi->mode & SPI_CPHA) != 0) ? SSCR1_SPH : 0)
1250ca632f55SGrant Likely 			| (((spi->mode & SPI_CPOL) != 0) ? SSCR1_SPO : 0);
1251ca632f55SGrant Likely 
1252b833172fSMika Westerberg 	if (spi->mode & SPI_LOOP)
1253b833172fSMika Westerberg 		chip->cr1 |= SSCR1_LBM;
1254b833172fSMika Westerberg 
1255ca632f55SGrant Likely 	if (spi->bits_per_word <= 8) {
1256ca632f55SGrant Likely 		chip->n_bytes = 1;
1257ca632f55SGrant Likely 		chip->read = u8_reader;
1258ca632f55SGrant Likely 		chip->write = u8_writer;
1259ca632f55SGrant Likely 	} else if (spi->bits_per_word <= 16) {
1260ca632f55SGrant Likely 		chip->n_bytes = 2;
1261ca632f55SGrant Likely 		chip->read = u16_reader;
1262ca632f55SGrant Likely 		chip->write = u16_writer;
1263ca632f55SGrant Likely 	} else if (spi->bits_per_word <= 32) {
1264ca632f55SGrant Likely 		chip->n_bytes = 4;
1265ca632f55SGrant Likely 		chip->read = u32_reader;
1266ca632f55SGrant Likely 		chip->write = u32_writer;
1267ca632f55SGrant Likely 	}
1268ca632f55SGrant Likely 
1269ca632f55SGrant Likely 	spi_set_ctldata(spi, chip);
1270ca632f55SGrant Likely 
1271ca632f55SGrant Likely 	if (drv_data->ssp_type == CE4100_SSP)
1272ca632f55SGrant Likely 		return 0;
1273ca632f55SGrant Likely 
1274ca632f55SGrant Likely 	return setup_cs(spi, chip, chip_info);
1275ca632f55SGrant Likely }
1276ca632f55SGrant Likely 
1277ca632f55SGrant Likely static void cleanup(struct spi_device *spi)
1278ca632f55SGrant Likely {
1279ca632f55SGrant Likely 	struct chip_data *chip = spi_get_ctldata(spi);
1280ca632f55SGrant Likely 	struct driver_data *drv_data = spi_master_get_devdata(spi->master);
1281ca632f55SGrant Likely 
1282ca632f55SGrant Likely 	if (!chip)
1283ca632f55SGrant Likely 		return;
1284ca632f55SGrant Likely 
1285ca632f55SGrant Likely 	if (drv_data->ssp_type != CE4100_SSP && gpio_is_valid(chip->gpio_cs))
1286ca632f55SGrant Likely 		gpio_free(chip->gpio_cs);
1287ca632f55SGrant Likely 
1288ca632f55SGrant Likely 	kfree(chip);
1289ca632f55SGrant Likely }
1290ca632f55SGrant Likely 
1291a3496855SMika Westerberg #ifdef CONFIG_ACPI
129203fbf488SJarkko Nikula 
12938422ddf7SMathias Krause static const struct acpi_device_id pxa2xx_spi_acpi_match[] = {
129403fbf488SJarkko Nikula 	{ "INT33C0", LPSS_LPT_SSP },
129503fbf488SJarkko Nikula 	{ "INT33C1", LPSS_LPT_SSP },
129603fbf488SJarkko Nikula 	{ "INT3430", LPSS_LPT_SSP },
129703fbf488SJarkko Nikula 	{ "INT3431", LPSS_LPT_SSP },
129803fbf488SJarkko Nikula 	{ "80860F0E", LPSS_BYT_SSP },
129903fbf488SJarkko Nikula 	{ "8086228E", LPSS_BYT_SSP },
130003fbf488SJarkko Nikula 	{ },
130103fbf488SJarkko Nikula };
130203fbf488SJarkko Nikula MODULE_DEVICE_TABLE(acpi, pxa2xx_spi_acpi_match);
130303fbf488SJarkko Nikula 
130434cadd9cSJarkko Nikula /*
130534cadd9cSJarkko Nikula  * PCI IDs of compound devices that integrate both host controller and private
130634cadd9cSJarkko Nikula  * integrated DMA engine. Please note these are not used in module
130734cadd9cSJarkko Nikula  * autoloading and probing in this module but matching the LPSS SSP type.
130834cadd9cSJarkko Nikula  */
130934cadd9cSJarkko Nikula static const struct pci_device_id pxa2xx_spi_pci_compound_match[] = {
131034cadd9cSJarkko Nikula 	/* SPT-LP */
131134cadd9cSJarkko Nikula 	{ PCI_VDEVICE(INTEL, 0x9d29), LPSS_SPT_SSP },
131234cadd9cSJarkko Nikula 	{ PCI_VDEVICE(INTEL, 0x9d2a), LPSS_SPT_SSP },
131334cadd9cSJarkko Nikula 	/* SPT-H */
131434cadd9cSJarkko Nikula 	{ PCI_VDEVICE(INTEL, 0xa129), LPSS_SPT_SSP },
131534cadd9cSJarkko Nikula 	{ PCI_VDEVICE(INTEL, 0xa12a), LPSS_SPT_SSP },
131694e5c23dSAxel Lin 	{ },
131734cadd9cSJarkko Nikula };
131834cadd9cSJarkko Nikula 
131934cadd9cSJarkko Nikula static bool pxa2xx_spi_idma_filter(struct dma_chan *chan, void *param)
132034cadd9cSJarkko Nikula {
132134cadd9cSJarkko Nikula 	struct device *dev = param;
132234cadd9cSJarkko Nikula 
132334cadd9cSJarkko Nikula 	if (dev != chan->device->dev->parent)
132434cadd9cSJarkko Nikula 		return false;
132534cadd9cSJarkko Nikula 
132634cadd9cSJarkko Nikula 	return true;
132734cadd9cSJarkko Nikula }
132834cadd9cSJarkko Nikula 
1329a3496855SMika Westerberg static struct pxa2xx_spi_master *
1330a3496855SMika Westerberg pxa2xx_spi_acpi_get_pdata(struct platform_device *pdev)
1331a3496855SMika Westerberg {
1332a3496855SMika Westerberg 	struct pxa2xx_spi_master *pdata;
1333a3496855SMika Westerberg 	struct acpi_device *adev;
1334a3496855SMika Westerberg 	struct ssp_device *ssp;
1335a3496855SMika Westerberg 	struct resource *res;
133634cadd9cSJarkko Nikula 	const struct acpi_device_id *adev_id = NULL;
133734cadd9cSJarkko Nikula 	const struct pci_device_id *pcidev_id = NULL;
13383b8b6d05SJarkko Nikula 	unsigned int devid;
13393b8b6d05SJarkko Nikula 	int type;
1340a3496855SMika Westerberg 
1341b9f6940aSJarkko Nikula 	adev = ACPI_COMPANION(&pdev->dev);
1342b9f6940aSJarkko Nikula 	if (!adev)
1343a3496855SMika Westerberg 		return NULL;
1344a3496855SMika Westerberg 
134534cadd9cSJarkko Nikula 	if (dev_is_pci(pdev->dev.parent))
134634cadd9cSJarkko Nikula 		pcidev_id = pci_match_id(pxa2xx_spi_pci_compound_match,
134734cadd9cSJarkko Nikula 					 to_pci_dev(pdev->dev.parent));
134834cadd9cSJarkko Nikula 	else
134934cadd9cSJarkko Nikula 		adev_id = acpi_match_device(pdev->dev.driver->acpi_match_table,
135034cadd9cSJarkko Nikula 					    &pdev->dev);
135134cadd9cSJarkko Nikula 
135234cadd9cSJarkko Nikula 	if (adev_id)
135334cadd9cSJarkko Nikula 		type = (int)adev_id->driver_data;
135434cadd9cSJarkko Nikula 	else if (pcidev_id)
135534cadd9cSJarkko Nikula 		type = (int)pcidev_id->driver_data;
135603fbf488SJarkko Nikula 	else
135703fbf488SJarkko Nikula 		return NULL;
135803fbf488SJarkko Nikula 
1359cc0ee987SMika Westerberg 	pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
13609deae459SJingoo Han 	if (!pdata)
1361a3496855SMika Westerberg 		return NULL;
1362a3496855SMika Westerberg 
1363a3496855SMika Westerberg 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1364a3496855SMika Westerberg 	if (!res)
1365a3496855SMika Westerberg 		return NULL;
1366a3496855SMika Westerberg 
1367a3496855SMika Westerberg 	ssp = &pdata->ssp;
1368a3496855SMika Westerberg 
1369a3496855SMika Westerberg 	ssp->phys_base = res->start;
1370cbfd6a21SSachin Kamat 	ssp->mmio_base = devm_ioremap_resource(&pdev->dev, res);
1371cbfd6a21SSachin Kamat 	if (IS_ERR(ssp->mmio_base))
13726dc81f6fSMika Westerberg 		return NULL;
1373a3496855SMika Westerberg 
137434cadd9cSJarkko Nikula 	if (pcidev_id) {
137534cadd9cSJarkko Nikula 		pdata->tx_param = pdev->dev.parent;
137634cadd9cSJarkko Nikula 		pdata->rx_param = pdev->dev.parent;
137734cadd9cSJarkko Nikula 		pdata->dma_filter = pxa2xx_spi_idma_filter;
137834cadd9cSJarkko Nikula 	}
137934cadd9cSJarkko Nikula 
1380a3496855SMika Westerberg 	ssp->clk = devm_clk_get(&pdev->dev, NULL);
1381a3496855SMika Westerberg 	ssp->irq = platform_get_irq(pdev, 0);
138203fbf488SJarkko Nikula 	ssp->type = type;
1383a3496855SMika Westerberg 	ssp->pdev = pdev;
1384a3496855SMika Westerberg 
1385a3496855SMika Westerberg 	ssp->port_id = -1;
13863b8b6d05SJarkko Nikula 	if (adev->pnp.unique_id && !kstrtouint(adev->pnp.unique_id, 0, &devid))
1387a3496855SMika Westerberg 		ssp->port_id = devid;
1388a3496855SMika Westerberg 
1389a3496855SMika Westerberg 	pdata->num_chipselect = 1;
1390cddb339bSMika Westerberg 	pdata->enable_dma = true;
1391a3496855SMika Westerberg 
1392a3496855SMika Westerberg 	return pdata;
1393a3496855SMika Westerberg }
1394a3496855SMika Westerberg 
1395a3496855SMika Westerberg #else
1396a3496855SMika Westerberg static inline struct pxa2xx_spi_master *
1397a3496855SMika Westerberg pxa2xx_spi_acpi_get_pdata(struct platform_device *pdev)
1398a3496855SMika Westerberg {
1399a3496855SMika Westerberg 	return NULL;
1400a3496855SMika Westerberg }
1401a3496855SMika Westerberg #endif
1402a3496855SMika Westerberg 
1403fd4a319bSGrant Likely static int pxa2xx_spi_probe(struct platform_device *pdev)
1404ca632f55SGrant Likely {
1405ca632f55SGrant Likely 	struct device *dev = &pdev->dev;
1406ca632f55SGrant Likely 	struct pxa2xx_spi_master *platform_info;
1407ca632f55SGrant Likely 	struct spi_master *master;
1408ca632f55SGrant Likely 	struct driver_data *drv_data;
1409ca632f55SGrant Likely 	struct ssp_device *ssp;
1410*8b136baaSJarkko Nikula 	const struct lpss_config *config;
1411ca632f55SGrant Likely 	int status;
1412c039dd27SJarkko Nikula 	u32 tmp;
1413ca632f55SGrant Likely 
1414851bacf5SMika Westerberg 	platform_info = dev_get_platdata(dev);
1415851bacf5SMika Westerberg 	if (!platform_info) {
1416a3496855SMika Westerberg 		platform_info = pxa2xx_spi_acpi_get_pdata(pdev);
1417a3496855SMika Westerberg 		if (!platform_info) {
1418851bacf5SMika Westerberg 			dev_err(&pdev->dev, "missing platform data\n");
1419851bacf5SMika Westerberg 			return -ENODEV;
1420851bacf5SMika Westerberg 		}
1421a3496855SMika Westerberg 	}
1422ca632f55SGrant Likely 
1423ca632f55SGrant Likely 	ssp = pxa_ssp_request(pdev->id, pdev->name);
1424851bacf5SMika Westerberg 	if (!ssp)
1425851bacf5SMika Westerberg 		ssp = &platform_info->ssp;
1426851bacf5SMika Westerberg 
1427851bacf5SMika Westerberg 	if (!ssp->mmio_base) {
1428851bacf5SMika Westerberg 		dev_err(&pdev->dev, "failed to get ssp\n");
1429ca632f55SGrant Likely 		return -ENODEV;
1430ca632f55SGrant Likely 	}
1431ca632f55SGrant Likely 
1432757fe8d5SJarkko Nikula 	master = spi_alloc_master(dev, sizeof(struct driver_data));
1433ca632f55SGrant Likely 	if (!master) {
1434ca632f55SGrant Likely 		dev_err(&pdev->dev, "cannot alloc spi_master\n");
1435ca632f55SGrant Likely 		pxa_ssp_free(ssp);
1436ca632f55SGrant Likely 		return -ENOMEM;
1437ca632f55SGrant Likely 	}
1438ca632f55SGrant Likely 	drv_data = spi_master_get_devdata(master);
1439ca632f55SGrant Likely 	drv_data->master = master;
1440ca632f55SGrant Likely 	drv_data->master_info = platform_info;
1441ca632f55SGrant Likely 	drv_data->pdev = pdev;
1442ca632f55SGrant Likely 	drv_data->ssp = ssp;
1443ca632f55SGrant Likely 
1444ca632f55SGrant Likely 	master->dev.parent = &pdev->dev;
1445ca632f55SGrant Likely 	master->dev.of_node = pdev->dev.of_node;
1446ca632f55SGrant Likely 	/* the spi->mode bits understood by this driver: */
1447b833172fSMika Westerberg 	master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH | SPI_LOOP;
1448ca632f55SGrant Likely 
1449851bacf5SMika Westerberg 	master->bus_num = ssp->port_id;
1450ca632f55SGrant Likely 	master->dma_alignment = DMA_ALIGNMENT;
1451ca632f55SGrant Likely 	master->cleanup = cleanup;
1452ca632f55SGrant Likely 	master->setup = setup;
14537f86bde9SMika Westerberg 	master->transfer_one_message = pxa2xx_spi_transfer_one_message;
14547d94a505SMika Westerberg 	master->unprepare_transfer_hardware = pxa2xx_spi_unprepare_transfer;
14557dd62787SMark Brown 	master->auto_runtime_pm = true;
1456ca632f55SGrant Likely 
1457ca632f55SGrant Likely 	drv_data->ssp_type = ssp->type;
1458ca632f55SGrant Likely 
1459ca632f55SGrant Likely 	drv_data->ioaddr = ssp->mmio_base;
1460ca632f55SGrant Likely 	drv_data->ssdr_physical = ssp->phys_base + SSDR;
1461ca632f55SGrant Likely 	if (pxa25x_ssp_comp(drv_data)) {
1462e5262d05SWeike Chen 		switch (drv_data->ssp_type) {
1463e5262d05SWeike Chen 		case QUARK_X1000_SSP:
1464e5262d05SWeike Chen 			master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 32);
1465e5262d05SWeike Chen 			break;
1466e5262d05SWeike Chen 		default:
146724778be2SStephen Warren 			master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 16);
1468e5262d05SWeike Chen 			break;
1469e5262d05SWeike Chen 		}
1470e5262d05SWeike Chen 
1471ca632f55SGrant Likely 		drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE;
1472ca632f55SGrant Likely 		drv_data->dma_cr1 = 0;
1473ca632f55SGrant Likely 		drv_data->clear_sr = SSSR_ROR;
1474ca632f55SGrant Likely 		drv_data->mask_sr = SSSR_RFS | SSSR_TFS | SSSR_ROR;
1475ca632f55SGrant Likely 	} else {
147624778be2SStephen Warren 		master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 32);
1477ca632f55SGrant Likely 		drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE | SSCR1_TINTE;
14785928808eSMika Westerberg 		drv_data->dma_cr1 = DEFAULT_DMA_CR1;
1479ca632f55SGrant Likely 		drv_data->clear_sr = SSSR_ROR | SSSR_TINT;
1480ca632f55SGrant Likely 		drv_data->mask_sr = SSSR_TINT | SSSR_RFS | SSSR_TFS | SSSR_ROR;
1481ca632f55SGrant Likely 	}
1482ca632f55SGrant Likely 
1483ca632f55SGrant Likely 	status = request_irq(ssp->irq, ssp_int, IRQF_SHARED, dev_name(dev),
1484ca632f55SGrant Likely 			drv_data);
1485ca632f55SGrant Likely 	if (status < 0) {
1486ca632f55SGrant Likely 		dev_err(&pdev->dev, "cannot get IRQ %d\n", ssp->irq);
1487ca632f55SGrant Likely 		goto out_error_master_alloc;
1488ca632f55SGrant Likely 	}
1489ca632f55SGrant Likely 
1490ca632f55SGrant Likely 	/* Setup DMA if requested */
1491ca632f55SGrant Likely 	if (platform_info->enable_dma) {
1492cd7bed00SMika Westerberg 		status = pxa2xx_spi_dma_setup(drv_data);
1493cd7bed00SMika Westerberg 		if (status) {
1494cddb339bSMika Westerberg 			dev_dbg(dev, "no DMA channels available, using PIO\n");
1495cd7bed00SMika Westerberg 			platform_info->enable_dma = false;
1496ca632f55SGrant Likely 		}
1497ca632f55SGrant Likely 	}
1498ca632f55SGrant Likely 
1499ca632f55SGrant Likely 	/* Enable SOC clock */
15003343b7a6SMika Westerberg 	clk_prepare_enable(ssp->clk);
15013343b7a6SMika Westerberg 
15020eca7cf2SJarkko Nikula 	master->max_speed_hz = clk_get_rate(ssp->clk);
1503ca632f55SGrant Likely 
1504ca632f55SGrant Likely 	/* Load default SSP configuration */
1505c039dd27SJarkko Nikula 	pxa2xx_spi_write(drv_data, SSCR0, 0);
1506e5262d05SWeike Chen 	switch (drv_data->ssp_type) {
1507e5262d05SWeike Chen 	case QUARK_X1000_SSP:
1508c039dd27SJarkko Nikula 		tmp = QUARK_X1000_SSCR1_RxTresh(RX_THRESH_QUARK_X1000_DFLT)
1509c039dd27SJarkko Nikula 		      | QUARK_X1000_SSCR1_TxTresh(TX_THRESH_QUARK_X1000_DFLT);
1510c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, SSCR1, tmp);
1511e5262d05SWeike Chen 
1512e5262d05SWeike Chen 		/* using the Motorola SPI protocol and use 8 bit frame */
1513c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, SSCR0,
1514c039dd27SJarkko Nikula 				 QUARK_X1000_SSCR0_Motorola
1515c039dd27SJarkko Nikula 				 | QUARK_X1000_SSCR0_DataSize(8));
1516e5262d05SWeike Chen 		break;
1517e5262d05SWeike Chen 	default:
1518c039dd27SJarkko Nikula 		tmp = SSCR1_RxTresh(RX_THRESH_DFLT) |
1519c039dd27SJarkko Nikula 		      SSCR1_TxTresh(TX_THRESH_DFLT);
1520c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, SSCR1, tmp);
1521c039dd27SJarkko Nikula 		tmp = SSCR0_SCR(2) | SSCR0_Motorola | SSCR0_DataSize(8);
1522c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, SSCR0, tmp);
1523e5262d05SWeike Chen 		break;
1524e5262d05SWeike Chen 	}
1525e5262d05SWeike Chen 
1526ca632f55SGrant Likely 	if (!pxa25x_ssp_comp(drv_data))
1527c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, SSTO, 0);
1528e5262d05SWeike Chen 
1529e5262d05SWeike Chen 	if (!is_quark_x1000_ssp(drv_data))
1530c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, SSPSP, 0);
1531ca632f55SGrant Likely 
15327566bcc7SJarkko Nikula 	if (is_lpss_ssp(drv_data))
1533a0d2642eSMika Westerberg 		lpss_ssp_setup(drv_data);
1534a0d2642eSMika Westerberg 
1535*8b136baaSJarkko Nikula 	if (is_lpss_ssp(drv_data)) {
1536*8b136baaSJarkko Nikula 		lpss_ssp_setup(drv_data);
1537*8b136baaSJarkko Nikula 		config = lpss_get_config(drv_data);
1538*8b136baaSJarkko Nikula 		if (config->reg_capabilities >= 0) {
1539*8b136baaSJarkko Nikula 			tmp = __lpss_ssp_read_priv(drv_data,
1540*8b136baaSJarkko Nikula 						   config->reg_capabilities);
1541*8b136baaSJarkko Nikula 			tmp &= LPSS_CAPS_CS_EN_MASK;
1542*8b136baaSJarkko Nikula 			tmp >>= LPSS_CAPS_CS_EN_SHIFT;
1543*8b136baaSJarkko Nikula 			platform_info->num_chipselect = ffz(tmp);
1544*8b136baaSJarkko Nikula 		}
1545*8b136baaSJarkko Nikula 	}
1546*8b136baaSJarkko Nikula 	master->num_chipselect = platform_info->num_chipselect;
1547*8b136baaSJarkko Nikula 
15487f86bde9SMika Westerberg 	tasklet_init(&drv_data->pump_transfers, pump_transfers,
15497f86bde9SMika Westerberg 		     (unsigned long)drv_data);
1550ca632f55SGrant Likely 
1551836d1a22SAntonio Ospite 	pm_runtime_set_autosuspend_delay(&pdev->dev, 50);
1552836d1a22SAntonio Ospite 	pm_runtime_use_autosuspend(&pdev->dev);
1553836d1a22SAntonio Ospite 	pm_runtime_set_active(&pdev->dev);
1554836d1a22SAntonio Ospite 	pm_runtime_enable(&pdev->dev);
1555836d1a22SAntonio Ospite 
1556ca632f55SGrant Likely 	/* Register with the SPI framework */
1557ca632f55SGrant Likely 	platform_set_drvdata(pdev, drv_data);
1558a807fcd0SJingoo Han 	status = devm_spi_register_master(&pdev->dev, master);
1559ca632f55SGrant Likely 	if (status != 0) {
1560ca632f55SGrant Likely 		dev_err(&pdev->dev, "problem registering spi master\n");
15617f86bde9SMika Westerberg 		goto out_error_clock_enabled;
1562ca632f55SGrant Likely 	}
1563ca632f55SGrant Likely 
1564ca632f55SGrant Likely 	return status;
1565ca632f55SGrant Likely 
1566ca632f55SGrant Likely out_error_clock_enabled:
15673343b7a6SMika Westerberg 	clk_disable_unprepare(ssp->clk);
1568cd7bed00SMika Westerberg 	pxa2xx_spi_dma_release(drv_data);
1569ca632f55SGrant Likely 	free_irq(ssp->irq, drv_data);
1570ca632f55SGrant Likely 
1571ca632f55SGrant Likely out_error_master_alloc:
1572ca632f55SGrant Likely 	spi_master_put(master);
1573ca632f55SGrant Likely 	pxa_ssp_free(ssp);
1574ca632f55SGrant Likely 	return status;
1575ca632f55SGrant Likely }
1576ca632f55SGrant Likely 
1577ca632f55SGrant Likely static int pxa2xx_spi_remove(struct platform_device *pdev)
1578ca632f55SGrant Likely {
1579ca632f55SGrant Likely 	struct driver_data *drv_data = platform_get_drvdata(pdev);
1580ca632f55SGrant Likely 	struct ssp_device *ssp;
1581ca632f55SGrant Likely 
1582ca632f55SGrant Likely 	if (!drv_data)
1583ca632f55SGrant Likely 		return 0;
1584ca632f55SGrant Likely 	ssp = drv_data->ssp;
1585ca632f55SGrant Likely 
15867d94a505SMika Westerberg 	pm_runtime_get_sync(&pdev->dev);
15877d94a505SMika Westerberg 
1588ca632f55SGrant Likely 	/* Disable the SSP at the peripheral and SOC level */
1589c039dd27SJarkko Nikula 	pxa2xx_spi_write(drv_data, SSCR0, 0);
15903343b7a6SMika Westerberg 	clk_disable_unprepare(ssp->clk);
1591ca632f55SGrant Likely 
1592ca632f55SGrant Likely 	/* Release DMA */
1593cd7bed00SMika Westerberg 	if (drv_data->master_info->enable_dma)
1594cd7bed00SMika Westerberg 		pxa2xx_spi_dma_release(drv_data);
1595ca632f55SGrant Likely 
15967d94a505SMika Westerberg 	pm_runtime_put_noidle(&pdev->dev);
15977d94a505SMika Westerberg 	pm_runtime_disable(&pdev->dev);
15987d94a505SMika Westerberg 
1599ca632f55SGrant Likely 	/* Release IRQ */
1600ca632f55SGrant Likely 	free_irq(ssp->irq, drv_data);
1601ca632f55SGrant Likely 
1602ca632f55SGrant Likely 	/* Release SSP */
1603ca632f55SGrant Likely 	pxa_ssp_free(ssp);
1604ca632f55SGrant Likely 
1605ca632f55SGrant Likely 	return 0;
1606ca632f55SGrant Likely }
1607ca632f55SGrant Likely 
1608ca632f55SGrant Likely static void pxa2xx_spi_shutdown(struct platform_device *pdev)
1609ca632f55SGrant Likely {
1610ca632f55SGrant Likely 	int status = 0;
1611ca632f55SGrant Likely 
1612ca632f55SGrant Likely 	if ((status = pxa2xx_spi_remove(pdev)) != 0)
1613ca632f55SGrant Likely 		dev_err(&pdev->dev, "shutdown failed with %d\n", status);
1614ca632f55SGrant Likely }
1615ca632f55SGrant Likely 
1616382cebb0SMika Westerberg #ifdef CONFIG_PM_SLEEP
1617ca632f55SGrant Likely static int pxa2xx_spi_suspend(struct device *dev)
1618ca632f55SGrant Likely {
1619ca632f55SGrant Likely 	struct driver_data *drv_data = dev_get_drvdata(dev);
1620ca632f55SGrant Likely 	struct ssp_device *ssp = drv_data->ssp;
1621ca632f55SGrant Likely 	int status = 0;
1622ca632f55SGrant Likely 
16237f86bde9SMika Westerberg 	status = spi_master_suspend(drv_data->master);
1624ca632f55SGrant Likely 	if (status != 0)
1625ca632f55SGrant Likely 		return status;
1626c039dd27SJarkko Nikula 	pxa2xx_spi_write(drv_data, SSCR0, 0);
16272b9375b9SDmitry Eremin-Solenikov 
16282b9375b9SDmitry Eremin-Solenikov 	if (!pm_runtime_suspended(dev))
16293343b7a6SMika Westerberg 		clk_disable_unprepare(ssp->clk);
1630ca632f55SGrant Likely 
1631ca632f55SGrant Likely 	return 0;
1632ca632f55SGrant Likely }
1633ca632f55SGrant Likely 
1634ca632f55SGrant Likely static int pxa2xx_spi_resume(struct device *dev)
1635ca632f55SGrant Likely {
1636ca632f55SGrant Likely 	struct driver_data *drv_data = dev_get_drvdata(dev);
1637ca632f55SGrant Likely 	struct ssp_device *ssp = drv_data->ssp;
1638ca632f55SGrant Likely 	int status = 0;
1639ca632f55SGrant Likely 
1640ca632f55SGrant Likely 	/* Enable the SSP clock */
16412b9375b9SDmitry Eremin-Solenikov 	if (!pm_runtime_suspended(dev))
16423343b7a6SMika Westerberg 		clk_prepare_enable(ssp->clk);
1643ca632f55SGrant Likely 
1644c50325f7SChew, Chiau Ee 	/* Restore LPSS private register bits */
164548421adfSJarkko Nikula 	if (is_lpss_ssp(drv_data))
1646c50325f7SChew, Chiau Ee 		lpss_ssp_setup(drv_data);
1647c50325f7SChew, Chiau Ee 
1648ca632f55SGrant Likely 	/* Start the queue running */
16497f86bde9SMika Westerberg 	status = spi_master_resume(drv_data->master);
1650ca632f55SGrant Likely 	if (status != 0) {
1651ca632f55SGrant Likely 		dev_err(dev, "problem starting queue (%d)\n", status);
1652ca632f55SGrant Likely 		return status;
1653ca632f55SGrant Likely 	}
1654ca632f55SGrant Likely 
1655ca632f55SGrant Likely 	return 0;
1656ca632f55SGrant Likely }
16577d94a505SMika Westerberg #endif
16587d94a505SMika Westerberg 
1659ec833050SRafael J. Wysocki #ifdef CONFIG_PM
16607d94a505SMika Westerberg static int pxa2xx_spi_runtime_suspend(struct device *dev)
16617d94a505SMika Westerberg {
16627d94a505SMika Westerberg 	struct driver_data *drv_data = dev_get_drvdata(dev);
16637d94a505SMika Westerberg 
16647d94a505SMika Westerberg 	clk_disable_unprepare(drv_data->ssp->clk);
16657d94a505SMika Westerberg 	return 0;
16667d94a505SMika Westerberg }
16677d94a505SMika Westerberg 
16687d94a505SMika Westerberg static int pxa2xx_spi_runtime_resume(struct device *dev)
16697d94a505SMika Westerberg {
16707d94a505SMika Westerberg 	struct driver_data *drv_data = dev_get_drvdata(dev);
16717d94a505SMika Westerberg 
16727d94a505SMika Westerberg 	clk_prepare_enable(drv_data->ssp->clk);
16737d94a505SMika Westerberg 	return 0;
16747d94a505SMika Westerberg }
16757d94a505SMika Westerberg #endif
1676ca632f55SGrant Likely 
1677ca632f55SGrant Likely static const struct dev_pm_ops pxa2xx_spi_pm_ops = {
16787d94a505SMika Westerberg 	SET_SYSTEM_SLEEP_PM_OPS(pxa2xx_spi_suspend, pxa2xx_spi_resume)
16797d94a505SMika Westerberg 	SET_RUNTIME_PM_OPS(pxa2xx_spi_runtime_suspend,
16807d94a505SMika Westerberg 			   pxa2xx_spi_runtime_resume, NULL)
1681ca632f55SGrant Likely };
1682ca632f55SGrant Likely 
1683ca632f55SGrant Likely static struct platform_driver driver = {
1684ca632f55SGrant Likely 	.driver = {
1685ca632f55SGrant Likely 		.name	= "pxa2xx-spi",
1686ca632f55SGrant Likely 		.pm	= &pxa2xx_spi_pm_ops,
1687a3496855SMika Westerberg 		.acpi_match_table = ACPI_PTR(pxa2xx_spi_acpi_match),
1688ca632f55SGrant Likely 	},
1689ca632f55SGrant Likely 	.probe = pxa2xx_spi_probe,
1690ca632f55SGrant Likely 	.remove = pxa2xx_spi_remove,
1691ca632f55SGrant Likely 	.shutdown = pxa2xx_spi_shutdown,
1692ca632f55SGrant Likely };
1693ca632f55SGrant Likely 
1694ca632f55SGrant Likely static int __init pxa2xx_spi_init(void)
1695ca632f55SGrant Likely {
1696ca632f55SGrant Likely 	return platform_driver_register(&driver);
1697ca632f55SGrant Likely }
1698ca632f55SGrant Likely subsys_initcall(pxa2xx_spi_init);
1699ca632f55SGrant Likely 
1700ca632f55SGrant Likely static void __exit pxa2xx_spi_exit(void)
1701ca632f55SGrant Likely {
1702ca632f55SGrant Likely 	platform_driver_unregister(&driver);
1703ca632f55SGrant Likely }
1704ca632f55SGrant Likely module_exit(pxa2xx_spi_exit);
1705