1ca632f55SGrant Likely /* 2ca632f55SGrant Likely * Copyright (C) 2005 Stephen Street / StreetFire Sound Labs 3a0d2642eSMika Westerberg * Copyright (C) 2013, Intel Corporation 4ca632f55SGrant Likely * 5ca632f55SGrant Likely * This program is free software; you can redistribute it and/or modify 6ca632f55SGrant Likely * it under the terms of the GNU General Public License as published by 7ca632f55SGrant Likely * the Free Software Foundation; either version 2 of the License, or 8ca632f55SGrant Likely * (at your option) any later version. 9ca632f55SGrant Likely * 10ca632f55SGrant Likely * This program is distributed in the hope that it will be useful, 11ca632f55SGrant Likely * but WITHOUT ANY WARRANTY; without even the implied warranty of 12ca632f55SGrant Likely * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 13ca632f55SGrant Likely * GNU General Public License for more details. 14ca632f55SGrant Likely */ 15ca632f55SGrant Likely 16ca632f55SGrant Likely #include <linux/init.h> 17ca632f55SGrant Likely #include <linux/module.h> 18ca632f55SGrant Likely #include <linux/device.h> 19ca632f55SGrant Likely #include <linux/ioport.h> 20ca632f55SGrant Likely #include <linux/errno.h> 21cbfd6a21SSachin Kamat #include <linux/err.h> 22ca632f55SGrant Likely #include <linux/interrupt.h> 239df461ecSAndy Shevchenko #include <linux/kernel.h> 24ca632f55SGrant Likely #include <linux/platform_device.h> 25ca632f55SGrant Likely #include <linux/spi/pxa2xx_spi.h> 26ca632f55SGrant Likely #include <linux/spi/spi.h> 27ca632f55SGrant Likely #include <linux/delay.h> 28ca632f55SGrant Likely #include <linux/gpio.h> 29ca632f55SGrant Likely #include <linux/slab.h> 303343b7a6SMika Westerberg #include <linux/clk.h> 317d94a505SMika Westerberg #include <linux/pm_runtime.h> 32a3496855SMika Westerberg #include <linux/acpi.h> 33ca632f55SGrant Likely 34cd7bed00SMika Westerberg #include "spi-pxa2xx.h" 35ca632f55SGrant Likely 36ca632f55SGrant Likely MODULE_AUTHOR("Stephen Street"); 37ca632f55SGrant Likely MODULE_DESCRIPTION("PXA2xx SSP SPI Controller"); 38ca632f55SGrant Likely MODULE_LICENSE("GPL"); 39ca632f55SGrant Likely MODULE_ALIAS("platform:pxa2xx-spi"); 40ca632f55SGrant Likely 41ca632f55SGrant Likely #define TIMOUT_DFLT 1000 42ca632f55SGrant Likely 43ca632f55SGrant Likely /* 44ca632f55SGrant Likely * for testing SSCR1 changes that require SSP restart, basically 45ca632f55SGrant Likely * everything except the service and interrupt enables, the pxa270 developer 46ca632f55SGrant Likely * manual says only SSCR1_SCFR, SSCR1_SPH, SSCR1_SPO need to be in this 47ca632f55SGrant Likely * list, but the PXA255 dev man says all bits without really meaning the 48ca632f55SGrant Likely * service and interrupt enables 49ca632f55SGrant Likely */ 50ca632f55SGrant Likely #define SSCR1_CHANGE_MASK (SSCR1_TTELP | SSCR1_TTE | SSCR1_SCFR \ 51ca632f55SGrant Likely | SSCR1_ECRA | SSCR1_ECRB | SSCR1_SCLKDIR \ 52ca632f55SGrant Likely | SSCR1_SFRMDIR | SSCR1_RWOT | SSCR1_TRAIL \ 53ca632f55SGrant Likely | SSCR1_IFS | SSCR1_STRF | SSCR1_EFWR \ 54ca632f55SGrant Likely | SSCR1_RFT | SSCR1_TFT | SSCR1_MWDS \ 55ca632f55SGrant Likely | SSCR1_SPH | SSCR1_SPO | SSCR1_LBM) 56ca632f55SGrant Likely 57e5262d05SWeike Chen #define QUARK_X1000_SSCR1_CHANGE_MASK (QUARK_X1000_SSCR1_STRF \ 58e5262d05SWeike Chen | QUARK_X1000_SSCR1_EFWR \ 59e5262d05SWeike Chen | QUARK_X1000_SSCR1_RFT \ 60e5262d05SWeike Chen | QUARK_X1000_SSCR1_TFT \ 61e5262d05SWeike Chen | SSCR1_SPH | SSCR1_SPO | SSCR1_LBM) 62e5262d05SWeike Chen 631de70612SMika Westerberg #define GENERAL_REG_RXTO_HOLDOFF_DISABLE BIT(24) 64a0d2642eSMika Westerberg #define SPI_CS_CONTROL_SW_MODE BIT(0) 65a0d2642eSMika Westerberg #define SPI_CS_CONTROL_CS_HIGH BIT(1) 66a0d2642eSMika Westerberg 67dccf7369SJarkko Nikula struct lpss_config { 68dccf7369SJarkko Nikula /* LPSS offset from drv_data->ioaddr */ 69dccf7369SJarkko Nikula unsigned offset; 70dccf7369SJarkko Nikula /* Register offsets from drv_data->lpss_base or -1 */ 71dccf7369SJarkko Nikula int reg_general; 72dccf7369SJarkko Nikula int reg_ssp; 73dccf7369SJarkko Nikula int reg_cs_ctrl; 74dccf7369SJarkko Nikula /* FIFO thresholds */ 75dccf7369SJarkko Nikula u32 rx_threshold; 76dccf7369SJarkko Nikula u32 tx_threshold_lo; 77dccf7369SJarkko Nikula u32 tx_threshold_hi; 78dccf7369SJarkko Nikula }; 79dccf7369SJarkko Nikula 80dccf7369SJarkko Nikula /* Keep these sorted with enum pxa_ssp_type */ 81dccf7369SJarkko Nikula static const struct lpss_config lpss_platforms[] = { 82dccf7369SJarkko Nikula { /* LPSS_LPT_SSP */ 83dccf7369SJarkko Nikula .offset = 0x800, 84dccf7369SJarkko Nikula .reg_general = 0x08, 85dccf7369SJarkko Nikula .reg_ssp = 0x0c, 86dccf7369SJarkko Nikula .reg_cs_ctrl = 0x18, 87dccf7369SJarkko Nikula .rx_threshold = 64, 88dccf7369SJarkko Nikula .tx_threshold_lo = 160, 89dccf7369SJarkko Nikula .tx_threshold_hi = 224, 90dccf7369SJarkko Nikula }, 91dccf7369SJarkko Nikula { /* LPSS_BYT_SSP */ 92dccf7369SJarkko Nikula .offset = 0x400, 93dccf7369SJarkko Nikula .reg_general = 0x08, 94dccf7369SJarkko Nikula .reg_ssp = 0x0c, 95dccf7369SJarkko Nikula .reg_cs_ctrl = 0x18, 96dccf7369SJarkko Nikula .rx_threshold = 64, 97dccf7369SJarkko Nikula .tx_threshold_lo = 160, 98dccf7369SJarkko Nikula .tx_threshold_hi = 224, 99dccf7369SJarkko Nikula }, 100dccf7369SJarkko Nikula }; 101dccf7369SJarkko Nikula 102dccf7369SJarkko Nikula static inline const struct lpss_config 103dccf7369SJarkko Nikula *lpss_get_config(const struct driver_data *drv_data) 104dccf7369SJarkko Nikula { 105dccf7369SJarkko Nikula return &lpss_platforms[drv_data->ssp_type - LPSS_LPT_SSP]; 106dccf7369SJarkko Nikula } 107dccf7369SJarkko Nikula 108a0d2642eSMika Westerberg static bool is_lpss_ssp(const struct driver_data *drv_data) 109a0d2642eSMika Westerberg { 11003fbf488SJarkko Nikula switch (drv_data->ssp_type) { 11103fbf488SJarkko Nikula case LPSS_LPT_SSP: 11203fbf488SJarkko Nikula case LPSS_BYT_SSP: 11303fbf488SJarkko Nikula return true; 11403fbf488SJarkko Nikula default: 11503fbf488SJarkko Nikula return false; 11603fbf488SJarkko Nikula } 117a0d2642eSMika Westerberg } 118a0d2642eSMika Westerberg 119e5262d05SWeike Chen static bool is_quark_x1000_ssp(const struct driver_data *drv_data) 120e5262d05SWeike Chen { 121e5262d05SWeike Chen return drv_data->ssp_type == QUARK_X1000_SSP; 122e5262d05SWeike Chen } 123e5262d05SWeike Chen 1244fdb2424SWeike Chen static u32 pxa2xx_spi_get_ssrc1_change_mask(const struct driver_data *drv_data) 1254fdb2424SWeike Chen { 1264fdb2424SWeike Chen switch (drv_data->ssp_type) { 127e5262d05SWeike Chen case QUARK_X1000_SSP: 128e5262d05SWeike Chen return QUARK_X1000_SSCR1_CHANGE_MASK; 1294fdb2424SWeike Chen default: 1304fdb2424SWeike Chen return SSCR1_CHANGE_MASK; 1314fdb2424SWeike Chen } 1324fdb2424SWeike Chen } 1334fdb2424SWeike Chen 1344fdb2424SWeike Chen static u32 1354fdb2424SWeike Chen pxa2xx_spi_get_rx_default_thre(const struct driver_data *drv_data) 1364fdb2424SWeike Chen { 1374fdb2424SWeike Chen switch (drv_data->ssp_type) { 138e5262d05SWeike Chen case QUARK_X1000_SSP: 139e5262d05SWeike Chen return RX_THRESH_QUARK_X1000_DFLT; 1404fdb2424SWeike Chen default: 1414fdb2424SWeike Chen return RX_THRESH_DFLT; 1424fdb2424SWeike Chen } 1434fdb2424SWeike Chen } 1444fdb2424SWeike Chen 1454fdb2424SWeike Chen static bool pxa2xx_spi_txfifo_full(const struct driver_data *drv_data) 1464fdb2424SWeike Chen { 1474fdb2424SWeike Chen u32 mask; 1484fdb2424SWeike Chen 1494fdb2424SWeike Chen switch (drv_data->ssp_type) { 150e5262d05SWeike Chen case QUARK_X1000_SSP: 151e5262d05SWeike Chen mask = QUARK_X1000_SSSR_TFL_MASK; 152e5262d05SWeike Chen break; 1534fdb2424SWeike Chen default: 1544fdb2424SWeike Chen mask = SSSR_TFL_MASK; 1554fdb2424SWeike Chen break; 1564fdb2424SWeike Chen } 1574fdb2424SWeike Chen 158c039dd27SJarkko Nikula return (pxa2xx_spi_read(drv_data, SSSR) & mask) == mask; 1594fdb2424SWeike Chen } 1604fdb2424SWeike Chen 1614fdb2424SWeike Chen static void pxa2xx_spi_clear_rx_thre(const struct driver_data *drv_data, 1624fdb2424SWeike Chen u32 *sccr1_reg) 1634fdb2424SWeike Chen { 1644fdb2424SWeike Chen u32 mask; 1654fdb2424SWeike Chen 1664fdb2424SWeike Chen switch (drv_data->ssp_type) { 167e5262d05SWeike Chen case QUARK_X1000_SSP: 168e5262d05SWeike Chen mask = QUARK_X1000_SSCR1_RFT; 169e5262d05SWeike Chen break; 1704fdb2424SWeike Chen default: 1714fdb2424SWeike Chen mask = SSCR1_RFT; 1724fdb2424SWeike Chen break; 1734fdb2424SWeike Chen } 1744fdb2424SWeike Chen *sccr1_reg &= ~mask; 1754fdb2424SWeike Chen } 1764fdb2424SWeike Chen 1774fdb2424SWeike Chen static void pxa2xx_spi_set_rx_thre(const struct driver_data *drv_data, 1784fdb2424SWeike Chen u32 *sccr1_reg, u32 threshold) 1794fdb2424SWeike Chen { 1804fdb2424SWeike Chen switch (drv_data->ssp_type) { 181e5262d05SWeike Chen case QUARK_X1000_SSP: 182e5262d05SWeike Chen *sccr1_reg |= QUARK_X1000_SSCR1_RxTresh(threshold); 183e5262d05SWeike Chen break; 1844fdb2424SWeike Chen default: 1854fdb2424SWeike Chen *sccr1_reg |= SSCR1_RxTresh(threshold); 1864fdb2424SWeike Chen break; 1874fdb2424SWeike Chen } 1884fdb2424SWeike Chen } 1894fdb2424SWeike Chen 1904fdb2424SWeike Chen static u32 pxa2xx_configure_sscr0(const struct driver_data *drv_data, 1914fdb2424SWeike Chen u32 clk_div, u8 bits) 1924fdb2424SWeike Chen { 1934fdb2424SWeike Chen switch (drv_data->ssp_type) { 194e5262d05SWeike Chen case QUARK_X1000_SSP: 195e5262d05SWeike Chen return clk_div 196e5262d05SWeike Chen | QUARK_X1000_SSCR0_Motorola 197e5262d05SWeike Chen | QUARK_X1000_SSCR0_DataSize(bits > 32 ? 8 : bits) 198e5262d05SWeike Chen | SSCR0_SSE; 1994fdb2424SWeike Chen default: 2004fdb2424SWeike Chen return clk_div 2014fdb2424SWeike Chen | SSCR0_Motorola 2024fdb2424SWeike Chen | SSCR0_DataSize(bits > 16 ? bits - 16 : bits) 2034fdb2424SWeike Chen | SSCR0_SSE 2044fdb2424SWeike Chen | (bits > 16 ? SSCR0_EDSS : 0); 2054fdb2424SWeike Chen } 2064fdb2424SWeike Chen } 2074fdb2424SWeike Chen 208a0d2642eSMika Westerberg /* 209a0d2642eSMika Westerberg * Read and write LPSS SSP private registers. Caller must first check that 210a0d2642eSMika Westerberg * is_lpss_ssp() returns true before these can be called. 211a0d2642eSMika Westerberg */ 212a0d2642eSMika Westerberg static u32 __lpss_ssp_read_priv(struct driver_data *drv_data, unsigned offset) 213a0d2642eSMika Westerberg { 214a0d2642eSMika Westerberg WARN_ON(!drv_data->lpss_base); 215a0d2642eSMika Westerberg return readl(drv_data->lpss_base + offset); 216a0d2642eSMika Westerberg } 217a0d2642eSMika Westerberg 218a0d2642eSMika Westerberg static void __lpss_ssp_write_priv(struct driver_data *drv_data, 219a0d2642eSMika Westerberg unsigned offset, u32 value) 220a0d2642eSMika Westerberg { 221a0d2642eSMika Westerberg WARN_ON(!drv_data->lpss_base); 222a0d2642eSMika Westerberg writel(value, drv_data->lpss_base + offset); 223a0d2642eSMika Westerberg } 224a0d2642eSMika Westerberg 225a0d2642eSMika Westerberg /* 226a0d2642eSMika Westerberg * lpss_ssp_setup - perform LPSS SSP specific setup 227a0d2642eSMika Westerberg * @drv_data: pointer to the driver private data 228a0d2642eSMika Westerberg * 229a0d2642eSMika Westerberg * Perform LPSS SSP specific setup. This function must be called first if 230a0d2642eSMika Westerberg * one is going to use LPSS SSP private registers. 231a0d2642eSMika Westerberg */ 232a0d2642eSMika Westerberg static void lpss_ssp_setup(struct driver_data *drv_data) 233a0d2642eSMika Westerberg { 234dccf7369SJarkko Nikula const struct lpss_config *config; 235dccf7369SJarkko Nikula u32 value; 236a0d2642eSMika Westerberg 237dccf7369SJarkko Nikula config = lpss_get_config(drv_data); 238dccf7369SJarkko Nikula drv_data->lpss_base = drv_data->ioaddr + config->offset; 239a0d2642eSMika Westerberg 240a0d2642eSMika Westerberg /* Enable software chip select control */ 241a0d2642eSMika Westerberg value = SPI_CS_CONTROL_SW_MODE | SPI_CS_CONTROL_CS_HIGH; 242dccf7369SJarkko Nikula __lpss_ssp_write_priv(drv_data, config->reg_cs_ctrl, value); 2430054e28dSMika Westerberg 2440054e28dSMika Westerberg /* Enable multiblock DMA transfers */ 2451de70612SMika Westerberg if (drv_data->master_info->enable_dma) { 246dccf7369SJarkko Nikula __lpss_ssp_write_priv(drv_data, config->reg_ssp, 1); 2471de70612SMika Westerberg 248*82ba2c2aSJarkko Nikula if (config->reg_general >= 0) { 249*82ba2c2aSJarkko Nikula value = __lpss_ssp_read_priv(drv_data, 250*82ba2c2aSJarkko Nikula config->reg_general); 2511de70612SMika Westerberg value |= GENERAL_REG_RXTO_HOLDOFF_DISABLE; 252*82ba2c2aSJarkko Nikula __lpss_ssp_write_priv(drv_data, 253*82ba2c2aSJarkko Nikula config->reg_general, value); 254*82ba2c2aSJarkko Nikula } 2551de70612SMika Westerberg } 256a0d2642eSMika Westerberg } 257a0d2642eSMika Westerberg 258a0d2642eSMika Westerberg static void lpss_ssp_cs_control(struct driver_data *drv_data, bool enable) 259a0d2642eSMika Westerberg { 260dccf7369SJarkko Nikula const struct lpss_config *config; 261a0d2642eSMika Westerberg u32 value; 262a0d2642eSMika Westerberg 263dccf7369SJarkko Nikula config = lpss_get_config(drv_data); 264dccf7369SJarkko Nikula 265dccf7369SJarkko Nikula value = __lpss_ssp_read_priv(drv_data, config->reg_cs_ctrl); 266a0d2642eSMika Westerberg if (enable) 267a0d2642eSMika Westerberg value &= ~SPI_CS_CONTROL_CS_HIGH; 268a0d2642eSMika Westerberg else 269a0d2642eSMika Westerberg value |= SPI_CS_CONTROL_CS_HIGH; 270dccf7369SJarkko Nikula __lpss_ssp_write_priv(drv_data, config->reg_cs_ctrl, value); 271a0d2642eSMika Westerberg } 272a0d2642eSMika Westerberg 273ca632f55SGrant Likely static void cs_assert(struct driver_data *drv_data) 274ca632f55SGrant Likely { 275ca632f55SGrant Likely struct chip_data *chip = drv_data->cur_chip; 276ca632f55SGrant Likely 277ca632f55SGrant Likely if (drv_data->ssp_type == CE4100_SSP) { 278c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSSR, drv_data->cur_chip->frm); 279ca632f55SGrant Likely return; 280ca632f55SGrant Likely } 281ca632f55SGrant Likely 282ca632f55SGrant Likely if (chip->cs_control) { 283ca632f55SGrant Likely chip->cs_control(PXA2XX_CS_ASSERT); 284ca632f55SGrant Likely return; 285ca632f55SGrant Likely } 286ca632f55SGrant Likely 287a0d2642eSMika Westerberg if (gpio_is_valid(chip->gpio_cs)) { 288ca632f55SGrant Likely gpio_set_value(chip->gpio_cs, chip->gpio_cs_inverted); 289a0d2642eSMika Westerberg return; 290a0d2642eSMika Westerberg } 291a0d2642eSMika Westerberg 2927566bcc7SJarkko Nikula if (is_lpss_ssp(drv_data)) 293a0d2642eSMika Westerberg lpss_ssp_cs_control(drv_data, true); 294ca632f55SGrant Likely } 295ca632f55SGrant Likely 296ca632f55SGrant Likely static void cs_deassert(struct driver_data *drv_data) 297ca632f55SGrant Likely { 298ca632f55SGrant Likely struct chip_data *chip = drv_data->cur_chip; 299ca632f55SGrant Likely 300ca632f55SGrant Likely if (drv_data->ssp_type == CE4100_SSP) 301ca632f55SGrant Likely return; 302ca632f55SGrant Likely 303ca632f55SGrant Likely if (chip->cs_control) { 304ca632f55SGrant Likely chip->cs_control(PXA2XX_CS_DEASSERT); 305ca632f55SGrant Likely return; 306ca632f55SGrant Likely } 307ca632f55SGrant Likely 308a0d2642eSMika Westerberg if (gpio_is_valid(chip->gpio_cs)) { 309ca632f55SGrant Likely gpio_set_value(chip->gpio_cs, !chip->gpio_cs_inverted); 310a0d2642eSMika Westerberg return; 311a0d2642eSMika Westerberg } 312a0d2642eSMika Westerberg 3137566bcc7SJarkko Nikula if (is_lpss_ssp(drv_data)) 314a0d2642eSMika Westerberg lpss_ssp_cs_control(drv_data, false); 315ca632f55SGrant Likely } 316ca632f55SGrant Likely 317cd7bed00SMika Westerberg int pxa2xx_spi_flush(struct driver_data *drv_data) 318ca632f55SGrant Likely { 319ca632f55SGrant Likely unsigned long limit = loops_per_jiffy << 1; 320ca632f55SGrant Likely 321ca632f55SGrant Likely do { 322c039dd27SJarkko Nikula while (pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE) 323c039dd27SJarkko Nikula pxa2xx_spi_read(drv_data, SSDR); 324c039dd27SJarkko Nikula } while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_BSY) && --limit); 325ca632f55SGrant Likely write_SSSR_CS(drv_data, SSSR_ROR); 326ca632f55SGrant Likely 327ca632f55SGrant Likely return limit; 328ca632f55SGrant Likely } 329ca632f55SGrant Likely 330ca632f55SGrant Likely static int null_writer(struct driver_data *drv_data) 331ca632f55SGrant Likely { 332ca632f55SGrant Likely u8 n_bytes = drv_data->n_bytes; 333ca632f55SGrant Likely 3344fdb2424SWeike Chen if (pxa2xx_spi_txfifo_full(drv_data) 335ca632f55SGrant Likely || (drv_data->tx == drv_data->tx_end)) 336ca632f55SGrant Likely return 0; 337ca632f55SGrant Likely 338c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSDR, 0); 339ca632f55SGrant Likely drv_data->tx += n_bytes; 340ca632f55SGrant Likely 341ca632f55SGrant Likely return 1; 342ca632f55SGrant Likely } 343ca632f55SGrant Likely 344ca632f55SGrant Likely static int null_reader(struct driver_data *drv_data) 345ca632f55SGrant Likely { 346ca632f55SGrant Likely u8 n_bytes = drv_data->n_bytes; 347ca632f55SGrant Likely 348c039dd27SJarkko Nikula while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE) 349ca632f55SGrant Likely && (drv_data->rx < drv_data->rx_end)) { 350c039dd27SJarkko Nikula pxa2xx_spi_read(drv_data, SSDR); 351ca632f55SGrant Likely drv_data->rx += n_bytes; 352ca632f55SGrant Likely } 353ca632f55SGrant Likely 354ca632f55SGrant Likely return drv_data->rx == drv_data->rx_end; 355ca632f55SGrant Likely } 356ca632f55SGrant Likely 357ca632f55SGrant Likely static int u8_writer(struct driver_data *drv_data) 358ca632f55SGrant Likely { 3594fdb2424SWeike Chen if (pxa2xx_spi_txfifo_full(drv_data) 360ca632f55SGrant Likely || (drv_data->tx == drv_data->tx_end)) 361ca632f55SGrant Likely return 0; 362ca632f55SGrant Likely 363c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSDR, *(u8 *)(drv_data->tx)); 364ca632f55SGrant Likely ++drv_data->tx; 365ca632f55SGrant Likely 366ca632f55SGrant Likely return 1; 367ca632f55SGrant Likely } 368ca632f55SGrant Likely 369ca632f55SGrant Likely static int u8_reader(struct driver_data *drv_data) 370ca632f55SGrant Likely { 371c039dd27SJarkko Nikula while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE) 372ca632f55SGrant Likely && (drv_data->rx < drv_data->rx_end)) { 373c039dd27SJarkko Nikula *(u8 *)(drv_data->rx) = pxa2xx_spi_read(drv_data, SSDR); 374ca632f55SGrant Likely ++drv_data->rx; 375ca632f55SGrant Likely } 376ca632f55SGrant Likely 377ca632f55SGrant Likely return drv_data->rx == drv_data->rx_end; 378ca632f55SGrant Likely } 379ca632f55SGrant Likely 380ca632f55SGrant Likely static int u16_writer(struct driver_data *drv_data) 381ca632f55SGrant Likely { 3824fdb2424SWeike Chen if (pxa2xx_spi_txfifo_full(drv_data) 383ca632f55SGrant Likely || (drv_data->tx == drv_data->tx_end)) 384ca632f55SGrant Likely return 0; 385ca632f55SGrant Likely 386c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSDR, *(u16 *)(drv_data->tx)); 387ca632f55SGrant Likely drv_data->tx += 2; 388ca632f55SGrant Likely 389ca632f55SGrant Likely return 1; 390ca632f55SGrant Likely } 391ca632f55SGrant Likely 392ca632f55SGrant Likely static int u16_reader(struct driver_data *drv_data) 393ca632f55SGrant Likely { 394c039dd27SJarkko Nikula while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE) 395ca632f55SGrant Likely && (drv_data->rx < drv_data->rx_end)) { 396c039dd27SJarkko Nikula *(u16 *)(drv_data->rx) = pxa2xx_spi_read(drv_data, SSDR); 397ca632f55SGrant Likely drv_data->rx += 2; 398ca632f55SGrant Likely } 399ca632f55SGrant Likely 400ca632f55SGrant Likely return drv_data->rx == drv_data->rx_end; 401ca632f55SGrant Likely } 402ca632f55SGrant Likely 403ca632f55SGrant Likely static int u32_writer(struct driver_data *drv_data) 404ca632f55SGrant Likely { 4054fdb2424SWeike Chen if (pxa2xx_spi_txfifo_full(drv_data) 406ca632f55SGrant Likely || (drv_data->tx == drv_data->tx_end)) 407ca632f55SGrant Likely return 0; 408ca632f55SGrant Likely 409c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSDR, *(u32 *)(drv_data->tx)); 410ca632f55SGrant Likely drv_data->tx += 4; 411ca632f55SGrant Likely 412ca632f55SGrant Likely return 1; 413ca632f55SGrant Likely } 414ca632f55SGrant Likely 415ca632f55SGrant Likely static int u32_reader(struct driver_data *drv_data) 416ca632f55SGrant Likely { 417c039dd27SJarkko Nikula while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE) 418ca632f55SGrant Likely && (drv_data->rx < drv_data->rx_end)) { 419c039dd27SJarkko Nikula *(u32 *)(drv_data->rx) = pxa2xx_spi_read(drv_data, SSDR); 420ca632f55SGrant Likely drv_data->rx += 4; 421ca632f55SGrant Likely } 422ca632f55SGrant Likely 423ca632f55SGrant Likely return drv_data->rx == drv_data->rx_end; 424ca632f55SGrant Likely } 425ca632f55SGrant Likely 426cd7bed00SMika Westerberg void *pxa2xx_spi_next_transfer(struct driver_data *drv_data) 427ca632f55SGrant Likely { 428ca632f55SGrant Likely struct spi_message *msg = drv_data->cur_msg; 429ca632f55SGrant Likely struct spi_transfer *trans = drv_data->cur_transfer; 430ca632f55SGrant Likely 431ca632f55SGrant Likely /* Move to next transfer */ 432ca632f55SGrant Likely if (trans->transfer_list.next != &msg->transfers) { 433ca632f55SGrant Likely drv_data->cur_transfer = 434ca632f55SGrant Likely list_entry(trans->transfer_list.next, 435ca632f55SGrant Likely struct spi_transfer, 436ca632f55SGrant Likely transfer_list); 437ca632f55SGrant Likely return RUNNING_STATE; 438ca632f55SGrant Likely } else 439ca632f55SGrant Likely return DONE_STATE; 440ca632f55SGrant Likely } 441ca632f55SGrant Likely 442ca632f55SGrant Likely /* caller already set message->status; dma and pio irqs are blocked */ 443ca632f55SGrant Likely static void giveback(struct driver_data *drv_data) 444ca632f55SGrant Likely { 445ca632f55SGrant Likely struct spi_transfer* last_transfer; 446ca632f55SGrant Likely struct spi_message *msg; 447ca632f55SGrant Likely 448ca632f55SGrant Likely msg = drv_data->cur_msg; 449ca632f55SGrant Likely drv_data->cur_msg = NULL; 450ca632f55SGrant Likely drv_data->cur_transfer = NULL; 451ca632f55SGrant Likely 45223e2c2aaSAxel Lin last_transfer = list_last_entry(&msg->transfers, struct spi_transfer, 453ca632f55SGrant Likely transfer_list); 454ca632f55SGrant Likely 455ca632f55SGrant Likely /* Delay if requested before any change in chip select */ 456ca632f55SGrant Likely if (last_transfer->delay_usecs) 457ca632f55SGrant Likely udelay(last_transfer->delay_usecs); 458ca632f55SGrant Likely 459ca632f55SGrant Likely /* Drop chip select UNLESS cs_change is true or we are returning 460ca632f55SGrant Likely * a message with an error, or next message is for another chip 461ca632f55SGrant Likely */ 462ca632f55SGrant Likely if (!last_transfer->cs_change) 463ca632f55SGrant Likely cs_deassert(drv_data); 464ca632f55SGrant Likely else { 465ca632f55SGrant Likely struct spi_message *next_msg; 466ca632f55SGrant Likely 467ca632f55SGrant Likely /* Holding of cs was hinted, but we need to make sure 468ca632f55SGrant Likely * the next message is for the same chip. Don't waste 469ca632f55SGrant Likely * time with the following tests unless this was hinted. 470ca632f55SGrant Likely * 471ca632f55SGrant Likely * We cannot postpone this until pump_messages, because 472ca632f55SGrant Likely * after calling msg->complete (below) the driver that 473ca632f55SGrant Likely * sent the current message could be unloaded, which 474ca632f55SGrant Likely * could invalidate the cs_control() callback... 475ca632f55SGrant Likely */ 476ca632f55SGrant Likely 477ca632f55SGrant Likely /* get a pointer to the next message, if any */ 4787f86bde9SMika Westerberg next_msg = spi_get_next_queued_message(drv_data->master); 479ca632f55SGrant Likely 480ca632f55SGrant Likely /* see if the next and current messages point 481ca632f55SGrant Likely * to the same chip 482ca632f55SGrant Likely */ 483ca632f55SGrant Likely if (next_msg && next_msg->spi != msg->spi) 484ca632f55SGrant Likely next_msg = NULL; 485ca632f55SGrant Likely if (!next_msg || msg->state == ERROR_STATE) 486ca632f55SGrant Likely cs_deassert(drv_data); 487ca632f55SGrant Likely } 488ca632f55SGrant Likely 489ca632f55SGrant Likely drv_data->cur_chip = NULL; 490c957e8f0SMika Westerberg spi_finalize_current_message(drv_data->master); 491ca632f55SGrant Likely } 492ca632f55SGrant Likely 493ca632f55SGrant Likely static void reset_sccr1(struct driver_data *drv_data) 494ca632f55SGrant Likely { 495ca632f55SGrant Likely struct chip_data *chip = drv_data->cur_chip; 496ca632f55SGrant Likely u32 sccr1_reg; 497ca632f55SGrant Likely 498c039dd27SJarkko Nikula sccr1_reg = pxa2xx_spi_read(drv_data, SSCR1) & ~drv_data->int_cr1; 499ca632f55SGrant Likely sccr1_reg &= ~SSCR1_RFT; 500ca632f55SGrant Likely sccr1_reg |= chip->threshold; 501c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSCR1, sccr1_reg); 502ca632f55SGrant Likely } 503ca632f55SGrant Likely 504ca632f55SGrant Likely static void int_error_stop(struct driver_data *drv_data, const char* msg) 505ca632f55SGrant Likely { 506ca632f55SGrant Likely /* Stop and reset SSP */ 507ca632f55SGrant Likely write_SSSR_CS(drv_data, drv_data->clear_sr); 508ca632f55SGrant Likely reset_sccr1(drv_data); 509ca632f55SGrant Likely if (!pxa25x_ssp_comp(drv_data)) 510c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSTO, 0); 511cd7bed00SMika Westerberg pxa2xx_spi_flush(drv_data); 512c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSCR0, 513c039dd27SJarkko Nikula pxa2xx_spi_read(drv_data, SSCR0) & ~SSCR0_SSE); 514ca632f55SGrant Likely 515ca632f55SGrant Likely dev_err(&drv_data->pdev->dev, "%s\n", msg); 516ca632f55SGrant Likely 517ca632f55SGrant Likely drv_data->cur_msg->state = ERROR_STATE; 518ca632f55SGrant Likely tasklet_schedule(&drv_data->pump_transfers); 519ca632f55SGrant Likely } 520ca632f55SGrant Likely 521ca632f55SGrant Likely static void int_transfer_complete(struct driver_data *drv_data) 522ca632f55SGrant Likely { 523ca632f55SGrant Likely /* Stop SSP */ 524ca632f55SGrant Likely write_SSSR_CS(drv_data, drv_data->clear_sr); 525ca632f55SGrant Likely reset_sccr1(drv_data); 526ca632f55SGrant Likely if (!pxa25x_ssp_comp(drv_data)) 527c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSTO, 0); 528ca632f55SGrant Likely 529ca632f55SGrant Likely /* Update total byte transferred return count actual bytes read */ 530ca632f55SGrant Likely drv_data->cur_msg->actual_length += drv_data->len - 531ca632f55SGrant Likely (drv_data->rx_end - drv_data->rx); 532ca632f55SGrant Likely 533ca632f55SGrant Likely /* Transfer delays and chip select release are 534ca632f55SGrant Likely * handled in pump_transfers or giveback 535ca632f55SGrant Likely */ 536ca632f55SGrant Likely 537ca632f55SGrant Likely /* Move to next transfer */ 538cd7bed00SMika Westerberg drv_data->cur_msg->state = pxa2xx_spi_next_transfer(drv_data); 539ca632f55SGrant Likely 540ca632f55SGrant Likely /* Schedule transfer tasklet */ 541ca632f55SGrant Likely tasklet_schedule(&drv_data->pump_transfers); 542ca632f55SGrant Likely } 543ca632f55SGrant Likely 544ca632f55SGrant Likely static irqreturn_t interrupt_transfer(struct driver_data *drv_data) 545ca632f55SGrant Likely { 546c039dd27SJarkko Nikula u32 irq_mask = (pxa2xx_spi_read(drv_data, SSCR1) & SSCR1_TIE) ? 547ca632f55SGrant Likely drv_data->mask_sr : drv_data->mask_sr & ~SSSR_TFS; 548ca632f55SGrant Likely 549c039dd27SJarkko Nikula u32 irq_status = pxa2xx_spi_read(drv_data, SSSR) & irq_mask; 550ca632f55SGrant Likely 551ca632f55SGrant Likely if (irq_status & SSSR_ROR) { 552ca632f55SGrant Likely int_error_stop(drv_data, "interrupt_transfer: fifo overrun"); 553ca632f55SGrant Likely return IRQ_HANDLED; 554ca632f55SGrant Likely } 555ca632f55SGrant Likely 556ca632f55SGrant Likely if (irq_status & SSSR_TINT) { 557c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSSR, SSSR_TINT); 558ca632f55SGrant Likely if (drv_data->read(drv_data)) { 559ca632f55SGrant Likely int_transfer_complete(drv_data); 560ca632f55SGrant Likely return IRQ_HANDLED; 561ca632f55SGrant Likely } 562ca632f55SGrant Likely } 563ca632f55SGrant Likely 564ca632f55SGrant Likely /* Drain rx fifo, Fill tx fifo and prevent overruns */ 565ca632f55SGrant Likely do { 566ca632f55SGrant Likely if (drv_data->read(drv_data)) { 567ca632f55SGrant Likely int_transfer_complete(drv_data); 568ca632f55SGrant Likely return IRQ_HANDLED; 569ca632f55SGrant Likely } 570ca632f55SGrant Likely } while (drv_data->write(drv_data)); 571ca632f55SGrant Likely 572ca632f55SGrant Likely if (drv_data->read(drv_data)) { 573ca632f55SGrant Likely int_transfer_complete(drv_data); 574ca632f55SGrant Likely return IRQ_HANDLED; 575ca632f55SGrant Likely } 576ca632f55SGrant Likely 577ca632f55SGrant Likely if (drv_data->tx == drv_data->tx_end) { 578ca632f55SGrant Likely u32 bytes_left; 579ca632f55SGrant Likely u32 sccr1_reg; 580ca632f55SGrant Likely 581c039dd27SJarkko Nikula sccr1_reg = pxa2xx_spi_read(drv_data, SSCR1); 582ca632f55SGrant Likely sccr1_reg &= ~SSCR1_TIE; 583ca632f55SGrant Likely 584ca632f55SGrant Likely /* 585ca632f55SGrant Likely * PXA25x_SSP has no timeout, set up rx threshould for the 586ca632f55SGrant Likely * remaining RX bytes. 587ca632f55SGrant Likely */ 588ca632f55SGrant Likely if (pxa25x_ssp_comp(drv_data)) { 5894fdb2424SWeike Chen u32 rx_thre; 590ca632f55SGrant Likely 5914fdb2424SWeike Chen pxa2xx_spi_clear_rx_thre(drv_data, &sccr1_reg); 592ca632f55SGrant Likely 593ca632f55SGrant Likely bytes_left = drv_data->rx_end - drv_data->rx; 594ca632f55SGrant Likely switch (drv_data->n_bytes) { 595ca632f55SGrant Likely case 4: 596ca632f55SGrant Likely bytes_left >>= 1; 597ca632f55SGrant Likely case 2: 598ca632f55SGrant Likely bytes_left >>= 1; 599ca632f55SGrant Likely } 600ca632f55SGrant Likely 6014fdb2424SWeike Chen rx_thre = pxa2xx_spi_get_rx_default_thre(drv_data); 6024fdb2424SWeike Chen if (rx_thre > bytes_left) 6034fdb2424SWeike Chen rx_thre = bytes_left; 604ca632f55SGrant Likely 6054fdb2424SWeike Chen pxa2xx_spi_set_rx_thre(drv_data, &sccr1_reg, rx_thre); 606ca632f55SGrant Likely } 607c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSCR1, sccr1_reg); 608ca632f55SGrant Likely } 609ca632f55SGrant Likely 610ca632f55SGrant Likely /* We did something */ 611ca632f55SGrant Likely return IRQ_HANDLED; 612ca632f55SGrant Likely } 613ca632f55SGrant Likely 614ca632f55SGrant Likely static irqreturn_t ssp_int(int irq, void *dev_id) 615ca632f55SGrant Likely { 616ca632f55SGrant Likely struct driver_data *drv_data = dev_id; 6177d94a505SMika Westerberg u32 sccr1_reg; 618ca632f55SGrant Likely u32 mask = drv_data->mask_sr; 619ca632f55SGrant Likely u32 status; 620ca632f55SGrant Likely 6217d94a505SMika Westerberg /* 6227d94a505SMika Westerberg * The IRQ might be shared with other peripherals so we must first 6237d94a505SMika Westerberg * check that are we RPM suspended or not. If we are we assume that 6247d94a505SMika Westerberg * the IRQ was not for us (we shouldn't be RPM suspended when the 6257d94a505SMika Westerberg * interrupt is enabled). 6267d94a505SMika Westerberg */ 6277d94a505SMika Westerberg if (pm_runtime_suspended(&drv_data->pdev->dev)) 6287d94a505SMika Westerberg return IRQ_NONE; 6297d94a505SMika Westerberg 630269e4a41SMika Westerberg /* 631269e4a41SMika Westerberg * If the device is not yet in RPM suspended state and we get an 632269e4a41SMika Westerberg * interrupt that is meant for another device, check if status bits 633269e4a41SMika Westerberg * are all set to one. That means that the device is already 634269e4a41SMika Westerberg * powered off. 635269e4a41SMika Westerberg */ 636c039dd27SJarkko Nikula status = pxa2xx_spi_read(drv_data, SSSR); 637269e4a41SMika Westerberg if (status == ~0) 638269e4a41SMika Westerberg return IRQ_NONE; 639269e4a41SMika Westerberg 640c039dd27SJarkko Nikula sccr1_reg = pxa2xx_spi_read(drv_data, SSCR1); 641ca632f55SGrant Likely 642ca632f55SGrant Likely /* Ignore possible writes if we don't need to write */ 643ca632f55SGrant Likely if (!(sccr1_reg & SSCR1_TIE)) 644ca632f55SGrant Likely mask &= ~SSSR_TFS; 645ca632f55SGrant Likely 646ca632f55SGrant Likely if (!(status & mask)) 647ca632f55SGrant Likely return IRQ_NONE; 648ca632f55SGrant Likely 649ca632f55SGrant Likely if (!drv_data->cur_msg) { 650ca632f55SGrant Likely 651c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSCR0, 652c039dd27SJarkko Nikula pxa2xx_spi_read(drv_data, SSCR0) 653c039dd27SJarkko Nikula & ~SSCR0_SSE); 654c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSCR1, 655c039dd27SJarkko Nikula pxa2xx_spi_read(drv_data, SSCR1) 656c039dd27SJarkko Nikula & ~drv_data->int_cr1); 657ca632f55SGrant Likely if (!pxa25x_ssp_comp(drv_data)) 658c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSTO, 0); 659ca632f55SGrant Likely write_SSSR_CS(drv_data, drv_data->clear_sr); 660ca632f55SGrant Likely 661f6bd03a7SJarkko Nikula dev_err(&drv_data->pdev->dev, 662f6bd03a7SJarkko Nikula "bad message state in interrupt handler\n"); 663ca632f55SGrant Likely 664ca632f55SGrant Likely /* Never fail */ 665ca632f55SGrant Likely return IRQ_HANDLED; 666ca632f55SGrant Likely } 667ca632f55SGrant Likely 668ca632f55SGrant Likely return drv_data->transfer_handler(drv_data); 669ca632f55SGrant Likely } 670ca632f55SGrant Likely 671e5262d05SWeike Chen /* 6729df461ecSAndy Shevchenko * The Quark SPI has an additional 24 bit register (DDS_CLK_RATE) to multiply 6739df461ecSAndy Shevchenko * input frequency by fractions of 2^24. It also has a divider by 5. 6749df461ecSAndy Shevchenko * 6759df461ecSAndy Shevchenko * There are formulas to get baud rate value for given input frequency and 6769df461ecSAndy Shevchenko * divider parameters, such as DDS_CLK_RATE and SCR: 6779df461ecSAndy Shevchenko * 6789df461ecSAndy Shevchenko * Fsys = 200MHz 6799df461ecSAndy Shevchenko * 6809df461ecSAndy Shevchenko * Fssp = Fsys * DDS_CLK_RATE / 2^24 (1) 6819df461ecSAndy Shevchenko * Baud rate = Fsclk = Fssp / (2 * (SCR + 1)) (2) 6829df461ecSAndy Shevchenko * 6839df461ecSAndy Shevchenko * DDS_CLK_RATE either 2^n or 2^n / 5. 6849df461ecSAndy Shevchenko * SCR is in range 0 .. 255 6859df461ecSAndy Shevchenko * 6869df461ecSAndy Shevchenko * Divisor = 5^i * 2^j * 2 * k 6879df461ecSAndy Shevchenko * i = [0, 1] i = 1 iff j = 0 or j > 3 6889df461ecSAndy Shevchenko * j = [0, 23] j = 0 iff i = 1 6899df461ecSAndy Shevchenko * k = [1, 256] 6909df461ecSAndy Shevchenko * Special case: j = 0, i = 1: Divisor = 2 / 5 6919df461ecSAndy Shevchenko * 6929df461ecSAndy Shevchenko * Accordingly to the specification the recommended values for DDS_CLK_RATE 6939df461ecSAndy Shevchenko * are: 6949df461ecSAndy Shevchenko * Case 1: 2^n, n = [0, 23] 6959df461ecSAndy Shevchenko * Case 2: 2^24 * 2 / 5 (0x666666) 6969df461ecSAndy Shevchenko * Case 3: less than or equal to 2^24 / 5 / 16 (0x33333) 6979df461ecSAndy Shevchenko * 6989df461ecSAndy Shevchenko * In all cases the lowest possible value is better. 6999df461ecSAndy Shevchenko * 7009df461ecSAndy Shevchenko * The function calculates parameters for all cases and chooses the one closest 7019df461ecSAndy Shevchenko * to the asked baud rate. 702e5262d05SWeike Chen */ 7039df461ecSAndy Shevchenko static unsigned int quark_x1000_get_clk_div(int rate, u32 *dds) 704e5262d05SWeike Chen { 7059df461ecSAndy Shevchenko unsigned long xtal = 200000000; 7069df461ecSAndy Shevchenko unsigned long fref = xtal / 2; /* mandatory division by 2, 7079df461ecSAndy Shevchenko see (2) */ 7089df461ecSAndy Shevchenko /* case 3 */ 7099df461ecSAndy Shevchenko unsigned long fref1 = fref / 2; /* case 1 */ 7109df461ecSAndy Shevchenko unsigned long fref2 = fref * 2 / 5; /* case 2 */ 7119df461ecSAndy Shevchenko unsigned long scale; 7129df461ecSAndy Shevchenko unsigned long q, q1, q2; 7139df461ecSAndy Shevchenko long r, r1, r2; 7149df461ecSAndy Shevchenko u32 mul; 715e5262d05SWeike Chen 7169df461ecSAndy Shevchenko /* Case 1 */ 7179df461ecSAndy Shevchenko 7189df461ecSAndy Shevchenko /* Set initial value for DDS_CLK_RATE */ 7199df461ecSAndy Shevchenko mul = (1 << 24) >> 1; 7209df461ecSAndy Shevchenko 7219df461ecSAndy Shevchenko /* Calculate initial quot */ 7229df461ecSAndy Shevchenko q1 = DIV_ROUND_CLOSEST(fref1, rate); 7239df461ecSAndy Shevchenko 7249df461ecSAndy Shevchenko /* Scale q1 if it's too big */ 7259df461ecSAndy Shevchenko if (q1 > 256) { 7269df461ecSAndy Shevchenko /* Scale q1 to range [1, 512] */ 7279df461ecSAndy Shevchenko scale = fls_long(q1 - 1); 7289df461ecSAndy Shevchenko if (scale > 9) { 7299df461ecSAndy Shevchenko q1 >>= scale - 9; 7309df461ecSAndy Shevchenko mul >>= scale - 9; 7319df461ecSAndy Shevchenko } 7329df461ecSAndy Shevchenko 7339df461ecSAndy Shevchenko /* Round the result if we have a remainder */ 7349df461ecSAndy Shevchenko q1 += q1 & 1; 7359df461ecSAndy Shevchenko } 7369df461ecSAndy Shevchenko 7379df461ecSAndy Shevchenko /* Decrease DDS_CLK_RATE as much as we can without loss in precision */ 7389df461ecSAndy Shevchenko scale = __ffs(q1); 7399df461ecSAndy Shevchenko q1 >>= scale; 7409df461ecSAndy Shevchenko mul >>= scale; 7419df461ecSAndy Shevchenko 7429df461ecSAndy Shevchenko /* Get the remainder */ 7439df461ecSAndy Shevchenko r1 = abs(fref1 / (1 << (24 - fls_long(mul))) / q1 - rate); 7449df461ecSAndy Shevchenko 7459df461ecSAndy Shevchenko /* Case 2 */ 7469df461ecSAndy Shevchenko 7479df461ecSAndy Shevchenko q2 = DIV_ROUND_CLOSEST(fref2, rate); 7489df461ecSAndy Shevchenko r2 = abs(fref2 / q2 - rate); 7499df461ecSAndy Shevchenko 7509df461ecSAndy Shevchenko /* 7519df461ecSAndy Shevchenko * Choose the best between two: less remainder we have the better. We 7529df461ecSAndy Shevchenko * can't go case 2 if q2 is greater than 256 since SCR register can 7539df461ecSAndy Shevchenko * hold only values 0 .. 255. 7549df461ecSAndy Shevchenko */ 7559df461ecSAndy Shevchenko if (r2 >= r1 || q2 > 256) { 7569df461ecSAndy Shevchenko /* case 1 is better */ 7579df461ecSAndy Shevchenko r = r1; 7589df461ecSAndy Shevchenko q = q1; 7599df461ecSAndy Shevchenko } else { 7609df461ecSAndy Shevchenko /* case 2 is better */ 7619df461ecSAndy Shevchenko r = r2; 7629df461ecSAndy Shevchenko q = q2; 7639df461ecSAndy Shevchenko mul = (1 << 24) * 2 / 5; 7649df461ecSAndy Shevchenko } 7659df461ecSAndy Shevchenko 7669df461ecSAndy Shevchenko /* Check case 3 only If the divisor is big enough */ 7679df461ecSAndy Shevchenko if (fref / rate >= 80) { 7689df461ecSAndy Shevchenko u64 fssp; 7699df461ecSAndy Shevchenko u32 m; 7709df461ecSAndy Shevchenko 7719df461ecSAndy Shevchenko /* Calculate initial quot */ 7729df461ecSAndy Shevchenko q1 = DIV_ROUND_CLOSEST(fref, rate); 7739df461ecSAndy Shevchenko m = (1 << 24) / q1; 7749df461ecSAndy Shevchenko 7759df461ecSAndy Shevchenko /* Get the remainder */ 7769df461ecSAndy Shevchenko fssp = (u64)fref * m; 7779df461ecSAndy Shevchenko do_div(fssp, 1 << 24); 7789df461ecSAndy Shevchenko r1 = abs(fssp - rate); 7799df461ecSAndy Shevchenko 7809df461ecSAndy Shevchenko /* Choose this one if it suits better */ 7819df461ecSAndy Shevchenko if (r1 < r) { 7829df461ecSAndy Shevchenko /* case 3 is better */ 7839df461ecSAndy Shevchenko q = 1; 7849df461ecSAndy Shevchenko mul = m; 785e5262d05SWeike Chen } 786e5262d05SWeike Chen } 787e5262d05SWeike Chen 7889df461ecSAndy Shevchenko *dds = mul; 7899df461ecSAndy Shevchenko return q - 1; 790e5262d05SWeike Chen } 791e5262d05SWeike Chen 7923343b7a6SMika Westerberg static unsigned int ssp_get_clk_div(struct driver_data *drv_data, int rate) 793ca632f55SGrant Likely { 7943343b7a6SMika Westerberg unsigned long ssp_clk = drv_data->max_clk_rate; 7953343b7a6SMika Westerberg const struct ssp_device *ssp = drv_data->ssp; 7963343b7a6SMika Westerberg 7973343b7a6SMika Westerberg rate = min_t(int, ssp_clk, rate); 798ca632f55SGrant Likely 799ca632f55SGrant Likely if (ssp->type == PXA25x_SSP || ssp->type == CE4100_SSP) 800025ffe88SAndy Shevchenko return (ssp_clk / (2 * rate) - 1) & 0xff; 801ca632f55SGrant Likely else 802025ffe88SAndy Shevchenko return (ssp_clk / rate - 1) & 0xfff; 803ca632f55SGrant Likely } 804ca632f55SGrant Likely 805e5262d05SWeike Chen static unsigned int pxa2xx_ssp_get_clk_div(struct driver_data *drv_data, 806e5262d05SWeike Chen struct chip_data *chip, int rate) 807e5262d05SWeike Chen { 808025ffe88SAndy Shevchenko unsigned int clk_div; 809e5262d05SWeike Chen 810e5262d05SWeike Chen switch (drv_data->ssp_type) { 811e5262d05SWeike Chen case QUARK_X1000_SSP: 8129df461ecSAndy Shevchenko clk_div = quark_x1000_get_clk_div(rate, &chip->dds_rate); 813eecacf73SDan Carpenter break; 814e5262d05SWeike Chen default: 815025ffe88SAndy Shevchenko clk_div = ssp_get_clk_div(drv_data, rate); 816eecacf73SDan Carpenter break; 817e5262d05SWeike Chen } 818025ffe88SAndy Shevchenko return clk_div << 8; 819e5262d05SWeike Chen } 820e5262d05SWeike Chen 821ca632f55SGrant Likely static void pump_transfers(unsigned long data) 822ca632f55SGrant Likely { 823ca632f55SGrant Likely struct driver_data *drv_data = (struct driver_data *)data; 824ca632f55SGrant Likely struct spi_message *message = NULL; 825ca632f55SGrant Likely struct spi_transfer *transfer = NULL; 826ca632f55SGrant Likely struct spi_transfer *previous = NULL; 827ca632f55SGrant Likely struct chip_data *chip = NULL; 828ca632f55SGrant Likely u32 clk_div = 0; 829ca632f55SGrant Likely u8 bits = 0; 830ca632f55SGrant Likely u32 speed = 0; 831ca632f55SGrant Likely u32 cr0; 832ca632f55SGrant Likely u32 cr1; 833ca632f55SGrant Likely u32 dma_thresh = drv_data->cur_chip->dma_threshold; 834ca632f55SGrant Likely u32 dma_burst = drv_data->cur_chip->dma_burst_size; 8354fdb2424SWeike Chen u32 change_mask = pxa2xx_spi_get_ssrc1_change_mask(drv_data); 836ca632f55SGrant Likely 837ca632f55SGrant Likely /* Get current state information */ 838ca632f55SGrant Likely message = drv_data->cur_msg; 839ca632f55SGrant Likely transfer = drv_data->cur_transfer; 840ca632f55SGrant Likely chip = drv_data->cur_chip; 841ca632f55SGrant Likely 842ca632f55SGrant Likely /* Handle for abort */ 843ca632f55SGrant Likely if (message->state == ERROR_STATE) { 844ca632f55SGrant Likely message->status = -EIO; 845ca632f55SGrant Likely giveback(drv_data); 846ca632f55SGrant Likely return; 847ca632f55SGrant Likely } 848ca632f55SGrant Likely 849ca632f55SGrant Likely /* Handle end of message */ 850ca632f55SGrant Likely if (message->state == DONE_STATE) { 851ca632f55SGrant Likely message->status = 0; 852ca632f55SGrant Likely giveback(drv_data); 853ca632f55SGrant Likely return; 854ca632f55SGrant Likely } 855ca632f55SGrant Likely 856ca632f55SGrant Likely /* Delay if requested at end of transfer before CS change */ 857ca632f55SGrant Likely if (message->state == RUNNING_STATE) { 858ca632f55SGrant Likely previous = list_entry(transfer->transfer_list.prev, 859ca632f55SGrant Likely struct spi_transfer, 860ca632f55SGrant Likely transfer_list); 861ca632f55SGrant Likely if (previous->delay_usecs) 862ca632f55SGrant Likely udelay(previous->delay_usecs); 863ca632f55SGrant Likely 864ca632f55SGrant Likely /* Drop chip select only if cs_change is requested */ 865ca632f55SGrant Likely if (previous->cs_change) 866ca632f55SGrant Likely cs_deassert(drv_data); 867ca632f55SGrant Likely } 868ca632f55SGrant Likely 869cd7bed00SMika Westerberg /* Check if we can DMA this transfer */ 870cd7bed00SMika Westerberg if (!pxa2xx_spi_dma_is_possible(transfer->len) && chip->enable_dma) { 871ca632f55SGrant Likely 872ca632f55SGrant Likely /* reject already-mapped transfers; PIO won't always work */ 873ca632f55SGrant Likely if (message->is_dma_mapped 874ca632f55SGrant Likely || transfer->rx_dma || transfer->tx_dma) { 875ca632f55SGrant Likely dev_err(&drv_data->pdev->dev, 876f6bd03a7SJarkko Nikula "pump_transfers: mapped transfer length of " 877f6bd03a7SJarkko Nikula "%u is greater than %d\n", 878ca632f55SGrant Likely transfer->len, MAX_DMA_LEN); 879ca632f55SGrant Likely message->status = -EINVAL; 880ca632f55SGrant Likely giveback(drv_data); 881ca632f55SGrant Likely return; 882ca632f55SGrant Likely } 883ca632f55SGrant Likely 884ca632f55SGrant Likely /* warn ... we force this to PIO mode */ 885f6bd03a7SJarkko Nikula dev_warn_ratelimited(&message->spi->dev, 886f6bd03a7SJarkko Nikula "pump_transfers: DMA disabled for transfer length %ld " 887ca632f55SGrant Likely "greater than %d\n", 888ca632f55SGrant Likely (long)drv_data->len, MAX_DMA_LEN); 889ca632f55SGrant Likely } 890ca632f55SGrant Likely 891ca632f55SGrant Likely /* Setup the transfer state based on the type of transfer */ 892cd7bed00SMika Westerberg if (pxa2xx_spi_flush(drv_data) == 0) { 893ca632f55SGrant Likely dev_err(&drv_data->pdev->dev, "pump_transfers: flush failed\n"); 894ca632f55SGrant Likely message->status = -EIO; 895ca632f55SGrant Likely giveback(drv_data); 896ca632f55SGrant Likely return; 897ca632f55SGrant Likely } 898ca632f55SGrant Likely drv_data->n_bytes = chip->n_bytes; 899ca632f55SGrant Likely drv_data->tx = (void *)transfer->tx_buf; 900ca632f55SGrant Likely drv_data->tx_end = drv_data->tx + transfer->len; 901ca632f55SGrant Likely drv_data->rx = transfer->rx_buf; 902ca632f55SGrant Likely drv_data->rx_end = drv_data->rx + transfer->len; 903ca632f55SGrant Likely drv_data->rx_dma = transfer->rx_dma; 904ca632f55SGrant Likely drv_data->tx_dma = transfer->tx_dma; 905cd7bed00SMika Westerberg drv_data->len = transfer->len; 906ca632f55SGrant Likely drv_data->write = drv_data->tx ? chip->write : null_writer; 907ca632f55SGrant Likely drv_data->read = drv_data->rx ? chip->read : null_reader; 908ca632f55SGrant Likely 909ca632f55SGrant Likely /* Change speed and bit per word on a per transfer */ 910ca632f55SGrant Likely cr0 = chip->cr0; 911ca632f55SGrant Likely if (transfer->speed_hz || transfer->bits_per_word) { 912ca632f55SGrant Likely 913ca632f55SGrant Likely bits = chip->bits_per_word; 914ca632f55SGrant Likely speed = chip->speed_hz; 915ca632f55SGrant Likely 916ca632f55SGrant Likely if (transfer->speed_hz) 917ca632f55SGrant Likely speed = transfer->speed_hz; 918ca632f55SGrant Likely 919ca632f55SGrant Likely if (transfer->bits_per_word) 920ca632f55SGrant Likely bits = transfer->bits_per_word; 921ca632f55SGrant Likely 922e5262d05SWeike Chen clk_div = pxa2xx_ssp_get_clk_div(drv_data, chip, speed); 923ca632f55SGrant Likely 924ca632f55SGrant Likely if (bits <= 8) { 925ca632f55SGrant Likely drv_data->n_bytes = 1; 926ca632f55SGrant Likely drv_data->read = drv_data->read != null_reader ? 927ca632f55SGrant Likely u8_reader : null_reader; 928ca632f55SGrant Likely drv_data->write = drv_data->write != null_writer ? 929ca632f55SGrant Likely u8_writer : null_writer; 930ca632f55SGrant Likely } else if (bits <= 16) { 931ca632f55SGrant Likely drv_data->n_bytes = 2; 932ca632f55SGrant Likely drv_data->read = drv_data->read != null_reader ? 933ca632f55SGrant Likely u16_reader : null_reader; 934ca632f55SGrant Likely drv_data->write = drv_data->write != null_writer ? 935ca632f55SGrant Likely u16_writer : null_writer; 936ca632f55SGrant Likely } else if (bits <= 32) { 937ca632f55SGrant Likely drv_data->n_bytes = 4; 938ca632f55SGrant Likely drv_data->read = drv_data->read != null_reader ? 939ca632f55SGrant Likely u32_reader : null_reader; 940ca632f55SGrant Likely drv_data->write = drv_data->write != null_writer ? 941ca632f55SGrant Likely u32_writer : null_writer; 942ca632f55SGrant Likely } 943ca632f55SGrant Likely /* if bits/word is changed in dma mode, then must check the 944ca632f55SGrant Likely * thresholds and burst also */ 945ca632f55SGrant Likely if (chip->enable_dma) { 946cd7bed00SMika Westerberg if (pxa2xx_spi_set_dma_burst_and_threshold(chip, 947cd7bed00SMika Westerberg message->spi, 948ca632f55SGrant Likely bits, &dma_burst, 949ca632f55SGrant Likely &dma_thresh)) 950f6bd03a7SJarkko Nikula dev_warn_ratelimited(&message->spi->dev, 951f6bd03a7SJarkko Nikula "pump_transfers: DMA burst size reduced to match bits_per_word\n"); 952ca632f55SGrant Likely } 953ca632f55SGrant Likely 9544fdb2424SWeike Chen cr0 = pxa2xx_configure_sscr0(drv_data, clk_div, bits); 955ca632f55SGrant Likely } 956ca632f55SGrant Likely 957ca632f55SGrant Likely message->state = RUNNING_STATE; 958ca632f55SGrant Likely 959ca632f55SGrant Likely drv_data->dma_mapped = 0; 960cd7bed00SMika Westerberg if (pxa2xx_spi_dma_is_possible(drv_data->len)) 961cd7bed00SMika Westerberg drv_data->dma_mapped = pxa2xx_spi_map_dma_buffers(drv_data); 962ca632f55SGrant Likely if (drv_data->dma_mapped) { 963ca632f55SGrant Likely 964ca632f55SGrant Likely /* Ensure we have the correct interrupt handler */ 965cd7bed00SMika Westerberg drv_data->transfer_handler = pxa2xx_spi_dma_transfer; 966ca632f55SGrant Likely 967cd7bed00SMika Westerberg pxa2xx_spi_dma_prepare(drv_data, dma_burst); 968ca632f55SGrant Likely 969ca632f55SGrant Likely /* Clear status and start DMA engine */ 970ca632f55SGrant Likely cr1 = chip->cr1 | dma_thresh | drv_data->dma_cr1; 971c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSSR, drv_data->clear_sr); 972cd7bed00SMika Westerberg 973cd7bed00SMika Westerberg pxa2xx_spi_dma_start(drv_data); 974ca632f55SGrant Likely } else { 975ca632f55SGrant Likely /* Ensure we have the correct interrupt handler */ 976ca632f55SGrant Likely drv_data->transfer_handler = interrupt_transfer; 977ca632f55SGrant Likely 978ca632f55SGrant Likely /* Clear status */ 979ca632f55SGrant Likely cr1 = chip->cr1 | chip->threshold | drv_data->int_cr1; 980ca632f55SGrant Likely write_SSSR_CS(drv_data, drv_data->clear_sr); 981ca632f55SGrant Likely } 982ca632f55SGrant Likely 983a0d2642eSMika Westerberg if (is_lpss_ssp(drv_data)) { 984c039dd27SJarkko Nikula if ((pxa2xx_spi_read(drv_data, SSIRF) & 0xff) 985c039dd27SJarkko Nikula != chip->lpss_rx_threshold) 986c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSIRF, 987c039dd27SJarkko Nikula chip->lpss_rx_threshold); 988c039dd27SJarkko Nikula if ((pxa2xx_spi_read(drv_data, SSITF) & 0xffff) 989c039dd27SJarkko Nikula != chip->lpss_tx_threshold) 990c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSITF, 991c039dd27SJarkko Nikula chip->lpss_tx_threshold); 992a0d2642eSMika Westerberg } 993a0d2642eSMika Westerberg 994e5262d05SWeike Chen if (is_quark_x1000_ssp(drv_data) && 995c039dd27SJarkko Nikula (pxa2xx_spi_read(drv_data, DDS_RATE) != chip->dds_rate)) 996c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, DDS_RATE, chip->dds_rate); 997e5262d05SWeike Chen 998ca632f55SGrant Likely /* see if we need to reload the config registers */ 999c039dd27SJarkko Nikula if ((pxa2xx_spi_read(drv_data, SSCR0) != cr0) 1000c039dd27SJarkko Nikula || (pxa2xx_spi_read(drv_data, SSCR1) & change_mask) 1001c039dd27SJarkko Nikula != (cr1 & change_mask)) { 1002ca632f55SGrant Likely /* stop the SSP, and update the other bits */ 1003c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSCR0, cr0 & ~SSCR0_SSE); 1004ca632f55SGrant Likely if (!pxa25x_ssp_comp(drv_data)) 1005c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSTO, chip->timeout); 1006ca632f55SGrant Likely /* first set CR1 without interrupt and service enables */ 1007c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSCR1, cr1 & change_mask); 1008ca632f55SGrant Likely /* restart the SSP */ 1009c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSCR0, cr0); 1010ca632f55SGrant Likely 1011ca632f55SGrant Likely } else { 1012ca632f55SGrant Likely if (!pxa25x_ssp_comp(drv_data)) 1013c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSTO, chip->timeout); 1014ca632f55SGrant Likely } 1015ca632f55SGrant Likely 1016ca632f55SGrant Likely cs_assert(drv_data); 1017ca632f55SGrant Likely 1018ca632f55SGrant Likely /* after chip select, release the data by enabling service 1019ca632f55SGrant Likely * requests and interrupts, without changing any mode bits */ 1020c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSCR1, cr1); 1021ca632f55SGrant Likely } 1022ca632f55SGrant Likely 10237f86bde9SMika Westerberg static int pxa2xx_spi_transfer_one_message(struct spi_master *master, 10247f86bde9SMika Westerberg struct spi_message *msg) 1025ca632f55SGrant Likely { 10267f86bde9SMika Westerberg struct driver_data *drv_data = spi_master_get_devdata(master); 1027ca632f55SGrant Likely 10287f86bde9SMika Westerberg drv_data->cur_msg = msg; 1029ca632f55SGrant Likely /* Initial message state*/ 1030ca632f55SGrant Likely drv_data->cur_msg->state = START_STATE; 1031ca632f55SGrant Likely drv_data->cur_transfer = list_entry(drv_data->cur_msg->transfers.next, 1032ca632f55SGrant Likely struct spi_transfer, 1033ca632f55SGrant Likely transfer_list); 1034ca632f55SGrant Likely 1035ca632f55SGrant Likely /* prepare to setup the SSP, in pump_transfers, using the per 1036ca632f55SGrant Likely * chip configuration */ 1037ca632f55SGrant Likely drv_data->cur_chip = spi_get_ctldata(drv_data->cur_msg->spi); 1038ca632f55SGrant Likely 1039ca632f55SGrant Likely /* Mark as busy and launch transfers */ 1040ca632f55SGrant Likely tasklet_schedule(&drv_data->pump_transfers); 1041ca632f55SGrant Likely return 0; 1042ca632f55SGrant Likely } 1043ca632f55SGrant Likely 10447d94a505SMika Westerberg static int pxa2xx_spi_unprepare_transfer(struct spi_master *master) 10457d94a505SMika Westerberg { 10467d94a505SMika Westerberg struct driver_data *drv_data = spi_master_get_devdata(master); 10477d94a505SMika Westerberg 10487d94a505SMika Westerberg /* Disable the SSP now */ 1049c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSCR0, 1050c039dd27SJarkko Nikula pxa2xx_spi_read(drv_data, SSCR0) & ~SSCR0_SSE); 10517d94a505SMika Westerberg 10527d94a505SMika Westerberg return 0; 10537d94a505SMika Westerberg } 10547d94a505SMika Westerberg 1055ca632f55SGrant Likely static int setup_cs(struct spi_device *spi, struct chip_data *chip, 1056ca632f55SGrant Likely struct pxa2xx_spi_chip *chip_info) 1057ca632f55SGrant Likely { 1058ca632f55SGrant Likely int err = 0; 1059ca632f55SGrant Likely 1060ca632f55SGrant Likely if (chip == NULL || chip_info == NULL) 1061ca632f55SGrant Likely return 0; 1062ca632f55SGrant Likely 1063ca632f55SGrant Likely /* NOTE: setup() can be called multiple times, possibly with 1064ca632f55SGrant Likely * different chip_info, release previously requested GPIO 1065ca632f55SGrant Likely */ 1066ca632f55SGrant Likely if (gpio_is_valid(chip->gpio_cs)) 1067ca632f55SGrant Likely gpio_free(chip->gpio_cs); 1068ca632f55SGrant Likely 1069ca632f55SGrant Likely /* If (*cs_control) is provided, ignore GPIO chip select */ 1070ca632f55SGrant Likely if (chip_info->cs_control) { 1071ca632f55SGrant Likely chip->cs_control = chip_info->cs_control; 1072ca632f55SGrant Likely return 0; 1073ca632f55SGrant Likely } 1074ca632f55SGrant Likely 1075ca632f55SGrant Likely if (gpio_is_valid(chip_info->gpio_cs)) { 1076ca632f55SGrant Likely err = gpio_request(chip_info->gpio_cs, "SPI_CS"); 1077ca632f55SGrant Likely if (err) { 1078f6bd03a7SJarkko Nikula dev_err(&spi->dev, "failed to request chip select GPIO%d\n", 1079f6bd03a7SJarkko Nikula chip_info->gpio_cs); 1080ca632f55SGrant Likely return err; 1081ca632f55SGrant Likely } 1082ca632f55SGrant Likely 1083ca632f55SGrant Likely chip->gpio_cs = chip_info->gpio_cs; 1084ca632f55SGrant Likely chip->gpio_cs_inverted = spi->mode & SPI_CS_HIGH; 1085ca632f55SGrant Likely 1086ca632f55SGrant Likely err = gpio_direction_output(chip->gpio_cs, 1087ca632f55SGrant Likely !chip->gpio_cs_inverted); 1088ca632f55SGrant Likely } 1089ca632f55SGrant Likely 1090ca632f55SGrant Likely return err; 1091ca632f55SGrant Likely } 1092ca632f55SGrant Likely 1093ca632f55SGrant Likely static int setup(struct spi_device *spi) 1094ca632f55SGrant Likely { 1095ca632f55SGrant Likely struct pxa2xx_spi_chip *chip_info = NULL; 1096ca632f55SGrant Likely struct chip_data *chip; 1097dccf7369SJarkko Nikula const struct lpss_config *config; 1098ca632f55SGrant Likely struct driver_data *drv_data = spi_master_get_devdata(spi->master); 1099ca632f55SGrant Likely unsigned int clk_div; 1100a0d2642eSMika Westerberg uint tx_thres, tx_hi_thres, rx_thres; 1101a0d2642eSMika Westerberg 1102e5262d05SWeike Chen switch (drv_data->ssp_type) { 1103e5262d05SWeike Chen case QUARK_X1000_SSP: 1104e5262d05SWeike Chen tx_thres = TX_THRESH_QUARK_X1000_DFLT; 1105e5262d05SWeike Chen tx_hi_thres = 0; 1106e5262d05SWeike Chen rx_thres = RX_THRESH_QUARK_X1000_DFLT; 1107e5262d05SWeike Chen break; 110803fbf488SJarkko Nikula case LPSS_LPT_SSP: 110903fbf488SJarkko Nikula case LPSS_BYT_SSP: 1110dccf7369SJarkko Nikula config = lpss_get_config(drv_data); 1111dccf7369SJarkko Nikula tx_thres = config->tx_threshold_lo; 1112dccf7369SJarkko Nikula tx_hi_thres = config->tx_threshold_hi; 1113dccf7369SJarkko Nikula rx_thres = config->rx_threshold; 1114e5262d05SWeike Chen break; 1115e5262d05SWeike Chen default: 1116a0d2642eSMika Westerberg tx_thres = TX_THRESH_DFLT; 1117a0d2642eSMika Westerberg tx_hi_thres = 0; 1118a0d2642eSMika Westerberg rx_thres = RX_THRESH_DFLT; 1119e5262d05SWeike Chen break; 1120a0d2642eSMika Westerberg } 1121ca632f55SGrant Likely 1122ca632f55SGrant Likely /* Only alloc on first setup */ 1123ca632f55SGrant Likely chip = spi_get_ctldata(spi); 1124ca632f55SGrant Likely if (!chip) { 1125ca632f55SGrant Likely chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL); 11269deae459SJingoo Han if (!chip) 1127ca632f55SGrant Likely return -ENOMEM; 1128ca632f55SGrant Likely 1129ca632f55SGrant Likely if (drv_data->ssp_type == CE4100_SSP) { 1130ca632f55SGrant Likely if (spi->chip_select > 4) { 1131f6bd03a7SJarkko Nikula dev_err(&spi->dev, 1132f6bd03a7SJarkko Nikula "failed setup: cs number must not be > 4.\n"); 1133ca632f55SGrant Likely kfree(chip); 1134ca632f55SGrant Likely return -EINVAL; 1135ca632f55SGrant Likely } 1136ca632f55SGrant Likely 1137ca632f55SGrant Likely chip->frm = spi->chip_select; 1138ca632f55SGrant Likely } else 1139ca632f55SGrant Likely chip->gpio_cs = -1; 1140ca632f55SGrant Likely chip->enable_dma = 0; 1141ca632f55SGrant Likely chip->timeout = TIMOUT_DFLT; 1142ca632f55SGrant Likely } 1143ca632f55SGrant Likely 1144ca632f55SGrant Likely /* protocol drivers may change the chip settings, so... 1145ca632f55SGrant Likely * if chip_info exists, use it */ 1146ca632f55SGrant Likely chip_info = spi->controller_data; 1147ca632f55SGrant Likely 1148ca632f55SGrant Likely /* chip_info isn't always needed */ 1149ca632f55SGrant Likely chip->cr1 = 0; 1150ca632f55SGrant Likely if (chip_info) { 1151ca632f55SGrant Likely if (chip_info->timeout) 1152ca632f55SGrant Likely chip->timeout = chip_info->timeout; 1153ca632f55SGrant Likely if (chip_info->tx_threshold) 1154ca632f55SGrant Likely tx_thres = chip_info->tx_threshold; 1155a0d2642eSMika Westerberg if (chip_info->tx_hi_threshold) 1156a0d2642eSMika Westerberg tx_hi_thres = chip_info->tx_hi_threshold; 1157ca632f55SGrant Likely if (chip_info->rx_threshold) 1158ca632f55SGrant Likely rx_thres = chip_info->rx_threshold; 1159ca632f55SGrant Likely chip->enable_dma = drv_data->master_info->enable_dma; 1160ca632f55SGrant Likely chip->dma_threshold = 0; 1161ca632f55SGrant Likely if (chip_info->enable_loopback) 1162ca632f55SGrant Likely chip->cr1 = SSCR1_LBM; 1163a3496855SMika Westerberg } else if (ACPI_HANDLE(&spi->dev)) { 1164a3496855SMika Westerberg /* 1165a3496855SMika Westerberg * Slave devices enumerated from ACPI namespace don't 1166a3496855SMika Westerberg * usually have chip_info but we still might want to use 1167a3496855SMika Westerberg * DMA with them. 1168a3496855SMika Westerberg */ 1169a3496855SMika Westerberg chip->enable_dma = drv_data->master_info->enable_dma; 1170ca632f55SGrant Likely } 1171ca632f55SGrant Likely 1172a0d2642eSMika Westerberg chip->lpss_rx_threshold = SSIRF_RxThresh(rx_thres); 1173a0d2642eSMika Westerberg chip->lpss_tx_threshold = SSITF_TxLoThresh(tx_thres) 1174a0d2642eSMika Westerberg | SSITF_TxHiThresh(tx_hi_thres); 1175a0d2642eSMika Westerberg 1176ca632f55SGrant Likely /* set dma burst and threshold outside of chip_info path so that if 1177ca632f55SGrant Likely * chip_info goes away after setting chip->enable_dma, the 1178ca632f55SGrant Likely * burst and threshold can still respond to changes in bits_per_word */ 1179ca632f55SGrant Likely if (chip->enable_dma) { 1180ca632f55SGrant Likely /* set up legal burst and threshold for dma */ 1181cd7bed00SMika Westerberg if (pxa2xx_spi_set_dma_burst_and_threshold(chip, spi, 1182cd7bed00SMika Westerberg spi->bits_per_word, 1183ca632f55SGrant Likely &chip->dma_burst_size, 1184ca632f55SGrant Likely &chip->dma_threshold)) { 1185f6bd03a7SJarkko Nikula dev_warn(&spi->dev, 1186f6bd03a7SJarkko Nikula "in setup: DMA burst size reduced to match bits_per_word\n"); 1187ca632f55SGrant Likely } 1188ca632f55SGrant Likely } 1189ca632f55SGrant Likely 1190e5262d05SWeike Chen clk_div = pxa2xx_ssp_get_clk_div(drv_data, chip, spi->max_speed_hz); 1191ca632f55SGrant Likely chip->speed_hz = spi->max_speed_hz; 1192ca632f55SGrant Likely 11934fdb2424SWeike Chen chip->cr0 = pxa2xx_configure_sscr0(drv_data, clk_div, 11944fdb2424SWeike Chen spi->bits_per_word); 1195e5262d05SWeike Chen switch (drv_data->ssp_type) { 1196e5262d05SWeike Chen case QUARK_X1000_SSP: 1197e5262d05SWeike Chen chip->threshold = (QUARK_X1000_SSCR1_RxTresh(rx_thres) 1198e5262d05SWeike Chen & QUARK_X1000_SSCR1_RFT) 1199e5262d05SWeike Chen | (QUARK_X1000_SSCR1_TxTresh(tx_thres) 1200e5262d05SWeike Chen & QUARK_X1000_SSCR1_TFT); 1201e5262d05SWeike Chen break; 1202e5262d05SWeike Chen default: 1203e5262d05SWeike Chen chip->threshold = (SSCR1_RxTresh(rx_thres) & SSCR1_RFT) | 1204e5262d05SWeike Chen (SSCR1_TxTresh(tx_thres) & SSCR1_TFT); 1205e5262d05SWeike Chen break; 1206e5262d05SWeike Chen } 1207e5262d05SWeike Chen 1208ca632f55SGrant Likely chip->cr1 &= ~(SSCR1_SPO | SSCR1_SPH); 1209ca632f55SGrant Likely chip->cr1 |= (((spi->mode & SPI_CPHA) != 0) ? SSCR1_SPH : 0) 1210ca632f55SGrant Likely | (((spi->mode & SPI_CPOL) != 0) ? SSCR1_SPO : 0); 1211ca632f55SGrant Likely 1212b833172fSMika Westerberg if (spi->mode & SPI_LOOP) 1213b833172fSMika Westerberg chip->cr1 |= SSCR1_LBM; 1214b833172fSMika Westerberg 1215ca632f55SGrant Likely /* NOTE: PXA25x_SSP _could_ use external clocking ... */ 1216ca632f55SGrant Likely if (!pxa25x_ssp_comp(drv_data)) 1217ca632f55SGrant Likely dev_dbg(&spi->dev, "%ld Hz actual, %s\n", 12183343b7a6SMika Westerberg drv_data->max_clk_rate 1219ca632f55SGrant Likely / (1 + ((chip->cr0 & SSCR0_SCR(0xfff)) >> 8)), 1220ca632f55SGrant Likely chip->enable_dma ? "DMA" : "PIO"); 1221ca632f55SGrant Likely else 1222ca632f55SGrant Likely dev_dbg(&spi->dev, "%ld Hz actual, %s\n", 12233343b7a6SMika Westerberg drv_data->max_clk_rate / 2 1224ca632f55SGrant Likely / (1 + ((chip->cr0 & SSCR0_SCR(0x0ff)) >> 8)), 1225ca632f55SGrant Likely chip->enable_dma ? "DMA" : "PIO"); 1226ca632f55SGrant Likely 1227ca632f55SGrant Likely if (spi->bits_per_word <= 8) { 1228ca632f55SGrant Likely chip->n_bytes = 1; 1229ca632f55SGrant Likely chip->read = u8_reader; 1230ca632f55SGrant Likely chip->write = u8_writer; 1231ca632f55SGrant Likely } else if (spi->bits_per_word <= 16) { 1232ca632f55SGrant Likely chip->n_bytes = 2; 1233ca632f55SGrant Likely chip->read = u16_reader; 1234ca632f55SGrant Likely chip->write = u16_writer; 1235ca632f55SGrant Likely } else if (spi->bits_per_word <= 32) { 1236e5262d05SWeike Chen if (!is_quark_x1000_ssp(drv_data)) 1237ca632f55SGrant Likely chip->cr0 |= SSCR0_EDSS; 1238ca632f55SGrant Likely chip->n_bytes = 4; 1239ca632f55SGrant Likely chip->read = u32_reader; 1240ca632f55SGrant Likely chip->write = u32_writer; 1241ca632f55SGrant Likely } 1242ca632f55SGrant Likely chip->bits_per_word = spi->bits_per_word; 1243ca632f55SGrant Likely 1244ca632f55SGrant Likely spi_set_ctldata(spi, chip); 1245ca632f55SGrant Likely 1246ca632f55SGrant Likely if (drv_data->ssp_type == CE4100_SSP) 1247ca632f55SGrant Likely return 0; 1248ca632f55SGrant Likely 1249ca632f55SGrant Likely return setup_cs(spi, chip, chip_info); 1250ca632f55SGrant Likely } 1251ca632f55SGrant Likely 1252ca632f55SGrant Likely static void cleanup(struct spi_device *spi) 1253ca632f55SGrant Likely { 1254ca632f55SGrant Likely struct chip_data *chip = spi_get_ctldata(spi); 1255ca632f55SGrant Likely struct driver_data *drv_data = spi_master_get_devdata(spi->master); 1256ca632f55SGrant Likely 1257ca632f55SGrant Likely if (!chip) 1258ca632f55SGrant Likely return; 1259ca632f55SGrant Likely 1260ca632f55SGrant Likely if (drv_data->ssp_type != CE4100_SSP && gpio_is_valid(chip->gpio_cs)) 1261ca632f55SGrant Likely gpio_free(chip->gpio_cs); 1262ca632f55SGrant Likely 1263ca632f55SGrant Likely kfree(chip); 1264ca632f55SGrant Likely } 1265ca632f55SGrant Likely 1266a3496855SMika Westerberg #ifdef CONFIG_ACPI 126703fbf488SJarkko Nikula 126803fbf488SJarkko Nikula static struct acpi_device_id pxa2xx_spi_acpi_match[] = { 126903fbf488SJarkko Nikula { "INT33C0", LPSS_LPT_SSP }, 127003fbf488SJarkko Nikula { "INT33C1", LPSS_LPT_SSP }, 127103fbf488SJarkko Nikula { "INT3430", LPSS_LPT_SSP }, 127203fbf488SJarkko Nikula { "INT3431", LPSS_LPT_SSP }, 127303fbf488SJarkko Nikula { "80860F0E", LPSS_BYT_SSP }, 127403fbf488SJarkko Nikula { "8086228E", LPSS_BYT_SSP }, 127503fbf488SJarkko Nikula { }, 127603fbf488SJarkko Nikula }; 127703fbf488SJarkko Nikula MODULE_DEVICE_TABLE(acpi, pxa2xx_spi_acpi_match); 127803fbf488SJarkko Nikula 1279a3496855SMika Westerberg static struct pxa2xx_spi_master * 1280a3496855SMika Westerberg pxa2xx_spi_acpi_get_pdata(struct platform_device *pdev) 1281a3496855SMika Westerberg { 1282a3496855SMika Westerberg struct pxa2xx_spi_master *pdata; 1283a3496855SMika Westerberg struct acpi_device *adev; 1284a3496855SMika Westerberg struct ssp_device *ssp; 1285a3496855SMika Westerberg struct resource *res; 128603fbf488SJarkko Nikula const struct acpi_device_id *id; 128703fbf488SJarkko Nikula int devid, type; 1288a3496855SMika Westerberg 1289a3496855SMika Westerberg if (!ACPI_HANDLE(&pdev->dev) || 1290a3496855SMika Westerberg acpi_bus_get_device(ACPI_HANDLE(&pdev->dev), &adev)) 1291a3496855SMika Westerberg return NULL; 1292a3496855SMika Westerberg 129303fbf488SJarkko Nikula id = acpi_match_device(pdev->dev.driver->acpi_match_table, &pdev->dev); 129403fbf488SJarkko Nikula if (id) 129503fbf488SJarkko Nikula type = (int)id->driver_data; 129603fbf488SJarkko Nikula else 129703fbf488SJarkko Nikula return NULL; 129803fbf488SJarkko Nikula 1299cc0ee987SMika Westerberg pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL); 13009deae459SJingoo Han if (!pdata) 1301a3496855SMika Westerberg return NULL; 1302a3496855SMika Westerberg 1303a3496855SMika Westerberg res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 1304a3496855SMika Westerberg if (!res) 1305a3496855SMika Westerberg return NULL; 1306a3496855SMika Westerberg 1307a3496855SMika Westerberg ssp = &pdata->ssp; 1308a3496855SMika Westerberg 1309a3496855SMika Westerberg ssp->phys_base = res->start; 1310cbfd6a21SSachin Kamat ssp->mmio_base = devm_ioremap_resource(&pdev->dev, res); 1311cbfd6a21SSachin Kamat if (IS_ERR(ssp->mmio_base)) 13126dc81f6fSMika Westerberg return NULL; 1313a3496855SMika Westerberg 1314a3496855SMika Westerberg ssp->clk = devm_clk_get(&pdev->dev, NULL); 1315a3496855SMika Westerberg ssp->irq = platform_get_irq(pdev, 0); 131603fbf488SJarkko Nikula ssp->type = type; 1317a3496855SMika Westerberg ssp->pdev = pdev; 1318a3496855SMika Westerberg 1319a3496855SMika Westerberg ssp->port_id = -1; 1320a3496855SMika Westerberg if (adev->pnp.unique_id && !kstrtoint(adev->pnp.unique_id, 0, &devid)) 1321a3496855SMika Westerberg ssp->port_id = devid; 1322a3496855SMika Westerberg 1323a3496855SMika Westerberg pdata->num_chipselect = 1; 1324cddb339bSMika Westerberg pdata->enable_dma = true; 1325a3496855SMika Westerberg 1326a3496855SMika Westerberg return pdata; 1327a3496855SMika Westerberg } 1328a3496855SMika Westerberg 1329a3496855SMika Westerberg #else 1330a3496855SMika Westerberg static inline struct pxa2xx_spi_master * 1331a3496855SMika Westerberg pxa2xx_spi_acpi_get_pdata(struct platform_device *pdev) 1332a3496855SMika Westerberg { 1333a3496855SMika Westerberg return NULL; 1334a3496855SMika Westerberg } 1335a3496855SMika Westerberg #endif 1336a3496855SMika Westerberg 1337fd4a319bSGrant Likely static int pxa2xx_spi_probe(struct platform_device *pdev) 1338ca632f55SGrant Likely { 1339ca632f55SGrant Likely struct device *dev = &pdev->dev; 1340ca632f55SGrant Likely struct pxa2xx_spi_master *platform_info; 1341ca632f55SGrant Likely struct spi_master *master; 1342ca632f55SGrant Likely struct driver_data *drv_data; 1343ca632f55SGrant Likely struct ssp_device *ssp; 1344ca632f55SGrant Likely int status; 1345c039dd27SJarkko Nikula u32 tmp; 1346ca632f55SGrant Likely 1347851bacf5SMika Westerberg platform_info = dev_get_platdata(dev); 1348851bacf5SMika Westerberg if (!platform_info) { 1349a3496855SMika Westerberg platform_info = pxa2xx_spi_acpi_get_pdata(pdev); 1350a3496855SMika Westerberg if (!platform_info) { 1351851bacf5SMika Westerberg dev_err(&pdev->dev, "missing platform data\n"); 1352851bacf5SMika Westerberg return -ENODEV; 1353851bacf5SMika Westerberg } 1354a3496855SMika Westerberg } 1355ca632f55SGrant Likely 1356ca632f55SGrant Likely ssp = pxa_ssp_request(pdev->id, pdev->name); 1357851bacf5SMika Westerberg if (!ssp) 1358851bacf5SMika Westerberg ssp = &platform_info->ssp; 1359851bacf5SMika Westerberg 1360851bacf5SMika Westerberg if (!ssp->mmio_base) { 1361851bacf5SMika Westerberg dev_err(&pdev->dev, "failed to get ssp\n"); 1362ca632f55SGrant Likely return -ENODEV; 1363ca632f55SGrant Likely } 1364ca632f55SGrant Likely 1365ca632f55SGrant Likely /* Allocate master with space for drv_data and null dma buffer */ 1366ca632f55SGrant Likely master = spi_alloc_master(dev, sizeof(struct driver_data) + 16); 1367ca632f55SGrant Likely if (!master) { 1368ca632f55SGrant Likely dev_err(&pdev->dev, "cannot alloc spi_master\n"); 1369ca632f55SGrant Likely pxa_ssp_free(ssp); 1370ca632f55SGrant Likely return -ENOMEM; 1371ca632f55SGrant Likely } 1372ca632f55SGrant Likely drv_data = spi_master_get_devdata(master); 1373ca632f55SGrant Likely drv_data->master = master; 1374ca632f55SGrant Likely drv_data->master_info = platform_info; 1375ca632f55SGrant Likely drv_data->pdev = pdev; 1376ca632f55SGrant Likely drv_data->ssp = ssp; 1377ca632f55SGrant Likely 1378ca632f55SGrant Likely master->dev.parent = &pdev->dev; 1379ca632f55SGrant Likely master->dev.of_node = pdev->dev.of_node; 1380ca632f55SGrant Likely /* the spi->mode bits understood by this driver: */ 1381b833172fSMika Westerberg master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH | SPI_LOOP; 1382ca632f55SGrant Likely 1383851bacf5SMika Westerberg master->bus_num = ssp->port_id; 1384ca632f55SGrant Likely master->num_chipselect = platform_info->num_chipselect; 1385ca632f55SGrant Likely master->dma_alignment = DMA_ALIGNMENT; 1386ca632f55SGrant Likely master->cleanup = cleanup; 1387ca632f55SGrant Likely master->setup = setup; 13887f86bde9SMika Westerberg master->transfer_one_message = pxa2xx_spi_transfer_one_message; 13897d94a505SMika Westerberg master->unprepare_transfer_hardware = pxa2xx_spi_unprepare_transfer; 13907dd62787SMark Brown master->auto_runtime_pm = true; 1391ca632f55SGrant Likely 1392ca632f55SGrant Likely drv_data->ssp_type = ssp->type; 13932b9b84f4SMika Westerberg drv_data->null_dma_buf = (u32 *)PTR_ALIGN(&drv_data[1], DMA_ALIGNMENT); 1394ca632f55SGrant Likely 1395ca632f55SGrant Likely drv_data->ioaddr = ssp->mmio_base; 1396ca632f55SGrant Likely drv_data->ssdr_physical = ssp->phys_base + SSDR; 1397ca632f55SGrant Likely if (pxa25x_ssp_comp(drv_data)) { 1398e5262d05SWeike Chen switch (drv_data->ssp_type) { 1399e5262d05SWeike Chen case QUARK_X1000_SSP: 1400e5262d05SWeike Chen master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 32); 1401e5262d05SWeike Chen break; 1402e5262d05SWeike Chen default: 140324778be2SStephen Warren master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 16); 1404e5262d05SWeike Chen break; 1405e5262d05SWeike Chen } 1406e5262d05SWeike Chen 1407ca632f55SGrant Likely drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE; 1408ca632f55SGrant Likely drv_data->dma_cr1 = 0; 1409ca632f55SGrant Likely drv_data->clear_sr = SSSR_ROR; 1410ca632f55SGrant Likely drv_data->mask_sr = SSSR_RFS | SSSR_TFS | SSSR_ROR; 1411ca632f55SGrant Likely } else { 141224778be2SStephen Warren master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 32); 1413ca632f55SGrant Likely drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE | SSCR1_TINTE; 14145928808eSMika Westerberg drv_data->dma_cr1 = DEFAULT_DMA_CR1; 1415ca632f55SGrant Likely drv_data->clear_sr = SSSR_ROR | SSSR_TINT; 1416ca632f55SGrant Likely drv_data->mask_sr = SSSR_TINT | SSSR_RFS | SSSR_TFS | SSSR_ROR; 1417ca632f55SGrant Likely } 1418ca632f55SGrant Likely 1419ca632f55SGrant Likely status = request_irq(ssp->irq, ssp_int, IRQF_SHARED, dev_name(dev), 1420ca632f55SGrant Likely drv_data); 1421ca632f55SGrant Likely if (status < 0) { 1422ca632f55SGrant Likely dev_err(&pdev->dev, "cannot get IRQ %d\n", ssp->irq); 1423ca632f55SGrant Likely goto out_error_master_alloc; 1424ca632f55SGrant Likely } 1425ca632f55SGrant Likely 1426ca632f55SGrant Likely /* Setup DMA if requested */ 1427ca632f55SGrant Likely drv_data->tx_channel = -1; 1428ca632f55SGrant Likely drv_data->rx_channel = -1; 1429ca632f55SGrant Likely if (platform_info->enable_dma) { 1430cd7bed00SMika Westerberg status = pxa2xx_spi_dma_setup(drv_data); 1431cd7bed00SMika Westerberg if (status) { 1432cddb339bSMika Westerberg dev_dbg(dev, "no DMA channels available, using PIO\n"); 1433cd7bed00SMika Westerberg platform_info->enable_dma = false; 1434ca632f55SGrant Likely } 1435ca632f55SGrant Likely } 1436ca632f55SGrant Likely 1437ca632f55SGrant Likely /* Enable SOC clock */ 14383343b7a6SMika Westerberg clk_prepare_enable(ssp->clk); 14393343b7a6SMika Westerberg 14403343b7a6SMika Westerberg drv_data->max_clk_rate = clk_get_rate(ssp->clk); 1441ca632f55SGrant Likely 1442ca632f55SGrant Likely /* Load default SSP configuration */ 1443c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSCR0, 0); 1444e5262d05SWeike Chen switch (drv_data->ssp_type) { 1445e5262d05SWeike Chen case QUARK_X1000_SSP: 1446c039dd27SJarkko Nikula tmp = QUARK_X1000_SSCR1_RxTresh(RX_THRESH_QUARK_X1000_DFLT) 1447c039dd27SJarkko Nikula | QUARK_X1000_SSCR1_TxTresh(TX_THRESH_QUARK_X1000_DFLT); 1448c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSCR1, tmp); 1449e5262d05SWeike Chen 1450e5262d05SWeike Chen /* using the Motorola SPI protocol and use 8 bit frame */ 1451c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSCR0, 1452c039dd27SJarkko Nikula QUARK_X1000_SSCR0_Motorola 1453c039dd27SJarkko Nikula | QUARK_X1000_SSCR0_DataSize(8)); 1454e5262d05SWeike Chen break; 1455e5262d05SWeike Chen default: 1456c039dd27SJarkko Nikula tmp = SSCR1_RxTresh(RX_THRESH_DFLT) | 1457c039dd27SJarkko Nikula SSCR1_TxTresh(TX_THRESH_DFLT); 1458c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSCR1, tmp); 1459c039dd27SJarkko Nikula tmp = SSCR0_SCR(2) | SSCR0_Motorola | SSCR0_DataSize(8); 1460c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSCR0, tmp); 1461e5262d05SWeike Chen break; 1462e5262d05SWeike Chen } 1463e5262d05SWeike Chen 1464ca632f55SGrant Likely if (!pxa25x_ssp_comp(drv_data)) 1465c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSTO, 0); 1466e5262d05SWeike Chen 1467e5262d05SWeike Chen if (!is_quark_x1000_ssp(drv_data)) 1468c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSPSP, 0); 1469ca632f55SGrant Likely 14707566bcc7SJarkko Nikula if (is_lpss_ssp(drv_data)) 1471a0d2642eSMika Westerberg lpss_ssp_setup(drv_data); 1472a0d2642eSMika Westerberg 14737f86bde9SMika Westerberg tasklet_init(&drv_data->pump_transfers, pump_transfers, 14747f86bde9SMika Westerberg (unsigned long)drv_data); 1475ca632f55SGrant Likely 1476836d1a22SAntonio Ospite pm_runtime_set_autosuspend_delay(&pdev->dev, 50); 1477836d1a22SAntonio Ospite pm_runtime_use_autosuspend(&pdev->dev); 1478836d1a22SAntonio Ospite pm_runtime_set_active(&pdev->dev); 1479836d1a22SAntonio Ospite pm_runtime_enable(&pdev->dev); 1480836d1a22SAntonio Ospite 1481ca632f55SGrant Likely /* Register with the SPI framework */ 1482ca632f55SGrant Likely platform_set_drvdata(pdev, drv_data); 1483a807fcd0SJingoo Han status = devm_spi_register_master(&pdev->dev, master); 1484ca632f55SGrant Likely if (status != 0) { 1485ca632f55SGrant Likely dev_err(&pdev->dev, "problem registering spi master\n"); 14867f86bde9SMika Westerberg goto out_error_clock_enabled; 1487ca632f55SGrant Likely } 1488ca632f55SGrant Likely 1489ca632f55SGrant Likely return status; 1490ca632f55SGrant Likely 1491ca632f55SGrant Likely out_error_clock_enabled: 14923343b7a6SMika Westerberg clk_disable_unprepare(ssp->clk); 1493cd7bed00SMika Westerberg pxa2xx_spi_dma_release(drv_data); 1494ca632f55SGrant Likely free_irq(ssp->irq, drv_data); 1495ca632f55SGrant Likely 1496ca632f55SGrant Likely out_error_master_alloc: 1497ca632f55SGrant Likely spi_master_put(master); 1498ca632f55SGrant Likely pxa_ssp_free(ssp); 1499ca632f55SGrant Likely return status; 1500ca632f55SGrant Likely } 1501ca632f55SGrant Likely 1502ca632f55SGrant Likely static int pxa2xx_spi_remove(struct platform_device *pdev) 1503ca632f55SGrant Likely { 1504ca632f55SGrant Likely struct driver_data *drv_data = platform_get_drvdata(pdev); 1505ca632f55SGrant Likely struct ssp_device *ssp; 1506ca632f55SGrant Likely 1507ca632f55SGrant Likely if (!drv_data) 1508ca632f55SGrant Likely return 0; 1509ca632f55SGrant Likely ssp = drv_data->ssp; 1510ca632f55SGrant Likely 15117d94a505SMika Westerberg pm_runtime_get_sync(&pdev->dev); 15127d94a505SMika Westerberg 1513ca632f55SGrant Likely /* Disable the SSP at the peripheral and SOC level */ 1514c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSCR0, 0); 15153343b7a6SMika Westerberg clk_disable_unprepare(ssp->clk); 1516ca632f55SGrant Likely 1517ca632f55SGrant Likely /* Release DMA */ 1518cd7bed00SMika Westerberg if (drv_data->master_info->enable_dma) 1519cd7bed00SMika Westerberg pxa2xx_spi_dma_release(drv_data); 1520ca632f55SGrant Likely 15217d94a505SMika Westerberg pm_runtime_put_noidle(&pdev->dev); 15227d94a505SMika Westerberg pm_runtime_disable(&pdev->dev); 15237d94a505SMika Westerberg 1524ca632f55SGrant Likely /* Release IRQ */ 1525ca632f55SGrant Likely free_irq(ssp->irq, drv_data); 1526ca632f55SGrant Likely 1527ca632f55SGrant Likely /* Release SSP */ 1528ca632f55SGrant Likely pxa_ssp_free(ssp); 1529ca632f55SGrant Likely 1530ca632f55SGrant Likely return 0; 1531ca632f55SGrant Likely } 1532ca632f55SGrant Likely 1533ca632f55SGrant Likely static void pxa2xx_spi_shutdown(struct platform_device *pdev) 1534ca632f55SGrant Likely { 1535ca632f55SGrant Likely int status = 0; 1536ca632f55SGrant Likely 1537ca632f55SGrant Likely if ((status = pxa2xx_spi_remove(pdev)) != 0) 1538ca632f55SGrant Likely dev_err(&pdev->dev, "shutdown failed with %d\n", status); 1539ca632f55SGrant Likely } 1540ca632f55SGrant Likely 1541382cebb0SMika Westerberg #ifdef CONFIG_PM_SLEEP 1542ca632f55SGrant Likely static int pxa2xx_spi_suspend(struct device *dev) 1543ca632f55SGrant Likely { 1544ca632f55SGrant Likely struct driver_data *drv_data = dev_get_drvdata(dev); 1545ca632f55SGrant Likely struct ssp_device *ssp = drv_data->ssp; 1546ca632f55SGrant Likely int status = 0; 1547ca632f55SGrant Likely 15487f86bde9SMika Westerberg status = spi_master_suspend(drv_data->master); 1549ca632f55SGrant Likely if (status != 0) 1550ca632f55SGrant Likely return status; 1551c039dd27SJarkko Nikula pxa2xx_spi_write(drv_data, SSCR0, 0); 15522b9375b9SDmitry Eremin-Solenikov 15532b9375b9SDmitry Eremin-Solenikov if (!pm_runtime_suspended(dev)) 15543343b7a6SMika Westerberg clk_disable_unprepare(ssp->clk); 1555ca632f55SGrant Likely 1556ca632f55SGrant Likely return 0; 1557ca632f55SGrant Likely } 1558ca632f55SGrant Likely 1559ca632f55SGrant Likely static int pxa2xx_spi_resume(struct device *dev) 1560ca632f55SGrant Likely { 1561ca632f55SGrant Likely struct driver_data *drv_data = dev_get_drvdata(dev); 1562ca632f55SGrant Likely struct ssp_device *ssp = drv_data->ssp; 1563ca632f55SGrant Likely int status = 0; 1564ca632f55SGrant Likely 1565cd7bed00SMika Westerberg pxa2xx_spi_dma_resume(drv_data); 1566ca632f55SGrant Likely 1567ca632f55SGrant Likely /* Enable the SSP clock */ 15682b9375b9SDmitry Eremin-Solenikov if (!pm_runtime_suspended(dev)) 15693343b7a6SMika Westerberg clk_prepare_enable(ssp->clk); 1570ca632f55SGrant Likely 1571c50325f7SChew, Chiau Ee /* Restore LPSS private register bits */ 157248421adfSJarkko Nikula if (is_lpss_ssp(drv_data)) 1573c50325f7SChew, Chiau Ee lpss_ssp_setup(drv_data); 1574c50325f7SChew, Chiau Ee 1575ca632f55SGrant Likely /* Start the queue running */ 15767f86bde9SMika Westerberg status = spi_master_resume(drv_data->master); 1577ca632f55SGrant Likely if (status != 0) { 1578ca632f55SGrant Likely dev_err(dev, "problem starting queue (%d)\n", status); 1579ca632f55SGrant Likely return status; 1580ca632f55SGrant Likely } 1581ca632f55SGrant Likely 1582ca632f55SGrant Likely return 0; 1583ca632f55SGrant Likely } 15847d94a505SMika Westerberg #endif 15857d94a505SMika Westerberg 1586ec833050SRafael J. Wysocki #ifdef CONFIG_PM 15877d94a505SMika Westerberg static int pxa2xx_spi_runtime_suspend(struct device *dev) 15887d94a505SMika Westerberg { 15897d94a505SMika Westerberg struct driver_data *drv_data = dev_get_drvdata(dev); 15907d94a505SMika Westerberg 15917d94a505SMika Westerberg clk_disable_unprepare(drv_data->ssp->clk); 15927d94a505SMika Westerberg return 0; 15937d94a505SMika Westerberg } 15947d94a505SMika Westerberg 15957d94a505SMika Westerberg static int pxa2xx_spi_runtime_resume(struct device *dev) 15967d94a505SMika Westerberg { 15977d94a505SMika Westerberg struct driver_data *drv_data = dev_get_drvdata(dev); 15987d94a505SMika Westerberg 15997d94a505SMika Westerberg clk_prepare_enable(drv_data->ssp->clk); 16007d94a505SMika Westerberg return 0; 16017d94a505SMika Westerberg } 16027d94a505SMika Westerberg #endif 1603ca632f55SGrant Likely 1604ca632f55SGrant Likely static const struct dev_pm_ops pxa2xx_spi_pm_ops = { 16057d94a505SMika Westerberg SET_SYSTEM_SLEEP_PM_OPS(pxa2xx_spi_suspend, pxa2xx_spi_resume) 16067d94a505SMika Westerberg SET_RUNTIME_PM_OPS(pxa2xx_spi_runtime_suspend, 16077d94a505SMika Westerberg pxa2xx_spi_runtime_resume, NULL) 1608ca632f55SGrant Likely }; 1609ca632f55SGrant Likely 1610ca632f55SGrant Likely static struct platform_driver driver = { 1611ca632f55SGrant Likely .driver = { 1612ca632f55SGrant Likely .name = "pxa2xx-spi", 1613ca632f55SGrant Likely .pm = &pxa2xx_spi_pm_ops, 1614a3496855SMika Westerberg .acpi_match_table = ACPI_PTR(pxa2xx_spi_acpi_match), 1615ca632f55SGrant Likely }, 1616ca632f55SGrant Likely .probe = pxa2xx_spi_probe, 1617ca632f55SGrant Likely .remove = pxa2xx_spi_remove, 1618ca632f55SGrant Likely .shutdown = pxa2xx_spi_shutdown, 1619ca632f55SGrant Likely }; 1620ca632f55SGrant Likely 1621ca632f55SGrant Likely static int __init pxa2xx_spi_init(void) 1622ca632f55SGrant Likely { 1623ca632f55SGrant Likely return platform_driver_register(&driver); 1624ca632f55SGrant Likely } 1625ca632f55SGrant Likely subsys_initcall(pxa2xx_spi_init); 1626ca632f55SGrant Likely 1627ca632f55SGrant Likely static void __exit pxa2xx_spi_exit(void) 1628ca632f55SGrant Likely { 1629ca632f55SGrant Likely platform_driver_unregister(&driver); 1630ca632f55SGrant Likely } 1631ca632f55SGrant Likely module_exit(pxa2xx_spi_exit); 1632