xref: /openbmc/linux/drivers/spi/spi-pxa2xx.c (revision 7566bcc76b15186172c4db0414cf30c8a61e4a73)
1ca632f55SGrant Likely /*
2ca632f55SGrant Likely  * Copyright (C) 2005 Stephen Street / StreetFire Sound Labs
3a0d2642eSMika Westerberg  * Copyright (C) 2013, Intel Corporation
4ca632f55SGrant Likely  *
5ca632f55SGrant Likely  * This program is free software; you can redistribute it and/or modify
6ca632f55SGrant Likely  * it under the terms of the GNU General Public License as published by
7ca632f55SGrant Likely  * the Free Software Foundation; either version 2 of the License, or
8ca632f55SGrant Likely  * (at your option) any later version.
9ca632f55SGrant Likely  *
10ca632f55SGrant Likely  * This program is distributed in the hope that it will be useful,
11ca632f55SGrant Likely  * but WITHOUT ANY WARRANTY; without even the implied warranty of
12ca632f55SGrant Likely  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
13ca632f55SGrant Likely  * GNU General Public License for more details.
14ca632f55SGrant Likely  *
15ca632f55SGrant Likely  * You should have received a copy of the GNU General Public License
16ca632f55SGrant Likely  * along with this program; if not, write to the Free Software
17ca632f55SGrant Likely  * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
18ca632f55SGrant Likely  */
19ca632f55SGrant Likely 
20ca632f55SGrant Likely #include <linux/init.h>
21ca632f55SGrant Likely #include <linux/module.h>
22ca632f55SGrant Likely #include <linux/device.h>
23ca632f55SGrant Likely #include <linux/ioport.h>
24ca632f55SGrant Likely #include <linux/errno.h>
25cbfd6a21SSachin Kamat #include <linux/err.h>
26ca632f55SGrant Likely #include <linux/interrupt.h>
27ca632f55SGrant Likely #include <linux/platform_device.h>
28ca632f55SGrant Likely #include <linux/spi/pxa2xx_spi.h>
29ca632f55SGrant Likely #include <linux/spi/spi.h>
30ca632f55SGrant Likely #include <linux/delay.h>
31ca632f55SGrant Likely #include <linux/gpio.h>
32ca632f55SGrant Likely #include <linux/slab.h>
333343b7a6SMika Westerberg #include <linux/clk.h>
347d94a505SMika Westerberg #include <linux/pm_runtime.h>
35a3496855SMika Westerberg #include <linux/acpi.h>
36ca632f55SGrant Likely 
37ca632f55SGrant Likely #include <asm/io.h>
38ca632f55SGrant Likely #include <asm/irq.h>
39ca632f55SGrant Likely #include <asm/delay.h>
40ca632f55SGrant Likely 
41cd7bed00SMika Westerberg #include "spi-pxa2xx.h"
42ca632f55SGrant Likely 
43ca632f55SGrant Likely MODULE_AUTHOR("Stephen Street");
44ca632f55SGrant Likely MODULE_DESCRIPTION("PXA2xx SSP SPI Controller");
45ca632f55SGrant Likely MODULE_LICENSE("GPL");
46ca632f55SGrant Likely MODULE_ALIAS("platform:pxa2xx-spi");
47ca632f55SGrant Likely 
48ca632f55SGrant Likely #define TIMOUT_DFLT		1000
49ca632f55SGrant Likely 
50ca632f55SGrant Likely /*
51ca632f55SGrant Likely  * for testing SSCR1 changes that require SSP restart, basically
52ca632f55SGrant Likely  * everything except the service and interrupt enables, the pxa270 developer
53ca632f55SGrant Likely  * manual says only SSCR1_SCFR, SSCR1_SPH, SSCR1_SPO need to be in this
54ca632f55SGrant Likely  * list, but the PXA255 dev man says all bits without really meaning the
55ca632f55SGrant Likely  * service and interrupt enables
56ca632f55SGrant Likely  */
57ca632f55SGrant Likely #define SSCR1_CHANGE_MASK (SSCR1_TTELP | SSCR1_TTE | SSCR1_SCFR \
58ca632f55SGrant Likely 				| SSCR1_ECRA | SSCR1_ECRB | SSCR1_SCLKDIR \
59ca632f55SGrant Likely 				| SSCR1_SFRMDIR | SSCR1_RWOT | SSCR1_TRAIL \
60ca632f55SGrant Likely 				| SSCR1_IFS | SSCR1_STRF | SSCR1_EFWR \
61ca632f55SGrant Likely 				| SSCR1_RFT | SSCR1_TFT | SSCR1_MWDS \
62ca632f55SGrant Likely 				| SSCR1_SPH | SSCR1_SPO | SSCR1_LBM)
63ca632f55SGrant Likely 
64e5262d05SWeike Chen #define QUARK_X1000_SSCR1_CHANGE_MASK (QUARK_X1000_SSCR1_STRF	\
65e5262d05SWeike Chen 				| QUARK_X1000_SSCR1_EFWR	\
66e5262d05SWeike Chen 				| QUARK_X1000_SSCR1_RFT		\
67e5262d05SWeike Chen 				| QUARK_X1000_SSCR1_TFT		\
68e5262d05SWeike Chen 				| SSCR1_SPH | SSCR1_SPO | SSCR1_LBM)
69e5262d05SWeike Chen 
70a0d2642eSMika Westerberg #define LPSS_RX_THRESH_DFLT	64
71a0d2642eSMika Westerberg #define LPSS_TX_LOTHRESH_DFLT	160
72a0d2642eSMika Westerberg #define LPSS_TX_HITHRESH_DFLT	224
73a0d2642eSMika Westerberg 
74e5262d05SWeike Chen struct quark_spi_rate {
75e5262d05SWeike Chen 	u32 bitrate;
76e5262d05SWeike Chen 	u32 dds_clk_rate;
77e5262d05SWeike Chen 	u32 clk_div;
78e5262d05SWeike Chen };
79e5262d05SWeike Chen 
80e5262d05SWeike Chen /*
81e5262d05SWeike Chen  * 'rate', 'dds', 'clk_div' lookup table, which is defined in
82e5262d05SWeike Chen  * the Quark SPI datasheet.
83e5262d05SWeike Chen  */
84e5262d05SWeike Chen static const struct quark_spi_rate quark_spi_rate_table[] = {
85e5262d05SWeike Chen /*	bitrate,	dds_clk_rate,	clk_div */
86e5262d05SWeike Chen 	{50000000,	0x800000,	0},
87e5262d05SWeike Chen 	{40000000,	0x666666,	0},
88e5262d05SWeike Chen 	{25000000,	0x400000,	0},
89e5262d05SWeike Chen 	{20000000,	0x666666,	1},
90e5262d05SWeike Chen 	{16667000,	0x800000,	2},
91e5262d05SWeike Chen 	{13333000,	0x666666,	2},
92e5262d05SWeike Chen 	{12500000,	0x200000,	0},
93e5262d05SWeike Chen 	{10000000,	0x800000,	4},
94e5262d05SWeike Chen 	{8000000,	0x666666,	4},
95e5262d05SWeike Chen 	{6250000,	0x400000,	3},
96e5262d05SWeike Chen 	{5000000,	0x400000,	4},
97e5262d05SWeike Chen 	{4000000,	0x666666,	9},
98e5262d05SWeike Chen 	{3125000,	0x80000,	0},
99e5262d05SWeike Chen 	{2500000,	0x400000,	9},
100e5262d05SWeike Chen 	{2000000,	0x666666,	19},
101e5262d05SWeike Chen 	{1563000,	0x40000,	0},
102e5262d05SWeike Chen 	{1250000,	0x200000,	9},
103e5262d05SWeike Chen 	{1000000,	0x400000,	24},
104e5262d05SWeike Chen 	{800000,	0x666666,	49},
105e5262d05SWeike Chen 	{781250,	0x20000,	0},
106e5262d05SWeike Chen 	{625000,	0x200000,	19},
107e5262d05SWeike Chen 	{500000,	0x400000,	49},
108e5262d05SWeike Chen 	{400000,	0x666666,	99},
109e5262d05SWeike Chen 	{390625,	0x10000,	0},
110e5262d05SWeike Chen 	{250000,	0x400000,	99},
111e5262d05SWeike Chen 	{200000,	0x666666,	199},
112e5262d05SWeike Chen 	{195313,	0x8000,		0},
113e5262d05SWeike Chen 	{125000,	0x100000,	49},
114e5262d05SWeike Chen 	{100000,	0x200000,	124},
115e5262d05SWeike Chen 	{50000,		0x100000,	124},
116e5262d05SWeike Chen 	{25000,		0x80000,	124},
117e5262d05SWeike Chen 	{10016,		0x20000,	77},
118e5262d05SWeike Chen 	{5040,		0x20000,	154},
119e5262d05SWeike Chen 	{1002,		0x8000,		194},
120e5262d05SWeike Chen };
121e5262d05SWeike Chen 
122a0d2642eSMika Westerberg /* Offset from drv_data->lpss_base */
1231de70612SMika Westerberg #define GENERAL_REG		0x08
1241de70612SMika Westerberg #define GENERAL_REG_RXTO_HOLDOFF_DISABLE BIT(24)
1250054e28dSMika Westerberg #define SSP_REG			0x0c
126a0d2642eSMika Westerberg #define SPI_CS_CONTROL		0x18
127a0d2642eSMika Westerberg #define SPI_CS_CONTROL_SW_MODE	BIT(0)
128a0d2642eSMika Westerberg #define SPI_CS_CONTROL_CS_HIGH	BIT(1)
129a0d2642eSMika Westerberg 
130a0d2642eSMika Westerberg static bool is_lpss_ssp(const struct driver_data *drv_data)
131a0d2642eSMika Westerberg {
132a0d2642eSMika Westerberg 	return drv_data->ssp_type == LPSS_SSP;
133a0d2642eSMika Westerberg }
134a0d2642eSMika Westerberg 
135e5262d05SWeike Chen static bool is_quark_x1000_ssp(const struct driver_data *drv_data)
136e5262d05SWeike Chen {
137e5262d05SWeike Chen 	return drv_data->ssp_type == QUARK_X1000_SSP;
138e5262d05SWeike Chen }
139e5262d05SWeike Chen 
1404fdb2424SWeike Chen static u32 pxa2xx_spi_get_ssrc1_change_mask(const struct driver_data *drv_data)
1414fdb2424SWeike Chen {
1424fdb2424SWeike Chen 	switch (drv_data->ssp_type) {
143e5262d05SWeike Chen 	case QUARK_X1000_SSP:
144e5262d05SWeike Chen 		return QUARK_X1000_SSCR1_CHANGE_MASK;
1454fdb2424SWeike Chen 	default:
1464fdb2424SWeike Chen 		return SSCR1_CHANGE_MASK;
1474fdb2424SWeike Chen 	}
1484fdb2424SWeike Chen }
1494fdb2424SWeike Chen 
1504fdb2424SWeike Chen static u32
1514fdb2424SWeike Chen pxa2xx_spi_get_rx_default_thre(const struct driver_data *drv_data)
1524fdb2424SWeike Chen {
1534fdb2424SWeike Chen 	switch (drv_data->ssp_type) {
154e5262d05SWeike Chen 	case QUARK_X1000_SSP:
155e5262d05SWeike Chen 		return RX_THRESH_QUARK_X1000_DFLT;
1564fdb2424SWeike Chen 	default:
1574fdb2424SWeike Chen 		return RX_THRESH_DFLT;
1584fdb2424SWeike Chen 	}
1594fdb2424SWeike Chen }
1604fdb2424SWeike Chen 
1614fdb2424SWeike Chen static bool pxa2xx_spi_txfifo_full(const struct driver_data *drv_data)
1624fdb2424SWeike Chen {
1634fdb2424SWeike Chen 	void __iomem *reg = drv_data->ioaddr;
1644fdb2424SWeike Chen 	u32 mask;
1654fdb2424SWeike Chen 
1664fdb2424SWeike Chen 	switch (drv_data->ssp_type) {
167e5262d05SWeike Chen 	case QUARK_X1000_SSP:
168e5262d05SWeike Chen 		mask = QUARK_X1000_SSSR_TFL_MASK;
169e5262d05SWeike Chen 		break;
1704fdb2424SWeike Chen 	default:
1714fdb2424SWeike Chen 		mask = SSSR_TFL_MASK;
1724fdb2424SWeike Chen 		break;
1734fdb2424SWeike Chen 	}
1744fdb2424SWeike Chen 
1754fdb2424SWeike Chen 	return (read_SSSR(reg) & mask) == mask;
1764fdb2424SWeike Chen }
1774fdb2424SWeike Chen 
1784fdb2424SWeike Chen static void pxa2xx_spi_clear_rx_thre(const struct driver_data *drv_data,
1794fdb2424SWeike Chen 				     u32 *sccr1_reg)
1804fdb2424SWeike Chen {
1814fdb2424SWeike Chen 	u32 mask;
1824fdb2424SWeike Chen 
1834fdb2424SWeike Chen 	switch (drv_data->ssp_type) {
184e5262d05SWeike Chen 	case QUARK_X1000_SSP:
185e5262d05SWeike Chen 		mask = QUARK_X1000_SSCR1_RFT;
186e5262d05SWeike Chen 		break;
1874fdb2424SWeike Chen 	default:
1884fdb2424SWeike Chen 		mask = SSCR1_RFT;
1894fdb2424SWeike Chen 		break;
1904fdb2424SWeike Chen 	}
1914fdb2424SWeike Chen 	*sccr1_reg &= ~mask;
1924fdb2424SWeike Chen }
1934fdb2424SWeike Chen 
1944fdb2424SWeike Chen static void pxa2xx_spi_set_rx_thre(const struct driver_data *drv_data,
1954fdb2424SWeike Chen 				   u32 *sccr1_reg, u32 threshold)
1964fdb2424SWeike Chen {
1974fdb2424SWeike Chen 	switch (drv_data->ssp_type) {
198e5262d05SWeike Chen 	case QUARK_X1000_SSP:
199e5262d05SWeike Chen 		*sccr1_reg |= QUARK_X1000_SSCR1_RxTresh(threshold);
200e5262d05SWeike Chen 		break;
2014fdb2424SWeike Chen 	default:
2024fdb2424SWeike Chen 		*sccr1_reg |= SSCR1_RxTresh(threshold);
2034fdb2424SWeike Chen 		break;
2044fdb2424SWeike Chen 	}
2054fdb2424SWeike Chen }
2064fdb2424SWeike Chen 
2074fdb2424SWeike Chen static u32 pxa2xx_configure_sscr0(const struct driver_data *drv_data,
2084fdb2424SWeike Chen 				  u32 clk_div, u8 bits)
2094fdb2424SWeike Chen {
2104fdb2424SWeike Chen 	switch (drv_data->ssp_type) {
211e5262d05SWeike Chen 	case QUARK_X1000_SSP:
212e5262d05SWeike Chen 		return clk_div
213e5262d05SWeike Chen 			| QUARK_X1000_SSCR0_Motorola
214e5262d05SWeike Chen 			| QUARK_X1000_SSCR0_DataSize(bits > 32 ? 8 : bits)
215e5262d05SWeike Chen 			| SSCR0_SSE;
2164fdb2424SWeike Chen 	default:
2174fdb2424SWeike Chen 		return clk_div
2184fdb2424SWeike Chen 			| SSCR0_Motorola
2194fdb2424SWeike Chen 			| SSCR0_DataSize(bits > 16 ? bits - 16 : bits)
2204fdb2424SWeike Chen 			| SSCR0_SSE
2214fdb2424SWeike Chen 			| (bits > 16 ? SSCR0_EDSS : 0);
2224fdb2424SWeike Chen 	}
2234fdb2424SWeike Chen }
2244fdb2424SWeike Chen 
225a0d2642eSMika Westerberg /*
226a0d2642eSMika Westerberg  * Read and write LPSS SSP private registers. Caller must first check that
227a0d2642eSMika Westerberg  * is_lpss_ssp() returns true before these can be called.
228a0d2642eSMika Westerberg  */
229a0d2642eSMika Westerberg static u32 __lpss_ssp_read_priv(struct driver_data *drv_data, unsigned offset)
230a0d2642eSMika Westerberg {
231a0d2642eSMika Westerberg 	WARN_ON(!drv_data->lpss_base);
232a0d2642eSMika Westerberg 	return readl(drv_data->lpss_base + offset);
233a0d2642eSMika Westerberg }
234a0d2642eSMika Westerberg 
235a0d2642eSMika Westerberg static void __lpss_ssp_write_priv(struct driver_data *drv_data,
236a0d2642eSMika Westerberg 				  unsigned offset, u32 value)
237a0d2642eSMika Westerberg {
238a0d2642eSMika Westerberg 	WARN_ON(!drv_data->lpss_base);
239a0d2642eSMika Westerberg 	writel(value, drv_data->lpss_base + offset);
240a0d2642eSMika Westerberg }
241a0d2642eSMika Westerberg 
242a0d2642eSMika Westerberg /*
243a0d2642eSMika Westerberg  * lpss_ssp_setup - perform LPSS SSP specific setup
244a0d2642eSMika Westerberg  * @drv_data: pointer to the driver private data
245a0d2642eSMika Westerberg  *
246a0d2642eSMika Westerberg  * Perform LPSS SSP specific setup. This function must be called first if
247a0d2642eSMika Westerberg  * one is going to use LPSS SSP private registers.
248a0d2642eSMika Westerberg  */
249a0d2642eSMika Westerberg static void lpss_ssp_setup(struct driver_data *drv_data)
250a0d2642eSMika Westerberg {
251a0d2642eSMika Westerberg 	unsigned offset = 0x400;
252a0d2642eSMika Westerberg 	u32 value, orig;
253a0d2642eSMika Westerberg 
254a0d2642eSMika Westerberg 	/*
255a0d2642eSMika Westerberg 	 * Perform auto-detection of the LPSS SSP private registers. They
256a0d2642eSMika Westerberg 	 * can be either at 1k or 2k offset from the base address.
257a0d2642eSMika Westerberg 	 */
258a0d2642eSMika Westerberg 	orig = readl(drv_data->ioaddr + offset + SPI_CS_CONTROL);
259a0d2642eSMika Westerberg 
260e61f487fSChew, Chiau Ee 	/* Test SPI_CS_CONTROL_SW_MODE bit enabling */
261a0d2642eSMika Westerberg 	value = orig | SPI_CS_CONTROL_SW_MODE;
262a0d2642eSMika Westerberg 	writel(value, drv_data->ioaddr + offset + SPI_CS_CONTROL);
263a0d2642eSMika Westerberg 	value = readl(drv_data->ioaddr + offset + SPI_CS_CONTROL);
264a0d2642eSMika Westerberg 	if (value != (orig | SPI_CS_CONTROL_SW_MODE)) {
265a0d2642eSMika Westerberg 		offset = 0x800;
266a0d2642eSMika Westerberg 		goto detection_done;
267a0d2642eSMika Westerberg 	}
268a0d2642eSMika Westerberg 
269e61f487fSChew, Chiau Ee 	orig = readl(drv_data->ioaddr + offset + SPI_CS_CONTROL);
270e61f487fSChew, Chiau Ee 
271e61f487fSChew, Chiau Ee 	/* Test SPI_CS_CONTROL_SW_MODE bit disabling */
272e61f487fSChew, Chiau Ee 	value = orig & ~SPI_CS_CONTROL_SW_MODE;
273a0d2642eSMika Westerberg 	writel(value, drv_data->ioaddr + offset + SPI_CS_CONTROL);
274a0d2642eSMika Westerberg 	value = readl(drv_data->ioaddr + offset + SPI_CS_CONTROL);
275e61f487fSChew, Chiau Ee 	if (value != (orig & ~SPI_CS_CONTROL_SW_MODE)) {
276a0d2642eSMika Westerberg 		offset = 0x800;
277a0d2642eSMika Westerberg 		goto detection_done;
278a0d2642eSMika Westerberg 	}
279a0d2642eSMika Westerberg 
280a0d2642eSMika Westerberg detection_done:
281a0d2642eSMika Westerberg 	/* Now set the LPSS base */
282a0d2642eSMika Westerberg 	drv_data->lpss_base = drv_data->ioaddr + offset;
283a0d2642eSMika Westerberg 
284a0d2642eSMika Westerberg 	/* Enable software chip select control */
285a0d2642eSMika Westerberg 	value = SPI_CS_CONTROL_SW_MODE | SPI_CS_CONTROL_CS_HIGH;
286a0d2642eSMika Westerberg 	__lpss_ssp_write_priv(drv_data, SPI_CS_CONTROL, value);
2870054e28dSMika Westerberg 
2880054e28dSMika Westerberg 	/* Enable multiblock DMA transfers */
2891de70612SMika Westerberg 	if (drv_data->master_info->enable_dma) {
2900054e28dSMika Westerberg 		__lpss_ssp_write_priv(drv_data, SSP_REG, 1);
2911de70612SMika Westerberg 
2921de70612SMika Westerberg 		value = __lpss_ssp_read_priv(drv_data, GENERAL_REG);
2931de70612SMika Westerberg 		value |= GENERAL_REG_RXTO_HOLDOFF_DISABLE;
2941de70612SMika Westerberg 		__lpss_ssp_write_priv(drv_data, GENERAL_REG, value);
2951de70612SMika Westerberg 	}
296a0d2642eSMika Westerberg }
297a0d2642eSMika Westerberg 
298a0d2642eSMika Westerberg static void lpss_ssp_cs_control(struct driver_data *drv_data, bool enable)
299a0d2642eSMika Westerberg {
300a0d2642eSMika Westerberg 	u32 value;
301a0d2642eSMika Westerberg 
302a0d2642eSMika Westerberg 	value = __lpss_ssp_read_priv(drv_data, SPI_CS_CONTROL);
303a0d2642eSMika Westerberg 	if (enable)
304a0d2642eSMika Westerberg 		value &= ~SPI_CS_CONTROL_CS_HIGH;
305a0d2642eSMika Westerberg 	else
306a0d2642eSMika Westerberg 		value |= SPI_CS_CONTROL_CS_HIGH;
307a0d2642eSMika Westerberg 	__lpss_ssp_write_priv(drv_data, SPI_CS_CONTROL, value);
308a0d2642eSMika Westerberg }
309a0d2642eSMika Westerberg 
310ca632f55SGrant Likely static void cs_assert(struct driver_data *drv_data)
311ca632f55SGrant Likely {
312ca632f55SGrant Likely 	struct chip_data *chip = drv_data->cur_chip;
313ca632f55SGrant Likely 
314ca632f55SGrant Likely 	if (drv_data->ssp_type == CE4100_SSP) {
315ca632f55SGrant Likely 		write_SSSR(drv_data->cur_chip->frm, drv_data->ioaddr);
316ca632f55SGrant Likely 		return;
317ca632f55SGrant Likely 	}
318ca632f55SGrant Likely 
319ca632f55SGrant Likely 	if (chip->cs_control) {
320ca632f55SGrant Likely 		chip->cs_control(PXA2XX_CS_ASSERT);
321ca632f55SGrant Likely 		return;
322ca632f55SGrant Likely 	}
323ca632f55SGrant Likely 
324a0d2642eSMika Westerberg 	if (gpio_is_valid(chip->gpio_cs)) {
325ca632f55SGrant Likely 		gpio_set_value(chip->gpio_cs, chip->gpio_cs_inverted);
326a0d2642eSMika Westerberg 		return;
327a0d2642eSMika Westerberg 	}
328a0d2642eSMika Westerberg 
329*7566bcc7SJarkko Nikula 	if (is_lpss_ssp(drv_data))
330a0d2642eSMika Westerberg 		lpss_ssp_cs_control(drv_data, true);
331ca632f55SGrant Likely }
332ca632f55SGrant Likely 
333ca632f55SGrant Likely static void cs_deassert(struct driver_data *drv_data)
334ca632f55SGrant Likely {
335ca632f55SGrant Likely 	struct chip_data *chip = drv_data->cur_chip;
336ca632f55SGrant Likely 
337ca632f55SGrant Likely 	if (drv_data->ssp_type == CE4100_SSP)
338ca632f55SGrant Likely 		return;
339ca632f55SGrant Likely 
340ca632f55SGrant Likely 	if (chip->cs_control) {
341ca632f55SGrant Likely 		chip->cs_control(PXA2XX_CS_DEASSERT);
342ca632f55SGrant Likely 		return;
343ca632f55SGrant Likely 	}
344ca632f55SGrant Likely 
345a0d2642eSMika Westerberg 	if (gpio_is_valid(chip->gpio_cs)) {
346ca632f55SGrant Likely 		gpio_set_value(chip->gpio_cs, !chip->gpio_cs_inverted);
347a0d2642eSMika Westerberg 		return;
348a0d2642eSMika Westerberg 	}
349a0d2642eSMika Westerberg 
350*7566bcc7SJarkko Nikula 	if (is_lpss_ssp(drv_data))
351a0d2642eSMika Westerberg 		lpss_ssp_cs_control(drv_data, false);
352ca632f55SGrant Likely }
353ca632f55SGrant Likely 
354cd7bed00SMika Westerberg int pxa2xx_spi_flush(struct driver_data *drv_data)
355ca632f55SGrant Likely {
356ca632f55SGrant Likely 	unsigned long limit = loops_per_jiffy << 1;
357ca632f55SGrant Likely 
358ca632f55SGrant Likely 	void __iomem *reg = drv_data->ioaddr;
359ca632f55SGrant Likely 
360ca632f55SGrant Likely 	do {
361ca632f55SGrant Likely 		while (read_SSSR(reg) & SSSR_RNE) {
362ca632f55SGrant Likely 			read_SSDR(reg);
363ca632f55SGrant Likely 		}
364ca632f55SGrant Likely 	} while ((read_SSSR(reg) & SSSR_BSY) && --limit);
365ca632f55SGrant Likely 	write_SSSR_CS(drv_data, SSSR_ROR);
366ca632f55SGrant Likely 
367ca632f55SGrant Likely 	return limit;
368ca632f55SGrant Likely }
369ca632f55SGrant Likely 
370ca632f55SGrant Likely static int null_writer(struct driver_data *drv_data)
371ca632f55SGrant Likely {
372ca632f55SGrant Likely 	void __iomem *reg = drv_data->ioaddr;
373ca632f55SGrant Likely 	u8 n_bytes = drv_data->n_bytes;
374ca632f55SGrant Likely 
3754fdb2424SWeike Chen 	if (pxa2xx_spi_txfifo_full(drv_data)
376ca632f55SGrant Likely 		|| (drv_data->tx == drv_data->tx_end))
377ca632f55SGrant Likely 		return 0;
378ca632f55SGrant Likely 
379ca632f55SGrant Likely 	write_SSDR(0, reg);
380ca632f55SGrant Likely 	drv_data->tx += n_bytes;
381ca632f55SGrant Likely 
382ca632f55SGrant Likely 	return 1;
383ca632f55SGrant Likely }
384ca632f55SGrant Likely 
385ca632f55SGrant Likely static int null_reader(struct driver_data *drv_data)
386ca632f55SGrant Likely {
387ca632f55SGrant Likely 	void __iomem *reg = drv_data->ioaddr;
388ca632f55SGrant Likely 	u8 n_bytes = drv_data->n_bytes;
389ca632f55SGrant Likely 
390ca632f55SGrant Likely 	while ((read_SSSR(reg) & SSSR_RNE)
391ca632f55SGrant Likely 		&& (drv_data->rx < drv_data->rx_end)) {
392ca632f55SGrant Likely 		read_SSDR(reg);
393ca632f55SGrant Likely 		drv_data->rx += n_bytes;
394ca632f55SGrant Likely 	}
395ca632f55SGrant Likely 
396ca632f55SGrant Likely 	return drv_data->rx == drv_data->rx_end;
397ca632f55SGrant Likely }
398ca632f55SGrant Likely 
399ca632f55SGrant Likely static int u8_writer(struct driver_data *drv_data)
400ca632f55SGrant Likely {
401ca632f55SGrant Likely 	void __iomem *reg = drv_data->ioaddr;
402ca632f55SGrant Likely 
4034fdb2424SWeike Chen 	if (pxa2xx_spi_txfifo_full(drv_data)
404ca632f55SGrant Likely 		|| (drv_data->tx == drv_data->tx_end))
405ca632f55SGrant Likely 		return 0;
406ca632f55SGrant Likely 
407ca632f55SGrant Likely 	write_SSDR(*(u8 *)(drv_data->tx), reg);
408ca632f55SGrant Likely 	++drv_data->tx;
409ca632f55SGrant Likely 
410ca632f55SGrant Likely 	return 1;
411ca632f55SGrant Likely }
412ca632f55SGrant Likely 
413ca632f55SGrant Likely static int u8_reader(struct driver_data *drv_data)
414ca632f55SGrant Likely {
415ca632f55SGrant Likely 	void __iomem *reg = drv_data->ioaddr;
416ca632f55SGrant Likely 
417ca632f55SGrant Likely 	while ((read_SSSR(reg) & SSSR_RNE)
418ca632f55SGrant Likely 		&& (drv_data->rx < drv_data->rx_end)) {
419ca632f55SGrant Likely 		*(u8 *)(drv_data->rx) = read_SSDR(reg);
420ca632f55SGrant Likely 		++drv_data->rx;
421ca632f55SGrant Likely 	}
422ca632f55SGrant Likely 
423ca632f55SGrant Likely 	return drv_data->rx == drv_data->rx_end;
424ca632f55SGrant Likely }
425ca632f55SGrant Likely 
426ca632f55SGrant Likely static int u16_writer(struct driver_data *drv_data)
427ca632f55SGrant Likely {
428ca632f55SGrant Likely 	void __iomem *reg = drv_data->ioaddr;
429ca632f55SGrant Likely 
4304fdb2424SWeike Chen 	if (pxa2xx_spi_txfifo_full(drv_data)
431ca632f55SGrant Likely 		|| (drv_data->tx == drv_data->tx_end))
432ca632f55SGrant Likely 		return 0;
433ca632f55SGrant Likely 
434ca632f55SGrant Likely 	write_SSDR(*(u16 *)(drv_data->tx), reg);
435ca632f55SGrant Likely 	drv_data->tx += 2;
436ca632f55SGrant Likely 
437ca632f55SGrant Likely 	return 1;
438ca632f55SGrant Likely }
439ca632f55SGrant Likely 
440ca632f55SGrant Likely static int u16_reader(struct driver_data *drv_data)
441ca632f55SGrant Likely {
442ca632f55SGrant Likely 	void __iomem *reg = drv_data->ioaddr;
443ca632f55SGrant Likely 
444ca632f55SGrant Likely 	while ((read_SSSR(reg) & SSSR_RNE)
445ca632f55SGrant Likely 		&& (drv_data->rx < drv_data->rx_end)) {
446ca632f55SGrant Likely 		*(u16 *)(drv_data->rx) = read_SSDR(reg);
447ca632f55SGrant Likely 		drv_data->rx += 2;
448ca632f55SGrant Likely 	}
449ca632f55SGrant Likely 
450ca632f55SGrant Likely 	return drv_data->rx == drv_data->rx_end;
451ca632f55SGrant Likely }
452ca632f55SGrant Likely 
453ca632f55SGrant Likely static int u32_writer(struct driver_data *drv_data)
454ca632f55SGrant Likely {
455ca632f55SGrant Likely 	void __iomem *reg = drv_data->ioaddr;
456ca632f55SGrant Likely 
4574fdb2424SWeike Chen 	if (pxa2xx_spi_txfifo_full(drv_data)
458ca632f55SGrant Likely 		|| (drv_data->tx == drv_data->tx_end))
459ca632f55SGrant Likely 		return 0;
460ca632f55SGrant Likely 
461ca632f55SGrant Likely 	write_SSDR(*(u32 *)(drv_data->tx), reg);
462ca632f55SGrant Likely 	drv_data->tx += 4;
463ca632f55SGrant Likely 
464ca632f55SGrant Likely 	return 1;
465ca632f55SGrant Likely }
466ca632f55SGrant Likely 
467ca632f55SGrant Likely static int u32_reader(struct driver_data *drv_data)
468ca632f55SGrant Likely {
469ca632f55SGrant Likely 	void __iomem *reg = drv_data->ioaddr;
470ca632f55SGrant Likely 
471ca632f55SGrant Likely 	while ((read_SSSR(reg) & SSSR_RNE)
472ca632f55SGrant Likely 		&& (drv_data->rx < drv_data->rx_end)) {
473ca632f55SGrant Likely 		*(u32 *)(drv_data->rx) = read_SSDR(reg);
474ca632f55SGrant Likely 		drv_data->rx += 4;
475ca632f55SGrant Likely 	}
476ca632f55SGrant Likely 
477ca632f55SGrant Likely 	return drv_data->rx == drv_data->rx_end;
478ca632f55SGrant Likely }
479ca632f55SGrant Likely 
480cd7bed00SMika Westerberg void *pxa2xx_spi_next_transfer(struct driver_data *drv_data)
481ca632f55SGrant Likely {
482ca632f55SGrant Likely 	struct spi_message *msg = drv_data->cur_msg;
483ca632f55SGrant Likely 	struct spi_transfer *trans = drv_data->cur_transfer;
484ca632f55SGrant Likely 
485ca632f55SGrant Likely 	/* Move to next transfer */
486ca632f55SGrant Likely 	if (trans->transfer_list.next != &msg->transfers) {
487ca632f55SGrant Likely 		drv_data->cur_transfer =
488ca632f55SGrant Likely 			list_entry(trans->transfer_list.next,
489ca632f55SGrant Likely 					struct spi_transfer,
490ca632f55SGrant Likely 					transfer_list);
491ca632f55SGrant Likely 		return RUNNING_STATE;
492ca632f55SGrant Likely 	} else
493ca632f55SGrant Likely 		return DONE_STATE;
494ca632f55SGrant Likely }
495ca632f55SGrant Likely 
496ca632f55SGrant Likely /* caller already set message->status; dma and pio irqs are blocked */
497ca632f55SGrant Likely static void giveback(struct driver_data *drv_data)
498ca632f55SGrant Likely {
499ca632f55SGrant Likely 	struct spi_transfer* last_transfer;
500ca632f55SGrant Likely 	struct spi_message *msg;
501ca632f55SGrant Likely 
502ca632f55SGrant Likely 	msg = drv_data->cur_msg;
503ca632f55SGrant Likely 	drv_data->cur_msg = NULL;
504ca632f55SGrant Likely 	drv_data->cur_transfer = NULL;
505ca632f55SGrant Likely 
50623e2c2aaSAxel Lin 	last_transfer = list_last_entry(&msg->transfers, struct spi_transfer,
507ca632f55SGrant Likely 					transfer_list);
508ca632f55SGrant Likely 
509ca632f55SGrant Likely 	/* Delay if requested before any change in chip select */
510ca632f55SGrant Likely 	if (last_transfer->delay_usecs)
511ca632f55SGrant Likely 		udelay(last_transfer->delay_usecs);
512ca632f55SGrant Likely 
513ca632f55SGrant Likely 	/* Drop chip select UNLESS cs_change is true or we are returning
514ca632f55SGrant Likely 	 * a message with an error, or next message is for another chip
515ca632f55SGrant Likely 	 */
516ca632f55SGrant Likely 	if (!last_transfer->cs_change)
517ca632f55SGrant Likely 		cs_deassert(drv_data);
518ca632f55SGrant Likely 	else {
519ca632f55SGrant Likely 		struct spi_message *next_msg;
520ca632f55SGrant Likely 
521ca632f55SGrant Likely 		/* Holding of cs was hinted, but we need to make sure
522ca632f55SGrant Likely 		 * the next message is for the same chip.  Don't waste
523ca632f55SGrant Likely 		 * time with the following tests unless this was hinted.
524ca632f55SGrant Likely 		 *
525ca632f55SGrant Likely 		 * We cannot postpone this until pump_messages, because
526ca632f55SGrant Likely 		 * after calling msg->complete (below) the driver that
527ca632f55SGrant Likely 		 * sent the current message could be unloaded, which
528ca632f55SGrant Likely 		 * could invalidate the cs_control() callback...
529ca632f55SGrant Likely 		 */
530ca632f55SGrant Likely 
531ca632f55SGrant Likely 		/* get a pointer to the next message, if any */
5327f86bde9SMika Westerberg 		next_msg = spi_get_next_queued_message(drv_data->master);
533ca632f55SGrant Likely 
534ca632f55SGrant Likely 		/* see if the next and current messages point
535ca632f55SGrant Likely 		 * to the same chip
536ca632f55SGrant Likely 		 */
537ca632f55SGrant Likely 		if (next_msg && next_msg->spi != msg->spi)
538ca632f55SGrant Likely 			next_msg = NULL;
539ca632f55SGrant Likely 		if (!next_msg || msg->state == ERROR_STATE)
540ca632f55SGrant Likely 			cs_deassert(drv_data);
541ca632f55SGrant Likely 	}
542ca632f55SGrant Likely 
5437f86bde9SMika Westerberg 	spi_finalize_current_message(drv_data->master);
544ca632f55SGrant Likely 	drv_data->cur_chip = NULL;
545ca632f55SGrant Likely }
546ca632f55SGrant Likely 
547ca632f55SGrant Likely static void reset_sccr1(struct driver_data *drv_data)
548ca632f55SGrant Likely {
549ca632f55SGrant Likely 	void __iomem *reg = drv_data->ioaddr;
550ca632f55SGrant Likely 	struct chip_data *chip = drv_data->cur_chip;
551ca632f55SGrant Likely 	u32 sccr1_reg;
552ca632f55SGrant Likely 
553ca632f55SGrant Likely 	sccr1_reg = read_SSCR1(reg) & ~drv_data->int_cr1;
554ca632f55SGrant Likely 	sccr1_reg &= ~SSCR1_RFT;
555ca632f55SGrant Likely 	sccr1_reg |= chip->threshold;
556ca632f55SGrant Likely 	write_SSCR1(sccr1_reg, reg);
557ca632f55SGrant Likely }
558ca632f55SGrant Likely 
559ca632f55SGrant Likely static void int_error_stop(struct driver_data *drv_data, const char* msg)
560ca632f55SGrant Likely {
561ca632f55SGrant Likely 	void __iomem *reg = drv_data->ioaddr;
562ca632f55SGrant Likely 
563ca632f55SGrant Likely 	/* Stop and reset SSP */
564ca632f55SGrant Likely 	write_SSSR_CS(drv_data, drv_data->clear_sr);
565ca632f55SGrant Likely 	reset_sccr1(drv_data);
566ca632f55SGrant Likely 	if (!pxa25x_ssp_comp(drv_data))
567ca632f55SGrant Likely 		write_SSTO(0, reg);
568cd7bed00SMika Westerberg 	pxa2xx_spi_flush(drv_data);
569ca632f55SGrant Likely 	write_SSCR0(read_SSCR0(reg) & ~SSCR0_SSE, reg);
570ca632f55SGrant Likely 
571ca632f55SGrant Likely 	dev_err(&drv_data->pdev->dev, "%s\n", msg);
572ca632f55SGrant Likely 
573ca632f55SGrant Likely 	drv_data->cur_msg->state = ERROR_STATE;
574ca632f55SGrant Likely 	tasklet_schedule(&drv_data->pump_transfers);
575ca632f55SGrant Likely }
576ca632f55SGrant Likely 
577ca632f55SGrant Likely static void int_transfer_complete(struct driver_data *drv_data)
578ca632f55SGrant Likely {
579ca632f55SGrant Likely 	void __iomem *reg = drv_data->ioaddr;
580ca632f55SGrant Likely 
581ca632f55SGrant Likely 	/* Stop SSP */
582ca632f55SGrant Likely 	write_SSSR_CS(drv_data, drv_data->clear_sr);
583ca632f55SGrant Likely 	reset_sccr1(drv_data);
584ca632f55SGrant Likely 	if (!pxa25x_ssp_comp(drv_data))
585ca632f55SGrant Likely 		write_SSTO(0, reg);
586ca632f55SGrant Likely 
587ca632f55SGrant Likely 	/* Update total byte transferred return count actual bytes read */
588ca632f55SGrant Likely 	drv_data->cur_msg->actual_length += drv_data->len -
589ca632f55SGrant Likely 				(drv_data->rx_end - drv_data->rx);
590ca632f55SGrant Likely 
591ca632f55SGrant Likely 	/* Transfer delays and chip select release are
592ca632f55SGrant Likely 	 * handled in pump_transfers or giveback
593ca632f55SGrant Likely 	 */
594ca632f55SGrant Likely 
595ca632f55SGrant Likely 	/* Move to next transfer */
596cd7bed00SMika Westerberg 	drv_data->cur_msg->state = pxa2xx_spi_next_transfer(drv_data);
597ca632f55SGrant Likely 
598ca632f55SGrant Likely 	/* Schedule transfer tasklet */
599ca632f55SGrant Likely 	tasklet_schedule(&drv_data->pump_transfers);
600ca632f55SGrant Likely }
601ca632f55SGrant Likely 
602ca632f55SGrant Likely static irqreturn_t interrupt_transfer(struct driver_data *drv_data)
603ca632f55SGrant Likely {
604ca632f55SGrant Likely 	void __iomem *reg = drv_data->ioaddr;
605ca632f55SGrant Likely 
606ca632f55SGrant Likely 	u32 irq_mask = (read_SSCR1(reg) & SSCR1_TIE) ?
607ca632f55SGrant Likely 			drv_data->mask_sr : drv_data->mask_sr & ~SSSR_TFS;
608ca632f55SGrant Likely 
609ca632f55SGrant Likely 	u32 irq_status = read_SSSR(reg) & irq_mask;
610ca632f55SGrant Likely 
611ca632f55SGrant Likely 	if (irq_status & SSSR_ROR) {
612ca632f55SGrant Likely 		int_error_stop(drv_data, "interrupt_transfer: fifo overrun");
613ca632f55SGrant Likely 		return IRQ_HANDLED;
614ca632f55SGrant Likely 	}
615ca632f55SGrant Likely 
616ca632f55SGrant Likely 	if (irq_status & SSSR_TINT) {
617ca632f55SGrant Likely 		write_SSSR(SSSR_TINT, reg);
618ca632f55SGrant Likely 		if (drv_data->read(drv_data)) {
619ca632f55SGrant Likely 			int_transfer_complete(drv_data);
620ca632f55SGrant Likely 			return IRQ_HANDLED;
621ca632f55SGrant Likely 		}
622ca632f55SGrant Likely 	}
623ca632f55SGrant Likely 
624ca632f55SGrant Likely 	/* Drain rx fifo, Fill tx fifo and prevent overruns */
625ca632f55SGrant Likely 	do {
626ca632f55SGrant Likely 		if (drv_data->read(drv_data)) {
627ca632f55SGrant Likely 			int_transfer_complete(drv_data);
628ca632f55SGrant Likely 			return IRQ_HANDLED;
629ca632f55SGrant Likely 		}
630ca632f55SGrant Likely 	} while (drv_data->write(drv_data));
631ca632f55SGrant Likely 
632ca632f55SGrant Likely 	if (drv_data->read(drv_data)) {
633ca632f55SGrant Likely 		int_transfer_complete(drv_data);
634ca632f55SGrant Likely 		return IRQ_HANDLED;
635ca632f55SGrant Likely 	}
636ca632f55SGrant Likely 
637ca632f55SGrant Likely 	if (drv_data->tx == drv_data->tx_end) {
638ca632f55SGrant Likely 		u32 bytes_left;
639ca632f55SGrant Likely 		u32 sccr1_reg;
640ca632f55SGrant Likely 
641ca632f55SGrant Likely 		sccr1_reg = read_SSCR1(reg);
642ca632f55SGrant Likely 		sccr1_reg &= ~SSCR1_TIE;
643ca632f55SGrant Likely 
644ca632f55SGrant Likely 		/*
645ca632f55SGrant Likely 		 * PXA25x_SSP has no timeout, set up rx threshould for the
646ca632f55SGrant Likely 		 * remaining RX bytes.
647ca632f55SGrant Likely 		 */
648ca632f55SGrant Likely 		if (pxa25x_ssp_comp(drv_data)) {
6494fdb2424SWeike Chen 			u32 rx_thre;
650ca632f55SGrant Likely 
6514fdb2424SWeike Chen 			pxa2xx_spi_clear_rx_thre(drv_data, &sccr1_reg);
652ca632f55SGrant Likely 
653ca632f55SGrant Likely 			bytes_left = drv_data->rx_end - drv_data->rx;
654ca632f55SGrant Likely 			switch (drv_data->n_bytes) {
655ca632f55SGrant Likely 			case 4:
656ca632f55SGrant Likely 				bytes_left >>= 1;
657ca632f55SGrant Likely 			case 2:
658ca632f55SGrant Likely 				bytes_left >>= 1;
659ca632f55SGrant Likely 			}
660ca632f55SGrant Likely 
6614fdb2424SWeike Chen 			rx_thre = pxa2xx_spi_get_rx_default_thre(drv_data);
6624fdb2424SWeike Chen 			if (rx_thre > bytes_left)
6634fdb2424SWeike Chen 				rx_thre = bytes_left;
664ca632f55SGrant Likely 
6654fdb2424SWeike Chen 			pxa2xx_spi_set_rx_thre(drv_data, &sccr1_reg, rx_thre);
666ca632f55SGrant Likely 		}
667ca632f55SGrant Likely 		write_SSCR1(sccr1_reg, reg);
668ca632f55SGrant Likely 	}
669ca632f55SGrant Likely 
670ca632f55SGrant Likely 	/* We did something */
671ca632f55SGrant Likely 	return IRQ_HANDLED;
672ca632f55SGrant Likely }
673ca632f55SGrant Likely 
674ca632f55SGrant Likely static irqreturn_t ssp_int(int irq, void *dev_id)
675ca632f55SGrant Likely {
676ca632f55SGrant Likely 	struct driver_data *drv_data = dev_id;
677ca632f55SGrant Likely 	void __iomem *reg = drv_data->ioaddr;
6787d94a505SMika Westerberg 	u32 sccr1_reg;
679ca632f55SGrant Likely 	u32 mask = drv_data->mask_sr;
680ca632f55SGrant Likely 	u32 status;
681ca632f55SGrant Likely 
6827d94a505SMika Westerberg 	/*
6837d94a505SMika Westerberg 	 * The IRQ might be shared with other peripherals so we must first
6847d94a505SMika Westerberg 	 * check that are we RPM suspended or not. If we are we assume that
6857d94a505SMika Westerberg 	 * the IRQ was not for us (we shouldn't be RPM suspended when the
6867d94a505SMika Westerberg 	 * interrupt is enabled).
6877d94a505SMika Westerberg 	 */
6887d94a505SMika Westerberg 	if (pm_runtime_suspended(&drv_data->pdev->dev))
6897d94a505SMika Westerberg 		return IRQ_NONE;
6907d94a505SMika Westerberg 
691269e4a41SMika Westerberg 	/*
692269e4a41SMika Westerberg 	 * If the device is not yet in RPM suspended state and we get an
693269e4a41SMika Westerberg 	 * interrupt that is meant for another device, check if status bits
694269e4a41SMika Westerberg 	 * are all set to one. That means that the device is already
695269e4a41SMika Westerberg 	 * powered off.
696269e4a41SMika Westerberg 	 */
697ca632f55SGrant Likely 	status = read_SSSR(reg);
698269e4a41SMika Westerberg 	if (status == ~0)
699269e4a41SMika Westerberg 		return IRQ_NONE;
700269e4a41SMika Westerberg 
701269e4a41SMika Westerberg 	sccr1_reg = read_SSCR1(reg);
702ca632f55SGrant Likely 
703ca632f55SGrant Likely 	/* Ignore possible writes if we don't need to write */
704ca632f55SGrant Likely 	if (!(sccr1_reg & SSCR1_TIE))
705ca632f55SGrant Likely 		mask &= ~SSSR_TFS;
706ca632f55SGrant Likely 
707ca632f55SGrant Likely 	if (!(status & mask))
708ca632f55SGrant Likely 		return IRQ_NONE;
709ca632f55SGrant Likely 
710ca632f55SGrant Likely 	if (!drv_data->cur_msg) {
711ca632f55SGrant Likely 
712ca632f55SGrant Likely 		write_SSCR0(read_SSCR0(reg) & ~SSCR0_SSE, reg);
713ca632f55SGrant Likely 		write_SSCR1(read_SSCR1(reg) & ~drv_data->int_cr1, reg);
714ca632f55SGrant Likely 		if (!pxa25x_ssp_comp(drv_data))
715ca632f55SGrant Likely 			write_SSTO(0, reg);
716ca632f55SGrant Likely 		write_SSSR_CS(drv_data, drv_data->clear_sr);
717ca632f55SGrant Likely 
718f6bd03a7SJarkko Nikula 		dev_err(&drv_data->pdev->dev,
719f6bd03a7SJarkko Nikula 			"bad message state in interrupt handler\n");
720ca632f55SGrant Likely 
721ca632f55SGrant Likely 		/* Never fail */
722ca632f55SGrant Likely 		return IRQ_HANDLED;
723ca632f55SGrant Likely 	}
724ca632f55SGrant Likely 
725ca632f55SGrant Likely 	return drv_data->transfer_handler(drv_data);
726ca632f55SGrant Likely }
727ca632f55SGrant Likely 
728e5262d05SWeike Chen /*
729e5262d05SWeike Chen  * The Quark SPI data sheet gives a table, and for the given 'rate',
730e5262d05SWeike Chen  * the 'dds' and 'clk_div' can be found in the table.
731e5262d05SWeike Chen  */
732e5262d05SWeike Chen static u32 quark_x1000_set_clk_regvals(u32 rate, u32 *dds, u32 *clk_div)
733e5262d05SWeike Chen {
734e5262d05SWeike Chen 	unsigned int i;
735e5262d05SWeike Chen 
736e5262d05SWeike Chen 	for (i = 0; i < ARRAY_SIZE(quark_spi_rate_table); i++) {
737e5262d05SWeike Chen 		if (rate >= quark_spi_rate_table[i].bitrate) {
738e5262d05SWeike Chen 			*dds = quark_spi_rate_table[i].dds_clk_rate;
739e5262d05SWeike Chen 			*clk_div = quark_spi_rate_table[i].clk_div;
740e5262d05SWeike Chen 			return quark_spi_rate_table[i].bitrate;
741e5262d05SWeike Chen 		}
742e5262d05SWeike Chen 	}
743e5262d05SWeike Chen 
744e5262d05SWeike Chen 	*dds = quark_spi_rate_table[i-1].dds_clk_rate;
745e5262d05SWeike Chen 	*clk_div = quark_spi_rate_table[i-1].clk_div;
746e5262d05SWeike Chen 
747e5262d05SWeike Chen 	return quark_spi_rate_table[i-1].bitrate;
748e5262d05SWeike Chen }
749e5262d05SWeike Chen 
7503343b7a6SMika Westerberg static unsigned int ssp_get_clk_div(struct driver_data *drv_data, int rate)
751ca632f55SGrant Likely {
7523343b7a6SMika Westerberg 	unsigned long ssp_clk = drv_data->max_clk_rate;
7533343b7a6SMika Westerberg 	const struct ssp_device *ssp = drv_data->ssp;
7543343b7a6SMika Westerberg 
7553343b7a6SMika Westerberg 	rate = min_t(int, ssp_clk, rate);
756ca632f55SGrant Likely 
757ca632f55SGrant Likely 	if (ssp->type == PXA25x_SSP || ssp->type == CE4100_SSP)
758ca632f55SGrant Likely 		return ((ssp_clk / (2 * rate) - 1) & 0xff) << 8;
759ca632f55SGrant Likely 	else
760ca632f55SGrant Likely 		return ((ssp_clk / rate - 1) & 0xfff) << 8;
761ca632f55SGrant Likely }
762ca632f55SGrant Likely 
763e5262d05SWeike Chen static unsigned int pxa2xx_ssp_get_clk_div(struct driver_data *drv_data,
764e5262d05SWeike Chen 					   struct chip_data *chip, int rate)
765e5262d05SWeike Chen {
766e5262d05SWeike Chen 	u32 clk_div;
767e5262d05SWeike Chen 
768e5262d05SWeike Chen 	switch (drv_data->ssp_type) {
769e5262d05SWeike Chen 	case QUARK_X1000_SSP:
770e5262d05SWeike Chen 		quark_x1000_set_clk_regvals(rate, &chip->dds_rate, &clk_div);
771e5262d05SWeike Chen 		return clk_div << 8;
772e5262d05SWeike Chen 	default:
773e5262d05SWeike Chen 		return ssp_get_clk_div(drv_data, rate);
774e5262d05SWeike Chen 	}
775e5262d05SWeike Chen }
776e5262d05SWeike Chen 
777ca632f55SGrant Likely static void pump_transfers(unsigned long data)
778ca632f55SGrant Likely {
779ca632f55SGrant Likely 	struct driver_data *drv_data = (struct driver_data *)data;
780ca632f55SGrant Likely 	struct spi_message *message = NULL;
781ca632f55SGrant Likely 	struct spi_transfer *transfer = NULL;
782ca632f55SGrant Likely 	struct spi_transfer *previous = NULL;
783ca632f55SGrant Likely 	struct chip_data *chip = NULL;
784ca632f55SGrant Likely 	void __iomem *reg = drv_data->ioaddr;
785ca632f55SGrant Likely 	u32 clk_div = 0;
786ca632f55SGrant Likely 	u8 bits = 0;
787ca632f55SGrant Likely 	u32 speed = 0;
788ca632f55SGrant Likely 	u32 cr0;
789ca632f55SGrant Likely 	u32 cr1;
790ca632f55SGrant Likely 	u32 dma_thresh = drv_data->cur_chip->dma_threshold;
791ca632f55SGrant Likely 	u32 dma_burst = drv_data->cur_chip->dma_burst_size;
7924fdb2424SWeike Chen 	u32 change_mask = pxa2xx_spi_get_ssrc1_change_mask(drv_data);
793ca632f55SGrant Likely 
794ca632f55SGrant Likely 	/* Get current state information */
795ca632f55SGrant Likely 	message = drv_data->cur_msg;
796ca632f55SGrant Likely 	transfer = drv_data->cur_transfer;
797ca632f55SGrant Likely 	chip = drv_data->cur_chip;
798ca632f55SGrant Likely 
799ca632f55SGrant Likely 	/* Handle for abort */
800ca632f55SGrant Likely 	if (message->state == ERROR_STATE) {
801ca632f55SGrant Likely 		message->status = -EIO;
802ca632f55SGrant Likely 		giveback(drv_data);
803ca632f55SGrant Likely 		return;
804ca632f55SGrant Likely 	}
805ca632f55SGrant Likely 
806ca632f55SGrant Likely 	/* Handle end of message */
807ca632f55SGrant Likely 	if (message->state == DONE_STATE) {
808ca632f55SGrant Likely 		message->status = 0;
809ca632f55SGrant Likely 		giveback(drv_data);
810ca632f55SGrant Likely 		return;
811ca632f55SGrant Likely 	}
812ca632f55SGrant Likely 
813ca632f55SGrant Likely 	/* Delay if requested at end of transfer before CS change */
814ca632f55SGrant Likely 	if (message->state == RUNNING_STATE) {
815ca632f55SGrant Likely 		previous = list_entry(transfer->transfer_list.prev,
816ca632f55SGrant Likely 					struct spi_transfer,
817ca632f55SGrant Likely 					transfer_list);
818ca632f55SGrant Likely 		if (previous->delay_usecs)
819ca632f55SGrant Likely 			udelay(previous->delay_usecs);
820ca632f55SGrant Likely 
821ca632f55SGrant Likely 		/* Drop chip select only if cs_change is requested */
822ca632f55SGrant Likely 		if (previous->cs_change)
823ca632f55SGrant Likely 			cs_deassert(drv_data);
824ca632f55SGrant Likely 	}
825ca632f55SGrant Likely 
826cd7bed00SMika Westerberg 	/* Check if we can DMA this transfer */
827cd7bed00SMika Westerberg 	if (!pxa2xx_spi_dma_is_possible(transfer->len) && chip->enable_dma) {
828ca632f55SGrant Likely 
829ca632f55SGrant Likely 		/* reject already-mapped transfers; PIO won't always work */
830ca632f55SGrant Likely 		if (message->is_dma_mapped
831ca632f55SGrant Likely 				|| transfer->rx_dma || transfer->tx_dma) {
832ca632f55SGrant Likely 			dev_err(&drv_data->pdev->dev,
833f6bd03a7SJarkko Nikula 				"pump_transfers: mapped transfer length of "
834f6bd03a7SJarkko Nikula 				"%u is greater than %d\n",
835ca632f55SGrant Likely 				transfer->len, MAX_DMA_LEN);
836ca632f55SGrant Likely 			message->status = -EINVAL;
837ca632f55SGrant Likely 			giveback(drv_data);
838ca632f55SGrant Likely 			return;
839ca632f55SGrant Likely 		}
840ca632f55SGrant Likely 
841ca632f55SGrant Likely 		/* warn ... we force this to PIO mode */
842f6bd03a7SJarkko Nikula 		dev_warn_ratelimited(&message->spi->dev,
843f6bd03a7SJarkko Nikula 				     "pump_transfers: DMA disabled for transfer length %ld "
844ca632f55SGrant Likely 				     "greater than %d\n",
845ca632f55SGrant Likely 				     (long)drv_data->len, MAX_DMA_LEN);
846ca632f55SGrant Likely 	}
847ca632f55SGrant Likely 
848ca632f55SGrant Likely 	/* Setup the transfer state based on the type of transfer */
849cd7bed00SMika Westerberg 	if (pxa2xx_spi_flush(drv_data) == 0) {
850ca632f55SGrant Likely 		dev_err(&drv_data->pdev->dev, "pump_transfers: flush failed\n");
851ca632f55SGrant Likely 		message->status = -EIO;
852ca632f55SGrant Likely 		giveback(drv_data);
853ca632f55SGrant Likely 		return;
854ca632f55SGrant Likely 	}
855ca632f55SGrant Likely 	drv_data->n_bytes = chip->n_bytes;
856ca632f55SGrant Likely 	drv_data->tx = (void *)transfer->tx_buf;
857ca632f55SGrant Likely 	drv_data->tx_end = drv_data->tx + transfer->len;
858ca632f55SGrant Likely 	drv_data->rx = transfer->rx_buf;
859ca632f55SGrant Likely 	drv_data->rx_end = drv_data->rx + transfer->len;
860ca632f55SGrant Likely 	drv_data->rx_dma = transfer->rx_dma;
861ca632f55SGrant Likely 	drv_data->tx_dma = transfer->tx_dma;
862cd7bed00SMika Westerberg 	drv_data->len = transfer->len;
863ca632f55SGrant Likely 	drv_data->write = drv_data->tx ? chip->write : null_writer;
864ca632f55SGrant Likely 	drv_data->read = drv_data->rx ? chip->read : null_reader;
865ca632f55SGrant Likely 
866ca632f55SGrant Likely 	/* Change speed and bit per word on a per transfer */
867ca632f55SGrant Likely 	cr0 = chip->cr0;
868ca632f55SGrant Likely 	if (transfer->speed_hz || transfer->bits_per_word) {
869ca632f55SGrant Likely 
870ca632f55SGrant Likely 		bits = chip->bits_per_word;
871ca632f55SGrant Likely 		speed = chip->speed_hz;
872ca632f55SGrant Likely 
873ca632f55SGrant Likely 		if (transfer->speed_hz)
874ca632f55SGrant Likely 			speed = transfer->speed_hz;
875ca632f55SGrant Likely 
876ca632f55SGrant Likely 		if (transfer->bits_per_word)
877ca632f55SGrant Likely 			bits = transfer->bits_per_word;
878ca632f55SGrant Likely 
879e5262d05SWeike Chen 		clk_div = pxa2xx_ssp_get_clk_div(drv_data, chip, speed);
880ca632f55SGrant Likely 
881ca632f55SGrant Likely 		if (bits <= 8) {
882ca632f55SGrant Likely 			drv_data->n_bytes = 1;
883ca632f55SGrant Likely 			drv_data->read = drv_data->read != null_reader ?
884ca632f55SGrant Likely 						u8_reader : null_reader;
885ca632f55SGrant Likely 			drv_data->write = drv_data->write != null_writer ?
886ca632f55SGrant Likely 						u8_writer : null_writer;
887ca632f55SGrant Likely 		} else if (bits <= 16) {
888ca632f55SGrant Likely 			drv_data->n_bytes = 2;
889ca632f55SGrant Likely 			drv_data->read = drv_data->read != null_reader ?
890ca632f55SGrant Likely 						u16_reader : null_reader;
891ca632f55SGrant Likely 			drv_data->write = drv_data->write != null_writer ?
892ca632f55SGrant Likely 						u16_writer : null_writer;
893ca632f55SGrant Likely 		} else if (bits <= 32) {
894ca632f55SGrant Likely 			drv_data->n_bytes = 4;
895ca632f55SGrant Likely 			drv_data->read = drv_data->read != null_reader ?
896ca632f55SGrant Likely 						u32_reader : null_reader;
897ca632f55SGrant Likely 			drv_data->write = drv_data->write != null_writer ?
898ca632f55SGrant Likely 						u32_writer : null_writer;
899ca632f55SGrant Likely 		}
900ca632f55SGrant Likely 		/* if bits/word is changed in dma mode, then must check the
901ca632f55SGrant Likely 		 * thresholds and burst also */
902ca632f55SGrant Likely 		if (chip->enable_dma) {
903cd7bed00SMika Westerberg 			if (pxa2xx_spi_set_dma_burst_and_threshold(chip,
904cd7bed00SMika Westerberg 							message->spi,
905ca632f55SGrant Likely 							bits, &dma_burst,
906ca632f55SGrant Likely 							&dma_thresh))
907f6bd03a7SJarkko Nikula 				dev_warn_ratelimited(&message->spi->dev,
908f6bd03a7SJarkko Nikula 						     "pump_transfers: DMA burst size reduced to match bits_per_word\n");
909ca632f55SGrant Likely 		}
910ca632f55SGrant Likely 
9114fdb2424SWeike Chen 		cr0 = pxa2xx_configure_sscr0(drv_data, clk_div, bits);
912ca632f55SGrant Likely 	}
913ca632f55SGrant Likely 
914ca632f55SGrant Likely 	message->state = RUNNING_STATE;
915ca632f55SGrant Likely 
916ca632f55SGrant Likely 	drv_data->dma_mapped = 0;
917cd7bed00SMika Westerberg 	if (pxa2xx_spi_dma_is_possible(drv_data->len))
918cd7bed00SMika Westerberg 		drv_data->dma_mapped = pxa2xx_spi_map_dma_buffers(drv_data);
919ca632f55SGrant Likely 	if (drv_data->dma_mapped) {
920ca632f55SGrant Likely 
921ca632f55SGrant Likely 		/* Ensure we have the correct interrupt handler */
922cd7bed00SMika Westerberg 		drv_data->transfer_handler = pxa2xx_spi_dma_transfer;
923ca632f55SGrant Likely 
924cd7bed00SMika Westerberg 		pxa2xx_spi_dma_prepare(drv_data, dma_burst);
925ca632f55SGrant Likely 
926ca632f55SGrant Likely 		/* Clear status and start DMA engine */
927ca632f55SGrant Likely 		cr1 = chip->cr1 | dma_thresh | drv_data->dma_cr1;
928ca632f55SGrant Likely 		write_SSSR(drv_data->clear_sr, reg);
929cd7bed00SMika Westerberg 
930cd7bed00SMika Westerberg 		pxa2xx_spi_dma_start(drv_data);
931ca632f55SGrant Likely 	} else {
932ca632f55SGrant Likely 		/* Ensure we have the correct interrupt handler	*/
933ca632f55SGrant Likely 		drv_data->transfer_handler = interrupt_transfer;
934ca632f55SGrant Likely 
935ca632f55SGrant Likely 		/* Clear status  */
936ca632f55SGrant Likely 		cr1 = chip->cr1 | chip->threshold | drv_data->int_cr1;
937ca632f55SGrant Likely 		write_SSSR_CS(drv_data, drv_data->clear_sr);
938ca632f55SGrant Likely 	}
939ca632f55SGrant Likely 
940a0d2642eSMika Westerberg 	if (is_lpss_ssp(drv_data)) {
941a0d2642eSMika Westerberg 		if ((read_SSIRF(reg) & 0xff) != chip->lpss_rx_threshold)
942a0d2642eSMika Westerberg 			write_SSIRF(chip->lpss_rx_threshold, reg);
943a0d2642eSMika Westerberg 		if ((read_SSITF(reg) & 0xffff) != chip->lpss_tx_threshold)
944a0d2642eSMika Westerberg 			write_SSITF(chip->lpss_tx_threshold, reg);
945a0d2642eSMika Westerberg 	}
946a0d2642eSMika Westerberg 
947e5262d05SWeike Chen 	if (is_quark_x1000_ssp(drv_data) &&
948e5262d05SWeike Chen 	    (read_DDS_RATE(reg) != chip->dds_rate))
949e5262d05SWeike Chen 		write_DDS_RATE(chip->dds_rate, reg);
950e5262d05SWeike Chen 
951ca632f55SGrant Likely 	/* see if we need to reload the config registers */
9524fdb2424SWeike Chen 	if ((read_SSCR0(reg) != cr0) ||
9534fdb2424SWeike Chen 	    (read_SSCR1(reg) & change_mask) != (cr1 & change_mask)) {
954ca632f55SGrant Likely 
955ca632f55SGrant Likely 		/* stop the SSP, and update the other bits */
956ca632f55SGrant Likely 		write_SSCR0(cr0 & ~SSCR0_SSE, reg);
957ca632f55SGrant Likely 		if (!pxa25x_ssp_comp(drv_data))
958ca632f55SGrant Likely 			write_SSTO(chip->timeout, reg);
959ca632f55SGrant Likely 		/* first set CR1 without interrupt and service enables */
9604fdb2424SWeike Chen 		write_SSCR1(cr1 & change_mask, reg);
961ca632f55SGrant Likely 		/* restart the SSP */
962ca632f55SGrant Likely 		write_SSCR0(cr0, reg);
963ca632f55SGrant Likely 
964ca632f55SGrant Likely 	} else {
965ca632f55SGrant Likely 		if (!pxa25x_ssp_comp(drv_data))
966ca632f55SGrant Likely 			write_SSTO(chip->timeout, reg);
967ca632f55SGrant Likely 	}
968ca632f55SGrant Likely 
969ca632f55SGrant Likely 	cs_assert(drv_data);
970ca632f55SGrant Likely 
971ca632f55SGrant Likely 	/* after chip select, release the data by enabling service
972ca632f55SGrant Likely 	 * requests and interrupts, without changing any mode bits */
973ca632f55SGrant Likely 	write_SSCR1(cr1, reg);
974ca632f55SGrant Likely }
975ca632f55SGrant Likely 
9767f86bde9SMika Westerberg static int pxa2xx_spi_transfer_one_message(struct spi_master *master,
9777f86bde9SMika Westerberg 					   struct spi_message *msg)
978ca632f55SGrant Likely {
9797f86bde9SMika Westerberg 	struct driver_data *drv_data = spi_master_get_devdata(master);
980ca632f55SGrant Likely 
9817f86bde9SMika Westerberg 	drv_data->cur_msg = msg;
982ca632f55SGrant Likely 	/* Initial message state*/
983ca632f55SGrant Likely 	drv_data->cur_msg->state = START_STATE;
984ca632f55SGrant Likely 	drv_data->cur_transfer = list_entry(drv_data->cur_msg->transfers.next,
985ca632f55SGrant Likely 						struct spi_transfer,
986ca632f55SGrant Likely 						transfer_list);
987ca632f55SGrant Likely 
988ca632f55SGrant Likely 	/* prepare to setup the SSP, in pump_transfers, using the per
989ca632f55SGrant Likely 	 * chip configuration */
990ca632f55SGrant Likely 	drv_data->cur_chip = spi_get_ctldata(drv_data->cur_msg->spi);
991ca632f55SGrant Likely 
992ca632f55SGrant Likely 	/* Mark as busy and launch transfers */
993ca632f55SGrant Likely 	tasklet_schedule(&drv_data->pump_transfers);
994ca632f55SGrant Likely 	return 0;
995ca632f55SGrant Likely }
996ca632f55SGrant Likely 
9977d94a505SMika Westerberg static int pxa2xx_spi_unprepare_transfer(struct spi_master *master)
9987d94a505SMika Westerberg {
9997d94a505SMika Westerberg 	struct driver_data *drv_data = spi_master_get_devdata(master);
10007d94a505SMika Westerberg 
10017d94a505SMika Westerberg 	/* Disable the SSP now */
10027d94a505SMika Westerberg 	write_SSCR0(read_SSCR0(drv_data->ioaddr) & ~SSCR0_SSE,
10037d94a505SMika Westerberg 		    drv_data->ioaddr);
10047d94a505SMika Westerberg 
10057d94a505SMika Westerberg 	return 0;
10067d94a505SMika Westerberg }
10077d94a505SMika Westerberg 
1008ca632f55SGrant Likely static int setup_cs(struct spi_device *spi, struct chip_data *chip,
1009ca632f55SGrant Likely 		    struct pxa2xx_spi_chip *chip_info)
1010ca632f55SGrant Likely {
1011ca632f55SGrant Likely 	int err = 0;
1012ca632f55SGrant Likely 
1013ca632f55SGrant Likely 	if (chip == NULL || chip_info == NULL)
1014ca632f55SGrant Likely 		return 0;
1015ca632f55SGrant Likely 
1016ca632f55SGrant Likely 	/* NOTE: setup() can be called multiple times, possibly with
1017ca632f55SGrant Likely 	 * different chip_info, release previously requested GPIO
1018ca632f55SGrant Likely 	 */
1019ca632f55SGrant Likely 	if (gpio_is_valid(chip->gpio_cs))
1020ca632f55SGrant Likely 		gpio_free(chip->gpio_cs);
1021ca632f55SGrant Likely 
1022ca632f55SGrant Likely 	/* If (*cs_control) is provided, ignore GPIO chip select */
1023ca632f55SGrant Likely 	if (chip_info->cs_control) {
1024ca632f55SGrant Likely 		chip->cs_control = chip_info->cs_control;
1025ca632f55SGrant Likely 		return 0;
1026ca632f55SGrant Likely 	}
1027ca632f55SGrant Likely 
1028ca632f55SGrant Likely 	if (gpio_is_valid(chip_info->gpio_cs)) {
1029ca632f55SGrant Likely 		err = gpio_request(chip_info->gpio_cs, "SPI_CS");
1030ca632f55SGrant Likely 		if (err) {
1031f6bd03a7SJarkko Nikula 			dev_err(&spi->dev, "failed to request chip select GPIO%d\n",
1032f6bd03a7SJarkko Nikula 				chip_info->gpio_cs);
1033ca632f55SGrant Likely 			return err;
1034ca632f55SGrant Likely 		}
1035ca632f55SGrant Likely 
1036ca632f55SGrant Likely 		chip->gpio_cs = chip_info->gpio_cs;
1037ca632f55SGrant Likely 		chip->gpio_cs_inverted = spi->mode & SPI_CS_HIGH;
1038ca632f55SGrant Likely 
1039ca632f55SGrant Likely 		err = gpio_direction_output(chip->gpio_cs,
1040ca632f55SGrant Likely 					!chip->gpio_cs_inverted);
1041ca632f55SGrant Likely 	}
1042ca632f55SGrant Likely 
1043ca632f55SGrant Likely 	return err;
1044ca632f55SGrant Likely }
1045ca632f55SGrant Likely 
1046ca632f55SGrant Likely static int setup(struct spi_device *spi)
1047ca632f55SGrant Likely {
1048ca632f55SGrant Likely 	struct pxa2xx_spi_chip *chip_info = NULL;
1049ca632f55SGrant Likely 	struct chip_data *chip;
1050ca632f55SGrant Likely 	struct driver_data *drv_data = spi_master_get_devdata(spi->master);
1051ca632f55SGrant Likely 	unsigned int clk_div;
1052a0d2642eSMika Westerberg 	uint tx_thres, tx_hi_thres, rx_thres;
1053a0d2642eSMika Westerberg 
1054e5262d05SWeike Chen 	switch (drv_data->ssp_type) {
1055e5262d05SWeike Chen 	case QUARK_X1000_SSP:
1056e5262d05SWeike Chen 		tx_thres = TX_THRESH_QUARK_X1000_DFLT;
1057e5262d05SWeike Chen 		tx_hi_thres = 0;
1058e5262d05SWeike Chen 		rx_thres = RX_THRESH_QUARK_X1000_DFLT;
1059e5262d05SWeike Chen 		break;
1060e5262d05SWeike Chen 	case LPSS_SSP:
1061a0d2642eSMika Westerberg 		tx_thres = LPSS_TX_LOTHRESH_DFLT;
1062a0d2642eSMika Westerberg 		tx_hi_thres = LPSS_TX_HITHRESH_DFLT;
1063a0d2642eSMika Westerberg 		rx_thres = LPSS_RX_THRESH_DFLT;
1064e5262d05SWeike Chen 		break;
1065e5262d05SWeike Chen 	default:
1066a0d2642eSMika Westerberg 		tx_thres = TX_THRESH_DFLT;
1067a0d2642eSMika Westerberg 		tx_hi_thres = 0;
1068a0d2642eSMika Westerberg 		rx_thres = RX_THRESH_DFLT;
1069e5262d05SWeike Chen 		break;
1070a0d2642eSMika Westerberg 	}
1071ca632f55SGrant Likely 
1072ca632f55SGrant Likely 	/* Only alloc on first setup */
1073ca632f55SGrant Likely 	chip = spi_get_ctldata(spi);
1074ca632f55SGrant Likely 	if (!chip) {
1075ca632f55SGrant Likely 		chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL);
10769deae459SJingoo Han 		if (!chip)
1077ca632f55SGrant Likely 			return -ENOMEM;
1078ca632f55SGrant Likely 
1079ca632f55SGrant Likely 		if (drv_data->ssp_type == CE4100_SSP) {
1080ca632f55SGrant Likely 			if (spi->chip_select > 4) {
1081f6bd03a7SJarkko Nikula 				dev_err(&spi->dev,
1082f6bd03a7SJarkko Nikula 					"failed setup: cs number must not be > 4.\n");
1083ca632f55SGrant Likely 				kfree(chip);
1084ca632f55SGrant Likely 				return -EINVAL;
1085ca632f55SGrant Likely 			}
1086ca632f55SGrant Likely 
1087ca632f55SGrant Likely 			chip->frm = spi->chip_select;
1088ca632f55SGrant Likely 		} else
1089ca632f55SGrant Likely 			chip->gpio_cs = -1;
1090ca632f55SGrant Likely 		chip->enable_dma = 0;
1091ca632f55SGrant Likely 		chip->timeout = TIMOUT_DFLT;
1092ca632f55SGrant Likely 	}
1093ca632f55SGrant Likely 
1094ca632f55SGrant Likely 	/* protocol drivers may change the chip settings, so...
1095ca632f55SGrant Likely 	 * if chip_info exists, use it */
1096ca632f55SGrant Likely 	chip_info = spi->controller_data;
1097ca632f55SGrant Likely 
1098ca632f55SGrant Likely 	/* chip_info isn't always needed */
1099ca632f55SGrant Likely 	chip->cr1 = 0;
1100ca632f55SGrant Likely 	if (chip_info) {
1101ca632f55SGrant Likely 		if (chip_info->timeout)
1102ca632f55SGrant Likely 			chip->timeout = chip_info->timeout;
1103ca632f55SGrant Likely 		if (chip_info->tx_threshold)
1104ca632f55SGrant Likely 			tx_thres = chip_info->tx_threshold;
1105a0d2642eSMika Westerberg 		if (chip_info->tx_hi_threshold)
1106a0d2642eSMika Westerberg 			tx_hi_thres = chip_info->tx_hi_threshold;
1107ca632f55SGrant Likely 		if (chip_info->rx_threshold)
1108ca632f55SGrant Likely 			rx_thres = chip_info->rx_threshold;
1109ca632f55SGrant Likely 		chip->enable_dma = drv_data->master_info->enable_dma;
1110ca632f55SGrant Likely 		chip->dma_threshold = 0;
1111ca632f55SGrant Likely 		if (chip_info->enable_loopback)
1112ca632f55SGrant Likely 			chip->cr1 = SSCR1_LBM;
1113a3496855SMika Westerberg 	} else if (ACPI_HANDLE(&spi->dev)) {
1114a3496855SMika Westerberg 		/*
1115a3496855SMika Westerberg 		 * Slave devices enumerated from ACPI namespace don't
1116a3496855SMika Westerberg 		 * usually have chip_info but we still might want to use
1117a3496855SMika Westerberg 		 * DMA with them.
1118a3496855SMika Westerberg 		 */
1119a3496855SMika Westerberg 		chip->enable_dma = drv_data->master_info->enable_dma;
1120ca632f55SGrant Likely 	}
1121ca632f55SGrant Likely 
1122a0d2642eSMika Westerberg 	chip->lpss_rx_threshold = SSIRF_RxThresh(rx_thres);
1123a0d2642eSMika Westerberg 	chip->lpss_tx_threshold = SSITF_TxLoThresh(tx_thres)
1124a0d2642eSMika Westerberg 				| SSITF_TxHiThresh(tx_hi_thres);
1125a0d2642eSMika Westerberg 
1126ca632f55SGrant Likely 	/* set dma burst and threshold outside of chip_info path so that if
1127ca632f55SGrant Likely 	 * chip_info goes away after setting chip->enable_dma, the
1128ca632f55SGrant Likely 	 * burst and threshold can still respond to changes in bits_per_word */
1129ca632f55SGrant Likely 	if (chip->enable_dma) {
1130ca632f55SGrant Likely 		/* set up legal burst and threshold for dma */
1131cd7bed00SMika Westerberg 		if (pxa2xx_spi_set_dma_burst_and_threshold(chip, spi,
1132cd7bed00SMika Westerberg 						spi->bits_per_word,
1133ca632f55SGrant Likely 						&chip->dma_burst_size,
1134ca632f55SGrant Likely 						&chip->dma_threshold)) {
1135f6bd03a7SJarkko Nikula 			dev_warn(&spi->dev,
1136f6bd03a7SJarkko Nikula 				 "in setup: DMA burst size reduced to match bits_per_word\n");
1137ca632f55SGrant Likely 		}
1138ca632f55SGrant Likely 	}
1139ca632f55SGrant Likely 
1140e5262d05SWeike Chen 	clk_div = pxa2xx_ssp_get_clk_div(drv_data, chip, spi->max_speed_hz);
1141ca632f55SGrant Likely 	chip->speed_hz = spi->max_speed_hz;
1142ca632f55SGrant Likely 
11434fdb2424SWeike Chen 	chip->cr0 = pxa2xx_configure_sscr0(drv_data, clk_div,
11444fdb2424SWeike Chen 					   spi->bits_per_word);
1145e5262d05SWeike Chen 	switch (drv_data->ssp_type) {
1146e5262d05SWeike Chen 	case QUARK_X1000_SSP:
1147e5262d05SWeike Chen 		chip->threshold = (QUARK_X1000_SSCR1_RxTresh(rx_thres)
1148e5262d05SWeike Chen 				   & QUARK_X1000_SSCR1_RFT)
1149e5262d05SWeike Chen 				   | (QUARK_X1000_SSCR1_TxTresh(tx_thres)
1150e5262d05SWeike Chen 				   & QUARK_X1000_SSCR1_TFT);
1151e5262d05SWeike Chen 		break;
1152e5262d05SWeike Chen 	default:
1153e5262d05SWeike Chen 		chip->threshold = (SSCR1_RxTresh(rx_thres) & SSCR1_RFT) |
1154e5262d05SWeike Chen 			(SSCR1_TxTresh(tx_thres) & SSCR1_TFT);
1155e5262d05SWeike Chen 		break;
1156e5262d05SWeike Chen 	}
1157e5262d05SWeike Chen 
1158ca632f55SGrant Likely 	chip->cr1 &= ~(SSCR1_SPO | SSCR1_SPH);
1159ca632f55SGrant Likely 	chip->cr1 |= (((spi->mode & SPI_CPHA) != 0) ? SSCR1_SPH : 0)
1160ca632f55SGrant Likely 			| (((spi->mode & SPI_CPOL) != 0) ? SSCR1_SPO : 0);
1161ca632f55SGrant Likely 
1162b833172fSMika Westerberg 	if (spi->mode & SPI_LOOP)
1163b833172fSMika Westerberg 		chip->cr1 |= SSCR1_LBM;
1164b833172fSMika Westerberg 
1165ca632f55SGrant Likely 	/* NOTE:  PXA25x_SSP _could_ use external clocking ... */
1166ca632f55SGrant Likely 	if (!pxa25x_ssp_comp(drv_data))
1167ca632f55SGrant Likely 		dev_dbg(&spi->dev, "%ld Hz actual, %s\n",
11683343b7a6SMika Westerberg 			drv_data->max_clk_rate
1169ca632f55SGrant Likely 				/ (1 + ((chip->cr0 & SSCR0_SCR(0xfff)) >> 8)),
1170ca632f55SGrant Likely 			chip->enable_dma ? "DMA" : "PIO");
1171ca632f55SGrant Likely 	else
1172ca632f55SGrant Likely 		dev_dbg(&spi->dev, "%ld Hz actual, %s\n",
11733343b7a6SMika Westerberg 			drv_data->max_clk_rate / 2
1174ca632f55SGrant Likely 				/ (1 + ((chip->cr0 & SSCR0_SCR(0x0ff)) >> 8)),
1175ca632f55SGrant Likely 			chip->enable_dma ? "DMA" : "PIO");
1176ca632f55SGrant Likely 
1177ca632f55SGrant Likely 	if (spi->bits_per_word <= 8) {
1178ca632f55SGrant Likely 		chip->n_bytes = 1;
1179ca632f55SGrant Likely 		chip->read = u8_reader;
1180ca632f55SGrant Likely 		chip->write = u8_writer;
1181ca632f55SGrant Likely 	} else if (spi->bits_per_word <= 16) {
1182ca632f55SGrant Likely 		chip->n_bytes = 2;
1183ca632f55SGrant Likely 		chip->read = u16_reader;
1184ca632f55SGrant Likely 		chip->write = u16_writer;
1185ca632f55SGrant Likely 	} else if (spi->bits_per_word <= 32) {
1186e5262d05SWeike Chen 		if (!is_quark_x1000_ssp(drv_data))
1187ca632f55SGrant Likely 			chip->cr0 |= SSCR0_EDSS;
1188ca632f55SGrant Likely 		chip->n_bytes = 4;
1189ca632f55SGrant Likely 		chip->read = u32_reader;
1190ca632f55SGrant Likely 		chip->write = u32_writer;
1191ca632f55SGrant Likely 	}
1192ca632f55SGrant Likely 	chip->bits_per_word = spi->bits_per_word;
1193ca632f55SGrant Likely 
1194ca632f55SGrant Likely 	spi_set_ctldata(spi, chip);
1195ca632f55SGrant Likely 
1196ca632f55SGrant Likely 	if (drv_data->ssp_type == CE4100_SSP)
1197ca632f55SGrant Likely 		return 0;
1198ca632f55SGrant Likely 
1199ca632f55SGrant Likely 	return setup_cs(spi, chip, chip_info);
1200ca632f55SGrant Likely }
1201ca632f55SGrant Likely 
1202ca632f55SGrant Likely static void cleanup(struct spi_device *spi)
1203ca632f55SGrant Likely {
1204ca632f55SGrant Likely 	struct chip_data *chip = spi_get_ctldata(spi);
1205ca632f55SGrant Likely 	struct driver_data *drv_data = spi_master_get_devdata(spi->master);
1206ca632f55SGrant Likely 
1207ca632f55SGrant Likely 	if (!chip)
1208ca632f55SGrant Likely 		return;
1209ca632f55SGrant Likely 
1210ca632f55SGrant Likely 	if (drv_data->ssp_type != CE4100_SSP && gpio_is_valid(chip->gpio_cs))
1211ca632f55SGrant Likely 		gpio_free(chip->gpio_cs);
1212ca632f55SGrant Likely 
1213ca632f55SGrant Likely 	kfree(chip);
1214ca632f55SGrant Likely }
1215ca632f55SGrant Likely 
1216a3496855SMika Westerberg #ifdef CONFIG_ACPI
1217a3496855SMika Westerberg static struct pxa2xx_spi_master *
1218a3496855SMika Westerberg pxa2xx_spi_acpi_get_pdata(struct platform_device *pdev)
1219a3496855SMika Westerberg {
1220a3496855SMika Westerberg 	struct pxa2xx_spi_master *pdata;
1221a3496855SMika Westerberg 	struct acpi_device *adev;
1222a3496855SMika Westerberg 	struct ssp_device *ssp;
1223a3496855SMika Westerberg 	struct resource *res;
1224a3496855SMika Westerberg 	int devid;
1225a3496855SMika Westerberg 
1226a3496855SMika Westerberg 	if (!ACPI_HANDLE(&pdev->dev) ||
1227a3496855SMika Westerberg 	    acpi_bus_get_device(ACPI_HANDLE(&pdev->dev), &adev))
1228a3496855SMika Westerberg 		return NULL;
1229a3496855SMika Westerberg 
1230cc0ee987SMika Westerberg 	pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
12319deae459SJingoo Han 	if (!pdata)
1232a3496855SMika Westerberg 		return NULL;
1233a3496855SMika Westerberg 
1234a3496855SMika Westerberg 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1235a3496855SMika Westerberg 	if (!res)
1236a3496855SMika Westerberg 		return NULL;
1237a3496855SMika Westerberg 
1238a3496855SMika Westerberg 	ssp = &pdata->ssp;
1239a3496855SMika Westerberg 
1240a3496855SMika Westerberg 	ssp->phys_base = res->start;
1241cbfd6a21SSachin Kamat 	ssp->mmio_base = devm_ioremap_resource(&pdev->dev, res);
1242cbfd6a21SSachin Kamat 	if (IS_ERR(ssp->mmio_base))
12436dc81f6fSMika Westerberg 		return NULL;
1244a3496855SMika Westerberg 
1245a3496855SMika Westerberg 	ssp->clk = devm_clk_get(&pdev->dev, NULL);
1246a3496855SMika Westerberg 	ssp->irq = platform_get_irq(pdev, 0);
1247a3496855SMika Westerberg 	ssp->type = LPSS_SSP;
1248a3496855SMika Westerberg 	ssp->pdev = pdev;
1249a3496855SMika Westerberg 
1250a3496855SMika Westerberg 	ssp->port_id = -1;
1251a3496855SMika Westerberg 	if (adev->pnp.unique_id && !kstrtoint(adev->pnp.unique_id, 0, &devid))
1252a3496855SMika Westerberg 		ssp->port_id = devid;
1253a3496855SMika Westerberg 
1254a3496855SMika Westerberg 	pdata->num_chipselect = 1;
1255cddb339bSMika Westerberg 	pdata->enable_dma = true;
1256a3496855SMika Westerberg 
1257a3496855SMika Westerberg 	return pdata;
1258a3496855SMika Westerberg }
1259a3496855SMika Westerberg 
1260a3496855SMika Westerberg static struct acpi_device_id pxa2xx_spi_acpi_match[] = {
1261a3496855SMika Westerberg 	{ "INT33C0", 0 },
1262a3496855SMika Westerberg 	{ "INT33C1", 0 },
126354acbd96SMika Westerberg 	{ "INT3430", 0 },
126454acbd96SMika Westerberg 	{ "INT3431", 0 },
12654b30f2a1SMika Westerberg 	{ "80860F0E", 0 },
1266aca26364SAlan Cox 	{ "8086228E", 0 },
1267a3496855SMika Westerberg 	{ },
1268a3496855SMika Westerberg };
1269a3496855SMika Westerberg MODULE_DEVICE_TABLE(acpi, pxa2xx_spi_acpi_match);
1270a3496855SMika Westerberg #else
1271a3496855SMika Westerberg static inline struct pxa2xx_spi_master *
1272a3496855SMika Westerberg pxa2xx_spi_acpi_get_pdata(struct platform_device *pdev)
1273a3496855SMika Westerberg {
1274a3496855SMika Westerberg 	return NULL;
1275a3496855SMika Westerberg }
1276a3496855SMika Westerberg #endif
1277a3496855SMika Westerberg 
1278fd4a319bSGrant Likely static int pxa2xx_spi_probe(struct platform_device *pdev)
1279ca632f55SGrant Likely {
1280ca632f55SGrant Likely 	struct device *dev = &pdev->dev;
1281ca632f55SGrant Likely 	struct pxa2xx_spi_master *platform_info;
1282ca632f55SGrant Likely 	struct spi_master *master;
1283ca632f55SGrant Likely 	struct driver_data *drv_data;
1284ca632f55SGrant Likely 	struct ssp_device *ssp;
1285ca632f55SGrant Likely 	int status;
1286ca632f55SGrant Likely 
1287851bacf5SMika Westerberg 	platform_info = dev_get_platdata(dev);
1288851bacf5SMika Westerberg 	if (!platform_info) {
1289a3496855SMika Westerberg 		platform_info = pxa2xx_spi_acpi_get_pdata(pdev);
1290a3496855SMika Westerberg 		if (!platform_info) {
1291851bacf5SMika Westerberg 			dev_err(&pdev->dev, "missing platform data\n");
1292851bacf5SMika Westerberg 			return -ENODEV;
1293851bacf5SMika Westerberg 		}
1294a3496855SMika Westerberg 	}
1295ca632f55SGrant Likely 
1296ca632f55SGrant Likely 	ssp = pxa_ssp_request(pdev->id, pdev->name);
1297851bacf5SMika Westerberg 	if (!ssp)
1298851bacf5SMika Westerberg 		ssp = &platform_info->ssp;
1299851bacf5SMika Westerberg 
1300851bacf5SMika Westerberg 	if (!ssp->mmio_base) {
1301851bacf5SMika Westerberg 		dev_err(&pdev->dev, "failed to get ssp\n");
1302ca632f55SGrant Likely 		return -ENODEV;
1303ca632f55SGrant Likely 	}
1304ca632f55SGrant Likely 
1305ca632f55SGrant Likely 	/* Allocate master with space for drv_data and null dma buffer */
1306ca632f55SGrant Likely 	master = spi_alloc_master(dev, sizeof(struct driver_data) + 16);
1307ca632f55SGrant Likely 	if (!master) {
1308ca632f55SGrant Likely 		dev_err(&pdev->dev, "cannot alloc spi_master\n");
1309ca632f55SGrant Likely 		pxa_ssp_free(ssp);
1310ca632f55SGrant Likely 		return -ENOMEM;
1311ca632f55SGrant Likely 	}
1312ca632f55SGrant Likely 	drv_data = spi_master_get_devdata(master);
1313ca632f55SGrant Likely 	drv_data->master = master;
1314ca632f55SGrant Likely 	drv_data->master_info = platform_info;
1315ca632f55SGrant Likely 	drv_data->pdev = pdev;
1316ca632f55SGrant Likely 	drv_data->ssp = ssp;
1317ca632f55SGrant Likely 
1318ca632f55SGrant Likely 	master->dev.parent = &pdev->dev;
1319ca632f55SGrant Likely 	master->dev.of_node = pdev->dev.of_node;
1320ca632f55SGrant Likely 	/* the spi->mode bits understood by this driver: */
1321b833172fSMika Westerberg 	master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH | SPI_LOOP;
1322ca632f55SGrant Likely 
1323851bacf5SMika Westerberg 	master->bus_num = ssp->port_id;
1324ca632f55SGrant Likely 	master->num_chipselect = platform_info->num_chipselect;
1325ca632f55SGrant Likely 	master->dma_alignment = DMA_ALIGNMENT;
1326ca632f55SGrant Likely 	master->cleanup = cleanup;
1327ca632f55SGrant Likely 	master->setup = setup;
13287f86bde9SMika Westerberg 	master->transfer_one_message = pxa2xx_spi_transfer_one_message;
13297d94a505SMika Westerberg 	master->unprepare_transfer_hardware = pxa2xx_spi_unprepare_transfer;
13307dd62787SMark Brown 	master->auto_runtime_pm = true;
1331ca632f55SGrant Likely 
1332ca632f55SGrant Likely 	drv_data->ssp_type = ssp->type;
13332b9b84f4SMika Westerberg 	drv_data->null_dma_buf = (u32 *)PTR_ALIGN(&drv_data[1], DMA_ALIGNMENT);
1334ca632f55SGrant Likely 
1335ca632f55SGrant Likely 	drv_data->ioaddr = ssp->mmio_base;
1336ca632f55SGrant Likely 	drv_data->ssdr_physical = ssp->phys_base + SSDR;
1337ca632f55SGrant Likely 	if (pxa25x_ssp_comp(drv_data)) {
1338e5262d05SWeike Chen 		switch (drv_data->ssp_type) {
1339e5262d05SWeike Chen 		case QUARK_X1000_SSP:
1340e5262d05SWeike Chen 			master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 32);
1341e5262d05SWeike Chen 			break;
1342e5262d05SWeike Chen 		default:
134324778be2SStephen Warren 			master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 16);
1344e5262d05SWeike Chen 			break;
1345e5262d05SWeike Chen 		}
1346e5262d05SWeike Chen 
1347ca632f55SGrant Likely 		drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE;
1348ca632f55SGrant Likely 		drv_data->dma_cr1 = 0;
1349ca632f55SGrant Likely 		drv_data->clear_sr = SSSR_ROR;
1350ca632f55SGrant Likely 		drv_data->mask_sr = SSSR_RFS | SSSR_TFS | SSSR_ROR;
1351ca632f55SGrant Likely 	} else {
135224778be2SStephen Warren 		master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 32);
1353ca632f55SGrant Likely 		drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE | SSCR1_TINTE;
13545928808eSMika Westerberg 		drv_data->dma_cr1 = DEFAULT_DMA_CR1;
1355ca632f55SGrant Likely 		drv_data->clear_sr = SSSR_ROR | SSSR_TINT;
1356ca632f55SGrant Likely 		drv_data->mask_sr = SSSR_TINT | SSSR_RFS | SSSR_TFS | SSSR_ROR;
1357ca632f55SGrant Likely 	}
1358ca632f55SGrant Likely 
1359ca632f55SGrant Likely 	status = request_irq(ssp->irq, ssp_int, IRQF_SHARED, dev_name(dev),
1360ca632f55SGrant Likely 			drv_data);
1361ca632f55SGrant Likely 	if (status < 0) {
1362ca632f55SGrant Likely 		dev_err(&pdev->dev, "cannot get IRQ %d\n", ssp->irq);
1363ca632f55SGrant Likely 		goto out_error_master_alloc;
1364ca632f55SGrant Likely 	}
1365ca632f55SGrant Likely 
1366ca632f55SGrant Likely 	/* Setup DMA if requested */
1367ca632f55SGrant Likely 	drv_data->tx_channel = -1;
1368ca632f55SGrant Likely 	drv_data->rx_channel = -1;
1369ca632f55SGrant Likely 	if (platform_info->enable_dma) {
1370cd7bed00SMika Westerberg 		status = pxa2xx_spi_dma_setup(drv_data);
1371cd7bed00SMika Westerberg 		if (status) {
1372cddb339bSMika Westerberg 			dev_dbg(dev, "no DMA channels available, using PIO\n");
1373cd7bed00SMika Westerberg 			platform_info->enable_dma = false;
1374ca632f55SGrant Likely 		}
1375ca632f55SGrant Likely 	}
1376ca632f55SGrant Likely 
1377ca632f55SGrant Likely 	/* Enable SOC clock */
13783343b7a6SMika Westerberg 	clk_prepare_enable(ssp->clk);
13793343b7a6SMika Westerberg 
13803343b7a6SMika Westerberg 	drv_data->max_clk_rate = clk_get_rate(ssp->clk);
1381ca632f55SGrant Likely 
1382ca632f55SGrant Likely 	/* Load default SSP configuration */
1383ca632f55SGrant Likely 	write_SSCR0(0, drv_data->ioaddr);
1384e5262d05SWeike Chen 	switch (drv_data->ssp_type) {
1385e5262d05SWeike Chen 	case QUARK_X1000_SSP:
1386e5262d05SWeike Chen 		write_SSCR1(QUARK_X1000_SSCR1_RxTresh(
1387e5262d05SWeike Chen 					RX_THRESH_QUARK_X1000_DFLT) |
1388e5262d05SWeike Chen 			    QUARK_X1000_SSCR1_TxTresh(
1389e5262d05SWeike Chen 					TX_THRESH_QUARK_X1000_DFLT),
1390e5262d05SWeike Chen 			    drv_data->ioaddr);
1391e5262d05SWeike Chen 
1392e5262d05SWeike Chen 		/* using the Motorola SPI protocol and use 8 bit frame */
1393e5262d05SWeike Chen 		write_SSCR0(QUARK_X1000_SSCR0_Motorola
1394e5262d05SWeike Chen 			    | QUARK_X1000_SSCR0_DataSize(8),
1395e5262d05SWeike Chen 			    drv_data->ioaddr);
1396e5262d05SWeike Chen 		break;
1397e5262d05SWeike Chen 	default:
1398ca632f55SGrant Likely 		write_SSCR1(SSCR1_RxTresh(RX_THRESH_DFLT) |
1399ca632f55SGrant Likely 			    SSCR1_TxTresh(TX_THRESH_DFLT),
1400ca632f55SGrant Likely 			    drv_data->ioaddr);
1401ca632f55SGrant Likely 		write_SSCR0(SSCR0_SCR(2)
1402ca632f55SGrant Likely 			    | SSCR0_Motorola
1403ca632f55SGrant Likely 			    | SSCR0_DataSize(8),
1404ca632f55SGrant Likely 			    drv_data->ioaddr);
1405e5262d05SWeike Chen 		break;
1406e5262d05SWeike Chen 	}
1407e5262d05SWeike Chen 
1408ca632f55SGrant Likely 	if (!pxa25x_ssp_comp(drv_data))
1409ca632f55SGrant Likely 		write_SSTO(0, drv_data->ioaddr);
1410e5262d05SWeike Chen 
1411e5262d05SWeike Chen 	if (!is_quark_x1000_ssp(drv_data))
1412ca632f55SGrant Likely 		write_SSPSP(0, drv_data->ioaddr);
1413ca632f55SGrant Likely 
1414*7566bcc7SJarkko Nikula 	if (is_lpss_ssp(drv_data))
1415a0d2642eSMika Westerberg 		lpss_ssp_setup(drv_data);
1416a0d2642eSMika Westerberg 
14177f86bde9SMika Westerberg 	tasklet_init(&drv_data->pump_transfers, pump_transfers,
14187f86bde9SMika Westerberg 		     (unsigned long)drv_data);
1419ca632f55SGrant Likely 
1420836d1a22SAntonio Ospite 	pm_runtime_set_autosuspend_delay(&pdev->dev, 50);
1421836d1a22SAntonio Ospite 	pm_runtime_use_autosuspend(&pdev->dev);
1422836d1a22SAntonio Ospite 	pm_runtime_set_active(&pdev->dev);
1423836d1a22SAntonio Ospite 	pm_runtime_enable(&pdev->dev);
1424836d1a22SAntonio Ospite 
1425ca632f55SGrant Likely 	/* Register with the SPI framework */
1426ca632f55SGrant Likely 	platform_set_drvdata(pdev, drv_data);
1427a807fcd0SJingoo Han 	status = devm_spi_register_master(&pdev->dev, master);
1428ca632f55SGrant Likely 	if (status != 0) {
1429ca632f55SGrant Likely 		dev_err(&pdev->dev, "problem registering spi master\n");
14307f86bde9SMika Westerberg 		goto out_error_clock_enabled;
1431ca632f55SGrant Likely 	}
1432ca632f55SGrant Likely 
1433ca632f55SGrant Likely 	return status;
1434ca632f55SGrant Likely 
1435ca632f55SGrant Likely out_error_clock_enabled:
14363343b7a6SMika Westerberg 	clk_disable_unprepare(ssp->clk);
1437cd7bed00SMika Westerberg 	pxa2xx_spi_dma_release(drv_data);
1438ca632f55SGrant Likely 	free_irq(ssp->irq, drv_data);
1439ca632f55SGrant Likely 
1440ca632f55SGrant Likely out_error_master_alloc:
1441ca632f55SGrant Likely 	spi_master_put(master);
1442ca632f55SGrant Likely 	pxa_ssp_free(ssp);
1443ca632f55SGrant Likely 	return status;
1444ca632f55SGrant Likely }
1445ca632f55SGrant Likely 
1446ca632f55SGrant Likely static int pxa2xx_spi_remove(struct platform_device *pdev)
1447ca632f55SGrant Likely {
1448ca632f55SGrant Likely 	struct driver_data *drv_data = platform_get_drvdata(pdev);
1449ca632f55SGrant Likely 	struct ssp_device *ssp;
1450ca632f55SGrant Likely 
1451ca632f55SGrant Likely 	if (!drv_data)
1452ca632f55SGrant Likely 		return 0;
1453ca632f55SGrant Likely 	ssp = drv_data->ssp;
1454ca632f55SGrant Likely 
14557d94a505SMika Westerberg 	pm_runtime_get_sync(&pdev->dev);
14567d94a505SMika Westerberg 
1457ca632f55SGrant Likely 	/* Disable the SSP at the peripheral and SOC level */
1458ca632f55SGrant Likely 	write_SSCR0(0, drv_data->ioaddr);
14593343b7a6SMika Westerberg 	clk_disable_unprepare(ssp->clk);
1460ca632f55SGrant Likely 
1461ca632f55SGrant Likely 	/* Release DMA */
1462cd7bed00SMika Westerberg 	if (drv_data->master_info->enable_dma)
1463cd7bed00SMika Westerberg 		pxa2xx_spi_dma_release(drv_data);
1464ca632f55SGrant Likely 
14657d94a505SMika Westerberg 	pm_runtime_put_noidle(&pdev->dev);
14667d94a505SMika Westerberg 	pm_runtime_disable(&pdev->dev);
14677d94a505SMika Westerberg 
1468ca632f55SGrant Likely 	/* Release IRQ */
1469ca632f55SGrant Likely 	free_irq(ssp->irq, drv_data);
1470ca632f55SGrant Likely 
1471ca632f55SGrant Likely 	/* Release SSP */
1472ca632f55SGrant Likely 	pxa_ssp_free(ssp);
1473ca632f55SGrant Likely 
1474ca632f55SGrant Likely 	return 0;
1475ca632f55SGrant Likely }
1476ca632f55SGrant Likely 
1477ca632f55SGrant Likely static void pxa2xx_spi_shutdown(struct platform_device *pdev)
1478ca632f55SGrant Likely {
1479ca632f55SGrant Likely 	int status = 0;
1480ca632f55SGrant Likely 
1481ca632f55SGrant Likely 	if ((status = pxa2xx_spi_remove(pdev)) != 0)
1482ca632f55SGrant Likely 		dev_err(&pdev->dev, "shutdown failed with %d\n", status);
1483ca632f55SGrant Likely }
1484ca632f55SGrant Likely 
1485382cebb0SMika Westerberg #ifdef CONFIG_PM_SLEEP
1486ca632f55SGrant Likely static int pxa2xx_spi_suspend(struct device *dev)
1487ca632f55SGrant Likely {
1488ca632f55SGrant Likely 	struct driver_data *drv_data = dev_get_drvdata(dev);
1489ca632f55SGrant Likely 	struct ssp_device *ssp = drv_data->ssp;
1490ca632f55SGrant Likely 	int status = 0;
1491ca632f55SGrant Likely 
14927f86bde9SMika Westerberg 	status = spi_master_suspend(drv_data->master);
1493ca632f55SGrant Likely 	if (status != 0)
1494ca632f55SGrant Likely 		return status;
1495ca632f55SGrant Likely 	write_SSCR0(0, drv_data->ioaddr);
14962b9375b9SDmitry Eremin-Solenikov 
14972b9375b9SDmitry Eremin-Solenikov 	if (!pm_runtime_suspended(dev))
14983343b7a6SMika Westerberg 		clk_disable_unprepare(ssp->clk);
1499ca632f55SGrant Likely 
1500ca632f55SGrant Likely 	return 0;
1501ca632f55SGrant Likely }
1502ca632f55SGrant Likely 
1503ca632f55SGrant Likely static int pxa2xx_spi_resume(struct device *dev)
1504ca632f55SGrant Likely {
1505ca632f55SGrant Likely 	struct driver_data *drv_data = dev_get_drvdata(dev);
1506ca632f55SGrant Likely 	struct ssp_device *ssp = drv_data->ssp;
1507ca632f55SGrant Likely 	int status = 0;
1508ca632f55SGrant Likely 
1509cd7bed00SMika Westerberg 	pxa2xx_spi_dma_resume(drv_data);
1510ca632f55SGrant Likely 
1511ca632f55SGrant Likely 	/* Enable the SSP clock */
15122b9375b9SDmitry Eremin-Solenikov 	if (!pm_runtime_suspended(dev))
15133343b7a6SMika Westerberg 		clk_prepare_enable(ssp->clk);
1514ca632f55SGrant Likely 
1515c50325f7SChew, Chiau Ee 	/* Restore LPSS private register bits */
1516c50325f7SChew, Chiau Ee 	lpss_ssp_setup(drv_data);
1517c50325f7SChew, Chiau Ee 
1518ca632f55SGrant Likely 	/* Start the queue running */
15197f86bde9SMika Westerberg 	status = spi_master_resume(drv_data->master);
1520ca632f55SGrant Likely 	if (status != 0) {
1521ca632f55SGrant Likely 		dev_err(dev, "problem starting queue (%d)\n", status);
1522ca632f55SGrant Likely 		return status;
1523ca632f55SGrant Likely 	}
1524ca632f55SGrant Likely 
1525ca632f55SGrant Likely 	return 0;
1526ca632f55SGrant Likely }
15277d94a505SMika Westerberg #endif
15287d94a505SMika Westerberg 
1529ec833050SRafael J. Wysocki #ifdef CONFIG_PM
15307d94a505SMika Westerberg static int pxa2xx_spi_runtime_suspend(struct device *dev)
15317d94a505SMika Westerberg {
15327d94a505SMika Westerberg 	struct driver_data *drv_data = dev_get_drvdata(dev);
15337d94a505SMika Westerberg 
15347d94a505SMika Westerberg 	clk_disable_unprepare(drv_data->ssp->clk);
15357d94a505SMika Westerberg 	return 0;
15367d94a505SMika Westerberg }
15377d94a505SMika Westerberg 
15387d94a505SMika Westerberg static int pxa2xx_spi_runtime_resume(struct device *dev)
15397d94a505SMika Westerberg {
15407d94a505SMika Westerberg 	struct driver_data *drv_data = dev_get_drvdata(dev);
15417d94a505SMika Westerberg 
15427d94a505SMika Westerberg 	clk_prepare_enable(drv_data->ssp->clk);
15437d94a505SMika Westerberg 	return 0;
15447d94a505SMika Westerberg }
15457d94a505SMika Westerberg #endif
1546ca632f55SGrant Likely 
1547ca632f55SGrant Likely static const struct dev_pm_ops pxa2xx_spi_pm_ops = {
15487d94a505SMika Westerberg 	SET_SYSTEM_SLEEP_PM_OPS(pxa2xx_spi_suspend, pxa2xx_spi_resume)
15497d94a505SMika Westerberg 	SET_RUNTIME_PM_OPS(pxa2xx_spi_runtime_suspend,
15507d94a505SMika Westerberg 			   pxa2xx_spi_runtime_resume, NULL)
1551ca632f55SGrant Likely };
1552ca632f55SGrant Likely 
1553ca632f55SGrant Likely static struct platform_driver driver = {
1554ca632f55SGrant Likely 	.driver = {
1555ca632f55SGrant Likely 		.name	= "pxa2xx-spi",
1556ca632f55SGrant Likely 		.pm	= &pxa2xx_spi_pm_ops,
1557a3496855SMika Westerberg 		.acpi_match_table = ACPI_PTR(pxa2xx_spi_acpi_match),
1558ca632f55SGrant Likely 	},
1559ca632f55SGrant Likely 	.probe = pxa2xx_spi_probe,
1560ca632f55SGrant Likely 	.remove = pxa2xx_spi_remove,
1561ca632f55SGrant Likely 	.shutdown = pxa2xx_spi_shutdown,
1562ca632f55SGrant Likely };
1563ca632f55SGrant Likely 
1564ca632f55SGrant Likely static int __init pxa2xx_spi_init(void)
1565ca632f55SGrant Likely {
1566ca632f55SGrant Likely 	return platform_driver_register(&driver);
1567ca632f55SGrant Likely }
1568ca632f55SGrant Likely subsys_initcall(pxa2xx_spi_init);
1569ca632f55SGrant Likely 
1570ca632f55SGrant Likely static void __exit pxa2xx_spi_exit(void)
1571ca632f55SGrant Likely {
1572ca632f55SGrant Likely 	platform_driver_unregister(&driver);
1573ca632f55SGrant Likely }
1574ca632f55SGrant Likely module_exit(pxa2xx_spi_exit);
1575