xref: /openbmc/linux/drivers/spi/spi-pxa2xx.c (revision 3cc7b0e35745ae4e153f174038df34a79a385b32)
1ca632f55SGrant Likely /*
2ca632f55SGrant Likely  * Copyright (C) 2005 Stephen Street / StreetFire Sound Labs
3a0d2642eSMika Westerberg  * Copyright (C) 2013, Intel Corporation
4ca632f55SGrant Likely  *
5ca632f55SGrant Likely  * This program is free software; you can redistribute it and/or modify
6ca632f55SGrant Likely  * it under the terms of the GNU General Public License as published by
7ca632f55SGrant Likely  * the Free Software Foundation; either version 2 of the License, or
8ca632f55SGrant Likely  * (at your option) any later version.
9ca632f55SGrant Likely  *
10ca632f55SGrant Likely  * This program is distributed in the hope that it will be useful,
11ca632f55SGrant Likely  * but WITHOUT ANY WARRANTY; without even the implied warranty of
12ca632f55SGrant Likely  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
13ca632f55SGrant Likely  * GNU General Public License for more details.
14ca632f55SGrant Likely  */
15ca632f55SGrant Likely 
168b136baaSJarkko Nikula #include <linux/bitops.h>
17ca632f55SGrant Likely #include <linux/init.h>
18ca632f55SGrant Likely #include <linux/module.h>
19ca632f55SGrant Likely #include <linux/device.h>
20ca632f55SGrant Likely #include <linux/ioport.h>
21ca632f55SGrant Likely #include <linux/errno.h>
22cbfd6a21SSachin Kamat #include <linux/err.h>
23ca632f55SGrant Likely #include <linux/interrupt.h>
249df461ecSAndy Shevchenko #include <linux/kernel.h>
2534cadd9cSJarkko Nikula #include <linux/pci.h>
26ca632f55SGrant Likely #include <linux/platform_device.h>
27ca632f55SGrant Likely #include <linux/spi/pxa2xx_spi.h>
28ca632f55SGrant Likely #include <linux/spi/spi.h>
29ca632f55SGrant Likely #include <linux/delay.h>
30ca632f55SGrant Likely #include <linux/gpio.h>
31089bd46dSMika Westerberg #include <linux/gpio/consumer.h>
32ca632f55SGrant Likely #include <linux/slab.h>
333343b7a6SMika Westerberg #include <linux/clk.h>
347d94a505SMika Westerberg #include <linux/pm_runtime.h>
35a3496855SMika Westerberg #include <linux/acpi.h>
36ca632f55SGrant Likely 
37cd7bed00SMika Westerberg #include "spi-pxa2xx.h"
38ca632f55SGrant Likely 
39ca632f55SGrant Likely MODULE_AUTHOR("Stephen Street");
40ca632f55SGrant Likely MODULE_DESCRIPTION("PXA2xx SSP SPI Controller");
41ca632f55SGrant Likely MODULE_LICENSE("GPL");
42ca632f55SGrant Likely MODULE_ALIAS("platform:pxa2xx-spi");
43ca632f55SGrant Likely 
44ca632f55SGrant Likely #define TIMOUT_DFLT		1000
45ca632f55SGrant Likely 
46ca632f55SGrant Likely /*
47ca632f55SGrant Likely  * for testing SSCR1 changes that require SSP restart, basically
48ca632f55SGrant Likely  * everything except the service and interrupt enables, the pxa270 developer
49ca632f55SGrant Likely  * manual says only SSCR1_SCFR, SSCR1_SPH, SSCR1_SPO need to be in this
50ca632f55SGrant Likely  * list, but the PXA255 dev man says all bits without really meaning the
51ca632f55SGrant Likely  * service and interrupt enables
52ca632f55SGrant Likely  */
53ca632f55SGrant Likely #define SSCR1_CHANGE_MASK (SSCR1_TTELP | SSCR1_TTE | SSCR1_SCFR \
54ca632f55SGrant Likely 				| SSCR1_ECRA | SSCR1_ECRB | SSCR1_SCLKDIR \
55ca632f55SGrant Likely 				| SSCR1_SFRMDIR | SSCR1_RWOT | SSCR1_TRAIL \
56ca632f55SGrant Likely 				| SSCR1_IFS | SSCR1_STRF | SSCR1_EFWR \
57ca632f55SGrant Likely 				| SSCR1_RFT | SSCR1_TFT | SSCR1_MWDS \
58ca632f55SGrant Likely 				| SSCR1_SPH | SSCR1_SPO | SSCR1_LBM)
59ca632f55SGrant Likely 
60e5262d05SWeike Chen #define QUARK_X1000_SSCR1_CHANGE_MASK (QUARK_X1000_SSCR1_STRF	\
61e5262d05SWeike Chen 				| QUARK_X1000_SSCR1_EFWR	\
62e5262d05SWeike Chen 				| QUARK_X1000_SSCR1_RFT		\
63e5262d05SWeike Chen 				| QUARK_X1000_SSCR1_TFT		\
64e5262d05SWeike Chen 				| SSCR1_SPH | SSCR1_SPO | SSCR1_LBM)
65e5262d05SWeike Chen 
667c7289a4SAndy Shevchenko #define CE4100_SSCR1_CHANGE_MASK (SSCR1_TTELP | SSCR1_TTE | SSCR1_SCFR \
677c7289a4SAndy Shevchenko 				| SSCR1_ECRA | SSCR1_ECRB | SSCR1_SCLKDIR \
687c7289a4SAndy Shevchenko 				| SSCR1_SFRMDIR | SSCR1_RWOT | SSCR1_TRAIL \
697c7289a4SAndy Shevchenko 				| SSCR1_IFS | SSCR1_STRF | SSCR1_EFWR \
707c7289a4SAndy Shevchenko 				| CE4100_SSCR1_RFT | CE4100_SSCR1_TFT | SSCR1_MWDS \
717c7289a4SAndy Shevchenko 				| SSCR1_SPH | SSCR1_SPO | SSCR1_LBM)
727c7289a4SAndy Shevchenko 
73624ea72eSJarkko Nikula #define LPSS_GENERAL_REG_RXTO_HOLDOFF_DISABLE	BIT(24)
74624ea72eSJarkko Nikula #define LPSS_CS_CONTROL_SW_MODE			BIT(0)
75624ea72eSJarkko Nikula #define LPSS_CS_CONTROL_CS_HIGH			BIT(1)
768b136baaSJarkko Nikula #define LPSS_CAPS_CS_EN_SHIFT			9
778b136baaSJarkko Nikula #define LPSS_CAPS_CS_EN_MASK			(0xf << LPSS_CAPS_CS_EN_SHIFT)
78a0d2642eSMika Westerberg 
79dccf7369SJarkko Nikula struct lpss_config {
80dccf7369SJarkko Nikula 	/* LPSS offset from drv_data->ioaddr */
81dccf7369SJarkko Nikula 	unsigned offset;
82dccf7369SJarkko Nikula 	/* Register offsets from drv_data->lpss_base or -1 */
83dccf7369SJarkko Nikula 	int reg_general;
84dccf7369SJarkko Nikula 	int reg_ssp;
85dccf7369SJarkko Nikula 	int reg_cs_ctrl;
868b136baaSJarkko Nikula 	int reg_capabilities;
87dccf7369SJarkko Nikula 	/* FIFO thresholds */
88dccf7369SJarkko Nikula 	u32 rx_threshold;
89dccf7369SJarkko Nikula 	u32 tx_threshold_lo;
90dccf7369SJarkko Nikula 	u32 tx_threshold_hi;
91c1e4a53cSMika Westerberg 	/* Chip select control */
92c1e4a53cSMika Westerberg 	unsigned cs_sel_shift;
93c1e4a53cSMika Westerberg 	unsigned cs_sel_mask;
9430f3a6abSMika Westerberg 	unsigned cs_num;
95dccf7369SJarkko Nikula };
96dccf7369SJarkko Nikula 
97dccf7369SJarkko Nikula /* Keep these sorted with enum pxa_ssp_type */
98dccf7369SJarkko Nikula static const struct lpss_config lpss_platforms[] = {
99dccf7369SJarkko Nikula 	{	/* LPSS_LPT_SSP */
100dccf7369SJarkko Nikula 		.offset = 0x800,
101dccf7369SJarkko Nikula 		.reg_general = 0x08,
102dccf7369SJarkko Nikula 		.reg_ssp = 0x0c,
103dccf7369SJarkko Nikula 		.reg_cs_ctrl = 0x18,
1048b136baaSJarkko Nikula 		.reg_capabilities = -1,
105dccf7369SJarkko Nikula 		.rx_threshold = 64,
106dccf7369SJarkko Nikula 		.tx_threshold_lo = 160,
107dccf7369SJarkko Nikula 		.tx_threshold_hi = 224,
108dccf7369SJarkko Nikula 	},
109dccf7369SJarkko Nikula 	{	/* LPSS_BYT_SSP */
110dccf7369SJarkko Nikula 		.offset = 0x400,
111dccf7369SJarkko Nikula 		.reg_general = 0x08,
112dccf7369SJarkko Nikula 		.reg_ssp = 0x0c,
113dccf7369SJarkko Nikula 		.reg_cs_ctrl = 0x18,
1148b136baaSJarkko Nikula 		.reg_capabilities = -1,
115dccf7369SJarkko Nikula 		.rx_threshold = 64,
116dccf7369SJarkko Nikula 		.tx_threshold_lo = 160,
117dccf7369SJarkko Nikula 		.tx_threshold_hi = 224,
118dccf7369SJarkko Nikula 	},
11930f3a6abSMika Westerberg 	{	/* LPSS_BSW_SSP */
12030f3a6abSMika Westerberg 		.offset = 0x400,
12130f3a6abSMika Westerberg 		.reg_general = 0x08,
12230f3a6abSMika Westerberg 		.reg_ssp = 0x0c,
12330f3a6abSMika Westerberg 		.reg_cs_ctrl = 0x18,
12430f3a6abSMika Westerberg 		.reg_capabilities = -1,
12530f3a6abSMika Westerberg 		.rx_threshold = 64,
12630f3a6abSMika Westerberg 		.tx_threshold_lo = 160,
12730f3a6abSMika Westerberg 		.tx_threshold_hi = 224,
12830f3a6abSMika Westerberg 		.cs_sel_shift = 2,
12930f3a6abSMika Westerberg 		.cs_sel_mask = 1 << 2,
13030f3a6abSMika Westerberg 		.cs_num = 2,
13130f3a6abSMika Westerberg 	},
13234cadd9cSJarkko Nikula 	{	/* LPSS_SPT_SSP */
13334cadd9cSJarkko Nikula 		.offset = 0x200,
13434cadd9cSJarkko Nikula 		.reg_general = -1,
13534cadd9cSJarkko Nikula 		.reg_ssp = 0x20,
13634cadd9cSJarkko Nikula 		.reg_cs_ctrl = 0x24,
13766ec246eSJarkko Nikula 		.reg_capabilities = -1,
13834cadd9cSJarkko Nikula 		.rx_threshold = 1,
13934cadd9cSJarkko Nikula 		.tx_threshold_lo = 32,
14034cadd9cSJarkko Nikula 		.tx_threshold_hi = 56,
14134cadd9cSJarkko Nikula 	},
142b7c08cf8SJarkko Nikula 	{	/* LPSS_BXT_SSP */
143b7c08cf8SJarkko Nikula 		.offset = 0x200,
144b7c08cf8SJarkko Nikula 		.reg_general = -1,
145b7c08cf8SJarkko Nikula 		.reg_ssp = 0x20,
146b7c08cf8SJarkko Nikula 		.reg_cs_ctrl = 0x24,
147b7c08cf8SJarkko Nikula 		.reg_capabilities = 0xfc,
148b7c08cf8SJarkko Nikula 		.rx_threshold = 1,
149b7c08cf8SJarkko Nikula 		.tx_threshold_lo = 16,
150b7c08cf8SJarkko Nikula 		.tx_threshold_hi = 48,
151c1e4a53cSMika Westerberg 		.cs_sel_shift = 8,
152c1e4a53cSMika Westerberg 		.cs_sel_mask = 3 << 8,
153b7c08cf8SJarkko Nikula 	},
154fc0b2accSJarkko Nikula 	{	/* LPSS_CNL_SSP */
155fc0b2accSJarkko Nikula 		.offset = 0x200,
156fc0b2accSJarkko Nikula 		.reg_general = -1,
157fc0b2accSJarkko Nikula 		.reg_ssp = 0x20,
158fc0b2accSJarkko Nikula 		.reg_cs_ctrl = 0x24,
159fc0b2accSJarkko Nikula 		.reg_capabilities = 0xfc,
160fc0b2accSJarkko Nikula 		.rx_threshold = 1,
161fc0b2accSJarkko Nikula 		.tx_threshold_lo = 32,
162fc0b2accSJarkko Nikula 		.tx_threshold_hi = 56,
163fc0b2accSJarkko Nikula 		.cs_sel_shift = 8,
164fc0b2accSJarkko Nikula 		.cs_sel_mask = 3 << 8,
165fc0b2accSJarkko Nikula 	},
166dccf7369SJarkko Nikula };
167dccf7369SJarkko Nikula 
168dccf7369SJarkko Nikula static inline const struct lpss_config
169dccf7369SJarkko Nikula *lpss_get_config(const struct driver_data *drv_data)
170dccf7369SJarkko Nikula {
171dccf7369SJarkko Nikula 	return &lpss_platforms[drv_data->ssp_type - LPSS_LPT_SSP];
172dccf7369SJarkko Nikula }
173dccf7369SJarkko Nikula 
174a0d2642eSMika Westerberg static bool is_lpss_ssp(const struct driver_data *drv_data)
175a0d2642eSMika Westerberg {
17603fbf488SJarkko Nikula 	switch (drv_data->ssp_type) {
17703fbf488SJarkko Nikula 	case LPSS_LPT_SSP:
17803fbf488SJarkko Nikula 	case LPSS_BYT_SSP:
17930f3a6abSMika Westerberg 	case LPSS_BSW_SSP:
18034cadd9cSJarkko Nikula 	case LPSS_SPT_SSP:
181b7c08cf8SJarkko Nikula 	case LPSS_BXT_SSP:
182fc0b2accSJarkko Nikula 	case LPSS_CNL_SSP:
18303fbf488SJarkko Nikula 		return true;
18403fbf488SJarkko Nikula 	default:
18503fbf488SJarkko Nikula 		return false;
18603fbf488SJarkko Nikula 	}
187a0d2642eSMika Westerberg }
188a0d2642eSMika Westerberg 
189e5262d05SWeike Chen static bool is_quark_x1000_ssp(const struct driver_data *drv_data)
190e5262d05SWeike Chen {
191e5262d05SWeike Chen 	return drv_data->ssp_type == QUARK_X1000_SSP;
192e5262d05SWeike Chen }
193e5262d05SWeike Chen 
1944fdb2424SWeike Chen static u32 pxa2xx_spi_get_ssrc1_change_mask(const struct driver_data *drv_data)
1954fdb2424SWeike Chen {
1964fdb2424SWeike Chen 	switch (drv_data->ssp_type) {
197e5262d05SWeike Chen 	case QUARK_X1000_SSP:
198e5262d05SWeike Chen 		return QUARK_X1000_SSCR1_CHANGE_MASK;
1997c7289a4SAndy Shevchenko 	case CE4100_SSP:
2007c7289a4SAndy Shevchenko 		return CE4100_SSCR1_CHANGE_MASK;
2014fdb2424SWeike Chen 	default:
2024fdb2424SWeike Chen 		return SSCR1_CHANGE_MASK;
2034fdb2424SWeike Chen 	}
2044fdb2424SWeike Chen }
2054fdb2424SWeike Chen 
2064fdb2424SWeike Chen static u32
2074fdb2424SWeike Chen pxa2xx_spi_get_rx_default_thre(const struct driver_data *drv_data)
2084fdb2424SWeike Chen {
2094fdb2424SWeike Chen 	switch (drv_data->ssp_type) {
210e5262d05SWeike Chen 	case QUARK_X1000_SSP:
211e5262d05SWeike Chen 		return RX_THRESH_QUARK_X1000_DFLT;
2127c7289a4SAndy Shevchenko 	case CE4100_SSP:
2137c7289a4SAndy Shevchenko 		return RX_THRESH_CE4100_DFLT;
2144fdb2424SWeike Chen 	default:
2154fdb2424SWeike Chen 		return RX_THRESH_DFLT;
2164fdb2424SWeike Chen 	}
2174fdb2424SWeike Chen }
2184fdb2424SWeike Chen 
2194fdb2424SWeike Chen static bool pxa2xx_spi_txfifo_full(const struct driver_data *drv_data)
2204fdb2424SWeike Chen {
2214fdb2424SWeike Chen 	u32 mask;
2224fdb2424SWeike Chen 
2234fdb2424SWeike Chen 	switch (drv_data->ssp_type) {
224e5262d05SWeike Chen 	case QUARK_X1000_SSP:
225e5262d05SWeike Chen 		mask = QUARK_X1000_SSSR_TFL_MASK;
226e5262d05SWeike Chen 		break;
2277c7289a4SAndy Shevchenko 	case CE4100_SSP:
2287c7289a4SAndy Shevchenko 		mask = CE4100_SSSR_TFL_MASK;
2297c7289a4SAndy Shevchenko 		break;
2304fdb2424SWeike Chen 	default:
2314fdb2424SWeike Chen 		mask = SSSR_TFL_MASK;
2324fdb2424SWeike Chen 		break;
2334fdb2424SWeike Chen 	}
2344fdb2424SWeike Chen 
235c039dd27SJarkko Nikula 	return (pxa2xx_spi_read(drv_data, SSSR) & mask) == mask;
2364fdb2424SWeike Chen }
2374fdb2424SWeike Chen 
2384fdb2424SWeike Chen static void pxa2xx_spi_clear_rx_thre(const struct driver_data *drv_data,
2394fdb2424SWeike Chen 				     u32 *sccr1_reg)
2404fdb2424SWeike Chen {
2414fdb2424SWeike Chen 	u32 mask;
2424fdb2424SWeike Chen 
2434fdb2424SWeike Chen 	switch (drv_data->ssp_type) {
244e5262d05SWeike Chen 	case QUARK_X1000_SSP:
245e5262d05SWeike Chen 		mask = QUARK_X1000_SSCR1_RFT;
246e5262d05SWeike Chen 		break;
2477c7289a4SAndy Shevchenko 	case CE4100_SSP:
2487c7289a4SAndy Shevchenko 		mask = CE4100_SSCR1_RFT;
2497c7289a4SAndy Shevchenko 		break;
2504fdb2424SWeike Chen 	default:
2514fdb2424SWeike Chen 		mask = SSCR1_RFT;
2524fdb2424SWeike Chen 		break;
2534fdb2424SWeike Chen 	}
2544fdb2424SWeike Chen 	*sccr1_reg &= ~mask;
2554fdb2424SWeike Chen }
2564fdb2424SWeike Chen 
2574fdb2424SWeike Chen static void pxa2xx_spi_set_rx_thre(const struct driver_data *drv_data,
2584fdb2424SWeike Chen 				   u32 *sccr1_reg, u32 threshold)
2594fdb2424SWeike Chen {
2604fdb2424SWeike Chen 	switch (drv_data->ssp_type) {
261e5262d05SWeike Chen 	case QUARK_X1000_SSP:
262e5262d05SWeike Chen 		*sccr1_reg |= QUARK_X1000_SSCR1_RxTresh(threshold);
263e5262d05SWeike Chen 		break;
2647c7289a4SAndy Shevchenko 	case CE4100_SSP:
2657c7289a4SAndy Shevchenko 		*sccr1_reg |= CE4100_SSCR1_RxTresh(threshold);
2667c7289a4SAndy Shevchenko 		break;
2674fdb2424SWeike Chen 	default:
2684fdb2424SWeike Chen 		*sccr1_reg |= SSCR1_RxTresh(threshold);
2694fdb2424SWeike Chen 		break;
2704fdb2424SWeike Chen 	}
2714fdb2424SWeike Chen }
2724fdb2424SWeike Chen 
2734fdb2424SWeike Chen static u32 pxa2xx_configure_sscr0(const struct driver_data *drv_data,
2744fdb2424SWeike Chen 				  u32 clk_div, u8 bits)
2754fdb2424SWeike Chen {
2764fdb2424SWeike Chen 	switch (drv_data->ssp_type) {
277e5262d05SWeike Chen 	case QUARK_X1000_SSP:
278e5262d05SWeike Chen 		return clk_div
279e5262d05SWeike Chen 			| QUARK_X1000_SSCR0_Motorola
280e5262d05SWeike Chen 			| QUARK_X1000_SSCR0_DataSize(bits > 32 ? 8 : bits)
281e5262d05SWeike Chen 			| SSCR0_SSE;
2824fdb2424SWeike Chen 	default:
2834fdb2424SWeike Chen 		return clk_div
2844fdb2424SWeike Chen 			| SSCR0_Motorola
2854fdb2424SWeike Chen 			| SSCR0_DataSize(bits > 16 ? bits - 16 : bits)
2864fdb2424SWeike Chen 			| SSCR0_SSE
2874fdb2424SWeike Chen 			| (bits > 16 ? SSCR0_EDSS : 0);
2884fdb2424SWeike Chen 	}
2894fdb2424SWeike Chen }
2904fdb2424SWeike Chen 
291a0d2642eSMika Westerberg /*
292a0d2642eSMika Westerberg  * Read and write LPSS SSP private registers. Caller must first check that
293a0d2642eSMika Westerberg  * is_lpss_ssp() returns true before these can be called.
294a0d2642eSMika Westerberg  */
295a0d2642eSMika Westerberg static u32 __lpss_ssp_read_priv(struct driver_data *drv_data, unsigned offset)
296a0d2642eSMika Westerberg {
297a0d2642eSMika Westerberg 	WARN_ON(!drv_data->lpss_base);
298a0d2642eSMika Westerberg 	return readl(drv_data->lpss_base + offset);
299a0d2642eSMika Westerberg }
300a0d2642eSMika Westerberg 
301a0d2642eSMika Westerberg static void __lpss_ssp_write_priv(struct driver_data *drv_data,
302a0d2642eSMika Westerberg 				  unsigned offset, u32 value)
303a0d2642eSMika Westerberg {
304a0d2642eSMika Westerberg 	WARN_ON(!drv_data->lpss_base);
305a0d2642eSMika Westerberg 	writel(value, drv_data->lpss_base + offset);
306a0d2642eSMika Westerberg }
307a0d2642eSMika Westerberg 
308a0d2642eSMika Westerberg /*
309a0d2642eSMika Westerberg  * lpss_ssp_setup - perform LPSS SSP specific setup
310a0d2642eSMika Westerberg  * @drv_data: pointer to the driver private data
311a0d2642eSMika Westerberg  *
312a0d2642eSMika Westerberg  * Perform LPSS SSP specific setup. This function must be called first if
313a0d2642eSMika Westerberg  * one is going to use LPSS SSP private registers.
314a0d2642eSMika Westerberg  */
315a0d2642eSMika Westerberg static void lpss_ssp_setup(struct driver_data *drv_data)
316a0d2642eSMika Westerberg {
317dccf7369SJarkko Nikula 	const struct lpss_config *config;
318dccf7369SJarkko Nikula 	u32 value;
319a0d2642eSMika Westerberg 
320dccf7369SJarkko Nikula 	config = lpss_get_config(drv_data);
321dccf7369SJarkko Nikula 	drv_data->lpss_base = drv_data->ioaddr + config->offset;
322a0d2642eSMika Westerberg 
323a0d2642eSMika Westerberg 	/* Enable software chip select control */
3240e897218SJarkko Nikula 	value = __lpss_ssp_read_priv(drv_data, config->reg_cs_ctrl);
325624ea72eSJarkko Nikula 	value &= ~(LPSS_CS_CONTROL_SW_MODE | LPSS_CS_CONTROL_CS_HIGH);
326624ea72eSJarkko Nikula 	value |= LPSS_CS_CONTROL_SW_MODE | LPSS_CS_CONTROL_CS_HIGH;
327dccf7369SJarkko Nikula 	__lpss_ssp_write_priv(drv_data, config->reg_cs_ctrl, value);
3280054e28dSMika Westerberg 
3290054e28dSMika Westerberg 	/* Enable multiblock DMA transfers */
3301de70612SMika Westerberg 	if (drv_data->master_info->enable_dma) {
331dccf7369SJarkko Nikula 		__lpss_ssp_write_priv(drv_data, config->reg_ssp, 1);
3321de70612SMika Westerberg 
33382ba2c2aSJarkko Nikula 		if (config->reg_general >= 0) {
33482ba2c2aSJarkko Nikula 			value = __lpss_ssp_read_priv(drv_data,
33582ba2c2aSJarkko Nikula 						     config->reg_general);
336624ea72eSJarkko Nikula 			value |= LPSS_GENERAL_REG_RXTO_HOLDOFF_DISABLE;
33782ba2c2aSJarkko Nikula 			__lpss_ssp_write_priv(drv_data,
33882ba2c2aSJarkko Nikula 					      config->reg_general, value);
33982ba2c2aSJarkko Nikula 		}
3401de70612SMika Westerberg 	}
341a0d2642eSMika Westerberg }
342a0d2642eSMika Westerberg 
343c1e4a53cSMika Westerberg static void lpss_ssp_select_cs(struct driver_data *drv_data,
344c1e4a53cSMika Westerberg 			       const struct lpss_config *config)
345a0d2642eSMika Westerberg {
346d0283eb2SJarkko Nikula 	u32 value, cs;
347a0d2642eSMika Westerberg 
348c1e4a53cSMika Westerberg 	if (!config->cs_sel_mask)
349c1e4a53cSMika Westerberg 		return;
350dccf7369SJarkko Nikula 
351dccf7369SJarkko Nikula 	value = __lpss_ssp_read_priv(drv_data, config->reg_cs_ctrl);
352c1e4a53cSMika Westerberg 
3534fc0caacSJarkko Nikula 	cs = drv_data->master->cur_msg->spi->chip_select;
354c1e4a53cSMika Westerberg 	cs <<= config->cs_sel_shift;
355c1e4a53cSMika Westerberg 	if (cs != (value & config->cs_sel_mask)) {
356d0283eb2SJarkko Nikula 		/*
357c1e4a53cSMika Westerberg 		 * When switching another chip select output active the
358c1e4a53cSMika Westerberg 		 * output must be selected first and wait 2 ssp_clk cycles
359c1e4a53cSMika Westerberg 		 * before changing state to active. Otherwise a short
360c1e4a53cSMika Westerberg 		 * glitch will occur on the previous chip select since
361c1e4a53cSMika Westerberg 		 * output select is latched but state control is not.
362d0283eb2SJarkko Nikula 		 */
363c1e4a53cSMika Westerberg 		value &= ~config->cs_sel_mask;
364d0283eb2SJarkko Nikula 		value |= cs;
365d0283eb2SJarkko Nikula 		__lpss_ssp_write_priv(drv_data,
366d0283eb2SJarkko Nikula 				      config->reg_cs_ctrl, value);
367d0283eb2SJarkko Nikula 		ndelay(1000000000 /
368d0283eb2SJarkko Nikula 		       (drv_data->master->max_speed_hz / 2));
369d0283eb2SJarkko Nikula 	}
370d0283eb2SJarkko Nikula }
371c1e4a53cSMika Westerberg 
372c1e4a53cSMika Westerberg static void lpss_ssp_cs_control(struct driver_data *drv_data, bool enable)
373c1e4a53cSMika Westerberg {
374c1e4a53cSMika Westerberg 	const struct lpss_config *config;
375c1e4a53cSMika Westerberg 	u32 value;
376c1e4a53cSMika Westerberg 
377c1e4a53cSMika Westerberg 	config = lpss_get_config(drv_data);
378c1e4a53cSMika Westerberg 
379c1e4a53cSMika Westerberg 	if (enable)
380c1e4a53cSMika Westerberg 		lpss_ssp_select_cs(drv_data, config);
381c1e4a53cSMika Westerberg 
382c1e4a53cSMika Westerberg 	value = __lpss_ssp_read_priv(drv_data, config->reg_cs_ctrl);
383c1e4a53cSMika Westerberg 	if (enable)
384c1e4a53cSMika Westerberg 		value &= ~LPSS_CS_CONTROL_CS_HIGH;
385c1e4a53cSMika Westerberg 	else
386c1e4a53cSMika Westerberg 		value |= LPSS_CS_CONTROL_CS_HIGH;
387dccf7369SJarkko Nikula 	__lpss_ssp_write_priv(drv_data, config->reg_cs_ctrl, value);
388a0d2642eSMika Westerberg }
389a0d2642eSMika Westerberg 
390ca632f55SGrant Likely static void cs_assert(struct driver_data *drv_data)
391ca632f55SGrant Likely {
39296579a4eSJarkko Nikula 	struct chip_data *chip =
39396579a4eSJarkko Nikula 		spi_get_ctldata(drv_data->master->cur_msg->spi);
394ca632f55SGrant Likely 
395ca632f55SGrant Likely 	if (drv_data->ssp_type == CE4100_SSP) {
39696579a4eSJarkko Nikula 		pxa2xx_spi_write(drv_data, SSSR, chip->frm);
397ca632f55SGrant Likely 		return;
398ca632f55SGrant Likely 	}
399ca632f55SGrant Likely 
400ca632f55SGrant Likely 	if (chip->cs_control) {
401ca632f55SGrant Likely 		chip->cs_control(PXA2XX_CS_ASSERT);
402ca632f55SGrant Likely 		return;
403ca632f55SGrant Likely 	}
404ca632f55SGrant Likely 
405c18d925fSJan Kiszka 	if (chip->gpiod_cs) {
406c18d925fSJan Kiszka 		gpiod_set_value(chip->gpiod_cs, chip->gpio_cs_inverted);
407a0d2642eSMika Westerberg 		return;
408a0d2642eSMika Westerberg 	}
409a0d2642eSMika Westerberg 
4107566bcc7SJarkko Nikula 	if (is_lpss_ssp(drv_data))
411a0d2642eSMika Westerberg 		lpss_ssp_cs_control(drv_data, true);
412ca632f55SGrant Likely }
413ca632f55SGrant Likely 
414ca632f55SGrant Likely static void cs_deassert(struct driver_data *drv_data)
415ca632f55SGrant Likely {
41696579a4eSJarkko Nikula 	struct chip_data *chip =
41796579a4eSJarkko Nikula 		spi_get_ctldata(drv_data->master->cur_msg->spi);
418104e51afSJarkko Nikula 	unsigned long timeout;
419ca632f55SGrant Likely 
420ca632f55SGrant Likely 	if (drv_data->ssp_type == CE4100_SSP)
421ca632f55SGrant Likely 		return;
422ca632f55SGrant Likely 
423104e51afSJarkko Nikula 	/* Wait until SSP becomes idle before deasserting the CS */
424104e51afSJarkko Nikula 	timeout = jiffies + msecs_to_jiffies(10);
425104e51afSJarkko Nikula 	while (pxa2xx_spi_read(drv_data, SSSR) & SSSR_BSY &&
426104e51afSJarkko Nikula 	       !time_after(jiffies, timeout))
427104e51afSJarkko Nikula 		cpu_relax();
428104e51afSJarkko Nikula 
429ca632f55SGrant Likely 	if (chip->cs_control) {
430ca632f55SGrant Likely 		chip->cs_control(PXA2XX_CS_DEASSERT);
431ca632f55SGrant Likely 		return;
432ca632f55SGrant Likely 	}
433ca632f55SGrant Likely 
434c18d925fSJan Kiszka 	if (chip->gpiod_cs) {
435c18d925fSJan Kiszka 		gpiod_set_value(chip->gpiod_cs, !chip->gpio_cs_inverted);
436a0d2642eSMika Westerberg 		return;
437a0d2642eSMika Westerberg 	}
438a0d2642eSMika Westerberg 
4397566bcc7SJarkko Nikula 	if (is_lpss_ssp(drv_data))
440a0d2642eSMika Westerberg 		lpss_ssp_cs_control(drv_data, false);
441ca632f55SGrant Likely }
442ca632f55SGrant Likely 
443cd7bed00SMika Westerberg int pxa2xx_spi_flush(struct driver_data *drv_data)
444ca632f55SGrant Likely {
445ca632f55SGrant Likely 	unsigned long limit = loops_per_jiffy << 1;
446ca632f55SGrant Likely 
447ca632f55SGrant Likely 	do {
448c039dd27SJarkko Nikula 		while (pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
449c039dd27SJarkko Nikula 			pxa2xx_spi_read(drv_data, SSDR);
450c039dd27SJarkko Nikula 	} while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_BSY) && --limit);
451ca632f55SGrant Likely 	write_SSSR_CS(drv_data, SSSR_ROR);
452ca632f55SGrant Likely 
453ca632f55SGrant Likely 	return limit;
454ca632f55SGrant Likely }
455ca632f55SGrant Likely 
456ca632f55SGrant Likely static int null_writer(struct driver_data *drv_data)
457ca632f55SGrant Likely {
458ca632f55SGrant Likely 	u8 n_bytes = drv_data->n_bytes;
459ca632f55SGrant Likely 
4604fdb2424SWeike Chen 	if (pxa2xx_spi_txfifo_full(drv_data)
461ca632f55SGrant Likely 		|| (drv_data->tx == drv_data->tx_end))
462ca632f55SGrant Likely 		return 0;
463ca632f55SGrant Likely 
464c039dd27SJarkko Nikula 	pxa2xx_spi_write(drv_data, SSDR, 0);
465ca632f55SGrant Likely 	drv_data->tx += n_bytes;
466ca632f55SGrant Likely 
467ca632f55SGrant Likely 	return 1;
468ca632f55SGrant Likely }
469ca632f55SGrant Likely 
470ca632f55SGrant Likely static int null_reader(struct driver_data *drv_data)
471ca632f55SGrant Likely {
472ca632f55SGrant Likely 	u8 n_bytes = drv_data->n_bytes;
473ca632f55SGrant Likely 
474c039dd27SJarkko Nikula 	while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
475ca632f55SGrant Likely 	       && (drv_data->rx < drv_data->rx_end)) {
476c039dd27SJarkko Nikula 		pxa2xx_spi_read(drv_data, SSDR);
477ca632f55SGrant Likely 		drv_data->rx += n_bytes;
478ca632f55SGrant Likely 	}
479ca632f55SGrant Likely 
480ca632f55SGrant Likely 	return drv_data->rx == drv_data->rx_end;
481ca632f55SGrant Likely }
482ca632f55SGrant Likely 
483ca632f55SGrant Likely static int u8_writer(struct driver_data *drv_data)
484ca632f55SGrant Likely {
4854fdb2424SWeike Chen 	if (pxa2xx_spi_txfifo_full(drv_data)
486ca632f55SGrant Likely 		|| (drv_data->tx == drv_data->tx_end))
487ca632f55SGrant Likely 		return 0;
488ca632f55SGrant Likely 
489c039dd27SJarkko Nikula 	pxa2xx_spi_write(drv_data, SSDR, *(u8 *)(drv_data->tx));
490ca632f55SGrant Likely 	++drv_data->tx;
491ca632f55SGrant Likely 
492ca632f55SGrant Likely 	return 1;
493ca632f55SGrant Likely }
494ca632f55SGrant Likely 
495ca632f55SGrant Likely static int u8_reader(struct driver_data *drv_data)
496ca632f55SGrant Likely {
497c039dd27SJarkko Nikula 	while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
498ca632f55SGrant Likely 	       && (drv_data->rx < drv_data->rx_end)) {
499c039dd27SJarkko Nikula 		*(u8 *)(drv_data->rx) = pxa2xx_spi_read(drv_data, SSDR);
500ca632f55SGrant Likely 		++drv_data->rx;
501ca632f55SGrant Likely 	}
502ca632f55SGrant Likely 
503ca632f55SGrant Likely 	return drv_data->rx == drv_data->rx_end;
504ca632f55SGrant Likely }
505ca632f55SGrant Likely 
506ca632f55SGrant Likely static int u16_writer(struct driver_data *drv_data)
507ca632f55SGrant Likely {
5084fdb2424SWeike Chen 	if (pxa2xx_spi_txfifo_full(drv_data)
509ca632f55SGrant Likely 		|| (drv_data->tx == drv_data->tx_end))
510ca632f55SGrant Likely 		return 0;
511ca632f55SGrant Likely 
512c039dd27SJarkko Nikula 	pxa2xx_spi_write(drv_data, SSDR, *(u16 *)(drv_data->tx));
513ca632f55SGrant Likely 	drv_data->tx += 2;
514ca632f55SGrant Likely 
515ca632f55SGrant Likely 	return 1;
516ca632f55SGrant Likely }
517ca632f55SGrant Likely 
518ca632f55SGrant Likely static int u16_reader(struct driver_data *drv_data)
519ca632f55SGrant Likely {
520c039dd27SJarkko Nikula 	while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
521ca632f55SGrant Likely 	       && (drv_data->rx < drv_data->rx_end)) {
522c039dd27SJarkko Nikula 		*(u16 *)(drv_data->rx) = pxa2xx_spi_read(drv_data, SSDR);
523ca632f55SGrant Likely 		drv_data->rx += 2;
524ca632f55SGrant Likely 	}
525ca632f55SGrant Likely 
526ca632f55SGrant Likely 	return drv_data->rx == drv_data->rx_end;
527ca632f55SGrant Likely }
528ca632f55SGrant Likely 
529ca632f55SGrant Likely static int u32_writer(struct driver_data *drv_data)
530ca632f55SGrant Likely {
5314fdb2424SWeike Chen 	if (pxa2xx_spi_txfifo_full(drv_data)
532ca632f55SGrant Likely 		|| (drv_data->tx == drv_data->tx_end))
533ca632f55SGrant Likely 		return 0;
534ca632f55SGrant Likely 
535c039dd27SJarkko Nikula 	pxa2xx_spi_write(drv_data, SSDR, *(u32 *)(drv_data->tx));
536ca632f55SGrant Likely 	drv_data->tx += 4;
537ca632f55SGrant Likely 
538ca632f55SGrant Likely 	return 1;
539ca632f55SGrant Likely }
540ca632f55SGrant Likely 
541ca632f55SGrant Likely static int u32_reader(struct driver_data *drv_data)
542ca632f55SGrant Likely {
543c039dd27SJarkko Nikula 	while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
544ca632f55SGrant Likely 	       && (drv_data->rx < drv_data->rx_end)) {
545c039dd27SJarkko Nikula 		*(u32 *)(drv_data->rx) = pxa2xx_spi_read(drv_data, SSDR);
546ca632f55SGrant Likely 		drv_data->rx += 4;
547ca632f55SGrant Likely 	}
548ca632f55SGrant Likely 
549ca632f55SGrant Likely 	return drv_data->rx == drv_data->rx_end;
550ca632f55SGrant Likely }
551ca632f55SGrant Likely 
552cd7bed00SMika Westerberg void *pxa2xx_spi_next_transfer(struct driver_data *drv_data)
553ca632f55SGrant Likely {
5544fc0caacSJarkko Nikula 	struct spi_message *msg = drv_data->master->cur_msg;
555ca632f55SGrant Likely 	struct spi_transfer *trans = drv_data->cur_transfer;
556ca632f55SGrant Likely 
557ca632f55SGrant Likely 	/* Move to next transfer */
558ca632f55SGrant Likely 	if (trans->transfer_list.next != &msg->transfers) {
559ca632f55SGrant Likely 		drv_data->cur_transfer =
560ca632f55SGrant Likely 			list_entry(trans->transfer_list.next,
561ca632f55SGrant Likely 					struct spi_transfer,
562ca632f55SGrant Likely 					transfer_list);
563ca632f55SGrant Likely 		return RUNNING_STATE;
564ca632f55SGrant Likely 	} else
565ca632f55SGrant Likely 		return DONE_STATE;
566ca632f55SGrant Likely }
567ca632f55SGrant Likely 
568ca632f55SGrant Likely /* caller already set message->status; dma and pio irqs are blocked */
569ca632f55SGrant Likely static void giveback(struct driver_data *drv_data)
570ca632f55SGrant Likely {
571ca632f55SGrant Likely 	struct spi_transfer* last_transfer;
572ca632f55SGrant Likely 	struct spi_message *msg;
573ca632f55SGrant Likely 
5744fc0caacSJarkko Nikula 	msg = drv_data->master->cur_msg;
575ca632f55SGrant Likely 	drv_data->cur_transfer = NULL;
576ca632f55SGrant Likely 
57723e2c2aaSAxel Lin 	last_transfer = list_last_entry(&msg->transfers, struct spi_transfer,
578ca632f55SGrant Likely 					transfer_list);
579ca632f55SGrant Likely 
580ca632f55SGrant Likely 	/* Delay if requested before any change in chip select */
581ca632f55SGrant Likely 	if (last_transfer->delay_usecs)
582ca632f55SGrant Likely 		udelay(last_transfer->delay_usecs);
583ca632f55SGrant Likely 
584ca632f55SGrant Likely 	/* Drop chip select UNLESS cs_change is true or we are returning
585ca632f55SGrant Likely 	 * a message with an error, or next message is for another chip
586ca632f55SGrant Likely 	 */
587ca632f55SGrant Likely 	if (!last_transfer->cs_change)
588ca632f55SGrant Likely 		cs_deassert(drv_data);
589ca632f55SGrant Likely 	else {
590ca632f55SGrant Likely 		struct spi_message *next_msg;
591ca632f55SGrant Likely 
592ca632f55SGrant Likely 		/* Holding of cs was hinted, but we need to make sure
593ca632f55SGrant Likely 		 * the next message is for the same chip.  Don't waste
594ca632f55SGrant Likely 		 * time with the following tests unless this was hinted.
595ca632f55SGrant Likely 		 *
596ca632f55SGrant Likely 		 * We cannot postpone this until pump_messages, because
597ca632f55SGrant Likely 		 * after calling msg->complete (below) the driver that
598ca632f55SGrant Likely 		 * sent the current message could be unloaded, which
599ca632f55SGrant Likely 		 * could invalidate the cs_control() callback...
600ca632f55SGrant Likely 		 */
601ca632f55SGrant Likely 
602ca632f55SGrant Likely 		/* get a pointer to the next message, if any */
6037f86bde9SMika Westerberg 		next_msg = spi_get_next_queued_message(drv_data->master);
604ca632f55SGrant Likely 
605ca632f55SGrant Likely 		/* see if the next and current messages point
606ca632f55SGrant Likely 		 * to the same chip
607ca632f55SGrant Likely 		 */
608a52db659SChristophe Ricard 		if ((next_msg && next_msg->spi != msg->spi) ||
609a52db659SChristophe Ricard 		    msg->state == ERROR_STATE)
610ca632f55SGrant Likely 			cs_deassert(drv_data);
611ca632f55SGrant Likely 	}
612ca632f55SGrant Likely 
613c957e8f0SMika Westerberg 	spi_finalize_current_message(drv_data->master);
614ca632f55SGrant Likely }
615ca632f55SGrant Likely 
616ca632f55SGrant Likely static void reset_sccr1(struct driver_data *drv_data)
617ca632f55SGrant Likely {
61896579a4eSJarkko Nikula 	struct chip_data *chip =
61996579a4eSJarkko Nikula 		spi_get_ctldata(drv_data->master->cur_msg->spi);
620ca632f55SGrant Likely 	u32 sccr1_reg;
621ca632f55SGrant Likely 
622c039dd27SJarkko Nikula 	sccr1_reg = pxa2xx_spi_read(drv_data, SSCR1) & ~drv_data->int_cr1;
623152bc19eSAndy Shevchenko 	switch (drv_data->ssp_type) {
624152bc19eSAndy Shevchenko 	case QUARK_X1000_SSP:
625152bc19eSAndy Shevchenko 		sccr1_reg &= ~QUARK_X1000_SSCR1_RFT;
626152bc19eSAndy Shevchenko 		break;
6277c7289a4SAndy Shevchenko 	case CE4100_SSP:
6287c7289a4SAndy Shevchenko 		sccr1_reg &= ~CE4100_SSCR1_RFT;
6297c7289a4SAndy Shevchenko 		break;
630152bc19eSAndy Shevchenko 	default:
631ca632f55SGrant Likely 		sccr1_reg &= ~SSCR1_RFT;
632152bc19eSAndy Shevchenko 		break;
633152bc19eSAndy Shevchenko 	}
634ca632f55SGrant Likely 	sccr1_reg |= chip->threshold;
635c039dd27SJarkko Nikula 	pxa2xx_spi_write(drv_data, SSCR1, sccr1_reg);
636ca632f55SGrant Likely }
637ca632f55SGrant Likely 
638ca632f55SGrant Likely static void int_error_stop(struct driver_data *drv_data, const char* msg)
639ca632f55SGrant Likely {
640ca632f55SGrant Likely 	/* Stop and reset SSP */
641ca632f55SGrant Likely 	write_SSSR_CS(drv_data, drv_data->clear_sr);
642ca632f55SGrant Likely 	reset_sccr1(drv_data);
643ca632f55SGrant Likely 	if (!pxa25x_ssp_comp(drv_data))
644c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, SSTO, 0);
645cd7bed00SMika Westerberg 	pxa2xx_spi_flush(drv_data);
646c039dd27SJarkko Nikula 	pxa2xx_spi_write(drv_data, SSCR0,
647c039dd27SJarkko Nikula 			 pxa2xx_spi_read(drv_data, SSCR0) & ~SSCR0_SSE);
648ca632f55SGrant Likely 
649ca632f55SGrant Likely 	dev_err(&drv_data->pdev->dev, "%s\n", msg);
650ca632f55SGrant Likely 
6514fc0caacSJarkko Nikula 	drv_data->master->cur_msg->state = ERROR_STATE;
652ca632f55SGrant Likely 	tasklet_schedule(&drv_data->pump_transfers);
653ca632f55SGrant Likely }
654ca632f55SGrant Likely 
655ca632f55SGrant Likely static void int_transfer_complete(struct driver_data *drv_data)
656ca632f55SGrant Likely {
65707550df0SJarkko Nikula 	/* Clear and disable interrupts */
658ca632f55SGrant Likely 	write_SSSR_CS(drv_data, drv_data->clear_sr);
659ca632f55SGrant Likely 	reset_sccr1(drv_data);
660ca632f55SGrant Likely 	if (!pxa25x_ssp_comp(drv_data))
661c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, SSTO, 0);
662ca632f55SGrant Likely 
663ca632f55SGrant Likely 	/* Update total byte transferred return count actual bytes read */
6644fc0caacSJarkko Nikula 	drv_data->master->cur_msg->actual_length += drv_data->len -
665ca632f55SGrant Likely 				(drv_data->rx_end - drv_data->rx);
666ca632f55SGrant Likely 
667ca632f55SGrant Likely 	/* Transfer delays and chip select release are
668ca632f55SGrant Likely 	 * handled in pump_transfers or giveback
669ca632f55SGrant Likely 	 */
670ca632f55SGrant Likely 
671ca632f55SGrant Likely 	/* Move to next transfer */
6724fc0caacSJarkko Nikula 	drv_data->master->cur_msg->state = pxa2xx_spi_next_transfer(drv_data);
673ca632f55SGrant Likely 
674ca632f55SGrant Likely 	/* Schedule transfer tasklet */
675ca632f55SGrant Likely 	tasklet_schedule(&drv_data->pump_transfers);
676ca632f55SGrant Likely }
677ca632f55SGrant Likely 
678ca632f55SGrant Likely static irqreturn_t interrupt_transfer(struct driver_data *drv_data)
679ca632f55SGrant Likely {
680c039dd27SJarkko Nikula 	u32 irq_mask = (pxa2xx_spi_read(drv_data, SSCR1) & SSCR1_TIE) ?
681ca632f55SGrant Likely 		       drv_data->mask_sr : drv_data->mask_sr & ~SSSR_TFS;
682ca632f55SGrant Likely 
683c039dd27SJarkko Nikula 	u32 irq_status = pxa2xx_spi_read(drv_data, SSSR) & irq_mask;
684ca632f55SGrant Likely 
685ca632f55SGrant Likely 	if (irq_status & SSSR_ROR) {
686ca632f55SGrant Likely 		int_error_stop(drv_data, "interrupt_transfer: fifo overrun");
687ca632f55SGrant Likely 		return IRQ_HANDLED;
688ca632f55SGrant Likely 	}
689ca632f55SGrant Likely 
690ca632f55SGrant Likely 	if (irq_status & SSSR_TINT) {
691c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, SSSR, SSSR_TINT);
692ca632f55SGrant Likely 		if (drv_data->read(drv_data)) {
693ca632f55SGrant Likely 			int_transfer_complete(drv_data);
694ca632f55SGrant Likely 			return IRQ_HANDLED;
695ca632f55SGrant Likely 		}
696ca632f55SGrant Likely 	}
697ca632f55SGrant Likely 
698ca632f55SGrant Likely 	/* Drain rx fifo, Fill tx fifo and prevent overruns */
699ca632f55SGrant Likely 	do {
700ca632f55SGrant Likely 		if (drv_data->read(drv_data)) {
701ca632f55SGrant Likely 			int_transfer_complete(drv_data);
702ca632f55SGrant Likely 			return IRQ_HANDLED;
703ca632f55SGrant Likely 		}
704ca632f55SGrant Likely 	} while (drv_data->write(drv_data));
705ca632f55SGrant Likely 
706ca632f55SGrant Likely 	if (drv_data->read(drv_data)) {
707ca632f55SGrant Likely 		int_transfer_complete(drv_data);
708ca632f55SGrant Likely 		return IRQ_HANDLED;
709ca632f55SGrant Likely 	}
710ca632f55SGrant Likely 
711ca632f55SGrant Likely 	if (drv_data->tx == drv_data->tx_end) {
712ca632f55SGrant Likely 		u32 bytes_left;
713ca632f55SGrant Likely 		u32 sccr1_reg;
714ca632f55SGrant Likely 
715c039dd27SJarkko Nikula 		sccr1_reg = pxa2xx_spi_read(drv_data, SSCR1);
716ca632f55SGrant Likely 		sccr1_reg &= ~SSCR1_TIE;
717ca632f55SGrant Likely 
718ca632f55SGrant Likely 		/*
719ca632f55SGrant Likely 		 * PXA25x_SSP has no timeout, set up rx threshould for the
720ca632f55SGrant Likely 		 * remaining RX bytes.
721ca632f55SGrant Likely 		 */
722ca632f55SGrant Likely 		if (pxa25x_ssp_comp(drv_data)) {
7234fdb2424SWeike Chen 			u32 rx_thre;
724ca632f55SGrant Likely 
7254fdb2424SWeike Chen 			pxa2xx_spi_clear_rx_thre(drv_data, &sccr1_reg);
726ca632f55SGrant Likely 
727ca632f55SGrant Likely 			bytes_left = drv_data->rx_end - drv_data->rx;
728ca632f55SGrant Likely 			switch (drv_data->n_bytes) {
729ca632f55SGrant Likely 			case 4:
730ca632f55SGrant Likely 				bytes_left >>= 1;
731ca632f55SGrant Likely 			case 2:
732ca632f55SGrant Likely 				bytes_left >>= 1;
733ca632f55SGrant Likely 			}
734ca632f55SGrant Likely 
7354fdb2424SWeike Chen 			rx_thre = pxa2xx_spi_get_rx_default_thre(drv_data);
7364fdb2424SWeike Chen 			if (rx_thre > bytes_left)
7374fdb2424SWeike Chen 				rx_thre = bytes_left;
738ca632f55SGrant Likely 
7394fdb2424SWeike Chen 			pxa2xx_spi_set_rx_thre(drv_data, &sccr1_reg, rx_thre);
740ca632f55SGrant Likely 		}
741c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, SSCR1, sccr1_reg);
742ca632f55SGrant Likely 	}
743ca632f55SGrant Likely 
744ca632f55SGrant Likely 	/* We did something */
745ca632f55SGrant Likely 	return IRQ_HANDLED;
746ca632f55SGrant Likely }
747ca632f55SGrant Likely 
748b0312482SJan Kiszka static void handle_bad_msg(struct driver_data *drv_data)
749b0312482SJan Kiszka {
750b0312482SJan Kiszka 	pxa2xx_spi_write(drv_data, SSCR0,
751b0312482SJan Kiszka 			 pxa2xx_spi_read(drv_data, SSCR0) & ~SSCR0_SSE);
752b0312482SJan Kiszka 	pxa2xx_spi_write(drv_data, SSCR1,
753b0312482SJan Kiszka 			 pxa2xx_spi_read(drv_data, SSCR1) & ~drv_data->int_cr1);
754b0312482SJan Kiszka 	if (!pxa25x_ssp_comp(drv_data))
755b0312482SJan Kiszka 		pxa2xx_spi_write(drv_data, SSTO, 0);
756b0312482SJan Kiszka 	write_SSSR_CS(drv_data, drv_data->clear_sr);
757b0312482SJan Kiszka 
758b0312482SJan Kiszka 	dev_err(&drv_data->pdev->dev,
759b0312482SJan Kiszka 		"bad message state in interrupt handler\n");
760b0312482SJan Kiszka }
761b0312482SJan Kiszka 
762ca632f55SGrant Likely static irqreturn_t ssp_int(int irq, void *dev_id)
763ca632f55SGrant Likely {
764ca632f55SGrant Likely 	struct driver_data *drv_data = dev_id;
7657d94a505SMika Westerberg 	u32 sccr1_reg;
766ca632f55SGrant Likely 	u32 mask = drv_data->mask_sr;
767ca632f55SGrant Likely 	u32 status;
768ca632f55SGrant Likely 
7697d94a505SMika Westerberg 	/*
7707d94a505SMika Westerberg 	 * The IRQ might be shared with other peripherals so we must first
7717d94a505SMika Westerberg 	 * check that are we RPM suspended or not. If we are we assume that
7727d94a505SMika Westerberg 	 * the IRQ was not for us (we shouldn't be RPM suspended when the
7737d94a505SMika Westerberg 	 * interrupt is enabled).
7747d94a505SMika Westerberg 	 */
7757d94a505SMika Westerberg 	if (pm_runtime_suspended(&drv_data->pdev->dev))
7767d94a505SMika Westerberg 		return IRQ_NONE;
7777d94a505SMika Westerberg 
778269e4a41SMika Westerberg 	/*
779269e4a41SMika Westerberg 	 * If the device is not yet in RPM suspended state and we get an
780269e4a41SMika Westerberg 	 * interrupt that is meant for another device, check if status bits
781269e4a41SMika Westerberg 	 * are all set to one. That means that the device is already
782269e4a41SMika Westerberg 	 * powered off.
783269e4a41SMika Westerberg 	 */
784c039dd27SJarkko Nikula 	status = pxa2xx_spi_read(drv_data, SSSR);
785269e4a41SMika Westerberg 	if (status == ~0)
786269e4a41SMika Westerberg 		return IRQ_NONE;
787269e4a41SMika Westerberg 
788c039dd27SJarkko Nikula 	sccr1_reg = pxa2xx_spi_read(drv_data, SSCR1);
789ca632f55SGrant Likely 
790ca632f55SGrant Likely 	/* Ignore possible writes if we don't need to write */
791ca632f55SGrant Likely 	if (!(sccr1_reg & SSCR1_TIE))
792ca632f55SGrant Likely 		mask &= ~SSSR_TFS;
793ca632f55SGrant Likely 
79402bc933eSTan, Jui Nee 	/* Ignore RX timeout interrupt if it is disabled */
79502bc933eSTan, Jui Nee 	if (!(sccr1_reg & SSCR1_TINTE))
79602bc933eSTan, Jui Nee 		mask &= ~SSSR_TINT;
79702bc933eSTan, Jui Nee 
798ca632f55SGrant Likely 	if (!(status & mask))
799ca632f55SGrant Likely 		return IRQ_NONE;
800ca632f55SGrant Likely 
801e51e9b93SJan Kiszka 	pxa2xx_spi_write(drv_data, SSCR1, sccr1_reg & ~drv_data->int_cr1);
802e51e9b93SJan Kiszka 	pxa2xx_spi_write(drv_data, SSCR1, sccr1_reg);
803e51e9b93SJan Kiszka 
8044fc0caacSJarkko Nikula 	if (!drv_data->master->cur_msg) {
805b0312482SJan Kiszka 		handle_bad_msg(drv_data);
806ca632f55SGrant Likely 		/* Never fail */
807ca632f55SGrant Likely 		return IRQ_HANDLED;
808ca632f55SGrant Likely 	}
809ca632f55SGrant Likely 
810ca632f55SGrant Likely 	return drv_data->transfer_handler(drv_data);
811ca632f55SGrant Likely }
812ca632f55SGrant Likely 
813e5262d05SWeike Chen /*
8149df461ecSAndy Shevchenko  * The Quark SPI has an additional 24 bit register (DDS_CLK_RATE) to multiply
8159df461ecSAndy Shevchenko  * input frequency by fractions of 2^24. It also has a divider by 5.
8169df461ecSAndy Shevchenko  *
8179df461ecSAndy Shevchenko  * There are formulas to get baud rate value for given input frequency and
8189df461ecSAndy Shevchenko  * divider parameters, such as DDS_CLK_RATE and SCR:
8199df461ecSAndy Shevchenko  *
8209df461ecSAndy Shevchenko  * Fsys = 200MHz
8219df461ecSAndy Shevchenko  *
8229df461ecSAndy Shevchenko  * Fssp = Fsys * DDS_CLK_RATE / 2^24			(1)
8239df461ecSAndy Shevchenko  * Baud rate = Fsclk = Fssp / (2 * (SCR + 1))		(2)
8249df461ecSAndy Shevchenko  *
8259df461ecSAndy Shevchenko  * DDS_CLK_RATE either 2^n or 2^n / 5.
8269df461ecSAndy Shevchenko  * SCR is in range 0 .. 255
8279df461ecSAndy Shevchenko  *
8289df461ecSAndy Shevchenko  * Divisor = 5^i * 2^j * 2 * k
8299df461ecSAndy Shevchenko  *       i = [0, 1]      i = 1 iff j = 0 or j > 3
8309df461ecSAndy Shevchenko  *       j = [0, 23]     j = 0 iff i = 1
8319df461ecSAndy Shevchenko  *       k = [1, 256]
8329df461ecSAndy Shevchenko  * Special case: j = 0, i = 1: Divisor = 2 / 5
8339df461ecSAndy Shevchenko  *
8349df461ecSAndy Shevchenko  * Accordingly to the specification the recommended values for DDS_CLK_RATE
8359df461ecSAndy Shevchenko  * are:
8369df461ecSAndy Shevchenko  *	Case 1:		2^n, n = [0, 23]
8379df461ecSAndy Shevchenko  *	Case 2:		2^24 * 2 / 5 (0x666666)
8389df461ecSAndy Shevchenko  *	Case 3:		less than or equal to 2^24 / 5 / 16 (0x33333)
8399df461ecSAndy Shevchenko  *
8409df461ecSAndy Shevchenko  * In all cases the lowest possible value is better.
8419df461ecSAndy Shevchenko  *
8429df461ecSAndy Shevchenko  * The function calculates parameters for all cases and chooses the one closest
8439df461ecSAndy Shevchenko  * to the asked baud rate.
844e5262d05SWeike Chen  */
8459df461ecSAndy Shevchenko static unsigned int quark_x1000_get_clk_div(int rate, u32 *dds)
846e5262d05SWeike Chen {
8479df461ecSAndy Shevchenko 	unsigned long xtal = 200000000;
8489df461ecSAndy Shevchenko 	unsigned long fref = xtal / 2;		/* mandatory division by 2,
8499df461ecSAndy Shevchenko 						   see (2) */
8509df461ecSAndy Shevchenko 						/* case 3 */
8519df461ecSAndy Shevchenko 	unsigned long fref1 = fref / 2;		/* case 1 */
8529df461ecSAndy Shevchenko 	unsigned long fref2 = fref * 2 / 5;	/* case 2 */
8539df461ecSAndy Shevchenko 	unsigned long scale;
8549df461ecSAndy Shevchenko 	unsigned long q, q1, q2;
8559df461ecSAndy Shevchenko 	long r, r1, r2;
8569df461ecSAndy Shevchenko 	u32 mul;
857e5262d05SWeike Chen 
8589df461ecSAndy Shevchenko 	/* Case 1 */
8599df461ecSAndy Shevchenko 
8609df461ecSAndy Shevchenko 	/* Set initial value for DDS_CLK_RATE */
8619df461ecSAndy Shevchenko 	mul = (1 << 24) >> 1;
8629df461ecSAndy Shevchenko 
8639df461ecSAndy Shevchenko 	/* Calculate initial quot */
8643ad48062SAndy Shevchenko 	q1 = DIV_ROUND_UP(fref1, rate);
8659df461ecSAndy Shevchenko 
8669df461ecSAndy Shevchenko 	/* Scale q1 if it's too big */
8679df461ecSAndy Shevchenko 	if (q1 > 256) {
8689df461ecSAndy Shevchenko 		/* Scale q1 to range [1, 512] */
8699df461ecSAndy Shevchenko 		scale = fls_long(q1 - 1);
8709df461ecSAndy Shevchenko 		if (scale > 9) {
8719df461ecSAndy Shevchenko 			q1 >>= scale - 9;
8729df461ecSAndy Shevchenko 			mul >>= scale - 9;
8739df461ecSAndy Shevchenko 		}
8749df461ecSAndy Shevchenko 
8759df461ecSAndy Shevchenko 		/* Round the result if we have a remainder */
8769df461ecSAndy Shevchenko 		q1 += q1 & 1;
8779df461ecSAndy Shevchenko 	}
8789df461ecSAndy Shevchenko 
8799df461ecSAndy Shevchenko 	/* Decrease DDS_CLK_RATE as much as we can without loss in precision */
8809df461ecSAndy Shevchenko 	scale = __ffs(q1);
8819df461ecSAndy Shevchenko 	q1 >>= scale;
8829df461ecSAndy Shevchenko 	mul >>= scale;
8839df461ecSAndy Shevchenko 
8849df461ecSAndy Shevchenko 	/* Get the remainder */
8859df461ecSAndy Shevchenko 	r1 = abs(fref1 / (1 << (24 - fls_long(mul))) / q1 - rate);
8869df461ecSAndy Shevchenko 
8879df461ecSAndy Shevchenko 	/* Case 2 */
8889df461ecSAndy Shevchenko 
8893ad48062SAndy Shevchenko 	q2 = DIV_ROUND_UP(fref2, rate);
8909df461ecSAndy Shevchenko 	r2 = abs(fref2 / q2 - rate);
8919df461ecSAndy Shevchenko 
8929df461ecSAndy Shevchenko 	/*
8939df461ecSAndy Shevchenko 	 * Choose the best between two: less remainder we have the better. We
8949df461ecSAndy Shevchenko 	 * can't go case 2 if q2 is greater than 256 since SCR register can
8959df461ecSAndy Shevchenko 	 * hold only values 0 .. 255.
8969df461ecSAndy Shevchenko 	 */
8979df461ecSAndy Shevchenko 	if (r2 >= r1 || q2 > 256) {
8989df461ecSAndy Shevchenko 		/* case 1 is better */
8999df461ecSAndy Shevchenko 		r = r1;
9009df461ecSAndy Shevchenko 		q = q1;
9019df461ecSAndy Shevchenko 	} else {
9029df461ecSAndy Shevchenko 		/* case 2 is better */
9039df461ecSAndy Shevchenko 		r = r2;
9049df461ecSAndy Shevchenko 		q = q2;
9059df461ecSAndy Shevchenko 		mul = (1 << 24) * 2 / 5;
9069df461ecSAndy Shevchenko 	}
9079df461ecSAndy Shevchenko 
9083ad48062SAndy Shevchenko 	/* Check case 3 only if the divisor is big enough */
9099df461ecSAndy Shevchenko 	if (fref / rate >= 80) {
9109df461ecSAndy Shevchenko 		u64 fssp;
9119df461ecSAndy Shevchenko 		u32 m;
9129df461ecSAndy Shevchenko 
9139df461ecSAndy Shevchenko 		/* Calculate initial quot */
9143ad48062SAndy Shevchenko 		q1 = DIV_ROUND_UP(fref, rate);
9159df461ecSAndy Shevchenko 		m = (1 << 24) / q1;
9169df461ecSAndy Shevchenko 
9179df461ecSAndy Shevchenko 		/* Get the remainder */
9189df461ecSAndy Shevchenko 		fssp = (u64)fref * m;
9199df461ecSAndy Shevchenko 		do_div(fssp, 1 << 24);
9209df461ecSAndy Shevchenko 		r1 = abs(fssp - rate);
9219df461ecSAndy Shevchenko 
9229df461ecSAndy Shevchenko 		/* Choose this one if it suits better */
9239df461ecSAndy Shevchenko 		if (r1 < r) {
9249df461ecSAndy Shevchenko 			/* case 3 is better */
9259df461ecSAndy Shevchenko 			q = 1;
9269df461ecSAndy Shevchenko 			mul = m;
927e5262d05SWeike Chen 		}
928e5262d05SWeike Chen 	}
929e5262d05SWeike Chen 
9309df461ecSAndy Shevchenko 	*dds = mul;
9319df461ecSAndy Shevchenko 	return q - 1;
932e5262d05SWeike Chen }
933e5262d05SWeike Chen 
9343343b7a6SMika Westerberg static unsigned int ssp_get_clk_div(struct driver_data *drv_data, int rate)
935ca632f55SGrant Likely {
9360eca7cf2SJarkko Nikula 	unsigned long ssp_clk = drv_data->master->max_speed_hz;
9373343b7a6SMika Westerberg 	const struct ssp_device *ssp = drv_data->ssp;
9383343b7a6SMika Westerberg 
9393343b7a6SMika Westerberg 	rate = min_t(int, ssp_clk, rate);
940ca632f55SGrant Likely 
941ca632f55SGrant Likely 	if (ssp->type == PXA25x_SSP || ssp->type == CE4100_SSP)
942025ffe88SAndy Shevchenko 		return (ssp_clk / (2 * rate) - 1) & 0xff;
943ca632f55SGrant Likely 	else
944025ffe88SAndy Shevchenko 		return (ssp_clk / rate - 1) & 0xfff;
945ca632f55SGrant Likely }
946ca632f55SGrant Likely 
947e5262d05SWeike Chen static unsigned int pxa2xx_ssp_get_clk_div(struct driver_data *drv_data,
948d2c2f6a4SAndy Shevchenko 					   int rate)
949e5262d05SWeike Chen {
95096579a4eSJarkko Nikula 	struct chip_data *chip =
95196579a4eSJarkko Nikula 		spi_get_ctldata(drv_data->master->cur_msg->spi);
952025ffe88SAndy Shevchenko 	unsigned int clk_div;
953e5262d05SWeike Chen 
954e5262d05SWeike Chen 	switch (drv_data->ssp_type) {
955e5262d05SWeike Chen 	case QUARK_X1000_SSP:
9569df461ecSAndy Shevchenko 		clk_div = quark_x1000_get_clk_div(rate, &chip->dds_rate);
957eecacf73SDan Carpenter 		break;
958e5262d05SWeike Chen 	default:
959025ffe88SAndy Shevchenko 		clk_div = ssp_get_clk_div(drv_data, rate);
960eecacf73SDan Carpenter 		break;
961e5262d05SWeike Chen 	}
962025ffe88SAndy Shevchenko 	return clk_div << 8;
963e5262d05SWeike Chen }
964e5262d05SWeike Chen 
965*3cc7b0e3SJarkko Nikula static bool pxa2xx_spi_can_dma(struct spi_controller *master,
966b6ced294SJarkko Nikula 			       struct spi_device *spi,
967b6ced294SJarkko Nikula 			       struct spi_transfer *xfer)
968b6ced294SJarkko Nikula {
969b6ced294SJarkko Nikula 	struct chip_data *chip = spi_get_ctldata(spi);
970b6ced294SJarkko Nikula 
971b6ced294SJarkko Nikula 	return chip->enable_dma &&
972b6ced294SJarkko Nikula 	       xfer->len <= MAX_DMA_LEN &&
973b6ced294SJarkko Nikula 	       xfer->len >= chip->dma_burst_size;
974b6ced294SJarkko Nikula }
975b6ced294SJarkko Nikula 
976ca632f55SGrant Likely static void pump_transfers(unsigned long data)
977ca632f55SGrant Likely {
978ca632f55SGrant Likely 	struct driver_data *drv_data = (struct driver_data *)data;
979*3cc7b0e3SJarkko Nikula 	struct spi_controller *master = drv_data->master;
9804fc0caacSJarkko Nikula 	struct spi_message *message = master->cur_msg;
98196579a4eSJarkko Nikula 	struct chip_data *chip = spi_get_ctldata(message->spi);
98296579a4eSJarkko Nikula 	u32 dma_thresh = chip->dma_threshold;
98396579a4eSJarkko Nikula 	u32 dma_burst = chip->dma_burst_size;
98496579a4eSJarkko Nikula 	u32 change_mask = pxa2xx_spi_get_ssrc1_change_mask(drv_data);
985bffc967eSJarkko Nikula 	struct spi_transfer *transfer;
986bffc967eSJarkko Nikula 	struct spi_transfer *previous;
987bffc967eSJarkko Nikula 	u32 clk_div;
988bffc967eSJarkko Nikula 	u8 bits;
989bffc967eSJarkko Nikula 	u32 speed;
990ca632f55SGrant Likely 	u32 cr0;
991ca632f55SGrant Likely 	u32 cr1;
9927d1f1bf6SAndy Shevchenko 	int err;
993b6ced294SJarkko Nikula 	int dma_mapped;
994ca632f55SGrant Likely 
995ca632f55SGrant Likely 	/* Get current state information */
996ca632f55SGrant Likely 	transfer = drv_data->cur_transfer;
997ca632f55SGrant Likely 
998ca632f55SGrant Likely 	/* Handle for abort */
999ca632f55SGrant Likely 	if (message->state == ERROR_STATE) {
1000ca632f55SGrant Likely 		message->status = -EIO;
1001ca632f55SGrant Likely 		giveback(drv_data);
1002ca632f55SGrant Likely 		return;
1003ca632f55SGrant Likely 	}
1004ca632f55SGrant Likely 
1005ca632f55SGrant Likely 	/* Handle end of message */
1006ca632f55SGrant Likely 	if (message->state == DONE_STATE) {
1007ca632f55SGrant Likely 		message->status = 0;
1008ca632f55SGrant Likely 		giveback(drv_data);
1009ca632f55SGrant Likely 		return;
1010ca632f55SGrant Likely 	}
1011ca632f55SGrant Likely 
1012ca632f55SGrant Likely 	/* Delay if requested at end of transfer before CS change */
1013ca632f55SGrant Likely 	if (message->state == RUNNING_STATE) {
1014ca632f55SGrant Likely 		previous = list_entry(transfer->transfer_list.prev,
1015ca632f55SGrant Likely 					struct spi_transfer,
1016ca632f55SGrant Likely 					transfer_list);
1017ca632f55SGrant Likely 		if (previous->delay_usecs)
1018ca632f55SGrant Likely 			udelay(previous->delay_usecs);
1019ca632f55SGrant Likely 
1020ca632f55SGrant Likely 		/* Drop chip select only if cs_change is requested */
1021ca632f55SGrant Likely 		if (previous->cs_change)
1022ca632f55SGrant Likely 			cs_deassert(drv_data);
1023ca632f55SGrant Likely 	}
1024ca632f55SGrant Likely 
1025cd7bed00SMika Westerberg 	/* Check if we can DMA this transfer */
1026b6ced294SJarkko Nikula 	if (transfer->len > MAX_DMA_LEN && chip->enable_dma) {
1027ca632f55SGrant Likely 
1028ca632f55SGrant Likely 		/* reject already-mapped transfers; PIO won't always work */
1029ca632f55SGrant Likely 		if (message->is_dma_mapped
1030ca632f55SGrant Likely 				|| transfer->rx_dma || transfer->tx_dma) {
1031ca632f55SGrant Likely 			dev_err(&drv_data->pdev->dev,
1032f6bd03a7SJarkko Nikula 				"pump_transfers: mapped transfer length of "
1033f6bd03a7SJarkko Nikula 				"%u is greater than %d\n",
1034ca632f55SGrant Likely 				transfer->len, MAX_DMA_LEN);
1035ca632f55SGrant Likely 			message->status = -EINVAL;
1036ca632f55SGrant Likely 			giveback(drv_data);
1037ca632f55SGrant Likely 			return;
1038ca632f55SGrant Likely 		}
1039ca632f55SGrant Likely 
1040ca632f55SGrant Likely 		/* warn ... we force this to PIO mode */
1041f6bd03a7SJarkko Nikula 		dev_warn_ratelimited(&message->spi->dev,
1042f6bd03a7SJarkko Nikula 				     "pump_transfers: DMA disabled for transfer length %ld "
1043ca632f55SGrant Likely 				     "greater than %d\n",
1044ca632f55SGrant Likely 				     (long)drv_data->len, MAX_DMA_LEN);
1045ca632f55SGrant Likely 	}
1046ca632f55SGrant Likely 
1047ca632f55SGrant Likely 	/* Setup the transfer state based on the type of transfer */
1048cd7bed00SMika Westerberg 	if (pxa2xx_spi_flush(drv_data) == 0) {
1049ca632f55SGrant Likely 		dev_err(&drv_data->pdev->dev, "pump_transfers: flush failed\n");
1050ca632f55SGrant Likely 		message->status = -EIO;
1051ca632f55SGrant Likely 		giveback(drv_data);
1052ca632f55SGrant Likely 		return;
1053ca632f55SGrant Likely 	}
1054ca632f55SGrant Likely 	drv_data->n_bytes = chip->n_bytes;
1055ca632f55SGrant Likely 	drv_data->tx = (void *)transfer->tx_buf;
1056ca632f55SGrant Likely 	drv_data->tx_end = drv_data->tx + transfer->len;
1057ca632f55SGrant Likely 	drv_data->rx = transfer->rx_buf;
1058ca632f55SGrant Likely 	drv_data->rx_end = drv_data->rx + transfer->len;
1059cd7bed00SMika Westerberg 	drv_data->len = transfer->len;
1060ca632f55SGrant Likely 	drv_data->write = drv_data->tx ? chip->write : null_writer;
1061ca632f55SGrant Likely 	drv_data->read = drv_data->rx ? chip->read : null_reader;
1062ca632f55SGrant Likely 
1063ca632f55SGrant Likely 	/* Change speed and bit per word on a per transfer */
1064ca632f55SGrant Likely 	bits = transfer->bits_per_word;
1065ca632f55SGrant Likely 	speed = transfer->speed_hz;
1066ca632f55SGrant Likely 
1067d2c2f6a4SAndy Shevchenko 	clk_div = pxa2xx_ssp_get_clk_div(drv_data, speed);
1068ca632f55SGrant Likely 
1069ca632f55SGrant Likely 	if (bits <= 8) {
1070ca632f55SGrant Likely 		drv_data->n_bytes = 1;
1071ca632f55SGrant Likely 		drv_data->read = drv_data->read != null_reader ?
1072ca632f55SGrant Likely 					u8_reader : null_reader;
1073ca632f55SGrant Likely 		drv_data->write = drv_data->write != null_writer ?
1074ca632f55SGrant Likely 					u8_writer : null_writer;
1075ca632f55SGrant Likely 	} else if (bits <= 16) {
1076ca632f55SGrant Likely 		drv_data->n_bytes = 2;
1077ca632f55SGrant Likely 		drv_data->read = drv_data->read != null_reader ?
1078ca632f55SGrant Likely 					u16_reader : null_reader;
1079ca632f55SGrant Likely 		drv_data->write = drv_data->write != null_writer ?
1080ca632f55SGrant Likely 					u16_writer : null_writer;
1081ca632f55SGrant Likely 	} else if (bits <= 32) {
1082ca632f55SGrant Likely 		drv_data->n_bytes = 4;
1083ca632f55SGrant Likely 		drv_data->read = drv_data->read != null_reader ?
1084ca632f55SGrant Likely 					u32_reader : null_reader;
1085ca632f55SGrant Likely 		drv_data->write = drv_data->write != null_writer ?
1086ca632f55SGrant Likely 					u32_writer : null_writer;
1087ca632f55SGrant Likely 	}
1088196b0e2cSJarkko Nikula 	/*
1089196b0e2cSJarkko Nikula 	 * if bits/word is changed in dma mode, then must check the
1090196b0e2cSJarkko Nikula 	 * thresholds and burst also
1091196b0e2cSJarkko Nikula 	 */
1092ca632f55SGrant Likely 	if (chip->enable_dma) {
1093cd7bed00SMika Westerberg 		if (pxa2xx_spi_set_dma_burst_and_threshold(chip,
1094cd7bed00SMika Westerberg 						message->spi,
1095ca632f55SGrant Likely 						bits, &dma_burst,
1096ca632f55SGrant Likely 						&dma_thresh))
1097f6bd03a7SJarkko Nikula 			dev_warn_ratelimited(&message->spi->dev,
1098f6bd03a7SJarkko Nikula 					     "pump_transfers: DMA burst size reduced to match bits_per_word\n");
1099ca632f55SGrant Likely 	}
1100ca632f55SGrant Likely 
1101ca632f55SGrant Likely 	message->state = RUNNING_STATE;
1102ca632f55SGrant Likely 
1103b6ced294SJarkko Nikula 	dma_mapped = master->can_dma &&
1104b6ced294SJarkko Nikula 		     master->can_dma(master, message->spi, transfer) &&
1105b6ced294SJarkko Nikula 		     master->cur_msg_mapped;
1106b6ced294SJarkko Nikula 	if (dma_mapped) {
1107ca632f55SGrant Likely 
1108ca632f55SGrant Likely 		/* Ensure we have the correct interrupt handler */
1109cd7bed00SMika Westerberg 		drv_data->transfer_handler = pxa2xx_spi_dma_transfer;
1110ca632f55SGrant Likely 
11117d1f1bf6SAndy Shevchenko 		err = pxa2xx_spi_dma_prepare(drv_data, dma_burst);
11127d1f1bf6SAndy Shevchenko 		if (err) {
11137d1f1bf6SAndy Shevchenko 			message->status = err;
11147d1f1bf6SAndy Shevchenko 			giveback(drv_data);
11157d1f1bf6SAndy Shevchenko 			return;
11167d1f1bf6SAndy Shevchenko 		}
1117ca632f55SGrant Likely 
1118ca632f55SGrant Likely 		/* Clear status and start DMA engine */
1119ca632f55SGrant Likely 		cr1 = chip->cr1 | dma_thresh | drv_data->dma_cr1;
1120c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, SSSR, drv_data->clear_sr);
1121cd7bed00SMika Westerberg 
1122cd7bed00SMika Westerberg 		pxa2xx_spi_dma_start(drv_data);
1123ca632f55SGrant Likely 	} else {
1124ca632f55SGrant Likely 		/* Ensure we have the correct interrupt handler	*/
1125ca632f55SGrant Likely 		drv_data->transfer_handler = interrupt_transfer;
1126ca632f55SGrant Likely 
1127ca632f55SGrant Likely 		/* Clear status  */
1128ca632f55SGrant Likely 		cr1 = chip->cr1 | chip->threshold | drv_data->int_cr1;
1129ca632f55SGrant Likely 		write_SSSR_CS(drv_data, drv_data->clear_sr);
1130ca632f55SGrant Likely 	}
1131ca632f55SGrant Likely 
1132ee03672dSJarkko Nikula 	/* NOTE:  PXA25x_SSP _could_ use external clocking ... */
1133ee03672dSJarkko Nikula 	cr0 = pxa2xx_configure_sscr0(drv_data, clk_div, bits);
1134ee03672dSJarkko Nikula 	if (!pxa25x_ssp_comp(drv_data))
1135ee03672dSJarkko Nikula 		dev_dbg(&message->spi->dev, "%u Hz actual, %s\n",
11362d7537d8SJarkko Nikula 			master->max_speed_hz
1137ee03672dSJarkko Nikula 				/ (1 + ((cr0 & SSCR0_SCR(0xfff)) >> 8)),
1138b6ced294SJarkko Nikula 			dma_mapped ? "DMA" : "PIO");
1139ee03672dSJarkko Nikula 	else
1140ee03672dSJarkko Nikula 		dev_dbg(&message->spi->dev, "%u Hz actual, %s\n",
11412d7537d8SJarkko Nikula 			master->max_speed_hz / 2
1142ee03672dSJarkko Nikula 				/ (1 + ((cr0 & SSCR0_SCR(0x0ff)) >> 8)),
1143b6ced294SJarkko Nikula 			dma_mapped ? "DMA" : "PIO");
1144ee03672dSJarkko Nikula 
1145a0d2642eSMika Westerberg 	if (is_lpss_ssp(drv_data)) {
1146c039dd27SJarkko Nikula 		if ((pxa2xx_spi_read(drv_data, SSIRF) & 0xff)
1147c039dd27SJarkko Nikula 		    != chip->lpss_rx_threshold)
1148c039dd27SJarkko Nikula 			pxa2xx_spi_write(drv_data, SSIRF,
1149c039dd27SJarkko Nikula 					 chip->lpss_rx_threshold);
1150c039dd27SJarkko Nikula 		if ((pxa2xx_spi_read(drv_data, SSITF) & 0xffff)
1151c039dd27SJarkko Nikula 		    != chip->lpss_tx_threshold)
1152c039dd27SJarkko Nikula 			pxa2xx_spi_write(drv_data, SSITF,
1153c039dd27SJarkko Nikula 					 chip->lpss_tx_threshold);
1154a0d2642eSMika Westerberg 	}
1155a0d2642eSMika Westerberg 
1156e5262d05SWeike Chen 	if (is_quark_x1000_ssp(drv_data) &&
1157c039dd27SJarkko Nikula 	    (pxa2xx_spi_read(drv_data, DDS_RATE) != chip->dds_rate))
1158c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, DDS_RATE, chip->dds_rate);
1159e5262d05SWeike Chen 
1160ca632f55SGrant Likely 	/* see if we need to reload the config registers */
1161c039dd27SJarkko Nikula 	if ((pxa2xx_spi_read(drv_data, SSCR0) != cr0)
1162c039dd27SJarkko Nikula 	    || (pxa2xx_spi_read(drv_data, SSCR1) & change_mask)
1163c039dd27SJarkko Nikula 	    != (cr1 & change_mask)) {
1164ca632f55SGrant Likely 		/* stop the SSP, and update the other bits */
1165c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, SSCR0, cr0 & ~SSCR0_SSE);
1166ca632f55SGrant Likely 		if (!pxa25x_ssp_comp(drv_data))
1167c039dd27SJarkko Nikula 			pxa2xx_spi_write(drv_data, SSTO, chip->timeout);
1168ca632f55SGrant Likely 		/* first set CR1 without interrupt and service enables */
1169c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, SSCR1, cr1 & change_mask);
1170ca632f55SGrant Likely 		/* restart the SSP */
1171c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, SSCR0, cr0);
1172ca632f55SGrant Likely 
1173ca632f55SGrant Likely 	} else {
1174ca632f55SGrant Likely 		if (!pxa25x_ssp_comp(drv_data))
1175c039dd27SJarkko Nikula 			pxa2xx_spi_write(drv_data, SSTO, chip->timeout);
1176ca632f55SGrant Likely 	}
1177ca632f55SGrant Likely 
1178ca632f55SGrant Likely 	cs_assert(drv_data);
1179ca632f55SGrant Likely 
1180ca632f55SGrant Likely 	/* after chip select, release the data by enabling service
1181ca632f55SGrant Likely 	 * requests and interrupts, without changing any mode bits */
1182c039dd27SJarkko Nikula 	pxa2xx_spi_write(drv_data, SSCR1, cr1);
1183ca632f55SGrant Likely }
1184ca632f55SGrant Likely 
1185*3cc7b0e3SJarkko Nikula static int pxa2xx_spi_transfer_one_message(struct spi_controller *master,
11867f86bde9SMika Westerberg 					   struct spi_message *msg)
1187ca632f55SGrant Likely {
1188*3cc7b0e3SJarkko Nikula 	struct driver_data *drv_data = spi_controller_get_devdata(master);
1189ca632f55SGrant Likely 
1190ca632f55SGrant Likely 	/* Initial message state*/
11914fc0caacSJarkko Nikula 	msg->state = START_STATE;
11924fc0caacSJarkko Nikula 	drv_data->cur_transfer = list_entry(msg->transfers.next,
1193ca632f55SGrant Likely 						struct spi_transfer,
1194ca632f55SGrant Likely 						transfer_list);
1195ca632f55SGrant Likely 
1196ca632f55SGrant Likely 	/* Mark as busy and launch transfers */
1197ca632f55SGrant Likely 	tasklet_schedule(&drv_data->pump_transfers);
1198ca632f55SGrant Likely 	return 0;
1199ca632f55SGrant Likely }
1200ca632f55SGrant Likely 
1201*3cc7b0e3SJarkko Nikula static int pxa2xx_spi_unprepare_transfer(struct spi_controller *master)
12027d94a505SMika Westerberg {
1203*3cc7b0e3SJarkko Nikula 	struct driver_data *drv_data = spi_controller_get_devdata(master);
12047d94a505SMika Westerberg 
12057d94a505SMika Westerberg 	/* Disable the SSP now */
1206c039dd27SJarkko Nikula 	pxa2xx_spi_write(drv_data, SSCR0,
1207c039dd27SJarkko Nikula 			 pxa2xx_spi_read(drv_data, SSCR0) & ~SSCR0_SSE);
12087d94a505SMika Westerberg 
12097d94a505SMika Westerberg 	return 0;
12107d94a505SMika Westerberg }
12117d94a505SMika Westerberg 
1212ca632f55SGrant Likely static int setup_cs(struct spi_device *spi, struct chip_data *chip,
1213ca632f55SGrant Likely 		    struct pxa2xx_spi_chip *chip_info)
1214ca632f55SGrant Likely {
1215*3cc7b0e3SJarkko Nikula 	struct driver_data *drv_data =
1216*3cc7b0e3SJarkko Nikula 		spi_controller_get_devdata(spi->controller);
1217c18d925fSJan Kiszka 	struct gpio_desc *gpiod;
1218ca632f55SGrant Likely 	int err = 0;
1219ca632f55SGrant Likely 
122099f499cdSMika Westerberg 	if (chip == NULL)
122199f499cdSMika Westerberg 		return 0;
122299f499cdSMika Westerberg 
12236ac5a435SAndy Shevchenko 	if (drv_data->cs_gpiods) {
12246ac5a435SAndy Shevchenko 		gpiod = drv_data->cs_gpiods[spi->chip_select];
12256ac5a435SAndy Shevchenko 		if (gpiod) {
1226c18d925fSJan Kiszka 			chip->gpiod_cs = gpiod;
122799f499cdSMika Westerberg 			chip->gpio_cs_inverted = spi->mode & SPI_CS_HIGH;
122899f499cdSMika Westerberg 			gpiod_set_value(gpiod, chip->gpio_cs_inverted);
12296ac5a435SAndy Shevchenko 		}
123099f499cdSMika Westerberg 
123199f499cdSMika Westerberg 		return 0;
123299f499cdSMika Westerberg 	}
123399f499cdSMika Westerberg 
123499f499cdSMika Westerberg 	if (chip_info == NULL)
1235ca632f55SGrant Likely 		return 0;
1236ca632f55SGrant Likely 
1237ca632f55SGrant Likely 	/* NOTE: setup() can be called multiple times, possibly with
1238ca632f55SGrant Likely 	 * different chip_info, release previously requested GPIO
1239ca632f55SGrant Likely 	 */
1240c18d925fSJan Kiszka 	if (chip->gpiod_cs) {
1241a885eebcSMark Brown 		gpiod_put(chip->gpiod_cs);
1242c18d925fSJan Kiszka 		chip->gpiod_cs = NULL;
1243c18d925fSJan Kiszka 	}
1244ca632f55SGrant Likely 
1245ca632f55SGrant Likely 	/* If (*cs_control) is provided, ignore GPIO chip select */
1246ca632f55SGrant Likely 	if (chip_info->cs_control) {
1247ca632f55SGrant Likely 		chip->cs_control = chip_info->cs_control;
1248ca632f55SGrant Likely 		return 0;
1249ca632f55SGrant Likely 	}
1250ca632f55SGrant Likely 
1251ca632f55SGrant Likely 	if (gpio_is_valid(chip_info->gpio_cs)) {
1252ca632f55SGrant Likely 		err = gpio_request(chip_info->gpio_cs, "SPI_CS");
1253ca632f55SGrant Likely 		if (err) {
1254f6bd03a7SJarkko Nikula 			dev_err(&spi->dev, "failed to request chip select GPIO%d\n",
1255f6bd03a7SJarkko Nikula 				chip_info->gpio_cs);
1256ca632f55SGrant Likely 			return err;
1257ca632f55SGrant Likely 		}
1258ca632f55SGrant Likely 
1259c18d925fSJan Kiszka 		gpiod = gpio_to_desc(chip_info->gpio_cs);
1260c18d925fSJan Kiszka 		chip->gpiod_cs = gpiod;
1261ca632f55SGrant Likely 		chip->gpio_cs_inverted = spi->mode & SPI_CS_HIGH;
1262ca632f55SGrant Likely 
1263c18d925fSJan Kiszka 		err = gpiod_direction_output(gpiod, !chip->gpio_cs_inverted);
1264ca632f55SGrant Likely 	}
1265ca632f55SGrant Likely 
1266ca632f55SGrant Likely 	return err;
1267ca632f55SGrant Likely }
1268ca632f55SGrant Likely 
1269ca632f55SGrant Likely static int setup(struct spi_device *spi)
1270ca632f55SGrant Likely {
1271bffc967eSJarkko Nikula 	struct pxa2xx_spi_chip *chip_info;
1272ca632f55SGrant Likely 	struct chip_data *chip;
1273dccf7369SJarkko Nikula 	const struct lpss_config *config;
1274*3cc7b0e3SJarkko Nikula 	struct driver_data *drv_data =
1275*3cc7b0e3SJarkko Nikula 		spi_controller_get_devdata(spi->controller);
1276a0d2642eSMika Westerberg 	uint tx_thres, tx_hi_thres, rx_thres;
1277a0d2642eSMika Westerberg 
1278e5262d05SWeike Chen 	switch (drv_data->ssp_type) {
1279e5262d05SWeike Chen 	case QUARK_X1000_SSP:
1280e5262d05SWeike Chen 		tx_thres = TX_THRESH_QUARK_X1000_DFLT;
1281e5262d05SWeike Chen 		tx_hi_thres = 0;
1282e5262d05SWeike Chen 		rx_thres = RX_THRESH_QUARK_X1000_DFLT;
1283e5262d05SWeike Chen 		break;
12847c7289a4SAndy Shevchenko 	case CE4100_SSP:
12857c7289a4SAndy Shevchenko 		tx_thres = TX_THRESH_CE4100_DFLT;
12867c7289a4SAndy Shevchenko 		tx_hi_thres = 0;
12877c7289a4SAndy Shevchenko 		rx_thres = RX_THRESH_CE4100_DFLT;
12887c7289a4SAndy Shevchenko 		break;
128903fbf488SJarkko Nikula 	case LPSS_LPT_SSP:
129003fbf488SJarkko Nikula 	case LPSS_BYT_SSP:
129130f3a6abSMika Westerberg 	case LPSS_BSW_SSP:
129234cadd9cSJarkko Nikula 	case LPSS_SPT_SSP:
1293b7c08cf8SJarkko Nikula 	case LPSS_BXT_SSP:
1294fc0b2accSJarkko Nikula 	case LPSS_CNL_SSP:
1295dccf7369SJarkko Nikula 		config = lpss_get_config(drv_data);
1296dccf7369SJarkko Nikula 		tx_thres = config->tx_threshold_lo;
1297dccf7369SJarkko Nikula 		tx_hi_thres = config->tx_threshold_hi;
1298dccf7369SJarkko Nikula 		rx_thres = config->rx_threshold;
1299e5262d05SWeike Chen 		break;
1300e5262d05SWeike Chen 	default:
1301a0d2642eSMika Westerberg 		tx_thres = TX_THRESH_DFLT;
1302a0d2642eSMika Westerberg 		tx_hi_thres = 0;
1303a0d2642eSMika Westerberg 		rx_thres = RX_THRESH_DFLT;
1304e5262d05SWeike Chen 		break;
1305a0d2642eSMika Westerberg 	}
1306ca632f55SGrant Likely 
1307ca632f55SGrant Likely 	/* Only alloc on first setup */
1308ca632f55SGrant Likely 	chip = spi_get_ctldata(spi);
1309ca632f55SGrant Likely 	if (!chip) {
1310ca632f55SGrant Likely 		chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL);
13119deae459SJingoo Han 		if (!chip)
1312ca632f55SGrant Likely 			return -ENOMEM;
1313ca632f55SGrant Likely 
1314ca632f55SGrant Likely 		if (drv_data->ssp_type == CE4100_SSP) {
1315ca632f55SGrant Likely 			if (spi->chip_select > 4) {
1316f6bd03a7SJarkko Nikula 				dev_err(&spi->dev,
1317f6bd03a7SJarkko Nikula 					"failed setup: cs number must not be > 4.\n");
1318ca632f55SGrant Likely 				kfree(chip);
1319ca632f55SGrant Likely 				return -EINVAL;
1320ca632f55SGrant Likely 			}
1321ca632f55SGrant Likely 
1322ca632f55SGrant Likely 			chip->frm = spi->chip_select;
1323c18d925fSJan Kiszka 		}
1324c64e1265SDan O'Donovan 		chip->enable_dma = drv_data->master_info->enable_dma;
1325ca632f55SGrant Likely 		chip->timeout = TIMOUT_DFLT;
1326ca632f55SGrant Likely 	}
1327ca632f55SGrant Likely 
1328ca632f55SGrant Likely 	/* protocol drivers may change the chip settings, so...
1329ca632f55SGrant Likely 	 * if chip_info exists, use it */
1330ca632f55SGrant Likely 	chip_info = spi->controller_data;
1331ca632f55SGrant Likely 
1332ca632f55SGrant Likely 	/* chip_info isn't always needed */
1333ca632f55SGrant Likely 	chip->cr1 = 0;
1334ca632f55SGrant Likely 	if (chip_info) {
1335ca632f55SGrant Likely 		if (chip_info->timeout)
1336ca632f55SGrant Likely 			chip->timeout = chip_info->timeout;
1337ca632f55SGrant Likely 		if (chip_info->tx_threshold)
1338ca632f55SGrant Likely 			tx_thres = chip_info->tx_threshold;
1339a0d2642eSMika Westerberg 		if (chip_info->tx_hi_threshold)
1340a0d2642eSMika Westerberg 			tx_hi_thres = chip_info->tx_hi_threshold;
1341ca632f55SGrant Likely 		if (chip_info->rx_threshold)
1342ca632f55SGrant Likely 			rx_thres = chip_info->rx_threshold;
1343ca632f55SGrant Likely 		chip->dma_threshold = 0;
1344ca632f55SGrant Likely 		if (chip_info->enable_loopback)
1345ca632f55SGrant Likely 			chip->cr1 = SSCR1_LBM;
1346ca632f55SGrant Likely 	}
1347ca632f55SGrant Likely 
1348a0d2642eSMika Westerberg 	chip->lpss_rx_threshold = SSIRF_RxThresh(rx_thres);
1349a0d2642eSMika Westerberg 	chip->lpss_tx_threshold = SSITF_TxLoThresh(tx_thres)
1350a0d2642eSMika Westerberg 				| SSITF_TxHiThresh(tx_hi_thres);
1351a0d2642eSMika Westerberg 
1352ca632f55SGrant Likely 	/* set dma burst and threshold outside of chip_info path so that if
1353ca632f55SGrant Likely 	 * chip_info goes away after setting chip->enable_dma, the
1354ca632f55SGrant Likely 	 * burst and threshold can still respond to changes in bits_per_word */
1355ca632f55SGrant Likely 	if (chip->enable_dma) {
1356ca632f55SGrant Likely 		/* set up legal burst and threshold for dma */
1357cd7bed00SMika Westerberg 		if (pxa2xx_spi_set_dma_burst_and_threshold(chip, spi,
1358cd7bed00SMika Westerberg 						spi->bits_per_word,
1359ca632f55SGrant Likely 						&chip->dma_burst_size,
1360ca632f55SGrant Likely 						&chip->dma_threshold)) {
1361f6bd03a7SJarkko Nikula 			dev_warn(&spi->dev,
1362f6bd03a7SJarkko Nikula 				 "in setup: DMA burst size reduced to match bits_per_word\n");
1363ca632f55SGrant Likely 		}
1364ca632f55SGrant Likely 	}
1365ca632f55SGrant Likely 
1366e5262d05SWeike Chen 	switch (drv_data->ssp_type) {
1367e5262d05SWeike Chen 	case QUARK_X1000_SSP:
1368e5262d05SWeike Chen 		chip->threshold = (QUARK_X1000_SSCR1_RxTresh(rx_thres)
1369e5262d05SWeike Chen 				   & QUARK_X1000_SSCR1_RFT)
1370e5262d05SWeike Chen 				   | (QUARK_X1000_SSCR1_TxTresh(tx_thres)
1371e5262d05SWeike Chen 				   & QUARK_X1000_SSCR1_TFT);
1372e5262d05SWeike Chen 		break;
13737c7289a4SAndy Shevchenko 	case CE4100_SSP:
13747c7289a4SAndy Shevchenko 		chip->threshold = (CE4100_SSCR1_RxTresh(rx_thres) & CE4100_SSCR1_RFT) |
13757c7289a4SAndy Shevchenko 			(CE4100_SSCR1_TxTresh(tx_thres) & CE4100_SSCR1_TFT);
13767c7289a4SAndy Shevchenko 		break;
1377e5262d05SWeike Chen 	default:
1378e5262d05SWeike Chen 		chip->threshold = (SSCR1_RxTresh(rx_thres) & SSCR1_RFT) |
1379e5262d05SWeike Chen 			(SSCR1_TxTresh(tx_thres) & SSCR1_TFT);
1380e5262d05SWeike Chen 		break;
1381e5262d05SWeike Chen 	}
1382e5262d05SWeike Chen 
1383ca632f55SGrant Likely 	chip->cr1 &= ~(SSCR1_SPO | SSCR1_SPH);
1384ca632f55SGrant Likely 	chip->cr1 |= (((spi->mode & SPI_CPHA) != 0) ? SSCR1_SPH : 0)
1385ca632f55SGrant Likely 			| (((spi->mode & SPI_CPOL) != 0) ? SSCR1_SPO : 0);
1386ca632f55SGrant Likely 
1387b833172fSMika Westerberg 	if (spi->mode & SPI_LOOP)
1388b833172fSMika Westerberg 		chip->cr1 |= SSCR1_LBM;
1389b833172fSMika Westerberg 
1390ca632f55SGrant Likely 	if (spi->bits_per_word <= 8) {
1391ca632f55SGrant Likely 		chip->n_bytes = 1;
1392ca632f55SGrant Likely 		chip->read = u8_reader;
1393ca632f55SGrant Likely 		chip->write = u8_writer;
1394ca632f55SGrant Likely 	} else if (spi->bits_per_word <= 16) {
1395ca632f55SGrant Likely 		chip->n_bytes = 2;
1396ca632f55SGrant Likely 		chip->read = u16_reader;
1397ca632f55SGrant Likely 		chip->write = u16_writer;
1398ca632f55SGrant Likely 	} else if (spi->bits_per_word <= 32) {
1399ca632f55SGrant Likely 		chip->n_bytes = 4;
1400ca632f55SGrant Likely 		chip->read = u32_reader;
1401ca632f55SGrant Likely 		chip->write = u32_writer;
1402ca632f55SGrant Likely 	}
1403ca632f55SGrant Likely 
1404ca632f55SGrant Likely 	spi_set_ctldata(spi, chip);
1405ca632f55SGrant Likely 
1406ca632f55SGrant Likely 	if (drv_data->ssp_type == CE4100_SSP)
1407ca632f55SGrant Likely 		return 0;
1408ca632f55SGrant Likely 
1409ca632f55SGrant Likely 	return setup_cs(spi, chip, chip_info);
1410ca632f55SGrant Likely }
1411ca632f55SGrant Likely 
1412ca632f55SGrant Likely static void cleanup(struct spi_device *spi)
1413ca632f55SGrant Likely {
1414ca632f55SGrant Likely 	struct chip_data *chip = spi_get_ctldata(spi);
1415*3cc7b0e3SJarkko Nikula 	struct driver_data *drv_data =
1416*3cc7b0e3SJarkko Nikula 		spi_controller_get_devdata(spi->controller);
1417ca632f55SGrant Likely 
1418ca632f55SGrant Likely 	if (!chip)
1419ca632f55SGrant Likely 		return;
1420ca632f55SGrant Likely 
14216ac5a435SAndy Shevchenko 	if (drv_data->ssp_type != CE4100_SSP && !drv_data->cs_gpiods &&
1422c18d925fSJan Kiszka 	    chip->gpiod_cs)
1423a885eebcSMark Brown 		gpiod_put(chip->gpiod_cs);
1424ca632f55SGrant Likely 
1425ca632f55SGrant Likely 	kfree(chip);
1426ca632f55SGrant Likely }
1427ca632f55SGrant Likely 
14280db64215SJarkko Nikula #ifdef CONFIG_PCI
1429a3496855SMika Westerberg #ifdef CONFIG_ACPI
143003fbf488SJarkko Nikula 
14318422ddf7SMathias Krause static const struct acpi_device_id pxa2xx_spi_acpi_match[] = {
143203fbf488SJarkko Nikula 	{ "INT33C0", LPSS_LPT_SSP },
143303fbf488SJarkko Nikula 	{ "INT33C1", LPSS_LPT_SSP },
143403fbf488SJarkko Nikula 	{ "INT3430", LPSS_LPT_SSP },
143503fbf488SJarkko Nikula 	{ "INT3431", LPSS_LPT_SSP },
143603fbf488SJarkko Nikula 	{ "80860F0E", LPSS_BYT_SSP },
143730f3a6abSMika Westerberg 	{ "8086228E", LPSS_BSW_SSP },
143803fbf488SJarkko Nikula 	{ },
143903fbf488SJarkko Nikula };
144003fbf488SJarkko Nikula MODULE_DEVICE_TABLE(acpi, pxa2xx_spi_acpi_match);
144103fbf488SJarkko Nikula 
14420db64215SJarkko Nikula static int pxa2xx_spi_get_port_id(struct acpi_device *adev)
14430db64215SJarkko Nikula {
14440db64215SJarkko Nikula 	unsigned int devid;
14450db64215SJarkko Nikula 	int port_id = -1;
14460db64215SJarkko Nikula 
14470db64215SJarkko Nikula 	if (adev && adev->pnp.unique_id &&
14480db64215SJarkko Nikula 	    !kstrtouint(adev->pnp.unique_id, 0, &devid))
14490db64215SJarkko Nikula 		port_id = devid;
14500db64215SJarkko Nikula 	return port_id;
14510db64215SJarkko Nikula }
14520db64215SJarkko Nikula #else /* !CONFIG_ACPI */
14530db64215SJarkko Nikula static int pxa2xx_spi_get_port_id(struct acpi_device *adev)
14540db64215SJarkko Nikula {
14550db64215SJarkko Nikula 	return -1;
14560db64215SJarkko Nikula }
14570db64215SJarkko Nikula #endif
14580db64215SJarkko Nikula 
145934cadd9cSJarkko Nikula /*
146034cadd9cSJarkko Nikula  * PCI IDs of compound devices that integrate both host controller and private
146134cadd9cSJarkko Nikula  * integrated DMA engine. Please note these are not used in module
146234cadd9cSJarkko Nikula  * autoloading and probing in this module but matching the LPSS SSP type.
146334cadd9cSJarkko Nikula  */
146434cadd9cSJarkko Nikula static const struct pci_device_id pxa2xx_spi_pci_compound_match[] = {
146534cadd9cSJarkko Nikula 	/* SPT-LP */
146634cadd9cSJarkko Nikula 	{ PCI_VDEVICE(INTEL, 0x9d29), LPSS_SPT_SSP },
146734cadd9cSJarkko Nikula 	{ PCI_VDEVICE(INTEL, 0x9d2a), LPSS_SPT_SSP },
146834cadd9cSJarkko Nikula 	/* SPT-H */
146934cadd9cSJarkko Nikula 	{ PCI_VDEVICE(INTEL, 0xa129), LPSS_SPT_SSP },
147034cadd9cSJarkko Nikula 	{ PCI_VDEVICE(INTEL, 0xa12a), LPSS_SPT_SSP },
1471704d2b07SMika Westerberg 	/* KBL-H */
1472704d2b07SMika Westerberg 	{ PCI_VDEVICE(INTEL, 0xa2a9), LPSS_SPT_SSP },
1473704d2b07SMika Westerberg 	{ PCI_VDEVICE(INTEL, 0xa2aa), LPSS_SPT_SSP },
1474c1b03f11SJarkko Nikula 	/* BXT A-Step */
1475b7c08cf8SJarkko Nikula 	{ PCI_VDEVICE(INTEL, 0x0ac2), LPSS_BXT_SSP },
1476b7c08cf8SJarkko Nikula 	{ PCI_VDEVICE(INTEL, 0x0ac4), LPSS_BXT_SSP },
1477b7c08cf8SJarkko Nikula 	{ PCI_VDEVICE(INTEL, 0x0ac6), LPSS_BXT_SSP },
1478c1b03f11SJarkko Nikula 	/* BXT B-Step */
1479c1b03f11SJarkko Nikula 	{ PCI_VDEVICE(INTEL, 0x1ac2), LPSS_BXT_SSP },
1480c1b03f11SJarkko Nikula 	{ PCI_VDEVICE(INTEL, 0x1ac4), LPSS_BXT_SSP },
1481c1b03f11SJarkko Nikula 	{ PCI_VDEVICE(INTEL, 0x1ac6), LPSS_BXT_SSP },
1482e18a80acSDavid E. Box 	/* GLK */
1483e18a80acSDavid E. Box 	{ PCI_VDEVICE(INTEL, 0x31c2), LPSS_BXT_SSP },
1484e18a80acSDavid E. Box 	{ PCI_VDEVICE(INTEL, 0x31c4), LPSS_BXT_SSP },
1485e18a80acSDavid E. Box 	{ PCI_VDEVICE(INTEL, 0x31c6), LPSS_BXT_SSP },
1486b7c08cf8SJarkko Nikula 	/* APL */
1487b7c08cf8SJarkko Nikula 	{ PCI_VDEVICE(INTEL, 0x5ac2), LPSS_BXT_SSP },
1488b7c08cf8SJarkko Nikula 	{ PCI_VDEVICE(INTEL, 0x5ac4), LPSS_BXT_SSP },
1489b7c08cf8SJarkko Nikula 	{ PCI_VDEVICE(INTEL, 0x5ac6), LPSS_BXT_SSP },
1490fc0b2accSJarkko Nikula 	/* CNL-LP */
1491fc0b2accSJarkko Nikula 	{ PCI_VDEVICE(INTEL, 0x9daa), LPSS_CNL_SSP },
1492fc0b2accSJarkko Nikula 	{ PCI_VDEVICE(INTEL, 0x9dab), LPSS_CNL_SSP },
1493fc0b2accSJarkko Nikula 	{ PCI_VDEVICE(INTEL, 0x9dfb), LPSS_CNL_SSP },
1494fc0b2accSJarkko Nikula 	/* CNL-H */
1495fc0b2accSJarkko Nikula 	{ PCI_VDEVICE(INTEL, 0xa32a), LPSS_CNL_SSP },
1496fc0b2accSJarkko Nikula 	{ PCI_VDEVICE(INTEL, 0xa32b), LPSS_CNL_SSP },
1497fc0b2accSJarkko Nikula 	{ PCI_VDEVICE(INTEL, 0xa37b), LPSS_CNL_SSP },
149894e5c23dSAxel Lin 	{ },
149934cadd9cSJarkko Nikula };
150034cadd9cSJarkko Nikula 
150134cadd9cSJarkko Nikula static bool pxa2xx_spi_idma_filter(struct dma_chan *chan, void *param)
150234cadd9cSJarkko Nikula {
150334cadd9cSJarkko Nikula 	struct device *dev = param;
150434cadd9cSJarkko Nikula 
150534cadd9cSJarkko Nikula 	if (dev != chan->device->dev->parent)
150634cadd9cSJarkko Nikula 		return false;
150734cadd9cSJarkko Nikula 
150834cadd9cSJarkko Nikula 	return true;
150934cadd9cSJarkko Nikula }
151034cadd9cSJarkko Nikula 
1511a3496855SMika Westerberg static struct pxa2xx_spi_master *
15120db64215SJarkko Nikula pxa2xx_spi_init_pdata(struct platform_device *pdev)
1513a3496855SMika Westerberg {
1514a3496855SMika Westerberg 	struct pxa2xx_spi_master *pdata;
1515a3496855SMika Westerberg 	struct acpi_device *adev;
1516a3496855SMika Westerberg 	struct ssp_device *ssp;
1517a3496855SMika Westerberg 	struct resource *res;
151834cadd9cSJarkko Nikula 	const struct acpi_device_id *adev_id = NULL;
151934cadd9cSJarkko Nikula 	const struct pci_device_id *pcidev_id = NULL;
15203b8b6d05SJarkko Nikula 	int type;
1521a3496855SMika Westerberg 
1522b9f6940aSJarkko Nikula 	adev = ACPI_COMPANION(&pdev->dev);
1523a3496855SMika Westerberg 
152434cadd9cSJarkko Nikula 	if (dev_is_pci(pdev->dev.parent))
152534cadd9cSJarkko Nikula 		pcidev_id = pci_match_id(pxa2xx_spi_pci_compound_match,
152634cadd9cSJarkko Nikula 					 to_pci_dev(pdev->dev.parent));
15270db64215SJarkko Nikula 	else if (adev)
152834cadd9cSJarkko Nikula 		adev_id = acpi_match_device(pdev->dev.driver->acpi_match_table,
152934cadd9cSJarkko Nikula 					    &pdev->dev);
15300db64215SJarkko Nikula 	else
15310db64215SJarkko Nikula 		return NULL;
153234cadd9cSJarkko Nikula 
153334cadd9cSJarkko Nikula 	if (adev_id)
153434cadd9cSJarkko Nikula 		type = (int)adev_id->driver_data;
153534cadd9cSJarkko Nikula 	else if (pcidev_id)
153634cadd9cSJarkko Nikula 		type = (int)pcidev_id->driver_data;
153703fbf488SJarkko Nikula 	else
153803fbf488SJarkko Nikula 		return NULL;
153903fbf488SJarkko Nikula 
1540cc0ee987SMika Westerberg 	pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
15419deae459SJingoo Han 	if (!pdata)
1542a3496855SMika Westerberg 		return NULL;
1543a3496855SMika Westerberg 
1544a3496855SMika Westerberg 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1545a3496855SMika Westerberg 	if (!res)
1546a3496855SMika Westerberg 		return NULL;
1547a3496855SMika Westerberg 
1548a3496855SMika Westerberg 	ssp = &pdata->ssp;
1549a3496855SMika Westerberg 
1550a3496855SMika Westerberg 	ssp->phys_base = res->start;
1551cbfd6a21SSachin Kamat 	ssp->mmio_base = devm_ioremap_resource(&pdev->dev, res);
1552cbfd6a21SSachin Kamat 	if (IS_ERR(ssp->mmio_base))
15536dc81f6fSMika Westerberg 		return NULL;
1554a3496855SMika Westerberg 
155534cadd9cSJarkko Nikula 	if (pcidev_id) {
155634cadd9cSJarkko Nikula 		pdata->tx_param = pdev->dev.parent;
155734cadd9cSJarkko Nikula 		pdata->rx_param = pdev->dev.parent;
155834cadd9cSJarkko Nikula 		pdata->dma_filter = pxa2xx_spi_idma_filter;
155934cadd9cSJarkko Nikula 	}
156034cadd9cSJarkko Nikula 
1561a3496855SMika Westerberg 	ssp->clk = devm_clk_get(&pdev->dev, NULL);
1562a3496855SMika Westerberg 	ssp->irq = platform_get_irq(pdev, 0);
156303fbf488SJarkko Nikula 	ssp->type = type;
1564a3496855SMika Westerberg 	ssp->pdev = pdev;
15650db64215SJarkko Nikula 	ssp->port_id = pxa2xx_spi_get_port_id(adev);
1566a3496855SMika Westerberg 
1567a3496855SMika Westerberg 	pdata->num_chipselect = 1;
1568cddb339bSMika Westerberg 	pdata->enable_dma = true;
1569a3496855SMika Westerberg 
1570a3496855SMika Westerberg 	return pdata;
1571a3496855SMika Westerberg }
1572a3496855SMika Westerberg 
15730db64215SJarkko Nikula #else /* !CONFIG_PCI */
1574a3496855SMika Westerberg static inline struct pxa2xx_spi_master *
15750db64215SJarkko Nikula pxa2xx_spi_init_pdata(struct platform_device *pdev)
1576a3496855SMika Westerberg {
1577a3496855SMika Westerberg 	return NULL;
1578a3496855SMika Westerberg }
1579a3496855SMika Westerberg #endif
1580a3496855SMika Westerberg 
1581*3cc7b0e3SJarkko Nikula static int pxa2xx_spi_fw_translate_cs(struct spi_controller *master,
1582*3cc7b0e3SJarkko Nikula 				      unsigned int cs)
15830c27d9cfSMika Westerberg {
1584*3cc7b0e3SJarkko Nikula 	struct driver_data *drv_data = spi_controller_get_devdata(master);
15850c27d9cfSMika Westerberg 
15860c27d9cfSMika Westerberg 	if (has_acpi_companion(&drv_data->pdev->dev)) {
15870c27d9cfSMika Westerberg 		switch (drv_data->ssp_type) {
15880c27d9cfSMika Westerberg 		/*
15890c27d9cfSMika Westerberg 		 * For Atoms the ACPI DeviceSelection used by the Windows
15900c27d9cfSMika Westerberg 		 * driver starts from 1 instead of 0 so translate it here
15910c27d9cfSMika Westerberg 		 * to match what Linux expects.
15920c27d9cfSMika Westerberg 		 */
15930c27d9cfSMika Westerberg 		case LPSS_BYT_SSP:
159430f3a6abSMika Westerberg 		case LPSS_BSW_SSP:
15950c27d9cfSMika Westerberg 			return cs - 1;
15960c27d9cfSMika Westerberg 
15970c27d9cfSMika Westerberg 		default:
15980c27d9cfSMika Westerberg 			break;
15990c27d9cfSMika Westerberg 		}
16000c27d9cfSMika Westerberg 	}
16010c27d9cfSMika Westerberg 
16020c27d9cfSMika Westerberg 	return cs;
16030c27d9cfSMika Westerberg }
16040c27d9cfSMika Westerberg 
1605fd4a319bSGrant Likely static int pxa2xx_spi_probe(struct platform_device *pdev)
1606ca632f55SGrant Likely {
1607ca632f55SGrant Likely 	struct device *dev = &pdev->dev;
1608ca632f55SGrant Likely 	struct pxa2xx_spi_master *platform_info;
1609*3cc7b0e3SJarkko Nikula 	struct spi_controller *master;
1610ca632f55SGrant Likely 	struct driver_data *drv_data;
1611ca632f55SGrant Likely 	struct ssp_device *ssp;
16128b136baaSJarkko Nikula 	const struct lpss_config *config;
161399f499cdSMika Westerberg 	int status, count;
1614c039dd27SJarkko Nikula 	u32 tmp;
1615ca632f55SGrant Likely 
1616851bacf5SMika Westerberg 	platform_info = dev_get_platdata(dev);
1617851bacf5SMika Westerberg 	if (!platform_info) {
16180db64215SJarkko Nikula 		platform_info = pxa2xx_spi_init_pdata(pdev);
1619a3496855SMika Westerberg 		if (!platform_info) {
1620851bacf5SMika Westerberg 			dev_err(&pdev->dev, "missing platform data\n");
1621851bacf5SMika Westerberg 			return -ENODEV;
1622851bacf5SMika Westerberg 		}
1623a3496855SMika Westerberg 	}
1624ca632f55SGrant Likely 
1625ca632f55SGrant Likely 	ssp = pxa_ssp_request(pdev->id, pdev->name);
1626851bacf5SMika Westerberg 	if (!ssp)
1627851bacf5SMika Westerberg 		ssp = &platform_info->ssp;
1628851bacf5SMika Westerberg 
1629851bacf5SMika Westerberg 	if (!ssp->mmio_base) {
1630851bacf5SMika Westerberg 		dev_err(&pdev->dev, "failed to get ssp\n");
1631ca632f55SGrant Likely 		return -ENODEV;
1632ca632f55SGrant Likely 	}
1633ca632f55SGrant Likely 
1634757fe8d5SJarkko Nikula 	master = spi_alloc_master(dev, sizeof(struct driver_data));
1635ca632f55SGrant Likely 	if (!master) {
1636ca632f55SGrant Likely 		dev_err(&pdev->dev, "cannot alloc spi_master\n");
1637ca632f55SGrant Likely 		pxa_ssp_free(ssp);
1638ca632f55SGrant Likely 		return -ENOMEM;
1639ca632f55SGrant Likely 	}
1640*3cc7b0e3SJarkko Nikula 	drv_data = spi_controller_get_devdata(master);
1641ca632f55SGrant Likely 	drv_data->master = master;
1642ca632f55SGrant Likely 	drv_data->master_info = platform_info;
1643ca632f55SGrant Likely 	drv_data->pdev = pdev;
1644ca632f55SGrant Likely 	drv_data->ssp = ssp;
1645ca632f55SGrant Likely 
1646ca632f55SGrant Likely 	master->dev.of_node = pdev->dev.of_node;
1647ca632f55SGrant Likely 	/* the spi->mode bits understood by this driver: */
1648b833172fSMika Westerberg 	master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH | SPI_LOOP;
1649ca632f55SGrant Likely 
1650851bacf5SMika Westerberg 	master->bus_num = ssp->port_id;
1651ca632f55SGrant Likely 	master->dma_alignment = DMA_ALIGNMENT;
1652ca632f55SGrant Likely 	master->cleanup = cleanup;
1653ca632f55SGrant Likely 	master->setup = setup;
16547f86bde9SMika Westerberg 	master->transfer_one_message = pxa2xx_spi_transfer_one_message;
16557d94a505SMika Westerberg 	master->unprepare_transfer_hardware = pxa2xx_spi_unprepare_transfer;
16560c27d9cfSMika Westerberg 	master->fw_translate_cs = pxa2xx_spi_fw_translate_cs;
16577dd62787SMark Brown 	master->auto_runtime_pm = true;
1658*3cc7b0e3SJarkko Nikula 	master->flags = SPI_CONTROLLER_MUST_RX | SPI_CONTROLLER_MUST_TX;
1659ca632f55SGrant Likely 
1660ca632f55SGrant Likely 	drv_data->ssp_type = ssp->type;
1661ca632f55SGrant Likely 
1662ca632f55SGrant Likely 	drv_data->ioaddr = ssp->mmio_base;
1663ca632f55SGrant Likely 	drv_data->ssdr_physical = ssp->phys_base + SSDR;
1664ca632f55SGrant Likely 	if (pxa25x_ssp_comp(drv_data)) {
1665e5262d05SWeike Chen 		switch (drv_data->ssp_type) {
1666e5262d05SWeike Chen 		case QUARK_X1000_SSP:
1667e5262d05SWeike Chen 			master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 32);
1668e5262d05SWeike Chen 			break;
1669e5262d05SWeike Chen 		default:
167024778be2SStephen Warren 			master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 16);
1671e5262d05SWeike Chen 			break;
1672e5262d05SWeike Chen 		}
1673e5262d05SWeike Chen 
1674ca632f55SGrant Likely 		drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE;
1675ca632f55SGrant Likely 		drv_data->dma_cr1 = 0;
1676ca632f55SGrant Likely 		drv_data->clear_sr = SSSR_ROR;
1677ca632f55SGrant Likely 		drv_data->mask_sr = SSSR_RFS | SSSR_TFS | SSSR_ROR;
1678ca632f55SGrant Likely 	} else {
167924778be2SStephen Warren 		master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 32);
1680ca632f55SGrant Likely 		drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE | SSCR1_TINTE;
16815928808eSMika Westerberg 		drv_data->dma_cr1 = DEFAULT_DMA_CR1;
1682ca632f55SGrant Likely 		drv_data->clear_sr = SSSR_ROR | SSSR_TINT;
1683ca632f55SGrant Likely 		drv_data->mask_sr = SSSR_TINT | SSSR_RFS | SSSR_TFS | SSSR_ROR;
1684ca632f55SGrant Likely 	}
1685ca632f55SGrant Likely 
1686ca632f55SGrant Likely 	status = request_irq(ssp->irq, ssp_int, IRQF_SHARED, dev_name(dev),
1687ca632f55SGrant Likely 			drv_data);
1688ca632f55SGrant Likely 	if (status < 0) {
1689ca632f55SGrant Likely 		dev_err(&pdev->dev, "cannot get IRQ %d\n", ssp->irq);
1690ca632f55SGrant Likely 		goto out_error_master_alloc;
1691ca632f55SGrant Likely 	}
1692ca632f55SGrant Likely 
1693ca632f55SGrant Likely 	/* Setup DMA if requested */
1694ca632f55SGrant Likely 	if (platform_info->enable_dma) {
1695cd7bed00SMika Westerberg 		status = pxa2xx_spi_dma_setup(drv_data);
1696cd7bed00SMika Westerberg 		if (status) {
1697cddb339bSMika Westerberg 			dev_dbg(dev, "no DMA channels available, using PIO\n");
1698cd7bed00SMika Westerberg 			platform_info->enable_dma = false;
1699b6ced294SJarkko Nikula 		} else {
1700b6ced294SJarkko Nikula 			master->can_dma = pxa2xx_spi_can_dma;
1701ca632f55SGrant Likely 		}
1702ca632f55SGrant Likely 	}
1703ca632f55SGrant Likely 
1704ca632f55SGrant Likely 	/* Enable SOC clock */
17053343b7a6SMika Westerberg 	clk_prepare_enable(ssp->clk);
17063343b7a6SMika Westerberg 
17070eca7cf2SJarkko Nikula 	master->max_speed_hz = clk_get_rate(ssp->clk);
1708ca632f55SGrant Likely 
1709ca632f55SGrant Likely 	/* Load default SSP configuration */
1710c039dd27SJarkko Nikula 	pxa2xx_spi_write(drv_data, SSCR0, 0);
1711e5262d05SWeike Chen 	switch (drv_data->ssp_type) {
1712e5262d05SWeike Chen 	case QUARK_X1000_SSP:
17137c7289a4SAndy Shevchenko 		tmp = QUARK_X1000_SSCR1_RxTresh(RX_THRESH_QUARK_X1000_DFLT) |
17147c7289a4SAndy Shevchenko 		      QUARK_X1000_SSCR1_TxTresh(TX_THRESH_QUARK_X1000_DFLT);
1715c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, SSCR1, tmp);
1716e5262d05SWeike Chen 
1717e5262d05SWeike Chen 		/* using the Motorola SPI protocol and use 8 bit frame */
17187c7289a4SAndy Shevchenko 		tmp = QUARK_X1000_SSCR0_Motorola | QUARK_X1000_SSCR0_DataSize(8);
17197c7289a4SAndy Shevchenko 		pxa2xx_spi_write(drv_data, SSCR0, tmp);
1720e5262d05SWeike Chen 		break;
17217c7289a4SAndy Shevchenko 	case CE4100_SSP:
17227c7289a4SAndy Shevchenko 		tmp = CE4100_SSCR1_RxTresh(RX_THRESH_CE4100_DFLT) |
17237c7289a4SAndy Shevchenko 		      CE4100_SSCR1_TxTresh(TX_THRESH_CE4100_DFLT);
17247c7289a4SAndy Shevchenko 		pxa2xx_spi_write(drv_data, SSCR1, tmp);
17257c7289a4SAndy Shevchenko 		tmp = SSCR0_SCR(2) | SSCR0_Motorola | SSCR0_DataSize(8);
17267c7289a4SAndy Shevchenko 		pxa2xx_spi_write(drv_data, SSCR0, tmp);
1727a2dd8af0SAndy Shevchenko 		break;
1728e5262d05SWeike Chen 	default:
1729c039dd27SJarkko Nikula 		tmp = SSCR1_RxTresh(RX_THRESH_DFLT) |
1730c039dd27SJarkko Nikula 		      SSCR1_TxTresh(TX_THRESH_DFLT);
1731c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, SSCR1, tmp);
1732c039dd27SJarkko Nikula 		tmp = SSCR0_SCR(2) | SSCR0_Motorola | SSCR0_DataSize(8);
1733c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, SSCR0, tmp);
1734e5262d05SWeike Chen 		break;
1735e5262d05SWeike Chen 	}
1736e5262d05SWeike Chen 
1737ca632f55SGrant Likely 	if (!pxa25x_ssp_comp(drv_data))
1738c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, SSTO, 0);
1739e5262d05SWeike Chen 
1740e5262d05SWeike Chen 	if (!is_quark_x1000_ssp(drv_data))
1741c039dd27SJarkko Nikula 		pxa2xx_spi_write(drv_data, SSPSP, 0);
1742ca632f55SGrant Likely 
17438b136baaSJarkko Nikula 	if (is_lpss_ssp(drv_data)) {
17448b136baaSJarkko Nikula 		lpss_ssp_setup(drv_data);
17458b136baaSJarkko Nikula 		config = lpss_get_config(drv_data);
17468b136baaSJarkko Nikula 		if (config->reg_capabilities >= 0) {
17478b136baaSJarkko Nikula 			tmp = __lpss_ssp_read_priv(drv_data,
17488b136baaSJarkko Nikula 						   config->reg_capabilities);
17498b136baaSJarkko Nikula 			tmp &= LPSS_CAPS_CS_EN_MASK;
17508b136baaSJarkko Nikula 			tmp >>= LPSS_CAPS_CS_EN_SHIFT;
17518b136baaSJarkko Nikula 			platform_info->num_chipselect = ffz(tmp);
175230f3a6abSMika Westerberg 		} else if (config->cs_num) {
175330f3a6abSMika Westerberg 			platform_info->num_chipselect = config->cs_num;
17548b136baaSJarkko Nikula 		}
17558b136baaSJarkko Nikula 	}
17568b136baaSJarkko Nikula 	master->num_chipselect = platform_info->num_chipselect;
17578b136baaSJarkko Nikula 
175899f499cdSMika Westerberg 	count = gpiod_count(&pdev->dev, "cs");
17596ac5a435SAndy Shevchenko 	if (count > 0) {
17606ac5a435SAndy Shevchenko 		int i;
17616ac5a435SAndy Shevchenko 
176299f499cdSMika Westerberg 		master->num_chipselect = max_t(int, count,
176399f499cdSMika Westerberg 			master->num_chipselect);
176499f499cdSMika Westerberg 
17656ac5a435SAndy Shevchenko 		drv_data->cs_gpiods = devm_kcalloc(&pdev->dev,
17666ac5a435SAndy Shevchenko 			master->num_chipselect, sizeof(struct gpio_desc *),
17676ac5a435SAndy Shevchenko 			GFP_KERNEL);
17686ac5a435SAndy Shevchenko 		if (!drv_data->cs_gpiods) {
17696ac5a435SAndy Shevchenko 			status = -ENOMEM;
17706ac5a435SAndy Shevchenko 			goto out_error_clock_enabled;
17716ac5a435SAndy Shevchenko 		}
17726ac5a435SAndy Shevchenko 
17736ac5a435SAndy Shevchenko 		for (i = 0; i < master->num_chipselect; i++) {
17746ac5a435SAndy Shevchenko 			struct gpio_desc *gpiod;
17756ac5a435SAndy Shevchenko 
1776d35f2dc9SAndy Shevchenko 			gpiod = devm_gpiod_get_index(dev, "cs", i, GPIOD_ASIS);
17776ac5a435SAndy Shevchenko 			if (IS_ERR(gpiod)) {
17786ac5a435SAndy Shevchenko 				/* Means use native chip select */
17796ac5a435SAndy Shevchenko 				if (PTR_ERR(gpiod) == -ENOENT)
17806ac5a435SAndy Shevchenko 					continue;
17816ac5a435SAndy Shevchenko 
17826ac5a435SAndy Shevchenko 				status = (int)PTR_ERR(gpiod);
17836ac5a435SAndy Shevchenko 				goto out_error_clock_enabled;
17846ac5a435SAndy Shevchenko 			} else {
17856ac5a435SAndy Shevchenko 				drv_data->cs_gpiods[i] = gpiod;
17866ac5a435SAndy Shevchenko 			}
17876ac5a435SAndy Shevchenko 		}
17886ac5a435SAndy Shevchenko 	}
17896ac5a435SAndy Shevchenko 
17907f86bde9SMika Westerberg 	tasklet_init(&drv_data->pump_transfers, pump_transfers,
17917f86bde9SMika Westerberg 		     (unsigned long)drv_data);
1792ca632f55SGrant Likely 
1793836d1a22SAntonio Ospite 	pm_runtime_set_autosuspend_delay(&pdev->dev, 50);
1794836d1a22SAntonio Ospite 	pm_runtime_use_autosuspend(&pdev->dev);
1795836d1a22SAntonio Ospite 	pm_runtime_set_active(&pdev->dev);
1796836d1a22SAntonio Ospite 	pm_runtime_enable(&pdev->dev);
1797836d1a22SAntonio Ospite 
1798ca632f55SGrant Likely 	/* Register with the SPI framework */
1799ca632f55SGrant Likely 	platform_set_drvdata(pdev, drv_data);
1800*3cc7b0e3SJarkko Nikula 	status = devm_spi_register_controller(&pdev->dev, master);
1801ca632f55SGrant Likely 	if (status != 0) {
1802ca632f55SGrant Likely 		dev_err(&pdev->dev, "problem registering spi master\n");
18037f86bde9SMika Westerberg 		goto out_error_clock_enabled;
1804ca632f55SGrant Likely 	}
1805ca632f55SGrant Likely 
1806ca632f55SGrant Likely 	return status;
1807ca632f55SGrant Likely 
1808ca632f55SGrant Likely out_error_clock_enabled:
18093343b7a6SMika Westerberg 	clk_disable_unprepare(ssp->clk);
1810cd7bed00SMika Westerberg 	pxa2xx_spi_dma_release(drv_data);
1811ca632f55SGrant Likely 	free_irq(ssp->irq, drv_data);
1812ca632f55SGrant Likely 
1813ca632f55SGrant Likely out_error_master_alloc:
1814*3cc7b0e3SJarkko Nikula 	spi_controller_put(master);
1815ca632f55SGrant Likely 	pxa_ssp_free(ssp);
1816ca632f55SGrant Likely 	return status;
1817ca632f55SGrant Likely }
1818ca632f55SGrant Likely 
1819ca632f55SGrant Likely static int pxa2xx_spi_remove(struct platform_device *pdev)
1820ca632f55SGrant Likely {
1821ca632f55SGrant Likely 	struct driver_data *drv_data = platform_get_drvdata(pdev);
1822ca632f55SGrant Likely 	struct ssp_device *ssp;
1823ca632f55SGrant Likely 
1824ca632f55SGrant Likely 	if (!drv_data)
1825ca632f55SGrant Likely 		return 0;
1826ca632f55SGrant Likely 	ssp = drv_data->ssp;
1827ca632f55SGrant Likely 
18287d94a505SMika Westerberg 	pm_runtime_get_sync(&pdev->dev);
18297d94a505SMika Westerberg 
1830ca632f55SGrant Likely 	/* Disable the SSP at the peripheral and SOC level */
1831c039dd27SJarkko Nikula 	pxa2xx_spi_write(drv_data, SSCR0, 0);
18323343b7a6SMika Westerberg 	clk_disable_unprepare(ssp->clk);
1833ca632f55SGrant Likely 
1834ca632f55SGrant Likely 	/* Release DMA */
1835cd7bed00SMika Westerberg 	if (drv_data->master_info->enable_dma)
1836cd7bed00SMika Westerberg 		pxa2xx_spi_dma_release(drv_data);
1837ca632f55SGrant Likely 
18387d94a505SMika Westerberg 	pm_runtime_put_noidle(&pdev->dev);
18397d94a505SMika Westerberg 	pm_runtime_disable(&pdev->dev);
18407d94a505SMika Westerberg 
1841ca632f55SGrant Likely 	/* Release IRQ */
1842ca632f55SGrant Likely 	free_irq(ssp->irq, drv_data);
1843ca632f55SGrant Likely 
1844ca632f55SGrant Likely 	/* Release SSP */
1845ca632f55SGrant Likely 	pxa_ssp_free(ssp);
1846ca632f55SGrant Likely 
1847ca632f55SGrant Likely 	return 0;
1848ca632f55SGrant Likely }
1849ca632f55SGrant Likely 
1850ca632f55SGrant Likely static void pxa2xx_spi_shutdown(struct platform_device *pdev)
1851ca632f55SGrant Likely {
1852ca632f55SGrant Likely 	int status = 0;
1853ca632f55SGrant Likely 
1854ca632f55SGrant Likely 	if ((status = pxa2xx_spi_remove(pdev)) != 0)
1855ca632f55SGrant Likely 		dev_err(&pdev->dev, "shutdown failed with %d\n", status);
1856ca632f55SGrant Likely }
1857ca632f55SGrant Likely 
1858382cebb0SMika Westerberg #ifdef CONFIG_PM_SLEEP
1859ca632f55SGrant Likely static int pxa2xx_spi_suspend(struct device *dev)
1860ca632f55SGrant Likely {
1861ca632f55SGrant Likely 	struct driver_data *drv_data = dev_get_drvdata(dev);
1862ca632f55SGrant Likely 	struct ssp_device *ssp = drv_data->ssp;
1863bffc967eSJarkko Nikula 	int status;
1864ca632f55SGrant Likely 
1865*3cc7b0e3SJarkko Nikula 	status = spi_controller_suspend(drv_data->master);
1866ca632f55SGrant Likely 	if (status != 0)
1867ca632f55SGrant Likely 		return status;
1868c039dd27SJarkko Nikula 	pxa2xx_spi_write(drv_data, SSCR0, 0);
18692b9375b9SDmitry Eremin-Solenikov 
18702b9375b9SDmitry Eremin-Solenikov 	if (!pm_runtime_suspended(dev))
18713343b7a6SMika Westerberg 		clk_disable_unprepare(ssp->clk);
1872ca632f55SGrant Likely 
1873ca632f55SGrant Likely 	return 0;
1874ca632f55SGrant Likely }
1875ca632f55SGrant Likely 
1876ca632f55SGrant Likely static int pxa2xx_spi_resume(struct device *dev)
1877ca632f55SGrant Likely {
1878ca632f55SGrant Likely 	struct driver_data *drv_data = dev_get_drvdata(dev);
1879ca632f55SGrant Likely 	struct ssp_device *ssp = drv_data->ssp;
1880bffc967eSJarkko Nikula 	int status;
1881ca632f55SGrant Likely 
1882ca632f55SGrant Likely 	/* Enable the SSP clock */
18832b9375b9SDmitry Eremin-Solenikov 	if (!pm_runtime_suspended(dev))
18843343b7a6SMika Westerberg 		clk_prepare_enable(ssp->clk);
1885ca632f55SGrant Likely 
1886c50325f7SChew, Chiau Ee 	/* Restore LPSS private register bits */
188748421adfSJarkko Nikula 	if (is_lpss_ssp(drv_data))
1888c50325f7SChew, Chiau Ee 		lpss_ssp_setup(drv_data);
1889c50325f7SChew, Chiau Ee 
1890ca632f55SGrant Likely 	/* Start the queue running */
1891*3cc7b0e3SJarkko Nikula 	status = spi_controller_resume(drv_data->master);
1892ca632f55SGrant Likely 	if (status != 0) {
1893ca632f55SGrant Likely 		dev_err(dev, "problem starting queue (%d)\n", status);
1894ca632f55SGrant Likely 		return status;
1895ca632f55SGrant Likely 	}
1896ca632f55SGrant Likely 
1897ca632f55SGrant Likely 	return 0;
1898ca632f55SGrant Likely }
18997d94a505SMika Westerberg #endif
19007d94a505SMika Westerberg 
1901ec833050SRafael J. Wysocki #ifdef CONFIG_PM
19027d94a505SMika Westerberg static int pxa2xx_spi_runtime_suspend(struct device *dev)
19037d94a505SMika Westerberg {
19047d94a505SMika Westerberg 	struct driver_data *drv_data = dev_get_drvdata(dev);
19057d94a505SMika Westerberg 
19067d94a505SMika Westerberg 	clk_disable_unprepare(drv_data->ssp->clk);
19077d94a505SMika Westerberg 	return 0;
19087d94a505SMika Westerberg }
19097d94a505SMika Westerberg 
19107d94a505SMika Westerberg static int pxa2xx_spi_runtime_resume(struct device *dev)
19117d94a505SMika Westerberg {
19127d94a505SMika Westerberg 	struct driver_data *drv_data = dev_get_drvdata(dev);
19137d94a505SMika Westerberg 
19147d94a505SMika Westerberg 	clk_prepare_enable(drv_data->ssp->clk);
19157d94a505SMika Westerberg 	return 0;
19167d94a505SMika Westerberg }
19177d94a505SMika Westerberg #endif
1918ca632f55SGrant Likely 
1919ca632f55SGrant Likely static const struct dev_pm_ops pxa2xx_spi_pm_ops = {
19207d94a505SMika Westerberg 	SET_SYSTEM_SLEEP_PM_OPS(pxa2xx_spi_suspend, pxa2xx_spi_resume)
19217d94a505SMika Westerberg 	SET_RUNTIME_PM_OPS(pxa2xx_spi_runtime_suspend,
19227d94a505SMika Westerberg 			   pxa2xx_spi_runtime_resume, NULL)
1923ca632f55SGrant Likely };
1924ca632f55SGrant Likely 
1925ca632f55SGrant Likely static struct platform_driver driver = {
1926ca632f55SGrant Likely 	.driver = {
1927ca632f55SGrant Likely 		.name	= "pxa2xx-spi",
1928ca632f55SGrant Likely 		.pm	= &pxa2xx_spi_pm_ops,
1929a3496855SMika Westerberg 		.acpi_match_table = ACPI_PTR(pxa2xx_spi_acpi_match),
1930ca632f55SGrant Likely 	},
1931ca632f55SGrant Likely 	.probe = pxa2xx_spi_probe,
1932ca632f55SGrant Likely 	.remove = pxa2xx_spi_remove,
1933ca632f55SGrant Likely 	.shutdown = pxa2xx_spi_shutdown,
1934ca632f55SGrant Likely };
1935ca632f55SGrant Likely 
1936ca632f55SGrant Likely static int __init pxa2xx_spi_init(void)
1937ca632f55SGrant Likely {
1938ca632f55SGrant Likely 	return platform_driver_register(&driver);
1939ca632f55SGrant Likely }
1940ca632f55SGrant Likely subsys_initcall(pxa2xx_spi_init);
1941ca632f55SGrant Likely 
1942ca632f55SGrant Likely static void __exit pxa2xx_spi_exit(void)
1943ca632f55SGrant Likely {
1944ca632f55SGrant Likely 	platform_driver_unregister(&driver);
1945ca632f55SGrant Likely }
1946ca632f55SGrant Likely module_exit(pxa2xx_spi_exit);
1947