1ca632f55SGrant Likely /* 2ca632f55SGrant Likely * A driver for the ARM PL022 PrimeCell SSP/SPI bus master. 3ca632f55SGrant Likely * 4aeef9915SLinus Walleij * Copyright (C) 2008-2012 ST-Ericsson AB 5ca632f55SGrant Likely * Copyright (C) 2006 STMicroelectronics Pvt. Ltd. 6ca632f55SGrant Likely * 7ca632f55SGrant Likely * Author: Linus Walleij <linus.walleij@stericsson.com> 8ca632f55SGrant Likely * 9ca632f55SGrant Likely * Initial version inspired by: 10ca632f55SGrant Likely * linux-2.6.17-rc3-mm1/drivers/spi/pxa2xx_spi.c 11ca632f55SGrant Likely * Initial adoption to PL022 by: 12ca632f55SGrant Likely * Sachin Verma <sachin.verma@st.com> 13ca632f55SGrant Likely * 14ca632f55SGrant Likely * This program is free software; you can redistribute it and/or modify 15ca632f55SGrant Likely * it under the terms of the GNU General Public License as published by 16ca632f55SGrant Likely * the Free Software Foundation; either version 2 of the License, or 17ca632f55SGrant Likely * (at your option) any later version. 18ca632f55SGrant Likely * 19ca632f55SGrant Likely * This program is distributed in the hope that it will be useful, 20ca632f55SGrant Likely * but WITHOUT ANY WARRANTY; without even the implied warranty of 21ca632f55SGrant Likely * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 22ca632f55SGrant Likely * GNU General Public License for more details. 23ca632f55SGrant Likely */ 24ca632f55SGrant Likely 25ca632f55SGrant Likely #include <linux/init.h> 26ca632f55SGrant Likely #include <linux/module.h> 27ca632f55SGrant Likely #include <linux/device.h> 28ca632f55SGrant Likely #include <linux/ioport.h> 29ca632f55SGrant Likely #include <linux/errno.h> 30ca632f55SGrant Likely #include <linux/interrupt.h> 31ca632f55SGrant Likely #include <linux/spi/spi.h> 32ca632f55SGrant Likely #include <linux/delay.h> 33ca632f55SGrant Likely #include <linux/clk.h> 34ca632f55SGrant Likely #include <linux/err.h> 35ca632f55SGrant Likely #include <linux/amba/bus.h> 36ca632f55SGrant Likely #include <linux/amba/pl022.h> 37ca632f55SGrant Likely #include <linux/io.h> 38ca632f55SGrant Likely #include <linux/slab.h> 39ca632f55SGrant Likely #include <linux/dmaengine.h> 40ca632f55SGrant Likely #include <linux/dma-mapping.h> 41ca632f55SGrant Likely #include <linux/scatterlist.h> 42bcda6ff8SRabin Vincent #include <linux/pm_runtime.h> 43f6f46de1SRoland Stigge #include <linux/gpio.h> 446d3952a7SRoland Stigge #include <linux/of_gpio.h> 454f5e1b37SPatrice Chotard #include <linux/pinctrl/consumer.h> 46ca632f55SGrant Likely 47ca632f55SGrant Likely /* 48ca632f55SGrant Likely * This macro is used to define some register default values. 49ca632f55SGrant Likely * reg is masked with mask, the OR:ed with an (again masked) 50ca632f55SGrant Likely * val shifted sb steps to the left. 51ca632f55SGrant Likely */ 52ca632f55SGrant Likely #define SSP_WRITE_BITS(reg, val, mask, sb) \ 53ca632f55SGrant Likely ((reg) = (((reg) & ~(mask)) | (((val)<<(sb)) & (mask)))) 54ca632f55SGrant Likely 55ca632f55SGrant Likely /* 56ca632f55SGrant Likely * This macro is also used to define some default values. 57ca632f55SGrant Likely * It will just shift val by sb steps to the left and mask 58ca632f55SGrant Likely * the result with mask. 59ca632f55SGrant Likely */ 60ca632f55SGrant Likely #define GEN_MASK_BITS(val, mask, sb) \ 61ca632f55SGrant Likely (((val)<<(sb)) & (mask)) 62ca632f55SGrant Likely 63ca632f55SGrant Likely #define DRIVE_TX 0 64ca632f55SGrant Likely #define DO_NOT_DRIVE_TX 1 65ca632f55SGrant Likely 66ca632f55SGrant Likely #define DO_NOT_QUEUE_DMA 0 67ca632f55SGrant Likely #define QUEUE_DMA 1 68ca632f55SGrant Likely 69ca632f55SGrant Likely #define RX_TRANSFER 1 70ca632f55SGrant Likely #define TX_TRANSFER 2 71ca632f55SGrant Likely 72ca632f55SGrant Likely /* 73ca632f55SGrant Likely * Macros to access SSP Registers with their offsets 74ca632f55SGrant Likely */ 75ca632f55SGrant Likely #define SSP_CR0(r) (r + 0x000) 76ca632f55SGrant Likely #define SSP_CR1(r) (r + 0x004) 77ca632f55SGrant Likely #define SSP_DR(r) (r + 0x008) 78ca632f55SGrant Likely #define SSP_SR(r) (r + 0x00C) 79ca632f55SGrant Likely #define SSP_CPSR(r) (r + 0x010) 80ca632f55SGrant Likely #define SSP_IMSC(r) (r + 0x014) 81ca632f55SGrant Likely #define SSP_RIS(r) (r + 0x018) 82ca632f55SGrant Likely #define SSP_MIS(r) (r + 0x01C) 83ca632f55SGrant Likely #define SSP_ICR(r) (r + 0x020) 84ca632f55SGrant Likely #define SSP_DMACR(r) (r + 0x024) 85db4fa45eSAnders Berg #define SSP_CSR(r) (r + 0x030) /* vendor extension */ 86ca632f55SGrant Likely #define SSP_ITCR(r) (r + 0x080) 87ca632f55SGrant Likely #define SSP_ITIP(r) (r + 0x084) 88ca632f55SGrant Likely #define SSP_ITOP(r) (r + 0x088) 89ca632f55SGrant Likely #define SSP_TDR(r) (r + 0x08C) 90ca632f55SGrant Likely 91ca632f55SGrant Likely #define SSP_PID0(r) (r + 0xFE0) 92ca632f55SGrant Likely #define SSP_PID1(r) (r + 0xFE4) 93ca632f55SGrant Likely #define SSP_PID2(r) (r + 0xFE8) 94ca632f55SGrant Likely #define SSP_PID3(r) (r + 0xFEC) 95ca632f55SGrant Likely 96ca632f55SGrant Likely #define SSP_CID0(r) (r + 0xFF0) 97ca632f55SGrant Likely #define SSP_CID1(r) (r + 0xFF4) 98ca632f55SGrant Likely #define SSP_CID2(r) (r + 0xFF8) 99ca632f55SGrant Likely #define SSP_CID3(r) (r + 0xFFC) 100ca632f55SGrant Likely 101ca632f55SGrant Likely /* 102ca632f55SGrant Likely * SSP Control Register 0 - SSP_CR0 103ca632f55SGrant Likely */ 104ca632f55SGrant Likely #define SSP_CR0_MASK_DSS (0x0FUL << 0) 105ca632f55SGrant Likely #define SSP_CR0_MASK_FRF (0x3UL << 4) 106ca632f55SGrant Likely #define SSP_CR0_MASK_SPO (0x1UL << 6) 107ca632f55SGrant Likely #define SSP_CR0_MASK_SPH (0x1UL << 7) 108ca632f55SGrant Likely #define SSP_CR0_MASK_SCR (0xFFUL << 8) 109ca632f55SGrant Likely 110ca632f55SGrant Likely /* 111ca632f55SGrant Likely * The ST version of this block moves som bits 112ca632f55SGrant Likely * in SSP_CR0 and extends it to 32 bits 113ca632f55SGrant Likely */ 114ca632f55SGrant Likely #define SSP_CR0_MASK_DSS_ST (0x1FUL << 0) 115ca632f55SGrant Likely #define SSP_CR0_MASK_HALFDUP_ST (0x1UL << 5) 116ca632f55SGrant Likely #define SSP_CR0_MASK_CSS_ST (0x1FUL << 16) 117ca632f55SGrant Likely #define SSP_CR0_MASK_FRF_ST (0x3UL << 21) 118ca632f55SGrant Likely 119ca632f55SGrant Likely /* 120ca632f55SGrant Likely * SSP Control Register 0 - SSP_CR1 121ca632f55SGrant Likely */ 122ca632f55SGrant Likely #define SSP_CR1_MASK_LBM (0x1UL << 0) 123ca632f55SGrant Likely #define SSP_CR1_MASK_SSE (0x1UL << 1) 124ca632f55SGrant Likely #define SSP_CR1_MASK_MS (0x1UL << 2) 125ca632f55SGrant Likely #define SSP_CR1_MASK_SOD (0x1UL << 3) 126ca632f55SGrant Likely 127ca632f55SGrant Likely /* 128ca632f55SGrant Likely * The ST version of this block adds some bits 129ca632f55SGrant Likely * in SSP_CR1 130ca632f55SGrant Likely */ 131ca632f55SGrant Likely #define SSP_CR1_MASK_RENDN_ST (0x1UL << 4) 132ca632f55SGrant Likely #define SSP_CR1_MASK_TENDN_ST (0x1UL << 5) 133ca632f55SGrant Likely #define SSP_CR1_MASK_MWAIT_ST (0x1UL << 6) 134ca632f55SGrant Likely #define SSP_CR1_MASK_RXIFLSEL_ST (0x7UL << 7) 135ca632f55SGrant Likely #define SSP_CR1_MASK_TXIFLSEL_ST (0x7UL << 10) 136ca632f55SGrant Likely /* This one is only in the PL023 variant */ 137ca632f55SGrant Likely #define SSP_CR1_MASK_FBCLKDEL_ST (0x7UL << 13) 138ca632f55SGrant Likely 139ca632f55SGrant Likely /* 140ca632f55SGrant Likely * SSP Status Register - SSP_SR 141ca632f55SGrant Likely */ 142ca632f55SGrant Likely #define SSP_SR_MASK_TFE (0x1UL << 0) /* Transmit FIFO empty */ 143ca632f55SGrant Likely #define SSP_SR_MASK_TNF (0x1UL << 1) /* Transmit FIFO not full */ 144ca632f55SGrant Likely #define SSP_SR_MASK_RNE (0x1UL << 2) /* Receive FIFO not empty */ 145ca632f55SGrant Likely #define SSP_SR_MASK_RFF (0x1UL << 3) /* Receive FIFO full */ 146ca632f55SGrant Likely #define SSP_SR_MASK_BSY (0x1UL << 4) /* Busy Flag */ 147ca632f55SGrant Likely 148ca632f55SGrant Likely /* 149ca632f55SGrant Likely * SSP Clock Prescale Register - SSP_CPSR 150ca632f55SGrant Likely */ 151ca632f55SGrant Likely #define SSP_CPSR_MASK_CPSDVSR (0xFFUL << 0) 152ca632f55SGrant Likely 153ca632f55SGrant Likely /* 154ca632f55SGrant Likely * SSP Interrupt Mask Set/Clear Register - SSP_IMSC 155ca632f55SGrant Likely */ 156ca632f55SGrant Likely #define SSP_IMSC_MASK_RORIM (0x1UL << 0) /* Receive Overrun Interrupt mask */ 157ca632f55SGrant Likely #define SSP_IMSC_MASK_RTIM (0x1UL << 1) /* Receive timeout Interrupt mask */ 158ca632f55SGrant Likely #define SSP_IMSC_MASK_RXIM (0x1UL << 2) /* Receive FIFO Interrupt mask */ 159ca632f55SGrant Likely #define SSP_IMSC_MASK_TXIM (0x1UL << 3) /* Transmit FIFO Interrupt mask */ 160ca632f55SGrant Likely 161ca632f55SGrant Likely /* 162ca632f55SGrant Likely * SSP Raw Interrupt Status Register - SSP_RIS 163ca632f55SGrant Likely */ 164ca632f55SGrant Likely /* Receive Overrun Raw Interrupt status */ 165ca632f55SGrant Likely #define SSP_RIS_MASK_RORRIS (0x1UL << 0) 166ca632f55SGrant Likely /* Receive Timeout Raw Interrupt status */ 167ca632f55SGrant Likely #define SSP_RIS_MASK_RTRIS (0x1UL << 1) 168ca632f55SGrant Likely /* Receive FIFO Raw Interrupt status */ 169ca632f55SGrant Likely #define SSP_RIS_MASK_RXRIS (0x1UL << 2) 170ca632f55SGrant Likely /* Transmit FIFO Raw Interrupt status */ 171ca632f55SGrant Likely #define SSP_RIS_MASK_TXRIS (0x1UL << 3) 172ca632f55SGrant Likely 173ca632f55SGrant Likely /* 174ca632f55SGrant Likely * SSP Masked Interrupt Status Register - SSP_MIS 175ca632f55SGrant Likely */ 176ca632f55SGrant Likely /* Receive Overrun Masked Interrupt status */ 177ca632f55SGrant Likely #define SSP_MIS_MASK_RORMIS (0x1UL << 0) 178ca632f55SGrant Likely /* Receive Timeout Masked Interrupt status */ 179ca632f55SGrant Likely #define SSP_MIS_MASK_RTMIS (0x1UL << 1) 180ca632f55SGrant Likely /* Receive FIFO Masked Interrupt status */ 181ca632f55SGrant Likely #define SSP_MIS_MASK_RXMIS (0x1UL << 2) 182ca632f55SGrant Likely /* Transmit FIFO Masked Interrupt status */ 183ca632f55SGrant Likely #define SSP_MIS_MASK_TXMIS (0x1UL << 3) 184ca632f55SGrant Likely 185ca632f55SGrant Likely /* 186ca632f55SGrant Likely * SSP Interrupt Clear Register - SSP_ICR 187ca632f55SGrant Likely */ 188ca632f55SGrant Likely /* Receive Overrun Raw Clear Interrupt bit */ 189ca632f55SGrant Likely #define SSP_ICR_MASK_RORIC (0x1UL << 0) 190ca632f55SGrant Likely /* Receive Timeout Clear Interrupt bit */ 191ca632f55SGrant Likely #define SSP_ICR_MASK_RTIC (0x1UL << 1) 192ca632f55SGrant Likely 193ca632f55SGrant Likely /* 194ca632f55SGrant Likely * SSP DMA Control Register - SSP_DMACR 195ca632f55SGrant Likely */ 196ca632f55SGrant Likely /* Receive DMA Enable bit */ 197ca632f55SGrant Likely #define SSP_DMACR_MASK_RXDMAE (0x1UL << 0) 198ca632f55SGrant Likely /* Transmit DMA Enable bit */ 199ca632f55SGrant Likely #define SSP_DMACR_MASK_TXDMAE (0x1UL << 1) 200ca632f55SGrant Likely 201ca632f55SGrant Likely /* 202db4fa45eSAnders Berg * SSP Chip Select Control Register - SSP_CSR 203db4fa45eSAnders Berg * (vendor extension) 204db4fa45eSAnders Berg */ 205db4fa45eSAnders Berg #define SSP_CSR_CSVALUE_MASK (0x1FUL << 0) 206db4fa45eSAnders Berg 207db4fa45eSAnders Berg /* 208ca632f55SGrant Likely * SSP Integration Test control Register - SSP_ITCR 209ca632f55SGrant Likely */ 210ca632f55SGrant Likely #define SSP_ITCR_MASK_ITEN (0x1UL << 0) 211ca632f55SGrant Likely #define SSP_ITCR_MASK_TESTFIFO (0x1UL << 1) 212ca632f55SGrant Likely 213ca632f55SGrant Likely /* 214ca632f55SGrant Likely * SSP Integration Test Input Register - SSP_ITIP 215ca632f55SGrant Likely */ 216ca632f55SGrant Likely #define ITIP_MASK_SSPRXD (0x1UL << 0) 217ca632f55SGrant Likely #define ITIP_MASK_SSPFSSIN (0x1UL << 1) 218ca632f55SGrant Likely #define ITIP_MASK_SSPCLKIN (0x1UL << 2) 219ca632f55SGrant Likely #define ITIP_MASK_RXDMAC (0x1UL << 3) 220ca632f55SGrant Likely #define ITIP_MASK_TXDMAC (0x1UL << 4) 221ca632f55SGrant Likely #define ITIP_MASK_SSPTXDIN (0x1UL << 5) 222ca632f55SGrant Likely 223ca632f55SGrant Likely /* 224ca632f55SGrant Likely * SSP Integration Test output Register - SSP_ITOP 225ca632f55SGrant Likely */ 226ca632f55SGrant Likely #define ITOP_MASK_SSPTXD (0x1UL << 0) 227ca632f55SGrant Likely #define ITOP_MASK_SSPFSSOUT (0x1UL << 1) 228ca632f55SGrant Likely #define ITOP_MASK_SSPCLKOUT (0x1UL << 2) 229ca632f55SGrant Likely #define ITOP_MASK_SSPOEn (0x1UL << 3) 230ca632f55SGrant Likely #define ITOP_MASK_SSPCTLOEn (0x1UL << 4) 231ca632f55SGrant Likely #define ITOP_MASK_RORINTR (0x1UL << 5) 232ca632f55SGrant Likely #define ITOP_MASK_RTINTR (0x1UL << 6) 233ca632f55SGrant Likely #define ITOP_MASK_RXINTR (0x1UL << 7) 234ca632f55SGrant Likely #define ITOP_MASK_TXINTR (0x1UL << 8) 235ca632f55SGrant Likely #define ITOP_MASK_INTR (0x1UL << 9) 236ca632f55SGrant Likely #define ITOP_MASK_RXDMABREQ (0x1UL << 10) 237ca632f55SGrant Likely #define ITOP_MASK_RXDMASREQ (0x1UL << 11) 238ca632f55SGrant Likely #define ITOP_MASK_TXDMABREQ (0x1UL << 12) 239ca632f55SGrant Likely #define ITOP_MASK_TXDMASREQ (0x1UL << 13) 240ca632f55SGrant Likely 241ca632f55SGrant Likely /* 242ca632f55SGrant Likely * SSP Test Data Register - SSP_TDR 243ca632f55SGrant Likely */ 244ca632f55SGrant Likely #define TDR_MASK_TESTDATA (0xFFFFFFFF) 245ca632f55SGrant Likely 246ca632f55SGrant Likely /* 247ca632f55SGrant Likely * Message State 248ca632f55SGrant Likely * we use the spi_message.state (void *) pointer to 249ca632f55SGrant Likely * hold a single state value, that's why all this 250ca632f55SGrant Likely * (void *) casting is done here. 251ca632f55SGrant Likely */ 252ca632f55SGrant Likely #define STATE_START ((void *) 0) 253ca632f55SGrant Likely #define STATE_RUNNING ((void *) 1) 254ca632f55SGrant Likely #define STATE_DONE ((void *) 2) 255ca632f55SGrant Likely #define STATE_ERROR ((void *) -1) 256ca632f55SGrant Likely 257ca632f55SGrant Likely /* 258ca632f55SGrant Likely * SSP State - Whether Enabled or Disabled 259ca632f55SGrant Likely */ 260ca632f55SGrant Likely #define SSP_DISABLED (0) 261ca632f55SGrant Likely #define SSP_ENABLED (1) 262ca632f55SGrant Likely 263ca632f55SGrant Likely /* 264ca632f55SGrant Likely * SSP DMA State - Whether DMA Enabled or Disabled 265ca632f55SGrant Likely */ 266ca632f55SGrant Likely #define SSP_DMA_DISABLED (0) 267ca632f55SGrant Likely #define SSP_DMA_ENABLED (1) 268ca632f55SGrant Likely 269ca632f55SGrant Likely /* 270ca632f55SGrant Likely * SSP Clock Defaults 271ca632f55SGrant Likely */ 272ca632f55SGrant Likely #define SSP_DEFAULT_CLKRATE 0x2 273ca632f55SGrant Likely #define SSP_DEFAULT_PRESCALE 0x40 274ca632f55SGrant Likely 275ca632f55SGrant Likely /* 276ca632f55SGrant Likely * SSP Clock Parameter ranges 277ca632f55SGrant Likely */ 278ca632f55SGrant Likely #define CPSDVR_MIN 0x02 279ca632f55SGrant Likely #define CPSDVR_MAX 0xFE 280ca632f55SGrant Likely #define SCR_MIN 0x00 281ca632f55SGrant Likely #define SCR_MAX 0xFF 282ca632f55SGrant Likely 283ca632f55SGrant Likely /* 284ca632f55SGrant Likely * SSP Interrupt related Macros 285ca632f55SGrant Likely */ 286ca632f55SGrant Likely #define DEFAULT_SSP_REG_IMSC 0x0UL 287ca632f55SGrant Likely #define DISABLE_ALL_INTERRUPTS DEFAULT_SSP_REG_IMSC 28885fa4e1fSAlexander Sverdlin #define ENABLE_ALL_INTERRUPTS ( \ 28985fa4e1fSAlexander Sverdlin SSP_IMSC_MASK_RORIM | \ 29085fa4e1fSAlexander Sverdlin SSP_IMSC_MASK_RTIM | \ 29185fa4e1fSAlexander Sverdlin SSP_IMSC_MASK_RXIM | \ 29285fa4e1fSAlexander Sverdlin SSP_IMSC_MASK_TXIM \ 29385fa4e1fSAlexander Sverdlin ) 294ca632f55SGrant Likely 295ca632f55SGrant Likely #define CLEAR_ALL_INTERRUPTS 0x3 296ca632f55SGrant Likely 297ca632f55SGrant Likely #define SPI_POLLING_TIMEOUT 1000 298ca632f55SGrant Likely 299ca632f55SGrant Likely /* 300ca632f55SGrant Likely * The type of reading going on on this chip 301ca632f55SGrant Likely */ 302ca632f55SGrant Likely enum ssp_reading { 303ca632f55SGrant Likely READING_NULL, 304ca632f55SGrant Likely READING_U8, 305ca632f55SGrant Likely READING_U16, 306ca632f55SGrant Likely READING_U32 307ca632f55SGrant Likely }; 308ca632f55SGrant Likely 309ca632f55SGrant Likely /** 310ca632f55SGrant Likely * The type of writing going on on this chip 311ca632f55SGrant Likely */ 312ca632f55SGrant Likely enum ssp_writing { 313ca632f55SGrant Likely WRITING_NULL, 314ca632f55SGrant Likely WRITING_U8, 315ca632f55SGrant Likely WRITING_U16, 316ca632f55SGrant Likely WRITING_U32 317ca632f55SGrant Likely }; 318ca632f55SGrant Likely 319ca632f55SGrant Likely /** 320ca632f55SGrant Likely * struct vendor_data - vendor-specific config parameters 321ca632f55SGrant Likely * for PL022 derivates 322ca632f55SGrant Likely * @fifodepth: depth of FIFOs (both) 323ca632f55SGrant Likely * @max_bpw: maximum number of bits per word 324ca632f55SGrant Likely * @unidir: supports unidirection transfers 325ca632f55SGrant Likely * @extended_cr: 32 bit wide control register 0 with extra 326ca632f55SGrant Likely * features and extra features in CR1 as found in the ST variants 327ca632f55SGrant Likely * @pl023: supports a subset of the ST extensions called "PL023" 328db4fa45eSAnders Berg * @internal_cs_ctrl: supports chip select control register 329ca632f55SGrant Likely */ 330ca632f55SGrant Likely struct vendor_data { 331ca632f55SGrant Likely int fifodepth; 332ca632f55SGrant Likely int max_bpw; 333ca632f55SGrant Likely bool unidir; 334ca632f55SGrant Likely bool extended_cr; 335ca632f55SGrant Likely bool pl023; 336ca632f55SGrant Likely bool loopback; 337db4fa45eSAnders Berg bool internal_cs_ctrl; 338ca632f55SGrant Likely }; 339ca632f55SGrant Likely 340ca632f55SGrant Likely /** 341ca632f55SGrant Likely * struct pl022 - This is the private SSP driver data structure 342ca632f55SGrant Likely * @adev: AMBA device model hookup 343ca632f55SGrant Likely * @vendor: vendor data for the IP block 344ca632f55SGrant Likely * @phybase: the physical memory where the SSP device resides 345ca632f55SGrant Likely * @virtbase: the virtual memory where the SSP is mapped 346ca632f55SGrant Likely * @clk: outgoing clock "SPICLK" for the SPI bus 347ca632f55SGrant Likely * @master: SPI framework hookup 348ca632f55SGrant Likely * @master_info: controller-specific data from machine setup 34914af60b6SChris Blair * @kworker: thread struct for message pump 35014af60b6SChris Blair * @kworker_task: pointer to task for message pump kworker thread 35114af60b6SChris Blair * @pump_messages: work struct for scheduling work to the message pump 352ca632f55SGrant Likely * @queue_lock: spinlock to syncronise access to message queue 353ca632f55SGrant Likely * @queue: message queue 35414af60b6SChris Blair * @busy: message pump is busy 35514af60b6SChris Blair * @running: message pump is running 356ca632f55SGrant Likely * @pump_transfers: Tasklet used in Interrupt Transfer mode 357ca632f55SGrant Likely * @cur_msg: Pointer to current spi_message being processed 358ca632f55SGrant Likely * @cur_transfer: Pointer to current spi_transfer 359ca632f55SGrant Likely * @cur_chip: pointer to current clients chip(assigned from controller_state) 3608b8d7191SVirupax Sadashivpetimath * @next_msg_cs_active: the next message in the queue has been examined 3618b8d7191SVirupax Sadashivpetimath * and it was found that it uses the same chip select as the previous 3628b8d7191SVirupax Sadashivpetimath * message, so we left it active after the previous transfer, and it's 3638b8d7191SVirupax Sadashivpetimath * active already. 364ca632f55SGrant Likely * @tx: current position in TX buffer to be read 365ca632f55SGrant Likely * @tx_end: end position in TX buffer to be read 366ca632f55SGrant Likely * @rx: current position in RX buffer to be written 367ca632f55SGrant Likely * @rx_end: end position in RX buffer to be written 368ca632f55SGrant Likely * @read: the type of read currently going on 369ca632f55SGrant Likely * @write: the type of write currently going on 370ca632f55SGrant Likely * @exp_fifo_level: expected FIFO level 371ca632f55SGrant Likely * @dma_rx_channel: optional channel for RX DMA 372ca632f55SGrant Likely * @dma_tx_channel: optional channel for TX DMA 373ca632f55SGrant Likely * @sgt_rx: scattertable for the RX transfer 374ca632f55SGrant Likely * @sgt_tx: scattertable for the TX transfer 375ca632f55SGrant Likely * @dummypage: a dummy page used for driving data on the bus with DMA 376f6f46de1SRoland Stigge * @cur_cs: current chip select (gpio) 377f6f46de1SRoland Stigge * @chipselects: list of chipselects (gpios) 378ca632f55SGrant Likely */ 379ca632f55SGrant Likely struct pl022 { 380ca632f55SGrant Likely struct amba_device *adev; 381ca632f55SGrant Likely struct vendor_data *vendor; 382ca632f55SGrant Likely resource_size_t phybase; 383ca632f55SGrant Likely void __iomem *virtbase; 384ca632f55SGrant Likely struct clk *clk; 385ca632f55SGrant Likely struct spi_master *master; 386ca632f55SGrant Likely struct pl022_ssp_controller *master_info; 387ffbbdd21SLinus Walleij /* Message per-transfer pump */ 388ca632f55SGrant Likely struct tasklet_struct pump_transfers; 389ca632f55SGrant Likely struct spi_message *cur_msg; 390ca632f55SGrant Likely struct spi_transfer *cur_transfer; 391ca632f55SGrant Likely struct chip_data *cur_chip; 3928b8d7191SVirupax Sadashivpetimath bool next_msg_cs_active; 393ca632f55SGrant Likely void *tx; 394ca632f55SGrant Likely void *tx_end; 395ca632f55SGrant Likely void *rx; 396ca632f55SGrant Likely void *rx_end; 397ca632f55SGrant Likely enum ssp_reading read; 398ca632f55SGrant Likely enum ssp_writing write; 399ca632f55SGrant Likely u32 exp_fifo_level; 400083be3f0SLinus Walleij enum ssp_rx_level_trig rx_lev_trig; 401083be3f0SLinus Walleij enum ssp_tx_level_trig tx_lev_trig; 402ca632f55SGrant Likely /* DMA settings */ 403ca632f55SGrant Likely #ifdef CONFIG_DMA_ENGINE 404ca632f55SGrant Likely struct dma_chan *dma_rx_channel; 405ca632f55SGrant Likely struct dma_chan *dma_tx_channel; 406ca632f55SGrant Likely struct sg_table sgt_rx; 407ca632f55SGrant Likely struct sg_table sgt_tx; 408ca632f55SGrant Likely char *dummypage; 409ffbbdd21SLinus Walleij bool dma_running; 410ca632f55SGrant Likely #endif 411f6f46de1SRoland Stigge int cur_cs; 412f6f46de1SRoland Stigge int *chipselects; 413ca632f55SGrant Likely }; 414ca632f55SGrant Likely 415ca632f55SGrant Likely /** 416ca632f55SGrant Likely * struct chip_data - To maintain runtime state of SSP for each client chip 417ca632f55SGrant Likely * @cr0: Value of control register CR0 of SSP - on later ST variants this 418ca632f55SGrant Likely * register is 32 bits wide rather than just 16 419ca632f55SGrant Likely * @cr1: Value of control register CR1 of SSP 420ca632f55SGrant Likely * @dmacr: Value of DMA control Register of SSP 421ca632f55SGrant Likely * @cpsr: Value of Clock prescale register 422ca632f55SGrant Likely * @n_bytes: how many bytes(power of 2) reqd for a given data width of client 423ca632f55SGrant Likely * @enable_dma: Whether to enable DMA or not 424ca632f55SGrant Likely * @read: function ptr to be used to read when doing xfer for this chip 425ca632f55SGrant Likely * @write: function ptr to be used to write when doing xfer for this chip 426ca632f55SGrant Likely * @cs_control: chip select callback provided by chip 427ca632f55SGrant Likely * @xfer_type: polling/interrupt/DMA 428ca632f55SGrant Likely * 429ca632f55SGrant Likely * Runtime state of the SSP controller, maintained per chip, 430ca632f55SGrant Likely * This would be set according to the current message that would be served 431ca632f55SGrant Likely */ 432ca632f55SGrant Likely struct chip_data { 433ca632f55SGrant Likely u32 cr0; 434ca632f55SGrant Likely u16 cr1; 435ca632f55SGrant Likely u16 dmacr; 436ca632f55SGrant Likely u16 cpsr; 437ca632f55SGrant Likely u8 n_bytes; 438ca632f55SGrant Likely bool enable_dma; 439ca632f55SGrant Likely enum ssp_reading read; 440ca632f55SGrant Likely enum ssp_writing write; 441ca632f55SGrant Likely void (*cs_control) (u32 command); 442ca632f55SGrant Likely int xfer_type; 443ca632f55SGrant Likely }; 444ca632f55SGrant Likely 445ca632f55SGrant Likely /** 446ca632f55SGrant Likely * null_cs_control - Dummy chip select function 447ca632f55SGrant Likely * @command: select/delect the chip 448ca632f55SGrant Likely * 449ca632f55SGrant Likely * If no chip select function is provided by client this is used as dummy 450ca632f55SGrant Likely * chip select 451ca632f55SGrant Likely */ 452ca632f55SGrant Likely static void null_cs_control(u32 command) 453ca632f55SGrant Likely { 454ca632f55SGrant Likely pr_debug("pl022: dummy chip select control, CS=0x%x\n", command); 455ca632f55SGrant Likely } 456ca632f55SGrant Likely 457db4fa45eSAnders Berg /** 458db4fa45eSAnders Berg * internal_cs_control - Control chip select signals via SSP_CSR. 459db4fa45eSAnders Berg * @pl022: SSP driver private data structure 460db4fa45eSAnders Berg * @command: select/delect the chip 461db4fa45eSAnders Berg * 462db4fa45eSAnders Berg * Used on controller with internal chip select control via SSP_CSR register 463db4fa45eSAnders Berg * (vendor extension). Each of the 5 LSB in the register controls one chip 464db4fa45eSAnders Berg * select signal. 465db4fa45eSAnders Berg */ 466db4fa45eSAnders Berg static void internal_cs_control(struct pl022 *pl022, u32 command) 467db4fa45eSAnders Berg { 468db4fa45eSAnders Berg u32 tmp; 469db4fa45eSAnders Berg 470db4fa45eSAnders Berg tmp = readw(SSP_CSR(pl022->virtbase)); 471db4fa45eSAnders Berg if (command == SSP_CHIP_SELECT) 472db4fa45eSAnders Berg tmp &= ~BIT(pl022->cur_cs); 473db4fa45eSAnders Berg else 474db4fa45eSAnders Berg tmp |= BIT(pl022->cur_cs); 475db4fa45eSAnders Berg writew(tmp, SSP_CSR(pl022->virtbase)); 476db4fa45eSAnders Berg } 477db4fa45eSAnders Berg 478f6f46de1SRoland Stigge static void pl022_cs_control(struct pl022 *pl022, u32 command) 479f6f46de1SRoland Stigge { 480db4fa45eSAnders Berg if (pl022->vendor->internal_cs_ctrl) 481db4fa45eSAnders Berg internal_cs_control(pl022, command); 482db4fa45eSAnders Berg else if (gpio_is_valid(pl022->cur_cs)) 483f6f46de1SRoland Stigge gpio_set_value(pl022->cur_cs, command); 484f6f46de1SRoland Stigge else 485f6f46de1SRoland Stigge pl022->cur_chip->cs_control(command); 486f6f46de1SRoland Stigge } 487f6f46de1SRoland Stigge 488ca632f55SGrant Likely /** 489ca632f55SGrant Likely * giveback - current spi_message is over, schedule next message and call 490ca632f55SGrant Likely * callback of this message. Assumes that caller already 491ca632f55SGrant Likely * set message->status; dma and pio irqs are blocked 492ca632f55SGrant Likely * @pl022: SSP driver private data structure 493ca632f55SGrant Likely */ 494ca632f55SGrant Likely static void giveback(struct pl022 *pl022) 495ca632f55SGrant Likely { 496ca632f55SGrant Likely struct spi_transfer *last_transfer; 4978b8d7191SVirupax Sadashivpetimath pl022->next_msg_cs_active = false; 498ca632f55SGrant Likely 49923e2c2aaSAxel Lin last_transfer = list_last_entry(&pl022->cur_msg->transfers, 50023e2c2aaSAxel Lin struct spi_transfer, transfer_list); 501ca632f55SGrant Likely 502ca632f55SGrant Likely /* Delay if requested before any change in chip select */ 503ca632f55SGrant Likely if (last_transfer->delay_usecs) 504ca632f55SGrant Likely /* 505ca632f55SGrant Likely * FIXME: This runs in interrupt context. 506ca632f55SGrant Likely * Is this really smart? 507ca632f55SGrant Likely */ 508ca632f55SGrant Likely udelay(last_transfer->delay_usecs); 509ca632f55SGrant Likely 5108b8d7191SVirupax Sadashivpetimath if (!last_transfer->cs_change) { 511ca632f55SGrant Likely struct spi_message *next_msg; 512ca632f55SGrant Likely 5138b8d7191SVirupax Sadashivpetimath /* 5148b8d7191SVirupax Sadashivpetimath * cs_change was not set. We can keep the chip select 5158b8d7191SVirupax Sadashivpetimath * enabled if there is message in the queue and it is 5168b8d7191SVirupax Sadashivpetimath * for the same spi device. 517ca632f55SGrant Likely * 518ca632f55SGrant Likely * We cannot postpone this until pump_messages, because 519ca632f55SGrant Likely * after calling msg->complete (below) the driver that 520ca632f55SGrant Likely * sent the current message could be unloaded, which 521ca632f55SGrant Likely * could invalidate the cs_control() callback... 522ca632f55SGrant Likely */ 523ca632f55SGrant Likely /* get a pointer to the next message, if any */ 524ffbbdd21SLinus Walleij next_msg = spi_get_next_queued_message(pl022->master); 525ca632f55SGrant Likely 5268b8d7191SVirupax Sadashivpetimath /* 5278b8d7191SVirupax Sadashivpetimath * see if the next and current messages point 5288b8d7191SVirupax Sadashivpetimath * to the same spi device. 529ca632f55SGrant Likely */ 5308b8d7191SVirupax Sadashivpetimath if (next_msg && next_msg->spi != pl022->cur_msg->spi) 531ca632f55SGrant Likely next_msg = NULL; 5328b8d7191SVirupax Sadashivpetimath if (!next_msg || pl022->cur_msg->state == STATE_ERROR) 533f6f46de1SRoland Stigge pl022_cs_control(pl022, SSP_CHIP_DESELECT); 5348b8d7191SVirupax Sadashivpetimath else 5358b8d7191SVirupax Sadashivpetimath pl022->next_msg_cs_active = true; 536ffbbdd21SLinus Walleij 537ca632f55SGrant Likely } 5388b8d7191SVirupax Sadashivpetimath 5398b8d7191SVirupax Sadashivpetimath pl022->cur_msg = NULL; 5408b8d7191SVirupax Sadashivpetimath pl022->cur_transfer = NULL; 5418b8d7191SVirupax Sadashivpetimath pl022->cur_chip = NULL; 542fd316941SVirupax Sadashivpetimath 543fd316941SVirupax Sadashivpetimath /* disable the SPI/SSP operation */ 544fd316941SVirupax Sadashivpetimath writew((readw(SSP_CR1(pl022->virtbase)) & 545fd316941SVirupax Sadashivpetimath (~SSP_CR1_MASK_SSE)), SSP_CR1(pl022->virtbase)); 546fd316941SVirupax Sadashivpetimath 547cd6fa8d2SAlexander Sverdlin spi_finalize_current_message(pl022->master); 548ca632f55SGrant Likely } 549ca632f55SGrant Likely 550ca632f55SGrant Likely /** 551ca632f55SGrant Likely * flush - flush the FIFO to reach a clean state 552ca632f55SGrant Likely * @pl022: SSP driver private data structure 553ca632f55SGrant Likely */ 554ca632f55SGrant Likely static int flush(struct pl022 *pl022) 555ca632f55SGrant Likely { 556ca632f55SGrant Likely unsigned long limit = loops_per_jiffy << 1; 557ca632f55SGrant Likely 558ca632f55SGrant Likely dev_dbg(&pl022->adev->dev, "flush\n"); 559ca632f55SGrant Likely do { 560ca632f55SGrant Likely while (readw(SSP_SR(pl022->virtbase)) & SSP_SR_MASK_RNE) 561ca632f55SGrant Likely readw(SSP_DR(pl022->virtbase)); 562ca632f55SGrant Likely } while ((readw(SSP_SR(pl022->virtbase)) & SSP_SR_MASK_BSY) && limit--); 563ca632f55SGrant Likely 564ca632f55SGrant Likely pl022->exp_fifo_level = 0; 565ca632f55SGrant Likely 566ca632f55SGrant Likely return limit; 567ca632f55SGrant Likely } 568ca632f55SGrant Likely 569ca632f55SGrant Likely /** 570ca632f55SGrant Likely * restore_state - Load configuration of current chip 571ca632f55SGrant Likely * @pl022: SSP driver private data structure 572ca632f55SGrant Likely */ 573ca632f55SGrant Likely static void restore_state(struct pl022 *pl022) 574ca632f55SGrant Likely { 575ca632f55SGrant Likely struct chip_data *chip = pl022->cur_chip; 576ca632f55SGrant Likely 577ca632f55SGrant Likely if (pl022->vendor->extended_cr) 578ca632f55SGrant Likely writel(chip->cr0, SSP_CR0(pl022->virtbase)); 579ca632f55SGrant Likely else 580ca632f55SGrant Likely writew(chip->cr0, SSP_CR0(pl022->virtbase)); 581ca632f55SGrant Likely writew(chip->cr1, SSP_CR1(pl022->virtbase)); 582ca632f55SGrant Likely writew(chip->dmacr, SSP_DMACR(pl022->virtbase)); 583ca632f55SGrant Likely writew(chip->cpsr, SSP_CPSR(pl022->virtbase)); 584ca632f55SGrant Likely writew(DISABLE_ALL_INTERRUPTS, SSP_IMSC(pl022->virtbase)); 585ca632f55SGrant Likely writew(CLEAR_ALL_INTERRUPTS, SSP_ICR(pl022->virtbase)); 586ca632f55SGrant Likely } 587ca632f55SGrant Likely 588ca632f55SGrant Likely /* 589ca632f55SGrant Likely * Default SSP Register Values 590ca632f55SGrant Likely */ 591ca632f55SGrant Likely #define DEFAULT_SSP_REG_CR0 ( \ 592ca632f55SGrant Likely GEN_MASK_BITS(SSP_DATA_BITS_12, SSP_CR0_MASK_DSS, 0) | \ 593ca632f55SGrant Likely GEN_MASK_BITS(SSP_INTERFACE_MOTOROLA_SPI, SSP_CR0_MASK_FRF, 4) | \ 594ca632f55SGrant Likely GEN_MASK_BITS(SSP_CLK_POL_IDLE_LOW, SSP_CR0_MASK_SPO, 6) | \ 595ca632f55SGrant Likely GEN_MASK_BITS(SSP_CLK_SECOND_EDGE, SSP_CR0_MASK_SPH, 7) | \ 596ca632f55SGrant Likely GEN_MASK_BITS(SSP_DEFAULT_CLKRATE, SSP_CR0_MASK_SCR, 8) \ 597ca632f55SGrant Likely ) 598ca632f55SGrant Likely 599ca632f55SGrant Likely /* ST versions have slightly different bit layout */ 600ca632f55SGrant Likely #define DEFAULT_SSP_REG_CR0_ST ( \ 601ca632f55SGrant Likely GEN_MASK_BITS(SSP_DATA_BITS_12, SSP_CR0_MASK_DSS_ST, 0) | \ 602ca632f55SGrant Likely GEN_MASK_BITS(SSP_MICROWIRE_CHANNEL_FULL_DUPLEX, SSP_CR0_MASK_HALFDUP_ST, 5) | \ 603ca632f55SGrant Likely GEN_MASK_BITS(SSP_CLK_POL_IDLE_LOW, SSP_CR0_MASK_SPO, 6) | \ 604ca632f55SGrant Likely GEN_MASK_BITS(SSP_CLK_SECOND_EDGE, SSP_CR0_MASK_SPH, 7) | \ 605ca632f55SGrant Likely GEN_MASK_BITS(SSP_DEFAULT_CLKRATE, SSP_CR0_MASK_SCR, 8) | \ 606ca632f55SGrant Likely GEN_MASK_BITS(SSP_BITS_8, SSP_CR0_MASK_CSS_ST, 16) | \ 607ca632f55SGrant Likely GEN_MASK_BITS(SSP_INTERFACE_MOTOROLA_SPI, SSP_CR0_MASK_FRF_ST, 21) \ 608ca632f55SGrant Likely ) 609ca632f55SGrant Likely 610ca632f55SGrant Likely /* The PL023 version is slightly different again */ 611ca632f55SGrant Likely #define DEFAULT_SSP_REG_CR0_ST_PL023 ( \ 612ca632f55SGrant Likely GEN_MASK_BITS(SSP_DATA_BITS_12, SSP_CR0_MASK_DSS_ST, 0) | \ 613ca632f55SGrant Likely GEN_MASK_BITS(SSP_CLK_POL_IDLE_LOW, SSP_CR0_MASK_SPO, 6) | \ 614ca632f55SGrant Likely GEN_MASK_BITS(SSP_CLK_SECOND_EDGE, SSP_CR0_MASK_SPH, 7) | \ 615ca632f55SGrant Likely GEN_MASK_BITS(SSP_DEFAULT_CLKRATE, SSP_CR0_MASK_SCR, 8) \ 616ca632f55SGrant Likely ) 617ca632f55SGrant Likely 618ca632f55SGrant Likely #define DEFAULT_SSP_REG_CR1 ( \ 619ca632f55SGrant Likely GEN_MASK_BITS(LOOPBACK_DISABLED, SSP_CR1_MASK_LBM, 0) | \ 620ca632f55SGrant Likely GEN_MASK_BITS(SSP_DISABLED, SSP_CR1_MASK_SSE, 1) | \ 621ca632f55SGrant Likely GEN_MASK_BITS(SSP_MASTER, SSP_CR1_MASK_MS, 2) | \ 622ca632f55SGrant Likely GEN_MASK_BITS(DO_NOT_DRIVE_TX, SSP_CR1_MASK_SOD, 3) \ 623ca632f55SGrant Likely ) 624ca632f55SGrant Likely 625ca632f55SGrant Likely /* ST versions extend this register to use all 16 bits */ 626ca632f55SGrant Likely #define DEFAULT_SSP_REG_CR1_ST ( \ 627ca632f55SGrant Likely DEFAULT_SSP_REG_CR1 | \ 628ca632f55SGrant Likely GEN_MASK_BITS(SSP_RX_MSB, SSP_CR1_MASK_RENDN_ST, 4) | \ 629ca632f55SGrant Likely GEN_MASK_BITS(SSP_TX_MSB, SSP_CR1_MASK_TENDN_ST, 5) | \ 630ca632f55SGrant Likely GEN_MASK_BITS(SSP_MWIRE_WAIT_ZERO, SSP_CR1_MASK_MWAIT_ST, 6) |\ 631ca632f55SGrant Likely GEN_MASK_BITS(SSP_RX_1_OR_MORE_ELEM, SSP_CR1_MASK_RXIFLSEL_ST, 7) | \ 632ca632f55SGrant Likely GEN_MASK_BITS(SSP_TX_1_OR_MORE_EMPTY_LOC, SSP_CR1_MASK_TXIFLSEL_ST, 10) \ 633ca632f55SGrant Likely ) 634ca632f55SGrant Likely 635ca632f55SGrant Likely /* 636ca632f55SGrant Likely * The PL023 variant has further differences: no loopback mode, no microwire 637ca632f55SGrant Likely * support, and a new clock feedback delay setting. 638ca632f55SGrant Likely */ 639ca632f55SGrant Likely #define DEFAULT_SSP_REG_CR1_ST_PL023 ( \ 640ca632f55SGrant Likely GEN_MASK_BITS(SSP_DISABLED, SSP_CR1_MASK_SSE, 1) | \ 641ca632f55SGrant Likely GEN_MASK_BITS(SSP_MASTER, SSP_CR1_MASK_MS, 2) | \ 642ca632f55SGrant Likely GEN_MASK_BITS(DO_NOT_DRIVE_TX, SSP_CR1_MASK_SOD, 3) | \ 643ca632f55SGrant Likely GEN_MASK_BITS(SSP_RX_MSB, SSP_CR1_MASK_RENDN_ST, 4) | \ 644ca632f55SGrant Likely GEN_MASK_BITS(SSP_TX_MSB, SSP_CR1_MASK_TENDN_ST, 5) | \ 645ca632f55SGrant Likely GEN_MASK_BITS(SSP_RX_1_OR_MORE_ELEM, SSP_CR1_MASK_RXIFLSEL_ST, 7) | \ 646ca632f55SGrant Likely GEN_MASK_BITS(SSP_TX_1_OR_MORE_EMPTY_LOC, SSP_CR1_MASK_TXIFLSEL_ST, 10) | \ 647ca632f55SGrant Likely GEN_MASK_BITS(SSP_FEEDBACK_CLK_DELAY_NONE, SSP_CR1_MASK_FBCLKDEL_ST, 13) \ 648ca632f55SGrant Likely ) 649ca632f55SGrant Likely 650ca632f55SGrant Likely #define DEFAULT_SSP_REG_CPSR ( \ 651ca632f55SGrant Likely GEN_MASK_BITS(SSP_DEFAULT_PRESCALE, SSP_CPSR_MASK_CPSDVSR, 0) \ 652ca632f55SGrant Likely ) 653ca632f55SGrant Likely 654ca632f55SGrant Likely #define DEFAULT_SSP_REG_DMACR (\ 655ca632f55SGrant Likely GEN_MASK_BITS(SSP_DMA_DISABLED, SSP_DMACR_MASK_RXDMAE, 0) | \ 656ca632f55SGrant Likely GEN_MASK_BITS(SSP_DMA_DISABLED, SSP_DMACR_MASK_TXDMAE, 1) \ 657ca632f55SGrant Likely ) 658ca632f55SGrant Likely 659ca632f55SGrant Likely /** 660ca632f55SGrant Likely * load_ssp_default_config - Load default configuration for SSP 661ca632f55SGrant Likely * @pl022: SSP driver private data structure 662ca632f55SGrant Likely */ 663ca632f55SGrant Likely static void load_ssp_default_config(struct pl022 *pl022) 664ca632f55SGrant Likely { 665ca632f55SGrant Likely if (pl022->vendor->pl023) { 666ca632f55SGrant Likely writel(DEFAULT_SSP_REG_CR0_ST_PL023, SSP_CR0(pl022->virtbase)); 667ca632f55SGrant Likely writew(DEFAULT_SSP_REG_CR1_ST_PL023, SSP_CR1(pl022->virtbase)); 668ca632f55SGrant Likely } else if (pl022->vendor->extended_cr) { 669ca632f55SGrant Likely writel(DEFAULT_SSP_REG_CR0_ST, SSP_CR0(pl022->virtbase)); 670ca632f55SGrant Likely writew(DEFAULT_SSP_REG_CR1_ST, SSP_CR1(pl022->virtbase)); 671ca632f55SGrant Likely } else { 672ca632f55SGrant Likely writew(DEFAULT_SSP_REG_CR0, SSP_CR0(pl022->virtbase)); 673ca632f55SGrant Likely writew(DEFAULT_SSP_REG_CR1, SSP_CR1(pl022->virtbase)); 674ca632f55SGrant Likely } 675ca632f55SGrant Likely writew(DEFAULT_SSP_REG_DMACR, SSP_DMACR(pl022->virtbase)); 676ca632f55SGrant Likely writew(DEFAULT_SSP_REG_CPSR, SSP_CPSR(pl022->virtbase)); 677ca632f55SGrant Likely writew(DISABLE_ALL_INTERRUPTS, SSP_IMSC(pl022->virtbase)); 678ca632f55SGrant Likely writew(CLEAR_ALL_INTERRUPTS, SSP_ICR(pl022->virtbase)); 679ca632f55SGrant Likely } 680ca632f55SGrant Likely 681ca632f55SGrant Likely /** 682ca632f55SGrant Likely * This will write to TX and read from RX according to the parameters 683ca632f55SGrant Likely * set in pl022. 684ca632f55SGrant Likely */ 685ca632f55SGrant Likely static void readwriter(struct pl022 *pl022) 686ca632f55SGrant Likely { 687ca632f55SGrant Likely 688ca632f55SGrant Likely /* 689ca632f55SGrant Likely * The FIFO depth is different between primecell variants. 690ca632f55SGrant Likely * I believe filling in too much in the FIFO might cause 691ca632f55SGrant Likely * errons in 8bit wide transfers on ARM variants (just 8 words 692ca632f55SGrant Likely * FIFO, means only 8x8 = 64 bits in FIFO) at least. 693ca632f55SGrant Likely * 694ca632f55SGrant Likely * To prevent this issue, the TX FIFO is only filled to the 695ca632f55SGrant Likely * unused RX FIFO fill length, regardless of what the TX 696ca632f55SGrant Likely * FIFO status flag indicates. 697ca632f55SGrant Likely */ 698ca632f55SGrant Likely dev_dbg(&pl022->adev->dev, 699ca632f55SGrant Likely "%s, rx: %p, rxend: %p, tx: %p, txend: %p\n", 700ca632f55SGrant Likely __func__, pl022->rx, pl022->rx_end, pl022->tx, pl022->tx_end); 701ca632f55SGrant Likely 702ca632f55SGrant Likely /* Read as much as you can */ 703ca632f55SGrant Likely while ((readw(SSP_SR(pl022->virtbase)) & SSP_SR_MASK_RNE) 704ca632f55SGrant Likely && (pl022->rx < pl022->rx_end)) { 705ca632f55SGrant Likely switch (pl022->read) { 706ca632f55SGrant Likely case READING_NULL: 707ca632f55SGrant Likely readw(SSP_DR(pl022->virtbase)); 708ca632f55SGrant Likely break; 709ca632f55SGrant Likely case READING_U8: 710ca632f55SGrant Likely *(u8 *) (pl022->rx) = 711ca632f55SGrant Likely readw(SSP_DR(pl022->virtbase)) & 0xFFU; 712ca632f55SGrant Likely break; 713ca632f55SGrant Likely case READING_U16: 714ca632f55SGrant Likely *(u16 *) (pl022->rx) = 715ca632f55SGrant Likely (u16) readw(SSP_DR(pl022->virtbase)); 716ca632f55SGrant Likely break; 717ca632f55SGrant Likely case READING_U32: 718ca632f55SGrant Likely *(u32 *) (pl022->rx) = 719ca632f55SGrant Likely readl(SSP_DR(pl022->virtbase)); 720ca632f55SGrant Likely break; 721ca632f55SGrant Likely } 722ca632f55SGrant Likely pl022->rx += (pl022->cur_chip->n_bytes); 723ca632f55SGrant Likely pl022->exp_fifo_level--; 724ca632f55SGrant Likely } 725ca632f55SGrant Likely /* 726ca632f55SGrant Likely * Write as much as possible up to the RX FIFO size 727ca632f55SGrant Likely */ 728ca632f55SGrant Likely while ((pl022->exp_fifo_level < pl022->vendor->fifodepth) 729ca632f55SGrant Likely && (pl022->tx < pl022->tx_end)) { 730ca632f55SGrant Likely switch (pl022->write) { 731ca632f55SGrant Likely case WRITING_NULL: 732ca632f55SGrant Likely writew(0x0, SSP_DR(pl022->virtbase)); 733ca632f55SGrant Likely break; 734ca632f55SGrant Likely case WRITING_U8: 735ca632f55SGrant Likely writew(*(u8 *) (pl022->tx), SSP_DR(pl022->virtbase)); 736ca632f55SGrant Likely break; 737ca632f55SGrant Likely case WRITING_U16: 738ca632f55SGrant Likely writew((*(u16 *) (pl022->tx)), SSP_DR(pl022->virtbase)); 739ca632f55SGrant Likely break; 740ca632f55SGrant Likely case WRITING_U32: 741ca632f55SGrant Likely writel(*(u32 *) (pl022->tx), SSP_DR(pl022->virtbase)); 742ca632f55SGrant Likely break; 743ca632f55SGrant Likely } 744ca632f55SGrant Likely pl022->tx += (pl022->cur_chip->n_bytes); 745ca632f55SGrant Likely pl022->exp_fifo_level++; 746ca632f55SGrant Likely /* 747ca632f55SGrant Likely * This inner reader takes care of things appearing in the RX 748ca632f55SGrant Likely * FIFO as we're transmitting. This will happen a lot since the 749ca632f55SGrant Likely * clock starts running when you put things into the TX FIFO, 750ca632f55SGrant Likely * and then things are continuously clocked into the RX FIFO. 751ca632f55SGrant Likely */ 752ca632f55SGrant Likely while ((readw(SSP_SR(pl022->virtbase)) & SSP_SR_MASK_RNE) 753ca632f55SGrant Likely && (pl022->rx < pl022->rx_end)) { 754ca632f55SGrant Likely switch (pl022->read) { 755ca632f55SGrant Likely case READING_NULL: 756ca632f55SGrant Likely readw(SSP_DR(pl022->virtbase)); 757ca632f55SGrant Likely break; 758ca632f55SGrant Likely case READING_U8: 759ca632f55SGrant Likely *(u8 *) (pl022->rx) = 760ca632f55SGrant Likely readw(SSP_DR(pl022->virtbase)) & 0xFFU; 761ca632f55SGrant Likely break; 762ca632f55SGrant Likely case READING_U16: 763ca632f55SGrant Likely *(u16 *) (pl022->rx) = 764ca632f55SGrant Likely (u16) readw(SSP_DR(pl022->virtbase)); 765ca632f55SGrant Likely break; 766ca632f55SGrant Likely case READING_U32: 767ca632f55SGrant Likely *(u32 *) (pl022->rx) = 768ca632f55SGrant Likely readl(SSP_DR(pl022->virtbase)); 769ca632f55SGrant Likely break; 770ca632f55SGrant Likely } 771ca632f55SGrant Likely pl022->rx += (pl022->cur_chip->n_bytes); 772ca632f55SGrant Likely pl022->exp_fifo_level--; 773ca632f55SGrant Likely } 774ca632f55SGrant Likely } 775ca632f55SGrant Likely /* 776ca632f55SGrant Likely * When we exit here the TX FIFO should be full and the RX FIFO 777ca632f55SGrant Likely * should be empty 778ca632f55SGrant Likely */ 779ca632f55SGrant Likely } 780ca632f55SGrant Likely 781ca632f55SGrant Likely /** 782ca632f55SGrant Likely * next_transfer - Move to the Next transfer in the current spi message 783ca632f55SGrant Likely * @pl022: SSP driver private data structure 784ca632f55SGrant Likely * 785ca632f55SGrant Likely * This function moves though the linked list of spi transfers in the 786ca632f55SGrant Likely * current spi message and returns with the state of current spi 787ca632f55SGrant Likely * message i.e whether its last transfer is done(STATE_DONE) or 788ca632f55SGrant Likely * Next transfer is ready(STATE_RUNNING) 789ca632f55SGrant Likely */ 790ca632f55SGrant Likely static void *next_transfer(struct pl022 *pl022) 791ca632f55SGrant Likely { 792ca632f55SGrant Likely struct spi_message *msg = pl022->cur_msg; 793ca632f55SGrant Likely struct spi_transfer *trans = pl022->cur_transfer; 794ca632f55SGrant Likely 795ca632f55SGrant Likely /* Move to next transfer */ 796ca632f55SGrant Likely if (trans->transfer_list.next != &msg->transfers) { 797ca632f55SGrant Likely pl022->cur_transfer = 798ca632f55SGrant Likely list_entry(trans->transfer_list.next, 799ca632f55SGrant Likely struct spi_transfer, transfer_list); 800ca632f55SGrant Likely return STATE_RUNNING; 801ca632f55SGrant Likely } 802ca632f55SGrant Likely return STATE_DONE; 803ca632f55SGrant Likely } 804ca632f55SGrant Likely 805ca632f55SGrant Likely /* 806ca632f55SGrant Likely * This DMA functionality is only compiled in if we have 807ca632f55SGrant Likely * access to the generic DMA devices/DMA engine. 808ca632f55SGrant Likely */ 809ca632f55SGrant Likely #ifdef CONFIG_DMA_ENGINE 810ca632f55SGrant Likely static void unmap_free_dma_scatter(struct pl022 *pl022) 811ca632f55SGrant Likely { 812ca632f55SGrant Likely /* Unmap and free the SG tables */ 813ca632f55SGrant Likely dma_unmap_sg(pl022->dma_tx_channel->device->dev, pl022->sgt_tx.sgl, 814ca632f55SGrant Likely pl022->sgt_tx.nents, DMA_TO_DEVICE); 815ca632f55SGrant Likely dma_unmap_sg(pl022->dma_rx_channel->device->dev, pl022->sgt_rx.sgl, 816ca632f55SGrant Likely pl022->sgt_rx.nents, DMA_FROM_DEVICE); 817ca632f55SGrant Likely sg_free_table(&pl022->sgt_rx); 818ca632f55SGrant Likely sg_free_table(&pl022->sgt_tx); 819ca632f55SGrant Likely } 820ca632f55SGrant Likely 821ca632f55SGrant Likely static void dma_callback(void *data) 822ca632f55SGrant Likely { 823ca632f55SGrant Likely struct pl022 *pl022 = data; 824ca632f55SGrant Likely struct spi_message *msg = pl022->cur_msg; 825ca632f55SGrant Likely 826ca632f55SGrant Likely BUG_ON(!pl022->sgt_rx.sgl); 827ca632f55SGrant Likely 828ca632f55SGrant Likely #ifdef VERBOSE_DEBUG 829ca632f55SGrant Likely /* 830ca632f55SGrant Likely * Optionally dump out buffers to inspect contents, this is 831ca632f55SGrant Likely * good if you want to convince yourself that the loopback 832ca632f55SGrant Likely * read/write contents are the same, when adopting to a new 833ca632f55SGrant Likely * DMA engine. 834ca632f55SGrant Likely */ 835ca632f55SGrant Likely { 836ca632f55SGrant Likely struct scatterlist *sg; 837ca632f55SGrant Likely unsigned int i; 838ca632f55SGrant Likely 839ca632f55SGrant Likely dma_sync_sg_for_cpu(&pl022->adev->dev, 840ca632f55SGrant Likely pl022->sgt_rx.sgl, 841ca632f55SGrant Likely pl022->sgt_rx.nents, 842ca632f55SGrant Likely DMA_FROM_DEVICE); 843ca632f55SGrant Likely 844ca632f55SGrant Likely for_each_sg(pl022->sgt_rx.sgl, sg, pl022->sgt_rx.nents, i) { 845ca632f55SGrant Likely dev_dbg(&pl022->adev->dev, "SPI RX SG ENTRY: %d", i); 846ca632f55SGrant Likely print_hex_dump(KERN_ERR, "SPI RX: ", 847ca632f55SGrant Likely DUMP_PREFIX_OFFSET, 848ca632f55SGrant Likely 16, 849ca632f55SGrant Likely 1, 850ca632f55SGrant Likely sg_virt(sg), 851ca632f55SGrant Likely sg_dma_len(sg), 852ca632f55SGrant Likely 1); 853ca632f55SGrant Likely } 854ca632f55SGrant Likely for_each_sg(pl022->sgt_tx.sgl, sg, pl022->sgt_tx.nents, i) { 855ca632f55SGrant Likely dev_dbg(&pl022->adev->dev, "SPI TX SG ENTRY: %d", i); 856ca632f55SGrant Likely print_hex_dump(KERN_ERR, "SPI TX: ", 857ca632f55SGrant Likely DUMP_PREFIX_OFFSET, 858ca632f55SGrant Likely 16, 859ca632f55SGrant Likely 1, 860ca632f55SGrant Likely sg_virt(sg), 861ca632f55SGrant Likely sg_dma_len(sg), 862ca632f55SGrant Likely 1); 863ca632f55SGrant Likely } 864ca632f55SGrant Likely } 865ca632f55SGrant Likely #endif 866ca632f55SGrant Likely 867ca632f55SGrant Likely unmap_free_dma_scatter(pl022); 868ca632f55SGrant Likely 869ca632f55SGrant Likely /* Update total bytes transferred */ 870ca632f55SGrant Likely msg->actual_length += pl022->cur_transfer->len; 871ca632f55SGrant Likely if (pl022->cur_transfer->cs_change) 872f6f46de1SRoland Stigge pl022_cs_control(pl022, SSP_CHIP_DESELECT); 873ca632f55SGrant Likely 874ca632f55SGrant Likely /* Move to next transfer */ 875ca632f55SGrant Likely msg->state = next_transfer(pl022); 876ca632f55SGrant Likely tasklet_schedule(&pl022->pump_transfers); 877ca632f55SGrant Likely } 878ca632f55SGrant Likely 879ca632f55SGrant Likely static void setup_dma_scatter(struct pl022 *pl022, 880ca632f55SGrant Likely void *buffer, 881ca632f55SGrant Likely unsigned int length, 882ca632f55SGrant Likely struct sg_table *sgtab) 883ca632f55SGrant Likely { 884ca632f55SGrant Likely struct scatterlist *sg; 885ca632f55SGrant Likely int bytesleft = length; 886ca632f55SGrant Likely void *bufp = buffer; 887ca632f55SGrant Likely int mapbytes; 888ca632f55SGrant Likely int i; 889ca632f55SGrant Likely 890ca632f55SGrant Likely if (buffer) { 891ca632f55SGrant Likely for_each_sg(sgtab->sgl, sg, sgtab->nents, i) { 892ca632f55SGrant Likely /* 893ca632f55SGrant Likely * If there are less bytes left than what fits 894ca632f55SGrant Likely * in the current page (plus page alignment offset) 895ca632f55SGrant Likely * we just feed in this, else we stuff in as much 896ca632f55SGrant Likely * as we can. 897ca632f55SGrant Likely */ 898ca632f55SGrant Likely if (bytesleft < (PAGE_SIZE - offset_in_page(bufp))) 899ca632f55SGrant Likely mapbytes = bytesleft; 900ca632f55SGrant Likely else 901ca632f55SGrant Likely mapbytes = PAGE_SIZE - offset_in_page(bufp); 902ca632f55SGrant Likely sg_set_page(sg, virt_to_page(bufp), 903ca632f55SGrant Likely mapbytes, offset_in_page(bufp)); 904ca632f55SGrant Likely bufp += mapbytes; 905ca632f55SGrant Likely bytesleft -= mapbytes; 906ca632f55SGrant Likely dev_dbg(&pl022->adev->dev, 907ca632f55SGrant Likely "set RX/TX target page @ %p, %d bytes, %d left\n", 908ca632f55SGrant Likely bufp, mapbytes, bytesleft); 909ca632f55SGrant Likely } 910ca632f55SGrant Likely } else { 911ca632f55SGrant Likely /* Map the dummy buffer on every page */ 912ca632f55SGrant Likely for_each_sg(sgtab->sgl, sg, sgtab->nents, i) { 913ca632f55SGrant Likely if (bytesleft < PAGE_SIZE) 914ca632f55SGrant Likely mapbytes = bytesleft; 915ca632f55SGrant Likely else 916ca632f55SGrant Likely mapbytes = PAGE_SIZE; 917ca632f55SGrant Likely sg_set_page(sg, virt_to_page(pl022->dummypage), 918ca632f55SGrant Likely mapbytes, 0); 919ca632f55SGrant Likely bytesleft -= mapbytes; 920ca632f55SGrant Likely dev_dbg(&pl022->adev->dev, 921ca632f55SGrant Likely "set RX/TX to dummy page %d bytes, %d left\n", 922ca632f55SGrant Likely mapbytes, bytesleft); 923ca632f55SGrant Likely 924ca632f55SGrant Likely } 925ca632f55SGrant Likely } 926ca632f55SGrant Likely BUG_ON(bytesleft); 927ca632f55SGrant Likely } 928ca632f55SGrant Likely 929ca632f55SGrant Likely /** 930ca632f55SGrant Likely * configure_dma - configures the channels for the next transfer 931ca632f55SGrant Likely * @pl022: SSP driver's private data structure 932ca632f55SGrant Likely */ 933ca632f55SGrant Likely static int configure_dma(struct pl022 *pl022) 934ca632f55SGrant Likely { 935ca632f55SGrant Likely struct dma_slave_config rx_conf = { 936ca632f55SGrant Likely .src_addr = SSP_DR(pl022->phybase), 937a485df4bSVinod Koul .direction = DMA_DEV_TO_MEM, 938258aea76SViresh Kumar .device_fc = false, 939ca632f55SGrant Likely }; 940ca632f55SGrant Likely struct dma_slave_config tx_conf = { 941ca632f55SGrant Likely .dst_addr = SSP_DR(pl022->phybase), 942a485df4bSVinod Koul .direction = DMA_MEM_TO_DEV, 943258aea76SViresh Kumar .device_fc = false, 944ca632f55SGrant Likely }; 945ca632f55SGrant Likely unsigned int pages; 946ca632f55SGrant Likely int ret; 947ca632f55SGrant Likely int rx_sglen, tx_sglen; 948ca632f55SGrant Likely struct dma_chan *rxchan = pl022->dma_rx_channel; 949ca632f55SGrant Likely struct dma_chan *txchan = pl022->dma_tx_channel; 950ca632f55SGrant Likely struct dma_async_tx_descriptor *rxdesc; 951ca632f55SGrant Likely struct dma_async_tx_descriptor *txdesc; 952ca632f55SGrant Likely 953ca632f55SGrant Likely /* Check that the channels are available */ 954ca632f55SGrant Likely if (!rxchan || !txchan) 955ca632f55SGrant Likely return -ENODEV; 956ca632f55SGrant Likely 957083be3f0SLinus Walleij /* 958083be3f0SLinus Walleij * If supplied, the DMA burstsize should equal the FIFO trigger level. 959083be3f0SLinus Walleij * Notice that the DMA engine uses one-to-one mapping. Since we can 960083be3f0SLinus Walleij * not trigger on 2 elements this needs explicit mapping rather than 961083be3f0SLinus Walleij * calculation. 962083be3f0SLinus Walleij */ 963083be3f0SLinus Walleij switch (pl022->rx_lev_trig) { 964083be3f0SLinus Walleij case SSP_RX_1_OR_MORE_ELEM: 965083be3f0SLinus Walleij rx_conf.src_maxburst = 1; 966083be3f0SLinus Walleij break; 967083be3f0SLinus Walleij case SSP_RX_4_OR_MORE_ELEM: 968083be3f0SLinus Walleij rx_conf.src_maxburst = 4; 969083be3f0SLinus Walleij break; 970083be3f0SLinus Walleij case SSP_RX_8_OR_MORE_ELEM: 971083be3f0SLinus Walleij rx_conf.src_maxburst = 8; 972083be3f0SLinus Walleij break; 973083be3f0SLinus Walleij case SSP_RX_16_OR_MORE_ELEM: 974083be3f0SLinus Walleij rx_conf.src_maxburst = 16; 975083be3f0SLinus Walleij break; 976083be3f0SLinus Walleij case SSP_RX_32_OR_MORE_ELEM: 977083be3f0SLinus Walleij rx_conf.src_maxburst = 32; 978083be3f0SLinus Walleij break; 979083be3f0SLinus Walleij default: 980083be3f0SLinus Walleij rx_conf.src_maxburst = pl022->vendor->fifodepth >> 1; 981083be3f0SLinus Walleij break; 982083be3f0SLinus Walleij } 983083be3f0SLinus Walleij 984083be3f0SLinus Walleij switch (pl022->tx_lev_trig) { 985083be3f0SLinus Walleij case SSP_TX_1_OR_MORE_EMPTY_LOC: 986083be3f0SLinus Walleij tx_conf.dst_maxburst = 1; 987083be3f0SLinus Walleij break; 988083be3f0SLinus Walleij case SSP_TX_4_OR_MORE_EMPTY_LOC: 989083be3f0SLinus Walleij tx_conf.dst_maxburst = 4; 990083be3f0SLinus Walleij break; 991083be3f0SLinus Walleij case SSP_TX_8_OR_MORE_EMPTY_LOC: 992083be3f0SLinus Walleij tx_conf.dst_maxburst = 8; 993083be3f0SLinus Walleij break; 994083be3f0SLinus Walleij case SSP_TX_16_OR_MORE_EMPTY_LOC: 995083be3f0SLinus Walleij tx_conf.dst_maxburst = 16; 996083be3f0SLinus Walleij break; 997083be3f0SLinus Walleij case SSP_TX_32_OR_MORE_EMPTY_LOC: 998083be3f0SLinus Walleij tx_conf.dst_maxburst = 32; 999083be3f0SLinus Walleij break; 1000083be3f0SLinus Walleij default: 1001083be3f0SLinus Walleij tx_conf.dst_maxburst = pl022->vendor->fifodepth >> 1; 1002083be3f0SLinus Walleij break; 1003083be3f0SLinus Walleij } 1004083be3f0SLinus Walleij 1005ca632f55SGrant Likely switch (pl022->read) { 1006ca632f55SGrant Likely case READING_NULL: 1007ca632f55SGrant Likely /* Use the same as for writing */ 1008ca632f55SGrant Likely rx_conf.src_addr_width = DMA_SLAVE_BUSWIDTH_UNDEFINED; 1009ca632f55SGrant Likely break; 1010ca632f55SGrant Likely case READING_U8: 1011ca632f55SGrant Likely rx_conf.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE; 1012ca632f55SGrant Likely break; 1013ca632f55SGrant Likely case READING_U16: 1014ca632f55SGrant Likely rx_conf.src_addr_width = DMA_SLAVE_BUSWIDTH_2_BYTES; 1015ca632f55SGrant Likely break; 1016ca632f55SGrant Likely case READING_U32: 1017ca632f55SGrant Likely rx_conf.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES; 1018ca632f55SGrant Likely break; 1019ca632f55SGrant Likely } 1020ca632f55SGrant Likely 1021ca632f55SGrant Likely switch (pl022->write) { 1022ca632f55SGrant Likely case WRITING_NULL: 1023ca632f55SGrant Likely /* Use the same as for reading */ 1024ca632f55SGrant Likely tx_conf.dst_addr_width = DMA_SLAVE_BUSWIDTH_UNDEFINED; 1025ca632f55SGrant Likely break; 1026ca632f55SGrant Likely case WRITING_U8: 1027ca632f55SGrant Likely tx_conf.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE; 1028ca632f55SGrant Likely break; 1029ca632f55SGrant Likely case WRITING_U16: 1030ca632f55SGrant Likely tx_conf.dst_addr_width = DMA_SLAVE_BUSWIDTH_2_BYTES; 1031ca632f55SGrant Likely break; 1032ca632f55SGrant Likely case WRITING_U32: 1033ca632f55SGrant Likely tx_conf.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES; 1034ca632f55SGrant Likely break; 1035ca632f55SGrant Likely } 1036ca632f55SGrant Likely 1037ca632f55SGrant Likely /* SPI pecularity: we need to read and write the same width */ 1038ca632f55SGrant Likely if (rx_conf.src_addr_width == DMA_SLAVE_BUSWIDTH_UNDEFINED) 1039ca632f55SGrant Likely rx_conf.src_addr_width = tx_conf.dst_addr_width; 1040ca632f55SGrant Likely if (tx_conf.dst_addr_width == DMA_SLAVE_BUSWIDTH_UNDEFINED) 1041ca632f55SGrant Likely tx_conf.dst_addr_width = rx_conf.src_addr_width; 1042ca632f55SGrant Likely BUG_ON(rx_conf.src_addr_width != tx_conf.dst_addr_width); 1043ca632f55SGrant Likely 1044ca632f55SGrant Likely dmaengine_slave_config(rxchan, &rx_conf); 1045ca632f55SGrant Likely dmaengine_slave_config(txchan, &tx_conf); 1046ca632f55SGrant Likely 1047ca632f55SGrant Likely /* Create sglists for the transfers */ 1048b181565eSViresh Kumar pages = DIV_ROUND_UP(pl022->cur_transfer->len, PAGE_SIZE); 1049ca632f55SGrant Likely dev_dbg(&pl022->adev->dev, "using %d pages for transfer\n", pages); 1050ca632f55SGrant Likely 1051538a18dcSViresh Kumar ret = sg_alloc_table(&pl022->sgt_rx, pages, GFP_ATOMIC); 1052ca632f55SGrant Likely if (ret) 1053ca632f55SGrant Likely goto err_alloc_rx_sg; 1054ca632f55SGrant Likely 1055538a18dcSViresh Kumar ret = sg_alloc_table(&pl022->sgt_tx, pages, GFP_ATOMIC); 1056ca632f55SGrant Likely if (ret) 1057ca632f55SGrant Likely goto err_alloc_tx_sg; 1058ca632f55SGrant Likely 1059ca632f55SGrant Likely /* Fill in the scatterlists for the RX+TX buffers */ 1060ca632f55SGrant Likely setup_dma_scatter(pl022, pl022->rx, 1061ca632f55SGrant Likely pl022->cur_transfer->len, &pl022->sgt_rx); 1062ca632f55SGrant Likely setup_dma_scatter(pl022, pl022->tx, 1063ca632f55SGrant Likely pl022->cur_transfer->len, &pl022->sgt_tx); 1064ca632f55SGrant Likely 1065ca632f55SGrant Likely /* Map DMA buffers */ 1066ca632f55SGrant Likely rx_sglen = dma_map_sg(rxchan->device->dev, pl022->sgt_rx.sgl, 1067ca632f55SGrant Likely pl022->sgt_rx.nents, DMA_FROM_DEVICE); 1068ca632f55SGrant Likely if (!rx_sglen) 1069ca632f55SGrant Likely goto err_rx_sgmap; 1070ca632f55SGrant Likely 1071ca632f55SGrant Likely tx_sglen = dma_map_sg(txchan->device->dev, pl022->sgt_tx.sgl, 1072ca632f55SGrant Likely pl022->sgt_tx.nents, DMA_TO_DEVICE); 1073ca632f55SGrant Likely if (!tx_sglen) 1074ca632f55SGrant Likely goto err_tx_sgmap; 1075ca632f55SGrant Likely 1076ca632f55SGrant Likely /* Send both scatterlists */ 107716052827SAlexandre Bounine rxdesc = dmaengine_prep_slave_sg(rxchan, 1078ca632f55SGrant Likely pl022->sgt_rx.sgl, 1079ca632f55SGrant Likely rx_sglen, 1080a485df4bSVinod Koul DMA_DEV_TO_MEM, 1081ca632f55SGrant Likely DMA_PREP_INTERRUPT | DMA_CTRL_ACK); 1082ca632f55SGrant Likely if (!rxdesc) 1083ca632f55SGrant Likely goto err_rxdesc; 1084ca632f55SGrant Likely 108516052827SAlexandre Bounine txdesc = dmaengine_prep_slave_sg(txchan, 1086ca632f55SGrant Likely pl022->sgt_tx.sgl, 1087ca632f55SGrant Likely tx_sglen, 1088a485df4bSVinod Koul DMA_MEM_TO_DEV, 1089ca632f55SGrant Likely DMA_PREP_INTERRUPT | DMA_CTRL_ACK); 1090ca632f55SGrant Likely if (!txdesc) 1091ca632f55SGrant Likely goto err_txdesc; 1092ca632f55SGrant Likely 1093ca632f55SGrant Likely /* Put the callback on the RX transfer only, that should finish last */ 1094ca632f55SGrant Likely rxdesc->callback = dma_callback; 1095ca632f55SGrant Likely rxdesc->callback_param = pl022; 1096ca632f55SGrant Likely 1097ca632f55SGrant Likely /* Submit and fire RX and TX with TX last so we're ready to read! */ 1098ca632f55SGrant Likely dmaengine_submit(rxdesc); 1099ca632f55SGrant Likely dmaengine_submit(txdesc); 1100ca632f55SGrant Likely dma_async_issue_pending(rxchan); 1101ca632f55SGrant Likely dma_async_issue_pending(txchan); 1102ffbbdd21SLinus Walleij pl022->dma_running = true; 1103ca632f55SGrant Likely 1104ca632f55SGrant Likely return 0; 1105ca632f55SGrant Likely 1106ca632f55SGrant Likely err_txdesc: 1107ca632f55SGrant Likely dmaengine_terminate_all(txchan); 1108ca632f55SGrant Likely err_rxdesc: 1109ca632f55SGrant Likely dmaengine_terminate_all(rxchan); 1110ca632f55SGrant Likely dma_unmap_sg(txchan->device->dev, pl022->sgt_tx.sgl, 1111ca632f55SGrant Likely pl022->sgt_tx.nents, DMA_TO_DEVICE); 1112ca632f55SGrant Likely err_tx_sgmap: 1113ca632f55SGrant Likely dma_unmap_sg(rxchan->device->dev, pl022->sgt_rx.sgl, 11143ffa6158SRay Jui pl022->sgt_rx.nents, DMA_FROM_DEVICE); 1115ca632f55SGrant Likely err_rx_sgmap: 1116ca632f55SGrant Likely sg_free_table(&pl022->sgt_tx); 1117ca632f55SGrant Likely err_alloc_tx_sg: 1118ca632f55SGrant Likely sg_free_table(&pl022->sgt_rx); 1119ca632f55SGrant Likely err_alloc_rx_sg: 1120ca632f55SGrant Likely return -ENOMEM; 1121ca632f55SGrant Likely } 1122ca632f55SGrant Likely 1123fd4a319bSGrant Likely static int pl022_dma_probe(struct pl022 *pl022) 1124ca632f55SGrant Likely { 1125ca632f55SGrant Likely dma_cap_mask_t mask; 1126ca632f55SGrant Likely 1127ca632f55SGrant Likely /* Try to acquire a generic DMA engine slave channel */ 1128ca632f55SGrant Likely dma_cap_zero(mask); 1129ca632f55SGrant Likely dma_cap_set(DMA_SLAVE, mask); 1130ca632f55SGrant Likely /* 1131ca632f55SGrant Likely * We need both RX and TX channels to do DMA, else do none 1132ca632f55SGrant Likely * of them. 1133ca632f55SGrant Likely */ 1134ca632f55SGrant Likely pl022->dma_rx_channel = dma_request_channel(mask, 1135ca632f55SGrant Likely pl022->master_info->dma_filter, 1136ca632f55SGrant Likely pl022->master_info->dma_rx_param); 1137ca632f55SGrant Likely if (!pl022->dma_rx_channel) { 1138ca632f55SGrant Likely dev_dbg(&pl022->adev->dev, "no RX DMA channel!\n"); 1139ca632f55SGrant Likely goto err_no_rxchan; 1140ca632f55SGrant Likely } 1141ca632f55SGrant Likely 1142ca632f55SGrant Likely pl022->dma_tx_channel = dma_request_channel(mask, 1143ca632f55SGrant Likely pl022->master_info->dma_filter, 1144ca632f55SGrant Likely pl022->master_info->dma_tx_param); 1145ca632f55SGrant Likely if (!pl022->dma_tx_channel) { 1146ca632f55SGrant Likely dev_dbg(&pl022->adev->dev, "no TX DMA channel!\n"); 1147ca632f55SGrant Likely goto err_no_txchan; 1148ca632f55SGrant Likely } 1149ca632f55SGrant Likely 1150ca632f55SGrant Likely pl022->dummypage = kmalloc(PAGE_SIZE, GFP_KERNEL); 115177538f4aSJingoo Han if (!pl022->dummypage) 1152ca632f55SGrant Likely goto err_no_dummypage; 1153ca632f55SGrant Likely 1154ca632f55SGrant Likely dev_info(&pl022->adev->dev, "setup for DMA on RX %s, TX %s\n", 1155ca632f55SGrant Likely dma_chan_name(pl022->dma_rx_channel), 1156ca632f55SGrant Likely dma_chan_name(pl022->dma_tx_channel)); 1157ca632f55SGrant Likely 1158ca632f55SGrant Likely return 0; 1159ca632f55SGrant Likely 1160ca632f55SGrant Likely err_no_dummypage: 1161ca632f55SGrant Likely dma_release_channel(pl022->dma_tx_channel); 1162ca632f55SGrant Likely err_no_txchan: 1163ca632f55SGrant Likely dma_release_channel(pl022->dma_rx_channel); 1164ca632f55SGrant Likely pl022->dma_rx_channel = NULL; 1165ca632f55SGrant Likely err_no_rxchan: 1166ca632f55SGrant Likely dev_err(&pl022->adev->dev, 1167ca632f55SGrant Likely "Failed to work in dma mode, work without dma!\n"); 1168ca632f55SGrant Likely return -ENODEV; 1169ca632f55SGrant Likely } 1170ca632f55SGrant Likely 1171dc715452SArnd Bergmann static int pl022_dma_autoprobe(struct pl022 *pl022) 1172dc715452SArnd Bergmann { 1173dc715452SArnd Bergmann struct device *dev = &pl022->adev->dev; 1174*f3d4bb33SRabin Vincent struct dma_chan *chan; 1175*f3d4bb33SRabin Vincent int err; 1176dc715452SArnd Bergmann 1177dc715452SArnd Bergmann /* automatically configure DMA channels from platform, normally using DT */ 1178*f3d4bb33SRabin Vincent chan = dma_request_slave_channel_reason(dev, "rx"); 1179*f3d4bb33SRabin Vincent if (IS_ERR(chan)) { 1180*f3d4bb33SRabin Vincent err = PTR_ERR(chan); 1181dc715452SArnd Bergmann goto err_no_rxchan; 1182*f3d4bb33SRabin Vincent } 1183dc715452SArnd Bergmann 1184*f3d4bb33SRabin Vincent pl022->dma_rx_channel = chan; 1185*f3d4bb33SRabin Vincent 1186*f3d4bb33SRabin Vincent chan = dma_request_slave_channel_reason(dev, "tx"); 1187*f3d4bb33SRabin Vincent if (IS_ERR(chan)) { 1188*f3d4bb33SRabin Vincent err = PTR_ERR(chan); 1189dc715452SArnd Bergmann goto err_no_txchan; 1190*f3d4bb33SRabin Vincent } 1191*f3d4bb33SRabin Vincent 1192*f3d4bb33SRabin Vincent pl022->dma_tx_channel = chan; 1193dc715452SArnd Bergmann 1194dc715452SArnd Bergmann pl022->dummypage = kmalloc(PAGE_SIZE, GFP_KERNEL); 1195*f3d4bb33SRabin Vincent if (!pl022->dummypage) { 1196*f3d4bb33SRabin Vincent err = -ENOMEM; 1197dc715452SArnd Bergmann goto err_no_dummypage; 1198*f3d4bb33SRabin Vincent } 1199dc715452SArnd Bergmann 1200dc715452SArnd Bergmann return 0; 1201dc715452SArnd Bergmann 1202dc715452SArnd Bergmann err_no_dummypage: 1203dc715452SArnd Bergmann dma_release_channel(pl022->dma_tx_channel); 1204dc715452SArnd Bergmann pl022->dma_tx_channel = NULL; 1205dc715452SArnd Bergmann err_no_txchan: 1206dc715452SArnd Bergmann dma_release_channel(pl022->dma_rx_channel); 1207dc715452SArnd Bergmann pl022->dma_rx_channel = NULL; 1208dc715452SArnd Bergmann err_no_rxchan: 1209*f3d4bb33SRabin Vincent return err; 1210dc715452SArnd Bergmann } 1211dc715452SArnd Bergmann 1212ca632f55SGrant Likely static void terminate_dma(struct pl022 *pl022) 1213ca632f55SGrant Likely { 1214ca632f55SGrant Likely struct dma_chan *rxchan = pl022->dma_rx_channel; 1215ca632f55SGrant Likely struct dma_chan *txchan = pl022->dma_tx_channel; 1216ca632f55SGrant Likely 1217ca632f55SGrant Likely dmaengine_terminate_all(rxchan); 1218ca632f55SGrant Likely dmaengine_terminate_all(txchan); 1219ca632f55SGrant Likely unmap_free_dma_scatter(pl022); 1220ffbbdd21SLinus Walleij pl022->dma_running = false; 1221ca632f55SGrant Likely } 1222ca632f55SGrant Likely 1223ca632f55SGrant Likely static void pl022_dma_remove(struct pl022 *pl022) 1224ca632f55SGrant Likely { 1225ffbbdd21SLinus Walleij if (pl022->dma_running) 1226ca632f55SGrant Likely terminate_dma(pl022); 1227ca632f55SGrant Likely if (pl022->dma_tx_channel) 1228ca632f55SGrant Likely dma_release_channel(pl022->dma_tx_channel); 1229ca632f55SGrant Likely if (pl022->dma_rx_channel) 1230ca632f55SGrant Likely dma_release_channel(pl022->dma_rx_channel); 1231ca632f55SGrant Likely kfree(pl022->dummypage); 1232ca632f55SGrant Likely } 1233ca632f55SGrant Likely 1234ca632f55SGrant Likely #else 1235ca632f55SGrant Likely static inline int configure_dma(struct pl022 *pl022) 1236ca632f55SGrant Likely { 1237ca632f55SGrant Likely return -ENODEV; 1238ca632f55SGrant Likely } 1239ca632f55SGrant Likely 1240dc715452SArnd Bergmann static inline int pl022_dma_autoprobe(struct pl022 *pl022) 1241dc715452SArnd Bergmann { 1242dc715452SArnd Bergmann return 0; 1243dc715452SArnd Bergmann } 1244dc715452SArnd Bergmann 1245ca632f55SGrant Likely static inline int pl022_dma_probe(struct pl022 *pl022) 1246ca632f55SGrant Likely { 1247ca632f55SGrant Likely return 0; 1248ca632f55SGrant Likely } 1249ca632f55SGrant Likely 1250ca632f55SGrant Likely static inline void pl022_dma_remove(struct pl022 *pl022) 1251ca632f55SGrant Likely { 1252ca632f55SGrant Likely } 1253ca632f55SGrant Likely #endif 1254ca632f55SGrant Likely 1255ca632f55SGrant Likely /** 1256ca632f55SGrant Likely * pl022_interrupt_handler - Interrupt handler for SSP controller 1257ca632f55SGrant Likely * 1258ca632f55SGrant Likely * This function handles interrupts generated for an interrupt based transfer. 1259ca632f55SGrant Likely * If a receive overrun (ROR) interrupt is there then we disable SSP, flag the 1260ca632f55SGrant Likely * current message's state as STATE_ERROR and schedule the tasklet 1261ca632f55SGrant Likely * pump_transfers which will do the postprocessing of the current message by 1262ca632f55SGrant Likely * calling giveback(). Otherwise it reads data from RX FIFO till there is no 1263ca632f55SGrant Likely * more data, and writes data in TX FIFO till it is not full. If we complete 1264ca632f55SGrant Likely * the transfer we move to the next transfer and schedule the tasklet. 1265ca632f55SGrant Likely */ 1266ca632f55SGrant Likely static irqreturn_t pl022_interrupt_handler(int irq, void *dev_id) 1267ca632f55SGrant Likely { 1268ca632f55SGrant Likely struct pl022 *pl022 = dev_id; 1269ca632f55SGrant Likely struct spi_message *msg = pl022->cur_msg; 1270ca632f55SGrant Likely u16 irq_status = 0; 1271ca632f55SGrant Likely 1272ca632f55SGrant Likely if (unlikely(!msg)) { 1273ca632f55SGrant Likely dev_err(&pl022->adev->dev, 1274ca632f55SGrant Likely "bad message state in interrupt handler"); 1275ca632f55SGrant Likely /* Never fail */ 1276ca632f55SGrant Likely return IRQ_HANDLED; 1277ca632f55SGrant Likely } 1278ca632f55SGrant Likely 1279ca632f55SGrant Likely /* Read the Interrupt Status Register */ 1280ca632f55SGrant Likely irq_status = readw(SSP_MIS(pl022->virtbase)); 1281ca632f55SGrant Likely 1282ca632f55SGrant Likely if (unlikely(!irq_status)) 1283ca632f55SGrant Likely return IRQ_NONE; 1284ca632f55SGrant Likely 1285ca632f55SGrant Likely /* 1286ca632f55SGrant Likely * This handles the FIFO interrupts, the timeout 1287ca632f55SGrant Likely * interrupts are flatly ignored, they cannot be 1288ca632f55SGrant Likely * trusted. 1289ca632f55SGrant Likely */ 1290ca632f55SGrant Likely if (unlikely(irq_status & SSP_MIS_MASK_RORMIS)) { 1291ca632f55SGrant Likely /* 1292ca632f55SGrant Likely * Overrun interrupt - bail out since our Data has been 1293ca632f55SGrant Likely * corrupted 1294ca632f55SGrant Likely */ 1295ca632f55SGrant Likely dev_err(&pl022->adev->dev, "FIFO overrun\n"); 1296ca632f55SGrant Likely if (readw(SSP_SR(pl022->virtbase)) & SSP_SR_MASK_RFF) 1297ca632f55SGrant Likely dev_err(&pl022->adev->dev, 1298ca632f55SGrant Likely "RXFIFO is full\n"); 1299ca632f55SGrant Likely 1300ca632f55SGrant Likely /* 1301ca632f55SGrant Likely * Disable and clear interrupts, disable SSP, 1302ca632f55SGrant Likely * mark message with bad status so it can be 1303ca632f55SGrant Likely * retried. 1304ca632f55SGrant Likely */ 1305ca632f55SGrant Likely writew(DISABLE_ALL_INTERRUPTS, 1306ca632f55SGrant Likely SSP_IMSC(pl022->virtbase)); 1307ca632f55SGrant Likely writew(CLEAR_ALL_INTERRUPTS, SSP_ICR(pl022->virtbase)); 1308ca632f55SGrant Likely writew((readw(SSP_CR1(pl022->virtbase)) & 1309ca632f55SGrant Likely (~SSP_CR1_MASK_SSE)), SSP_CR1(pl022->virtbase)); 1310ca632f55SGrant Likely msg->state = STATE_ERROR; 1311ca632f55SGrant Likely 1312ca632f55SGrant Likely /* Schedule message queue handler */ 1313ca632f55SGrant Likely tasklet_schedule(&pl022->pump_transfers); 1314ca632f55SGrant Likely return IRQ_HANDLED; 1315ca632f55SGrant Likely } 1316ca632f55SGrant Likely 1317ca632f55SGrant Likely readwriter(pl022); 1318ca632f55SGrant Likely 13197183d1ebSAlexander Sverdlin if (pl022->tx == pl022->tx_end) { 1320172289dfSChris Blair /* Disable Transmit interrupt, enable receive interrupt */ 1321172289dfSChris Blair writew((readw(SSP_IMSC(pl022->virtbase)) & 1322172289dfSChris Blair ~SSP_IMSC_MASK_TXIM) | SSP_IMSC_MASK_RXIM, 1323ca632f55SGrant Likely SSP_IMSC(pl022->virtbase)); 1324ca632f55SGrant Likely } 1325ca632f55SGrant Likely 1326ca632f55SGrant Likely /* 1327ca632f55SGrant Likely * Since all transactions must write as much as shall be read, 1328ca632f55SGrant Likely * we can conclude the entire transaction once RX is complete. 1329ca632f55SGrant Likely * At this point, all TX will always be finished. 1330ca632f55SGrant Likely */ 1331ca632f55SGrant Likely if (pl022->rx >= pl022->rx_end) { 1332ca632f55SGrant Likely writew(DISABLE_ALL_INTERRUPTS, 1333ca632f55SGrant Likely SSP_IMSC(pl022->virtbase)); 1334ca632f55SGrant Likely writew(CLEAR_ALL_INTERRUPTS, SSP_ICR(pl022->virtbase)); 1335ca632f55SGrant Likely if (unlikely(pl022->rx > pl022->rx_end)) { 1336ca632f55SGrant Likely dev_warn(&pl022->adev->dev, "read %u surplus " 1337ca632f55SGrant Likely "bytes (did you request an odd " 1338ca632f55SGrant Likely "number of bytes on a 16bit bus?)\n", 1339ca632f55SGrant Likely (u32) (pl022->rx - pl022->rx_end)); 1340ca632f55SGrant Likely } 1341ca632f55SGrant Likely /* Update total bytes transferred */ 1342ca632f55SGrant Likely msg->actual_length += pl022->cur_transfer->len; 1343ca632f55SGrant Likely if (pl022->cur_transfer->cs_change) 1344f6f46de1SRoland Stigge pl022_cs_control(pl022, SSP_CHIP_DESELECT); 1345ca632f55SGrant Likely /* Move to next transfer */ 1346ca632f55SGrant Likely msg->state = next_transfer(pl022); 1347ca632f55SGrant Likely tasklet_schedule(&pl022->pump_transfers); 1348ca632f55SGrant Likely return IRQ_HANDLED; 1349ca632f55SGrant Likely } 1350ca632f55SGrant Likely 1351ca632f55SGrant Likely return IRQ_HANDLED; 1352ca632f55SGrant Likely } 1353ca632f55SGrant Likely 1354ca632f55SGrant Likely /** 1355ca632f55SGrant Likely * This sets up the pointers to memory for the next message to 1356ca632f55SGrant Likely * send out on the SPI bus. 1357ca632f55SGrant Likely */ 1358ca632f55SGrant Likely static int set_up_next_transfer(struct pl022 *pl022, 1359ca632f55SGrant Likely struct spi_transfer *transfer) 1360ca632f55SGrant Likely { 1361ca632f55SGrant Likely int residue; 1362ca632f55SGrant Likely 1363ca632f55SGrant Likely /* Sanity check the message for this bus width */ 1364ca632f55SGrant Likely residue = pl022->cur_transfer->len % pl022->cur_chip->n_bytes; 1365ca632f55SGrant Likely if (unlikely(residue != 0)) { 1366ca632f55SGrant Likely dev_err(&pl022->adev->dev, 1367ca632f55SGrant Likely "message of %u bytes to transmit but the current " 1368ca632f55SGrant Likely "chip bus has a data width of %u bytes!\n", 1369ca632f55SGrant Likely pl022->cur_transfer->len, 1370ca632f55SGrant Likely pl022->cur_chip->n_bytes); 1371ca632f55SGrant Likely dev_err(&pl022->adev->dev, "skipping this message\n"); 1372ca632f55SGrant Likely return -EIO; 1373ca632f55SGrant Likely } 1374ca632f55SGrant Likely pl022->tx = (void *)transfer->tx_buf; 1375ca632f55SGrant Likely pl022->tx_end = pl022->tx + pl022->cur_transfer->len; 1376ca632f55SGrant Likely pl022->rx = (void *)transfer->rx_buf; 1377ca632f55SGrant Likely pl022->rx_end = pl022->rx + pl022->cur_transfer->len; 1378ca632f55SGrant Likely pl022->write = 1379ca632f55SGrant Likely pl022->tx ? pl022->cur_chip->write : WRITING_NULL; 1380ca632f55SGrant Likely pl022->read = pl022->rx ? pl022->cur_chip->read : READING_NULL; 1381ca632f55SGrant Likely return 0; 1382ca632f55SGrant Likely } 1383ca632f55SGrant Likely 1384ca632f55SGrant Likely /** 1385ca632f55SGrant Likely * pump_transfers - Tasklet function which schedules next transfer 1386ca632f55SGrant Likely * when running in interrupt or DMA transfer mode. 1387ca632f55SGrant Likely * @data: SSP driver private data structure 1388ca632f55SGrant Likely * 1389ca632f55SGrant Likely */ 1390ca632f55SGrant Likely static void pump_transfers(unsigned long data) 1391ca632f55SGrant Likely { 1392ca632f55SGrant Likely struct pl022 *pl022 = (struct pl022 *) data; 1393ca632f55SGrant Likely struct spi_message *message = NULL; 1394ca632f55SGrant Likely struct spi_transfer *transfer = NULL; 1395ca632f55SGrant Likely struct spi_transfer *previous = NULL; 1396ca632f55SGrant Likely 1397ca632f55SGrant Likely /* Get current state information */ 1398ca632f55SGrant Likely message = pl022->cur_msg; 1399ca632f55SGrant Likely transfer = pl022->cur_transfer; 1400ca632f55SGrant Likely 1401ca632f55SGrant Likely /* Handle for abort */ 1402ca632f55SGrant Likely if (message->state == STATE_ERROR) { 1403ca632f55SGrant Likely message->status = -EIO; 1404ca632f55SGrant Likely giveback(pl022); 1405ca632f55SGrant Likely return; 1406ca632f55SGrant Likely } 1407ca632f55SGrant Likely 1408ca632f55SGrant Likely /* Handle end of message */ 1409ca632f55SGrant Likely if (message->state == STATE_DONE) { 1410ca632f55SGrant Likely message->status = 0; 1411ca632f55SGrant Likely giveback(pl022); 1412ca632f55SGrant Likely return; 1413ca632f55SGrant Likely } 1414ca632f55SGrant Likely 1415ca632f55SGrant Likely /* Delay if requested at end of transfer before CS change */ 1416ca632f55SGrant Likely if (message->state == STATE_RUNNING) { 1417ca632f55SGrant Likely previous = list_entry(transfer->transfer_list.prev, 1418ca632f55SGrant Likely struct spi_transfer, 1419ca632f55SGrant Likely transfer_list); 1420ca632f55SGrant Likely if (previous->delay_usecs) 1421ca632f55SGrant Likely /* 1422ca632f55SGrant Likely * FIXME: This runs in interrupt context. 1423ca632f55SGrant Likely * Is this really smart? 1424ca632f55SGrant Likely */ 1425ca632f55SGrant Likely udelay(previous->delay_usecs); 1426ca632f55SGrant Likely 14278b8d7191SVirupax Sadashivpetimath /* Reselect chip select only if cs_change was requested */ 1428ca632f55SGrant Likely if (previous->cs_change) 1429f6f46de1SRoland Stigge pl022_cs_control(pl022, SSP_CHIP_SELECT); 1430ca632f55SGrant Likely } else { 1431ca632f55SGrant Likely /* STATE_START */ 1432ca632f55SGrant Likely message->state = STATE_RUNNING; 1433ca632f55SGrant Likely } 1434ca632f55SGrant Likely 1435ca632f55SGrant Likely if (set_up_next_transfer(pl022, transfer)) { 1436ca632f55SGrant Likely message->state = STATE_ERROR; 1437ca632f55SGrant Likely message->status = -EIO; 1438ca632f55SGrant Likely giveback(pl022); 1439ca632f55SGrant Likely return; 1440ca632f55SGrant Likely } 1441ca632f55SGrant Likely /* Flush the FIFOs and let's go! */ 1442ca632f55SGrant Likely flush(pl022); 1443ca632f55SGrant Likely 1444ca632f55SGrant Likely if (pl022->cur_chip->enable_dma) { 1445ca632f55SGrant Likely if (configure_dma(pl022)) { 1446ca632f55SGrant Likely dev_dbg(&pl022->adev->dev, 1447ca632f55SGrant Likely "configuration of DMA failed, fall back to interrupt mode\n"); 1448ca632f55SGrant Likely goto err_config_dma; 1449ca632f55SGrant Likely } 1450ca632f55SGrant Likely return; 1451ca632f55SGrant Likely } 1452ca632f55SGrant Likely 1453ca632f55SGrant Likely err_config_dma: 1454172289dfSChris Blair /* enable all interrupts except RX */ 1455172289dfSChris Blair writew(ENABLE_ALL_INTERRUPTS & ~SSP_IMSC_MASK_RXIM, SSP_IMSC(pl022->virtbase)); 1456ca632f55SGrant Likely } 1457ca632f55SGrant Likely 1458ca632f55SGrant Likely static void do_interrupt_dma_transfer(struct pl022 *pl022) 1459ca632f55SGrant Likely { 1460172289dfSChris Blair /* 1461172289dfSChris Blair * Default is to enable all interrupts except RX - 1462172289dfSChris Blair * this will be enabled once TX is complete 1463172289dfSChris Blair */ 1464d555ea05SMark Brown u32 irqflags = (u32)(ENABLE_ALL_INTERRUPTS & ~SSP_IMSC_MASK_RXIM); 1465ca632f55SGrant Likely 14668b8d7191SVirupax Sadashivpetimath /* Enable target chip, if not already active */ 14678b8d7191SVirupax Sadashivpetimath if (!pl022->next_msg_cs_active) 1468f6f46de1SRoland Stigge pl022_cs_control(pl022, SSP_CHIP_SELECT); 14698b8d7191SVirupax Sadashivpetimath 1470ca632f55SGrant Likely if (set_up_next_transfer(pl022, pl022->cur_transfer)) { 1471ca632f55SGrant Likely /* Error path */ 1472ca632f55SGrant Likely pl022->cur_msg->state = STATE_ERROR; 1473ca632f55SGrant Likely pl022->cur_msg->status = -EIO; 1474ca632f55SGrant Likely giveback(pl022); 1475ca632f55SGrant Likely return; 1476ca632f55SGrant Likely } 1477ca632f55SGrant Likely /* If we're using DMA, set up DMA here */ 1478ca632f55SGrant Likely if (pl022->cur_chip->enable_dma) { 1479ca632f55SGrant Likely /* Configure DMA transfer */ 1480ca632f55SGrant Likely if (configure_dma(pl022)) { 1481ca632f55SGrant Likely dev_dbg(&pl022->adev->dev, 1482ca632f55SGrant Likely "configuration of DMA failed, fall back to interrupt mode\n"); 1483ca632f55SGrant Likely goto err_config_dma; 1484ca632f55SGrant Likely } 1485ca632f55SGrant Likely /* Disable interrupts in DMA mode, IRQ from DMA controller */ 1486ca632f55SGrant Likely irqflags = DISABLE_ALL_INTERRUPTS; 1487ca632f55SGrant Likely } 1488ca632f55SGrant Likely err_config_dma: 1489ca632f55SGrant Likely /* Enable SSP, turn on interrupts */ 1490ca632f55SGrant Likely writew((readw(SSP_CR1(pl022->virtbase)) | SSP_CR1_MASK_SSE), 1491ca632f55SGrant Likely SSP_CR1(pl022->virtbase)); 1492ca632f55SGrant Likely writew(irqflags, SSP_IMSC(pl022->virtbase)); 1493ca632f55SGrant Likely } 1494ca632f55SGrant Likely 1495ca632f55SGrant Likely static void do_polling_transfer(struct pl022 *pl022) 1496ca632f55SGrant Likely { 1497ca632f55SGrant Likely struct spi_message *message = NULL; 1498ca632f55SGrant Likely struct spi_transfer *transfer = NULL; 1499ca632f55SGrant Likely struct spi_transfer *previous = NULL; 1500ca632f55SGrant Likely struct chip_data *chip; 1501ca632f55SGrant Likely unsigned long time, timeout; 1502ca632f55SGrant Likely 1503ca632f55SGrant Likely chip = pl022->cur_chip; 1504ca632f55SGrant Likely message = pl022->cur_msg; 1505ca632f55SGrant Likely 1506ca632f55SGrant Likely while (message->state != STATE_DONE) { 1507ca632f55SGrant Likely /* Handle for abort */ 1508ca632f55SGrant Likely if (message->state == STATE_ERROR) 1509ca632f55SGrant Likely break; 1510ca632f55SGrant Likely transfer = pl022->cur_transfer; 1511ca632f55SGrant Likely 1512ca632f55SGrant Likely /* Delay if requested at end of transfer */ 1513ca632f55SGrant Likely if (message->state == STATE_RUNNING) { 1514ca632f55SGrant Likely previous = 1515ca632f55SGrant Likely list_entry(transfer->transfer_list.prev, 1516ca632f55SGrant Likely struct spi_transfer, transfer_list); 1517ca632f55SGrant Likely if (previous->delay_usecs) 1518ca632f55SGrant Likely udelay(previous->delay_usecs); 1519ca632f55SGrant Likely if (previous->cs_change) 1520f6f46de1SRoland Stigge pl022_cs_control(pl022, SSP_CHIP_SELECT); 1521ca632f55SGrant Likely } else { 1522ca632f55SGrant Likely /* STATE_START */ 1523ca632f55SGrant Likely message->state = STATE_RUNNING; 15248b8d7191SVirupax Sadashivpetimath if (!pl022->next_msg_cs_active) 1525f6f46de1SRoland Stigge pl022_cs_control(pl022, SSP_CHIP_SELECT); 1526ca632f55SGrant Likely } 1527ca632f55SGrant Likely 1528ca632f55SGrant Likely /* Configuration Changing Per Transfer */ 1529ca632f55SGrant Likely if (set_up_next_transfer(pl022, transfer)) { 1530ca632f55SGrant Likely /* Error path */ 1531ca632f55SGrant Likely message->state = STATE_ERROR; 1532ca632f55SGrant Likely break; 1533ca632f55SGrant Likely } 1534ca632f55SGrant Likely /* Flush FIFOs and enable SSP */ 1535ca632f55SGrant Likely flush(pl022); 1536ca632f55SGrant Likely writew((readw(SSP_CR1(pl022->virtbase)) | SSP_CR1_MASK_SSE), 1537ca632f55SGrant Likely SSP_CR1(pl022->virtbase)); 1538ca632f55SGrant Likely 1539ca632f55SGrant Likely dev_dbg(&pl022->adev->dev, "polling transfer ongoing ...\n"); 1540ca632f55SGrant Likely 1541ca632f55SGrant Likely timeout = jiffies + msecs_to_jiffies(SPI_POLLING_TIMEOUT); 1542ca632f55SGrant Likely while (pl022->tx < pl022->tx_end || pl022->rx < pl022->rx_end) { 1543ca632f55SGrant Likely time = jiffies; 1544ca632f55SGrant Likely readwriter(pl022); 1545ca632f55SGrant Likely if (time_after(time, timeout)) { 1546ca632f55SGrant Likely dev_warn(&pl022->adev->dev, 1547ca632f55SGrant Likely "%s: timeout!\n", __func__); 1548ca632f55SGrant Likely message->state = STATE_ERROR; 1549ca632f55SGrant Likely goto out; 1550ca632f55SGrant Likely } 1551ca632f55SGrant Likely cpu_relax(); 1552ca632f55SGrant Likely } 1553ca632f55SGrant Likely 1554ca632f55SGrant Likely /* Update total byte transferred */ 1555ca632f55SGrant Likely message->actual_length += pl022->cur_transfer->len; 1556ca632f55SGrant Likely if (pl022->cur_transfer->cs_change) 1557f6f46de1SRoland Stigge pl022_cs_control(pl022, SSP_CHIP_DESELECT); 1558ca632f55SGrant Likely /* Move to next transfer */ 1559ca632f55SGrant Likely message->state = next_transfer(pl022); 1560ca632f55SGrant Likely } 1561ca632f55SGrant Likely out: 1562ca632f55SGrant Likely /* Handle end of message */ 1563ca632f55SGrant Likely if (message->state == STATE_DONE) 1564ca632f55SGrant Likely message->status = 0; 1565ca632f55SGrant Likely else 1566ca632f55SGrant Likely message->status = -EIO; 1567ca632f55SGrant Likely 1568ca632f55SGrant Likely giveback(pl022); 1569ca632f55SGrant Likely return; 1570ca632f55SGrant Likely } 1571ca632f55SGrant Likely 1572ffbbdd21SLinus Walleij static int pl022_transfer_one_message(struct spi_master *master, 1573ffbbdd21SLinus Walleij struct spi_message *msg) 1574ca632f55SGrant Likely { 1575ffbbdd21SLinus Walleij struct pl022 *pl022 = spi_master_get_devdata(master); 1576ca632f55SGrant Likely 1577ffbbdd21SLinus Walleij /* Initial message state */ 1578ffbbdd21SLinus Walleij pl022->cur_msg = msg; 1579ffbbdd21SLinus Walleij msg->state = STATE_START; 1580ffbbdd21SLinus Walleij 1581ffbbdd21SLinus Walleij pl022->cur_transfer = list_entry(msg->transfers.next, 1582ffbbdd21SLinus Walleij struct spi_transfer, transfer_list); 1583ffbbdd21SLinus Walleij 1584ffbbdd21SLinus Walleij /* Setup the SPI using the per chip configuration */ 1585ffbbdd21SLinus Walleij pl022->cur_chip = spi_get_ctldata(msg->spi); 1586f6f46de1SRoland Stigge pl022->cur_cs = pl022->chipselects[msg->spi->chip_select]; 1587ffbbdd21SLinus Walleij 1588ffbbdd21SLinus Walleij restore_state(pl022); 1589ffbbdd21SLinus Walleij flush(pl022); 1590ffbbdd21SLinus Walleij 1591ffbbdd21SLinus Walleij if (pl022->cur_chip->xfer_type == POLLING_TRANSFER) 1592ffbbdd21SLinus Walleij do_polling_transfer(pl022); 1593ffbbdd21SLinus Walleij else 1594ffbbdd21SLinus Walleij do_interrupt_dma_transfer(pl022); 1595ffbbdd21SLinus Walleij 1596ffbbdd21SLinus Walleij return 0; 1597ffbbdd21SLinus Walleij } 1598ffbbdd21SLinus Walleij 1599ffbbdd21SLinus Walleij static int pl022_unprepare_transfer_hardware(struct spi_master *master) 1600ffbbdd21SLinus Walleij { 1601ffbbdd21SLinus Walleij struct pl022 *pl022 = spi_master_get_devdata(master); 1602ffbbdd21SLinus Walleij 16030ad2deeaSVirupax Sadashivpetimath /* nothing more to do - disable spi/ssp and power off */ 16040ad2deeaSVirupax Sadashivpetimath writew((readw(SSP_CR1(pl022->virtbase)) & 16050ad2deeaSVirupax Sadashivpetimath (~SSP_CR1_MASK_SSE)), SSP_CR1(pl022->virtbase)); 160653e4aceaSChris Blair 1607ca632f55SGrant Likely return 0; 1608ca632f55SGrant Likely } 1609ca632f55SGrant Likely 1610ca632f55SGrant Likely static int verify_controller_parameters(struct pl022 *pl022, 1611ca632f55SGrant Likely struct pl022_config_chip const *chip_info) 1612ca632f55SGrant Likely { 1613ca632f55SGrant Likely if ((chip_info->iface < SSP_INTERFACE_MOTOROLA_SPI) 1614ca632f55SGrant Likely || (chip_info->iface > SSP_INTERFACE_UNIDIRECTIONAL)) { 1615ca632f55SGrant Likely dev_err(&pl022->adev->dev, 1616ca632f55SGrant Likely "interface is configured incorrectly\n"); 1617ca632f55SGrant Likely return -EINVAL; 1618ca632f55SGrant Likely } 1619ca632f55SGrant Likely if ((chip_info->iface == SSP_INTERFACE_UNIDIRECTIONAL) && 1620ca632f55SGrant Likely (!pl022->vendor->unidir)) { 1621ca632f55SGrant Likely dev_err(&pl022->adev->dev, 1622ca632f55SGrant Likely "unidirectional mode not supported in this " 1623ca632f55SGrant Likely "hardware version\n"); 1624ca632f55SGrant Likely return -EINVAL; 1625ca632f55SGrant Likely } 1626ca632f55SGrant Likely if ((chip_info->hierarchy != SSP_MASTER) 1627ca632f55SGrant Likely && (chip_info->hierarchy != SSP_SLAVE)) { 1628ca632f55SGrant Likely dev_err(&pl022->adev->dev, 1629ca632f55SGrant Likely "hierarchy is configured incorrectly\n"); 1630ca632f55SGrant Likely return -EINVAL; 1631ca632f55SGrant Likely } 1632ca632f55SGrant Likely if ((chip_info->com_mode != INTERRUPT_TRANSFER) 1633ca632f55SGrant Likely && (chip_info->com_mode != DMA_TRANSFER) 1634ca632f55SGrant Likely && (chip_info->com_mode != POLLING_TRANSFER)) { 1635ca632f55SGrant Likely dev_err(&pl022->adev->dev, 1636ca632f55SGrant Likely "Communication mode is configured incorrectly\n"); 1637ca632f55SGrant Likely return -EINVAL; 1638ca632f55SGrant Likely } 163978b2b911SLinus Walleij switch (chip_info->rx_lev_trig) { 164078b2b911SLinus Walleij case SSP_RX_1_OR_MORE_ELEM: 164178b2b911SLinus Walleij case SSP_RX_4_OR_MORE_ELEM: 164278b2b911SLinus Walleij case SSP_RX_8_OR_MORE_ELEM: 164378b2b911SLinus Walleij /* These are always OK, all variants can handle this */ 164478b2b911SLinus Walleij break; 164578b2b911SLinus Walleij case SSP_RX_16_OR_MORE_ELEM: 164678b2b911SLinus Walleij if (pl022->vendor->fifodepth < 16) { 1647ca632f55SGrant Likely dev_err(&pl022->adev->dev, 1648ca632f55SGrant Likely "RX FIFO Trigger Level is configured incorrectly\n"); 1649ca632f55SGrant Likely return -EINVAL; 1650ca632f55SGrant Likely } 165178b2b911SLinus Walleij break; 165278b2b911SLinus Walleij case SSP_RX_32_OR_MORE_ELEM: 165378b2b911SLinus Walleij if (pl022->vendor->fifodepth < 32) { 165478b2b911SLinus Walleij dev_err(&pl022->adev->dev, 165578b2b911SLinus Walleij "RX FIFO Trigger Level is configured incorrectly\n"); 165678b2b911SLinus Walleij return -EINVAL; 165778b2b911SLinus Walleij } 165878b2b911SLinus Walleij break; 165978b2b911SLinus Walleij default: 166078b2b911SLinus Walleij dev_err(&pl022->adev->dev, 166178b2b911SLinus Walleij "RX FIFO Trigger Level is configured incorrectly\n"); 166278b2b911SLinus Walleij return -EINVAL; 166378b2b911SLinus Walleij } 166478b2b911SLinus Walleij switch (chip_info->tx_lev_trig) { 166578b2b911SLinus Walleij case SSP_TX_1_OR_MORE_EMPTY_LOC: 166678b2b911SLinus Walleij case SSP_TX_4_OR_MORE_EMPTY_LOC: 166778b2b911SLinus Walleij case SSP_TX_8_OR_MORE_EMPTY_LOC: 166878b2b911SLinus Walleij /* These are always OK, all variants can handle this */ 166978b2b911SLinus Walleij break; 167078b2b911SLinus Walleij case SSP_TX_16_OR_MORE_EMPTY_LOC: 167178b2b911SLinus Walleij if (pl022->vendor->fifodepth < 16) { 1672ca632f55SGrant Likely dev_err(&pl022->adev->dev, 1673ca632f55SGrant Likely "TX FIFO Trigger Level is configured incorrectly\n"); 1674ca632f55SGrant Likely return -EINVAL; 1675ca632f55SGrant Likely } 167678b2b911SLinus Walleij break; 167778b2b911SLinus Walleij case SSP_TX_32_OR_MORE_EMPTY_LOC: 167878b2b911SLinus Walleij if (pl022->vendor->fifodepth < 32) { 167978b2b911SLinus Walleij dev_err(&pl022->adev->dev, 168078b2b911SLinus Walleij "TX FIFO Trigger Level is configured incorrectly\n"); 168178b2b911SLinus Walleij return -EINVAL; 168278b2b911SLinus Walleij } 168378b2b911SLinus Walleij break; 168478b2b911SLinus Walleij default: 168578b2b911SLinus Walleij dev_err(&pl022->adev->dev, 168678b2b911SLinus Walleij "TX FIFO Trigger Level is configured incorrectly\n"); 168778b2b911SLinus Walleij return -EINVAL; 168878b2b911SLinus Walleij } 1689ca632f55SGrant Likely if (chip_info->iface == SSP_INTERFACE_NATIONAL_MICROWIRE) { 1690ca632f55SGrant Likely if ((chip_info->ctrl_len < SSP_BITS_4) 1691ca632f55SGrant Likely || (chip_info->ctrl_len > SSP_BITS_32)) { 1692ca632f55SGrant Likely dev_err(&pl022->adev->dev, 1693ca632f55SGrant Likely "CTRL LEN is configured incorrectly\n"); 1694ca632f55SGrant Likely return -EINVAL; 1695ca632f55SGrant Likely } 1696ca632f55SGrant Likely if ((chip_info->wait_state != SSP_MWIRE_WAIT_ZERO) 1697ca632f55SGrant Likely && (chip_info->wait_state != SSP_MWIRE_WAIT_ONE)) { 1698ca632f55SGrant Likely dev_err(&pl022->adev->dev, 1699ca632f55SGrant Likely "Wait State is configured incorrectly\n"); 1700ca632f55SGrant Likely return -EINVAL; 1701ca632f55SGrant Likely } 1702ca632f55SGrant Likely /* Half duplex is only available in the ST Micro version */ 1703ca632f55SGrant Likely if (pl022->vendor->extended_cr) { 1704ca632f55SGrant Likely if ((chip_info->duplex != 1705ca632f55SGrant Likely SSP_MICROWIRE_CHANNEL_FULL_DUPLEX) 1706ca632f55SGrant Likely && (chip_info->duplex != 1707ca632f55SGrant Likely SSP_MICROWIRE_CHANNEL_HALF_DUPLEX)) { 1708ca632f55SGrant Likely dev_err(&pl022->adev->dev, 1709ca632f55SGrant Likely "Microwire duplex mode is configured incorrectly\n"); 1710ca632f55SGrant Likely return -EINVAL; 1711ca632f55SGrant Likely } 1712ca632f55SGrant Likely } else { 1713ca632f55SGrant Likely if (chip_info->duplex != SSP_MICROWIRE_CHANNEL_FULL_DUPLEX) 1714ca632f55SGrant Likely dev_err(&pl022->adev->dev, 1715ca632f55SGrant Likely "Microwire half duplex mode requested," 1716ca632f55SGrant Likely " but this is only available in the" 1717ca632f55SGrant Likely " ST version of PL022\n"); 1718ca632f55SGrant Likely return -EINVAL; 1719ca632f55SGrant Likely } 1720ca632f55SGrant Likely } 1721ca632f55SGrant Likely return 0; 1722ca632f55SGrant Likely } 1723ca632f55SGrant Likely 17240379b2a3SViresh Kumar static inline u32 spi_rate(u32 rate, u16 cpsdvsr, u16 scr) 17250379b2a3SViresh Kumar { 17260379b2a3SViresh Kumar return rate / (cpsdvsr * (1 + scr)); 17270379b2a3SViresh Kumar } 17280379b2a3SViresh Kumar 17290379b2a3SViresh Kumar static int calculate_effective_freq(struct pl022 *pl022, int freq, struct 17300379b2a3SViresh Kumar ssp_clock_params * clk_freq) 1731ca632f55SGrant Likely { 1732ca632f55SGrant Likely /* Lets calculate the frequency parameters */ 17330379b2a3SViresh Kumar u16 cpsdvsr = CPSDVR_MIN, scr = SCR_MIN; 17340379b2a3SViresh Kumar u32 rate, max_tclk, min_tclk, best_freq = 0, best_cpsdvsr = 0, 17350379b2a3SViresh Kumar best_scr = 0, tmp, found = 0; 1736ca632f55SGrant Likely 1737ca632f55SGrant Likely rate = clk_get_rate(pl022->clk); 1738ca632f55SGrant Likely /* cpsdvscr = 2 & scr 0 */ 17390379b2a3SViresh Kumar max_tclk = spi_rate(rate, CPSDVR_MIN, SCR_MIN); 1740ca632f55SGrant Likely /* cpsdvsr = 254 & scr = 255 */ 17410379b2a3SViresh Kumar min_tclk = spi_rate(rate, CPSDVR_MAX, SCR_MAX); 1742ca632f55SGrant Likely 1743ea505bc9SViresh Kumar if (freq > max_tclk) 1744ea505bc9SViresh Kumar dev_warn(&pl022->adev->dev, 1745ea505bc9SViresh Kumar "Max speed that can be programmed is %d Hz, you requested %d\n", 1746ea505bc9SViresh Kumar max_tclk, freq); 1747ea505bc9SViresh Kumar 1748ea505bc9SViresh Kumar if (freq < min_tclk) { 1749ca632f55SGrant Likely dev_err(&pl022->adev->dev, 1750ea505bc9SViresh Kumar "Requested frequency: %d Hz is less than minimum possible %d Hz\n", 1751ea505bc9SViresh Kumar freq, min_tclk); 1752ca632f55SGrant Likely return -EINVAL; 1753ca632f55SGrant Likely } 17540379b2a3SViresh Kumar 17550379b2a3SViresh Kumar /* 17560379b2a3SViresh Kumar * best_freq will give closest possible available rate (<= requested 17570379b2a3SViresh Kumar * freq) for all values of scr & cpsdvsr. 17580379b2a3SViresh Kumar */ 17590379b2a3SViresh Kumar while ((cpsdvsr <= CPSDVR_MAX) && !found) { 17600379b2a3SViresh Kumar while (scr <= SCR_MAX) { 17610379b2a3SViresh Kumar tmp = spi_rate(rate, cpsdvsr, scr); 17620379b2a3SViresh Kumar 17635eb806a3SViresh Kumar if (tmp > freq) { 17645eb806a3SViresh Kumar /* we need lower freq */ 17650379b2a3SViresh Kumar scr++; 17665eb806a3SViresh Kumar continue; 17675eb806a3SViresh Kumar } 17685eb806a3SViresh Kumar 17690379b2a3SViresh Kumar /* 17705eb806a3SViresh Kumar * If found exact value, mark found and break. 17715eb806a3SViresh Kumar * If found more closer value, update and break. 17720379b2a3SViresh Kumar */ 17735eb806a3SViresh Kumar if (tmp > best_freq) { 17740379b2a3SViresh Kumar best_freq = tmp; 17750379b2a3SViresh Kumar best_cpsdvsr = cpsdvsr; 17760379b2a3SViresh Kumar best_scr = scr; 17770379b2a3SViresh Kumar 17780379b2a3SViresh Kumar if (tmp == freq) 17795eb806a3SViresh Kumar found = 1; 17800379b2a3SViresh Kumar } 17815eb806a3SViresh Kumar /* 17825eb806a3SViresh Kumar * increased scr will give lower rates, which are not 17835eb806a3SViresh Kumar * required 17845eb806a3SViresh Kumar */ 17855eb806a3SViresh Kumar break; 17860379b2a3SViresh Kumar } 17870379b2a3SViresh Kumar cpsdvsr += 2; 17880379b2a3SViresh Kumar scr = SCR_MIN; 1789ca632f55SGrant Likely } 1790ca632f55SGrant Likely 17915eb806a3SViresh Kumar WARN(!best_freq, "pl022: Matching cpsdvsr and scr not found for %d Hz rate \n", 17925eb806a3SViresh Kumar freq); 17935eb806a3SViresh Kumar 17940379b2a3SViresh Kumar clk_freq->cpsdvsr = (u8) (best_cpsdvsr & 0xFF); 17950379b2a3SViresh Kumar clk_freq->scr = (u8) (best_scr & 0xFF); 17960379b2a3SViresh Kumar dev_dbg(&pl022->adev->dev, 17970379b2a3SViresh Kumar "SSP Target Frequency is: %u, Effective Frequency is %u\n", 17980379b2a3SViresh Kumar freq, best_freq); 17990379b2a3SViresh Kumar dev_dbg(&pl022->adev->dev, "SSP cpsdvsr = %d, scr = %d\n", 18000379b2a3SViresh Kumar clk_freq->cpsdvsr, clk_freq->scr); 18010379b2a3SViresh Kumar 1802ca632f55SGrant Likely return 0; 1803ca632f55SGrant Likely } 1804ca632f55SGrant Likely 1805ca632f55SGrant Likely /* 1806ca632f55SGrant Likely * A piece of default chip info unless the platform 1807ca632f55SGrant Likely * supplies it. 1808ca632f55SGrant Likely */ 1809ca632f55SGrant Likely static const struct pl022_config_chip pl022_default_chip_info = { 1810ca632f55SGrant Likely .com_mode = POLLING_TRANSFER, 1811ca632f55SGrant Likely .iface = SSP_INTERFACE_MOTOROLA_SPI, 1812ca632f55SGrant Likely .hierarchy = SSP_SLAVE, 1813ca632f55SGrant Likely .slave_tx_disable = DO_NOT_DRIVE_TX, 1814ca632f55SGrant Likely .rx_lev_trig = SSP_RX_1_OR_MORE_ELEM, 1815ca632f55SGrant Likely .tx_lev_trig = SSP_TX_1_OR_MORE_EMPTY_LOC, 1816ca632f55SGrant Likely .ctrl_len = SSP_BITS_8, 1817ca632f55SGrant Likely .wait_state = SSP_MWIRE_WAIT_ZERO, 1818ca632f55SGrant Likely .duplex = SSP_MICROWIRE_CHANNEL_FULL_DUPLEX, 1819ca632f55SGrant Likely .cs_control = null_cs_control, 1820ca632f55SGrant Likely }; 1821ca632f55SGrant Likely 1822ca632f55SGrant Likely /** 1823ca632f55SGrant Likely * pl022_setup - setup function registered to SPI master framework 1824ca632f55SGrant Likely * @spi: spi device which is requesting setup 1825ca632f55SGrant Likely * 1826ca632f55SGrant Likely * This function is registered to the SPI framework for this SPI master 1827ca632f55SGrant Likely * controller. If it is the first time when setup is called by this device, 1828ca632f55SGrant Likely * this function will initialize the runtime state for this chip and save 1829ca632f55SGrant Likely * the same in the device structure. Else it will update the runtime info 1830ca632f55SGrant Likely * with the updated chip info. Nothing is really being written to the 1831ca632f55SGrant Likely * controller hardware here, that is not done until the actual transfer 1832ca632f55SGrant Likely * commence. 1833ca632f55SGrant Likely */ 1834ca632f55SGrant Likely static int pl022_setup(struct spi_device *spi) 1835ca632f55SGrant Likely { 1836ca632f55SGrant Likely struct pl022_config_chip const *chip_info; 18376d3952a7SRoland Stigge struct pl022_config_chip chip_info_dt; 1838ca632f55SGrant Likely struct chip_data *chip; 1839c4a47843SJonas Aaberg struct ssp_clock_params clk_freq = { .cpsdvsr = 0, .scr = 0}; 1840ca632f55SGrant Likely int status = 0; 1841ca632f55SGrant Likely struct pl022 *pl022 = spi_master_get_devdata(spi->master); 1842ca632f55SGrant Likely unsigned int bits = spi->bits_per_word; 1843ca632f55SGrant Likely u32 tmp; 18446d3952a7SRoland Stigge struct device_node *np = spi->dev.of_node; 1845ca632f55SGrant Likely 1846ca632f55SGrant Likely if (!spi->max_speed_hz) 1847ca632f55SGrant Likely return -EINVAL; 1848ca632f55SGrant Likely 1849ca632f55SGrant Likely /* Get controller_state if one is supplied */ 1850ca632f55SGrant Likely chip = spi_get_ctldata(spi); 1851ca632f55SGrant Likely 1852ca632f55SGrant Likely if (chip == NULL) { 1853ca632f55SGrant Likely chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL); 185477538f4aSJingoo Han if (!chip) 1855ca632f55SGrant Likely return -ENOMEM; 1856ca632f55SGrant Likely dev_dbg(&spi->dev, 1857ca632f55SGrant Likely "allocated memory for controller's runtime state\n"); 1858ca632f55SGrant Likely } 1859ca632f55SGrant Likely 1860ca632f55SGrant Likely /* Get controller data if one is supplied */ 1861ca632f55SGrant Likely chip_info = spi->controller_data; 1862ca632f55SGrant Likely 1863ca632f55SGrant Likely if (chip_info == NULL) { 18646d3952a7SRoland Stigge if (np) { 18656d3952a7SRoland Stigge chip_info_dt = pl022_default_chip_info; 18666d3952a7SRoland Stigge 18676d3952a7SRoland Stigge chip_info_dt.hierarchy = SSP_MASTER; 18686d3952a7SRoland Stigge of_property_read_u32(np, "pl022,interface", 18696d3952a7SRoland Stigge &chip_info_dt.iface); 18706d3952a7SRoland Stigge of_property_read_u32(np, "pl022,com-mode", 18716d3952a7SRoland Stigge &chip_info_dt.com_mode); 18726d3952a7SRoland Stigge of_property_read_u32(np, "pl022,rx-level-trig", 18736d3952a7SRoland Stigge &chip_info_dt.rx_lev_trig); 18746d3952a7SRoland Stigge of_property_read_u32(np, "pl022,tx-level-trig", 18756d3952a7SRoland Stigge &chip_info_dt.tx_lev_trig); 18766d3952a7SRoland Stigge of_property_read_u32(np, "pl022,ctrl-len", 18776d3952a7SRoland Stigge &chip_info_dt.ctrl_len); 18786d3952a7SRoland Stigge of_property_read_u32(np, "pl022,wait-state", 18796d3952a7SRoland Stigge &chip_info_dt.wait_state); 18806d3952a7SRoland Stigge of_property_read_u32(np, "pl022,duplex", 18816d3952a7SRoland Stigge &chip_info_dt.duplex); 18826d3952a7SRoland Stigge 18836d3952a7SRoland Stigge chip_info = &chip_info_dt; 18846d3952a7SRoland Stigge } else { 1885ca632f55SGrant Likely chip_info = &pl022_default_chip_info; 1886ca632f55SGrant Likely /* spi_board_info.controller_data not is supplied */ 1887ca632f55SGrant Likely dev_dbg(&spi->dev, 1888ca632f55SGrant Likely "using default controller_data settings\n"); 18896d3952a7SRoland Stigge } 1890ca632f55SGrant Likely } else 1891ca632f55SGrant Likely dev_dbg(&spi->dev, 1892ca632f55SGrant Likely "using user supplied controller_data settings\n"); 1893ca632f55SGrant Likely 1894ca632f55SGrant Likely /* 1895ca632f55SGrant Likely * We can override with custom divisors, else we use the board 1896ca632f55SGrant Likely * frequency setting 1897ca632f55SGrant Likely */ 1898ca632f55SGrant Likely if ((0 == chip_info->clk_freq.cpsdvsr) 1899ca632f55SGrant Likely && (0 == chip_info->clk_freq.scr)) { 1900ca632f55SGrant Likely status = calculate_effective_freq(pl022, 1901ca632f55SGrant Likely spi->max_speed_hz, 1902ca632f55SGrant Likely &clk_freq); 1903ca632f55SGrant Likely if (status < 0) 1904ca632f55SGrant Likely goto err_config_params; 1905ca632f55SGrant Likely } else { 1906ca632f55SGrant Likely memcpy(&clk_freq, &chip_info->clk_freq, sizeof(clk_freq)); 1907ca632f55SGrant Likely if ((clk_freq.cpsdvsr % 2) != 0) 1908ca632f55SGrant Likely clk_freq.cpsdvsr = 1909ca632f55SGrant Likely clk_freq.cpsdvsr - 1; 1910ca632f55SGrant Likely } 1911ca632f55SGrant Likely if ((clk_freq.cpsdvsr < CPSDVR_MIN) 1912ca632f55SGrant Likely || (clk_freq.cpsdvsr > CPSDVR_MAX)) { 1913f8db4cc4SGrant Likely status = -EINVAL; 1914ca632f55SGrant Likely dev_err(&spi->dev, 1915ca632f55SGrant Likely "cpsdvsr is configured incorrectly\n"); 1916ca632f55SGrant Likely goto err_config_params; 1917ca632f55SGrant Likely } 1918ca632f55SGrant Likely 1919ca632f55SGrant Likely status = verify_controller_parameters(pl022, chip_info); 1920ca632f55SGrant Likely if (status) { 1921ca632f55SGrant Likely dev_err(&spi->dev, "controller data is incorrect"); 1922ca632f55SGrant Likely goto err_config_params; 1923ca632f55SGrant Likely } 1924ca632f55SGrant Likely 1925083be3f0SLinus Walleij pl022->rx_lev_trig = chip_info->rx_lev_trig; 1926083be3f0SLinus Walleij pl022->tx_lev_trig = chip_info->tx_lev_trig; 1927083be3f0SLinus Walleij 1928ca632f55SGrant Likely /* Now set controller state based on controller data */ 1929ca632f55SGrant Likely chip->xfer_type = chip_info->com_mode; 1930ca632f55SGrant Likely if (!chip_info->cs_control) { 1931ca632f55SGrant Likely chip->cs_control = null_cs_control; 1932f6f46de1SRoland Stigge if (!gpio_is_valid(pl022->chipselects[spi->chip_select])) 1933ca632f55SGrant Likely dev_warn(&spi->dev, 1934f6f46de1SRoland Stigge "invalid chip select\n"); 1935ca632f55SGrant Likely } else 1936ca632f55SGrant Likely chip->cs_control = chip_info->cs_control; 1937ca632f55SGrant Likely 1938eb798c64SVinit Shenoy /* Check bits per word with vendor specific range */ 1939eb798c64SVinit Shenoy if ((bits <= 3) || (bits > pl022->vendor->max_bpw)) { 1940ca632f55SGrant Likely status = -ENOTSUPP; 1941eb798c64SVinit Shenoy dev_err(&spi->dev, "illegal data size for this controller!\n"); 1942eb798c64SVinit Shenoy dev_err(&spi->dev, "This controller can only handle 4 <= n <= %d bit words\n", 1943eb798c64SVinit Shenoy pl022->vendor->max_bpw); 1944ca632f55SGrant Likely goto err_config_params; 1945ca632f55SGrant Likely } else if (bits <= 8) { 1946ca632f55SGrant Likely dev_dbg(&spi->dev, "4 <= n <=8 bits per word\n"); 1947ca632f55SGrant Likely chip->n_bytes = 1; 1948ca632f55SGrant Likely chip->read = READING_U8; 1949ca632f55SGrant Likely chip->write = WRITING_U8; 1950ca632f55SGrant Likely } else if (bits <= 16) { 1951ca632f55SGrant Likely dev_dbg(&spi->dev, "9 <= n <= 16 bits per word\n"); 1952ca632f55SGrant Likely chip->n_bytes = 2; 1953ca632f55SGrant Likely chip->read = READING_U16; 1954ca632f55SGrant Likely chip->write = WRITING_U16; 1955ca632f55SGrant Likely } else { 1956ca632f55SGrant Likely dev_dbg(&spi->dev, "17 <= n <= 32 bits per word\n"); 1957ca632f55SGrant Likely chip->n_bytes = 4; 1958ca632f55SGrant Likely chip->read = READING_U32; 1959ca632f55SGrant Likely chip->write = WRITING_U32; 1960ca632f55SGrant Likely } 1961ca632f55SGrant Likely 1962ca632f55SGrant Likely /* Now Initialize all register settings required for this chip */ 1963ca632f55SGrant Likely chip->cr0 = 0; 1964ca632f55SGrant Likely chip->cr1 = 0; 1965ca632f55SGrant Likely chip->dmacr = 0; 1966ca632f55SGrant Likely chip->cpsr = 0; 1967ca632f55SGrant Likely if ((chip_info->com_mode == DMA_TRANSFER) 1968ca632f55SGrant Likely && ((pl022->master_info)->enable_dma)) { 1969ca632f55SGrant Likely chip->enable_dma = true; 1970ca632f55SGrant Likely dev_dbg(&spi->dev, "DMA mode set in controller state\n"); 1971ca632f55SGrant Likely SSP_WRITE_BITS(chip->dmacr, SSP_DMA_ENABLED, 1972ca632f55SGrant Likely SSP_DMACR_MASK_RXDMAE, 0); 1973ca632f55SGrant Likely SSP_WRITE_BITS(chip->dmacr, SSP_DMA_ENABLED, 1974ca632f55SGrant Likely SSP_DMACR_MASK_TXDMAE, 1); 1975ca632f55SGrant Likely } else { 1976ca632f55SGrant Likely chip->enable_dma = false; 1977ca632f55SGrant Likely dev_dbg(&spi->dev, "DMA mode NOT set in controller state\n"); 1978ca632f55SGrant Likely SSP_WRITE_BITS(chip->dmacr, SSP_DMA_DISABLED, 1979ca632f55SGrant Likely SSP_DMACR_MASK_RXDMAE, 0); 1980ca632f55SGrant Likely SSP_WRITE_BITS(chip->dmacr, SSP_DMA_DISABLED, 1981ca632f55SGrant Likely SSP_DMACR_MASK_TXDMAE, 1); 1982ca632f55SGrant Likely } 1983ca632f55SGrant Likely 1984ca632f55SGrant Likely chip->cpsr = clk_freq.cpsdvsr; 1985ca632f55SGrant Likely 1986ca632f55SGrant Likely /* Special setup for the ST micro extended control registers */ 1987ca632f55SGrant Likely if (pl022->vendor->extended_cr) { 1988ca632f55SGrant Likely u32 etx; 1989ca632f55SGrant Likely 1990ca632f55SGrant Likely if (pl022->vendor->pl023) { 1991ca632f55SGrant Likely /* These bits are only in the PL023 */ 1992ca632f55SGrant Likely SSP_WRITE_BITS(chip->cr1, chip_info->clkdelay, 1993ca632f55SGrant Likely SSP_CR1_MASK_FBCLKDEL_ST, 13); 1994ca632f55SGrant Likely } else { 1995ca632f55SGrant Likely /* These bits are in the PL022 but not PL023 */ 1996ca632f55SGrant Likely SSP_WRITE_BITS(chip->cr0, chip_info->duplex, 1997ca632f55SGrant Likely SSP_CR0_MASK_HALFDUP_ST, 5); 1998ca632f55SGrant Likely SSP_WRITE_BITS(chip->cr0, chip_info->ctrl_len, 1999ca632f55SGrant Likely SSP_CR0_MASK_CSS_ST, 16); 2000ca632f55SGrant Likely SSP_WRITE_BITS(chip->cr0, chip_info->iface, 2001ca632f55SGrant Likely SSP_CR0_MASK_FRF_ST, 21); 2002ca632f55SGrant Likely SSP_WRITE_BITS(chip->cr1, chip_info->wait_state, 2003ca632f55SGrant Likely SSP_CR1_MASK_MWAIT_ST, 6); 2004ca632f55SGrant Likely } 2005ca632f55SGrant Likely SSP_WRITE_BITS(chip->cr0, bits - 1, 2006ca632f55SGrant Likely SSP_CR0_MASK_DSS_ST, 0); 2007ca632f55SGrant Likely 2008ca632f55SGrant Likely if (spi->mode & SPI_LSB_FIRST) { 2009ca632f55SGrant Likely tmp = SSP_RX_LSB; 2010ca632f55SGrant Likely etx = SSP_TX_LSB; 2011ca632f55SGrant Likely } else { 2012ca632f55SGrant Likely tmp = SSP_RX_MSB; 2013ca632f55SGrant Likely etx = SSP_TX_MSB; 2014ca632f55SGrant Likely } 2015ca632f55SGrant Likely SSP_WRITE_BITS(chip->cr1, tmp, SSP_CR1_MASK_RENDN_ST, 4); 2016ca632f55SGrant Likely SSP_WRITE_BITS(chip->cr1, etx, SSP_CR1_MASK_TENDN_ST, 5); 2017ca632f55SGrant Likely SSP_WRITE_BITS(chip->cr1, chip_info->rx_lev_trig, 2018ca632f55SGrant Likely SSP_CR1_MASK_RXIFLSEL_ST, 7); 2019ca632f55SGrant Likely SSP_WRITE_BITS(chip->cr1, chip_info->tx_lev_trig, 2020ca632f55SGrant Likely SSP_CR1_MASK_TXIFLSEL_ST, 10); 2021ca632f55SGrant Likely } else { 2022ca632f55SGrant Likely SSP_WRITE_BITS(chip->cr0, bits - 1, 2023ca632f55SGrant Likely SSP_CR0_MASK_DSS, 0); 2024ca632f55SGrant Likely SSP_WRITE_BITS(chip->cr0, chip_info->iface, 2025ca632f55SGrant Likely SSP_CR0_MASK_FRF, 4); 2026ca632f55SGrant Likely } 2027ca632f55SGrant Likely 2028ca632f55SGrant Likely /* Stuff that is common for all versions */ 2029ca632f55SGrant Likely if (spi->mode & SPI_CPOL) 2030ca632f55SGrant Likely tmp = SSP_CLK_POL_IDLE_HIGH; 2031ca632f55SGrant Likely else 2032ca632f55SGrant Likely tmp = SSP_CLK_POL_IDLE_LOW; 2033ca632f55SGrant Likely SSP_WRITE_BITS(chip->cr0, tmp, SSP_CR0_MASK_SPO, 6); 2034ca632f55SGrant Likely 2035ca632f55SGrant Likely if (spi->mode & SPI_CPHA) 2036ca632f55SGrant Likely tmp = SSP_CLK_SECOND_EDGE; 2037ca632f55SGrant Likely else 2038ca632f55SGrant Likely tmp = SSP_CLK_FIRST_EDGE; 2039ca632f55SGrant Likely SSP_WRITE_BITS(chip->cr0, tmp, SSP_CR0_MASK_SPH, 7); 2040ca632f55SGrant Likely 2041ca632f55SGrant Likely SSP_WRITE_BITS(chip->cr0, clk_freq.scr, SSP_CR0_MASK_SCR, 8); 2042ca632f55SGrant Likely /* Loopback is available on all versions except PL023 */ 2043ca632f55SGrant Likely if (pl022->vendor->loopback) { 2044ca632f55SGrant Likely if (spi->mode & SPI_LOOP) 2045ca632f55SGrant Likely tmp = LOOPBACK_ENABLED; 2046ca632f55SGrant Likely else 2047ca632f55SGrant Likely tmp = LOOPBACK_DISABLED; 2048ca632f55SGrant Likely SSP_WRITE_BITS(chip->cr1, tmp, SSP_CR1_MASK_LBM, 0); 2049ca632f55SGrant Likely } 2050ca632f55SGrant Likely SSP_WRITE_BITS(chip->cr1, SSP_DISABLED, SSP_CR1_MASK_SSE, 1); 2051ca632f55SGrant Likely SSP_WRITE_BITS(chip->cr1, chip_info->hierarchy, SSP_CR1_MASK_MS, 2); 2052f1e45f86SViresh Kumar SSP_WRITE_BITS(chip->cr1, chip_info->slave_tx_disable, SSP_CR1_MASK_SOD, 2053f1e45f86SViresh Kumar 3); 2054ca632f55SGrant Likely 2055ca632f55SGrant Likely /* Save controller_state */ 2056ca632f55SGrant Likely spi_set_ctldata(spi, chip); 2057ca632f55SGrant Likely return status; 2058ca632f55SGrant Likely err_config_params: 2059ca632f55SGrant Likely spi_set_ctldata(spi, NULL); 2060ca632f55SGrant Likely kfree(chip); 2061ca632f55SGrant Likely return status; 2062ca632f55SGrant Likely } 2063ca632f55SGrant Likely 2064ca632f55SGrant Likely /** 2065ca632f55SGrant Likely * pl022_cleanup - cleanup function registered to SPI master framework 2066ca632f55SGrant Likely * @spi: spi device which is requesting cleanup 2067ca632f55SGrant Likely * 2068ca632f55SGrant Likely * This function is registered to the SPI framework for this SPI master 2069ca632f55SGrant Likely * controller. It will free the runtime state of chip. 2070ca632f55SGrant Likely */ 2071ca632f55SGrant Likely static void pl022_cleanup(struct spi_device *spi) 2072ca632f55SGrant Likely { 2073ca632f55SGrant Likely struct chip_data *chip = spi_get_ctldata(spi); 2074ca632f55SGrant Likely 2075ca632f55SGrant Likely spi_set_ctldata(spi, NULL); 2076ca632f55SGrant Likely kfree(chip); 2077ca632f55SGrant Likely } 2078ca632f55SGrant Likely 207939a6ac11SRoland Stigge static struct pl022_ssp_controller * 208039a6ac11SRoland Stigge pl022_platform_data_dt_get(struct device *dev) 208139a6ac11SRoland Stigge { 208239a6ac11SRoland Stigge struct device_node *np = dev->of_node; 208339a6ac11SRoland Stigge struct pl022_ssp_controller *pd; 208439a6ac11SRoland Stigge u32 tmp; 208539a6ac11SRoland Stigge 208639a6ac11SRoland Stigge if (!np) { 208739a6ac11SRoland Stigge dev_err(dev, "no dt node defined\n"); 208839a6ac11SRoland Stigge return NULL; 208939a6ac11SRoland Stigge } 209039a6ac11SRoland Stigge 209139a6ac11SRoland Stigge pd = devm_kzalloc(dev, sizeof(struct pl022_ssp_controller), GFP_KERNEL); 209277538f4aSJingoo Han if (!pd) 209339a6ac11SRoland Stigge return NULL; 209439a6ac11SRoland Stigge 209539a6ac11SRoland Stigge pd->bus_id = -1; 2096dbd897b9SLinus Walleij pd->enable_dma = 1; 209739a6ac11SRoland Stigge of_property_read_u32(np, "num-cs", &tmp); 209839a6ac11SRoland Stigge pd->num_chipselect = tmp; 209939a6ac11SRoland Stigge of_property_read_u32(np, "pl022,autosuspend-delay", 210039a6ac11SRoland Stigge &pd->autosuspend_delay); 210139a6ac11SRoland Stigge pd->rt = of_property_read_bool(np, "pl022,rt"); 210239a6ac11SRoland Stigge 210339a6ac11SRoland Stigge return pd; 210439a6ac11SRoland Stigge } 210539a6ac11SRoland Stigge 2106fd4a319bSGrant Likely static int pl022_probe(struct amba_device *adev, const struct amba_id *id) 2107ca632f55SGrant Likely { 2108ca632f55SGrant Likely struct device *dev = &adev->dev; 21098074cf06SJingoo Han struct pl022_ssp_controller *platform_info = 21108074cf06SJingoo Han dev_get_platdata(&adev->dev); 2111ca632f55SGrant Likely struct spi_master *master; 2112ca632f55SGrant Likely struct pl022 *pl022 = NULL; /*Data for this driver */ 21136d3952a7SRoland Stigge struct device_node *np = adev->dev.of_node; 21146d3952a7SRoland Stigge int status = 0, i, num_cs; 2115ca632f55SGrant Likely 2116ca632f55SGrant Likely dev_info(&adev->dev, 2117ca632f55SGrant Likely "ARM PL022 driver, device ID: 0x%08x\n", adev->periphid); 211839a6ac11SRoland Stigge if (!platform_info && IS_ENABLED(CONFIG_OF)) 211939a6ac11SRoland Stigge platform_info = pl022_platform_data_dt_get(dev); 212039a6ac11SRoland Stigge 212139a6ac11SRoland Stigge if (!platform_info) { 212239a6ac11SRoland Stigge dev_err(dev, "probe: no platform data defined\n"); 2123aeef9915SLinus Walleij return -ENODEV; 2124ca632f55SGrant Likely } 2125ca632f55SGrant Likely 21266d3952a7SRoland Stigge if (platform_info->num_chipselect) { 21276d3952a7SRoland Stigge num_cs = platform_info->num_chipselect; 21286d3952a7SRoland Stigge } else { 212939a6ac11SRoland Stigge dev_err(dev, "probe: no chip select defined\n"); 2130aeef9915SLinus Walleij return -ENODEV; 21316d3952a7SRoland Stigge } 21326d3952a7SRoland Stigge 2133ca632f55SGrant Likely /* Allocate master with space for data */ 2134b4b84826SRoland Stigge master = spi_alloc_master(dev, sizeof(struct pl022)); 2135ca632f55SGrant Likely if (master == NULL) { 2136ca632f55SGrant Likely dev_err(&adev->dev, "probe - cannot alloc SPI master\n"); 2137aeef9915SLinus Walleij return -ENOMEM; 2138ca632f55SGrant Likely } 2139ca632f55SGrant Likely 2140ca632f55SGrant Likely pl022 = spi_master_get_devdata(master); 2141ca632f55SGrant Likely pl022->master = master; 2142ca632f55SGrant Likely pl022->master_info = platform_info; 2143ca632f55SGrant Likely pl022->adev = adev; 2144ca632f55SGrant Likely pl022->vendor = id->data; 2145b4b84826SRoland Stigge pl022->chipselects = devm_kzalloc(dev, num_cs * sizeof(int), 2146b4b84826SRoland Stigge GFP_KERNEL); 214773e3f1ebSKiran Padwal if (!pl022->chipselects) { 214873e3f1ebSKiran Padwal status = -ENOMEM; 214973e3f1ebSKiran Padwal goto err_no_mem; 215073e3f1ebSKiran Padwal } 2151ca632f55SGrant Likely 2152ca632f55SGrant Likely /* 2153ca632f55SGrant Likely * Bus Number Which has been Assigned to this SSP controller 2154ca632f55SGrant Likely * on this board 2155ca632f55SGrant Likely */ 2156ca632f55SGrant Likely master->bus_num = platform_info->bus_id; 21576d3952a7SRoland Stigge master->num_chipselect = num_cs; 2158ca632f55SGrant Likely master->cleanup = pl022_cleanup; 2159ca632f55SGrant Likely master->setup = pl022_setup; 216029b6e906SMark Brown master->auto_runtime_pm = true; 2161ffbbdd21SLinus Walleij master->transfer_one_message = pl022_transfer_one_message; 2162ffbbdd21SLinus Walleij master->unprepare_transfer_hardware = pl022_unprepare_transfer_hardware; 2163ffbbdd21SLinus Walleij master->rt = platform_info->rt; 21646d3952a7SRoland Stigge master->dev.of_node = dev->of_node; 2165ca632f55SGrant Likely 21666d3952a7SRoland Stigge if (platform_info->num_chipselect && platform_info->chipselects) { 21676d3952a7SRoland Stigge for (i = 0; i < num_cs; i++) 2168f6f46de1SRoland Stigge pl022->chipselects[i] = platform_info->chipselects[i]; 2169db4fa45eSAnders Berg } else if (pl022->vendor->internal_cs_ctrl) { 2170db4fa45eSAnders Berg for (i = 0; i < num_cs; i++) 2171db4fa45eSAnders Berg pl022->chipselects[i] = i; 21726d3952a7SRoland Stigge } else if (IS_ENABLED(CONFIG_OF)) { 21736d3952a7SRoland Stigge for (i = 0; i < num_cs; i++) { 21746d3952a7SRoland Stigge int cs_gpio = of_get_named_gpio(np, "cs-gpios", i); 21756d3952a7SRoland Stigge 21766d3952a7SRoland Stigge if (cs_gpio == -EPROBE_DEFER) { 21776d3952a7SRoland Stigge status = -EPROBE_DEFER; 21786d3952a7SRoland Stigge goto err_no_gpio; 21796d3952a7SRoland Stigge } 21806d3952a7SRoland Stigge 21816d3952a7SRoland Stigge pl022->chipselects[i] = cs_gpio; 21826d3952a7SRoland Stigge 21836d3952a7SRoland Stigge if (gpio_is_valid(cs_gpio)) { 2184aeef9915SLinus Walleij if (devm_gpio_request(dev, cs_gpio, "ssp-pl022")) 21856d3952a7SRoland Stigge dev_err(&adev->dev, 21866d3952a7SRoland Stigge "could not request %d gpio\n", 21876d3952a7SRoland Stigge cs_gpio); 21886d3952a7SRoland Stigge else if (gpio_direction_output(cs_gpio, 1)) 21896d3952a7SRoland Stigge dev_err(&adev->dev, 219061e89e65SRoland Stigge "could not set gpio %d as output\n", 21916d3952a7SRoland Stigge cs_gpio); 21926d3952a7SRoland Stigge } 21936d3952a7SRoland Stigge } 21946d3952a7SRoland Stigge } 2195f6f46de1SRoland Stigge 2196ca632f55SGrant Likely /* 2197ca632f55SGrant Likely * Supports mode 0-3, loopback, and active low CS. Transfers are 2198ca632f55SGrant Likely * always MS bit first on the original pl022. 2199ca632f55SGrant Likely */ 2200ca632f55SGrant Likely master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH | SPI_LOOP; 2201ca632f55SGrant Likely if (pl022->vendor->extended_cr) 2202ca632f55SGrant Likely master->mode_bits |= SPI_LSB_FIRST; 2203ca632f55SGrant Likely 2204ca632f55SGrant Likely dev_dbg(&adev->dev, "BUSNO: %d\n", master->bus_num); 2205ca632f55SGrant Likely 2206ca632f55SGrant Likely status = amba_request_regions(adev, NULL); 2207ca632f55SGrant Likely if (status) 2208ca632f55SGrant Likely goto err_no_ioregion; 2209ca632f55SGrant Likely 2210ca632f55SGrant Likely pl022->phybase = adev->res.start; 2211aeef9915SLinus Walleij pl022->virtbase = devm_ioremap(dev, adev->res.start, 2212aeef9915SLinus Walleij resource_size(&adev->res)); 2213ca632f55SGrant Likely if (pl022->virtbase == NULL) { 2214ca632f55SGrant Likely status = -ENOMEM; 2215ca632f55SGrant Likely goto err_no_ioremap; 2216ca632f55SGrant Likely } 22172c067509SJingoo Han dev_info(&adev->dev, "mapped registers from %pa to %p\n", 22187085f403SFabio Estevam &adev->res.start, pl022->virtbase); 2219ca632f55SGrant Likely 2220aeef9915SLinus Walleij pl022->clk = devm_clk_get(&adev->dev, NULL); 2221ca632f55SGrant Likely if (IS_ERR(pl022->clk)) { 2222ca632f55SGrant Likely status = PTR_ERR(pl022->clk); 2223ca632f55SGrant Likely dev_err(&adev->dev, "could not retrieve SSP/SPI bus clock\n"); 2224ca632f55SGrant Likely goto err_no_clk; 2225ca632f55SGrant Likely } 22267ff6bcf0SRussell King 22276cac167bSUlf Hansson status = clk_prepare_enable(pl022->clk); 222871e63e74SUlf Hansson if (status) { 222971e63e74SUlf Hansson dev_err(&adev->dev, "could not enable SSP/SPI bus clock\n"); 223071e63e74SUlf Hansson goto err_no_clk_en; 223171e63e74SUlf Hansson } 223271e63e74SUlf Hansson 2233ffbbdd21SLinus Walleij /* Initialize transfer pump */ 2234ffbbdd21SLinus Walleij tasklet_init(&pl022->pump_transfers, pump_transfers, 2235ffbbdd21SLinus Walleij (unsigned long)pl022); 2236ffbbdd21SLinus Walleij 2237ca632f55SGrant Likely /* Disable SSP */ 2238ca632f55SGrant Likely writew((readw(SSP_CR1(pl022->virtbase)) & (~SSP_CR1_MASK_SSE)), 2239ca632f55SGrant Likely SSP_CR1(pl022->virtbase)); 2240ca632f55SGrant Likely load_ssp_default_config(pl022); 2241ca632f55SGrant Likely 2242aeef9915SLinus Walleij status = devm_request_irq(dev, adev->irq[0], pl022_interrupt_handler, 2243aeef9915SLinus Walleij 0, "pl022", pl022); 2244ca632f55SGrant Likely if (status < 0) { 2245ca632f55SGrant Likely dev_err(&adev->dev, "probe - cannot get IRQ (%d)\n", status); 2246ca632f55SGrant Likely goto err_no_irq; 2247ca632f55SGrant Likely } 2248ca632f55SGrant Likely 2249dc715452SArnd Bergmann /* Get DMA channels, try autoconfiguration first */ 2250dc715452SArnd Bergmann status = pl022_dma_autoprobe(pl022); 2251*f3d4bb33SRabin Vincent if (status == -EPROBE_DEFER) { 2252*f3d4bb33SRabin Vincent dev_dbg(dev, "deferring probe to get DMA channel\n"); 2253*f3d4bb33SRabin Vincent goto err_no_irq; 2254*f3d4bb33SRabin Vincent } 2255dc715452SArnd Bergmann 2256dc715452SArnd Bergmann /* If that failed, use channels from platform_info */ 2257dc715452SArnd Bergmann if (status == 0) 2258dc715452SArnd Bergmann platform_info->enable_dma = 1; 2259dc715452SArnd Bergmann else if (platform_info->enable_dma) { 2260ca632f55SGrant Likely status = pl022_dma_probe(pl022); 2261ca632f55SGrant Likely if (status != 0) 2262ca632f55SGrant Likely platform_info->enable_dma = 0; 2263ca632f55SGrant Likely } 2264ca632f55SGrant Likely 2265ca632f55SGrant Likely /* Register with the SPI framework */ 2266ca632f55SGrant Likely amba_set_drvdata(adev, pl022); 226735794a77SJingoo Han status = devm_spi_register_master(&adev->dev, master); 2268ca632f55SGrant Likely if (status != 0) { 2269ca632f55SGrant Likely dev_err(&adev->dev, 2270ca632f55SGrant Likely "probe - problem registering spi master\n"); 2271ca632f55SGrant Likely goto err_spi_register; 2272ca632f55SGrant Likely } 2273ca632f55SGrant Likely dev_dbg(dev, "probe succeeded\n"); 227492b97f0aSRussell King 227592b97f0aSRussell King /* let runtime pm put suspend */ 227653e4aceaSChris Blair if (platform_info->autosuspend_delay > 0) { 227753e4aceaSChris Blair dev_info(&adev->dev, 227853e4aceaSChris Blair "will use autosuspend for runtime pm, delay %dms\n", 227953e4aceaSChris Blair platform_info->autosuspend_delay); 228053e4aceaSChris Blair pm_runtime_set_autosuspend_delay(dev, 228153e4aceaSChris Blair platform_info->autosuspend_delay); 228253e4aceaSChris Blair pm_runtime_use_autosuspend(dev); 228353e4aceaSChris Blair } 22840df34994SUlf Hansson pm_runtime_put(dev); 22850df34994SUlf Hansson 2286ca632f55SGrant Likely return 0; 2287ca632f55SGrant Likely 2288ca632f55SGrant Likely err_spi_register: 22893e3ea716SViresh Kumar if (platform_info->enable_dma) 2290ca632f55SGrant Likely pl022_dma_remove(pl022); 2291ca632f55SGrant Likely err_no_irq: 22926cac167bSUlf Hansson clk_disable_unprepare(pl022->clk); 229371e63e74SUlf Hansson err_no_clk_en: 2294ca632f55SGrant Likely err_no_clk: 2295ca632f55SGrant Likely err_no_ioremap: 2296ca632f55SGrant Likely amba_release_regions(adev); 2297ca632f55SGrant Likely err_no_ioregion: 22986d3952a7SRoland Stigge err_no_gpio: 229973e3f1ebSKiran Padwal err_no_mem: 2300ca632f55SGrant Likely spi_master_put(master); 2301ca632f55SGrant Likely return status; 2302ca632f55SGrant Likely } 2303ca632f55SGrant Likely 2304fd4a319bSGrant Likely static int 2305ca632f55SGrant Likely pl022_remove(struct amba_device *adev) 2306ca632f55SGrant Likely { 2307ca632f55SGrant Likely struct pl022 *pl022 = amba_get_drvdata(adev); 230850658b66SLinus Walleij 2309ca632f55SGrant Likely if (!pl022) 2310ca632f55SGrant Likely return 0; 2311ca632f55SGrant Likely 231292b97f0aSRussell King /* 231392b97f0aSRussell King * undo pm_runtime_put() in probe. I assume that we're not 231492b97f0aSRussell King * accessing the primecell here. 231592b97f0aSRussell King */ 231692b97f0aSRussell King pm_runtime_get_noresume(&adev->dev); 231792b97f0aSRussell King 2318ca632f55SGrant Likely load_ssp_default_config(pl022); 23193e3ea716SViresh Kumar if (pl022->master_info->enable_dma) 2320ca632f55SGrant Likely pl022_dma_remove(pl022); 23213e3ea716SViresh Kumar 23226cac167bSUlf Hansson clk_disable_unprepare(pl022->clk); 2323ca632f55SGrant Likely amba_release_regions(adev); 2324ca632f55SGrant Likely tasklet_disable(&pl022->pump_transfers); 2325ca632f55SGrant Likely return 0; 2326ca632f55SGrant Likely } 2327ca632f55SGrant Likely 232884a5dc41SUlf Hansson #ifdef CONFIG_PM_SLEEP 23296cfa6279SPeter Hüwe static int pl022_suspend(struct device *dev) 2330ca632f55SGrant Likely { 233192b97f0aSRussell King struct pl022 *pl022 = dev_get_drvdata(dev); 2332ffbbdd21SLinus Walleij int ret; 2333ca632f55SGrant Likely 2334ffbbdd21SLinus Walleij ret = spi_master_suspend(pl022->master); 2335ffbbdd21SLinus Walleij if (ret) { 2336ffbbdd21SLinus Walleij dev_warn(dev, "cannot suspend master\n"); 2337ffbbdd21SLinus Walleij return ret; 2338ca632f55SGrant Likely } 23394964a26dSUlf Hansson 234084a5dc41SUlf Hansson ret = pm_runtime_force_suspend(dev); 234184a5dc41SUlf Hansson if (ret) { 234284a5dc41SUlf Hansson spi_master_resume(pl022->master); 234384a5dc41SUlf Hansson return ret; 234484a5dc41SUlf Hansson } 234584a5dc41SUlf Hansson 234684a5dc41SUlf Hansson pinctrl_pm_select_sleep_state(dev); 2347ca632f55SGrant Likely 23486cfa6279SPeter Hüwe dev_dbg(dev, "suspended\n"); 2349ca632f55SGrant Likely return 0; 2350ca632f55SGrant Likely } 2351ca632f55SGrant Likely 235292b97f0aSRussell King static int pl022_resume(struct device *dev) 2353ca632f55SGrant Likely { 235492b97f0aSRussell King struct pl022 *pl022 = dev_get_drvdata(dev); 2355ffbbdd21SLinus Walleij int ret; 2356ca632f55SGrant Likely 235784a5dc41SUlf Hansson ret = pm_runtime_force_resume(dev); 235884a5dc41SUlf Hansson if (ret) 235984a5dc41SUlf Hansson dev_err(dev, "problem resuming\n"); 2360ada7aec7SLinus Walleij 2361ca632f55SGrant Likely /* Start the queue running */ 2362ffbbdd21SLinus Walleij ret = spi_master_resume(pl022->master); 2363ffbbdd21SLinus Walleij if (ret) 2364ffbbdd21SLinus Walleij dev_err(dev, "problem starting queue (%d)\n", ret); 2365ca632f55SGrant Likely else 236692b97f0aSRussell King dev_dbg(dev, "resumed\n"); 2367ca632f55SGrant Likely 2368ffbbdd21SLinus Walleij return ret; 2369ca632f55SGrant Likely } 237084a5dc41SUlf Hansson #endif 2371ca632f55SGrant Likely 2372736198b0SUlf Hansson #ifdef CONFIG_PM 237392b97f0aSRussell King static int pl022_runtime_suspend(struct device *dev) 237492b97f0aSRussell King { 237592b97f0aSRussell King struct pl022 *pl022 = dev_get_drvdata(dev); 237692b97f0aSRussell King 237784a5dc41SUlf Hansson clk_disable_unprepare(pl022->clk); 237884a5dc41SUlf Hansson pinctrl_pm_select_idle_state(dev); 237984a5dc41SUlf Hansson 238092b97f0aSRussell King return 0; 238192b97f0aSRussell King } 238292b97f0aSRussell King 238392b97f0aSRussell King static int pl022_runtime_resume(struct device *dev) 238492b97f0aSRussell King { 238592b97f0aSRussell King struct pl022 *pl022 = dev_get_drvdata(dev); 23864f5e1b37SPatrice Chotard 238784a5dc41SUlf Hansson pinctrl_pm_select_default_state(dev); 238884a5dc41SUlf Hansson clk_prepare_enable(pl022->clk); 238984a5dc41SUlf Hansson 239092b97f0aSRussell King return 0; 239192b97f0aSRussell King } 239292b97f0aSRussell King #endif 239392b97f0aSRussell King 239492b97f0aSRussell King static const struct dev_pm_ops pl022_dev_pm_ops = { 239592b97f0aSRussell King SET_SYSTEM_SLEEP_PM_OPS(pl022_suspend, pl022_resume) 23966ed23b80SRafael J. Wysocki SET_RUNTIME_PM_OPS(pl022_runtime_suspend, pl022_runtime_resume, NULL) 239792b97f0aSRussell King }; 239892b97f0aSRussell King 2399ca632f55SGrant Likely static struct vendor_data vendor_arm = { 2400ca632f55SGrant Likely .fifodepth = 8, 2401ca632f55SGrant Likely .max_bpw = 16, 2402ca632f55SGrant Likely .unidir = false, 2403ca632f55SGrant Likely .extended_cr = false, 2404ca632f55SGrant Likely .pl023 = false, 2405ca632f55SGrant Likely .loopback = true, 2406db4fa45eSAnders Berg .internal_cs_ctrl = false, 2407ca632f55SGrant Likely }; 2408ca632f55SGrant Likely 2409ca632f55SGrant Likely static struct vendor_data vendor_st = { 2410ca632f55SGrant Likely .fifodepth = 32, 2411ca632f55SGrant Likely .max_bpw = 32, 2412ca632f55SGrant Likely .unidir = false, 2413ca632f55SGrant Likely .extended_cr = true, 2414ca632f55SGrant Likely .pl023 = false, 2415ca632f55SGrant Likely .loopback = true, 2416db4fa45eSAnders Berg .internal_cs_ctrl = false, 2417ca632f55SGrant Likely }; 2418ca632f55SGrant Likely 2419ca632f55SGrant Likely static struct vendor_data vendor_st_pl023 = { 2420ca632f55SGrant Likely .fifodepth = 32, 2421ca632f55SGrant Likely .max_bpw = 32, 2422ca632f55SGrant Likely .unidir = false, 2423ca632f55SGrant Likely .extended_cr = true, 2424ca632f55SGrant Likely .pl023 = true, 2425ca632f55SGrant Likely .loopback = false, 2426db4fa45eSAnders Berg .internal_cs_ctrl = false, 2427db4fa45eSAnders Berg }; 2428db4fa45eSAnders Berg 2429db4fa45eSAnders Berg static struct vendor_data vendor_lsi = { 2430db4fa45eSAnders Berg .fifodepth = 8, 2431db4fa45eSAnders Berg .max_bpw = 16, 2432db4fa45eSAnders Berg .unidir = false, 2433db4fa45eSAnders Berg .extended_cr = false, 2434db4fa45eSAnders Berg .pl023 = false, 2435db4fa45eSAnders Berg .loopback = true, 2436db4fa45eSAnders Berg .internal_cs_ctrl = true, 2437ca632f55SGrant Likely }; 2438ca632f55SGrant Likely 2439ca632f55SGrant Likely static struct amba_id pl022_ids[] = { 2440ca632f55SGrant Likely { 2441ca632f55SGrant Likely /* 2442ca632f55SGrant Likely * ARM PL022 variant, this has a 16bit wide 2443ca632f55SGrant Likely * and 8 locations deep TX/RX FIFO 2444ca632f55SGrant Likely */ 2445ca632f55SGrant Likely .id = 0x00041022, 2446ca632f55SGrant Likely .mask = 0x000fffff, 2447ca632f55SGrant Likely .data = &vendor_arm, 2448ca632f55SGrant Likely }, 2449ca632f55SGrant Likely { 2450ca632f55SGrant Likely /* 2451ca632f55SGrant Likely * ST Micro derivative, this has 32bit wide 2452ca632f55SGrant Likely * and 32 locations deep TX/RX FIFO 2453ca632f55SGrant Likely */ 2454ca632f55SGrant Likely .id = 0x01080022, 2455ca632f55SGrant Likely .mask = 0xffffffff, 2456ca632f55SGrant Likely .data = &vendor_st, 2457ca632f55SGrant Likely }, 2458ca632f55SGrant Likely { 2459ca632f55SGrant Likely /* 2460ca632f55SGrant Likely * ST-Ericsson derivative "PL023" (this is not 2461ca632f55SGrant Likely * an official ARM number), this is a PL022 SSP block 2462ca632f55SGrant Likely * stripped to SPI mode only, it has 32bit wide 2463ca632f55SGrant Likely * and 32 locations deep TX/RX FIFO but no extended 2464ca632f55SGrant Likely * CR0/CR1 register 2465ca632f55SGrant Likely */ 2466ca632f55SGrant Likely .id = 0x00080023, 2467ca632f55SGrant Likely .mask = 0xffffffff, 2468ca632f55SGrant Likely .data = &vendor_st_pl023, 2469ca632f55SGrant Likely }, 2470db4fa45eSAnders Berg { 2471db4fa45eSAnders Berg /* 2472db4fa45eSAnders Berg * PL022 variant that has a chip select control register whih 2473db4fa45eSAnders Berg * allows control of 5 output signals nCS[0:4]. 2474db4fa45eSAnders Berg */ 2475db4fa45eSAnders Berg .id = 0x000b6022, 2476db4fa45eSAnders Berg .mask = 0x000fffff, 2477db4fa45eSAnders Berg .data = &vendor_lsi, 2478db4fa45eSAnders Berg }, 2479ca632f55SGrant Likely { 0, 0 }, 2480ca632f55SGrant Likely }; 2481ca632f55SGrant Likely 24827eeac71bSDave Martin MODULE_DEVICE_TABLE(amba, pl022_ids); 24837eeac71bSDave Martin 2484ca632f55SGrant Likely static struct amba_driver pl022_driver = { 2485ca632f55SGrant Likely .drv = { 2486ca632f55SGrant Likely .name = "ssp-pl022", 248792b97f0aSRussell King .pm = &pl022_dev_pm_ops, 2488ca632f55SGrant Likely }, 2489ca632f55SGrant Likely .id_table = pl022_ids, 2490ca632f55SGrant Likely .probe = pl022_probe, 2491fd4a319bSGrant Likely .remove = pl022_remove, 2492ca632f55SGrant Likely }; 2493ca632f55SGrant Likely 2494ca632f55SGrant Likely static int __init pl022_init(void) 2495ca632f55SGrant Likely { 2496ca632f55SGrant Likely return amba_driver_register(&pl022_driver); 2497ca632f55SGrant Likely } 2498ca632f55SGrant Likely subsys_initcall(pl022_init); 2499ca632f55SGrant Likely 2500ca632f55SGrant Likely static void __exit pl022_exit(void) 2501ca632f55SGrant Likely { 2502ca632f55SGrant Likely amba_driver_unregister(&pl022_driver); 2503ca632f55SGrant Likely } 2504ca632f55SGrant Likely module_exit(pl022_exit); 2505ca632f55SGrant Likely 2506ca632f55SGrant Likely MODULE_AUTHOR("Linus Walleij <linus.walleij@stericsson.com>"); 2507ca632f55SGrant Likely MODULE_DESCRIPTION("PL022 SSP Controller Driver"); 2508ca632f55SGrant Likely MODULE_LICENSE("GPL"); 2509