1c942fddfSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later 2ca632f55SGrant Likely /* 3ca632f55SGrant Likely * A driver for the ARM PL022 PrimeCell SSP/SPI bus master. 4ca632f55SGrant Likely * 5aeef9915SLinus Walleij * Copyright (C) 2008-2012 ST-Ericsson AB 6ca632f55SGrant Likely * Copyright (C) 2006 STMicroelectronics Pvt. Ltd. 7ca632f55SGrant Likely * 8ca632f55SGrant Likely * Author: Linus Walleij <linus.walleij@stericsson.com> 9ca632f55SGrant Likely * 10ca632f55SGrant Likely * Initial version inspired by: 11ca632f55SGrant Likely * linux-2.6.17-rc3-mm1/drivers/spi/pxa2xx_spi.c 12ca632f55SGrant Likely * Initial adoption to PL022 by: 13ca632f55SGrant Likely * Sachin Verma <sachin.verma@st.com> 14ca632f55SGrant Likely */ 15ca632f55SGrant Likely 16ca632f55SGrant Likely #include <linux/init.h> 17ca632f55SGrant Likely #include <linux/module.h> 18ca632f55SGrant Likely #include <linux/device.h> 19ca632f55SGrant Likely #include <linux/ioport.h> 20ca632f55SGrant Likely #include <linux/errno.h> 21ca632f55SGrant Likely #include <linux/interrupt.h> 22ca632f55SGrant Likely #include <linux/spi/spi.h> 23ca632f55SGrant Likely #include <linux/delay.h> 24ca632f55SGrant Likely #include <linux/clk.h> 25ca632f55SGrant Likely #include <linux/err.h> 26ca632f55SGrant Likely #include <linux/amba/bus.h> 27ca632f55SGrant Likely #include <linux/amba/pl022.h> 28ca632f55SGrant Likely #include <linux/io.h> 29ca632f55SGrant Likely #include <linux/slab.h> 30ca632f55SGrant Likely #include <linux/dmaengine.h> 31ca632f55SGrant Likely #include <linux/dma-mapping.h> 32ca632f55SGrant Likely #include <linux/scatterlist.h> 33bcda6ff8SRabin Vincent #include <linux/pm_runtime.h> 34f6f46de1SRoland Stigge #include <linux/gpio.h> 35*77f983a9SLinus Walleij #include <linux/of.h> 364f5e1b37SPatrice Chotard #include <linux/pinctrl/consumer.h> 37ca632f55SGrant Likely 38ca632f55SGrant Likely /* 39ca632f55SGrant Likely * This macro is used to define some register default values. 40ca632f55SGrant Likely * reg is masked with mask, the OR:ed with an (again masked) 41ca632f55SGrant Likely * val shifted sb steps to the left. 42ca632f55SGrant Likely */ 43ca632f55SGrant Likely #define SSP_WRITE_BITS(reg, val, mask, sb) \ 44ca632f55SGrant Likely ((reg) = (((reg) & ~(mask)) | (((val)<<(sb)) & (mask)))) 45ca632f55SGrant Likely 46ca632f55SGrant Likely /* 47ca632f55SGrant Likely * This macro is also used to define some default values. 48ca632f55SGrant Likely * It will just shift val by sb steps to the left and mask 49ca632f55SGrant Likely * the result with mask. 50ca632f55SGrant Likely */ 51ca632f55SGrant Likely #define GEN_MASK_BITS(val, mask, sb) \ 52ca632f55SGrant Likely (((val)<<(sb)) & (mask)) 53ca632f55SGrant Likely 54ca632f55SGrant Likely #define DRIVE_TX 0 55ca632f55SGrant Likely #define DO_NOT_DRIVE_TX 1 56ca632f55SGrant Likely 57ca632f55SGrant Likely #define DO_NOT_QUEUE_DMA 0 58ca632f55SGrant Likely #define QUEUE_DMA 1 59ca632f55SGrant Likely 60ca632f55SGrant Likely #define RX_TRANSFER 1 61ca632f55SGrant Likely #define TX_TRANSFER 2 62ca632f55SGrant Likely 63ca632f55SGrant Likely /* 64ca632f55SGrant Likely * Macros to access SSP Registers with their offsets 65ca632f55SGrant Likely */ 66ca632f55SGrant Likely #define SSP_CR0(r) (r + 0x000) 67ca632f55SGrant Likely #define SSP_CR1(r) (r + 0x004) 68ca632f55SGrant Likely #define SSP_DR(r) (r + 0x008) 69ca632f55SGrant Likely #define SSP_SR(r) (r + 0x00C) 70ca632f55SGrant Likely #define SSP_CPSR(r) (r + 0x010) 71ca632f55SGrant Likely #define SSP_IMSC(r) (r + 0x014) 72ca632f55SGrant Likely #define SSP_RIS(r) (r + 0x018) 73ca632f55SGrant Likely #define SSP_MIS(r) (r + 0x01C) 74ca632f55SGrant Likely #define SSP_ICR(r) (r + 0x020) 75ca632f55SGrant Likely #define SSP_DMACR(r) (r + 0x024) 76db4fa45eSAnders Berg #define SSP_CSR(r) (r + 0x030) /* vendor extension */ 77ca632f55SGrant Likely #define SSP_ITCR(r) (r + 0x080) 78ca632f55SGrant Likely #define SSP_ITIP(r) (r + 0x084) 79ca632f55SGrant Likely #define SSP_ITOP(r) (r + 0x088) 80ca632f55SGrant Likely #define SSP_TDR(r) (r + 0x08C) 81ca632f55SGrant Likely 82ca632f55SGrant Likely #define SSP_PID0(r) (r + 0xFE0) 83ca632f55SGrant Likely #define SSP_PID1(r) (r + 0xFE4) 84ca632f55SGrant Likely #define SSP_PID2(r) (r + 0xFE8) 85ca632f55SGrant Likely #define SSP_PID3(r) (r + 0xFEC) 86ca632f55SGrant Likely 87ca632f55SGrant Likely #define SSP_CID0(r) (r + 0xFF0) 88ca632f55SGrant Likely #define SSP_CID1(r) (r + 0xFF4) 89ca632f55SGrant Likely #define SSP_CID2(r) (r + 0xFF8) 90ca632f55SGrant Likely #define SSP_CID3(r) (r + 0xFFC) 91ca632f55SGrant Likely 92ca632f55SGrant Likely /* 93ca632f55SGrant Likely * SSP Control Register 0 - SSP_CR0 94ca632f55SGrant Likely */ 95ca632f55SGrant Likely #define SSP_CR0_MASK_DSS (0x0FUL << 0) 96ca632f55SGrant Likely #define SSP_CR0_MASK_FRF (0x3UL << 4) 97ca632f55SGrant Likely #define SSP_CR0_MASK_SPO (0x1UL << 6) 98ca632f55SGrant Likely #define SSP_CR0_MASK_SPH (0x1UL << 7) 99ca632f55SGrant Likely #define SSP_CR0_MASK_SCR (0xFFUL << 8) 100ca632f55SGrant Likely 101ca632f55SGrant Likely /* 102ca632f55SGrant Likely * The ST version of this block moves som bits 103ca632f55SGrant Likely * in SSP_CR0 and extends it to 32 bits 104ca632f55SGrant Likely */ 105ca632f55SGrant Likely #define SSP_CR0_MASK_DSS_ST (0x1FUL << 0) 106ca632f55SGrant Likely #define SSP_CR0_MASK_HALFDUP_ST (0x1UL << 5) 107ca632f55SGrant Likely #define SSP_CR0_MASK_CSS_ST (0x1FUL << 16) 108ca632f55SGrant Likely #define SSP_CR0_MASK_FRF_ST (0x3UL << 21) 109ca632f55SGrant Likely 110ca632f55SGrant Likely /* 111ca632f55SGrant Likely * SSP Control Register 0 - SSP_CR1 112ca632f55SGrant Likely */ 113ca632f55SGrant Likely #define SSP_CR1_MASK_LBM (0x1UL << 0) 114ca632f55SGrant Likely #define SSP_CR1_MASK_SSE (0x1UL << 1) 115ca632f55SGrant Likely #define SSP_CR1_MASK_MS (0x1UL << 2) 116ca632f55SGrant Likely #define SSP_CR1_MASK_SOD (0x1UL << 3) 117ca632f55SGrant Likely 118ca632f55SGrant Likely /* 119ca632f55SGrant Likely * The ST version of this block adds some bits 120ca632f55SGrant Likely * in SSP_CR1 121ca632f55SGrant Likely */ 122ca632f55SGrant Likely #define SSP_CR1_MASK_RENDN_ST (0x1UL << 4) 123ca632f55SGrant Likely #define SSP_CR1_MASK_TENDN_ST (0x1UL << 5) 124ca632f55SGrant Likely #define SSP_CR1_MASK_MWAIT_ST (0x1UL << 6) 125ca632f55SGrant Likely #define SSP_CR1_MASK_RXIFLSEL_ST (0x7UL << 7) 126ca632f55SGrant Likely #define SSP_CR1_MASK_TXIFLSEL_ST (0x7UL << 10) 127ca632f55SGrant Likely /* This one is only in the PL023 variant */ 128ca632f55SGrant Likely #define SSP_CR1_MASK_FBCLKDEL_ST (0x7UL << 13) 129ca632f55SGrant Likely 130ca632f55SGrant Likely /* 131ca632f55SGrant Likely * SSP Status Register - SSP_SR 132ca632f55SGrant Likely */ 133ca632f55SGrant Likely #define SSP_SR_MASK_TFE (0x1UL << 0) /* Transmit FIFO empty */ 134ca632f55SGrant Likely #define SSP_SR_MASK_TNF (0x1UL << 1) /* Transmit FIFO not full */ 135ca632f55SGrant Likely #define SSP_SR_MASK_RNE (0x1UL << 2) /* Receive FIFO not empty */ 136ca632f55SGrant Likely #define SSP_SR_MASK_RFF (0x1UL << 3) /* Receive FIFO full */ 137ca632f55SGrant Likely #define SSP_SR_MASK_BSY (0x1UL << 4) /* Busy Flag */ 138ca632f55SGrant Likely 139ca632f55SGrant Likely /* 140ca632f55SGrant Likely * SSP Clock Prescale Register - SSP_CPSR 141ca632f55SGrant Likely */ 142ca632f55SGrant Likely #define SSP_CPSR_MASK_CPSDVSR (0xFFUL << 0) 143ca632f55SGrant Likely 144ca632f55SGrant Likely /* 145ca632f55SGrant Likely * SSP Interrupt Mask Set/Clear Register - SSP_IMSC 146ca632f55SGrant Likely */ 147ca632f55SGrant Likely #define SSP_IMSC_MASK_RORIM (0x1UL << 0) /* Receive Overrun Interrupt mask */ 148ca632f55SGrant Likely #define SSP_IMSC_MASK_RTIM (0x1UL << 1) /* Receive timeout Interrupt mask */ 149ca632f55SGrant Likely #define SSP_IMSC_MASK_RXIM (0x1UL << 2) /* Receive FIFO Interrupt mask */ 150ca632f55SGrant Likely #define SSP_IMSC_MASK_TXIM (0x1UL << 3) /* Transmit FIFO Interrupt mask */ 151ca632f55SGrant Likely 152ca632f55SGrant Likely /* 153ca632f55SGrant Likely * SSP Raw Interrupt Status Register - SSP_RIS 154ca632f55SGrant Likely */ 155ca632f55SGrant Likely /* Receive Overrun Raw Interrupt status */ 156ca632f55SGrant Likely #define SSP_RIS_MASK_RORRIS (0x1UL << 0) 157ca632f55SGrant Likely /* Receive Timeout Raw Interrupt status */ 158ca632f55SGrant Likely #define SSP_RIS_MASK_RTRIS (0x1UL << 1) 159ca632f55SGrant Likely /* Receive FIFO Raw Interrupt status */ 160ca632f55SGrant Likely #define SSP_RIS_MASK_RXRIS (0x1UL << 2) 161ca632f55SGrant Likely /* Transmit FIFO Raw Interrupt status */ 162ca632f55SGrant Likely #define SSP_RIS_MASK_TXRIS (0x1UL << 3) 163ca632f55SGrant Likely 164ca632f55SGrant Likely /* 165ca632f55SGrant Likely * SSP Masked Interrupt Status Register - SSP_MIS 166ca632f55SGrant Likely */ 167ca632f55SGrant Likely /* Receive Overrun Masked Interrupt status */ 168ca632f55SGrant Likely #define SSP_MIS_MASK_RORMIS (0x1UL << 0) 169ca632f55SGrant Likely /* Receive Timeout Masked Interrupt status */ 170ca632f55SGrant Likely #define SSP_MIS_MASK_RTMIS (0x1UL << 1) 171ca632f55SGrant Likely /* Receive FIFO Masked Interrupt status */ 172ca632f55SGrant Likely #define SSP_MIS_MASK_RXMIS (0x1UL << 2) 173ca632f55SGrant Likely /* Transmit FIFO Masked Interrupt status */ 174ca632f55SGrant Likely #define SSP_MIS_MASK_TXMIS (0x1UL << 3) 175ca632f55SGrant Likely 176ca632f55SGrant Likely /* 177ca632f55SGrant Likely * SSP Interrupt Clear Register - SSP_ICR 178ca632f55SGrant Likely */ 179ca632f55SGrant Likely /* Receive Overrun Raw Clear Interrupt bit */ 180ca632f55SGrant Likely #define SSP_ICR_MASK_RORIC (0x1UL << 0) 181ca632f55SGrant Likely /* Receive Timeout Clear Interrupt bit */ 182ca632f55SGrant Likely #define SSP_ICR_MASK_RTIC (0x1UL << 1) 183ca632f55SGrant Likely 184ca632f55SGrant Likely /* 185ca632f55SGrant Likely * SSP DMA Control Register - SSP_DMACR 186ca632f55SGrant Likely */ 187ca632f55SGrant Likely /* Receive DMA Enable bit */ 188ca632f55SGrant Likely #define SSP_DMACR_MASK_RXDMAE (0x1UL << 0) 189ca632f55SGrant Likely /* Transmit DMA Enable bit */ 190ca632f55SGrant Likely #define SSP_DMACR_MASK_TXDMAE (0x1UL << 1) 191ca632f55SGrant Likely 192ca632f55SGrant Likely /* 193db4fa45eSAnders Berg * SSP Chip Select Control Register - SSP_CSR 194db4fa45eSAnders Berg * (vendor extension) 195db4fa45eSAnders Berg */ 196db4fa45eSAnders Berg #define SSP_CSR_CSVALUE_MASK (0x1FUL << 0) 197db4fa45eSAnders Berg 198db4fa45eSAnders Berg /* 199ca632f55SGrant Likely * SSP Integration Test control Register - SSP_ITCR 200ca632f55SGrant Likely */ 201ca632f55SGrant Likely #define SSP_ITCR_MASK_ITEN (0x1UL << 0) 202ca632f55SGrant Likely #define SSP_ITCR_MASK_TESTFIFO (0x1UL << 1) 203ca632f55SGrant Likely 204ca632f55SGrant Likely /* 205ca632f55SGrant Likely * SSP Integration Test Input Register - SSP_ITIP 206ca632f55SGrant Likely */ 207ca632f55SGrant Likely #define ITIP_MASK_SSPRXD (0x1UL << 0) 208ca632f55SGrant Likely #define ITIP_MASK_SSPFSSIN (0x1UL << 1) 209ca632f55SGrant Likely #define ITIP_MASK_SSPCLKIN (0x1UL << 2) 210ca632f55SGrant Likely #define ITIP_MASK_RXDMAC (0x1UL << 3) 211ca632f55SGrant Likely #define ITIP_MASK_TXDMAC (0x1UL << 4) 212ca632f55SGrant Likely #define ITIP_MASK_SSPTXDIN (0x1UL << 5) 213ca632f55SGrant Likely 214ca632f55SGrant Likely /* 215ca632f55SGrant Likely * SSP Integration Test output Register - SSP_ITOP 216ca632f55SGrant Likely */ 217ca632f55SGrant Likely #define ITOP_MASK_SSPTXD (0x1UL << 0) 218ca632f55SGrant Likely #define ITOP_MASK_SSPFSSOUT (0x1UL << 1) 219ca632f55SGrant Likely #define ITOP_MASK_SSPCLKOUT (0x1UL << 2) 220ca632f55SGrant Likely #define ITOP_MASK_SSPOEn (0x1UL << 3) 221ca632f55SGrant Likely #define ITOP_MASK_SSPCTLOEn (0x1UL << 4) 222ca632f55SGrant Likely #define ITOP_MASK_RORINTR (0x1UL << 5) 223ca632f55SGrant Likely #define ITOP_MASK_RTINTR (0x1UL << 6) 224ca632f55SGrant Likely #define ITOP_MASK_RXINTR (0x1UL << 7) 225ca632f55SGrant Likely #define ITOP_MASK_TXINTR (0x1UL << 8) 226ca632f55SGrant Likely #define ITOP_MASK_INTR (0x1UL << 9) 227ca632f55SGrant Likely #define ITOP_MASK_RXDMABREQ (0x1UL << 10) 228ca632f55SGrant Likely #define ITOP_MASK_RXDMASREQ (0x1UL << 11) 229ca632f55SGrant Likely #define ITOP_MASK_TXDMABREQ (0x1UL << 12) 230ca632f55SGrant Likely #define ITOP_MASK_TXDMASREQ (0x1UL << 13) 231ca632f55SGrant Likely 232ca632f55SGrant Likely /* 233ca632f55SGrant Likely * SSP Test Data Register - SSP_TDR 234ca632f55SGrant Likely */ 235ca632f55SGrant Likely #define TDR_MASK_TESTDATA (0xFFFFFFFF) 236ca632f55SGrant Likely 237ca632f55SGrant Likely /* 238ca632f55SGrant Likely * Message State 239ca632f55SGrant Likely * we use the spi_message.state (void *) pointer to 240ca632f55SGrant Likely * hold a single state value, that's why all this 241ca632f55SGrant Likely * (void *) casting is done here. 242ca632f55SGrant Likely */ 243ca632f55SGrant Likely #define STATE_START ((void *) 0) 244ca632f55SGrant Likely #define STATE_RUNNING ((void *) 1) 245ca632f55SGrant Likely #define STATE_DONE ((void *) 2) 246ca632f55SGrant Likely #define STATE_ERROR ((void *) -1) 2477aef2b64SJiwei Sun #define STATE_TIMEOUT ((void *) -2) 248ca632f55SGrant Likely 249ca632f55SGrant Likely /* 250ca632f55SGrant Likely * SSP State - Whether Enabled or Disabled 251ca632f55SGrant Likely */ 252ca632f55SGrant Likely #define SSP_DISABLED (0) 253ca632f55SGrant Likely #define SSP_ENABLED (1) 254ca632f55SGrant Likely 255ca632f55SGrant Likely /* 256ca632f55SGrant Likely * SSP DMA State - Whether DMA Enabled or Disabled 257ca632f55SGrant Likely */ 258ca632f55SGrant Likely #define SSP_DMA_DISABLED (0) 259ca632f55SGrant Likely #define SSP_DMA_ENABLED (1) 260ca632f55SGrant Likely 261ca632f55SGrant Likely /* 262ca632f55SGrant Likely * SSP Clock Defaults 263ca632f55SGrant Likely */ 264ca632f55SGrant Likely #define SSP_DEFAULT_CLKRATE 0x2 265ca632f55SGrant Likely #define SSP_DEFAULT_PRESCALE 0x40 266ca632f55SGrant Likely 267ca632f55SGrant Likely /* 268ca632f55SGrant Likely * SSP Clock Parameter ranges 269ca632f55SGrant Likely */ 270ca632f55SGrant Likely #define CPSDVR_MIN 0x02 271ca632f55SGrant Likely #define CPSDVR_MAX 0xFE 272ca632f55SGrant Likely #define SCR_MIN 0x00 273ca632f55SGrant Likely #define SCR_MAX 0xFF 274ca632f55SGrant Likely 275ca632f55SGrant Likely /* 276ca632f55SGrant Likely * SSP Interrupt related Macros 277ca632f55SGrant Likely */ 278ca632f55SGrant Likely #define DEFAULT_SSP_REG_IMSC 0x0UL 279ca632f55SGrant Likely #define DISABLE_ALL_INTERRUPTS DEFAULT_SSP_REG_IMSC 28085fa4e1fSAlexander Sverdlin #define ENABLE_ALL_INTERRUPTS ( \ 28185fa4e1fSAlexander Sverdlin SSP_IMSC_MASK_RORIM | \ 28285fa4e1fSAlexander Sverdlin SSP_IMSC_MASK_RTIM | \ 28385fa4e1fSAlexander Sverdlin SSP_IMSC_MASK_RXIM | \ 28485fa4e1fSAlexander Sverdlin SSP_IMSC_MASK_TXIM \ 28585fa4e1fSAlexander Sverdlin ) 286ca632f55SGrant Likely 287ca632f55SGrant Likely #define CLEAR_ALL_INTERRUPTS 0x3 288ca632f55SGrant Likely 289ca632f55SGrant Likely #define SPI_POLLING_TIMEOUT 1000 290ca632f55SGrant Likely 291ca632f55SGrant Likely /* 292ca632f55SGrant Likely * The type of reading going on on this chip 293ca632f55SGrant Likely */ 294ca632f55SGrant Likely enum ssp_reading { 295ca632f55SGrant Likely READING_NULL, 296ca632f55SGrant Likely READING_U8, 297ca632f55SGrant Likely READING_U16, 298ca632f55SGrant Likely READING_U32 299ca632f55SGrant Likely }; 300ca632f55SGrant Likely 301c7cd1dfbSLee Jones /* 302ca632f55SGrant Likely * The type of writing going on on this chip 303ca632f55SGrant Likely */ 304ca632f55SGrant Likely enum ssp_writing { 305ca632f55SGrant Likely WRITING_NULL, 306ca632f55SGrant Likely WRITING_U8, 307ca632f55SGrant Likely WRITING_U16, 308ca632f55SGrant Likely WRITING_U32 309ca632f55SGrant Likely }; 310ca632f55SGrant Likely 311ca632f55SGrant Likely /** 312ca632f55SGrant Likely * struct vendor_data - vendor-specific config parameters 313ca632f55SGrant Likely * for PL022 derivates 314ca632f55SGrant Likely * @fifodepth: depth of FIFOs (both) 315ca632f55SGrant Likely * @max_bpw: maximum number of bits per word 316ca632f55SGrant Likely * @unidir: supports unidirection transfers 317ca632f55SGrant Likely * @extended_cr: 32 bit wide control register 0 with extra 318ca632f55SGrant Likely * features and extra features in CR1 as found in the ST variants 319ca632f55SGrant Likely * @pl023: supports a subset of the ST extensions called "PL023" 320c7cd1dfbSLee Jones * @loopback: supports loopback mode 321db4fa45eSAnders Berg * @internal_cs_ctrl: supports chip select control register 322ca632f55SGrant Likely */ 323ca632f55SGrant Likely struct vendor_data { 324ca632f55SGrant Likely int fifodepth; 325ca632f55SGrant Likely int max_bpw; 326ca632f55SGrant Likely bool unidir; 327ca632f55SGrant Likely bool extended_cr; 328ca632f55SGrant Likely bool pl023; 329ca632f55SGrant Likely bool loopback; 330db4fa45eSAnders Berg bool internal_cs_ctrl; 331ca632f55SGrant Likely }; 332ca632f55SGrant Likely 333ca632f55SGrant Likely /** 334ca632f55SGrant Likely * struct pl022 - This is the private SSP driver data structure 335ca632f55SGrant Likely * @adev: AMBA device model hookup 336ca632f55SGrant Likely * @vendor: vendor data for the IP block 337ca632f55SGrant Likely * @phybase: the physical memory where the SSP device resides 338ca632f55SGrant Likely * @virtbase: the virtual memory where the SSP is mapped 339ca632f55SGrant Likely * @clk: outgoing clock "SPICLK" for the SPI bus 340ca632f55SGrant Likely * @master: SPI framework hookup 341ca632f55SGrant Likely * @master_info: controller-specific data from machine setup 342ca632f55SGrant Likely * @pump_transfers: Tasklet used in Interrupt Transfer mode 343ca632f55SGrant Likely * @cur_msg: Pointer to current spi_message being processed 344ca632f55SGrant Likely * @cur_transfer: Pointer to current spi_transfer 345ca632f55SGrant Likely * @cur_chip: pointer to current clients chip(assigned from controller_state) 3468b8d7191SVirupax Sadashivpetimath * @next_msg_cs_active: the next message in the queue has been examined 3478b8d7191SVirupax Sadashivpetimath * and it was found that it uses the same chip select as the previous 3488b8d7191SVirupax Sadashivpetimath * message, so we left it active after the previous transfer, and it's 3498b8d7191SVirupax Sadashivpetimath * active already. 350ca632f55SGrant Likely * @tx: current position in TX buffer to be read 351ca632f55SGrant Likely * @tx_end: end position in TX buffer to be read 352ca632f55SGrant Likely * @rx: current position in RX buffer to be written 353ca632f55SGrant Likely * @rx_end: end position in RX buffer to be written 354ca632f55SGrant Likely * @read: the type of read currently going on 355ca632f55SGrant Likely * @write: the type of write currently going on 356ca632f55SGrant Likely * @exp_fifo_level: expected FIFO level 357c7cd1dfbSLee Jones * @rx_lev_trig: receive FIFO watermark level which triggers IRQ 358c7cd1dfbSLee Jones * @tx_lev_trig: transmit FIFO watermark level which triggers IRQ 359ca632f55SGrant Likely * @dma_rx_channel: optional channel for RX DMA 360ca632f55SGrant Likely * @dma_tx_channel: optional channel for TX DMA 361ca632f55SGrant Likely * @sgt_rx: scattertable for the RX transfer 362ca632f55SGrant Likely * @sgt_tx: scattertable for the TX transfer 363ca632f55SGrant Likely * @dummypage: a dummy page used for driving data on the bus with DMA 364c7cd1dfbSLee Jones * @dma_running: indicates whether DMA is in operation 365*77f983a9SLinus Walleij * @cur_cs: current chip select index 366*77f983a9SLinus Walleij * @cur_gpio: current chip select GPIO line 367ca632f55SGrant Likely */ 368ca632f55SGrant Likely struct pl022 { 369ca632f55SGrant Likely struct amba_device *adev; 370ca632f55SGrant Likely struct vendor_data *vendor; 371ca632f55SGrant Likely resource_size_t phybase; 372ca632f55SGrant Likely void __iomem *virtbase; 373ca632f55SGrant Likely struct clk *clk; 374ca632f55SGrant Likely struct spi_master *master; 375ca632f55SGrant Likely struct pl022_ssp_controller *master_info; 376ffbbdd21SLinus Walleij /* Message per-transfer pump */ 377ca632f55SGrant Likely struct tasklet_struct pump_transfers; 378ca632f55SGrant Likely struct spi_message *cur_msg; 379ca632f55SGrant Likely struct spi_transfer *cur_transfer; 380ca632f55SGrant Likely struct chip_data *cur_chip; 3818b8d7191SVirupax Sadashivpetimath bool next_msg_cs_active; 382ca632f55SGrant Likely void *tx; 383ca632f55SGrant Likely void *tx_end; 384ca632f55SGrant Likely void *rx; 385ca632f55SGrant Likely void *rx_end; 386ca632f55SGrant Likely enum ssp_reading read; 387ca632f55SGrant Likely enum ssp_writing write; 388ca632f55SGrant Likely u32 exp_fifo_level; 389083be3f0SLinus Walleij enum ssp_rx_level_trig rx_lev_trig; 390083be3f0SLinus Walleij enum ssp_tx_level_trig tx_lev_trig; 391ca632f55SGrant Likely /* DMA settings */ 392ca632f55SGrant Likely #ifdef CONFIG_DMA_ENGINE 393ca632f55SGrant Likely struct dma_chan *dma_rx_channel; 394ca632f55SGrant Likely struct dma_chan *dma_tx_channel; 395ca632f55SGrant Likely struct sg_table sgt_rx; 396ca632f55SGrant Likely struct sg_table sgt_tx; 397ca632f55SGrant Likely char *dummypage; 398ffbbdd21SLinus Walleij bool dma_running; 399ca632f55SGrant Likely #endif 400f6f46de1SRoland Stigge int cur_cs; 401*77f983a9SLinus Walleij int cur_gpio; 402ca632f55SGrant Likely }; 403ca632f55SGrant Likely 404ca632f55SGrant Likely /** 405ca632f55SGrant Likely * struct chip_data - To maintain runtime state of SSP for each client chip 406ca632f55SGrant Likely * @cr0: Value of control register CR0 of SSP - on later ST variants this 407ca632f55SGrant Likely * register is 32 bits wide rather than just 16 408ca632f55SGrant Likely * @cr1: Value of control register CR1 of SSP 409ca632f55SGrant Likely * @dmacr: Value of DMA control Register of SSP 410ca632f55SGrant Likely * @cpsr: Value of Clock prescale register 411ca632f55SGrant Likely * @n_bytes: how many bytes(power of 2) reqd for a given data width of client 412ca632f55SGrant Likely * @enable_dma: Whether to enable DMA or not 413ca632f55SGrant Likely * @read: function ptr to be used to read when doing xfer for this chip 414ca632f55SGrant Likely * @write: function ptr to be used to write when doing xfer for this chip 415ca632f55SGrant Likely * @xfer_type: polling/interrupt/DMA 416ca632f55SGrant Likely * 417ca632f55SGrant Likely * Runtime state of the SSP controller, maintained per chip, 418ca632f55SGrant Likely * This would be set according to the current message that would be served 419ca632f55SGrant Likely */ 420ca632f55SGrant Likely struct chip_data { 421ca632f55SGrant Likely u32 cr0; 422ca632f55SGrant Likely u16 cr1; 423ca632f55SGrant Likely u16 dmacr; 424ca632f55SGrant Likely u16 cpsr; 425ca632f55SGrant Likely u8 n_bytes; 426ca632f55SGrant Likely bool enable_dma; 427ca632f55SGrant Likely enum ssp_reading read; 428ca632f55SGrant Likely enum ssp_writing write; 429ca632f55SGrant Likely int xfer_type; 430ca632f55SGrant Likely }; 431ca632f55SGrant Likely 432ca632f55SGrant Likely /** 433db4fa45eSAnders Berg * internal_cs_control - Control chip select signals via SSP_CSR. 434db4fa45eSAnders Berg * @pl022: SSP driver private data structure 435db4fa45eSAnders Berg * @command: select/delect the chip 436db4fa45eSAnders Berg * 437db4fa45eSAnders Berg * Used on controller with internal chip select control via SSP_CSR register 438db4fa45eSAnders Berg * (vendor extension). Each of the 5 LSB in the register controls one chip 439db4fa45eSAnders Berg * select signal. 440db4fa45eSAnders Berg */ 441db4fa45eSAnders Berg static void internal_cs_control(struct pl022 *pl022, u32 command) 442db4fa45eSAnders Berg { 443db4fa45eSAnders Berg u32 tmp; 444db4fa45eSAnders Berg 445db4fa45eSAnders Berg tmp = readw(SSP_CSR(pl022->virtbase)); 446db4fa45eSAnders Berg if (command == SSP_CHIP_SELECT) 447db4fa45eSAnders Berg tmp &= ~BIT(pl022->cur_cs); 448db4fa45eSAnders Berg else 449db4fa45eSAnders Berg tmp |= BIT(pl022->cur_cs); 450db4fa45eSAnders Berg writew(tmp, SSP_CSR(pl022->virtbase)); 451db4fa45eSAnders Berg } 452db4fa45eSAnders Berg 453f6f46de1SRoland Stigge static void pl022_cs_control(struct pl022 *pl022, u32 command) 454f6f46de1SRoland Stigge { 455db4fa45eSAnders Berg if (pl022->vendor->internal_cs_ctrl) 456db4fa45eSAnders Berg internal_cs_control(pl022, command); 457*77f983a9SLinus Walleij else if (gpio_is_valid(pl022->cur_gpio)) 458*77f983a9SLinus Walleij gpio_set_value(pl022->cur_gpio, command); 459f6f46de1SRoland Stigge } 460f6f46de1SRoland Stigge 461ca632f55SGrant Likely /** 462ca632f55SGrant Likely * giveback - current spi_message is over, schedule next message and call 463ca632f55SGrant Likely * callback of this message. Assumes that caller already 464ca632f55SGrant Likely * set message->status; dma and pio irqs are blocked 465ca632f55SGrant Likely * @pl022: SSP driver private data structure 466ca632f55SGrant Likely */ 467ca632f55SGrant Likely static void giveback(struct pl022 *pl022) 468ca632f55SGrant Likely { 469ca632f55SGrant Likely struct spi_transfer *last_transfer; 4708b8d7191SVirupax Sadashivpetimath pl022->next_msg_cs_active = false; 471ca632f55SGrant Likely 47223e2c2aaSAxel Lin last_transfer = list_last_entry(&pl022->cur_msg->transfers, 47323e2c2aaSAxel Lin struct spi_transfer, transfer_list); 474ca632f55SGrant Likely 475ca632f55SGrant Likely /* Delay if requested before any change in chip select */ 476ca632f55SGrant Likely /* 477ca632f55SGrant Likely * FIXME: This runs in interrupt context. 478ca632f55SGrant Likely * Is this really smart? 479ca632f55SGrant Likely */ 480e74dc5c7SAlexandru Ardelean spi_transfer_delay_exec(last_transfer); 481ca632f55SGrant Likely 4828b8d7191SVirupax Sadashivpetimath if (!last_transfer->cs_change) { 483ca632f55SGrant Likely struct spi_message *next_msg; 484ca632f55SGrant Likely 4858b8d7191SVirupax Sadashivpetimath /* 4868b8d7191SVirupax Sadashivpetimath * cs_change was not set. We can keep the chip select 4878b8d7191SVirupax Sadashivpetimath * enabled if there is message in the queue and it is 4888b8d7191SVirupax Sadashivpetimath * for the same spi device. 489ca632f55SGrant Likely * 490ca632f55SGrant Likely * We cannot postpone this until pump_messages, because 491ca632f55SGrant Likely * after calling msg->complete (below) the driver that 492ca632f55SGrant Likely * sent the current message could be unloaded, which 493ca632f55SGrant Likely * could invalidate the cs_control() callback... 494ca632f55SGrant Likely */ 495ca632f55SGrant Likely /* get a pointer to the next message, if any */ 496ffbbdd21SLinus Walleij next_msg = spi_get_next_queued_message(pl022->master); 497ca632f55SGrant Likely 4988b8d7191SVirupax Sadashivpetimath /* 4998b8d7191SVirupax Sadashivpetimath * see if the next and current messages point 5008b8d7191SVirupax Sadashivpetimath * to the same spi device. 501ca632f55SGrant Likely */ 5028b8d7191SVirupax Sadashivpetimath if (next_msg && next_msg->spi != pl022->cur_msg->spi) 503ca632f55SGrant Likely next_msg = NULL; 5048b8d7191SVirupax Sadashivpetimath if (!next_msg || pl022->cur_msg->state == STATE_ERROR) 505f6f46de1SRoland Stigge pl022_cs_control(pl022, SSP_CHIP_DESELECT); 5068b8d7191SVirupax Sadashivpetimath else 5078b8d7191SVirupax Sadashivpetimath pl022->next_msg_cs_active = true; 508ffbbdd21SLinus Walleij 509ca632f55SGrant Likely } 5108b8d7191SVirupax Sadashivpetimath 5118b8d7191SVirupax Sadashivpetimath pl022->cur_msg = NULL; 5128b8d7191SVirupax Sadashivpetimath pl022->cur_transfer = NULL; 5138b8d7191SVirupax Sadashivpetimath pl022->cur_chip = NULL; 514fd316941SVirupax Sadashivpetimath 515fd316941SVirupax Sadashivpetimath /* disable the SPI/SSP operation */ 516fd316941SVirupax Sadashivpetimath writew((readw(SSP_CR1(pl022->virtbase)) & 517fd316941SVirupax Sadashivpetimath (~SSP_CR1_MASK_SSE)), SSP_CR1(pl022->virtbase)); 518fd316941SVirupax Sadashivpetimath 519cd6fa8d2SAlexander Sverdlin spi_finalize_current_message(pl022->master); 520ca632f55SGrant Likely } 521ca632f55SGrant Likely 522ca632f55SGrant Likely /** 523ca632f55SGrant Likely * flush - flush the FIFO to reach a clean state 524ca632f55SGrant Likely * @pl022: SSP driver private data structure 525ca632f55SGrant Likely */ 526ca632f55SGrant Likely static int flush(struct pl022 *pl022) 527ca632f55SGrant Likely { 528ca632f55SGrant Likely unsigned long limit = loops_per_jiffy << 1; 529ca632f55SGrant Likely 530ca632f55SGrant Likely dev_dbg(&pl022->adev->dev, "flush\n"); 531ca632f55SGrant Likely do { 532ca632f55SGrant Likely while (readw(SSP_SR(pl022->virtbase)) & SSP_SR_MASK_RNE) 533ca632f55SGrant Likely readw(SSP_DR(pl022->virtbase)); 534ca632f55SGrant Likely } while ((readw(SSP_SR(pl022->virtbase)) & SSP_SR_MASK_BSY) && limit--); 535ca632f55SGrant Likely 536ca632f55SGrant Likely pl022->exp_fifo_level = 0; 537ca632f55SGrant Likely 538ca632f55SGrant Likely return limit; 539ca632f55SGrant Likely } 540ca632f55SGrant Likely 541ca632f55SGrant Likely /** 542ca632f55SGrant Likely * restore_state - Load configuration of current chip 543ca632f55SGrant Likely * @pl022: SSP driver private data structure 544ca632f55SGrant Likely */ 545ca632f55SGrant Likely static void restore_state(struct pl022 *pl022) 546ca632f55SGrant Likely { 547ca632f55SGrant Likely struct chip_data *chip = pl022->cur_chip; 548ca632f55SGrant Likely 549ca632f55SGrant Likely if (pl022->vendor->extended_cr) 550ca632f55SGrant Likely writel(chip->cr0, SSP_CR0(pl022->virtbase)); 551ca632f55SGrant Likely else 552ca632f55SGrant Likely writew(chip->cr0, SSP_CR0(pl022->virtbase)); 553ca632f55SGrant Likely writew(chip->cr1, SSP_CR1(pl022->virtbase)); 554ca632f55SGrant Likely writew(chip->dmacr, SSP_DMACR(pl022->virtbase)); 555ca632f55SGrant Likely writew(chip->cpsr, SSP_CPSR(pl022->virtbase)); 556ca632f55SGrant Likely writew(DISABLE_ALL_INTERRUPTS, SSP_IMSC(pl022->virtbase)); 557ca632f55SGrant Likely writew(CLEAR_ALL_INTERRUPTS, SSP_ICR(pl022->virtbase)); 558ca632f55SGrant Likely } 559ca632f55SGrant Likely 560ca632f55SGrant Likely /* 561ca632f55SGrant Likely * Default SSP Register Values 562ca632f55SGrant Likely */ 563ca632f55SGrant Likely #define DEFAULT_SSP_REG_CR0 ( \ 564ca632f55SGrant Likely GEN_MASK_BITS(SSP_DATA_BITS_12, SSP_CR0_MASK_DSS, 0) | \ 565ca632f55SGrant Likely GEN_MASK_BITS(SSP_INTERFACE_MOTOROLA_SPI, SSP_CR0_MASK_FRF, 4) | \ 566ca632f55SGrant Likely GEN_MASK_BITS(SSP_CLK_POL_IDLE_LOW, SSP_CR0_MASK_SPO, 6) | \ 567ca632f55SGrant Likely GEN_MASK_BITS(SSP_CLK_SECOND_EDGE, SSP_CR0_MASK_SPH, 7) | \ 568ca632f55SGrant Likely GEN_MASK_BITS(SSP_DEFAULT_CLKRATE, SSP_CR0_MASK_SCR, 8) \ 569ca632f55SGrant Likely ) 570ca632f55SGrant Likely 571ca632f55SGrant Likely /* ST versions have slightly different bit layout */ 572ca632f55SGrant Likely #define DEFAULT_SSP_REG_CR0_ST ( \ 573ca632f55SGrant Likely GEN_MASK_BITS(SSP_DATA_BITS_12, SSP_CR0_MASK_DSS_ST, 0) | \ 574ca632f55SGrant Likely GEN_MASK_BITS(SSP_MICROWIRE_CHANNEL_FULL_DUPLEX, SSP_CR0_MASK_HALFDUP_ST, 5) | \ 575ca632f55SGrant Likely GEN_MASK_BITS(SSP_CLK_POL_IDLE_LOW, SSP_CR0_MASK_SPO, 6) | \ 576ca632f55SGrant Likely GEN_MASK_BITS(SSP_CLK_SECOND_EDGE, SSP_CR0_MASK_SPH, 7) | \ 577ca632f55SGrant Likely GEN_MASK_BITS(SSP_DEFAULT_CLKRATE, SSP_CR0_MASK_SCR, 8) | \ 578ca632f55SGrant Likely GEN_MASK_BITS(SSP_BITS_8, SSP_CR0_MASK_CSS_ST, 16) | \ 579ca632f55SGrant Likely GEN_MASK_BITS(SSP_INTERFACE_MOTOROLA_SPI, SSP_CR0_MASK_FRF_ST, 21) \ 580ca632f55SGrant Likely ) 581ca632f55SGrant Likely 582ca632f55SGrant Likely /* The PL023 version is slightly different again */ 583ca632f55SGrant Likely #define DEFAULT_SSP_REG_CR0_ST_PL023 ( \ 584ca632f55SGrant Likely GEN_MASK_BITS(SSP_DATA_BITS_12, SSP_CR0_MASK_DSS_ST, 0) | \ 585ca632f55SGrant Likely GEN_MASK_BITS(SSP_CLK_POL_IDLE_LOW, SSP_CR0_MASK_SPO, 6) | \ 586ca632f55SGrant Likely GEN_MASK_BITS(SSP_CLK_SECOND_EDGE, SSP_CR0_MASK_SPH, 7) | \ 587ca632f55SGrant Likely GEN_MASK_BITS(SSP_DEFAULT_CLKRATE, SSP_CR0_MASK_SCR, 8) \ 588ca632f55SGrant Likely ) 589ca632f55SGrant Likely 590ca632f55SGrant Likely #define DEFAULT_SSP_REG_CR1 ( \ 591ca632f55SGrant Likely GEN_MASK_BITS(LOOPBACK_DISABLED, SSP_CR1_MASK_LBM, 0) | \ 592ca632f55SGrant Likely GEN_MASK_BITS(SSP_DISABLED, SSP_CR1_MASK_SSE, 1) | \ 593ca632f55SGrant Likely GEN_MASK_BITS(SSP_MASTER, SSP_CR1_MASK_MS, 2) | \ 594ca632f55SGrant Likely GEN_MASK_BITS(DO_NOT_DRIVE_TX, SSP_CR1_MASK_SOD, 3) \ 595ca632f55SGrant Likely ) 596ca632f55SGrant Likely 597ca632f55SGrant Likely /* ST versions extend this register to use all 16 bits */ 598ca632f55SGrant Likely #define DEFAULT_SSP_REG_CR1_ST ( \ 599ca632f55SGrant Likely DEFAULT_SSP_REG_CR1 | \ 600ca632f55SGrant Likely GEN_MASK_BITS(SSP_RX_MSB, SSP_CR1_MASK_RENDN_ST, 4) | \ 601ca632f55SGrant Likely GEN_MASK_BITS(SSP_TX_MSB, SSP_CR1_MASK_TENDN_ST, 5) | \ 602ca632f55SGrant Likely GEN_MASK_BITS(SSP_MWIRE_WAIT_ZERO, SSP_CR1_MASK_MWAIT_ST, 6) |\ 603ca632f55SGrant Likely GEN_MASK_BITS(SSP_RX_1_OR_MORE_ELEM, SSP_CR1_MASK_RXIFLSEL_ST, 7) | \ 604ca632f55SGrant Likely GEN_MASK_BITS(SSP_TX_1_OR_MORE_EMPTY_LOC, SSP_CR1_MASK_TXIFLSEL_ST, 10) \ 605ca632f55SGrant Likely ) 606ca632f55SGrant Likely 607ca632f55SGrant Likely /* 608ca632f55SGrant Likely * The PL023 variant has further differences: no loopback mode, no microwire 609ca632f55SGrant Likely * support, and a new clock feedback delay setting. 610ca632f55SGrant Likely */ 611ca632f55SGrant Likely #define DEFAULT_SSP_REG_CR1_ST_PL023 ( \ 612ca632f55SGrant Likely GEN_MASK_BITS(SSP_DISABLED, SSP_CR1_MASK_SSE, 1) | \ 613ca632f55SGrant Likely GEN_MASK_BITS(SSP_MASTER, SSP_CR1_MASK_MS, 2) | \ 614ca632f55SGrant Likely GEN_MASK_BITS(DO_NOT_DRIVE_TX, SSP_CR1_MASK_SOD, 3) | \ 615ca632f55SGrant Likely GEN_MASK_BITS(SSP_RX_MSB, SSP_CR1_MASK_RENDN_ST, 4) | \ 616ca632f55SGrant Likely GEN_MASK_BITS(SSP_TX_MSB, SSP_CR1_MASK_TENDN_ST, 5) | \ 617ca632f55SGrant Likely GEN_MASK_BITS(SSP_RX_1_OR_MORE_ELEM, SSP_CR1_MASK_RXIFLSEL_ST, 7) | \ 618ca632f55SGrant Likely GEN_MASK_BITS(SSP_TX_1_OR_MORE_EMPTY_LOC, SSP_CR1_MASK_TXIFLSEL_ST, 10) | \ 619ca632f55SGrant Likely GEN_MASK_BITS(SSP_FEEDBACK_CLK_DELAY_NONE, SSP_CR1_MASK_FBCLKDEL_ST, 13) \ 620ca632f55SGrant Likely ) 621ca632f55SGrant Likely 622ca632f55SGrant Likely #define DEFAULT_SSP_REG_CPSR ( \ 623ca632f55SGrant Likely GEN_MASK_BITS(SSP_DEFAULT_PRESCALE, SSP_CPSR_MASK_CPSDVSR, 0) \ 624ca632f55SGrant Likely ) 625ca632f55SGrant Likely 626ca632f55SGrant Likely #define DEFAULT_SSP_REG_DMACR (\ 627ca632f55SGrant Likely GEN_MASK_BITS(SSP_DMA_DISABLED, SSP_DMACR_MASK_RXDMAE, 0) | \ 628ca632f55SGrant Likely GEN_MASK_BITS(SSP_DMA_DISABLED, SSP_DMACR_MASK_TXDMAE, 1) \ 629ca632f55SGrant Likely ) 630ca632f55SGrant Likely 631ca632f55SGrant Likely /** 632ca632f55SGrant Likely * load_ssp_default_config - Load default configuration for SSP 633ca632f55SGrant Likely * @pl022: SSP driver private data structure 634ca632f55SGrant Likely */ 635ca632f55SGrant Likely static void load_ssp_default_config(struct pl022 *pl022) 636ca632f55SGrant Likely { 637ca632f55SGrant Likely if (pl022->vendor->pl023) { 638ca632f55SGrant Likely writel(DEFAULT_SSP_REG_CR0_ST_PL023, SSP_CR0(pl022->virtbase)); 639ca632f55SGrant Likely writew(DEFAULT_SSP_REG_CR1_ST_PL023, SSP_CR1(pl022->virtbase)); 640ca632f55SGrant Likely } else if (pl022->vendor->extended_cr) { 641ca632f55SGrant Likely writel(DEFAULT_SSP_REG_CR0_ST, SSP_CR0(pl022->virtbase)); 642ca632f55SGrant Likely writew(DEFAULT_SSP_REG_CR1_ST, SSP_CR1(pl022->virtbase)); 643ca632f55SGrant Likely } else { 644ca632f55SGrant Likely writew(DEFAULT_SSP_REG_CR0, SSP_CR0(pl022->virtbase)); 645ca632f55SGrant Likely writew(DEFAULT_SSP_REG_CR1, SSP_CR1(pl022->virtbase)); 646ca632f55SGrant Likely } 647ca632f55SGrant Likely writew(DEFAULT_SSP_REG_DMACR, SSP_DMACR(pl022->virtbase)); 648ca632f55SGrant Likely writew(DEFAULT_SSP_REG_CPSR, SSP_CPSR(pl022->virtbase)); 649ca632f55SGrant Likely writew(DISABLE_ALL_INTERRUPTS, SSP_IMSC(pl022->virtbase)); 650ca632f55SGrant Likely writew(CLEAR_ALL_INTERRUPTS, SSP_ICR(pl022->virtbase)); 651ca632f55SGrant Likely } 652ca632f55SGrant Likely 653c7cd1dfbSLee Jones /* 654ca632f55SGrant Likely * This will write to TX and read from RX according to the parameters 655ca632f55SGrant Likely * set in pl022. 656ca632f55SGrant Likely */ 657ca632f55SGrant Likely static void readwriter(struct pl022 *pl022) 658ca632f55SGrant Likely { 659ca632f55SGrant Likely 660ca632f55SGrant Likely /* 661ca632f55SGrant Likely * The FIFO depth is different between primecell variants. 662ca632f55SGrant Likely * I believe filling in too much in the FIFO might cause 663ca632f55SGrant Likely * errons in 8bit wide transfers on ARM variants (just 8 words 664ca632f55SGrant Likely * FIFO, means only 8x8 = 64 bits in FIFO) at least. 665ca632f55SGrant Likely * 666ca632f55SGrant Likely * To prevent this issue, the TX FIFO is only filled to the 667ca632f55SGrant Likely * unused RX FIFO fill length, regardless of what the TX 668ca632f55SGrant Likely * FIFO status flag indicates. 669ca632f55SGrant Likely */ 670ca632f55SGrant Likely dev_dbg(&pl022->adev->dev, 671ca632f55SGrant Likely "%s, rx: %p, rxend: %p, tx: %p, txend: %p\n", 672ca632f55SGrant Likely __func__, pl022->rx, pl022->rx_end, pl022->tx, pl022->tx_end); 673ca632f55SGrant Likely 674ca632f55SGrant Likely /* Read as much as you can */ 675ca632f55SGrant Likely while ((readw(SSP_SR(pl022->virtbase)) & SSP_SR_MASK_RNE) 676ca632f55SGrant Likely && (pl022->rx < pl022->rx_end)) { 677ca632f55SGrant Likely switch (pl022->read) { 678ca632f55SGrant Likely case READING_NULL: 679ca632f55SGrant Likely readw(SSP_DR(pl022->virtbase)); 680ca632f55SGrant Likely break; 681ca632f55SGrant Likely case READING_U8: 682ca632f55SGrant Likely *(u8 *) (pl022->rx) = 683ca632f55SGrant Likely readw(SSP_DR(pl022->virtbase)) & 0xFFU; 684ca632f55SGrant Likely break; 685ca632f55SGrant Likely case READING_U16: 686ca632f55SGrant Likely *(u16 *) (pl022->rx) = 687ca632f55SGrant Likely (u16) readw(SSP_DR(pl022->virtbase)); 688ca632f55SGrant Likely break; 689ca632f55SGrant Likely case READING_U32: 690ca632f55SGrant Likely *(u32 *) (pl022->rx) = 691ca632f55SGrant Likely readl(SSP_DR(pl022->virtbase)); 692ca632f55SGrant Likely break; 693ca632f55SGrant Likely } 694ca632f55SGrant Likely pl022->rx += (pl022->cur_chip->n_bytes); 695ca632f55SGrant Likely pl022->exp_fifo_level--; 696ca632f55SGrant Likely } 697ca632f55SGrant Likely /* 698ca632f55SGrant Likely * Write as much as possible up to the RX FIFO size 699ca632f55SGrant Likely */ 700ca632f55SGrant Likely while ((pl022->exp_fifo_level < pl022->vendor->fifodepth) 701ca632f55SGrant Likely && (pl022->tx < pl022->tx_end)) { 702ca632f55SGrant Likely switch (pl022->write) { 703ca632f55SGrant Likely case WRITING_NULL: 704ca632f55SGrant Likely writew(0x0, SSP_DR(pl022->virtbase)); 705ca632f55SGrant Likely break; 706ca632f55SGrant Likely case WRITING_U8: 707ca632f55SGrant Likely writew(*(u8 *) (pl022->tx), SSP_DR(pl022->virtbase)); 708ca632f55SGrant Likely break; 709ca632f55SGrant Likely case WRITING_U16: 710ca632f55SGrant Likely writew((*(u16 *) (pl022->tx)), SSP_DR(pl022->virtbase)); 711ca632f55SGrant Likely break; 712ca632f55SGrant Likely case WRITING_U32: 713ca632f55SGrant Likely writel(*(u32 *) (pl022->tx), SSP_DR(pl022->virtbase)); 714ca632f55SGrant Likely break; 715ca632f55SGrant Likely } 716ca632f55SGrant Likely pl022->tx += (pl022->cur_chip->n_bytes); 717ca632f55SGrant Likely pl022->exp_fifo_level++; 718ca632f55SGrant Likely /* 719ca632f55SGrant Likely * This inner reader takes care of things appearing in the RX 720ca632f55SGrant Likely * FIFO as we're transmitting. This will happen a lot since the 721ca632f55SGrant Likely * clock starts running when you put things into the TX FIFO, 722ca632f55SGrant Likely * and then things are continuously clocked into the RX FIFO. 723ca632f55SGrant Likely */ 724ca632f55SGrant Likely while ((readw(SSP_SR(pl022->virtbase)) & SSP_SR_MASK_RNE) 725ca632f55SGrant Likely && (pl022->rx < pl022->rx_end)) { 726ca632f55SGrant Likely switch (pl022->read) { 727ca632f55SGrant Likely case READING_NULL: 728ca632f55SGrant Likely readw(SSP_DR(pl022->virtbase)); 729ca632f55SGrant Likely break; 730ca632f55SGrant Likely case READING_U8: 731ca632f55SGrant Likely *(u8 *) (pl022->rx) = 732ca632f55SGrant Likely readw(SSP_DR(pl022->virtbase)) & 0xFFU; 733ca632f55SGrant Likely break; 734ca632f55SGrant Likely case READING_U16: 735ca632f55SGrant Likely *(u16 *) (pl022->rx) = 736ca632f55SGrant Likely (u16) readw(SSP_DR(pl022->virtbase)); 737ca632f55SGrant Likely break; 738ca632f55SGrant Likely case READING_U32: 739ca632f55SGrant Likely *(u32 *) (pl022->rx) = 740ca632f55SGrant Likely readl(SSP_DR(pl022->virtbase)); 741ca632f55SGrant Likely break; 742ca632f55SGrant Likely } 743ca632f55SGrant Likely pl022->rx += (pl022->cur_chip->n_bytes); 744ca632f55SGrant Likely pl022->exp_fifo_level--; 745ca632f55SGrant Likely } 746ca632f55SGrant Likely } 747ca632f55SGrant Likely /* 748ca632f55SGrant Likely * When we exit here the TX FIFO should be full and the RX FIFO 749ca632f55SGrant Likely * should be empty 750ca632f55SGrant Likely */ 751ca632f55SGrant Likely } 752ca632f55SGrant Likely 753ca632f55SGrant Likely /** 754ca632f55SGrant Likely * next_transfer - Move to the Next transfer in the current spi message 755ca632f55SGrant Likely * @pl022: SSP driver private data structure 756ca632f55SGrant Likely * 757ca632f55SGrant Likely * This function moves though the linked list of spi transfers in the 758ca632f55SGrant Likely * current spi message and returns with the state of current spi 759ca632f55SGrant Likely * message i.e whether its last transfer is done(STATE_DONE) or 760ca632f55SGrant Likely * Next transfer is ready(STATE_RUNNING) 761ca632f55SGrant Likely */ 762ca632f55SGrant Likely static void *next_transfer(struct pl022 *pl022) 763ca632f55SGrant Likely { 764ca632f55SGrant Likely struct spi_message *msg = pl022->cur_msg; 765ca632f55SGrant Likely struct spi_transfer *trans = pl022->cur_transfer; 766ca632f55SGrant Likely 767ca632f55SGrant Likely /* Move to next transfer */ 768ca632f55SGrant Likely if (trans->transfer_list.next != &msg->transfers) { 769ca632f55SGrant Likely pl022->cur_transfer = 770ca632f55SGrant Likely list_entry(trans->transfer_list.next, 771ca632f55SGrant Likely struct spi_transfer, transfer_list); 772ca632f55SGrant Likely return STATE_RUNNING; 773ca632f55SGrant Likely } 774ca632f55SGrant Likely return STATE_DONE; 775ca632f55SGrant Likely } 776ca632f55SGrant Likely 777ca632f55SGrant Likely /* 778ca632f55SGrant Likely * This DMA functionality is only compiled in if we have 779ca632f55SGrant Likely * access to the generic DMA devices/DMA engine. 780ca632f55SGrant Likely */ 781ca632f55SGrant Likely #ifdef CONFIG_DMA_ENGINE 782ca632f55SGrant Likely static void unmap_free_dma_scatter(struct pl022 *pl022) 783ca632f55SGrant Likely { 784ca632f55SGrant Likely /* Unmap and free the SG tables */ 785ca632f55SGrant Likely dma_unmap_sg(pl022->dma_tx_channel->device->dev, pl022->sgt_tx.sgl, 786ca632f55SGrant Likely pl022->sgt_tx.nents, DMA_TO_DEVICE); 787ca632f55SGrant Likely dma_unmap_sg(pl022->dma_rx_channel->device->dev, pl022->sgt_rx.sgl, 788ca632f55SGrant Likely pl022->sgt_rx.nents, DMA_FROM_DEVICE); 789ca632f55SGrant Likely sg_free_table(&pl022->sgt_rx); 790ca632f55SGrant Likely sg_free_table(&pl022->sgt_tx); 791ca632f55SGrant Likely } 792ca632f55SGrant Likely 793ca632f55SGrant Likely static void dma_callback(void *data) 794ca632f55SGrant Likely { 795ca632f55SGrant Likely struct pl022 *pl022 = data; 796ca632f55SGrant Likely struct spi_message *msg = pl022->cur_msg; 797ca632f55SGrant Likely 798ca632f55SGrant Likely BUG_ON(!pl022->sgt_rx.sgl); 799ca632f55SGrant Likely 800ca632f55SGrant Likely #ifdef VERBOSE_DEBUG 801ca632f55SGrant Likely /* 802ca632f55SGrant Likely * Optionally dump out buffers to inspect contents, this is 803ca632f55SGrant Likely * good if you want to convince yourself that the loopback 804ca632f55SGrant Likely * read/write contents are the same, when adopting to a new 805ca632f55SGrant Likely * DMA engine. 806ca632f55SGrant Likely */ 807ca632f55SGrant Likely { 808ca632f55SGrant Likely struct scatterlist *sg; 809ca632f55SGrant Likely unsigned int i; 810ca632f55SGrant Likely 811ca632f55SGrant Likely dma_sync_sg_for_cpu(&pl022->adev->dev, 812ca632f55SGrant Likely pl022->sgt_rx.sgl, 813ca632f55SGrant Likely pl022->sgt_rx.nents, 814ca632f55SGrant Likely DMA_FROM_DEVICE); 815ca632f55SGrant Likely 816ca632f55SGrant Likely for_each_sg(pl022->sgt_rx.sgl, sg, pl022->sgt_rx.nents, i) { 817ca632f55SGrant Likely dev_dbg(&pl022->adev->dev, "SPI RX SG ENTRY: %d", i); 818ca632f55SGrant Likely print_hex_dump(KERN_ERR, "SPI RX: ", 819ca632f55SGrant Likely DUMP_PREFIX_OFFSET, 820ca632f55SGrant Likely 16, 821ca632f55SGrant Likely 1, 822ca632f55SGrant Likely sg_virt(sg), 823ca632f55SGrant Likely sg_dma_len(sg), 824ca632f55SGrant Likely 1); 825ca632f55SGrant Likely } 826ca632f55SGrant Likely for_each_sg(pl022->sgt_tx.sgl, sg, pl022->sgt_tx.nents, i) { 827ca632f55SGrant Likely dev_dbg(&pl022->adev->dev, "SPI TX SG ENTRY: %d", i); 828ca632f55SGrant Likely print_hex_dump(KERN_ERR, "SPI TX: ", 829ca632f55SGrant Likely DUMP_PREFIX_OFFSET, 830ca632f55SGrant Likely 16, 831ca632f55SGrant Likely 1, 832ca632f55SGrant Likely sg_virt(sg), 833ca632f55SGrant Likely sg_dma_len(sg), 834ca632f55SGrant Likely 1); 835ca632f55SGrant Likely } 836ca632f55SGrant Likely } 837ca632f55SGrant Likely #endif 838ca632f55SGrant Likely 839ca632f55SGrant Likely unmap_free_dma_scatter(pl022); 840ca632f55SGrant Likely 841ca632f55SGrant Likely /* Update total bytes transferred */ 842ca632f55SGrant Likely msg->actual_length += pl022->cur_transfer->len; 843ca632f55SGrant Likely /* Move to next transfer */ 844ca632f55SGrant Likely msg->state = next_transfer(pl022); 845c0b07605SFredrik Ternerot if (msg->state != STATE_DONE && pl022->cur_transfer->cs_change) 846c0b07605SFredrik Ternerot pl022_cs_control(pl022, SSP_CHIP_DESELECT); 847ca632f55SGrant Likely tasklet_schedule(&pl022->pump_transfers); 848ca632f55SGrant Likely } 849ca632f55SGrant Likely 850ca632f55SGrant Likely static void setup_dma_scatter(struct pl022 *pl022, 851ca632f55SGrant Likely void *buffer, 852ca632f55SGrant Likely unsigned int length, 853ca632f55SGrant Likely struct sg_table *sgtab) 854ca632f55SGrant Likely { 855ca632f55SGrant Likely struct scatterlist *sg; 856ca632f55SGrant Likely int bytesleft = length; 857ca632f55SGrant Likely void *bufp = buffer; 858ca632f55SGrant Likely int mapbytes; 859ca632f55SGrant Likely int i; 860ca632f55SGrant Likely 861ca632f55SGrant Likely if (buffer) { 862ca632f55SGrant Likely for_each_sg(sgtab->sgl, sg, sgtab->nents, i) { 863ca632f55SGrant Likely /* 864ca632f55SGrant Likely * If there are less bytes left than what fits 865ca632f55SGrant Likely * in the current page (plus page alignment offset) 866ca632f55SGrant Likely * we just feed in this, else we stuff in as much 867ca632f55SGrant Likely * as we can. 868ca632f55SGrant Likely */ 869ca632f55SGrant Likely if (bytesleft < (PAGE_SIZE - offset_in_page(bufp))) 870ca632f55SGrant Likely mapbytes = bytesleft; 871ca632f55SGrant Likely else 872ca632f55SGrant Likely mapbytes = PAGE_SIZE - offset_in_page(bufp); 873ca632f55SGrant Likely sg_set_page(sg, virt_to_page(bufp), 874ca632f55SGrant Likely mapbytes, offset_in_page(bufp)); 875ca632f55SGrant Likely bufp += mapbytes; 876ca632f55SGrant Likely bytesleft -= mapbytes; 877ca632f55SGrant Likely dev_dbg(&pl022->adev->dev, 878ca632f55SGrant Likely "set RX/TX target page @ %p, %d bytes, %d left\n", 879ca632f55SGrant Likely bufp, mapbytes, bytesleft); 880ca632f55SGrant Likely } 881ca632f55SGrant Likely } else { 882ca632f55SGrant Likely /* Map the dummy buffer on every page */ 883ca632f55SGrant Likely for_each_sg(sgtab->sgl, sg, sgtab->nents, i) { 884ca632f55SGrant Likely if (bytesleft < PAGE_SIZE) 885ca632f55SGrant Likely mapbytes = bytesleft; 886ca632f55SGrant Likely else 887ca632f55SGrant Likely mapbytes = PAGE_SIZE; 888ca632f55SGrant Likely sg_set_page(sg, virt_to_page(pl022->dummypage), 889ca632f55SGrant Likely mapbytes, 0); 890ca632f55SGrant Likely bytesleft -= mapbytes; 891ca632f55SGrant Likely dev_dbg(&pl022->adev->dev, 892ca632f55SGrant Likely "set RX/TX to dummy page %d bytes, %d left\n", 893ca632f55SGrant Likely mapbytes, bytesleft); 894ca632f55SGrant Likely 895ca632f55SGrant Likely } 896ca632f55SGrant Likely } 897ca632f55SGrant Likely BUG_ON(bytesleft); 898ca632f55SGrant Likely } 899ca632f55SGrant Likely 900ca632f55SGrant Likely /** 901ca632f55SGrant Likely * configure_dma - configures the channels for the next transfer 902ca632f55SGrant Likely * @pl022: SSP driver's private data structure 903ca632f55SGrant Likely */ 904ca632f55SGrant Likely static int configure_dma(struct pl022 *pl022) 905ca632f55SGrant Likely { 906ca632f55SGrant Likely struct dma_slave_config rx_conf = { 907ca632f55SGrant Likely .src_addr = SSP_DR(pl022->phybase), 908a485df4bSVinod Koul .direction = DMA_DEV_TO_MEM, 909258aea76SViresh Kumar .device_fc = false, 910ca632f55SGrant Likely }; 911ca632f55SGrant Likely struct dma_slave_config tx_conf = { 912ca632f55SGrant Likely .dst_addr = SSP_DR(pl022->phybase), 913a485df4bSVinod Koul .direction = DMA_MEM_TO_DEV, 914258aea76SViresh Kumar .device_fc = false, 915ca632f55SGrant Likely }; 916ca632f55SGrant Likely unsigned int pages; 917ca632f55SGrant Likely int ret; 918ca632f55SGrant Likely int rx_sglen, tx_sglen; 919ca632f55SGrant Likely struct dma_chan *rxchan = pl022->dma_rx_channel; 920ca632f55SGrant Likely struct dma_chan *txchan = pl022->dma_tx_channel; 921ca632f55SGrant Likely struct dma_async_tx_descriptor *rxdesc; 922ca632f55SGrant Likely struct dma_async_tx_descriptor *txdesc; 923ca632f55SGrant Likely 924ca632f55SGrant Likely /* Check that the channels are available */ 925ca632f55SGrant Likely if (!rxchan || !txchan) 926ca632f55SGrant Likely return -ENODEV; 927ca632f55SGrant Likely 928083be3f0SLinus Walleij /* 929083be3f0SLinus Walleij * If supplied, the DMA burstsize should equal the FIFO trigger level. 930083be3f0SLinus Walleij * Notice that the DMA engine uses one-to-one mapping. Since we can 931083be3f0SLinus Walleij * not trigger on 2 elements this needs explicit mapping rather than 932083be3f0SLinus Walleij * calculation. 933083be3f0SLinus Walleij */ 934083be3f0SLinus Walleij switch (pl022->rx_lev_trig) { 935083be3f0SLinus Walleij case SSP_RX_1_OR_MORE_ELEM: 936083be3f0SLinus Walleij rx_conf.src_maxburst = 1; 937083be3f0SLinus Walleij break; 938083be3f0SLinus Walleij case SSP_RX_4_OR_MORE_ELEM: 939083be3f0SLinus Walleij rx_conf.src_maxburst = 4; 940083be3f0SLinus Walleij break; 941083be3f0SLinus Walleij case SSP_RX_8_OR_MORE_ELEM: 942083be3f0SLinus Walleij rx_conf.src_maxburst = 8; 943083be3f0SLinus Walleij break; 944083be3f0SLinus Walleij case SSP_RX_16_OR_MORE_ELEM: 945083be3f0SLinus Walleij rx_conf.src_maxburst = 16; 946083be3f0SLinus Walleij break; 947083be3f0SLinus Walleij case SSP_RX_32_OR_MORE_ELEM: 948083be3f0SLinus Walleij rx_conf.src_maxburst = 32; 949083be3f0SLinus Walleij break; 950083be3f0SLinus Walleij default: 951083be3f0SLinus Walleij rx_conf.src_maxburst = pl022->vendor->fifodepth >> 1; 952083be3f0SLinus Walleij break; 953083be3f0SLinus Walleij } 954083be3f0SLinus Walleij 955083be3f0SLinus Walleij switch (pl022->tx_lev_trig) { 956083be3f0SLinus Walleij case SSP_TX_1_OR_MORE_EMPTY_LOC: 957083be3f0SLinus Walleij tx_conf.dst_maxburst = 1; 958083be3f0SLinus Walleij break; 959083be3f0SLinus Walleij case SSP_TX_4_OR_MORE_EMPTY_LOC: 960083be3f0SLinus Walleij tx_conf.dst_maxburst = 4; 961083be3f0SLinus Walleij break; 962083be3f0SLinus Walleij case SSP_TX_8_OR_MORE_EMPTY_LOC: 963083be3f0SLinus Walleij tx_conf.dst_maxburst = 8; 964083be3f0SLinus Walleij break; 965083be3f0SLinus Walleij case SSP_TX_16_OR_MORE_EMPTY_LOC: 966083be3f0SLinus Walleij tx_conf.dst_maxburst = 16; 967083be3f0SLinus Walleij break; 968083be3f0SLinus Walleij case SSP_TX_32_OR_MORE_EMPTY_LOC: 969083be3f0SLinus Walleij tx_conf.dst_maxburst = 32; 970083be3f0SLinus Walleij break; 971083be3f0SLinus Walleij default: 972083be3f0SLinus Walleij tx_conf.dst_maxburst = pl022->vendor->fifodepth >> 1; 973083be3f0SLinus Walleij break; 974083be3f0SLinus Walleij } 975083be3f0SLinus Walleij 976ca632f55SGrant Likely switch (pl022->read) { 977ca632f55SGrant Likely case READING_NULL: 978ca632f55SGrant Likely /* Use the same as for writing */ 979ca632f55SGrant Likely rx_conf.src_addr_width = DMA_SLAVE_BUSWIDTH_UNDEFINED; 980ca632f55SGrant Likely break; 981ca632f55SGrant Likely case READING_U8: 982ca632f55SGrant Likely rx_conf.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE; 983ca632f55SGrant Likely break; 984ca632f55SGrant Likely case READING_U16: 985ca632f55SGrant Likely rx_conf.src_addr_width = DMA_SLAVE_BUSWIDTH_2_BYTES; 986ca632f55SGrant Likely break; 987ca632f55SGrant Likely case READING_U32: 988ca632f55SGrant Likely rx_conf.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES; 989ca632f55SGrant Likely break; 990ca632f55SGrant Likely } 991ca632f55SGrant Likely 992ca632f55SGrant Likely switch (pl022->write) { 993ca632f55SGrant Likely case WRITING_NULL: 994ca632f55SGrant Likely /* Use the same as for reading */ 995ca632f55SGrant Likely tx_conf.dst_addr_width = DMA_SLAVE_BUSWIDTH_UNDEFINED; 996ca632f55SGrant Likely break; 997ca632f55SGrant Likely case WRITING_U8: 998ca632f55SGrant Likely tx_conf.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE; 999ca632f55SGrant Likely break; 1000ca632f55SGrant Likely case WRITING_U16: 1001ca632f55SGrant Likely tx_conf.dst_addr_width = DMA_SLAVE_BUSWIDTH_2_BYTES; 1002ca632f55SGrant Likely break; 1003ca632f55SGrant Likely case WRITING_U32: 1004ca632f55SGrant Likely tx_conf.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES; 1005ca632f55SGrant Likely break; 1006ca632f55SGrant Likely } 1007ca632f55SGrant Likely 1008ca632f55SGrant Likely /* SPI pecularity: we need to read and write the same width */ 1009ca632f55SGrant Likely if (rx_conf.src_addr_width == DMA_SLAVE_BUSWIDTH_UNDEFINED) 1010ca632f55SGrant Likely rx_conf.src_addr_width = tx_conf.dst_addr_width; 1011ca632f55SGrant Likely if (tx_conf.dst_addr_width == DMA_SLAVE_BUSWIDTH_UNDEFINED) 1012ca632f55SGrant Likely tx_conf.dst_addr_width = rx_conf.src_addr_width; 1013ca632f55SGrant Likely BUG_ON(rx_conf.src_addr_width != tx_conf.dst_addr_width); 1014ca632f55SGrant Likely 1015ca632f55SGrant Likely dmaengine_slave_config(rxchan, &rx_conf); 1016ca632f55SGrant Likely dmaengine_slave_config(txchan, &tx_conf); 1017ca632f55SGrant Likely 1018ca632f55SGrant Likely /* Create sglists for the transfers */ 1019b181565eSViresh Kumar pages = DIV_ROUND_UP(pl022->cur_transfer->len, PAGE_SIZE); 1020ca632f55SGrant Likely dev_dbg(&pl022->adev->dev, "using %d pages for transfer\n", pages); 1021ca632f55SGrant Likely 1022538a18dcSViresh Kumar ret = sg_alloc_table(&pl022->sgt_rx, pages, GFP_ATOMIC); 1023ca632f55SGrant Likely if (ret) 1024ca632f55SGrant Likely goto err_alloc_rx_sg; 1025ca632f55SGrant Likely 1026538a18dcSViresh Kumar ret = sg_alloc_table(&pl022->sgt_tx, pages, GFP_ATOMIC); 1027ca632f55SGrant Likely if (ret) 1028ca632f55SGrant Likely goto err_alloc_tx_sg; 1029ca632f55SGrant Likely 1030ca632f55SGrant Likely /* Fill in the scatterlists for the RX+TX buffers */ 1031ca632f55SGrant Likely setup_dma_scatter(pl022, pl022->rx, 1032ca632f55SGrant Likely pl022->cur_transfer->len, &pl022->sgt_rx); 1033ca632f55SGrant Likely setup_dma_scatter(pl022, pl022->tx, 1034ca632f55SGrant Likely pl022->cur_transfer->len, &pl022->sgt_tx); 1035ca632f55SGrant Likely 1036ca632f55SGrant Likely /* Map DMA buffers */ 1037ca632f55SGrant Likely rx_sglen = dma_map_sg(rxchan->device->dev, pl022->sgt_rx.sgl, 1038ca632f55SGrant Likely pl022->sgt_rx.nents, DMA_FROM_DEVICE); 1039ca632f55SGrant Likely if (!rx_sglen) 1040ca632f55SGrant Likely goto err_rx_sgmap; 1041ca632f55SGrant Likely 1042ca632f55SGrant Likely tx_sglen = dma_map_sg(txchan->device->dev, pl022->sgt_tx.sgl, 1043ca632f55SGrant Likely pl022->sgt_tx.nents, DMA_TO_DEVICE); 1044ca632f55SGrant Likely if (!tx_sglen) 1045ca632f55SGrant Likely goto err_tx_sgmap; 1046ca632f55SGrant Likely 1047ca632f55SGrant Likely /* Send both scatterlists */ 104816052827SAlexandre Bounine rxdesc = dmaengine_prep_slave_sg(rxchan, 1049ca632f55SGrant Likely pl022->sgt_rx.sgl, 1050ca632f55SGrant Likely rx_sglen, 1051a485df4bSVinod Koul DMA_DEV_TO_MEM, 1052ca632f55SGrant Likely DMA_PREP_INTERRUPT | DMA_CTRL_ACK); 1053ca632f55SGrant Likely if (!rxdesc) 1054ca632f55SGrant Likely goto err_rxdesc; 1055ca632f55SGrant Likely 105616052827SAlexandre Bounine txdesc = dmaengine_prep_slave_sg(txchan, 1057ca632f55SGrant Likely pl022->sgt_tx.sgl, 1058ca632f55SGrant Likely tx_sglen, 1059a485df4bSVinod Koul DMA_MEM_TO_DEV, 1060ca632f55SGrant Likely DMA_PREP_INTERRUPT | DMA_CTRL_ACK); 1061ca632f55SGrant Likely if (!txdesc) 1062ca632f55SGrant Likely goto err_txdesc; 1063ca632f55SGrant Likely 1064ca632f55SGrant Likely /* Put the callback on the RX transfer only, that should finish last */ 1065ca632f55SGrant Likely rxdesc->callback = dma_callback; 1066ca632f55SGrant Likely rxdesc->callback_param = pl022; 1067ca632f55SGrant Likely 1068ca632f55SGrant Likely /* Submit and fire RX and TX with TX last so we're ready to read! */ 1069ca632f55SGrant Likely dmaengine_submit(rxdesc); 1070ca632f55SGrant Likely dmaengine_submit(txdesc); 1071ca632f55SGrant Likely dma_async_issue_pending(rxchan); 1072ca632f55SGrant Likely dma_async_issue_pending(txchan); 1073ffbbdd21SLinus Walleij pl022->dma_running = true; 1074ca632f55SGrant Likely 1075ca632f55SGrant Likely return 0; 1076ca632f55SGrant Likely 1077ca632f55SGrant Likely err_txdesc: 1078ca632f55SGrant Likely dmaengine_terminate_all(txchan); 1079ca632f55SGrant Likely err_rxdesc: 1080ca632f55SGrant Likely dmaengine_terminate_all(rxchan); 1081ca632f55SGrant Likely dma_unmap_sg(txchan->device->dev, pl022->sgt_tx.sgl, 1082ca632f55SGrant Likely pl022->sgt_tx.nents, DMA_TO_DEVICE); 1083ca632f55SGrant Likely err_tx_sgmap: 1084ca632f55SGrant Likely dma_unmap_sg(rxchan->device->dev, pl022->sgt_rx.sgl, 10853ffa6158SRay Jui pl022->sgt_rx.nents, DMA_FROM_DEVICE); 1086ca632f55SGrant Likely err_rx_sgmap: 1087ca632f55SGrant Likely sg_free_table(&pl022->sgt_tx); 1088ca632f55SGrant Likely err_alloc_tx_sg: 1089ca632f55SGrant Likely sg_free_table(&pl022->sgt_rx); 1090ca632f55SGrant Likely err_alloc_rx_sg: 1091ca632f55SGrant Likely return -ENOMEM; 1092ca632f55SGrant Likely } 1093ca632f55SGrant Likely 1094fd4a319bSGrant Likely static int pl022_dma_probe(struct pl022 *pl022) 1095ca632f55SGrant Likely { 1096ca632f55SGrant Likely dma_cap_mask_t mask; 1097ca632f55SGrant Likely 1098ca632f55SGrant Likely /* Try to acquire a generic DMA engine slave channel */ 1099ca632f55SGrant Likely dma_cap_zero(mask); 1100ca632f55SGrant Likely dma_cap_set(DMA_SLAVE, mask); 1101ca632f55SGrant Likely /* 1102ca632f55SGrant Likely * We need both RX and TX channels to do DMA, else do none 1103ca632f55SGrant Likely * of them. 1104ca632f55SGrant Likely */ 1105ca632f55SGrant Likely pl022->dma_rx_channel = dma_request_channel(mask, 1106ca632f55SGrant Likely pl022->master_info->dma_filter, 1107ca632f55SGrant Likely pl022->master_info->dma_rx_param); 1108ca632f55SGrant Likely if (!pl022->dma_rx_channel) { 1109ca632f55SGrant Likely dev_dbg(&pl022->adev->dev, "no RX DMA channel!\n"); 1110ca632f55SGrant Likely goto err_no_rxchan; 1111ca632f55SGrant Likely } 1112ca632f55SGrant Likely 1113ca632f55SGrant Likely pl022->dma_tx_channel = dma_request_channel(mask, 1114ca632f55SGrant Likely pl022->master_info->dma_filter, 1115ca632f55SGrant Likely pl022->master_info->dma_tx_param); 1116ca632f55SGrant Likely if (!pl022->dma_tx_channel) { 1117ca632f55SGrant Likely dev_dbg(&pl022->adev->dev, "no TX DMA channel!\n"); 1118ca632f55SGrant Likely goto err_no_txchan; 1119ca632f55SGrant Likely } 1120ca632f55SGrant Likely 1121ca632f55SGrant Likely pl022->dummypage = kmalloc(PAGE_SIZE, GFP_KERNEL); 112277538f4aSJingoo Han if (!pl022->dummypage) 1123ca632f55SGrant Likely goto err_no_dummypage; 1124ca632f55SGrant Likely 1125ca632f55SGrant Likely dev_info(&pl022->adev->dev, "setup for DMA on RX %s, TX %s\n", 1126ca632f55SGrant Likely dma_chan_name(pl022->dma_rx_channel), 1127ca632f55SGrant Likely dma_chan_name(pl022->dma_tx_channel)); 1128ca632f55SGrant Likely 1129ca632f55SGrant Likely return 0; 1130ca632f55SGrant Likely 1131ca632f55SGrant Likely err_no_dummypage: 1132ca632f55SGrant Likely dma_release_channel(pl022->dma_tx_channel); 1133ca632f55SGrant Likely err_no_txchan: 1134ca632f55SGrant Likely dma_release_channel(pl022->dma_rx_channel); 1135ca632f55SGrant Likely pl022->dma_rx_channel = NULL; 1136ca632f55SGrant Likely err_no_rxchan: 1137ca632f55SGrant Likely dev_err(&pl022->adev->dev, 1138ca632f55SGrant Likely "Failed to work in dma mode, work without dma!\n"); 1139ca632f55SGrant Likely return -ENODEV; 1140ca632f55SGrant Likely } 1141ca632f55SGrant Likely 1142dc715452SArnd Bergmann static int pl022_dma_autoprobe(struct pl022 *pl022) 1143dc715452SArnd Bergmann { 1144dc715452SArnd Bergmann struct device *dev = &pl022->adev->dev; 1145f3d4bb33SRabin Vincent struct dma_chan *chan; 1146f3d4bb33SRabin Vincent int err; 1147dc715452SArnd Bergmann 1148dc715452SArnd Bergmann /* automatically configure DMA channels from platform, normally using DT */ 1149c1008957SPeter Ujfalusi chan = dma_request_chan(dev, "rx"); 1150f3d4bb33SRabin Vincent if (IS_ERR(chan)) { 1151f3d4bb33SRabin Vincent err = PTR_ERR(chan); 1152dc715452SArnd Bergmann goto err_no_rxchan; 1153f3d4bb33SRabin Vincent } 1154dc715452SArnd Bergmann 1155f3d4bb33SRabin Vincent pl022->dma_rx_channel = chan; 1156f3d4bb33SRabin Vincent 1157c1008957SPeter Ujfalusi chan = dma_request_chan(dev, "tx"); 1158f3d4bb33SRabin Vincent if (IS_ERR(chan)) { 1159f3d4bb33SRabin Vincent err = PTR_ERR(chan); 1160dc715452SArnd Bergmann goto err_no_txchan; 1161f3d4bb33SRabin Vincent } 1162f3d4bb33SRabin Vincent 1163f3d4bb33SRabin Vincent pl022->dma_tx_channel = chan; 1164dc715452SArnd Bergmann 1165dc715452SArnd Bergmann pl022->dummypage = kmalloc(PAGE_SIZE, GFP_KERNEL); 1166f3d4bb33SRabin Vincent if (!pl022->dummypage) { 1167f3d4bb33SRabin Vincent err = -ENOMEM; 1168dc715452SArnd Bergmann goto err_no_dummypage; 1169f3d4bb33SRabin Vincent } 1170dc715452SArnd Bergmann 1171dc715452SArnd Bergmann return 0; 1172dc715452SArnd Bergmann 1173dc715452SArnd Bergmann err_no_dummypage: 1174dc715452SArnd Bergmann dma_release_channel(pl022->dma_tx_channel); 1175dc715452SArnd Bergmann pl022->dma_tx_channel = NULL; 1176dc715452SArnd Bergmann err_no_txchan: 1177dc715452SArnd Bergmann dma_release_channel(pl022->dma_rx_channel); 1178dc715452SArnd Bergmann pl022->dma_rx_channel = NULL; 1179dc715452SArnd Bergmann err_no_rxchan: 1180f3d4bb33SRabin Vincent return err; 1181dc715452SArnd Bergmann } 1182dc715452SArnd Bergmann 1183ca632f55SGrant Likely static void terminate_dma(struct pl022 *pl022) 1184ca632f55SGrant Likely { 1185ca632f55SGrant Likely struct dma_chan *rxchan = pl022->dma_rx_channel; 1186ca632f55SGrant Likely struct dma_chan *txchan = pl022->dma_tx_channel; 1187ca632f55SGrant Likely 1188ca632f55SGrant Likely dmaengine_terminate_all(rxchan); 1189ca632f55SGrant Likely dmaengine_terminate_all(txchan); 1190ca632f55SGrant Likely unmap_free_dma_scatter(pl022); 1191ffbbdd21SLinus Walleij pl022->dma_running = false; 1192ca632f55SGrant Likely } 1193ca632f55SGrant Likely 1194ca632f55SGrant Likely static void pl022_dma_remove(struct pl022 *pl022) 1195ca632f55SGrant Likely { 1196ffbbdd21SLinus Walleij if (pl022->dma_running) 1197ca632f55SGrant Likely terminate_dma(pl022); 1198ca632f55SGrant Likely if (pl022->dma_tx_channel) 1199ca632f55SGrant Likely dma_release_channel(pl022->dma_tx_channel); 1200ca632f55SGrant Likely if (pl022->dma_rx_channel) 1201ca632f55SGrant Likely dma_release_channel(pl022->dma_rx_channel); 1202ca632f55SGrant Likely kfree(pl022->dummypage); 1203ca632f55SGrant Likely } 1204ca632f55SGrant Likely 1205ca632f55SGrant Likely #else 1206ca632f55SGrant Likely static inline int configure_dma(struct pl022 *pl022) 1207ca632f55SGrant Likely { 1208ca632f55SGrant Likely return -ENODEV; 1209ca632f55SGrant Likely } 1210ca632f55SGrant Likely 1211dc715452SArnd Bergmann static inline int pl022_dma_autoprobe(struct pl022 *pl022) 1212dc715452SArnd Bergmann { 1213dc715452SArnd Bergmann return 0; 1214dc715452SArnd Bergmann } 1215dc715452SArnd Bergmann 1216ca632f55SGrant Likely static inline int pl022_dma_probe(struct pl022 *pl022) 1217ca632f55SGrant Likely { 1218ca632f55SGrant Likely return 0; 1219ca632f55SGrant Likely } 1220ca632f55SGrant Likely 1221ca632f55SGrant Likely static inline void pl022_dma_remove(struct pl022 *pl022) 1222ca632f55SGrant Likely { 1223ca632f55SGrant Likely } 1224ca632f55SGrant Likely #endif 1225ca632f55SGrant Likely 1226ca632f55SGrant Likely /** 1227ca632f55SGrant Likely * pl022_interrupt_handler - Interrupt handler for SSP controller 1228c7cd1dfbSLee Jones * @irq: IRQ number 1229c7cd1dfbSLee Jones * @dev_id: Local device data 1230ca632f55SGrant Likely * 1231ca632f55SGrant Likely * This function handles interrupts generated for an interrupt based transfer. 1232ca632f55SGrant Likely * If a receive overrun (ROR) interrupt is there then we disable SSP, flag the 1233ca632f55SGrant Likely * current message's state as STATE_ERROR and schedule the tasklet 1234ca632f55SGrant Likely * pump_transfers which will do the postprocessing of the current message by 1235ca632f55SGrant Likely * calling giveback(). Otherwise it reads data from RX FIFO till there is no 1236ca632f55SGrant Likely * more data, and writes data in TX FIFO till it is not full. If we complete 1237ca632f55SGrant Likely * the transfer we move to the next transfer and schedule the tasklet. 1238ca632f55SGrant Likely */ 1239ca632f55SGrant Likely static irqreturn_t pl022_interrupt_handler(int irq, void *dev_id) 1240ca632f55SGrant Likely { 1241ca632f55SGrant Likely struct pl022 *pl022 = dev_id; 1242ca632f55SGrant Likely struct spi_message *msg = pl022->cur_msg; 1243ca632f55SGrant Likely u16 irq_status = 0; 1244ca632f55SGrant Likely 1245ca632f55SGrant Likely if (unlikely(!msg)) { 1246ca632f55SGrant Likely dev_err(&pl022->adev->dev, 1247ca632f55SGrant Likely "bad message state in interrupt handler"); 1248ca632f55SGrant Likely /* Never fail */ 1249ca632f55SGrant Likely return IRQ_HANDLED; 1250ca632f55SGrant Likely } 1251ca632f55SGrant Likely 1252ca632f55SGrant Likely /* Read the Interrupt Status Register */ 1253ca632f55SGrant Likely irq_status = readw(SSP_MIS(pl022->virtbase)); 1254ca632f55SGrant Likely 1255ca632f55SGrant Likely if (unlikely(!irq_status)) 1256ca632f55SGrant Likely return IRQ_NONE; 1257ca632f55SGrant Likely 1258ca632f55SGrant Likely /* 1259ca632f55SGrant Likely * This handles the FIFO interrupts, the timeout 1260ca632f55SGrant Likely * interrupts are flatly ignored, they cannot be 1261ca632f55SGrant Likely * trusted. 1262ca632f55SGrant Likely */ 1263ca632f55SGrant Likely if (unlikely(irq_status & SSP_MIS_MASK_RORMIS)) { 1264ca632f55SGrant Likely /* 1265ca632f55SGrant Likely * Overrun interrupt - bail out since our Data has been 1266ca632f55SGrant Likely * corrupted 1267ca632f55SGrant Likely */ 1268ca632f55SGrant Likely dev_err(&pl022->adev->dev, "FIFO overrun\n"); 1269ca632f55SGrant Likely if (readw(SSP_SR(pl022->virtbase)) & SSP_SR_MASK_RFF) 1270ca632f55SGrant Likely dev_err(&pl022->adev->dev, 1271ca632f55SGrant Likely "RXFIFO is full\n"); 1272ca632f55SGrant Likely 1273ca632f55SGrant Likely /* 1274ca632f55SGrant Likely * Disable and clear interrupts, disable SSP, 1275ca632f55SGrant Likely * mark message with bad status so it can be 1276ca632f55SGrant Likely * retried. 1277ca632f55SGrant Likely */ 1278ca632f55SGrant Likely writew(DISABLE_ALL_INTERRUPTS, 1279ca632f55SGrant Likely SSP_IMSC(pl022->virtbase)); 1280ca632f55SGrant Likely writew(CLEAR_ALL_INTERRUPTS, SSP_ICR(pl022->virtbase)); 1281ca632f55SGrant Likely writew((readw(SSP_CR1(pl022->virtbase)) & 1282ca632f55SGrant Likely (~SSP_CR1_MASK_SSE)), SSP_CR1(pl022->virtbase)); 1283ca632f55SGrant Likely msg->state = STATE_ERROR; 1284ca632f55SGrant Likely 1285ca632f55SGrant Likely /* Schedule message queue handler */ 1286ca632f55SGrant Likely tasklet_schedule(&pl022->pump_transfers); 1287ca632f55SGrant Likely return IRQ_HANDLED; 1288ca632f55SGrant Likely } 1289ca632f55SGrant Likely 1290ca632f55SGrant Likely readwriter(pl022); 1291ca632f55SGrant Likely 12927183d1ebSAlexander Sverdlin if (pl022->tx == pl022->tx_end) { 1293172289dfSChris Blair /* Disable Transmit interrupt, enable receive interrupt */ 1294172289dfSChris Blair writew((readw(SSP_IMSC(pl022->virtbase)) & 1295172289dfSChris Blair ~SSP_IMSC_MASK_TXIM) | SSP_IMSC_MASK_RXIM, 1296ca632f55SGrant Likely SSP_IMSC(pl022->virtbase)); 1297ca632f55SGrant Likely } 1298ca632f55SGrant Likely 1299ca632f55SGrant Likely /* 1300ca632f55SGrant Likely * Since all transactions must write as much as shall be read, 1301ca632f55SGrant Likely * we can conclude the entire transaction once RX is complete. 1302ca632f55SGrant Likely * At this point, all TX will always be finished. 1303ca632f55SGrant Likely */ 1304ca632f55SGrant Likely if (pl022->rx >= pl022->rx_end) { 1305ca632f55SGrant Likely writew(DISABLE_ALL_INTERRUPTS, 1306ca632f55SGrant Likely SSP_IMSC(pl022->virtbase)); 1307ca632f55SGrant Likely writew(CLEAR_ALL_INTERRUPTS, SSP_ICR(pl022->virtbase)); 1308ca632f55SGrant Likely if (unlikely(pl022->rx > pl022->rx_end)) { 1309ca632f55SGrant Likely dev_warn(&pl022->adev->dev, "read %u surplus " 1310ca632f55SGrant Likely "bytes (did you request an odd " 1311ca632f55SGrant Likely "number of bytes on a 16bit bus?)\n", 1312ca632f55SGrant Likely (u32) (pl022->rx - pl022->rx_end)); 1313ca632f55SGrant Likely } 1314ca632f55SGrant Likely /* Update total bytes transferred */ 1315ca632f55SGrant Likely msg->actual_length += pl022->cur_transfer->len; 1316ca632f55SGrant Likely /* Move to next transfer */ 1317ca632f55SGrant Likely msg->state = next_transfer(pl022); 1318c0b07605SFredrik Ternerot if (msg->state != STATE_DONE && pl022->cur_transfer->cs_change) 1319c0b07605SFredrik Ternerot pl022_cs_control(pl022, SSP_CHIP_DESELECT); 1320ca632f55SGrant Likely tasklet_schedule(&pl022->pump_transfers); 1321ca632f55SGrant Likely return IRQ_HANDLED; 1322ca632f55SGrant Likely } 1323ca632f55SGrant Likely 1324ca632f55SGrant Likely return IRQ_HANDLED; 1325ca632f55SGrant Likely } 1326ca632f55SGrant Likely 1327c7cd1dfbSLee Jones /* 1328ca632f55SGrant Likely * This sets up the pointers to memory for the next message to 1329ca632f55SGrant Likely * send out on the SPI bus. 1330ca632f55SGrant Likely */ 1331ca632f55SGrant Likely static int set_up_next_transfer(struct pl022 *pl022, 1332ca632f55SGrant Likely struct spi_transfer *transfer) 1333ca632f55SGrant Likely { 1334ca632f55SGrant Likely int residue; 1335ca632f55SGrant Likely 1336ca632f55SGrant Likely /* Sanity check the message for this bus width */ 1337ca632f55SGrant Likely residue = pl022->cur_transfer->len % pl022->cur_chip->n_bytes; 1338ca632f55SGrant Likely if (unlikely(residue != 0)) { 1339ca632f55SGrant Likely dev_err(&pl022->adev->dev, 1340ca632f55SGrant Likely "message of %u bytes to transmit but the current " 1341ca632f55SGrant Likely "chip bus has a data width of %u bytes!\n", 1342ca632f55SGrant Likely pl022->cur_transfer->len, 1343ca632f55SGrant Likely pl022->cur_chip->n_bytes); 1344ca632f55SGrant Likely dev_err(&pl022->adev->dev, "skipping this message\n"); 1345ca632f55SGrant Likely return -EIO; 1346ca632f55SGrant Likely } 1347ca632f55SGrant Likely pl022->tx = (void *)transfer->tx_buf; 1348ca632f55SGrant Likely pl022->tx_end = pl022->tx + pl022->cur_transfer->len; 1349ca632f55SGrant Likely pl022->rx = (void *)transfer->rx_buf; 1350ca632f55SGrant Likely pl022->rx_end = pl022->rx + pl022->cur_transfer->len; 1351ca632f55SGrant Likely pl022->write = 1352ca632f55SGrant Likely pl022->tx ? pl022->cur_chip->write : WRITING_NULL; 1353ca632f55SGrant Likely pl022->read = pl022->rx ? pl022->cur_chip->read : READING_NULL; 1354ca632f55SGrant Likely return 0; 1355ca632f55SGrant Likely } 1356ca632f55SGrant Likely 1357ca632f55SGrant Likely /** 1358ca632f55SGrant Likely * pump_transfers - Tasklet function which schedules next transfer 1359ca632f55SGrant Likely * when running in interrupt or DMA transfer mode. 1360ca632f55SGrant Likely * @data: SSP driver private data structure 1361ca632f55SGrant Likely * 1362ca632f55SGrant Likely */ 1363ca632f55SGrant Likely static void pump_transfers(unsigned long data) 1364ca632f55SGrant Likely { 1365ca632f55SGrant Likely struct pl022 *pl022 = (struct pl022 *) data; 1366ca632f55SGrant Likely struct spi_message *message = NULL; 1367ca632f55SGrant Likely struct spi_transfer *transfer = NULL; 1368ca632f55SGrant Likely struct spi_transfer *previous = NULL; 1369ca632f55SGrant Likely 1370ca632f55SGrant Likely /* Get current state information */ 1371ca632f55SGrant Likely message = pl022->cur_msg; 1372ca632f55SGrant Likely transfer = pl022->cur_transfer; 1373ca632f55SGrant Likely 1374ca632f55SGrant Likely /* Handle for abort */ 1375ca632f55SGrant Likely if (message->state == STATE_ERROR) { 1376ca632f55SGrant Likely message->status = -EIO; 1377ca632f55SGrant Likely giveback(pl022); 1378ca632f55SGrant Likely return; 1379ca632f55SGrant Likely } 1380ca632f55SGrant Likely 1381ca632f55SGrant Likely /* Handle end of message */ 1382ca632f55SGrant Likely if (message->state == STATE_DONE) { 1383ca632f55SGrant Likely message->status = 0; 1384ca632f55SGrant Likely giveback(pl022); 1385ca632f55SGrant Likely return; 1386ca632f55SGrant Likely } 1387ca632f55SGrant Likely 1388ca632f55SGrant Likely /* Delay if requested at end of transfer before CS change */ 1389ca632f55SGrant Likely if (message->state == STATE_RUNNING) { 1390ca632f55SGrant Likely previous = list_entry(transfer->transfer_list.prev, 1391ca632f55SGrant Likely struct spi_transfer, 1392ca632f55SGrant Likely transfer_list); 1393ca632f55SGrant Likely /* 1394ca632f55SGrant Likely * FIXME: This runs in interrupt context. 1395ca632f55SGrant Likely * Is this really smart? 1396ca632f55SGrant Likely */ 1397e74dc5c7SAlexandru Ardelean spi_transfer_delay_exec(previous); 1398ca632f55SGrant Likely 13998b8d7191SVirupax Sadashivpetimath /* Reselect chip select only if cs_change was requested */ 1400ca632f55SGrant Likely if (previous->cs_change) 1401f6f46de1SRoland Stigge pl022_cs_control(pl022, SSP_CHIP_SELECT); 1402ca632f55SGrant Likely } else { 1403ca632f55SGrant Likely /* STATE_START */ 1404ca632f55SGrant Likely message->state = STATE_RUNNING; 1405ca632f55SGrant Likely } 1406ca632f55SGrant Likely 1407ca632f55SGrant Likely if (set_up_next_transfer(pl022, transfer)) { 1408ca632f55SGrant Likely message->state = STATE_ERROR; 1409ca632f55SGrant Likely message->status = -EIO; 1410ca632f55SGrant Likely giveback(pl022); 1411ca632f55SGrant Likely return; 1412ca632f55SGrant Likely } 1413ca632f55SGrant Likely /* Flush the FIFOs and let's go! */ 1414ca632f55SGrant Likely flush(pl022); 1415ca632f55SGrant Likely 1416ca632f55SGrant Likely if (pl022->cur_chip->enable_dma) { 1417ca632f55SGrant Likely if (configure_dma(pl022)) { 1418ca632f55SGrant Likely dev_dbg(&pl022->adev->dev, 1419ca632f55SGrant Likely "configuration of DMA failed, fall back to interrupt mode\n"); 1420ca632f55SGrant Likely goto err_config_dma; 1421ca632f55SGrant Likely } 1422ca632f55SGrant Likely return; 1423ca632f55SGrant Likely } 1424ca632f55SGrant Likely 1425ca632f55SGrant Likely err_config_dma: 1426172289dfSChris Blair /* enable all interrupts except RX */ 1427172289dfSChris Blair writew(ENABLE_ALL_INTERRUPTS & ~SSP_IMSC_MASK_RXIM, SSP_IMSC(pl022->virtbase)); 1428ca632f55SGrant Likely } 1429ca632f55SGrant Likely 1430ca632f55SGrant Likely static void do_interrupt_dma_transfer(struct pl022 *pl022) 1431ca632f55SGrant Likely { 1432172289dfSChris Blair /* 1433172289dfSChris Blair * Default is to enable all interrupts except RX - 1434172289dfSChris Blair * this will be enabled once TX is complete 1435172289dfSChris Blair */ 1436d555ea05SMark Brown u32 irqflags = (u32)(ENABLE_ALL_INTERRUPTS & ~SSP_IMSC_MASK_RXIM); 1437ca632f55SGrant Likely 14388b8d7191SVirupax Sadashivpetimath /* Enable target chip, if not already active */ 14398b8d7191SVirupax Sadashivpetimath if (!pl022->next_msg_cs_active) 1440f6f46de1SRoland Stigge pl022_cs_control(pl022, SSP_CHIP_SELECT); 14418b8d7191SVirupax Sadashivpetimath 1442ca632f55SGrant Likely if (set_up_next_transfer(pl022, pl022->cur_transfer)) { 1443ca632f55SGrant Likely /* Error path */ 1444ca632f55SGrant Likely pl022->cur_msg->state = STATE_ERROR; 1445ca632f55SGrant Likely pl022->cur_msg->status = -EIO; 1446ca632f55SGrant Likely giveback(pl022); 1447ca632f55SGrant Likely return; 1448ca632f55SGrant Likely } 1449ca632f55SGrant Likely /* If we're using DMA, set up DMA here */ 1450ca632f55SGrant Likely if (pl022->cur_chip->enable_dma) { 1451ca632f55SGrant Likely /* Configure DMA transfer */ 1452ca632f55SGrant Likely if (configure_dma(pl022)) { 1453ca632f55SGrant Likely dev_dbg(&pl022->adev->dev, 1454ca632f55SGrant Likely "configuration of DMA failed, fall back to interrupt mode\n"); 1455ca632f55SGrant Likely goto err_config_dma; 1456ca632f55SGrant Likely } 1457ca632f55SGrant Likely /* Disable interrupts in DMA mode, IRQ from DMA controller */ 1458ca632f55SGrant Likely irqflags = DISABLE_ALL_INTERRUPTS; 1459ca632f55SGrant Likely } 1460ca632f55SGrant Likely err_config_dma: 1461ca632f55SGrant Likely /* Enable SSP, turn on interrupts */ 1462ca632f55SGrant Likely writew((readw(SSP_CR1(pl022->virtbase)) | SSP_CR1_MASK_SSE), 1463ca632f55SGrant Likely SSP_CR1(pl022->virtbase)); 1464ca632f55SGrant Likely writew(irqflags, SSP_IMSC(pl022->virtbase)); 1465ca632f55SGrant Likely } 1466ca632f55SGrant Likely 14677aef2b64SJiwei Sun static void print_current_status(struct pl022 *pl022) 14687aef2b64SJiwei Sun { 14697aef2b64SJiwei Sun u32 read_cr0; 14707aef2b64SJiwei Sun u16 read_cr1, read_dmacr, read_sr; 14717aef2b64SJiwei Sun 14727aef2b64SJiwei Sun if (pl022->vendor->extended_cr) 14737aef2b64SJiwei Sun read_cr0 = readl(SSP_CR0(pl022->virtbase)); 14747aef2b64SJiwei Sun else 14757aef2b64SJiwei Sun read_cr0 = readw(SSP_CR0(pl022->virtbase)); 14767aef2b64SJiwei Sun read_cr1 = readw(SSP_CR1(pl022->virtbase)); 14777aef2b64SJiwei Sun read_dmacr = readw(SSP_DMACR(pl022->virtbase)); 14787aef2b64SJiwei Sun read_sr = readw(SSP_SR(pl022->virtbase)); 14797aef2b64SJiwei Sun 14807aef2b64SJiwei Sun dev_warn(&pl022->adev->dev, "spi-pl022 CR0: %x\n", read_cr0); 14817aef2b64SJiwei Sun dev_warn(&pl022->adev->dev, "spi-pl022 CR1: %x\n", read_cr1); 14827aef2b64SJiwei Sun dev_warn(&pl022->adev->dev, "spi-pl022 DMACR: %x\n", read_dmacr); 14837aef2b64SJiwei Sun dev_warn(&pl022->adev->dev, "spi-pl022 SR: %x\n", read_sr); 14847aef2b64SJiwei Sun dev_warn(&pl022->adev->dev, 14857aef2b64SJiwei Sun "spi-pl022 exp_fifo_level/fifodepth: %u/%d\n", 14867aef2b64SJiwei Sun pl022->exp_fifo_level, 14877aef2b64SJiwei Sun pl022->vendor->fifodepth); 14887aef2b64SJiwei Sun 14897aef2b64SJiwei Sun } 14907aef2b64SJiwei Sun 1491ca632f55SGrant Likely static void do_polling_transfer(struct pl022 *pl022) 1492ca632f55SGrant Likely { 1493ca632f55SGrant Likely struct spi_message *message = NULL; 1494ca632f55SGrant Likely struct spi_transfer *transfer = NULL; 1495ca632f55SGrant Likely struct spi_transfer *previous = NULL; 1496ca632f55SGrant Likely unsigned long time, timeout; 1497ca632f55SGrant Likely 1498ca632f55SGrant Likely message = pl022->cur_msg; 1499ca632f55SGrant Likely 1500ca632f55SGrant Likely while (message->state != STATE_DONE) { 1501ca632f55SGrant Likely /* Handle for abort */ 1502ca632f55SGrant Likely if (message->state == STATE_ERROR) 1503ca632f55SGrant Likely break; 1504ca632f55SGrant Likely transfer = pl022->cur_transfer; 1505ca632f55SGrant Likely 1506ca632f55SGrant Likely /* Delay if requested at end of transfer */ 1507ca632f55SGrant Likely if (message->state == STATE_RUNNING) { 1508ca632f55SGrant Likely previous = 1509ca632f55SGrant Likely list_entry(transfer->transfer_list.prev, 1510ca632f55SGrant Likely struct spi_transfer, transfer_list); 1511e74dc5c7SAlexandru Ardelean spi_transfer_delay_exec(previous); 1512ca632f55SGrant Likely if (previous->cs_change) 1513f6f46de1SRoland Stigge pl022_cs_control(pl022, SSP_CHIP_SELECT); 1514ca632f55SGrant Likely } else { 1515ca632f55SGrant Likely /* STATE_START */ 1516ca632f55SGrant Likely message->state = STATE_RUNNING; 15178b8d7191SVirupax Sadashivpetimath if (!pl022->next_msg_cs_active) 1518f6f46de1SRoland Stigge pl022_cs_control(pl022, SSP_CHIP_SELECT); 1519ca632f55SGrant Likely } 1520ca632f55SGrant Likely 1521ca632f55SGrant Likely /* Configuration Changing Per Transfer */ 1522ca632f55SGrant Likely if (set_up_next_transfer(pl022, transfer)) { 1523ca632f55SGrant Likely /* Error path */ 1524ca632f55SGrant Likely message->state = STATE_ERROR; 1525ca632f55SGrant Likely break; 1526ca632f55SGrant Likely } 1527ca632f55SGrant Likely /* Flush FIFOs and enable SSP */ 1528ca632f55SGrant Likely flush(pl022); 1529ca632f55SGrant Likely writew((readw(SSP_CR1(pl022->virtbase)) | SSP_CR1_MASK_SSE), 1530ca632f55SGrant Likely SSP_CR1(pl022->virtbase)); 1531ca632f55SGrant Likely 1532ca632f55SGrant Likely dev_dbg(&pl022->adev->dev, "polling transfer ongoing ...\n"); 1533ca632f55SGrant Likely 1534ca632f55SGrant Likely timeout = jiffies + msecs_to_jiffies(SPI_POLLING_TIMEOUT); 1535ca632f55SGrant Likely while (pl022->tx < pl022->tx_end || pl022->rx < pl022->rx_end) { 1536ca632f55SGrant Likely time = jiffies; 1537ca632f55SGrant Likely readwriter(pl022); 1538ca632f55SGrant Likely if (time_after(time, timeout)) { 1539ca632f55SGrant Likely dev_warn(&pl022->adev->dev, 1540ca632f55SGrant Likely "%s: timeout!\n", __func__); 15417aef2b64SJiwei Sun message->state = STATE_TIMEOUT; 15427aef2b64SJiwei Sun print_current_status(pl022); 1543ca632f55SGrant Likely goto out; 1544ca632f55SGrant Likely } 1545ca632f55SGrant Likely cpu_relax(); 1546ca632f55SGrant Likely } 1547ca632f55SGrant Likely 1548ca632f55SGrant Likely /* Update total byte transferred */ 1549ca632f55SGrant Likely message->actual_length += pl022->cur_transfer->len; 1550ca632f55SGrant Likely /* Move to next transfer */ 1551ca632f55SGrant Likely message->state = next_transfer(pl022); 1552c0b07605SFredrik Ternerot if (message->state != STATE_DONE 1553c0b07605SFredrik Ternerot && pl022->cur_transfer->cs_change) 1554c0b07605SFredrik Ternerot pl022_cs_control(pl022, SSP_CHIP_DESELECT); 1555ca632f55SGrant Likely } 1556ca632f55SGrant Likely out: 1557ca632f55SGrant Likely /* Handle end of message */ 1558ca632f55SGrant Likely if (message->state == STATE_DONE) 1559ca632f55SGrant Likely message->status = 0; 15607aef2b64SJiwei Sun else if (message->state == STATE_TIMEOUT) 15617aef2b64SJiwei Sun message->status = -EAGAIN; 1562ca632f55SGrant Likely else 1563ca632f55SGrant Likely message->status = -EIO; 1564ca632f55SGrant Likely 1565ca632f55SGrant Likely giveback(pl022); 1566ca632f55SGrant Likely return; 1567ca632f55SGrant Likely } 1568ca632f55SGrant Likely 1569ffbbdd21SLinus Walleij static int pl022_transfer_one_message(struct spi_master *master, 1570ffbbdd21SLinus Walleij struct spi_message *msg) 1571ca632f55SGrant Likely { 1572ffbbdd21SLinus Walleij struct pl022 *pl022 = spi_master_get_devdata(master); 1573ca632f55SGrant Likely 1574ffbbdd21SLinus Walleij /* Initial message state */ 1575ffbbdd21SLinus Walleij pl022->cur_msg = msg; 1576ffbbdd21SLinus Walleij msg->state = STATE_START; 1577ffbbdd21SLinus Walleij 1578ffbbdd21SLinus Walleij pl022->cur_transfer = list_entry(msg->transfers.next, 1579ffbbdd21SLinus Walleij struct spi_transfer, transfer_list); 1580ffbbdd21SLinus Walleij 1581ffbbdd21SLinus Walleij /* Setup the SPI using the per chip configuration */ 1582ffbbdd21SLinus Walleij pl022->cur_chip = spi_get_ctldata(msg->spi); 1583*77f983a9SLinus Walleij pl022->cur_cs = msg->spi->chip_select; 1584*77f983a9SLinus Walleij /* This is always available but may be set to -ENOENT */ 1585*77f983a9SLinus Walleij pl022->cur_gpio = msg->spi->cs_gpio; 1586ffbbdd21SLinus Walleij 1587ffbbdd21SLinus Walleij restore_state(pl022); 1588ffbbdd21SLinus Walleij flush(pl022); 1589ffbbdd21SLinus Walleij 1590ffbbdd21SLinus Walleij if (pl022->cur_chip->xfer_type == POLLING_TRANSFER) 1591ffbbdd21SLinus Walleij do_polling_transfer(pl022); 1592ffbbdd21SLinus Walleij else 1593ffbbdd21SLinus Walleij do_interrupt_dma_transfer(pl022); 1594ffbbdd21SLinus Walleij 1595ffbbdd21SLinus Walleij return 0; 1596ffbbdd21SLinus Walleij } 1597ffbbdd21SLinus Walleij 1598ffbbdd21SLinus Walleij static int pl022_unprepare_transfer_hardware(struct spi_master *master) 1599ffbbdd21SLinus Walleij { 1600ffbbdd21SLinus Walleij struct pl022 *pl022 = spi_master_get_devdata(master); 1601ffbbdd21SLinus Walleij 16020ad2deeaSVirupax Sadashivpetimath /* nothing more to do - disable spi/ssp and power off */ 16030ad2deeaSVirupax Sadashivpetimath writew((readw(SSP_CR1(pl022->virtbase)) & 16040ad2deeaSVirupax Sadashivpetimath (~SSP_CR1_MASK_SSE)), SSP_CR1(pl022->virtbase)); 160553e4aceaSChris Blair 1606ca632f55SGrant Likely return 0; 1607ca632f55SGrant Likely } 1608ca632f55SGrant Likely 1609ca632f55SGrant Likely static int verify_controller_parameters(struct pl022 *pl022, 1610ca632f55SGrant Likely struct pl022_config_chip const *chip_info) 1611ca632f55SGrant Likely { 1612ca632f55SGrant Likely if ((chip_info->iface < SSP_INTERFACE_MOTOROLA_SPI) 1613ca632f55SGrant Likely || (chip_info->iface > SSP_INTERFACE_UNIDIRECTIONAL)) { 1614ca632f55SGrant Likely dev_err(&pl022->adev->dev, 1615ca632f55SGrant Likely "interface is configured incorrectly\n"); 1616ca632f55SGrant Likely return -EINVAL; 1617ca632f55SGrant Likely } 1618ca632f55SGrant Likely if ((chip_info->iface == SSP_INTERFACE_UNIDIRECTIONAL) && 1619ca632f55SGrant Likely (!pl022->vendor->unidir)) { 1620ca632f55SGrant Likely dev_err(&pl022->adev->dev, 1621ca632f55SGrant Likely "unidirectional mode not supported in this " 1622ca632f55SGrant Likely "hardware version\n"); 1623ca632f55SGrant Likely return -EINVAL; 1624ca632f55SGrant Likely } 1625ca632f55SGrant Likely if ((chip_info->hierarchy != SSP_MASTER) 1626ca632f55SGrant Likely && (chip_info->hierarchy != SSP_SLAVE)) { 1627ca632f55SGrant Likely dev_err(&pl022->adev->dev, 1628ca632f55SGrant Likely "hierarchy is configured incorrectly\n"); 1629ca632f55SGrant Likely return -EINVAL; 1630ca632f55SGrant Likely } 1631ca632f55SGrant Likely if ((chip_info->com_mode != INTERRUPT_TRANSFER) 1632ca632f55SGrant Likely && (chip_info->com_mode != DMA_TRANSFER) 1633ca632f55SGrant Likely && (chip_info->com_mode != POLLING_TRANSFER)) { 1634ca632f55SGrant Likely dev_err(&pl022->adev->dev, 1635ca632f55SGrant Likely "Communication mode is configured incorrectly\n"); 1636ca632f55SGrant Likely return -EINVAL; 1637ca632f55SGrant Likely } 163878b2b911SLinus Walleij switch (chip_info->rx_lev_trig) { 163978b2b911SLinus Walleij case SSP_RX_1_OR_MORE_ELEM: 164078b2b911SLinus Walleij case SSP_RX_4_OR_MORE_ELEM: 164178b2b911SLinus Walleij case SSP_RX_8_OR_MORE_ELEM: 164278b2b911SLinus Walleij /* These are always OK, all variants can handle this */ 164378b2b911SLinus Walleij break; 164478b2b911SLinus Walleij case SSP_RX_16_OR_MORE_ELEM: 164578b2b911SLinus Walleij if (pl022->vendor->fifodepth < 16) { 1646ca632f55SGrant Likely dev_err(&pl022->adev->dev, 1647ca632f55SGrant Likely "RX FIFO Trigger Level is configured incorrectly\n"); 1648ca632f55SGrant Likely return -EINVAL; 1649ca632f55SGrant Likely } 165078b2b911SLinus Walleij break; 165178b2b911SLinus Walleij case SSP_RX_32_OR_MORE_ELEM: 165278b2b911SLinus Walleij if (pl022->vendor->fifodepth < 32) { 165378b2b911SLinus Walleij dev_err(&pl022->adev->dev, 165478b2b911SLinus Walleij "RX FIFO Trigger Level is configured incorrectly\n"); 165578b2b911SLinus Walleij return -EINVAL; 165678b2b911SLinus Walleij } 165778b2b911SLinus Walleij break; 165878b2b911SLinus Walleij default: 165978b2b911SLinus Walleij dev_err(&pl022->adev->dev, 166078b2b911SLinus Walleij "RX FIFO Trigger Level is configured incorrectly\n"); 166178b2b911SLinus Walleij return -EINVAL; 166278b2b911SLinus Walleij } 166378b2b911SLinus Walleij switch (chip_info->tx_lev_trig) { 166478b2b911SLinus Walleij case SSP_TX_1_OR_MORE_EMPTY_LOC: 166578b2b911SLinus Walleij case SSP_TX_4_OR_MORE_EMPTY_LOC: 166678b2b911SLinus Walleij case SSP_TX_8_OR_MORE_EMPTY_LOC: 166778b2b911SLinus Walleij /* These are always OK, all variants can handle this */ 166878b2b911SLinus Walleij break; 166978b2b911SLinus Walleij case SSP_TX_16_OR_MORE_EMPTY_LOC: 167078b2b911SLinus Walleij if (pl022->vendor->fifodepth < 16) { 1671ca632f55SGrant Likely dev_err(&pl022->adev->dev, 1672ca632f55SGrant Likely "TX FIFO Trigger Level is configured incorrectly\n"); 1673ca632f55SGrant Likely return -EINVAL; 1674ca632f55SGrant Likely } 167578b2b911SLinus Walleij break; 167678b2b911SLinus Walleij case SSP_TX_32_OR_MORE_EMPTY_LOC: 167778b2b911SLinus Walleij if (pl022->vendor->fifodepth < 32) { 167878b2b911SLinus Walleij dev_err(&pl022->adev->dev, 167978b2b911SLinus Walleij "TX FIFO Trigger Level is configured incorrectly\n"); 168078b2b911SLinus Walleij return -EINVAL; 168178b2b911SLinus Walleij } 168278b2b911SLinus Walleij break; 168378b2b911SLinus Walleij default: 168478b2b911SLinus Walleij dev_err(&pl022->adev->dev, 168578b2b911SLinus Walleij "TX FIFO Trigger Level is configured incorrectly\n"); 168678b2b911SLinus Walleij return -EINVAL; 168778b2b911SLinus Walleij } 1688ca632f55SGrant Likely if (chip_info->iface == SSP_INTERFACE_NATIONAL_MICROWIRE) { 1689ca632f55SGrant Likely if ((chip_info->ctrl_len < SSP_BITS_4) 1690ca632f55SGrant Likely || (chip_info->ctrl_len > SSP_BITS_32)) { 1691ca632f55SGrant Likely dev_err(&pl022->adev->dev, 1692ca632f55SGrant Likely "CTRL LEN is configured incorrectly\n"); 1693ca632f55SGrant Likely return -EINVAL; 1694ca632f55SGrant Likely } 1695ca632f55SGrant Likely if ((chip_info->wait_state != SSP_MWIRE_WAIT_ZERO) 1696ca632f55SGrant Likely && (chip_info->wait_state != SSP_MWIRE_WAIT_ONE)) { 1697ca632f55SGrant Likely dev_err(&pl022->adev->dev, 1698ca632f55SGrant Likely "Wait State is configured incorrectly\n"); 1699ca632f55SGrant Likely return -EINVAL; 1700ca632f55SGrant Likely } 1701ca632f55SGrant Likely /* Half duplex is only available in the ST Micro version */ 1702ca632f55SGrant Likely if (pl022->vendor->extended_cr) { 1703ca632f55SGrant Likely if ((chip_info->duplex != 1704ca632f55SGrant Likely SSP_MICROWIRE_CHANNEL_FULL_DUPLEX) 1705ca632f55SGrant Likely && (chip_info->duplex != 1706ca632f55SGrant Likely SSP_MICROWIRE_CHANNEL_HALF_DUPLEX)) { 1707ca632f55SGrant Likely dev_err(&pl022->adev->dev, 1708ca632f55SGrant Likely "Microwire duplex mode is configured incorrectly\n"); 1709ca632f55SGrant Likely return -EINVAL; 1710ca632f55SGrant Likely } 1711ca632f55SGrant Likely } else { 1712ca632f55SGrant Likely if (chip_info->duplex != SSP_MICROWIRE_CHANNEL_FULL_DUPLEX) 1713ca632f55SGrant Likely dev_err(&pl022->adev->dev, 1714ca632f55SGrant Likely "Microwire half duplex mode requested," 1715ca632f55SGrant Likely " but this is only available in the" 1716ca632f55SGrant Likely " ST version of PL022\n"); 1717ca632f55SGrant Likely return -EINVAL; 1718ca632f55SGrant Likely } 1719ca632f55SGrant Likely } 1720ca632f55SGrant Likely return 0; 1721ca632f55SGrant Likely } 1722ca632f55SGrant Likely 17230379b2a3SViresh Kumar static inline u32 spi_rate(u32 rate, u16 cpsdvsr, u16 scr) 17240379b2a3SViresh Kumar { 17250379b2a3SViresh Kumar return rate / (cpsdvsr * (1 + scr)); 17260379b2a3SViresh Kumar } 17270379b2a3SViresh Kumar 17280379b2a3SViresh Kumar static int calculate_effective_freq(struct pl022 *pl022, int freq, struct 17290379b2a3SViresh Kumar ssp_clock_params * clk_freq) 1730ca632f55SGrant Likely { 1731ca632f55SGrant Likely /* Lets calculate the frequency parameters */ 17320379b2a3SViresh Kumar u16 cpsdvsr = CPSDVR_MIN, scr = SCR_MIN; 17330379b2a3SViresh Kumar u32 rate, max_tclk, min_tclk, best_freq = 0, best_cpsdvsr = 0, 17340379b2a3SViresh Kumar best_scr = 0, tmp, found = 0; 1735ca632f55SGrant Likely 1736ca632f55SGrant Likely rate = clk_get_rate(pl022->clk); 1737ca632f55SGrant Likely /* cpsdvscr = 2 & scr 0 */ 17380379b2a3SViresh Kumar max_tclk = spi_rate(rate, CPSDVR_MIN, SCR_MIN); 1739ca632f55SGrant Likely /* cpsdvsr = 254 & scr = 255 */ 17400379b2a3SViresh Kumar min_tclk = spi_rate(rate, CPSDVR_MAX, SCR_MAX); 1741ca632f55SGrant Likely 1742ea505bc9SViresh Kumar if (freq > max_tclk) 1743ea505bc9SViresh Kumar dev_warn(&pl022->adev->dev, 1744ea505bc9SViresh Kumar "Max speed that can be programmed is %d Hz, you requested %d\n", 1745ea505bc9SViresh Kumar max_tclk, freq); 1746ea505bc9SViresh Kumar 1747ea505bc9SViresh Kumar if (freq < min_tclk) { 1748ca632f55SGrant Likely dev_err(&pl022->adev->dev, 1749ea505bc9SViresh Kumar "Requested frequency: %d Hz is less than minimum possible %d Hz\n", 1750ea505bc9SViresh Kumar freq, min_tclk); 1751ca632f55SGrant Likely return -EINVAL; 1752ca632f55SGrant Likely } 17530379b2a3SViresh Kumar 17540379b2a3SViresh Kumar /* 17550379b2a3SViresh Kumar * best_freq will give closest possible available rate (<= requested 17560379b2a3SViresh Kumar * freq) for all values of scr & cpsdvsr. 17570379b2a3SViresh Kumar */ 17580379b2a3SViresh Kumar while ((cpsdvsr <= CPSDVR_MAX) && !found) { 17590379b2a3SViresh Kumar while (scr <= SCR_MAX) { 17600379b2a3SViresh Kumar tmp = spi_rate(rate, cpsdvsr, scr); 17610379b2a3SViresh Kumar 17625eb806a3SViresh Kumar if (tmp > freq) { 17635eb806a3SViresh Kumar /* we need lower freq */ 17640379b2a3SViresh Kumar scr++; 17655eb806a3SViresh Kumar continue; 17665eb806a3SViresh Kumar } 17675eb806a3SViresh Kumar 17680379b2a3SViresh Kumar /* 17695eb806a3SViresh Kumar * If found exact value, mark found and break. 17705eb806a3SViresh Kumar * If found more closer value, update and break. 17710379b2a3SViresh Kumar */ 17725eb806a3SViresh Kumar if (tmp > best_freq) { 17730379b2a3SViresh Kumar best_freq = tmp; 17740379b2a3SViresh Kumar best_cpsdvsr = cpsdvsr; 17750379b2a3SViresh Kumar best_scr = scr; 17760379b2a3SViresh Kumar 17770379b2a3SViresh Kumar if (tmp == freq) 17785eb806a3SViresh Kumar found = 1; 17790379b2a3SViresh Kumar } 17805eb806a3SViresh Kumar /* 17815eb806a3SViresh Kumar * increased scr will give lower rates, which are not 17825eb806a3SViresh Kumar * required 17835eb806a3SViresh Kumar */ 17845eb806a3SViresh Kumar break; 17850379b2a3SViresh Kumar } 17860379b2a3SViresh Kumar cpsdvsr += 2; 17870379b2a3SViresh Kumar scr = SCR_MIN; 1788ca632f55SGrant Likely } 1789ca632f55SGrant Likely 17905eb806a3SViresh Kumar WARN(!best_freq, "pl022: Matching cpsdvsr and scr not found for %d Hz rate \n", 17915eb806a3SViresh Kumar freq); 17925eb806a3SViresh Kumar 17930379b2a3SViresh Kumar clk_freq->cpsdvsr = (u8) (best_cpsdvsr & 0xFF); 17940379b2a3SViresh Kumar clk_freq->scr = (u8) (best_scr & 0xFF); 17950379b2a3SViresh Kumar dev_dbg(&pl022->adev->dev, 17960379b2a3SViresh Kumar "SSP Target Frequency is: %u, Effective Frequency is %u\n", 17970379b2a3SViresh Kumar freq, best_freq); 17980379b2a3SViresh Kumar dev_dbg(&pl022->adev->dev, "SSP cpsdvsr = %d, scr = %d\n", 17990379b2a3SViresh Kumar clk_freq->cpsdvsr, clk_freq->scr); 18000379b2a3SViresh Kumar 1801ca632f55SGrant Likely return 0; 1802ca632f55SGrant Likely } 1803ca632f55SGrant Likely 1804ca632f55SGrant Likely /* 1805ca632f55SGrant Likely * A piece of default chip info unless the platform 1806ca632f55SGrant Likely * supplies it. 1807ca632f55SGrant Likely */ 1808ca632f55SGrant Likely static const struct pl022_config_chip pl022_default_chip_info = { 1809413c601eSLinus Walleij .com_mode = INTERRUPT_TRANSFER, 1810ca632f55SGrant Likely .iface = SSP_INTERFACE_MOTOROLA_SPI, 1811413c601eSLinus Walleij .hierarchy = SSP_MASTER, 1812ca632f55SGrant Likely .slave_tx_disable = DO_NOT_DRIVE_TX, 1813ca632f55SGrant Likely .rx_lev_trig = SSP_RX_1_OR_MORE_ELEM, 1814ca632f55SGrant Likely .tx_lev_trig = SSP_TX_1_OR_MORE_EMPTY_LOC, 1815ca632f55SGrant Likely .ctrl_len = SSP_BITS_8, 1816ca632f55SGrant Likely .wait_state = SSP_MWIRE_WAIT_ZERO, 1817ca632f55SGrant Likely .duplex = SSP_MICROWIRE_CHANNEL_FULL_DUPLEX, 1818ca632f55SGrant Likely }; 1819ca632f55SGrant Likely 1820ca632f55SGrant Likely /** 1821ca632f55SGrant Likely * pl022_setup - setup function registered to SPI master framework 1822ca632f55SGrant Likely * @spi: spi device which is requesting setup 1823ca632f55SGrant Likely * 1824ca632f55SGrant Likely * This function is registered to the SPI framework for this SPI master 1825ca632f55SGrant Likely * controller. If it is the first time when setup is called by this device, 1826ca632f55SGrant Likely * this function will initialize the runtime state for this chip and save 1827ca632f55SGrant Likely * the same in the device structure. Else it will update the runtime info 1828ca632f55SGrant Likely * with the updated chip info. Nothing is really being written to the 1829ca632f55SGrant Likely * controller hardware here, that is not done until the actual transfer 1830ca632f55SGrant Likely * commence. 1831ca632f55SGrant Likely */ 1832ca632f55SGrant Likely static int pl022_setup(struct spi_device *spi) 1833ca632f55SGrant Likely { 1834ca632f55SGrant Likely struct pl022_config_chip const *chip_info; 18356d3952a7SRoland Stigge struct pl022_config_chip chip_info_dt; 1836ca632f55SGrant Likely struct chip_data *chip; 1837c4a47843SJonas Aaberg struct ssp_clock_params clk_freq = { .cpsdvsr = 0, .scr = 0}; 1838ca632f55SGrant Likely int status = 0; 1839ca632f55SGrant Likely struct pl022 *pl022 = spi_master_get_devdata(spi->master); 1840ca632f55SGrant Likely unsigned int bits = spi->bits_per_word; 1841ca632f55SGrant Likely u32 tmp; 18426d3952a7SRoland Stigge struct device_node *np = spi->dev.of_node; 1843ca632f55SGrant Likely 1844ca632f55SGrant Likely if (!spi->max_speed_hz) 1845ca632f55SGrant Likely return -EINVAL; 1846ca632f55SGrant Likely 1847ca632f55SGrant Likely /* Get controller_state if one is supplied */ 1848ca632f55SGrant Likely chip = spi_get_ctldata(spi); 1849ca632f55SGrant Likely 1850ca632f55SGrant Likely if (chip == NULL) { 1851ca632f55SGrant Likely chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL); 185277538f4aSJingoo Han if (!chip) 1853ca632f55SGrant Likely return -ENOMEM; 1854ca632f55SGrant Likely dev_dbg(&spi->dev, 1855ca632f55SGrant Likely "allocated memory for controller's runtime state\n"); 1856ca632f55SGrant Likely } 1857ca632f55SGrant Likely 1858ca632f55SGrant Likely /* Get controller data if one is supplied */ 1859ca632f55SGrant Likely chip_info = spi->controller_data; 1860ca632f55SGrant Likely 1861ca632f55SGrant Likely if (chip_info == NULL) { 18626d3952a7SRoland Stigge if (np) { 18636d3952a7SRoland Stigge chip_info_dt = pl022_default_chip_info; 18646d3952a7SRoland Stigge 18656d3952a7SRoland Stigge chip_info_dt.hierarchy = SSP_MASTER; 18666d3952a7SRoland Stigge of_property_read_u32(np, "pl022,interface", 18676d3952a7SRoland Stigge &chip_info_dt.iface); 18686d3952a7SRoland Stigge of_property_read_u32(np, "pl022,com-mode", 18696d3952a7SRoland Stigge &chip_info_dt.com_mode); 18706d3952a7SRoland Stigge of_property_read_u32(np, "pl022,rx-level-trig", 18716d3952a7SRoland Stigge &chip_info_dt.rx_lev_trig); 18726d3952a7SRoland Stigge of_property_read_u32(np, "pl022,tx-level-trig", 18736d3952a7SRoland Stigge &chip_info_dt.tx_lev_trig); 18746d3952a7SRoland Stigge of_property_read_u32(np, "pl022,ctrl-len", 18756d3952a7SRoland Stigge &chip_info_dt.ctrl_len); 18766d3952a7SRoland Stigge of_property_read_u32(np, "pl022,wait-state", 18776d3952a7SRoland Stigge &chip_info_dt.wait_state); 18786d3952a7SRoland Stigge of_property_read_u32(np, "pl022,duplex", 18796d3952a7SRoland Stigge &chip_info_dt.duplex); 18806d3952a7SRoland Stigge 18816d3952a7SRoland Stigge chip_info = &chip_info_dt; 18826d3952a7SRoland Stigge } else { 1883ca632f55SGrant Likely chip_info = &pl022_default_chip_info; 1884ca632f55SGrant Likely /* spi_board_info.controller_data not is supplied */ 1885ca632f55SGrant Likely dev_dbg(&spi->dev, 1886ca632f55SGrant Likely "using default controller_data settings\n"); 18876d3952a7SRoland Stigge } 1888ca632f55SGrant Likely } else 1889ca632f55SGrant Likely dev_dbg(&spi->dev, 1890ca632f55SGrant Likely "using user supplied controller_data settings\n"); 1891ca632f55SGrant Likely 1892ca632f55SGrant Likely /* 1893ca632f55SGrant Likely * We can override with custom divisors, else we use the board 1894ca632f55SGrant Likely * frequency setting 1895ca632f55SGrant Likely */ 1896ca632f55SGrant Likely if ((0 == chip_info->clk_freq.cpsdvsr) 1897ca632f55SGrant Likely && (0 == chip_info->clk_freq.scr)) { 1898ca632f55SGrant Likely status = calculate_effective_freq(pl022, 1899ca632f55SGrant Likely spi->max_speed_hz, 1900ca632f55SGrant Likely &clk_freq); 1901ca632f55SGrant Likely if (status < 0) 1902ca632f55SGrant Likely goto err_config_params; 1903ca632f55SGrant Likely } else { 1904ca632f55SGrant Likely memcpy(&clk_freq, &chip_info->clk_freq, sizeof(clk_freq)); 1905ca632f55SGrant Likely if ((clk_freq.cpsdvsr % 2) != 0) 1906ca632f55SGrant Likely clk_freq.cpsdvsr = 1907ca632f55SGrant Likely clk_freq.cpsdvsr - 1; 1908ca632f55SGrant Likely } 1909ca632f55SGrant Likely if ((clk_freq.cpsdvsr < CPSDVR_MIN) 1910ca632f55SGrant Likely || (clk_freq.cpsdvsr > CPSDVR_MAX)) { 1911f8db4cc4SGrant Likely status = -EINVAL; 1912ca632f55SGrant Likely dev_err(&spi->dev, 1913ca632f55SGrant Likely "cpsdvsr is configured incorrectly\n"); 1914ca632f55SGrant Likely goto err_config_params; 1915ca632f55SGrant Likely } 1916ca632f55SGrant Likely 1917ca632f55SGrant Likely status = verify_controller_parameters(pl022, chip_info); 1918ca632f55SGrant Likely if (status) { 1919ca632f55SGrant Likely dev_err(&spi->dev, "controller data is incorrect"); 1920ca632f55SGrant Likely goto err_config_params; 1921ca632f55SGrant Likely } 1922ca632f55SGrant Likely 1923083be3f0SLinus Walleij pl022->rx_lev_trig = chip_info->rx_lev_trig; 1924083be3f0SLinus Walleij pl022->tx_lev_trig = chip_info->tx_lev_trig; 1925083be3f0SLinus Walleij 1926ca632f55SGrant Likely /* Now set controller state based on controller data */ 1927ca632f55SGrant Likely chip->xfer_type = chip_info->com_mode; 1928ca632f55SGrant Likely 1929eb798c64SVinit Shenoy /* Check bits per word with vendor specific range */ 1930eb798c64SVinit Shenoy if ((bits <= 3) || (bits > pl022->vendor->max_bpw)) { 1931ca632f55SGrant Likely status = -ENOTSUPP; 1932eb798c64SVinit Shenoy dev_err(&spi->dev, "illegal data size for this controller!\n"); 1933eb798c64SVinit Shenoy dev_err(&spi->dev, "This controller can only handle 4 <= n <= %d bit words\n", 1934eb798c64SVinit Shenoy pl022->vendor->max_bpw); 1935ca632f55SGrant Likely goto err_config_params; 1936ca632f55SGrant Likely } else if (bits <= 8) { 1937ca632f55SGrant Likely dev_dbg(&spi->dev, "4 <= n <=8 bits per word\n"); 1938ca632f55SGrant Likely chip->n_bytes = 1; 1939ca632f55SGrant Likely chip->read = READING_U8; 1940ca632f55SGrant Likely chip->write = WRITING_U8; 1941ca632f55SGrant Likely } else if (bits <= 16) { 1942ca632f55SGrant Likely dev_dbg(&spi->dev, "9 <= n <= 16 bits per word\n"); 1943ca632f55SGrant Likely chip->n_bytes = 2; 1944ca632f55SGrant Likely chip->read = READING_U16; 1945ca632f55SGrant Likely chip->write = WRITING_U16; 1946ca632f55SGrant Likely } else { 1947ca632f55SGrant Likely dev_dbg(&spi->dev, "17 <= n <= 32 bits per word\n"); 1948ca632f55SGrant Likely chip->n_bytes = 4; 1949ca632f55SGrant Likely chip->read = READING_U32; 1950ca632f55SGrant Likely chip->write = WRITING_U32; 1951ca632f55SGrant Likely } 1952ca632f55SGrant Likely 1953ca632f55SGrant Likely /* Now Initialize all register settings required for this chip */ 1954ca632f55SGrant Likely chip->cr0 = 0; 1955ca632f55SGrant Likely chip->cr1 = 0; 1956ca632f55SGrant Likely chip->dmacr = 0; 1957ca632f55SGrant Likely chip->cpsr = 0; 1958ca632f55SGrant Likely if ((chip_info->com_mode == DMA_TRANSFER) 1959ca632f55SGrant Likely && ((pl022->master_info)->enable_dma)) { 1960ca632f55SGrant Likely chip->enable_dma = true; 1961ca632f55SGrant Likely dev_dbg(&spi->dev, "DMA mode set in controller state\n"); 1962ca632f55SGrant Likely SSP_WRITE_BITS(chip->dmacr, SSP_DMA_ENABLED, 1963ca632f55SGrant Likely SSP_DMACR_MASK_RXDMAE, 0); 1964ca632f55SGrant Likely SSP_WRITE_BITS(chip->dmacr, SSP_DMA_ENABLED, 1965ca632f55SGrant Likely SSP_DMACR_MASK_TXDMAE, 1); 1966ca632f55SGrant Likely } else { 1967ca632f55SGrant Likely chip->enable_dma = false; 1968ca632f55SGrant Likely dev_dbg(&spi->dev, "DMA mode NOT set in controller state\n"); 1969ca632f55SGrant Likely SSP_WRITE_BITS(chip->dmacr, SSP_DMA_DISABLED, 1970ca632f55SGrant Likely SSP_DMACR_MASK_RXDMAE, 0); 1971ca632f55SGrant Likely SSP_WRITE_BITS(chip->dmacr, SSP_DMA_DISABLED, 1972ca632f55SGrant Likely SSP_DMACR_MASK_TXDMAE, 1); 1973ca632f55SGrant Likely } 1974ca632f55SGrant Likely 1975ca632f55SGrant Likely chip->cpsr = clk_freq.cpsdvsr; 1976ca632f55SGrant Likely 1977ca632f55SGrant Likely /* Special setup for the ST micro extended control registers */ 1978ca632f55SGrant Likely if (pl022->vendor->extended_cr) { 1979ca632f55SGrant Likely u32 etx; 1980ca632f55SGrant Likely 1981ca632f55SGrant Likely if (pl022->vendor->pl023) { 1982ca632f55SGrant Likely /* These bits are only in the PL023 */ 1983ca632f55SGrant Likely SSP_WRITE_BITS(chip->cr1, chip_info->clkdelay, 1984ca632f55SGrant Likely SSP_CR1_MASK_FBCLKDEL_ST, 13); 1985ca632f55SGrant Likely } else { 1986ca632f55SGrant Likely /* These bits are in the PL022 but not PL023 */ 1987ca632f55SGrant Likely SSP_WRITE_BITS(chip->cr0, chip_info->duplex, 1988ca632f55SGrant Likely SSP_CR0_MASK_HALFDUP_ST, 5); 1989ca632f55SGrant Likely SSP_WRITE_BITS(chip->cr0, chip_info->ctrl_len, 1990ca632f55SGrant Likely SSP_CR0_MASK_CSS_ST, 16); 1991ca632f55SGrant Likely SSP_WRITE_BITS(chip->cr0, chip_info->iface, 1992ca632f55SGrant Likely SSP_CR0_MASK_FRF_ST, 21); 1993ca632f55SGrant Likely SSP_WRITE_BITS(chip->cr1, chip_info->wait_state, 1994ca632f55SGrant Likely SSP_CR1_MASK_MWAIT_ST, 6); 1995ca632f55SGrant Likely } 1996ca632f55SGrant Likely SSP_WRITE_BITS(chip->cr0, bits - 1, 1997ca632f55SGrant Likely SSP_CR0_MASK_DSS_ST, 0); 1998ca632f55SGrant Likely 1999ca632f55SGrant Likely if (spi->mode & SPI_LSB_FIRST) { 2000ca632f55SGrant Likely tmp = SSP_RX_LSB; 2001ca632f55SGrant Likely etx = SSP_TX_LSB; 2002ca632f55SGrant Likely } else { 2003ca632f55SGrant Likely tmp = SSP_RX_MSB; 2004ca632f55SGrant Likely etx = SSP_TX_MSB; 2005ca632f55SGrant Likely } 2006ca632f55SGrant Likely SSP_WRITE_BITS(chip->cr1, tmp, SSP_CR1_MASK_RENDN_ST, 4); 2007ca632f55SGrant Likely SSP_WRITE_BITS(chip->cr1, etx, SSP_CR1_MASK_TENDN_ST, 5); 2008ca632f55SGrant Likely SSP_WRITE_BITS(chip->cr1, chip_info->rx_lev_trig, 2009ca632f55SGrant Likely SSP_CR1_MASK_RXIFLSEL_ST, 7); 2010ca632f55SGrant Likely SSP_WRITE_BITS(chip->cr1, chip_info->tx_lev_trig, 2011ca632f55SGrant Likely SSP_CR1_MASK_TXIFLSEL_ST, 10); 2012ca632f55SGrant Likely } else { 2013ca632f55SGrant Likely SSP_WRITE_BITS(chip->cr0, bits - 1, 2014ca632f55SGrant Likely SSP_CR0_MASK_DSS, 0); 2015ca632f55SGrant Likely SSP_WRITE_BITS(chip->cr0, chip_info->iface, 2016ca632f55SGrant Likely SSP_CR0_MASK_FRF, 4); 2017ca632f55SGrant Likely } 2018ca632f55SGrant Likely 2019ca632f55SGrant Likely /* Stuff that is common for all versions */ 2020ca632f55SGrant Likely if (spi->mode & SPI_CPOL) 2021ca632f55SGrant Likely tmp = SSP_CLK_POL_IDLE_HIGH; 2022ca632f55SGrant Likely else 2023ca632f55SGrant Likely tmp = SSP_CLK_POL_IDLE_LOW; 2024ca632f55SGrant Likely SSP_WRITE_BITS(chip->cr0, tmp, SSP_CR0_MASK_SPO, 6); 2025ca632f55SGrant Likely 2026ca632f55SGrant Likely if (spi->mode & SPI_CPHA) 2027ca632f55SGrant Likely tmp = SSP_CLK_SECOND_EDGE; 2028ca632f55SGrant Likely else 2029ca632f55SGrant Likely tmp = SSP_CLK_FIRST_EDGE; 2030ca632f55SGrant Likely SSP_WRITE_BITS(chip->cr0, tmp, SSP_CR0_MASK_SPH, 7); 2031ca632f55SGrant Likely 2032ca632f55SGrant Likely SSP_WRITE_BITS(chip->cr0, clk_freq.scr, SSP_CR0_MASK_SCR, 8); 2033ca632f55SGrant Likely /* Loopback is available on all versions except PL023 */ 2034ca632f55SGrant Likely if (pl022->vendor->loopback) { 2035ca632f55SGrant Likely if (spi->mode & SPI_LOOP) 2036ca632f55SGrant Likely tmp = LOOPBACK_ENABLED; 2037ca632f55SGrant Likely else 2038ca632f55SGrant Likely tmp = LOOPBACK_DISABLED; 2039ca632f55SGrant Likely SSP_WRITE_BITS(chip->cr1, tmp, SSP_CR1_MASK_LBM, 0); 2040ca632f55SGrant Likely } 2041ca632f55SGrant Likely SSP_WRITE_BITS(chip->cr1, SSP_DISABLED, SSP_CR1_MASK_SSE, 1); 2042ca632f55SGrant Likely SSP_WRITE_BITS(chip->cr1, chip_info->hierarchy, SSP_CR1_MASK_MS, 2); 2043f1e45f86SViresh Kumar SSP_WRITE_BITS(chip->cr1, chip_info->slave_tx_disable, SSP_CR1_MASK_SOD, 2044f1e45f86SViresh Kumar 3); 2045ca632f55SGrant Likely 2046ca632f55SGrant Likely /* Save controller_state */ 2047ca632f55SGrant Likely spi_set_ctldata(spi, chip); 2048ca632f55SGrant Likely return status; 2049ca632f55SGrant Likely err_config_params: 2050ca632f55SGrant Likely spi_set_ctldata(spi, NULL); 2051ca632f55SGrant Likely kfree(chip); 2052ca632f55SGrant Likely return status; 2053ca632f55SGrant Likely } 2054ca632f55SGrant Likely 2055ca632f55SGrant Likely /** 2056ca632f55SGrant Likely * pl022_cleanup - cleanup function registered to SPI master framework 2057ca632f55SGrant Likely * @spi: spi device which is requesting cleanup 2058ca632f55SGrant Likely * 2059ca632f55SGrant Likely * This function is registered to the SPI framework for this SPI master 2060ca632f55SGrant Likely * controller. It will free the runtime state of chip. 2061ca632f55SGrant Likely */ 2062ca632f55SGrant Likely static void pl022_cleanup(struct spi_device *spi) 2063ca632f55SGrant Likely { 2064ca632f55SGrant Likely struct chip_data *chip = spi_get_ctldata(spi); 2065ca632f55SGrant Likely 2066ca632f55SGrant Likely spi_set_ctldata(spi, NULL); 2067ca632f55SGrant Likely kfree(chip); 2068ca632f55SGrant Likely } 2069ca632f55SGrant Likely 207039a6ac11SRoland Stigge static struct pl022_ssp_controller * 207139a6ac11SRoland Stigge pl022_platform_data_dt_get(struct device *dev) 207239a6ac11SRoland Stigge { 207339a6ac11SRoland Stigge struct device_node *np = dev->of_node; 207439a6ac11SRoland Stigge struct pl022_ssp_controller *pd; 207539a6ac11SRoland Stigge 207639a6ac11SRoland Stigge if (!np) { 207739a6ac11SRoland Stigge dev_err(dev, "no dt node defined\n"); 207839a6ac11SRoland Stigge return NULL; 207939a6ac11SRoland Stigge } 208039a6ac11SRoland Stigge 208139a6ac11SRoland Stigge pd = devm_kzalloc(dev, sizeof(struct pl022_ssp_controller), GFP_KERNEL); 208277538f4aSJingoo Han if (!pd) 208339a6ac11SRoland Stigge return NULL; 208439a6ac11SRoland Stigge 208539a6ac11SRoland Stigge pd->bus_id = -1; 2086dbd897b9SLinus Walleij pd->enable_dma = 1; 208739a6ac11SRoland Stigge of_property_read_u32(np, "pl022,autosuspend-delay", 208839a6ac11SRoland Stigge &pd->autosuspend_delay); 208939a6ac11SRoland Stigge pd->rt = of_property_read_bool(np, "pl022,rt"); 209039a6ac11SRoland Stigge 209139a6ac11SRoland Stigge return pd; 209239a6ac11SRoland Stigge } 209339a6ac11SRoland Stigge 2094fd4a319bSGrant Likely static int pl022_probe(struct amba_device *adev, const struct amba_id *id) 2095ca632f55SGrant Likely { 2096ca632f55SGrant Likely struct device *dev = &adev->dev; 20978074cf06SJingoo Han struct pl022_ssp_controller *platform_info = 20988074cf06SJingoo Han dev_get_platdata(&adev->dev); 2099ca632f55SGrant Likely struct spi_master *master; 2100ca632f55SGrant Likely struct pl022 *pl022 = NULL; /*Data for this driver */ 2101*77f983a9SLinus Walleij int status = 0; 2102ca632f55SGrant Likely 2103ca632f55SGrant Likely dev_info(&adev->dev, 2104ca632f55SGrant Likely "ARM PL022 driver, device ID: 0x%08x\n", adev->periphid); 210539a6ac11SRoland Stigge if (!platform_info && IS_ENABLED(CONFIG_OF)) 210639a6ac11SRoland Stigge platform_info = pl022_platform_data_dt_get(dev); 210739a6ac11SRoland Stigge 210839a6ac11SRoland Stigge if (!platform_info) { 210939a6ac11SRoland Stigge dev_err(dev, "probe: no platform data defined\n"); 2110aeef9915SLinus Walleij return -ENODEV; 2111ca632f55SGrant Likely } 2112ca632f55SGrant Likely 2113ca632f55SGrant Likely /* Allocate master with space for data */ 2114b4b84826SRoland Stigge master = spi_alloc_master(dev, sizeof(struct pl022)); 2115ca632f55SGrant Likely if (master == NULL) { 2116ca632f55SGrant Likely dev_err(&adev->dev, "probe - cannot alloc SPI master\n"); 2117aeef9915SLinus Walleij return -ENOMEM; 2118ca632f55SGrant Likely } 2119ca632f55SGrant Likely 2120ca632f55SGrant Likely pl022 = spi_master_get_devdata(master); 2121ca632f55SGrant Likely pl022->master = master; 2122ca632f55SGrant Likely pl022->master_info = platform_info; 2123ca632f55SGrant Likely pl022->adev = adev; 2124ca632f55SGrant Likely pl022->vendor = id->data; 2125ca632f55SGrant Likely 2126ca632f55SGrant Likely /* 2127ca632f55SGrant Likely * Bus Number Which has been Assigned to this SSP controller 2128ca632f55SGrant Likely * on this board 2129ca632f55SGrant Likely */ 2130ca632f55SGrant Likely master->bus_num = platform_info->bus_id; 2131ca632f55SGrant Likely master->cleanup = pl022_cleanup; 2132ca632f55SGrant Likely master->setup = pl022_setup; 213329b6e906SMark Brown master->auto_runtime_pm = true; 2134ffbbdd21SLinus Walleij master->transfer_one_message = pl022_transfer_one_message; 2135ffbbdd21SLinus Walleij master->unprepare_transfer_hardware = pl022_unprepare_transfer_hardware; 2136ffbbdd21SLinus Walleij master->rt = platform_info->rt; 21376d3952a7SRoland Stigge master->dev.of_node = dev->of_node; 2138ca632f55SGrant Likely 2139ca632f55SGrant Likely /* 2140ca632f55SGrant Likely * Supports mode 0-3, loopback, and active low CS. Transfers are 2141ca632f55SGrant Likely * always MS bit first on the original pl022. 2142ca632f55SGrant Likely */ 2143ca632f55SGrant Likely master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH | SPI_LOOP; 2144ca632f55SGrant Likely if (pl022->vendor->extended_cr) 2145ca632f55SGrant Likely master->mode_bits |= SPI_LSB_FIRST; 2146ca632f55SGrant Likely 2147ca632f55SGrant Likely dev_dbg(&adev->dev, "BUSNO: %d\n", master->bus_num); 2148ca632f55SGrant Likely 2149ca632f55SGrant Likely status = amba_request_regions(adev, NULL); 2150ca632f55SGrant Likely if (status) 2151ca632f55SGrant Likely goto err_no_ioregion; 2152ca632f55SGrant Likely 2153ca632f55SGrant Likely pl022->phybase = adev->res.start; 2154aeef9915SLinus Walleij pl022->virtbase = devm_ioremap(dev, adev->res.start, 2155aeef9915SLinus Walleij resource_size(&adev->res)); 2156ca632f55SGrant Likely if (pl022->virtbase == NULL) { 2157ca632f55SGrant Likely status = -ENOMEM; 2158ca632f55SGrant Likely goto err_no_ioremap; 2159ca632f55SGrant Likely } 21602c067509SJingoo Han dev_info(&adev->dev, "mapped registers from %pa to %p\n", 21617085f403SFabio Estevam &adev->res.start, pl022->virtbase); 2162ca632f55SGrant Likely 2163aeef9915SLinus Walleij pl022->clk = devm_clk_get(&adev->dev, NULL); 2164ca632f55SGrant Likely if (IS_ERR(pl022->clk)) { 2165ca632f55SGrant Likely status = PTR_ERR(pl022->clk); 2166ca632f55SGrant Likely dev_err(&adev->dev, "could not retrieve SSP/SPI bus clock\n"); 2167ca632f55SGrant Likely goto err_no_clk; 2168ca632f55SGrant Likely } 21697ff6bcf0SRussell King 21706cac167bSUlf Hansson status = clk_prepare_enable(pl022->clk); 217171e63e74SUlf Hansson if (status) { 217271e63e74SUlf Hansson dev_err(&adev->dev, "could not enable SSP/SPI bus clock\n"); 217371e63e74SUlf Hansson goto err_no_clk_en; 217471e63e74SUlf Hansson } 217571e63e74SUlf Hansson 2176ffbbdd21SLinus Walleij /* Initialize transfer pump */ 2177ffbbdd21SLinus Walleij tasklet_init(&pl022->pump_transfers, pump_transfers, 2178ffbbdd21SLinus Walleij (unsigned long)pl022); 2179ffbbdd21SLinus Walleij 2180ca632f55SGrant Likely /* Disable SSP */ 2181ca632f55SGrant Likely writew((readw(SSP_CR1(pl022->virtbase)) & (~SSP_CR1_MASK_SSE)), 2182ca632f55SGrant Likely SSP_CR1(pl022->virtbase)); 2183ca632f55SGrant Likely load_ssp_default_config(pl022); 2184ca632f55SGrant Likely 2185aeef9915SLinus Walleij status = devm_request_irq(dev, adev->irq[0], pl022_interrupt_handler, 2186aeef9915SLinus Walleij 0, "pl022", pl022); 2187ca632f55SGrant Likely if (status < 0) { 2188ca632f55SGrant Likely dev_err(&adev->dev, "probe - cannot get IRQ (%d)\n", status); 2189ca632f55SGrant Likely goto err_no_irq; 2190ca632f55SGrant Likely } 2191ca632f55SGrant Likely 2192dc715452SArnd Bergmann /* Get DMA channels, try autoconfiguration first */ 2193dc715452SArnd Bergmann status = pl022_dma_autoprobe(pl022); 2194f3d4bb33SRabin Vincent if (status == -EPROBE_DEFER) { 2195f3d4bb33SRabin Vincent dev_dbg(dev, "deferring probe to get DMA channel\n"); 2196f3d4bb33SRabin Vincent goto err_no_irq; 2197f3d4bb33SRabin Vincent } 2198dc715452SArnd Bergmann 2199dc715452SArnd Bergmann /* If that failed, use channels from platform_info */ 2200dc715452SArnd Bergmann if (status == 0) 2201dc715452SArnd Bergmann platform_info->enable_dma = 1; 2202dc715452SArnd Bergmann else if (platform_info->enable_dma) { 2203ca632f55SGrant Likely status = pl022_dma_probe(pl022); 2204ca632f55SGrant Likely if (status != 0) 2205ca632f55SGrant Likely platform_info->enable_dma = 0; 2206ca632f55SGrant Likely } 2207ca632f55SGrant Likely 2208ca632f55SGrant Likely /* Register with the SPI framework */ 2209ca632f55SGrant Likely amba_set_drvdata(adev, pl022); 221035794a77SJingoo Han status = devm_spi_register_master(&adev->dev, master); 2211ca632f55SGrant Likely if (status != 0) { 2212ca632f55SGrant Likely dev_err(&adev->dev, 2213ca632f55SGrant Likely "probe - problem registering spi master\n"); 2214ca632f55SGrant Likely goto err_spi_register; 2215ca632f55SGrant Likely } 2216ca632f55SGrant Likely dev_dbg(dev, "probe succeeded\n"); 221792b97f0aSRussell King 221892b97f0aSRussell King /* let runtime pm put suspend */ 221953e4aceaSChris Blair if (platform_info->autosuspend_delay > 0) { 222053e4aceaSChris Blair dev_info(&adev->dev, 222153e4aceaSChris Blair "will use autosuspend for runtime pm, delay %dms\n", 222253e4aceaSChris Blair platform_info->autosuspend_delay); 222353e4aceaSChris Blair pm_runtime_set_autosuspend_delay(dev, 222453e4aceaSChris Blair platform_info->autosuspend_delay); 222553e4aceaSChris Blair pm_runtime_use_autosuspend(dev); 222653e4aceaSChris Blair } 22270df34994SUlf Hansson pm_runtime_put(dev); 22280df34994SUlf Hansson 2229ca632f55SGrant Likely return 0; 2230ca632f55SGrant Likely 2231ca632f55SGrant Likely err_spi_register: 22323e3ea716SViresh Kumar if (platform_info->enable_dma) 2233ca632f55SGrant Likely pl022_dma_remove(pl022); 2234ca632f55SGrant Likely err_no_irq: 22356cac167bSUlf Hansson clk_disable_unprepare(pl022->clk); 223671e63e74SUlf Hansson err_no_clk_en: 2237ca632f55SGrant Likely err_no_clk: 2238ca632f55SGrant Likely err_no_ioremap: 2239ca632f55SGrant Likely amba_release_regions(adev); 2240ca632f55SGrant Likely err_no_ioregion: 2241ca632f55SGrant Likely spi_master_put(master); 2242ca632f55SGrant Likely return status; 2243ca632f55SGrant Likely } 2244ca632f55SGrant Likely 22453fd269e7SUwe Kleine-König static void 2246ca632f55SGrant Likely pl022_remove(struct amba_device *adev) 2247ca632f55SGrant Likely { 2248ca632f55SGrant Likely struct pl022 *pl022 = amba_get_drvdata(adev); 224950658b66SLinus Walleij 2250ca632f55SGrant Likely if (!pl022) 22513fd269e7SUwe Kleine-König return; 2252ca632f55SGrant Likely 225392b97f0aSRussell King /* 225492b97f0aSRussell King * undo pm_runtime_put() in probe. I assume that we're not 225592b97f0aSRussell King * accessing the primecell here. 225692b97f0aSRussell King */ 225792b97f0aSRussell King pm_runtime_get_noresume(&adev->dev); 225892b97f0aSRussell King 2259ca632f55SGrant Likely load_ssp_default_config(pl022); 22603e3ea716SViresh Kumar if (pl022->master_info->enable_dma) 2261ca632f55SGrant Likely pl022_dma_remove(pl022); 22623e3ea716SViresh Kumar 22636cac167bSUlf Hansson clk_disable_unprepare(pl022->clk); 2264ca632f55SGrant Likely amba_release_regions(adev); 2265ca632f55SGrant Likely tasklet_disable(&pl022->pump_transfers); 2266ca632f55SGrant Likely } 2267ca632f55SGrant Likely 226884a5dc41SUlf Hansson #ifdef CONFIG_PM_SLEEP 22696cfa6279SPeter Hüwe static int pl022_suspend(struct device *dev) 2270ca632f55SGrant Likely { 227192b97f0aSRussell King struct pl022 *pl022 = dev_get_drvdata(dev); 2272ffbbdd21SLinus Walleij int ret; 2273ca632f55SGrant Likely 2274ffbbdd21SLinus Walleij ret = spi_master_suspend(pl022->master); 22757c5d8a24SGeert Uytterhoeven if (ret) 2276ffbbdd21SLinus Walleij return ret; 22774964a26dSUlf Hansson 227884a5dc41SUlf Hansson ret = pm_runtime_force_suspend(dev); 227984a5dc41SUlf Hansson if (ret) { 228084a5dc41SUlf Hansson spi_master_resume(pl022->master); 228184a5dc41SUlf Hansson return ret; 228284a5dc41SUlf Hansson } 228384a5dc41SUlf Hansson 228484a5dc41SUlf Hansson pinctrl_pm_select_sleep_state(dev); 2285ca632f55SGrant Likely 22866cfa6279SPeter Hüwe dev_dbg(dev, "suspended\n"); 2287ca632f55SGrant Likely return 0; 2288ca632f55SGrant Likely } 2289ca632f55SGrant Likely 229092b97f0aSRussell King static int pl022_resume(struct device *dev) 2291ca632f55SGrant Likely { 229292b97f0aSRussell King struct pl022 *pl022 = dev_get_drvdata(dev); 2293ffbbdd21SLinus Walleij int ret; 2294ca632f55SGrant Likely 229584a5dc41SUlf Hansson ret = pm_runtime_force_resume(dev); 229684a5dc41SUlf Hansson if (ret) 229784a5dc41SUlf Hansson dev_err(dev, "problem resuming\n"); 2298ada7aec7SLinus Walleij 2299ca632f55SGrant Likely /* Start the queue running */ 2300ffbbdd21SLinus Walleij ret = spi_master_resume(pl022->master); 23017c5d8a24SGeert Uytterhoeven if (!ret) 230292b97f0aSRussell King dev_dbg(dev, "resumed\n"); 2303ca632f55SGrant Likely 2304ffbbdd21SLinus Walleij return ret; 2305ca632f55SGrant Likely } 230684a5dc41SUlf Hansson #endif 2307ca632f55SGrant Likely 2308736198b0SUlf Hansson #ifdef CONFIG_PM 230992b97f0aSRussell King static int pl022_runtime_suspend(struct device *dev) 231092b97f0aSRussell King { 231192b97f0aSRussell King struct pl022 *pl022 = dev_get_drvdata(dev); 231292b97f0aSRussell King 231384a5dc41SUlf Hansson clk_disable_unprepare(pl022->clk); 231484a5dc41SUlf Hansson pinctrl_pm_select_idle_state(dev); 231584a5dc41SUlf Hansson 231692b97f0aSRussell King return 0; 231792b97f0aSRussell King } 231892b97f0aSRussell King 231992b97f0aSRussell King static int pl022_runtime_resume(struct device *dev) 232092b97f0aSRussell King { 232192b97f0aSRussell King struct pl022 *pl022 = dev_get_drvdata(dev); 23224f5e1b37SPatrice Chotard 232384a5dc41SUlf Hansson pinctrl_pm_select_default_state(dev); 232484a5dc41SUlf Hansson clk_prepare_enable(pl022->clk); 232584a5dc41SUlf Hansson 232692b97f0aSRussell King return 0; 232792b97f0aSRussell King } 232892b97f0aSRussell King #endif 232992b97f0aSRussell King 233092b97f0aSRussell King static const struct dev_pm_ops pl022_dev_pm_ops = { 233192b97f0aSRussell King SET_SYSTEM_SLEEP_PM_OPS(pl022_suspend, pl022_resume) 23326ed23b80SRafael J. Wysocki SET_RUNTIME_PM_OPS(pl022_runtime_suspend, pl022_runtime_resume, NULL) 233392b97f0aSRussell King }; 233492b97f0aSRussell King 2335ca632f55SGrant Likely static struct vendor_data vendor_arm = { 2336ca632f55SGrant Likely .fifodepth = 8, 2337ca632f55SGrant Likely .max_bpw = 16, 2338ca632f55SGrant Likely .unidir = false, 2339ca632f55SGrant Likely .extended_cr = false, 2340ca632f55SGrant Likely .pl023 = false, 2341ca632f55SGrant Likely .loopback = true, 2342db4fa45eSAnders Berg .internal_cs_ctrl = false, 2343ca632f55SGrant Likely }; 2344ca632f55SGrant Likely 2345ca632f55SGrant Likely static struct vendor_data vendor_st = { 2346ca632f55SGrant Likely .fifodepth = 32, 2347ca632f55SGrant Likely .max_bpw = 32, 2348ca632f55SGrant Likely .unidir = false, 2349ca632f55SGrant Likely .extended_cr = true, 2350ca632f55SGrant Likely .pl023 = false, 2351ca632f55SGrant Likely .loopback = true, 2352db4fa45eSAnders Berg .internal_cs_ctrl = false, 2353ca632f55SGrant Likely }; 2354ca632f55SGrant Likely 2355ca632f55SGrant Likely static struct vendor_data vendor_st_pl023 = { 2356ca632f55SGrant Likely .fifodepth = 32, 2357ca632f55SGrant Likely .max_bpw = 32, 2358ca632f55SGrant Likely .unidir = false, 2359ca632f55SGrant Likely .extended_cr = true, 2360ca632f55SGrant Likely .pl023 = true, 2361ca632f55SGrant Likely .loopback = false, 2362db4fa45eSAnders Berg .internal_cs_ctrl = false, 2363db4fa45eSAnders Berg }; 2364db4fa45eSAnders Berg 2365db4fa45eSAnders Berg static struct vendor_data vendor_lsi = { 2366db4fa45eSAnders Berg .fifodepth = 8, 2367db4fa45eSAnders Berg .max_bpw = 16, 2368db4fa45eSAnders Berg .unidir = false, 2369db4fa45eSAnders Berg .extended_cr = false, 2370db4fa45eSAnders Berg .pl023 = false, 2371db4fa45eSAnders Berg .loopback = true, 2372db4fa45eSAnders Berg .internal_cs_ctrl = true, 2373ca632f55SGrant Likely }; 2374ca632f55SGrant Likely 23755b8d5ad2SArvind Yadav static const struct amba_id pl022_ids[] = { 2376ca632f55SGrant Likely { 2377ca632f55SGrant Likely /* 2378ca632f55SGrant Likely * ARM PL022 variant, this has a 16bit wide 2379ca632f55SGrant Likely * and 8 locations deep TX/RX FIFO 2380ca632f55SGrant Likely */ 2381ca632f55SGrant Likely .id = 0x00041022, 2382ca632f55SGrant Likely .mask = 0x000fffff, 2383ca632f55SGrant Likely .data = &vendor_arm, 2384ca632f55SGrant Likely }, 2385ca632f55SGrant Likely { 2386ca632f55SGrant Likely /* 2387ca632f55SGrant Likely * ST Micro derivative, this has 32bit wide 2388ca632f55SGrant Likely * and 32 locations deep TX/RX FIFO 2389ca632f55SGrant Likely */ 2390ca632f55SGrant Likely .id = 0x01080022, 2391ca632f55SGrant Likely .mask = 0xffffffff, 2392ca632f55SGrant Likely .data = &vendor_st, 2393ca632f55SGrant Likely }, 2394ca632f55SGrant Likely { 2395ca632f55SGrant Likely /* 2396ca632f55SGrant Likely * ST-Ericsson derivative "PL023" (this is not 2397ca632f55SGrant Likely * an official ARM number), this is a PL022 SSP block 2398ca632f55SGrant Likely * stripped to SPI mode only, it has 32bit wide 2399ca632f55SGrant Likely * and 32 locations deep TX/RX FIFO but no extended 2400ca632f55SGrant Likely * CR0/CR1 register 2401ca632f55SGrant Likely */ 2402ca632f55SGrant Likely .id = 0x00080023, 2403ca632f55SGrant Likely .mask = 0xffffffff, 2404ca632f55SGrant Likely .data = &vendor_st_pl023, 2405ca632f55SGrant Likely }, 2406db4fa45eSAnders Berg { 2407db4fa45eSAnders Berg /* 2408db4fa45eSAnders Berg * PL022 variant that has a chip select control register whih 2409db4fa45eSAnders Berg * allows control of 5 output signals nCS[0:4]. 2410db4fa45eSAnders Berg */ 2411db4fa45eSAnders Berg .id = 0x000b6022, 2412db4fa45eSAnders Berg .mask = 0x000fffff, 2413db4fa45eSAnders Berg .data = &vendor_lsi, 2414db4fa45eSAnders Berg }, 2415ca632f55SGrant Likely { 0, 0 }, 2416ca632f55SGrant Likely }; 2417ca632f55SGrant Likely 24187eeac71bSDave Martin MODULE_DEVICE_TABLE(amba, pl022_ids); 24197eeac71bSDave Martin 2420ca632f55SGrant Likely static struct amba_driver pl022_driver = { 2421ca632f55SGrant Likely .drv = { 2422ca632f55SGrant Likely .name = "ssp-pl022", 242392b97f0aSRussell King .pm = &pl022_dev_pm_ops, 2424ca632f55SGrant Likely }, 2425ca632f55SGrant Likely .id_table = pl022_ids, 2426ca632f55SGrant Likely .probe = pl022_probe, 2427fd4a319bSGrant Likely .remove = pl022_remove, 2428ca632f55SGrant Likely }; 2429ca632f55SGrant Likely 2430ca632f55SGrant Likely static int __init pl022_init(void) 2431ca632f55SGrant Likely { 2432ca632f55SGrant Likely return amba_driver_register(&pl022_driver); 2433ca632f55SGrant Likely } 2434ca632f55SGrant Likely subsys_initcall(pl022_init); 2435ca632f55SGrant Likely 2436ca632f55SGrant Likely static void __exit pl022_exit(void) 2437ca632f55SGrant Likely { 2438ca632f55SGrant Likely amba_driver_unregister(&pl022_driver); 2439ca632f55SGrant Likely } 2440ca632f55SGrant Likely module_exit(pl022_exit); 2441ca632f55SGrant Likely 2442ca632f55SGrant Likely MODULE_AUTHOR("Linus Walleij <linus.walleij@stericsson.com>"); 2443ca632f55SGrant Likely MODULE_DESCRIPTION("PL022 SSP Controller Driver"); 2444ca632f55SGrant Likely MODULE_LICENSE("GPL"); 2445