1a5356aefSYogesh Narayan Gaur // SPDX-License-Identifier: GPL-2.0+
2a5356aefSYogesh Narayan Gaur
3a5356aefSYogesh Narayan Gaur /*
4a5356aefSYogesh Narayan Gaur * NXP FlexSPI(FSPI) controller driver.
5a5356aefSYogesh Narayan Gaur *
655ab8487Skuldip dwivedi * Copyright 2019-2020 NXP
755ab8487Skuldip dwivedi * Copyright 2020 Puresoftware Ltd.
8a5356aefSYogesh Narayan Gaur *
9a5356aefSYogesh Narayan Gaur * FlexSPI is a flexsible SPI host controller which supports two SPI
10a5356aefSYogesh Narayan Gaur * channels and up to 4 external devices. Each channel supports
11a5356aefSYogesh Narayan Gaur * Single/Dual/Quad/Octal mode data transfer (1/2/4/8 bidirectional
12a5356aefSYogesh Narayan Gaur * data lines).
13a5356aefSYogesh Narayan Gaur *
14a5356aefSYogesh Narayan Gaur * FlexSPI controller is driven by the LUT(Look-up Table) registers
15a5356aefSYogesh Narayan Gaur * LUT registers are a look-up-table for sequences of instructions.
16a5356aefSYogesh Narayan Gaur * A valid sequence consists of four LUT registers.
17a5356aefSYogesh Narayan Gaur * Maximum 32 LUT sequences can be programmed simultaneously.
18a5356aefSYogesh Narayan Gaur *
19a5356aefSYogesh Narayan Gaur * LUTs are being created at run-time based on the commands passed
20a5356aefSYogesh Narayan Gaur * from the spi-mem framework, thus using single LUT index.
21a5356aefSYogesh Narayan Gaur *
22a5356aefSYogesh Narayan Gaur * Software triggered Flash read/write access by IP Bus.
23a5356aefSYogesh Narayan Gaur *
24a5356aefSYogesh Narayan Gaur * Memory mapped read access by AHB Bus.
25a5356aefSYogesh Narayan Gaur *
26a5356aefSYogesh Narayan Gaur * Based on SPI MEM interface and spi-fsl-qspi.c driver.
27a5356aefSYogesh Narayan Gaur *
28a5356aefSYogesh Narayan Gaur * Author:
29a5356aefSYogesh Narayan Gaur * Yogesh Narayan Gaur <yogeshnarayan.gaur@nxp.com>
30ce6f0697SYogesh Narayan Gaur * Boris Brezillon <bbrezillon@kernel.org>
31a5356aefSYogesh Narayan Gaur * Frieder Schrempf <frieder.schrempf@kontron.de>
32a5356aefSYogesh Narayan Gaur */
33a5356aefSYogesh Narayan Gaur
3455ab8487Skuldip dwivedi #include <linux/acpi.h>
35a5356aefSYogesh Narayan Gaur #include <linux/bitops.h>
3667a12ae5SMichael Walle #include <linux/bitfield.h>
37a5356aefSYogesh Narayan Gaur #include <linux/clk.h>
38a5356aefSYogesh Narayan Gaur #include <linux/completion.h>
39a5356aefSYogesh Narayan Gaur #include <linux/delay.h>
40a5356aefSYogesh Narayan Gaur #include <linux/err.h>
41a5356aefSYogesh Narayan Gaur #include <linux/errno.h>
42a5356aefSYogesh Narayan Gaur #include <linux/interrupt.h>
43a5356aefSYogesh Narayan Gaur #include <linux/io.h>
44a5356aefSYogesh Narayan Gaur #include <linux/iopoll.h>
45a5356aefSYogesh Narayan Gaur #include <linux/jiffies.h>
46a5356aefSYogesh Narayan Gaur #include <linux/kernel.h>
47a5356aefSYogesh Narayan Gaur #include <linux/module.h>
48a5356aefSYogesh Narayan Gaur #include <linux/mutex.h>
49a5356aefSYogesh Narayan Gaur #include <linux/of.h>
50a5356aefSYogesh Narayan Gaur #include <linux/platform_device.h>
51a5356aefSYogesh Narayan Gaur #include <linux/pm_qos.h>
5282ce7d0eSKuldeep Singh #include <linux/regmap.h>
53a5356aefSYogesh Narayan Gaur #include <linux/sizes.h>
5482ce7d0eSKuldeep Singh #include <linux/sys_soc.h>
55a5356aefSYogesh Narayan Gaur
5682ce7d0eSKuldeep Singh #include <linux/mfd/syscon.h>
57a5356aefSYogesh Narayan Gaur #include <linux/spi/spi.h>
58a5356aefSYogesh Narayan Gaur #include <linux/spi/spi-mem.h>
59a5356aefSYogesh Narayan Gaur
60a5356aefSYogesh Narayan Gaur /* Registers used by the driver */
61a5356aefSYogesh Narayan Gaur #define FSPI_MCR0 0x00
62a5356aefSYogesh Narayan Gaur #define FSPI_MCR0_AHB_TIMEOUT(x) ((x) << 24)
63a5356aefSYogesh Narayan Gaur #define FSPI_MCR0_IP_TIMEOUT(x) ((x) << 16)
64a5356aefSYogesh Narayan Gaur #define FSPI_MCR0_LEARN_EN BIT(15)
65a5356aefSYogesh Narayan Gaur #define FSPI_MCR0_SCRFRUN_EN BIT(14)
66a5356aefSYogesh Narayan Gaur #define FSPI_MCR0_OCTCOMB_EN BIT(13)
67a5356aefSYogesh Narayan Gaur #define FSPI_MCR0_DOZE_EN BIT(12)
68a5356aefSYogesh Narayan Gaur #define FSPI_MCR0_HSEN BIT(11)
69a5356aefSYogesh Narayan Gaur #define FSPI_MCR0_SERCLKDIV BIT(8)
70a5356aefSYogesh Narayan Gaur #define FSPI_MCR0_ATDF_EN BIT(7)
71a5356aefSYogesh Narayan Gaur #define FSPI_MCR0_ARDF_EN BIT(6)
72a5356aefSYogesh Narayan Gaur #define FSPI_MCR0_RXCLKSRC(x) ((x) << 4)
73a5356aefSYogesh Narayan Gaur #define FSPI_MCR0_END_CFG(x) ((x) << 2)
74a5356aefSYogesh Narayan Gaur #define FSPI_MCR0_MDIS BIT(1)
75a5356aefSYogesh Narayan Gaur #define FSPI_MCR0_SWRST BIT(0)
76a5356aefSYogesh Narayan Gaur
77a5356aefSYogesh Narayan Gaur #define FSPI_MCR1 0x04
78a5356aefSYogesh Narayan Gaur #define FSPI_MCR1_SEQ_TIMEOUT(x) ((x) << 16)
79a5356aefSYogesh Narayan Gaur #define FSPI_MCR1_AHB_TIMEOUT(x) (x)
80a5356aefSYogesh Narayan Gaur
81a5356aefSYogesh Narayan Gaur #define FSPI_MCR2 0x08
82a5356aefSYogesh Narayan Gaur #define FSPI_MCR2_IDLE_WAIT(x) ((x) << 24)
83a5356aefSYogesh Narayan Gaur #define FSPI_MCR2_SAMEDEVICEEN BIT(15)
84a5356aefSYogesh Narayan Gaur #define FSPI_MCR2_CLRLRPHS BIT(14)
85a5356aefSYogesh Narayan Gaur #define FSPI_MCR2_ABRDATSZ BIT(8)
86a5356aefSYogesh Narayan Gaur #define FSPI_MCR2_ABRLEARN BIT(7)
87a5356aefSYogesh Narayan Gaur #define FSPI_MCR2_ABR_READ BIT(6)
88a5356aefSYogesh Narayan Gaur #define FSPI_MCR2_ABRWRITE BIT(5)
89a5356aefSYogesh Narayan Gaur #define FSPI_MCR2_ABRDUMMY BIT(4)
90a5356aefSYogesh Narayan Gaur #define FSPI_MCR2_ABR_MODE BIT(3)
91a5356aefSYogesh Narayan Gaur #define FSPI_MCR2_ABRCADDR BIT(2)
92a5356aefSYogesh Narayan Gaur #define FSPI_MCR2_ABRRADDR BIT(1)
93a5356aefSYogesh Narayan Gaur #define FSPI_MCR2_ABR_CMD BIT(0)
94a5356aefSYogesh Narayan Gaur
95a5356aefSYogesh Narayan Gaur #define FSPI_AHBCR 0x0c
96a5356aefSYogesh Narayan Gaur #define FSPI_AHBCR_RDADDROPT BIT(6)
97a5356aefSYogesh Narayan Gaur #define FSPI_AHBCR_PREF_EN BIT(5)
98a5356aefSYogesh Narayan Gaur #define FSPI_AHBCR_BUFF_EN BIT(4)
99a5356aefSYogesh Narayan Gaur #define FSPI_AHBCR_CACH_EN BIT(3)
100a5356aefSYogesh Narayan Gaur #define FSPI_AHBCR_CLRTXBUF BIT(2)
101a5356aefSYogesh Narayan Gaur #define FSPI_AHBCR_CLRRXBUF BIT(1)
102a5356aefSYogesh Narayan Gaur #define FSPI_AHBCR_PAR_EN BIT(0)
103a5356aefSYogesh Narayan Gaur
104a5356aefSYogesh Narayan Gaur #define FSPI_INTEN 0x10
105a5356aefSYogesh Narayan Gaur #define FSPI_INTEN_SCLKSBWR BIT(9)
106a5356aefSYogesh Narayan Gaur #define FSPI_INTEN_SCLKSBRD BIT(8)
107a5356aefSYogesh Narayan Gaur #define FSPI_INTEN_DATALRNFL BIT(7)
108a5356aefSYogesh Narayan Gaur #define FSPI_INTEN_IPTXWE BIT(6)
109a5356aefSYogesh Narayan Gaur #define FSPI_INTEN_IPRXWA BIT(5)
110a5356aefSYogesh Narayan Gaur #define FSPI_INTEN_AHBCMDERR BIT(4)
111a5356aefSYogesh Narayan Gaur #define FSPI_INTEN_IPCMDERR BIT(3)
112a5356aefSYogesh Narayan Gaur #define FSPI_INTEN_AHBCMDGE BIT(2)
113a5356aefSYogesh Narayan Gaur #define FSPI_INTEN_IPCMDGE BIT(1)
114a5356aefSYogesh Narayan Gaur #define FSPI_INTEN_IPCMDDONE BIT(0)
115a5356aefSYogesh Narayan Gaur
116a5356aefSYogesh Narayan Gaur #define FSPI_INTR 0x14
117a5356aefSYogesh Narayan Gaur #define FSPI_INTR_SCLKSBWR BIT(9)
118a5356aefSYogesh Narayan Gaur #define FSPI_INTR_SCLKSBRD BIT(8)
119a5356aefSYogesh Narayan Gaur #define FSPI_INTR_DATALRNFL BIT(7)
120a5356aefSYogesh Narayan Gaur #define FSPI_INTR_IPTXWE BIT(6)
121a5356aefSYogesh Narayan Gaur #define FSPI_INTR_IPRXWA BIT(5)
122a5356aefSYogesh Narayan Gaur #define FSPI_INTR_AHBCMDERR BIT(4)
123a5356aefSYogesh Narayan Gaur #define FSPI_INTR_IPCMDERR BIT(3)
124a5356aefSYogesh Narayan Gaur #define FSPI_INTR_AHBCMDGE BIT(2)
125a5356aefSYogesh Narayan Gaur #define FSPI_INTR_IPCMDGE BIT(1)
126a5356aefSYogesh Narayan Gaur #define FSPI_INTR_IPCMDDONE BIT(0)
127a5356aefSYogesh Narayan Gaur
128a5356aefSYogesh Narayan Gaur #define FSPI_LUTKEY 0x18
129a5356aefSYogesh Narayan Gaur #define FSPI_LUTKEY_VALUE 0x5AF05AF0
130a5356aefSYogesh Narayan Gaur
131a5356aefSYogesh Narayan Gaur #define FSPI_LCKCR 0x1C
132a5356aefSYogesh Narayan Gaur
133a5356aefSYogesh Narayan Gaur #define FSPI_LCKER_LOCK 0x1
134a5356aefSYogesh Narayan Gaur #define FSPI_LCKER_UNLOCK 0x2
135a5356aefSYogesh Narayan Gaur
136a5356aefSYogesh Narayan Gaur #define FSPI_BUFXCR_INVALID_MSTRID 0xE
137a5356aefSYogesh Narayan Gaur #define FSPI_AHBRX_BUF0CR0 0x20
138a5356aefSYogesh Narayan Gaur #define FSPI_AHBRX_BUF1CR0 0x24
139a5356aefSYogesh Narayan Gaur #define FSPI_AHBRX_BUF2CR0 0x28
140a5356aefSYogesh Narayan Gaur #define FSPI_AHBRX_BUF3CR0 0x2C
141a5356aefSYogesh Narayan Gaur #define FSPI_AHBRX_BUF4CR0 0x30
142a5356aefSYogesh Narayan Gaur #define FSPI_AHBRX_BUF5CR0 0x34
143a5356aefSYogesh Narayan Gaur #define FSPI_AHBRX_BUF6CR0 0x38
144a5356aefSYogesh Narayan Gaur #define FSPI_AHBRX_BUF7CR0 0x3C
145a5356aefSYogesh Narayan Gaur #define FSPI_AHBRXBUF0CR7_PREF BIT(31)
146a5356aefSYogesh Narayan Gaur
147a5356aefSYogesh Narayan Gaur #define FSPI_AHBRX_BUF0CR1 0x40
148a5356aefSYogesh Narayan Gaur #define FSPI_AHBRX_BUF1CR1 0x44
149a5356aefSYogesh Narayan Gaur #define FSPI_AHBRX_BUF2CR1 0x48
150a5356aefSYogesh Narayan Gaur #define FSPI_AHBRX_BUF3CR1 0x4C
151a5356aefSYogesh Narayan Gaur #define FSPI_AHBRX_BUF4CR1 0x50
152a5356aefSYogesh Narayan Gaur #define FSPI_AHBRX_BUF5CR1 0x54
153a5356aefSYogesh Narayan Gaur #define FSPI_AHBRX_BUF6CR1 0x58
154a5356aefSYogesh Narayan Gaur #define FSPI_AHBRX_BUF7CR1 0x5C
155a5356aefSYogesh Narayan Gaur
156a5356aefSYogesh Narayan Gaur #define FSPI_FLSHA1CR0 0x60
157a5356aefSYogesh Narayan Gaur #define FSPI_FLSHA2CR0 0x64
158a5356aefSYogesh Narayan Gaur #define FSPI_FLSHB1CR0 0x68
159a5356aefSYogesh Narayan Gaur #define FSPI_FLSHB2CR0 0x6C
160a5356aefSYogesh Narayan Gaur #define FSPI_FLSHXCR0_SZ_KB 10
161a5356aefSYogesh Narayan Gaur #define FSPI_FLSHXCR0_SZ(x) ((x) >> FSPI_FLSHXCR0_SZ_KB)
162a5356aefSYogesh Narayan Gaur
163a5356aefSYogesh Narayan Gaur #define FSPI_FLSHA1CR1 0x70
164a5356aefSYogesh Narayan Gaur #define FSPI_FLSHA2CR1 0x74
165a5356aefSYogesh Narayan Gaur #define FSPI_FLSHB1CR1 0x78
166a5356aefSYogesh Narayan Gaur #define FSPI_FLSHB2CR1 0x7C
167a5356aefSYogesh Narayan Gaur #define FSPI_FLSHXCR1_CSINTR(x) ((x) << 16)
168a5356aefSYogesh Narayan Gaur #define FSPI_FLSHXCR1_CAS(x) ((x) << 11)
169a5356aefSYogesh Narayan Gaur #define FSPI_FLSHXCR1_WA BIT(10)
170a5356aefSYogesh Narayan Gaur #define FSPI_FLSHXCR1_TCSH(x) ((x) << 5)
171a5356aefSYogesh Narayan Gaur #define FSPI_FLSHXCR1_TCSS(x) (x)
172a5356aefSYogesh Narayan Gaur
173a5356aefSYogesh Narayan Gaur #define FSPI_FLSHA1CR2 0x80
174a5356aefSYogesh Narayan Gaur #define FSPI_FLSHA2CR2 0x84
175a5356aefSYogesh Narayan Gaur #define FSPI_FLSHB1CR2 0x88
176a5356aefSYogesh Narayan Gaur #define FSPI_FLSHB2CR2 0x8C
177a5356aefSYogesh Narayan Gaur #define FSPI_FLSHXCR2_CLRINSP BIT(24)
178a5356aefSYogesh Narayan Gaur #define FSPI_FLSHXCR2_AWRWAIT BIT(16)
179a5356aefSYogesh Narayan Gaur #define FSPI_FLSHXCR2_AWRSEQN_SHIFT 13
180a5356aefSYogesh Narayan Gaur #define FSPI_FLSHXCR2_AWRSEQI_SHIFT 8
181a5356aefSYogesh Narayan Gaur #define FSPI_FLSHXCR2_ARDSEQN_SHIFT 5
182a5356aefSYogesh Narayan Gaur #define FSPI_FLSHXCR2_ARDSEQI_SHIFT 0
183a5356aefSYogesh Narayan Gaur
184a5356aefSYogesh Narayan Gaur #define FSPI_IPCR0 0xA0
185a5356aefSYogesh Narayan Gaur
186a5356aefSYogesh Narayan Gaur #define FSPI_IPCR1 0xA4
187a5356aefSYogesh Narayan Gaur #define FSPI_IPCR1_IPAREN BIT(31)
188a5356aefSYogesh Narayan Gaur #define FSPI_IPCR1_SEQNUM_SHIFT 24
189a5356aefSYogesh Narayan Gaur #define FSPI_IPCR1_SEQID_SHIFT 16
190a5356aefSYogesh Narayan Gaur #define FSPI_IPCR1_IDATSZ(x) (x)
191a5356aefSYogesh Narayan Gaur
192a5356aefSYogesh Narayan Gaur #define FSPI_IPCMD 0xB0
193a5356aefSYogesh Narayan Gaur #define FSPI_IPCMD_TRG BIT(0)
194a5356aefSYogesh Narayan Gaur
195a5356aefSYogesh Narayan Gaur #define FSPI_DLPR 0xB4
196a5356aefSYogesh Narayan Gaur
197a5356aefSYogesh Narayan Gaur #define FSPI_IPRXFCR 0xB8
198a5356aefSYogesh Narayan Gaur #define FSPI_IPRXFCR_CLR BIT(0)
199a5356aefSYogesh Narayan Gaur #define FSPI_IPRXFCR_DMA_EN BIT(1)
200a5356aefSYogesh Narayan Gaur #define FSPI_IPRXFCR_WMRK(x) ((x) << 2)
201a5356aefSYogesh Narayan Gaur
202a5356aefSYogesh Narayan Gaur #define FSPI_IPTXFCR 0xBC
203a5356aefSYogesh Narayan Gaur #define FSPI_IPTXFCR_CLR BIT(0)
204a5356aefSYogesh Narayan Gaur #define FSPI_IPTXFCR_DMA_EN BIT(1)
205a5356aefSYogesh Narayan Gaur #define FSPI_IPTXFCR_WMRK(x) ((x) << 2)
206a5356aefSYogesh Narayan Gaur
207a5356aefSYogesh Narayan Gaur #define FSPI_DLLACR 0xC0
208a5356aefSYogesh Narayan Gaur #define FSPI_DLLACR_OVRDEN BIT(8)
20999d822b3SHaibo Chen #define FSPI_DLLACR_SLVDLY(x) ((x) << 3)
21099d822b3SHaibo Chen #define FSPI_DLLACR_DLLRESET BIT(1)
21199d822b3SHaibo Chen #define FSPI_DLLACR_DLLEN BIT(0)
212a5356aefSYogesh Narayan Gaur
213a5356aefSYogesh Narayan Gaur #define FSPI_DLLBCR 0xC4
214a5356aefSYogesh Narayan Gaur #define FSPI_DLLBCR_OVRDEN BIT(8)
21599d822b3SHaibo Chen #define FSPI_DLLBCR_SLVDLY(x) ((x) << 3)
21699d822b3SHaibo Chen #define FSPI_DLLBCR_DLLRESET BIT(1)
21799d822b3SHaibo Chen #define FSPI_DLLBCR_DLLEN BIT(0)
218a5356aefSYogesh Narayan Gaur
219a5356aefSYogesh Narayan Gaur #define FSPI_STS0 0xE0
220a5356aefSYogesh Narayan Gaur #define FSPI_STS0_DLPHB(x) ((x) << 8)
221a5356aefSYogesh Narayan Gaur #define FSPI_STS0_DLPHA(x) ((x) << 4)
222a5356aefSYogesh Narayan Gaur #define FSPI_STS0_CMD_SRC(x) ((x) << 2)
223a5356aefSYogesh Narayan Gaur #define FSPI_STS0_ARB_IDLE BIT(1)
224a5356aefSYogesh Narayan Gaur #define FSPI_STS0_SEQ_IDLE BIT(0)
225a5356aefSYogesh Narayan Gaur
226a5356aefSYogesh Narayan Gaur #define FSPI_STS1 0xE4
227a5356aefSYogesh Narayan Gaur #define FSPI_STS1_IP_ERRCD(x) ((x) << 24)
228a5356aefSYogesh Narayan Gaur #define FSPI_STS1_IP_ERRID(x) ((x) << 16)
229a5356aefSYogesh Narayan Gaur #define FSPI_STS1_AHB_ERRCD(x) ((x) << 8)
230a5356aefSYogesh Narayan Gaur #define FSPI_STS1_AHB_ERRID(x) (x)
231a5356aefSYogesh Narayan Gaur
23299d822b3SHaibo Chen #define FSPI_STS2 0xE8
23399d822b3SHaibo Chen #define FSPI_STS2_BREFLOCK BIT(17)
23499d822b3SHaibo Chen #define FSPI_STS2_BSLVLOCK BIT(16)
23599d822b3SHaibo Chen #define FSPI_STS2_AREFLOCK BIT(1)
23699d822b3SHaibo Chen #define FSPI_STS2_ASLVLOCK BIT(0)
23799d822b3SHaibo Chen #define FSPI_STS2_AB_LOCK (FSPI_STS2_BREFLOCK | \
23899d822b3SHaibo Chen FSPI_STS2_BSLVLOCK | \
23999d822b3SHaibo Chen FSPI_STS2_AREFLOCK | \
24099d822b3SHaibo Chen FSPI_STS2_ASLVLOCK)
24199d822b3SHaibo Chen
242a5356aefSYogesh Narayan Gaur #define FSPI_AHBSPNST 0xEC
243a5356aefSYogesh Narayan Gaur #define FSPI_AHBSPNST_DATLFT(x) ((x) << 16)
244a5356aefSYogesh Narayan Gaur #define FSPI_AHBSPNST_BUFID(x) ((x) << 1)
245a5356aefSYogesh Narayan Gaur #define FSPI_AHBSPNST_ACTIVE BIT(0)
246a5356aefSYogesh Narayan Gaur
247a5356aefSYogesh Narayan Gaur #define FSPI_IPRXFSTS 0xF0
248a5356aefSYogesh Narayan Gaur #define FSPI_IPRXFSTS_RDCNTR(x) ((x) << 16)
249a5356aefSYogesh Narayan Gaur #define FSPI_IPRXFSTS_FILL(x) (x)
250a5356aefSYogesh Narayan Gaur
251a5356aefSYogesh Narayan Gaur #define FSPI_IPTXFSTS 0xF4
252a5356aefSYogesh Narayan Gaur #define FSPI_IPTXFSTS_WRCNTR(x) ((x) << 16)
253a5356aefSYogesh Narayan Gaur #define FSPI_IPTXFSTS_FILL(x) (x)
254a5356aefSYogesh Narayan Gaur
255a5356aefSYogesh Narayan Gaur #define FSPI_RFDR 0x100
256a5356aefSYogesh Narayan Gaur #define FSPI_TFDR 0x180
257a5356aefSYogesh Narayan Gaur
258a5356aefSYogesh Narayan Gaur #define FSPI_LUT_BASE 0x200
259a5356aefSYogesh Narayan Gaur
260a5356aefSYogesh Narayan Gaur /* register map end */
261a5356aefSYogesh Narayan Gaur
262a5356aefSYogesh Narayan Gaur /* Instruction set for the LUT register. */
263a5356aefSYogesh Narayan Gaur #define LUT_STOP 0x00
264a5356aefSYogesh Narayan Gaur #define LUT_CMD 0x01
265a5356aefSYogesh Narayan Gaur #define LUT_ADDR 0x02
266a5356aefSYogesh Narayan Gaur #define LUT_CADDR_SDR 0x03
267a5356aefSYogesh Narayan Gaur #define LUT_MODE 0x04
268a5356aefSYogesh Narayan Gaur #define LUT_MODE2 0x05
269a5356aefSYogesh Narayan Gaur #define LUT_MODE4 0x06
270a5356aefSYogesh Narayan Gaur #define LUT_MODE8 0x07
271a5356aefSYogesh Narayan Gaur #define LUT_NXP_WRITE 0x08
272a5356aefSYogesh Narayan Gaur #define LUT_NXP_READ 0x09
273a5356aefSYogesh Narayan Gaur #define LUT_LEARN_SDR 0x0A
274a5356aefSYogesh Narayan Gaur #define LUT_DATSZ_SDR 0x0B
275a5356aefSYogesh Narayan Gaur #define LUT_DUMMY 0x0C
276a5356aefSYogesh Narayan Gaur #define LUT_DUMMY_RWDS_SDR 0x0D
277a5356aefSYogesh Narayan Gaur #define LUT_JMP_ON_CS 0x1F
278a5356aefSYogesh Narayan Gaur #define LUT_CMD_DDR 0x21
279a5356aefSYogesh Narayan Gaur #define LUT_ADDR_DDR 0x22
280a5356aefSYogesh Narayan Gaur #define LUT_CADDR_DDR 0x23
281a5356aefSYogesh Narayan Gaur #define LUT_MODE_DDR 0x24
282a5356aefSYogesh Narayan Gaur #define LUT_MODE2_DDR 0x25
283a5356aefSYogesh Narayan Gaur #define LUT_MODE4_DDR 0x26
284a5356aefSYogesh Narayan Gaur #define LUT_MODE8_DDR 0x27
285a5356aefSYogesh Narayan Gaur #define LUT_WRITE_DDR 0x28
286a5356aefSYogesh Narayan Gaur #define LUT_READ_DDR 0x29
287a5356aefSYogesh Narayan Gaur #define LUT_LEARN_DDR 0x2A
288a5356aefSYogesh Narayan Gaur #define LUT_DATSZ_DDR 0x2B
289a5356aefSYogesh Narayan Gaur #define LUT_DUMMY_DDR 0x2C
290a5356aefSYogesh Narayan Gaur #define LUT_DUMMY_RWDS_DDR 0x2D
291a5356aefSYogesh Narayan Gaur
292a5356aefSYogesh Narayan Gaur /*
293a5356aefSYogesh Narayan Gaur * Calculate number of required PAD bits for LUT register.
294a5356aefSYogesh Narayan Gaur *
295a5356aefSYogesh Narayan Gaur * The pad stands for the number of IO lines [0:7].
296a5356aefSYogesh Narayan Gaur * For example, the octal read needs eight IO lines,
297a5356aefSYogesh Narayan Gaur * so you should use LUT_PAD(8). This macro
298a5356aefSYogesh Narayan Gaur * returns 3 i.e. use eight (2^3) IP lines for read.
299a5356aefSYogesh Narayan Gaur */
300a5356aefSYogesh Narayan Gaur #define LUT_PAD(x) (fls(x) - 1)
301a5356aefSYogesh Narayan Gaur
302a5356aefSYogesh Narayan Gaur /*
303a5356aefSYogesh Narayan Gaur * Macro for constructing the LUT entries with the following
304a5356aefSYogesh Narayan Gaur * register layout:
305a5356aefSYogesh Narayan Gaur *
306a5356aefSYogesh Narayan Gaur * ---------------------------------------------------
307a5356aefSYogesh Narayan Gaur * | INSTR1 | PAD1 | OPRND1 | INSTR0 | PAD0 | OPRND0 |
308a5356aefSYogesh Narayan Gaur * ---------------------------------------------------
309a5356aefSYogesh Narayan Gaur */
310a5356aefSYogesh Narayan Gaur #define PAD_SHIFT 8
311a5356aefSYogesh Narayan Gaur #define INSTR_SHIFT 10
312a5356aefSYogesh Narayan Gaur #define OPRND_SHIFT 16
313a5356aefSYogesh Narayan Gaur
314a5356aefSYogesh Narayan Gaur /* Macros for constructing the LUT register. */
315a5356aefSYogesh Narayan Gaur #define LUT_DEF(idx, ins, pad, opr) \
316a5356aefSYogesh Narayan Gaur ((((ins) << INSTR_SHIFT) | ((pad) << PAD_SHIFT) | \
317a5356aefSYogesh Narayan Gaur (opr)) << (((idx) % 2) * OPRND_SHIFT))
318a5356aefSYogesh Narayan Gaur
319a5356aefSYogesh Narayan Gaur #define POLL_TOUT 5000
320a5356aefSYogesh Narayan Gaur #define NXP_FSPI_MAX_CHIPSELECT 4
321d166a735SHan Xu #define NXP_FSPI_MIN_IOMAP SZ_4M
322a5356aefSYogesh Narayan Gaur
32382ce7d0eSKuldeep Singh #define DCFG_RCWSR1 0x100
32467a12ae5SMichael Walle #define SYS_PLL_RAT GENMASK(6, 2)
32582ce7d0eSKuldeep Singh
32631e92cbfSKuldeep Singh /* Access flash memory using IP bus only */
32731e92cbfSKuldeep Singh #define FSPI_QUIRK_USE_IP_ONLY BIT(0)
32831e92cbfSKuldeep Singh
329a5356aefSYogesh Narayan Gaur struct nxp_fspi_devtype_data {
330a5356aefSYogesh Narayan Gaur unsigned int rxfifo;
331a5356aefSYogesh Narayan Gaur unsigned int txfifo;
332a5356aefSYogesh Narayan Gaur unsigned int ahb_buf_size;
333a5356aefSYogesh Narayan Gaur unsigned int quirks;
33445f690faSHaibo Chen unsigned int lut_num;
335a5356aefSYogesh Narayan Gaur bool little_endian;
336a5356aefSYogesh Narayan Gaur };
337a5356aefSYogesh Narayan Gaur
33882ce7d0eSKuldeep Singh static struct nxp_fspi_devtype_data lx2160a_data = {
339a5356aefSYogesh Narayan Gaur .rxfifo = SZ_512, /* (64 * 64 bits) */
340a5356aefSYogesh Narayan Gaur .txfifo = SZ_1K, /* (128 * 64 bits) */
341a5356aefSYogesh Narayan Gaur .ahb_buf_size = SZ_2K, /* (256 * 64 bits) */
342a5356aefSYogesh Narayan Gaur .quirks = 0,
34345f690faSHaibo Chen .lut_num = 32,
344a5356aefSYogesh Narayan Gaur .little_endian = true, /* little-endian */
345a5356aefSYogesh Narayan Gaur };
346a5356aefSYogesh Narayan Gaur
34782ce7d0eSKuldeep Singh static struct nxp_fspi_devtype_data imx8mm_data = {
348941be8a7SHan Xu .rxfifo = SZ_512, /* (64 * 64 bits) */
349941be8a7SHan Xu .txfifo = SZ_1K, /* (128 * 64 bits) */
350941be8a7SHan Xu .ahb_buf_size = SZ_2K, /* (256 * 64 bits) */
351941be8a7SHan Xu .quirks = 0,
35245f690faSHaibo Chen .lut_num = 32,
353941be8a7SHan Xu .little_endian = true, /* little-endian */
354941be8a7SHan Xu };
355941be8a7SHan Xu
35682ce7d0eSKuldeep Singh static struct nxp_fspi_devtype_data imx8qxp_data = {
357941be8a7SHan Xu .rxfifo = SZ_512, /* (64 * 64 bits) */
358941be8a7SHan Xu .txfifo = SZ_1K, /* (128 * 64 bits) */
359941be8a7SHan Xu .ahb_buf_size = SZ_2K, /* (256 * 64 bits) */
360941be8a7SHan Xu .quirks = 0,
36145f690faSHaibo Chen .lut_num = 32,
362941be8a7SHan Xu .little_endian = true, /* little-endian */
363941be8a7SHan Xu };
364941be8a7SHan Xu
36582ce7d0eSKuldeep Singh static struct nxp_fspi_devtype_data imx8dxl_data = {
366c791e3c3SHan Xu .rxfifo = SZ_512, /* (64 * 64 bits) */
367c791e3c3SHan Xu .txfifo = SZ_1K, /* (128 * 64 bits) */
368c791e3c3SHan Xu .ahb_buf_size = SZ_2K, /* (256 * 64 bits) */
369c791e3c3SHan Xu .quirks = FSPI_QUIRK_USE_IP_ONLY,
37045f690faSHaibo Chen .lut_num = 32,
371c791e3c3SHan Xu .little_endian = true, /* little-endian */
372c791e3c3SHan Xu };
373c791e3c3SHan Xu
374*236eb2f9SHaibo Chen static struct nxp_fspi_devtype_data imx8ulp_data = {
375*236eb2f9SHaibo Chen .rxfifo = SZ_512, /* (64 * 64 bits) */
376*236eb2f9SHaibo Chen .txfifo = SZ_1K, /* (128 * 64 bits) */
377*236eb2f9SHaibo Chen .ahb_buf_size = SZ_2K, /* (256 * 64 bits) */
378*236eb2f9SHaibo Chen .quirks = 0,
379*236eb2f9SHaibo Chen .lut_num = 16,
380*236eb2f9SHaibo Chen .little_endian = true, /* little-endian */
381*236eb2f9SHaibo Chen };
382*236eb2f9SHaibo Chen
383a5356aefSYogesh Narayan Gaur struct nxp_fspi {
384a5356aefSYogesh Narayan Gaur void __iomem *iobase;
385a5356aefSYogesh Narayan Gaur void __iomem *ahb_addr;
386a5356aefSYogesh Narayan Gaur u32 memmap_phy;
387a5356aefSYogesh Narayan Gaur u32 memmap_phy_size;
388d166a735SHan Xu u32 memmap_start;
389d166a735SHan Xu u32 memmap_len;
390a5356aefSYogesh Narayan Gaur struct clk *clk, *clk_en;
391a5356aefSYogesh Narayan Gaur struct device *dev;
392a5356aefSYogesh Narayan Gaur struct completion c;
39382ce7d0eSKuldeep Singh struct nxp_fspi_devtype_data *devtype_data;
394a5356aefSYogesh Narayan Gaur struct mutex lock;
395a5356aefSYogesh Narayan Gaur struct pm_qos_request pm_qos_req;
396a5356aefSYogesh Narayan Gaur int selected;
397a5356aefSYogesh Narayan Gaur };
398a5356aefSYogesh Narayan Gaur
needs_ip_only(struct nxp_fspi * f)39931e92cbfSKuldeep Singh static inline int needs_ip_only(struct nxp_fspi *f)
40031e92cbfSKuldeep Singh {
40131e92cbfSKuldeep Singh return f->devtype_data->quirks & FSPI_QUIRK_USE_IP_ONLY;
40231e92cbfSKuldeep Singh }
40331e92cbfSKuldeep Singh
404a5356aefSYogesh Narayan Gaur /*
405a5356aefSYogesh Narayan Gaur * R/W functions for big- or little-endian registers:
406a5356aefSYogesh Narayan Gaur * The FSPI controller's endianness is independent of
407a5356aefSYogesh Narayan Gaur * the CPU core's endianness. So far, although the CPU
408a5356aefSYogesh Narayan Gaur * core is little-endian the FSPI controller can use
409a5356aefSYogesh Narayan Gaur * big-endian or little-endian.
410a5356aefSYogesh Narayan Gaur */
fspi_writel(struct nxp_fspi * f,u32 val,void __iomem * addr)411a5356aefSYogesh Narayan Gaur static void fspi_writel(struct nxp_fspi *f, u32 val, void __iomem *addr)
412a5356aefSYogesh Narayan Gaur {
413a5356aefSYogesh Narayan Gaur if (f->devtype_data->little_endian)
414a5356aefSYogesh Narayan Gaur iowrite32(val, addr);
415a5356aefSYogesh Narayan Gaur else
416a5356aefSYogesh Narayan Gaur iowrite32be(val, addr);
417a5356aefSYogesh Narayan Gaur }
418a5356aefSYogesh Narayan Gaur
fspi_readl(struct nxp_fspi * f,void __iomem * addr)419a5356aefSYogesh Narayan Gaur static u32 fspi_readl(struct nxp_fspi *f, void __iomem *addr)
420a5356aefSYogesh Narayan Gaur {
421a5356aefSYogesh Narayan Gaur if (f->devtype_data->little_endian)
422a5356aefSYogesh Narayan Gaur return ioread32(addr);
423a5356aefSYogesh Narayan Gaur else
424a5356aefSYogesh Narayan Gaur return ioread32be(addr);
425a5356aefSYogesh Narayan Gaur }
426a5356aefSYogesh Narayan Gaur
nxp_fspi_irq_handler(int irq,void * dev_id)427a5356aefSYogesh Narayan Gaur static irqreturn_t nxp_fspi_irq_handler(int irq, void *dev_id)
428a5356aefSYogesh Narayan Gaur {
429a5356aefSYogesh Narayan Gaur struct nxp_fspi *f = dev_id;
430a5356aefSYogesh Narayan Gaur u32 reg;
431a5356aefSYogesh Narayan Gaur
432a5356aefSYogesh Narayan Gaur /* clear interrupt */
433a5356aefSYogesh Narayan Gaur reg = fspi_readl(f, f->iobase + FSPI_INTR);
434a5356aefSYogesh Narayan Gaur fspi_writel(f, FSPI_INTR_IPCMDDONE, f->iobase + FSPI_INTR);
435a5356aefSYogesh Narayan Gaur
436a5356aefSYogesh Narayan Gaur if (reg & FSPI_INTR_IPCMDDONE)
437a5356aefSYogesh Narayan Gaur complete(&f->c);
438a5356aefSYogesh Narayan Gaur
439a5356aefSYogesh Narayan Gaur return IRQ_HANDLED;
440a5356aefSYogesh Narayan Gaur }
441a5356aefSYogesh Narayan Gaur
nxp_fspi_check_buswidth(struct nxp_fspi * f,u8 width)442a5356aefSYogesh Narayan Gaur static int nxp_fspi_check_buswidth(struct nxp_fspi *f, u8 width)
443a5356aefSYogesh Narayan Gaur {
444a5356aefSYogesh Narayan Gaur switch (width) {
445a5356aefSYogesh Narayan Gaur case 1:
446a5356aefSYogesh Narayan Gaur case 2:
447a5356aefSYogesh Narayan Gaur case 4:
448a5356aefSYogesh Narayan Gaur case 8:
449a5356aefSYogesh Narayan Gaur return 0;
450a5356aefSYogesh Narayan Gaur }
451a5356aefSYogesh Narayan Gaur
452a5356aefSYogesh Narayan Gaur return -ENOTSUPP;
453a5356aefSYogesh Narayan Gaur }
454a5356aefSYogesh Narayan Gaur
nxp_fspi_supports_op(struct spi_mem * mem,const struct spi_mem_op * op)455a5356aefSYogesh Narayan Gaur static bool nxp_fspi_supports_op(struct spi_mem *mem,
456a5356aefSYogesh Narayan Gaur const struct spi_mem_op *op)
457a5356aefSYogesh Narayan Gaur {
458a5356aefSYogesh Narayan Gaur struct nxp_fspi *f = spi_controller_get_devdata(mem->spi->master);
459a5356aefSYogesh Narayan Gaur int ret;
460a5356aefSYogesh Narayan Gaur
461a5356aefSYogesh Narayan Gaur ret = nxp_fspi_check_buswidth(f, op->cmd.buswidth);
462a5356aefSYogesh Narayan Gaur
463a5356aefSYogesh Narayan Gaur if (op->addr.nbytes)
464a5356aefSYogesh Narayan Gaur ret |= nxp_fspi_check_buswidth(f, op->addr.buswidth);
465a5356aefSYogesh Narayan Gaur
466a5356aefSYogesh Narayan Gaur if (op->dummy.nbytes)
467a5356aefSYogesh Narayan Gaur ret |= nxp_fspi_check_buswidth(f, op->dummy.buswidth);
468a5356aefSYogesh Narayan Gaur
469a5356aefSYogesh Narayan Gaur if (op->data.nbytes)
470a5356aefSYogesh Narayan Gaur ret |= nxp_fspi_check_buswidth(f, op->data.buswidth);
471a5356aefSYogesh Narayan Gaur
472a5356aefSYogesh Narayan Gaur if (ret)
473a5356aefSYogesh Narayan Gaur return false;
474a5356aefSYogesh Narayan Gaur
475a5356aefSYogesh Narayan Gaur /*
476a5356aefSYogesh Narayan Gaur * The number of address bytes should be equal to or less than 4 bytes.
477a5356aefSYogesh Narayan Gaur */
478a5356aefSYogesh Narayan Gaur if (op->addr.nbytes > 4)
479a5356aefSYogesh Narayan Gaur return false;
480a5356aefSYogesh Narayan Gaur
481a5356aefSYogesh Narayan Gaur /*
482a5356aefSYogesh Narayan Gaur * If requested address value is greater than controller assigned
483a5356aefSYogesh Narayan Gaur * memory mapped space, return error as it didn't fit in the range
484a5356aefSYogesh Narayan Gaur * of assigned address space.
485a5356aefSYogesh Narayan Gaur */
486a5356aefSYogesh Narayan Gaur if (op->addr.val >= f->memmap_phy_size)
487a5356aefSYogesh Narayan Gaur return false;
488a5356aefSYogesh Narayan Gaur
489a5356aefSYogesh Narayan Gaur /* Max 64 dummy clock cycles supported */
490a5356aefSYogesh Narayan Gaur if (op->dummy.buswidth &&
491a5356aefSYogesh Narayan Gaur (op->dummy.nbytes * 8 / op->dummy.buswidth > 64))
492a5356aefSYogesh Narayan Gaur return false;
493a5356aefSYogesh Narayan Gaur
494a5356aefSYogesh Narayan Gaur /* Max data length, check controller limits and alignment */
495a5356aefSYogesh Narayan Gaur if (op->data.dir == SPI_MEM_DATA_IN &&
496a5356aefSYogesh Narayan Gaur (op->data.nbytes > f->devtype_data->ahb_buf_size ||
497a5356aefSYogesh Narayan Gaur (op->data.nbytes > f->devtype_data->rxfifo - 4 &&
498a5356aefSYogesh Narayan Gaur !IS_ALIGNED(op->data.nbytes, 8))))
499a5356aefSYogesh Narayan Gaur return false;
500a5356aefSYogesh Narayan Gaur
501a5356aefSYogesh Narayan Gaur if (op->data.dir == SPI_MEM_DATA_OUT &&
502a5356aefSYogesh Narayan Gaur op->data.nbytes > f->devtype_data->txfifo)
503a5356aefSYogesh Narayan Gaur return false;
504a5356aefSYogesh Narayan Gaur
505007773e1SMichael Walle return spi_mem_default_supports_op(mem, op);
506a5356aefSYogesh Narayan Gaur }
507a5356aefSYogesh Narayan Gaur
508a5356aefSYogesh Narayan Gaur /* Instead of busy looping invoke readl_poll_timeout functionality. */
fspi_readl_poll_tout(struct nxp_fspi * f,void __iomem * base,u32 mask,u32 delay_us,u32 timeout_us,bool c)509a5356aefSYogesh Narayan Gaur static int fspi_readl_poll_tout(struct nxp_fspi *f, void __iomem *base,
510a5356aefSYogesh Narayan Gaur u32 mask, u32 delay_us,
511a5356aefSYogesh Narayan Gaur u32 timeout_us, bool c)
512a5356aefSYogesh Narayan Gaur {
513a5356aefSYogesh Narayan Gaur u32 reg;
514a5356aefSYogesh Narayan Gaur
515a5356aefSYogesh Narayan Gaur if (!f->devtype_data->little_endian)
516a5356aefSYogesh Narayan Gaur mask = (u32)cpu_to_be32(mask);
517a5356aefSYogesh Narayan Gaur
518a5356aefSYogesh Narayan Gaur if (c)
519a5356aefSYogesh Narayan Gaur return readl_poll_timeout(base, reg, (reg & mask),
520a5356aefSYogesh Narayan Gaur delay_us, timeout_us);
521a5356aefSYogesh Narayan Gaur else
522a5356aefSYogesh Narayan Gaur return readl_poll_timeout(base, reg, !(reg & mask),
523a5356aefSYogesh Narayan Gaur delay_us, timeout_us);
524a5356aefSYogesh Narayan Gaur }
525a5356aefSYogesh Narayan Gaur
526a5356aefSYogesh Narayan Gaur /*
527a5356aefSYogesh Narayan Gaur * If the slave device content being changed by Write/Erase, need to
528a5356aefSYogesh Narayan Gaur * invalidate the AHB buffer. This can be achieved by doing the reset
529a5356aefSYogesh Narayan Gaur * of controller after setting MCR0[SWRESET] bit.
530a5356aefSYogesh Narayan Gaur */
nxp_fspi_invalid(struct nxp_fspi * f)531a5356aefSYogesh Narayan Gaur static inline void nxp_fspi_invalid(struct nxp_fspi *f)
532a5356aefSYogesh Narayan Gaur {
533a5356aefSYogesh Narayan Gaur u32 reg;
534a5356aefSYogesh Narayan Gaur int ret;
535a5356aefSYogesh Narayan Gaur
536a5356aefSYogesh Narayan Gaur reg = fspi_readl(f, f->iobase + FSPI_MCR0);
537a5356aefSYogesh Narayan Gaur fspi_writel(f, reg | FSPI_MCR0_SWRST, f->iobase + FSPI_MCR0);
538a5356aefSYogesh Narayan Gaur
539a5356aefSYogesh Narayan Gaur /* w1c register, wait unit clear */
540a5356aefSYogesh Narayan Gaur ret = fspi_readl_poll_tout(f, f->iobase + FSPI_MCR0,
541a5356aefSYogesh Narayan Gaur FSPI_MCR0_SWRST, 0, POLL_TOUT, false);
542a5356aefSYogesh Narayan Gaur WARN_ON(ret);
543a5356aefSYogesh Narayan Gaur }
544a5356aefSYogesh Narayan Gaur
nxp_fspi_prepare_lut(struct nxp_fspi * f,const struct spi_mem_op * op)545a5356aefSYogesh Narayan Gaur static void nxp_fspi_prepare_lut(struct nxp_fspi *f,
546a5356aefSYogesh Narayan Gaur const struct spi_mem_op *op)
547a5356aefSYogesh Narayan Gaur {
548a5356aefSYogesh Narayan Gaur void __iomem *base = f->iobase;
549a5356aefSYogesh Narayan Gaur u32 lutval[4] = {};
550a5356aefSYogesh Narayan Gaur int lutidx = 1, i;
55145f690faSHaibo Chen u32 lut_offset = (f->devtype_data->lut_num - 1) * 4 * 4;
55245f690faSHaibo Chen u32 target_lut_reg;
553a5356aefSYogesh Narayan Gaur
554a5356aefSYogesh Narayan Gaur /* cmd */
555a5356aefSYogesh Narayan Gaur lutval[0] |= LUT_DEF(0, LUT_CMD, LUT_PAD(op->cmd.buswidth),
556a5356aefSYogesh Narayan Gaur op->cmd.opcode);
557a5356aefSYogesh Narayan Gaur
558a5356aefSYogesh Narayan Gaur /* addr bytes */
559a5356aefSYogesh Narayan Gaur if (op->addr.nbytes) {
560a5356aefSYogesh Narayan Gaur lutval[lutidx / 2] |= LUT_DEF(lutidx, LUT_ADDR,
561a5356aefSYogesh Narayan Gaur LUT_PAD(op->addr.buswidth),
562a5356aefSYogesh Narayan Gaur op->addr.nbytes * 8);
563a5356aefSYogesh Narayan Gaur lutidx++;
564a5356aefSYogesh Narayan Gaur }
565a5356aefSYogesh Narayan Gaur
566a5356aefSYogesh Narayan Gaur /* dummy bytes, if needed */
567a5356aefSYogesh Narayan Gaur if (op->dummy.nbytes) {
568a5356aefSYogesh Narayan Gaur lutval[lutidx / 2] |= LUT_DEF(lutidx, LUT_DUMMY,
569a5356aefSYogesh Narayan Gaur /*
570a5356aefSYogesh Narayan Gaur * Due to FlexSPI controller limitation number of PAD for dummy
571a5356aefSYogesh Narayan Gaur * buswidth needs to be programmed as equal to data buswidth.
572a5356aefSYogesh Narayan Gaur */
573a5356aefSYogesh Narayan Gaur LUT_PAD(op->data.buswidth),
574a5356aefSYogesh Narayan Gaur op->dummy.nbytes * 8 /
575a5356aefSYogesh Narayan Gaur op->dummy.buswidth);
576a5356aefSYogesh Narayan Gaur lutidx++;
577a5356aefSYogesh Narayan Gaur }
578a5356aefSYogesh Narayan Gaur
579a5356aefSYogesh Narayan Gaur /* read/write data bytes */
580a5356aefSYogesh Narayan Gaur if (op->data.nbytes) {
581a5356aefSYogesh Narayan Gaur lutval[lutidx / 2] |= LUT_DEF(lutidx,
582a5356aefSYogesh Narayan Gaur op->data.dir == SPI_MEM_DATA_IN ?
583a5356aefSYogesh Narayan Gaur LUT_NXP_READ : LUT_NXP_WRITE,
584a5356aefSYogesh Narayan Gaur LUT_PAD(op->data.buswidth),
585a5356aefSYogesh Narayan Gaur 0);
586a5356aefSYogesh Narayan Gaur lutidx++;
587a5356aefSYogesh Narayan Gaur }
588a5356aefSYogesh Narayan Gaur
589a5356aefSYogesh Narayan Gaur /* stop condition. */
590a5356aefSYogesh Narayan Gaur lutval[lutidx / 2] |= LUT_DEF(lutidx, LUT_STOP, 0, 0);
591a5356aefSYogesh Narayan Gaur
592a5356aefSYogesh Narayan Gaur /* unlock LUT */
593a5356aefSYogesh Narayan Gaur fspi_writel(f, FSPI_LUTKEY_VALUE, f->iobase + FSPI_LUTKEY);
594a5356aefSYogesh Narayan Gaur fspi_writel(f, FSPI_LCKER_UNLOCK, f->iobase + FSPI_LCKCR);
595a5356aefSYogesh Narayan Gaur
596a5356aefSYogesh Narayan Gaur /* fill LUT */
59745f690faSHaibo Chen for (i = 0; i < ARRAY_SIZE(lutval); i++) {
59845f690faSHaibo Chen target_lut_reg = FSPI_LUT_BASE + lut_offset + i * 4;
59945f690faSHaibo Chen fspi_writel(f, lutval[i], base + target_lut_reg);
60045f690faSHaibo Chen }
601a5356aefSYogesh Narayan Gaur
60231e92cbfSKuldeep Singh dev_dbg(f->dev, "CMD[%x] lutval[0:%x \t 1:%x \t 2:%x \t 3:%x], size: 0x%08x\n",
60331e92cbfSKuldeep Singh op->cmd.opcode, lutval[0], lutval[1], lutval[2], lutval[3], op->data.nbytes);
604a5356aefSYogesh Narayan Gaur
605a5356aefSYogesh Narayan Gaur /* lock LUT */
606a5356aefSYogesh Narayan Gaur fspi_writel(f, FSPI_LUTKEY_VALUE, f->iobase + FSPI_LUTKEY);
607a5356aefSYogesh Narayan Gaur fspi_writel(f, FSPI_LCKER_LOCK, f->iobase + FSPI_LCKCR);
608a5356aefSYogesh Narayan Gaur }
609a5356aefSYogesh Narayan Gaur
nxp_fspi_clk_prep_enable(struct nxp_fspi * f)610a5356aefSYogesh Narayan Gaur static int nxp_fspi_clk_prep_enable(struct nxp_fspi *f)
611a5356aefSYogesh Narayan Gaur {
612a5356aefSYogesh Narayan Gaur int ret;
613a5356aefSYogesh Narayan Gaur
6144b9ef436SAndy Shevchenko if (is_acpi_node(dev_fwnode(f->dev)))
61555ab8487Skuldip dwivedi return 0;
61655ab8487Skuldip dwivedi
617a5356aefSYogesh Narayan Gaur ret = clk_prepare_enable(f->clk_en);
618a5356aefSYogesh Narayan Gaur if (ret)
619a5356aefSYogesh Narayan Gaur return ret;
620a5356aefSYogesh Narayan Gaur
621a5356aefSYogesh Narayan Gaur ret = clk_prepare_enable(f->clk);
622a5356aefSYogesh Narayan Gaur if (ret) {
623a5356aefSYogesh Narayan Gaur clk_disable_unprepare(f->clk_en);
624a5356aefSYogesh Narayan Gaur return ret;
625a5356aefSYogesh Narayan Gaur }
626a5356aefSYogesh Narayan Gaur
627a5356aefSYogesh Narayan Gaur return 0;
628a5356aefSYogesh Narayan Gaur }
629a5356aefSYogesh Narayan Gaur
nxp_fspi_clk_disable_unprep(struct nxp_fspi * f)63055ab8487Skuldip dwivedi static int nxp_fspi_clk_disable_unprep(struct nxp_fspi *f)
631a5356aefSYogesh Narayan Gaur {
6324b9ef436SAndy Shevchenko if (is_acpi_node(dev_fwnode(f->dev)))
63355ab8487Skuldip dwivedi return 0;
63455ab8487Skuldip dwivedi
635a5356aefSYogesh Narayan Gaur clk_disable_unprepare(f->clk);
636a5356aefSYogesh Narayan Gaur clk_disable_unprepare(f->clk_en);
63755ab8487Skuldip dwivedi
63855ab8487Skuldip dwivedi return 0;
639a5356aefSYogesh Narayan Gaur }
640a5356aefSYogesh Narayan Gaur
nxp_fspi_dll_calibration(struct nxp_fspi * f)64199d822b3SHaibo Chen static void nxp_fspi_dll_calibration(struct nxp_fspi *f)
64299d822b3SHaibo Chen {
64399d822b3SHaibo Chen int ret;
64499d822b3SHaibo Chen
64599d822b3SHaibo Chen /* Reset the DLL, set the DLLRESET to 1 and then set to 0 */
64699d822b3SHaibo Chen fspi_writel(f, FSPI_DLLACR_DLLRESET, f->iobase + FSPI_DLLACR);
64799d822b3SHaibo Chen fspi_writel(f, FSPI_DLLBCR_DLLRESET, f->iobase + FSPI_DLLBCR);
64899d822b3SHaibo Chen fspi_writel(f, 0, f->iobase + FSPI_DLLACR);
64999d822b3SHaibo Chen fspi_writel(f, 0, f->iobase + FSPI_DLLBCR);
65099d822b3SHaibo Chen
65199d822b3SHaibo Chen /*
65299d822b3SHaibo Chen * Enable the DLL calibration mode.
65399d822b3SHaibo Chen * The delay target for slave delay line is:
65499d822b3SHaibo Chen * ((SLVDLYTARGET+1) * 1/32 * clock cycle of reference clock.
65599d822b3SHaibo Chen * When clock rate > 100MHz, recommend SLVDLYTARGET is 0xF, which
65699d822b3SHaibo Chen * means half of clock cycle of reference clock.
65799d822b3SHaibo Chen */
65899d822b3SHaibo Chen fspi_writel(f, FSPI_DLLACR_DLLEN | FSPI_DLLACR_SLVDLY(0xF),
65999d822b3SHaibo Chen f->iobase + FSPI_DLLACR);
66099d822b3SHaibo Chen fspi_writel(f, FSPI_DLLBCR_DLLEN | FSPI_DLLBCR_SLVDLY(0xF),
66199d822b3SHaibo Chen f->iobase + FSPI_DLLBCR);
66299d822b3SHaibo Chen
66399d822b3SHaibo Chen /* Wait to get REF/SLV lock */
66499d822b3SHaibo Chen ret = fspi_readl_poll_tout(f, f->iobase + FSPI_STS2, FSPI_STS2_AB_LOCK,
66599d822b3SHaibo Chen 0, POLL_TOUT, true);
66699d822b3SHaibo Chen if (ret)
66799d822b3SHaibo Chen dev_warn(f->dev, "DLL lock failed, please fix it!\n");
66899d822b3SHaibo Chen }
66999d822b3SHaibo Chen
670a5356aefSYogesh Narayan Gaur /*
671a5356aefSYogesh Narayan Gaur * In FlexSPI controller, flash access is based on value of FSPI_FLSHXXCR0
672a5356aefSYogesh Narayan Gaur * register and start base address of the slave device.
673a5356aefSYogesh Narayan Gaur *
674a5356aefSYogesh Narayan Gaur * (Higher address)
675a5356aefSYogesh Narayan Gaur * -------- <-- FLSHB2CR0
676a5356aefSYogesh Narayan Gaur * | B2 |
677a5356aefSYogesh Narayan Gaur * | |
678a5356aefSYogesh Narayan Gaur * B2 start address --> -------- <-- FLSHB1CR0
679a5356aefSYogesh Narayan Gaur * | B1 |
680a5356aefSYogesh Narayan Gaur * | |
681a5356aefSYogesh Narayan Gaur * B1 start address --> -------- <-- FLSHA2CR0
682a5356aefSYogesh Narayan Gaur * | A2 |
683a5356aefSYogesh Narayan Gaur * | |
684a5356aefSYogesh Narayan Gaur * A2 start address --> -------- <-- FLSHA1CR0
685a5356aefSYogesh Narayan Gaur * | A1 |
686a5356aefSYogesh Narayan Gaur * | |
687a5356aefSYogesh Narayan Gaur * A1 start address --> -------- (Lower address)
688a5356aefSYogesh Narayan Gaur *
689a5356aefSYogesh Narayan Gaur *
690a5356aefSYogesh Narayan Gaur * Start base address defines the starting address range for given CS and
691a5356aefSYogesh Narayan Gaur * FSPI_FLSHXXCR0 defines the size of the slave device connected at given CS.
692a5356aefSYogesh Narayan Gaur *
693a5356aefSYogesh Narayan Gaur * But, different targets are having different combinations of number of CS,
694a5356aefSYogesh Narayan Gaur * some targets only have single CS or two CS covering controller's full
695a5356aefSYogesh Narayan Gaur * memory mapped space area.
696a5356aefSYogesh Narayan Gaur * Thus, implementation is being done as independent of the size and number
697a5356aefSYogesh Narayan Gaur * of the connected slave device.
698a5356aefSYogesh Narayan Gaur * Assign controller memory mapped space size as the size to the connected
699a5356aefSYogesh Narayan Gaur * slave device.
700a5356aefSYogesh Narayan Gaur * Mark FLSHxxCR0 as zero initially and then assign value only to the selected
701a5356aefSYogesh Narayan Gaur * chip-select Flash configuration register.
702a5356aefSYogesh Narayan Gaur *
703a5356aefSYogesh Narayan Gaur * For e.g. to access CS2 (B1), FLSHB1CR0 register would be equal to the
704a5356aefSYogesh Narayan Gaur * memory mapped size of the controller.
705a5356aefSYogesh Narayan Gaur * Value for rest of the CS FLSHxxCR0 register would be zero.
706a5356aefSYogesh Narayan Gaur *
707a5356aefSYogesh Narayan Gaur */
nxp_fspi_select_mem(struct nxp_fspi * f,struct spi_device * spi)708a5356aefSYogesh Narayan Gaur static void nxp_fspi_select_mem(struct nxp_fspi *f, struct spi_device *spi)
709a5356aefSYogesh Narayan Gaur {
710a5356aefSYogesh Narayan Gaur unsigned long rate = spi->max_speed_hz;
711a5356aefSYogesh Narayan Gaur int ret;
712a5356aefSYogesh Narayan Gaur uint64_t size_kb;
713a5356aefSYogesh Narayan Gaur
714a5356aefSYogesh Narayan Gaur /*
715a5356aefSYogesh Narayan Gaur * Return, if previously selected slave device is same as current
716a5356aefSYogesh Narayan Gaur * requested slave device.
717a5356aefSYogesh Narayan Gaur */
7189e264f3fSAmit Kumar Mahapatra via Alsa-devel if (f->selected == spi_get_chipselect(spi, 0))
719a5356aefSYogesh Narayan Gaur return;
720a5356aefSYogesh Narayan Gaur
721a5356aefSYogesh Narayan Gaur /* Reset FLSHxxCR0 registers */
722a5356aefSYogesh Narayan Gaur fspi_writel(f, 0, f->iobase + FSPI_FLSHA1CR0);
723a5356aefSYogesh Narayan Gaur fspi_writel(f, 0, f->iobase + FSPI_FLSHA2CR0);
724a5356aefSYogesh Narayan Gaur fspi_writel(f, 0, f->iobase + FSPI_FLSHB1CR0);
725a5356aefSYogesh Narayan Gaur fspi_writel(f, 0, f->iobase + FSPI_FLSHB2CR0);
726a5356aefSYogesh Narayan Gaur
727a5356aefSYogesh Narayan Gaur /* Assign controller memory mapped space as size, KBytes, of flash. */
728a5356aefSYogesh Narayan Gaur size_kb = FSPI_FLSHXCR0_SZ(f->memmap_phy_size);
729a5356aefSYogesh Narayan Gaur
730a5356aefSYogesh Narayan Gaur fspi_writel(f, size_kb, f->iobase + FSPI_FLSHA1CR0 +
7319e264f3fSAmit Kumar Mahapatra via Alsa-devel 4 * spi_get_chipselect(spi, 0));
732a5356aefSYogesh Narayan Gaur
7339e264f3fSAmit Kumar Mahapatra via Alsa-devel dev_dbg(f->dev, "Slave device [CS:%x] selected\n", spi_get_chipselect(spi, 0));
734a5356aefSYogesh Narayan Gaur
735a5356aefSYogesh Narayan Gaur nxp_fspi_clk_disable_unprep(f);
736a5356aefSYogesh Narayan Gaur
737a5356aefSYogesh Narayan Gaur ret = clk_set_rate(f->clk, rate);
738a5356aefSYogesh Narayan Gaur if (ret)
739a5356aefSYogesh Narayan Gaur return;
740a5356aefSYogesh Narayan Gaur
741a5356aefSYogesh Narayan Gaur ret = nxp_fspi_clk_prep_enable(f);
742a5356aefSYogesh Narayan Gaur if (ret)
743a5356aefSYogesh Narayan Gaur return;
744a5356aefSYogesh Narayan Gaur
74599d822b3SHaibo Chen /*
74699d822b3SHaibo Chen * If clock rate > 100MHz, then switch from DLL override mode to
74799d822b3SHaibo Chen * DLL calibration mode.
74899d822b3SHaibo Chen */
74999d822b3SHaibo Chen if (rate > 100000000)
75099d822b3SHaibo Chen nxp_fspi_dll_calibration(f);
75199d822b3SHaibo Chen
7529e264f3fSAmit Kumar Mahapatra via Alsa-devel f->selected = spi_get_chipselect(spi, 0);
753a5356aefSYogesh Narayan Gaur }
754a5356aefSYogesh Narayan Gaur
nxp_fspi_read_ahb(struct nxp_fspi * f,const struct spi_mem_op * op)755d166a735SHan Xu static int nxp_fspi_read_ahb(struct nxp_fspi *f, const struct spi_mem_op *op)
756a5356aefSYogesh Narayan Gaur {
757d166a735SHan Xu u32 start = op->addr.val;
758a5356aefSYogesh Narayan Gaur u32 len = op->data.nbytes;
759a5356aefSYogesh Narayan Gaur
760d166a735SHan Xu /* if necessary, ioremap before AHB read */
761d166a735SHan Xu if ((!f->ahb_addr) || start < f->memmap_start ||
762d166a735SHan Xu start + len > f->memmap_start + f->memmap_len) {
763d166a735SHan Xu if (f->ahb_addr)
764d166a735SHan Xu iounmap(f->ahb_addr);
765d166a735SHan Xu
766d166a735SHan Xu f->memmap_start = start;
767d166a735SHan Xu f->memmap_len = len > NXP_FSPI_MIN_IOMAP ?
768d166a735SHan Xu len : NXP_FSPI_MIN_IOMAP;
769d166a735SHan Xu
770dab501d3SHan Xu f->ahb_addr = ioremap(f->memmap_phy + f->memmap_start,
771d166a735SHan Xu f->memmap_len);
772d166a735SHan Xu
773d166a735SHan Xu if (!f->ahb_addr) {
774d166a735SHan Xu dev_err(f->dev, "failed to alloc memory\n");
775d166a735SHan Xu return -ENOMEM;
776d166a735SHan Xu }
777d166a735SHan Xu }
778d166a735SHan Xu
779a5356aefSYogesh Narayan Gaur /* Read out the data directly from the AHB buffer. */
780d166a735SHan Xu memcpy_fromio(op->data.buf.in,
781d166a735SHan Xu f->ahb_addr + start - f->memmap_start, len);
782d166a735SHan Xu
783d166a735SHan Xu return 0;
784a5356aefSYogesh Narayan Gaur }
785a5356aefSYogesh Narayan Gaur
nxp_fspi_fill_txfifo(struct nxp_fspi * f,const struct spi_mem_op * op)786a5356aefSYogesh Narayan Gaur static void nxp_fspi_fill_txfifo(struct nxp_fspi *f,
787a5356aefSYogesh Narayan Gaur const struct spi_mem_op *op)
788a5356aefSYogesh Narayan Gaur {
789a5356aefSYogesh Narayan Gaur void __iomem *base = f->iobase;
790a5356aefSYogesh Narayan Gaur int i, ret;
791a5356aefSYogesh Narayan Gaur u8 *buf = (u8 *) op->data.buf.out;
792a5356aefSYogesh Narayan Gaur
793a5356aefSYogesh Narayan Gaur /* clear the TX FIFO. */
794a5356aefSYogesh Narayan Gaur fspi_writel(f, FSPI_IPTXFCR_CLR, base + FSPI_IPTXFCR);
795a5356aefSYogesh Narayan Gaur
796a5356aefSYogesh Narayan Gaur /*
797a5356aefSYogesh Narayan Gaur * Default value of water mark level is 8 bytes, hence in single
798a5356aefSYogesh Narayan Gaur * write request controller can write max 8 bytes of data.
799a5356aefSYogesh Narayan Gaur */
800a5356aefSYogesh Narayan Gaur
801a5356aefSYogesh Narayan Gaur for (i = 0; i < ALIGN_DOWN(op->data.nbytes, 8); i += 8) {
802a5356aefSYogesh Narayan Gaur /* Wait for TXFIFO empty */
803a5356aefSYogesh Narayan Gaur ret = fspi_readl_poll_tout(f, f->iobase + FSPI_INTR,
804a5356aefSYogesh Narayan Gaur FSPI_INTR_IPTXWE, 0,
805a5356aefSYogesh Narayan Gaur POLL_TOUT, true);
806a5356aefSYogesh Narayan Gaur WARN_ON(ret);
807a5356aefSYogesh Narayan Gaur
808a5356aefSYogesh Narayan Gaur fspi_writel(f, *(u32 *) (buf + i), base + FSPI_TFDR);
809a5356aefSYogesh Narayan Gaur fspi_writel(f, *(u32 *) (buf + i + 4), base + FSPI_TFDR + 4);
810a5356aefSYogesh Narayan Gaur fspi_writel(f, FSPI_INTR_IPTXWE, base + FSPI_INTR);
811a5356aefSYogesh Narayan Gaur }
812a5356aefSYogesh Narayan Gaur
813a5356aefSYogesh Narayan Gaur if (i < op->data.nbytes) {
814a5356aefSYogesh Narayan Gaur u32 data = 0;
815a5356aefSYogesh Narayan Gaur int j;
816af9ca9caSHan Xu int remaining = op->data.nbytes - i;
817a5356aefSYogesh Narayan Gaur /* Wait for TXFIFO empty */
818a5356aefSYogesh Narayan Gaur ret = fspi_readl_poll_tout(f, f->iobase + FSPI_INTR,
819a5356aefSYogesh Narayan Gaur FSPI_INTR_IPTXWE, 0,
820a5356aefSYogesh Narayan Gaur POLL_TOUT, true);
821a5356aefSYogesh Narayan Gaur WARN_ON(ret);
822a5356aefSYogesh Narayan Gaur
823af9ca9caSHan Xu for (j = 0; j < ALIGN(remaining, 4); j += 4) {
824af9ca9caSHan Xu memcpy(&data, buf + i + j, min_t(int, 4, remaining - j));
825a5356aefSYogesh Narayan Gaur fspi_writel(f, data, base + FSPI_TFDR + j);
826a5356aefSYogesh Narayan Gaur }
827a5356aefSYogesh Narayan Gaur fspi_writel(f, FSPI_INTR_IPTXWE, base + FSPI_INTR);
828a5356aefSYogesh Narayan Gaur }
829a5356aefSYogesh Narayan Gaur }
830a5356aefSYogesh Narayan Gaur
nxp_fspi_read_rxfifo(struct nxp_fspi * f,const struct spi_mem_op * op)831a5356aefSYogesh Narayan Gaur static void nxp_fspi_read_rxfifo(struct nxp_fspi *f,
832a5356aefSYogesh Narayan Gaur const struct spi_mem_op *op)
833a5356aefSYogesh Narayan Gaur {
834a5356aefSYogesh Narayan Gaur void __iomem *base = f->iobase;
835a5356aefSYogesh Narayan Gaur int i, ret;
836a5356aefSYogesh Narayan Gaur int len = op->data.nbytes;
837a5356aefSYogesh Narayan Gaur u8 *buf = (u8 *) op->data.buf.in;
838a5356aefSYogesh Narayan Gaur
839a5356aefSYogesh Narayan Gaur /*
840a5356aefSYogesh Narayan Gaur * Default value of water mark level is 8 bytes, hence in single
841a5356aefSYogesh Narayan Gaur * read request controller can read max 8 bytes of data.
842a5356aefSYogesh Narayan Gaur */
843a5356aefSYogesh Narayan Gaur for (i = 0; i < ALIGN_DOWN(len, 8); i += 8) {
844a5356aefSYogesh Narayan Gaur /* Wait for RXFIFO available */
845a5356aefSYogesh Narayan Gaur ret = fspi_readl_poll_tout(f, f->iobase + FSPI_INTR,
846a5356aefSYogesh Narayan Gaur FSPI_INTR_IPRXWA, 0,
847a5356aefSYogesh Narayan Gaur POLL_TOUT, true);
848a5356aefSYogesh Narayan Gaur WARN_ON(ret);
849a5356aefSYogesh Narayan Gaur
850a5356aefSYogesh Narayan Gaur *(u32 *)(buf + i) = fspi_readl(f, base + FSPI_RFDR);
851a5356aefSYogesh Narayan Gaur *(u32 *)(buf + i + 4) = fspi_readl(f, base + FSPI_RFDR + 4);
852a5356aefSYogesh Narayan Gaur /* move the FIFO pointer */
853a5356aefSYogesh Narayan Gaur fspi_writel(f, FSPI_INTR_IPRXWA, base + FSPI_INTR);
854a5356aefSYogesh Narayan Gaur }
855a5356aefSYogesh Narayan Gaur
856a5356aefSYogesh Narayan Gaur if (i < len) {
857a5356aefSYogesh Narayan Gaur u32 tmp;
858a5356aefSYogesh Narayan Gaur int size, j;
859a5356aefSYogesh Narayan Gaur
860a5356aefSYogesh Narayan Gaur buf = op->data.buf.in + i;
861a5356aefSYogesh Narayan Gaur /* Wait for RXFIFO available */
862a5356aefSYogesh Narayan Gaur ret = fspi_readl_poll_tout(f, f->iobase + FSPI_INTR,
863a5356aefSYogesh Narayan Gaur FSPI_INTR_IPRXWA, 0,
864a5356aefSYogesh Narayan Gaur POLL_TOUT, true);
865a5356aefSYogesh Narayan Gaur WARN_ON(ret);
866a5356aefSYogesh Narayan Gaur
867a5356aefSYogesh Narayan Gaur len = op->data.nbytes - i;
868a5356aefSYogesh Narayan Gaur for (j = 0; j < op->data.nbytes - i; j += 4) {
869a5356aefSYogesh Narayan Gaur tmp = fspi_readl(f, base + FSPI_RFDR + j);
870a5356aefSYogesh Narayan Gaur size = min(len, 4);
871a5356aefSYogesh Narayan Gaur memcpy(buf + j, &tmp, size);
872a5356aefSYogesh Narayan Gaur len -= size;
873a5356aefSYogesh Narayan Gaur }
874a5356aefSYogesh Narayan Gaur }
875a5356aefSYogesh Narayan Gaur
876a5356aefSYogesh Narayan Gaur /* invalid the RXFIFO */
877a5356aefSYogesh Narayan Gaur fspi_writel(f, FSPI_IPRXFCR_CLR, base + FSPI_IPRXFCR);
878a5356aefSYogesh Narayan Gaur /* move the FIFO pointer */
879a5356aefSYogesh Narayan Gaur fspi_writel(f, FSPI_INTR_IPRXWA, base + FSPI_INTR);
880a5356aefSYogesh Narayan Gaur }
881a5356aefSYogesh Narayan Gaur
nxp_fspi_do_op(struct nxp_fspi * f,const struct spi_mem_op * op)882a5356aefSYogesh Narayan Gaur static int nxp_fspi_do_op(struct nxp_fspi *f, const struct spi_mem_op *op)
883a5356aefSYogesh Narayan Gaur {
884a5356aefSYogesh Narayan Gaur void __iomem *base = f->iobase;
885a5356aefSYogesh Narayan Gaur int seqnum = 0;
886a5356aefSYogesh Narayan Gaur int err = 0;
88745f690faSHaibo Chen u32 reg, seqid_lut;
888a5356aefSYogesh Narayan Gaur
889a5356aefSYogesh Narayan Gaur reg = fspi_readl(f, base + FSPI_IPRXFCR);
890a5356aefSYogesh Narayan Gaur /* invalid RXFIFO first */
891a5356aefSYogesh Narayan Gaur reg &= ~FSPI_IPRXFCR_DMA_EN;
892a5356aefSYogesh Narayan Gaur reg = reg | FSPI_IPRXFCR_CLR;
893a5356aefSYogesh Narayan Gaur fspi_writel(f, reg, base + FSPI_IPRXFCR);
894a5356aefSYogesh Narayan Gaur
895a5356aefSYogesh Narayan Gaur init_completion(&f->c);
896a5356aefSYogesh Narayan Gaur
897a5356aefSYogesh Narayan Gaur fspi_writel(f, op->addr.val, base + FSPI_IPCR0);
898a5356aefSYogesh Narayan Gaur /*
899a5356aefSYogesh Narayan Gaur * Always start the sequence at the same index since we update
900a5356aefSYogesh Narayan Gaur * the LUT at each exec_op() call. And also specify the DATA
901a5356aefSYogesh Narayan Gaur * length, since it's has not been specified in the LUT.
902a5356aefSYogesh Narayan Gaur */
90345f690faSHaibo Chen seqid_lut = f->devtype_data->lut_num - 1;
904a5356aefSYogesh Narayan Gaur fspi_writel(f, op->data.nbytes |
90545f690faSHaibo Chen (seqid_lut << FSPI_IPCR1_SEQID_SHIFT) |
906a5356aefSYogesh Narayan Gaur (seqnum << FSPI_IPCR1_SEQNUM_SHIFT),
907a5356aefSYogesh Narayan Gaur base + FSPI_IPCR1);
908a5356aefSYogesh Narayan Gaur
909a5356aefSYogesh Narayan Gaur /* Trigger the LUT now. */
910a5356aefSYogesh Narayan Gaur fspi_writel(f, FSPI_IPCMD_TRG, base + FSPI_IPCMD);
911a5356aefSYogesh Narayan Gaur
912a5356aefSYogesh Narayan Gaur /* Wait for the interrupt. */
913a5356aefSYogesh Narayan Gaur if (!wait_for_completion_timeout(&f->c, msecs_to_jiffies(1000)))
914a5356aefSYogesh Narayan Gaur err = -ETIMEDOUT;
915a5356aefSYogesh Narayan Gaur
916a5356aefSYogesh Narayan Gaur /* Invoke IP data read, if request is of data read. */
917a5356aefSYogesh Narayan Gaur if (!err && op->data.nbytes && op->data.dir == SPI_MEM_DATA_IN)
918a5356aefSYogesh Narayan Gaur nxp_fspi_read_rxfifo(f, op);
919a5356aefSYogesh Narayan Gaur
920a5356aefSYogesh Narayan Gaur return err;
921a5356aefSYogesh Narayan Gaur }
922a5356aefSYogesh Narayan Gaur
nxp_fspi_exec_op(struct spi_mem * mem,const struct spi_mem_op * op)923a5356aefSYogesh Narayan Gaur static int nxp_fspi_exec_op(struct spi_mem *mem, const struct spi_mem_op *op)
924a5356aefSYogesh Narayan Gaur {
925a5356aefSYogesh Narayan Gaur struct nxp_fspi *f = spi_controller_get_devdata(mem->spi->master);
926a5356aefSYogesh Narayan Gaur int err = 0;
927a5356aefSYogesh Narayan Gaur
928a5356aefSYogesh Narayan Gaur mutex_lock(&f->lock);
929a5356aefSYogesh Narayan Gaur
930a5356aefSYogesh Narayan Gaur /* Wait for controller being ready. */
931a5356aefSYogesh Narayan Gaur err = fspi_readl_poll_tout(f, f->iobase + FSPI_STS0,
932a5356aefSYogesh Narayan Gaur FSPI_STS0_ARB_IDLE, 1, POLL_TOUT, true);
933a5356aefSYogesh Narayan Gaur WARN_ON(err);
934a5356aefSYogesh Narayan Gaur
935a5356aefSYogesh Narayan Gaur nxp_fspi_select_mem(f, mem->spi);
936a5356aefSYogesh Narayan Gaur
937a5356aefSYogesh Narayan Gaur nxp_fspi_prepare_lut(f, op);
938a5356aefSYogesh Narayan Gaur /*
93931e92cbfSKuldeep Singh * If we have large chunks of data, we read them through the AHB bus by
94031e92cbfSKuldeep Singh * accessing the mapped memory. In all other cases we use IP commands
94131e92cbfSKuldeep Singh * to access the flash. Read via AHB bus may be corrupted due to
94231e92cbfSKuldeep Singh * existence of an errata and therefore discard AHB read in such cases.
943a5356aefSYogesh Narayan Gaur */
944a5356aefSYogesh Narayan Gaur if (op->data.nbytes > (f->devtype_data->rxfifo - 4) &&
94531e92cbfSKuldeep Singh op->data.dir == SPI_MEM_DATA_IN &&
94631e92cbfSKuldeep Singh !needs_ip_only(f)) {
947d166a735SHan Xu err = nxp_fspi_read_ahb(f, op);
948a5356aefSYogesh Narayan Gaur } else {
949a5356aefSYogesh Narayan Gaur if (op->data.nbytes && op->data.dir == SPI_MEM_DATA_OUT)
950a5356aefSYogesh Narayan Gaur nxp_fspi_fill_txfifo(f, op);
951a5356aefSYogesh Narayan Gaur
952a5356aefSYogesh Narayan Gaur err = nxp_fspi_do_op(f, op);
953a5356aefSYogesh Narayan Gaur }
954a5356aefSYogesh Narayan Gaur
955a5356aefSYogesh Narayan Gaur /* Invalidate the data in the AHB buffer. */
956a5356aefSYogesh Narayan Gaur nxp_fspi_invalid(f);
957a5356aefSYogesh Narayan Gaur
958a5356aefSYogesh Narayan Gaur mutex_unlock(&f->lock);
959a5356aefSYogesh Narayan Gaur
960a5356aefSYogesh Narayan Gaur return err;
961a5356aefSYogesh Narayan Gaur }
962a5356aefSYogesh Narayan Gaur
nxp_fspi_adjust_op_size(struct spi_mem * mem,struct spi_mem_op * op)963a5356aefSYogesh Narayan Gaur static int nxp_fspi_adjust_op_size(struct spi_mem *mem, struct spi_mem_op *op)
964a5356aefSYogesh Narayan Gaur {
965a5356aefSYogesh Narayan Gaur struct nxp_fspi *f = spi_controller_get_devdata(mem->spi->master);
966a5356aefSYogesh Narayan Gaur
967a5356aefSYogesh Narayan Gaur if (op->data.dir == SPI_MEM_DATA_OUT) {
968a5356aefSYogesh Narayan Gaur if (op->data.nbytes > f->devtype_data->txfifo)
969a5356aefSYogesh Narayan Gaur op->data.nbytes = f->devtype_data->txfifo;
970a5356aefSYogesh Narayan Gaur } else {
971a5356aefSYogesh Narayan Gaur if (op->data.nbytes > f->devtype_data->ahb_buf_size)
972a5356aefSYogesh Narayan Gaur op->data.nbytes = f->devtype_data->ahb_buf_size;
973a5356aefSYogesh Narayan Gaur else if (op->data.nbytes > (f->devtype_data->rxfifo - 4))
974a5356aefSYogesh Narayan Gaur op->data.nbytes = ALIGN_DOWN(op->data.nbytes, 8);
975a5356aefSYogesh Narayan Gaur }
976a5356aefSYogesh Narayan Gaur
97731e92cbfSKuldeep Singh /* Limit data bytes to RX FIFO in case of IP read only */
97831e92cbfSKuldeep Singh if (op->data.dir == SPI_MEM_DATA_IN &&
97931e92cbfSKuldeep Singh needs_ip_only(f) &&
98031e92cbfSKuldeep Singh op->data.nbytes > f->devtype_data->rxfifo)
98131e92cbfSKuldeep Singh op->data.nbytes = f->devtype_data->rxfifo;
98231e92cbfSKuldeep Singh
983a5356aefSYogesh Narayan Gaur return 0;
984a5356aefSYogesh Narayan Gaur }
985a5356aefSYogesh Narayan Gaur
erratum_err050568(struct nxp_fspi * f)98682ce7d0eSKuldeep Singh static void erratum_err050568(struct nxp_fspi *f)
98782ce7d0eSKuldeep Singh {
9886c6c49f2SColin Ian King static const struct soc_device_attribute ls1028a_soc_attr[] = {
98982ce7d0eSKuldeep Singh { .family = "QorIQ LS1028A" },
99082ce7d0eSKuldeep Singh { /* sentinel */ }
99182ce7d0eSKuldeep Singh };
99282ce7d0eSKuldeep Singh struct regmap *map;
99367a12ae5SMichael Walle u32 val, sys_pll_ratio;
99482ce7d0eSKuldeep Singh int ret;
99582ce7d0eSKuldeep Singh
99682ce7d0eSKuldeep Singh /* Check for LS1028A family */
99782ce7d0eSKuldeep Singh if (!soc_device_match(ls1028a_soc_attr)) {
99882ce7d0eSKuldeep Singh dev_dbg(f->dev, "Errata applicable only for LS1028A\n");
99982ce7d0eSKuldeep Singh return;
100082ce7d0eSKuldeep Singh }
100182ce7d0eSKuldeep Singh
100282ce7d0eSKuldeep Singh map = syscon_regmap_lookup_by_compatible("fsl,ls1028a-dcfg");
100382ce7d0eSKuldeep Singh if (IS_ERR(map)) {
100482ce7d0eSKuldeep Singh dev_err(f->dev, "No syscon regmap\n");
100582ce7d0eSKuldeep Singh goto err;
100682ce7d0eSKuldeep Singh }
100782ce7d0eSKuldeep Singh
100882ce7d0eSKuldeep Singh ret = regmap_read(map, DCFG_RCWSR1, &val);
100982ce7d0eSKuldeep Singh if (ret < 0)
101082ce7d0eSKuldeep Singh goto err;
101182ce7d0eSKuldeep Singh
101267a12ae5SMichael Walle sys_pll_ratio = FIELD_GET(SYS_PLL_RAT, val);
101367a12ae5SMichael Walle dev_dbg(f->dev, "val: 0x%08x, sys_pll_ratio: %d\n", val, sys_pll_ratio);
101482ce7d0eSKuldeep Singh
101567a12ae5SMichael Walle /* Use IP bus only if platform clock is 300MHz */
101667a12ae5SMichael Walle if (sys_pll_ratio == 3)
101782ce7d0eSKuldeep Singh f->devtype_data->quirks |= FSPI_QUIRK_USE_IP_ONLY;
101882ce7d0eSKuldeep Singh
101982ce7d0eSKuldeep Singh return;
102082ce7d0eSKuldeep Singh
102182ce7d0eSKuldeep Singh err:
102282ce7d0eSKuldeep Singh dev_err(f->dev, "Errata cannot be executed. Read via IP bus may not work\n");
102382ce7d0eSKuldeep Singh }
102482ce7d0eSKuldeep Singh
nxp_fspi_default_setup(struct nxp_fspi * f)1025a5356aefSYogesh Narayan Gaur static int nxp_fspi_default_setup(struct nxp_fspi *f)
1026a5356aefSYogesh Narayan Gaur {
1027a5356aefSYogesh Narayan Gaur void __iomem *base = f->iobase;
1028a5356aefSYogesh Narayan Gaur int ret, i;
102945f690faSHaibo Chen u32 reg, seqid_lut;
1030a5356aefSYogesh Narayan Gaur
1031a5356aefSYogesh Narayan Gaur /* disable and unprepare clock to avoid glitch pass to controller */
1032a5356aefSYogesh Narayan Gaur nxp_fspi_clk_disable_unprep(f);
1033a5356aefSYogesh Narayan Gaur
1034a5356aefSYogesh Narayan Gaur /* the default frequency, we will change it later if necessary. */
1035a5356aefSYogesh Narayan Gaur ret = clk_set_rate(f->clk, 20000000);
1036a5356aefSYogesh Narayan Gaur if (ret)
1037a5356aefSYogesh Narayan Gaur return ret;
1038a5356aefSYogesh Narayan Gaur
1039a5356aefSYogesh Narayan Gaur ret = nxp_fspi_clk_prep_enable(f);
1040a5356aefSYogesh Narayan Gaur if (ret)
1041a5356aefSYogesh Narayan Gaur return ret;
1042a5356aefSYogesh Narayan Gaur
104382ce7d0eSKuldeep Singh /*
104482ce7d0eSKuldeep Singh * ERR050568: Flash access by FlexSPI AHB command may not work with
104582ce7d0eSKuldeep Singh * platform frequency equal to 300 MHz on LS1028A.
104682ce7d0eSKuldeep Singh * LS1028A reuses LX2160A compatible entry. Make errata applicable for
104782ce7d0eSKuldeep Singh * Layerscape LS1028A platform.
104882ce7d0eSKuldeep Singh */
104982ce7d0eSKuldeep Singh if (of_device_is_compatible(f->dev->of_node, "nxp,lx2160a-fspi"))
105082ce7d0eSKuldeep Singh erratum_err050568(f);
105182ce7d0eSKuldeep Singh
1052a5356aefSYogesh Narayan Gaur /* Reset the module */
1053a5356aefSYogesh Narayan Gaur /* w1c register, wait unit clear */
1054a5356aefSYogesh Narayan Gaur ret = fspi_readl_poll_tout(f, f->iobase + FSPI_MCR0,
1055a5356aefSYogesh Narayan Gaur FSPI_MCR0_SWRST, 0, POLL_TOUT, false);
1056a5356aefSYogesh Narayan Gaur WARN_ON(ret);
1057a5356aefSYogesh Narayan Gaur
1058a5356aefSYogesh Narayan Gaur /* Disable the module */
1059a5356aefSYogesh Narayan Gaur fspi_writel(f, FSPI_MCR0_MDIS, base + FSPI_MCR0);
1060a5356aefSYogesh Narayan Gaur
10611ab09f1dSHaibo Chen /*
10621ab09f1dSHaibo Chen * Config the DLL register to default value, enable the slave clock delay
10631ab09f1dSHaibo Chen * line delay cell override mode, and use 1 fixed delay cell in DLL delay
10641ab09f1dSHaibo Chen * chain, this is the suggested setting when clock rate < 100MHz.
10651ab09f1dSHaibo Chen */
1066a5356aefSYogesh Narayan Gaur fspi_writel(f, FSPI_DLLACR_OVRDEN, base + FSPI_DLLACR);
1067a5356aefSYogesh Narayan Gaur fspi_writel(f, FSPI_DLLBCR_OVRDEN, base + FSPI_DLLBCR);
1068a5356aefSYogesh Narayan Gaur
1069a5356aefSYogesh Narayan Gaur /* enable module */
1070b7461fa5SHan Xu fspi_writel(f, FSPI_MCR0_AHB_TIMEOUT(0xFF) |
1071b7461fa5SHan Xu FSPI_MCR0_IP_TIMEOUT(0xFF) | (u32) FSPI_MCR0_OCTCOMB_EN,
1072a5356aefSYogesh Narayan Gaur base + FSPI_MCR0);
1073a5356aefSYogesh Narayan Gaur
1074a5356aefSYogesh Narayan Gaur /*
1075a5356aefSYogesh Narayan Gaur * Disable same device enable bit and configure all slave devices
1076a5356aefSYogesh Narayan Gaur * independently.
1077a5356aefSYogesh Narayan Gaur */
1078a5356aefSYogesh Narayan Gaur reg = fspi_readl(f, f->iobase + FSPI_MCR2);
1079a5356aefSYogesh Narayan Gaur reg = reg & ~(FSPI_MCR2_SAMEDEVICEEN);
1080a5356aefSYogesh Narayan Gaur fspi_writel(f, reg, base + FSPI_MCR2);
1081a5356aefSYogesh Narayan Gaur
1082a5356aefSYogesh Narayan Gaur /* AHB configuration for access buffer 0~7. */
1083a5356aefSYogesh Narayan Gaur for (i = 0; i < 7; i++)
1084a5356aefSYogesh Narayan Gaur fspi_writel(f, 0, base + FSPI_AHBRX_BUF0CR0 + 4 * i);
1085a5356aefSYogesh Narayan Gaur
1086a5356aefSYogesh Narayan Gaur /*
1087a5356aefSYogesh Narayan Gaur * Set ADATSZ with the maximum AHB buffer size to improve the read
1088a5356aefSYogesh Narayan Gaur * performance.
1089a5356aefSYogesh Narayan Gaur */
1090a5356aefSYogesh Narayan Gaur fspi_writel(f, (f->devtype_data->ahb_buf_size / 8 |
1091a5356aefSYogesh Narayan Gaur FSPI_AHBRXBUF0CR7_PREF), base + FSPI_AHBRX_BUF7CR0);
1092a5356aefSYogesh Narayan Gaur
1093a5356aefSYogesh Narayan Gaur /* prefetch and no start address alignment limitation */
1094a5356aefSYogesh Narayan Gaur fspi_writel(f, FSPI_AHBCR_PREF_EN | FSPI_AHBCR_RDADDROPT,
1095a5356aefSYogesh Narayan Gaur base + FSPI_AHBCR);
1096a5356aefSYogesh Narayan Gaur
109718495676SHan Xu /* Reset the FLSHxCR1 registers. */
109818495676SHan Xu reg = FSPI_FLSHXCR1_TCSH(0x3) | FSPI_FLSHXCR1_TCSS(0x3);
109918495676SHan Xu fspi_writel(f, reg, base + FSPI_FLSHA1CR1);
110018495676SHan Xu fspi_writel(f, reg, base + FSPI_FLSHA2CR1);
110118495676SHan Xu fspi_writel(f, reg, base + FSPI_FLSHB1CR1);
110218495676SHan Xu fspi_writel(f, reg, base + FSPI_FLSHB2CR1);
110318495676SHan Xu
110445f690faSHaibo Chen /*
110545f690faSHaibo Chen * The driver only uses one single LUT entry, that is updated on
110645f690faSHaibo Chen * each call of exec_op(). Index 0 is preset at boot with a basic
110745f690faSHaibo Chen * read operation, so let's use the last entry.
110845f690faSHaibo Chen */
110945f690faSHaibo Chen seqid_lut = f->devtype_data->lut_num - 1;
1110a5356aefSYogesh Narayan Gaur /* AHB Read - Set lut sequence ID for all CS. */
111145f690faSHaibo Chen fspi_writel(f, seqid_lut, base + FSPI_FLSHA1CR2);
111245f690faSHaibo Chen fspi_writel(f, seqid_lut, base + FSPI_FLSHA2CR2);
111345f690faSHaibo Chen fspi_writel(f, seqid_lut, base + FSPI_FLSHB1CR2);
111445f690faSHaibo Chen fspi_writel(f, seqid_lut, base + FSPI_FLSHB2CR2);
1115a5356aefSYogesh Narayan Gaur
1116a5356aefSYogesh Narayan Gaur f->selected = -1;
1117a5356aefSYogesh Narayan Gaur
1118a5356aefSYogesh Narayan Gaur /* enable the interrupt */
1119a5356aefSYogesh Narayan Gaur fspi_writel(f, FSPI_INTEN_IPCMDDONE, base + FSPI_INTEN);
1120a5356aefSYogesh Narayan Gaur
1121a5356aefSYogesh Narayan Gaur return 0;
1122a5356aefSYogesh Narayan Gaur }
1123a5356aefSYogesh Narayan Gaur
nxp_fspi_get_name(struct spi_mem * mem)1124a5356aefSYogesh Narayan Gaur static const char *nxp_fspi_get_name(struct spi_mem *mem)
1125a5356aefSYogesh Narayan Gaur {
1126a5356aefSYogesh Narayan Gaur struct nxp_fspi *f = spi_controller_get_devdata(mem->spi->master);
1127a5356aefSYogesh Narayan Gaur struct device *dev = &mem->spi->dev;
1128a5356aefSYogesh Narayan Gaur const char *name;
1129a5356aefSYogesh Narayan Gaur
1130a5356aefSYogesh Narayan Gaur // Set custom name derived from the platform_device of the controller.
1131a5356aefSYogesh Narayan Gaur if (of_get_available_child_count(f->dev->of_node) == 1)
1132a5356aefSYogesh Narayan Gaur return dev_name(f->dev);
1133a5356aefSYogesh Narayan Gaur
1134a5356aefSYogesh Narayan Gaur name = devm_kasprintf(dev, GFP_KERNEL,
1135a5356aefSYogesh Narayan Gaur "%s-%d", dev_name(f->dev),
11369e264f3fSAmit Kumar Mahapatra via Alsa-devel spi_get_chipselect(mem->spi, 0));
1137a5356aefSYogesh Narayan Gaur
1138a5356aefSYogesh Narayan Gaur if (!name) {
1139a5356aefSYogesh Narayan Gaur dev_err(dev, "failed to get memory for custom flash name\n");
1140a5356aefSYogesh Narayan Gaur return ERR_PTR(-ENOMEM);
1141a5356aefSYogesh Narayan Gaur }
1142a5356aefSYogesh Narayan Gaur
1143a5356aefSYogesh Narayan Gaur return name;
1144a5356aefSYogesh Narayan Gaur }
1145a5356aefSYogesh Narayan Gaur
1146a5356aefSYogesh Narayan Gaur static const struct spi_controller_mem_ops nxp_fspi_mem_ops = {
1147a5356aefSYogesh Narayan Gaur .adjust_op_size = nxp_fspi_adjust_op_size,
1148a5356aefSYogesh Narayan Gaur .supports_op = nxp_fspi_supports_op,
1149a5356aefSYogesh Narayan Gaur .exec_op = nxp_fspi_exec_op,
1150a5356aefSYogesh Narayan Gaur .get_name = nxp_fspi_get_name,
1151a5356aefSYogesh Narayan Gaur };
1152a5356aefSYogesh Narayan Gaur
nxp_fspi_probe(struct platform_device * pdev)1153a5356aefSYogesh Narayan Gaur static int nxp_fspi_probe(struct platform_device *pdev)
1154a5356aefSYogesh Narayan Gaur {
1155a5356aefSYogesh Narayan Gaur struct spi_controller *ctlr;
1156a5356aefSYogesh Narayan Gaur struct device *dev = &pdev->dev;
1157a5356aefSYogesh Narayan Gaur struct device_node *np = dev->of_node;
1158a5356aefSYogesh Narayan Gaur struct resource *res;
1159a5356aefSYogesh Narayan Gaur struct nxp_fspi *f;
1160a5356aefSYogesh Narayan Gaur int ret;
116171d80563SRan Wang u32 reg;
1162a5356aefSYogesh Narayan Gaur
1163a5356aefSYogesh Narayan Gaur ctlr = spi_alloc_master(&pdev->dev, sizeof(*f));
1164a5356aefSYogesh Narayan Gaur if (!ctlr)
1165a5356aefSYogesh Narayan Gaur return -ENOMEM;
1166a5356aefSYogesh Narayan Gaur
1167b3281794SYogesh Narayan Gaur ctlr->mode_bits = SPI_RX_DUAL | SPI_RX_QUAD | SPI_RX_OCTAL |
1168b3281794SYogesh Narayan Gaur SPI_TX_DUAL | SPI_TX_QUAD | SPI_TX_OCTAL;
1169a5356aefSYogesh Narayan Gaur
1170a5356aefSYogesh Narayan Gaur f = spi_controller_get_devdata(ctlr);
1171a5356aefSYogesh Narayan Gaur f->dev = dev;
117282ce7d0eSKuldeep Singh f->devtype_data = (struct nxp_fspi_devtype_data *)device_get_match_data(dev);
1173a5356aefSYogesh Narayan Gaur if (!f->devtype_data) {
1174a5356aefSYogesh Narayan Gaur ret = -ENODEV;
1175a5356aefSYogesh Narayan Gaur goto err_put_ctrl;
1176a5356aefSYogesh Narayan Gaur }
1177a5356aefSYogesh Narayan Gaur
1178a5356aefSYogesh Narayan Gaur platform_set_drvdata(pdev, f);
1179a5356aefSYogesh Narayan Gaur
1180a5356aefSYogesh Narayan Gaur /* find the resources - configuration register address space */
11814b9ef436SAndy Shevchenko if (is_acpi_node(dev_fwnode(f->dev)))
11828c8e947bSYangtao Li f->iobase = devm_platform_ioremap_resource(pdev, 0);
118355ab8487Skuldip dwivedi else
11848c8e947bSYangtao Li f->iobase = devm_platform_ioremap_resource_byname(pdev, "fspi_base");
118555ab8487Skuldip dwivedi
1186a5356aefSYogesh Narayan Gaur if (IS_ERR(f->iobase)) {
1187a5356aefSYogesh Narayan Gaur ret = PTR_ERR(f->iobase);
1188a5356aefSYogesh Narayan Gaur goto err_put_ctrl;
1189a5356aefSYogesh Narayan Gaur }
1190a5356aefSYogesh Narayan Gaur
1191a5356aefSYogesh Narayan Gaur /* find the resources - controller memory mapped space */
11924b9ef436SAndy Shevchenko if (is_acpi_node(dev_fwnode(f->dev)))
119355ab8487Skuldip dwivedi res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
119455ab8487Skuldip dwivedi else
119555ab8487Skuldip dwivedi res = platform_get_resource_byname(pdev,
119655ab8487Skuldip dwivedi IORESOURCE_MEM, "fspi_mmap");
119755ab8487Skuldip dwivedi
11981a421ebaSDan Carpenter if (!res) {
11991a421ebaSDan Carpenter ret = -ENODEV;
1200a5356aefSYogesh Narayan Gaur goto err_put_ctrl;
1201a5356aefSYogesh Narayan Gaur }
1202a5356aefSYogesh Narayan Gaur
1203a5356aefSYogesh Narayan Gaur /* assign memory mapped starting address and mapped size. */
1204a5356aefSYogesh Narayan Gaur f->memmap_phy = res->start;
1205a5356aefSYogesh Narayan Gaur f->memmap_phy_size = resource_size(res);
1206a5356aefSYogesh Narayan Gaur
1207a5356aefSYogesh Narayan Gaur /* find the clocks */
120855ab8487Skuldip dwivedi if (dev_of_node(&pdev->dev)) {
1209a5356aefSYogesh Narayan Gaur f->clk_en = devm_clk_get(dev, "fspi_en");
1210a5356aefSYogesh Narayan Gaur if (IS_ERR(f->clk_en)) {
1211a5356aefSYogesh Narayan Gaur ret = PTR_ERR(f->clk_en);
1212a5356aefSYogesh Narayan Gaur goto err_put_ctrl;
1213a5356aefSYogesh Narayan Gaur }
1214a5356aefSYogesh Narayan Gaur
1215a5356aefSYogesh Narayan Gaur f->clk = devm_clk_get(dev, "fspi");
1216a5356aefSYogesh Narayan Gaur if (IS_ERR(f->clk)) {
1217a5356aefSYogesh Narayan Gaur ret = PTR_ERR(f->clk);
1218a5356aefSYogesh Narayan Gaur goto err_put_ctrl;
1219a5356aefSYogesh Narayan Gaur }
1220a5356aefSYogesh Narayan Gaur
1221a5356aefSYogesh Narayan Gaur ret = nxp_fspi_clk_prep_enable(f);
1222a5356aefSYogesh Narayan Gaur if (ret) {
1223a5356aefSYogesh Narayan Gaur dev_err(dev, "can not enable the clock\n");
1224a5356aefSYogesh Narayan Gaur goto err_put_ctrl;
1225a5356aefSYogesh Narayan Gaur }
122655ab8487Skuldip dwivedi }
1227a5356aefSYogesh Narayan Gaur
1228f422316cSHaibo Chen /* Clear potential interrupts */
1229f422316cSHaibo Chen reg = fspi_readl(f, f->iobase + FSPI_INTR);
1230f422316cSHaibo Chen if (reg)
1231f422316cSHaibo Chen fspi_writel(f, reg, f->iobase + FSPI_INTR);
1232f422316cSHaibo Chen
1233a5356aefSYogesh Narayan Gaur /* find the irq */
1234a5356aefSYogesh Narayan Gaur ret = platform_get_irq(pdev, 0);
12356b8ac10eSStephen Boyd if (ret < 0)
1236a5356aefSYogesh Narayan Gaur goto err_disable_clk;
1237a5356aefSYogesh Narayan Gaur
1238a5356aefSYogesh Narayan Gaur ret = devm_request_irq(dev, ret,
1239a5356aefSYogesh Narayan Gaur nxp_fspi_irq_handler, 0, pdev->name, f);
1240a5356aefSYogesh Narayan Gaur if (ret) {
1241a5356aefSYogesh Narayan Gaur dev_err(dev, "failed to request irq: %d\n", ret);
1242a5356aefSYogesh Narayan Gaur goto err_disable_clk;
1243a5356aefSYogesh Narayan Gaur }
1244a5356aefSYogesh Narayan Gaur
1245a5356aefSYogesh Narayan Gaur mutex_init(&f->lock);
1246a5356aefSYogesh Narayan Gaur
1247a5356aefSYogesh Narayan Gaur ctlr->bus_num = -1;
1248a5356aefSYogesh Narayan Gaur ctlr->num_chipselect = NXP_FSPI_MAX_CHIPSELECT;
1249a5356aefSYogesh Narayan Gaur ctlr->mem_ops = &nxp_fspi_mem_ops;
1250a5356aefSYogesh Narayan Gaur
1251a5356aefSYogesh Narayan Gaur nxp_fspi_default_setup(f);
1252a5356aefSYogesh Narayan Gaur
1253a5356aefSYogesh Narayan Gaur ctlr->dev.of_node = np;
1254a5356aefSYogesh Narayan Gaur
125569c23dbfSChuhong Yuan ret = devm_spi_register_controller(&pdev->dev, ctlr);
1256a5356aefSYogesh Narayan Gaur if (ret)
1257a5356aefSYogesh Narayan Gaur goto err_destroy_mutex;
1258a5356aefSYogesh Narayan Gaur
1259a5356aefSYogesh Narayan Gaur return 0;
1260a5356aefSYogesh Narayan Gaur
1261a5356aefSYogesh Narayan Gaur err_destroy_mutex:
1262a5356aefSYogesh Narayan Gaur mutex_destroy(&f->lock);
1263a5356aefSYogesh Narayan Gaur
1264a5356aefSYogesh Narayan Gaur err_disable_clk:
1265a5356aefSYogesh Narayan Gaur nxp_fspi_clk_disable_unprep(f);
1266a5356aefSYogesh Narayan Gaur
1267a5356aefSYogesh Narayan Gaur err_put_ctrl:
1268a5356aefSYogesh Narayan Gaur spi_controller_put(ctlr);
1269a5356aefSYogesh Narayan Gaur
1270a5356aefSYogesh Narayan Gaur dev_err(dev, "NXP FSPI probe failed\n");
1271a5356aefSYogesh Narayan Gaur return ret;
1272a5356aefSYogesh Narayan Gaur }
1273a5356aefSYogesh Narayan Gaur
nxp_fspi_remove(struct platform_device * pdev)12742dd82e32SUwe Kleine-König static void nxp_fspi_remove(struct platform_device *pdev)
1275a5356aefSYogesh Narayan Gaur {
1276a5356aefSYogesh Narayan Gaur struct nxp_fspi *f = platform_get_drvdata(pdev);
1277a5356aefSYogesh Narayan Gaur
1278a5356aefSYogesh Narayan Gaur /* disable the hardware */
1279a5356aefSYogesh Narayan Gaur fspi_writel(f, FSPI_MCR0_MDIS, f->iobase + FSPI_MCR0);
1280a5356aefSYogesh Narayan Gaur
1281a5356aefSYogesh Narayan Gaur nxp_fspi_clk_disable_unprep(f);
1282a5356aefSYogesh Narayan Gaur
1283a5356aefSYogesh Narayan Gaur mutex_destroy(&f->lock);
1284a5356aefSYogesh Narayan Gaur
1285d166a735SHan Xu if (f->ahb_addr)
1286d166a735SHan Xu iounmap(f->ahb_addr);
1287a5356aefSYogesh Narayan Gaur }
1288a5356aefSYogesh Narayan Gaur
nxp_fspi_suspend(struct device * dev)1289a5356aefSYogesh Narayan Gaur static int nxp_fspi_suspend(struct device *dev)
1290a5356aefSYogesh Narayan Gaur {
1291a5356aefSYogesh Narayan Gaur return 0;
1292a5356aefSYogesh Narayan Gaur }
1293a5356aefSYogesh Narayan Gaur
nxp_fspi_resume(struct device * dev)1294a5356aefSYogesh Narayan Gaur static int nxp_fspi_resume(struct device *dev)
1295a5356aefSYogesh Narayan Gaur {
1296a5356aefSYogesh Narayan Gaur struct nxp_fspi *f = dev_get_drvdata(dev);
1297a5356aefSYogesh Narayan Gaur
1298a5356aefSYogesh Narayan Gaur nxp_fspi_default_setup(f);
1299a5356aefSYogesh Narayan Gaur
1300a5356aefSYogesh Narayan Gaur return 0;
1301a5356aefSYogesh Narayan Gaur }
1302a5356aefSYogesh Narayan Gaur
1303a5356aefSYogesh Narayan Gaur static const struct of_device_id nxp_fspi_dt_ids[] = {
1304a5356aefSYogesh Narayan Gaur { .compatible = "nxp,lx2160a-fspi", .data = (void *)&lx2160a_data, },
1305941be8a7SHan Xu { .compatible = "nxp,imx8mm-fspi", .data = (void *)&imx8mm_data, },
13060467a973SHeiko Schocher { .compatible = "nxp,imx8mp-fspi", .data = (void *)&imx8mm_data, },
1307941be8a7SHan Xu { .compatible = "nxp,imx8qxp-fspi", .data = (void *)&imx8qxp_data, },
1308c791e3c3SHan Xu { .compatible = "nxp,imx8dxl-fspi", .data = (void *)&imx8dxl_data, },
1309*236eb2f9SHaibo Chen { .compatible = "nxp,imx8ulp-fspi", .data = (void *)&imx8ulp_data, },
1310a5356aefSYogesh Narayan Gaur { /* sentinel */ }
1311a5356aefSYogesh Narayan Gaur };
1312a5356aefSYogesh Narayan Gaur MODULE_DEVICE_TABLE(of, nxp_fspi_dt_ids);
1313a5356aefSYogesh Narayan Gaur
131455ab8487Skuldip dwivedi #ifdef CONFIG_ACPI
131555ab8487Skuldip dwivedi static const struct acpi_device_id nxp_fspi_acpi_ids[] = {
131655ab8487Skuldip dwivedi { "NXP0009", .driver_data = (kernel_ulong_t)&lx2160a_data, },
131755ab8487Skuldip dwivedi {}
131855ab8487Skuldip dwivedi };
131955ab8487Skuldip dwivedi MODULE_DEVICE_TABLE(acpi, nxp_fspi_acpi_ids);
132055ab8487Skuldip dwivedi #endif
132155ab8487Skuldip dwivedi
1322a5356aefSYogesh Narayan Gaur static const struct dev_pm_ops nxp_fspi_pm_ops = {
1323a5356aefSYogesh Narayan Gaur .suspend = nxp_fspi_suspend,
1324a5356aefSYogesh Narayan Gaur .resume = nxp_fspi_resume,
1325a5356aefSYogesh Narayan Gaur };
1326a5356aefSYogesh Narayan Gaur
1327a5356aefSYogesh Narayan Gaur static struct platform_driver nxp_fspi_driver = {
1328a5356aefSYogesh Narayan Gaur .driver = {
1329a5356aefSYogesh Narayan Gaur .name = "nxp-fspi",
1330a5356aefSYogesh Narayan Gaur .of_match_table = nxp_fspi_dt_ids,
133155ab8487Skuldip dwivedi .acpi_match_table = ACPI_PTR(nxp_fspi_acpi_ids),
1332a5356aefSYogesh Narayan Gaur .pm = &nxp_fspi_pm_ops,
1333a5356aefSYogesh Narayan Gaur },
1334a5356aefSYogesh Narayan Gaur .probe = nxp_fspi_probe,
13352dd82e32SUwe Kleine-König .remove_new = nxp_fspi_remove,
1336a5356aefSYogesh Narayan Gaur };
1337a5356aefSYogesh Narayan Gaur module_platform_driver(nxp_fspi_driver);
1338a5356aefSYogesh Narayan Gaur
1339a5356aefSYogesh Narayan Gaur MODULE_DESCRIPTION("NXP FSPI Controller Driver");
1340a5356aefSYogesh Narayan Gaur MODULE_AUTHOR("NXP Semiconductor");
1341a5356aefSYogesh Narayan Gaur MODULE_AUTHOR("Yogesh Narayan Gaur <yogeshnarayan.gaur@nxp.com>");
1342ce6f0697SYogesh Narayan Gaur MODULE_AUTHOR("Boris Brezillon <bbrezillon@kernel.org>");
1343a5356aefSYogesh Narayan Gaur MODULE_AUTHOR("Frieder Schrempf <frieder.schrempf@kontron.de>");
1344ce6f0697SYogesh Narayan Gaur MODULE_LICENSE("GPL v2");
1345