12874c5fdSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
2ca632f55SGrant Likely /*
3ca632f55SGrant Likely * Freescale eSPI controller driver.
4ca632f55SGrant Likely *
5ca632f55SGrant Likely * Copyright 2010 Freescale Semiconductor, Inc.
6ca632f55SGrant Likely */
7ca632f55SGrant Likely #include <linux/delay.h>
8a3108360SXiubo Li #include <linux/err.h>
9ca632f55SGrant Likely #include <linux/fsl_devices.h>
10a3108360SXiubo Li #include <linux/interrupt.h>
11a3108360SXiubo Li #include <linux/module.h>
12ca632f55SGrant Likely #include <linux/mm.h>
13ca632f55SGrant Likely #include <linux/of.h>
145af50730SRob Herring #include <linux/of_address.h>
155af50730SRob Herring #include <linux/of_irq.h>
16ca632f55SGrant Likely #include <linux/of_platform.h>
17a3108360SXiubo Li #include <linux/platform_device.h>
18a3108360SXiubo Li #include <linux/spi/spi.h>
19e9abb4dbSHeiner Kallweit #include <linux/pm_runtime.h>
20ca632f55SGrant Likely #include <sysdev/fsl_soc.h>
21ca632f55SGrant Likely
22ca632f55SGrant Likely /* eSPI Controller registers */
2346afd38bSHeiner Kallweit #define ESPI_SPMODE 0x00 /* eSPI mode register */
2446afd38bSHeiner Kallweit #define ESPI_SPIE 0x04 /* eSPI event register */
2546afd38bSHeiner Kallweit #define ESPI_SPIM 0x08 /* eSPI mask register */
2646afd38bSHeiner Kallweit #define ESPI_SPCOM 0x0c /* eSPI command register */
2746afd38bSHeiner Kallweit #define ESPI_SPITF 0x10 /* eSPI transmit FIFO access register*/
2846afd38bSHeiner Kallweit #define ESPI_SPIRF 0x14 /* eSPI receive FIFO access register*/
2946afd38bSHeiner Kallweit #define ESPI_SPMODE0 0x20 /* eSPI cs0 mode register */
3046afd38bSHeiner Kallweit
3146afd38bSHeiner Kallweit #define ESPI_SPMODEx(x) (ESPI_SPMODE0 + (x) * 4)
32ca632f55SGrant Likely
33ca632f55SGrant Likely /* eSPI Controller mode register definitions */
3481abc2ecSHeiner Kallweit #define SPMODE_ENABLE BIT(31)
3581abc2ecSHeiner Kallweit #define SPMODE_LOOP BIT(30)
36ca632f55SGrant Likely #define SPMODE_TXTHR(x) ((x) << 8)
37ca632f55SGrant Likely #define SPMODE_RXTHR(x) ((x) << 0)
38ca632f55SGrant Likely
39ca632f55SGrant Likely /* eSPI Controller CS mode register definitions */
4081abc2ecSHeiner Kallweit #define CSMODE_CI_INACTIVEHIGH BIT(31)
4181abc2ecSHeiner Kallweit #define CSMODE_CP_BEGIN_EDGECLK BIT(30)
4281abc2ecSHeiner Kallweit #define CSMODE_REV BIT(29)
4381abc2ecSHeiner Kallweit #define CSMODE_DIV16 BIT(28)
44ca632f55SGrant Likely #define CSMODE_PM(x) ((x) << 24)
4581abc2ecSHeiner Kallweit #define CSMODE_POL_1 BIT(20)
46ca632f55SGrant Likely #define CSMODE_LEN(x) ((x) << 16)
47ca632f55SGrant Likely #define CSMODE_BEF(x) ((x) << 12)
48ca632f55SGrant Likely #define CSMODE_AFT(x) ((x) << 8)
49ca632f55SGrant Likely #define CSMODE_CG(x) ((x) << 3)
50ca632f55SGrant Likely
5154731265SHeiner Kallweit #define FSL_ESPI_FIFO_SIZE 32
52e508cea4SHeiner Kallweit #define FSL_ESPI_RXTHR 15
5354731265SHeiner Kallweit
54ca632f55SGrant Likely /* Default mode/csmode for eSPI controller */
55e508cea4SHeiner Kallweit #define SPMODE_INIT_VAL (SPMODE_TXTHR(4) | SPMODE_RXTHR(FSL_ESPI_RXTHR))
56ca632f55SGrant Likely #define CSMODE_INIT_VAL (CSMODE_POL_1 | CSMODE_BEF(0) \
57ca632f55SGrant Likely | CSMODE_AFT(0) | CSMODE_CG(1))
58ca632f55SGrant Likely
59ca632f55SGrant Likely /* SPIE register values */
60ca632f55SGrant Likely #define SPIE_RXCNT(reg) ((reg >> 24) & 0x3F)
61ca632f55SGrant Likely #define SPIE_TXCNT(reg) ((reg >> 16) & 0x3F)
6281abc2ecSHeiner Kallweit #define SPIE_TXE BIT(15) /* TX FIFO empty */
6381abc2ecSHeiner Kallweit #define SPIE_DON BIT(14) /* TX done */
6481abc2ecSHeiner Kallweit #define SPIE_RXT BIT(13) /* RX FIFO threshold */
6581abc2ecSHeiner Kallweit #define SPIE_RXF BIT(12) /* RX FIFO full */
6681abc2ecSHeiner Kallweit #define SPIE_TXT BIT(11) /* TX FIFO threshold*/
6781abc2ecSHeiner Kallweit #define SPIE_RNE BIT(9) /* RX FIFO not empty */
6881abc2ecSHeiner Kallweit #define SPIE_TNF BIT(8) /* TX FIFO not full */
6981abc2ecSHeiner Kallweit
7081abc2ecSHeiner Kallweit /* SPIM register values */
7181abc2ecSHeiner Kallweit #define SPIM_TXE BIT(15) /* TX FIFO empty */
7281abc2ecSHeiner Kallweit #define SPIM_DON BIT(14) /* TX done */
7381abc2ecSHeiner Kallweit #define SPIM_RXT BIT(13) /* RX FIFO threshold */
7481abc2ecSHeiner Kallweit #define SPIM_RXF BIT(12) /* RX FIFO full */
7581abc2ecSHeiner Kallweit #define SPIM_TXT BIT(11) /* TX FIFO threshold*/
7681abc2ecSHeiner Kallweit #define SPIM_RNE BIT(9) /* RX FIFO not empty */
7781abc2ecSHeiner Kallweit #define SPIM_TNF BIT(8) /* TX FIFO not full */
78ca632f55SGrant Likely
79ca632f55SGrant Likely /* SPCOM register values */
80ca632f55SGrant Likely #define SPCOM_CS(x) ((x) << 30)
8181abc2ecSHeiner Kallweit #define SPCOM_DO BIT(28) /* Dual output */
8281abc2ecSHeiner Kallweit #define SPCOM_TO BIT(27) /* TX only */
8381abc2ecSHeiner Kallweit #define SPCOM_RXSKIP(x) ((x) << 16)
84ca632f55SGrant Likely #define SPCOM_TRANLEN(x) ((x) << 0)
8581abc2ecSHeiner Kallweit
865cfa1e4eSHou Zhiqiang #define SPCOM_TRANLEN_MAX 0x10000 /* Max transaction length */
87ca632f55SGrant Likely
88e9abb4dbSHeiner Kallweit #define AUTOSUSPEND_TIMEOUT 2000
89e9abb4dbSHeiner Kallweit
9035ab046bSHeiner Kallweit struct fsl_espi {
9135ab046bSHeiner Kallweit struct device *dev;
9235ab046bSHeiner Kallweit void __iomem *reg_base;
9335ab046bSHeiner Kallweit
9405823432SHeiner Kallweit struct list_head *m_transfers;
9505823432SHeiner Kallweit struct spi_transfer *tx_t;
9605823432SHeiner Kallweit unsigned int tx_pos;
9705823432SHeiner Kallweit bool tx_done;
98dcb425f3SHeiner Kallweit struct spi_transfer *rx_t;
99dcb425f3SHeiner Kallweit unsigned int rx_pos;
100dcb425f3SHeiner Kallweit bool rx_done;
10105823432SHeiner Kallweit
102e1cdee73SHeiner Kallweit bool swab;
10335ab046bSHeiner Kallweit unsigned int rxskip;
10435ab046bSHeiner Kallweit
10535ab046bSHeiner Kallweit spinlock_t lock;
10635ab046bSHeiner Kallweit
10735ab046bSHeiner Kallweit u32 spibrg; /* SPIBRG input clock */
10835ab046bSHeiner Kallweit
10935ab046bSHeiner Kallweit struct completion done;
11035ab046bSHeiner Kallweit };
11135ab046bSHeiner Kallweit
112219b5e3bSHeiner Kallweit struct fsl_espi_cs {
113219b5e3bSHeiner Kallweit u32 hw_mode;
114219b5e3bSHeiner Kallweit };
115219b5e3bSHeiner Kallweit
fsl_espi_read_reg(struct fsl_espi * espi,int offset)11635ab046bSHeiner Kallweit static inline u32 fsl_espi_read_reg(struct fsl_espi *espi, int offset)
11746afd38bSHeiner Kallweit {
11835ab046bSHeiner Kallweit return ioread32be(espi->reg_base + offset);
11946afd38bSHeiner Kallweit }
12046afd38bSHeiner Kallweit
fsl_espi_read_reg16(struct fsl_espi * espi,int offset)121dcb425f3SHeiner Kallweit static inline u16 fsl_espi_read_reg16(struct fsl_espi *espi, int offset)
122dcb425f3SHeiner Kallweit {
1237e2ef003SHeiner Kallweit return ioread16be(espi->reg_base + offset);
124dcb425f3SHeiner Kallweit }
125dcb425f3SHeiner Kallweit
fsl_espi_read_reg8(struct fsl_espi * espi,int offset)12635ab046bSHeiner Kallweit static inline u8 fsl_espi_read_reg8(struct fsl_espi *espi, int offset)
12746afd38bSHeiner Kallweit {
12835ab046bSHeiner Kallweit return ioread8(espi->reg_base + offset);
12946afd38bSHeiner Kallweit }
13046afd38bSHeiner Kallweit
fsl_espi_write_reg(struct fsl_espi * espi,int offset,u32 val)13135ab046bSHeiner Kallweit static inline void fsl_espi_write_reg(struct fsl_espi *espi, int offset,
13246afd38bSHeiner Kallweit u32 val)
13346afd38bSHeiner Kallweit {
13435ab046bSHeiner Kallweit iowrite32be(val, espi->reg_base + offset);
13546afd38bSHeiner Kallweit }
13646afd38bSHeiner Kallweit
fsl_espi_write_reg16(struct fsl_espi * espi,int offset,u16 val)13705823432SHeiner Kallweit static inline void fsl_espi_write_reg16(struct fsl_espi *espi, int offset,
13805823432SHeiner Kallweit u16 val)
13905823432SHeiner Kallweit {
1407e2ef003SHeiner Kallweit iowrite16be(val, espi->reg_base + offset);
14105823432SHeiner Kallweit }
14205823432SHeiner Kallweit
fsl_espi_write_reg8(struct fsl_espi * espi,int offset,u8 val)14335ab046bSHeiner Kallweit static inline void fsl_espi_write_reg8(struct fsl_espi *espi, int offset,
14446afd38bSHeiner Kallweit u8 val)
14546afd38bSHeiner Kallweit {
14635ab046bSHeiner Kallweit iowrite8(val, espi->reg_base + offset);
14746afd38bSHeiner Kallweit }
14846afd38bSHeiner Kallweit
fsl_espi_check_message(struct spi_message * m)149d3152cf1SHeiner Kallweit static int fsl_espi_check_message(struct spi_message *m)
150d3152cf1SHeiner Kallweit {
151*a8793589SYang Yingliang struct fsl_espi *espi = spi_controller_get_devdata(m->spi->controller);
152d3152cf1SHeiner Kallweit struct spi_transfer *t, *first;
153d3152cf1SHeiner Kallweit
154d3152cf1SHeiner Kallweit if (m->frame_length > SPCOM_TRANLEN_MAX) {
15535ab046bSHeiner Kallweit dev_err(espi->dev, "message too long, size is %u bytes\n",
156d3152cf1SHeiner Kallweit m->frame_length);
157d3152cf1SHeiner Kallweit return -EMSGSIZE;
158d3152cf1SHeiner Kallweit }
159d3152cf1SHeiner Kallweit
160d3152cf1SHeiner Kallweit first = list_first_entry(&m->transfers, struct spi_transfer,
161d3152cf1SHeiner Kallweit transfer_list);
162e4be7053SHeiner Kallweit
163d3152cf1SHeiner Kallweit list_for_each_entry(t, &m->transfers, transfer_list) {
164d3152cf1SHeiner Kallweit if (first->bits_per_word != t->bits_per_word ||
165d3152cf1SHeiner Kallweit first->speed_hz != t->speed_hz) {
16635ab046bSHeiner Kallweit dev_err(espi->dev, "bits_per_word/speed_hz should be the same for all transfers\n");
167d3152cf1SHeiner Kallweit return -EINVAL;
168d3152cf1SHeiner Kallweit }
169d3152cf1SHeiner Kallweit }
170d3152cf1SHeiner Kallweit
171e4be7053SHeiner Kallweit /* ESPI supports MSB-first transfers for word size 8 / 16 only */
172e4be7053SHeiner Kallweit if (!(m->spi->mode & SPI_LSB_FIRST) && first->bits_per_word != 8 &&
173e4be7053SHeiner Kallweit first->bits_per_word != 16) {
17435ab046bSHeiner Kallweit dev_err(espi->dev,
175e4be7053SHeiner Kallweit "MSB-first transfer not supported for wordsize %u\n",
176e4be7053SHeiner Kallweit first->bits_per_word);
177e4be7053SHeiner Kallweit return -EINVAL;
178e4be7053SHeiner Kallweit }
179e4be7053SHeiner Kallweit
180d3152cf1SHeiner Kallweit return 0;
181d3152cf1SHeiner Kallweit }
182d3152cf1SHeiner Kallweit
fsl_espi_check_rxskip_mode(struct spi_message * m)183aca75157SHeiner Kallweit static unsigned int fsl_espi_check_rxskip_mode(struct spi_message *m)
184aca75157SHeiner Kallweit {
185aca75157SHeiner Kallweit struct spi_transfer *t;
186aca75157SHeiner Kallweit unsigned int i = 0, rxskip = 0;
187aca75157SHeiner Kallweit
188aca75157SHeiner Kallweit /*
189aca75157SHeiner Kallweit * prerequisites for ESPI rxskip mode:
190aca75157SHeiner Kallweit * - message has two transfers
191aca75157SHeiner Kallweit * - first transfer is a write and second is a read
192aca75157SHeiner Kallweit *
193aca75157SHeiner Kallweit * In addition the current low-level transfer mechanism requires
194aca75157SHeiner Kallweit * that the rxskip bytes fit into the TX FIFO. Else the transfer
195aca75157SHeiner Kallweit * would hang because after the first FSL_ESPI_FIFO_SIZE bytes
196aca75157SHeiner Kallweit * the TX FIFO isn't re-filled.
197aca75157SHeiner Kallweit */
198aca75157SHeiner Kallweit list_for_each_entry(t, &m->transfers, transfer_list) {
199aca75157SHeiner Kallweit if (i == 0) {
200aca75157SHeiner Kallweit if (!t->tx_buf || t->rx_buf ||
201aca75157SHeiner Kallweit t->len > FSL_ESPI_FIFO_SIZE)
202aca75157SHeiner Kallweit return 0;
203aca75157SHeiner Kallweit rxskip = t->len;
204aca75157SHeiner Kallweit } else if (i == 1) {
205aca75157SHeiner Kallweit if (t->tx_buf || !t->rx_buf)
206aca75157SHeiner Kallweit return 0;
207aca75157SHeiner Kallweit }
208aca75157SHeiner Kallweit i++;
209aca75157SHeiner Kallweit }
210aca75157SHeiner Kallweit
211aca75157SHeiner Kallweit return i == 2 ? rxskip : 0;
212aca75157SHeiner Kallweit }
213aca75157SHeiner Kallweit
fsl_espi_fill_tx_fifo(struct fsl_espi * espi,u32 events)21435ab046bSHeiner Kallweit static void fsl_espi_fill_tx_fifo(struct fsl_espi *espi, u32 events)
21554731265SHeiner Kallweit {
21654731265SHeiner Kallweit u32 tx_fifo_avail;
21705823432SHeiner Kallweit unsigned int tx_left;
21805823432SHeiner Kallweit const void *tx_buf;
21954731265SHeiner Kallweit
22054731265SHeiner Kallweit /* if events is zero transfer has not started and tx fifo is empty */
22154731265SHeiner Kallweit tx_fifo_avail = events ? SPIE_TXCNT(events) : FSL_ESPI_FIFO_SIZE;
22205823432SHeiner Kallweit start:
22305823432SHeiner Kallweit tx_left = espi->tx_t->len - espi->tx_pos;
22405823432SHeiner Kallweit tx_buf = espi->tx_t->tx_buf;
22505823432SHeiner Kallweit while (tx_fifo_avail >= min(4U, tx_left) && tx_left) {
22605823432SHeiner Kallweit if (tx_left >= 4) {
22705823432SHeiner Kallweit if (!tx_buf)
22805823432SHeiner Kallweit fsl_espi_write_reg(espi, ESPI_SPITF, 0);
22905823432SHeiner Kallweit else if (espi->swab)
23005823432SHeiner Kallweit fsl_espi_write_reg(espi, ESPI_SPITF,
23105823432SHeiner Kallweit swahb32p(tx_buf + espi->tx_pos));
23205823432SHeiner Kallweit else
23305823432SHeiner Kallweit fsl_espi_write_reg(espi, ESPI_SPITF,
23405823432SHeiner Kallweit *(u32 *)(tx_buf + espi->tx_pos));
23505823432SHeiner Kallweit espi->tx_pos += 4;
23605823432SHeiner Kallweit tx_left -= 4;
23754731265SHeiner Kallweit tx_fifo_avail -= 4;
23805823432SHeiner Kallweit } else if (tx_left >= 2 && tx_buf && espi->swab) {
23905823432SHeiner Kallweit fsl_espi_write_reg16(espi, ESPI_SPITF,
24005823432SHeiner Kallweit swab16p(tx_buf + espi->tx_pos));
24105823432SHeiner Kallweit espi->tx_pos += 2;
24205823432SHeiner Kallweit tx_left -= 2;
24305823432SHeiner Kallweit tx_fifo_avail -= 2;
24454731265SHeiner Kallweit } else {
24505823432SHeiner Kallweit if (!tx_buf)
24605823432SHeiner Kallweit fsl_espi_write_reg8(espi, ESPI_SPITF, 0);
24705823432SHeiner Kallweit else
24805823432SHeiner Kallweit fsl_espi_write_reg8(espi, ESPI_SPITF,
24905823432SHeiner Kallweit *(u8 *)(tx_buf + espi->tx_pos));
25005823432SHeiner Kallweit espi->tx_pos += 1;
25105823432SHeiner Kallweit tx_left -= 1;
25254731265SHeiner Kallweit tx_fifo_avail -= 1;
25354731265SHeiner Kallweit }
25454731265SHeiner Kallweit }
25554731265SHeiner Kallweit
25605823432SHeiner Kallweit if (!tx_left) {
25705823432SHeiner Kallweit /* Last transfer finished, in rxskip mode only one is needed */
25805823432SHeiner Kallweit if (list_is_last(&espi->tx_t->transfer_list,
25905823432SHeiner Kallweit espi->m_transfers) || espi->rxskip) {
26005823432SHeiner Kallweit espi->tx_done = true;
26105823432SHeiner Kallweit return;
26205823432SHeiner Kallweit }
26305823432SHeiner Kallweit espi->tx_t = list_next_entry(espi->tx_t, transfer_list);
26405823432SHeiner Kallweit espi->tx_pos = 0;
26505823432SHeiner Kallweit /* continue with next transfer if tx fifo is not full */
26605823432SHeiner Kallweit if (tx_fifo_avail)
26705823432SHeiner Kallweit goto start;
26805823432SHeiner Kallweit }
26905823432SHeiner Kallweit }
27005823432SHeiner Kallweit
fsl_espi_read_rx_fifo(struct fsl_espi * espi,u32 events)27135ab046bSHeiner Kallweit static void fsl_espi_read_rx_fifo(struct fsl_espi *espi, u32 events)
272f05689a6SHeiner Kallweit {
273f05689a6SHeiner Kallweit u32 rx_fifo_avail = SPIE_RXCNT(events);
274dcb425f3SHeiner Kallweit unsigned int rx_left;
275dcb425f3SHeiner Kallweit void *rx_buf;
276f05689a6SHeiner Kallweit
277dcb425f3SHeiner Kallweit start:
278dcb425f3SHeiner Kallweit rx_left = espi->rx_t->len - espi->rx_pos;
279dcb425f3SHeiner Kallweit rx_buf = espi->rx_t->rx_buf;
280dcb425f3SHeiner Kallweit while (rx_fifo_avail >= min(4U, rx_left) && rx_left) {
281dcb425f3SHeiner Kallweit if (rx_left >= 4) {
282dcb425f3SHeiner Kallweit u32 val = fsl_espi_read_reg(espi, ESPI_SPIRF);
283dcb425f3SHeiner Kallweit
284dcb425f3SHeiner Kallweit if (rx_buf && espi->swab)
285dcb425f3SHeiner Kallweit *(u32 *)(rx_buf + espi->rx_pos) = swahb32(val);
286dcb425f3SHeiner Kallweit else if (rx_buf)
287dcb425f3SHeiner Kallweit *(u32 *)(rx_buf + espi->rx_pos) = val;
288dcb425f3SHeiner Kallweit espi->rx_pos += 4;
289dcb425f3SHeiner Kallweit rx_left -= 4;
290f05689a6SHeiner Kallweit rx_fifo_avail -= 4;
291dcb425f3SHeiner Kallweit } else if (rx_left >= 2 && rx_buf && espi->swab) {
292dcb425f3SHeiner Kallweit u16 val = fsl_espi_read_reg16(espi, ESPI_SPIRF);
293dcb425f3SHeiner Kallweit
294dcb425f3SHeiner Kallweit *(u16 *)(rx_buf + espi->rx_pos) = swab16(val);
295dcb425f3SHeiner Kallweit espi->rx_pos += 2;
296dcb425f3SHeiner Kallweit rx_left -= 2;
297dcb425f3SHeiner Kallweit rx_fifo_avail -= 2;
298f05689a6SHeiner Kallweit } else {
299dcb425f3SHeiner Kallweit u8 val = fsl_espi_read_reg8(espi, ESPI_SPIRF);
300dcb425f3SHeiner Kallweit
301dcb425f3SHeiner Kallweit if (rx_buf)
302dcb425f3SHeiner Kallweit *(u8 *)(rx_buf + espi->rx_pos) = val;
303dcb425f3SHeiner Kallweit espi->rx_pos += 1;
304dcb425f3SHeiner Kallweit rx_left -= 1;
305f05689a6SHeiner Kallweit rx_fifo_avail -= 1;
306f05689a6SHeiner Kallweit }
307f05689a6SHeiner Kallweit }
308f05689a6SHeiner Kallweit
309dcb425f3SHeiner Kallweit if (!rx_left) {
310dcb425f3SHeiner Kallweit if (list_is_last(&espi->rx_t->transfer_list,
311dcb425f3SHeiner Kallweit espi->m_transfers)) {
312dcb425f3SHeiner Kallweit espi->rx_done = true;
313dcb425f3SHeiner Kallweit return;
314dcb425f3SHeiner Kallweit }
315dcb425f3SHeiner Kallweit espi->rx_t = list_next_entry(espi->rx_t, transfer_list);
316dcb425f3SHeiner Kallweit espi->rx_pos = 0;
317dcb425f3SHeiner Kallweit /* continue with next transfer if rx fifo is not empty */
318dcb425f3SHeiner Kallweit if (rx_fifo_avail)
319dcb425f3SHeiner Kallweit goto start;
320dcb425f3SHeiner Kallweit }
321dcb425f3SHeiner Kallweit }
322dcb425f3SHeiner Kallweit
fsl_espi_setup_transfer(struct spi_device * spi,struct spi_transfer * t)323ea616ee2SHeiner Kallweit static void fsl_espi_setup_transfer(struct spi_device *spi,
324ca632f55SGrant Likely struct spi_transfer *t)
325ca632f55SGrant Likely {
326*a8793589SYang Yingliang struct fsl_espi *espi = spi_controller_get_devdata(spi->controller);
327d198ebfbSHeiner Kallweit int bits_per_word = t ? t->bits_per_word : spi->bits_per_word;
32873aaf158SPaulo Zaneti u32 pm, hz = t ? t->speed_hz : spi->max_speed_hz;
329219b5e3bSHeiner Kallweit struct fsl_espi_cs *cs = spi_get_ctldata(spi);
3308f3086d2SHeiner Kallweit u32 hw_mode_old = cs->hw_mode;
331ca632f55SGrant Likely
332ca632f55SGrant Likely /* mask out bits we are going to set */
333ca632f55SGrant Likely cs->hw_mode &= ~(CSMODE_LEN(0xF) | CSMODE_DIV16 | CSMODE_PM(0xF));
334ca632f55SGrant Likely
335a755af52SHeiner Kallweit cs->hw_mode |= CSMODE_LEN(bits_per_word - 1);
336ca632f55SGrant Likely
33735ab046bSHeiner Kallweit pm = DIV_ROUND_UP(espi->spibrg, hz * 4) - 1;
338ca632f55SGrant Likely
33973aaf158SPaulo Zaneti if (pm > 15) {
34073aaf158SPaulo Zaneti cs->hw_mode |= CSMODE_DIV16;
34135ab046bSHeiner Kallweit pm = DIV_ROUND_UP(espi->spibrg, hz * 16 * 4) - 1;
342ca632f55SGrant Likely }
343ca632f55SGrant Likely
344ca632f55SGrant Likely cs->hw_mode |= CSMODE_PM(pm);
345ca632f55SGrant Likely
3468f3086d2SHeiner Kallweit /* don't write the mode register if the mode doesn't change */
3478f3086d2SHeiner Kallweit if (cs->hw_mode != hw_mode_old)
3489e264f3fSAmit Kumar Mahapatra via Alsa-devel fsl_espi_write_reg(espi, ESPI_SPMODEx(spi_get_chipselect(spi, 0)),
349b3bec5f9SHeiner Kallweit cs->hw_mode);
350ca632f55SGrant Likely }
351ca632f55SGrant Likely
fsl_espi_bufs(struct spi_device * spi,struct spi_transfer * t)352ca632f55SGrant Likely static int fsl_espi_bufs(struct spi_device *spi, struct spi_transfer *t)
353ca632f55SGrant Likely {
354*a8793589SYang Yingliang struct fsl_espi *espi = spi_controller_get_devdata(spi->controller);
355dcb425f3SHeiner Kallweit unsigned int rx_len = t->len;
356aca75157SHeiner Kallweit u32 mask, spcom;
357ca632f55SGrant Likely int ret;
358ca632f55SGrant Likely
35935ab046bSHeiner Kallweit reinit_completion(&espi->done);
360ca632f55SGrant Likely
361ca632f55SGrant Likely /* Set SPCOM[CS] and SPCOM[TRANLEN] field */
3629e264f3fSAmit Kumar Mahapatra via Alsa-devel spcom = SPCOM_CS(spi_get_chipselect(spi, 0));
363aca75157SHeiner Kallweit spcom |= SPCOM_TRANLEN(t->len - 1);
364aca75157SHeiner Kallweit
365aca75157SHeiner Kallweit /* configure RXSKIP mode */
36635ab046bSHeiner Kallweit if (espi->rxskip) {
36735ab046bSHeiner Kallweit spcom |= SPCOM_RXSKIP(espi->rxskip);
368dcb425f3SHeiner Kallweit rx_len = t->len - espi->rxskip;
3698263cb33SHeiner Kallweit if (t->rx_nbits == SPI_NBITS_DUAL)
3708263cb33SHeiner Kallweit spcom |= SPCOM_DO;
371aca75157SHeiner Kallweit }
372aca75157SHeiner Kallweit
37335ab046bSHeiner Kallweit fsl_espi_write_reg(espi, ESPI_SPCOM, spcom);
374ca632f55SGrant Likely
375e508cea4SHeiner Kallweit /* enable interrupts */
376e508cea4SHeiner Kallweit mask = SPIM_DON;
377dcb425f3SHeiner Kallweit if (rx_len > FSL_ESPI_FIFO_SIZE)
378e508cea4SHeiner Kallweit mask |= SPIM_RXT;
37935ab046bSHeiner Kallweit fsl_espi_write_reg(espi, ESPI_SPIM, mask);
3805bcc6a2fSHeiner Kallweit
38154731265SHeiner Kallweit /* Prevent filling the fifo from getting interrupted */
38235ab046bSHeiner Kallweit spin_lock_irq(&espi->lock);
38335ab046bSHeiner Kallweit fsl_espi_fill_tx_fifo(espi, 0);
38435ab046bSHeiner Kallweit spin_unlock_irq(&espi->lock);
385ca632f55SGrant Likely
386aa70e567SNobuteru Hayashi /* Won't hang up forever, SPI bus sometimes got lost interrupts... */
38735ab046bSHeiner Kallweit ret = wait_for_completion_timeout(&espi->done, 2 * HZ);
388aa70e567SNobuteru Hayashi if (ret == 0)
38905823432SHeiner Kallweit dev_err(espi->dev, "Transfer timed out!\n");
390ca632f55SGrant Likely
391ca632f55SGrant Likely /* disable rx ints */
39235ab046bSHeiner Kallweit fsl_espi_write_reg(espi, ESPI_SPIM, 0);
393ca632f55SGrant Likely
394db1b049fSHeiner Kallweit return ret == 0 ? -ETIMEDOUT : 0;
395ca632f55SGrant Likely }
396ca632f55SGrant Likely
fsl_espi_trans(struct spi_message * m,struct spi_transfer * trans)39738d003f1SHeiner Kallweit static int fsl_espi_trans(struct spi_message *m, struct spi_transfer *trans)
398ca632f55SGrant Likely {
399*a8793589SYang Yingliang struct fsl_espi *espi = spi_controller_get_devdata(m->spi->controller);
400ca632f55SGrant Likely struct spi_device *spi = m->spi;
40138d003f1SHeiner Kallweit int ret;
402ca632f55SGrant Likely
403e1cdee73SHeiner Kallweit /* In case of LSB-first and bits_per_word > 8 byte-swap all words */
404e1cdee73SHeiner Kallweit espi->swab = spi->mode & SPI_LSB_FIRST && trans->bits_per_word > 8;
405e1cdee73SHeiner Kallweit
40605823432SHeiner Kallweit espi->m_transfers = &m->transfers;
40705823432SHeiner Kallweit espi->tx_t = list_first_entry(&m->transfers, struct spi_transfer,
40805823432SHeiner Kallweit transfer_list);
40905823432SHeiner Kallweit espi->tx_pos = 0;
41005823432SHeiner Kallweit espi->tx_done = false;
411dcb425f3SHeiner Kallweit espi->rx_t = list_first_entry(&m->transfers, struct spi_transfer,
412dcb425f3SHeiner Kallweit transfer_list);
413dcb425f3SHeiner Kallweit espi->rx_pos = 0;
414dcb425f3SHeiner Kallweit espi->rx_done = false;
41505823432SHeiner Kallweit
41635ab046bSHeiner Kallweit espi->rxskip = fsl_espi_check_rxskip_mode(m);
41735ab046bSHeiner Kallweit if (trans->rx_nbits == SPI_NBITS_DUAL && !espi->rxskip) {
41835ab046bSHeiner Kallweit dev_err(espi->dev, "Dual output mode requires RXSKIP mode!\n");
4198263cb33SHeiner Kallweit return -EINVAL;
4208263cb33SHeiner Kallweit }
4218263cb33SHeiner Kallweit
422dcb425f3SHeiner Kallweit /* In RXSKIP mode skip first transfer for reads */
423dcb425f3SHeiner Kallweit if (espi->rxskip)
424dcb425f3SHeiner Kallweit espi->rx_t = list_next_entry(espi->rx_t, transfer_list);
425dcb425f3SHeiner Kallweit
426faceef39SHeiner Kallweit fsl_espi_setup_transfer(spi, trans);
427ca632f55SGrant Likely
428faceef39SHeiner Kallweit ret = fsl_espi_bufs(spi, trans);
429ca632f55SGrant Likely
430e74dc5c7SAlexandru Ardelean spi_transfer_delay_exec(trans);
431ca632f55SGrant Likely
432e33a3adeSHeiner Kallweit return ret;
433ca632f55SGrant Likely }
434ca632f55SGrant Likely
fsl_espi_do_one_msg(struct spi_controller * host,struct spi_message * m)435*a8793589SYang Yingliang static int fsl_espi_do_one_msg(struct spi_controller *host,
436c592becbSHeiner Kallweit struct spi_message *m)
437ca632f55SGrant Likely {
43855a47532SAlexandru Ardelean unsigned int rx_nbits = 0, delay_nsecs = 0;
439faceef39SHeiner Kallweit struct spi_transfer *t, trans = {};
440e33a3adeSHeiner Kallweit int ret;
441ca632f55SGrant Likely
442d3152cf1SHeiner Kallweit ret = fsl_espi_check_message(m);
443d3152cf1SHeiner Kallweit if (ret)
444d3152cf1SHeiner Kallweit goto out;
445d3152cf1SHeiner Kallweit
446ca632f55SGrant Likely list_for_each_entry(t, &m->transfers, transfer_list) {
44755a47532SAlexandru Ardelean unsigned int delay = spi_delay_to_ns(&t->delay, t);
44855a47532SAlexandru Ardelean
44955a47532SAlexandru Ardelean if (delay > delay_nsecs)
45055a47532SAlexandru Ardelean delay_nsecs = delay;
4518263cb33SHeiner Kallweit if (t->rx_nbits > rx_nbits)
4528263cb33SHeiner Kallweit rx_nbits = t->rx_nbits;
453ca632f55SGrant Likely }
454ca632f55SGrant Likely
45596361fafSHeiner Kallweit t = list_first_entry(&m->transfers, struct spi_transfer,
45696361fafSHeiner Kallweit transfer_list);
45796361fafSHeiner Kallweit
45806af115dSHeiner Kallweit trans.len = m->frame_length;
45996361fafSHeiner Kallweit trans.speed_hz = t->speed_hz;
46096361fafSHeiner Kallweit trans.bits_per_word = t->bits_per_word;
4613984d39bSAlexandru Ardelean trans.delay.value = delay_nsecs;
4623984d39bSAlexandru Ardelean trans.delay.unit = SPI_DELAY_UNIT_NSECS;
4638263cb33SHeiner Kallweit trans.rx_nbits = rx_nbits;
464ca632f55SGrant Likely
46506af115dSHeiner Kallweit if (trans.len)
466cce7e3a2SHeiner Kallweit ret = fsl_espi_trans(m, &trans);
467ca632f55SGrant Likely
468faceef39SHeiner Kallweit m->actual_length = ret ? 0 : trans.len;
469d3152cf1SHeiner Kallweit out:
4700319d499SHeiner Kallweit if (m->status == -EINPROGRESS)
471e33a3adeSHeiner Kallweit m->status = ret;
4720319d499SHeiner Kallweit
473*a8793589SYang Yingliang spi_finalize_current_message(host);
4740319d499SHeiner Kallweit
4750319d499SHeiner Kallweit return ret;
476ca632f55SGrant Likely }
477ca632f55SGrant Likely
fsl_espi_setup(struct spi_device * spi)478ca632f55SGrant Likely static int fsl_espi_setup(struct spi_device *spi)
479ca632f55SGrant Likely {
48035ab046bSHeiner Kallweit struct fsl_espi *espi;
481ca632f55SGrant Likely u32 loop_mode;
482219b5e3bSHeiner Kallweit struct fsl_espi_cs *cs = spi_get_ctldata(spi);
483ca632f55SGrant Likely
484ca632f55SGrant Likely if (!cs) {
485d9f26748SAxel Lin cs = kzalloc(sizeof(*cs), GFP_KERNEL);
486ca632f55SGrant Likely if (!cs)
487ca632f55SGrant Likely return -ENOMEM;
488d9f26748SAxel Lin spi_set_ctldata(spi, cs);
489ca632f55SGrant Likely }
490ca632f55SGrant Likely
491*a8793589SYang Yingliang espi = spi_controller_get_devdata(spi->controller);
492ca632f55SGrant Likely
49335ab046bSHeiner Kallweit pm_runtime_get_sync(espi->dev);
494e9abb4dbSHeiner Kallweit
4959e264f3fSAmit Kumar Mahapatra via Alsa-devel cs->hw_mode = fsl_espi_read_reg(espi, ESPI_SPMODEx(spi_get_chipselect(spi, 0)));
496ca632f55SGrant Likely /* mask out bits we are going to set */
497ca632f55SGrant Likely cs->hw_mode &= ~(CSMODE_CP_BEGIN_EDGECLK | CSMODE_CI_INACTIVEHIGH
498ca632f55SGrant Likely | CSMODE_REV);
499ca632f55SGrant Likely
500ca632f55SGrant Likely if (spi->mode & SPI_CPHA)
501ca632f55SGrant Likely cs->hw_mode |= CSMODE_CP_BEGIN_EDGECLK;
502ca632f55SGrant Likely if (spi->mode & SPI_CPOL)
503ca632f55SGrant Likely cs->hw_mode |= CSMODE_CI_INACTIVEHIGH;
504ca632f55SGrant Likely if (!(spi->mode & SPI_LSB_FIRST))
505ca632f55SGrant Likely cs->hw_mode |= CSMODE_REV;
506ca632f55SGrant Likely
507ca632f55SGrant Likely /* Handle the loop mode */
50835ab046bSHeiner Kallweit loop_mode = fsl_espi_read_reg(espi, ESPI_SPMODE);
509ca632f55SGrant Likely loop_mode &= ~SPMODE_LOOP;
510ca632f55SGrant Likely if (spi->mode & SPI_LOOP)
511ca632f55SGrant Likely loop_mode |= SPMODE_LOOP;
51235ab046bSHeiner Kallweit fsl_espi_write_reg(espi, ESPI_SPMODE, loop_mode);
513ca632f55SGrant Likely
514ea616ee2SHeiner Kallweit fsl_espi_setup_transfer(spi, NULL);
515e9abb4dbSHeiner Kallweit
51635ab046bSHeiner Kallweit pm_runtime_mark_last_busy(espi->dev);
51735ab046bSHeiner Kallweit pm_runtime_put_autosuspend(espi->dev);
518e9abb4dbSHeiner Kallweit
519ca632f55SGrant Likely return 0;
520ca632f55SGrant Likely }
521ca632f55SGrant Likely
fsl_espi_cleanup(struct spi_device * spi)522d9f26748SAxel Lin static void fsl_espi_cleanup(struct spi_device *spi)
523d9f26748SAxel Lin {
524219b5e3bSHeiner Kallweit struct fsl_espi_cs *cs = spi_get_ctldata(spi);
525d9f26748SAxel Lin
526d9f26748SAxel Lin kfree(cs);
527d9f26748SAxel Lin spi_set_ctldata(spi, NULL);
528d9f26748SAxel Lin }
529d9f26748SAxel Lin
fsl_espi_cpu_irq(struct fsl_espi * espi,u32 events)53035ab046bSHeiner Kallweit static void fsl_espi_cpu_irq(struct fsl_espi *espi, u32 events)
531ca632f55SGrant Likely {
532dcb425f3SHeiner Kallweit if (!espi->rx_done)
53335ab046bSHeiner Kallweit fsl_espi_read_rx_fifo(espi, events);
534ca632f55SGrant Likely
53505823432SHeiner Kallweit if (!espi->tx_done)
53635ab046bSHeiner Kallweit fsl_espi_fill_tx_fifo(espi, events);
537ca632f55SGrant Likely
538dcb425f3SHeiner Kallweit if (!espi->tx_done || !espi->rx_done)
539db1b049fSHeiner Kallweit return;
540db1b049fSHeiner Kallweit
541db1b049fSHeiner Kallweit /* we're done, but check for errors before returning */
54235ab046bSHeiner Kallweit events = fsl_espi_read_reg(espi, ESPI_SPIE);
543db1b049fSHeiner Kallweit
544db1b049fSHeiner Kallweit if (!(events & SPIE_DON))
54535ab046bSHeiner Kallweit dev_err(espi->dev,
546db1b049fSHeiner Kallweit "Transfer done but SPIE_DON isn't set!\n");
547db1b049fSHeiner Kallweit
548516ddd79STiago Brusamarello if (SPIE_RXCNT(events) || SPIE_TXCNT(events) != FSL_ESPI_FIFO_SIZE) {
54935ab046bSHeiner Kallweit dev_err(espi->dev, "Transfer done but rx/tx fifo's aren't empty!\n");
550516ddd79STiago Brusamarello dev_err(espi->dev, "SPIE_RXCNT = %d, SPIE_TXCNT = %d\n",
551516ddd79STiago Brusamarello SPIE_RXCNT(events), SPIE_TXCNT(events));
552516ddd79STiago Brusamarello }
553db1b049fSHeiner Kallweit
55435ab046bSHeiner Kallweit complete(&espi->done);
555ca632f55SGrant Likely }
556ca632f55SGrant Likely
fsl_espi_irq(s32 irq,void * context_data)557ca632f55SGrant Likely static irqreturn_t fsl_espi_irq(s32 irq, void *context_data)
558ca632f55SGrant Likely {
55935ab046bSHeiner Kallweit struct fsl_espi *espi = context_data;
560b867eef4SChris Packham u32 events, mask;
561ca632f55SGrant Likely
56235ab046bSHeiner Kallweit spin_lock(&espi->lock);
56354731265SHeiner Kallweit
564ca632f55SGrant Likely /* Get interrupt events(tx/rx) */
56535ab046bSHeiner Kallweit events = fsl_espi_read_reg(espi, ESPI_SPIE);
566b867eef4SChris Packham mask = fsl_espi_read_reg(espi, ESPI_SPIM);
567b867eef4SChris Packham if (!(events & mask)) {
56835ab046bSHeiner Kallweit spin_unlock(&espi->lock);
56935f5d71eSHeiner Kallweit return IRQ_NONE;
57054731265SHeiner Kallweit }
571ca632f55SGrant Likely
57235ab046bSHeiner Kallweit dev_vdbg(espi->dev, "%s: events %x\n", __func__, events);
573ca632f55SGrant Likely
57435ab046bSHeiner Kallweit fsl_espi_cpu_irq(espi, events);
575ca632f55SGrant Likely
57635f5d71eSHeiner Kallweit /* Clear the events */
57735ab046bSHeiner Kallweit fsl_espi_write_reg(espi, ESPI_SPIE, events);
57835f5d71eSHeiner Kallweit
57935ab046bSHeiner Kallweit spin_unlock(&espi->lock);
58054731265SHeiner Kallweit
58135f5d71eSHeiner Kallweit return IRQ_HANDLED;
582ca632f55SGrant Likely }
583ca632f55SGrant Likely
584e9abb4dbSHeiner Kallweit #ifdef CONFIG_PM
fsl_espi_runtime_suspend(struct device * dev)585e9abb4dbSHeiner Kallweit static int fsl_espi_runtime_suspend(struct device *dev)
58675506d0eSHeiner Kallweit {
587*a8793589SYang Yingliang struct spi_controller *host = dev_get_drvdata(dev);
588*a8793589SYang Yingliang struct fsl_espi *espi = spi_controller_get_devdata(host);
58975506d0eSHeiner Kallweit u32 regval;
59075506d0eSHeiner Kallweit
59135ab046bSHeiner Kallweit regval = fsl_espi_read_reg(espi, ESPI_SPMODE);
59275506d0eSHeiner Kallweit regval &= ~SPMODE_ENABLE;
59335ab046bSHeiner Kallweit fsl_espi_write_reg(espi, ESPI_SPMODE, regval);
59475506d0eSHeiner Kallweit
59575506d0eSHeiner Kallweit return 0;
59675506d0eSHeiner Kallweit }
59775506d0eSHeiner Kallweit
fsl_espi_runtime_resume(struct device * dev)598e9abb4dbSHeiner Kallweit static int fsl_espi_runtime_resume(struct device *dev)
59975506d0eSHeiner Kallweit {
600*a8793589SYang Yingliang struct spi_controller *host = dev_get_drvdata(dev);
601*a8793589SYang Yingliang struct fsl_espi *espi = spi_controller_get_devdata(host);
60275506d0eSHeiner Kallweit u32 regval;
60375506d0eSHeiner Kallweit
60435ab046bSHeiner Kallweit regval = fsl_espi_read_reg(espi, ESPI_SPMODE);
60575506d0eSHeiner Kallweit regval |= SPMODE_ENABLE;
60635ab046bSHeiner Kallweit fsl_espi_write_reg(espi, ESPI_SPMODE, regval);
60775506d0eSHeiner Kallweit
60875506d0eSHeiner Kallweit return 0;
60975506d0eSHeiner Kallweit }
610e9abb4dbSHeiner Kallweit #endif
61175506d0eSHeiner Kallweit
fsl_espi_max_message_size(struct spi_device * spi)61202a595d5SHeiner Kallweit static size_t fsl_espi_max_message_size(struct spi_device *spi)
613b541eef1SMichal Suchanek {
614b541eef1SMichal Suchanek return SPCOM_TRANLEN_MAX;
615b541eef1SMichal Suchanek }
616b541eef1SMichal Suchanek
fsl_espi_init_regs(struct device * dev,bool initial)617456c742bSHeiner Kallweit static void fsl_espi_init_regs(struct device *dev, bool initial)
618456c742bSHeiner Kallweit {
619*a8793589SYang Yingliang struct spi_controller *host = dev_get_drvdata(dev);
620*a8793589SYang Yingliang struct fsl_espi *espi = spi_controller_get_devdata(host);
621456c742bSHeiner Kallweit struct device_node *nc;
622456c742bSHeiner Kallweit u32 csmode, cs, prop;
623456c742bSHeiner Kallweit int ret;
624456c742bSHeiner Kallweit
625456c742bSHeiner Kallweit /* SPI controller initializations */
62635ab046bSHeiner Kallweit fsl_espi_write_reg(espi, ESPI_SPMODE, 0);
62735ab046bSHeiner Kallweit fsl_espi_write_reg(espi, ESPI_SPIM, 0);
62835ab046bSHeiner Kallweit fsl_espi_write_reg(espi, ESPI_SPCOM, 0);
62935ab046bSHeiner Kallweit fsl_espi_write_reg(espi, ESPI_SPIE, 0xffffffff);
630456c742bSHeiner Kallweit
631456c742bSHeiner Kallweit /* Init eSPI CS mode register */
632*a8793589SYang Yingliang for_each_available_child_of_node(host->dev.of_node, nc) {
633456c742bSHeiner Kallweit /* get chip select */
634456c742bSHeiner Kallweit ret = of_property_read_u32(nc, "reg", &cs);
635*a8793589SYang Yingliang if (ret || cs >= host->num_chipselect)
636456c742bSHeiner Kallweit continue;
637456c742bSHeiner Kallweit
638456c742bSHeiner Kallweit csmode = CSMODE_INIT_VAL;
639456c742bSHeiner Kallweit
640456c742bSHeiner Kallweit /* check if CSBEF is set in device tree */
641456c742bSHeiner Kallweit ret = of_property_read_u32(nc, "fsl,csbef", &prop);
642456c742bSHeiner Kallweit if (!ret) {
643456c742bSHeiner Kallweit csmode &= ~(CSMODE_BEF(0xf));
644456c742bSHeiner Kallweit csmode |= CSMODE_BEF(prop);
645456c742bSHeiner Kallweit }
646456c742bSHeiner Kallweit
647456c742bSHeiner Kallweit /* check if CSAFT is set in device tree */
648456c742bSHeiner Kallweit ret = of_property_read_u32(nc, "fsl,csaft", &prop);
649456c742bSHeiner Kallweit if (!ret) {
650456c742bSHeiner Kallweit csmode &= ~(CSMODE_AFT(0xf));
651456c742bSHeiner Kallweit csmode |= CSMODE_AFT(prop);
652456c742bSHeiner Kallweit }
653456c742bSHeiner Kallweit
65435ab046bSHeiner Kallweit fsl_espi_write_reg(espi, ESPI_SPMODEx(cs), csmode);
655456c742bSHeiner Kallweit
656456c742bSHeiner Kallweit if (initial)
657456c742bSHeiner Kallweit dev_info(dev, "cs=%u, init_csmode=0x%x\n", cs, csmode);
658456c742bSHeiner Kallweit }
659456c742bSHeiner Kallweit
660456c742bSHeiner Kallweit /* Enable SPI interface */
66135ab046bSHeiner Kallweit fsl_espi_write_reg(espi, ESPI_SPMODE, SPMODE_INIT_VAL | SPMODE_ENABLE);
662456c742bSHeiner Kallweit }
663456c742bSHeiner Kallweit
fsl_espi_probe(struct device * dev,struct resource * mem,unsigned int irq,unsigned int num_cs)664604042afSHeiner Kallweit static int fsl_espi_probe(struct device *dev, struct resource *mem,
6657454346bSHeiner Kallweit unsigned int irq, unsigned int num_cs)
666ca632f55SGrant Likely {
667*a8793589SYang Yingliang struct spi_controller *host;
66835ab046bSHeiner Kallweit struct fsl_espi *espi;
669b497eb02SHeiner Kallweit int ret;
670ca632f55SGrant Likely
671*a8793589SYang Yingliang host = spi_alloc_host(dev, sizeof(struct fsl_espi));
672*a8793589SYang Yingliang if (!host)
673604042afSHeiner Kallweit return -ENOMEM;
674ca632f55SGrant Likely
675*a8793589SYang Yingliang dev_set_drvdata(dev, host);
676ca632f55SGrant Likely
677*a8793589SYang Yingliang host->mode_bits = SPI_RX_DUAL | SPI_CPOL | SPI_CPHA | SPI_CS_HIGH |
6787cb55577SHeiner Kallweit SPI_LSB_FIRST | SPI_LOOP;
679*a8793589SYang Yingliang host->dev.of_node = dev->of_node;
680*a8793589SYang Yingliang host->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 16);
681*a8793589SYang Yingliang host->setup = fsl_espi_setup;
682*a8793589SYang Yingliang host->cleanup = fsl_espi_cleanup;
683*a8793589SYang Yingliang host->transfer_one_message = fsl_espi_do_one_msg;
684*a8793589SYang Yingliang host->auto_runtime_pm = true;
685*a8793589SYang Yingliang host->max_message_size = fsl_espi_max_message_size;
686*a8793589SYang Yingliang host->num_chipselect = num_cs;
687ca632f55SGrant Likely
688*a8793589SYang Yingliang espi = spi_controller_get_devdata(host);
68935ab046bSHeiner Kallweit spin_lock_init(&espi->lock);
690ca632f55SGrant Likely
69135ab046bSHeiner Kallweit espi->dev = dev;
69235ab046bSHeiner Kallweit espi->spibrg = fsl_get_sys_freq();
69335ab046bSHeiner Kallweit if (espi->spibrg == -1) {
6947cb55577SHeiner Kallweit dev_err(dev, "Can't get sys frequency!\n");
6957cb55577SHeiner Kallweit ret = -EINVAL;
6967cb55577SHeiner Kallweit goto err_probe;
6977cb55577SHeiner Kallweit }
698f254e65cSHeiner Kallweit /* determined by clock divider fields DIV16/PM in register SPMODEx */
699*a8793589SYang Yingliang host->min_speed_hz = DIV_ROUND_UP(espi->spibrg, 4 * 16 * 16);
700*a8793589SYang Yingliang host->max_speed_hz = DIV_ROUND_UP(espi->spibrg, 4);
7017cb55577SHeiner Kallweit
70235ab046bSHeiner Kallweit init_completion(&espi->done);
7037cb55577SHeiner Kallweit
70435ab046bSHeiner Kallweit espi->reg_base = devm_ioremap_resource(dev, mem);
70535ab046bSHeiner Kallweit if (IS_ERR(espi->reg_base)) {
70635ab046bSHeiner Kallweit ret = PTR_ERR(espi->reg_base);
707ca632f55SGrant Likely goto err_probe;
708ca632f55SGrant Likely }
709ca632f55SGrant Likely
710ca632f55SGrant Likely /* Register for SPI Interrupt */
71135ab046bSHeiner Kallweit ret = devm_request_irq(dev, irq, fsl_espi_irq, 0, "fsl_espi", espi);
712ca632f55SGrant Likely if (ret)
7134178b6b1SHeiner Kallweit goto err_probe;
714ca632f55SGrant Likely
715456c742bSHeiner Kallweit fsl_espi_init_regs(dev, true);
716ca632f55SGrant Likely
717e9abb4dbSHeiner Kallweit pm_runtime_set_autosuspend_delay(dev, AUTOSUSPEND_TIMEOUT);
718e9abb4dbSHeiner Kallweit pm_runtime_use_autosuspend(dev);
719e9abb4dbSHeiner Kallweit pm_runtime_set_active(dev);
720e9abb4dbSHeiner Kallweit pm_runtime_enable(dev);
721e9abb4dbSHeiner Kallweit pm_runtime_get_sync(dev);
722e9abb4dbSHeiner Kallweit
723*a8793589SYang Yingliang ret = devm_spi_register_controller(dev, host);
724ca632f55SGrant Likely if (ret < 0)
725e9abb4dbSHeiner Kallweit goto err_pm;
726ca632f55SGrant Likely
727b0e37c51SChris Packham dev_info(dev, "irq = %u\n", irq);
728ca632f55SGrant Likely
729e9abb4dbSHeiner Kallweit pm_runtime_mark_last_busy(dev);
730e9abb4dbSHeiner Kallweit pm_runtime_put_autosuspend(dev);
731e9abb4dbSHeiner Kallweit
732604042afSHeiner Kallweit return 0;
733ca632f55SGrant Likely
734e9abb4dbSHeiner Kallweit err_pm:
735e9abb4dbSHeiner Kallweit pm_runtime_put_noidle(dev);
736e9abb4dbSHeiner Kallweit pm_runtime_disable(dev);
737e9abb4dbSHeiner Kallweit pm_runtime_set_suspended(dev);
738ca632f55SGrant Likely err_probe:
739*a8793589SYang Yingliang spi_controller_put(host);
740604042afSHeiner Kallweit return ret;
741ca632f55SGrant Likely }
742ca632f55SGrant Likely
of_fsl_espi_get_chipselects(struct device * dev)743ca632f55SGrant Likely static int of_fsl_espi_get_chipselects(struct device *dev)
744ca632f55SGrant Likely {
745ca632f55SGrant Likely struct device_node *np = dev->of_node;
746b497eb02SHeiner Kallweit u32 num_cs;
747b497eb02SHeiner Kallweit int ret;
748ca632f55SGrant Likely
749b497eb02SHeiner Kallweit ret = of_property_read_u32(np, "fsl,espi-num-chipselects", &num_cs);
750b497eb02SHeiner Kallweit if (ret) {
751ca632f55SGrant Likely dev_err(dev, "No 'fsl,espi-num-chipselects' property\n");
7527454346bSHeiner Kallweit return 0;
753ca632f55SGrant Likely }
754ca632f55SGrant Likely
7557454346bSHeiner Kallweit return num_cs;
756ca632f55SGrant Likely }
757ca632f55SGrant Likely
of_fsl_espi_probe(struct platform_device * ofdev)758fd4a319bSGrant Likely static int of_fsl_espi_probe(struct platform_device *ofdev)
759ca632f55SGrant Likely {
760ca632f55SGrant Likely struct device *dev = &ofdev->dev;
761ca632f55SGrant Likely struct device_node *np = ofdev->dev.of_node;
762ca632f55SGrant Likely struct resource mem;
7637454346bSHeiner Kallweit unsigned int irq, num_cs;
764acf69219SHeiner Kallweit int ret;
765ca632f55SGrant Likely
766e3ce4f44SHeiner Kallweit if (of_property_read_bool(np, "mode")) {
767e3ce4f44SHeiner Kallweit dev_err(dev, "mode property is not supported on ESPI!\n");
768e3ce4f44SHeiner Kallweit return -EINVAL;
769e3ce4f44SHeiner Kallweit }
770e3ce4f44SHeiner Kallweit
7717454346bSHeiner Kallweit num_cs = of_fsl_espi_get_chipselects(dev);
7727454346bSHeiner Kallweit if (!num_cs)
7737454346bSHeiner Kallweit return -EINVAL;
774ca632f55SGrant Likely
775ca632f55SGrant Likely ret = of_address_to_resource(np, 0, &mem);
776ca632f55SGrant Likely if (ret)
777acf69219SHeiner Kallweit return ret;
778ca632f55SGrant Likely
779f7578496SThierry Reding irq = irq_of_parse_and_map(np, 0);
780acf69219SHeiner Kallweit if (!irq)
781acf69219SHeiner Kallweit return -EINVAL;
782ca632f55SGrant Likely
7837454346bSHeiner Kallweit return fsl_espi_probe(dev, &mem, irq, num_cs);
784ca632f55SGrant Likely }
785ca632f55SGrant Likely
of_fsl_espi_remove(struct platform_device * dev)786de60b184SUwe Kleine-König static void of_fsl_espi_remove(struct platform_device *dev)
787e9abb4dbSHeiner Kallweit {
788e9abb4dbSHeiner Kallweit pm_runtime_disable(&dev->dev);
789e9abb4dbSHeiner Kallweit }
790e9abb4dbSHeiner Kallweit
791714bb654SHou Zhiqiang #ifdef CONFIG_PM_SLEEP
of_fsl_espi_suspend(struct device * dev)792714bb654SHou Zhiqiang static int of_fsl_espi_suspend(struct device *dev)
793714bb654SHou Zhiqiang {
794*a8793589SYang Yingliang struct spi_controller *host = dev_get_drvdata(dev);
795714bb654SHou Zhiqiang int ret;
796714bb654SHou Zhiqiang
797*a8793589SYang Yingliang ret = spi_controller_suspend(host);
7987c5d8a24SGeert Uytterhoeven if (ret)
799714bb654SHou Zhiqiang return ret;
800714bb654SHou Zhiqiang
801a9a813ddSHeiner Kallweit return pm_runtime_force_suspend(dev);
802714bb654SHou Zhiqiang }
803714bb654SHou Zhiqiang
of_fsl_espi_resume(struct device * dev)804714bb654SHou Zhiqiang static int of_fsl_espi_resume(struct device *dev)
805714bb654SHou Zhiqiang {
806*a8793589SYang Yingliang struct spi_controller *host = dev_get_drvdata(dev);
807456c742bSHeiner Kallweit int ret;
808714bb654SHou Zhiqiang
809456c742bSHeiner Kallweit fsl_espi_init_regs(dev, false);
810714bb654SHou Zhiqiang
811e9abb4dbSHeiner Kallweit ret = pm_runtime_force_resume(dev);
812e9abb4dbSHeiner Kallweit if (ret < 0)
813e9abb4dbSHeiner Kallweit return ret;
814e9abb4dbSHeiner Kallweit
815*a8793589SYang Yingliang return spi_controller_resume(host);
816714bb654SHou Zhiqiang }
817714bb654SHou Zhiqiang #endif /* CONFIG_PM_SLEEP */
818714bb654SHou Zhiqiang
819714bb654SHou Zhiqiang static const struct dev_pm_ops espi_pm = {
820e9abb4dbSHeiner Kallweit SET_RUNTIME_PM_OPS(fsl_espi_runtime_suspend,
821e9abb4dbSHeiner Kallweit fsl_espi_runtime_resume, NULL)
822714bb654SHou Zhiqiang SET_SYSTEM_SLEEP_PM_OPS(of_fsl_espi_suspend, of_fsl_espi_resume)
823714bb654SHou Zhiqiang };
824714bb654SHou Zhiqiang
825ca632f55SGrant Likely static const struct of_device_id of_fsl_espi_match[] = {
826ca632f55SGrant Likely { .compatible = "fsl,mpc8536-espi" },
827ca632f55SGrant Likely {}
828ca632f55SGrant Likely };
829ca632f55SGrant Likely MODULE_DEVICE_TABLE(of, of_fsl_espi_match);
830ca632f55SGrant Likely
831ca632f55SGrant Likely static struct platform_driver fsl_espi_driver = {
832ca632f55SGrant Likely .driver = {
833ca632f55SGrant Likely .name = "fsl_espi",
834ca632f55SGrant Likely .of_match_table = of_fsl_espi_match,
835714bb654SHou Zhiqiang .pm = &espi_pm,
836ca632f55SGrant Likely },
837ca632f55SGrant Likely .probe = of_fsl_espi_probe,
838de60b184SUwe Kleine-König .remove_new = of_fsl_espi_remove,
839ca632f55SGrant Likely };
840940ab889SGrant Likely module_platform_driver(fsl_espi_driver);
841ca632f55SGrant Likely
842ca632f55SGrant Likely MODULE_AUTHOR("Mingkai Hu");
843ca632f55SGrant Likely MODULE_DESCRIPTION("Enhanced Freescale SPI Driver");
844ca632f55SGrant Likely MODULE_LICENSE("GPL");
845