1161b96c3SAlexander Shiyan /* 2161b96c3SAlexander Shiyan * CLPS711X SPI bus driver 3161b96c3SAlexander Shiyan * 498984796SAlexander Shiyan * Copyright (C) 2012-2014 Alexander Shiyan <shc_work@mail.ru> 5161b96c3SAlexander Shiyan * 6161b96c3SAlexander Shiyan * This program is free software; you can redistribute it and/or modify 7161b96c3SAlexander Shiyan * it under the terms of the GNU General Public License as published by 8161b96c3SAlexander Shiyan * the Free Software Foundation; either version 2 of the License, or 9161b96c3SAlexander Shiyan * (at your option) any later version. 10161b96c3SAlexander Shiyan */ 11161b96c3SAlexander Shiyan 12161b96c3SAlexander Shiyan #include <linux/io.h> 13161b96c3SAlexander Shiyan #include <linux/clk.h> 14161b96c3SAlexander Shiyan #include <linux/init.h> 15161b96c3SAlexander Shiyan #include <linux/gpio.h> 16161b96c3SAlexander Shiyan #include <linux/delay.h> 17161b96c3SAlexander Shiyan #include <linux/module.h> 18161b96c3SAlexander Shiyan #include <linux/interrupt.h> 19161b96c3SAlexander Shiyan #include <linux/platform_device.h> 20161b96c3SAlexander Shiyan #include <linux/spi/spi.h> 21161b96c3SAlexander Shiyan #include <linux/platform_data/spi-clps711x.h> 22161b96c3SAlexander Shiyan 23161b96c3SAlexander Shiyan #include <mach/hardware.h> 24161b96c3SAlexander Shiyan 25161b96c3SAlexander Shiyan #define DRIVER_NAME "spi-clps711x" 26161b96c3SAlexander Shiyan 27161b96c3SAlexander Shiyan struct spi_clps711x_data { 28161b96c3SAlexander Shiyan struct clk *spi_clk; 29161b96c3SAlexander Shiyan u32 max_speed_hz; 30161b96c3SAlexander Shiyan 31161b96c3SAlexander Shiyan u8 *tx_buf; 32161b96c3SAlexander Shiyan u8 *rx_buf; 338dda9d9aSAlexander Shiyan unsigned int bpw; 34161b96c3SAlexander Shiyan int len; 35161b96c3SAlexander Shiyan }; 36161b96c3SAlexander Shiyan 37161b96c3SAlexander Shiyan static int spi_clps711x_setup(struct spi_device *spi) 38161b96c3SAlexander Shiyan { 39161b96c3SAlexander Shiyan /* We are expect that SPI-device is not selected */ 403e9ea4b4SAlexander Shiyan gpio_direction_output(spi->cs_gpio, !(spi->mode & SPI_CS_HIGH)); 41161b96c3SAlexander Shiyan 42161b96c3SAlexander Shiyan return 0; 43161b96c3SAlexander Shiyan } 44161b96c3SAlexander Shiyan 458dda9d9aSAlexander Shiyan static void spi_clps711x_setup_xfer(struct spi_device *spi, 46161b96c3SAlexander Shiyan struct spi_transfer *xfer) 47161b96c3SAlexander Shiyan { 48161b96c3SAlexander Shiyan u32 speed = xfer->speed_hz ? : spi->max_speed_hz; 49161b96c3SAlexander Shiyan struct spi_clps711x_data *hw = spi_master_get_devdata(spi->master); 50161b96c3SAlexander Shiyan 51161b96c3SAlexander Shiyan /* Setup SPI frequency divider */ 52161b96c3SAlexander Shiyan if (!speed || (speed >= hw->max_speed_hz)) 53161b96c3SAlexander Shiyan clps_writel((clps_readl(SYSCON1) & ~SYSCON1_ADCKSEL_MASK) | 54161b96c3SAlexander Shiyan SYSCON1_ADCKSEL(3), SYSCON1); 55161b96c3SAlexander Shiyan else if (speed >= (hw->max_speed_hz / 2)) 56161b96c3SAlexander Shiyan clps_writel((clps_readl(SYSCON1) & ~SYSCON1_ADCKSEL_MASK) | 57161b96c3SAlexander Shiyan SYSCON1_ADCKSEL(2), SYSCON1); 58161b96c3SAlexander Shiyan else if (speed >= (hw->max_speed_hz / 8)) 59161b96c3SAlexander Shiyan clps_writel((clps_readl(SYSCON1) & ~SYSCON1_ADCKSEL_MASK) | 60161b96c3SAlexander Shiyan SYSCON1_ADCKSEL(1), SYSCON1); 61161b96c3SAlexander Shiyan else 62161b96c3SAlexander Shiyan clps_writel((clps_readl(SYSCON1) & ~SYSCON1_ADCKSEL_MASK) | 63161b96c3SAlexander Shiyan SYSCON1_ADCKSEL(0), SYSCON1); 64161b96c3SAlexander Shiyan } 65161b96c3SAlexander Shiyan 66*bf5c2e27SAxel Lin static int spi_clps711x_prepare_message(struct spi_master *master, 67161b96c3SAlexander Shiyan struct spi_message *msg) 68161b96c3SAlexander Shiyan { 698dda9d9aSAlexander Shiyan struct spi_device *spi = msg->spi; 70161b96c3SAlexander Shiyan 71*bf5c2e27SAxel Lin /* Setup edge for transfer */ 72*bf5c2e27SAxel Lin if (spi->mode & SPI_CPHA) 73*bf5c2e27SAxel Lin clps_writew(clps_readw(SYSCON3) | SYSCON3_ADCCKNSEN, SYSCON3); 74*bf5c2e27SAxel Lin else 75*bf5c2e27SAxel Lin clps_writew(clps_readw(SYSCON3) & ~SYSCON3_ADCCKNSEN, SYSCON3); 76161b96c3SAlexander Shiyan 77*bf5c2e27SAxel Lin return 0; 78*bf5c2e27SAxel Lin } 79*bf5c2e27SAxel Lin 80*bf5c2e27SAxel Lin static int spi_clps711x_transfer_one(struct spi_master *master, 81*bf5c2e27SAxel Lin struct spi_device *spi, 82*bf5c2e27SAxel Lin struct spi_transfer *xfer) 83*bf5c2e27SAxel Lin { 84*bf5c2e27SAxel Lin struct spi_clps711x_data *hw = spi_master_get_devdata(master); 85c7a26f12SAlexander Shiyan u8 data; 86c7a26f12SAlexander Shiyan 878dda9d9aSAlexander Shiyan spi_clps711x_setup_xfer(spi, xfer); 88161b96c3SAlexander Shiyan 89161b96c3SAlexander Shiyan hw->len = xfer->len; 908dda9d9aSAlexander Shiyan hw->bpw = xfer->bits_per_word ? : spi->bits_per_word; 91161b96c3SAlexander Shiyan hw->tx_buf = (u8 *)xfer->tx_buf; 92161b96c3SAlexander Shiyan hw->rx_buf = (u8 *)xfer->rx_buf; 93161b96c3SAlexander Shiyan 94161b96c3SAlexander Shiyan /* Initiate transfer */ 95c7a26f12SAlexander Shiyan data = hw->tx_buf ? *hw->tx_buf++ : 0; 96*bf5c2e27SAxel Lin clps_writel(data | SYNCIO_FRMLEN(hw->bpw) | SYNCIO_TXFRMEN, SYNCIO); 97*bf5c2e27SAxel Lin return 1; 98161b96c3SAlexander Shiyan } 99161b96c3SAlexander Shiyan 100161b96c3SAlexander Shiyan static irqreturn_t spi_clps711x_isr(int irq, void *dev_id) 101161b96c3SAlexander Shiyan { 102*bf5c2e27SAxel Lin struct spi_master *master = dev_id; 103*bf5c2e27SAxel Lin struct spi_clps711x_data *hw = spi_master_get_devdata(master); 104c7a26f12SAlexander Shiyan u8 data; 105161b96c3SAlexander Shiyan 106161b96c3SAlexander Shiyan /* Handle RX */ 107161b96c3SAlexander Shiyan data = clps_readb(SYNCIO); 108161b96c3SAlexander Shiyan if (hw->rx_buf) 109c7a26f12SAlexander Shiyan *hw->rx_buf++ = data; 110161b96c3SAlexander Shiyan 111161b96c3SAlexander Shiyan /* Handle TX */ 112c7a26f12SAlexander Shiyan if (--hw->len > 0) { 113c7a26f12SAlexander Shiyan data = hw->tx_buf ? *hw->tx_buf++ : 0; 1148dda9d9aSAlexander Shiyan clps_writel(data | SYNCIO_FRMLEN(hw->bpw) | SYNCIO_TXFRMEN, 1158dda9d9aSAlexander Shiyan SYNCIO); 116161b96c3SAlexander Shiyan } else 117*bf5c2e27SAxel Lin spi_finalize_current_transfer(master); 118161b96c3SAlexander Shiyan 119161b96c3SAlexander Shiyan return IRQ_HANDLED; 120161b96c3SAlexander Shiyan } 121161b96c3SAlexander Shiyan 122fd4a319bSGrant Likely static int spi_clps711x_probe(struct platform_device *pdev) 123161b96c3SAlexander Shiyan { 124161b96c3SAlexander Shiyan int i, ret; 125161b96c3SAlexander Shiyan struct spi_master *master; 126161b96c3SAlexander Shiyan struct spi_clps711x_data *hw; 127161b96c3SAlexander Shiyan struct spi_clps711x_pdata *pdata = dev_get_platdata(&pdev->dev); 128161b96c3SAlexander Shiyan 129161b96c3SAlexander Shiyan if (!pdata) { 130161b96c3SAlexander Shiyan dev_err(&pdev->dev, "No platform data supplied\n"); 131161b96c3SAlexander Shiyan return -EINVAL; 132161b96c3SAlexander Shiyan } 133161b96c3SAlexander Shiyan 134161b96c3SAlexander Shiyan if (pdata->num_chipselect < 1) { 135161b96c3SAlexander Shiyan dev_err(&pdev->dev, "At least one CS must be defined\n"); 136161b96c3SAlexander Shiyan return -EINVAL; 137161b96c3SAlexander Shiyan } 138161b96c3SAlexander Shiyan 1393e9ea4b4SAlexander Shiyan master = spi_alloc_master(&pdev->dev, sizeof(*hw)); 1403e9ea4b4SAlexander Shiyan if (!master) 141161b96c3SAlexander Shiyan return -ENOMEM; 1423e9ea4b4SAlexander Shiyan 1433e9ea4b4SAlexander Shiyan master->cs_gpios = devm_kzalloc(&pdev->dev, sizeof(int) * 1443e9ea4b4SAlexander Shiyan pdata->num_chipselect, GFP_KERNEL); 1453e9ea4b4SAlexander Shiyan if (!master->cs_gpios) { 1463e9ea4b4SAlexander Shiyan ret = -ENOMEM; 1473e9ea4b4SAlexander Shiyan goto err_out; 148161b96c3SAlexander Shiyan } 149161b96c3SAlexander Shiyan 150161b96c3SAlexander Shiyan master->bus_num = pdev->id; 151161b96c3SAlexander Shiyan master->mode_bits = SPI_CPHA | SPI_CS_HIGH; 1528dda9d9aSAlexander Shiyan master->bits_per_word_mask = SPI_BPW_RANGE_MASK(1, 8); 153161b96c3SAlexander Shiyan master->num_chipselect = pdata->num_chipselect; 154161b96c3SAlexander Shiyan master->setup = spi_clps711x_setup; 155*bf5c2e27SAxel Lin master->prepare_message = spi_clps711x_prepare_message; 156*bf5c2e27SAxel Lin master->transfer_one = spi_clps711x_transfer_one; 157161b96c3SAlexander Shiyan 158161b96c3SAlexander Shiyan hw = spi_master_get_devdata(master); 159161b96c3SAlexander Shiyan 160161b96c3SAlexander Shiyan for (i = 0; i < master->num_chipselect; i++) { 1613e9ea4b4SAlexander Shiyan master->cs_gpios[i] = pdata->chipselect[i]; 1623e9ea4b4SAlexander Shiyan if (!gpio_is_valid(master->cs_gpios[i])) { 163161b96c3SAlexander Shiyan dev_err(&pdev->dev, "Invalid CS GPIO %i\n", i); 164161b96c3SAlexander Shiyan ret = -EINVAL; 165161b96c3SAlexander Shiyan goto err_out; 166161b96c3SAlexander Shiyan } 1673e9ea4b4SAlexander Shiyan if (devm_gpio_request(&pdev->dev, master->cs_gpios[i], NULL)) { 168161b96c3SAlexander Shiyan dev_err(&pdev->dev, "Can't get CS GPIO %i\n", i); 169161b96c3SAlexander Shiyan ret = -EINVAL; 170161b96c3SAlexander Shiyan goto err_out; 171161b96c3SAlexander Shiyan } 172161b96c3SAlexander Shiyan } 173161b96c3SAlexander Shiyan 174161b96c3SAlexander Shiyan hw->spi_clk = devm_clk_get(&pdev->dev, "spi"); 175161b96c3SAlexander Shiyan if (IS_ERR(hw->spi_clk)) { 176161b96c3SAlexander Shiyan dev_err(&pdev->dev, "Can't get clocks\n"); 177161b96c3SAlexander Shiyan ret = PTR_ERR(hw->spi_clk); 178161b96c3SAlexander Shiyan goto err_out; 179161b96c3SAlexander Shiyan } 180161b96c3SAlexander Shiyan hw->max_speed_hz = clk_get_rate(hw->spi_clk); 181161b96c3SAlexander Shiyan 182161b96c3SAlexander Shiyan platform_set_drvdata(pdev, master); 183161b96c3SAlexander Shiyan 184161b96c3SAlexander Shiyan /* Disable extended mode due hardware problems */ 185161b96c3SAlexander Shiyan clps_writew(clps_readw(SYSCON3) & ~SYSCON3_ADCCON, SYSCON3); 186161b96c3SAlexander Shiyan 187161b96c3SAlexander Shiyan /* Clear possible pending interrupt */ 188161b96c3SAlexander Shiyan clps_readl(SYNCIO); 189161b96c3SAlexander Shiyan 190161b96c3SAlexander Shiyan ret = devm_request_irq(&pdev->dev, IRQ_SSEOTI, spi_clps711x_isr, 0, 191*bf5c2e27SAxel Lin dev_name(&pdev->dev), master); 192161b96c3SAlexander Shiyan if (ret) { 193161b96c3SAlexander Shiyan dev_err(&pdev->dev, "Can't request IRQ\n"); 194c7083790SSachin Kamat goto err_out; 195161b96c3SAlexander Shiyan } 196161b96c3SAlexander Shiyan 197c493fc4bSJingoo Han ret = devm_spi_register_master(&pdev->dev, master); 198161b96c3SAlexander Shiyan if (!ret) { 199161b96c3SAlexander Shiyan dev_info(&pdev->dev, 200161b96c3SAlexander Shiyan "SPI bus driver initialized. Master clock %u Hz\n", 201161b96c3SAlexander Shiyan hw->max_speed_hz); 202161b96c3SAlexander Shiyan return 0; 203161b96c3SAlexander Shiyan } 204161b96c3SAlexander Shiyan 205161b96c3SAlexander Shiyan dev_err(&pdev->dev, "Failed to register master\n"); 206161b96c3SAlexander Shiyan 207161b96c3SAlexander Shiyan err_out: 208161b96c3SAlexander Shiyan spi_master_put(master); 209161b96c3SAlexander Shiyan 210161b96c3SAlexander Shiyan return ret; 211161b96c3SAlexander Shiyan } 212161b96c3SAlexander Shiyan 213161b96c3SAlexander Shiyan static struct platform_driver clps711x_spi_driver = { 214161b96c3SAlexander Shiyan .driver = { 215161b96c3SAlexander Shiyan .name = DRIVER_NAME, 216161b96c3SAlexander Shiyan .owner = THIS_MODULE, 217161b96c3SAlexander Shiyan }, 218161b96c3SAlexander Shiyan .probe = spi_clps711x_probe, 219161b96c3SAlexander Shiyan }; 220161b96c3SAlexander Shiyan module_platform_driver(clps711x_spi_driver); 221161b96c3SAlexander Shiyan 222161b96c3SAlexander Shiyan MODULE_LICENSE("GPL"); 223161b96c3SAlexander Shiyan MODULE_AUTHOR("Alexander Shiyan <shc_work@mail.ru>"); 224161b96c3SAlexander Shiyan MODULE_DESCRIPTION("CLPS711X SPI bus driver"); 225350a9b33SAxel Lin MODULE_ALIAS("platform:" DRIVER_NAME); 226