1161b96c3SAlexander Shiyan /* 2161b96c3SAlexander Shiyan * CLPS711X SPI bus driver 3161b96c3SAlexander Shiyan * 498984796SAlexander Shiyan * Copyright (C) 2012-2014 Alexander Shiyan <shc_work@mail.ru> 5161b96c3SAlexander Shiyan * 6161b96c3SAlexander Shiyan * This program is free software; you can redistribute it and/or modify 7161b96c3SAlexander Shiyan * it under the terms of the GNU General Public License as published by 8161b96c3SAlexander Shiyan * the Free Software Foundation; either version 2 of the License, or 9161b96c3SAlexander Shiyan * (at your option) any later version. 10161b96c3SAlexander Shiyan */ 11161b96c3SAlexander Shiyan 12161b96c3SAlexander Shiyan #include <linux/io.h> 13161b96c3SAlexander Shiyan #include <linux/clk.h> 14161b96c3SAlexander Shiyan #include <linux/init.h> 15161b96c3SAlexander Shiyan #include <linux/gpio.h> 16161b96c3SAlexander Shiyan #include <linux/delay.h> 17161b96c3SAlexander Shiyan #include <linux/module.h> 18161b96c3SAlexander Shiyan #include <linux/interrupt.h> 19161b96c3SAlexander Shiyan #include <linux/platform_device.h> 20161b96c3SAlexander Shiyan #include <linux/spi/spi.h> 21161b96c3SAlexander Shiyan #include <linux/platform_data/spi-clps711x.h> 22161b96c3SAlexander Shiyan 23161b96c3SAlexander Shiyan #include <mach/hardware.h> 24161b96c3SAlexander Shiyan 25161b96c3SAlexander Shiyan #define DRIVER_NAME "spi-clps711x" 26161b96c3SAlexander Shiyan 27161b96c3SAlexander Shiyan struct spi_clps711x_data { 28161b96c3SAlexander Shiyan struct clk *spi_clk; 29161b96c3SAlexander Shiyan u32 max_speed_hz; 30161b96c3SAlexander Shiyan 31161b96c3SAlexander Shiyan u8 *tx_buf; 32161b96c3SAlexander Shiyan u8 *rx_buf; 338dda9d9aSAlexander Shiyan unsigned int bpw; 34161b96c3SAlexander Shiyan int len; 35161b96c3SAlexander Shiyan }; 36161b96c3SAlexander Shiyan 37161b96c3SAlexander Shiyan static int spi_clps711x_setup(struct spi_device *spi) 38161b96c3SAlexander Shiyan { 39161b96c3SAlexander Shiyan /* We are expect that SPI-device is not selected */ 403e9ea4b4SAlexander Shiyan gpio_direction_output(spi->cs_gpio, !(spi->mode & SPI_CS_HIGH)); 41161b96c3SAlexander Shiyan 42161b96c3SAlexander Shiyan return 0; 43161b96c3SAlexander Shiyan } 44161b96c3SAlexander Shiyan 458dda9d9aSAlexander Shiyan static void spi_clps711x_setup_xfer(struct spi_device *spi, 46161b96c3SAlexander Shiyan struct spi_transfer *xfer) 47161b96c3SAlexander Shiyan { 48161b96c3SAlexander Shiyan struct spi_clps711x_data *hw = spi_master_get_devdata(spi->master); 49161b96c3SAlexander Shiyan 50161b96c3SAlexander Shiyan /* Setup SPI frequency divider */ 51*bed890b4SAxel Lin if (!xfer->speed_hz || (xfer->speed_hz >= hw->max_speed_hz)) 52161b96c3SAlexander Shiyan clps_writel((clps_readl(SYSCON1) & ~SYSCON1_ADCKSEL_MASK) | 53161b96c3SAlexander Shiyan SYSCON1_ADCKSEL(3), SYSCON1); 54*bed890b4SAxel Lin else if (xfer->speed_hz >= (hw->max_speed_hz / 2)) 55161b96c3SAlexander Shiyan clps_writel((clps_readl(SYSCON1) & ~SYSCON1_ADCKSEL_MASK) | 56161b96c3SAlexander Shiyan SYSCON1_ADCKSEL(2), SYSCON1); 57*bed890b4SAxel Lin else if (xfer->speed_hz >= (hw->max_speed_hz / 8)) 58161b96c3SAlexander Shiyan clps_writel((clps_readl(SYSCON1) & ~SYSCON1_ADCKSEL_MASK) | 59161b96c3SAlexander Shiyan SYSCON1_ADCKSEL(1), SYSCON1); 60161b96c3SAlexander Shiyan else 61161b96c3SAlexander Shiyan clps_writel((clps_readl(SYSCON1) & ~SYSCON1_ADCKSEL_MASK) | 62161b96c3SAlexander Shiyan SYSCON1_ADCKSEL(0), SYSCON1); 63161b96c3SAlexander Shiyan } 64161b96c3SAlexander Shiyan 65bf5c2e27SAxel Lin static int spi_clps711x_prepare_message(struct spi_master *master, 66161b96c3SAlexander Shiyan struct spi_message *msg) 67161b96c3SAlexander Shiyan { 688dda9d9aSAlexander Shiyan struct spi_device *spi = msg->spi; 69161b96c3SAlexander Shiyan 70bf5c2e27SAxel Lin /* Setup edge for transfer */ 71bf5c2e27SAxel Lin if (spi->mode & SPI_CPHA) 72bf5c2e27SAxel Lin clps_writew(clps_readw(SYSCON3) | SYSCON3_ADCCKNSEN, SYSCON3); 73bf5c2e27SAxel Lin else 74bf5c2e27SAxel Lin clps_writew(clps_readw(SYSCON3) & ~SYSCON3_ADCCKNSEN, SYSCON3); 75161b96c3SAlexander Shiyan 76bf5c2e27SAxel Lin return 0; 77bf5c2e27SAxel Lin } 78bf5c2e27SAxel Lin 79bf5c2e27SAxel Lin static int spi_clps711x_transfer_one(struct spi_master *master, 80bf5c2e27SAxel Lin struct spi_device *spi, 81bf5c2e27SAxel Lin struct spi_transfer *xfer) 82bf5c2e27SAxel Lin { 83bf5c2e27SAxel Lin struct spi_clps711x_data *hw = spi_master_get_devdata(master); 84c7a26f12SAlexander Shiyan u8 data; 85c7a26f12SAlexander Shiyan 868dda9d9aSAlexander Shiyan spi_clps711x_setup_xfer(spi, xfer); 87161b96c3SAlexander Shiyan 88161b96c3SAlexander Shiyan hw->len = xfer->len; 89*bed890b4SAxel Lin hw->bpw = xfer->bits_per_word; 90161b96c3SAlexander Shiyan hw->tx_buf = (u8 *)xfer->tx_buf; 91161b96c3SAlexander Shiyan hw->rx_buf = (u8 *)xfer->rx_buf; 92161b96c3SAlexander Shiyan 93161b96c3SAlexander Shiyan /* Initiate transfer */ 94c7a26f12SAlexander Shiyan data = hw->tx_buf ? *hw->tx_buf++ : 0; 95bf5c2e27SAxel Lin clps_writel(data | SYNCIO_FRMLEN(hw->bpw) | SYNCIO_TXFRMEN, SYNCIO); 96bf5c2e27SAxel Lin return 1; 97161b96c3SAlexander Shiyan } 98161b96c3SAlexander Shiyan 99161b96c3SAlexander Shiyan static irqreturn_t spi_clps711x_isr(int irq, void *dev_id) 100161b96c3SAlexander Shiyan { 101bf5c2e27SAxel Lin struct spi_master *master = dev_id; 102bf5c2e27SAxel Lin struct spi_clps711x_data *hw = spi_master_get_devdata(master); 103c7a26f12SAlexander Shiyan u8 data; 104161b96c3SAlexander Shiyan 105161b96c3SAlexander Shiyan /* Handle RX */ 106161b96c3SAlexander Shiyan data = clps_readb(SYNCIO); 107161b96c3SAlexander Shiyan if (hw->rx_buf) 108c7a26f12SAlexander Shiyan *hw->rx_buf++ = data; 109161b96c3SAlexander Shiyan 110161b96c3SAlexander Shiyan /* Handle TX */ 111c7a26f12SAlexander Shiyan if (--hw->len > 0) { 112c7a26f12SAlexander Shiyan data = hw->tx_buf ? *hw->tx_buf++ : 0; 1138dda9d9aSAlexander Shiyan clps_writel(data | SYNCIO_FRMLEN(hw->bpw) | SYNCIO_TXFRMEN, 1148dda9d9aSAlexander Shiyan SYNCIO); 115161b96c3SAlexander Shiyan } else 116bf5c2e27SAxel Lin spi_finalize_current_transfer(master); 117161b96c3SAlexander Shiyan 118161b96c3SAlexander Shiyan return IRQ_HANDLED; 119161b96c3SAlexander Shiyan } 120161b96c3SAlexander Shiyan 121fd4a319bSGrant Likely static int spi_clps711x_probe(struct platform_device *pdev) 122161b96c3SAlexander Shiyan { 123161b96c3SAlexander Shiyan int i, ret; 124161b96c3SAlexander Shiyan struct spi_master *master; 125161b96c3SAlexander Shiyan struct spi_clps711x_data *hw; 126161b96c3SAlexander Shiyan struct spi_clps711x_pdata *pdata = dev_get_platdata(&pdev->dev); 127161b96c3SAlexander Shiyan 128161b96c3SAlexander Shiyan if (!pdata) { 129161b96c3SAlexander Shiyan dev_err(&pdev->dev, "No platform data supplied\n"); 130161b96c3SAlexander Shiyan return -EINVAL; 131161b96c3SAlexander Shiyan } 132161b96c3SAlexander Shiyan 133161b96c3SAlexander Shiyan if (pdata->num_chipselect < 1) { 134161b96c3SAlexander Shiyan dev_err(&pdev->dev, "At least one CS must be defined\n"); 135161b96c3SAlexander Shiyan return -EINVAL; 136161b96c3SAlexander Shiyan } 137161b96c3SAlexander Shiyan 1383e9ea4b4SAlexander Shiyan master = spi_alloc_master(&pdev->dev, sizeof(*hw)); 1393e9ea4b4SAlexander Shiyan if (!master) 140161b96c3SAlexander Shiyan return -ENOMEM; 1413e9ea4b4SAlexander Shiyan 1423e9ea4b4SAlexander Shiyan master->cs_gpios = devm_kzalloc(&pdev->dev, sizeof(int) * 1433e9ea4b4SAlexander Shiyan pdata->num_chipselect, GFP_KERNEL); 1443e9ea4b4SAlexander Shiyan if (!master->cs_gpios) { 1453e9ea4b4SAlexander Shiyan ret = -ENOMEM; 1463e9ea4b4SAlexander Shiyan goto err_out; 147161b96c3SAlexander Shiyan } 148161b96c3SAlexander Shiyan 149161b96c3SAlexander Shiyan master->bus_num = pdev->id; 150161b96c3SAlexander Shiyan master->mode_bits = SPI_CPHA | SPI_CS_HIGH; 1518dda9d9aSAlexander Shiyan master->bits_per_word_mask = SPI_BPW_RANGE_MASK(1, 8); 152161b96c3SAlexander Shiyan master->num_chipselect = pdata->num_chipselect; 153161b96c3SAlexander Shiyan master->setup = spi_clps711x_setup; 154bf5c2e27SAxel Lin master->prepare_message = spi_clps711x_prepare_message; 155bf5c2e27SAxel Lin master->transfer_one = spi_clps711x_transfer_one; 156161b96c3SAlexander Shiyan 157161b96c3SAlexander Shiyan hw = spi_master_get_devdata(master); 158161b96c3SAlexander Shiyan 159161b96c3SAlexander Shiyan for (i = 0; i < master->num_chipselect; i++) { 1603e9ea4b4SAlexander Shiyan master->cs_gpios[i] = pdata->chipselect[i]; 161fcba212dSAxel Lin ret = devm_gpio_request(&pdev->dev, master->cs_gpios[i], 162fcba212dSAxel Lin DRIVER_NAME); 163fcba212dSAxel Lin if (ret) { 164161b96c3SAlexander Shiyan dev_err(&pdev->dev, "Can't get CS GPIO %i\n", i); 165161b96c3SAlexander Shiyan goto err_out; 166161b96c3SAlexander Shiyan } 167161b96c3SAlexander Shiyan } 168161b96c3SAlexander Shiyan 169161b96c3SAlexander Shiyan hw->spi_clk = devm_clk_get(&pdev->dev, "spi"); 170161b96c3SAlexander Shiyan if (IS_ERR(hw->spi_clk)) { 171161b96c3SAlexander Shiyan dev_err(&pdev->dev, "Can't get clocks\n"); 172161b96c3SAlexander Shiyan ret = PTR_ERR(hw->spi_clk); 173161b96c3SAlexander Shiyan goto err_out; 174161b96c3SAlexander Shiyan } 175161b96c3SAlexander Shiyan hw->max_speed_hz = clk_get_rate(hw->spi_clk); 176161b96c3SAlexander Shiyan 177161b96c3SAlexander Shiyan platform_set_drvdata(pdev, master); 178161b96c3SAlexander Shiyan 179161b96c3SAlexander Shiyan /* Disable extended mode due hardware problems */ 180161b96c3SAlexander Shiyan clps_writew(clps_readw(SYSCON3) & ~SYSCON3_ADCCON, SYSCON3); 181161b96c3SAlexander Shiyan 182161b96c3SAlexander Shiyan /* Clear possible pending interrupt */ 183161b96c3SAlexander Shiyan clps_readl(SYNCIO); 184161b96c3SAlexander Shiyan 185161b96c3SAlexander Shiyan ret = devm_request_irq(&pdev->dev, IRQ_SSEOTI, spi_clps711x_isr, 0, 186bf5c2e27SAxel Lin dev_name(&pdev->dev), master); 187161b96c3SAlexander Shiyan if (ret) { 188161b96c3SAlexander Shiyan dev_err(&pdev->dev, "Can't request IRQ\n"); 189c7083790SSachin Kamat goto err_out; 190161b96c3SAlexander Shiyan } 191161b96c3SAlexander Shiyan 192c493fc4bSJingoo Han ret = devm_spi_register_master(&pdev->dev, master); 193161b96c3SAlexander Shiyan if (!ret) { 194161b96c3SAlexander Shiyan dev_info(&pdev->dev, 195161b96c3SAlexander Shiyan "SPI bus driver initialized. Master clock %u Hz\n", 196161b96c3SAlexander Shiyan hw->max_speed_hz); 197161b96c3SAlexander Shiyan return 0; 198161b96c3SAlexander Shiyan } 199161b96c3SAlexander Shiyan 200161b96c3SAlexander Shiyan dev_err(&pdev->dev, "Failed to register master\n"); 201161b96c3SAlexander Shiyan 202161b96c3SAlexander Shiyan err_out: 203161b96c3SAlexander Shiyan spi_master_put(master); 204161b96c3SAlexander Shiyan 205161b96c3SAlexander Shiyan return ret; 206161b96c3SAlexander Shiyan } 207161b96c3SAlexander Shiyan 208161b96c3SAlexander Shiyan static struct platform_driver clps711x_spi_driver = { 209161b96c3SAlexander Shiyan .driver = { 210161b96c3SAlexander Shiyan .name = DRIVER_NAME, 211161b96c3SAlexander Shiyan .owner = THIS_MODULE, 212161b96c3SAlexander Shiyan }, 213161b96c3SAlexander Shiyan .probe = spi_clps711x_probe, 214161b96c3SAlexander Shiyan }; 215161b96c3SAlexander Shiyan module_platform_driver(clps711x_spi_driver); 216161b96c3SAlexander Shiyan 217161b96c3SAlexander Shiyan MODULE_LICENSE("GPL"); 218161b96c3SAlexander Shiyan MODULE_AUTHOR("Alexander Shiyan <shc_work@mail.ru>"); 219161b96c3SAlexander Shiyan MODULE_DESCRIPTION("CLPS711X SPI bus driver"); 220350a9b33SAxel Lin MODULE_ALIAS("platform:" DRIVER_NAME); 221