xref: /openbmc/linux/drivers/spi/spi-cadence.c (revision fac59652993f075d57860769c99045b3ca18780d)
159899843SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
2c474b386SHarini Katakam /*
3f75c04a9SYang Yingliang  * Cadence SPI controller driver (host and target mode)
4c474b386SHarini Katakam  *
5c474b386SHarini Katakam  * Copyright (C) 2008 - 2014 Xilinx, Inc.
6c474b386SHarini Katakam  *
7c474b386SHarini Katakam  * based on Blackfin On-Chip SPI Driver (spi_bfin5xx.c)
8c474b386SHarini Katakam  */
9c474b386SHarini Katakam 
10c474b386SHarini Katakam #include <linux/clk.h>
11c474b386SHarini Katakam #include <linux/delay.h>
12cfeefa79SLinus Walleij #include <linux/gpio/consumer.h>
13c474b386SHarini Katakam #include <linux/interrupt.h>
14c474b386SHarini Katakam #include <linux/io.h>
156afe2ae8SCharles Keepax #include <linux/kernel.h>
16c474b386SHarini Katakam #include <linux/module.h>
17c474b386SHarini Katakam #include <linux/of_irq.h>
18c474b386SHarini Katakam #include <linux/of_address.h>
19c474b386SHarini Katakam #include <linux/platform_device.h>
20d36ccd9fSShubhrajyoti Datta #include <linux/pm_runtime.h>
21c474b386SHarini Katakam #include <linux/spi/spi.h>
22c474b386SHarini Katakam 
23c474b386SHarini Katakam /* Name of this driver */
24c474b386SHarini Katakam #define CDNS_SPI_NAME		"cdns-spi"
25c474b386SHarini Katakam 
26c474b386SHarini Katakam /* Register offset definitions */
2724746675SShubhrajyoti Datta #define CDNS_SPI_CR	0x00 /* Configuration  Register, RW */
2824746675SShubhrajyoti Datta #define CDNS_SPI_ISR	0x04 /* Interrupt Status Register, RO */
2924746675SShubhrajyoti Datta #define CDNS_SPI_IER	0x08 /* Interrupt Enable Register, WO */
3024746675SShubhrajyoti Datta #define CDNS_SPI_IDR	0x0c /* Interrupt Disable Register, WO */
3124746675SShubhrajyoti Datta #define CDNS_SPI_IMR	0x10 /* Interrupt Enabled Mask Register, RO */
3224746675SShubhrajyoti Datta #define CDNS_SPI_ER	0x14 /* Enable/Disable Register, RW */
3324746675SShubhrajyoti Datta #define CDNS_SPI_DR	0x18 /* Delay Register, RW */
3424746675SShubhrajyoti Datta #define CDNS_SPI_TXD	0x1C /* Data Transmit Register, WO */
3524746675SShubhrajyoti Datta #define CDNS_SPI_RXD	0x20 /* Data Receive Register, RO */
3624746675SShubhrajyoti Datta #define CDNS_SPI_SICR	0x24 /* Slave Idle Count Register, RW */
3724746675SShubhrajyoti Datta #define CDNS_SPI_THLD	0x28 /* Transmit FIFO Watermark Register,RW */
38c474b386SHarini Katakam 
39d36ccd9fSShubhrajyoti Datta #define SPI_AUTOSUSPEND_TIMEOUT		3000
40c474b386SHarini Katakam /*
41c474b386SHarini Katakam  * SPI Configuration Register bit Masks
42c474b386SHarini Katakam  *
43c474b386SHarini Katakam  * This register contains various control bits that affect the operation
44c474b386SHarini Katakam  * of the SPI controller
45c474b386SHarini Katakam  */
4624746675SShubhrajyoti Datta #define CDNS_SPI_CR_MANSTRT	0x00010000 /* Manual TX Start */
4724746675SShubhrajyoti Datta #define CDNS_SPI_CR_CPHA		0x00000004 /* Clock Phase Control */
4824746675SShubhrajyoti Datta #define CDNS_SPI_CR_CPOL		0x00000002 /* Clock Polarity Control */
4924746675SShubhrajyoti Datta #define CDNS_SPI_CR_SSCTRL		0x00003C00 /* Slave Select Mask */
5024746675SShubhrajyoti Datta #define CDNS_SPI_CR_PERI_SEL	0x00000200 /* Peripheral Select Decode */
5124746675SShubhrajyoti Datta #define CDNS_SPI_CR_BAUD_DIV	0x00000038 /* Baud Rate Divisor Mask */
5224746675SShubhrajyoti Datta #define CDNS_SPI_CR_MSTREN		0x00000001 /* Master Enable Mask */
5324746675SShubhrajyoti Datta #define CDNS_SPI_CR_MANSTRTEN	0x00008000 /* Manual TX Enable Mask */
5424746675SShubhrajyoti Datta #define CDNS_SPI_CR_SSFORCE	0x00004000 /* Manual SS Enable Mask */
5524746675SShubhrajyoti Datta #define CDNS_SPI_CR_BAUD_DIV_4	0x00000008 /* Default Baud Div Mask */
5624746675SShubhrajyoti Datta #define CDNS_SPI_CR_DEFAULT	(CDNS_SPI_CR_MSTREN | \
5724746675SShubhrajyoti Datta 					CDNS_SPI_CR_SSCTRL | \
5824746675SShubhrajyoti Datta 					CDNS_SPI_CR_SSFORCE | \
5924746675SShubhrajyoti Datta 					CDNS_SPI_CR_BAUD_DIV_4)
60c474b386SHarini Katakam 
61c474b386SHarini Katakam /*
62f75c04a9SYang Yingliang  * SPI Configuration Register - Baud rate and target select
63c474b386SHarini Katakam  *
64c474b386SHarini Katakam  * These are the values used in the calculation of baud rate divisor and
65f75c04a9SYang Yingliang  * setting the target select.
66c474b386SHarini Katakam  */
67c474b386SHarini Katakam 
68c474b386SHarini Katakam #define CDNS_SPI_BAUD_DIV_MAX		7 /* Baud rate divisor maximum */
69c474b386SHarini Katakam #define CDNS_SPI_BAUD_DIV_MIN		1 /* Baud rate divisor minimum */
70c474b386SHarini Katakam #define CDNS_SPI_BAUD_DIV_SHIFT		3 /* Baud rate divisor shift in CR */
71c474b386SHarini Katakam #define CDNS_SPI_SS_SHIFT		10 /* Slave Select field shift in CR */
72c474b386SHarini Katakam #define CDNS_SPI_SS0			0x1 /* Slave Select zero */
73e1502ba4SSai Krishna Potthuri #define CDNS_SPI_NOSS			0xF /* No Slave select */
74c474b386SHarini Katakam 
75c474b386SHarini Katakam /*
76c474b386SHarini Katakam  * SPI Interrupt Registers bit Masks
77c474b386SHarini Katakam  *
78c474b386SHarini Katakam  * All the four interrupt registers (Status/Mask/Enable/Disable) have the same
79c474b386SHarini Katakam  * bit definitions.
80c474b386SHarini Katakam  */
8124746675SShubhrajyoti Datta #define CDNS_SPI_IXR_TXOW	0x00000004 /* SPI TX FIFO Overwater */
8224746675SShubhrajyoti Datta #define CDNS_SPI_IXR_MODF	0x00000002 /* SPI Mode Fault */
8324746675SShubhrajyoti Datta #define CDNS_SPI_IXR_RXNEMTY 0x00000010 /* SPI RX FIFO Not Empty */
8424746675SShubhrajyoti Datta #define CDNS_SPI_IXR_DEFAULT	(CDNS_SPI_IXR_TXOW | \
8524746675SShubhrajyoti Datta 					CDNS_SPI_IXR_MODF)
8624746675SShubhrajyoti Datta #define CDNS_SPI_IXR_TXFULL	0x00000008 /* SPI TX Full */
8724746675SShubhrajyoti Datta #define CDNS_SPI_IXR_ALL	0x0000007F /* SPI all interrupts */
88c474b386SHarini Katakam 
89c474b386SHarini Katakam /*
90c474b386SHarini Katakam  * SPI Enable Register bit Masks
91c474b386SHarini Katakam  *
92c474b386SHarini Katakam  * This register is used to enable or disable the SPI controller
93c474b386SHarini Katakam  */
9424746675SShubhrajyoti Datta #define CDNS_SPI_ER_ENABLE	0x00000001 /* SPI Enable Bit Mask */
9524746675SShubhrajyoti Datta #define CDNS_SPI_ER_DISABLE	0x0 /* SPI Disable Bit Mask */
96c474b386SHarini Katakam 
97c474b386SHarini Katakam /* Default number of chip select lines */
98c474b386SHarini Katakam #define CDNS_SPI_DEFAULT_NUM_CS		4
99c474b386SHarini Katakam 
100c474b386SHarini Katakam /**
101c474b386SHarini Katakam  * struct cdns_spi - This definition defines spi driver instance
102c474b386SHarini Katakam  * @regs:		Virtual address of the SPI controller registers
103c474b386SHarini Katakam  * @ref_clk:		Pointer to the peripheral clock
104c474b386SHarini Katakam  * @pclk:		Pointer to the APB clock
105b6e4686cSCharles Keepax  * @clk_rate:		Reference clock frequency, taken from @ref_clk
106c474b386SHarini Katakam  * @speed_hz:		Current SPI bus clock speed in Hz
107c474b386SHarini Katakam  * @txbuf:		Pointer	to the TX buffer
108c474b386SHarini Katakam  * @rxbuf:		Pointer to the RX buffer
109c474b386SHarini Katakam  * @tx_bytes:		Number of bytes left to transfer
110c474b386SHarini Katakam  * @rx_bytes:		Number of bytes requested
111c474b386SHarini Katakam  * @dev_busy:		Device busy flag
112c474b386SHarini Katakam  * @is_decoded_cs:	Flag for decoder property set or not
1137b40322fSLars-Peter Clausen  * @tx_fifo_depth:	Depth of the TX FIFO
114c474b386SHarini Katakam  */
115c474b386SHarini Katakam struct cdns_spi {
116c474b386SHarini Katakam 	void __iomem *regs;
117c474b386SHarini Katakam 	struct clk *ref_clk;
118c474b386SHarini Katakam 	struct clk *pclk;
1194d163ad7SMichael Hennerich 	unsigned int clk_rate;
120c474b386SHarini Katakam 	u32 speed_hz;
121c474b386SHarini Katakam 	const u8 *txbuf;
122c474b386SHarini Katakam 	u8 *rxbuf;
123c474b386SHarini Katakam 	int tx_bytes;
124c474b386SHarini Katakam 	int rx_bytes;
125c474b386SHarini Katakam 	u8 dev_busy;
126c474b386SHarini Katakam 	u32 is_decoded_cs;
1277b40322fSLars-Peter Clausen 	unsigned int tx_fifo_depth;
128c474b386SHarini Katakam };
129c474b386SHarini Katakam 
130c474b386SHarini Katakam /* Macros for the SPI controller read/write */
cdns_spi_read(struct cdns_spi * xspi,u32 offset)131c474b386SHarini Katakam static inline u32 cdns_spi_read(struct cdns_spi *xspi, u32 offset)
132c474b386SHarini Katakam {
133c474b386SHarini Katakam 	return readl_relaxed(xspi->regs + offset);
134c474b386SHarini Katakam }
135c474b386SHarini Katakam 
cdns_spi_write(struct cdns_spi * xspi,u32 offset,u32 val)136c474b386SHarini Katakam static inline void cdns_spi_write(struct cdns_spi *xspi, u32 offset, u32 val)
137c474b386SHarini Katakam {
138c474b386SHarini Katakam 	writel_relaxed(val, xspi->regs + offset);
139c474b386SHarini Katakam }
140c474b386SHarini Katakam 
141c474b386SHarini Katakam /**
142c474b386SHarini Katakam  * cdns_spi_init_hw - Initialize the hardware and configure the SPI controller
143c474b386SHarini Katakam  * @xspi:	Pointer to the cdns_spi structure
144f75c04a9SYang Yingliang  * @is_target:	Flag to indicate target or host mode
145f75c04a9SYang Yingliang  * * On reset the SPI controller is configured to target or host mode.
146f75c04a9SYang Yingliang  * In host mode baud rate divisor is set to 4, threshold value for TX FIFO
147b1b90514SSrinivas Goud  * not full interrupt is set to 1 and size of the word to be transferred as 8 bit.
148c474b386SHarini Katakam  *
149c474b386SHarini Katakam  * This function initializes the SPI controller to disable and clear all the
150f75c04a9SYang Yingliang  * interrupts, enable manual target select and manual start, deselect all the
151c474b386SHarini Katakam  * chip select lines, and enable the SPI controller.
152c474b386SHarini Katakam  */
cdns_spi_init_hw(struct cdns_spi * xspi,bool is_target)153f75c04a9SYang Yingliang static void cdns_spi_init_hw(struct cdns_spi *xspi, bool is_target)
154c474b386SHarini Katakam {
155b1b90514SSrinivas Goud 	u32 ctrl_reg = 0;
156b1b90514SSrinivas Goud 
157f75c04a9SYang Yingliang 	if (!is_target)
158b1b90514SSrinivas Goud 		ctrl_reg |= CDNS_SPI_CR_DEFAULT;
159ee0ebe81SLars-Peter Clausen 
160ee0ebe81SLars-Peter Clausen 	if (xspi->is_decoded_cs)
16124746675SShubhrajyoti Datta 		ctrl_reg |= CDNS_SPI_CR_PERI_SEL;
162ee0ebe81SLars-Peter Clausen 
16324746675SShubhrajyoti Datta 	cdns_spi_write(xspi, CDNS_SPI_ER, CDNS_SPI_ER_DISABLE);
16424746675SShubhrajyoti Datta 	cdns_spi_write(xspi, CDNS_SPI_IDR, CDNS_SPI_IXR_ALL);
165c474b386SHarini Katakam 
166c474b386SHarini Katakam 	/* Clear the RX FIFO */
16724746675SShubhrajyoti Datta 	while (cdns_spi_read(xspi, CDNS_SPI_ISR) & CDNS_SPI_IXR_RXNEMTY)
16824746675SShubhrajyoti Datta 		cdns_spi_read(xspi, CDNS_SPI_RXD);
169c474b386SHarini Katakam 
17024746675SShubhrajyoti Datta 	cdns_spi_write(xspi, CDNS_SPI_ISR, CDNS_SPI_IXR_ALL);
17124746675SShubhrajyoti Datta 	cdns_spi_write(xspi, CDNS_SPI_CR, ctrl_reg);
17224746675SShubhrajyoti Datta 	cdns_spi_write(xspi, CDNS_SPI_ER, CDNS_SPI_ER_ENABLE);
173c474b386SHarini Katakam }
174c474b386SHarini Katakam 
175c474b386SHarini Katakam /**
176c474b386SHarini Katakam  * cdns_spi_chipselect - Select or deselect the chip select line
177c474b386SHarini Katakam  * @spi:	Pointer to the spi_device structure
17861acd19fSCharles Keepax  * @is_high:	Select(0) or deselect (1) the chip select line
179c474b386SHarini Katakam  */
cdns_spi_chipselect(struct spi_device * spi,bool is_high)18061acd19fSCharles Keepax static void cdns_spi_chipselect(struct spi_device *spi, bool is_high)
181c474b386SHarini Katakam {
182f6997e9bSSrinivas Goud 	struct cdns_spi *xspi = spi_controller_get_devdata(spi->controller);
183c474b386SHarini Katakam 	u32 ctrl_reg;
184c474b386SHarini Katakam 
18524746675SShubhrajyoti Datta 	ctrl_reg = cdns_spi_read(xspi, CDNS_SPI_CR);
186c474b386SHarini Katakam 
18761acd19fSCharles Keepax 	if (is_high) {
188f75c04a9SYang Yingliang 		/* Deselect the target */
18924746675SShubhrajyoti Datta 		ctrl_reg |= CDNS_SPI_CR_SSCTRL;
190c474b386SHarini Katakam 	} else {
191f75c04a9SYang Yingliang 		/* Select the target */
19224746675SShubhrajyoti Datta 		ctrl_reg &= ~CDNS_SPI_CR_SSCTRL;
193c474b386SHarini Katakam 		if (!(xspi->is_decoded_cs))
1949e264f3fSAmit Kumar Mahapatra via Alsa-devel 			ctrl_reg |= ((~(CDNS_SPI_SS0 << spi_get_chipselect(spi, 0))) <<
195c474b386SHarini Katakam 				     CDNS_SPI_SS_SHIFT) &
19624746675SShubhrajyoti Datta 				     CDNS_SPI_CR_SSCTRL;
197c474b386SHarini Katakam 		else
1989e264f3fSAmit Kumar Mahapatra via Alsa-devel 			ctrl_reg |= (spi_get_chipselect(spi, 0) << CDNS_SPI_SS_SHIFT) &
19924746675SShubhrajyoti Datta 				     CDNS_SPI_CR_SSCTRL;
200c474b386SHarini Katakam 	}
201c474b386SHarini Katakam 
20224746675SShubhrajyoti Datta 	cdns_spi_write(xspi, CDNS_SPI_CR, ctrl_reg);
203c474b386SHarini Katakam }
204c474b386SHarini Katakam 
205c474b386SHarini Katakam /**
206c474b386SHarini Katakam  * cdns_spi_config_clock_mode - Sets clock polarity and phase
207c474b386SHarini Katakam  * @spi:	Pointer to the spi_device structure
208c474b386SHarini Katakam  *
209c474b386SHarini Katakam  * Sets the requested clock polarity and phase.
210c474b386SHarini Katakam  */
cdns_spi_config_clock_mode(struct spi_device * spi)211c474b386SHarini Katakam static void cdns_spi_config_clock_mode(struct spi_device *spi)
212c474b386SHarini Katakam {
213f6997e9bSSrinivas Goud 	struct cdns_spi *xspi = spi_controller_get_devdata(spi->controller);
214a39e65e9SLars-Peter Clausen 	u32 ctrl_reg, new_ctrl_reg;
215c474b386SHarini Katakam 
21657bb1369SShubhrajyoti Datta 	new_ctrl_reg = cdns_spi_read(xspi, CDNS_SPI_CR);
21757bb1369SShubhrajyoti Datta 	ctrl_reg = new_ctrl_reg;
218c474b386SHarini Katakam 
219c474b386SHarini Katakam 	/* Set the SPI clock phase and clock polarity */
22024746675SShubhrajyoti Datta 	new_ctrl_reg &= ~(CDNS_SPI_CR_CPHA | CDNS_SPI_CR_CPOL);
221c474b386SHarini Katakam 	if (spi->mode & SPI_CPHA)
22224746675SShubhrajyoti Datta 		new_ctrl_reg |= CDNS_SPI_CR_CPHA;
223c474b386SHarini Katakam 	if (spi->mode & SPI_CPOL)
22424746675SShubhrajyoti Datta 		new_ctrl_reg |= CDNS_SPI_CR_CPOL;
225c474b386SHarini Katakam 
226a39e65e9SLars-Peter Clausen 	if (new_ctrl_reg != ctrl_reg) {
227a39e65e9SLars-Peter Clausen 		/*
228a39e65e9SLars-Peter Clausen 		 * Just writing the CR register does not seem to apply the clock
229a39e65e9SLars-Peter Clausen 		 * setting changes. This is problematic when changing the clock
230f75c04a9SYang Yingliang 		 * polarity as it will cause the SPI target to see spurious clock
231a39e65e9SLars-Peter Clausen 		 * transitions. To workaround the issue toggle the ER register.
232a39e65e9SLars-Peter Clausen 		 */
23324746675SShubhrajyoti Datta 		cdns_spi_write(xspi, CDNS_SPI_ER, CDNS_SPI_ER_DISABLE);
23424746675SShubhrajyoti Datta 		cdns_spi_write(xspi, CDNS_SPI_CR, new_ctrl_reg);
23524746675SShubhrajyoti Datta 		cdns_spi_write(xspi, CDNS_SPI_ER, CDNS_SPI_ER_ENABLE);
236a39e65e9SLars-Peter Clausen 	}
237c474b386SHarini Katakam }
238c474b386SHarini Katakam 
239c474b386SHarini Katakam /**
240c474b386SHarini Katakam  * cdns_spi_config_clock_freq - Sets clock frequency
241c474b386SHarini Katakam  * @spi:	Pointer to the spi_device structure
242c474b386SHarini Katakam  * @transfer:	Pointer to the spi_transfer structure which provides
243c474b386SHarini Katakam  *		information about next transfer setup parameters
244c474b386SHarini Katakam  *
245c474b386SHarini Katakam  * Sets the requested clock frequency.
246c474b386SHarini Katakam  * Note: If the requested frequency is not an exact match with what can be
247c474b386SHarini Katakam  * obtained using the prescalar value the driver sets the clock frequency which
248c474b386SHarini Katakam  * is lower than the requested frequency (maximum lower) for the transfer. If
249c474b386SHarini Katakam  * the requested frequency is higher or lower than that is supported by the SPI
250c474b386SHarini Katakam  * controller the driver will set the highest or lowest frequency supported by
251c474b386SHarini Katakam  * controller.
252c474b386SHarini Katakam  */
cdns_spi_config_clock_freq(struct spi_device * spi,struct spi_transfer * transfer)253c474b386SHarini Katakam static void cdns_spi_config_clock_freq(struct spi_device *spi,
254c474b386SHarini Katakam 				       struct spi_transfer *transfer)
255c474b386SHarini Katakam {
256f6997e9bSSrinivas Goud 	struct cdns_spi *xspi = spi_controller_get_devdata(spi->controller);
257c474b386SHarini Katakam 	u32 ctrl_reg, baud_rate_val;
258c474b386SHarini Katakam 	unsigned long frequency;
259c474b386SHarini Katakam 
2604d163ad7SMichael Hennerich 	frequency = xspi->clk_rate;
261c474b386SHarini Katakam 
26224746675SShubhrajyoti Datta 	ctrl_reg = cdns_spi_read(xspi, CDNS_SPI_CR);
263c474b386SHarini Katakam 
264c474b386SHarini Katakam 	/* Set the clock frequency */
265c474b386SHarini Katakam 	if (xspi->speed_hz != transfer->speed_hz) {
266c474b386SHarini Katakam 		/* first valid value is 1 */
267c474b386SHarini Katakam 		baud_rate_val = CDNS_SPI_BAUD_DIV_MIN;
268c474b386SHarini Katakam 		while ((baud_rate_val < CDNS_SPI_BAUD_DIV_MAX) &&
269c474b386SHarini Katakam 		       (frequency / (2 << baud_rate_val)) > transfer->speed_hz)
270c474b386SHarini Katakam 			baud_rate_val++;
271c474b386SHarini Katakam 
27224746675SShubhrajyoti Datta 		ctrl_reg &= ~CDNS_SPI_CR_BAUD_DIV;
273c474b386SHarini Katakam 		ctrl_reg |= baud_rate_val << CDNS_SPI_BAUD_DIV_SHIFT;
274c474b386SHarini Katakam 
275c474b386SHarini Katakam 		xspi->speed_hz = frequency / (2 << baud_rate_val);
276c474b386SHarini Katakam 	}
27724746675SShubhrajyoti Datta 	cdns_spi_write(xspi, CDNS_SPI_CR, ctrl_reg);
278c474b386SHarini Katakam }
279c474b386SHarini Katakam 
280c474b386SHarini Katakam /**
281c474b386SHarini Katakam  * cdns_spi_setup_transfer - Configure SPI controller for specified transfer
282c474b386SHarini Katakam  * @spi:	Pointer to the spi_device structure
283c474b386SHarini Katakam  * @transfer:	Pointer to the spi_transfer structure which provides
284c474b386SHarini Katakam  *		information about next transfer setup parameters
285c474b386SHarini Katakam  *
286c474b386SHarini Katakam  * Sets the operational mode of SPI controller for the next SPI transfer and
287c474b386SHarini Katakam  * sets the requested clock frequency.
288c474b386SHarini Katakam  *
289c474b386SHarini Katakam  * Return:	Always 0
290c474b386SHarini Katakam  */
cdns_spi_setup_transfer(struct spi_device * spi,struct spi_transfer * transfer)291c474b386SHarini Katakam static int cdns_spi_setup_transfer(struct spi_device *spi,
292c474b386SHarini Katakam 				   struct spi_transfer *transfer)
293c474b386SHarini Katakam {
294f6997e9bSSrinivas Goud 	struct cdns_spi *xspi = spi_controller_get_devdata(spi->controller);
295c474b386SHarini Katakam 
296c474b386SHarini Katakam 	cdns_spi_config_clock_freq(spi, transfer);
297c474b386SHarini Katakam 
298c474b386SHarini Katakam 	dev_dbg(&spi->dev, "%s, mode %d, %u bits/w, %u clock speed\n",
299c474b386SHarini Katakam 		__func__, spi->mode, spi->bits_per_word,
300c474b386SHarini Katakam 		xspi->speed_hz);
301c474b386SHarini Katakam 
302c474b386SHarini Katakam 	return 0;
303c474b386SHarini Katakam }
304c474b386SHarini Katakam 
305c474b386SHarini Katakam /**
3066afe2ae8SCharles Keepax  * cdns_spi_process_fifo - Fills the TX FIFO, and drain the RX FIFO
307c474b386SHarini Katakam  * @xspi:	Pointer to the cdns_spi structure
3086afe2ae8SCharles Keepax  * @ntx:	Number of bytes to pack into the TX FIFO
3096afe2ae8SCharles Keepax  * @nrx:	Number of bytes to drain from the RX FIFO
310c474b386SHarini Katakam  */
cdns_spi_process_fifo(struct cdns_spi * xspi,int ntx,int nrx)3116afe2ae8SCharles Keepax static void cdns_spi_process_fifo(struct cdns_spi *xspi, int ntx, int nrx)
312c474b386SHarini Katakam {
3136afe2ae8SCharles Keepax 	ntx = clamp(ntx, 0, xspi->tx_bytes);
3146afe2ae8SCharles Keepax 	nrx = clamp(nrx, 0, xspi->rx_bytes);
315c474b386SHarini Katakam 
3166afe2ae8SCharles Keepax 	xspi->tx_bytes -= ntx;
3176afe2ae8SCharles Keepax 	xspi->rx_bytes -= nrx;
31849530e64Ssxauwsk 
3196afe2ae8SCharles Keepax 	while (ntx || nrx) {
3201bd81374SAmit Kumar Mahapatra 		if (nrx) {
3211bd81374SAmit Kumar Mahapatra 			u8 data = cdns_spi_read(xspi, CDNS_SPI_RXD);
3221bd81374SAmit Kumar Mahapatra 
3231bd81374SAmit Kumar Mahapatra 			if (xspi->rxbuf)
3241bd81374SAmit Kumar Mahapatra 				*xspi->rxbuf++ = data;
3251bd81374SAmit Kumar Mahapatra 
3261bd81374SAmit Kumar Mahapatra 			nrx--;
3271bd81374SAmit Kumar Mahapatra 		}
3281bd81374SAmit Kumar Mahapatra 
3296afe2ae8SCharles Keepax 		if (ntx) {
330c474b386SHarini Katakam 			if (xspi->txbuf)
33124746675SShubhrajyoti Datta 				cdns_spi_write(xspi, CDNS_SPI_TXD, *xspi->txbuf++);
332c474b386SHarini Katakam 			else
33324746675SShubhrajyoti Datta 				cdns_spi_write(xspi, CDNS_SPI_TXD, 0);
334c474b386SHarini Katakam 
3356afe2ae8SCharles Keepax 			ntx--;
336c474b386SHarini Katakam 		}
337c474b386SHarini Katakam 
338b1b90514SSrinivas Goud 	}
339b1b90514SSrinivas Goud }
340b1b90514SSrinivas Goud 
341b1b90514SSrinivas Goud /**
342c474b386SHarini Katakam  * cdns_spi_irq - Interrupt service routine of the SPI controller
343c474b386SHarini Katakam  * @irq:	IRQ number
344c474b386SHarini Katakam  * @dev_id:	Pointer to the xspi structure
345c474b386SHarini Katakam  *
346c474b386SHarini Katakam  * This function handles TX empty and Mode Fault interrupts only.
347c474b386SHarini Katakam  * On TX empty interrupt this function reads the received data from RX FIFO and
348c474b386SHarini Katakam  * fills the TX FIFO if there is any data remaining to be transferred.
349c474b386SHarini Katakam  * On Mode Fault interrupt this function indicates that transfer is completed,
350c474b386SHarini Katakam  * the SPI subsystem will identify the error as the remaining bytes to be
351c474b386SHarini Katakam  * transferred is non-zero.
352c474b386SHarini Katakam  *
353c474b386SHarini Katakam  * Return:	IRQ_HANDLED when handled; IRQ_NONE otherwise.
354c474b386SHarini Katakam  */
cdns_spi_irq(int irq,void * dev_id)355c474b386SHarini Katakam static irqreturn_t cdns_spi_irq(int irq, void *dev_id)
356c474b386SHarini Katakam {
357f6997e9bSSrinivas Goud 	struct spi_controller *ctlr = dev_id;
358f6997e9bSSrinivas Goud 	struct cdns_spi *xspi = spi_controller_get_devdata(ctlr);
35922d35e40SAmit Kumar Mahapatra 	irqreturn_t status;
36022d35e40SAmit Kumar Mahapatra 	u32 intr_status;
361c474b386SHarini Katakam 
362c474b386SHarini Katakam 	status = IRQ_NONE;
36324746675SShubhrajyoti Datta 	intr_status = cdns_spi_read(xspi, CDNS_SPI_ISR);
36424746675SShubhrajyoti Datta 	cdns_spi_write(xspi, CDNS_SPI_ISR, intr_status);
365c474b386SHarini Katakam 
36624746675SShubhrajyoti Datta 	if (intr_status & CDNS_SPI_IXR_MODF) {
367c474b386SHarini Katakam 		/* Indicate that transfer is completed, the SPI subsystem will
368c474b386SHarini Katakam 		 * identify the error as the remaining bytes to be
369c474b386SHarini Katakam 		 * transferred is non-zero
370c474b386SHarini Katakam 		 */
37124746675SShubhrajyoti Datta 		cdns_spi_write(xspi, CDNS_SPI_IDR, CDNS_SPI_IXR_DEFAULT);
372f6997e9bSSrinivas Goud 		spi_finalize_current_transfer(ctlr);
373c474b386SHarini Katakam 		status = IRQ_HANDLED;
37424746675SShubhrajyoti Datta 	} else if (intr_status & CDNS_SPI_IXR_TXOW) {
375a84c11e1SCharles Keepax 		int threshold = cdns_spi_read(xspi, CDNS_SPI_THLD);
376a84c11e1SCharles Keepax 		int trans_cnt = xspi->rx_bytes - xspi->tx_bytes;
377a84c11e1SCharles Keepax 
378a84c11e1SCharles Keepax 		if (threshold > 1)
379a84c11e1SCharles Keepax 			trans_cnt -= threshold;
380a84c11e1SCharles Keepax 
381b1b90514SSrinivas Goud 		/* Set threshold to one if number of pending are
382b1b90514SSrinivas Goud 		 * less than half fifo
383b1b90514SSrinivas Goud 		 */
384b1b90514SSrinivas Goud 		if (xspi->tx_bytes < xspi->tx_fifo_depth >> 1)
385b1b90514SSrinivas Goud 			cdns_spi_write(xspi, CDNS_SPI_THLD, 1);
386c474b386SHarini Katakam 
387c474b386SHarini Katakam 		if (xspi->tx_bytes) {
3886afe2ae8SCharles Keepax 			cdns_spi_process_fifo(xspi, trans_cnt, trans_cnt);
389a84c11e1SCharles Keepax 		} else {
390627d05a4SSrinivas Goud 			/* Fixed delay due to controller limitation with
391627d05a4SSrinivas Goud 			 * RX_NEMPTY incorrect status
392627d05a4SSrinivas Goud 			 * Xilinx AR:65885 contains more details
393627d05a4SSrinivas Goud 			 */
394627d05a4SSrinivas Goud 			udelay(10);
3956afe2ae8SCharles Keepax 			cdns_spi_process_fifo(xspi, 0, trans_cnt);
39624746675SShubhrajyoti Datta 			cdns_spi_write(xspi, CDNS_SPI_IDR,
39724746675SShubhrajyoti Datta 				       CDNS_SPI_IXR_DEFAULT);
398f6997e9bSSrinivas Goud 			spi_finalize_current_transfer(ctlr);
399c474b386SHarini Katakam 		}
400c474b386SHarini Katakam 		status = IRQ_HANDLED;
401c474b386SHarini Katakam 	}
402c474b386SHarini Katakam 
403c474b386SHarini Katakam 	return status;
404c474b386SHarini Katakam }
40557bb1369SShubhrajyoti Datta 
cdns_prepare_message(struct spi_controller * ctlr,struct spi_message * msg)406f6997e9bSSrinivas Goud static int cdns_prepare_message(struct spi_controller *ctlr,
407b48b9488SLars-Peter Clausen 				struct spi_message *msg)
408b48b9488SLars-Peter Clausen {
409f75c04a9SYang Yingliang 	if (!spi_controller_is_target(ctlr))
410b48b9488SLars-Peter Clausen 		cdns_spi_config_clock_mode(msg->spi);
411b48b9488SLars-Peter Clausen 	return 0;
412b48b9488SLars-Peter Clausen }
413c474b386SHarini Katakam 
414c474b386SHarini Katakam /**
415c474b386SHarini Katakam  * cdns_transfer_one - Initiates the SPI transfer
416f6997e9bSSrinivas Goud  * @ctlr:	Pointer to spi_controller structure
417c474b386SHarini Katakam  * @spi:	Pointer to the spi_device structure
418c474b386SHarini Katakam  * @transfer:	Pointer to the spi_transfer structure which provides
419c474b386SHarini Katakam  *		information about next transfer parameters
420c474b386SHarini Katakam  *
421f75c04a9SYang Yingliang  * This function in host mode fills the TX FIFO, starts the SPI transfer and
422c474b386SHarini Katakam  * returns a positive transfer count so that core will wait for completion.
423f75c04a9SYang Yingliang  * This function in target mode fills the TX FIFO and wait for transfer trigger.
424c474b386SHarini Katakam  *
425c474b386SHarini Katakam  * Return:	Number of bytes transferred in the last transfer
426c474b386SHarini Katakam  */
cdns_transfer_one(struct spi_controller * ctlr,struct spi_device * spi,struct spi_transfer * transfer)427f6997e9bSSrinivas Goud static int cdns_transfer_one(struct spi_controller *ctlr,
428c474b386SHarini Katakam 			     struct spi_device *spi,
429c474b386SHarini Katakam 			     struct spi_transfer *transfer)
430c474b386SHarini Katakam {
431f6997e9bSSrinivas Goud 	struct cdns_spi *xspi = spi_controller_get_devdata(ctlr);
432c474b386SHarini Katakam 
433c474b386SHarini Katakam 	xspi->txbuf = transfer->tx_buf;
434c474b386SHarini Katakam 	xspi->rxbuf = transfer->rx_buf;
435c474b386SHarini Katakam 	xspi->tx_bytes = transfer->len;
436c474b386SHarini Katakam 	xspi->rx_bytes = transfer->len;
437c474b386SHarini Katakam 
438f75c04a9SYang Yingliang 	if (!spi_controller_is_target(ctlr)) {
439c474b386SHarini Katakam 		cdns_spi_setup_transfer(spi, transfer);
440a0eb7be2SCharles Keepax 	} else {
441b1b90514SSrinivas Goud 		/* Set TX empty threshold to half of FIFO depth
442627d05a4SSrinivas Goud 		 * only if TX bytes are more than FIFO depth.
443b1b90514SSrinivas Goud 		 */
444a84c11e1SCharles Keepax 		if (xspi->tx_bytes > xspi->tx_fifo_depth)
445b1b90514SSrinivas Goud 			cdns_spi_write(xspi, CDNS_SPI_THLD, xspi->tx_fifo_depth >> 1);
446a0eb7be2SCharles Keepax 	}
447b1b90514SSrinivas Goud 
448627d05a4SSrinivas Goud 	/* When xspi in busy condition, bytes may send failed,
449627d05a4SSrinivas Goud 	 * then spi control didn't work thoroughly, add one byte delay
450627d05a4SSrinivas Goud 	 */
451627d05a4SSrinivas Goud 	if (cdns_spi_read(xspi, CDNS_SPI_ISR) & CDNS_SPI_IXR_TXFULL)
452627d05a4SSrinivas Goud 		udelay(10);
453627d05a4SSrinivas Goud 
4546afe2ae8SCharles Keepax 	cdns_spi_process_fifo(xspi, xspi->tx_fifo_depth, 0);
455c474b386SHarini Katakam 
45624746675SShubhrajyoti Datta 	cdns_spi_write(xspi, CDNS_SPI_IER, CDNS_SPI_IXR_DEFAULT);
457c474b386SHarini Katakam 	return transfer->len;
458c474b386SHarini Katakam }
459c474b386SHarini Katakam 
460c474b386SHarini Katakam /**
461c474b386SHarini Katakam  * cdns_prepare_transfer_hardware - Prepares hardware for transfer.
462f6997e9bSSrinivas Goud  * @ctlr:	Pointer to the spi_controller structure which provides
463c474b386SHarini Katakam  *		information about the controller.
464c474b386SHarini Katakam  *
465f75c04a9SYang Yingliang  * This function enables SPI host controller.
466c474b386SHarini Katakam  *
467c474b386SHarini Katakam  * Return:	0 always
468c474b386SHarini Katakam  */
cdns_prepare_transfer_hardware(struct spi_controller * ctlr)469f6997e9bSSrinivas Goud static int cdns_prepare_transfer_hardware(struct spi_controller *ctlr)
470c474b386SHarini Katakam {
471f6997e9bSSrinivas Goud 	struct cdns_spi *xspi = spi_controller_get_devdata(ctlr);
472c474b386SHarini Katakam 
47324746675SShubhrajyoti Datta 	cdns_spi_write(xspi, CDNS_SPI_ER, CDNS_SPI_ER_ENABLE);
474c474b386SHarini Katakam 
475c474b386SHarini Katakam 	return 0;
476c474b386SHarini Katakam }
477c474b386SHarini Katakam 
478c474b386SHarini Katakam /**
479c474b386SHarini Katakam  * cdns_unprepare_transfer_hardware - Relaxes hardware after transfer
480f6997e9bSSrinivas Goud  * @ctlr:	Pointer to the spi_controller structure which provides
481c474b386SHarini Katakam  *		information about the controller.
482c474b386SHarini Katakam  *
483f75c04a9SYang Yingliang  * This function disables the SPI host controller when no target selected.
484b1b90514SSrinivas Goud  * This function flush out if any pending data in FIFO.
485c474b386SHarini Katakam  *
486c474b386SHarini Katakam  * Return:	0 always
487c474b386SHarini Katakam  */
cdns_unprepare_transfer_hardware(struct spi_controller * ctlr)488f6997e9bSSrinivas Goud static int cdns_unprepare_transfer_hardware(struct spi_controller *ctlr)
489c474b386SHarini Katakam {
490f6997e9bSSrinivas Goud 	struct cdns_spi *xspi = spi_controller_get_devdata(ctlr);
49121b511ddSSai Krishna Potthuri 	u32 ctrl_reg;
492b1b90514SSrinivas Goud 	unsigned int cnt = xspi->tx_fifo_depth;
493b1b90514SSrinivas Goud 
494f75c04a9SYang Yingliang 	if (spi_controller_is_target(ctlr)) {
495b1b90514SSrinivas Goud 		while (cnt--)
496b1b90514SSrinivas Goud 			cdns_spi_read(xspi, CDNS_SPI_RXD);
497b1b90514SSrinivas Goud 	}
498c474b386SHarini Katakam 
499f75c04a9SYang Yingliang 	/* Disable the SPI if target is deselected */
50021b511ddSSai Krishna Potthuri 	ctrl_reg = cdns_spi_read(xspi, CDNS_SPI_CR);
50121b511ddSSai Krishna Potthuri 	ctrl_reg = (ctrl_reg & CDNS_SPI_CR_SSCTRL) >>  CDNS_SPI_SS_SHIFT;
502f75c04a9SYang Yingliang 	if (ctrl_reg == CDNS_SPI_NOSS || spi_controller_is_target(ctlr))
50324746675SShubhrajyoti Datta 		cdns_spi_write(xspi, CDNS_SPI_ER, CDNS_SPI_ER_DISABLE);
504c474b386SHarini Katakam 
505b1b90514SSrinivas Goud 	/* Reset to default */
506b1b90514SSrinivas Goud 	cdns_spi_write(xspi, CDNS_SPI_THLD, 0x1);
507c474b386SHarini Katakam 	return 0;
508c474b386SHarini Katakam }
509c474b386SHarini Katakam 
510c474b386SHarini Katakam /**
5117b40322fSLars-Peter Clausen  * cdns_spi_detect_fifo_depth - Detect the FIFO depth of the hardware
5127b40322fSLars-Peter Clausen  * @xspi:	Pointer to the cdns_spi structure
5137b40322fSLars-Peter Clausen  *
5147b40322fSLars-Peter Clausen  * The depth of the TX FIFO is a synthesis configuration parameter of the SPI
5157b40322fSLars-Peter Clausen  * IP. The FIFO threshold register is sized so that its maximum value can be the
5167b40322fSLars-Peter Clausen  * FIFO size - 1. This is used to detect the size of the FIFO.
5177b40322fSLars-Peter Clausen  */
cdns_spi_detect_fifo_depth(struct cdns_spi * xspi)5187b40322fSLars-Peter Clausen static void cdns_spi_detect_fifo_depth(struct cdns_spi *xspi)
5197b40322fSLars-Peter Clausen {
5207b40322fSLars-Peter Clausen 	/* The MSBs will get truncated giving us the size of the FIFO */
5217b40322fSLars-Peter Clausen 	cdns_spi_write(xspi, CDNS_SPI_THLD, 0xffff);
5227b40322fSLars-Peter Clausen 	xspi->tx_fifo_depth = cdns_spi_read(xspi, CDNS_SPI_THLD) + 1;
5237b40322fSLars-Peter Clausen 
5247b40322fSLars-Peter Clausen 	/* Reset to default */
5257b40322fSLars-Peter Clausen 	cdns_spi_write(xspi, CDNS_SPI_THLD, 0x1);
5267b40322fSLars-Peter Clausen }
5277b40322fSLars-Peter Clausen 
5287b40322fSLars-Peter Clausen /**
529f75c04a9SYang Yingliang  * cdns_target_abort - Abort target transfer
530b1b90514SSrinivas Goud  * @ctlr:	Pointer to the spi_controller structure
531b1b90514SSrinivas Goud  *
532f75c04a9SYang Yingliang  * This function abort target transfer if there any transfer timeout.
533b1b90514SSrinivas Goud  *
534b1b90514SSrinivas Goud  * Return:      0 always
535b1b90514SSrinivas Goud  */
cdns_target_abort(struct spi_controller * ctlr)536f75c04a9SYang Yingliang static int cdns_target_abort(struct spi_controller *ctlr)
537b1b90514SSrinivas Goud {
538b1b90514SSrinivas Goud 	struct cdns_spi *xspi = spi_controller_get_devdata(ctlr);
539b1b90514SSrinivas Goud 	u32 intr_status;
540b1b90514SSrinivas Goud 
541b1b90514SSrinivas Goud 	intr_status = cdns_spi_read(xspi, CDNS_SPI_ISR);
542b1b90514SSrinivas Goud 	cdns_spi_write(xspi, CDNS_SPI_ISR, intr_status);
543b1b90514SSrinivas Goud 	cdns_spi_write(xspi, CDNS_SPI_IDR, (CDNS_SPI_IXR_MODF | CDNS_SPI_IXR_RXNEMTY));
544b1b90514SSrinivas Goud 	spi_finalize_current_transfer(ctlr);
545b1b90514SSrinivas Goud 
546b1b90514SSrinivas Goud 	return 0;
547b1b90514SSrinivas Goud }
548b1b90514SSrinivas Goud 
549b1b90514SSrinivas Goud /**
550c474b386SHarini Katakam  * cdns_spi_probe - Probe method for the SPI driver
551c474b386SHarini Katakam  * @pdev:	Pointer to the platform_device structure
552c474b386SHarini Katakam  *
553c474b386SHarini Katakam  * This function initializes the driver data structures and the hardware.
554c474b386SHarini Katakam  *
555c474b386SHarini Katakam  * Return:	0 on success and error value on error
556c474b386SHarini Katakam  */
cdns_spi_probe(struct platform_device * pdev)557c474b386SHarini Katakam static int cdns_spi_probe(struct platform_device *pdev)
558c474b386SHarini Katakam {
559c474b386SHarini Katakam 	int ret = 0, irq;
560f6997e9bSSrinivas Goud 	struct spi_controller *ctlr;
561c474b386SHarini Katakam 	struct cdns_spi *xspi;
562c474b386SHarini Katakam 	u32 num_cs;
563f75c04a9SYang Yingliang 	bool target;
564c474b386SHarini Katakam 
565f75c04a9SYang Yingliang 	target = of_property_read_bool(pdev->dev.of_node, "spi-slave");
566f75c04a9SYang Yingliang 	if (target)
567f75c04a9SYang Yingliang 		ctlr = spi_alloc_target(&pdev->dev, sizeof(*xspi));
568b1b90514SSrinivas Goud 	else
569f75c04a9SYang Yingliang 		ctlr = spi_alloc_host(&pdev->dev, sizeof(*xspi));
570b1b90514SSrinivas Goud 
571f6997e9bSSrinivas Goud 	if (!ctlr)
572c474b386SHarini Katakam 		return -ENOMEM;
573c474b386SHarini Katakam 
574f6997e9bSSrinivas Goud 	xspi = spi_controller_get_devdata(ctlr);
575f6997e9bSSrinivas Goud 	ctlr->dev.of_node = pdev->dev.of_node;
576f6997e9bSSrinivas Goud 	platform_set_drvdata(pdev, ctlr);
577c474b386SHarini Katakam 
5784585bb92SYueHaibing 	xspi->regs = devm_platform_ioremap_resource(pdev, 0);
579c474b386SHarini Katakam 	if (IS_ERR(xspi->regs)) {
580c474b386SHarini Katakam 		ret = PTR_ERR(xspi->regs);
581f6997e9bSSrinivas Goud 		goto remove_ctlr;
582c474b386SHarini Katakam 	}
583c474b386SHarini Katakam 
58497f76711SLi Zetao 	xspi->pclk = devm_clk_get_enabled(&pdev->dev, "pclk");
585c474b386SHarini Katakam 	if (IS_ERR(xspi->pclk)) {
586c474b386SHarini Katakam 		dev_err(&pdev->dev, "pclk clock not found.\n");
587c474b386SHarini Katakam 		ret = PTR_ERR(xspi->pclk);
588f6997e9bSSrinivas Goud 		goto remove_ctlr;
589c474b386SHarini Katakam 	}
590c474b386SHarini Katakam 
591f75c04a9SYang Yingliang 	if (!spi_controller_is_target(ctlr)) {
59297f76711SLi Zetao 		xspi->ref_clk = devm_clk_get_enabled(&pdev->dev, "ref_clk");
593b1b90514SSrinivas Goud 		if (IS_ERR(xspi->ref_clk)) {
594b1b90514SSrinivas Goud 			dev_err(&pdev->dev, "ref_clk clock not found.\n");
595b1b90514SSrinivas Goud 			ret = PTR_ERR(xspi->ref_clk);
59697f76711SLi Zetao 			goto remove_ctlr;
597c474b386SHarini Katakam 		}
598c474b386SHarini Katakam 
59956912da7SMarek Vasut 		pm_runtime_use_autosuspend(&pdev->dev);
60056912da7SMarek Vasut 		pm_runtime_set_autosuspend_delay(&pdev->dev, SPI_AUTOSUSPEND_TIMEOUT);
60156912da7SMarek Vasut 		pm_runtime_get_noresume(&pdev->dev);
60256912da7SMarek Vasut 		pm_runtime_set_active(&pdev->dev);
60356912da7SMarek Vasut 		pm_runtime_enable(&pdev->dev);
60456912da7SMarek Vasut 
6053cc29106SPaul Cercueil 		ret = of_property_read_u32(pdev->dev.of_node, "num-cs", &num_cs);
6063cc29106SPaul Cercueil 		if (ret < 0)
607f6997e9bSSrinivas Goud 			ctlr->num_chipselect = CDNS_SPI_DEFAULT_NUM_CS;
6083cc29106SPaul Cercueil 		else
609f6997e9bSSrinivas Goud 			ctlr->num_chipselect = num_cs;
6103cc29106SPaul Cercueil 
6113cc29106SPaul Cercueil 		ret = of_property_read_u32(pdev->dev.of_node, "is-decoded-cs",
6123cc29106SPaul Cercueil 					   &xspi->is_decoded_cs);
6133cc29106SPaul Cercueil 		if (ret < 0)
6143cc29106SPaul Cercueil 			xspi->is_decoded_cs = 0;
615b1b90514SSrinivas Goud 	}
6163cc29106SPaul Cercueil 
6177b40322fSLars-Peter Clausen 	cdns_spi_detect_fifo_depth(xspi);
6187b40322fSLars-Peter Clausen 
619c474b386SHarini Katakam 	/* SPI controller initializations */
620f75c04a9SYang Yingliang 	cdns_spi_init_hw(xspi, spi_controller_is_target(ctlr));
621c474b386SHarini Katakam 
622c474b386SHarini Katakam 	irq = platform_get_irq(pdev, 0);
6238102d64cSRuan Jinjie 	if (irq < 0) {
6248102d64cSRuan Jinjie 		ret = irq;
62550ac697bSShubhrajyoti Datta 		goto clk_dis_all;
626c474b386SHarini Katakam 	}
627c474b386SHarini Katakam 
628c474b386SHarini Katakam 	ret = devm_request_irq(&pdev->dev, irq, cdns_spi_irq,
629f6997e9bSSrinivas Goud 			       0, pdev->name, ctlr);
630c474b386SHarini Katakam 	if (ret != 0) {
631c474b386SHarini Katakam 		ret = -ENXIO;
632c474b386SHarini Katakam 		dev_err(&pdev->dev, "request_irq failed\n");
63350ac697bSShubhrajyoti Datta 		goto clk_dis_all;
634c474b386SHarini Katakam 	}
635c474b386SHarini Katakam 
636f6997e9bSSrinivas Goud 	ctlr->use_gpio_descriptors = true;
637f6997e9bSSrinivas Goud 	ctlr->prepare_transfer_hardware = cdns_prepare_transfer_hardware;
638f6997e9bSSrinivas Goud 	ctlr->prepare_message = cdns_prepare_message;
639f6997e9bSSrinivas Goud 	ctlr->transfer_one = cdns_transfer_one;
640f6997e9bSSrinivas Goud 	ctlr->unprepare_transfer_hardware = cdns_unprepare_transfer_hardware;
641b1b90514SSrinivas Goud 	ctlr->mode_bits = SPI_CPOL | SPI_CPHA;
642b1b90514SSrinivas Goud 	ctlr->bits_per_word_mask = SPI_BPW_MASK(8);
643b1b90514SSrinivas Goud 
644f75c04a9SYang Yingliang 	if (!spi_controller_is_target(ctlr)) {
645b1b90514SSrinivas Goud 		ctlr->mode_bits |=  SPI_CS_HIGH;
646f6997e9bSSrinivas Goud 		ctlr->set_cs = cdns_spi_chipselect;
647f6997e9bSSrinivas Goud 		ctlr->auto_runtime_pm = true;
6484d163ad7SMichael Hennerich 		xspi->clk_rate = clk_get_rate(xspi->ref_clk);
649c474b386SHarini Katakam 		/* Set to default valid value */
650f6997e9bSSrinivas Goud 		ctlr->max_speed_hz = xspi->clk_rate / 4;
651f6997e9bSSrinivas Goud 		xspi->speed_hz = ctlr->max_speed_hz;
65256912da7SMarek Vasut 		pm_runtime_mark_last_busy(&pdev->dev);
65356912da7SMarek Vasut 		pm_runtime_put_autosuspend(&pdev->dev);
654b1b90514SSrinivas Goud 	} else {
655b1b90514SSrinivas Goud 		ctlr->mode_bits |= SPI_NO_CS;
656f75c04a9SYang Yingliang 		ctlr->target_abort = cdns_target_abort;
657b1b90514SSrinivas Goud 	}
658f6997e9bSSrinivas Goud 	ret = spi_register_controller(ctlr);
659c474b386SHarini Katakam 	if (ret) {
660f6997e9bSSrinivas Goud 		dev_err(&pdev->dev, "spi_register_controller failed\n");
661c474b386SHarini Katakam 		goto clk_dis_all;
662c474b386SHarini Katakam 	}
663c474b386SHarini Katakam 
664c474b386SHarini Katakam 	return ret;
665c474b386SHarini Katakam 
666c474b386SHarini Katakam clk_dis_all:
667f75c04a9SYang Yingliang 	if (!spi_controller_is_target(ctlr)) {
668d36ccd9fSShubhrajyoti Datta 		pm_runtime_disable(&pdev->dev);
66997aa3293SJinjie Ruan 		pm_runtime_set_suspended(&pdev->dev);
670b1b90514SSrinivas Goud 	}
671f6997e9bSSrinivas Goud remove_ctlr:
672f6997e9bSSrinivas Goud 	spi_controller_put(ctlr);
673c474b386SHarini Katakam 	return ret;
674c474b386SHarini Katakam }
675c474b386SHarini Katakam 
676c474b386SHarini Katakam /**
677c474b386SHarini Katakam  * cdns_spi_remove - Remove method for the SPI driver
678c474b386SHarini Katakam  * @pdev:	Pointer to the platform_device structure
679c474b386SHarini Katakam  *
680c474b386SHarini Katakam  * This function is called if a device is physically removed from the system or
681c474b386SHarini Katakam  * if the driver module is being unloaded. It frees all resources allocated to
682c474b386SHarini Katakam  * the device.
683c474b386SHarini Katakam  */
cdns_spi_remove(struct platform_device * pdev)68442735301SUwe Kleine-König static void cdns_spi_remove(struct platform_device *pdev)
685c474b386SHarini Katakam {
686f6997e9bSSrinivas Goud 	struct spi_controller *ctlr = platform_get_drvdata(pdev);
687f6997e9bSSrinivas Goud 	struct cdns_spi *xspi = spi_controller_get_devdata(ctlr);
688c474b386SHarini Katakam 
68924746675SShubhrajyoti Datta 	cdns_spi_write(xspi, CDNS_SPI_ER, CDNS_SPI_ER_DISABLE);
690c474b386SHarini Katakam 
691*494380a4SJinjie Ruan 	if (!spi_controller_is_target(ctlr)) {
692d36ccd9fSShubhrajyoti Datta 		pm_runtime_disable(&pdev->dev);
69397aa3293SJinjie Ruan 		pm_runtime_set_suspended(&pdev->dev);
694*494380a4SJinjie Ruan 	}
695c474b386SHarini Katakam 
696f6997e9bSSrinivas Goud 	spi_unregister_controller(ctlr);
697c474b386SHarini Katakam }
698c474b386SHarini Katakam 
699c474b386SHarini Katakam /**
700c474b386SHarini Katakam  * cdns_spi_suspend - Suspend method for the SPI driver
701c474b386SHarini Katakam  * @dev:	Address of the platform_device structure
702c474b386SHarini Katakam  *
703c474b386SHarini Katakam  * This function disables the SPI controller and
704c474b386SHarini Katakam  * changes the driver state to "suspend"
705c474b386SHarini Katakam  *
7066fe9b67dSShubhrajyoti Datta  * Return:	0 on success and error value on error
707c474b386SHarini Katakam  */
cdns_spi_suspend(struct device * dev)708c474b386SHarini Katakam static int __maybe_unused cdns_spi_suspend(struct device *dev)
709c474b386SHarini Katakam {
710f6997e9bSSrinivas Goud 	struct spi_controller *ctlr = dev_get_drvdata(dev);
711c474b386SHarini Katakam 
712f6997e9bSSrinivas Goud 	return spi_controller_suspend(ctlr);
713c474b386SHarini Katakam }
714c474b386SHarini Katakam 
715c474b386SHarini Katakam /**
716c474b386SHarini Katakam  * cdns_spi_resume - Resume method for the SPI driver
717c474b386SHarini Katakam  * @dev:	Address of the platform_device structure
718c474b386SHarini Katakam  *
719c474b386SHarini Katakam  * This function changes the driver state to "ready"
720c474b386SHarini Katakam  *
721c474b386SHarini Katakam  * Return:	0 on success and error value on error
722c474b386SHarini Katakam  */
cdns_spi_resume(struct device * dev)723c474b386SHarini Katakam static int __maybe_unused cdns_spi_resume(struct device *dev)
724c474b386SHarini Katakam {
725f6997e9bSSrinivas Goud 	struct spi_controller *ctlr = dev_get_drvdata(dev);
726f6997e9bSSrinivas Goud 	struct cdns_spi *xspi = spi_controller_get_devdata(ctlr);
727c474b386SHarini Katakam 
728f75c04a9SYang Yingliang 	cdns_spi_init_hw(xspi, spi_controller_is_target(ctlr));
729f6997e9bSSrinivas Goud 	return spi_controller_resume(ctlr);
730c474b386SHarini Katakam }
731c474b386SHarini Katakam 
732d36ccd9fSShubhrajyoti Datta /**
733d36ccd9fSShubhrajyoti Datta  * cdns_spi_runtime_resume - Runtime resume method for the SPI driver
734d36ccd9fSShubhrajyoti Datta  * @dev:	Address of the platform_device structure
735d36ccd9fSShubhrajyoti Datta  *
736d36ccd9fSShubhrajyoti Datta  * This function enables the clocks
737d36ccd9fSShubhrajyoti Datta  *
738d36ccd9fSShubhrajyoti Datta  * Return:	0 on success and error value on error
739d36ccd9fSShubhrajyoti Datta  */
cdns_spi_runtime_resume(struct device * dev)7404df6836dSMichal Simek static int __maybe_unused cdns_spi_runtime_resume(struct device *dev)
741d36ccd9fSShubhrajyoti Datta {
742f6997e9bSSrinivas Goud 	struct spi_controller *ctlr = dev_get_drvdata(dev);
743f6997e9bSSrinivas Goud 	struct cdns_spi *xspi = spi_controller_get_devdata(ctlr);
744d36ccd9fSShubhrajyoti Datta 	int ret;
745d36ccd9fSShubhrajyoti Datta 
746d36ccd9fSShubhrajyoti Datta 	ret = clk_prepare_enable(xspi->pclk);
747d36ccd9fSShubhrajyoti Datta 	if (ret) {
748d36ccd9fSShubhrajyoti Datta 		dev_err(dev, "Cannot enable APB clock.\n");
749d36ccd9fSShubhrajyoti Datta 		return ret;
750d36ccd9fSShubhrajyoti Datta 	}
751d36ccd9fSShubhrajyoti Datta 
752d36ccd9fSShubhrajyoti Datta 	ret = clk_prepare_enable(xspi->ref_clk);
753d36ccd9fSShubhrajyoti Datta 	if (ret) {
754d36ccd9fSShubhrajyoti Datta 		dev_err(dev, "Cannot enable device clock.\n");
7552ba87a9bSWei Yongjun 		clk_disable_unprepare(xspi->pclk);
756d36ccd9fSShubhrajyoti Datta 		return ret;
757d36ccd9fSShubhrajyoti Datta 	}
758d36ccd9fSShubhrajyoti Datta 	return 0;
759d36ccd9fSShubhrajyoti Datta }
760d36ccd9fSShubhrajyoti Datta 
761d36ccd9fSShubhrajyoti Datta /**
762d36ccd9fSShubhrajyoti Datta  * cdns_spi_runtime_suspend - Runtime suspend method for the SPI driver
763d36ccd9fSShubhrajyoti Datta  * @dev:	Address of the platform_device structure
764d36ccd9fSShubhrajyoti Datta  *
765d36ccd9fSShubhrajyoti Datta  * This function disables the clocks
766d36ccd9fSShubhrajyoti Datta  *
767d36ccd9fSShubhrajyoti Datta  * Return:	Always 0
768d36ccd9fSShubhrajyoti Datta  */
cdns_spi_runtime_suspend(struct device * dev)7694df6836dSMichal Simek static int __maybe_unused cdns_spi_runtime_suspend(struct device *dev)
770d36ccd9fSShubhrajyoti Datta {
771f6997e9bSSrinivas Goud 	struct spi_controller *ctlr = dev_get_drvdata(dev);
772f6997e9bSSrinivas Goud 	struct cdns_spi *xspi = spi_controller_get_devdata(ctlr);
773d36ccd9fSShubhrajyoti Datta 
774d36ccd9fSShubhrajyoti Datta 	clk_disable_unprepare(xspi->ref_clk);
775d36ccd9fSShubhrajyoti Datta 	clk_disable_unprepare(xspi->pclk);
776d36ccd9fSShubhrajyoti Datta 
777d36ccd9fSShubhrajyoti Datta 	return 0;
778d36ccd9fSShubhrajyoti Datta }
779d36ccd9fSShubhrajyoti Datta 
780d36ccd9fSShubhrajyoti Datta static const struct dev_pm_ops cdns_spi_dev_pm_ops = {
7814df6836dSMichal Simek 	SET_RUNTIME_PM_OPS(cdns_spi_runtime_suspend,
7824df6836dSMichal Simek 			   cdns_spi_runtime_resume, NULL)
783d36ccd9fSShubhrajyoti Datta 	SET_SYSTEM_SLEEP_PM_OPS(cdns_spi_suspend, cdns_spi_resume)
784d36ccd9fSShubhrajyoti Datta };
785c474b386SHarini Katakam 
786f7f994a4SJingoo Han static const struct of_device_id cdns_spi_of_match[] = {
787c474b386SHarini Katakam 	{ .compatible = "xlnx,zynq-spi-r1p6" },
788c474b386SHarini Katakam 	{ .compatible = "cdns,spi-r1p6" },
789c474b386SHarini Katakam 	{ /* end of table */ }
790c474b386SHarini Katakam };
791c474b386SHarini Katakam MODULE_DEVICE_TABLE(of, cdns_spi_of_match);
792c474b386SHarini Katakam 
793c474b386SHarini Katakam /* cdns_spi_driver - This structure defines the SPI subsystem platform driver */
794c474b386SHarini Katakam static struct platform_driver cdns_spi_driver = {
795c474b386SHarini Katakam 	.probe	= cdns_spi_probe,
79642735301SUwe Kleine-König 	.remove_new = cdns_spi_remove,
797c474b386SHarini Katakam 	.driver = {
798c474b386SHarini Katakam 		.name = CDNS_SPI_NAME,
799c474b386SHarini Katakam 		.of_match_table = cdns_spi_of_match,
800c474b386SHarini Katakam 		.pm = &cdns_spi_dev_pm_ops,
801c474b386SHarini Katakam 	},
802c474b386SHarini Katakam };
803c474b386SHarini Katakam 
804c474b386SHarini Katakam module_platform_driver(cdns_spi_driver);
805c474b386SHarini Katakam 
806c474b386SHarini Katakam MODULE_AUTHOR("Xilinx, Inc.");
807c474b386SHarini Katakam MODULE_DESCRIPTION("Cadence SPI driver");
808c474b386SHarini Katakam MODULE_LICENSE("GPL");
809