102efb49aSSrinivas Kandagatla // SPDX-License-Identifier: GPL-2.0
202efb49aSSrinivas Kandagatla // Copyright (c) 2019, Linaro Limited
302efb49aSSrinivas Kandagatla
402efb49aSSrinivas Kandagatla #include <linux/clk.h>
502efb49aSSrinivas Kandagatla #include <linux/completion.h>
602efb49aSSrinivas Kandagatla #include <linux/interrupt.h>
702efb49aSSrinivas Kandagatla #include <linux/io.h>
802efb49aSSrinivas Kandagatla #include <linux/kernel.h>
902efb49aSSrinivas Kandagatla #include <linux/module.h>
10abd9a604SSrinivas Kandagatla #include <linux/debugfs.h>
1102efb49aSSrinivas Kandagatla #include <linux/of.h>
1202efb49aSSrinivas Kandagatla #include <linux/of_irq.h>
1374e79da9SSrinivas Kandagatla #include <linux/pm_runtime.h>
1402efb49aSSrinivas Kandagatla #include <linux/regmap.h>
1533ba0178SSrinivasa Rao Mandadapu #include <linux/reset.h>
1602efb49aSSrinivas Kandagatla #include <linux/slab.h>
1704d46a7bSSrinivas Kandagatla #include <linux/pm_wakeirq.h>
1802efb49aSSrinivas Kandagatla #include <linux/slimbus.h>
1902efb49aSSrinivas Kandagatla #include <linux/soundwire/sdw.h>
2002efb49aSSrinivas Kandagatla #include <linux/soundwire/sdw_registers.h>
2102efb49aSSrinivas Kandagatla #include <sound/pcm_params.h>
2202efb49aSSrinivas Kandagatla #include <sound/soc.h>
2302efb49aSSrinivas Kandagatla #include "bus.h"
2402efb49aSSrinivas Kandagatla
2574e79da9SSrinivas Kandagatla #define SWRM_COMP_SW_RESET 0x008
2674e79da9SSrinivas Kandagatla #define SWRM_COMP_STATUS 0x014
27cf43cd33SSrinivas Kandagatla #define SWRM_LINK_MANAGER_EE 0x018
28cf43cd33SSrinivas Kandagatla #define SWRM_EE_CPU 1
2974e79da9SSrinivas Kandagatla #define SWRM_FRM_GEN_ENABLED BIT(0)
30208a03eeSKrzysztof Kozlowski #define SWRM_VERSION_1_3_0 0x01030000
31208a03eeSKrzysztof Kozlowski #define SWRM_VERSION_1_5_1 0x01050001
32208a03eeSKrzysztof Kozlowski #define SWRM_VERSION_1_7_0 0x01070000
33312355a6SKrzysztof Kozlowski #define SWRM_VERSION_2_0_0 0x02000000
3402efb49aSSrinivas Kandagatla #define SWRM_COMP_HW_VERSION 0x00
3502efb49aSSrinivas Kandagatla #define SWRM_COMP_CFG_ADDR 0x04
3602efb49aSSrinivas Kandagatla #define SWRM_COMP_CFG_IRQ_LEVEL_OR_PULSE_MSK BIT(1)
3702efb49aSSrinivas Kandagatla #define SWRM_COMP_CFG_ENABLE_MSK BIT(0)
3802efb49aSSrinivas Kandagatla #define SWRM_COMP_PARAMS 0x100
39a661308cSSrinivas Kandagatla #define SWRM_COMP_PARAMS_WR_FIFO_DEPTH GENMASK(14, 10)
40a661308cSSrinivas Kandagatla #define SWRM_COMP_PARAMS_RD_FIFO_DEPTH GENMASK(19, 15)
4102efb49aSSrinivas Kandagatla #define SWRM_COMP_PARAMS_DOUT_PORTS_MASK GENMASK(4, 0)
4202efb49aSSrinivas Kandagatla #define SWRM_COMP_PARAMS_DIN_PORTS_MASK GENMASK(9, 5)
4374e79da9SSrinivas Kandagatla #define SWRM_COMP_MASTER_ID 0x104
446378fe11SKrzysztof Kozlowski #define SWRM_V1_3_INTERRUPT_STATUS 0x200
45312355a6SKrzysztof Kozlowski #define SWRM_V2_0_INTERRUPT_STATUS 0x5000
4602efb49aSSrinivas Kandagatla #define SWRM_INTERRUPT_STATUS_RMSK GENMASK(16, 0)
47c7d49c76SSrinivas Kandagatla #define SWRM_INTERRUPT_STATUS_SLAVE_PEND_IRQ BIT(0)
4802efb49aSSrinivas Kandagatla #define SWRM_INTERRUPT_STATUS_NEW_SLAVE_ATTACHED BIT(1)
4902efb49aSSrinivas Kandagatla #define SWRM_INTERRUPT_STATUS_CHANGE_ENUM_SLAVE_STATUS BIT(2)
50c7d49c76SSrinivas Kandagatla #define SWRM_INTERRUPT_STATUS_MASTER_CLASH_DET BIT(3)
51c7d49c76SSrinivas Kandagatla #define SWRM_INTERRUPT_STATUS_RD_FIFO_OVERFLOW BIT(4)
52c7d49c76SSrinivas Kandagatla #define SWRM_INTERRUPT_STATUS_RD_FIFO_UNDERFLOW BIT(5)
53c7d49c76SSrinivas Kandagatla #define SWRM_INTERRUPT_STATUS_WR_CMD_FIFO_OVERFLOW BIT(6)
5402efb49aSSrinivas Kandagatla #define SWRM_INTERRUPT_STATUS_CMD_ERROR BIT(7)
55c7d49c76SSrinivas Kandagatla #define SWRM_INTERRUPT_STATUS_DOUT_PORT_COLLISION BIT(8)
56c7d49c76SSrinivas Kandagatla #define SWRM_INTERRUPT_STATUS_READ_EN_RD_VALID_MISMATCH BIT(9)
5702efb49aSSrinivas Kandagatla #define SWRM_INTERRUPT_STATUS_SPECIAL_CMD_ID_FINISHED BIT(10)
58312355a6SKrzysztof Kozlowski #define SWRM_INTERRUPT_STATUS_AUTO_ENUM_FAILED BIT(11)
59312355a6SKrzysztof Kozlowski #define SWRM_INTERRUPT_STATUS_AUTO_ENUM_TABLE_IS_FULL BIT(12)
60c7d49c76SSrinivas Kandagatla #define SWRM_INTERRUPT_STATUS_BUS_RESET_FINISHED_V2 BIT(13)
61c7d49c76SSrinivas Kandagatla #define SWRM_INTERRUPT_STATUS_CLK_STOP_FINISHED_V2 BIT(14)
62c7d49c76SSrinivas Kandagatla #define SWRM_INTERRUPT_STATUS_EXT_CLK_STOP_WAKEUP BIT(16)
63c7d49c76SSrinivas Kandagatla #define SWRM_INTERRUPT_MAX 17
646378fe11SKrzysztof Kozlowski #define SWRM_V1_3_INTERRUPT_MASK_ADDR 0x204
656378fe11SKrzysztof Kozlowski #define SWRM_V1_3_INTERRUPT_CLEAR 0x208
66312355a6SKrzysztof Kozlowski #define SWRM_V2_0_INTERRUPT_CLEAR 0x5008
676378fe11SKrzysztof Kozlowski #define SWRM_V1_3_INTERRUPT_CPU_EN 0x210
68312355a6SKrzysztof Kozlowski #define SWRM_V2_0_INTERRUPT_CPU_EN 0x5004
696378fe11SKrzysztof Kozlowski #define SWRM_V1_3_CMD_FIFO_WR_CMD 0x300
70312355a6SKrzysztof Kozlowski #define SWRM_V2_0_CMD_FIFO_WR_CMD 0x5020
716378fe11SKrzysztof Kozlowski #define SWRM_V1_3_CMD_FIFO_RD_CMD 0x304
72312355a6SKrzysztof Kozlowski #define SWRM_V2_0_CMD_FIFO_RD_CMD 0x5024
7302efb49aSSrinivas Kandagatla #define SWRM_CMD_FIFO_CMD 0x308
74ddea6cf7SSrinivas Kandagatla #define SWRM_CMD_FIFO_FLUSH 0x1
756378fe11SKrzysztof Kozlowski #define SWRM_V1_3_CMD_FIFO_STATUS 0x30C
76312355a6SKrzysztof Kozlowski #define SWRM_V2_0_CMD_FIFO_STATUS 0x5050
77a661308cSSrinivas Kandagatla #define SWRM_RD_CMD_FIFO_CNT_MASK GENMASK(20, 16)
78a661308cSSrinivas Kandagatla #define SWRM_WR_CMD_FIFO_CNT_MASK GENMASK(12, 8)
7902efb49aSSrinivas Kandagatla #define SWRM_CMD_FIFO_CFG_ADDR 0x314
80542d3491SSrinivas Kandagatla #define SWRM_CONTINUE_EXEC_ON_CMD_IGNORE BIT(31)
8102efb49aSSrinivas Kandagatla #define SWRM_RD_WR_CMD_RETRIES 0x7
826378fe11SKrzysztof Kozlowski #define SWRM_V1_3_CMD_FIFO_RD_FIFO_ADDR 0x318
83312355a6SKrzysztof Kozlowski #define SWRM_V2_0_CMD_FIFO_RD_FIFO_ADDR 0x5040
84ddea6cf7SSrinivas Kandagatla #define SWRM_RD_FIFO_CMD_ID_MASK GENMASK(11, 8)
8502efb49aSSrinivas Kandagatla #define SWRM_ENUMERATOR_CFG_ADDR 0x500
86a6e65819SSrinivas Kandagatla #define SWRM_ENUMERATOR_SLAVE_DEV_ID_1(m) (0x530 + 0x8 * (m))
87a6e65819SSrinivas Kandagatla #define SWRM_ENUMERATOR_SLAVE_DEV_ID_2(m) (0x534 + 0x8 * (m))
8802efb49aSSrinivas Kandagatla #define SWRM_MCP_FRAME_CTRL_BANK_ADDR(m) (0x101C + 0x40 * (m))
8902efb49aSSrinivas Kandagatla #define SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_BMSK GENMASK(2, 0)
9002efb49aSSrinivas Kandagatla #define SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_BMSK GENMASK(7, 3)
91a866a049SSrinivas Kandagatla #define SWRM_MCP_BUS_CTRL 0x1044
92a866a049SSrinivas Kandagatla #define SWRM_MCP_BUS_CLK_START BIT(1)
9302efb49aSSrinivas Kandagatla #define SWRM_MCP_CFG_ADDR 0x1048
9402efb49aSSrinivas Kandagatla #define SWRM_MCP_CFG_MAX_NUM_OF_CMD_NO_PINGS_BMSK GENMASK(21, 17)
9502efb49aSSrinivas Kandagatla #define SWRM_DEF_CMD_NO_PINGS 0x1f
9602efb49aSSrinivas Kandagatla #define SWRM_MCP_STATUS 0x104C
9702efb49aSSrinivas Kandagatla #define SWRM_MCP_STATUS_BANK_NUM_MASK BIT(0)
9802efb49aSSrinivas Kandagatla #define SWRM_MCP_SLV_STATUS 0x1090
9902efb49aSSrinivas Kandagatla #define SWRM_MCP_SLV_STATUS_MASK GENMASK(1, 0)
100c7d49c76SSrinivas Kandagatla #define SWRM_MCP_SLV_STATUS_SZ 2
10102efb49aSSrinivas Kandagatla #define SWRM_DP_PORT_CTRL_BANK(n, m) (0x1124 + 0x100 * (n - 1) + 0x40 * m)
102128eaf93SSrinivas Kandagatla #define SWRM_DP_PORT_CTRL_2_BANK(n, m) (0x1128 + 0x100 * (n - 1) + 0x40 * m)
103128eaf93SSrinivas Kandagatla #define SWRM_DP_BLOCK_CTRL_1(n) (0x112C + 0x100 * (n - 1))
104128eaf93SSrinivas Kandagatla #define SWRM_DP_BLOCK_CTRL2_BANK(n, m) (0x1130 + 0x100 * (n - 1) + 0x40 * m)
105128eaf93SSrinivas Kandagatla #define SWRM_DP_PORT_HCTRL_BANK(n, m) (0x1134 + 0x100 * (n - 1) + 0x40 * m)
1065ffba1fbSSrinivas Kandagatla #define SWRM_DP_BLOCK_CTRL3_BANK(n, m) (0x1138 + 0x100 * (n - 1) + 0x40 * m)
107a8dffaa0SKrzysztof Kozlowski #define SWRM_DP_SAMPLECTRL2_BANK(n, m) (0x113C + 0x100 * (n - 1) + 0x40 * m)
108128eaf93SSrinivas Kandagatla #define SWRM_DIN_DPn_PCM_PORT_CTRL(n) (0x1054 + 0x100 * (n - 1))
1096378fe11SKrzysztof Kozlowski #define SWR_V1_3_MSTR_MAX_REG_ADDR 0x1740
110312355a6SKrzysztof Kozlowski #define SWR_V2_0_MSTR_MAX_REG_ADDR 0x50ac
111312355a6SKrzysztof Kozlowski
112312355a6SKrzysztof Kozlowski #define SWRM_V2_0_CLK_CTRL 0x5060
113312355a6SKrzysztof Kozlowski #define SWRM_V2_0_CLK_CTRL_CLK_START BIT(0)
114312355a6SKrzysztof Kozlowski #define SWRM_V2_0_LINK_STATUS 0x5064
115128eaf93SSrinivas Kandagatla
11602efb49aSSrinivas Kandagatla #define SWRM_DP_PORT_CTRL_EN_CHAN_SHFT 0x18
11702efb49aSSrinivas Kandagatla #define SWRM_DP_PORT_CTRL_OFFSET2_SHFT 0x10
11802efb49aSSrinivas Kandagatla #define SWRM_DP_PORT_CTRL_OFFSET1_SHFT 0x08
11902efb49aSSrinivas Kandagatla #define SWRM_AHB_BRIDGE_WR_DATA_0 0xc85
12002efb49aSSrinivas Kandagatla #define SWRM_AHB_BRIDGE_WR_ADDR_0 0xc89
12102efb49aSSrinivas Kandagatla #define SWRM_AHB_BRIDGE_RD_ADDR_0 0xc8d
12202efb49aSSrinivas Kandagatla #define SWRM_AHB_BRIDGE_RD_DATA_0 0xc91
12302efb49aSSrinivas Kandagatla
12402efb49aSSrinivas Kandagatla #define SWRM_REG_VAL_PACK(data, dev, id, reg) \
12502efb49aSSrinivas Kandagatla ((reg) | ((id) << 16) | ((dev) << 20) | ((data) << 24))
12602efb49aSSrinivas Kandagatla
12702efb49aSSrinivas Kandagatla #define MAX_FREQ_NUM 1
12874da2724SSrinivas Kandagatla #define TIMEOUT_MS 100
129ddea6cf7SSrinivas Kandagatla #define QCOM_SWRM_MAX_RD_LEN 0x1
13002efb49aSSrinivas Kandagatla #define QCOM_SDW_MAX_PORTS 14
13102efb49aSSrinivas Kandagatla #define DEFAULT_CLK_FREQ 9600000
13202efb49aSSrinivas Kandagatla #define SWRM_MAX_DAIS 0xF
133128eaf93SSrinivas Kandagatla #define SWR_INVALID_PARAM 0xFF
134128eaf93SSrinivas Kandagatla #define SWR_HSTOP_MAX_VAL 0xF
135128eaf93SSrinivas Kandagatla #define SWR_HSTART_MIN_VAL 0x0
136ddea6cf7SSrinivas Kandagatla #define SWR_BROADCAST_CMD_ID 0x0F
137ddea6cf7SSrinivas Kandagatla #define SWR_MAX_CMD_ID 14
138ddea6cf7SSrinivas Kandagatla #define MAX_FIFO_RD_RETRY 3
139a661308cSSrinivas Kandagatla #define SWR_OVERFLOW_RETRY_COUNT 30
14074e79da9SSrinivas Kandagatla #define SWRM_LINK_STATUS_RETRY_CNT 100
14174e79da9SSrinivas Kandagatla
14274e79da9SSrinivas Kandagatla enum {
14374e79da9SSrinivas Kandagatla MASTER_ID_WSA = 1,
14474e79da9SSrinivas Kandagatla MASTER_ID_RX,
14574e79da9SSrinivas Kandagatla MASTER_ID_TX
14674e79da9SSrinivas Kandagatla };
14702efb49aSSrinivas Kandagatla
14802efb49aSSrinivas Kandagatla struct qcom_swrm_port_config {
149a8dffaa0SKrzysztof Kozlowski u16 si;
15002efb49aSSrinivas Kandagatla u8 off1;
15102efb49aSSrinivas Kandagatla u8 off2;
1525ffba1fbSSrinivas Kandagatla u8 bp_mode;
153128eaf93SSrinivas Kandagatla u8 hstart;
154128eaf93SSrinivas Kandagatla u8 hstop;
155128eaf93SSrinivas Kandagatla u8 word_length;
156128eaf93SSrinivas Kandagatla u8 blk_group_count;
157128eaf93SSrinivas Kandagatla u8 lane_control;
15802efb49aSSrinivas Kandagatla };
15902efb49aSSrinivas Kandagatla
1606378fe11SKrzysztof Kozlowski /*
1616378fe11SKrzysztof Kozlowski * Internal IDs for different register layouts. Only few registers differ per
1626378fe11SKrzysztof Kozlowski * each variant, so the list of IDs below does not include all of registers.
1636378fe11SKrzysztof Kozlowski */
1646378fe11SKrzysztof Kozlowski enum {
1656378fe11SKrzysztof Kozlowski SWRM_REG_FRAME_GEN_ENABLED,
1666378fe11SKrzysztof Kozlowski SWRM_REG_INTERRUPT_STATUS,
1676378fe11SKrzysztof Kozlowski SWRM_REG_INTERRUPT_MASK_ADDR,
1686378fe11SKrzysztof Kozlowski SWRM_REG_INTERRUPT_CLEAR,
1696378fe11SKrzysztof Kozlowski SWRM_REG_INTERRUPT_CPU_EN,
1706378fe11SKrzysztof Kozlowski SWRM_REG_CMD_FIFO_WR_CMD,
1716378fe11SKrzysztof Kozlowski SWRM_REG_CMD_FIFO_RD_CMD,
1726378fe11SKrzysztof Kozlowski SWRM_REG_CMD_FIFO_STATUS,
1736378fe11SKrzysztof Kozlowski SWRM_REG_CMD_FIFO_RD_FIFO_ADDR,
1746378fe11SKrzysztof Kozlowski };
1756378fe11SKrzysztof Kozlowski
17602efb49aSSrinivas Kandagatla struct qcom_swrm_ctrl {
17702efb49aSSrinivas Kandagatla struct sdw_bus bus;
17802efb49aSSrinivas Kandagatla struct device *dev;
17902efb49aSSrinivas Kandagatla struct regmap *regmap;
1806378fe11SKrzysztof Kozlowski u32 max_reg;
1816378fe11SKrzysztof Kozlowski const unsigned int *reg_layout;
18282f5c70cSJonathan Marek void __iomem *mmio;
18333ba0178SSrinivasa Rao Mandadapu struct reset_control *audio_cgcr;
184abd9a604SSrinivas Kandagatla #ifdef CONFIG_DEBUG_FS
185abd9a604SSrinivas Kandagatla struct dentry *debugfs;
186abd9a604SSrinivas Kandagatla #endif
187ddea6cf7SSrinivas Kandagatla struct completion broadcast;
18806dd9673SSrinivas Kandagatla struct completion enumeration;
18902efb49aSSrinivas Kandagatla /* Port alloc/free lock */
19002efb49aSSrinivas Kandagatla struct mutex port_lock;
19102efb49aSSrinivas Kandagatla struct clk *hclk;
19202efb49aSSrinivas Kandagatla int irq;
19302efb49aSSrinivas Kandagatla unsigned int version;
19404d46a7bSSrinivas Kandagatla int wake_irq;
19502efb49aSSrinivas Kandagatla int num_din_ports;
19602efb49aSSrinivas Kandagatla int num_dout_ports;
1978cb3b4e7SSrinivas Kandagatla int cols_index;
1988cb3b4e7SSrinivas Kandagatla int rows_index;
19902efb49aSSrinivas Kandagatla unsigned long dout_port_mask;
20002efb49aSSrinivas Kandagatla unsigned long din_port_mask;
201c7d49c76SSrinivas Kandagatla u32 intr_mask;
202ddea6cf7SSrinivas Kandagatla u8 rcmd_id;
203ddea6cf7SSrinivas Kandagatla u8 wcmd_id;
204490937d4SKrzysztof Kozlowski /* Port numbers are 1 - 14 */
205490937d4SKrzysztof Kozlowski struct qcom_swrm_port_config pconfig[QCOM_SDW_MAX_PORTS + 1];
20602efb49aSSrinivas Kandagatla struct sdw_stream_runtime *sruntime[SWRM_MAX_DAIS];
2074ef3f2afSSrinivas Kandagatla enum sdw_slave_status status[SDW_MAX_DEVICES + 1];
20802efb49aSSrinivas Kandagatla int (*reg_read)(struct qcom_swrm_ctrl *ctrl, int reg, u32 *val);
20902efb49aSSrinivas Kandagatla int (*reg_write)(struct qcom_swrm_ctrl *ctrl, int reg, int val);
210a6e65819SSrinivas Kandagatla u32 slave_status;
211a661308cSSrinivas Kandagatla u32 wr_fifo_depth;
212a661308cSSrinivas Kandagatla u32 rd_fifo_depth;
21374e79da9SSrinivas Kandagatla bool clock_stop_not_supported;
21402efb49aSSrinivas Kandagatla };
21502efb49aSSrinivas Kandagatla
2168cb3b4e7SSrinivas Kandagatla struct qcom_swrm_data {
2178cb3b4e7SSrinivas Kandagatla u32 default_cols;
2188cb3b4e7SSrinivas Kandagatla u32 default_rows;
2191fd0d85aSSrinivasa Rao Mandadapu bool sw_clk_gate_required;
2206378fe11SKrzysztof Kozlowski u32 max_reg;
2216378fe11SKrzysztof Kozlowski const unsigned int *reg_layout;
2226378fe11SKrzysztof Kozlowski };
2236378fe11SKrzysztof Kozlowski
2246378fe11SKrzysztof Kozlowski static const unsigned int swrm_v1_3_reg_layout[] = {
2256378fe11SKrzysztof Kozlowski [SWRM_REG_FRAME_GEN_ENABLED] = SWRM_COMP_STATUS,
2266378fe11SKrzysztof Kozlowski [SWRM_REG_INTERRUPT_STATUS] = SWRM_V1_3_INTERRUPT_STATUS,
2276378fe11SKrzysztof Kozlowski [SWRM_REG_INTERRUPT_MASK_ADDR] = SWRM_V1_3_INTERRUPT_MASK_ADDR,
2286378fe11SKrzysztof Kozlowski [SWRM_REG_INTERRUPT_CLEAR] = SWRM_V1_3_INTERRUPT_CLEAR,
2296378fe11SKrzysztof Kozlowski [SWRM_REG_INTERRUPT_CPU_EN] = SWRM_V1_3_INTERRUPT_CPU_EN,
2306378fe11SKrzysztof Kozlowski [SWRM_REG_CMD_FIFO_WR_CMD] = SWRM_V1_3_CMD_FIFO_WR_CMD,
2316378fe11SKrzysztof Kozlowski [SWRM_REG_CMD_FIFO_RD_CMD] = SWRM_V1_3_CMD_FIFO_RD_CMD,
2326378fe11SKrzysztof Kozlowski [SWRM_REG_CMD_FIFO_STATUS] = SWRM_V1_3_CMD_FIFO_STATUS,
2336378fe11SKrzysztof Kozlowski [SWRM_REG_CMD_FIFO_RD_FIFO_ADDR] = SWRM_V1_3_CMD_FIFO_RD_FIFO_ADDR,
2348cb3b4e7SSrinivas Kandagatla };
2358cb3b4e7SSrinivas Kandagatla
23635732a06SSrinivasa Rao Mandadapu static const struct qcom_swrm_data swrm_v1_3_data = {
2378cb3b4e7SSrinivas Kandagatla .default_rows = 48,
2388cb3b4e7SSrinivas Kandagatla .default_cols = 16,
2396378fe11SKrzysztof Kozlowski .max_reg = SWR_V1_3_MSTR_MAX_REG_ADDR,
2406378fe11SKrzysztof Kozlowski .reg_layout = swrm_v1_3_reg_layout,
2418cb3b4e7SSrinivas Kandagatla };
2428cb3b4e7SSrinivas Kandagatla
24335732a06SSrinivasa Rao Mandadapu static const struct qcom_swrm_data swrm_v1_5_data = {
2448cb3b4e7SSrinivas Kandagatla .default_rows = 50,
2458cb3b4e7SSrinivas Kandagatla .default_cols = 16,
2466378fe11SKrzysztof Kozlowski .max_reg = SWR_V1_3_MSTR_MAX_REG_ADDR,
2476378fe11SKrzysztof Kozlowski .reg_layout = swrm_v1_3_reg_layout,
2488cb3b4e7SSrinivas Kandagatla };
2498cb3b4e7SSrinivas Kandagatla
2503f4a7026SSrinivasa Rao Mandadapu static const struct qcom_swrm_data swrm_v1_6_data = {
2513f4a7026SSrinivasa Rao Mandadapu .default_rows = 50,
2523f4a7026SSrinivasa Rao Mandadapu .default_cols = 16,
2533f4a7026SSrinivasa Rao Mandadapu .sw_clk_gate_required = true,
2546378fe11SKrzysztof Kozlowski .max_reg = SWR_V1_3_MSTR_MAX_REG_ADDR,
2556378fe11SKrzysztof Kozlowski .reg_layout = swrm_v1_3_reg_layout,
2563f4a7026SSrinivasa Rao Mandadapu };
2573f4a7026SSrinivasa Rao Mandadapu
258312355a6SKrzysztof Kozlowski static const unsigned int swrm_v2_0_reg_layout[] = {
259312355a6SKrzysztof Kozlowski [SWRM_REG_FRAME_GEN_ENABLED] = SWRM_V2_0_LINK_STATUS,
260312355a6SKrzysztof Kozlowski [SWRM_REG_INTERRUPT_STATUS] = SWRM_V2_0_INTERRUPT_STATUS,
261312355a6SKrzysztof Kozlowski [SWRM_REG_INTERRUPT_MASK_ADDR] = 0, /* Not present */
262312355a6SKrzysztof Kozlowski [SWRM_REG_INTERRUPT_CLEAR] = SWRM_V2_0_INTERRUPT_CLEAR,
263312355a6SKrzysztof Kozlowski [SWRM_REG_INTERRUPT_CPU_EN] = SWRM_V2_0_INTERRUPT_CPU_EN,
264312355a6SKrzysztof Kozlowski [SWRM_REG_CMD_FIFO_WR_CMD] = SWRM_V2_0_CMD_FIFO_WR_CMD,
265312355a6SKrzysztof Kozlowski [SWRM_REG_CMD_FIFO_RD_CMD] = SWRM_V2_0_CMD_FIFO_RD_CMD,
266312355a6SKrzysztof Kozlowski [SWRM_REG_CMD_FIFO_STATUS] = SWRM_V2_0_CMD_FIFO_STATUS,
267312355a6SKrzysztof Kozlowski [SWRM_REG_CMD_FIFO_RD_FIFO_ADDR] = SWRM_V2_0_CMD_FIFO_RD_FIFO_ADDR,
268312355a6SKrzysztof Kozlowski };
269312355a6SKrzysztof Kozlowski
270312355a6SKrzysztof Kozlowski static const struct qcom_swrm_data swrm_v2_0_data = {
271312355a6SKrzysztof Kozlowski .default_rows = 50,
272312355a6SKrzysztof Kozlowski .default_cols = 16,
273312355a6SKrzysztof Kozlowski .sw_clk_gate_required = true,
274312355a6SKrzysztof Kozlowski .max_reg = SWR_V2_0_MSTR_MAX_REG_ADDR,
275312355a6SKrzysztof Kozlowski .reg_layout = swrm_v2_0_reg_layout,
276312355a6SKrzysztof Kozlowski };
277312355a6SKrzysztof Kozlowski
27802efb49aSSrinivas Kandagatla #define to_qcom_sdw(b) container_of(b, struct qcom_swrm_ctrl, bus)
27902efb49aSSrinivas Kandagatla
qcom_swrm_ahb_reg_read(struct qcom_swrm_ctrl * ctrl,int reg,u32 * val)280d1df23feSJonathan Marek static int qcom_swrm_ahb_reg_read(struct qcom_swrm_ctrl *ctrl, int reg,
28102efb49aSSrinivas Kandagatla u32 *val)
28202efb49aSSrinivas Kandagatla {
28302efb49aSSrinivas Kandagatla struct regmap *wcd_regmap = ctrl->regmap;
28402efb49aSSrinivas Kandagatla int ret;
28502efb49aSSrinivas Kandagatla
28602efb49aSSrinivas Kandagatla /* pg register + offset */
28702efb49aSSrinivas Kandagatla ret = regmap_bulk_write(wcd_regmap, SWRM_AHB_BRIDGE_RD_ADDR_0,
28802efb49aSSrinivas Kandagatla (u8 *)®, 4);
28902efb49aSSrinivas Kandagatla if (ret < 0)
29002efb49aSSrinivas Kandagatla return SDW_CMD_FAIL;
29102efb49aSSrinivas Kandagatla
29202efb49aSSrinivas Kandagatla ret = regmap_bulk_read(wcd_regmap, SWRM_AHB_BRIDGE_RD_DATA_0,
29302efb49aSSrinivas Kandagatla val, 4);
29402efb49aSSrinivas Kandagatla if (ret < 0)
29502efb49aSSrinivas Kandagatla return SDW_CMD_FAIL;
29602efb49aSSrinivas Kandagatla
29702efb49aSSrinivas Kandagatla return SDW_CMD_OK;
29802efb49aSSrinivas Kandagatla }
29902efb49aSSrinivas Kandagatla
qcom_swrm_ahb_reg_write(struct qcom_swrm_ctrl * ctrl,int reg,int val)30002efb49aSSrinivas Kandagatla static int qcom_swrm_ahb_reg_write(struct qcom_swrm_ctrl *ctrl,
30102efb49aSSrinivas Kandagatla int reg, int val)
30202efb49aSSrinivas Kandagatla {
30302efb49aSSrinivas Kandagatla struct regmap *wcd_regmap = ctrl->regmap;
30402efb49aSSrinivas Kandagatla int ret;
30502efb49aSSrinivas Kandagatla /* pg register + offset */
30602efb49aSSrinivas Kandagatla ret = regmap_bulk_write(wcd_regmap, SWRM_AHB_BRIDGE_WR_DATA_0,
30702efb49aSSrinivas Kandagatla (u8 *)&val, 4);
30802efb49aSSrinivas Kandagatla if (ret)
30902efb49aSSrinivas Kandagatla return SDW_CMD_FAIL;
31002efb49aSSrinivas Kandagatla
31102efb49aSSrinivas Kandagatla /* write address register */
31202efb49aSSrinivas Kandagatla ret = regmap_bulk_write(wcd_regmap, SWRM_AHB_BRIDGE_WR_ADDR_0,
31302efb49aSSrinivas Kandagatla (u8 *)®, 4);
31402efb49aSSrinivas Kandagatla if (ret)
31502efb49aSSrinivas Kandagatla return SDW_CMD_FAIL;
31602efb49aSSrinivas Kandagatla
31702efb49aSSrinivas Kandagatla return SDW_CMD_OK;
31802efb49aSSrinivas Kandagatla }
31902efb49aSSrinivas Kandagatla
qcom_swrm_cpu_reg_read(struct qcom_swrm_ctrl * ctrl,int reg,u32 * val)32082f5c70cSJonathan Marek static int qcom_swrm_cpu_reg_read(struct qcom_swrm_ctrl *ctrl, int reg,
32182f5c70cSJonathan Marek u32 *val)
32282f5c70cSJonathan Marek {
32382f5c70cSJonathan Marek *val = readl(ctrl->mmio + reg);
32482f5c70cSJonathan Marek return SDW_CMD_OK;
32582f5c70cSJonathan Marek }
32682f5c70cSJonathan Marek
qcom_swrm_cpu_reg_write(struct qcom_swrm_ctrl * ctrl,int reg,int val)32782f5c70cSJonathan Marek static int qcom_swrm_cpu_reg_write(struct qcom_swrm_ctrl *ctrl, int reg,
32882f5c70cSJonathan Marek int val)
32982f5c70cSJonathan Marek {
33082f5c70cSJonathan Marek writel(val, ctrl->mmio + reg);
33182f5c70cSJonathan Marek return SDW_CMD_OK;
33282f5c70cSJonathan Marek }
33382f5c70cSJonathan Marek
swrm_get_packed_reg_val(u8 * cmd_id,u8 cmd_data,u8 dev_addr,u16 reg_addr)334ddea6cf7SSrinivas Kandagatla static u32 swrm_get_packed_reg_val(u8 *cmd_id, u8 cmd_data,
33502efb49aSSrinivas Kandagatla u8 dev_addr, u16 reg_addr)
33602efb49aSSrinivas Kandagatla {
33702efb49aSSrinivas Kandagatla u32 val;
338ddea6cf7SSrinivas Kandagatla u8 id = *cmd_id;
33902efb49aSSrinivas Kandagatla
340ddea6cf7SSrinivas Kandagatla if (id != SWR_BROADCAST_CMD_ID) {
341ddea6cf7SSrinivas Kandagatla if (id < SWR_MAX_CMD_ID)
342ddea6cf7SSrinivas Kandagatla id += 1;
343ddea6cf7SSrinivas Kandagatla else
344ddea6cf7SSrinivas Kandagatla id = 0;
345ddea6cf7SSrinivas Kandagatla *cmd_id = id;
346ddea6cf7SSrinivas Kandagatla }
347ddea6cf7SSrinivas Kandagatla val = SWRM_REG_VAL_PACK(cmd_data, dev_addr, id, reg_addr);
34802efb49aSSrinivas Kandagatla
349ddea6cf7SSrinivas Kandagatla return val;
350ddea6cf7SSrinivas Kandagatla }
351ddea6cf7SSrinivas Kandagatla
swrm_wait_for_rd_fifo_avail(struct qcom_swrm_ctrl * ctrl)3526f76e791SKrzysztof Kozlowski static int swrm_wait_for_rd_fifo_avail(struct qcom_swrm_ctrl *ctrl)
353a661308cSSrinivas Kandagatla {
354a661308cSSrinivas Kandagatla u32 fifo_outstanding_data, value;
355a661308cSSrinivas Kandagatla int fifo_retry_count = SWR_OVERFLOW_RETRY_COUNT;
356a661308cSSrinivas Kandagatla
357a661308cSSrinivas Kandagatla do {
358a661308cSSrinivas Kandagatla /* Check for fifo underflow during read */
3596378fe11SKrzysztof Kozlowski ctrl->reg_read(ctrl, ctrl->reg_layout[SWRM_REG_CMD_FIFO_STATUS],
3606378fe11SKrzysztof Kozlowski &value);
361a661308cSSrinivas Kandagatla fifo_outstanding_data = FIELD_GET(SWRM_RD_CMD_FIFO_CNT_MASK, value);
362a661308cSSrinivas Kandagatla
363a661308cSSrinivas Kandagatla /* Check if read data is available in read fifo */
364a661308cSSrinivas Kandagatla if (fifo_outstanding_data > 0)
365a661308cSSrinivas Kandagatla return 0;
366a661308cSSrinivas Kandagatla
367a661308cSSrinivas Kandagatla usleep_range(500, 510);
368a661308cSSrinivas Kandagatla } while (fifo_retry_count--);
369a661308cSSrinivas Kandagatla
370a661308cSSrinivas Kandagatla if (fifo_outstanding_data == 0) {
3716f76e791SKrzysztof Kozlowski dev_err_ratelimited(ctrl->dev, "%s err read underflow\n", __func__);
372a661308cSSrinivas Kandagatla return -EIO;
373a661308cSSrinivas Kandagatla }
374a661308cSSrinivas Kandagatla
375a661308cSSrinivas Kandagatla return 0;
376a661308cSSrinivas Kandagatla }
377a661308cSSrinivas Kandagatla
swrm_wait_for_wr_fifo_avail(struct qcom_swrm_ctrl * ctrl)3786f76e791SKrzysztof Kozlowski static int swrm_wait_for_wr_fifo_avail(struct qcom_swrm_ctrl *ctrl)
379a661308cSSrinivas Kandagatla {
380a661308cSSrinivas Kandagatla u32 fifo_outstanding_cmds, value;
381a661308cSSrinivas Kandagatla int fifo_retry_count = SWR_OVERFLOW_RETRY_COUNT;
382a661308cSSrinivas Kandagatla
383a661308cSSrinivas Kandagatla do {
384a661308cSSrinivas Kandagatla /* Check for fifo overflow during write */
3856378fe11SKrzysztof Kozlowski ctrl->reg_read(ctrl, ctrl->reg_layout[SWRM_REG_CMD_FIFO_STATUS],
3866378fe11SKrzysztof Kozlowski &value);
387a661308cSSrinivas Kandagatla fifo_outstanding_cmds = FIELD_GET(SWRM_WR_CMD_FIFO_CNT_MASK, value);
388a661308cSSrinivas Kandagatla
389a661308cSSrinivas Kandagatla /* Check for space in write fifo before writing */
3906f76e791SKrzysztof Kozlowski if (fifo_outstanding_cmds < ctrl->wr_fifo_depth)
391a661308cSSrinivas Kandagatla return 0;
392a661308cSSrinivas Kandagatla
393a661308cSSrinivas Kandagatla usleep_range(500, 510);
394a661308cSSrinivas Kandagatla } while (fifo_retry_count--);
395a661308cSSrinivas Kandagatla
3966f76e791SKrzysztof Kozlowski if (fifo_outstanding_cmds == ctrl->wr_fifo_depth) {
3976f76e791SKrzysztof Kozlowski dev_err_ratelimited(ctrl->dev, "%s err write overflow\n", __func__);
398a661308cSSrinivas Kandagatla return -EIO;
399a661308cSSrinivas Kandagatla }
400a661308cSSrinivas Kandagatla
401a661308cSSrinivas Kandagatla return 0;
402a661308cSSrinivas Kandagatla }
403ddea6cf7SSrinivas Kandagatla
swrm_wait_for_wr_fifo_done(struct qcom_swrm_ctrl * ctrl)4049ac4a444SSrinivas Kandagatla static bool swrm_wait_for_wr_fifo_done(struct qcom_swrm_ctrl *ctrl)
4059ac4a444SSrinivas Kandagatla {
4069ac4a444SSrinivas Kandagatla u32 fifo_outstanding_cmds, value;
4079ac4a444SSrinivas Kandagatla int fifo_retry_count = SWR_OVERFLOW_RETRY_COUNT;
4089ac4a444SSrinivas Kandagatla
4099ac4a444SSrinivas Kandagatla /* Check for fifo overflow during write */
4109ac4a444SSrinivas Kandagatla ctrl->reg_read(ctrl, ctrl->reg_layout[SWRM_REG_CMD_FIFO_STATUS], &value);
4119ac4a444SSrinivas Kandagatla fifo_outstanding_cmds = FIELD_GET(SWRM_WR_CMD_FIFO_CNT_MASK, value);
4129ac4a444SSrinivas Kandagatla
4139ac4a444SSrinivas Kandagatla if (fifo_outstanding_cmds) {
4149ac4a444SSrinivas Kandagatla while (fifo_retry_count) {
4159ac4a444SSrinivas Kandagatla usleep_range(500, 510);
4169ac4a444SSrinivas Kandagatla ctrl->reg_read(ctrl, ctrl->reg_layout[SWRM_REG_CMD_FIFO_STATUS], &value);
4179ac4a444SSrinivas Kandagatla fifo_outstanding_cmds = FIELD_GET(SWRM_WR_CMD_FIFO_CNT_MASK, value);
4189ac4a444SSrinivas Kandagatla fifo_retry_count--;
4199ac4a444SSrinivas Kandagatla if (fifo_outstanding_cmds == 0)
4209ac4a444SSrinivas Kandagatla return true;
4219ac4a444SSrinivas Kandagatla }
4229ac4a444SSrinivas Kandagatla } else {
4239ac4a444SSrinivas Kandagatla return true;
4249ac4a444SSrinivas Kandagatla }
4259ac4a444SSrinivas Kandagatla
4269ac4a444SSrinivas Kandagatla
4279ac4a444SSrinivas Kandagatla return false;
4289ac4a444SSrinivas Kandagatla }
4299ac4a444SSrinivas Kandagatla
qcom_swrm_cmd_fifo_wr_cmd(struct qcom_swrm_ctrl * ctrl,u8 cmd_data,u8 dev_addr,u16 reg_addr)4306f76e791SKrzysztof Kozlowski static int qcom_swrm_cmd_fifo_wr_cmd(struct qcom_swrm_ctrl *ctrl, u8 cmd_data,
431ddea6cf7SSrinivas Kandagatla u8 dev_addr, u16 reg_addr)
432ddea6cf7SSrinivas Kandagatla {
433ddea6cf7SSrinivas Kandagatla
434ddea6cf7SSrinivas Kandagatla u32 val;
435ddea6cf7SSrinivas Kandagatla int ret = 0;
436ddea6cf7SSrinivas Kandagatla u8 cmd_id = 0x0;
437ddea6cf7SSrinivas Kandagatla
438ddea6cf7SSrinivas Kandagatla if (dev_addr == SDW_BROADCAST_DEV_NUM) {
439ddea6cf7SSrinivas Kandagatla cmd_id = SWR_BROADCAST_CMD_ID;
440ddea6cf7SSrinivas Kandagatla val = swrm_get_packed_reg_val(&cmd_id, cmd_data,
441ddea6cf7SSrinivas Kandagatla dev_addr, reg_addr);
442ddea6cf7SSrinivas Kandagatla } else {
4436f76e791SKrzysztof Kozlowski val = swrm_get_packed_reg_val(&ctrl->wcmd_id, cmd_data,
444ddea6cf7SSrinivas Kandagatla dev_addr, reg_addr);
445ddea6cf7SSrinivas Kandagatla }
446ddea6cf7SSrinivas Kandagatla
4476f76e791SKrzysztof Kozlowski if (swrm_wait_for_wr_fifo_avail(ctrl))
448a661308cSSrinivas Kandagatla return SDW_CMD_FAIL_OTHER;
449a661308cSSrinivas Kandagatla
450f936fa7aSSrinivas Kandagatla if (cmd_id == SWR_BROADCAST_CMD_ID)
4516f76e791SKrzysztof Kozlowski reinit_completion(&ctrl->broadcast);
452f936fa7aSSrinivas Kandagatla
453ddea6cf7SSrinivas Kandagatla /* Its assumed that write is okay as we do not get any status back */
4546378fe11SKrzysztof Kozlowski ctrl->reg_write(ctrl, ctrl->reg_layout[SWRM_REG_CMD_FIFO_WR_CMD], val);
455ddea6cf7SSrinivas Kandagatla
4566f76e791SKrzysztof Kozlowski if (ctrl->version <= SWRM_VERSION_1_3_0)
457ddea6cf7SSrinivas Kandagatla usleep_range(150, 155);
458ddea6cf7SSrinivas Kandagatla
459ddea6cf7SSrinivas Kandagatla if (cmd_id == SWR_BROADCAST_CMD_ID) {
4609ac4a444SSrinivas Kandagatla swrm_wait_for_wr_fifo_done(ctrl);
461ddea6cf7SSrinivas Kandagatla /*
462ddea6cf7SSrinivas Kandagatla * sleep for 10ms for MSM soundwire variant to allow broadcast
463ddea6cf7SSrinivas Kandagatla * command to complete.
464ddea6cf7SSrinivas Kandagatla */
4656f76e791SKrzysztof Kozlowski ret = wait_for_completion_timeout(&ctrl->broadcast,
46602efb49aSSrinivas Kandagatla msecs_to_jiffies(TIMEOUT_MS));
46702efb49aSSrinivas Kandagatla if (!ret)
46802efb49aSSrinivas Kandagatla ret = SDW_CMD_IGNORED;
46902efb49aSSrinivas Kandagatla else
47002efb49aSSrinivas Kandagatla ret = SDW_CMD_OK;
47102efb49aSSrinivas Kandagatla
47202efb49aSSrinivas Kandagatla } else {
47302efb49aSSrinivas Kandagatla ret = SDW_CMD_OK;
47402efb49aSSrinivas Kandagatla }
475ddea6cf7SSrinivas Kandagatla return ret;
47602efb49aSSrinivas Kandagatla }
47702efb49aSSrinivas Kandagatla
qcom_swrm_cmd_fifo_rd_cmd(struct qcom_swrm_ctrl * ctrl,u8 dev_addr,u16 reg_addr,u32 len,u8 * rval)4786f76e791SKrzysztof Kozlowski static int qcom_swrm_cmd_fifo_rd_cmd(struct qcom_swrm_ctrl *ctrl,
479ddea6cf7SSrinivas Kandagatla u8 dev_addr, u16 reg_addr,
480ddea6cf7SSrinivas Kandagatla u32 len, u8 *rval)
481ddea6cf7SSrinivas Kandagatla {
482ddea6cf7SSrinivas Kandagatla u32 cmd_data, cmd_id, val, retry_attempt = 0;
48302efb49aSSrinivas Kandagatla
4846f76e791SKrzysztof Kozlowski val = swrm_get_packed_reg_val(&ctrl->rcmd_id, len, dev_addr, reg_addr);
485ddea6cf7SSrinivas Kandagatla
48649a46731SSrinivas Kandagatla /*
48749a46731SSrinivas Kandagatla * Check for outstanding cmd wrt. write fifo depth to avoid
48849a46731SSrinivas Kandagatla * overflow as read will also increase write fifo cnt.
48949a46731SSrinivas Kandagatla */
4906f76e791SKrzysztof Kozlowski swrm_wait_for_wr_fifo_avail(ctrl);
49149a46731SSrinivas Kandagatla
492ddea6cf7SSrinivas Kandagatla /* wait for FIFO RD to complete to avoid overflow */
493ddea6cf7SSrinivas Kandagatla usleep_range(100, 105);
4946378fe11SKrzysztof Kozlowski ctrl->reg_write(ctrl, ctrl->reg_layout[SWRM_REG_CMD_FIFO_RD_CMD], val);
495ddea6cf7SSrinivas Kandagatla /* wait for FIFO RD CMD complete to avoid overflow */
496ddea6cf7SSrinivas Kandagatla usleep_range(250, 255);
497ddea6cf7SSrinivas Kandagatla
4986f76e791SKrzysztof Kozlowski if (swrm_wait_for_rd_fifo_avail(ctrl))
499a661308cSSrinivas Kandagatla return SDW_CMD_FAIL_OTHER;
500a661308cSSrinivas Kandagatla
501ddea6cf7SSrinivas Kandagatla do {
5026378fe11SKrzysztof Kozlowski ctrl->reg_read(ctrl, ctrl->reg_layout[SWRM_REG_CMD_FIFO_RD_FIFO_ADDR],
5036378fe11SKrzysztof Kozlowski &cmd_data);
504ddea6cf7SSrinivas Kandagatla rval[0] = cmd_data & 0xFF;
505ddea6cf7SSrinivas Kandagatla cmd_id = FIELD_GET(SWRM_RD_FIFO_CMD_ID_MASK, cmd_data);
506ddea6cf7SSrinivas Kandagatla
5076f76e791SKrzysztof Kozlowski if (cmd_id != ctrl->rcmd_id) {
508ddea6cf7SSrinivas Kandagatla if (retry_attempt < (MAX_FIFO_RD_RETRY - 1)) {
509ddea6cf7SSrinivas Kandagatla /* wait 500 us before retry on fifo read failure */
510ddea6cf7SSrinivas Kandagatla usleep_range(500, 505);
5116f76e791SKrzysztof Kozlowski ctrl->reg_write(ctrl, SWRM_CMD_FIFO_CMD,
512ddea6cf7SSrinivas Kandagatla SWRM_CMD_FIFO_FLUSH);
5136378fe11SKrzysztof Kozlowski ctrl->reg_write(ctrl,
5146378fe11SKrzysztof Kozlowski ctrl->reg_layout[SWRM_REG_CMD_FIFO_RD_CMD],
5156378fe11SKrzysztof Kozlowski val);
516ddea6cf7SSrinivas Kandagatla }
517ddea6cf7SSrinivas Kandagatla retry_attempt++;
518ddea6cf7SSrinivas Kandagatla } else {
519ddea6cf7SSrinivas Kandagatla return SDW_CMD_OK;
520ddea6cf7SSrinivas Kandagatla }
521ddea6cf7SSrinivas Kandagatla
522ddea6cf7SSrinivas Kandagatla } while (retry_attempt < MAX_FIFO_RD_RETRY);
523ddea6cf7SSrinivas Kandagatla
5246f76e791SKrzysztof Kozlowski dev_err(ctrl->dev, "failed to read fifo: reg: 0x%x, rcmd_id: 0x%x,\
525ddea6cf7SSrinivas Kandagatla dev_num: 0x%x, cmd_data: 0x%x\n",
5266f76e791SKrzysztof Kozlowski reg_addr, ctrl->rcmd_id, dev_addr, cmd_data);
527ddea6cf7SSrinivas Kandagatla
528ddea6cf7SSrinivas Kandagatla return SDW_CMD_IGNORED;
52902efb49aSSrinivas Kandagatla }
53002efb49aSSrinivas Kandagatla
qcom_swrm_get_alert_slave_dev_num(struct qcom_swrm_ctrl * ctrl)531c7d49c76SSrinivas Kandagatla static int qcom_swrm_get_alert_slave_dev_num(struct qcom_swrm_ctrl *ctrl)
532c7d49c76SSrinivas Kandagatla {
533c7d49c76SSrinivas Kandagatla u32 val, status;
534c7d49c76SSrinivas Kandagatla int dev_num;
535c7d49c76SSrinivas Kandagatla
536c7d49c76SSrinivas Kandagatla ctrl->reg_read(ctrl, SWRM_MCP_SLV_STATUS, &val);
537c7d49c76SSrinivas Kandagatla
538ed8d07acSSrinivas Kandagatla for (dev_num = 1; dev_num <= SDW_MAX_DEVICES; dev_num++) {
539c7d49c76SSrinivas Kandagatla status = (val >> (dev_num * SWRM_MCP_SLV_STATUS_SZ));
540c7d49c76SSrinivas Kandagatla
541c7d49c76SSrinivas Kandagatla if ((status & SWRM_MCP_SLV_STATUS_MASK) == SDW_SLAVE_ALERT) {
542f84d41b2SSrinivas Kandagatla ctrl->status[dev_num] = status & SWRM_MCP_SLV_STATUS_MASK;
543c7d49c76SSrinivas Kandagatla return dev_num;
544c7d49c76SSrinivas Kandagatla }
545c7d49c76SSrinivas Kandagatla }
546c7d49c76SSrinivas Kandagatla
547c7d49c76SSrinivas Kandagatla return -EINVAL;
548c7d49c76SSrinivas Kandagatla }
549c7d49c76SSrinivas Kandagatla
qcom_swrm_get_device_status(struct qcom_swrm_ctrl * ctrl)55002efb49aSSrinivas Kandagatla static void qcom_swrm_get_device_status(struct qcom_swrm_ctrl *ctrl)
55102efb49aSSrinivas Kandagatla {
55202efb49aSSrinivas Kandagatla u32 val;
55302efb49aSSrinivas Kandagatla int i;
55402efb49aSSrinivas Kandagatla
55502efb49aSSrinivas Kandagatla ctrl->reg_read(ctrl, SWRM_MCP_SLV_STATUS, &val);
556a6e65819SSrinivas Kandagatla ctrl->slave_status = val;
55702efb49aSSrinivas Kandagatla
5588039b6f3SSrinivas Kandagatla for (i = 1; i <= SDW_MAX_DEVICES; i++) {
55902efb49aSSrinivas Kandagatla u32 s;
56002efb49aSSrinivas Kandagatla
56102efb49aSSrinivas Kandagatla s = (val >> (i * 2));
56202efb49aSSrinivas Kandagatla s &= SWRM_MCP_SLV_STATUS_MASK;
56302efb49aSSrinivas Kandagatla ctrl->status[i] = s;
56402efb49aSSrinivas Kandagatla }
56502efb49aSSrinivas Kandagatla }
56602efb49aSSrinivas Kandagatla
qcom_swrm_set_slave_dev_num(struct sdw_bus * bus,struct sdw_slave * slave,int devnum)567a6e65819SSrinivas Kandagatla static void qcom_swrm_set_slave_dev_num(struct sdw_bus *bus,
568a6e65819SSrinivas Kandagatla struct sdw_slave *slave, int devnum)
569a6e65819SSrinivas Kandagatla {
570a6e65819SSrinivas Kandagatla struct qcom_swrm_ctrl *ctrl = to_qcom_sdw(bus);
571a6e65819SSrinivas Kandagatla u32 status;
572a6e65819SSrinivas Kandagatla
573a6e65819SSrinivas Kandagatla ctrl->reg_read(ctrl, SWRM_MCP_SLV_STATUS, &status);
574a6e65819SSrinivas Kandagatla status = (status >> (devnum * SWRM_MCP_SLV_STATUS_SZ));
575a6e65819SSrinivas Kandagatla status &= SWRM_MCP_SLV_STATUS_MASK;
576a6e65819SSrinivas Kandagatla
577a6e65819SSrinivas Kandagatla if (status == SDW_SLAVE_ATTACHED) {
578a6e65819SSrinivas Kandagatla if (slave)
579a6e65819SSrinivas Kandagatla slave->dev_num = devnum;
580a6e65819SSrinivas Kandagatla mutex_lock(&bus->bus_lock);
581a6e65819SSrinivas Kandagatla set_bit(devnum, bus->assigned);
582a6e65819SSrinivas Kandagatla mutex_unlock(&bus->bus_lock);
583a6e65819SSrinivas Kandagatla }
584a6e65819SSrinivas Kandagatla }
585a6e65819SSrinivas Kandagatla
qcom_swrm_enumerate(struct sdw_bus * bus)586a6e65819SSrinivas Kandagatla static int qcom_swrm_enumerate(struct sdw_bus *bus)
587a6e65819SSrinivas Kandagatla {
588a6e65819SSrinivas Kandagatla struct qcom_swrm_ctrl *ctrl = to_qcom_sdw(bus);
589a6e65819SSrinivas Kandagatla struct sdw_slave *slave, *_s;
590a6e65819SSrinivas Kandagatla struct sdw_slave_id id;
591a6e65819SSrinivas Kandagatla u32 val1, val2;
592a6e65819SSrinivas Kandagatla bool found;
593a6e65819SSrinivas Kandagatla u64 addr;
594a6e65819SSrinivas Kandagatla int i;
595a6e65819SSrinivas Kandagatla char *buf1 = (char *)&val1, *buf2 = (char *)&val2;
596a6e65819SSrinivas Kandagatla
597a6e65819SSrinivas Kandagatla for (i = 1; i <= SDW_MAX_DEVICES; i++) {
598aa1262caSSrinivas Kandagatla /* do not continue if the status is Not Present */
599aa1262caSSrinivas Kandagatla if (!ctrl->status[i])
600aa1262caSSrinivas Kandagatla continue;
601aa1262caSSrinivas Kandagatla
602a6e65819SSrinivas Kandagatla /*SCP_Devid5 - Devid 4*/
603a6e65819SSrinivas Kandagatla ctrl->reg_read(ctrl, SWRM_ENUMERATOR_SLAVE_DEV_ID_1(i), &val1);
604a6e65819SSrinivas Kandagatla
605a6e65819SSrinivas Kandagatla /*SCP_Devid3 - DevId 2 Devid 1 Devid 0*/
606a6e65819SSrinivas Kandagatla ctrl->reg_read(ctrl, SWRM_ENUMERATOR_SLAVE_DEV_ID_2(i), &val2);
607a6e65819SSrinivas Kandagatla
608a6e65819SSrinivas Kandagatla if (!val1 && !val2)
609a6e65819SSrinivas Kandagatla break;
610a6e65819SSrinivas Kandagatla
611a6e65819SSrinivas Kandagatla addr = buf2[1] | (buf2[0] << 8) | (buf1[3] << 16) |
612a6e65819SSrinivas Kandagatla ((u64)buf1[2] << 24) | ((u64)buf1[1] << 32) |
613a6e65819SSrinivas Kandagatla ((u64)buf1[0] << 40);
614a6e65819SSrinivas Kandagatla
615a6e65819SSrinivas Kandagatla sdw_extract_slave_id(bus, addr, &id);
616a6e65819SSrinivas Kandagatla found = false;
6174830bfa2SSrinivas Kandagatla ctrl->clock_stop_not_supported = false;
618a6e65819SSrinivas Kandagatla /* Now compare with entries */
619a6e65819SSrinivas Kandagatla list_for_each_entry_safe(slave, _s, &bus->slaves, node) {
620a6e65819SSrinivas Kandagatla if (sdw_compare_devid(slave, id) == 0) {
621a6e65819SSrinivas Kandagatla qcom_swrm_set_slave_dev_num(bus, slave, i);
6224830bfa2SSrinivas Kandagatla if (slave->prop.clk_stop_mode1)
6234830bfa2SSrinivas Kandagatla ctrl->clock_stop_not_supported = true;
6244830bfa2SSrinivas Kandagatla
625a6e65819SSrinivas Kandagatla found = true;
626a6e65819SSrinivas Kandagatla break;
627a6e65819SSrinivas Kandagatla }
628a6e65819SSrinivas Kandagatla }
629a6e65819SSrinivas Kandagatla
630a6e65819SSrinivas Kandagatla if (!found) {
631a6e65819SSrinivas Kandagatla qcom_swrm_set_slave_dev_num(bus, NULL, i);
632a6e65819SSrinivas Kandagatla sdw_slave_add(bus, &id, NULL);
633a6e65819SSrinivas Kandagatla }
634a6e65819SSrinivas Kandagatla }
635a6e65819SSrinivas Kandagatla
63606dd9673SSrinivas Kandagatla complete(&ctrl->enumeration);
637a6e65819SSrinivas Kandagatla return 0;
638a6e65819SSrinivas Kandagatla }
639a6e65819SSrinivas Kandagatla
qcom_swrm_wake_irq_handler(int irq,void * dev_id)64004d46a7bSSrinivas Kandagatla static irqreturn_t qcom_swrm_wake_irq_handler(int irq, void *dev_id)
64104d46a7bSSrinivas Kandagatla {
6426f76e791SKrzysztof Kozlowski struct qcom_swrm_ctrl *ctrl = dev_id;
64304d46a7bSSrinivas Kandagatla int ret;
64404d46a7bSSrinivas Kandagatla
6459f9914b1SKrzysztof Kozlowski ret = pm_runtime_get_sync(ctrl->dev);
64604d46a7bSSrinivas Kandagatla if (ret < 0 && ret != -EACCES) {
6476f76e791SKrzysztof Kozlowski dev_err_ratelimited(ctrl->dev,
6489f9914b1SKrzysztof Kozlowski "pm_runtime_get_sync failed in %s, ret %d\n",
64904d46a7bSSrinivas Kandagatla __func__, ret);
6509f9914b1SKrzysztof Kozlowski pm_runtime_put_noidle(ctrl->dev);
651f6ee6c84SPierre-Louis Bossart return ret;
65204d46a7bSSrinivas Kandagatla }
65304d46a7bSSrinivas Kandagatla
6546f76e791SKrzysztof Kozlowski if (ctrl->wake_irq > 0) {
6556f76e791SKrzysztof Kozlowski if (!irqd_irq_disabled(irq_get_irq_data(ctrl->wake_irq)))
6566f76e791SKrzysztof Kozlowski disable_irq_nosync(ctrl->wake_irq);
65704d46a7bSSrinivas Kandagatla }
65804d46a7bSSrinivas Kandagatla
6596f76e791SKrzysztof Kozlowski pm_runtime_mark_last_busy(ctrl->dev);
6606f76e791SKrzysztof Kozlowski pm_runtime_put_autosuspend(ctrl->dev);
66104d46a7bSSrinivas Kandagatla
66204d46a7bSSrinivas Kandagatla return IRQ_HANDLED;
66304d46a7bSSrinivas Kandagatla }
66404d46a7bSSrinivas Kandagatla
qcom_swrm_irq_handler(int irq,void * dev_id)66502efb49aSSrinivas Kandagatla static irqreturn_t qcom_swrm_irq_handler(int irq, void *dev_id)
66602efb49aSSrinivas Kandagatla {
6676f76e791SKrzysztof Kozlowski struct qcom_swrm_ctrl *ctrl = dev_id;
668a6e65819SSrinivas Kandagatla u32 value, intr_sts, intr_sts_masked, slave_status;
669c7d49c76SSrinivas Kandagatla u32 i;
670b26b4874SVinod Koul int devnum;
671c7d49c76SSrinivas Kandagatla int ret = IRQ_HANDLED;
6726f76e791SKrzysztof Kozlowski clk_prepare_enable(ctrl->hclk);
67302efb49aSSrinivas Kandagatla
6746378fe11SKrzysztof Kozlowski ctrl->reg_read(ctrl, ctrl->reg_layout[SWRM_REG_INTERRUPT_STATUS],
6756378fe11SKrzysztof Kozlowski &intr_sts);
6766f76e791SKrzysztof Kozlowski intr_sts_masked = intr_sts & ctrl->intr_mask;
67702efb49aSSrinivas Kandagatla
678c7d49c76SSrinivas Kandagatla do {
679c7d49c76SSrinivas Kandagatla for (i = 0; i < SWRM_INTERRUPT_MAX; i++) {
680c7d49c76SSrinivas Kandagatla value = intr_sts_masked & BIT(i);
681c7d49c76SSrinivas Kandagatla if (!value)
682c7d49c76SSrinivas Kandagatla continue;
683c7d49c76SSrinivas Kandagatla
684c7d49c76SSrinivas Kandagatla switch (value) {
685c7d49c76SSrinivas Kandagatla case SWRM_INTERRUPT_STATUS_SLAVE_PEND_IRQ:
6866f76e791SKrzysztof Kozlowski devnum = qcom_swrm_get_alert_slave_dev_num(ctrl);
687c7d49c76SSrinivas Kandagatla if (devnum < 0) {
6886f76e791SKrzysztof Kozlowski dev_err_ratelimited(ctrl->dev,
689c7d49c76SSrinivas Kandagatla "no slave alert found.spurious interrupt\n");
690c7d49c76SSrinivas Kandagatla } else {
6916f76e791SKrzysztof Kozlowski sdw_handle_slave_status(&ctrl->bus, ctrl->status);
69202efb49aSSrinivas Kandagatla }
69302efb49aSSrinivas Kandagatla
694c7d49c76SSrinivas Kandagatla break;
695c7d49c76SSrinivas Kandagatla case SWRM_INTERRUPT_STATUS_NEW_SLAVE_ATTACHED:
696c7d49c76SSrinivas Kandagatla case SWRM_INTERRUPT_STATUS_CHANGE_ENUM_SLAVE_STATUS:
6976f76e791SKrzysztof Kozlowski dev_dbg_ratelimited(ctrl->dev, "SWR new slave attached\n");
6986f76e791SKrzysztof Kozlowski ctrl->reg_read(ctrl, SWRM_MCP_SLV_STATUS, &slave_status);
6996f76e791SKrzysztof Kozlowski if (ctrl->slave_status == slave_status) {
7006f76e791SKrzysztof Kozlowski dev_dbg(ctrl->dev, "Slave status not changed %x\n",
701a6e65819SSrinivas Kandagatla slave_status);
702a6e65819SSrinivas Kandagatla } else {
7036f76e791SKrzysztof Kozlowski qcom_swrm_get_device_status(ctrl);
7046f76e791SKrzysztof Kozlowski qcom_swrm_enumerate(&ctrl->bus);
7056f76e791SKrzysztof Kozlowski sdw_handle_slave_status(&ctrl->bus, ctrl->status);
706a6e65819SSrinivas Kandagatla }
707c7d49c76SSrinivas Kandagatla break;
708c7d49c76SSrinivas Kandagatla case SWRM_INTERRUPT_STATUS_MASTER_CLASH_DET:
7096f76e791SKrzysztof Kozlowski dev_err_ratelimited(ctrl->dev,
710c7d49c76SSrinivas Kandagatla "%s: SWR bus clsh detected\n",
711c7d49c76SSrinivas Kandagatla __func__);
7126f76e791SKrzysztof Kozlowski ctrl->intr_mask &= ~SWRM_INTERRUPT_STATUS_MASTER_CLASH_DET;
7136378fe11SKrzysztof Kozlowski ctrl->reg_write(ctrl,
7146378fe11SKrzysztof Kozlowski ctrl->reg_layout[SWRM_REG_INTERRUPT_CPU_EN],
7156378fe11SKrzysztof Kozlowski ctrl->intr_mask);
716c7d49c76SSrinivas Kandagatla break;
717c7d49c76SSrinivas Kandagatla case SWRM_INTERRUPT_STATUS_RD_FIFO_OVERFLOW:
7186378fe11SKrzysztof Kozlowski ctrl->reg_read(ctrl,
7196378fe11SKrzysztof Kozlowski ctrl->reg_layout[SWRM_REG_CMD_FIFO_STATUS],
7206378fe11SKrzysztof Kozlowski &value);
7216f76e791SKrzysztof Kozlowski dev_err_ratelimited(ctrl->dev,
722c7d49c76SSrinivas Kandagatla "%s: SWR read FIFO overflow fifo status 0x%x\n",
723c7d49c76SSrinivas Kandagatla __func__, value);
724c7d49c76SSrinivas Kandagatla break;
725c7d49c76SSrinivas Kandagatla case SWRM_INTERRUPT_STATUS_RD_FIFO_UNDERFLOW:
7266378fe11SKrzysztof Kozlowski ctrl->reg_read(ctrl,
7276378fe11SKrzysztof Kozlowski ctrl->reg_layout[SWRM_REG_CMD_FIFO_STATUS],
7286378fe11SKrzysztof Kozlowski &value);
7296f76e791SKrzysztof Kozlowski dev_err_ratelimited(ctrl->dev,
730c7d49c76SSrinivas Kandagatla "%s: SWR read FIFO underflow fifo status 0x%x\n",
731c7d49c76SSrinivas Kandagatla __func__, value);
732c7d49c76SSrinivas Kandagatla break;
733c7d49c76SSrinivas Kandagatla case SWRM_INTERRUPT_STATUS_WR_CMD_FIFO_OVERFLOW:
7346378fe11SKrzysztof Kozlowski ctrl->reg_read(ctrl,
7356378fe11SKrzysztof Kozlowski ctrl->reg_layout[SWRM_REG_CMD_FIFO_STATUS],
7366378fe11SKrzysztof Kozlowski &value);
7376f76e791SKrzysztof Kozlowski dev_err(ctrl->dev,
738c7d49c76SSrinivas Kandagatla "%s: SWR write FIFO overflow fifo status %x\n",
739c7d49c76SSrinivas Kandagatla __func__, value);
7406f76e791SKrzysztof Kozlowski ctrl->reg_write(ctrl, SWRM_CMD_FIFO_CMD, 0x1);
741c7d49c76SSrinivas Kandagatla break;
742c7d49c76SSrinivas Kandagatla case SWRM_INTERRUPT_STATUS_CMD_ERROR:
7436378fe11SKrzysztof Kozlowski ctrl->reg_read(ctrl,
7446378fe11SKrzysztof Kozlowski ctrl->reg_layout[SWRM_REG_CMD_FIFO_STATUS],
7456378fe11SKrzysztof Kozlowski &value);
7466f76e791SKrzysztof Kozlowski dev_err_ratelimited(ctrl->dev,
747c7d49c76SSrinivas Kandagatla "%s: SWR CMD error, fifo status 0x%x, flushing fifo\n",
748c7d49c76SSrinivas Kandagatla __func__, value);
7496f76e791SKrzysztof Kozlowski ctrl->reg_write(ctrl, SWRM_CMD_FIFO_CMD, 0x1);
750c7d49c76SSrinivas Kandagatla break;
751c7d49c76SSrinivas Kandagatla case SWRM_INTERRUPT_STATUS_DOUT_PORT_COLLISION:
7526f76e791SKrzysztof Kozlowski dev_err_ratelimited(ctrl->dev,
753c7d49c76SSrinivas Kandagatla "%s: SWR Port collision detected\n",
754c7d49c76SSrinivas Kandagatla __func__);
7556f76e791SKrzysztof Kozlowski ctrl->intr_mask &= ~SWRM_INTERRUPT_STATUS_DOUT_PORT_COLLISION;
7566f76e791SKrzysztof Kozlowski ctrl->reg_write(ctrl,
7576378fe11SKrzysztof Kozlowski ctrl->reg_layout[SWRM_REG_INTERRUPT_CPU_EN],
7586378fe11SKrzysztof Kozlowski ctrl->intr_mask);
759c7d49c76SSrinivas Kandagatla break;
760c7d49c76SSrinivas Kandagatla case SWRM_INTERRUPT_STATUS_READ_EN_RD_VALID_MISMATCH:
7616f76e791SKrzysztof Kozlowski dev_err_ratelimited(ctrl->dev,
762c7d49c76SSrinivas Kandagatla "%s: SWR read enable valid mismatch\n",
763c7d49c76SSrinivas Kandagatla __func__);
7646f76e791SKrzysztof Kozlowski ctrl->intr_mask &=
765c7d49c76SSrinivas Kandagatla ~SWRM_INTERRUPT_STATUS_READ_EN_RD_VALID_MISMATCH;
7666f76e791SKrzysztof Kozlowski ctrl->reg_write(ctrl,
7676378fe11SKrzysztof Kozlowski ctrl->reg_layout[SWRM_REG_INTERRUPT_CPU_EN],
7686378fe11SKrzysztof Kozlowski ctrl->intr_mask);
769c7d49c76SSrinivas Kandagatla break;
770c7d49c76SSrinivas Kandagatla case SWRM_INTERRUPT_STATUS_SPECIAL_CMD_ID_FINISHED:
7716f76e791SKrzysztof Kozlowski complete(&ctrl->broadcast);
772c7d49c76SSrinivas Kandagatla break;
773c7d49c76SSrinivas Kandagatla case SWRM_INTERRUPT_STATUS_BUS_RESET_FINISHED_V2:
774c7d49c76SSrinivas Kandagatla break;
775c7d49c76SSrinivas Kandagatla case SWRM_INTERRUPT_STATUS_CLK_STOP_FINISHED_V2:
776c7d49c76SSrinivas Kandagatla break;
777c7d49c76SSrinivas Kandagatla case SWRM_INTERRUPT_STATUS_EXT_CLK_STOP_WAKEUP:
778c7d49c76SSrinivas Kandagatla break;
779c7d49c76SSrinivas Kandagatla default:
7806f76e791SKrzysztof Kozlowski dev_err_ratelimited(ctrl->dev,
781c7d49c76SSrinivas Kandagatla "%s: SWR unknown interrupt value: %d\n",
782c7d49c76SSrinivas Kandagatla __func__, value);
783c7d49c76SSrinivas Kandagatla ret = IRQ_NONE;
784c7d49c76SSrinivas Kandagatla break;
785ddea6cf7SSrinivas Kandagatla }
786c7d49c76SSrinivas Kandagatla }
7876378fe11SKrzysztof Kozlowski ctrl->reg_write(ctrl, ctrl->reg_layout[SWRM_REG_INTERRUPT_CLEAR],
7886378fe11SKrzysztof Kozlowski intr_sts);
7896378fe11SKrzysztof Kozlowski ctrl->reg_read(ctrl, ctrl->reg_layout[SWRM_REG_INTERRUPT_STATUS],
7906378fe11SKrzysztof Kozlowski &intr_sts);
7916f76e791SKrzysztof Kozlowski intr_sts_masked = intr_sts & ctrl->intr_mask;
792c7d49c76SSrinivas Kandagatla } while (intr_sts_masked);
79302efb49aSSrinivas Kandagatla
7946f76e791SKrzysztof Kozlowski clk_disable_unprepare(ctrl->hclk);
795c7d49c76SSrinivas Kandagatla return ret;
79602efb49aSSrinivas Kandagatla }
797ddea6cf7SSrinivas Kandagatla
swrm_wait_for_frame_gen_enabled(struct qcom_swrm_ctrl * ctrl)798671ca2efSSrinivas Kandagatla static bool swrm_wait_for_frame_gen_enabled(struct qcom_swrm_ctrl *ctrl)
799671ca2efSSrinivas Kandagatla {
800671ca2efSSrinivas Kandagatla int retry = SWRM_LINK_STATUS_RETRY_CNT;
801671ca2efSSrinivas Kandagatla int comp_sts;
802671ca2efSSrinivas Kandagatla
803671ca2efSSrinivas Kandagatla do {
804671ca2efSSrinivas Kandagatla ctrl->reg_read(ctrl, SWRM_COMP_STATUS, &comp_sts);
805671ca2efSSrinivas Kandagatla
806671ca2efSSrinivas Kandagatla if (comp_sts & SWRM_FRM_GEN_ENABLED)
807671ca2efSSrinivas Kandagatla return true;
808671ca2efSSrinivas Kandagatla
809671ca2efSSrinivas Kandagatla usleep_range(500, 510);
810671ca2efSSrinivas Kandagatla } while (retry--);
811671ca2efSSrinivas Kandagatla
812671ca2efSSrinivas Kandagatla dev_err(ctrl->dev, "%s: link status not %s\n", __func__,
813671ca2efSSrinivas Kandagatla comp_sts & SWRM_FRM_GEN_ENABLED ? "connected" : "disconnected");
814671ca2efSSrinivas Kandagatla
815671ca2efSSrinivas Kandagatla return false;
816671ca2efSSrinivas Kandagatla }
817671ca2efSSrinivas Kandagatla
qcom_swrm_init(struct qcom_swrm_ctrl * ctrl)81802efb49aSSrinivas Kandagatla static int qcom_swrm_init(struct qcom_swrm_ctrl *ctrl)
81902efb49aSSrinivas Kandagatla {
82002efb49aSSrinivas Kandagatla u32 val;
82102efb49aSSrinivas Kandagatla
82202efb49aSSrinivas Kandagatla /* Clear Rows and Cols */
8238cb3b4e7SSrinivas Kandagatla val = FIELD_PREP(SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_BMSK, ctrl->rows_index);
8248cb3b4e7SSrinivas Kandagatla val |= FIELD_PREP(SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_BMSK, ctrl->cols_index);
82502efb49aSSrinivas Kandagatla
82633ba0178SSrinivasa Rao Mandadapu reset_control_reset(ctrl->audio_cgcr);
82733ba0178SSrinivasa Rao Mandadapu
82802efb49aSSrinivas Kandagatla ctrl->reg_write(ctrl, SWRM_MCP_FRAME_CTRL_BANK_ADDR(0), val);
82902efb49aSSrinivas Kandagatla
830a6e65819SSrinivas Kandagatla /* Enable Auto enumeration */
831a6e65819SSrinivas Kandagatla ctrl->reg_write(ctrl, SWRM_ENUMERATOR_CFG_ADDR, 1);
83202efb49aSSrinivas Kandagatla
833c7d49c76SSrinivas Kandagatla ctrl->intr_mask = SWRM_INTERRUPT_STATUS_RMSK;
83402efb49aSSrinivas Kandagatla /* Mask soundwire interrupts */
835312355a6SKrzysztof Kozlowski if (ctrl->version < SWRM_VERSION_2_0_0)
8366378fe11SKrzysztof Kozlowski ctrl->reg_write(ctrl, ctrl->reg_layout[SWRM_REG_INTERRUPT_MASK_ADDR],
83702efb49aSSrinivas Kandagatla SWRM_INTERRUPT_STATUS_RMSK);
83802efb49aSSrinivas Kandagatla
83902efb49aSSrinivas Kandagatla /* Configure No pings */
84002efb49aSSrinivas Kandagatla ctrl->reg_read(ctrl, SWRM_MCP_CFG_ADDR, &val);
841578ddcedSSrinivas Kandagatla u32p_replace_bits(&val, SWRM_DEF_CMD_NO_PINGS, SWRM_MCP_CFG_MAX_NUM_OF_CMD_NO_PINGS_BMSK);
84202efb49aSSrinivas Kandagatla ctrl->reg_write(ctrl, SWRM_MCP_CFG_ADDR, val);
84302efb49aSSrinivas Kandagatla
844312355a6SKrzysztof Kozlowski if (ctrl->version == SWRM_VERSION_1_7_0) {
845cf43cd33SSrinivas Kandagatla ctrl->reg_write(ctrl, SWRM_LINK_MANAGER_EE, SWRM_EE_CPU);
846cf43cd33SSrinivas Kandagatla ctrl->reg_write(ctrl, SWRM_MCP_BUS_CTRL,
847cf43cd33SSrinivas Kandagatla SWRM_MCP_BUS_CLK_START << SWRM_EE_CPU);
848312355a6SKrzysztof Kozlowski } else if (ctrl->version >= SWRM_VERSION_2_0_0) {
849312355a6SKrzysztof Kozlowski ctrl->reg_write(ctrl, SWRM_LINK_MANAGER_EE, SWRM_EE_CPU);
850312355a6SKrzysztof Kozlowski ctrl->reg_write(ctrl, SWRM_V2_0_CLK_CTRL,
851312355a6SKrzysztof Kozlowski SWRM_V2_0_CLK_CTRL_CLK_START);
852cf43cd33SSrinivas Kandagatla } else {
853a866a049SSrinivas Kandagatla ctrl->reg_write(ctrl, SWRM_MCP_BUS_CTRL, SWRM_MCP_BUS_CLK_START);
854cf43cd33SSrinivas Kandagatla }
855cf43cd33SSrinivas Kandagatla
85602efb49aSSrinivas Kandagatla /* Configure number of retries of a read/write cmd */
857208a03eeSKrzysztof Kozlowski if (ctrl->version >= SWRM_VERSION_1_5_1) {
858542d3491SSrinivas Kandagatla ctrl->reg_write(ctrl, SWRM_CMD_FIFO_CFG_ADDR,
859542d3491SSrinivas Kandagatla SWRM_RD_WR_CMD_RETRIES |
860542d3491SSrinivas Kandagatla SWRM_CONTINUE_EXEC_ON_CMD_IGNORE);
861542d3491SSrinivas Kandagatla } else {
862542d3491SSrinivas Kandagatla ctrl->reg_write(ctrl, SWRM_CMD_FIFO_CFG_ADDR,
863542d3491SSrinivas Kandagatla SWRM_RD_WR_CMD_RETRIES);
864542d3491SSrinivas Kandagatla }
86502efb49aSSrinivas Kandagatla
866671ca2efSSrinivas Kandagatla /* COMP Enable */
867671ca2efSSrinivas Kandagatla ctrl->reg_write(ctrl, SWRM_COMP_CFG_ADDR, SWRM_COMP_CFG_ENABLE_MSK);
868671ca2efSSrinivas Kandagatla
86902efb49aSSrinivas Kandagatla /* Set IRQ to PULSE */
87002efb49aSSrinivas Kandagatla ctrl->reg_write(ctrl, SWRM_COMP_CFG_ADDR,
871671ca2efSSrinivas Kandagatla SWRM_COMP_CFG_IRQ_LEVEL_OR_PULSE_MSK);
872671ca2efSSrinivas Kandagatla
873671ca2efSSrinivas Kandagatla ctrl->reg_write(ctrl, ctrl->reg_layout[SWRM_REG_INTERRUPT_CLEAR],
874671ca2efSSrinivas Kandagatla 0xFFFFFFFF);
87582f5c70cSJonathan Marek
87682f5c70cSJonathan Marek /* enable CPU IRQs */
87782f5c70cSJonathan Marek if (ctrl->mmio) {
8786378fe11SKrzysztof Kozlowski ctrl->reg_write(ctrl, ctrl->reg_layout[SWRM_REG_INTERRUPT_CPU_EN],
87982f5c70cSJonathan Marek SWRM_INTERRUPT_STATUS_RMSK);
88082f5c70cSJonathan Marek }
881671ca2efSSrinivas Kandagatla
882671ca2efSSrinivas Kandagatla /* Set IRQ to PULSE */
883671ca2efSSrinivas Kandagatla ctrl->reg_write(ctrl, SWRM_COMP_CFG_ADDR,
884671ca2efSSrinivas Kandagatla SWRM_COMP_CFG_IRQ_LEVEL_OR_PULSE_MSK |
885671ca2efSSrinivas Kandagatla SWRM_COMP_CFG_ENABLE_MSK);
886671ca2efSSrinivas Kandagatla
887671ca2efSSrinivas Kandagatla swrm_wait_for_frame_gen_enabled(ctrl);
888a6e65819SSrinivas Kandagatla ctrl->slave_status = 0;
889a661308cSSrinivas Kandagatla ctrl->reg_read(ctrl, SWRM_COMP_PARAMS, &val);
890a661308cSSrinivas Kandagatla ctrl->rd_fifo_depth = FIELD_GET(SWRM_COMP_PARAMS_RD_FIFO_DEPTH, val);
891a661308cSSrinivas Kandagatla ctrl->wr_fifo_depth = FIELD_GET(SWRM_COMP_PARAMS_WR_FIFO_DEPTH, val);
892a661308cSSrinivas Kandagatla
89302efb49aSSrinivas Kandagatla return 0;
89402efb49aSSrinivas Kandagatla }
89502efb49aSSrinivas Kandagatla
qcom_swrm_xfer_msg(struct sdw_bus * bus,struct sdw_msg * msg)89602efb49aSSrinivas Kandagatla static enum sdw_command_response qcom_swrm_xfer_msg(struct sdw_bus *bus,
89702efb49aSSrinivas Kandagatla struct sdw_msg *msg)
89802efb49aSSrinivas Kandagatla {
89902efb49aSSrinivas Kandagatla struct qcom_swrm_ctrl *ctrl = to_qcom_sdw(bus);
90002efb49aSSrinivas Kandagatla int ret, i, len;
90102efb49aSSrinivas Kandagatla
90202efb49aSSrinivas Kandagatla if (msg->flags == SDW_MSG_FLAG_READ) {
90302efb49aSSrinivas Kandagatla for (i = 0; i < msg->len;) {
90402efb49aSSrinivas Kandagatla if ((msg->len - i) < QCOM_SWRM_MAX_RD_LEN)
90502efb49aSSrinivas Kandagatla len = msg->len - i;
90602efb49aSSrinivas Kandagatla else
90702efb49aSSrinivas Kandagatla len = QCOM_SWRM_MAX_RD_LEN;
90802efb49aSSrinivas Kandagatla
90902efb49aSSrinivas Kandagatla ret = qcom_swrm_cmd_fifo_rd_cmd(ctrl, msg->dev_num,
91002efb49aSSrinivas Kandagatla msg->addr + i, len,
91102efb49aSSrinivas Kandagatla &msg->buf[i]);
91202efb49aSSrinivas Kandagatla if (ret)
91302efb49aSSrinivas Kandagatla return ret;
91402efb49aSSrinivas Kandagatla
91502efb49aSSrinivas Kandagatla i = i + len;
91602efb49aSSrinivas Kandagatla }
91702efb49aSSrinivas Kandagatla } else if (msg->flags == SDW_MSG_FLAG_WRITE) {
91802efb49aSSrinivas Kandagatla for (i = 0; i < msg->len; i++) {
91902efb49aSSrinivas Kandagatla ret = qcom_swrm_cmd_fifo_wr_cmd(ctrl, msg->buf[i],
92002efb49aSSrinivas Kandagatla msg->dev_num,
92102efb49aSSrinivas Kandagatla msg->addr + i);
92202efb49aSSrinivas Kandagatla if (ret)
92302efb49aSSrinivas Kandagatla return SDW_CMD_IGNORED;
92402efb49aSSrinivas Kandagatla }
92502efb49aSSrinivas Kandagatla }
92602efb49aSSrinivas Kandagatla
92702efb49aSSrinivas Kandagatla return SDW_CMD_OK;
92802efb49aSSrinivas Kandagatla }
92902efb49aSSrinivas Kandagatla
qcom_swrm_pre_bank_switch(struct sdw_bus * bus)93002efb49aSSrinivas Kandagatla static int qcom_swrm_pre_bank_switch(struct sdw_bus *bus)
93102efb49aSSrinivas Kandagatla {
93202efb49aSSrinivas Kandagatla u32 reg = SWRM_MCP_FRAME_CTRL_BANK_ADDR(bus->params.next_bank);
93302efb49aSSrinivas Kandagatla struct qcom_swrm_ctrl *ctrl = to_qcom_sdw(bus);
93402efb49aSSrinivas Kandagatla u32 val;
93502efb49aSSrinivas Kandagatla
93602efb49aSSrinivas Kandagatla ctrl->reg_read(ctrl, reg, &val);
93702efb49aSSrinivas Kandagatla
9388cb3b4e7SSrinivas Kandagatla u32p_replace_bits(&val, ctrl->cols_index, SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_BMSK);
9398cb3b4e7SSrinivas Kandagatla u32p_replace_bits(&val, ctrl->rows_index, SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_BMSK);
94002efb49aSSrinivas Kandagatla
94102efb49aSSrinivas Kandagatla return ctrl->reg_write(ctrl, reg, val);
94202efb49aSSrinivas Kandagatla }
94302efb49aSSrinivas Kandagatla
qcom_swrm_port_params(struct sdw_bus * bus,struct sdw_port_params * p_params,unsigned int bank)94402efb49aSSrinivas Kandagatla static int qcom_swrm_port_params(struct sdw_bus *bus,
94502efb49aSSrinivas Kandagatla struct sdw_port_params *p_params,
94602efb49aSSrinivas Kandagatla unsigned int bank)
94702efb49aSSrinivas Kandagatla {
948128eaf93SSrinivas Kandagatla struct qcom_swrm_ctrl *ctrl = to_qcom_sdw(bus);
949128eaf93SSrinivas Kandagatla
950128eaf93SSrinivas Kandagatla return ctrl->reg_write(ctrl, SWRM_DP_BLOCK_CTRL_1(p_params->num),
951128eaf93SSrinivas Kandagatla p_params->bps - 1);
952128eaf93SSrinivas Kandagatla
95302efb49aSSrinivas Kandagatla }
95402efb49aSSrinivas Kandagatla
qcom_swrm_transport_params(struct sdw_bus * bus,struct sdw_transport_params * params,enum sdw_reg_bank bank)95502efb49aSSrinivas Kandagatla static int qcom_swrm_transport_params(struct sdw_bus *bus,
95602efb49aSSrinivas Kandagatla struct sdw_transport_params *params,
95702efb49aSSrinivas Kandagatla enum sdw_reg_bank bank)
95802efb49aSSrinivas Kandagatla {
95902efb49aSSrinivas Kandagatla struct qcom_swrm_ctrl *ctrl = to_qcom_sdw(bus);
960128eaf93SSrinivas Kandagatla struct qcom_swrm_port_config *pcfg;
96102efb49aSSrinivas Kandagatla u32 value;
9625ffba1fbSSrinivas Kandagatla int reg = SWRM_DP_PORT_CTRL_BANK((params->port_num), bank);
9635ffba1fbSSrinivas Kandagatla int ret;
96402efb49aSSrinivas Kandagatla
9659916c02cSSrinivas Kandagatla pcfg = &ctrl->pconfig[params->port_num];
966128eaf93SSrinivas Kandagatla
967128eaf93SSrinivas Kandagatla value = pcfg->off1 << SWRM_DP_PORT_CTRL_OFFSET1_SHFT;
968128eaf93SSrinivas Kandagatla value |= pcfg->off2 << SWRM_DP_PORT_CTRL_OFFSET2_SHFT;
969a8dffaa0SKrzysztof Kozlowski value |= pcfg->si & 0xff;
97002efb49aSSrinivas Kandagatla
9715ffba1fbSSrinivas Kandagatla ret = ctrl->reg_write(ctrl, reg, value);
972e729e0fdSSrinivas Kandagatla if (ret)
973e729e0fdSSrinivas Kandagatla goto err;
9745ffba1fbSSrinivas Kandagatla
975a8dffaa0SKrzysztof Kozlowski if (pcfg->si > 0xff) {
976a8dffaa0SKrzysztof Kozlowski value = (pcfg->si >> 8) & 0xff;
977a8dffaa0SKrzysztof Kozlowski reg = SWRM_DP_SAMPLECTRL2_BANK(params->port_num, bank);
978a8dffaa0SKrzysztof Kozlowski ret = ctrl->reg_write(ctrl, reg, value);
979a8dffaa0SKrzysztof Kozlowski if (ret)
980a8dffaa0SKrzysztof Kozlowski goto err;
981a8dffaa0SKrzysztof Kozlowski }
982a8dffaa0SKrzysztof Kozlowski
983128eaf93SSrinivas Kandagatla if (pcfg->lane_control != SWR_INVALID_PARAM) {
984128eaf93SSrinivas Kandagatla reg = SWRM_DP_PORT_CTRL_2_BANK(params->port_num, bank);
985128eaf93SSrinivas Kandagatla value = pcfg->lane_control;
986128eaf93SSrinivas Kandagatla ret = ctrl->reg_write(ctrl, reg, value);
987e729e0fdSSrinivas Kandagatla if (ret)
988e729e0fdSSrinivas Kandagatla goto err;
989128eaf93SSrinivas Kandagatla }
9905ffba1fbSSrinivas Kandagatla
991128eaf93SSrinivas Kandagatla if (pcfg->blk_group_count != SWR_INVALID_PARAM) {
992128eaf93SSrinivas Kandagatla reg = SWRM_DP_BLOCK_CTRL2_BANK(params->port_num, bank);
993128eaf93SSrinivas Kandagatla value = pcfg->blk_group_count;
994128eaf93SSrinivas Kandagatla ret = ctrl->reg_write(ctrl, reg, value);
995e729e0fdSSrinivas Kandagatla if (ret)
996e729e0fdSSrinivas Kandagatla goto err;
997128eaf93SSrinivas Kandagatla }
998128eaf93SSrinivas Kandagatla
999128eaf93SSrinivas Kandagatla if (pcfg->hstart != SWR_INVALID_PARAM
1000128eaf93SSrinivas Kandagatla && pcfg->hstop != SWR_INVALID_PARAM) {
1001128eaf93SSrinivas Kandagatla reg = SWRM_DP_PORT_HCTRL_BANK(params->port_num, bank);
1002128eaf93SSrinivas Kandagatla value = (pcfg->hstop << 4) | pcfg->hstart;
1003128eaf93SSrinivas Kandagatla ret = ctrl->reg_write(ctrl, reg, value);
1004128eaf93SSrinivas Kandagatla } else {
1005128eaf93SSrinivas Kandagatla reg = SWRM_DP_PORT_HCTRL_BANK(params->port_num, bank);
1006128eaf93SSrinivas Kandagatla value = (SWR_HSTOP_MAX_VAL << 4) | SWR_HSTART_MIN_VAL;
1007128eaf93SSrinivas Kandagatla ret = ctrl->reg_write(ctrl, reg, value);
1008128eaf93SSrinivas Kandagatla }
1009128eaf93SSrinivas Kandagatla
1010e729e0fdSSrinivas Kandagatla if (ret)
1011e729e0fdSSrinivas Kandagatla goto err;
1012e729e0fdSSrinivas Kandagatla
1013128eaf93SSrinivas Kandagatla if (pcfg->bp_mode != SWR_INVALID_PARAM) {
1014128eaf93SSrinivas Kandagatla reg = SWRM_DP_BLOCK_CTRL3_BANK(params->port_num, bank);
1015128eaf93SSrinivas Kandagatla ret = ctrl->reg_write(ctrl, reg, pcfg->bp_mode);
10165ffba1fbSSrinivas Kandagatla }
10175ffba1fbSSrinivas Kandagatla
1018e729e0fdSSrinivas Kandagatla err:
10195ffba1fbSSrinivas Kandagatla return ret;
102002efb49aSSrinivas Kandagatla }
102102efb49aSSrinivas Kandagatla
qcom_swrm_port_enable(struct sdw_bus * bus,struct sdw_enable_ch * enable_ch,unsigned int bank)102202efb49aSSrinivas Kandagatla static int qcom_swrm_port_enable(struct sdw_bus *bus,
102302efb49aSSrinivas Kandagatla struct sdw_enable_ch *enable_ch,
102402efb49aSSrinivas Kandagatla unsigned int bank)
102502efb49aSSrinivas Kandagatla {
102602efb49aSSrinivas Kandagatla u32 reg = SWRM_DP_PORT_CTRL_BANK(enable_ch->port_num, bank);
102702efb49aSSrinivas Kandagatla struct qcom_swrm_ctrl *ctrl = to_qcom_sdw(bus);
102802efb49aSSrinivas Kandagatla u32 val;
102902efb49aSSrinivas Kandagatla
103002efb49aSSrinivas Kandagatla ctrl->reg_read(ctrl, reg, &val);
103102efb49aSSrinivas Kandagatla
103202efb49aSSrinivas Kandagatla if (enable_ch->enable)
103302efb49aSSrinivas Kandagatla val |= (enable_ch->ch_mask << SWRM_DP_PORT_CTRL_EN_CHAN_SHFT);
103402efb49aSSrinivas Kandagatla else
103502efb49aSSrinivas Kandagatla val &= ~(0xff << SWRM_DP_PORT_CTRL_EN_CHAN_SHFT);
103602efb49aSSrinivas Kandagatla
103702efb49aSSrinivas Kandagatla return ctrl->reg_write(ctrl, reg, val);
103802efb49aSSrinivas Kandagatla }
103902efb49aSSrinivas Kandagatla
104051fe3881SRikard Falkeborn static const struct sdw_master_port_ops qcom_swrm_port_ops = {
104102efb49aSSrinivas Kandagatla .dpn_set_port_params = qcom_swrm_port_params,
104202efb49aSSrinivas Kandagatla .dpn_set_port_transport_params = qcom_swrm_transport_params,
104302efb49aSSrinivas Kandagatla .dpn_port_enable_ch = qcom_swrm_port_enable,
104402efb49aSSrinivas Kandagatla };
104502efb49aSSrinivas Kandagatla
104651fe3881SRikard Falkeborn static const struct sdw_master_ops qcom_swrm_ops = {
104702efb49aSSrinivas Kandagatla .xfer_msg = qcom_swrm_xfer_msg,
104802efb49aSSrinivas Kandagatla .pre_bank_switch = qcom_swrm_pre_bank_switch,
104902efb49aSSrinivas Kandagatla };
105002efb49aSSrinivas Kandagatla
qcom_swrm_compute_params(struct sdw_bus * bus)105102efb49aSSrinivas Kandagatla static int qcom_swrm_compute_params(struct sdw_bus *bus)
105202efb49aSSrinivas Kandagatla {
105302efb49aSSrinivas Kandagatla struct qcom_swrm_ctrl *ctrl = to_qcom_sdw(bus);
105402efb49aSSrinivas Kandagatla struct sdw_master_runtime *m_rt;
105502efb49aSSrinivas Kandagatla struct sdw_slave_runtime *s_rt;
105602efb49aSSrinivas Kandagatla struct sdw_port_runtime *p_rt;
105702efb49aSSrinivas Kandagatla struct qcom_swrm_port_config *pcfg;
1058eb5a9094SSrinivas Kandagatla struct sdw_slave *slave;
1059eb5a9094SSrinivas Kandagatla unsigned int m_port;
10609916c02cSSrinivas Kandagatla int i = 1;
106102efb49aSSrinivas Kandagatla
106202efb49aSSrinivas Kandagatla list_for_each_entry(m_rt, &bus->m_rt_list, bus_node) {
106302efb49aSSrinivas Kandagatla list_for_each_entry(p_rt, &m_rt->port_list, port_node) {
10649916c02cSSrinivas Kandagatla pcfg = &ctrl->pconfig[p_rt->num];
106502efb49aSSrinivas Kandagatla p_rt->transport_params.port_num = p_rt->num;
1066128eaf93SSrinivas Kandagatla if (pcfg->word_length != SWR_INVALID_PARAM) {
1067128eaf93SSrinivas Kandagatla sdw_fill_port_params(&p_rt->port_params,
1068128eaf93SSrinivas Kandagatla p_rt->num, pcfg->word_length + 1,
1069128eaf93SSrinivas Kandagatla SDW_PORT_FLOW_MODE_ISOCH,
1070128eaf93SSrinivas Kandagatla SDW_PORT_DATA_MODE_NORMAL);
1071128eaf93SSrinivas Kandagatla }
1072128eaf93SSrinivas Kandagatla
107302efb49aSSrinivas Kandagatla }
107402efb49aSSrinivas Kandagatla
107502efb49aSSrinivas Kandagatla list_for_each_entry(s_rt, &m_rt->slave_rt_list, m_rt_node) {
1076eb5a9094SSrinivas Kandagatla slave = s_rt->slave;
107702efb49aSSrinivas Kandagatla list_for_each_entry(p_rt, &s_rt->port_list, port_node) {
1078eb5a9094SSrinivas Kandagatla m_port = slave->m_port_map[p_rt->num];
1079eb5a9094SSrinivas Kandagatla /* port config starts at offset 0 so -1 from actual port number */
1080eb5a9094SSrinivas Kandagatla if (m_port)
10819916c02cSSrinivas Kandagatla pcfg = &ctrl->pconfig[m_port];
1082eb5a9094SSrinivas Kandagatla else
108302efb49aSSrinivas Kandagatla pcfg = &ctrl->pconfig[i];
108402efb49aSSrinivas Kandagatla p_rt->transport_params.port_num = p_rt->num;
108502efb49aSSrinivas Kandagatla p_rt->transport_params.sample_interval =
108602efb49aSSrinivas Kandagatla pcfg->si + 1;
108702efb49aSSrinivas Kandagatla p_rt->transport_params.offset1 = pcfg->off1;
108802efb49aSSrinivas Kandagatla p_rt->transport_params.offset2 = pcfg->off2;
10895ffba1fbSSrinivas Kandagatla p_rt->transport_params.blk_pkg_mode = pcfg->bp_mode;
1090128eaf93SSrinivas Kandagatla p_rt->transport_params.blk_grp_ctrl = pcfg->blk_group_count;
1091128eaf93SSrinivas Kandagatla
1092128eaf93SSrinivas Kandagatla p_rt->transport_params.hstart = pcfg->hstart;
1093128eaf93SSrinivas Kandagatla p_rt->transport_params.hstop = pcfg->hstop;
1094128eaf93SSrinivas Kandagatla p_rt->transport_params.lane_ctrl = pcfg->lane_control;
1095128eaf93SSrinivas Kandagatla if (pcfg->word_length != SWR_INVALID_PARAM) {
1096128eaf93SSrinivas Kandagatla sdw_fill_port_params(&p_rt->port_params,
1097128eaf93SSrinivas Kandagatla p_rt->num,
1098128eaf93SSrinivas Kandagatla pcfg->word_length + 1,
1099128eaf93SSrinivas Kandagatla SDW_PORT_FLOW_MODE_ISOCH,
1100128eaf93SSrinivas Kandagatla SDW_PORT_DATA_MODE_NORMAL);
1101128eaf93SSrinivas Kandagatla }
110202efb49aSSrinivas Kandagatla i++;
110302efb49aSSrinivas Kandagatla }
110402efb49aSSrinivas Kandagatla }
110502efb49aSSrinivas Kandagatla }
110602efb49aSSrinivas Kandagatla
110702efb49aSSrinivas Kandagatla return 0;
110802efb49aSSrinivas Kandagatla }
110902efb49aSSrinivas Kandagatla
111002efb49aSSrinivas Kandagatla static u32 qcom_swrm_freq_tbl[MAX_FREQ_NUM] = {
111102efb49aSSrinivas Kandagatla DEFAULT_CLK_FREQ,
111202efb49aSSrinivas Kandagatla };
111302efb49aSSrinivas Kandagatla
qcom_swrm_stream_free_ports(struct qcom_swrm_ctrl * ctrl,struct sdw_stream_runtime * stream)111402efb49aSSrinivas Kandagatla static void qcom_swrm_stream_free_ports(struct qcom_swrm_ctrl *ctrl,
111502efb49aSSrinivas Kandagatla struct sdw_stream_runtime *stream)
111602efb49aSSrinivas Kandagatla {
111702efb49aSSrinivas Kandagatla struct sdw_master_runtime *m_rt;
111802efb49aSSrinivas Kandagatla struct sdw_port_runtime *p_rt;
111902efb49aSSrinivas Kandagatla unsigned long *port_mask;
112002efb49aSSrinivas Kandagatla
112102efb49aSSrinivas Kandagatla mutex_lock(&ctrl->port_lock);
112202efb49aSSrinivas Kandagatla
112302efb49aSSrinivas Kandagatla list_for_each_entry(m_rt, &stream->master_list, stream_node) {
112402efb49aSSrinivas Kandagatla if (m_rt->direction == SDW_DATA_DIR_RX)
112502efb49aSSrinivas Kandagatla port_mask = &ctrl->dout_port_mask;
112602efb49aSSrinivas Kandagatla else
112702efb49aSSrinivas Kandagatla port_mask = &ctrl->din_port_mask;
112802efb49aSSrinivas Kandagatla
112902efb49aSSrinivas Kandagatla list_for_each_entry(p_rt, &m_rt->port_list, port_node)
1130650dfdb8SSrinivas Kandagatla clear_bit(p_rt->num, port_mask);
113102efb49aSSrinivas Kandagatla }
113202efb49aSSrinivas Kandagatla
113302efb49aSSrinivas Kandagatla mutex_unlock(&ctrl->port_lock);
113402efb49aSSrinivas Kandagatla }
113502efb49aSSrinivas Kandagatla
qcom_swrm_stream_alloc_ports(struct qcom_swrm_ctrl * ctrl,struct sdw_stream_runtime * stream,struct snd_pcm_hw_params * params,int direction)113602efb49aSSrinivas Kandagatla static int qcom_swrm_stream_alloc_ports(struct qcom_swrm_ctrl *ctrl,
113702efb49aSSrinivas Kandagatla struct sdw_stream_runtime *stream,
113802efb49aSSrinivas Kandagatla struct snd_pcm_hw_params *params,
113902efb49aSSrinivas Kandagatla int direction)
114002efb49aSSrinivas Kandagatla {
114102efb49aSSrinivas Kandagatla struct sdw_port_config pconfig[QCOM_SDW_MAX_PORTS];
114202efb49aSSrinivas Kandagatla struct sdw_stream_config sconfig;
114302efb49aSSrinivas Kandagatla struct sdw_master_runtime *m_rt;
114402efb49aSSrinivas Kandagatla struct sdw_slave_runtime *s_rt;
114502efb49aSSrinivas Kandagatla struct sdw_port_runtime *p_rt;
1146eb5a9094SSrinivas Kandagatla struct sdw_slave *slave;
114702efb49aSSrinivas Kandagatla unsigned long *port_mask;
114802efb49aSSrinivas Kandagatla int i, maxport, pn, nports = 0, ret = 0;
1149eb5a9094SSrinivas Kandagatla unsigned int m_port;
115002efb49aSSrinivas Kandagatla
115102efb49aSSrinivas Kandagatla mutex_lock(&ctrl->port_lock);
115202efb49aSSrinivas Kandagatla list_for_each_entry(m_rt, &stream->master_list, stream_node) {
115302efb49aSSrinivas Kandagatla if (m_rt->direction == SDW_DATA_DIR_RX) {
115402efb49aSSrinivas Kandagatla maxport = ctrl->num_dout_ports;
115502efb49aSSrinivas Kandagatla port_mask = &ctrl->dout_port_mask;
115602efb49aSSrinivas Kandagatla } else {
115702efb49aSSrinivas Kandagatla maxport = ctrl->num_din_ports;
115802efb49aSSrinivas Kandagatla port_mask = &ctrl->din_port_mask;
115902efb49aSSrinivas Kandagatla }
116002efb49aSSrinivas Kandagatla
116102efb49aSSrinivas Kandagatla list_for_each_entry(s_rt, &m_rt->slave_rt_list, m_rt_node) {
1162eb5a9094SSrinivas Kandagatla slave = s_rt->slave;
116302efb49aSSrinivas Kandagatla list_for_each_entry(p_rt, &s_rt->port_list, port_node) {
1164eb5a9094SSrinivas Kandagatla m_port = slave->m_port_map[p_rt->num];
116502efb49aSSrinivas Kandagatla /* Port numbers start from 1 - 14*/
1166eb5a9094SSrinivas Kandagatla if (m_port)
1167eb5a9094SSrinivas Kandagatla pn = m_port;
1168eb5a9094SSrinivas Kandagatla else
116902efb49aSSrinivas Kandagatla pn = find_first_zero_bit(port_mask, maxport);
1170eb5a9094SSrinivas Kandagatla
1171650dfdb8SSrinivas Kandagatla if (pn > maxport) {
117202efb49aSSrinivas Kandagatla dev_err(ctrl->dev, "All ports busy\n");
117302efb49aSSrinivas Kandagatla ret = -EBUSY;
117402efb49aSSrinivas Kandagatla goto err;
117502efb49aSSrinivas Kandagatla }
117602efb49aSSrinivas Kandagatla set_bit(pn, port_mask);
1177650dfdb8SSrinivas Kandagatla pconfig[nports].num = pn;
117802efb49aSSrinivas Kandagatla pconfig[nports].ch_mask = p_rt->ch_mask;
117902efb49aSSrinivas Kandagatla nports++;
118002efb49aSSrinivas Kandagatla }
118102efb49aSSrinivas Kandagatla }
118202efb49aSSrinivas Kandagatla }
118302efb49aSSrinivas Kandagatla
118402efb49aSSrinivas Kandagatla if (direction == SNDRV_PCM_STREAM_CAPTURE)
118502efb49aSSrinivas Kandagatla sconfig.direction = SDW_DATA_DIR_TX;
118602efb49aSSrinivas Kandagatla else
118702efb49aSSrinivas Kandagatla sconfig.direction = SDW_DATA_DIR_RX;
118802efb49aSSrinivas Kandagatla
118902efb49aSSrinivas Kandagatla /* hw parameters wil be ignored as we only support PDM */
119002efb49aSSrinivas Kandagatla sconfig.ch_count = 1;
119102efb49aSSrinivas Kandagatla sconfig.frame_rate = params_rate(params);
119202efb49aSSrinivas Kandagatla sconfig.type = stream->type;
119302efb49aSSrinivas Kandagatla sconfig.bps = 1;
119402efb49aSSrinivas Kandagatla sdw_stream_add_master(&ctrl->bus, &sconfig, pconfig,
119502efb49aSSrinivas Kandagatla nports, stream);
119602efb49aSSrinivas Kandagatla err:
119702efb49aSSrinivas Kandagatla if (ret) {
119802efb49aSSrinivas Kandagatla for (i = 0; i < nports; i++)
1199650dfdb8SSrinivas Kandagatla clear_bit(pconfig[i].num, port_mask);
120002efb49aSSrinivas Kandagatla }
120102efb49aSSrinivas Kandagatla
120202efb49aSSrinivas Kandagatla mutex_unlock(&ctrl->port_lock);
120302efb49aSSrinivas Kandagatla
120402efb49aSSrinivas Kandagatla return ret;
120502efb49aSSrinivas Kandagatla }
120602efb49aSSrinivas Kandagatla
qcom_swrm_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)120702efb49aSSrinivas Kandagatla static int qcom_swrm_hw_params(struct snd_pcm_substream *substream,
120802efb49aSSrinivas Kandagatla struct snd_pcm_hw_params *params,
120902efb49aSSrinivas Kandagatla struct snd_soc_dai *dai)
121002efb49aSSrinivas Kandagatla {
121102efb49aSSrinivas Kandagatla struct qcom_swrm_ctrl *ctrl = dev_get_drvdata(dai->dev);
121202efb49aSSrinivas Kandagatla struct sdw_stream_runtime *sruntime = ctrl->sruntime[dai->id];
121302efb49aSSrinivas Kandagatla int ret;
121402efb49aSSrinivas Kandagatla
121502efb49aSSrinivas Kandagatla ret = qcom_swrm_stream_alloc_ports(ctrl, sruntime, params,
121602efb49aSSrinivas Kandagatla substream->stream);
121702efb49aSSrinivas Kandagatla if (ret)
121802efb49aSSrinivas Kandagatla qcom_swrm_stream_free_ports(ctrl, sruntime);
121902efb49aSSrinivas Kandagatla
122002efb49aSSrinivas Kandagatla return ret;
122102efb49aSSrinivas Kandagatla }
122202efb49aSSrinivas Kandagatla
qcom_swrm_hw_free(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)122302efb49aSSrinivas Kandagatla static int qcom_swrm_hw_free(struct snd_pcm_substream *substream,
122402efb49aSSrinivas Kandagatla struct snd_soc_dai *dai)
122502efb49aSSrinivas Kandagatla {
122602efb49aSSrinivas Kandagatla struct qcom_swrm_ctrl *ctrl = dev_get_drvdata(dai->dev);
122702efb49aSSrinivas Kandagatla struct sdw_stream_runtime *sruntime = ctrl->sruntime[dai->id];
122802efb49aSSrinivas Kandagatla
122902efb49aSSrinivas Kandagatla qcom_swrm_stream_free_ports(ctrl, sruntime);
123002efb49aSSrinivas Kandagatla sdw_stream_remove_master(&ctrl->bus, sruntime);
123102efb49aSSrinivas Kandagatla
123202efb49aSSrinivas Kandagatla return 0;
123302efb49aSSrinivas Kandagatla }
123402efb49aSSrinivas Kandagatla
qcom_swrm_set_sdw_stream(struct snd_soc_dai * dai,void * stream,int direction)123502efb49aSSrinivas Kandagatla static int qcom_swrm_set_sdw_stream(struct snd_soc_dai *dai,
123602efb49aSSrinivas Kandagatla void *stream, int direction)
123702efb49aSSrinivas Kandagatla {
123802efb49aSSrinivas Kandagatla struct qcom_swrm_ctrl *ctrl = dev_get_drvdata(dai->dev);
123902efb49aSSrinivas Kandagatla
124002efb49aSSrinivas Kandagatla ctrl->sruntime[dai->id] = stream;
124102efb49aSSrinivas Kandagatla
124202efb49aSSrinivas Kandagatla return 0;
124302efb49aSSrinivas Kandagatla }
124402efb49aSSrinivas Kandagatla
qcom_swrm_get_sdw_stream(struct snd_soc_dai * dai,int direction)124539ec6f99SSrinivas Kandagatla static void *qcom_swrm_get_sdw_stream(struct snd_soc_dai *dai, int direction)
124639ec6f99SSrinivas Kandagatla {
124739ec6f99SSrinivas Kandagatla struct qcom_swrm_ctrl *ctrl = dev_get_drvdata(dai->dev);
124839ec6f99SSrinivas Kandagatla
124939ec6f99SSrinivas Kandagatla return ctrl->sruntime[dai->id];
125039ec6f99SSrinivas Kandagatla }
125139ec6f99SSrinivas Kandagatla
qcom_swrm_startup(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)125202efb49aSSrinivas Kandagatla static int qcom_swrm_startup(struct snd_pcm_substream *substream,
125302efb49aSSrinivas Kandagatla struct snd_soc_dai *dai)
125402efb49aSSrinivas Kandagatla {
125502efb49aSSrinivas Kandagatla struct qcom_swrm_ctrl *ctrl = dev_get_drvdata(dai->dev);
125602efb49aSSrinivas Kandagatla struct snd_soc_pcm_runtime *rtd = substream->private_data;
125702efb49aSSrinivas Kandagatla struct sdw_stream_runtime *sruntime;
1258ce83bacaSKuninori Morimoto struct snd_soc_dai *codec_dai;
125902efb49aSSrinivas Kandagatla int ret, i;
126002efb49aSSrinivas Kandagatla
12619f9914b1SKrzysztof Kozlowski ret = pm_runtime_get_sync(ctrl->dev);
126274e79da9SSrinivas Kandagatla if (ret < 0 && ret != -EACCES) {
126374e79da9SSrinivas Kandagatla dev_err_ratelimited(ctrl->dev,
12649f9914b1SKrzysztof Kozlowski "pm_runtime_get_sync failed in %s, ret %d\n",
126574e79da9SSrinivas Kandagatla __func__, ret);
12669f9914b1SKrzysztof Kozlowski pm_runtime_put_noidle(ctrl->dev);
126774e79da9SSrinivas Kandagatla return ret;
126874e79da9SSrinivas Kandagatla }
126974e79da9SSrinivas Kandagatla
127002efb49aSSrinivas Kandagatla sruntime = sdw_alloc_stream(dai->name);
127199e09b9cSKrzysztof Kozlowski if (!sruntime) {
127299e09b9cSKrzysztof Kozlowski ret = -ENOMEM;
127399e09b9cSKrzysztof Kozlowski goto err_alloc;
127499e09b9cSKrzysztof Kozlowski }
127502efb49aSSrinivas Kandagatla
127602efb49aSSrinivas Kandagatla ctrl->sruntime[dai->id] = sruntime;
127702efb49aSSrinivas Kandagatla
1278c998ee30SKuninori Morimoto for_each_rtd_codec_dais(rtd, i, codec_dai) {
1279e8444560SPierre-Louis Bossart ret = snd_soc_dai_set_stream(codec_dai, sruntime,
128002efb49aSSrinivas Kandagatla substream->stream);
128102efb49aSSrinivas Kandagatla if (ret < 0 && ret != -ENOTSUPP) {
1282e6cb15b5SPierre-Louis Bossart dev_err(dai->dev, "Failed to set sdw stream on %s\n",
1283ce83bacaSKuninori Morimoto codec_dai->name);
128499e09b9cSKrzysztof Kozlowski goto err_set_stream;
128502efb49aSSrinivas Kandagatla }
128602efb49aSSrinivas Kandagatla }
128702efb49aSSrinivas Kandagatla
128802efb49aSSrinivas Kandagatla return 0;
128999e09b9cSKrzysztof Kozlowski
129099e09b9cSKrzysztof Kozlowski err_set_stream:
129199e09b9cSKrzysztof Kozlowski sdw_release_stream(sruntime);
129299e09b9cSKrzysztof Kozlowski err_alloc:
129399e09b9cSKrzysztof Kozlowski pm_runtime_mark_last_busy(ctrl->dev);
129499e09b9cSKrzysztof Kozlowski pm_runtime_put_autosuspend(ctrl->dev);
129599e09b9cSKrzysztof Kozlowski
129699e09b9cSKrzysztof Kozlowski return ret;
129702efb49aSSrinivas Kandagatla }
129802efb49aSSrinivas Kandagatla
qcom_swrm_shutdown(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)129902efb49aSSrinivas Kandagatla static void qcom_swrm_shutdown(struct snd_pcm_substream *substream,
130002efb49aSSrinivas Kandagatla struct snd_soc_dai *dai)
130102efb49aSSrinivas Kandagatla {
130202efb49aSSrinivas Kandagatla struct qcom_swrm_ctrl *ctrl = dev_get_drvdata(dai->dev);
130302efb49aSSrinivas Kandagatla
13049ac4a444SSrinivas Kandagatla swrm_wait_for_wr_fifo_done(ctrl);
130502efb49aSSrinivas Kandagatla sdw_release_stream(ctrl->sruntime[dai->id]);
130602efb49aSSrinivas Kandagatla ctrl->sruntime[dai->id] = NULL;
130774e79da9SSrinivas Kandagatla pm_runtime_mark_last_busy(ctrl->dev);
130874e79da9SSrinivas Kandagatla pm_runtime_put_autosuspend(ctrl->dev);
130974e79da9SSrinivas Kandagatla
131002efb49aSSrinivas Kandagatla }
131102efb49aSSrinivas Kandagatla
131202efb49aSSrinivas Kandagatla static const struct snd_soc_dai_ops qcom_swrm_pdm_dai_ops = {
131302efb49aSSrinivas Kandagatla .hw_params = qcom_swrm_hw_params,
131402efb49aSSrinivas Kandagatla .hw_free = qcom_swrm_hw_free,
131502efb49aSSrinivas Kandagatla .startup = qcom_swrm_startup,
131602efb49aSSrinivas Kandagatla .shutdown = qcom_swrm_shutdown,
1317e8444560SPierre-Louis Bossart .set_stream = qcom_swrm_set_sdw_stream,
1318e8444560SPierre-Louis Bossart .get_stream = qcom_swrm_get_sdw_stream,
131902efb49aSSrinivas Kandagatla };
132002efb49aSSrinivas Kandagatla
132102efb49aSSrinivas Kandagatla static const struct snd_soc_component_driver qcom_swrm_dai_component = {
132202efb49aSSrinivas Kandagatla .name = "soundwire",
132302efb49aSSrinivas Kandagatla };
132402efb49aSSrinivas Kandagatla
qcom_swrm_register_dais(struct qcom_swrm_ctrl * ctrl)132502efb49aSSrinivas Kandagatla static int qcom_swrm_register_dais(struct qcom_swrm_ctrl *ctrl)
132602efb49aSSrinivas Kandagatla {
132702efb49aSSrinivas Kandagatla int num_dais = ctrl->num_dout_ports + ctrl->num_din_ports;
132802efb49aSSrinivas Kandagatla struct snd_soc_dai_driver *dais;
132902efb49aSSrinivas Kandagatla struct snd_soc_pcm_stream *stream;
133002efb49aSSrinivas Kandagatla struct device *dev = ctrl->dev;
133102efb49aSSrinivas Kandagatla int i;
133202efb49aSSrinivas Kandagatla
133302efb49aSSrinivas Kandagatla /* PDM dais are only tested for now */
133402efb49aSSrinivas Kandagatla dais = devm_kcalloc(dev, num_dais, sizeof(*dais), GFP_KERNEL);
133502efb49aSSrinivas Kandagatla if (!dais)
133602efb49aSSrinivas Kandagatla return -ENOMEM;
133702efb49aSSrinivas Kandagatla
133802efb49aSSrinivas Kandagatla for (i = 0; i < num_dais; i++) {
133902efb49aSSrinivas Kandagatla dais[i].name = devm_kasprintf(dev, GFP_KERNEL, "SDW Pin%d", i);
134002efb49aSSrinivas Kandagatla if (!dais[i].name)
134102efb49aSSrinivas Kandagatla return -ENOMEM;
134202efb49aSSrinivas Kandagatla
134302efb49aSSrinivas Kandagatla if (i < ctrl->num_dout_ports)
134402efb49aSSrinivas Kandagatla stream = &dais[i].playback;
134502efb49aSSrinivas Kandagatla else
134602efb49aSSrinivas Kandagatla stream = &dais[i].capture;
134702efb49aSSrinivas Kandagatla
134802efb49aSSrinivas Kandagatla stream->channels_min = 1;
134902efb49aSSrinivas Kandagatla stream->channels_max = 1;
135002efb49aSSrinivas Kandagatla stream->rates = SNDRV_PCM_RATE_48000;
135102efb49aSSrinivas Kandagatla stream->formats = SNDRV_PCM_FMTBIT_S16_LE;
135202efb49aSSrinivas Kandagatla
135302efb49aSSrinivas Kandagatla dais[i].ops = &qcom_swrm_pdm_dai_ops;
135402efb49aSSrinivas Kandagatla dais[i].id = i;
135502efb49aSSrinivas Kandagatla }
135602efb49aSSrinivas Kandagatla
135702efb49aSSrinivas Kandagatla return devm_snd_soc_register_component(ctrl->dev,
135802efb49aSSrinivas Kandagatla &qcom_swrm_dai_component,
135902efb49aSSrinivas Kandagatla dais, num_dais);
136002efb49aSSrinivas Kandagatla }
136102efb49aSSrinivas Kandagatla
qcom_swrm_get_port_config(struct qcom_swrm_ctrl * ctrl)136202efb49aSSrinivas Kandagatla static int qcom_swrm_get_port_config(struct qcom_swrm_ctrl *ctrl)
136302efb49aSSrinivas Kandagatla {
136402efb49aSSrinivas Kandagatla struct device_node *np = ctrl->dev->of_node;
136502efb49aSSrinivas Kandagatla u8 off1[QCOM_SDW_MAX_PORTS];
136602efb49aSSrinivas Kandagatla u8 off2[QCOM_SDW_MAX_PORTS];
1367a8dffaa0SKrzysztof Kozlowski u16 si[QCOM_SDW_MAX_PORTS];
13685ffba1fbSSrinivas Kandagatla u8 bp_mode[QCOM_SDW_MAX_PORTS] = { 0, };
1369128eaf93SSrinivas Kandagatla u8 hstart[QCOM_SDW_MAX_PORTS];
1370128eaf93SSrinivas Kandagatla u8 hstop[QCOM_SDW_MAX_PORTS];
1371128eaf93SSrinivas Kandagatla u8 word_length[QCOM_SDW_MAX_PORTS];
1372128eaf93SSrinivas Kandagatla u8 blk_group_count[QCOM_SDW_MAX_PORTS];
1373128eaf93SSrinivas Kandagatla u8 lane_control[QCOM_SDW_MAX_PORTS];
137402efb49aSSrinivas Kandagatla int i, ret, nports, val;
1375a8dffaa0SKrzysztof Kozlowski bool si_16 = false;
137602efb49aSSrinivas Kandagatla
137702efb49aSSrinivas Kandagatla ctrl->reg_read(ctrl, SWRM_COMP_PARAMS, &val);
137802efb49aSSrinivas Kandagatla
13799972b90aSVinod Koul ctrl->num_dout_ports = FIELD_GET(SWRM_COMP_PARAMS_DOUT_PORTS_MASK, val);
13809972b90aSVinod Koul ctrl->num_din_ports = FIELD_GET(SWRM_COMP_PARAMS_DIN_PORTS_MASK, val);
138102efb49aSSrinivas Kandagatla
138202efb49aSSrinivas Kandagatla ret = of_property_read_u32(np, "qcom,din-ports", &val);
138302efb49aSSrinivas Kandagatla if (ret)
138402efb49aSSrinivas Kandagatla return ret;
138502efb49aSSrinivas Kandagatla
138602efb49aSSrinivas Kandagatla if (val > ctrl->num_din_ports)
138702efb49aSSrinivas Kandagatla return -EINVAL;
138802efb49aSSrinivas Kandagatla
138902efb49aSSrinivas Kandagatla ctrl->num_din_ports = val;
139002efb49aSSrinivas Kandagatla
139102efb49aSSrinivas Kandagatla ret = of_property_read_u32(np, "qcom,dout-ports", &val);
139202efb49aSSrinivas Kandagatla if (ret)
139302efb49aSSrinivas Kandagatla return ret;
139402efb49aSSrinivas Kandagatla
139502efb49aSSrinivas Kandagatla if (val > ctrl->num_dout_ports)
139602efb49aSSrinivas Kandagatla return -EINVAL;
139702efb49aSSrinivas Kandagatla
139802efb49aSSrinivas Kandagatla ctrl->num_dout_ports = val;
139902efb49aSSrinivas Kandagatla
140002efb49aSSrinivas Kandagatla nports = ctrl->num_dout_ports + ctrl->num_din_ports;
14012367e0ecSKrzysztof Kozlowski if (nports > QCOM_SDW_MAX_PORTS)
14022367e0ecSKrzysztof Kozlowski return -EINVAL;
14032367e0ecSKrzysztof Kozlowski
1404650dfdb8SSrinivas Kandagatla /* Valid port numbers are from 1-14, so mask out port 0 explicitly */
1405650dfdb8SSrinivas Kandagatla set_bit(0, &ctrl->dout_port_mask);
1406650dfdb8SSrinivas Kandagatla set_bit(0, &ctrl->din_port_mask);
140702efb49aSSrinivas Kandagatla
140802efb49aSSrinivas Kandagatla ret = of_property_read_u8_array(np, "qcom,ports-offset1",
140902efb49aSSrinivas Kandagatla off1, nports);
141002efb49aSSrinivas Kandagatla if (ret)
141102efb49aSSrinivas Kandagatla return ret;
141202efb49aSSrinivas Kandagatla
141302efb49aSSrinivas Kandagatla ret = of_property_read_u8_array(np, "qcom,ports-offset2",
141402efb49aSSrinivas Kandagatla off2, nports);
141502efb49aSSrinivas Kandagatla if (ret)
141602efb49aSSrinivas Kandagatla return ret;
141702efb49aSSrinivas Kandagatla
141802efb49aSSrinivas Kandagatla ret = of_property_read_u8_array(np, "qcom,ports-sinterval-low",
1419a8dffaa0SKrzysztof Kozlowski (u8 *)si, nports);
1420a8dffaa0SKrzysztof Kozlowski if (ret) {
1421a8dffaa0SKrzysztof Kozlowski ret = of_property_read_u16_array(np, "qcom,ports-sinterval",
142202efb49aSSrinivas Kandagatla si, nports);
142302efb49aSSrinivas Kandagatla if (ret)
142402efb49aSSrinivas Kandagatla return ret;
1425a8dffaa0SKrzysztof Kozlowski si_16 = true;
1426a8dffaa0SKrzysztof Kozlowski }
142702efb49aSSrinivas Kandagatla
14285ffba1fbSSrinivas Kandagatla ret = of_property_read_u8_array(np, "qcom,ports-block-pack-mode",
14295ffba1fbSSrinivas Kandagatla bp_mode, nports);
1430da096fbcSSrinivas Kandagatla if (ret) {
1431208a03eeSKrzysztof Kozlowski if (ctrl->version <= SWRM_VERSION_1_3_0)
1432da096fbcSSrinivas Kandagatla memset(bp_mode, SWR_INVALID_PARAM, QCOM_SDW_MAX_PORTS);
1433da096fbcSSrinivas Kandagatla else
1434a5943e4fSPierre-Louis Bossart return ret;
1435da096fbcSSrinivas Kandagatla }
1436a5943e4fSPierre-Louis Bossart
1437128eaf93SSrinivas Kandagatla memset(hstart, SWR_INVALID_PARAM, QCOM_SDW_MAX_PORTS);
1438128eaf93SSrinivas Kandagatla of_property_read_u8_array(np, "qcom,ports-hstart", hstart, nports);
1439128eaf93SSrinivas Kandagatla
1440128eaf93SSrinivas Kandagatla memset(hstop, SWR_INVALID_PARAM, QCOM_SDW_MAX_PORTS);
1441128eaf93SSrinivas Kandagatla of_property_read_u8_array(np, "qcom,ports-hstop", hstop, nports);
1442128eaf93SSrinivas Kandagatla
1443128eaf93SSrinivas Kandagatla memset(word_length, SWR_INVALID_PARAM, QCOM_SDW_MAX_PORTS);
1444128eaf93SSrinivas Kandagatla of_property_read_u8_array(np, "qcom,ports-word-length", word_length, nports);
1445128eaf93SSrinivas Kandagatla
1446128eaf93SSrinivas Kandagatla memset(blk_group_count, SWR_INVALID_PARAM, QCOM_SDW_MAX_PORTS);
1447128eaf93SSrinivas Kandagatla of_property_read_u8_array(np, "qcom,ports-block-group-count", blk_group_count, nports);
1448128eaf93SSrinivas Kandagatla
1449128eaf93SSrinivas Kandagatla memset(lane_control, SWR_INVALID_PARAM, QCOM_SDW_MAX_PORTS);
1450128eaf93SSrinivas Kandagatla of_property_read_u8_array(np, "qcom,ports-lane-control", lane_control, nports);
1451128eaf93SSrinivas Kandagatla
145202efb49aSSrinivas Kandagatla for (i = 0; i < nports; i++) {
14539916c02cSSrinivas Kandagatla /* Valid port number range is from 1-14 */
1454a8dffaa0SKrzysztof Kozlowski if (si_16)
14559916c02cSSrinivas Kandagatla ctrl->pconfig[i + 1].si = si[i];
1456a8dffaa0SKrzysztof Kozlowski else
1457a8dffaa0SKrzysztof Kozlowski ctrl->pconfig[i + 1].si = ((u8 *)si)[i];
14589916c02cSSrinivas Kandagatla ctrl->pconfig[i + 1].off1 = off1[i];
14599916c02cSSrinivas Kandagatla ctrl->pconfig[i + 1].off2 = off2[i];
14609916c02cSSrinivas Kandagatla ctrl->pconfig[i + 1].bp_mode = bp_mode[i];
14619916c02cSSrinivas Kandagatla ctrl->pconfig[i + 1].hstart = hstart[i];
14629916c02cSSrinivas Kandagatla ctrl->pconfig[i + 1].hstop = hstop[i];
14639916c02cSSrinivas Kandagatla ctrl->pconfig[i + 1].word_length = word_length[i];
14649916c02cSSrinivas Kandagatla ctrl->pconfig[i + 1].blk_group_count = blk_group_count[i];
14659916c02cSSrinivas Kandagatla ctrl->pconfig[i + 1].lane_control = lane_control[i];
146602efb49aSSrinivas Kandagatla }
146702efb49aSSrinivas Kandagatla
146802efb49aSSrinivas Kandagatla return 0;
146902efb49aSSrinivas Kandagatla }
147002efb49aSSrinivas Kandagatla
1471abd9a604SSrinivas Kandagatla #ifdef CONFIG_DEBUG_FS
swrm_reg_show(struct seq_file * s_file,void * data)1472abd9a604SSrinivas Kandagatla static int swrm_reg_show(struct seq_file *s_file, void *data)
1473abd9a604SSrinivas Kandagatla {
14746f76e791SKrzysztof Kozlowski struct qcom_swrm_ctrl *ctrl = s_file->private;
147574e79da9SSrinivas Kandagatla int reg, reg_val, ret;
147674e79da9SSrinivas Kandagatla
14779f9914b1SKrzysztof Kozlowski ret = pm_runtime_get_sync(ctrl->dev);
147874e79da9SSrinivas Kandagatla if (ret < 0 && ret != -EACCES) {
14796f76e791SKrzysztof Kozlowski dev_err_ratelimited(ctrl->dev,
14809f9914b1SKrzysztof Kozlowski "pm_runtime_get_sync failed in %s, ret %d\n",
148174e79da9SSrinivas Kandagatla __func__, ret);
14829f9914b1SKrzysztof Kozlowski pm_runtime_put_noidle(ctrl->dev);
1483f6ee6c84SPierre-Louis Bossart return ret;
148474e79da9SSrinivas Kandagatla }
1485abd9a604SSrinivas Kandagatla
14866378fe11SKrzysztof Kozlowski for (reg = 0; reg <= ctrl->max_reg; reg += 4) {
14876f76e791SKrzysztof Kozlowski ctrl->reg_read(ctrl, reg, ®_val);
1488abd9a604SSrinivas Kandagatla seq_printf(s_file, "0x%.3x: 0x%.2x\n", reg, reg_val);
1489abd9a604SSrinivas Kandagatla }
14906f76e791SKrzysztof Kozlowski pm_runtime_mark_last_busy(ctrl->dev);
14916f76e791SKrzysztof Kozlowski pm_runtime_put_autosuspend(ctrl->dev);
149274e79da9SSrinivas Kandagatla
1493abd9a604SSrinivas Kandagatla
1494abd9a604SSrinivas Kandagatla return 0;
1495abd9a604SSrinivas Kandagatla }
1496abd9a604SSrinivas Kandagatla DEFINE_SHOW_ATTRIBUTE(swrm_reg);
1497abd9a604SSrinivas Kandagatla #endif
1498abd9a604SSrinivas Kandagatla
qcom_swrm_probe(struct platform_device * pdev)149902efb49aSSrinivas Kandagatla static int qcom_swrm_probe(struct platform_device *pdev)
150002efb49aSSrinivas Kandagatla {
150102efb49aSSrinivas Kandagatla struct device *dev = &pdev->dev;
150202efb49aSSrinivas Kandagatla struct sdw_master_prop *prop;
150302efb49aSSrinivas Kandagatla struct sdw_bus_params *params;
150402efb49aSSrinivas Kandagatla struct qcom_swrm_ctrl *ctrl;
15058cb3b4e7SSrinivas Kandagatla const struct qcom_swrm_data *data;
150602efb49aSSrinivas Kandagatla int ret;
150702efb49aSSrinivas Kandagatla u32 val;
150802efb49aSSrinivas Kandagatla
150902efb49aSSrinivas Kandagatla ctrl = devm_kzalloc(dev, sizeof(*ctrl), GFP_KERNEL);
151002efb49aSSrinivas Kandagatla if (!ctrl)
151102efb49aSSrinivas Kandagatla return -ENOMEM;
151202efb49aSSrinivas Kandagatla
15138cb3b4e7SSrinivas Kandagatla data = of_device_get_match_data(dev);
15146378fe11SKrzysztof Kozlowski ctrl->max_reg = data->max_reg;
15156378fe11SKrzysztof Kozlowski ctrl->reg_layout = data->reg_layout;
15168cb3b4e7SSrinivas Kandagatla ctrl->rows_index = sdw_find_row_index(data->default_rows);
15178cb3b4e7SSrinivas Kandagatla ctrl->cols_index = sdw_find_col_index(data->default_cols);
151847edc010SVinod Koul #if IS_REACHABLE(CONFIG_SLIMBUS)
151902efb49aSSrinivas Kandagatla if (dev->parent->bus == &slimbus_bus) {
15205bd77324SJonathan Marek #else
15215bd77324SJonathan Marek if (false) {
15225bd77324SJonathan Marek #endif
1523d1df23feSJonathan Marek ctrl->reg_read = qcom_swrm_ahb_reg_read;
152402efb49aSSrinivas Kandagatla ctrl->reg_write = qcom_swrm_ahb_reg_write;
152502efb49aSSrinivas Kandagatla ctrl->regmap = dev_get_regmap(dev->parent, NULL);
152602efb49aSSrinivas Kandagatla if (!ctrl->regmap)
152702efb49aSSrinivas Kandagatla return -EINVAL;
152802efb49aSSrinivas Kandagatla } else {
152982f5c70cSJonathan Marek ctrl->reg_read = qcom_swrm_cpu_reg_read;
153082f5c70cSJonathan Marek ctrl->reg_write = qcom_swrm_cpu_reg_write;
153182f5c70cSJonathan Marek ctrl->mmio = devm_platform_ioremap_resource(pdev, 0);
153282f5c70cSJonathan Marek if (IS_ERR(ctrl->mmio))
153382f5c70cSJonathan Marek return PTR_ERR(ctrl->mmio);
153402efb49aSSrinivas Kandagatla }
153502efb49aSSrinivas Kandagatla
15361fd0d85aSSrinivasa Rao Mandadapu if (data->sw_clk_gate_required) {
15371cdbfd4cSSrinivas Kandagatla ctrl->audio_cgcr = devm_reset_control_get_optional_exclusive(dev, "swr_audio_cgcr");
15381cdbfd4cSSrinivas Kandagatla if (IS_ERR(ctrl->audio_cgcr)) {
15391fd0d85aSSrinivasa Rao Mandadapu dev_err(dev, "Failed to get cgcr reset ctrl required for SW gating\n");
15401fd0d85aSSrinivasa Rao Mandadapu ret = PTR_ERR(ctrl->audio_cgcr);
15411fd0d85aSSrinivasa Rao Mandadapu goto err_init;
15421fd0d85aSSrinivasa Rao Mandadapu }
15431fd0d85aSSrinivasa Rao Mandadapu }
15441fd0d85aSSrinivasa Rao Mandadapu
154502efb49aSSrinivas Kandagatla ctrl->irq = of_irq_get(dev->of_node, 0);
154691b5cfc0SPierre-Louis Bossart if (ctrl->irq < 0) {
154791b5cfc0SPierre-Louis Bossart ret = ctrl->irq;
154891b5cfc0SPierre-Louis Bossart goto err_init;
154991b5cfc0SPierre-Louis Bossart }
155002efb49aSSrinivas Kandagatla
155102efb49aSSrinivas Kandagatla ctrl->hclk = devm_clk_get(dev, "iface");
155291b5cfc0SPierre-Louis Bossart if (IS_ERR(ctrl->hclk)) {
155391b5cfc0SPierre-Louis Bossart ret = PTR_ERR(ctrl->hclk);
155491b5cfc0SPierre-Louis Bossart goto err_init;
155591b5cfc0SPierre-Louis Bossart }
155602efb49aSSrinivas Kandagatla
155702efb49aSSrinivas Kandagatla clk_prepare_enable(ctrl->hclk);
155802efb49aSSrinivas Kandagatla
155902efb49aSSrinivas Kandagatla ctrl->dev = dev;
156002efb49aSSrinivas Kandagatla dev_set_drvdata(&pdev->dev, ctrl);
156102efb49aSSrinivas Kandagatla mutex_init(&ctrl->port_lock);
1562ddea6cf7SSrinivas Kandagatla init_completion(&ctrl->broadcast);
156306dd9673SSrinivas Kandagatla init_completion(&ctrl->enumeration);
156402efb49aSSrinivas Kandagatla
156502efb49aSSrinivas Kandagatla ctrl->bus.ops = &qcom_swrm_ops;
156602efb49aSSrinivas Kandagatla ctrl->bus.port_ops = &qcom_swrm_port_ops;
156702efb49aSSrinivas Kandagatla ctrl->bus.compute_params = &qcom_swrm_compute_params;
156874e79da9SSrinivas Kandagatla ctrl->bus.clk_stop_timeout = 300;
156902efb49aSSrinivas Kandagatla
157002efb49aSSrinivas Kandagatla ret = qcom_swrm_get_port_config(ctrl);
157102efb49aSSrinivas Kandagatla if (ret)
157291b5cfc0SPierre-Louis Bossart goto err_clk;
157302efb49aSSrinivas Kandagatla
157402efb49aSSrinivas Kandagatla params = &ctrl->bus.params;
157502efb49aSSrinivas Kandagatla params->max_dr_freq = DEFAULT_CLK_FREQ;
157602efb49aSSrinivas Kandagatla params->curr_dr_freq = DEFAULT_CLK_FREQ;
15778cb3b4e7SSrinivas Kandagatla params->col = data->default_cols;
15788cb3b4e7SSrinivas Kandagatla params->row = data->default_rows;
157902efb49aSSrinivas Kandagatla ctrl->reg_read(ctrl, SWRM_MCP_STATUS, &val);
158002efb49aSSrinivas Kandagatla params->curr_bank = val & SWRM_MCP_STATUS_BANK_NUM_MASK;
158102efb49aSSrinivas Kandagatla params->next_bank = !params->curr_bank;
158202efb49aSSrinivas Kandagatla
158302efb49aSSrinivas Kandagatla prop = &ctrl->bus.prop;
158402efb49aSSrinivas Kandagatla prop->max_clk_freq = DEFAULT_CLK_FREQ;
158502efb49aSSrinivas Kandagatla prop->num_clk_gears = 0;
158602efb49aSSrinivas Kandagatla prop->num_clk_freq = MAX_FREQ_NUM;
158702efb49aSSrinivas Kandagatla prop->clk_freq = &qcom_swrm_freq_tbl[0];
15888cb3b4e7SSrinivas Kandagatla prop->default_col = data->default_cols;
15898cb3b4e7SSrinivas Kandagatla prop->default_row = data->default_rows;
159002efb49aSSrinivas Kandagatla
159102efb49aSSrinivas Kandagatla ctrl->reg_read(ctrl, SWRM_COMP_HW_VERSION, &ctrl->version);
159202efb49aSSrinivas Kandagatla
159302efb49aSSrinivas Kandagatla ret = devm_request_threaded_irq(dev, ctrl->irq, NULL,
159402efb49aSSrinivas Kandagatla qcom_swrm_irq_handler,
15954f1738f4SSamuel Zou IRQF_TRIGGER_RISING |
15964f1738f4SSamuel Zou IRQF_ONESHOT,
159702efb49aSSrinivas Kandagatla "soundwire", ctrl);
159802efb49aSSrinivas Kandagatla if (ret) {
159902efb49aSSrinivas Kandagatla dev_err(dev, "Failed to request soundwire irq\n");
160091b5cfc0SPierre-Louis Bossart goto err_clk;
160102efb49aSSrinivas Kandagatla }
160202efb49aSSrinivas Kandagatla
160304d46a7bSSrinivas Kandagatla ctrl->wake_irq = of_irq_get(dev->of_node, 1);
160404d46a7bSSrinivas Kandagatla if (ctrl->wake_irq > 0) {
160504d46a7bSSrinivas Kandagatla ret = devm_request_threaded_irq(dev, ctrl->wake_irq, NULL,
160604d46a7bSSrinivas Kandagatla qcom_swrm_wake_irq_handler,
160704d46a7bSSrinivas Kandagatla IRQF_TRIGGER_HIGH | IRQF_ONESHOT,
160804d46a7bSSrinivas Kandagatla "swr_wake_irq", ctrl);
160904d46a7bSSrinivas Kandagatla if (ret) {
161004d46a7bSSrinivas Kandagatla dev_err(dev, "Failed to request soundwire wake irq\n");
161104d46a7bSSrinivas Kandagatla goto err_init;
161204d46a7bSSrinivas Kandagatla }
161304d46a7bSSrinivas Kandagatla }
161404d46a7bSSrinivas Kandagatla
1615*154cfc3dSPierre-Louis Bossart /* FIXME: is there a DT-defined value to use ? */
1616*154cfc3dSPierre-Louis Bossart ctrl->bus.controller_id = -1;
1617*154cfc3dSPierre-Louis Bossart
16185cab3ff2SPierre-Louis Bossart ret = sdw_bus_master_add(&ctrl->bus, dev, dev->fwnode);
161902efb49aSSrinivas Kandagatla if (ret) {
162002efb49aSSrinivas Kandagatla dev_err(dev, "Failed to register Soundwire controller (%d)\n",
162102efb49aSSrinivas Kandagatla ret);
162291b5cfc0SPierre-Louis Bossart goto err_clk;
162302efb49aSSrinivas Kandagatla }
162402efb49aSSrinivas Kandagatla
162502efb49aSSrinivas Kandagatla qcom_swrm_init(ctrl);
162606dd9673SSrinivas Kandagatla wait_for_completion_timeout(&ctrl->enumeration,
162706dd9673SSrinivas Kandagatla msecs_to_jiffies(TIMEOUT_MS));
162802efb49aSSrinivas Kandagatla ret = qcom_swrm_register_dais(ctrl);
162902efb49aSSrinivas Kandagatla if (ret)
163091b5cfc0SPierre-Louis Bossart goto err_master_add;
163102efb49aSSrinivas Kandagatla
163202efb49aSSrinivas Kandagatla dev_info(dev, "Qualcomm Soundwire controller v%x.%x.%x Registered\n",
163302efb49aSSrinivas Kandagatla (ctrl->version >> 24) & 0xff, (ctrl->version >> 16) & 0xff,
163402efb49aSSrinivas Kandagatla ctrl->version & 0xffff);
163502efb49aSSrinivas Kandagatla
163674e79da9SSrinivas Kandagatla pm_runtime_set_autosuspend_delay(dev, 3000);
163774e79da9SSrinivas Kandagatla pm_runtime_use_autosuspend(dev);
163874e79da9SSrinivas Kandagatla pm_runtime_mark_last_busy(dev);
163974e79da9SSrinivas Kandagatla pm_runtime_set_active(dev);
164074e79da9SSrinivas Kandagatla pm_runtime_enable(dev);
164174e79da9SSrinivas Kandagatla
1642abd9a604SSrinivas Kandagatla #ifdef CONFIG_DEBUG_FS
1643abd9a604SSrinivas Kandagatla ctrl->debugfs = debugfs_create_dir("qualcomm-sdw", ctrl->bus.debugfs);
1644abd9a604SSrinivas Kandagatla debugfs_create_file("qualcomm-registers", 0400, ctrl->debugfs, ctrl,
1645abd9a604SSrinivas Kandagatla &swrm_reg_fops);
1646abd9a604SSrinivas Kandagatla #endif
1647abd9a604SSrinivas Kandagatla
164802efb49aSSrinivas Kandagatla return 0;
164991b5cfc0SPierre-Louis Bossart
165091b5cfc0SPierre-Louis Bossart err_master_add:
16515cab3ff2SPierre-Louis Bossart sdw_bus_master_delete(&ctrl->bus);
165291b5cfc0SPierre-Louis Bossart err_clk:
165302efb49aSSrinivas Kandagatla clk_disable_unprepare(ctrl->hclk);
165491b5cfc0SPierre-Louis Bossart err_init:
165502efb49aSSrinivas Kandagatla return ret;
165602efb49aSSrinivas Kandagatla }
165702efb49aSSrinivas Kandagatla
165802efb49aSSrinivas Kandagatla static int qcom_swrm_remove(struct platform_device *pdev)
165902efb49aSSrinivas Kandagatla {
166002efb49aSSrinivas Kandagatla struct qcom_swrm_ctrl *ctrl = dev_get_drvdata(&pdev->dev);
166102efb49aSSrinivas Kandagatla
16625cab3ff2SPierre-Louis Bossart sdw_bus_master_delete(&ctrl->bus);
166302efb49aSSrinivas Kandagatla clk_disable_unprepare(ctrl->hclk);
166402efb49aSSrinivas Kandagatla
166502efb49aSSrinivas Kandagatla return 0;
166602efb49aSSrinivas Kandagatla }
166702efb49aSSrinivas Kandagatla
1668266fa946SSrinivas Kandagatla static int __maybe_unused swrm_runtime_resume(struct device *dev)
166974e79da9SSrinivas Kandagatla {
167074e79da9SSrinivas Kandagatla struct qcom_swrm_ctrl *ctrl = dev_get_drvdata(dev);
167174e79da9SSrinivas Kandagatla int ret;
167274e79da9SSrinivas Kandagatla
167304d46a7bSSrinivas Kandagatla if (ctrl->wake_irq > 0) {
167404d46a7bSSrinivas Kandagatla if (!irqd_irq_disabled(irq_get_irq_data(ctrl->wake_irq)))
167504d46a7bSSrinivas Kandagatla disable_irq_nosync(ctrl->wake_irq);
167604d46a7bSSrinivas Kandagatla }
167704d46a7bSSrinivas Kandagatla
167874e79da9SSrinivas Kandagatla clk_prepare_enable(ctrl->hclk);
167974e79da9SSrinivas Kandagatla
168074e79da9SSrinivas Kandagatla if (ctrl->clock_stop_not_supported) {
168174e79da9SSrinivas Kandagatla reinit_completion(&ctrl->enumeration);
168274e79da9SSrinivas Kandagatla ctrl->reg_write(ctrl, SWRM_COMP_SW_RESET, 0x01);
168374e79da9SSrinivas Kandagatla usleep_range(100, 105);
168474e79da9SSrinivas Kandagatla
168574e79da9SSrinivas Kandagatla qcom_swrm_init(ctrl);
168674e79da9SSrinivas Kandagatla
168774e79da9SSrinivas Kandagatla usleep_range(100, 105);
168874e79da9SSrinivas Kandagatla if (!swrm_wait_for_frame_gen_enabled(ctrl))
168974e79da9SSrinivas Kandagatla dev_err(ctrl->dev, "link failed to connect\n");
169074e79da9SSrinivas Kandagatla
169174e79da9SSrinivas Kandagatla /* wait for hw enumeration to complete */
169274e79da9SSrinivas Kandagatla wait_for_completion_timeout(&ctrl->enumeration,
169374e79da9SSrinivas Kandagatla msecs_to_jiffies(TIMEOUT_MS));
169474e79da9SSrinivas Kandagatla qcom_swrm_get_device_status(ctrl);
169574e79da9SSrinivas Kandagatla sdw_handle_slave_status(&ctrl->bus, ctrl->status);
169674e79da9SSrinivas Kandagatla } else {
169733ba0178SSrinivasa Rao Mandadapu reset_control_reset(ctrl->audio_cgcr);
169833ba0178SSrinivasa Rao Mandadapu
1699312355a6SKrzysztof Kozlowski if (ctrl->version == SWRM_VERSION_1_7_0) {
1700cf43cd33SSrinivas Kandagatla ctrl->reg_write(ctrl, SWRM_LINK_MANAGER_EE, SWRM_EE_CPU);
1701cf43cd33SSrinivas Kandagatla ctrl->reg_write(ctrl, SWRM_MCP_BUS_CTRL,
1702cf43cd33SSrinivas Kandagatla SWRM_MCP_BUS_CLK_START << SWRM_EE_CPU);
1703312355a6SKrzysztof Kozlowski } else if (ctrl->version >= SWRM_VERSION_2_0_0) {
1704312355a6SKrzysztof Kozlowski ctrl->reg_write(ctrl, SWRM_LINK_MANAGER_EE, SWRM_EE_CPU);
1705312355a6SKrzysztof Kozlowski ctrl->reg_write(ctrl, SWRM_V2_0_CLK_CTRL,
1706312355a6SKrzysztof Kozlowski SWRM_V2_0_CLK_CTRL_CLK_START);
1707cf43cd33SSrinivas Kandagatla } else {
170874e79da9SSrinivas Kandagatla ctrl->reg_write(ctrl, SWRM_MCP_BUS_CTRL, SWRM_MCP_BUS_CLK_START);
1709cf43cd33SSrinivas Kandagatla }
17106378fe11SKrzysztof Kozlowski ctrl->reg_write(ctrl, ctrl->reg_layout[SWRM_REG_INTERRUPT_CLEAR],
171174e79da9SSrinivas Kandagatla SWRM_INTERRUPT_STATUS_MASTER_CLASH_DET);
171274e79da9SSrinivas Kandagatla
171374e79da9SSrinivas Kandagatla ctrl->intr_mask |= SWRM_INTERRUPT_STATUS_MASTER_CLASH_DET;
1714312355a6SKrzysztof Kozlowski if (ctrl->version < SWRM_VERSION_2_0_0)
1715312355a6SKrzysztof Kozlowski ctrl->reg_write(ctrl,
1716312355a6SKrzysztof Kozlowski ctrl->reg_layout[SWRM_REG_INTERRUPT_MASK_ADDR],
17176378fe11SKrzysztof Kozlowski ctrl->intr_mask);
17186378fe11SKrzysztof Kozlowski ctrl->reg_write(ctrl, ctrl->reg_layout[SWRM_REG_INTERRUPT_CPU_EN],
17196378fe11SKrzysztof Kozlowski ctrl->intr_mask);
172074e79da9SSrinivas Kandagatla
172174e79da9SSrinivas Kandagatla usleep_range(100, 105);
172274e79da9SSrinivas Kandagatla if (!swrm_wait_for_frame_gen_enabled(ctrl))
172374e79da9SSrinivas Kandagatla dev_err(ctrl->dev, "link failed to connect\n");
172474e79da9SSrinivas Kandagatla
172574e79da9SSrinivas Kandagatla ret = sdw_bus_exit_clk_stop(&ctrl->bus);
172674e79da9SSrinivas Kandagatla if (ret < 0)
172774e79da9SSrinivas Kandagatla dev_err(ctrl->dev, "bus failed to exit clock stop %d\n", ret);
172874e79da9SSrinivas Kandagatla }
172974e79da9SSrinivas Kandagatla
173074e79da9SSrinivas Kandagatla return 0;
173174e79da9SSrinivas Kandagatla }
173274e79da9SSrinivas Kandagatla
173374e79da9SSrinivas Kandagatla static int __maybe_unused swrm_runtime_suspend(struct device *dev)
173474e79da9SSrinivas Kandagatla {
173574e79da9SSrinivas Kandagatla struct qcom_swrm_ctrl *ctrl = dev_get_drvdata(dev);
173674e79da9SSrinivas Kandagatla int ret;
173774e79da9SSrinivas Kandagatla
17389ac4a444SSrinivas Kandagatla swrm_wait_for_wr_fifo_done(ctrl);
173974e79da9SSrinivas Kandagatla if (!ctrl->clock_stop_not_supported) {
174074e79da9SSrinivas Kandagatla /* Mask bus clash interrupt */
174174e79da9SSrinivas Kandagatla ctrl->intr_mask &= ~SWRM_INTERRUPT_STATUS_MASTER_CLASH_DET;
1742312355a6SKrzysztof Kozlowski if (ctrl->version < SWRM_VERSION_2_0_0)
1743312355a6SKrzysztof Kozlowski ctrl->reg_write(ctrl,
1744312355a6SKrzysztof Kozlowski ctrl->reg_layout[SWRM_REG_INTERRUPT_MASK_ADDR],
17456378fe11SKrzysztof Kozlowski ctrl->intr_mask);
17466378fe11SKrzysztof Kozlowski ctrl->reg_write(ctrl, ctrl->reg_layout[SWRM_REG_INTERRUPT_CPU_EN],
17476378fe11SKrzysztof Kozlowski ctrl->intr_mask);
174874e79da9SSrinivas Kandagatla /* Prepare slaves for clock stop */
174974e79da9SSrinivas Kandagatla ret = sdw_bus_prep_clk_stop(&ctrl->bus);
175074e79da9SSrinivas Kandagatla if (ret < 0 && ret != -ENODATA) {
175174e79da9SSrinivas Kandagatla dev_err(dev, "prepare clock stop failed %d", ret);
175274e79da9SSrinivas Kandagatla return ret;
175374e79da9SSrinivas Kandagatla }
175474e79da9SSrinivas Kandagatla
175574e79da9SSrinivas Kandagatla ret = sdw_bus_clk_stop(&ctrl->bus);
175674e79da9SSrinivas Kandagatla if (ret < 0 && ret != -ENODATA) {
175774e79da9SSrinivas Kandagatla dev_err(dev, "bus clock stop failed %d", ret);
175874e79da9SSrinivas Kandagatla return ret;
175974e79da9SSrinivas Kandagatla }
176074e79da9SSrinivas Kandagatla }
176174e79da9SSrinivas Kandagatla
176274e79da9SSrinivas Kandagatla clk_disable_unprepare(ctrl->hclk);
176374e79da9SSrinivas Kandagatla
176474e79da9SSrinivas Kandagatla usleep_range(300, 305);
176574e79da9SSrinivas Kandagatla
176604d46a7bSSrinivas Kandagatla if (ctrl->wake_irq > 0) {
176704d46a7bSSrinivas Kandagatla if (irqd_irq_disabled(irq_get_irq_data(ctrl->wake_irq)))
176804d46a7bSSrinivas Kandagatla enable_irq(ctrl->wake_irq);
176904d46a7bSSrinivas Kandagatla }
177004d46a7bSSrinivas Kandagatla
177174e79da9SSrinivas Kandagatla return 0;
177274e79da9SSrinivas Kandagatla }
177374e79da9SSrinivas Kandagatla
177474e79da9SSrinivas Kandagatla static const struct dev_pm_ops swrm_dev_pm_ops = {
177574e79da9SSrinivas Kandagatla SET_RUNTIME_PM_OPS(swrm_runtime_suspend, swrm_runtime_resume, NULL)
177674e79da9SSrinivas Kandagatla };
177774e79da9SSrinivas Kandagatla
177802efb49aSSrinivas Kandagatla static const struct of_device_id qcom_swrm_of_match[] = {
17798cb3b4e7SSrinivas Kandagatla { .compatible = "qcom,soundwire-v1.3.0", .data = &swrm_v1_3_data },
17808cb3b4e7SSrinivas Kandagatla { .compatible = "qcom,soundwire-v1.5.1", .data = &swrm_v1_5_data },
17813f4a7026SSrinivasa Rao Mandadapu { .compatible = "qcom,soundwire-v1.6.0", .data = &swrm_v1_6_data },
1782cf43cd33SSrinivas Kandagatla { .compatible = "qcom,soundwire-v1.7.0", .data = &swrm_v1_5_data },
1783312355a6SKrzysztof Kozlowski { .compatible = "qcom,soundwire-v2.0.0", .data = &swrm_v2_0_data },
178402efb49aSSrinivas Kandagatla {/* sentinel */},
178502efb49aSSrinivas Kandagatla };
178602efb49aSSrinivas Kandagatla
178702efb49aSSrinivas Kandagatla MODULE_DEVICE_TABLE(of, qcom_swrm_of_match);
178802efb49aSSrinivas Kandagatla
178902efb49aSSrinivas Kandagatla static struct platform_driver qcom_swrm_driver = {
179002efb49aSSrinivas Kandagatla .probe = &qcom_swrm_probe,
179102efb49aSSrinivas Kandagatla .remove = &qcom_swrm_remove,
179202efb49aSSrinivas Kandagatla .driver = {
179302efb49aSSrinivas Kandagatla .name = "qcom-soundwire",
179402efb49aSSrinivas Kandagatla .of_match_table = qcom_swrm_of_match,
179574e79da9SSrinivas Kandagatla .pm = &swrm_dev_pm_ops,
179602efb49aSSrinivas Kandagatla }
179702efb49aSSrinivas Kandagatla };
179802efb49aSSrinivas Kandagatla module_platform_driver(qcom_swrm_driver);
179902efb49aSSrinivas Kandagatla
180002efb49aSSrinivas Kandagatla MODULE_DESCRIPTION("Qualcomm soundwire driver");
180102efb49aSSrinivas Kandagatla MODULE_LICENSE("GPL v2");
1802