xref: /openbmc/linux/drivers/soundwire/amd_manager.c (revision d8f48fbdfd9af268e92b33462472559d2840228c)
1*d8f48fbdSVijendar Mukunda // SPDX-License-Identifier: GPL-2.0+
2*d8f48fbdSVijendar Mukunda /*
3*d8f48fbdSVijendar Mukunda  * SoundWire AMD Manager driver
4*d8f48fbdSVijendar Mukunda  *
5*d8f48fbdSVijendar Mukunda  * Copyright 2023 Advanced Micro Devices, Inc.
6*d8f48fbdSVijendar Mukunda  */
7*d8f48fbdSVijendar Mukunda 
8*d8f48fbdSVijendar Mukunda #include <linux/completion.h>
9*d8f48fbdSVijendar Mukunda #include <linux/device.h>
10*d8f48fbdSVijendar Mukunda #include <linux/io.h>
11*d8f48fbdSVijendar Mukunda #include <linux/jiffies.h>
12*d8f48fbdSVijendar Mukunda #include <linux/kernel.h>
13*d8f48fbdSVijendar Mukunda #include <linux/module.h>
14*d8f48fbdSVijendar Mukunda #include <linux/slab.h>
15*d8f48fbdSVijendar Mukunda #include <linux/soundwire/sdw.h>
16*d8f48fbdSVijendar Mukunda #include <linux/soundwire/sdw_registers.h>
17*d8f48fbdSVijendar Mukunda #include <linux/wait.h>
18*d8f48fbdSVijendar Mukunda #include <sound/pcm_params.h>
19*d8f48fbdSVijendar Mukunda #include <sound/soc.h>
20*d8f48fbdSVijendar Mukunda #include "bus.h"
21*d8f48fbdSVijendar Mukunda #include "amd_manager.h"
22*d8f48fbdSVijendar Mukunda 
23*d8f48fbdSVijendar Mukunda #define DRV_NAME "amd_sdw_manager"
24*d8f48fbdSVijendar Mukunda 
25*d8f48fbdSVijendar Mukunda #define to_amd_sdw(b)	container_of(b, struct amd_sdw_manager, bus)
26*d8f48fbdSVijendar Mukunda 
27*d8f48fbdSVijendar Mukunda static void amd_enable_sdw_pads(struct amd_sdw_manager *amd_manager)
28*d8f48fbdSVijendar Mukunda {
29*d8f48fbdSVijendar Mukunda 	u32 sw_pad_pulldown_val;
30*d8f48fbdSVijendar Mukunda 	u32 val;
31*d8f48fbdSVijendar Mukunda 
32*d8f48fbdSVijendar Mukunda 	mutex_lock(amd_manager->acp_sdw_lock);
33*d8f48fbdSVijendar Mukunda 	val = readl(amd_manager->acp_mmio + ACP_SW_PAD_KEEPER_EN);
34*d8f48fbdSVijendar Mukunda 	val |= amd_manager->reg_mask->sw_pad_enable_mask;
35*d8f48fbdSVijendar Mukunda 	writel(val, amd_manager->acp_mmio + ACP_SW_PAD_KEEPER_EN);
36*d8f48fbdSVijendar Mukunda 	usleep_range(1000, 1500);
37*d8f48fbdSVijendar Mukunda 
38*d8f48fbdSVijendar Mukunda 	sw_pad_pulldown_val = readl(amd_manager->acp_mmio + ACP_PAD_PULLDOWN_CTRL);
39*d8f48fbdSVijendar Mukunda 	sw_pad_pulldown_val &= amd_manager->reg_mask->sw_pad_pulldown_mask;
40*d8f48fbdSVijendar Mukunda 	writel(sw_pad_pulldown_val, amd_manager->acp_mmio + ACP_PAD_PULLDOWN_CTRL);
41*d8f48fbdSVijendar Mukunda 	mutex_unlock(amd_manager->acp_sdw_lock);
42*d8f48fbdSVijendar Mukunda }
43*d8f48fbdSVijendar Mukunda 
44*d8f48fbdSVijendar Mukunda static int amd_init_sdw_manager(struct amd_sdw_manager *amd_manager)
45*d8f48fbdSVijendar Mukunda {
46*d8f48fbdSVijendar Mukunda 	u32 val;
47*d8f48fbdSVijendar Mukunda 	int ret;
48*d8f48fbdSVijendar Mukunda 
49*d8f48fbdSVijendar Mukunda 	writel(AMD_SDW_ENABLE, amd_manager->mmio + ACP_SW_EN);
50*d8f48fbdSVijendar Mukunda 	ret = readl_poll_timeout(amd_manager->mmio + ACP_SW_EN_STATUS, val, val, ACP_DELAY_US,
51*d8f48fbdSVijendar Mukunda 				 AMD_SDW_TIMEOUT);
52*d8f48fbdSVijendar Mukunda 	if (ret)
53*d8f48fbdSVijendar Mukunda 		return ret;
54*d8f48fbdSVijendar Mukunda 
55*d8f48fbdSVijendar Mukunda 	/* SoundWire manager bus reset */
56*d8f48fbdSVijendar Mukunda 	writel(AMD_SDW_BUS_RESET_REQ, amd_manager->mmio + ACP_SW_BUS_RESET_CTRL);
57*d8f48fbdSVijendar Mukunda 	ret = readl_poll_timeout(amd_manager->mmio + ACP_SW_BUS_RESET_CTRL, val,
58*d8f48fbdSVijendar Mukunda 				 (val & AMD_SDW_BUS_RESET_DONE), ACP_DELAY_US, AMD_SDW_TIMEOUT);
59*d8f48fbdSVijendar Mukunda 	if (ret)
60*d8f48fbdSVijendar Mukunda 		return ret;
61*d8f48fbdSVijendar Mukunda 
62*d8f48fbdSVijendar Mukunda 	writel(AMD_SDW_BUS_RESET_CLEAR_REQ, amd_manager->mmio + ACP_SW_BUS_RESET_CTRL);
63*d8f48fbdSVijendar Mukunda 	ret = readl_poll_timeout(amd_manager->mmio + ACP_SW_BUS_RESET_CTRL, val, !val,
64*d8f48fbdSVijendar Mukunda 				 ACP_DELAY_US, AMD_SDW_TIMEOUT);
65*d8f48fbdSVijendar Mukunda 	if (ret) {
66*d8f48fbdSVijendar Mukunda 		dev_err(amd_manager->dev, "Failed to reset SoundWire manager instance%d\n",
67*d8f48fbdSVijendar Mukunda 			amd_manager->instance);
68*d8f48fbdSVijendar Mukunda 		return ret;
69*d8f48fbdSVijendar Mukunda 	}
70*d8f48fbdSVijendar Mukunda 
71*d8f48fbdSVijendar Mukunda 	writel(AMD_SDW_DISABLE, amd_manager->mmio + ACP_SW_EN);
72*d8f48fbdSVijendar Mukunda 	return readl_poll_timeout(amd_manager->mmio + ACP_SW_EN_STATUS, val, !val, ACP_DELAY_US,
73*d8f48fbdSVijendar Mukunda 				  AMD_SDW_TIMEOUT);
74*d8f48fbdSVijendar Mukunda }
75*d8f48fbdSVijendar Mukunda 
76*d8f48fbdSVijendar Mukunda static int amd_enable_sdw_manager(struct amd_sdw_manager *amd_manager)
77*d8f48fbdSVijendar Mukunda {
78*d8f48fbdSVijendar Mukunda 	u32 val;
79*d8f48fbdSVijendar Mukunda 
80*d8f48fbdSVijendar Mukunda 	writel(AMD_SDW_ENABLE, amd_manager->mmio + ACP_SW_EN);
81*d8f48fbdSVijendar Mukunda 	return readl_poll_timeout(amd_manager->mmio + ACP_SW_EN_STATUS, val, val, ACP_DELAY_US,
82*d8f48fbdSVijendar Mukunda 				  AMD_SDW_TIMEOUT);
83*d8f48fbdSVijendar Mukunda }
84*d8f48fbdSVijendar Mukunda 
85*d8f48fbdSVijendar Mukunda static int amd_disable_sdw_manager(struct amd_sdw_manager *amd_manager)
86*d8f48fbdSVijendar Mukunda {
87*d8f48fbdSVijendar Mukunda 	u32 val;
88*d8f48fbdSVijendar Mukunda 
89*d8f48fbdSVijendar Mukunda 	writel(AMD_SDW_DISABLE, amd_manager->mmio + ACP_SW_EN);
90*d8f48fbdSVijendar Mukunda 	/*
91*d8f48fbdSVijendar Mukunda 	 * After invoking manager disable sequence, check whether
92*d8f48fbdSVijendar Mukunda 	 * manager has executed clock stop sequence. In this case,
93*d8f48fbdSVijendar Mukunda 	 * manager should ignore checking enable status register.
94*d8f48fbdSVijendar Mukunda 	 */
95*d8f48fbdSVijendar Mukunda 	val = readl(amd_manager->mmio + ACP_SW_CLK_RESUME_CTRL);
96*d8f48fbdSVijendar Mukunda 	if (val)
97*d8f48fbdSVijendar Mukunda 		return 0;
98*d8f48fbdSVijendar Mukunda 	return readl_poll_timeout(amd_manager->mmio + ACP_SW_EN_STATUS, val, !val, ACP_DELAY_US,
99*d8f48fbdSVijendar Mukunda 				  AMD_SDW_TIMEOUT);
100*d8f48fbdSVijendar Mukunda }
101*d8f48fbdSVijendar Mukunda 
102*d8f48fbdSVijendar Mukunda static void amd_enable_sdw_interrupts(struct amd_sdw_manager *amd_manager)
103*d8f48fbdSVijendar Mukunda {
104*d8f48fbdSVijendar Mukunda 	struct sdw_manager_reg_mask *reg_mask = amd_manager->reg_mask;
105*d8f48fbdSVijendar Mukunda 	u32 val;
106*d8f48fbdSVijendar Mukunda 
107*d8f48fbdSVijendar Mukunda 	mutex_lock(amd_manager->acp_sdw_lock);
108*d8f48fbdSVijendar Mukunda 	val = readl(amd_manager->acp_mmio + ACP_EXTERNAL_INTR_CNTL(amd_manager->instance));
109*d8f48fbdSVijendar Mukunda 	val |= reg_mask->acp_sdw_intr_mask;
110*d8f48fbdSVijendar Mukunda 	writel(val, amd_manager->acp_mmio + ACP_EXTERNAL_INTR_CNTL(amd_manager->instance));
111*d8f48fbdSVijendar Mukunda 	mutex_unlock(amd_manager->acp_sdw_lock);
112*d8f48fbdSVijendar Mukunda 
113*d8f48fbdSVijendar Mukunda 	writel(AMD_SDW_IRQ_MASK_0TO7, amd_manager->mmio +
114*d8f48fbdSVijendar Mukunda 		       ACP_SW_STATE_CHANGE_STATUS_MASK_0TO7);
115*d8f48fbdSVijendar Mukunda 	writel(AMD_SDW_IRQ_MASK_8TO11, amd_manager->mmio +
116*d8f48fbdSVijendar Mukunda 		       ACP_SW_STATE_CHANGE_STATUS_MASK_8TO11);
117*d8f48fbdSVijendar Mukunda 	writel(AMD_SDW_IRQ_ERROR_MASK, amd_manager->mmio + ACP_SW_ERROR_INTR_MASK);
118*d8f48fbdSVijendar Mukunda }
119*d8f48fbdSVijendar Mukunda 
120*d8f48fbdSVijendar Mukunda static void amd_disable_sdw_interrupts(struct amd_sdw_manager *amd_manager)
121*d8f48fbdSVijendar Mukunda {
122*d8f48fbdSVijendar Mukunda 	struct sdw_manager_reg_mask *reg_mask = amd_manager->reg_mask;
123*d8f48fbdSVijendar Mukunda 	u32 val;
124*d8f48fbdSVijendar Mukunda 
125*d8f48fbdSVijendar Mukunda 	mutex_lock(amd_manager->acp_sdw_lock);
126*d8f48fbdSVijendar Mukunda 	val = readl(amd_manager->acp_mmio + ACP_EXTERNAL_INTR_CNTL(amd_manager->instance));
127*d8f48fbdSVijendar Mukunda 	val &= ~reg_mask->acp_sdw_intr_mask;
128*d8f48fbdSVijendar Mukunda 	writel(val, amd_manager->acp_mmio + ACP_EXTERNAL_INTR_CNTL(amd_manager->instance));
129*d8f48fbdSVijendar Mukunda 	mutex_unlock(amd_manager->acp_sdw_lock);
130*d8f48fbdSVijendar Mukunda 
131*d8f48fbdSVijendar Mukunda 	writel(0x00, amd_manager->mmio + ACP_SW_STATE_CHANGE_STATUS_MASK_0TO7);
132*d8f48fbdSVijendar Mukunda 	writel(0x00, amd_manager->mmio + ACP_SW_STATE_CHANGE_STATUS_MASK_8TO11);
133*d8f48fbdSVijendar Mukunda 	writel(0x00, amd_manager->mmio + ACP_SW_ERROR_INTR_MASK);
134*d8f48fbdSVijendar Mukunda }
135*d8f48fbdSVijendar Mukunda 
136*d8f48fbdSVijendar Mukunda static void amd_sdw_set_frameshape(struct amd_sdw_manager *amd_manager)
137*d8f48fbdSVijendar Mukunda {
138*d8f48fbdSVijendar Mukunda 	u32 frame_size;
139*d8f48fbdSVijendar Mukunda 
140*d8f48fbdSVijendar Mukunda 	frame_size = (amd_manager->rows_index << 3) | amd_manager->cols_index;
141*d8f48fbdSVijendar Mukunda 	writel(frame_size, amd_manager->mmio + ACP_SW_FRAMESIZE);
142*d8f48fbdSVijendar Mukunda }
143*d8f48fbdSVijendar Mukunda 
144*d8f48fbdSVijendar Mukunda static void amd_sdw_ctl_word_prep(u32 *lower_word, u32 *upper_word, struct sdw_msg *msg,
145*d8f48fbdSVijendar Mukunda 				  int cmd_offset)
146*d8f48fbdSVijendar Mukunda {
147*d8f48fbdSVijendar Mukunda 	u32 upper_data;
148*d8f48fbdSVijendar Mukunda 	u32 lower_data = 0;
149*d8f48fbdSVijendar Mukunda 	u16 addr;
150*d8f48fbdSVijendar Mukunda 	u8 upper_addr, lower_addr;
151*d8f48fbdSVijendar Mukunda 	u8 data = 0;
152*d8f48fbdSVijendar Mukunda 
153*d8f48fbdSVijendar Mukunda 	addr = msg->addr + cmd_offset;
154*d8f48fbdSVijendar Mukunda 	upper_addr = (addr & 0xFF00) >> 8;
155*d8f48fbdSVijendar Mukunda 	lower_addr = addr & 0xFF;
156*d8f48fbdSVijendar Mukunda 
157*d8f48fbdSVijendar Mukunda 	if (msg->flags == SDW_MSG_FLAG_WRITE)
158*d8f48fbdSVijendar Mukunda 		data = msg->buf[cmd_offset];
159*d8f48fbdSVijendar Mukunda 
160*d8f48fbdSVijendar Mukunda 	upper_data = FIELD_PREP(AMD_SDW_MCP_CMD_DEV_ADDR, msg->dev_num);
161*d8f48fbdSVijendar Mukunda 	upper_data |= FIELD_PREP(AMD_SDW_MCP_CMD_COMMAND, msg->flags + 2);
162*d8f48fbdSVijendar Mukunda 	upper_data |= FIELD_PREP(AMD_SDW_MCP_CMD_REG_ADDR_HIGH, upper_addr);
163*d8f48fbdSVijendar Mukunda 	lower_data |= FIELD_PREP(AMD_SDW_MCP_CMD_REG_ADDR_LOW, lower_addr);
164*d8f48fbdSVijendar Mukunda 	lower_data |= FIELD_PREP(AMD_SDW_MCP_CMD_REG_DATA, data);
165*d8f48fbdSVijendar Mukunda 
166*d8f48fbdSVijendar Mukunda 	*upper_word = upper_data;
167*d8f48fbdSVijendar Mukunda 	*lower_word = lower_data;
168*d8f48fbdSVijendar Mukunda }
169*d8f48fbdSVijendar Mukunda 
170*d8f48fbdSVijendar Mukunda static u64 amd_sdw_send_cmd_get_resp(struct amd_sdw_manager *amd_manager, u32 lower_data,
171*d8f48fbdSVijendar Mukunda 				     u32 upper_data)
172*d8f48fbdSVijendar Mukunda {
173*d8f48fbdSVijendar Mukunda 	u64 resp;
174*d8f48fbdSVijendar Mukunda 	u32 lower_resp, upper_resp;
175*d8f48fbdSVijendar Mukunda 	u32 sts;
176*d8f48fbdSVijendar Mukunda 	int ret;
177*d8f48fbdSVijendar Mukunda 
178*d8f48fbdSVijendar Mukunda 	ret = readl_poll_timeout(amd_manager->mmio + ACP_SW_IMM_CMD_STS, sts,
179*d8f48fbdSVijendar Mukunda 				 !(sts & AMD_SDW_IMM_CMD_BUSY), ACP_DELAY_US, AMD_SDW_TIMEOUT);
180*d8f48fbdSVijendar Mukunda 	if (ret) {
181*d8f48fbdSVijendar Mukunda 		dev_err(amd_manager->dev, "SDW%x previous cmd status clear failed\n",
182*d8f48fbdSVijendar Mukunda 			amd_manager->instance);
183*d8f48fbdSVijendar Mukunda 		return ret;
184*d8f48fbdSVijendar Mukunda 	}
185*d8f48fbdSVijendar Mukunda 
186*d8f48fbdSVijendar Mukunda 	if (sts & AMD_SDW_IMM_RES_VALID) {
187*d8f48fbdSVijendar Mukunda 		dev_err(amd_manager->dev, "SDW%x manager is in bad state\n", amd_manager->instance);
188*d8f48fbdSVijendar Mukunda 		writel(0x00, amd_manager->mmio + ACP_SW_IMM_CMD_STS);
189*d8f48fbdSVijendar Mukunda 	}
190*d8f48fbdSVijendar Mukunda 	writel(upper_data, amd_manager->mmio + ACP_SW_IMM_CMD_UPPER_WORD);
191*d8f48fbdSVijendar Mukunda 	writel(lower_data, amd_manager->mmio + ACP_SW_IMM_CMD_LOWER_QWORD);
192*d8f48fbdSVijendar Mukunda 
193*d8f48fbdSVijendar Mukunda 	ret = readl_poll_timeout(amd_manager->mmio + ACP_SW_IMM_CMD_STS, sts,
194*d8f48fbdSVijendar Mukunda 				 (sts & AMD_SDW_IMM_RES_VALID), ACP_DELAY_US, AMD_SDW_TIMEOUT);
195*d8f48fbdSVijendar Mukunda 	if (ret) {
196*d8f48fbdSVijendar Mukunda 		dev_err(amd_manager->dev, "SDW%x cmd response timeout occurred\n",
197*d8f48fbdSVijendar Mukunda 			amd_manager->instance);
198*d8f48fbdSVijendar Mukunda 		return ret;
199*d8f48fbdSVijendar Mukunda 	}
200*d8f48fbdSVijendar Mukunda 	upper_resp = readl(amd_manager->mmio + ACP_SW_IMM_RESP_UPPER_WORD);
201*d8f48fbdSVijendar Mukunda 	lower_resp = readl(amd_manager->mmio + ACP_SW_IMM_RESP_LOWER_QWORD);
202*d8f48fbdSVijendar Mukunda 
203*d8f48fbdSVijendar Mukunda 	writel(AMD_SDW_IMM_RES_VALID, amd_manager->mmio + ACP_SW_IMM_CMD_STS);
204*d8f48fbdSVijendar Mukunda 	ret = readl_poll_timeout(amd_manager->mmio + ACP_SW_IMM_CMD_STS, sts,
205*d8f48fbdSVijendar Mukunda 				 !(sts & AMD_SDW_IMM_RES_VALID), ACP_DELAY_US, AMD_SDW_TIMEOUT);
206*d8f48fbdSVijendar Mukunda 	if (ret) {
207*d8f48fbdSVijendar Mukunda 		dev_err(amd_manager->dev, "SDW%x cmd status retry failed\n",
208*d8f48fbdSVijendar Mukunda 			amd_manager->instance);
209*d8f48fbdSVijendar Mukunda 		return ret;
210*d8f48fbdSVijendar Mukunda 	}
211*d8f48fbdSVijendar Mukunda 	resp = upper_resp;
212*d8f48fbdSVijendar Mukunda 	resp = (resp << 32) | lower_resp;
213*d8f48fbdSVijendar Mukunda 	return resp;
214*d8f48fbdSVijendar Mukunda }
215*d8f48fbdSVijendar Mukunda 
216*d8f48fbdSVijendar Mukunda static enum sdw_command_response
217*d8f48fbdSVijendar Mukunda amd_program_scp_addr(struct amd_sdw_manager *amd_manager, struct sdw_msg *msg)
218*d8f48fbdSVijendar Mukunda {
219*d8f48fbdSVijendar Mukunda 	struct sdw_msg scp_msg = {0};
220*d8f48fbdSVijendar Mukunda 	u64 response_buf[2] = {0};
221*d8f48fbdSVijendar Mukunda 	u32 upper_data = 0, lower_data = 0;
222*d8f48fbdSVijendar Mukunda 	int index;
223*d8f48fbdSVijendar Mukunda 
224*d8f48fbdSVijendar Mukunda 	scp_msg.dev_num = msg->dev_num;
225*d8f48fbdSVijendar Mukunda 	scp_msg.addr = SDW_SCP_ADDRPAGE1;
226*d8f48fbdSVijendar Mukunda 	scp_msg.buf = &msg->addr_page1;
227*d8f48fbdSVijendar Mukunda 	scp_msg.flags = SDW_MSG_FLAG_WRITE;
228*d8f48fbdSVijendar Mukunda 	amd_sdw_ctl_word_prep(&lower_data, &upper_data, &scp_msg, 0);
229*d8f48fbdSVijendar Mukunda 	response_buf[0] = amd_sdw_send_cmd_get_resp(amd_manager, lower_data, upper_data);
230*d8f48fbdSVijendar Mukunda 	scp_msg.addr = SDW_SCP_ADDRPAGE2;
231*d8f48fbdSVijendar Mukunda 	scp_msg.buf = &msg->addr_page2;
232*d8f48fbdSVijendar Mukunda 	amd_sdw_ctl_word_prep(&lower_data, &upper_data, &scp_msg, 0);
233*d8f48fbdSVijendar Mukunda 	response_buf[1] = amd_sdw_send_cmd_get_resp(amd_manager, lower_data, upper_data);
234*d8f48fbdSVijendar Mukunda 
235*d8f48fbdSVijendar Mukunda 	for (index = 0; index < 2; index++) {
236*d8f48fbdSVijendar Mukunda 		if (response_buf[index] == -ETIMEDOUT) {
237*d8f48fbdSVijendar Mukunda 			dev_err_ratelimited(amd_manager->dev,
238*d8f48fbdSVijendar Mukunda 					    "SCP_addrpage command timeout for Slave %d\n",
239*d8f48fbdSVijendar Mukunda 					    msg->dev_num);
240*d8f48fbdSVijendar Mukunda 			return SDW_CMD_TIMEOUT;
241*d8f48fbdSVijendar Mukunda 		} else if (!(response_buf[index] & AMD_SDW_MCP_RESP_ACK)) {
242*d8f48fbdSVijendar Mukunda 			if (response_buf[index] & AMD_SDW_MCP_RESP_NACK) {
243*d8f48fbdSVijendar Mukunda 				dev_err_ratelimited(amd_manager->dev,
244*d8f48fbdSVijendar Mukunda 						    "SCP_addrpage NACKed for Slave %d\n",
245*d8f48fbdSVijendar Mukunda 						    msg->dev_num);
246*d8f48fbdSVijendar Mukunda 				return SDW_CMD_FAIL;
247*d8f48fbdSVijendar Mukunda 			}
248*d8f48fbdSVijendar Mukunda 			dev_dbg_ratelimited(amd_manager->dev, "SCP_addrpage ignored for Slave %d\n",
249*d8f48fbdSVijendar Mukunda 					    msg->dev_num);
250*d8f48fbdSVijendar Mukunda 			return SDW_CMD_IGNORED;
251*d8f48fbdSVijendar Mukunda 		}
252*d8f48fbdSVijendar Mukunda 	}
253*d8f48fbdSVijendar Mukunda 	return SDW_CMD_OK;
254*d8f48fbdSVijendar Mukunda }
255*d8f48fbdSVijendar Mukunda 
256*d8f48fbdSVijendar Mukunda static int amd_prep_msg(struct amd_sdw_manager *amd_manager, struct sdw_msg *msg)
257*d8f48fbdSVijendar Mukunda {
258*d8f48fbdSVijendar Mukunda 	int ret;
259*d8f48fbdSVijendar Mukunda 
260*d8f48fbdSVijendar Mukunda 	if (msg->page) {
261*d8f48fbdSVijendar Mukunda 		ret = amd_program_scp_addr(amd_manager, msg);
262*d8f48fbdSVijendar Mukunda 		if (ret) {
263*d8f48fbdSVijendar Mukunda 			msg->len = 0;
264*d8f48fbdSVijendar Mukunda 			return ret;
265*d8f48fbdSVijendar Mukunda 		}
266*d8f48fbdSVijendar Mukunda 	}
267*d8f48fbdSVijendar Mukunda 	switch (msg->flags) {
268*d8f48fbdSVijendar Mukunda 	case SDW_MSG_FLAG_READ:
269*d8f48fbdSVijendar Mukunda 	case SDW_MSG_FLAG_WRITE:
270*d8f48fbdSVijendar Mukunda 		break;
271*d8f48fbdSVijendar Mukunda 	default:
272*d8f48fbdSVijendar Mukunda 		dev_err(amd_manager->dev, "Invalid msg cmd: %d\n", msg->flags);
273*d8f48fbdSVijendar Mukunda 		return -EINVAL;
274*d8f48fbdSVijendar Mukunda 	}
275*d8f48fbdSVijendar Mukunda 	return 0;
276*d8f48fbdSVijendar Mukunda }
277*d8f48fbdSVijendar Mukunda 
278*d8f48fbdSVijendar Mukunda static enum sdw_command_response amd_sdw_fill_msg_resp(struct amd_sdw_manager *amd_manager,
279*d8f48fbdSVijendar Mukunda 						       struct sdw_msg *msg, u64 response,
280*d8f48fbdSVijendar Mukunda 						       int offset)
281*d8f48fbdSVijendar Mukunda {
282*d8f48fbdSVijendar Mukunda 	if (response & AMD_SDW_MCP_RESP_ACK) {
283*d8f48fbdSVijendar Mukunda 		if (msg->flags == SDW_MSG_FLAG_READ)
284*d8f48fbdSVijendar Mukunda 			msg->buf[offset] = FIELD_GET(AMD_SDW_MCP_RESP_RDATA, response);
285*d8f48fbdSVijendar Mukunda 	} else {
286*d8f48fbdSVijendar Mukunda 		if (response == -ETIMEDOUT) {
287*d8f48fbdSVijendar Mukunda 			dev_err_ratelimited(amd_manager->dev, "command timeout for Slave %d\n",
288*d8f48fbdSVijendar Mukunda 					    msg->dev_num);
289*d8f48fbdSVijendar Mukunda 			return SDW_CMD_TIMEOUT;
290*d8f48fbdSVijendar Mukunda 		} else if (response & AMD_SDW_MCP_RESP_NACK) {
291*d8f48fbdSVijendar Mukunda 			dev_err_ratelimited(amd_manager->dev,
292*d8f48fbdSVijendar Mukunda 					    "command response NACK received for Slave %d\n",
293*d8f48fbdSVijendar Mukunda 					    msg->dev_num);
294*d8f48fbdSVijendar Mukunda 			return SDW_CMD_FAIL;
295*d8f48fbdSVijendar Mukunda 		}
296*d8f48fbdSVijendar Mukunda 		dev_err_ratelimited(amd_manager->dev, "command is ignored for Slave %d\n",
297*d8f48fbdSVijendar Mukunda 				    msg->dev_num);
298*d8f48fbdSVijendar Mukunda 		return SDW_CMD_IGNORED;
299*d8f48fbdSVijendar Mukunda 	}
300*d8f48fbdSVijendar Mukunda 	return SDW_CMD_OK;
301*d8f48fbdSVijendar Mukunda }
302*d8f48fbdSVijendar Mukunda 
303*d8f48fbdSVijendar Mukunda static unsigned int _amd_sdw_xfer_msg(struct amd_sdw_manager *amd_manager, struct sdw_msg *msg,
304*d8f48fbdSVijendar Mukunda 				      int cmd_offset)
305*d8f48fbdSVijendar Mukunda {
306*d8f48fbdSVijendar Mukunda 	u64 response;
307*d8f48fbdSVijendar Mukunda 	u32 upper_data = 0, lower_data = 0;
308*d8f48fbdSVijendar Mukunda 
309*d8f48fbdSVijendar Mukunda 	amd_sdw_ctl_word_prep(&lower_data, &upper_data, msg, cmd_offset);
310*d8f48fbdSVijendar Mukunda 	response = amd_sdw_send_cmd_get_resp(amd_manager, lower_data, upper_data);
311*d8f48fbdSVijendar Mukunda 	return amd_sdw_fill_msg_resp(amd_manager, msg, response, cmd_offset);
312*d8f48fbdSVijendar Mukunda }
313*d8f48fbdSVijendar Mukunda 
314*d8f48fbdSVijendar Mukunda static enum sdw_command_response amd_sdw_xfer_msg(struct sdw_bus *bus, struct sdw_msg *msg)
315*d8f48fbdSVijendar Mukunda {
316*d8f48fbdSVijendar Mukunda 	struct amd_sdw_manager *amd_manager = to_amd_sdw(bus);
317*d8f48fbdSVijendar Mukunda 	int ret, i;
318*d8f48fbdSVijendar Mukunda 
319*d8f48fbdSVijendar Mukunda 	ret = amd_prep_msg(amd_manager, msg);
320*d8f48fbdSVijendar Mukunda 	if (ret)
321*d8f48fbdSVijendar Mukunda 		return SDW_CMD_FAIL_OTHER;
322*d8f48fbdSVijendar Mukunda 	for (i = 0; i < msg->len; i++) {
323*d8f48fbdSVijendar Mukunda 		ret = _amd_sdw_xfer_msg(amd_manager, msg, i);
324*d8f48fbdSVijendar Mukunda 		if (ret)
325*d8f48fbdSVijendar Mukunda 			return ret;
326*d8f48fbdSVijendar Mukunda 	}
327*d8f48fbdSVijendar Mukunda 	return SDW_CMD_OK;
328*d8f48fbdSVijendar Mukunda }
329*d8f48fbdSVijendar Mukunda 
330*d8f48fbdSVijendar Mukunda static u32 amd_sdw_read_ping_status(struct sdw_bus *bus)
331*d8f48fbdSVijendar Mukunda {
332*d8f48fbdSVijendar Mukunda 	struct amd_sdw_manager *amd_manager = to_amd_sdw(bus);
333*d8f48fbdSVijendar Mukunda 	u64 response;
334*d8f48fbdSVijendar Mukunda 	u32 slave_stat;
335*d8f48fbdSVijendar Mukunda 
336*d8f48fbdSVijendar Mukunda 	response = amd_sdw_send_cmd_get_resp(amd_manager, 0, 0);
337*d8f48fbdSVijendar Mukunda 	/* slave status from ping response */
338*d8f48fbdSVijendar Mukunda 	slave_stat = FIELD_GET(AMD_SDW_MCP_SLAVE_STAT_0_3, response);
339*d8f48fbdSVijendar Mukunda 	slave_stat |= FIELD_GET(AMD_SDW_MCP_SLAVE_STAT_4_11, response) << 8;
340*d8f48fbdSVijendar Mukunda 	dev_dbg(amd_manager->dev, "slave_stat:0x%x\n", slave_stat);
341*d8f48fbdSVijendar Mukunda 	return slave_stat;
342*d8f48fbdSVijendar Mukunda }
343*d8f48fbdSVijendar Mukunda 
344*d8f48fbdSVijendar Mukunda static int amd_sdw_compute_params(struct sdw_bus *bus)
345*d8f48fbdSVijendar Mukunda {
346*d8f48fbdSVijendar Mukunda 	struct sdw_transport_data t_data = {0};
347*d8f48fbdSVijendar Mukunda 	struct sdw_master_runtime *m_rt;
348*d8f48fbdSVijendar Mukunda 	struct sdw_port_runtime *p_rt;
349*d8f48fbdSVijendar Mukunda 	struct sdw_bus_params *b_params = &bus->params;
350*d8f48fbdSVijendar Mukunda 	int port_bo, hstart, hstop, sample_int;
351*d8f48fbdSVijendar Mukunda 	unsigned int rate, bps;
352*d8f48fbdSVijendar Mukunda 
353*d8f48fbdSVijendar Mukunda 	port_bo = 0;
354*d8f48fbdSVijendar Mukunda 	hstart = 1;
355*d8f48fbdSVijendar Mukunda 	hstop = bus->params.col - 1;
356*d8f48fbdSVijendar Mukunda 	t_data.hstop = hstop;
357*d8f48fbdSVijendar Mukunda 	t_data.hstart = hstart;
358*d8f48fbdSVijendar Mukunda 
359*d8f48fbdSVijendar Mukunda 	list_for_each_entry(m_rt, &bus->m_rt_list, bus_node) {
360*d8f48fbdSVijendar Mukunda 		rate = m_rt->stream->params.rate;
361*d8f48fbdSVijendar Mukunda 		bps = m_rt->stream->params.bps;
362*d8f48fbdSVijendar Mukunda 		sample_int = (bus->params.curr_dr_freq / rate);
363*d8f48fbdSVijendar Mukunda 		list_for_each_entry(p_rt, &m_rt->port_list, port_node) {
364*d8f48fbdSVijendar Mukunda 			port_bo = (p_rt->num * 64) + 1;
365*d8f48fbdSVijendar Mukunda 			dev_dbg(bus->dev, "p_rt->num=%d hstart=%d hstop=%d port_bo=%d\n",
366*d8f48fbdSVijendar Mukunda 				p_rt->num, hstart, hstop, port_bo);
367*d8f48fbdSVijendar Mukunda 			sdw_fill_xport_params(&p_rt->transport_params, p_rt->num,
368*d8f48fbdSVijendar Mukunda 					      false, SDW_BLK_GRP_CNT_1, sample_int,
369*d8f48fbdSVijendar Mukunda 					      port_bo, port_bo >> 8, hstart, hstop,
370*d8f48fbdSVijendar Mukunda 					      SDW_BLK_PKG_PER_PORT, 0x0);
371*d8f48fbdSVijendar Mukunda 
372*d8f48fbdSVijendar Mukunda 			sdw_fill_port_params(&p_rt->port_params,
373*d8f48fbdSVijendar Mukunda 					     p_rt->num, bps,
374*d8f48fbdSVijendar Mukunda 					     SDW_PORT_FLOW_MODE_ISOCH,
375*d8f48fbdSVijendar Mukunda 					     b_params->m_data_mode);
376*d8f48fbdSVijendar Mukunda 			t_data.hstart = hstart;
377*d8f48fbdSVijendar Mukunda 			t_data.hstop = hstop;
378*d8f48fbdSVijendar Mukunda 			t_data.block_offset = port_bo;
379*d8f48fbdSVijendar Mukunda 			t_data.sub_block_offset = 0;
380*d8f48fbdSVijendar Mukunda 		}
381*d8f48fbdSVijendar Mukunda 		sdw_compute_slave_ports(m_rt, &t_data);
382*d8f48fbdSVijendar Mukunda 	}
383*d8f48fbdSVijendar Mukunda 	return 0;
384*d8f48fbdSVijendar Mukunda }
385*d8f48fbdSVijendar Mukunda 
386*d8f48fbdSVijendar Mukunda static int amd_sdw_port_params(struct sdw_bus *bus, struct sdw_port_params *p_params,
387*d8f48fbdSVijendar Mukunda 			       unsigned int bank)
388*d8f48fbdSVijendar Mukunda {
389*d8f48fbdSVijendar Mukunda 	struct amd_sdw_manager *amd_manager = to_amd_sdw(bus);
390*d8f48fbdSVijendar Mukunda 	u32 frame_fmt_reg, dpn_frame_fmt;
391*d8f48fbdSVijendar Mukunda 
392*d8f48fbdSVijendar Mukunda 	dev_dbg(amd_manager->dev, "p_params->num:0x%x\n", p_params->num);
393*d8f48fbdSVijendar Mukunda 	switch (amd_manager->instance) {
394*d8f48fbdSVijendar Mukunda 	case ACP_SDW0:
395*d8f48fbdSVijendar Mukunda 		frame_fmt_reg = sdw0_manager_dp_reg[p_params->num].frame_fmt_reg;
396*d8f48fbdSVijendar Mukunda 		break;
397*d8f48fbdSVijendar Mukunda 	case ACP_SDW1:
398*d8f48fbdSVijendar Mukunda 		frame_fmt_reg = sdw1_manager_dp_reg[p_params->num].frame_fmt_reg;
399*d8f48fbdSVijendar Mukunda 		break;
400*d8f48fbdSVijendar Mukunda 	default:
401*d8f48fbdSVijendar Mukunda 		return -EINVAL;
402*d8f48fbdSVijendar Mukunda 	}
403*d8f48fbdSVijendar Mukunda 
404*d8f48fbdSVijendar Mukunda 	dpn_frame_fmt = readl(amd_manager->mmio + frame_fmt_reg);
405*d8f48fbdSVijendar Mukunda 	u32p_replace_bits(&dpn_frame_fmt, p_params->flow_mode, AMD_DPN_FRAME_FMT_PFM);
406*d8f48fbdSVijendar Mukunda 	u32p_replace_bits(&dpn_frame_fmt, p_params->data_mode, AMD_DPN_FRAME_FMT_PDM);
407*d8f48fbdSVijendar Mukunda 	u32p_replace_bits(&dpn_frame_fmt, p_params->bps - 1, AMD_DPN_FRAME_FMT_WORD_LEN);
408*d8f48fbdSVijendar Mukunda 	writel(dpn_frame_fmt, amd_manager->mmio + frame_fmt_reg);
409*d8f48fbdSVijendar Mukunda 	return 0;
410*d8f48fbdSVijendar Mukunda }
411*d8f48fbdSVijendar Mukunda 
412*d8f48fbdSVijendar Mukunda static int amd_sdw_transport_params(struct sdw_bus *bus,
413*d8f48fbdSVijendar Mukunda 				    struct sdw_transport_params *params,
414*d8f48fbdSVijendar Mukunda 				    enum sdw_reg_bank bank)
415*d8f48fbdSVijendar Mukunda {
416*d8f48fbdSVijendar Mukunda 	struct amd_sdw_manager *amd_manager = to_amd_sdw(bus);
417*d8f48fbdSVijendar Mukunda 	u32 dpn_frame_fmt;
418*d8f48fbdSVijendar Mukunda 	u32 dpn_sampleinterval;
419*d8f48fbdSVijendar Mukunda 	u32 dpn_hctrl;
420*d8f48fbdSVijendar Mukunda 	u32 dpn_offsetctrl;
421*d8f48fbdSVijendar Mukunda 	u32 dpn_lanectrl;
422*d8f48fbdSVijendar Mukunda 	u32 frame_fmt_reg, sample_int_reg, hctrl_dp0_reg;
423*d8f48fbdSVijendar Mukunda 	u32 offset_reg, lane_ctrl_ch_en_reg;
424*d8f48fbdSVijendar Mukunda 
425*d8f48fbdSVijendar Mukunda 	switch (amd_manager->instance) {
426*d8f48fbdSVijendar Mukunda 	case ACP_SDW0:
427*d8f48fbdSVijendar Mukunda 		frame_fmt_reg = sdw0_manager_dp_reg[params->port_num].frame_fmt_reg;
428*d8f48fbdSVijendar Mukunda 		sample_int_reg = sdw0_manager_dp_reg[params->port_num].sample_int_reg;
429*d8f48fbdSVijendar Mukunda 		hctrl_dp0_reg = sdw0_manager_dp_reg[params->port_num].hctrl_dp0_reg;
430*d8f48fbdSVijendar Mukunda 		offset_reg = sdw0_manager_dp_reg[params->port_num].offset_reg;
431*d8f48fbdSVijendar Mukunda 		lane_ctrl_ch_en_reg = sdw0_manager_dp_reg[params->port_num].lane_ctrl_ch_en_reg;
432*d8f48fbdSVijendar Mukunda 		break;
433*d8f48fbdSVijendar Mukunda 	case ACP_SDW1:
434*d8f48fbdSVijendar Mukunda 		frame_fmt_reg = sdw1_manager_dp_reg[params->port_num].frame_fmt_reg;
435*d8f48fbdSVijendar Mukunda 		sample_int_reg = sdw1_manager_dp_reg[params->port_num].sample_int_reg;
436*d8f48fbdSVijendar Mukunda 		hctrl_dp0_reg = sdw1_manager_dp_reg[params->port_num].hctrl_dp0_reg;
437*d8f48fbdSVijendar Mukunda 		offset_reg = sdw1_manager_dp_reg[params->port_num].offset_reg;
438*d8f48fbdSVijendar Mukunda 		lane_ctrl_ch_en_reg = sdw1_manager_dp_reg[params->port_num].lane_ctrl_ch_en_reg;
439*d8f48fbdSVijendar Mukunda 		break;
440*d8f48fbdSVijendar Mukunda 	default:
441*d8f48fbdSVijendar Mukunda 		return -EINVAL;
442*d8f48fbdSVijendar Mukunda 	}
443*d8f48fbdSVijendar Mukunda 	writel(AMD_SDW_SSP_COUNTER_VAL, amd_manager->mmio + ACP_SW_SSP_COUNTER);
444*d8f48fbdSVijendar Mukunda 
445*d8f48fbdSVijendar Mukunda 	dpn_frame_fmt = readl(amd_manager->mmio + frame_fmt_reg);
446*d8f48fbdSVijendar Mukunda 	u32p_replace_bits(&dpn_frame_fmt, params->blk_pkg_mode, AMD_DPN_FRAME_FMT_BLK_PKG_MODE);
447*d8f48fbdSVijendar Mukunda 	u32p_replace_bits(&dpn_frame_fmt, params->blk_grp_ctrl, AMD_DPN_FRAME_FMT_BLK_GRP_CTRL);
448*d8f48fbdSVijendar Mukunda 	u32p_replace_bits(&dpn_frame_fmt, SDW_STREAM_PCM, AMD_DPN_FRAME_FMT_PCM_OR_PDM);
449*d8f48fbdSVijendar Mukunda 	writel(dpn_frame_fmt, amd_manager->mmio + frame_fmt_reg);
450*d8f48fbdSVijendar Mukunda 
451*d8f48fbdSVijendar Mukunda 	dpn_sampleinterval = params->sample_interval - 1;
452*d8f48fbdSVijendar Mukunda 	writel(dpn_sampleinterval, amd_manager->mmio + sample_int_reg);
453*d8f48fbdSVijendar Mukunda 
454*d8f48fbdSVijendar Mukunda 	dpn_hctrl = FIELD_PREP(AMD_DPN_HCTRL_HSTOP, params->hstop);
455*d8f48fbdSVijendar Mukunda 	dpn_hctrl |= FIELD_PREP(AMD_DPN_HCTRL_HSTART, params->hstart);
456*d8f48fbdSVijendar Mukunda 	writel(dpn_hctrl, amd_manager->mmio + hctrl_dp0_reg);
457*d8f48fbdSVijendar Mukunda 
458*d8f48fbdSVijendar Mukunda 	dpn_offsetctrl = FIELD_PREP(AMD_DPN_OFFSET_CTRL_1, params->offset1);
459*d8f48fbdSVijendar Mukunda 	dpn_offsetctrl |= FIELD_PREP(AMD_DPN_OFFSET_CTRL_2, params->offset2);
460*d8f48fbdSVijendar Mukunda 	writel(dpn_offsetctrl, amd_manager->mmio + offset_reg);
461*d8f48fbdSVijendar Mukunda 
462*d8f48fbdSVijendar Mukunda 	/*
463*d8f48fbdSVijendar Mukunda 	 * lane_ctrl_ch_en_reg will be used to program lane_ctrl and ch_mask
464*d8f48fbdSVijendar Mukunda 	 * parameters.
465*d8f48fbdSVijendar Mukunda 	 */
466*d8f48fbdSVijendar Mukunda 	dpn_lanectrl = readl(amd_manager->mmio + lane_ctrl_ch_en_reg);
467*d8f48fbdSVijendar Mukunda 	u32p_replace_bits(&dpn_lanectrl, params->lane_ctrl, AMD_DPN_CH_EN_LCTRL);
468*d8f48fbdSVijendar Mukunda 	writel(dpn_lanectrl, amd_manager->mmio + lane_ctrl_ch_en_reg);
469*d8f48fbdSVijendar Mukunda 	return 0;
470*d8f48fbdSVijendar Mukunda }
471*d8f48fbdSVijendar Mukunda 
472*d8f48fbdSVijendar Mukunda static int amd_sdw_port_enable(struct sdw_bus *bus,
473*d8f48fbdSVijendar Mukunda 			       struct sdw_enable_ch *enable_ch,
474*d8f48fbdSVijendar Mukunda 			       unsigned int bank)
475*d8f48fbdSVijendar Mukunda {
476*d8f48fbdSVijendar Mukunda 	struct amd_sdw_manager *amd_manager = to_amd_sdw(bus);
477*d8f48fbdSVijendar Mukunda 	u32 dpn_ch_enable;
478*d8f48fbdSVijendar Mukunda 	u32 lane_ctrl_ch_en_reg;
479*d8f48fbdSVijendar Mukunda 
480*d8f48fbdSVijendar Mukunda 	switch (amd_manager->instance) {
481*d8f48fbdSVijendar Mukunda 	case ACP_SDW0:
482*d8f48fbdSVijendar Mukunda 		lane_ctrl_ch_en_reg = sdw0_manager_dp_reg[enable_ch->port_num].lane_ctrl_ch_en_reg;
483*d8f48fbdSVijendar Mukunda 		break;
484*d8f48fbdSVijendar Mukunda 	case ACP_SDW1:
485*d8f48fbdSVijendar Mukunda 		lane_ctrl_ch_en_reg = sdw1_manager_dp_reg[enable_ch->port_num].lane_ctrl_ch_en_reg;
486*d8f48fbdSVijendar Mukunda 		break;
487*d8f48fbdSVijendar Mukunda 	default:
488*d8f48fbdSVijendar Mukunda 		return -EINVAL;
489*d8f48fbdSVijendar Mukunda 	}
490*d8f48fbdSVijendar Mukunda 
491*d8f48fbdSVijendar Mukunda 	/*
492*d8f48fbdSVijendar Mukunda 	 * lane_ctrl_ch_en_reg will be used to program lane_ctrl and ch_mask
493*d8f48fbdSVijendar Mukunda 	 * parameters.
494*d8f48fbdSVijendar Mukunda 	 */
495*d8f48fbdSVijendar Mukunda 	dpn_ch_enable = readl(amd_manager->mmio + lane_ctrl_ch_en_reg);
496*d8f48fbdSVijendar Mukunda 	u32p_replace_bits(&dpn_ch_enable, enable_ch->ch_mask, AMD_DPN_CH_EN_CHMASK);
497*d8f48fbdSVijendar Mukunda 	if (enable_ch->enable)
498*d8f48fbdSVijendar Mukunda 		writel(dpn_ch_enable, amd_manager->mmio + lane_ctrl_ch_en_reg);
499*d8f48fbdSVijendar Mukunda 	else
500*d8f48fbdSVijendar Mukunda 		writel(0, amd_manager->mmio + lane_ctrl_ch_en_reg);
501*d8f48fbdSVijendar Mukunda 	return 0;
502*d8f48fbdSVijendar Mukunda }
503*d8f48fbdSVijendar Mukunda 
504*d8f48fbdSVijendar Mukunda static int sdw_master_read_amd_prop(struct sdw_bus *bus)
505*d8f48fbdSVijendar Mukunda {
506*d8f48fbdSVijendar Mukunda 	struct amd_sdw_manager *amd_manager = to_amd_sdw(bus);
507*d8f48fbdSVijendar Mukunda 	struct fwnode_handle *link;
508*d8f48fbdSVijendar Mukunda 	struct sdw_master_prop *prop;
509*d8f48fbdSVijendar Mukunda 	u32 quirk_mask = 0;
510*d8f48fbdSVijendar Mukunda 	u32 wake_en_mask = 0;
511*d8f48fbdSVijendar Mukunda 	u32 power_mode_mask = 0;
512*d8f48fbdSVijendar Mukunda 	char name[32];
513*d8f48fbdSVijendar Mukunda 
514*d8f48fbdSVijendar Mukunda 	prop = &bus->prop;
515*d8f48fbdSVijendar Mukunda 	/* Find manager handle */
516*d8f48fbdSVijendar Mukunda 	snprintf(name, sizeof(name), "mipi-sdw-link-%d-subproperties", bus->link_id);
517*d8f48fbdSVijendar Mukunda 	link = device_get_named_child_node(bus->dev, name);
518*d8f48fbdSVijendar Mukunda 	if (!link) {
519*d8f48fbdSVijendar Mukunda 		dev_err(bus->dev, "Manager node %s not found\n", name);
520*d8f48fbdSVijendar Mukunda 		return -EIO;
521*d8f48fbdSVijendar Mukunda 	}
522*d8f48fbdSVijendar Mukunda 	fwnode_property_read_u32(link, "amd-sdw-enable", &quirk_mask);
523*d8f48fbdSVijendar Mukunda 	if (!(quirk_mask & AMD_SDW_QUIRK_MASK_BUS_ENABLE))
524*d8f48fbdSVijendar Mukunda 		prop->hw_disabled = true;
525*d8f48fbdSVijendar Mukunda 	prop->quirks = SDW_MASTER_QUIRKS_CLEAR_INITIAL_CLASH |
526*d8f48fbdSVijendar Mukunda 		       SDW_MASTER_QUIRKS_CLEAR_INITIAL_PARITY;
527*d8f48fbdSVijendar Mukunda 
528*d8f48fbdSVijendar Mukunda 	fwnode_property_read_u32(link, "amd-sdw-wakeup-enable", &wake_en_mask);
529*d8f48fbdSVijendar Mukunda 	amd_manager->wake_en_mask = wake_en_mask;
530*d8f48fbdSVijendar Mukunda 	fwnode_property_read_u32(link, "amd-sdw-power-mode", &power_mode_mask);
531*d8f48fbdSVijendar Mukunda 	amd_manager->power_mode_mask = power_mode_mask;
532*d8f48fbdSVijendar Mukunda 	return 0;
533*d8f48fbdSVijendar Mukunda }
534*d8f48fbdSVijendar Mukunda 
535*d8f48fbdSVijendar Mukunda static int amd_prop_read(struct sdw_bus *bus)
536*d8f48fbdSVijendar Mukunda {
537*d8f48fbdSVijendar Mukunda 	sdw_master_read_prop(bus);
538*d8f48fbdSVijendar Mukunda 	sdw_master_read_amd_prop(bus);
539*d8f48fbdSVijendar Mukunda 	return 0;
540*d8f48fbdSVijendar Mukunda }
541*d8f48fbdSVijendar Mukunda 
542*d8f48fbdSVijendar Mukunda static const struct sdw_master_port_ops amd_sdw_port_ops = {
543*d8f48fbdSVijendar Mukunda 	.dpn_set_port_params = amd_sdw_port_params,
544*d8f48fbdSVijendar Mukunda 	.dpn_set_port_transport_params = amd_sdw_transport_params,
545*d8f48fbdSVijendar Mukunda 	.dpn_port_enable_ch = amd_sdw_port_enable,
546*d8f48fbdSVijendar Mukunda };
547*d8f48fbdSVijendar Mukunda 
548*d8f48fbdSVijendar Mukunda static const struct sdw_master_ops amd_sdw_ops = {
549*d8f48fbdSVijendar Mukunda 	.read_prop = amd_prop_read,
550*d8f48fbdSVijendar Mukunda 	.xfer_msg = amd_sdw_xfer_msg,
551*d8f48fbdSVijendar Mukunda 	.read_ping_status = amd_sdw_read_ping_status,
552*d8f48fbdSVijendar Mukunda };
553*d8f48fbdSVijendar Mukunda 
554*d8f48fbdSVijendar Mukunda static void amd_sdw_probe_work(struct work_struct *work)
555*d8f48fbdSVijendar Mukunda {
556*d8f48fbdSVijendar Mukunda 	struct amd_sdw_manager *amd_manager = container_of(work, struct amd_sdw_manager,
557*d8f48fbdSVijendar Mukunda 							   probe_work);
558*d8f48fbdSVijendar Mukunda 	struct sdw_master_prop *prop;
559*d8f48fbdSVijendar Mukunda 	int ret;
560*d8f48fbdSVijendar Mukunda 
561*d8f48fbdSVijendar Mukunda 	prop = &amd_manager->bus.prop;
562*d8f48fbdSVijendar Mukunda 	if (!prop->hw_disabled) {
563*d8f48fbdSVijendar Mukunda 		amd_enable_sdw_pads(amd_manager);
564*d8f48fbdSVijendar Mukunda 		ret = amd_init_sdw_manager(amd_manager);
565*d8f48fbdSVijendar Mukunda 		if (ret)
566*d8f48fbdSVijendar Mukunda 			return;
567*d8f48fbdSVijendar Mukunda 		amd_enable_sdw_interrupts(amd_manager);
568*d8f48fbdSVijendar Mukunda 		ret = amd_enable_sdw_manager(amd_manager);
569*d8f48fbdSVijendar Mukunda 		if (ret)
570*d8f48fbdSVijendar Mukunda 			return;
571*d8f48fbdSVijendar Mukunda 		amd_sdw_set_frameshape(amd_manager);
572*d8f48fbdSVijendar Mukunda 	}
573*d8f48fbdSVijendar Mukunda }
574*d8f48fbdSVijendar Mukunda 
575*d8f48fbdSVijendar Mukunda static int amd_sdw_manager_probe(struct platform_device *pdev)
576*d8f48fbdSVijendar Mukunda {
577*d8f48fbdSVijendar Mukunda 	const struct acp_sdw_pdata *pdata = pdev->dev.platform_data;
578*d8f48fbdSVijendar Mukunda 	struct resource *res;
579*d8f48fbdSVijendar Mukunda 	struct device *dev = &pdev->dev;
580*d8f48fbdSVijendar Mukunda 	struct sdw_master_prop *prop;
581*d8f48fbdSVijendar Mukunda 	struct sdw_bus_params *params;
582*d8f48fbdSVijendar Mukunda 	struct amd_sdw_manager *amd_manager;
583*d8f48fbdSVijendar Mukunda 	int ret;
584*d8f48fbdSVijendar Mukunda 
585*d8f48fbdSVijendar Mukunda 	amd_manager = devm_kzalloc(dev, sizeof(struct amd_sdw_manager), GFP_KERNEL);
586*d8f48fbdSVijendar Mukunda 	if (!amd_manager)
587*d8f48fbdSVijendar Mukunda 		return -ENOMEM;
588*d8f48fbdSVijendar Mukunda 
589*d8f48fbdSVijendar Mukunda 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
590*d8f48fbdSVijendar Mukunda 	if (!res)
591*d8f48fbdSVijendar Mukunda 		return -ENOMEM;
592*d8f48fbdSVijendar Mukunda 
593*d8f48fbdSVijendar Mukunda 	amd_manager->acp_mmio = devm_ioremap(dev, res->start, resource_size(res));
594*d8f48fbdSVijendar Mukunda 	if (IS_ERR(amd_manager->mmio)) {
595*d8f48fbdSVijendar Mukunda 		dev_err(dev, "mmio not found\n");
596*d8f48fbdSVijendar Mukunda 		return PTR_ERR(amd_manager->mmio);
597*d8f48fbdSVijendar Mukunda 	}
598*d8f48fbdSVijendar Mukunda 	amd_manager->instance = pdata->instance;
599*d8f48fbdSVijendar Mukunda 	amd_manager->mmio = amd_manager->acp_mmio +
600*d8f48fbdSVijendar Mukunda 			    (amd_manager->instance * SDW_MANAGER_REG_OFFSET);
601*d8f48fbdSVijendar Mukunda 	amd_manager->acp_sdw_lock = pdata->acp_sdw_lock;
602*d8f48fbdSVijendar Mukunda 	amd_manager->cols_index = sdw_find_col_index(AMD_SDW_DEFAULT_COLUMNS);
603*d8f48fbdSVijendar Mukunda 	amd_manager->rows_index = sdw_find_row_index(AMD_SDW_DEFAULT_ROWS);
604*d8f48fbdSVijendar Mukunda 	amd_manager->dev = dev;
605*d8f48fbdSVijendar Mukunda 	amd_manager->bus.ops = &amd_sdw_ops;
606*d8f48fbdSVijendar Mukunda 	amd_manager->bus.port_ops = &amd_sdw_port_ops;
607*d8f48fbdSVijendar Mukunda 	amd_manager->bus.compute_params = &amd_sdw_compute_params;
608*d8f48fbdSVijendar Mukunda 	amd_manager->bus.clk_stop_timeout = 200;
609*d8f48fbdSVijendar Mukunda 	amd_manager->bus.link_id = amd_manager->instance;
610*d8f48fbdSVijendar Mukunda 
611*d8f48fbdSVijendar Mukunda 	switch (amd_manager->instance) {
612*d8f48fbdSVijendar Mukunda 	case ACP_SDW0:
613*d8f48fbdSVijendar Mukunda 		amd_manager->num_dout_ports = AMD_SDW0_MAX_TX_PORTS;
614*d8f48fbdSVijendar Mukunda 		amd_manager->num_din_ports = AMD_SDW0_MAX_RX_PORTS;
615*d8f48fbdSVijendar Mukunda 		break;
616*d8f48fbdSVijendar Mukunda 	case ACP_SDW1:
617*d8f48fbdSVijendar Mukunda 		amd_manager->num_dout_ports = AMD_SDW1_MAX_TX_PORTS;
618*d8f48fbdSVijendar Mukunda 		amd_manager->num_din_ports = AMD_SDW1_MAX_RX_PORTS;
619*d8f48fbdSVijendar Mukunda 		break;
620*d8f48fbdSVijendar Mukunda 	default:
621*d8f48fbdSVijendar Mukunda 		return -EINVAL;
622*d8f48fbdSVijendar Mukunda 	}
623*d8f48fbdSVijendar Mukunda 
624*d8f48fbdSVijendar Mukunda 	amd_manager->reg_mask = &sdw_manager_reg_mask_array[amd_manager->instance];
625*d8f48fbdSVijendar Mukunda 	params = &amd_manager->bus.params;
626*d8f48fbdSVijendar Mukunda 	params->max_dr_freq = AMD_SDW_DEFAULT_CLK_FREQ * 2;
627*d8f48fbdSVijendar Mukunda 	params->curr_dr_freq = AMD_SDW_DEFAULT_CLK_FREQ * 2;
628*d8f48fbdSVijendar Mukunda 	params->col = AMD_SDW_DEFAULT_COLUMNS;
629*d8f48fbdSVijendar Mukunda 	params->row = AMD_SDW_DEFAULT_ROWS;
630*d8f48fbdSVijendar Mukunda 	prop = &amd_manager->bus.prop;
631*d8f48fbdSVijendar Mukunda 	prop->clk_freq = &amd_sdw_freq_tbl[0];
632*d8f48fbdSVijendar Mukunda 	prop->mclk_freq = AMD_SDW_BUS_BASE_FREQ;
633*d8f48fbdSVijendar Mukunda 
634*d8f48fbdSVijendar Mukunda 	ret = sdw_bus_master_add(&amd_manager->bus, dev, dev->fwnode);
635*d8f48fbdSVijendar Mukunda 	if (ret) {
636*d8f48fbdSVijendar Mukunda 		dev_err(dev, "Failed to register SoundWire manager(%d)\n", ret);
637*d8f48fbdSVijendar Mukunda 		return ret;
638*d8f48fbdSVijendar Mukunda 	}
639*d8f48fbdSVijendar Mukunda 	dev_set_drvdata(dev, amd_manager);
640*d8f48fbdSVijendar Mukunda 	INIT_WORK(&amd_manager->probe_work, amd_sdw_probe_work);
641*d8f48fbdSVijendar Mukunda 	/*
642*d8f48fbdSVijendar Mukunda 	 * Instead of having lengthy probe sequence, use deferred probe.
643*d8f48fbdSVijendar Mukunda 	 */
644*d8f48fbdSVijendar Mukunda 	schedule_work(&amd_manager->probe_work);
645*d8f48fbdSVijendar Mukunda 	return 0;
646*d8f48fbdSVijendar Mukunda }
647*d8f48fbdSVijendar Mukunda 
648*d8f48fbdSVijendar Mukunda static int amd_sdw_manager_remove(struct platform_device *pdev)
649*d8f48fbdSVijendar Mukunda {
650*d8f48fbdSVijendar Mukunda 	struct amd_sdw_manager *amd_manager = dev_get_drvdata(&pdev->dev);
651*d8f48fbdSVijendar Mukunda 
652*d8f48fbdSVijendar Mukunda 	cancel_work_sync(&amd_manager->probe_work);
653*d8f48fbdSVijendar Mukunda 	amd_disable_sdw_interrupts(amd_manager);
654*d8f48fbdSVijendar Mukunda 	sdw_bus_master_delete(&amd_manager->bus);
655*d8f48fbdSVijendar Mukunda 	return amd_disable_sdw_manager(amd_manager);
656*d8f48fbdSVijendar Mukunda }
657*d8f48fbdSVijendar Mukunda 
658*d8f48fbdSVijendar Mukunda static struct platform_driver amd_sdw_driver = {
659*d8f48fbdSVijendar Mukunda 	.probe	= &amd_sdw_manager_probe,
660*d8f48fbdSVijendar Mukunda 	.remove = &amd_sdw_manager_remove,
661*d8f48fbdSVijendar Mukunda 	.driver = {
662*d8f48fbdSVijendar Mukunda 		.name	= "amd_sdw_manager",
663*d8f48fbdSVijendar Mukunda 	}
664*d8f48fbdSVijendar Mukunda };
665*d8f48fbdSVijendar Mukunda module_platform_driver(amd_sdw_driver);
666*d8f48fbdSVijendar Mukunda 
667*d8f48fbdSVijendar Mukunda MODULE_AUTHOR("Vijendar.Mukunda@amd.com");
668*d8f48fbdSVijendar Mukunda MODULE_DESCRIPTION("AMD SoundWire driver");
669*d8f48fbdSVijendar Mukunda MODULE_LICENSE("GPL");
670*d8f48fbdSVijendar Mukunda MODULE_ALIAS("platform:" DRV_NAME);
671