xref: /openbmc/linux/drivers/soundwire/amd_manager.c (revision 65f93e4096a07abd41acf0d240715bd8c7ef7eeb)
1d8f48fbdSVijendar Mukunda // SPDX-License-Identifier: GPL-2.0+
2d8f48fbdSVijendar Mukunda /*
3d8f48fbdSVijendar Mukunda  * SoundWire AMD Manager driver
4d8f48fbdSVijendar Mukunda  *
5d8f48fbdSVijendar Mukunda  * Copyright 2023 Advanced Micro Devices, Inc.
6d8f48fbdSVijendar Mukunda  */
7d8f48fbdSVijendar Mukunda 
8d8f48fbdSVijendar Mukunda #include <linux/completion.h>
9d8f48fbdSVijendar Mukunda #include <linux/device.h>
10d8f48fbdSVijendar Mukunda #include <linux/io.h>
11d8f48fbdSVijendar Mukunda #include <linux/jiffies.h>
12d8f48fbdSVijendar Mukunda #include <linux/kernel.h>
13d8f48fbdSVijendar Mukunda #include <linux/module.h>
14d8f48fbdSVijendar Mukunda #include <linux/slab.h>
15d8f48fbdSVijendar Mukunda #include <linux/soundwire/sdw.h>
16d8f48fbdSVijendar Mukunda #include <linux/soundwire/sdw_registers.h>
17d8f48fbdSVijendar Mukunda #include <linux/wait.h>
18d8f48fbdSVijendar Mukunda #include <sound/pcm_params.h>
19d8f48fbdSVijendar Mukunda #include <sound/soc.h>
20d8f48fbdSVijendar Mukunda #include "bus.h"
21d8f48fbdSVijendar Mukunda #include "amd_manager.h"
22d8f48fbdSVijendar Mukunda 
23d8f48fbdSVijendar Mukunda #define DRV_NAME "amd_sdw_manager"
24d8f48fbdSVijendar Mukunda 
25d8f48fbdSVijendar Mukunda #define to_amd_sdw(b)	container_of(b, struct amd_sdw_manager, bus)
26d8f48fbdSVijendar Mukunda 
27d8f48fbdSVijendar Mukunda static void amd_enable_sdw_pads(struct amd_sdw_manager *amd_manager)
28d8f48fbdSVijendar Mukunda {
29d8f48fbdSVijendar Mukunda 	u32 sw_pad_pulldown_val;
30d8f48fbdSVijendar Mukunda 	u32 val;
31d8f48fbdSVijendar Mukunda 
32d8f48fbdSVijendar Mukunda 	mutex_lock(amd_manager->acp_sdw_lock);
33d8f48fbdSVijendar Mukunda 	val = readl(amd_manager->acp_mmio + ACP_SW_PAD_KEEPER_EN);
34d8f48fbdSVijendar Mukunda 	val |= amd_manager->reg_mask->sw_pad_enable_mask;
35d8f48fbdSVijendar Mukunda 	writel(val, amd_manager->acp_mmio + ACP_SW_PAD_KEEPER_EN);
36d8f48fbdSVijendar Mukunda 	usleep_range(1000, 1500);
37d8f48fbdSVijendar Mukunda 
38d8f48fbdSVijendar Mukunda 	sw_pad_pulldown_val = readl(amd_manager->acp_mmio + ACP_PAD_PULLDOWN_CTRL);
39d8f48fbdSVijendar Mukunda 	sw_pad_pulldown_val &= amd_manager->reg_mask->sw_pad_pulldown_mask;
40d8f48fbdSVijendar Mukunda 	writel(sw_pad_pulldown_val, amd_manager->acp_mmio + ACP_PAD_PULLDOWN_CTRL);
41d8f48fbdSVijendar Mukunda 	mutex_unlock(amd_manager->acp_sdw_lock);
42d8f48fbdSVijendar Mukunda }
43d8f48fbdSVijendar Mukunda 
44d8f48fbdSVijendar Mukunda static int amd_init_sdw_manager(struct amd_sdw_manager *amd_manager)
45d8f48fbdSVijendar Mukunda {
46d8f48fbdSVijendar Mukunda 	u32 val;
47d8f48fbdSVijendar Mukunda 	int ret;
48d8f48fbdSVijendar Mukunda 
49d8f48fbdSVijendar Mukunda 	writel(AMD_SDW_ENABLE, amd_manager->mmio + ACP_SW_EN);
50d8f48fbdSVijendar Mukunda 	ret = readl_poll_timeout(amd_manager->mmio + ACP_SW_EN_STATUS, val, val, ACP_DELAY_US,
51d8f48fbdSVijendar Mukunda 				 AMD_SDW_TIMEOUT);
52d8f48fbdSVijendar Mukunda 	if (ret)
53d8f48fbdSVijendar Mukunda 		return ret;
54d8f48fbdSVijendar Mukunda 
55d8f48fbdSVijendar Mukunda 	/* SoundWire manager bus reset */
56d8f48fbdSVijendar Mukunda 	writel(AMD_SDW_BUS_RESET_REQ, amd_manager->mmio + ACP_SW_BUS_RESET_CTRL);
57d8f48fbdSVijendar Mukunda 	ret = readl_poll_timeout(amd_manager->mmio + ACP_SW_BUS_RESET_CTRL, val,
58d8f48fbdSVijendar Mukunda 				 (val & AMD_SDW_BUS_RESET_DONE), ACP_DELAY_US, AMD_SDW_TIMEOUT);
59d8f48fbdSVijendar Mukunda 	if (ret)
60d8f48fbdSVijendar Mukunda 		return ret;
61d8f48fbdSVijendar Mukunda 
62d8f48fbdSVijendar Mukunda 	writel(AMD_SDW_BUS_RESET_CLEAR_REQ, amd_manager->mmio + ACP_SW_BUS_RESET_CTRL);
63d8f48fbdSVijendar Mukunda 	ret = readl_poll_timeout(amd_manager->mmio + ACP_SW_BUS_RESET_CTRL, val, !val,
64d8f48fbdSVijendar Mukunda 				 ACP_DELAY_US, AMD_SDW_TIMEOUT);
65d8f48fbdSVijendar Mukunda 	if (ret) {
66d8f48fbdSVijendar Mukunda 		dev_err(amd_manager->dev, "Failed to reset SoundWire manager instance%d\n",
67d8f48fbdSVijendar Mukunda 			amd_manager->instance);
68d8f48fbdSVijendar Mukunda 		return ret;
69d8f48fbdSVijendar Mukunda 	}
70d8f48fbdSVijendar Mukunda 
71d8f48fbdSVijendar Mukunda 	writel(AMD_SDW_DISABLE, amd_manager->mmio + ACP_SW_EN);
72d8f48fbdSVijendar Mukunda 	return readl_poll_timeout(amd_manager->mmio + ACP_SW_EN_STATUS, val, !val, ACP_DELAY_US,
73d8f48fbdSVijendar Mukunda 				  AMD_SDW_TIMEOUT);
74d8f48fbdSVijendar Mukunda }
75d8f48fbdSVijendar Mukunda 
76d8f48fbdSVijendar Mukunda static int amd_enable_sdw_manager(struct amd_sdw_manager *amd_manager)
77d8f48fbdSVijendar Mukunda {
78d8f48fbdSVijendar Mukunda 	u32 val;
79d8f48fbdSVijendar Mukunda 
80d8f48fbdSVijendar Mukunda 	writel(AMD_SDW_ENABLE, amd_manager->mmio + ACP_SW_EN);
81d8f48fbdSVijendar Mukunda 	return readl_poll_timeout(amd_manager->mmio + ACP_SW_EN_STATUS, val, val, ACP_DELAY_US,
82d8f48fbdSVijendar Mukunda 				  AMD_SDW_TIMEOUT);
83d8f48fbdSVijendar Mukunda }
84d8f48fbdSVijendar Mukunda 
85d8f48fbdSVijendar Mukunda static int amd_disable_sdw_manager(struct amd_sdw_manager *amd_manager)
86d8f48fbdSVijendar Mukunda {
87d8f48fbdSVijendar Mukunda 	u32 val;
88d8f48fbdSVijendar Mukunda 
89d8f48fbdSVijendar Mukunda 	writel(AMD_SDW_DISABLE, amd_manager->mmio + ACP_SW_EN);
90d8f48fbdSVijendar Mukunda 	/*
91d8f48fbdSVijendar Mukunda 	 * After invoking manager disable sequence, check whether
92d8f48fbdSVijendar Mukunda 	 * manager has executed clock stop sequence. In this case,
93d8f48fbdSVijendar Mukunda 	 * manager should ignore checking enable status register.
94d8f48fbdSVijendar Mukunda 	 */
95d8f48fbdSVijendar Mukunda 	val = readl(amd_manager->mmio + ACP_SW_CLK_RESUME_CTRL);
96d8f48fbdSVijendar Mukunda 	if (val)
97d8f48fbdSVijendar Mukunda 		return 0;
98d8f48fbdSVijendar Mukunda 	return readl_poll_timeout(amd_manager->mmio + ACP_SW_EN_STATUS, val, !val, ACP_DELAY_US,
99d8f48fbdSVijendar Mukunda 				  AMD_SDW_TIMEOUT);
100d8f48fbdSVijendar Mukunda }
101d8f48fbdSVijendar Mukunda 
102d8f48fbdSVijendar Mukunda static void amd_enable_sdw_interrupts(struct amd_sdw_manager *amd_manager)
103d8f48fbdSVijendar Mukunda {
104d8f48fbdSVijendar Mukunda 	struct sdw_manager_reg_mask *reg_mask = amd_manager->reg_mask;
105d8f48fbdSVijendar Mukunda 	u32 val;
106d8f48fbdSVijendar Mukunda 
107d8f48fbdSVijendar Mukunda 	mutex_lock(amd_manager->acp_sdw_lock);
108d8f48fbdSVijendar Mukunda 	val = readl(amd_manager->acp_mmio + ACP_EXTERNAL_INTR_CNTL(amd_manager->instance));
109d8f48fbdSVijendar Mukunda 	val |= reg_mask->acp_sdw_intr_mask;
110d8f48fbdSVijendar Mukunda 	writel(val, amd_manager->acp_mmio + ACP_EXTERNAL_INTR_CNTL(amd_manager->instance));
111d8f48fbdSVijendar Mukunda 	mutex_unlock(amd_manager->acp_sdw_lock);
112d8f48fbdSVijendar Mukunda 
113d8f48fbdSVijendar Mukunda 	writel(AMD_SDW_IRQ_MASK_0TO7, amd_manager->mmio +
114d8f48fbdSVijendar Mukunda 		       ACP_SW_STATE_CHANGE_STATUS_MASK_0TO7);
115d8f48fbdSVijendar Mukunda 	writel(AMD_SDW_IRQ_MASK_8TO11, amd_manager->mmio +
116d8f48fbdSVijendar Mukunda 		       ACP_SW_STATE_CHANGE_STATUS_MASK_8TO11);
117d8f48fbdSVijendar Mukunda 	writel(AMD_SDW_IRQ_ERROR_MASK, amd_manager->mmio + ACP_SW_ERROR_INTR_MASK);
118d8f48fbdSVijendar Mukunda }
119d8f48fbdSVijendar Mukunda 
120d8f48fbdSVijendar Mukunda static void amd_disable_sdw_interrupts(struct amd_sdw_manager *amd_manager)
121d8f48fbdSVijendar Mukunda {
122d8f48fbdSVijendar Mukunda 	struct sdw_manager_reg_mask *reg_mask = amd_manager->reg_mask;
123d8f48fbdSVijendar Mukunda 	u32 val;
124d8f48fbdSVijendar Mukunda 
125d8f48fbdSVijendar Mukunda 	mutex_lock(amd_manager->acp_sdw_lock);
126d8f48fbdSVijendar Mukunda 	val = readl(amd_manager->acp_mmio + ACP_EXTERNAL_INTR_CNTL(amd_manager->instance));
127d8f48fbdSVijendar Mukunda 	val &= ~reg_mask->acp_sdw_intr_mask;
128d8f48fbdSVijendar Mukunda 	writel(val, amd_manager->acp_mmio + ACP_EXTERNAL_INTR_CNTL(amd_manager->instance));
129d8f48fbdSVijendar Mukunda 	mutex_unlock(amd_manager->acp_sdw_lock);
130d8f48fbdSVijendar Mukunda 
131d8f48fbdSVijendar Mukunda 	writel(0x00, amd_manager->mmio + ACP_SW_STATE_CHANGE_STATUS_MASK_0TO7);
132d8f48fbdSVijendar Mukunda 	writel(0x00, amd_manager->mmio + ACP_SW_STATE_CHANGE_STATUS_MASK_8TO11);
133d8f48fbdSVijendar Mukunda 	writel(0x00, amd_manager->mmio + ACP_SW_ERROR_INTR_MASK);
134d8f48fbdSVijendar Mukunda }
135d8f48fbdSVijendar Mukunda 
136d8f48fbdSVijendar Mukunda static void amd_sdw_set_frameshape(struct amd_sdw_manager *amd_manager)
137d8f48fbdSVijendar Mukunda {
138d8f48fbdSVijendar Mukunda 	u32 frame_size;
139d8f48fbdSVijendar Mukunda 
140d8f48fbdSVijendar Mukunda 	frame_size = (amd_manager->rows_index << 3) | amd_manager->cols_index;
141d8f48fbdSVijendar Mukunda 	writel(frame_size, amd_manager->mmio + ACP_SW_FRAMESIZE);
142d8f48fbdSVijendar Mukunda }
143d8f48fbdSVijendar Mukunda 
144d8f48fbdSVijendar Mukunda static void amd_sdw_ctl_word_prep(u32 *lower_word, u32 *upper_word, struct sdw_msg *msg,
145d8f48fbdSVijendar Mukunda 				  int cmd_offset)
146d8f48fbdSVijendar Mukunda {
147d8f48fbdSVijendar Mukunda 	u32 upper_data;
148d8f48fbdSVijendar Mukunda 	u32 lower_data = 0;
149d8f48fbdSVijendar Mukunda 	u16 addr;
150d8f48fbdSVijendar Mukunda 	u8 upper_addr, lower_addr;
151d8f48fbdSVijendar Mukunda 	u8 data = 0;
152d8f48fbdSVijendar Mukunda 
153d8f48fbdSVijendar Mukunda 	addr = msg->addr + cmd_offset;
154d8f48fbdSVijendar Mukunda 	upper_addr = (addr & 0xFF00) >> 8;
155d8f48fbdSVijendar Mukunda 	lower_addr = addr & 0xFF;
156d8f48fbdSVijendar Mukunda 
157d8f48fbdSVijendar Mukunda 	if (msg->flags == SDW_MSG_FLAG_WRITE)
158d8f48fbdSVijendar Mukunda 		data = msg->buf[cmd_offset];
159d8f48fbdSVijendar Mukunda 
160d8f48fbdSVijendar Mukunda 	upper_data = FIELD_PREP(AMD_SDW_MCP_CMD_DEV_ADDR, msg->dev_num);
161d8f48fbdSVijendar Mukunda 	upper_data |= FIELD_PREP(AMD_SDW_MCP_CMD_COMMAND, msg->flags + 2);
162d8f48fbdSVijendar Mukunda 	upper_data |= FIELD_PREP(AMD_SDW_MCP_CMD_REG_ADDR_HIGH, upper_addr);
163d8f48fbdSVijendar Mukunda 	lower_data |= FIELD_PREP(AMD_SDW_MCP_CMD_REG_ADDR_LOW, lower_addr);
164d8f48fbdSVijendar Mukunda 	lower_data |= FIELD_PREP(AMD_SDW_MCP_CMD_REG_DATA, data);
165d8f48fbdSVijendar Mukunda 
166d8f48fbdSVijendar Mukunda 	*upper_word = upper_data;
167d8f48fbdSVijendar Mukunda 	*lower_word = lower_data;
168d8f48fbdSVijendar Mukunda }
169d8f48fbdSVijendar Mukunda 
170d8f48fbdSVijendar Mukunda static u64 amd_sdw_send_cmd_get_resp(struct amd_sdw_manager *amd_manager, u32 lower_data,
171d8f48fbdSVijendar Mukunda 				     u32 upper_data)
172d8f48fbdSVijendar Mukunda {
173d8f48fbdSVijendar Mukunda 	u64 resp;
174d8f48fbdSVijendar Mukunda 	u32 lower_resp, upper_resp;
175d8f48fbdSVijendar Mukunda 	u32 sts;
176d8f48fbdSVijendar Mukunda 	int ret;
177d8f48fbdSVijendar Mukunda 
178d8f48fbdSVijendar Mukunda 	ret = readl_poll_timeout(amd_manager->mmio + ACP_SW_IMM_CMD_STS, sts,
179d8f48fbdSVijendar Mukunda 				 !(sts & AMD_SDW_IMM_CMD_BUSY), ACP_DELAY_US, AMD_SDW_TIMEOUT);
180d8f48fbdSVijendar Mukunda 	if (ret) {
181d8f48fbdSVijendar Mukunda 		dev_err(amd_manager->dev, "SDW%x previous cmd status clear failed\n",
182d8f48fbdSVijendar Mukunda 			amd_manager->instance);
183d8f48fbdSVijendar Mukunda 		return ret;
184d8f48fbdSVijendar Mukunda 	}
185d8f48fbdSVijendar Mukunda 
186d8f48fbdSVijendar Mukunda 	if (sts & AMD_SDW_IMM_RES_VALID) {
187d8f48fbdSVijendar Mukunda 		dev_err(amd_manager->dev, "SDW%x manager is in bad state\n", amd_manager->instance);
188d8f48fbdSVijendar Mukunda 		writel(0x00, amd_manager->mmio + ACP_SW_IMM_CMD_STS);
189d8f48fbdSVijendar Mukunda 	}
190d8f48fbdSVijendar Mukunda 	writel(upper_data, amd_manager->mmio + ACP_SW_IMM_CMD_UPPER_WORD);
191d8f48fbdSVijendar Mukunda 	writel(lower_data, amd_manager->mmio + ACP_SW_IMM_CMD_LOWER_QWORD);
192d8f48fbdSVijendar Mukunda 
193d8f48fbdSVijendar Mukunda 	ret = readl_poll_timeout(amd_manager->mmio + ACP_SW_IMM_CMD_STS, sts,
194d8f48fbdSVijendar Mukunda 				 (sts & AMD_SDW_IMM_RES_VALID), ACP_DELAY_US, AMD_SDW_TIMEOUT);
195d8f48fbdSVijendar Mukunda 	if (ret) {
196d8f48fbdSVijendar Mukunda 		dev_err(amd_manager->dev, "SDW%x cmd response timeout occurred\n",
197d8f48fbdSVijendar Mukunda 			amd_manager->instance);
198d8f48fbdSVijendar Mukunda 		return ret;
199d8f48fbdSVijendar Mukunda 	}
200d8f48fbdSVijendar Mukunda 	upper_resp = readl(amd_manager->mmio + ACP_SW_IMM_RESP_UPPER_WORD);
201d8f48fbdSVijendar Mukunda 	lower_resp = readl(amd_manager->mmio + ACP_SW_IMM_RESP_LOWER_QWORD);
202d8f48fbdSVijendar Mukunda 
203d8f48fbdSVijendar Mukunda 	writel(AMD_SDW_IMM_RES_VALID, amd_manager->mmio + ACP_SW_IMM_CMD_STS);
204d8f48fbdSVijendar Mukunda 	ret = readl_poll_timeout(amd_manager->mmio + ACP_SW_IMM_CMD_STS, sts,
205d8f48fbdSVijendar Mukunda 				 !(sts & AMD_SDW_IMM_RES_VALID), ACP_DELAY_US, AMD_SDW_TIMEOUT);
206d8f48fbdSVijendar Mukunda 	if (ret) {
207d8f48fbdSVijendar Mukunda 		dev_err(amd_manager->dev, "SDW%x cmd status retry failed\n",
208d8f48fbdSVijendar Mukunda 			amd_manager->instance);
209d8f48fbdSVijendar Mukunda 		return ret;
210d8f48fbdSVijendar Mukunda 	}
211d8f48fbdSVijendar Mukunda 	resp = upper_resp;
212d8f48fbdSVijendar Mukunda 	resp = (resp << 32) | lower_resp;
213d8f48fbdSVijendar Mukunda 	return resp;
214d8f48fbdSVijendar Mukunda }
215d8f48fbdSVijendar Mukunda 
216d8f48fbdSVijendar Mukunda static enum sdw_command_response
217d8f48fbdSVijendar Mukunda amd_program_scp_addr(struct amd_sdw_manager *amd_manager, struct sdw_msg *msg)
218d8f48fbdSVijendar Mukunda {
219d8f48fbdSVijendar Mukunda 	struct sdw_msg scp_msg = {0};
220d8f48fbdSVijendar Mukunda 	u64 response_buf[2] = {0};
221d8f48fbdSVijendar Mukunda 	u32 upper_data = 0, lower_data = 0;
222d8f48fbdSVijendar Mukunda 	int index;
223d8f48fbdSVijendar Mukunda 
224d8f48fbdSVijendar Mukunda 	scp_msg.dev_num = msg->dev_num;
225d8f48fbdSVijendar Mukunda 	scp_msg.addr = SDW_SCP_ADDRPAGE1;
226d8f48fbdSVijendar Mukunda 	scp_msg.buf = &msg->addr_page1;
227d8f48fbdSVijendar Mukunda 	scp_msg.flags = SDW_MSG_FLAG_WRITE;
228d8f48fbdSVijendar Mukunda 	amd_sdw_ctl_word_prep(&lower_data, &upper_data, &scp_msg, 0);
229d8f48fbdSVijendar Mukunda 	response_buf[0] = amd_sdw_send_cmd_get_resp(amd_manager, lower_data, upper_data);
230d8f48fbdSVijendar Mukunda 	scp_msg.addr = SDW_SCP_ADDRPAGE2;
231d8f48fbdSVijendar Mukunda 	scp_msg.buf = &msg->addr_page2;
232d8f48fbdSVijendar Mukunda 	amd_sdw_ctl_word_prep(&lower_data, &upper_data, &scp_msg, 0);
233d8f48fbdSVijendar Mukunda 	response_buf[1] = amd_sdw_send_cmd_get_resp(amd_manager, lower_data, upper_data);
234d8f48fbdSVijendar Mukunda 
235d8f48fbdSVijendar Mukunda 	for (index = 0; index < 2; index++) {
236d8f48fbdSVijendar Mukunda 		if (response_buf[index] == -ETIMEDOUT) {
237d8f48fbdSVijendar Mukunda 			dev_err_ratelimited(amd_manager->dev,
238d8f48fbdSVijendar Mukunda 					    "SCP_addrpage command timeout for Slave %d\n",
239d8f48fbdSVijendar Mukunda 					    msg->dev_num);
240d8f48fbdSVijendar Mukunda 			return SDW_CMD_TIMEOUT;
241d8f48fbdSVijendar Mukunda 		} else if (!(response_buf[index] & AMD_SDW_MCP_RESP_ACK)) {
242d8f48fbdSVijendar Mukunda 			if (response_buf[index] & AMD_SDW_MCP_RESP_NACK) {
243d8f48fbdSVijendar Mukunda 				dev_err_ratelimited(amd_manager->dev,
244d8f48fbdSVijendar Mukunda 						    "SCP_addrpage NACKed for Slave %d\n",
245d8f48fbdSVijendar Mukunda 						    msg->dev_num);
246d8f48fbdSVijendar Mukunda 				return SDW_CMD_FAIL;
247d8f48fbdSVijendar Mukunda 			}
248d8f48fbdSVijendar Mukunda 			dev_dbg_ratelimited(amd_manager->dev, "SCP_addrpage ignored for Slave %d\n",
249d8f48fbdSVijendar Mukunda 					    msg->dev_num);
250d8f48fbdSVijendar Mukunda 			return SDW_CMD_IGNORED;
251d8f48fbdSVijendar Mukunda 		}
252d8f48fbdSVijendar Mukunda 	}
253d8f48fbdSVijendar Mukunda 	return SDW_CMD_OK;
254d8f48fbdSVijendar Mukunda }
255d8f48fbdSVijendar Mukunda 
256d8f48fbdSVijendar Mukunda static int amd_prep_msg(struct amd_sdw_manager *amd_manager, struct sdw_msg *msg)
257d8f48fbdSVijendar Mukunda {
258d8f48fbdSVijendar Mukunda 	int ret;
259d8f48fbdSVijendar Mukunda 
260d8f48fbdSVijendar Mukunda 	if (msg->page) {
261d8f48fbdSVijendar Mukunda 		ret = amd_program_scp_addr(amd_manager, msg);
262d8f48fbdSVijendar Mukunda 		if (ret) {
263d8f48fbdSVijendar Mukunda 			msg->len = 0;
264d8f48fbdSVijendar Mukunda 			return ret;
265d8f48fbdSVijendar Mukunda 		}
266d8f48fbdSVijendar Mukunda 	}
267d8f48fbdSVijendar Mukunda 	switch (msg->flags) {
268d8f48fbdSVijendar Mukunda 	case SDW_MSG_FLAG_READ:
269d8f48fbdSVijendar Mukunda 	case SDW_MSG_FLAG_WRITE:
270d8f48fbdSVijendar Mukunda 		break;
271d8f48fbdSVijendar Mukunda 	default:
272d8f48fbdSVijendar Mukunda 		dev_err(amd_manager->dev, "Invalid msg cmd: %d\n", msg->flags);
273d8f48fbdSVijendar Mukunda 		return -EINVAL;
274d8f48fbdSVijendar Mukunda 	}
275d8f48fbdSVijendar Mukunda 	return 0;
276d8f48fbdSVijendar Mukunda }
277d8f48fbdSVijendar Mukunda 
278d8f48fbdSVijendar Mukunda static enum sdw_command_response amd_sdw_fill_msg_resp(struct amd_sdw_manager *amd_manager,
279d8f48fbdSVijendar Mukunda 						       struct sdw_msg *msg, u64 response,
280d8f48fbdSVijendar Mukunda 						       int offset)
281d8f48fbdSVijendar Mukunda {
282d8f48fbdSVijendar Mukunda 	if (response & AMD_SDW_MCP_RESP_ACK) {
283d8f48fbdSVijendar Mukunda 		if (msg->flags == SDW_MSG_FLAG_READ)
284d8f48fbdSVijendar Mukunda 			msg->buf[offset] = FIELD_GET(AMD_SDW_MCP_RESP_RDATA, response);
285d8f48fbdSVijendar Mukunda 	} else {
286d8f48fbdSVijendar Mukunda 		if (response == -ETIMEDOUT) {
287d8f48fbdSVijendar Mukunda 			dev_err_ratelimited(amd_manager->dev, "command timeout for Slave %d\n",
288d8f48fbdSVijendar Mukunda 					    msg->dev_num);
289d8f48fbdSVijendar Mukunda 			return SDW_CMD_TIMEOUT;
290d8f48fbdSVijendar Mukunda 		} else if (response & AMD_SDW_MCP_RESP_NACK) {
291d8f48fbdSVijendar Mukunda 			dev_err_ratelimited(amd_manager->dev,
292d8f48fbdSVijendar Mukunda 					    "command response NACK received for Slave %d\n",
293d8f48fbdSVijendar Mukunda 					    msg->dev_num);
294d8f48fbdSVijendar Mukunda 			return SDW_CMD_FAIL;
295d8f48fbdSVijendar Mukunda 		}
296d8f48fbdSVijendar Mukunda 		dev_err_ratelimited(amd_manager->dev, "command is ignored for Slave %d\n",
297d8f48fbdSVijendar Mukunda 				    msg->dev_num);
298d8f48fbdSVijendar Mukunda 		return SDW_CMD_IGNORED;
299d8f48fbdSVijendar Mukunda 	}
300d8f48fbdSVijendar Mukunda 	return SDW_CMD_OK;
301d8f48fbdSVijendar Mukunda }
302d8f48fbdSVijendar Mukunda 
303d8f48fbdSVijendar Mukunda static unsigned int _amd_sdw_xfer_msg(struct amd_sdw_manager *amd_manager, struct sdw_msg *msg,
304d8f48fbdSVijendar Mukunda 				      int cmd_offset)
305d8f48fbdSVijendar Mukunda {
306d8f48fbdSVijendar Mukunda 	u64 response;
307d8f48fbdSVijendar Mukunda 	u32 upper_data = 0, lower_data = 0;
308d8f48fbdSVijendar Mukunda 
309d8f48fbdSVijendar Mukunda 	amd_sdw_ctl_word_prep(&lower_data, &upper_data, msg, cmd_offset);
310d8f48fbdSVijendar Mukunda 	response = amd_sdw_send_cmd_get_resp(amd_manager, lower_data, upper_data);
311d8f48fbdSVijendar Mukunda 	return amd_sdw_fill_msg_resp(amd_manager, msg, response, cmd_offset);
312d8f48fbdSVijendar Mukunda }
313d8f48fbdSVijendar Mukunda 
314d8f48fbdSVijendar Mukunda static enum sdw_command_response amd_sdw_xfer_msg(struct sdw_bus *bus, struct sdw_msg *msg)
315d8f48fbdSVijendar Mukunda {
316d8f48fbdSVijendar Mukunda 	struct amd_sdw_manager *amd_manager = to_amd_sdw(bus);
317d8f48fbdSVijendar Mukunda 	int ret, i;
318d8f48fbdSVijendar Mukunda 
319d8f48fbdSVijendar Mukunda 	ret = amd_prep_msg(amd_manager, msg);
320d8f48fbdSVijendar Mukunda 	if (ret)
321d8f48fbdSVijendar Mukunda 		return SDW_CMD_FAIL_OTHER;
322d8f48fbdSVijendar Mukunda 	for (i = 0; i < msg->len; i++) {
323d8f48fbdSVijendar Mukunda 		ret = _amd_sdw_xfer_msg(amd_manager, msg, i);
324d8f48fbdSVijendar Mukunda 		if (ret)
325d8f48fbdSVijendar Mukunda 			return ret;
326d8f48fbdSVijendar Mukunda 	}
327d8f48fbdSVijendar Mukunda 	return SDW_CMD_OK;
328d8f48fbdSVijendar Mukunda }
329d8f48fbdSVijendar Mukunda 
330*65f93e40SVijendar Mukunda static void amd_sdw_fill_slave_status(struct amd_sdw_manager *amd_manager, u16 index, u32 status)
331*65f93e40SVijendar Mukunda {
332*65f93e40SVijendar Mukunda 	switch (status) {
333*65f93e40SVijendar Mukunda 	case SDW_SLAVE_ATTACHED:
334*65f93e40SVijendar Mukunda 	case SDW_SLAVE_UNATTACHED:
335*65f93e40SVijendar Mukunda 	case SDW_SLAVE_ALERT:
336*65f93e40SVijendar Mukunda 		amd_manager->status[index] = status;
337*65f93e40SVijendar Mukunda 		break;
338*65f93e40SVijendar Mukunda 	default:
339*65f93e40SVijendar Mukunda 		amd_manager->status[index] = SDW_SLAVE_RESERVED;
340*65f93e40SVijendar Mukunda 		break;
341*65f93e40SVijendar Mukunda 	}
342*65f93e40SVijendar Mukunda }
343*65f93e40SVijendar Mukunda 
344*65f93e40SVijendar Mukunda static void amd_sdw_process_ping_status(u64 response, struct amd_sdw_manager *amd_manager)
345*65f93e40SVijendar Mukunda {
346*65f93e40SVijendar Mukunda 	u64 slave_stat;
347*65f93e40SVijendar Mukunda 	u32 val;
348*65f93e40SVijendar Mukunda 	u16 dev_index;
349*65f93e40SVijendar Mukunda 
350*65f93e40SVijendar Mukunda 	/* slave status response */
351*65f93e40SVijendar Mukunda 	slave_stat = FIELD_GET(AMD_SDW_MCP_SLAVE_STAT_0_3, response);
352*65f93e40SVijendar Mukunda 	slave_stat |= FIELD_GET(AMD_SDW_MCP_SLAVE_STAT_4_11, response) << 8;
353*65f93e40SVijendar Mukunda 	dev_dbg(amd_manager->dev, "slave_stat:0x%llx\n", slave_stat);
354*65f93e40SVijendar Mukunda 	for (dev_index = 0; dev_index <= SDW_MAX_DEVICES; ++dev_index) {
355*65f93e40SVijendar Mukunda 		val = (slave_stat >> (dev_index * 2)) & AMD_SDW_MCP_SLAVE_STATUS_MASK;
356*65f93e40SVijendar Mukunda 		dev_dbg(amd_manager->dev, "val:0x%x\n", val);
357*65f93e40SVijendar Mukunda 		amd_sdw_fill_slave_status(amd_manager, dev_index, val);
358*65f93e40SVijendar Mukunda 	}
359*65f93e40SVijendar Mukunda }
360*65f93e40SVijendar Mukunda 
361*65f93e40SVijendar Mukunda static void amd_sdw_read_and_process_ping_status(struct amd_sdw_manager *amd_manager)
362*65f93e40SVijendar Mukunda {
363*65f93e40SVijendar Mukunda 	u64 response;
364*65f93e40SVijendar Mukunda 
365*65f93e40SVijendar Mukunda 	mutex_lock(&amd_manager->bus.msg_lock);
366*65f93e40SVijendar Mukunda 	response = amd_sdw_send_cmd_get_resp(amd_manager, 0, 0);
367*65f93e40SVijendar Mukunda 	mutex_unlock(&amd_manager->bus.msg_lock);
368*65f93e40SVijendar Mukunda 	amd_sdw_process_ping_status(response, amd_manager);
369*65f93e40SVijendar Mukunda }
370*65f93e40SVijendar Mukunda 
371d8f48fbdSVijendar Mukunda static u32 amd_sdw_read_ping_status(struct sdw_bus *bus)
372d8f48fbdSVijendar Mukunda {
373d8f48fbdSVijendar Mukunda 	struct amd_sdw_manager *amd_manager = to_amd_sdw(bus);
374d8f48fbdSVijendar Mukunda 	u64 response;
375d8f48fbdSVijendar Mukunda 	u32 slave_stat;
376d8f48fbdSVijendar Mukunda 
377d8f48fbdSVijendar Mukunda 	response = amd_sdw_send_cmd_get_resp(amd_manager, 0, 0);
378d8f48fbdSVijendar Mukunda 	/* slave status from ping response */
379d8f48fbdSVijendar Mukunda 	slave_stat = FIELD_GET(AMD_SDW_MCP_SLAVE_STAT_0_3, response);
380d8f48fbdSVijendar Mukunda 	slave_stat |= FIELD_GET(AMD_SDW_MCP_SLAVE_STAT_4_11, response) << 8;
381d8f48fbdSVijendar Mukunda 	dev_dbg(amd_manager->dev, "slave_stat:0x%x\n", slave_stat);
382d8f48fbdSVijendar Mukunda 	return slave_stat;
383d8f48fbdSVijendar Mukunda }
384d8f48fbdSVijendar Mukunda 
385d8f48fbdSVijendar Mukunda static int amd_sdw_compute_params(struct sdw_bus *bus)
386d8f48fbdSVijendar Mukunda {
387d8f48fbdSVijendar Mukunda 	struct sdw_transport_data t_data = {0};
388d8f48fbdSVijendar Mukunda 	struct sdw_master_runtime *m_rt;
389d8f48fbdSVijendar Mukunda 	struct sdw_port_runtime *p_rt;
390d8f48fbdSVijendar Mukunda 	struct sdw_bus_params *b_params = &bus->params;
391d8f48fbdSVijendar Mukunda 	int port_bo, hstart, hstop, sample_int;
392d8f48fbdSVijendar Mukunda 	unsigned int rate, bps;
393d8f48fbdSVijendar Mukunda 
394d8f48fbdSVijendar Mukunda 	port_bo = 0;
395d8f48fbdSVijendar Mukunda 	hstart = 1;
396d8f48fbdSVijendar Mukunda 	hstop = bus->params.col - 1;
397d8f48fbdSVijendar Mukunda 	t_data.hstop = hstop;
398d8f48fbdSVijendar Mukunda 	t_data.hstart = hstart;
399d8f48fbdSVijendar Mukunda 
400d8f48fbdSVijendar Mukunda 	list_for_each_entry(m_rt, &bus->m_rt_list, bus_node) {
401d8f48fbdSVijendar Mukunda 		rate = m_rt->stream->params.rate;
402d8f48fbdSVijendar Mukunda 		bps = m_rt->stream->params.bps;
403d8f48fbdSVijendar Mukunda 		sample_int = (bus->params.curr_dr_freq / rate);
404d8f48fbdSVijendar Mukunda 		list_for_each_entry(p_rt, &m_rt->port_list, port_node) {
405d8f48fbdSVijendar Mukunda 			port_bo = (p_rt->num * 64) + 1;
406d8f48fbdSVijendar Mukunda 			dev_dbg(bus->dev, "p_rt->num=%d hstart=%d hstop=%d port_bo=%d\n",
407d8f48fbdSVijendar Mukunda 				p_rt->num, hstart, hstop, port_bo);
408d8f48fbdSVijendar Mukunda 			sdw_fill_xport_params(&p_rt->transport_params, p_rt->num,
409d8f48fbdSVijendar Mukunda 					      false, SDW_BLK_GRP_CNT_1, sample_int,
410d8f48fbdSVijendar Mukunda 					      port_bo, port_bo >> 8, hstart, hstop,
411d8f48fbdSVijendar Mukunda 					      SDW_BLK_PKG_PER_PORT, 0x0);
412d8f48fbdSVijendar Mukunda 
413d8f48fbdSVijendar Mukunda 			sdw_fill_port_params(&p_rt->port_params,
414d8f48fbdSVijendar Mukunda 					     p_rt->num, bps,
415d8f48fbdSVijendar Mukunda 					     SDW_PORT_FLOW_MODE_ISOCH,
416d8f48fbdSVijendar Mukunda 					     b_params->m_data_mode);
417d8f48fbdSVijendar Mukunda 			t_data.hstart = hstart;
418d8f48fbdSVijendar Mukunda 			t_data.hstop = hstop;
419d8f48fbdSVijendar Mukunda 			t_data.block_offset = port_bo;
420d8f48fbdSVijendar Mukunda 			t_data.sub_block_offset = 0;
421d8f48fbdSVijendar Mukunda 		}
422d8f48fbdSVijendar Mukunda 		sdw_compute_slave_ports(m_rt, &t_data);
423d8f48fbdSVijendar Mukunda 	}
424d8f48fbdSVijendar Mukunda 	return 0;
425d8f48fbdSVijendar Mukunda }
426d8f48fbdSVijendar Mukunda 
427d8f48fbdSVijendar Mukunda static int amd_sdw_port_params(struct sdw_bus *bus, struct sdw_port_params *p_params,
428d8f48fbdSVijendar Mukunda 			       unsigned int bank)
429d8f48fbdSVijendar Mukunda {
430d8f48fbdSVijendar Mukunda 	struct amd_sdw_manager *amd_manager = to_amd_sdw(bus);
431d8f48fbdSVijendar Mukunda 	u32 frame_fmt_reg, dpn_frame_fmt;
432d8f48fbdSVijendar Mukunda 
433d8f48fbdSVijendar Mukunda 	dev_dbg(amd_manager->dev, "p_params->num:0x%x\n", p_params->num);
434d8f48fbdSVijendar Mukunda 	switch (amd_manager->instance) {
435d8f48fbdSVijendar Mukunda 	case ACP_SDW0:
436d8f48fbdSVijendar Mukunda 		frame_fmt_reg = sdw0_manager_dp_reg[p_params->num].frame_fmt_reg;
437d8f48fbdSVijendar Mukunda 		break;
438d8f48fbdSVijendar Mukunda 	case ACP_SDW1:
439d8f48fbdSVijendar Mukunda 		frame_fmt_reg = sdw1_manager_dp_reg[p_params->num].frame_fmt_reg;
440d8f48fbdSVijendar Mukunda 		break;
441d8f48fbdSVijendar Mukunda 	default:
442d8f48fbdSVijendar Mukunda 		return -EINVAL;
443d8f48fbdSVijendar Mukunda 	}
444d8f48fbdSVijendar Mukunda 
445d8f48fbdSVijendar Mukunda 	dpn_frame_fmt = readl(amd_manager->mmio + frame_fmt_reg);
446d8f48fbdSVijendar Mukunda 	u32p_replace_bits(&dpn_frame_fmt, p_params->flow_mode, AMD_DPN_FRAME_FMT_PFM);
447d8f48fbdSVijendar Mukunda 	u32p_replace_bits(&dpn_frame_fmt, p_params->data_mode, AMD_DPN_FRAME_FMT_PDM);
448d8f48fbdSVijendar Mukunda 	u32p_replace_bits(&dpn_frame_fmt, p_params->bps - 1, AMD_DPN_FRAME_FMT_WORD_LEN);
449d8f48fbdSVijendar Mukunda 	writel(dpn_frame_fmt, amd_manager->mmio + frame_fmt_reg);
450d8f48fbdSVijendar Mukunda 	return 0;
451d8f48fbdSVijendar Mukunda }
452d8f48fbdSVijendar Mukunda 
453d8f48fbdSVijendar Mukunda static int amd_sdw_transport_params(struct sdw_bus *bus,
454d8f48fbdSVijendar Mukunda 				    struct sdw_transport_params *params,
455d8f48fbdSVijendar Mukunda 				    enum sdw_reg_bank bank)
456d8f48fbdSVijendar Mukunda {
457d8f48fbdSVijendar Mukunda 	struct amd_sdw_manager *amd_manager = to_amd_sdw(bus);
458d8f48fbdSVijendar Mukunda 	u32 dpn_frame_fmt;
459d8f48fbdSVijendar Mukunda 	u32 dpn_sampleinterval;
460d8f48fbdSVijendar Mukunda 	u32 dpn_hctrl;
461d8f48fbdSVijendar Mukunda 	u32 dpn_offsetctrl;
462d8f48fbdSVijendar Mukunda 	u32 dpn_lanectrl;
463d8f48fbdSVijendar Mukunda 	u32 frame_fmt_reg, sample_int_reg, hctrl_dp0_reg;
464d8f48fbdSVijendar Mukunda 	u32 offset_reg, lane_ctrl_ch_en_reg;
465d8f48fbdSVijendar Mukunda 
466d8f48fbdSVijendar Mukunda 	switch (amd_manager->instance) {
467d8f48fbdSVijendar Mukunda 	case ACP_SDW0:
468d8f48fbdSVijendar Mukunda 		frame_fmt_reg = sdw0_manager_dp_reg[params->port_num].frame_fmt_reg;
469d8f48fbdSVijendar Mukunda 		sample_int_reg = sdw0_manager_dp_reg[params->port_num].sample_int_reg;
470d8f48fbdSVijendar Mukunda 		hctrl_dp0_reg = sdw0_manager_dp_reg[params->port_num].hctrl_dp0_reg;
471d8f48fbdSVijendar Mukunda 		offset_reg = sdw0_manager_dp_reg[params->port_num].offset_reg;
472d8f48fbdSVijendar Mukunda 		lane_ctrl_ch_en_reg = sdw0_manager_dp_reg[params->port_num].lane_ctrl_ch_en_reg;
473d8f48fbdSVijendar Mukunda 		break;
474d8f48fbdSVijendar Mukunda 	case ACP_SDW1:
475d8f48fbdSVijendar Mukunda 		frame_fmt_reg = sdw1_manager_dp_reg[params->port_num].frame_fmt_reg;
476d8f48fbdSVijendar Mukunda 		sample_int_reg = sdw1_manager_dp_reg[params->port_num].sample_int_reg;
477d8f48fbdSVijendar Mukunda 		hctrl_dp0_reg = sdw1_manager_dp_reg[params->port_num].hctrl_dp0_reg;
478d8f48fbdSVijendar Mukunda 		offset_reg = sdw1_manager_dp_reg[params->port_num].offset_reg;
479d8f48fbdSVijendar Mukunda 		lane_ctrl_ch_en_reg = sdw1_manager_dp_reg[params->port_num].lane_ctrl_ch_en_reg;
480d8f48fbdSVijendar Mukunda 		break;
481d8f48fbdSVijendar Mukunda 	default:
482d8f48fbdSVijendar Mukunda 		return -EINVAL;
483d8f48fbdSVijendar Mukunda 	}
484d8f48fbdSVijendar Mukunda 	writel(AMD_SDW_SSP_COUNTER_VAL, amd_manager->mmio + ACP_SW_SSP_COUNTER);
485d8f48fbdSVijendar Mukunda 
486d8f48fbdSVijendar Mukunda 	dpn_frame_fmt = readl(amd_manager->mmio + frame_fmt_reg);
487d8f48fbdSVijendar Mukunda 	u32p_replace_bits(&dpn_frame_fmt, params->blk_pkg_mode, AMD_DPN_FRAME_FMT_BLK_PKG_MODE);
488d8f48fbdSVijendar Mukunda 	u32p_replace_bits(&dpn_frame_fmt, params->blk_grp_ctrl, AMD_DPN_FRAME_FMT_BLK_GRP_CTRL);
489d8f48fbdSVijendar Mukunda 	u32p_replace_bits(&dpn_frame_fmt, SDW_STREAM_PCM, AMD_DPN_FRAME_FMT_PCM_OR_PDM);
490d8f48fbdSVijendar Mukunda 	writel(dpn_frame_fmt, amd_manager->mmio + frame_fmt_reg);
491d8f48fbdSVijendar Mukunda 
492d8f48fbdSVijendar Mukunda 	dpn_sampleinterval = params->sample_interval - 1;
493d8f48fbdSVijendar Mukunda 	writel(dpn_sampleinterval, amd_manager->mmio + sample_int_reg);
494d8f48fbdSVijendar Mukunda 
495d8f48fbdSVijendar Mukunda 	dpn_hctrl = FIELD_PREP(AMD_DPN_HCTRL_HSTOP, params->hstop);
496d8f48fbdSVijendar Mukunda 	dpn_hctrl |= FIELD_PREP(AMD_DPN_HCTRL_HSTART, params->hstart);
497d8f48fbdSVijendar Mukunda 	writel(dpn_hctrl, amd_manager->mmio + hctrl_dp0_reg);
498d8f48fbdSVijendar Mukunda 
499d8f48fbdSVijendar Mukunda 	dpn_offsetctrl = FIELD_PREP(AMD_DPN_OFFSET_CTRL_1, params->offset1);
500d8f48fbdSVijendar Mukunda 	dpn_offsetctrl |= FIELD_PREP(AMD_DPN_OFFSET_CTRL_2, params->offset2);
501d8f48fbdSVijendar Mukunda 	writel(dpn_offsetctrl, amd_manager->mmio + offset_reg);
502d8f48fbdSVijendar Mukunda 
503d8f48fbdSVijendar Mukunda 	/*
504d8f48fbdSVijendar Mukunda 	 * lane_ctrl_ch_en_reg will be used to program lane_ctrl and ch_mask
505d8f48fbdSVijendar Mukunda 	 * parameters.
506d8f48fbdSVijendar Mukunda 	 */
507d8f48fbdSVijendar Mukunda 	dpn_lanectrl = readl(amd_manager->mmio + lane_ctrl_ch_en_reg);
508d8f48fbdSVijendar Mukunda 	u32p_replace_bits(&dpn_lanectrl, params->lane_ctrl, AMD_DPN_CH_EN_LCTRL);
509d8f48fbdSVijendar Mukunda 	writel(dpn_lanectrl, amd_manager->mmio + lane_ctrl_ch_en_reg);
510d8f48fbdSVijendar Mukunda 	return 0;
511d8f48fbdSVijendar Mukunda }
512d8f48fbdSVijendar Mukunda 
513d8f48fbdSVijendar Mukunda static int amd_sdw_port_enable(struct sdw_bus *bus,
514d8f48fbdSVijendar Mukunda 			       struct sdw_enable_ch *enable_ch,
515d8f48fbdSVijendar Mukunda 			       unsigned int bank)
516d8f48fbdSVijendar Mukunda {
517d8f48fbdSVijendar Mukunda 	struct amd_sdw_manager *amd_manager = to_amd_sdw(bus);
518d8f48fbdSVijendar Mukunda 	u32 dpn_ch_enable;
519d8f48fbdSVijendar Mukunda 	u32 lane_ctrl_ch_en_reg;
520d8f48fbdSVijendar Mukunda 
521d8f48fbdSVijendar Mukunda 	switch (amd_manager->instance) {
522d8f48fbdSVijendar Mukunda 	case ACP_SDW0:
523d8f48fbdSVijendar Mukunda 		lane_ctrl_ch_en_reg = sdw0_manager_dp_reg[enable_ch->port_num].lane_ctrl_ch_en_reg;
524d8f48fbdSVijendar Mukunda 		break;
525d8f48fbdSVijendar Mukunda 	case ACP_SDW1:
526d8f48fbdSVijendar Mukunda 		lane_ctrl_ch_en_reg = sdw1_manager_dp_reg[enable_ch->port_num].lane_ctrl_ch_en_reg;
527d8f48fbdSVijendar Mukunda 		break;
528d8f48fbdSVijendar Mukunda 	default:
529d8f48fbdSVijendar Mukunda 		return -EINVAL;
530d8f48fbdSVijendar Mukunda 	}
531d8f48fbdSVijendar Mukunda 
532d8f48fbdSVijendar Mukunda 	/*
533d8f48fbdSVijendar Mukunda 	 * lane_ctrl_ch_en_reg will be used to program lane_ctrl and ch_mask
534d8f48fbdSVijendar Mukunda 	 * parameters.
535d8f48fbdSVijendar Mukunda 	 */
536d8f48fbdSVijendar Mukunda 	dpn_ch_enable = readl(amd_manager->mmio + lane_ctrl_ch_en_reg);
537d8f48fbdSVijendar Mukunda 	u32p_replace_bits(&dpn_ch_enable, enable_ch->ch_mask, AMD_DPN_CH_EN_CHMASK);
538d8f48fbdSVijendar Mukunda 	if (enable_ch->enable)
539d8f48fbdSVijendar Mukunda 		writel(dpn_ch_enable, amd_manager->mmio + lane_ctrl_ch_en_reg);
540d8f48fbdSVijendar Mukunda 	else
541d8f48fbdSVijendar Mukunda 		writel(0, amd_manager->mmio + lane_ctrl_ch_en_reg);
542d8f48fbdSVijendar Mukunda 	return 0;
543d8f48fbdSVijendar Mukunda }
544d8f48fbdSVijendar Mukunda 
545d8f48fbdSVijendar Mukunda static int sdw_master_read_amd_prop(struct sdw_bus *bus)
546d8f48fbdSVijendar Mukunda {
547d8f48fbdSVijendar Mukunda 	struct amd_sdw_manager *amd_manager = to_amd_sdw(bus);
548d8f48fbdSVijendar Mukunda 	struct fwnode_handle *link;
549d8f48fbdSVijendar Mukunda 	struct sdw_master_prop *prop;
550d8f48fbdSVijendar Mukunda 	u32 quirk_mask = 0;
551d8f48fbdSVijendar Mukunda 	u32 wake_en_mask = 0;
552d8f48fbdSVijendar Mukunda 	u32 power_mode_mask = 0;
553d8f48fbdSVijendar Mukunda 	char name[32];
554d8f48fbdSVijendar Mukunda 
555d8f48fbdSVijendar Mukunda 	prop = &bus->prop;
556d8f48fbdSVijendar Mukunda 	/* Find manager handle */
557d8f48fbdSVijendar Mukunda 	snprintf(name, sizeof(name), "mipi-sdw-link-%d-subproperties", bus->link_id);
558d8f48fbdSVijendar Mukunda 	link = device_get_named_child_node(bus->dev, name);
559d8f48fbdSVijendar Mukunda 	if (!link) {
560d8f48fbdSVijendar Mukunda 		dev_err(bus->dev, "Manager node %s not found\n", name);
561d8f48fbdSVijendar Mukunda 		return -EIO;
562d8f48fbdSVijendar Mukunda 	}
563d8f48fbdSVijendar Mukunda 	fwnode_property_read_u32(link, "amd-sdw-enable", &quirk_mask);
564d8f48fbdSVijendar Mukunda 	if (!(quirk_mask & AMD_SDW_QUIRK_MASK_BUS_ENABLE))
565d8f48fbdSVijendar Mukunda 		prop->hw_disabled = true;
566d8f48fbdSVijendar Mukunda 	prop->quirks = SDW_MASTER_QUIRKS_CLEAR_INITIAL_CLASH |
567d8f48fbdSVijendar Mukunda 		       SDW_MASTER_QUIRKS_CLEAR_INITIAL_PARITY;
568d8f48fbdSVijendar Mukunda 
569d8f48fbdSVijendar Mukunda 	fwnode_property_read_u32(link, "amd-sdw-wakeup-enable", &wake_en_mask);
570d8f48fbdSVijendar Mukunda 	amd_manager->wake_en_mask = wake_en_mask;
571d8f48fbdSVijendar Mukunda 	fwnode_property_read_u32(link, "amd-sdw-power-mode", &power_mode_mask);
572d8f48fbdSVijendar Mukunda 	amd_manager->power_mode_mask = power_mode_mask;
573d8f48fbdSVijendar Mukunda 	return 0;
574d8f48fbdSVijendar Mukunda }
575d8f48fbdSVijendar Mukunda 
576d8f48fbdSVijendar Mukunda static int amd_prop_read(struct sdw_bus *bus)
577d8f48fbdSVijendar Mukunda {
578d8f48fbdSVijendar Mukunda 	sdw_master_read_prop(bus);
579d8f48fbdSVijendar Mukunda 	sdw_master_read_amd_prop(bus);
580d8f48fbdSVijendar Mukunda 	return 0;
581d8f48fbdSVijendar Mukunda }
582d8f48fbdSVijendar Mukunda 
583d8f48fbdSVijendar Mukunda static const struct sdw_master_port_ops amd_sdw_port_ops = {
584d8f48fbdSVijendar Mukunda 	.dpn_set_port_params = amd_sdw_port_params,
585d8f48fbdSVijendar Mukunda 	.dpn_set_port_transport_params = amd_sdw_transport_params,
586d8f48fbdSVijendar Mukunda 	.dpn_port_enable_ch = amd_sdw_port_enable,
587d8f48fbdSVijendar Mukunda };
588d8f48fbdSVijendar Mukunda 
589d8f48fbdSVijendar Mukunda static const struct sdw_master_ops amd_sdw_ops = {
590d8f48fbdSVijendar Mukunda 	.read_prop = amd_prop_read,
591d8f48fbdSVijendar Mukunda 	.xfer_msg = amd_sdw_xfer_msg,
592d8f48fbdSVijendar Mukunda 	.read_ping_status = amd_sdw_read_ping_status,
593d8f48fbdSVijendar Mukunda };
594d8f48fbdSVijendar Mukunda 
5952b13596fSVijendar Mukunda static int amd_sdw_hw_params(struct snd_pcm_substream *substream,
5962b13596fSVijendar Mukunda 			     struct snd_pcm_hw_params *params,
5972b13596fSVijendar Mukunda 			     struct snd_soc_dai *dai)
5982b13596fSVijendar Mukunda {
5992b13596fSVijendar Mukunda 	struct amd_sdw_manager *amd_manager = snd_soc_dai_get_drvdata(dai);
6002b13596fSVijendar Mukunda 	struct sdw_amd_dai_runtime *dai_runtime;
6012b13596fSVijendar Mukunda 	struct sdw_stream_config sconfig;
6022b13596fSVijendar Mukunda 	struct sdw_port_config *pconfig;
6032b13596fSVijendar Mukunda 	int ch, dir;
6042b13596fSVijendar Mukunda 	int ret;
6052b13596fSVijendar Mukunda 
6062b13596fSVijendar Mukunda 	dai_runtime = amd_manager->dai_runtime_array[dai->id];
6072b13596fSVijendar Mukunda 	if (!dai_runtime)
6082b13596fSVijendar Mukunda 		return -EIO;
6092b13596fSVijendar Mukunda 
6102b13596fSVijendar Mukunda 	ch = params_channels(params);
6112b13596fSVijendar Mukunda 	if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
6122b13596fSVijendar Mukunda 		dir = SDW_DATA_DIR_RX;
6132b13596fSVijendar Mukunda 	else
6142b13596fSVijendar Mukunda 		dir = SDW_DATA_DIR_TX;
6152b13596fSVijendar Mukunda 	dev_dbg(amd_manager->dev, "dir:%d dai->id:0x%x\n", dir, dai->id);
6162b13596fSVijendar Mukunda 
6172b13596fSVijendar Mukunda 	sconfig.direction = dir;
6182b13596fSVijendar Mukunda 	sconfig.ch_count = ch;
6192b13596fSVijendar Mukunda 	sconfig.frame_rate = params_rate(params);
6202b13596fSVijendar Mukunda 	sconfig.type = dai_runtime->stream_type;
6212b13596fSVijendar Mukunda 
6222b13596fSVijendar Mukunda 	sconfig.bps = snd_pcm_format_width(params_format(params));
6232b13596fSVijendar Mukunda 
6242b13596fSVijendar Mukunda 	/* Port configuration */
6252b13596fSVijendar Mukunda 	pconfig = kzalloc(sizeof(*pconfig), GFP_KERNEL);
6262b13596fSVijendar Mukunda 	if (!pconfig) {
6272b13596fSVijendar Mukunda 		ret =  -ENOMEM;
6282b13596fSVijendar Mukunda 		goto error;
6292b13596fSVijendar Mukunda 	}
6302b13596fSVijendar Mukunda 
6312b13596fSVijendar Mukunda 	pconfig->num = dai->id;
6322b13596fSVijendar Mukunda 	pconfig->ch_mask = (1 << ch) - 1;
6332b13596fSVijendar Mukunda 	ret = sdw_stream_add_master(&amd_manager->bus, &sconfig,
6342b13596fSVijendar Mukunda 				    pconfig, 1, dai_runtime->stream);
6352b13596fSVijendar Mukunda 	if (ret)
6362b13596fSVijendar Mukunda 		dev_err(amd_manager->dev, "add manager to stream failed:%d\n", ret);
6372b13596fSVijendar Mukunda 
6382b13596fSVijendar Mukunda 	kfree(pconfig);
6392b13596fSVijendar Mukunda error:
6402b13596fSVijendar Mukunda 	return ret;
6412b13596fSVijendar Mukunda }
6422b13596fSVijendar Mukunda 
6432b13596fSVijendar Mukunda static int amd_sdw_hw_free(struct snd_pcm_substream *substream, struct snd_soc_dai *dai)
6442b13596fSVijendar Mukunda {
6452b13596fSVijendar Mukunda 	struct amd_sdw_manager *amd_manager = snd_soc_dai_get_drvdata(dai);
6462b13596fSVijendar Mukunda 	struct sdw_amd_dai_runtime *dai_runtime;
6472b13596fSVijendar Mukunda 	int ret;
6482b13596fSVijendar Mukunda 
6492b13596fSVijendar Mukunda 	dai_runtime = amd_manager->dai_runtime_array[dai->id];
6502b13596fSVijendar Mukunda 	if (!dai_runtime)
6512b13596fSVijendar Mukunda 		return -EIO;
6522b13596fSVijendar Mukunda 
6532b13596fSVijendar Mukunda 	ret = sdw_stream_remove_master(&amd_manager->bus, dai_runtime->stream);
6542b13596fSVijendar Mukunda 	if (ret < 0)
6552b13596fSVijendar Mukunda 		dev_err(dai->dev, "remove manager from stream %s failed: %d\n",
6562b13596fSVijendar Mukunda 			dai_runtime->stream->name, ret);
6572b13596fSVijendar Mukunda 	return ret;
6582b13596fSVijendar Mukunda }
6592b13596fSVijendar Mukunda 
6602b13596fSVijendar Mukunda static int amd_set_sdw_stream(struct snd_soc_dai *dai, void *stream, int direction)
6612b13596fSVijendar Mukunda {
6622b13596fSVijendar Mukunda 	struct amd_sdw_manager *amd_manager = snd_soc_dai_get_drvdata(dai);
6632b13596fSVijendar Mukunda 	struct sdw_amd_dai_runtime *dai_runtime;
6642b13596fSVijendar Mukunda 
6652b13596fSVijendar Mukunda 	dai_runtime = amd_manager->dai_runtime_array[dai->id];
6662b13596fSVijendar Mukunda 	if (stream) {
6672b13596fSVijendar Mukunda 		/* first paranoia check */
6682b13596fSVijendar Mukunda 		if (dai_runtime) {
6692b13596fSVijendar Mukunda 			dev_err(dai->dev, "dai_runtime already allocated for dai %s\n",	dai->name);
6702b13596fSVijendar Mukunda 			return -EINVAL;
6712b13596fSVijendar Mukunda 		}
6722b13596fSVijendar Mukunda 
6732b13596fSVijendar Mukunda 		/* allocate and set dai_runtime info */
6742b13596fSVijendar Mukunda 		dai_runtime = kzalloc(sizeof(*dai_runtime), GFP_KERNEL);
6752b13596fSVijendar Mukunda 		if (!dai_runtime)
6762b13596fSVijendar Mukunda 			return -ENOMEM;
6772b13596fSVijendar Mukunda 
6782b13596fSVijendar Mukunda 		dai_runtime->stream_type = SDW_STREAM_PCM;
6792b13596fSVijendar Mukunda 		dai_runtime->bus = &amd_manager->bus;
6802b13596fSVijendar Mukunda 		dai_runtime->stream = stream;
6812b13596fSVijendar Mukunda 		amd_manager->dai_runtime_array[dai->id] = dai_runtime;
6822b13596fSVijendar Mukunda 	} else {
6832b13596fSVijendar Mukunda 		/* second paranoia check */
6842b13596fSVijendar Mukunda 		if (!dai_runtime) {
6852b13596fSVijendar Mukunda 			dev_err(dai->dev, "dai_runtime not allocated for dai %s\n", dai->name);
6862b13596fSVijendar Mukunda 			return -EINVAL;
6872b13596fSVijendar Mukunda 		}
6882b13596fSVijendar Mukunda 
6892b13596fSVijendar Mukunda 		/* for NULL stream we release allocated dai_runtime */
6902b13596fSVijendar Mukunda 		kfree(dai_runtime);
6912b13596fSVijendar Mukunda 		amd_manager->dai_runtime_array[dai->id] = NULL;
6922b13596fSVijendar Mukunda 	}
6932b13596fSVijendar Mukunda 	return 0;
6942b13596fSVijendar Mukunda }
6952b13596fSVijendar Mukunda 
6962b13596fSVijendar Mukunda static int amd_pcm_set_sdw_stream(struct snd_soc_dai *dai, void *stream, int direction)
6972b13596fSVijendar Mukunda {
6982b13596fSVijendar Mukunda 	return amd_set_sdw_stream(dai, stream, direction);
6992b13596fSVijendar Mukunda }
7002b13596fSVijendar Mukunda 
7012b13596fSVijendar Mukunda static void *amd_get_sdw_stream(struct snd_soc_dai *dai, int direction)
7022b13596fSVijendar Mukunda {
7032b13596fSVijendar Mukunda 	struct amd_sdw_manager *amd_manager = snd_soc_dai_get_drvdata(dai);
7042b13596fSVijendar Mukunda 	struct sdw_amd_dai_runtime *dai_runtime;
7052b13596fSVijendar Mukunda 
7062b13596fSVijendar Mukunda 	dai_runtime = amd_manager->dai_runtime_array[dai->id];
7072b13596fSVijendar Mukunda 	if (!dai_runtime)
7082b13596fSVijendar Mukunda 		return ERR_PTR(-EINVAL);
7092b13596fSVijendar Mukunda 
7102b13596fSVijendar Mukunda 	return dai_runtime->stream;
7112b13596fSVijendar Mukunda }
7122b13596fSVijendar Mukunda 
7132b13596fSVijendar Mukunda static const struct snd_soc_dai_ops amd_sdw_dai_ops = {
7142b13596fSVijendar Mukunda 	.hw_params = amd_sdw_hw_params,
7152b13596fSVijendar Mukunda 	.hw_free = amd_sdw_hw_free,
7162b13596fSVijendar Mukunda 	.set_stream = amd_pcm_set_sdw_stream,
7172b13596fSVijendar Mukunda 	.get_stream = amd_get_sdw_stream,
7182b13596fSVijendar Mukunda };
7192b13596fSVijendar Mukunda 
7202b13596fSVijendar Mukunda static const struct snd_soc_component_driver amd_sdw_dai_component = {
7212b13596fSVijendar Mukunda 	.name = "soundwire",
7222b13596fSVijendar Mukunda };
7232b13596fSVijendar Mukunda 
7242b13596fSVijendar Mukunda static int amd_sdw_register_dais(struct amd_sdw_manager *amd_manager)
7252b13596fSVijendar Mukunda {
7262b13596fSVijendar Mukunda 	struct sdw_amd_dai_runtime **dai_runtime_array;
7272b13596fSVijendar Mukunda 	struct snd_soc_dai_driver *dais;
7282b13596fSVijendar Mukunda 	struct snd_soc_pcm_stream *stream;
7292b13596fSVijendar Mukunda 	struct device *dev;
7302b13596fSVijendar Mukunda 	int i, num_dais;
7312b13596fSVijendar Mukunda 
7322b13596fSVijendar Mukunda 	dev = amd_manager->dev;
7332b13596fSVijendar Mukunda 	num_dais = amd_manager->num_dout_ports + amd_manager->num_din_ports;
7342b13596fSVijendar Mukunda 	dais = devm_kcalloc(dev, num_dais, sizeof(*dais), GFP_KERNEL);
7352b13596fSVijendar Mukunda 	if (!dais)
7362b13596fSVijendar Mukunda 		return -ENOMEM;
7372b13596fSVijendar Mukunda 
7382b13596fSVijendar Mukunda 	dai_runtime_array = devm_kcalloc(dev, num_dais,
7392b13596fSVijendar Mukunda 					 sizeof(struct sdw_amd_dai_runtime *),
7402b13596fSVijendar Mukunda 					 GFP_KERNEL);
7412b13596fSVijendar Mukunda 	if (!dai_runtime_array)
7422b13596fSVijendar Mukunda 		return -ENOMEM;
7432b13596fSVijendar Mukunda 	amd_manager->dai_runtime_array = dai_runtime_array;
7442b13596fSVijendar Mukunda 	for (i = 0; i < num_dais; i++) {
7452b13596fSVijendar Mukunda 		dais[i].name = devm_kasprintf(dev, GFP_KERNEL, "SDW%d Pin%d", amd_manager->instance,
7462b13596fSVijendar Mukunda 					      i);
7472b13596fSVijendar Mukunda 		if (!dais[i].name)
7482b13596fSVijendar Mukunda 			return -ENOMEM;
7492b13596fSVijendar Mukunda 		if (i < amd_manager->num_dout_ports)
7502b13596fSVijendar Mukunda 			stream = &dais[i].playback;
7512b13596fSVijendar Mukunda 		else
7522b13596fSVijendar Mukunda 			stream = &dais[i].capture;
7532b13596fSVijendar Mukunda 
7542b13596fSVijendar Mukunda 		stream->channels_min = 2;
7552b13596fSVijendar Mukunda 		stream->channels_max = 2;
7562b13596fSVijendar Mukunda 		stream->rates = SNDRV_PCM_RATE_48000;
7572b13596fSVijendar Mukunda 		stream->formats = SNDRV_PCM_FMTBIT_S16_LE;
7582b13596fSVijendar Mukunda 
7592b13596fSVijendar Mukunda 		dais[i].ops = &amd_sdw_dai_ops;
7602b13596fSVijendar Mukunda 		dais[i].id = i;
7612b13596fSVijendar Mukunda 	}
7622b13596fSVijendar Mukunda 
7632b13596fSVijendar Mukunda 	return devm_snd_soc_register_component(dev, &amd_sdw_dai_component,
7642b13596fSVijendar Mukunda 					       dais, num_dais);
7652b13596fSVijendar Mukunda }
7662b13596fSVijendar Mukunda 
767*65f93e40SVijendar Mukunda static void amd_sdw_update_slave_status_work(struct work_struct *work)
768*65f93e40SVijendar Mukunda {
769*65f93e40SVijendar Mukunda 	struct amd_sdw_manager *amd_manager =
770*65f93e40SVijendar Mukunda 		container_of(work, struct amd_sdw_manager, amd_sdw_work);
771*65f93e40SVijendar Mukunda 	int retry_count = 0;
772*65f93e40SVijendar Mukunda 
773*65f93e40SVijendar Mukunda 	if (amd_manager->status[0] == SDW_SLAVE_ATTACHED) {
774*65f93e40SVijendar Mukunda 		writel(0, amd_manager->mmio + ACP_SW_STATE_CHANGE_STATUS_MASK_0TO7);
775*65f93e40SVijendar Mukunda 		writel(0, amd_manager->mmio + ACP_SW_STATE_CHANGE_STATUS_MASK_8TO11);
776*65f93e40SVijendar Mukunda 	}
777*65f93e40SVijendar Mukunda 
778*65f93e40SVijendar Mukunda update_status:
779*65f93e40SVijendar Mukunda 	sdw_handle_slave_status(&amd_manager->bus, amd_manager->status);
780*65f93e40SVijendar Mukunda 	/*
781*65f93e40SVijendar Mukunda 	 * During the peripheral enumeration sequence, the SoundWire manager interrupts
782*65f93e40SVijendar Mukunda 	 * are masked. Once the device number programming is done for all peripherals,
783*65f93e40SVijendar Mukunda 	 * interrupts will be unmasked. Read the peripheral device status from ping command
784*65f93e40SVijendar Mukunda 	 * and process the response. This sequence will ensure all peripheral devices enumerated
785*65f93e40SVijendar Mukunda 	 * and initialized properly.
786*65f93e40SVijendar Mukunda 	 */
787*65f93e40SVijendar Mukunda 	if (amd_manager->status[0] == SDW_SLAVE_ATTACHED) {
788*65f93e40SVijendar Mukunda 		if (retry_count++ < SDW_MAX_DEVICES) {
789*65f93e40SVijendar Mukunda 			writel(AMD_SDW_IRQ_MASK_0TO7, amd_manager->mmio +
790*65f93e40SVijendar Mukunda 			       ACP_SW_STATE_CHANGE_STATUS_MASK_0TO7);
791*65f93e40SVijendar Mukunda 			writel(AMD_SDW_IRQ_MASK_8TO11, amd_manager->mmio +
792*65f93e40SVijendar Mukunda 			       ACP_SW_STATE_CHANGE_STATUS_MASK_8TO11);
793*65f93e40SVijendar Mukunda 			amd_sdw_read_and_process_ping_status(amd_manager);
794*65f93e40SVijendar Mukunda 			goto update_status;
795*65f93e40SVijendar Mukunda 		} else {
796*65f93e40SVijendar Mukunda 			dev_err_ratelimited(amd_manager->dev,
797*65f93e40SVijendar Mukunda 					    "Device0 detected after %d iterations\n",
798*65f93e40SVijendar Mukunda 					    retry_count);
799*65f93e40SVijendar Mukunda 		}
800*65f93e40SVijendar Mukunda 	}
801*65f93e40SVijendar Mukunda }
802*65f93e40SVijendar Mukunda 
803*65f93e40SVijendar Mukunda static void amd_sdw_update_slave_status(u32 status_change_0to7, u32 status_change_8to11,
804*65f93e40SVijendar Mukunda 					struct amd_sdw_manager *amd_manager)
805*65f93e40SVijendar Mukunda {
806*65f93e40SVijendar Mukunda 	u64 slave_stat;
807*65f93e40SVijendar Mukunda 	u32 val;
808*65f93e40SVijendar Mukunda 	int dev_index;
809*65f93e40SVijendar Mukunda 
810*65f93e40SVijendar Mukunda 	if (status_change_0to7 == AMD_SDW_SLAVE_0_ATTACHED)
811*65f93e40SVijendar Mukunda 		memset(amd_manager->status, 0, sizeof(amd_manager->status));
812*65f93e40SVijendar Mukunda 	slave_stat = status_change_0to7;
813*65f93e40SVijendar Mukunda 	slave_stat |= FIELD_GET(AMD_SDW_MCP_SLAVE_STATUS_8TO_11, status_change_8to11) << 32;
814*65f93e40SVijendar Mukunda 	dev_dbg(amd_manager->dev, "status_change_0to7:0x%x status_change_8to11:0x%x\n",
815*65f93e40SVijendar Mukunda 		status_change_0to7, status_change_8to11);
816*65f93e40SVijendar Mukunda 	if (slave_stat) {
817*65f93e40SVijendar Mukunda 		for (dev_index = 0; dev_index <= SDW_MAX_DEVICES; ++dev_index) {
818*65f93e40SVijendar Mukunda 			if (slave_stat & AMD_SDW_MCP_SLAVE_STATUS_VALID_MASK(dev_index)) {
819*65f93e40SVijendar Mukunda 				val = (slave_stat >> AMD_SDW_MCP_SLAVE_STAT_SHIFT_MASK(dev_index)) &
820*65f93e40SVijendar Mukunda 				      AMD_SDW_MCP_SLAVE_STATUS_MASK;
821*65f93e40SVijendar Mukunda 				amd_sdw_fill_slave_status(amd_manager, dev_index, val);
822*65f93e40SVijendar Mukunda 			}
823*65f93e40SVijendar Mukunda 		}
824*65f93e40SVijendar Mukunda 	}
825*65f93e40SVijendar Mukunda }
826*65f93e40SVijendar Mukunda 
827*65f93e40SVijendar Mukunda static void amd_sdw_irq_thread(struct work_struct *work)
828*65f93e40SVijendar Mukunda {
829*65f93e40SVijendar Mukunda 	struct amd_sdw_manager *amd_manager =
830*65f93e40SVijendar Mukunda 			container_of(work, struct amd_sdw_manager, amd_sdw_irq_thread);
831*65f93e40SVijendar Mukunda 	u32 status_change_8to11;
832*65f93e40SVijendar Mukunda 	u32 status_change_0to7;
833*65f93e40SVijendar Mukunda 
834*65f93e40SVijendar Mukunda 	status_change_8to11 = readl(amd_manager->mmio + ACP_SW_STATE_CHANGE_STATUS_8TO11);
835*65f93e40SVijendar Mukunda 	status_change_0to7 = readl(amd_manager->mmio + ACP_SW_STATE_CHANGE_STATUS_0TO7);
836*65f93e40SVijendar Mukunda 	dev_dbg(amd_manager->dev, "[SDW%d] SDW INT: 0to7=0x%x, 8to11=0x%x\n",
837*65f93e40SVijendar Mukunda 		amd_manager->instance, status_change_0to7, status_change_8to11);
838*65f93e40SVijendar Mukunda 	if (status_change_8to11 & AMD_SDW_PREQ_INTR_STAT) {
839*65f93e40SVijendar Mukunda 		amd_sdw_read_and_process_ping_status(amd_manager);
840*65f93e40SVijendar Mukunda 	} else {
841*65f93e40SVijendar Mukunda 		/* Check for the updated status on peripheral device */
842*65f93e40SVijendar Mukunda 		amd_sdw_update_slave_status(status_change_0to7, status_change_8to11, amd_manager);
843*65f93e40SVijendar Mukunda 	}
844*65f93e40SVijendar Mukunda 	if (status_change_8to11 || status_change_0to7)
845*65f93e40SVijendar Mukunda 		schedule_work(&amd_manager->amd_sdw_work);
846*65f93e40SVijendar Mukunda 	writel(0x00, amd_manager->mmio + ACP_SW_STATE_CHANGE_STATUS_8TO11);
847*65f93e40SVijendar Mukunda 	writel(0x00, amd_manager->mmio + ACP_SW_STATE_CHANGE_STATUS_0TO7);
848*65f93e40SVijendar Mukunda }
849*65f93e40SVijendar Mukunda 
850d8f48fbdSVijendar Mukunda static void amd_sdw_probe_work(struct work_struct *work)
851d8f48fbdSVijendar Mukunda {
852d8f48fbdSVijendar Mukunda 	struct amd_sdw_manager *amd_manager = container_of(work, struct amd_sdw_manager,
853d8f48fbdSVijendar Mukunda 							   probe_work);
854d8f48fbdSVijendar Mukunda 	struct sdw_master_prop *prop;
855d8f48fbdSVijendar Mukunda 	int ret;
856d8f48fbdSVijendar Mukunda 
857d8f48fbdSVijendar Mukunda 	prop = &amd_manager->bus.prop;
858d8f48fbdSVijendar Mukunda 	if (!prop->hw_disabled) {
859d8f48fbdSVijendar Mukunda 		amd_enable_sdw_pads(amd_manager);
860d8f48fbdSVijendar Mukunda 		ret = amd_init_sdw_manager(amd_manager);
861d8f48fbdSVijendar Mukunda 		if (ret)
862d8f48fbdSVijendar Mukunda 			return;
863d8f48fbdSVijendar Mukunda 		amd_enable_sdw_interrupts(amd_manager);
864d8f48fbdSVijendar Mukunda 		ret = amd_enable_sdw_manager(amd_manager);
865d8f48fbdSVijendar Mukunda 		if (ret)
866d8f48fbdSVijendar Mukunda 			return;
867d8f48fbdSVijendar Mukunda 		amd_sdw_set_frameshape(amd_manager);
868d8f48fbdSVijendar Mukunda 	}
869d8f48fbdSVijendar Mukunda }
870d8f48fbdSVijendar Mukunda 
871d8f48fbdSVijendar Mukunda static int amd_sdw_manager_probe(struct platform_device *pdev)
872d8f48fbdSVijendar Mukunda {
873d8f48fbdSVijendar Mukunda 	const struct acp_sdw_pdata *pdata = pdev->dev.platform_data;
874d8f48fbdSVijendar Mukunda 	struct resource *res;
875d8f48fbdSVijendar Mukunda 	struct device *dev = &pdev->dev;
876d8f48fbdSVijendar Mukunda 	struct sdw_master_prop *prop;
877d8f48fbdSVijendar Mukunda 	struct sdw_bus_params *params;
878d8f48fbdSVijendar Mukunda 	struct amd_sdw_manager *amd_manager;
879d8f48fbdSVijendar Mukunda 	int ret;
880d8f48fbdSVijendar Mukunda 
881d8f48fbdSVijendar Mukunda 	amd_manager = devm_kzalloc(dev, sizeof(struct amd_sdw_manager), GFP_KERNEL);
882d8f48fbdSVijendar Mukunda 	if (!amd_manager)
883d8f48fbdSVijendar Mukunda 		return -ENOMEM;
884d8f48fbdSVijendar Mukunda 
885d8f48fbdSVijendar Mukunda 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
886d8f48fbdSVijendar Mukunda 	if (!res)
887d8f48fbdSVijendar Mukunda 		return -ENOMEM;
888d8f48fbdSVijendar Mukunda 
889d8f48fbdSVijendar Mukunda 	amd_manager->acp_mmio = devm_ioremap(dev, res->start, resource_size(res));
890d8f48fbdSVijendar Mukunda 	if (IS_ERR(amd_manager->mmio)) {
891d8f48fbdSVijendar Mukunda 		dev_err(dev, "mmio not found\n");
892d8f48fbdSVijendar Mukunda 		return PTR_ERR(amd_manager->mmio);
893d8f48fbdSVijendar Mukunda 	}
894d8f48fbdSVijendar Mukunda 	amd_manager->instance = pdata->instance;
895d8f48fbdSVijendar Mukunda 	amd_manager->mmio = amd_manager->acp_mmio +
896d8f48fbdSVijendar Mukunda 			    (amd_manager->instance * SDW_MANAGER_REG_OFFSET);
897d8f48fbdSVijendar Mukunda 	amd_manager->acp_sdw_lock = pdata->acp_sdw_lock;
898d8f48fbdSVijendar Mukunda 	amd_manager->cols_index = sdw_find_col_index(AMD_SDW_DEFAULT_COLUMNS);
899d8f48fbdSVijendar Mukunda 	amd_manager->rows_index = sdw_find_row_index(AMD_SDW_DEFAULT_ROWS);
900d8f48fbdSVijendar Mukunda 	amd_manager->dev = dev;
901d8f48fbdSVijendar Mukunda 	amd_manager->bus.ops = &amd_sdw_ops;
902d8f48fbdSVijendar Mukunda 	amd_manager->bus.port_ops = &amd_sdw_port_ops;
903d8f48fbdSVijendar Mukunda 	amd_manager->bus.compute_params = &amd_sdw_compute_params;
904d8f48fbdSVijendar Mukunda 	amd_manager->bus.clk_stop_timeout = 200;
905d8f48fbdSVijendar Mukunda 	amd_manager->bus.link_id = amd_manager->instance;
906d8f48fbdSVijendar Mukunda 
907d8f48fbdSVijendar Mukunda 	switch (amd_manager->instance) {
908d8f48fbdSVijendar Mukunda 	case ACP_SDW0:
909d8f48fbdSVijendar Mukunda 		amd_manager->num_dout_ports = AMD_SDW0_MAX_TX_PORTS;
910d8f48fbdSVijendar Mukunda 		amd_manager->num_din_ports = AMD_SDW0_MAX_RX_PORTS;
911d8f48fbdSVijendar Mukunda 		break;
912d8f48fbdSVijendar Mukunda 	case ACP_SDW1:
913d8f48fbdSVijendar Mukunda 		amd_manager->num_dout_ports = AMD_SDW1_MAX_TX_PORTS;
914d8f48fbdSVijendar Mukunda 		amd_manager->num_din_ports = AMD_SDW1_MAX_RX_PORTS;
915d8f48fbdSVijendar Mukunda 		break;
916d8f48fbdSVijendar Mukunda 	default:
917d8f48fbdSVijendar Mukunda 		return -EINVAL;
918d8f48fbdSVijendar Mukunda 	}
919d8f48fbdSVijendar Mukunda 
920d8f48fbdSVijendar Mukunda 	amd_manager->reg_mask = &sdw_manager_reg_mask_array[amd_manager->instance];
921d8f48fbdSVijendar Mukunda 	params = &amd_manager->bus.params;
922d8f48fbdSVijendar Mukunda 	params->max_dr_freq = AMD_SDW_DEFAULT_CLK_FREQ * 2;
923d8f48fbdSVijendar Mukunda 	params->curr_dr_freq = AMD_SDW_DEFAULT_CLK_FREQ * 2;
924d8f48fbdSVijendar Mukunda 	params->col = AMD_SDW_DEFAULT_COLUMNS;
925d8f48fbdSVijendar Mukunda 	params->row = AMD_SDW_DEFAULT_ROWS;
926d8f48fbdSVijendar Mukunda 	prop = &amd_manager->bus.prop;
927d8f48fbdSVijendar Mukunda 	prop->clk_freq = &amd_sdw_freq_tbl[0];
928d8f48fbdSVijendar Mukunda 	prop->mclk_freq = AMD_SDW_BUS_BASE_FREQ;
929d8f48fbdSVijendar Mukunda 
930d8f48fbdSVijendar Mukunda 	ret = sdw_bus_master_add(&amd_manager->bus, dev, dev->fwnode);
931d8f48fbdSVijendar Mukunda 	if (ret) {
932d8f48fbdSVijendar Mukunda 		dev_err(dev, "Failed to register SoundWire manager(%d)\n", ret);
933d8f48fbdSVijendar Mukunda 		return ret;
934d8f48fbdSVijendar Mukunda 	}
9352b13596fSVijendar Mukunda 	ret = amd_sdw_register_dais(amd_manager);
9362b13596fSVijendar Mukunda 	if (ret) {
9372b13596fSVijendar Mukunda 		dev_err(dev, "CPU DAI registration failed\n");
9382b13596fSVijendar Mukunda 		sdw_bus_master_delete(&amd_manager->bus);
9392b13596fSVijendar Mukunda 		return ret;
9402b13596fSVijendar Mukunda 	}
941d8f48fbdSVijendar Mukunda 	dev_set_drvdata(dev, amd_manager);
942*65f93e40SVijendar Mukunda 	INIT_WORK(&amd_manager->amd_sdw_irq_thread, amd_sdw_irq_thread);
943*65f93e40SVijendar Mukunda 	INIT_WORK(&amd_manager->amd_sdw_work, amd_sdw_update_slave_status_work);
944d8f48fbdSVijendar Mukunda 	INIT_WORK(&amd_manager->probe_work, amd_sdw_probe_work);
945d8f48fbdSVijendar Mukunda 	/*
946d8f48fbdSVijendar Mukunda 	 * Instead of having lengthy probe sequence, use deferred probe.
947d8f48fbdSVijendar Mukunda 	 */
948d8f48fbdSVijendar Mukunda 	schedule_work(&amd_manager->probe_work);
949d8f48fbdSVijendar Mukunda 	return 0;
950d8f48fbdSVijendar Mukunda }
951d8f48fbdSVijendar Mukunda 
952d8f48fbdSVijendar Mukunda static int amd_sdw_manager_remove(struct platform_device *pdev)
953d8f48fbdSVijendar Mukunda {
954d8f48fbdSVijendar Mukunda 	struct amd_sdw_manager *amd_manager = dev_get_drvdata(&pdev->dev);
955d8f48fbdSVijendar Mukunda 
956d8f48fbdSVijendar Mukunda 	cancel_work_sync(&amd_manager->probe_work);
957d8f48fbdSVijendar Mukunda 	amd_disable_sdw_interrupts(amd_manager);
958d8f48fbdSVijendar Mukunda 	sdw_bus_master_delete(&amd_manager->bus);
959d8f48fbdSVijendar Mukunda 	return amd_disable_sdw_manager(amd_manager);
960d8f48fbdSVijendar Mukunda }
961d8f48fbdSVijendar Mukunda 
962d8f48fbdSVijendar Mukunda static struct platform_driver amd_sdw_driver = {
963d8f48fbdSVijendar Mukunda 	.probe	= &amd_sdw_manager_probe,
964d8f48fbdSVijendar Mukunda 	.remove = &amd_sdw_manager_remove,
965d8f48fbdSVijendar Mukunda 	.driver = {
966d8f48fbdSVijendar Mukunda 		.name	= "amd_sdw_manager",
967d8f48fbdSVijendar Mukunda 	}
968d8f48fbdSVijendar Mukunda };
969d8f48fbdSVijendar Mukunda module_platform_driver(amd_sdw_driver);
970d8f48fbdSVijendar Mukunda 
971d8f48fbdSVijendar Mukunda MODULE_AUTHOR("Vijendar.Mukunda@amd.com");
972d8f48fbdSVijendar Mukunda MODULE_DESCRIPTION("AMD SoundWire driver");
973d8f48fbdSVijendar Mukunda MODULE_LICENSE("GPL");
974d8f48fbdSVijendar Mukunda MODULE_ALIAS("platform:" DRV_NAME);
975