19952f691SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only 2783c8f4cSPeter De Schrijver /* 394250166SSagar Kamble * Copyright (c) 2013-2022, NVIDIA CORPORATION. All rights reserved. 4783c8f4cSPeter De Schrijver */ 5783c8f4cSPeter De Schrijver 67e939de1SThierry Reding #include <linux/clk.h> 7783c8f4cSPeter De Schrijver #include <linux/device.h> 8783c8f4cSPeter De Schrijver #include <linux/kobject.h> 91859217bSPaul Gortmaker #include <linux/init.h> 1027a0342aSThierry Reding #include <linux/io.h> 1196ee12b2SThierry Reding #include <linux/nvmem-consumer.h> 1296ee12b2SThierry Reding #include <linux/nvmem-provider.h> 13783c8f4cSPeter De Schrijver #include <linux/of.h> 14783c8f4cSPeter De Schrijver #include <linux/of_address.h> 1527a0342aSThierry Reding #include <linux/platform_device.h> 1624a15252SDmitry Osipenko #include <linux/pm_runtime.h> 17aeecc50aSDmitry Osipenko #include <linux/reset.h> 1827a0342aSThierry Reding #include <linux/slab.h> 1927a0342aSThierry Reding #include <linux/sys_soc.h> 20783c8f4cSPeter De Schrijver 2124fa5af8SThierry Reding #include <soc/tegra/common.h> 22783c8f4cSPeter De Schrijver #include <soc/tegra/fuse.h> 23783c8f4cSPeter De Schrijver 24783c8f4cSPeter De Schrijver #include "fuse.h" 25783c8f4cSPeter De Schrijver 26783c8f4cSPeter De Schrijver struct tegra_sku_info tegra_sku_info; 27f9fc3661SVince Hsu EXPORT_SYMBOL(tegra_sku_info); 28783c8f4cSPeter De Schrijver 29783c8f4cSPeter De Schrijver static const char *tegra_revision_name[TEGRA_REVISION_MAX] = { 30783c8f4cSPeter De Schrijver [TEGRA_REVISION_UNKNOWN] = "unknown", 31783c8f4cSPeter De Schrijver [TEGRA_REVISION_A01] = "A01", 32783c8f4cSPeter De Schrijver [TEGRA_REVISION_A02] = "A02", 33783c8f4cSPeter De Schrijver [TEGRA_REVISION_A03] = "A03", 34783c8f4cSPeter De Schrijver [TEGRA_REVISION_A03p] = "A03 prime", 35783c8f4cSPeter De Schrijver [TEGRA_REVISION_A04] = "A04", 36783c8f4cSPeter De Schrijver }; 37783c8f4cSPeter De Schrijver 38783c8f4cSPeter De Schrijver static const struct of_device_id car_match[] __initconst = { 39783c8f4cSPeter De Schrijver { .compatible = "nvidia,tegra20-car", }, 40783c8f4cSPeter De Schrijver { .compatible = "nvidia,tegra30-car", }, 41783c8f4cSPeter De Schrijver { .compatible = "nvidia,tegra114-car", }, 42783c8f4cSPeter De Schrijver { .compatible = "nvidia,tegra124-car", }, 439b07eb05SThierry Reding { .compatible = "nvidia,tegra132-car", }, 440dc5a0d8SThierry Reding { .compatible = "nvidia,tegra210-car", }, 45783c8f4cSPeter De Schrijver {}, 46783c8f4cSPeter De Schrijver }; 47783c8f4cSPeter De Schrijver 487e939de1SThierry Reding static struct tegra_fuse *fuse = &(struct tegra_fuse) { 497e939de1SThierry Reding .base = NULL, 507e939de1SThierry Reding .soc = NULL, 517e939de1SThierry Reding }; 527e939de1SThierry Reding 537e939de1SThierry Reding static const struct of_device_id tegra_fuse_match[] = { 541f44febfSThierry Reding #ifdef CONFIG_ARCH_TEGRA_234_SOC 551f44febfSThierry Reding { .compatible = "nvidia,tegra234-efuse", .data = &tegra234_fuse_soc }, 561f44febfSThierry Reding #endif 573979a4c6SJC Kuo #ifdef CONFIG_ARCH_TEGRA_194_SOC 583979a4c6SJC Kuo { .compatible = "nvidia,tegra194-efuse", .data = &tegra194_fuse_soc }, 593979a4c6SJC Kuo #endif 6083468fe2STimo Alho #ifdef CONFIG_ARCH_TEGRA_186_SOC 6183468fe2STimo Alho { .compatible = "nvidia,tegra186-efuse", .data = &tegra186_fuse_soc }, 6283468fe2STimo Alho #endif 630dc5a0d8SThierry Reding #ifdef CONFIG_ARCH_TEGRA_210_SOC 640dc5a0d8SThierry Reding { .compatible = "nvidia,tegra210-efuse", .data = &tegra210_fuse_soc }, 650dc5a0d8SThierry Reding #endif 667e939de1SThierry Reding #ifdef CONFIG_ARCH_TEGRA_132_SOC 677e939de1SThierry Reding { .compatible = "nvidia,tegra132-efuse", .data = &tegra124_fuse_soc }, 687e939de1SThierry Reding #endif 697e939de1SThierry Reding #ifdef CONFIG_ARCH_TEGRA_124_SOC 707e939de1SThierry Reding { .compatible = "nvidia,tegra124-efuse", .data = &tegra124_fuse_soc }, 717e939de1SThierry Reding #endif 727e939de1SThierry Reding #ifdef CONFIG_ARCH_TEGRA_114_SOC 737e939de1SThierry Reding { .compatible = "nvidia,tegra114-efuse", .data = &tegra114_fuse_soc }, 747e939de1SThierry Reding #endif 757e939de1SThierry Reding #ifdef CONFIG_ARCH_TEGRA_3x_SOC 767e939de1SThierry Reding { .compatible = "nvidia,tegra30-efuse", .data = &tegra30_fuse_soc }, 777e939de1SThierry Reding #endif 787e939de1SThierry Reding #ifdef CONFIG_ARCH_TEGRA_2x_SOC 797e939de1SThierry Reding { .compatible = "nvidia,tegra20-efuse", .data = &tegra20_fuse_soc }, 807e939de1SThierry Reding #endif 817e939de1SThierry Reding { /* sentinel */ } 827e939de1SThierry Reding }; 837e939de1SThierry Reding 8496ee12b2SThierry Reding static int tegra_fuse_read(void *priv, unsigned int offset, void *value, 8596ee12b2SThierry Reding size_t bytes) 8696ee12b2SThierry Reding { 8796ee12b2SThierry Reding unsigned int count = bytes / 4, i; 8896ee12b2SThierry Reding struct tegra_fuse *fuse = priv; 8996ee12b2SThierry Reding u32 *buffer = value; 9096ee12b2SThierry Reding 9196ee12b2SThierry Reding for (i = 0; i < count; i++) 9296ee12b2SThierry Reding buffer[i] = fuse->read(fuse, offset + i * 4); 9396ee12b2SThierry Reding 9496ee12b2SThierry Reding return 0; 9596ee12b2SThierry Reding } 9696ee12b2SThierry Reding 97f4619c7fSThierry Reding static const struct nvmem_cell_info tegra_fuse_cells[] = { 98f4619c7fSThierry Reding { 99f4619c7fSThierry Reding .name = "tsensor-cpu1", 100f4619c7fSThierry Reding .offset = 0x084, 101f4619c7fSThierry Reding .bytes = 4, 102f4619c7fSThierry Reding .bit_offset = 0, 103f4619c7fSThierry Reding .nbits = 32, 104f4619c7fSThierry Reding }, { 105f4619c7fSThierry Reding .name = "tsensor-cpu2", 106f4619c7fSThierry Reding .offset = 0x088, 107f4619c7fSThierry Reding .bytes = 4, 108f4619c7fSThierry Reding .bit_offset = 0, 109f4619c7fSThierry Reding .nbits = 32, 110f4619c7fSThierry Reding }, { 111f4619c7fSThierry Reding .name = "tsensor-cpu0", 112f4619c7fSThierry Reding .offset = 0x098, 113f4619c7fSThierry Reding .bytes = 4, 114f4619c7fSThierry Reding .bit_offset = 0, 115f4619c7fSThierry Reding .nbits = 32, 116f4619c7fSThierry Reding }, { 117f4619c7fSThierry Reding .name = "xusb-pad-calibration", 118f4619c7fSThierry Reding .offset = 0x0f0, 119f4619c7fSThierry Reding .bytes = 4, 120f4619c7fSThierry Reding .bit_offset = 0, 121f4619c7fSThierry Reding .nbits = 32, 122f4619c7fSThierry Reding }, { 123f4619c7fSThierry Reding .name = "tsensor-cpu3", 124f4619c7fSThierry Reding .offset = 0x12c, 125f4619c7fSThierry Reding .bytes = 4, 126f4619c7fSThierry Reding .bit_offset = 0, 127f4619c7fSThierry Reding .nbits = 32, 128f4619c7fSThierry Reding }, { 129f4619c7fSThierry Reding .name = "sata-calibration", 130f4619c7fSThierry Reding .offset = 0x124, 131f4619c7fSThierry Reding .bytes = 1, 132f4619c7fSThierry Reding .bit_offset = 0, 133f4619c7fSThierry Reding .nbits = 2, 134f4619c7fSThierry Reding }, { 135f4619c7fSThierry Reding .name = "tsensor-gpu", 136f4619c7fSThierry Reding .offset = 0x154, 137f4619c7fSThierry Reding .bytes = 4, 138f4619c7fSThierry Reding .bit_offset = 0, 139f4619c7fSThierry Reding .nbits = 32, 140f4619c7fSThierry Reding }, { 141f4619c7fSThierry Reding .name = "tsensor-mem0", 142f4619c7fSThierry Reding .offset = 0x158, 143f4619c7fSThierry Reding .bytes = 4, 144f4619c7fSThierry Reding .bit_offset = 0, 145f4619c7fSThierry Reding .nbits = 32, 146f4619c7fSThierry Reding }, { 147f4619c7fSThierry Reding .name = "tsensor-mem1", 148f4619c7fSThierry Reding .offset = 0x15c, 149f4619c7fSThierry Reding .bytes = 4, 150f4619c7fSThierry Reding .bit_offset = 0, 151f4619c7fSThierry Reding .nbits = 32, 152f4619c7fSThierry Reding }, { 153f4619c7fSThierry Reding .name = "tsensor-pllx", 154f4619c7fSThierry Reding .offset = 0x160, 155f4619c7fSThierry Reding .bytes = 4, 156f4619c7fSThierry Reding .bit_offset = 0, 157f4619c7fSThierry Reding .nbits = 32, 158f4619c7fSThierry Reding }, { 159f4619c7fSThierry Reding .name = "tsensor-common", 160f4619c7fSThierry Reding .offset = 0x180, 161f4619c7fSThierry Reding .bytes = 4, 162f4619c7fSThierry Reding .bit_offset = 0, 163f4619c7fSThierry Reding .nbits = 32, 164f4619c7fSThierry Reding }, { 16594250166SSagar Kamble .name = "gpu-gcplex-config-fuse", 1666f259bf1Skartik .offset = 0x1c8, 1676f259bf1Skartik .bytes = 4, 1686f259bf1Skartik .bit_offset = 0, 1696f259bf1Skartik .nbits = 32, 1706f259bf1Skartik }, { 171f4619c7fSThierry Reding .name = "tsensor-realignment", 172f4619c7fSThierry Reding .offset = 0x1fc, 173f4619c7fSThierry Reding .bytes = 4, 174f4619c7fSThierry Reding .bit_offset = 0, 175f4619c7fSThierry Reding .nbits = 32, 176f4619c7fSThierry Reding }, { 177f4619c7fSThierry Reding .name = "gpu-calibration", 178f4619c7fSThierry Reding .offset = 0x204, 179f4619c7fSThierry Reding .bytes = 4, 180f4619c7fSThierry Reding .bit_offset = 0, 181f4619c7fSThierry Reding .nbits = 32, 182f4619c7fSThierry Reding }, { 183f4619c7fSThierry Reding .name = "xusb-pad-calibration-ext", 184f4619c7fSThierry Reding .offset = 0x250, 185f4619c7fSThierry Reding .bytes = 4, 186f4619c7fSThierry Reding .bit_offset = 0, 187f4619c7fSThierry Reding .nbits = 32, 1886f259bf1Skartik }, { 18994250166SSagar Kamble .name = "gpu-pdi0", 1906f259bf1Skartik .offset = 0x300, 1916f259bf1Skartik .bytes = 4, 1926f259bf1Skartik .bit_offset = 0, 1936f259bf1Skartik .nbits = 32, 1946f259bf1Skartik }, { 19594250166SSagar Kamble .name = "gpu-pdi1", 1966f259bf1Skartik .offset = 0x304, 1976f259bf1Skartik .bytes = 4, 1986f259bf1Skartik .bit_offset = 0, 1996f259bf1Skartik .nbits = 32, 200f4619c7fSThierry Reding }, 201f4619c7fSThierry Reding }; 202f4619c7fSThierry Reding 20388724b78SDmitry Osipenko static void tegra_fuse_restore(void *base) 20488724b78SDmitry Osipenko { 205b631c9c2SThierry Reding fuse->base = (void __iomem *)base; 20688724b78SDmitry Osipenko fuse->clk = NULL; 20788724b78SDmitry Osipenko } 20888724b78SDmitry Osipenko 2097e939de1SThierry Reding static int tegra_fuse_probe(struct platform_device *pdev) 2107e939de1SThierry Reding { 2117e939de1SThierry Reding void __iomem *base = fuse->base; 21296ee12b2SThierry Reding struct nvmem_config nvmem; 2137e939de1SThierry Reding struct resource *res; 2147e939de1SThierry Reding int err; 2157e939de1SThierry Reding 216b631c9c2SThierry Reding err = devm_add_action(&pdev->dev, tegra_fuse_restore, (void __force *)base); 21788724b78SDmitry Osipenko if (err) 21888724b78SDmitry Osipenko return err; 21988724b78SDmitry Osipenko 2207e939de1SThierry Reding /* take over the memory region from the early initialization */ 2217e939de1SThierry Reding res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 22255a042b3SDmitry Osipenko fuse->phys = res->start; 2237e939de1SThierry Reding fuse->base = devm_ioremap_resource(&pdev->dev, res); 22451294bf6STimo Alho if (IS_ERR(fuse->base)) { 22551294bf6STimo Alho err = PTR_ERR(fuse->base); 22651294bf6STimo Alho return err; 22751294bf6STimo Alho } 2287e939de1SThierry Reding 2297e939de1SThierry Reding fuse->clk = devm_clk_get(&pdev->dev, "fuse"); 2307e939de1SThierry Reding if (IS_ERR(fuse->clk)) { 231f0b2835fSThierry Reding if (PTR_ERR(fuse->clk) != -EPROBE_DEFER) 2327e939de1SThierry Reding dev_err(&pdev->dev, "failed to get FUSE clock: %ld", 2337e939de1SThierry Reding PTR_ERR(fuse->clk)); 234f0b2835fSThierry Reding 2357e939de1SThierry Reding return PTR_ERR(fuse->clk); 2367e939de1SThierry Reding } 2377e939de1SThierry Reding 2387e939de1SThierry Reding platform_set_drvdata(pdev, fuse); 2397e939de1SThierry Reding fuse->dev = &pdev->dev; 2407e939de1SThierry Reding 24188724b78SDmitry Osipenko err = devm_pm_runtime_enable(&pdev->dev); 24288724b78SDmitry Osipenko if (err) 24388724b78SDmitry Osipenko return err; 24424a15252SDmitry Osipenko 2457e939de1SThierry Reding if (fuse->soc->probe) { 2467e939de1SThierry Reding err = fuse->soc->probe(fuse); 2479f1022b8SThierry Reding if (err < 0) 24888724b78SDmitry Osipenko return err; 24951294bf6STimo Alho } 2507e939de1SThierry Reding 25196ee12b2SThierry Reding memset(&nvmem, 0, sizeof(nvmem)); 25296ee12b2SThierry Reding nvmem.dev = &pdev->dev; 25396ee12b2SThierry Reding nvmem.name = "fuse"; 25496ee12b2SThierry Reding nvmem.id = -1; 25596ee12b2SThierry Reding nvmem.owner = THIS_MODULE; 256f4619c7fSThierry Reding nvmem.cells = tegra_fuse_cells; 257f4619c7fSThierry Reding nvmem.ncells = ARRAY_SIZE(tegra_fuse_cells); 25896ee12b2SThierry Reding nvmem.type = NVMEM_TYPE_OTP; 25996ee12b2SThierry Reding nvmem.read_only = true; 26096ee12b2SThierry Reding nvmem.root_only = true; 26196ee12b2SThierry Reding nvmem.reg_read = tegra_fuse_read; 26296ee12b2SThierry Reding nvmem.size = fuse->soc->info->size; 26396ee12b2SThierry Reding nvmem.word_size = 4; 26496ee12b2SThierry Reding nvmem.stride = 4; 26596ee12b2SThierry Reding nvmem.priv = fuse; 26696ee12b2SThierry Reding 26796ee12b2SThierry Reding fuse->nvmem = devm_nvmem_register(&pdev->dev, &nvmem); 26896ee12b2SThierry Reding if (IS_ERR(fuse->nvmem)) { 26996ee12b2SThierry Reding err = PTR_ERR(fuse->nvmem); 27096ee12b2SThierry Reding dev_err(&pdev->dev, "failed to register NVMEM device: %d\n", 27196ee12b2SThierry Reding err); 27288724b78SDmitry Osipenko return err; 2739f1022b8SThierry Reding } 2747e939de1SThierry Reding 275aeecc50aSDmitry Osipenko fuse->rst = devm_reset_control_get_optional(&pdev->dev, "fuse"); 276aeecc50aSDmitry Osipenko if (IS_ERR(fuse->rst)) { 277aeecc50aSDmitry Osipenko err = PTR_ERR(fuse->rst); 278aeecc50aSDmitry Osipenko dev_err(&pdev->dev, "failed to get FUSE reset: %pe\n", 279aeecc50aSDmitry Osipenko fuse->rst); 28088724b78SDmitry Osipenko return err; 281aeecc50aSDmitry Osipenko } 282aeecc50aSDmitry Osipenko 283aeecc50aSDmitry Osipenko /* 284aeecc50aSDmitry Osipenko * FUSE clock is enabled at a boot time, hence this resume/suspend 285aeecc50aSDmitry Osipenko * disables the clock besides the h/w resetting. 286aeecc50aSDmitry Osipenko */ 287aeecc50aSDmitry Osipenko err = pm_runtime_resume_and_get(&pdev->dev); 288aeecc50aSDmitry Osipenko if (err) 28988724b78SDmitry Osipenko return err; 290aeecc50aSDmitry Osipenko 291aeecc50aSDmitry Osipenko err = reset_control_reset(fuse->rst); 292aeecc50aSDmitry Osipenko pm_runtime_put(&pdev->dev); 293aeecc50aSDmitry Osipenko 294aeecc50aSDmitry Osipenko if (err < 0) { 295aeecc50aSDmitry Osipenko dev_err(&pdev->dev, "failed to reset FUSE: %d\n", err); 29688724b78SDmitry Osipenko return err; 2977e939de1SThierry Reding } 2987e939de1SThierry Reding 2997e939de1SThierry Reding /* release the early I/O memory mapping */ 3007e939de1SThierry Reding iounmap(base); 3017e939de1SThierry Reding 3027e939de1SThierry Reding return 0; 3037e939de1SThierry Reding } 3047e939de1SThierry Reding 30524a15252SDmitry Osipenko static int __maybe_unused tegra_fuse_runtime_resume(struct device *dev) 30624a15252SDmitry Osipenko { 30724a15252SDmitry Osipenko int err; 30824a15252SDmitry Osipenko 30924a15252SDmitry Osipenko err = clk_prepare_enable(fuse->clk); 31024a15252SDmitry Osipenko if (err < 0) { 31124a15252SDmitry Osipenko dev_err(dev, "failed to enable FUSE clock: %d\n", err); 31224a15252SDmitry Osipenko return err; 31324a15252SDmitry Osipenko } 31424a15252SDmitry Osipenko 31524a15252SDmitry Osipenko return 0; 31624a15252SDmitry Osipenko } 31724a15252SDmitry Osipenko 31824a15252SDmitry Osipenko static int __maybe_unused tegra_fuse_runtime_suspend(struct device *dev) 31924a15252SDmitry Osipenko { 32024a15252SDmitry Osipenko clk_disable_unprepare(fuse->clk); 32124a15252SDmitry Osipenko 32224a15252SDmitry Osipenko return 0; 32324a15252SDmitry Osipenko } 32424a15252SDmitry Osipenko 32559c6fcebSDmitry Osipenko static int __maybe_unused tegra_fuse_suspend(struct device *dev) 32659c6fcebSDmitry Osipenko { 32759c6fcebSDmitry Osipenko int ret; 32859c6fcebSDmitry Osipenko 32959c6fcebSDmitry Osipenko /* 33059c6fcebSDmitry Osipenko * Critical for RAM re-repair operation, which must occur on resume 33159c6fcebSDmitry Osipenko * from LP1 system suspend and as part of CCPLEX cluster switching. 33259c6fcebSDmitry Osipenko */ 33359c6fcebSDmitry Osipenko if (fuse->soc->clk_suspend_on) 33459c6fcebSDmitry Osipenko ret = pm_runtime_resume_and_get(dev); 33559c6fcebSDmitry Osipenko else 33659c6fcebSDmitry Osipenko ret = pm_runtime_force_suspend(dev); 33759c6fcebSDmitry Osipenko 33859c6fcebSDmitry Osipenko return ret; 33959c6fcebSDmitry Osipenko } 34059c6fcebSDmitry Osipenko 34159c6fcebSDmitry Osipenko static int __maybe_unused tegra_fuse_resume(struct device *dev) 34259c6fcebSDmitry Osipenko { 34359c6fcebSDmitry Osipenko int ret = 0; 34459c6fcebSDmitry Osipenko 34559c6fcebSDmitry Osipenko if (fuse->soc->clk_suspend_on) 34659c6fcebSDmitry Osipenko pm_runtime_put(dev); 34759c6fcebSDmitry Osipenko else 34859c6fcebSDmitry Osipenko ret = pm_runtime_force_resume(dev); 34959c6fcebSDmitry Osipenko 35059c6fcebSDmitry Osipenko return ret; 35159c6fcebSDmitry Osipenko } 35259c6fcebSDmitry Osipenko 35324a15252SDmitry Osipenko static const struct dev_pm_ops tegra_fuse_pm = { 35424a15252SDmitry Osipenko SET_RUNTIME_PM_OPS(tegra_fuse_runtime_suspend, tegra_fuse_runtime_resume, 35524a15252SDmitry Osipenko NULL) 35659c6fcebSDmitry Osipenko SET_SYSTEM_SLEEP_PM_OPS(tegra_fuse_suspend, tegra_fuse_resume) 35724a15252SDmitry Osipenko }; 35824a15252SDmitry Osipenko 3597e939de1SThierry Reding static struct platform_driver tegra_fuse_driver = { 3607e939de1SThierry Reding .driver = { 3617e939de1SThierry Reding .name = "tegra-fuse", 3627e939de1SThierry Reding .of_match_table = tegra_fuse_match, 36324a15252SDmitry Osipenko .pm = &tegra_fuse_pm, 3647e939de1SThierry Reding .suppress_bind_attrs = true, 3657e939de1SThierry Reding }, 3667e939de1SThierry Reding .probe = tegra_fuse_probe, 3677e939de1SThierry Reding }; 3681859217bSPaul Gortmaker builtin_platform_driver(tegra_fuse_driver); 3697e939de1SThierry Reding 370a7083763SNathan Chancellor u32 __init tegra_fuse_read_spare(unsigned int spare) 3717e939de1SThierry Reding { 3727e939de1SThierry Reding unsigned int offset = fuse->soc->info->spare + spare * 4; 3737e939de1SThierry Reding 3747e939de1SThierry Reding return fuse->read_early(fuse, offset) & 1; 3757e939de1SThierry Reding } 3767e939de1SThierry Reding 3777e939de1SThierry Reding u32 __init tegra_fuse_read_early(unsigned int offset) 3787e939de1SThierry Reding { 3797e939de1SThierry Reding return fuse->read_early(fuse, offset); 3807e939de1SThierry Reding } 3817e939de1SThierry Reding 3827e939de1SThierry Reding int tegra_fuse_readl(unsigned long offset, u32 *value) 3837e939de1SThierry Reding { 3840a728e0bSNagarjuna Kristam if (!fuse->read || !fuse->clk) 3857e939de1SThierry Reding return -EPROBE_DEFER; 3867e939de1SThierry Reding 3870a728e0bSNagarjuna Kristam if (IS_ERR(fuse->clk)) 3880a728e0bSNagarjuna Kristam return PTR_ERR(fuse->clk); 3890a728e0bSNagarjuna Kristam 3907e939de1SThierry Reding *value = fuse->read(fuse, offset); 3917e939de1SThierry Reding 3927e939de1SThierry Reding return 0; 3937e939de1SThierry Reding } 3947e939de1SThierry Reding EXPORT_SYMBOL(tegra_fuse_readl); 3957e939de1SThierry Reding 396783c8f4cSPeter De Schrijver static void tegra_enable_fuse_clk(void __iomem *base) 397783c8f4cSPeter De Schrijver { 398783c8f4cSPeter De Schrijver u32 reg; 399783c8f4cSPeter De Schrijver 400783c8f4cSPeter De Schrijver reg = readl_relaxed(base + 0x48); 401783c8f4cSPeter De Schrijver reg |= 1 << 28; 402783c8f4cSPeter De Schrijver writel(reg, base + 0x48); 403783c8f4cSPeter De Schrijver 404783c8f4cSPeter De Schrijver /* 405783c8f4cSPeter De Schrijver * Enable FUSE clock. This needs to be hardcoded because the clock 406783c8f4cSPeter De Schrijver * subsystem is not active during early boot. 407783c8f4cSPeter De Schrijver */ 408783c8f4cSPeter De Schrijver reg = readl(base + 0x14); 409783c8f4cSPeter De Schrijver reg |= 1 << 7; 410783c8f4cSPeter De Schrijver writel(reg, base + 0x14); 411783c8f4cSPeter De Schrijver } 412783c8f4cSPeter De Schrijver 413379ac9ebSJon Hunter static ssize_t major_show(struct device *dev, struct device_attribute *attr, 414379ac9ebSJon Hunter char *buf) 415379ac9ebSJon Hunter { 416379ac9ebSJon Hunter return sprintf(buf, "%d\n", tegra_get_major_rev()); 417379ac9ebSJon Hunter } 418379ac9ebSJon Hunter 419379ac9ebSJon Hunter static DEVICE_ATTR_RO(major); 420379ac9ebSJon Hunter 421379ac9ebSJon Hunter static ssize_t minor_show(struct device *dev, struct device_attribute *attr, 422379ac9ebSJon Hunter char *buf) 423379ac9ebSJon Hunter { 424379ac9ebSJon Hunter return sprintf(buf, "%d\n", tegra_get_minor_rev()); 425379ac9ebSJon Hunter } 426379ac9ebSJon Hunter 427379ac9ebSJon Hunter static DEVICE_ATTR_RO(minor); 428379ac9ebSJon Hunter 429379ac9ebSJon Hunter static struct attribute *tegra_soc_attr[] = { 430379ac9ebSJon Hunter &dev_attr_major.attr, 431379ac9ebSJon Hunter &dev_attr_minor.attr, 432379ac9ebSJon Hunter NULL, 433379ac9ebSJon Hunter }; 434379ac9ebSJon Hunter 435379ac9ebSJon Hunter const struct attribute_group tegra_soc_attr_group = { 436379ac9ebSJon Hunter .attrs = tegra_soc_attr, 437379ac9ebSJon Hunter }; 438379ac9ebSJon Hunter 4391f44febfSThierry Reding #if IS_ENABLED(CONFIG_ARCH_TEGRA_194_SOC) || \ 4401f44febfSThierry Reding IS_ENABLED(CONFIG_ARCH_TEGRA_234_SOC) 441379ac9ebSJon Hunter static ssize_t platform_show(struct device *dev, struct device_attribute *attr, 442379ac9ebSJon Hunter char *buf) 443379ac9ebSJon Hunter { 444379ac9ebSJon Hunter /* 445379ac9ebSJon Hunter * Displays the value in the 'pre_si_platform' field of the HIDREV 446379ac9ebSJon Hunter * register for Tegra194 devices. A value of 0 indicates that the 447379ac9ebSJon Hunter * platform type is silicon and all other non-zero values indicate 448379ac9ebSJon Hunter * the type of simulation platform is being used. 449379ac9ebSJon Hunter */ 450775edf78SThierry Reding return sprintf(buf, "%d\n", tegra_get_platform()); 451379ac9ebSJon Hunter } 452379ac9ebSJon Hunter 453379ac9ebSJon Hunter static DEVICE_ATTR_RO(platform); 454379ac9ebSJon Hunter 455379ac9ebSJon Hunter static struct attribute *tegra194_soc_attr[] = { 456379ac9ebSJon Hunter &dev_attr_major.attr, 457379ac9ebSJon Hunter &dev_attr_minor.attr, 458379ac9ebSJon Hunter &dev_attr_platform.attr, 459379ac9ebSJon Hunter NULL, 460379ac9ebSJon Hunter }; 461379ac9ebSJon Hunter 462379ac9ebSJon Hunter const struct attribute_group tegra194_soc_attr_group = { 463379ac9ebSJon Hunter .attrs = tegra194_soc_attr, 464379ac9ebSJon Hunter }; 465379ac9ebSJon Hunter #endif 466379ac9ebSJon Hunter 46727a0342aSThierry Reding struct device * __init tegra_soc_device_register(void) 46827a0342aSThierry Reding { 46927a0342aSThierry Reding struct soc_device_attribute *attr; 47027a0342aSThierry Reding struct soc_device *dev; 47127a0342aSThierry Reding 47227a0342aSThierry Reding attr = kzalloc(sizeof(*attr), GFP_KERNEL); 47327a0342aSThierry Reding if (!attr) 47427a0342aSThierry Reding return NULL; 47527a0342aSThierry Reding 47627a0342aSThierry Reding attr->family = kasprintf(GFP_KERNEL, "Tegra"); 47737558ac8SJon Hunter attr->revision = kasprintf(GFP_KERNEL, "%s", 47837558ac8SJon Hunter tegra_revision_name[tegra_sku_info.revision]); 47927a0342aSThierry Reding attr->soc_id = kasprintf(GFP_KERNEL, "%u", tegra_get_chip_id()); 480379ac9ebSJon Hunter attr->custom_attr_group = fuse->soc->soc_attr_group; 48127a0342aSThierry Reding 48227a0342aSThierry Reding dev = soc_device_register(attr); 48327a0342aSThierry Reding if (IS_ERR(dev)) { 48427a0342aSThierry Reding kfree(attr->soc_id); 48527a0342aSThierry Reding kfree(attr->revision); 48627a0342aSThierry Reding kfree(attr->family); 48727a0342aSThierry Reding kfree(attr); 48827a0342aSThierry Reding return ERR_CAST(dev); 48927a0342aSThierry Reding } 49027a0342aSThierry Reding 49127a0342aSThierry Reding return soc_device_to_device(dev); 49227a0342aSThierry Reding } 49327a0342aSThierry Reding 49424fa5af8SThierry Reding static int __init tegra_init_fuse(void) 495783c8f4cSPeter De Schrijver { 4967e939de1SThierry Reding const struct of_device_id *match; 497783c8f4cSPeter De Schrijver struct device_node *np; 4987e939de1SThierry Reding struct resource regs; 49924fa5af8SThierry Reding 500783c8f4cSPeter De Schrijver tegra_init_apbmisc(); 501783c8f4cSPeter De Schrijver 5027e939de1SThierry Reding np = of_find_matching_node_and_match(NULL, tegra_fuse_match, &match); 5037e939de1SThierry Reding if (!np) { 5047e939de1SThierry Reding /* 5057e939de1SThierry Reding * Fall back to legacy initialization for 32-bit ARM only. All 5067e939de1SThierry Reding * 64-bit ARM device tree files for Tegra are required to have 5077e939de1SThierry Reding * a FUSE node. 5087e939de1SThierry Reding * 5097e939de1SThierry Reding * This is for backwards-compatibility with old device trees 5107e939de1SThierry Reding * that didn't contain a FUSE node. 5117e939de1SThierry Reding */ 5127e939de1SThierry Reding if (IS_ENABLED(CONFIG_ARM) && soc_is_tegra()) { 5137e939de1SThierry Reding u8 chip = tegra_get_chip_id(); 5147e939de1SThierry Reding 5157e939de1SThierry Reding regs.start = 0x7000f800; 5167e939de1SThierry Reding regs.end = 0x7000fbff; 5177e939de1SThierry Reding regs.flags = IORESOURCE_MEM; 5187e939de1SThierry Reding 5197e939de1SThierry Reding switch (chip) { 5207e939de1SThierry Reding #ifdef CONFIG_ARCH_TEGRA_2x_SOC 5217e939de1SThierry Reding case TEGRA20: 5227e939de1SThierry Reding fuse->soc = &tegra20_fuse_soc; 5237e939de1SThierry Reding break; 5247e939de1SThierry Reding #endif 5257e939de1SThierry Reding 5267e939de1SThierry Reding #ifdef CONFIG_ARCH_TEGRA_3x_SOC 5277e939de1SThierry Reding case TEGRA30: 5287e939de1SThierry Reding fuse->soc = &tegra30_fuse_soc; 5297e939de1SThierry Reding break; 5307e939de1SThierry Reding #endif 5317e939de1SThierry Reding 5327e939de1SThierry Reding #ifdef CONFIG_ARCH_TEGRA_114_SOC 5337e939de1SThierry Reding case TEGRA114: 5347e939de1SThierry Reding fuse->soc = &tegra114_fuse_soc; 5357e939de1SThierry Reding break; 5367e939de1SThierry Reding #endif 5377e939de1SThierry Reding 5387e939de1SThierry Reding #ifdef CONFIG_ARCH_TEGRA_124_SOC 5397e939de1SThierry Reding case TEGRA124: 5407e939de1SThierry Reding fuse->soc = &tegra124_fuse_soc; 5417e939de1SThierry Reding break; 5427e939de1SThierry Reding #endif 5437e939de1SThierry Reding 5447e939de1SThierry Reding default: 5457e939de1SThierry Reding pr_warn("Unsupported SoC: %02x\n", chip); 5467e939de1SThierry Reding break; 5477e939de1SThierry Reding } 548783c8f4cSPeter De Schrijver } else { 5497e939de1SThierry Reding /* 5507e939de1SThierry Reding * At this point we're not running on Tegra, so play 5517e939de1SThierry Reding * nice with multi-platform kernels. 5527e939de1SThierry Reding */ 5537e939de1SThierry Reding return 0; 5547e939de1SThierry Reding } 5557e939de1SThierry Reding } else { 5567e939de1SThierry Reding /* 5577e939de1SThierry Reding * Extract information from the device tree if we've found a 5587e939de1SThierry Reding * matching node. 5597e939de1SThierry Reding */ 5607e939de1SThierry Reding if (of_address_to_resource(np, 0, ®s) < 0) { 5617e939de1SThierry Reding pr_err("failed to get FUSE register\n"); 56224fa5af8SThierry Reding return -ENXIO; 563783c8f4cSPeter De Schrijver } 564783c8f4cSPeter De Schrijver 5657e939de1SThierry Reding fuse->soc = match->data; 5667e939de1SThierry Reding } 5677e939de1SThierry Reding 5687e939de1SThierry Reding np = of_find_matching_node(NULL, car_match); 5697e939de1SThierry Reding if (np) { 5707e939de1SThierry Reding void __iomem *base = of_iomap(np, 0); 571*e941712cSLiang He of_node_put(np); 5727e939de1SThierry Reding if (base) { 5737e939de1SThierry Reding tegra_enable_fuse_clk(base); 5747e939de1SThierry Reding iounmap(base); 5757e939de1SThierry Reding } else { 5767e939de1SThierry Reding pr_err("failed to map clock registers\n"); 5777e939de1SThierry Reding return -ENXIO; 5787e939de1SThierry Reding } 5797e939de1SThierry Reding } 5807e939de1SThierry Reding 5814bdc0d67SChristoph Hellwig fuse->base = ioremap(regs.start, resource_size(®s)); 5827e939de1SThierry Reding if (!fuse->base) { 5837e939de1SThierry Reding pr_err("failed to map FUSE registers\n"); 5847e939de1SThierry Reding return -ENXIO; 5857e939de1SThierry Reding } 5867e939de1SThierry Reding 5877e939de1SThierry Reding fuse->soc->init(fuse); 588783c8f4cSPeter De Schrijver 58903b3f4c8SThierry Reding pr_info("Tegra Revision: %s SKU: %d CPU Process: %d SoC Process: %d\n", 590783c8f4cSPeter De Schrijver tegra_revision_name[tegra_sku_info.revision], 591783c8f4cSPeter De Schrijver tegra_sku_info.sku_id, tegra_sku_info.cpu_process_id, 59203b3f4c8SThierry Reding tegra_sku_info.soc_process_id); 59303b3f4c8SThierry Reding pr_debug("Tegra CPU Speedo ID %d, SoC Speedo ID %d\n", 594783c8f4cSPeter De Schrijver tegra_sku_info.cpu_speedo_id, tegra_sku_info.soc_speedo_id); 59524fa5af8SThierry Reding 5969f94faddSThierry Reding if (fuse->soc->lookups) { 5979f94faddSThierry Reding size_t size = sizeof(*fuse->lookups) * fuse->soc->num_lookups; 5989f94faddSThierry Reding 5999f94faddSThierry Reding fuse->lookups = kmemdup(fuse->soc->lookups, size, GFP_KERNEL); 600854d128bSYang Yingliang if (fuse->lookups) 6019f94faddSThierry Reding nvmem_add_cell_lookups(fuse->lookups, fuse->soc->num_lookups); 6029f94faddSThierry Reding } 60327a0342aSThierry Reding 60424fa5af8SThierry Reding return 0; 605783c8f4cSPeter De Schrijver } 60624fa5af8SThierry Reding early_initcall(tegra_init_fuse); 60727a0342aSThierry Reding 60827a0342aSThierry Reding #ifdef CONFIG_ARM64 60927a0342aSThierry Reding static int __init tegra_init_soc(void) 61027a0342aSThierry Reding { 611226cff48SThierry Reding struct device_node *np; 61227a0342aSThierry Reding struct device *soc; 61327a0342aSThierry Reding 614226cff48SThierry Reding /* make sure we're running on Tegra */ 615226cff48SThierry Reding np = of_find_matching_node(NULL, tegra_fuse_match); 616226cff48SThierry Reding if (!np) 617226cff48SThierry Reding return 0; 618226cff48SThierry Reding 619226cff48SThierry Reding of_node_put(np); 620226cff48SThierry Reding 62127a0342aSThierry Reding soc = tegra_soc_device_register(); 62227a0342aSThierry Reding if (IS_ERR(soc)) { 62327a0342aSThierry Reding pr_err("failed to register SoC device: %ld\n", PTR_ERR(soc)); 62427a0342aSThierry Reding return PTR_ERR(soc); 62527a0342aSThierry Reding } 62627a0342aSThierry Reding 62727a0342aSThierry Reding return 0; 62827a0342aSThierry Reding } 6299261b43eSThierry Reding device_initcall(tegra_init_soc); 63027a0342aSThierry Reding #endif 631