xref: /openbmc/linux/drivers/soc/qcom/qcom_gsbi.c (revision c900529f3d9161bfde5cca0754f83b4d3c3e0220)
1ce718dfbSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
25d144e36SAndy Gross /*
35d144e36SAndy Gross  * Copyright (c) 2014, The Linux foundation. All rights reserved.
45d144e36SAndy Gross  */
55d144e36SAndy Gross 
65d144e36SAndy Gross #include <linux/clk.h>
75d144e36SAndy Gross #include <linux/err.h>
85d144e36SAndy Gross #include <linux/io.h>
95d144e36SAndy Gross #include <linux/module.h>
105d144e36SAndy Gross #include <linux/of.h>
115d144e36SAndy Gross #include <linux/of_platform.h>
125d144e36SAndy Gross #include <linux/platform_device.h>
13e5fdad68SAndy Gross #include <linux/regmap.h>
14e5fdad68SAndy Gross #include <linux/mfd/syscon.h>
15e5fdad68SAndy Gross #include <dt-bindings/soc/qcom,gsbi.h>
165d144e36SAndy Gross 
175d144e36SAndy Gross #define GSBI_CTRL_REG		0x0000
185d144e36SAndy Gross #define GSBI_PROTOCOL_SHIFT	4
19e5fdad68SAndy Gross #define MAX_GSBI		12
20e5fdad68SAndy Gross 
21e5fdad68SAndy Gross #define TCSR_ADM_CRCI_BASE	0x70
22e5fdad68SAndy Gross 
23e5fdad68SAndy Gross struct crci_config {
24e5fdad68SAndy Gross 	u32 num_rows;
25e5fdad68SAndy Gross 	const u32 (*array)[MAX_GSBI];
26e5fdad68SAndy Gross };
27e5fdad68SAndy Gross 
28e5fdad68SAndy Gross static const u32 crci_ipq8064[][MAX_GSBI] = {
29e5fdad68SAndy Gross 	{
30e5fdad68SAndy Gross 		0x000003, 0x00000c, 0x000030, 0x0000c0,
31e5fdad68SAndy Gross 		0x000300, 0x000c00, 0x003000, 0x00c000,
32e5fdad68SAndy Gross 		0x030000, 0x0c0000, 0x300000, 0xc00000
33e5fdad68SAndy Gross 	},
34e5fdad68SAndy Gross 	{
35e5fdad68SAndy Gross 		0x000003, 0x00000c, 0x000030, 0x0000c0,
36e5fdad68SAndy Gross 		0x000300, 0x000c00, 0x003000, 0x00c000,
37e5fdad68SAndy Gross 		0x030000, 0x0c0000, 0x300000, 0xc00000
38e5fdad68SAndy Gross 	},
39e5fdad68SAndy Gross };
40e5fdad68SAndy Gross 
41e5fdad68SAndy Gross static const struct crci_config config_ipq8064 = {
42e5fdad68SAndy Gross 	.num_rows = ARRAY_SIZE(crci_ipq8064),
43e5fdad68SAndy Gross 	.array = crci_ipq8064,
44e5fdad68SAndy Gross };
45e5fdad68SAndy Gross 
46e5fdad68SAndy Gross static const unsigned int crci_apq8064[][MAX_GSBI] = {
47e5fdad68SAndy Gross 	{
48e5fdad68SAndy Gross 		0x001800, 0x006000, 0x000030, 0x0000c0,
49e5fdad68SAndy Gross 		0x000300, 0x000400, 0x000000, 0x000000,
50e5fdad68SAndy Gross 		0x000000, 0x000000, 0x000000, 0x000000
51e5fdad68SAndy Gross 	},
52e5fdad68SAndy Gross 	{
53e5fdad68SAndy Gross 		0x000000, 0x000000, 0x000000, 0x000000,
54e5fdad68SAndy Gross 		0x000000, 0x000020, 0x0000c0, 0x000000,
55e5fdad68SAndy Gross 		0x000000, 0x000000, 0x000000, 0x000000
56e5fdad68SAndy Gross 	},
57e5fdad68SAndy Gross };
58e5fdad68SAndy Gross 
59e5fdad68SAndy Gross static const struct crci_config config_apq8064 = {
60e5fdad68SAndy Gross 	.num_rows = ARRAY_SIZE(crci_apq8064),
61e5fdad68SAndy Gross 	.array = crci_apq8064,
62e5fdad68SAndy Gross };
63e5fdad68SAndy Gross 
64e5fdad68SAndy Gross static const unsigned int crci_msm8960[][MAX_GSBI] = {
65e5fdad68SAndy Gross 	{
66e5fdad68SAndy Gross 		0x000003, 0x00000c, 0x000030, 0x0000c0,
67e5fdad68SAndy Gross 		0x000300, 0x000400, 0x000000, 0x000000,
68e5fdad68SAndy Gross 		0x000000, 0x000000, 0x000000, 0x000000
69e5fdad68SAndy Gross 	},
70e5fdad68SAndy Gross 	{
71e5fdad68SAndy Gross 		0x000000, 0x000000, 0x000000, 0x000000,
72e5fdad68SAndy Gross 		0x000000, 0x000020, 0x0000c0, 0x000300,
73e5fdad68SAndy Gross 		0x001800, 0x006000, 0x000000, 0x000000
74e5fdad68SAndy Gross 	},
75e5fdad68SAndy Gross };
76e5fdad68SAndy Gross 
77e5fdad68SAndy Gross static const struct crci_config config_msm8960 = {
78e5fdad68SAndy Gross 	.num_rows = ARRAY_SIZE(crci_msm8960),
79e5fdad68SAndy Gross 	.array = crci_msm8960,
80e5fdad68SAndy Gross };
81e5fdad68SAndy Gross 
82e5fdad68SAndy Gross static const unsigned int crci_msm8660[][MAX_GSBI] = {
83e5fdad68SAndy Gross 	{	/* ADM 0 - B */
84e5fdad68SAndy Gross 		0x000003, 0x00000c, 0x000030, 0x0000c0,
85e5fdad68SAndy Gross 		0x000300, 0x000c00, 0x003000, 0x00c000,
86e5fdad68SAndy Gross 		0x030000, 0x0c0000, 0x300000, 0xc00000
87e5fdad68SAndy Gross 	},
88e5fdad68SAndy Gross 	{	/* ADM 0 - B */
89e5fdad68SAndy Gross 		0x000003, 0x00000c, 0x000030, 0x0000c0,
90e5fdad68SAndy Gross 		0x000300, 0x000c00, 0x003000, 0x00c000,
91e5fdad68SAndy Gross 		0x030000, 0x0c0000, 0x300000, 0xc00000
92e5fdad68SAndy Gross 	},
93e5fdad68SAndy Gross 	{	/* ADM 1 - A */
94e5fdad68SAndy Gross 		0x000003, 0x00000c, 0x000030, 0x0000c0,
95e5fdad68SAndy Gross 		0x000300, 0x000c00, 0x003000, 0x00c000,
96e5fdad68SAndy Gross 		0x030000, 0x0c0000, 0x300000, 0xc00000
97e5fdad68SAndy Gross 	},
98e5fdad68SAndy Gross 	{	/* ADM 1 - B */
99e5fdad68SAndy Gross 		0x000003, 0x00000c, 0x000030, 0x0000c0,
100e5fdad68SAndy Gross 		0x000300, 0x000c00, 0x003000, 0x00c000,
101e5fdad68SAndy Gross 		0x030000, 0x0c0000, 0x300000, 0xc00000
102e5fdad68SAndy Gross 	},
103e5fdad68SAndy Gross };
104e5fdad68SAndy Gross 
105e5fdad68SAndy Gross static const struct crci_config config_msm8660 = {
106e5fdad68SAndy Gross 	.num_rows = ARRAY_SIZE(crci_msm8660),
107e5fdad68SAndy Gross 	.array = crci_msm8660,
108e5fdad68SAndy Gross };
1095d144e36SAndy Gross 
110fa9eb324SSrinivas Kandagatla struct gsbi_info {
111fa9eb324SSrinivas Kandagatla 	struct clk *hclk;
112fa9eb324SSrinivas Kandagatla 	u32 mode;
113fa9eb324SSrinivas Kandagatla 	u32 crci;
114e5fdad68SAndy Gross 	struct regmap *tcsr;
115e5fdad68SAndy Gross };
116e5fdad68SAndy Gross 
117903caf42SKrzysztof Kozlowski static const struct of_device_id tcsr_dt_match[] __maybe_unused = {
118e5fdad68SAndy Gross 	{ .compatible = "qcom,tcsr-ipq8064", .data = &config_ipq8064},
119e5fdad68SAndy Gross 	{ .compatible = "qcom,tcsr-apq8064", .data = &config_apq8064},
120e5fdad68SAndy Gross 	{ .compatible = "qcom,tcsr-msm8960", .data = &config_msm8960},
121e5fdad68SAndy Gross 	{ .compatible = "qcom,tcsr-msm8660", .data = &config_msm8660},
122e5fdad68SAndy Gross 	{ },
123fa9eb324SSrinivas Kandagatla };
124fa9eb324SSrinivas Kandagatla 
gsbi_probe(struct platform_device * pdev)1255d144e36SAndy Gross static int gsbi_probe(struct platform_device *pdev)
1265d144e36SAndy Gross {
1275d144e36SAndy Gross 	struct device_node *node = pdev->dev.of_node;
128e5fdad68SAndy Gross 	struct device_node *tcsr_node;
129e5fdad68SAndy Gross 	const struct of_device_id *match;
1305d144e36SAndy Gross 	void __iomem *base;
131fa9eb324SSrinivas Kandagatla 	struct gsbi_info *gsbi;
132*489d7a8cSYuanjun Gong 	int i;
133e5fdad68SAndy Gross 	u32 mask, gsbi_num;
134e5fdad68SAndy Gross 	const struct crci_config *config = NULL;
135fa9eb324SSrinivas Kandagatla 
136fa9eb324SSrinivas Kandagatla 	gsbi = devm_kzalloc(&pdev->dev, sizeof(*gsbi), GFP_KERNEL);
137fa9eb324SSrinivas Kandagatla 
138fa9eb324SSrinivas Kandagatla 	if (!gsbi)
139fa9eb324SSrinivas Kandagatla 		return -ENOMEM;
1405d144e36SAndy Gross 
141eb242d57SCai Huoqing 	base = devm_platform_ioremap_resource(pdev, 0);
1425d144e36SAndy Gross 	if (IS_ERR(base))
1435d144e36SAndy Gross 		return PTR_ERR(base);
1445d144e36SAndy Gross 
145e5fdad68SAndy Gross 	/* get the tcsr node and setup the config and regmap */
146e5fdad68SAndy Gross 	gsbi->tcsr = syscon_regmap_lookup_by_phandle(node, "syscon-tcsr");
147e5fdad68SAndy Gross 
148e5fdad68SAndy Gross 	if (!IS_ERR(gsbi->tcsr)) {
149e5fdad68SAndy Gross 		tcsr_node = of_parse_phandle(node, "syscon-tcsr", 0);
150e5fdad68SAndy Gross 		if (tcsr_node) {
151e5fdad68SAndy Gross 			match = of_match_node(tcsr_dt_match, tcsr_node);
152e5fdad68SAndy Gross 			if (match)
153e5fdad68SAndy Gross 				config = match->data;
154e5fdad68SAndy Gross 			else
155e5fdad68SAndy Gross 				dev_warn(&pdev->dev, "no matching TCSR\n");
156e5fdad68SAndy Gross 
157e5fdad68SAndy Gross 			of_node_put(tcsr_node);
158e5fdad68SAndy Gross 		}
159e5fdad68SAndy Gross 	}
160e5fdad68SAndy Gross 
161e5fdad68SAndy Gross 	if (of_property_read_u32(node, "cell-index", &gsbi_num)) {
162e5fdad68SAndy Gross 		dev_err(&pdev->dev, "missing cell-index\n");
163e5fdad68SAndy Gross 		return -EINVAL;
164e5fdad68SAndy Gross 	}
165e5fdad68SAndy Gross 
166e5fdad68SAndy Gross 	if (gsbi_num < 1 || gsbi_num > MAX_GSBI) {
167e5fdad68SAndy Gross 		dev_err(&pdev->dev, "invalid cell-index\n");
168e5fdad68SAndy Gross 		return -EINVAL;
169e5fdad68SAndy Gross 	}
170e5fdad68SAndy Gross 
171fa9eb324SSrinivas Kandagatla 	if (of_property_read_u32(node, "qcom,mode", &gsbi->mode)) {
1725d144e36SAndy Gross 		dev_err(&pdev->dev, "missing mode configuration\n");
1735d144e36SAndy Gross 		return -EINVAL;
1745d144e36SAndy Gross 	}
1755d144e36SAndy Gross 
1765d144e36SAndy Gross 	/* not required, so default to 0 if not present */
177fa9eb324SSrinivas Kandagatla 	of_property_read_u32(node, "qcom,crci", &gsbi->crci);
1785d144e36SAndy Gross 
179fa9eb324SSrinivas Kandagatla 	dev_info(&pdev->dev, "GSBI port protocol: %d crci: %d\n",
180fa9eb324SSrinivas Kandagatla 		 gsbi->mode, gsbi->crci);
181*489d7a8cSYuanjun Gong 	gsbi->hclk = devm_clk_get_enabled(&pdev->dev, "iface");
182fa9eb324SSrinivas Kandagatla 	if (IS_ERR(gsbi->hclk))
183fa9eb324SSrinivas Kandagatla 		return PTR_ERR(gsbi->hclk);
1845d144e36SAndy Gross 
185fa9eb324SSrinivas Kandagatla 	writel_relaxed((gsbi->mode << GSBI_PROTOCOL_SHIFT) | gsbi->crci,
1865d144e36SAndy Gross 				base + GSBI_CTRL_REG);
1875d144e36SAndy Gross 
188e5fdad68SAndy Gross 	/*
189e5fdad68SAndy Gross 	 * modify tcsr to reflect mode and ADM CRCI mux
190e5fdad68SAndy Gross 	 * Each gsbi contains a pair of bits, one for RX and one for TX
191e5fdad68SAndy Gross 	 * SPI mode requires both bits cleared, otherwise they are set
192e5fdad68SAndy Gross 	 */
193e5fdad68SAndy Gross 	if (config) {
194e5fdad68SAndy Gross 		for (i = 0; i < config->num_rows; i++) {
195e5fdad68SAndy Gross 			mask = config->array[i][gsbi_num - 1];
196e5fdad68SAndy Gross 
197e5fdad68SAndy Gross 			if (gsbi->mode == GSBI_PROT_SPI)
198e5fdad68SAndy Gross 				regmap_update_bits(gsbi->tcsr,
199e5fdad68SAndy Gross 					TCSR_ADM_CRCI_BASE + 4 * i, mask, 0);
200e5fdad68SAndy Gross 			else
201e5fdad68SAndy Gross 				regmap_update_bits(gsbi->tcsr,
202e5fdad68SAndy Gross 					TCSR_ADM_CRCI_BASE + 4 * i, mask, mask);
203e5fdad68SAndy Gross 
204e5fdad68SAndy Gross 		}
205e5fdad68SAndy Gross 	}
206e5fdad68SAndy Gross 
2075d144e36SAndy Gross 	/* make sure the gsbi control write is not reordered */
2085d144e36SAndy Gross 	wmb();
2095d144e36SAndy Gross 
210fa9eb324SSrinivas Kandagatla 	platform_set_drvdata(pdev, gsbi);
2115d144e36SAndy Gross 
212*489d7a8cSYuanjun Gong 	return of_platform_populate(node, NULL, NULL, &pdev->dev);
213fa9eb324SSrinivas Kandagatla }
214fa9eb324SSrinivas Kandagatla 
gsbi_remove(struct platform_device * pdev)215fa9eb324SSrinivas Kandagatla static int gsbi_remove(struct platform_device *pdev)
216fa9eb324SSrinivas Kandagatla {
217fa9eb324SSrinivas Kandagatla 	struct gsbi_info *gsbi = platform_get_drvdata(pdev);
218fa9eb324SSrinivas Kandagatla 
219fa9eb324SSrinivas Kandagatla 	clk_disable_unprepare(gsbi->hclk);
220fa9eb324SSrinivas Kandagatla 
221fa9eb324SSrinivas Kandagatla 	return 0;
2225d144e36SAndy Gross }
2235d144e36SAndy Gross 
2245d144e36SAndy Gross static const struct of_device_id gsbi_dt_match[] = {
2255d144e36SAndy Gross 	{ .compatible = "qcom,gsbi-v1.0.0", },
2261b7f0c7bSArnd Bergmann 	{ },
2275d144e36SAndy Gross };
2285d144e36SAndy Gross 
2295d144e36SAndy Gross MODULE_DEVICE_TABLE(of, gsbi_dt_match);
2305d144e36SAndy Gross 
2315d144e36SAndy Gross static struct platform_driver gsbi_driver = {
2325d144e36SAndy Gross 	.driver = {
2335d144e36SAndy Gross 		.name		= "gsbi",
2345d144e36SAndy Gross 		.of_match_table	= gsbi_dt_match,
2355d144e36SAndy Gross 	},
2365d144e36SAndy Gross 	.probe = gsbi_probe,
237fa9eb324SSrinivas Kandagatla 	.remove	= gsbi_remove,
2385d144e36SAndy Gross };
2395d144e36SAndy Gross 
2405d144e36SAndy Gross module_platform_driver(gsbi_driver);
2415d144e36SAndy Gross 
2425d144e36SAndy Gross MODULE_AUTHOR("Andy Gross <agross@codeaurora.org>");
2435d144e36SAndy Gross MODULE_DESCRIPTION("QCOM GSBI driver");
2445d144e36SAndy Gross MODULE_LICENSE("GPL v2");
245