xref: /openbmc/linux/drivers/soc/mediatek/mtk-mmsys.c (revision 1a931707ad4a46e79d4ecfee56d8f6e8cc8d4f28)
113032709SMatthias Brugger // SPDX-License-Identifier: GPL-2.0-only
213032709SMatthias Brugger /*
313032709SMatthias Brugger  * Copyright (c) 2014 MediaTek Inc.
413032709SMatthias Brugger  * Author: James Liao <jamesjj.liao@mediatek.com>
513032709SMatthias Brugger  */
613032709SMatthias Brugger 
7f27ef285SEnric Balletbo i Serra #include <linux/delay.h>
82c758e30SEnric Balletbo i Serra #include <linux/device.h>
951c0e618SYongqiang Niu #include <linux/io.h>
1013032709SMatthias Brugger #include <linux/module.h>
1113032709SMatthias Brugger #include <linux/of.h>
12f27ef285SEnric Balletbo i Serra #include <linux/platform_device.h>
132c758e30SEnric Balletbo i Serra #include <linux/reset-controller.h>
142c758e30SEnric Balletbo i Serra #include <linux/soc/mediatek/mtk-mmsys.h>
1544014763SCK Hu 
16060f7875SFabien Parent #include "mtk-mmsys.h"
171ff1270fSHsin-Yi Wang #include "mt8167-mmsys.h"
185f9b5b75SYongqiang Niu #include "mt8173-mmsys.h"
19d687e056SYongqiang Niu #include "mt8183-mmsys.h"
20b2b99a7aSJason-JH.Lin #include "mt8186-mmsys.h"
21bc3fc5c0SFabien Parent #include "mt8188-mmsys.h"
2213032709SMatthias Brugger #include "mt8192-mmsys.h"
23c292b133SEnric Balletbo i Serra #include "mt8195-mmsys.h"
24c292b133SEnric Balletbo i Serra #include "mt8365-mmsys.h"
2544014763SCK Hu 
2644014763SCK Hu #define MMSYS_SW_RESET_PER_REG 32
27c292b133SEnric Balletbo i Serra 
28c292b133SEnric Balletbo i Serra static const struct mtk_mmsys_driver_data mt2701_mmsys_driver_data = {
299c5a0a3aSEnric Balletbo i Serra 	.clk_driver = "clk-mt2701-mm",
309c5a0a3aSEnric Balletbo i Serra 	.routes = mmsys_default_routing_table,
3144014763SCK Hu 	.num_routes = ARRAY_SIZE(mmsys_default_routing_table),
3244014763SCK Hu };
339c5a0a3aSEnric Balletbo i Serra 
349c5a0a3aSEnric Balletbo i Serra static const struct mtk_mmsys_driver_data mt2712_mmsys_driver_data = {
3532956ddaSMatthias Brugger 	.clk_driver = "clk-mt2712-mm",
3632956ddaSMatthias Brugger 	.routes = mmsys_default_routing_table,
3732956ddaSMatthias Brugger 	.num_routes = ARRAY_SIZE(mmsys_default_routing_table),
3832956ddaSMatthias Brugger };
39cad4e379SMatthias Brugger 
40cad4e379SMatthias Brugger static const struct mtk_mmsys_driver_data mt6779_mmsys_driver_data = {
41cad4e379SMatthias Brugger 	.clk_driver = "clk-mt6779-mm",
42cad4e379SMatthias Brugger };
43060f7875SFabien Parent 
44060f7875SFabien Parent static const struct mtk_mmsys_driver_data mt6795_mmsys_driver_data = {
45060f7875SFabien Parent 	.clk_driver = "clk-mt6795-mm",
46060f7875SFabien Parent 	.routes = mt8173_mmsys_routing_table,
47060f7875SFabien Parent 	.num_routes = ARRAY_SIZE(mt8173_mmsys_routing_table),
48060f7875SFabien Parent 	.sw0_rst_offset = MT8183_MMSYS_SW0_RST_B,
4913032709SMatthias Brugger 	.num_resets = 64,
5013032709SMatthias Brugger };
5144014763SCK Hu 
5244014763SCK Hu static const struct mtk_mmsys_driver_data mt6797_mmsys_driver_data = {
5362dc3015SRex-BC Chen 	.clk_driver = "clk-mt6797-mm",
5413032709SMatthias Brugger };
5513032709SMatthias Brugger 
561f9adbc7SMatthias Brugger static const struct mtk_mmsys_driver_data mt8167_mmsys_driver_data = {
571f9adbc7SMatthias Brugger 	.clk_driver = "clk-mt8167-mm",
581ff1270fSHsin-Yi Wang 	.routes = mt8167_mmsys_routing_table,
591ff1270fSHsin-Yi Wang 	.num_routes = ARRAY_SIZE(mt8167_mmsys_routing_table),
6062dc3015SRex-BC Chen };
611f9adbc7SMatthias Brugger 
621f9adbc7SMatthias Brugger static const struct mtk_mmsys_driver_data mt8173_mmsys_driver_data = {
635f9b5b75SYongqiang Niu 	.clk_driver = "clk-mt8173-mm",
645f9b5b75SYongqiang Niu 	.routes = mt8173_mmsys_routing_table,
655f9b5b75SYongqiang Niu 	.num_routes = ARRAY_SIZE(mt8173_mmsys_routing_table),
665f9b5b75SYongqiang Niu 	.sw0_rst_offset = MT8183_MMSYS_SW0_RST_B,
67831785f0SRex-BC Chen 	.num_resets = 64,
685f9b5b75SYongqiang Niu };
695f9b5b75SYongqiang Niu 
70d687e056SYongqiang Niu static const struct mtk_mmsys_driver_data mt8183_mmsys_driver_data = {
71d687e056SYongqiang Niu 	.clk_driver = "clk-mt8183-mm",
72d687e056SYongqiang Niu 	.routes = mmsys_mt8183_routing_table,
73d687e056SYongqiang Niu 	.num_routes = ARRAY_SIZE(mmsys_mt8183_routing_table),
749d7370a5SAngeloGioacchino Del Regno 	.sw0_rst_offset = MT8183_MMSYS_SW0_RST_B,
75d687e056SYongqiang Niu 	.num_resets = 32,
76d687e056SYongqiang Niu };
77b2b99a7aSJason-JH.Lin 
78b2b99a7aSJason-JH.Lin static const struct mtk_mmsys_driver_data mt8186_mmsys_driver_data = {
79b2b99a7aSJason-JH.Lin 	.clk_driver = "clk-mt8186-mm",
80b2b99a7aSJason-JH.Lin 	.routes = mmsys_mt8186_routing_table,
81b2b99a7aSJason-JH.Lin 	.num_routes = ARRAY_SIZE(mmsys_mt8186_routing_table),
82b2b99a7aSJason-JH.Lin 	.sw0_rst_offset = MT8186_MMSYS_SW0_RST_B,
83bc3fc5c0SFabien Parent 	.num_resets = 32,
84bc3fc5c0SFabien Parent };
85bc3fc5c0SFabien Parent 
86bc3fc5c0SFabien Parent static const struct mtk_mmsys_driver_data mt8188_vdosys0_driver_data = {
87bc3fc5c0SFabien Parent 	.clk_driver = "clk-mt8188-vdo0",
88bc3fc5c0SFabien Parent 	.routes = mmsys_mt8188_routing_table,
89ce15e7faSCK Hu 	.num_routes = ARRAY_SIZE(mmsys_mt8188_routing_table),
90ce15e7faSCK Hu };
91ce15e7faSCK Hu 
92f27ef285SEnric Balletbo i Serra static const struct mtk_mmsys_driver_data mt8192_mmsys_driver_data = {
93f27ef285SEnric Balletbo i Serra 	.clk_driver = "clk-mt8192-mm",
94ce15e7faSCK Hu 	.routes = mmsys_mt8192_routing_table,
95ce15e7faSCK Hu 	.num_routes = ARRAY_SIZE(mmsys_mt8192_routing_table),
962c758e30SEnric Balletbo i Serra 	.sw0_rst_offset = MT8186_MMSYS_SW0_RST_B,
972c758e30SEnric Balletbo i Serra 	.num_resets = 32,
982c758e30SEnric Balletbo i Serra };
992c758e30SEnric Balletbo i Serra 
100ce15e7faSCK Hu static const struct mtk_mmsys_driver_data mt8195_vdosys0_driver_data = {
10144014763SCK Hu 	.clk_driver = "clk-mt8195-vdo0",
10244014763SCK Hu 	.routes = mmsys_mt8195_routing_table,
10344014763SCK Hu 	.num_routes = ARRAY_SIZE(mmsys_mt8195_routing_table),
1042c758e30SEnric Balletbo i Serra };
10544014763SCK Hu 
10644014763SCK Hu static const struct mtk_mmsys_driver_data mt8195_vdosys1_driver_data = {
1077bdcead7SCK Hu 	.clk_driver = "clk-mt8195-vdo1",
1087bdcead7SCK Hu 	.routes = mmsys_mt8195_vdo1_routing_table,
1097bdcead7SCK Hu 	.num_routes = ARRAY_SIZE(mmsys_mt8195_vdo1_routing_table),
11044014763SCK Hu 	.sw0_rst_offset = MT8195_VDO1_SW0_RST_B,
1112c758e30SEnric Balletbo i Serra 	.num_resets = 64,
1122c758e30SEnric Balletbo i Serra };
1132c758e30SEnric Balletbo i Serra 
1142c758e30SEnric Balletbo i Serra static const struct mtk_mmsys_driver_data mt8195_vppsys0_driver_data = {
1152c758e30SEnric Balletbo i Serra 	.clk_driver = "clk-mt8195-vpp0",
1162c758e30SEnric Balletbo i Serra 	.is_vppsys = true,
1172c758e30SEnric Balletbo i Serra };
1182c758e30SEnric Balletbo i Serra 
119ce15e7faSCK Hu static const struct mtk_mmsys_driver_data mt8195_vppsys1_driver_data = {
12044014763SCK Hu 	.clk_driver = "clk-mt8195-vpp1",
12144014763SCK Hu 	.is_vppsys = true,
12244014763SCK Hu };
1232c758e30SEnric Balletbo i Serra 
12444014763SCK Hu static const struct mtk_mmsys_driver_data mt8365_mmsys_driver_data = {
12544014763SCK Hu 	.clk_driver = "clk-mt8365-mm",
1267bdcead7SCK Hu 	.routes = mt8365_mmsys_routing_table,
1277bdcead7SCK Hu 	.num_routes = ARRAY_SIZE(mt8365_mmsys_routing_table),
12844014763SCK Hu };
1292c758e30SEnric Balletbo i Serra 
1302c758e30SEnric Balletbo i Serra struct mtk_mmsys {
1312c758e30SEnric Balletbo i Serra 	void __iomem *regs;
1322c758e30SEnric Balletbo i Serra 	const struct mtk_mmsys_driver_data *data;
133b404cb45SXinlei Lee 	struct platform_device *clks_pdev;
134b404cb45SXinlei Lee 	struct platform_device *drm_pdev;
135b404cb45SXinlei Lee 	spinlock_t lock; /* protects mmsys_sw_rst_b reg */
136b404cb45SXinlei Lee 	struct reset_controller_dev rcdev;
137b404cb45SXinlei Lee 	struct cmdq_client_reg cmdq_base;
138b404cb45SXinlei Lee };
139b404cb45SXinlei Lee 
mtk_mmsys_update_bits(struct mtk_mmsys * mmsys,u32 offset,u32 mask,u32 val,struct cmdq_pkt * cmdq_pkt)140b404cb45SXinlei Lee static void mtk_mmsys_update_bits(struct mtk_mmsys *mmsys, u32 offset, u32 mask, u32 val,
141b404cb45SXinlei Lee 				  struct cmdq_pkt *cmdq_pkt)
142b404cb45SXinlei Lee {
143b404cb45SXinlei Lee 	int ret;
144e6c7e621SXinlei Lee 	u32 tmp;
145e6c7e621SXinlei Lee 
146e6c7e621SXinlei Lee 	if (mmsys->cmdq_base.size && cmdq_pkt) {
147e6c7e621SXinlei Lee 		ret = cmdq_pkt_write_mask(cmdq_pkt, mmsys->cmdq_base.subsys,
148e6c7e621SXinlei Lee 					  mmsys->cmdq_base.offset + offset, val,
149e6c7e621SXinlei Lee 					  mask);
150e6c7e621SXinlei Lee 		if (ret)
151e6c7e621SXinlei Lee 			pr_debug("CMDQ unavailable: using CPU write\n");
152e6c7e621SXinlei Lee 		else
153e6c7e621SXinlei Lee 			return;
154e6c7e621SXinlei Lee 	}
155e6c7e621SXinlei Lee 	tmp = readl_relaxed(mmsys->regs + offset);
156e6c7e621SXinlei Lee 	tmp = (tmp & ~mask) | (val & mask);
157e6c7e621SXinlei Lee 	writel_relaxed(tmp, mmsys->regs + offset);
158e6c7e621SXinlei Lee }
159e6c7e621SXinlei Lee 
mtk_mmsys_ddp_connect(struct device * dev,enum mtk_ddp_comp_id cur,enum mtk_ddp_comp_id next)160e6c7e621SXinlei Lee void mtk_mmsys_ddp_connect(struct device *dev,
161e6c7e621SXinlei Lee 			   enum mtk_ddp_comp_id cur,
162e6c7e621SXinlei Lee 			   enum mtk_ddp_comp_id next)
163e6c7e621SXinlei Lee {
164e6c7e621SXinlei Lee 	struct mtk_mmsys *mmsys = dev_get_drvdata(dev);
165b404cb45SXinlei Lee 	const struct mtk_mmsys_routes *routes = mmsys->data->routes;
166b404cb45SXinlei Lee 	int i;
167b404cb45SXinlei Lee 
168f27ef285SEnric Balletbo i Serra 	for (i = 0; i < mmsys->data->num_routes; i++)
169f27ef285SEnric Balletbo i Serra 		if (cur == routes[i].from_comp && next == routes[i].to_comp)
170f27ef285SEnric Balletbo i Serra 			mtk_mmsys_update_bits(mmsys, routes[i].addr, routes[i].mask,
171f27ef285SEnric Balletbo i Serra 					      routes[i].val, NULL);
172f27ef285SEnric Balletbo i Serra }
173f27ef285SEnric Balletbo i Serra EXPORT_SYMBOL_GPL(mtk_mmsys_ddp_connect);
174f27ef285SEnric Balletbo i Serra 
mtk_mmsys_ddp_disconnect(struct device * dev,enum mtk_ddp_comp_id cur,enum mtk_ddp_comp_id next)175f27ef285SEnric Balletbo i Serra void mtk_mmsys_ddp_disconnect(struct device *dev,
176f27ef285SEnric Balletbo i Serra 			      enum mtk_ddp_comp_id cur,
17762dc3015SRex-BC Chen 			      enum mtk_ddp_comp_id next)
178f27ef285SEnric Balletbo i Serra {
179f27ef285SEnric Balletbo i Serra 	struct mtk_mmsys *mmsys = dev_get_drvdata(dev);
180f27ef285SEnric Balletbo i Serra 	const struct mtk_mmsys_routes *routes = mmsys->data->routes;
181f27ef285SEnric Balletbo i Serra 	int i;
182f27ef285SEnric Balletbo i Serra 
183f27ef285SEnric Balletbo i Serra 	for (i = 0; i < mmsys->data->num_routes; i++)
18462dc3015SRex-BC Chen 		if (cur == routes[i].from_comp && next == routes[i].to_comp)
185f27ef285SEnric Balletbo i Serra 			mtk_mmsys_update_bits(mmsys, routes[i].addr, routes[i].mask, 0, NULL);
186f27ef285SEnric Balletbo i Serra }
187f27ef285SEnric Balletbo i Serra EXPORT_SYMBOL_GPL(mtk_mmsys_ddp_disconnect);
188f27ef285SEnric Balletbo i Serra 
mtk_mmsys_merge_async_config(struct device * dev,int idx,int width,int height,struct cmdq_pkt * cmdq_pkt)189f27ef285SEnric Balletbo i Serra void mtk_mmsys_merge_async_config(struct device *dev, int idx, int width, int height,
190f27ef285SEnric Balletbo i Serra 				  struct cmdq_pkt *cmdq_pkt)
191f27ef285SEnric Balletbo i Serra {
192f27ef285SEnric Balletbo i Serra 	mtk_mmsys_update_bits(dev_get_drvdata(dev), MT8195_VDO1_MERGE0_ASYNC_CFG_WD + 0x10 * idx,
193f27ef285SEnric Balletbo i Serra 			      ~0, height << 16 | width, cmdq_pkt);
194f27ef285SEnric Balletbo i Serra }
195f27ef285SEnric Balletbo i Serra EXPORT_SYMBOL_GPL(mtk_mmsys_merge_async_config);
196f27ef285SEnric Balletbo i Serra 
mtk_mmsys_hdr_config(struct device * dev,int be_width,int be_height,struct cmdq_pkt * cmdq_pkt)197f27ef285SEnric Balletbo i Serra void mtk_mmsys_hdr_config(struct device *dev, int be_width, int be_height,
198f27ef285SEnric Balletbo i Serra 			  struct cmdq_pkt *cmdq_pkt)
199f27ef285SEnric Balletbo i Serra {
200f27ef285SEnric Balletbo i Serra 	mtk_mmsys_update_bits(dev_get_drvdata(dev), MT8195_VDO1_HDRBE_ASYNC_CFG_WD, ~0,
201f27ef285SEnric Balletbo i Serra 			      be_height << 16 | be_width, cmdq_pkt);
202f27ef285SEnric Balletbo i Serra }
203f27ef285SEnric Balletbo i Serra EXPORT_SYMBOL_GPL(mtk_mmsys_hdr_config);
204f27ef285SEnric Balletbo i Serra 
mtk_mmsys_mixer_in_config(struct device * dev,int idx,bool alpha_sel,u16 alpha,u8 mode,u32 biwidth,struct cmdq_pkt * cmdq_pkt)205f27ef285SEnric Balletbo i Serra void mtk_mmsys_mixer_in_config(struct device *dev, int idx, bool alpha_sel, u16 alpha,
206f27ef285SEnric Balletbo i Serra 			       u8 mode, u32 biwidth, struct cmdq_pkt *cmdq_pkt)
207f27ef285SEnric Balletbo i Serra {
208f27ef285SEnric Balletbo i Serra 	struct mtk_mmsys *mmsys = dev_get_drvdata(dev);
209f27ef285SEnric Balletbo i Serra 
210f27ef285SEnric Balletbo i Serra 	mtk_mmsys_update_bits(mmsys, MT8195_VDO1_MIXER_IN1_ALPHA + (idx - 1) * 4, ~0,
211f27ef285SEnric Balletbo i Serra 			      alpha << 16 | alpha, cmdq_pkt);
212f27ef285SEnric Balletbo i Serra 	mtk_mmsys_update_bits(mmsys, MT8195_VDO1_HDR_TOP_CFG, BIT(19 + idx),
213f27ef285SEnric Balletbo i Serra 			      alpha_sel << (19 + idx), cmdq_pkt);
214f27ef285SEnric Balletbo i Serra 	mtk_mmsys_update_bits(mmsys, MT8195_VDO1_MIXER_IN1_PAD + (idx - 1) * 4,
215f27ef285SEnric Balletbo i Serra 			      GENMASK(31, 16) | GENMASK(1, 0), biwidth << 16 | mode, cmdq_pkt);
216f27ef285SEnric Balletbo i Serra }
217f27ef285SEnric Balletbo i Serra EXPORT_SYMBOL_GPL(mtk_mmsys_mixer_in_config);
218f27ef285SEnric Balletbo i Serra 
mtk_mmsys_mixer_in_channel_swap(struct device * dev,int idx,bool channel_swap,struct cmdq_pkt * cmdq_pkt)219f27ef285SEnric Balletbo i Serra void mtk_mmsys_mixer_in_channel_swap(struct device *dev, int idx, bool channel_swap,
22013032709SMatthias Brugger 				     struct cmdq_pkt *cmdq_pkt)
22113032709SMatthias Brugger {
2222c758e30SEnric Balletbo i Serra 	mtk_mmsys_update_bits(dev_get_drvdata(dev), MT8195_VDO1_MIXER_IN1_PAD + (idx - 1) * 4,
22313032709SMatthias Brugger 			      BIT(4), channel_swap << 4, cmdq_pkt);
224667c7692SEnric Balletbo i Serra }
225ce15e7faSCK Hu EXPORT_SYMBOL_GPL(mtk_mmsys_mixer_in_channel_swap);
2262c758e30SEnric Balletbo i Serra 
mtk_mmsys_ddp_dpi_fmt_config(struct device * dev,u32 val)2272c758e30SEnric Balletbo i Serra void mtk_mmsys_ddp_dpi_fmt_config(struct device *dev, u32 val)
228ce15e7faSCK Hu {
229ce15e7faSCK Hu 	struct mtk_mmsys *mmsys = dev_get_drvdata(dev);
230ce15e7faSCK Hu 
231ce15e7faSCK Hu 	switch (val) {
232ce15e7faSCK Hu 	case MTK_DPI_RGB888_SDR_CON:
233ce15e7faSCK Hu 		mtk_mmsys_update_bits(mmsys, MT8186_MMSYS_DPI_OUTPUT_FORMAT,
234ce15e7faSCK Hu 				      MT8186_DPI_FORMAT_MASK, MT8186_DPI_RGB888_SDR_CON, NULL);
235cc657602SEnric Balletbo i Serra 		break;
2362c758e30SEnric Balletbo i Serra 	case MTK_DPI_RGB565_SDR_CON:
2372c758e30SEnric Balletbo i Serra 		mtk_mmsys_update_bits(mmsys, MT8186_MMSYS_DPI_OUTPUT_FORMAT,
2382c758e30SEnric Balletbo i Serra 				      MT8186_DPI_FORMAT_MASK, MT8186_DPI_RGB565_SDR_CON, NULL);
239f27ef285SEnric Balletbo i Serra 		break;
240f27ef285SEnric Balletbo i Serra 	case MTK_DPI_RGB565_DDR_CON:
241f27ef285SEnric Balletbo i Serra 		mtk_mmsys_update_bits(mmsys, MT8186_MMSYS_DPI_OUTPUT_FORMAT,
242f27ef285SEnric Balletbo i Serra 				      MT8186_DPI_FORMAT_MASK, MT8186_DPI_RGB565_DDR_CON, NULL);
243f27ef285SEnric Balletbo i Serra 		break;
244f27ef285SEnric Balletbo i Serra 	case MTK_DPI_RGB888_DDR_CON:
245f27ef285SEnric Balletbo i Serra 	default:
246f27ef285SEnric Balletbo i Serra 		mtk_mmsys_update_bits(mmsys, MT8186_MMSYS_DPI_OUTPUT_FORMAT,
247f27ef285SEnric Balletbo i Serra 				      MT8186_DPI_FORMAT_MASK, MT8186_DPI_RGB888_DDR_CON, NULL);
248f27ef285SEnric Balletbo i Serra 		break;
249f27ef285SEnric Balletbo i Serra 	}
250f27ef285SEnric Balletbo i Serra }
2518d8ccdd2SJason-JH.Lin EXPORT_SYMBOL_GPL(mtk_mmsys_ddp_dpi_fmt_config);
252ce15e7faSCK Hu 
mtk_mmsys_vpp_rsz_merge_config(struct device * dev,u32 id,bool enable,struct cmdq_pkt * cmdq_pkt)25313032709SMatthias Brugger void mtk_mmsys_vpp_rsz_merge_config(struct device *dev, u32 id, bool enable,
254ce15e7faSCK Hu 				    struct cmdq_pkt *cmdq_pkt)
25513032709SMatthias Brugger {
25613032709SMatthias Brugger 	u32 reg;
25713032709SMatthias Brugger 
25813032709SMatthias Brugger 	switch (id) {
259667c7692SEnric Balletbo i Serra 	case 2:
260667c7692SEnric Balletbo i Serra 		reg = MT8195_SVPP2_BUF_BF_RSZ_SWITCH;
261ff34e17cSWei Yongjun 		break;
262ff34e17cSWei Yongjun 	case 3:
263667c7692SEnric Balletbo i Serra 		reg = MT8195_SVPP3_BUF_BF_RSZ_SWITCH;
264ff34e17cSWei Yongjun 		break;
265667c7692SEnric Balletbo i Serra 	default:
26613032709SMatthias Brugger 		dev_err(dev, "Invalid id %d\n", id);
26713032709SMatthias Brugger 		return;
26813032709SMatthias Brugger 	}
26913032709SMatthias Brugger 
27013032709SMatthias Brugger 	mtk_mmsys_update_bits(dev_get_drvdata(dev), reg, ~0, enable, cmdq_pkt);
271c292b133SEnric Balletbo i Serra }
2728d8ccdd2SJason-JH.Lin EXPORT_SYMBOL_GPL(mtk_mmsys_vpp_rsz_merge_config);
273c292b133SEnric Balletbo i Serra 
mtk_mmsys_vpp_rsz_dcm_config(struct device * dev,bool enable,struct cmdq_pkt * cmdq_pkt)274c292b133SEnric Balletbo i Serra void mtk_mmsys_vpp_rsz_dcm_config(struct device *dev, bool enable,
2759c5a0a3aSEnric Balletbo i Serra 				  struct cmdq_pkt *cmdq_pkt)
2768d8ccdd2SJason-JH.Lin {
2779c5a0a3aSEnric Balletbo i Serra 	u32 client;
2789c5a0a3aSEnric Balletbo i Serra 
27932956ddaSMatthias Brugger 	client = MT8195_SVPP1_MDP_RSZ;
2808d8ccdd2SJason-JH.Lin 	mtk_mmsys_update_bits(dev_get_drvdata(dev),
28132956ddaSMatthias Brugger 			      MT8195_VPP1_HW_DCM_1ST_DIS0, client,
28232956ddaSMatthias Brugger 			      ((enable) ? client : 0), cmdq_pkt);
283cad4e379SMatthias Brugger 	mtk_mmsys_update_bits(dev_get_drvdata(dev),
2848d8ccdd2SJason-JH.Lin 			      MT8195_VPP1_HW_DCM_2ND_DIS0, client,
285cad4e379SMatthias Brugger 			      ((enable) ? client : 0), cmdq_pkt);
286cad4e379SMatthias Brugger 
287060f7875SFabien Parent 	client = MT8195_SVPP2_MDP_RSZ | MT8195_SVPP3_MDP_RSZ;
2888d8ccdd2SJason-JH.Lin 	mtk_mmsys_update_bits(dev_get_drvdata(dev),
289060f7875SFabien Parent 			      MT8195_VPP1_HW_DCM_1ST_DIS1, client,
290060f7875SFabien Parent 			      ((enable) ? client : 0), cmdq_pkt);
29113032709SMatthias Brugger 	mtk_mmsys_update_bits(dev_get_drvdata(dev),
2928d8ccdd2SJason-JH.Lin 			      MT8195_VPP1_HW_DCM_2ND_DIS1, client,
29313032709SMatthias Brugger 			      ((enable) ? client : 0), cmdq_pkt);
2941f9adbc7SMatthias Brugger }
2951f9adbc7SMatthias Brugger EXPORT_SYMBOL_GPL(mtk_mmsys_vpp_rsz_dcm_config);
2968d8ccdd2SJason-JH.Lin 
mtk_mmsys_reset_update(struct reset_controller_dev * rcdev,unsigned long id,bool assert)2971f9adbc7SMatthias Brugger static int mtk_mmsys_reset_update(struct reset_controller_dev *rcdev, unsigned long id,
298bc3fc5c0SFabien Parent 				  bool assert)
2995f9b5b75SYongqiang Niu {
3008d8ccdd2SJason-JH.Lin 	struct mtk_mmsys *mmsys = container_of(rcdev, struct mtk_mmsys, rcdev);
3015f9b5b75SYongqiang Niu 	unsigned long flags;
3025f9b5b75SYongqiang Niu 	u32 offset;
303d687e056SYongqiang Niu 	u32 reg;
3048d8ccdd2SJason-JH.Lin 
305d687e056SYongqiang Niu 	offset = (id / MMSYS_SW_RESET_PER_REG) * sizeof(u32);
306*7fd731a8SMatthias Brugger 	id = id % MMSYS_SW_RESET_PER_REG;
307*7fd731a8SMatthias Brugger 	reg = mmsys->data->sw0_rst_offset + offset;
308*7fd731a8SMatthias Brugger 
309*7fd731a8SMatthias Brugger 	spin_lock_irqsave(&mmsys->lock, flags);
310d687e056SYongqiang Niu 
311b2b99a7aSJason-JH.Lin 	if (assert)
312b2b99a7aSJason-JH.Lin 		mtk_mmsys_update_bits(mmsys, reg, BIT(id), 0, NULL);
313b2b99a7aSJason-JH.Lin 	else
314b2b99a7aSJason-JH.Lin 		mtk_mmsys_update_bits(mmsys, reg, BIT(id), BIT(id), NULL);
315bc3fc5c0SFabien Parent 
3168d8ccdd2SJason-JH.Lin 	spin_unlock_irqrestore(&mmsys->lock, flags);
317bc3fc5c0SFabien Parent 
31813032709SMatthias Brugger 	return 0;
31913032709SMatthias Brugger }
32013032709SMatthias Brugger 
mtk_mmsys_reset_assert(struct reset_controller_dev * rcdev,unsigned long id)32113032709SMatthias Brugger static int mtk_mmsys_reset_assert(struct reset_controller_dev *rcdev, unsigned long id)
32213032709SMatthias Brugger {
32313032709SMatthias Brugger 	return mtk_mmsys_reset_update(rcdev, id, true);
32413032709SMatthias Brugger }
32513032709SMatthias Brugger 
mtk_mmsys_reset_deassert(struct reset_controller_dev * rcdev,unsigned long id)32613032709SMatthias Brugger static int mtk_mmsys_reset_deassert(struct reset_controller_dev *rcdev, unsigned long id)
32713032709SMatthias Brugger {
32813032709SMatthias Brugger 	return mtk_mmsys_reset_update(rcdev, id, false);
32913032709SMatthias Brugger }
330 
mtk_mmsys_reset(struct reset_controller_dev * rcdev,unsigned long id)331 static int mtk_mmsys_reset(struct reset_controller_dev *rcdev, unsigned long id)
332 {
333 	int ret;
334 
335 	ret = mtk_mmsys_reset_assert(rcdev, id);
336 	if (ret)
337 		return ret;
338 
339 	usleep_range(1000, 1100);
340 
341 	return mtk_mmsys_reset_deassert(rcdev, id);
342 }
343 
344 static const struct reset_control_ops mtk_mmsys_reset_ops = {
345 	.assert = mtk_mmsys_reset_assert,
346 	.deassert = mtk_mmsys_reset_deassert,
347 	.reset = mtk_mmsys_reset,
348 };
349 
mtk_mmsys_probe(struct platform_device * pdev)350 static int mtk_mmsys_probe(struct platform_device *pdev)
351 {
352 	struct device *dev = &pdev->dev;
353 	struct platform_device *clks;
354 	struct platform_device *drm;
355 	struct mtk_mmsys *mmsys;
356 	int ret;
357 
358 	mmsys = devm_kzalloc(dev, sizeof(*mmsys), GFP_KERNEL);
359 	if (!mmsys)
360 		return -ENOMEM;
361 
362 	mmsys->regs = devm_platform_ioremap_resource(pdev, 0);
363 	if (IS_ERR(mmsys->regs)) {
364 		ret = PTR_ERR(mmsys->regs);
365 		dev_err(dev, "Failed to ioremap mmsys registers: %d\n", ret);
366 		return ret;
367 	}
368 
369 	mmsys->data = of_device_get_match_data(&pdev->dev);
370 
371 	if (mmsys->data->num_resets > 0) {
372 		spin_lock_init(&mmsys->lock);
373 
374 		mmsys->rcdev.owner = THIS_MODULE;
375 		mmsys->rcdev.nr_resets = mmsys->data->num_resets;
376 		mmsys->rcdev.ops = &mtk_mmsys_reset_ops;
377 		mmsys->rcdev.of_node = pdev->dev.of_node;
378 		ret = devm_reset_controller_register(&pdev->dev, &mmsys->rcdev);
379 		if (ret) {
380 			dev_err(&pdev->dev, "Couldn't register mmsys reset controller: %d\n", ret);
381 			return ret;
382 		}
383 	}
384 
385 	/* CMDQ is optional */
386 	ret = cmdq_dev_get_client_reg(dev, &mmsys->cmdq_base, 0);
387 	if (ret)
388 		dev_dbg(dev, "No mediatek,gce-client-reg!\n");
389 
390 	platform_set_drvdata(pdev, mmsys);
391 
392 	clks = platform_device_register_data(&pdev->dev, mmsys->data->clk_driver,
393 					     PLATFORM_DEVID_AUTO, NULL, 0);
394 	if (IS_ERR(clks))
395 		return PTR_ERR(clks);
396 	mmsys->clks_pdev = clks;
397 
398 	if (mmsys->data->is_vppsys)
399 		goto out_probe_done;
400 
401 	drm = platform_device_register_data(&pdev->dev, "mediatek-drm",
402 					    PLATFORM_DEVID_AUTO, NULL, 0);
403 	if (IS_ERR(drm)) {
404 		platform_device_unregister(clks);
405 		return PTR_ERR(drm);
406 	}
407 	mmsys->drm_pdev = drm;
408 
409 out_probe_done:
410 	return 0;
411 }
412 
mtk_mmsys_remove(struct platform_device * pdev)413 static int mtk_mmsys_remove(struct platform_device *pdev)
414 {
415 	struct mtk_mmsys *mmsys = platform_get_drvdata(pdev);
416 
417 	platform_device_unregister(mmsys->drm_pdev);
418 	platform_device_unregister(mmsys->clks_pdev);
419 
420 	return 0;
421 }
422 
423 static const struct of_device_id of_match_mtk_mmsys[] = {
424 	{ .compatible = "mediatek,mt2701-mmsys", .data = &mt2701_mmsys_driver_data },
425 	{ .compatible = "mediatek,mt2712-mmsys", .data = &mt2712_mmsys_driver_data },
426 	{ .compatible = "mediatek,mt6779-mmsys", .data = &mt6779_mmsys_driver_data },
427 	{ .compatible = "mediatek,mt6795-mmsys", .data = &mt6795_mmsys_driver_data },
428 	{ .compatible = "mediatek,mt6797-mmsys", .data = &mt6797_mmsys_driver_data },
429 	{ .compatible = "mediatek,mt8167-mmsys", .data = &mt8167_mmsys_driver_data },
430 	{ .compatible = "mediatek,mt8173-mmsys", .data = &mt8173_mmsys_driver_data },
431 	{ .compatible = "mediatek,mt8183-mmsys", .data = &mt8183_mmsys_driver_data },
432 	{ .compatible = "mediatek,mt8186-mmsys", .data = &mt8186_mmsys_driver_data },
433 	{ .compatible = "mediatek,mt8188-vdosys0", .data = &mt8188_vdosys0_driver_data },
434 	{ .compatible = "mediatek,mt8192-mmsys", .data = &mt8192_mmsys_driver_data },
435 	/* "mediatek,mt8195-mmsys" compatible is deprecated */
436 	{ .compatible = "mediatek,mt8195-mmsys", .data = &mt8195_vdosys0_driver_data },
437 	{ .compatible = "mediatek,mt8195-vdosys0", .data = &mt8195_vdosys0_driver_data },
438 	{ .compatible = "mediatek,mt8195-vdosys1", .data = &mt8195_vdosys1_driver_data },
439 	{ .compatible = "mediatek,mt8195-vppsys0", .data = &mt8195_vppsys0_driver_data },
440 	{ .compatible = "mediatek,mt8195-vppsys1", .data = &mt8195_vppsys1_driver_data },
441 	{ .compatible = "mediatek,mt8365-mmsys", .data = &mt8365_mmsys_driver_data },
442 	{ /* sentinel */ }
443 };
444 MODULE_DEVICE_TABLE(of, of_match_mtk_mmsys);
445 
446 static struct platform_driver mtk_mmsys_drv = {
447 	.driver = {
448 		.name = "mtk-mmsys",
449 		.of_match_table = of_match_mtk_mmsys,
450 	},
451 	.probe = mtk_mmsys_probe,
452 	.remove = mtk_mmsys_remove,
453 };
454 module_platform_driver(mtk_mmsys_drv);
455 
456 MODULE_AUTHOR("Yongqiang Niu <yongqiang.niu@mediatek.com>");
457 MODULE_DESCRIPTION("MediaTek SoC MMSYS driver");
458 MODULE_LICENSE("GPL");
459