xref: /openbmc/linux/drivers/scsi/stex.c (revision 1ac731c529cd4d6adbce134754b51ff7d822b145)
12874c5fdSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
25a25ba16SJeff Garzik /*
35a25ba16SJeff Garzik  * SuperTrak EX Series Storage Controller driver for Linux
45a25ba16SJeff Garzik  *
51ec364e6SCharles  *	Copyright (C) 2005-2015 Promise Technology Inc.
65a25ba16SJeff Garzik  *
75a25ba16SJeff Garzik  *	Written By:
85a25ba16SJeff Garzik  *		Ed Lin <promise_linux@promise.com>
95a25ba16SJeff Garzik  */
105a25ba16SJeff Garzik 
115a25ba16SJeff Garzik #include <linux/init.h>
125a25ba16SJeff Garzik #include <linux/errno.h>
135a25ba16SJeff Garzik #include <linux/kernel.h>
145a25ba16SJeff Garzik #include <linux/delay.h>
155a0e3ad6STejun Heo #include <linux/slab.h>
165a25ba16SJeff Garzik #include <linux/time.h>
175a25ba16SJeff Garzik #include <linux/pci.h>
185a25ba16SJeff Garzik #include <linux/blkdev.h>
195a25ba16SJeff Garzik #include <linux/interrupt.h>
205a25ba16SJeff Garzik #include <linux/types.h>
215a25ba16SJeff Garzik #include <linux/module.h>
225a25ba16SJeff Garzik #include <linux/spinlock.h>
230da39687STina Ruchandani #include <linux/ktime.h>
2461b745faSCharles #include <linux/reboot.h>
255a25ba16SJeff Garzik #include <asm/io.h>
265a25ba16SJeff Garzik #include <asm/irq.h>
275a25ba16SJeff Garzik #include <asm/byteorder.h>
285a25ba16SJeff Garzik #include <scsi/scsi.h>
295a25ba16SJeff Garzik #include <scsi/scsi_device.h>
305a25ba16SJeff Garzik #include <scsi/scsi_cmnd.h>
315a25ba16SJeff Garzik #include <scsi/scsi_host.h>
32cf355883SEd Lin #include <scsi/scsi_tcq.h>
33c25da0afSEd Lin #include <scsi/scsi_dbg.h>
3411002fbcSFUJITA Tomonori #include <scsi/scsi_eh.h>
355a25ba16SJeff Garzik 
365a25ba16SJeff Garzik #define DRV_NAME "stex"
37d6570227SCharles #define ST_DRIVER_VERSION	"6.02.0000.01"
38d6570227SCharles #define ST_VER_MAJOR		6
39d6570227SCharles #define ST_VER_MINOR		02
401ec364e6SCharles #define ST_OEM				0000
411ec364e6SCharles #define ST_BUILD_VER		01
425a25ba16SJeff Garzik 
435a25ba16SJeff Garzik enum {
445a25ba16SJeff Garzik 	/* MU register offset */
455a25ba16SJeff Garzik 	IMR0	= 0x10,	/* MU_INBOUND_MESSAGE_REG0 */
465a25ba16SJeff Garzik 	IMR1	= 0x14,	/* MU_INBOUND_MESSAGE_REG1 */
475a25ba16SJeff Garzik 	OMR0	= 0x18,	/* MU_OUTBOUND_MESSAGE_REG0 */
485a25ba16SJeff Garzik 	OMR1	= 0x1c,	/* MU_OUTBOUND_MESSAGE_REG1 */
495a25ba16SJeff Garzik 	IDBL	= 0x20,	/* MU_INBOUND_DOORBELL */
505a25ba16SJeff Garzik 	IIS	= 0x24,	/* MU_INBOUND_INTERRUPT_STATUS */
515a25ba16SJeff Garzik 	IIM	= 0x28,	/* MU_INBOUND_INTERRUPT_MASK */
525a25ba16SJeff Garzik 	ODBL	= 0x2c,	/* MU_OUTBOUND_DOORBELL */
535a25ba16SJeff Garzik 	OIS	= 0x30,	/* MU_OUTBOUND_INTERRUPT_STATUS */
545a25ba16SJeff Garzik 	OIM	= 0x3c,	/* MU_OUTBOUND_INTERRUPT_MASK */
555a25ba16SJeff Garzik 
5669cb4875SEd Lin 	YIOA_STATUS				= 0x00,
570f3f6ee6SEd Lin 	YH2I_INT				= 0x20,
580f3f6ee6SEd Lin 	YINT_EN					= 0x34,
590f3f6ee6SEd Lin 	YI2H_INT				= 0x9c,
600f3f6ee6SEd Lin 	YI2H_INT_C				= 0xa0,
610f3f6ee6SEd Lin 	YH2I_REQ				= 0xc0,
620f3f6ee6SEd Lin 	YH2I_REQ_HI				= 0xc4,
63d6570227SCharles 	PSCRATCH0				= 0xb0,
64d6570227SCharles 	PSCRATCH1				= 0xb4,
65d6570227SCharles 	PSCRATCH2				= 0xb8,
66d6570227SCharles 	PSCRATCH3				= 0xbc,
67d6570227SCharles 	PSCRATCH4				= 0xc8,
68d6570227SCharles 	MAILBOX_BASE			= 0x1000,
69d6570227SCharles 	MAILBOX_HNDSHK_STS		= 0x0,
700f3f6ee6SEd Lin 
715a25ba16SJeff Garzik 	/* MU register value */
729eb46d2aSEd Lin 	MU_INBOUND_DOORBELL_HANDSHAKE		= (1 << 0),
739eb46d2aSEd Lin 	MU_INBOUND_DOORBELL_REQHEADCHANGED	= (1 << 1),
749eb46d2aSEd Lin 	MU_INBOUND_DOORBELL_STATUSTAILCHANGED	= (1 << 2),
759eb46d2aSEd Lin 	MU_INBOUND_DOORBELL_HMUSTOPPED		= (1 << 3),
769eb46d2aSEd Lin 	MU_INBOUND_DOORBELL_RESET		= (1 << 4),
775a25ba16SJeff Garzik 
789eb46d2aSEd Lin 	MU_OUTBOUND_DOORBELL_HANDSHAKE		= (1 << 0),
799eb46d2aSEd Lin 	MU_OUTBOUND_DOORBELL_REQUESTTAILCHANGED	= (1 << 1),
809eb46d2aSEd Lin 	MU_OUTBOUND_DOORBELL_STATUSHEADCHANGED	= (1 << 2),
819eb46d2aSEd Lin 	MU_OUTBOUND_DOORBELL_BUSCHANGE		= (1 << 3),
829eb46d2aSEd Lin 	MU_OUTBOUND_DOORBELL_HASEVENT		= (1 << 4),
839eb46d2aSEd Lin 	MU_OUTBOUND_DOORBELL_REQUEST_RESET	= (1 << 27),
845a25ba16SJeff Garzik 
855a25ba16SJeff Garzik 	/* MU status code */
865a25ba16SJeff Garzik 	MU_STATE_STARTING			= 1,
879eb46d2aSEd Lin 	MU_STATE_STARTED			= 2,
889eb46d2aSEd Lin 	MU_STATE_RESETTING			= 3,
899eb46d2aSEd Lin 	MU_STATE_FAILED				= 4,
9045b42adbSCharles 	MU_STATE_STOP				= 5,
9145b42adbSCharles 	MU_STATE_NOCONNECT			= 6,
925a25ba16SJeff Garzik 
93d6570227SCharles 	MU_MAX_DELAY				= 50,
945a25ba16SJeff Garzik 	MU_HANDSHAKE_SIGNATURE			= 0x55aaaa55,
95529e7a62SEd Lin 	MU_HANDSHAKE_SIGNATURE_HALF		= 0x5a5a0000,
9676fbf96fSEd Lin 	MU_HARD_RESET_WAIT			= 30000,
975a25ba16SJeff Garzik 	HMU_PARTNER_TYPE			= 2,
985a25ba16SJeff Garzik 
995a25ba16SJeff Garzik 	/* firmware returned values */
1005a25ba16SJeff Garzik 	SRB_STATUS_SUCCESS			= 0x01,
1015a25ba16SJeff Garzik 	SRB_STATUS_ERROR			= 0x04,
1025a25ba16SJeff Garzik 	SRB_STATUS_BUSY				= 0x05,
1035a25ba16SJeff Garzik 	SRB_STATUS_INVALID_REQUEST		= 0x06,
1045a25ba16SJeff Garzik 	SRB_STATUS_SELECTION_TIMEOUT		= 0x0A,
1055a25ba16SJeff Garzik 	SRB_SEE_SENSE 				= 0x80,
1065a25ba16SJeff Garzik 
1075a25ba16SJeff Garzik 	/* task attribute */
1085a25ba16SJeff Garzik 	TASK_ATTRIBUTE_SIMPLE			= 0x0,
1095a25ba16SJeff Garzik 	TASK_ATTRIBUTE_HEADOFQUEUE		= 0x1,
1105a25ba16SJeff Garzik 	TASK_ATTRIBUTE_ORDERED			= 0x2,
1115a25ba16SJeff Garzik 	TASK_ATTRIBUTE_ACA			= 0x4,
112*6d074ce2SBart Van Assche };
1135a25ba16SJeff Garzik 
114*6d074ce2SBart Van Assche enum {
1150f3f6ee6SEd Lin 	SS_STS_NORMAL				= 0x80000000,
1160f3f6ee6SEd Lin 	SS_STS_DONE				= 0x40000000,
1170f3f6ee6SEd Lin 	SS_STS_HANDSHAKE			= 0x20000000,
1180f3f6ee6SEd Lin 
1190f3f6ee6SEd Lin 	SS_HEAD_HANDSHAKE			= 0x80,
1200f3f6ee6SEd Lin 
12169cb4875SEd Lin 	SS_H2I_INT_RESET			= 0x100,
12269cb4875SEd Lin 
1239eb46d2aSEd Lin 	SS_I2H_REQUEST_RESET			= 0x2000,
1249eb46d2aSEd Lin 
12569cb4875SEd Lin 	SS_MU_OPERATIONAL			= 0x80000000,
126*6d074ce2SBart Van Assche };
12769cb4875SEd Lin 
128*6d074ce2SBart Van Assche enum {
1297cfe99a5SEd Lin - PTU 	STEX_CDB_LENGTH				= 16,
1305a25ba16SJeff Garzik 	STATUS_VAR_LEN				= 128,
1315a25ba16SJeff Garzik 
1325a25ba16SJeff Garzik 	/* sg flags */
1335a25ba16SJeff Garzik 	SG_CF_EOT				= 0x80,	/* end of table */
1345a25ba16SJeff Garzik 	SG_CF_64B				= 0x40,	/* 64 bit item */
1355a25ba16SJeff Garzik 	SG_CF_HOST				= 0x20,	/* sg in host memory */
1367cfe99a5SEd Lin - PTU 	MSG_DATA_DIR_ND				= 0,
1377cfe99a5SEd Lin - PTU 	MSG_DATA_DIR_IN				= 1,
1387cfe99a5SEd Lin - PTU 	MSG_DATA_DIR_OUT			= 2,
1395a25ba16SJeff Garzik 
1405a25ba16SJeff Garzik 	st_shasta				= 0,
1415a25ba16SJeff Garzik 	st_vsc					= 1,
142591a3a5fSEd Lin 	st_yosemite				= 2,
143591a3a5fSEd Lin 	st_seq					= 3,
1440f3f6ee6SEd Lin 	st_yel					= 4,
145d6570227SCharles 	st_P3					= 5,
1465a25ba16SJeff Garzik 
1475a25ba16SJeff Garzik 	PASSTHRU_REQ_TYPE			= 0x00000001,
1485a25ba16SJeff Garzik 	PASSTHRU_REQ_NO_WAKEUP			= 0x00000100,
1497cfe99a5SEd Lin - PTU 	ST_INTERNAL_TIMEOUT			= 180,
1505a25ba16SJeff Garzik 
151fb4f66beSEd Lin 	ST_TO_CMD				= 0,
152fb4f66beSEd Lin 	ST_FROM_CMD				= 1,
153fb4f66beSEd Lin 
1545a25ba16SJeff Garzik 	/* vendor specific commands of Promise */
155fb4f66beSEd Lin 	MGT_CMD					= 0xd8,
156fb4f66beSEd Lin 	SINBAND_MGT_CMD				= 0xd9,
1575a25ba16SJeff Garzik 	ARRAY_CMD				= 0xe0,
1585a25ba16SJeff Garzik 	CONTROLLER_CMD				= 0xe1,
1595a25ba16SJeff Garzik 	DEBUGGING_CMD				= 0xe2,
1605a25ba16SJeff Garzik 	PASSTHRU_CMD				= 0xe3,
1615a25ba16SJeff Garzik 
1625a25ba16SJeff Garzik 	PASSTHRU_GET_ADAPTER			= 0x05,
1635a25ba16SJeff Garzik 	PASSTHRU_GET_DRVVER			= 0x10,
164fb4f66beSEd Lin 
165fb4f66beSEd Lin 	CTLR_CONFIG_CMD				= 0x03,
166fb4f66beSEd Lin 	CTLR_SHUTDOWN				= 0x0d,
167fb4f66beSEd Lin 
1685a25ba16SJeff Garzik 	CTLR_POWER_STATE_CHANGE			= 0x0e,
1695a25ba16SJeff Garzik 	CTLR_POWER_SAVING			= 0x01,
1705a25ba16SJeff Garzik 
1715a25ba16SJeff Garzik 	PASSTHRU_SIGNATURE			= 0x4e415041,
172fb4f66beSEd Lin 	MGT_CMD_SIGNATURE			= 0xba,
1735a25ba16SJeff Garzik 
1745a25ba16SJeff Garzik 	INQUIRY_EVPD				= 0x01,
17594e9108bSEd Lin 
17694e9108bSEd Lin 	ST_ADDITIONAL_MEM			= 0x200000,
177cbacfb5fSEd Lin 	ST_ADDITIONAL_MEM_MIN			= 0x80000,
178797150b9SCharles 	PMIC_SHUTDOWN				= 0x0D,
179797150b9SCharles 	PMIC_REUMSE					= 0x10,
180797150b9SCharles 	ST_IGNORED					= -1,
181797150b9SCharles 	ST_NOTHANDLED				= 7,
182797150b9SCharles 	ST_S3						= 3,
183797150b9SCharles 	ST_S4						= 4,
184797150b9SCharles 	ST_S5						= 5,
185797150b9SCharles 	ST_S6						= 6,
1865a25ba16SJeff Garzik };
1875a25ba16SJeff Garzik 
1885a25ba16SJeff Garzik struct st_sgitem {
1895a25ba16SJeff Garzik 	u8 ctrl;	/* SG_CF_xxx */
1905a25ba16SJeff Garzik 	u8 reserved[3];
1915a25ba16SJeff Garzik 	__le32 count;
192f1498161SEd Lin 	__le64 addr;
1935a25ba16SJeff Garzik };
1945a25ba16SJeff Garzik 
1950f3f6ee6SEd Lin struct st_ss_sgitem {
1960f3f6ee6SEd Lin 	__le32 addr;
1970f3f6ee6SEd Lin 	__le32 addr_hi;
1980f3f6ee6SEd Lin 	__le32 count;
1990f3f6ee6SEd Lin };
2000f3f6ee6SEd Lin 
2015a25ba16SJeff Garzik struct st_sgtable {
2025a25ba16SJeff Garzik 	__le16 sg_count;
2035a25ba16SJeff Garzik 	__le16 max_sg_count;
2045a25ba16SJeff Garzik 	__le32 sz_in_byte;
2055a25ba16SJeff Garzik };
2065a25ba16SJeff Garzik 
2070f3f6ee6SEd Lin struct st_msg_header {
2080f3f6ee6SEd Lin 	__le64 handle;
2090f3f6ee6SEd Lin 	u8 flag;
2100f3f6ee6SEd Lin 	u8 channel;
2110f3f6ee6SEd Lin 	__le16 timeout;
2120f3f6ee6SEd Lin 	u32 reserved;
2130f3f6ee6SEd Lin };
2140f3f6ee6SEd Lin 
2155a25ba16SJeff Garzik struct handshake_frame {
216f1498161SEd Lin 	__le64 rb_phy;		/* request payload queue physical address */
2175a25ba16SJeff Garzik 	__le16 req_sz;		/* size of each request payload */
2185a25ba16SJeff Garzik 	__le16 req_cnt;		/* count of reqs the buffer can hold */
2195a25ba16SJeff Garzik 	__le16 status_sz;	/* size of each status payload */
2205a25ba16SJeff Garzik 	__le16 status_cnt;	/* count of status the buffer can hold */
221f1498161SEd Lin 	__le64 hosttime;	/* seconds from Jan 1, 1970 (GMT) */
2225a25ba16SJeff Garzik 	u8 partner_type;	/* who sends this frame */
2235a25ba16SJeff Garzik 	u8 reserved0[7];
2245a25ba16SJeff Garzik 	__le32 partner_ver_major;
2255a25ba16SJeff Garzik 	__le32 partner_ver_minor;
2265a25ba16SJeff Garzik 	__le32 partner_ver_oem;
2275a25ba16SJeff Garzik 	__le32 partner_ver_build;
22894e9108bSEd Lin 	__le32 extra_offset;	/* NEW */
22994e9108bSEd Lin 	__le32 extra_size;	/* NEW */
2300f3f6ee6SEd Lin 	__le32 scratch_size;
2310f3f6ee6SEd Lin 	u32 reserved1;
2325a25ba16SJeff Garzik };
2335a25ba16SJeff Garzik 
2345a25ba16SJeff Garzik struct req_msg {
2355a25ba16SJeff Garzik 	__le16 tag;
2365a25ba16SJeff Garzik 	u8 lun;
2375a25ba16SJeff Garzik 	u8 target;
2385a25ba16SJeff Garzik 	u8 task_attr;
2395a25ba16SJeff Garzik 	u8 task_manage;
2407cfe99a5SEd Lin - PTU 	u8 data_dir;
241f903d7b7SEd Lin 	u8 payload_sz;		/* payload size in 4-byte, not used */
2425a25ba16SJeff Garzik 	u8 cdb[STEX_CDB_LENGTH];
2435febf6d6SGustavo A. R. Silva 	u32 variable[];
2445a25ba16SJeff Garzik };
2455a25ba16SJeff Garzik 
2465a25ba16SJeff Garzik struct status_msg {
2475a25ba16SJeff Garzik 	__le16 tag;
2485a25ba16SJeff Garzik 	u8 lun;
2495a25ba16SJeff Garzik 	u8 target;
2505a25ba16SJeff Garzik 	u8 srb_status;
2515a25ba16SJeff Garzik 	u8 scsi_status;
2525a25ba16SJeff Garzik 	u8 reserved;
2535a25ba16SJeff Garzik 	u8 payload_sz;		/* payload size in 4-byte */
2545a25ba16SJeff Garzik 	u8 variable[STATUS_VAR_LEN];
2555a25ba16SJeff Garzik };
2565a25ba16SJeff Garzik 
2575a25ba16SJeff Garzik struct ver_info {
2585a25ba16SJeff Garzik 	u32 major;
2595a25ba16SJeff Garzik 	u32 minor;
2605a25ba16SJeff Garzik 	u32 oem;
2615a25ba16SJeff Garzik 	u32 build;
2625a25ba16SJeff Garzik 	u32 reserved[2];
2635a25ba16SJeff Garzik };
2645a25ba16SJeff Garzik 
2655a25ba16SJeff Garzik struct st_frame {
2665a25ba16SJeff Garzik 	u32 base[6];
2675a25ba16SJeff Garzik 	u32 rom_addr;
2685a25ba16SJeff Garzik 
2695a25ba16SJeff Garzik 	struct ver_info drv_ver;
2705a25ba16SJeff Garzik 	struct ver_info bios_ver;
2715a25ba16SJeff Garzik 
2725a25ba16SJeff Garzik 	u32 bus;
2735a25ba16SJeff Garzik 	u32 slot;
2745a25ba16SJeff Garzik 	u32 irq_level;
2755a25ba16SJeff Garzik 	u32 irq_vec;
2765a25ba16SJeff Garzik 	u32 id;
2775a25ba16SJeff Garzik 	u32 subid;
2785a25ba16SJeff Garzik 
2795a25ba16SJeff Garzik 	u32 dimm_size;
2805a25ba16SJeff Garzik 	u8 dimm_type;
2815a25ba16SJeff Garzik 	u8 reserved[3];
2825a25ba16SJeff Garzik 
2835a25ba16SJeff Garzik 	u32 channel;
2845a25ba16SJeff Garzik 	u32 reserved1;
2855a25ba16SJeff Garzik };
2865a25ba16SJeff Garzik 
2875a25ba16SJeff Garzik struct st_drvver {
2885a25ba16SJeff Garzik 	u32 major;
2895a25ba16SJeff Garzik 	u32 minor;
2905a25ba16SJeff Garzik 	u32 oem;
2915a25ba16SJeff Garzik 	u32 build;
2925a25ba16SJeff Garzik 	u32 signature[2];
2935a25ba16SJeff Garzik 	u8 console_id;
2945a25ba16SJeff Garzik 	u8 host_no;
2955a25ba16SJeff Garzik 	u8 reserved0[2];
2965a25ba16SJeff Garzik 	u32 reserved[3];
2975a25ba16SJeff Garzik };
2985a25ba16SJeff Garzik 
2995a25ba16SJeff Garzik struct st_ccb {
3005a25ba16SJeff Garzik 	struct req_msg *req;
3015a25ba16SJeff Garzik 	struct scsi_cmnd *cmd;
3025a25ba16SJeff Garzik 
3035a25ba16SJeff Garzik 	void *sense_buffer;
3045a25ba16SJeff Garzik 	unsigned int sense_bufflen;
3055a25ba16SJeff Garzik 	int sg_count;
3065a25ba16SJeff Garzik 
3075a25ba16SJeff Garzik 	u32 req_type;
3085a25ba16SJeff Garzik 	u8 srb_status;
3095a25ba16SJeff Garzik 	u8 scsi_status;
310f1498161SEd Lin 	u8 reserved[2];
3115a25ba16SJeff Garzik };
3125a25ba16SJeff Garzik 
3135a25ba16SJeff Garzik struct st_hba {
3145a25ba16SJeff Garzik 	void __iomem *mmio_base;	/* iomapped PCI memory space */
3155a25ba16SJeff Garzik 	void *dma_mem;
3165a25ba16SJeff Garzik 	dma_addr_t dma_handle;
31794e9108bSEd Lin 	size_t dma_size;
3185a25ba16SJeff Garzik 
3195a25ba16SJeff Garzik 	struct Scsi_Host *host;
3205a25ba16SJeff Garzik 	struct pci_dev *pdev;
3215a25ba16SJeff Garzik 
3220f3f6ee6SEd Lin 	struct req_msg * (*alloc_rq) (struct st_hba *);
3230f3f6ee6SEd Lin 	int (*map_sg)(struct st_hba *, struct req_msg *, struct st_ccb *);
3240f3f6ee6SEd Lin 	void (*send) (struct st_hba *, struct req_msg *, u16);
3250f3f6ee6SEd Lin 
3265a25ba16SJeff Garzik 	u32 req_head;
3275a25ba16SJeff Garzik 	u32 req_tail;
3285a25ba16SJeff Garzik 	u32 status_head;
3295a25ba16SJeff Garzik 	u32 status_tail;
3305a25ba16SJeff Garzik 
3315a25ba16SJeff Garzik 	struct status_msg *status_buffer;
3325a25ba16SJeff Garzik 	void *copy_buffer; /* temp buffer for driver-handled commands */
333591a3a5fSEd Lin 	struct st_ccb *ccb;
3345a25ba16SJeff Garzik 	struct st_ccb *wait_ccb;
3350f3f6ee6SEd Lin 	__le32 *scratch;
3365a25ba16SJeff Garzik 
3379eb46d2aSEd Lin 	char work_q_name[20];
3389eb46d2aSEd Lin 	struct workqueue_struct *work_q;
3399eb46d2aSEd Lin 	struct work_struct reset_work;
3409eb46d2aSEd Lin 	wait_queue_head_t reset_waitq;
3415a25ba16SJeff Garzik 	unsigned int mu_status;
3425a25ba16SJeff Garzik 	unsigned int cardtype;
34399946f81SEd Lin 	int msi_enabled;
34499946f81SEd Lin 	int out_req_cnt;
345591a3a5fSEd Lin 	u32 extra_offset;
346591a3a5fSEd Lin 	u16 rq_count;
347591a3a5fSEd Lin 	u16 rq_size;
348591a3a5fSEd Lin 	u16 sts_count;
3491ec364e6SCharles 	u8  supports_pm;
350d6570227SCharles 	int msi_lock;
351591a3a5fSEd Lin };
352591a3a5fSEd Lin 
353591a3a5fSEd Lin struct st_card_info {
3540f3f6ee6SEd Lin 	struct req_msg * (*alloc_rq) (struct st_hba *);
3550f3f6ee6SEd Lin 	int (*map_sg)(struct st_hba *, struct req_msg *, struct st_ccb *);
3560f3f6ee6SEd Lin 	void (*send) (struct st_hba *, struct req_msg *, u16);
357591a3a5fSEd Lin 	unsigned int max_id;
358591a3a5fSEd Lin 	unsigned int max_lun;
359591a3a5fSEd Lin 	unsigned int max_channel;
360591a3a5fSEd Lin 	u16 rq_count;
361591a3a5fSEd Lin 	u16 rq_size;
362591a3a5fSEd Lin 	u16 sts_count;
3635a25ba16SJeff Garzik };
3645a25ba16SJeff Garzik 
3659385c5beSColin Ian King static int S6flag;
36661b745faSCharles static int stex_halt(struct notifier_block *nb, ulong event, void *buf);
36761b745faSCharles static struct notifier_block stex_notifier = {
36861b745faSCharles 	stex_halt, NULL, 0
36961b745faSCharles };
37061b745faSCharles 
37199946f81SEd Lin static int msi;
37299946f81SEd Lin module_param(msi, int, 0);
37399946f81SEd Lin MODULE_PARM_DESC(msi, "Enable Message Signaled Interrupts(0=off, 1=on)");
37499946f81SEd Lin 
3755a25ba16SJeff Garzik static const char console_inq_page[] =
3765a25ba16SJeff Garzik {
3775a25ba16SJeff Garzik 	0x03,0x00,0x03,0x03,0xFA,0x00,0x00,0x30,
3785a25ba16SJeff Garzik 	0x50,0x72,0x6F,0x6D,0x69,0x73,0x65,0x20,	/* "Promise " */
3795a25ba16SJeff Garzik 	0x52,0x41,0x49,0x44,0x20,0x43,0x6F,0x6E,	/* "RAID Con" */
3805a25ba16SJeff Garzik 	0x73,0x6F,0x6C,0x65,0x20,0x20,0x20,0x20,	/* "sole    " */
3815a25ba16SJeff Garzik 	0x31,0x2E,0x30,0x30,0x20,0x20,0x20,0x20,	/* "1.00    " */
3825a25ba16SJeff Garzik 	0x53,0x58,0x2F,0x52,0x53,0x41,0x46,0x2D,	/* "SX/RSAF-" */
3835a25ba16SJeff Garzik 	0x54,0x45,0x31,0x2E,0x30,0x30,0x20,0x20,	/* "TE1.00  " */
3845a25ba16SJeff Garzik 	0x0C,0x20,0x20,0x20,0x20,0x20,0x20,0x20
3855a25ba16SJeff Garzik };
3865a25ba16SJeff Garzik 
3875a25ba16SJeff Garzik MODULE_AUTHOR("Ed Lin");
3885a25ba16SJeff Garzik MODULE_DESCRIPTION("Promise Technology SuperTrak EX Controllers");
3895a25ba16SJeff Garzik MODULE_LICENSE("GPL");
3905a25ba16SJeff Garzik MODULE_VERSION(ST_DRIVER_VERSION);
3915a25ba16SJeff Garzik 
stex_get_status(struct st_hba * hba)3925a25ba16SJeff Garzik static struct status_msg *stex_get_status(struct st_hba *hba)
3935a25ba16SJeff Garzik {
394f1498161SEd Lin 	struct status_msg *status = hba->status_buffer + hba->status_tail;
3955a25ba16SJeff Garzik 
3965a25ba16SJeff Garzik 	++hba->status_tail;
397591a3a5fSEd Lin 	hba->status_tail %= hba->sts_count+1;
3985a25ba16SJeff Garzik 
3995a25ba16SJeff Garzik 	return status;
4005a25ba16SJeff Garzik }
4015a25ba16SJeff Garzik 
stex_invalid_field(struct scsi_cmnd * cmd,void (* done)(struct scsi_cmnd *))4025a25ba16SJeff Garzik static void stex_invalid_field(struct scsi_cmnd *cmd,
4035a25ba16SJeff Garzik 			       void (*done)(struct scsi_cmnd *))
4045a25ba16SJeff Garzik {
4057cfe99a5SEd Lin - PTU 	/* "Invalid field in cdb" */
406f2b1e9c6SHannes Reinecke 	scsi_build_sense(cmd, 0, ILLEGAL_REQUEST, 0x24, 0x0);
4075a25ba16SJeff Garzik 	done(cmd);
4085a25ba16SJeff Garzik }
4095a25ba16SJeff Garzik 
stex_alloc_req(struct st_hba * hba)4105a25ba16SJeff Garzik static struct req_msg *stex_alloc_req(struct st_hba *hba)
4115a25ba16SJeff Garzik {
412591a3a5fSEd Lin 	struct req_msg *req = hba->dma_mem + hba->req_head * hba->rq_size;
4135a25ba16SJeff Garzik 
4145a25ba16SJeff Garzik 	++hba->req_head;
415591a3a5fSEd Lin 	hba->req_head %= hba->rq_count+1;
4165a25ba16SJeff Garzik 
4175a25ba16SJeff Garzik 	return req;
4185a25ba16SJeff Garzik }
4195a25ba16SJeff Garzik 
stex_ss_alloc_req(struct st_hba * hba)4200f3f6ee6SEd Lin static struct req_msg *stex_ss_alloc_req(struct st_hba *hba)
4210f3f6ee6SEd Lin {
4220f3f6ee6SEd Lin 	return (struct req_msg *)(hba->dma_mem +
4230f3f6ee6SEd Lin 		hba->req_head * hba->rq_size + sizeof(struct st_msg_header));
4240f3f6ee6SEd Lin }
4250f3f6ee6SEd Lin 
stex_map_sg(struct st_hba * hba,struct req_msg * req,struct st_ccb * ccb)4265a25ba16SJeff Garzik static int stex_map_sg(struct st_hba *hba,
4275a25ba16SJeff Garzik 	struct req_msg *req, struct st_ccb *ccb)
4285a25ba16SJeff Garzik {
4295a25ba16SJeff Garzik 	struct scsi_cmnd *cmd;
430d5587d5dSFUJITA Tomonori 	struct scatterlist *sg;
4315a25ba16SJeff Garzik 	struct st_sgtable *dst;
432f1498161SEd Lin 	struct st_sgitem *table;
433d5587d5dSFUJITA Tomonori 	int i, nseg;
4345a25ba16SJeff Garzik 
4355a25ba16SJeff Garzik 	cmd = ccb->cmd;
436d5587d5dSFUJITA Tomonori 	nseg = scsi_dma_map(cmd);
437f1498161SEd Lin 	BUG_ON(nseg < 0);
438d5587d5dSFUJITA Tomonori 	if (nseg) {
439f1498161SEd Lin 		dst = (struct st_sgtable *)req->variable;
440f1498161SEd Lin 
441d5587d5dSFUJITA Tomonori 		ccb->sg_count = nseg;
442d5587d5dSFUJITA Tomonori 		dst->sg_count = cpu_to_le16((u16)nseg);
443f1498161SEd Lin 		dst->max_sg_count = cpu_to_le16(hba->host->sg_tablesize);
444f1498161SEd Lin 		dst->sz_in_byte = cpu_to_le32(scsi_bufflen(cmd));
4455a25ba16SJeff Garzik 
446f1498161SEd Lin 		table = (struct st_sgitem *)(dst + 1);
447d5587d5dSFUJITA Tomonori 		scsi_for_each_sg(cmd, sg, nseg, i) {
448f1498161SEd Lin 			table[i].count = cpu_to_le32((u32)sg_dma_len(sg));
449f1498161SEd Lin 			table[i].addr = cpu_to_le64(sg_dma_address(sg));
450f1498161SEd Lin 			table[i].ctrl = SG_CF_64B | SG_CF_HOST;
4515a25ba16SJeff Garzik 		}
452f1498161SEd Lin 		table[--i].ctrl |= SG_CF_EOT;
4535a25ba16SJeff Garzik 	}
4545a25ba16SJeff Garzik 
455f1498161SEd Lin 	return nseg;
4565a25ba16SJeff Garzik }
4575a25ba16SJeff Garzik 
stex_ss_map_sg(struct st_hba * hba,struct req_msg * req,struct st_ccb * ccb)4580f3f6ee6SEd Lin static int stex_ss_map_sg(struct st_hba *hba,
4590f3f6ee6SEd Lin 	struct req_msg *req, struct st_ccb *ccb)
4600f3f6ee6SEd Lin {
4610f3f6ee6SEd Lin 	struct scsi_cmnd *cmd;
4620f3f6ee6SEd Lin 	struct scatterlist *sg;
4630f3f6ee6SEd Lin 	struct st_sgtable *dst;
4640f3f6ee6SEd Lin 	struct st_ss_sgitem *table;
4650f3f6ee6SEd Lin 	int i, nseg;
4660f3f6ee6SEd Lin 
4670f3f6ee6SEd Lin 	cmd = ccb->cmd;
4680f3f6ee6SEd Lin 	nseg = scsi_dma_map(cmd);
4690f3f6ee6SEd Lin 	BUG_ON(nseg < 0);
4700f3f6ee6SEd Lin 	if (nseg) {
4710f3f6ee6SEd Lin 		dst = (struct st_sgtable *)req->variable;
4720f3f6ee6SEd Lin 
4730f3f6ee6SEd Lin 		ccb->sg_count = nseg;
4740f3f6ee6SEd Lin 		dst->sg_count = cpu_to_le16((u16)nseg);
4750f3f6ee6SEd Lin 		dst->max_sg_count = cpu_to_le16(hba->host->sg_tablesize);
4760f3f6ee6SEd Lin 		dst->sz_in_byte = cpu_to_le32(scsi_bufflen(cmd));
4770f3f6ee6SEd Lin 
4780f3f6ee6SEd Lin 		table = (struct st_ss_sgitem *)(dst + 1);
4790f3f6ee6SEd Lin 		scsi_for_each_sg(cmd, sg, nseg, i) {
4800f3f6ee6SEd Lin 			table[i].count = cpu_to_le32((u32)sg_dma_len(sg));
4810f3f6ee6SEd Lin 			table[i].addr =
4820f3f6ee6SEd Lin 				cpu_to_le32(sg_dma_address(sg) & 0xffffffff);
4830f3f6ee6SEd Lin 			table[i].addr_hi =
4840f3f6ee6SEd Lin 				cpu_to_le32((sg_dma_address(sg) >> 16) >> 16);
4850f3f6ee6SEd Lin 		}
4860f3f6ee6SEd Lin 	}
4870f3f6ee6SEd Lin 
4880f3f6ee6SEd Lin 	return nseg;
4890f3f6ee6SEd Lin }
4900f3f6ee6SEd Lin 
stex_controller_info(struct st_hba * hba,struct st_ccb * ccb)4915a25ba16SJeff Garzik static void stex_controller_info(struct st_hba *hba, struct st_ccb *ccb)
4925a25ba16SJeff Garzik {
4935a25ba16SJeff Garzik 	struct st_frame *p;
4945a25ba16SJeff Garzik 	size_t count = sizeof(struct st_frame);
4955a25ba16SJeff Garzik 
4965a25ba16SJeff Garzik 	p = hba->copy_buffer;
497f1498161SEd Lin 	scsi_sg_copy_to_buffer(ccb->cmd, p, count);
4985a25ba16SJeff Garzik 	memset(p->base, 0, sizeof(u32)*6);
4995a25ba16SJeff Garzik 	*(unsigned long *)(p->base) = pci_resource_start(hba->pdev, 0);
5005a25ba16SJeff Garzik 	p->rom_addr = 0;
5015a25ba16SJeff Garzik 
5025a25ba16SJeff Garzik 	p->drv_ver.major = ST_VER_MAJOR;
5035a25ba16SJeff Garzik 	p->drv_ver.minor = ST_VER_MINOR;
5045a25ba16SJeff Garzik 	p->drv_ver.oem = ST_OEM;
5055a25ba16SJeff Garzik 	p->drv_ver.build = ST_BUILD_VER;
5065a25ba16SJeff Garzik 
5075a25ba16SJeff Garzik 	p->bus = hba->pdev->bus->number;
5085a25ba16SJeff Garzik 	p->slot = hba->pdev->devfn;
5095a25ba16SJeff Garzik 	p->irq_level = 0;
5105a25ba16SJeff Garzik 	p->irq_vec = hba->pdev->irq;
5115a25ba16SJeff Garzik 	p->id = hba->pdev->vendor << 16 | hba->pdev->device;
5125a25ba16SJeff Garzik 	p->subid =
5135a25ba16SJeff Garzik 		hba->pdev->subsystem_vendor << 16 | hba->pdev->subsystem_device;
5145a25ba16SJeff Garzik 
515f1498161SEd Lin 	scsi_sg_copy_from_buffer(ccb->cmd, p, count);
5165a25ba16SJeff Garzik }
5175a25ba16SJeff Garzik 
5185a25ba16SJeff Garzik static void
stex_send_cmd(struct st_hba * hba,struct req_msg * req,u16 tag)5195a25ba16SJeff Garzik stex_send_cmd(struct st_hba *hba, struct req_msg *req, u16 tag)
5205a25ba16SJeff Garzik {
5215a25ba16SJeff Garzik 	req->tag = cpu_to_le16(tag);
5225a25ba16SJeff Garzik 
5235a25ba16SJeff Garzik 	hba->ccb[tag].req = req;
5245a25ba16SJeff Garzik 	hba->out_req_cnt++;
5255a25ba16SJeff Garzik 
5265a25ba16SJeff Garzik 	writel(hba->req_head, hba->mmio_base + IMR0);
5275a25ba16SJeff Garzik 	writel(MU_INBOUND_DOORBELL_REQHEADCHANGED, hba->mmio_base + IDBL);
5285a25ba16SJeff Garzik 	readl(hba->mmio_base + IDBL); /* flush */
5295a25ba16SJeff Garzik }
5305a25ba16SJeff Garzik 
5310f3f6ee6SEd Lin static void
stex_ss_send_cmd(struct st_hba * hba,struct req_msg * req,u16 tag)5320f3f6ee6SEd Lin stex_ss_send_cmd(struct st_hba *hba, struct req_msg *req, u16 tag)
5330f3f6ee6SEd Lin {
5340f3f6ee6SEd Lin 	struct scsi_cmnd *cmd;
5350f3f6ee6SEd Lin 	struct st_msg_header *msg_h;
5360f3f6ee6SEd Lin 	dma_addr_t addr;
5370f3f6ee6SEd Lin 
5380f3f6ee6SEd Lin 	req->tag = cpu_to_le16(tag);
5390f3f6ee6SEd Lin 
5400f3f6ee6SEd Lin 	hba->ccb[tag].req = req;
5410f3f6ee6SEd Lin 	hba->out_req_cnt++;
5420f3f6ee6SEd Lin 
5430f3f6ee6SEd Lin 	cmd = hba->ccb[tag].cmd;
5440f3f6ee6SEd Lin 	msg_h = (struct st_msg_header *)req - 1;
5450f3f6ee6SEd Lin 	if (likely(cmd)) {
5460f3f6ee6SEd Lin 		msg_h->channel = (u8)cmd->device->channel;
547bbfa8d7dSBart Van Assche 		msg_h->timeout = cpu_to_le16(scsi_cmd_to_rq(cmd)->timeout / HZ);
5480f3f6ee6SEd Lin 	}
5490f3f6ee6SEd Lin 	addr = hba->dma_handle + hba->req_head * hba->rq_size;
5500f3f6ee6SEd Lin 	addr += (hba->ccb[tag].sg_count+4)/11;
5510f3f6ee6SEd Lin 	msg_h->handle = cpu_to_le64(addr);
5520f3f6ee6SEd Lin 
5530f3f6ee6SEd Lin 	++hba->req_head;
5540f3f6ee6SEd Lin 	hba->req_head %= hba->rq_count+1;
555d6570227SCharles 	if (hba->cardtype == st_P3) {
556d6570227SCharles 		writel((addr >> 16) >> 16, hba->mmio_base + YH2I_REQ_HI);
557d6570227SCharles 		writel(addr, hba->mmio_base + YH2I_REQ);
558d6570227SCharles 	} else {
5590f3f6ee6SEd Lin 		writel((addr >> 16) >> 16, hba->mmio_base + YH2I_REQ_HI);
5600f3f6ee6SEd Lin 		readl(hba->mmio_base + YH2I_REQ_HI); /* flush */
5610f3f6ee6SEd Lin 		writel(addr, hba->mmio_base + YH2I_REQ);
5620f3f6ee6SEd Lin 		readl(hba->mmio_base + YH2I_REQ); /* flush */
5630f3f6ee6SEd Lin 	}
564d6570227SCharles }
5650f3f6ee6SEd Lin 
return_abnormal_state(struct st_hba * hba,int status)56645b42adbSCharles static void return_abnormal_state(struct st_hba *hba, int status)
56745b42adbSCharles {
56845b42adbSCharles 	struct st_ccb *ccb;
56945b42adbSCharles 	unsigned long flags;
57045b42adbSCharles 	u16 tag;
57145b42adbSCharles 
57245b42adbSCharles 	spin_lock_irqsave(hba->host->host_lock, flags);
57345b42adbSCharles 	for (tag = 0; tag < hba->host->can_queue; tag++) {
57445b42adbSCharles 		ccb = &hba->ccb[tag];
57545b42adbSCharles 		if (ccb->req == NULL)
57645b42adbSCharles 			continue;
57745b42adbSCharles 		ccb->req = NULL;
57845b42adbSCharles 		if (ccb->cmd) {
57945b42adbSCharles 			scsi_dma_unmap(ccb->cmd);
58045b42adbSCharles 			ccb->cmd->result = status << 16;
5814acf838eSBart Van Assche 			scsi_done(ccb->cmd);
58245b42adbSCharles 			ccb->cmd = NULL;
58345b42adbSCharles 		}
58445b42adbSCharles 	}
58545b42adbSCharles 	spin_unlock_irqrestore(hba->host->host_lock, flags);
58645b42adbSCharles }
5875a25ba16SJeff Garzik static int
stex_slave_config(struct scsi_device * sdev)5885a25ba16SJeff Garzik stex_slave_config(struct scsi_device *sdev)
5895a25ba16SJeff Garzik {
5905a25ba16SJeff Garzik 	sdev->use_10_for_rw = 1;
5915a25ba16SJeff Garzik 	sdev->use_10_for_ms = 1;
592dc5c49bfSJames Bottomley 	blk_queue_rq_timeout(sdev->request_queue, 60 * HZ);
593cf355883SEd Lin 
5945a25ba16SJeff Garzik 	return 0;
5955a25ba16SJeff Garzik }
5965a25ba16SJeff Garzik 
stex_queuecommand_lck(struct scsi_cmnd * cmd)597af049dfdSBart Van Assche static int stex_queuecommand_lck(struct scsi_cmnd *cmd)
5985a25ba16SJeff Garzik {
599af049dfdSBart Van Assche 	void (*done)(struct scsi_cmnd *) = scsi_done;
6005a25ba16SJeff Garzik 	struct st_hba *hba;
6015a25ba16SJeff Garzik 	struct Scsi_Host *host;
6025a25ba16SJeff Garzik 	unsigned int id, lun;
6035a25ba16SJeff Garzik 	struct req_msg *req;
6045a25ba16SJeff Garzik 	u16 tag;
6057cfe99a5SEd Lin - PTU 
6065a25ba16SJeff Garzik 	host = cmd->device->host;
6075a25ba16SJeff Garzik 	id = cmd->device->id;
608e0b2e597SEd Lin 	lun = cmd->device->lun;
6095a25ba16SJeff Garzik 	hba = (struct st_hba *) &host->hostdata[0];
61045b42adbSCharles 	if (hba->mu_status == MU_STATE_NOCONNECT) {
61145b42adbSCharles 		cmd->result = DID_NO_CONNECT;
61245b42adbSCharles 		done(cmd);
61345b42adbSCharles 		return 0;
61445b42adbSCharles 	}
61545b42adbSCharles 	if (unlikely(hba->mu_status != MU_STATE_STARTED))
6169eb46d2aSEd Lin 		return SCSI_MLQUEUE_HOST_BUSY;
6179eb46d2aSEd Lin 
6185a25ba16SJeff Garzik 	switch (cmd->cmnd[0]) {
6195a25ba16SJeff Garzik 	case MODE_SENSE_10:
6205a25ba16SJeff Garzik 	{
6215a25ba16SJeff Garzik 		static char ms10_caching_page[12] =
6225a25ba16SJeff Garzik 			{ 0, 0x12, 0, 0, 0, 0, 0, 0, 0x8, 0xa, 0x4, 0 };
6235a25ba16SJeff Garzik 		unsigned char page;
6247cfe99a5SEd Lin - PTU 
6255a25ba16SJeff Garzik 		page = cmd->cmnd[2] & 0x3f;
6265a25ba16SJeff Garzik 		if (page == 0x8 || page == 0x3f) {
62731fe47d4SFUJITA Tomonori 			scsi_sg_copy_from_buffer(cmd, ms10_caching_page,
62831fe47d4SFUJITA Tomonori 						 sizeof(ms10_caching_page));
6298959e81cSHannes Reinecke 			cmd->result = DID_OK << 16;
6305a25ba16SJeff Garzik 			done(cmd);
6315a25ba16SJeff Garzik 		} else
6325a25ba16SJeff Garzik 			stex_invalid_field(cmd, done);
6335a25ba16SJeff Garzik 		return 0;
6345a25ba16SJeff Garzik 	}
635e0b2e597SEd Lin 	case REPORT_LUNS:
636e0b2e597SEd Lin 		/*
637e0b2e597SEd Lin 		 * The shasta firmware does not report actual luns in the
638e0b2e597SEd Lin 		 * target, so fail the command to force sequential lun scan.
639e0b2e597SEd Lin 		 * Also, the console device does not support this command.
640e0b2e597SEd Lin 		 */
641e0b2e597SEd Lin 		if (hba->cardtype == st_shasta || id == host->max_id - 1) {
642e0b2e597SEd Lin 			stex_invalid_field(cmd, done);
643e0b2e597SEd Lin 			return 0;
644e0b2e597SEd Lin 		}
645e0b2e597SEd Lin 		break;
646d116a7bcSEd Lin 	case TEST_UNIT_READY:
647d116a7bcSEd Lin 		if (id == host->max_id - 1) {
6488959e81cSHannes Reinecke 			cmd->result = DID_OK << 16;
649d116a7bcSEd Lin 			done(cmd);
650d116a7bcSEd Lin 			return 0;
651d116a7bcSEd Lin 		}
652d116a7bcSEd Lin 		break;
6535a25ba16SJeff Garzik 	case INQUIRY:
65491e6ecadSEd Lin 		if (lun >= host->max_lun) {
65591e6ecadSEd Lin 			cmd->result = DID_NO_CONNECT << 16;
65691e6ecadSEd Lin 			done(cmd);
65791e6ecadSEd Lin 			return 0;
65891e6ecadSEd Lin 		}
659e0b2e597SEd Lin 		if (id != host->max_id - 1)
6605a25ba16SJeff Garzik 			break;
6610f3f6ee6SEd Lin 		if (!lun && !cmd->device->channel &&
6620f3f6ee6SEd Lin 			(cmd->cmnd[1] & INQUIRY_EVPD) == 0) {
66331fe47d4SFUJITA Tomonori 			scsi_sg_copy_from_buffer(cmd, (void *)console_inq_page,
66431fe47d4SFUJITA Tomonori 						 sizeof(console_inq_page));
6658959e81cSHannes Reinecke 			cmd->result = DID_OK << 16;
6665a25ba16SJeff Garzik 			done(cmd);
6675a25ba16SJeff Garzik 		} else
6685a25ba16SJeff Garzik 			stex_invalid_field(cmd, done);
6695a25ba16SJeff Garzik 		return 0;
6705a25ba16SJeff Garzik 	case PASSTHRU_CMD:
6715a25ba16SJeff Garzik 		if (cmd->cmnd[1] == PASSTHRU_GET_DRVVER) {
6726022f210SLinus Torvalds 			const struct st_drvver ver = {
6736022f210SLinus Torvalds 				.major = ST_VER_MAJOR,
6746022f210SLinus Torvalds 				.minor = ST_VER_MINOR,
6756022f210SLinus Torvalds 				.oem = ST_OEM,
6766022f210SLinus Torvalds 				.build = ST_BUILD_VER,
6776022f210SLinus Torvalds 				.signature[0] = PASSTHRU_SIGNATURE,
6786022f210SLinus Torvalds 				.console_id = host->max_id - 1,
6796022f210SLinus Torvalds 				.host_no = hba->host->host_no,
6806022f210SLinus Torvalds 			};
68126106e3cSFUJITA Tomonori 			size_t cp_len = sizeof(ver);
6827cfe99a5SEd Lin - PTU 
68331fe47d4SFUJITA Tomonori 			cp_len = scsi_sg_copy_from_buffer(cmd, &ver, cp_len);
6848959e81cSHannes Reinecke 			if (sizeof(ver) == cp_len)
6858959e81cSHannes Reinecke 				cmd->result = DID_OK << 16;
6868959e81cSHannes Reinecke 			else
6878959e81cSHannes Reinecke 				cmd->result = DID_ERROR << 16;
6885a25ba16SJeff Garzik 			done(cmd);
6895a25ba16SJeff Garzik 			return 0;
6905a25ba16SJeff Garzik 		}
6918b185fc6SGustavo A. R. Silva 		break;
6925a25ba16SJeff Garzik 	default:
6935a25ba16SJeff Garzik 		break;
6945a25ba16SJeff Garzik 	}
6955a25ba16SJeff Garzik 
696bbfa8d7dSBart Van Assche 	tag = scsi_cmd_to_rq(cmd)->tag;
697cf355883SEd Lin 
698cf355883SEd Lin 	if (unlikely(tag >= host->can_queue))
6995a25ba16SJeff Garzik 		return SCSI_MLQUEUE_HOST_BUSY;
7005a25ba16SJeff Garzik 
7010f3f6ee6SEd Lin 	req = hba->alloc_rq(hba);
702fb4f66beSEd Lin 
7035a25ba16SJeff Garzik 	req->lun = lun;
7045a25ba16SJeff Garzik 	req->target = id;
7055a25ba16SJeff Garzik 
7065a25ba16SJeff Garzik 	/* cdb */
7075a25ba16SJeff Garzik 	memcpy(req->cdb, cmd->cmnd, STEX_CDB_LENGTH);
7085a25ba16SJeff Garzik 
7097cfe99a5SEd Lin - PTU 	if (cmd->sc_data_direction == DMA_FROM_DEVICE)
7107cfe99a5SEd Lin - PTU 		req->data_dir = MSG_DATA_DIR_IN;
7117cfe99a5SEd Lin - PTU 	else if (cmd->sc_data_direction == DMA_TO_DEVICE)
7127cfe99a5SEd Lin - PTU 		req->data_dir = MSG_DATA_DIR_OUT;
7137cfe99a5SEd Lin - PTU 	else
7147cfe99a5SEd Lin - PTU 		req->data_dir = MSG_DATA_DIR_ND;
7157cfe99a5SEd Lin - PTU 
7165a25ba16SJeff Garzik 	hba->ccb[tag].cmd = cmd;
7175a25ba16SJeff Garzik 	hba->ccb[tag].sense_bufflen = SCSI_SENSE_BUFFERSIZE;
7185a25ba16SJeff Garzik 	hba->ccb[tag].sense_buffer = cmd->sense_buffer;
7195a25ba16SJeff Garzik 
7200f3f6ee6SEd Lin 	if (!hba->map_sg(hba, req, &hba->ccb[tag])) {
7210f3f6ee6SEd Lin 		hba->ccb[tag].sg_count = 0;
7220f3f6ee6SEd Lin 		memset(&req->variable[0], 0, 8);
7230f3f6ee6SEd Lin 	}
7245a25ba16SJeff Garzik 
7250f3f6ee6SEd Lin 	hba->send(hba, req, tag);
7265a25ba16SJeff Garzik 	return 0;
7275a25ba16SJeff Garzik }
7285a25ba16SJeff Garzik 
DEF_SCSI_QCMD(stex_queuecommand)729f281233dSJeff Garzik static DEF_SCSI_QCMD(stex_queuecommand)
730f281233dSJeff Garzik 
7315a25ba16SJeff Garzik static void stex_scsi_done(struct st_ccb *ccb)
7325a25ba16SJeff Garzik {
7335a25ba16SJeff Garzik 	struct scsi_cmnd *cmd = ccb->cmd;
7345a25ba16SJeff Garzik 	int result;
7355a25ba16SJeff Garzik 
7365a25ba16SJeff Garzik 	if (ccb->srb_status == SRB_STATUS_SUCCESS || ccb->srb_status == 0) {
7375a25ba16SJeff Garzik 		result = ccb->scsi_status;
7385a25ba16SJeff Garzik 		switch (ccb->scsi_status) {
7395a25ba16SJeff Garzik 		case SAM_STAT_GOOD:
7408959e81cSHannes Reinecke 			result |= DID_OK << 16;
7415a25ba16SJeff Garzik 			break;
7425a25ba16SJeff Garzik 		case SAM_STAT_CHECK_CONDITION:
743464a00c9SHannes Reinecke 			result |= DID_OK << 16;
7445a25ba16SJeff Garzik 			break;
7455a25ba16SJeff Garzik 		case SAM_STAT_BUSY:
7468959e81cSHannes Reinecke 			result |= DID_BUS_BUSY << 16;
7475a25ba16SJeff Garzik 			break;
7485a25ba16SJeff Garzik 		default:
7498959e81cSHannes Reinecke 			result |= DID_ERROR << 16;
7505a25ba16SJeff Garzik 			break;
7515a25ba16SJeff Garzik 		}
7525a25ba16SJeff Garzik 	}
7535a25ba16SJeff Garzik 	else if (ccb->srb_status & SRB_SEE_SENSE)
754464a00c9SHannes Reinecke 		result = SAM_STAT_CHECK_CONDITION;
7555a25ba16SJeff Garzik 	else switch (ccb->srb_status) {
7565a25ba16SJeff Garzik 		case SRB_STATUS_SELECTION_TIMEOUT:
7578959e81cSHannes Reinecke 			result = DID_NO_CONNECT << 16;
7585a25ba16SJeff Garzik 			break;
7595a25ba16SJeff Garzik 		case SRB_STATUS_BUSY:
7608959e81cSHannes Reinecke 			result = DID_BUS_BUSY << 16;
7615a25ba16SJeff Garzik 			break;
7625a25ba16SJeff Garzik 		case SRB_STATUS_INVALID_REQUEST:
7635a25ba16SJeff Garzik 		case SRB_STATUS_ERROR:
7645a25ba16SJeff Garzik 		default:
7658959e81cSHannes Reinecke 			result = DID_ERROR << 16;
7665a25ba16SJeff Garzik 			break;
7675a25ba16SJeff Garzik 	}
7685a25ba16SJeff Garzik 
7695a25ba16SJeff Garzik 	cmd->result = result;
7704acf838eSBart Van Assche 	scsi_done(cmd);
7715a25ba16SJeff Garzik }
7725a25ba16SJeff Garzik 
stex_copy_data(struct st_ccb * ccb,struct status_msg * resp,unsigned int variable)7735a25ba16SJeff Garzik static void stex_copy_data(struct st_ccb *ccb,
7745a25ba16SJeff Garzik 	struct status_msg *resp, unsigned int variable)
7755a25ba16SJeff Garzik {
7765a25ba16SJeff Garzik 	if (resp->scsi_status != SAM_STAT_GOOD) {
7775a25ba16SJeff Garzik 		if (ccb->sense_buffer != NULL)
7785a25ba16SJeff Garzik 			memcpy(ccb->sense_buffer, resp->variable,
7795a25ba16SJeff Garzik 				min(variable, ccb->sense_bufflen));
7805a25ba16SJeff Garzik 		return;
7815a25ba16SJeff Garzik 	}
7825a25ba16SJeff Garzik 
7835a25ba16SJeff Garzik 	if (ccb->cmd == NULL)
7845a25ba16SJeff Garzik 		return;
785f1498161SEd Lin 	scsi_sg_copy_from_buffer(ccb->cmd, resp->variable, variable);
786fb4f66beSEd Lin }
787fb4f66beSEd Lin 
stex_check_cmd(struct st_hba * hba,struct st_ccb * ccb,struct status_msg * resp)788f1498161SEd Lin static void stex_check_cmd(struct st_hba *hba,
789fb4f66beSEd Lin 	struct st_ccb *ccb, struct status_msg *resp)
790fb4f66beSEd Lin {
791fb4f66beSEd Lin 	if (ccb->cmd->cmnd[0] == MGT_CMD &&
792f1498161SEd Lin 		resp->scsi_status != SAM_STAT_CHECK_CONDITION)
793968a5763SEd Lin 		scsi_set_resid(ccb->cmd, scsi_bufflen(ccb->cmd) -
794968a5763SEd Lin 			le32_to_cpu(*(__le32 *)&resp->variable[0]));
795fb4f66beSEd Lin }
7965a25ba16SJeff Garzik 
stex_mu_intr(struct st_hba * hba,u32 doorbell)7975a25ba16SJeff Garzik static void stex_mu_intr(struct st_hba *hba, u32 doorbell)
7985a25ba16SJeff Garzik {
7995a25ba16SJeff Garzik 	void __iomem *base = hba->mmio_base;
8005a25ba16SJeff Garzik 	struct status_msg *resp;
8015a25ba16SJeff Garzik 	struct st_ccb *ccb;
8025a25ba16SJeff Garzik 	unsigned int size;
8035a25ba16SJeff Garzik 	u16 tag;
8045a25ba16SJeff Garzik 
805f1498161SEd Lin 	if (unlikely(!(doorbell & MU_OUTBOUND_DOORBELL_STATUSHEADCHANGED)))
8065a25ba16SJeff Garzik 		return;
8075a25ba16SJeff Garzik 
8085a25ba16SJeff Garzik 	/* status payloads */
8095a25ba16SJeff Garzik 	hba->status_head = readl(base + OMR1);
810591a3a5fSEd Lin 	if (unlikely(hba->status_head > hba->sts_count)) {
8115a25ba16SJeff Garzik 		printk(KERN_WARNING DRV_NAME "(%s): invalid status head\n",
8125a25ba16SJeff Garzik 			pci_name(hba->pdev));
8135a25ba16SJeff Garzik 		return;
8145a25ba16SJeff Garzik 	}
8155a25ba16SJeff Garzik 
816fb4f66beSEd Lin 	/*
817fb4f66beSEd Lin 	 * it's not a valid status payload if:
818fb4f66beSEd Lin 	 * 1. there are no pending requests(e.g. during init stage)
819fb4f66beSEd Lin 	 * 2. there are some pending requests, but the controller is in
820fb4f66beSEd Lin 	 *     reset status, and its type is not st_yosemite
821fb4f66beSEd Lin 	 * firmware of st_yosemite in reset status will return pending requests
822fb4f66beSEd Lin 	 * to driver, so we allow it to pass
823fb4f66beSEd Lin 	 */
824fb4f66beSEd Lin 	if (unlikely(hba->out_req_cnt <= 0 ||
825fb4f66beSEd Lin 			(hba->mu_status == MU_STATE_RESETTING &&
826fb4f66beSEd Lin 			 hba->cardtype != st_yosemite))) {
8275a25ba16SJeff Garzik 		hba->status_tail = hba->status_head;
8285a25ba16SJeff Garzik 		goto update_status;
8295a25ba16SJeff Garzik 	}
8305a25ba16SJeff Garzik 
8315a25ba16SJeff Garzik 	while (hba->status_tail != hba->status_head) {
8325a25ba16SJeff Garzik 		resp = stex_get_status(hba);
8335a25ba16SJeff Garzik 		tag = le16_to_cpu(resp->tag);
834cf355883SEd Lin 		if (unlikely(tag >= hba->host->can_queue)) {
8355a25ba16SJeff Garzik 			printk(KERN_WARNING DRV_NAME
8365a25ba16SJeff Garzik 				"(%s): invalid tag\n", pci_name(hba->pdev));
8375a25ba16SJeff Garzik 			continue;
8385a25ba16SJeff Garzik 		}
8395a25ba16SJeff Garzik 
840f1498161SEd Lin 		hba->out_req_cnt--;
8415a25ba16SJeff Garzik 		ccb = &hba->ccb[tag];
842f1498161SEd Lin 		if (unlikely(hba->wait_ccb == ccb))
8435a25ba16SJeff Garzik 			hba->wait_ccb = NULL;
8445a25ba16SJeff Garzik 		if (unlikely(ccb->req == NULL)) {
8455a25ba16SJeff Garzik 			printk(KERN_WARNING DRV_NAME
8465a25ba16SJeff Garzik 				"(%s): lagging req\n", pci_name(hba->pdev));
8475a25ba16SJeff Garzik 			continue;
8485a25ba16SJeff Garzik 		}
8495a25ba16SJeff Garzik 
8505a25ba16SJeff Garzik 		size = resp->payload_sz * sizeof(u32); /* payload size */
8515a25ba16SJeff Garzik 		if (unlikely(size < sizeof(*resp) - STATUS_VAR_LEN ||
8525a25ba16SJeff Garzik 			size > sizeof(*resp))) {
8535a25ba16SJeff Garzik 			printk(KERN_WARNING DRV_NAME "(%s): bad status size\n",
8545a25ba16SJeff Garzik 				pci_name(hba->pdev));
8555a25ba16SJeff Garzik 		} else {
8565a25ba16SJeff Garzik 			size -= sizeof(*resp) - STATUS_VAR_LEN; /* copy size */
8575a25ba16SJeff Garzik 			if (size)
8585a25ba16SJeff Garzik 				stex_copy_data(ccb, resp, size);
8595a25ba16SJeff Garzik 		}
8605a25ba16SJeff Garzik 
861dd48ebf7SEd Lin - PTU 		ccb->req = NULL;
8625a25ba16SJeff Garzik 		ccb->srb_status = resp->srb_status;
8635a25ba16SJeff Garzik 		ccb->scsi_status = resp->scsi_status;
8645a25ba16SJeff Garzik 
865cf355883SEd Lin 		if (likely(ccb->cmd != NULL)) {
866fb4f66beSEd Lin 			if (hba->cardtype == st_yosemite)
867f1498161SEd Lin 				stex_check_cmd(hba, ccb, resp);
868fb4f66beSEd Lin 
869cf355883SEd Lin 			if (unlikely(ccb->cmd->cmnd[0] == PASSTHRU_CMD &&
870cf355883SEd Lin 				ccb->cmd->cmnd[1] == PASSTHRU_GET_ADAPTER))
871cf355883SEd Lin 				stex_controller_info(hba, ccb);
872fb4f66beSEd Lin 
873d5587d5dSFUJITA Tomonori 			scsi_dma_unmap(ccb->cmd);
874cf355883SEd Lin 			stex_scsi_done(ccb);
875f1498161SEd Lin 		} else
8765a25ba16SJeff Garzik 			ccb->req_type = 0;
8775a25ba16SJeff Garzik 	}
8785a25ba16SJeff Garzik 
8795a25ba16SJeff Garzik update_status:
8805a25ba16SJeff Garzik 	writel(hba->status_head, base + IMR1);
8815a25ba16SJeff Garzik 	readl(base + IMR1); /* flush */
8825a25ba16SJeff Garzik }
8835a25ba16SJeff Garzik 
stex_intr(int irq,void * __hba)8847d12e780SDavid Howells static irqreturn_t stex_intr(int irq, void *__hba)
8855a25ba16SJeff Garzik {
8865a25ba16SJeff Garzik 	struct st_hba *hba = __hba;
8875a25ba16SJeff Garzik 	void __iomem *base = hba->mmio_base;
8885a25ba16SJeff Garzik 	u32 data;
8895a25ba16SJeff Garzik 	unsigned long flags;
8905a25ba16SJeff Garzik 
8915a25ba16SJeff Garzik 	spin_lock_irqsave(hba->host->host_lock, flags);
8925a25ba16SJeff Garzik 
8935a25ba16SJeff Garzik 	data = readl(base + ODBL);
8945a25ba16SJeff Garzik 
8955a25ba16SJeff Garzik 	if (data && data != 0xffffffff) {
8965a25ba16SJeff Garzik 		/* clear the interrupt */
8975a25ba16SJeff Garzik 		writel(data, base + ODBL);
8985a25ba16SJeff Garzik 		readl(base + ODBL); /* flush */
8995a25ba16SJeff Garzik 		stex_mu_intr(hba, data);
9009eb46d2aSEd Lin 		spin_unlock_irqrestore(hba->host->host_lock, flags);
9019eb46d2aSEd Lin 		if (unlikely(data & MU_OUTBOUND_DOORBELL_REQUEST_RESET &&
9029eb46d2aSEd Lin 			hba->cardtype == st_shasta))
9039eb46d2aSEd Lin 			queue_work(hba->work_q, &hba->reset_work);
9049eb46d2aSEd Lin 		return IRQ_HANDLED;
9055a25ba16SJeff Garzik 	}
9065a25ba16SJeff Garzik 
9075a25ba16SJeff Garzik 	spin_unlock_irqrestore(hba->host->host_lock, flags);
9085a25ba16SJeff Garzik 
9099eb46d2aSEd Lin 	return IRQ_NONE;
9105a25ba16SJeff Garzik }
9115a25ba16SJeff Garzik 
stex_ss_mu_intr(struct st_hba * hba)9120f3f6ee6SEd Lin static void stex_ss_mu_intr(struct st_hba *hba)
9130f3f6ee6SEd Lin {
9140f3f6ee6SEd Lin 	struct status_msg *resp;
9150f3f6ee6SEd Lin 	struct st_ccb *ccb;
9160f3f6ee6SEd Lin 	__le32 *scratch;
9170f3f6ee6SEd Lin 	unsigned int size;
9180f3f6ee6SEd Lin 	int count = 0;
9190f3f6ee6SEd Lin 	u32 value;
9200f3f6ee6SEd Lin 	u16 tag;
9210f3f6ee6SEd Lin 
9220f3f6ee6SEd Lin 	if (unlikely(hba->out_req_cnt <= 0 ||
9230f3f6ee6SEd Lin 			hba->mu_status == MU_STATE_RESETTING))
9240f3f6ee6SEd Lin 		return;
9250f3f6ee6SEd Lin 
9260f3f6ee6SEd Lin 	while (count < hba->sts_count) {
9270f3f6ee6SEd Lin 		scratch = hba->scratch + hba->status_tail;
9280f3f6ee6SEd Lin 		value = le32_to_cpu(*scratch);
9290f3f6ee6SEd Lin 		if (unlikely(!(value & SS_STS_NORMAL)))
9300f3f6ee6SEd Lin 			return;
9310f3f6ee6SEd Lin 
9320f3f6ee6SEd Lin 		resp = hba->status_buffer + hba->status_tail;
9330f3f6ee6SEd Lin 		*scratch = 0;
9340f3f6ee6SEd Lin 		++count;
9350f3f6ee6SEd Lin 		++hba->status_tail;
9360f3f6ee6SEd Lin 		hba->status_tail %= hba->sts_count+1;
9370f3f6ee6SEd Lin 
9380f3f6ee6SEd Lin 		tag = (u16)value;
9390f3f6ee6SEd Lin 		if (unlikely(tag >= hba->host->can_queue)) {
9400f3f6ee6SEd Lin 			printk(KERN_WARNING DRV_NAME
9410f3f6ee6SEd Lin 				"(%s): invalid tag\n", pci_name(hba->pdev));
9420f3f6ee6SEd Lin 			continue;
9430f3f6ee6SEd Lin 		}
9440f3f6ee6SEd Lin 
9450f3f6ee6SEd Lin 		hba->out_req_cnt--;
9460f3f6ee6SEd Lin 		ccb = &hba->ccb[tag];
9470f3f6ee6SEd Lin 		if (unlikely(hba->wait_ccb == ccb))
9480f3f6ee6SEd Lin 			hba->wait_ccb = NULL;
9490f3f6ee6SEd Lin 		if (unlikely(ccb->req == NULL)) {
9500f3f6ee6SEd Lin 			printk(KERN_WARNING DRV_NAME
9510f3f6ee6SEd Lin 				"(%s): lagging req\n", pci_name(hba->pdev));
9520f3f6ee6SEd Lin 			continue;
9530f3f6ee6SEd Lin 		}
9540f3f6ee6SEd Lin 
9550f3f6ee6SEd Lin 		ccb->req = NULL;
9560f3f6ee6SEd Lin 		if (likely(value & SS_STS_DONE)) { /* normal case */
9570f3f6ee6SEd Lin 			ccb->srb_status = SRB_STATUS_SUCCESS;
9580f3f6ee6SEd Lin 			ccb->scsi_status = SAM_STAT_GOOD;
9590f3f6ee6SEd Lin 		} else {
9600f3f6ee6SEd Lin 			ccb->srb_status = resp->srb_status;
9610f3f6ee6SEd Lin 			ccb->scsi_status = resp->scsi_status;
9620f3f6ee6SEd Lin 			size = resp->payload_sz * sizeof(u32);
9630f3f6ee6SEd Lin 			if (unlikely(size < sizeof(*resp) - STATUS_VAR_LEN ||
9640f3f6ee6SEd Lin 				size > sizeof(*resp))) {
9650f3f6ee6SEd Lin 				printk(KERN_WARNING DRV_NAME
9660f3f6ee6SEd Lin 					"(%s): bad status size\n",
9670f3f6ee6SEd Lin 					pci_name(hba->pdev));
9680f3f6ee6SEd Lin 			} else {
9690f3f6ee6SEd Lin 				size -= sizeof(*resp) - STATUS_VAR_LEN;
9700f3f6ee6SEd Lin 				if (size)
9710f3f6ee6SEd Lin 					stex_copy_data(ccb, resp, size);
9720f3f6ee6SEd Lin 			}
9730f3f6ee6SEd Lin 			if (likely(ccb->cmd != NULL))
9740f3f6ee6SEd Lin 				stex_check_cmd(hba, ccb, resp);
9750f3f6ee6SEd Lin 		}
9760f3f6ee6SEd Lin 
9770f3f6ee6SEd Lin 		if (likely(ccb->cmd != NULL)) {
9780f3f6ee6SEd Lin 			scsi_dma_unmap(ccb->cmd);
9790f3f6ee6SEd Lin 			stex_scsi_done(ccb);
9800f3f6ee6SEd Lin 		} else
9810f3f6ee6SEd Lin 			ccb->req_type = 0;
9820f3f6ee6SEd Lin 	}
9830f3f6ee6SEd Lin }
9840f3f6ee6SEd Lin 
stex_ss_intr(int irq,void * __hba)9850f3f6ee6SEd Lin static irqreturn_t stex_ss_intr(int irq, void *__hba)
9860f3f6ee6SEd Lin {
9870f3f6ee6SEd Lin 	struct st_hba *hba = __hba;
9880f3f6ee6SEd Lin 	void __iomem *base = hba->mmio_base;
9890f3f6ee6SEd Lin 	u32 data;
9900f3f6ee6SEd Lin 	unsigned long flags;
9910f3f6ee6SEd Lin 
9920f3f6ee6SEd Lin 	spin_lock_irqsave(hba->host->host_lock, flags);
9930f3f6ee6SEd Lin 
994d6570227SCharles 	if (hba->cardtype == st_yel) {
9950f3f6ee6SEd Lin 		data = readl(base + YI2H_INT);
9960f3f6ee6SEd Lin 		if (data && data != 0xffffffff) {
9970f3f6ee6SEd Lin 			/* clear the interrupt */
9980f3f6ee6SEd Lin 			writel(data, base + YI2H_INT_C);
9990f3f6ee6SEd Lin 			stex_ss_mu_intr(hba);
10009eb46d2aSEd Lin 			spin_unlock_irqrestore(hba->host->host_lock, flags);
10019eb46d2aSEd Lin 			if (unlikely(data & SS_I2H_REQUEST_RESET))
10029eb46d2aSEd Lin 				queue_work(hba->work_q, &hba->reset_work);
10039eb46d2aSEd Lin 			return IRQ_HANDLED;
10040f3f6ee6SEd Lin 		}
1005d6570227SCharles 	} else {
1006d6570227SCharles 		data = readl(base + PSCRATCH4);
1007d6570227SCharles 		if (data != 0xffffffff) {
1008d6570227SCharles 			if (data != 0) {
1009d6570227SCharles 				/* clear the interrupt */
1010d6570227SCharles 				writel(data, base + PSCRATCH1);
1011d6570227SCharles 				writel((1 << 22), base + YH2I_INT);
1012d6570227SCharles 			}
1013d6570227SCharles 			stex_ss_mu_intr(hba);
1014d6570227SCharles 			spin_unlock_irqrestore(hba->host->host_lock, flags);
1015d6570227SCharles 			if (unlikely(data & SS_I2H_REQUEST_RESET))
1016d6570227SCharles 				queue_work(hba->work_q, &hba->reset_work);
1017d6570227SCharles 			return IRQ_HANDLED;
1018d6570227SCharles 		}
1019d6570227SCharles 	}
10200f3f6ee6SEd Lin 
10210f3f6ee6SEd Lin 	spin_unlock_irqrestore(hba->host->host_lock, flags);
10220f3f6ee6SEd Lin 
10239eb46d2aSEd Lin 	return IRQ_NONE;
10240f3f6ee6SEd Lin }
10250f3f6ee6SEd Lin 
stex_common_handshake(struct st_hba * hba)10260f3f6ee6SEd Lin static int stex_common_handshake(struct st_hba *hba)
10275a25ba16SJeff Garzik {
10285a25ba16SJeff Garzik 	void __iomem *base = hba->mmio_base;
10295a25ba16SJeff Garzik 	struct handshake_frame *h;
10305a25ba16SJeff Garzik 	dma_addr_t status_phys;
1031529e7a62SEd Lin 	u32 data;
103276fbf96fSEd Lin 	unsigned long before;
10335a25ba16SJeff Garzik 
10345a25ba16SJeff Garzik 	if (readl(base + OMR0) != MU_HANDSHAKE_SIGNATURE) {
10355a25ba16SJeff Garzik 		writel(MU_INBOUND_DOORBELL_HANDSHAKE, base + IDBL);
10365a25ba16SJeff Garzik 		readl(base + IDBL);
103776fbf96fSEd Lin 		before = jiffies;
103876fbf96fSEd Lin 		while (readl(base + OMR0) != MU_HANDSHAKE_SIGNATURE) {
103976fbf96fSEd Lin 			if (time_after(jiffies, before + MU_MAX_DELAY * HZ)) {
10405a25ba16SJeff Garzik 				printk(KERN_ERR DRV_NAME
10415a25ba16SJeff Garzik 					"(%s): no handshake signature\n",
10425a25ba16SJeff Garzik 					pci_name(hba->pdev));
10435a25ba16SJeff Garzik 				return -1;
10445a25ba16SJeff Garzik 			}
104576fbf96fSEd Lin 			rmb();
104676fbf96fSEd Lin 			msleep(1);
104776fbf96fSEd Lin 		}
10485a25ba16SJeff Garzik 	}
10495a25ba16SJeff Garzik 
10505a25ba16SJeff Garzik 	udelay(10);
10515a25ba16SJeff Garzik 
1052529e7a62SEd Lin 	data = readl(base + OMR1);
1053529e7a62SEd Lin 	if ((data & 0xffff0000) == MU_HANDSHAKE_SIGNATURE_HALF) {
1054529e7a62SEd Lin 		data &= 0x0000ffff;
1055f1498161SEd Lin 		if (hba->host->can_queue > data) {
1056529e7a62SEd Lin 			hba->host->can_queue = data;
1057f1498161SEd Lin 			hba->host->cmd_per_lun = data;
1058f1498161SEd Lin 		}
1059529e7a62SEd Lin 	}
1060529e7a62SEd Lin 
1061f1498161SEd Lin 	h = (struct handshake_frame *)hba->status_buffer;
1062f1498161SEd Lin 	h->rb_phy = cpu_to_le64(hba->dma_handle);
1063591a3a5fSEd Lin 	h->req_sz = cpu_to_le16(hba->rq_size);
1064591a3a5fSEd Lin 	h->req_cnt = cpu_to_le16(hba->rq_count+1);
10655a25ba16SJeff Garzik 	h->status_sz = cpu_to_le16(sizeof(struct status_msg));
1066591a3a5fSEd Lin 	h->status_cnt = cpu_to_le16(hba->sts_count+1);
10670da39687STina Ruchandani 	h->hosttime = cpu_to_le64(ktime_get_real_seconds());
10685a25ba16SJeff Garzik 	h->partner_type = HMU_PARTNER_TYPE;
1069591a3a5fSEd Lin 	if (hba->extra_offset) {
1070591a3a5fSEd Lin 		h->extra_offset = cpu_to_le32(hba->extra_offset);
1071cbacfb5fSEd Lin 		h->extra_size = cpu_to_le32(hba->dma_size - hba->extra_offset);
107294e9108bSEd Lin 	} else
107394e9108bSEd Lin 		h->extra_offset = h->extra_size = 0;
10745a25ba16SJeff Garzik 
1075591a3a5fSEd Lin 	status_phys = hba->dma_handle + (hba->rq_count+1) * hba->rq_size;
10765a25ba16SJeff Garzik 	writel(status_phys, base + IMR0);
10775a25ba16SJeff Garzik 	readl(base + IMR0);
10785a25ba16SJeff Garzik 	writel((status_phys >> 16) >> 16, base + IMR1);
10795a25ba16SJeff Garzik 	readl(base + IMR1);
10805a25ba16SJeff Garzik 
10815a25ba16SJeff Garzik 	writel((status_phys >> 16) >> 16, base + OMR0); /* old fw compatible */
10825a25ba16SJeff Garzik 	readl(base + OMR0);
10835a25ba16SJeff Garzik 	writel(MU_INBOUND_DOORBELL_HANDSHAKE, base + IDBL);
10845a25ba16SJeff Garzik 	readl(base + IDBL); /* flush */
10855a25ba16SJeff Garzik 
10865a25ba16SJeff Garzik 	udelay(10);
108776fbf96fSEd Lin 	before = jiffies;
108876fbf96fSEd Lin 	while (readl(base + OMR0) != MU_HANDSHAKE_SIGNATURE) {
108976fbf96fSEd Lin 		if (time_after(jiffies, before + MU_MAX_DELAY * HZ)) {
10905a25ba16SJeff Garzik 			printk(KERN_ERR DRV_NAME
10915a25ba16SJeff Garzik 				"(%s): no signature after handshake frame\n",
10925a25ba16SJeff Garzik 				pci_name(hba->pdev));
10935a25ba16SJeff Garzik 			return -1;
10945a25ba16SJeff Garzik 		}
109576fbf96fSEd Lin 		rmb();
109676fbf96fSEd Lin 		msleep(1);
109776fbf96fSEd Lin 	}
10985a25ba16SJeff Garzik 
10995a25ba16SJeff Garzik 	writel(0, base + IMR0);
11005a25ba16SJeff Garzik 	readl(base + IMR0);
11015a25ba16SJeff Garzik 	writel(0, base + OMR0);
11025a25ba16SJeff Garzik 	readl(base + OMR0);
11035a25ba16SJeff Garzik 	writel(0, base + IMR1);
11045a25ba16SJeff Garzik 	readl(base + IMR1);
11055a25ba16SJeff Garzik 	writel(0, base + OMR1);
11065a25ba16SJeff Garzik 	readl(base + OMR1); /* flush */
11075a25ba16SJeff Garzik 	return 0;
11085a25ba16SJeff Garzik }
11095a25ba16SJeff Garzik 
stex_ss_handshake(struct st_hba * hba)11100f3f6ee6SEd Lin static int stex_ss_handshake(struct st_hba *hba)
11110f3f6ee6SEd Lin {
11120f3f6ee6SEd Lin 	void __iomem *base = hba->mmio_base;
11130f3f6ee6SEd Lin 	struct st_msg_header *msg_h;
11140f3f6ee6SEd Lin 	struct handshake_frame *h;
111569cb4875SEd Lin 	__le32 *scratch;
1116d6570227SCharles 	u32 data, scratch_size, mailboxdata, operationaldata;
11170f3f6ee6SEd Lin 	unsigned long before;
11180f3f6ee6SEd Lin 	int ret = 0;
11190f3f6ee6SEd Lin 
112069cb4875SEd Lin 	before = jiffies;
1121d6570227SCharles 
1122d6570227SCharles 	if (hba->cardtype == st_yel) {
1123d6570227SCharles 		operationaldata = readl(base + YIOA_STATUS);
1124d6570227SCharles 		while (operationaldata != SS_MU_OPERATIONAL) {
112569cb4875SEd Lin 			if (time_after(jiffies, before + MU_MAX_DELAY * HZ)) {
112669cb4875SEd Lin 				printk(KERN_ERR DRV_NAME
112769cb4875SEd Lin 					"(%s): firmware not operational\n",
112869cb4875SEd Lin 					pci_name(hba->pdev));
112969cb4875SEd Lin 				return -1;
113069cb4875SEd Lin 			}
113169cb4875SEd Lin 			msleep(1);
1132d6570227SCharles 			operationaldata = readl(base + YIOA_STATUS);
1133d6570227SCharles 		}
1134d6570227SCharles 	} else {
1135d6570227SCharles 		operationaldata = readl(base + PSCRATCH3);
1136d6570227SCharles 		while (operationaldata != SS_MU_OPERATIONAL) {
1137d6570227SCharles 			if (time_after(jiffies, before + MU_MAX_DELAY * HZ)) {
1138d6570227SCharles 				printk(KERN_ERR DRV_NAME
1139d6570227SCharles 					"(%s): firmware not operational\n",
1140d6570227SCharles 					pci_name(hba->pdev));
1141d6570227SCharles 				return -1;
1142d6570227SCharles 			}
1143d6570227SCharles 			msleep(1);
1144d6570227SCharles 			operationaldata = readl(base + PSCRATCH3);
1145d6570227SCharles 		}
114669cb4875SEd Lin 	}
114769cb4875SEd Lin 
114869cb4875SEd Lin 	msg_h = (struct st_msg_header *)hba->dma_mem;
11490f3f6ee6SEd Lin 	msg_h->handle = cpu_to_le64(hba->dma_handle);
11500f3f6ee6SEd Lin 	msg_h->flag = SS_HEAD_HANDSHAKE;
11510f3f6ee6SEd Lin 
115269cb4875SEd Lin 	h = (struct handshake_frame *)(msg_h + 1);
11530f3f6ee6SEd Lin 	h->rb_phy = cpu_to_le64(hba->dma_handle);
11540f3f6ee6SEd Lin 	h->req_sz = cpu_to_le16(hba->rq_size);
11550f3f6ee6SEd Lin 	h->req_cnt = cpu_to_le16(hba->rq_count+1);
11560f3f6ee6SEd Lin 	h->status_sz = cpu_to_le16(sizeof(struct status_msg));
11570f3f6ee6SEd Lin 	h->status_cnt = cpu_to_le16(hba->sts_count+1);
11580da39687STina Ruchandani 	h->hosttime = cpu_to_le64(ktime_get_real_seconds());
11590f3f6ee6SEd Lin 	h->partner_type = HMU_PARTNER_TYPE;
11600f3f6ee6SEd Lin 	h->extra_offset = h->extra_size = 0;
11619eb46d2aSEd Lin 	scratch_size = (hba->sts_count+1)*sizeof(u32);
11629eb46d2aSEd Lin 	h->scratch_size = cpu_to_le32(scratch_size);
11630f3f6ee6SEd Lin 
1164d6570227SCharles 	if (hba->cardtype == st_yel) {
11650f3f6ee6SEd Lin 		data = readl(base + YINT_EN);
11660f3f6ee6SEd Lin 		data &= ~4;
11670f3f6ee6SEd Lin 		writel(data, base + YINT_EN);
11680f3f6ee6SEd Lin 		writel((hba->dma_handle >> 16) >> 16, base + YH2I_REQ_HI);
11699eb46d2aSEd Lin 		readl(base + YH2I_REQ_HI);
11700f3f6ee6SEd Lin 		writel(hba->dma_handle, base + YH2I_REQ);
11719eb46d2aSEd Lin 		readl(base + YH2I_REQ); /* flush */
1172d6570227SCharles 	} else {
1173d6570227SCharles 		data = readl(base + YINT_EN);
1174d6570227SCharles 		data &= ~(1 << 0);
1175d6570227SCharles 		data &= ~(1 << 2);
1176d6570227SCharles 		writel(data, base + YINT_EN);
1177d6570227SCharles 		if (hba->msi_lock == 0) {
1178d6570227SCharles 			/* P3 MSI Register cannot access twice */
1179d6570227SCharles 			writel((1 << 6), base + YH2I_INT);
1180d6570227SCharles 			hba->msi_lock  = 1;
1181d6570227SCharles 		}
1182d6570227SCharles 		writel((hba->dma_handle >> 16) >> 16, base + YH2I_REQ_HI);
1183d6570227SCharles 		writel(hba->dma_handle, base + YH2I_REQ);
1184d6570227SCharles 	}
11850f3f6ee6SEd Lin 
11860f3f6ee6SEd Lin 	before = jiffies;
1187d6570227SCharles 	scratch = hba->scratch;
1188d6570227SCharles 	if (hba->cardtype == st_yel) {
11890f3f6ee6SEd Lin 		while (!(le32_to_cpu(*scratch) & SS_STS_HANDSHAKE)) {
11900f3f6ee6SEd Lin 			if (time_after(jiffies, before + MU_MAX_DELAY * HZ)) {
11910f3f6ee6SEd Lin 				printk(KERN_ERR DRV_NAME
11920f3f6ee6SEd Lin 					"(%s): no signature after handshake frame\n",
11930f3f6ee6SEd Lin 					pci_name(hba->pdev));
11940f3f6ee6SEd Lin 				ret = -1;
11950f3f6ee6SEd Lin 				break;
11960f3f6ee6SEd Lin 			}
11970f3f6ee6SEd Lin 			rmb();
11980f3f6ee6SEd Lin 			msleep(1);
11990f3f6ee6SEd Lin 		}
1200d6570227SCharles 	} else {
1201d6570227SCharles 		mailboxdata = readl(base + MAILBOX_BASE + MAILBOX_HNDSHK_STS);
1202d6570227SCharles 		while (mailboxdata != SS_STS_HANDSHAKE) {
1203d6570227SCharles 			if (time_after(jiffies, before + MU_MAX_DELAY * HZ)) {
1204d6570227SCharles 				printk(KERN_ERR DRV_NAME
1205d6570227SCharles 					"(%s): no signature after handshake frame\n",
1206d6570227SCharles 					pci_name(hba->pdev));
1207d6570227SCharles 				ret = -1;
1208d6570227SCharles 				break;
1209d6570227SCharles 			}
1210d6570227SCharles 			rmb();
1211d6570227SCharles 			msleep(1);
1212d6570227SCharles 			mailboxdata = readl(base + MAILBOX_BASE + MAILBOX_HNDSHK_STS);
1213d6570227SCharles 		}
1214d6570227SCharles 	}
12159eb46d2aSEd Lin 	memset(scratch, 0, scratch_size);
12160f3f6ee6SEd Lin 	msg_h->flag = 0;
1217d6570227SCharles 
12180f3f6ee6SEd Lin 	return ret;
12190f3f6ee6SEd Lin }
12200f3f6ee6SEd Lin 
stex_handshake(struct st_hba * hba)12210f3f6ee6SEd Lin static int stex_handshake(struct st_hba *hba)
12220f3f6ee6SEd Lin {
12230f3f6ee6SEd Lin 	int err;
12240f3f6ee6SEd Lin 	unsigned long flags;
12259eb46d2aSEd Lin 	unsigned int mu_status;
12260f3f6ee6SEd Lin 
1227d6570227SCharles 	if (hba->cardtype == st_yel || hba->cardtype == st_P3)
1228d6570227SCharles 		err = stex_ss_handshake(hba);
1229d6570227SCharles 	else
1230d6570227SCharles 		err = stex_common_handshake(hba);
12310f3f6ee6SEd Lin 	spin_lock_irqsave(hba->host->host_lock, flags);
12329eb46d2aSEd Lin 	mu_status = hba->mu_status;
12339eb46d2aSEd Lin 	if (err == 0) {
12340f3f6ee6SEd Lin 		hba->req_head = 0;
12350f3f6ee6SEd Lin 		hba->req_tail = 0;
12360f3f6ee6SEd Lin 		hba->status_head = 0;
12370f3f6ee6SEd Lin 		hba->status_tail = 0;
12380f3f6ee6SEd Lin 		hba->out_req_cnt = 0;
12390f3f6ee6SEd Lin 		hba->mu_status = MU_STATE_STARTED;
12409eb46d2aSEd Lin 	} else
12419eb46d2aSEd Lin 		hba->mu_status = MU_STATE_FAILED;
12429eb46d2aSEd Lin 	if (mu_status == MU_STATE_RESETTING)
12439eb46d2aSEd Lin 		wake_up_all(&hba->reset_waitq);
12440f3f6ee6SEd Lin 	spin_unlock_irqrestore(hba->host->host_lock, flags);
12450f3f6ee6SEd Lin 	return err;
12460f3f6ee6SEd Lin }
12470f3f6ee6SEd Lin 
stex_abort(struct scsi_cmnd * cmd)12485a25ba16SJeff Garzik static int stex_abort(struct scsi_cmnd *cmd)
12495a25ba16SJeff Garzik {
12505a25ba16SJeff Garzik 	struct Scsi_Host *host = cmd->device->host;
12515a25ba16SJeff Garzik 	struct st_hba *hba = (struct st_hba *)host->hostdata;
1252bbfa8d7dSBart Van Assche 	u16 tag = scsi_cmd_to_rq(cmd)->tag;
12535a25ba16SJeff Garzik 	void __iomem *base;
12545a25ba16SJeff Garzik 	u32 data;
12555a25ba16SJeff Garzik 	int result = SUCCESS;
12565a25ba16SJeff Garzik 	unsigned long flags;
1257c25da0afSEd Lin 
12581fa6b5fbSHannes Reinecke 	scmd_printk(KERN_INFO, cmd, "aborting command\n");
1259c25da0afSEd Lin 
12605a25ba16SJeff Garzik 	base = hba->mmio_base;
12615a25ba16SJeff Garzik 	spin_lock_irqsave(host->host_lock, flags);
12629eb46d2aSEd Lin 	if (tag < host->can_queue &&
12639eb46d2aSEd Lin 		hba->ccb[tag].req && hba->ccb[tag].cmd == cmd)
1264cf355883SEd Lin 		hba->wait_ccb = &hba->ccb[tag];
12659eb46d2aSEd Lin 	else
12665a25ba16SJeff Garzik 		goto out;
12675a25ba16SJeff Garzik 
12680f3f6ee6SEd Lin 	if (hba->cardtype == st_yel) {
12690f3f6ee6SEd Lin 		data = readl(base + YI2H_INT);
12700f3f6ee6SEd Lin 		if (data == 0 || data == 0xffffffff)
12710f3f6ee6SEd Lin 			goto fail_out;
12720f3f6ee6SEd Lin 
12730f3f6ee6SEd Lin 		writel(data, base + YI2H_INT_C);
12740f3f6ee6SEd Lin 		stex_ss_mu_intr(hba);
1275d6570227SCharles 	} else if (hba->cardtype == st_P3) {
1276d6570227SCharles 		data = readl(base + PSCRATCH4);
1277d6570227SCharles 		if (data == 0xffffffff)
1278d6570227SCharles 			goto fail_out;
1279d6570227SCharles 		if (data != 0) {
1280d6570227SCharles 			writel(data, base + PSCRATCH1);
1281d6570227SCharles 			writel((1 << 22), base + YH2I_INT);
1282d6570227SCharles 		}
1283d6570227SCharles 		stex_ss_mu_intr(hba);
12840f3f6ee6SEd Lin 	} else {
12855a25ba16SJeff Garzik 		data = readl(base + ODBL);
12865a25ba16SJeff Garzik 		if (data == 0 || data == 0xffffffff)
12875a25ba16SJeff Garzik 			goto fail_out;
12885a25ba16SJeff Garzik 
12895a25ba16SJeff Garzik 		writel(data, base + ODBL);
12905a25ba16SJeff Garzik 		readl(base + ODBL); /* flush */
12915a25ba16SJeff Garzik 		stex_mu_intr(hba, data);
12920f3f6ee6SEd Lin 	}
12935a25ba16SJeff Garzik 	if (hba->wait_ccb == NULL) {
12945a25ba16SJeff Garzik 		printk(KERN_WARNING DRV_NAME
12955a25ba16SJeff Garzik 			"(%s): lost interrupt\n", pci_name(hba->pdev));
12965a25ba16SJeff Garzik 		goto out;
12975a25ba16SJeff Garzik 	}
12985a25ba16SJeff Garzik 
12995a25ba16SJeff Garzik fail_out:
1300d5587d5dSFUJITA Tomonori 	scsi_dma_unmap(cmd);
13015a25ba16SJeff Garzik 	hba->wait_ccb->req = NULL; /* nullify the req's future return */
13025a25ba16SJeff Garzik 	hba->wait_ccb = NULL;
13035a25ba16SJeff Garzik 	result = FAILED;
13045a25ba16SJeff Garzik out:
13055a25ba16SJeff Garzik 	spin_unlock_irqrestore(host->host_lock, flags);
13065a25ba16SJeff Garzik 	return result;
13075a25ba16SJeff Garzik }
13085a25ba16SJeff Garzik 
stex_hard_reset(struct st_hba * hba)13095a25ba16SJeff Garzik static void stex_hard_reset(struct st_hba *hba)
13105a25ba16SJeff Garzik {
13115a25ba16SJeff Garzik 	struct pci_bus *bus;
13125a25ba16SJeff Garzik 	int i;
13135a25ba16SJeff Garzik 	u16 pci_cmd;
13145a25ba16SJeff Garzik 	u8 pci_bctl;
13155a25ba16SJeff Garzik 
13165a25ba16SJeff Garzik 	for (i = 0; i < 16; i++)
13175a25ba16SJeff Garzik 		pci_read_config_dword(hba->pdev, i * 4,
13185a25ba16SJeff Garzik 			&hba->pdev->saved_config_space[i]);
13195a25ba16SJeff Garzik 
13205a25ba16SJeff Garzik 	/* Reset secondary bus. Our controller(MU/ATU) is the only device on
13215a25ba16SJeff Garzik 	   secondary bus. Consult Intel 80331/3 developer's manual for detail */
13225a25ba16SJeff Garzik 	bus = hba->pdev->bus;
13235a25ba16SJeff Garzik 	pci_read_config_byte(bus->self, PCI_BRIDGE_CONTROL, &pci_bctl);
13245a25ba16SJeff Garzik 	pci_bctl |= PCI_BRIDGE_CTL_BUS_RESET;
13255a25ba16SJeff Garzik 	pci_write_config_byte(bus->self, PCI_BRIDGE_CONTROL, pci_bctl);
132669f4a513SEd Lin 
132769f4a513SEd Lin 	/*
132869f4a513SEd Lin 	 * 1 ms may be enough for 8-port controllers. But 16-port controllers
132969f4a513SEd Lin 	 * require more time to finish bus reset. Use 100 ms here for safety
133069f4a513SEd Lin 	 */
133169f4a513SEd Lin 	msleep(100);
13325a25ba16SJeff Garzik 	pci_bctl &= ~PCI_BRIDGE_CTL_BUS_RESET;
13335a25ba16SJeff Garzik 	pci_write_config_byte(bus->self, PCI_BRIDGE_CONTROL, pci_bctl);
13345a25ba16SJeff Garzik 
133576fbf96fSEd Lin 	for (i = 0; i < MU_HARD_RESET_WAIT; i++) {
13365a25ba16SJeff Garzik 		pci_read_config_word(hba->pdev, PCI_COMMAND, &pci_cmd);
133747c4f997SEd Lin 		if (pci_cmd != 0xffff && (pci_cmd & PCI_COMMAND_MASTER))
13385a25ba16SJeff Garzik 			break;
13395a25ba16SJeff Garzik 		msleep(1);
13405a25ba16SJeff Garzik 	}
13415a25ba16SJeff Garzik 
13425a25ba16SJeff Garzik 	ssleep(5);
13435a25ba16SJeff Garzik 	for (i = 0; i < 16; i++)
13445a25ba16SJeff Garzik 		pci_write_config_dword(hba->pdev, i * 4,
13455a25ba16SJeff Garzik 			hba->pdev->saved_config_space[i]);
13465a25ba16SJeff Garzik }
13475a25ba16SJeff Garzik 
stex_yos_reset(struct st_hba * hba)13489eb46d2aSEd Lin static int stex_yos_reset(struct st_hba *hba)
13499eb46d2aSEd Lin {
13509eb46d2aSEd Lin 	void __iomem *base;
13519eb46d2aSEd Lin 	unsigned long flags, before;
13529eb46d2aSEd Lin 	int ret = 0;
13539eb46d2aSEd Lin 
13549eb46d2aSEd Lin 	base = hba->mmio_base;
13559eb46d2aSEd Lin 	writel(MU_INBOUND_DOORBELL_RESET, base + IDBL);
13569eb46d2aSEd Lin 	readl(base + IDBL); /* flush */
13579eb46d2aSEd Lin 	before = jiffies;
13589eb46d2aSEd Lin 	while (hba->out_req_cnt > 0) {
13599eb46d2aSEd Lin 		if (time_after(jiffies, before + ST_INTERNAL_TIMEOUT * HZ)) {
13609eb46d2aSEd Lin 			printk(KERN_WARNING DRV_NAME
13619eb46d2aSEd Lin 				"(%s): reset timeout\n", pci_name(hba->pdev));
13629eb46d2aSEd Lin 			ret = -1;
13639eb46d2aSEd Lin 			break;
13649eb46d2aSEd Lin 		}
13659eb46d2aSEd Lin 		msleep(1);
13669eb46d2aSEd Lin 	}
13679eb46d2aSEd Lin 
13689eb46d2aSEd Lin 	spin_lock_irqsave(hba->host->host_lock, flags);
13699eb46d2aSEd Lin 	if (ret == -1)
13709eb46d2aSEd Lin 		hba->mu_status = MU_STATE_FAILED;
13719eb46d2aSEd Lin 	else
13729eb46d2aSEd Lin 		hba->mu_status = MU_STATE_STARTED;
13739eb46d2aSEd Lin 	wake_up_all(&hba->reset_waitq);
13749eb46d2aSEd Lin 	spin_unlock_irqrestore(hba->host->host_lock, flags);
13759eb46d2aSEd Lin 
13769eb46d2aSEd Lin 	return ret;
13779eb46d2aSEd Lin }
13789eb46d2aSEd Lin 
stex_ss_reset(struct st_hba * hba)137969cb4875SEd Lin static void stex_ss_reset(struct st_hba *hba)
138069cb4875SEd Lin {
138169cb4875SEd Lin 	writel(SS_H2I_INT_RESET, hba->mmio_base + YH2I_INT);
138269cb4875SEd Lin 	readl(hba->mmio_base + YH2I_INT);
138369cb4875SEd Lin 	ssleep(5);
138469cb4875SEd Lin }
138569cb4875SEd Lin 
stex_p3_reset(struct st_hba * hba)1386d6570227SCharles static void stex_p3_reset(struct st_hba *hba)
1387d6570227SCharles {
1388d6570227SCharles 	writel(SS_H2I_INT_RESET, hba->mmio_base + YH2I_INT);
1389d6570227SCharles 	ssleep(5);
1390d6570227SCharles }
1391d6570227SCharles 
stex_do_reset(struct st_hba * hba)13929eb46d2aSEd Lin static int stex_do_reset(struct st_hba *hba)
13939eb46d2aSEd Lin {
13949eb46d2aSEd Lin 	unsigned long flags;
13959eb46d2aSEd Lin 	unsigned int mu_status = MU_STATE_RESETTING;
13969eb46d2aSEd Lin 
13979eb46d2aSEd Lin 	spin_lock_irqsave(hba->host->host_lock, flags);
13989eb46d2aSEd Lin 	if (hba->mu_status == MU_STATE_STARTING) {
13999eb46d2aSEd Lin 		spin_unlock_irqrestore(hba->host->host_lock, flags);
14009eb46d2aSEd Lin 		printk(KERN_INFO DRV_NAME "(%s): request reset during init\n",
14019eb46d2aSEd Lin 			pci_name(hba->pdev));
14029eb46d2aSEd Lin 		return 0;
14039eb46d2aSEd Lin 	}
14049eb46d2aSEd Lin 	while (hba->mu_status == MU_STATE_RESETTING) {
14059eb46d2aSEd Lin 		spin_unlock_irqrestore(hba->host->host_lock, flags);
14069eb46d2aSEd Lin 		wait_event_timeout(hba->reset_waitq,
14079eb46d2aSEd Lin 				   hba->mu_status != MU_STATE_RESETTING,
14089eb46d2aSEd Lin 				   MU_MAX_DELAY * HZ);
14099eb46d2aSEd Lin 		spin_lock_irqsave(hba->host->host_lock, flags);
14109eb46d2aSEd Lin 		mu_status = hba->mu_status;
14119eb46d2aSEd Lin 	}
14129eb46d2aSEd Lin 
14139eb46d2aSEd Lin 	if (mu_status != MU_STATE_RESETTING) {
14149eb46d2aSEd Lin 		spin_unlock_irqrestore(hba->host->host_lock, flags);
14159eb46d2aSEd Lin 		return (mu_status == MU_STATE_STARTED) ? 0 : -1;
14169eb46d2aSEd Lin 	}
14179eb46d2aSEd Lin 
14189eb46d2aSEd Lin 	hba->mu_status = MU_STATE_RESETTING;
14199eb46d2aSEd Lin 	spin_unlock_irqrestore(hba->host->host_lock, flags);
14209eb46d2aSEd Lin 
14219eb46d2aSEd Lin 	if (hba->cardtype == st_yosemite)
14229eb46d2aSEd Lin 		return stex_yos_reset(hba);
14239eb46d2aSEd Lin 
14249eb46d2aSEd Lin 	if (hba->cardtype == st_shasta)
14259eb46d2aSEd Lin 		stex_hard_reset(hba);
14269eb46d2aSEd Lin 	else if (hba->cardtype == st_yel)
14279eb46d2aSEd Lin 		stex_ss_reset(hba);
1428d6570227SCharles 	else if (hba->cardtype == st_P3)
1429d6570227SCharles 		stex_p3_reset(hba);
143045b42adbSCharles 
143145b42adbSCharles 	return_abnormal_state(hba, DID_RESET);
14329eb46d2aSEd Lin 
14339eb46d2aSEd Lin 	if (stex_handshake(hba) == 0)
14349eb46d2aSEd Lin 		return 0;
14359eb46d2aSEd Lin 
14369eb46d2aSEd Lin 	printk(KERN_WARNING DRV_NAME "(%s): resetting: handshake failed\n",
14379eb46d2aSEd Lin 		pci_name(hba->pdev));
14389eb46d2aSEd Lin 	return -1;
14399eb46d2aSEd Lin }
14409eb46d2aSEd Lin 
stex_reset(struct scsi_cmnd * cmd)14415a25ba16SJeff Garzik static int stex_reset(struct scsi_cmnd *cmd)
14425a25ba16SJeff Garzik {
14435a25ba16SJeff Garzik 	struct st_hba *hba;
14447cfe99a5SEd Lin - PTU 
14455a25ba16SJeff Garzik 	hba = (struct st_hba *) &cmd->device->host->hostdata[0];
14465a25ba16SJeff Garzik 
14471fa6b5fbSHannes Reinecke 	shost_printk(KERN_INFO, cmd->device->host,
14481fa6b5fbSHannes Reinecke 		     "resetting host\n");
1449c25da0afSEd Lin 
14509eb46d2aSEd Lin 	return stex_do_reset(hba) ? FAILED : SUCCESS;
1451fb4f66beSEd Lin }
14525a25ba16SJeff Garzik 
stex_reset_work(struct work_struct * work)14539eb46d2aSEd Lin static void stex_reset_work(struct work_struct *work)
14549eb46d2aSEd Lin {
14559eb46d2aSEd Lin 	struct st_hba *hba = container_of(work, struct st_hba, reset_work);
1456fb4f66beSEd Lin 
14579eb46d2aSEd Lin 	stex_do_reset(hba);
14585a25ba16SJeff Garzik }
14595a25ba16SJeff Garzik 
stex_biosparam(struct scsi_device * sdev,struct block_device * bdev,sector_t capacity,int geom[])14605a25ba16SJeff Garzik static int stex_biosparam(struct scsi_device *sdev,
14615a25ba16SJeff Garzik 	struct block_device *bdev, sector_t capacity, int geom[])
14625a25ba16SJeff Garzik {
1463b4b8bed1SEd Lin 	int heads = 255, sectors = 63;
14645a25ba16SJeff Garzik 
14655a25ba16SJeff Garzik 	if (capacity < 0x200000) {
14665a25ba16SJeff Garzik 		heads = 64;
14675a25ba16SJeff Garzik 		sectors = 32;
14685a25ba16SJeff Garzik 	}
14695a25ba16SJeff Garzik 
1470b4b8bed1SEd Lin 	sector_div(capacity, heads * sectors);
14715a25ba16SJeff Garzik 
14725a25ba16SJeff Garzik 	geom[0] = heads;
14735a25ba16SJeff Garzik 	geom[1] = sectors;
1474b4b8bed1SEd Lin 	geom[2] = capacity;
14755a25ba16SJeff Garzik 
14765a25ba16SJeff Garzik 	return 0;
14775a25ba16SJeff Garzik }
14785a25ba16SJeff Garzik 
147908d60751SBart Van Assche static const struct scsi_host_template driver_template = {
14805a25ba16SJeff Garzik 	.module				= THIS_MODULE,
14815a25ba16SJeff Garzik 	.name				= DRV_NAME,
14825a25ba16SJeff Garzik 	.proc_name			= DRV_NAME,
14835a25ba16SJeff Garzik 	.bios_param			= stex_biosparam,
14845a25ba16SJeff Garzik 	.queuecommand			= stex_queuecommand,
14855a25ba16SJeff Garzik 	.slave_configure		= stex_slave_config,
14865a25ba16SJeff Garzik 	.eh_abort_handler		= stex_abort,
14875a25ba16SJeff Garzik 	.eh_host_reset_handler		= stex_reset,
14885a25ba16SJeff Garzik 	.this_id			= -1,
14894af14d11SChristoph Hellwig 	.dma_boundary			= PAGE_SIZE - 1,
1490591a3a5fSEd Lin };
1491591a3a5fSEd Lin 
1492591a3a5fSEd Lin static struct pci_device_id stex_pci_tbl[] = {
1493591a3a5fSEd Lin 	/* st_shasta */
1494591a3a5fSEd Lin 	{ 0x105a, 0x8350, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1495591a3a5fSEd Lin 		st_shasta }, /* SuperTrak EX8350/8300/16350/16300 */
1496591a3a5fSEd Lin 	{ 0x105a, 0xc350, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1497591a3a5fSEd Lin 		st_shasta }, /* SuperTrak EX12350 */
1498591a3a5fSEd Lin 	{ 0x105a, 0x4302, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1499591a3a5fSEd Lin 		st_shasta }, /* SuperTrak EX4350 */
1500591a3a5fSEd Lin 	{ 0x105a, 0xe350, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1501591a3a5fSEd Lin 		st_shasta }, /* SuperTrak EX24350 */
1502591a3a5fSEd Lin 
1503591a3a5fSEd Lin 	/* st_vsc */
1504591a3a5fSEd Lin 	{ 0x105a, 0x7250, PCI_ANY_ID, PCI_ANY_ID, 0, 0, st_vsc },
1505591a3a5fSEd Lin 
1506591a3a5fSEd Lin 	/* st_yosemite */
15070f3f6ee6SEd Lin 	{ 0x105a, 0x8650, 0x105a, PCI_ANY_ID, 0, 0, st_yosemite },
1508591a3a5fSEd Lin 
1509591a3a5fSEd Lin 	/* st_seq */
1510591a3a5fSEd Lin 	{ 0x105a, 0x3360, PCI_ANY_ID, PCI_ANY_ID, 0, 0, st_seq },
15110f3f6ee6SEd Lin 
15120f3f6ee6SEd Lin 	/* st_yel */
15130f3f6ee6SEd Lin 	{ 0x105a, 0x8650, 0x1033, PCI_ANY_ID, 0, 0, st_yel },
15140f3f6ee6SEd Lin 	{ 0x105a, 0x8760, PCI_ANY_ID, PCI_ANY_ID, 0, 0, st_yel },
1515d6570227SCharles 
1516d6570227SCharles 	/* st_P3, pluto */
1517d6570227SCharles 	{ PCI_VENDOR_ID_PROMISE, 0x8870, PCI_VENDOR_ID_PROMISE,
1518d6570227SCharles 		0x8870, 0, 0, st_P3 },
1519d6570227SCharles 	/* st_P3, p3 */
1520d6570227SCharles 	{ PCI_VENDOR_ID_PROMISE, 0x8870, PCI_VENDOR_ID_PROMISE,
1521d6570227SCharles 		0x4300, 0, 0, st_P3 },
1522d6570227SCharles 
1523d6570227SCharles 	/* st_P3, SymplyStor4E */
1524d6570227SCharles 	{ PCI_VENDOR_ID_PROMISE, 0x8871, PCI_VENDOR_ID_PROMISE,
1525d6570227SCharles 		0x4311, 0, 0, st_P3 },
1526d6570227SCharles 	/* st_P3, SymplyStor8E */
1527d6570227SCharles 	{ PCI_VENDOR_ID_PROMISE, 0x8871, PCI_VENDOR_ID_PROMISE,
1528d6570227SCharles 		0x4312, 0, 0, st_P3 },
1529d6570227SCharles 	/* st_P3, SymplyStor4 */
1530d6570227SCharles 	{ PCI_VENDOR_ID_PROMISE, 0x8871, PCI_VENDOR_ID_PROMISE,
1531d6570227SCharles 		0x4321, 0, 0, st_P3 },
1532d6570227SCharles 	/* st_P3, SymplyStor8 */
1533d6570227SCharles 	{ PCI_VENDOR_ID_PROMISE, 0x8871, PCI_VENDOR_ID_PROMISE,
1534d6570227SCharles 		0x4322, 0, 0, st_P3 },
1535591a3a5fSEd Lin 	{ }	/* terminate list */
1536591a3a5fSEd Lin };
1537591a3a5fSEd Lin 
1538591a3a5fSEd Lin static struct st_card_info stex_card_info[] = {
1539591a3a5fSEd Lin 	/* st_shasta */
1540591a3a5fSEd Lin 	{
1541591a3a5fSEd Lin 		.max_id		= 17,
1542591a3a5fSEd Lin 		.max_lun	= 8,
1543591a3a5fSEd Lin 		.max_channel	= 0,
1544591a3a5fSEd Lin 		.rq_count	= 32,
1545591a3a5fSEd Lin 		.rq_size	= 1048,
1546591a3a5fSEd Lin 		.sts_count	= 32,
15470f3f6ee6SEd Lin 		.alloc_rq	= stex_alloc_req,
15480f3f6ee6SEd Lin 		.map_sg		= stex_map_sg,
15490f3f6ee6SEd Lin 		.send		= stex_send_cmd,
1550591a3a5fSEd Lin 	},
1551591a3a5fSEd Lin 
1552591a3a5fSEd Lin 	/* st_vsc */
1553591a3a5fSEd Lin 	{
1554591a3a5fSEd Lin 		.max_id		= 129,
1555591a3a5fSEd Lin 		.max_lun	= 1,
1556591a3a5fSEd Lin 		.max_channel	= 0,
1557591a3a5fSEd Lin 		.rq_count	= 32,
1558591a3a5fSEd Lin 		.rq_size	= 1048,
1559591a3a5fSEd Lin 		.sts_count	= 32,
15600f3f6ee6SEd Lin 		.alloc_rq	= stex_alloc_req,
15610f3f6ee6SEd Lin 		.map_sg		= stex_map_sg,
15620f3f6ee6SEd Lin 		.send		= stex_send_cmd,
1563591a3a5fSEd Lin 	},
1564591a3a5fSEd Lin 
1565591a3a5fSEd Lin 	/* st_yosemite */
1566591a3a5fSEd Lin 	{
1567591a3a5fSEd Lin 		.max_id		= 2,
1568591a3a5fSEd Lin 		.max_lun	= 256,
1569591a3a5fSEd Lin 		.max_channel	= 0,
1570591a3a5fSEd Lin 		.rq_count	= 256,
1571591a3a5fSEd Lin 		.rq_size	= 1048,
1572591a3a5fSEd Lin 		.sts_count	= 256,
15730f3f6ee6SEd Lin 		.alloc_rq	= stex_alloc_req,
15740f3f6ee6SEd Lin 		.map_sg		= stex_map_sg,
15750f3f6ee6SEd Lin 		.send		= stex_send_cmd,
1576591a3a5fSEd Lin 	},
1577591a3a5fSEd Lin 
1578591a3a5fSEd Lin 	/* st_seq */
1579591a3a5fSEd Lin 	{
1580591a3a5fSEd Lin 		.max_id		= 129,
1581591a3a5fSEd Lin 		.max_lun	= 1,
1582591a3a5fSEd Lin 		.max_channel	= 0,
1583591a3a5fSEd Lin 		.rq_count	= 32,
1584591a3a5fSEd Lin 		.rq_size	= 1048,
1585591a3a5fSEd Lin 		.sts_count	= 32,
15860f3f6ee6SEd Lin 		.alloc_rq	= stex_alloc_req,
15870f3f6ee6SEd Lin 		.map_sg		= stex_map_sg,
15880f3f6ee6SEd Lin 		.send		= stex_send_cmd,
15890f3f6ee6SEd Lin 	},
15900f3f6ee6SEd Lin 
15910f3f6ee6SEd Lin 	/* st_yel */
15920f3f6ee6SEd Lin 	{
15930f3f6ee6SEd Lin 		.max_id		= 129,
15940f3f6ee6SEd Lin 		.max_lun	= 256,
15950f3f6ee6SEd Lin 		.max_channel	= 3,
15960f3f6ee6SEd Lin 		.rq_count	= 801,
15970f3f6ee6SEd Lin 		.rq_size	= 512,
15980f3f6ee6SEd Lin 		.sts_count	= 801,
15990f3f6ee6SEd Lin 		.alloc_rq	= stex_ss_alloc_req,
16000f3f6ee6SEd Lin 		.map_sg		= stex_ss_map_sg,
16010f3f6ee6SEd Lin 		.send		= stex_ss_send_cmd,
1602591a3a5fSEd Lin 	},
1603d6570227SCharles 
1604d6570227SCharles 	/* st_P3 */
1605d6570227SCharles 	{
1606d6570227SCharles 		.max_id		= 129,
1607d6570227SCharles 		.max_lun	= 256,
1608d6570227SCharles 		.max_channel	= 0,
1609d6570227SCharles 		.rq_count	= 801,
1610d6570227SCharles 		.rq_size	= 512,
1611d6570227SCharles 		.sts_count	= 801,
1612d6570227SCharles 		.alloc_rq	= stex_ss_alloc_req,
1613d6570227SCharles 		.map_sg		= stex_ss_map_sg,
1614d6570227SCharles 		.send		= stex_ss_send_cmd,
1615d6570227SCharles 	},
16165a25ba16SJeff Garzik };
16175a25ba16SJeff Garzik 
stex_request_irq(struct st_hba * hba)161899946f81SEd Lin static int stex_request_irq(struct st_hba *hba)
161999946f81SEd Lin {
162099946f81SEd Lin 	struct pci_dev *pdev = hba->pdev;
162199946f81SEd Lin 	int status;
162299946f81SEd Lin 
1623d6570227SCharles 	if (msi || hba->cardtype == st_P3) {
162499946f81SEd Lin 		status = pci_enable_msi(pdev);
162599946f81SEd Lin 		if (status != 0)
162699946f81SEd Lin 			printk(KERN_ERR DRV_NAME
162799946f81SEd Lin 				"(%s): error %d setting up MSI\n",
162899946f81SEd Lin 				pci_name(pdev), status);
162999946f81SEd Lin 		else
163099946f81SEd Lin 			hba->msi_enabled = 1;
163199946f81SEd Lin 	} else
163299946f81SEd Lin 		hba->msi_enabled = 0;
163399946f81SEd Lin 
1634d6570227SCharles 	status = request_irq(pdev->irq,
1635d6570227SCharles 		(hba->cardtype == st_yel || hba->cardtype == st_P3) ?
16360f3f6ee6SEd Lin 		stex_ss_intr : stex_intr, IRQF_SHARED, DRV_NAME, hba);
163799946f81SEd Lin 
163899946f81SEd Lin 	if (status != 0) {
163999946f81SEd Lin 		if (hba->msi_enabled)
164099946f81SEd Lin 			pci_disable_msi(pdev);
164199946f81SEd Lin 	}
164299946f81SEd Lin 	return status;
164399946f81SEd Lin }
164499946f81SEd Lin 
stex_free_irq(struct st_hba * hba)164599946f81SEd Lin static void stex_free_irq(struct st_hba *hba)
164699946f81SEd Lin {
164799946f81SEd Lin 	struct pci_dev *pdev = hba->pdev;
164899946f81SEd Lin 
164999946f81SEd Lin 	free_irq(pdev->irq, hba);
165099946f81SEd Lin 	if (hba->msi_enabled)
165199946f81SEd Lin 		pci_disable_msi(pdev);
165299946f81SEd Lin }
165399946f81SEd Lin 
stex_probe(struct pci_dev * pdev,const struct pci_device_id * id)16546f039790SGreg Kroah-Hartman static int stex_probe(struct pci_dev *pdev, const struct pci_device_id *id)
16555a25ba16SJeff Garzik {
16565a25ba16SJeff Garzik 	struct st_hba *hba;
16575a25ba16SJeff Garzik 	struct Scsi_Host *host;
1658591a3a5fSEd Lin 	const struct st_card_info *ci = NULL;
16590f3f6ee6SEd Lin 	u32 sts_offset, cp_offset, scratch_offset;
16605a25ba16SJeff Garzik 	int err;
16615a25ba16SJeff Garzik 
16625a25ba16SJeff Garzik 	err = pci_enable_device(pdev);
16635a25ba16SJeff Garzik 	if (err)
16645a25ba16SJeff Garzik 		return err;
16655a25ba16SJeff Garzik 
16665a25ba16SJeff Garzik 	pci_set_master(pdev);
16675a25ba16SJeff Garzik 
166861b745faSCharles 	S6flag = 0;
166961b745faSCharles 	register_reboot_notifier(&stex_notifier);
167061b745faSCharles 
16715a25ba16SJeff Garzik 	host = scsi_host_alloc(&driver_template, sizeof(struct st_hba));
16725a25ba16SJeff Garzik 
16735a25ba16SJeff Garzik 	if (!host) {
16745a25ba16SJeff Garzik 		printk(KERN_ERR DRV_NAME "(%s): scsi_host_alloc failed\n",
16755a25ba16SJeff Garzik 			pci_name(pdev));
16765a25ba16SJeff Garzik 		err = -ENOMEM;
16775a25ba16SJeff Garzik 		goto out_disable;
16785a25ba16SJeff Garzik 	}
16795a25ba16SJeff Garzik 
16805a25ba16SJeff Garzik 	hba = (struct st_hba *)host->hostdata;
16815a25ba16SJeff Garzik 	memset(hba, 0, sizeof(struct st_hba));
16825a25ba16SJeff Garzik 
16835a25ba16SJeff Garzik 	err = pci_request_regions(pdev, DRV_NAME);
16845a25ba16SJeff Garzik 	if (err < 0) {
16855a25ba16SJeff Garzik 		printk(KERN_ERR DRV_NAME "(%s): request regions failed\n",
16865a25ba16SJeff Garzik 			pci_name(pdev));
16875a25ba16SJeff Garzik 		goto out_scsi_host_put;
16885a25ba16SJeff Garzik 	}
16895a25ba16SJeff Garzik 
169025729a7fSArjan van de Ven 	hba->mmio_base = pci_ioremap_bar(pdev, 0);
16915a25ba16SJeff Garzik 	if ( !hba->mmio_base) {
16925a25ba16SJeff Garzik 		printk(KERN_ERR DRV_NAME "(%s): memory map failed\n",
16935a25ba16SJeff Garzik 			pci_name(pdev));
16945a25ba16SJeff Garzik 		err = -ENOMEM;
16955a25ba16SJeff Garzik 		goto out_release_regions;
16965a25ba16SJeff Garzik 	}
16975a25ba16SJeff Garzik 
1698b5a4ad1dSChristoph Hellwig 	err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
1699b5a4ad1dSChristoph Hellwig 	if (err)
1700b5a4ad1dSChristoph Hellwig 		err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
17015a25ba16SJeff Garzik 	if (err) {
17025a25ba16SJeff Garzik 		printk(KERN_ERR DRV_NAME "(%s): set dma mask failed\n",
17035a25ba16SJeff Garzik 			pci_name(pdev));
17045a25ba16SJeff Garzik 		goto out_iounmap;
17055a25ba16SJeff Garzik 	}
17065a25ba16SJeff Garzik 
170794e9108bSEd Lin 	hba->cardtype = (unsigned int) id->driver_data;
1708591a3a5fSEd Lin 	ci = &stex_card_info[hba->cardtype];
17091ec364e6SCharles 	switch (id->subdevice) {
17101ec364e6SCharles 	case 0x4221:
17111ec364e6SCharles 	case 0x4222:
17121ec364e6SCharles 	case 0x4223:
17131ec364e6SCharles 	case 0x4224:
17141ec364e6SCharles 	case 0x4225:
17151ec364e6SCharles 	case 0x4226:
17161ec364e6SCharles 	case 0x4227:
17171ec364e6SCharles 	case 0x4261:
17181ec364e6SCharles 	case 0x4262:
17191ec364e6SCharles 	case 0x4263:
17201ec364e6SCharles 	case 0x4264:
17211ec364e6SCharles 	case 0x4265:
17221ec364e6SCharles 		break;
17231ec364e6SCharles 	default:
1724d6570227SCharles 		if (hba->cardtype == st_yel || hba->cardtype == st_P3)
17251ec364e6SCharles 			hba->supports_pm = 1;
17261ec364e6SCharles 	}
17271ec364e6SCharles 
17280f3f6ee6SEd Lin 	sts_offset = scratch_offset = (ci->rq_count+1) * ci->rq_size;
1729d6570227SCharles 	if (hba->cardtype == st_yel || hba->cardtype == st_P3)
17300f3f6ee6SEd Lin 		sts_offset += (ci->sts_count+1) * sizeof(u32);
1731591a3a5fSEd Lin 	cp_offset = sts_offset + (ci->sts_count+1) * sizeof(struct status_msg);
1732591a3a5fSEd Lin 	hba->dma_size = cp_offset + sizeof(struct st_frame);
1733591a3a5fSEd Lin 	if (hba->cardtype == st_seq ||
1734591a3a5fSEd Lin 		(hba->cardtype == st_vsc && (pdev->subsystem_device & 1))) {
1735591a3a5fSEd Lin 		hba->extra_offset = hba->dma_size;
1736591a3a5fSEd Lin 		hba->dma_size += ST_ADDITIONAL_MEM;
1737591a3a5fSEd Lin 	}
17385a25ba16SJeff Garzik 	hba->dma_mem = dma_alloc_coherent(&pdev->dev,
173994e9108bSEd Lin 		hba->dma_size, &hba->dma_handle, GFP_KERNEL);
17405a25ba16SJeff Garzik 	if (!hba->dma_mem) {
1741cbacfb5fSEd Lin 		/* Retry minimum coherent mapping for st_seq and st_vsc */
1742cbacfb5fSEd Lin 		if (hba->cardtype == st_seq ||
1743cbacfb5fSEd Lin 		    (hba->cardtype == st_vsc && (pdev->subsystem_device & 1))) {
1744cbacfb5fSEd Lin 			printk(KERN_WARNING DRV_NAME
1745cbacfb5fSEd Lin 				"(%s): allocating min buffer for controller\n",
1746cbacfb5fSEd Lin 				pci_name(pdev));
1747cbacfb5fSEd Lin 			hba->dma_size = hba->extra_offset
1748cbacfb5fSEd Lin 				+ ST_ADDITIONAL_MEM_MIN;
1749cbacfb5fSEd Lin 			hba->dma_mem = dma_alloc_coherent(&pdev->dev,
1750cbacfb5fSEd Lin 				hba->dma_size, &hba->dma_handle, GFP_KERNEL);
1751cbacfb5fSEd Lin 		}
1752cbacfb5fSEd Lin 
1753cbacfb5fSEd Lin 		if (!hba->dma_mem) {
17545a25ba16SJeff Garzik 			err = -ENOMEM;
17555a25ba16SJeff Garzik 			printk(KERN_ERR DRV_NAME "(%s): dma mem alloc failed\n",
17565a25ba16SJeff Garzik 				pci_name(pdev));
17575a25ba16SJeff Garzik 			goto out_iounmap;
17585a25ba16SJeff Garzik 		}
1759cbacfb5fSEd Lin 	}
17605a25ba16SJeff Garzik 
1761591a3a5fSEd Lin 	hba->ccb = kcalloc(ci->rq_count, sizeof(struct st_ccb), GFP_KERNEL);
1762591a3a5fSEd Lin 	if (!hba->ccb) {
1763591a3a5fSEd Lin 		err = -ENOMEM;
1764591a3a5fSEd Lin 		printk(KERN_ERR DRV_NAME "(%s): ccb alloc failed\n",
1765591a3a5fSEd Lin 			pci_name(pdev));
1766591a3a5fSEd Lin 		goto out_pci_free;
1767591a3a5fSEd Lin 	}
1768591a3a5fSEd Lin 
1769d6570227SCharles 	if (hba->cardtype == st_yel || hba->cardtype == st_P3)
17700f3f6ee6SEd Lin 		hba->scratch = (__le32 *)(hba->dma_mem + scratch_offset);
1771591a3a5fSEd Lin 	hba->status_buffer = (struct status_msg *)(hba->dma_mem + sts_offset);
1772591a3a5fSEd Lin 	hba->copy_buffer = hba->dma_mem + cp_offset;
1773591a3a5fSEd Lin 	hba->rq_count = ci->rq_count;
1774591a3a5fSEd Lin 	hba->rq_size = ci->rq_size;
1775591a3a5fSEd Lin 	hba->sts_count = ci->sts_count;
17760f3f6ee6SEd Lin 	hba->alloc_rq = ci->alloc_rq;
17770f3f6ee6SEd Lin 	hba->map_sg = ci->map_sg;
17780f3f6ee6SEd Lin 	hba->send = ci->send;
17795a25ba16SJeff Garzik 	hba->mu_status = MU_STATE_STARTING;
1780d6570227SCharles 	hba->msi_lock = 0;
17815a25ba16SJeff Garzik 
1782d6570227SCharles 	if (hba->cardtype == st_yel || hba->cardtype == st_P3)
17830f3f6ee6SEd Lin 		host->sg_tablesize = 38;
17840f3f6ee6SEd Lin 	else
17850f3f6ee6SEd Lin 		host->sg_tablesize = 32;
1786591a3a5fSEd Lin 	host->can_queue = ci->rq_count;
1787591a3a5fSEd Lin 	host->cmd_per_lun = ci->rq_count;
1788591a3a5fSEd Lin 	host->max_id = ci->max_id;
1789591a3a5fSEd Lin 	host->max_lun = ci->max_lun;
1790591a3a5fSEd Lin 	host->max_channel = ci->max_channel;
17915a25ba16SJeff Garzik 	host->unique_id = host->host_no;
17925a25ba16SJeff Garzik 	host->max_cmd_len = STEX_CDB_LENGTH;
17935a25ba16SJeff Garzik 
17945a25ba16SJeff Garzik 	hba->host = host;
17955a25ba16SJeff Garzik 	hba->pdev = pdev;
17969eb46d2aSEd Lin 	init_waitqueue_head(&hba->reset_waitq);
17979eb46d2aSEd Lin 
17989eb46d2aSEd Lin 	snprintf(hba->work_q_name, sizeof(hba->work_q_name),
17999eb46d2aSEd Lin 		 "stex_wq_%d", host->host_no);
18009eb46d2aSEd Lin 	hba->work_q = create_singlethread_workqueue(hba->work_q_name);
18019eb46d2aSEd Lin 	if (!hba->work_q) {
18029eb46d2aSEd Lin 		printk(KERN_ERR DRV_NAME "(%s): create workqueue failed\n",
18039eb46d2aSEd Lin 			pci_name(pdev));
18049eb46d2aSEd Lin 		err = -ENOMEM;
18059eb46d2aSEd Lin 		goto out_ccb_free;
18069eb46d2aSEd Lin 	}
18079eb46d2aSEd Lin 	INIT_WORK(&hba->reset_work, stex_reset_work);
18085a25ba16SJeff Garzik 
180999946f81SEd Lin 	err = stex_request_irq(hba);
18105a25ba16SJeff Garzik 	if (err) {
18115a25ba16SJeff Garzik 		printk(KERN_ERR DRV_NAME "(%s): request irq failed\n",
18125a25ba16SJeff Garzik 			pci_name(pdev));
18139eb46d2aSEd Lin 		goto out_free_wq;
18145a25ba16SJeff Garzik 	}
18155a25ba16SJeff Garzik 
18165a25ba16SJeff Garzik 	err = stex_handshake(hba);
18175a25ba16SJeff Garzik 	if (err)
18185a25ba16SJeff Garzik 		goto out_free_irq;
18195a25ba16SJeff Garzik 
18205a25ba16SJeff Garzik 	pci_set_drvdata(pdev, hba);
18215a25ba16SJeff Garzik 
18225a25ba16SJeff Garzik 	err = scsi_add_host(host, &pdev->dev);
18235a25ba16SJeff Garzik 	if (err) {
18245a25ba16SJeff Garzik 		printk(KERN_ERR DRV_NAME "(%s): scsi_add_host failed\n",
18255a25ba16SJeff Garzik 			pci_name(pdev));
18265a25ba16SJeff Garzik 		goto out_free_irq;
18275a25ba16SJeff Garzik 	}
18285a25ba16SJeff Garzik 
18295a25ba16SJeff Garzik 	scsi_scan_host(host);
18305a25ba16SJeff Garzik 
18315a25ba16SJeff Garzik 	return 0;
18325a25ba16SJeff Garzik 
18335a25ba16SJeff Garzik out_free_irq:
183499946f81SEd Lin 	stex_free_irq(hba);
18359eb46d2aSEd Lin out_free_wq:
18369eb46d2aSEd Lin 	destroy_workqueue(hba->work_q);
1837591a3a5fSEd Lin out_ccb_free:
1838591a3a5fSEd Lin 	kfree(hba->ccb);
18395a25ba16SJeff Garzik out_pci_free:
184094e9108bSEd Lin 	dma_free_coherent(&pdev->dev, hba->dma_size,
18415a25ba16SJeff Garzik 			  hba->dma_mem, hba->dma_handle);
18425a25ba16SJeff Garzik out_iounmap:
18435a25ba16SJeff Garzik 	iounmap(hba->mmio_base);
18445a25ba16SJeff Garzik out_release_regions:
18455a25ba16SJeff Garzik 	pci_release_regions(pdev);
18465a25ba16SJeff Garzik out_scsi_host_put:
18475a25ba16SJeff Garzik 	scsi_host_put(host);
18485a25ba16SJeff Garzik out_disable:
18495a25ba16SJeff Garzik 	pci_disable_device(pdev);
18505a25ba16SJeff Garzik 
18515a25ba16SJeff Garzik 	return err;
18525a25ba16SJeff Garzik }
18535a25ba16SJeff Garzik 
stex_hba_stop(struct st_hba * hba,int st_sleep_mic)1854797150b9SCharles static void stex_hba_stop(struct st_hba *hba, int st_sleep_mic)
18555a25ba16SJeff Garzik {
18565a25ba16SJeff Garzik 	struct req_msg *req;
18570f3f6ee6SEd Lin 	struct st_msg_header *msg_h;
18585a25ba16SJeff Garzik 	unsigned long flags;
18595a25ba16SJeff Garzik 	unsigned long before;
1860cf355883SEd Lin 	u16 tag = 0;
18615a25ba16SJeff Garzik 
18625a25ba16SJeff Garzik 	spin_lock_irqsave(hba->host->host_lock, flags);
1863797150b9SCharles 
1864d6570227SCharles 	if ((hba->cardtype == st_yel || hba->cardtype == st_P3) &&
1865d6570227SCharles 		hba->supports_pm == 1) {
1866d6570227SCharles 		if (st_sleep_mic == ST_NOTHANDLED) {
1867797150b9SCharles 			spin_unlock_irqrestore(hba->host->host_lock, flags);
1868797150b9SCharles 			return;
1869797150b9SCharles 		}
1870797150b9SCharles 	}
18710f3f6ee6SEd Lin 	req = hba->alloc_rq(hba);
1872d6570227SCharles 	if (hba->cardtype == st_yel || hba->cardtype == st_P3) {
18730f3f6ee6SEd Lin 		msg_h = (struct st_msg_header *)req - 1;
18740f3f6ee6SEd Lin 		memset(msg_h, 0, hba->rq_size);
18750f3f6ee6SEd Lin 	} else
18760f3f6ee6SEd Lin 		memset(req, 0, hba->rq_size);
18775a25ba16SJeff Garzik 
1878d6570227SCharles 	if ((hba->cardtype == st_yosemite || hba->cardtype == st_yel
1879d6570227SCharles 		|| hba->cardtype == st_P3)
1880797150b9SCharles 		&& st_sleep_mic == ST_IGNORED) {
1881fb4f66beSEd Lin 		req->cdb[0] = MGT_CMD;
1882fb4f66beSEd Lin 		req->cdb[1] = MGT_CMD_SIGNATURE;
1883fb4f66beSEd Lin 		req->cdb[2] = CTLR_CONFIG_CMD;
1884fb4f66beSEd Lin 		req->cdb[3] = CTLR_SHUTDOWN;
1885d6570227SCharles 	} else if ((hba->cardtype == st_yel || hba->cardtype == st_P3)
1886d6570227SCharles 		&& st_sleep_mic != ST_IGNORED) {
1887797150b9SCharles 		req->cdb[0] = MGT_CMD;
1888797150b9SCharles 		req->cdb[1] = MGT_CMD_SIGNATURE;
1889797150b9SCharles 		req->cdb[2] = CTLR_CONFIG_CMD;
1890797150b9SCharles 		req->cdb[3] = PMIC_SHUTDOWN;
1891797150b9SCharles 		req->cdb[4] = st_sleep_mic;
1892fb4f66beSEd Lin 	} else {
18935a25ba16SJeff Garzik 		req->cdb[0] = CONTROLLER_CMD;
18945a25ba16SJeff Garzik 		req->cdb[1] = CTLR_POWER_STATE_CHANGE;
18955a25ba16SJeff Garzik 		req->cdb[2] = CTLR_POWER_SAVING;
1896fb4f66beSEd Lin 	}
18975a25ba16SJeff Garzik 	hba->ccb[tag].cmd = NULL;
18985a25ba16SJeff Garzik 	hba->ccb[tag].sg_count = 0;
18995a25ba16SJeff Garzik 	hba->ccb[tag].sense_bufflen = 0;
19005a25ba16SJeff Garzik 	hba->ccb[tag].sense_buffer = NULL;
1901f1498161SEd Lin 	hba->ccb[tag].req_type = PASSTHRU_REQ_TYPE;
19020f3f6ee6SEd Lin 	hba->send(hba, req, tag);
19035a25ba16SJeff Garzik 	spin_unlock_irqrestore(hba->host->host_lock, flags);
1904cf355883SEd Lin 	before = jiffies;
1905cf355883SEd Lin 	while (hba->ccb[tag].req_type & PASSTHRU_REQ_TYPE) {
1906f1498161SEd Lin 		if (time_after(jiffies, before + ST_INTERNAL_TIMEOUT * HZ)) {
1907f1498161SEd Lin 			hba->ccb[tag].req_type = 0;
1908797150b9SCharles 			hba->mu_status = MU_STATE_STOP;
19095a25ba16SJeff Garzik 			return;
1910f1498161SEd Lin 		}
1911f1498161SEd Lin 		msleep(1);
1912cf355883SEd Lin 	}
1913797150b9SCharles 	hba->mu_status = MU_STATE_STOP;
19145a25ba16SJeff Garzik }
19155a25ba16SJeff Garzik 
stex_hba_free(struct st_hba * hba)19165a25ba16SJeff Garzik static void stex_hba_free(struct st_hba *hba)
19175a25ba16SJeff Garzik {
191899946f81SEd Lin 	stex_free_irq(hba);
19195a25ba16SJeff Garzik 
19209eb46d2aSEd Lin 	destroy_workqueue(hba->work_q);
19219eb46d2aSEd Lin 
19225a25ba16SJeff Garzik 	iounmap(hba->mmio_base);
19235a25ba16SJeff Garzik 
19245a25ba16SJeff Garzik 	pci_release_regions(hba->pdev);
19255a25ba16SJeff Garzik 
1926591a3a5fSEd Lin 	kfree(hba->ccb);
1927591a3a5fSEd Lin 
192894e9108bSEd Lin 	dma_free_coherent(&hba->pdev->dev, hba->dma_size,
19295a25ba16SJeff Garzik 			  hba->dma_mem, hba->dma_handle);
19305a25ba16SJeff Garzik }
19315a25ba16SJeff Garzik 
stex_remove(struct pci_dev * pdev)19325a25ba16SJeff Garzik static void stex_remove(struct pci_dev *pdev)
19335a25ba16SJeff Garzik {
19345a25ba16SJeff Garzik 	struct st_hba *hba = pci_get_drvdata(pdev);
19355a25ba16SJeff Garzik 
193645b42adbSCharles 	hba->mu_status = MU_STATE_NOCONNECT;
193745b42adbSCharles 	return_abnormal_state(hba, DID_NO_CONNECT);
19385a25ba16SJeff Garzik 	scsi_remove_host(hba->host);
19395a25ba16SJeff Garzik 
194045b42adbSCharles 	scsi_block_requests(hba->host);
19415a25ba16SJeff Garzik 
19425a25ba16SJeff Garzik 	stex_hba_free(hba);
19435a25ba16SJeff Garzik 
19445a25ba16SJeff Garzik 	scsi_host_put(hba->host);
19455a25ba16SJeff Garzik 
19465a25ba16SJeff Garzik 	pci_disable_device(pdev);
194761b745faSCharles 
194861b745faSCharles 	unregister_reboot_notifier(&stex_notifier);
19495a25ba16SJeff Garzik }
19505a25ba16SJeff Garzik 
stex_shutdown(struct pci_dev * pdev)19515a25ba16SJeff Garzik static void stex_shutdown(struct pci_dev *pdev)
19525a25ba16SJeff Garzik {
19535a25ba16SJeff Garzik 	struct st_hba *hba = pci_get_drvdata(pdev);
19545a25ba16SJeff Garzik 
195561b745faSCharles 	if (hba->supports_pm == 0) {
1956797150b9SCharles 		stex_hba_stop(hba, ST_IGNORED);
195761b745faSCharles 	} else if (hba->supports_pm == 1 && S6flag) {
195861b745faSCharles 		unregister_reboot_notifier(&stex_notifier);
195961b745faSCharles 		stex_hba_stop(hba, ST_S6);
196061b745faSCharles 	} else
1961797150b9SCharles 		stex_hba_stop(hba, ST_S5);
19625a25ba16SJeff Garzik }
19635a25ba16SJeff Garzik 
stex_choice_sleep_mic(struct st_hba * hba,pm_message_t state)1964d6570227SCharles static int stex_choice_sleep_mic(struct st_hba *hba, pm_message_t state)
1965797150b9SCharles {
1966797150b9SCharles 	switch (state.event) {
1967797150b9SCharles 	case PM_EVENT_SUSPEND:
1968797150b9SCharles 		return ST_S3;
1969797150b9SCharles 	case PM_EVENT_HIBERNATE:
1970d6570227SCharles 		hba->msi_lock = 0;
1971797150b9SCharles 		return ST_S4;
1972797150b9SCharles 	default:
1973797150b9SCharles 		return ST_NOTHANDLED;
1974797150b9SCharles 	}
1975797150b9SCharles }
1976797150b9SCharles 
stex_suspend(struct pci_dev * pdev,pm_message_t state)1977797150b9SCharles static int stex_suspend(struct pci_dev *pdev, pm_message_t state)
1978797150b9SCharles {
1979797150b9SCharles 	struct st_hba *hba = pci_get_drvdata(pdev);
1980797150b9SCharles 
1981d6570227SCharles 	if ((hba->cardtype == st_yel || hba->cardtype == st_P3)
1982d6570227SCharles 		&& hba->supports_pm == 1)
1983d6570227SCharles 		stex_hba_stop(hba, stex_choice_sleep_mic(hba, state));
1984797150b9SCharles 	else
1985797150b9SCharles 		stex_hba_stop(hba, ST_IGNORED);
1986797150b9SCharles 	return 0;
1987797150b9SCharles }
1988797150b9SCharles 
stex_resume(struct pci_dev * pdev)1989797150b9SCharles static int stex_resume(struct pci_dev *pdev)
1990797150b9SCharles {
1991797150b9SCharles 	struct st_hba *hba = pci_get_drvdata(pdev);
1992797150b9SCharles 
1993797150b9SCharles 	hba->mu_status = MU_STATE_STARTING;
1994797150b9SCharles 	stex_handshake(hba);
1995797150b9SCharles 	return 0;
1996797150b9SCharles }
199761b745faSCharles 
stex_halt(struct notifier_block * nb,unsigned long event,void * buf)199861b745faSCharles static int stex_halt(struct notifier_block *nb, unsigned long event, void *buf)
199961b745faSCharles {
200061b745faSCharles 	S6flag = 1;
200161b745faSCharles 	return NOTIFY_OK;
200261b745faSCharles }
20035a25ba16SJeff Garzik MODULE_DEVICE_TABLE(pci, stex_pci_tbl);
20045a25ba16SJeff Garzik 
20055a25ba16SJeff Garzik static struct pci_driver stex_pci_driver = {
20065a25ba16SJeff Garzik 	.name		= DRV_NAME,
20075a25ba16SJeff Garzik 	.id_table	= stex_pci_tbl,
20085a25ba16SJeff Garzik 	.probe		= stex_probe,
20096f039790SGreg Kroah-Hartman 	.remove		= stex_remove,
20105a25ba16SJeff Garzik 	.shutdown	= stex_shutdown,
2011797150b9SCharles 	.suspend	= stex_suspend,
2012797150b9SCharles 	.resume		= stex_resume,
20135a25ba16SJeff Garzik };
20145a25ba16SJeff Garzik 
stex_init(void)20155a25ba16SJeff Garzik static int __init stex_init(void)
20165a25ba16SJeff Garzik {
20175a25ba16SJeff Garzik 	printk(KERN_INFO DRV_NAME
20185a25ba16SJeff Garzik 		": Promise SuperTrak EX Driver version: %s\n",
20195a25ba16SJeff Garzik 		 ST_DRIVER_VERSION);
20205a25ba16SJeff Garzik 
20215a25ba16SJeff Garzik 	return pci_register_driver(&stex_pci_driver);
20225a25ba16SJeff Garzik }
20235a25ba16SJeff Garzik 
stex_exit(void)20245a25ba16SJeff Garzik static void __exit stex_exit(void)
20255a25ba16SJeff Garzik {
20265a25ba16SJeff Garzik 	pci_unregister_driver(&stex_pci_driver);
20275a25ba16SJeff Garzik }
20285a25ba16SJeff Garzik 
20295a25ba16SJeff Garzik module_init(stex_init);
20305a25ba16SJeff Garzik module_exit(stex_exit);
2031