1*e3976af5SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2afaf5a2dSDavid Somayajulu /*
3afaf5a2dSDavid Somayajulu * QLogic iSCSI HBA Driver
4c68cdbf0SVikas Chaudhary * Copyright (c) 2003-2012 QLogic Corporation
5afaf5a2dSDavid Somayajulu */
6afaf5a2dSDavid Somayajulu
7afaf5a2dSDavid Somayajulu #include "ql4_def.h"
801871066SDavid C Somayajulu #include "ql4_glbl.h"
901871066SDavid C Somayajulu #include "ql4_dbg.h"
1001871066SDavid C Somayajulu #include "ql4_inline.h"
11afaf5a2dSDavid Somayajulu
qla4xxx_dump_buffer(void * b,uint32_t size)12afaf5a2dSDavid Somayajulu void qla4xxx_dump_buffer(void *b, uint32_t size)
13afaf5a2dSDavid Somayajulu {
14afaf5a2dSDavid Somayajulu uint32_t cnt;
15afaf5a2dSDavid Somayajulu uint8_t *c = b;
16afaf5a2dSDavid Somayajulu
17afaf5a2dSDavid Somayajulu printk(" 0 1 2 3 4 5 6 7 8 9 Ah Bh Ch Dh Eh "
18afaf5a2dSDavid Somayajulu "Fh\n");
19afaf5a2dSDavid Somayajulu printk("------------------------------------------------------------"
20afaf5a2dSDavid Somayajulu "--\n");
2194bced3cSKaren Higgins for (cnt = 0; cnt < size; c++) {
220a243615SVikas Chaudhary printk("%02x", *c);
2394bced3cSKaren Higgins if (!(++cnt % 16))
240a243615SVikas Chaudhary printk("\n");
25afaf5a2dSDavid Somayajulu
26afaf5a2dSDavid Somayajulu else
270a243615SVikas Chaudhary printk(" ");
28afaf5a2dSDavid Somayajulu }
2994bced3cSKaren Higgins printk(KERN_INFO "\n");
30afaf5a2dSDavid Somayajulu }
3147975477SAdrian Bunk
qla4xxx_dump_registers(struct scsi_qla_host * ha)3291a772a4SKaren Higgins void qla4xxx_dump_registers(struct scsi_qla_host *ha)
3391a772a4SKaren Higgins {
3491a772a4SKaren Higgins uint8_t i;
3591a772a4SKaren Higgins
3691a772a4SKaren Higgins if (is_qla8022(ha)) {
3791a772a4SKaren Higgins for (i = 1; i < MBOX_REG_COUNT; i++)
3891a772a4SKaren Higgins printk(KERN_INFO "mailbox[%d] = 0x%08X\n",
397664a1fdSVikas Chaudhary i, readl(&ha->qla4_82xx_reg->mailbox_in[i]));
4091a772a4SKaren Higgins return;
4191a772a4SKaren Higgins }
4291a772a4SKaren Higgins
4391a772a4SKaren Higgins for (i = 0; i < MBOX_REG_COUNT; i++) {
4491a772a4SKaren Higgins printk(KERN_INFO "0x%02X mailbox[%d] = 0x%08X\n",
4591a772a4SKaren Higgins (uint8_t) offsetof(struct isp_reg, mailbox[i]), i,
4691a772a4SKaren Higgins readw(&ha->reg->mailbox[i]));
4791a772a4SKaren Higgins }
4891a772a4SKaren Higgins
4991a772a4SKaren Higgins printk(KERN_INFO "0x%02X flash_address = 0x%08X\n",
5091a772a4SKaren Higgins (uint8_t) offsetof(struct isp_reg, flash_address),
5191a772a4SKaren Higgins readw(&ha->reg->flash_address));
5291a772a4SKaren Higgins printk(KERN_INFO "0x%02X flash_data = 0x%08X\n",
5391a772a4SKaren Higgins (uint8_t) offsetof(struct isp_reg, flash_data),
5491a772a4SKaren Higgins readw(&ha->reg->flash_data));
5591a772a4SKaren Higgins printk(KERN_INFO "0x%02X ctrl_status = 0x%08X\n",
5691a772a4SKaren Higgins (uint8_t) offsetof(struct isp_reg, ctrl_status),
5791a772a4SKaren Higgins readw(&ha->reg->ctrl_status));
5891a772a4SKaren Higgins
5991a772a4SKaren Higgins if (is_qla4010(ha)) {
6091a772a4SKaren Higgins printk(KERN_INFO "0x%02X nvram = 0x%08X\n",
6191a772a4SKaren Higgins (uint8_t) offsetof(struct isp_reg, u1.isp4010.nvram),
6291a772a4SKaren Higgins readw(&ha->reg->u1.isp4010.nvram));
6391a772a4SKaren Higgins } else if (is_qla4022(ha) | is_qla4032(ha)) {
6491a772a4SKaren Higgins printk(KERN_INFO "0x%02X intr_mask = 0x%08X\n",
6591a772a4SKaren Higgins (uint8_t) offsetof(struct isp_reg, u1.isp4022.intr_mask),
6691a772a4SKaren Higgins readw(&ha->reg->u1.isp4022.intr_mask));
6791a772a4SKaren Higgins printk(KERN_INFO "0x%02X nvram = 0x%08X\n",
6891a772a4SKaren Higgins (uint8_t) offsetof(struct isp_reg, u1.isp4022.nvram),
6991a772a4SKaren Higgins readw(&ha->reg->u1.isp4022.nvram));
7091a772a4SKaren Higgins printk(KERN_INFO "0x%02X semaphore = 0x%08X\n",
7191a772a4SKaren Higgins (uint8_t) offsetof(struct isp_reg, u1.isp4022.semaphore),
7291a772a4SKaren Higgins readw(&ha->reg->u1.isp4022.semaphore));
7391a772a4SKaren Higgins }
7491a772a4SKaren Higgins printk(KERN_INFO "0x%02X req_q_in = 0x%08X\n",
7591a772a4SKaren Higgins (uint8_t) offsetof(struct isp_reg, req_q_in),
7691a772a4SKaren Higgins readw(&ha->reg->req_q_in));
7791a772a4SKaren Higgins printk(KERN_INFO "0x%02X rsp_q_out = 0x%08X\n",
7891a772a4SKaren Higgins (uint8_t) offsetof(struct isp_reg, rsp_q_out),
7991a772a4SKaren Higgins readw(&ha->reg->rsp_q_out));
8091a772a4SKaren Higgins
8191a772a4SKaren Higgins if (is_qla4010(ha)) {
8291a772a4SKaren Higgins printk(KERN_INFO "0x%02X ext_hw_conf = 0x%08X\n",
8391a772a4SKaren Higgins (uint8_t) offsetof(struct isp_reg, u2.isp4010.ext_hw_conf),
8491a772a4SKaren Higgins readw(&ha->reg->u2.isp4010.ext_hw_conf));
8591a772a4SKaren Higgins printk(KERN_INFO "0x%02X port_ctrl = 0x%08X\n",
8691a772a4SKaren Higgins (uint8_t) offsetof(struct isp_reg, u2.isp4010.port_ctrl),
8791a772a4SKaren Higgins readw(&ha->reg->u2.isp4010.port_ctrl));
8891a772a4SKaren Higgins printk(KERN_INFO "0x%02X port_status = 0x%08X\n",
8991a772a4SKaren Higgins (uint8_t) offsetof(struct isp_reg, u2.isp4010.port_status),
9091a772a4SKaren Higgins readw(&ha->reg->u2.isp4010.port_status));
9191a772a4SKaren Higgins printk(KERN_INFO "0x%02X req_q_out = 0x%08X\n",
9291a772a4SKaren Higgins (uint8_t) offsetof(struct isp_reg, u2.isp4010.req_q_out),
9391a772a4SKaren Higgins readw(&ha->reg->u2.isp4010.req_q_out));
9491a772a4SKaren Higgins printk(KERN_INFO "0x%02X gp_out = 0x%08X\n",
9591a772a4SKaren Higgins (uint8_t) offsetof(struct isp_reg, u2.isp4010.gp_out),
9691a772a4SKaren Higgins readw(&ha->reg->u2.isp4010.gp_out));
9791a772a4SKaren Higgins printk(KERN_INFO "0x%02X gp_in = 0x%08X\n",
9891a772a4SKaren Higgins (uint8_t) offsetof(struct isp_reg, u2.isp4010.gp_in),
9991a772a4SKaren Higgins readw(&ha->reg->u2.isp4010.gp_in));
10091a772a4SKaren Higgins printk(KERN_INFO "0x%02X port_err_status = 0x%08X\n", (uint8_t)
10191a772a4SKaren Higgins offsetof(struct isp_reg, u2.isp4010.port_err_status),
10291a772a4SKaren Higgins readw(&ha->reg->u2.isp4010.port_err_status));
10391a772a4SKaren Higgins } else if (is_qla4022(ha) | is_qla4032(ha)) {
10491a772a4SKaren Higgins printk(KERN_INFO "Page 0 Registers:\n");
10591a772a4SKaren Higgins printk(KERN_INFO "0x%02X ext_hw_conf = 0x%08X\n", (uint8_t)
10691a772a4SKaren Higgins offsetof(struct isp_reg, u2.isp4022.p0.ext_hw_conf),
10791a772a4SKaren Higgins readw(&ha->reg->u2.isp4022.p0.ext_hw_conf));
10891a772a4SKaren Higgins printk(KERN_INFO "0x%02X port_ctrl = 0x%08X\n", (uint8_t)
10991a772a4SKaren Higgins offsetof(struct isp_reg, u2.isp4022.p0.port_ctrl),
11091a772a4SKaren Higgins readw(&ha->reg->u2.isp4022.p0.port_ctrl));
11191a772a4SKaren Higgins printk(KERN_INFO "0x%02X port_status = 0x%08X\n", (uint8_t)
11291a772a4SKaren Higgins offsetof(struct isp_reg, u2.isp4022.p0.port_status),
11391a772a4SKaren Higgins readw(&ha->reg->u2.isp4022.p0.port_status));
11491a772a4SKaren Higgins printk(KERN_INFO "0x%02X gp_out = 0x%08X\n",
11591a772a4SKaren Higgins (uint8_t) offsetof(struct isp_reg, u2.isp4022.p0.gp_out),
11691a772a4SKaren Higgins readw(&ha->reg->u2.isp4022.p0.gp_out));
11791a772a4SKaren Higgins printk(KERN_INFO "0x%02X gp_in = 0x%08X\n",
11891a772a4SKaren Higgins (uint8_t) offsetof(struct isp_reg, u2.isp4022.p0.gp_in),
11991a772a4SKaren Higgins readw(&ha->reg->u2.isp4022.p0.gp_in));
12091a772a4SKaren Higgins printk(KERN_INFO "0x%02X port_err_status = 0x%08X\n", (uint8_t)
12191a772a4SKaren Higgins offsetof(struct isp_reg, u2.isp4022.p0.port_err_status),
12291a772a4SKaren Higgins readw(&ha->reg->u2.isp4022.p0.port_err_status));
12391a772a4SKaren Higgins printk(KERN_INFO "Page 1 Registers:\n");
12491a772a4SKaren Higgins writel(HOST_MEM_CFG_PAGE & set_rmask(CSR_SCSI_PAGE_SELECT),
12591a772a4SKaren Higgins &ha->reg->ctrl_status);
12691a772a4SKaren Higgins printk(KERN_INFO "0x%02X req_q_out = 0x%08X\n",
12791a772a4SKaren Higgins (uint8_t) offsetof(struct isp_reg, u2.isp4022.p1.req_q_out),
12891a772a4SKaren Higgins readw(&ha->reg->u2.isp4022.p1.req_q_out));
12991a772a4SKaren Higgins writel(PORT_CTRL_STAT_PAGE & set_rmask(CSR_SCSI_PAGE_SELECT),
13091a772a4SKaren Higgins &ha->reg->ctrl_status);
13191a772a4SKaren Higgins }
13291a772a4SKaren Higgins }
1336e7b4292SVikas Chaudhary
qla4_8xxx_dump_peg_reg(struct scsi_qla_host * ha)1346e7b4292SVikas Chaudhary void qla4_8xxx_dump_peg_reg(struct scsi_qla_host *ha)
1356e7b4292SVikas Chaudhary {
1366e7b4292SVikas Chaudhary uint32_t halt_status1, halt_status2;
1376e7b4292SVikas Chaudhary
1386e7b4292SVikas Chaudhary halt_status1 = qla4_8xxx_rd_direct(ha, QLA8XXX_PEG_HALT_STATUS1);
1396e7b4292SVikas Chaudhary halt_status2 = qla4_8xxx_rd_direct(ha, QLA8XXX_PEG_HALT_STATUS2);
1406e7b4292SVikas Chaudhary
1416e7b4292SVikas Chaudhary if (is_qla8022(ha)) {
1426e7b4292SVikas Chaudhary ql4_printk(KERN_INFO, ha,
143b37ca418SVikas Chaudhary "scsi(%ld): %s, ISP%04x Dumping hw/fw registers:\n"
1446e7b4292SVikas Chaudhary " PEG_HALT_STATUS1: 0x%x, PEG_HALT_STATUS2: 0x%x,\n"
1456e7b4292SVikas Chaudhary " PEG_NET_0_PC: 0x%x, PEG_NET_1_PC: 0x%x,\n"
1466e7b4292SVikas Chaudhary " PEG_NET_2_PC: 0x%x, PEG_NET_3_PC: 0x%x,\n"
147b37ca418SVikas Chaudhary " PEG_NET_4_PC: 0x%x\n", ha->host_no, __func__,
148b37ca418SVikas Chaudhary ha->pdev->device, halt_status1, halt_status2,
1496e7b4292SVikas Chaudhary qla4_82xx_rd_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x3c),
1506e7b4292SVikas Chaudhary qla4_82xx_rd_32(ha, QLA82XX_CRB_PEG_NET_1 + 0x3c),
1516e7b4292SVikas Chaudhary qla4_82xx_rd_32(ha, QLA82XX_CRB_PEG_NET_2 + 0x3c),
1526e7b4292SVikas Chaudhary qla4_82xx_rd_32(ha, QLA82XX_CRB_PEG_NET_3 + 0x3c),
1536e7b4292SVikas Chaudhary qla4_82xx_rd_32(ha, QLA82XX_CRB_PEG_NET_4 + 0x3c));
154b37ca418SVikas Chaudhary } else if (is_qla8032(ha) || is_qla8042(ha)) {
1556e7b4292SVikas Chaudhary ql4_printk(KERN_INFO, ha,
156b37ca418SVikas Chaudhary "scsi(%ld): %s, ISP%04x Dumping hw/fw registers:\n"
1576e7b4292SVikas Chaudhary " PEG_HALT_STATUS1: 0x%x, PEG_HALT_STATUS2: 0x%x,\n",
158b37ca418SVikas Chaudhary ha->host_no, __func__, ha->pdev->device,
159b37ca418SVikas Chaudhary halt_status1, halt_status2);
1606e7b4292SVikas Chaudhary }
1616e7b4292SVikas Chaudhary }
162