1fa90c54fSAndrew Vasquez /* 2fa90c54fSAndrew Vasquez * QLogic Fibre Channel HBA Driver 3bd21eaf9SArmen Baloyan * Copyright (c) 2003-2014 QLogic Corporation 41da177e4SLinus Torvalds * 5fa90c54fSAndrew Vasquez * See LICENSE.qla2xxx for copyright and licensing details. 6fa90c54fSAndrew Vasquez */ 71da177e4SLinus Torvalds #ifndef __QLA_DEF_H 81da177e4SLinus Torvalds #define __QLA_DEF_H 91da177e4SLinus Torvalds 101da177e4SLinus Torvalds #include <linux/kernel.h> 111da177e4SLinus Torvalds #include <linux/init.h> 121da177e4SLinus Torvalds #include <linux/types.h> 131da177e4SLinus Torvalds #include <linux/module.h> 141da177e4SLinus Torvalds #include <linux/list.h> 151da177e4SLinus Torvalds #include <linux/pci.h> 161da177e4SLinus Torvalds #include <linux/dma-mapping.h> 171da177e4SLinus Torvalds #include <linux/sched.h> 181da177e4SLinus Torvalds #include <linux/slab.h> 191da177e4SLinus Torvalds #include <linux/dmapool.h> 201da177e4SLinus Torvalds #include <linux/mempool.h> 211da177e4SLinus Torvalds #include <linux/spinlock.h> 221da177e4SLinus Torvalds #include <linux/completion.h> 23abbd8870SAndrew Vasquez #include <linux/interrupt.h> 2419a7b4aeSJames.Smart@Emulex.Com #include <linux/workqueue.h> 255433383eSAndrew Vasquez #include <linux/firmware.h> 2614e660e6SSeokmann Ju #include <linux/aer.h> 274d4df193SHarihara Kadayam #include <linux/mutex.h> 28482c9dc7SQuinn Tran #include <linux/btree.h> 291da177e4SLinus Torvalds 301da177e4SLinus Torvalds #include <scsi/scsi.h> 311da177e4SLinus Torvalds #include <scsi/scsi_host.h> 321da177e4SLinus Torvalds #include <scsi/scsi_device.h> 331da177e4SLinus Torvalds #include <scsi/scsi_cmnd.h> 34392e2f65Sandrew.vasquez@qlogic.com #include <scsi/scsi_transport_fc.h> 359a069e19SGiridhar Malavali #include <scsi/scsi_bsg_fc.h> 361da177e4SLinus Torvalds 37*62e9dd17SShyam Sundar #include <uapi/scsi/fc/fc_els.h> 38*62e9dd17SShyam Sundar 39df95f39aSBart Van Assche /* Big endian Fibre Channel S_ID (source ID) or D_ID (destination ID). */ 40df95f39aSBart Van Assche typedef struct { 41df95f39aSBart Van Assche uint8_t domain; 42df95f39aSBart Van Assche uint8_t area; 43df95f39aSBart Van Assche uint8_t al_pa; 44df95f39aSBart Van Assche } be_id_t; 45df95f39aSBart Van Assche 46df95f39aSBart Van Assche /* Little endian Fibre Channel S_ID (source ID) or D_ID (destination ID). */ 47df95f39aSBart Van Assche typedef struct { 48df95f39aSBart Van Assche uint8_t al_pa; 49df95f39aSBart Van Assche uint8_t area; 50df95f39aSBart Van Assche uint8_t domain; 51df95f39aSBart Van Assche } le_id_t; 52df95f39aSBart Van Assche 536e98016cSGiridhar Malavali #include "qla_bsg.h" 5415b7a68cSBart Van Assche #include "qla_dsd.h" 55a9083016SGiridhar Malavali #include "qla_nx.h" 567ec0effdSAtul Deshmukh #include "qla_nx2.h" 57e84067d7SDuane Grigsby #include "qla_nvme.h" 58cb63067aSAndrew Vasquez #define QLA2XXX_DRIVER_NAME "qla2xxx" 596a03b4cdSHarish Zunjarrao #define QLA2XXX_APIDEV "ql2xapidev" 60f24b697bSPaul Bolle #define QLA2XXX_MANUFACTURER "QLogic Corporation" 61cb63067aSAndrew Vasquez 621da177e4SLinus Torvalds /* 631da177e4SLinus Torvalds * We have MAILBOX_REGISTER_COUNT sized arrays in a few places, 641da177e4SLinus Torvalds * but that's fine as we don't look at the last 24 ones for 651da177e4SLinus Torvalds * ISP2100 HBAs. 661da177e4SLinus Torvalds */ 671da177e4SLinus Torvalds #define MAILBOX_REGISTER_COUNT_2100 8 6867ddda35SAndrew Vasquez #define MAILBOX_REGISTER_COUNT_2200 24 691da177e4SLinus Torvalds #define MAILBOX_REGISTER_COUNT 32 701da177e4SLinus Torvalds 711da177e4SLinus Torvalds #define QLA2200A_RISC_ROM_VER 4 721da177e4SLinus Torvalds #define FPM_2300 6 731da177e4SLinus Torvalds #define FPM_2310 7 741da177e4SLinus Torvalds 751da177e4SLinus Torvalds #include "qla_settings.h" 761da177e4SLinus Torvalds 77726b8548SQuinn Tran #define MODE_DUAL (MODE_TARGET | MODE_INITIATOR) 78726b8548SQuinn Tran 791da177e4SLinus Torvalds /* 801da177e4SLinus Torvalds * Data bit definitions 811da177e4SLinus Torvalds */ 821da177e4SLinus Torvalds #define BIT_0 0x1 831da177e4SLinus Torvalds #define BIT_1 0x2 841da177e4SLinus Torvalds #define BIT_2 0x4 851da177e4SLinus Torvalds #define BIT_3 0x8 861da177e4SLinus Torvalds #define BIT_4 0x10 871da177e4SLinus Torvalds #define BIT_5 0x20 881da177e4SLinus Torvalds #define BIT_6 0x40 891da177e4SLinus Torvalds #define BIT_7 0x80 901da177e4SLinus Torvalds #define BIT_8 0x100 911da177e4SLinus Torvalds #define BIT_9 0x200 921da177e4SLinus Torvalds #define BIT_10 0x400 931da177e4SLinus Torvalds #define BIT_11 0x800 941da177e4SLinus Torvalds #define BIT_12 0x1000 951da177e4SLinus Torvalds #define BIT_13 0x2000 961da177e4SLinus Torvalds #define BIT_14 0x4000 971da177e4SLinus Torvalds #define BIT_15 0x8000 981da177e4SLinus Torvalds #define BIT_16 0x10000 991da177e4SLinus Torvalds #define BIT_17 0x20000 1001da177e4SLinus Torvalds #define BIT_18 0x40000 1011da177e4SLinus Torvalds #define BIT_19 0x80000 1021da177e4SLinus Torvalds #define BIT_20 0x100000 1031da177e4SLinus Torvalds #define BIT_21 0x200000 1041da177e4SLinus Torvalds #define BIT_22 0x400000 1051da177e4SLinus Torvalds #define BIT_23 0x800000 1061da177e4SLinus Torvalds #define BIT_24 0x1000000 1071da177e4SLinus Torvalds #define BIT_25 0x2000000 1081da177e4SLinus Torvalds #define BIT_26 0x4000000 1091da177e4SLinus Torvalds #define BIT_27 0x8000000 1101da177e4SLinus Torvalds #define BIT_28 0x10000000 1111da177e4SLinus Torvalds #define BIT_29 0x20000000 1121da177e4SLinus Torvalds #define BIT_30 0x40000000 1131da177e4SLinus Torvalds #define BIT_31 0x80000000 1141da177e4SLinus Torvalds 1151da177e4SLinus Torvalds #define LSB(x) ((uint8_t)(x)) 1161da177e4SLinus Torvalds #define MSB(x) ((uint8_t)((uint16_t)(x) >> 8)) 1171da177e4SLinus Torvalds 1181da177e4SLinus Torvalds #define LSW(x) ((uint16_t)(x)) 1191da177e4SLinus Torvalds #define MSW(x) ((uint16_t)((uint32_t)(x) >> 16)) 1201da177e4SLinus Torvalds 1211da177e4SLinus Torvalds #define LSD(x) ((uint32_t)((uint64_t)(x))) 1221da177e4SLinus Torvalds #define MSD(x) ((uint32_t)((((uint64_t)(x)) >> 16) >> 16)) 1231da177e4SLinus Torvalds 124c25eb70aSBart Van Assche static inline uint32_t make_handle(uint16_t x, uint16_t y) 125c25eb70aSBart Van Assche { 126c25eb70aSBart Van Assche return ((uint32_t)x << 16) | y; 127c25eb70aSBart Van Assche } 1281da177e4SLinus Torvalds 1291da177e4SLinus Torvalds /* 1301da177e4SLinus Torvalds * I/O register 1311da177e4SLinus Torvalds */ 1321da177e4SLinus Torvalds 13304474d3aSBart Van Assche static inline u8 rd_reg_byte(const volatile u8 __iomem *addr) 13437139da1SBart Van Assche { 13537139da1SBart Van Assche return readb(addr); 13637139da1SBart Van Assche } 13737139da1SBart Van Assche 13804474d3aSBart Van Assche static inline u16 rd_reg_word(const volatile __le16 __iomem *addr) 13937139da1SBart Van Assche { 14037139da1SBart Van Assche return readw(addr); 14137139da1SBart Van Assche } 14237139da1SBart Van Assche 14304474d3aSBart Van Assche static inline u32 rd_reg_dword(const volatile __le32 __iomem *addr) 14437139da1SBart Van Assche { 14537139da1SBart Van Assche return readl(addr); 14637139da1SBart Van Assche } 14737139da1SBart Van Assche 14804474d3aSBart Van Assche static inline u8 rd_reg_byte_relaxed(const volatile u8 __iomem *addr) 14937139da1SBart Van Assche { 15037139da1SBart Van Assche return readb_relaxed(addr); 15137139da1SBart Van Assche } 15237139da1SBart Van Assche 15304474d3aSBart Van Assche static inline u16 rd_reg_word_relaxed(const volatile __le16 __iomem *addr) 15437139da1SBart Van Assche { 15537139da1SBart Van Assche return readw_relaxed(addr); 15637139da1SBart Van Assche } 15737139da1SBart Van Assche 15804474d3aSBart Van Assche static inline u32 rd_reg_dword_relaxed(const volatile __le32 __iomem *addr) 15937139da1SBart Van Assche { 16037139da1SBart Van Assche return readl_relaxed(addr); 16137139da1SBart Van Assche } 16237139da1SBart Van Assche 16304474d3aSBart Van Assche static inline void wrt_reg_byte(volatile u8 __iomem *addr, u8 data) 16437139da1SBart Van Assche { 16537139da1SBart Van Assche return writeb(data, addr); 16637139da1SBart Van Assche } 16737139da1SBart Van Assche 16804474d3aSBart Van Assche static inline void wrt_reg_word(volatile __le16 __iomem *addr, u16 data) 16937139da1SBart Van Assche { 17037139da1SBart Van Assche return writew(data, addr); 17137139da1SBart Van Assche } 17237139da1SBart Van Assche 17304474d3aSBart Van Assche static inline void wrt_reg_dword(volatile __le32 __iomem *addr, u32 data) 17437139da1SBart Van Assche { 17537139da1SBart Van Assche return writel(data, addr); 17637139da1SBart Van Assche } 1771da177e4SLinus Torvalds 1781da177e4SLinus Torvalds /* 1797d613ac6SSantosh Vernekar * ISP83XX specific remote register addresses 1807d613ac6SSantosh Vernekar */ 1817d613ac6SSantosh Vernekar #define QLA83XX_LED_PORT0 0x00201320 1827d613ac6SSantosh Vernekar #define QLA83XX_LED_PORT1 0x00201328 1837d613ac6SSantosh Vernekar #define QLA83XX_IDC_DEV_STATE 0x22102384 1847d613ac6SSantosh Vernekar #define QLA83XX_IDC_MAJOR_VERSION 0x22102380 1857d613ac6SSantosh Vernekar #define QLA83XX_IDC_MINOR_VERSION 0x22102398 1867d613ac6SSantosh Vernekar #define QLA83XX_IDC_DRV_PRESENCE 0x22102388 1877d613ac6SSantosh Vernekar #define QLA83XX_IDC_DRIVER_ACK 0x2210238c 1887d613ac6SSantosh Vernekar #define QLA83XX_IDC_CONTROL 0x22102390 1897d613ac6SSantosh Vernekar #define QLA83XX_IDC_AUDIT 0x22102394 1907d613ac6SSantosh Vernekar #define QLA83XX_IDC_LOCK_RECOVERY 0x2210239c 1917d613ac6SSantosh Vernekar #define QLA83XX_DRIVER_LOCKID 0x22102104 1927d613ac6SSantosh Vernekar #define QLA83XX_DRIVER_LOCK 0x8111c028 1937d613ac6SSantosh Vernekar #define QLA83XX_DRIVER_UNLOCK 0x8111c02c 1947d613ac6SSantosh Vernekar #define QLA83XX_FLASH_LOCKID 0x22102100 1957d613ac6SSantosh Vernekar #define QLA83XX_FLASH_LOCK 0x8111c010 1967d613ac6SSantosh Vernekar #define QLA83XX_FLASH_UNLOCK 0x8111c014 1977d613ac6SSantosh Vernekar #define QLA83XX_DEV_PARTINFO1 0x221023e0 1987d613ac6SSantosh Vernekar #define QLA83XX_DEV_PARTINFO2 0x221023e4 1997d613ac6SSantosh Vernekar #define QLA83XX_FW_HEARTBEAT 0x221020b0 2007d613ac6SSantosh Vernekar #define QLA83XX_PEG_HALT_STATUS1 0x221020a8 2017d613ac6SSantosh Vernekar #define QLA83XX_PEG_HALT_STATUS2 0x221020ac 2027d613ac6SSantosh Vernekar 2037d613ac6SSantosh Vernekar /* 83XX: Macros defining 8200 AEN Reason codes */ 2047d613ac6SSantosh Vernekar #define IDC_DEVICE_STATE_CHANGE BIT_0 2057d613ac6SSantosh Vernekar #define IDC_PEG_HALT_STATUS_CHANGE BIT_1 2067d613ac6SSantosh Vernekar #define IDC_NIC_FW_REPORTED_FAILURE BIT_2 2077d613ac6SSantosh Vernekar #define IDC_HEARTBEAT_FAILURE BIT_3 2087d613ac6SSantosh Vernekar 2097d613ac6SSantosh Vernekar /* 83XX: Macros defining 8200 AEN Error-levels */ 2107d613ac6SSantosh Vernekar #define ERR_LEVEL_NON_FATAL 0x1 2117d613ac6SSantosh Vernekar #define ERR_LEVEL_RECOVERABLE_FATAL 0x2 2127d613ac6SSantosh Vernekar #define ERR_LEVEL_UNRECOVERABLE_FATAL 0x4 2137d613ac6SSantosh Vernekar 2147d613ac6SSantosh Vernekar /* 83XX: Macros for IDC Version */ 2157d613ac6SSantosh Vernekar #define QLA83XX_SUPP_IDC_MAJOR_VERSION 0x01 2167d613ac6SSantosh Vernekar #define QLA83XX_SUPP_IDC_MINOR_VERSION 0x0 2177d613ac6SSantosh Vernekar 2187d613ac6SSantosh Vernekar /* 83XX: Macros for scheduling dpc tasks */ 2197d613ac6SSantosh Vernekar #define QLA83XX_NIC_CORE_RESET 0x1 2207d613ac6SSantosh Vernekar #define QLA83XX_IDC_STATE_HANDLER 0x2 2217d613ac6SSantosh Vernekar #define QLA83XX_NIC_CORE_UNRECOVERABLE 0x3 2227d613ac6SSantosh Vernekar 2237d613ac6SSantosh Vernekar /* 83XX: Macros for defining IDC-Control bits */ 2247d613ac6SSantosh Vernekar #define QLA83XX_IDC_RESET_DISABLED BIT_0 2257d613ac6SSantosh Vernekar #define QLA83XX_IDC_GRACEFUL_RESET BIT_1 2267d613ac6SSantosh Vernekar 2277d613ac6SSantosh Vernekar /* 83XX: Macros for different timeouts */ 2287d613ac6SSantosh Vernekar #define QLA83XX_IDC_INITIALIZATION_TIMEOUT 30 2297d613ac6SSantosh Vernekar #define QLA83XX_IDC_RESET_ACK_TIMEOUT 10 2307d613ac6SSantosh Vernekar #define QLA83XX_MAX_LOCK_RECOVERY_WAIT (2 * HZ) 2317d613ac6SSantosh Vernekar 2327d613ac6SSantosh Vernekar /* 83XX: Macros for defining class in DEV-Partition Info register */ 2337d613ac6SSantosh Vernekar #define QLA83XX_CLASS_TYPE_NONE 0x0 2347d613ac6SSantosh Vernekar #define QLA83XX_CLASS_TYPE_NIC 0x1 2357d613ac6SSantosh Vernekar #define QLA83XX_CLASS_TYPE_FCOE 0x2 2367d613ac6SSantosh Vernekar #define QLA83XX_CLASS_TYPE_ISCSI 0x3 2377d613ac6SSantosh Vernekar 2387d613ac6SSantosh Vernekar /* 83XX: Macros for IDC Lock-Recovery stages */ 2397d613ac6SSantosh Vernekar #define IDC_LOCK_RECOVERY_STAGE1 0x1 /* Stage1: Intent for 2407d613ac6SSantosh Vernekar * lock-recovery 2417d613ac6SSantosh Vernekar */ 2427d613ac6SSantosh Vernekar #define IDC_LOCK_RECOVERY_STAGE2 0x2 /* Stage2: Perform lock-recovery */ 2437d613ac6SSantosh Vernekar 2447d613ac6SSantosh Vernekar /* 83XX: Macros for IDC Audit type */ 2457d613ac6SSantosh Vernekar #define IDC_AUDIT_TIMESTAMP 0x0 /* IDC-AUDIT: Record timestamp of 2467d613ac6SSantosh Vernekar * dev-state change to NEED-RESET 2477d613ac6SSantosh Vernekar * or NEED-QUIESCENT 2487d613ac6SSantosh Vernekar */ 2497d613ac6SSantosh Vernekar #define IDC_AUDIT_COMPLETION 0x1 /* IDC-AUDIT: Record duration of 2507d613ac6SSantosh Vernekar * reset-recovery completion is 2517d613ac6SSantosh Vernekar * second 2527d613ac6SSantosh Vernekar */ 2532d5a4c34SHimanshu Madhani /* ISP2031: Values for laser on/off */ 2542d5a4c34SHimanshu Madhani #define PORT_0_2031 0x00201340 2552d5a4c34SHimanshu Madhani #define PORT_1_2031 0x00201350 2562d5a4c34SHimanshu Madhani #define LASER_ON_2031 0x01800100 2572d5a4c34SHimanshu Madhani #define LASER_OFF_2031 0x01800180 2587d613ac6SSantosh Vernekar 2597d613ac6SSantosh Vernekar /* 260f6df144cSandrew.vasquez@qlogic.com * The ISP2312 v2 chip cannot access the FLASH/GPIO registers via MMIO in an 261f6df144cSandrew.vasquez@qlogic.com * 133Mhz slot. 262f6df144cSandrew.vasquez@qlogic.com */ 263f6df144cSandrew.vasquez@qlogic.com #define RD_REG_WORD_PIO(addr) (inw((unsigned long)addr)) 264f6df144cSandrew.vasquez@qlogic.com #define WRT_REG_WORD_PIO(addr, data) (outw(data, (unsigned long)addr)) 265f6df144cSandrew.vasquez@qlogic.com 266f6df144cSandrew.vasquez@qlogic.com /* 2671da177e4SLinus Torvalds * Fibre Channel device definitions. 2681da177e4SLinus Torvalds */ 2691da177e4SLinus Torvalds #define WWN_SIZE 8 /* Size of WWPN, WWN & WWNN */ 270642ef983SChad Dupuis #define MAX_FIBRE_DEVICES_2100 512 271642ef983SChad Dupuis #define MAX_FIBRE_DEVICES_2400 2048 272642ef983SChad Dupuis #define MAX_FIBRE_DEVICES_LOOP 128 273642ef983SChad Dupuis #define MAX_FIBRE_DEVICES_MAX MAX_FIBRE_DEVICES_2400 2745f16b331SChad Dupuis #define LOOPID_MAP_SIZE (ha->max_fibre_devices) 275cc4731f5SAndrew Vasquez #define MAX_FIBRE_LUNS 0xFFFF 2761da177e4SLinus Torvalds #define MAX_HOST_COUNT 16 2771da177e4SLinus Torvalds 2781da177e4SLinus Torvalds /* 2791da177e4SLinus Torvalds * Host adapter default definitions. 2801da177e4SLinus Torvalds */ 2811da177e4SLinus Torvalds #define MAX_BUSES 1 /* We only have one bus today */ 2821da177e4SLinus Torvalds #define MIN_LUNS 8 2831da177e4SLinus Torvalds #define MAX_LUNS MAX_FIBRE_LUNS 2841da177e4SLinus Torvalds #define MAX_CMDS_PER_LUN 255 2851da177e4SLinus Torvalds 2861da177e4SLinus Torvalds /* 2871da177e4SLinus Torvalds * Fibre Channel device definitions. 2881da177e4SLinus Torvalds */ 2891da177e4SLinus Torvalds #define SNS_LAST_LOOP_ID_2100 0xfe 2901da177e4SLinus Torvalds #define SNS_LAST_LOOP_ID_2300 0x7ff 2911da177e4SLinus Torvalds 2921da177e4SLinus Torvalds #define LAST_LOCAL_LOOP_ID 0x7d 2931da177e4SLinus Torvalds #define SNS_FL_PORT 0x7e 2941da177e4SLinus Torvalds #define FABRIC_CONTROLLER 0x7f 2951da177e4SLinus Torvalds #define SIMPLE_NAME_SERVER 0x80 2961da177e4SLinus Torvalds #define SNS_FIRST_LOOP_ID 0x81 2971da177e4SLinus Torvalds #define MANAGEMENT_SERVER 0xfe 2981da177e4SLinus Torvalds #define BROADCAST 0xff 2991da177e4SLinus Torvalds 3003d71644cSAndrew Vasquez /* 3013d71644cSAndrew Vasquez * There is no correspondence between an N-PORT id and an AL_PA. Therefore the 3023d71644cSAndrew Vasquez * valid range of an N-PORT id is 0 through 0x7ef. 3033d71644cSAndrew Vasquez */ 3041429f044Shimanshu.madhani@cavium.com #define NPH_LAST_HANDLE 0x7ee 3051429f044Shimanshu.madhani@cavium.com #define NPH_MGMT_SERVER 0x7ef /* FFFFEF */ 3063d71644cSAndrew Vasquez #define NPH_SNS 0x7fc /* FFFFFC */ 3073d71644cSAndrew Vasquez #define NPH_FABRIC_CONTROLLER 0x7fd /* FFFFFD */ 3083d71644cSAndrew Vasquez #define NPH_F_PORT 0x7fe /* FFFFFE */ 3093d71644cSAndrew Vasquez #define NPH_IP_BROADCAST 0x7ff /* FFFFFF */ 3103d71644cSAndrew Vasquez 311b98ae0d7SQuinn Tran #define NPH_SNS_LID(ha) (IS_FWI2_CAPABLE(ha) ? NPH_SNS : SIMPLE_NAME_SERVER) 312b98ae0d7SQuinn Tran 3133d71644cSAndrew Vasquez #define MAX_CMDSZ 16 /* SCSI maximum CDB size. */ 3143d71644cSAndrew Vasquez #include "qla_fw.h" 315726b8548SQuinn Tran 316726b8548SQuinn Tran struct name_list_extended { 317726b8548SQuinn Tran struct get_name_list_extended *l; 318726b8548SQuinn Tran dma_addr_t ldma; 3191c6cacf4SHannes Reinecke struct list_head fcports; 320726b8548SQuinn Tran u32 size; 3210aca7784SQuinn Tran u8 sent; 322726b8548SQuinn Tran }; 3231da177e4SLinus Torvalds /* 3241da177e4SLinus Torvalds * Timeout timer counts in seconds 3251da177e4SLinus Torvalds */ 3268482e118S #define PORT_RETRY_TIME 1 3271da177e4SLinus Torvalds #define LOOP_DOWN_TIMEOUT 60 3281da177e4SLinus Torvalds #define LOOP_DOWN_TIME 255 /* 240 */ 3291da177e4SLinus Torvalds #define LOOP_DOWN_RESET (LOOP_DOWN_TIME - 30) 3301da177e4SLinus Torvalds 331e7b42e33SQuinn Tran #define DEFAULT_OUTSTANDING_COMMANDS 4096 3328d93f550SChad Dupuis #define MIN_OUTSTANDING_COMMANDS 128 3331da177e4SLinus Torvalds 3341da177e4SLinus Torvalds /* ISP request and response entry counts (37-65535) */ 3351da177e4SLinus Torvalds #define REQUEST_ENTRY_CNT_2100 128 /* Number of request entries. */ 3361da177e4SLinus Torvalds #define REQUEST_ENTRY_CNT_2200 2048 /* Number of request entries. */ 337d743de66SAndrew Vasquez #define REQUEST_ENTRY_CNT_24XX 2048 /* Number of request entries. */ 338f2ea653fSSaurav Kashyap #define REQUEST_ENTRY_CNT_83XX 8192 /* Number of request entries. */ 339e7b42e33SQuinn Tran #define RESPONSE_ENTRY_CNT_83XX 4096 /* Number of response entries.*/ 3401da177e4SLinus Torvalds #define RESPONSE_ENTRY_CNT_2100 64 /* Number of response entries.*/ 3411da177e4SLinus Torvalds #define RESPONSE_ENTRY_CNT_2300 512 /* Number of response entries.*/ 3422afa19a9SAnirban Chakraborty #define RESPONSE_ENTRY_CNT_MQ 128 /* Number of response entries.*/ 3432d70c103SNicholas Bellinger #define ATIO_ENTRY_CNT_24XX 4096 /* Number of ATIO entries. */ 3448ae6d9c7SGiridhar Malavali #define RESPONSE_ENTRY_CNT_FX00 256 /* Number of response entries.*/ 34599e1b683SQuinn Tran #define FW_DEF_EXCHANGES_CNT 2048 346d1e3635aSQuinn Tran #define FW_MAX_EXCHANGES_CNT (32 * 1024) 347d1e3635aSQuinn Tran #define REDUCE_EXCHANGES_CNT (8 * 1024) 3481da177e4SLinus Torvalds 34917d98630SAnirban Chakraborty struct req_que; 350a6ca8878SAlexei Potashnik struct qla_tgt_sess; 35117d98630SAnirban Chakraborty 3521da177e4SLinus Torvalds /* 3531da177e4SLinus Torvalds * SCSI Request Block 3541da177e4SLinus Torvalds */ 3559ba56b95SGiridhar Malavali struct srb_cmd { 3561da177e4SLinus Torvalds struct scsi_cmnd *cmd; /* Linux SCSI command pkt */ 3571da177e4SLinus Torvalds uint32_t request_sense_length; 3588ae6d9c7SGiridhar Malavali uint32_t fw_sense_length; 3591da177e4SLinus Torvalds uint8_t *request_sense_ptr; 3605ec9f904SBart Van Assche struct ct6_dsd *ct6_ctx; 3615ec9f904SBart Van Assche struct crc_context *crc_ctx; 3629ba56b95SGiridhar Malavali }; 3631da177e4SLinus Torvalds 3641da177e4SLinus Torvalds /* 3651da177e4SLinus Torvalds * SRB flag definitions 3661da177e4SLinus Torvalds */ 367ddb9b126SShyam Sundar #define SRB_DMA_VALID BIT_0 /* Command sent to ISP */ 368bad75002SArun Easi #define SRB_FCP_CMND_DMA_VALID BIT_12 /* DIF: DSD List valid */ 369bad75002SArun Easi #define SRB_CRC_CTX_DMA_VALID BIT_2 /* DIF: context DMA valid */ 370bad75002SArun Easi #define SRB_CRC_PROT_DMA_VALID BIT_4 /* DIF: prot DMA valid */ 371bad75002SArun Easi #define SRB_CRC_CTX_DSD_VALID BIT_5 /* DIF: dsd_list valid */ 372f6145e86SQuinn Tran #define SRB_WAKEUP_ON_COMP BIT_6 37350b81275SGiridhar Malavali #define SRB_DIF_BUNDL_DMA_VALID BIT_7 /* DIF: DMA list valid */ 374bad75002SArun Easi 375bad75002SArun Easi /* To identify if a srb is of T10-CRC type. @sp => srb_t pointer */ 376bad75002SArun Easi #define IS_PROT_IO(sp) (sp->flags & SRB_CRC_CTX_DSD_VALID) 3771da177e4SLinus Torvalds 3782d73ac61SQuinn Tran /* 3792d73ac61SQuinn Tran * 24 bit port ID type definition. 3802d73ac61SQuinn Tran */ 3812d73ac61SQuinn Tran typedef union { 3822d73ac61SQuinn Tran uint32_t b24 : 24; 3832d73ac61SQuinn Tran 3842d73ac61SQuinn Tran struct { 3852d73ac61SQuinn Tran #ifdef __BIG_ENDIAN 3862d73ac61SQuinn Tran uint8_t domain; 3872d73ac61SQuinn Tran uint8_t area; 3882d73ac61SQuinn Tran uint8_t al_pa; 3892d73ac61SQuinn Tran #elif defined(__LITTLE_ENDIAN) 3902d73ac61SQuinn Tran uint8_t al_pa; 3912d73ac61SQuinn Tran uint8_t area; 3922d73ac61SQuinn Tran uint8_t domain; 3932d73ac61SQuinn Tran #else 3942d73ac61SQuinn Tran #error "__BIG_ENDIAN or __LITTLE_ENDIAN must be defined!" 3952d73ac61SQuinn Tran #endif 3962d73ac61SQuinn Tran uint8_t rsvd_1; 3972d73ac61SQuinn Tran } b; 3982d73ac61SQuinn Tran } port_id_t; 3992d73ac61SQuinn Tran #define INVALID_PORT_ID 0xFFFFFF 4002d73ac61SQuinn Tran 401df95f39aSBart Van Assche static inline le_id_t be_id_to_le(be_id_t id) 402df95f39aSBart Van Assche { 403df95f39aSBart Van Assche le_id_t res; 404df95f39aSBart Van Assche 405df95f39aSBart Van Assche res.domain = id.domain; 406df95f39aSBart Van Assche res.area = id.area; 407df95f39aSBart Van Assche res.al_pa = id.al_pa; 408df95f39aSBart Van Assche 409df95f39aSBart Van Assche return res; 410df95f39aSBart Van Assche } 411df95f39aSBart Van Assche 412df95f39aSBart Van Assche static inline be_id_t le_id_to_be(le_id_t id) 413df95f39aSBart Van Assche { 414df95f39aSBart Van Assche be_id_t res; 415df95f39aSBart Van Assche 416df95f39aSBart Van Assche res.domain = id.domain; 417df95f39aSBart Van Assche res.area = id.area; 418df95f39aSBart Van Assche res.al_pa = id.al_pa; 419df95f39aSBart Van Assche 420df95f39aSBart Van Assche return res; 421df95f39aSBart Van Assche } 422df95f39aSBart Van Assche 423df95f39aSBart Van Assche static inline port_id_t be_to_port_id(be_id_t id) 424df95f39aSBart Van Assche { 425df95f39aSBart Van Assche port_id_t res; 426df95f39aSBart Van Assche 427df95f39aSBart Van Assche res.b.domain = id.domain; 428df95f39aSBart Van Assche res.b.area = id.area; 429df95f39aSBart Van Assche res.b.al_pa = id.al_pa; 430df95f39aSBart Van Assche res.b.rsvd_1 = 0; 431df95f39aSBart Van Assche 432df95f39aSBart Van Assche return res; 433df95f39aSBart Van Assche } 434df95f39aSBart Van Assche 435df95f39aSBart Van Assche static inline be_id_t port_id_to_be_id(port_id_t port_id) 436df95f39aSBart Van Assche { 437df95f39aSBart Van Assche be_id_t res; 438df95f39aSBart Van Assche 439df95f39aSBart Van Assche res.domain = port_id.b.domain; 440df95f39aSBart Van Assche res.area = port_id.b.area; 441df95f39aSBart Van Assche res.al_pa = port_id.b.al_pa; 442df95f39aSBart Van Assche 443df95f39aSBart Van Assche return res; 444df95f39aSBart Van Assche } 445df95f39aSBart Van Assche 4466eb54715SHimanshu Madhani struct els_logo_payload { 4476eb54715SHimanshu Madhani uint8_t opcode; 4486eb54715SHimanshu Madhani uint8_t rsvd[3]; 4496eb54715SHimanshu Madhani uint8_t s_id[3]; 4506eb54715SHimanshu Madhani uint8_t rsvd1[1]; 4516eb54715SHimanshu Madhani uint8_t wwpn[WWN_SIZE]; 4526eb54715SHimanshu Madhani }; 4536eb54715SHimanshu Madhani 454edd05de1SDuane Grigsby struct els_plogi_payload { 455edd05de1SDuane Grigsby uint8_t opcode; 456edd05de1SDuane Grigsby uint8_t rsvd[3]; 4571ee5ac36SBart Van Assche __be32 data[112 / 4]; 458edd05de1SDuane Grigsby }; 459edd05de1SDuane Grigsby 460726b8548SQuinn Tran struct ct_arg { 461726b8548SQuinn Tran void *iocb; 462726b8548SQuinn Tran u16 nport_handle; 463726b8548SQuinn Tran dma_addr_t req_dma; 464726b8548SQuinn Tran dma_addr_t rsp_dma; 465726b8548SQuinn Tran u32 req_size; 466726b8548SQuinn Tran u32 rsp_size; 467b5f3bc39SQuinn Tran u32 req_allocated_size; 468b5f3bc39SQuinn Tran u32 rsp_allocated_size; 469726b8548SQuinn Tran void *req; 470726b8548SQuinn Tran void *rsp; 4712d73ac61SQuinn Tran port_id_t id; 472726b8548SQuinn Tran }; 473726b8548SQuinn Tran 4741da177e4SLinus Torvalds /* 475ac280b67SAndrew Vasquez * SRB extensions. 476ac280b67SAndrew Vasquez */ 4774916392bSMadhuranath Iyengar struct srb_iocb { 4784916392bSMadhuranath Iyengar union { 4794916392bSMadhuranath Iyengar struct { 4804916392bSMadhuranath Iyengar uint16_t flags; 4814916392bSMadhuranath Iyengar #define SRB_LOGIN_RETRIED BIT_0 4824916392bSMadhuranath Iyengar #define SRB_LOGIN_COND_PLOGI BIT_1 4834916392bSMadhuranath Iyengar #define SRB_LOGIN_SKIP_PRLI BIT_2 484a5d42f4cSDuane Grigsby #define SRB_LOGIN_NVME_PRLI BIT_3 48548acad09SQuinn Tran #define SRB_LOGIN_PRLI_ONLY BIT_4 4864916392bSMadhuranath Iyengar uint16_t data[2]; 487726b8548SQuinn Tran u32 iop[2]; 4884916392bSMadhuranath Iyengar } logio; 4893822263eSMadhuranath Iyengar struct { 4906eb54715SHimanshu Madhani #define ELS_DCMD_TIMEOUT 20 4916eb54715SHimanshu Madhani #define ELS_DCMD_LOGO 0x5 4926eb54715SHimanshu Madhani uint32_t flags; 4936eb54715SHimanshu Madhani uint32_t els_cmd; 4946eb54715SHimanshu Madhani struct completion comp; 4956eb54715SHimanshu Madhani struct els_logo_payload *els_logo_pyld; 4966eb54715SHimanshu Madhani dma_addr_t els_logo_pyld_dma; 4976eb54715SHimanshu Madhani } els_logo; 498c6e58160SBart Van Assche struct els_plogi { 499edd05de1SDuane Grigsby #define ELS_DCMD_PLOGI 0x3 500edd05de1SDuane Grigsby uint32_t flags; 501edd05de1SDuane Grigsby uint32_t els_cmd; 502edd05de1SDuane Grigsby struct completion comp; 503edd05de1SDuane Grigsby struct els_plogi_payload *els_plogi_pyld; 504edd05de1SDuane Grigsby struct els_plogi_payload *els_resp_pyld; 5058777e431SQuinn Tran u32 tx_size; 5068777e431SQuinn Tran u32 rx_size; 507edd05de1SDuane Grigsby dma_addr_t els_plogi_pyld_dma; 508edd05de1SDuane Grigsby dma_addr_t els_resp_pyld_dma; 50921038b09SBart Van Assche __le32 fw_status[3]; 510edd05de1SDuane Grigsby __le16 comp_status; 511edd05de1SDuane Grigsby __le16 len; 512edd05de1SDuane Grigsby } els_plogi; 513edd05de1SDuane Grigsby struct { 5143822263eSMadhuranath Iyengar /* 5153822263eSMadhuranath Iyengar * Values for flags field below are as 5163822263eSMadhuranath Iyengar * defined in tsk_mgmt_entry struct 5173822263eSMadhuranath Iyengar * for control_flags field in qla_fw.h. 5183822263eSMadhuranath Iyengar */ 5199cb78c16SHannes Reinecke uint64_t lun; 5203822263eSMadhuranath Iyengar uint32_t flags; 5213822263eSMadhuranath Iyengar uint32_t data; 5228ae6d9c7SGiridhar Malavali struct completion comp; 5231f8deefeSSaurav Kashyap __le16 comp_status; 5243822263eSMadhuranath Iyengar } tmf; 5258ae6d9c7SGiridhar Malavali struct { 5268ae6d9c7SGiridhar Malavali #define SRB_FXDISC_REQ_DMA_VALID BIT_0 5278ae6d9c7SGiridhar Malavali #define SRB_FXDISC_RESP_DMA_VALID BIT_1 5288ae6d9c7SGiridhar Malavali #define SRB_FXDISC_REQ_DWRD_VALID BIT_2 5298ae6d9c7SGiridhar Malavali #define SRB_FXDISC_RSP_DWRD_VALID BIT_3 5308ae6d9c7SGiridhar Malavali #define FXDISC_TIMEOUT 20 5318ae6d9c7SGiridhar Malavali uint8_t flags; 5328ae6d9c7SGiridhar Malavali uint32_t req_len; 5338ae6d9c7SGiridhar Malavali uint32_t rsp_len; 5348ae6d9c7SGiridhar Malavali void *req_addr; 5358ae6d9c7SGiridhar Malavali void *rsp_addr; 5368ae6d9c7SGiridhar Malavali dma_addr_t req_dma_handle; 5378ae6d9c7SGiridhar Malavali dma_addr_t rsp_dma_handle; 5381f8deefeSSaurav Kashyap __le32 adapter_id; 5391f8deefeSSaurav Kashyap __le32 adapter_id_hi; 5401f8deefeSSaurav Kashyap __le16 req_func_type; 5411f8deefeSSaurav Kashyap __le32 req_data; 5421f8deefeSSaurav Kashyap __le32 req_data_extra; 5431f8deefeSSaurav Kashyap __le32 result; 5441f8deefeSSaurav Kashyap __le32 seq_number; 5451f8deefeSSaurav Kashyap __le16 fw_flags; 5468ae6d9c7SGiridhar Malavali struct completion fxiocb_comp; 5471f8deefeSSaurav Kashyap __le32 reserved_0; 5488ae6d9c7SGiridhar Malavali uint8_t reserved_1; 5498ae6d9c7SGiridhar Malavali } fxiocb; 5508ae6d9c7SGiridhar Malavali struct { 5518ae6d9c7SGiridhar Malavali uint32_t cmd_hndl; 5521f8deefeSSaurav Kashyap __le16 comp_status; 553b027a5acSDarren Trapp __le16 req_que_no; 5548ae6d9c7SGiridhar Malavali struct completion comp; 5558ae6d9c7SGiridhar Malavali } abt; 556726b8548SQuinn Tran struct ct_arg ctarg; 55715f30a57SQuinn Tran #define MAX_IOCB_MB_REG 28 55815f30a57SQuinn Tran #define SIZEOF_IOCB_MB_REG (MAX_IOCB_MB_REG * sizeof(uint16_t)) 559726b8548SQuinn Tran struct { 56021038b09SBart Van Assche u16 in_mb[MAX_IOCB_MB_REG]; /* from FW */ 56121038b09SBart Van Assche u16 out_mb[MAX_IOCB_MB_REG]; /* to FW */ 562726b8548SQuinn Tran void *out, *in; 563726b8548SQuinn Tran dma_addr_t out_dma, in_dma; 56415f30a57SQuinn Tran struct completion comp; 56515f30a57SQuinn Tran int rc; 566726b8548SQuinn Tran } mbx; 567726b8548SQuinn Tran struct { 568726b8548SQuinn Tran struct imm_ntfy_from_isp *ntfy; 569726b8548SQuinn Tran } nack; 5707401bc18SDuane Grigsby struct { 5717401bc18SDuane Grigsby __le16 comp_status; 57221038b09SBart Van Assche __le16 rsp_pyld_len; 5737401bc18SDuane Grigsby uint8_t aen_op; 5747401bc18SDuane Grigsby void *desc; 5757401bc18SDuane Grigsby 5767401bc18SDuane Grigsby /* These are only used with ls4 requests */ 5777401bc18SDuane Grigsby int cmd_len; 5787401bc18SDuane Grigsby int rsp_len; 5797401bc18SDuane Grigsby dma_addr_t cmd_dma; 5807401bc18SDuane Grigsby dma_addr_t rsp_dma; 581e84067d7SDuane Grigsby enum nvmefc_fcp_datadir dir; 5827401bc18SDuane Grigsby uint32_t dl; 5837401bc18SDuane Grigsby uint32_t timeout_sec; 584cf19c45dSDuane Grigsby struct list_head entry; 5857401bc18SDuane Grigsby } nvme; 5862853192eSQuinn Tran struct { 5872853192eSQuinn Tran u16 cmd; 5882853192eSQuinn Tran u16 vp_index; 5892853192eSQuinn Tran } ctrlvp; 5904916392bSMadhuranath Iyengar } u; 5914916392bSMadhuranath Iyengar 5924916392bSMadhuranath Iyengar struct timer_list timer; 5939ba56b95SGiridhar Malavali void (*timeout)(void *); 5944916392bSMadhuranath Iyengar }; 5954916392bSMadhuranath Iyengar 5964916392bSMadhuranath Iyengar /* Values for srb_ctx type */ 597ac280b67SAndrew Vasquez #define SRB_LOGIN_CMD 1 598ac280b67SAndrew Vasquez #define SRB_LOGOUT_CMD 2 59999b0bec7SAndrew Vasquez #define SRB_ELS_CMD_RPT 3 60099b0bec7SAndrew Vasquez #define SRB_ELS_CMD_HST 4 60199b0bec7SAndrew Vasquez #define SRB_CT_CMD 5 6025ff1d584SAndrew Vasquez #define SRB_ADISC_CMD 6 6033822263eSMadhuranath Iyengar #define SRB_TM_CMD 7 6049ba56b95SGiridhar Malavali #define SRB_SCSI_CMD 8 605a9b6f722SSaurav Kashyap #define SRB_BIDI_CMD 9 6068ae6d9c7SGiridhar Malavali #define SRB_FXIOCB_DCMD 10 6078ae6d9c7SGiridhar Malavali #define SRB_FXIOCB_BCMD 11 6088ae6d9c7SGiridhar Malavali #define SRB_ABT_CMD 12 6096eb54715SHimanshu Madhani #define SRB_ELS_DCMD 13 610726b8548SQuinn Tran #define SRB_MB_IOCB 14 611726b8548SQuinn Tran #define SRB_CT_PTHRU_CMD 15 612726b8548SQuinn Tran #define SRB_NACK_PLOGI 16 613726b8548SQuinn Tran #define SRB_NACK_PRLI 17 614726b8548SQuinn Tran #define SRB_NACK_LOGO 18 6157401bc18SDuane Grigsby #define SRB_NVME_CMD 19 616e84067d7SDuane Grigsby #define SRB_NVME_LS 20 617a5d42f4cSDuane Grigsby #define SRB_PRLI_CMD 21 6182853192eSQuinn Tran #define SRB_CTRL_VP 22 61911aea16aSQuinn Tran #define SRB_PRLO_CMD 23 62099b0bec7SAndrew Vasquez 621c5419e26SQuinn Tran enum { 622c5419e26SQuinn Tran TYPE_SRB, 623c5419e26SQuinn Tran TYPE_TGT_CMD, 6246b0431d6SQuinn Tran TYPE_TGT_TMCMD, /* task management */ 625c5419e26SQuinn Tran }; 626c5419e26SQuinn Tran 6279ba56b95SGiridhar Malavali typedef struct srb { 628c5419e26SQuinn Tran /* 629c5419e26SQuinn Tran * Do not move cmd_type field, it needs to 630c5419e26SQuinn Tran * line up with qla_tgt_cmd->cmd_type 631c5419e26SQuinn Tran */ 632c5419e26SQuinn Tran uint8_t cmd_type; 633c5419e26SQuinn Tran uint8_t pad[3]; 6344c2a2d01SQuinn Tran struct kref cmd_kref; /* need to migrate ref_count over to this */ 6354c2a2d01SQuinn Tran void *priv; 6366fcd98fdShimanshu.madhani@cavium.com wait_queue_head_t nvme_ls_waitq; 6379ba56b95SGiridhar Malavali struct fc_port *fcport; 63825ff6af1SJoe Carnuccio struct scsi_qla_host *vha; 6393a4b6cc7SQuinn Tran unsigned int start_timer:1; 640f45bca8cSQuinn Tran 6419ba56b95SGiridhar Malavali uint32_t handle; 6429ba56b95SGiridhar Malavali uint16_t flags; 643ac280b67SAndrew Vasquez uint16_t type; 64415f30a57SQuinn Tran const char *name; 6455780790eSAndrew Vasquez int iocbs; 646d7459527SMichael Hernandez struct qla_qpair *qpair; 64771c80b75SQuinn Tran struct srb *cmd_sp; 6482d73ac61SQuinn Tran struct list_head elem; 649726b8548SQuinn Tran u32 gen1; /* scratch */ 650726b8548SQuinn Tran u32 gen2; /* scratch */ 6512853192eSQuinn Tran int rc; 652e374f9f5SQuinn Tran int retry_count; 653982cc4beSBart Van Assche struct completion *comp; 6544916392bSMadhuranath Iyengar union { 6559ba56b95SGiridhar Malavali struct srb_iocb iocb_cmd; 65675cc8cfcSJohannes Thumshirn struct bsg_job *bsg_job; 6579ba56b95SGiridhar Malavali struct srb_cmd scmd; 6584916392bSMadhuranath Iyengar } u; 6596c18a43eSBart Van Assche /* 6606c18a43eSBart Van Assche * Report completion status @res and call sp_put(@sp). @res is 6616c18a43eSBart Van Assche * an NVMe status code, a SCSI result (e.g. DID_OK << 16) or a 6626c18a43eSBart Van Assche * QLA_* status value. 6636c18a43eSBart Van Assche */ 6646c18a43eSBart Van Assche void (*done)(struct srb *sp, int res); 6656c18a43eSBart Van Assche /* Stop the timer and free @sp. Only used by the FCP code. */ 6666c18a43eSBart Van Assche void (*free)(struct srb *sp); 6676c18a43eSBart Van Assche /* 6686c18a43eSBart Van Assche * Call nvme_private->fd->done() and free @sp. Only used by the NVMe 6696c18a43eSBart Van Assche * code. 6706c18a43eSBart Van Assche */ 6714c2a2d01SQuinn Tran void (*put_fn)(struct kref *kref); 6729ba56b95SGiridhar Malavali } srb_t; 6739ba56b95SGiridhar Malavali 6749ba56b95SGiridhar Malavali #define GET_CMD_SP(sp) (sp->u.scmd.cmd) 6759ba56b95SGiridhar Malavali 6769ba56b95SGiridhar Malavali #define GET_CMD_SENSE_LEN(sp) \ 6779ba56b95SGiridhar Malavali (sp->u.scmd.request_sense_length) 6789ba56b95SGiridhar Malavali #define SET_CMD_SENSE_LEN(sp, len) \ 6799ba56b95SGiridhar Malavali (sp->u.scmd.request_sense_length = len) 6809ba56b95SGiridhar Malavali #define GET_CMD_SENSE_PTR(sp) \ 6819ba56b95SGiridhar Malavali (sp->u.scmd.request_sense_ptr) 6829ba56b95SGiridhar Malavali #define SET_CMD_SENSE_PTR(sp, ptr) \ 6839ba56b95SGiridhar Malavali (sp->u.scmd.request_sense_ptr = ptr) 6848ae6d9c7SGiridhar Malavali #define GET_FW_SENSE_LEN(sp) \ 6858ae6d9c7SGiridhar Malavali (sp->u.scmd.fw_sense_length) 6868ae6d9c7SGiridhar Malavali #define SET_FW_SENSE_LEN(sp, len) \ 6878ae6d9c7SGiridhar Malavali (sp->u.scmd.fw_sense_length = len) 6889a069e19SGiridhar Malavali 6899a069e19SGiridhar Malavali struct msg_echo_lb { 6909a069e19SGiridhar Malavali dma_addr_t send_dma; 6919a069e19SGiridhar Malavali dma_addr_t rcv_dma; 6929a069e19SGiridhar Malavali uint16_t req_sg_cnt; 6939a069e19SGiridhar Malavali uint16_t rsp_sg_cnt; 6949a069e19SGiridhar Malavali uint16_t options; 6959a069e19SGiridhar Malavali uint32_t transfer_size; 6961b98b421SJoe Carnuccio uint32_t iteration_count; 6979a069e19SGiridhar Malavali }; 6989a069e19SGiridhar Malavali 699ac280b67SAndrew Vasquez /* 7001da177e4SLinus Torvalds * ISP I/O Register Set structure definitions. 7011da177e4SLinus Torvalds */ 7023d71644cSAndrew Vasquez struct device_reg_2xxx { 70321038b09SBart Van Assche __le16 flash_address; /* Flash BIOS address */ 70421038b09SBart Van Assche __le16 flash_data; /* Flash BIOS data */ 70521038b09SBart Van Assche __le16 unused_1[1]; /* Gap */ 70621038b09SBart Van Assche __le16 ctrl_status; /* Control/Status */ 7071da177e4SLinus Torvalds #define CSR_FLASH_64K_BANK BIT_3 /* Flash upper 64K bank select */ 7081da177e4SLinus Torvalds #define CSR_FLASH_ENABLE BIT_1 /* Flash BIOS Read/Write enable */ 7091da177e4SLinus Torvalds #define CSR_ISP_SOFT_RESET BIT_0 /* ISP soft reset */ 7101da177e4SLinus Torvalds 71121038b09SBart Van Assche __le16 ictrl; /* Interrupt control */ 7121da177e4SLinus Torvalds #define ICR_EN_INT BIT_15 /* ISP enable interrupts. */ 7131da177e4SLinus Torvalds #define ICR_EN_RISC BIT_3 /* ISP enable RISC interrupts. */ 7141da177e4SLinus Torvalds 71521038b09SBart Van Assche __le16 istatus; /* Interrupt status */ 7161da177e4SLinus Torvalds #define ISR_RISC_INT BIT_3 /* RISC interrupt */ 7171da177e4SLinus Torvalds 71821038b09SBart Van Assche __le16 semaphore; /* Semaphore */ 71921038b09SBart Van Assche __le16 nvram; /* NVRAM register. */ 7201da177e4SLinus Torvalds #define NVR_DESELECT 0 7211da177e4SLinus Torvalds #define NVR_BUSY BIT_15 7221da177e4SLinus Torvalds #define NVR_WRT_ENABLE BIT_14 /* Write enable */ 7231da177e4SLinus Torvalds #define NVR_PR_ENABLE BIT_13 /* Protection register enable */ 7241da177e4SLinus Torvalds #define NVR_DATA_IN BIT_3 7251da177e4SLinus Torvalds #define NVR_DATA_OUT BIT_2 7261da177e4SLinus Torvalds #define NVR_SELECT BIT_1 7271da177e4SLinus Torvalds #define NVR_CLOCK BIT_0 7281da177e4SLinus Torvalds 72945aeaf1eSRavi Anand #define NVR_WAIT_CNT 20000 73045aeaf1eSRavi Anand 7311da177e4SLinus Torvalds union { 7321da177e4SLinus Torvalds struct { 73321038b09SBart Van Assche __le16 mailbox0; 73421038b09SBart Van Assche __le16 mailbox1; 73521038b09SBart Van Assche __le16 mailbox2; 73621038b09SBart Van Assche __le16 mailbox3; 73721038b09SBart Van Assche __le16 mailbox4; 73821038b09SBart Van Assche __le16 mailbox5; 73921038b09SBart Van Assche __le16 mailbox6; 74021038b09SBart Van Assche __le16 mailbox7; 74121038b09SBart Van Assche __le16 unused_2[59]; /* Gap */ 7421da177e4SLinus Torvalds } __attribute__((packed)) isp2100; 7431da177e4SLinus Torvalds struct { 7441da177e4SLinus Torvalds /* Request Queue */ 74521038b09SBart Van Assche __le16 req_q_in; /* In-Pointer */ 74621038b09SBart Van Assche __le16 req_q_out; /* Out-Pointer */ 7471da177e4SLinus Torvalds /* Response Queue */ 74821038b09SBart Van Assche __le16 rsp_q_in; /* In-Pointer */ 74921038b09SBart Van Assche __le16 rsp_q_out; /* Out-Pointer */ 7501da177e4SLinus Torvalds 7511da177e4SLinus Torvalds /* RISC to Host Status */ 75221038b09SBart Van Assche __le32 host_status; 7531da177e4SLinus Torvalds #define HSR_RISC_INT BIT_15 /* RISC interrupt */ 7541da177e4SLinus Torvalds #define HSR_RISC_PAUSED BIT_8 /* RISC Paused */ 7551da177e4SLinus Torvalds 7561da177e4SLinus Torvalds /* Host to Host Semaphore */ 75721038b09SBart Van Assche __le16 host_semaphore; 75821038b09SBart Van Assche __le16 unused_3[17]; /* Gap */ 75921038b09SBart Van Assche __le16 mailbox0; 76021038b09SBart Van Assche __le16 mailbox1; 76121038b09SBart Van Assche __le16 mailbox2; 76221038b09SBart Van Assche __le16 mailbox3; 76321038b09SBart Van Assche __le16 mailbox4; 76421038b09SBart Van Assche __le16 mailbox5; 76521038b09SBart Van Assche __le16 mailbox6; 76621038b09SBart Van Assche __le16 mailbox7; 76721038b09SBart Van Assche __le16 mailbox8; 76821038b09SBart Van Assche __le16 mailbox9; 76921038b09SBart Van Assche __le16 mailbox10; 77021038b09SBart Van Assche __le16 mailbox11; 77121038b09SBart Van Assche __le16 mailbox12; 77221038b09SBart Van Assche __le16 mailbox13; 77321038b09SBart Van Assche __le16 mailbox14; 77421038b09SBart Van Assche __le16 mailbox15; 77521038b09SBart Van Assche __le16 mailbox16; 77621038b09SBart Van Assche __le16 mailbox17; 77721038b09SBart Van Assche __le16 mailbox18; 77821038b09SBart Van Assche __le16 mailbox19; 77921038b09SBart Van Assche __le16 mailbox20; 78021038b09SBart Van Assche __le16 mailbox21; 78121038b09SBart Van Assche __le16 mailbox22; 78221038b09SBart Van Assche __le16 mailbox23; 78321038b09SBart Van Assche __le16 mailbox24; 78421038b09SBart Van Assche __le16 mailbox25; 78521038b09SBart Van Assche __le16 mailbox26; 78621038b09SBart Van Assche __le16 mailbox27; 78721038b09SBart Van Assche __le16 mailbox28; 78821038b09SBart Van Assche __le16 mailbox29; 78921038b09SBart Van Assche __le16 mailbox30; 79021038b09SBart Van Assche __le16 mailbox31; 79121038b09SBart Van Assche __le16 fb_cmd; 79221038b09SBart Van Assche __le16 unused_4[10]; /* Gap */ 7931da177e4SLinus Torvalds } __attribute__((packed)) isp2300; 7941da177e4SLinus Torvalds } u; 7951da177e4SLinus Torvalds 79621038b09SBart Van Assche __le16 fpm_diag_config; 79721038b09SBart Van Assche __le16 unused_5[0x4]; /* Gap */ 79821038b09SBart Van Assche __le16 risc_hw; 79921038b09SBart Van Assche __le16 unused_5_1; /* Gap */ 80021038b09SBart Van Assche __le16 pcr; /* Processor Control Register. */ 80121038b09SBart Van Assche __le16 unused_6[0x5]; /* Gap */ 80221038b09SBart Van Assche __le16 mctr; /* Memory Configuration and Timing. */ 80321038b09SBart Van Assche __le16 unused_7[0x3]; /* Gap */ 80421038b09SBart Van Assche __le16 fb_cmd_2100; /* Unused on 23XX */ 80521038b09SBart Van Assche __le16 unused_8[0x3]; /* Gap */ 80621038b09SBart Van Assche __le16 hccr; /* Host command & control register. */ 8071da177e4SLinus Torvalds #define HCCR_HOST_INT BIT_7 /* Host interrupt bit */ 8081da177e4SLinus Torvalds #define HCCR_RISC_PAUSE BIT_5 /* Pause mode bit */ 8091da177e4SLinus Torvalds /* HCCR commands */ 8101da177e4SLinus Torvalds #define HCCR_RESET_RISC 0x1000 /* Reset RISC */ 8111da177e4SLinus Torvalds #define HCCR_PAUSE_RISC 0x2000 /* Pause RISC */ 8121da177e4SLinus Torvalds #define HCCR_RELEASE_RISC 0x3000 /* Release RISC from reset. */ 8131da177e4SLinus Torvalds #define HCCR_SET_HOST_INT 0x5000 /* Set host interrupt */ 8141da177e4SLinus Torvalds #define HCCR_CLR_HOST_INT 0x6000 /* Clear HOST interrupt */ 8151da177e4SLinus Torvalds #define HCCR_CLR_RISC_INT 0x7000 /* Clear RISC interrupt */ 8161da177e4SLinus Torvalds #define HCCR_DISABLE_PARITY_PAUSE 0x4001 /* Disable parity error RISC pause. */ 8171da177e4SLinus Torvalds #define HCCR_ENABLE_PARITY 0xA000 /* Enable PARITY interrupt */ 8181da177e4SLinus Torvalds 81921038b09SBart Van Assche __le16 unused_9[5]; /* Gap */ 82021038b09SBart Van Assche __le16 gpiod; /* GPIO Data register. */ 82121038b09SBart Van Assche __le16 gpioe; /* GPIO Enable register. */ 8221da177e4SLinus Torvalds #define GPIO_LED_MASK 0x00C0 8231da177e4SLinus Torvalds #define GPIO_LED_GREEN_OFF_AMBER_OFF 0x0000 8241da177e4SLinus Torvalds #define GPIO_LED_GREEN_ON_AMBER_OFF 0x0040 8251da177e4SLinus Torvalds #define GPIO_LED_GREEN_OFF_AMBER_ON 0x0080 8261da177e4SLinus Torvalds #define GPIO_LED_GREEN_ON_AMBER_ON 0x00C0 827f6df144cSandrew.vasquez@qlogic.com #define GPIO_LED_ALL_OFF 0x0000 828f6df144cSandrew.vasquez@qlogic.com #define GPIO_LED_RED_ON_OTHER_OFF 0x0001 /* isp2322 */ 829f6df144cSandrew.vasquez@qlogic.com #define GPIO_LED_RGA_ON 0x00C1 /* isp2322: red green amber */ 8301da177e4SLinus Torvalds 8311da177e4SLinus Torvalds union { 8321da177e4SLinus Torvalds struct { 83321038b09SBart Van Assche __le16 unused_10[8]; /* Gap */ 83421038b09SBart Van Assche __le16 mailbox8; 83521038b09SBart Van Assche __le16 mailbox9; 83621038b09SBart Van Assche __le16 mailbox10; 83721038b09SBart Van Assche __le16 mailbox11; 83821038b09SBart Van Assche __le16 mailbox12; 83921038b09SBart Van Assche __le16 mailbox13; 84021038b09SBart Van Assche __le16 mailbox14; 84121038b09SBart Van Assche __le16 mailbox15; 84221038b09SBart Van Assche __le16 mailbox16; 84321038b09SBart Van Assche __le16 mailbox17; 84421038b09SBart Van Assche __le16 mailbox18; 84521038b09SBart Van Assche __le16 mailbox19; 84621038b09SBart Van Assche __le16 mailbox20; 84721038b09SBart Van Assche __le16 mailbox21; 84821038b09SBart Van Assche __le16 mailbox22; 84921038b09SBart Van Assche __le16 mailbox23; /* Also probe reg. */ 8501da177e4SLinus Torvalds } __attribute__((packed)) isp2200; 8511da177e4SLinus Torvalds } u_end; 8523d71644cSAndrew Vasquez }; 8533d71644cSAndrew Vasquez 85473208dfdSAnirban Chakraborty struct device_reg_25xxmq { 85521038b09SBart Van Assche __le32 req_q_in; 85621038b09SBart Van Assche __le32 req_q_out; 85721038b09SBart Van Assche __le32 rsp_q_in; 85821038b09SBart Van Assche __le32 rsp_q_out; 85921038b09SBart Van Assche __le32 atio_q_in; 86021038b09SBart Van Assche __le32 atio_q_out; 86173208dfdSAnirban Chakraborty }; 86273208dfdSAnirban Chakraborty 8638ae6d9c7SGiridhar Malavali 8648ae6d9c7SGiridhar Malavali struct device_reg_fx00 { 86521038b09SBart Van Assche __le32 mailbox0; /* 00 */ 86621038b09SBart Van Assche __le32 mailbox1; /* 04 */ 86721038b09SBart Van Assche __le32 mailbox2; /* 08 */ 86821038b09SBart Van Assche __le32 mailbox3; /* 0C */ 86921038b09SBart Van Assche __le32 mailbox4; /* 10 */ 87021038b09SBart Van Assche __le32 mailbox5; /* 14 */ 87121038b09SBart Van Assche __le32 mailbox6; /* 18 */ 87221038b09SBart Van Assche __le32 mailbox7; /* 1C */ 87321038b09SBart Van Assche __le32 mailbox8; /* 20 */ 87421038b09SBart Van Assche __le32 mailbox9; /* 24 */ 87521038b09SBart Van Assche __le32 mailbox10; /* 28 */ 87621038b09SBart Van Assche __le32 mailbox11; 87721038b09SBart Van Assche __le32 mailbox12; 87821038b09SBart Van Assche __le32 mailbox13; 87921038b09SBart Van Assche __le32 mailbox14; 88021038b09SBart Van Assche __le32 mailbox15; 88121038b09SBart Van Assche __le32 mailbox16; 88221038b09SBart Van Assche __le32 mailbox17; 88321038b09SBart Van Assche __le32 mailbox18; 88421038b09SBart Van Assche __le32 mailbox19; 88521038b09SBart Van Assche __le32 mailbox20; 88621038b09SBart Van Assche __le32 mailbox21; 88721038b09SBart Van Assche __le32 mailbox22; 88821038b09SBart Van Assche __le32 mailbox23; 88921038b09SBart Van Assche __le32 mailbox24; 89021038b09SBart Van Assche __le32 mailbox25; 89121038b09SBart Van Assche __le32 mailbox26; 89221038b09SBart Van Assche __le32 mailbox27; 89321038b09SBart Van Assche __le32 mailbox28; 89421038b09SBart Van Assche __le32 mailbox29; 89521038b09SBart Van Assche __le32 mailbox30; 89621038b09SBart Van Assche __le32 mailbox31; 89721038b09SBart Van Assche __le32 aenmailbox0; 89821038b09SBart Van Assche __le32 aenmailbox1; 89921038b09SBart Van Assche __le32 aenmailbox2; 90021038b09SBart Van Assche __le32 aenmailbox3; 90121038b09SBart Van Assche __le32 aenmailbox4; 90221038b09SBart Van Assche __le32 aenmailbox5; 90321038b09SBart Van Assche __le32 aenmailbox6; 90421038b09SBart Van Assche __le32 aenmailbox7; 9058ae6d9c7SGiridhar Malavali /* Request Queue. */ 90621038b09SBart Van Assche __le32 req_q_in; /* A0 - Request Queue In-Pointer */ 90721038b09SBart Van Assche __le32 req_q_out; /* A4 - Request Queue Out-Pointer */ 9088ae6d9c7SGiridhar Malavali /* Response Queue. */ 90921038b09SBart Van Assche __le32 rsp_q_in; /* A8 - Response Queue In-Pointer */ 91021038b09SBart Van Assche __le32 rsp_q_out; /* AC - Response Queue Out-Pointer */ 9118ae6d9c7SGiridhar Malavali /* Init values shadowed on FW Up Event */ 91221038b09SBart Van Assche __le32 initval0; /* B0 */ 91321038b09SBart Van Assche __le32 initval1; /* B4 */ 91421038b09SBart Van Assche __le32 initval2; /* B8 */ 91521038b09SBart Van Assche __le32 initval3; /* BC */ 91621038b09SBart Van Assche __le32 initval4; /* C0 */ 91721038b09SBart Van Assche __le32 initval5; /* C4 */ 91821038b09SBart Van Assche __le32 initval6; /* C8 */ 91921038b09SBart Van Assche __le32 initval7; /* CC */ 92021038b09SBart Van Assche __le32 fwheartbeat; /* D0 */ 92121038b09SBart Van Assche __le32 pseudoaen; /* D4 */ 9228ae6d9c7SGiridhar Malavali }; 9238ae6d9c7SGiridhar Malavali 9248ae6d9c7SGiridhar Malavali 9258ae6d9c7SGiridhar Malavali 9269a168bddSAndrew Morton typedef union { 9273d71644cSAndrew Vasquez struct device_reg_2xxx isp; 9283d71644cSAndrew Vasquez struct device_reg_24xx isp24; 92973208dfdSAnirban Chakraborty struct device_reg_25xxmq isp25mq; 930a9083016SGiridhar Malavali struct device_reg_82xx isp82; 9318ae6d9c7SGiridhar Malavali struct device_reg_fx00 ispfx00; 932f73cb695SChad Dupuis } __iomem device_reg_t; 9331da177e4SLinus Torvalds 9341da177e4SLinus Torvalds #define ISP_REQ_Q_IN(ha, reg) \ 9351da177e4SLinus Torvalds (IS_QLA2100(ha) || IS_QLA2200(ha) ? \ 9361da177e4SLinus Torvalds &(reg)->u.isp2100.mailbox4 : \ 9371da177e4SLinus Torvalds &(reg)->u.isp2300.req_q_in) 9381da177e4SLinus Torvalds #define ISP_REQ_Q_OUT(ha, reg) \ 9391da177e4SLinus Torvalds (IS_QLA2100(ha) || IS_QLA2200(ha) ? \ 9401da177e4SLinus Torvalds &(reg)->u.isp2100.mailbox4 : \ 9411da177e4SLinus Torvalds &(reg)->u.isp2300.req_q_out) 9421da177e4SLinus Torvalds #define ISP_RSP_Q_IN(ha, reg) \ 9431da177e4SLinus Torvalds (IS_QLA2100(ha) || IS_QLA2200(ha) ? \ 9441da177e4SLinus Torvalds &(reg)->u.isp2100.mailbox5 : \ 9451da177e4SLinus Torvalds &(reg)->u.isp2300.rsp_q_in) 9461da177e4SLinus Torvalds #define ISP_RSP_Q_OUT(ha, reg) \ 9471da177e4SLinus Torvalds (IS_QLA2100(ha) || IS_QLA2200(ha) ? \ 9481da177e4SLinus Torvalds &(reg)->u.isp2100.mailbox5 : \ 9491da177e4SLinus Torvalds &(reg)->u.isp2300.rsp_q_out) 9501da177e4SLinus Torvalds 951aa230bc5SArun Easi #define ISP_ATIO_Q_IN(vha) (vha->hw->tgt.atio_q_in) 952aa230bc5SArun Easi #define ISP_ATIO_Q_OUT(vha) (vha->hw->tgt.atio_q_out) 953aa230bc5SArun Easi 9541da177e4SLinus Torvalds #define MAILBOX_REG(ha, reg, num) \ 9551da177e4SLinus Torvalds (IS_QLA2100(ha) || IS_QLA2200(ha) ? \ 9561da177e4SLinus Torvalds (num < 8 ? \ 9571da177e4SLinus Torvalds &(reg)->u.isp2100.mailbox0 + (num) : \ 9581da177e4SLinus Torvalds &(reg)->u_end.isp2200.mailbox8 + (num) - 8) : \ 9591da177e4SLinus Torvalds &(reg)->u.isp2300.mailbox0 + (num)) 9601da177e4SLinus Torvalds #define RD_MAILBOX_REG(ha, reg, num) \ 96104474d3aSBart Van Assche rd_reg_word(MAILBOX_REG(ha, reg, num)) 9621da177e4SLinus Torvalds #define WRT_MAILBOX_REG(ha, reg, num, data) \ 96304474d3aSBart Van Assche wrt_reg_word(MAILBOX_REG(ha, reg, num), data) 9641da177e4SLinus Torvalds 9651da177e4SLinus Torvalds #define FB_CMD_REG(ha, reg) \ 9661da177e4SLinus Torvalds (IS_QLA2100(ha) || IS_QLA2200(ha) ? \ 9671da177e4SLinus Torvalds &(reg)->fb_cmd_2100 : \ 9681da177e4SLinus Torvalds &(reg)->u.isp2300.fb_cmd) 9691da177e4SLinus Torvalds #define RD_FB_CMD_REG(ha, reg) \ 97004474d3aSBart Van Assche rd_reg_word(FB_CMD_REG(ha, reg)) 9711da177e4SLinus Torvalds #define WRT_FB_CMD_REG(ha, reg, data) \ 97204474d3aSBart Van Assche wrt_reg_word(FB_CMD_REG(ha, reg), data) 9731da177e4SLinus Torvalds 9741da177e4SLinus Torvalds typedef struct { 9751da177e4SLinus Torvalds uint32_t out_mb; /* outbound from driver */ 9761da177e4SLinus Torvalds uint32_t in_mb; /* Incoming from RISC */ 9771da177e4SLinus Torvalds uint16_t mb[MAILBOX_REGISTER_COUNT]; 9781da177e4SLinus Torvalds long buf_size; 9791da177e4SLinus Torvalds void *bufp; 9801da177e4SLinus Torvalds uint32_t tov; 9811da177e4SLinus Torvalds uint8_t flags; 9821da177e4SLinus Torvalds #define MBX_DMA_IN BIT_0 9831da177e4SLinus Torvalds #define MBX_DMA_OUT BIT_1 9841da177e4SLinus Torvalds #define IOCTL_CMD BIT_2 9851da177e4SLinus Torvalds } mbx_cmd_t; 9861da177e4SLinus Torvalds 9878ae6d9c7SGiridhar Malavali struct mbx_cmd_32 { 9888ae6d9c7SGiridhar Malavali uint32_t out_mb; /* outbound from driver */ 9898ae6d9c7SGiridhar Malavali uint32_t in_mb; /* Incoming from RISC */ 9908ae6d9c7SGiridhar Malavali uint32_t mb[MAILBOX_REGISTER_COUNT]; 9918ae6d9c7SGiridhar Malavali long buf_size; 9928ae6d9c7SGiridhar Malavali void *bufp; 9938ae6d9c7SGiridhar Malavali uint32_t tov; 9948ae6d9c7SGiridhar Malavali uint8_t flags; 9958ae6d9c7SGiridhar Malavali #define MBX_DMA_IN BIT_0 9968ae6d9c7SGiridhar Malavali #define MBX_DMA_OUT BIT_1 9978ae6d9c7SGiridhar Malavali #define IOCTL_CMD BIT_2 9988ae6d9c7SGiridhar Malavali }; 9998ae6d9c7SGiridhar Malavali 10008ae6d9c7SGiridhar Malavali 10011da177e4SLinus Torvalds #define MBX_TOV_SECONDS 30 10021da177e4SLinus Torvalds 10031da177e4SLinus Torvalds /* 10041da177e4SLinus Torvalds * ISP product identification definitions in mailboxes after reset. 10051da177e4SLinus Torvalds */ 10061da177e4SLinus Torvalds #define PROD_ID_1 0x4953 10071da177e4SLinus Torvalds #define PROD_ID_2 0x0000 10081da177e4SLinus Torvalds #define PROD_ID_2a 0x5020 10091da177e4SLinus Torvalds #define PROD_ID_3 0x2020 10101da177e4SLinus Torvalds 10111da177e4SLinus Torvalds /* 10121da177e4SLinus Torvalds * ISP mailbox Self-Test status codes 10131da177e4SLinus Torvalds */ 10141da177e4SLinus Torvalds #define MBS_FRM_ALIVE 0 /* Firmware Alive. */ 10151da177e4SLinus Torvalds #define MBS_CHKSUM_ERR 1 /* Checksum Error. */ 10161da177e4SLinus Torvalds #define MBS_BUSY 4 /* Busy. */ 10171da177e4SLinus Torvalds 10181da177e4SLinus Torvalds /* 10191da177e4SLinus Torvalds * ISP mailbox command complete status codes 10201da177e4SLinus Torvalds */ 10211da177e4SLinus Torvalds #define MBS_COMMAND_COMPLETE 0x4000 10221da177e4SLinus Torvalds #define MBS_INVALID_COMMAND 0x4001 10231da177e4SLinus Torvalds #define MBS_HOST_INTERFACE_ERROR 0x4002 10241da177e4SLinus Torvalds #define MBS_TEST_FAILED 0x4003 10251da177e4SLinus Torvalds #define MBS_COMMAND_ERROR 0x4005 10261da177e4SLinus Torvalds #define MBS_COMMAND_PARAMETER_ERROR 0x4006 10271da177e4SLinus Torvalds #define MBS_PORT_ID_USED 0x4007 10281da177e4SLinus Torvalds #define MBS_LOOP_ID_USED 0x4008 10291da177e4SLinus Torvalds #define MBS_ALL_IDS_IN_USE 0x4009 10301da177e4SLinus Torvalds #define MBS_NOT_LOGGED_IN 0x400A 10313d71644cSAndrew Vasquez #define MBS_LINK_DOWN_ERROR 0x400B 10323d71644cSAndrew Vasquez #define MBS_DIAG_ECHO_TEST_ERROR 0x400C 10331da177e4SLinus Torvalds 103472436192SBart Van Assche static inline bool qla2xxx_is_valid_mbs(unsigned int mbs) 103572436192SBart Van Assche { 103672436192SBart Van Assche return MBS_COMMAND_COMPLETE <= mbs && mbs <= MBS_DIAG_ECHO_TEST_ERROR; 103772436192SBart Van Assche } 103872436192SBart Van Assche 10391da177e4SLinus Torvalds /* 10401da177e4SLinus Torvalds * ISP mailbox asynchronous event status codes 10411da177e4SLinus Torvalds */ 10421da177e4SLinus Torvalds #define MBA_ASYNC_EVENT 0x8000 /* Asynchronous event. */ 10431da177e4SLinus Torvalds #define MBA_RESET 0x8001 /* Reset Detected. */ 10441da177e4SLinus Torvalds #define MBA_SYSTEM_ERR 0x8002 /* System Error. */ 10451da177e4SLinus Torvalds #define MBA_REQ_TRANSFER_ERR 0x8003 /* Request Transfer Error. */ 10461da177e4SLinus Torvalds #define MBA_RSP_TRANSFER_ERR 0x8004 /* Response Transfer Error. */ 10471da177e4SLinus Torvalds #define MBA_WAKEUP_THRES 0x8005 /* Request Queue Wake-up. */ 10481da177e4SLinus Torvalds #define MBA_LIP_OCCURRED 0x8010 /* Loop Initialization Procedure */ 10491da177e4SLinus Torvalds /* occurred. */ 10501da177e4SLinus Torvalds #define MBA_LOOP_UP 0x8011 /* FC Loop UP. */ 10511da177e4SLinus Torvalds #define MBA_LOOP_DOWN 0x8012 /* FC Loop Down. */ 10521da177e4SLinus Torvalds #define MBA_LIP_RESET 0x8013 /* LIP reset occurred. */ 10531da177e4SLinus Torvalds #define MBA_PORT_UPDATE 0x8014 /* Port Database update. */ 10541da177e4SLinus Torvalds #define MBA_RSCN_UPDATE 0x8015 /* Register State Chg Notification. */ 10551da177e4SLinus Torvalds #define MBA_LIP_F8 0x8016 /* Received a LIP F8. */ 10561da177e4SLinus Torvalds #define MBA_LOOP_INIT_ERR 0x8017 /* Loop Initialization Error. */ 10571da177e4SLinus Torvalds #define MBA_FABRIC_AUTH_REQ 0x801b /* Fabric Authentication Required. */ 10581da177e4SLinus Torvalds #define MBA_SCSI_COMPLETION 0x8020 /* SCSI Command Complete. */ 10591da177e4SLinus Torvalds #define MBA_CTIO_COMPLETION 0x8021 /* CTIO Complete. */ 10601da177e4SLinus Torvalds #define MBA_IP_COMPLETION 0x8022 /* IP Transmit Command Complete. */ 10611da177e4SLinus Torvalds #define MBA_IP_RECEIVE 0x8023 /* IP Received. */ 10621da177e4SLinus Torvalds #define MBA_IP_BROADCAST 0x8024 /* IP Broadcast Received. */ 10631da177e4SLinus Torvalds #define MBA_IP_LOW_WATER_MARK 0x8025 /* IP Low Water Mark reached. */ 10641da177e4SLinus Torvalds #define MBA_IP_RCV_BUFFER_EMPTY 0x8026 /* IP receive buffer queue empty. */ 10651da177e4SLinus Torvalds #define MBA_IP_HDR_DATA_SPLIT 0x8027 /* IP header/data splitting feature */ 10661da177e4SLinus Torvalds /* used. */ 106745ebeb56SAndrew Vasquez #define MBA_TRACE_NOTIFICATION 0x8028 /* Trace/Diagnostic notification. */ 10681da177e4SLinus Torvalds #define MBA_POINT_TO_POINT 0x8030 /* Point to point mode. */ 10691da177e4SLinus Torvalds #define MBA_CMPLT_1_16BIT 0x8031 /* Completion 1 16bit IOSB. */ 10701da177e4SLinus Torvalds #define MBA_CMPLT_2_16BIT 0x8032 /* Completion 2 16bit IOSB. */ 10711da177e4SLinus Torvalds #define MBA_CMPLT_3_16BIT 0x8033 /* Completion 3 16bit IOSB. */ 10721da177e4SLinus Torvalds #define MBA_CMPLT_4_16BIT 0x8034 /* Completion 4 16bit IOSB. */ 10731da177e4SLinus Torvalds #define MBA_CMPLT_5_16BIT 0x8035 /* Completion 5 16bit IOSB. */ 10741da177e4SLinus Torvalds #define MBA_CHG_IN_CONNECTION 0x8036 /* Change in connection mode. */ 10751da177e4SLinus Torvalds #define MBA_RIO_RESPONSE 0x8040 /* RIO response queue update. */ 10761da177e4SLinus Torvalds #define MBA_ZIO_RESPONSE 0x8040 /* ZIO response queue update. */ 10771da177e4SLinus Torvalds #define MBA_CMPLT_2_32BIT 0x8042 /* Completion 2 32bit IOSB. */ 10781da177e4SLinus Torvalds #define MBA_BYPASS_NOTIFICATION 0x8043 /* Auto bypass notification. */ 10791da177e4SLinus Torvalds #define MBA_DISCARD_RND_FRAME 0x8048 /* discard RND frame due to error. */ 10801da177e4SLinus Torvalds #define MBA_REJECTED_FCP_CMD 0x8049 /* rejected FCP_CMD. */ 10818ae6d9c7SGiridhar Malavali #define MBA_FW_NOT_STARTED 0x8050 /* Firmware not started */ 10828ae6d9c7SGiridhar Malavali #define MBA_FW_STARTING 0x8051 /* Firmware starting */ 10838ae6d9c7SGiridhar Malavali #define MBA_FW_RESTART_CMPLT 0x8060 /* Firmware restart complete */ 10848ae6d9c7SGiridhar Malavali #define MBA_INIT_REQUIRED 0x8061 /* Initialization required */ 10858ae6d9c7SGiridhar Malavali #define MBA_SHUTDOWN_REQUESTED 0x8062 /* Shutdown Requested */ 1086a29b3dd7SJoe Carnuccio #define MBA_TEMPERATURE_ALERT 0x8070 /* Temperature Alert */ 1087b5a340ddSJoe Carnuccio #define MBA_DPORT_DIAGNOSTICS 0x8080 /* D-port Diagnostics */ 108892d4408eSSawan Chandak #define MBA_TRANS_INSERT 0x8130 /* Transceiver Insertion */ 1089b0f18eeeSAndrew Vasquez #define MBA_TRANS_REMOVE 0x8131 /* Transceiver Removal */ 10908ae6d9c7SGiridhar Malavali #define MBA_FW_INIT_FAILURE 0x8401 /* Firmware initialization failure */ 10918ae6d9c7SGiridhar Malavali #define MBA_MIRROR_LUN_CHANGE 0x8402 /* Mirror LUN State Change 10928ae6d9c7SGiridhar Malavali Notification */ 10938ae6d9c7SGiridhar Malavali #define MBA_FW_POLL_STATE 0x8600 /* Firmware in poll diagnostic state */ 1094b6511d99SArmen Baloyan #define MBA_FW_RESET_FCT 0x8502 /* Firmware reset factory defaults */ 10950f8cdff5SArmen Baloyan #define MBA_FW_INIT_INPROGRESS 0x8500 /* Firmware boot in progress */ 10967d613ac6SSantosh Vernekar /* 83XX FCoE specific */ 10977d613ac6SSantosh Vernekar #define MBA_IDC_AEN 0x8200 /* FCoE: NIC Core state change AEN */ 10987d613ac6SSantosh Vernekar 1099fafbda9fSArun Easi /* Interrupt type codes */ 1100fafbda9fSArun Easi #define INTR_ROM_MB_SUCCESS 0x1 1101fafbda9fSArun Easi #define INTR_ROM_MB_FAILED 0x2 1102fafbda9fSArun Easi #define INTR_MB_SUCCESS 0x10 1103fafbda9fSArun Easi #define INTR_MB_FAILED 0x11 1104fafbda9fSArun Easi #define INTR_ASYNC_EVENT 0x12 1105fafbda9fSArun Easi #define INTR_RSP_QUE_UPDATE 0x13 1106fafbda9fSArun Easi #define INTR_RSP_QUE_UPDATE_83XX 0x14 1107fafbda9fSArun Easi #define INTR_ATIO_QUE_UPDATE 0x1C 1108fafbda9fSArun Easi #define INTR_ATIO_RSP_QUE_UPDATE 0x1D 1109c9558869SHimanshu Madhani #define INTR_ATIO_QUE_UPDATE_27XX 0x1E 1110fafbda9fSArun Easi 11119a069e19SGiridhar Malavali /* ISP mailbox loopback echo diagnostic error code */ 11129a069e19SGiridhar Malavali #define MBS_LB_RESET 0x17 11131da177e4SLinus Torvalds /* 11141da177e4SLinus Torvalds * Firmware options 1, 2, 3. 11151da177e4SLinus Torvalds */ 11161da177e4SLinus Torvalds #define FO1_AE_ON_LIPF8 BIT_0 11171da177e4SLinus Torvalds #define FO1_AE_ALL_LIP_RESET BIT_1 11181da177e4SLinus Torvalds #define FO1_CTIO_RETRY BIT_3 11191da177e4SLinus Torvalds #define FO1_DISABLE_LIP_F7_SW BIT_4 11201da177e4SLinus Torvalds #define FO1_DISABLE_100MS_LOS_WAIT BIT_5 11213d71644cSAndrew Vasquez #define FO1_DISABLE_GPIO6_7 BIT_6 /* LED bits */ 11221da177e4SLinus Torvalds #define FO1_AE_ON_LOOP_INIT_ERR BIT_7 11231da177e4SLinus Torvalds #define FO1_SET_EMPHASIS_SWING BIT_8 11241da177e4SLinus Torvalds #define FO1_AE_AUTO_BYPASS BIT_9 11251da177e4SLinus Torvalds #define FO1_ENABLE_PURE_IOCB BIT_10 11261da177e4SLinus Torvalds #define FO1_AE_PLOGI_RJT BIT_11 11271da177e4SLinus Torvalds #define FO1_ENABLE_ABORT_SEQUENCE BIT_12 11281da177e4SLinus Torvalds #define FO1_AE_QUEUE_FULL BIT_13 11291da177e4SLinus Torvalds 11301da177e4SLinus Torvalds #define FO2_ENABLE_ATIO_TYPE_3 BIT_0 11311da177e4SLinus Torvalds #define FO2_REV_LOOPBACK BIT_1 11321da177e4SLinus Torvalds 11331da177e4SLinus Torvalds #define FO3_ENABLE_EMERG_IOCB BIT_0 11341da177e4SLinus Torvalds #define FO3_AE_RND_ERROR BIT_1 11351da177e4SLinus Torvalds 11363d71644cSAndrew Vasquez /* 24XX additional firmware options */ 11373d71644cSAndrew Vasquez #define ADD_FO_COUNT 3 11383d71644cSAndrew Vasquez #define ADD_FO1_DISABLE_GPIO_LED_CTRL BIT_6 /* LED bits */ 11393d71644cSAndrew Vasquez #define ADD_FO1_ENABLE_PUREX_IOCB BIT_10 11403d71644cSAndrew Vasquez 11413d71644cSAndrew Vasquez #define ADD_FO2_ENABLE_SEL_CLS2 BIT_5 11423d71644cSAndrew Vasquez 11433d71644cSAndrew Vasquez #define ADD_FO3_NO_ABT_ON_LINK_DOWN BIT_14 11443d71644cSAndrew Vasquez 11451da177e4SLinus Torvalds /* 11461da177e4SLinus Torvalds * ISP mailbox commands 11471da177e4SLinus Torvalds */ 11481da177e4SLinus Torvalds #define MBC_LOAD_RAM 1 /* Load RAM. */ 11491da177e4SLinus Torvalds #define MBC_EXECUTE_FIRMWARE 2 /* Execute firmware. */ 11501da177e4SLinus Torvalds #define MBC_READ_RAM_WORD 5 /* Read RAM word. */ 11511da177e4SLinus Torvalds #define MBC_MAILBOX_REGISTER_TEST 6 /* Wrap incoming mailboxes */ 11521da177e4SLinus Torvalds #define MBC_VERIFY_CHECKSUM 7 /* Verify checksum. */ 11531da177e4SLinus Torvalds #define MBC_GET_FIRMWARE_VERSION 8 /* Get firmware revision. */ 11541da177e4SLinus Torvalds #define MBC_LOAD_RISC_RAM 9 /* Load RAM command. */ 11551da177e4SLinus Torvalds #define MBC_DUMP_RISC_RAM 0xa /* Dump RAM command. */ 11563f006ac3SMichael Hernandez #define MBC_SECURE_FLASH_UPDATE 0xa /* Secure Flash Update(28xx) */ 11571da177e4SLinus Torvalds #define MBC_LOAD_RISC_RAM_EXTENDED 0xb /* Load RAM extended. */ 11581da177e4SLinus Torvalds #define MBC_DUMP_RISC_RAM_EXTENDED 0xc /* Dump RAM extended. */ 11591da177e4SLinus Torvalds #define MBC_WRITE_RAM_WORD_EXTENDED 0xd /* Write RAM word extended */ 11601da177e4SLinus Torvalds #define MBC_READ_RAM_EXTENDED 0xf /* Read RAM extended. */ 11611da177e4SLinus Torvalds #define MBC_IOCB_COMMAND 0x12 /* Execute IOCB command. */ 1162f6ef3b18SAndrew Vasquez #define MBC_STOP_FIRMWARE 0x14 /* Stop firmware. */ 11631da177e4SLinus Torvalds #define MBC_ABORT_COMMAND 0x15 /* Abort IOCB command. */ 11641da177e4SLinus Torvalds #define MBC_ABORT_DEVICE 0x16 /* Abort device (ID/LUN). */ 11651da177e4SLinus Torvalds #define MBC_ABORT_TARGET 0x17 /* Abort target (ID). */ 11661da177e4SLinus Torvalds #define MBC_RESET 0x18 /* Reset. */ 11671da177e4SLinus Torvalds #define MBC_GET_ADAPTER_LOOP_ID 0x20 /* Get loop id of ISP2200. */ 1168deeae7a6SDuane Grigsby #define MBC_GET_SET_ZIO_THRESHOLD 0x21 /* Get/SET ZIO THRESHOLD. */ 11691da177e4SLinus Torvalds #define MBC_GET_RETRY_COUNT 0x22 /* Get f/w retry cnt/delay. */ 11701da177e4SLinus Torvalds #define MBC_DISABLE_VI 0x24 /* Disable VI operation. */ 11711da177e4SLinus Torvalds #define MBC_ENABLE_VI 0x25 /* Enable VI operation. */ 11721da177e4SLinus Torvalds #define MBC_GET_FIRMWARE_OPTION 0x28 /* Get Firmware Options. */ 1173b0d6cabdSHimanshu Madhani #define MBC_GET_MEM_OFFLOAD_CNTRL_STAT 0x34 /* Memory Offload ctrl/Stat*/ 11741da177e4SLinus Torvalds #define MBC_SET_FIRMWARE_OPTION 0x38 /* Set Firmware Options. */ 117507553b1eSJoe Carnuccio #define MBC_SET_GET_FC_LED_CONFIG 0x3b /* Set/Get FC LED config */ 11761da177e4SLinus Torvalds #define MBC_LOOP_PORT_BYPASS 0x40 /* Loop Port Bypass. */ 11771da177e4SLinus Torvalds #define MBC_LOOP_PORT_ENABLE 0x41 /* Loop Port Enable. */ 11781da177e4SLinus Torvalds #define MBC_GET_RESOURCE_COUNTS 0x42 /* Get Resource Counts. */ 11791da177e4SLinus Torvalds #define MBC_NON_PARTICIPATE 0x43 /* Non-Participating Mode. */ 11801da177e4SLinus Torvalds #define MBC_DIAGNOSTIC_ECHO 0x44 /* Diagnostic echo. */ 11811da177e4SLinus Torvalds #define MBC_DIAGNOSTIC_LOOP_BACK 0x45 /* Diagnostic loop back. */ 11821da177e4SLinus Torvalds #define MBC_ONLINE_SELF_TEST 0x46 /* Online self-test. */ 11831da177e4SLinus Torvalds #define MBC_ENHANCED_GET_PORT_DATABASE 0x47 /* Get port database + login */ 11846246b8a1SGiridhar Malavali #define MBC_CONFIGURE_VF 0x4b /* Configure VFs */ 11851da177e4SLinus Torvalds #define MBC_RESET_LINK_STATUS 0x52 /* Reset Link Error Status */ 11861da177e4SLinus Torvalds #define MBC_IOCB_COMMAND_A64 0x54 /* Execute IOCB command (64) */ 1187af11f64dSAndrew Vasquez #define MBC_PORT_LOGOUT 0x56 /* Port Logout request */ 11881da177e4SLinus Torvalds #define MBC_SEND_RNID_ELS 0x57 /* Send RNID ELS request */ 11891da177e4SLinus Torvalds #define MBC_SET_RNID_PARAMS 0x59 /* Set RNID parameters */ 119090687a1eSJoe Carnuccio #define MBC_GET_RNID_PARAMS 0x5a /* Get RNID parameters */ 119190687a1eSJoe Carnuccio #define MBC_DATA_RATE 0x5d /* Data Rate */ 11921da177e4SLinus Torvalds #define MBC_INITIALIZE_FIRMWARE 0x60 /* Initialize firmware */ 11931da177e4SLinus Torvalds #define MBC_INITIATE_LIP 0x62 /* Initiate Loop */ 11941da177e4SLinus Torvalds /* Initialization Procedure */ 11951da177e4SLinus Torvalds #define MBC_GET_FC_AL_POSITION_MAP 0x63 /* Get FC_AL Position Map. */ 11961da177e4SLinus Torvalds #define MBC_GET_PORT_DATABASE 0x64 /* Get Port Database. */ 11971da177e4SLinus Torvalds #define MBC_CLEAR_ACA 0x65 /* Clear ACA. */ 11981da177e4SLinus Torvalds #define MBC_TARGET_RESET 0x66 /* Target Reset. */ 11991da177e4SLinus Torvalds #define MBC_CLEAR_TASK_SET 0x67 /* Clear Task Set. */ 12001da177e4SLinus Torvalds #define MBC_ABORT_TASK_SET 0x68 /* Abort Task Set. */ 12011da177e4SLinus Torvalds #define MBC_GET_FIRMWARE_STATE 0x69 /* Get firmware state. */ 12021da177e4SLinus Torvalds #define MBC_GET_PORT_NAME 0x6a /* Get port name. */ 12031da177e4SLinus Torvalds #define MBC_GET_LINK_STATUS 0x6b /* Get port link status. */ 12041da177e4SLinus Torvalds #define MBC_LIP_RESET 0x6c /* LIP reset. */ 12051da177e4SLinus Torvalds #define MBC_SEND_SNS_COMMAND 0x6e /* Send Simple Name Server */ 12061da177e4SLinus Torvalds /* commandd. */ 12071da177e4SLinus Torvalds #define MBC_LOGIN_FABRIC_PORT 0x6f /* Login fabric port. */ 12081da177e4SLinus Torvalds #define MBC_SEND_CHANGE_REQUEST 0x70 /* Send Change Request. */ 12091da177e4SLinus Torvalds #define MBC_LOGOUT_FABRIC_PORT 0x71 /* Logout fabric port. */ 12101da177e4SLinus Torvalds #define MBC_LIP_FULL_LOGIN 0x72 /* Full login LIP. */ 12111da177e4SLinus Torvalds #define MBC_LOGIN_LOOP_PORT 0x74 /* Login Loop Port. */ 12121da177e4SLinus Torvalds #define MBC_PORT_NODE_NAME_LIST 0x75 /* Get port/node name list. */ 12131da177e4SLinus Torvalds #define MBC_INITIALIZE_RECEIVE_QUEUE 0x77 /* Initialize receive queue */ 12141da177e4SLinus Torvalds #define MBC_UNLOAD_IP 0x79 /* Shutdown IP */ 12151da177e4SLinus Torvalds #define MBC_GET_ID_LIST 0x7C /* Get Port ID list. */ 12161da177e4SLinus Torvalds #define MBC_SEND_LFA_COMMAND 0x7D /* Send Loop Fabric Address */ 12171da177e4SLinus Torvalds #define MBC_LUN_RESET 0x7E /* Send LUN reset */ 12181da177e4SLinus Torvalds 12193d71644cSAndrew Vasquez /* 12208ae6d9c7SGiridhar Malavali * all the Mt. Rainier mailbox command codes that clash with FC/FCoE ones 12218ae6d9c7SGiridhar Malavali * should be defined with MBC_MR_* 12228ae6d9c7SGiridhar Malavali */ 12238ae6d9c7SGiridhar Malavali #define MBC_MR_DRV_SHUTDOWN 0x6A 12248ae6d9c7SGiridhar Malavali 12258ae6d9c7SGiridhar Malavali /* 12263d71644cSAndrew Vasquez * ISP24xx mailbox commands 12273d71644cSAndrew Vasquez */ 1228db64e930SJoe Carnuccio #define MBC_WRITE_SERDES 0x3 /* Write serdes word. */ 1229db64e930SJoe Carnuccio #define MBC_READ_SERDES 0x4 /* Read serdes word. */ 1230f73cb695SChad Dupuis #define MBC_LOAD_DUMP_MPI_RAM 0x5 /* Load/Dump MPI RAM. */ 12313d71644cSAndrew Vasquez #define MBC_SERDES_PARAMS 0x10 /* Serdes Tx Parameters. */ 12323d71644cSAndrew Vasquez #define MBC_GET_IOCB_STATUS 0x12 /* Get IOCB status command. */ 1233d8b45213SAndrew Vasquez #define MBC_PORT_PARAMS 0x1A /* Port iDMA Parameters. */ 12343d71644cSAndrew Vasquez #define MBC_GET_TIMEOUT_PARAMS 0x22 /* Get FW timeouts. */ 1235a7a167bfSAndrew Vasquez #define MBC_TRACE_CONTROL 0x27 /* Trace control command. */ 12363d71644cSAndrew Vasquez #define MBC_GEN_SYSTEM_ERROR 0x2a /* Generate System Error. */ 1237ad0ecd61SJoe Carnuccio #define MBC_WRITE_SFP 0x30 /* Write SFP Data. */ 123888729e53SAndrew Vasquez #define MBC_READ_SFP 0x31 /* Read SFP Data. */ 12393d71644cSAndrew Vasquez #define MBC_SET_TIMEOUT_PARAMS 0x32 /* Set FW timeouts. */ 1240b5a340ddSJoe Carnuccio #define MBC_DPORT_DIAGNOSTICS 0x47 /* D-Port Diagnostics */ 12413d71644cSAndrew Vasquez #define MBC_MID_INITIALIZE_FIRMWARE 0x48 /* MID Initialize firmware. */ 12423d71644cSAndrew Vasquez #define MBC_MID_GET_VP_DATABASE 0x49 /* MID Get VP Database. */ 12433d71644cSAndrew Vasquez #define MBC_MID_GET_VP_ENTRY 0x4a /* MID Get VP Entry. */ 12443d71644cSAndrew Vasquez #define MBC_HOST_MEMORY_COPY 0x53 /* Host Memory Copy. */ 12453d71644cSAndrew Vasquez #define MBC_SEND_RNFT_ELS 0x5e /* Send RNFT ELS request */ 12463d71644cSAndrew Vasquez #define MBC_GET_LINK_PRIV_STATS 0x6d /* Get link & private data. */ 124761e1b269SJoe Carnuccio #define MBC_LINK_INITIALIZATION 0x72 /* Do link initialization. */ 12483d71644cSAndrew Vasquez #define MBC_SET_VENDOR_ID 0x76 /* Set Vendor ID. */ 12498fcd6b8bSChad Dupuis #define MBC_PORT_RESET 0x120 /* Port Reset */ 125023f2ebd1SSarang Radke #define MBC_SET_PORT_CONFIG 0x122 /* Set port configuration */ 125123f2ebd1SSarang Radke #define MBC_GET_PORT_CONFIG 0x123 /* Get port configuration */ 12523d71644cSAndrew Vasquez 1253b1d46989SMadhuranath Iyengar /* 1254b1d46989SMadhuranath Iyengar * ISP81xx mailbox commands 1255b1d46989SMadhuranath Iyengar */ 1256b1d46989SMadhuranath Iyengar #define MBC_WRITE_MPI_REGISTER 0x01 /* Write MPI Register. */ 1257b1d46989SMadhuranath Iyengar 1258e8887c51SJoe Carnuccio /* 1259e8887c51SJoe Carnuccio * ISP8044 mailbox commands 1260e8887c51SJoe Carnuccio */ 1261e8887c51SJoe Carnuccio #define MBC_SET_GET_ETH_SERDES_REG 0x150 1262e8887c51SJoe Carnuccio #define HCS_WRITE_SERDES 0x3 1263e8887c51SJoe Carnuccio #define HCS_READ_SERDES 0x4 1264e8887c51SJoe Carnuccio 12651da177e4SLinus Torvalds /* Firmware return data sizes */ 12661da177e4SLinus Torvalds #define FCAL_MAP_SIZE 128 12671da177e4SLinus Torvalds 12681da177e4SLinus Torvalds /* Mailbox bit definitions for out_mb and in_mb */ 12691da177e4SLinus Torvalds #define MBX_31 BIT_31 12701da177e4SLinus Torvalds #define MBX_30 BIT_30 12711da177e4SLinus Torvalds #define MBX_29 BIT_29 12721da177e4SLinus Torvalds #define MBX_28 BIT_28 12731da177e4SLinus Torvalds #define MBX_27 BIT_27 12741da177e4SLinus Torvalds #define MBX_26 BIT_26 12751da177e4SLinus Torvalds #define MBX_25 BIT_25 12761da177e4SLinus Torvalds #define MBX_24 BIT_24 12771da177e4SLinus Torvalds #define MBX_23 BIT_23 12781da177e4SLinus Torvalds #define MBX_22 BIT_22 12791da177e4SLinus Torvalds #define MBX_21 BIT_21 12801da177e4SLinus Torvalds #define MBX_20 BIT_20 12811da177e4SLinus Torvalds #define MBX_19 BIT_19 12821da177e4SLinus Torvalds #define MBX_18 BIT_18 12831da177e4SLinus Torvalds #define MBX_17 BIT_17 12841da177e4SLinus Torvalds #define MBX_16 BIT_16 12851da177e4SLinus Torvalds #define MBX_15 BIT_15 12861da177e4SLinus Torvalds #define MBX_14 BIT_14 12871da177e4SLinus Torvalds #define MBX_13 BIT_13 12881da177e4SLinus Torvalds #define MBX_12 BIT_12 12891da177e4SLinus Torvalds #define MBX_11 BIT_11 12901da177e4SLinus Torvalds #define MBX_10 BIT_10 12911da177e4SLinus Torvalds #define MBX_9 BIT_9 12921da177e4SLinus Torvalds #define MBX_8 BIT_8 12931da177e4SLinus Torvalds #define MBX_7 BIT_7 12941da177e4SLinus Torvalds #define MBX_6 BIT_6 12951da177e4SLinus Torvalds #define MBX_5 BIT_5 12961da177e4SLinus Torvalds #define MBX_4 BIT_4 12971da177e4SLinus Torvalds #define MBX_3 BIT_3 12981da177e4SLinus Torvalds #define MBX_2 BIT_2 12991da177e4SLinus Torvalds #define MBX_1 BIT_1 13001da177e4SLinus Torvalds #define MBX_0 BIT_0 13011da177e4SLinus Torvalds 1302818c7f87SJoe Carnuccio #define RNID_TYPE_ELS_CMD 0x5 1303a5d42f4cSDuane Grigsby #define RNID_TYPE_PORT_LOGIN 0x7 1304818c7f87SJoe Carnuccio #define RNID_BUFFER_CREDITS 0x8 1305c46e65c7SJoe Carnuccio #define RNID_TYPE_SET_VERSION 0x9 1306fe52f6e1SJoe Carnuccio #define RNID_TYPE_ASIC_TEMP 0xC 13073a11711aSJoe Carnuccio 1308d83a80eeSJoe Carnuccio #define ELS_CMD_MAP_SIZE 32 1309d83a80eeSJoe Carnuccio 13101da177e4SLinus Torvalds /* 13111da177e4SLinus Torvalds * Firmware state codes from get firmware state mailbox command 13121da177e4SLinus Torvalds */ 13131da177e4SLinus Torvalds #define FSTATE_CONFIG_WAIT 0 13141da177e4SLinus Torvalds #define FSTATE_WAIT_AL_PA 1 13151da177e4SLinus Torvalds #define FSTATE_WAIT_LOGIN 2 13161da177e4SLinus Torvalds #define FSTATE_READY 3 13171da177e4SLinus Torvalds #define FSTATE_LOSS_OF_SYNC 4 13181da177e4SLinus Torvalds #define FSTATE_ERROR 5 13191da177e4SLinus Torvalds #define FSTATE_REINIT 6 13201da177e4SLinus Torvalds #define FSTATE_NON_PART 7 13211da177e4SLinus Torvalds 13221da177e4SLinus Torvalds #define FSTATE_CONFIG_CORRECT 0 13231da177e4SLinus Torvalds #define FSTATE_P2P_RCV_LIP 1 13241da177e4SLinus Torvalds #define FSTATE_P2P_CHOOSE_LOOP 2 13251da177e4SLinus Torvalds #define FSTATE_P2P_RCV_UNIDEN_LIP 3 13261da177e4SLinus Torvalds #define FSTATE_FATAL_ERROR 4 13271da177e4SLinus Torvalds #define FSTATE_LOOP_BACK_CONN 5 13281da177e4SLinus Torvalds 13294243c115SSawan Chandak #define QLA27XX_IMG_STATUS_VER_MAJOR 0x01 13304243c115SSawan Chandak #define QLA27XX_IMG_STATUS_VER_MINOR 0x00 13314243c115SSawan Chandak #define QLA27XX_IMG_STATUS_SIGN 0xFACEFADE 1332ecc89f25SJoe Carnuccio #define QLA28XX_IMG_STATUS_SIGN 0xFACEFADF 13335fa8774cSJoe Carnuccio #define QLA28XX_IMG_STATUS_SIGN 0xFACEFADF 13345fa8774cSJoe Carnuccio #define QLA28XX_AUX_IMG_STATUS_SIGN 0xFACEFAED 13355fa8774cSJoe Carnuccio #define QLA27XX_DEFAULT_IMAGE 0 13364243c115SSawan Chandak #define QLA27XX_PRIMARY_IMAGE 1 13374243c115SSawan Chandak #define QLA27XX_SECONDARY_IMAGE 2 13384243c115SSawan Chandak 13391da177e4SLinus Torvalds /* 13401da177e4SLinus Torvalds * Port Database structure definition 13411da177e4SLinus Torvalds * Little endian except where noted. 13421da177e4SLinus Torvalds */ 13431da177e4SLinus Torvalds #define PORT_DATABASE_SIZE 128 /* bytes */ 13441da177e4SLinus Torvalds typedef struct { 13451da177e4SLinus Torvalds uint8_t options; 13461da177e4SLinus Torvalds uint8_t control; 13471da177e4SLinus Torvalds uint8_t master_state; 13481da177e4SLinus Torvalds uint8_t slave_state; 13491da177e4SLinus Torvalds uint8_t reserved[2]; 13501da177e4SLinus Torvalds uint8_t hard_address; 13511da177e4SLinus Torvalds uint8_t reserved_1; 13521da177e4SLinus Torvalds uint8_t port_id[4]; 13531da177e4SLinus Torvalds uint8_t node_name[WWN_SIZE]; 13541da177e4SLinus Torvalds uint8_t port_name[WWN_SIZE]; 135521038b09SBart Van Assche __le16 execution_throttle; 13561da177e4SLinus Torvalds uint16_t execution_count; 13571da177e4SLinus Torvalds uint8_t reset_count; 13581da177e4SLinus Torvalds uint8_t reserved_2; 13591da177e4SLinus Torvalds uint16_t resource_allocation; 13601da177e4SLinus Torvalds uint16_t current_allocation; 13611da177e4SLinus Torvalds uint16_t queue_head; 13621da177e4SLinus Torvalds uint16_t queue_tail; 13631da177e4SLinus Torvalds uint16_t transmit_execution_list_next; 13641da177e4SLinus Torvalds uint16_t transmit_execution_list_previous; 13651da177e4SLinus Torvalds uint16_t common_features; 13661da177e4SLinus Torvalds uint16_t total_concurrent_sequences; 13671da177e4SLinus Torvalds uint16_t RO_by_information_category; 13681da177e4SLinus Torvalds uint8_t recipient; 13691da177e4SLinus Torvalds uint8_t initiator; 13701da177e4SLinus Torvalds uint16_t receive_data_size; 13711da177e4SLinus Torvalds uint16_t concurrent_sequences; 13721da177e4SLinus Torvalds uint16_t open_sequences_per_exchange; 13731da177e4SLinus Torvalds uint16_t lun_abort_flags; 13741da177e4SLinus Torvalds uint16_t lun_stop_flags; 13751da177e4SLinus Torvalds uint16_t stop_queue_head; 13761da177e4SLinus Torvalds uint16_t stop_queue_tail; 13771da177e4SLinus Torvalds uint16_t port_retry_timer; 13781da177e4SLinus Torvalds uint16_t next_sequence_id; 13791da177e4SLinus Torvalds uint16_t frame_count; 13801da177e4SLinus Torvalds uint16_t PRLI_payload_length; 13811da177e4SLinus Torvalds uint8_t prli_svc_param_word_0[2]; /* Big endian */ 13821da177e4SLinus Torvalds /* Bits 15-0 of word 0 */ 13831da177e4SLinus Torvalds uint8_t prli_svc_param_word_3[2]; /* Big endian */ 13841da177e4SLinus Torvalds /* Bits 15-0 of word 3 */ 13851da177e4SLinus Torvalds uint16_t loop_id; 13861da177e4SLinus Torvalds uint16_t extended_lun_info_list_pointer; 13871da177e4SLinus Torvalds uint16_t extended_lun_stop_list_pointer; 13881da177e4SLinus Torvalds } port_database_t; 13891da177e4SLinus Torvalds 13901da177e4SLinus Torvalds /* 13911da177e4SLinus Torvalds * Port database slave/master states 13921da177e4SLinus Torvalds */ 13931da177e4SLinus Torvalds #define PD_STATE_DISCOVERY 0 13941da177e4SLinus Torvalds #define PD_STATE_WAIT_DISCOVERY_ACK 1 13951da177e4SLinus Torvalds #define PD_STATE_PORT_LOGIN 2 13961da177e4SLinus Torvalds #define PD_STATE_WAIT_PORT_LOGIN_ACK 3 13971da177e4SLinus Torvalds #define PD_STATE_PROCESS_LOGIN 4 13981da177e4SLinus Torvalds #define PD_STATE_WAIT_PROCESS_LOGIN_ACK 5 13991da177e4SLinus Torvalds #define PD_STATE_PORT_LOGGED_IN 6 14001da177e4SLinus Torvalds #define PD_STATE_PORT_UNAVAILABLE 7 14011da177e4SLinus Torvalds #define PD_STATE_PROCESS_LOGOUT 8 14021da177e4SLinus Torvalds #define PD_STATE_WAIT_PROCESS_LOGOUT_ACK 9 14031da177e4SLinus Torvalds #define PD_STATE_PORT_LOGOUT 10 14041da177e4SLinus Torvalds #define PD_STATE_WAIT_PORT_LOGOUT_ACK 11 14051da177e4SLinus Torvalds 14061da177e4SLinus Torvalds 14074fdfefe5SAndrew Vasquez #define QLA_ZIO_MODE_6 (BIT_2 | BIT_1) 14084fdfefe5SAndrew Vasquez #define QLA_ZIO_DISABLED 0 14094fdfefe5SAndrew Vasquez #define QLA_ZIO_DEFAULT_TIMER 2 14104fdfefe5SAndrew Vasquez 14111da177e4SLinus Torvalds /* 14121da177e4SLinus Torvalds * ISP Initialization Control Block. 14131da177e4SLinus Torvalds * Little endian except where noted. 14141da177e4SLinus Torvalds */ 14151da177e4SLinus Torvalds #define ICB_VERSION 1 14161da177e4SLinus Torvalds typedef struct { 14171da177e4SLinus Torvalds uint8_t version; 14181da177e4SLinus Torvalds uint8_t reserved_1; 14191da177e4SLinus Torvalds 14201da177e4SLinus Torvalds /* 14211da177e4SLinus Torvalds * LSB BIT 0 = Enable Hard Loop Id 14221da177e4SLinus Torvalds * LSB BIT 1 = Enable Fairness 14231da177e4SLinus Torvalds * LSB BIT 2 = Enable Full-Duplex 14241da177e4SLinus Torvalds * LSB BIT 3 = Enable Fast Posting 14251da177e4SLinus Torvalds * LSB BIT 4 = Enable Target Mode 14261da177e4SLinus Torvalds * LSB BIT 5 = Disable Initiator Mode 14271da177e4SLinus Torvalds * LSB BIT 6 = Enable ADISC 14281da177e4SLinus Torvalds * LSB BIT 7 = Enable Target Inquiry Data 14291da177e4SLinus Torvalds * 14301da177e4SLinus Torvalds * MSB BIT 0 = Enable PDBC Notify 14311da177e4SLinus Torvalds * MSB BIT 1 = Non Participating LIP 14321da177e4SLinus Torvalds * MSB BIT 2 = Descending Loop ID Search 14331da177e4SLinus Torvalds * MSB BIT 3 = Acquire Loop ID in LIPA 14341da177e4SLinus Torvalds * MSB BIT 4 = Stop PortQ on Full Status 14351da177e4SLinus Torvalds * MSB BIT 5 = Full Login after LIP 14361da177e4SLinus Torvalds * MSB BIT 6 = Node Name Option 14371da177e4SLinus Torvalds * MSB BIT 7 = Ext IFWCB enable bit 14381da177e4SLinus Torvalds */ 14391da177e4SLinus Torvalds uint8_t firmware_options[2]; 14401da177e4SLinus Torvalds 144121038b09SBart Van Assche __le16 frame_payload_size; 144221038b09SBart Van Assche __le16 max_iocb_allocation; 144321038b09SBart Van Assche __le16 execution_throttle; 14441da177e4SLinus Torvalds uint8_t retry_count; 14451da177e4SLinus Torvalds uint8_t retry_delay; /* unused */ 14461da177e4SLinus Torvalds uint8_t port_name[WWN_SIZE]; /* Big endian. */ 14471da177e4SLinus Torvalds uint16_t hard_address; 14481da177e4SLinus Torvalds uint8_t inquiry_data; 14491da177e4SLinus Torvalds uint8_t login_timeout; 14501da177e4SLinus Torvalds uint8_t node_name[WWN_SIZE]; /* Big endian. */ 14511da177e4SLinus Torvalds 145221038b09SBart Van Assche __le16 request_q_outpointer; 145321038b09SBart Van Assche __le16 response_q_inpointer; 145421038b09SBart Van Assche __le16 request_q_length; 145521038b09SBart Van Assche __le16 response_q_length; 1456d4556a49SBart Van Assche __le64 request_q_address __packed; 1457d4556a49SBart Van Assche __le64 response_q_address __packed; 14581da177e4SLinus Torvalds 145921038b09SBart Van Assche __le16 lun_enables; 14601da177e4SLinus Torvalds uint8_t command_resource_count; 14611da177e4SLinus Torvalds uint8_t immediate_notify_resource_count; 146221038b09SBart Van Assche __le16 timeout; 14631da177e4SLinus Torvalds uint8_t reserved_2[2]; 14641da177e4SLinus Torvalds 14651da177e4SLinus Torvalds /* 14661da177e4SLinus Torvalds * LSB BIT 0 = Timer Operation mode bit 0 14671da177e4SLinus Torvalds * LSB BIT 1 = Timer Operation mode bit 1 14681da177e4SLinus Torvalds * LSB BIT 2 = Timer Operation mode bit 2 14691da177e4SLinus Torvalds * LSB BIT 3 = Timer Operation mode bit 3 14701da177e4SLinus Torvalds * LSB BIT 4 = Init Config Mode bit 0 14711da177e4SLinus Torvalds * LSB BIT 5 = Init Config Mode bit 1 14721da177e4SLinus Torvalds * LSB BIT 6 = Init Config Mode bit 2 14731da177e4SLinus Torvalds * LSB BIT 7 = Enable Non part on LIHA failure 14741da177e4SLinus Torvalds * 14751da177e4SLinus Torvalds * MSB BIT 0 = Enable class 2 14761da177e4SLinus Torvalds * MSB BIT 1 = Enable ACK0 14771da177e4SLinus Torvalds * MSB BIT 2 = 14781da177e4SLinus Torvalds * MSB BIT 3 = 14791da177e4SLinus Torvalds * MSB BIT 4 = FC Tape Enable 14801da177e4SLinus Torvalds * MSB BIT 5 = Enable FC Confirm 14811da177e4SLinus Torvalds * MSB BIT 6 = Enable command queuing in target mode 14821da177e4SLinus Torvalds * MSB BIT 7 = No Logo On Link Down 14831da177e4SLinus Torvalds */ 14841da177e4SLinus Torvalds uint8_t add_firmware_options[2]; 14851da177e4SLinus Torvalds 14861da177e4SLinus Torvalds uint8_t response_accumulation_timer; 14871da177e4SLinus Torvalds uint8_t interrupt_delay_timer; 14881da177e4SLinus Torvalds 14891da177e4SLinus Torvalds /* 14901da177e4SLinus Torvalds * LSB BIT 0 = Enable Read xfr_rdy 14911da177e4SLinus Torvalds * LSB BIT 1 = Soft ID only 14921da177e4SLinus Torvalds * LSB BIT 2 = 14931da177e4SLinus Torvalds * LSB BIT 3 = 14941da177e4SLinus Torvalds * LSB BIT 4 = FCP RSP Payload [0] 14951da177e4SLinus Torvalds * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200 14961da177e4SLinus Torvalds * LSB BIT 6 = Enable Out-of-Order frame handling 14971da177e4SLinus Torvalds * LSB BIT 7 = Disable Automatic PLOGI on Local Loop 14981da177e4SLinus Torvalds * 14991da177e4SLinus Torvalds * MSB BIT 0 = Sbus enable - 2300 15001da177e4SLinus Torvalds * MSB BIT 1 = 15011da177e4SLinus Torvalds * MSB BIT 2 = 15021da177e4SLinus Torvalds * MSB BIT 3 = 150306c22bd1SAndrew Vasquez * MSB BIT 4 = LED mode 15041da177e4SLinus Torvalds * MSB BIT 5 = enable 50 ohm termination 15051da177e4SLinus Torvalds * MSB BIT 6 = Data Rate (2300 only) 15061da177e4SLinus Torvalds * MSB BIT 7 = Data Rate (2300 only) 15071da177e4SLinus Torvalds */ 15081da177e4SLinus Torvalds uint8_t special_options[2]; 15091da177e4SLinus Torvalds 15101da177e4SLinus Torvalds uint8_t reserved_3[26]; 15111da177e4SLinus Torvalds } init_cb_t; 15121da177e4SLinus Torvalds 15131da177e4SLinus Torvalds /* 15141da177e4SLinus Torvalds * Get Link Status mailbox command return buffer. 15151da177e4SLinus Torvalds */ 15163d71644cSAndrew Vasquez #define GLSO_SEND_RPS BIT_0 15173d71644cSAndrew Vasquez #define GLSO_USE_DID BIT_3 15183d71644cSAndrew Vasquez 151943ef0580SAndrew Vasquez struct link_statistics { 1520974c0860SJoe Carnuccio __le32 link_fail_cnt; 1521974c0860SJoe Carnuccio __le32 loss_sync_cnt; 1522974c0860SJoe Carnuccio __le32 loss_sig_cnt; 1523974c0860SJoe Carnuccio __le32 prim_seq_err_cnt; 1524974c0860SJoe Carnuccio __le32 inval_xmit_word_cnt; 1525974c0860SJoe Carnuccio __le32 inval_crc_cnt; 1526974c0860SJoe Carnuccio __le32 lip_cnt; 1527974c0860SJoe Carnuccio __le32 link_up_cnt; 1528974c0860SJoe Carnuccio __le32 link_down_loop_init_tmo; 1529974c0860SJoe Carnuccio __le32 link_down_los; 1530974c0860SJoe Carnuccio __le32 link_down_loss_rcv_clk; 1531243de676SHarish Zunjarrao uint32_t reserved0[5]; 1532974c0860SJoe Carnuccio __le32 port_cfg_chg; 1533243de676SHarish Zunjarrao uint32_t reserved1[11]; 1534974c0860SJoe Carnuccio __le32 rsp_q_full; 1535974c0860SJoe Carnuccio __le32 atio_q_full; 1536974c0860SJoe Carnuccio __le32 drop_ae; 1537974c0860SJoe Carnuccio __le32 els_proto_err; 1538974c0860SJoe Carnuccio __le32 reserved2; 1539974c0860SJoe Carnuccio __le32 tx_frames; 1540974c0860SJoe Carnuccio __le32 rx_frames; 1541974c0860SJoe Carnuccio __le32 discarded_frames; 1542974c0860SJoe Carnuccio __le32 dropped_frames; 1543243de676SHarish Zunjarrao uint32_t reserved3; 1544974c0860SJoe Carnuccio __le32 nos_rcvd; 1545243de676SHarish Zunjarrao uint32_t reserved4[4]; 1546974c0860SJoe Carnuccio __le32 tx_prjt; 1547974c0860SJoe Carnuccio __le32 rcv_exfail; 1548974c0860SJoe Carnuccio __le32 rcv_abts; 1549974c0860SJoe Carnuccio __le32 seq_frm_miss; 1550974c0860SJoe Carnuccio __le32 corr_err; 1551974c0860SJoe Carnuccio __le32 mb_rqst; 1552974c0860SJoe Carnuccio __le32 nport_full; 1553974c0860SJoe Carnuccio __le32 eofa; 1554243de676SHarish Zunjarrao uint32_t reserved5; 1555974c0860SJoe Carnuccio __le64 fpm_recv_word_cnt; 1556974c0860SJoe Carnuccio __le64 fpm_disc_word_cnt; 1557974c0860SJoe Carnuccio __le64 fpm_xmit_word_cnt; 1558243de676SHarish Zunjarrao uint32_t reserved6[70]; 155943ef0580SAndrew Vasquez }; 15601da177e4SLinus Torvalds 15611da177e4SLinus Torvalds /* 15621da177e4SLinus Torvalds * NVRAM Command values. 15631da177e4SLinus Torvalds */ 15641da177e4SLinus Torvalds #define NV_START_BIT BIT_2 15651da177e4SLinus Torvalds #define NV_WRITE_OP (BIT_26+BIT_24) 15661da177e4SLinus Torvalds #define NV_READ_OP (BIT_26+BIT_25) 15671da177e4SLinus Torvalds #define NV_ERASE_OP (BIT_26+BIT_25+BIT_24) 15681da177e4SLinus Torvalds #define NV_MASK_OP (BIT_26+BIT_25+BIT_24) 15691da177e4SLinus Torvalds #define NV_DELAY_COUNT 10 15701da177e4SLinus Torvalds 15711da177e4SLinus Torvalds /* 15721da177e4SLinus Torvalds * QLogic ISP2100, ISP2200 and ISP2300 NVRAM structure definition. 15731da177e4SLinus Torvalds */ 15741da177e4SLinus Torvalds typedef struct { 15751da177e4SLinus Torvalds /* 15761da177e4SLinus Torvalds * NVRAM header 15771da177e4SLinus Torvalds */ 15781da177e4SLinus Torvalds uint8_t id[4]; 15791da177e4SLinus Torvalds uint8_t nvram_version; 15801da177e4SLinus Torvalds uint8_t reserved_0; 15811da177e4SLinus Torvalds 15821da177e4SLinus Torvalds /* 15831da177e4SLinus Torvalds * NVRAM RISC parameter block 15841da177e4SLinus Torvalds */ 15851da177e4SLinus Torvalds uint8_t parameter_block_version; 15861da177e4SLinus Torvalds uint8_t reserved_1; 15871da177e4SLinus Torvalds 15881da177e4SLinus Torvalds /* 15891da177e4SLinus Torvalds * LSB BIT 0 = Enable Hard Loop Id 15901da177e4SLinus Torvalds * LSB BIT 1 = Enable Fairness 15911da177e4SLinus Torvalds * LSB BIT 2 = Enable Full-Duplex 15921da177e4SLinus Torvalds * LSB BIT 3 = Enable Fast Posting 15931da177e4SLinus Torvalds * LSB BIT 4 = Enable Target Mode 15941da177e4SLinus Torvalds * LSB BIT 5 = Disable Initiator Mode 15951da177e4SLinus Torvalds * LSB BIT 6 = Enable ADISC 15961da177e4SLinus Torvalds * LSB BIT 7 = Enable Target Inquiry Data 15971da177e4SLinus Torvalds * 15981da177e4SLinus Torvalds * MSB BIT 0 = Enable PDBC Notify 15991da177e4SLinus Torvalds * MSB BIT 1 = Non Participating LIP 16001da177e4SLinus Torvalds * MSB BIT 2 = Descending Loop ID Search 16011da177e4SLinus Torvalds * MSB BIT 3 = Acquire Loop ID in LIPA 16021da177e4SLinus Torvalds * MSB BIT 4 = Stop PortQ on Full Status 16031da177e4SLinus Torvalds * MSB BIT 5 = Full Login after LIP 16041da177e4SLinus Torvalds * MSB BIT 6 = Node Name Option 16051da177e4SLinus Torvalds * MSB BIT 7 = Ext IFWCB enable bit 16061da177e4SLinus Torvalds */ 16071da177e4SLinus Torvalds uint8_t firmware_options[2]; 16081da177e4SLinus Torvalds 16091da177e4SLinus Torvalds uint16_t frame_payload_size; 161021038b09SBart Van Assche __le16 max_iocb_allocation; 161121038b09SBart Van Assche __le16 execution_throttle; 16121da177e4SLinus Torvalds uint8_t retry_count; 16131da177e4SLinus Torvalds uint8_t retry_delay; /* unused */ 16141da177e4SLinus Torvalds uint8_t port_name[WWN_SIZE]; /* Big endian. */ 16151da177e4SLinus Torvalds uint16_t hard_address; 16161da177e4SLinus Torvalds uint8_t inquiry_data; 16171da177e4SLinus Torvalds uint8_t login_timeout; 16181da177e4SLinus Torvalds uint8_t node_name[WWN_SIZE]; /* Big endian. */ 16191da177e4SLinus Torvalds 16201da177e4SLinus Torvalds /* 16211da177e4SLinus Torvalds * LSB BIT 0 = Timer Operation mode bit 0 16221da177e4SLinus Torvalds * LSB BIT 1 = Timer Operation mode bit 1 16231da177e4SLinus Torvalds * LSB BIT 2 = Timer Operation mode bit 2 16241da177e4SLinus Torvalds * LSB BIT 3 = Timer Operation mode bit 3 16251da177e4SLinus Torvalds * LSB BIT 4 = Init Config Mode bit 0 16261da177e4SLinus Torvalds * LSB BIT 5 = Init Config Mode bit 1 16271da177e4SLinus Torvalds * LSB BIT 6 = Init Config Mode bit 2 16281da177e4SLinus Torvalds * LSB BIT 7 = Enable Non part on LIHA failure 16291da177e4SLinus Torvalds * 16301da177e4SLinus Torvalds * MSB BIT 0 = Enable class 2 16311da177e4SLinus Torvalds * MSB BIT 1 = Enable ACK0 16321da177e4SLinus Torvalds * MSB BIT 2 = 16331da177e4SLinus Torvalds * MSB BIT 3 = 16341da177e4SLinus Torvalds * MSB BIT 4 = FC Tape Enable 16351da177e4SLinus Torvalds * MSB BIT 5 = Enable FC Confirm 16361da177e4SLinus Torvalds * MSB BIT 6 = Enable command queuing in target mode 16371da177e4SLinus Torvalds * MSB BIT 7 = No Logo On Link Down 16381da177e4SLinus Torvalds */ 16391da177e4SLinus Torvalds uint8_t add_firmware_options[2]; 16401da177e4SLinus Torvalds 16411da177e4SLinus Torvalds uint8_t response_accumulation_timer; 16421da177e4SLinus Torvalds uint8_t interrupt_delay_timer; 16431da177e4SLinus Torvalds 16441da177e4SLinus Torvalds /* 16451da177e4SLinus Torvalds * LSB BIT 0 = Enable Read xfr_rdy 16461da177e4SLinus Torvalds * LSB BIT 1 = Soft ID only 16471da177e4SLinus Torvalds * LSB BIT 2 = 16481da177e4SLinus Torvalds * LSB BIT 3 = 16491da177e4SLinus Torvalds * LSB BIT 4 = FCP RSP Payload [0] 16501da177e4SLinus Torvalds * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200 16511da177e4SLinus Torvalds * LSB BIT 6 = Enable Out-of-Order frame handling 16521da177e4SLinus Torvalds * LSB BIT 7 = Disable Automatic PLOGI on Local Loop 16531da177e4SLinus Torvalds * 16541da177e4SLinus Torvalds * MSB BIT 0 = Sbus enable - 2300 16551da177e4SLinus Torvalds * MSB BIT 1 = 16561da177e4SLinus Torvalds * MSB BIT 2 = 16571da177e4SLinus Torvalds * MSB BIT 3 = 165806c22bd1SAndrew Vasquez * MSB BIT 4 = LED mode 16591da177e4SLinus Torvalds * MSB BIT 5 = enable 50 ohm termination 16601da177e4SLinus Torvalds * MSB BIT 6 = Data Rate (2300 only) 16611da177e4SLinus Torvalds * MSB BIT 7 = Data Rate (2300 only) 16621da177e4SLinus Torvalds */ 16631da177e4SLinus Torvalds uint8_t special_options[2]; 16641da177e4SLinus Torvalds 16651da177e4SLinus Torvalds /* Reserved for expanded RISC parameter block */ 16661da177e4SLinus Torvalds uint8_t reserved_2[22]; 16671da177e4SLinus Torvalds 16681da177e4SLinus Torvalds /* 16691da177e4SLinus Torvalds * LSB BIT 0 = Tx Sensitivity 1G bit 0 16701da177e4SLinus Torvalds * LSB BIT 1 = Tx Sensitivity 1G bit 1 16711da177e4SLinus Torvalds * LSB BIT 2 = Tx Sensitivity 1G bit 2 16721da177e4SLinus Torvalds * LSB BIT 3 = Tx Sensitivity 1G bit 3 16731da177e4SLinus Torvalds * LSB BIT 4 = Rx Sensitivity 1G bit 0 16741da177e4SLinus Torvalds * LSB BIT 5 = Rx Sensitivity 1G bit 1 16751da177e4SLinus Torvalds * LSB BIT 6 = Rx Sensitivity 1G bit 2 16761da177e4SLinus Torvalds * LSB BIT 7 = Rx Sensitivity 1G bit 3 16771da177e4SLinus Torvalds * 16781da177e4SLinus Torvalds * MSB BIT 0 = Tx Sensitivity 2G bit 0 16791da177e4SLinus Torvalds * MSB BIT 1 = Tx Sensitivity 2G bit 1 16801da177e4SLinus Torvalds * MSB BIT 2 = Tx Sensitivity 2G bit 2 16811da177e4SLinus Torvalds * MSB BIT 3 = Tx Sensitivity 2G bit 3 16821da177e4SLinus Torvalds * MSB BIT 4 = Rx Sensitivity 2G bit 0 16831da177e4SLinus Torvalds * MSB BIT 5 = Rx Sensitivity 2G bit 1 16841da177e4SLinus Torvalds * MSB BIT 6 = Rx Sensitivity 2G bit 2 16851da177e4SLinus Torvalds * MSB BIT 7 = Rx Sensitivity 2G bit 3 16861da177e4SLinus Torvalds * 16871da177e4SLinus Torvalds * LSB BIT 0 = Output Swing 1G bit 0 16881da177e4SLinus Torvalds * LSB BIT 1 = Output Swing 1G bit 1 16891da177e4SLinus Torvalds * LSB BIT 2 = Output Swing 1G bit 2 16901da177e4SLinus Torvalds * LSB BIT 3 = Output Emphasis 1G bit 0 16911da177e4SLinus Torvalds * LSB BIT 4 = Output Emphasis 1G bit 1 16921da177e4SLinus Torvalds * LSB BIT 5 = Output Swing 2G bit 0 16931da177e4SLinus Torvalds * LSB BIT 6 = Output Swing 2G bit 1 16941da177e4SLinus Torvalds * LSB BIT 7 = Output Swing 2G bit 2 16951da177e4SLinus Torvalds * 16961da177e4SLinus Torvalds * MSB BIT 0 = Output Emphasis 2G bit 0 16971da177e4SLinus Torvalds * MSB BIT 1 = Output Emphasis 2G bit 1 16981da177e4SLinus Torvalds * MSB BIT 2 = Output Enable 16991da177e4SLinus Torvalds * MSB BIT 3 = 17001da177e4SLinus Torvalds * MSB BIT 4 = 17011da177e4SLinus Torvalds * MSB BIT 5 = 17021da177e4SLinus Torvalds * MSB BIT 6 = 17031da177e4SLinus Torvalds * MSB BIT 7 = 17041da177e4SLinus Torvalds */ 17051da177e4SLinus Torvalds uint8_t seriallink_options[4]; 17061da177e4SLinus Torvalds 17071da177e4SLinus Torvalds /* 17081da177e4SLinus Torvalds * NVRAM host parameter block 17091da177e4SLinus Torvalds * 17101da177e4SLinus Torvalds * LSB BIT 0 = Enable spinup delay 17111da177e4SLinus Torvalds * LSB BIT 1 = Disable BIOS 17121da177e4SLinus Torvalds * LSB BIT 2 = Enable Memory Map BIOS 17131da177e4SLinus Torvalds * LSB BIT 3 = Enable Selectable Boot 17141da177e4SLinus Torvalds * LSB BIT 4 = Disable RISC code load 17151da177e4SLinus Torvalds * LSB BIT 5 = Set cache line size 1 17161da177e4SLinus Torvalds * LSB BIT 6 = PCI Parity Disable 17171da177e4SLinus Torvalds * LSB BIT 7 = Enable extended logging 17181da177e4SLinus Torvalds * 17191da177e4SLinus Torvalds * MSB BIT 0 = Enable 64bit addressing 17201da177e4SLinus Torvalds * MSB BIT 1 = Enable lip reset 17211da177e4SLinus Torvalds * MSB BIT 2 = Enable lip full login 17221da177e4SLinus Torvalds * MSB BIT 3 = Enable target reset 17231da177e4SLinus Torvalds * MSB BIT 4 = Enable database storage 17241da177e4SLinus Torvalds * MSB BIT 5 = Enable cache flush read 17251da177e4SLinus Torvalds * MSB BIT 6 = Enable database load 17261da177e4SLinus Torvalds * MSB BIT 7 = Enable alternate WWN 17271da177e4SLinus Torvalds */ 17281da177e4SLinus Torvalds uint8_t host_p[2]; 17291da177e4SLinus Torvalds 17301da177e4SLinus Torvalds uint8_t boot_node_name[WWN_SIZE]; 17311da177e4SLinus Torvalds uint8_t boot_lun_number; 17321da177e4SLinus Torvalds uint8_t reset_delay; 17331da177e4SLinus Torvalds uint8_t port_down_retry_count; 17341da177e4SLinus Torvalds uint8_t boot_id_number; 173521038b09SBart Van Assche __le16 max_luns_per_target; 17361da177e4SLinus Torvalds uint8_t fcode_boot_port_name[WWN_SIZE]; 17371da177e4SLinus Torvalds uint8_t alternate_port_name[WWN_SIZE]; 17381da177e4SLinus Torvalds uint8_t alternate_node_name[WWN_SIZE]; 17391da177e4SLinus Torvalds 17401da177e4SLinus Torvalds /* 17411da177e4SLinus Torvalds * BIT 0 = Selective Login 17421da177e4SLinus Torvalds * BIT 1 = Alt-Boot Enable 17431da177e4SLinus Torvalds * BIT 2 = 17441da177e4SLinus Torvalds * BIT 3 = Boot Order List 17451da177e4SLinus Torvalds * BIT 4 = 17461da177e4SLinus Torvalds * BIT 5 = Selective LUN 17471da177e4SLinus Torvalds * BIT 6 = 17481da177e4SLinus Torvalds * BIT 7 = unused 17491da177e4SLinus Torvalds */ 17501da177e4SLinus Torvalds uint8_t efi_parameters; 17511da177e4SLinus Torvalds 17521da177e4SLinus Torvalds uint8_t link_down_timeout; 17531da177e4SLinus Torvalds 1754cca5335cSAndrew Vasquez uint8_t adapter_id[16]; 17551da177e4SLinus Torvalds 17561da177e4SLinus Torvalds uint8_t alt1_boot_node_name[WWN_SIZE]; 17571da177e4SLinus Torvalds uint16_t alt1_boot_lun_number; 17581da177e4SLinus Torvalds uint8_t alt2_boot_node_name[WWN_SIZE]; 17591da177e4SLinus Torvalds uint16_t alt2_boot_lun_number; 17601da177e4SLinus Torvalds uint8_t alt3_boot_node_name[WWN_SIZE]; 17611da177e4SLinus Torvalds uint16_t alt3_boot_lun_number; 17621da177e4SLinus Torvalds uint8_t alt4_boot_node_name[WWN_SIZE]; 17631da177e4SLinus Torvalds uint16_t alt4_boot_lun_number; 17641da177e4SLinus Torvalds uint8_t alt5_boot_node_name[WWN_SIZE]; 17651da177e4SLinus Torvalds uint16_t alt5_boot_lun_number; 17661da177e4SLinus Torvalds uint8_t alt6_boot_node_name[WWN_SIZE]; 17671da177e4SLinus Torvalds uint16_t alt6_boot_lun_number; 17681da177e4SLinus Torvalds uint8_t alt7_boot_node_name[WWN_SIZE]; 17691da177e4SLinus Torvalds uint16_t alt7_boot_lun_number; 17701da177e4SLinus Torvalds 17711da177e4SLinus Torvalds uint8_t reserved_3[2]; 17721da177e4SLinus Torvalds 17731da177e4SLinus Torvalds /* Offset 200-215 : Model Number */ 17741da177e4SLinus Torvalds uint8_t model_number[16]; 17751da177e4SLinus Torvalds 17761da177e4SLinus Torvalds /* OEM related items */ 17771da177e4SLinus Torvalds uint8_t oem_specific[16]; 17781da177e4SLinus Torvalds 17791da177e4SLinus Torvalds /* 17801da177e4SLinus Torvalds * NVRAM Adapter Features offset 232-239 17811da177e4SLinus Torvalds * 17821da177e4SLinus Torvalds * LSB BIT 0 = External GBIC 17831da177e4SLinus Torvalds * LSB BIT 1 = Risc RAM parity 17841da177e4SLinus Torvalds * LSB BIT 2 = Buffer Plus Module 17851da177e4SLinus Torvalds * LSB BIT 3 = Multi Chip Adapter 17861da177e4SLinus Torvalds * LSB BIT 4 = Internal connector 17871da177e4SLinus Torvalds * LSB BIT 5 = 17881da177e4SLinus Torvalds * LSB BIT 6 = 17891da177e4SLinus Torvalds * LSB BIT 7 = 17901da177e4SLinus Torvalds * 17911da177e4SLinus Torvalds * MSB BIT 0 = 17921da177e4SLinus Torvalds * MSB BIT 1 = 17931da177e4SLinus Torvalds * MSB BIT 2 = 17941da177e4SLinus Torvalds * MSB BIT 3 = 17951da177e4SLinus Torvalds * MSB BIT 4 = 17961da177e4SLinus Torvalds * MSB BIT 5 = 17971da177e4SLinus Torvalds * MSB BIT 6 = 17981da177e4SLinus Torvalds * MSB BIT 7 = 17991da177e4SLinus Torvalds */ 18001da177e4SLinus Torvalds uint8_t adapter_features[2]; 18011da177e4SLinus Torvalds 18021da177e4SLinus Torvalds uint8_t reserved_4[16]; 18031da177e4SLinus Torvalds 18041da177e4SLinus Torvalds /* Subsystem vendor ID for ISP2200 */ 18051da177e4SLinus Torvalds uint16_t subsystem_vendor_id_2200; 18061da177e4SLinus Torvalds 18071da177e4SLinus Torvalds /* Subsystem device ID for ISP2200 */ 18081da177e4SLinus Torvalds uint16_t subsystem_device_id_2200; 18091da177e4SLinus Torvalds 18101da177e4SLinus Torvalds uint8_t reserved_5; 18111da177e4SLinus Torvalds uint8_t checksum; 18121da177e4SLinus Torvalds } nvram_t; 18131da177e4SLinus Torvalds 18141da177e4SLinus Torvalds /* 18151da177e4SLinus Torvalds * ISP queue - response queue entry definition. 18161da177e4SLinus Torvalds */ 18171da177e4SLinus Torvalds typedef struct { 18182d70c103SNicholas Bellinger uint8_t entry_type; /* Entry type. */ 18192d70c103SNicholas Bellinger uint8_t entry_count; /* Entry count. */ 18202d70c103SNicholas Bellinger uint8_t sys_define; /* System defined. */ 18212d70c103SNicholas Bellinger uint8_t entry_status; /* Entry Status. */ 18222d70c103SNicholas Bellinger uint32_t handle; /* System defined handle */ 18232d70c103SNicholas Bellinger uint8_t data[52]; 18241da177e4SLinus Torvalds uint32_t signature; 18251da177e4SLinus Torvalds #define RESPONSE_PROCESSED 0xDEADDEAD /* Signature */ 18261da177e4SLinus Torvalds } response_t; 18271da177e4SLinus Torvalds 18282d70c103SNicholas Bellinger /* 18292d70c103SNicholas Bellinger * ISP queue - ATIO queue entry definition. 18302d70c103SNicholas Bellinger */ 18312d70c103SNicholas Bellinger struct atio { 18322d70c103SNicholas Bellinger uint8_t entry_type; /* Entry type. */ 18332d70c103SNicholas Bellinger uint8_t entry_count; /* Entry count. */ 18345f35509dSQuinn Tran __le16 attr_n_length; 18355f35509dSQuinn Tran uint8_t data[56]; 18362d70c103SNicholas Bellinger uint32_t signature; 18372d70c103SNicholas Bellinger #define ATIO_PROCESSED 0xDEADDEAD /* Signature */ 18382d70c103SNicholas Bellinger }; 18392d70c103SNicholas Bellinger 18401da177e4SLinus Torvalds typedef union { 184121038b09SBart Van Assche __le16 extended; 18421da177e4SLinus Torvalds struct { 18431da177e4SLinus Torvalds uint8_t reserved; 18441da177e4SLinus Torvalds uint8_t standard; 18451da177e4SLinus Torvalds } id; 18461da177e4SLinus Torvalds } target_id_t; 18471da177e4SLinus Torvalds 18481da177e4SLinus Torvalds #define SET_TARGET_ID(ha, to, from) \ 18491da177e4SLinus Torvalds do { \ 18501da177e4SLinus Torvalds if (HAS_EXTENDED_IDS(ha)) \ 18511da177e4SLinus Torvalds to.extended = cpu_to_le16(from); \ 18521da177e4SLinus Torvalds else \ 18531da177e4SLinus Torvalds to.id.standard = (uint8_t)from; \ 18541da177e4SLinus Torvalds } while (0) 18551da177e4SLinus Torvalds 18561da177e4SLinus Torvalds /* 18571da177e4SLinus Torvalds * ISP queue - command entry structure definition. 18581da177e4SLinus Torvalds */ 18591da177e4SLinus Torvalds #define COMMAND_TYPE 0x11 /* Command entry */ 18601da177e4SLinus Torvalds typedef struct { 18611da177e4SLinus Torvalds uint8_t entry_type; /* Entry type. */ 18621da177e4SLinus Torvalds uint8_t entry_count; /* Entry count. */ 18631da177e4SLinus Torvalds uint8_t sys_define; /* System defined. */ 18641da177e4SLinus Torvalds uint8_t entry_status; /* Entry Status. */ 18651da177e4SLinus Torvalds uint32_t handle; /* System handle. */ 18661da177e4SLinus Torvalds target_id_t target; /* SCSI ID */ 186721038b09SBart Van Assche __le16 lun; /* SCSI LUN */ 186821038b09SBart Van Assche __le16 control_flags; /* Control flags. */ 18691da177e4SLinus Torvalds #define CF_WRITE BIT_6 18701da177e4SLinus Torvalds #define CF_READ BIT_5 18711da177e4SLinus Torvalds #define CF_SIMPLE_TAG BIT_3 18721da177e4SLinus Torvalds #define CF_ORDERED_TAG BIT_2 18731da177e4SLinus Torvalds #define CF_HEAD_TAG BIT_1 18741da177e4SLinus Torvalds uint16_t reserved_1; 187521038b09SBart Van Assche __le16 timeout; /* Command timeout. */ 187621038b09SBart Van Assche __le16 dseg_count; /* Data segment count. */ 18771da177e4SLinus Torvalds uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */ 187821038b09SBart Van Assche __le32 byte_count; /* Total byte count. */ 187915b7a68cSBart Van Assche union { 188015b7a68cSBart Van Assche struct dsd32 dsd32[3]; 188115b7a68cSBart Van Assche struct dsd64 dsd64[2]; 188215b7a68cSBart Van Assche }; 18831da177e4SLinus Torvalds } cmd_entry_t; 18841da177e4SLinus Torvalds 18851da177e4SLinus Torvalds /* 18861da177e4SLinus Torvalds * ISP queue - 64-Bit addressing, command entry structure definition. 18871da177e4SLinus Torvalds */ 18881da177e4SLinus Torvalds #define COMMAND_A64_TYPE 0x19 /* Command A64 entry */ 18891da177e4SLinus Torvalds typedef struct { 18901da177e4SLinus Torvalds uint8_t entry_type; /* Entry type. */ 18911da177e4SLinus Torvalds uint8_t entry_count; /* Entry count. */ 18921da177e4SLinus Torvalds uint8_t sys_define; /* System defined. */ 18931da177e4SLinus Torvalds uint8_t entry_status; /* Entry Status. */ 18941da177e4SLinus Torvalds uint32_t handle; /* System handle. */ 18951da177e4SLinus Torvalds target_id_t target; /* SCSI ID */ 189621038b09SBart Van Assche __le16 lun; /* SCSI LUN */ 189721038b09SBart Van Assche __le16 control_flags; /* Control flags. */ 18981da177e4SLinus Torvalds uint16_t reserved_1; 189921038b09SBart Van Assche __le16 timeout; /* Command timeout. */ 190021038b09SBart Van Assche __le16 dseg_count; /* Data segment count. */ 19011da177e4SLinus Torvalds uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */ 19021da177e4SLinus Torvalds uint32_t byte_count; /* Total byte count. */ 190315b7a68cSBart Van Assche struct dsd64 dsd[2]; 19041da177e4SLinus Torvalds } cmd_a64_entry_t, request_t; 19051da177e4SLinus Torvalds 19061da177e4SLinus Torvalds /* 19071da177e4SLinus Torvalds * ISP queue - continuation entry structure definition. 19081da177e4SLinus Torvalds */ 19091da177e4SLinus Torvalds #define CONTINUE_TYPE 0x02 /* Continuation entry. */ 19101da177e4SLinus Torvalds typedef struct { 19111da177e4SLinus Torvalds uint8_t entry_type; /* Entry type. */ 19121da177e4SLinus Torvalds uint8_t entry_count; /* Entry count. */ 19131da177e4SLinus Torvalds uint8_t sys_define; /* System defined. */ 19141da177e4SLinus Torvalds uint8_t entry_status; /* Entry Status. */ 19151da177e4SLinus Torvalds uint32_t reserved; 191615b7a68cSBart Van Assche struct dsd32 dsd[7]; 19171da177e4SLinus Torvalds } cont_entry_t; 19181da177e4SLinus Torvalds 19191da177e4SLinus Torvalds /* 19201da177e4SLinus Torvalds * ISP queue - 64-Bit addressing, continuation entry structure definition. 19211da177e4SLinus Torvalds */ 19221da177e4SLinus Torvalds #define CONTINUE_A64_TYPE 0x0A /* Continuation A64 entry. */ 19231da177e4SLinus Torvalds typedef struct { 19241da177e4SLinus Torvalds uint8_t entry_type; /* Entry type. */ 19251da177e4SLinus Torvalds uint8_t entry_count; /* Entry count. */ 19261da177e4SLinus Torvalds uint8_t sys_define; /* System defined. */ 19271da177e4SLinus Torvalds uint8_t entry_status; /* Entry Status. */ 192815b7a68cSBart Van Assche struct dsd64 dsd[5]; 19291da177e4SLinus Torvalds } cont_a64_entry_t; 19301da177e4SLinus Torvalds 1931bad75002SArun Easi #define PO_MODE_DIF_INSERT 0 19329e522cd8SArun Easi #define PO_MODE_DIF_REMOVE 1 19339e522cd8SArun Easi #define PO_MODE_DIF_PASS 2 19349e522cd8SArun Easi #define PO_MODE_DIF_REPLACE 3 19359e522cd8SArun Easi #define PO_MODE_DIF_TCP_CKSUM 6 1936bad75002SArun Easi #define PO_ENABLE_INCR_GUARD_SEED BIT_3 1937bad75002SArun Easi #define PO_DISABLE_GUARD_CHECK BIT_4 1938f83adb61SQuinn Tran #define PO_DISABLE_INCR_REF_TAG BIT_5 1939f83adb61SQuinn Tran #define PO_DIS_HEADER_MODE BIT_7 1940f83adb61SQuinn Tran #define PO_ENABLE_DIF_BUNDLING BIT_8 1941f83adb61SQuinn Tran #define PO_DIS_FRAME_MODE BIT_9 1942f83adb61SQuinn Tran #define PO_DIS_VALD_APP_ESC BIT_10 /* Dis validation for escape tag/ffffh */ 1943f83adb61SQuinn Tran #define PO_DIS_VALD_APP_REF_ESC BIT_11 1944f83adb61SQuinn Tran 1945f83adb61SQuinn Tran #define PO_DIS_APP_TAG_REPL BIT_12 /* disable REG Tag replacement */ 1946f83adb61SQuinn Tran #define PO_DIS_REF_TAG_REPL BIT_13 1947f83adb61SQuinn Tran #define PO_DIS_APP_TAG_VALD BIT_14 /* disable REF Tag validation */ 1948f83adb61SQuinn Tran #define PO_DIS_REF_TAG_VALD BIT_15 1949f83adb61SQuinn Tran 1950bad75002SArun Easi /* 1951bad75002SArun Easi * ISP queue - 64-Bit addressing, continuation crc entry structure definition. 1952bad75002SArun Easi */ 1953bad75002SArun Easi struct crc_context { 1954bad75002SArun Easi uint32_t handle; /* System handle. */ 1955c7ee3bd4SQuinn Tran __le32 ref_tag; 1956c7ee3bd4SQuinn Tran __le16 app_tag; 1957bad75002SArun Easi uint8_t ref_tag_mask[4]; /* Validation/Replacement Mask*/ 1958bad75002SArun Easi uint8_t app_tag_mask[2]; /* Validation/Replacement Mask*/ 1959c7ee3bd4SQuinn Tran __le16 guard_seed; /* Initial Guard Seed */ 1960c7ee3bd4SQuinn Tran __le16 prot_opts; /* Requested Data Protection Mode */ 1961c7ee3bd4SQuinn Tran __le16 blk_size; /* Data size in bytes */ 196221038b09SBart Van Assche __le16 runt_blk_guard; /* Guard value for runt block (tape 1963bad75002SArun Easi * only) */ 1964c7ee3bd4SQuinn Tran __le32 byte_count; /* Total byte count/ total data 1965bad75002SArun Easi * transfer count */ 1966bad75002SArun Easi union { 1967bad75002SArun Easi struct { 1968bad75002SArun Easi uint32_t reserved_1; 1969bad75002SArun Easi uint16_t reserved_2; 1970bad75002SArun Easi uint16_t reserved_3; 1971bad75002SArun Easi uint32_t reserved_4; 19729e75b5e2SBart Van Assche struct dsd64 data_dsd[1]; 1973bad75002SArun Easi uint32_t reserved_5[2]; 1974bad75002SArun Easi uint32_t reserved_6; 1975bad75002SArun Easi } nobundling; 1976bad75002SArun Easi struct { 1977c7ee3bd4SQuinn Tran __le32 dif_byte_count; /* Total DIF byte 1978bad75002SArun Easi * count */ 1979bad75002SArun Easi uint16_t reserved_1; 1980c7ee3bd4SQuinn Tran __le16 dseg_count; /* Data segment count */ 1981bad75002SArun Easi uint32_t reserved_2; 19829e75b5e2SBart Van Assche struct dsd64 data_dsd[1]; 198315b7a68cSBart Van Assche struct dsd64 dif_dsd; 1984bad75002SArun Easi } bundling; 1985bad75002SArun Easi } u; 1986bad75002SArun Easi 1987bad75002SArun Easi struct fcp_cmnd fcp_cmnd; 1988bad75002SArun Easi dma_addr_t crc_ctx_dma; 1989bad75002SArun Easi /* List of DMA context transfers */ 1990bad75002SArun Easi struct list_head dsd_list; 1991bad75002SArun Easi 199250b81275SGiridhar Malavali /* List of DIF Bundling context DMA address */ 199350b81275SGiridhar Malavali struct list_head ldif_dsd_list; 199450b81275SGiridhar Malavali u8 no_ldif_dsd; 199550b81275SGiridhar Malavali 199650b81275SGiridhar Malavali struct list_head ldif_dma_hndl_list; 199750b81275SGiridhar Malavali u32 dif_bundl_len; 199850b81275SGiridhar Malavali u8 no_dif_bundl; 1999bad75002SArun Easi /* This structure should not exceed 512 bytes */ 2000bad75002SArun Easi }; 2001bad75002SArun Easi 2002bad75002SArun Easi #define CRC_CONTEXT_LEN_FW (offsetof(struct crc_context, fcp_cmnd.lun)) 2003bad75002SArun Easi #define CRC_CONTEXT_FCPCMND_OFF (offsetof(struct crc_context, fcp_cmnd.lun)) 2004bad75002SArun Easi 20051da177e4SLinus Torvalds /* 20061da177e4SLinus Torvalds * ISP queue - status entry structure definition. 20071da177e4SLinus Torvalds */ 20081da177e4SLinus Torvalds #define STATUS_TYPE 0x03 /* Status entry. */ 20091da177e4SLinus Torvalds typedef struct { 20101da177e4SLinus Torvalds uint8_t entry_type; /* Entry type. */ 20111da177e4SLinus Torvalds uint8_t entry_count; /* Entry count. */ 20121da177e4SLinus Torvalds uint8_t sys_define; /* System defined. */ 20131da177e4SLinus Torvalds uint8_t entry_status; /* Entry Status. */ 20141da177e4SLinus Torvalds uint32_t handle; /* System handle. */ 201521038b09SBart Van Assche __le16 scsi_status; /* SCSI status. */ 201621038b09SBart Van Assche __le16 comp_status; /* Completion status. */ 201721038b09SBart Van Assche __le16 state_flags; /* State flags. */ 201821038b09SBart Van Assche __le16 status_flags; /* Status flags. */ 201921038b09SBart Van Assche __le16 rsp_info_len; /* Response Info Length. */ 202021038b09SBart Van Assche __le16 req_sense_length; /* Request sense data length. */ 202121038b09SBart Van Assche __le32 residual_length; /* Residual transfer length. */ 20221da177e4SLinus Torvalds uint8_t rsp_info[8]; /* FCP response information. */ 20231da177e4SLinus Torvalds uint8_t req_sense_data[32]; /* Request sense data. */ 20241da177e4SLinus Torvalds } sts_entry_t; 20251da177e4SLinus Torvalds 20261da177e4SLinus Torvalds /* 20271da177e4SLinus Torvalds * Status entry entry status 20281da177e4SLinus Torvalds */ 20293d71644cSAndrew Vasquez #define RF_RQ_DMA_ERROR BIT_6 /* Request Queue DMA error. */ 20301da177e4SLinus Torvalds #define RF_INV_E_ORDER BIT_5 /* Invalid entry order. */ 20311da177e4SLinus Torvalds #define RF_INV_E_COUNT BIT_4 /* Invalid entry count. */ 20321da177e4SLinus Torvalds #define RF_INV_E_PARAM BIT_3 /* Invalid entry parameter. */ 20331da177e4SLinus Torvalds #define RF_INV_E_TYPE BIT_2 /* Invalid entry type. */ 20341da177e4SLinus Torvalds #define RF_BUSY BIT_1 /* Busy */ 20353d71644cSAndrew Vasquez #define RF_MASK (RF_RQ_DMA_ERROR | RF_INV_E_ORDER | RF_INV_E_COUNT | \ 20363d71644cSAndrew Vasquez RF_INV_E_PARAM | RF_INV_E_TYPE | RF_BUSY) 20373d71644cSAndrew Vasquez #define RF_MASK_24XX (RF_INV_E_ORDER | RF_INV_E_COUNT | RF_INV_E_PARAM | \ 20383d71644cSAndrew Vasquez RF_INV_E_TYPE) 20391da177e4SLinus Torvalds 20401da177e4SLinus Torvalds /* 20411da177e4SLinus Torvalds * Status entry SCSI status bit definitions. 20421da177e4SLinus Torvalds */ 20431da177e4SLinus Torvalds #define SS_MASK 0xfff /* Reserved bits BIT_12-BIT_15*/ 20441da177e4SLinus Torvalds #define SS_RESIDUAL_UNDER BIT_11 20451da177e4SLinus Torvalds #define SS_RESIDUAL_OVER BIT_10 20461da177e4SLinus Torvalds #define SS_SENSE_LEN_VALID BIT_9 20471da177e4SLinus Torvalds #define SS_RESPONSE_INFO_LEN_VALID BIT_8 2048df2e32c5SQuinn Tran #define SS_SCSI_STATUS_BYTE 0xff 20491da177e4SLinus Torvalds 20501da177e4SLinus Torvalds #define SS_RESERVE_CONFLICT (BIT_4 | BIT_3) 20511da177e4SLinus Torvalds #define SS_BUSY_CONDITION BIT_3 20521da177e4SLinus Torvalds #define SS_CONDITION_MET BIT_2 20531da177e4SLinus Torvalds #define SS_CHECK_CONDITION BIT_1 20541da177e4SLinus Torvalds 20551da177e4SLinus Torvalds /* 20561da177e4SLinus Torvalds * Status entry completion status 20571da177e4SLinus Torvalds */ 20581da177e4SLinus Torvalds #define CS_COMPLETE 0x0 /* No errors */ 20591da177e4SLinus Torvalds #define CS_INCOMPLETE 0x1 /* Incomplete transfer of cmd. */ 20601da177e4SLinus Torvalds #define CS_DMA 0x2 /* A DMA direction error. */ 20611da177e4SLinus Torvalds #define CS_TRANSPORT 0x3 /* Transport error. */ 20621da177e4SLinus Torvalds #define CS_RESET 0x4 /* SCSI bus reset occurred */ 20631da177e4SLinus Torvalds #define CS_ABORTED 0x5 /* System aborted command. */ 20641da177e4SLinus Torvalds #define CS_TIMEOUT 0x6 /* Timeout error. */ 20651da177e4SLinus Torvalds #define CS_DATA_OVERRUN 0x7 /* Data overrun. */ 2066bad75002SArun Easi #define CS_DIF_ERROR 0xC /* DIF error detected */ 20671da177e4SLinus Torvalds 20681da177e4SLinus Torvalds #define CS_DATA_UNDERRUN 0x15 /* Data Underrun. */ 20691da177e4SLinus Torvalds #define CS_QUEUE_FULL 0x1C /* Queue Full. */ 20701da177e4SLinus Torvalds #define CS_PORT_UNAVAILABLE 0x28 /* Port unavailable */ 20711da177e4SLinus Torvalds /* (selection timeout) */ 20721da177e4SLinus Torvalds #define CS_PORT_LOGGED_OUT 0x29 /* Port Logged Out */ 20731da177e4SLinus Torvalds #define CS_PORT_CONFIG_CHG 0x2A /* Port Configuration Changed */ 20741da177e4SLinus Torvalds #define CS_PORT_BUSY 0x2B /* Port Busy */ 20751da177e4SLinus Torvalds #define CS_COMPLETE_CHKCOND 0x30 /* Error? */ 2076f934c9d0SChad Dupuis #define CS_IOCB_ERROR 0x31 /* Generic error for IOCB request 2077f934c9d0SChad Dupuis failure */ 20781da177e4SLinus Torvalds #define CS_BAD_PAYLOAD 0x80 /* Driver defined */ 20791da177e4SLinus Torvalds #define CS_UNKNOWN 0x81 /* Driver defined */ 20801da177e4SLinus Torvalds #define CS_RETRY 0x82 /* Driver defined */ 20811da177e4SLinus Torvalds #define CS_LOOP_DOWN_ABORT 0x83 /* Driver defined */ 20821da177e4SLinus Torvalds 2083a9b6f722SSaurav Kashyap #define CS_BIDIR_RD_OVERRUN 0x700 2084a9b6f722SSaurav Kashyap #define CS_BIDIR_RD_WR_OVERRUN 0x707 2085a9b6f722SSaurav Kashyap #define CS_BIDIR_RD_OVERRUN_WR_UNDERRUN 0x715 2086a9b6f722SSaurav Kashyap #define CS_BIDIR_RD_UNDERRUN 0x1500 2087a9b6f722SSaurav Kashyap #define CS_BIDIR_RD_UNDERRUN_WR_OVERRUN 0x1507 2088a9b6f722SSaurav Kashyap #define CS_BIDIR_RD_WR_UNDERRUN 0x1515 2089a9b6f722SSaurav Kashyap #define CS_BIDIR_DMA 0x200 20901da177e4SLinus Torvalds /* 20911da177e4SLinus Torvalds * Status entry status flags 20921da177e4SLinus Torvalds */ 20931da177e4SLinus Torvalds #define SF_ABTS_TERMINATED BIT_10 20941da177e4SLinus Torvalds #define SF_LOGOUT_SENT BIT_13 20951da177e4SLinus Torvalds 20961da177e4SLinus Torvalds /* 20971da177e4SLinus Torvalds * ISP queue - status continuation entry structure definition. 20981da177e4SLinus Torvalds */ 20991da177e4SLinus Torvalds #define STATUS_CONT_TYPE 0x10 /* Status continuation entry. */ 21001da177e4SLinus Torvalds typedef struct { 21011da177e4SLinus Torvalds uint8_t entry_type; /* Entry type. */ 21021da177e4SLinus Torvalds uint8_t entry_count; /* Entry count. */ 21031da177e4SLinus Torvalds uint8_t sys_define; /* System defined. */ 21041da177e4SLinus Torvalds uint8_t entry_status; /* Entry Status. */ 21051da177e4SLinus Torvalds uint8_t data[60]; /* data */ 21061da177e4SLinus Torvalds } sts_cont_entry_t; 21071da177e4SLinus Torvalds 21081da177e4SLinus Torvalds /* 21091da177e4SLinus Torvalds * ISP queue - RIO Type 1 status entry (32 bit I/O entry handles) 21101da177e4SLinus Torvalds * structure definition. 21111da177e4SLinus Torvalds */ 21121da177e4SLinus Torvalds #define STATUS_TYPE_21 0x21 /* Status entry. */ 21131da177e4SLinus Torvalds typedef struct { 21141da177e4SLinus Torvalds uint8_t entry_type; /* Entry type. */ 21151da177e4SLinus Torvalds uint8_t entry_count; /* Entry count. */ 21161da177e4SLinus Torvalds uint8_t handle_count; /* Handle count. */ 21171da177e4SLinus Torvalds uint8_t entry_status; /* Entry Status. */ 21181da177e4SLinus Torvalds uint32_t handle[15]; /* System handles. */ 21191da177e4SLinus Torvalds } sts21_entry_t; 21201da177e4SLinus Torvalds 21211da177e4SLinus Torvalds /* 21221da177e4SLinus Torvalds * ISP queue - RIO Type 2 status entry (16 bit I/O entry handles) 21231da177e4SLinus Torvalds * structure definition. 21241da177e4SLinus Torvalds */ 21251da177e4SLinus Torvalds #define STATUS_TYPE_22 0x22 /* Status entry. */ 21261da177e4SLinus Torvalds typedef struct { 21271da177e4SLinus Torvalds uint8_t entry_type; /* Entry type. */ 21281da177e4SLinus Torvalds uint8_t entry_count; /* Entry count. */ 21291da177e4SLinus Torvalds uint8_t handle_count; /* Handle count. */ 21301da177e4SLinus Torvalds uint8_t entry_status; /* Entry Status. */ 21311da177e4SLinus Torvalds uint16_t handle[30]; /* System handles. */ 21321da177e4SLinus Torvalds } sts22_entry_t; 21331da177e4SLinus Torvalds 21341da177e4SLinus Torvalds /* 21351da177e4SLinus Torvalds * ISP queue - marker entry structure definition. 21361da177e4SLinus Torvalds */ 21371da177e4SLinus Torvalds #define MARKER_TYPE 0x04 /* Marker entry. */ 21381da177e4SLinus Torvalds typedef struct { 21391da177e4SLinus Torvalds uint8_t entry_type; /* Entry type. */ 21401da177e4SLinus Torvalds uint8_t entry_count; /* Entry count. */ 21411da177e4SLinus Torvalds uint8_t handle_count; /* Handle count. */ 21421da177e4SLinus Torvalds uint8_t entry_status; /* Entry Status. */ 21431da177e4SLinus Torvalds uint32_t sys_define_2; /* System defined. */ 21441da177e4SLinus Torvalds target_id_t target; /* SCSI ID */ 21451da177e4SLinus Torvalds uint8_t modifier; /* Modifier (7-0). */ 21461da177e4SLinus Torvalds #define MK_SYNC_ID_LUN 0 /* Synchronize ID/LUN */ 21471da177e4SLinus Torvalds #define MK_SYNC_ID 1 /* Synchronize ID */ 21481da177e4SLinus Torvalds #define MK_SYNC_ALL 2 /* Synchronize all ID/LUN */ 21491da177e4SLinus Torvalds #define MK_SYNC_LIP 3 /* Synchronize all ID/LUN, */ 21501da177e4SLinus Torvalds /* clear port changed, */ 21511da177e4SLinus Torvalds /* use sequence number. */ 21521da177e4SLinus Torvalds uint8_t reserved_1; 215321038b09SBart Van Assche __le16 sequence_number; /* Sequence number of event */ 215421038b09SBart Van Assche __le16 lun; /* SCSI LUN */ 21551da177e4SLinus Torvalds uint8_t reserved_2[48]; 21561da177e4SLinus Torvalds } mrk_entry_t; 21571da177e4SLinus Torvalds 21581da177e4SLinus Torvalds /* 21591da177e4SLinus Torvalds * ISP queue - Management Server entry structure definition. 21601da177e4SLinus Torvalds */ 21611da177e4SLinus Torvalds #define MS_IOCB_TYPE 0x29 /* Management Server IOCB entry */ 21621da177e4SLinus Torvalds typedef struct { 21631da177e4SLinus Torvalds uint8_t entry_type; /* Entry type. */ 21641da177e4SLinus Torvalds uint8_t entry_count; /* Entry count. */ 21651da177e4SLinus Torvalds uint8_t handle_count; /* Handle count. */ 21661da177e4SLinus Torvalds uint8_t entry_status; /* Entry Status. */ 21671da177e4SLinus Torvalds uint32_t handle1; /* System handle. */ 21681da177e4SLinus Torvalds target_id_t loop_id; 216921038b09SBart Van Assche __le16 status; 217021038b09SBart Van Assche __le16 control_flags; /* Control flags. */ 21711da177e4SLinus Torvalds uint16_t reserved2; 217221038b09SBart Van Assche __le16 timeout; 217321038b09SBart Van Assche __le16 cmd_dsd_count; 217421038b09SBart Van Assche __le16 total_dsd_count; 21751da177e4SLinus Torvalds uint8_t type; 21761da177e4SLinus Torvalds uint8_t r_ctl; 217721038b09SBart Van Assche __le16 rx_id; 21781da177e4SLinus Torvalds uint16_t reserved3; 21791da177e4SLinus Torvalds uint32_t handle2; 218021038b09SBart Van Assche __le32 rsp_bytecount; 218121038b09SBart Van Assche __le32 req_bytecount; 218215b7a68cSBart Van Assche struct dsd64 req_dsd; 218315b7a68cSBart Van Assche struct dsd64 rsp_dsd; 21841da177e4SLinus Torvalds } ms_iocb_entry_t; 21851da177e4SLinus Torvalds 21861da177e4SLinus Torvalds 21871da177e4SLinus Torvalds /* 21881da177e4SLinus Torvalds * ISP queue - Mailbox Command entry structure definition. 21891da177e4SLinus Torvalds */ 21901da177e4SLinus Torvalds #define MBX_IOCB_TYPE 0x39 21911da177e4SLinus Torvalds struct mbx_entry { 21921da177e4SLinus Torvalds uint8_t entry_type; 21931da177e4SLinus Torvalds uint8_t entry_count; 21941da177e4SLinus Torvalds uint8_t sys_define1; 21951da177e4SLinus Torvalds /* Use sys_define1 for source type */ 21961da177e4SLinus Torvalds #define SOURCE_SCSI 0x00 21971da177e4SLinus Torvalds #define SOURCE_IP 0x01 21981da177e4SLinus Torvalds #define SOURCE_VI 0x02 21991da177e4SLinus Torvalds #define SOURCE_SCTP 0x03 22001da177e4SLinus Torvalds #define SOURCE_MP 0x04 22011da177e4SLinus Torvalds #define SOURCE_MPIOCTL 0x05 22021da177e4SLinus Torvalds #define SOURCE_ASYNC_IOCB 0x07 22031da177e4SLinus Torvalds 22041da177e4SLinus Torvalds uint8_t entry_status; 22051da177e4SLinus Torvalds 22061da177e4SLinus Torvalds uint32_t handle; 22071da177e4SLinus Torvalds target_id_t loop_id; 22081da177e4SLinus Torvalds 220921038b09SBart Van Assche __le16 status; 221021038b09SBart Van Assche __le16 state_flags; 221121038b09SBart Van Assche __le16 status_flags; 22121da177e4SLinus Torvalds 22131da177e4SLinus Torvalds uint32_t sys_define2[2]; 22141da177e4SLinus Torvalds 221521038b09SBart Van Assche __le16 mb0; 221621038b09SBart Van Assche __le16 mb1; 221721038b09SBart Van Assche __le16 mb2; 221821038b09SBart Van Assche __le16 mb3; 221921038b09SBart Van Assche __le16 mb6; 222021038b09SBart Van Assche __le16 mb7; 222121038b09SBart Van Assche __le16 mb9; 222221038b09SBart Van Assche __le16 mb10; 22231da177e4SLinus Torvalds uint32_t reserved_2[2]; 22241da177e4SLinus Torvalds uint8_t node_name[WWN_SIZE]; 22251da177e4SLinus Torvalds uint8_t port_name[WWN_SIZE]; 22261da177e4SLinus Torvalds }; 22271da177e4SLinus Torvalds 22285d964837SQuinn Tran #ifndef IMMED_NOTIFY_TYPE 22295d964837SQuinn Tran #define IMMED_NOTIFY_TYPE 0x0D /* Immediate notify entry. */ 22305d964837SQuinn Tran /* 22315d964837SQuinn Tran * ISP queue - immediate notify entry structure definition. 22325d964837SQuinn Tran * This is sent by the ISP to the Target driver. 22335d964837SQuinn Tran * This IOCB would have report of events sent by the 22345d964837SQuinn Tran * initiator, that needs to be handled by the target 22355d964837SQuinn Tran * driver immediately. 22365d964837SQuinn Tran */ 22375d964837SQuinn Tran struct imm_ntfy_from_isp { 22385d964837SQuinn Tran uint8_t entry_type; /* Entry type. */ 22395d964837SQuinn Tran uint8_t entry_count; /* Entry count. */ 22405d964837SQuinn Tran uint8_t sys_define; /* System defined. */ 22415d964837SQuinn Tran uint8_t entry_status; /* Entry Status. */ 22425d964837SQuinn Tran union { 22435d964837SQuinn Tran struct { 224421038b09SBart Van Assche __le32 sys_define_2; /* System defined. */ 22455d964837SQuinn Tran target_id_t target; 224621038b09SBart Van Assche __le16 lun; 22475d964837SQuinn Tran uint8_t target_id; 22485d964837SQuinn Tran uint8_t reserved_1; 224921038b09SBart Van Assche __le16 status_modifier; 225021038b09SBart Van Assche __le16 status; 225121038b09SBart Van Assche __le16 task_flags; 225221038b09SBart Van Assche __le16 seq_id; 225321038b09SBart Van Assche __le16 srr_rx_id; 225421038b09SBart Van Assche __le32 srr_rel_offs; 225521038b09SBart Van Assche __le16 srr_ui; 22565d964837SQuinn Tran #define SRR_IU_DATA_IN 0x1 22575d964837SQuinn Tran #define SRR_IU_DATA_OUT 0x5 22585d964837SQuinn Tran #define SRR_IU_STATUS 0x7 225921038b09SBart Van Assche __le16 srr_ox_id; 22605d964837SQuinn Tran uint8_t reserved_2[28]; 22615d964837SQuinn Tran } isp2x; 22625d964837SQuinn Tran struct { 22635d964837SQuinn Tran uint32_t reserved; 226421038b09SBart Van Assche __le16 nport_handle; 22655d964837SQuinn Tran uint16_t reserved_2; 226621038b09SBart Van Assche __le16 flags; 22675d964837SQuinn Tran #define NOTIFY24XX_FLAGS_GLOBAL_TPRLO BIT_1 22685d964837SQuinn Tran #define NOTIFY24XX_FLAGS_PUREX_IOCB BIT_0 226921038b09SBart Van Assche __le16 srr_rx_id; 227021038b09SBart Van Assche __le16 status; 22715d964837SQuinn Tran uint8_t status_subcode; 22725d964837SQuinn Tran uint8_t fw_handle; 227321038b09SBart Van Assche __le32 exchange_address; 227421038b09SBart Van Assche __le32 srr_rel_offs; 227521038b09SBart Van Assche __le16 srr_ui; 227621038b09SBart Van Assche __le16 srr_ox_id; 22775d964837SQuinn Tran union { 22785d964837SQuinn Tran struct { 22795d964837SQuinn Tran uint8_t node_name[8]; 22805d964837SQuinn Tran } plogi; /* PLOGI/ADISC/PDISC */ 22815d964837SQuinn Tran struct { 22825d964837SQuinn Tran /* PRLI word 3 bit 0-15 */ 228321038b09SBart Van Assche __le16 wd3_lo; 22845d964837SQuinn Tran uint8_t resv0[6]; 22855d964837SQuinn Tran } prli; 22865d964837SQuinn Tran struct { 22875d964837SQuinn Tran uint8_t port_id[3]; 22885d964837SQuinn Tran uint8_t resv1; 228921038b09SBart Van Assche __le16 nport_handle; 22905d964837SQuinn Tran uint16_t resv2; 22915d964837SQuinn Tran } req_els; 22925d964837SQuinn Tran } u; 22935d964837SQuinn Tran uint8_t port_name[8]; 22945d964837SQuinn Tran uint8_t resv3[3]; 22955d964837SQuinn Tran uint8_t vp_index; 22965d964837SQuinn Tran uint32_t reserved_5; 22975d964837SQuinn Tran uint8_t port_id[3]; 22985d964837SQuinn Tran uint8_t reserved_6; 22995d964837SQuinn Tran } isp24; 23005d964837SQuinn Tran } u; 23015d964837SQuinn Tran uint16_t reserved_7; 230221038b09SBart Van Assche __le16 ox_id; 23035d964837SQuinn Tran } __packed; 23045d964837SQuinn Tran #endif 23055d964837SQuinn Tran 23061da177e4SLinus Torvalds /* 23071da177e4SLinus Torvalds * ISP request and response queue entry sizes 23081da177e4SLinus Torvalds */ 23091da177e4SLinus Torvalds #define RESPONSE_ENTRY_SIZE (sizeof(response_t)) 23101da177e4SLinus Torvalds #define REQUEST_ENTRY_SIZE (sizeof(request_t)) 23111da177e4SLinus Torvalds 23121da177e4SLinus Torvalds 23131da177e4SLinus Torvalds 23141da177e4SLinus Torvalds /* 23151da177e4SLinus Torvalds * Switch info gathering structure. 23161da177e4SLinus Torvalds */ 23171da177e4SLinus Torvalds typedef struct { 23181da177e4SLinus Torvalds port_id_t d_id; 23191da177e4SLinus Torvalds uint8_t node_name[WWN_SIZE]; 23201da177e4SLinus Torvalds uint8_t port_name[WWN_SIZE]; 2321d8b45213SAndrew Vasquez uint8_t fabric_port_name[WWN_SIZE]; 2322d8b45213SAndrew Vasquez uint16_t fp_speed; 2323e8c72ba5SChad Dupuis uint8_t fc4_type; 232484ed362aSMichael Hernandez uint8_t fc4_features; 23251da177e4SLinus Torvalds } sw_info_t; 23261da177e4SLinus Torvalds 2327e8c72ba5SChad Dupuis /* FCP-4 types */ 2328e8c72ba5SChad Dupuis #define FC4_TYPE_FCP_SCSI 0x08 232933b28357SQuinn Tran #define FC4_TYPE_NVME 0x28 2330e8c72ba5SChad Dupuis #define FC4_TYPE_OTHER 0x0 2331e8c72ba5SChad Dupuis #define FC4_TYPE_UNKNOWN 0xff 2332e8c72ba5SChad Dupuis 2333726b8548SQuinn Tran /* mailbox command 4G & above */ 2334726b8548SQuinn Tran struct mbx_24xx_entry { 2335726b8548SQuinn Tran uint8_t entry_type; 2336726b8548SQuinn Tran uint8_t entry_count; 2337726b8548SQuinn Tran uint8_t sys_define1; 2338726b8548SQuinn Tran uint8_t entry_status; 2339726b8548SQuinn Tran uint32_t handle; 2340726b8548SQuinn Tran uint16_t mb[28]; 2341726b8548SQuinn Tran }; 2342726b8548SQuinn Tran 2343726b8548SQuinn Tran #define IOCB_SIZE 64 2344726b8548SQuinn Tran 23451da177e4SLinus Torvalds /* 23461da177e4SLinus Torvalds * Fibre channel port type. 23471da177e4SLinus Torvalds */ 23481da177e4SLinus Torvalds typedef enum { 23491da177e4SLinus Torvalds FCT_UNKNOWN, 23501da177e4SLinus Torvalds FCT_RSCN, 23511da177e4SLinus Torvalds FCT_SWITCH, 23521da177e4SLinus Torvalds FCT_BROADCAST, 23531da177e4SLinus Torvalds FCT_INITIATOR, 2354a5d42f4cSDuane Grigsby FCT_TARGET, 2355a6a6d058SHannes Reinecke FCT_NVME_INITIATOR = 0x10, 2356a6a6d058SHannes Reinecke FCT_NVME_TARGET = 0x20, 2357a6a6d058SHannes Reinecke FCT_NVME_DISCOVERY = 0x40, 2358a6a6d058SHannes Reinecke FCT_NVME = 0xf0, 23591da177e4SLinus Torvalds } fc_port_type_t; 23601da177e4SLinus Torvalds 2361726b8548SQuinn Tran enum qla_sess_deletion { 2362726b8548SQuinn Tran QLA_SESS_DELETION_NONE = 0, 2363726b8548SQuinn Tran QLA_SESS_DELETION_IN_PROGRESS, 2364726b8548SQuinn Tran QLA_SESS_DELETED, 2365726b8548SQuinn Tran }; 2366726b8548SQuinn Tran 23675d964837SQuinn Tran enum qlt_plogi_link_t { 23685d964837SQuinn Tran QLT_PLOGI_LINK_SAME_WWN, 23695d964837SQuinn Tran QLT_PLOGI_LINK_CONFLICT, 23705d964837SQuinn Tran QLT_PLOGI_LINK_MAX 23715d964837SQuinn Tran }; 23725d964837SQuinn Tran 23735d964837SQuinn Tran struct qlt_plogi_ack_t { 23745d964837SQuinn Tran struct list_head list; 23755d964837SQuinn Tran struct imm_ntfy_from_isp iocb; 23765d964837SQuinn Tran port_id_t id; 23775d964837SQuinn Tran int ref_count; 2378726b8548SQuinn Tran void *fcport; 2379726b8548SQuinn Tran }; 2380726b8548SQuinn Tran 2381726b8548SQuinn Tran struct ct_sns_desc { 2382726b8548SQuinn Tran struct ct_sns_pkt *ct_sns; 2383726b8548SQuinn Tran dma_addr_t ct_sns_dma; 2384726b8548SQuinn Tran }; 2385726b8548SQuinn Tran 2386726b8548SQuinn Tran enum discovery_state { 2387726b8548SQuinn Tran DSC_DELETED, 2388a4239945SQuinn Tran DSC_GNN_ID, 2389726b8548SQuinn Tran DSC_GNL, 2390726b8548SQuinn Tran DSC_LOGIN_PEND, 2391726b8548SQuinn Tran DSC_LOGIN_FAILED, 2392726b8548SQuinn Tran DSC_GPDB, 2393726b8548SQuinn Tran DSC_UPD_FCPORT, 2394726b8548SQuinn Tran DSC_LOGIN_COMPLETE, 2395f13515acSQuinn Tran DSC_ADISC, 2396726b8548SQuinn Tran DSC_DELETE_PEND, 2397726b8548SQuinn Tran }; 2398726b8548SQuinn Tran 2399726b8548SQuinn Tran enum login_state { /* FW control Target side */ 2400726b8548SQuinn Tran DSC_LS_LLIOCB_SENT = 2, 2401726b8548SQuinn Tran DSC_LS_PLOGI_PEND, 2402726b8548SQuinn Tran DSC_LS_PLOGI_COMP, 2403726b8548SQuinn Tran DSC_LS_PRLI_PEND, 2404726b8548SQuinn Tran DSC_LS_PRLI_COMP, 2405726b8548SQuinn Tran DSC_LS_PORT_UNAVAIL, 2406726b8548SQuinn Tran DSC_LS_PRLO_PEND = 9, 2407726b8548SQuinn Tran DSC_LS_LOGO_PEND, 2408726b8548SQuinn Tran }; 2409726b8548SQuinn Tran 241041dc529aSQuinn Tran enum rscn_addr_format { 241141dc529aSQuinn Tran RSCN_PORT_ADDR, 241241dc529aSQuinn Tran RSCN_AREA_ADDR, 241341dc529aSQuinn Tran RSCN_DOM_ADDR, 241441dc529aSQuinn Tran RSCN_FAB_ADDR, 241541dc529aSQuinn Tran }; 241641dc529aSQuinn Tran 24171da177e4SLinus Torvalds /* 24181da177e4SLinus Torvalds * Fibre channel port structure. 24191da177e4SLinus Torvalds */ 24201da177e4SLinus Torvalds typedef struct fc_port { 24211da177e4SLinus Torvalds struct list_head list; 24227b867cf7SAnirban Chakraborty struct scsi_qla_host *vha; 24231da177e4SLinus Torvalds 24241da177e4SLinus Torvalds uint8_t node_name[WWN_SIZE]; 24251da177e4SLinus Torvalds uint8_t port_name[WWN_SIZE]; 24261da177e4SLinus Torvalds port_id_t d_id; 24271da177e4SLinus Torvalds uint16_t loop_id; 24281da177e4SLinus Torvalds uint16_t old_loop_id; 24291da177e4SLinus Torvalds 24305d964837SQuinn Tran unsigned int conf_compl_supported:1; 24315d964837SQuinn Tran unsigned int deleted:2; 24321ae634ebSQuinn Tran unsigned int free_pending:1; 24335d964837SQuinn Tran unsigned int local:1; 24345d964837SQuinn Tran unsigned int logout_on_delete:1; 2435726b8548SQuinn Tran unsigned int logo_ack_needed:1; 24365d964837SQuinn Tran unsigned int keep_nport_handle:1; 24375d964837SQuinn Tran unsigned int send_els_logo:1; 2438726b8548SQuinn Tran unsigned int login_pause:1; 2439726b8548SQuinn Tran unsigned int login_succ:1; 2440c0c462c8SDuane Grigsby unsigned int query:1; 2441a4239945SQuinn Tran unsigned int id_changed:1; 2442cb873ba4SQuinn Tran unsigned int scan_needed:1; 24437f2a398dSQuinn Tran unsigned int n2n_flag:1; 244486196a8fSQuinn Tran unsigned int explicit_logout:1; 24458aaac2d7SQuinn Tran unsigned int prli_pend_timer:1; 24465d964837SQuinn Tran 24475621b0ddShimanshu.madhani@cavium.com struct completion nvme_del_done; 2448a5d42f4cSDuane Grigsby uint32_t nvme_prli_service_param; 2449a5d42f4cSDuane Grigsby #define NVME_PRLI_SP_CONF BIT_7 2450a5d42f4cSDuane Grigsby #define NVME_PRLI_SP_INITIATOR BIT_5 2451a5d42f4cSDuane Grigsby #define NVME_PRLI_SP_TARGET BIT_4 2452a5d42f4cSDuane Grigsby #define NVME_PRLI_SP_DISCOVERY BIT_3 245303aaa89fSDarren Trapp #define NVME_PRLI_SP_FIRST_BURST BIT_0 2454a5d42f4cSDuane Grigsby uint8_t nvme_flag; 245503aaa89fSDarren Trapp uint32_t nvme_first_burst_size; 2456a5d42f4cSDuane Grigsby #define NVME_FLAG_REGISTERED 4 24579dd9686bSDarren Trapp #define NVME_FLAG_DELETING 2 2458870fe24fSDarren Trapp #define NVME_FLAG_RESETTING 1 2459a5d42f4cSDuane Grigsby 2460726b8548SQuinn Tran struct fc_port *conflict; 24615d964837SQuinn Tran unsigned char logout_completed; 24625d964837SQuinn Tran int generation; 24635d964837SQuinn Tran 24645d964837SQuinn Tran struct se_session *se_sess; 24655d964837SQuinn Tran struct kref sess_kref; 24665d964837SQuinn Tran struct qla_tgt *tgt; 24675d964837SQuinn Tran unsigned long expires; 24685d964837SQuinn Tran struct list_head del_list_entry; 24695d964837SQuinn Tran struct work_struct free_work; 2470cd4ed6b4SQuinn Tran struct work_struct reg_work; 2471cd4ed6b4SQuinn Tran uint64_t jiffies_at_registration; 24728aaac2d7SQuinn Tran unsigned long prli_expired; 24735d964837SQuinn Tran struct qlt_plogi_ack_t *plogi_link[QLT_PLOGI_LINK_MAX]; 24745d964837SQuinn Tran 24758ae6d9c7SGiridhar Malavali uint16_t tgt_id; 24768ae6d9c7SGiridhar Malavali uint16_t old_tgt_id; 2477cd4ed6b4SQuinn Tran uint16_t sec_since_registration; 24788ae6d9c7SGiridhar Malavali 247909ff701aSSarang Radke uint8_t fcp_prio; 248009ff701aSSarang Radke 2481d8b45213SAndrew Vasquez uint8_t fabric_port_name[WWN_SIZE]; 2482d8b45213SAndrew Vasquez uint16_t fp_speed; 2483d8b45213SAndrew Vasquez 24841da177e4SLinus Torvalds fc_port_type_t port_type; 24851da177e4SLinus Torvalds 24861da177e4SLinus Torvalds atomic_t state; 24871da177e4SLinus Torvalds uint32_t flags; 24881da177e4SLinus Torvalds 24891da177e4SLinus Torvalds int login_retry; 24901da177e4SLinus Torvalds 2491d97994dcSandrew.vasquez@qlogic.com struct fc_rport *rport, *drport; 2492ad3e0edaSAndrew Vasquez u32 supported_classes; 2493df7baa50SAndrew Vasquez 2494e8c72ba5SChad Dupuis uint8_t fc4_type; 249584ed362aSMichael Hernandez uint8_t fc4_features; 2496b3b02e6eSArun Easi uint8_t scan_state; 24978ae6d9c7SGiridhar Malavali 24988ae6d9c7SGiridhar Malavali unsigned long last_queue_full; 24998ae6d9c7SGiridhar Malavali unsigned long last_ramp_up; 25008ae6d9c7SGiridhar Malavali 25018ae6d9c7SGiridhar Malavali uint16_t port_id; 2502e05fe292SChad Dupuis 2503a5d42f4cSDuane Grigsby struct nvme_fc_remote_port *nvme_remote_port; 2504a5d42f4cSDuane Grigsby 2505e05fe292SChad Dupuis unsigned long retry_delay_timestamp; 2506a6ca8878SAlexei Potashnik struct qla_tgt_sess *tgt_session; 2507726b8548SQuinn Tran struct ct_sns_desc ct_desc; 2508726b8548SQuinn Tran enum discovery_state disc_state; 250927258a57SShyam Sundar atomic_t shadow_disc_state; 2510cd4ed6b4SQuinn Tran enum discovery_state next_disc_state; 2511726b8548SQuinn Tran enum login_state fw_login_state; 25128777e431SQuinn Tran unsigned long dm_login_expire; 25135b33469aSQuinn Tran unsigned long plogi_nack_done_deadline; 25145b33469aSQuinn Tran 2515726b8548SQuinn Tran u32 login_gen, last_login_gen; 2516726b8548SQuinn Tran u32 rscn_gen, last_rscn_gen; 2517726b8548SQuinn Tran u32 chip_reset; 2518726b8548SQuinn Tran struct list_head gnl_entry; 2519726b8548SQuinn Tran struct work_struct del_work; 2520726b8548SQuinn Tran u8 iocb[IOCB_SIZE]; 2521c0c462c8SDuane Grigsby u8 current_login_state; 2522c0c462c8SDuane Grigsby u8 last_login_state; 25238777e431SQuinn Tran u16 n2n_link_reset_cnt; 25248777e431SQuinn Tran u16 n2n_chip_reset; 25251da177e4SLinus Torvalds } fc_port_t; 25261da177e4SLinus Torvalds 2527a10c8803SMartin Wilck enum { 2528a10c8803SMartin Wilck FC4_PRIORITY_NVME = 1, 2529a10c8803SMartin Wilck FC4_PRIORITY_FCP = 2, 2530a10c8803SMartin Wilck }; 253184ed362aSMichael Hernandez 2532726b8548SQuinn Tran #define QLA_FCPORT_SCAN 1 2533726b8548SQuinn Tran #define QLA_FCPORT_FOUND 2 2534726b8548SQuinn Tran 2535726b8548SQuinn Tran struct event_arg { 2536726b8548SQuinn Tran fc_port_t *fcport; 2537726b8548SQuinn Tran srb_t *sp; 2538726b8548SQuinn Tran port_id_t id; 2539726b8548SQuinn Tran u16 data[2], rc; 2540726b8548SQuinn Tran u8 port_name[WWN_SIZE]; 2541726b8548SQuinn Tran u32 iop[2]; 2542726b8548SQuinn Tran }; 2543726b8548SQuinn Tran 25448ae6d9c7SGiridhar Malavali #include "qla_mr.h" 25458ae6d9c7SGiridhar Malavali 25461da177e4SLinus Torvalds /* 25471da177e4SLinus Torvalds * Fibre channel port/lun states. 25481da177e4SLinus Torvalds */ 25491da177e4SLinus Torvalds #define FCS_UNCONFIGURED 1 25501da177e4SLinus Torvalds #define FCS_DEVICE_DEAD 2 25511da177e4SLinus Torvalds #define FCS_DEVICE_LOST 3 25521da177e4SLinus Torvalds #define FCS_ONLINE 4 25531da177e4SLinus Torvalds 2554c4dc7cd3SBart Van Assche extern const char *const port_state_str[5]; 2555ec426e10SChad Dupuis 255627258a57SShyam Sundar static const char * const port_dstate_str[] = { 255727258a57SShyam Sundar "DELETED", 255827258a57SShyam Sundar "GNN_ID", 255927258a57SShyam Sundar "GNL", 256027258a57SShyam Sundar "LOGIN_PEND", 256127258a57SShyam Sundar "LOGIN_FAILED", 256227258a57SShyam Sundar "GPDB", 256327258a57SShyam Sundar "UPD_FCPORT", 256427258a57SShyam Sundar "LOGIN_COMPLETE", 256527258a57SShyam Sundar "ADISC", 256627258a57SShyam Sundar "DELETE_PEND" 256727258a57SShyam Sundar }; 256827258a57SShyam Sundar 25691da177e4SLinus Torvalds /* 25701da177e4SLinus Torvalds * FC port flags. 25711da177e4SLinus Torvalds */ 25721da177e4SLinus Torvalds #define FCF_FABRIC_DEVICE BIT_0 25731da177e4SLinus Torvalds #define FCF_LOGIN_NEEDED BIT_1 2574f08b7251SAndrew Vasquez #define FCF_FCP2_DEVICE BIT_2 25755ff1d584SAndrew Vasquez #define FCF_ASYNC_SENT BIT_3 25762d70c103SNicholas Bellinger #define FCF_CONF_COMP_SUPPORTED BIT_4 25776d674927SQuinn Tran #define FCF_ASYNC_ACTIVE BIT_5 25781da177e4SLinus Torvalds 25791da177e4SLinus Torvalds /* No loop ID flag. */ 25801da177e4SLinus Torvalds #define FC_NO_LOOP_ID 0x1000 25811da177e4SLinus Torvalds 25821da177e4SLinus Torvalds /* 25831da177e4SLinus Torvalds * FC-CT interface 25841da177e4SLinus Torvalds * 25851da177e4SLinus Torvalds * NOTE: All structures are big-endian in form. 25861da177e4SLinus Torvalds */ 25871da177e4SLinus Torvalds 25881da177e4SLinus Torvalds #define CT_REJECT_RESPONSE 0x8001 25891da177e4SLinus Torvalds #define CT_ACCEPT_RESPONSE 0x8002 25904346b149SAndrew Vasquez #define CT_REASON_INVALID_COMMAND_CODE 0x01 2591cca5335cSAndrew Vasquez #define CT_REASON_CANNOT_PERFORM 0x09 25923fe7cfb9SAndrew Vasquez #define CT_REASON_COMMAND_UNSUPPORTED 0x0b 2593cca5335cSAndrew Vasquez #define CT_EXPL_ALREADY_REGISTERED 0x10 2594df57cabaSHimanshu Madhani #define CT_EXPL_HBA_ATTR_NOT_REGISTERED 0x11 2595df57cabaSHimanshu Madhani #define CT_EXPL_MULTIPLE_HBA_ATTR 0x12 2596df57cabaSHimanshu Madhani #define CT_EXPL_INVALID_HBA_BLOCK_LENGTH 0x13 2597df57cabaSHimanshu Madhani #define CT_EXPL_MISSING_REQ_HBA_ATTR 0x14 2598df57cabaSHimanshu Madhani #define CT_EXPL_PORT_NOT_REGISTERED_ 0x15 2599df57cabaSHimanshu Madhani #define CT_EXPL_MISSING_HBA_ID_PORT_LIST 0x16 2600df57cabaSHimanshu Madhani #define CT_EXPL_HBA_NOT_REGISTERED 0x17 2601df57cabaSHimanshu Madhani #define CT_EXPL_PORT_ATTR_NOT_REGISTERED 0x20 2602df57cabaSHimanshu Madhani #define CT_EXPL_PORT_NOT_REGISTERED 0x21 2603df57cabaSHimanshu Madhani #define CT_EXPL_MULTIPLE_PORT_ATTR 0x22 2604df57cabaSHimanshu Madhani #define CT_EXPL_INVALID_PORT_BLOCK_LENGTH 0x23 26051da177e4SLinus Torvalds 26061da177e4SLinus Torvalds #define NS_N_PORT_TYPE 0x01 26071da177e4SLinus Torvalds #define NS_NL_PORT_TYPE 0x02 26081da177e4SLinus Torvalds #define NS_NX_PORT_TYPE 0x7F 26091da177e4SLinus Torvalds 26101da177e4SLinus Torvalds #define GA_NXT_CMD 0x100 26111da177e4SLinus Torvalds #define GA_NXT_REQ_SIZE (16 + 4) 26121da177e4SLinus Torvalds #define GA_NXT_RSP_SIZE (16 + 620) 26131da177e4SLinus Torvalds 2614a4239945SQuinn Tran #define GPN_FT_CMD 0x172 2615a4239945SQuinn Tran #define GPN_FT_REQ_SIZE (16 + 4) 2616a4239945SQuinn Tran #define GNN_FT_CMD 0x173 2617a4239945SQuinn Tran #define GNN_FT_REQ_SIZE (16 + 4) 2618a4239945SQuinn Tran 26191da177e4SLinus Torvalds #define GID_PT_CMD 0x1A1 26201da177e4SLinus Torvalds #define GID_PT_REQ_SIZE (16 + 4) 26211da177e4SLinus Torvalds 26221da177e4SLinus Torvalds #define GPN_ID_CMD 0x112 26231da177e4SLinus Torvalds #define GPN_ID_REQ_SIZE (16 + 4) 26241da177e4SLinus Torvalds #define GPN_ID_RSP_SIZE (16 + 8) 26251da177e4SLinus Torvalds 26261da177e4SLinus Torvalds #define GNN_ID_CMD 0x113 26271da177e4SLinus Torvalds #define GNN_ID_REQ_SIZE (16 + 4) 26281da177e4SLinus Torvalds #define GNN_ID_RSP_SIZE (16 + 8) 26291da177e4SLinus Torvalds 26301da177e4SLinus Torvalds #define GFT_ID_CMD 0x117 26311da177e4SLinus Torvalds #define GFT_ID_REQ_SIZE (16 + 4) 26321da177e4SLinus Torvalds #define GFT_ID_RSP_SIZE (16 + 32) 26331da177e4SLinus Torvalds 2634726b8548SQuinn Tran #define GID_PN_CMD 0x121 2635726b8548SQuinn Tran #define GID_PN_REQ_SIZE (16 + 8) 2636726b8548SQuinn Tran #define GID_PN_RSP_SIZE (16 + 4) 2637726b8548SQuinn Tran 26381da177e4SLinus Torvalds #define RFT_ID_CMD 0x217 26391da177e4SLinus Torvalds #define RFT_ID_REQ_SIZE (16 + 4 + 32) 26401da177e4SLinus Torvalds #define RFT_ID_RSP_SIZE 16 26411da177e4SLinus Torvalds 26421da177e4SLinus Torvalds #define RFF_ID_CMD 0x21F 26431da177e4SLinus Torvalds #define RFF_ID_REQ_SIZE (16 + 4 + 2 + 1 + 1) 26441da177e4SLinus Torvalds #define RFF_ID_RSP_SIZE 16 26451da177e4SLinus Torvalds 26461da177e4SLinus Torvalds #define RNN_ID_CMD 0x213 26471da177e4SLinus Torvalds #define RNN_ID_REQ_SIZE (16 + 4 + 8) 26481da177e4SLinus Torvalds #define RNN_ID_RSP_SIZE 16 26491da177e4SLinus Torvalds 26501da177e4SLinus Torvalds #define RSNN_NN_CMD 0x239 26511da177e4SLinus Torvalds #define RSNN_NN_REQ_SIZE (16 + 8 + 1 + 255) 26521da177e4SLinus Torvalds #define RSNN_NN_RSP_SIZE 16 26531da177e4SLinus Torvalds 2654d8b45213SAndrew Vasquez #define GFPN_ID_CMD 0x11C 2655d8b45213SAndrew Vasquez #define GFPN_ID_REQ_SIZE (16 + 4) 2656d8b45213SAndrew Vasquez #define GFPN_ID_RSP_SIZE (16 + 8) 2657d8b45213SAndrew Vasquez 2658d8b45213SAndrew Vasquez #define GPSC_CMD 0x127 2659d8b45213SAndrew Vasquez #define GPSC_REQ_SIZE (16 + 8) 2660d8b45213SAndrew Vasquez #define GPSC_RSP_SIZE (16 + 2 + 2) 2661d8b45213SAndrew Vasquez 2662e8c72ba5SChad Dupuis #define GFF_ID_CMD 0x011F 2663e8c72ba5SChad Dupuis #define GFF_ID_REQ_SIZE (16 + 4) 2664e8c72ba5SChad Dupuis #define GFF_ID_RSP_SIZE (16 + 128) 2665d8b45213SAndrew Vasquez 2666cca5335cSAndrew Vasquez /* 266752bfb089SJoe Carnuccio * FDMI HBA attribute types. 2668cca5335cSAndrew Vasquez */ 266952bfb089SJoe Carnuccio #define FDMI1_HBA_ATTR_COUNT 9 267052bfb089SJoe Carnuccio #define FDMI2_HBA_ATTR_COUNT 17 267152bfb089SJoe Carnuccio 2672df57cabaSHimanshu Madhani #define FDMI_HBA_NODE_NAME 0x1 2673df57cabaSHimanshu Madhani #define FDMI_HBA_MANUFACTURER 0x2 2674df57cabaSHimanshu Madhani #define FDMI_HBA_SERIAL_NUMBER 0x3 2675df57cabaSHimanshu Madhani #define FDMI_HBA_MODEL 0x4 2676df57cabaSHimanshu Madhani #define FDMI_HBA_MODEL_DESCRIPTION 0x5 2677df57cabaSHimanshu Madhani #define FDMI_HBA_HARDWARE_VERSION 0x6 2678df57cabaSHimanshu Madhani #define FDMI_HBA_DRIVER_VERSION 0x7 2679df57cabaSHimanshu Madhani #define FDMI_HBA_OPTION_ROM_VERSION 0x8 2680df57cabaSHimanshu Madhani #define FDMI_HBA_FIRMWARE_VERSION 0x9 2681cca5335cSAndrew Vasquez #define FDMI_HBA_OS_NAME_AND_VERSION 0xa 2682cca5335cSAndrew Vasquez #define FDMI_HBA_MAXIMUM_CT_PAYLOAD_LENGTH 0xb 268352bfb089SJoe Carnuccio 2684df57cabaSHimanshu Madhani #define FDMI_HBA_NODE_SYMBOLIC_NAME 0xc 268552bfb089SJoe Carnuccio #define FDMI_HBA_VENDOR_SPECIFIC_INFO 0xd 2686df57cabaSHimanshu Madhani #define FDMI_HBA_NUM_PORTS 0xe 2687df57cabaSHimanshu Madhani #define FDMI_HBA_FABRIC_NAME 0xf 2688df57cabaSHimanshu Madhani #define FDMI_HBA_BOOT_BIOS_NAME 0x10 268952bfb089SJoe Carnuccio #define FDMI_HBA_VENDOR_IDENTIFIER 0xe0 2690cca5335cSAndrew Vasquez 2691cca5335cSAndrew Vasquez struct ct_fdmi_hba_attr { 269221038b09SBart Van Assche __be16 type; 269321038b09SBart Van Assche __be16 len; 2694cca5335cSAndrew Vasquez union { 2695cca5335cSAndrew Vasquez uint8_t node_name[WWN_SIZE]; 2696df57cabaSHimanshu Madhani uint8_t manufacturer[64]; 2697df57cabaSHimanshu Madhani uint8_t serial_num[32]; 2698dd83cb2cSHimanshu Madhani uint8_t model[16+1]; 2699cca5335cSAndrew Vasquez uint8_t model_desc[80]; 2700df57cabaSHimanshu Madhani uint8_t hw_version[32]; 2701cca5335cSAndrew Vasquez uint8_t driver_version[32]; 2702cca5335cSAndrew Vasquez uint8_t orom_version[16]; 2703df57cabaSHimanshu Madhani uint8_t fw_version[32]; 2704cca5335cSAndrew Vasquez uint8_t os_version[128]; 270521038b09SBart Van Assche __be32 max_ct_len; 2706cca5335cSAndrew Vasquez 2707df57cabaSHimanshu Madhani uint8_t sym_name[256]; 270821038b09SBart Van Assche __be32 vendor_specific_info; 270921038b09SBart Van Assche __be32 num_ports; 2710df57cabaSHimanshu Madhani uint8_t fabric_name[WWN_SIZE]; 2711df57cabaSHimanshu Madhani uint8_t bios_name[32]; 2712577419f7SColin Ian King uint8_t vendor_identifier[8]; 2713df57cabaSHimanshu Madhani } a; 2714df57cabaSHimanshu Madhani }; 2715df57cabaSHimanshu Madhani 271652bfb089SJoe Carnuccio struct ct_fdmi1_hba_attributes { 271721038b09SBart Van Assche __be32 count; 271852bfb089SJoe Carnuccio struct ct_fdmi_hba_attr entry[FDMI1_HBA_ATTR_COUNT]; 271952bfb089SJoe Carnuccio }; 272052bfb089SJoe Carnuccio 272152bfb089SJoe Carnuccio struct ct_fdmi2_hba_attributes { 272221038b09SBart Van Assche __be32 count; 272352bfb089SJoe Carnuccio struct ct_fdmi_hba_attr entry[FDMI2_HBA_ATTR_COUNT]; 2724df57cabaSHimanshu Madhani }; 2725df57cabaSHimanshu Madhani 2726cca5335cSAndrew Vasquez /* 272752bfb089SJoe Carnuccio * FDMI Port attribute types. 2728cca5335cSAndrew Vasquez */ 272952bfb089SJoe Carnuccio #define FDMI1_PORT_ATTR_COUNT 6 273052bfb089SJoe Carnuccio #define FDMI2_PORT_ATTR_COUNT 16 273152bfb089SJoe Carnuccio #define FDMI2_SMARTSAN_PORT_ATTR_COUNT 23 273252bfb089SJoe Carnuccio 2733df57cabaSHimanshu Madhani #define FDMI_PORT_FC4_TYPES 0x1 2734df57cabaSHimanshu Madhani #define FDMI_PORT_SUPPORT_SPEED 0x2 2735df57cabaSHimanshu Madhani #define FDMI_PORT_CURRENT_SPEED 0x3 2736df57cabaSHimanshu Madhani #define FDMI_PORT_MAX_FRAME_SIZE 0x4 2737df57cabaSHimanshu Madhani #define FDMI_PORT_OS_DEVICE_NAME 0x5 2738df57cabaSHimanshu Madhani #define FDMI_PORT_HOST_NAME 0x6 273952bfb089SJoe Carnuccio 2740df57cabaSHimanshu Madhani #define FDMI_PORT_NODE_NAME 0x7 2741df57cabaSHimanshu Madhani #define FDMI_PORT_NAME 0x8 2742df57cabaSHimanshu Madhani #define FDMI_PORT_SYM_NAME 0x9 2743df57cabaSHimanshu Madhani #define FDMI_PORT_TYPE 0xa 2744df57cabaSHimanshu Madhani #define FDMI_PORT_SUPP_COS 0xb 2745df57cabaSHimanshu Madhani #define FDMI_PORT_FABRIC_NAME 0xc 2746df57cabaSHimanshu Madhani #define FDMI_PORT_FC4_TYPE 0xd 2747df57cabaSHimanshu Madhani #define FDMI_PORT_STATE 0x101 2748df57cabaSHimanshu Madhani #define FDMI_PORT_COUNT 0x102 274952bfb089SJoe Carnuccio #define FDMI_PORT_IDENTIFIER 0x103 275052bfb089SJoe Carnuccio 275152bfb089SJoe Carnuccio #define FDMI_SMARTSAN_SERVICE 0xF100 275252bfb089SJoe Carnuccio #define FDMI_SMARTSAN_GUID 0xF101 275352bfb089SJoe Carnuccio #define FDMI_SMARTSAN_VERSION 0xF102 275452bfb089SJoe Carnuccio #define FDMI_SMARTSAN_PROD_NAME 0xF103 275552bfb089SJoe Carnuccio #define FDMI_SMARTSAN_PORT_INFO 0xF104 275652bfb089SJoe Carnuccio #define FDMI_SMARTSAN_QOS_SUPPORT 0xF105 275752bfb089SJoe Carnuccio #define FDMI_SMARTSAN_SECURITY_SUPPORT 0xF106 2758cca5335cSAndrew Vasquez 27595881569bSAndrew Vasquez #define FDMI_PORT_SPEED_1GB 0x1 27605881569bSAndrew Vasquez #define FDMI_PORT_SPEED_2GB 0x2 27615881569bSAndrew Vasquez #define FDMI_PORT_SPEED_10GB 0x4 27625881569bSAndrew Vasquez #define FDMI_PORT_SPEED_4GB 0x8 27635881569bSAndrew Vasquez #define FDMI_PORT_SPEED_8GB 0x10 27645881569bSAndrew Vasquez #define FDMI_PORT_SPEED_16GB 0x20 2765f73cb695SChad Dupuis #define FDMI_PORT_SPEED_32GB 0x40 2766ecc89f25SJoe Carnuccio #define FDMI_PORT_SPEED_64GB 0x80 27675881569bSAndrew Vasquez #define FDMI_PORT_SPEED_UNKNOWN 0x8000 27685881569bSAndrew Vasquez 2769df57cabaSHimanshu Madhani #define FC_CLASS_2 0x04 2770df57cabaSHimanshu Madhani #define FC_CLASS_3 0x08 2771df57cabaSHimanshu Madhani #define FC_CLASS_2_3 0x0C 2772df57cabaSHimanshu Madhani 2773cca5335cSAndrew Vasquez struct ct_fdmi_port_attr { 277421038b09SBart Van Assche __be16 type; 277521038b09SBart Van Assche __be16 len; 2776cca5335cSAndrew Vasquez union { 2777cca5335cSAndrew Vasquez uint8_t fc4_types[32]; 277821038b09SBart Van Assche __be32 sup_speed; 277921038b09SBart Van Assche __be32 cur_speed; 278021038b09SBart Van Assche __be32 max_frame_size; 2781cca5335cSAndrew Vasquez uint8_t os_dev_name[32]; 2782dd83cb2cSHimanshu Madhani uint8_t host_name[256]; 278352bfb089SJoe Carnuccio 278452bfb089SJoe Carnuccio uint8_t node_name[WWN_SIZE]; 278552bfb089SJoe Carnuccio uint8_t port_name[WWN_SIZE]; 278652bfb089SJoe Carnuccio uint8_t port_sym_name[128]; 278721038b09SBart Van Assche __be32 port_type; 278821038b09SBart Van Assche __be32 port_supported_cos; 278952bfb089SJoe Carnuccio uint8_t fabric_name[WWN_SIZE]; 279052bfb089SJoe Carnuccio uint8_t port_fc4_type[32]; 279121038b09SBart Van Assche __be32 port_state; 279221038b09SBart Van Assche __be32 num_ports; 279321038b09SBart Van Assche __be32 port_id; 279452bfb089SJoe Carnuccio 279552bfb089SJoe Carnuccio uint8_t smartsan_service[24]; 279652bfb089SJoe Carnuccio uint8_t smartsan_guid[16]; 279752bfb089SJoe Carnuccio uint8_t smartsan_version[24]; 279852bfb089SJoe Carnuccio uint8_t smartsan_prod_name[16]; 279921038b09SBart Van Assche __be32 smartsan_port_info; 280021038b09SBart Van Assche __be32 smartsan_qos_support; 280121038b09SBart Van Assche __be32 smartsan_security_support; 2802cca5335cSAndrew Vasquez } a; 2803cca5335cSAndrew Vasquez }; 2804cca5335cSAndrew Vasquez 280552bfb089SJoe Carnuccio struct ct_fdmi1_port_attributes { 280621038b09SBart Van Assche __be32 count; 280752bfb089SJoe Carnuccio struct ct_fdmi_port_attr entry[FDMI1_PORT_ATTR_COUNT]; 2808cca5335cSAndrew Vasquez }; 2809cca5335cSAndrew Vasquez 281052bfb089SJoe Carnuccio struct ct_fdmi2_port_attributes { 281121038b09SBart Van Assche __be32 count; 281252bfb089SJoe Carnuccio struct ct_fdmi_port_attr entry[FDMI2_PORT_ATTR_COUNT]; 281352bfb089SJoe Carnuccio }; 281452bfb089SJoe Carnuccio 281552bfb089SJoe Carnuccio #define FDMI_ATTR_TYPELEN(obj) \ 281652bfb089SJoe Carnuccio (sizeof((obj)->type) + sizeof((obj)->len)) 281752bfb089SJoe Carnuccio 281852bfb089SJoe Carnuccio #define FDMI_ATTR_ALIGNMENT(len) \ 281952bfb089SJoe Carnuccio (4 - ((len) & 3)) 282052bfb089SJoe Carnuccio 282152bfb089SJoe Carnuccio /* FDMI register call options */ 282252bfb089SJoe Carnuccio #define CALLOPT_FDMI1 0 282352bfb089SJoe Carnuccio #define CALLOPT_FDMI2 1 282452bfb089SJoe Carnuccio #define CALLOPT_FDMI2_SMARTSAN 2 282552bfb089SJoe Carnuccio 2826cca5335cSAndrew Vasquez /* FDMI definitions. */ 2827cca5335cSAndrew Vasquez #define GRHL_CMD 0x100 2828cca5335cSAndrew Vasquez #define GHAT_CMD 0x101 2829cca5335cSAndrew Vasquez #define GRPL_CMD 0x102 2830cca5335cSAndrew Vasquez #define GPAT_CMD 0x110 2831cca5335cSAndrew Vasquez 2832cca5335cSAndrew Vasquez #define RHBA_CMD 0x200 2833cca5335cSAndrew Vasquez #define RHBA_RSP_SIZE 16 2834cca5335cSAndrew Vasquez 2835cca5335cSAndrew Vasquez #define RHAT_CMD 0x201 283652bfb089SJoe Carnuccio 2837cca5335cSAndrew Vasquez #define RPRT_CMD 0x210 283852bfb089SJoe Carnuccio #define RPRT_RSP_SIZE 24 2839cca5335cSAndrew Vasquez 2840cca5335cSAndrew Vasquez #define RPA_CMD 0x211 2841cca5335cSAndrew Vasquez #define RPA_RSP_SIZE 16 284252bfb089SJoe Carnuccio #define SMARTSAN_RPA_RSP_SIZE 24 2843cca5335cSAndrew Vasquez 2844cca5335cSAndrew Vasquez #define DHBA_CMD 0x300 2845cca5335cSAndrew Vasquez #define DHBA_REQ_SIZE (16 + 8) 2846cca5335cSAndrew Vasquez #define DHBA_RSP_SIZE 16 2847cca5335cSAndrew Vasquez 2848cca5335cSAndrew Vasquez #define DHAT_CMD 0x301 2849cca5335cSAndrew Vasquez #define DPRT_CMD 0x310 2850cca5335cSAndrew Vasquez #define DPA_CMD 0x311 2851cca5335cSAndrew Vasquez 28521da177e4SLinus Torvalds /* CT command header -- request/response common fields */ 28531da177e4SLinus Torvalds struct ct_cmd_hdr { 28541da177e4SLinus Torvalds uint8_t revision; 28551da177e4SLinus Torvalds uint8_t in_id[3]; 28561da177e4SLinus Torvalds uint8_t gs_type; 28571da177e4SLinus Torvalds uint8_t gs_subtype; 28581da177e4SLinus Torvalds uint8_t options; 28591da177e4SLinus Torvalds uint8_t reserved; 28601da177e4SLinus Torvalds }; 28611da177e4SLinus Torvalds 28621da177e4SLinus Torvalds /* CT command request */ 28631da177e4SLinus Torvalds struct ct_sns_req { 28641da177e4SLinus Torvalds struct ct_cmd_hdr header; 286521038b09SBart Van Assche __be16 command; 286621038b09SBart Van Assche __be16 max_rsp_size; 28671da177e4SLinus Torvalds uint8_t fragment_id; 28681da177e4SLinus Torvalds uint8_t reserved[3]; 28691da177e4SLinus Torvalds 28701da177e4SLinus Torvalds union { 2871d8b45213SAndrew Vasquez /* GA_NXT, GPN_ID, GNN_ID, GFT_ID, GFPN_ID */ 28721da177e4SLinus Torvalds struct { 28731da177e4SLinus Torvalds uint8_t reserved; 2874df95f39aSBart Van Assche be_id_t port_id; 28751da177e4SLinus Torvalds } port_id; 28761da177e4SLinus Torvalds 28771da177e4SLinus Torvalds struct { 2878a4239945SQuinn Tran uint8_t reserved; 2879a4239945SQuinn Tran uint8_t domain; 2880a4239945SQuinn Tran uint8_t area; 2881a4239945SQuinn Tran uint8_t port_type; 2882a4239945SQuinn Tran } gpn_ft; 2883a4239945SQuinn Tran 2884a4239945SQuinn Tran struct { 28851da177e4SLinus Torvalds uint8_t port_type; 28861da177e4SLinus Torvalds uint8_t domain; 28871da177e4SLinus Torvalds uint8_t area; 28881da177e4SLinus Torvalds uint8_t reserved; 28891da177e4SLinus Torvalds } gid_pt; 28901da177e4SLinus Torvalds 28911da177e4SLinus Torvalds struct { 28921da177e4SLinus Torvalds uint8_t reserved; 2893df95f39aSBart Van Assche be_id_t port_id; 28941da177e4SLinus Torvalds uint8_t fc4_types[32]; 28951da177e4SLinus Torvalds } rft_id; 28961da177e4SLinus Torvalds 28971da177e4SLinus Torvalds struct { 28981da177e4SLinus Torvalds uint8_t reserved; 2899df95f39aSBart Van Assche be_id_t port_id; 29001da177e4SLinus Torvalds uint16_t reserved2; 29011da177e4SLinus Torvalds uint8_t fc4_feature; 29021da177e4SLinus Torvalds uint8_t fc4_type; 29031da177e4SLinus Torvalds } rff_id; 29041da177e4SLinus Torvalds 29051da177e4SLinus Torvalds struct { 29061da177e4SLinus Torvalds uint8_t reserved; 2907df95f39aSBart Van Assche be_id_t port_id; 29081da177e4SLinus Torvalds uint8_t node_name[8]; 29091da177e4SLinus Torvalds } rnn_id; 29101da177e4SLinus Torvalds 29111da177e4SLinus Torvalds struct { 29121da177e4SLinus Torvalds uint8_t node_name[8]; 29131da177e4SLinus Torvalds uint8_t name_len; 29141da177e4SLinus Torvalds uint8_t sym_node_name[255]; 29151da177e4SLinus Torvalds } rsnn_nn; 2916cca5335cSAndrew Vasquez 2917cca5335cSAndrew Vasquez struct { 2918577419f7SColin Ian King uint8_t hba_identifier[8]; 2919cca5335cSAndrew Vasquez } ghat; 2920cca5335cSAndrew Vasquez 2921cca5335cSAndrew Vasquez struct { 2922cca5335cSAndrew Vasquez uint8_t hba_identifier[8]; 292321038b09SBart Van Assche __be32 entry_count; 2924cca5335cSAndrew Vasquez uint8_t port_name[8]; 292552bfb089SJoe Carnuccio struct ct_fdmi2_hba_attributes attrs; 2926cca5335cSAndrew Vasquez } rhba; 2927cca5335cSAndrew Vasquez 2928cca5335cSAndrew Vasquez struct { 2929cca5335cSAndrew Vasquez uint8_t hba_identifier[8]; 293052bfb089SJoe Carnuccio struct ct_fdmi1_hba_attributes attrs; 2931cca5335cSAndrew Vasquez } rhat; 2932cca5335cSAndrew Vasquez 2933cca5335cSAndrew Vasquez struct { 2934cca5335cSAndrew Vasquez uint8_t port_name[8]; 293552bfb089SJoe Carnuccio struct ct_fdmi2_port_attributes attrs; 2936cca5335cSAndrew Vasquez } rpa; 2937cca5335cSAndrew Vasquez 2938cca5335cSAndrew Vasquez struct { 293952bfb089SJoe Carnuccio uint8_t hba_identifier[8]; 2940cca5335cSAndrew Vasquez uint8_t port_name[8]; 294152bfb089SJoe Carnuccio struct ct_fdmi2_port_attributes attrs; 294252bfb089SJoe Carnuccio } rprt; 2943df57cabaSHimanshu Madhani 2944df57cabaSHimanshu Madhani struct { 2945df57cabaSHimanshu Madhani uint8_t port_name[8]; 2946cca5335cSAndrew Vasquez } dhba; 2947cca5335cSAndrew Vasquez 2948cca5335cSAndrew Vasquez struct { 2949cca5335cSAndrew Vasquez uint8_t port_name[8]; 2950cca5335cSAndrew Vasquez } dhat; 2951cca5335cSAndrew Vasquez 2952cca5335cSAndrew Vasquez struct { 2953cca5335cSAndrew Vasquez uint8_t port_name[8]; 2954cca5335cSAndrew Vasquez } dprt; 2955cca5335cSAndrew Vasquez 2956cca5335cSAndrew Vasquez struct { 2957cca5335cSAndrew Vasquez uint8_t port_name[8]; 2958cca5335cSAndrew Vasquez } dpa; 2959d8b45213SAndrew Vasquez 2960d8b45213SAndrew Vasquez struct { 2961d8b45213SAndrew Vasquez uint8_t port_name[8]; 2962d8b45213SAndrew Vasquez } gpsc; 2963e8c72ba5SChad Dupuis 2964e8c72ba5SChad Dupuis struct { 2965e8c72ba5SChad Dupuis uint8_t reserved; 2966a5d42f4cSDuane Grigsby uint8_t port_id[3]; 2967e8c72ba5SChad Dupuis } gff_id; 2968726b8548SQuinn Tran 2969726b8548SQuinn Tran struct { 2970726b8548SQuinn Tran uint8_t port_name[8]; 2971726b8548SQuinn Tran } gid_pn; 29721da177e4SLinus Torvalds } req; 29731da177e4SLinus Torvalds }; 29741da177e4SLinus Torvalds 29751da177e4SLinus Torvalds /* CT command response header */ 29761da177e4SLinus Torvalds struct ct_rsp_hdr { 29771da177e4SLinus Torvalds struct ct_cmd_hdr header; 297821038b09SBart Van Assche __be16 response; 29791da177e4SLinus Torvalds uint16_t residual; 29801da177e4SLinus Torvalds uint8_t fragment_id; 29811da177e4SLinus Torvalds uint8_t reason_code; 29821da177e4SLinus Torvalds uint8_t explanation_code; 29831da177e4SLinus Torvalds uint8_t vendor_unique; 29841da177e4SLinus Torvalds }; 29851da177e4SLinus Torvalds 29861da177e4SLinus Torvalds struct ct_sns_gid_pt_data { 29871da177e4SLinus Torvalds uint8_t control_byte; 2988df95f39aSBart Van Assche be_id_t port_id; 29891da177e4SLinus Torvalds }; 29901da177e4SLinus Torvalds 2991a4239945SQuinn Tran /* It's the same for both GPN_FT and GNN_FT */ 2992a4239945SQuinn Tran struct ct_sns_gpnft_rsp { 2993a4239945SQuinn Tran struct { 2994a4239945SQuinn Tran struct ct_cmd_hdr header; 2995a4239945SQuinn Tran uint16_t response; 2996a4239945SQuinn Tran uint16_t residual; 2997a4239945SQuinn Tran uint8_t fragment_id; 2998a4239945SQuinn Tran uint8_t reason_code; 2999a4239945SQuinn Tran uint8_t explanation_code; 3000a4239945SQuinn Tran uint8_t vendor_unique; 3001a4239945SQuinn Tran }; 3002a4239945SQuinn Tran /* Assume the largest number of targets for the union */ 3003a4239945SQuinn Tran struct ct_sns_gpn_ft_data { 3004a4239945SQuinn Tran u8 control_byte; 3005a4239945SQuinn Tran u8 port_id[3]; 3006a4239945SQuinn Tran u32 reserved; 3007a4239945SQuinn Tran u8 port_name[8]; 3008a4239945SQuinn Tran } entries[1]; 3009a4239945SQuinn Tran }; 3010a4239945SQuinn Tran 3011a4239945SQuinn Tran /* CT command response */ 30121da177e4SLinus Torvalds struct ct_sns_rsp { 30131da177e4SLinus Torvalds struct ct_rsp_hdr header; 30141da177e4SLinus Torvalds 30151da177e4SLinus Torvalds union { 30161da177e4SLinus Torvalds struct { 30171da177e4SLinus Torvalds uint8_t port_type; 3018df95f39aSBart Van Assche be_id_t port_id; 30191da177e4SLinus Torvalds uint8_t port_name[8]; 30201da177e4SLinus Torvalds uint8_t sym_port_name_len; 30211da177e4SLinus Torvalds uint8_t sym_port_name[255]; 30221da177e4SLinus Torvalds uint8_t node_name[8]; 30231da177e4SLinus Torvalds uint8_t sym_node_name_len; 30241da177e4SLinus Torvalds uint8_t sym_node_name[255]; 30251da177e4SLinus Torvalds uint8_t init_proc_assoc[8]; 30261da177e4SLinus Torvalds uint8_t node_ip_addr[16]; 30271da177e4SLinus Torvalds uint8_t class_of_service[4]; 30281da177e4SLinus Torvalds uint8_t fc4_types[32]; 30291da177e4SLinus Torvalds uint8_t ip_address[16]; 30301da177e4SLinus Torvalds uint8_t fabric_port_name[8]; 30311da177e4SLinus Torvalds uint8_t reserved; 30321da177e4SLinus Torvalds uint8_t hard_address[3]; 30331da177e4SLinus Torvalds } ga_nxt; 30341da177e4SLinus Torvalds 30351da177e4SLinus Torvalds struct { 3036642ef983SChad Dupuis /* Assume the largest number of targets for the union */ 3037642ef983SChad Dupuis struct ct_sns_gid_pt_data 3038642ef983SChad Dupuis entries[MAX_FIBRE_DEVICES_MAX]; 30391da177e4SLinus Torvalds } gid_pt; 30401da177e4SLinus Torvalds 30411da177e4SLinus Torvalds struct { 30421da177e4SLinus Torvalds uint8_t port_name[8]; 30431da177e4SLinus Torvalds } gpn_id; 30441da177e4SLinus Torvalds 30451da177e4SLinus Torvalds struct { 30461da177e4SLinus Torvalds uint8_t node_name[8]; 30471da177e4SLinus Torvalds } gnn_id; 30481da177e4SLinus Torvalds 30491da177e4SLinus Torvalds struct { 30501da177e4SLinus Torvalds uint8_t fc4_types[32]; 30511da177e4SLinus Torvalds } gft_id; 3052cca5335cSAndrew Vasquez 3053cca5335cSAndrew Vasquez struct { 3054cca5335cSAndrew Vasquez uint32_t entry_count; 3055cca5335cSAndrew Vasquez uint8_t port_name[8]; 305652bfb089SJoe Carnuccio struct ct_fdmi1_hba_attributes attrs; 3057cca5335cSAndrew Vasquez } ghat; 3058d8b45213SAndrew Vasquez 3059d8b45213SAndrew Vasquez struct { 3060d8b45213SAndrew Vasquez uint8_t port_name[8]; 3061d8b45213SAndrew Vasquez } gfpn_id; 3062d8b45213SAndrew Vasquez 3063d8b45213SAndrew Vasquez struct { 306421038b09SBart Van Assche __be16 speeds; 306521038b09SBart Van Assche __be16 speed; 3066d8b45213SAndrew Vasquez } gpsc; 3067e8c72ba5SChad Dupuis 3068e8c72ba5SChad Dupuis #define GFF_FCP_SCSI_OFFSET 7 3069d3bae931SDuane Grigsby #define GFF_NVME_OFFSET 23 /* type = 28h */ 3070e8c72ba5SChad Dupuis struct { 3071e8c72ba5SChad Dupuis uint8_t fc4_features[128]; 3072e8c72ba5SChad Dupuis } gff_id; 3073726b8548SQuinn Tran struct { 3074726b8548SQuinn Tran uint8_t reserved; 3075726b8548SQuinn Tran uint8_t port_id[3]; 3076726b8548SQuinn Tran } gid_pn; 30771da177e4SLinus Torvalds } rsp; 30781da177e4SLinus Torvalds }; 30791da177e4SLinus Torvalds 30801da177e4SLinus Torvalds struct ct_sns_pkt { 30811da177e4SLinus Torvalds union { 30821da177e4SLinus Torvalds struct ct_sns_req req; 30831da177e4SLinus Torvalds struct ct_sns_rsp rsp; 30841da177e4SLinus Torvalds } p; 30851da177e4SLinus Torvalds }; 30861da177e4SLinus Torvalds 3087a4239945SQuinn Tran struct ct_sns_gpnft_pkt { 3088a4239945SQuinn Tran union { 3089a4239945SQuinn Tran struct ct_sns_req req; 3090a4239945SQuinn Tran struct ct_sns_gpnft_rsp rsp; 3091a4239945SQuinn Tran } p; 3092a4239945SQuinn Tran }; 3093a4239945SQuinn Tran 3094f352eeb7SQuinn Tran enum scan_flags_t { 3095f352eeb7SQuinn Tran SF_SCANNING = BIT_0, 3096f352eeb7SQuinn Tran SF_QUEUED = BIT_1, 3097f352eeb7SQuinn Tran }; 3098f352eeb7SQuinn Tran 309933b28357SQuinn Tran enum fc4type_t { 310033b28357SQuinn Tran FS_FC4TYPE_FCP = BIT_0, 310133b28357SQuinn Tran FS_FC4TYPE_NVME = BIT_1, 31027f2a398dSQuinn Tran FS_FCP_IS_N2N = BIT_7, 310333b28357SQuinn Tran }; 310433b28357SQuinn Tran 3105a4239945SQuinn Tran struct fab_scan_rp { 3106a4239945SQuinn Tran port_id_t id; 310733b28357SQuinn Tran enum fc4type_t fc4type; 3108a4239945SQuinn Tran u8 port_name[8]; 3109a4239945SQuinn Tran u8 node_name[8]; 3110a4239945SQuinn Tran }; 3111a4239945SQuinn Tran 3112a4239945SQuinn Tran struct fab_scan { 3113a4239945SQuinn Tran struct fab_scan_rp *l; 3114a4239945SQuinn Tran u32 size; 31156944dccbSQuinn Tran u16 scan_retry; 31166944dccbSQuinn Tran #define MAX_SCAN_RETRIES 5 3117f352eeb7SQuinn Tran enum scan_flags_t scan_flags; 3118f352eeb7SQuinn Tran struct delayed_work scan_work; 3119a4239945SQuinn Tran }; 3120a4239945SQuinn Tran 31211da177e4SLinus Torvalds /* 312225985edcSLucas De Marchi * SNS command structures -- for 2200 compatibility. 31231da177e4SLinus Torvalds */ 31241da177e4SLinus Torvalds #define RFT_ID_SNS_SCMD_LEN 22 31251da177e4SLinus Torvalds #define RFT_ID_SNS_CMD_SIZE 60 31261da177e4SLinus Torvalds #define RFT_ID_SNS_DATA_SIZE 16 31271da177e4SLinus Torvalds 31281da177e4SLinus Torvalds #define RNN_ID_SNS_SCMD_LEN 10 31291da177e4SLinus Torvalds #define RNN_ID_SNS_CMD_SIZE 36 31301da177e4SLinus Torvalds #define RNN_ID_SNS_DATA_SIZE 16 31311da177e4SLinus Torvalds 31321da177e4SLinus Torvalds #define GA_NXT_SNS_SCMD_LEN 6 31331da177e4SLinus Torvalds #define GA_NXT_SNS_CMD_SIZE 28 31341da177e4SLinus Torvalds #define GA_NXT_SNS_DATA_SIZE (620 + 16) 31351da177e4SLinus Torvalds 31361da177e4SLinus Torvalds #define GID_PT_SNS_SCMD_LEN 6 31371da177e4SLinus Torvalds #define GID_PT_SNS_CMD_SIZE 28 3138642ef983SChad Dupuis /* 3139642ef983SChad Dupuis * Assume MAX_FIBRE_DEVICES_2100 as these defines are only used with older 3140642ef983SChad Dupuis * adapters. 3141642ef983SChad Dupuis */ 3142642ef983SChad Dupuis #define GID_PT_SNS_DATA_SIZE (MAX_FIBRE_DEVICES_2100 * 4 + 16) 31431da177e4SLinus Torvalds 31441da177e4SLinus Torvalds #define GPN_ID_SNS_SCMD_LEN 6 31451da177e4SLinus Torvalds #define GPN_ID_SNS_CMD_SIZE 28 31461da177e4SLinus Torvalds #define GPN_ID_SNS_DATA_SIZE (8 + 16) 31471da177e4SLinus Torvalds 31481da177e4SLinus Torvalds #define GNN_ID_SNS_SCMD_LEN 6 31491da177e4SLinus Torvalds #define GNN_ID_SNS_CMD_SIZE 28 31501da177e4SLinus Torvalds #define GNN_ID_SNS_DATA_SIZE (8 + 16) 31511da177e4SLinus Torvalds 31521da177e4SLinus Torvalds struct sns_cmd_pkt { 31531da177e4SLinus Torvalds union { 31541da177e4SLinus Torvalds struct { 315521038b09SBart Van Assche __le16 buffer_length; 315621038b09SBart Van Assche __le16 reserved_1; 3157d4556a49SBart Van Assche __le64 buffer_address __packed; 315821038b09SBart Van Assche __le16 subcommand_length; 315921038b09SBart Van Assche __le16 reserved_2; 316021038b09SBart Van Assche __le16 subcommand; 316121038b09SBart Van Assche __le16 size; 31621da177e4SLinus Torvalds uint32_t reserved_3; 31631da177e4SLinus Torvalds uint8_t param[36]; 31641da177e4SLinus Torvalds } cmd; 31651da177e4SLinus Torvalds 31661da177e4SLinus Torvalds uint8_t rft_data[RFT_ID_SNS_DATA_SIZE]; 31671da177e4SLinus Torvalds uint8_t rnn_data[RNN_ID_SNS_DATA_SIZE]; 31681da177e4SLinus Torvalds uint8_t gan_data[GA_NXT_SNS_DATA_SIZE]; 31691da177e4SLinus Torvalds uint8_t gid_data[GID_PT_SNS_DATA_SIZE]; 31701da177e4SLinus Torvalds uint8_t gpn_data[GPN_ID_SNS_DATA_SIZE]; 31711da177e4SLinus Torvalds uint8_t gnn_data[GNN_ID_SNS_DATA_SIZE]; 31721da177e4SLinus Torvalds } p; 31731da177e4SLinus Torvalds }; 31741da177e4SLinus Torvalds 31755433383eSAndrew Vasquez struct fw_blob { 31765433383eSAndrew Vasquez char *name; 31775433383eSAndrew Vasquez uint32_t segs[4]; 31785433383eSAndrew Vasquez const struct firmware *fw; 31795433383eSAndrew Vasquez }; 31805433383eSAndrew Vasquez 31811da177e4SLinus Torvalds /* Return data from MBC_GET_ID_LIST call. */ 31821da177e4SLinus Torvalds struct gid_list_info { 31831da177e4SLinus Torvalds uint8_t al_pa; 31841da177e4SLinus Torvalds uint8_t area; 31851da177e4SLinus Torvalds uint8_t domain; 31861da177e4SLinus Torvalds uint8_t loop_id_2100; /* ISP2100/ISP2200 -- 4 bytes. */ 318721038b09SBart Van Assche __le16 loop_id; /* ISP23XX -- 6 bytes. */ 31883d71644cSAndrew Vasquez uint16_t reserved_1; /* ISP24XX -- 8 bytes. */ 31891da177e4SLinus Torvalds }; 31901da177e4SLinus Torvalds 31912c3dfe3fSSeokmann Ju /* NPIV */ 31922c3dfe3fSSeokmann Ju typedef struct vport_info { 31932c3dfe3fSSeokmann Ju uint8_t port_name[WWN_SIZE]; 31942c3dfe3fSSeokmann Ju uint8_t node_name[WWN_SIZE]; 31952c3dfe3fSSeokmann Ju int vp_id; 31962c3dfe3fSSeokmann Ju uint16_t loop_id; 31972c3dfe3fSSeokmann Ju unsigned long host_no; 31982c3dfe3fSSeokmann Ju uint8_t port_id[3]; 31992c3dfe3fSSeokmann Ju int loop_state; 32002c3dfe3fSSeokmann Ju } vport_info_t; 32012c3dfe3fSSeokmann Ju 32022c3dfe3fSSeokmann Ju typedef struct vport_params { 32032c3dfe3fSSeokmann Ju uint8_t port_name[WWN_SIZE]; 32042c3dfe3fSSeokmann Ju uint8_t node_name[WWN_SIZE]; 32052c3dfe3fSSeokmann Ju uint32_t options; 32062c3dfe3fSSeokmann Ju #define VP_OPTS_RETRY_ENABLE BIT_0 32072c3dfe3fSSeokmann Ju #define VP_OPTS_VP_DISABLE BIT_1 32082c3dfe3fSSeokmann Ju } vport_params_t; 32092c3dfe3fSSeokmann Ju 32102c3dfe3fSSeokmann Ju /* NPIV - return codes of VP create and modify */ 32112c3dfe3fSSeokmann Ju #define VP_RET_CODE_OK 0 32122c3dfe3fSSeokmann Ju #define VP_RET_CODE_FATAL 1 32132c3dfe3fSSeokmann Ju #define VP_RET_CODE_WRONG_ID 2 32142c3dfe3fSSeokmann Ju #define VP_RET_CODE_WWPN 3 32152c3dfe3fSSeokmann Ju #define VP_RET_CODE_RESOURCES 4 32162c3dfe3fSSeokmann Ju #define VP_RET_CODE_NO_MEM 5 32172c3dfe3fSSeokmann Ju #define VP_RET_CODE_NOT_FOUND 6 32182c3dfe3fSSeokmann Ju 32197b867cf7SAnirban Chakraborty struct qla_hw_data; 32202afa19a9SAnirban Chakraborty struct rsp_que; 32211da177e4SLinus Torvalds /* 3222abbd8870SAndrew Vasquez * ISP operations 3223abbd8870SAndrew Vasquez */ 3224abbd8870SAndrew Vasquez struct isp_operations { 3225abbd8870SAndrew Vasquez 3226abbd8870SAndrew Vasquez int (*pci_config) (struct scsi_qla_host *); 32273f006ac3SMichael Hernandez int (*reset_chip)(struct scsi_qla_host *); 3228abbd8870SAndrew Vasquez int (*chip_diag) (struct scsi_qla_host *); 3229abbd8870SAndrew Vasquez void (*config_rings) (struct scsi_qla_host *); 32303f006ac3SMichael Hernandez int (*reset_adapter)(struct scsi_qla_host *); 3231abbd8870SAndrew Vasquez int (*nvram_config) (struct scsi_qla_host *); 3232abbd8870SAndrew Vasquez void (*update_fw_options) (struct scsi_qla_host *); 3233abbd8870SAndrew Vasquez int (*load_risc) (struct scsi_qla_host *, uint32_t *); 3234abbd8870SAndrew Vasquez 3235dc6d6d34SBart Van Assche char * (*pci_info_str)(struct scsi_qla_host *, char *, size_t); 3236df57cabaSHimanshu Madhani char * (*fw_version_str)(struct scsi_qla_host *, char *, size_t); 3237abbd8870SAndrew Vasquez 32387d12e780SDavid Howells irq_handler_t intr_handler; 32397b867cf7SAnirban Chakraborty void (*enable_intrs) (struct qla_hw_data *); 32407b867cf7SAnirban Chakraborty void (*disable_intrs) (struct qla_hw_data *); 3241abbd8870SAndrew Vasquez 32422afa19a9SAnirban Chakraborty int (*abort_command) (srb_t *); 32439cb78c16SHannes Reinecke int (*target_reset) (struct fc_port *, uint64_t, int); 32449cb78c16SHannes Reinecke int (*lun_reset) (struct fc_port *, uint64_t, int); 3245abbd8870SAndrew Vasquez int (*fabric_login) (struct scsi_qla_host *, uint16_t, uint8_t, 3246abbd8870SAndrew Vasquez uint8_t, uint8_t, uint16_t *, uint8_t); 32471c7c6357SAndrew Vasquez int (*fabric_logout) (struct scsi_qla_host *, uint16_t, uint8_t, 32481c7c6357SAndrew Vasquez uint8_t, uint8_t); 3249abbd8870SAndrew Vasquez 3250abbd8870SAndrew Vasquez uint16_t (*calc_req_entries) (uint16_t); 3251abbd8870SAndrew Vasquez void (*build_iocbs) (srb_t *, cmd_entry_t *, uint16_t); 3252726b8548SQuinn Tran void *(*prep_ms_iocb) (struct scsi_qla_host *, struct ct_arg *); 3253cca5335cSAndrew Vasquez void *(*prep_ms_fdmi_iocb) (struct scsi_qla_host *, uint32_t, 3254cca5335cSAndrew Vasquez uint32_t); 3255abbd8870SAndrew Vasquez 32563695310eSJoe Carnuccio uint8_t *(*read_nvram)(struct scsi_qla_host *, void *, 3257abbd8870SAndrew Vasquez uint32_t, uint32_t); 32583695310eSJoe Carnuccio int (*write_nvram)(struct scsi_qla_host *, void *, uint32_t, 3259abbd8870SAndrew Vasquez uint32_t); 3260abbd8870SAndrew Vasquez 32618ae17876SBart Van Assche void (*fw_dump)(struct scsi_qla_host *vha); 3262cbb01c2fSArun Easi void (*mpi_fw_dump)(struct scsi_qla_host *, int); 3263f6df144cSandrew.vasquez@qlogic.com 3264f6df144cSandrew.vasquez@qlogic.com int (*beacon_on) (struct scsi_qla_host *); 3265f6df144cSandrew.vasquez@qlogic.com int (*beacon_off) (struct scsi_qla_host *); 3266f6df144cSandrew.vasquez@qlogic.com void (*beacon_blink) (struct scsi_qla_host *); 3267854165f4Sandrew.vasquez@qlogic.com 32683695310eSJoe Carnuccio void *(*read_optrom)(struct scsi_qla_host *, void *, 3269854165f4Sandrew.vasquez@qlogic.com uint32_t, uint32_t); 32703695310eSJoe Carnuccio int (*write_optrom)(struct scsi_qla_host *, void *, uint32_t, 3271854165f4Sandrew.vasquez@qlogic.com uint32_t); 327230c47662SAndrew Vasquez 327330c47662SAndrew Vasquez int (*get_flash_version) (struct scsi_qla_host *, void *); 32747b867cf7SAnirban Chakraborty int (*start_scsi) (srb_t *); 3275d7459527SMichael Hernandez int (*start_scsi_mq) (srb_t *); 3276a9083016SGiridhar Malavali int (*abort_isp) (struct scsi_qla_host *); 3277706f457dSGiridhar Malavali int (*iospace_config)(struct qla_hw_data *); 32788ae6d9c7SGiridhar Malavali int (*initialize_adapter)(struct scsi_qla_host *); 3279abbd8870SAndrew Vasquez }; 3280abbd8870SAndrew Vasquez 3281a8488abeSAndrew Vasquez /* MSI-X Support *************************************************************/ 3282a8488abeSAndrew Vasquez 3283a8488abeSAndrew Vasquez #define QLA_MSIX_CHIP_REV_24XX 3 3284a8488abeSAndrew Vasquez #define QLA_MSIX_FW_MODE(m) (((m) & (BIT_7|BIT_8|BIT_9)) >> 7) 3285a8488abeSAndrew Vasquez #define QLA_MSIX_FW_MODE_1(m) (QLA_MSIX_FW_MODE(m) == 1) 3286a8488abeSAndrew Vasquez 328717e5fc58SChristoph Hellwig #define QLA_BASE_VECTORS 2 /* default + RSP */ 3288a8488abeSAndrew Vasquez #define QLA_MSIX_RSP_Q 0x01 3289093df737SQuinn Tran #define QLA_ATIO_VECTOR 0x02 3290093df737SQuinn Tran #define QLA_MSIX_QPAIR_MULTIQ_RSP_Q 0x03 32917b2a7396SAndrew Vasquez #define QLA_MSIX_QPAIR_MULTIQ_RSP_Q_HS 0x04 3292a8488abeSAndrew Vasquez 3293a8488abeSAndrew Vasquez #define QLA_MIDX_DEFAULT 0 3294a8488abeSAndrew Vasquez #define QLA_MIDX_RSP_Q 1 329573208dfdSAnirban Chakraborty #define QLA_PCI_MSIX_CONTROL 0xa2 32966246b8a1SGiridhar Malavali #define QLA_83XX_PCI_MSIX_CONTROL 0x92 3297a8488abeSAndrew Vasquez 3298a8488abeSAndrew Vasquez struct scsi_qla_host; 3299a8488abeSAndrew Vasquez 3300cdb898c5SQuinn Tran 3301cdb898c5SQuinn Tran #define QLA83XX_RSPQ_MSIX_ENTRY_NUMBER 1 /* refer to qla83xx_msix_entries */ 3302cdb898c5SQuinn Tran 3303a8488abeSAndrew Vasquez struct qla_msix_entry { 3304a8488abeSAndrew Vasquez int have_irq; 3305d7459527SMichael Hernandez int in_use; 330673208dfdSAnirban Chakraborty uint32_t vector; 330773208dfdSAnirban Chakraborty uint16_t entry; 3308d7459527SMichael Hernandez char name[30]; 33094fa18345SMichael Hernandez void *handle; 3310cdb898c5SQuinn Tran int cpuid; 3311a8488abeSAndrew Vasquez }; 3312a8488abeSAndrew Vasquez 33132c3dfe3fSSeokmann Ju #define WATCH_INTERVAL 1 /* number of seconds */ 33142c3dfe3fSSeokmann Ju 33150971de7fSAndrew Vasquez /* Work events. */ 33160971de7fSAndrew Vasquez enum qla_work_type { 33170971de7fSAndrew Vasquez QLA_EVT_AEN, 33188a659571SAndrew Vasquez QLA_EVT_IDC_ACK, 3319ac280b67SAndrew Vasquez QLA_EVT_ASYNC_LOGIN, 3320ac280b67SAndrew Vasquez QLA_EVT_ASYNC_LOGOUT, 33215ff1d584SAndrew Vasquez QLA_EVT_ASYNC_ADISC, 33223420d36cSAndrew Vasquez QLA_EVT_UEVENT, 33238ae6d9c7SGiridhar Malavali QLA_EVT_AENFX, 3324726b8548SQuinn Tran QLA_EVT_GPNID, 3325e374f9f5SQuinn Tran QLA_EVT_UNMAP, 3326726b8548SQuinn Tran QLA_EVT_NEW_SESS, 3327726b8548SQuinn Tran QLA_EVT_GPDB, 3328a5d42f4cSDuane Grigsby QLA_EVT_PRLI, 3329726b8548SQuinn Tran QLA_EVT_GPSC, 3330726b8548SQuinn Tran QLA_EVT_GNL, 3331726b8548SQuinn Tran QLA_EVT_NACK, 33329b3e0f4dSQuinn Tran QLA_EVT_RELOGIN, 333311aea16aSQuinn Tran QLA_EVT_ASYNC_PRLO, 333411aea16aSQuinn Tran QLA_EVT_ASYNC_PRLO_DONE, 3335a4239945SQuinn Tran QLA_EVT_GPNFT, 3336a4239945SQuinn Tran QLA_EVT_GPNFT_DONE, 3337a4239945SQuinn Tran QLA_EVT_GNNFT_DONE, 3338a4239945SQuinn Tran QLA_EVT_GNNID, 3339a4239945SQuinn Tran QLA_EVT_GFPNID, 3340e374f9f5SQuinn Tran QLA_EVT_SP_RETRY, 3341cc28e0acSQuinn Tran QLA_EVT_IIDMA, 33428777e431SQuinn Tran QLA_EVT_ELS_PLOGI, 33430971de7fSAndrew Vasquez }; 33440971de7fSAndrew Vasquez 33450971de7fSAndrew Vasquez 33460971de7fSAndrew Vasquez struct qla_work_evt { 33470971de7fSAndrew Vasquez struct list_head list; 33480971de7fSAndrew Vasquez enum qla_work_type type; 33490971de7fSAndrew Vasquez u32 flags; 33500971de7fSAndrew Vasquez #define QLA_EVT_FLAG_FREE 0x1 33510971de7fSAndrew Vasquez 33520971de7fSAndrew Vasquez union { 33530971de7fSAndrew Vasquez struct { 33540971de7fSAndrew Vasquez enum fc_host_event_code code; 33550971de7fSAndrew Vasquez u32 data; 33560971de7fSAndrew Vasquez } aen; 33578a659571SAndrew Vasquez struct { 33588a659571SAndrew Vasquez #define QLA_IDC_ACK_REGS 7 33598a659571SAndrew Vasquez uint16_t mb[QLA_IDC_ACK_REGS]; 33608a659571SAndrew Vasquez } idc_ack; 3361ac280b67SAndrew Vasquez struct { 3362ac280b67SAndrew Vasquez struct fc_port *fcport; 3363ac280b67SAndrew Vasquez #define QLA_LOGIO_LOGIN_RETRIED BIT_0 3364ac280b67SAndrew Vasquez u16 data[2]; 3365ac280b67SAndrew Vasquez } logio; 33663420d36cSAndrew Vasquez struct { 33673420d36cSAndrew Vasquez u32 code; 33683420d36cSAndrew Vasquez #define QLA_UEVENT_CODE_FW_DUMP 0 33693420d36cSAndrew Vasquez } uevent; 33708ae6d9c7SGiridhar Malavali struct { 33718ae6d9c7SGiridhar Malavali uint32_t evtcode; 33728ae6d9c7SGiridhar Malavali uint32_t mbx[8]; 33738ae6d9c7SGiridhar Malavali uint32_t count; 33748ae6d9c7SGiridhar Malavali } aenfx; 33758ae6d9c7SGiridhar Malavali struct { 33768ae6d9c7SGiridhar Malavali srb_t *sp; 33778ae6d9c7SGiridhar Malavali } iosb; 3378726b8548SQuinn Tran struct { 3379726b8548SQuinn Tran port_id_t id; 3380726b8548SQuinn Tran } gpnid; 3381726b8548SQuinn Tran struct { 3382726b8548SQuinn Tran port_id_t id; 3383726b8548SQuinn Tran u8 port_name[8]; 3384a4239945SQuinn Tran u8 node_name[8]; 3385726b8548SQuinn Tran void *pla; 3386a4239945SQuinn Tran u8 fc4_type; 3387726b8548SQuinn Tran } new_sess; 3388726b8548SQuinn Tran struct { /*Get PDB, Get Speed, update fcport, gnl, gidpn */ 3389726b8548SQuinn Tran fc_port_t *fcport; 3390726b8548SQuinn Tran u8 opt; 3391726b8548SQuinn Tran } fcport; 3392726b8548SQuinn Tran struct { 3393726b8548SQuinn Tran fc_port_t *fcport; 3394726b8548SQuinn Tran u8 iocb[IOCB_SIZE]; 3395726b8548SQuinn Tran int type; 3396726b8548SQuinn Tran } nack; 3397a4239945SQuinn Tran struct { 3398a4239945SQuinn Tran u8 fc4_type; 339933b28357SQuinn Tran srb_t *sp; 3400a4239945SQuinn Tran } gpnft; 34010971de7fSAndrew Vasquez } u; 34020971de7fSAndrew Vasquez }; 34030971de7fSAndrew Vasquez 34044d4df193SHarihara Kadayam struct qla_chip_state_84xx { 34054d4df193SHarihara Kadayam struct list_head list; 34064d4df193SHarihara Kadayam struct kref kref; 34074d4df193SHarihara Kadayam 34084d4df193SHarihara Kadayam void *bus; 34094d4df193SHarihara Kadayam spinlock_t access_lock; 34104d4df193SHarihara Kadayam struct mutex fw_update_mutex; 34114d4df193SHarihara Kadayam uint32_t fw_update; 34124d4df193SHarihara Kadayam uint32_t op_fw_version; 34134d4df193SHarihara Kadayam uint32_t op_fw_size; 34144d4df193SHarihara Kadayam uint32_t op_fw_seq_size; 34154d4df193SHarihara Kadayam uint32_t diag_fw_version; 34164d4df193SHarihara Kadayam uint32_t gold_fw_version; 34174d4df193SHarihara Kadayam }; 34184d4df193SHarihara Kadayam 341954b9993cSAnil Gurumurthy struct qla_dif_statistics { 342054b9993cSAnil Gurumurthy uint64_t dif_input_bytes; 342154b9993cSAnil Gurumurthy uint64_t dif_output_bytes; 342254b9993cSAnil Gurumurthy uint64_t dif_input_requests; 342354b9993cSAnil Gurumurthy uint64_t dif_output_requests; 342454b9993cSAnil Gurumurthy uint32_t dif_guard_err; 342554b9993cSAnil Gurumurthy uint32_t dif_ref_tag_err; 342654b9993cSAnil Gurumurthy uint32_t dif_app_tag_err; 342754b9993cSAnil Gurumurthy }; 342854b9993cSAnil Gurumurthy 3429e5f5f6f7SHarish Zunjarrao struct qla_statistics { 3430e5f5f6f7SHarish Zunjarrao uint32_t total_isp_aborts; 343149fd462aSHarish Zunjarrao uint64_t input_bytes; 343249fd462aSHarish Zunjarrao uint64_t output_bytes; 3433fabbb8dfSJoe Carnuccio uint64_t input_requests; 3434fabbb8dfSJoe Carnuccio uint64_t output_requests; 3435fabbb8dfSJoe Carnuccio uint32_t control_requests; 3436fabbb8dfSJoe Carnuccio 3437fabbb8dfSJoe Carnuccio uint64_t jiffies_at_last_reset; 343833e79977SQuinn Tran uint32_t stat_max_pend_cmds; 343933e79977SQuinn Tran uint32_t stat_max_qfull_cmds_alloc; 344033e79977SQuinn Tran uint32_t stat_max_qfull_cmds_dropped; 344154b9993cSAnil Gurumurthy 344254b9993cSAnil Gurumurthy struct qla_dif_statistics qla_dif_stats; 3443e5f5f6f7SHarish Zunjarrao }; 3444e5f5f6f7SHarish Zunjarrao 3445a9b6f722SSaurav Kashyap struct bidi_statistics { 3446a9b6f722SSaurav Kashyap unsigned long long io_count; 3447a9b6f722SSaurav Kashyap unsigned long long transfer_bytes; 3448a9b6f722SSaurav Kashyap }; 3449a9b6f722SSaurav Kashyap 3450be25152cSQuinn Tran struct qla_tc_param { 3451be25152cSQuinn Tran struct scsi_qla_host *vha; 3452be25152cSQuinn Tran uint32_t blk_sz; 3453be25152cSQuinn Tran uint32_t bufflen; 3454be25152cSQuinn Tran struct scatterlist *sg; 3455be25152cSQuinn Tran struct scatterlist *prot_sg; 3456be25152cSQuinn Tran struct crc_context *ctx; 3457be25152cSQuinn Tran uint8_t *ctx_dsd_alloced; 3458be25152cSQuinn Tran }; 3459be25152cSQuinn Tran 346073208dfdSAnirban Chakraborty /* Multi queue support */ 346173208dfdSAnirban Chakraborty #define MBC_INITIALIZE_MULTIQ 0x1f 346273208dfdSAnirban Chakraborty #define QLA_QUE_PAGE 0X1000 346373208dfdSAnirban Chakraborty #define QLA_MQ_SIZE 32 346473208dfdSAnirban Chakraborty #define QLA_MAX_QUEUES 256 346573208dfdSAnirban Chakraborty #define ISP_QUE_REG(ha, id) \ 3466ecc89f25SJoe Carnuccio ((ha->mqenable || IS_QLA83XX(ha) || \ 3467ecc89f25SJoe Carnuccio IS_QLA27XX(ha) || IS_QLA28XX(ha)) ? \ 3468da9b1d5cSAndrew Vasquez ((void __iomem *)ha->mqiobase + (QLA_QUE_PAGE * id)) :\ 3469da9b1d5cSAndrew Vasquez ((void __iomem *)ha->iobase)) 347073208dfdSAnirban Chakraborty #define QLA_REQ_QUE_ID(tag) \ 347173208dfdSAnirban Chakraborty ((tag < QLA_MAX_QUEUES && tag > 0) ? tag : 0) 347273208dfdSAnirban Chakraborty #define QLA_DEFAULT_QUE_QOS 5 347373208dfdSAnirban Chakraborty #define QLA_PRECONFIG_VPORTS 32 347473208dfdSAnirban Chakraborty #define QLA_MAX_VPORTS_QLA24XX 128 347573208dfdSAnirban Chakraborty #define QLA_MAX_VPORTS_QLA25XX 256 347682de802aSQuinn Tran 347760a9eadbSQuinn Tran struct qla_tgt_counters { 347860a9eadbSQuinn Tran uint64_t qla_core_sbt_cmd; 347960a9eadbSQuinn Tran uint64_t core_qla_que_buf; 348060a9eadbSQuinn Tran uint64_t qla_core_ret_ctio; 348160a9eadbSQuinn Tran uint64_t core_qla_snd_status; 348260a9eadbSQuinn Tran uint64_t qla_core_ret_sta_ctio; 348360a9eadbSQuinn Tran uint64_t core_qla_free_cmd; 348460a9eadbSQuinn Tran uint64_t num_q_full_sent; 348560a9eadbSQuinn Tran uint64_t num_alloc_iocb_failed; 348660a9eadbSQuinn Tran uint64_t num_term_xchg_sent; 348760a9eadbSQuinn Tran }; 348860a9eadbSQuinn Tran 348982de802aSQuinn Tran struct qla_qpair; 349082de802aSQuinn Tran 34917b867cf7SAnirban Chakraborty /* Response queue data structure */ 34927b867cf7SAnirban Chakraborty struct rsp_que { 34937b867cf7SAnirban Chakraborty dma_addr_t dma; 34947b867cf7SAnirban Chakraborty response_t *ring; 34957b867cf7SAnirban Chakraborty response_t *ring_ptr; 349621038b09SBart Van Assche __le32 __iomem *rsp_q_in; /* FWI2-capable only. */ 349721038b09SBart Van Assche __le32 __iomem *rsp_q_out; 34987b867cf7SAnirban Chakraborty uint16_t ring_index; 34997b867cf7SAnirban Chakraborty uint16_t out_ptr; 35007c6300e3SJoe Carnuccio uint16_t *in_ptr; /* queue shadow in index */ 35017b867cf7SAnirban Chakraborty uint16_t length; 35027b867cf7SAnirban Chakraborty uint16_t options; 35037b867cf7SAnirban Chakraborty uint16_t rid; 350473208dfdSAnirban Chakraborty uint16_t id; 350573208dfdSAnirban Chakraborty uint16_t vp_idx; 35067b867cf7SAnirban Chakraborty struct qla_hw_data *hw; 350773208dfdSAnirban Chakraborty struct qla_msix_entry *msix; 350873208dfdSAnirban Chakraborty struct req_que *req; 35092afa19a9SAnirban Chakraborty srb_t *status_srb; /* status continuation entry */ 351082de802aSQuinn Tran struct qla_qpair *qpair; 35118ae6d9c7SGiridhar Malavali 35128ae6d9c7SGiridhar Malavali dma_addr_t dma_fx00; 35138ae6d9c7SGiridhar Malavali response_t *ring_fx00; 35148ae6d9c7SGiridhar Malavali uint16_t length_fx00; 35158ae6d9c7SGiridhar Malavali uint8_t rsp_pkt[REQUEST_ENTRY_SIZE]; 35167b867cf7SAnirban Chakraborty }; 35177b867cf7SAnirban Chakraborty 35187b867cf7SAnirban Chakraborty /* Request queue data structure */ 35197b867cf7SAnirban Chakraborty struct req_que { 35207b867cf7SAnirban Chakraborty dma_addr_t dma; 35217b867cf7SAnirban Chakraborty request_t *ring; 35227b867cf7SAnirban Chakraborty request_t *ring_ptr; 352321038b09SBart Van Assche __le32 __iomem *req_q_in; /* FWI2-capable only. */ 352421038b09SBart Van Assche __le32 __iomem *req_q_out; 35257b867cf7SAnirban Chakraborty uint16_t ring_index; 35267b867cf7SAnirban Chakraborty uint16_t in_ptr; 35277c6300e3SJoe Carnuccio uint16_t *out_ptr; /* queue shadow out index */ 35287b867cf7SAnirban Chakraborty uint16_t cnt; 35297b867cf7SAnirban Chakraborty uint16_t length; 35307b867cf7SAnirban Chakraborty uint16_t options; 35317b867cf7SAnirban Chakraborty uint16_t rid; 353273208dfdSAnirban Chakraborty uint16_t id; 35337b867cf7SAnirban Chakraborty uint16_t qos; 35347b867cf7SAnirban Chakraborty uint16_t vp_idx; 353573208dfdSAnirban Chakraborty struct rsp_que *rsp; 35368d93f550SChad Dupuis srb_t **outstanding_cmds; 35377b867cf7SAnirban Chakraborty uint32_t current_outstanding_cmd; 35388d93f550SChad Dupuis uint16_t num_outstanding_cmds; 35397b867cf7SAnirban Chakraborty int max_q_depth; 35408ae6d9c7SGiridhar Malavali 35418ae6d9c7SGiridhar Malavali dma_addr_t dma_fx00; 35428ae6d9c7SGiridhar Malavali request_t *ring_fx00; 35438ae6d9c7SGiridhar Malavali uint16_t length_fx00; 35448ae6d9c7SGiridhar Malavali uint8_t req_pkt[REQUEST_ENTRY_SIZE]; 35457b867cf7SAnirban Chakraborty }; 35467b867cf7SAnirban Chakraborty 3547d7459527SMichael Hernandez /*Queue pair data structure */ 3548d7459527SMichael Hernandez struct qla_qpair { 3549d7459527SMichael Hernandez spinlock_t qp_lock; 3550d7459527SMichael Hernandez atomic_t ref_count; 3551e326d22aSQuinn Tran uint32_t lun_cnt; 355282de802aSQuinn Tran /* 355382de802aSQuinn Tran * For qpair 0, qp_lock_ptr will point at hardware_lock due to 355482de802aSQuinn Tran * legacy code. For other Qpair(s), it will point at qp_lock. 355582de802aSQuinn Tran */ 355682de802aSQuinn Tran spinlock_t *qp_lock_ptr; 355782de802aSQuinn Tran struct scsi_qla_host *vha; 35587c3f8fd1SQuinn Tran u32 chip_reset; 355982de802aSQuinn Tran 3560d7459527SMichael Hernandez /* distill these fields down to 'online=0/1' 3561d7459527SMichael Hernandez * ha->flags.eeh_busy 3562d7459527SMichael Hernandez * ha->flags.pci_channel_io_perm_failure 3563d7459527SMichael Hernandez * base_vha->loop_state 3564d7459527SMichael Hernandez */ 3565d7459527SMichael Hernandez uint32_t online:1; 3566d7459527SMichael Hernandez /* move vha->flags.difdix_supported here */ 3567d7459527SMichael Hernandez uint32_t difdix_supported:1; 3568d7459527SMichael Hernandez uint32_t delete_in_progress:1; 35694b60c827SQuinn Tran uint32_t fw_started:1; 35707c3f8fd1SQuinn Tran uint32_t enable_class_2:1; 35717c3f8fd1SQuinn Tran uint32_t enable_explicit_conf:1; 3572af7bb382SQuinn Tran uint32_t use_shadow_reg:1; 3573d7459527SMichael Hernandez 3574d7459527SMichael Hernandez uint16_t id; /* qp number used with FW */ 3575d7459527SMichael Hernandez uint16_t vp_idx; /* vport ID */ 3576d7459527SMichael Hernandez mempool_t *srb_mempool; 3577d7459527SMichael Hernandez 35788abfa9e2SQuinn Tran struct pci_dev *pdev; 35798abfa9e2SQuinn Tran void (*reqq_start_iocbs)(struct qla_qpair *); 35808abfa9e2SQuinn Tran 3581d7459527SMichael Hernandez /* to do: New driver: move queues to here instead of pointers */ 3582d7459527SMichael Hernandez struct req_que *req; 3583d7459527SMichael Hernandez struct rsp_que *rsp; 3584d7459527SMichael Hernandez struct atio_que *atio; 3585d7459527SMichael Hernandez struct qla_msix_entry *msix; /* point to &ha->msix_entries[x] */ 3586d7459527SMichael Hernandez struct qla_hw_data *hw; 3587d7459527SMichael Hernandez struct work_struct q_work; 3588d7459527SMichael Hernandez struct list_head qp_list_elem; /* vha->qp_list */ 3589e326d22aSQuinn Tran struct list_head hints_list; 359082de802aSQuinn Tran uint16_t cpuid; 35910691094fSQuinn Tran uint16_t retry_term_cnt; 359221038b09SBart Van Assche __le32 retry_term_exchg_addr; 35930691094fSQuinn Tran uint64_t retry_term_jiff; 359460a9eadbSQuinn Tran struct qla_tgt_counters tgt_counters; 3595d7459527SMichael Hernandez }; 3596d7459527SMichael Hernandez 35979a069e19SGiridhar Malavali /* Place holder for FW buffer parameters */ 35989a069e19SGiridhar Malavali struct qlfc_fw { 35999a069e19SGiridhar Malavali void *fw_buf; 36009a069e19SGiridhar Malavali dma_addr_t fw_dma; 36019a069e19SGiridhar Malavali uint32_t len; 36029a069e19SGiridhar Malavali }; 36039a069e19SGiridhar Malavali 3604d83a80eeSJoe Carnuccio struct rdp_req_payload { 3605d83a80eeSJoe Carnuccio uint32_t els_request; 3606d83a80eeSJoe Carnuccio uint32_t desc_list_len; 3607d83a80eeSJoe Carnuccio 3608d83a80eeSJoe Carnuccio /* NPIV descriptor */ 3609d83a80eeSJoe Carnuccio struct { 3610d83a80eeSJoe Carnuccio uint32_t desc_tag; 3611d83a80eeSJoe Carnuccio uint32_t desc_len; 3612d83a80eeSJoe Carnuccio uint8_t reserved; 3613d83a80eeSJoe Carnuccio uint8_t nport_id[3]; 3614d83a80eeSJoe Carnuccio } npiv_desc; 3615d83a80eeSJoe Carnuccio }; 3616d83a80eeSJoe Carnuccio 3617d83a80eeSJoe Carnuccio struct rdp_rsp_payload { 3618d83a80eeSJoe Carnuccio struct { 361921038b09SBart Van Assche __be32 cmd; 362021038b09SBart Van Assche __be32 len; 3621d83a80eeSJoe Carnuccio } hdr; 3622d83a80eeSJoe Carnuccio 3623d83a80eeSJoe Carnuccio /* LS Request Info descriptor */ 3624d83a80eeSJoe Carnuccio struct { 362521038b09SBart Van Assche __be32 desc_tag; 362621038b09SBart Van Assche __be32 desc_len; 362721038b09SBart Van Assche __be32 req_payload_word_0; 3628d83a80eeSJoe Carnuccio } ls_req_info_desc; 3629d83a80eeSJoe Carnuccio 3630d83a80eeSJoe Carnuccio /* LS Request Info descriptor */ 3631d83a80eeSJoe Carnuccio struct { 363221038b09SBart Van Assche __be32 desc_tag; 363321038b09SBart Van Assche __be32 desc_len; 363421038b09SBart Van Assche __be32 req_payload_word_0; 3635d83a80eeSJoe Carnuccio } ls_req_info_desc2; 3636d83a80eeSJoe Carnuccio 3637d83a80eeSJoe Carnuccio /* SFP diagnostic param descriptor */ 3638d83a80eeSJoe Carnuccio struct { 363921038b09SBart Van Assche __be32 desc_tag; 364021038b09SBart Van Assche __be32 desc_len; 364121038b09SBart Van Assche __be16 temperature; 364221038b09SBart Van Assche __be16 vcc; 364321038b09SBart Van Assche __be16 tx_bias; 364421038b09SBart Van Assche __be16 tx_power; 364521038b09SBart Van Assche __be16 rx_power; 364621038b09SBart Van Assche __be16 sfp_flags; 3647d83a80eeSJoe Carnuccio } sfp_diag_desc; 3648d83a80eeSJoe Carnuccio 3649d83a80eeSJoe Carnuccio /* Port Speed Descriptor */ 3650d83a80eeSJoe Carnuccio struct { 365121038b09SBart Van Assche __be32 desc_tag; 365221038b09SBart Van Assche __be32 desc_len; 365321038b09SBart Van Assche __be16 speed_capab; 365421038b09SBart Van Assche __be16 operating_speed; 3655d83a80eeSJoe Carnuccio } port_speed_desc; 3656d83a80eeSJoe Carnuccio 3657d83a80eeSJoe Carnuccio /* Link Error Status Descriptor */ 3658d83a80eeSJoe Carnuccio struct { 365921038b09SBart Van Assche __be32 desc_tag; 366021038b09SBart Van Assche __be32 desc_len; 366121038b09SBart Van Assche __be32 link_fail_cnt; 366221038b09SBart Van Assche __be32 loss_sync_cnt; 366321038b09SBart Van Assche __be32 loss_sig_cnt; 366421038b09SBart Van Assche __be32 prim_seq_err_cnt; 366521038b09SBart Van Assche __be32 inval_xmit_word_cnt; 366621038b09SBart Van Assche __be32 inval_crc_cnt; 3667d83a80eeSJoe Carnuccio uint8_t pn_port_phy_type; 3668d83a80eeSJoe Carnuccio uint8_t reserved[3]; 3669d83a80eeSJoe Carnuccio } ls_err_desc; 3670d83a80eeSJoe Carnuccio 3671d83a80eeSJoe Carnuccio /* Port name description with diag param */ 3672d83a80eeSJoe Carnuccio struct { 367321038b09SBart Van Assche __be32 desc_tag; 367421038b09SBart Van Assche __be32 desc_len; 3675d83a80eeSJoe Carnuccio uint8_t WWNN[WWN_SIZE]; 3676d83a80eeSJoe Carnuccio uint8_t WWPN[WWN_SIZE]; 3677d83a80eeSJoe Carnuccio } port_name_diag_desc; 3678d83a80eeSJoe Carnuccio 3679d83a80eeSJoe Carnuccio /* Port Name desc for Direct attached Fx_Port or Nx_Port */ 3680d83a80eeSJoe Carnuccio struct { 368121038b09SBart Van Assche __be32 desc_tag; 368221038b09SBart Van Assche __be32 desc_len; 3683d83a80eeSJoe Carnuccio uint8_t WWNN[WWN_SIZE]; 3684d83a80eeSJoe Carnuccio uint8_t WWPN[WWN_SIZE]; 3685d83a80eeSJoe Carnuccio } port_name_direct_desc; 3686d83a80eeSJoe Carnuccio 3687d83a80eeSJoe Carnuccio /* Buffer Credit descriptor */ 3688d83a80eeSJoe Carnuccio struct { 368921038b09SBart Van Assche __be32 desc_tag; 369021038b09SBart Van Assche __be32 desc_len; 369121038b09SBart Van Assche __be32 fcport_b2b; 369221038b09SBart Van Assche __be32 attached_fcport_b2b; 369321038b09SBart Van Assche __be32 fcport_rtt; 3694d83a80eeSJoe Carnuccio } buffer_credit_desc; 3695d83a80eeSJoe Carnuccio 3696d83a80eeSJoe Carnuccio /* Optical Element Data Descriptor */ 3697d83a80eeSJoe Carnuccio struct { 369821038b09SBart Van Assche __be32 desc_tag; 369921038b09SBart Van Assche __be32 desc_len; 370021038b09SBart Van Assche __be16 high_alarm; 370121038b09SBart Van Assche __be16 low_alarm; 370221038b09SBart Van Assche __be16 high_warn; 370321038b09SBart Van Assche __be16 low_warn; 370421038b09SBart Van Assche __be32 element_flags; 3705d83a80eeSJoe Carnuccio } optical_elmt_desc[5]; 3706d83a80eeSJoe Carnuccio 3707d83a80eeSJoe Carnuccio /* Optical Product Data Descriptor */ 3708d83a80eeSJoe Carnuccio struct { 370921038b09SBart Van Assche __be32 desc_tag; 371021038b09SBart Van Assche __be32 desc_len; 3711d83a80eeSJoe Carnuccio uint8_t vendor_name[16]; 3712d83a80eeSJoe Carnuccio uint8_t part_number[16]; 3713d83a80eeSJoe Carnuccio uint8_t serial_number[16]; 3714d83a80eeSJoe Carnuccio uint8_t revision[4]; 3715d83a80eeSJoe Carnuccio uint8_t date[8]; 3716d83a80eeSJoe Carnuccio } optical_prod_desc; 3717d83a80eeSJoe Carnuccio }; 3718d83a80eeSJoe Carnuccio 3719d83a80eeSJoe Carnuccio #define RDP_DESC_LEN(obj) \ 3720d83a80eeSJoe Carnuccio (sizeof(obj) - sizeof((obj).desc_tag) - sizeof((obj).desc_len)) 3721d83a80eeSJoe Carnuccio 3722d83a80eeSJoe Carnuccio #define RDP_PORT_SPEED_1GB BIT_15 3723d83a80eeSJoe Carnuccio #define RDP_PORT_SPEED_2GB BIT_14 3724d83a80eeSJoe Carnuccio #define RDP_PORT_SPEED_4GB BIT_13 3725d83a80eeSJoe Carnuccio #define RDP_PORT_SPEED_10GB BIT_12 3726d83a80eeSJoe Carnuccio #define RDP_PORT_SPEED_8GB BIT_11 3727d83a80eeSJoe Carnuccio #define RDP_PORT_SPEED_16GB BIT_10 3728d83a80eeSJoe Carnuccio #define RDP_PORT_SPEED_32GB BIT_9 372952bfb089SJoe Carnuccio #define RDP_PORT_SPEED_64GB BIT_8 3730d83a80eeSJoe Carnuccio #define RDP_PORT_SPEED_UNKNOWN BIT_0 3731d83a80eeSJoe Carnuccio 37320e8cd71cSSaurav Kashyap struct scsi_qlt_host { 37330e8cd71cSSaurav Kashyap void *target_lport_ptr; 37340e8cd71cSSaurav Kashyap struct mutex tgt_mutex; 37350e8cd71cSSaurav Kashyap struct mutex tgt_host_action_mutex; 37360e8cd71cSSaurav Kashyap struct qla_tgt *qla_tgt; 37370e8cd71cSSaurav Kashyap }; 37380e8cd71cSSaurav Kashyap 37392d70c103SNicholas Bellinger struct qlt_hw_data { 37402d70c103SNicholas Bellinger /* Protected by hw lock */ 37412d70c103SNicholas Bellinger uint32_t node_name_set:1; 37422d70c103SNicholas Bellinger 37432d70c103SNicholas Bellinger dma_addr_t atio_dma; /* Physical address. */ 37442d70c103SNicholas Bellinger struct atio *atio_ring; /* Base virtual address */ 37452d70c103SNicholas Bellinger struct atio *atio_ring_ptr; /* Current address. */ 37462d70c103SNicholas Bellinger uint16_t atio_ring_index; /* Current index. */ 37472d70c103SNicholas Bellinger uint16_t atio_q_length; 374821038b09SBart Van Assche __le32 __iomem *atio_q_in; 374921038b09SBart Van Assche __le32 __iomem *atio_q_out; 37502d70c103SNicholas Bellinger 37512d70c103SNicholas Bellinger struct qla_tgt_func_tmpl *tgt_ops; 37522d70c103SNicholas Bellinger struct qla_tgt_vp_map *tgt_vp_map; 37532d70c103SNicholas Bellinger 37542d70c103SNicholas Bellinger int saved_set; 375521038b09SBart Van Assche __le16 saved_exchange_count; 375621038b09SBart Van Assche __le32 saved_firmware_options_1; 375721038b09SBart Van Assche __le32 saved_firmware_options_2; 375821038b09SBart Van Assche __le32 saved_firmware_options_3; 37592d70c103SNicholas Bellinger uint8_t saved_firmware_options[2]; 37602d70c103SNicholas Bellinger uint8_t saved_add_firmware_options[2]; 37612d70c103SNicholas Bellinger 37622d70c103SNicholas Bellinger uint8_t tgt_node_name[WWN_SIZE]; 376333e79977SQuinn Tran 376436c78452SQuinn Tran struct dentry *dfs_tgt_sess; 3765c423437eSHimanshu Madhani struct dentry *dfs_tgt_port_database; 376609620eebSQuinn Tran struct dentry *dfs_naqp; 3767c423437eSHimanshu Madhani 376833e79977SQuinn Tran struct list_head q_full_list; 376933e79977SQuinn Tran uint32_t num_pend_cmds; 377033e79977SQuinn Tran uint32_t num_qfull_cmds_alloc; 377133e79977SQuinn Tran uint32_t num_qfull_cmds_dropped; 377233e79977SQuinn Tran spinlock_t q_full_lock; 377333e79977SQuinn Tran uint32_t leak_exchg_thresh_hold; 37747560151bSQuinn Tran spinlock_t sess_lock; 377509620eebSQuinn Tran int num_act_qpairs; 377609620eebSQuinn Tran #define DEFAULT_NAQP 2 37772f424b9bSQuinn Tran spinlock_t atio_lock ____cacheline_aligned; 3778482c9dc7SQuinn Tran struct btree_head32 host_map; 37792d70c103SNicholas Bellinger }; 37802d70c103SNicholas Bellinger 378133e79977SQuinn Tran #define MAX_QFULL_CMDS_ALLOC 8192 378233e79977SQuinn Tran #define Q_FULL_THRESH_HOLD_PERCENT 90 378333e79977SQuinn Tran #define Q_FULL_THRESH_HOLD(ha) \ 378403e8c680SQuinn Tran ((ha->cur_fw_xcb_count/100) * Q_FULL_THRESH_HOLD_PERCENT) 378533e79977SQuinn Tran 378633e79977SQuinn Tran #define LEAK_EXCHG_THRESH_HOLD_PERCENT 75 /* 75 percent */ 378733e79977SQuinn Tran 3788cbb01c2fSArun Easi struct qla_hw_data_stat { 3789cbb01c2fSArun Easi u32 num_fw_dump; 3790cbb01c2fSArun Easi u32 num_mpi_reset; 3791cbb01c2fSArun Easi }; 3792cbb01c2fSArun Easi 3793abbd8870SAndrew Vasquez /* 37947b867cf7SAnirban Chakraborty * Qlogic host adapter specific data structure. 37951da177e4SLinus Torvalds */ 37967b867cf7SAnirban Chakraborty struct qla_hw_data { 37971da177e4SLinus Torvalds struct pci_dev *pdev; 37987b867cf7SAnirban Chakraborty /* SRB cache. */ 37997b867cf7SAnirban Chakraborty #define SRB_MIN_REQ 128 38007b867cf7SAnirban Chakraborty mempool_t *srb_mempool; 38011da177e4SLinus Torvalds 38021da177e4SLinus Torvalds volatile struct { 38031da177e4SLinus Torvalds uint32_t mbox_int :1; 38041da177e4SLinus Torvalds uint32_t mbox_busy :1; 38051da177e4SLinus Torvalds uint32_t disable_risc_code_load :1; 38061da177e4SLinus Torvalds uint32_t enable_64bit_addressing :1; 38071da177e4SLinus Torvalds uint32_t enable_lip_reset :1; 38081da177e4SLinus Torvalds uint32_t enable_target_reset :1; 38097b867cf7SAnirban Chakraborty uint32_t enable_lip_full_login :1; 38101da177e4SLinus Torvalds uint32_t enable_led_scheme :1; 38117190575fSGiridhar Malavali 38123d71644cSAndrew Vasquez uint32_t msi_enabled :1; 38133d71644cSAndrew Vasquez uint32_t msix_enabled :1; 3814d4c760c2SAndrew Vasquez uint32_t disable_serdes :1; 38154346b149SAndrew Vasquez uint32_t gpsc_supported :1; 38162c3dfe3fSSeokmann Ju uint32_t npiv_supported :1; 381785880801SAndrew Vasquez uint32_t pci_channel_io_perm_failure :1; 3818df613b96SAndrew Vasquez uint32_t fce_enabled :1; 38191d2874deSJoe Carnuccio uint32_t fac_supported :1; 38207190575fSGiridhar Malavali 38212533cf67SLalit Chandivade uint32_t chip_reset_done :1; 3822cbc8eb67SAndrew Vasquez uint32_t running_gold_fw :1; 382385880801SAndrew Vasquez uint32_t eeh_busy :1; 38243155754aSAnirban Chakraborty uint32_t disable_msix_handshake :1; 382509ff701aSSarang Radke uint32_t fcp_prio_enabled :1; 38267190575fSGiridhar Malavali uint32_t isp82xx_fw_hung:1; 38277d613ac6SSantosh Vernekar uint32_t nic_core_hung:1; 38287190575fSGiridhar Malavali 3829579d12b5SSaurav Kashyap uint32_t quiesce_owner:1; 38307d613ac6SSantosh Vernekar uint32_t nic_core_reset_hdlr_active:1; 38317d613ac6SSantosh Vernekar uint32_t nic_core_reset_owner:1; 3832b6d0d9d5SGiridhar Malavali uint32_t isp82xx_no_md_cap:1; 38332d70c103SNicholas Bellinger uint32_t host_shutting_down:1; 3834bf5b8ad7SChad Dupuis uint32_t idc_compl_status:1; 38358ae6d9c7SGiridhar Malavali uint32_t mr_reset_hdlr_active:1; 38368ae6d9c7SGiridhar Malavali uint32_t mr_intr_valid:1; 3837b0d6cabdSHimanshu Madhani 383840f3862bSJoe Carnuccio uint32_t dport_enabled:1; 38392486c627SHimanshu Madhani uint32_t fawwpn_enabled:1; 3840b0d6cabdSHimanshu Madhani uint32_t exlogins_enabled:1; 38412f56a7f1SHimanshu Madhani uint32_t exchoffld_enabled:1; 384215f30a57SQuinn Tran 3843ec7193e2SQuinn Tran uint32_t lip_ae:1; 3844ec7193e2SQuinn Tran uint32_t n2n_ae:1; 384515f30a57SQuinn Tran uint32_t fw_started:1; 3846ec7193e2SQuinn Tran uint32_t fw_init_done:1; 3847e4e3a2ceSQuinn Tran 3848b0f18eeeSAndrew Vasquez uint32_t lr_detected:1; 3849b0f18eeeSAndrew Vasquez 38509cd883f0SQuinn Tran uint32_t rida_fmt2:1; 3851b2000805SQuinn Tran uint32_t purge_mbox:1; 38528777e431SQuinn Tran uint32_t n2n_bigger:1; 38533f006ac3SMichael Hernandez uint32_t secure_adapter:1; 38543f006ac3SMichael Hernandez uint32_t secure_fw:1; 38551da177e4SLinus Torvalds } flags; 38561da177e4SLinus Torvalds 3857d1e3635aSQuinn Tran uint16_t max_exchg; 3858b0f18eeeSAndrew Vasquez uint16_t lr_distance; /* 32G & above */ 3859e4e3a2ceSQuinn Tran #define LR_DISTANCE_5K 1 3860e4e3a2ceSQuinn Tran #define LR_DISTANCE_10K 0 3861e4e3a2ceSQuinn Tran 38627b867cf7SAnirban Chakraborty /* This spinlock is used to protect "io transactions", you must 38637b867cf7SAnirban Chakraborty * acquire it before doing any IO to the card, eg with RD_REG*() and 38647b867cf7SAnirban Chakraborty * WRT_REG*() for the duration of your entire commandtransaction. 38657b867cf7SAnirban Chakraborty * 38667b867cf7SAnirban Chakraborty * This spinlock is of lower priority than the io request lock. 38677b867cf7SAnirban Chakraborty */ 38681da177e4SLinus Torvalds 38697b867cf7SAnirban Chakraborty spinlock_t hardware_lock ____cacheline_aligned; 38707b867cf7SAnirban Chakraborty int bars; 38717b867cf7SAnirban Chakraborty int mem_only; 3872f73cb695SChad Dupuis device_reg_t *iobase; /* Base I/O address */ 38737b867cf7SAnirban Chakraborty resource_size_t pio_address; 38741da177e4SLinus Torvalds 38757b867cf7SAnirban Chakraborty #define MIN_IOBASE_LEN 0x100 38768ae6d9c7SGiridhar Malavali dma_addr_t bar0_hdl; 38778ae6d9c7SGiridhar Malavali 38788ae6d9c7SGiridhar Malavali void __iomem *cregbase; 38798ae6d9c7SGiridhar Malavali dma_addr_t bar2_hdl; 38808ae6d9c7SGiridhar Malavali #define BAR0_LEN_FX00 (1024 * 1024) 38818ae6d9c7SGiridhar Malavali #define BAR2_LEN_FX00 (128 * 1024) 38828ae6d9c7SGiridhar Malavali 38838ae6d9c7SGiridhar Malavali uint32_t rqstq_intr_code; 38848ae6d9c7SGiridhar Malavali uint32_t mbx_intr_code; 38858ae6d9c7SGiridhar Malavali uint32_t req_que_len; 38868ae6d9c7SGiridhar Malavali uint32_t rsp_que_len; 38878ae6d9c7SGiridhar Malavali uint32_t req_que_off; 38888ae6d9c7SGiridhar Malavali uint32_t rsp_que_off; 38898ae6d9c7SGiridhar Malavali 389073208dfdSAnirban Chakraborty /* Multi queue data structs */ 3891f73cb695SChad Dupuis device_reg_t *mqiobase; 3892f73cb695SChad Dupuis device_reg_t *msixbase; 389373208dfdSAnirban Chakraborty uint16_t msix_count; 389473208dfdSAnirban Chakraborty uint8_t mqenable; 389573208dfdSAnirban Chakraborty struct req_que **req_q_map; 389673208dfdSAnirban Chakraborty struct rsp_que **rsp_q_map; 3897d7459527SMichael Hernandez struct qla_qpair **queue_pair_map; 389873208dfdSAnirban Chakraborty unsigned long req_qid_map[(QLA_MAX_QUEUES / 8) / sizeof(unsigned long)]; 389973208dfdSAnirban Chakraborty unsigned long rsp_qid_map[(QLA_MAX_QUEUES / 8) / sizeof(unsigned long)]; 3900d7459527SMichael Hernandez unsigned long qpair_qid_map[(QLA_MAX_QUEUES / 8) 3901d7459527SMichael Hernandez / sizeof(unsigned long)]; 39022afa19a9SAnirban Chakraborty uint8_t max_req_queues; 39032afa19a9SAnirban Chakraborty uint8_t max_rsp_queues; 3904d7459527SMichael Hernandez uint8_t max_qpairs; 3905b95b9452SSawan Chandak uint8_t num_qpairs; 3906d7459527SMichael Hernandez struct qla_qpair *base_qpair; 390773208dfdSAnirban Chakraborty struct qla_npiv_entry *npiv_info; 390873208dfdSAnirban Chakraborty uint16_t nvram_npiv_size; 39097b867cf7SAnirban Chakraborty 39107b867cf7SAnirban Chakraborty uint16_t switch_cap; 39117b867cf7SAnirban Chakraborty #define FLOGI_SEQ_DEL BIT_8 39127b867cf7SAnirban Chakraborty #define FLOGI_MID_SUPPORT BIT_10 39137b867cf7SAnirban Chakraborty #define FLOGI_VSAN_SUPPORT BIT_12 39147b867cf7SAnirban Chakraborty #define FLOGI_SP_SUPPORT BIT_13 3915e5b68a61SAnirban Chakraborty 3916e5b68a61SAnirban Chakraborty uint8_t port_no; /* Physical port of adapter */ 3917ead03855SQuinn Tran uint8_t exch_starvation; 3918e5b68a61SAnirban Chakraborty 39197b867cf7SAnirban Chakraborty /* Timeout timers. */ 39207b867cf7SAnirban Chakraborty uint8_t loop_down_abort_time; /* port down timer */ 39217b867cf7SAnirban Chakraborty atomic_t loop_down_timer; /* loop down timer */ 39227b867cf7SAnirban Chakraborty uint8_t link_down_timeout; /* link down timeout */ 39237b867cf7SAnirban Chakraborty uint16_t max_loop_id; 3924642ef983SChad Dupuis uint16_t max_fibre_devices; /* Maximum number of targets */ 39257b867cf7SAnirban Chakraborty 39267b867cf7SAnirban Chakraborty uint16_t fb_rev; 39277b867cf7SAnirban Chakraborty uint16_t min_external_loopid; /* First external loop Id */ 39287b867cf7SAnirban Chakraborty 39297b867cf7SAnirban Chakraborty #define PORT_SPEED_UNKNOWN 0xFFFF 39307b867cf7SAnirban Chakraborty #define PORT_SPEED_1GB 0x00 39317b867cf7SAnirban Chakraborty #define PORT_SPEED_2GB 0x01 39324910b524SAnil Gurumurthy #define PORT_SPEED_AUTO 0x02 39337b867cf7SAnirban Chakraborty #define PORT_SPEED_4GB 0x03 39347b867cf7SAnirban Chakraborty #define PORT_SPEED_8GB 0x04 39356246b8a1SGiridhar Malavali #define PORT_SPEED_16GB 0x05 3936f73cb695SChad Dupuis #define PORT_SPEED_32GB 0x06 3937ecc89f25SJoe Carnuccio #define PORT_SPEED_64GB 0x07 39383a03eb79SAndrew Vasquez #define PORT_SPEED_10GB 0x13 39397b867cf7SAnirban Chakraborty uint16_t link_data_rate; /* F/W operating speed */ 39404910b524SAnil Gurumurthy uint16_t set_data_rate; /* Set by user */ 39417b867cf7SAnirban Chakraborty 39427b867cf7SAnirban Chakraborty uint8_t current_topology; 39437b867cf7SAnirban Chakraborty uint8_t prev_topology; 39447b867cf7SAnirban Chakraborty #define ISP_CFG_NL 1 39457b867cf7SAnirban Chakraborty #define ISP_CFG_N 2 39467b867cf7SAnirban Chakraborty #define ISP_CFG_FL 4 39477b867cf7SAnirban Chakraborty #define ISP_CFG_F 8 39487b867cf7SAnirban Chakraborty 39497b867cf7SAnirban Chakraborty uint8_t operating_mode; /* F/W operating mode */ 39507b867cf7SAnirban Chakraborty #define LOOP 0 39517b867cf7SAnirban Chakraborty #define P2P 1 39527b867cf7SAnirban Chakraborty #define LOOP_P2P 2 39537b867cf7SAnirban Chakraborty #define P2P_LOOP 3 39547b867cf7SAnirban Chakraborty uint8_t interrupts_on; 39557b867cf7SAnirban Chakraborty uint32_t isp_abort_cnt; 3956c3a2f0dfSAndrew Vasquez #define PCI_DEVICE_ID_QLOGIC_ISP2532 0x2532 39574d4df193SHarihara Kadayam #define PCI_DEVICE_ID_QLOGIC_ISP8432 0x8432 39583a03eb79SAndrew Vasquez #define PCI_DEVICE_ID_QLOGIC_ISP8001 0x8001 39596246b8a1SGiridhar Malavali #define PCI_DEVICE_ID_QLOGIC_ISP8031 0x8031 39606246b8a1SGiridhar Malavali #define PCI_DEVICE_ID_QLOGIC_ISP2031 0x2031 3961f73cb695SChad Dupuis #define PCI_DEVICE_ID_QLOGIC_ISP2071 0x2071 39622c5bbbb2SJoe Carnuccio #define PCI_DEVICE_ID_QLOGIC_ISP2271 0x2271 39632b48992fSSawan Chandak #define PCI_DEVICE_ID_QLOGIC_ISP2261 0x2261 3964ecc89f25SJoe Carnuccio #define PCI_DEVICE_ID_QLOGIC_ISP2061 0x2061 3965ecc89f25SJoe Carnuccio #define PCI_DEVICE_ID_QLOGIC_ISP2081 0x2081 3966ecc89f25SJoe Carnuccio #define PCI_DEVICE_ID_QLOGIC_ISP2089 0x2089 3967ecc89f25SJoe Carnuccio #define PCI_DEVICE_ID_QLOGIC_ISP2281 0x2281 3968ecc89f25SJoe Carnuccio #define PCI_DEVICE_ID_QLOGIC_ISP2289 0x2289 39692c5bbbb2SJoe Carnuccio 39709e052e2dSJoe Carnuccio uint32_t isp_type; 3971ea5b6382Sandrew.vasquez@qlogic.com #define DT_ISP2100 BIT_0 3972ea5b6382Sandrew.vasquez@qlogic.com #define DT_ISP2200 BIT_1 3973ea5b6382Sandrew.vasquez@qlogic.com #define DT_ISP2300 BIT_2 3974ea5b6382Sandrew.vasquez@qlogic.com #define DT_ISP2312 BIT_3 3975ea5b6382Sandrew.vasquez@qlogic.com #define DT_ISP2322 BIT_4 3976ea5b6382Sandrew.vasquez@qlogic.com #define DT_ISP6312 BIT_5 3977ea5b6382Sandrew.vasquez@qlogic.com #define DT_ISP6322 BIT_6 3978ea5b6382Sandrew.vasquez@qlogic.com #define DT_ISP2422 BIT_7 3979ea5b6382Sandrew.vasquez@qlogic.com #define DT_ISP2432 BIT_8 3980044cc6c8Sandrew.vasquez@qlogic.com #define DT_ISP5422 BIT_9 3981044cc6c8Sandrew.vasquez@qlogic.com #define DT_ISP5432 BIT_10 3982c3a2f0dfSAndrew Vasquez #define DT_ISP2532 BIT_11 39834d4df193SHarihara Kadayam #define DT_ISP8432 BIT_12 39843a03eb79SAndrew Vasquez #define DT_ISP8001 BIT_13 3985a9083016SGiridhar Malavali #define DT_ISP8021 BIT_14 39866246b8a1SGiridhar Malavali #define DT_ISP2031 BIT_15 39876246b8a1SGiridhar Malavali #define DT_ISP8031 BIT_16 39888ae6d9c7SGiridhar Malavali #define DT_ISPFX00 BIT_17 39897ec0effdSAtul Deshmukh #define DT_ISP8044 BIT_18 3990f73cb695SChad Dupuis #define DT_ISP2071 BIT_19 39912c5bbbb2SJoe Carnuccio #define DT_ISP2271 BIT_20 39922b48992fSSawan Chandak #define DT_ISP2261 BIT_21 3993ecc89f25SJoe Carnuccio #define DT_ISP2061 BIT_22 3994ecc89f25SJoe Carnuccio #define DT_ISP2081 BIT_23 3995ecc89f25SJoe Carnuccio #define DT_ISP2089 BIT_24 3996ecc89f25SJoe Carnuccio #define DT_ISP2281 BIT_25 3997ecc89f25SJoe Carnuccio #define DT_ISP2289 BIT_26 3998ecc89f25SJoe Carnuccio #define DT_ISP_LAST (DT_ISP2289 << 1) 3999ea5b6382Sandrew.vasquez@qlogic.com 40009e052e2dSJoe Carnuccio uint32_t device_type; 4001e02587d7SArun Easi #define DT_T10_PI BIT_25 4002c76f2c01SAndrew Vasquez #define DT_IIDMA BIT_26 4003e428924cSAndrew Vasquez #define DT_FWI2 BIT_27 40044a59f71dSandrew.vasquez@qlogic.com #define DT_ZIO_SUPPORTED BIT_28 4005ea5b6382Sandrew.vasquez@qlogic.com #define DT_OEM_001 BIT_29 4006ea5b6382Sandrew.vasquez@qlogic.com #define DT_ISP2200A BIT_30 4007ea5b6382Sandrew.vasquez@qlogic.com #define DT_EXTENDED_IDS BIT_31 40089e052e2dSJoe Carnuccio 40099e052e2dSJoe Carnuccio #define DT_MASK(ha) ((ha)->isp_type & (DT_ISP_LAST - 1)) 4010ea5b6382Sandrew.vasquez@qlogic.com #define IS_QLA2100(ha) (DT_MASK(ha) & DT_ISP2100) 4011ea5b6382Sandrew.vasquez@qlogic.com #define IS_QLA2200(ha) (DT_MASK(ha) & DT_ISP2200) 4012ea5b6382Sandrew.vasquez@qlogic.com #define IS_QLA2300(ha) (DT_MASK(ha) & DT_ISP2300) 4013ea5b6382Sandrew.vasquez@qlogic.com #define IS_QLA2312(ha) (DT_MASK(ha) & DT_ISP2312) 4014ea5b6382Sandrew.vasquez@qlogic.com #define IS_QLA2322(ha) (DT_MASK(ha) & DT_ISP2322) 4015ea5b6382Sandrew.vasquez@qlogic.com #define IS_QLA6312(ha) (DT_MASK(ha) & DT_ISP6312) 4016ea5b6382Sandrew.vasquez@qlogic.com #define IS_QLA6322(ha) (DT_MASK(ha) & DT_ISP6322) 4017ea5b6382Sandrew.vasquez@qlogic.com #define IS_QLA2422(ha) (DT_MASK(ha) & DT_ISP2422) 4018ea5b6382Sandrew.vasquez@qlogic.com #define IS_QLA2432(ha) (DT_MASK(ha) & DT_ISP2432) 4019044cc6c8Sandrew.vasquez@qlogic.com #define IS_QLA5422(ha) (DT_MASK(ha) & DT_ISP5422) 4020044cc6c8Sandrew.vasquez@qlogic.com #define IS_QLA5432(ha) (DT_MASK(ha) & DT_ISP5432) 4021c3a2f0dfSAndrew Vasquez #define IS_QLA2532(ha) (DT_MASK(ha) & DT_ISP2532) 40224d4df193SHarihara Kadayam #define IS_QLA8432(ha) (DT_MASK(ha) & DT_ISP8432) 40233a03eb79SAndrew Vasquez #define IS_QLA8001(ha) (DT_MASK(ha) & DT_ISP8001) 40246246b8a1SGiridhar Malavali #define IS_QLA81XX(ha) (IS_QLA8001(ha)) 4025a9083016SGiridhar Malavali #define IS_QLA82XX(ha) (DT_MASK(ha) & DT_ISP8021) 40267ec0effdSAtul Deshmukh #define IS_QLA8044(ha) (DT_MASK(ha) & DT_ISP8044) 40276246b8a1SGiridhar Malavali #define IS_QLA2031(ha) (DT_MASK(ha) & DT_ISP2031) 40286246b8a1SGiridhar Malavali #define IS_QLA8031(ha) (DT_MASK(ha) & DT_ISP8031) 40298ae6d9c7SGiridhar Malavali #define IS_QLAFX00(ha) (DT_MASK(ha) & DT_ISPFX00) 4030f73cb695SChad Dupuis #define IS_QLA2071(ha) (DT_MASK(ha) & DT_ISP2071) 40312c5bbbb2SJoe Carnuccio #define IS_QLA2271(ha) (DT_MASK(ha) & DT_ISP2271) 40322b48992fSSawan Chandak #define IS_QLA2261(ha) (DT_MASK(ha) & DT_ISP2261) 4033ecc89f25SJoe Carnuccio #define IS_QLA2081(ha) (DT_MASK(ha) & DT_ISP2081) 4034ecc89f25SJoe Carnuccio #define IS_QLA2281(ha) (DT_MASK(ha) & DT_ISP2281) 4035ea5b6382Sandrew.vasquez@qlogic.com 4036ea5b6382Sandrew.vasquez@qlogic.com #define IS_QLA23XX(ha) (IS_QLA2300(ha) || IS_QLA2312(ha) || IS_QLA2322(ha) || \ 4037ea5b6382Sandrew.vasquez@qlogic.com IS_QLA6312(ha) || IS_QLA6322(ha)) 4038ea5b6382Sandrew.vasquez@qlogic.com #define IS_QLA24XX(ha) (IS_QLA2422(ha) || IS_QLA2432(ha)) 4039044cc6c8Sandrew.vasquez@qlogic.com #define IS_QLA54XX(ha) (IS_QLA5422(ha) || IS_QLA5432(ha)) 4040c3a2f0dfSAndrew Vasquez #define IS_QLA25XX(ha) (IS_QLA2532(ha)) 40416246b8a1SGiridhar Malavali #define IS_QLA83XX(ha) (IS_QLA2031(ha) || IS_QLA8031(ha)) 40424d4df193SHarihara Kadayam #define IS_QLA84XX(ha) (IS_QLA8432(ha)) 40432b48992fSSawan Chandak #define IS_QLA27XX(ha) (IS_QLA2071(ha) || IS_QLA2271(ha) || IS_QLA2261(ha)) 4044ecc89f25SJoe Carnuccio #define IS_QLA28XX(ha) (IS_QLA2081(ha) || IS_QLA2281(ha)) 40454d4df193SHarihara Kadayam #define IS_QLA24XX_TYPE(ha) (IS_QLA24XX(ha) || IS_QLA54XX(ha) || \ 40464d4df193SHarihara Kadayam IS_QLA84XX(ha)) 40476246b8a1SGiridhar Malavali #define IS_CNA_CAPABLE(ha) (IS_QLA81XX(ha) || IS_QLA82XX(ha) || \ 40487ec0effdSAtul Deshmukh IS_QLA8031(ha) || IS_QLA8044(ha)) 40497ec0effdSAtul Deshmukh #define IS_P3P_TYPE(ha) (IS_QLA82XX(ha) || IS_QLA8044(ha)) 40507b867cf7SAnirban Chakraborty #define IS_QLA2XXX_MIDTYPE(ha) (IS_QLA24XX(ha) || IS_QLA84XX(ha) || \ 4051a9083016SGiridhar Malavali IS_QLA25XX(ha) || IS_QLA81XX(ha) || \ 40527ec0effdSAtul Deshmukh IS_QLA82XX(ha) || IS_QLA83XX(ha) || \ 4053ecc89f25SJoe Carnuccio IS_QLA8044(ha) || IS_QLA27XX(ha) || \ 4054ecc89f25SJoe Carnuccio IS_QLA28XX(ha)) 4055fd564b5dSHimanshu Madhani #define IS_MSIX_NACK_CAPABLE(ha) (IS_QLA81XX(ha) || IS_QLA83XX(ha) || \ 4056ecc89f25SJoe Carnuccio IS_QLA27XX(ha) || IS_QLA28XX(ha)) 4057b77ed25cSGiridhar Malavali #define IS_NOPOLLING_TYPE(ha) (IS_QLA81XX(ha) && (ha)->flags.msix_enabled) 4058f73cb695SChad Dupuis #define IS_FAC_REQUIRED(ha) (IS_QLA81XX(ha) || IS_QLA83XX(ha) || \ 4059ecc89f25SJoe Carnuccio IS_QLA27XX(ha) || IS_QLA28XX(ha)) 4060f73cb695SChad Dupuis #define IS_NOCACHE_VPD_TYPE(ha) (IS_QLA81XX(ha) || IS_QLA83XX(ha) || \ 4061ecc89f25SJoe Carnuccio IS_QLA27XX(ha) || IS_QLA28XX(ha)) 4062ac280b67SAndrew Vasquez #define IS_ALOGIO_CAPABLE(ha) (IS_QLA23XX(ha) || IS_FWI2_CAPABLE(ha)) 4063ea5b6382Sandrew.vasquez@qlogic.com 4064e02587d7SArun Easi #define IS_T10_PI_CAPABLE(ha) ((ha)->device_type & DT_T10_PI) 4065c76f2c01SAndrew Vasquez #define IS_IIDMA_CAPABLE(ha) ((ha)->device_type & DT_IIDMA) 4066e428924cSAndrew Vasquez #define IS_FWI2_CAPABLE(ha) ((ha)->device_type & DT_FWI2) 40674a59f71dSandrew.vasquez@qlogic.com #define IS_ZIO_SUPPORTED(ha) ((ha)->device_type & DT_ZIO_SUPPORTED) 4068ea5b6382Sandrew.vasquez@qlogic.com #define IS_OEM_001(ha) ((ha)->device_type & DT_OEM_001) 4069ea5b6382Sandrew.vasquez@qlogic.com #define HAS_EXTENDED_IDS(ha) ((ha)->device_type & DT_EXTENDED_IDS) 40706246b8a1SGiridhar Malavali #define IS_CT6_SUPPORTED(ha) ((ha)->device_type & DT_CT6_SUPPORTED) 4071f73cb695SChad Dupuis #define IS_MQUE_CAPABLE(ha) ((ha)->mqenable || IS_QLA83XX(ha) || \ 4072ecc89f25SJoe Carnuccio IS_QLA27XX(ha) || IS_QLA28XX(ha)) 4073ecc89f25SJoe Carnuccio #define IS_BIDI_CAPABLE(ha) \ 4074ecc89f25SJoe Carnuccio (IS_QLA25XX(ha) || IS_QLA2031(ha) || IS_QLA27XX(ha) || IS_QLA28XX(ha)) 407581178772SSaurav Kashyap /* Bit 21 of fw_attributes decides the MCTP capabilities */ 407681178772SSaurav Kashyap #define IS_MCTP_CAPABLE(ha) (IS_QLA2031(ha) && \ 407781178772SSaurav Kashyap ((ha)->fw_attributes_ext[0] & BIT_0)) 4078b20f02e1SHimanshu Madhani #define IS_PI_UNINIT_CAPABLE(ha) (IS_QLA83XX(ha) || IS_QLA27XX(ha)) 4079b20f02e1SHimanshu Madhani #define IS_PI_IPGUARD_CAPABLE(ha) (IS_QLA83XX(ha) || IS_QLA27XX(ha)) 40809e522cd8SArun Easi #define IS_PI_DIFB_DIX0_CAPABLE(ha) (0) 4081ecc89f25SJoe Carnuccio #define IS_PI_SPLIT_DET_CAPABLE_HBA(ha) (IS_QLA83XX(ha) || IS_QLA27XX(ha) || \ 4082ecc89f25SJoe Carnuccio IS_QLA28XX(ha)) 40839e522cd8SArun Easi #define IS_PI_SPLIT_DET_CAPABLE(ha) (IS_PI_SPLIT_DET_CAPABLE_HBA(ha) && \ 40849e522cd8SArun Easi (((ha)->fw_attributes_h << 16 | (ha)->fw_attributes) & BIT_22)) 4085ecc89f25SJoe Carnuccio #define IS_ATIO_MSIX_CAPABLE(ha) (IS_QLA83XX(ha) || IS_QLA27XX(ha) || \ 4086ecc89f25SJoe Carnuccio IS_QLA28XX(ha)) 408733c36c0aSArun Easi #define IS_TGT_MODE_CAPABLE(ha) (ha->tgt.atio_q_length) 4088ecc89f25SJoe Carnuccio #define IS_SHADOW_REG_CAPABLE(ha) (IS_QLA27XX(ha) || IS_QLA28XX(ha)) 4089ecc89f25SJoe Carnuccio #define IS_DPORT_CAPABLE(ha) (IS_QLA83XX(ha) || IS_QLA27XX(ha) || \ 4090ecc89f25SJoe Carnuccio IS_QLA28XX(ha)) 4091ecc89f25SJoe Carnuccio #define IS_FAWWN_CAPABLE(ha) (IS_QLA83XX(ha) || IS_QLA27XX(ha) || \ 4092ecc89f25SJoe Carnuccio IS_QLA28XX(ha)) 409399e1b683SQuinn Tran #define IS_EXCHG_OFFLD_CAPABLE(ha) \ 4094ecc89f25SJoe Carnuccio (IS_QLA81XX(ha) || IS_QLA83XX(ha) || IS_QLA27XX(ha) || IS_QLA28XX(ha)) 409599e1b683SQuinn Tran #define IS_EXLOGIN_OFFLD_CAPABLE(ha) \ 4096ecc89f25SJoe Carnuccio (IS_QLA25XX(ha) || IS_QLA81XX(ha) || IS_QLA83XX(ha) || \ 4097ecc89f25SJoe Carnuccio IS_QLA27XX(ha) || IS_QLA28XX(ha)) 4098a4239945SQuinn Tran #define USE_ASYNC_SCAN(ha) (IS_QLA25XX(ha) || IS_QLA81XX(ha) ||\ 4099ecc89f25SJoe Carnuccio IS_QLA83XX(ha) || IS_QLA27XX(ha) || IS_QLA28XX(ha)) 4100ea5b6382Sandrew.vasquez@qlogic.com 41011da177e4SLinus Torvalds /* HBA serial number */ 41021da177e4SLinus Torvalds uint8_t serial0; 41031da177e4SLinus Torvalds uint8_t serial1; 41041da177e4SLinus Torvalds uint8_t serial2; 41051da177e4SLinus Torvalds 41061da177e4SLinus Torvalds /* NVRAM configuration data */ 4107281afe19SSeokmann Ju #define MAX_NVRAM_SIZE 4096 4108c1c7178cSBart Van Assche #define VPD_OFFSET (MAX_NVRAM_SIZE / 2) 41093d71644cSAndrew Vasquez uint16_t nvram_size; 41101da177e4SLinus Torvalds uint16_t nvram_base; 4111281afe19SSeokmann Ju void *nvram; 41126f641790Sandrew.vasquez@qlogic.com uint16_t vpd_size; 41136f641790Sandrew.vasquez@qlogic.com uint16_t vpd_base; 4114281afe19SSeokmann Ju void *vpd; 41151da177e4SLinus Torvalds 41161da177e4SLinus Torvalds uint16_t loop_reset_delay; 41171da177e4SLinus Torvalds uint8_t retry_count; 41181da177e4SLinus Torvalds uint8_t login_timeout; 41191da177e4SLinus Torvalds uint16_t r_a_tov; 41201da177e4SLinus Torvalds int port_down_retry_count; 41211da177e4SLinus Torvalds uint8_t mbx_count; 41228ae6d9c7SGiridhar Malavali uint8_t aen_mbx_count; 4123b2000805SQuinn Tran atomic_t num_pend_mbx_stage1; 4124b2000805SQuinn Tran atomic_t num_pend_mbx_stage2; 4125b2000805SQuinn Tran atomic_t num_pend_mbx_stage3; 41260eaaca4cSQuinn Tran uint16_t frame_payload_size; 41271da177e4SLinus Torvalds 41281da177e4SLinus Torvalds uint32_t login_retry_count; 41291da177e4SLinus Torvalds /* SNS command interfaces. */ 41301da177e4SLinus Torvalds ms_iocb_entry_t *ms_iocb; 41311da177e4SLinus Torvalds dma_addr_t ms_iocb_dma; 41321da177e4SLinus Torvalds struct ct_sns_pkt *ct_sns; 41331da177e4SLinus Torvalds dma_addr_t ct_sns_dma; 41341da177e4SLinus Torvalds /* SNS command interfaces for 2200. */ 41351da177e4SLinus Torvalds struct sns_cmd_pkt *sns_cmd; 41361da177e4SLinus Torvalds dma_addr_t sns_cmd_dma; 41371da177e4SLinus Torvalds 4138e4e3a2ceSQuinn Tran #define SFP_DEV_SIZE 512 413988729e53SAndrew Vasquez #define SFP_BLOCK_SIZE 64 4140d83a80eeSJoe Carnuccio #define SFP_RTDI_LEN SFP_BLOCK_SIZE 4141d83a80eeSJoe Carnuccio 414288729e53SAndrew Vasquez void *sfp_data; 414388729e53SAndrew Vasquez dma_addr_t sfp_data_dma; 414488729e53SAndrew Vasquez 4145a27747a2SBart Van Assche struct qla_flt_header *flt; 41463f006ac3SMichael Hernandez dma_addr_t flt_dma; 41473f006ac3SMichael Hernandez 4148b5d0329fSGiridhar Malavali #define XGMAC_DATA_SIZE 4096 4149ce0423f4SAndrew Vasquez void *xgmac_data; 4150ce0423f4SAndrew Vasquez dma_addr_t xgmac_data_dma; 4151ce0423f4SAndrew Vasquez 4152b5d0329fSGiridhar Malavali #define DCBX_TLV_DATA_SIZE 4096 415311bbc1d8SAndrew Vasquez void *dcbx_tlv; 415411bbc1d8SAndrew Vasquez dma_addr_t dcbx_tlv_dma; 415511bbc1d8SAndrew Vasquez 415639a11240SChristoph Hellwig struct task_struct *dpc_thread; 41571da177e4SLinus Torvalds uint8_t dpc_active; /* DPC routine is active */ 41581da177e4SLinus Torvalds 41591da177e4SLinus Torvalds dma_addr_t gid_list_dma; 41601da177e4SLinus Torvalds struct gid_list_info *gid_list; 4161abbd8870SAndrew Vasquez int gid_list_info_size; 41621da177e4SLinus Torvalds 41631da177e4SLinus Torvalds /* Small DMA pool allocations -- maximum 256 bytes in length. */ 41641da177e4SLinus Torvalds #define DMA_POOL_SIZE 256 41651da177e4SLinus Torvalds struct dma_pool *s_dma_pool; 41661da177e4SLinus Torvalds 41671da177e4SLinus Torvalds dma_addr_t init_cb_dma; 41681da177e4SLinus Torvalds init_cb_t *init_cb; 41693d71644cSAndrew Vasquez int init_cb_size; 4170b64b0e8fSAndrew Vasquez dma_addr_t ex_init_cb_dma; 4171b64b0e8fSAndrew Vasquez struct ex_init_cb_81xx *ex_init_cb; 41721da177e4SLinus Torvalds 41735ff1d584SAndrew Vasquez void *async_pd; 41745ff1d584SAndrew Vasquez dma_addr_t async_pd_dma; 41755ff1d584SAndrew Vasquez 4176b0d6cabdSHimanshu Madhani #define ENABLE_EXTENDED_LOGIN BIT_7 4177b0d6cabdSHimanshu Madhani 4178b0d6cabdSHimanshu Madhani /* Extended Logins */ 4179b0d6cabdSHimanshu Madhani void *exlogin_buf; 4180b0d6cabdSHimanshu Madhani dma_addr_t exlogin_buf_dma; 4181b0d6cabdSHimanshu Madhani int exlogin_size; 4182b0d6cabdSHimanshu Madhani 41832f56a7f1SHimanshu Madhani #define ENABLE_EXCHANGE_OFFLD BIT_2 41842f56a7f1SHimanshu Madhani 41852f56a7f1SHimanshu Madhani /* Exchange Offload */ 41862f56a7f1SHimanshu Madhani void *exchoffld_buf; 41872f56a7f1SHimanshu Madhani dma_addr_t exchoffld_buf_dma; 41882f56a7f1SHimanshu Madhani int exchoffld_size; 41892f56a7f1SHimanshu Madhani int exchoffld_count; 41902f56a7f1SHimanshu Madhani 41918777e431SQuinn Tran /* n2n */ 41928777e431SQuinn Tran struct els_plogi_payload plogi_els_payld; 41938777e431SQuinn Tran 41947a67735bSAndrew Vasquez void *swl; 41957a67735bSAndrew Vasquez 41961da177e4SLinus Torvalds /* These are used by mailbox operations. */ 41978ae6d9c7SGiridhar Malavali uint16_t mailbox_out[MAILBOX_REGISTER_COUNT]; 41988ae6d9c7SGiridhar Malavali uint32_t mailbox_out32[MAILBOX_REGISTER_COUNT]; 41998ae6d9c7SGiridhar Malavali uint32_t aenmb[AEN_MAILBOX_REGISTER_COUNT_FX00]; 42001da177e4SLinus Torvalds 42011da177e4SLinus Torvalds mbx_cmd_t *mcp; 42028ae6d9c7SGiridhar Malavali struct mbx_cmd_32 *mcp32; 42038ae6d9c7SGiridhar Malavali 42041da177e4SLinus Torvalds unsigned long mbx_cmd_flags; 42051da177e4SLinus Torvalds #define MBX_INTERRUPT 1 42061da177e4SLinus Torvalds #define MBX_INTR_WAIT 2 42071da177e4SLinus Torvalds #define MBX_UPDATE_FLASH_ACTIVE 3 42081da177e4SLinus Torvalds 42096c2f527cSmatthias@kaehlcke.net struct mutex vport_lock; /* Virtual port synchronization */ 4210feafb7b1SArun Easi spinlock_t vport_slock; /* order is hardware_lock, then vport_slock */ 4211d7459527SMichael Hernandez struct mutex mq_lock; /* multi-queue synchronization */ 42120b05a1f0SMarcus Barrow struct completion mbx_cmd_comp; /* Serialize mbx access */ 42130b05a1f0SMarcus Barrow struct completion mbx_intr_comp; /* Used for completion notification */ 421423f2ebd1SSarang Radke struct completion dcbx_comp; /* For set port config notification */ 4215f356bef1SChad Dupuis struct completion lb_portup_comp; /* Used to wait for link up during 4216f356bef1SChad Dupuis * loopback */ 4217f356bef1SChad Dupuis #define DCBX_COMP_TIMEOUT 20 4218f356bef1SChad Dupuis #define LB_PORTUP_COMP_TIMEOUT 10 4219f356bef1SChad Dupuis 422023f2ebd1SSarang Radke int notify_dcbx_comp; 4221f356bef1SChad Dupuis int notify_lb_portup_comp; 4222a9b6f722SSaurav Kashyap struct mutex selflogin_lock; 42231da177e4SLinus Torvalds 42241da177e4SLinus Torvalds /* Basic firmware related information. */ 42251da177e4SLinus Torvalds uint16_t fw_major_version; 42261da177e4SLinus Torvalds uint16_t fw_minor_version; 42271da177e4SLinus Torvalds uint16_t fw_subminor_version; 42281da177e4SLinus Torvalds uint16_t fw_attributes; 42296246b8a1SGiridhar Malavali uint16_t fw_attributes_h; 423003aaa89fSDarren Trapp #define FW_ATTR_H_NVME_FBURST BIT_1 4231171e4909SGiridhar Malavali #define FW_ATTR_H_NVME BIT_10 4232171e4909SGiridhar Malavali #define FW_ATTR_H_NVME_UPDATED BIT_14 4233171e4909SGiridhar Malavali 42346246b8a1SGiridhar Malavali uint16_t fw_attributes_ext[2]; 42351da177e4SLinus Torvalds uint32_t fw_memory_size; 42361da177e4SLinus Torvalds uint32_t fw_transfer_size; 4237441d1072SAndrew Vasquez uint32_t fw_srisc_address; 4238441d1072SAndrew Vasquez #define RISC_START_ADDRESS_2100 0x1000 4239441d1072SAndrew Vasquez #define RISC_START_ADDRESS_2300 0x800 4240441d1072SAndrew Vasquez #define RISC_START_ADDRESS_2400 0x100000 424103e8c680SQuinn Tran 424203e8c680SQuinn Tran uint16_t orig_fw_tgt_xcb_count; 424303e8c680SQuinn Tran uint16_t cur_fw_tgt_xcb_count; 424403e8c680SQuinn Tran uint16_t orig_fw_xcb_count; 424503e8c680SQuinn Tran uint16_t cur_fw_xcb_count; 424603e8c680SQuinn Tran uint16_t orig_fw_iocb_count; 424703e8c680SQuinn Tran uint16_t cur_fw_iocb_count; 424803e8c680SQuinn Tran uint16_t fw_max_fcf_count; 42491da177e4SLinus Torvalds 4250f73cb695SChad Dupuis uint32_t fw_shared_ram_start; 4251f73cb695SChad Dupuis uint32_t fw_shared_ram_end; 4252ad1ef177SJoe Carnuccio uint32_t fw_ddr_ram_start; 4253ad1ef177SJoe Carnuccio uint32_t fw_ddr_ram_end; 4254f73cb695SChad Dupuis 42551da177e4SLinus Torvalds uint16_t fw_options[16]; /* slots: 1,2,3,10,11 */ 42561da177e4SLinus Torvalds uint8_t fw_seriallink_options[4]; 425721038b09SBart Van Assche __le16 fw_seriallink_options24[4]; 42581da177e4SLinus Torvalds 42592a3192a3SJoe Carnuccio uint8_t serdes_version[3]; 426055a96158SAndrew Vasquez uint8_t mpi_version[3]; 42613a03eb79SAndrew Vasquez uint32_t mpi_capabilities; 426255a96158SAndrew Vasquez uint8_t phy_version[3]; 426303aa868cSSawan Chandak uint8_t pep_version[3]; 42643a03eb79SAndrew Vasquez 4265f73cb695SChad Dupuis /* Firmware dump template */ 4266a28d9e4eSJoe Carnuccio struct fwdt { 4267a28d9e4eSJoe Carnuccio void *template; 4268a28d9e4eSJoe Carnuccio ulong length; 4269a28d9e4eSJoe Carnuccio ulong dump_size; 4270a28d9e4eSJoe Carnuccio } fwdt[2]; 4271a7a167bfSAndrew Vasquez struct qla2xxx_fw_dump *fw_dump; 4272a7a167bfSAndrew Vasquez uint32_t fw_dump_len; 4273a4226ec3SQuinn Tran u32 fw_dump_alloc_len; 42742a3192a3SJoe Carnuccio bool fw_dumped; 427561f098ddSHiral Patel unsigned long fw_dump_cap_flags; 427661f098ddSHiral Patel #define RISC_PAUSE_CMPL 0 427761f098ddSHiral Patel #define DMA_SHUTDOWN_CMPL 1 427861f098ddSHiral Patel #define ISP_RESET_CMPL 2 427961f098ddSHiral Patel #define RISC_RDY_AFT_RESET 3 428061f098ddSHiral Patel #define RISC_SRAM_DUMP_CMPL 4 428161f098ddSHiral Patel #define RISC_EXT_MEM_DUMP_CMPL 5 4282d14e72fbSHimanshu Madhani #define ISP_MBX_RDY 6 4283d14e72fbSHimanshu Madhani #define ISP_SOFT_RESET_CMPL 7 42841da177e4SLinus Torvalds int fw_dump_reading; 4285cbb01c2fSArun Easi void *mpi_fw_dump; 4286cbb01c2fSArun Easi u32 mpi_fw_dump_len; 428778b874b7SColin Ian King unsigned int mpi_fw_dump_reading:1; 428878b874b7SColin Ian King unsigned int mpi_fw_dumped:1; 4289edaa5c74SSaurav Kashyap int prev_minidump_failed; 4290a7a167bfSAndrew Vasquez dma_addr_t eft_dma; 4291a7a167bfSAndrew Vasquez void *eft; 429281178772SSaurav Kashyap /* Current size of mctp dump is 0x086064 bytes */ 429381178772SSaurav Kashyap #define MCTP_DUMP_SIZE 0x086064 429481178772SSaurav Kashyap dma_addr_t mctp_dump_dma; 429581178772SSaurav Kashyap void *mctp_dump; 429681178772SSaurav Kashyap int mctp_dumped; 429781178772SSaurav Kashyap int mctp_dump_reading; 4298bb99de67SAndrew Vasquez uint32_t chain_offset; 4299df613b96SAndrew Vasquez struct dentry *dfs_dir; 4300df613b96SAndrew Vasquez struct dentry *dfs_fce; 4301ce1025cdSHimanshu Madhani struct dentry *dfs_tgt_counters; 430203e8c680SQuinn Tran struct dentry *dfs_fw_resource_cnt; 4303ce1025cdSHimanshu Madhani 4304df613b96SAndrew Vasquez dma_addr_t fce_dma; 4305df613b96SAndrew Vasquez void *fce; 4306df613b96SAndrew Vasquez uint32_t fce_bufs; 4307df613b96SAndrew Vasquez uint16_t fce_mb[8]; 4308df613b96SAndrew Vasquez uint64_t fce_wr, fce_rd; 4309df613b96SAndrew Vasquez struct mutex fce_mutex; 4310df613b96SAndrew Vasquez 43113d71644cSAndrew Vasquez uint32_t pci_attr; 4312a8488abeSAndrew Vasquez uint16_t chip_revision; 43131da177e4SLinus Torvalds 43141da177e4SLinus Torvalds uint16_t product_id[4]; 43151da177e4SLinus Torvalds 43161da177e4SLinus Torvalds uint8_t model_number[16+1]; 43171ee27146SJoe Carnuccio char model_desc[80]; 4318cca5335cSAndrew Vasquez uint8_t adapter_id[16+1]; 43191da177e4SLinus Torvalds 4320854165f4Sandrew.vasquez@qlogic.com /* Option ROM information. */ 4321854165f4Sandrew.vasquez@qlogic.com char *optrom_buffer; 4322854165f4Sandrew.vasquez@qlogic.com uint32_t optrom_size; 4323854165f4Sandrew.vasquez@qlogic.com int optrom_state; 4324854165f4Sandrew.vasquez@qlogic.com #define QLA_SWAITING 0 4325854165f4Sandrew.vasquez@qlogic.com #define QLA_SREADING 1 4326854165f4Sandrew.vasquez@qlogic.com #define QLA_SWRITING 2 4327b7cc176cSJoe Carnuccio uint32_t optrom_region_start; 4328b7cc176cSJoe Carnuccio uint32_t optrom_region_size; 43297a8ab9c8SChad Dupuis struct mutex optrom_mutex; 4330854165f4Sandrew.vasquez@qlogic.com 433130c47662SAndrew Vasquez /* PCI expansion ROM image information. */ 433230c47662SAndrew Vasquez #define ROM_CODE_TYPE_BIOS 0 433330c47662SAndrew Vasquez #define ROM_CODE_TYPE_FCODE 1 433430c47662SAndrew Vasquez #define ROM_CODE_TYPE_EFI 3 433530c47662SAndrew Vasquez uint8_t bios_revision[2]; 433630c47662SAndrew Vasquez uint8_t efi_revision[2]; 433730c47662SAndrew Vasquez uint8_t fcode_revision[16]; 433830c47662SAndrew Vasquez uint32_t fw_revision[4]; 433930c47662SAndrew Vasquez 43400f2d962fSMadhuranath Iyengar uint32_t gold_fw_version[4]; 43410f2d962fSMadhuranath Iyengar 43423a03eb79SAndrew Vasquez /* Offsets for flash/nvram access (set to ~0 if not used). */ 43433a03eb79SAndrew Vasquez uint32_t flash_conf_off; 43443a03eb79SAndrew Vasquez uint32_t flash_data_off; 43453a03eb79SAndrew Vasquez uint32_t nvram_conf_off; 43463a03eb79SAndrew Vasquez uint32_t nvram_data_off; 43473a03eb79SAndrew Vasquez 43487d232c74SAndrew Vasquez uint32_t fdt_wrt_disable; 43497ec0effdSAtul Deshmukh uint32_t fdt_wrt_enable; 43507d232c74SAndrew Vasquez uint32_t fdt_erase_cmd; 43517d232c74SAndrew Vasquez uint32_t fdt_block_size; 43527d232c74SAndrew Vasquez uint32_t fdt_unprotect_sec_cmd; 43537d232c74SAndrew Vasquez uint32_t fdt_protect_sec_cmd; 43547ec0effdSAtul Deshmukh uint32_t fdt_wrt_sts_reg_cmd; 43557d232c74SAndrew Vasquez 43565fa8774cSJoe Carnuccio struct { 4357c00d8994SAndrew Vasquez uint32_t flt_region_flt; 4358c00d8994SAndrew Vasquez uint32_t flt_region_fdt; 4359c00d8994SAndrew Vasquez uint32_t flt_region_boot; 43604243c115SSawan Chandak uint32_t flt_region_boot_sec; 4361c00d8994SAndrew Vasquez uint32_t flt_region_fw; 43624243c115SSawan Chandak uint32_t flt_region_fw_sec; 4363c00d8994SAndrew Vasquez uint32_t flt_region_vpd_nvram; 43645fa8774cSJoe Carnuccio uint32_t flt_region_vpd_nvram_sec; 43653d79038fSAndrew Vasquez uint32_t flt_region_vpd; 43664243c115SSawan Chandak uint32_t flt_region_vpd_sec; 43673d79038fSAndrew Vasquez uint32_t flt_region_nvram; 43685fa8774cSJoe Carnuccio uint32_t flt_region_nvram_sec; 4369272976caSAndrew Vasquez uint32_t flt_region_npiv_conf; 4370cbc8eb67SAndrew Vasquez uint32_t flt_region_gold_fw; 437109ff701aSSarang Radke uint32_t flt_region_fcp_prio; 4372a9083016SGiridhar Malavali uint32_t flt_region_bootload; 43734243c115SSawan Chandak uint32_t flt_region_img_status_pri; 43744243c115SSawan Chandak uint32_t flt_region_img_status_sec; 43755fa8774cSJoe Carnuccio uint32_t flt_region_aux_img_status_pri; 43765fa8774cSJoe Carnuccio uint32_t flt_region_aux_img_status_sec; 43775fa8774cSJoe Carnuccio }; 43784243c115SSawan Chandak uint8_t active_image; 4379c00d8994SAndrew Vasquez 43801da177e4SLinus Torvalds /* Needed for BEACON */ 43811da177e4SLinus Torvalds uint16_t beacon_blink_led; 4382f6df144cSandrew.vasquez@qlogic.com uint8_t beacon_color_state; 4383f6df144cSandrew.vasquez@qlogic.com #define QLA_LED_GRN_ON 0x01 4384f6df144cSandrew.vasquez@qlogic.com #define QLA_LED_YLW_ON 0x02 4385f6df144cSandrew.vasquez@qlogic.com #define QLA_LED_ABR_ON 0x04 4386f6df144cSandrew.vasquez@qlogic.com #define QLA_LED_ALL_ON 0x07 /* yellow, green, amber. */ 4387f6df144cSandrew.vasquez@qlogic.com /* ISP2322: red, green, amber. */ 43884fdfefe5SAndrew Vasquez uint16_t zio_mode; 43894fdfefe5SAndrew Vasquez uint16_t zio_timer; 4390a8488abeSAndrew Vasquez 439173208dfdSAnirban Chakraborty struct qla_msix_entry *msix_entries; 43922c3dfe3fSSeokmann Ju 43932c3dfe3fSSeokmann Ju struct list_head vp_list; /* list of VP */ 43947b867cf7SAnirban Chakraborty unsigned long vp_idx_map[(MAX_MULTI_ID_FABRIC / 8) / 43957b867cf7SAnirban Chakraborty sizeof(unsigned long)]; 43962c3dfe3fSSeokmann Ju uint16_t num_vhosts; /* number of vports created */ 43972c3dfe3fSSeokmann Ju uint16_t num_vsans; /* number of vsan created */ 43987b867cf7SAnirban Chakraborty uint16_t max_npiv_vports; /* 63 or 125 per topoloty */ 43997b867cf7SAnirban Chakraborty int cur_vport_count; 44007b867cf7SAnirban Chakraborty 44017b867cf7SAnirban Chakraborty struct qla_chip_state_84xx *cs84xx; 44027b867cf7SAnirban Chakraborty struct isp_operations *isp_ops; 440368ca949cSAnirban Chakraborty struct workqueue_struct *wq; 44049a069e19SGiridhar Malavali struct qlfc_fw fw_buf; 440509ff701aSSarang Radke 440609ff701aSSarang Radke /* FCP_CMND priority support */ 440709ff701aSSarang Radke struct qla_fcp_prio_cfg *fcp_prio_cfg; 4408a9083016SGiridhar Malavali 4409a9083016SGiridhar Malavali struct dma_pool *dl_dma_pool; 4410a9083016SGiridhar Malavali #define DSD_LIST_DMA_POOL_SIZE 512 4411a9083016SGiridhar Malavali 4412a9083016SGiridhar Malavali struct dma_pool *fcp_cmnd_dma_pool; 4413a9083016SGiridhar Malavali mempool_t *ctx_mempool; 4414a9083016SGiridhar Malavali #define FCP_CMND_DMA_POOL_SIZE 512 4415a9083016SGiridhar Malavali 44168dfa4b5aSBart Van Assche void __iomem *nx_pcibase; /* Base I/O address */ 44178dfa4b5aSBart Van Assche void __iomem *nxdb_rd_ptr; /* Doorbell read pointer */ 44188dfa4b5aSBart Van Assche void __iomem *nxdb_wr_ptr; /* Door bell write pointer */ 4419a9083016SGiridhar Malavali 4420a9083016SGiridhar Malavali uint32_t crb_win; 4421a9083016SGiridhar Malavali uint32_t curr_window; 4422a9083016SGiridhar Malavali uint32_t ddr_mn_window; 4423a9083016SGiridhar Malavali unsigned long mn_win_crb; 4424a9083016SGiridhar Malavali unsigned long ms_win_crb; 4425a9083016SGiridhar Malavali int qdr_sn_window; 44267d613ac6SSantosh Vernekar uint32_t fcoe_dev_init_timeout; 44277d613ac6SSantosh Vernekar uint32_t fcoe_reset_timeout; 4428a9083016SGiridhar Malavali rwlock_t hw_lock; 4429a9083016SGiridhar Malavali uint16_t portnum; /* port number */ 4430a9083016SGiridhar Malavali int link_width; 4431a9083016SGiridhar Malavali struct fw_blob *hablob; 4432a9083016SGiridhar Malavali struct qla82xx_legacy_intr_set nx_legacy_intr; 4433a9083016SGiridhar Malavali 4434a9083016SGiridhar Malavali uint16_t gbl_dsd_inuse; 4435a9083016SGiridhar Malavali uint16_t gbl_dsd_avail; 4436a9083016SGiridhar Malavali struct list_head gbl_dsd_list; 4437a9083016SGiridhar Malavali #define NUM_DSD_CHAIN 4096 44389c2b2975SHarish Zunjarrao 44399c2b2975SHarish Zunjarrao uint8_t fw_type; 444021038b09SBart Van Assche uint32_t file_prd_off; /* File firmware product offset */ 444108de2844SGiridhar Malavali 444208de2844SGiridhar Malavali uint32_t md_template_size; 444308de2844SGiridhar Malavali void *md_tmplt_hdr; 444408de2844SGiridhar Malavali dma_addr_t md_tmplt_hdr_dma; 444508de2844SGiridhar Malavali void *md_dump; 444608de2844SGiridhar Malavali uint32_t md_dump_size; 44472d70c103SNicholas Bellinger 44485f16b331SChad Dupuis void *loop_id_map; 44497d613ac6SSantosh Vernekar 44507d613ac6SSantosh Vernekar /* QLA83XX IDC specific fields */ 44517d613ac6SSantosh Vernekar uint32_t idc_audit_ts; 4452454073c9SSantosh Vernekar uint32_t idc_extend_tmo; 44537d613ac6SSantosh Vernekar 44547d613ac6SSantosh Vernekar /* DPC low-priority workqueue */ 44557d613ac6SSantosh Vernekar struct workqueue_struct *dpc_lp_wq; 44567d613ac6SSantosh Vernekar struct work_struct idc_aen; 44577d613ac6SSantosh Vernekar /* DPC high-priority workqueue */ 44587d613ac6SSantosh Vernekar struct workqueue_struct *dpc_hp_wq; 44597d613ac6SSantosh Vernekar struct work_struct nic_core_reset; 44607d613ac6SSantosh Vernekar struct work_struct idc_state_handler; 44617d613ac6SSantosh Vernekar struct work_struct nic_core_unrecoverable; 4462f3ddac19SChad Dupuis struct work_struct board_disable; 44637d613ac6SSantosh Vernekar 44648ae6d9c7SGiridhar Malavali struct mr_data_fx00 mr; 4465b2000805SQuinn Tran uint32_t chip_reset; 44668ae6d9c7SGiridhar Malavali 44672d70c103SNicholas Bellinger struct qlt_hw_data tgt; 4468a1b23c5aSChad Dupuis int allow_cna_fw_dump; 44691f4c7c38SJoe Carnuccio uint32_t fw_ability_mask; 447072a92df2SJoe Carnuccio uint16_t min_supported_speed; 447172a92df2SJoe Carnuccio uint16_t max_supported_speed; 4472deeae7a6SDuane Grigsby 447350b81275SGiridhar Malavali /* DMA pool for the DIF bundling buffers */ 447450b81275SGiridhar Malavali struct dma_pool *dif_bundl_pool; 447550b81275SGiridhar Malavali #define DIF_BUNDLING_DMA_POOL_SIZE 1024 447650b81275SGiridhar Malavali struct { 447750b81275SGiridhar Malavali struct { 447850b81275SGiridhar Malavali struct list_head head; 447950b81275SGiridhar Malavali uint count; 448050b81275SGiridhar Malavali } good; 448150b81275SGiridhar Malavali struct { 448250b81275SGiridhar Malavali struct list_head head; 448350b81275SGiridhar Malavali uint count; 448450b81275SGiridhar Malavali } unusable; 448550b81275SGiridhar Malavali } pool; 448650b81275SGiridhar Malavali 448750b81275SGiridhar Malavali unsigned long long dif_bundle_crossed_pages; 448850b81275SGiridhar Malavali unsigned long long dif_bundle_reads; 448950b81275SGiridhar Malavali unsigned long long dif_bundle_writes; 449050b81275SGiridhar Malavali unsigned long long dif_bundle_kallocs; 449150b81275SGiridhar Malavali unsigned long long dif_bundle_dma_allocs; 449250b81275SGiridhar Malavali 4493deeae7a6SDuane Grigsby atomic_t nvme_active_aen_cnt; 4494deeae7a6SDuane Grigsby uint16_t nvme_last_rptd_aen; /* Last recorded aen count */ 44958b4673baSQuinn Tran 449684ed362aSMichael Hernandez uint8_t fc4_type_priority; 449784ed362aSMichael Hernandez 44988b4673baSQuinn Tran atomic_t zio_threshold; 44998b4673baSQuinn Tran uint16_t last_zio_threshold; 45005fa8774cSJoe Carnuccio 45014825034aSQuinn Tran #define DEFAULT_ZIO_THRESHOLD 5 4502cbb01c2fSArun Easi 4503cbb01c2fSArun Easi struct qla_hw_data_stat stat; 45047b867cf7SAnirban Chakraborty }; 45057b867cf7SAnirban Chakraborty 45065fa8774cSJoe Carnuccio struct active_regions { 45075fa8774cSJoe Carnuccio uint8_t global; 45085fa8774cSJoe Carnuccio struct { 45095fa8774cSJoe Carnuccio uint8_t board_config; 45105fa8774cSJoe Carnuccio uint8_t vpd_nvram; 45115fa8774cSJoe Carnuccio uint8_t npiv_config_0_1; 45125fa8774cSJoe Carnuccio uint8_t npiv_config_2_3; 45135fa8774cSJoe Carnuccio } aux; 45145fa8774cSJoe Carnuccio }; 45155fa8774cSJoe Carnuccio 45161f4c7c38SJoe Carnuccio #define FW_ABILITY_MAX_SPEED_MASK 0xFUL 45171f4c7c38SJoe Carnuccio #define FW_ABILITY_MAX_SPEED_16G 0x0 45181f4c7c38SJoe Carnuccio #define FW_ABILITY_MAX_SPEED_32G 0x1 45191f4c7c38SJoe Carnuccio #define FW_ABILITY_MAX_SPEED(ha) \ 45201f4c7c38SJoe Carnuccio (ha->fw_ability_mask & FW_ABILITY_MAX_SPEED_MASK) 45211f4c7c38SJoe Carnuccio 45224910b524SAnil Gurumurthy #define QLA_GET_DATA_RATE 0 45234910b524SAnil Gurumurthy #define QLA_SET_DATA_RATE_NOLR 1 45244910b524SAnil Gurumurthy #define QLA_SET_DATA_RATE_LR 2 /* Set speed and initiate LR */ 45254910b524SAnil Gurumurthy 4526*62e9dd17SShyam Sundar #define QLA_DEFAULT_PAYLOAD_SIZE 64 4527*62e9dd17SShyam Sundar /* 4528*62e9dd17SShyam Sundar * This item might be allocated with a size > sizeof(struct purex_item). 4529*62e9dd17SShyam Sundar * The "size" variable gives the size of the payload (which 4530*62e9dd17SShyam Sundar * is variable) starting at "iocb". 4531*62e9dd17SShyam Sundar */ 4532576bfde8SJoe Carnuccio struct purex_item { 4533576bfde8SJoe Carnuccio struct list_head list; 4534576bfde8SJoe Carnuccio struct scsi_qla_host *vha; 4535*62e9dd17SShyam Sundar void (*process_item)(struct scsi_qla_host *vha, 4536*62e9dd17SShyam Sundar struct purex_item *pkt); 4537*62e9dd17SShyam Sundar atomic_t in_use; 4538*62e9dd17SShyam Sundar uint16_t size; 4539576bfde8SJoe Carnuccio struct { 4540576bfde8SJoe Carnuccio uint8_t iocb[64]; 4541576bfde8SJoe Carnuccio } iocb; 4542576bfde8SJoe Carnuccio }; 4543576bfde8SJoe Carnuccio 45447b867cf7SAnirban Chakraborty /* 45457b867cf7SAnirban Chakraborty * Qlogic scsi host structure 45467b867cf7SAnirban Chakraborty */ 45477b867cf7SAnirban Chakraborty typedef struct scsi_qla_host { 45487b867cf7SAnirban Chakraborty struct list_head list; 45497b867cf7SAnirban Chakraborty struct list_head vp_fcports; /* list of fcports */ 45507b867cf7SAnirban Chakraborty struct list_head work_list; 4551f999f4c1SAndrew Vasquez spinlock_t work_lock; 4552ec7193e2SQuinn Tran struct work_struct iocb_work; 4553f999f4c1SAndrew Vasquez 45547b867cf7SAnirban Chakraborty /* Commonly used flags and state information. */ 45557b867cf7SAnirban Chakraborty struct Scsi_Host *host; 45567b867cf7SAnirban Chakraborty unsigned long host_no; 45577b867cf7SAnirban Chakraborty uint8_t host_str[16]; 45587b867cf7SAnirban Chakraborty 45597b867cf7SAnirban Chakraborty volatile struct { 45607b867cf7SAnirban Chakraborty uint32_t init_done :1; 45617b867cf7SAnirban Chakraborty uint32_t online :1; 45627b867cf7SAnirban Chakraborty uint32_t reset_active :1; 45637b867cf7SAnirban Chakraborty 45647b867cf7SAnirban Chakraborty uint32_t management_server_logged_in :1; 45657b867cf7SAnirban Chakraborty uint32_t process_response_queue :1; 4566bad75002SArun Easi uint32_t difdix_supported:1; 4567feafb7b1SArun Easi uint32_t delete_progress:1; 45688ae6d9c7SGiridhar Malavali 45698ae6d9c7SGiridhar Malavali uint32_t fw_tgt_reported:1; 4570969a6199SSawan Chandak uint32_t bbcr_enable:1; 4571d7459527SMichael Hernandez uint32_t qpairs_available:1; 4572d65237c7SSawan Chandak uint32_t qpairs_req_created:1; 4573d65237c7SSawan Chandak uint32_t qpairs_rsp_created:1; 4574a5d42f4cSDuane Grigsby uint32_t nvme_enabled:1; 457503aaa89fSDarren Trapp uint32_t nvme_first_burst:1; 45767b867cf7SAnirban Chakraborty } flags; 45777b867cf7SAnirban Chakraborty 45787b867cf7SAnirban Chakraborty atomic_t loop_state; 45797b867cf7SAnirban Chakraborty #define LOOP_TIMEOUT 1 45807b867cf7SAnirban Chakraborty #define LOOP_DOWN 2 45817b867cf7SAnirban Chakraborty #define LOOP_UP 3 45827b867cf7SAnirban Chakraborty #define LOOP_UPDATE 4 45837b867cf7SAnirban Chakraborty #define LOOP_READY 5 45847b867cf7SAnirban Chakraborty #define LOOP_DEAD 6 45857b867cf7SAnirban Chakraborty 45864005a995SQuinn Tran unsigned long relogin_jif; 45877b867cf7SAnirban Chakraborty unsigned long dpc_flags; 45887b867cf7SAnirban Chakraborty #define RESET_MARKER_NEEDED 0 /* Send marker to ISP. */ 45897b867cf7SAnirban Chakraborty #define RESET_ACTIVE 1 45907b867cf7SAnirban Chakraborty #define ISP_ABORT_NEEDED 2 /* Initiate ISP abort. */ 45917b867cf7SAnirban Chakraborty #define ABORT_ISP_ACTIVE 3 /* ISP abort in progress. */ 45927b867cf7SAnirban Chakraborty #define LOOP_RESYNC_NEEDED 4 /* Device Resync needed. */ 45937b867cf7SAnirban Chakraborty #define LOOP_RESYNC_ACTIVE 5 45947b867cf7SAnirban Chakraborty #define LOCAL_LOOP_UPDATE 6 /* Perform a local loop update. */ 45957b867cf7SAnirban Chakraborty #define RSCN_UPDATE 7 /* Perform an RSCN update. */ 4596ddb9b126SShyam Sundar #define RELOGIN_NEEDED 8 4597ddb9b126SShyam Sundar #define REGISTER_FC4_NEEDED 9 /* SNS FC4 registration required. */ 4598ddb9b126SShyam Sundar #define ISP_ABORT_RETRY 10 /* ISP aborted. */ 4599ddb9b126SShyam Sundar #define BEACON_BLINK_NEEDED 11 4600ddb9b126SShyam Sundar #define REGISTER_FDMI_NEEDED 12 4601ddb9b126SShyam Sundar #define FCPORT_UPDATE_NEEDED 13 4602ddb9b126SShyam Sundar #define VP_DPC_NEEDED 14 /* wake up for VP dpc handling */ 4603ddb9b126SShyam Sundar #define UNLOADING 15 4604ddb9b126SShyam Sundar #define NPIV_CONFIG_NEEDED 16 4605a9083016SGiridhar Malavali #define ISP_UNRECOVERABLE 17 4606a9083016SGiridhar Malavali #define FCOE_CTX_RESET_NEEDED 18 /* Initiate FCoE context reset */ 4607b1d46989SMadhuranath Iyengar #define MPI_RESET_NEEDED 19 /* Initiate MPI FW reset */ 4608579d12b5SSaurav Kashyap #define ISP_QUIESCE_NEEDED 20 /* Driver need some quiescence */ 460948acad09SQuinn Tran #define N2N_LINK_RESET 21 461050280c01SChad Dupuis #define PORT_UPDATE_NEEDED 22 461150280c01SChad Dupuis #define FX00_RESET_RECOVERY 23 461250280c01SChad Dupuis #define FX00_TARGET_SCAN 24 461350280c01SChad Dupuis #define FX00_CRITEMP_RECOVERY 25 4614e8f5e95dSArmen Baloyan #define FX00_HOST_INFO_RESEND 26 4615d7459527SMichael Hernandez #define QPAIR_ONLINE_CHECK_NEEDED 27 46168b4673baSQuinn Tran #define SET_NVME_ZIO_THRESHOLD_NEEDED 28 4617e4e3a2ceSQuinn Tran #define DETECT_SFP_CHANGE 29 4618c0c462c8SDuane Grigsby #define N2N_LOGIN_NEEDED 30 46199b3e0f4dSQuinn Tran #define IOCB_WORK_ACTIVE 31 46208b4673baSQuinn Tran #define SET_ZIO_THRESHOLD_NEEDED 32 46213f006ac3SMichael Hernandez #define ISP_ABORT_TO_ROM 33 4622f5187b7dSQuinn Tran #define VPORT_DELETE 34 46237b867cf7SAnirban Chakraborty 4624d83a80eeSJoe Carnuccio #define PROCESS_PUREX_IOCB 63 4625d83a80eeSJoe Carnuccio 4626232792b6SJoe Lawrence unsigned long pci_flags; 4627232792b6SJoe Lawrence #define PFLG_DISCONNECTED 0 /* PCI device removed */ 4628beb9e315SJoe Lawrence #define PFLG_DRIVER_REMOVING 1 /* PCI driver .remove */ 46296b383979SJoe Lawrence #define PFLG_DRIVER_PROBING 2 /* PCI driver .probe */ 4630232792b6SJoe Lawrence 46317b867cf7SAnirban Chakraborty uint32_t device_flags; 4632ddb9b126SShyam Sundar #define SWITCH_FOUND BIT_0 4633ddb9b126SShyam Sundar #define DFLG_NO_CABLE BIT_1 4634a9083016SGiridhar Malavali #define DFLG_DEV_FAILED BIT_5 46357b867cf7SAnirban Chakraborty 46367b867cf7SAnirban Chakraborty /* ISP configuration data. */ 46377b867cf7SAnirban Chakraborty uint16_t loop_id; /* Host adapter loop id */ 4638a9b6f722SSaurav Kashyap uint16_t self_login_loop_id; /* host adapter loop id 4639a9b6f722SSaurav Kashyap * get it on self login 4640a9b6f722SSaurav Kashyap */ 4641a9b6f722SSaurav Kashyap fc_port_t bidir_fcport; /* fcport used for bidir cmnds 4642a9b6f722SSaurav Kashyap * no need of allocating it for 4643a9b6f722SSaurav Kashyap * each command 4644a9b6f722SSaurav Kashyap */ 46457b867cf7SAnirban Chakraborty 46467b867cf7SAnirban Chakraborty port_id_t d_id; /* Host adapter port id */ 46477b867cf7SAnirban Chakraborty uint8_t marker_needed; 46487b867cf7SAnirban Chakraborty uint16_t mgmt_svr_loop_id; 46497b867cf7SAnirban Chakraborty 46507b867cf7SAnirban Chakraborty 46517b867cf7SAnirban Chakraborty 46527b867cf7SAnirban Chakraborty /* Timeout timers. */ 46537b867cf7SAnirban Chakraborty uint8_t loop_down_abort_time; /* port down timer */ 46547b867cf7SAnirban Chakraborty atomic_t loop_down_timer; /* loop down timer */ 46557b867cf7SAnirban Chakraborty uint8_t link_down_timeout; /* link down timeout */ 46567b867cf7SAnirban Chakraborty 46577b867cf7SAnirban Chakraborty uint32_t timer_active; 46587b867cf7SAnirban Chakraborty struct timer_list timer; 46597b867cf7SAnirban Chakraborty 46607b867cf7SAnirban Chakraborty uint8_t node_name[WWN_SIZE]; 46617b867cf7SAnirban Chakraborty uint8_t port_name[WWN_SIZE]; 46627b867cf7SAnirban Chakraborty uint8_t fabric_node_name[WWN_SIZE]; 4663818c7f87SJoe Carnuccio uint8_t fabric_port_name[WWN_SIZE]; 4664bad7001cSAndrew Vasquez 4665a5d42f4cSDuane Grigsby struct nvme_fc_local_port *nvme_local_port; 46665621b0ddShimanshu.madhani@cavium.com struct completion nvme_del_done; 4667a5d42f4cSDuane Grigsby 4668bad7001cSAndrew Vasquez uint16_t fcoe_vlan_id; 4669bad7001cSAndrew Vasquez uint16_t fcoe_fcf_idx; 4670bad7001cSAndrew Vasquez uint8_t fcoe_vn_port_mac[6]; 4671bad7001cSAndrew Vasquez 46728b2f5ff3SSwapnil Nagle /* list of commands waiting on workqueue */ 46738b2f5ff3SSwapnil Nagle struct list_head qla_cmd_list; 46748b2f5ff3SSwapnil Nagle struct list_head qla_sess_op_cmd_list; 467541dc529aSQuinn Tran struct list_head unknown_atio_list; 46768b2f5ff3SSwapnil Nagle spinlock_t cmd_list_lock; 467741dc529aSQuinn Tran struct delayed_work unknown_atio_work; 46788b2f5ff3SSwapnil Nagle 4679df673274SAlexei Potashnik /* Counter to detect races between ELS and RSCN events */ 4680df673274SAlexei Potashnik atomic_t generation_tick; 4681df673274SAlexei Potashnik /* Time when global fcport update has been scheduled */ 4682df673274SAlexei Potashnik int total_fcport_update_gen; 468371cdc079SAlexei Potashnik /* List of pending LOGOs, protected by tgt_mutex */ 468471cdc079SAlexei Potashnik struct list_head logo_list; 4685b7bd104eSAlexei Potashnik /* List of pending PLOGI acks, protected by hw lock */ 4686b7bd104eSAlexei Potashnik struct list_head plogi_ack_list; 4687df673274SAlexei Potashnik 4688d7459527SMichael Hernandez struct list_head qp_list; 4689d7459527SMichael Hernandez 46907b867cf7SAnirban Chakraborty uint32_t vp_abort_cnt; 46917b867cf7SAnirban Chakraborty 46927b867cf7SAnirban Chakraborty struct fc_vport *fc_vport; /* holds fc_vport * for each vport */ 46932c3dfe3fSSeokmann Ju uint16_t vp_idx; /* vport ID */ 4694d7459527SMichael Hernandez struct qla_qpair *qpair; /* base qpair */ 46952c3dfe3fSSeokmann Ju 46962c3dfe3fSSeokmann Ju unsigned long vp_flags; 46972c3dfe3fSSeokmann Ju #define VP_IDX_ACQUIRED 0 /* bit no 0 */ 46982c3dfe3fSSeokmann Ju #define VP_CREATE_NEEDED 1 46992c3dfe3fSSeokmann Ju #define VP_BIND_NEEDED 2 47002c3dfe3fSSeokmann Ju #define VP_DELETE_NEEDED 3 47012c3dfe3fSSeokmann Ju #define VP_SCR_NEEDED 4 /* State Change Request registration */ 4702ded6411fSSawan Chandak #define VP_CONFIG_OK 5 /* Flag to cfg VP, if FW is ready */ 47032c3dfe3fSSeokmann Ju atomic_t vp_state; 47042c3dfe3fSSeokmann Ju #define VP_OFFLINE 0 47052c3dfe3fSSeokmann Ju #define VP_ACTIVE 1 47062c3dfe3fSSeokmann Ju #define VP_FAILED 2 47072c3dfe3fSSeokmann Ju // #define VP_DISABLE 3 47082c3dfe3fSSeokmann Ju uint16_t vp_err_state; 47092c3dfe3fSSeokmann Ju uint16_t vp_prev_err_state; 47102c3dfe3fSSeokmann Ju #define VP_ERR_UNKWN 0 47112c3dfe3fSSeokmann Ju #define VP_ERR_PORTDWN 1 47122c3dfe3fSSeokmann Ju #define VP_ERR_FAB_UNSUPPORTED 2 47132c3dfe3fSSeokmann Ju #define VP_ERR_FAB_NORESOURCES 3 47142c3dfe3fSSeokmann Ju #define VP_ERR_FAB_LOGOUT 4 47152c3dfe3fSSeokmann Ju #define VP_ERR_ADAP_NORESOURCES 5 47167b867cf7SAnirban Chakraborty struct qla_hw_data *hw; 47170e8cd71cSSaurav Kashyap struct scsi_qlt_host vha_tgt; 47182afa19a9SAnirban Chakraborty struct req_que *req; 4719a9083016SGiridhar Malavali int fw_heartbeat_counter; 4720a9083016SGiridhar Malavali int seconds_since_last_heartbeat; 47212be21fa2SSaurav Kashyap struct fc_host_statistics fc_host_stat; 47222be21fa2SSaurav Kashyap struct qla_statistics qla_stats; 4723a9b6f722SSaurav Kashyap struct bidi_statistics bidi_stats; 4724feafb7b1SArun Easi atomic_t vref_count; 47257ec0effdSAtul Deshmukh struct qla8044_reset_template reset_tmplt; 4726969a6199SSawan Chandak uint16_t bbcr; 47270645cb83SQuinn Tran 47280645cb83SQuinn Tran uint16_t u_ql2xexchoffld; 47290645cb83SQuinn Tran uint16_t u_ql2xiniexchg; 47300645cb83SQuinn Tran uint16_t qlini_mode; 47310645cb83SQuinn Tran uint16_t ql2xexchoffld; 47320645cb83SQuinn Tran uint16_t ql2xiniexchg; 47330645cb83SQuinn Tran 4734576bfde8SJoe Carnuccio struct purex_list { 4735576bfde8SJoe Carnuccio struct list_head head; 4736576bfde8SJoe Carnuccio spinlock_t lock; 4737576bfde8SJoe Carnuccio } purex_list; 4738*62e9dd17SShyam Sundar struct purex_item default_item; 4739576bfde8SJoe Carnuccio 4740726b8548SQuinn Tran struct name_list_extended gnl; 4741726b8548SQuinn Tran /* Count of active session/fcport */ 4742726b8548SQuinn Tran int fcport_count; 4743726b8548SQuinn Tran wait_queue_head_t fcport_waitQ; 4744c4a9b538SJoe Carnuccio wait_queue_head_t vref_waitq; 474572a92df2SJoe Carnuccio uint8_t min_supported_speed; 4746edd05de1SDuane Grigsby uint8_t n2n_node_name[WWN_SIZE]; 4747edd05de1SDuane Grigsby uint8_t n2n_port_name[WWN_SIZE]; 4748edd05de1SDuane Grigsby uint16_t n2n_id; 4749e6ad2b79SJoe Carnuccio __le16 dport_data[4]; 47502d73ac61SQuinn Tran struct list_head gpnid_list; 4751a4239945SQuinn Tran struct fab_scan scan; 4752f0783d43SMing Lei 4753f0783d43SMing Lei unsigned int irq_offset; 47541da177e4SLinus Torvalds } scsi_qla_host_t; 47551da177e4SLinus Torvalds 47564243c115SSawan Chandak struct qla27xx_image_status { 47574243c115SSawan Chandak uint8_t image_status_mask; 475821038b09SBart Van Assche __le16 generation; 47594243c115SSawan Chandak uint8_t ver_major; 47605fa8774cSJoe Carnuccio uint8_t ver_minor; 47615fa8774cSJoe Carnuccio uint8_t bitmap; /* 28xx only */ 47625fa8774cSJoe Carnuccio uint8_t reserved[2]; 476321038b09SBart Van Assche __le32 checksum; 476421038b09SBart Van Assche __le32 signature; 47654243c115SSawan Chandak } __packed; 47664243c115SSawan Chandak 47675fa8774cSJoe Carnuccio /* 28xx aux image status bimap values */ 47685fa8774cSJoe Carnuccio #define QLA28XX_AUX_IMG_BOARD_CONFIG BIT_0 47695fa8774cSJoe Carnuccio #define QLA28XX_AUX_IMG_VPD_NVRAM BIT_1 47705fa8774cSJoe Carnuccio #define QLA28XX_AUX_IMG_NPIV_CONFIG_0_1 BIT_2 47715fa8774cSJoe Carnuccio #define QLA28XX_AUX_IMG_NPIV_CONFIG_2_3 BIT_3 47725fa8774cSJoe Carnuccio 47732d70c103SNicholas Bellinger #define SET_VP_IDX 1 47742d70c103SNicholas Bellinger #define SET_AL_PA 2 47752d70c103SNicholas Bellinger #define RESET_VP_IDX 3 47762d70c103SNicholas Bellinger #define RESET_AL_PA 4 47772d70c103SNicholas Bellinger struct qla_tgt_vp_map { 47782d70c103SNicholas Bellinger uint8_t idx; 47792d70c103SNicholas Bellinger scsi_qla_host_t *vha; 47802d70c103SNicholas Bellinger }; 47812d70c103SNicholas Bellinger 4782d7459527SMichael Hernandez struct qla2_sgx { 4783d7459527SMichael Hernandez dma_addr_t dma_addr; /* OUT */ 4784d7459527SMichael Hernandez uint32_t dma_len; /* OUT */ 4785d7459527SMichael Hernandez 4786d7459527SMichael Hernandez uint32_t tot_bytes; /* IN */ 4787d7459527SMichael Hernandez struct scatterlist *cur_sg; /* IN */ 4788d7459527SMichael Hernandez 4789d7459527SMichael Hernandez /* for book keeping, bzero on initial invocation */ 4790d7459527SMichael Hernandez uint32_t bytes_consumed; 4791d7459527SMichael Hernandez uint32_t num_bytes; 4792d7459527SMichael Hernandez uint32_t tot_partial; 4793d7459527SMichael Hernandez 4794d7459527SMichael Hernandez /* for debugging */ 4795d7459527SMichael Hernandez uint32_t num_sg; 4796d7459527SMichael Hernandez srb_t *sp; 4797d7459527SMichael Hernandez }; 4798d7459527SMichael Hernandez 47994b60c827SQuinn Tran #define QLA_FW_STARTED(_ha) { \ 48004b60c827SQuinn Tran int i; \ 48014b60c827SQuinn Tran _ha->flags.fw_started = 1; \ 48024b60c827SQuinn Tran _ha->base_qpair->fw_started = 1; \ 48034b60c827SQuinn Tran for (i = 0; i < _ha->max_qpairs; i++) { \ 48044b60c827SQuinn Tran if (_ha->queue_pair_map[i]) \ 48054b60c827SQuinn Tran _ha->queue_pair_map[i]->fw_started = 1; \ 48064b60c827SQuinn Tran } \ 48074b60c827SQuinn Tran } 48084b60c827SQuinn Tran 48094b60c827SQuinn Tran #define QLA_FW_STOPPED(_ha) { \ 48104b60c827SQuinn Tran int i; \ 48114b60c827SQuinn Tran _ha->flags.fw_started = 0; \ 48124b60c827SQuinn Tran _ha->base_qpair->fw_started = 0; \ 48134b60c827SQuinn Tran for (i = 0; i < _ha->max_qpairs; i++) { \ 48144b60c827SQuinn Tran if (_ha->queue_pair_map[i]) \ 48154b60c827SQuinn Tran _ha->queue_pair_map[i]->fw_started = 0; \ 48164b60c827SQuinn Tran } \ 48174b60c827SQuinn Tran } 48184b60c827SQuinn Tran 48193f006ac3SMichael Hernandez 48203f006ac3SMichael Hernandez #define SFUB_CHECKSUM_SIZE 4 48213f006ac3SMichael Hernandez 48223f006ac3SMichael Hernandez struct secure_flash_update_block { 48233f006ac3SMichael Hernandez uint32_t block_info; 48243f006ac3SMichael Hernandez uint32_t signature_lo; 48253f006ac3SMichael Hernandez uint32_t signature_hi; 48263f006ac3SMichael Hernandez uint32_t signature_upper[0x3e]; 48273f006ac3SMichael Hernandez }; 48283f006ac3SMichael Hernandez 48293f006ac3SMichael Hernandez struct secure_flash_update_block_pk { 48303f006ac3SMichael Hernandez uint32_t block_info; 48313f006ac3SMichael Hernandez uint32_t signature_lo; 48323f006ac3SMichael Hernandez uint32_t signature_hi; 48333f006ac3SMichael Hernandez uint32_t signature_upper[0x3e]; 48343f006ac3SMichael Hernandez uint32_t public_key[0x41]; 48353f006ac3SMichael Hernandez }; 48363f006ac3SMichael Hernandez 48371da177e4SLinus Torvalds /* 48381da177e4SLinus Torvalds * Macros to help code, maintain, etc. 48391da177e4SLinus Torvalds */ 48401da177e4SLinus Torvalds #define LOOP_TRANSITION(ha) \ 48411da177e4SLinus Torvalds (test_bit(ISP_ABORT_NEEDED, &ha->dpc_flags) || \ 48421da177e4SLinus Torvalds test_bit(LOOP_RESYNC_NEEDED, &ha->dpc_flags) || \ 48431da177e4SLinus Torvalds atomic_read(&ha->loop_state) == LOOP_DOWN) 48441da177e4SLinus Torvalds 48458ae6d9c7SGiridhar Malavali #define STATE_TRANSITION(ha) \ 48468ae6d9c7SGiridhar Malavali (test_bit(ISP_ABORT_NEEDED, &ha->dpc_flags) || \ 48478ae6d9c7SGiridhar Malavali test_bit(LOOP_RESYNC_NEEDED, &ha->dpc_flags)) 48488ae6d9c7SGiridhar Malavali 4849feafb7b1SArun Easi #define QLA_VHA_MARK_BUSY(__vha, __bail) do { \ 4850feafb7b1SArun Easi atomic_inc(&__vha->vref_count); \ 4851feafb7b1SArun Easi mb(); \ 4852feafb7b1SArun Easi if (__vha->flags.delete_progress) { \ 4853feafb7b1SArun Easi atomic_dec(&__vha->vref_count); \ 4854c4a9b538SJoe Carnuccio wake_up(&__vha->vref_waitq); \ 4855feafb7b1SArun Easi __bail = 1; \ 4856feafb7b1SArun Easi } else { \ 4857feafb7b1SArun Easi __bail = 0; \ 4858feafb7b1SArun Easi } \ 4859feafb7b1SArun Easi } while (0) 4860feafb7b1SArun Easi 4861c4a9b538SJoe Carnuccio #define QLA_VHA_MARK_NOT_BUSY(__vha) do { \ 4862feafb7b1SArun Easi atomic_dec(&__vha->vref_count); \ 4863c4a9b538SJoe Carnuccio wake_up(&__vha->vref_waitq); \ 4864c4a9b538SJoe Carnuccio } while (0) \ 4865d7459527SMichael Hernandez 4866d7459527SMichael Hernandez #define QLA_QPAIR_MARK_BUSY(__qpair, __bail) do { \ 4867d7459527SMichael Hernandez atomic_inc(&__qpair->ref_count); \ 4868d7459527SMichael Hernandez mb(); \ 4869d7459527SMichael Hernandez if (__qpair->delete_in_progress) { \ 4870d7459527SMichael Hernandez atomic_dec(&__qpair->ref_count); \ 4871d7459527SMichael Hernandez __bail = 1; \ 4872d7459527SMichael Hernandez } else { \ 4873d7459527SMichael Hernandez __bail = 0; \ 4874d7459527SMichael Hernandez } \ 4875feafb7b1SArun Easi } while (0) 4876feafb7b1SArun Easi 4877d7459527SMichael Hernandez #define QLA_QPAIR_MARK_NOT_BUSY(__qpair) \ 4878d7459527SMichael Hernandez atomic_dec(&__qpair->ref_count); \ 4879d7459527SMichael Hernandez 48807c3f8fd1SQuinn Tran 48817c3f8fd1SQuinn Tran #define QLA_ENA_CONF(_ha) {\ 48827c3f8fd1SQuinn Tran int i;\ 48837c3f8fd1SQuinn Tran _ha->base_qpair->enable_explicit_conf = 1; \ 48847c3f8fd1SQuinn Tran for (i = 0; i < _ha->max_qpairs; i++) { \ 48857c3f8fd1SQuinn Tran if (_ha->queue_pair_map[i]) \ 48867c3f8fd1SQuinn Tran _ha->queue_pair_map[i]->enable_explicit_conf = 1; \ 48877c3f8fd1SQuinn Tran } \ 48887c3f8fd1SQuinn Tran } 48897c3f8fd1SQuinn Tran 48907c3f8fd1SQuinn Tran #define QLA_DIS_CONF(_ha) {\ 48917c3f8fd1SQuinn Tran int i;\ 48927c3f8fd1SQuinn Tran _ha->base_qpair->enable_explicit_conf = 0; \ 48937c3f8fd1SQuinn Tran for (i = 0; i < _ha->max_qpairs; i++) { \ 48947c3f8fd1SQuinn Tran if (_ha->queue_pair_map[i]) \ 48957c3f8fd1SQuinn Tran _ha->queue_pair_map[i]->enable_explicit_conf = 0; \ 48967c3f8fd1SQuinn Tran } \ 48977c3f8fd1SQuinn Tran } 48987c3f8fd1SQuinn Tran 48991da177e4SLinus Torvalds /* 49001da177e4SLinus Torvalds * qla2x00 local function return status codes 49011da177e4SLinus Torvalds */ 49021da177e4SLinus Torvalds #define MBS_MASK 0x3fff 49031da177e4SLinus Torvalds 49041da177e4SLinus Torvalds #define QLA_SUCCESS (MBS_COMMAND_COMPLETE & MBS_MASK) 49051da177e4SLinus Torvalds #define QLA_INVALID_COMMAND (MBS_INVALID_COMMAND & MBS_MASK) 49061da177e4SLinus Torvalds #define QLA_INTERFACE_ERROR (MBS_HOST_INTERFACE_ERROR & MBS_MASK) 49071da177e4SLinus Torvalds #define QLA_TEST_FAILED (MBS_TEST_FAILED & MBS_MASK) 49081da177e4SLinus Torvalds #define QLA_COMMAND_ERROR (MBS_COMMAND_ERROR & MBS_MASK) 49091da177e4SLinus Torvalds #define QLA_PARAMETER_ERROR (MBS_COMMAND_PARAMETER_ERROR & MBS_MASK) 49101da177e4SLinus Torvalds #define QLA_PORT_ID_USED (MBS_PORT_ID_USED & MBS_MASK) 49111da177e4SLinus Torvalds #define QLA_LOOP_ID_USED (MBS_LOOP_ID_USED & MBS_MASK) 49121da177e4SLinus Torvalds #define QLA_ALL_IDS_IN_USE (MBS_ALL_IDS_IN_USE & MBS_MASK) 49131da177e4SLinus Torvalds #define QLA_NOT_LOGGED_IN (MBS_NOT_LOGGED_IN & MBS_MASK) 49141da177e4SLinus Torvalds 49151da177e4SLinus Torvalds #define QLA_FUNCTION_TIMEOUT 0x100 49161da177e4SLinus Torvalds #define QLA_FUNCTION_PARAMETER_ERROR 0x101 49171da177e4SLinus Torvalds #define QLA_FUNCTION_FAILED 0x102 49181da177e4SLinus Torvalds #define QLA_MEMORY_ALLOC_FAILED 0x103 49191da177e4SLinus Torvalds #define QLA_LOCK_TIMEOUT 0x104 49201da177e4SLinus Torvalds #define QLA_ABORTED 0x105 49211da177e4SLinus Torvalds #define QLA_SUSPENDED 0x106 49221da177e4SLinus Torvalds #define QLA_BUSY 0x107 4923cca5335cSAndrew Vasquez #define QLA_ALREADY_REGISTERED 0x109 49240c6df590SQuinn Tran #define QLA_OS_TIMER_EXPIRED 0x10a 49251da177e4SLinus Torvalds 49261da177e4SLinus Torvalds #define NVRAM_DELAY() udelay(10) 49271da177e4SLinus Torvalds 49281da177e4SLinus Torvalds /* 49291da177e4SLinus Torvalds * Flash support definitions 49301da177e4SLinus Torvalds */ 4931854165f4Sandrew.vasquez@qlogic.com #define OPTROM_SIZE_2300 0x20000 4932854165f4Sandrew.vasquez@qlogic.com #define OPTROM_SIZE_2322 0x100000 4933854165f4Sandrew.vasquez@qlogic.com #define OPTROM_SIZE_24XX 0x100000 4934c3a2f0dfSAndrew Vasquez #define OPTROM_SIZE_25XX 0x200000 49353a03eb79SAndrew Vasquez #define OPTROM_SIZE_81XX 0x400000 4936a9083016SGiridhar Malavali #define OPTROM_SIZE_82XX 0x800000 49376246b8a1SGiridhar Malavali #define OPTROM_SIZE_83XX 0x1000000 4938ecc89f25SJoe Carnuccio #define OPTROM_SIZE_28XX 0x2000000 4939a9083016SGiridhar Malavali 4940a9083016SGiridhar Malavali #define OPTROM_BURST_SIZE 0x1000 4941a9083016SGiridhar Malavali #define OPTROM_BURST_DWORDS (OPTROM_BURST_SIZE / 4) 49421da177e4SLinus Torvalds 4943bad75002SArun Easi #define QLA_DSDS_PER_IOCB 37 4944bad75002SArun Easi 49454d78c973SGiridhar Malavali #define CMD_SP(Cmnd) ((Cmnd)->SCp.ptr) 49464d78c973SGiridhar Malavali 494758548cb5SGiridhar Malavali #define QLA_SG_ALL 1024 494858548cb5SGiridhar Malavali 49494d78c973SGiridhar Malavali enum nexus_wait_type { 49504d78c973SGiridhar Malavali WAIT_HOST = 0, 49514d78c973SGiridhar Malavali WAIT_TARGET, 49524d78c973SGiridhar Malavali WAIT_LUN, 49534d78c973SGiridhar Malavali }; 49544d78c973SGiridhar Malavali 4955e4e3a2ceSQuinn Tran /* Refer to SNIA SFF 8247 */ 4956e4e3a2ceSQuinn Tran struct sff_8247_a0 { 4957e4e3a2ceSQuinn Tran u8 txid; /* transceiver id */ 4958e4e3a2ceSQuinn Tran u8 ext_txid; 4959e4e3a2ceSQuinn Tran u8 connector; 4960e4e3a2ceSQuinn Tran /* compliance code */ 4961e4e3a2ceSQuinn Tran u8 eth_infi_cc3; /* ethernet, inifiband */ 4962e4e3a2ceSQuinn Tran u8 sonet_cc4[2]; 4963e4e3a2ceSQuinn Tran u8 eth_cc6; 4964e4e3a2ceSQuinn Tran /* link length */ 4965e4e3a2ceSQuinn Tran #define FC_LL_VL BIT_7 /* very long */ 4966e4e3a2ceSQuinn Tran #define FC_LL_S BIT_6 /* Short */ 4967e4e3a2ceSQuinn Tran #define FC_LL_I BIT_5 /* Intermidiate*/ 4968e4e3a2ceSQuinn Tran #define FC_LL_L BIT_4 /* Long */ 4969e4e3a2ceSQuinn Tran #define FC_LL_M BIT_3 /* Medium */ 4970e4e3a2ceSQuinn Tran #define FC_LL_SA BIT_2 /* ShortWave laser */ 4971e4e3a2ceSQuinn Tran #define FC_LL_LC BIT_1 /* LongWave laser */ 4972e4e3a2ceSQuinn Tran #define FC_LL_EL BIT_0 /* Electrical inter enclosure */ 4973e4e3a2ceSQuinn Tran u8 fc_ll_cc7; 4974e4e3a2ceSQuinn Tran /* FC technology */ 4975e4e3a2ceSQuinn Tran #define FC_TEC_EL BIT_7 /* Electrical inter enclosure */ 4976e4e3a2ceSQuinn Tran #define FC_TEC_SN BIT_6 /* short wave w/o OFC */ 4977e4e3a2ceSQuinn Tran #define FC_TEC_SL BIT_5 /* short wave with OFC */ 4978e4e3a2ceSQuinn Tran #define FC_TEC_LL BIT_4 /* Longwave Laser */ 4979e4e3a2ceSQuinn Tran #define FC_TEC_ACT BIT_3 /* Active cable */ 4980e4e3a2ceSQuinn Tran #define FC_TEC_PAS BIT_2 /* Passive cable */ 4981e4e3a2ceSQuinn Tran u8 fc_tec_cc8; 4982e4e3a2ceSQuinn Tran /* Transmission Media */ 4983e4e3a2ceSQuinn Tran #define FC_MED_TW BIT_7 /* Twin Ax */ 4984e4e3a2ceSQuinn Tran #define FC_MED_TP BIT_6 /* Twited Pair */ 4985e4e3a2ceSQuinn Tran #define FC_MED_MI BIT_5 /* Min Coax */ 4986e4e3a2ceSQuinn Tran #define FC_MED_TV BIT_4 /* Video Coax */ 4987e4e3a2ceSQuinn Tran #define FC_MED_M6 BIT_3 /* Multimode, 62.5um */ 4988e4e3a2ceSQuinn Tran #define FC_MED_M5 BIT_2 /* Multimode, 50um */ 4989e4e3a2ceSQuinn Tran #define FC_MED_SM BIT_0 /* Single Mode */ 4990e4e3a2ceSQuinn Tran u8 fc_med_cc9; 4991e4e3a2ceSQuinn Tran /* speed FC_SP_12: 12*100M = 1200 MB/s */ 4992e4e3a2ceSQuinn Tran #define FC_SP_12 BIT_7 4993e4e3a2ceSQuinn Tran #define FC_SP_8 BIT_6 4994e4e3a2ceSQuinn Tran #define FC_SP_16 BIT_5 4995e4e3a2ceSQuinn Tran #define FC_SP_4 BIT_4 4996e4e3a2ceSQuinn Tran #define FC_SP_32 BIT_3 4997e4e3a2ceSQuinn Tran #define FC_SP_2 BIT_2 4998e4e3a2ceSQuinn Tran #define FC_SP_1 BIT_0 4999e4e3a2ceSQuinn Tran u8 fc_sp_cc10; 5000e4e3a2ceSQuinn Tran u8 encode; 5001e4e3a2ceSQuinn Tran u8 bitrate; 5002e4e3a2ceSQuinn Tran u8 rate_id; 5003e4e3a2ceSQuinn Tran u8 length_km; /* offset 14/eh */ 5004e4e3a2ceSQuinn Tran u8 length_100m; 5005e4e3a2ceSQuinn Tran u8 length_50um_10m; 5006e4e3a2ceSQuinn Tran u8 length_62um_10m; 5007e4e3a2ceSQuinn Tran u8 length_om4_10m; 5008e4e3a2ceSQuinn Tran u8 length_om3_10m; 5009e4e3a2ceSQuinn Tran #define SFF_VEN_NAME_LEN 16 5010e4e3a2ceSQuinn Tran u8 vendor_name[SFF_VEN_NAME_LEN]; /* offset 20/14h */ 5011e4e3a2ceSQuinn Tran u8 tx_compat; 5012e4e3a2ceSQuinn Tran u8 vendor_oui[3]; 5013e4e3a2ceSQuinn Tran #define SFF_PART_NAME_LEN 16 5014e4e3a2ceSQuinn Tran u8 vendor_pn[SFF_PART_NAME_LEN]; /* part number */ 5015e4e3a2ceSQuinn Tran u8 vendor_rev[4]; 5016e4e3a2ceSQuinn Tran u8 wavelength[2]; 5017e4e3a2ceSQuinn Tran u8 resv; 5018e4e3a2ceSQuinn Tran u8 cc_base; 5019e4e3a2ceSQuinn Tran u8 options[2]; /* offset 64 */ 5020e4e3a2ceSQuinn Tran u8 br_max; 5021e4e3a2ceSQuinn Tran u8 br_min; 5022e4e3a2ceSQuinn Tran u8 vendor_sn[16]; 5023e4e3a2ceSQuinn Tran u8 date_code[8]; 5024e4e3a2ceSQuinn Tran u8 diag; 5025e4e3a2ceSQuinn Tran u8 enh_options; 5026e4e3a2ceSQuinn Tran u8 sff_revision; 5027e4e3a2ceSQuinn Tran u8 cc_ext; 5028e4e3a2ceSQuinn Tran u8 vendor_specific[32]; 5029e4e3a2ceSQuinn Tran u8 resv2[128]; 5030e4e3a2ceSQuinn Tran }; 5031e4e3a2ceSQuinn Tran 5032b0f18eeeSAndrew Vasquez /* BPM -- Buffer Plus Management support. */ 5033b0f18eeeSAndrew Vasquez #define IS_BPM_CAPABLE(ha) \ 5034b0f18eeeSAndrew Vasquez (IS_QLA25XX(ha) || IS_QLA81XX(ha) || IS_QLA83XX(ha) || \ 5035b0f18eeeSAndrew Vasquez IS_QLA27XX(ha) || IS_QLA28XX(ha)) 5036b0f18eeeSAndrew Vasquez #define IS_BPM_RANGE_CAPABLE(ha) \ 5037b0f18eeeSAndrew Vasquez (IS_QLA83XX(ha) || IS_QLA27XX(ha) || IS_QLA28XX(ha)) 5038b0f18eeeSAndrew Vasquez #define IS_BPM_ENABLED(vha) \ 5039b0f18eeeSAndrew Vasquez (ql2xautodetectsfp && !vha->vp_idx && IS_BPM_CAPABLE(vha->hw)) 5040e4e3a2ceSQuinn Tran 50413f006ac3SMichael Hernandez #define FLASH_SEMAPHORE_REGISTER_ADDR 0x00101016 50423f006ac3SMichael Hernandez 504309620eebSQuinn Tran #define USER_CTRL_IRQ(_ha) (ql2xuctrlirq && QLA_TGT_MODE_ENABLED() && \ 5044ecc89f25SJoe Carnuccio (IS_QLA27XX(_ha) || IS_QLA28XX(_ha) || IS_QLA83XX(_ha))) 504509620eebSQuinn Tran 50469cd883f0SQuinn Tran #define SAVE_TOPO(_ha) { \ 50479cd883f0SQuinn Tran if (_ha->current_topology) \ 50489cd883f0SQuinn Tran _ha->prev_topology = _ha->current_topology; \ 50499cd883f0SQuinn Tran } 50509cd883f0SQuinn Tran 50519cd883f0SQuinn Tran #define N2N_TOPO(ha) \ 50529cd883f0SQuinn Tran ((ha->prev_topology == ISP_CFG_N && !ha->current_topology) || \ 50539cd883f0SQuinn Tran ha->current_topology == ISP_CFG_N || \ 50549cd883f0SQuinn Tran !ha->current_topology) 50559cd883f0SQuinn Tran 505684ed362aSMichael Hernandez #define NVME_TYPE(fcport) \ 505784ed362aSMichael Hernandez (fcport->fc4_type & FS_FC4TYPE_NVME) \ 505884ed362aSMichael Hernandez 505984ed362aSMichael Hernandez #define FCP_TYPE(fcport) \ 506084ed362aSMichael Hernandez (fcport->fc4_type & FS_FC4TYPE_FCP) \ 506184ed362aSMichael Hernandez 506284ed362aSMichael Hernandez #define NVME_ONLY_TARGET(fcport) \ 506384ed362aSMichael Hernandez (NVME_TYPE(fcport) && !FCP_TYPE(fcport)) \ 506484ed362aSMichael Hernandez 506584ed362aSMichael Hernandez #define NVME_FCP_TARGET(fcport) \ 506684ed362aSMichael Hernandez (FCP_TYPE(fcport) && NVME_TYPE(fcport)) \ 506784ed362aSMichael Hernandez 506884ed362aSMichael Hernandez #define NVME_TARGET(ha, fcport) \ 506984ed362aSMichael Hernandez ((NVME_FCP_TARGET(fcport) && \ 507084ed362aSMichael Hernandez (ha->fc4_type_priority == FC4_PRIORITY_NVME)) || \ 507184ed362aSMichael Hernandez NVME_ONLY_TARGET(fcport)) \ 507284ed362aSMichael Hernandez 50738aaac2d7SQuinn Tran #define PRLI_PHASE(_cls) \ 50748aaac2d7SQuinn Tran ((_cls == DSC_LS_PRLI_PEND) || (_cls == DSC_LS_PRLI_COMP)) 50758aaac2d7SQuinn Tran 5076c5419e26SQuinn Tran #include "qla_target.h" 50771da177e4SLinus Torvalds #include "qla_gbl.h" 50781da177e4SLinus Torvalds #include "qla_dbg.h" 50791da177e4SLinus Torvalds #include "qla_inline.h" 50801da177e4SLinus Torvalds #endif 5081