xref: /openbmc/linux/drivers/scsi/qla2xxx/qla_def.h (revision 360823a09426347ea8f232b0b0b5156d0aed0302)
177adf3f0SThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */
2fa90c54fSAndrew Vasquez /*
3fa90c54fSAndrew Vasquez  * QLogic Fibre Channel HBA Driver
4bd21eaf9SArmen Baloyan  * Copyright (c)  2003-2014 QLogic Corporation
5fa90c54fSAndrew Vasquez  */
61da177e4SLinus Torvalds #ifndef __QLA_DEF_H
71da177e4SLinus Torvalds #define __QLA_DEF_H
81da177e4SLinus Torvalds 
91da177e4SLinus Torvalds #include <linux/kernel.h>
101da177e4SLinus Torvalds #include <linux/init.h>
111da177e4SLinus Torvalds #include <linux/types.h>
121da177e4SLinus Torvalds #include <linux/module.h>
131da177e4SLinus Torvalds #include <linux/list.h>
141da177e4SLinus Torvalds #include <linux/pci.h>
151da177e4SLinus Torvalds #include <linux/dma-mapping.h>
161da177e4SLinus Torvalds #include <linux/sched.h>
171da177e4SLinus Torvalds #include <linux/slab.h>
181da177e4SLinus Torvalds #include <linux/dmapool.h>
191da177e4SLinus Torvalds #include <linux/mempool.h>
201da177e4SLinus Torvalds #include <linux/spinlock.h>
211da177e4SLinus Torvalds #include <linux/completion.h>
22abbd8870SAndrew Vasquez #include <linux/interrupt.h>
2319a7b4aeSJames.Smart@Emulex.Com #include <linux/workqueue.h>
245433383eSAndrew Vasquez #include <linux/firmware.h>
254d4df193SHarihara Kadayam #include <linux/mutex.h>
26482c9dc7SQuinn Tran #include <linux/btree.h>
271da177e4SLinus Torvalds 
281da177e4SLinus Torvalds #include <scsi/scsi.h>
291da177e4SLinus Torvalds #include <scsi/scsi_host.h>
301da177e4SLinus Torvalds #include <scsi/scsi_device.h>
311da177e4SLinus Torvalds #include <scsi/scsi_cmnd.h>
32392e2f65Sandrew.vasquez@qlogic.com #include <scsi/scsi_transport_fc.h>
339a069e19SGiridhar Malavali #include <scsi/scsi_bsg_fc.h>
341da177e4SLinus Torvalds 
3562e9dd17SShyam Sundar #include <uapi/scsi/fc/fc_els.h>
3662e9dd17SShyam Sundar 
37389f179bSArun Easi #define QLA_DFS_DEFINE_DENTRY(_debugfs_file_name) \
38389f179bSArun Easi 	struct dentry *dfs_##_debugfs_file_name
39389f179bSArun Easi #define QLA_DFS_ROOT_DEFINE_DENTRY(_debugfs_file_name) \
40389f179bSArun Easi 	struct dentry *qla_dfs_##_debugfs_file_name
41389f179bSArun Easi 
42df95f39aSBart Van Assche /* Big endian Fibre Channel S_ID (source ID) or D_ID (destination ID). */
43df95f39aSBart Van Assche typedef struct {
44df95f39aSBart Van Assche 	uint8_t domain;
45df95f39aSBart Van Assche 	uint8_t area;
46df95f39aSBart Van Assche 	uint8_t al_pa;
47df95f39aSBart Van Assche } be_id_t;
48df95f39aSBart Van Assche 
49df95f39aSBart Van Assche /* Little endian Fibre Channel S_ID (source ID) or D_ID (destination ID). */
50df95f39aSBart Van Assche typedef struct {
51df95f39aSBart Van Assche 	uint8_t al_pa;
52df95f39aSBart Van Assche 	uint8_t area;
53df95f39aSBart Van Assche 	uint8_t domain;
54df95f39aSBart Van Assche } le_id_t;
55df95f39aSBart Van Assche 
567ebb336eSQuinn Tran /*
577ebb336eSQuinn Tran  * 24 bit port ID type definition.
587ebb336eSQuinn Tran  */
597ebb336eSQuinn Tran typedef union {
607ebb336eSQuinn Tran 	uint32_t b24 : 24;
617ebb336eSQuinn Tran 	struct {
627ebb336eSQuinn Tran #ifdef __BIG_ENDIAN
637ebb336eSQuinn Tran 		uint8_t domain;
647ebb336eSQuinn Tran 		uint8_t area;
657ebb336eSQuinn Tran 		uint8_t al_pa;
667ebb336eSQuinn Tran #elif defined(__LITTLE_ENDIAN)
677ebb336eSQuinn Tran 		uint8_t al_pa;
687ebb336eSQuinn Tran 		uint8_t area;
697ebb336eSQuinn Tran 		uint8_t domain;
707ebb336eSQuinn Tran #else
717ebb336eSQuinn Tran #error "__BIG_ENDIAN or __LITTLE_ENDIAN must be defined!"
727ebb336eSQuinn Tran #endif
737ebb336eSQuinn Tran 		uint8_t rsvd_1;
747ebb336eSQuinn Tran 	} b;
757ebb336eSQuinn Tran } port_id_t;
767ebb336eSQuinn Tran #define INVALID_PORT_ID	0xFFFFFF
777ebb336eSQuinn Tran 
786e98016cSGiridhar Malavali #include "qla_bsg.h"
7915b7a68cSBart Van Assche #include "qla_dsd.h"
80a9083016SGiridhar Malavali #include "qla_nx.h"
817ec0effdSAtul Deshmukh #include "qla_nx2.h"
82e84067d7SDuane Grigsby #include "qla_nvme.h"
83cb63067aSAndrew Vasquez #define QLA2XXX_DRIVER_NAME	"qla2xxx"
846a03b4cdSHarish Zunjarrao #define QLA2XXX_APIDEV		"ql2xapidev"
85b31a120bSBikash Hazarika #define QLA2XXX_MANUFACTURER	"Marvell"
86cb63067aSAndrew Vasquez 
871da177e4SLinus Torvalds /*
881da177e4SLinus Torvalds  * We have MAILBOX_REGISTER_COUNT sized arrays in a few places,
891da177e4SLinus Torvalds  * but that's fine as we don't look at the last 24 ones for
901da177e4SLinus Torvalds  * ISP2100 HBAs.
911da177e4SLinus Torvalds  */
921da177e4SLinus Torvalds #define MAILBOX_REGISTER_COUNT_2100	8
9367ddda35SAndrew Vasquez #define MAILBOX_REGISTER_COUNT_2200	24
941da177e4SLinus Torvalds #define MAILBOX_REGISTER_COUNT		32
951da177e4SLinus Torvalds 
961da177e4SLinus Torvalds #define QLA2200A_RISC_ROM_VER	4
971da177e4SLinus Torvalds #define FPM_2300		6
981da177e4SLinus Torvalds #define FPM_2310		7
991da177e4SLinus Torvalds 
1001da177e4SLinus Torvalds #include "qla_settings.h"
1011da177e4SLinus Torvalds 
102726b8548SQuinn Tran #define MODE_DUAL (MODE_TARGET | MODE_INITIATOR)
103726b8548SQuinn Tran 
1041da177e4SLinus Torvalds /*
1051da177e4SLinus Torvalds  * Data bit definitions
1061da177e4SLinus Torvalds  */
1071da177e4SLinus Torvalds #define BIT_0	0x1
1081da177e4SLinus Torvalds #define BIT_1	0x2
1091da177e4SLinus Torvalds #define BIT_2	0x4
1101da177e4SLinus Torvalds #define BIT_3	0x8
1111da177e4SLinus Torvalds #define BIT_4	0x10
1121da177e4SLinus Torvalds #define BIT_5	0x20
1131da177e4SLinus Torvalds #define BIT_6	0x40
1141da177e4SLinus Torvalds #define BIT_7	0x80
1151da177e4SLinus Torvalds #define BIT_8	0x100
1161da177e4SLinus Torvalds #define BIT_9	0x200
1171da177e4SLinus Torvalds #define BIT_10	0x400
1181da177e4SLinus Torvalds #define BIT_11	0x800
1191da177e4SLinus Torvalds #define BIT_12	0x1000
1201da177e4SLinus Torvalds #define BIT_13	0x2000
1211da177e4SLinus Torvalds #define BIT_14	0x4000
1221da177e4SLinus Torvalds #define BIT_15	0x8000
1231da177e4SLinus Torvalds #define BIT_16	0x10000
1241da177e4SLinus Torvalds #define BIT_17	0x20000
1251da177e4SLinus Torvalds #define BIT_18	0x40000
1261da177e4SLinus Torvalds #define BIT_19	0x80000
1271da177e4SLinus Torvalds #define BIT_20	0x100000
1281da177e4SLinus Torvalds #define BIT_21	0x200000
1291da177e4SLinus Torvalds #define BIT_22	0x400000
1301da177e4SLinus Torvalds #define BIT_23	0x800000
1311da177e4SLinus Torvalds #define BIT_24	0x1000000
1321da177e4SLinus Torvalds #define BIT_25	0x2000000
1331da177e4SLinus Torvalds #define BIT_26	0x4000000
1341da177e4SLinus Torvalds #define BIT_27	0x8000000
1351da177e4SLinus Torvalds #define BIT_28	0x10000000
1361da177e4SLinus Torvalds #define BIT_29	0x20000000
1371da177e4SLinus Torvalds #define BIT_30	0x40000000
1381da177e4SLinus Torvalds #define BIT_31	0x80000000
1391da177e4SLinus Torvalds 
1401da177e4SLinus Torvalds #define LSB(x)	((uint8_t)(x))
1411da177e4SLinus Torvalds #define MSB(x)	((uint8_t)((uint16_t)(x) >> 8))
1421da177e4SLinus Torvalds 
1431da177e4SLinus Torvalds #define LSW(x)	((uint16_t)(x))
1441da177e4SLinus Torvalds #define MSW(x)	((uint16_t)((uint32_t)(x) >> 16))
1451da177e4SLinus Torvalds 
1461da177e4SLinus Torvalds #define LSD(x)	((uint32_t)((uint64_t)(x)))
1471da177e4SLinus Torvalds #define MSD(x)	((uint32_t)((((uint64_t)(x)) >> 16) >> 16))
1481da177e4SLinus Torvalds 
make_handle(uint16_t x,uint16_t y)149c25eb70aSBart Van Assche static inline uint32_t make_handle(uint16_t x, uint16_t y)
150c25eb70aSBart Van Assche {
151c25eb70aSBart Van Assche 	return ((uint32_t)x << 16) | y;
152c25eb70aSBart Van Assche }
1531da177e4SLinus Torvalds 
1541da177e4SLinus Torvalds /*
1551da177e4SLinus Torvalds  * I/O register
1561da177e4SLinus Torvalds */
1571da177e4SLinus Torvalds 
rd_reg_byte(const volatile u8 __iomem * addr)15804474d3aSBart Van Assche static inline u8 rd_reg_byte(const volatile u8 __iomem *addr)
15937139da1SBart Van Assche {
16037139da1SBart Van Assche 	return readb(addr);
16137139da1SBart Van Assche }
16237139da1SBart Van Assche 
rd_reg_word(const volatile __le16 __iomem * addr)16304474d3aSBart Van Assche static inline u16 rd_reg_word(const volatile __le16 __iomem *addr)
16437139da1SBart Van Assche {
16537139da1SBart Van Assche 	return readw(addr);
16637139da1SBart Van Assche }
16737139da1SBart Van Assche 
rd_reg_dword(const volatile __le32 __iomem * addr)16804474d3aSBart Van Assche static inline u32 rd_reg_dword(const volatile __le32 __iomem *addr)
16937139da1SBart Van Assche {
17037139da1SBart Van Assche 	return readl(addr);
17137139da1SBart Van Assche }
17237139da1SBart Van Assche 
rd_reg_byte_relaxed(const volatile u8 __iomem * addr)17304474d3aSBart Van Assche static inline u8 rd_reg_byte_relaxed(const volatile u8 __iomem *addr)
17437139da1SBart Van Assche {
17537139da1SBart Van Assche 	return readb_relaxed(addr);
17637139da1SBart Van Assche }
17737139da1SBart Van Assche 
rd_reg_word_relaxed(const volatile __le16 __iomem * addr)17804474d3aSBart Van Assche static inline u16 rd_reg_word_relaxed(const volatile __le16 __iomem *addr)
17937139da1SBart Van Assche {
18037139da1SBart Van Assche 	return readw_relaxed(addr);
18137139da1SBart Van Assche }
18237139da1SBart Van Assche 
rd_reg_dword_relaxed(const volatile __le32 __iomem * addr)18304474d3aSBart Van Assche static inline u32 rd_reg_dword_relaxed(const volatile __le32 __iomem *addr)
18437139da1SBart Van Assche {
18537139da1SBart Van Assche 	return readl_relaxed(addr);
18637139da1SBart Van Assche }
18737139da1SBart Van Assche 
wrt_reg_byte(volatile u8 __iomem * addr,u8 data)18804474d3aSBart Van Assche static inline void wrt_reg_byte(volatile u8 __iomem *addr, u8 data)
18937139da1SBart Van Assche {
19037139da1SBart Van Assche 	return writeb(data, addr);
19137139da1SBart Van Assche }
19237139da1SBart Van Assche 
wrt_reg_word(volatile __le16 __iomem * addr,u16 data)19304474d3aSBart Van Assche static inline void wrt_reg_word(volatile __le16 __iomem *addr, u16 data)
19437139da1SBart Van Assche {
19537139da1SBart Van Assche 	return writew(data, addr);
19637139da1SBart Van Assche }
19737139da1SBart Van Assche 
wrt_reg_dword(volatile __le32 __iomem * addr,u32 data)19804474d3aSBart Van Assche static inline void wrt_reg_dword(volatile __le32 __iomem *addr, u32 data)
19937139da1SBart Van Assche {
20037139da1SBart Van Assche 	return writel(data, addr);
20137139da1SBart Van Assche }
2021da177e4SLinus Torvalds 
2031da177e4SLinus Torvalds /*
2047d613ac6SSantosh Vernekar  * ISP83XX specific remote register addresses
2057d613ac6SSantosh Vernekar  */
2067d613ac6SSantosh Vernekar #define QLA83XX_LED_PORT0			0x00201320
2077d613ac6SSantosh Vernekar #define QLA83XX_LED_PORT1			0x00201328
2087d613ac6SSantosh Vernekar #define QLA83XX_IDC_DEV_STATE		0x22102384
2097d613ac6SSantosh Vernekar #define QLA83XX_IDC_MAJOR_VERSION	0x22102380
2107d613ac6SSantosh Vernekar #define QLA83XX_IDC_MINOR_VERSION	0x22102398
2117d613ac6SSantosh Vernekar #define QLA83XX_IDC_DRV_PRESENCE	0x22102388
2127d613ac6SSantosh Vernekar #define QLA83XX_IDC_DRIVER_ACK		0x2210238c
2137d613ac6SSantosh Vernekar #define QLA83XX_IDC_CONTROL			0x22102390
2147d613ac6SSantosh Vernekar #define QLA83XX_IDC_AUDIT			0x22102394
2157d613ac6SSantosh Vernekar #define QLA83XX_IDC_LOCK_RECOVERY	0x2210239c
2167d613ac6SSantosh Vernekar #define QLA83XX_DRIVER_LOCKID		0x22102104
2177d613ac6SSantosh Vernekar #define QLA83XX_DRIVER_LOCK			0x8111c028
2187d613ac6SSantosh Vernekar #define QLA83XX_DRIVER_UNLOCK		0x8111c02c
2197d613ac6SSantosh Vernekar #define QLA83XX_FLASH_LOCKID		0x22102100
2207d613ac6SSantosh Vernekar #define QLA83XX_FLASH_LOCK			0x8111c010
2217d613ac6SSantosh Vernekar #define QLA83XX_FLASH_UNLOCK		0x8111c014
2227d613ac6SSantosh Vernekar #define QLA83XX_DEV_PARTINFO1		0x221023e0
2237d613ac6SSantosh Vernekar #define QLA83XX_DEV_PARTINFO2		0x221023e4
2247d613ac6SSantosh Vernekar #define QLA83XX_FW_HEARTBEAT		0x221020b0
2257d613ac6SSantosh Vernekar #define QLA83XX_PEG_HALT_STATUS1	0x221020a8
2267d613ac6SSantosh Vernekar #define QLA83XX_PEG_HALT_STATUS2	0x221020ac
2277d613ac6SSantosh Vernekar 
2287d613ac6SSantosh Vernekar /* 83XX: Macros defining 8200 AEN Reason codes */
2297d613ac6SSantosh Vernekar #define IDC_DEVICE_STATE_CHANGE BIT_0
2307d613ac6SSantosh Vernekar #define IDC_PEG_HALT_STATUS_CHANGE BIT_1
2317d613ac6SSantosh Vernekar #define IDC_NIC_FW_REPORTED_FAILURE BIT_2
2327d613ac6SSantosh Vernekar #define IDC_HEARTBEAT_FAILURE BIT_3
2337d613ac6SSantosh Vernekar 
2347d613ac6SSantosh Vernekar /* 83XX: Macros defining 8200 AEN Error-levels */
2357d613ac6SSantosh Vernekar #define ERR_LEVEL_NON_FATAL 0x1
2367d613ac6SSantosh Vernekar #define ERR_LEVEL_RECOVERABLE_FATAL 0x2
2377d613ac6SSantosh Vernekar #define ERR_LEVEL_UNRECOVERABLE_FATAL 0x4
2387d613ac6SSantosh Vernekar 
2397d613ac6SSantosh Vernekar /* 83XX: Macros for IDC Version */
2407d613ac6SSantosh Vernekar #define QLA83XX_SUPP_IDC_MAJOR_VERSION 0x01
2417d613ac6SSantosh Vernekar #define QLA83XX_SUPP_IDC_MINOR_VERSION 0x0
2427d613ac6SSantosh Vernekar 
2437d613ac6SSantosh Vernekar /* 83XX: Macros for scheduling dpc tasks */
2447d613ac6SSantosh Vernekar #define QLA83XX_NIC_CORE_RESET 0x1
2457d613ac6SSantosh Vernekar #define QLA83XX_IDC_STATE_HANDLER 0x2
2467d613ac6SSantosh Vernekar #define QLA83XX_NIC_CORE_UNRECOVERABLE 0x3
2477d613ac6SSantosh Vernekar 
2487d613ac6SSantosh Vernekar /* 83XX: Macros for defining IDC-Control bits */
2497d613ac6SSantosh Vernekar #define QLA83XX_IDC_RESET_DISABLED BIT_0
2507d613ac6SSantosh Vernekar #define QLA83XX_IDC_GRACEFUL_RESET BIT_1
2517d613ac6SSantosh Vernekar 
2527d613ac6SSantosh Vernekar /* 83XX: Macros for different timeouts */
2537d613ac6SSantosh Vernekar #define QLA83XX_IDC_INITIALIZATION_TIMEOUT 30
2547d613ac6SSantosh Vernekar #define QLA83XX_IDC_RESET_ACK_TIMEOUT 10
2557d613ac6SSantosh Vernekar #define QLA83XX_MAX_LOCK_RECOVERY_WAIT (2 * HZ)
2567d613ac6SSantosh Vernekar 
2577d613ac6SSantosh Vernekar /* 83XX: Macros for defining class in DEV-Partition Info register */
2587d613ac6SSantosh Vernekar #define QLA83XX_CLASS_TYPE_NONE		0x0
2597d613ac6SSantosh Vernekar #define QLA83XX_CLASS_TYPE_NIC		0x1
2607d613ac6SSantosh Vernekar #define QLA83XX_CLASS_TYPE_FCOE		0x2
2617d613ac6SSantosh Vernekar #define QLA83XX_CLASS_TYPE_ISCSI	0x3
2627d613ac6SSantosh Vernekar 
2637d613ac6SSantosh Vernekar /* 83XX: Macros for IDC Lock-Recovery stages */
2647d613ac6SSantosh Vernekar #define IDC_LOCK_RECOVERY_STAGE1	0x1 /* Stage1: Intent for
2657d613ac6SSantosh Vernekar 					     * lock-recovery
2667d613ac6SSantosh Vernekar 					     */
2677d613ac6SSantosh Vernekar #define IDC_LOCK_RECOVERY_STAGE2	0x2 /* Stage2: Perform lock-recovery */
2687d613ac6SSantosh Vernekar 
2697d613ac6SSantosh Vernekar /* 83XX: Macros for IDC Audit type */
2707d613ac6SSantosh Vernekar #define IDC_AUDIT_TIMESTAMP		0x0 /* IDC-AUDIT: Record timestamp of
2717d613ac6SSantosh Vernekar 					     * dev-state change to NEED-RESET
2727d613ac6SSantosh Vernekar 					     * or NEED-QUIESCENT
2737d613ac6SSantosh Vernekar 					     */
2747d613ac6SSantosh Vernekar #define IDC_AUDIT_COMPLETION		0x1 /* IDC-AUDIT: Record duration of
2757d613ac6SSantosh Vernekar 					     * reset-recovery completion is
2767d613ac6SSantosh Vernekar 					     * second
2777d613ac6SSantosh Vernekar 					     */
2782d5a4c34SHimanshu Madhani /* ISP2031: Values for laser on/off */
2792d5a4c34SHimanshu Madhani #define PORT_0_2031	0x00201340
2802d5a4c34SHimanshu Madhani #define PORT_1_2031	0x00201350
2812d5a4c34SHimanshu Madhani #define LASER_ON_2031	0x01800100
2822d5a4c34SHimanshu Madhani #define LASER_OFF_2031	0x01800180
2837d613ac6SSantosh Vernekar 
2847d613ac6SSantosh Vernekar /*
285f6df144cSandrew.vasquez@qlogic.com  * The ISP2312 v2 chip cannot access the FLASH/GPIO registers via MMIO in an
286f6df144cSandrew.vasquez@qlogic.com  * 133Mhz slot.
287f6df144cSandrew.vasquez@qlogic.com  */
288f6df144cSandrew.vasquez@qlogic.com #define RD_REG_WORD_PIO(addr)		(inw((unsigned long)addr))
289f6df144cSandrew.vasquez@qlogic.com #define WRT_REG_WORD_PIO(addr, data)	(outw(data, (unsigned long)addr))
290f6df144cSandrew.vasquez@qlogic.com 
291f6df144cSandrew.vasquez@qlogic.com /*
2921da177e4SLinus Torvalds  * Fibre Channel device definitions.
2931da177e4SLinus Torvalds  */
2941da177e4SLinus Torvalds #define WWN_SIZE		8	/* Size of WWPN, WWN & WWNN */
295642ef983SChad Dupuis #define MAX_FIBRE_DEVICES_2100	512
296642ef983SChad Dupuis #define MAX_FIBRE_DEVICES_2400	2048
297642ef983SChad Dupuis #define MAX_FIBRE_DEVICES_LOOP	128
298642ef983SChad Dupuis #define MAX_FIBRE_DEVICES_MAX	MAX_FIBRE_DEVICES_2400
2995f16b331SChad Dupuis #define LOOPID_MAP_SIZE		(ha->max_fibre_devices)
300cc4731f5SAndrew Vasquez #define MAX_FIBRE_LUNS  	0xFFFF
3011da177e4SLinus Torvalds #define	MAX_HOST_COUNT		16
3021da177e4SLinus Torvalds 
3031da177e4SLinus Torvalds /*
3041da177e4SLinus Torvalds  * Host adapter default definitions.
3051da177e4SLinus Torvalds  */
3061da177e4SLinus Torvalds #define MAX_BUSES		1  /* We only have one bus today */
3071da177e4SLinus Torvalds #define MIN_LUNS		8
3081da177e4SLinus Torvalds #define MAX_LUNS		MAX_FIBRE_LUNS
3091da177e4SLinus Torvalds #define MAX_CMDS_PER_LUN	255
3101da177e4SLinus Torvalds 
3111da177e4SLinus Torvalds /*
3121da177e4SLinus Torvalds  * Fibre Channel device definitions.
3131da177e4SLinus Torvalds  */
3141da177e4SLinus Torvalds #define SNS_LAST_LOOP_ID_2100	0xfe
3151da177e4SLinus Torvalds #define SNS_LAST_LOOP_ID_2300	0x7ff
3161da177e4SLinus Torvalds 
3171da177e4SLinus Torvalds #define LAST_LOCAL_LOOP_ID	0x7d
3181da177e4SLinus Torvalds #define SNS_FL_PORT		0x7e
3191da177e4SLinus Torvalds #define FABRIC_CONTROLLER	0x7f
3201da177e4SLinus Torvalds #define SIMPLE_NAME_SERVER	0x80
3211da177e4SLinus Torvalds #define SNS_FIRST_LOOP_ID	0x81
3221da177e4SLinus Torvalds #define MANAGEMENT_SERVER	0xfe
3231da177e4SLinus Torvalds #define BROADCAST		0xff
3241da177e4SLinus Torvalds 
3253d71644cSAndrew Vasquez /*
3263d71644cSAndrew Vasquez  * There is no correspondence between an N-PORT id and an AL_PA.  Therefore the
3273d71644cSAndrew Vasquez  * valid range of an N-PORT id is 0 through 0x7ef.
3283d71644cSAndrew Vasquez  */
3291429f044Shimanshu.madhani@cavium.com #define NPH_LAST_HANDLE		0x7ee
3301429f044Shimanshu.madhani@cavium.com #define NPH_MGMT_SERVER		0x7ef		/*  FFFFEF */
3313d71644cSAndrew Vasquez #define NPH_SNS			0x7fc		/*  FFFFFC */
3323d71644cSAndrew Vasquez #define NPH_FABRIC_CONTROLLER	0x7fd		/*  FFFFFD */
3333d71644cSAndrew Vasquez #define NPH_F_PORT		0x7fe		/*  FFFFFE */
3343d71644cSAndrew Vasquez #define NPH_IP_BROADCAST	0x7ff		/*  FFFFFF */
3353d71644cSAndrew Vasquez 
336b98ae0d7SQuinn Tran #define NPH_SNS_LID(ha)	(IS_FWI2_CAPABLE(ha) ? NPH_SNS : SIMPLE_NAME_SERVER)
337b98ae0d7SQuinn Tran 
3383d71644cSAndrew Vasquez #define MAX_CMDSZ	16		/* SCSI maximum CDB size. */
3393d71644cSAndrew Vasquez #include "qla_fw.h"
340726b8548SQuinn Tran 
341726b8548SQuinn Tran struct name_list_extended {
342726b8548SQuinn Tran 	struct get_name_list_extended *l;
343726b8548SQuinn Tran 	dma_addr_t		ldma;
3441c6cacf4SHannes Reinecke 	struct list_head	fcports;
345726b8548SQuinn Tran 	u32			size;
3460aca7784SQuinn Tran 	u8			sent;
347726b8548SQuinn Tran };
34884318a9fSQuinn Tran 
349875386b9SManish Rangankar struct qla_nvme_fc_rjt {
350875386b9SManish Rangankar 	struct fcnvme_ls_rjt *c;
351875386b9SManish Rangankar 	dma_addr_t  cdma;
352875386b9SManish Rangankar 	u16 size;
353875386b9SManish Rangankar };
354875386b9SManish Rangankar 
35584318a9fSQuinn Tran struct els_reject {
35684318a9fSQuinn Tran 	struct fc_els_ls_rjt *c;
35784318a9fSQuinn Tran 	dma_addr_t  cdma;
35884318a9fSQuinn Tran 	u16 size;
35984318a9fSQuinn Tran };
36084318a9fSQuinn Tran 
3611da177e4SLinus Torvalds /*
3621da177e4SLinus Torvalds  * Timeout timer counts in seconds
3631da177e4SLinus Torvalds  */
3648482e118S #define PORT_RETRY_TIME			1
3651da177e4SLinus Torvalds #define LOOP_DOWN_TIMEOUT		60
3661da177e4SLinus Torvalds #define LOOP_DOWN_TIME			255	/* 240 */
3671da177e4SLinus Torvalds #define	LOOP_DOWN_RESET			(LOOP_DOWN_TIME - 30)
3681da177e4SLinus Torvalds 
369e7b42e33SQuinn Tran #define DEFAULT_OUTSTANDING_COMMANDS	4096
3708d93f550SChad Dupuis #define MIN_OUTSTANDING_COMMANDS	128
3711da177e4SLinus Torvalds 
3721da177e4SLinus Torvalds /* ISP request and response entry counts (37-65535) */
3731da177e4SLinus Torvalds #define REQUEST_ENTRY_CNT_2100		128	/* Number of request entries. */
3741da177e4SLinus Torvalds #define REQUEST_ENTRY_CNT_2200		2048	/* Number of request entries. */
375d743de66SAndrew Vasquez #define REQUEST_ENTRY_CNT_24XX		2048	/* Number of request entries. */
376f2ea653fSSaurav Kashyap #define REQUEST_ENTRY_CNT_83XX		8192	/* Number of request entries. */
377e7b42e33SQuinn Tran #define RESPONSE_ENTRY_CNT_83XX		4096	/* Number of response entries.*/
3781da177e4SLinus Torvalds #define RESPONSE_ENTRY_CNT_2100		64	/* Number of response entries.*/
3791da177e4SLinus Torvalds #define RESPONSE_ENTRY_CNT_2300		512	/* Number of response entries.*/
3802afa19a9SAnirban Chakraborty #define RESPONSE_ENTRY_CNT_MQ		128	/* Number of response entries.*/
3812d70c103SNicholas Bellinger #define ATIO_ENTRY_CNT_24XX		4096	/* Number of ATIO entries. */
3828ae6d9c7SGiridhar Malavali #define RESPONSE_ENTRY_CNT_FX00		256     /* Number of response entries.*/
38399e1b683SQuinn Tran #define FW_DEF_EXCHANGES_CNT 2048
384d1e3635aSQuinn Tran #define FW_MAX_EXCHANGES_CNT (32 * 1024)
385d1e3635aSQuinn Tran #define REDUCE_EXCHANGES_CNT  (8 * 1024)
3861da177e4SLinus Torvalds 
3877ebb336eSQuinn Tran #define SET_DID_STATUS(stat_var, status) (stat_var = status << 16)
3887ebb336eSQuinn Tran 
38917d98630SAnirban Chakraborty struct req_que;
390a6ca8878SAlexei Potashnik struct qla_tgt_sess;
39117d98630SAnirban Chakraborty 
39282d8dfd2SQuinn Tran struct qla_buf_dsc {
39382d8dfd2SQuinn Tran 	u16 tag;
39482d8dfd2SQuinn Tran #define TAG_FREED 0xffff
39582d8dfd2SQuinn Tran 	void *buf;
39682d8dfd2SQuinn Tran 	dma_addr_t buf_dma;
39782d8dfd2SQuinn Tran };
39882d8dfd2SQuinn Tran 
3991da177e4SLinus Torvalds /*
4001da177e4SLinus Torvalds  * SCSI Request Block
4011da177e4SLinus Torvalds  */
4029ba56b95SGiridhar Malavali struct srb_cmd {
4031da177e4SLinus Torvalds 	struct scsi_cmnd *cmd;		/* Linux SCSI command pkt */
4041da177e4SLinus Torvalds 	uint32_t request_sense_length;
4058ae6d9c7SGiridhar Malavali 	uint32_t fw_sense_length;
4061da177e4SLinus Torvalds 	uint8_t *request_sense_ptr;
4075ec9f904SBart Van Assche 	struct crc_context *crc_ctx;
40882d8dfd2SQuinn Tran 	struct ct6_dsd ct6_ctx;
40982d8dfd2SQuinn Tran 	struct qla_buf_dsc buf_dsc;
4109ba56b95SGiridhar Malavali };
4111da177e4SLinus Torvalds 
4121da177e4SLinus Torvalds /*
4131da177e4SLinus Torvalds  * SRB flag definitions
4141da177e4SLinus Torvalds  */
415ddb9b126SShyam Sundar #define SRB_DMA_VALID			BIT_0	/* Command sent to ISP */
41682d8dfd2SQuinn Tran #define SRB_GOT_BUF			BIT_1
417bad75002SArun Easi #define SRB_FCP_CMND_DMA_VALID		BIT_12	/* DIF: DSD List valid */
418bad75002SArun Easi #define SRB_CRC_CTX_DMA_VALID		BIT_2	/* DIF: context DMA valid */
419bad75002SArun Easi #define SRB_CRC_PROT_DMA_VALID		BIT_4	/* DIF: prot DMA valid */
420bad75002SArun Easi #define SRB_CRC_CTX_DSD_VALID		BIT_5	/* DIF: dsd_list valid */
421f6145e86SQuinn Tran #define SRB_WAKEUP_ON_COMP		BIT_6
42250b81275SGiridhar Malavali #define SRB_DIF_BUNDL_DMA_VALID		BIT_7   /* DIF: DMA list valid */
423dd30706eSQuinn Tran #define SRB_EDIF_CLEANUP_DELETE		BIT_9
424bad75002SArun Easi 
425bad75002SArun Easi /* To identify if a srb is of T10-CRC type. @sp => srb_t pointer */
426bad75002SArun Easi #define IS_PROT_IO(sp)	(sp->flags & SRB_CRC_CTX_DSD_VALID)
427f7a0ed47SQuinn Tran #define ISP_REG16_DISCONNECT 0xFFFF
4282d73ac61SQuinn Tran 
be_id_to_le(be_id_t id)429df95f39aSBart Van Assche static inline le_id_t be_id_to_le(be_id_t id)
430df95f39aSBart Van Assche {
431df95f39aSBart Van Assche 	le_id_t res;
432df95f39aSBart Van Assche 
433df95f39aSBart Van Assche 	res.domain = id.domain;
434df95f39aSBart Van Assche 	res.area   = id.area;
435df95f39aSBart Van Assche 	res.al_pa  = id.al_pa;
436df95f39aSBart Van Assche 
437df95f39aSBart Van Assche 	return res;
438df95f39aSBart Van Assche }
439df95f39aSBart Van Assche 
le_id_to_be(le_id_t id)440df95f39aSBart Van Assche static inline be_id_t le_id_to_be(le_id_t id)
441df95f39aSBart Van Assche {
442df95f39aSBart Van Assche 	be_id_t res;
443df95f39aSBart Van Assche 
444df95f39aSBart Van Assche 	res.domain = id.domain;
445df95f39aSBart Van Assche 	res.area   = id.area;
446df95f39aSBart Van Assche 	res.al_pa  = id.al_pa;
447df95f39aSBart Van Assche 
448df95f39aSBart Van Assche 	return res;
449df95f39aSBart Van Assche }
450df95f39aSBart Van Assche 
be_to_port_id(be_id_t id)451df95f39aSBart Van Assche static inline port_id_t be_to_port_id(be_id_t id)
452df95f39aSBart Van Assche {
453df95f39aSBart Van Assche 	port_id_t res;
454df95f39aSBart Van Assche 
455df95f39aSBart Van Assche 	res.b.domain = id.domain;
456df95f39aSBart Van Assche 	res.b.area   = id.area;
457df95f39aSBart Van Assche 	res.b.al_pa  = id.al_pa;
458df95f39aSBart Van Assche 	res.b.rsvd_1 = 0;
459df95f39aSBart Van Assche 
460df95f39aSBart Van Assche 	return res;
461df95f39aSBart Van Assche }
462df95f39aSBart Van Assche 
port_id_to_be_id(port_id_t port_id)463df95f39aSBart Van Assche static inline be_id_t port_id_to_be_id(port_id_t port_id)
464df95f39aSBart Van Assche {
465df95f39aSBart Van Assche 	be_id_t res;
466df95f39aSBart Van Assche 
467df95f39aSBart Van Assche 	res.domain = port_id.b.domain;
468df95f39aSBart Van Assche 	res.area   = port_id.b.area;
469df95f39aSBart Van Assche 	res.al_pa  = port_id.b.al_pa;
470df95f39aSBart Van Assche 
471df95f39aSBart Van Assche 	return res;
472df95f39aSBart Van Assche }
473df95f39aSBart Van Assche 
474d90171ddSQuinn Tran struct tmf_arg {
475a8ec1924SQuinn Tran 	struct list_head tmf_elem;
476d90171ddSQuinn Tran 	struct qla_qpair *qpair;
477d90171ddSQuinn Tran 	struct fc_port *fcport;
478d90171ddSQuinn Tran 	struct scsi_qla_host *vha;
479d90171ddSQuinn Tran 	u64 lun;
480d90171ddSQuinn Tran 	u32 flags;
4819803fb5dSQuinn Tran 	uint8_t modifier;
482d90171ddSQuinn Tran };
483d90171ddSQuinn Tran 
4846eb54715SHimanshu Madhani struct els_logo_payload {
4856eb54715SHimanshu Madhani 	uint8_t opcode;
4866eb54715SHimanshu Madhani 	uint8_t rsvd[3];
4876eb54715SHimanshu Madhani 	uint8_t s_id[3];
4886eb54715SHimanshu Madhani 	uint8_t rsvd1[1];
4896eb54715SHimanshu Madhani 	uint8_t wwpn[WWN_SIZE];
4906eb54715SHimanshu Madhani };
4916eb54715SHimanshu Madhani 
492edd05de1SDuane Grigsby struct els_plogi_payload {
493edd05de1SDuane Grigsby 	uint8_t opcode;
494edd05de1SDuane Grigsby 	uint8_t rsvd[3];
4951ee5ac36SBart Van Assche 	__be32	data[112 / 4];
496edd05de1SDuane Grigsby };
497edd05de1SDuane Grigsby 
498726b8548SQuinn Tran struct ct_arg {
499726b8548SQuinn Tran 	void		*iocb;
500726b8548SQuinn Tran 	u16		nport_handle;
501726b8548SQuinn Tran 	dma_addr_t	req_dma;
502726b8548SQuinn Tran 	dma_addr_t	rsp_dma;
503726b8548SQuinn Tran 	u32		req_size;
504726b8548SQuinn Tran 	u32		rsp_size;
505b5f3bc39SQuinn Tran 	u32		req_allocated_size;
506b5f3bc39SQuinn Tran 	u32		rsp_allocated_size;
507726b8548SQuinn Tran 	void		*req;
508726b8548SQuinn Tran 	void		*rsp;
5092d73ac61SQuinn Tran 	port_id_t	id;
510726b8548SQuinn Tran };
511726b8548SQuinn Tran 
512875386b9SManish Rangankar struct qla_nvme_lsrjt_pt_arg {
513875386b9SManish Rangankar 	struct fc_port *fcport;
514875386b9SManish Rangankar 	u8 opcode;
515875386b9SManish Rangankar 	u8 vp_idx;
516875386b9SManish Rangankar 	u8 reason;
517875386b9SManish Rangankar 	u8 explanation;
518875386b9SManish Rangankar 	__le16 nport_handle;
519875386b9SManish Rangankar 	u16 control_flags;
520875386b9SManish Rangankar 	__le16 ox_id;
521875386b9SManish Rangankar 	__le32 xchg_address;
522875386b9SManish Rangankar 	u32 tx_byte_count, rx_byte_count;
523875386b9SManish Rangankar 	dma_addr_t tx_addr, rx_addr;
524875386b9SManish Rangankar };
525875386b9SManish Rangankar 
5261da177e4SLinus Torvalds /*
527ac280b67SAndrew Vasquez  * SRB extensions.
528ac280b67SAndrew Vasquez  */
5294916392bSMadhuranath Iyengar struct srb_iocb {
5304916392bSMadhuranath Iyengar 	union {
5314916392bSMadhuranath Iyengar 		struct {
5324916392bSMadhuranath Iyengar 			uint16_t flags;
5334916392bSMadhuranath Iyengar #define SRB_LOGIN_RETRIED	BIT_0
5344916392bSMadhuranath Iyengar #define SRB_LOGIN_COND_PLOGI	BIT_1
5354916392bSMadhuranath Iyengar #define SRB_LOGIN_SKIP_PRLI	BIT_2
536a5d42f4cSDuane Grigsby #define SRB_LOGIN_NVME_PRLI	BIT_3
53748acad09SQuinn Tran #define SRB_LOGIN_PRLI_ONLY	BIT_4
5389efea843SQuinn Tran #define SRB_LOGIN_FCSP		BIT_5
5394916392bSMadhuranath Iyengar 			uint16_t data[2];
540726b8548SQuinn Tran 			u32 iop[2];
5414916392bSMadhuranath Iyengar 		} logio;
5423822263eSMadhuranath Iyengar 		struct {
5436eb54715SHimanshu Madhani #define ELS_DCMD_TIMEOUT 20
5446eb54715SHimanshu Madhani #define ELS_DCMD_LOGO 0x5
5456eb54715SHimanshu Madhani 			uint32_t flags;
5466eb54715SHimanshu Madhani 			uint32_t els_cmd;
5476eb54715SHimanshu Madhani 			struct completion comp;
5486eb54715SHimanshu Madhani 			struct els_logo_payload *els_logo_pyld;
5496eb54715SHimanshu Madhani 			dma_addr_t els_logo_pyld_dma;
5506eb54715SHimanshu Madhani 		} els_logo;
551c6e58160SBart Van Assche 		struct els_plogi {
552edd05de1SDuane Grigsby #define ELS_DCMD_PLOGI 0x3
553edd05de1SDuane Grigsby 			uint32_t flags;
554edd05de1SDuane Grigsby 			uint32_t els_cmd;
555edd05de1SDuane Grigsby 			struct completion comp;
556edd05de1SDuane Grigsby 			struct els_plogi_payload *els_plogi_pyld;
557edd05de1SDuane Grigsby 			struct els_plogi_payload *els_resp_pyld;
5588777e431SQuinn Tran 			u32 tx_size;
5598777e431SQuinn Tran 			u32 rx_size;
560edd05de1SDuane Grigsby 			dma_addr_t els_plogi_pyld_dma;
561edd05de1SDuane Grigsby 			dma_addr_t els_resp_pyld_dma;
56221038b09SBart Van Assche 			__le32	fw_status[3];
563edd05de1SDuane Grigsby 			__le16	comp_status;
564edd05de1SDuane Grigsby 			__le16	len;
565edd05de1SDuane Grigsby 		} els_plogi;
566edd05de1SDuane Grigsby 		struct {
5673822263eSMadhuranath Iyengar 			/*
5683822263eSMadhuranath Iyengar 			 * Values for flags field below are as
5693822263eSMadhuranath Iyengar 			 * defined in tsk_mgmt_entry struct
5703822263eSMadhuranath Iyengar 			 * for control_flags field in qla_fw.h.
5713822263eSMadhuranath Iyengar 			 */
5729cb78c16SHannes Reinecke 			uint64_t lun;
5733822263eSMadhuranath Iyengar 			uint32_t flags;
5743822263eSMadhuranath Iyengar 			uint32_t data;
5758ae6d9c7SGiridhar Malavali 			struct completion comp;
5761f8deefeSSaurav Kashyap 			__le16 comp_status;
5779803fb5dSQuinn Tran 
5789803fb5dSQuinn Tran 			uint8_t modifier;
5799803fb5dSQuinn Tran 			uint8_t vp_index;
5809803fb5dSQuinn Tran 			uint16_t loop_id;
5813822263eSMadhuranath Iyengar 		} tmf;
5828ae6d9c7SGiridhar Malavali 		struct {
5838ae6d9c7SGiridhar Malavali #define SRB_FXDISC_REQ_DMA_VALID	BIT_0
5848ae6d9c7SGiridhar Malavali #define SRB_FXDISC_RESP_DMA_VALID	BIT_1
5858ae6d9c7SGiridhar Malavali #define SRB_FXDISC_REQ_DWRD_VALID	BIT_2
5868ae6d9c7SGiridhar Malavali #define SRB_FXDISC_RSP_DWRD_VALID	BIT_3
5878ae6d9c7SGiridhar Malavali #define FXDISC_TIMEOUT 20
5888ae6d9c7SGiridhar Malavali 			uint8_t flags;
5898ae6d9c7SGiridhar Malavali 			uint32_t req_len;
5908ae6d9c7SGiridhar Malavali 			uint32_t rsp_len;
5918ae6d9c7SGiridhar Malavali 			void *req_addr;
5928ae6d9c7SGiridhar Malavali 			void *rsp_addr;
5938ae6d9c7SGiridhar Malavali 			dma_addr_t req_dma_handle;
5948ae6d9c7SGiridhar Malavali 			dma_addr_t rsp_dma_handle;
5951f8deefeSSaurav Kashyap 			__le32 adapter_id;
5961f8deefeSSaurav Kashyap 			__le32 adapter_id_hi;
5971f8deefeSSaurav Kashyap 			__le16 req_func_type;
5981f8deefeSSaurav Kashyap 			__le32 req_data;
5991f8deefeSSaurav Kashyap 			__le32 req_data_extra;
6001f8deefeSSaurav Kashyap 			__le32 result;
6011f8deefeSSaurav Kashyap 			__le32 seq_number;
6021f8deefeSSaurav Kashyap 			__le16 fw_flags;
6038ae6d9c7SGiridhar Malavali 			struct completion fxiocb_comp;
6041f8deefeSSaurav Kashyap 			__le32 reserved_0;
6058ae6d9c7SGiridhar Malavali 			uint8_t reserved_1;
6068ae6d9c7SGiridhar Malavali 		} fxiocb;
6078ae6d9c7SGiridhar Malavali 		struct {
6088ae6d9c7SGiridhar Malavali 			uint32_t cmd_hndl;
6091f8deefeSSaurav Kashyap 			__le16 comp_status;
610b027a5acSDarren Trapp 			__le16 req_que_no;
6118ae6d9c7SGiridhar Malavali 			struct completion comp;
6128ae6d9c7SGiridhar Malavali 		} abt;
613726b8548SQuinn Tran 		struct ct_arg ctarg;
61415f30a57SQuinn Tran #define MAX_IOCB_MB_REG 28
61515f30a57SQuinn Tran #define SIZEOF_IOCB_MB_REG (MAX_IOCB_MB_REG * sizeof(uint16_t))
616726b8548SQuinn Tran 		struct {
61721038b09SBart Van Assche 			u16 in_mb[MAX_IOCB_MB_REG];	/* from FW */
61821038b09SBart Van Assche 			u16 out_mb[MAX_IOCB_MB_REG];	/* to FW */
619726b8548SQuinn Tran 			void *out, *in;
620726b8548SQuinn Tran 			dma_addr_t out_dma, in_dma;
62115f30a57SQuinn Tran 			struct completion comp;
62215f30a57SQuinn Tran 			int rc;
623726b8548SQuinn Tran 		} mbx;
624726b8548SQuinn Tran 		struct {
625726b8548SQuinn Tran 			struct imm_ntfy_from_isp *ntfy;
626726b8548SQuinn Tran 		} nack;
6277401bc18SDuane Grigsby 		struct {
6287401bc18SDuane Grigsby 			__le16 comp_status;
62921038b09SBart Van Assche 			__le16 rsp_pyld_len;
6307401bc18SDuane Grigsby 			uint8_t	aen_op;
6317401bc18SDuane Grigsby 			void *desc;
6327401bc18SDuane Grigsby 
6337401bc18SDuane Grigsby 			/* These are only used with ls4 requests */
634875386b9SManish Rangankar 			__le32 cmd_len;
635875386b9SManish Rangankar 			__le32 rsp_len;
6367401bc18SDuane Grigsby 			dma_addr_t cmd_dma;
6377401bc18SDuane Grigsby 			dma_addr_t rsp_dma;
638e84067d7SDuane Grigsby 			enum nvmefc_fcp_datadir dir;
6397401bc18SDuane Grigsby 			uint32_t dl;
6407401bc18SDuane Grigsby 			uint32_t timeout_sec;
641875386b9SManish Rangankar 			__le32 exchange_address;
642875386b9SManish Rangankar 			__le16 nport_handle;
643875386b9SManish Rangankar 			__le16 ox_id;
644cf19c45dSDuane Grigsby 			struct	list_head   entry;
6457401bc18SDuane Grigsby 		} nvme;
6462853192eSQuinn Tran 		struct {
6472853192eSQuinn Tran 			u16 cmd;
6482853192eSQuinn Tran 			u16 vp_index;
6492853192eSQuinn Tran 		} ctrlvp;
650dd30706eSQuinn Tran 		struct {
651dd30706eSQuinn Tran 			struct edif_sa_ctl	*sa_ctl;
652dd30706eSQuinn Tran 			struct qla_sa_update_frame sa_frame;
653dd30706eSQuinn Tran 		} sa_update;
6544916392bSMadhuranath Iyengar 	} u;
6554916392bSMadhuranath Iyengar 
6564916392bSMadhuranath Iyengar 	struct timer_list timer;
6579ba56b95SGiridhar Malavali 	void (*timeout)(void *);
6584916392bSMadhuranath Iyengar };
6594916392bSMadhuranath Iyengar 
6604916392bSMadhuranath Iyengar /* Values for srb_ctx type */
661ac280b67SAndrew Vasquez #define SRB_LOGIN_CMD	1
662ac280b67SAndrew Vasquez #define SRB_LOGOUT_CMD	2
66399b0bec7SAndrew Vasquez #define SRB_ELS_CMD_RPT 3
66499b0bec7SAndrew Vasquez #define SRB_ELS_CMD_HST 4
66599b0bec7SAndrew Vasquez #define SRB_CT_CMD	5
6665ff1d584SAndrew Vasquez #define SRB_ADISC_CMD	6
6673822263eSMadhuranath Iyengar #define SRB_TM_CMD	7
6689ba56b95SGiridhar Malavali #define SRB_SCSI_CMD	8
669a9b6f722SSaurav Kashyap #define SRB_BIDI_CMD	9
6708ae6d9c7SGiridhar Malavali #define SRB_FXIOCB_DCMD	10
6718ae6d9c7SGiridhar Malavali #define SRB_FXIOCB_BCMD	11
6728ae6d9c7SGiridhar Malavali #define SRB_ABT_CMD	12
6736eb54715SHimanshu Madhani #define SRB_ELS_DCMD	13
674726b8548SQuinn Tran #define SRB_MB_IOCB	14
675726b8548SQuinn Tran #define SRB_CT_PTHRU_CMD 15
676726b8548SQuinn Tran #define SRB_NACK_PLOGI	16
677726b8548SQuinn Tran #define SRB_NACK_PRLI	17
678726b8548SQuinn Tran #define SRB_NACK_LOGO	18
6797401bc18SDuane Grigsby #define SRB_NVME_CMD	19
680e84067d7SDuane Grigsby #define SRB_NVME_LS	20
681a5d42f4cSDuane Grigsby #define SRB_PRLI_CMD	21
6822853192eSQuinn Tran #define SRB_CTRL_VP	22
68311aea16aSQuinn Tran #define SRB_PRLO_CMD	23
68484318a9fSQuinn Tran #define SRB_SA_UPDATE	25
68584318a9fSQuinn Tran #define SRB_ELS_CMD_HST_NOLOGIN 26
68684318a9fSQuinn Tran #define SRB_SA_REPLACE	27
6879803fb5dSQuinn Tran #define SRB_MARKER	28
68884318a9fSQuinn Tran 
68984318a9fSQuinn Tran struct qla_els_pt_arg {
69084318a9fSQuinn Tran 	u8 els_opcode;
69184318a9fSQuinn Tran 	u8 vp_idx;
69284318a9fSQuinn Tran 	__le16 nport_handle;
6936c9998ceSQuinn Tran 	u16 control_flags, ox_id;
69484318a9fSQuinn Tran 	__le32 rx_xchg_address;
6956c9998ceSQuinn Tran 	port_id_t did, sid;
69684318a9fSQuinn Tran 	u32 tx_len, tx_byte_count, rx_len, rx_byte_count;
69784318a9fSQuinn Tran 	dma_addr_t tx_addr, rx_addr;
69884318a9fSQuinn Tran 
69984318a9fSQuinn Tran };
70099b0bec7SAndrew Vasquez 
701c5419e26SQuinn Tran enum {
702c5419e26SQuinn Tran 	TYPE_SRB,
703c5419e26SQuinn Tran 	TYPE_TGT_CMD,
7046b0431d6SQuinn Tran 	TYPE_TGT_TMCMD,		/* task management */
705c5419e26SQuinn Tran };
706c5419e26SQuinn Tran 
70789c72f42SQuinn Tran struct iocb_resource {
70889c72f42SQuinn Tran 	u8 res_type;
70941e5afe5SQuinn Tran 	u8  exch_cnt;
71089c72f42SQuinn Tran 	u16 iocb_cnt;
71189c72f42SQuinn Tran };
71289c72f42SQuinn Tran 
71384318a9fSQuinn Tran struct bsg_cmd {
71484318a9fSQuinn Tran 	struct bsg_job *bsg_job;
71584318a9fSQuinn Tran 	union {
71684318a9fSQuinn Tran 		struct qla_els_pt_arg els_arg;
71784318a9fSQuinn Tran 	} u;
71884318a9fSQuinn Tran };
71984318a9fSQuinn Tran 
7209ba56b95SGiridhar Malavali typedef struct srb {
721c5419e26SQuinn Tran 	/*
722c5419e26SQuinn Tran 	 * Do not move cmd_type field, it needs to
723c5419e26SQuinn Tran 	 * line up with qla_tgt_cmd->cmd_type
724c5419e26SQuinn Tran 	 */
725c5419e26SQuinn Tran 	uint8_t cmd_type;
726c5419e26SQuinn Tran 	uint8_t pad[3];
72789c72f42SQuinn Tran 	struct iocb_resource iores;
7284c2a2d01SQuinn Tran 	struct kref cmd_kref;	/* need to migrate ref_count over to this */
7294c2a2d01SQuinn Tran 	void *priv;
7309ba56b95SGiridhar Malavali 	struct fc_port *fcport;
73125ff6af1SJoe Carnuccio 	struct scsi_qla_host *vha;
7323a4b6cc7SQuinn Tran 	unsigned int start_timer:1;
733875386b9SManish Rangankar 	unsigned int abort:1;
734875386b9SManish Rangankar 	unsigned int aborted:1;
735875386b9SManish Rangankar 	unsigned int completed:1;
736875386b9SManish Rangankar 	unsigned int unsol_rsp:1;
737f45bca8cSQuinn Tran 
7389ba56b95SGiridhar Malavali 	uint32_t handle;
7399ba56b95SGiridhar Malavali 	uint16_t flags;
740ac280b67SAndrew Vasquez 	uint16_t type;
74115f30a57SQuinn Tran 	const char *name;
7425780790eSAndrew Vasquez 	int iocbs;
743d7459527SMichael Hernandez 	struct qla_qpair *qpair;
74471c80b75SQuinn Tran 	struct srb *cmd_sp;
7452d73ac61SQuinn Tran 	struct list_head elem;
746726b8548SQuinn Tran 	u32 gen1;	/* scratch */
747726b8548SQuinn Tran 	u32 gen2;	/* scratch */
7482853192eSQuinn Tran 	int rc;
749e374f9f5SQuinn Tran 	int retry_count;
750982cc4beSBart Van Assche 	struct completion *comp;
7514916392bSMadhuranath Iyengar 	union {
7529ba56b95SGiridhar Malavali 		struct srb_iocb iocb_cmd;
75375cc8cfcSJohannes Thumshirn 		struct bsg_job *bsg_job;
7549ba56b95SGiridhar Malavali 		struct srb_cmd scmd;
75584318a9fSQuinn Tran 		struct bsg_cmd bsg_cmd;
7564916392bSMadhuranath Iyengar 	} u;
75784318a9fSQuinn Tran 	struct {
75884318a9fSQuinn Tran 		bool remapped;
75984318a9fSQuinn Tran 		struct {
76084318a9fSQuinn Tran 			dma_addr_t dma;
76184318a9fSQuinn Tran 			void *buf;
76284318a9fSQuinn Tran 			uint len;
76384318a9fSQuinn Tran 		} req;
76484318a9fSQuinn Tran 		struct {
76584318a9fSQuinn Tran 			dma_addr_t dma;
76684318a9fSQuinn Tran 			void *buf;
76784318a9fSQuinn Tran 			uint len;
76884318a9fSQuinn Tran 		} rsp;
76984318a9fSQuinn Tran 	} remap;
7706c18a43eSBart Van Assche 	/*
7716c18a43eSBart Van Assche 	 * Report completion status @res and call sp_put(@sp). @res is
7726c18a43eSBart Van Assche 	 * an NVMe status code, a SCSI result (e.g. DID_OK << 16) or a
7736c18a43eSBart Van Assche 	 * QLA_* status value.
7746c18a43eSBart Van Assche 	 */
7756c18a43eSBart Van Assche 	void (*done)(struct srb *sp, int res);
7766c18a43eSBart Van Assche 	/* Stop the timer and free @sp. Only used by the FCP code. */
7776c18a43eSBart Van Assche 	void (*free)(struct srb *sp);
7786c18a43eSBart Van Assche 	/*
7796c18a43eSBart Van Assche 	 * Call nvme_private->fd->done() and free @sp. Only used by the NVMe
7806c18a43eSBart Van Assche 	 * code.
7816c18a43eSBart Van Assche 	 */
7824c2a2d01SQuinn Tran 	void (*put_fn)(struct kref *kref);
78331e6cdbeSSaurav Kashyap 
78431e6cdbeSSaurav Kashyap 	/*
78531e6cdbeSSaurav Kashyap 	 * Report completion for asynchronous commands.
78631e6cdbeSSaurav Kashyap 	 */
78731e6cdbeSSaurav Kashyap 	void (*async_done)(struct srb *sp, int res);
7889ba56b95SGiridhar Malavali } srb_t;
7899ba56b95SGiridhar Malavali 
7909ba56b95SGiridhar Malavali #define GET_CMD_SP(sp) (sp->u.scmd.cmd)
7919ba56b95SGiridhar Malavali 
7929ba56b95SGiridhar Malavali #define GET_CMD_SENSE_LEN(sp) \
7939ba56b95SGiridhar Malavali 	(sp->u.scmd.request_sense_length)
7949ba56b95SGiridhar Malavali #define SET_CMD_SENSE_LEN(sp, len) \
7959ba56b95SGiridhar Malavali 	(sp->u.scmd.request_sense_length = len)
7969ba56b95SGiridhar Malavali #define GET_CMD_SENSE_PTR(sp) \
7979ba56b95SGiridhar Malavali 	(sp->u.scmd.request_sense_ptr)
7989ba56b95SGiridhar Malavali #define SET_CMD_SENSE_PTR(sp, ptr) \
7999ba56b95SGiridhar Malavali 	(sp->u.scmd.request_sense_ptr = ptr)
8008ae6d9c7SGiridhar Malavali #define GET_FW_SENSE_LEN(sp) \
8018ae6d9c7SGiridhar Malavali 	(sp->u.scmd.fw_sense_length)
8028ae6d9c7SGiridhar Malavali #define SET_FW_SENSE_LEN(sp, len) \
8038ae6d9c7SGiridhar Malavali 	(sp->u.scmd.fw_sense_length = len)
8049a069e19SGiridhar Malavali 
8059a069e19SGiridhar Malavali struct msg_echo_lb {
8069a069e19SGiridhar Malavali 	dma_addr_t send_dma;
8079a069e19SGiridhar Malavali 	dma_addr_t rcv_dma;
8089a069e19SGiridhar Malavali 	uint16_t req_sg_cnt;
8099a069e19SGiridhar Malavali 	uint16_t rsp_sg_cnt;
8109a069e19SGiridhar Malavali 	uint16_t options;
8119a069e19SGiridhar Malavali 	uint32_t transfer_size;
8121b98b421SJoe Carnuccio 	uint32_t iteration_count;
8139a069e19SGiridhar Malavali };
8149a069e19SGiridhar Malavali 
815ac280b67SAndrew Vasquez /*
8161da177e4SLinus Torvalds  * ISP I/O Register Set structure definitions.
8171da177e4SLinus Torvalds  */
8183d71644cSAndrew Vasquez struct device_reg_2xxx {
81921038b09SBart Van Assche 	__le16	flash_address; 	/* Flash BIOS address */
82021038b09SBart Van Assche 	__le16	flash_data;		/* Flash BIOS data */
82121038b09SBart Van Assche 	__le16	unused_1[1];		/* Gap */
82221038b09SBart Van Assche 	__le16	ctrl_status;		/* Control/Status */
8231da177e4SLinus Torvalds #define CSR_FLASH_64K_BANK	BIT_3	/* Flash upper 64K bank select */
8241da177e4SLinus Torvalds #define CSR_FLASH_ENABLE	BIT_1	/* Flash BIOS Read/Write enable */
8251da177e4SLinus Torvalds #define CSR_ISP_SOFT_RESET	BIT_0	/* ISP soft reset */
8261da177e4SLinus Torvalds 
82721038b09SBart Van Assche 	__le16	ictrl;			/* Interrupt control */
8281da177e4SLinus Torvalds #define ICR_EN_INT		BIT_15	/* ISP enable interrupts. */
8291da177e4SLinus Torvalds #define ICR_EN_RISC		BIT_3	/* ISP enable RISC interrupts. */
8301da177e4SLinus Torvalds 
83121038b09SBart Van Assche 	__le16	istatus;		/* Interrupt status */
8321da177e4SLinus Torvalds #define ISR_RISC_INT		BIT_3	/* RISC interrupt */
8331da177e4SLinus Torvalds 
83421038b09SBart Van Assche 	__le16	semaphore;		/* Semaphore */
83521038b09SBart Van Assche 	__le16	nvram;			/* NVRAM register. */
8361da177e4SLinus Torvalds #define NVR_DESELECT		0
8371da177e4SLinus Torvalds #define NVR_BUSY		BIT_15
8381da177e4SLinus Torvalds #define NVR_WRT_ENABLE		BIT_14	/* Write enable */
8391da177e4SLinus Torvalds #define NVR_PR_ENABLE		BIT_13	/* Protection register enable */
8401da177e4SLinus Torvalds #define NVR_DATA_IN		BIT_3
8411da177e4SLinus Torvalds #define NVR_DATA_OUT		BIT_2
8421da177e4SLinus Torvalds #define NVR_SELECT		BIT_1
8431da177e4SLinus Torvalds #define NVR_CLOCK		BIT_0
8441da177e4SLinus Torvalds 
84545aeaf1eSRavi Anand #define NVR_WAIT_CNT		20000
84645aeaf1eSRavi Anand 
8471da177e4SLinus Torvalds 	union {
8481da177e4SLinus Torvalds 		struct {
84921038b09SBart Van Assche 			__le16	mailbox0;
85021038b09SBart Van Assche 			__le16	mailbox1;
85121038b09SBart Van Assche 			__le16	mailbox2;
85221038b09SBart Van Assche 			__le16	mailbox3;
85321038b09SBart Van Assche 			__le16	mailbox4;
85421038b09SBart Van Assche 			__le16	mailbox5;
85521038b09SBart Van Assche 			__le16	mailbox6;
85621038b09SBart Van Assche 			__le16	mailbox7;
85721038b09SBart Van Assche 			__le16	unused_2[59];	/* Gap */
8581da177e4SLinus Torvalds 		} __attribute__((packed)) isp2100;
8591da177e4SLinus Torvalds 		struct {
8601da177e4SLinus Torvalds 						/* Request Queue */
86121038b09SBart Van Assche 			__le16	req_q_in;	/*  In-Pointer */
86221038b09SBart Van Assche 			__le16	req_q_out;	/*  Out-Pointer */
8631da177e4SLinus Torvalds 						/* Response Queue */
86421038b09SBart Van Assche 			__le16	rsp_q_in;	/*  In-Pointer */
86521038b09SBart Van Assche 			__le16	rsp_q_out;	/*  Out-Pointer */
8661da177e4SLinus Torvalds 
8671da177e4SLinus Torvalds 						/* RISC to Host Status */
86821038b09SBart Van Assche 			__le32	host_status;
8691da177e4SLinus Torvalds #define HSR_RISC_INT		BIT_15	/* RISC interrupt */
8701da177e4SLinus Torvalds #define HSR_RISC_PAUSED		BIT_8	/* RISC Paused */
8711da177e4SLinus Torvalds 
8721da177e4SLinus Torvalds 					/* Host to Host Semaphore */
87321038b09SBart Van Assche 			__le16	host_semaphore;
87421038b09SBart Van Assche 			__le16	unused_3[17];	/* Gap */
87521038b09SBart Van Assche 			__le16	mailbox0;
87621038b09SBart Van Assche 			__le16	mailbox1;
87721038b09SBart Van Assche 			__le16	mailbox2;
87821038b09SBart Van Assche 			__le16	mailbox3;
87921038b09SBart Van Assche 			__le16	mailbox4;
88021038b09SBart Van Assche 			__le16	mailbox5;
88121038b09SBart Van Assche 			__le16	mailbox6;
88221038b09SBart Van Assche 			__le16	mailbox7;
88321038b09SBart Van Assche 			__le16	mailbox8;
88421038b09SBart Van Assche 			__le16	mailbox9;
88521038b09SBart Van Assche 			__le16	mailbox10;
88621038b09SBart Van Assche 			__le16	mailbox11;
88721038b09SBart Van Assche 			__le16	mailbox12;
88821038b09SBart Van Assche 			__le16	mailbox13;
88921038b09SBart Van Assche 			__le16	mailbox14;
89021038b09SBart Van Assche 			__le16	mailbox15;
89121038b09SBart Van Assche 			__le16	mailbox16;
89221038b09SBart Van Assche 			__le16	mailbox17;
89321038b09SBart Van Assche 			__le16	mailbox18;
89421038b09SBart Van Assche 			__le16	mailbox19;
89521038b09SBart Van Assche 			__le16	mailbox20;
89621038b09SBart Van Assche 			__le16	mailbox21;
89721038b09SBart Van Assche 			__le16	mailbox22;
89821038b09SBart Van Assche 			__le16	mailbox23;
89921038b09SBart Van Assche 			__le16	mailbox24;
90021038b09SBart Van Assche 			__le16	mailbox25;
90121038b09SBart Van Assche 			__le16	mailbox26;
90221038b09SBart Van Assche 			__le16	mailbox27;
90321038b09SBart Van Assche 			__le16	mailbox28;
90421038b09SBart Van Assche 			__le16	mailbox29;
90521038b09SBart Van Assche 			__le16	mailbox30;
90621038b09SBart Van Assche 			__le16	mailbox31;
90721038b09SBart Van Assche 			__le16	fb_cmd;
90821038b09SBart Van Assche 			__le16	unused_4[10];	/* Gap */
9091da177e4SLinus Torvalds 		} __attribute__((packed)) isp2300;
9101da177e4SLinus Torvalds 	} u;
9111da177e4SLinus Torvalds 
91221038b09SBart Van Assche 	__le16	fpm_diag_config;
91321038b09SBart Van Assche 	__le16	unused_5[0x4];		/* Gap */
91421038b09SBart Van Assche 	__le16	risc_hw;
91521038b09SBart Van Assche 	__le16	unused_5_1;		/* Gap */
91621038b09SBart Van Assche 	__le16	pcr;			/* Processor Control Register. */
91721038b09SBart Van Assche 	__le16	unused_6[0x5];		/* Gap */
91821038b09SBart Van Assche 	__le16	mctr;			/* Memory Configuration and Timing. */
91921038b09SBart Van Assche 	__le16	unused_7[0x3];		/* Gap */
92021038b09SBart Van Assche 	__le16	fb_cmd_2100;		/* Unused on 23XX */
92121038b09SBart Van Assche 	__le16	unused_8[0x3];		/* Gap */
92221038b09SBart Van Assche 	__le16	hccr;			/* Host command & control register. */
9231da177e4SLinus Torvalds #define HCCR_HOST_INT		BIT_7	/* Host interrupt bit */
9241da177e4SLinus Torvalds #define HCCR_RISC_PAUSE		BIT_5	/* Pause mode bit */
9251da177e4SLinus Torvalds 					/* HCCR commands */
9261da177e4SLinus Torvalds #define HCCR_RESET_RISC		0x1000	/* Reset RISC */
9271da177e4SLinus Torvalds #define HCCR_PAUSE_RISC		0x2000	/* Pause RISC */
9281da177e4SLinus Torvalds #define HCCR_RELEASE_RISC	0x3000	/* Release RISC from reset. */
9291da177e4SLinus Torvalds #define HCCR_SET_HOST_INT	0x5000	/* Set host interrupt */
9301da177e4SLinus Torvalds #define HCCR_CLR_HOST_INT	0x6000	/* Clear HOST interrupt */
9311da177e4SLinus Torvalds #define HCCR_CLR_RISC_INT	0x7000	/* Clear RISC interrupt */
9321da177e4SLinus Torvalds #define	HCCR_DISABLE_PARITY_PAUSE 0x4001 /* Disable parity error RISC pause. */
9331da177e4SLinus Torvalds #define HCCR_ENABLE_PARITY	0xA000	/* Enable PARITY interrupt */
9341da177e4SLinus Torvalds 
93521038b09SBart Van Assche 	__le16	unused_9[5];		/* Gap */
93621038b09SBart Van Assche 	__le16	gpiod;			/* GPIO Data register. */
93721038b09SBart Van Assche 	__le16	gpioe;			/* GPIO Enable register. */
9381da177e4SLinus Torvalds #define GPIO_LED_MASK			0x00C0
9391da177e4SLinus Torvalds #define GPIO_LED_GREEN_OFF_AMBER_OFF	0x0000
9401da177e4SLinus Torvalds #define GPIO_LED_GREEN_ON_AMBER_OFF	0x0040
9411da177e4SLinus Torvalds #define GPIO_LED_GREEN_OFF_AMBER_ON	0x0080
9421da177e4SLinus Torvalds #define GPIO_LED_GREEN_ON_AMBER_ON	0x00C0
943f6df144cSandrew.vasquez@qlogic.com #define GPIO_LED_ALL_OFF		0x0000
944f6df144cSandrew.vasquez@qlogic.com #define GPIO_LED_RED_ON_OTHER_OFF	0x0001	/* isp2322 */
945f6df144cSandrew.vasquez@qlogic.com #define GPIO_LED_RGA_ON			0x00C1	/* isp2322: red green amber */
9461da177e4SLinus Torvalds 
9471da177e4SLinus Torvalds 	union {
9481da177e4SLinus Torvalds 		struct {
94921038b09SBart Van Assche 			__le16	unused_10[8];	/* Gap */
95021038b09SBart Van Assche 			__le16	mailbox8;
95121038b09SBart Van Assche 			__le16	mailbox9;
95221038b09SBart Van Assche 			__le16	mailbox10;
95321038b09SBart Van Assche 			__le16	mailbox11;
95421038b09SBart Van Assche 			__le16	mailbox12;
95521038b09SBart Van Assche 			__le16	mailbox13;
95621038b09SBart Van Assche 			__le16	mailbox14;
95721038b09SBart Van Assche 			__le16	mailbox15;
95821038b09SBart Van Assche 			__le16	mailbox16;
95921038b09SBart Van Assche 			__le16	mailbox17;
96021038b09SBart Van Assche 			__le16	mailbox18;
96121038b09SBart Van Assche 			__le16	mailbox19;
96221038b09SBart Van Assche 			__le16	mailbox20;
96321038b09SBart Van Assche 			__le16	mailbox21;
96421038b09SBart Van Assche 			__le16	mailbox22;
96521038b09SBart Van Assche 			__le16	mailbox23;	/* Also probe reg. */
9661da177e4SLinus Torvalds 		} __attribute__((packed)) isp2200;
9671da177e4SLinus Torvalds 	} u_end;
9683d71644cSAndrew Vasquez };
9693d71644cSAndrew Vasquez 
97073208dfdSAnirban Chakraborty struct device_reg_25xxmq {
97121038b09SBart Van Assche 	__le32	req_q_in;
97221038b09SBart Van Assche 	__le32	req_q_out;
97321038b09SBart Van Assche 	__le32	rsp_q_in;
97421038b09SBart Van Assche 	__le32	rsp_q_out;
97521038b09SBart Van Assche 	__le32	atio_q_in;
97621038b09SBart Van Assche 	__le32	atio_q_out;
97773208dfdSAnirban Chakraborty };
97873208dfdSAnirban Chakraborty 
9798ae6d9c7SGiridhar Malavali 
9808ae6d9c7SGiridhar Malavali struct device_reg_fx00 {
98121038b09SBart Van Assche 	__le32	mailbox0;		/* 00 */
98221038b09SBart Van Assche 	__le32	mailbox1;		/* 04 */
98321038b09SBart Van Assche 	__le32	mailbox2;		/* 08 */
98421038b09SBart Van Assche 	__le32	mailbox3;		/* 0C */
98521038b09SBart Van Assche 	__le32	mailbox4;		/* 10 */
98621038b09SBart Van Assche 	__le32	mailbox5;		/* 14 */
98721038b09SBart Van Assche 	__le32	mailbox6;		/* 18 */
98821038b09SBart Van Assche 	__le32	mailbox7;		/* 1C */
98921038b09SBart Van Assche 	__le32	mailbox8;		/* 20 */
99021038b09SBart Van Assche 	__le32	mailbox9;		/* 24 */
99121038b09SBart Van Assche 	__le32	mailbox10;		/* 28 */
99221038b09SBart Van Assche 	__le32	mailbox11;
99321038b09SBart Van Assche 	__le32	mailbox12;
99421038b09SBart Van Assche 	__le32	mailbox13;
99521038b09SBart Van Assche 	__le32	mailbox14;
99621038b09SBart Van Assche 	__le32	mailbox15;
99721038b09SBart Van Assche 	__le32	mailbox16;
99821038b09SBart Van Assche 	__le32	mailbox17;
99921038b09SBart Van Assche 	__le32	mailbox18;
100021038b09SBart Van Assche 	__le32	mailbox19;
100121038b09SBart Van Assche 	__le32	mailbox20;
100221038b09SBart Van Assche 	__le32	mailbox21;
100321038b09SBart Van Assche 	__le32	mailbox22;
100421038b09SBart Van Assche 	__le32	mailbox23;
100521038b09SBart Van Assche 	__le32	mailbox24;
100621038b09SBart Van Assche 	__le32	mailbox25;
100721038b09SBart Van Assche 	__le32	mailbox26;
100821038b09SBart Van Assche 	__le32	mailbox27;
100921038b09SBart Van Assche 	__le32	mailbox28;
101021038b09SBart Van Assche 	__le32	mailbox29;
101121038b09SBart Van Assche 	__le32	mailbox30;
101221038b09SBart Van Assche 	__le32	mailbox31;
101321038b09SBart Van Assche 	__le32	aenmailbox0;
101421038b09SBart Van Assche 	__le32	aenmailbox1;
101521038b09SBart Van Assche 	__le32	aenmailbox2;
101621038b09SBart Van Assche 	__le32	aenmailbox3;
101721038b09SBart Van Assche 	__le32	aenmailbox4;
101821038b09SBart Van Assche 	__le32	aenmailbox5;
101921038b09SBart Van Assche 	__le32	aenmailbox6;
102021038b09SBart Van Assche 	__le32	aenmailbox7;
10218ae6d9c7SGiridhar Malavali 	/* Request Queue. */
102221038b09SBart Van Assche 	__le32	req_q_in;		/* A0 - Request Queue In-Pointer */
102321038b09SBart Van Assche 	__le32	req_q_out;		/* A4 - Request Queue Out-Pointer */
10248ae6d9c7SGiridhar Malavali 	/* Response Queue. */
102521038b09SBart Van Assche 	__le32	rsp_q_in;		/* A8 - Response Queue In-Pointer */
102621038b09SBart Van Assche 	__le32	rsp_q_out;		/* AC - Response Queue Out-Pointer */
10278ae6d9c7SGiridhar Malavali 	/* Init values shadowed on FW Up Event */
102821038b09SBart Van Assche 	__le32	initval0;		/* B0 */
102921038b09SBart Van Assche 	__le32	initval1;		/* B4 */
103021038b09SBart Van Assche 	__le32	initval2;		/* B8 */
103121038b09SBart Van Assche 	__le32	initval3;		/* BC */
103221038b09SBart Van Assche 	__le32	initval4;		/* C0 */
103321038b09SBart Van Assche 	__le32	initval5;		/* C4 */
103421038b09SBart Van Assche 	__le32	initval6;		/* C8 */
103521038b09SBart Van Assche 	__le32	initval7;		/* CC */
103621038b09SBart Van Assche 	__le32	fwheartbeat;		/* D0 */
103721038b09SBart Van Assche 	__le32	pseudoaen;		/* D4 */
10388ae6d9c7SGiridhar Malavali };
10398ae6d9c7SGiridhar Malavali 
10408ae6d9c7SGiridhar Malavali 
10418ae6d9c7SGiridhar Malavali 
10429a168bddSAndrew Morton typedef union {
10433d71644cSAndrew Vasquez 		struct device_reg_2xxx isp;
10443d71644cSAndrew Vasquez 		struct device_reg_24xx isp24;
104573208dfdSAnirban Chakraborty 		struct device_reg_25xxmq isp25mq;
1046a9083016SGiridhar Malavali 		struct device_reg_82xx isp82;
10478ae6d9c7SGiridhar Malavali 		struct device_reg_fx00 ispfx00;
1048f73cb695SChad Dupuis } __iomem device_reg_t;
10491da177e4SLinus Torvalds 
10501da177e4SLinus Torvalds #define ISP_REQ_Q_IN(ha, reg) \
10511da177e4SLinus Torvalds 	(IS_QLA2100(ha) || IS_QLA2200(ha) ? \
10521da177e4SLinus Torvalds 	 &(reg)->u.isp2100.mailbox4 : \
10531da177e4SLinus Torvalds 	 &(reg)->u.isp2300.req_q_in)
10541da177e4SLinus Torvalds #define ISP_REQ_Q_OUT(ha, reg) \
10551da177e4SLinus Torvalds 	(IS_QLA2100(ha) || IS_QLA2200(ha) ? \
10561da177e4SLinus Torvalds 	 &(reg)->u.isp2100.mailbox4 : \
10571da177e4SLinus Torvalds 	 &(reg)->u.isp2300.req_q_out)
10581da177e4SLinus Torvalds #define ISP_RSP_Q_IN(ha, reg) \
10591da177e4SLinus Torvalds 	(IS_QLA2100(ha) || IS_QLA2200(ha) ? \
10601da177e4SLinus Torvalds 	 &(reg)->u.isp2100.mailbox5 : \
10611da177e4SLinus Torvalds 	 &(reg)->u.isp2300.rsp_q_in)
10621da177e4SLinus Torvalds #define ISP_RSP_Q_OUT(ha, reg) \
10631da177e4SLinus Torvalds 	(IS_QLA2100(ha) || IS_QLA2200(ha) ? \
10641da177e4SLinus Torvalds 	 &(reg)->u.isp2100.mailbox5 : \
10651da177e4SLinus Torvalds 	 &(reg)->u.isp2300.rsp_q_out)
10661da177e4SLinus Torvalds 
1067aa230bc5SArun Easi #define ISP_ATIO_Q_IN(vha) (vha->hw->tgt.atio_q_in)
1068aa230bc5SArun Easi #define ISP_ATIO_Q_OUT(vha) (vha->hw->tgt.atio_q_out)
1069aa230bc5SArun Easi 
10701da177e4SLinus Torvalds #define MAILBOX_REG(ha, reg, num) \
10711da177e4SLinus Torvalds 	(IS_QLA2100(ha) || IS_QLA2200(ha) ? \
10721da177e4SLinus Torvalds 	 (num < 8 ? \
10731da177e4SLinus Torvalds 	  &(reg)->u.isp2100.mailbox0 + (num) : \
10741da177e4SLinus Torvalds 	  &(reg)->u_end.isp2200.mailbox8 + (num) - 8) : \
10751da177e4SLinus Torvalds 	 &(reg)->u.isp2300.mailbox0 + (num))
10761da177e4SLinus Torvalds #define RD_MAILBOX_REG(ha, reg, num) \
107704474d3aSBart Van Assche 	rd_reg_word(MAILBOX_REG(ha, reg, num))
10781da177e4SLinus Torvalds #define WRT_MAILBOX_REG(ha, reg, num, data) \
107904474d3aSBart Van Assche 	wrt_reg_word(MAILBOX_REG(ha, reg, num), data)
10801da177e4SLinus Torvalds 
10811da177e4SLinus Torvalds #define FB_CMD_REG(ha, reg) \
10821da177e4SLinus Torvalds 	(IS_QLA2100(ha) || IS_QLA2200(ha) ? \
10831da177e4SLinus Torvalds 	 &(reg)->fb_cmd_2100 : \
10841da177e4SLinus Torvalds 	 &(reg)->u.isp2300.fb_cmd)
10851da177e4SLinus Torvalds #define RD_FB_CMD_REG(ha, reg) \
108604474d3aSBart Van Assche 	rd_reg_word(FB_CMD_REG(ha, reg))
10871da177e4SLinus Torvalds #define WRT_FB_CMD_REG(ha, reg, data) \
108804474d3aSBart Van Assche 	wrt_reg_word(FB_CMD_REG(ha, reg), data)
10891da177e4SLinus Torvalds 
10901da177e4SLinus Torvalds typedef struct {
10911da177e4SLinus Torvalds 	uint32_t	out_mb;		/* outbound from driver */
10921da177e4SLinus Torvalds 	uint32_t	in_mb;			/* Incoming from RISC */
10931da177e4SLinus Torvalds 	uint16_t	mb[MAILBOX_REGISTER_COUNT];
10941da177e4SLinus Torvalds 	long		buf_size;
10951da177e4SLinus Torvalds 	void		*bufp;
10961da177e4SLinus Torvalds 	uint32_t	tov;
10971da177e4SLinus Torvalds 	uint8_t		flags;
10981da177e4SLinus Torvalds #define MBX_DMA_IN	BIT_0
10991da177e4SLinus Torvalds #define	MBX_DMA_OUT	BIT_1
11001da177e4SLinus Torvalds #define IOCTL_CMD	BIT_2
11011da177e4SLinus Torvalds } mbx_cmd_t;
11021da177e4SLinus Torvalds 
11038ae6d9c7SGiridhar Malavali struct mbx_cmd_32 {
11048ae6d9c7SGiridhar Malavali 	uint32_t	out_mb;		/* outbound from driver */
11058ae6d9c7SGiridhar Malavali 	uint32_t	in_mb;			/* Incoming from RISC */
11068ae6d9c7SGiridhar Malavali 	uint32_t	mb[MAILBOX_REGISTER_COUNT];
11078ae6d9c7SGiridhar Malavali 	long		buf_size;
11088ae6d9c7SGiridhar Malavali 	void		*bufp;
11098ae6d9c7SGiridhar Malavali 	uint32_t	tov;
11108ae6d9c7SGiridhar Malavali 	uint8_t		flags;
11118ae6d9c7SGiridhar Malavali #define MBX_DMA_IN	BIT_0
11128ae6d9c7SGiridhar Malavali #define	MBX_DMA_OUT	BIT_1
11138ae6d9c7SGiridhar Malavali #define IOCTL_CMD	BIT_2
11148ae6d9c7SGiridhar Malavali };
11158ae6d9c7SGiridhar Malavali 
11168ae6d9c7SGiridhar Malavali 
11171da177e4SLinus Torvalds #define	MBX_TOV_SECONDS	30
11181da177e4SLinus Torvalds 
11191da177e4SLinus Torvalds /*
11201da177e4SLinus Torvalds  *  ISP product identification definitions in mailboxes after reset.
11211da177e4SLinus Torvalds  */
11221da177e4SLinus Torvalds #define PROD_ID_1		0x4953
11231da177e4SLinus Torvalds #define PROD_ID_2		0x0000
11241da177e4SLinus Torvalds #define PROD_ID_2a		0x5020
11251da177e4SLinus Torvalds #define PROD_ID_3		0x2020
11261da177e4SLinus Torvalds 
11271da177e4SLinus Torvalds /*
11281da177e4SLinus Torvalds  * ISP mailbox Self-Test status codes
11291da177e4SLinus Torvalds  */
11301da177e4SLinus Torvalds #define MBS_FRM_ALIVE		0	/* Firmware Alive. */
11311da177e4SLinus Torvalds #define MBS_CHKSUM_ERR		1	/* Checksum Error. */
11321da177e4SLinus Torvalds #define MBS_BUSY		4	/* Busy. */
11331da177e4SLinus Torvalds 
11341da177e4SLinus Torvalds /*
11351da177e4SLinus Torvalds  * ISP mailbox command complete status codes
11361da177e4SLinus Torvalds  */
11371da177e4SLinus Torvalds #define MBS_COMMAND_COMPLETE		0x4000
11381da177e4SLinus Torvalds #define MBS_INVALID_COMMAND		0x4001
11391da177e4SLinus Torvalds #define MBS_HOST_INTERFACE_ERROR	0x4002
11401da177e4SLinus Torvalds #define MBS_TEST_FAILED			0x4003
11411da177e4SLinus Torvalds #define MBS_COMMAND_ERROR		0x4005
11421da177e4SLinus Torvalds #define MBS_COMMAND_PARAMETER_ERROR	0x4006
11431da177e4SLinus Torvalds #define MBS_PORT_ID_USED		0x4007
11441da177e4SLinus Torvalds #define MBS_LOOP_ID_USED		0x4008
11451da177e4SLinus Torvalds #define MBS_ALL_IDS_IN_USE		0x4009
11461da177e4SLinus Torvalds #define MBS_NOT_LOGGED_IN		0x400A
11473d71644cSAndrew Vasquez #define MBS_LINK_DOWN_ERROR		0x400B
11483d71644cSAndrew Vasquez #define MBS_DIAG_ECHO_TEST_ERROR	0x400C
11491da177e4SLinus Torvalds 
qla2xxx_is_valid_mbs(unsigned int mbs)115072436192SBart Van Assche static inline bool qla2xxx_is_valid_mbs(unsigned int mbs)
115172436192SBart Van Assche {
115272436192SBart Van Assche 	return MBS_COMMAND_COMPLETE <= mbs && mbs <= MBS_DIAG_ECHO_TEST_ERROR;
115372436192SBart Van Assche }
115472436192SBart Van Assche 
11551da177e4SLinus Torvalds /*
11561da177e4SLinus Torvalds  * ISP mailbox asynchronous event status codes
11571da177e4SLinus Torvalds  */
11581da177e4SLinus Torvalds #define MBA_ASYNC_EVENT		0x8000	/* Asynchronous event. */
11591da177e4SLinus Torvalds #define MBA_RESET		0x8001	/* Reset Detected. */
11601da177e4SLinus Torvalds #define MBA_SYSTEM_ERR		0x8002	/* System Error. */
11611da177e4SLinus Torvalds #define MBA_REQ_TRANSFER_ERR	0x8003	/* Request Transfer Error. */
11621da177e4SLinus Torvalds #define MBA_RSP_TRANSFER_ERR	0x8004	/* Response Transfer Error. */
11631da177e4SLinus Torvalds #define MBA_WAKEUP_THRES	0x8005	/* Request Queue Wake-up. */
11641da177e4SLinus Torvalds #define MBA_LIP_OCCURRED	0x8010	/* Loop Initialization Procedure */
11651da177e4SLinus Torvalds 					/* occurred. */
11661da177e4SLinus Torvalds #define MBA_LOOP_UP		0x8011	/* FC Loop UP. */
11671da177e4SLinus Torvalds #define MBA_LOOP_DOWN		0x8012	/* FC Loop Down. */
11681da177e4SLinus Torvalds #define MBA_LIP_RESET		0x8013	/* LIP reset occurred. */
11691da177e4SLinus Torvalds #define MBA_PORT_UPDATE		0x8014	/* Port Database update. */
11701da177e4SLinus Torvalds #define MBA_RSCN_UPDATE		0x8015	/* Register State Chg Notification. */
11711da177e4SLinus Torvalds #define MBA_LIP_F8		0x8016	/* Received a LIP F8. */
11721da177e4SLinus Torvalds #define MBA_LOOP_INIT_ERR	0x8017	/* Loop Initialization Error. */
11731da177e4SLinus Torvalds #define MBA_FABRIC_AUTH_REQ	0x801b	/* Fabric Authentication Required. */
11749f2475feSShyam Sundar #define MBA_CONGN_NOTI_RECV	0x801e	/* Congestion Notification Received */
11751da177e4SLinus Torvalds #define MBA_SCSI_COMPLETION	0x8020	/* SCSI Command Complete. */
11761da177e4SLinus Torvalds #define MBA_CTIO_COMPLETION	0x8021	/* CTIO Complete. */
11771da177e4SLinus Torvalds #define MBA_IP_COMPLETION	0x8022	/* IP Transmit Command Complete. */
11781da177e4SLinus Torvalds #define MBA_IP_RECEIVE		0x8023	/* IP Received. */
11791da177e4SLinus Torvalds #define MBA_IP_BROADCAST	0x8024	/* IP Broadcast Received. */
11801da177e4SLinus Torvalds #define MBA_IP_LOW_WATER_MARK	0x8025	/* IP Low Water Mark reached. */
11811da177e4SLinus Torvalds #define MBA_IP_RCV_BUFFER_EMPTY 0x8026	/* IP receive buffer queue empty. */
11821da177e4SLinus Torvalds #define MBA_IP_HDR_DATA_SPLIT	0x8027	/* IP header/data splitting feature */
11831da177e4SLinus Torvalds 					/* used. */
118445ebeb56SAndrew Vasquez #define MBA_TRACE_NOTIFICATION	0x8028	/* Trace/Diagnostic notification. */
11851da177e4SLinus Torvalds #define MBA_POINT_TO_POINT	0x8030	/* Point to point mode. */
11861da177e4SLinus Torvalds #define MBA_CMPLT_1_16BIT	0x8031	/* Completion 1 16bit IOSB. */
11871da177e4SLinus Torvalds #define MBA_CMPLT_2_16BIT	0x8032	/* Completion 2 16bit IOSB. */
11881da177e4SLinus Torvalds #define MBA_CMPLT_3_16BIT	0x8033	/* Completion 3 16bit IOSB. */
11891da177e4SLinus Torvalds #define MBA_CMPLT_4_16BIT	0x8034	/* Completion 4 16bit IOSB. */
11901da177e4SLinus Torvalds #define MBA_CMPLT_5_16BIT	0x8035	/* Completion 5 16bit IOSB. */
11911da177e4SLinus Torvalds #define MBA_CHG_IN_CONNECTION	0x8036	/* Change in connection mode. */
11921da177e4SLinus Torvalds #define MBA_RIO_RESPONSE	0x8040	/* RIO response queue update. */
11931da177e4SLinus Torvalds #define MBA_ZIO_RESPONSE	0x8040	/* ZIO response queue update. */
11941da177e4SLinus Torvalds #define MBA_CMPLT_2_32BIT	0x8042	/* Completion 2 32bit IOSB. */
11951da177e4SLinus Torvalds #define MBA_BYPASS_NOTIFICATION	0x8043	/* Auto bypass notification. */
11961da177e4SLinus Torvalds #define MBA_DISCARD_RND_FRAME	0x8048	/* discard RND frame due to error. */
11971da177e4SLinus Torvalds #define MBA_REJECTED_FCP_CMD	0x8049	/* rejected FCP_CMD. */
11988ae6d9c7SGiridhar Malavali #define MBA_FW_NOT_STARTED	0x8050	/* Firmware not started */
11998ae6d9c7SGiridhar Malavali #define MBA_FW_STARTING		0x8051	/* Firmware starting */
12008ae6d9c7SGiridhar Malavali #define MBA_FW_RESTART_CMPLT	0x8060	/* Firmware restart complete */
12018ae6d9c7SGiridhar Malavali #define MBA_INIT_REQUIRED	0x8061	/* Initialization required */
12028ae6d9c7SGiridhar Malavali #define MBA_SHUTDOWN_REQUESTED	0x8062	/* Shutdown Requested */
1203a29b3dd7SJoe Carnuccio #define MBA_TEMPERATURE_ALERT	0x8070	/* Temperature Alert */
1204b5a340ddSJoe Carnuccio #define MBA_DPORT_DIAGNOSTICS	0x8080	/* D-port Diagnostics */
120592d4408eSSawan Chandak #define MBA_TRANS_INSERT	0x8130	/* Transceiver Insertion */
1206b0f18eeeSAndrew Vasquez #define MBA_TRANS_REMOVE	0x8131	/* Transceiver Removal */
12078ae6d9c7SGiridhar Malavali #define MBA_FW_INIT_FAILURE	0x8401	/* Firmware initialization failure */
12088ae6d9c7SGiridhar Malavali #define MBA_MIRROR_LUN_CHANGE	0x8402	/* Mirror LUN State Change
12098ae6d9c7SGiridhar Malavali 					   Notification */
12108ae6d9c7SGiridhar Malavali #define MBA_FW_POLL_STATE	0x8600  /* Firmware in poll diagnostic state */
1211b6511d99SArmen Baloyan #define MBA_FW_RESET_FCT	0x8502	/* Firmware reset factory defaults */
12120f8cdff5SArmen Baloyan #define MBA_FW_INIT_INPROGRESS	0x8500	/* Firmware boot in progress */
12137d613ac6SSantosh Vernekar /* 83XX FCoE specific */
12147d613ac6SSantosh Vernekar #define MBA_IDC_AEN		0x8200  /* FCoE: NIC Core state change AEN */
12157d613ac6SSantosh Vernekar 
1216fafbda9fSArun Easi /* Interrupt type codes */
1217fafbda9fSArun Easi #define INTR_ROM_MB_SUCCESS		0x1
1218fafbda9fSArun Easi #define INTR_ROM_MB_FAILED		0x2
1219fafbda9fSArun Easi #define INTR_MB_SUCCESS			0x10
1220fafbda9fSArun Easi #define INTR_MB_FAILED			0x11
1221fafbda9fSArun Easi #define INTR_ASYNC_EVENT		0x12
1222fafbda9fSArun Easi #define INTR_RSP_QUE_UPDATE		0x13
1223fafbda9fSArun Easi #define INTR_RSP_QUE_UPDATE_83XX	0x14
1224fafbda9fSArun Easi #define INTR_ATIO_QUE_UPDATE		0x1C
1225fafbda9fSArun Easi #define INTR_ATIO_RSP_QUE_UPDATE	0x1D
1226c9558869SHimanshu Madhani #define INTR_ATIO_QUE_UPDATE_27XX	0x1E
1227fafbda9fSArun Easi 
12289a069e19SGiridhar Malavali /* ISP mailbox loopback echo diagnostic error code */
12299a069e19SGiridhar Malavali #define MBS_LB_RESET	0x17
1230476da8faSBikash Hazarika 
1231476da8faSBikash Hazarika /* AEN mailbox Port Diagnostics test */
1232476da8faSBikash Hazarika #define AEN_START_DIAG_TEST		0x0	/* start the diagnostics */
1233476da8faSBikash Hazarika #define AEN_DONE_DIAG_TEST_WITH_NOERR	0x1	/* Done with no errors */
1234476da8faSBikash Hazarika #define AEN_DONE_DIAG_TEST_WITH_ERR	0x2	/* Done with error.*/
1235476da8faSBikash Hazarika 
12361da177e4SLinus Torvalds /*
12371da177e4SLinus Torvalds  * Firmware options 1, 2, 3.
12381da177e4SLinus Torvalds  */
12391da177e4SLinus Torvalds #define FO1_AE_ON_LIPF8			BIT_0
12401da177e4SLinus Torvalds #define FO1_AE_ALL_LIP_RESET		BIT_1
12411da177e4SLinus Torvalds #define FO1_CTIO_RETRY			BIT_3
12421da177e4SLinus Torvalds #define FO1_DISABLE_LIP_F7_SW		BIT_4
12431da177e4SLinus Torvalds #define FO1_DISABLE_100MS_LOS_WAIT	BIT_5
12443d71644cSAndrew Vasquez #define FO1_DISABLE_GPIO6_7		BIT_6	/* LED bits */
12451da177e4SLinus Torvalds #define FO1_AE_ON_LOOP_INIT_ERR		BIT_7
12461da177e4SLinus Torvalds #define FO1_SET_EMPHASIS_SWING		BIT_8
12471da177e4SLinus Torvalds #define FO1_AE_AUTO_BYPASS		BIT_9
12481da177e4SLinus Torvalds #define FO1_ENABLE_PURE_IOCB		BIT_10
12491da177e4SLinus Torvalds #define FO1_AE_PLOGI_RJT		BIT_11
12501da177e4SLinus Torvalds #define FO1_ENABLE_ABORT_SEQUENCE	BIT_12
12511da177e4SLinus Torvalds #define FO1_AE_QUEUE_FULL		BIT_13
12521da177e4SLinus Torvalds 
12531da177e4SLinus Torvalds #define FO2_ENABLE_ATIO_TYPE_3		BIT_0
12541da177e4SLinus Torvalds #define FO2_REV_LOOPBACK		BIT_1
12551da177e4SLinus Torvalds 
12561da177e4SLinus Torvalds #define FO3_ENABLE_EMERG_IOCB		BIT_0
12571da177e4SLinus Torvalds #define FO3_AE_RND_ERROR		BIT_1
12581da177e4SLinus Torvalds 
12593d71644cSAndrew Vasquez /* 24XX additional firmware options */
12603d71644cSAndrew Vasquez #define ADD_FO_COUNT			3
12613d71644cSAndrew Vasquez #define ADD_FO1_DISABLE_GPIO_LED_CTRL	BIT_6	/* LED bits */
12623d71644cSAndrew Vasquez #define ADD_FO1_ENABLE_PUREX_IOCB	BIT_10
12633d71644cSAndrew Vasquez 
12643d71644cSAndrew Vasquez #define ADD_FO2_ENABLE_SEL_CLS2		BIT_5
12653d71644cSAndrew Vasquez 
12663d71644cSAndrew Vasquez #define ADD_FO3_NO_ABT_ON_LINK_DOWN	BIT_14
12673d71644cSAndrew Vasquez 
12681da177e4SLinus Torvalds /*
12691da177e4SLinus Torvalds  * ISP mailbox commands
12701da177e4SLinus Torvalds  */
12711da177e4SLinus Torvalds #define MBC_LOAD_RAM			1	/* Load RAM. */
12721da177e4SLinus Torvalds #define MBC_EXECUTE_FIRMWARE		2	/* Execute firmware. */
12731da177e4SLinus Torvalds #define MBC_READ_RAM_WORD		5	/* Read RAM word. */
12741da177e4SLinus Torvalds #define MBC_MAILBOX_REGISTER_TEST	6	/* Wrap incoming mailboxes */
12751da177e4SLinus Torvalds #define MBC_VERIFY_CHECKSUM		7	/* Verify checksum. */
12761da177e4SLinus Torvalds #define MBC_GET_FIRMWARE_VERSION	8	/* Get firmware revision. */
12771da177e4SLinus Torvalds #define MBC_LOAD_RISC_RAM		9	/* Load RAM command. */
12781da177e4SLinus Torvalds #define MBC_DUMP_RISC_RAM		0xa	/* Dump RAM command. */
12793f006ac3SMichael Hernandez #define MBC_SECURE_FLASH_UPDATE		0xa	/* Secure Flash Update(28xx) */
12801da177e4SLinus Torvalds #define MBC_LOAD_RISC_RAM_EXTENDED	0xb	/* Load RAM extended. */
12811da177e4SLinus Torvalds #define MBC_DUMP_RISC_RAM_EXTENDED	0xc	/* Dump RAM extended. */
12821da177e4SLinus Torvalds #define MBC_WRITE_RAM_WORD_EXTENDED	0xd	/* Write RAM word extended */
12831da177e4SLinus Torvalds #define MBC_READ_RAM_EXTENDED		0xf	/* Read RAM extended. */
12841da177e4SLinus Torvalds #define MBC_IOCB_COMMAND		0x12	/* Execute IOCB command. */
1285f6ef3b18SAndrew Vasquez #define MBC_STOP_FIRMWARE		0x14	/* Stop firmware. */
12861da177e4SLinus Torvalds #define MBC_ABORT_COMMAND		0x15	/* Abort IOCB command. */
12871da177e4SLinus Torvalds #define MBC_ABORT_DEVICE		0x16	/* Abort device (ID/LUN). */
12881da177e4SLinus Torvalds #define MBC_ABORT_TARGET		0x17	/* Abort target (ID). */
12891da177e4SLinus Torvalds #define MBC_RESET			0x18	/* Reset. */
12901da177e4SLinus Torvalds #define MBC_GET_ADAPTER_LOOP_ID		0x20	/* Get loop id of ISP2200. */
1291deeae7a6SDuane Grigsby #define MBC_GET_SET_ZIO_THRESHOLD	0x21	/* Get/SET ZIO THRESHOLD. */
12921da177e4SLinus Torvalds #define MBC_GET_RETRY_COUNT		0x22	/* Get f/w retry cnt/delay. */
12931da177e4SLinus Torvalds #define MBC_DISABLE_VI			0x24	/* Disable VI operation. */
12941da177e4SLinus Torvalds #define MBC_ENABLE_VI			0x25	/* Enable VI operation. */
12951da177e4SLinus Torvalds #define MBC_GET_FIRMWARE_OPTION		0x28	/* Get Firmware Options. */
1296b0d6cabdSHimanshu Madhani #define MBC_GET_MEM_OFFLOAD_CNTRL_STAT	0x34	/* Memory Offload ctrl/Stat*/
12971da177e4SLinus Torvalds #define MBC_SET_FIRMWARE_OPTION		0x38	/* Set Firmware Options. */
129807553b1eSJoe Carnuccio #define MBC_SET_GET_FC_LED_CONFIG	0x3b	/* Set/Get FC LED config */
12991da177e4SLinus Torvalds #define MBC_LOOP_PORT_BYPASS		0x40	/* Loop Port Bypass. */
13001da177e4SLinus Torvalds #define MBC_LOOP_PORT_ENABLE		0x41	/* Loop Port Enable. */
13011da177e4SLinus Torvalds #define MBC_GET_RESOURCE_COUNTS		0x42	/* Get Resource Counts. */
13021da177e4SLinus Torvalds #define MBC_NON_PARTICIPATE		0x43	/* Non-Participating Mode. */
13031da177e4SLinus Torvalds #define MBC_DIAGNOSTIC_ECHO		0x44	/* Diagnostic echo. */
13041da177e4SLinus Torvalds #define MBC_DIAGNOSTIC_LOOP_BACK	0x45	/* Diagnostic loop back. */
13051da177e4SLinus Torvalds #define MBC_ONLINE_SELF_TEST		0x46	/* Online self-test. */
13061da177e4SLinus Torvalds #define MBC_ENHANCED_GET_PORT_DATABASE	0x47	/* Get port database + login */
13076246b8a1SGiridhar Malavali #define MBC_CONFIGURE_VF		0x4b	/* Configure VFs */
13081da177e4SLinus Torvalds #define MBC_RESET_LINK_STATUS		0x52	/* Reset Link Error Status */
13091da177e4SLinus Torvalds #define MBC_IOCB_COMMAND_A64		0x54	/* Execute IOCB command (64) */
1310af11f64dSAndrew Vasquez #define MBC_PORT_LOGOUT			0x56	/* Port Logout request */
13111da177e4SLinus Torvalds #define MBC_SEND_RNID_ELS		0x57	/* Send RNID ELS request */
13121da177e4SLinus Torvalds #define MBC_SET_RNID_PARAMS		0x59	/* Set RNID parameters */
131390687a1eSJoe Carnuccio #define MBC_GET_RNID_PARAMS		0x5a	/* Get RNID parameters */
131490687a1eSJoe Carnuccio #define MBC_DATA_RATE			0x5d	/* Data Rate */
13151da177e4SLinus Torvalds #define MBC_INITIALIZE_FIRMWARE		0x60	/* Initialize firmware */
13161da177e4SLinus Torvalds #define MBC_INITIATE_LIP		0x62	/* Initiate Loop */
13171da177e4SLinus Torvalds 						/* Initialization Procedure */
13181da177e4SLinus Torvalds #define MBC_GET_FC_AL_POSITION_MAP	0x63	/* Get FC_AL Position Map. */
13191da177e4SLinus Torvalds #define MBC_GET_PORT_DATABASE		0x64	/* Get Port Database. */
13201da177e4SLinus Torvalds #define MBC_CLEAR_ACA			0x65	/* Clear ACA. */
13211da177e4SLinus Torvalds #define MBC_TARGET_RESET		0x66	/* Target Reset. */
13221da177e4SLinus Torvalds #define MBC_CLEAR_TASK_SET		0x67	/* Clear Task Set. */
13231da177e4SLinus Torvalds #define MBC_ABORT_TASK_SET		0x68	/* Abort Task Set. */
13241da177e4SLinus Torvalds #define MBC_GET_FIRMWARE_STATE		0x69	/* Get firmware state. */
13251da177e4SLinus Torvalds #define MBC_GET_PORT_NAME		0x6a	/* Get port name. */
13261da177e4SLinus Torvalds #define MBC_GET_LINK_STATUS		0x6b	/* Get port link status. */
13271da177e4SLinus Torvalds #define MBC_LIP_RESET			0x6c	/* LIP reset. */
13281da177e4SLinus Torvalds #define MBC_SEND_SNS_COMMAND		0x6e	/* Send Simple Name Server */
13291da177e4SLinus Torvalds 						/* commandd. */
13301da177e4SLinus Torvalds #define MBC_LOGIN_FABRIC_PORT		0x6f	/* Login fabric port. */
13311da177e4SLinus Torvalds #define MBC_SEND_CHANGE_REQUEST		0x70	/* Send Change Request. */
13321da177e4SLinus Torvalds #define MBC_LOGOUT_FABRIC_PORT		0x71	/* Logout fabric port. */
13331da177e4SLinus Torvalds #define MBC_LIP_FULL_LOGIN		0x72	/* Full login LIP. */
13341da177e4SLinus Torvalds #define MBC_LOGIN_LOOP_PORT		0x74	/* Login Loop Port. */
13351da177e4SLinus Torvalds #define MBC_PORT_NODE_NAME_LIST		0x75	/* Get port/node name list. */
13361da177e4SLinus Torvalds #define MBC_INITIALIZE_RECEIVE_QUEUE	0x77	/* Initialize receive queue */
13371da177e4SLinus Torvalds #define MBC_UNLOAD_IP			0x79	/* Shutdown IP */
13381da177e4SLinus Torvalds #define MBC_GET_ID_LIST			0x7C	/* Get Port ID list. */
13391da177e4SLinus Torvalds #define MBC_SEND_LFA_COMMAND		0x7D	/* Send Loop Fabric Address */
13401da177e4SLinus Torvalds #define MBC_LUN_RESET			0x7E	/* Send LUN reset */
13411da177e4SLinus Torvalds 
13423d71644cSAndrew Vasquez /*
13438ae6d9c7SGiridhar Malavali  * all the Mt. Rainier mailbox command codes that clash with FC/FCoE ones
13448ae6d9c7SGiridhar Malavali  * should be defined with MBC_MR_*
13458ae6d9c7SGiridhar Malavali  */
13468ae6d9c7SGiridhar Malavali #define MBC_MR_DRV_SHUTDOWN		0x6A
13478ae6d9c7SGiridhar Malavali 
13488ae6d9c7SGiridhar Malavali /*
13493d71644cSAndrew Vasquez  * ISP24xx mailbox commands
13503d71644cSAndrew Vasquez  */
1351db64e930SJoe Carnuccio #define MBC_WRITE_SERDES		0x3	/* Write serdes word. */
1352db64e930SJoe Carnuccio #define MBC_READ_SERDES			0x4	/* Read serdes word. */
1353f73cb695SChad Dupuis #define MBC_LOAD_DUMP_MPI_RAM		0x5	/* Load/Dump MPI RAM. */
13543d71644cSAndrew Vasquez #define MBC_SERDES_PARAMS		0x10	/* Serdes Tx Parameters. */
13553d71644cSAndrew Vasquez #define MBC_GET_IOCB_STATUS		0x12	/* Get IOCB status command. */
1356d8b45213SAndrew Vasquez #define MBC_PORT_PARAMS			0x1A	/* Port iDMA Parameters. */
13573d71644cSAndrew Vasquez #define MBC_GET_TIMEOUT_PARAMS		0x22	/* Get FW timeouts. */
1358a7a167bfSAndrew Vasquez #define MBC_TRACE_CONTROL		0x27	/* Trace control command. */
13593d71644cSAndrew Vasquez #define MBC_GEN_SYSTEM_ERROR		0x2a	/* Generate System Error. */
1360ad0ecd61SJoe Carnuccio #define MBC_WRITE_SFP			0x30	/* Write SFP Data. */
136188729e53SAndrew Vasquez #define MBC_READ_SFP			0x31	/* Read SFP Data. */
13623d71644cSAndrew Vasquez #define MBC_SET_TIMEOUT_PARAMS		0x32	/* Set FW timeouts. */
1363b5a340ddSJoe Carnuccio #define MBC_DPORT_DIAGNOSTICS		0x47	/* D-Port Diagnostics */
13643d71644cSAndrew Vasquez #define MBC_MID_INITIALIZE_FIRMWARE	0x48	/* MID Initialize firmware. */
13653d71644cSAndrew Vasquez #define MBC_MID_GET_VP_DATABASE		0x49	/* MID Get VP Database. */
13663d71644cSAndrew Vasquez #define MBC_MID_GET_VP_ENTRY		0x4a	/* MID Get VP Entry. */
13673d71644cSAndrew Vasquez #define MBC_HOST_MEMORY_COPY		0x53	/* Host Memory Copy. */
13683d71644cSAndrew Vasquez #define MBC_SEND_RNFT_ELS		0x5e	/* Send RNFT ELS request */
13693d71644cSAndrew Vasquez #define MBC_GET_LINK_PRIV_STATS		0x6d	/* Get link & private data. */
137061e1b269SJoe Carnuccio #define MBC_LINK_INITIALIZATION		0x72	/* Do link initialization. */
13713d71644cSAndrew Vasquez #define MBC_SET_VENDOR_ID		0x76	/* Set Vendor ID. */
13728fcd6b8bSChad Dupuis #define MBC_PORT_RESET			0x120	/* Port Reset */
137323f2ebd1SSarang Radke #define MBC_SET_PORT_CONFIG		0x122	/* Set port configuration */
137423f2ebd1SSarang Radke #define MBC_GET_PORT_CONFIG		0x123	/* Get port configuration */
13753d71644cSAndrew Vasquez 
1376b1d46989SMadhuranath Iyengar /*
1377b1d46989SMadhuranath Iyengar  * ISP81xx mailbox commands
1378b1d46989SMadhuranath Iyengar  */
1379b1d46989SMadhuranath Iyengar #define MBC_WRITE_MPI_REGISTER		0x01    /* Write MPI Register. */
1380b1d46989SMadhuranath Iyengar 
1381e8887c51SJoe Carnuccio /*
1382e8887c51SJoe Carnuccio  * ISP8044 mailbox commands
1383e8887c51SJoe Carnuccio  */
1384e8887c51SJoe Carnuccio #define MBC_SET_GET_ETH_SERDES_REG	0x150
1385e8887c51SJoe Carnuccio #define HCS_WRITE_SERDES		0x3
1386e8887c51SJoe Carnuccio #define HCS_READ_SERDES			0x4
1387e8887c51SJoe Carnuccio 
13881da177e4SLinus Torvalds /* Firmware return data sizes */
13891da177e4SLinus Torvalds #define FCAL_MAP_SIZE	128
13901da177e4SLinus Torvalds 
13911da177e4SLinus Torvalds /* Mailbox bit definitions for out_mb and in_mb */
13921da177e4SLinus Torvalds #define	MBX_31		BIT_31
13931da177e4SLinus Torvalds #define	MBX_30		BIT_30
13941da177e4SLinus Torvalds #define	MBX_29		BIT_29
13951da177e4SLinus Torvalds #define	MBX_28		BIT_28
13961da177e4SLinus Torvalds #define	MBX_27		BIT_27
13971da177e4SLinus Torvalds #define	MBX_26		BIT_26
13981da177e4SLinus Torvalds #define	MBX_25		BIT_25
13991da177e4SLinus Torvalds #define	MBX_24		BIT_24
14001da177e4SLinus Torvalds #define	MBX_23		BIT_23
14011da177e4SLinus Torvalds #define	MBX_22		BIT_22
14021da177e4SLinus Torvalds #define	MBX_21		BIT_21
14031da177e4SLinus Torvalds #define	MBX_20		BIT_20
14041da177e4SLinus Torvalds #define	MBX_19		BIT_19
14051da177e4SLinus Torvalds #define	MBX_18		BIT_18
14061da177e4SLinus Torvalds #define	MBX_17		BIT_17
14071da177e4SLinus Torvalds #define	MBX_16		BIT_16
14081da177e4SLinus Torvalds #define	MBX_15		BIT_15
14091da177e4SLinus Torvalds #define	MBX_14		BIT_14
14101da177e4SLinus Torvalds #define	MBX_13		BIT_13
14111da177e4SLinus Torvalds #define	MBX_12		BIT_12
14121da177e4SLinus Torvalds #define	MBX_11		BIT_11
14131da177e4SLinus Torvalds #define	MBX_10		BIT_10
14141da177e4SLinus Torvalds #define	MBX_9		BIT_9
14151da177e4SLinus Torvalds #define	MBX_8		BIT_8
14161da177e4SLinus Torvalds #define	MBX_7		BIT_7
14171da177e4SLinus Torvalds #define	MBX_6		BIT_6
14181da177e4SLinus Torvalds #define	MBX_5		BIT_5
14191da177e4SLinus Torvalds #define	MBX_4		BIT_4
14201da177e4SLinus Torvalds #define	MBX_3		BIT_3
14211da177e4SLinus Torvalds #define	MBX_2		BIT_2
14221da177e4SLinus Torvalds #define	MBX_1		BIT_1
14231da177e4SLinus Torvalds #define	MBX_0		BIT_0
14241da177e4SLinus Torvalds 
1425818c7f87SJoe Carnuccio #define RNID_TYPE_ELS_CMD	0x5
1426a5d42f4cSDuane Grigsby #define RNID_TYPE_PORT_LOGIN	0x7
1427818c7f87SJoe Carnuccio #define RNID_BUFFER_CREDITS	0x8
1428c46e65c7SJoe Carnuccio #define RNID_TYPE_SET_VERSION	0x9
1429fe52f6e1SJoe Carnuccio #define RNID_TYPE_ASIC_TEMP	0xC
14303a11711aSJoe Carnuccio 
1431d83a80eeSJoe Carnuccio #define ELS_CMD_MAP_SIZE	32
1432d83a80eeSJoe Carnuccio 
14331da177e4SLinus Torvalds /*
14341da177e4SLinus Torvalds  * Firmware state codes from get firmware state mailbox command
14351da177e4SLinus Torvalds  */
14361da177e4SLinus Torvalds #define FSTATE_CONFIG_WAIT      0
14371da177e4SLinus Torvalds #define FSTATE_WAIT_AL_PA       1
14381da177e4SLinus Torvalds #define FSTATE_WAIT_LOGIN       2
14391da177e4SLinus Torvalds #define FSTATE_READY            3
14401da177e4SLinus Torvalds #define FSTATE_LOSS_OF_SYNC     4
14411da177e4SLinus Torvalds #define FSTATE_ERROR            5
14421da177e4SLinus Torvalds #define FSTATE_REINIT           6
14431da177e4SLinus Torvalds #define FSTATE_NON_PART         7
14441da177e4SLinus Torvalds 
14451da177e4SLinus Torvalds #define FSTATE_CONFIG_CORRECT      0
14461da177e4SLinus Torvalds #define FSTATE_P2P_RCV_LIP         1
14471da177e4SLinus Torvalds #define FSTATE_P2P_CHOOSE_LOOP     2
14481da177e4SLinus Torvalds #define FSTATE_P2P_RCV_UNIDEN_LIP  3
14491da177e4SLinus Torvalds #define FSTATE_FATAL_ERROR         4
14501da177e4SLinus Torvalds #define FSTATE_LOOP_BACK_CONN      5
14511da177e4SLinus Torvalds 
14524243c115SSawan Chandak #define QLA27XX_IMG_STATUS_VER_MAJOR   0x01
14534243c115SSawan Chandak #define QLA27XX_IMG_STATUS_VER_MINOR    0x00
14544243c115SSawan Chandak #define QLA27XX_IMG_STATUS_SIGN   0xFACEFADE
1455ecc89f25SJoe Carnuccio #define QLA28XX_IMG_STATUS_SIGN    0xFACEFADF
14565fa8774cSJoe Carnuccio #define QLA28XX_IMG_STATUS_SIGN		0xFACEFADF
14575fa8774cSJoe Carnuccio #define QLA28XX_AUX_IMG_STATUS_SIGN	0xFACEFAED
14585fa8774cSJoe Carnuccio #define QLA27XX_DEFAULT_IMAGE		0
14594243c115SSawan Chandak #define QLA27XX_PRIMARY_IMAGE  1
14604243c115SSawan Chandak #define QLA27XX_SECONDARY_IMAGE    2
14614243c115SSawan Chandak 
14621da177e4SLinus Torvalds /*
14631da177e4SLinus Torvalds  * Port Database structure definition
14641da177e4SLinus Torvalds  * Little endian except where noted.
14651da177e4SLinus Torvalds  */
14661da177e4SLinus Torvalds #define	PORT_DATABASE_SIZE	128	/* bytes */
14671da177e4SLinus Torvalds typedef struct {
14681da177e4SLinus Torvalds 	uint8_t options;
14691da177e4SLinus Torvalds 	uint8_t control;
14701da177e4SLinus Torvalds 	uint8_t master_state;
14711da177e4SLinus Torvalds 	uint8_t slave_state;
14721da177e4SLinus Torvalds 	uint8_t reserved[2];
14731da177e4SLinus Torvalds 	uint8_t hard_address;
14741da177e4SLinus Torvalds 	uint8_t reserved_1;
14751da177e4SLinus Torvalds 	uint8_t port_id[4];
14761da177e4SLinus Torvalds 	uint8_t node_name[WWN_SIZE];
14771da177e4SLinus Torvalds 	uint8_t port_name[WWN_SIZE];
147821038b09SBart Van Assche 	__le16	execution_throttle;
14791da177e4SLinus Torvalds 	uint16_t execution_count;
14801da177e4SLinus Torvalds 	uint8_t reset_count;
14811da177e4SLinus Torvalds 	uint8_t reserved_2;
14821da177e4SLinus Torvalds 	uint16_t resource_allocation;
14831da177e4SLinus Torvalds 	uint16_t current_allocation;
14841da177e4SLinus Torvalds 	uint16_t queue_head;
14851da177e4SLinus Torvalds 	uint16_t queue_tail;
14861da177e4SLinus Torvalds 	uint16_t transmit_execution_list_next;
14871da177e4SLinus Torvalds 	uint16_t transmit_execution_list_previous;
14881da177e4SLinus Torvalds 	uint16_t common_features;
14891da177e4SLinus Torvalds 	uint16_t total_concurrent_sequences;
14901da177e4SLinus Torvalds 	uint16_t RO_by_information_category;
14911da177e4SLinus Torvalds 	uint8_t recipient;
14921da177e4SLinus Torvalds 	uint8_t initiator;
14931da177e4SLinus Torvalds 	uint16_t receive_data_size;
14941da177e4SLinus Torvalds 	uint16_t concurrent_sequences;
14951da177e4SLinus Torvalds 	uint16_t open_sequences_per_exchange;
14961da177e4SLinus Torvalds 	uint16_t lun_abort_flags;
14971da177e4SLinus Torvalds 	uint16_t lun_stop_flags;
14981da177e4SLinus Torvalds 	uint16_t stop_queue_head;
14991da177e4SLinus Torvalds 	uint16_t stop_queue_tail;
15001da177e4SLinus Torvalds 	uint16_t port_retry_timer;
15011da177e4SLinus Torvalds 	uint16_t next_sequence_id;
15021da177e4SLinus Torvalds 	uint16_t frame_count;
15031da177e4SLinus Torvalds 	uint16_t PRLI_payload_length;
15041da177e4SLinus Torvalds 	uint8_t prli_svc_param_word_0[2];	/* Big endian */
15051da177e4SLinus Torvalds 						/* Bits 15-0 of word 0 */
15061da177e4SLinus Torvalds 	uint8_t prli_svc_param_word_3[2];	/* Big endian */
15071da177e4SLinus Torvalds 						/* Bits 15-0 of word 3 */
15081da177e4SLinus Torvalds 	uint16_t loop_id;
15091da177e4SLinus Torvalds 	uint16_t extended_lun_info_list_pointer;
15101da177e4SLinus Torvalds 	uint16_t extended_lun_stop_list_pointer;
15111da177e4SLinus Torvalds } port_database_t;
15121da177e4SLinus Torvalds 
15131da177e4SLinus Torvalds /*
15141da177e4SLinus Torvalds  * Port database slave/master states
15151da177e4SLinus Torvalds  */
15161da177e4SLinus Torvalds #define PD_STATE_DISCOVERY			0
15171da177e4SLinus Torvalds #define PD_STATE_WAIT_DISCOVERY_ACK		1
15181da177e4SLinus Torvalds #define PD_STATE_PORT_LOGIN			2
15191da177e4SLinus Torvalds #define PD_STATE_WAIT_PORT_LOGIN_ACK		3
15201da177e4SLinus Torvalds #define PD_STATE_PROCESS_LOGIN			4
15211da177e4SLinus Torvalds #define PD_STATE_WAIT_PROCESS_LOGIN_ACK		5
15221da177e4SLinus Torvalds #define PD_STATE_PORT_LOGGED_IN			6
15231da177e4SLinus Torvalds #define PD_STATE_PORT_UNAVAILABLE		7
15241da177e4SLinus Torvalds #define PD_STATE_PROCESS_LOGOUT			8
15251da177e4SLinus Torvalds #define PD_STATE_WAIT_PROCESS_LOGOUT_ACK	9
15261da177e4SLinus Torvalds #define PD_STATE_PORT_LOGOUT			10
15271da177e4SLinus Torvalds #define PD_STATE_WAIT_PORT_LOGOUT_ACK		11
15281da177e4SLinus Torvalds 
15291da177e4SLinus Torvalds 
15304fdfefe5SAndrew Vasquez #define QLA_ZIO_MODE_6		(BIT_2 | BIT_1)
15314fdfefe5SAndrew Vasquez #define QLA_ZIO_DISABLED	0
15324fdfefe5SAndrew Vasquez #define QLA_ZIO_DEFAULT_TIMER	2
15334fdfefe5SAndrew Vasquez 
15341da177e4SLinus Torvalds /*
15351da177e4SLinus Torvalds  * ISP Initialization Control Block.
15361da177e4SLinus Torvalds  * Little endian except where noted.
15371da177e4SLinus Torvalds  */
15381da177e4SLinus Torvalds #define	ICB_VERSION 1
15391da177e4SLinus Torvalds typedef struct {
15401da177e4SLinus Torvalds 	uint8_t  version;
15411da177e4SLinus Torvalds 	uint8_t  reserved_1;
15421da177e4SLinus Torvalds 
15431da177e4SLinus Torvalds 	/*
15441da177e4SLinus Torvalds 	 * LSB BIT 0  = Enable Hard Loop Id
15451da177e4SLinus Torvalds 	 * LSB BIT 1  = Enable Fairness
15461da177e4SLinus Torvalds 	 * LSB BIT 2  = Enable Full-Duplex
15471da177e4SLinus Torvalds 	 * LSB BIT 3  = Enable Fast Posting
15481da177e4SLinus Torvalds 	 * LSB BIT 4  = Enable Target Mode
15491da177e4SLinus Torvalds 	 * LSB BIT 5  = Disable Initiator Mode
15501da177e4SLinus Torvalds 	 * LSB BIT 6  = Enable ADISC
15511da177e4SLinus Torvalds 	 * LSB BIT 7  = Enable Target Inquiry Data
15521da177e4SLinus Torvalds 	 *
15531da177e4SLinus Torvalds 	 * MSB BIT 0  = Enable PDBC Notify
15541da177e4SLinus Torvalds 	 * MSB BIT 1  = Non Participating LIP
15551da177e4SLinus Torvalds 	 * MSB BIT 2  = Descending Loop ID Search
15561da177e4SLinus Torvalds 	 * MSB BIT 3  = Acquire Loop ID in LIPA
15571da177e4SLinus Torvalds 	 * MSB BIT 4  = Stop PortQ on Full Status
15581da177e4SLinus Torvalds 	 * MSB BIT 5  = Full Login after LIP
15591da177e4SLinus Torvalds 	 * MSB BIT 6  = Node Name Option
15601da177e4SLinus Torvalds 	 * MSB BIT 7  = Ext IFWCB enable bit
15611da177e4SLinus Torvalds 	 */
15621da177e4SLinus Torvalds 	uint8_t  firmware_options[2];
15631da177e4SLinus Torvalds 
156421038b09SBart Van Assche 	__le16	frame_payload_size;
156521038b09SBart Van Assche 	__le16	max_iocb_allocation;
156621038b09SBart Van Assche 	__le16	execution_throttle;
15671da177e4SLinus Torvalds 	uint8_t  retry_count;
15681da177e4SLinus Torvalds 	uint8_t	 retry_delay;			/* unused */
15691da177e4SLinus Torvalds 	uint8_t	 port_name[WWN_SIZE];		/* Big endian. */
15701da177e4SLinus Torvalds 	uint16_t hard_address;
15711da177e4SLinus Torvalds 	uint8_t	 inquiry_data;
15721da177e4SLinus Torvalds 	uint8_t	 login_timeout;
15731da177e4SLinus Torvalds 	uint8_t	 node_name[WWN_SIZE];		/* Big endian. */
15741da177e4SLinus Torvalds 
157521038b09SBart Van Assche 	__le16	request_q_outpointer;
157621038b09SBart Van Assche 	__le16	response_q_inpointer;
157721038b09SBart Van Assche 	__le16	request_q_length;
157821038b09SBart Van Assche 	__le16	response_q_length;
1579d4556a49SBart Van Assche 	__le64  request_q_address __packed;
1580d4556a49SBart Van Assche 	__le64  response_q_address __packed;
15811da177e4SLinus Torvalds 
158221038b09SBart Van Assche 	__le16	lun_enables;
15831da177e4SLinus Torvalds 	uint8_t  command_resource_count;
15841da177e4SLinus Torvalds 	uint8_t  immediate_notify_resource_count;
158521038b09SBart Van Assche 	__le16	timeout;
15861da177e4SLinus Torvalds 	uint8_t  reserved_2[2];
15871da177e4SLinus Torvalds 
15881da177e4SLinus Torvalds 	/*
15891da177e4SLinus Torvalds 	 * LSB BIT 0 = Timer Operation mode bit 0
15901da177e4SLinus Torvalds 	 * LSB BIT 1 = Timer Operation mode bit 1
15911da177e4SLinus Torvalds 	 * LSB BIT 2 = Timer Operation mode bit 2
15921da177e4SLinus Torvalds 	 * LSB BIT 3 = Timer Operation mode bit 3
15931da177e4SLinus Torvalds 	 * LSB BIT 4 = Init Config Mode bit 0
15941da177e4SLinus Torvalds 	 * LSB BIT 5 = Init Config Mode bit 1
15951da177e4SLinus Torvalds 	 * LSB BIT 6 = Init Config Mode bit 2
15961da177e4SLinus Torvalds 	 * LSB BIT 7 = Enable Non part on LIHA failure
15971da177e4SLinus Torvalds 	 *
15981da177e4SLinus Torvalds 	 * MSB BIT 0 = Enable class 2
15991da177e4SLinus Torvalds 	 * MSB BIT 1 = Enable ACK0
16001da177e4SLinus Torvalds 	 * MSB BIT 2 =
16011da177e4SLinus Torvalds 	 * MSB BIT 3 =
16021da177e4SLinus Torvalds 	 * MSB BIT 4 = FC Tape Enable
16031da177e4SLinus Torvalds 	 * MSB BIT 5 = Enable FC Confirm
16041da177e4SLinus Torvalds 	 * MSB BIT 6 = Enable command queuing in target mode
16051da177e4SLinus Torvalds 	 * MSB BIT 7 = No Logo On Link Down
16061da177e4SLinus Torvalds 	 */
16071da177e4SLinus Torvalds 	uint8_t	 add_firmware_options[2];
16081da177e4SLinus Torvalds 
16091da177e4SLinus Torvalds 	uint8_t	 response_accumulation_timer;
16101da177e4SLinus Torvalds 	uint8_t	 interrupt_delay_timer;
16111da177e4SLinus Torvalds 
16121da177e4SLinus Torvalds 	/*
16131da177e4SLinus Torvalds 	 * LSB BIT 0 = Enable Read xfr_rdy
16141da177e4SLinus Torvalds 	 * LSB BIT 1 = Soft ID only
16151da177e4SLinus Torvalds 	 * LSB BIT 2 =
16161da177e4SLinus Torvalds 	 * LSB BIT 3 =
16171da177e4SLinus Torvalds 	 * LSB BIT 4 = FCP RSP Payload [0]
16181da177e4SLinus Torvalds 	 * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
16191da177e4SLinus Torvalds 	 * LSB BIT 6 = Enable Out-of-Order frame handling
16201da177e4SLinus Torvalds 	 * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
16211da177e4SLinus Torvalds 	 *
16221da177e4SLinus Torvalds 	 * MSB BIT 0 = Sbus enable - 2300
16231da177e4SLinus Torvalds 	 * MSB BIT 1 =
16241da177e4SLinus Torvalds 	 * MSB BIT 2 =
16251da177e4SLinus Torvalds 	 * MSB BIT 3 =
162606c22bd1SAndrew Vasquez 	 * MSB BIT 4 = LED mode
16271da177e4SLinus Torvalds 	 * MSB BIT 5 = enable 50 ohm termination
16281da177e4SLinus Torvalds 	 * MSB BIT 6 = Data Rate (2300 only)
16291da177e4SLinus Torvalds 	 * MSB BIT 7 = Data Rate (2300 only)
16301da177e4SLinus Torvalds 	 */
16311da177e4SLinus Torvalds 	uint8_t	 special_options[2];
16321da177e4SLinus Torvalds 
16331da177e4SLinus Torvalds 	uint8_t  reserved_3[26];
16341da177e4SLinus Torvalds } init_cb_t;
16351da177e4SLinus Torvalds 
16369f2475feSShyam Sundar /* Special Features Control Block */
16379f2475feSShyam Sundar struct init_sf_cb {
16389f2475feSShyam Sundar 	uint8_t	format;
16399f2475feSShyam Sundar 	uint8_t	reserved0;
16409f2475feSShyam Sundar 	/*
16419f2475feSShyam Sundar 	 * BIT 15-14 = Reserved
16429f2475feSShyam Sundar 	 * BIT_13 = SAN Congestion Management (1 - Enabled, 0 - Disabled)
16439f2475feSShyam Sundar 	 * BIT_12 = Remote Write Optimization (1 - Enabled, 0 - Disabled)
16449f2475feSShyam Sundar 	 * BIT 11-0 = Reserved
16459f2475feSShyam Sundar 	 */
164637ce4f35SBart Van Assche 	__le16	flags;
16479f2475feSShyam Sundar 	uint8_t	reserved1[32];
16489f2475feSShyam Sundar 	uint16_t discard_OHRB_timeout_value;
16499f2475feSShyam Sundar 	uint16_t remote_write_opt_queue_num;
16509f2475feSShyam Sundar 	uint8_t	reserved2[40];
16519f2475feSShyam Sundar 	uint8_t scm_related_parameter[16];
16529f2475feSShyam Sundar 	uint8_t reserved3[32];
16539f2475feSShyam Sundar };
16549f2475feSShyam Sundar 
16551da177e4SLinus Torvalds /*
16561da177e4SLinus Torvalds  * Get Link Status mailbox command return buffer.
16571da177e4SLinus Torvalds  */
16583d71644cSAndrew Vasquez #define GLSO_SEND_RPS	BIT_0
16593d71644cSAndrew Vasquez #define GLSO_USE_DID	BIT_3
16603d71644cSAndrew Vasquez 
166143ef0580SAndrew Vasquez struct link_statistics {
1662974c0860SJoe Carnuccio 	__le32 link_fail_cnt;
1663974c0860SJoe Carnuccio 	__le32 loss_sync_cnt;
1664974c0860SJoe Carnuccio 	__le32 loss_sig_cnt;
1665974c0860SJoe Carnuccio 	__le32 prim_seq_err_cnt;
1666974c0860SJoe Carnuccio 	__le32 inval_xmit_word_cnt;
1667974c0860SJoe Carnuccio 	__le32 inval_crc_cnt;
1668974c0860SJoe Carnuccio 	__le32 lip_cnt;
1669974c0860SJoe Carnuccio 	__le32 link_up_cnt;
1670974c0860SJoe Carnuccio 	__le32 link_down_loop_init_tmo;
1671974c0860SJoe Carnuccio 	__le32 link_down_los;
1672974c0860SJoe Carnuccio 	__le32 link_down_loss_rcv_clk;
1673243de676SHarish Zunjarrao 	uint32_t reserved0[5];
1674974c0860SJoe Carnuccio 	__le32 port_cfg_chg;
1675243de676SHarish Zunjarrao 	uint32_t reserved1[11];
1676974c0860SJoe Carnuccio 	__le32 rsp_q_full;
1677974c0860SJoe Carnuccio 	__le32 atio_q_full;
1678974c0860SJoe Carnuccio 	__le32 drop_ae;
1679974c0860SJoe Carnuccio 	__le32 els_proto_err;
1680974c0860SJoe Carnuccio 	__le32 reserved2;
1681974c0860SJoe Carnuccio 	__le32 tx_frames;
1682974c0860SJoe Carnuccio 	__le32 rx_frames;
1683974c0860SJoe Carnuccio 	__le32 discarded_frames;
1684974c0860SJoe Carnuccio 	__le32 dropped_frames;
1685243de676SHarish Zunjarrao 	uint32_t reserved3;
1686974c0860SJoe Carnuccio 	__le32 nos_rcvd;
1687243de676SHarish Zunjarrao 	uint32_t reserved4[4];
1688974c0860SJoe Carnuccio 	__le32 tx_prjt;
1689974c0860SJoe Carnuccio 	__le32 rcv_exfail;
1690974c0860SJoe Carnuccio 	__le32 rcv_abts;
1691974c0860SJoe Carnuccio 	__le32 seq_frm_miss;
1692974c0860SJoe Carnuccio 	__le32 corr_err;
1693974c0860SJoe Carnuccio 	__le32 mb_rqst;
1694974c0860SJoe Carnuccio 	__le32 nport_full;
1695974c0860SJoe Carnuccio 	__le32 eofa;
1696243de676SHarish Zunjarrao 	uint32_t reserved5;
1697974c0860SJoe Carnuccio 	__le64 fpm_recv_word_cnt;
1698974c0860SJoe Carnuccio 	__le64 fpm_disc_word_cnt;
1699974c0860SJoe Carnuccio 	__le64 fpm_xmit_word_cnt;
1700243de676SHarish Zunjarrao 	uint32_t reserved6[70];
170143ef0580SAndrew Vasquez };
17021da177e4SLinus Torvalds 
17031da177e4SLinus Torvalds /*
17041da177e4SLinus Torvalds  * NVRAM Command values.
17051da177e4SLinus Torvalds  */
17061da177e4SLinus Torvalds #define NV_START_BIT            BIT_2
17071da177e4SLinus Torvalds #define NV_WRITE_OP             (BIT_26+BIT_24)
17081da177e4SLinus Torvalds #define NV_READ_OP              (BIT_26+BIT_25)
17091da177e4SLinus Torvalds #define NV_ERASE_OP             (BIT_26+BIT_25+BIT_24)
17101da177e4SLinus Torvalds #define NV_MASK_OP              (BIT_26+BIT_25+BIT_24)
17111da177e4SLinus Torvalds #define NV_DELAY_COUNT          10
17121da177e4SLinus Torvalds 
17131da177e4SLinus Torvalds /*
17141da177e4SLinus Torvalds  * QLogic ISP2100, ISP2200 and ISP2300 NVRAM structure definition.
17151da177e4SLinus Torvalds  */
17161da177e4SLinus Torvalds typedef struct {
17171da177e4SLinus Torvalds 	/*
17181da177e4SLinus Torvalds 	 * NVRAM header
17191da177e4SLinus Torvalds 	 */
17201da177e4SLinus Torvalds 	uint8_t	id[4];
17211da177e4SLinus Torvalds 	uint8_t	nvram_version;
17221da177e4SLinus Torvalds 	uint8_t	reserved_0;
17231da177e4SLinus Torvalds 
17241da177e4SLinus Torvalds 	/*
17251da177e4SLinus Torvalds 	 * NVRAM RISC parameter block
17261da177e4SLinus Torvalds 	 */
17271da177e4SLinus Torvalds 	uint8_t	parameter_block_version;
17281da177e4SLinus Torvalds 	uint8_t	reserved_1;
17291da177e4SLinus Torvalds 
17301da177e4SLinus Torvalds 	/*
17311da177e4SLinus Torvalds 	 * LSB BIT 0  = Enable Hard Loop Id
17321da177e4SLinus Torvalds 	 * LSB BIT 1  = Enable Fairness
17331da177e4SLinus Torvalds 	 * LSB BIT 2  = Enable Full-Duplex
17341da177e4SLinus Torvalds 	 * LSB BIT 3  = Enable Fast Posting
17351da177e4SLinus Torvalds 	 * LSB BIT 4  = Enable Target Mode
17361da177e4SLinus Torvalds 	 * LSB BIT 5  = Disable Initiator Mode
17371da177e4SLinus Torvalds 	 * LSB BIT 6  = Enable ADISC
17381da177e4SLinus Torvalds 	 * LSB BIT 7  = Enable Target Inquiry Data
17391da177e4SLinus Torvalds 	 *
17401da177e4SLinus Torvalds 	 * MSB BIT 0  = Enable PDBC Notify
17411da177e4SLinus Torvalds 	 * MSB BIT 1  = Non Participating LIP
17421da177e4SLinus Torvalds 	 * MSB BIT 2  = Descending Loop ID Search
17431da177e4SLinus Torvalds 	 * MSB BIT 3  = Acquire Loop ID in LIPA
17441da177e4SLinus Torvalds 	 * MSB BIT 4  = Stop PortQ on Full Status
17451da177e4SLinus Torvalds 	 * MSB BIT 5  = Full Login after LIP
17461da177e4SLinus Torvalds 	 * MSB BIT 6  = Node Name Option
17471da177e4SLinus Torvalds 	 * MSB BIT 7  = Ext IFWCB enable bit
17481da177e4SLinus Torvalds 	 */
17491da177e4SLinus Torvalds 	uint8_t	 firmware_options[2];
17501da177e4SLinus Torvalds 
17512a87d485SRené Rebe 	__le16	frame_payload_size;
175221038b09SBart Van Assche 	__le16	max_iocb_allocation;
175321038b09SBart Van Assche 	__le16	execution_throttle;
17541da177e4SLinus Torvalds 	uint8_t	 retry_count;
17551da177e4SLinus Torvalds 	uint8_t	 retry_delay;			/* unused */
17561da177e4SLinus Torvalds 	uint8_t	 port_name[WWN_SIZE];		/* Big endian. */
17571da177e4SLinus Torvalds 	uint16_t hard_address;
17581da177e4SLinus Torvalds 	uint8_t	 inquiry_data;
17591da177e4SLinus Torvalds 	uint8_t	 login_timeout;
17601da177e4SLinus Torvalds 	uint8_t	 node_name[WWN_SIZE];		/* Big endian. */
17611da177e4SLinus Torvalds 
17621da177e4SLinus Torvalds 	/*
17631da177e4SLinus Torvalds 	 * LSB BIT 0 = Timer Operation mode bit 0
17641da177e4SLinus Torvalds 	 * LSB BIT 1 = Timer Operation mode bit 1
17651da177e4SLinus Torvalds 	 * LSB BIT 2 = Timer Operation mode bit 2
17661da177e4SLinus Torvalds 	 * LSB BIT 3 = Timer Operation mode bit 3
17671da177e4SLinus Torvalds 	 * LSB BIT 4 = Init Config Mode bit 0
17681da177e4SLinus Torvalds 	 * LSB BIT 5 = Init Config Mode bit 1
17691da177e4SLinus Torvalds 	 * LSB BIT 6 = Init Config Mode bit 2
17701da177e4SLinus Torvalds 	 * LSB BIT 7 = Enable Non part on LIHA failure
17711da177e4SLinus Torvalds 	 *
17721da177e4SLinus Torvalds 	 * MSB BIT 0 = Enable class 2
17731da177e4SLinus Torvalds 	 * MSB BIT 1 = Enable ACK0
17741da177e4SLinus Torvalds 	 * MSB BIT 2 =
17751da177e4SLinus Torvalds 	 * MSB BIT 3 =
17761da177e4SLinus Torvalds 	 * MSB BIT 4 = FC Tape Enable
17771da177e4SLinus Torvalds 	 * MSB BIT 5 = Enable FC Confirm
17781da177e4SLinus Torvalds 	 * MSB BIT 6 = Enable command queuing in target mode
17791da177e4SLinus Torvalds 	 * MSB BIT 7 = No Logo On Link Down
17801da177e4SLinus Torvalds 	 */
17811da177e4SLinus Torvalds 	uint8_t	 add_firmware_options[2];
17821da177e4SLinus Torvalds 
17831da177e4SLinus Torvalds 	uint8_t	 response_accumulation_timer;
17841da177e4SLinus Torvalds 	uint8_t	 interrupt_delay_timer;
17851da177e4SLinus Torvalds 
17861da177e4SLinus Torvalds 	/*
17871da177e4SLinus Torvalds 	 * LSB BIT 0 = Enable Read xfr_rdy
17881da177e4SLinus Torvalds 	 * LSB BIT 1 = Soft ID only
17891da177e4SLinus Torvalds 	 * LSB BIT 2 =
17901da177e4SLinus Torvalds 	 * LSB BIT 3 =
17911da177e4SLinus Torvalds 	 * LSB BIT 4 = FCP RSP Payload [0]
17921da177e4SLinus Torvalds 	 * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
17931da177e4SLinus Torvalds 	 * LSB BIT 6 = Enable Out-of-Order frame handling
17941da177e4SLinus Torvalds 	 * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
17951da177e4SLinus Torvalds 	 *
17961da177e4SLinus Torvalds 	 * MSB BIT 0 = Sbus enable - 2300
17971da177e4SLinus Torvalds 	 * MSB BIT 1 =
17981da177e4SLinus Torvalds 	 * MSB BIT 2 =
17991da177e4SLinus Torvalds 	 * MSB BIT 3 =
180006c22bd1SAndrew Vasquez 	 * MSB BIT 4 = LED mode
18011da177e4SLinus Torvalds 	 * MSB BIT 5 = enable 50 ohm termination
18021da177e4SLinus Torvalds 	 * MSB BIT 6 = Data Rate (2300 only)
18031da177e4SLinus Torvalds 	 * MSB BIT 7 = Data Rate (2300 only)
18041da177e4SLinus Torvalds 	 */
18051da177e4SLinus Torvalds 	uint8_t	 special_options[2];
18061da177e4SLinus Torvalds 
18071da177e4SLinus Torvalds 	/* Reserved for expanded RISC parameter block */
18081da177e4SLinus Torvalds 	uint8_t reserved_2[22];
18091da177e4SLinus Torvalds 
18101da177e4SLinus Torvalds 	/*
18111da177e4SLinus Torvalds 	 * LSB BIT 0 = Tx Sensitivity 1G bit 0
18121da177e4SLinus Torvalds 	 * LSB BIT 1 = Tx Sensitivity 1G bit 1
18131da177e4SLinus Torvalds 	 * LSB BIT 2 = Tx Sensitivity 1G bit 2
18141da177e4SLinus Torvalds 	 * LSB BIT 3 = Tx Sensitivity 1G bit 3
18151da177e4SLinus Torvalds 	 * LSB BIT 4 = Rx Sensitivity 1G bit 0
18161da177e4SLinus Torvalds 	 * LSB BIT 5 = Rx Sensitivity 1G bit 1
18171da177e4SLinus Torvalds 	 * LSB BIT 6 = Rx Sensitivity 1G bit 2
18181da177e4SLinus Torvalds 	 * LSB BIT 7 = Rx Sensitivity 1G bit 3
18191da177e4SLinus Torvalds 	 *
18201da177e4SLinus Torvalds 	 * MSB BIT 0 = Tx Sensitivity 2G bit 0
18211da177e4SLinus Torvalds 	 * MSB BIT 1 = Tx Sensitivity 2G bit 1
18221da177e4SLinus Torvalds 	 * MSB BIT 2 = Tx Sensitivity 2G bit 2
18231da177e4SLinus Torvalds 	 * MSB BIT 3 = Tx Sensitivity 2G bit 3
18241da177e4SLinus Torvalds 	 * MSB BIT 4 = Rx Sensitivity 2G bit 0
18251da177e4SLinus Torvalds 	 * MSB BIT 5 = Rx Sensitivity 2G bit 1
18261da177e4SLinus Torvalds 	 * MSB BIT 6 = Rx Sensitivity 2G bit 2
18271da177e4SLinus Torvalds 	 * MSB BIT 7 = Rx Sensitivity 2G bit 3
18281da177e4SLinus Torvalds 	 *
18291da177e4SLinus Torvalds 	 * LSB BIT 0 = Output Swing 1G bit 0
18301da177e4SLinus Torvalds 	 * LSB BIT 1 = Output Swing 1G bit 1
18311da177e4SLinus Torvalds 	 * LSB BIT 2 = Output Swing 1G bit 2
18321da177e4SLinus Torvalds 	 * LSB BIT 3 = Output Emphasis 1G bit 0
18331da177e4SLinus Torvalds 	 * LSB BIT 4 = Output Emphasis 1G bit 1
18341da177e4SLinus Torvalds 	 * LSB BIT 5 = Output Swing 2G bit 0
18351da177e4SLinus Torvalds 	 * LSB BIT 6 = Output Swing 2G bit 1
18361da177e4SLinus Torvalds 	 * LSB BIT 7 = Output Swing 2G bit 2
18371da177e4SLinus Torvalds 	 *
18381da177e4SLinus Torvalds 	 * MSB BIT 0 = Output Emphasis 2G bit 0
18391da177e4SLinus Torvalds 	 * MSB BIT 1 = Output Emphasis 2G bit 1
18401da177e4SLinus Torvalds 	 * MSB BIT 2 = Output Enable
18411da177e4SLinus Torvalds 	 * MSB BIT 3 =
18421da177e4SLinus Torvalds 	 * MSB BIT 4 =
18431da177e4SLinus Torvalds 	 * MSB BIT 5 =
18441da177e4SLinus Torvalds 	 * MSB BIT 6 =
18451da177e4SLinus Torvalds 	 * MSB BIT 7 =
18461da177e4SLinus Torvalds 	 */
18471da177e4SLinus Torvalds 	uint8_t seriallink_options[4];
18481da177e4SLinus Torvalds 
18491da177e4SLinus Torvalds 	/*
18501da177e4SLinus Torvalds 	 * NVRAM host parameter block
18511da177e4SLinus Torvalds 	 *
18521da177e4SLinus Torvalds 	 * LSB BIT 0 = Enable spinup delay
18531da177e4SLinus Torvalds 	 * LSB BIT 1 = Disable BIOS
18541da177e4SLinus Torvalds 	 * LSB BIT 2 = Enable Memory Map BIOS
18551da177e4SLinus Torvalds 	 * LSB BIT 3 = Enable Selectable Boot
18561da177e4SLinus Torvalds 	 * LSB BIT 4 = Disable RISC code load
18571da177e4SLinus Torvalds 	 * LSB BIT 5 = Set cache line size 1
18581da177e4SLinus Torvalds 	 * LSB BIT 6 = PCI Parity Disable
18591da177e4SLinus Torvalds 	 * LSB BIT 7 = Enable extended logging
18601da177e4SLinus Torvalds 	 *
18611da177e4SLinus Torvalds 	 * MSB BIT 0 = Enable 64bit addressing
18621da177e4SLinus Torvalds 	 * MSB BIT 1 = Enable lip reset
18631da177e4SLinus Torvalds 	 * MSB BIT 2 = Enable lip full login
18641da177e4SLinus Torvalds 	 * MSB BIT 3 = Enable target reset
18651da177e4SLinus Torvalds 	 * MSB BIT 4 = Enable database storage
18661da177e4SLinus Torvalds 	 * MSB BIT 5 = Enable cache flush read
18671da177e4SLinus Torvalds 	 * MSB BIT 6 = Enable database load
18681da177e4SLinus Torvalds 	 * MSB BIT 7 = Enable alternate WWN
18691da177e4SLinus Torvalds 	 */
18701da177e4SLinus Torvalds 	uint8_t host_p[2];
18711da177e4SLinus Torvalds 
18721da177e4SLinus Torvalds 	uint8_t boot_node_name[WWN_SIZE];
18731da177e4SLinus Torvalds 	uint8_t boot_lun_number;
18741da177e4SLinus Torvalds 	uint8_t reset_delay;
18751da177e4SLinus Torvalds 	uint8_t port_down_retry_count;
18761da177e4SLinus Torvalds 	uint8_t boot_id_number;
187721038b09SBart Van Assche 	__le16	max_luns_per_target;
18781da177e4SLinus Torvalds 	uint8_t fcode_boot_port_name[WWN_SIZE];
18791da177e4SLinus Torvalds 	uint8_t alternate_port_name[WWN_SIZE];
18801da177e4SLinus Torvalds 	uint8_t alternate_node_name[WWN_SIZE];
18811da177e4SLinus Torvalds 
18821da177e4SLinus Torvalds 	/*
18831da177e4SLinus Torvalds 	 * BIT 0 = Selective Login
18841da177e4SLinus Torvalds 	 * BIT 1 = Alt-Boot Enable
18851da177e4SLinus Torvalds 	 * BIT 2 =
18861da177e4SLinus Torvalds 	 * BIT 3 = Boot Order List
18871da177e4SLinus Torvalds 	 * BIT 4 =
18881da177e4SLinus Torvalds 	 * BIT 5 = Selective LUN
18891da177e4SLinus Torvalds 	 * BIT 6 =
18901da177e4SLinus Torvalds 	 * BIT 7 = unused
18911da177e4SLinus Torvalds 	 */
18921da177e4SLinus Torvalds 	uint8_t efi_parameters;
18931da177e4SLinus Torvalds 
18941da177e4SLinus Torvalds 	uint8_t link_down_timeout;
18951da177e4SLinus Torvalds 
1896cca5335cSAndrew Vasquez 	uint8_t adapter_id[16];
18971da177e4SLinus Torvalds 
18981da177e4SLinus Torvalds 	uint8_t alt1_boot_node_name[WWN_SIZE];
18991da177e4SLinus Torvalds 	uint16_t alt1_boot_lun_number;
19001da177e4SLinus Torvalds 	uint8_t alt2_boot_node_name[WWN_SIZE];
19011da177e4SLinus Torvalds 	uint16_t alt2_boot_lun_number;
19021da177e4SLinus Torvalds 	uint8_t alt3_boot_node_name[WWN_SIZE];
19031da177e4SLinus Torvalds 	uint16_t alt3_boot_lun_number;
19041da177e4SLinus Torvalds 	uint8_t alt4_boot_node_name[WWN_SIZE];
19051da177e4SLinus Torvalds 	uint16_t alt4_boot_lun_number;
19061da177e4SLinus Torvalds 	uint8_t alt5_boot_node_name[WWN_SIZE];
19071da177e4SLinus Torvalds 	uint16_t alt5_boot_lun_number;
19081da177e4SLinus Torvalds 	uint8_t alt6_boot_node_name[WWN_SIZE];
19091da177e4SLinus Torvalds 	uint16_t alt6_boot_lun_number;
19101da177e4SLinus Torvalds 	uint8_t alt7_boot_node_name[WWN_SIZE];
19111da177e4SLinus Torvalds 	uint16_t alt7_boot_lun_number;
19121da177e4SLinus Torvalds 
19131da177e4SLinus Torvalds 	uint8_t reserved_3[2];
19141da177e4SLinus Torvalds 
19151da177e4SLinus Torvalds 	/* Offset 200-215 : Model Number */
19161da177e4SLinus Torvalds 	uint8_t model_number[16];
19171da177e4SLinus Torvalds 
19181da177e4SLinus Torvalds 	/* OEM related items */
19191da177e4SLinus Torvalds 	uint8_t oem_specific[16];
19201da177e4SLinus Torvalds 
19211da177e4SLinus Torvalds 	/*
19221da177e4SLinus Torvalds 	 * NVRAM Adapter Features offset 232-239
19231da177e4SLinus Torvalds 	 *
19241da177e4SLinus Torvalds 	 * LSB BIT 0 = External GBIC
19251da177e4SLinus Torvalds 	 * LSB BIT 1 = Risc RAM parity
19261da177e4SLinus Torvalds 	 * LSB BIT 2 = Buffer Plus Module
19271da177e4SLinus Torvalds 	 * LSB BIT 3 = Multi Chip Adapter
19281da177e4SLinus Torvalds 	 * LSB BIT 4 = Internal connector
19291da177e4SLinus Torvalds 	 * LSB BIT 5 =
19301da177e4SLinus Torvalds 	 * LSB BIT 6 =
19311da177e4SLinus Torvalds 	 * LSB BIT 7 =
19321da177e4SLinus Torvalds 	 *
19331da177e4SLinus Torvalds 	 * MSB BIT 0 =
19341da177e4SLinus Torvalds 	 * MSB BIT 1 =
19351da177e4SLinus Torvalds 	 * MSB BIT 2 =
19361da177e4SLinus Torvalds 	 * MSB BIT 3 =
19371da177e4SLinus Torvalds 	 * MSB BIT 4 =
19381da177e4SLinus Torvalds 	 * MSB BIT 5 =
19391da177e4SLinus Torvalds 	 * MSB BIT 6 =
19401da177e4SLinus Torvalds 	 * MSB BIT 7 =
19411da177e4SLinus Torvalds 	 */
19421da177e4SLinus Torvalds 	uint8_t	adapter_features[2];
19431da177e4SLinus Torvalds 
19441da177e4SLinus Torvalds 	uint8_t reserved_4[16];
19451da177e4SLinus Torvalds 
19461da177e4SLinus Torvalds 	/* Subsystem vendor ID for ISP2200 */
19471da177e4SLinus Torvalds 	uint16_t subsystem_vendor_id_2200;
19481da177e4SLinus Torvalds 
19491da177e4SLinus Torvalds 	/* Subsystem device ID for ISP2200 */
19501da177e4SLinus Torvalds 	uint16_t subsystem_device_id_2200;
19511da177e4SLinus Torvalds 
19521da177e4SLinus Torvalds 	uint8_t	 reserved_5;
19531da177e4SLinus Torvalds 	uint8_t	 checksum;
19541da177e4SLinus Torvalds } nvram_t;
19551da177e4SLinus Torvalds 
19561da177e4SLinus Torvalds /*
19571da177e4SLinus Torvalds  * ISP queue - response queue entry definition.
19581da177e4SLinus Torvalds  */
19591da177e4SLinus Torvalds typedef struct {
19602d70c103SNicholas Bellinger 	uint8_t		entry_type;		/* Entry type. */
19612d70c103SNicholas Bellinger 	uint8_t		entry_count;		/* Entry count. */
19622d70c103SNicholas Bellinger 	uint8_t		sys_define;		/* System defined. */
19632d70c103SNicholas Bellinger 	uint8_t		entry_status;		/* Entry Status. */
19642d70c103SNicholas Bellinger 	uint32_t	handle;			/* System defined handle */
19652d70c103SNicholas Bellinger 	uint8_t		data[52];
19661da177e4SLinus Torvalds 	uint32_t	signature;
19671da177e4SLinus Torvalds #define RESPONSE_PROCESSED	0xDEADDEAD	/* Signature */
19681da177e4SLinus Torvalds } response_t;
19691da177e4SLinus Torvalds 
19702d70c103SNicholas Bellinger /*
19712d70c103SNicholas Bellinger  * ISP queue - ATIO queue entry definition.
19722d70c103SNicholas Bellinger  */
19732d70c103SNicholas Bellinger struct atio {
19742d70c103SNicholas Bellinger 	uint8_t		entry_type;		/* Entry type. */
19752d70c103SNicholas Bellinger 	uint8_t		entry_count;		/* Entry count. */
19765f35509dSQuinn Tran 	__le16		attr_n_length;
19775f35509dSQuinn Tran 	uint8_t		data[56];
19782d70c103SNicholas Bellinger 	uint32_t	signature;
19792d70c103SNicholas Bellinger #define ATIO_PROCESSED 0xDEADDEAD		/* Signature */
19802d70c103SNicholas Bellinger };
19812d70c103SNicholas Bellinger 
19821da177e4SLinus Torvalds typedef union {
198321038b09SBart Van Assche 	__le16	extended;
19841da177e4SLinus Torvalds 	struct {
19851da177e4SLinus Torvalds 		uint8_t reserved;
19861da177e4SLinus Torvalds 		uint8_t standard;
19871da177e4SLinus Torvalds 	} id;
19881da177e4SLinus Torvalds } target_id_t;
19891da177e4SLinus Torvalds 
19901da177e4SLinus Torvalds #define SET_TARGET_ID(ha, to, from)			\
19911da177e4SLinus Torvalds do {							\
19921da177e4SLinus Torvalds 	if (HAS_EXTENDED_IDS(ha))			\
19931da177e4SLinus Torvalds 		to.extended = cpu_to_le16(from);	\
19941da177e4SLinus Torvalds 	else						\
19951da177e4SLinus Torvalds 		to.id.standard = (uint8_t)from;		\
19961da177e4SLinus Torvalds } while (0)
19971da177e4SLinus Torvalds 
19981da177e4SLinus Torvalds /*
19991da177e4SLinus Torvalds  * ISP queue - command entry structure definition.
20001da177e4SLinus Torvalds  */
20011da177e4SLinus Torvalds #define COMMAND_TYPE	0x11		/* Command entry */
20021da177e4SLinus Torvalds typedef struct {
20031da177e4SLinus Torvalds 	uint8_t entry_type;		/* Entry type. */
20041da177e4SLinus Torvalds 	uint8_t entry_count;		/* Entry count. */
20051da177e4SLinus Torvalds 	uint8_t sys_define;		/* System defined. */
20061da177e4SLinus Torvalds 	uint8_t entry_status;		/* Entry Status. */
20071da177e4SLinus Torvalds 	uint32_t handle;		/* System handle. */
20081da177e4SLinus Torvalds 	target_id_t target;		/* SCSI ID */
200921038b09SBart Van Assche 	__le16	lun;			/* SCSI LUN */
201021038b09SBart Van Assche 	__le16	control_flags;		/* Control flags. */
20111da177e4SLinus Torvalds #define CF_WRITE	BIT_6
20121da177e4SLinus Torvalds #define CF_READ		BIT_5
20131da177e4SLinus Torvalds #define CF_SIMPLE_TAG	BIT_3
20141da177e4SLinus Torvalds #define CF_ORDERED_TAG	BIT_2
20151da177e4SLinus Torvalds #define CF_HEAD_TAG	BIT_1
20161da177e4SLinus Torvalds 	uint16_t reserved_1;
201721038b09SBart Van Assche 	__le16	timeout;		/* Command timeout. */
201821038b09SBart Van Assche 	__le16	dseg_count;		/* Data segment count. */
20191da177e4SLinus Torvalds 	uint8_t scsi_cdb[MAX_CMDSZ]; 	/* SCSI command words. */
202021038b09SBart Van Assche 	__le32	byte_count;		/* Total byte count. */
202115b7a68cSBart Van Assche 	union {
202215b7a68cSBart Van Assche 		struct dsd32 dsd32[3];
202315b7a68cSBart Van Assche 		struct dsd64 dsd64[2];
202415b7a68cSBart Van Assche 	};
20251da177e4SLinus Torvalds } cmd_entry_t;
20261da177e4SLinus Torvalds 
20271da177e4SLinus Torvalds /*
20281da177e4SLinus Torvalds  * ISP queue - 64-Bit addressing, command entry structure definition.
20291da177e4SLinus Torvalds  */
20301da177e4SLinus Torvalds #define COMMAND_A64_TYPE	0x19	/* Command A64 entry */
20311da177e4SLinus Torvalds typedef struct {
20321da177e4SLinus Torvalds 	uint8_t entry_type;		/* Entry type. */
20331da177e4SLinus Torvalds 	uint8_t entry_count;		/* Entry count. */
20341da177e4SLinus Torvalds 	uint8_t sys_define;		/* System defined. */
20351da177e4SLinus Torvalds 	uint8_t entry_status;		/* Entry Status. */
20361da177e4SLinus Torvalds 	uint32_t handle;		/* System handle. */
20371da177e4SLinus Torvalds 	target_id_t target;		/* SCSI ID */
203821038b09SBart Van Assche 	__le16	lun;			/* SCSI LUN */
203921038b09SBart Van Assche 	__le16	control_flags;		/* Control flags. */
20401da177e4SLinus Torvalds 	uint16_t reserved_1;
204121038b09SBart Van Assche 	__le16	timeout;		/* Command timeout. */
204221038b09SBart Van Assche 	__le16	dseg_count;		/* Data segment count. */
20431da177e4SLinus Torvalds 	uint8_t scsi_cdb[MAX_CMDSZ];	/* SCSI command words. */
20441da177e4SLinus Torvalds 	uint32_t byte_count;		/* Total byte count. */
204515b7a68cSBart Van Assche 	struct dsd64 dsd[2];
20461da177e4SLinus Torvalds } cmd_a64_entry_t, request_t;
20471da177e4SLinus Torvalds 
20481da177e4SLinus Torvalds /*
20491da177e4SLinus Torvalds  * ISP queue - continuation entry structure definition.
20501da177e4SLinus Torvalds  */
20511da177e4SLinus Torvalds #define CONTINUE_TYPE		0x02	/* Continuation entry. */
20521da177e4SLinus Torvalds typedef struct {
20531da177e4SLinus Torvalds 	uint8_t entry_type;		/* Entry type. */
20541da177e4SLinus Torvalds 	uint8_t entry_count;		/* Entry count. */
20551da177e4SLinus Torvalds 	uint8_t sys_define;		/* System defined. */
20561da177e4SLinus Torvalds 	uint8_t entry_status;		/* Entry Status. */
20571da177e4SLinus Torvalds 	uint32_t reserved;
205815b7a68cSBart Van Assche 	struct dsd32 dsd[7];
20591da177e4SLinus Torvalds } cont_entry_t;
20601da177e4SLinus Torvalds 
20611da177e4SLinus Torvalds /*
20621da177e4SLinus Torvalds  * ISP queue - 64-Bit addressing, continuation entry structure definition.
20631da177e4SLinus Torvalds  */
20641da177e4SLinus Torvalds #define CONTINUE_A64_TYPE	0x0A	/* Continuation A64 entry. */
20651da177e4SLinus Torvalds typedef struct {
20661da177e4SLinus Torvalds 	uint8_t entry_type;		/* Entry type. */
20671da177e4SLinus Torvalds 	uint8_t entry_count;		/* Entry count. */
20681da177e4SLinus Torvalds 	uint8_t sys_define;		/* System defined. */
20691da177e4SLinus Torvalds 	uint8_t entry_status;		/* Entry Status. */
207015b7a68cSBart Van Assche 	struct dsd64 dsd[5];
20711da177e4SLinus Torvalds } cont_a64_entry_t;
20721da177e4SLinus Torvalds 
2073bad75002SArun Easi #define PO_MODE_DIF_INSERT	0
20749e522cd8SArun Easi #define PO_MODE_DIF_REMOVE	1
20759e522cd8SArun Easi #define PO_MODE_DIF_PASS	2
20769e522cd8SArun Easi #define PO_MODE_DIF_REPLACE	3
20779e522cd8SArun Easi #define PO_MODE_DIF_TCP_CKSUM	6
2078bad75002SArun Easi #define PO_ENABLE_INCR_GUARD_SEED	BIT_3
2079bad75002SArun Easi #define PO_DISABLE_GUARD_CHECK	BIT_4
2080f83adb61SQuinn Tran #define PO_DISABLE_INCR_REF_TAG	BIT_5
2081f83adb61SQuinn Tran #define PO_DIS_HEADER_MODE	BIT_7
2082f83adb61SQuinn Tran #define PO_ENABLE_DIF_BUNDLING	BIT_8
2083f83adb61SQuinn Tran #define PO_DIS_FRAME_MODE	BIT_9
2084f83adb61SQuinn Tran #define PO_DIS_VALD_APP_ESC	BIT_10 /* Dis validation for escape tag/ffffh */
2085f83adb61SQuinn Tran #define PO_DIS_VALD_APP_REF_ESC BIT_11
2086f83adb61SQuinn Tran 
2087f83adb61SQuinn Tran #define PO_DIS_APP_TAG_REPL	BIT_12 /* disable REG Tag replacement */
2088f83adb61SQuinn Tran #define PO_DIS_REF_TAG_REPL	BIT_13
2089f83adb61SQuinn Tran #define PO_DIS_APP_TAG_VALD	BIT_14 /* disable REF Tag validation */
2090f83adb61SQuinn Tran #define PO_DIS_REF_TAG_VALD	BIT_15
2091f83adb61SQuinn Tran 
2092bad75002SArun Easi /*
2093bad75002SArun Easi  * ISP queue - 64-Bit addressing, continuation crc entry structure definition.
2094bad75002SArun Easi  */
2095bad75002SArun Easi struct crc_context {
2096bad75002SArun Easi 	uint32_t handle;		/* System handle. */
2097c7ee3bd4SQuinn Tran 	__le32 ref_tag;
2098c7ee3bd4SQuinn Tran 	__le16 app_tag;
2099bad75002SArun Easi 	uint8_t ref_tag_mask[4];	/* Validation/Replacement Mask*/
2100bad75002SArun Easi 	uint8_t app_tag_mask[2];	/* Validation/Replacement Mask*/
2101c7ee3bd4SQuinn Tran 	__le16 guard_seed;		/* Initial Guard Seed */
2102c7ee3bd4SQuinn Tran 	__le16 prot_opts;		/* Requested Data Protection Mode */
2103c7ee3bd4SQuinn Tran 	__le16 blk_size;		/* Data size in bytes */
210421038b09SBart Van Assche 	__le16	runt_blk_guard;	/* Guard value for runt block (tape
2105bad75002SArun Easi 					 * only) */
2106c7ee3bd4SQuinn Tran 	__le32 byte_count;		/* Total byte count/ total data
2107bad75002SArun Easi 					 * transfer count */
2108bad75002SArun Easi 	union {
2109bad75002SArun Easi 		struct {
2110bad75002SArun Easi 			uint32_t	reserved_1;
2111bad75002SArun Easi 			uint16_t	reserved_2;
2112bad75002SArun Easi 			uint16_t	reserved_3;
2113bad75002SArun Easi 			uint32_t	reserved_4;
21149e75b5e2SBart Van Assche 			struct dsd64	data_dsd[1];
2115bad75002SArun Easi 			uint32_t	reserved_5[2];
2116bad75002SArun Easi 			uint32_t	reserved_6;
2117bad75002SArun Easi 		} nobundling;
2118bad75002SArun Easi 		struct {
2119c7ee3bd4SQuinn Tran 			__le32	dif_byte_count;	/* Total DIF byte
2120bad75002SArun Easi 							 * count */
2121bad75002SArun Easi 			uint16_t	reserved_1;
2122c7ee3bd4SQuinn Tran 			__le16	dseg_count;	/* Data segment count */
2123bad75002SArun Easi 			uint32_t	reserved_2;
21249e75b5e2SBart Van Assche 			struct dsd64	data_dsd[1];
212515b7a68cSBart Van Assche 			struct dsd64	dif_dsd;
2126bad75002SArun Easi 		} bundling;
2127bad75002SArun Easi 	} u;
2128bad75002SArun Easi 
2129bad75002SArun Easi 	struct fcp_cmnd	fcp_cmnd;
2130bad75002SArun Easi 	dma_addr_t	crc_ctx_dma;
2131bad75002SArun Easi 	/* List of DMA context transfers */
2132bad75002SArun Easi 	struct list_head dsd_list;
2133bad75002SArun Easi 
213450b81275SGiridhar Malavali 	/* List of DIF Bundling context DMA address */
213550b81275SGiridhar Malavali 	struct list_head ldif_dsd_list;
213650b81275SGiridhar Malavali 	u8 no_ldif_dsd;
213750b81275SGiridhar Malavali 
213850b81275SGiridhar Malavali 	struct list_head ldif_dma_hndl_list;
213950b81275SGiridhar Malavali 	u32 dif_bundl_len;
214050b81275SGiridhar Malavali 	u8 no_dif_bundl;
2141bad75002SArun Easi 	/* This structure should not exceed 512 bytes */
2142bad75002SArun Easi };
2143bad75002SArun Easi 
2144bad75002SArun Easi #define CRC_CONTEXT_LEN_FW	(offsetof(struct crc_context, fcp_cmnd.lun))
2145bad75002SArun Easi #define CRC_CONTEXT_FCPCMND_OFF	(offsetof(struct crc_context, fcp_cmnd.lun))
2146bad75002SArun Easi 
21471da177e4SLinus Torvalds /*
21481da177e4SLinus Torvalds  * ISP queue - status entry structure definition.
21491da177e4SLinus Torvalds  */
21501da177e4SLinus Torvalds #define	STATUS_TYPE	0x03		/* Status entry. */
21511da177e4SLinus Torvalds typedef struct {
21521da177e4SLinus Torvalds 	uint8_t entry_type;		/* Entry type. */
21531da177e4SLinus Torvalds 	uint8_t entry_count;		/* Entry count. */
21541da177e4SLinus Torvalds 	uint8_t sys_define;		/* System defined. */
21551da177e4SLinus Torvalds 	uint8_t entry_status;		/* Entry Status. */
21561da177e4SLinus Torvalds 	uint32_t handle;		/* System handle. */
215721038b09SBart Van Assche 	__le16	scsi_status;		/* SCSI status. */
215821038b09SBart Van Assche 	__le16	comp_status;		/* Completion status. */
215921038b09SBart Van Assche 	__le16	state_flags;		/* State flags. */
216021038b09SBart Van Assche 	__le16	status_flags;		/* Status flags. */
216121038b09SBart Van Assche 	__le16	rsp_info_len;		/* Response Info Length. */
216221038b09SBart Van Assche 	__le16	req_sense_length;	/* Request sense data length. */
216321038b09SBart Van Assche 	__le32	residual_length;	/* Residual transfer length. */
21641da177e4SLinus Torvalds 	uint8_t rsp_info[8];		/* FCP response information. */
21651da177e4SLinus Torvalds 	uint8_t req_sense_data[32];	/* Request sense data. */
21661da177e4SLinus Torvalds } sts_entry_t;
21671da177e4SLinus Torvalds 
21681da177e4SLinus Torvalds /*
21691da177e4SLinus Torvalds  * Status entry entry status
21701da177e4SLinus Torvalds  */
21713d71644cSAndrew Vasquez #define RF_RQ_DMA_ERROR	BIT_6		/* Request Queue DMA error. */
21721da177e4SLinus Torvalds #define RF_INV_E_ORDER	BIT_5		/* Invalid entry order. */
21731da177e4SLinus Torvalds #define RF_INV_E_COUNT	BIT_4		/* Invalid entry count. */
21741da177e4SLinus Torvalds #define RF_INV_E_PARAM	BIT_3		/* Invalid entry parameter. */
21751da177e4SLinus Torvalds #define RF_INV_E_TYPE	BIT_2		/* Invalid entry type. */
21761da177e4SLinus Torvalds #define RF_BUSY		BIT_1		/* Busy */
21773d71644cSAndrew Vasquez #define RF_MASK		(RF_RQ_DMA_ERROR | RF_INV_E_ORDER | RF_INV_E_COUNT | \
21783d71644cSAndrew Vasquez 			 RF_INV_E_PARAM | RF_INV_E_TYPE | RF_BUSY)
21793d71644cSAndrew Vasquez #define RF_MASK_24XX	(RF_INV_E_ORDER | RF_INV_E_COUNT | RF_INV_E_PARAM | \
21803d71644cSAndrew Vasquez 			 RF_INV_E_TYPE)
21811da177e4SLinus Torvalds 
21821da177e4SLinus Torvalds /*
21831da177e4SLinus Torvalds  * Status entry SCSI status bit definitions.
21841da177e4SLinus Torvalds  */
21851da177e4SLinus Torvalds #define SS_MASK				0xfff	/* Reserved bits BIT_12-BIT_15*/
21861da177e4SLinus Torvalds #define SS_RESIDUAL_UNDER		BIT_11
21871da177e4SLinus Torvalds #define SS_RESIDUAL_OVER		BIT_10
21881da177e4SLinus Torvalds #define SS_SENSE_LEN_VALID		BIT_9
21891da177e4SLinus Torvalds #define SS_RESPONSE_INFO_LEN_VALID	BIT_8
2190df2e32c5SQuinn Tran #define SS_SCSI_STATUS_BYTE	0xff
21911da177e4SLinus Torvalds 
21921da177e4SLinus Torvalds #define SS_RESERVE_CONFLICT		(BIT_4 | BIT_3)
21931da177e4SLinus Torvalds #define SS_BUSY_CONDITION		BIT_3
21941da177e4SLinus Torvalds #define SS_CONDITION_MET		BIT_2
21951da177e4SLinus Torvalds #define SS_CHECK_CONDITION		BIT_1
21961da177e4SLinus Torvalds 
21971da177e4SLinus Torvalds /*
21981da177e4SLinus Torvalds  * Status entry completion status
21991da177e4SLinus Torvalds  */
22001da177e4SLinus Torvalds #define CS_COMPLETE		0x0	/* No errors */
22011da177e4SLinus Torvalds #define CS_INCOMPLETE		0x1	/* Incomplete transfer of cmd. */
22021da177e4SLinus Torvalds #define CS_DMA			0x2	/* A DMA direction error. */
22031da177e4SLinus Torvalds #define CS_TRANSPORT		0x3	/* Transport error. */
22041da177e4SLinus Torvalds #define CS_RESET		0x4	/* SCSI bus reset occurred */
22051da177e4SLinus Torvalds #define CS_ABORTED		0x5	/* System aborted command. */
22061da177e4SLinus Torvalds #define CS_TIMEOUT		0x6	/* Timeout error. */
22071da177e4SLinus Torvalds #define CS_DATA_OVERRUN		0x7	/* Data overrun. */
2208bad75002SArun Easi #define CS_DIF_ERROR		0xC	/* DIF error detected  */
22091da177e4SLinus Torvalds 
22101da177e4SLinus Torvalds #define CS_DATA_UNDERRUN	0x15	/* Data Underrun. */
22111da177e4SLinus Torvalds #define CS_QUEUE_FULL		0x1C	/* Queue Full. */
22121da177e4SLinus Torvalds #define CS_PORT_UNAVAILABLE	0x28	/* Port unavailable */
22131da177e4SLinus Torvalds 					/* (selection timeout) */
22141da177e4SLinus Torvalds #define CS_PORT_LOGGED_OUT	0x29	/* Port Logged Out */
22151da177e4SLinus Torvalds #define CS_PORT_CONFIG_CHG	0x2A	/* Port Configuration Changed */
22161da177e4SLinus Torvalds #define CS_PORT_BUSY		0x2B	/* Port Busy */
22171da177e4SLinus Torvalds #define CS_COMPLETE_CHKCOND	0x30	/* Error? */
2218f934c9d0SChad Dupuis #define CS_IOCB_ERROR		0x31	/* Generic error for IOCB request
2219f934c9d0SChad Dupuis 					   failure */
2220a0465859SBikash Hazarika #define CS_REJECT_RECEIVED	0x4E	/* Reject received */
2221d7e2e4a6SQuinn Tran #define CS_EDIF_AUTH_ERROR	0x63	/* decrypt error */
2222d7e2e4a6SQuinn Tran #define CS_EDIF_PAD_LEN_ERROR	0x65	/* pad > frame size, not 4byte align */
2223d7e2e4a6SQuinn Tran #define CS_EDIF_INV_REQ		0x66	/* invalid request */
2224d7e2e4a6SQuinn Tran #define CS_EDIF_SPI_ERROR	0x67	/* rx frame unable to locate sa */
2225d7e2e4a6SQuinn Tran #define CS_EDIF_HDR_ERROR	0x69	/* data frame != expected len */
22261da177e4SLinus Torvalds #define CS_BAD_PAYLOAD		0x80	/* Driver defined */
22271da177e4SLinus Torvalds #define CS_UNKNOWN		0x81	/* Driver defined */
22281da177e4SLinus Torvalds #define CS_RETRY		0x82	/* Driver defined */
22291da177e4SLinus Torvalds #define CS_LOOP_DOWN_ABORT	0x83	/* Driver defined */
22301da177e4SLinus Torvalds 
2231a9b6f722SSaurav Kashyap #define CS_BIDIR_RD_OVERRUN			0x700
2232a9b6f722SSaurav Kashyap #define CS_BIDIR_RD_WR_OVERRUN			0x707
2233a9b6f722SSaurav Kashyap #define CS_BIDIR_RD_OVERRUN_WR_UNDERRUN		0x715
2234a9b6f722SSaurav Kashyap #define CS_BIDIR_RD_UNDERRUN			0x1500
2235a9b6f722SSaurav Kashyap #define CS_BIDIR_RD_UNDERRUN_WR_OVERRUN		0x1507
2236a9b6f722SSaurav Kashyap #define CS_BIDIR_RD_WR_UNDERRUN			0x1515
2237a9b6f722SSaurav Kashyap #define CS_BIDIR_DMA				0x200
22381da177e4SLinus Torvalds /*
22391da177e4SLinus Torvalds  * Status entry status flags
22401da177e4SLinus Torvalds  */
22411da177e4SLinus Torvalds #define SF_ABTS_TERMINATED	BIT_10
22421da177e4SLinus Torvalds #define SF_LOGOUT_SENT		BIT_13
22431da177e4SLinus Torvalds 
22441da177e4SLinus Torvalds /*
22451da177e4SLinus Torvalds  * ISP queue - status continuation entry structure definition.
22461da177e4SLinus Torvalds  */
22471da177e4SLinus Torvalds #define	STATUS_CONT_TYPE	0x10	/* Status continuation entry. */
22481da177e4SLinus Torvalds typedef struct {
22491da177e4SLinus Torvalds 	uint8_t entry_type;		/* Entry type. */
22501da177e4SLinus Torvalds 	uint8_t entry_count;		/* Entry count. */
22511da177e4SLinus Torvalds 	uint8_t sys_define;		/* System defined. */
22521da177e4SLinus Torvalds 	uint8_t entry_status;		/* Entry Status. */
22531da177e4SLinus Torvalds 	uint8_t data[60];		/* data */
22541da177e4SLinus Torvalds } sts_cont_entry_t;
22551da177e4SLinus Torvalds 
22561da177e4SLinus Torvalds /*
22571da177e4SLinus Torvalds  * ISP queue -	RIO Type 1 status entry (32 bit I/O entry handles)
22581da177e4SLinus Torvalds  *		structure definition.
22591da177e4SLinus Torvalds  */
22601da177e4SLinus Torvalds #define	STATUS_TYPE_21 0x21		/* Status entry. */
22611da177e4SLinus Torvalds typedef struct {
22621da177e4SLinus Torvalds 	uint8_t entry_type;		/* Entry type. */
22631da177e4SLinus Torvalds 	uint8_t entry_count;		/* Entry count. */
22641da177e4SLinus Torvalds 	uint8_t handle_count;		/* Handle count. */
22651da177e4SLinus Torvalds 	uint8_t entry_status;		/* Entry Status. */
22661da177e4SLinus Torvalds 	uint32_t handle[15];		/* System handles. */
22671da177e4SLinus Torvalds } sts21_entry_t;
22681da177e4SLinus Torvalds 
22691da177e4SLinus Torvalds /*
22701da177e4SLinus Torvalds  * ISP queue -	RIO Type 2 status entry (16 bit I/O entry handles)
22711da177e4SLinus Torvalds  *		structure definition.
22721da177e4SLinus Torvalds  */
22731da177e4SLinus Torvalds #define	STATUS_TYPE_22	0x22		/* Status entry. */
22741da177e4SLinus Torvalds typedef struct {
22751da177e4SLinus Torvalds 	uint8_t entry_type;		/* Entry type. */
22761da177e4SLinus Torvalds 	uint8_t entry_count;		/* Entry count. */
22771da177e4SLinus Torvalds 	uint8_t handle_count;		/* Handle count. */
22781da177e4SLinus Torvalds 	uint8_t entry_status;		/* Entry Status. */
22791da177e4SLinus Torvalds 	uint16_t handle[30];		/* System handles. */
22801da177e4SLinus Torvalds } sts22_entry_t;
22811da177e4SLinus Torvalds 
22821da177e4SLinus Torvalds /*
22831da177e4SLinus Torvalds  * ISP queue - marker entry structure definition.
22841da177e4SLinus Torvalds  */
22851da177e4SLinus Torvalds #define MARKER_TYPE	0x04		/* Marker entry. */
22861da177e4SLinus Torvalds typedef struct {
22871da177e4SLinus Torvalds 	uint8_t entry_type;		/* Entry type. */
22881da177e4SLinus Torvalds 	uint8_t entry_count;		/* Entry count. */
22891da177e4SLinus Torvalds 	uint8_t handle_count;		/* Handle count. */
22901da177e4SLinus Torvalds 	uint8_t entry_status;		/* Entry Status. */
22911da177e4SLinus Torvalds 	uint32_t sys_define_2;		/* System defined. */
22921da177e4SLinus Torvalds 	target_id_t target;		/* SCSI ID */
22931da177e4SLinus Torvalds 	uint8_t modifier;		/* Modifier (7-0). */
22941da177e4SLinus Torvalds #define MK_SYNC_ID_LUN	0		/* Synchronize ID/LUN */
22951da177e4SLinus Torvalds #define MK_SYNC_ID	1		/* Synchronize ID */
22961da177e4SLinus Torvalds #define MK_SYNC_ALL	2		/* Synchronize all ID/LUN */
22971da177e4SLinus Torvalds #define MK_SYNC_LIP	3		/* Synchronize all ID/LUN, */
22981da177e4SLinus Torvalds 					/* clear port changed, */
22991da177e4SLinus Torvalds 					/* use sequence number. */
23001da177e4SLinus Torvalds 	uint8_t reserved_1;
230121038b09SBart Van Assche 	__le16	sequence_number;	/* Sequence number of event */
230221038b09SBart Van Assche 	__le16	lun;			/* SCSI LUN */
23031da177e4SLinus Torvalds 	uint8_t reserved_2[48];
23041da177e4SLinus Torvalds } mrk_entry_t;
23051da177e4SLinus Torvalds 
23061da177e4SLinus Torvalds /*
23071da177e4SLinus Torvalds  * ISP queue - Management Server entry structure definition.
23081da177e4SLinus Torvalds  */
23091da177e4SLinus Torvalds #define MS_IOCB_TYPE		0x29	/* Management Server IOCB entry */
23101da177e4SLinus Torvalds typedef struct {
23111da177e4SLinus Torvalds 	uint8_t entry_type;		/* Entry type. */
23121da177e4SLinus Torvalds 	uint8_t entry_count;		/* Entry count. */
23131da177e4SLinus Torvalds 	uint8_t handle_count;		/* Handle count. */
23141da177e4SLinus Torvalds 	uint8_t entry_status;		/* Entry Status. */
23151da177e4SLinus Torvalds 	uint32_t handle1;		/* System handle. */
23161da177e4SLinus Torvalds 	target_id_t loop_id;
231721038b09SBart Van Assche 	__le16	status;
231821038b09SBart Van Assche 	__le16	control_flags;		/* Control flags. */
23191da177e4SLinus Torvalds 	uint16_t reserved2;
232021038b09SBart Van Assche 	__le16	timeout;
232121038b09SBart Van Assche 	__le16	cmd_dsd_count;
232221038b09SBart Van Assche 	__le16	total_dsd_count;
23231da177e4SLinus Torvalds 	uint8_t type;
23241da177e4SLinus Torvalds 	uint8_t r_ctl;
232521038b09SBart Van Assche 	__le16	rx_id;
23261da177e4SLinus Torvalds 	uint16_t reserved3;
23271da177e4SLinus Torvalds 	uint32_t handle2;
232821038b09SBart Van Assche 	__le32	rsp_bytecount;
232921038b09SBart Van Assche 	__le32	req_bytecount;
233015b7a68cSBart Van Assche 	struct dsd64 req_dsd;
233115b7a68cSBart Van Assche 	struct dsd64 rsp_dsd;
23321da177e4SLinus Torvalds } ms_iocb_entry_t;
23331da177e4SLinus Torvalds 
23349f2475feSShyam Sundar #define SCM_EDC_ACC_RECEIVED		BIT_6
23359f2475feSShyam Sundar #define SCM_RDF_ACC_RECEIVED		BIT_7
23361da177e4SLinus Torvalds 
23371da177e4SLinus Torvalds /*
23381da177e4SLinus Torvalds  * ISP queue - Mailbox Command entry structure definition.
23391da177e4SLinus Torvalds  */
23401da177e4SLinus Torvalds #define MBX_IOCB_TYPE	0x39
23411da177e4SLinus Torvalds struct mbx_entry {
23421da177e4SLinus Torvalds 	uint8_t entry_type;
23431da177e4SLinus Torvalds 	uint8_t entry_count;
23441da177e4SLinus Torvalds 	uint8_t sys_define1;
23451da177e4SLinus Torvalds 	/* Use sys_define1 for source type */
23461da177e4SLinus Torvalds #define SOURCE_SCSI	0x00
23471da177e4SLinus Torvalds #define SOURCE_IP	0x01
23481da177e4SLinus Torvalds #define SOURCE_VI	0x02
23491da177e4SLinus Torvalds #define SOURCE_SCTP	0x03
23501da177e4SLinus Torvalds #define SOURCE_MP	0x04
23511da177e4SLinus Torvalds #define SOURCE_MPIOCTL	0x05
23521da177e4SLinus Torvalds #define SOURCE_ASYNC_IOCB 0x07
23531da177e4SLinus Torvalds 
23541da177e4SLinus Torvalds 	uint8_t entry_status;
23551da177e4SLinus Torvalds 
23561da177e4SLinus Torvalds 	uint32_t handle;
23571da177e4SLinus Torvalds 	target_id_t loop_id;
23581da177e4SLinus Torvalds 
235921038b09SBart Van Assche 	__le16	status;
236021038b09SBart Van Assche 	__le16	state_flags;
236121038b09SBart Van Assche 	__le16	status_flags;
23621da177e4SLinus Torvalds 
23631da177e4SLinus Torvalds 	uint32_t sys_define2[2];
23641da177e4SLinus Torvalds 
236521038b09SBart Van Assche 	__le16	mb0;
236621038b09SBart Van Assche 	__le16	mb1;
236721038b09SBart Van Assche 	__le16	mb2;
236821038b09SBart Van Assche 	__le16	mb3;
236921038b09SBart Van Assche 	__le16	mb6;
237021038b09SBart Van Assche 	__le16	mb7;
237121038b09SBart Van Assche 	__le16	mb9;
237221038b09SBart Van Assche 	__le16	mb10;
23731da177e4SLinus Torvalds 	uint32_t reserved_2[2];
23741da177e4SLinus Torvalds 	uint8_t node_name[WWN_SIZE];
23751da177e4SLinus Torvalds 	uint8_t port_name[WWN_SIZE];
23761da177e4SLinus Torvalds };
23771da177e4SLinus Torvalds 
23785d964837SQuinn Tran #ifndef IMMED_NOTIFY_TYPE
23795d964837SQuinn Tran #define IMMED_NOTIFY_TYPE 0x0D		/* Immediate notify entry. */
23805d964837SQuinn Tran /*
23815d964837SQuinn Tran  * ISP queue -	immediate notify entry structure definition.
23825d964837SQuinn Tran  *		This is sent by the ISP to the Target driver.
23835d964837SQuinn Tran  *		This IOCB would have report of events sent by the
23845d964837SQuinn Tran  *		initiator, that needs to be handled by the target
23855d964837SQuinn Tran  *		driver immediately.
23865d964837SQuinn Tran  */
23875d964837SQuinn Tran struct imm_ntfy_from_isp {
23885d964837SQuinn Tran 	uint8_t	 entry_type;		    /* Entry type. */
23895d964837SQuinn Tran 	uint8_t	 entry_count;		    /* Entry count. */
23905d964837SQuinn Tran 	uint8_t	 sys_define;		    /* System defined. */
23915d964837SQuinn Tran 	uint8_t	 entry_status;		    /* Entry Status. */
23925d964837SQuinn Tran 	union {
23935d964837SQuinn Tran 		struct {
239421038b09SBart Van Assche 			__le32	sys_define_2; /* System defined. */
23955d964837SQuinn Tran 			target_id_t target;
239621038b09SBart Van Assche 			__le16	lun;
23975d964837SQuinn Tran 			uint8_t  target_id;
23985d964837SQuinn Tran 			uint8_t  reserved_1;
239921038b09SBart Van Assche 			__le16	status_modifier;
240021038b09SBart Van Assche 			__le16	status;
240121038b09SBart Van Assche 			__le16	task_flags;
240221038b09SBart Van Assche 			__le16	seq_id;
240321038b09SBart Van Assche 			__le16	srr_rx_id;
240421038b09SBart Van Assche 			__le32	srr_rel_offs;
240521038b09SBart Van Assche 			__le16	srr_ui;
24065d964837SQuinn Tran #define SRR_IU_DATA_IN	0x1
24075d964837SQuinn Tran #define SRR_IU_DATA_OUT	0x5
24085d964837SQuinn Tran #define SRR_IU_STATUS	0x7
240921038b09SBart Van Assche 			__le16	srr_ox_id;
24105d964837SQuinn Tran 			uint8_t reserved_2[28];
24115d964837SQuinn Tran 		} isp2x;
24125d964837SQuinn Tran 		struct {
24135d964837SQuinn Tran 			uint32_t reserved;
241421038b09SBart Van Assche 			__le16	nport_handle;
24155d964837SQuinn Tran 			uint16_t reserved_2;
241621038b09SBart Van Assche 			__le16	flags;
24179efea843SQuinn Tran #define NOTIFY24XX_FLAGS_FCSP		BIT_5
24185d964837SQuinn Tran #define NOTIFY24XX_FLAGS_GLOBAL_TPRLO   BIT_1
24195d964837SQuinn Tran #define NOTIFY24XX_FLAGS_PUREX_IOCB     BIT_0
242021038b09SBart Van Assche 			__le16	srr_rx_id;
242121038b09SBart Van Assche 			__le16	status;
24225d964837SQuinn Tran 			uint8_t  status_subcode;
24235d964837SQuinn Tran 			uint8_t  fw_handle;
242421038b09SBart Van Assche 			__le32	exchange_address;
242521038b09SBart Van Assche 			__le32	srr_rel_offs;
242621038b09SBart Van Assche 			__le16	srr_ui;
242721038b09SBart Van Assche 			__le16	srr_ox_id;
24285d964837SQuinn Tran 			union {
24295d964837SQuinn Tran 				struct {
24305d964837SQuinn Tran 					uint8_t node_name[8];
24315d964837SQuinn Tran 				} plogi; /* PLOGI/ADISC/PDISC */
24325d964837SQuinn Tran 				struct {
24335d964837SQuinn Tran 					/* PRLI word 3 bit 0-15 */
243421038b09SBart Van Assche 					__le16	wd3_lo;
24355d964837SQuinn Tran 					uint8_t resv0[6];
24365d964837SQuinn Tran 				} prli;
24375d964837SQuinn Tran 				struct {
24385d964837SQuinn Tran 					uint8_t port_id[3];
24395d964837SQuinn Tran 					uint8_t resv1;
244021038b09SBart Van Assche 					__le16	nport_handle;
24415d964837SQuinn Tran 					uint16_t resv2;
24425d964837SQuinn Tran 				} req_els;
24435d964837SQuinn Tran 			} u;
24445d964837SQuinn Tran 			uint8_t port_name[8];
24455d964837SQuinn Tran 			uint8_t resv3[3];
24465d964837SQuinn Tran 			uint8_t  vp_index;
24475d964837SQuinn Tran 			uint32_t reserved_5;
24485d964837SQuinn Tran 			uint8_t  port_id[3];
24495d964837SQuinn Tran 			uint8_t  reserved_6;
24505d964837SQuinn Tran 		} isp24;
24515d964837SQuinn Tran 	} u;
24525d964837SQuinn Tran 	uint16_t reserved_7;
245321038b09SBart Van Assche 	__le16	ox_id;
24545d964837SQuinn Tran } __packed;
24555d964837SQuinn Tran #endif
24565d964837SQuinn Tran 
24571da177e4SLinus Torvalds /*
24581da177e4SLinus Torvalds  * ISP request and response queue entry sizes
24591da177e4SLinus Torvalds  */
24601da177e4SLinus Torvalds #define RESPONSE_ENTRY_SIZE	(sizeof(response_t))
24611da177e4SLinus Torvalds #define REQUEST_ENTRY_SIZE	(sizeof(request_t))
24621da177e4SLinus Torvalds 
24631da177e4SLinus Torvalds 
24641da177e4SLinus Torvalds 
24651da177e4SLinus Torvalds /*
24661da177e4SLinus Torvalds  * Switch info gathering structure.
24671da177e4SLinus Torvalds  */
24681da177e4SLinus Torvalds typedef struct {
24691da177e4SLinus Torvalds 	port_id_t d_id;
24701da177e4SLinus Torvalds 	uint8_t node_name[WWN_SIZE];
24711da177e4SLinus Torvalds 	uint8_t port_name[WWN_SIZE];
2472d8b45213SAndrew Vasquez 	uint8_t fabric_port_name[WWN_SIZE];
2473d8b45213SAndrew Vasquez 	uint16_t fp_speed;
2474e8c72ba5SChad Dupuis 	uint8_t fc4_type;
247584ed362aSMichael Hernandez 	uint8_t fc4_features;
24761da177e4SLinus Torvalds } sw_info_t;
24771da177e4SLinus Torvalds 
2478e8c72ba5SChad Dupuis /* FCP-4 types */
2479e8c72ba5SChad Dupuis #define FC4_TYPE_FCP_SCSI	0x08
248033b28357SQuinn Tran #define FC4_TYPE_NVME		0x28
2481e8c72ba5SChad Dupuis #define FC4_TYPE_OTHER		0x0
2482e8c72ba5SChad Dupuis #define FC4_TYPE_UNKNOWN	0xff
2483e8c72ba5SChad Dupuis 
2484726b8548SQuinn Tran /* mailbox command 4G & above */
2485726b8548SQuinn Tran struct mbx_24xx_entry {
2486726b8548SQuinn Tran 	uint8_t		entry_type;
2487726b8548SQuinn Tran 	uint8_t		entry_count;
2488726b8548SQuinn Tran 	uint8_t		sys_define1;
2489726b8548SQuinn Tran 	uint8_t		entry_status;
2490726b8548SQuinn Tran 	uint32_t	handle;
2491726b8548SQuinn Tran 	uint16_t	mb[28];
2492726b8548SQuinn Tran };
2493726b8548SQuinn Tran 
2494726b8548SQuinn Tran #define IOCB_SIZE 64
2495726b8548SQuinn Tran 
24961da177e4SLinus Torvalds /*
24971da177e4SLinus Torvalds  * Fibre channel port type.
24981da177e4SLinus Torvalds  */
24991da177e4SLinus Torvalds typedef enum {
25001da177e4SLinus Torvalds 	FCT_UNKNOWN,
250101c97f2dSQuinn Tran 	FCT_BROADCAST = 0x01,
250201c97f2dSQuinn Tran 	FCT_INITIATOR = 0x02,
250301c97f2dSQuinn Tran 	FCT_TARGET    = 0x04,
2504a6a6d058SHannes Reinecke 	FCT_NVME_INITIATOR = 0x10,
2505a6a6d058SHannes Reinecke 	FCT_NVME_TARGET = 0x20,
2506a6a6d058SHannes Reinecke 	FCT_NVME_DISCOVERY = 0x40,
2507a6a6d058SHannes Reinecke 	FCT_NVME = 0xf0,
25081da177e4SLinus Torvalds } fc_port_type_t;
25091da177e4SLinus Torvalds 
2510726b8548SQuinn Tran enum qla_sess_deletion {
2511726b8548SQuinn Tran 	QLA_SESS_DELETION_NONE		= 0,
2512726b8548SQuinn Tran 	QLA_SESS_DELETION_IN_PROGRESS,
2513726b8548SQuinn Tran 	QLA_SESS_DELETED,
2514726b8548SQuinn Tran };
2515726b8548SQuinn Tran 
25165d964837SQuinn Tran enum qlt_plogi_link_t {
25175d964837SQuinn Tran 	QLT_PLOGI_LINK_SAME_WWN,
25185d964837SQuinn Tran 	QLT_PLOGI_LINK_CONFLICT,
25195d964837SQuinn Tran 	QLT_PLOGI_LINK_MAX
25205d964837SQuinn Tran };
25215d964837SQuinn Tran 
25225d964837SQuinn Tran struct qlt_plogi_ack_t {
25235d964837SQuinn Tran 	struct list_head	list;
25245d964837SQuinn Tran 	struct imm_ntfy_from_isp iocb;
25255d964837SQuinn Tran 	port_id_t	id;
25265d964837SQuinn Tran 	int		ref_count;
2527726b8548SQuinn Tran 	void		*fcport;
2528726b8548SQuinn Tran };
2529726b8548SQuinn Tran 
2530726b8548SQuinn Tran struct ct_sns_desc {
2531726b8548SQuinn Tran 	struct ct_sns_pkt	*ct_sns;
2532726b8548SQuinn Tran 	dma_addr_t		ct_sns_dma;
2533726b8548SQuinn Tran };
2534726b8548SQuinn Tran 
2535726b8548SQuinn Tran enum discovery_state {
2536726b8548SQuinn Tran 	DSC_DELETED,
2537726b8548SQuinn Tran 	DSC_GNL,
2538726b8548SQuinn Tran 	DSC_LOGIN_PEND,
2539726b8548SQuinn Tran 	DSC_LOGIN_FAILED,
2540726b8548SQuinn Tran 	DSC_GPDB,
2541726b8548SQuinn Tran 	DSC_UPD_FCPORT,
2542726b8548SQuinn Tran 	DSC_LOGIN_COMPLETE,
2543f13515acSQuinn Tran 	DSC_ADISC,
2544726b8548SQuinn Tran 	DSC_DELETE_PEND,
25457ebb336eSQuinn Tran 	DSC_LOGIN_AUTH_PEND,
2546726b8548SQuinn Tran };
2547726b8548SQuinn Tran 
2548726b8548SQuinn Tran enum login_state {	/* FW control Target side */
2549726b8548SQuinn Tran 	DSC_LS_LLIOCB_SENT = 2,
2550726b8548SQuinn Tran 	DSC_LS_PLOGI_PEND,
2551726b8548SQuinn Tran 	DSC_LS_PLOGI_COMP,
2552726b8548SQuinn Tran 	DSC_LS_PRLI_PEND,
2553726b8548SQuinn Tran 	DSC_LS_PRLI_COMP,
2554726b8548SQuinn Tran 	DSC_LS_PORT_UNAVAIL,
2555726b8548SQuinn Tran 	DSC_LS_PRLO_PEND = 9,
2556726b8548SQuinn Tran 	DSC_LS_LOGO_PEND,
2557726b8548SQuinn Tran };
2558726b8548SQuinn Tran 
255941dc529aSQuinn Tran enum rscn_addr_format {
256041dc529aSQuinn Tran 	RSCN_PORT_ADDR,
256141dc529aSQuinn Tran 	RSCN_AREA_ADDR,
256241dc529aSQuinn Tran 	RSCN_DOM_ADDR,
256341dc529aSQuinn Tran 	RSCN_FAB_ADDR,
256441dc529aSQuinn Tran };
256541dc529aSQuinn Tran 
25661da177e4SLinus Torvalds /*
25671da177e4SLinus Torvalds  * Fibre channel port structure.
25681da177e4SLinus Torvalds  */
25691da177e4SLinus Torvalds typedef struct fc_port {
25701da177e4SLinus Torvalds 	struct list_head list;
25717b867cf7SAnirban Chakraborty 	struct scsi_qla_host *vha;
2572875386b9SManish Rangankar 	struct list_head unsol_ctx_head;
25731da177e4SLinus Torvalds 
25745d964837SQuinn Tran 	unsigned int conf_compl_supported:1;
25755d964837SQuinn Tran 	unsigned int deleted:2;
25761ae634ebSQuinn Tran 	unsigned int free_pending:1;
25775d964837SQuinn Tran 	unsigned int local:1;
25785d964837SQuinn Tran 	unsigned int logout_on_delete:1;
2579726b8548SQuinn Tran 	unsigned int logo_ack_needed:1;
25805d964837SQuinn Tran 	unsigned int keep_nport_handle:1;
25815d964837SQuinn Tran 	unsigned int send_els_logo:1;
2582726b8548SQuinn Tran 	unsigned int login_pause:1;
2583726b8548SQuinn Tran 	unsigned int login_succ:1;
2584c0c462c8SDuane Grigsby 	unsigned int query:1;
2585a4239945SQuinn Tran 	unsigned int id_changed:1;
2586cb873ba4SQuinn Tran 	unsigned int scan_needed:1;
25877f2a398dSQuinn Tran 	unsigned int n2n_flag:1;
258886196a8fSQuinn Tran 	unsigned int explicit_logout:1;
25898aaac2d7SQuinn Tran 	unsigned int prli_pend_timer:1;
2590f8844457SQuinn Tran 	unsigned int do_prli_nvme:1;
2591f8844457SQuinn Tran 
259249db4d4eSQuinn Tran 	uint8_t nvme_flag;
259349db4d4eSQuinn Tran 	uint8_t node_name[WWN_SIZE];
259449db4d4eSQuinn Tran 	uint8_t port_name[WWN_SIZE];
259549db4d4eSQuinn Tran 	port_id_t d_id;
259649db4d4eSQuinn Tran 	uint16_t loop_id;
259749db4d4eSQuinn Tran 	uint16_t old_loop_id;
25985d964837SQuinn Tran 
25995621b0ddShimanshu.madhani@cavium.com 	struct completion nvme_del_done;
2600a5d42f4cSDuane Grigsby 	uint32_t nvme_prli_service_param;
2601cf3c54fbSSaurav Kashyap #define NVME_PRLI_SP_PI_CTRL	BIT_9
2602cf3c54fbSSaurav Kashyap #define NVME_PRLI_SP_SLER	BIT_8
2603a5d42f4cSDuane Grigsby #define NVME_PRLI_SP_CONF       BIT_7
2604a5d42f4cSDuane Grigsby #define NVME_PRLI_SP_INITIATOR  BIT_5
2605a5d42f4cSDuane Grigsby #define NVME_PRLI_SP_TARGET     BIT_4
2606a5d42f4cSDuane Grigsby #define NVME_PRLI_SP_DISCOVERY  BIT_3
260703aaa89fSDarren Trapp #define NVME_PRLI_SP_FIRST_BURST	BIT_0
260849db4d4eSQuinn Tran 
260903aaa89fSDarren Trapp 	uint32_t nvme_first_burst_size;
2610a5d42f4cSDuane Grigsby #define NVME_FLAG_REGISTERED 4
26119dd9686bSDarren Trapp #define NVME_FLAG_DELETING 2
2612870fe24fSDarren Trapp #define NVME_FLAG_RESETTING 1
2613a5d42f4cSDuane Grigsby 
2614726b8548SQuinn Tran 	struct fc_port *conflict;
26155d964837SQuinn Tran 	unsigned char logout_completed;
26165d964837SQuinn Tran 	int generation;
26175d964837SQuinn Tran 
26185d964837SQuinn Tran 	struct se_session *se_sess;
2619605e7402SMike Christie 	struct list_head sess_cmd_list;
2620605e7402SMike Christie 	spinlock_t sess_cmd_lock;
26215d964837SQuinn Tran 	struct kref sess_kref;
26225d964837SQuinn Tran 	struct qla_tgt *tgt;
26235d964837SQuinn Tran 	unsigned long expires;
26245d964837SQuinn Tran 	struct list_head del_list_entry;
26255d964837SQuinn Tran 	struct work_struct free_work;
2626cd4ed6b4SQuinn Tran 	struct work_struct reg_work;
2627cd4ed6b4SQuinn Tran 	uint64_t jiffies_at_registration;
26288aaac2d7SQuinn Tran 	unsigned long prli_expired;
26295d964837SQuinn Tran 	struct qlt_plogi_ack_t *plogi_link[QLT_PLOGI_LINK_MAX];
26305d964837SQuinn Tran 
26318ae6d9c7SGiridhar Malavali 	uint16_t tgt_id;
26328ae6d9c7SGiridhar Malavali 	uint16_t old_tgt_id;
2633cd4ed6b4SQuinn Tran 	uint16_t sec_since_registration;
26348ae6d9c7SGiridhar Malavali 
263509ff701aSSarang Radke 	uint8_t fcp_prio;
263609ff701aSSarang Radke 
2637d8b45213SAndrew Vasquez 	uint8_t fabric_port_name[WWN_SIZE];
2638d8b45213SAndrew Vasquez 	uint16_t fp_speed;
2639d8b45213SAndrew Vasquez 
26401da177e4SLinus Torvalds 	fc_port_type_t port_type;
26411da177e4SLinus Torvalds 
26421da177e4SLinus Torvalds 	atomic_t state;
26431da177e4SLinus Torvalds 	uint32_t flags;
26441da177e4SLinus Torvalds 
26451da177e4SLinus Torvalds 	int login_retry;
26461da177e4SLinus Torvalds 
2647efd1bd12SQuinn Tran 	struct fc_rport *rport;
2648ad3e0edaSAndrew Vasquez 	u32 supported_classes;
2649df7baa50SAndrew Vasquez 
2650e8c72ba5SChad Dupuis 	uint8_t fc4_type;
265184ed362aSMichael Hernandez 	uint8_t fc4_features;
2652b3b02e6eSArun Easi 	uint8_t scan_state;
26538ae6d9c7SGiridhar Malavali 
26548ae6d9c7SGiridhar Malavali 	unsigned long last_queue_full;
26558ae6d9c7SGiridhar Malavali 	unsigned long last_ramp_up;
26568ae6d9c7SGiridhar Malavali 
26578ae6d9c7SGiridhar Malavali 	uint16_t port_id;
2658e05fe292SChad Dupuis 
2659a5d42f4cSDuane Grigsby 	struct nvme_fc_remote_port *nvme_remote_port;
2660a5d42f4cSDuane Grigsby 
2661e05fe292SChad Dupuis 	unsigned long retry_delay_timestamp;
2662a6ca8878SAlexei Potashnik 	struct qla_tgt_sess *tgt_session;
2663726b8548SQuinn Tran 	struct ct_sns_desc ct_desc;
2664726b8548SQuinn Tran 	enum discovery_state disc_state;
266527258a57SShyam Sundar 	atomic_t shadow_disc_state;
2666cd4ed6b4SQuinn Tran 	enum discovery_state next_disc_state;
2667726b8548SQuinn Tran 	enum login_state fw_login_state;
26688777e431SQuinn Tran 	unsigned long dm_login_expire;
26695b33469aSQuinn Tran 	unsigned long plogi_nack_done_deadline;
26705b33469aSQuinn Tran 
2671726b8548SQuinn Tran 	u32 login_gen, last_login_gen;
2672726b8548SQuinn Tran 	u32 rscn_gen, last_rscn_gen;
2673726b8548SQuinn Tran 	u32 chip_reset;
2674726b8548SQuinn Tran 	struct list_head gnl_entry;
2675726b8548SQuinn Tran 	struct work_struct del_work;
2676726b8548SQuinn Tran 	u8 iocb[IOCB_SIZE];
2677c0c462c8SDuane Grigsby 	u8 current_login_state;
2678c0c462c8SDuane Grigsby 	u8 last_login_state;
26798777e431SQuinn Tran 	u16 n2n_link_reset_cnt;
26808777e431SQuinn Tran 	u16 n2n_chip_reset;
26811e98fb0fSArun Easi 
26821e98fb0fSArun Easi 	struct dentry *dfs_rport_dir;
2683dbf1f53cSSaurav Kashyap 
2684dbf1f53cSSaurav Kashyap 	u64 tgt_short_link_down_cnt;
2685dbf1f53cSSaurav Kashyap 	u64 tgt_link_down_time;
2686dbf1f53cSSaurav Kashyap 	u64 dev_loss_tmo;
26877ebb336eSQuinn Tran 	/*
26887ebb336eSQuinn Tran 	 * EDIF parameters for encryption.
26897ebb336eSQuinn Tran 	 */
26907ebb336eSQuinn Tran 	struct {
26917ebb336eSQuinn Tran 		uint32_t	enable:1;	/* device is edif enabled/req'd */
26927ebb336eSQuinn Tran 		uint32_t	app_stop:2;
2693dd30706eSQuinn Tran 		uint32_t	aes_gmac:1;
26947ebb336eSQuinn Tran 		uint32_t	app_sess_online:1;
2695dd30706eSQuinn Tran 		uint32_t	tx_sa_set:1;
2696dd30706eSQuinn Tran 		uint32_t	rx_sa_set:1;
2697dd30706eSQuinn Tran 		uint32_t	tx_sa_pending:1;
2698dd30706eSQuinn Tran 		uint32_t	rx_sa_pending:1;
26997ebb336eSQuinn Tran 		uint32_t	tx_rekey_cnt;
27007ebb336eSQuinn Tran 		uint32_t	rx_rekey_cnt;
27017ebb336eSQuinn Tran 		uint64_t	tx_bytes;
27027ebb336eSQuinn Tran 		uint64_t	rx_bytes;
2703df648afaSQuinn Tran 		uint8_t		sess_down_acked;
27047878f22aSQuinn Tran 		uint8_t		auth_state;
27054de067e5SQuinn Tran 		uint16_t	authok:1;
27067878f22aSQuinn Tran 		uint16_t	rekey_cnt;
2707dd30706eSQuinn Tran 		struct list_head edif_indx_list;
2708dd30706eSQuinn Tran 		spinlock_t  indx_list_lock;
2709dd30706eSQuinn Tran 
2710dd30706eSQuinn Tran 		struct list_head tx_sa_list;
2711dd30706eSQuinn Tran 		struct list_head rx_sa_list;
2712dd30706eSQuinn Tran 		spinlock_t	sa_list_lock;
27137ebb336eSQuinn Tran 	} edif;
27141da177e4SLinus Torvalds } fc_port_t;
27151da177e4SLinus Torvalds 
2716a10c8803SMartin Wilck enum {
2717a10c8803SMartin Wilck 	FC4_PRIORITY_NVME = 1,
2718a10c8803SMartin Wilck 	FC4_PRIORITY_FCP  = 2,
2719a10c8803SMartin Wilck };
272084ed362aSMichael Hernandez 
2721726b8548SQuinn Tran #define QLA_FCPORT_SCAN		1
2722726b8548SQuinn Tran #define QLA_FCPORT_FOUND	2
2723726b8548SQuinn Tran 
2724726b8548SQuinn Tran struct event_arg {
2725726b8548SQuinn Tran 	fc_port_t		*fcport;
2726726b8548SQuinn Tran 	srb_t			*sp;
2727726b8548SQuinn Tran 	port_id_t		id;
2728726b8548SQuinn Tran 	u16			data[2], rc;
2729726b8548SQuinn Tran 	u8			port_name[WWN_SIZE];
2730726b8548SQuinn Tran 	u32			iop[2];
2731726b8548SQuinn Tran };
2732726b8548SQuinn Tran 
27338ae6d9c7SGiridhar Malavali #include "qla_mr.h"
27348ae6d9c7SGiridhar Malavali 
27351da177e4SLinus Torvalds /*
27361da177e4SLinus Torvalds  * Fibre channel port/lun states.
27371da177e4SLinus Torvalds  */
27386e0e85d3SGleb Chesnokov enum {
27396e0e85d3SGleb Chesnokov 	FCS_UNKNOWN,
27406e0e85d3SGleb Chesnokov 	FCS_UNCONFIGURED,
27416e0e85d3SGleb Chesnokov 	FCS_DEVICE_DEAD,
27426e0e85d3SGleb Chesnokov 	FCS_DEVICE_LOST,
27436e0e85d3SGleb Chesnokov 	FCS_ONLINE,
27446e0e85d3SGleb Chesnokov };
27451da177e4SLinus Torvalds 
2746c4dc7cd3SBart Van Assche extern const char *const port_state_str[5];
2747ec426e10SChad Dupuis 
274827258a57SShyam Sundar static const char *const port_dstate_str[] = {
27496e0e85d3SGleb Chesnokov 	[DSC_DELETED]		= "DELETED",
27506e0e85d3SGleb Chesnokov 	[DSC_GNL]		= "GNL",
27516e0e85d3SGleb Chesnokov 	[DSC_LOGIN_PEND]	= "LOGIN_PEND",
27526e0e85d3SGleb Chesnokov 	[DSC_LOGIN_FAILED]	= "LOGIN_FAILED",
27536e0e85d3SGleb Chesnokov 	[DSC_GPDB]		= "GPDB",
27546e0e85d3SGleb Chesnokov 	[DSC_UPD_FCPORT]	= "UPD_FCPORT",
27556e0e85d3SGleb Chesnokov 	[DSC_LOGIN_COMPLETE]	= "LOGIN_COMPLETE",
27566e0e85d3SGleb Chesnokov 	[DSC_ADISC]		= "ADISC",
27576e0e85d3SGleb Chesnokov 	[DSC_DELETE_PEND]	= "DELETE_PEND",
27586e0e85d3SGleb Chesnokov 	[DSC_LOGIN_AUTH_PEND]	= "LOGIN_AUTH_PEND",
275927258a57SShyam Sundar };
276027258a57SShyam Sundar 
27611da177e4SLinus Torvalds /*
27621da177e4SLinus Torvalds  * FC port flags.
27631da177e4SLinus Torvalds  */
27641da177e4SLinus Torvalds #define FCF_FABRIC_DEVICE	BIT_0
27651da177e4SLinus Torvalds #define FCF_LOGIN_NEEDED	BIT_1
2766f08b7251SAndrew Vasquez #define FCF_FCP2_DEVICE		BIT_2
27675ff1d584SAndrew Vasquez #define FCF_ASYNC_SENT		BIT_3
27682d70c103SNicholas Bellinger #define FCF_CONF_COMP_SUPPORTED BIT_4
27696d674927SQuinn Tran #define FCF_ASYNC_ACTIVE	BIT_5
27707ebb336eSQuinn Tran #define FCF_FCSP_DEVICE		BIT_6
2771dd30706eSQuinn Tran #define FCF_EDIF_DELETE		BIT_7
27721da177e4SLinus Torvalds 
27731da177e4SLinus Torvalds /* No loop ID flag. */
27741da177e4SLinus Torvalds #define FC_NO_LOOP_ID		0x1000
27751da177e4SLinus Torvalds 
27761da177e4SLinus Torvalds /*
27771da177e4SLinus Torvalds  * FC-CT interface
27781da177e4SLinus Torvalds  *
27791da177e4SLinus Torvalds  * NOTE: All structures are big-endian in form.
27801da177e4SLinus Torvalds  */
27811da177e4SLinus Torvalds 
27821da177e4SLinus Torvalds #define CT_REJECT_RESPONSE	0x8001
27831da177e4SLinus Torvalds #define CT_ACCEPT_RESPONSE	0x8002
27844346b149SAndrew Vasquez #define CT_REASON_INVALID_COMMAND_CODE		0x01
2785cca5335cSAndrew Vasquez #define CT_REASON_CANNOT_PERFORM		0x09
27863fe7cfb9SAndrew Vasquez #define CT_REASON_COMMAND_UNSUPPORTED		0x0b
2787cca5335cSAndrew Vasquez #define CT_EXPL_ALREADY_REGISTERED		0x10
2788df57cabaSHimanshu Madhani #define CT_EXPL_HBA_ATTR_NOT_REGISTERED		0x11
2789df57cabaSHimanshu Madhani #define CT_EXPL_MULTIPLE_HBA_ATTR		0x12
2790df57cabaSHimanshu Madhani #define CT_EXPL_INVALID_HBA_BLOCK_LENGTH	0x13
2791df57cabaSHimanshu Madhani #define CT_EXPL_MISSING_REQ_HBA_ATTR		0x14
2792df57cabaSHimanshu Madhani #define CT_EXPL_PORT_NOT_REGISTERED_		0x15
2793df57cabaSHimanshu Madhani #define CT_EXPL_MISSING_HBA_ID_PORT_LIST	0x16
2794df57cabaSHimanshu Madhani #define CT_EXPL_HBA_NOT_REGISTERED		0x17
2795df57cabaSHimanshu Madhani #define CT_EXPL_PORT_ATTR_NOT_REGISTERED	0x20
2796df57cabaSHimanshu Madhani #define CT_EXPL_PORT_NOT_REGISTERED		0x21
2797df57cabaSHimanshu Madhani #define CT_EXPL_MULTIPLE_PORT_ATTR		0x22
2798df57cabaSHimanshu Madhani #define CT_EXPL_INVALID_PORT_BLOCK_LENGTH	0x23
27991da177e4SLinus Torvalds 
28001da177e4SLinus Torvalds #define NS_N_PORT_TYPE	0x01
28011da177e4SLinus Torvalds #define NS_NL_PORT_TYPE	0x02
28021da177e4SLinus Torvalds #define NS_NX_PORT_TYPE	0x7F
28031da177e4SLinus Torvalds 
28041da177e4SLinus Torvalds #define	GA_NXT_CMD	0x100
28051da177e4SLinus Torvalds #define	GA_NXT_REQ_SIZE	(16 + 4)
28061da177e4SLinus Torvalds #define	GA_NXT_RSP_SIZE	(16 + 620)
28071da177e4SLinus Torvalds 
2808a4239945SQuinn Tran #define	GPN_FT_CMD	0x172
2809a4239945SQuinn Tran #define	GPN_FT_REQ_SIZE	(16 + 4)
2810a4239945SQuinn Tran #define	GNN_FT_CMD	0x173
2811a4239945SQuinn Tran #define	GNN_FT_REQ_SIZE	(16 + 4)
2812a4239945SQuinn Tran 
28131da177e4SLinus Torvalds #define	GID_PT_CMD	0x1A1
28141da177e4SLinus Torvalds #define	GID_PT_REQ_SIZE	(16 + 4)
28151da177e4SLinus Torvalds 
28161da177e4SLinus Torvalds #define	GPN_ID_CMD	0x112
28171da177e4SLinus Torvalds #define	GPN_ID_REQ_SIZE	(16 + 4)
28181da177e4SLinus Torvalds #define	GPN_ID_RSP_SIZE	(16 + 8)
28191da177e4SLinus Torvalds 
28201da177e4SLinus Torvalds #define	GNN_ID_CMD	0x113
28211da177e4SLinus Torvalds #define	GNN_ID_REQ_SIZE	(16 + 4)
28221da177e4SLinus Torvalds #define	GNN_ID_RSP_SIZE	(16 + 8)
28231da177e4SLinus Torvalds 
28241da177e4SLinus Torvalds #define	GFT_ID_CMD	0x117
28251da177e4SLinus Torvalds #define	GFT_ID_REQ_SIZE	(16 + 4)
28261da177e4SLinus Torvalds #define	GFT_ID_RSP_SIZE	(16 + 32)
28271da177e4SLinus Torvalds 
2828726b8548SQuinn Tran #define GID_PN_CMD 0x121
2829726b8548SQuinn Tran #define GID_PN_REQ_SIZE (16 + 8)
2830726b8548SQuinn Tran #define GID_PN_RSP_SIZE (16 + 4)
2831726b8548SQuinn Tran 
28321da177e4SLinus Torvalds #define	RFT_ID_CMD	0x217
28331da177e4SLinus Torvalds #define	RFT_ID_REQ_SIZE	(16 + 4 + 32)
28341da177e4SLinus Torvalds #define	RFT_ID_RSP_SIZE	16
28351da177e4SLinus Torvalds 
28361da177e4SLinus Torvalds #define	RFF_ID_CMD	0x21F
28371da177e4SLinus Torvalds #define	RFF_ID_REQ_SIZE	(16 + 4 + 2 + 1 + 1)
28381da177e4SLinus Torvalds #define	RFF_ID_RSP_SIZE	16
28391da177e4SLinus Torvalds 
28401da177e4SLinus Torvalds #define	RNN_ID_CMD	0x213
28411da177e4SLinus Torvalds #define	RNN_ID_REQ_SIZE	(16 + 4 + 8)
28421da177e4SLinus Torvalds #define	RNN_ID_RSP_SIZE	16
28431da177e4SLinus Torvalds 
28441da177e4SLinus Torvalds #define	RSNN_NN_CMD	 0x239
28451da177e4SLinus Torvalds #define	RSNN_NN_REQ_SIZE (16 + 8 + 1 + 255)
28461da177e4SLinus Torvalds #define	RSNN_NN_RSP_SIZE 16
28471da177e4SLinus Torvalds 
2848d8b45213SAndrew Vasquez #define	GFPN_ID_CMD	0x11C
2849d8b45213SAndrew Vasquez #define	GFPN_ID_REQ_SIZE (16 + 4)
2850d8b45213SAndrew Vasquez #define	GFPN_ID_RSP_SIZE (16 + 8)
2851d8b45213SAndrew Vasquez 
2852d8b45213SAndrew Vasquez #define	GPSC_CMD	0x127
2853d8b45213SAndrew Vasquez #define	GPSC_REQ_SIZE	(16 + 8)
2854d8b45213SAndrew Vasquez #define	GPSC_RSP_SIZE	(16 + 2 + 2)
2855d8b45213SAndrew Vasquez 
2856e8c72ba5SChad Dupuis #define GFF_ID_CMD	0x011F
2857e8c72ba5SChad Dupuis #define GFF_ID_REQ_SIZE	(16 + 4)
2858e8c72ba5SChad Dupuis #define GFF_ID_RSP_SIZE (16 + 128)
2859d8b45213SAndrew Vasquez 
2860cca5335cSAndrew Vasquez /*
286152bfb089SJoe Carnuccio  * FDMI HBA attribute types.
2862cca5335cSAndrew Vasquez  */
2863137316baSArun Easi #define FDMI1_HBA_ATTR_COUNT			10
286452bfb089SJoe Carnuccio #define FDMI2_HBA_ATTR_COUNT			17
286552bfb089SJoe Carnuccio 
2866df57cabaSHimanshu Madhani #define FDMI_HBA_NODE_NAME			0x1
2867df57cabaSHimanshu Madhani #define FDMI_HBA_MANUFACTURER			0x2
2868df57cabaSHimanshu Madhani #define FDMI_HBA_SERIAL_NUMBER			0x3
2869df57cabaSHimanshu Madhani #define FDMI_HBA_MODEL				0x4
2870df57cabaSHimanshu Madhani #define FDMI_HBA_MODEL_DESCRIPTION		0x5
2871df57cabaSHimanshu Madhani #define FDMI_HBA_HARDWARE_VERSION		0x6
2872df57cabaSHimanshu Madhani #define FDMI_HBA_DRIVER_VERSION			0x7
2873df57cabaSHimanshu Madhani #define FDMI_HBA_OPTION_ROM_VERSION		0x8
2874df57cabaSHimanshu Madhani #define FDMI_HBA_FIRMWARE_VERSION		0x9
2875cca5335cSAndrew Vasquez #define FDMI_HBA_OS_NAME_AND_VERSION		0xa
2876cca5335cSAndrew Vasquez #define FDMI_HBA_MAXIMUM_CT_PAYLOAD_LENGTH	0xb
287752bfb089SJoe Carnuccio 
2878df57cabaSHimanshu Madhani #define FDMI_HBA_NODE_SYMBOLIC_NAME		0xc
287952bfb089SJoe Carnuccio #define FDMI_HBA_VENDOR_SPECIFIC_INFO		0xd
2880df57cabaSHimanshu Madhani #define FDMI_HBA_NUM_PORTS			0xe
2881df57cabaSHimanshu Madhani #define FDMI_HBA_FABRIC_NAME			0xf
2882df57cabaSHimanshu Madhani #define FDMI_HBA_BOOT_BIOS_NAME			0x10
288352bfb089SJoe Carnuccio #define FDMI_HBA_VENDOR_IDENTIFIER		0xe0
2884cca5335cSAndrew Vasquez 
2885cca5335cSAndrew Vasquez struct ct_fdmi_hba_attr {
288621038b09SBart Van Assche 	__be16	type;
288721038b09SBart Van Assche 	__be16	len;
2888cca5335cSAndrew Vasquez 	union {
2889cca5335cSAndrew Vasquez 		uint8_t node_name[WWN_SIZE];
2890df57cabaSHimanshu Madhani 		uint8_t manufacturer[64];
2891df57cabaSHimanshu Madhani 		uint8_t serial_num[32];
2892dd83cb2cSHimanshu Madhani 		uint8_t model[16+1];
2893cca5335cSAndrew Vasquez 		uint8_t model_desc[80];
2894df57cabaSHimanshu Madhani 		uint8_t hw_version[32];
2895cca5335cSAndrew Vasquez 		uint8_t driver_version[32];
2896cca5335cSAndrew Vasquez 		uint8_t orom_version[16];
2897df57cabaSHimanshu Madhani 		uint8_t fw_version[32];
2898cca5335cSAndrew Vasquez 		uint8_t os_version[128];
289921038b09SBart Van Assche 		__be32	 max_ct_len;
2900cca5335cSAndrew Vasquez 
2901df57cabaSHimanshu Madhani 		uint8_t sym_name[256];
290221038b09SBart Van Assche 		__be32	 vendor_specific_info;
290321038b09SBart Van Assche 		__be32	 num_ports;
2904df57cabaSHimanshu Madhani 		uint8_t fabric_name[WWN_SIZE];
2905df57cabaSHimanshu Madhani 		uint8_t bios_name[32];
2906577419f7SColin Ian King 		uint8_t vendor_identifier[8];
2907df57cabaSHimanshu Madhani 	} a;
2908df57cabaSHimanshu Madhani };
2909df57cabaSHimanshu Madhani 
291052bfb089SJoe Carnuccio struct ct_fdmi1_hba_attributes {
291121038b09SBart Van Assche 	__be32	count;
291252bfb089SJoe Carnuccio 	struct ct_fdmi_hba_attr entry[FDMI1_HBA_ATTR_COUNT];
291352bfb089SJoe Carnuccio };
291452bfb089SJoe Carnuccio 
291552bfb089SJoe Carnuccio struct ct_fdmi2_hba_attributes {
291621038b09SBart Van Assche 	__be32	count;
291752bfb089SJoe Carnuccio 	struct ct_fdmi_hba_attr entry[FDMI2_HBA_ATTR_COUNT];
2918df57cabaSHimanshu Madhani };
2919df57cabaSHimanshu Madhani 
2920cca5335cSAndrew Vasquez /*
292152bfb089SJoe Carnuccio  * FDMI Port attribute types.
2922cca5335cSAndrew Vasquez  */
292352bfb089SJoe Carnuccio #define FDMI1_PORT_ATTR_COUNT		6
292452bfb089SJoe Carnuccio #define FDMI2_PORT_ATTR_COUNT		16
292552bfb089SJoe Carnuccio #define FDMI2_SMARTSAN_PORT_ATTR_COUNT	23
292652bfb089SJoe Carnuccio 
2927df57cabaSHimanshu Madhani #define FDMI_PORT_FC4_TYPES		0x1
2928df57cabaSHimanshu Madhani #define FDMI_PORT_SUPPORT_SPEED		0x2
2929df57cabaSHimanshu Madhani #define FDMI_PORT_CURRENT_SPEED		0x3
2930df57cabaSHimanshu Madhani #define FDMI_PORT_MAX_FRAME_SIZE	0x4
2931df57cabaSHimanshu Madhani #define FDMI_PORT_OS_DEVICE_NAME	0x5
2932df57cabaSHimanshu Madhani #define FDMI_PORT_HOST_NAME		0x6
293352bfb089SJoe Carnuccio 
2934df57cabaSHimanshu Madhani #define FDMI_PORT_NODE_NAME		0x7
2935df57cabaSHimanshu Madhani #define FDMI_PORT_NAME			0x8
2936df57cabaSHimanshu Madhani #define FDMI_PORT_SYM_NAME		0x9
2937df57cabaSHimanshu Madhani #define FDMI_PORT_TYPE			0xa
2938df57cabaSHimanshu Madhani #define FDMI_PORT_SUPP_COS		0xb
2939df57cabaSHimanshu Madhani #define FDMI_PORT_FABRIC_NAME		0xc
2940df57cabaSHimanshu Madhani #define FDMI_PORT_FC4_TYPE		0xd
2941df57cabaSHimanshu Madhani #define FDMI_PORT_STATE			0x101
2942df57cabaSHimanshu Madhani #define FDMI_PORT_COUNT			0x102
294352bfb089SJoe Carnuccio #define FDMI_PORT_IDENTIFIER		0x103
294452bfb089SJoe Carnuccio 
294552bfb089SJoe Carnuccio #define FDMI_SMARTSAN_SERVICE		0xF100
294652bfb089SJoe Carnuccio #define FDMI_SMARTSAN_GUID		0xF101
294752bfb089SJoe Carnuccio #define FDMI_SMARTSAN_VERSION		0xF102
294852bfb089SJoe Carnuccio #define FDMI_SMARTSAN_PROD_NAME		0xF103
294952bfb089SJoe Carnuccio #define FDMI_SMARTSAN_PORT_INFO		0xF104
295052bfb089SJoe Carnuccio #define FDMI_SMARTSAN_QOS_SUPPORT	0xF105
295152bfb089SJoe Carnuccio #define FDMI_SMARTSAN_SECURITY_SUPPORT	0xF106
2952cca5335cSAndrew Vasquez 
29535881569bSAndrew Vasquez #define FDMI_PORT_SPEED_1GB		0x1
29545881569bSAndrew Vasquez #define FDMI_PORT_SPEED_2GB		0x2
29555881569bSAndrew Vasquez #define FDMI_PORT_SPEED_10GB		0x4
29565881569bSAndrew Vasquez #define FDMI_PORT_SPEED_4GB		0x8
29575881569bSAndrew Vasquez #define FDMI_PORT_SPEED_8GB		0x10
29585881569bSAndrew Vasquez #define FDMI_PORT_SPEED_16GB		0x20
2959f73cb695SChad Dupuis #define FDMI_PORT_SPEED_32GB		0x40
29601cfbbacbSBikash Hazarika #define FDMI_PORT_SPEED_20GB		0x80
29611cfbbacbSBikash Hazarika #define FDMI_PORT_SPEED_40GB		0x100
29621cfbbacbSBikash Hazarika #define FDMI_PORT_SPEED_128GB		0x200
29631cfbbacbSBikash Hazarika #define FDMI_PORT_SPEED_64GB		0x400
29641cfbbacbSBikash Hazarika #define FDMI_PORT_SPEED_256GB		0x800
29655881569bSAndrew Vasquez #define FDMI_PORT_SPEED_UNKNOWN		0x8000
29665881569bSAndrew Vasquez 
2967df57cabaSHimanshu Madhani #define FC_CLASS_2	0x04
2968df57cabaSHimanshu Madhani #define FC_CLASS_3	0x08
2969df57cabaSHimanshu Madhani #define FC_CLASS_2_3	0x0C
2970df57cabaSHimanshu Madhani 
2971cca5335cSAndrew Vasquez struct ct_fdmi_port_attr {
297221038b09SBart Van Assche 	__be16	type;
297321038b09SBart Van Assche 	__be16	len;
2974cca5335cSAndrew Vasquez 	union {
2975cca5335cSAndrew Vasquez 		uint8_t fc4_types[32];
297621038b09SBart Van Assche 		__be32	sup_speed;
297721038b09SBart Van Assche 		__be32	cur_speed;
297821038b09SBart Van Assche 		__be32	max_frame_size;
2979cca5335cSAndrew Vasquez 		uint8_t os_dev_name[32];
2980dd83cb2cSHimanshu Madhani 		uint8_t host_name[256];
298152bfb089SJoe Carnuccio 
298252bfb089SJoe Carnuccio 		uint8_t node_name[WWN_SIZE];
298352bfb089SJoe Carnuccio 		uint8_t port_name[WWN_SIZE];
298452bfb089SJoe Carnuccio 		uint8_t port_sym_name[128];
298521038b09SBart Van Assche 		__be32	port_type;
298621038b09SBart Van Assche 		__be32	port_supported_cos;
298752bfb089SJoe Carnuccio 		uint8_t fabric_name[WWN_SIZE];
298852bfb089SJoe Carnuccio 		uint8_t port_fc4_type[32];
298921038b09SBart Van Assche 		__be32	 port_state;
299021038b09SBart Van Assche 		__be32	 num_ports;
299121038b09SBart Van Assche 		__be32	 port_id;
299252bfb089SJoe Carnuccio 
299352bfb089SJoe Carnuccio 		uint8_t smartsan_service[24];
299452bfb089SJoe Carnuccio 		uint8_t smartsan_guid[16];
299552bfb089SJoe Carnuccio 		uint8_t smartsan_version[24];
299652bfb089SJoe Carnuccio 		uint8_t smartsan_prod_name[16];
299721038b09SBart Van Assche 		__be32	 smartsan_port_info;
299821038b09SBart Van Assche 		__be32	 smartsan_qos_support;
299921038b09SBart Van Assche 		__be32	 smartsan_security_support;
3000cca5335cSAndrew Vasquez 	} a;
3001cca5335cSAndrew Vasquez };
3002cca5335cSAndrew Vasquez 
300352bfb089SJoe Carnuccio struct ct_fdmi1_port_attributes {
300421038b09SBart Van Assche 	__be32	 count;
300552bfb089SJoe Carnuccio 	struct ct_fdmi_port_attr entry[FDMI1_PORT_ATTR_COUNT];
3006cca5335cSAndrew Vasquez };
3007cca5335cSAndrew Vasquez 
300852bfb089SJoe Carnuccio struct ct_fdmi2_port_attributes {
300921038b09SBart Van Assche 	__be32	count;
301052bfb089SJoe Carnuccio 	struct ct_fdmi_port_attr entry[FDMI2_PORT_ATTR_COUNT];
301152bfb089SJoe Carnuccio };
301252bfb089SJoe Carnuccio 
301352bfb089SJoe Carnuccio #define FDMI_ATTR_TYPELEN(obj) \
301452bfb089SJoe Carnuccio 	(sizeof((obj)->type) + sizeof((obj)->len))
301552bfb089SJoe Carnuccio 
301652bfb089SJoe Carnuccio #define FDMI_ATTR_ALIGNMENT(len) \
301752bfb089SJoe Carnuccio 	(4 - ((len) & 3))
301852bfb089SJoe Carnuccio 
301952bfb089SJoe Carnuccio /* FDMI register call options */
302052bfb089SJoe Carnuccio #define CALLOPT_FDMI1		0
302152bfb089SJoe Carnuccio #define CALLOPT_FDMI2		1
302252bfb089SJoe Carnuccio #define CALLOPT_FDMI2_SMARTSAN	2
302352bfb089SJoe Carnuccio 
3024cca5335cSAndrew Vasquez /* FDMI definitions. */
3025cca5335cSAndrew Vasquez #define GRHL_CMD	0x100
3026cca5335cSAndrew Vasquez #define GHAT_CMD	0x101
3027cca5335cSAndrew Vasquez #define GRPL_CMD	0x102
3028cca5335cSAndrew Vasquez #define GPAT_CMD	0x110
3029cca5335cSAndrew Vasquez 
3030cca5335cSAndrew Vasquez #define RHBA_CMD	0x200
3031cca5335cSAndrew Vasquez #define RHBA_RSP_SIZE	16
3032cca5335cSAndrew Vasquez 
3033cca5335cSAndrew Vasquez #define RHAT_CMD	0x201
303452bfb089SJoe Carnuccio 
3035cca5335cSAndrew Vasquez #define RPRT_CMD	0x210
303652bfb089SJoe Carnuccio #define RPRT_RSP_SIZE	24
3037cca5335cSAndrew Vasquez 
3038cca5335cSAndrew Vasquez #define RPA_CMD		0x211
3039cca5335cSAndrew Vasquez #define RPA_RSP_SIZE	16
304052bfb089SJoe Carnuccio #define SMARTSAN_RPA_RSP_SIZE	24
3041cca5335cSAndrew Vasquez 
3042cca5335cSAndrew Vasquez #define DHBA_CMD	0x300
3043cca5335cSAndrew Vasquez #define DHBA_REQ_SIZE	(16 + 8)
3044cca5335cSAndrew Vasquez #define DHBA_RSP_SIZE	16
3045cca5335cSAndrew Vasquez 
3046cca5335cSAndrew Vasquez #define DHAT_CMD	0x301
3047cca5335cSAndrew Vasquez #define DPRT_CMD	0x310
3048cca5335cSAndrew Vasquez #define DPA_CMD		0x311
3049cca5335cSAndrew Vasquez 
30501da177e4SLinus Torvalds /* CT command header -- request/response common fields */
30511da177e4SLinus Torvalds struct ct_cmd_hdr {
30521da177e4SLinus Torvalds 	uint8_t revision;
30531da177e4SLinus Torvalds 	uint8_t in_id[3];
30541da177e4SLinus Torvalds 	uint8_t gs_type;
30551da177e4SLinus Torvalds 	uint8_t gs_subtype;
30561da177e4SLinus Torvalds 	uint8_t options;
30571da177e4SLinus Torvalds 	uint8_t reserved;
30581da177e4SLinus Torvalds };
30591da177e4SLinus Torvalds 
30601da177e4SLinus Torvalds /* CT command request */
30611da177e4SLinus Torvalds struct ct_sns_req {
30621da177e4SLinus Torvalds 	struct ct_cmd_hdr header;
306321038b09SBart Van Assche 	__be16	command;
306421038b09SBart Van Assche 	__be16	max_rsp_size;
30651da177e4SLinus Torvalds 	uint8_t fragment_id;
30661da177e4SLinus Torvalds 	uint8_t reserved[3];
30671da177e4SLinus Torvalds 
30681da177e4SLinus Torvalds 	union {
3069d8b45213SAndrew Vasquez 		/* GA_NXT, GPN_ID, GNN_ID, GFT_ID, GFPN_ID */
30701da177e4SLinus Torvalds 		struct {
30711da177e4SLinus Torvalds 			uint8_t reserved;
3072df95f39aSBart Van Assche 			be_id_t port_id;
30731da177e4SLinus Torvalds 		} port_id;
30741da177e4SLinus Torvalds 
30751da177e4SLinus Torvalds 		struct {
3076a4239945SQuinn Tran 			uint8_t reserved;
3077a4239945SQuinn Tran 			uint8_t domain;
3078a4239945SQuinn Tran 			uint8_t area;
3079a4239945SQuinn Tran 			uint8_t port_type;
3080a4239945SQuinn Tran 		} gpn_ft;
3081a4239945SQuinn Tran 
3082a4239945SQuinn Tran 		struct {
30831da177e4SLinus Torvalds 			uint8_t port_type;
30841da177e4SLinus Torvalds 			uint8_t domain;
30851da177e4SLinus Torvalds 			uint8_t area;
30861da177e4SLinus Torvalds 			uint8_t reserved;
30871da177e4SLinus Torvalds 		} gid_pt;
30881da177e4SLinus Torvalds 
30891da177e4SLinus Torvalds 		struct {
30901da177e4SLinus Torvalds 			uint8_t reserved;
3091df95f39aSBart Van Assche 			be_id_t port_id;
30921da177e4SLinus Torvalds 			uint8_t fc4_types[32];
30931da177e4SLinus Torvalds 		} rft_id;
30941da177e4SLinus Torvalds 
30951da177e4SLinus Torvalds 		struct {
30961da177e4SLinus Torvalds 			uint8_t reserved;
3097df95f39aSBart Van Assche 			be_id_t port_id;
30981da177e4SLinus Torvalds 			uint16_t reserved2;
30991da177e4SLinus Torvalds 			uint8_t fc4_feature;
31001da177e4SLinus Torvalds 			uint8_t fc4_type;
31011da177e4SLinus Torvalds 		} rff_id;
31021da177e4SLinus Torvalds 
31031da177e4SLinus Torvalds 		struct {
31041da177e4SLinus Torvalds 			uint8_t reserved;
3105df95f39aSBart Van Assche 			be_id_t port_id;
31061da177e4SLinus Torvalds 			uint8_t node_name[8];
31071da177e4SLinus Torvalds 		} rnn_id;
31081da177e4SLinus Torvalds 
31091da177e4SLinus Torvalds 		struct {
31101da177e4SLinus Torvalds 			uint8_t node_name[8];
31111da177e4SLinus Torvalds 			uint8_t name_len;
31121da177e4SLinus Torvalds 			uint8_t sym_node_name[255];
31131da177e4SLinus Torvalds 		} rsnn_nn;
3114cca5335cSAndrew Vasquez 
3115cca5335cSAndrew Vasquez 		struct {
3116577419f7SColin Ian King 			uint8_t hba_identifier[8];
3117cca5335cSAndrew Vasquez 		} ghat;
3118cca5335cSAndrew Vasquez 
3119cca5335cSAndrew Vasquez 		struct {
3120cca5335cSAndrew Vasquez 			uint8_t hba_identifier[8];
312121038b09SBart Van Assche 			__be32	entry_count;
3122cca5335cSAndrew Vasquez 			uint8_t port_name[8];
312352bfb089SJoe Carnuccio 			struct ct_fdmi2_hba_attributes attrs;
3124cca5335cSAndrew Vasquez 		} rhba;
3125cca5335cSAndrew Vasquez 
3126cca5335cSAndrew Vasquez 		struct {
3127cca5335cSAndrew Vasquez 			uint8_t hba_identifier[8];
312852bfb089SJoe Carnuccio 			struct ct_fdmi1_hba_attributes attrs;
3129cca5335cSAndrew Vasquez 		} rhat;
3130cca5335cSAndrew Vasquez 
3131cca5335cSAndrew Vasquez 		struct {
3132cca5335cSAndrew Vasquez 			uint8_t port_name[8];
313352bfb089SJoe Carnuccio 			struct ct_fdmi2_port_attributes attrs;
3134cca5335cSAndrew Vasquez 		} rpa;
3135cca5335cSAndrew Vasquez 
3136cca5335cSAndrew Vasquez 		struct {
313752bfb089SJoe Carnuccio 			uint8_t hba_identifier[8];
3138cca5335cSAndrew Vasquez 			uint8_t port_name[8];
313952bfb089SJoe Carnuccio 			struct ct_fdmi2_port_attributes attrs;
314052bfb089SJoe Carnuccio 		} rprt;
3141df57cabaSHimanshu Madhani 
3142df57cabaSHimanshu Madhani 		struct {
3143df57cabaSHimanshu Madhani 			uint8_t port_name[8];
3144cca5335cSAndrew Vasquez 		} dhba;
3145cca5335cSAndrew Vasquez 
3146cca5335cSAndrew Vasquez 		struct {
3147cca5335cSAndrew Vasquez 			uint8_t port_name[8];
3148cca5335cSAndrew Vasquez 		} dhat;
3149cca5335cSAndrew Vasquez 
3150cca5335cSAndrew Vasquez 		struct {
3151cca5335cSAndrew Vasquez 			uint8_t port_name[8];
3152cca5335cSAndrew Vasquez 		} dprt;
3153cca5335cSAndrew Vasquez 
3154cca5335cSAndrew Vasquez 		struct {
3155cca5335cSAndrew Vasquez 			uint8_t port_name[8];
3156cca5335cSAndrew Vasquez 		} dpa;
3157d8b45213SAndrew Vasquez 
3158d8b45213SAndrew Vasquez 		struct {
3159d8b45213SAndrew Vasquez 			uint8_t port_name[8];
3160d8b45213SAndrew Vasquez 		} gpsc;
3161e8c72ba5SChad Dupuis 
3162e8c72ba5SChad Dupuis 		struct {
3163e8c72ba5SChad Dupuis 			uint8_t reserved;
3164a5d42f4cSDuane Grigsby 			uint8_t port_id[3];
3165e8c72ba5SChad Dupuis 		} gff_id;
3166726b8548SQuinn Tran 
3167726b8548SQuinn Tran 		struct {
3168726b8548SQuinn Tran 			uint8_t port_name[8];
3169726b8548SQuinn Tran 		} gid_pn;
31701da177e4SLinus Torvalds 	} req;
31711da177e4SLinus Torvalds };
31721da177e4SLinus Torvalds 
31731da177e4SLinus Torvalds /* CT command response header */
31741da177e4SLinus Torvalds struct ct_rsp_hdr {
31751da177e4SLinus Torvalds 	struct ct_cmd_hdr header;
317621038b09SBart Van Assche 	__be16	response;
31771da177e4SLinus Torvalds 	uint16_t residual;
31781da177e4SLinus Torvalds 	uint8_t fragment_id;
31791da177e4SLinus Torvalds 	uint8_t reason_code;
31801da177e4SLinus Torvalds 	uint8_t explanation_code;
31811da177e4SLinus Torvalds 	uint8_t vendor_unique;
31821da177e4SLinus Torvalds };
31831da177e4SLinus Torvalds 
31841da177e4SLinus Torvalds struct ct_sns_gid_pt_data {
31851da177e4SLinus Torvalds 	uint8_t control_byte;
3186df95f39aSBart Van Assche 	be_id_t port_id;
31871da177e4SLinus Torvalds };
31881da177e4SLinus Torvalds 
3189a4239945SQuinn Tran /* It's the same for both GPN_FT and GNN_FT */
3190a4239945SQuinn Tran struct ct_sns_gpnft_rsp {
3191a4239945SQuinn Tran 	struct {
3192a4239945SQuinn Tran 		struct ct_cmd_hdr header;
3193a4239945SQuinn Tran 		uint16_t response;
3194a4239945SQuinn Tran 		uint16_t residual;
3195a4239945SQuinn Tran 		uint8_t fragment_id;
3196a4239945SQuinn Tran 		uint8_t reason_code;
3197a4239945SQuinn Tran 		uint8_t explanation_code;
3198a4239945SQuinn Tran 		uint8_t vendor_unique;
3199a4239945SQuinn Tran 	};
3200a4239945SQuinn Tran 	/* Assume the largest number of targets for the union */
3201512a3653SGustavo A. R. Silva 	DECLARE_FLEX_ARRAY(struct ct_sns_gpn_ft_data {
3202a4239945SQuinn Tran 		u8 control_byte;
3203a4239945SQuinn Tran 		u8 port_id[3];
3204a4239945SQuinn Tran 		u32 reserved;
3205a4239945SQuinn Tran 		u8 port_name[8];
3206512a3653SGustavo A. R. Silva 	}, entries);
3207a4239945SQuinn Tran };
3208a4239945SQuinn Tran 
3209a4239945SQuinn Tran /* CT command response */
32101da177e4SLinus Torvalds struct ct_sns_rsp {
32111da177e4SLinus Torvalds 	struct ct_rsp_hdr header;
32121da177e4SLinus Torvalds 
32131da177e4SLinus Torvalds 	union {
32141da177e4SLinus Torvalds 		struct {
32151da177e4SLinus Torvalds 			uint8_t port_type;
3216df95f39aSBart Van Assche 			be_id_t port_id;
32171da177e4SLinus Torvalds 			uint8_t port_name[8];
32181da177e4SLinus Torvalds 			uint8_t sym_port_name_len;
32191da177e4SLinus Torvalds 			uint8_t sym_port_name[255];
32201da177e4SLinus Torvalds 			uint8_t node_name[8];
32211da177e4SLinus Torvalds 			uint8_t sym_node_name_len;
32221da177e4SLinus Torvalds 			uint8_t sym_node_name[255];
32231da177e4SLinus Torvalds 			uint8_t init_proc_assoc[8];
32241da177e4SLinus Torvalds 			uint8_t node_ip_addr[16];
32251da177e4SLinus Torvalds 			uint8_t class_of_service[4];
32261da177e4SLinus Torvalds 			uint8_t fc4_types[32];
32271da177e4SLinus Torvalds 			uint8_t ip_address[16];
32281da177e4SLinus Torvalds 			uint8_t fabric_port_name[8];
32291da177e4SLinus Torvalds 			uint8_t reserved;
32301da177e4SLinus Torvalds 			uint8_t hard_address[3];
32311da177e4SLinus Torvalds 		} ga_nxt;
32321da177e4SLinus Torvalds 
32331da177e4SLinus Torvalds 		struct {
3234642ef983SChad Dupuis 			/* Assume the largest number of targets for the union */
3235642ef983SChad Dupuis 			struct ct_sns_gid_pt_data
3236642ef983SChad Dupuis 			    entries[MAX_FIBRE_DEVICES_MAX];
32371da177e4SLinus Torvalds 		} gid_pt;
32381da177e4SLinus Torvalds 
32391da177e4SLinus Torvalds 		struct {
32401da177e4SLinus Torvalds 			uint8_t port_name[8];
32411da177e4SLinus Torvalds 		} gpn_id;
32421da177e4SLinus Torvalds 
32431da177e4SLinus Torvalds 		struct {
32441da177e4SLinus Torvalds 			uint8_t node_name[8];
32451da177e4SLinus Torvalds 		} gnn_id;
32461da177e4SLinus Torvalds 
32471da177e4SLinus Torvalds 		struct {
32481da177e4SLinus Torvalds 			uint8_t fc4_types[32];
32491da177e4SLinus Torvalds 		} gft_id;
3250cca5335cSAndrew Vasquez 
3251cca5335cSAndrew Vasquez 		struct {
3252cca5335cSAndrew Vasquez 			uint32_t entry_count;
3253cca5335cSAndrew Vasquez 			uint8_t port_name[8];
325452bfb089SJoe Carnuccio 			struct ct_fdmi1_hba_attributes attrs;
3255cca5335cSAndrew Vasquez 		} ghat;
3256d8b45213SAndrew Vasquez 
3257d8b45213SAndrew Vasquez 		struct {
3258d8b45213SAndrew Vasquez 			uint8_t port_name[8];
3259d8b45213SAndrew Vasquez 		} gfpn_id;
3260d8b45213SAndrew Vasquez 
3261d8b45213SAndrew Vasquez 		struct {
326221038b09SBart Van Assche 			__be16	speeds;
326321038b09SBart Van Assche 			__be16	speed;
3264d8b45213SAndrew Vasquez 		} gpsc;
3265e8c72ba5SChad Dupuis 
3266e8c72ba5SChad Dupuis #define GFF_FCP_SCSI_OFFSET	7
3267d3bae931SDuane Grigsby #define GFF_NVME_OFFSET		23 /* type = 28h */
3268e8c72ba5SChad Dupuis 		struct {
3269e8c72ba5SChad Dupuis 			uint8_t fc4_features[128];
32709c40c36eSQuinn Tran #define FC4_FF_TARGET    BIT_0
32719c40c36eSQuinn Tran #define FC4_FF_INITIATOR BIT_1
3272e8c72ba5SChad Dupuis 		} gff_id;
3273726b8548SQuinn Tran 		struct {
3274726b8548SQuinn Tran 			uint8_t reserved;
3275726b8548SQuinn Tran 			uint8_t port_id[3];
3276726b8548SQuinn Tran 		} gid_pn;
32771da177e4SLinus Torvalds 	} rsp;
32781da177e4SLinus Torvalds };
32791da177e4SLinus Torvalds 
32801da177e4SLinus Torvalds struct ct_sns_pkt {
32811da177e4SLinus Torvalds 	union {
32821da177e4SLinus Torvalds 		struct ct_sns_req req;
32831da177e4SLinus Torvalds 		struct ct_sns_rsp rsp;
32841da177e4SLinus Torvalds 	} p;
32851da177e4SLinus Torvalds };
32861da177e4SLinus Torvalds 
3287a4239945SQuinn Tran struct ct_sns_gpnft_pkt {
3288a4239945SQuinn Tran 	union {
3289a4239945SQuinn Tran 		struct ct_sns_req req;
3290a4239945SQuinn Tran 		struct ct_sns_gpnft_rsp rsp;
3291a4239945SQuinn Tran 	} p;
3292a4239945SQuinn Tran };
3293a4239945SQuinn Tran 
3294f352eeb7SQuinn Tran enum scan_flags_t {
3295f352eeb7SQuinn Tran 	SF_SCANNING = BIT_0,
3296f352eeb7SQuinn Tran 	SF_QUEUED = BIT_1,
3297f352eeb7SQuinn Tran };
3298f352eeb7SQuinn Tran 
329933b28357SQuinn Tran enum fc4type_t {
330033b28357SQuinn Tran 	FS_FC4TYPE_FCP	= BIT_0,
330133b28357SQuinn Tran 	FS_FC4TYPE_NVME	= BIT_1,
33027f2a398dSQuinn Tran 	FS_FCP_IS_N2N = BIT_7,
330333b28357SQuinn Tran };
330433b28357SQuinn Tran 
3305a4239945SQuinn Tran struct fab_scan_rp {
3306a4239945SQuinn Tran 	port_id_t id;
330733b28357SQuinn Tran 	enum fc4type_t fc4type;
3308a4239945SQuinn Tran 	u8 port_name[8];
3309a4239945SQuinn Tran 	u8 node_name[8];
3310a4239945SQuinn Tran };
3311a4239945SQuinn Tran 
33123f43a7daSQuinn Tran enum scan_step {
33133f43a7daSQuinn Tran 	FAB_SCAN_START,
33143f43a7daSQuinn Tran 	FAB_SCAN_GPNFT_FCP,
33153f43a7daSQuinn Tran 	FAB_SCAN_GNNFT_FCP,
33163f43a7daSQuinn Tran 	FAB_SCAN_GPNFT_NVME,
33173f43a7daSQuinn Tran 	FAB_SCAN_GNNFT_NVME,
33183f43a7daSQuinn Tran };
33193f43a7daSQuinn Tran 
3320a4239945SQuinn Tran struct fab_scan {
3321a4239945SQuinn Tran 	struct fab_scan_rp *l;
3322a4239945SQuinn Tran 	u32 size;
3323bc78c3f9SQuinn Tran 	u32 rscn_gen_start;
3324bc78c3f9SQuinn Tran 	u32 rscn_gen_end;
33253f43a7daSQuinn Tran 	enum scan_step step;
33266944dccbSQuinn Tran 	u16 scan_retry;
33276944dccbSQuinn Tran #define MAX_SCAN_RETRIES 5
3328f352eeb7SQuinn Tran 	enum scan_flags_t scan_flags;
3329f352eeb7SQuinn Tran 	struct delayed_work scan_work;
3330a4239945SQuinn Tran };
3331a4239945SQuinn Tran 
33321da177e4SLinus Torvalds /*
333325985edcSLucas De Marchi  * SNS command structures -- for 2200 compatibility.
33341da177e4SLinus Torvalds  */
33351da177e4SLinus Torvalds #define	RFT_ID_SNS_SCMD_LEN	22
33361da177e4SLinus Torvalds #define	RFT_ID_SNS_CMD_SIZE	60
33371da177e4SLinus Torvalds #define	RFT_ID_SNS_DATA_SIZE	16
33381da177e4SLinus Torvalds 
33391da177e4SLinus Torvalds #define	RNN_ID_SNS_SCMD_LEN	10
33401da177e4SLinus Torvalds #define	RNN_ID_SNS_CMD_SIZE	36
33411da177e4SLinus Torvalds #define	RNN_ID_SNS_DATA_SIZE	16
33421da177e4SLinus Torvalds 
33431da177e4SLinus Torvalds #define	GA_NXT_SNS_SCMD_LEN	6
33441da177e4SLinus Torvalds #define	GA_NXT_SNS_CMD_SIZE	28
33451da177e4SLinus Torvalds #define	GA_NXT_SNS_DATA_SIZE	(620 + 16)
33461da177e4SLinus Torvalds 
33471da177e4SLinus Torvalds #define	GID_PT_SNS_SCMD_LEN	6
33481da177e4SLinus Torvalds #define	GID_PT_SNS_CMD_SIZE	28
3349642ef983SChad Dupuis /*
3350642ef983SChad Dupuis  * Assume MAX_FIBRE_DEVICES_2100 as these defines are only used with older
3351642ef983SChad Dupuis  * adapters.
3352642ef983SChad Dupuis  */
3353642ef983SChad Dupuis #define	GID_PT_SNS_DATA_SIZE	(MAX_FIBRE_DEVICES_2100 * 4 + 16)
33541da177e4SLinus Torvalds 
33551da177e4SLinus Torvalds #define	GPN_ID_SNS_SCMD_LEN	6
33561da177e4SLinus Torvalds #define	GPN_ID_SNS_CMD_SIZE	28
33571da177e4SLinus Torvalds #define	GPN_ID_SNS_DATA_SIZE	(8 + 16)
33581da177e4SLinus Torvalds 
33591da177e4SLinus Torvalds #define	GNN_ID_SNS_SCMD_LEN	6
33601da177e4SLinus Torvalds #define	GNN_ID_SNS_CMD_SIZE	28
33611da177e4SLinus Torvalds #define	GNN_ID_SNS_DATA_SIZE	(8 + 16)
33621da177e4SLinus Torvalds 
33631da177e4SLinus Torvalds struct sns_cmd_pkt {
33641da177e4SLinus Torvalds 	union {
33651da177e4SLinus Torvalds 		struct {
336621038b09SBart Van Assche 			__le16	buffer_length;
336721038b09SBart Van Assche 			__le16	reserved_1;
3368d4556a49SBart Van Assche 			__le64	buffer_address __packed;
336921038b09SBart Van Assche 			__le16	subcommand_length;
337021038b09SBart Van Assche 			__le16	reserved_2;
337121038b09SBart Van Assche 			__le16	subcommand;
337221038b09SBart Van Assche 			__le16	size;
33731da177e4SLinus Torvalds 			uint32_t reserved_3;
33741da177e4SLinus Torvalds 			uint8_t param[36];
33751da177e4SLinus Torvalds 		} cmd;
33761da177e4SLinus Torvalds 
33771da177e4SLinus Torvalds 		uint8_t rft_data[RFT_ID_SNS_DATA_SIZE];
33781da177e4SLinus Torvalds 		uint8_t rnn_data[RNN_ID_SNS_DATA_SIZE];
33791da177e4SLinus Torvalds 		uint8_t gan_data[GA_NXT_SNS_DATA_SIZE];
33801da177e4SLinus Torvalds 		uint8_t gid_data[GID_PT_SNS_DATA_SIZE];
33811da177e4SLinus Torvalds 		uint8_t gpn_data[GPN_ID_SNS_DATA_SIZE];
33821da177e4SLinus Torvalds 		uint8_t gnn_data[GNN_ID_SNS_DATA_SIZE];
33831da177e4SLinus Torvalds 	} p;
33841da177e4SLinus Torvalds };
33851da177e4SLinus Torvalds 
33865433383eSAndrew Vasquez struct fw_blob {
33875433383eSAndrew Vasquez 	char *name;
33885433383eSAndrew Vasquez 	uint32_t segs[4];
33895433383eSAndrew Vasquez 	const struct firmware *fw;
33905433383eSAndrew Vasquez };
33915433383eSAndrew Vasquez 
33921da177e4SLinus Torvalds /* Return data from MBC_GET_ID_LIST call. */
33931da177e4SLinus Torvalds struct gid_list_info {
33941da177e4SLinus Torvalds 	uint8_t	al_pa;
33951da177e4SLinus Torvalds 	uint8_t	area;
33961da177e4SLinus Torvalds 	uint8_t	domain;
33971da177e4SLinus Torvalds 	uint8_t	loop_id_2100;	/* ISP2100/ISP2200 -- 4 bytes. */
339821038b09SBart Van Assche 	__le16	loop_id;	/* ISP23XX         -- 6 bytes. */
33993d71644cSAndrew Vasquez 	uint16_t reserved_1;	/* ISP24XX         -- 8 bytes. */
34001da177e4SLinus Torvalds };
34011da177e4SLinus Torvalds 
34022c3dfe3fSSeokmann Ju /* NPIV */
34032c3dfe3fSSeokmann Ju typedef struct vport_info {
34042c3dfe3fSSeokmann Ju 	uint8_t		port_name[WWN_SIZE];
34052c3dfe3fSSeokmann Ju 	uint8_t		node_name[WWN_SIZE];
34062c3dfe3fSSeokmann Ju 	int		vp_id;
34072c3dfe3fSSeokmann Ju 	uint16_t	loop_id;
34082c3dfe3fSSeokmann Ju 	unsigned long	host_no;
34092c3dfe3fSSeokmann Ju 	uint8_t		port_id[3];
34102c3dfe3fSSeokmann Ju 	int		loop_state;
34112c3dfe3fSSeokmann Ju } vport_info_t;
34122c3dfe3fSSeokmann Ju 
34132c3dfe3fSSeokmann Ju typedef struct vport_params {
34142c3dfe3fSSeokmann Ju 	uint8_t 	port_name[WWN_SIZE];
34152c3dfe3fSSeokmann Ju 	uint8_t 	node_name[WWN_SIZE];
34162c3dfe3fSSeokmann Ju 	uint32_t 	options;
34172c3dfe3fSSeokmann Ju #define	VP_OPTS_RETRY_ENABLE	BIT_0
34182c3dfe3fSSeokmann Ju #define	VP_OPTS_VP_DISABLE	BIT_1
34192c3dfe3fSSeokmann Ju } vport_params_t;
34202c3dfe3fSSeokmann Ju 
34212c3dfe3fSSeokmann Ju /* NPIV - return codes of VP create and modify */
34222c3dfe3fSSeokmann Ju #define VP_RET_CODE_OK			0
34232c3dfe3fSSeokmann Ju #define VP_RET_CODE_FATAL		1
34242c3dfe3fSSeokmann Ju #define VP_RET_CODE_WRONG_ID		2
34252c3dfe3fSSeokmann Ju #define VP_RET_CODE_WWPN		3
34262c3dfe3fSSeokmann Ju #define VP_RET_CODE_RESOURCES		4
34272c3dfe3fSSeokmann Ju #define VP_RET_CODE_NO_MEM		5
34282c3dfe3fSSeokmann Ju #define VP_RET_CODE_NOT_FOUND		6
34292c3dfe3fSSeokmann Ju 
34307b867cf7SAnirban Chakraborty struct qla_hw_data;
34312afa19a9SAnirban Chakraborty struct rsp_que;
34321da177e4SLinus Torvalds /*
3433abbd8870SAndrew Vasquez  * ISP operations
3434abbd8870SAndrew Vasquez  */
3435abbd8870SAndrew Vasquez struct isp_operations {
3436abbd8870SAndrew Vasquez 
3437abbd8870SAndrew Vasquez 	int (*pci_config) (struct scsi_qla_host *);
34383f006ac3SMichael Hernandez 	int (*reset_chip)(struct scsi_qla_host *);
3439abbd8870SAndrew Vasquez 	int (*chip_diag) (struct scsi_qla_host *);
3440abbd8870SAndrew Vasquez 	void (*config_rings) (struct scsi_qla_host *);
34413f006ac3SMichael Hernandez 	int (*reset_adapter)(struct scsi_qla_host *);
3442abbd8870SAndrew Vasquez 	int (*nvram_config) (struct scsi_qla_host *);
3443abbd8870SAndrew Vasquez 	void (*update_fw_options) (struct scsi_qla_host *);
3444abbd8870SAndrew Vasquez 	int (*load_risc) (struct scsi_qla_host *, uint32_t *);
3445abbd8870SAndrew Vasquez 
3446dc6d6d34SBart Van Assche 	char * (*pci_info_str)(struct scsi_qla_host *, char *, size_t);
3447df57cabaSHimanshu Madhani 	char * (*fw_version_str)(struct scsi_qla_host *, char *, size_t);
3448abbd8870SAndrew Vasquez 
34497d12e780SDavid Howells 	irq_handler_t intr_handler;
34507b867cf7SAnirban Chakraborty 	void (*enable_intrs) (struct qla_hw_data *);
34517b867cf7SAnirban Chakraborty 	void (*disable_intrs) (struct qla_hw_data *);
3452abbd8870SAndrew Vasquez 
34532afa19a9SAnirban Chakraborty 	int (*abort_command) (srb_t *);
34549cb78c16SHannes Reinecke 	int (*target_reset) (struct fc_port *, uint64_t, int);
34559cb78c16SHannes Reinecke 	int (*lun_reset) (struct fc_port *, uint64_t, int);
3456abbd8870SAndrew Vasquez 	int (*fabric_login) (struct scsi_qla_host *, uint16_t, uint8_t,
3457abbd8870SAndrew Vasquez 		uint8_t, uint8_t, uint16_t *, uint8_t);
34581c7c6357SAndrew Vasquez 	int (*fabric_logout) (struct scsi_qla_host *, uint16_t, uint8_t,
34591c7c6357SAndrew Vasquez 	    uint8_t, uint8_t);
3460abbd8870SAndrew Vasquez 
3461abbd8870SAndrew Vasquez 	uint16_t (*calc_req_entries) (uint16_t);
3462abbd8870SAndrew Vasquez 	void (*build_iocbs) (srb_t *, cmd_entry_t *, uint16_t);
3463726b8548SQuinn Tran 	void *(*prep_ms_iocb) (struct scsi_qla_host *, struct ct_arg *);
3464cca5335cSAndrew Vasquez 	void *(*prep_ms_fdmi_iocb) (struct scsi_qla_host *, uint32_t,
3465cca5335cSAndrew Vasquez 	    uint32_t);
3466abbd8870SAndrew Vasquez 
34673695310eSJoe Carnuccio 	uint8_t *(*read_nvram)(struct scsi_qla_host *, void *,
3468abbd8870SAndrew Vasquez 		uint32_t, uint32_t);
34693695310eSJoe Carnuccio 	int (*write_nvram)(struct scsi_qla_host *, void *, uint32_t,
3470abbd8870SAndrew Vasquez 		uint32_t);
3471abbd8870SAndrew Vasquez 
34728ae17876SBart Van Assche 	void (*fw_dump)(struct scsi_qla_host *vha);
3473cbb01c2fSArun Easi 	void (*mpi_fw_dump)(struct scsi_qla_host *, int);
3474f6df144cSandrew.vasquez@qlogic.com 
34758ac246bdSAhmed S. Darwish 	/* Context: task, might sleep */
3476f6df144cSandrew.vasquez@qlogic.com 	int (*beacon_on) (struct scsi_qla_host *);
3477f6df144cSandrew.vasquez@qlogic.com 	int (*beacon_off) (struct scsi_qla_host *);
34788ac246bdSAhmed S. Darwish 
3479f6df144cSandrew.vasquez@qlogic.com 	void (*beacon_blink) (struct scsi_qla_host *);
3480854165f4Sandrew.vasquez@qlogic.com 
34813695310eSJoe Carnuccio 	void *(*read_optrom)(struct scsi_qla_host *, void *,
3482854165f4Sandrew.vasquez@qlogic.com 		uint32_t, uint32_t);
34833695310eSJoe Carnuccio 	int (*write_optrom)(struct scsi_qla_host *, void *, uint32_t,
3484854165f4Sandrew.vasquez@qlogic.com 		uint32_t);
348530c47662SAndrew Vasquez 
348630c47662SAndrew Vasquez 	int (*get_flash_version) (struct scsi_qla_host *, void *);
34877b867cf7SAnirban Chakraborty 	int (*start_scsi) (srb_t *);
3488d7459527SMichael Hernandez 	int (*start_scsi_mq) (srb_t *);
34898ac246bdSAhmed S. Darwish 
34908ac246bdSAhmed S. Darwish 	/* Context: task, might sleep */
3491a9083016SGiridhar Malavali 	int (*abort_isp) (struct scsi_qla_host *);
34928ac246bdSAhmed S. Darwish 
3493706f457dSGiridhar Malavali 	int (*iospace_config)(struct qla_hw_data *);
34948ae6d9c7SGiridhar Malavali 	int (*initialize_adapter)(struct scsi_qla_host *);
3495abbd8870SAndrew Vasquez };
3496abbd8870SAndrew Vasquez 
3497a8488abeSAndrew Vasquez /* MSI-X Support *************************************************************/
3498a8488abeSAndrew Vasquez 
3499a8488abeSAndrew Vasquez #define QLA_MSIX_CHIP_REV_24XX	3
3500a8488abeSAndrew Vasquez #define QLA_MSIX_FW_MODE(m)	(((m) & (BIT_7|BIT_8|BIT_9)) >> 7)
3501a8488abeSAndrew Vasquez #define QLA_MSIX_FW_MODE_1(m)	(QLA_MSIX_FW_MODE(m) == 1)
3502a8488abeSAndrew Vasquez 
350317e5fc58SChristoph Hellwig #define QLA_BASE_VECTORS	2 /* default + RSP */
3504a8488abeSAndrew Vasquez #define QLA_MSIX_RSP_Q			0x01
3505093df737SQuinn Tran #define QLA_ATIO_VECTOR		0x02
3506093df737SQuinn Tran #define QLA_MSIX_QPAIR_MULTIQ_RSP_Q	0x03
35077b2a7396SAndrew Vasquez #define QLA_MSIX_QPAIR_MULTIQ_RSP_Q_HS	0x04
3508a8488abeSAndrew Vasquez 
3509a8488abeSAndrew Vasquez #define QLA_MIDX_DEFAULT	0
3510a8488abeSAndrew Vasquez #define QLA_MIDX_RSP_Q		1
351173208dfdSAnirban Chakraborty #define QLA_PCI_MSIX_CONTROL	0xa2
35126246b8a1SGiridhar Malavali #define QLA_83XX_PCI_MSIX_CONTROL	0x92
3513a8488abeSAndrew Vasquez 
3514a8488abeSAndrew Vasquez struct scsi_qla_host;
3515a8488abeSAndrew Vasquez 
3516cdb898c5SQuinn Tran 
3517cdb898c5SQuinn Tran #define QLA83XX_RSPQ_MSIX_ENTRY_NUMBER 1 /* refer to qla83xx_msix_entries */
3518cdb898c5SQuinn Tran 
3519a8488abeSAndrew Vasquez struct qla_msix_entry {
3520a8488abeSAndrew Vasquez 	int have_irq;
3521d7459527SMichael Hernandez 	int in_use;
352273208dfdSAnirban Chakraborty 	uint32_t vector;
35231d201c81SShreyas Deodhar 	uint32_t vector_base0;
352473208dfdSAnirban Chakraborty 	uint16_t entry;
3525d7459527SMichael Hernandez 	char name[30];
35264fa18345SMichael Hernandez 	void *handle;
3527cdb898c5SQuinn Tran 	int cpuid;
3528a8488abeSAndrew Vasquez };
3529a8488abeSAndrew Vasquez 
35302c3dfe3fSSeokmann Ju #define	WATCH_INTERVAL		1       /* number of seconds */
35312c3dfe3fSSeokmann Ju 
35320971de7fSAndrew Vasquez /* Work events.  */
35330971de7fSAndrew Vasquez enum qla_work_type {
35340971de7fSAndrew Vasquez 	QLA_EVT_AEN,
35358a659571SAndrew Vasquez 	QLA_EVT_IDC_ACK,
3536ac280b67SAndrew Vasquez 	QLA_EVT_ASYNC_LOGIN,
3537ac280b67SAndrew Vasquez 	QLA_EVT_ASYNC_LOGOUT,
35385ff1d584SAndrew Vasquez 	QLA_EVT_ASYNC_ADISC,
35393420d36cSAndrew Vasquez 	QLA_EVT_UEVENT,
35408ae6d9c7SGiridhar Malavali 	QLA_EVT_AENFX,
3541e374f9f5SQuinn Tran 	QLA_EVT_UNMAP,
3542726b8548SQuinn Tran 	QLA_EVT_NEW_SESS,
3543726b8548SQuinn Tran 	QLA_EVT_GPDB,
3544a5d42f4cSDuane Grigsby 	QLA_EVT_PRLI,
3545726b8548SQuinn Tran 	QLA_EVT_GPSC,
3546726b8548SQuinn Tran 	QLA_EVT_GNL,
3547726b8548SQuinn Tran 	QLA_EVT_NACK,
35489b3e0f4dSQuinn Tran 	QLA_EVT_RELOGIN,
354911aea16aSQuinn Tran 	QLA_EVT_ASYNC_PRLO,
355011aea16aSQuinn Tran 	QLA_EVT_ASYNC_PRLO_DONE,
35513f43a7daSQuinn Tran 	QLA_EVT_SCAN_CMD,
35523f43a7daSQuinn Tran 	QLA_EVT_SCAN_FINISH,
3553a4239945SQuinn Tran 	QLA_EVT_GFPNID,
3554e374f9f5SQuinn Tran 	QLA_EVT_SP_RETRY,
3555cc28e0acSQuinn Tran 	QLA_EVT_IIDMA,
35568777e431SQuinn Tran 	QLA_EVT_ELS_PLOGI,
3557dd30706eSQuinn Tran 	QLA_EVT_SA_REPLACE,
35580971de7fSAndrew Vasquez };
35590971de7fSAndrew Vasquez 
35600971de7fSAndrew Vasquez 
35610971de7fSAndrew Vasquez struct qla_work_evt {
35620971de7fSAndrew Vasquez 	struct list_head	list;
35630971de7fSAndrew Vasquez 	enum qla_work_type	type;
35640971de7fSAndrew Vasquez 	u32			flags;
35650971de7fSAndrew Vasquez #define QLA_EVT_FLAG_FREE	0x1
35660971de7fSAndrew Vasquez 
35670971de7fSAndrew Vasquez 	union {
35680971de7fSAndrew Vasquez 		struct {
35690971de7fSAndrew Vasquez 			enum fc_host_event_code code;
35700971de7fSAndrew Vasquez 			u32 data;
35710971de7fSAndrew Vasquez 		} aen;
35728a659571SAndrew Vasquez 		struct {
35738a659571SAndrew Vasquez #define QLA_IDC_ACK_REGS	7
35748a659571SAndrew Vasquez 			uint16_t mb[QLA_IDC_ACK_REGS];
35758a659571SAndrew Vasquez 		} idc_ack;
3576ac280b67SAndrew Vasquez 		struct {
3577ac280b67SAndrew Vasquez 			struct fc_port *fcport;
3578ac280b67SAndrew Vasquez #define QLA_LOGIO_LOGIN_RETRIED	BIT_0
3579ac280b67SAndrew Vasquez 			u16 data[2];
3580ac280b67SAndrew Vasquez 		} logio;
35813420d36cSAndrew Vasquez 		struct {
35823420d36cSAndrew Vasquez 			u32 code;
35833420d36cSAndrew Vasquez #define QLA_UEVENT_CODE_FW_DUMP	0
35843420d36cSAndrew Vasquez 		} uevent;
35858ae6d9c7SGiridhar Malavali 		struct {
35868ae6d9c7SGiridhar Malavali 			uint32_t        evtcode;
35878ae6d9c7SGiridhar Malavali 			uint32_t        mbx[8];
35888ae6d9c7SGiridhar Malavali 			uint32_t        count;
35898ae6d9c7SGiridhar Malavali 		} aenfx;
35908ae6d9c7SGiridhar Malavali 		struct {
35918ae6d9c7SGiridhar Malavali 			srb_t *sp;
35928ae6d9c7SGiridhar Malavali 		} iosb;
3593726b8548SQuinn Tran 		struct {
3594726b8548SQuinn Tran 			port_id_t id;
3595726b8548SQuinn Tran 			u8 port_name[8];
3596a4239945SQuinn Tran 			u8 node_name[8];
3597726b8548SQuinn Tran 			void *pla;
3598a4239945SQuinn Tran 			u8 fc4_type;
3599726b8548SQuinn Tran 		} new_sess;
3600b9d87b60SQuinn Tran 		struct { /*Get PDB, Get Speed, update fcport, gnl */
3601726b8548SQuinn Tran 			fc_port_t *fcport;
3602726b8548SQuinn Tran 			u8 opt;
3603726b8548SQuinn Tran 		} fcport;
3604726b8548SQuinn Tran 		struct {
3605726b8548SQuinn Tran 			fc_port_t *fcport;
3606726b8548SQuinn Tran 			u8 iocb[IOCB_SIZE];
3607726b8548SQuinn Tran 			int type;
3608726b8548SQuinn Tran 		} nack;
3609a4239945SQuinn Tran 		struct {
3610a4239945SQuinn Tran 			u8 fc4_type;
361133b28357SQuinn Tran 			srb_t *sp;
3612a4239945SQuinn Tran 		} gpnft;
3613dd30706eSQuinn Tran 		struct {
3614dd30706eSQuinn Tran 			struct edif_sa_ctl	*sa_ctl;
3615dd30706eSQuinn Tran 			fc_port_t *fcport;
3616dd30706eSQuinn Tran 			uint16_t nport_handle;
3617dd30706eSQuinn Tran 		} sa_update;
36180971de7fSAndrew Vasquez 	 } u;
36190971de7fSAndrew Vasquez };
36200971de7fSAndrew Vasquez 
36214d4df193SHarihara Kadayam struct qla_chip_state_84xx {
36224d4df193SHarihara Kadayam 	struct list_head list;
36234d4df193SHarihara Kadayam 	struct kref kref;
36244d4df193SHarihara Kadayam 
36254d4df193SHarihara Kadayam 	void *bus;
36264d4df193SHarihara Kadayam 	spinlock_t access_lock;
36274d4df193SHarihara Kadayam 	struct mutex fw_update_mutex;
36284d4df193SHarihara Kadayam 	uint32_t fw_update;
36294d4df193SHarihara Kadayam 	uint32_t op_fw_version;
36304d4df193SHarihara Kadayam 	uint32_t op_fw_size;
36314d4df193SHarihara Kadayam 	uint32_t op_fw_seq_size;
36324d4df193SHarihara Kadayam 	uint32_t diag_fw_version;
36334d4df193SHarihara Kadayam 	uint32_t gold_fw_version;
36344d4df193SHarihara Kadayam };
36354d4df193SHarihara Kadayam 
363654b9993cSAnil Gurumurthy struct qla_dif_statistics {
363754b9993cSAnil Gurumurthy 	uint64_t dif_input_bytes;
363854b9993cSAnil Gurumurthy 	uint64_t dif_output_bytes;
363954b9993cSAnil Gurumurthy 	uint64_t dif_input_requests;
364054b9993cSAnil Gurumurthy 	uint64_t dif_output_requests;
364154b9993cSAnil Gurumurthy 	uint32_t dif_guard_err;
364254b9993cSAnil Gurumurthy 	uint32_t dif_ref_tag_err;
364354b9993cSAnil Gurumurthy 	uint32_t dif_app_tag_err;
364454b9993cSAnil Gurumurthy };
364554b9993cSAnil Gurumurthy 
3646e5f5f6f7SHarish Zunjarrao struct qla_statistics {
3647e5f5f6f7SHarish Zunjarrao 	uint32_t total_isp_aborts;
364849fd462aSHarish Zunjarrao 	uint64_t input_bytes;
364949fd462aSHarish Zunjarrao 	uint64_t output_bytes;
3650fabbb8dfSJoe Carnuccio 	uint64_t input_requests;
3651fabbb8dfSJoe Carnuccio 	uint64_t output_requests;
3652fabbb8dfSJoe Carnuccio 	uint32_t control_requests;
3653fabbb8dfSJoe Carnuccio 
3654fabbb8dfSJoe Carnuccio 	uint64_t jiffies_at_last_reset;
365533e79977SQuinn Tran 	uint32_t stat_max_pend_cmds;
365633e79977SQuinn Tran 	uint32_t stat_max_qfull_cmds_alloc;
365733e79977SQuinn Tran 	uint32_t stat_max_qfull_cmds_dropped;
365854b9993cSAnil Gurumurthy 
365954b9993cSAnil Gurumurthy 	struct qla_dif_statistics qla_dif_stats;
3660e5f5f6f7SHarish Zunjarrao };
3661e5f5f6f7SHarish Zunjarrao 
3662a9b6f722SSaurav Kashyap struct bidi_statistics {
3663a9b6f722SSaurav Kashyap 	unsigned long long io_count;
3664a9b6f722SSaurav Kashyap 	unsigned long long transfer_bytes;
3665a9b6f722SSaurav Kashyap };
3666a9b6f722SSaurav Kashyap 
3667be25152cSQuinn Tran struct qla_tc_param {
3668be25152cSQuinn Tran 	struct scsi_qla_host *vha;
3669be25152cSQuinn Tran 	uint32_t blk_sz;
3670be25152cSQuinn Tran 	uint32_t bufflen;
3671be25152cSQuinn Tran 	struct scatterlist *sg;
3672be25152cSQuinn Tran 	struct scatterlist *prot_sg;
3673be25152cSQuinn Tran 	struct crc_context *ctx;
3674be25152cSQuinn Tran 	uint8_t *ctx_dsd_alloced;
3675be25152cSQuinn Tran };
3676be25152cSQuinn Tran 
367773208dfdSAnirban Chakraborty /* Multi queue support */
367873208dfdSAnirban Chakraborty #define MBC_INITIALIZE_MULTIQ 0x1f
367973208dfdSAnirban Chakraborty #define QLA_QUE_PAGE 0X1000
368073208dfdSAnirban Chakraborty #define QLA_MQ_SIZE 32
368173208dfdSAnirban Chakraborty #define QLA_MAX_QUEUES 256
368273208dfdSAnirban Chakraborty #define ISP_QUE_REG(ha, id) \
3683ecc89f25SJoe Carnuccio 	((ha->mqenable || IS_QLA83XX(ha) || \
3684ecc89f25SJoe Carnuccio 	  IS_QLA27XX(ha) || IS_QLA28XX(ha)) ? \
3685da9b1d5cSAndrew Vasquez 	 ((void __iomem *)ha->mqiobase + (QLA_QUE_PAGE * id)) :\
3686da9b1d5cSAndrew Vasquez 	 ((void __iomem *)ha->iobase))
368773208dfdSAnirban Chakraborty #define QLA_REQ_QUE_ID(tag) \
368873208dfdSAnirban Chakraborty 	((tag < QLA_MAX_QUEUES && tag > 0) ? tag : 0)
368973208dfdSAnirban Chakraborty #define QLA_DEFAULT_QUE_QOS 5
369073208dfdSAnirban Chakraborty #define QLA_PRECONFIG_VPORTS 32
369173208dfdSAnirban Chakraborty #define QLA_MAX_VPORTS_QLA24XX	128
369273208dfdSAnirban Chakraborty #define QLA_MAX_VPORTS_QLA25XX	256
369382de802aSQuinn Tran 
369460a9eadbSQuinn Tran struct qla_tgt_counters {
369560a9eadbSQuinn Tran 	uint64_t qla_core_sbt_cmd;
369660a9eadbSQuinn Tran 	uint64_t core_qla_que_buf;
369760a9eadbSQuinn Tran 	uint64_t qla_core_ret_ctio;
369860a9eadbSQuinn Tran 	uint64_t core_qla_snd_status;
369960a9eadbSQuinn Tran 	uint64_t qla_core_ret_sta_ctio;
370060a9eadbSQuinn Tran 	uint64_t core_qla_free_cmd;
370160a9eadbSQuinn Tran 	uint64_t num_q_full_sent;
370260a9eadbSQuinn Tran 	uint64_t num_alloc_iocb_failed;
370360a9eadbSQuinn Tran 	uint64_t num_term_xchg_sent;
370460a9eadbSQuinn Tran };
370560a9eadbSQuinn Tran 
370649db4d4eSQuinn Tran struct qla_counters {
370749db4d4eSQuinn Tran 	uint64_t input_bytes;
370849db4d4eSQuinn Tran 	uint64_t input_requests;
370949db4d4eSQuinn Tran 	uint64_t output_bytes;
371049db4d4eSQuinn Tran 	uint64_t output_requests;
371149db4d4eSQuinn Tran 
371249db4d4eSQuinn Tran };
371349db4d4eSQuinn Tran 
371482de802aSQuinn Tran struct qla_qpair;
371582de802aSQuinn Tran 
37167b867cf7SAnirban Chakraborty /* Response queue data structure */
37177b867cf7SAnirban Chakraborty struct rsp_que {
37187b867cf7SAnirban Chakraborty 	dma_addr_t  dma;
37197b867cf7SAnirban Chakraborty 	response_t *ring;
37207b867cf7SAnirban Chakraborty 	response_t *ring_ptr;
372121038b09SBart Van Assche 	__le32	__iomem *rsp_q_in;	/* FWI2-capable only. */
372221038b09SBart Van Assche 	__le32	__iomem *rsp_q_out;
37237b867cf7SAnirban Chakraborty 	uint16_t  ring_index;
37247b867cf7SAnirban Chakraborty 	uint16_t  out_ptr;
37257c6300e3SJoe Carnuccio 	uint16_t  *in_ptr;		/* queue shadow in index */
37267b867cf7SAnirban Chakraborty 	uint16_t  length;
37277b867cf7SAnirban Chakraborty 	uint16_t  options;
37287b867cf7SAnirban Chakraborty 	uint16_t  rid;
372973208dfdSAnirban Chakraborty 	uint16_t  id;
373073208dfdSAnirban Chakraborty 	uint16_t  vp_idx;
37317b867cf7SAnirban Chakraborty 	struct qla_hw_data *hw;
373273208dfdSAnirban Chakraborty 	struct qla_msix_entry *msix;
373373208dfdSAnirban Chakraborty 	struct req_que *req;
37342afa19a9SAnirban Chakraborty 	srb_t *status_srb; /* status continuation entry */
373582de802aSQuinn Tran 	struct qla_qpair *qpair;
37368ae6d9c7SGiridhar Malavali 
37378ae6d9c7SGiridhar Malavali 	dma_addr_t  dma_fx00;
37388ae6d9c7SGiridhar Malavali 	response_t *ring_fx00;
37398ae6d9c7SGiridhar Malavali 	uint16_t  length_fx00;
37408ae6d9c7SGiridhar Malavali 	uint8_t rsp_pkt[REQUEST_ENTRY_SIZE];
37417b867cf7SAnirban Chakraborty };
37427b867cf7SAnirban Chakraborty 
37437b867cf7SAnirban Chakraborty /* Request queue data structure */
37447b867cf7SAnirban Chakraborty struct req_que {
37457b867cf7SAnirban Chakraborty 	dma_addr_t  dma;
37467b867cf7SAnirban Chakraborty 	request_t *ring;
37477b867cf7SAnirban Chakraborty 	request_t *ring_ptr;
374821038b09SBart Van Assche 	__le32	__iomem *req_q_in;	/* FWI2-capable only. */
374921038b09SBart Van Assche 	__le32	__iomem *req_q_out;
37507b867cf7SAnirban Chakraborty 	uint16_t  ring_index;
37517b867cf7SAnirban Chakraborty 	uint16_t  in_ptr;
37527c6300e3SJoe Carnuccio 	uint16_t  *out_ptr;		/* queue shadow out index */
37537b867cf7SAnirban Chakraborty 	uint16_t  cnt;
37547b867cf7SAnirban Chakraborty 	uint16_t  length;
37557b867cf7SAnirban Chakraborty 	uint16_t  options;
37567b867cf7SAnirban Chakraborty 	uint16_t  rid;
375773208dfdSAnirban Chakraborty 	uint16_t  id;
37587b867cf7SAnirban Chakraborty 	uint16_t  qos;
37597b867cf7SAnirban Chakraborty 	uint16_t  vp_idx;
376073208dfdSAnirban Chakraborty 	struct rsp_que *rsp;
37618d93f550SChad Dupuis 	srb_t **outstanding_cmds;
37627b867cf7SAnirban Chakraborty 	uint32_t current_outstanding_cmd;
37638d93f550SChad Dupuis 	uint16_t num_outstanding_cmds;
37647b867cf7SAnirban Chakraborty 	int max_q_depth;
37658ae6d9c7SGiridhar Malavali 
37668ae6d9c7SGiridhar Malavali 	dma_addr_t  dma_fx00;
37678ae6d9c7SGiridhar Malavali 	request_t *ring_fx00;
37688ae6d9c7SGiridhar Malavali 	uint16_t  length_fx00;
37698ae6d9c7SGiridhar Malavali 	uint8_t req_pkt[REQUEST_ENTRY_SIZE];
37707b867cf7SAnirban Chakraborty };
37717b867cf7SAnirban Chakraborty 
377289c72f42SQuinn Tran struct qla_fw_resources {
377389c72f42SQuinn Tran 	u16 iocbs_total;
377489c72f42SQuinn Tran 	u16 iocbs_limit;
377589c72f42SQuinn Tran 	u16 iocbs_qp_limit;
377689c72f42SQuinn Tran 	u16 iocbs_used;
377741e5afe5SQuinn Tran 	u16 exch_total;
377841e5afe5SQuinn Tran 	u16 exch_limit;
377941e5afe5SQuinn Tran 	u16 exch_used;
378041e5afe5SQuinn Tran 	u16 pad;
378189c72f42SQuinn Tran };
378289c72f42SQuinn Tran 
3783e370b64cSQuinn Tran struct qla_fw_res {
3784e370b64cSQuinn Tran 	u16      iocb_total;
3785e370b64cSQuinn Tran 	u16      iocb_limit;
3786e370b64cSQuinn Tran 	atomic_t iocb_used;
3787e370b64cSQuinn Tran 
3788e370b64cSQuinn Tran 	u16      exch_total;
3789e370b64cSQuinn Tran 	u16      exch_limit;
3790e370b64cSQuinn Tran 	atomic_t exch_used;
3791e370b64cSQuinn Tran };
3792e370b64cSQuinn Tran 
379389c72f42SQuinn Tran #define QLA_IOCB_PCT_LIMIT 95
379489c72f42SQuinn Tran 
379582d8dfd2SQuinn Tran struct  qla_buf_pool {
379682d8dfd2SQuinn Tran 	u16 num_bufs;
379782d8dfd2SQuinn Tran 	u16 num_active;
379882d8dfd2SQuinn Tran 	u16 max_used;
37991f8f9c34SQuinn Tran 	u16 num_alloc;
38001f8f9c34SQuinn Tran 	u16 prev_max;
38011f8f9c34SQuinn Tran 	u16 pad;
38021f8f9c34SQuinn Tran 	uint32_t take_snapshot:1;
380382d8dfd2SQuinn Tran 	unsigned long *buf_map;
380482d8dfd2SQuinn Tran 	void **buf_array;
380582d8dfd2SQuinn Tran 	dma_addr_t *dma_array;
380682d8dfd2SQuinn Tran };
380782d8dfd2SQuinn Tran 
3808d7459527SMichael Hernandez /*Queue pair data structure */
3809d7459527SMichael Hernandez struct qla_qpair {
3810d7459527SMichael Hernandez 	spinlock_t qp_lock;
3811d7459527SMichael Hernandez 	atomic_t ref_count;
3812e326d22aSQuinn Tran 	uint32_t lun_cnt;
381382de802aSQuinn Tran 	/*
381482de802aSQuinn Tran 	 * For qpair 0, qp_lock_ptr will point at hardware_lock due to
381582de802aSQuinn Tran 	 * legacy code. For other Qpair(s), it will point at qp_lock.
381682de802aSQuinn Tran 	 */
381782de802aSQuinn Tran 	spinlock_t *qp_lock_ptr;
381882de802aSQuinn Tran 	struct scsi_qla_host *vha;
38197c3f8fd1SQuinn Tran 	u32 chip_reset;
382082de802aSQuinn Tran 
3821d7459527SMichael Hernandez 	/* distill these fields down to 'online=0/1'
3822d7459527SMichael Hernandez 	 * ha->flags.eeh_busy
3823d7459527SMichael Hernandez 	 * ha->flags.pci_channel_io_perm_failure
3824d7459527SMichael Hernandez 	 * base_vha->loop_state
3825d7459527SMichael Hernandez 	 */
3826d7459527SMichael Hernandez 	uint32_t online:1;
3827d7459527SMichael Hernandez 	/* move vha->flags.difdix_supported here */
3828d7459527SMichael Hernandez 	uint32_t difdix_supported:1;
3829d7459527SMichael Hernandez 	uint32_t delete_in_progress:1;
38304b60c827SQuinn Tran 	uint32_t fw_started:1;
38317c3f8fd1SQuinn Tran 	uint32_t enable_class_2:1;
38327c3f8fd1SQuinn Tran 	uint32_t enable_explicit_conf:1;
3833af7bb382SQuinn Tran 	uint32_t use_shadow_reg:1;
383449db4d4eSQuinn Tran 	uint32_t rcv_intr:1;
3835d7459527SMichael Hernandez 
3836d7459527SMichael Hernandez 	uint16_t id;			/* qp number used with FW */
3837d7459527SMichael Hernandez 	uint16_t vp_idx;		/* vport ID */
3838efeda3bfSQuinn Tran 
3839efeda3bfSQuinn Tran 	uint16_t dsd_inuse;
3840efeda3bfSQuinn Tran 	uint16_t dsd_avail;
3841efeda3bfSQuinn Tran 	struct list_head dsd_list;
3842efeda3bfSQuinn Tran #define NUM_DSD_CHAIN 4096
3843efeda3bfSQuinn Tran 
3844d7459527SMichael Hernandez 	mempool_t *srb_mempool;
3845d7459527SMichael Hernandez 
38468abfa9e2SQuinn Tran 	struct pci_dev  *pdev;
38478abfa9e2SQuinn Tran 	void (*reqq_start_iocbs)(struct qla_qpair *);
38488abfa9e2SQuinn Tran 
3849d7459527SMichael Hernandez 	/* to do: New driver: move queues to here instead of pointers */
3850d7459527SMichael Hernandez 	struct req_que *req;
3851d7459527SMichael Hernandez 	struct rsp_que *rsp;
3852d7459527SMichael Hernandez 	struct atio_que *atio;
3853d7459527SMichael Hernandez 	struct qla_msix_entry *msix; /* point to &ha->msix_entries[x] */
3854d7459527SMichael Hernandez 	struct qla_hw_data *hw;
3855d7459527SMichael Hernandez 	struct work_struct q_work;
385649db4d4eSQuinn Tran 	struct qla_counters counters;
385749db4d4eSQuinn Tran 
3858d7459527SMichael Hernandez 	struct list_head qp_list_elem; /* vha->qp_list */
3859e326d22aSQuinn Tran 	struct list_head hints_list;
386049db4d4eSQuinn Tran 
38610691094fSQuinn Tran 	uint16_t retry_term_cnt;
386221038b09SBart Van Assche 	__le32	retry_term_exchg_addr;
38630691094fSQuinn Tran 	uint64_t retry_term_jiff;
386460a9eadbSQuinn Tran 	struct qla_tgt_counters tgt_counters;
386549db4d4eSQuinn Tran 	uint16_t cpuid;
3866d54820b2SGleb Chesnokov 	bool cpu_mapped;
386789c72f42SQuinn Tran 	struct qla_fw_resources fwres ____cacheline_aligned;
386882d8dfd2SQuinn Tran 	struct  qla_buf_pool buf_pool;
3869d94d8158SQuinn Tran 	u32	cmd_cnt;
3870d94d8158SQuinn Tran 	u32	cmd_completion_cnt;
38713a4e1f3bSManish Rangankar 	u32	prev_completion_cnt;
3872d7459527SMichael Hernandez };
3873d7459527SMichael Hernandez 
38749a069e19SGiridhar Malavali /* Place holder for FW buffer parameters */
38759a069e19SGiridhar Malavali struct qlfc_fw {
38769a069e19SGiridhar Malavali 	void *fw_buf;
38779a069e19SGiridhar Malavali 	dma_addr_t fw_dma;
38789a069e19SGiridhar Malavali 	uint32_t len;
38799a069e19SGiridhar Malavali };
38809a069e19SGiridhar Malavali 
3881d83a80eeSJoe Carnuccio struct rdp_req_payload {
3882d83a80eeSJoe Carnuccio 	uint32_t	els_request;
3883d83a80eeSJoe Carnuccio 	uint32_t	desc_list_len;
3884d83a80eeSJoe Carnuccio 
3885d83a80eeSJoe Carnuccio 	/* NPIV descriptor */
3886d83a80eeSJoe Carnuccio 	struct {
3887d83a80eeSJoe Carnuccio 		uint32_t desc_tag;
3888d83a80eeSJoe Carnuccio 		uint32_t desc_len;
3889d83a80eeSJoe Carnuccio 		uint8_t  reserved;
3890d83a80eeSJoe Carnuccio 		uint8_t  nport_id[3];
3891d83a80eeSJoe Carnuccio 	} npiv_desc;
3892d83a80eeSJoe Carnuccio };
3893d83a80eeSJoe Carnuccio 
3894d83a80eeSJoe Carnuccio struct rdp_rsp_payload {
3895d83a80eeSJoe Carnuccio 	struct {
389621038b09SBart Van Assche 		__be32	cmd;
389721038b09SBart Van Assche 		__be32	len;
3898d83a80eeSJoe Carnuccio 	} hdr;
3899d83a80eeSJoe Carnuccio 
3900d83a80eeSJoe Carnuccio 	/* LS Request Info descriptor */
3901d83a80eeSJoe Carnuccio 	struct {
390221038b09SBart Van Assche 		__be32	desc_tag;
390321038b09SBart Van Assche 		__be32	desc_len;
390421038b09SBart Van Assche 		__be32	req_payload_word_0;
3905d83a80eeSJoe Carnuccio 	} ls_req_info_desc;
3906d83a80eeSJoe Carnuccio 
3907d83a80eeSJoe Carnuccio 	/* LS Request Info descriptor */
3908d83a80eeSJoe Carnuccio 	struct {
390921038b09SBart Van Assche 		__be32	desc_tag;
391021038b09SBart Van Assche 		__be32	desc_len;
391121038b09SBart Van Assche 		__be32	req_payload_word_0;
3912d83a80eeSJoe Carnuccio 	} ls_req_info_desc2;
3913d83a80eeSJoe Carnuccio 
3914d83a80eeSJoe Carnuccio 	/* SFP diagnostic param descriptor */
3915d83a80eeSJoe Carnuccio 	struct {
391621038b09SBart Van Assche 		__be32	desc_tag;
391721038b09SBart Van Assche 		__be32	desc_len;
391821038b09SBart Van Assche 		__be16	temperature;
391921038b09SBart Van Assche 		__be16	vcc;
392021038b09SBart Van Assche 		__be16	tx_bias;
392121038b09SBart Van Assche 		__be16	tx_power;
392221038b09SBart Van Assche 		__be16	rx_power;
392321038b09SBart Van Assche 		__be16	sfp_flags;
3924d83a80eeSJoe Carnuccio 	} sfp_diag_desc;
3925d83a80eeSJoe Carnuccio 
3926d83a80eeSJoe Carnuccio 	/* Port Speed Descriptor */
3927d83a80eeSJoe Carnuccio 	struct {
392821038b09SBart Van Assche 		__be32	desc_tag;
392921038b09SBart Van Assche 		__be32	desc_len;
393021038b09SBart Van Assche 		__be16	speed_capab;
393121038b09SBart Van Assche 		__be16	operating_speed;
3932d83a80eeSJoe Carnuccio 	} port_speed_desc;
3933d83a80eeSJoe Carnuccio 
3934d83a80eeSJoe Carnuccio 	/* Link Error Status Descriptor */
3935d83a80eeSJoe Carnuccio 	struct {
393621038b09SBart Van Assche 		__be32	desc_tag;
393721038b09SBart Van Assche 		__be32	desc_len;
393821038b09SBart Van Assche 		__be32	link_fail_cnt;
393921038b09SBart Van Assche 		__be32	loss_sync_cnt;
394021038b09SBart Van Assche 		__be32	loss_sig_cnt;
394121038b09SBart Van Assche 		__be32	prim_seq_err_cnt;
394221038b09SBart Van Assche 		__be32	inval_xmit_word_cnt;
394321038b09SBart Van Assche 		__be32	inval_crc_cnt;
3944d83a80eeSJoe Carnuccio 		uint8_t  pn_port_phy_type;
3945d83a80eeSJoe Carnuccio 		uint8_t  reserved[3];
3946d83a80eeSJoe Carnuccio 	} ls_err_desc;
3947d83a80eeSJoe Carnuccio 
3948d83a80eeSJoe Carnuccio 	/* Port name description with diag param */
3949d83a80eeSJoe Carnuccio 	struct {
395021038b09SBart Van Assche 		__be32	desc_tag;
395121038b09SBart Van Assche 		__be32	desc_len;
3952d83a80eeSJoe Carnuccio 		uint8_t WWNN[WWN_SIZE];
3953d83a80eeSJoe Carnuccio 		uint8_t WWPN[WWN_SIZE];
3954d83a80eeSJoe Carnuccio 	} port_name_diag_desc;
3955d83a80eeSJoe Carnuccio 
3956d83a80eeSJoe Carnuccio 	/* Port Name desc for Direct attached Fx_Port or Nx_Port */
3957d83a80eeSJoe Carnuccio 	struct {
395821038b09SBart Van Assche 		__be32	desc_tag;
395921038b09SBart Van Assche 		__be32	desc_len;
3960d83a80eeSJoe Carnuccio 		uint8_t WWNN[WWN_SIZE];
3961d83a80eeSJoe Carnuccio 		uint8_t WWPN[WWN_SIZE];
3962d83a80eeSJoe Carnuccio 	} port_name_direct_desc;
3963d83a80eeSJoe Carnuccio 
3964d83a80eeSJoe Carnuccio 	/* Buffer Credit descriptor */
3965d83a80eeSJoe Carnuccio 	struct {
396621038b09SBart Van Assche 		__be32	desc_tag;
396721038b09SBart Van Assche 		__be32	desc_len;
396821038b09SBart Van Assche 		__be32	fcport_b2b;
396921038b09SBart Van Assche 		__be32	attached_fcport_b2b;
397021038b09SBart Van Assche 		__be32	fcport_rtt;
3971d83a80eeSJoe Carnuccio 	} buffer_credit_desc;
3972d83a80eeSJoe Carnuccio 
3973d83a80eeSJoe Carnuccio 	/* Optical Element Data Descriptor */
3974d83a80eeSJoe Carnuccio 	struct {
397521038b09SBart Van Assche 		__be32	desc_tag;
397621038b09SBart Van Assche 		__be32	desc_len;
397721038b09SBart Van Assche 		__be16	high_alarm;
397821038b09SBart Van Assche 		__be16	low_alarm;
397921038b09SBart Van Assche 		__be16	high_warn;
398021038b09SBart Van Assche 		__be16	low_warn;
398121038b09SBart Van Assche 		__be32	element_flags;
3982d83a80eeSJoe Carnuccio 	} optical_elmt_desc[5];
3983d83a80eeSJoe Carnuccio 
3984d83a80eeSJoe Carnuccio 	/* Optical Product Data Descriptor */
3985d83a80eeSJoe Carnuccio 	struct {
398621038b09SBart Van Assche 		__be32	desc_tag;
398721038b09SBart Van Assche 		__be32	desc_len;
3988d83a80eeSJoe Carnuccio 		uint8_t  vendor_name[16];
3989d83a80eeSJoe Carnuccio 		uint8_t  part_number[16];
3990d83a80eeSJoe Carnuccio 		uint8_t  serial_number[16];
3991d83a80eeSJoe Carnuccio 		uint8_t  revision[4];
3992d83a80eeSJoe Carnuccio 		uint8_t  date[8];
3993d83a80eeSJoe Carnuccio 	} optical_prod_desc;
3994d83a80eeSJoe Carnuccio };
3995d83a80eeSJoe Carnuccio 
3996d83a80eeSJoe Carnuccio #define RDP_DESC_LEN(obj) \
3997d83a80eeSJoe Carnuccio 	(sizeof(obj) - sizeof((obj).desc_tag) - sizeof((obj).desc_len))
3998d83a80eeSJoe Carnuccio 
3999d83a80eeSJoe Carnuccio #define RDP_PORT_SPEED_1GB		BIT_15
4000d83a80eeSJoe Carnuccio #define RDP_PORT_SPEED_2GB		BIT_14
4001d83a80eeSJoe Carnuccio #define RDP_PORT_SPEED_4GB		BIT_13
4002d83a80eeSJoe Carnuccio #define RDP_PORT_SPEED_10GB		BIT_12
4003d83a80eeSJoe Carnuccio #define RDP_PORT_SPEED_8GB		BIT_11
4004d83a80eeSJoe Carnuccio #define RDP_PORT_SPEED_16GB		BIT_10
4005d83a80eeSJoe Carnuccio #define RDP_PORT_SPEED_32GB		BIT_9
400652bfb089SJoe Carnuccio #define RDP_PORT_SPEED_64GB             BIT_8
4007d83a80eeSJoe Carnuccio #define RDP_PORT_SPEED_UNKNOWN		BIT_0
4008d83a80eeSJoe Carnuccio 
40090e8cd71cSSaurav Kashyap struct scsi_qlt_host {
40100e8cd71cSSaurav Kashyap 	void *target_lport_ptr;
40110e8cd71cSSaurav Kashyap 	struct mutex tgt_mutex;
40120e8cd71cSSaurav Kashyap 	struct mutex tgt_host_action_mutex;
40130e8cd71cSSaurav Kashyap 	struct qla_tgt *qla_tgt;
40140e8cd71cSSaurav Kashyap };
40150e8cd71cSSaurav Kashyap 
40162d70c103SNicholas Bellinger struct qlt_hw_data {
40172d70c103SNicholas Bellinger 	/* Protected by hw lock */
40182d70c103SNicholas Bellinger 	uint32_t node_name_set:1;
40192d70c103SNicholas Bellinger 
40202d70c103SNicholas Bellinger 	dma_addr_t atio_dma;	/* Physical address. */
40212d70c103SNicholas Bellinger 	struct atio *atio_ring;	/* Base virtual address */
40222d70c103SNicholas Bellinger 	struct atio *atio_ring_ptr;	/* Current address. */
40232d70c103SNicholas Bellinger 	uint16_t atio_ring_index; /* Current index. */
40242d70c103SNicholas Bellinger 	uint16_t atio_q_length;
402521038b09SBart Van Assche 	__le32 __iomem *atio_q_in;
402621038b09SBart Van Assche 	__le32 __iomem *atio_q_out;
40272d70c103SNicholas Bellinger 
4028634b9774SBart Van Assche 	const struct qla_tgt_func_tmpl *tgt_ops;
40292d70c103SNicholas Bellinger 
40302d70c103SNicholas Bellinger 	int saved_set;
403121038b09SBart Van Assche 	__le16	saved_exchange_count;
403221038b09SBart Van Assche 	__le32	saved_firmware_options_1;
403321038b09SBart Van Assche 	__le32	saved_firmware_options_2;
403421038b09SBart Van Assche 	__le32	saved_firmware_options_3;
40352d70c103SNicholas Bellinger 	uint8_t saved_firmware_options[2];
40362d70c103SNicholas Bellinger 	uint8_t saved_add_firmware_options[2];
40372d70c103SNicholas Bellinger 
40382d70c103SNicholas Bellinger 	uint8_t tgt_node_name[WWN_SIZE];
403933e79977SQuinn Tran 
404036c78452SQuinn Tran 	struct dentry *dfs_tgt_sess;
4041c423437eSHimanshu Madhani 	struct dentry *dfs_tgt_port_database;
404209620eebSQuinn Tran 	struct dentry *dfs_naqp;
4043c423437eSHimanshu Madhani 
404433e79977SQuinn Tran 	struct list_head q_full_list;
404533e79977SQuinn Tran 	uint32_t num_pend_cmds;
404633e79977SQuinn Tran 	uint32_t num_qfull_cmds_alloc;
404733e79977SQuinn Tran 	uint32_t num_qfull_cmds_dropped;
404833e79977SQuinn Tran 	spinlock_t q_full_lock;
404933e79977SQuinn Tran 	uint32_t leak_exchg_thresh_hold;
40507560151bSQuinn Tran 	spinlock_t sess_lock;
405109620eebSQuinn Tran 	int num_act_qpairs;
405209620eebSQuinn Tran #define DEFAULT_NAQP 2
40532f424b9bSQuinn Tran 	spinlock_t atio_lock ____cacheline_aligned;
40542d70c103SNicholas Bellinger };
40552d70c103SNicholas Bellinger 
405633e79977SQuinn Tran #define MAX_QFULL_CMDS_ALLOC	8192
405733e79977SQuinn Tran #define Q_FULL_THRESH_HOLD_PERCENT 90
405833e79977SQuinn Tran #define Q_FULL_THRESH_HOLD(ha) \
405903e8c680SQuinn Tran 	((ha->cur_fw_xcb_count/100) * Q_FULL_THRESH_HOLD_PERCENT)
406033e79977SQuinn Tran 
406133e79977SQuinn Tran #define LEAK_EXCHG_THRESH_HOLD_PERCENT 75	/* 75 percent */
406233e79977SQuinn Tran 
4063cbb01c2fSArun Easi struct qla_hw_data_stat {
4064cbb01c2fSArun Easi 	u32 num_fw_dump;
4065cbb01c2fSArun Easi 	u32 num_mpi_reset;
4066cbb01c2fSArun Easi };
4067cbb01c2fSArun Easi 
4068f7a0ed47SQuinn Tran /* refer to pcie_do_recovery reference */
4069f7a0ed47SQuinn Tran typedef enum {
4070f7a0ed47SQuinn Tran 	QLA_PCI_RESUME,
4071f7a0ed47SQuinn Tran 	QLA_PCI_ERR_DETECTED,
4072f7a0ed47SQuinn Tran 	QLA_PCI_MMIO_ENABLED,
4073f7a0ed47SQuinn Tran 	QLA_PCI_SLOT_RESET,
4074f7a0ed47SQuinn Tran } pci_error_state_t;
4075abbd8870SAndrew Vasquez /*
40767b867cf7SAnirban Chakraborty  * Qlogic host adapter specific data structure.
40771da177e4SLinus Torvalds */
40787b867cf7SAnirban Chakraborty struct qla_hw_data {
40791da177e4SLinus Torvalds 	struct pci_dev  *pdev;
40807b867cf7SAnirban Chakraborty 	/* SRB cache. */
40817b867cf7SAnirban Chakraborty #define SRB_MIN_REQ     128
40827b867cf7SAnirban Chakraborty 	mempool_t       *srb_mempool;
4083cf3b4fb6SBikash Hazarika 	u8 port_name[WWN_SIZE];
40841da177e4SLinus Torvalds 
40851da177e4SLinus Torvalds 	volatile struct {
40861da177e4SLinus Torvalds 		uint32_t	mbox_int		:1;
40871da177e4SLinus Torvalds 		uint32_t	mbox_busy		:1;
40881da177e4SLinus Torvalds 		uint32_t	disable_risc_code_load	:1;
40891da177e4SLinus Torvalds 		uint32_t	enable_64bit_addressing	:1;
40901da177e4SLinus Torvalds 		uint32_t	enable_lip_reset	:1;
40911da177e4SLinus Torvalds 		uint32_t	enable_target_reset	:1;
40927b867cf7SAnirban Chakraborty 		uint32_t	enable_lip_full_login	:1;
40931da177e4SLinus Torvalds 		uint32_t	enable_led_scheme	:1;
40947190575fSGiridhar Malavali 
40953d71644cSAndrew Vasquez 		uint32_t	msi_enabled		:1;
40963d71644cSAndrew Vasquez 		uint32_t	msix_enabled		:1;
4097d4c760c2SAndrew Vasquez 		uint32_t	disable_serdes		:1;
40984346b149SAndrew Vasquez 		uint32_t	gpsc_supported		:1;
40992c3dfe3fSSeokmann Ju 		uint32_t	npiv_supported		:1;
410085880801SAndrew Vasquez 		uint32_t	pci_channel_io_perm_failure	:1;
4101df613b96SAndrew Vasquez 		uint32_t	fce_enabled		:1;
4102*217230bcSQuinn Tran 		uint32_t	user_enabled_fce	:1;
4103*217230bcSQuinn Tran 		uint32_t	fce_dump_buf_alloced	:1;
41041d2874deSJoe Carnuccio 		uint32_t	fac_supported		:1;
41057190575fSGiridhar Malavali 
41062533cf67SLalit Chandivade 		uint32_t	chip_reset_done		:1;
4107cbc8eb67SAndrew Vasquez 		uint32_t	running_gold_fw		:1;
410885880801SAndrew Vasquez 		uint32_t	eeh_busy		:1;
41093155754aSAnirban Chakraborty 		uint32_t	disable_msix_handshake	:1;
411009ff701aSSarang Radke 		uint32_t	fcp_prio_enabled	:1;
41117190575fSGiridhar Malavali 		uint32_t	isp82xx_fw_hung:1;
41127d613ac6SSantosh Vernekar 		uint32_t	nic_core_hung:1;
41137190575fSGiridhar Malavali 
4114579d12b5SSaurav Kashyap 		uint32_t	quiesce_owner:1;
41157d613ac6SSantosh Vernekar 		uint32_t	nic_core_reset_hdlr_active:1;
41167d613ac6SSantosh Vernekar 		uint32_t	nic_core_reset_owner:1;
4117b6d0d9d5SGiridhar Malavali 		uint32_t	isp82xx_no_md_cap:1;
41182d70c103SNicholas Bellinger 		uint32_t	host_shutting_down:1;
4119bf5b8ad7SChad Dupuis 		uint32_t	idc_compl_status:1;
41208ae6d9c7SGiridhar Malavali 		uint32_t        mr_reset_hdlr_active:1;
41218ae6d9c7SGiridhar Malavali 		uint32_t        mr_intr_valid:1;
4122b0d6cabdSHimanshu Madhani 
412340f3862bSJoe Carnuccio 		uint32_t        dport_enabled:1;
41242486c627SHimanshu Madhani 		uint32_t	fawwpn_enabled:1;
4125b0d6cabdSHimanshu Madhani 		uint32_t	exlogins_enabled:1;
41262f56a7f1SHimanshu Madhani 		uint32_t	exchoffld_enabled:1;
412715f30a57SQuinn Tran 
4128ec7193e2SQuinn Tran 		uint32_t	lip_ae:1;
4129ec7193e2SQuinn Tran 		uint32_t	n2n_ae:1;
413015f30a57SQuinn Tran 		uint32_t	fw_started:1;
4131ec7193e2SQuinn Tran 		uint32_t	fw_init_done:1;
4132e4e3a2ceSQuinn Tran 
4133b0f18eeeSAndrew Vasquez 		uint32_t	lr_detected:1;
4134b0f18eeeSAndrew Vasquez 
41359cd883f0SQuinn Tran 		uint32_t	rida_fmt2:1;
4136b2000805SQuinn Tran 		uint32_t	purge_mbox:1;
41378777e431SQuinn Tran 		uint32_t        n2n_bigger:1;
41383f006ac3SMichael Hernandez 		uint32_t	secure_adapter:1;
41393f006ac3SMichael Hernandez 		uint32_t	secure_fw:1;
41409f2475feSShyam Sundar 				/* Supported by Adapter */
41419f2475feSShyam Sundar 		uint32_t	scm_supported_a:1;
41429f2475feSShyam Sundar 				/* Supported by Firmware */
41439f2475feSShyam Sundar 		uint32_t	scm_supported_f:1;
41449f2475feSShyam Sundar 				/* Enabled in Driver */
41459f2475feSShyam Sundar 		uint32_t	scm_enabled:1;
4146d07b75baSQuinn Tran 		uint32_t	edif_hw:1;
41477ebb336eSQuinn Tran 		uint32_t	edif_enabled:1;
41484de067e5SQuinn Tran 		uint32_t	n2n_fw_acc_sec:1;
414944f5a37dSQuinn Tran 		uint32_t	plogi_template_valid:1;
4150dbf1f53cSSaurav Kashyap 		uint32_t	port_isolated:1;
4151d3117c83SQuinn Tran 		uint32_t	eeh_flush:2;
4152d3117c83SQuinn Tran #define EEH_FLUSH_RDY  1
4153d3117c83SQuinn Tran #define EEH_FLUSH_DONE 2
41541da177e4SLinus Torvalds 	} flags;
41551da177e4SLinus Torvalds 
4156d1e3635aSQuinn Tran 	uint16_t max_exchg;
4157b0f18eeeSAndrew Vasquez 	uint16_t lr_distance;	/* 32G & above */
4158e4e3a2ceSQuinn Tran #define LR_DISTANCE_5K  1
4159e4e3a2ceSQuinn Tran #define LR_DISTANCE_10K 0
4160e4e3a2ceSQuinn Tran 
41617b867cf7SAnirban Chakraborty 	/* This spinlock is used to protect "io transactions", you must
41627b867cf7SAnirban Chakraborty 	* acquire it before doing any IO to the card, eg with RD_REG*() and
41637b867cf7SAnirban Chakraborty 	* WRT_REG*() for the duration of your entire commandtransaction.
41647b867cf7SAnirban Chakraborty 	*
41657b867cf7SAnirban Chakraborty 	* This spinlock is of lower priority than the io request lock.
41667b867cf7SAnirban Chakraborty 	*/
41671da177e4SLinus Torvalds 
41687b867cf7SAnirban Chakraborty 	spinlock_t	hardware_lock ____cacheline_aligned;
41697b867cf7SAnirban Chakraborty 	int		bars;
41707b867cf7SAnirban Chakraborty 	int		mem_only;
4171f73cb695SChad Dupuis 	device_reg_t *iobase;           /* Base I/O address */
41727b867cf7SAnirban Chakraborty 	resource_size_t pio_address;
41731da177e4SLinus Torvalds 
41747b867cf7SAnirban Chakraborty #define MIN_IOBASE_LEN          0x100
41758ae6d9c7SGiridhar Malavali 	dma_addr_t		bar0_hdl;
41768ae6d9c7SGiridhar Malavali 
41778ae6d9c7SGiridhar Malavali 	void __iomem *cregbase;
41788ae6d9c7SGiridhar Malavali 	dma_addr_t		bar2_hdl;
41798ae6d9c7SGiridhar Malavali #define BAR0_LEN_FX00			(1024 * 1024)
41808ae6d9c7SGiridhar Malavali #define BAR2_LEN_FX00			(128 * 1024)
41818ae6d9c7SGiridhar Malavali 
41828ae6d9c7SGiridhar Malavali 	uint32_t		rqstq_intr_code;
41838ae6d9c7SGiridhar Malavali 	uint32_t		mbx_intr_code;
41848ae6d9c7SGiridhar Malavali 	uint32_t		req_que_len;
41858ae6d9c7SGiridhar Malavali 	uint32_t		rsp_que_len;
41868ae6d9c7SGiridhar Malavali 	uint32_t		req_que_off;
41878ae6d9c7SGiridhar Malavali 	uint32_t		rsp_que_off;
4188d3117c83SQuinn Tran 	unsigned long		eeh_jif;
41898ae6d9c7SGiridhar Malavali 
419073208dfdSAnirban Chakraborty 	/* Multi queue data structs */
4191f73cb695SChad Dupuis 	device_reg_t *mqiobase;
4192f73cb695SChad Dupuis 	device_reg_t *msixbase;
419373208dfdSAnirban Chakraborty 	uint16_t        msix_count;
419473208dfdSAnirban Chakraborty 	uint8_t         mqenable;
419573208dfdSAnirban Chakraborty 	struct req_que **req_q_map;
419673208dfdSAnirban Chakraborty 	struct rsp_que **rsp_q_map;
4197d7459527SMichael Hernandez 	struct qla_qpair **queue_pair_map;
41981d201c81SShreyas Deodhar 	struct qla_qpair **qp_cpu_map;
419973208dfdSAnirban Chakraborty 	unsigned long req_qid_map[(QLA_MAX_QUEUES / 8) / sizeof(unsigned long)];
420073208dfdSAnirban Chakraborty 	unsigned long rsp_qid_map[(QLA_MAX_QUEUES / 8) / sizeof(unsigned long)];
4201d7459527SMichael Hernandez 	unsigned long qpair_qid_map[(QLA_MAX_QUEUES / 8)
4202d7459527SMichael Hernandez 		/ sizeof(unsigned long)];
42032afa19a9SAnirban Chakraborty 	uint8_t 	max_req_queues;
42042afa19a9SAnirban Chakraborty 	uint8_t 	max_rsp_queues;
4205d7459527SMichael Hernandez 	uint8_t		max_qpairs;
4206b95b9452SSawan Chandak 	uint8_t		num_qpairs;
4207d7459527SMichael Hernandez 	struct qla_qpair *base_qpair;
420873208dfdSAnirban Chakraborty 	struct qla_npiv_entry *npiv_info;
420973208dfdSAnirban Chakraborty 	uint16_t	nvram_npiv_size;
42107b867cf7SAnirban Chakraborty 
42117b867cf7SAnirban Chakraborty 	uint16_t        switch_cap;
42127b867cf7SAnirban Chakraborty #define FLOGI_SEQ_DEL           BIT_8
42137b867cf7SAnirban Chakraborty #define FLOGI_MID_SUPPORT       BIT_10
42147b867cf7SAnirban Chakraborty #define FLOGI_VSAN_SUPPORT      BIT_12
42157b867cf7SAnirban Chakraborty #define FLOGI_SP_SUPPORT        BIT_13
4216e5b68a61SAnirban Chakraborty 
4217e5b68a61SAnirban Chakraborty 	uint8_t		port_no;		/* Physical port of adapter */
4218ead03855SQuinn Tran 	uint8_t		exch_starvation;
4219e5b68a61SAnirban Chakraborty 
42207b867cf7SAnirban Chakraborty 	/* Timeout timers. */
42217b867cf7SAnirban Chakraborty 	uint8_t 	loop_down_abort_time;    /* port down timer */
42227b867cf7SAnirban Chakraborty 	atomic_t	loop_down_timer;         /* loop down timer */
42237b867cf7SAnirban Chakraborty 	uint8_t		link_down_timeout;       /* link down timeout */
42247b867cf7SAnirban Chakraborty 	uint16_t	max_loop_id;
4225642ef983SChad Dupuis 	uint16_t	max_fibre_devices;	/* Maximum number of targets */
42267b867cf7SAnirban Chakraborty 
42277b867cf7SAnirban Chakraborty 	uint16_t	fb_rev;
42287b867cf7SAnirban Chakraborty 	uint16_t	min_external_loopid;    /* First external loop Id */
42297b867cf7SAnirban Chakraborty 
42307b867cf7SAnirban Chakraborty #define PORT_SPEED_UNKNOWN 0xFFFF
42317b867cf7SAnirban Chakraborty #define PORT_SPEED_1GB  0x00
42327b867cf7SAnirban Chakraborty #define PORT_SPEED_2GB  0x01
42334910b524SAnil Gurumurthy #define PORT_SPEED_AUTO 0x02
42347b867cf7SAnirban Chakraborty #define PORT_SPEED_4GB  0x03
42357b867cf7SAnirban Chakraborty #define PORT_SPEED_8GB  0x04
42366246b8a1SGiridhar Malavali #define PORT_SPEED_16GB 0x05
4237f73cb695SChad Dupuis #define PORT_SPEED_32GB 0x06
4238ecc89f25SJoe Carnuccio #define PORT_SPEED_64GB 0x07
42393a03eb79SAndrew Vasquez #define PORT_SPEED_10GB	0x13
42407b867cf7SAnirban Chakraborty 	uint16_t	link_data_rate;         /* F/W operating speed */
42414910b524SAnil Gurumurthy 	uint16_t	set_data_rate;		/* Set by user */
42427b867cf7SAnirban Chakraborty 
42437b867cf7SAnirban Chakraborty 	uint8_t		current_topology;
42447b867cf7SAnirban Chakraborty 	uint8_t		prev_topology;
42457b867cf7SAnirban Chakraborty #define ISP_CFG_NL	1
42467b867cf7SAnirban Chakraborty #define ISP_CFG_N	2
42477b867cf7SAnirban Chakraborty #define ISP_CFG_FL	4
42487b867cf7SAnirban Chakraborty #define ISP_CFG_F	8
42497b867cf7SAnirban Chakraborty 
42507b867cf7SAnirban Chakraborty 	uint8_t		operating_mode;         /* F/W operating mode */
42517b867cf7SAnirban Chakraborty #define LOOP      0
42527b867cf7SAnirban Chakraborty #define P2P       1
42537b867cf7SAnirban Chakraborty #define LOOP_P2P  2
42547b867cf7SAnirban Chakraborty #define P2P_LOOP  3
42557b867cf7SAnirban Chakraborty 	uint8_t		interrupts_on;
42567b867cf7SAnirban Chakraborty 	uint32_t	isp_abort_cnt;
4257c3a2f0dfSAndrew Vasquez #define PCI_DEVICE_ID_QLOGIC_ISP2532    0x2532
42584d4df193SHarihara Kadayam #define PCI_DEVICE_ID_QLOGIC_ISP8432    0x8432
42593a03eb79SAndrew Vasquez #define PCI_DEVICE_ID_QLOGIC_ISP8001	0x8001
42606246b8a1SGiridhar Malavali #define PCI_DEVICE_ID_QLOGIC_ISP8031	0x8031
42616246b8a1SGiridhar Malavali #define PCI_DEVICE_ID_QLOGIC_ISP2031	0x2031
4262f73cb695SChad Dupuis #define PCI_DEVICE_ID_QLOGIC_ISP2071	0x2071
42632c5bbbb2SJoe Carnuccio #define PCI_DEVICE_ID_QLOGIC_ISP2271	0x2271
42642b48992fSSawan Chandak #define PCI_DEVICE_ID_QLOGIC_ISP2261	0x2261
4265ecc89f25SJoe Carnuccio #define PCI_DEVICE_ID_QLOGIC_ISP2061	0x2061
4266ecc89f25SJoe Carnuccio #define PCI_DEVICE_ID_QLOGIC_ISP2081	0x2081
4267ecc89f25SJoe Carnuccio #define PCI_DEVICE_ID_QLOGIC_ISP2089	0x2089
4268ecc89f25SJoe Carnuccio #define PCI_DEVICE_ID_QLOGIC_ISP2281	0x2281
4269ecc89f25SJoe Carnuccio #define PCI_DEVICE_ID_QLOGIC_ISP2289	0x2289
42702c5bbbb2SJoe Carnuccio 
42719e052e2dSJoe Carnuccio 	uint32_t	isp_type;
4272ea5b6382Sandrew.vasquez@qlogic.com #define DT_ISP2100                      BIT_0
4273ea5b6382Sandrew.vasquez@qlogic.com #define DT_ISP2200                      BIT_1
4274ea5b6382Sandrew.vasquez@qlogic.com #define DT_ISP2300                      BIT_2
4275ea5b6382Sandrew.vasquez@qlogic.com #define DT_ISP2312                      BIT_3
4276ea5b6382Sandrew.vasquez@qlogic.com #define DT_ISP2322                      BIT_4
4277ea5b6382Sandrew.vasquez@qlogic.com #define DT_ISP6312                      BIT_5
4278ea5b6382Sandrew.vasquez@qlogic.com #define DT_ISP6322                      BIT_6
4279ea5b6382Sandrew.vasquez@qlogic.com #define DT_ISP2422                      BIT_7
4280ea5b6382Sandrew.vasquez@qlogic.com #define DT_ISP2432                      BIT_8
4281044cc6c8Sandrew.vasquez@qlogic.com #define DT_ISP5422                      BIT_9
4282044cc6c8Sandrew.vasquez@qlogic.com #define DT_ISP5432                      BIT_10
4283c3a2f0dfSAndrew Vasquez #define DT_ISP2532                      BIT_11
42844d4df193SHarihara Kadayam #define DT_ISP8432                      BIT_12
42853a03eb79SAndrew Vasquez #define DT_ISP8001			BIT_13
4286a9083016SGiridhar Malavali #define DT_ISP8021			BIT_14
42876246b8a1SGiridhar Malavali #define DT_ISP2031			BIT_15
42886246b8a1SGiridhar Malavali #define DT_ISP8031			BIT_16
42898ae6d9c7SGiridhar Malavali #define DT_ISPFX00			BIT_17
42907ec0effdSAtul Deshmukh #define DT_ISP8044			BIT_18
4291f73cb695SChad Dupuis #define DT_ISP2071			BIT_19
42922c5bbbb2SJoe Carnuccio #define DT_ISP2271			BIT_20
42932b48992fSSawan Chandak #define DT_ISP2261			BIT_21
4294ecc89f25SJoe Carnuccio #define DT_ISP2061			BIT_22
4295ecc89f25SJoe Carnuccio #define DT_ISP2081			BIT_23
4296ecc89f25SJoe Carnuccio #define DT_ISP2089			BIT_24
4297ecc89f25SJoe Carnuccio #define DT_ISP2281			BIT_25
4298ecc89f25SJoe Carnuccio #define DT_ISP2289			BIT_26
4299ecc89f25SJoe Carnuccio #define DT_ISP_LAST			(DT_ISP2289 << 1)
4300ea5b6382Sandrew.vasquez@qlogic.com 
43019e052e2dSJoe Carnuccio 	uint32_t	device_type;
4302e02587d7SArun Easi #define DT_T10_PI                       BIT_25
4303c76f2c01SAndrew Vasquez #define DT_IIDMA                        BIT_26
4304e428924cSAndrew Vasquez #define DT_FWI2                         BIT_27
43054a59f71dSandrew.vasquez@qlogic.com #define DT_ZIO_SUPPORTED                BIT_28
4306ea5b6382Sandrew.vasquez@qlogic.com #define DT_OEM_001                      BIT_29
4307ea5b6382Sandrew.vasquez@qlogic.com #define DT_ISP2200A                     BIT_30
4308ea5b6382Sandrew.vasquez@qlogic.com #define DT_EXTENDED_IDS                 BIT_31
43099e052e2dSJoe Carnuccio 
43109e052e2dSJoe Carnuccio #define DT_MASK(ha)     ((ha)->isp_type & (DT_ISP_LAST - 1))
4311ea5b6382Sandrew.vasquez@qlogic.com #define IS_QLA2100(ha)  (DT_MASK(ha) & DT_ISP2100)
4312ea5b6382Sandrew.vasquez@qlogic.com #define IS_QLA2200(ha)  (DT_MASK(ha) & DT_ISP2200)
4313ea5b6382Sandrew.vasquez@qlogic.com #define IS_QLA2300(ha)  (DT_MASK(ha) & DT_ISP2300)
4314ea5b6382Sandrew.vasquez@qlogic.com #define IS_QLA2312(ha)  (DT_MASK(ha) & DT_ISP2312)
4315ea5b6382Sandrew.vasquez@qlogic.com #define IS_QLA2322(ha)  (DT_MASK(ha) & DT_ISP2322)
4316ea5b6382Sandrew.vasquez@qlogic.com #define IS_QLA6312(ha)  (DT_MASK(ha) & DT_ISP6312)
4317ea5b6382Sandrew.vasquez@qlogic.com #define IS_QLA6322(ha)  (DT_MASK(ha) & DT_ISP6322)
4318ea5b6382Sandrew.vasquez@qlogic.com #define IS_QLA2422(ha)  (DT_MASK(ha) & DT_ISP2422)
4319ea5b6382Sandrew.vasquez@qlogic.com #define IS_QLA2432(ha)  (DT_MASK(ha) & DT_ISP2432)
4320044cc6c8Sandrew.vasquez@qlogic.com #define IS_QLA5422(ha)  (DT_MASK(ha) & DT_ISP5422)
4321044cc6c8Sandrew.vasquez@qlogic.com #define IS_QLA5432(ha)  (DT_MASK(ha) & DT_ISP5432)
4322c3a2f0dfSAndrew Vasquez #define IS_QLA2532(ha)  (DT_MASK(ha) & DT_ISP2532)
43234d4df193SHarihara Kadayam #define IS_QLA8432(ha)  (DT_MASK(ha) & DT_ISP8432)
43243a03eb79SAndrew Vasquez #define IS_QLA8001(ha)	(DT_MASK(ha) & DT_ISP8001)
43256246b8a1SGiridhar Malavali #define IS_QLA81XX(ha)	(IS_QLA8001(ha))
4326a9083016SGiridhar Malavali #define IS_QLA82XX(ha)	(DT_MASK(ha) & DT_ISP8021)
43277ec0effdSAtul Deshmukh #define IS_QLA8044(ha)  (DT_MASK(ha) & DT_ISP8044)
43286246b8a1SGiridhar Malavali #define IS_QLA2031(ha)	(DT_MASK(ha) & DT_ISP2031)
43296246b8a1SGiridhar Malavali #define IS_QLA8031(ha)	(DT_MASK(ha) & DT_ISP8031)
43308ae6d9c7SGiridhar Malavali #define IS_QLAFX00(ha)	(DT_MASK(ha) & DT_ISPFX00)
4331f73cb695SChad Dupuis #define IS_QLA2071(ha)	(DT_MASK(ha) & DT_ISP2071)
43322c5bbbb2SJoe Carnuccio #define IS_QLA2271(ha)	(DT_MASK(ha) & DT_ISP2271)
43332b48992fSSawan Chandak #define IS_QLA2261(ha)	(DT_MASK(ha) & DT_ISP2261)
4334ecc89f25SJoe Carnuccio #define IS_QLA2081(ha)	(DT_MASK(ha) & DT_ISP2081)
4335ecc89f25SJoe Carnuccio #define IS_QLA2281(ha)	(DT_MASK(ha) & DT_ISP2281)
4336ea5b6382Sandrew.vasquez@qlogic.com 
4337ea5b6382Sandrew.vasquez@qlogic.com #define IS_QLA23XX(ha)  (IS_QLA2300(ha) || IS_QLA2312(ha) || IS_QLA2322(ha) || \
4338ea5b6382Sandrew.vasquez@qlogic.com 			IS_QLA6312(ha) || IS_QLA6322(ha))
4339ea5b6382Sandrew.vasquez@qlogic.com #define IS_QLA24XX(ha)  (IS_QLA2422(ha) || IS_QLA2432(ha))
4340044cc6c8Sandrew.vasquez@qlogic.com #define IS_QLA54XX(ha)  (IS_QLA5422(ha) || IS_QLA5432(ha))
4341c3a2f0dfSAndrew Vasquez #define IS_QLA25XX(ha)  (IS_QLA2532(ha))
43426246b8a1SGiridhar Malavali #define IS_QLA83XX(ha)	(IS_QLA2031(ha) || IS_QLA8031(ha))
43434d4df193SHarihara Kadayam #define IS_QLA84XX(ha)  (IS_QLA8432(ha))
43442b48992fSSawan Chandak #define IS_QLA27XX(ha)  (IS_QLA2071(ha) || IS_QLA2271(ha) || IS_QLA2261(ha))
4345ecc89f25SJoe Carnuccio #define IS_QLA28XX(ha)	(IS_QLA2081(ha) || IS_QLA2281(ha))
43464d4df193SHarihara Kadayam #define IS_QLA24XX_TYPE(ha)     (IS_QLA24XX(ha) || IS_QLA54XX(ha) || \
43474d4df193SHarihara Kadayam 				IS_QLA84XX(ha))
43486246b8a1SGiridhar Malavali #define IS_CNA_CAPABLE(ha)	(IS_QLA81XX(ha) || IS_QLA82XX(ha) || \
43497ec0effdSAtul Deshmukh 				IS_QLA8031(ha) || IS_QLA8044(ha))
43507ec0effdSAtul Deshmukh #define IS_P3P_TYPE(ha)		(IS_QLA82XX(ha) || IS_QLA8044(ha))
43517b867cf7SAnirban Chakraborty #define IS_QLA2XXX_MIDTYPE(ha)	(IS_QLA24XX(ha) || IS_QLA84XX(ha) || \
4352a9083016SGiridhar Malavali 				IS_QLA25XX(ha) || IS_QLA81XX(ha) || \
43537ec0effdSAtul Deshmukh 				IS_QLA82XX(ha) || IS_QLA83XX(ha) || \
4354ecc89f25SJoe Carnuccio 				IS_QLA8044(ha) || IS_QLA27XX(ha) || \
4355ecc89f25SJoe Carnuccio 				IS_QLA28XX(ha))
4356fd564b5dSHimanshu Madhani #define IS_MSIX_NACK_CAPABLE(ha) (IS_QLA81XX(ha) || IS_QLA83XX(ha) || \
4357ecc89f25SJoe Carnuccio 				IS_QLA27XX(ha) || IS_QLA28XX(ha))
4358b77ed25cSGiridhar Malavali #define IS_NOPOLLING_TYPE(ha)	(IS_QLA81XX(ha) && (ha)->flags.msix_enabled)
4359f73cb695SChad Dupuis #define IS_FAC_REQUIRED(ha)	(IS_QLA81XX(ha) || IS_QLA83XX(ha) || \
4360ecc89f25SJoe Carnuccio 				IS_QLA27XX(ha) || IS_QLA28XX(ha))
4361f73cb695SChad Dupuis #define IS_NOCACHE_VPD_TYPE(ha)	(IS_QLA81XX(ha) || IS_QLA83XX(ha) || \
4362ecc89f25SJoe Carnuccio 				IS_QLA27XX(ha) || IS_QLA28XX(ha))
4363ac280b67SAndrew Vasquez #define IS_ALOGIO_CAPABLE(ha)	(IS_QLA23XX(ha) || IS_FWI2_CAPABLE(ha))
4364ea5b6382Sandrew.vasquez@qlogic.com 
4365e02587d7SArun Easi #define IS_T10_PI_CAPABLE(ha)   ((ha)->device_type & DT_T10_PI)
4366c76f2c01SAndrew Vasquez #define IS_IIDMA_CAPABLE(ha)    ((ha)->device_type & DT_IIDMA)
4367e428924cSAndrew Vasquez #define IS_FWI2_CAPABLE(ha)     ((ha)->device_type & DT_FWI2)
43684a59f71dSandrew.vasquez@qlogic.com #define IS_ZIO_SUPPORTED(ha)    ((ha)->device_type & DT_ZIO_SUPPORTED)
4369ea5b6382Sandrew.vasquez@qlogic.com #define IS_OEM_001(ha)          ((ha)->device_type & DT_OEM_001)
4370ea5b6382Sandrew.vasquez@qlogic.com #define HAS_EXTENDED_IDS(ha)    ((ha)->device_type & DT_EXTENDED_IDS)
43716246b8a1SGiridhar Malavali #define IS_CT6_SUPPORTED(ha)	((ha)->device_type & DT_CT6_SUPPORTED)
43725304673bSQuinn Tran #define IS_MQUE_CAPABLE(ha)	(IS_QLA83XX(ha) || IS_QLA27XX(ha) || \
43735304673bSQuinn Tran 				 IS_QLA28XX(ha))
4374ecc89f25SJoe Carnuccio #define IS_BIDI_CAPABLE(ha) \
4375ecc89f25SJoe Carnuccio     (IS_QLA25XX(ha) || IS_QLA2031(ha) || IS_QLA27XX(ha) || IS_QLA28XX(ha))
437681178772SSaurav Kashyap /* Bit 21 of fw_attributes decides the MCTP capabilities */
437781178772SSaurav Kashyap #define IS_MCTP_CAPABLE(ha)	(IS_QLA2031(ha) && \
437881178772SSaurav Kashyap 				((ha)->fw_attributes_ext[0] & BIT_0))
4379a0465859SBikash Hazarika #define QLA_ABTS_FW_ENABLED(_ha)       ((_ha)->fw_attributes_ext[0] & BIT_14)
4380a0465859SBikash Hazarika #define QLA_SRB_NVME_LS(_sp) ((_sp)->type == SRB_NVME_LS)
4381a0465859SBikash Hazarika #define QLA_SRB_NVME_CMD(_sp) ((_sp)->type == SRB_NVME_CMD)
4382a0465859SBikash Hazarika #define QLA_NVME_IOS(_sp) (QLA_SRB_NVME_CMD(_sp) || QLA_SRB_NVME_LS(_sp))
4383a0465859SBikash Hazarika #define QLA_LS_ABTS_WAIT_ENABLED(_sp) \
4384a0465859SBikash Hazarika 	(QLA_SRB_NVME_LS(_sp) && QLA_ABTS_FW_ENABLED(_sp->fcport->vha->hw))
4385a0465859SBikash Hazarika #define QLA_CMD_ABTS_WAIT_ENABLED(_sp) \
4386a0465859SBikash Hazarika 	(QLA_SRB_NVME_CMD(_sp) && QLA_ABTS_FW_ENABLED(_sp->fcport->vha->hw))
4387a0465859SBikash Hazarika #define QLA_ABTS_WAIT_ENABLED(_sp) \
4388a0465859SBikash Hazarika 	(QLA_NVME_IOS(_sp) && QLA_ABTS_FW_ENABLED(_sp->fcport->vha->hw))
4389a0465859SBikash Hazarika 
43904c103a80SJoe Carnuccio #define IS_PI_UNINIT_CAPABLE(ha)	(IS_QLA83XX(ha) || IS_QLA27XX(ha) || \
43914c103a80SJoe Carnuccio 					 IS_QLA28XX(ha))
43924c103a80SJoe Carnuccio #define IS_PI_IPGUARD_CAPABLE(ha)	(IS_QLA83XX(ha) || IS_QLA27XX(ha) || \
43934c103a80SJoe Carnuccio 					 IS_QLA28XX(ha))
43949e522cd8SArun Easi #define IS_PI_DIFB_DIX0_CAPABLE(ha)	(0)
4395ecc89f25SJoe Carnuccio #define IS_PI_SPLIT_DET_CAPABLE_HBA(ha)	(IS_QLA83XX(ha) || IS_QLA27XX(ha) || \
4396ecc89f25SJoe Carnuccio 					IS_QLA28XX(ha))
43979e522cd8SArun Easi #define IS_PI_SPLIT_DET_CAPABLE(ha)	(IS_PI_SPLIT_DET_CAPABLE_HBA(ha) && \
43989e522cd8SArun Easi     (((ha)->fw_attributes_h << 16 | (ha)->fw_attributes) & BIT_22))
4399ecc89f25SJoe Carnuccio #define IS_ATIO_MSIX_CAPABLE(ha) (IS_QLA83XX(ha) || IS_QLA27XX(ha) || \
4400ecc89f25SJoe Carnuccio 				IS_QLA28XX(ha))
440133c36c0aSArun Easi #define IS_TGT_MODE_CAPABLE(ha)	(ha->tgt.atio_q_length)
4402ecc89f25SJoe Carnuccio #define IS_SHADOW_REG_CAPABLE(ha)  (IS_QLA27XX(ha) || IS_QLA28XX(ha))
4403ecc89f25SJoe Carnuccio #define IS_DPORT_CAPABLE(ha)  (IS_QLA83XX(ha) || IS_QLA27XX(ha) || \
4404ecc89f25SJoe Carnuccio 				IS_QLA28XX(ha))
4405ecc89f25SJoe Carnuccio #define IS_FAWWN_CAPABLE(ha)	(IS_QLA83XX(ha) || IS_QLA27XX(ha) || \
4406ecc89f25SJoe Carnuccio 				IS_QLA28XX(ha))
440799e1b683SQuinn Tran #define IS_EXCHG_OFFLD_CAPABLE(ha) \
4408ecc89f25SJoe Carnuccio 	(IS_QLA81XX(ha) || IS_QLA83XX(ha) || IS_QLA27XX(ha) || IS_QLA28XX(ha))
440999e1b683SQuinn Tran #define IS_EXLOGIN_OFFLD_CAPABLE(ha) \
4410ecc89f25SJoe Carnuccio 	(IS_QLA25XX(ha) || IS_QLA81XX(ha) || IS_QLA83XX(ha) || \
4411ecc89f25SJoe Carnuccio 	 IS_QLA27XX(ha) || IS_QLA28XX(ha))
4412a4239945SQuinn Tran #define USE_ASYNC_SCAN(ha) (IS_QLA25XX(ha) || IS_QLA81XX(ha) ||\
4413ecc89f25SJoe Carnuccio 	IS_QLA83XX(ha) || IS_QLA27XX(ha) || IS_QLA28XX(ha))
4414ea5b6382Sandrew.vasquez@qlogic.com 
441549db4d4eSQuinn Tran #define IS_ZIO_THRESHOLD_CAPABLE(ha) \
441649db4d4eSQuinn Tran 	((IS_QLA83XX(ha) || IS_QLA27XX(ha) || IS_QLA28XX(ha)) &&\
441749db4d4eSQuinn Tran 	 (ha->zio_mode == QLA_ZIO_MODE_6))
441849db4d4eSQuinn Tran 
44191da177e4SLinus Torvalds 	/* HBA serial number */
44201da177e4SLinus Torvalds 	uint8_t		serial0;
44211da177e4SLinus Torvalds 	uint8_t		serial1;
44221da177e4SLinus Torvalds 	uint8_t		serial2;
44231da177e4SLinus Torvalds 
44241da177e4SLinus Torvalds 	/* NVRAM configuration data */
4425281afe19SSeokmann Ju #define MAX_NVRAM_SIZE  4096
4426c1c7178cSBart Van Assche #define VPD_OFFSET      (MAX_NVRAM_SIZE / 2)
44273d71644cSAndrew Vasquez 	uint16_t	nvram_size;
44281da177e4SLinus Torvalds 	uint16_t	nvram_base;
4429281afe19SSeokmann Ju 	void		*nvram;
44306f641790Sandrew.vasquez@qlogic.com 	uint16_t	vpd_size;
44316f641790Sandrew.vasquez@qlogic.com 	uint16_t	vpd_base;
4432281afe19SSeokmann Ju 	void		*vpd;
44331da177e4SLinus Torvalds 
44341da177e4SLinus Torvalds 	uint16_t	loop_reset_delay;
44351da177e4SLinus Torvalds 	uint8_t		retry_count;
44361da177e4SLinus Torvalds 	uint8_t		login_timeout;
44371da177e4SLinus Torvalds 	uint16_t	r_a_tov;
44381da177e4SLinus Torvalds 	int		port_down_retry_count;
44391da177e4SLinus Torvalds 	uint8_t		mbx_count;
44408ae6d9c7SGiridhar Malavali 	uint8_t		aen_mbx_count;
4441b2000805SQuinn Tran 	atomic_t	num_pend_mbx_stage1;
4442b2000805SQuinn Tran 	atomic_t	num_pend_mbx_stage2;
44430eaaca4cSQuinn Tran 	uint16_t	frame_payload_size;
44441da177e4SLinus Torvalds 
44451da177e4SLinus Torvalds 	uint32_t	login_retry_count;
44461da177e4SLinus Torvalds 	/* SNS command interfaces. */
44471da177e4SLinus Torvalds 	ms_iocb_entry_t		*ms_iocb;
44481da177e4SLinus Torvalds 	dma_addr_t		ms_iocb_dma;
44491da177e4SLinus Torvalds 	struct ct_sns_pkt	*ct_sns;
44501da177e4SLinus Torvalds 	dma_addr_t		ct_sns_dma;
44511da177e4SLinus Torvalds 	/* SNS command interfaces for 2200. */
44521da177e4SLinus Torvalds 	struct sns_cmd_pkt	*sns_cmd;
44531da177e4SLinus Torvalds 	dma_addr_t		sns_cmd_dma;
44541da177e4SLinus Torvalds 
4455e4e3a2ceSQuinn Tran #define SFP_DEV_SIZE    512
445688729e53SAndrew Vasquez #define SFP_BLOCK_SIZE  64
4457d83a80eeSJoe Carnuccio #define SFP_RTDI_LEN	SFP_BLOCK_SIZE
4458d83a80eeSJoe Carnuccio 
445988729e53SAndrew Vasquez 	void		*sfp_data;
446088729e53SAndrew Vasquez 	dma_addr_t	sfp_data_dma;
446188729e53SAndrew Vasquez 
4462a27747a2SBart Van Assche 	struct qla_flt_header *flt;
44633f006ac3SMichael Hernandez 	dma_addr_t	flt_dma;
44643f006ac3SMichael Hernandez 
4465b5d0329fSGiridhar Malavali #define XGMAC_DATA_SIZE	4096
4466ce0423f4SAndrew Vasquez 	void		*xgmac_data;
4467ce0423f4SAndrew Vasquez 	dma_addr_t	xgmac_data_dma;
4468ce0423f4SAndrew Vasquez 
4469b5d0329fSGiridhar Malavali #define DCBX_TLV_DATA_SIZE 4096
447011bbc1d8SAndrew Vasquez 	void		*dcbx_tlv;
447111bbc1d8SAndrew Vasquez 	dma_addr_t	dcbx_tlv_dma;
447211bbc1d8SAndrew Vasquez 
447339a11240SChristoph Hellwig 	struct task_struct	*dpc_thread;
44741da177e4SLinus Torvalds 	uint8_t dpc_active;                  /* DPC routine is active */
44751da177e4SLinus Torvalds 
44761da177e4SLinus Torvalds 	dma_addr_t	gid_list_dma;
44771da177e4SLinus Torvalds 	struct gid_list_info *gid_list;
4478abbd8870SAndrew Vasquez 	int		gid_list_info_size;
44791da177e4SLinus Torvalds 
44801da177e4SLinus Torvalds 	/* Small DMA pool allocations -- maximum 256 bytes in length. */
44811da177e4SLinus Torvalds #define DMA_POOL_SIZE   256
44821da177e4SLinus Torvalds 	struct dma_pool *s_dma_pool;
44831da177e4SLinus Torvalds 
44841da177e4SLinus Torvalds 	dma_addr_t	init_cb_dma;
44851da177e4SLinus Torvalds 	init_cb_t	*init_cb;
44863d71644cSAndrew Vasquez 	int		init_cb_size;
4487b64b0e8fSAndrew Vasquez 	dma_addr_t	ex_init_cb_dma;
4488b64b0e8fSAndrew Vasquez 	struct ex_init_cb_81xx *ex_init_cb;
44899f2475feSShyam Sundar 	dma_addr_t	sf_init_cb_dma;
44909f2475feSShyam Sundar 	struct init_sf_cb *sf_init_cb;
44919f2475feSShyam Sundar 
44929f2475feSShyam Sundar 	void		*scm_fpin_els_buff;
44939f2475feSShyam Sundar 	uint64_t	scm_fpin_els_buff_size;
44949f2475feSShyam Sundar 	bool		scm_fpin_valid;
44959f2475feSShyam Sundar 	bool		scm_fpin_payload_size;
44961da177e4SLinus Torvalds 
44975ff1d584SAndrew Vasquez 	void		*async_pd;
44985ff1d584SAndrew Vasquez 	dma_addr_t	async_pd_dma;
44995ff1d584SAndrew Vasquez 
4500b0d6cabdSHimanshu Madhani #define ENABLE_EXTENDED_LOGIN	BIT_7
4501b0d6cabdSHimanshu Madhani 
4502b0d6cabdSHimanshu Madhani 	/* Extended Logins  */
4503b0d6cabdSHimanshu Madhani 	void		*exlogin_buf;
4504b0d6cabdSHimanshu Madhani 	dma_addr_t	exlogin_buf_dma;
4505d38cb849SQuinn Tran 	uint32_t	exlogin_size;
4506b0d6cabdSHimanshu Madhani 
45072f56a7f1SHimanshu Madhani #define ENABLE_EXCHANGE_OFFLD	BIT_2
45082f56a7f1SHimanshu Madhani 
45092f56a7f1SHimanshu Madhani 	/* Exchange Offload */
45102f56a7f1SHimanshu Madhani 	void		*exchoffld_buf;
45112f56a7f1SHimanshu Madhani 	dma_addr_t	exchoffld_buf_dma;
45122f56a7f1SHimanshu Madhani 	int		exchoffld_size;
45132f56a7f1SHimanshu Madhani 	int 		exchoffld_count;
45142f56a7f1SHimanshu Madhani 
45158777e431SQuinn Tran 	/* n2n */
451644f5a37dSQuinn Tran 	struct fc_els_flogi plogi_els_payld;
45178777e431SQuinn Tran 
45187a67735bSAndrew Vasquez 	void            *swl;
45197a67735bSAndrew Vasquez 
45201da177e4SLinus Torvalds 	/* These are used by mailbox operations. */
45218ae6d9c7SGiridhar Malavali 	uint16_t mailbox_out[MAILBOX_REGISTER_COUNT];
45228ae6d9c7SGiridhar Malavali 	uint32_t mailbox_out32[MAILBOX_REGISTER_COUNT];
45238ae6d9c7SGiridhar Malavali 	uint32_t aenmb[AEN_MAILBOX_REGISTER_COUNT_FX00];
45241da177e4SLinus Torvalds 
45251da177e4SLinus Torvalds 	mbx_cmd_t	*mcp;
45268ae6d9c7SGiridhar Malavali 	struct mbx_cmd_32	*mcp32;
45278ae6d9c7SGiridhar Malavali 
45281da177e4SLinus Torvalds 	unsigned long	mbx_cmd_flags;
45291da177e4SLinus Torvalds #define MBX_INTERRUPT		1
45301da177e4SLinus Torvalds #define MBX_INTR_WAIT		2
45311da177e4SLinus Torvalds #define MBX_UPDATE_FLASH_ACTIVE	3
45321da177e4SLinus Torvalds 
45336c2f527cSmatthias@kaehlcke.net 	struct mutex vport_lock;        /* Virtual port synchronization */
4534feafb7b1SArun Easi 	spinlock_t vport_slock; /* order is hardware_lock, then vport_slock */
4535d7459527SMichael Hernandez 	struct mutex mq_lock;        /* multi-queue synchronization */
45360b05a1f0SMarcus Barrow 	struct completion mbx_cmd_comp; /* Serialize mbx access */
45370b05a1f0SMarcus Barrow 	struct completion mbx_intr_comp;  /* Used for completion notification */
453823f2ebd1SSarang Radke 	struct completion dcbx_comp;	/* For set port config notification */
4539f356bef1SChad Dupuis 	struct completion lb_portup_comp; /* Used to wait for link up during
4540f356bef1SChad Dupuis 					   * loopback */
4541f356bef1SChad Dupuis #define DCBX_COMP_TIMEOUT	20
4542f356bef1SChad Dupuis #define LB_PORTUP_COMP_TIMEOUT	10
4543f356bef1SChad Dupuis 
454423f2ebd1SSarang Radke 	int notify_dcbx_comp;
4545f356bef1SChad Dupuis 	int notify_lb_portup_comp;
4546a9b6f722SSaurav Kashyap 	struct mutex selflogin_lock;
45471da177e4SLinus Torvalds 
45481da177e4SLinus Torvalds 	/* Basic firmware related information. */
45491da177e4SLinus Torvalds 	uint16_t	fw_major_version;
45501da177e4SLinus Torvalds 	uint16_t	fw_minor_version;
45511da177e4SLinus Torvalds 	uint16_t	fw_subminor_version;
45521da177e4SLinus Torvalds 	uint16_t	fw_attributes;
45536246b8a1SGiridhar Malavali 	uint16_t	fw_attributes_h;
455403aaa89fSDarren Trapp #define FW_ATTR_H_NVME_FBURST 	BIT_1
4555171e4909SGiridhar Malavali #define FW_ATTR_H_NVME		BIT_10
4556171e4909SGiridhar Malavali #define FW_ATTR_H_NVME_UPDATED  BIT_14
4557171e4909SGiridhar Malavali 
45589f2475feSShyam Sundar 	/* About firmware SCM support */
45599f2475feSShyam Sundar #define FW_ATTR_EXT0_SCM_SUPPORTED	BIT_12
45609f2475feSShyam Sundar 	/* Brocade fabric attached */
45619f2475feSShyam Sundar #define FW_ATTR_EXT0_SCM_BROCADE	0x00001000
45629f2475feSShyam Sundar 	/* Cisco fabric attached */
45639f2475feSShyam Sundar #define FW_ATTR_EXT0_SCM_CISCO		0x00002000
4564cf3c54fbSSaurav Kashyap #define FW_ATTR_EXT0_NVME2	BIT_13
4565d07b75baSQuinn Tran #define FW_ATTR_EXT0_EDIF	BIT_5
45666246b8a1SGiridhar Malavali 	uint16_t	fw_attributes_ext[2];
45671da177e4SLinus Torvalds 	uint32_t	fw_memory_size;
45681da177e4SLinus Torvalds 	uint32_t	fw_transfer_size;
4569441d1072SAndrew Vasquez 	uint32_t	fw_srisc_address;
4570441d1072SAndrew Vasquez #define RISC_START_ADDRESS_2100 0x1000
4571441d1072SAndrew Vasquez #define RISC_START_ADDRESS_2300 0x800
4572441d1072SAndrew Vasquez #define RISC_START_ADDRESS_2400 0x100000
457303e8c680SQuinn Tran 
457403e8c680SQuinn Tran 	uint16_t	orig_fw_tgt_xcb_count;
457503e8c680SQuinn Tran 	uint16_t	cur_fw_tgt_xcb_count;
457603e8c680SQuinn Tran 	uint16_t	orig_fw_xcb_count;
457703e8c680SQuinn Tran 	uint16_t	cur_fw_xcb_count;
457803e8c680SQuinn Tran 	uint16_t	orig_fw_iocb_count;
457903e8c680SQuinn Tran 	uint16_t	cur_fw_iocb_count;
458003e8c680SQuinn Tran 	uint16_t	fw_max_fcf_count;
45811da177e4SLinus Torvalds 
4582f73cb695SChad Dupuis 	uint32_t	fw_shared_ram_start;
4583f73cb695SChad Dupuis 	uint32_t	fw_shared_ram_end;
4584ad1ef177SJoe Carnuccio 	uint32_t	fw_ddr_ram_start;
4585ad1ef177SJoe Carnuccio 	uint32_t	fw_ddr_ram_end;
4586f73cb695SChad Dupuis 
45871da177e4SLinus Torvalds 	uint16_t	fw_options[16];         /* slots: 1,2,3,10,11 */
45881da177e4SLinus Torvalds 	uint8_t		fw_seriallink_options[4];
458921038b09SBart Van Assche 	__le16		fw_seriallink_options24[4];
45901da177e4SLinus Torvalds 
45912a3192a3SJoe Carnuccio 	uint8_t		serdes_version[3];
459255a96158SAndrew Vasquez 	uint8_t		mpi_version[3];
45933a03eb79SAndrew Vasquez 	uint32_t	mpi_capabilities;
459455a96158SAndrew Vasquez 	uint8_t		phy_version[3];
459503aa868cSSawan Chandak 	uint8_t		pep_version[3];
45963a03eb79SAndrew Vasquez 
4597f73cb695SChad Dupuis 	/* Firmware dump template */
4598a28d9e4eSJoe Carnuccio 	struct fwdt {
4599a28d9e4eSJoe Carnuccio 		void *template;
4600a28d9e4eSJoe Carnuccio 		ulong length;
4601a28d9e4eSJoe Carnuccio 		ulong dump_size;
4602a28d9e4eSJoe Carnuccio 	} fwdt[2];
4603a7a167bfSAndrew Vasquez 	struct qla2xxx_fw_dump *fw_dump;
4604a7a167bfSAndrew Vasquez 	uint32_t	fw_dump_len;
4605a4226ec3SQuinn Tran 	u32		fw_dump_alloc_len;
46062a3192a3SJoe Carnuccio 	bool		fw_dumped;
460761f098ddSHiral Patel 	unsigned long	fw_dump_cap_flags;
460861f098ddSHiral Patel #define RISC_PAUSE_CMPL		0
460961f098ddSHiral Patel #define DMA_SHUTDOWN_CMPL	1
461061f098ddSHiral Patel #define ISP_RESET_CMPL		2
461161f098ddSHiral Patel #define RISC_RDY_AFT_RESET	3
461261f098ddSHiral Patel #define RISC_SRAM_DUMP_CMPL	4
461361f098ddSHiral Patel #define RISC_EXT_MEM_DUMP_CMPL	5
4614d14e72fbSHimanshu Madhani #define ISP_MBX_RDY		6
4615d14e72fbSHimanshu Madhani #define ISP_SOFT_RESET_CMPL	7
46161da177e4SLinus Torvalds 	int		fw_dump_reading;
4617cbb01c2fSArun Easi 	void		*mpi_fw_dump;
4618cbb01c2fSArun Easi 	u32		mpi_fw_dump_len;
461978b874b7SColin Ian King 	unsigned int	mpi_fw_dump_reading:1;
462078b874b7SColin Ian King 	unsigned int	mpi_fw_dumped:1;
4621edaa5c74SSaurav Kashyap 	int		prev_minidump_failed;
4622a7a167bfSAndrew Vasquez 	dma_addr_t	eft_dma;
4623a7a167bfSAndrew Vasquez 	void		*eft;
462481178772SSaurav Kashyap /* Current size of mctp dump is 0x086064 bytes */
462581178772SSaurav Kashyap #define MCTP_DUMP_SIZE  0x086064
462681178772SSaurav Kashyap 	dma_addr_t	mctp_dump_dma;
462781178772SSaurav Kashyap 	void		*mctp_dump;
462881178772SSaurav Kashyap 	int		mctp_dumped;
462981178772SSaurav Kashyap 	int		mctp_dump_reading;
4630bb99de67SAndrew Vasquez 	uint32_t	chain_offset;
4631df613b96SAndrew Vasquez 	struct dentry *dfs_dir;
4632df613b96SAndrew Vasquez 	struct dentry *dfs_fce;
4633ce1025cdSHimanshu Madhani 	struct dentry *dfs_tgt_counters;
463403e8c680SQuinn Tran 	struct dentry *dfs_fw_resource_cnt;
4635ce1025cdSHimanshu Madhani 
4636df613b96SAndrew Vasquez 	dma_addr_t	fce_dma;
4637df613b96SAndrew Vasquez 	void		*fce;
4638df613b96SAndrew Vasquez 	uint32_t	fce_bufs;
4639df613b96SAndrew Vasquez 	uint16_t	fce_mb[8];
4640df613b96SAndrew Vasquez 	uint64_t	fce_wr, fce_rd;
4641df613b96SAndrew Vasquez 	struct mutex	fce_mutex;
4642df613b96SAndrew Vasquez 
46433d71644cSAndrew Vasquez 	uint32_t	pci_attr;
4644a8488abeSAndrew Vasquez 	uint16_t	chip_revision;
46451da177e4SLinus Torvalds 
46461da177e4SLinus Torvalds 	uint16_t	product_id[4];
46471da177e4SLinus Torvalds 
46481da177e4SLinus Torvalds 	uint8_t		model_number[16+1];
46491ee27146SJoe Carnuccio 	char		model_desc[80];
4650cca5335cSAndrew Vasquez 	uint8_t		adapter_id[16+1];
46511da177e4SLinus Torvalds 
4652854165f4Sandrew.vasquez@qlogic.com 	/* Option ROM information. */
4653854165f4Sandrew.vasquez@qlogic.com 	char		*optrom_buffer;
4654854165f4Sandrew.vasquez@qlogic.com 	uint32_t	optrom_size;
4655854165f4Sandrew.vasquez@qlogic.com 	int		optrom_state;
4656854165f4Sandrew.vasquez@qlogic.com #define QLA_SWAITING	0
4657854165f4Sandrew.vasquez@qlogic.com #define QLA_SREADING	1
4658854165f4Sandrew.vasquez@qlogic.com #define QLA_SWRITING	2
4659b7cc176cSJoe Carnuccio 	uint32_t	optrom_region_start;
4660b7cc176cSJoe Carnuccio 	uint32_t	optrom_region_size;
46617a8ab9c8SChad Dupuis 	struct mutex	optrom_mutex;
4662854165f4Sandrew.vasquez@qlogic.com 
466330c47662SAndrew Vasquez /* PCI expansion ROM image information. */
466430c47662SAndrew Vasquez #define ROM_CODE_TYPE_BIOS	0
466530c47662SAndrew Vasquez #define ROM_CODE_TYPE_FCODE	1
466630c47662SAndrew Vasquez #define ROM_CODE_TYPE_EFI	3
466730c47662SAndrew Vasquez 	uint8_t 	bios_revision[2];
466830c47662SAndrew Vasquez 	uint8_t 	efi_revision[2];
466930c47662SAndrew Vasquez 	uint8_t 	fcode_revision[16];
467030c47662SAndrew Vasquez 	uint32_t	fw_revision[4];
467130c47662SAndrew Vasquez 
46720f2d962fSMadhuranath Iyengar 	uint32_t	gold_fw_version[4];
46730f2d962fSMadhuranath Iyengar 
46743a03eb79SAndrew Vasquez 	/* Offsets for flash/nvram access (set to ~0 if not used). */
46753a03eb79SAndrew Vasquez 	uint32_t	flash_conf_off;
46763a03eb79SAndrew Vasquez 	uint32_t	flash_data_off;
46773a03eb79SAndrew Vasquez 	uint32_t	nvram_conf_off;
46783a03eb79SAndrew Vasquez 	uint32_t	nvram_data_off;
46793a03eb79SAndrew Vasquez 
46807d232c74SAndrew Vasquez 	uint32_t	fdt_wrt_disable;
46817ec0effdSAtul Deshmukh 	uint32_t	fdt_wrt_enable;
46827d232c74SAndrew Vasquez 	uint32_t	fdt_erase_cmd;
46837d232c74SAndrew Vasquez 	uint32_t	fdt_block_size;
46847d232c74SAndrew Vasquez 	uint32_t	fdt_unprotect_sec_cmd;
46857d232c74SAndrew Vasquez 	uint32_t	fdt_protect_sec_cmd;
46867ec0effdSAtul Deshmukh 	uint32_t	fdt_wrt_sts_reg_cmd;
46877d232c74SAndrew Vasquez 
46885fa8774cSJoe Carnuccio 	struct {
4689c00d8994SAndrew Vasquez 		uint32_t	flt_region_flt;
4690c00d8994SAndrew Vasquez 		uint32_t	flt_region_fdt;
4691c00d8994SAndrew Vasquez 		uint32_t	flt_region_boot;
46924243c115SSawan Chandak 		uint32_t	flt_region_boot_sec;
4693c00d8994SAndrew Vasquez 		uint32_t	flt_region_fw;
46944243c115SSawan Chandak 		uint32_t	flt_region_fw_sec;
4695c00d8994SAndrew Vasquez 		uint32_t	flt_region_vpd_nvram;
46965fa8774cSJoe Carnuccio 		uint32_t	flt_region_vpd_nvram_sec;
46973d79038fSAndrew Vasquez 		uint32_t	flt_region_vpd;
46984243c115SSawan Chandak 		uint32_t	flt_region_vpd_sec;
46993d79038fSAndrew Vasquez 		uint32_t	flt_region_nvram;
47005fa8774cSJoe Carnuccio 		uint32_t	flt_region_nvram_sec;
4701272976caSAndrew Vasquez 		uint32_t	flt_region_npiv_conf;
4702cbc8eb67SAndrew Vasquez 		uint32_t	flt_region_gold_fw;
470309ff701aSSarang Radke 		uint32_t	flt_region_fcp_prio;
4704a9083016SGiridhar Malavali 		uint32_t	flt_region_bootload;
47054243c115SSawan Chandak 		uint32_t	flt_region_img_status_pri;
47064243c115SSawan Chandak 		uint32_t	flt_region_img_status_sec;
47075fa8774cSJoe Carnuccio 		uint32_t	flt_region_aux_img_status_pri;
47085fa8774cSJoe Carnuccio 		uint32_t	flt_region_aux_img_status_sec;
47095fa8774cSJoe Carnuccio 	};
47104243c115SSawan Chandak 	uint8_t         active_image;
4711a8ec1924SQuinn Tran 	uint8_t active_tmf;
4712a8ec1924SQuinn Tran #define MAX_ACTIVE_TMF 8
4713c00d8994SAndrew Vasquez 
47141da177e4SLinus Torvalds 	/* Needed for BEACON */
47151da177e4SLinus Torvalds 	uint16_t        beacon_blink_led;
4716f6df144cSandrew.vasquez@qlogic.com 	uint8_t         beacon_color_state;
4717f6df144cSandrew.vasquez@qlogic.com #define QLA_LED_GRN_ON		0x01
4718f6df144cSandrew.vasquez@qlogic.com #define QLA_LED_YLW_ON		0x02
4719f6df144cSandrew.vasquez@qlogic.com #define QLA_LED_ABR_ON		0x04
4720f6df144cSandrew.vasquez@qlogic.com #define QLA_LED_ALL_ON		0x07	/* yellow, green, amber. */
4721f6df144cSandrew.vasquez@qlogic.com 					/* ISP2322: red, green, amber. */
47224fdfefe5SAndrew Vasquez 	uint16_t        zio_mode;
47234fdfefe5SAndrew Vasquez 	uint16_t        zio_timer;
4724a8488abeSAndrew Vasquez 
472573208dfdSAnirban Chakraborty 	struct qla_msix_entry *msix_entries;
47262c3dfe3fSSeokmann Ju 
4727a8ec1924SQuinn Tran 	struct list_head tmf_pending;
4728a8ec1924SQuinn Tran 	struct list_head tmf_active;
47292c3dfe3fSSeokmann Ju 	struct list_head        vp_list;        /* list of VP */
47307b867cf7SAnirban Chakraborty 	unsigned long   vp_idx_map[(MAX_MULTI_ID_FABRIC / 8) /
47317b867cf7SAnirban Chakraborty 			sizeof(unsigned long)];
47322c3dfe3fSSeokmann Ju 	uint16_t        num_vhosts;     /* number of vports created */
47332c3dfe3fSSeokmann Ju 	uint16_t        num_vsans;      /* number of vsan created */
47347b867cf7SAnirban Chakraborty 	uint16_t        max_npiv_vports;        /* 63 or 125 per topoloty */
47357b867cf7SAnirban Chakraborty 	int             cur_vport_count;
47367b867cf7SAnirban Chakraborty 
47377b867cf7SAnirban Chakraborty 	struct qla_chip_state_84xx *cs84xx;
47387b867cf7SAnirban Chakraborty 	struct isp_operations *isp_ops;
473968ca949cSAnirban Chakraborty 	struct workqueue_struct *wq;
47403a4e1f3bSManish Rangankar 	struct work_struct heartbeat_work;
47419a069e19SGiridhar Malavali 	struct qlfc_fw fw_buf;
4742713b4157SQuinn Tran 	unsigned long last_heartbeat_run_jiffies;
474309ff701aSSarang Radke 
474409ff701aSSarang Radke 	/* FCP_CMND priority support */
474509ff701aSSarang Radke 	struct qla_fcp_prio_cfg *fcp_prio_cfg;
4746a9083016SGiridhar Malavali 
4747a9083016SGiridhar Malavali 	struct dma_pool *dl_dma_pool;
4748a9083016SGiridhar Malavali #define DSD_LIST_DMA_POOL_SIZE  512
4749a9083016SGiridhar Malavali 
4750a9083016SGiridhar Malavali 	struct dma_pool *fcp_cmnd_dma_pool;
4751a9083016SGiridhar Malavali 	mempool_t       *ctx_mempool;
4752a9083016SGiridhar Malavali #define FCP_CMND_DMA_POOL_SIZE 512
4753a9083016SGiridhar Malavali 
47548dfa4b5aSBart Van Assche 	void __iomem	*nx_pcibase;		/* Base I/O address */
47558dfa4b5aSBart Van Assche 	void __iomem	*nxdb_rd_ptr;		/* Doorbell read pointer */
47568dfa4b5aSBart Van Assche 	void __iomem	*nxdb_wr_ptr;		/* Door bell write pointer */
4757a9083016SGiridhar Malavali 
4758a9083016SGiridhar Malavali 	uint32_t	crb_win;
4759a9083016SGiridhar Malavali 	uint32_t	curr_window;
4760a9083016SGiridhar Malavali 	uint32_t	ddr_mn_window;
4761a9083016SGiridhar Malavali 	unsigned long	mn_win_crb;
4762a9083016SGiridhar Malavali 	unsigned long	ms_win_crb;
4763a9083016SGiridhar Malavali 	int		qdr_sn_window;
47647d613ac6SSantosh Vernekar 	uint32_t	fcoe_dev_init_timeout;
47657d613ac6SSantosh Vernekar 	uint32_t	fcoe_reset_timeout;
4766a9083016SGiridhar Malavali 	rwlock_t	hw_lock;
4767a9083016SGiridhar Malavali 	uint16_t	portnum;		/* port number */
4768a9083016SGiridhar Malavali 	int		link_width;
4769a9083016SGiridhar Malavali 	struct fw_blob	*hablob;
4770a9083016SGiridhar Malavali 	struct qla82xx_legacy_intr_set nx_legacy_intr;
4771a9083016SGiridhar Malavali 
47729c2b2975SHarish Zunjarrao 	uint8_t fw_type;
477321038b09SBart Van Assche 	uint32_t file_prd_off;	/* File firmware product offset */
477408de2844SGiridhar Malavali 
477508de2844SGiridhar Malavali 	uint32_t	md_template_size;
477608de2844SGiridhar Malavali 	void		*md_tmplt_hdr;
477708de2844SGiridhar Malavali 	dma_addr_t      md_tmplt_hdr_dma;
477808de2844SGiridhar Malavali 	void            *md_dump;
477908de2844SGiridhar Malavali 	uint32_t	md_dump_size;
47802d70c103SNicholas Bellinger 
47815f16b331SChad Dupuis 	void		*loop_id_map;
47827d613ac6SSantosh Vernekar 
47837d613ac6SSantosh Vernekar 	/* QLA83XX IDC specific fields */
47847d613ac6SSantosh Vernekar 	uint32_t	idc_audit_ts;
4785454073c9SSantosh Vernekar 	uint32_t	idc_extend_tmo;
47867d613ac6SSantosh Vernekar 
47877d613ac6SSantosh Vernekar 	/* DPC low-priority workqueue */
47887d613ac6SSantosh Vernekar 	struct workqueue_struct *dpc_lp_wq;
47897d613ac6SSantosh Vernekar 	struct work_struct idc_aen;
47907d613ac6SSantosh Vernekar 	/* DPC high-priority workqueue */
47917d613ac6SSantosh Vernekar 	struct workqueue_struct *dpc_hp_wq;
47927d613ac6SSantosh Vernekar 	struct work_struct nic_core_reset;
47937d613ac6SSantosh Vernekar 	struct work_struct idc_state_handler;
47947d613ac6SSantosh Vernekar 	struct work_struct nic_core_unrecoverable;
4795f3ddac19SChad Dupuis 	struct work_struct board_disable;
47967d613ac6SSantosh Vernekar 
47978ae6d9c7SGiridhar Malavali 	struct mr_data_fx00 mr;
4798b2000805SQuinn Tran 	uint32_t chip_reset;
47998ae6d9c7SGiridhar Malavali 
48002d70c103SNicholas Bellinger 	struct qlt_hw_data tgt;
4801a1b23c5aSChad Dupuis 	int	allow_cna_fw_dump;
48021f4c7c38SJoe Carnuccio 	uint32_t fw_ability_mask;
480372a92df2SJoe Carnuccio 	uint16_t min_supported_speed;
480472a92df2SJoe Carnuccio 	uint16_t max_supported_speed;
4805deeae7a6SDuane Grigsby 
480650b81275SGiridhar Malavali 	/* DMA pool for the DIF bundling buffers */
480750b81275SGiridhar Malavali 	struct dma_pool *dif_bundl_pool;
480850b81275SGiridhar Malavali 	#define DIF_BUNDLING_DMA_POOL_SIZE  1024
480950b81275SGiridhar Malavali 	struct {
481050b81275SGiridhar Malavali 		struct {
481150b81275SGiridhar Malavali 			struct list_head head;
481250b81275SGiridhar Malavali 			uint count;
481350b81275SGiridhar Malavali 		} good;
481450b81275SGiridhar Malavali 		struct {
481550b81275SGiridhar Malavali 			struct list_head head;
481650b81275SGiridhar Malavali 			uint count;
481750b81275SGiridhar Malavali 		} unusable;
481850b81275SGiridhar Malavali 	} pool;
481950b81275SGiridhar Malavali 
482050b81275SGiridhar Malavali 	unsigned long long dif_bundle_crossed_pages;
482150b81275SGiridhar Malavali 	unsigned long long dif_bundle_reads;
482250b81275SGiridhar Malavali 	unsigned long long dif_bundle_writes;
482350b81275SGiridhar Malavali 	unsigned long long dif_bundle_kallocs;
482450b81275SGiridhar Malavali 	unsigned long long dif_bundle_dma_allocs;
482550b81275SGiridhar Malavali 
4826deeae7a6SDuane Grigsby 	atomic_t        nvme_active_aen_cnt;
4827deeae7a6SDuane Grigsby 	uint16_t        nvme_last_rptd_aen;             /* Last recorded aen count */
48288b4673baSQuinn Tran 
482984ed362aSMichael Hernandez 	uint8_t fc4_type_priority;
483084ed362aSMichael Hernandez 
48318b4673baSQuinn Tran 	atomic_t zio_threshold;
48328b4673baSQuinn Tran 	uint16_t last_zio_threshold;
48335fa8774cSJoe Carnuccio 
48344825034aSQuinn Tran #define DEFAULT_ZIO_THRESHOLD 5
4835cbb01c2fSArun Easi 
4836cbb01c2fSArun Easi 	struct qla_hw_data_stat stat;
4837f7a0ed47SQuinn Tran 	pci_error_state_t pci_error_state;
483884318a9fSQuinn Tran 	struct dma_pool *purex_dma_pool;
4839fac28079SQuinn Tran 	struct btree_head32 host_map;
4840dd30706eSQuinn Tran 
4841dd30706eSQuinn Tran #define EDIF_NUM_SA_INDEX	512
4842dd30706eSQuinn Tran #define EDIF_TX_SA_INDEX_BASE	EDIF_NUM_SA_INDEX
4843dd30706eSQuinn Tran 	void *edif_rx_sa_id_map;
4844dd30706eSQuinn Tran 	void *edif_tx_sa_id_map;
4845dd30706eSQuinn Tran 	spinlock_t sadb_fp_lock;
4846dd30706eSQuinn Tran 
4847dd30706eSQuinn Tran 	struct list_head sadb_tx_index_list;
4848dd30706eSQuinn Tran 	struct list_head sadb_rx_index_list;
4849dd30706eSQuinn Tran 	spinlock_t sadb_lock;	/* protects list */
485084318a9fSQuinn Tran 	struct els_reject elsrej;
48514de067e5SQuinn Tran 	u8 edif_post_stop_cnt_down;
4852430eef03SQuinn Tran 	struct qla_vp_map *vp_map;
4853875386b9SManish Rangankar 	struct qla_nvme_fc_rjt lsrjt;
4854e370b64cSQuinn Tran 	struct qla_fw_res fwres ____cacheline_aligned;
48557b867cf7SAnirban Chakraborty };
48567b867cf7SAnirban Chakraborty 
485784318a9fSQuinn Tran #define RX_ELS_SIZE (roundup(sizeof(struct enode) + ELS_MAX_PAYLOAD, SMP_CACHE_BYTES))
485884318a9fSQuinn Tran 
48595fa8774cSJoe Carnuccio struct active_regions {
48605fa8774cSJoe Carnuccio 	uint8_t global;
48615fa8774cSJoe Carnuccio 	struct {
48625fa8774cSJoe Carnuccio 		uint8_t board_config;
48635fa8774cSJoe Carnuccio 		uint8_t vpd_nvram;
48645fa8774cSJoe Carnuccio 		uint8_t npiv_config_0_1;
48655fa8774cSJoe Carnuccio 		uint8_t npiv_config_2_3;
4866d9ba85efSAnil Gurumurthy 		uint8_t nvme_params;
48675fa8774cSJoe Carnuccio 	} aux;
48685fa8774cSJoe Carnuccio };
48695fa8774cSJoe Carnuccio 
48701f4c7c38SJoe Carnuccio #define FW_ABILITY_MAX_SPEED_MASK	0xFUL
48711f4c7c38SJoe Carnuccio #define FW_ABILITY_MAX_SPEED_16G	0x0
48721f4c7c38SJoe Carnuccio #define FW_ABILITY_MAX_SPEED_32G	0x1
48731f4c7c38SJoe Carnuccio #define FW_ABILITY_MAX_SPEED(ha)	\
48741f4c7c38SJoe Carnuccio 	(ha->fw_ability_mask & FW_ABILITY_MAX_SPEED_MASK)
48751f4c7c38SJoe Carnuccio 
48764910b524SAnil Gurumurthy #define QLA_GET_DATA_RATE	0
48774910b524SAnil Gurumurthy #define QLA_SET_DATA_RATE_NOLR	1
48784910b524SAnil Gurumurthy #define QLA_SET_DATA_RATE_LR	2 /* Set speed and initiate LR */
48794910b524SAnil Gurumurthy 
488062e9dd17SShyam Sundar #define QLA_DEFAULT_PAYLOAD_SIZE	64
488162e9dd17SShyam Sundar /*
488262e9dd17SShyam Sundar  * This item might be allocated with a size > sizeof(struct purex_item).
488362e9dd17SShyam Sundar  * The "size" variable gives the size of the payload (which
488462e9dd17SShyam Sundar  * is variable) starting at "iocb".
488562e9dd17SShyam Sundar  */
4886576bfde8SJoe Carnuccio struct purex_item {
4887875386b9SManish Rangankar 	void *purls_context;
4888576bfde8SJoe Carnuccio 	struct list_head list;
4889576bfde8SJoe Carnuccio 	struct scsi_qla_host *vha;
489062e9dd17SShyam Sundar 	void (*process_item)(struct scsi_qla_host *vha,
489162e9dd17SShyam Sundar 			     struct purex_item *pkt);
489262e9dd17SShyam Sundar 	atomic_t in_use;
489362e9dd17SShyam Sundar 	uint16_t size;
4894576bfde8SJoe Carnuccio 	struct {
4895576bfde8SJoe Carnuccio 		uint8_t iocb[64];
4896576bfde8SJoe Carnuccio 	} iocb;
4897576bfde8SJoe Carnuccio };
4898576bfde8SJoe Carnuccio 
48997ebb336eSQuinn Tran #include "qla_edif.h"
49007ebb336eSQuinn Tran 
49019f2475feSShyam Sundar #define SCM_FLAG_RDF_REJECT		0x00
49029f2475feSShyam Sundar #define SCM_FLAG_RDF_COMPLETED		0x01
49039f2475feSShyam Sundar 
49049f2475feSShyam Sundar #define QLA_CON_PRIMITIVE_RECEIVED	0x1
49059f2475feSShyam Sundar #define QLA_CONGESTION_ARB_WARNING	0x1
49069f2475feSShyam Sundar #define QLA_CONGESTION_ARB_ALARM	0X2
49079f2475feSShyam Sundar 
49087b867cf7SAnirban Chakraborty /*
49097b867cf7SAnirban Chakraborty  * Qlogic scsi host structure
49107b867cf7SAnirban Chakraborty  */
49117b867cf7SAnirban Chakraborty typedef struct scsi_qla_host {
49127b867cf7SAnirban Chakraborty 	struct list_head list;
49137b867cf7SAnirban Chakraborty 	struct list_head vp_fcports;	/* list of fcports */
49147b867cf7SAnirban Chakraborty 	struct list_head work_list;
4915f999f4c1SAndrew Vasquez 	spinlock_t work_lock;
4916ec7193e2SQuinn Tran 	struct work_struct iocb_work;
4917f999f4c1SAndrew Vasquez 
49187b867cf7SAnirban Chakraborty 	/* Commonly used flags and state information. */
49197b867cf7SAnirban Chakraborty 	struct Scsi_Host *host;
49207b867cf7SAnirban Chakraborty 	unsigned long	host_no;
49217b867cf7SAnirban Chakraborty 	uint8_t		host_str[16];
49227b867cf7SAnirban Chakraborty 
49237b867cf7SAnirban Chakraborty 	volatile struct {
49247b867cf7SAnirban Chakraborty 		uint32_t	init_done		:1;
49257b867cf7SAnirban Chakraborty 		uint32_t	online			:1;
49267b867cf7SAnirban Chakraborty 		uint32_t	reset_active		:1;
49277b867cf7SAnirban Chakraborty 
49287b867cf7SAnirban Chakraborty 		uint32_t	management_server_logged_in :1;
49297b867cf7SAnirban Chakraborty 		uint32_t	process_response_queue	:1;
4930bad75002SArun Easi 		uint32_t	difdix_supported:1;
4931feafb7b1SArun Easi 		uint32_t	delete_progress:1;
49328ae6d9c7SGiridhar Malavali 
49338ae6d9c7SGiridhar Malavali 		uint32_t	fw_tgt_reported:1;
4934969a6199SSawan Chandak 		uint32_t	bbcr_enable:1;
4935d7459527SMichael Hernandez 		uint32_t	qpairs_available:1;
4936d65237c7SSawan Chandak 		uint32_t	qpairs_req_created:1;
4937d65237c7SSawan Chandak 		uint32_t	qpairs_rsp_created:1;
4938a5d42f4cSDuane Grigsby 		uint32_t	nvme_enabled:1;
493903aaa89fSDarren Trapp 		uint32_t        nvme_first_burst:1;
4940cf3c54fbSSaurav Kashyap 		uint32_t        nvme2_enabled:1;
49417b867cf7SAnirban Chakraborty 	} flags;
49427b867cf7SAnirban Chakraborty 
49437b867cf7SAnirban Chakraborty 	atomic_t	loop_state;
49447b867cf7SAnirban Chakraborty #define LOOP_TIMEOUT	1
49457b867cf7SAnirban Chakraborty #define LOOP_DOWN	2
49467b867cf7SAnirban Chakraborty #define LOOP_UP		3
49477b867cf7SAnirban Chakraborty #define LOOP_UPDATE	4
49487b867cf7SAnirban Chakraborty #define LOOP_READY	5
49497b867cf7SAnirban Chakraborty #define LOOP_DEAD	6
49507b867cf7SAnirban Chakraborty 
49511f8f9c34SQuinn Tran 	unsigned long   buf_expired;
49524005a995SQuinn Tran 	unsigned long   relogin_jif;
49537b867cf7SAnirban Chakraborty 	unsigned long   dpc_flags;
49547b867cf7SAnirban Chakraborty #define RESET_MARKER_NEEDED	0	/* Send marker to ISP. */
49557b867cf7SAnirban Chakraborty #define RESET_ACTIVE		1
49567b867cf7SAnirban Chakraborty #define ISP_ABORT_NEEDED	2	/* Initiate ISP abort. */
49577b867cf7SAnirban Chakraborty #define ABORT_ISP_ACTIVE	3	/* ISP abort in progress. */
49587b867cf7SAnirban Chakraborty #define LOOP_RESYNC_NEEDED	4	/* Device Resync needed. */
49597b867cf7SAnirban Chakraborty #define LOOP_RESYNC_ACTIVE	5
49607b867cf7SAnirban Chakraborty #define LOCAL_LOOP_UPDATE	6	/* Perform a local loop update. */
49617b867cf7SAnirban Chakraborty #define RSCN_UPDATE		7	/* Perform an RSCN update. */
4962ddb9b126SShyam Sundar #define RELOGIN_NEEDED		8
4963ddb9b126SShyam Sundar #define REGISTER_FC4_NEEDED	9	/* SNS FC4 registration required. */
4964ddb9b126SShyam Sundar #define ISP_ABORT_RETRY		10	/* ISP aborted. */
4965ddb9b126SShyam Sundar #define BEACON_BLINK_NEEDED	11
4966ddb9b126SShyam Sundar #define REGISTER_FDMI_NEEDED	12
4967ddb9b126SShyam Sundar #define VP_DPC_NEEDED		14	/* wake up for VP dpc handling */
4968ddb9b126SShyam Sundar #define UNLOADING		15
4969ddb9b126SShyam Sundar #define NPIV_CONFIG_NEEDED	16
4970a9083016SGiridhar Malavali #define ISP_UNRECOVERABLE	17
4971a9083016SGiridhar Malavali #define FCOE_CTX_RESET_NEEDED	18	/* Initiate FCoE context reset */
4972b1d46989SMadhuranath Iyengar #define MPI_RESET_NEEDED	19	/* Initiate MPI FW reset */
4973579d12b5SSaurav Kashyap #define ISP_QUIESCE_NEEDED	20	/* Driver need some quiescence */
497448acad09SQuinn Tran #define N2N_LINK_RESET		21
497550280c01SChad Dupuis #define PORT_UPDATE_NEEDED	22
497650280c01SChad Dupuis #define FX00_RESET_RECOVERY	23
497750280c01SChad Dupuis #define FX00_TARGET_SCAN	24
497850280c01SChad Dupuis #define FX00_CRITEMP_RECOVERY	25
4979e8f5e95dSArmen Baloyan #define FX00_HOST_INFO_RESEND	26
4980d7459527SMichael Hernandez #define QPAIR_ONLINE_CHECK_NEEDED	27
4981f7a0ed47SQuinn Tran #define DO_EEH_RECOVERY		28
4982e4e3a2ceSQuinn Tran #define DETECT_SFP_CHANGE	29
4983c0c462c8SDuane Grigsby #define N2N_LOGIN_NEEDED	30
49849b3e0f4dSQuinn Tran #define IOCB_WORK_ACTIVE	31
49858b4673baSQuinn Tran #define SET_ZIO_THRESHOLD_NEEDED 32
49863f006ac3SMichael Hernandez #define ISP_ABORT_TO_ROM	33
4987f5187b7dSQuinn Tran #define VPORT_DELETE		34
49887b867cf7SAnirban Chakraborty 
4989d83a80eeSJoe Carnuccio #define PROCESS_PUREX_IOCB	63
4990d83a80eeSJoe Carnuccio 
4991232792b6SJoe Lawrence 	unsigned long	pci_flags;
4992232792b6SJoe Lawrence #define PFLG_DISCONNECTED	0	/* PCI device removed */
4993beb9e315SJoe Lawrence #define PFLG_DRIVER_REMOVING	1	/* PCI driver .remove */
49946b383979SJoe Lawrence #define PFLG_DRIVER_PROBING	2	/* PCI driver .probe */
4995232792b6SJoe Lawrence 
49967b867cf7SAnirban Chakraborty 	uint32_t	device_flags;
4997ddb9b126SShyam Sundar #define SWITCH_FOUND		BIT_0
4998ddb9b126SShyam Sundar #define DFLG_NO_CABLE		BIT_1
4999a9083016SGiridhar Malavali #define DFLG_DEV_FAILED		BIT_5
50007b867cf7SAnirban Chakraborty 
50017b867cf7SAnirban Chakraborty 	/* ISP configuration data. */
50027b867cf7SAnirban Chakraborty 	uint16_t	loop_id;		/* Host adapter loop id */
5003a9b6f722SSaurav Kashyap 	uint16_t        self_login_loop_id;     /* host adapter loop id
5004a9b6f722SSaurav Kashyap 						 * get it on self login
5005a9b6f722SSaurav Kashyap 						 */
5006a9b6f722SSaurav Kashyap 	fc_port_t       bidir_fcport;		/* fcport used for bidir cmnds
5007a9b6f722SSaurav Kashyap 						 * no need of allocating it for
5008a9b6f722SSaurav Kashyap 						 * each command
5009a9b6f722SSaurav Kashyap 						 */
50107b867cf7SAnirban Chakraborty 
50117b867cf7SAnirban Chakraborty 	port_id_t	d_id;			/* Host adapter port id */
50127b867cf7SAnirban Chakraborty 	uint8_t		marker_needed;
50137b867cf7SAnirban Chakraborty 	uint16_t	mgmt_svr_loop_id;
50147b867cf7SAnirban Chakraborty 
50157b867cf7SAnirban Chakraborty 
50167b867cf7SAnirban Chakraborty 
50177b867cf7SAnirban Chakraborty 	/* Timeout timers. */
50187b867cf7SAnirban Chakraborty 	uint8_t         loop_down_abort_time;    /* port down timer */
50197b867cf7SAnirban Chakraborty 	atomic_t        loop_down_timer;         /* loop down timer */
50207b867cf7SAnirban Chakraborty 	uint8_t         link_down_timeout;       /* link down timeout */
50217b867cf7SAnirban Chakraborty 
50227b867cf7SAnirban Chakraborty 	uint32_t        timer_active;
50237b867cf7SAnirban Chakraborty 	struct timer_list        timer;
50247b867cf7SAnirban Chakraborty 
50257b867cf7SAnirban Chakraborty 	uint8_t		node_name[WWN_SIZE];
50267b867cf7SAnirban Chakraborty 	uint8_t		port_name[WWN_SIZE];
50277b867cf7SAnirban Chakraborty 	uint8_t		fabric_node_name[WWN_SIZE];
5028818c7f87SJoe Carnuccio 	uint8_t		fabric_port_name[WWN_SIZE];
5029bad7001cSAndrew Vasquez 
5030a5d42f4cSDuane Grigsby 	struct		nvme_fc_local_port *nvme_local_port;
50315621b0ddShimanshu.madhani@cavium.com 	struct completion nvme_del_done;
5032a5d42f4cSDuane Grigsby 
5033bad7001cSAndrew Vasquez 	uint16_t	fcoe_vlan_id;
5034bad7001cSAndrew Vasquez 	uint16_t	fcoe_fcf_idx;
5035bad7001cSAndrew Vasquez 	uint8_t		fcoe_vn_port_mac[6];
5036bad7001cSAndrew Vasquez 
50378b2f5ff3SSwapnil Nagle 	/* list of commands waiting on workqueue */
50388b2f5ff3SSwapnil Nagle 	struct list_head	qla_cmd_list;
503941dc529aSQuinn Tran 	struct list_head	unknown_atio_list;
50408b2f5ff3SSwapnil Nagle 	spinlock_t		cmd_list_lock;
504141dc529aSQuinn Tran 	struct delayed_work	unknown_atio_work;
50428b2f5ff3SSwapnil Nagle 
5043df673274SAlexei Potashnik 	/* Counter to detect races between ELS and RSCN events */
5044df673274SAlexei Potashnik 	atomic_t		generation_tick;
5045bc78c3f9SQuinn Tran 	atomic_t		rscn_gen;
5046df673274SAlexei Potashnik 	/* Time when global fcport update has been scheduled */
5047df673274SAlexei Potashnik 	int			total_fcport_update_gen;
504871cdc079SAlexei Potashnik 	/* List of pending LOGOs, protected by tgt_mutex */
504971cdc079SAlexei Potashnik 	struct list_head	logo_list;
5050b7bd104eSAlexei Potashnik 	/* List of pending PLOGI acks, protected by hw lock */
5051b7bd104eSAlexei Potashnik 	struct list_head	plogi_ack_list;
5052df673274SAlexei Potashnik 
5053d7459527SMichael Hernandez 	struct list_head	qp_list;
5054d7459527SMichael Hernandez 
50557b867cf7SAnirban Chakraborty 	uint32_t	vp_abort_cnt;
50567b867cf7SAnirban Chakraborty 
50577b867cf7SAnirban Chakraborty 	struct fc_vport	*fc_vport;	/* holds fc_vport * for each vport */
50582c3dfe3fSSeokmann Ju 	uint16_t        vp_idx;		/* vport ID */
5059d7459527SMichael Hernandez 	struct qla_qpair *qpair;	/* base qpair */
50602c3dfe3fSSeokmann Ju 
50612c3dfe3fSSeokmann Ju 	unsigned long		vp_flags;
50622c3dfe3fSSeokmann Ju #define VP_IDX_ACQUIRED		0	/* bit no 0 */
50632c3dfe3fSSeokmann Ju #define VP_CREATE_NEEDED	1
50642c3dfe3fSSeokmann Ju #define VP_BIND_NEEDED		2
50652c3dfe3fSSeokmann Ju #define VP_DELETE_NEEDED	3
50662c3dfe3fSSeokmann Ju #define VP_SCR_NEEDED		4	/* State Change Request registration */
5067ded6411fSSawan Chandak #define VP_CONFIG_OK		5	/* Flag to cfg VP, if FW is ready */
50682c3dfe3fSSeokmann Ju 	atomic_t 		vp_state;
50692c3dfe3fSSeokmann Ju #define VP_OFFLINE		0
50702c3dfe3fSSeokmann Ju #define VP_ACTIVE		1
50712c3dfe3fSSeokmann Ju #define VP_FAILED		2
50722c3dfe3fSSeokmann Ju // #define VP_DISABLE		3
50732c3dfe3fSSeokmann Ju 	uint16_t 	vp_err_state;
50742c3dfe3fSSeokmann Ju 	uint16_t	vp_prev_err_state;
50752c3dfe3fSSeokmann Ju #define VP_ERR_UNKWN		0
50762c3dfe3fSSeokmann Ju #define VP_ERR_PORTDWN		1
50772c3dfe3fSSeokmann Ju #define VP_ERR_FAB_UNSUPPORTED	2
50782c3dfe3fSSeokmann Ju #define VP_ERR_FAB_NORESOURCES	3
50792c3dfe3fSSeokmann Ju #define VP_ERR_FAB_LOGOUT	4
50802c3dfe3fSSeokmann Ju #define VP_ERR_ADAP_NORESOURCES	5
50817b867cf7SAnirban Chakraborty 	struct qla_hw_data *hw;
50820e8cd71cSSaurav Kashyap 	struct scsi_qlt_host vha_tgt;
50832afa19a9SAnirban Chakraborty 	struct req_que *req;
5084a9083016SGiridhar Malavali 	int		fw_heartbeat_counter;
5085a9083016SGiridhar Malavali 	int		seconds_since_last_heartbeat;
50862be21fa2SSaurav Kashyap 	struct fc_host_statistics fc_host_stat;
50872be21fa2SSaurav Kashyap 	struct qla_statistics qla_stats;
5088a9b6f722SSaurav Kashyap 	struct bidi_statistics bidi_stats;
5089feafb7b1SArun Easi 	atomic_t	vref_count;
50907ec0effdSAtul Deshmukh 	struct qla8044_reset_template reset_tmplt;
5091969a6199SSawan Chandak 	uint16_t	bbcr;
50920645cb83SQuinn Tran 
50930645cb83SQuinn Tran 	uint16_t u_ql2xexchoffld;
50940645cb83SQuinn Tran 	uint16_t u_ql2xiniexchg;
50950645cb83SQuinn Tran 	uint16_t qlini_mode;
50960645cb83SQuinn Tran 	uint16_t ql2xexchoffld;
50970645cb83SQuinn Tran 	uint16_t ql2xiniexchg;
50980645cb83SQuinn Tran 
50991e98fb0fSArun Easi 	struct dentry *dfs_rport_root;
51001e98fb0fSArun Easi 
5101576bfde8SJoe Carnuccio 	struct purex_list {
5102576bfde8SJoe Carnuccio 		struct list_head head;
5103576bfde8SJoe Carnuccio 		spinlock_t lock;
5104576bfde8SJoe Carnuccio 	} purex_list;
510562e9dd17SShyam Sundar 	struct purex_item default_item;
5106576bfde8SJoe Carnuccio 
5107726b8548SQuinn Tran 	struct name_list_extended gnl;
5108726b8548SQuinn Tran 	/* Count of active session/fcport */
5109726b8548SQuinn Tran 	int fcport_count;
5110726b8548SQuinn Tran 	wait_queue_head_t fcport_waitQ;
5111c4a9b538SJoe Carnuccio 	wait_queue_head_t vref_waitq;
511272a92df2SJoe Carnuccio 	uint8_t min_supported_speed;
5113edd05de1SDuane Grigsby 	uint8_t n2n_node_name[WWN_SIZE];
5114edd05de1SDuane Grigsby 	uint8_t n2n_port_name[WWN_SIZE];
5115edd05de1SDuane Grigsby 	uint16_t	n2n_id;
5116e6ad2b79SJoe Carnuccio 	__le16 dport_data[4];
5117a4239945SQuinn Tran 	struct fab_scan scan;
51189f2475feSShyam Sundar 	uint8_t	scm_fabric_connection_flags;
5119f0783d43SMing Lei 
5120f0783d43SMing Lei 	unsigned int irq_offset;
5121dbf1f53cSSaurav Kashyap 
5122dbf1f53cSSaurav Kashyap 	u64 hw_err_cnt;
5123dbf1f53cSSaurav Kashyap 	u64 interface_err_cnt;
5124dbf1f53cSSaurav Kashyap 	u64 cmd_timeout_cnt;
5125dbf1f53cSSaurav Kashyap 	u64 reset_cmd_err_cnt;
5126dbf1f53cSSaurav Kashyap 	u64 link_down_time;
5127dbf1f53cSSaurav Kashyap 	u64 short_link_down_cnt;
51287ebb336eSQuinn Tran 	struct edif_dbell e_dbell;
51297ebb336eSQuinn Tran 	struct pur_core pur_cinfo;
5130476da8faSBikash Hazarika 
5131476da8faSBikash Hazarika #define DPORT_DIAG_IN_PROGRESS                 BIT_0
5132476da8faSBikash Hazarika #define DPORT_DIAG_CHIP_RESET_IN_PROGRESS      BIT_1
5133476da8faSBikash Hazarika 	uint16_t dport_status;
51341da177e4SLinus Torvalds } scsi_qla_host_t;
51351da177e4SLinus Torvalds 
51364243c115SSawan Chandak struct qla27xx_image_status {
51374243c115SSawan Chandak 	uint8_t image_status_mask;
513821038b09SBart Van Assche 	__le16	generation;
51394243c115SSawan Chandak 	uint8_t ver_major;
51405fa8774cSJoe Carnuccio 	uint8_t ver_minor;
51415fa8774cSJoe Carnuccio 	uint8_t bitmap;		/* 28xx only */
51425fa8774cSJoe Carnuccio 	uint8_t reserved[2];
514321038b09SBart Van Assche 	__le32	checksum;
514421038b09SBart Van Assche 	__le32	signature;
51454243c115SSawan Chandak } __packed;
51464243c115SSawan Chandak 
51475fa8774cSJoe Carnuccio /* 28xx aux image status bimap values */
51485fa8774cSJoe Carnuccio #define QLA28XX_AUX_IMG_BOARD_CONFIG		BIT_0
51495fa8774cSJoe Carnuccio #define QLA28XX_AUX_IMG_VPD_NVRAM		BIT_1
51505fa8774cSJoe Carnuccio #define QLA28XX_AUX_IMG_NPIV_CONFIG_0_1		BIT_2
51515fa8774cSJoe Carnuccio #define QLA28XX_AUX_IMG_NPIV_CONFIG_2_3		BIT_3
5152d9ba85efSAnil Gurumurthy #define QLA28XX_AUX_IMG_NVME_PARAMS		BIT_4
51535fa8774cSJoe Carnuccio 
51542d70c103SNicholas Bellinger #define SET_VP_IDX	1
51552d70c103SNicholas Bellinger #define SET_AL_PA	2
51562d70c103SNicholas Bellinger #define RESET_VP_IDX	3
51572d70c103SNicholas Bellinger #define RESET_AL_PA	4
5158430eef03SQuinn Tran struct qla_vp_map {
51592d70c103SNicholas Bellinger 	uint8_t	idx;
51602d70c103SNicholas Bellinger 	scsi_qla_host_t *vha;
51612d70c103SNicholas Bellinger };
51622d70c103SNicholas Bellinger 
5163d7459527SMichael Hernandez struct qla2_sgx {
5164d7459527SMichael Hernandez 	dma_addr_t		dma_addr;	/* OUT */
5165d7459527SMichael Hernandez 	uint32_t		dma_len;	/* OUT */
5166d7459527SMichael Hernandez 
5167d7459527SMichael Hernandez 	uint32_t		tot_bytes;	/* IN */
5168d7459527SMichael Hernandez 	struct scatterlist	*cur_sg;	/* IN */
5169d7459527SMichael Hernandez 
5170d7459527SMichael Hernandez 	/* for book keeping, bzero on initial invocation */
5171d7459527SMichael Hernandez 	uint32_t		bytes_consumed;
5172d7459527SMichael Hernandez 	uint32_t		num_bytes;
5173d7459527SMichael Hernandez 	uint32_t		tot_partial;
5174d7459527SMichael Hernandez 
5175d7459527SMichael Hernandez 	/* for debugging */
5176d7459527SMichael Hernandez 	uint32_t		num_sg;
5177d7459527SMichael Hernandez 	srb_t			*sp;
5178d7459527SMichael Hernandez };
5179d7459527SMichael Hernandez 
51804b60c827SQuinn Tran #define QLA_FW_STARTED(_ha) {			\
51814b60c827SQuinn Tran 	int i;					\
51824b60c827SQuinn Tran 	_ha->flags.fw_started = 1;		\
51834b60c827SQuinn Tran 	_ha->base_qpair->fw_started = 1;	\
51844b60c827SQuinn Tran 	for (i = 0; i < _ha->max_qpairs; i++) {	\
51854b60c827SQuinn Tran 	if (_ha->queue_pair_map[i])	\
51864b60c827SQuinn Tran 	_ha->queue_pair_map[i]->fw_started = 1;	\
51874b60c827SQuinn Tran 	}					\
51884b60c827SQuinn Tran }
51894b60c827SQuinn Tran 
51904b60c827SQuinn Tran #define QLA_FW_STOPPED(_ha) {			\
51914b60c827SQuinn Tran 	int i;					\
51924b60c827SQuinn Tran 	_ha->flags.fw_started = 0;		\
51934b60c827SQuinn Tran 	_ha->base_qpair->fw_started = 0;	\
51944b60c827SQuinn Tran 	for (i = 0; i < _ha->max_qpairs; i++) {	\
51954b60c827SQuinn Tran 	if (_ha->queue_pair_map[i])	\
51964b60c827SQuinn Tran 	_ha->queue_pair_map[i]->fw_started = 0;	\
51974b60c827SQuinn Tran 	}					\
51984b60c827SQuinn Tran }
51994b60c827SQuinn Tran 
52003f006ac3SMichael Hernandez 
52013f006ac3SMichael Hernandez #define SFUB_CHECKSUM_SIZE	4
52023f006ac3SMichael Hernandez 
52033f006ac3SMichael Hernandez struct secure_flash_update_block {
52043f006ac3SMichael Hernandez 	uint32_t	block_info;
52053f006ac3SMichael Hernandez 	uint32_t	signature_lo;
52063f006ac3SMichael Hernandez 	uint32_t	signature_hi;
52073f006ac3SMichael Hernandez 	uint32_t	signature_upper[0x3e];
52083f006ac3SMichael Hernandez };
52093f006ac3SMichael Hernandez 
52103f006ac3SMichael Hernandez struct secure_flash_update_block_pk {
52113f006ac3SMichael Hernandez 	uint32_t	block_info;
52123f006ac3SMichael Hernandez 	uint32_t	signature_lo;
52133f006ac3SMichael Hernandez 	uint32_t	signature_hi;
52143f006ac3SMichael Hernandez 	uint32_t	signature_upper[0x3e];
52153f006ac3SMichael Hernandez 	uint32_t	public_key[0x41];
52163f006ac3SMichael Hernandez };
52173f006ac3SMichael Hernandez 
52181da177e4SLinus Torvalds /*
52191da177e4SLinus Torvalds  * Macros to help code, maintain, etc.
52201da177e4SLinus Torvalds  */
52211da177e4SLinus Torvalds #define LOOP_TRANSITION(ha) \
52221da177e4SLinus Torvalds 	(test_bit(ISP_ABORT_NEEDED, &ha->dpc_flags) || \
52231da177e4SLinus Torvalds 	 test_bit(LOOP_RESYNC_NEEDED, &ha->dpc_flags) || \
52241da177e4SLinus Torvalds 	 atomic_read(&ha->loop_state) == LOOP_DOWN)
52251da177e4SLinus Torvalds 
52268ae6d9c7SGiridhar Malavali #define STATE_TRANSITION(ha) \
52278ae6d9c7SGiridhar Malavali 		(test_bit(ISP_ABORT_NEEDED, &ha->dpc_flags) || \
52288ae6d9c7SGiridhar Malavali 			 test_bit(LOOP_RESYNC_NEEDED, &ha->dpc_flags))
52298ae6d9c7SGiridhar Malavali 
qla_vha_mark_busy(scsi_qla_host_t * vha)52304fb2169dSBart Van Assche static inline bool qla_vha_mark_busy(scsi_qla_host_t *vha)
52314fb2169dSBart Van Assche {
52324fb2169dSBart Van Assche 	atomic_inc(&vha->vref_count);
52334fb2169dSBart Van Assche 	mb();
52344fb2169dSBart Van Assche 	if (vha->flags.delete_progress) {
52354fb2169dSBart Van Assche 		atomic_dec(&vha->vref_count);
52364fb2169dSBart Van Assche 		wake_up(&vha->vref_waitq);
52374fb2169dSBart Van Assche 		return true;
52384fb2169dSBart Van Assche 	}
52394fb2169dSBart Van Assche 	return false;
52404fb2169dSBart Van Assche }
5241feafb7b1SArun Easi 
5242c4a9b538SJoe Carnuccio #define QLA_VHA_MARK_NOT_BUSY(__vha) do {		\
5243feafb7b1SArun Easi 	atomic_dec(&__vha->vref_count);			\
5244c4a9b538SJoe Carnuccio 	wake_up(&__vha->vref_waitq);			\
5245c4a9b538SJoe Carnuccio } while (0)						\
5246d7459527SMichael Hernandez 
5247d7459527SMichael Hernandez #define QLA_QPAIR_MARK_BUSY(__qpair, __bail) do {	\
5248d7459527SMichael Hernandez 	atomic_inc(&__qpair->ref_count);		\
5249d7459527SMichael Hernandez 	mb();						\
5250d7459527SMichael Hernandez 	if (__qpair->delete_in_progress) {		\
5251d7459527SMichael Hernandez 		atomic_dec(&__qpair->ref_count);	\
5252d7459527SMichael Hernandez 		__bail = 1;				\
5253d7459527SMichael Hernandez 	} else {					\
5254d7459527SMichael Hernandez 	       __bail = 0;				\
5255d7459527SMichael Hernandez 	}						\
5256feafb7b1SArun Easi } while (0)
5257feafb7b1SArun Easi 
5258d7459527SMichael Hernandez #define QLA_QPAIR_MARK_NOT_BUSY(__qpair)		\
52598f525bc2STom Rix 	atomic_dec(&__qpair->ref_count)
52607c3f8fd1SQuinn Tran 
52617c3f8fd1SQuinn Tran #define QLA_ENA_CONF(_ha) {\
52627c3f8fd1SQuinn Tran     int i;\
52637c3f8fd1SQuinn Tran     _ha->base_qpair->enable_explicit_conf = 1;	\
52647c3f8fd1SQuinn Tran     for (i = 0; i < _ha->max_qpairs; i++) {	\
52657c3f8fd1SQuinn Tran 	if (_ha->queue_pair_map[i])		\
52667c3f8fd1SQuinn Tran 	    _ha->queue_pair_map[i]->enable_explicit_conf = 1; \
52677c3f8fd1SQuinn Tran     }						\
52687c3f8fd1SQuinn Tran }
52697c3f8fd1SQuinn Tran 
52707c3f8fd1SQuinn Tran #define QLA_DIS_CONF(_ha) {\
52717c3f8fd1SQuinn Tran     int i;\
52727c3f8fd1SQuinn Tran     _ha->base_qpair->enable_explicit_conf = 0;	\
52737c3f8fd1SQuinn Tran     for (i = 0; i < _ha->max_qpairs; i++) {	\
52747c3f8fd1SQuinn Tran 	if (_ha->queue_pair_map[i])		\
52757c3f8fd1SQuinn Tran 	    _ha->queue_pair_map[i]->enable_explicit_conf = 0; \
52767c3f8fd1SQuinn Tran     }						\
52777c3f8fd1SQuinn Tran }
52787c3f8fd1SQuinn Tran 
52791da177e4SLinus Torvalds /*
52801da177e4SLinus Torvalds  * qla2x00 local function return status codes
52811da177e4SLinus Torvalds  */
52821da177e4SLinus Torvalds #define MBS_MASK		0x3fff
52831da177e4SLinus Torvalds 
52841da177e4SLinus Torvalds #define QLA_SUCCESS		(MBS_COMMAND_COMPLETE & MBS_MASK)
52851da177e4SLinus Torvalds #define QLA_INVALID_COMMAND	(MBS_INVALID_COMMAND & MBS_MASK)
52861da177e4SLinus Torvalds #define QLA_INTERFACE_ERROR	(MBS_HOST_INTERFACE_ERROR & MBS_MASK)
52871da177e4SLinus Torvalds #define QLA_TEST_FAILED		(MBS_TEST_FAILED & MBS_MASK)
52881da177e4SLinus Torvalds #define QLA_COMMAND_ERROR	(MBS_COMMAND_ERROR & MBS_MASK)
52891da177e4SLinus Torvalds #define QLA_PARAMETER_ERROR	(MBS_COMMAND_PARAMETER_ERROR & MBS_MASK)
52901da177e4SLinus Torvalds #define QLA_PORT_ID_USED	(MBS_PORT_ID_USED & MBS_MASK)
52911da177e4SLinus Torvalds #define QLA_LOOP_ID_USED	(MBS_LOOP_ID_USED & MBS_MASK)
52921da177e4SLinus Torvalds #define QLA_ALL_IDS_IN_USE	(MBS_ALL_IDS_IN_USE & MBS_MASK)
52931da177e4SLinus Torvalds #define QLA_NOT_LOGGED_IN	(MBS_NOT_LOGGED_IN & MBS_MASK)
52941da177e4SLinus Torvalds 
52951da177e4SLinus Torvalds #define QLA_FUNCTION_TIMEOUT		0x100
52961da177e4SLinus Torvalds #define QLA_FUNCTION_PARAMETER_ERROR	0x101
52971da177e4SLinus Torvalds #define QLA_FUNCTION_FAILED		0x102
52981da177e4SLinus Torvalds #define QLA_MEMORY_ALLOC_FAILED		0x103
52991da177e4SLinus Torvalds #define QLA_LOCK_TIMEOUT		0x104
53001da177e4SLinus Torvalds #define QLA_ABORTED			0x105
53011da177e4SLinus Torvalds #define QLA_SUSPENDED			0x106
53021da177e4SLinus Torvalds #define QLA_BUSY			0x107
5303cca5335cSAndrew Vasquez #define QLA_ALREADY_REGISTERED		0x109
53040c6df590SQuinn Tran #define QLA_OS_TIMER_EXPIRED		0x10a
53052cabf10dSArun Easi #define QLA_ERR_NO_QPAIR		0x10b
53062cabf10dSArun Easi #define QLA_ERR_NOT_FOUND		0x10c
53072cabf10dSArun Easi #define QLA_ERR_FROM_FW			0x10d
53081da177e4SLinus Torvalds 
53091da177e4SLinus Torvalds #define NVRAM_DELAY()		udelay(10)
53101da177e4SLinus Torvalds 
53111da177e4SLinus Torvalds /*
53121da177e4SLinus Torvalds  * Flash support definitions
53131da177e4SLinus Torvalds  */
5314854165f4Sandrew.vasquez@qlogic.com #define OPTROM_SIZE_2300	0x20000
5315854165f4Sandrew.vasquez@qlogic.com #define OPTROM_SIZE_2322	0x100000
5316854165f4Sandrew.vasquez@qlogic.com #define OPTROM_SIZE_24XX	0x100000
5317c3a2f0dfSAndrew Vasquez #define OPTROM_SIZE_25XX	0x200000
53183a03eb79SAndrew Vasquez #define OPTROM_SIZE_81XX	0x400000
5319a9083016SGiridhar Malavali #define OPTROM_SIZE_82XX	0x800000
53206246b8a1SGiridhar Malavali #define OPTROM_SIZE_83XX	0x1000000
5321ecc89f25SJoe Carnuccio #define OPTROM_SIZE_28XX	0x2000000
5322a9083016SGiridhar Malavali 
5323a9083016SGiridhar Malavali #define OPTROM_BURST_SIZE	0x1000
5324a9083016SGiridhar Malavali #define OPTROM_BURST_DWORDS	(OPTROM_BURST_SIZE / 4)
53251da177e4SLinus Torvalds 
5326bad75002SArun Easi #define	QLA_DSDS_PER_IOCB	37
5327bad75002SArun Easi 
532858548cb5SGiridhar Malavali #define QLA_SG_ALL	1024
532958548cb5SGiridhar Malavali 
53304d78c973SGiridhar Malavali enum nexus_wait_type {
53314d78c973SGiridhar Malavali 	WAIT_HOST = 0,
53324d78c973SGiridhar Malavali 	WAIT_TARGET,
53334d78c973SGiridhar Malavali 	WAIT_LUN,
53344d78c973SGiridhar Malavali };
53354d78c973SGiridhar Malavali 
5336dd30706eSQuinn Tran #define INVALID_EDIF_SA_INDEX	0xffff
5337dd30706eSQuinn Tran #define RX_DELETE_NO_EDIF_SA_INDEX	0xfffe
5338dd30706eSQuinn Tran 
533984318a9fSQuinn Tran #define QLA_SKIP_HANDLE QLA_TGT_SKIP_HANDLE
5340dd30706eSQuinn Tran 
5341dd30706eSQuinn Tran /* edif hash element */
5342dd30706eSQuinn Tran struct edif_list_entry {
5343dd30706eSQuinn Tran 	uint16_t handle;			/* nport_handle */
5344dd30706eSQuinn Tran 	uint32_t update_sa_index;
5345dd30706eSQuinn Tran 	uint32_t delete_sa_index;
5346dd30706eSQuinn Tran 	uint32_t count;				/* counter for filtering sa_index */
5347dd30706eSQuinn Tran #define EDIF_ENTRY_FLAGS_CLEANUP	0x01	/* this index is being cleaned up */
5348dd30706eSQuinn Tran 	uint32_t flags;				/* used by sadb cleanup code */
5349dd30706eSQuinn Tran 	fc_port_t *fcport;			/* needed by rx delay timer function */
5350dd30706eSQuinn Tran 	struct timer_list timer;		/* rx delay timer */
5351dd30706eSQuinn Tran 	struct list_head next;
5352dd30706eSQuinn Tran };
5353dd30706eSQuinn Tran 
5354dd30706eSQuinn Tran #define EDIF_TX_INDX_BASE 512
5355dd30706eSQuinn Tran #define EDIF_RX_INDX_BASE 0
5356dd30706eSQuinn Tran #define EDIF_RX_DELETE_FILTER_COUNT 3	/* delay queuing rx delete until this many */
5357dd30706eSQuinn Tran 
5358dd30706eSQuinn Tran /* entry in the sa_index free pool */
5359dd30706eSQuinn Tran 
5360dd30706eSQuinn Tran struct sa_index_pair {
5361dd30706eSQuinn Tran 	uint16_t sa_index;
5362dd30706eSQuinn Tran 	uint32_t spi;
5363dd30706eSQuinn Tran };
5364dd30706eSQuinn Tran 
5365dd30706eSQuinn Tran /* edif sa_index data structure */
5366dd30706eSQuinn Tran struct edif_sa_index_entry {
5367dd30706eSQuinn Tran 	struct sa_index_pair sa_pair[2];
5368dd30706eSQuinn Tran 	fc_port_t *fcport;
5369dd30706eSQuinn Tran 	uint16_t handle;
5370dd30706eSQuinn Tran 	struct list_head next;
5371dd30706eSQuinn Tran };
5372dd30706eSQuinn Tran 
5373e4e3a2ceSQuinn Tran /* Refer to SNIA SFF 8247 */
5374e4e3a2ceSQuinn Tran struct sff_8247_a0 {
5375e4e3a2ceSQuinn Tran 	u8 txid;	/* transceiver id */
5376e4e3a2ceSQuinn Tran 	u8 ext_txid;
5377e4e3a2ceSQuinn Tran 	u8 connector;
5378e4e3a2ceSQuinn Tran 	/* compliance code */
5379e4e3a2ceSQuinn Tran 	u8 eth_infi_cc3;	/* ethernet, inifiband */
5380e4e3a2ceSQuinn Tran 	u8 sonet_cc4[2];
5381e4e3a2ceSQuinn Tran 	u8 eth_cc6;
5382e4e3a2ceSQuinn Tran 	/* link length */
5383e4e3a2ceSQuinn Tran #define FC_LL_VL BIT_7	/* very long */
5384e4e3a2ceSQuinn Tran #define FC_LL_S  BIT_6	/* Short */
5385e4e3a2ceSQuinn Tran #define FC_LL_I  BIT_5	/* Intermidiate*/
5386e4e3a2ceSQuinn Tran #define FC_LL_L  BIT_4	/* Long */
5387e4e3a2ceSQuinn Tran #define FC_LL_M  BIT_3	/* Medium */
5388e4e3a2ceSQuinn Tran #define FC_LL_SA BIT_2	/* ShortWave laser */
5389e4e3a2ceSQuinn Tran #define FC_LL_LC BIT_1	/* LongWave laser */
5390e4e3a2ceSQuinn Tran #define FC_LL_EL BIT_0	/* Electrical inter enclosure */
5391e4e3a2ceSQuinn Tran 	u8 fc_ll_cc7;
5392e4e3a2ceSQuinn Tran 	/* FC technology */
5393e4e3a2ceSQuinn Tran #define FC_TEC_EL BIT_7	/* Electrical inter enclosure */
5394e4e3a2ceSQuinn Tran #define FC_TEC_SN BIT_6	/* short wave w/o OFC */
5395e4e3a2ceSQuinn Tran #define FC_TEC_SL BIT_5	/* short wave with OFC */
5396e4e3a2ceSQuinn Tran #define FC_TEC_LL BIT_4	/* Longwave Laser */
5397e4e3a2ceSQuinn Tran #define FC_TEC_ACT BIT_3	/* Active cable */
5398e4e3a2ceSQuinn Tran #define FC_TEC_PAS BIT_2	/* Passive cable */
5399e4e3a2ceSQuinn Tran 	u8 fc_tec_cc8;
5400e4e3a2ceSQuinn Tran 	/* Transmission Media */
5401e4e3a2ceSQuinn Tran #define FC_MED_TW BIT_7	/* Twin Ax */
5402e4e3a2ceSQuinn Tran #define FC_MED_TP BIT_6	/* Twited Pair */
5403e4e3a2ceSQuinn Tran #define FC_MED_MI BIT_5	/* Min Coax */
5404e4e3a2ceSQuinn Tran #define FC_MED_TV BIT_4	/* Video Coax */
5405e4e3a2ceSQuinn Tran #define FC_MED_M6 BIT_3	/* Multimode, 62.5um */
5406e4e3a2ceSQuinn Tran #define FC_MED_M5 BIT_2	/* Multimode, 50um */
5407e4e3a2ceSQuinn Tran #define FC_MED_SM BIT_0	/* Single Mode */
5408e4e3a2ceSQuinn Tran 	u8 fc_med_cc9;
5409e4e3a2ceSQuinn Tran 	/* speed FC_SP_12: 12*100M = 1200 MB/s */
5410e4e3a2ceSQuinn Tran #define FC_SP_12 BIT_7
5411e4e3a2ceSQuinn Tran #define FC_SP_8  BIT_6
5412e4e3a2ceSQuinn Tran #define FC_SP_16 BIT_5
5413e4e3a2ceSQuinn Tran #define FC_SP_4  BIT_4
5414e4e3a2ceSQuinn Tran #define FC_SP_32 BIT_3
5415e4e3a2ceSQuinn Tran #define FC_SP_2  BIT_2
5416e4e3a2ceSQuinn Tran #define FC_SP_1  BIT_0
5417e4e3a2ceSQuinn Tran 	u8 fc_sp_cc10;
5418e4e3a2ceSQuinn Tran 	u8 encode;
5419e4e3a2ceSQuinn Tran 	u8 bitrate;
5420e4e3a2ceSQuinn Tran 	u8 rate_id;
5421e4e3a2ceSQuinn Tran 	u8 length_km;		/* offset 14/eh */
5422e4e3a2ceSQuinn Tran 	u8 length_100m;
5423e4e3a2ceSQuinn Tran 	u8 length_50um_10m;
5424e4e3a2ceSQuinn Tran 	u8 length_62um_10m;
5425e4e3a2ceSQuinn Tran 	u8 length_om4_10m;
5426e4e3a2ceSQuinn Tran 	u8 length_om3_10m;
5427e4e3a2ceSQuinn Tran #define SFF_VEN_NAME_LEN 16
5428e4e3a2ceSQuinn Tran 	u8 vendor_name[SFF_VEN_NAME_LEN];	/* offset 20/14h */
5429e4e3a2ceSQuinn Tran 	u8 tx_compat;
5430e4e3a2ceSQuinn Tran 	u8 vendor_oui[3];
5431e4e3a2ceSQuinn Tran #define SFF_PART_NAME_LEN 16
5432e4e3a2ceSQuinn Tran 	u8 vendor_pn[SFF_PART_NAME_LEN];	/* part number */
5433e4e3a2ceSQuinn Tran 	u8 vendor_rev[4];
5434e4e3a2ceSQuinn Tran 	u8 wavelength[2];
5435e4e3a2ceSQuinn Tran 	u8 resv;
5436e4e3a2ceSQuinn Tran 	u8 cc_base;
5437e4e3a2ceSQuinn Tran 	u8 options[2];	/* offset 64 */
5438e4e3a2ceSQuinn Tran 	u8 br_max;
5439e4e3a2ceSQuinn Tran 	u8 br_min;
5440e4e3a2ceSQuinn Tran 	u8 vendor_sn[16];
5441e4e3a2ceSQuinn Tran 	u8 date_code[8];
5442e4e3a2ceSQuinn Tran 	u8 diag;
5443e4e3a2ceSQuinn Tran 	u8 enh_options;
5444e4e3a2ceSQuinn Tran 	u8 sff_revision;
5445e4e3a2ceSQuinn Tran 	u8 cc_ext;
5446e4e3a2ceSQuinn Tran 	u8 vendor_specific[32];
5447e4e3a2ceSQuinn Tran 	u8 resv2[128];
5448e4e3a2ceSQuinn Tran };
5449e4e3a2ceSQuinn Tran 
5450b0f18eeeSAndrew Vasquez /* BPM -- Buffer Plus Management support. */
5451b0f18eeeSAndrew Vasquez #define IS_BPM_CAPABLE(ha) \
5452b0f18eeeSAndrew Vasquez 	(IS_QLA25XX(ha) || IS_QLA81XX(ha) || IS_QLA83XX(ha) || \
5453b0f18eeeSAndrew Vasquez 	 IS_QLA27XX(ha) || IS_QLA28XX(ha))
5454b0f18eeeSAndrew Vasquez #define IS_BPM_RANGE_CAPABLE(ha) \
5455b0f18eeeSAndrew Vasquez 	(IS_QLA83XX(ha) || IS_QLA27XX(ha) || IS_QLA28XX(ha))
5456b0f18eeeSAndrew Vasquez #define IS_BPM_ENABLED(vha) \
5457b0f18eeeSAndrew Vasquez 	(ql2xautodetectsfp && !vha->vp_idx && IS_BPM_CAPABLE(vha->hw))
5458e4e3a2ceSQuinn Tran 
54593f006ac3SMichael Hernandez #define FLASH_SEMAPHORE_REGISTER_ADDR   0x00101016
54603f006ac3SMichael Hernandez 
546109620eebSQuinn Tran #define USER_CTRL_IRQ(_ha) (ql2xuctrlirq && QLA_TGT_MODE_ENABLED() && \
5462ecc89f25SJoe Carnuccio 	(IS_QLA27XX(_ha) || IS_QLA28XX(_ha) || IS_QLA83XX(_ha)))
546309620eebSQuinn Tran 
54649cd883f0SQuinn Tran #define SAVE_TOPO(_ha) { \
54659cd883f0SQuinn Tran 	if (_ha->current_topology)				\
54669cd883f0SQuinn Tran 		_ha->prev_topology = _ha->current_topology;     \
54679cd883f0SQuinn Tran }
54689cd883f0SQuinn Tran 
54699cd883f0SQuinn Tran #define N2N_TOPO(ha) \
54709cd883f0SQuinn Tran 	((ha->prev_topology == ISP_CFG_N && !ha->current_topology) || \
54719cd883f0SQuinn Tran 	 ha->current_topology == ISP_CFG_N || \
54729cd883f0SQuinn Tran 	 !ha->current_topology)
54739cd883f0SQuinn Tran 
547494eda271SArun Easi #define QLA_N2N_WAIT_TIME	5 /* 2 * ra_tov(n2n) + 1 */
547594eda271SArun Easi 
547684ed362aSMichael Hernandez #define NVME_TYPE(fcport) \
547784ed362aSMichael Hernandez 	(fcport->fc4_type & FS_FC4TYPE_NVME) \
547884ed362aSMichael Hernandez 
547984ed362aSMichael Hernandez #define FCP_TYPE(fcport) \
548084ed362aSMichael Hernandez 	(fcport->fc4_type & FS_FC4TYPE_FCP) \
548184ed362aSMichael Hernandez 
548284ed362aSMichael Hernandez #define NVME_ONLY_TARGET(fcport) \
548384ed362aSMichael Hernandez 	(NVME_TYPE(fcport) && !FCP_TYPE(fcport))  \
548484ed362aSMichael Hernandez 
548584ed362aSMichael Hernandez #define NVME_FCP_TARGET(fcport) \
548684ed362aSMichael Hernandez 	(FCP_TYPE(fcport) && NVME_TYPE(fcport)) \
548784ed362aSMichael Hernandez 
5488f8844457SQuinn Tran #define NVME_PRIORITY(ha, fcport) \
5489f8844457SQuinn Tran 	(NVME_FCP_TARGET(fcport) && \
5490f8844457SQuinn Tran 	 (ha->fc4_type_priority == FC4_PRIORITY_NVME))
5491f8844457SQuinn Tran 
549284ed362aSMichael Hernandez #define NVME_TARGET(ha, fcport) \
5493f8844457SQuinn Tran 	(fcport->do_prli_nvme || \
549484ed362aSMichael Hernandez 	NVME_ONLY_TARGET(fcport)) \
549584ed362aSMichael Hernandez 
54968aaac2d7SQuinn Tran #define PRLI_PHASE(_cls) \
54978aaac2d7SQuinn Tran 	((_cls == DSC_LS_PRLI_PEND) || (_cls == DSC_LS_PRLI_COMP))
54988aaac2d7SQuinn Tran 
5499dbf1f53cSSaurav Kashyap enum ql_vnd_host_stat_action {
5500dbf1f53cSSaurav Kashyap 	QLA_STOP = 0,
5501dbf1f53cSSaurav Kashyap 	QLA_START,
5502dbf1f53cSSaurav Kashyap 	QLA_CLEAR,
5503dbf1f53cSSaurav Kashyap };
5504dbf1f53cSSaurav Kashyap 
5505dbf1f53cSSaurav Kashyap struct ql_vnd_mng_host_stats_param {
5506dbf1f53cSSaurav Kashyap 	u32 stat_type;
5507dbf1f53cSSaurav Kashyap 	enum ql_vnd_host_stat_action action;
5508dbf1f53cSSaurav Kashyap } __packed;
5509dbf1f53cSSaurav Kashyap 
5510dbf1f53cSSaurav Kashyap struct ql_vnd_mng_host_stats_resp {
5511dbf1f53cSSaurav Kashyap 	u32 status;
5512dbf1f53cSSaurav Kashyap } __packed;
5513dbf1f53cSSaurav Kashyap 
5514dbf1f53cSSaurav Kashyap struct ql_vnd_stats_param {
5515dbf1f53cSSaurav Kashyap 	u32 stat_type;
5516dbf1f53cSSaurav Kashyap } __packed;
5517dbf1f53cSSaurav Kashyap 
5518dbf1f53cSSaurav Kashyap struct ql_vnd_tgt_stats_param {
5519dbf1f53cSSaurav Kashyap 	s32 tgt_id;
5520dbf1f53cSSaurav Kashyap 	u32 stat_type;
5521dbf1f53cSSaurav Kashyap } __packed;
5522dbf1f53cSSaurav Kashyap 
5523dbf1f53cSSaurav Kashyap enum ql_vnd_host_port_action {
5524dbf1f53cSSaurav Kashyap 	QLA_ENABLE = 0,
5525dbf1f53cSSaurav Kashyap 	QLA_DISABLE,
5526dbf1f53cSSaurav Kashyap };
5527dbf1f53cSSaurav Kashyap 
5528dbf1f53cSSaurav Kashyap struct ql_vnd_mng_host_port_param {
5529dbf1f53cSSaurav Kashyap 	enum ql_vnd_host_port_action action;
5530dbf1f53cSSaurav Kashyap } __packed;
5531dbf1f53cSSaurav Kashyap 
5532dbf1f53cSSaurav Kashyap struct ql_vnd_mng_host_port_resp {
5533dbf1f53cSSaurav Kashyap 	u32 status;
5534dbf1f53cSSaurav Kashyap } __packed;
5535dbf1f53cSSaurav Kashyap 
5536dbf1f53cSSaurav Kashyap struct ql_vnd_stat_entry {
5537dbf1f53cSSaurav Kashyap 	u32 stat_type;	/* Failure type */
5538dbf1f53cSSaurav Kashyap 	u32 tgt_num;	/* Target Num */
5539dbf1f53cSSaurav Kashyap 	u64 cnt;	/* Counter value */
5540dbf1f53cSSaurav Kashyap } __packed;
5541dbf1f53cSSaurav Kashyap 
5542dbf1f53cSSaurav Kashyap struct ql_vnd_stats {
5543dbf1f53cSSaurav Kashyap 	u64 entry_count; /* Num of entries */
5544dbf1f53cSSaurav Kashyap 	u64 rservd;
55455224f790SGustavo A. R. Silva 	struct ql_vnd_stat_entry entry[]; /* Place holder of entries */
5546dbf1f53cSSaurav Kashyap } __packed;
5547dbf1f53cSSaurav Kashyap 
5548dbf1f53cSSaurav Kashyap struct ql_vnd_host_stats_resp {
5549dbf1f53cSSaurav Kashyap 	u32 status;
5550dbf1f53cSSaurav Kashyap 	struct ql_vnd_stats stats;
5551dbf1f53cSSaurav Kashyap } __packed;
5552dbf1f53cSSaurav Kashyap 
5553dbf1f53cSSaurav Kashyap struct ql_vnd_tgt_stats_resp {
5554dbf1f53cSSaurav Kashyap 	u32 status;
5555dbf1f53cSSaurav Kashyap 	struct ql_vnd_stats stats;
5556dbf1f53cSSaurav Kashyap } __packed;
5557dbf1f53cSSaurav Kashyap 
5558c5419e26SQuinn Tran #include "qla_target.h"
55591da177e4SLinus Torvalds #include "qla_gbl.h"
55601da177e4SLinus Torvalds #include "qla_dbg.h"
55611da177e4SLinus Torvalds #include "qla_inline.h"
5562c02aada0SQuinn Tran 
5563c02aada0SQuinn Tran #define IS_SESSION_DELETED(_fcport) (_fcport->disc_state == DSC_DELETE_PEND || \
5564c02aada0SQuinn Tran 				      _fcport->disc_state == DSC_DELETED)
5565c02aada0SQuinn Tran 
5566f12d2d13SArun Easi #define DBG_FCPORT_PRFMT(_fp, _fmt, _args...) \
5567f12d2d13SArun Easi 	"%s: %8phC: " _fmt " (state=%d disc_state=%d scan_state=%d loopid=0x%x deleted=%d flags=0x%x)\n", \
5568f12d2d13SArun Easi 	__func__, _fp->port_name, ##_args, atomic_read(&_fp->state), \
5569f12d2d13SArun Easi 	_fp->disc_state, _fp->scan_state, _fp->loop_id, _fp->deleted, \
5570f12d2d13SArun Easi 	_fp->flags
5571f12d2d13SArun Easi 
55729ae615c5SQuinn Tran #define TMF_NOT_READY(_fcport) \
55739ae615c5SQuinn Tran 	(!_fcport || IS_SESSION_DELETED(_fcport) || atomic_read(&_fcport->state) != FCS_ONLINE || \
55749ae615c5SQuinn Tran 	!_fcport->vha->hw->flags.fw_started)
55759ae615c5SQuinn Tran 
55761da177e4SLinus Torvalds #endif
5577