xref: /openbmc/linux/drivers/scsi/qla1280.h (revision ed4543328f7108e1047b83b96ca7f7208747d930)
13e0a4e85SThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-or-later */
21da177e4SLinus Torvalds /******************************************************************************
31da177e4SLinus Torvalds *                  QLOGIC LINUX SOFTWARE
41da177e4SLinus Torvalds *
51da177e4SLinus Torvalds * QLogic ISP1280 (Ultra2) /12160 (Ultra3) SCSI driver
61da177e4SLinus Torvalds * Copyright (C) 2000 Qlogic Corporation
71da177e4SLinus Torvalds * (www.qlogic.com)
81da177e4SLinus Torvalds *
91da177e4SLinus Torvalds ******************************************************************************/
101da177e4SLinus Torvalds 
111da177e4SLinus Torvalds #ifndef	_QLA1280_H
121da177e4SLinus Torvalds #define	_QLA1280_H
131da177e4SLinus Torvalds 
141da177e4SLinus Torvalds /*
151da177e4SLinus Torvalds  * Data bit definitions.
161da177e4SLinus Torvalds  */
171da177e4SLinus Torvalds #define BIT_0	0x1
181da177e4SLinus Torvalds #define BIT_1	0x2
191da177e4SLinus Torvalds #define BIT_2	0x4
201da177e4SLinus Torvalds #define BIT_3	0x8
211da177e4SLinus Torvalds #define BIT_4	0x10
221da177e4SLinus Torvalds #define BIT_5	0x20
231da177e4SLinus Torvalds #define BIT_6	0x40
241da177e4SLinus Torvalds #define BIT_7	0x80
251da177e4SLinus Torvalds #define BIT_8	0x100
261da177e4SLinus Torvalds #define BIT_9	0x200
271da177e4SLinus Torvalds #define BIT_10	0x400
281da177e4SLinus Torvalds #define BIT_11	0x800
291da177e4SLinus Torvalds #define BIT_12	0x1000
301da177e4SLinus Torvalds #define BIT_13	0x2000
311da177e4SLinus Torvalds #define BIT_14	0x4000
321da177e4SLinus Torvalds #define BIT_15	0x8000
331da177e4SLinus Torvalds #define BIT_16	0x10000
341da177e4SLinus Torvalds #define BIT_17	0x20000
351da177e4SLinus Torvalds #define BIT_18	0x40000
361da177e4SLinus Torvalds #define BIT_19	0x80000
371da177e4SLinus Torvalds #define BIT_20	0x100000
381da177e4SLinus Torvalds #define BIT_21	0x200000
391da177e4SLinus Torvalds #define BIT_22	0x400000
401da177e4SLinus Torvalds #define BIT_23	0x800000
411da177e4SLinus Torvalds #define BIT_24	0x1000000
421da177e4SLinus Torvalds #define BIT_25	0x2000000
431da177e4SLinus Torvalds #define BIT_26	0x4000000
441da177e4SLinus Torvalds #define BIT_27	0x8000000
451da177e4SLinus Torvalds #define BIT_28	0x10000000
461da177e4SLinus Torvalds #define BIT_29	0x20000000
471da177e4SLinus Torvalds #define BIT_30	0x40000000
481da177e4SLinus Torvalds #define BIT_31	0x80000000
491da177e4SLinus Torvalds 
501da177e4SLinus Torvalds #if MEMORY_MAPPED_IO
511da177e4SLinus Torvalds #define RD_REG_WORD(addr)		readw_relaxed(addr)
521da177e4SLinus Torvalds #define RD_REG_WORD_dmasync(addr)	readw(addr)
531da177e4SLinus Torvalds #define WRT_REG_WORD(addr, data)	writew(data, addr)
541da177e4SLinus Torvalds #else				/* MEMORY_MAPPED_IO */
551da177e4SLinus Torvalds #define RD_REG_WORD(addr)		inw((unsigned long)addr)
561da177e4SLinus Torvalds #define RD_REG_WORD_dmasync(addr)	RD_REG_WORD(addr)
571da177e4SLinus Torvalds #define WRT_REG_WORD(addr, data)	outw(data, (unsigned long)addr)
581da177e4SLinus Torvalds #endif				/* MEMORY_MAPPED_IO */
591da177e4SLinus Torvalds 
601da177e4SLinus Torvalds /*
611da177e4SLinus Torvalds  * Host adapter default definitions.
621da177e4SLinus Torvalds  */
631da177e4SLinus Torvalds #define MAX_BUSES	2	/* 2 */
641da177e4SLinus Torvalds #define MAX_B_BITS	1
651da177e4SLinus Torvalds 
661da177e4SLinus Torvalds #define MAX_TARGETS	16	/* 16 */
671da177e4SLinus Torvalds #define MAX_T_BITS	4	/* 4 */
681da177e4SLinus Torvalds 
691da177e4SLinus Torvalds #define MAX_LUNS	8	/* 32 */
701da177e4SLinus Torvalds #define MAX_L_BITS	3	/* 5 */
711da177e4SLinus Torvalds 
721da177e4SLinus Torvalds /*
731da177e4SLinus Torvalds  * Watchdog time quantum
741da177e4SLinus Torvalds  */
751da177e4SLinus Torvalds #define QLA1280_WDG_TIME_QUANTUM	5	/* In seconds */
761da177e4SLinus Torvalds 
771da177e4SLinus Torvalds /* Command retry count (0-65535) */
781da177e4SLinus Torvalds #define COMMAND_RETRY_COUNT		255
791da177e4SLinus Torvalds 
801da177e4SLinus Torvalds /* Maximum outstanding commands in ISP queues */
811da177e4SLinus Torvalds #define MAX_OUTSTANDING_COMMANDS	512
82413e6e18SMichael Reed #define COMPLETED_HANDLE		((unsigned char *) \
83413e6e18SMichael Reed 					(MAX_OUTSTANDING_COMMANDS + 2))
841da177e4SLinus Torvalds 
851da177e4SLinus Torvalds /* ISP request and response entry counts (37-65535) */
8620d2d3afSJohannes Dickgreber #define REQUEST_ENTRY_CNT		255 /* Number of request entries. */
8720d2d3afSJohannes Dickgreber #define RESPONSE_ENTRY_CNT		63  /* Number of response entries. */
881da177e4SLinus Torvalds 
891da177e4SLinus Torvalds /*
90504540d0SBart Van Assche  * SCSI Request Block structure (sp) that occurs after each struct scsi_cmnd.
911da177e4SLinus Torvalds  */
921da177e4SLinus Torvalds struct srb {
931da177e4SLinus Torvalds 	struct list_head list;		/* (8/16) LU queue */
941da177e4SLinus Torvalds 	struct scsi_cmnd *cmd;	/* (4/8) SCSI command block */
951da177e4SLinus Torvalds 	/* NOTE: the sp->cmd will be NULL when this completion is
961da177e4SLinus Torvalds 	 * called, so you should know the scsi_cmnd when using this */
971da177e4SLinus Torvalds 	struct completion *wait;
981da177e4SLinus Torvalds 	dma_addr_t saved_dma_handle;	/* for unmap of single transfers */
991da177e4SLinus Torvalds 	uint8_t flags;		/* (1) Status flags. */
1001da177e4SLinus Torvalds 	uint8_t dir;		/* direction of transfer */
1011da177e4SLinus Torvalds };
1021da177e4SLinus Torvalds 
1031da177e4SLinus Torvalds /*
1041da177e4SLinus Torvalds  * SRB flag definitions
1051da177e4SLinus Torvalds  */
1061da177e4SLinus Torvalds #define SRB_TIMEOUT		(1 << 0)	/* Command timed out */
1071da177e4SLinus Torvalds #define SRB_SENT		(1 << 1)	/* Command sent to ISP */
1081da177e4SLinus Torvalds #define SRB_ABORT_PENDING	(1 << 2)	/* Command abort sent to device */
1091da177e4SLinus Torvalds #define SRB_ABORTED		(1 << 3)	/* Command aborted command already */
1101da177e4SLinus Torvalds 
1111da177e4SLinus Torvalds /*
1121da177e4SLinus Torvalds  *  ISP I/O Register Set structure definitions.
1131da177e4SLinus Torvalds  */
1141da177e4SLinus Torvalds struct device_reg {
1151da177e4SLinus Torvalds 	uint16_t id_l;		/* ID low */
1161da177e4SLinus Torvalds 	uint16_t id_h;		/* ID high */
1171da177e4SLinus Torvalds 	uint16_t cfg_0;		/* Configuration 0 */
1181da177e4SLinus Torvalds #define ISP_CFG0_HWMSK   0x000f	/* Hardware revision mask */
119*fbd7deb4SMagnus Lindholm #define ISP_CFG0_1020	 1	/* ISP1020 */
120*fbd7deb4SMagnus Lindholm #define ISP_CFG0_1020A	 2	/* ISP1020A */
121*fbd7deb4SMagnus Lindholm #define ISP_CFG0_1040	 3	/* ISP1040 */
122*fbd7deb4SMagnus Lindholm #define ISP_CFG0_1040A	 4	/* ISP1040A */
123*fbd7deb4SMagnus Lindholm #define ISP_CFG0_1040B	 5	/* ISP1040B */
124*fbd7deb4SMagnus Lindholm #define ISP_CFG0_1040C	 6	/* ISP1040C */
1251da177e4SLinus Torvalds 	uint16_t cfg_1;		/* Configuration 1 */
1261da177e4SLinus Torvalds #define ISP_CFG1_F128    BIT_6  /* 128-byte FIFO threshold */
1271da177e4SLinus Torvalds #define ISP_CFG1_F64     BIT_4|BIT_5 /* 128-byte FIFO threshold */
1281da177e4SLinus Torvalds #define ISP_CFG1_F32     BIT_5  /* 128-byte FIFO threshold */
1291da177e4SLinus Torvalds #define ISP_CFG1_F16     BIT_4  /* 128-byte FIFO threshold */
1301da177e4SLinus Torvalds #define ISP_CFG1_BENAB   BIT_2  /* Global Bus burst enable */
1311da177e4SLinus Torvalds #define ISP_CFG1_SXP     BIT_0  /* SXP register select */
1321da177e4SLinus Torvalds 	uint16_t ictrl;		/* Interface control */
1331da177e4SLinus Torvalds #define ISP_RESET        BIT_0	/* ISP soft reset */
1341da177e4SLinus Torvalds #define ISP_EN_INT       BIT_1	/* ISP enable interrupts. */
1351da177e4SLinus Torvalds #define ISP_EN_RISC      BIT_2	/* ISP enable RISC interrupts. */
1361da177e4SLinus Torvalds #define ISP_FLASH_ENABLE BIT_8	/* Flash BIOS Read/Write enable */
1371da177e4SLinus Torvalds #define ISP_FLASH_UPPER  BIT_9	/* Flash upper bank select */
1381da177e4SLinus Torvalds 	uint16_t istatus;	/* Interface status */
1391da177e4SLinus Torvalds #define PCI_64BIT_SLOT   BIT_14	/* PCI 64-bit slot indicator. */
1401da177e4SLinus Torvalds #define RISC_INT         BIT_2	/* RISC interrupt */
1411da177e4SLinus Torvalds #define PCI_INT          BIT_1	/* PCI interrupt */
1421da177e4SLinus Torvalds 	uint16_t semaphore;	/* Semaphore */
1431da177e4SLinus Torvalds 	uint16_t nvram;		/* NVRAM register. */
1441da177e4SLinus Torvalds #define NV_DESELECT     0
1451da177e4SLinus Torvalds #define NV_CLOCK        BIT_0
1461da177e4SLinus Torvalds #define NV_SELECT       BIT_1
1471da177e4SLinus Torvalds #define NV_DATA_OUT     BIT_2
1481da177e4SLinus Torvalds #define NV_DATA_IN      BIT_3
1491da177e4SLinus Torvalds 	uint16_t flash_data;	/* Flash BIOS data */
1501da177e4SLinus Torvalds 	uint16_t flash_address;	/* Flash BIOS address */
1511da177e4SLinus Torvalds 
1521da177e4SLinus Torvalds 	uint16_t unused_1[0x06];
1531da177e4SLinus Torvalds 
1541da177e4SLinus Torvalds 	/* cdma_* and ddma_* are 1040 only */
1551da177e4SLinus Torvalds 	uint16_t cdma_cfg;
1561da177e4SLinus Torvalds #define CDMA_CONF_SENAB  BIT_3	/* SXP to DMA Data enable */
1571da177e4SLinus Torvalds #define CDMA_CONF_RIRQ   BIT_2	/* RISC interrupt enable */
1581da177e4SLinus Torvalds #define CDMA_CONF_BENAB  BIT_1	/* Bus burst enable */
1591da177e4SLinus Torvalds #define CDMA_CONF_DIR    BIT_0	/* DMA direction (0=fifo->host 1=host->fifo) */
1601da177e4SLinus Torvalds 	uint16_t cdma_ctrl;
1611da177e4SLinus Torvalds 	uint16_t cdma_status;
1621da177e4SLinus Torvalds 	uint16_t cdma_fifo_status;
1631da177e4SLinus Torvalds 	uint16_t cdma_count;
1641da177e4SLinus Torvalds 	uint16_t cdma_reserved;
1651da177e4SLinus Torvalds 	uint16_t cdma_address_count_0;
1661da177e4SLinus Torvalds 	uint16_t cdma_address_count_1;
1671da177e4SLinus Torvalds 	uint16_t cdma_address_count_2;
1681da177e4SLinus Torvalds 	uint16_t cdma_address_count_3;
1691da177e4SLinus Torvalds 
1701da177e4SLinus Torvalds 	uint16_t unused_2[0x06];
1711da177e4SLinus Torvalds 
1721da177e4SLinus Torvalds 	uint16_t ddma_cfg;
1731da177e4SLinus Torvalds #define DDMA_CONF_SENAB  BIT_3	/* SXP to DMA Data enable */
1741da177e4SLinus Torvalds #define DDMA_CONF_RIRQ   BIT_2	/* RISC interrupt enable */
1751da177e4SLinus Torvalds #define DDMA_CONF_BENAB  BIT_1	/* Bus burst enable */
1761da177e4SLinus Torvalds #define DDMA_CONF_DIR    BIT_0	/* DMA direction (0=fifo->host 1=host->fifo) */
1771da177e4SLinus Torvalds 	uint16_t ddma_ctrl;
1781da177e4SLinus Torvalds 	uint16_t ddma_status;
1791da177e4SLinus Torvalds 	uint16_t ddma_fifo_status;
1801da177e4SLinus Torvalds 	uint16_t ddma_xfer_count_low;
1811da177e4SLinus Torvalds 	uint16_t ddma_xfer_count_high;
1821da177e4SLinus Torvalds 	uint16_t ddma_addr_count_0;
1831da177e4SLinus Torvalds 	uint16_t ddma_addr_count_1;
1841da177e4SLinus Torvalds 	uint16_t ddma_addr_count_2;
1851da177e4SLinus Torvalds 	uint16_t ddma_addr_count_3;
1861da177e4SLinus Torvalds 
1871da177e4SLinus Torvalds 	uint16_t unused_3[0x0e];
1881da177e4SLinus Torvalds 
1891da177e4SLinus Torvalds 	uint16_t mailbox0;	/* Mailbox 0 */
1901da177e4SLinus Torvalds 	uint16_t mailbox1;	/* Mailbox 1 */
1911da177e4SLinus Torvalds 	uint16_t mailbox2;	/* Mailbox 2 */
1921da177e4SLinus Torvalds 	uint16_t mailbox3;	/* Mailbox 3 */
1931da177e4SLinus Torvalds 	uint16_t mailbox4;	/* Mailbox 4 */
1941da177e4SLinus Torvalds 	uint16_t mailbox5;	/* Mailbox 5 */
1951da177e4SLinus Torvalds 	uint16_t mailbox6;	/* Mailbox 6 */
1961da177e4SLinus Torvalds 	uint16_t mailbox7;	/* Mailbox 7 */
1971da177e4SLinus Torvalds 
1981da177e4SLinus Torvalds 	uint16_t unused_4[0x20];/* 0x80-0xbf Gap */
1991da177e4SLinus Torvalds 
2001da177e4SLinus Torvalds 	uint16_t host_cmd;	/* Host command and control */
2011da177e4SLinus Torvalds #define HOST_INT      BIT_7	/* host interrupt bit */
2021da177e4SLinus Torvalds #define BIOS_ENABLE   BIT_0
2031da177e4SLinus Torvalds 
2041da177e4SLinus Torvalds 	uint16_t unused_5[0x5];	/* 0xc2-0xcb Gap */
2051da177e4SLinus Torvalds 
2061da177e4SLinus Torvalds 	uint16_t gpio_data;
2071da177e4SLinus Torvalds 	uint16_t gpio_enable;
2081da177e4SLinus Torvalds 
2091da177e4SLinus Torvalds 	uint16_t unused_6[0x11];	/* d0-f0 */
2101da177e4SLinus Torvalds 	uint16_t scsiControlPins;	/* f2 */
2111da177e4SLinus Torvalds };
2121da177e4SLinus Torvalds 
2131da177e4SLinus Torvalds #define MAILBOX_REGISTER_COUNT	8
2141da177e4SLinus Torvalds 
2151da177e4SLinus Torvalds /*
2161da177e4SLinus Torvalds  *  ISP product identification definitions in mailboxes after reset.
2171da177e4SLinus Torvalds  */
2181da177e4SLinus Torvalds #define PROD_ID_1		0x4953
2191da177e4SLinus Torvalds #define PROD_ID_2		0x0000
2201da177e4SLinus Torvalds #define PROD_ID_2a		0x5020
2211da177e4SLinus Torvalds #define PROD_ID_3		0x2020
2221da177e4SLinus Torvalds #define PROD_ID_4		0x1
2231da177e4SLinus Torvalds 
2241da177e4SLinus Torvalds /*
2251da177e4SLinus Torvalds  * ISP host command and control register command definitions
2261da177e4SLinus Torvalds  */
2271da177e4SLinus Torvalds #define HC_RESET_RISC		0x1000	/* Reset RISC */
2281da177e4SLinus Torvalds #define HC_PAUSE_RISC		0x2000	/* Pause RISC */
2291da177e4SLinus Torvalds #define HC_RELEASE_RISC		0x3000	/* Release RISC from reset. */
2301da177e4SLinus Torvalds #define HC_SET_HOST_INT		0x5000	/* Set host interrupt */
2311da177e4SLinus Torvalds #define HC_CLR_HOST_INT		0x6000	/* Clear HOST interrupt */
2321da177e4SLinus Torvalds #define HC_CLR_RISC_INT		0x7000	/* Clear RISC interrupt */
2331da177e4SLinus Torvalds #define HC_DISABLE_BIOS		0x9000	/* Disable BIOS. */
2341da177e4SLinus Torvalds 
2351da177e4SLinus Torvalds /*
2361da177e4SLinus Torvalds  * ISP mailbox Self-Test status codes
2371da177e4SLinus Torvalds  */
2381da177e4SLinus Torvalds #define MBS_FRM_ALIVE		0	/* Firmware Alive. */
2391da177e4SLinus Torvalds #define MBS_CHKSUM_ERR		1	/* Checksum Error. */
2401da177e4SLinus Torvalds #define MBS_SHADOW_LD_ERR	2	/* Shadow Load Error. */
2411da177e4SLinus Torvalds #define MBS_BUSY		4	/* Busy. */
2421da177e4SLinus Torvalds 
2431da177e4SLinus Torvalds /*
2441da177e4SLinus Torvalds  * ISP mailbox command complete status codes
2451da177e4SLinus Torvalds  */
2461da177e4SLinus Torvalds #define MBS_CMD_CMP		0x4000	/* Command Complete. */
2471da177e4SLinus Torvalds #define MBS_INV_CMD		0x4001	/* Invalid Command. */
2481da177e4SLinus Torvalds #define MBS_HOST_INF_ERR	0x4002	/* Host Interface Error. */
2491da177e4SLinus Torvalds #define MBS_TEST_FAILED		0x4003	/* Test Failed. */
2501da177e4SLinus Torvalds #define MBS_CMD_ERR		0x4005	/* Command Error. */
2511da177e4SLinus Torvalds #define MBS_CMD_PARAM_ERR	0x4006	/* Command Parameter Error. */
2521da177e4SLinus Torvalds 
2531da177e4SLinus Torvalds /*
2541da177e4SLinus Torvalds  * ISP mailbox asynchronous event status codes
2551da177e4SLinus Torvalds  */
2561da177e4SLinus Torvalds #define MBA_ASYNC_EVENT		0x8000	/* Asynchronous event. */
2571da177e4SLinus Torvalds #define MBA_BUS_RESET		0x8001	/* SCSI Bus Reset. */
2581da177e4SLinus Torvalds #define MBA_SYSTEM_ERR		0x8002	/* System Error. */
2591da177e4SLinus Torvalds #define MBA_REQ_TRANSFER_ERR	0x8003	/* Request Transfer Error. */
2601da177e4SLinus Torvalds #define MBA_RSP_TRANSFER_ERR	0x8004	/* Response Transfer Error. */
2611da177e4SLinus Torvalds #define MBA_WAKEUP_THRES	0x8005	/* Request Queue Wake-up. */
2621da177e4SLinus Torvalds #define MBA_TIMEOUT_RESET	0x8006	/* Execution Timeout Reset. */
2631da177e4SLinus Torvalds #define MBA_DEVICE_RESET	0x8007	/* Bus Device Reset. */
2641da177e4SLinus Torvalds #define MBA_BUS_MODE_CHANGE	0x800E	/* SCSI bus mode transition. */
2651da177e4SLinus Torvalds #define MBA_SCSI_COMPLETION	0x8020	/* Completion response. */
2661da177e4SLinus Torvalds 
2671da177e4SLinus Torvalds /*
2681da177e4SLinus Torvalds  * ISP mailbox commands
2691da177e4SLinus Torvalds  */
2701da177e4SLinus Torvalds #define MBC_NOP				0	/* No Operation */
2711da177e4SLinus Torvalds #define MBC_LOAD_RAM			1	/* Load RAM */
2721da177e4SLinus Torvalds #define MBC_EXECUTE_FIRMWARE		2	/* Execute firmware */
2731da177e4SLinus Torvalds #define MBC_DUMP_RAM			3	/* Dump RAM contents */
2741da177e4SLinus Torvalds #define MBC_WRITE_RAM_WORD		4	/* Write ram word */
2751da177e4SLinus Torvalds #define MBC_READ_RAM_WORD		5	/* Read ram word */
2761da177e4SLinus Torvalds #define MBC_MAILBOX_REGISTER_TEST	6	/* Wrap incoming mailboxes */
2771da177e4SLinus Torvalds #define MBC_VERIFY_CHECKSUM		7	/* Verify checksum */
2781da177e4SLinus Torvalds #define MBC_ABOUT_FIRMWARE		8	/* Get firmware revision */
279ba304e5bSThomas Bogendoerfer #define MBC_LOAD_RAM_A64_ROM		9	/* Load RAM 64bit ROM version */
280ba304e5bSThomas Bogendoerfer #define MBC_DUMP_RAM_A64_ROM		0x0a	/* Dump RAM 64bit ROM version */
2811da177e4SLinus Torvalds #define MBC_INIT_REQUEST_QUEUE		0x10	/* Initialize request queue */
2821da177e4SLinus Torvalds #define MBC_INIT_RESPONSE_QUEUE		0x11	/* Initialize response queue */
2831da177e4SLinus Torvalds #define MBC_EXECUTE_IOCB		0x12	/* Execute IOCB command */
2841da177e4SLinus Torvalds #define MBC_ABORT_COMMAND		0x15	/* Abort IOCB command */
2851da177e4SLinus Torvalds #define MBC_ABORT_DEVICE		0x16	/* Abort device (ID/LUN) */
2861da177e4SLinus Torvalds #define MBC_ABORT_TARGET		0x17	/* Abort target (ID) */
2871da177e4SLinus Torvalds #define MBC_BUS_RESET			0x18	/* SCSI bus reset */
2881da177e4SLinus Torvalds #define MBC_GET_RETRY_COUNT		0x22	/* Get retry count and delay */
2891da177e4SLinus Torvalds #define MBC_GET_TARGET_PARAMETERS	0x28	/* Get target parameters */
2901da177e4SLinus Torvalds #define MBC_SET_INITIATOR_ID		0x30	/* Set initiator SCSI ID */
2911da177e4SLinus Torvalds #define MBC_SET_SELECTION_TIMEOUT	0x31	/* Set selection timeout */
2921da177e4SLinus Torvalds #define MBC_SET_RETRY_COUNT		0x32	/* Set retry count and delay */
2931da177e4SLinus Torvalds #define MBC_SET_TAG_AGE_LIMIT		0x33	/* Set tag age limit */
2941da177e4SLinus Torvalds #define MBC_SET_CLOCK_RATE		0x34	/* Set clock rate */
2951da177e4SLinus Torvalds #define MBC_SET_ACTIVE_NEGATION		0x35	/* Set active negation state */
2961da177e4SLinus Torvalds #define MBC_SET_ASYNC_DATA_SETUP	0x36	/* Set async data setup time */
2971da177e4SLinus Torvalds #define MBC_SET_PCI_CONTROL		0x37	/* Set BUS control parameters */
2981da177e4SLinus Torvalds #define MBC_SET_TARGET_PARAMETERS	0x38	/* Set target parameters */
2991da177e4SLinus Torvalds #define MBC_SET_DEVICE_QUEUE		0x39	/* Set device queue parameters */
3001da177e4SLinus Torvalds #define MBC_SET_RESET_DELAY_PARAMETERS	0x3A	/* Set reset delay parameters */
3011da177e4SLinus Torvalds #define MBC_SET_SYSTEM_PARAMETER	0x45	/* Set system parameter word */
3021da177e4SLinus Torvalds #define MBC_SET_FIRMWARE_FEATURES	0x4A	/* Set firmware feature word */
3031da177e4SLinus Torvalds #define MBC_INIT_REQUEST_QUEUE_A64	0x52	/* Initialize request queue A64 */
3041da177e4SLinus Torvalds #define MBC_INIT_RESPONSE_QUEUE_A64	0x53	/* Initialize response q A64 */
3051da177e4SLinus Torvalds #define MBC_ENABLE_TARGET_MODE		0x55	/* Enable target mode */
3061da177e4SLinus Torvalds #define MBC_SET_DATA_OVERRUN_RECOVERY	0x5A	/* Set data overrun recovery mode */
3071da177e4SLinus Torvalds 
3081da177e4SLinus Torvalds /*
3091da177e4SLinus Torvalds  * ISP Get/Set Target Parameters mailbox command control flags.
3101da177e4SLinus Torvalds  */
3111da177e4SLinus Torvalds #define TP_PPR			BIT_5	/* PPR */
3121da177e4SLinus Torvalds #define TP_RENEGOTIATE		BIT_8	/* Renegotiate on error. */
3131da177e4SLinus Torvalds #define TP_STOP_QUEUE           BIT_9	/* Stop que on check condition */
3141da177e4SLinus Torvalds #define TP_AUTO_REQUEST_SENSE   BIT_10	/* Automatic request sense. */
3151da177e4SLinus Torvalds #define TP_TAGGED_QUEUE         BIT_11	/* Tagged queuing. */
3161da177e4SLinus Torvalds #define TP_SYNC                 BIT_12	/* Synchronous data transfers. */
3171da177e4SLinus Torvalds #define TP_WIDE                 BIT_13	/* Wide data transfers. */
3181da177e4SLinus Torvalds #define TP_PARITY               BIT_14	/* Parity checking. */
3191da177e4SLinus Torvalds #define TP_DISCONNECT           BIT_15	/* Disconnect privilege. */
3201da177e4SLinus Torvalds 
3211da177e4SLinus Torvalds /*
3221da177e4SLinus Torvalds  * NVRAM Command values.
3231da177e4SLinus Torvalds  */
3241da177e4SLinus Torvalds #define NV_START_BIT		BIT_2
3251da177e4SLinus Torvalds #define NV_WRITE_OP		(BIT_26 | BIT_24)
3261da177e4SLinus Torvalds #define NV_READ_OP		(BIT_26 | BIT_25)
3271da177e4SLinus Torvalds #define NV_ERASE_OP		(BIT_26 | BIT_25 | BIT_24)
3281da177e4SLinus Torvalds #define NV_MASK_OP		(BIT_26 | BIT_25 | BIT_24)
3291da177e4SLinus Torvalds #define NV_DELAY_COUNT		10
3301da177e4SLinus Torvalds 
3311da177e4SLinus Torvalds /*
3321da177e4SLinus Torvalds  *  QLogic ISP1280/ISP12160 NVRAM structure definition.
3331da177e4SLinus Torvalds  */
3341da177e4SLinus Torvalds struct nvram {
3351da177e4SLinus Torvalds 	uint8_t id0;		/* 0 */
3361da177e4SLinus Torvalds 	uint8_t id1;		/* 1 */
3371da177e4SLinus Torvalds 	uint8_t id2;		/* 2 */
3381da177e4SLinus Torvalds 	uint8_t id3;		/* 3 */
3391da177e4SLinus Torvalds 	uint8_t version;	/* 4 */
3401da177e4SLinus Torvalds 
3411da177e4SLinus Torvalds 	struct {
3421da177e4SLinus Torvalds 		uint8_t bios_configuration_mode:2;
3431da177e4SLinus Torvalds 		uint8_t bios_disable:1;
3441da177e4SLinus Torvalds 		uint8_t selectable_scsi_boot_enable:1;
3451da177e4SLinus Torvalds 		uint8_t cd_rom_boot_enable:1;
3461da177e4SLinus Torvalds 		uint8_t disable_loading_risc_code:1;
3471da177e4SLinus Torvalds 		uint8_t enable_64bit_addressing:1;
3481da177e4SLinus Torvalds 		uint8_t unused_7:1;
3491da177e4SLinus Torvalds 	} cntr_flags_1;		/* 5 */
3501da177e4SLinus Torvalds 
3511da177e4SLinus Torvalds 	struct {
3521da177e4SLinus Torvalds 		uint8_t boot_lun_number:5;
3531da177e4SLinus Torvalds 		uint8_t scsi_bus_number:1;
3541da177e4SLinus Torvalds 		uint8_t unused_6:1;
3551da177e4SLinus Torvalds 		uint8_t unused_7:1;
3561da177e4SLinus Torvalds 	} cntr_flags_2l;	/* 7 */
3571da177e4SLinus Torvalds 
3581da177e4SLinus Torvalds 	struct {
3591da177e4SLinus Torvalds 		uint8_t boot_target_number:4;
3601da177e4SLinus Torvalds 		uint8_t unused_12:1;
3611da177e4SLinus Torvalds 		uint8_t unused_13:1;
3621da177e4SLinus Torvalds 		uint8_t unused_14:1;
3631da177e4SLinus Torvalds 		uint8_t unused_15:1;
3641da177e4SLinus Torvalds 	} cntr_flags_2h;	/* 8 */
3651da177e4SLinus Torvalds 
3661da177e4SLinus Torvalds 	uint16_t unused_8;	/* 8, 9 */
3671da177e4SLinus Torvalds 	uint16_t unused_10;	/* 10, 11 */
3681da177e4SLinus Torvalds 	uint16_t unused_12;	/* 12, 13 */
3691da177e4SLinus Torvalds 	uint16_t unused_14;	/* 14, 15 */
3701da177e4SLinus Torvalds 
3711da177e4SLinus Torvalds 	struct {
3721da177e4SLinus Torvalds 		uint8_t reserved:2;
3731da177e4SLinus Torvalds 		uint8_t burst_enable:1;
3741da177e4SLinus Torvalds 		uint8_t reserved_1:1;
3751da177e4SLinus Torvalds 		uint8_t fifo_threshold:4;
3761da177e4SLinus Torvalds 	} isp_config;		/* 16 */
3771da177e4SLinus Torvalds 
3781da177e4SLinus Torvalds 	/* Termination
3791da177e4SLinus Torvalds 	 * 0 = Disable, 1 = high only, 3 = Auto term
3801da177e4SLinus Torvalds 	 */
3811da177e4SLinus Torvalds 	struct {
3821da177e4SLinus Torvalds 		uint8_t scsi_bus_1_control:2;
3831da177e4SLinus Torvalds 		uint8_t scsi_bus_0_control:2;
3841da177e4SLinus Torvalds 		uint8_t unused_0:1;
3851da177e4SLinus Torvalds 		uint8_t unused_1:1;
3861da177e4SLinus Torvalds 		uint8_t unused_2:1;
3871da177e4SLinus Torvalds 		uint8_t auto_term_support:1;
3881da177e4SLinus Torvalds 	} termination;		/* 17 */
3891da177e4SLinus Torvalds 
3901da177e4SLinus Torvalds 	uint16_t isp_parameter;	/* 18, 19 */
3911da177e4SLinus Torvalds 
3921da177e4SLinus Torvalds 	union {
3931da177e4SLinus Torvalds 		uint16_t w;
3941da177e4SLinus Torvalds 		struct {
3951da177e4SLinus Torvalds 			uint16_t enable_fast_posting:1;
3961da177e4SLinus Torvalds 			uint16_t report_lvd_bus_transition:1;
3971da177e4SLinus Torvalds 			uint16_t unused_2:1;
3981da177e4SLinus Torvalds 			uint16_t unused_3:1;
3991da177e4SLinus Torvalds 			uint16_t disable_iosbs_with_bus_reset_status:1;
4001da177e4SLinus Torvalds 			uint16_t disable_synchronous_backoff:1;
4011da177e4SLinus Torvalds 			uint16_t unused_6:1;
4021da177e4SLinus Torvalds 			uint16_t synchronous_backoff_reporting:1;
4031da177e4SLinus Torvalds 			uint16_t disable_reselection_fairness:1;
4041da177e4SLinus Torvalds 			uint16_t unused_9:1;
4051da177e4SLinus Torvalds 			uint16_t unused_10:1;
4061da177e4SLinus Torvalds 			uint16_t unused_11:1;
4071da177e4SLinus Torvalds 			uint16_t unused_12:1;
4081da177e4SLinus Torvalds 			uint16_t unused_13:1;
4091da177e4SLinus Torvalds 			uint16_t unused_14:1;
4101da177e4SLinus Torvalds 			uint16_t unused_15:1;
4111da177e4SLinus Torvalds 		} f;
4121da177e4SLinus Torvalds 	} firmware_feature;	/* 20, 21 */
4131da177e4SLinus Torvalds 
4141da177e4SLinus Torvalds 	uint16_t unused_22;	/* 22, 23 */
4151da177e4SLinus Torvalds 
4161da177e4SLinus Torvalds 	struct {
4171da177e4SLinus Torvalds 		struct {
4181da177e4SLinus Torvalds 			uint8_t initiator_id:4;
4191da177e4SLinus Torvalds 			uint8_t scsi_reset_disable:1;
4201da177e4SLinus Torvalds 			uint8_t scsi_bus_size:1;
4211da177e4SLinus Torvalds 			uint8_t scsi_bus_type:1;
4221da177e4SLinus Torvalds 			uint8_t unused_7:1;
4231da177e4SLinus Torvalds 		} config_1;	/* 24 */
4241da177e4SLinus Torvalds 
4251da177e4SLinus Torvalds 		uint8_t bus_reset_delay;	/* 25 */
4261da177e4SLinus Torvalds 		uint8_t retry_count;	/* 26 */
4271da177e4SLinus Torvalds 		uint8_t retry_delay;	/* 27 */
4281da177e4SLinus Torvalds 
4291da177e4SLinus Torvalds 		struct {
4301da177e4SLinus Torvalds 			uint8_t async_data_setup_time:4;
4311da177e4SLinus Torvalds 			uint8_t req_ack_active_negation:1;
4321da177e4SLinus Torvalds 			uint8_t data_line_active_negation:1;
4331da177e4SLinus Torvalds 			uint8_t unused_6:1;
4341da177e4SLinus Torvalds 			uint8_t unused_7:1;
4351da177e4SLinus Torvalds 		} config_2;	/* 28 */
4361da177e4SLinus Torvalds 
4371da177e4SLinus Torvalds 		uint8_t unused_29;	/* 29 */
4381da177e4SLinus Torvalds 
4391da177e4SLinus Torvalds 		uint16_t selection_timeout;	/* 30, 31 */
4401da177e4SLinus Torvalds 		uint16_t max_queue_depth;	/* 32, 33 */
4411da177e4SLinus Torvalds 
4421da177e4SLinus Torvalds 		uint16_t unused_34;	/* 34, 35 */
4431da177e4SLinus Torvalds 		uint16_t unused_36;	/* 36, 37 */
4441da177e4SLinus Torvalds 		uint16_t unused_38;	/* 38, 39 */
4451da177e4SLinus Torvalds 
4461da177e4SLinus Torvalds 		struct {
4471da177e4SLinus Torvalds 			struct {
4481da177e4SLinus Torvalds 				uint8_t renegotiate_on_error:1;
4491da177e4SLinus Torvalds 				uint8_t stop_queue_on_check:1;
4501da177e4SLinus Torvalds 				uint8_t auto_request_sense:1;
4511da177e4SLinus Torvalds 				uint8_t tag_queuing:1;
4521da177e4SLinus Torvalds 				uint8_t enable_sync:1;
4531da177e4SLinus Torvalds 				uint8_t enable_wide:1;
4541da177e4SLinus Torvalds 				uint8_t parity_checking:1;
4551da177e4SLinus Torvalds 				uint8_t disconnect_allowed:1;
4561da177e4SLinus Torvalds 			} parameter;	/* 40 */
4571da177e4SLinus Torvalds 
4581da177e4SLinus Torvalds 			uint8_t execution_throttle;	/* 41 */
4591da177e4SLinus Torvalds 			uint8_t sync_period;	/* 42 */
4601da177e4SLinus Torvalds 
4611da177e4SLinus Torvalds 			union {		/* 43 */
4621da177e4SLinus Torvalds 				uint8_t flags_43;
4631da177e4SLinus Torvalds 				struct {
4641da177e4SLinus Torvalds 					uint8_t sync_offset:4;
4651da177e4SLinus Torvalds 					uint8_t device_enable:1;
4661da177e4SLinus Torvalds 					uint8_t lun_disable:1;
4671da177e4SLinus Torvalds 					uint8_t unused_6:1;
4681da177e4SLinus Torvalds 					uint8_t unused_7:1;
4691da177e4SLinus Torvalds 				} flags1x80;
4701da177e4SLinus Torvalds 				struct {
4711da177e4SLinus Torvalds 					uint8_t sync_offset:5;
4721da177e4SLinus Torvalds 					uint8_t device_enable:1;
4731da177e4SLinus Torvalds 					uint8_t unused_6:1;
4741da177e4SLinus Torvalds 					uint8_t unused_7:1;
4751da177e4SLinus Torvalds 				} flags1x160;
4761da177e4SLinus Torvalds 			} flags;
4771da177e4SLinus Torvalds 			union {	/* PPR flags for the 1x160 controllers */
4781da177e4SLinus Torvalds 				uint8_t unused_44;
4791da177e4SLinus Torvalds 				struct {
4801da177e4SLinus Torvalds 					uint8_t ppr_options:4;
4811da177e4SLinus Torvalds 					uint8_t ppr_bus_width:2;
4821da177e4SLinus Torvalds 					uint8_t unused_8:1;
4831da177e4SLinus Torvalds 					uint8_t enable_ppr:1;
4841da177e4SLinus Torvalds 				} flags;	/* 44 */
4851da177e4SLinus Torvalds 			} ppr_1x160;
4861da177e4SLinus Torvalds 			uint8_t unused_45;	/* 45 */
4871da177e4SLinus Torvalds 		} target[MAX_TARGETS];
4881da177e4SLinus Torvalds 	} bus[MAX_BUSES];
4891da177e4SLinus Torvalds 
4901da177e4SLinus Torvalds 	uint16_t unused_248;	/* 248, 249 */
4911da177e4SLinus Torvalds 
4921da177e4SLinus Torvalds 	uint16_t subsystem_id[2];	/* 250, 251, 252, 253 */
4931da177e4SLinus Torvalds 
4941da177e4SLinus Torvalds 	union {				/* 254 */
4951da177e4SLinus Torvalds 		uint8_t unused_254;
4961da177e4SLinus Torvalds 		uint8_t system_id_pointer;
4971da177e4SLinus Torvalds 	} sysid_1x160;
4981da177e4SLinus Torvalds 
4991da177e4SLinus Torvalds 	uint8_t chksum;		/* 255 */
5001da177e4SLinus Torvalds };
5011da177e4SLinus Torvalds 
5021da177e4SLinus Torvalds /*
5031da177e4SLinus Torvalds  * ISP queue - command entry structure definition.
5041da177e4SLinus Torvalds  */
5051da177e4SLinus Torvalds #define MAX_CMDSZ	12		/* SCSI maximum CDB size. */
5061da177e4SLinus Torvalds struct cmd_entry {
5071da177e4SLinus Torvalds 	uint8_t entry_type;		/* Entry type. */
5081da177e4SLinus Torvalds #define COMMAND_TYPE    1		/* Command entry */
5091da177e4SLinus Torvalds 	uint8_t entry_count;		/* Entry count. */
5101da177e4SLinus Torvalds 	uint8_t sys_define;		/* System defined. */
5111da177e4SLinus Torvalds 	uint8_t entry_status;		/* Entry Status. */
5128d6810d3SChristoph Hellwig  	__le32 handle;			/* System handle. */
5131da177e4SLinus Torvalds 	uint8_t lun;			/* SCSI LUN */
5141da177e4SLinus Torvalds 	uint8_t target;			/* SCSI ID */
5158d6810d3SChristoph Hellwig  	__le16 cdb_len;			/* SCSI command length. */
5168d6810d3SChristoph Hellwig  	__le16 control_flags;		/* Control flags. */
5178d6810d3SChristoph Hellwig  	__le16 reserved;
5188d6810d3SChristoph Hellwig  	__le16 timeout;			/* Command timeout. */
5198d6810d3SChristoph Hellwig  	__le16 dseg_count;		/* Data segment count. */
5201da177e4SLinus Torvalds 	uint8_t scsi_cdb[MAX_CMDSZ];	/* SCSI command words. */
5218d6810d3SChristoph Hellwig  	__le32 dseg_0_address;		/* Data segment 0 address. */
5228d6810d3SChristoph Hellwig  	__le32 dseg_0_length;		/* Data segment 0 length. */
5238d6810d3SChristoph Hellwig  	__le32 dseg_1_address;		/* Data segment 1 address. */
5248d6810d3SChristoph Hellwig  	__le32 dseg_1_length;		/* Data segment 1 length. */
5258d6810d3SChristoph Hellwig  	__le32 dseg_2_address;		/* Data segment 2 address. */
5268d6810d3SChristoph Hellwig  	__le32 dseg_2_length;		/* Data segment 2 length. */
5278d6810d3SChristoph Hellwig  	__le32 dseg_3_address;		/* Data segment 3 address. */
5288d6810d3SChristoph Hellwig  	__le32 dseg_3_length;		/* Data segment 3 length. */
5291da177e4SLinus Torvalds };
5301da177e4SLinus Torvalds 
5311da177e4SLinus Torvalds /*
5321da177e4SLinus Torvalds  * ISP queue - continuation entry structure definition.
5331da177e4SLinus Torvalds  */
5341da177e4SLinus Torvalds struct cont_entry {
5351da177e4SLinus Torvalds 	uint8_t entry_type;		/* Entry type. */
5361da177e4SLinus Torvalds #define CONTINUE_TYPE   2		/* Continuation entry. */
5371da177e4SLinus Torvalds 	uint8_t entry_count;		/* Entry count. */
5381da177e4SLinus Torvalds 	uint8_t sys_define;		/* System defined. */
5391da177e4SLinus Torvalds 	uint8_t entry_status;		/* Entry Status. */
5408d6810d3SChristoph Hellwig  	__le32 reserved;		/* Reserved */
5418d6810d3SChristoph Hellwig  	__le32 dseg_0_address;		/* Data segment 0 address. */
5428d6810d3SChristoph Hellwig  	__le32 dseg_0_length;		/* Data segment 0 length. */
5438d6810d3SChristoph Hellwig  	__le32 dseg_1_address;		/* Data segment 1 address. */
5448d6810d3SChristoph Hellwig  	__le32 dseg_1_length;		/* Data segment 1 length. */
5458d6810d3SChristoph Hellwig  	__le32 dseg_2_address;		/* Data segment 2 address. */
5468d6810d3SChristoph Hellwig  	__le32 dseg_2_length;		/* Data segment 2 length. */
5478d6810d3SChristoph Hellwig  	__le32 dseg_3_address;		/* Data segment 3 address. */
5488d6810d3SChristoph Hellwig  	__le32 dseg_3_length;		/* Data segment 3 length. */
5498d6810d3SChristoph Hellwig  	__le32 dseg_4_address;		/* Data segment 4 address. */
5508d6810d3SChristoph Hellwig  	__le32 dseg_4_length;		/* Data segment 4 length. */
5518d6810d3SChristoph Hellwig  	__le32 dseg_5_address;		/* Data segment 5 address. */
5528d6810d3SChristoph Hellwig  	__le32 dseg_5_length;		/* Data segment 5 length. */
5538d6810d3SChristoph Hellwig  	__le32 dseg_6_address;		/* Data segment 6 address. */
5548d6810d3SChristoph Hellwig  	__le32 dseg_6_length;		/* Data segment 6 length. */
5551da177e4SLinus Torvalds };
5561da177e4SLinus Torvalds 
5571da177e4SLinus Torvalds /*
5581da177e4SLinus Torvalds  * ISP queue - status entry structure definition.
5591da177e4SLinus Torvalds  */
5601da177e4SLinus Torvalds struct response {
5611da177e4SLinus Torvalds 	uint8_t entry_type;	/* Entry type. */
5621da177e4SLinus Torvalds #define STATUS_TYPE     3	/* Status entry. */
5631da177e4SLinus Torvalds 	uint8_t entry_count;	/* Entry count. */
5641da177e4SLinus Torvalds 	uint8_t sys_define;	/* System defined. */
5651da177e4SLinus Torvalds 	uint8_t entry_status;	/* Entry Status. */
5661da177e4SLinus Torvalds #define RF_CONT         BIT_0	/* Continuation. */
5671da177e4SLinus Torvalds #define RF_FULL         BIT_1	/* Full */
5681da177e4SLinus Torvalds #define RF_BAD_HEADER   BIT_2	/* Bad header. */
5691da177e4SLinus Torvalds #define RF_BAD_PAYLOAD  BIT_3	/* Bad payload. */
5708d6810d3SChristoph Hellwig  	__le32 handle;		/* System handle. */
5718d6810d3SChristoph Hellwig  	__le16 scsi_status;	/* SCSI status. */
5728d6810d3SChristoph Hellwig  	__le16 comp_status;	/* Completion status. */
5738d6810d3SChristoph Hellwig  	__le16 state_flags;	/* State flags. */
5741da177e4SLinus Torvalds #define SF_TRANSFER_CMPL	BIT_14	/* Transfer Complete. */
5751da177e4SLinus Torvalds #define SF_GOT_SENSE	 	BIT_13	/* Got Sense */
5761da177e4SLinus Torvalds #define SF_GOT_STATUS	 	BIT_12	/* Got Status */
5771da177e4SLinus Torvalds #define SF_TRANSFERRED_DATA	BIT_11	/* Transferred data */
5781da177e4SLinus Torvalds #define SF_SENT_CDB	 	BIT_10	/* Send CDB */
5791da177e4SLinus Torvalds #define SF_GOT_TARGET	 	BIT_9	/*  */
5801da177e4SLinus Torvalds #define SF_GOT_BUS	 	BIT_8	/*  */
5818d6810d3SChristoph Hellwig  	__le16 status_flags;	/* Status flags. */
5828d6810d3SChristoph Hellwig  	__le16 time;		/* Time. */
5838d6810d3SChristoph Hellwig  	__le16 req_sense_length;/* Request sense data length. */
5848d6810d3SChristoph Hellwig  	__le32 residual_length;	/* Residual transfer length. */
5858d6810d3SChristoph Hellwig  	__le16 reserved[4];
5861da177e4SLinus Torvalds 	uint8_t req_sense_data[32];	/* Request sense data. */
5871da177e4SLinus Torvalds };
5881da177e4SLinus Torvalds 
5891da177e4SLinus Torvalds /*
5901da177e4SLinus Torvalds  * ISP queue - marker entry structure definition.
5911da177e4SLinus Torvalds  */
5921da177e4SLinus Torvalds struct mrk_entry {
5931da177e4SLinus Torvalds 	uint8_t entry_type;	/* Entry type. */
5941da177e4SLinus Torvalds #define MARKER_TYPE     4	/* Marker entry. */
5951da177e4SLinus Torvalds 	uint8_t entry_count;	/* Entry count. */
5961da177e4SLinus Torvalds 	uint8_t sys_define;	/* System defined. */
5971da177e4SLinus Torvalds 	uint8_t entry_status;	/* Entry Status. */
5988d6810d3SChristoph Hellwig  	__le32 reserved;
5991da177e4SLinus Torvalds 	uint8_t lun;		/* SCSI LUN */
6001da177e4SLinus Torvalds 	uint8_t target;		/* SCSI ID */
6011da177e4SLinus Torvalds 	uint8_t modifier;	/* Modifier (7-0). */
6021da177e4SLinus Torvalds #define MK_SYNC_ID_LUN      0	/* Synchronize ID/LUN */
6031da177e4SLinus Torvalds #define MK_SYNC_ID          1	/* Synchronize ID */
6041da177e4SLinus Torvalds #define MK_SYNC_ALL         2	/* Synchronize all ID/LUN */
6051da177e4SLinus Torvalds 	uint8_t reserved_1[53];
6061da177e4SLinus Torvalds };
6071da177e4SLinus Torvalds 
6081da177e4SLinus Torvalds /*
6091da177e4SLinus Torvalds  * ISP queue - extended command entry structure definition.
6101da177e4SLinus Torvalds  *
6111da177e4SLinus Torvalds  * Unused by the driver!
6121da177e4SLinus Torvalds  */
6131da177e4SLinus Torvalds struct ecmd_entry {
6141da177e4SLinus Torvalds 	uint8_t entry_type;	/* Entry type. */
6151da177e4SLinus Torvalds #define EXTENDED_CMD_TYPE  5	/* Extended command entry. */
6161da177e4SLinus Torvalds 	uint8_t entry_count;	/* Entry count. */
6171da177e4SLinus Torvalds 	uint8_t sys_define;	/* System defined. */
6181da177e4SLinus Torvalds 	uint8_t entry_status;	/* Entry Status. */
6191da177e4SLinus Torvalds 	uint32_t handle;	/* System handle. */
6201da177e4SLinus Torvalds 	uint8_t lun;		/* SCSI LUN */
6211da177e4SLinus Torvalds 	uint8_t target;		/* SCSI ID */
6228d6810d3SChristoph Hellwig  	__le16 cdb_len;		/* SCSI command length. */
6238d6810d3SChristoph Hellwig  	__le16 control_flags;	/* Control flags. */
6248d6810d3SChristoph Hellwig  	__le16 reserved;
6258d6810d3SChristoph Hellwig  	__le16 timeout;		/* Command timeout. */
6268d6810d3SChristoph Hellwig  	__le16 dseg_count;	/* Data segment count. */
6271da177e4SLinus Torvalds 	uint8_t scsi_cdb[88];	/* SCSI command words. */
6281da177e4SLinus Torvalds };
6291da177e4SLinus Torvalds 
6301da177e4SLinus Torvalds /*
6311da177e4SLinus Torvalds  * ISP queue - 64-Bit addressing, command entry structure definition.
6321da177e4SLinus Torvalds  */
6331da177e4SLinus Torvalds typedef struct {
6341da177e4SLinus Torvalds 	uint8_t entry_type;	/* Entry type. */
6351da177e4SLinus Torvalds #define COMMAND_A64_TYPE 9	/* Command A64 entry */
6361da177e4SLinus Torvalds 	uint8_t entry_count;	/* Entry count. */
6371da177e4SLinus Torvalds 	uint8_t sys_define;	/* System defined. */
6381da177e4SLinus Torvalds 	uint8_t entry_status;	/* Entry Status. */
6398d6810d3SChristoph Hellwig  	__le32 handle;	/* System handle. */
6401da177e4SLinus Torvalds 	uint8_t lun;		/* SCSI LUN */
6411da177e4SLinus Torvalds 	uint8_t target;		/* SCSI ID */
6428d6810d3SChristoph Hellwig  	__le16 cdb_len;	/* SCSI command length. */
6438d6810d3SChristoph Hellwig  	__le16 control_flags;	/* Control flags. */
6448d6810d3SChristoph Hellwig  	__le16 reserved;
6458d6810d3SChristoph Hellwig  	__le16 timeout;	/* Command timeout. */
6468d6810d3SChristoph Hellwig  	__le16 dseg_count;	/* Data segment count. */
6471da177e4SLinus Torvalds 	uint8_t scsi_cdb[MAX_CMDSZ];	/* SCSI command words. */
6488d6810d3SChristoph Hellwig  	__le32 reserved_1[2];	/* unused */
6498d6810d3SChristoph Hellwig  	__le32 dseg_0_address[2];	/* Data segment 0 address. */
6508d6810d3SChristoph Hellwig  	__le32 dseg_0_length;	/* Data segment 0 length. */
6518d6810d3SChristoph Hellwig  	__le32 dseg_1_address[2];	/* Data segment 1 address. */
6528d6810d3SChristoph Hellwig  	__le32 dseg_1_length;	/* Data segment 1 length. */
6531da177e4SLinus Torvalds } cmd_a64_entry_t, request_t;
6541da177e4SLinus Torvalds 
6551da177e4SLinus Torvalds /*
6561da177e4SLinus Torvalds  * ISP queue - 64-Bit addressing, continuation entry structure definition.
6571da177e4SLinus Torvalds  */
6581da177e4SLinus Torvalds struct cont_a64_entry {
6591da177e4SLinus Torvalds 	uint8_t entry_type;	/* Entry type. */
6601da177e4SLinus Torvalds #define CONTINUE_A64_TYPE 0xA	/* Continuation A64 entry. */
6611da177e4SLinus Torvalds 	uint8_t entry_count;	/* Entry count. */
6621da177e4SLinus Torvalds 	uint8_t sys_define;	/* System defined. */
6631da177e4SLinus Torvalds 	uint8_t entry_status;	/* Entry Status. */
6648d6810d3SChristoph Hellwig  	__le32 dseg_0_address[2];	/* Data segment 0 address. */
6658d6810d3SChristoph Hellwig  	__le32 dseg_0_length;		/* Data segment 0 length. */
6668d6810d3SChristoph Hellwig  	__le32 dseg_1_address[2];	/* Data segment 1 address. */
6678d6810d3SChristoph Hellwig  	__le32 dseg_1_length;		/* Data segment 1 length. */
6688d6810d3SChristoph Hellwig  	__le32 dseg_2_address[2];	/* Data segment 2 address. */
6698d6810d3SChristoph Hellwig  	__le32 dseg_2_length;		/* Data segment 2 length. */
6708d6810d3SChristoph Hellwig  	__le32 dseg_3_address[2];	/* Data segment 3 address. */
6718d6810d3SChristoph Hellwig  	__le32 dseg_3_length;		/* Data segment 3 length. */
6728d6810d3SChristoph Hellwig  	__le32 dseg_4_address[2];	/* Data segment 4 address. */
6738d6810d3SChristoph Hellwig  	__le32 dseg_4_length;		/* Data segment 4 length. */
6741da177e4SLinus Torvalds };
6751da177e4SLinus Torvalds 
6761da177e4SLinus Torvalds /*
6771da177e4SLinus Torvalds  * ISP queue - enable LUN entry structure definition.
6781da177e4SLinus Torvalds  */
6791da177e4SLinus Torvalds struct elun_entry {
6801da177e4SLinus Torvalds 	uint8_t entry_type;	/* Entry type. */
6811da177e4SLinus Torvalds #define ENABLE_LUN_TYPE 0xB	/* Enable LUN entry. */
6821da177e4SLinus Torvalds 	uint8_t entry_count;	/* Entry count. */
6831da177e4SLinus Torvalds 	uint8_t reserved_1;
6841da177e4SLinus Torvalds 	uint8_t entry_status;	/* Entry Status not used. */
6858d6810d3SChristoph Hellwig  	__le32 reserved_2;
6868d6810d3SChristoph Hellwig  	__le16 lun;		/* Bit 15 is bus number. */
6878d6810d3SChristoph Hellwig  	__le16 reserved_4;
6888d6810d3SChristoph Hellwig  	__le32 option_flags;
6891da177e4SLinus Torvalds 	uint8_t status;
6901da177e4SLinus Torvalds 	uint8_t reserved_5;
6911da177e4SLinus Torvalds 	uint8_t command_count;	/* Number of ATIOs allocated. */
6921da177e4SLinus Torvalds 	uint8_t immed_notify_count;	/* Number of Immediate Notify */
6931da177e4SLinus Torvalds 	/* entries allocated. */
6941da177e4SLinus Torvalds 	uint8_t group_6_length;	/* SCSI CDB length for group 6 */
6951da177e4SLinus Torvalds 	/* commands (2-26). */
6961da177e4SLinus Torvalds 	uint8_t group_7_length;	/* SCSI CDB length for group 7 */
6971da177e4SLinus Torvalds 	/* commands (2-26). */
6988d6810d3SChristoph Hellwig  	__le16 timeout;		/* 0 = 30 seconds, 0xFFFF = disable */
6998d6810d3SChristoph Hellwig  	__le16 reserved_6[20];
7001da177e4SLinus Torvalds };
7011da177e4SLinus Torvalds 
7021da177e4SLinus Torvalds /*
7031da177e4SLinus Torvalds  * ISP queue - modify LUN entry structure definition.
7041da177e4SLinus Torvalds  *
7051da177e4SLinus Torvalds  * Unused by the driver!
7061da177e4SLinus Torvalds  */
7071da177e4SLinus Torvalds struct modify_lun_entry {
7081da177e4SLinus Torvalds 	uint8_t entry_type;	/* Entry type. */
7091da177e4SLinus Torvalds #define MODIFY_LUN_TYPE 0xC	/* Modify LUN entry. */
7101da177e4SLinus Torvalds 	uint8_t entry_count;	/* Entry count. */
7111da177e4SLinus Torvalds 	uint8_t reserved_1;
7121da177e4SLinus Torvalds 	uint8_t entry_status;	/* Entry Status. */
7138d6810d3SChristoph Hellwig  	__le32 reserved_2;
7141da177e4SLinus Torvalds 	uint8_t lun;		/* SCSI LUN */
7151da177e4SLinus Torvalds 	uint8_t reserved_3;
7161da177e4SLinus Torvalds 	uint8_t operators;
7171da177e4SLinus Torvalds 	uint8_t reserved_4;
7188d6810d3SChristoph Hellwig  	__le32 option_flags;
7191da177e4SLinus Torvalds 	uint8_t status;
7201da177e4SLinus Torvalds 	uint8_t reserved_5;
7211da177e4SLinus Torvalds 	uint8_t command_count;	/* Number of ATIOs allocated. */
7221da177e4SLinus Torvalds 	uint8_t immed_notify_count;	/* Number of Immediate Notify */
7231da177e4SLinus Torvalds 	/* entries allocated. */
7248d6810d3SChristoph Hellwig  	__le16 reserved_6;
7258d6810d3SChristoph Hellwig  	__le16 timeout;		/* 0 = 30 seconds, 0xFFFF = disable */
7268d6810d3SChristoph Hellwig  	__le16 reserved_7[20];
7271da177e4SLinus Torvalds };
7281da177e4SLinus Torvalds 
7291da177e4SLinus Torvalds /*
7301da177e4SLinus Torvalds  * ISP queue - immediate notify entry structure definition.
7311da177e4SLinus Torvalds  */
7321da177e4SLinus Torvalds struct notify_entry {
7331da177e4SLinus Torvalds 	uint8_t entry_type;	/* Entry type. */
7341da177e4SLinus Torvalds #define IMMED_NOTIFY_TYPE 0xD	/* Immediate notify entry. */
7351da177e4SLinus Torvalds 	uint8_t entry_count;	/* Entry count. */
7361da177e4SLinus Torvalds 	uint8_t reserved_1;
7371da177e4SLinus Torvalds 	uint8_t entry_status;	/* Entry Status. */
7388d6810d3SChristoph Hellwig  	__le32 reserved_2;
7391da177e4SLinus Torvalds 	uint8_t lun;
7401da177e4SLinus Torvalds 	uint8_t initiator_id;
7411da177e4SLinus Torvalds 	uint8_t reserved_3;
7421da177e4SLinus Torvalds 	uint8_t target_id;
7438d6810d3SChristoph Hellwig  	__le32 option_flags;
7441da177e4SLinus Torvalds 	uint8_t status;
7451da177e4SLinus Torvalds 	uint8_t reserved_4;
7461da177e4SLinus Torvalds 	uint8_t tag_value;	/* Received queue tag message value */
7471da177e4SLinus Torvalds 	uint8_t tag_type;	/* Received queue tag message type */
7481da177e4SLinus Torvalds 	/* entries allocated. */
7498d6810d3SChristoph Hellwig  	__le16 seq_id;
7501da177e4SLinus Torvalds 	uint8_t scsi_msg[8];	/* SCSI message not handled by ISP */
7518d6810d3SChristoph Hellwig  	__le16 reserved_5[8];
7521da177e4SLinus Torvalds 	uint8_t sense_data[18];
7531da177e4SLinus Torvalds };
7541da177e4SLinus Torvalds 
7551da177e4SLinus Torvalds /*
7561da177e4SLinus Torvalds  * ISP queue - notify acknowledge entry structure definition.
7571da177e4SLinus Torvalds  */
7581da177e4SLinus Torvalds struct nack_entry {
7591da177e4SLinus Torvalds 	uint8_t entry_type;	/* Entry type. */
7601da177e4SLinus Torvalds #define NOTIFY_ACK_TYPE 0xE	/* Notify acknowledge entry. */
7611da177e4SLinus Torvalds 	uint8_t entry_count;	/* Entry count. */
7621da177e4SLinus Torvalds 	uint8_t reserved_1;
7631da177e4SLinus Torvalds 	uint8_t entry_status;	/* Entry Status. */
7648d6810d3SChristoph Hellwig  	__le32 reserved_2;
7651da177e4SLinus Torvalds 	uint8_t lun;
7661da177e4SLinus Torvalds 	uint8_t initiator_id;
7671da177e4SLinus Torvalds 	uint8_t reserved_3;
7681da177e4SLinus Torvalds 	uint8_t target_id;
7698d6810d3SChristoph Hellwig  	__le32 option_flags;
7701da177e4SLinus Torvalds 	uint8_t status;
7711da177e4SLinus Torvalds 	uint8_t event;
7728d6810d3SChristoph Hellwig  	__le16 seq_id;
7738d6810d3SChristoph Hellwig  	__le16 reserved_4[22];
7741da177e4SLinus Torvalds };
7751da177e4SLinus Torvalds 
7761da177e4SLinus Torvalds /*
7771da177e4SLinus Torvalds  * ISP queue - Accept Target I/O (ATIO) entry structure definition.
7781da177e4SLinus Torvalds  */
7791da177e4SLinus Torvalds struct atio_entry {
7801da177e4SLinus Torvalds 	uint8_t entry_type;	/* Entry type. */
7811da177e4SLinus Torvalds #define ACCEPT_TGT_IO_TYPE 6	/* Accept target I/O entry. */
7821da177e4SLinus Torvalds 	uint8_t entry_count;	/* Entry count. */
7831da177e4SLinus Torvalds 	uint8_t reserved_1;
7841da177e4SLinus Torvalds 	uint8_t entry_status;	/* Entry Status. */
7858d6810d3SChristoph Hellwig  	__le32 reserved_2;
7861da177e4SLinus Torvalds 	uint8_t lun;
7871da177e4SLinus Torvalds 	uint8_t initiator_id;
7881da177e4SLinus Torvalds 	uint8_t cdb_len;
7891da177e4SLinus Torvalds 	uint8_t target_id;
7908d6810d3SChristoph Hellwig  	__le32 option_flags;
7911da177e4SLinus Torvalds 	uint8_t status;
7921da177e4SLinus Torvalds 	uint8_t scsi_status;
7931da177e4SLinus Torvalds 	uint8_t tag_value;	/* Received queue tag message value */
7941da177e4SLinus Torvalds 	uint8_t tag_type;	/* Received queue tag message type */
7951da177e4SLinus Torvalds 	uint8_t cdb[26];
7961da177e4SLinus Torvalds 	uint8_t sense_data[18];
7971da177e4SLinus Torvalds };
7981da177e4SLinus Torvalds 
7991da177e4SLinus Torvalds /*
8001da177e4SLinus Torvalds  * ISP queue - Continue Target I/O (CTIO) entry structure definition.
8011da177e4SLinus Torvalds  */
8021da177e4SLinus Torvalds struct ctio_entry {
8031da177e4SLinus Torvalds 	uint8_t entry_type;	/* Entry type. */
8041da177e4SLinus Torvalds #define CONTINUE_TGT_IO_TYPE 7	/* CTIO entry */
8051da177e4SLinus Torvalds 	uint8_t entry_count;	/* Entry count. */
8061da177e4SLinus Torvalds 	uint8_t reserved_1;
8071da177e4SLinus Torvalds 	uint8_t entry_status;	/* Entry Status. */
8088d6810d3SChristoph Hellwig  	__le32 reserved_2;
8091da177e4SLinus Torvalds 	uint8_t lun;		/* SCSI LUN */
8101da177e4SLinus Torvalds 	uint8_t initiator_id;
8111da177e4SLinus Torvalds 	uint8_t reserved_3;
8121da177e4SLinus Torvalds 	uint8_t target_id;
8138d6810d3SChristoph Hellwig  	__le32 option_flags;
8141da177e4SLinus Torvalds 	uint8_t status;
8151da177e4SLinus Torvalds 	uint8_t scsi_status;
8161da177e4SLinus Torvalds 	uint8_t tag_value;	/* Received queue tag message value */
8171da177e4SLinus Torvalds 	uint8_t tag_type;	/* Received queue tag message type */
8188d6810d3SChristoph Hellwig  	__le32 transfer_length;
8198d6810d3SChristoph Hellwig  	__le32 residual;
8208d6810d3SChristoph Hellwig  	__le16 timeout;		/* 0 = 30 seconds, 0xFFFF = disable */
8218d6810d3SChristoph Hellwig  	__le16 dseg_count;	/* Data segment count. */
8228d6810d3SChristoph Hellwig  	__le32 dseg_0_address;	/* Data segment 0 address. */
8238d6810d3SChristoph Hellwig  	__le32 dseg_0_length;	/* Data segment 0 length. */
8248d6810d3SChristoph Hellwig  	__le32 dseg_1_address;	/* Data segment 1 address. */
8258d6810d3SChristoph Hellwig  	__le32 dseg_1_length;	/* Data segment 1 length. */
8268d6810d3SChristoph Hellwig  	__le32 dseg_2_address;	/* Data segment 2 address. */
8278d6810d3SChristoph Hellwig  	__le32 dseg_2_length;	/* Data segment 2 length. */
8288d6810d3SChristoph Hellwig  	__le32 dseg_3_address;	/* Data segment 3 address. */
8298d6810d3SChristoph Hellwig  	__le32 dseg_3_length;	/* Data segment 3 length. */
8301da177e4SLinus Torvalds };
8311da177e4SLinus Torvalds 
8321da177e4SLinus Torvalds /*
8331da177e4SLinus Torvalds  * ISP queue - CTIO returned entry structure definition.
8341da177e4SLinus Torvalds  */
8351da177e4SLinus Torvalds struct ctio_ret_entry {
8361da177e4SLinus Torvalds 	uint8_t entry_type;	/* Entry type. */
8371da177e4SLinus Torvalds #define CTIO_RET_TYPE   7	/* CTIO return entry */
8381da177e4SLinus Torvalds 	uint8_t entry_count;	/* Entry count. */
8391da177e4SLinus Torvalds 	uint8_t reserved_1;
8401da177e4SLinus Torvalds 	uint8_t entry_status;	/* Entry Status. */
8418d6810d3SChristoph Hellwig  	__le32 reserved_2;
8421da177e4SLinus Torvalds 	uint8_t lun;		/* SCSI LUN */
8431da177e4SLinus Torvalds 	uint8_t initiator_id;
8441da177e4SLinus Torvalds 	uint8_t reserved_3;
8451da177e4SLinus Torvalds 	uint8_t target_id;
8468d6810d3SChristoph Hellwig  	__le32 option_flags;
8471da177e4SLinus Torvalds 	uint8_t status;
8481da177e4SLinus Torvalds 	uint8_t scsi_status;
8491da177e4SLinus Torvalds 	uint8_t tag_value;	/* Received queue tag message value */
8501da177e4SLinus Torvalds 	uint8_t tag_type;	/* Received queue tag message type */
8518d6810d3SChristoph Hellwig  	__le32 transfer_length;
8528d6810d3SChristoph Hellwig  	__le32 residual;
8538d6810d3SChristoph Hellwig  	__le16 timeout;		/* 0 = 30 seconds, 0xFFFF = disable */
8548d6810d3SChristoph Hellwig  	__le16 dseg_count;	/* Data segment count. */
8558d6810d3SChristoph Hellwig  	__le32 dseg_0_address;	/* Data segment 0 address. */
8568d6810d3SChristoph Hellwig  	__le32 dseg_0_length;	/* Data segment 0 length. */
8578d6810d3SChristoph Hellwig  	__le32 dseg_1_address;	/* Data segment 1 address. */
8588d6810d3SChristoph Hellwig  	__le16 dseg_1_length;	/* Data segment 1 length. */
8591da177e4SLinus Torvalds 	uint8_t sense_data[18];
8601da177e4SLinus Torvalds };
8611da177e4SLinus Torvalds 
8621da177e4SLinus Torvalds /*
8631da177e4SLinus Torvalds  * ISP queue - CTIO A64 entry structure definition.
8641da177e4SLinus Torvalds  */
8651da177e4SLinus Torvalds struct ctio_a64_entry {
8661da177e4SLinus Torvalds 	uint8_t entry_type;	/* Entry type. */
8671da177e4SLinus Torvalds #define CTIO_A64_TYPE 0xF	/* CTIO A64 entry */
8681da177e4SLinus Torvalds 	uint8_t entry_count;	/* Entry count. */
8691da177e4SLinus Torvalds 	uint8_t reserved_1;
8701da177e4SLinus Torvalds 	uint8_t entry_status;	/* Entry Status. */
8718d6810d3SChristoph Hellwig  	__le32 reserved_2;
8721da177e4SLinus Torvalds 	uint8_t lun;		/* SCSI LUN */
8731da177e4SLinus Torvalds 	uint8_t initiator_id;
8741da177e4SLinus Torvalds 	uint8_t reserved_3;
8751da177e4SLinus Torvalds 	uint8_t target_id;
8768d6810d3SChristoph Hellwig  	__le32 option_flags;
8771da177e4SLinus Torvalds 	uint8_t status;
8781da177e4SLinus Torvalds 	uint8_t scsi_status;
8791da177e4SLinus Torvalds 	uint8_t tag_value;	/* Received queue tag message value */
8801da177e4SLinus Torvalds 	uint8_t tag_type;	/* Received queue tag message type */
8818d6810d3SChristoph Hellwig  	__le32 transfer_length;
8828d6810d3SChristoph Hellwig  	__le32 residual;
8838d6810d3SChristoph Hellwig  	__le16 timeout;		/* 0 = 30 seconds, 0xFFFF = disable */
8848d6810d3SChristoph Hellwig  	__le16 dseg_count;	/* Data segment count. */
8858d6810d3SChristoph Hellwig  	__le32 reserved_4[2];
8868d6810d3SChristoph Hellwig  	__le32 dseg_0_address[2];/* Data segment 0 address. */
8878d6810d3SChristoph Hellwig  	__le32 dseg_0_length;	/* Data segment 0 length. */
8888d6810d3SChristoph Hellwig  	__le32 dseg_1_address[2];/* Data segment 1 address. */
8898d6810d3SChristoph Hellwig  	__le32 dseg_1_length;	/* Data segment 1 length. */
8901da177e4SLinus Torvalds };
8911da177e4SLinus Torvalds 
8921da177e4SLinus Torvalds /*
8931da177e4SLinus Torvalds  * ISP queue - CTIO returned entry structure definition.
8941da177e4SLinus Torvalds  */
8951da177e4SLinus Torvalds struct ctio_a64_ret_entry {
8961da177e4SLinus Torvalds 	uint8_t entry_type;	/* Entry type. */
8971da177e4SLinus Torvalds #define CTIO_A64_RET_TYPE 0xF	/* CTIO A64 returned entry */
8981da177e4SLinus Torvalds 	uint8_t entry_count;	/* Entry count. */
8991da177e4SLinus Torvalds 	uint8_t reserved_1;
9001da177e4SLinus Torvalds 	uint8_t entry_status;	/* Entry Status. */
9018d6810d3SChristoph Hellwig  	__le32 reserved_2;
9021da177e4SLinus Torvalds 	uint8_t lun;		/* SCSI LUN */
9031da177e4SLinus Torvalds 	uint8_t initiator_id;
9041da177e4SLinus Torvalds 	uint8_t reserved_3;
9051da177e4SLinus Torvalds 	uint8_t target_id;
9068d6810d3SChristoph Hellwig  	__le32 option_flags;
9071da177e4SLinus Torvalds 	uint8_t status;
9081da177e4SLinus Torvalds 	uint8_t scsi_status;
9091da177e4SLinus Torvalds 	uint8_t tag_value;	/* Received queue tag message value */
9101da177e4SLinus Torvalds 	uint8_t tag_type;	/* Received queue tag message type */
9118d6810d3SChristoph Hellwig  	__le32 transfer_length;
9128d6810d3SChristoph Hellwig  	__le32 residual;
9138d6810d3SChristoph Hellwig  	__le16 timeout;		/* 0 = 30 seconds, 0xFFFF = disable */
9148d6810d3SChristoph Hellwig  	__le16 dseg_count;	/* Data segment count. */
9158d6810d3SChristoph Hellwig  	__le16 reserved_4[7];
9161da177e4SLinus Torvalds 	uint8_t sense_data[18];
9171da177e4SLinus Torvalds };
9181da177e4SLinus Torvalds 
9191da177e4SLinus Torvalds /*
9201da177e4SLinus Torvalds  * ISP request and response queue entry sizes
9211da177e4SLinus Torvalds  */
9221da177e4SLinus Torvalds #define RESPONSE_ENTRY_SIZE	(sizeof(struct response))
9231da177e4SLinus Torvalds #define REQUEST_ENTRY_SIZE	(sizeof(request_t))
9241da177e4SLinus Torvalds 
9251da177e4SLinus Torvalds /*
9261da177e4SLinus Torvalds  * ISP status entry - completion status definitions.
9271da177e4SLinus Torvalds  */
9281da177e4SLinus Torvalds #define CS_COMPLETE         0x0	/* No errors */
9291da177e4SLinus Torvalds #define CS_INCOMPLETE       0x1	/* Incomplete transfer of cmd. */
9301da177e4SLinus Torvalds #define CS_DMA              0x2	/* A DMA direction error. */
9311da177e4SLinus Torvalds #define CS_TRANSPORT        0x3	/* Transport error. */
9321da177e4SLinus Torvalds #define CS_RESET            0x4	/* SCSI bus reset occurred */
9331da177e4SLinus Torvalds #define CS_ABORTED          0x5	/* System aborted command. */
9341da177e4SLinus Torvalds #define CS_TIMEOUT          0x6	/* Timeout error. */
9351da177e4SLinus Torvalds #define CS_DATA_OVERRUN     0x7	/* Data overrun. */
9361da177e4SLinus Torvalds #define CS_COMMAND_OVERRUN  0x8	/* Command Overrun. */
9371da177e4SLinus Torvalds #define CS_STATUS_OVERRUN   0x9	/* Status Overrun. */
9381da177e4SLinus Torvalds #define CS_BAD_MSG          0xA	/* Bad msg after status phase. */
9391da177e4SLinus Torvalds #define CS_NO_MSG_OUT       0xB	/* No msg out after selection. */
9401da177e4SLinus Torvalds #define CS_EXTENDED_ID      0xC	/* Extended ID failed. */
9411da177e4SLinus Torvalds #define CS_IDE_MSG          0xD	/* Target rejected IDE msg. */
9421da177e4SLinus Torvalds #define CS_ABORT_MSG        0xE	/* Target rejected abort msg. */
9431da177e4SLinus Torvalds #define CS_REJECT_MSG       0xF	/* Target rejected reject msg. */
9441da177e4SLinus Torvalds #define CS_NOP_MSG          0x10	/* Target rejected NOP msg. */
9451da177e4SLinus Torvalds #define CS_PARITY_MSG       0x11	/* Target rejected parity msg. */
9461da177e4SLinus Torvalds #define CS_DEV_RESET_MSG    0x12	/* Target rejected dev rst msg. */
9471da177e4SLinus Torvalds #define CS_ID_MSG           0x13	/* Target rejected ID msg. */
9481da177e4SLinus Torvalds #define CS_FREE             0x14	/* Unexpected bus free. */
9491da177e4SLinus Torvalds #define CS_DATA_UNDERRUN    0x15	/* Data Underrun. */
9501da177e4SLinus Torvalds #define CS_TRANACTION_1     0x18	/* Transaction error 1 */
9511da177e4SLinus Torvalds #define CS_TRANACTION_2     0x19	/* Transaction error 2 */
9521da177e4SLinus Torvalds #define CS_TRANACTION_3     0x1a	/* Transaction error 3 */
9531da177e4SLinus Torvalds #define CS_INV_ENTRY_TYPE   0x1b	/* Invalid entry type */
9541da177e4SLinus Torvalds #define CS_DEV_QUEUE_FULL   0x1c	/* Device queue full */
9551da177e4SLinus Torvalds #define CS_PHASED_SKIPPED   0x1d	/* SCSI phase skipped */
9561da177e4SLinus Torvalds #define CS_ARS_FAILED       0x1e	/* ARS failed */
9571da177e4SLinus Torvalds #define CS_LVD_BUS_ERROR    0x21	/* LVD bus error */
9581da177e4SLinus Torvalds #define CS_BAD_PAYLOAD      0x80	/* Driver defined */
9591da177e4SLinus Torvalds #define CS_UNKNOWN          0x81	/* Driver defined */
9601da177e4SLinus Torvalds #define CS_RETRY            0x82	/* Driver defined */
9611da177e4SLinus Torvalds 
9621da177e4SLinus Torvalds /*
9631da177e4SLinus Torvalds  * ISP target entries - Option flags bit definitions.
9641da177e4SLinus Torvalds  */
9651da177e4SLinus Torvalds #define OF_ENABLE_TAG       BIT_1	/* Tagged queue action enable */
9661da177e4SLinus Torvalds #define OF_DATA_IN          BIT_6	/* Data in to initiator */
9671da177e4SLinus Torvalds 					/*  (data from target to initiator) */
9681da177e4SLinus Torvalds #define OF_DATA_OUT         BIT_7	/* Data out from initiator */
9691da177e4SLinus Torvalds 					/*  (data from initiator to target) */
9701da177e4SLinus Torvalds #define OF_NO_DATA          (BIT_7 | BIT_6)
9711da177e4SLinus Torvalds #define OF_DISC_DISABLED    BIT_15	/* Disconnects disabled */
9721da177e4SLinus Torvalds #define OF_DISABLE_SDP      BIT_24	/* Disable sending save data ptr */
9731da177e4SLinus Torvalds #define OF_SEND_RDP         BIT_26	/* Send restore data pointers msg */
9741da177e4SLinus Torvalds #define OF_FORCE_DISC       BIT_30	/* Disconnects mandatory */
9751da177e4SLinus Torvalds #define OF_SSTS             BIT_31	/* Send SCSI status */
9761da177e4SLinus Torvalds 
9771da177e4SLinus Torvalds 
9781da177e4SLinus Torvalds /*
9791da177e4SLinus Torvalds  * BUS parameters/settings structure - UNUSED
9801da177e4SLinus Torvalds  */
9811da177e4SLinus Torvalds struct bus_param {
9821da177e4SLinus Torvalds 	uint8_t id;		/* Host adapter SCSI id */
9831da177e4SLinus Torvalds 	uint8_t bus_reset_delay;	/* SCSI bus reset delay. */
9841da177e4SLinus Torvalds 	uint8_t failed_reset_count;	/* number of time reset failed */
9851da177e4SLinus Torvalds 	uint8_t unused;
9861da177e4SLinus Torvalds 	uint16_t device_enables;	/* Device enable bits. */
9871da177e4SLinus Torvalds 	uint16_t lun_disables;	/* LUN disable bits. */
9881da177e4SLinus Torvalds 	uint16_t qtag_enables;	/* Tag queue enables. */
9891da177e4SLinus Torvalds 	uint16_t hiwat;		/* High water mark per device. */
9901da177e4SLinus Torvalds 	uint8_t reset_marker:1;
9911da177e4SLinus Torvalds 	uint8_t disable_scsi_reset:1;
9921da177e4SLinus Torvalds 	uint8_t scsi_bus_dead:1;	/* SCSI Bus is Dead, when 5 back to back resets failed */
9931da177e4SLinus Torvalds };
9941da177e4SLinus Torvalds 
9951da177e4SLinus Torvalds 
9961da177e4SLinus Torvalds struct qla_driver_setup {
9971da177e4SLinus Torvalds 	uint32_t no_sync:1;
9981da177e4SLinus Torvalds 	uint32_t no_wide:1;
9991da177e4SLinus Torvalds 	uint32_t no_ppr:1;
10001da177e4SLinus Torvalds 	uint32_t no_nvram:1;
10011da177e4SLinus Torvalds 	uint16_t sync_mask;
10021da177e4SLinus Torvalds 	uint16_t wide_mask;
10031da177e4SLinus Torvalds 	uint16_t ppr_mask;
10041da177e4SLinus Torvalds };
10051da177e4SLinus Torvalds 
10061da177e4SLinus Torvalds 
10071da177e4SLinus Torvalds /*
10081da177e4SLinus Torvalds  * Linux Host Adapter structure
10091da177e4SLinus Torvalds  */
10101da177e4SLinus Torvalds struct scsi_qla_host {
10111da177e4SLinus Torvalds 	/* Linux adapter configuration data */
10121da177e4SLinus Torvalds 	struct Scsi_Host *host;	/* pointer to host data */
10131da177e4SLinus Torvalds 	struct scsi_qla_host *next;
10141da177e4SLinus Torvalds 	struct device_reg __iomem *iobase;	/* Base Memory-mapped I/O address */
10151da177e4SLinus Torvalds 
10161da177e4SLinus Torvalds 	unsigned char __iomem *mmpbase;	/* memory mapped address */
10171da177e4SLinus Torvalds 	unsigned long host_no;
10181da177e4SLinus Torvalds 	struct pci_dev *pdev;
10191da177e4SLinus Torvalds 	uint8_t devnum;
10201da177e4SLinus Torvalds 	uint8_t revision;
10211da177e4SLinus Torvalds 	uint8_t ports;
10221da177e4SLinus Torvalds 
10231da177e4SLinus Torvalds 	unsigned long actthreads;
10241da177e4SLinus Torvalds 	unsigned long isr_count;	/* Interrupt count */
10251da177e4SLinus Torvalds 	unsigned long spurious_int;
10261da177e4SLinus Torvalds 
10271da177e4SLinus Torvalds 	/* Outstandings ISP commands. */
10281da177e4SLinus Torvalds 	struct srb *outstanding_cmds[MAX_OUTSTANDING_COMMANDS];
10291da177e4SLinus Torvalds 
10301da177e4SLinus Torvalds 	/* BUS configuration data */
10311da177e4SLinus Torvalds 	struct bus_param bus_settings[MAX_BUSES];
10321da177e4SLinus Torvalds 
10331da177e4SLinus Torvalds 	/* Received ISP mailbox data. */
10341da177e4SLinus Torvalds 	volatile uint16_t mailbox_out[MAILBOX_REGISTER_COUNT];
10351da177e4SLinus Torvalds 
10361da177e4SLinus Torvalds 	dma_addr_t request_dma;		/* Physical Address */
10371da177e4SLinus Torvalds 	request_t *request_ring;	/* Base virtual address */
10381da177e4SLinus Torvalds 	request_t *request_ring_ptr;	/* Current address. */
10391da177e4SLinus Torvalds 	uint16_t req_ring_index;	/* Current index. */
10401da177e4SLinus Torvalds 	uint16_t req_q_cnt;		/* Number of available entries. */
10411da177e4SLinus Torvalds 
10421da177e4SLinus Torvalds 	dma_addr_t response_dma;	/* Physical address. */
10431da177e4SLinus Torvalds 	struct response *response_ring;	/* Base virtual address */
10441da177e4SLinus Torvalds 	struct response *response_ring_ptr;	/* Current address. */
10451da177e4SLinus Torvalds 	uint16_t rsp_ring_index;	/* Current index. */
10461da177e4SLinus Torvalds 
10471da177e4SLinus Torvalds 	struct list_head done_q;	/* Done queue */
10481da177e4SLinus Torvalds 
10491da177e4SLinus Torvalds 	struct completion *mailbox_wait;
10509c6c273aSKees Cook 	struct timer_list mailbox_timer;
10511da177e4SLinus Torvalds 
10521da177e4SLinus Torvalds 	volatile struct {
10531da177e4SLinus Torvalds 		uint32_t online:1;			/* 0 */
10541da177e4SLinus Torvalds 		uint32_t reset_marker:1;		/* 1 */
10551da177e4SLinus Torvalds 		uint32_t disable_host_adapter:1;	/* 2 */
10561da177e4SLinus Torvalds 		uint32_t reset_active:1;		/* 3 */
10571da177e4SLinus Torvalds 		uint32_t abort_isp_active:1;		/* 4 */
10581da177e4SLinus Torvalds 		uint32_t disable_risc_code_load:1;	/* 5 */
10591da177e4SLinus Torvalds 	} flags;
10601da177e4SLinus Torvalds 
10611da177e4SLinus Torvalds 	struct nvram nvram;
10621da177e4SLinus Torvalds 	int nvram_valid;
10631bfa11dbSJaswinder Singh Rajput 
10641bfa11dbSJaswinder Singh Rajput 	/* Firmware Info */
10651bfa11dbSJaswinder Singh Rajput 	unsigned short fwstart; /* start address for F/W   */
10661bfa11dbSJaswinder Singh Rajput 	unsigned char fwver1;   /* F/W version first char  */
10671bfa11dbSJaswinder Singh Rajput 	unsigned char fwver2;   /* F/W version second char */
10681bfa11dbSJaswinder Singh Rajput 	unsigned char fwver3;   /* F/W version third char  */
10691da177e4SLinus Torvalds };
10701da177e4SLinus Torvalds 
10711da177e4SLinus Torvalds #endif /* _QLA1280_H */
1072