xref: /openbmc/linux/drivers/scsi/mvsas/mv_64xx.c (revision 9dc9fd9484c5168d23fe855e6c56543d96b6695b)
1dd4969a8SJeff Garzik /*
220b09c29SAndy Yan  * Marvell 88SE64xx hardware specific
320b09c29SAndy Yan  *
420b09c29SAndy Yan  * Copyright 2007 Red Hat, Inc.
520b09c29SAndy Yan  * Copyright 2008 Marvell. <kewei@marvell.com>
620b09c29SAndy Yan  *
720b09c29SAndy Yan  * This file is licensed under GPLv2.
820b09c29SAndy Yan  *
920b09c29SAndy Yan  * This program is free software; you can redistribute it and/or
1020b09c29SAndy Yan  * modify it under the terms of the GNU General Public License as
1120b09c29SAndy Yan  * published by the Free Software Foundation; version 2 of the
1220b09c29SAndy Yan  * License.
1320b09c29SAndy Yan  *
1420b09c29SAndy Yan  * This program is distributed in the hope that it will be useful,
1520b09c29SAndy Yan  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1620b09c29SAndy Yan  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
1720b09c29SAndy Yan  * General Public License for more details.
1820b09c29SAndy Yan  *
1920b09c29SAndy Yan  * You should have received a copy of the GNU General Public License
2020b09c29SAndy Yan  * along with this program; if not, write to the Free Software
2120b09c29SAndy Yan  * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307
2220b09c29SAndy Yan  * USA
23dd4969a8SJeff Garzik */
24dd4969a8SJeff Garzik 
25dd4969a8SJeff Garzik #include "mv_sas.h"
26dd4969a8SJeff Garzik #include "mv_64xx.h"
27dd4969a8SJeff Garzik #include "mv_chips.h"
28dd4969a8SJeff Garzik 
2920b09c29SAndy Yan static void mvs_64xx_detect_porttype(struct mvs_info *mvi, int i)
30dd4969a8SJeff Garzik {
31dd4969a8SJeff Garzik 	void __iomem *regs = mvi->regs;
32dd4969a8SJeff Garzik 	u32 reg;
33dd4969a8SJeff Garzik 	struct mvs_phy *phy = &mvi->phy[i];
34dd4969a8SJeff Garzik 
35dd4969a8SJeff Garzik 	/* TODO check & save device type */
3620b09c29SAndy Yan 	reg = mr32(MVS_GBL_PORT_TYPE);
3720b09c29SAndy Yan 	phy->phy_type &= ~(PORT_TYPE_SAS | PORT_TYPE_SATA);
38dd4969a8SJeff Garzik 	if (reg & MODE_SAS_SATA & (1 << i))
39dd4969a8SJeff Garzik 		phy->phy_type |= PORT_TYPE_SAS;
40dd4969a8SJeff Garzik 	else
41dd4969a8SJeff Garzik 		phy->phy_type |= PORT_TYPE_SATA;
42dd4969a8SJeff Garzik }
43dd4969a8SJeff Garzik 
4420b09c29SAndy Yan static void __devinit mvs_64xx_enable_xmt(struct mvs_info *mvi, int phy_id)
45dd4969a8SJeff Garzik {
46dd4969a8SJeff Garzik 	void __iomem *regs = mvi->regs;
47dd4969a8SJeff Garzik 	u32 tmp;
48dd4969a8SJeff Garzik 
4920b09c29SAndy Yan 	tmp = mr32(MVS_PCS);
50dd4969a8SJeff Garzik 	if (mvi->chip->n_phy <= 4)
5120b09c29SAndy Yan 		tmp |= 1 << (phy_id + PCS_EN_PORT_XMT_SHIFT);
52dd4969a8SJeff Garzik 	else
5320b09c29SAndy Yan 		tmp |= 1 << (phy_id + PCS_EN_PORT_XMT_SHIFT2);
5420b09c29SAndy Yan 	mw32(MVS_PCS, tmp);
55dd4969a8SJeff Garzik }
56dd4969a8SJeff Garzik 
5720b09c29SAndy Yan static void __devinit mvs_64xx_phy_hacks(struct mvs_info *mvi)
58dd4969a8SJeff Garzik {
59dd4969a8SJeff Garzik 	void __iomem *regs = mvi->regs;
60dd4969a8SJeff Garzik 
6120b09c29SAndy Yan 	mvs_phy_hacks(mvi);
62dd4969a8SJeff Garzik 
6320b09c29SAndy Yan 	if (!(mvi->flags & MVF_FLAG_SOC)) {
64dd4969a8SJeff Garzik 		/* TEST - for phy decoding error, adjust voltage levels */
6520b09c29SAndy Yan 		mw32(MVS_P0_VSR_ADDR + 0, 0x8);
6620b09c29SAndy Yan 		mw32(MVS_P0_VSR_DATA + 0, 0x2F0);
67dd4969a8SJeff Garzik 
6820b09c29SAndy Yan 		mw32(MVS_P0_VSR_ADDR + 8, 0x8);
6920b09c29SAndy Yan 		mw32(MVS_P0_VSR_DATA + 8, 0x2F0);
70dd4969a8SJeff Garzik 
7120b09c29SAndy Yan 		mw32(MVS_P0_VSR_ADDR + 16, 0x8);
7220b09c29SAndy Yan 		mw32(MVS_P0_VSR_DATA + 16, 0x2F0);
73dd4969a8SJeff Garzik 
7420b09c29SAndy Yan 		mw32(MVS_P0_VSR_ADDR + 24, 0x8);
7520b09c29SAndy Yan 		mw32(MVS_P0_VSR_DATA + 24, 0x2F0);
7620b09c29SAndy Yan 	} else {
7720b09c29SAndy Yan 		int i;
7820b09c29SAndy Yan 		/* disable auto port detection */
7920b09c29SAndy Yan 		mw32(MVS_GBL_PORT_TYPE, 0);
8020b09c29SAndy Yan 		for (i = 0; i < mvi->chip->n_phy; i++) {
8120b09c29SAndy Yan 			mvs_write_port_vsr_addr(mvi, i, VSR_PHY_MODE7);
8220b09c29SAndy Yan 			mvs_write_port_vsr_data(mvi, i, 0x90000000);
8320b09c29SAndy Yan 			mvs_write_port_vsr_addr(mvi, i, VSR_PHY_MODE9);
8420b09c29SAndy Yan 			mvs_write_port_vsr_data(mvi, i, 0x50f2);
8520b09c29SAndy Yan 			mvs_write_port_vsr_addr(mvi, i, VSR_PHY_MODE11);
8620b09c29SAndy Yan 			mvs_write_port_vsr_data(mvi, i, 0x0e);
8720b09c29SAndy Yan 		}
8820b09c29SAndy Yan 	}
89dd4969a8SJeff Garzik }
90dd4969a8SJeff Garzik 
9120b09c29SAndy Yan static void mvs_64xx_stp_reset(struct mvs_info *mvi, u32 phy_id)
9220b09c29SAndy Yan {
9320b09c29SAndy Yan 	void __iomem *regs = mvi->regs;
9420b09c29SAndy Yan 	u32 reg, tmp;
9520b09c29SAndy Yan 
9620b09c29SAndy Yan 	if (!(mvi->flags & MVF_FLAG_SOC)) {
9720b09c29SAndy Yan 		if (phy_id < 4)
9820b09c29SAndy Yan 			pci_read_config_dword(mvi->pdev, PCR_PHY_CTL, &reg);
9920b09c29SAndy Yan 		else
10020b09c29SAndy Yan 			pci_read_config_dword(mvi->pdev, PCR_PHY_CTL2, &reg);
10120b09c29SAndy Yan 
10220b09c29SAndy Yan 	} else
10320b09c29SAndy Yan 		reg = mr32(MVS_PHY_CTL);
10420b09c29SAndy Yan 
10520b09c29SAndy Yan 	tmp = reg;
10620b09c29SAndy Yan 	if (phy_id < 4)
10720b09c29SAndy Yan 		tmp |= (1U << phy_id) << PCTL_LINK_OFFS;
10820b09c29SAndy Yan 	else
10920b09c29SAndy Yan 		tmp |= (1U << (phy_id - 4)) << PCTL_LINK_OFFS;
11020b09c29SAndy Yan 
11120b09c29SAndy Yan 	if (!(mvi->flags & MVF_FLAG_SOC)) {
11220b09c29SAndy Yan 		if (phy_id < 4) {
11320b09c29SAndy Yan 			pci_write_config_dword(mvi->pdev, PCR_PHY_CTL, tmp);
11420b09c29SAndy Yan 			mdelay(10);
11520b09c29SAndy Yan 			pci_write_config_dword(mvi->pdev, PCR_PHY_CTL, reg);
11620b09c29SAndy Yan 		} else {
11720b09c29SAndy Yan 			pci_write_config_dword(mvi->pdev, PCR_PHY_CTL2, tmp);
11820b09c29SAndy Yan 			mdelay(10);
11920b09c29SAndy Yan 			pci_write_config_dword(mvi->pdev, PCR_PHY_CTL2, reg);
12020b09c29SAndy Yan 		}
12120b09c29SAndy Yan 	} else {
12220b09c29SAndy Yan 		mw32(MVS_PHY_CTL, tmp);
12320b09c29SAndy Yan 		mdelay(10);
12420b09c29SAndy Yan 		mw32(MVS_PHY_CTL, reg);
12520b09c29SAndy Yan 	}
12620b09c29SAndy Yan }
12720b09c29SAndy Yan 
12820b09c29SAndy Yan static void mvs_64xx_phy_reset(struct mvs_info *mvi, u32 phy_id, int hard)
12920b09c29SAndy Yan {
13020b09c29SAndy Yan 	u32 tmp;
13120b09c29SAndy Yan 	tmp = mvs_read_port_irq_stat(mvi, phy_id);
13220b09c29SAndy Yan 	tmp &= ~PHYEV_RDY_CH;
13320b09c29SAndy Yan 	mvs_write_port_irq_stat(mvi, phy_id, tmp);
13420b09c29SAndy Yan 	tmp = mvs_read_phy_ctl(mvi, phy_id);
135*9dc9fd94SSrinivas 	if (hard == 1)
13620b09c29SAndy Yan 		tmp |= PHY_RST_HARD;
137*9dc9fd94SSrinivas 	else if (hard == 0)
13820b09c29SAndy Yan 		tmp |= PHY_RST;
13920b09c29SAndy Yan 	mvs_write_phy_ctl(mvi, phy_id, tmp);
14020b09c29SAndy Yan 	if (hard) {
14120b09c29SAndy Yan 		do {
14220b09c29SAndy Yan 			tmp = mvs_read_phy_ctl(mvi, phy_id);
14320b09c29SAndy Yan 		} while (tmp & PHY_RST_HARD);
14420b09c29SAndy Yan 	}
14520b09c29SAndy Yan }
14620b09c29SAndy Yan 
147*9dc9fd94SSrinivas void mvs_64xx_clear_srs_irq(struct mvs_info *mvi, u8 reg_set, u8 clear_all)
148*9dc9fd94SSrinivas {
149*9dc9fd94SSrinivas 	void __iomem *regs = mvi->regs;
150*9dc9fd94SSrinivas 	u32 tmp;
151*9dc9fd94SSrinivas 	if (clear_all) {
152*9dc9fd94SSrinivas 		tmp = mr32(MVS_INT_STAT_SRS_0);
153*9dc9fd94SSrinivas 		if (tmp) {
154*9dc9fd94SSrinivas 			printk(KERN_DEBUG "check SRS 0 %08X.\n", tmp);
155*9dc9fd94SSrinivas 			mw32(MVS_INT_STAT_SRS_0, tmp);
156*9dc9fd94SSrinivas 		}
157*9dc9fd94SSrinivas 	} else {
158*9dc9fd94SSrinivas 		tmp = mr32(MVS_INT_STAT_SRS_0);
159*9dc9fd94SSrinivas 		if (tmp &  (1 << (reg_set % 32))) {
160*9dc9fd94SSrinivas 			printk(KERN_DEBUG "register set 0x%x was stopped.\n",
161*9dc9fd94SSrinivas 			       reg_set);
162*9dc9fd94SSrinivas 			mw32(MVS_INT_STAT_SRS_0, 1 << (reg_set % 32));
163*9dc9fd94SSrinivas 		}
164*9dc9fd94SSrinivas 	}
165*9dc9fd94SSrinivas }
166*9dc9fd94SSrinivas 
16720b09c29SAndy Yan static int __devinit mvs_64xx_chip_reset(struct mvs_info *mvi)
16820b09c29SAndy Yan {
16920b09c29SAndy Yan 	void __iomem *regs = mvi->regs;
17020b09c29SAndy Yan 	u32 tmp;
17120b09c29SAndy Yan 	int i;
17220b09c29SAndy Yan 
17320b09c29SAndy Yan 	/* make sure interrupts are masked immediately (paranoia) */
17420b09c29SAndy Yan 	mw32(MVS_GBL_CTL, 0);
17520b09c29SAndy Yan 	tmp = mr32(MVS_GBL_CTL);
17620b09c29SAndy Yan 
17720b09c29SAndy Yan 	/* Reset Controller */
17820b09c29SAndy Yan 	if (!(tmp & HBA_RST)) {
17920b09c29SAndy Yan 		if (mvi->flags & MVF_PHY_PWR_FIX) {
18020b09c29SAndy Yan 			pci_read_config_dword(mvi->pdev, PCR_PHY_CTL, &tmp);
18120b09c29SAndy Yan 			tmp &= ~PCTL_PWR_OFF;
18220b09c29SAndy Yan 			tmp |= PCTL_PHY_DSBL;
18320b09c29SAndy Yan 			pci_write_config_dword(mvi->pdev, PCR_PHY_CTL, tmp);
18420b09c29SAndy Yan 
18520b09c29SAndy Yan 			pci_read_config_dword(mvi->pdev, PCR_PHY_CTL2, &tmp);
18620b09c29SAndy Yan 			tmp &= ~PCTL_PWR_OFF;
18720b09c29SAndy Yan 			tmp |= PCTL_PHY_DSBL;
18820b09c29SAndy Yan 			pci_write_config_dword(mvi->pdev, PCR_PHY_CTL2, tmp);
18920b09c29SAndy Yan 		}
19020b09c29SAndy Yan 	}
19120b09c29SAndy Yan 
19220b09c29SAndy Yan 	/* make sure interrupts are masked immediately (paranoia) */
19320b09c29SAndy Yan 	mw32(MVS_GBL_CTL, 0);
19420b09c29SAndy Yan 	tmp = mr32(MVS_GBL_CTL);
19520b09c29SAndy Yan 
19620b09c29SAndy Yan 	/* Reset Controller */
19720b09c29SAndy Yan 	if (!(tmp & HBA_RST)) {
19820b09c29SAndy Yan 		/* global reset, incl. COMRESET/H_RESET_N (self-clearing) */
19920b09c29SAndy Yan 		mw32_f(MVS_GBL_CTL, HBA_RST);
20020b09c29SAndy Yan 	}
20120b09c29SAndy Yan 
20220b09c29SAndy Yan 	/* wait for reset to finish; timeout is just a guess */
20320b09c29SAndy Yan 	i = 1000;
20420b09c29SAndy Yan 	while (i-- > 0) {
20520b09c29SAndy Yan 		msleep(10);
20620b09c29SAndy Yan 
20720b09c29SAndy Yan 		if (!(mr32(MVS_GBL_CTL) & HBA_RST))
20820b09c29SAndy Yan 			break;
20920b09c29SAndy Yan 	}
21020b09c29SAndy Yan 	if (mr32(MVS_GBL_CTL) & HBA_RST) {
21120b09c29SAndy Yan 		dev_printk(KERN_ERR, mvi->dev, "HBA reset failed\n");
21220b09c29SAndy Yan 		return -EBUSY;
21320b09c29SAndy Yan 	}
21420b09c29SAndy Yan 	return 0;
21520b09c29SAndy Yan }
21620b09c29SAndy Yan 
21720b09c29SAndy Yan static void mvs_64xx_phy_disable(struct mvs_info *mvi, u32 phy_id)
21820b09c29SAndy Yan {
21920b09c29SAndy Yan 	void __iomem *regs = mvi->regs;
22020b09c29SAndy Yan 	u32 tmp;
22120b09c29SAndy Yan 	if (!(mvi->flags & MVF_FLAG_SOC)) {
22220b09c29SAndy Yan 		u32 offs;
22320b09c29SAndy Yan 		if (phy_id < 4)
22420b09c29SAndy Yan 			offs = PCR_PHY_CTL;
22520b09c29SAndy Yan 		else {
22620b09c29SAndy Yan 			offs = PCR_PHY_CTL2;
22720b09c29SAndy Yan 			phy_id -= 4;
22820b09c29SAndy Yan 		}
22920b09c29SAndy Yan 		pci_read_config_dword(mvi->pdev, offs, &tmp);
23020b09c29SAndy Yan 		tmp |= 1U << (PCTL_PHY_DSBL_OFFS + phy_id);
23120b09c29SAndy Yan 		pci_write_config_dword(mvi->pdev, offs, tmp);
23220b09c29SAndy Yan 	} else {
23320b09c29SAndy Yan 		tmp = mr32(MVS_PHY_CTL);
23420b09c29SAndy Yan 		tmp |= 1U << (PCTL_PHY_DSBL_OFFS + phy_id);
23520b09c29SAndy Yan 		mw32(MVS_PHY_CTL, tmp);
23620b09c29SAndy Yan 	}
23720b09c29SAndy Yan }
23820b09c29SAndy Yan 
23920b09c29SAndy Yan static void mvs_64xx_phy_enable(struct mvs_info *mvi, u32 phy_id)
24020b09c29SAndy Yan {
24120b09c29SAndy Yan 	void __iomem *regs = mvi->regs;
24220b09c29SAndy Yan 	u32 tmp;
24320b09c29SAndy Yan 	if (!(mvi->flags & MVF_FLAG_SOC)) {
24420b09c29SAndy Yan 		u32 offs;
24520b09c29SAndy Yan 		if (phy_id < 4)
24620b09c29SAndy Yan 			offs = PCR_PHY_CTL;
24720b09c29SAndy Yan 		else {
24820b09c29SAndy Yan 			offs = PCR_PHY_CTL2;
24920b09c29SAndy Yan 			phy_id -= 4;
25020b09c29SAndy Yan 		}
25120b09c29SAndy Yan 		pci_read_config_dword(mvi->pdev, offs, &tmp);
25220b09c29SAndy Yan 		tmp &= ~(1U << (PCTL_PHY_DSBL_OFFS + phy_id));
25320b09c29SAndy Yan 		pci_write_config_dword(mvi->pdev, offs, tmp);
25420b09c29SAndy Yan 	} else {
25520b09c29SAndy Yan 		tmp = mr32(MVS_PHY_CTL);
25620b09c29SAndy Yan 		tmp &= ~(1U << (PCTL_PHY_DSBL_OFFS + phy_id));
25720b09c29SAndy Yan 		mw32(MVS_PHY_CTL, tmp);
25820b09c29SAndy Yan 	}
25920b09c29SAndy Yan }
26020b09c29SAndy Yan 
26120b09c29SAndy Yan static int __devinit mvs_64xx_init(struct mvs_info *mvi)
26220b09c29SAndy Yan {
26320b09c29SAndy Yan 	void __iomem *regs = mvi->regs;
26420b09c29SAndy Yan 	int i;
26520b09c29SAndy Yan 	u32 tmp, cctl;
26620b09c29SAndy Yan 
26720b09c29SAndy Yan 	if (mvi->pdev && mvi->pdev->revision == 0)
26820b09c29SAndy Yan 		mvi->flags |= MVF_PHY_PWR_FIX;
26920b09c29SAndy Yan 	if (!(mvi->flags & MVF_FLAG_SOC)) {
27020b09c29SAndy Yan 		mvs_show_pcie_usage(mvi);
27120b09c29SAndy Yan 		tmp = mvs_64xx_chip_reset(mvi);
27220b09c29SAndy Yan 		if (tmp)
27320b09c29SAndy Yan 			return tmp;
27420b09c29SAndy Yan 	} else {
27520b09c29SAndy Yan 		tmp = mr32(MVS_PHY_CTL);
27620b09c29SAndy Yan 		tmp &= ~PCTL_PWR_OFF;
27720b09c29SAndy Yan 		tmp |= PCTL_PHY_DSBL;
27820b09c29SAndy Yan 		mw32(MVS_PHY_CTL, tmp);
27920b09c29SAndy Yan 	}
28020b09c29SAndy Yan 
28120b09c29SAndy Yan 	/* Init Chip */
28220b09c29SAndy Yan 	/* make sure RST is set; HBA_RST /should/ have done that for us */
28320b09c29SAndy Yan 	cctl = mr32(MVS_CTL) & 0xFFFF;
28420b09c29SAndy Yan 	if (cctl & CCTL_RST)
28520b09c29SAndy Yan 		cctl &= ~CCTL_RST;
28620b09c29SAndy Yan 	else
28720b09c29SAndy Yan 		mw32_f(MVS_CTL, cctl | CCTL_RST);
28820b09c29SAndy Yan 
28920b09c29SAndy Yan 	if (!(mvi->flags & MVF_FLAG_SOC)) {
29020b09c29SAndy Yan 		/* write to device control _AND_ device status register */
29120b09c29SAndy Yan 		pci_read_config_dword(mvi->pdev, PCR_DEV_CTRL, &tmp);
29220b09c29SAndy Yan 		tmp &= ~PRD_REQ_MASK;
29320b09c29SAndy Yan 		tmp |= PRD_REQ_SIZE;
29420b09c29SAndy Yan 		pci_write_config_dword(mvi->pdev, PCR_DEV_CTRL, tmp);
29520b09c29SAndy Yan 
29620b09c29SAndy Yan 		pci_read_config_dword(mvi->pdev, PCR_PHY_CTL, &tmp);
29720b09c29SAndy Yan 		tmp &= ~PCTL_PWR_OFF;
29820b09c29SAndy Yan 		tmp &= ~PCTL_PHY_DSBL;
29920b09c29SAndy Yan 		pci_write_config_dword(mvi->pdev, PCR_PHY_CTL, tmp);
30020b09c29SAndy Yan 
30120b09c29SAndy Yan 		pci_read_config_dword(mvi->pdev, PCR_PHY_CTL2, &tmp);
30220b09c29SAndy Yan 		tmp &= PCTL_PWR_OFF;
30320b09c29SAndy Yan 		tmp &= ~PCTL_PHY_DSBL;
30420b09c29SAndy Yan 		pci_write_config_dword(mvi->pdev, PCR_PHY_CTL2, tmp);
30520b09c29SAndy Yan 	} else {
30620b09c29SAndy Yan 		tmp = mr32(MVS_PHY_CTL);
30720b09c29SAndy Yan 		tmp &= ~PCTL_PWR_OFF;
30820b09c29SAndy Yan 		tmp |= PCTL_COM_ON;
30920b09c29SAndy Yan 		tmp &= ~PCTL_PHY_DSBL;
31020b09c29SAndy Yan 		tmp |= PCTL_LINK_RST;
31120b09c29SAndy Yan 		mw32(MVS_PHY_CTL, tmp);
31220b09c29SAndy Yan 		msleep(100);
31320b09c29SAndy Yan 		tmp &= ~PCTL_LINK_RST;
31420b09c29SAndy Yan 		mw32(MVS_PHY_CTL, tmp);
31520b09c29SAndy Yan 		msleep(100);
31620b09c29SAndy Yan 	}
31720b09c29SAndy Yan 
31820b09c29SAndy Yan 	/* reset control */
31920b09c29SAndy Yan 	mw32(MVS_PCS, 0);		/* MVS_PCS */
32020b09c29SAndy Yan 	/* init phys */
32120b09c29SAndy Yan 	mvs_64xx_phy_hacks(mvi);
32220b09c29SAndy Yan 
32320b09c29SAndy Yan 	/* enable auto port detection */
32420b09c29SAndy Yan 	mw32(MVS_GBL_PORT_TYPE, MODE_AUTO_DET_EN);
32520b09c29SAndy Yan 
32620b09c29SAndy Yan 	mw32(MVS_CMD_LIST_LO, mvi->slot_dma);
32720b09c29SAndy Yan 	mw32(MVS_CMD_LIST_HI, (mvi->slot_dma >> 16) >> 16);
32820b09c29SAndy Yan 
32920b09c29SAndy Yan 	mw32(MVS_RX_FIS_LO, mvi->rx_fis_dma);
33020b09c29SAndy Yan 	mw32(MVS_RX_FIS_HI, (mvi->rx_fis_dma >> 16) >> 16);
33120b09c29SAndy Yan 
33220b09c29SAndy Yan 	mw32(MVS_TX_CFG, MVS_CHIP_SLOT_SZ);
33320b09c29SAndy Yan 	mw32(MVS_TX_LO, mvi->tx_dma);
33420b09c29SAndy Yan 	mw32(MVS_TX_HI, (mvi->tx_dma >> 16) >> 16);
33520b09c29SAndy Yan 
33620b09c29SAndy Yan 	mw32(MVS_RX_CFG, MVS_RX_RING_SZ);
33720b09c29SAndy Yan 	mw32(MVS_RX_LO, mvi->rx_dma);
33820b09c29SAndy Yan 	mw32(MVS_RX_HI, (mvi->rx_dma >> 16) >> 16);
33920b09c29SAndy Yan 
34020b09c29SAndy Yan 	for (i = 0; i < mvi->chip->n_phy; i++) {
34120b09c29SAndy Yan 		/* set phy local SAS address */
34220b09c29SAndy Yan 		/* should set little endian SAS address to 64xx chip */
34320b09c29SAndy Yan 		mvs_set_sas_addr(mvi, i, PHYR_ADDR_LO, PHYR_ADDR_HI,
34420b09c29SAndy Yan 				cpu_to_be64(mvi->phy[i].dev_sas_addr));
34520b09c29SAndy Yan 
34620b09c29SAndy Yan 		mvs_64xx_enable_xmt(mvi, i);
34720b09c29SAndy Yan 
34820b09c29SAndy Yan 		mvs_64xx_phy_reset(mvi, i, 1);
34920b09c29SAndy Yan 		msleep(500);
35020b09c29SAndy Yan 		mvs_64xx_detect_porttype(mvi, i);
35120b09c29SAndy Yan 	}
35220b09c29SAndy Yan 	if (mvi->flags & MVF_FLAG_SOC) {
35320b09c29SAndy Yan 		/* set select registers */
35420b09c29SAndy Yan 		writel(0x0E008000, regs + 0x000);
35520b09c29SAndy Yan 		writel(0x59000008, regs + 0x004);
35620b09c29SAndy Yan 		writel(0x20, regs + 0x008);
35720b09c29SAndy Yan 		writel(0x20, regs + 0x00c);
35820b09c29SAndy Yan 		writel(0x20, regs + 0x010);
35920b09c29SAndy Yan 		writel(0x20, regs + 0x014);
36020b09c29SAndy Yan 		writel(0x20, regs + 0x018);
36120b09c29SAndy Yan 		writel(0x20, regs + 0x01c);
36220b09c29SAndy Yan 	}
36320b09c29SAndy Yan 	for (i = 0; i < mvi->chip->n_phy; i++) {
36420b09c29SAndy Yan 		/* clear phy int status */
36520b09c29SAndy Yan 		tmp = mvs_read_port_irq_stat(mvi, i);
36620b09c29SAndy Yan 		tmp &= ~PHYEV_SIG_FIS;
36720b09c29SAndy Yan 		mvs_write_port_irq_stat(mvi, i, tmp);
36820b09c29SAndy Yan 
36920b09c29SAndy Yan 		/* set phy int mask */
37020b09c29SAndy Yan 		tmp = PHYEV_RDY_CH | PHYEV_BROAD_CH | PHYEV_UNASSOC_FIS |
37120b09c29SAndy Yan 			PHYEV_ID_DONE | PHYEV_DCDR_ERR | PHYEV_CRC_ERR |
37220b09c29SAndy Yan 			PHYEV_DEC_ERR;
37320b09c29SAndy Yan 		mvs_write_port_irq_mask(mvi, i, tmp);
37420b09c29SAndy Yan 
37520b09c29SAndy Yan 		msleep(100);
37620b09c29SAndy Yan 		mvs_update_phyinfo(mvi, i, 1);
37720b09c29SAndy Yan 	}
37820b09c29SAndy Yan 
37920b09c29SAndy Yan 	/* FIXME: update wide port bitmaps */
38020b09c29SAndy Yan 
38120b09c29SAndy Yan 	/* little endian for open address and command table, etc. */
38220b09c29SAndy Yan 	/*
38320b09c29SAndy Yan 	 * it seems that ( from the spec ) turning on big-endian won't
38420b09c29SAndy Yan 	 * do us any good on big-endian machines, need further confirmation
38520b09c29SAndy Yan 	 */
38620b09c29SAndy Yan 	cctl = mr32(MVS_CTL);
38720b09c29SAndy Yan 	cctl |= CCTL_ENDIAN_CMD;
38820b09c29SAndy Yan 	cctl |= CCTL_ENDIAN_DATA;
38920b09c29SAndy Yan 	cctl &= ~CCTL_ENDIAN_OPEN;
39020b09c29SAndy Yan 	cctl |= CCTL_ENDIAN_RSP;
39120b09c29SAndy Yan 	mw32_f(MVS_CTL, cctl);
39220b09c29SAndy Yan 
39320b09c29SAndy Yan 	/* reset CMD queue */
39420b09c29SAndy Yan 	tmp = mr32(MVS_PCS);
39520b09c29SAndy Yan 	tmp |= PCS_CMD_RST;
39620b09c29SAndy Yan 	mw32(MVS_PCS, tmp);
39720b09c29SAndy Yan 	/* interrupt coalescing may cause missing HW interrput in some case,
39820b09c29SAndy Yan 	 * and the max count is 0x1ff, while our max slot is 0x200,
39920b09c29SAndy Yan 	 * it will make count 0.
40020b09c29SAndy Yan 	 */
40120b09c29SAndy Yan 	tmp = 0;
40220b09c29SAndy Yan 	mw32(MVS_INT_COAL, tmp);
40320b09c29SAndy Yan 
40420b09c29SAndy Yan 	tmp = 0x100;
40520b09c29SAndy Yan 	mw32(MVS_INT_COAL_TMOUT, tmp);
40620b09c29SAndy Yan 
40720b09c29SAndy Yan 	/* ladies and gentlemen, start your engines */
40820b09c29SAndy Yan 	mw32(MVS_TX_CFG, 0);
40920b09c29SAndy Yan 	mw32(MVS_TX_CFG, MVS_CHIP_SLOT_SZ | TX_EN);
41020b09c29SAndy Yan 	mw32(MVS_RX_CFG, MVS_RX_RING_SZ | RX_EN);
41120b09c29SAndy Yan 	/* enable CMD/CMPL_Q/RESP mode */
41220b09c29SAndy Yan 	mw32(MVS_PCS, PCS_SATA_RETRY | PCS_FIS_RX_EN |
41320b09c29SAndy Yan 		PCS_CMD_EN | PCS_CMD_STOP_ERR);
41420b09c29SAndy Yan 
41520b09c29SAndy Yan 	/* enable completion queue interrupt */
41620b09c29SAndy Yan 	tmp = (CINT_PORT_MASK | CINT_DONE | CINT_MEM | CINT_SRS | CINT_CI_STOP |
41720b09c29SAndy Yan 		CINT_DMA_PCIE);
41820b09c29SAndy Yan 
41920b09c29SAndy Yan 	mw32(MVS_INT_MASK, tmp);
42020b09c29SAndy Yan 
42120b09c29SAndy Yan 	/* Enable SRS interrupt */
42220b09c29SAndy Yan 	mw32(MVS_INT_MASK_SRS_0, 0xFFFF);
42320b09c29SAndy Yan 
42420b09c29SAndy Yan 	return 0;
42520b09c29SAndy Yan }
42620b09c29SAndy Yan 
42720b09c29SAndy Yan static int mvs_64xx_ioremap(struct mvs_info *mvi)
42820b09c29SAndy Yan {
42920b09c29SAndy Yan 	if (!mvs_ioremap(mvi, 4, 2))
43020b09c29SAndy Yan 		return 0;
43120b09c29SAndy Yan 	return -1;
43220b09c29SAndy Yan }
43320b09c29SAndy Yan 
43420b09c29SAndy Yan static void mvs_64xx_iounmap(struct mvs_info *mvi)
43520b09c29SAndy Yan {
43620b09c29SAndy Yan 	mvs_iounmap(mvi->regs);
43720b09c29SAndy Yan 	mvs_iounmap(mvi->regs_ex);
43820b09c29SAndy Yan }
43920b09c29SAndy Yan 
44020b09c29SAndy Yan static void mvs_64xx_interrupt_enable(struct mvs_info *mvi)
441dd4969a8SJeff Garzik {
442dd4969a8SJeff Garzik 	void __iomem *regs = mvi->regs;
443dd4969a8SJeff Garzik 	u32 tmp;
444dd4969a8SJeff Garzik 
44520b09c29SAndy Yan 	tmp = mr32(MVS_GBL_CTL);
44620b09c29SAndy Yan 	mw32(MVS_GBL_CTL, tmp | INT_EN);
447dd4969a8SJeff Garzik }
448dd4969a8SJeff Garzik 
44920b09c29SAndy Yan static void mvs_64xx_interrupt_disable(struct mvs_info *mvi)
450dd4969a8SJeff Garzik {
451dd4969a8SJeff Garzik 	void __iomem *regs = mvi->regs;
452dd4969a8SJeff Garzik 	u32 tmp;
453dd4969a8SJeff Garzik 
45420b09c29SAndy Yan 	tmp = mr32(MVS_GBL_CTL);
45520b09c29SAndy Yan 	mw32(MVS_GBL_CTL, tmp & ~INT_EN);
456dd4969a8SJeff Garzik }
457dd4969a8SJeff Garzik 
45820b09c29SAndy Yan static u32 mvs_64xx_isr_status(struct mvs_info *mvi, int irq)
45920b09c29SAndy Yan {
46020b09c29SAndy Yan 	void __iomem *regs = mvi->regs;
46120b09c29SAndy Yan 	u32 stat;
46220b09c29SAndy Yan 
46320b09c29SAndy Yan 	if (!(mvi->flags & MVF_FLAG_SOC)) {
46420b09c29SAndy Yan 		stat = mr32(MVS_GBL_INT_STAT);
46520b09c29SAndy Yan 
46620b09c29SAndy Yan 		if (stat == 0 || stat == 0xffffffff)
46720b09c29SAndy Yan 			return 0;
46820b09c29SAndy Yan 	} else
46920b09c29SAndy Yan 		stat = 1;
47020b09c29SAndy Yan 	return stat;
47120b09c29SAndy Yan }
47220b09c29SAndy Yan 
47320b09c29SAndy Yan static irqreturn_t mvs_64xx_isr(struct mvs_info *mvi, int irq, u32 stat)
47420b09c29SAndy Yan {
47520b09c29SAndy Yan 	void __iomem *regs = mvi->regs;
47620b09c29SAndy Yan 
47720b09c29SAndy Yan 	/* clear CMD_CMPLT ASAP */
47820b09c29SAndy Yan 	mw32_f(MVS_INT_STAT, CINT_DONE);
47920b09c29SAndy Yan #ifndef MVS_USE_TASKLET
48020b09c29SAndy Yan 	spin_lock(&mvi->lock);
48120b09c29SAndy Yan #endif
48220b09c29SAndy Yan 	mvs_int_full(mvi);
48320b09c29SAndy Yan #ifndef MVS_USE_TASKLET
48420b09c29SAndy Yan 	spin_unlock(&mvi->lock);
48520b09c29SAndy Yan #endif
48620b09c29SAndy Yan 	return IRQ_HANDLED;
48720b09c29SAndy Yan }
48820b09c29SAndy Yan 
48920b09c29SAndy Yan static void mvs_64xx_command_active(struct mvs_info *mvi, u32 slot_idx)
49020b09c29SAndy Yan {
49120b09c29SAndy Yan 	u32 tmp;
49220b09c29SAndy Yan 	mvs_cw32(mvi, 0x40 + (slot_idx >> 3), 1 << (slot_idx % 32));
49320b09c29SAndy Yan 	mvs_cw32(mvi, 0x00 + (slot_idx >> 3), 1 << (slot_idx % 32));
49420b09c29SAndy Yan 	do {
49520b09c29SAndy Yan 		tmp = mvs_cr32(mvi, 0x00 + (slot_idx >> 3));
49620b09c29SAndy Yan 	} while (tmp & 1 << (slot_idx % 32));
49720b09c29SAndy Yan 	do {
49820b09c29SAndy Yan 		tmp = mvs_cr32(mvi, 0x40 + (slot_idx >> 3));
49920b09c29SAndy Yan 	} while (tmp & 1 << (slot_idx % 32));
50020b09c29SAndy Yan }
50120b09c29SAndy Yan 
50220b09c29SAndy Yan static void mvs_64xx_issue_stop(struct mvs_info *mvi, enum mvs_port_type type,
50320b09c29SAndy Yan 				u32 tfs)
50420b09c29SAndy Yan {
50520b09c29SAndy Yan 	void __iomem *regs = mvi->regs;
50620b09c29SAndy Yan 	u32 tmp;
50720b09c29SAndy Yan 
50820b09c29SAndy Yan 	if (type == PORT_TYPE_SATA) {
50920b09c29SAndy Yan 		tmp = mr32(MVS_INT_STAT_SRS_0) | (1U << tfs);
51020b09c29SAndy Yan 		mw32(MVS_INT_STAT_SRS_0, tmp);
51120b09c29SAndy Yan 	}
51220b09c29SAndy Yan 	mw32(MVS_INT_STAT, CINT_CI_STOP);
51320b09c29SAndy Yan 	tmp = mr32(MVS_PCS) | 0xFF00;
51420b09c29SAndy Yan 	mw32(MVS_PCS, tmp);
51520b09c29SAndy Yan }
51620b09c29SAndy Yan 
51720b09c29SAndy Yan static void mvs_64xx_free_reg_set(struct mvs_info *mvi, u8 *tfs)
518dd4969a8SJeff Garzik {
519dd4969a8SJeff Garzik 	void __iomem *regs = mvi->regs;
520dd4969a8SJeff Garzik 	u32 tmp, offs;
521dd4969a8SJeff Garzik 
522dd4969a8SJeff Garzik 	if (*tfs == MVS_ID_NOT_MAPPED)
523dd4969a8SJeff Garzik 		return;
524dd4969a8SJeff Garzik 
525dd4969a8SJeff Garzik 	offs = 1U << ((*tfs & 0x0f) + PCS_EN_SATA_REG_SHIFT);
526dd4969a8SJeff Garzik 	if (*tfs < 16) {
52720b09c29SAndy Yan 		tmp = mr32(MVS_PCS);
52820b09c29SAndy Yan 		mw32(MVS_PCS, tmp & ~offs);
529dd4969a8SJeff Garzik 	} else {
53020b09c29SAndy Yan 		tmp = mr32(MVS_CTL);
53120b09c29SAndy Yan 		mw32(MVS_CTL, tmp & ~offs);
532dd4969a8SJeff Garzik 	}
533dd4969a8SJeff Garzik 
53420b09c29SAndy Yan 	tmp = mr32(MVS_INT_STAT_SRS_0) & (1U << *tfs);
535dd4969a8SJeff Garzik 	if (tmp)
53620b09c29SAndy Yan 		mw32(MVS_INT_STAT_SRS_0, tmp);
537dd4969a8SJeff Garzik 
538dd4969a8SJeff Garzik 	*tfs = MVS_ID_NOT_MAPPED;
53920b09c29SAndy Yan 	return;
540dd4969a8SJeff Garzik }
541dd4969a8SJeff Garzik 
54220b09c29SAndy Yan static u8 mvs_64xx_assign_reg_set(struct mvs_info *mvi, u8 *tfs)
543dd4969a8SJeff Garzik {
544dd4969a8SJeff Garzik 	int i;
545dd4969a8SJeff Garzik 	u32 tmp, offs;
546dd4969a8SJeff Garzik 	void __iomem *regs = mvi->regs;
547dd4969a8SJeff Garzik 
54820b09c29SAndy Yan 	if (*tfs != MVS_ID_NOT_MAPPED)
549dd4969a8SJeff Garzik 		return 0;
550dd4969a8SJeff Garzik 
55120b09c29SAndy Yan 	tmp = mr32(MVS_PCS);
552dd4969a8SJeff Garzik 
553dd4969a8SJeff Garzik 	for (i = 0; i < mvi->chip->srs_sz; i++) {
554dd4969a8SJeff Garzik 		if (i == 16)
55520b09c29SAndy Yan 			tmp = mr32(MVS_CTL);
556dd4969a8SJeff Garzik 		offs = 1U << ((i & 0x0f) + PCS_EN_SATA_REG_SHIFT);
557dd4969a8SJeff Garzik 		if (!(tmp & offs)) {
55820b09c29SAndy Yan 			*tfs = i;
559dd4969a8SJeff Garzik 
560dd4969a8SJeff Garzik 			if (i < 16)
56120b09c29SAndy Yan 				mw32(MVS_PCS, tmp | offs);
562dd4969a8SJeff Garzik 			else
56320b09c29SAndy Yan 				mw32(MVS_CTL, tmp | offs);
56420b09c29SAndy Yan 			tmp = mr32(MVS_INT_STAT_SRS_0) & (1U << i);
565dd4969a8SJeff Garzik 			if (tmp)
56620b09c29SAndy Yan 				mw32(MVS_INT_STAT_SRS_0, tmp);
567dd4969a8SJeff Garzik 			return 0;
568dd4969a8SJeff Garzik 		}
569dd4969a8SJeff Garzik 	}
570dd4969a8SJeff Garzik 	return MVS_ID_NOT_MAPPED;
571dd4969a8SJeff Garzik }
572dd4969a8SJeff Garzik 
57320b09c29SAndy Yan void mvs_64xx_make_prd(struct scatterlist *scatter, int nr, void *prd)
57420b09c29SAndy Yan {
57520b09c29SAndy Yan 	int i;
57620b09c29SAndy Yan 	struct scatterlist *sg;
57720b09c29SAndy Yan 	struct mvs_prd *buf_prd = prd;
57820b09c29SAndy Yan 	for_each_sg(scatter, sg, nr, i) {
57920b09c29SAndy Yan 		buf_prd->addr = cpu_to_le64(sg_dma_address(sg));
58020b09c29SAndy Yan 		buf_prd->len = cpu_to_le32(sg_dma_len(sg));
58120b09c29SAndy Yan 		buf_prd++;
58220b09c29SAndy Yan 	}
58320b09c29SAndy Yan }
58420b09c29SAndy Yan 
58520b09c29SAndy Yan static int mvs_64xx_oob_done(struct mvs_info *mvi, int i)
58620b09c29SAndy Yan {
58720b09c29SAndy Yan 	u32 phy_st;
58820b09c29SAndy Yan 	mvs_write_port_cfg_addr(mvi, i,
58920b09c29SAndy Yan 			PHYR_PHY_STAT);
59020b09c29SAndy Yan 	phy_st = mvs_read_port_cfg_data(mvi, i);
59120b09c29SAndy Yan 	if (phy_st & PHY_OOB_DTCTD)
59220b09c29SAndy Yan 		return 1;
59320b09c29SAndy Yan 	return 0;
59420b09c29SAndy Yan }
59520b09c29SAndy Yan 
59620b09c29SAndy Yan static void mvs_64xx_fix_phy_info(struct mvs_info *mvi, int i,
59720b09c29SAndy Yan 				struct sas_identify_frame *id)
59820b09c29SAndy Yan 
59920b09c29SAndy Yan {
60020b09c29SAndy Yan 	struct mvs_phy *phy = &mvi->phy[i];
60120b09c29SAndy Yan 	struct asd_sas_phy *sas_phy = &phy->sas_phy;
60220b09c29SAndy Yan 
60320b09c29SAndy Yan 	sas_phy->linkrate =
60420b09c29SAndy Yan 		(phy->phy_status & PHY_NEG_SPP_PHYS_LINK_RATE_MASK) >>
60520b09c29SAndy Yan 			PHY_NEG_SPP_PHYS_LINK_RATE_MASK_OFFSET;
60620b09c29SAndy Yan 
60720b09c29SAndy Yan 	phy->minimum_linkrate =
60820b09c29SAndy Yan 		(phy->phy_status &
60920b09c29SAndy Yan 			PHY_MIN_SPP_PHYS_LINK_RATE_MASK) >> 8;
61020b09c29SAndy Yan 	phy->maximum_linkrate =
61120b09c29SAndy Yan 		(phy->phy_status &
61220b09c29SAndy Yan 			PHY_MAX_SPP_PHYS_LINK_RATE_MASK) >> 12;
61320b09c29SAndy Yan 
61420b09c29SAndy Yan 	mvs_write_port_cfg_addr(mvi, i, PHYR_IDENTIFY);
61520b09c29SAndy Yan 	phy->dev_info = mvs_read_port_cfg_data(mvi, i);
61620b09c29SAndy Yan 
61720b09c29SAndy Yan 	mvs_write_port_cfg_addr(mvi, i, PHYR_ATT_DEV_INFO);
61820b09c29SAndy Yan 	phy->att_dev_info = mvs_read_port_cfg_data(mvi, i);
61920b09c29SAndy Yan 
62020b09c29SAndy Yan 	mvs_write_port_cfg_addr(mvi, i, PHYR_ATT_ADDR_HI);
62120b09c29SAndy Yan 	phy->att_dev_sas_addr =
62220b09c29SAndy Yan 	     (u64) mvs_read_port_cfg_data(mvi, i) << 32;
62320b09c29SAndy Yan 	mvs_write_port_cfg_addr(mvi, i, PHYR_ATT_ADDR_LO);
62420b09c29SAndy Yan 	phy->att_dev_sas_addr |= mvs_read_port_cfg_data(mvi, i);
62520b09c29SAndy Yan 	phy->att_dev_sas_addr = SAS_ADDR(&phy->att_dev_sas_addr);
62620b09c29SAndy Yan }
62720b09c29SAndy Yan 
62820b09c29SAndy Yan static void mvs_64xx_phy_work_around(struct mvs_info *mvi, int i)
62920b09c29SAndy Yan {
63020b09c29SAndy Yan 	u32 tmp;
63120b09c29SAndy Yan 	struct mvs_phy *phy = &mvi->phy[i];
63220b09c29SAndy Yan 	/* workaround for HW phy decoding error on 1.5g disk drive */
63320b09c29SAndy Yan 	mvs_write_port_vsr_addr(mvi, i, VSR_PHY_MODE6);
63420b09c29SAndy Yan 	tmp = mvs_read_port_vsr_data(mvi, i);
63520b09c29SAndy Yan 	if (((phy->phy_status & PHY_NEG_SPP_PHYS_LINK_RATE_MASK) >>
63620b09c29SAndy Yan 	     PHY_NEG_SPP_PHYS_LINK_RATE_MASK_OFFSET) ==
63720b09c29SAndy Yan 		SAS_LINK_RATE_1_5_GBPS)
63820b09c29SAndy Yan 		tmp &= ~PHY_MODE6_LATECLK;
63920b09c29SAndy Yan 	else
64020b09c29SAndy Yan 		tmp |= PHY_MODE6_LATECLK;
64120b09c29SAndy Yan 	mvs_write_port_vsr_data(mvi, i, tmp);
64220b09c29SAndy Yan }
64320b09c29SAndy Yan 
64420b09c29SAndy Yan void mvs_64xx_phy_set_link_rate(struct mvs_info *mvi, u32 phy_id,
64520b09c29SAndy Yan 			struct sas_phy_linkrates *rates)
64620b09c29SAndy Yan {
64720b09c29SAndy Yan 	u32 lrmin = 0, lrmax = 0;
64820b09c29SAndy Yan 	u32 tmp;
64920b09c29SAndy Yan 
65020b09c29SAndy Yan 	tmp = mvs_read_phy_ctl(mvi, phy_id);
65120b09c29SAndy Yan 	lrmin = (rates->minimum_linkrate << 8);
65220b09c29SAndy Yan 	lrmax = (rates->maximum_linkrate << 12);
65320b09c29SAndy Yan 
65420b09c29SAndy Yan 	if (lrmin) {
65520b09c29SAndy Yan 		tmp &= ~(0xf << 8);
65620b09c29SAndy Yan 		tmp |= lrmin;
65720b09c29SAndy Yan 	}
65820b09c29SAndy Yan 	if (lrmax) {
65920b09c29SAndy Yan 		tmp &= ~(0xf << 12);
66020b09c29SAndy Yan 		tmp |= lrmax;
66120b09c29SAndy Yan 	}
66220b09c29SAndy Yan 	mvs_write_phy_ctl(mvi, phy_id, tmp);
66320b09c29SAndy Yan 	mvs_64xx_phy_reset(mvi, phy_id, 1);
66420b09c29SAndy Yan }
66520b09c29SAndy Yan 
66620b09c29SAndy Yan static void mvs_64xx_clear_active_cmds(struct mvs_info *mvi)
66720b09c29SAndy Yan {
66820b09c29SAndy Yan 	u32 tmp;
66920b09c29SAndy Yan 	void __iomem *regs = mvi->regs;
67020b09c29SAndy Yan 	tmp = mr32(MVS_PCS);
67120b09c29SAndy Yan 	mw32(MVS_PCS, tmp & 0xFFFF);
67220b09c29SAndy Yan 	mw32(MVS_PCS, tmp);
67320b09c29SAndy Yan 	tmp = mr32(MVS_CTL);
67420b09c29SAndy Yan 	mw32(MVS_CTL, tmp & 0xFFFF);
67520b09c29SAndy Yan 	mw32(MVS_CTL, tmp);
67620b09c29SAndy Yan }
67720b09c29SAndy Yan 
67820b09c29SAndy Yan 
67920b09c29SAndy Yan u32 mvs_64xx_spi_read_data(struct mvs_info *mvi)
68020b09c29SAndy Yan {
68120b09c29SAndy Yan 	void __iomem *regs = mvi->regs_ex;
68220b09c29SAndy Yan 	return ior32(SPI_DATA_REG_64XX);
68320b09c29SAndy Yan }
68420b09c29SAndy Yan 
68520b09c29SAndy Yan void mvs_64xx_spi_write_data(struct mvs_info *mvi, u32 data)
68620b09c29SAndy Yan {
68720b09c29SAndy Yan 	void __iomem *regs = mvi->regs_ex;
68820b09c29SAndy Yan 	 iow32(SPI_DATA_REG_64XX, data);
68920b09c29SAndy Yan }
69020b09c29SAndy Yan 
69120b09c29SAndy Yan 
69220b09c29SAndy Yan int mvs_64xx_spi_buildcmd(struct mvs_info *mvi,
69320b09c29SAndy Yan 			u32      *dwCmd,
69420b09c29SAndy Yan 			u8       cmd,
69520b09c29SAndy Yan 			u8       read,
69620b09c29SAndy Yan 			u8       length,
69720b09c29SAndy Yan 			u32      addr
69820b09c29SAndy Yan 			)
69920b09c29SAndy Yan {
70020b09c29SAndy Yan 	u32  dwTmp;
70120b09c29SAndy Yan 
70220b09c29SAndy Yan 	dwTmp = ((u32)cmd << 24) | ((u32)length << 19);
70320b09c29SAndy Yan 	if (read)
70420b09c29SAndy Yan 		dwTmp |= 1U<<23;
70520b09c29SAndy Yan 
70620b09c29SAndy Yan 	if (addr != MV_MAX_U32) {
70720b09c29SAndy Yan 		dwTmp |= 1U<<22;
70820b09c29SAndy Yan 		dwTmp |= (addr & 0x0003FFFF);
70920b09c29SAndy Yan 	}
71020b09c29SAndy Yan 
71120b09c29SAndy Yan 	*dwCmd = dwTmp;
71220b09c29SAndy Yan 	return 0;
71320b09c29SAndy Yan }
71420b09c29SAndy Yan 
71520b09c29SAndy Yan 
71620b09c29SAndy Yan int mvs_64xx_spi_issuecmd(struct mvs_info *mvi, u32 cmd)
71720b09c29SAndy Yan {
71820b09c29SAndy Yan 	void __iomem *regs = mvi->regs_ex;
71920b09c29SAndy Yan 	int     retry;
72020b09c29SAndy Yan 
72120b09c29SAndy Yan 	for (retry = 0; retry < 1; retry++) {
72220b09c29SAndy Yan 		iow32(SPI_CTRL_REG_64XX, SPI_CTRL_VENDOR_ENABLE);
72320b09c29SAndy Yan 		iow32(SPI_CMD_REG_64XX, cmd);
72420b09c29SAndy Yan 		iow32(SPI_CTRL_REG_64XX,
72520b09c29SAndy Yan 			SPI_CTRL_VENDOR_ENABLE | SPI_CTRL_SPISTART);
72620b09c29SAndy Yan 	}
72720b09c29SAndy Yan 
72820b09c29SAndy Yan 	return 0;
72920b09c29SAndy Yan }
73020b09c29SAndy Yan 
73120b09c29SAndy Yan int mvs_64xx_spi_waitdataready(struct mvs_info *mvi, u32 timeout)
73220b09c29SAndy Yan {
73320b09c29SAndy Yan 	void __iomem *regs = mvi->regs_ex;
73420b09c29SAndy Yan 	u32 i, dwTmp;
73520b09c29SAndy Yan 
73620b09c29SAndy Yan 	for (i = 0; i < timeout; i++) {
73720b09c29SAndy Yan 		dwTmp = ior32(SPI_CTRL_REG_64XX);
73820b09c29SAndy Yan 		if (!(dwTmp & SPI_CTRL_SPISTART))
73920b09c29SAndy Yan 			return 0;
74020b09c29SAndy Yan 		msleep(10);
74120b09c29SAndy Yan 	}
74220b09c29SAndy Yan 
74320b09c29SAndy Yan 	return -1;
74420b09c29SAndy Yan }
74520b09c29SAndy Yan 
74620b09c29SAndy Yan #ifndef DISABLE_HOTPLUG_DMA_FIX
74720b09c29SAndy Yan void mvs_64xx_fix_dma(dma_addr_t buf_dma, int buf_len, int from, void *prd)
74820b09c29SAndy Yan {
74920b09c29SAndy Yan 	int i;
75020b09c29SAndy Yan 	struct mvs_prd *buf_prd = prd;
75120b09c29SAndy Yan 	buf_prd	+= from;
75220b09c29SAndy Yan 	for (i = 0; i < MAX_SG_ENTRY - from; i++) {
75320b09c29SAndy Yan 		buf_prd->addr = cpu_to_le64(buf_dma);
75420b09c29SAndy Yan 		buf_prd->len = cpu_to_le32(buf_len);
75520b09c29SAndy Yan 		++buf_prd;
75620b09c29SAndy Yan 	}
75720b09c29SAndy Yan }
75820b09c29SAndy Yan #endif
75920b09c29SAndy Yan 
76020b09c29SAndy Yan const struct mvs_dispatch mvs_64xx_dispatch = {
76120b09c29SAndy Yan 	"mv64xx",
76220b09c29SAndy Yan 	mvs_64xx_init,
76320b09c29SAndy Yan 	NULL,
76420b09c29SAndy Yan 	mvs_64xx_ioremap,
76520b09c29SAndy Yan 	mvs_64xx_iounmap,
76620b09c29SAndy Yan 	mvs_64xx_isr,
76720b09c29SAndy Yan 	mvs_64xx_isr_status,
76820b09c29SAndy Yan 	mvs_64xx_interrupt_enable,
76920b09c29SAndy Yan 	mvs_64xx_interrupt_disable,
77020b09c29SAndy Yan 	mvs_read_phy_ctl,
77120b09c29SAndy Yan 	mvs_write_phy_ctl,
77220b09c29SAndy Yan 	mvs_read_port_cfg_data,
77320b09c29SAndy Yan 	mvs_write_port_cfg_data,
77420b09c29SAndy Yan 	mvs_write_port_cfg_addr,
77520b09c29SAndy Yan 	mvs_read_port_vsr_data,
77620b09c29SAndy Yan 	mvs_write_port_vsr_data,
77720b09c29SAndy Yan 	mvs_write_port_vsr_addr,
77820b09c29SAndy Yan 	mvs_read_port_irq_stat,
77920b09c29SAndy Yan 	mvs_write_port_irq_stat,
78020b09c29SAndy Yan 	mvs_read_port_irq_mask,
78120b09c29SAndy Yan 	mvs_write_port_irq_mask,
78220b09c29SAndy Yan 	mvs_get_sas_addr,
78320b09c29SAndy Yan 	mvs_64xx_command_active,
784*9dc9fd94SSrinivas 	mvs_64xx_clear_srs_irq,
78520b09c29SAndy Yan 	mvs_64xx_issue_stop,
78620b09c29SAndy Yan 	mvs_start_delivery,
78720b09c29SAndy Yan 	mvs_rx_update,
78820b09c29SAndy Yan 	mvs_int_full,
78920b09c29SAndy Yan 	mvs_64xx_assign_reg_set,
79020b09c29SAndy Yan 	mvs_64xx_free_reg_set,
79120b09c29SAndy Yan 	mvs_get_prd_size,
79220b09c29SAndy Yan 	mvs_get_prd_count,
79320b09c29SAndy Yan 	mvs_64xx_make_prd,
79420b09c29SAndy Yan 	mvs_64xx_detect_porttype,
79520b09c29SAndy Yan 	mvs_64xx_oob_done,
79620b09c29SAndy Yan 	mvs_64xx_fix_phy_info,
79720b09c29SAndy Yan 	mvs_64xx_phy_work_around,
79820b09c29SAndy Yan 	mvs_64xx_phy_set_link_rate,
79920b09c29SAndy Yan 	mvs_hw_max_link_rate,
80020b09c29SAndy Yan 	mvs_64xx_phy_disable,
80120b09c29SAndy Yan 	mvs_64xx_phy_enable,
80220b09c29SAndy Yan 	mvs_64xx_phy_reset,
80320b09c29SAndy Yan 	mvs_64xx_stp_reset,
80420b09c29SAndy Yan 	mvs_64xx_clear_active_cmds,
80520b09c29SAndy Yan 	mvs_64xx_spi_read_data,
80620b09c29SAndy Yan 	mvs_64xx_spi_write_data,
80720b09c29SAndy Yan 	mvs_64xx_spi_buildcmd,
80820b09c29SAndy Yan 	mvs_64xx_spi_issuecmd,
80920b09c29SAndy Yan 	mvs_64xx_spi_waitdataready,
81020b09c29SAndy Yan #ifndef DISABLE_HOTPLUG_DMA_FIX
81120b09c29SAndy Yan 	mvs_64xx_fix_dma,
81220b09c29SAndy Yan #endif
81320b09c29SAndy Yan };
81420b09c29SAndy Yan 
815