16f231ddaSDan Williams /* 26f231ddaSDan Williams * This file is provided under a dual BSD/GPLv2 license. When using or 36f231ddaSDan Williams * redistributing this file, you may do so under either license. 46f231ddaSDan Williams * 56f231ddaSDan Williams * GPL LICENSE SUMMARY 66f231ddaSDan Williams * 76f231ddaSDan Williams * Copyright(c) 2008 - 2011 Intel Corporation. All rights reserved. 86f231ddaSDan Williams * 96f231ddaSDan Williams * This program is free software; you can redistribute it and/or modify 106f231ddaSDan Williams * it under the terms of version 2 of the GNU General Public License as 116f231ddaSDan Williams * published by the Free Software Foundation. 126f231ddaSDan Williams * 136f231ddaSDan Williams * This program is distributed in the hope that it will be useful, but 146f231ddaSDan Williams * WITHOUT ANY WARRANTY; without even the implied warranty of 156f231ddaSDan Williams * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 166f231ddaSDan Williams * General Public License for more details. 176f231ddaSDan Williams * 186f231ddaSDan Williams * You should have received a copy of the GNU General Public License 196f231ddaSDan Williams * along with this program; if not, write to the Free Software 206f231ddaSDan Williams * Foundation, Inc., 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA. 216f231ddaSDan Williams * The full GNU General Public License is included in this distribution 226f231ddaSDan Williams * in the file called LICENSE.GPL. 236f231ddaSDan Williams * 246f231ddaSDan Williams * BSD LICENSE 256f231ddaSDan Williams * 266f231ddaSDan Williams * Copyright(c) 2008 - 2011 Intel Corporation. All rights reserved. 276f231ddaSDan Williams * All rights reserved. 286f231ddaSDan Williams * 296f231ddaSDan Williams * Redistribution and use in source and binary forms, with or without 306f231ddaSDan Williams * modification, are permitted provided that the following conditions 316f231ddaSDan Williams * are met: 326f231ddaSDan Williams * 336f231ddaSDan Williams * * Redistributions of source code must retain the above copyright 346f231ddaSDan Williams * notice, this list of conditions and the following disclaimer. 356f231ddaSDan Williams * * Redistributions in binary form must reproduce the above copyright 366f231ddaSDan Williams * notice, this list of conditions and the following disclaimer in 376f231ddaSDan Williams * the documentation and/or other materials provided with the 386f231ddaSDan Williams * distribution. 396f231ddaSDan Williams * * Neither the name of Intel Corporation nor the names of its 406f231ddaSDan Williams * contributors may be used to endorse or promote products derived 416f231ddaSDan Williams * from this software without specific prior written permission. 426f231ddaSDan Williams * 436f231ddaSDan Williams * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 446f231ddaSDan Williams * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 456f231ddaSDan Williams * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 466f231ddaSDan Williams * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 476f231ddaSDan Williams * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 486f231ddaSDan Williams * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 496f231ddaSDan Williams * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 506f231ddaSDan Williams * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 516f231ddaSDan Williams * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 526f231ddaSDan Williams * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 536f231ddaSDan Williams * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 546f231ddaSDan Williams */ 55ac668c69SDan Williams #include <linux/circ_buf.h> 56cc9203bfSDan Williams #include <linux/device.h> 57cc9203bfSDan Williams #include <scsi/sas.h> 58cc9203bfSDan Williams #include "host.h" 596f231ddaSDan Williams #include "isci.h" 606f231ddaSDan Williams #include "port.h" 616f231ddaSDan Williams #include "host.h" 62d044af17SDan Williams #include "probe_roms.h" 63cc9203bfSDan Williams #include "remote_device.h" 64cc9203bfSDan Williams #include "request.h" 65cc9203bfSDan Williams #include "scu_completion_codes.h" 66cc9203bfSDan Williams #include "scu_event_codes.h" 6763a3a15fSDan Williams #include "registers.h" 68cc9203bfSDan Williams #include "scu_remote_node_context.h" 69cc9203bfSDan Williams #include "scu_task_context.h" 706f231ddaSDan Williams 71cc9203bfSDan Williams #define SCU_CONTEXT_RAM_INIT_STALL_TIME 200 72cc9203bfSDan Williams 737c78da31SDan Williams #define smu_max_ports(dcc_value) \ 74cc9203bfSDan Williams (\ 75cc9203bfSDan Williams (((dcc_value) & SMU_DEVICE_CONTEXT_CAPACITY_MAX_LP_MASK) \ 76cc9203bfSDan Williams >> SMU_DEVICE_CONTEXT_CAPACITY_MAX_LP_SHIFT) + 1 \ 77cc9203bfSDan Williams ) 78cc9203bfSDan Williams 797c78da31SDan Williams #define smu_max_task_contexts(dcc_value) \ 80cc9203bfSDan Williams (\ 81cc9203bfSDan Williams (((dcc_value) & SMU_DEVICE_CONTEXT_CAPACITY_MAX_TC_MASK) \ 82cc9203bfSDan Williams >> SMU_DEVICE_CONTEXT_CAPACITY_MAX_TC_SHIFT) + 1 \ 83cc9203bfSDan Williams ) 84cc9203bfSDan Williams 857c78da31SDan Williams #define smu_max_rncs(dcc_value) \ 86cc9203bfSDan Williams (\ 87cc9203bfSDan Williams (((dcc_value) & SMU_DEVICE_CONTEXT_CAPACITY_MAX_RNC_MASK) \ 88cc9203bfSDan Williams >> SMU_DEVICE_CONTEXT_CAPACITY_MAX_RNC_SHIFT) + 1 \ 89cc9203bfSDan Williams ) 90cc9203bfSDan Williams 91cc9203bfSDan Williams #define SCIC_SDS_CONTROLLER_PHY_START_TIMEOUT 100 92cc9203bfSDan Williams 93cc9203bfSDan Williams /** 94cc9203bfSDan Williams * 95cc9203bfSDan Williams * 96cc9203bfSDan Williams * The number of milliseconds to wait while a given phy is consuming power 97cc9203bfSDan Williams * before allowing another set of phys to consume power. Ultimately, this will 98cc9203bfSDan Williams * be specified by OEM parameter. 99cc9203bfSDan Williams */ 100cc9203bfSDan Williams #define SCIC_SDS_CONTROLLER_POWER_CONTROL_INTERVAL 500 101cc9203bfSDan Williams 102cc9203bfSDan Williams /** 103cc9203bfSDan Williams * NORMALIZE_PUT_POINTER() - 104cc9203bfSDan Williams * 105cc9203bfSDan Williams * This macro will normalize the completion queue put pointer so its value can 106cc9203bfSDan Williams * be used as an array inde 107cc9203bfSDan Williams */ 108cc9203bfSDan Williams #define NORMALIZE_PUT_POINTER(x) \ 109cc9203bfSDan Williams ((x) & SMU_COMPLETION_QUEUE_PUT_POINTER_MASK) 110cc9203bfSDan Williams 111cc9203bfSDan Williams 112cc9203bfSDan Williams /** 113cc9203bfSDan Williams * NORMALIZE_EVENT_POINTER() - 114cc9203bfSDan Williams * 115cc9203bfSDan Williams * This macro will normalize the completion queue event entry so its value can 116cc9203bfSDan Williams * be used as an index. 117cc9203bfSDan Williams */ 118cc9203bfSDan Williams #define NORMALIZE_EVENT_POINTER(x) \ 119cc9203bfSDan Williams (\ 120cc9203bfSDan Williams ((x) & SMU_COMPLETION_QUEUE_GET_EVENT_POINTER_MASK) \ 121cc9203bfSDan Williams >> SMU_COMPLETION_QUEUE_GET_EVENT_POINTER_SHIFT \ 122cc9203bfSDan Williams ) 123cc9203bfSDan Williams 124cc9203bfSDan Williams /** 125cc9203bfSDan Williams * NORMALIZE_GET_POINTER() - 126cc9203bfSDan Williams * 127cc9203bfSDan Williams * This macro will normalize the completion queue get pointer so its value can 128cc9203bfSDan Williams * be used as an index into an array 129cc9203bfSDan Williams */ 130cc9203bfSDan Williams #define NORMALIZE_GET_POINTER(x) \ 131cc9203bfSDan Williams ((x) & SMU_COMPLETION_QUEUE_GET_POINTER_MASK) 132cc9203bfSDan Williams 133cc9203bfSDan Williams /** 134cc9203bfSDan Williams * NORMALIZE_GET_POINTER_CYCLE_BIT() - 135cc9203bfSDan Williams * 136cc9203bfSDan Williams * This macro will normalize the completion queue cycle pointer so it matches 137cc9203bfSDan Williams * the completion queue cycle bit 138cc9203bfSDan Williams */ 139cc9203bfSDan Williams #define NORMALIZE_GET_POINTER_CYCLE_BIT(x) \ 140cc9203bfSDan Williams ((SMU_CQGR_CYCLE_BIT & (x)) << (31 - SMU_COMPLETION_QUEUE_GET_CYCLE_BIT_SHIFT)) 141cc9203bfSDan Williams 142cc9203bfSDan Williams /** 143cc9203bfSDan Williams * COMPLETION_QUEUE_CYCLE_BIT() - 144cc9203bfSDan Williams * 145cc9203bfSDan Williams * This macro will return the cycle bit of the completion queue entry 146cc9203bfSDan Williams */ 147cc9203bfSDan Williams #define COMPLETION_QUEUE_CYCLE_BIT(x) ((x) & 0x80000000) 148cc9203bfSDan Williams 14912ef6544SEdmund Nadolski /* Init the state machine and call the state entry function (if any) */ 15012ef6544SEdmund Nadolski void sci_init_sm(struct sci_base_state_machine *sm, 15112ef6544SEdmund Nadolski const struct sci_base_state *state_table, u32 initial_state) 15212ef6544SEdmund Nadolski { 15312ef6544SEdmund Nadolski sci_state_transition_t handler; 15412ef6544SEdmund Nadolski 15512ef6544SEdmund Nadolski sm->initial_state_id = initial_state; 15612ef6544SEdmund Nadolski sm->previous_state_id = initial_state; 15712ef6544SEdmund Nadolski sm->current_state_id = initial_state; 15812ef6544SEdmund Nadolski sm->state_table = state_table; 15912ef6544SEdmund Nadolski 16012ef6544SEdmund Nadolski handler = sm->state_table[initial_state].enter_state; 16112ef6544SEdmund Nadolski if (handler) 16212ef6544SEdmund Nadolski handler(sm); 16312ef6544SEdmund Nadolski } 16412ef6544SEdmund Nadolski 16512ef6544SEdmund Nadolski /* Call the state exit fn, update the current state, call the state entry fn */ 16612ef6544SEdmund Nadolski void sci_change_state(struct sci_base_state_machine *sm, u32 next_state) 16712ef6544SEdmund Nadolski { 16812ef6544SEdmund Nadolski sci_state_transition_t handler; 16912ef6544SEdmund Nadolski 17012ef6544SEdmund Nadolski handler = sm->state_table[sm->current_state_id].exit_state; 17112ef6544SEdmund Nadolski if (handler) 17212ef6544SEdmund Nadolski handler(sm); 17312ef6544SEdmund Nadolski 17412ef6544SEdmund Nadolski sm->previous_state_id = sm->current_state_id; 17512ef6544SEdmund Nadolski sm->current_state_id = next_state; 17612ef6544SEdmund Nadolski 17712ef6544SEdmund Nadolski handler = sm->state_table[sm->current_state_id].enter_state; 17812ef6544SEdmund Nadolski if (handler) 17912ef6544SEdmund Nadolski handler(sm); 18012ef6544SEdmund Nadolski } 18112ef6544SEdmund Nadolski 18289a7301fSDan Williams static bool sci_controller_completion_queue_has_entries(struct isci_host *ihost) 183cc9203bfSDan Williams { 184d9dcb4baSDan Williams u32 get_value = ihost->completion_queue_get; 185cc9203bfSDan Williams u32 get_index = get_value & SMU_COMPLETION_QUEUE_GET_POINTER_MASK; 186cc9203bfSDan Williams 187cc9203bfSDan Williams if (NORMALIZE_GET_POINTER_CYCLE_BIT(get_value) == 188d9dcb4baSDan Williams COMPLETION_QUEUE_CYCLE_BIT(ihost->completion_queue[get_index])) 189cc9203bfSDan Williams return true; 190cc9203bfSDan Williams 191cc9203bfSDan Williams return false; 192cc9203bfSDan Williams } 193cc9203bfSDan Williams 19489a7301fSDan Williams static bool sci_controller_isr(struct isci_host *ihost) 195cc9203bfSDan Williams { 19689a7301fSDan Williams if (sci_controller_completion_queue_has_entries(ihost)) { 197cc9203bfSDan Williams return true; 198cc9203bfSDan Williams } else { 199cc9203bfSDan Williams /* 200cc9203bfSDan Williams * we have a spurious interrupt it could be that we have already 201cc9203bfSDan Williams * emptied the completion queue from a previous interrupt */ 202d9dcb4baSDan Williams writel(SMU_ISR_COMPLETION, &ihost->smu_registers->interrupt_status); 203cc9203bfSDan Williams 204cc9203bfSDan Williams /* 205cc9203bfSDan Williams * There is a race in the hardware that could cause us not to be notified 206cc9203bfSDan Williams * of an interrupt completion if we do not take this step. We will mask 207cc9203bfSDan Williams * then unmask the interrupts so if there is another interrupt pending 208cc9203bfSDan Williams * the clearing of the interrupt source we get the next interrupt message. */ 209d9dcb4baSDan Williams writel(0xFF000000, &ihost->smu_registers->interrupt_mask); 210d9dcb4baSDan Williams writel(0, &ihost->smu_registers->interrupt_mask); 211cc9203bfSDan Williams } 212cc9203bfSDan Williams 213cc9203bfSDan Williams return false; 214cc9203bfSDan Williams } 215cc9203bfSDan Williams 216c7ef4031SDan Williams irqreturn_t isci_msix_isr(int vec, void *data) 2176f231ddaSDan Williams { 218c7ef4031SDan Williams struct isci_host *ihost = data; 2196f231ddaSDan Williams 22089a7301fSDan Williams if (sci_controller_isr(ihost)) 221c7ef4031SDan Williams tasklet_schedule(&ihost->completion_tasklet); 2226f231ddaSDan Williams 223c7ef4031SDan Williams return IRQ_HANDLED; 224c7ef4031SDan Williams } 225c7ef4031SDan Williams 22689a7301fSDan Williams static bool sci_controller_error_isr(struct isci_host *ihost) 227cc9203bfSDan Williams { 228cc9203bfSDan Williams u32 interrupt_status; 229cc9203bfSDan Williams 230cc9203bfSDan Williams interrupt_status = 231d9dcb4baSDan Williams readl(&ihost->smu_registers->interrupt_status); 232cc9203bfSDan Williams interrupt_status &= (SMU_ISR_QUEUE_ERROR | SMU_ISR_QUEUE_SUSPEND); 233cc9203bfSDan Williams 234cc9203bfSDan Williams if (interrupt_status != 0) { 235cc9203bfSDan Williams /* 236cc9203bfSDan Williams * There is an error interrupt pending so let it through and handle 237cc9203bfSDan Williams * in the callback */ 238cc9203bfSDan Williams return true; 239cc9203bfSDan Williams } 240cc9203bfSDan Williams 241cc9203bfSDan Williams /* 242cc9203bfSDan Williams * There is a race in the hardware that could cause us not to be notified 243cc9203bfSDan Williams * of an interrupt completion if we do not take this step. We will mask 244cc9203bfSDan Williams * then unmask the error interrupts so if there was another interrupt 245cc9203bfSDan Williams * pending we will be notified. 246cc9203bfSDan Williams * Could we write the value of (SMU_ISR_QUEUE_ERROR | SMU_ISR_QUEUE_SUSPEND)? */ 247d9dcb4baSDan Williams writel(0xff, &ihost->smu_registers->interrupt_mask); 248d9dcb4baSDan Williams writel(0, &ihost->smu_registers->interrupt_mask); 249cc9203bfSDan Williams 250cc9203bfSDan Williams return false; 251cc9203bfSDan Williams } 252cc9203bfSDan Williams 25389a7301fSDan Williams static void sci_controller_task_completion(struct isci_host *ihost, u32 ent) 254cc9203bfSDan Williams { 25589a7301fSDan Williams u32 index = SCU_GET_COMPLETION_INDEX(ent); 256db056250SDan Williams struct isci_request *ireq = ihost->reqs[index]; 257cc9203bfSDan Williams 258cc9203bfSDan Williams /* Make sure that we really want to process this IO request */ 259db056250SDan Williams if (test_bit(IREQ_ACTIVE, &ireq->flags) && 2605076a1a9SDan Williams ireq->io_tag != SCI_CONTROLLER_INVALID_IO_TAG && 261d9dcb4baSDan Williams ISCI_TAG_SEQ(ireq->io_tag) == ihost->io_request_sequence[index]) 26289a7301fSDan Williams /* Yep this is a valid io request pass it along to the 26389a7301fSDan Williams * io request handler 26489a7301fSDan Williams */ 26589a7301fSDan Williams sci_io_request_tc_completion(ireq, ent); 266cc9203bfSDan Williams } 267cc9203bfSDan Williams 26889a7301fSDan Williams static void sci_controller_sdma_completion(struct isci_host *ihost, u32 ent) 269cc9203bfSDan Williams { 270cc9203bfSDan Williams u32 index; 2715076a1a9SDan Williams struct isci_request *ireq; 27278a6f06eSDan Williams struct isci_remote_device *idev; 273cc9203bfSDan Williams 27489a7301fSDan Williams index = SCU_GET_COMPLETION_INDEX(ent); 275cc9203bfSDan Williams 27689a7301fSDan Williams switch (scu_get_command_request_type(ent)) { 277cc9203bfSDan Williams case SCU_CONTEXT_COMMAND_REQUEST_TYPE_POST_TC: 278cc9203bfSDan Williams case SCU_CONTEXT_COMMAND_REQUEST_TYPE_DUMP_TC: 279d9dcb4baSDan Williams ireq = ihost->reqs[index]; 280d9dcb4baSDan Williams dev_warn(&ihost->pdev->dev, "%s: %x for io request %p\n", 28189a7301fSDan Williams __func__, ent, ireq); 282cc9203bfSDan Williams /* @todo For a post TC operation we need to fail the IO 283cc9203bfSDan Williams * request 284cc9203bfSDan Williams */ 285cc9203bfSDan Williams break; 286cc9203bfSDan Williams case SCU_CONTEXT_COMMAND_REQUEST_TYPE_DUMP_RNC: 287cc9203bfSDan Williams case SCU_CONTEXT_COMMAND_REQUEST_TYPE_OTHER_RNC: 288cc9203bfSDan Williams case SCU_CONTEXT_COMMAND_REQUEST_TYPE_POST_RNC: 289d9dcb4baSDan Williams idev = ihost->device_table[index]; 290d9dcb4baSDan Williams dev_warn(&ihost->pdev->dev, "%s: %x for device %p\n", 29189a7301fSDan Williams __func__, ent, idev); 292cc9203bfSDan Williams /* @todo For a port RNC operation we need to fail the 293cc9203bfSDan Williams * device 294cc9203bfSDan Williams */ 295cc9203bfSDan Williams break; 296cc9203bfSDan Williams default: 297d9dcb4baSDan Williams dev_warn(&ihost->pdev->dev, "%s: unknown completion type %x\n", 29889a7301fSDan Williams __func__, ent); 299cc9203bfSDan Williams break; 300cc9203bfSDan Williams } 301cc9203bfSDan Williams } 302cc9203bfSDan Williams 30389a7301fSDan Williams static void sci_controller_unsolicited_frame(struct isci_host *ihost, u32 ent) 304cc9203bfSDan Williams { 305cc9203bfSDan Williams u32 index; 306cc9203bfSDan Williams u32 frame_index; 307cc9203bfSDan Williams 308cc9203bfSDan Williams struct scu_unsolicited_frame_header *frame_header; 30985280955SDan Williams struct isci_phy *iphy; 31078a6f06eSDan Williams struct isci_remote_device *idev; 311cc9203bfSDan Williams 312cc9203bfSDan Williams enum sci_status result = SCI_FAILURE; 313cc9203bfSDan Williams 31489a7301fSDan Williams frame_index = SCU_GET_FRAME_INDEX(ent); 315cc9203bfSDan Williams 316d9dcb4baSDan Williams frame_header = ihost->uf_control.buffers.array[frame_index].header; 317d9dcb4baSDan Williams ihost->uf_control.buffers.array[frame_index].state = UNSOLICITED_FRAME_IN_USE; 318cc9203bfSDan Williams 31989a7301fSDan Williams if (SCU_GET_FRAME_ERROR(ent)) { 320cc9203bfSDan Williams /* 321cc9203bfSDan Williams * / @todo If the IAF frame or SIGNATURE FIS frame has an error will 322cc9203bfSDan Williams * / this cause a problem? We expect the phy initialization will 323cc9203bfSDan Williams * / fail if there is an error in the frame. */ 32489a7301fSDan Williams sci_controller_release_frame(ihost, frame_index); 325cc9203bfSDan Williams return; 326cc9203bfSDan Williams } 327cc9203bfSDan Williams 328cc9203bfSDan Williams if (frame_header->is_address_frame) { 32989a7301fSDan Williams index = SCU_GET_PROTOCOL_ENGINE_INDEX(ent); 33085280955SDan Williams iphy = &ihost->phys[index]; 33189a7301fSDan Williams result = sci_phy_frame_handler(iphy, frame_index); 332cc9203bfSDan Williams } else { 333cc9203bfSDan Williams 33489a7301fSDan Williams index = SCU_GET_COMPLETION_INDEX(ent); 335cc9203bfSDan Williams 336cc9203bfSDan Williams if (index == SCIC_SDS_REMOTE_NODE_CONTEXT_INVALID_INDEX) { 337cc9203bfSDan Williams /* 338cc9203bfSDan Williams * This is a signature fis or a frame from a direct attached SATA 339cc9203bfSDan Williams * device that has not yet been created. In either case forwared 340cc9203bfSDan Williams * the frame to the PE and let it take care of the frame data. */ 34189a7301fSDan Williams index = SCU_GET_PROTOCOL_ENGINE_INDEX(ent); 34285280955SDan Williams iphy = &ihost->phys[index]; 34389a7301fSDan Williams result = sci_phy_frame_handler(iphy, frame_index); 344cc9203bfSDan Williams } else { 345d9dcb4baSDan Williams if (index < ihost->remote_node_entries) 346d9dcb4baSDan Williams idev = ihost->device_table[index]; 347cc9203bfSDan Williams else 34878a6f06eSDan Williams idev = NULL; 349cc9203bfSDan Williams 35078a6f06eSDan Williams if (idev != NULL) 35189a7301fSDan Williams result = sci_remote_device_frame_handler(idev, frame_index); 352cc9203bfSDan Williams else 35389a7301fSDan Williams sci_controller_release_frame(ihost, frame_index); 354cc9203bfSDan Williams } 355cc9203bfSDan Williams } 356cc9203bfSDan Williams 357cc9203bfSDan Williams if (result != SCI_SUCCESS) { 358cc9203bfSDan Williams /* 359cc9203bfSDan Williams * / @todo Is there any reason to report some additional error message 360cc9203bfSDan Williams * / when we get this failure notifiction? */ 361cc9203bfSDan Williams } 362cc9203bfSDan Williams } 363cc9203bfSDan Williams 36489a7301fSDan Williams static void sci_controller_event_completion(struct isci_host *ihost, u32 ent) 365cc9203bfSDan Williams { 36678a6f06eSDan Williams struct isci_remote_device *idev; 3675076a1a9SDan Williams struct isci_request *ireq; 36885280955SDan Williams struct isci_phy *iphy; 369cc9203bfSDan Williams u32 index; 370cc9203bfSDan Williams 37189a7301fSDan Williams index = SCU_GET_COMPLETION_INDEX(ent); 372cc9203bfSDan Williams 37389a7301fSDan Williams switch (scu_get_event_type(ent)) { 374cc9203bfSDan Williams case SCU_EVENT_TYPE_SMU_COMMAND_ERROR: 375cc9203bfSDan Williams /* / @todo The driver did something wrong and we need to fix the condtion. */ 376d9dcb4baSDan Williams dev_err(&ihost->pdev->dev, 377cc9203bfSDan Williams "%s: SCIC Controller 0x%p received SMU command error " 378cc9203bfSDan Williams "0x%x\n", 379cc9203bfSDan Williams __func__, 380d9dcb4baSDan Williams ihost, 38189a7301fSDan Williams ent); 382cc9203bfSDan Williams break; 383cc9203bfSDan Williams 384cc9203bfSDan Williams case SCU_EVENT_TYPE_SMU_PCQ_ERROR: 385cc9203bfSDan Williams case SCU_EVENT_TYPE_SMU_ERROR: 386cc9203bfSDan Williams case SCU_EVENT_TYPE_FATAL_MEMORY_ERROR: 387cc9203bfSDan Williams /* 388cc9203bfSDan Williams * / @todo This is a hardware failure and its likely that we want to 389cc9203bfSDan Williams * / reset the controller. */ 390d9dcb4baSDan Williams dev_err(&ihost->pdev->dev, 391cc9203bfSDan Williams "%s: SCIC Controller 0x%p received fatal controller " 392cc9203bfSDan Williams "event 0x%x\n", 393cc9203bfSDan Williams __func__, 394d9dcb4baSDan Williams ihost, 39589a7301fSDan Williams ent); 396cc9203bfSDan Williams break; 397cc9203bfSDan Williams 398cc9203bfSDan Williams case SCU_EVENT_TYPE_TRANSPORT_ERROR: 3995076a1a9SDan Williams ireq = ihost->reqs[index]; 40089a7301fSDan Williams sci_io_request_event_handler(ireq, ent); 401cc9203bfSDan Williams break; 402cc9203bfSDan Williams 403cc9203bfSDan Williams case SCU_EVENT_TYPE_PTX_SCHEDULE_EVENT: 40489a7301fSDan Williams switch (scu_get_event_specifier(ent)) { 405cc9203bfSDan Williams case SCU_EVENT_SPECIFIC_SMP_RESPONSE_NO_PE: 406cc9203bfSDan Williams case SCU_EVENT_SPECIFIC_TASK_TIMEOUT: 4075076a1a9SDan Williams ireq = ihost->reqs[index]; 4085076a1a9SDan Williams if (ireq != NULL) 40989a7301fSDan Williams sci_io_request_event_handler(ireq, ent); 410cc9203bfSDan Williams else 411d9dcb4baSDan Williams dev_warn(&ihost->pdev->dev, 412cc9203bfSDan Williams "%s: SCIC Controller 0x%p received " 413cc9203bfSDan Williams "event 0x%x for io request object " 414cc9203bfSDan Williams "that doesnt exist.\n", 415cc9203bfSDan Williams __func__, 416d9dcb4baSDan Williams ihost, 41789a7301fSDan Williams ent); 418cc9203bfSDan Williams 419cc9203bfSDan Williams break; 420cc9203bfSDan Williams 421cc9203bfSDan Williams case SCU_EVENT_SPECIFIC_IT_NEXUS_TIMEOUT: 422d9dcb4baSDan Williams idev = ihost->device_table[index]; 42378a6f06eSDan Williams if (idev != NULL) 42489a7301fSDan Williams sci_remote_device_event_handler(idev, ent); 425cc9203bfSDan Williams else 426d9dcb4baSDan Williams dev_warn(&ihost->pdev->dev, 427cc9203bfSDan Williams "%s: SCIC Controller 0x%p received " 428cc9203bfSDan Williams "event 0x%x for remote device object " 429cc9203bfSDan Williams "that doesnt exist.\n", 430cc9203bfSDan Williams __func__, 431d9dcb4baSDan Williams ihost, 43289a7301fSDan Williams ent); 433cc9203bfSDan Williams 434cc9203bfSDan Williams break; 435cc9203bfSDan Williams } 436cc9203bfSDan Williams break; 437cc9203bfSDan Williams 438cc9203bfSDan Williams case SCU_EVENT_TYPE_BROADCAST_CHANGE: 439cc9203bfSDan Williams /* 440cc9203bfSDan Williams * direct the broadcast change event to the phy first and then let 441cc9203bfSDan Williams * the phy redirect the broadcast change to the port object */ 442cc9203bfSDan Williams case SCU_EVENT_TYPE_ERR_CNT_EVENT: 443cc9203bfSDan Williams /* 444cc9203bfSDan Williams * direct error counter event to the phy object since that is where 445cc9203bfSDan Williams * we get the event notification. This is a type 4 event. */ 446cc9203bfSDan Williams case SCU_EVENT_TYPE_OSSP_EVENT: 44789a7301fSDan Williams index = SCU_GET_PROTOCOL_ENGINE_INDEX(ent); 44885280955SDan Williams iphy = &ihost->phys[index]; 44989a7301fSDan Williams sci_phy_event_handler(iphy, ent); 450cc9203bfSDan Williams break; 451cc9203bfSDan Williams 452cc9203bfSDan Williams case SCU_EVENT_TYPE_RNC_SUSPEND_TX: 453cc9203bfSDan Williams case SCU_EVENT_TYPE_RNC_SUSPEND_TX_RX: 454cc9203bfSDan Williams case SCU_EVENT_TYPE_RNC_OPS_MISC: 455d9dcb4baSDan Williams if (index < ihost->remote_node_entries) { 456d9dcb4baSDan Williams idev = ihost->device_table[index]; 457cc9203bfSDan Williams 45878a6f06eSDan Williams if (idev != NULL) 45989a7301fSDan Williams sci_remote_device_event_handler(idev, ent); 460cc9203bfSDan Williams } else 461d9dcb4baSDan Williams dev_err(&ihost->pdev->dev, 462cc9203bfSDan Williams "%s: SCIC Controller 0x%p received event 0x%x " 463cc9203bfSDan Williams "for remote device object 0x%0x that doesnt " 464cc9203bfSDan Williams "exist.\n", 465cc9203bfSDan Williams __func__, 466d9dcb4baSDan Williams ihost, 46789a7301fSDan Williams ent, 468cc9203bfSDan Williams index); 469cc9203bfSDan Williams 470cc9203bfSDan Williams break; 471cc9203bfSDan Williams 472cc9203bfSDan Williams default: 473d9dcb4baSDan Williams dev_warn(&ihost->pdev->dev, 474cc9203bfSDan Williams "%s: SCIC Controller received unknown event code %x\n", 475cc9203bfSDan Williams __func__, 47689a7301fSDan Williams ent); 477cc9203bfSDan Williams break; 478cc9203bfSDan Williams } 479cc9203bfSDan Williams } 480cc9203bfSDan Williams 48189a7301fSDan Williams static void sci_controller_process_completions(struct isci_host *ihost) 482cc9203bfSDan Williams { 483cc9203bfSDan Williams u32 completion_count = 0; 48489a7301fSDan Williams u32 ent; 485cc9203bfSDan Williams u32 get_index; 486cc9203bfSDan Williams u32 get_cycle; 487994a9303SDan Williams u32 event_get; 488cc9203bfSDan Williams u32 event_cycle; 489cc9203bfSDan Williams 490d9dcb4baSDan Williams dev_dbg(&ihost->pdev->dev, 491cc9203bfSDan Williams "%s: completion queue begining get:0x%08x\n", 492cc9203bfSDan Williams __func__, 493d9dcb4baSDan Williams ihost->completion_queue_get); 494cc9203bfSDan Williams 495cc9203bfSDan Williams /* Get the component parts of the completion queue */ 496d9dcb4baSDan Williams get_index = NORMALIZE_GET_POINTER(ihost->completion_queue_get); 497d9dcb4baSDan Williams get_cycle = SMU_CQGR_CYCLE_BIT & ihost->completion_queue_get; 498cc9203bfSDan Williams 499d9dcb4baSDan Williams event_get = NORMALIZE_EVENT_POINTER(ihost->completion_queue_get); 500d9dcb4baSDan Williams event_cycle = SMU_CQGR_EVENT_CYCLE_BIT & ihost->completion_queue_get; 501cc9203bfSDan Williams 502cc9203bfSDan Williams while ( 503cc9203bfSDan Williams NORMALIZE_GET_POINTER_CYCLE_BIT(get_cycle) 504d9dcb4baSDan Williams == COMPLETION_QUEUE_CYCLE_BIT(ihost->completion_queue[get_index]) 505cc9203bfSDan Williams ) { 506cc9203bfSDan Williams completion_count++; 507cc9203bfSDan Williams 50889a7301fSDan Williams ent = ihost->completion_queue[get_index]; 509994a9303SDan Williams 510994a9303SDan Williams /* increment the get pointer and check for rollover to toggle the cycle bit */ 511994a9303SDan Williams get_cycle ^= ((get_index+1) & SCU_MAX_COMPLETION_QUEUE_ENTRIES) << 512994a9303SDan Williams (SMU_COMPLETION_QUEUE_GET_CYCLE_BIT_SHIFT - SCU_MAX_COMPLETION_QUEUE_SHIFT); 513994a9303SDan Williams get_index = (get_index+1) & (SCU_MAX_COMPLETION_QUEUE_ENTRIES-1); 514cc9203bfSDan Williams 515d9dcb4baSDan Williams dev_dbg(&ihost->pdev->dev, 516cc9203bfSDan Williams "%s: completion queue entry:0x%08x\n", 517cc9203bfSDan Williams __func__, 51889a7301fSDan Williams ent); 519cc9203bfSDan Williams 52089a7301fSDan Williams switch (SCU_GET_COMPLETION_TYPE(ent)) { 521cc9203bfSDan Williams case SCU_COMPLETION_TYPE_TASK: 52289a7301fSDan Williams sci_controller_task_completion(ihost, ent); 523cc9203bfSDan Williams break; 524cc9203bfSDan Williams 525cc9203bfSDan Williams case SCU_COMPLETION_TYPE_SDMA: 52689a7301fSDan Williams sci_controller_sdma_completion(ihost, ent); 527cc9203bfSDan Williams break; 528cc9203bfSDan Williams 529cc9203bfSDan Williams case SCU_COMPLETION_TYPE_UFI: 53089a7301fSDan Williams sci_controller_unsolicited_frame(ihost, ent); 531cc9203bfSDan Williams break; 532cc9203bfSDan Williams 533cc9203bfSDan Williams case SCU_COMPLETION_TYPE_EVENT: 534994a9303SDan Williams case SCU_COMPLETION_TYPE_NOTIFY: { 535994a9303SDan Williams event_cycle ^= ((event_get+1) & SCU_MAX_EVENTS) << 536994a9303SDan Williams (SMU_COMPLETION_QUEUE_GET_EVENT_CYCLE_BIT_SHIFT - SCU_MAX_EVENTS_SHIFT); 537994a9303SDan Williams event_get = (event_get+1) & (SCU_MAX_EVENTS-1); 538994a9303SDan Williams 53989a7301fSDan Williams sci_controller_event_completion(ihost, ent); 540cc9203bfSDan Williams break; 541994a9303SDan Williams } 542cc9203bfSDan Williams default: 543d9dcb4baSDan Williams dev_warn(&ihost->pdev->dev, 544cc9203bfSDan Williams "%s: SCIC Controller received unknown " 545cc9203bfSDan Williams "completion type %x\n", 546cc9203bfSDan Williams __func__, 54789a7301fSDan Williams ent); 548cc9203bfSDan Williams break; 549cc9203bfSDan Williams } 550cc9203bfSDan Williams } 551cc9203bfSDan Williams 552cc9203bfSDan Williams /* Update the get register if we completed one or more entries */ 553cc9203bfSDan Williams if (completion_count > 0) { 554d9dcb4baSDan Williams ihost->completion_queue_get = 555cc9203bfSDan Williams SMU_CQGR_GEN_BIT(ENABLE) | 556cc9203bfSDan Williams SMU_CQGR_GEN_BIT(EVENT_ENABLE) | 557cc9203bfSDan Williams event_cycle | 558994a9303SDan Williams SMU_CQGR_GEN_VAL(EVENT_POINTER, event_get) | 559cc9203bfSDan Williams get_cycle | 560cc9203bfSDan Williams SMU_CQGR_GEN_VAL(POINTER, get_index); 561cc9203bfSDan Williams 562d9dcb4baSDan Williams writel(ihost->completion_queue_get, 563d9dcb4baSDan Williams &ihost->smu_registers->completion_queue_get); 564cc9203bfSDan Williams 565cc9203bfSDan Williams } 566cc9203bfSDan Williams 567d9dcb4baSDan Williams dev_dbg(&ihost->pdev->dev, 568cc9203bfSDan Williams "%s: completion queue ending get:0x%08x\n", 569cc9203bfSDan Williams __func__, 570d9dcb4baSDan Williams ihost->completion_queue_get); 571cc9203bfSDan Williams 572cc9203bfSDan Williams } 573cc9203bfSDan Williams 57489a7301fSDan Williams static void sci_controller_error_handler(struct isci_host *ihost) 575cc9203bfSDan Williams { 576cc9203bfSDan Williams u32 interrupt_status; 577cc9203bfSDan Williams 578cc9203bfSDan Williams interrupt_status = 579d9dcb4baSDan Williams readl(&ihost->smu_registers->interrupt_status); 580cc9203bfSDan Williams 581cc9203bfSDan Williams if ((interrupt_status & SMU_ISR_QUEUE_SUSPEND) && 58289a7301fSDan Williams sci_controller_completion_queue_has_entries(ihost)) { 583cc9203bfSDan Williams 58489a7301fSDan Williams sci_controller_process_completions(ihost); 585d9dcb4baSDan Williams writel(SMU_ISR_QUEUE_SUSPEND, &ihost->smu_registers->interrupt_status); 586cc9203bfSDan Williams } else { 587d9dcb4baSDan Williams dev_err(&ihost->pdev->dev, "%s: status: %#x\n", __func__, 588cc9203bfSDan Williams interrupt_status); 589cc9203bfSDan Williams 590d9dcb4baSDan Williams sci_change_state(&ihost->sm, SCIC_FAILED); 591cc9203bfSDan Williams 592cc9203bfSDan Williams return; 593cc9203bfSDan Williams } 594cc9203bfSDan Williams 595cc9203bfSDan Williams /* If we dont process any completions I am not sure that we want to do this. 596cc9203bfSDan Williams * We are in the middle of a hardware fault and should probably be reset. 597cc9203bfSDan Williams */ 598d9dcb4baSDan Williams writel(0, &ihost->smu_registers->interrupt_mask); 599cc9203bfSDan Williams } 600cc9203bfSDan Williams 601c7ef4031SDan Williams irqreturn_t isci_intx_isr(int vec, void *data) 6026f231ddaSDan Williams { 6036f231ddaSDan Williams irqreturn_t ret = IRQ_NONE; 60431e824edSDan Williams struct isci_host *ihost = data; 6056f231ddaSDan Williams 60689a7301fSDan Williams if (sci_controller_isr(ihost)) { 607d9dcb4baSDan Williams writel(SMU_ISR_COMPLETION, &ihost->smu_registers->interrupt_status); 608c7ef4031SDan Williams tasklet_schedule(&ihost->completion_tasklet); 6096f231ddaSDan Williams ret = IRQ_HANDLED; 61089a7301fSDan Williams } else if (sci_controller_error_isr(ihost)) { 61192f4f0f5SDan Williams spin_lock(&ihost->scic_lock); 61289a7301fSDan Williams sci_controller_error_handler(ihost); 61392f4f0f5SDan Williams spin_unlock(&ihost->scic_lock); 61492f4f0f5SDan Williams ret = IRQ_HANDLED; 6156f231ddaSDan Williams } 61692f4f0f5SDan Williams 6176f231ddaSDan Williams return ret; 6186f231ddaSDan Williams } 6196f231ddaSDan Williams 62092f4f0f5SDan Williams irqreturn_t isci_error_isr(int vec, void *data) 62192f4f0f5SDan Williams { 62292f4f0f5SDan Williams struct isci_host *ihost = data; 62392f4f0f5SDan Williams 62489a7301fSDan Williams if (sci_controller_error_isr(ihost)) 62589a7301fSDan Williams sci_controller_error_handler(ihost); 62692f4f0f5SDan Williams 62792f4f0f5SDan Williams return IRQ_HANDLED; 62892f4f0f5SDan Williams } 6296f231ddaSDan Williams 6306f231ddaSDan Williams /** 6316f231ddaSDan Williams * isci_host_start_complete() - This function is called by the core library, 6326f231ddaSDan Williams * through the ISCI Module, to indicate controller start status. 6336f231ddaSDan Williams * @isci_host: This parameter specifies the ISCI host object 6346f231ddaSDan Williams * @completion_status: This parameter specifies the completion status from the 6356f231ddaSDan Williams * core library. 6366f231ddaSDan Williams * 6376f231ddaSDan Williams */ 638cc9203bfSDan Williams static void isci_host_start_complete(struct isci_host *ihost, enum sci_status completion_status) 6396f231ddaSDan Williams { 6400cf89d1dSDan Williams if (completion_status != SCI_SUCCESS) 6410cf89d1dSDan Williams dev_info(&ihost->pdev->dev, 6420cf89d1dSDan Williams "controller start timed out, continuing...\n"); 6430cf89d1dSDan Williams isci_host_change_state(ihost, isci_ready); 6440cf89d1dSDan Williams clear_bit(IHOST_START_PENDING, &ihost->flags); 6450cf89d1dSDan Williams wake_up(&ihost->eventq); 6466f231ddaSDan Williams } 6476f231ddaSDan Williams 648c7ef4031SDan Williams int isci_host_scan_finished(struct Scsi_Host *shost, unsigned long time) 6496f231ddaSDan Williams { 6504393aa4eSDan Williams struct isci_host *ihost = SHOST_TO_SAS_HA(shost)->lldd_ha; 6516f231ddaSDan Williams 65277950f51SEdmund Nadolski if (test_bit(IHOST_START_PENDING, &ihost->flags)) 6536f231ddaSDan Williams return 0; 6546f231ddaSDan Williams 65577950f51SEdmund Nadolski /* todo: use sas_flush_discovery once it is upstream */ 65677950f51SEdmund Nadolski scsi_flush_work(shost); 65777950f51SEdmund Nadolski 65877950f51SEdmund Nadolski scsi_flush_work(shost); 6596f231ddaSDan Williams 6600cf89d1dSDan Williams dev_dbg(&ihost->pdev->dev, 6610cf89d1dSDan Williams "%s: ihost->status = %d, time = %ld\n", 6620cf89d1dSDan Williams __func__, isci_host_get_state(ihost), time); 6636f231ddaSDan Williams 6646f231ddaSDan Williams return 1; 6656f231ddaSDan Williams 6666f231ddaSDan Williams } 6676f231ddaSDan Williams 668cc9203bfSDan Williams /** 66989a7301fSDan Williams * sci_controller_get_suggested_start_timeout() - This method returns the 67089a7301fSDan Williams * suggested sci_controller_start() timeout amount. The user is free to 671cc9203bfSDan Williams * use any timeout value, but this method provides the suggested minimum 672cc9203bfSDan Williams * start timeout value. The returned value is based upon empirical 673cc9203bfSDan Williams * information determined as a result of interoperability testing. 674cc9203bfSDan Williams * @controller: the handle to the controller object for which to return the 675cc9203bfSDan Williams * suggested start timeout. 676cc9203bfSDan Williams * 677cc9203bfSDan Williams * This method returns the number of milliseconds for the suggested start 678cc9203bfSDan Williams * operation timeout. 679cc9203bfSDan Williams */ 68089a7301fSDan Williams static u32 sci_controller_get_suggested_start_timeout(struct isci_host *ihost) 681cc9203bfSDan Williams { 682cc9203bfSDan Williams /* Validate the user supplied parameters. */ 683d9dcb4baSDan Williams if (!ihost) 684cc9203bfSDan Williams return 0; 685cc9203bfSDan Williams 686cc9203bfSDan Williams /* 687cc9203bfSDan Williams * The suggested minimum timeout value for a controller start operation: 688cc9203bfSDan Williams * 689cc9203bfSDan Williams * Signature FIS Timeout 690cc9203bfSDan Williams * + Phy Start Timeout 691cc9203bfSDan Williams * + Number of Phy Spin Up Intervals 692cc9203bfSDan Williams * --------------------------------- 693cc9203bfSDan Williams * Number of milliseconds for the controller start operation. 694cc9203bfSDan Williams * 695cc9203bfSDan Williams * NOTE: The number of phy spin up intervals will be equivalent 696cc9203bfSDan Williams * to the number of phys divided by the number phys allowed 697cc9203bfSDan Williams * per interval - 1 (once OEM parameters are supported). 698cc9203bfSDan Williams * Currently we assume only 1 phy per interval. */ 699cc9203bfSDan Williams 700cc9203bfSDan Williams return SCIC_SDS_SIGNATURE_FIS_TIMEOUT 701cc9203bfSDan Williams + SCIC_SDS_CONTROLLER_PHY_START_TIMEOUT 702cc9203bfSDan Williams + ((SCI_MAX_PHYS - 1) * SCIC_SDS_CONTROLLER_POWER_CONTROL_INTERVAL); 703cc9203bfSDan Williams } 704cc9203bfSDan Williams 70589a7301fSDan Williams static void sci_controller_enable_interrupts(struct isci_host *ihost) 706cc9203bfSDan Williams { 707d9dcb4baSDan Williams BUG_ON(ihost->smu_registers == NULL); 708d9dcb4baSDan Williams writel(0, &ihost->smu_registers->interrupt_mask); 709cc9203bfSDan Williams } 710cc9203bfSDan Williams 71189a7301fSDan Williams void sci_controller_disable_interrupts(struct isci_host *ihost) 712cc9203bfSDan Williams { 713d9dcb4baSDan Williams BUG_ON(ihost->smu_registers == NULL); 714d9dcb4baSDan Williams writel(0xffffffff, &ihost->smu_registers->interrupt_mask); 715cc9203bfSDan Williams } 716cc9203bfSDan Williams 71789a7301fSDan Williams static void sci_controller_enable_port_task_scheduler(struct isci_host *ihost) 718cc9203bfSDan Williams { 719cc9203bfSDan Williams u32 port_task_scheduler_value; 720cc9203bfSDan Williams 721cc9203bfSDan Williams port_task_scheduler_value = 722d9dcb4baSDan Williams readl(&ihost->scu_registers->peg0.ptsg.control); 723cc9203bfSDan Williams port_task_scheduler_value |= 724cc9203bfSDan Williams (SCU_PTSGCR_GEN_BIT(ETM_ENABLE) | 725cc9203bfSDan Williams SCU_PTSGCR_GEN_BIT(PTSG_ENABLE)); 726cc9203bfSDan Williams writel(port_task_scheduler_value, 727d9dcb4baSDan Williams &ihost->scu_registers->peg0.ptsg.control); 728cc9203bfSDan Williams } 729cc9203bfSDan Williams 73089a7301fSDan Williams static void sci_controller_assign_task_entries(struct isci_host *ihost) 731cc9203bfSDan Williams { 732cc9203bfSDan Williams u32 task_assignment; 733cc9203bfSDan Williams 734cc9203bfSDan Williams /* 735cc9203bfSDan Williams * Assign all the TCs to function 0 736cc9203bfSDan Williams * TODO: Do we actually need to read this register to write it back? 737cc9203bfSDan Williams */ 738cc9203bfSDan Williams 739cc9203bfSDan Williams task_assignment = 740d9dcb4baSDan Williams readl(&ihost->smu_registers->task_context_assignment[0]); 741cc9203bfSDan Williams 742cc9203bfSDan Williams task_assignment |= (SMU_TCA_GEN_VAL(STARTING, 0)) | 743d9dcb4baSDan Williams (SMU_TCA_GEN_VAL(ENDING, ihost->task_context_entries - 1)) | 744cc9203bfSDan Williams (SMU_TCA_GEN_BIT(RANGE_CHECK_ENABLE)); 745cc9203bfSDan Williams 746cc9203bfSDan Williams writel(task_assignment, 747d9dcb4baSDan Williams &ihost->smu_registers->task_context_assignment[0]); 748cc9203bfSDan Williams 749cc9203bfSDan Williams } 750cc9203bfSDan Williams 75189a7301fSDan Williams static void sci_controller_initialize_completion_queue(struct isci_host *ihost) 752cc9203bfSDan Williams { 753cc9203bfSDan Williams u32 index; 754cc9203bfSDan Williams u32 completion_queue_control_value; 755cc9203bfSDan Williams u32 completion_queue_get_value; 756cc9203bfSDan Williams u32 completion_queue_put_value; 757cc9203bfSDan Williams 758d9dcb4baSDan Williams ihost->completion_queue_get = 0; 759cc9203bfSDan Williams 7607c78da31SDan Williams completion_queue_control_value = 7617c78da31SDan Williams (SMU_CQC_QUEUE_LIMIT_SET(SCU_MAX_COMPLETION_QUEUE_ENTRIES - 1) | 7627c78da31SDan Williams SMU_CQC_EVENT_LIMIT_SET(SCU_MAX_EVENTS - 1)); 763cc9203bfSDan Williams 764cc9203bfSDan Williams writel(completion_queue_control_value, 765d9dcb4baSDan Williams &ihost->smu_registers->completion_queue_control); 766cc9203bfSDan Williams 767cc9203bfSDan Williams 768cc9203bfSDan Williams /* Set the completion queue get pointer and enable the queue */ 769cc9203bfSDan Williams completion_queue_get_value = ( 770cc9203bfSDan Williams (SMU_CQGR_GEN_VAL(POINTER, 0)) 771cc9203bfSDan Williams | (SMU_CQGR_GEN_VAL(EVENT_POINTER, 0)) 772cc9203bfSDan Williams | (SMU_CQGR_GEN_BIT(ENABLE)) 773cc9203bfSDan Williams | (SMU_CQGR_GEN_BIT(EVENT_ENABLE)) 774cc9203bfSDan Williams ); 775cc9203bfSDan Williams 776cc9203bfSDan Williams writel(completion_queue_get_value, 777d9dcb4baSDan Williams &ihost->smu_registers->completion_queue_get); 778cc9203bfSDan Williams 779cc9203bfSDan Williams /* Set the completion queue put pointer */ 780cc9203bfSDan Williams completion_queue_put_value = ( 781cc9203bfSDan Williams (SMU_CQPR_GEN_VAL(POINTER, 0)) 782cc9203bfSDan Williams | (SMU_CQPR_GEN_VAL(EVENT_POINTER, 0)) 783cc9203bfSDan Williams ); 784cc9203bfSDan Williams 785cc9203bfSDan Williams writel(completion_queue_put_value, 786d9dcb4baSDan Williams &ihost->smu_registers->completion_queue_put); 787cc9203bfSDan Williams 788cc9203bfSDan Williams /* Initialize the cycle bit of the completion queue entries */ 7897c78da31SDan Williams for (index = 0; index < SCU_MAX_COMPLETION_QUEUE_ENTRIES; index++) { 790cc9203bfSDan Williams /* 791cc9203bfSDan Williams * If get.cycle_bit != completion_queue.cycle_bit 792cc9203bfSDan Williams * its not a valid completion queue entry 793cc9203bfSDan Williams * so at system start all entries are invalid */ 794d9dcb4baSDan Williams ihost->completion_queue[index] = 0x80000000; 795cc9203bfSDan Williams } 796cc9203bfSDan Williams } 797cc9203bfSDan Williams 79889a7301fSDan Williams static void sci_controller_initialize_unsolicited_frame_queue(struct isci_host *ihost) 799cc9203bfSDan Williams { 800cc9203bfSDan Williams u32 frame_queue_control_value; 801cc9203bfSDan Williams u32 frame_queue_get_value; 802cc9203bfSDan Williams u32 frame_queue_put_value; 803cc9203bfSDan Williams 804cc9203bfSDan Williams /* Write the queue size */ 805cc9203bfSDan Williams frame_queue_control_value = 8067c78da31SDan Williams SCU_UFQC_GEN_VAL(QUEUE_SIZE, SCU_MAX_UNSOLICITED_FRAMES); 807cc9203bfSDan Williams 808cc9203bfSDan Williams writel(frame_queue_control_value, 809d9dcb4baSDan Williams &ihost->scu_registers->sdma.unsolicited_frame_queue_control); 810cc9203bfSDan Williams 811cc9203bfSDan Williams /* Setup the get pointer for the unsolicited frame queue */ 812cc9203bfSDan Williams frame_queue_get_value = ( 813cc9203bfSDan Williams SCU_UFQGP_GEN_VAL(POINTER, 0) 814cc9203bfSDan Williams | SCU_UFQGP_GEN_BIT(ENABLE_BIT) 815cc9203bfSDan Williams ); 816cc9203bfSDan Williams 817cc9203bfSDan Williams writel(frame_queue_get_value, 818d9dcb4baSDan Williams &ihost->scu_registers->sdma.unsolicited_frame_get_pointer); 819cc9203bfSDan Williams /* Setup the put pointer for the unsolicited frame queue */ 820cc9203bfSDan Williams frame_queue_put_value = SCU_UFQPP_GEN_VAL(POINTER, 0); 821cc9203bfSDan Williams writel(frame_queue_put_value, 822d9dcb4baSDan Williams &ihost->scu_registers->sdma.unsolicited_frame_put_pointer); 823cc9203bfSDan Williams } 824cc9203bfSDan Williams 82589a7301fSDan Williams static void sci_controller_transition_to_ready(struct isci_host *ihost, enum sci_status status) 826cc9203bfSDan Williams { 827d9dcb4baSDan Williams if (ihost->sm.current_state_id == SCIC_STARTING) { 828cc9203bfSDan Williams /* 829cc9203bfSDan Williams * We move into the ready state, because some of the phys/ports 830cc9203bfSDan Williams * may be up and operational. 831cc9203bfSDan Williams */ 832d9dcb4baSDan Williams sci_change_state(&ihost->sm, SCIC_READY); 833cc9203bfSDan Williams 834cc9203bfSDan Williams isci_host_start_complete(ihost, status); 835cc9203bfSDan Williams } 836cc9203bfSDan Williams } 837cc9203bfSDan Williams 83885280955SDan Williams static bool is_phy_starting(struct isci_phy *iphy) 8394a33c525SAdam Gruchala { 84089a7301fSDan Williams enum sci_phy_states state; 8414a33c525SAdam Gruchala 84285280955SDan Williams state = iphy->sm.current_state_id; 8434a33c525SAdam Gruchala switch (state) { 844e301370aSEdmund Nadolski case SCI_PHY_STARTING: 845e301370aSEdmund Nadolski case SCI_PHY_SUB_INITIAL: 846e301370aSEdmund Nadolski case SCI_PHY_SUB_AWAIT_SAS_SPEED_EN: 847e301370aSEdmund Nadolski case SCI_PHY_SUB_AWAIT_IAF_UF: 848e301370aSEdmund Nadolski case SCI_PHY_SUB_AWAIT_SAS_POWER: 849e301370aSEdmund Nadolski case SCI_PHY_SUB_AWAIT_SATA_POWER: 850e301370aSEdmund Nadolski case SCI_PHY_SUB_AWAIT_SATA_PHY_EN: 851e301370aSEdmund Nadolski case SCI_PHY_SUB_AWAIT_SATA_SPEED_EN: 852e301370aSEdmund Nadolski case SCI_PHY_SUB_AWAIT_SIG_FIS_UF: 853e301370aSEdmund Nadolski case SCI_PHY_SUB_FINAL: 8544a33c525SAdam Gruchala return true; 8554a33c525SAdam Gruchala default: 8564a33c525SAdam Gruchala return false; 8574a33c525SAdam Gruchala } 8584a33c525SAdam Gruchala } 8594a33c525SAdam Gruchala 860cc9203bfSDan Williams /** 86189a7301fSDan Williams * sci_controller_start_next_phy - start phy 862cc9203bfSDan Williams * @scic: controller 863cc9203bfSDan Williams * 864cc9203bfSDan Williams * If all the phys have been started, then attempt to transition the 865cc9203bfSDan Williams * controller to the READY state and inform the user 86689a7301fSDan Williams * (sci_cb_controller_start_complete()). 867cc9203bfSDan Williams */ 86889a7301fSDan Williams static enum sci_status sci_controller_start_next_phy(struct isci_host *ihost) 869cc9203bfSDan Williams { 87089a7301fSDan Williams struct sci_oem_params *oem = &ihost->oem_parameters; 87185280955SDan Williams struct isci_phy *iphy; 872cc9203bfSDan Williams enum sci_status status; 873cc9203bfSDan Williams 874cc9203bfSDan Williams status = SCI_SUCCESS; 875cc9203bfSDan Williams 876d9dcb4baSDan Williams if (ihost->phy_startup_timer_pending) 877cc9203bfSDan Williams return status; 878cc9203bfSDan Williams 879d9dcb4baSDan Williams if (ihost->next_phy_to_start >= SCI_MAX_PHYS) { 880cc9203bfSDan Williams bool is_controller_start_complete = true; 881cc9203bfSDan Williams u32 state; 882cc9203bfSDan Williams u8 index; 883cc9203bfSDan Williams 884cc9203bfSDan Williams for (index = 0; index < SCI_MAX_PHYS; index++) { 88585280955SDan Williams iphy = &ihost->phys[index]; 88685280955SDan Williams state = iphy->sm.current_state_id; 887cc9203bfSDan Williams 88885280955SDan Williams if (!phy_get_non_dummy_port(iphy)) 889cc9203bfSDan Williams continue; 890cc9203bfSDan Williams 891cc9203bfSDan Williams /* The controller start operation is complete iff: 892cc9203bfSDan Williams * - all links have been given an opportunity to start 893cc9203bfSDan Williams * - have no indication of a connected device 894cc9203bfSDan Williams * - have an indication of a connected device and it has 895cc9203bfSDan Williams * finished the link training process. 896cc9203bfSDan Williams */ 89785280955SDan Williams if ((iphy->is_in_link_training == false && state == SCI_PHY_INITIAL) || 89885280955SDan Williams (iphy->is_in_link_training == false && state == SCI_PHY_STOPPED) || 89985280955SDan Williams (iphy->is_in_link_training == true && is_phy_starting(iphy))) { 900cc9203bfSDan Williams is_controller_start_complete = false; 901cc9203bfSDan Williams break; 902cc9203bfSDan Williams } 903cc9203bfSDan Williams } 904cc9203bfSDan Williams 905cc9203bfSDan Williams /* 906cc9203bfSDan Williams * The controller has successfully finished the start process. 907cc9203bfSDan Williams * Inform the SCI Core user and transition to the READY state. */ 908cc9203bfSDan Williams if (is_controller_start_complete == true) { 90989a7301fSDan Williams sci_controller_transition_to_ready(ihost, SCI_SUCCESS); 910d9dcb4baSDan Williams sci_del_timer(&ihost->phy_timer); 911d9dcb4baSDan Williams ihost->phy_startup_timer_pending = false; 912cc9203bfSDan Williams } 913cc9203bfSDan Williams } else { 914d9dcb4baSDan Williams iphy = &ihost->phys[ihost->next_phy_to_start]; 915cc9203bfSDan Williams 916cc9203bfSDan Williams if (oem->controller.mode_type == SCIC_PORT_MANUAL_CONFIGURATION_MODE) { 91785280955SDan Williams if (phy_get_non_dummy_port(iphy) == NULL) { 918d9dcb4baSDan Williams ihost->next_phy_to_start++; 919cc9203bfSDan Williams 920cc9203bfSDan Williams /* Caution recursion ahead be forwarned 921cc9203bfSDan Williams * 922cc9203bfSDan Williams * The PHY was never added to a PORT in MPC mode 923cc9203bfSDan Williams * so start the next phy in sequence This phy 924cc9203bfSDan Williams * will never go link up and will not draw power 925cc9203bfSDan Williams * the OEM parameters either configured the phy 926cc9203bfSDan Williams * incorrectly for the PORT or it was never 927cc9203bfSDan Williams * assigned to a PORT 928cc9203bfSDan Williams */ 92989a7301fSDan Williams return sci_controller_start_next_phy(ihost); 930cc9203bfSDan Williams } 931cc9203bfSDan Williams } 932cc9203bfSDan Williams 93389a7301fSDan Williams status = sci_phy_start(iphy); 934cc9203bfSDan Williams 935cc9203bfSDan Williams if (status == SCI_SUCCESS) { 936d9dcb4baSDan Williams sci_mod_timer(&ihost->phy_timer, 937bb3dbdf6SEdmund Nadolski SCIC_SDS_CONTROLLER_PHY_START_TIMEOUT); 938d9dcb4baSDan Williams ihost->phy_startup_timer_pending = true; 939cc9203bfSDan Williams } else { 940d9dcb4baSDan Williams dev_warn(&ihost->pdev->dev, 941cc9203bfSDan Williams "%s: Controller stop operation failed " 942cc9203bfSDan Williams "to stop phy %d because of status " 943cc9203bfSDan Williams "%d.\n", 944cc9203bfSDan Williams __func__, 945d9dcb4baSDan Williams ihost->phys[ihost->next_phy_to_start].phy_index, 946cc9203bfSDan Williams status); 947cc9203bfSDan Williams } 948cc9203bfSDan Williams 949d9dcb4baSDan Williams ihost->next_phy_to_start++; 950cc9203bfSDan Williams } 951cc9203bfSDan Williams 952cc9203bfSDan Williams return status; 953cc9203bfSDan Williams } 954cc9203bfSDan Williams 955bb3dbdf6SEdmund Nadolski static void phy_startup_timeout(unsigned long data) 956cc9203bfSDan Williams { 957bb3dbdf6SEdmund Nadolski struct sci_timer *tmr = (struct sci_timer *)data; 958d9dcb4baSDan Williams struct isci_host *ihost = container_of(tmr, typeof(*ihost), phy_timer); 959bb3dbdf6SEdmund Nadolski unsigned long flags; 960cc9203bfSDan Williams enum sci_status status; 961cc9203bfSDan Williams 962bb3dbdf6SEdmund Nadolski spin_lock_irqsave(&ihost->scic_lock, flags); 963bb3dbdf6SEdmund Nadolski 964bb3dbdf6SEdmund Nadolski if (tmr->cancel) 965bb3dbdf6SEdmund Nadolski goto done; 966bb3dbdf6SEdmund Nadolski 967d9dcb4baSDan Williams ihost->phy_startup_timer_pending = false; 968bb3dbdf6SEdmund Nadolski 969bb3dbdf6SEdmund Nadolski do { 97089a7301fSDan Williams status = sci_controller_start_next_phy(ihost); 971bb3dbdf6SEdmund Nadolski } while (status != SCI_SUCCESS); 972bb3dbdf6SEdmund Nadolski 973bb3dbdf6SEdmund Nadolski done: 974bb3dbdf6SEdmund Nadolski spin_unlock_irqrestore(&ihost->scic_lock, flags); 975cc9203bfSDan Williams } 976cc9203bfSDan Williams 977ac668c69SDan Williams static u16 isci_tci_active(struct isci_host *ihost) 978ac668c69SDan Williams { 979ac668c69SDan Williams return CIRC_CNT(ihost->tci_head, ihost->tci_tail, SCI_MAX_IO_REQUESTS); 980ac668c69SDan Williams } 981ac668c69SDan Williams 98289a7301fSDan Williams static enum sci_status sci_controller_start(struct isci_host *ihost, 983cc9203bfSDan Williams u32 timeout) 984cc9203bfSDan Williams { 985cc9203bfSDan Williams enum sci_status result; 986cc9203bfSDan Williams u16 index; 987cc9203bfSDan Williams 988d9dcb4baSDan Williams if (ihost->sm.current_state_id != SCIC_INITIALIZED) { 989d9dcb4baSDan Williams dev_warn(&ihost->pdev->dev, 990cc9203bfSDan Williams "SCIC Controller start operation requested in " 991cc9203bfSDan Williams "invalid state\n"); 992cc9203bfSDan Williams return SCI_FAILURE_INVALID_STATE; 993cc9203bfSDan Williams } 994cc9203bfSDan Williams 995cc9203bfSDan Williams /* Build the TCi free pool */ 996ac668c69SDan Williams BUILD_BUG_ON(SCI_MAX_IO_REQUESTS > 1 << sizeof(ihost->tci_pool[0]) * 8); 997ac668c69SDan Williams ihost->tci_head = 0; 998ac668c69SDan Williams ihost->tci_tail = 0; 999d9dcb4baSDan Williams for (index = 0; index < ihost->task_context_entries; index++) 1000ac668c69SDan Williams isci_tci_free(ihost, index); 1001cc9203bfSDan Williams 1002cc9203bfSDan Williams /* Build the RNi free pool */ 100389a7301fSDan Williams sci_remote_node_table_initialize(&ihost->available_remote_nodes, 1004d9dcb4baSDan Williams ihost->remote_node_entries); 1005cc9203bfSDan Williams 1006cc9203bfSDan Williams /* 1007cc9203bfSDan Williams * Before anything else lets make sure we will not be 1008cc9203bfSDan Williams * interrupted by the hardware. 1009cc9203bfSDan Williams */ 101089a7301fSDan Williams sci_controller_disable_interrupts(ihost); 1011cc9203bfSDan Williams 1012cc9203bfSDan Williams /* Enable the port task scheduler */ 101389a7301fSDan Williams sci_controller_enable_port_task_scheduler(ihost); 1014cc9203bfSDan Williams 1015d9dcb4baSDan Williams /* Assign all the task entries to ihost physical function */ 101689a7301fSDan Williams sci_controller_assign_task_entries(ihost); 1017cc9203bfSDan Williams 1018cc9203bfSDan Williams /* Now initialize the completion queue */ 101989a7301fSDan Williams sci_controller_initialize_completion_queue(ihost); 1020cc9203bfSDan Williams 1021cc9203bfSDan Williams /* Initialize the unsolicited frame queue for use */ 102289a7301fSDan Williams sci_controller_initialize_unsolicited_frame_queue(ihost); 1023cc9203bfSDan Williams 1024cc9203bfSDan Williams /* Start all of the ports on this controller */ 1025d9dcb4baSDan Williams for (index = 0; index < ihost->logical_port_entries; index++) { 1026ffe191c9SDan Williams struct isci_port *iport = &ihost->ports[index]; 1027cc9203bfSDan Williams 102889a7301fSDan Williams result = sci_port_start(iport); 1029cc9203bfSDan Williams if (result) 1030cc9203bfSDan Williams return result; 1031cc9203bfSDan Williams } 1032cc9203bfSDan Williams 103389a7301fSDan Williams sci_controller_start_next_phy(ihost); 1034cc9203bfSDan Williams 1035d9dcb4baSDan Williams sci_mod_timer(&ihost->timer, timeout); 1036cc9203bfSDan Williams 1037d9dcb4baSDan Williams sci_change_state(&ihost->sm, SCIC_STARTING); 1038cc9203bfSDan Williams 1039cc9203bfSDan Williams return SCI_SUCCESS; 1040cc9203bfSDan Williams } 1041cc9203bfSDan Williams 10426f231ddaSDan Williams void isci_host_scan_start(struct Scsi_Host *shost) 10436f231ddaSDan Williams { 10444393aa4eSDan Williams struct isci_host *ihost = SHOST_TO_SAS_HA(shost)->lldd_ha; 104589a7301fSDan Williams unsigned long tmo = sci_controller_get_suggested_start_timeout(ihost); 10466f231ddaSDan Williams 10470cf89d1dSDan Williams set_bit(IHOST_START_PENDING, &ihost->flags); 104877950f51SEdmund Nadolski 104977950f51SEdmund Nadolski spin_lock_irq(&ihost->scic_lock); 105089a7301fSDan Williams sci_controller_start(ihost, tmo); 105189a7301fSDan Williams sci_controller_enable_interrupts(ihost); 105277950f51SEdmund Nadolski spin_unlock_irq(&ihost->scic_lock); 10536f231ddaSDan Williams } 10546f231ddaSDan Williams 1055cc9203bfSDan Williams static void isci_host_stop_complete(struct isci_host *ihost, enum sci_status completion_status) 10566f231ddaSDan Williams { 10570cf89d1dSDan Williams isci_host_change_state(ihost, isci_stopped); 105889a7301fSDan Williams sci_controller_disable_interrupts(ihost); 10590cf89d1dSDan Williams clear_bit(IHOST_STOP_PENDING, &ihost->flags); 10600cf89d1dSDan Williams wake_up(&ihost->eventq); 10616f231ddaSDan Williams } 10626f231ddaSDan Williams 106389a7301fSDan Williams static void sci_controller_completion_handler(struct isci_host *ihost) 1064cc9203bfSDan Williams { 1065cc9203bfSDan Williams /* Empty out the completion queue */ 106689a7301fSDan Williams if (sci_controller_completion_queue_has_entries(ihost)) 106789a7301fSDan Williams sci_controller_process_completions(ihost); 1068cc9203bfSDan Williams 1069cc9203bfSDan Williams /* Clear the interrupt and enable all interrupts again */ 1070d9dcb4baSDan Williams writel(SMU_ISR_COMPLETION, &ihost->smu_registers->interrupt_status); 1071cc9203bfSDan Williams /* Could we write the value of SMU_ISR_COMPLETION? */ 1072d9dcb4baSDan Williams writel(0xFF000000, &ihost->smu_registers->interrupt_mask); 1073d9dcb4baSDan Williams writel(0, &ihost->smu_registers->interrupt_mask); 1074cc9203bfSDan Williams } 1075cc9203bfSDan Williams 10766f231ddaSDan Williams /** 10776f231ddaSDan Williams * isci_host_completion_routine() - This function is the delayed service 10786f231ddaSDan Williams * routine that calls the sci core library's completion handler. It's 10796f231ddaSDan Williams * scheduled as a tasklet from the interrupt service routine when interrupts 10806f231ddaSDan Williams * in use, or set as the timeout function in polled mode. 10816f231ddaSDan Williams * @data: This parameter specifies the ISCI host object 10826f231ddaSDan Williams * 10836f231ddaSDan Williams */ 10846f231ddaSDan Williams static void isci_host_completion_routine(unsigned long data) 10856f231ddaSDan Williams { 1086d9dcb4baSDan Williams struct isci_host *ihost = (struct isci_host *)data; 10876f231ddaSDan Williams struct list_head completed_request_list; 108811b00c19SJeff Skirvin struct list_head errored_request_list; 10896f231ddaSDan Williams struct list_head *current_position; 10906f231ddaSDan Williams struct list_head *next_position; 10916f231ddaSDan Williams struct isci_request *request; 10926f231ddaSDan Williams struct isci_request *next_request; 10936f231ddaSDan Williams struct sas_task *task; 10946f231ddaSDan Williams 10956f231ddaSDan Williams INIT_LIST_HEAD(&completed_request_list); 109611b00c19SJeff Skirvin INIT_LIST_HEAD(&errored_request_list); 10976f231ddaSDan Williams 1098d9dcb4baSDan Williams spin_lock_irq(&ihost->scic_lock); 10996f231ddaSDan Williams 110089a7301fSDan Williams sci_controller_completion_handler(ihost); 1101c7ef4031SDan Williams 11026f231ddaSDan Williams /* Take the lists of completed I/Os from the host. */ 110311b00c19SJeff Skirvin 1104d9dcb4baSDan Williams list_splice_init(&ihost->requests_to_complete, 11056f231ddaSDan Williams &completed_request_list); 11066f231ddaSDan Williams 110711b00c19SJeff Skirvin /* Take the list of errored I/Os from the host. */ 1108d9dcb4baSDan Williams list_splice_init(&ihost->requests_to_errorback, 110911b00c19SJeff Skirvin &errored_request_list); 11106f231ddaSDan Williams 1111d9dcb4baSDan Williams spin_unlock_irq(&ihost->scic_lock); 11126f231ddaSDan Williams 11136f231ddaSDan Williams /* Process any completions in the lists. */ 11146f231ddaSDan Williams list_for_each_safe(current_position, next_position, 11156f231ddaSDan Williams &completed_request_list) { 11166f231ddaSDan Williams 11176f231ddaSDan Williams request = list_entry(current_position, struct isci_request, 11186f231ddaSDan Williams completed_node); 11196f231ddaSDan Williams task = isci_request_access_task(request); 11206f231ddaSDan Williams 11216f231ddaSDan Williams /* Normal notification (task_done) */ 1122d9dcb4baSDan Williams dev_dbg(&ihost->pdev->dev, 11236f231ddaSDan Williams "%s: Normal - request/task = %p/%p\n", 11246f231ddaSDan Williams __func__, 11256f231ddaSDan Williams request, 11266f231ddaSDan Williams task); 11276f231ddaSDan Williams 112811b00c19SJeff Skirvin /* Return the task to libsas */ 112911b00c19SJeff Skirvin if (task != NULL) { 11306f231ddaSDan Williams 113111b00c19SJeff Skirvin task->lldd_task = NULL; 113211b00c19SJeff Skirvin if (!(task->task_state_flags & SAS_TASK_STATE_ABORTED)) { 113311b00c19SJeff Skirvin 113411b00c19SJeff Skirvin /* If the task is already in the abort path, 113511b00c19SJeff Skirvin * the task_done callback cannot be called. 113611b00c19SJeff Skirvin */ 113711b00c19SJeff Skirvin task->task_done(task); 113811b00c19SJeff Skirvin } 113911b00c19SJeff Skirvin } 1140312e0c24SDan Williams 1141d9dcb4baSDan Williams spin_lock_irq(&ihost->scic_lock); 1142d9dcb4baSDan Williams isci_free_tag(ihost, request->io_tag); 1143d9dcb4baSDan Williams spin_unlock_irq(&ihost->scic_lock); 11446f231ddaSDan Williams } 114511b00c19SJeff Skirvin list_for_each_entry_safe(request, next_request, &errored_request_list, 11466f231ddaSDan Williams completed_node) { 11476f231ddaSDan Williams 11486f231ddaSDan Williams task = isci_request_access_task(request); 11496f231ddaSDan Williams 11506f231ddaSDan Williams /* Use sas_task_abort */ 1151d9dcb4baSDan Williams dev_warn(&ihost->pdev->dev, 11526f231ddaSDan Williams "%s: Error - request/task = %p/%p\n", 11536f231ddaSDan Williams __func__, 11546f231ddaSDan Williams request, 11556f231ddaSDan Williams task); 11566f231ddaSDan Williams 115711b00c19SJeff Skirvin if (task != NULL) { 115811b00c19SJeff Skirvin 115911b00c19SJeff Skirvin /* Put the task into the abort path if it's not there 116011b00c19SJeff Skirvin * already. 116111b00c19SJeff Skirvin */ 116211b00c19SJeff Skirvin if (!(task->task_state_flags & SAS_TASK_STATE_ABORTED)) 11636f231ddaSDan Williams sas_task_abort(task); 116411b00c19SJeff Skirvin 116511b00c19SJeff Skirvin } else { 116611b00c19SJeff Skirvin /* This is a case where the request has completed with a 116711b00c19SJeff Skirvin * status such that it needed further target servicing, 116811b00c19SJeff Skirvin * but the sas_task reference has already been removed 116911b00c19SJeff Skirvin * from the request. Since it was errored, it was not 117011b00c19SJeff Skirvin * being aborted, so there is nothing to do except free 117111b00c19SJeff Skirvin * it. 117211b00c19SJeff Skirvin */ 117311b00c19SJeff Skirvin 1174d9dcb4baSDan Williams spin_lock_irq(&ihost->scic_lock); 117511b00c19SJeff Skirvin /* Remove the request from the remote device's list 117611b00c19SJeff Skirvin * of pending requests. 117711b00c19SJeff Skirvin */ 117811b00c19SJeff Skirvin list_del_init(&request->dev_node); 1179d9dcb4baSDan Williams isci_free_tag(ihost, request->io_tag); 1180d9dcb4baSDan Williams spin_unlock_irq(&ihost->scic_lock); 118111b00c19SJeff Skirvin } 11826f231ddaSDan Williams } 11836f231ddaSDan Williams 11846f231ddaSDan Williams } 11856f231ddaSDan Williams 1186cc9203bfSDan Williams /** 118789a7301fSDan Williams * sci_controller_stop() - This method will stop an individual controller 1188cc9203bfSDan Williams * object.This method will invoke the associated user callback upon 1189cc9203bfSDan Williams * completion. The completion callback is called when the following 1190cc9203bfSDan Williams * conditions are met: -# the method return status is SCI_SUCCESS. -# the 1191cc9203bfSDan Williams * controller has been quiesced. This method will ensure that all IO 1192cc9203bfSDan Williams * requests are quiesced, phys are stopped, and all additional operation by 1193cc9203bfSDan Williams * the hardware is halted. 1194cc9203bfSDan Williams * @controller: the handle to the controller object to stop. 1195cc9203bfSDan Williams * @timeout: This parameter specifies the number of milliseconds in which the 1196cc9203bfSDan Williams * stop operation should complete. 1197cc9203bfSDan Williams * 1198cc9203bfSDan Williams * The controller must be in the STARTED or STOPPED state. Indicate if the 1199cc9203bfSDan Williams * controller stop method succeeded or failed in some way. SCI_SUCCESS if the 1200cc9203bfSDan Williams * stop operation successfully began. SCI_WARNING_ALREADY_IN_STATE if the 1201cc9203bfSDan Williams * controller is already in the STOPPED state. SCI_FAILURE_INVALID_STATE if the 1202cc9203bfSDan Williams * controller is not either in the STARTED or STOPPED states. 1203cc9203bfSDan Williams */ 120489a7301fSDan Williams static enum sci_status sci_controller_stop(struct isci_host *ihost, u32 timeout) 1205cc9203bfSDan Williams { 1206d9dcb4baSDan Williams if (ihost->sm.current_state_id != SCIC_READY) { 1207d9dcb4baSDan Williams dev_warn(&ihost->pdev->dev, 1208cc9203bfSDan Williams "SCIC Controller stop operation requested in " 1209cc9203bfSDan Williams "invalid state\n"); 1210cc9203bfSDan Williams return SCI_FAILURE_INVALID_STATE; 1211cc9203bfSDan Williams } 1212cc9203bfSDan Williams 1213d9dcb4baSDan Williams sci_mod_timer(&ihost->timer, timeout); 1214d9dcb4baSDan Williams sci_change_state(&ihost->sm, SCIC_STOPPING); 1215cc9203bfSDan Williams return SCI_SUCCESS; 1216cc9203bfSDan Williams } 1217cc9203bfSDan Williams 1218cc9203bfSDan Williams /** 121989a7301fSDan Williams * sci_controller_reset() - This method will reset the supplied core 1220cc9203bfSDan Williams * controller regardless of the state of said controller. This operation is 1221cc9203bfSDan Williams * considered destructive. In other words, all current operations are wiped 1222cc9203bfSDan Williams * out. No IO completions for outstanding devices occur. Outstanding IO 1223cc9203bfSDan Williams * requests are not aborted or completed at the actual remote device. 1224cc9203bfSDan Williams * @controller: the handle to the controller object to reset. 1225cc9203bfSDan Williams * 1226cc9203bfSDan Williams * Indicate if the controller reset method succeeded or failed in some way. 1227cc9203bfSDan Williams * SCI_SUCCESS if the reset operation successfully started. SCI_FATAL_ERROR if 1228cc9203bfSDan Williams * the controller reset operation is unable to complete. 1229cc9203bfSDan Williams */ 123089a7301fSDan Williams static enum sci_status sci_controller_reset(struct isci_host *ihost) 1231cc9203bfSDan Williams { 1232d9dcb4baSDan Williams switch (ihost->sm.current_state_id) { 1233e301370aSEdmund Nadolski case SCIC_RESET: 1234e301370aSEdmund Nadolski case SCIC_READY: 1235e301370aSEdmund Nadolski case SCIC_STOPPED: 1236e301370aSEdmund Nadolski case SCIC_FAILED: 1237cc9203bfSDan Williams /* 1238cc9203bfSDan Williams * The reset operation is not a graceful cleanup, just 1239cc9203bfSDan Williams * perform the state transition. 1240cc9203bfSDan Williams */ 1241d9dcb4baSDan Williams sci_change_state(&ihost->sm, SCIC_RESETTING); 1242cc9203bfSDan Williams return SCI_SUCCESS; 1243cc9203bfSDan Williams default: 1244d9dcb4baSDan Williams dev_warn(&ihost->pdev->dev, 1245cc9203bfSDan Williams "SCIC Controller reset operation requested in " 1246cc9203bfSDan Williams "invalid state\n"); 1247cc9203bfSDan Williams return SCI_FAILURE_INVALID_STATE; 1248cc9203bfSDan Williams } 1249cc9203bfSDan Williams } 1250cc9203bfSDan Williams 12510cf89d1dSDan Williams void isci_host_deinit(struct isci_host *ihost) 12526f231ddaSDan Williams { 12536f231ddaSDan Williams int i; 12546f231ddaSDan Williams 12550cf89d1dSDan Williams isci_host_change_state(ihost, isci_stopping); 12566f231ddaSDan Williams for (i = 0; i < SCI_MAX_PORTS; i++) { 1257e531381eSDan Williams struct isci_port *iport = &ihost->ports[i]; 12580cf89d1dSDan Williams struct isci_remote_device *idev, *d; 12590cf89d1dSDan Williams 1260e531381eSDan Williams list_for_each_entry_safe(idev, d, &iport->remote_dev_list, node) { 1261209fae14SDan Williams if (test_bit(IDEV_ALLOCATED, &idev->flags)) 12626ad31fecSDan Williams isci_remote_device_stop(ihost, idev); 12636f231ddaSDan Williams } 12646f231ddaSDan Williams } 12656f231ddaSDan Williams 12660cf89d1dSDan Williams set_bit(IHOST_STOP_PENDING, &ihost->flags); 12677c40a803SDan Williams 12687c40a803SDan Williams spin_lock_irq(&ihost->scic_lock); 126989a7301fSDan Williams sci_controller_stop(ihost, SCIC_CONTROLLER_STOP_TIMEOUT); 12707c40a803SDan Williams spin_unlock_irq(&ihost->scic_lock); 12717c40a803SDan Williams 12720cf89d1dSDan Williams wait_for_stop(ihost); 127389a7301fSDan Williams sci_controller_reset(ihost); 12745553ba2bSEdmund Nadolski 12755553ba2bSEdmund Nadolski /* Cancel any/all outstanding port timers */ 1276d9dcb4baSDan Williams for (i = 0; i < ihost->logical_port_entries; i++) { 1277ffe191c9SDan Williams struct isci_port *iport = &ihost->ports[i]; 1278ffe191c9SDan Williams del_timer_sync(&iport->timer.timer); 12795553ba2bSEdmund Nadolski } 12805553ba2bSEdmund Nadolski 1281a628d478SEdmund Nadolski /* Cancel any/all outstanding phy timers */ 1282a628d478SEdmund Nadolski for (i = 0; i < SCI_MAX_PHYS; i++) { 128385280955SDan Williams struct isci_phy *iphy = &ihost->phys[i]; 128485280955SDan Williams del_timer_sync(&iphy->sata_timer.timer); 1285a628d478SEdmund Nadolski } 1286a628d478SEdmund Nadolski 1287d9dcb4baSDan Williams del_timer_sync(&ihost->port_agent.timer.timer); 1288ac0eeb4fSEdmund Nadolski 1289d9dcb4baSDan Williams del_timer_sync(&ihost->power_control.timer.timer); 12900473661aSEdmund Nadolski 1291d9dcb4baSDan Williams del_timer_sync(&ihost->timer.timer); 12926cb5853dSEdmund Nadolski 1293d9dcb4baSDan Williams del_timer_sync(&ihost->phy_timer.timer); 12946f231ddaSDan Williams } 12956f231ddaSDan Williams 12966f231ddaSDan Williams static void __iomem *scu_base(struct isci_host *isci_host) 12976f231ddaSDan Williams { 12986f231ddaSDan Williams struct pci_dev *pdev = isci_host->pdev; 12996f231ddaSDan Williams int id = isci_host->id; 13006f231ddaSDan Williams 13016f231ddaSDan Williams return pcim_iomap_table(pdev)[SCI_SCU_BAR * 2] + SCI_SCU_BAR_SIZE * id; 13026f231ddaSDan Williams } 13036f231ddaSDan Williams 13046f231ddaSDan Williams static void __iomem *smu_base(struct isci_host *isci_host) 13056f231ddaSDan Williams { 13066f231ddaSDan Williams struct pci_dev *pdev = isci_host->pdev; 13076f231ddaSDan Williams int id = isci_host->id; 13086f231ddaSDan Williams 13096f231ddaSDan Williams return pcim_iomap_table(pdev)[SCI_SMU_BAR * 2] + SCI_SMU_BAR_SIZE * id; 13106f231ddaSDan Williams } 13116f231ddaSDan Williams 131289a7301fSDan Williams static void isci_user_parameters_get(struct sci_user_parameters *u) 1313b5f18a20SDave Jiang { 1314b5f18a20SDave Jiang int i; 1315b5f18a20SDave Jiang 1316b5f18a20SDave Jiang for (i = 0; i < SCI_MAX_PHYS; i++) { 1317b5f18a20SDave Jiang struct sci_phy_user_params *u_phy = &u->phys[i]; 1318b5f18a20SDave Jiang 1319b5f18a20SDave Jiang u_phy->max_speed_generation = phy_gen; 1320b5f18a20SDave Jiang 1321b5f18a20SDave Jiang /* we are not exporting these for now */ 1322b5f18a20SDave Jiang u_phy->align_insertion_frequency = 0x7f; 1323b5f18a20SDave Jiang u_phy->in_connection_align_insertion_frequency = 0xff; 1324b5f18a20SDave Jiang u_phy->notify_enable_spin_up_insertion_frequency = 0x33; 1325b5f18a20SDave Jiang } 1326b5f18a20SDave Jiang 1327b5f18a20SDave Jiang u->stp_inactivity_timeout = stp_inactive_to; 1328b5f18a20SDave Jiang u->ssp_inactivity_timeout = ssp_inactive_to; 1329b5f18a20SDave Jiang u->stp_max_occupancy_timeout = stp_max_occ_to; 1330b5f18a20SDave Jiang u->ssp_max_occupancy_timeout = ssp_max_occ_to; 1331b5f18a20SDave Jiang u->no_outbound_task_timeout = no_outbound_task_to; 1332b5f18a20SDave Jiang u->max_number_concurrent_device_spin_up = max_concurr_spinup; 1333b5f18a20SDave Jiang } 1334b5f18a20SDave Jiang 133589a7301fSDan Williams static void sci_controller_initial_state_enter(struct sci_base_state_machine *sm) 1336cc9203bfSDan Williams { 1337d9dcb4baSDan Williams struct isci_host *ihost = container_of(sm, typeof(*ihost), sm); 1338cc9203bfSDan Williams 1339d9dcb4baSDan Williams sci_change_state(&ihost->sm, SCIC_RESET); 1340cc9203bfSDan Williams } 1341cc9203bfSDan Williams 134289a7301fSDan Williams static inline void sci_controller_starting_state_exit(struct sci_base_state_machine *sm) 1343cc9203bfSDan Williams { 1344d9dcb4baSDan Williams struct isci_host *ihost = container_of(sm, typeof(*ihost), sm); 1345cc9203bfSDan Williams 1346d9dcb4baSDan Williams sci_del_timer(&ihost->timer); 1347cc9203bfSDan Williams } 1348cc9203bfSDan Williams 1349cc9203bfSDan Williams #define INTERRUPT_COALESCE_TIMEOUT_BASE_RANGE_LOWER_BOUND_NS 853 1350cc9203bfSDan Williams #define INTERRUPT_COALESCE_TIMEOUT_BASE_RANGE_UPPER_BOUND_NS 1280 1351cc9203bfSDan Williams #define INTERRUPT_COALESCE_TIMEOUT_MAX_US 2700000 1352cc9203bfSDan Williams #define INTERRUPT_COALESCE_NUMBER_MAX 256 1353cc9203bfSDan Williams #define INTERRUPT_COALESCE_TIMEOUT_ENCODE_MIN 7 1354cc9203bfSDan Williams #define INTERRUPT_COALESCE_TIMEOUT_ENCODE_MAX 28 1355cc9203bfSDan Williams 1356cc9203bfSDan Williams /** 135789a7301fSDan Williams * sci_controller_set_interrupt_coalescence() - This method allows the user to 1358cc9203bfSDan Williams * configure the interrupt coalescence. 1359cc9203bfSDan Williams * @controller: This parameter represents the handle to the controller object 1360cc9203bfSDan Williams * for which its interrupt coalesce register is overridden. 1361cc9203bfSDan Williams * @coalesce_number: Used to control the number of entries in the Completion 1362cc9203bfSDan Williams * Queue before an interrupt is generated. If the number of entries exceed 1363cc9203bfSDan Williams * this number, an interrupt will be generated. The valid range of the input 1364cc9203bfSDan Williams * is [0, 256]. A setting of 0 results in coalescing being disabled. 1365cc9203bfSDan Williams * @coalesce_timeout: Timeout value in microseconds. The valid range of the 1366cc9203bfSDan Williams * input is [0, 2700000] . A setting of 0 is allowed and results in no 1367cc9203bfSDan Williams * interrupt coalescing timeout. 1368cc9203bfSDan Williams * 1369cc9203bfSDan Williams * Indicate if the user successfully set the interrupt coalesce parameters. 1370cc9203bfSDan Williams * SCI_SUCCESS The user successfully updated the interrutp coalescence. 1371cc9203bfSDan Williams * SCI_FAILURE_INVALID_PARAMETER_VALUE The user input value is out of range. 1372cc9203bfSDan Williams */ 1373d9dcb4baSDan Williams static enum sci_status 137489a7301fSDan Williams sci_controller_set_interrupt_coalescence(struct isci_host *ihost, 1375cc9203bfSDan Williams u32 coalesce_number, 1376cc9203bfSDan Williams u32 coalesce_timeout) 1377cc9203bfSDan Williams { 1378cc9203bfSDan Williams u8 timeout_encode = 0; 1379cc9203bfSDan Williams u32 min = 0; 1380cc9203bfSDan Williams u32 max = 0; 1381cc9203bfSDan Williams 1382cc9203bfSDan Williams /* Check if the input parameters fall in the range. */ 1383cc9203bfSDan Williams if (coalesce_number > INTERRUPT_COALESCE_NUMBER_MAX) 1384cc9203bfSDan Williams return SCI_FAILURE_INVALID_PARAMETER_VALUE; 1385cc9203bfSDan Williams 1386cc9203bfSDan Williams /* 1387cc9203bfSDan Williams * Defined encoding for interrupt coalescing timeout: 1388cc9203bfSDan Williams * Value Min Max Units 1389cc9203bfSDan Williams * ----- --- --- ----- 1390cc9203bfSDan Williams * 0 - - Disabled 1391cc9203bfSDan Williams * 1 13.3 20.0 ns 1392cc9203bfSDan Williams * 2 26.7 40.0 1393cc9203bfSDan Williams * 3 53.3 80.0 1394cc9203bfSDan Williams * 4 106.7 160.0 1395cc9203bfSDan Williams * 5 213.3 320.0 1396cc9203bfSDan Williams * 6 426.7 640.0 1397cc9203bfSDan Williams * 7 853.3 1280.0 1398cc9203bfSDan Williams * 8 1.7 2.6 us 1399cc9203bfSDan Williams * 9 3.4 5.1 1400cc9203bfSDan Williams * 10 6.8 10.2 1401cc9203bfSDan Williams * 11 13.7 20.5 1402cc9203bfSDan Williams * 12 27.3 41.0 1403cc9203bfSDan Williams * 13 54.6 81.9 1404cc9203bfSDan Williams * 14 109.2 163.8 1405cc9203bfSDan Williams * 15 218.5 327.7 1406cc9203bfSDan Williams * 16 436.9 655.4 1407cc9203bfSDan Williams * 17 873.8 1310.7 1408cc9203bfSDan Williams * 18 1.7 2.6 ms 1409cc9203bfSDan Williams * 19 3.5 5.2 1410cc9203bfSDan Williams * 20 7.0 10.5 1411cc9203bfSDan Williams * 21 14.0 21.0 1412cc9203bfSDan Williams * 22 28.0 41.9 1413cc9203bfSDan Williams * 23 55.9 83.9 1414cc9203bfSDan Williams * 24 111.8 167.8 1415cc9203bfSDan Williams * 25 223.7 335.5 1416cc9203bfSDan Williams * 26 447.4 671.1 1417cc9203bfSDan Williams * 27 894.8 1342.2 1418cc9203bfSDan Williams * 28 1.8 2.7 s 1419cc9203bfSDan Williams * Others Undefined */ 1420cc9203bfSDan Williams 1421cc9203bfSDan Williams /* 1422cc9203bfSDan Williams * Use the table above to decide the encode of interrupt coalescing timeout 1423cc9203bfSDan Williams * value for register writing. */ 1424cc9203bfSDan Williams if (coalesce_timeout == 0) 1425cc9203bfSDan Williams timeout_encode = 0; 1426cc9203bfSDan Williams else{ 1427cc9203bfSDan Williams /* make the timeout value in unit of (10 ns). */ 1428cc9203bfSDan Williams coalesce_timeout = coalesce_timeout * 100; 1429cc9203bfSDan Williams min = INTERRUPT_COALESCE_TIMEOUT_BASE_RANGE_LOWER_BOUND_NS / 10; 1430cc9203bfSDan Williams max = INTERRUPT_COALESCE_TIMEOUT_BASE_RANGE_UPPER_BOUND_NS / 10; 1431cc9203bfSDan Williams 1432cc9203bfSDan Williams /* get the encode of timeout for register writing. */ 1433cc9203bfSDan Williams for (timeout_encode = INTERRUPT_COALESCE_TIMEOUT_ENCODE_MIN; 1434cc9203bfSDan Williams timeout_encode <= INTERRUPT_COALESCE_TIMEOUT_ENCODE_MAX; 1435cc9203bfSDan Williams timeout_encode++) { 1436cc9203bfSDan Williams if (min <= coalesce_timeout && max > coalesce_timeout) 1437cc9203bfSDan Williams break; 1438cc9203bfSDan Williams else if (coalesce_timeout >= max && coalesce_timeout < min * 2 1439cc9203bfSDan Williams && coalesce_timeout <= INTERRUPT_COALESCE_TIMEOUT_MAX_US * 100) { 1440cc9203bfSDan Williams if ((coalesce_timeout - max) < (2 * min - coalesce_timeout)) 1441cc9203bfSDan Williams break; 1442cc9203bfSDan Williams else{ 1443cc9203bfSDan Williams timeout_encode++; 1444cc9203bfSDan Williams break; 1445cc9203bfSDan Williams } 1446cc9203bfSDan Williams } else { 1447cc9203bfSDan Williams max = max * 2; 1448cc9203bfSDan Williams min = min * 2; 1449cc9203bfSDan Williams } 1450cc9203bfSDan Williams } 1451cc9203bfSDan Williams 1452cc9203bfSDan Williams if (timeout_encode == INTERRUPT_COALESCE_TIMEOUT_ENCODE_MAX + 1) 1453cc9203bfSDan Williams /* the value is out of range. */ 1454cc9203bfSDan Williams return SCI_FAILURE_INVALID_PARAMETER_VALUE; 1455cc9203bfSDan Williams } 1456cc9203bfSDan Williams 1457cc9203bfSDan Williams writel(SMU_ICC_GEN_VAL(NUMBER, coalesce_number) | 1458cc9203bfSDan Williams SMU_ICC_GEN_VAL(TIMER, timeout_encode), 1459d9dcb4baSDan Williams &ihost->smu_registers->interrupt_coalesce_control); 1460cc9203bfSDan Williams 1461cc9203bfSDan Williams 1462d9dcb4baSDan Williams ihost->interrupt_coalesce_number = (u16)coalesce_number; 1463d9dcb4baSDan Williams ihost->interrupt_coalesce_timeout = coalesce_timeout / 100; 1464cc9203bfSDan Williams 1465cc9203bfSDan Williams return SCI_SUCCESS; 1466cc9203bfSDan Williams } 1467cc9203bfSDan Williams 1468cc9203bfSDan Williams 146989a7301fSDan Williams static void sci_controller_ready_state_enter(struct sci_base_state_machine *sm) 1470cc9203bfSDan Williams { 1471d9dcb4baSDan Williams struct isci_host *ihost = container_of(sm, typeof(*ihost), sm); 1472cc9203bfSDan Williams 1473cc9203bfSDan Williams /* set the default interrupt coalescence number and timeout value. */ 147489a7301fSDan Williams sci_controller_set_interrupt_coalescence(ihost, 0x10, 250); 1475cc9203bfSDan Williams } 1476cc9203bfSDan Williams 147789a7301fSDan Williams static void sci_controller_ready_state_exit(struct sci_base_state_machine *sm) 1478cc9203bfSDan Williams { 1479d9dcb4baSDan Williams struct isci_host *ihost = container_of(sm, typeof(*ihost), sm); 1480cc9203bfSDan Williams 1481cc9203bfSDan Williams /* disable interrupt coalescence. */ 148289a7301fSDan Williams sci_controller_set_interrupt_coalescence(ihost, 0, 0); 1483cc9203bfSDan Williams } 1484cc9203bfSDan Williams 148589a7301fSDan Williams static enum sci_status sci_controller_stop_phys(struct isci_host *ihost) 1486cc9203bfSDan Williams { 1487cc9203bfSDan Williams u32 index; 1488cc9203bfSDan Williams enum sci_status status; 1489cc9203bfSDan Williams enum sci_status phy_status; 1490cc9203bfSDan Williams 1491cc9203bfSDan Williams status = SCI_SUCCESS; 1492cc9203bfSDan Williams 1493cc9203bfSDan Williams for (index = 0; index < SCI_MAX_PHYS; index++) { 149489a7301fSDan Williams phy_status = sci_phy_stop(&ihost->phys[index]); 1495cc9203bfSDan Williams 1496cc9203bfSDan Williams if (phy_status != SCI_SUCCESS && 1497cc9203bfSDan Williams phy_status != SCI_FAILURE_INVALID_STATE) { 1498cc9203bfSDan Williams status = SCI_FAILURE; 1499cc9203bfSDan Williams 1500d9dcb4baSDan Williams dev_warn(&ihost->pdev->dev, 1501cc9203bfSDan Williams "%s: Controller stop operation failed to stop " 1502cc9203bfSDan Williams "phy %d because of status %d.\n", 1503cc9203bfSDan Williams __func__, 150485280955SDan Williams ihost->phys[index].phy_index, phy_status); 1505cc9203bfSDan Williams } 1506cc9203bfSDan Williams } 1507cc9203bfSDan Williams 1508cc9203bfSDan Williams return status; 1509cc9203bfSDan Williams } 1510cc9203bfSDan Williams 151189a7301fSDan Williams static enum sci_status sci_controller_stop_ports(struct isci_host *ihost) 1512cc9203bfSDan Williams { 1513cc9203bfSDan Williams u32 index; 1514cc9203bfSDan Williams enum sci_status port_status; 1515cc9203bfSDan Williams enum sci_status status = SCI_SUCCESS; 1516cc9203bfSDan Williams 1517d9dcb4baSDan Williams for (index = 0; index < ihost->logical_port_entries; index++) { 1518ffe191c9SDan Williams struct isci_port *iport = &ihost->ports[index]; 1519cc9203bfSDan Williams 152089a7301fSDan Williams port_status = sci_port_stop(iport); 1521cc9203bfSDan Williams 1522cc9203bfSDan Williams if ((port_status != SCI_SUCCESS) && 1523cc9203bfSDan Williams (port_status != SCI_FAILURE_INVALID_STATE)) { 1524cc9203bfSDan Williams status = SCI_FAILURE; 1525cc9203bfSDan Williams 1526d9dcb4baSDan Williams dev_warn(&ihost->pdev->dev, 1527cc9203bfSDan Williams "%s: Controller stop operation failed to " 1528cc9203bfSDan Williams "stop port %d because of status %d.\n", 1529cc9203bfSDan Williams __func__, 1530ffe191c9SDan Williams iport->logical_port_index, 1531cc9203bfSDan Williams port_status); 1532cc9203bfSDan Williams } 1533cc9203bfSDan Williams } 1534cc9203bfSDan Williams 1535cc9203bfSDan Williams return status; 1536cc9203bfSDan Williams } 1537cc9203bfSDan Williams 153889a7301fSDan Williams static enum sci_status sci_controller_stop_devices(struct isci_host *ihost) 1539cc9203bfSDan Williams { 1540cc9203bfSDan Williams u32 index; 1541cc9203bfSDan Williams enum sci_status status; 1542cc9203bfSDan Williams enum sci_status device_status; 1543cc9203bfSDan Williams 1544cc9203bfSDan Williams status = SCI_SUCCESS; 1545cc9203bfSDan Williams 1546d9dcb4baSDan Williams for (index = 0; index < ihost->remote_node_entries; index++) { 1547d9dcb4baSDan Williams if (ihost->device_table[index] != NULL) { 1548cc9203bfSDan Williams /* / @todo What timeout value do we want to provide to this request? */ 154989a7301fSDan Williams device_status = sci_remote_device_stop(ihost->device_table[index], 0); 1550cc9203bfSDan Williams 1551cc9203bfSDan Williams if ((device_status != SCI_SUCCESS) && 1552cc9203bfSDan Williams (device_status != SCI_FAILURE_INVALID_STATE)) { 1553d9dcb4baSDan Williams dev_warn(&ihost->pdev->dev, 1554cc9203bfSDan Williams "%s: Controller stop operation failed " 1555cc9203bfSDan Williams "to stop device 0x%p because of " 1556cc9203bfSDan Williams "status %d.\n", 1557cc9203bfSDan Williams __func__, 1558d9dcb4baSDan Williams ihost->device_table[index], device_status); 1559cc9203bfSDan Williams } 1560cc9203bfSDan Williams } 1561cc9203bfSDan Williams } 1562cc9203bfSDan Williams 1563cc9203bfSDan Williams return status; 1564cc9203bfSDan Williams } 1565cc9203bfSDan Williams 156689a7301fSDan Williams static void sci_controller_stopping_state_enter(struct sci_base_state_machine *sm) 1567cc9203bfSDan Williams { 1568d9dcb4baSDan Williams struct isci_host *ihost = container_of(sm, typeof(*ihost), sm); 1569cc9203bfSDan Williams 1570cc9203bfSDan Williams /* Stop all of the components for this controller */ 157189a7301fSDan Williams sci_controller_stop_phys(ihost); 157289a7301fSDan Williams sci_controller_stop_ports(ihost); 157389a7301fSDan Williams sci_controller_stop_devices(ihost); 1574cc9203bfSDan Williams } 1575cc9203bfSDan Williams 157689a7301fSDan Williams static void sci_controller_stopping_state_exit(struct sci_base_state_machine *sm) 1577cc9203bfSDan Williams { 1578d9dcb4baSDan Williams struct isci_host *ihost = container_of(sm, typeof(*ihost), sm); 1579cc9203bfSDan Williams 1580d9dcb4baSDan Williams sci_del_timer(&ihost->timer); 1581cc9203bfSDan Williams } 1582cc9203bfSDan Williams 158389a7301fSDan Williams static void sci_controller_reset_hardware(struct isci_host *ihost) 1584cc9203bfSDan Williams { 1585cc9203bfSDan Williams /* Disable interrupts so we dont take any spurious interrupts */ 158689a7301fSDan Williams sci_controller_disable_interrupts(ihost); 1587cc9203bfSDan Williams 1588cc9203bfSDan Williams /* Reset the SCU */ 1589d9dcb4baSDan Williams writel(0xFFFFFFFF, &ihost->smu_registers->soft_reset_control); 1590cc9203bfSDan Williams 1591cc9203bfSDan Williams /* Delay for 1ms to before clearing the CQP and UFQPR. */ 1592cc9203bfSDan Williams udelay(1000); 1593cc9203bfSDan Williams 1594cc9203bfSDan Williams /* The write to the CQGR clears the CQP */ 1595d9dcb4baSDan Williams writel(0x00000000, &ihost->smu_registers->completion_queue_get); 1596cc9203bfSDan Williams 1597cc9203bfSDan Williams /* The write to the UFQGP clears the UFQPR */ 1598d9dcb4baSDan Williams writel(0, &ihost->scu_registers->sdma.unsolicited_frame_get_pointer); 1599cc9203bfSDan Williams } 1600cc9203bfSDan Williams 160189a7301fSDan Williams static void sci_controller_resetting_state_enter(struct sci_base_state_machine *sm) 1602cc9203bfSDan Williams { 1603d9dcb4baSDan Williams struct isci_host *ihost = container_of(sm, typeof(*ihost), sm); 1604cc9203bfSDan Williams 160589a7301fSDan Williams sci_controller_reset_hardware(ihost); 1606d9dcb4baSDan Williams sci_change_state(&ihost->sm, SCIC_RESET); 1607cc9203bfSDan Williams } 1608cc9203bfSDan Williams 160989a7301fSDan Williams static const struct sci_base_state sci_controller_state_table[] = { 1610e301370aSEdmund Nadolski [SCIC_INITIAL] = { 161189a7301fSDan Williams .enter_state = sci_controller_initial_state_enter, 1612cc9203bfSDan Williams }, 1613e301370aSEdmund Nadolski [SCIC_RESET] = {}, 1614e301370aSEdmund Nadolski [SCIC_INITIALIZING] = {}, 1615e301370aSEdmund Nadolski [SCIC_INITIALIZED] = {}, 1616e301370aSEdmund Nadolski [SCIC_STARTING] = { 161789a7301fSDan Williams .exit_state = sci_controller_starting_state_exit, 1618cc9203bfSDan Williams }, 1619e301370aSEdmund Nadolski [SCIC_READY] = { 162089a7301fSDan Williams .enter_state = sci_controller_ready_state_enter, 162189a7301fSDan Williams .exit_state = sci_controller_ready_state_exit, 1622cc9203bfSDan Williams }, 1623e301370aSEdmund Nadolski [SCIC_RESETTING] = { 162489a7301fSDan Williams .enter_state = sci_controller_resetting_state_enter, 1625cc9203bfSDan Williams }, 1626e301370aSEdmund Nadolski [SCIC_STOPPING] = { 162789a7301fSDan Williams .enter_state = sci_controller_stopping_state_enter, 162889a7301fSDan Williams .exit_state = sci_controller_stopping_state_exit, 1629cc9203bfSDan Williams }, 1630e301370aSEdmund Nadolski [SCIC_STOPPED] = {}, 1631e301370aSEdmund Nadolski [SCIC_FAILED] = {} 1632cc9203bfSDan Williams }; 1633cc9203bfSDan Williams 163489a7301fSDan Williams static void sci_controller_set_default_config_parameters(struct isci_host *ihost) 1635cc9203bfSDan Williams { 1636cc9203bfSDan Williams /* these defaults are overridden by the platform / firmware */ 1637cc9203bfSDan Williams u16 index; 1638cc9203bfSDan Williams 1639cc9203bfSDan Williams /* Default to APC mode. */ 164089a7301fSDan Williams ihost->oem_parameters.controller.mode_type = SCIC_PORT_AUTOMATIC_CONFIGURATION_MODE; 1641cc9203bfSDan Williams 1642cc9203bfSDan Williams /* Default to APC mode. */ 164389a7301fSDan Williams ihost->oem_parameters.controller.max_concurrent_dev_spin_up = 1; 1644cc9203bfSDan Williams 1645cc9203bfSDan Williams /* Default to no SSC operation. */ 164689a7301fSDan Williams ihost->oem_parameters.controller.do_enable_ssc = false; 1647cc9203bfSDan Williams 1648cc9203bfSDan Williams /* Initialize all of the port parameter information to narrow ports. */ 1649cc9203bfSDan Williams for (index = 0; index < SCI_MAX_PORTS; index++) { 165089a7301fSDan Williams ihost->oem_parameters.ports[index].phy_mask = 0; 1651cc9203bfSDan Williams } 1652cc9203bfSDan Williams 1653cc9203bfSDan Williams /* Initialize all of the phy parameter information. */ 1654cc9203bfSDan Williams for (index = 0; index < SCI_MAX_PHYS; index++) { 1655cc9203bfSDan Williams /* Default to 6G (i.e. Gen 3) for now. */ 165689a7301fSDan Williams ihost->user_parameters.phys[index].max_speed_generation = 3; 1657cc9203bfSDan Williams 1658cc9203bfSDan Williams /* the frequencies cannot be 0 */ 165989a7301fSDan Williams ihost->user_parameters.phys[index].align_insertion_frequency = 0x7f; 166089a7301fSDan Williams ihost->user_parameters.phys[index].in_connection_align_insertion_frequency = 0xff; 166189a7301fSDan Williams ihost->user_parameters.phys[index].notify_enable_spin_up_insertion_frequency = 0x33; 1662cc9203bfSDan Williams 1663cc9203bfSDan Williams /* 1664cc9203bfSDan Williams * Previous Vitesse based expanders had a arbitration issue that 1665cc9203bfSDan Williams * is worked around by having the upper 32-bits of SAS address 1666cc9203bfSDan Williams * with a value greater then the Vitesse company identifier. 1667cc9203bfSDan Williams * Hence, usage of 0x5FCFFFFF. */ 166889a7301fSDan Williams ihost->oem_parameters.phys[index].sas_address.low = 0x1 + ihost->id; 166989a7301fSDan Williams ihost->oem_parameters.phys[index].sas_address.high = 0x5FCFFFFF; 1670cc9203bfSDan Williams } 1671cc9203bfSDan Williams 167289a7301fSDan Williams ihost->user_parameters.stp_inactivity_timeout = 5; 167389a7301fSDan Williams ihost->user_parameters.ssp_inactivity_timeout = 5; 167489a7301fSDan Williams ihost->user_parameters.stp_max_occupancy_timeout = 5; 167589a7301fSDan Williams ihost->user_parameters.ssp_max_occupancy_timeout = 20; 167689a7301fSDan Williams ihost->user_parameters.no_outbound_task_timeout = 20; 1677cc9203bfSDan Williams } 1678cc9203bfSDan Williams 16796cb5853dSEdmund Nadolski static void controller_timeout(unsigned long data) 16806cb5853dSEdmund Nadolski { 16816cb5853dSEdmund Nadolski struct sci_timer *tmr = (struct sci_timer *)data; 1682d9dcb4baSDan Williams struct isci_host *ihost = container_of(tmr, typeof(*ihost), timer); 1683d9dcb4baSDan Williams struct sci_base_state_machine *sm = &ihost->sm; 16846cb5853dSEdmund Nadolski unsigned long flags; 1685cc9203bfSDan Williams 16866cb5853dSEdmund Nadolski spin_lock_irqsave(&ihost->scic_lock, flags); 16876cb5853dSEdmund Nadolski 16886cb5853dSEdmund Nadolski if (tmr->cancel) 16896cb5853dSEdmund Nadolski goto done; 16906cb5853dSEdmund Nadolski 1691e301370aSEdmund Nadolski if (sm->current_state_id == SCIC_STARTING) 169289a7301fSDan Williams sci_controller_transition_to_ready(ihost, SCI_FAILURE_TIMEOUT); 1693e301370aSEdmund Nadolski else if (sm->current_state_id == SCIC_STOPPING) { 1694e301370aSEdmund Nadolski sci_change_state(sm, SCIC_FAILED); 16956cb5853dSEdmund Nadolski isci_host_stop_complete(ihost, SCI_FAILURE_TIMEOUT); 16966cb5853dSEdmund Nadolski } else /* / @todo Now what do we want to do in this case? */ 1697d9dcb4baSDan Williams dev_err(&ihost->pdev->dev, 16986cb5853dSEdmund Nadolski "%s: Controller timer fired when controller was not " 16996cb5853dSEdmund Nadolski "in a state being timed.\n", 17006cb5853dSEdmund Nadolski __func__); 17016cb5853dSEdmund Nadolski 17026cb5853dSEdmund Nadolski done: 17036cb5853dSEdmund Nadolski spin_unlock_irqrestore(&ihost->scic_lock, flags); 17046cb5853dSEdmund Nadolski } 1705cc9203bfSDan Williams 170689a7301fSDan Williams static enum sci_status sci_controller_construct(struct isci_host *ihost, 1707cc9203bfSDan Williams void __iomem *scu_base, 1708cc9203bfSDan Williams void __iomem *smu_base) 1709cc9203bfSDan Williams { 1710cc9203bfSDan Williams u8 i; 1711cc9203bfSDan Williams 171289a7301fSDan Williams sci_init_sm(&ihost->sm, sci_controller_state_table, SCIC_INITIAL); 1713cc9203bfSDan Williams 1714d9dcb4baSDan Williams ihost->scu_registers = scu_base; 1715d9dcb4baSDan Williams ihost->smu_registers = smu_base; 1716cc9203bfSDan Williams 171789a7301fSDan Williams sci_port_configuration_agent_construct(&ihost->port_agent); 1718cc9203bfSDan Williams 1719cc9203bfSDan Williams /* Construct the ports for this controller */ 1720cc9203bfSDan Williams for (i = 0; i < SCI_MAX_PORTS; i++) 172189a7301fSDan Williams sci_port_construct(&ihost->ports[i], i, ihost); 172289a7301fSDan Williams sci_port_construct(&ihost->ports[i], SCIC_SDS_DUMMY_PORT, ihost); 1723cc9203bfSDan Williams 1724cc9203bfSDan Williams /* Construct the phys for this controller */ 1725cc9203bfSDan Williams for (i = 0; i < SCI_MAX_PHYS; i++) { 1726cc9203bfSDan Williams /* Add all the PHYs to the dummy port */ 172789a7301fSDan Williams sci_phy_construct(&ihost->phys[i], 1728ffe191c9SDan Williams &ihost->ports[SCI_MAX_PORTS], i); 1729cc9203bfSDan Williams } 1730cc9203bfSDan Williams 1731d9dcb4baSDan Williams ihost->invalid_phy_mask = 0; 1732cc9203bfSDan Williams 1733d9dcb4baSDan Williams sci_init_timer(&ihost->timer, controller_timeout); 17346cb5853dSEdmund Nadolski 1735cc9203bfSDan Williams /* Initialize the User and OEM parameters to default values. */ 173689a7301fSDan Williams sci_controller_set_default_config_parameters(ihost); 1737cc9203bfSDan Williams 173889a7301fSDan Williams return sci_controller_reset(ihost); 1739cc9203bfSDan Williams } 1740cc9203bfSDan Williams 174189a7301fSDan Williams int sci_oem_parameters_validate(struct sci_oem_params *oem) 1742cc9203bfSDan Williams { 1743cc9203bfSDan Williams int i; 1744cc9203bfSDan Williams 1745cc9203bfSDan Williams for (i = 0; i < SCI_MAX_PORTS; i++) 1746cc9203bfSDan Williams if (oem->ports[i].phy_mask > SCIC_SDS_PARM_PHY_MASK_MAX) 1747cc9203bfSDan Williams return -EINVAL; 1748cc9203bfSDan Williams 1749cc9203bfSDan Williams for (i = 0; i < SCI_MAX_PHYS; i++) 1750cc9203bfSDan Williams if (oem->phys[i].sas_address.high == 0 && 1751cc9203bfSDan Williams oem->phys[i].sas_address.low == 0) 1752cc9203bfSDan Williams return -EINVAL; 1753cc9203bfSDan Williams 1754cc9203bfSDan Williams if (oem->controller.mode_type == SCIC_PORT_AUTOMATIC_CONFIGURATION_MODE) { 1755cc9203bfSDan Williams for (i = 0; i < SCI_MAX_PHYS; i++) 1756cc9203bfSDan Williams if (oem->ports[i].phy_mask != 0) 1757cc9203bfSDan Williams return -EINVAL; 1758cc9203bfSDan Williams } else if (oem->controller.mode_type == SCIC_PORT_MANUAL_CONFIGURATION_MODE) { 1759cc9203bfSDan Williams u8 phy_mask = 0; 1760cc9203bfSDan Williams 1761cc9203bfSDan Williams for (i = 0; i < SCI_MAX_PHYS; i++) 1762cc9203bfSDan Williams phy_mask |= oem->ports[i].phy_mask; 1763cc9203bfSDan Williams 1764cc9203bfSDan Williams if (phy_mask == 0) 1765cc9203bfSDan Williams return -EINVAL; 1766cc9203bfSDan Williams } else 1767cc9203bfSDan Williams return -EINVAL; 1768cc9203bfSDan Williams 1769cc9203bfSDan Williams if (oem->controller.max_concurrent_dev_spin_up > MAX_CONCURRENT_DEVICE_SPIN_UP_COUNT) 1770cc9203bfSDan Williams return -EINVAL; 1771cc9203bfSDan Williams 1772cc9203bfSDan Williams return 0; 1773cc9203bfSDan Williams } 1774cc9203bfSDan Williams 177589a7301fSDan Williams static enum sci_status sci_oem_parameters_set(struct isci_host *ihost) 1776cc9203bfSDan Williams { 1777d9dcb4baSDan Williams u32 state = ihost->sm.current_state_id; 1778cc9203bfSDan Williams 1779e301370aSEdmund Nadolski if (state == SCIC_RESET || 1780e301370aSEdmund Nadolski state == SCIC_INITIALIZING || 1781e301370aSEdmund Nadolski state == SCIC_INITIALIZED) { 1782cc9203bfSDan Williams 178389a7301fSDan Williams if (sci_oem_parameters_validate(&ihost->oem_parameters)) 1784cc9203bfSDan Williams return SCI_FAILURE_INVALID_PARAMETER_VALUE; 1785cc9203bfSDan Williams 1786cc9203bfSDan Williams return SCI_SUCCESS; 1787cc9203bfSDan Williams } 1788cc9203bfSDan Williams 1789cc9203bfSDan Williams return SCI_FAILURE_INVALID_STATE; 1790cc9203bfSDan Williams } 1791cc9203bfSDan Williams 17920473661aSEdmund Nadolski static void power_control_timeout(unsigned long data) 1793cc9203bfSDan Williams { 17940473661aSEdmund Nadolski struct sci_timer *tmr = (struct sci_timer *)data; 1795d9dcb4baSDan Williams struct isci_host *ihost = container_of(tmr, typeof(*ihost), power_control.timer); 179685280955SDan Williams struct isci_phy *iphy; 17970473661aSEdmund Nadolski unsigned long flags; 17980473661aSEdmund Nadolski u8 i; 1799cc9203bfSDan Williams 18000473661aSEdmund Nadolski spin_lock_irqsave(&ihost->scic_lock, flags); 1801cc9203bfSDan Williams 18020473661aSEdmund Nadolski if (tmr->cancel) 18030473661aSEdmund Nadolski goto done; 1804cc9203bfSDan Williams 1805d9dcb4baSDan Williams ihost->power_control.phys_granted_power = 0; 1806cc9203bfSDan Williams 1807d9dcb4baSDan Williams if (ihost->power_control.phys_waiting == 0) { 1808d9dcb4baSDan Williams ihost->power_control.timer_started = false; 18090473661aSEdmund Nadolski goto done; 18100473661aSEdmund Nadolski } 1811cc9203bfSDan Williams 18120473661aSEdmund Nadolski for (i = 0; i < SCI_MAX_PHYS; i++) { 18130473661aSEdmund Nadolski 1814d9dcb4baSDan Williams if (ihost->power_control.phys_waiting == 0) 18150473661aSEdmund Nadolski break; 18160473661aSEdmund Nadolski 1817d9dcb4baSDan Williams iphy = ihost->power_control.requesters[i]; 181885280955SDan Williams if (iphy == NULL) 18190473661aSEdmund Nadolski continue; 18200473661aSEdmund Nadolski 1821d9dcb4baSDan Williams if (ihost->power_control.phys_granted_power >= 182289a7301fSDan Williams ihost->oem_parameters.controller.max_concurrent_dev_spin_up) 18230473661aSEdmund Nadolski break; 18240473661aSEdmund Nadolski 1825d9dcb4baSDan Williams ihost->power_control.requesters[i] = NULL; 1826d9dcb4baSDan Williams ihost->power_control.phys_waiting--; 1827d9dcb4baSDan Williams ihost->power_control.phys_granted_power++; 182889a7301fSDan Williams sci_phy_consume_power_handler(iphy); 1829cc9203bfSDan Williams } 1830cc9203bfSDan Williams 1831cc9203bfSDan Williams /* 1832cc9203bfSDan Williams * It doesn't matter if the power list is empty, we need to start the 1833cc9203bfSDan Williams * timer in case another phy becomes ready. 1834cc9203bfSDan Williams */ 18350473661aSEdmund Nadolski sci_mod_timer(tmr, SCIC_SDS_CONTROLLER_POWER_CONTROL_INTERVAL); 1836d9dcb4baSDan Williams ihost->power_control.timer_started = true; 18370473661aSEdmund Nadolski 18380473661aSEdmund Nadolski done: 18390473661aSEdmund Nadolski spin_unlock_irqrestore(&ihost->scic_lock, flags); 1840cc9203bfSDan Williams } 1841cc9203bfSDan Williams 184289a7301fSDan Williams void sci_controller_power_control_queue_insert(struct isci_host *ihost, 184385280955SDan Williams struct isci_phy *iphy) 1844cc9203bfSDan Williams { 184585280955SDan Williams BUG_ON(iphy == NULL); 1846cc9203bfSDan Williams 1847d9dcb4baSDan Williams if (ihost->power_control.phys_granted_power < 184889a7301fSDan Williams ihost->oem_parameters.controller.max_concurrent_dev_spin_up) { 1849d9dcb4baSDan Williams ihost->power_control.phys_granted_power++; 185089a7301fSDan Williams sci_phy_consume_power_handler(iphy); 1851cc9203bfSDan Williams 1852cc9203bfSDan Williams /* 1853cc9203bfSDan Williams * stop and start the power_control timer. When the timer fires, the 1854cc9203bfSDan Williams * no_of_phys_granted_power will be set to 0 1855cc9203bfSDan Williams */ 1856d9dcb4baSDan Williams if (ihost->power_control.timer_started) 1857d9dcb4baSDan Williams sci_del_timer(&ihost->power_control.timer); 18580473661aSEdmund Nadolski 1859d9dcb4baSDan Williams sci_mod_timer(&ihost->power_control.timer, 18600473661aSEdmund Nadolski SCIC_SDS_CONTROLLER_POWER_CONTROL_INTERVAL); 1861d9dcb4baSDan Williams ihost->power_control.timer_started = true; 18620473661aSEdmund Nadolski 1863cc9203bfSDan Williams } else { 1864cc9203bfSDan Williams /* Add the phy in the waiting list */ 1865d9dcb4baSDan Williams ihost->power_control.requesters[iphy->phy_index] = iphy; 1866d9dcb4baSDan Williams ihost->power_control.phys_waiting++; 1867cc9203bfSDan Williams } 1868cc9203bfSDan Williams } 1869cc9203bfSDan Williams 187089a7301fSDan Williams void sci_controller_power_control_queue_remove(struct isci_host *ihost, 187185280955SDan Williams struct isci_phy *iphy) 1872cc9203bfSDan Williams { 187385280955SDan Williams BUG_ON(iphy == NULL); 1874cc9203bfSDan Williams 187589a7301fSDan Williams if (ihost->power_control.requesters[iphy->phy_index]) 1876d9dcb4baSDan Williams ihost->power_control.phys_waiting--; 1877cc9203bfSDan Williams 1878d9dcb4baSDan Williams ihost->power_control.requesters[iphy->phy_index] = NULL; 1879cc9203bfSDan Williams } 1880cc9203bfSDan Williams 1881cc9203bfSDan Williams #define AFE_REGISTER_WRITE_DELAY 10 1882cc9203bfSDan Williams 1883cc9203bfSDan Williams /* Initialize the AFE for this phy index. We need to read the AFE setup from 1884cc9203bfSDan Williams * the OEM parameters 1885cc9203bfSDan Williams */ 188689a7301fSDan Williams static void sci_controller_afe_initialization(struct isci_host *ihost) 1887cc9203bfSDan Williams { 188889a7301fSDan Williams const struct sci_oem_params *oem = &ihost->oem_parameters; 1889*dc00c8b6SDan Williams struct pci_dev *pdev = ihost->pdev; 1890cc9203bfSDan Williams u32 afe_status; 1891cc9203bfSDan Williams u32 phy_id; 1892cc9203bfSDan Williams 1893cc9203bfSDan Williams /* Clear DFX Status registers */ 1894d9dcb4baSDan Williams writel(0x0081000f, &ihost->scu_registers->afe.afe_dfx_master_control0); 1895cc9203bfSDan Williams udelay(AFE_REGISTER_WRITE_DELAY); 1896cc9203bfSDan Williams 1897*dc00c8b6SDan Williams if (is_b0(pdev)) { 1898cc9203bfSDan Williams /* PM Rx Equalization Save, PM SPhy Rx Acknowledgement 1899cc9203bfSDan Williams * Timer, PM Stagger Timer */ 1900d9dcb4baSDan Williams writel(0x0007BFFF, &ihost->scu_registers->afe.afe_pmsn_master_control2); 1901cc9203bfSDan Williams udelay(AFE_REGISTER_WRITE_DELAY); 1902cc9203bfSDan Williams } 1903cc9203bfSDan Williams 1904cc9203bfSDan Williams /* Configure bias currents to normal */ 1905*dc00c8b6SDan Williams if (is_a2(pdev)) 1906d9dcb4baSDan Williams writel(0x00005A00, &ihost->scu_registers->afe.afe_bias_control); 1907*dc00c8b6SDan Williams else if (is_b0(pdev) || is_c0(pdev)) 1908d9dcb4baSDan Williams writel(0x00005F00, &ihost->scu_registers->afe.afe_bias_control); 1909cc9203bfSDan Williams 1910cc9203bfSDan Williams udelay(AFE_REGISTER_WRITE_DELAY); 1911cc9203bfSDan Williams 1912cc9203bfSDan Williams /* Enable PLL */ 1913*dc00c8b6SDan Williams if (is_b0(pdev) || is_c0(pdev)) 1914d9dcb4baSDan Williams writel(0x80040A08, &ihost->scu_registers->afe.afe_pll_control0); 1915cc9203bfSDan Williams else 1916d9dcb4baSDan Williams writel(0x80040908, &ihost->scu_registers->afe.afe_pll_control0); 1917cc9203bfSDan Williams 1918cc9203bfSDan Williams udelay(AFE_REGISTER_WRITE_DELAY); 1919cc9203bfSDan Williams 1920cc9203bfSDan Williams /* Wait for the PLL to lock */ 1921cc9203bfSDan Williams do { 1922d9dcb4baSDan Williams afe_status = readl(&ihost->scu_registers->afe.afe_common_block_status); 1923cc9203bfSDan Williams udelay(AFE_REGISTER_WRITE_DELAY); 1924cc9203bfSDan Williams } while ((afe_status & 0x00001000) == 0); 1925cc9203bfSDan Williams 1926*dc00c8b6SDan Williams if (is_a2(pdev)) { 1927cc9203bfSDan Williams /* Shorten SAS SNW lock time (RxLock timer value from 76 us to 50 us) */ 1928d9dcb4baSDan Williams writel(0x7bcc96ad, &ihost->scu_registers->afe.afe_pmsn_master_control0); 1929cc9203bfSDan Williams udelay(AFE_REGISTER_WRITE_DELAY); 1930cc9203bfSDan Williams } 1931cc9203bfSDan Williams 1932cc9203bfSDan Williams for (phy_id = 0; phy_id < SCI_MAX_PHYS; phy_id++) { 1933cc9203bfSDan Williams const struct sci_phy_oem_params *oem_phy = &oem->phys[phy_id]; 1934cc9203bfSDan Williams 1935*dc00c8b6SDan Williams if (is_b0(pdev)) { 1936cc9203bfSDan Williams /* Configure transmitter SSC parameters */ 1937d9dcb4baSDan Williams writel(0x00030000, &ihost->scu_registers->afe.scu_afe_xcvr[phy_id].afe_tx_ssc_control); 1938cc9203bfSDan Williams udelay(AFE_REGISTER_WRITE_DELAY); 1939*dc00c8b6SDan Williams } else if (is_c0(pdev)) { 1940dbb0743aSAdam Gruchala /* Configure transmitter SSC parameters */ 1941d9dcb4baSDan Williams writel(0x0003000, &ihost->scu_registers->afe.scu_afe_xcvr[phy_id].afe_tx_ssc_control); 1942dbb0743aSAdam Gruchala udelay(AFE_REGISTER_WRITE_DELAY); 1943dbb0743aSAdam Gruchala 1944dbb0743aSAdam Gruchala /* 1945dbb0743aSAdam Gruchala * All defaults, except the Receive Word Alignament/Comma Detect 1946dbb0743aSAdam Gruchala * Enable....(0xe800) */ 1947d9dcb4baSDan Williams writel(0x00004500, &ihost->scu_registers->afe.scu_afe_xcvr[phy_id].afe_xcvr_control0); 1948dbb0743aSAdam Gruchala udelay(AFE_REGISTER_WRITE_DELAY); 1949cc9203bfSDan Williams } else { 1950cc9203bfSDan Williams /* 1951cc9203bfSDan Williams * All defaults, except the Receive Word Alignament/Comma Detect 1952cc9203bfSDan Williams * Enable....(0xe800) */ 1953d9dcb4baSDan Williams writel(0x00004512, &ihost->scu_registers->afe.scu_afe_xcvr[phy_id].afe_xcvr_control0); 1954cc9203bfSDan Williams udelay(AFE_REGISTER_WRITE_DELAY); 1955cc9203bfSDan Williams 1956d9dcb4baSDan Williams writel(0x0050100F, &ihost->scu_registers->afe.scu_afe_xcvr[phy_id].afe_xcvr_control1); 1957cc9203bfSDan Williams udelay(AFE_REGISTER_WRITE_DELAY); 1958cc9203bfSDan Williams } 1959cc9203bfSDan Williams 1960cc9203bfSDan Williams /* 1961cc9203bfSDan Williams * Power up TX and RX out from power down (PWRDNTX and PWRDNRX) 1962cc9203bfSDan Williams * & increase TX int & ext bias 20%....(0xe85c) */ 1963*dc00c8b6SDan Williams if (is_a2(pdev)) 1964d9dcb4baSDan Williams writel(0x000003F0, &ihost->scu_registers->afe.scu_afe_xcvr[phy_id].afe_channel_control); 1965*dc00c8b6SDan Williams else if (is_b0(pdev)) { 1966cc9203bfSDan Williams /* Power down TX and RX (PWRDNTX and PWRDNRX) */ 1967d9dcb4baSDan Williams writel(0x000003D7, &ihost->scu_registers->afe.scu_afe_xcvr[phy_id].afe_channel_control); 1968cc9203bfSDan Williams udelay(AFE_REGISTER_WRITE_DELAY); 1969cc9203bfSDan Williams 1970cc9203bfSDan Williams /* 1971cc9203bfSDan Williams * Power up TX and RX out from power down (PWRDNTX and PWRDNRX) 1972cc9203bfSDan Williams * & increase TX int & ext bias 20%....(0xe85c) */ 1973d9dcb4baSDan Williams writel(0x000003D4, &ihost->scu_registers->afe.scu_afe_xcvr[phy_id].afe_channel_control); 1974dbb0743aSAdam Gruchala } else { 1975d9dcb4baSDan Williams writel(0x000001E7, &ihost->scu_registers->afe.scu_afe_xcvr[phy_id].afe_channel_control); 1976dbb0743aSAdam Gruchala udelay(AFE_REGISTER_WRITE_DELAY); 1977dbb0743aSAdam Gruchala 1978dbb0743aSAdam Gruchala /* 1979dbb0743aSAdam Gruchala * Power up TX and RX out from power down (PWRDNTX and PWRDNRX) 1980dbb0743aSAdam Gruchala * & increase TX int & ext bias 20%....(0xe85c) */ 1981d9dcb4baSDan Williams writel(0x000001E4, &ihost->scu_registers->afe.scu_afe_xcvr[phy_id].afe_channel_control); 1982cc9203bfSDan Williams } 1983cc9203bfSDan Williams udelay(AFE_REGISTER_WRITE_DELAY); 1984cc9203bfSDan Williams 1985*dc00c8b6SDan Williams if (is_a2(pdev)) { 1986cc9203bfSDan Williams /* Enable TX equalization (0xe824) */ 1987d9dcb4baSDan Williams writel(0x00040000, &ihost->scu_registers->afe.scu_afe_xcvr[phy_id].afe_tx_control); 1988cc9203bfSDan Williams udelay(AFE_REGISTER_WRITE_DELAY); 1989cc9203bfSDan Williams } 1990cc9203bfSDan Williams 1991cc9203bfSDan Williams /* 1992cc9203bfSDan Williams * RDPI=0x0(RX Power On), RXOOBDETPDNC=0x0, TPD=0x0(TX Power On), 1993cc9203bfSDan Williams * RDD=0x0(RX Detect Enabled) ....(0xe800) */ 1994d9dcb4baSDan Williams writel(0x00004100, &ihost->scu_registers->afe.scu_afe_xcvr[phy_id].afe_xcvr_control0); 1995cc9203bfSDan Williams udelay(AFE_REGISTER_WRITE_DELAY); 1996cc9203bfSDan Williams 1997cc9203bfSDan Williams /* Leave DFE/FFE on */ 1998*dc00c8b6SDan Williams if (is_a2(pdev)) 1999d9dcb4baSDan Williams writel(0x3F11103F, &ihost->scu_registers->afe.scu_afe_xcvr[phy_id].afe_rx_ssc_control0); 2000*dc00c8b6SDan Williams else if (is_b0(pdev)) { 2001d9dcb4baSDan Williams writel(0x3F11103F, &ihost->scu_registers->afe.scu_afe_xcvr[phy_id].afe_rx_ssc_control0); 2002cc9203bfSDan Williams udelay(AFE_REGISTER_WRITE_DELAY); 2003cc9203bfSDan Williams /* Enable TX equalization (0xe824) */ 2004d9dcb4baSDan Williams writel(0x00040000, &ihost->scu_registers->afe.scu_afe_xcvr[phy_id].afe_tx_control); 2005dbb0743aSAdam Gruchala } else { 2006d9dcb4baSDan Williams writel(0x0140DF0F, &ihost->scu_registers->afe.scu_afe_xcvr[phy_id].afe_rx_ssc_control1); 2007dbb0743aSAdam Gruchala udelay(AFE_REGISTER_WRITE_DELAY); 2008dbb0743aSAdam Gruchala 2009d9dcb4baSDan Williams writel(0x3F6F103F, &ihost->scu_registers->afe.scu_afe_xcvr[phy_id].afe_rx_ssc_control0); 2010dbb0743aSAdam Gruchala udelay(AFE_REGISTER_WRITE_DELAY); 2011dbb0743aSAdam Gruchala 2012dbb0743aSAdam Gruchala /* Enable TX equalization (0xe824) */ 2013d9dcb4baSDan Williams writel(0x00040000, &ihost->scu_registers->afe.scu_afe_xcvr[phy_id].afe_tx_control); 2014cc9203bfSDan Williams } 2015dbb0743aSAdam Gruchala 2016cc9203bfSDan Williams udelay(AFE_REGISTER_WRITE_DELAY); 2017cc9203bfSDan Williams 2018cc9203bfSDan Williams writel(oem_phy->afe_tx_amp_control0, 2019d9dcb4baSDan Williams &ihost->scu_registers->afe.scu_afe_xcvr[phy_id].afe_tx_amp_control0); 2020cc9203bfSDan Williams udelay(AFE_REGISTER_WRITE_DELAY); 2021cc9203bfSDan Williams 2022cc9203bfSDan Williams writel(oem_phy->afe_tx_amp_control1, 2023d9dcb4baSDan Williams &ihost->scu_registers->afe.scu_afe_xcvr[phy_id].afe_tx_amp_control1); 2024cc9203bfSDan Williams udelay(AFE_REGISTER_WRITE_DELAY); 2025cc9203bfSDan Williams 2026cc9203bfSDan Williams writel(oem_phy->afe_tx_amp_control2, 2027d9dcb4baSDan Williams &ihost->scu_registers->afe.scu_afe_xcvr[phy_id].afe_tx_amp_control2); 2028cc9203bfSDan Williams udelay(AFE_REGISTER_WRITE_DELAY); 2029cc9203bfSDan Williams 2030cc9203bfSDan Williams writel(oem_phy->afe_tx_amp_control3, 2031d9dcb4baSDan Williams &ihost->scu_registers->afe.scu_afe_xcvr[phy_id].afe_tx_amp_control3); 2032cc9203bfSDan Williams udelay(AFE_REGISTER_WRITE_DELAY); 2033cc9203bfSDan Williams } 2034cc9203bfSDan Williams 2035cc9203bfSDan Williams /* Transfer control to the PEs */ 2036d9dcb4baSDan Williams writel(0x00010f00, &ihost->scu_registers->afe.afe_dfx_master_control0); 2037cc9203bfSDan Williams udelay(AFE_REGISTER_WRITE_DELAY); 2038cc9203bfSDan Williams } 2039cc9203bfSDan Williams 204089a7301fSDan Williams static void sci_controller_initialize_power_control(struct isci_host *ihost) 2041cc9203bfSDan Williams { 2042d9dcb4baSDan Williams sci_init_timer(&ihost->power_control.timer, power_control_timeout); 2043cc9203bfSDan Williams 2044d9dcb4baSDan Williams memset(ihost->power_control.requesters, 0, 2045d9dcb4baSDan Williams sizeof(ihost->power_control.requesters)); 2046cc9203bfSDan Williams 2047d9dcb4baSDan Williams ihost->power_control.phys_waiting = 0; 2048d9dcb4baSDan Williams ihost->power_control.phys_granted_power = 0; 2049cc9203bfSDan Williams } 2050cc9203bfSDan Williams 205189a7301fSDan Williams static enum sci_status sci_controller_initialize(struct isci_host *ihost) 2052cc9203bfSDan Williams { 2053d9dcb4baSDan Williams struct sci_base_state_machine *sm = &ihost->sm; 20547c78da31SDan Williams enum sci_status result = SCI_FAILURE; 20557c78da31SDan Williams unsigned long i, state, val; 2056cc9203bfSDan Williams 2057d9dcb4baSDan Williams if (ihost->sm.current_state_id != SCIC_RESET) { 2058d9dcb4baSDan Williams dev_warn(&ihost->pdev->dev, 2059cc9203bfSDan Williams "SCIC Controller initialize operation requested " 2060cc9203bfSDan Williams "in invalid state\n"); 2061cc9203bfSDan Williams return SCI_FAILURE_INVALID_STATE; 2062cc9203bfSDan Williams } 2063cc9203bfSDan Williams 2064e301370aSEdmund Nadolski sci_change_state(sm, SCIC_INITIALIZING); 2065cc9203bfSDan Williams 2066d9dcb4baSDan Williams sci_init_timer(&ihost->phy_timer, phy_startup_timeout); 2067bb3dbdf6SEdmund Nadolski 2068d9dcb4baSDan Williams ihost->next_phy_to_start = 0; 2069d9dcb4baSDan Williams ihost->phy_startup_timer_pending = false; 2070cc9203bfSDan Williams 207189a7301fSDan Williams sci_controller_initialize_power_control(ihost); 2072cc9203bfSDan Williams 2073cc9203bfSDan Williams /* 2074cc9203bfSDan Williams * There is nothing to do here for B0 since we do not have to 2075cc9203bfSDan Williams * program the AFE registers. 2076cc9203bfSDan Williams * / @todo The AFE settings are supposed to be correct for the B0 but 2077cc9203bfSDan Williams * / presently they seem to be wrong. */ 207889a7301fSDan Williams sci_controller_afe_initialization(ihost); 2079cc9203bfSDan Williams 2080cc9203bfSDan Williams 2081cc9203bfSDan Williams /* Take the hardware out of reset */ 2082d9dcb4baSDan Williams writel(0, &ihost->smu_registers->soft_reset_control); 2083cc9203bfSDan Williams 2084cc9203bfSDan Williams /* 2085cc9203bfSDan Williams * / @todo Provide meaningfull error code for hardware failure 2086cc9203bfSDan Williams * result = SCI_FAILURE_CONTROLLER_HARDWARE; */ 20877c78da31SDan Williams for (i = 100; i >= 1; i--) { 20887c78da31SDan Williams u32 status; 2089cc9203bfSDan Williams 2090cc9203bfSDan Williams /* Loop until the hardware reports success */ 2091cc9203bfSDan Williams udelay(SCU_CONTEXT_RAM_INIT_STALL_TIME); 2092d9dcb4baSDan Williams status = readl(&ihost->smu_registers->control_status); 2093cc9203bfSDan Williams 20947c78da31SDan Williams if ((status & SCU_RAM_INIT_COMPLETED) == SCU_RAM_INIT_COMPLETED) 20957c78da31SDan Williams break; 2096cc9203bfSDan Williams } 20977c78da31SDan Williams if (i == 0) 20987c78da31SDan Williams goto out; 2099cc9203bfSDan Williams 2100cc9203bfSDan Williams /* 2101cc9203bfSDan Williams * Determine what are the actaul device capacities that the 2102cc9203bfSDan Williams * hardware will support */ 2103d9dcb4baSDan Williams val = readl(&ihost->smu_registers->device_context_capacity); 2104cc9203bfSDan Williams 21057c78da31SDan Williams /* Record the smaller of the two capacity values */ 2106d9dcb4baSDan Williams ihost->logical_port_entries = min(smu_max_ports(val), SCI_MAX_PORTS); 2107d9dcb4baSDan Williams ihost->task_context_entries = min(smu_max_task_contexts(val), SCI_MAX_IO_REQUESTS); 2108d9dcb4baSDan Williams ihost->remote_node_entries = min(smu_max_rncs(val), SCI_MAX_REMOTE_DEVICES); 2109cc9203bfSDan Williams 2110cc9203bfSDan Williams /* 2111cc9203bfSDan Williams * Make all PEs that are unassigned match up with the 2112cc9203bfSDan Williams * logical ports 2113cc9203bfSDan Williams */ 2114d9dcb4baSDan Williams for (i = 0; i < ihost->logical_port_entries; i++) { 2115cc9203bfSDan Williams struct scu_port_task_scheduler_group_registers __iomem 2116d9dcb4baSDan Williams *ptsg = &ihost->scu_registers->peg0.ptsg; 2117cc9203bfSDan Williams 21187c78da31SDan Williams writel(i, &ptsg->protocol_engine[i]); 2119cc9203bfSDan Williams } 2120cc9203bfSDan Williams 2121cc9203bfSDan Williams /* Initialize hardware PCI Relaxed ordering in DMA engines */ 2122d9dcb4baSDan Williams val = readl(&ihost->scu_registers->sdma.pdma_configuration); 21237c78da31SDan Williams val |= SCU_PDMACR_GEN_BIT(PCI_RELAXED_ORDERING_ENABLE); 2124d9dcb4baSDan Williams writel(val, &ihost->scu_registers->sdma.pdma_configuration); 2125cc9203bfSDan Williams 2126d9dcb4baSDan Williams val = readl(&ihost->scu_registers->sdma.cdma_configuration); 21277c78da31SDan Williams val |= SCU_CDMACR_GEN_BIT(PCI_RELAXED_ORDERING_ENABLE); 2128d9dcb4baSDan Williams writel(val, &ihost->scu_registers->sdma.cdma_configuration); 2129cc9203bfSDan Williams 2130cc9203bfSDan Williams /* 2131cc9203bfSDan Williams * Initialize the PHYs before the PORTs because the PHY registers 2132cc9203bfSDan Williams * are accessed during the port initialization. 2133cc9203bfSDan Williams */ 21347c78da31SDan Williams for (i = 0; i < SCI_MAX_PHYS; i++) { 213589a7301fSDan Williams result = sci_phy_initialize(&ihost->phys[i], 2136d9dcb4baSDan Williams &ihost->scu_registers->peg0.pe[i].tl, 2137d9dcb4baSDan Williams &ihost->scu_registers->peg0.pe[i].ll); 21387c78da31SDan Williams if (result != SCI_SUCCESS) 21397c78da31SDan Williams goto out; 2140cc9203bfSDan Williams } 2141cc9203bfSDan Williams 2142d9dcb4baSDan Williams for (i = 0; i < ihost->logical_port_entries; i++) { 214389a7301fSDan Williams struct isci_port *iport = &ihost->ports[i]; 21447c78da31SDan Williams 214589a7301fSDan Williams iport->port_task_scheduler_registers = &ihost->scu_registers->peg0.ptsg.port[i]; 214689a7301fSDan Williams iport->port_pe_configuration_register = &ihost->scu_registers->peg0.ptsg.protocol_engine[0]; 214789a7301fSDan Williams iport->viit_registers = &ihost->scu_registers->peg0.viit[i]; 2148cc9203bfSDan Williams } 2149cc9203bfSDan Williams 215089a7301fSDan Williams result = sci_port_configuration_agent_initialize(ihost, &ihost->port_agent); 2151cc9203bfSDan Williams 21527c78da31SDan Williams out: 2153cc9203bfSDan Williams /* Advance the controller state machine */ 2154cc9203bfSDan Williams if (result == SCI_SUCCESS) 2155e301370aSEdmund Nadolski state = SCIC_INITIALIZED; 2156cc9203bfSDan Williams else 2157e301370aSEdmund Nadolski state = SCIC_FAILED; 2158e301370aSEdmund Nadolski sci_change_state(sm, state); 2159cc9203bfSDan Williams 2160cc9203bfSDan Williams return result; 2161cc9203bfSDan Williams } 2162cc9203bfSDan Williams 216389a7301fSDan Williams static enum sci_status sci_user_parameters_set(struct isci_host *ihost, 216489a7301fSDan Williams struct sci_user_parameters *sci_parms) 2165cc9203bfSDan Williams { 2166d9dcb4baSDan Williams u32 state = ihost->sm.current_state_id; 2167cc9203bfSDan Williams 2168e301370aSEdmund Nadolski if (state == SCIC_RESET || 2169e301370aSEdmund Nadolski state == SCIC_INITIALIZING || 2170e301370aSEdmund Nadolski state == SCIC_INITIALIZED) { 2171cc9203bfSDan Williams u16 index; 2172cc9203bfSDan Williams 2173cc9203bfSDan Williams /* 2174cc9203bfSDan Williams * Validate the user parameters. If they are not legal, then 2175cc9203bfSDan Williams * return a failure. 2176cc9203bfSDan Williams */ 2177cc9203bfSDan Williams for (index = 0; index < SCI_MAX_PHYS; index++) { 2178cc9203bfSDan Williams struct sci_phy_user_params *user_phy; 2179cc9203bfSDan Williams 218089a7301fSDan Williams user_phy = &sci_parms->phys[index]; 2181cc9203bfSDan Williams 2182cc9203bfSDan Williams if (!((user_phy->max_speed_generation <= 2183cc9203bfSDan Williams SCIC_SDS_PARM_MAX_SPEED) && 2184cc9203bfSDan Williams (user_phy->max_speed_generation > 2185cc9203bfSDan Williams SCIC_SDS_PARM_NO_SPEED))) 2186cc9203bfSDan Williams return SCI_FAILURE_INVALID_PARAMETER_VALUE; 2187cc9203bfSDan Williams 2188cc9203bfSDan Williams if (user_phy->in_connection_align_insertion_frequency < 2189cc9203bfSDan Williams 3) 2190cc9203bfSDan Williams return SCI_FAILURE_INVALID_PARAMETER_VALUE; 2191cc9203bfSDan Williams 2192cc9203bfSDan Williams if ((user_phy->in_connection_align_insertion_frequency < 2193cc9203bfSDan Williams 3) || 2194cc9203bfSDan Williams (user_phy->align_insertion_frequency == 0) || 2195cc9203bfSDan Williams (user_phy-> 2196cc9203bfSDan Williams notify_enable_spin_up_insertion_frequency == 2197cc9203bfSDan Williams 0)) 2198cc9203bfSDan Williams return SCI_FAILURE_INVALID_PARAMETER_VALUE; 2199cc9203bfSDan Williams } 2200cc9203bfSDan Williams 220189a7301fSDan Williams if ((sci_parms->stp_inactivity_timeout == 0) || 220289a7301fSDan Williams (sci_parms->ssp_inactivity_timeout == 0) || 220389a7301fSDan Williams (sci_parms->stp_max_occupancy_timeout == 0) || 220489a7301fSDan Williams (sci_parms->ssp_max_occupancy_timeout == 0) || 220589a7301fSDan Williams (sci_parms->no_outbound_task_timeout == 0)) 2206cc9203bfSDan Williams return SCI_FAILURE_INVALID_PARAMETER_VALUE; 2207cc9203bfSDan Williams 220889a7301fSDan Williams memcpy(&ihost->user_parameters, sci_parms, sizeof(*sci_parms)); 2209cc9203bfSDan Williams 2210cc9203bfSDan Williams return SCI_SUCCESS; 2211cc9203bfSDan Williams } 2212cc9203bfSDan Williams 2213cc9203bfSDan Williams return SCI_FAILURE_INVALID_STATE; 2214cc9203bfSDan Williams } 2215cc9203bfSDan Williams 221689a7301fSDan Williams static int sci_controller_mem_init(struct isci_host *ihost) 2217cc9203bfSDan Williams { 2218d9dcb4baSDan Williams struct device *dev = &ihost->pdev->dev; 22197c78da31SDan Williams dma_addr_t dma; 22207c78da31SDan Williams size_t size; 22217c78da31SDan Williams int err; 2222cc9203bfSDan Williams 22237c78da31SDan Williams size = SCU_MAX_COMPLETION_QUEUE_ENTRIES * sizeof(u32); 2224d9dcb4baSDan Williams ihost->completion_queue = dmam_alloc_coherent(dev, size, &dma, GFP_KERNEL); 2225d9dcb4baSDan Williams if (!ihost->completion_queue) 2226cc9203bfSDan Williams return -ENOMEM; 2227cc9203bfSDan Williams 2228d9dcb4baSDan Williams writel(lower_32_bits(dma), &ihost->smu_registers->completion_queue_lower); 2229d9dcb4baSDan Williams writel(upper_32_bits(dma), &ihost->smu_registers->completion_queue_upper); 2230cc9203bfSDan Williams 2231d9dcb4baSDan Williams size = ihost->remote_node_entries * sizeof(union scu_remote_node_context); 2232d9dcb4baSDan Williams ihost->remote_node_context_table = dmam_alloc_coherent(dev, size, &dma, 22337c78da31SDan Williams GFP_KERNEL); 2234d9dcb4baSDan Williams if (!ihost->remote_node_context_table) 2235cc9203bfSDan Williams return -ENOMEM; 2236cc9203bfSDan Williams 2237d9dcb4baSDan Williams writel(lower_32_bits(dma), &ihost->smu_registers->remote_node_context_lower); 2238d9dcb4baSDan Williams writel(upper_32_bits(dma), &ihost->smu_registers->remote_node_context_upper); 2239cc9203bfSDan Williams 2240d9dcb4baSDan Williams size = ihost->task_context_entries * sizeof(struct scu_task_context), 2241d9dcb4baSDan Williams ihost->task_context_table = dmam_alloc_coherent(dev, size, &dma, GFP_KERNEL); 2242d9dcb4baSDan Williams if (!ihost->task_context_table) 2243cc9203bfSDan Williams return -ENOMEM; 2244cc9203bfSDan Williams 2245d9dcb4baSDan Williams ihost->task_context_dma = dma; 2246d9dcb4baSDan Williams writel(lower_32_bits(dma), &ihost->smu_registers->host_task_table_lower); 2247d9dcb4baSDan Williams writel(upper_32_bits(dma), &ihost->smu_registers->host_task_table_upper); 2248cc9203bfSDan Williams 224989a7301fSDan Williams err = sci_unsolicited_frame_control_construct(ihost); 22507c78da31SDan Williams if (err) 22517c78da31SDan Williams return err; 2252cc9203bfSDan Williams 2253cc9203bfSDan Williams /* 2254cc9203bfSDan Williams * Inform the silicon as to the location of the UF headers and 2255cc9203bfSDan Williams * address table. 2256cc9203bfSDan Williams */ 2257d9dcb4baSDan Williams writel(lower_32_bits(ihost->uf_control.headers.physical_address), 2258d9dcb4baSDan Williams &ihost->scu_registers->sdma.uf_header_base_address_lower); 2259d9dcb4baSDan Williams writel(upper_32_bits(ihost->uf_control.headers.physical_address), 2260d9dcb4baSDan Williams &ihost->scu_registers->sdma.uf_header_base_address_upper); 2261cc9203bfSDan Williams 2262d9dcb4baSDan Williams writel(lower_32_bits(ihost->uf_control.address_table.physical_address), 2263d9dcb4baSDan Williams &ihost->scu_registers->sdma.uf_address_table_lower); 2264d9dcb4baSDan Williams writel(upper_32_bits(ihost->uf_control.address_table.physical_address), 2265d9dcb4baSDan Williams &ihost->scu_registers->sdma.uf_address_table_upper); 2266cc9203bfSDan Williams 2267cc9203bfSDan Williams return 0; 2268cc9203bfSDan Williams } 2269cc9203bfSDan Williams 2270d9dcb4baSDan Williams int isci_host_init(struct isci_host *ihost) 22716f231ddaSDan Williams { 2272d9c37390SDan Williams int err = 0, i; 22736f231ddaSDan Williams enum sci_status status; 227489a7301fSDan Williams struct sci_user_parameters sci_user_params; 2275d9dcb4baSDan Williams struct isci_pci_info *pci_info = to_pci_info(ihost->pdev); 22766f231ddaSDan Williams 2277d9dcb4baSDan Williams spin_lock_init(&ihost->state_lock); 2278d9dcb4baSDan Williams spin_lock_init(&ihost->scic_lock); 2279d9dcb4baSDan Williams init_waitqueue_head(&ihost->eventq); 22806f231ddaSDan Williams 2281d9dcb4baSDan Williams isci_host_change_state(ihost, isci_starting); 22826f231ddaSDan Williams 228389a7301fSDan Williams status = sci_controller_construct(ihost, scu_base(ihost), 2284d9dcb4baSDan Williams smu_base(ihost)); 22856f231ddaSDan Williams 22866f231ddaSDan Williams if (status != SCI_SUCCESS) { 2287d9dcb4baSDan Williams dev_err(&ihost->pdev->dev, 228889a7301fSDan Williams "%s: sci_controller_construct failed - status = %x\n", 22896f231ddaSDan Williams __func__, 22906f231ddaSDan Williams status); 2291858d4aa7SDave Jiang return -ENODEV; 22926f231ddaSDan Williams } 22936f231ddaSDan Williams 2294d9dcb4baSDan Williams ihost->sas_ha.dev = &ihost->pdev->dev; 2295d9dcb4baSDan Williams ihost->sas_ha.lldd_ha = ihost; 22966f231ddaSDan Williams 2297d044af17SDan Williams /* 2298d044af17SDan Williams * grab initial values stored in the controller object for OEM and USER 2299d044af17SDan Williams * parameters 2300d044af17SDan Williams */ 230189a7301fSDan Williams isci_user_parameters_get(&sci_user_params); 230289a7301fSDan Williams status = sci_user_parameters_set(ihost, &sci_user_params); 2303d044af17SDan Williams if (status != SCI_SUCCESS) { 2304d9dcb4baSDan Williams dev_warn(&ihost->pdev->dev, 230589a7301fSDan Williams "%s: sci_user_parameters_set failed\n", 2306d044af17SDan Williams __func__); 2307d044af17SDan Williams return -ENODEV; 2308d044af17SDan Williams } 23096f231ddaSDan Williams 2310d044af17SDan Williams /* grab any OEM parameters specified in orom */ 2311d044af17SDan Williams if (pci_info->orom) { 231289a7301fSDan Williams status = isci_parse_oem_parameters(&ihost->oem_parameters, 2313d044af17SDan Williams pci_info->orom, 2314d9dcb4baSDan Williams ihost->id); 23156f231ddaSDan Williams if (status != SCI_SUCCESS) { 2316d9dcb4baSDan Williams dev_warn(&ihost->pdev->dev, 23176f231ddaSDan Williams "parsing firmware oem parameters failed\n"); 2318858d4aa7SDave Jiang return -EINVAL; 23196f231ddaSDan Williams } 23204711ba10SDan Williams } 23214711ba10SDan Williams 232289a7301fSDan Williams status = sci_oem_parameters_set(ihost); 23236f231ddaSDan Williams if (status != SCI_SUCCESS) { 2324d9dcb4baSDan Williams dev_warn(&ihost->pdev->dev, 232589a7301fSDan Williams "%s: sci_oem_parameters_set failed\n", 23266f231ddaSDan Williams __func__); 2327858d4aa7SDave Jiang return -ENODEV; 23286f231ddaSDan Williams } 23296f231ddaSDan Williams 2330d9dcb4baSDan Williams tasklet_init(&ihost->completion_tasklet, 2331d9dcb4baSDan Williams isci_host_completion_routine, (unsigned long)ihost); 23326f231ddaSDan Williams 2333d9dcb4baSDan Williams INIT_LIST_HEAD(&ihost->requests_to_complete); 2334d9dcb4baSDan Williams INIT_LIST_HEAD(&ihost->requests_to_errorback); 23356f231ddaSDan Williams 2336d9dcb4baSDan Williams spin_lock_irq(&ihost->scic_lock); 233789a7301fSDan Williams status = sci_controller_initialize(ihost); 2338d9dcb4baSDan Williams spin_unlock_irq(&ihost->scic_lock); 23397c40a803SDan Williams if (status != SCI_SUCCESS) { 2340d9dcb4baSDan Williams dev_warn(&ihost->pdev->dev, 234189a7301fSDan Williams "%s: sci_controller_initialize failed -" 23427c40a803SDan Williams " status = 0x%x\n", 23437c40a803SDan Williams __func__, status); 23447c40a803SDan Williams return -ENODEV; 23457c40a803SDan Williams } 23467c40a803SDan Williams 234789a7301fSDan Williams err = sci_controller_mem_init(ihost); 23486f231ddaSDan Williams if (err) 2349858d4aa7SDave Jiang return err; 23506f231ddaSDan Williams 2351d9c37390SDan Williams for (i = 0; i < SCI_MAX_PORTS; i++) 2352d9dcb4baSDan Williams isci_port_init(&ihost->ports[i], ihost, i); 23536f231ddaSDan Williams 2354d9c37390SDan Williams for (i = 0; i < SCI_MAX_PHYS; i++) 2355d9dcb4baSDan Williams isci_phy_init(&ihost->phys[i], ihost, i); 2356d9c37390SDan Williams 2357d9c37390SDan Williams for (i = 0; i < SCI_MAX_REMOTE_DEVICES; i++) { 2358d9dcb4baSDan Williams struct isci_remote_device *idev = &ihost->devices[i]; 2359d9c37390SDan Williams 2360d9c37390SDan Williams INIT_LIST_HEAD(&idev->reqs_in_process); 2361d9c37390SDan Williams INIT_LIST_HEAD(&idev->node); 2362d9c37390SDan Williams } 23636f231ddaSDan Williams 2364db056250SDan Williams for (i = 0; i < SCI_MAX_IO_REQUESTS; i++) { 2365db056250SDan Williams struct isci_request *ireq; 2366db056250SDan Williams dma_addr_t dma; 2367db056250SDan Williams 2368d9dcb4baSDan Williams ireq = dmam_alloc_coherent(&ihost->pdev->dev, 2369db056250SDan Williams sizeof(struct isci_request), &dma, 2370db056250SDan Williams GFP_KERNEL); 2371db056250SDan Williams if (!ireq) 2372db056250SDan Williams return -ENOMEM; 2373db056250SDan Williams 2374d9dcb4baSDan Williams ireq->tc = &ihost->task_context_table[i]; 2375d9dcb4baSDan Williams ireq->owning_controller = ihost; 2376db056250SDan Williams spin_lock_init(&ireq->state_lock); 2377db056250SDan Williams ireq->request_daddr = dma; 2378d9dcb4baSDan Williams ireq->isci_host = ihost; 2379d9dcb4baSDan Williams ihost->reqs[i] = ireq; 2380db056250SDan Williams } 2381db056250SDan Williams 2382858d4aa7SDave Jiang return 0; 23836f231ddaSDan Williams } 2384cc9203bfSDan Williams 238589a7301fSDan Williams void sci_controller_link_up(struct isci_host *ihost, struct isci_port *iport, 238689a7301fSDan Williams struct isci_phy *iphy) 2387cc9203bfSDan Williams { 2388d9dcb4baSDan Williams switch (ihost->sm.current_state_id) { 2389e301370aSEdmund Nadolski case SCIC_STARTING: 2390d9dcb4baSDan Williams sci_del_timer(&ihost->phy_timer); 2391d9dcb4baSDan Williams ihost->phy_startup_timer_pending = false; 2392d9dcb4baSDan Williams ihost->port_agent.link_up_handler(ihost, &ihost->port_agent, 2393ffe191c9SDan Williams iport, iphy); 239489a7301fSDan Williams sci_controller_start_next_phy(ihost); 2395cc9203bfSDan Williams break; 2396e301370aSEdmund Nadolski case SCIC_READY: 2397d9dcb4baSDan Williams ihost->port_agent.link_up_handler(ihost, &ihost->port_agent, 2398ffe191c9SDan Williams iport, iphy); 2399cc9203bfSDan Williams break; 2400cc9203bfSDan Williams default: 2401d9dcb4baSDan Williams dev_dbg(&ihost->pdev->dev, 2402cc9203bfSDan Williams "%s: SCIC Controller linkup event from phy %d in " 240385280955SDan Williams "unexpected state %d\n", __func__, iphy->phy_index, 2404d9dcb4baSDan Williams ihost->sm.current_state_id); 2405cc9203bfSDan Williams } 2406cc9203bfSDan Williams } 2407cc9203bfSDan Williams 240889a7301fSDan Williams void sci_controller_link_down(struct isci_host *ihost, struct isci_port *iport, 240989a7301fSDan Williams struct isci_phy *iphy) 2410cc9203bfSDan Williams { 2411d9dcb4baSDan Williams switch (ihost->sm.current_state_id) { 2412e301370aSEdmund Nadolski case SCIC_STARTING: 2413e301370aSEdmund Nadolski case SCIC_READY: 2414d9dcb4baSDan Williams ihost->port_agent.link_down_handler(ihost, &ihost->port_agent, 2415ffe191c9SDan Williams iport, iphy); 2416cc9203bfSDan Williams break; 2417cc9203bfSDan Williams default: 2418d9dcb4baSDan Williams dev_dbg(&ihost->pdev->dev, 2419cc9203bfSDan Williams "%s: SCIC Controller linkdown event from phy %d in " 2420cc9203bfSDan Williams "unexpected state %d\n", 2421cc9203bfSDan Williams __func__, 242285280955SDan Williams iphy->phy_index, 2423d9dcb4baSDan Williams ihost->sm.current_state_id); 2424cc9203bfSDan Williams } 2425cc9203bfSDan Williams } 2426cc9203bfSDan Williams 242789a7301fSDan Williams static bool sci_controller_has_remote_devices_stopping(struct isci_host *ihost) 2428cc9203bfSDan Williams { 2429cc9203bfSDan Williams u32 index; 2430cc9203bfSDan Williams 2431d9dcb4baSDan Williams for (index = 0; index < ihost->remote_node_entries; index++) { 2432d9dcb4baSDan Williams if ((ihost->device_table[index] != NULL) && 2433d9dcb4baSDan Williams (ihost->device_table[index]->sm.current_state_id == SCI_DEV_STOPPING)) 2434cc9203bfSDan Williams return true; 2435cc9203bfSDan Williams } 2436cc9203bfSDan Williams 2437cc9203bfSDan Williams return false; 2438cc9203bfSDan Williams } 2439cc9203bfSDan Williams 244089a7301fSDan Williams void sci_controller_remote_device_stopped(struct isci_host *ihost, 244178a6f06eSDan Williams struct isci_remote_device *idev) 2442cc9203bfSDan Williams { 2443d9dcb4baSDan Williams if (ihost->sm.current_state_id != SCIC_STOPPING) { 2444d9dcb4baSDan Williams dev_dbg(&ihost->pdev->dev, 2445cc9203bfSDan Williams "SCIC Controller 0x%p remote device stopped event " 2446cc9203bfSDan Williams "from device 0x%p in unexpected state %d\n", 2447d9dcb4baSDan Williams ihost, idev, 2448d9dcb4baSDan Williams ihost->sm.current_state_id); 2449cc9203bfSDan Williams return; 2450cc9203bfSDan Williams } 2451cc9203bfSDan Williams 245289a7301fSDan Williams if (!sci_controller_has_remote_devices_stopping(ihost)) 2453d9dcb4baSDan Williams sci_change_state(&ihost->sm, SCIC_STOPPED); 2454cc9203bfSDan Williams } 2455cc9203bfSDan Williams 245689a7301fSDan Williams void sci_controller_post_request(struct isci_host *ihost, u32 request) 2457cc9203bfSDan Williams { 245889a7301fSDan Williams dev_dbg(&ihost->pdev->dev, "%s[%d]: %#x\n", 245989a7301fSDan Williams __func__, ihost->id, request); 2460cc9203bfSDan Williams 2461d9dcb4baSDan Williams writel(request, &ihost->smu_registers->post_context_port); 2462cc9203bfSDan Williams } 2463cc9203bfSDan Williams 246489a7301fSDan Williams struct isci_request *sci_request_by_tag(struct isci_host *ihost, u16 io_tag) 2465cc9203bfSDan Williams { 2466cc9203bfSDan Williams u16 task_index; 2467cc9203bfSDan Williams u16 task_sequence; 2468cc9203bfSDan Williams 2469dd047c8eSDan Williams task_index = ISCI_TAG_TCI(io_tag); 2470cc9203bfSDan Williams 2471d9dcb4baSDan Williams if (task_index < ihost->task_context_entries) { 2472d9dcb4baSDan Williams struct isci_request *ireq = ihost->reqs[task_index]; 2473db056250SDan Williams 2474db056250SDan Williams if (test_bit(IREQ_ACTIVE, &ireq->flags)) { 2475dd047c8eSDan Williams task_sequence = ISCI_TAG_SEQ(io_tag); 2476cc9203bfSDan Williams 2477d9dcb4baSDan Williams if (task_sequence == ihost->io_request_sequence[task_index]) 24785076a1a9SDan Williams return ireq; 2479cc9203bfSDan Williams } 2480cc9203bfSDan Williams } 2481cc9203bfSDan Williams 2482cc9203bfSDan Williams return NULL; 2483cc9203bfSDan Williams } 2484cc9203bfSDan Williams 2485cc9203bfSDan Williams /** 2486cc9203bfSDan Williams * This method allocates remote node index and the reserves the remote node 2487cc9203bfSDan Williams * context space for use. This method can fail if there are no more remote 2488cc9203bfSDan Williams * node index available. 2489cc9203bfSDan Williams * @scic: This is the controller object which contains the set of 2490cc9203bfSDan Williams * free remote node ids 2491cc9203bfSDan Williams * @sci_dev: This is the device object which is requesting the a remote node 2492cc9203bfSDan Williams * id 2493cc9203bfSDan Williams * @node_id: This is the remote node id that is assinged to the device if one 2494cc9203bfSDan Williams * is available 2495cc9203bfSDan Williams * 2496cc9203bfSDan Williams * enum sci_status SCI_FAILURE_OUT_OF_RESOURCES if there are no available remote 2497cc9203bfSDan Williams * node index available. 2498cc9203bfSDan Williams */ 249989a7301fSDan Williams enum sci_status sci_controller_allocate_remote_node_context(struct isci_host *ihost, 250078a6f06eSDan Williams struct isci_remote_device *idev, 2501cc9203bfSDan Williams u16 *node_id) 2502cc9203bfSDan Williams { 2503cc9203bfSDan Williams u16 node_index; 250489a7301fSDan Williams u32 remote_node_count = sci_remote_device_node_count(idev); 2505cc9203bfSDan Williams 250689a7301fSDan Williams node_index = sci_remote_node_table_allocate_remote_node( 2507d9dcb4baSDan Williams &ihost->available_remote_nodes, remote_node_count 2508cc9203bfSDan Williams ); 2509cc9203bfSDan Williams 2510cc9203bfSDan Williams if (node_index != SCIC_SDS_REMOTE_NODE_CONTEXT_INVALID_INDEX) { 2511d9dcb4baSDan Williams ihost->device_table[node_index] = idev; 2512cc9203bfSDan Williams 2513cc9203bfSDan Williams *node_id = node_index; 2514cc9203bfSDan Williams 2515cc9203bfSDan Williams return SCI_SUCCESS; 2516cc9203bfSDan Williams } 2517cc9203bfSDan Williams 2518cc9203bfSDan Williams return SCI_FAILURE_INSUFFICIENT_RESOURCES; 2519cc9203bfSDan Williams } 2520cc9203bfSDan Williams 252189a7301fSDan Williams void sci_controller_free_remote_node_context(struct isci_host *ihost, 252278a6f06eSDan Williams struct isci_remote_device *idev, 2523cc9203bfSDan Williams u16 node_id) 2524cc9203bfSDan Williams { 252589a7301fSDan Williams u32 remote_node_count = sci_remote_device_node_count(idev); 2526cc9203bfSDan Williams 2527d9dcb4baSDan Williams if (ihost->device_table[node_id] == idev) { 2528d9dcb4baSDan Williams ihost->device_table[node_id] = NULL; 2529cc9203bfSDan Williams 253089a7301fSDan Williams sci_remote_node_table_release_remote_node_index( 2531d9dcb4baSDan Williams &ihost->available_remote_nodes, remote_node_count, node_id 2532cc9203bfSDan Williams ); 2533cc9203bfSDan Williams } 2534cc9203bfSDan Williams } 2535cc9203bfSDan Williams 253689a7301fSDan Williams void sci_controller_copy_sata_response(void *response_buffer, 2537cc9203bfSDan Williams void *frame_header, 2538cc9203bfSDan Williams void *frame_buffer) 2539cc9203bfSDan Williams { 254089a7301fSDan Williams /* XXX type safety? */ 2541cc9203bfSDan Williams memcpy(response_buffer, frame_header, sizeof(u32)); 2542cc9203bfSDan Williams 2543cc9203bfSDan Williams memcpy(response_buffer + sizeof(u32), 2544cc9203bfSDan Williams frame_buffer, 2545cc9203bfSDan Williams sizeof(struct dev_to_host_fis) - sizeof(u32)); 2546cc9203bfSDan Williams } 2547cc9203bfSDan Williams 254889a7301fSDan Williams void sci_controller_release_frame(struct isci_host *ihost, u32 frame_index) 2549cc9203bfSDan Williams { 255089a7301fSDan Williams if (sci_unsolicited_frame_control_release_frame(&ihost->uf_control, frame_index)) 2551d9dcb4baSDan Williams writel(ihost->uf_control.get, 2552d9dcb4baSDan Williams &ihost->scu_registers->sdma.unsolicited_frame_get_pointer); 2553cc9203bfSDan Williams } 2554cc9203bfSDan Williams 2555312e0c24SDan Williams void isci_tci_free(struct isci_host *ihost, u16 tci) 2556312e0c24SDan Williams { 2557312e0c24SDan Williams u16 tail = ihost->tci_tail & (SCI_MAX_IO_REQUESTS-1); 2558312e0c24SDan Williams 2559312e0c24SDan Williams ihost->tci_pool[tail] = tci; 2560312e0c24SDan Williams ihost->tci_tail = tail + 1; 2561312e0c24SDan Williams } 2562312e0c24SDan Williams 2563312e0c24SDan Williams static u16 isci_tci_alloc(struct isci_host *ihost) 2564312e0c24SDan Williams { 2565312e0c24SDan Williams u16 head = ihost->tci_head & (SCI_MAX_IO_REQUESTS-1); 2566312e0c24SDan Williams u16 tci = ihost->tci_pool[head]; 2567312e0c24SDan Williams 2568312e0c24SDan Williams ihost->tci_head = head + 1; 2569312e0c24SDan Williams return tci; 2570312e0c24SDan Williams } 2571312e0c24SDan Williams 2572312e0c24SDan Williams static u16 isci_tci_space(struct isci_host *ihost) 2573312e0c24SDan Williams { 2574312e0c24SDan Williams return CIRC_SPACE(ihost->tci_head, ihost->tci_tail, SCI_MAX_IO_REQUESTS); 2575312e0c24SDan Williams } 2576312e0c24SDan Williams 2577312e0c24SDan Williams u16 isci_alloc_tag(struct isci_host *ihost) 2578312e0c24SDan Williams { 2579312e0c24SDan Williams if (isci_tci_space(ihost)) { 2580312e0c24SDan Williams u16 tci = isci_tci_alloc(ihost); 2581d9dcb4baSDan Williams u8 seq = ihost->io_request_sequence[tci]; 2582312e0c24SDan Williams 2583312e0c24SDan Williams return ISCI_TAG(seq, tci); 2584312e0c24SDan Williams } 2585312e0c24SDan Williams 2586312e0c24SDan Williams return SCI_CONTROLLER_INVALID_IO_TAG; 2587312e0c24SDan Williams } 2588312e0c24SDan Williams 2589312e0c24SDan Williams enum sci_status isci_free_tag(struct isci_host *ihost, u16 io_tag) 2590312e0c24SDan Williams { 2591312e0c24SDan Williams u16 tci = ISCI_TAG_TCI(io_tag); 2592312e0c24SDan Williams u16 seq = ISCI_TAG_SEQ(io_tag); 2593312e0c24SDan Williams 2594312e0c24SDan Williams /* prevent tail from passing head */ 2595312e0c24SDan Williams if (isci_tci_active(ihost) == 0) 2596312e0c24SDan Williams return SCI_FAILURE_INVALID_IO_TAG; 2597312e0c24SDan Williams 2598d9dcb4baSDan Williams if (seq == ihost->io_request_sequence[tci]) { 2599d9dcb4baSDan Williams ihost->io_request_sequence[tci] = (seq+1) & (SCI_MAX_SEQ-1); 2600312e0c24SDan Williams 2601312e0c24SDan Williams isci_tci_free(ihost, tci); 2602312e0c24SDan Williams 2603312e0c24SDan Williams return SCI_SUCCESS; 2604312e0c24SDan Williams } 2605312e0c24SDan Williams return SCI_FAILURE_INVALID_IO_TAG; 2606312e0c24SDan Williams } 2607312e0c24SDan Williams 260889a7301fSDan Williams enum sci_status sci_controller_start_io(struct isci_host *ihost, 260978a6f06eSDan Williams struct isci_remote_device *idev, 26105076a1a9SDan Williams struct isci_request *ireq) 2611cc9203bfSDan Williams { 2612cc9203bfSDan Williams enum sci_status status; 2613cc9203bfSDan Williams 2614d9dcb4baSDan Williams if (ihost->sm.current_state_id != SCIC_READY) { 2615d9dcb4baSDan Williams dev_warn(&ihost->pdev->dev, "invalid state to start I/O"); 2616cc9203bfSDan Williams return SCI_FAILURE_INVALID_STATE; 2617cc9203bfSDan Williams } 2618cc9203bfSDan Williams 261989a7301fSDan Williams status = sci_remote_device_start_io(ihost, idev, ireq); 2620cc9203bfSDan Williams if (status != SCI_SUCCESS) 2621cc9203bfSDan Williams return status; 2622cc9203bfSDan Williams 26235076a1a9SDan Williams set_bit(IREQ_ACTIVE, &ireq->flags); 262434a99158SDan Williams sci_controller_post_request(ihost, ireq->post_context); 2625cc9203bfSDan Williams return SCI_SUCCESS; 2626cc9203bfSDan Williams } 2627cc9203bfSDan Williams 262889a7301fSDan Williams enum sci_status sci_controller_terminate_request(struct isci_host *ihost, 262978a6f06eSDan Williams struct isci_remote_device *idev, 26305076a1a9SDan Williams struct isci_request *ireq) 2631cc9203bfSDan Williams { 263289a7301fSDan Williams /* terminate an ongoing (i.e. started) core IO request. This does not 263389a7301fSDan Williams * abort the IO request at the target, but rather removes the IO 263489a7301fSDan Williams * request from the host controller. 263589a7301fSDan Williams */ 2636cc9203bfSDan Williams enum sci_status status; 2637cc9203bfSDan Williams 2638d9dcb4baSDan Williams if (ihost->sm.current_state_id != SCIC_READY) { 2639d9dcb4baSDan Williams dev_warn(&ihost->pdev->dev, 2640cc9203bfSDan Williams "invalid state to terminate request\n"); 2641cc9203bfSDan Williams return SCI_FAILURE_INVALID_STATE; 2642cc9203bfSDan Williams } 2643cc9203bfSDan Williams 264489a7301fSDan Williams status = sci_io_request_terminate(ireq); 2645cc9203bfSDan Williams if (status != SCI_SUCCESS) 2646cc9203bfSDan Williams return status; 2647cc9203bfSDan Williams 2648cc9203bfSDan Williams /* 2649cc9203bfSDan Williams * Utilize the original post context command and or in the POST_TC_ABORT 2650cc9203bfSDan Williams * request sub-type. 2651cc9203bfSDan Williams */ 265289a7301fSDan Williams sci_controller_post_request(ihost, 265389a7301fSDan Williams ireq->post_context | SCU_CONTEXT_COMMAND_REQUEST_POST_TC_ABORT); 2654cc9203bfSDan Williams return SCI_SUCCESS; 2655cc9203bfSDan Williams } 2656cc9203bfSDan Williams 2657cc9203bfSDan Williams /** 265889a7301fSDan Williams * sci_controller_complete_io() - This method will perform core specific 2659cc9203bfSDan Williams * completion operations for an IO request. After this method is invoked, 2660cc9203bfSDan Williams * the user should consider the IO request as invalid until it is properly 2661cc9203bfSDan Williams * reused (i.e. re-constructed). 266289a7301fSDan Williams * @ihost: The handle to the controller object for which to complete the 2663cc9203bfSDan Williams * IO request. 266489a7301fSDan Williams * @idev: The handle to the remote device object for which to complete 2665cc9203bfSDan Williams * the IO request. 266689a7301fSDan Williams * @ireq: the handle to the io request object to complete. 2667cc9203bfSDan Williams */ 266889a7301fSDan Williams enum sci_status sci_controller_complete_io(struct isci_host *ihost, 266978a6f06eSDan Williams struct isci_remote_device *idev, 26705076a1a9SDan Williams struct isci_request *ireq) 2671cc9203bfSDan Williams { 2672cc9203bfSDan Williams enum sci_status status; 2673cc9203bfSDan Williams u16 index; 2674cc9203bfSDan Williams 2675d9dcb4baSDan Williams switch (ihost->sm.current_state_id) { 2676e301370aSEdmund Nadolski case SCIC_STOPPING: 2677cc9203bfSDan Williams /* XXX: Implement this function */ 2678cc9203bfSDan Williams return SCI_FAILURE; 2679e301370aSEdmund Nadolski case SCIC_READY: 268089a7301fSDan Williams status = sci_remote_device_complete_io(ihost, idev, ireq); 2681cc9203bfSDan Williams if (status != SCI_SUCCESS) 2682cc9203bfSDan Williams return status; 2683cc9203bfSDan Williams 26845076a1a9SDan Williams index = ISCI_TAG_TCI(ireq->io_tag); 26855076a1a9SDan Williams clear_bit(IREQ_ACTIVE, &ireq->flags); 2686cc9203bfSDan Williams return SCI_SUCCESS; 2687cc9203bfSDan Williams default: 2688d9dcb4baSDan Williams dev_warn(&ihost->pdev->dev, "invalid state to complete I/O"); 2689cc9203bfSDan Williams return SCI_FAILURE_INVALID_STATE; 2690cc9203bfSDan Williams } 2691cc9203bfSDan Williams 2692cc9203bfSDan Williams } 2693cc9203bfSDan Williams 269489a7301fSDan Williams enum sci_status sci_controller_continue_io(struct isci_request *ireq) 2695cc9203bfSDan Williams { 2696d9dcb4baSDan Williams struct isci_host *ihost = ireq->owning_controller; 2697cc9203bfSDan Williams 2698d9dcb4baSDan Williams if (ihost->sm.current_state_id != SCIC_READY) { 2699d9dcb4baSDan Williams dev_warn(&ihost->pdev->dev, "invalid state to continue I/O"); 2700cc9203bfSDan Williams return SCI_FAILURE_INVALID_STATE; 2701cc9203bfSDan Williams } 2702cc9203bfSDan Williams 27035076a1a9SDan Williams set_bit(IREQ_ACTIVE, &ireq->flags); 270434a99158SDan Williams sci_controller_post_request(ihost, ireq->post_context); 2705cc9203bfSDan Williams return SCI_SUCCESS; 2706cc9203bfSDan Williams } 2707cc9203bfSDan Williams 2708cc9203bfSDan Williams /** 270989a7301fSDan Williams * sci_controller_start_task() - This method is called by the SCIC user to 2710cc9203bfSDan Williams * send/start a framework task management request. 2711cc9203bfSDan Williams * @controller: the handle to the controller object for which to start the task 2712cc9203bfSDan Williams * management request. 2713cc9203bfSDan Williams * @remote_device: the handle to the remote device object for which to start 2714cc9203bfSDan Williams * the task management request. 2715cc9203bfSDan Williams * @task_request: the handle to the task request object to start. 2716cc9203bfSDan Williams */ 271789a7301fSDan Williams enum sci_task_status sci_controller_start_task(struct isci_host *ihost, 271878a6f06eSDan Williams struct isci_remote_device *idev, 27195076a1a9SDan Williams struct isci_request *ireq) 2720cc9203bfSDan Williams { 2721cc9203bfSDan Williams enum sci_status status; 2722cc9203bfSDan Williams 2723d9dcb4baSDan Williams if (ihost->sm.current_state_id != SCIC_READY) { 2724d9dcb4baSDan Williams dev_warn(&ihost->pdev->dev, 2725cc9203bfSDan Williams "%s: SCIC Controller starting task from invalid " 2726cc9203bfSDan Williams "state\n", 2727cc9203bfSDan Williams __func__); 2728cc9203bfSDan Williams return SCI_TASK_FAILURE_INVALID_STATE; 2729cc9203bfSDan Williams } 2730cc9203bfSDan Williams 273189a7301fSDan Williams status = sci_remote_device_start_task(ihost, idev, ireq); 2732cc9203bfSDan Williams switch (status) { 2733cc9203bfSDan Williams case SCI_FAILURE_RESET_DEVICE_PARTIAL_SUCCESS: 2734db056250SDan Williams set_bit(IREQ_ACTIVE, &ireq->flags); 2735cc9203bfSDan Williams 2736cc9203bfSDan Williams /* 2737cc9203bfSDan Williams * We will let framework know this task request started successfully, 2738cc9203bfSDan Williams * although core is still woring on starting the request (to post tc when 2739cc9203bfSDan Williams * RNC is resumed.) 2740cc9203bfSDan Williams */ 2741cc9203bfSDan Williams return SCI_SUCCESS; 2742cc9203bfSDan Williams case SCI_SUCCESS: 2743db056250SDan Williams set_bit(IREQ_ACTIVE, &ireq->flags); 274434a99158SDan Williams sci_controller_post_request(ihost, ireq->post_context); 2745cc9203bfSDan Williams break; 2746cc9203bfSDan Williams default: 2747cc9203bfSDan Williams break; 2748cc9203bfSDan Williams } 2749cc9203bfSDan Williams 2750cc9203bfSDan Williams return status; 2751cc9203bfSDan Williams } 2752