xref: /openbmc/linux/drivers/scsi/isci/host.c (revision db0562509800a2d4cb5cb14a66413c30484f165c)
16f231ddaSDan Williams /*
26f231ddaSDan Williams  * This file is provided under a dual BSD/GPLv2 license.  When using or
36f231ddaSDan Williams  * redistributing this file, you may do so under either license.
46f231ddaSDan Williams  *
56f231ddaSDan Williams  * GPL LICENSE SUMMARY
66f231ddaSDan Williams  *
76f231ddaSDan Williams  * Copyright(c) 2008 - 2011 Intel Corporation. All rights reserved.
86f231ddaSDan Williams  *
96f231ddaSDan Williams  * This program is free software; you can redistribute it and/or modify
106f231ddaSDan Williams  * it under the terms of version 2 of the GNU General Public License as
116f231ddaSDan Williams  * published by the Free Software Foundation.
126f231ddaSDan Williams  *
136f231ddaSDan Williams  * This program is distributed in the hope that it will be useful, but
146f231ddaSDan Williams  * WITHOUT ANY WARRANTY; without even the implied warranty of
156f231ddaSDan Williams  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
166f231ddaSDan Williams  * General Public License for more details.
176f231ddaSDan Williams  *
186f231ddaSDan Williams  * You should have received a copy of the GNU General Public License
196f231ddaSDan Williams  * along with this program; if not, write to the Free Software
206f231ddaSDan Williams  * Foundation, Inc., 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
216f231ddaSDan Williams  * The full GNU General Public License is included in this distribution
226f231ddaSDan Williams  * in the file called LICENSE.GPL.
236f231ddaSDan Williams  *
246f231ddaSDan Williams  * BSD LICENSE
256f231ddaSDan Williams  *
266f231ddaSDan Williams  * Copyright(c) 2008 - 2011 Intel Corporation. All rights reserved.
276f231ddaSDan Williams  * All rights reserved.
286f231ddaSDan Williams  *
296f231ddaSDan Williams  * Redistribution and use in source and binary forms, with or without
306f231ddaSDan Williams  * modification, are permitted provided that the following conditions
316f231ddaSDan Williams  * are met:
326f231ddaSDan Williams  *
336f231ddaSDan Williams  *   * Redistributions of source code must retain the above copyright
346f231ddaSDan Williams  *     notice, this list of conditions and the following disclaimer.
356f231ddaSDan Williams  *   * Redistributions in binary form must reproduce the above copyright
366f231ddaSDan Williams  *     notice, this list of conditions and the following disclaimer in
376f231ddaSDan Williams  *     the documentation and/or other materials provided with the
386f231ddaSDan Williams  *     distribution.
396f231ddaSDan Williams  *   * Neither the name of Intel Corporation nor the names of its
406f231ddaSDan Williams  *     contributors may be used to endorse or promote products derived
416f231ddaSDan Williams  *     from this software without specific prior written permission.
426f231ddaSDan Williams  *
436f231ddaSDan Williams  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
446f231ddaSDan Williams  * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
456f231ddaSDan Williams  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
466f231ddaSDan Williams  * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
476f231ddaSDan Williams  * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
486f231ddaSDan Williams  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
496f231ddaSDan Williams  * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
506f231ddaSDan Williams  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
516f231ddaSDan Williams  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
526f231ddaSDan Williams  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
536f231ddaSDan Williams  * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
546f231ddaSDan Williams  */
55ac668c69SDan Williams #include <linux/circ_buf.h>
56cc9203bfSDan Williams #include <linux/device.h>
57cc9203bfSDan Williams #include <scsi/sas.h>
58cc9203bfSDan Williams #include "host.h"
596f231ddaSDan Williams #include "isci.h"
606f231ddaSDan Williams #include "port.h"
616f231ddaSDan Williams #include "host.h"
62d044af17SDan Williams #include "probe_roms.h"
63cc9203bfSDan Williams #include "remote_device.h"
64cc9203bfSDan Williams #include "request.h"
65cc9203bfSDan Williams #include "scu_completion_codes.h"
66cc9203bfSDan Williams #include "scu_event_codes.h"
6763a3a15fSDan Williams #include "registers.h"
68cc9203bfSDan Williams #include "scu_remote_node_context.h"
69cc9203bfSDan Williams #include "scu_task_context.h"
70cc9203bfSDan Williams #include "scu_unsolicited_frame.h"
716f231ddaSDan Williams 
72cc9203bfSDan Williams #define SCU_CONTEXT_RAM_INIT_STALL_TIME      200
73cc9203bfSDan Williams 
747c78da31SDan Williams #define smu_max_ports(dcc_value) \
75cc9203bfSDan Williams 	(\
76cc9203bfSDan Williams 		(((dcc_value) & SMU_DEVICE_CONTEXT_CAPACITY_MAX_LP_MASK) \
77cc9203bfSDan Williams 		 >> SMU_DEVICE_CONTEXT_CAPACITY_MAX_LP_SHIFT) + 1 \
78cc9203bfSDan Williams 	)
79cc9203bfSDan Williams 
807c78da31SDan Williams #define smu_max_task_contexts(dcc_value)	\
81cc9203bfSDan Williams 	(\
82cc9203bfSDan Williams 		(((dcc_value) & SMU_DEVICE_CONTEXT_CAPACITY_MAX_TC_MASK) \
83cc9203bfSDan Williams 		 >> SMU_DEVICE_CONTEXT_CAPACITY_MAX_TC_SHIFT) + 1 \
84cc9203bfSDan Williams 	)
85cc9203bfSDan Williams 
867c78da31SDan Williams #define smu_max_rncs(dcc_value) \
87cc9203bfSDan Williams 	(\
88cc9203bfSDan Williams 		(((dcc_value) & SMU_DEVICE_CONTEXT_CAPACITY_MAX_RNC_MASK) \
89cc9203bfSDan Williams 		 >> SMU_DEVICE_CONTEXT_CAPACITY_MAX_RNC_SHIFT) + 1 \
90cc9203bfSDan Williams 	)
91cc9203bfSDan Williams 
92cc9203bfSDan Williams #define SCIC_SDS_CONTROLLER_PHY_START_TIMEOUT      100
93cc9203bfSDan Williams 
94cc9203bfSDan Williams /**
95cc9203bfSDan Williams  *
96cc9203bfSDan Williams  *
97cc9203bfSDan Williams  * The number of milliseconds to wait while a given phy is consuming power
98cc9203bfSDan Williams  * before allowing another set of phys to consume power. Ultimately, this will
99cc9203bfSDan Williams  * be specified by OEM parameter.
100cc9203bfSDan Williams  */
101cc9203bfSDan Williams #define SCIC_SDS_CONTROLLER_POWER_CONTROL_INTERVAL 500
102cc9203bfSDan Williams 
103cc9203bfSDan Williams /**
104cc9203bfSDan Williams  * NORMALIZE_PUT_POINTER() -
105cc9203bfSDan Williams  *
106cc9203bfSDan Williams  * This macro will normalize the completion queue put pointer so its value can
107cc9203bfSDan Williams  * be used as an array inde
108cc9203bfSDan Williams  */
109cc9203bfSDan Williams #define NORMALIZE_PUT_POINTER(x) \
110cc9203bfSDan Williams 	((x) & SMU_COMPLETION_QUEUE_PUT_POINTER_MASK)
111cc9203bfSDan Williams 
112cc9203bfSDan Williams 
113cc9203bfSDan Williams /**
114cc9203bfSDan Williams  * NORMALIZE_EVENT_POINTER() -
115cc9203bfSDan Williams  *
116cc9203bfSDan Williams  * This macro will normalize the completion queue event entry so its value can
117cc9203bfSDan Williams  * be used as an index.
118cc9203bfSDan Williams  */
119cc9203bfSDan Williams #define NORMALIZE_EVENT_POINTER(x) \
120cc9203bfSDan Williams 	(\
121cc9203bfSDan Williams 		((x) & SMU_COMPLETION_QUEUE_GET_EVENT_POINTER_MASK) \
122cc9203bfSDan Williams 		>> SMU_COMPLETION_QUEUE_GET_EVENT_POINTER_SHIFT	\
123cc9203bfSDan Williams 	)
124cc9203bfSDan Williams 
125cc9203bfSDan Williams /**
126cc9203bfSDan Williams  * NORMALIZE_GET_POINTER() -
127cc9203bfSDan Williams  *
128cc9203bfSDan Williams  * This macro will normalize the completion queue get pointer so its value can
129cc9203bfSDan Williams  * be used as an index into an array
130cc9203bfSDan Williams  */
131cc9203bfSDan Williams #define NORMALIZE_GET_POINTER(x) \
132cc9203bfSDan Williams 	((x) & SMU_COMPLETION_QUEUE_GET_POINTER_MASK)
133cc9203bfSDan Williams 
134cc9203bfSDan Williams /**
135cc9203bfSDan Williams  * NORMALIZE_GET_POINTER_CYCLE_BIT() -
136cc9203bfSDan Williams  *
137cc9203bfSDan Williams  * This macro will normalize the completion queue cycle pointer so it matches
138cc9203bfSDan Williams  * the completion queue cycle bit
139cc9203bfSDan Williams  */
140cc9203bfSDan Williams #define NORMALIZE_GET_POINTER_CYCLE_BIT(x) \
141cc9203bfSDan Williams 	((SMU_CQGR_CYCLE_BIT & (x)) << (31 - SMU_COMPLETION_QUEUE_GET_CYCLE_BIT_SHIFT))
142cc9203bfSDan Williams 
143cc9203bfSDan Williams /**
144cc9203bfSDan Williams  * COMPLETION_QUEUE_CYCLE_BIT() -
145cc9203bfSDan Williams  *
146cc9203bfSDan Williams  * This macro will return the cycle bit of the completion queue entry
147cc9203bfSDan Williams  */
148cc9203bfSDan Williams #define COMPLETION_QUEUE_CYCLE_BIT(x) ((x) & 0x80000000)
149cc9203bfSDan Williams 
15012ef6544SEdmund Nadolski /* Init the state machine and call the state entry function (if any) */
15112ef6544SEdmund Nadolski void sci_init_sm(struct sci_base_state_machine *sm,
15212ef6544SEdmund Nadolski 		 const struct sci_base_state *state_table, u32 initial_state)
15312ef6544SEdmund Nadolski {
15412ef6544SEdmund Nadolski 	sci_state_transition_t handler;
15512ef6544SEdmund Nadolski 
15612ef6544SEdmund Nadolski 	sm->initial_state_id    = initial_state;
15712ef6544SEdmund Nadolski 	sm->previous_state_id   = initial_state;
15812ef6544SEdmund Nadolski 	sm->current_state_id    = initial_state;
15912ef6544SEdmund Nadolski 	sm->state_table         = state_table;
16012ef6544SEdmund Nadolski 
16112ef6544SEdmund Nadolski 	handler = sm->state_table[initial_state].enter_state;
16212ef6544SEdmund Nadolski 	if (handler)
16312ef6544SEdmund Nadolski 		handler(sm);
16412ef6544SEdmund Nadolski }
16512ef6544SEdmund Nadolski 
16612ef6544SEdmund Nadolski /* Call the state exit fn, update the current state, call the state entry fn */
16712ef6544SEdmund Nadolski void sci_change_state(struct sci_base_state_machine *sm, u32 next_state)
16812ef6544SEdmund Nadolski {
16912ef6544SEdmund Nadolski 	sci_state_transition_t handler;
17012ef6544SEdmund Nadolski 
17112ef6544SEdmund Nadolski 	handler = sm->state_table[sm->current_state_id].exit_state;
17212ef6544SEdmund Nadolski 	if (handler)
17312ef6544SEdmund Nadolski 		handler(sm);
17412ef6544SEdmund Nadolski 
17512ef6544SEdmund Nadolski 	sm->previous_state_id = sm->current_state_id;
17612ef6544SEdmund Nadolski 	sm->current_state_id = next_state;
17712ef6544SEdmund Nadolski 
17812ef6544SEdmund Nadolski 	handler = sm->state_table[sm->current_state_id].enter_state;
17912ef6544SEdmund Nadolski 	if (handler)
18012ef6544SEdmund Nadolski 		handler(sm);
18112ef6544SEdmund Nadolski }
18212ef6544SEdmund Nadolski 
183cc9203bfSDan Williams static bool scic_sds_controller_completion_queue_has_entries(
184cc9203bfSDan Williams 	struct scic_sds_controller *scic)
185cc9203bfSDan Williams {
186cc9203bfSDan Williams 	u32 get_value = scic->completion_queue_get;
187cc9203bfSDan Williams 	u32 get_index = get_value & SMU_COMPLETION_QUEUE_GET_POINTER_MASK;
188cc9203bfSDan Williams 
189cc9203bfSDan Williams 	if (NORMALIZE_GET_POINTER_CYCLE_BIT(get_value) ==
190cc9203bfSDan Williams 	    COMPLETION_QUEUE_CYCLE_BIT(scic->completion_queue[get_index]))
191cc9203bfSDan Williams 		return true;
192cc9203bfSDan Williams 
193cc9203bfSDan Williams 	return false;
194cc9203bfSDan Williams }
195cc9203bfSDan Williams 
196cc9203bfSDan Williams static bool scic_sds_controller_isr(struct scic_sds_controller *scic)
197cc9203bfSDan Williams {
198cc9203bfSDan Williams 	if (scic_sds_controller_completion_queue_has_entries(scic)) {
199cc9203bfSDan Williams 		return true;
200cc9203bfSDan Williams 	} else {
201cc9203bfSDan Williams 		/*
202cc9203bfSDan Williams 		 * we have a spurious interrupt it could be that we have already
203cc9203bfSDan Williams 		 * emptied the completion queue from a previous interrupt */
204cc9203bfSDan Williams 		writel(SMU_ISR_COMPLETION, &scic->smu_registers->interrupt_status);
205cc9203bfSDan Williams 
206cc9203bfSDan Williams 		/*
207cc9203bfSDan Williams 		 * There is a race in the hardware that could cause us not to be notified
208cc9203bfSDan Williams 		 * of an interrupt completion if we do not take this step.  We will mask
209cc9203bfSDan Williams 		 * then unmask the interrupts so if there is another interrupt pending
210cc9203bfSDan Williams 		 * the clearing of the interrupt source we get the next interrupt message. */
211cc9203bfSDan Williams 		writel(0xFF000000, &scic->smu_registers->interrupt_mask);
212cc9203bfSDan Williams 		writel(0, &scic->smu_registers->interrupt_mask);
213cc9203bfSDan Williams 	}
214cc9203bfSDan Williams 
215cc9203bfSDan Williams 	return false;
216cc9203bfSDan Williams }
217cc9203bfSDan Williams 
218c7ef4031SDan Williams irqreturn_t isci_msix_isr(int vec, void *data)
2196f231ddaSDan Williams {
220c7ef4031SDan Williams 	struct isci_host *ihost = data;
2216f231ddaSDan Williams 
222cc3dbd0aSArtur Wojcik 	if (scic_sds_controller_isr(&ihost->sci))
223c7ef4031SDan Williams 		tasklet_schedule(&ihost->completion_tasklet);
2246f231ddaSDan Williams 
225c7ef4031SDan Williams 	return IRQ_HANDLED;
226c7ef4031SDan Williams }
227c7ef4031SDan Williams 
228cc9203bfSDan Williams static bool scic_sds_controller_error_isr(struct scic_sds_controller *scic)
229cc9203bfSDan Williams {
230cc9203bfSDan Williams 	u32 interrupt_status;
231cc9203bfSDan Williams 
232cc9203bfSDan Williams 	interrupt_status =
233cc9203bfSDan Williams 		readl(&scic->smu_registers->interrupt_status);
234cc9203bfSDan Williams 	interrupt_status &= (SMU_ISR_QUEUE_ERROR | SMU_ISR_QUEUE_SUSPEND);
235cc9203bfSDan Williams 
236cc9203bfSDan Williams 	if (interrupt_status != 0) {
237cc9203bfSDan Williams 		/*
238cc9203bfSDan Williams 		 * There is an error interrupt pending so let it through and handle
239cc9203bfSDan Williams 		 * in the callback */
240cc9203bfSDan Williams 		return true;
241cc9203bfSDan Williams 	}
242cc9203bfSDan Williams 
243cc9203bfSDan Williams 	/*
244cc9203bfSDan Williams 	 * There is a race in the hardware that could cause us not to be notified
245cc9203bfSDan Williams 	 * of an interrupt completion if we do not take this step.  We will mask
246cc9203bfSDan Williams 	 * then unmask the error interrupts so if there was another interrupt
247cc9203bfSDan Williams 	 * pending we will be notified.
248cc9203bfSDan Williams 	 * Could we write the value of (SMU_ISR_QUEUE_ERROR | SMU_ISR_QUEUE_SUSPEND)? */
249cc9203bfSDan Williams 	writel(0xff, &scic->smu_registers->interrupt_mask);
250cc9203bfSDan Williams 	writel(0, &scic->smu_registers->interrupt_mask);
251cc9203bfSDan Williams 
252cc9203bfSDan Williams 	return false;
253cc9203bfSDan Williams }
254cc9203bfSDan Williams 
255cc9203bfSDan Williams static void scic_sds_controller_task_completion(struct scic_sds_controller *scic,
256cc9203bfSDan Williams 						u32 completion_entry)
257cc9203bfSDan Williams {
258*db056250SDan Williams 	u32 index = SCU_GET_COMPLETION_INDEX(completion_entry);
259*db056250SDan Williams 	struct isci_host *ihost = scic_to_ihost(scic);
260*db056250SDan Williams 	struct isci_request *ireq = ihost->reqs[index];
261*db056250SDan Williams 	struct scic_sds_request *sci_req = &ireq->sci;
262cc9203bfSDan Williams 
263cc9203bfSDan Williams 	/* Make sure that we really want to process this IO request */
264*db056250SDan Williams 	if (test_bit(IREQ_ACTIVE, &ireq->flags) &&
265*db056250SDan Williams 	    sci_req->io_tag != SCI_CONTROLLER_INVALID_IO_TAG &&
266dd047c8eSDan Williams 	    ISCI_TAG_SEQ(sci_req->io_tag) == scic->io_request_sequence[index])
267cc9203bfSDan Williams 		/* Yep this is a valid io request pass it along to the io request handler */
268dd047c8eSDan Williams 		scic_sds_io_request_tc_completion(sci_req, completion_entry);
269cc9203bfSDan Williams }
270cc9203bfSDan Williams 
271cc9203bfSDan Williams static void scic_sds_controller_sdma_completion(struct scic_sds_controller *scic,
272cc9203bfSDan Williams 						u32 completion_entry)
273cc9203bfSDan Williams {
274cc9203bfSDan Williams 	u32 index;
275cc9203bfSDan Williams 	struct scic_sds_request *io_request;
276cc9203bfSDan Williams 	struct scic_sds_remote_device *device;
277cc9203bfSDan Williams 
278cc9203bfSDan Williams 	index = SCU_GET_COMPLETION_INDEX(completion_entry);
279cc9203bfSDan Williams 
280cc9203bfSDan Williams 	switch (scu_get_command_request_type(completion_entry)) {
281cc9203bfSDan Williams 	case SCU_CONTEXT_COMMAND_REQUEST_TYPE_POST_TC:
282cc9203bfSDan Williams 	case SCU_CONTEXT_COMMAND_REQUEST_TYPE_DUMP_TC:
283*db056250SDan Williams 		io_request = &scic_to_ihost(scic)->reqs[index]->sci;
284cc9203bfSDan Williams 		dev_warn(scic_to_dev(scic),
285cc9203bfSDan Williams 			 "%s: SCIC SDS Completion type SDMA %x for io request "
286cc9203bfSDan Williams 			 "%p\n",
287cc9203bfSDan Williams 			 __func__,
288cc9203bfSDan Williams 			 completion_entry,
289cc9203bfSDan Williams 			 io_request);
290cc9203bfSDan Williams 		/* @todo For a post TC operation we need to fail the IO
291cc9203bfSDan Williams 		 * request
292cc9203bfSDan Williams 		 */
293cc9203bfSDan Williams 		break;
294cc9203bfSDan Williams 
295cc9203bfSDan Williams 	case SCU_CONTEXT_COMMAND_REQUEST_TYPE_DUMP_RNC:
296cc9203bfSDan Williams 	case SCU_CONTEXT_COMMAND_REQUEST_TYPE_OTHER_RNC:
297cc9203bfSDan Williams 	case SCU_CONTEXT_COMMAND_REQUEST_TYPE_POST_RNC:
298cc9203bfSDan Williams 		device = scic->device_table[index];
299cc9203bfSDan Williams 		dev_warn(scic_to_dev(scic),
300cc9203bfSDan Williams 			 "%s: SCIC SDS Completion type SDMA %x for remote "
301cc9203bfSDan Williams 			 "device %p\n",
302cc9203bfSDan Williams 			 __func__,
303cc9203bfSDan Williams 			 completion_entry,
304cc9203bfSDan Williams 			 device);
305cc9203bfSDan Williams 		/* @todo For a port RNC operation we need to fail the
306cc9203bfSDan Williams 		 * device
307cc9203bfSDan Williams 		 */
308cc9203bfSDan Williams 		break;
309cc9203bfSDan Williams 
310cc9203bfSDan Williams 	default:
311cc9203bfSDan Williams 		dev_warn(scic_to_dev(scic),
312cc9203bfSDan Williams 			 "%s: SCIC SDS Completion unknown SDMA completion "
313cc9203bfSDan Williams 			 "type %x\n",
314cc9203bfSDan Williams 			 __func__,
315cc9203bfSDan Williams 			 completion_entry);
316cc9203bfSDan Williams 		break;
317cc9203bfSDan Williams 
318cc9203bfSDan Williams 	}
319cc9203bfSDan Williams }
320cc9203bfSDan Williams 
321cc9203bfSDan Williams static void scic_sds_controller_unsolicited_frame(struct scic_sds_controller *scic,
322cc9203bfSDan Williams 						  u32 completion_entry)
323cc9203bfSDan Williams {
324cc9203bfSDan Williams 	u32 index;
325cc9203bfSDan Williams 	u32 frame_index;
326cc9203bfSDan Williams 
327cc9203bfSDan Williams 	struct isci_host *ihost = scic_to_ihost(scic);
328cc9203bfSDan Williams 	struct scu_unsolicited_frame_header *frame_header;
329cc9203bfSDan Williams 	struct scic_sds_phy *phy;
330cc9203bfSDan Williams 	struct scic_sds_remote_device *device;
331cc9203bfSDan Williams 
332cc9203bfSDan Williams 	enum sci_status result = SCI_FAILURE;
333cc9203bfSDan Williams 
334cc9203bfSDan Williams 	frame_index = SCU_GET_FRAME_INDEX(completion_entry);
335cc9203bfSDan Williams 
336cc9203bfSDan Williams 	frame_header = scic->uf_control.buffers.array[frame_index].header;
337cc9203bfSDan Williams 	scic->uf_control.buffers.array[frame_index].state = UNSOLICITED_FRAME_IN_USE;
338cc9203bfSDan Williams 
339cc9203bfSDan Williams 	if (SCU_GET_FRAME_ERROR(completion_entry)) {
340cc9203bfSDan Williams 		/*
341cc9203bfSDan Williams 		 * / @todo If the IAF frame or SIGNATURE FIS frame has an error will
342cc9203bfSDan Williams 		 * /       this cause a problem? We expect the phy initialization will
343cc9203bfSDan Williams 		 * /       fail if there is an error in the frame. */
344cc9203bfSDan Williams 		scic_sds_controller_release_frame(scic, frame_index);
345cc9203bfSDan Williams 		return;
346cc9203bfSDan Williams 	}
347cc9203bfSDan Williams 
348cc9203bfSDan Williams 	if (frame_header->is_address_frame) {
349cc9203bfSDan Williams 		index = SCU_GET_PROTOCOL_ENGINE_INDEX(completion_entry);
350cc9203bfSDan Williams 		phy = &ihost->phys[index].sci;
351cc9203bfSDan Williams 		result = scic_sds_phy_frame_handler(phy, frame_index);
352cc9203bfSDan Williams 	} else {
353cc9203bfSDan Williams 
354cc9203bfSDan Williams 		index = SCU_GET_COMPLETION_INDEX(completion_entry);
355cc9203bfSDan Williams 
356cc9203bfSDan Williams 		if (index == SCIC_SDS_REMOTE_NODE_CONTEXT_INVALID_INDEX) {
357cc9203bfSDan Williams 			/*
358cc9203bfSDan Williams 			 * This is a signature fis or a frame from a direct attached SATA
359cc9203bfSDan Williams 			 * device that has not yet been created.  In either case forwared
360cc9203bfSDan Williams 			 * the frame to the PE and let it take care of the frame data. */
361cc9203bfSDan Williams 			index = SCU_GET_PROTOCOL_ENGINE_INDEX(completion_entry);
362cc9203bfSDan Williams 			phy = &ihost->phys[index].sci;
363cc9203bfSDan Williams 			result = scic_sds_phy_frame_handler(phy, frame_index);
364cc9203bfSDan Williams 		} else {
365cc9203bfSDan Williams 			if (index < scic->remote_node_entries)
366cc9203bfSDan Williams 				device = scic->device_table[index];
367cc9203bfSDan Williams 			else
368cc9203bfSDan Williams 				device = NULL;
369cc9203bfSDan Williams 
370cc9203bfSDan Williams 			if (device != NULL)
371cc9203bfSDan Williams 				result = scic_sds_remote_device_frame_handler(device, frame_index);
372cc9203bfSDan Williams 			else
373cc9203bfSDan Williams 				scic_sds_controller_release_frame(scic, frame_index);
374cc9203bfSDan Williams 		}
375cc9203bfSDan Williams 	}
376cc9203bfSDan Williams 
377cc9203bfSDan Williams 	if (result != SCI_SUCCESS) {
378cc9203bfSDan Williams 		/*
379cc9203bfSDan Williams 		 * / @todo Is there any reason to report some additional error message
380cc9203bfSDan Williams 		 * /       when we get this failure notifiction? */
381cc9203bfSDan Williams 	}
382cc9203bfSDan Williams }
383cc9203bfSDan Williams 
384cc9203bfSDan Williams static void scic_sds_controller_event_completion(struct scic_sds_controller *scic,
385cc9203bfSDan Williams 						 u32 completion_entry)
386cc9203bfSDan Williams {
387cc9203bfSDan Williams 	struct isci_host *ihost = scic_to_ihost(scic);
388cc9203bfSDan Williams 	struct scic_sds_request *io_request;
389cc9203bfSDan Williams 	struct scic_sds_remote_device *device;
390cc9203bfSDan Williams 	struct scic_sds_phy *phy;
391cc9203bfSDan Williams 	u32 index;
392cc9203bfSDan Williams 
393cc9203bfSDan Williams 	index = SCU_GET_COMPLETION_INDEX(completion_entry);
394cc9203bfSDan Williams 
395cc9203bfSDan Williams 	switch (scu_get_event_type(completion_entry)) {
396cc9203bfSDan Williams 	case SCU_EVENT_TYPE_SMU_COMMAND_ERROR:
397cc9203bfSDan Williams 		/* / @todo The driver did something wrong and we need to fix the condtion. */
398cc9203bfSDan Williams 		dev_err(scic_to_dev(scic),
399cc9203bfSDan Williams 			"%s: SCIC Controller 0x%p received SMU command error "
400cc9203bfSDan Williams 			"0x%x\n",
401cc9203bfSDan Williams 			__func__,
402cc9203bfSDan Williams 			scic,
403cc9203bfSDan Williams 			completion_entry);
404cc9203bfSDan Williams 		break;
405cc9203bfSDan Williams 
406cc9203bfSDan Williams 	case SCU_EVENT_TYPE_SMU_PCQ_ERROR:
407cc9203bfSDan Williams 	case SCU_EVENT_TYPE_SMU_ERROR:
408cc9203bfSDan Williams 	case SCU_EVENT_TYPE_FATAL_MEMORY_ERROR:
409cc9203bfSDan Williams 		/*
410cc9203bfSDan Williams 		 * / @todo This is a hardware failure and its likely that we want to
411cc9203bfSDan Williams 		 * /       reset the controller. */
412cc9203bfSDan Williams 		dev_err(scic_to_dev(scic),
413cc9203bfSDan Williams 			"%s: SCIC Controller 0x%p received fatal controller "
414cc9203bfSDan Williams 			"event  0x%x\n",
415cc9203bfSDan Williams 			__func__,
416cc9203bfSDan Williams 			scic,
417cc9203bfSDan Williams 			completion_entry);
418cc9203bfSDan Williams 		break;
419cc9203bfSDan Williams 
420cc9203bfSDan Williams 	case SCU_EVENT_TYPE_TRANSPORT_ERROR:
421*db056250SDan Williams 		io_request = &ihost->reqs[index]->sci;
422cc9203bfSDan Williams 		scic_sds_io_request_event_handler(io_request, completion_entry);
423cc9203bfSDan Williams 		break;
424cc9203bfSDan Williams 
425cc9203bfSDan Williams 	case SCU_EVENT_TYPE_PTX_SCHEDULE_EVENT:
426cc9203bfSDan Williams 		switch (scu_get_event_specifier(completion_entry)) {
427cc9203bfSDan Williams 		case SCU_EVENT_SPECIFIC_SMP_RESPONSE_NO_PE:
428cc9203bfSDan Williams 		case SCU_EVENT_SPECIFIC_TASK_TIMEOUT:
429*db056250SDan Williams 			io_request = &ihost->reqs[index]->sci;
430cc9203bfSDan Williams 			if (io_request != NULL)
431cc9203bfSDan Williams 				scic_sds_io_request_event_handler(io_request, completion_entry);
432cc9203bfSDan Williams 			else
433cc9203bfSDan Williams 				dev_warn(scic_to_dev(scic),
434cc9203bfSDan Williams 					 "%s: SCIC Controller 0x%p received "
435cc9203bfSDan Williams 					 "event 0x%x for io request object "
436cc9203bfSDan Williams 					 "that doesnt exist.\n",
437cc9203bfSDan Williams 					 __func__,
438cc9203bfSDan Williams 					 scic,
439cc9203bfSDan Williams 					 completion_entry);
440cc9203bfSDan Williams 
441cc9203bfSDan Williams 			break;
442cc9203bfSDan Williams 
443cc9203bfSDan Williams 		case SCU_EVENT_SPECIFIC_IT_NEXUS_TIMEOUT:
444cc9203bfSDan Williams 			device = scic->device_table[index];
445cc9203bfSDan Williams 			if (device != NULL)
446cc9203bfSDan Williams 				scic_sds_remote_device_event_handler(device, completion_entry);
447cc9203bfSDan Williams 			else
448cc9203bfSDan Williams 				dev_warn(scic_to_dev(scic),
449cc9203bfSDan Williams 					 "%s: SCIC Controller 0x%p received "
450cc9203bfSDan Williams 					 "event 0x%x for remote device object "
451cc9203bfSDan Williams 					 "that doesnt exist.\n",
452cc9203bfSDan Williams 					 __func__,
453cc9203bfSDan Williams 					 scic,
454cc9203bfSDan Williams 					 completion_entry);
455cc9203bfSDan Williams 
456cc9203bfSDan Williams 			break;
457cc9203bfSDan Williams 		}
458cc9203bfSDan Williams 		break;
459cc9203bfSDan Williams 
460cc9203bfSDan Williams 	case SCU_EVENT_TYPE_BROADCAST_CHANGE:
461cc9203bfSDan Williams 	/*
462cc9203bfSDan Williams 	 * direct the broadcast change event to the phy first and then let
463cc9203bfSDan Williams 	 * the phy redirect the broadcast change to the port object */
464cc9203bfSDan Williams 	case SCU_EVENT_TYPE_ERR_CNT_EVENT:
465cc9203bfSDan Williams 	/*
466cc9203bfSDan Williams 	 * direct error counter event to the phy object since that is where
467cc9203bfSDan Williams 	 * we get the event notification.  This is a type 4 event. */
468cc9203bfSDan Williams 	case SCU_EVENT_TYPE_OSSP_EVENT:
469cc9203bfSDan Williams 		index = SCU_GET_PROTOCOL_ENGINE_INDEX(completion_entry);
470cc9203bfSDan Williams 		phy = &ihost->phys[index].sci;
471cc9203bfSDan Williams 		scic_sds_phy_event_handler(phy, completion_entry);
472cc9203bfSDan Williams 		break;
473cc9203bfSDan Williams 
474cc9203bfSDan Williams 	case SCU_EVENT_TYPE_RNC_SUSPEND_TX:
475cc9203bfSDan Williams 	case SCU_EVENT_TYPE_RNC_SUSPEND_TX_RX:
476cc9203bfSDan Williams 	case SCU_EVENT_TYPE_RNC_OPS_MISC:
477cc9203bfSDan Williams 		if (index < scic->remote_node_entries) {
478cc9203bfSDan Williams 			device = scic->device_table[index];
479cc9203bfSDan Williams 
480cc9203bfSDan Williams 			if (device != NULL)
481cc9203bfSDan Williams 				scic_sds_remote_device_event_handler(device, completion_entry);
482cc9203bfSDan Williams 		} else
483cc9203bfSDan Williams 			dev_err(scic_to_dev(scic),
484cc9203bfSDan Williams 				"%s: SCIC Controller 0x%p received event 0x%x "
485cc9203bfSDan Williams 				"for remote device object 0x%0x that doesnt "
486cc9203bfSDan Williams 				"exist.\n",
487cc9203bfSDan Williams 				__func__,
488cc9203bfSDan Williams 				scic,
489cc9203bfSDan Williams 				completion_entry,
490cc9203bfSDan Williams 				index);
491cc9203bfSDan Williams 
492cc9203bfSDan Williams 		break;
493cc9203bfSDan Williams 
494cc9203bfSDan Williams 	default:
495cc9203bfSDan Williams 		dev_warn(scic_to_dev(scic),
496cc9203bfSDan Williams 			 "%s: SCIC Controller received unknown event code %x\n",
497cc9203bfSDan Williams 			 __func__,
498cc9203bfSDan Williams 			 completion_entry);
499cc9203bfSDan Williams 		break;
500cc9203bfSDan Williams 	}
501cc9203bfSDan Williams }
502cc9203bfSDan Williams 
503cc9203bfSDan Williams static void scic_sds_controller_process_completions(struct scic_sds_controller *scic)
504cc9203bfSDan Williams {
505cc9203bfSDan Williams 	u32 completion_count = 0;
506cc9203bfSDan Williams 	u32 completion_entry;
507cc9203bfSDan Williams 	u32 get_index;
508cc9203bfSDan Williams 	u32 get_cycle;
509994a9303SDan Williams 	u32 event_get;
510cc9203bfSDan Williams 	u32 event_cycle;
511cc9203bfSDan Williams 
512cc9203bfSDan Williams 	dev_dbg(scic_to_dev(scic),
513cc9203bfSDan Williams 		"%s: completion queue begining get:0x%08x\n",
514cc9203bfSDan Williams 		__func__,
515cc9203bfSDan Williams 		scic->completion_queue_get);
516cc9203bfSDan Williams 
517cc9203bfSDan Williams 	/* Get the component parts of the completion queue */
518cc9203bfSDan Williams 	get_index = NORMALIZE_GET_POINTER(scic->completion_queue_get);
519cc9203bfSDan Williams 	get_cycle = SMU_CQGR_CYCLE_BIT & scic->completion_queue_get;
520cc9203bfSDan Williams 
521994a9303SDan Williams 	event_get = NORMALIZE_EVENT_POINTER(scic->completion_queue_get);
522cc9203bfSDan Williams 	event_cycle = SMU_CQGR_EVENT_CYCLE_BIT & scic->completion_queue_get;
523cc9203bfSDan Williams 
524cc9203bfSDan Williams 	while (
525cc9203bfSDan Williams 		NORMALIZE_GET_POINTER_CYCLE_BIT(get_cycle)
526cc9203bfSDan Williams 		== COMPLETION_QUEUE_CYCLE_BIT(scic->completion_queue[get_index])
527cc9203bfSDan Williams 		) {
528cc9203bfSDan Williams 		completion_count++;
529cc9203bfSDan Williams 
530cc9203bfSDan Williams 		completion_entry = scic->completion_queue[get_index];
531994a9303SDan Williams 
532994a9303SDan Williams 		/* increment the get pointer and check for rollover to toggle the cycle bit */
533994a9303SDan Williams 		get_cycle ^= ((get_index+1) & SCU_MAX_COMPLETION_QUEUE_ENTRIES) <<
534994a9303SDan Williams 			     (SMU_COMPLETION_QUEUE_GET_CYCLE_BIT_SHIFT - SCU_MAX_COMPLETION_QUEUE_SHIFT);
535994a9303SDan Williams 		get_index = (get_index+1) & (SCU_MAX_COMPLETION_QUEUE_ENTRIES-1);
536cc9203bfSDan Williams 
537cc9203bfSDan Williams 		dev_dbg(scic_to_dev(scic),
538cc9203bfSDan Williams 			"%s: completion queue entry:0x%08x\n",
539cc9203bfSDan Williams 			__func__,
540cc9203bfSDan Williams 			completion_entry);
541cc9203bfSDan Williams 
542cc9203bfSDan Williams 		switch (SCU_GET_COMPLETION_TYPE(completion_entry)) {
543cc9203bfSDan Williams 		case SCU_COMPLETION_TYPE_TASK:
544cc9203bfSDan Williams 			scic_sds_controller_task_completion(scic, completion_entry);
545cc9203bfSDan Williams 			break;
546cc9203bfSDan Williams 
547cc9203bfSDan Williams 		case SCU_COMPLETION_TYPE_SDMA:
548cc9203bfSDan Williams 			scic_sds_controller_sdma_completion(scic, completion_entry);
549cc9203bfSDan Williams 			break;
550cc9203bfSDan Williams 
551cc9203bfSDan Williams 		case SCU_COMPLETION_TYPE_UFI:
552cc9203bfSDan Williams 			scic_sds_controller_unsolicited_frame(scic, completion_entry);
553cc9203bfSDan Williams 			break;
554cc9203bfSDan Williams 
555cc9203bfSDan Williams 		case SCU_COMPLETION_TYPE_EVENT:
556994a9303SDan Williams 		case SCU_COMPLETION_TYPE_NOTIFY: {
557994a9303SDan Williams 			event_cycle ^= ((event_get+1) & SCU_MAX_EVENTS) <<
558994a9303SDan Williams 				       (SMU_COMPLETION_QUEUE_GET_EVENT_CYCLE_BIT_SHIFT - SCU_MAX_EVENTS_SHIFT);
559994a9303SDan Williams 			event_get = (event_get+1) & (SCU_MAX_EVENTS-1);
560994a9303SDan Williams 
561cc9203bfSDan Williams 			scic_sds_controller_event_completion(scic, completion_entry);
562cc9203bfSDan Williams 			break;
563994a9303SDan Williams 		}
564cc9203bfSDan Williams 		default:
565cc9203bfSDan Williams 			dev_warn(scic_to_dev(scic),
566cc9203bfSDan Williams 				 "%s: SCIC Controller received unknown "
567cc9203bfSDan Williams 				 "completion type %x\n",
568cc9203bfSDan Williams 				 __func__,
569cc9203bfSDan Williams 				 completion_entry);
570cc9203bfSDan Williams 			break;
571cc9203bfSDan Williams 		}
572cc9203bfSDan Williams 	}
573cc9203bfSDan Williams 
574cc9203bfSDan Williams 	/* Update the get register if we completed one or more entries */
575cc9203bfSDan Williams 	if (completion_count > 0) {
576cc9203bfSDan Williams 		scic->completion_queue_get =
577cc9203bfSDan Williams 			SMU_CQGR_GEN_BIT(ENABLE) |
578cc9203bfSDan Williams 			SMU_CQGR_GEN_BIT(EVENT_ENABLE) |
579cc9203bfSDan Williams 			event_cycle |
580994a9303SDan Williams 			SMU_CQGR_GEN_VAL(EVENT_POINTER, event_get) |
581cc9203bfSDan Williams 			get_cycle |
582cc9203bfSDan Williams 			SMU_CQGR_GEN_VAL(POINTER, get_index);
583cc9203bfSDan Williams 
584cc9203bfSDan Williams 		writel(scic->completion_queue_get,
585cc9203bfSDan Williams 		       &scic->smu_registers->completion_queue_get);
586cc9203bfSDan Williams 
587cc9203bfSDan Williams 	}
588cc9203bfSDan Williams 
589cc9203bfSDan Williams 	dev_dbg(scic_to_dev(scic),
590cc9203bfSDan Williams 		"%s: completion queue ending get:0x%08x\n",
591cc9203bfSDan Williams 		__func__,
592cc9203bfSDan Williams 		scic->completion_queue_get);
593cc9203bfSDan Williams 
594cc9203bfSDan Williams }
595cc9203bfSDan Williams 
596cc9203bfSDan Williams static void scic_sds_controller_error_handler(struct scic_sds_controller *scic)
597cc9203bfSDan Williams {
598cc9203bfSDan Williams 	u32 interrupt_status;
599cc9203bfSDan Williams 
600cc9203bfSDan Williams 	interrupt_status =
601cc9203bfSDan Williams 		readl(&scic->smu_registers->interrupt_status);
602cc9203bfSDan Williams 
603cc9203bfSDan Williams 	if ((interrupt_status & SMU_ISR_QUEUE_SUSPEND) &&
604cc9203bfSDan Williams 	    scic_sds_controller_completion_queue_has_entries(scic)) {
605cc9203bfSDan Williams 
606cc9203bfSDan Williams 		scic_sds_controller_process_completions(scic);
607cc9203bfSDan Williams 		writel(SMU_ISR_QUEUE_SUSPEND, &scic->smu_registers->interrupt_status);
608cc9203bfSDan Williams 	} else {
609cc9203bfSDan Williams 		dev_err(scic_to_dev(scic), "%s: status: %#x\n", __func__,
610cc9203bfSDan Williams 			interrupt_status);
611cc9203bfSDan Williams 
612e301370aSEdmund Nadolski 		sci_change_state(&scic->sm, SCIC_FAILED);
613cc9203bfSDan Williams 
614cc9203bfSDan Williams 		return;
615cc9203bfSDan Williams 	}
616cc9203bfSDan Williams 
617cc9203bfSDan Williams 	/* If we dont process any completions I am not sure that we want to do this.
618cc9203bfSDan Williams 	 * We are in the middle of a hardware fault and should probably be reset.
619cc9203bfSDan Williams 	 */
620cc9203bfSDan Williams 	writel(0, &scic->smu_registers->interrupt_mask);
621cc9203bfSDan Williams }
622cc9203bfSDan Williams 
623c7ef4031SDan Williams irqreturn_t isci_intx_isr(int vec, void *data)
6246f231ddaSDan Williams {
6256f231ddaSDan Williams 	irqreturn_t ret = IRQ_NONE;
62631e824edSDan Williams 	struct isci_host *ihost = data;
627cc3dbd0aSArtur Wojcik 	struct scic_sds_controller *scic = &ihost->sci;
6286f231ddaSDan Williams 
629c7ef4031SDan Williams 	if (scic_sds_controller_isr(scic)) {
63031e824edSDan Williams 		writel(SMU_ISR_COMPLETION, &scic->smu_registers->interrupt_status);
631c7ef4031SDan Williams 		tasklet_schedule(&ihost->completion_tasklet);
6326f231ddaSDan Williams 		ret = IRQ_HANDLED;
63392f4f0f5SDan Williams 	} else if (scic_sds_controller_error_isr(scic)) {
63492f4f0f5SDan Williams 		spin_lock(&ihost->scic_lock);
63592f4f0f5SDan Williams 		scic_sds_controller_error_handler(scic);
63692f4f0f5SDan Williams 		spin_unlock(&ihost->scic_lock);
63792f4f0f5SDan Williams 		ret = IRQ_HANDLED;
6386f231ddaSDan Williams 	}
63992f4f0f5SDan Williams 
6406f231ddaSDan Williams 	return ret;
6416f231ddaSDan Williams }
6426f231ddaSDan Williams 
64392f4f0f5SDan Williams irqreturn_t isci_error_isr(int vec, void *data)
64492f4f0f5SDan Williams {
64592f4f0f5SDan Williams 	struct isci_host *ihost = data;
64692f4f0f5SDan Williams 
647cc3dbd0aSArtur Wojcik 	if (scic_sds_controller_error_isr(&ihost->sci))
648cc3dbd0aSArtur Wojcik 		scic_sds_controller_error_handler(&ihost->sci);
64992f4f0f5SDan Williams 
65092f4f0f5SDan Williams 	return IRQ_HANDLED;
65192f4f0f5SDan Williams }
6526f231ddaSDan Williams 
6536f231ddaSDan Williams /**
6546f231ddaSDan Williams  * isci_host_start_complete() - This function is called by the core library,
6556f231ddaSDan Williams  *    through the ISCI Module, to indicate controller start status.
6566f231ddaSDan Williams  * @isci_host: This parameter specifies the ISCI host object
6576f231ddaSDan Williams  * @completion_status: This parameter specifies the completion status from the
6586f231ddaSDan Williams  *    core library.
6596f231ddaSDan Williams  *
6606f231ddaSDan Williams  */
661cc9203bfSDan Williams static void isci_host_start_complete(struct isci_host *ihost, enum sci_status completion_status)
6626f231ddaSDan Williams {
6630cf89d1dSDan Williams 	if (completion_status != SCI_SUCCESS)
6640cf89d1dSDan Williams 		dev_info(&ihost->pdev->dev,
6650cf89d1dSDan Williams 			"controller start timed out, continuing...\n");
6660cf89d1dSDan Williams 	isci_host_change_state(ihost, isci_ready);
6670cf89d1dSDan Williams 	clear_bit(IHOST_START_PENDING, &ihost->flags);
6680cf89d1dSDan Williams 	wake_up(&ihost->eventq);
6696f231ddaSDan Williams }
6706f231ddaSDan Williams 
671c7ef4031SDan Williams int isci_host_scan_finished(struct Scsi_Host *shost, unsigned long time)
6726f231ddaSDan Williams {
6734393aa4eSDan Williams 	struct isci_host *ihost = SHOST_TO_SAS_HA(shost)->lldd_ha;
6746f231ddaSDan Williams 
67577950f51SEdmund Nadolski 	if (test_bit(IHOST_START_PENDING, &ihost->flags))
6766f231ddaSDan Williams 		return 0;
6776f231ddaSDan Williams 
67877950f51SEdmund Nadolski 	/* todo: use sas_flush_discovery once it is upstream */
67977950f51SEdmund Nadolski 	scsi_flush_work(shost);
68077950f51SEdmund Nadolski 
68177950f51SEdmund Nadolski 	scsi_flush_work(shost);
6826f231ddaSDan Williams 
6830cf89d1dSDan Williams 	dev_dbg(&ihost->pdev->dev,
6840cf89d1dSDan Williams 		"%s: ihost->status = %d, time = %ld\n",
6850cf89d1dSDan Williams 		 __func__, isci_host_get_state(ihost), time);
6866f231ddaSDan Williams 
6876f231ddaSDan Williams 	return 1;
6886f231ddaSDan Williams 
6896f231ddaSDan Williams }
6906f231ddaSDan Williams 
691cc9203bfSDan Williams /**
692cc9203bfSDan Williams  * scic_controller_get_suggested_start_timeout() - This method returns the
693cc9203bfSDan Williams  *    suggested scic_controller_start() timeout amount.  The user is free to
694cc9203bfSDan Williams  *    use any timeout value, but this method provides the suggested minimum
695cc9203bfSDan Williams  *    start timeout value.  The returned value is based upon empirical
696cc9203bfSDan Williams  *    information determined as a result of interoperability testing.
697cc9203bfSDan Williams  * @controller: the handle to the controller object for which to return the
698cc9203bfSDan Williams  *    suggested start timeout.
699cc9203bfSDan Williams  *
700cc9203bfSDan Williams  * This method returns the number of milliseconds for the suggested start
701cc9203bfSDan Williams  * operation timeout.
702cc9203bfSDan Williams  */
703cc9203bfSDan Williams static u32 scic_controller_get_suggested_start_timeout(
704cc9203bfSDan Williams 	struct scic_sds_controller *sc)
705cc9203bfSDan Williams {
706cc9203bfSDan Williams 	/* Validate the user supplied parameters. */
707cc9203bfSDan Williams 	if (sc == NULL)
708cc9203bfSDan Williams 		return 0;
709cc9203bfSDan Williams 
710cc9203bfSDan Williams 	/*
711cc9203bfSDan Williams 	 * The suggested minimum timeout value for a controller start operation:
712cc9203bfSDan Williams 	 *
713cc9203bfSDan Williams 	 *     Signature FIS Timeout
714cc9203bfSDan Williams 	 *   + Phy Start Timeout
715cc9203bfSDan Williams 	 *   + Number of Phy Spin Up Intervals
716cc9203bfSDan Williams 	 *   ---------------------------------
717cc9203bfSDan Williams 	 *   Number of milliseconds for the controller start operation.
718cc9203bfSDan Williams 	 *
719cc9203bfSDan Williams 	 * NOTE: The number of phy spin up intervals will be equivalent
720cc9203bfSDan Williams 	 *       to the number of phys divided by the number phys allowed
721cc9203bfSDan Williams 	 *       per interval - 1 (once OEM parameters are supported).
722cc9203bfSDan Williams 	 *       Currently we assume only 1 phy per interval. */
723cc9203bfSDan Williams 
724cc9203bfSDan Williams 	return SCIC_SDS_SIGNATURE_FIS_TIMEOUT
725cc9203bfSDan Williams 		+ SCIC_SDS_CONTROLLER_PHY_START_TIMEOUT
726cc9203bfSDan Williams 		+ ((SCI_MAX_PHYS - 1) * SCIC_SDS_CONTROLLER_POWER_CONTROL_INTERVAL);
727cc9203bfSDan Williams }
728cc9203bfSDan Williams 
729cc9203bfSDan Williams static void scic_controller_enable_interrupts(
730cc9203bfSDan Williams 	struct scic_sds_controller *scic)
731cc9203bfSDan Williams {
732cc9203bfSDan Williams 	BUG_ON(scic->smu_registers == NULL);
733cc9203bfSDan Williams 	writel(0, &scic->smu_registers->interrupt_mask);
734cc9203bfSDan Williams }
735cc9203bfSDan Williams 
736cc9203bfSDan Williams void scic_controller_disable_interrupts(
737cc9203bfSDan Williams 	struct scic_sds_controller *scic)
738cc9203bfSDan Williams {
739cc9203bfSDan Williams 	BUG_ON(scic->smu_registers == NULL);
740cc9203bfSDan Williams 	writel(0xffffffff, &scic->smu_registers->interrupt_mask);
741cc9203bfSDan Williams }
742cc9203bfSDan Williams 
743cc9203bfSDan Williams static void scic_sds_controller_enable_port_task_scheduler(
744cc9203bfSDan Williams 	struct scic_sds_controller *scic)
745cc9203bfSDan Williams {
746cc9203bfSDan Williams 	u32 port_task_scheduler_value;
747cc9203bfSDan Williams 
748cc9203bfSDan Williams 	port_task_scheduler_value =
749cc9203bfSDan Williams 		readl(&scic->scu_registers->peg0.ptsg.control);
750cc9203bfSDan Williams 	port_task_scheduler_value |=
751cc9203bfSDan Williams 		(SCU_PTSGCR_GEN_BIT(ETM_ENABLE) |
752cc9203bfSDan Williams 		 SCU_PTSGCR_GEN_BIT(PTSG_ENABLE));
753cc9203bfSDan Williams 	writel(port_task_scheduler_value,
754cc9203bfSDan Williams 	       &scic->scu_registers->peg0.ptsg.control);
755cc9203bfSDan Williams }
756cc9203bfSDan Williams 
757cc9203bfSDan Williams static void scic_sds_controller_assign_task_entries(struct scic_sds_controller *scic)
758cc9203bfSDan Williams {
759cc9203bfSDan Williams 	u32 task_assignment;
760cc9203bfSDan Williams 
761cc9203bfSDan Williams 	/*
762cc9203bfSDan Williams 	 * Assign all the TCs to function 0
763cc9203bfSDan Williams 	 * TODO: Do we actually need to read this register to write it back?
764cc9203bfSDan Williams 	 */
765cc9203bfSDan Williams 
766cc9203bfSDan Williams 	task_assignment =
767cc9203bfSDan Williams 		readl(&scic->smu_registers->task_context_assignment[0]);
768cc9203bfSDan Williams 
769cc9203bfSDan Williams 	task_assignment |= (SMU_TCA_GEN_VAL(STARTING, 0)) |
770cc9203bfSDan Williams 		(SMU_TCA_GEN_VAL(ENDING,  scic->task_context_entries - 1)) |
771cc9203bfSDan Williams 		(SMU_TCA_GEN_BIT(RANGE_CHECK_ENABLE));
772cc9203bfSDan Williams 
773cc9203bfSDan Williams 	writel(task_assignment,
774cc9203bfSDan Williams 		&scic->smu_registers->task_context_assignment[0]);
775cc9203bfSDan Williams 
776cc9203bfSDan Williams }
777cc9203bfSDan Williams 
778cc9203bfSDan Williams static void scic_sds_controller_initialize_completion_queue(struct scic_sds_controller *scic)
779cc9203bfSDan Williams {
780cc9203bfSDan Williams 	u32 index;
781cc9203bfSDan Williams 	u32 completion_queue_control_value;
782cc9203bfSDan Williams 	u32 completion_queue_get_value;
783cc9203bfSDan Williams 	u32 completion_queue_put_value;
784cc9203bfSDan Williams 
785cc9203bfSDan Williams 	scic->completion_queue_get = 0;
786cc9203bfSDan Williams 
7877c78da31SDan Williams 	completion_queue_control_value =
7887c78da31SDan Williams 		(SMU_CQC_QUEUE_LIMIT_SET(SCU_MAX_COMPLETION_QUEUE_ENTRIES - 1) |
7897c78da31SDan Williams 		 SMU_CQC_EVENT_LIMIT_SET(SCU_MAX_EVENTS - 1));
790cc9203bfSDan Williams 
791cc9203bfSDan Williams 	writel(completion_queue_control_value,
792cc9203bfSDan Williams 	       &scic->smu_registers->completion_queue_control);
793cc9203bfSDan Williams 
794cc9203bfSDan Williams 
795cc9203bfSDan Williams 	/* Set the completion queue get pointer and enable the queue */
796cc9203bfSDan Williams 	completion_queue_get_value = (
797cc9203bfSDan Williams 		(SMU_CQGR_GEN_VAL(POINTER, 0))
798cc9203bfSDan Williams 		| (SMU_CQGR_GEN_VAL(EVENT_POINTER, 0))
799cc9203bfSDan Williams 		| (SMU_CQGR_GEN_BIT(ENABLE))
800cc9203bfSDan Williams 		| (SMU_CQGR_GEN_BIT(EVENT_ENABLE))
801cc9203bfSDan Williams 		);
802cc9203bfSDan Williams 
803cc9203bfSDan Williams 	writel(completion_queue_get_value,
804cc9203bfSDan Williams 	       &scic->smu_registers->completion_queue_get);
805cc9203bfSDan Williams 
806cc9203bfSDan Williams 	/* Set the completion queue put pointer */
807cc9203bfSDan Williams 	completion_queue_put_value = (
808cc9203bfSDan Williams 		(SMU_CQPR_GEN_VAL(POINTER, 0))
809cc9203bfSDan Williams 		| (SMU_CQPR_GEN_VAL(EVENT_POINTER, 0))
810cc9203bfSDan Williams 		);
811cc9203bfSDan Williams 
812cc9203bfSDan Williams 	writel(completion_queue_put_value,
813cc9203bfSDan Williams 	       &scic->smu_registers->completion_queue_put);
814cc9203bfSDan Williams 
815cc9203bfSDan Williams 	/* Initialize the cycle bit of the completion queue entries */
8167c78da31SDan Williams 	for (index = 0; index < SCU_MAX_COMPLETION_QUEUE_ENTRIES; index++) {
817cc9203bfSDan Williams 		/*
818cc9203bfSDan Williams 		 * If get.cycle_bit != completion_queue.cycle_bit
819cc9203bfSDan Williams 		 * its not a valid completion queue entry
820cc9203bfSDan Williams 		 * so at system start all entries are invalid */
821cc9203bfSDan Williams 		scic->completion_queue[index] = 0x80000000;
822cc9203bfSDan Williams 	}
823cc9203bfSDan Williams }
824cc9203bfSDan Williams 
825cc9203bfSDan Williams static void scic_sds_controller_initialize_unsolicited_frame_queue(struct scic_sds_controller *scic)
826cc9203bfSDan Williams {
827cc9203bfSDan Williams 	u32 frame_queue_control_value;
828cc9203bfSDan Williams 	u32 frame_queue_get_value;
829cc9203bfSDan Williams 	u32 frame_queue_put_value;
830cc9203bfSDan Williams 
831cc9203bfSDan Williams 	/* Write the queue size */
832cc9203bfSDan Williams 	frame_queue_control_value =
8337c78da31SDan Williams 		SCU_UFQC_GEN_VAL(QUEUE_SIZE, SCU_MAX_UNSOLICITED_FRAMES);
834cc9203bfSDan Williams 
835cc9203bfSDan Williams 	writel(frame_queue_control_value,
836cc9203bfSDan Williams 	       &scic->scu_registers->sdma.unsolicited_frame_queue_control);
837cc9203bfSDan Williams 
838cc9203bfSDan Williams 	/* Setup the get pointer for the unsolicited frame queue */
839cc9203bfSDan Williams 	frame_queue_get_value = (
840cc9203bfSDan Williams 		SCU_UFQGP_GEN_VAL(POINTER, 0)
841cc9203bfSDan Williams 		|  SCU_UFQGP_GEN_BIT(ENABLE_BIT)
842cc9203bfSDan Williams 		);
843cc9203bfSDan Williams 
844cc9203bfSDan Williams 	writel(frame_queue_get_value,
845cc9203bfSDan Williams 	       &scic->scu_registers->sdma.unsolicited_frame_get_pointer);
846cc9203bfSDan Williams 	/* Setup the put pointer for the unsolicited frame queue */
847cc9203bfSDan Williams 	frame_queue_put_value = SCU_UFQPP_GEN_VAL(POINTER, 0);
848cc9203bfSDan Williams 	writel(frame_queue_put_value,
849cc9203bfSDan Williams 	       &scic->scu_registers->sdma.unsolicited_frame_put_pointer);
850cc9203bfSDan Williams }
851cc9203bfSDan Williams 
852cc9203bfSDan Williams /**
853cc9203bfSDan Williams  * This method will attempt to transition into the ready state for the
854cc9203bfSDan Williams  *    controller and indicate that the controller start operation has completed
855cc9203bfSDan Williams  *    if all criteria are met.
856cc9203bfSDan Williams  * @scic: This parameter indicates the controller object for which
857cc9203bfSDan Williams  *    to transition to ready.
858cc9203bfSDan Williams  * @status: This parameter indicates the status value to be pass into the call
859cc9203bfSDan Williams  *    to scic_cb_controller_start_complete().
860cc9203bfSDan Williams  *
861cc9203bfSDan Williams  * none.
862cc9203bfSDan Williams  */
863cc9203bfSDan Williams static void scic_sds_controller_transition_to_ready(
864cc9203bfSDan Williams 	struct scic_sds_controller *scic,
865cc9203bfSDan Williams 	enum sci_status status)
866cc9203bfSDan Williams {
867cc9203bfSDan Williams 	struct isci_host *ihost = scic_to_ihost(scic);
868cc9203bfSDan Williams 
869e301370aSEdmund Nadolski 	if (scic->sm.current_state_id == SCIC_STARTING) {
870cc9203bfSDan Williams 		/*
871cc9203bfSDan Williams 		 * We move into the ready state, because some of the phys/ports
872cc9203bfSDan Williams 		 * may be up and operational.
873cc9203bfSDan Williams 		 */
874e301370aSEdmund Nadolski 		sci_change_state(&scic->sm, SCIC_READY);
875cc9203bfSDan Williams 
876cc9203bfSDan Williams 		isci_host_start_complete(ihost, status);
877cc9203bfSDan Williams 	}
878cc9203bfSDan Williams }
879cc9203bfSDan Williams 
8804a33c525SAdam Gruchala static bool is_phy_starting(struct scic_sds_phy *sci_phy)
8814a33c525SAdam Gruchala {
8824a33c525SAdam Gruchala 	enum scic_sds_phy_states state;
8834a33c525SAdam Gruchala 
884e301370aSEdmund Nadolski 	state = sci_phy->sm.current_state_id;
8854a33c525SAdam Gruchala 	switch (state) {
886e301370aSEdmund Nadolski 	case SCI_PHY_STARTING:
887e301370aSEdmund Nadolski 	case SCI_PHY_SUB_INITIAL:
888e301370aSEdmund Nadolski 	case SCI_PHY_SUB_AWAIT_SAS_SPEED_EN:
889e301370aSEdmund Nadolski 	case SCI_PHY_SUB_AWAIT_IAF_UF:
890e301370aSEdmund Nadolski 	case SCI_PHY_SUB_AWAIT_SAS_POWER:
891e301370aSEdmund Nadolski 	case SCI_PHY_SUB_AWAIT_SATA_POWER:
892e301370aSEdmund Nadolski 	case SCI_PHY_SUB_AWAIT_SATA_PHY_EN:
893e301370aSEdmund Nadolski 	case SCI_PHY_SUB_AWAIT_SATA_SPEED_EN:
894e301370aSEdmund Nadolski 	case SCI_PHY_SUB_AWAIT_SIG_FIS_UF:
895e301370aSEdmund Nadolski 	case SCI_PHY_SUB_FINAL:
8964a33c525SAdam Gruchala 		return true;
8974a33c525SAdam Gruchala 	default:
8984a33c525SAdam Gruchala 		return false;
8994a33c525SAdam Gruchala 	}
9004a33c525SAdam Gruchala }
9014a33c525SAdam Gruchala 
902cc9203bfSDan Williams /**
903cc9203bfSDan Williams  * scic_sds_controller_start_next_phy - start phy
904cc9203bfSDan Williams  * @scic: controller
905cc9203bfSDan Williams  *
906cc9203bfSDan Williams  * If all the phys have been started, then attempt to transition the
907cc9203bfSDan Williams  * controller to the READY state and inform the user
908cc9203bfSDan Williams  * (scic_cb_controller_start_complete()).
909cc9203bfSDan Williams  */
910cc9203bfSDan Williams static enum sci_status scic_sds_controller_start_next_phy(struct scic_sds_controller *scic)
911cc9203bfSDan Williams {
912cc9203bfSDan Williams 	struct isci_host *ihost = scic_to_ihost(scic);
913cc9203bfSDan Williams 	struct scic_sds_oem_params *oem = &scic->oem_parameters.sds1;
914cc9203bfSDan Williams 	struct scic_sds_phy *sci_phy;
915cc9203bfSDan Williams 	enum sci_status status;
916cc9203bfSDan Williams 
917cc9203bfSDan Williams 	status = SCI_SUCCESS;
918cc9203bfSDan Williams 
919cc9203bfSDan Williams 	if (scic->phy_startup_timer_pending)
920cc9203bfSDan Williams 		return status;
921cc9203bfSDan Williams 
922cc9203bfSDan Williams 	if (scic->next_phy_to_start >= SCI_MAX_PHYS) {
923cc9203bfSDan Williams 		bool is_controller_start_complete = true;
924cc9203bfSDan Williams 		u32 state;
925cc9203bfSDan Williams 		u8 index;
926cc9203bfSDan Williams 
927cc9203bfSDan Williams 		for (index = 0; index < SCI_MAX_PHYS; index++) {
928cc9203bfSDan Williams 			sci_phy = &ihost->phys[index].sci;
929e301370aSEdmund Nadolski 			state = sci_phy->sm.current_state_id;
930cc9203bfSDan Williams 
9314f20ef4fSDan Williams 			if (!phy_get_non_dummy_port(sci_phy))
932cc9203bfSDan Williams 				continue;
933cc9203bfSDan Williams 
934cc9203bfSDan Williams 			/* The controller start operation is complete iff:
935cc9203bfSDan Williams 			 * - all links have been given an opportunity to start
936cc9203bfSDan Williams 			 * - have no indication of a connected device
937cc9203bfSDan Williams 			 * - have an indication of a connected device and it has
938cc9203bfSDan Williams 			 *   finished the link training process.
939cc9203bfSDan Williams 			 */
940e301370aSEdmund Nadolski 			if ((sci_phy->is_in_link_training == false && state == SCI_PHY_INITIAL) ||
941e301370aSEdmund Nadolski 			    (sci_phy->is_in_link_training == false && state == SCI_PHY_STOPPED) ||
942e301370aSEdmund Nadolski 			    (sci_phy->is_in_link_training == true && is_phy_starting(sci_phy))) {
943cc9203bfSDan Williams 				is_controller_start_complete = false;
944cc9203bfSDan Williams 				break;
945cc9203bfSDan Williams 			}
946cc9203bfSDan Williams 		}
947cc9203bfSDan Williams 
948cc9203bfSDan Williams 		/*
949cc9203bfSDan Williams 		 * The controller has successfully finished the start process.
950cc9203bfSDan Williams 		 * Inform the SCI Core user and transition to the READY state. */
951cc9203bfSDan Williams 		if (is_controller_start_complete == true) {
952cc9203bfSDan Williams 			scic_sds_controller_transition_to_ready(scic, SCI_SUCCESS);
953bb3dbdf6SEdmund Nadolski 			sci_del_timer(&scic->phy_timer);
954bb3dbdf6SEdmund Nadolski 			scic->phy_startup_timer_pending = false;
955cc9203bfSDan Williams 		}
956cc9203bfSDan Williams 	} else {
957cc9203bfSDan Williams 		sci_phy = &ihost->phys[scic->next_phy_to_start].sci;
958cc9203bfSDan Williams 
959cc9203bfSDan Williams 		if (oem->controller.mode_type == SCIC_PORT_MANUAL_CONFIGURATION_MODE) {
9604f20ef4fSDan Williams 			if (phy_get_non_dummy_port(sci_phy) == NULL) {
961cc9203bfSDan Williams 				scic->next_phy_to_start++;
962cc9203bfSDan Williams 
963cc9203bfSDan Williams 				/* Caution recursion ahead be forwarned
964cc9203bfSDan Williams 				 *
965cc9203bfSDan Williams 				 * The PHY was never added to a PORT in MPC mode
966cc9203bfSDan Williams 				 * so start the next phy in sequence This phy
967cc9203bfSDan Williams 				 * will never go link up and will not draw power
968cc9203bfSDan Williams 				 * the OEM parameters either configured the phy
969cc9203bfSDan Williams 				 * incorrectly for the PORT or it was never
970cc9203bfSDan Williams 				 * assigned to a PORT
971cc9203bfSDan Williams 				 */
972cc9203bfSDan Williams 				return scic_sds_controller_start_next_phy(scic);
973cc9203bfSDan Williams 			}
974cc9203bfSDan Williams 		}
975cc9203bfSDan Williams 
976cc9203bfSDan Williams 		status = scic_sds_phy_start(sci_phy);
977cc9203bfSDan Williams 
978cc9203bfSDan Williams 		if (status == SCI_SUCCESS) {
979bb3dbdf6SEdmund Nadolski 			sci_mod_timer(&scic->phy_timer,
980bb3dbdf6SEdmund Nadolski 				      SCIC_SDS_CONTROLLER_PHY_START_TIMEOUT);
981bb3dbdf6SEdmund Nadolski 			scic->phy_startup_timer_pending = true;
982cc9203bfSDan Williams 		} else {
983cc9203bfSDan Williams 			dev_warn(scic_to_dev(scic),
984cc9203bfSDan Williams 				 "%s: Controller stop operation failed "
985cc9203bfSDan Williams 				 "to stop phy %d because of status "
986cc9203bfSDan Williams 				 "%d.\n",
987cc9203bfSDan Williams 				 __func__,
988cc9203bfSDan Williams 				 ihost->phys[scic->next_phy_to_start].sci.phy_index,
989cc9203bfSDan Williams 				 status);
990cc9203bfSDan Williams 		}
991cc9203bfSDan Williams 
992cc9203bfSDan Williams 		scic->next_phy_to_start++;
993cc9203bfSDan Williams 	}
994cc9203bfSDan Williams 
995cc9203bfSDan Williams 	return status;
996cc9203bfSDan Williams }
997cc9203bfSDan Williams 
998bb3dbdf6SEdmund Nadolski static void phy_startup_timeout(unsigned long data)
999cc9203bfSDan Williams {
1000bb3dbdf6SEdmund Nadolski 	struct sci_timer *tmr = (struct sci_timer *)data;
1001bb3dbdf6SEdmund Nadolski 	struct scic_sds_controller *scic = container_of(tmr, typeof(*scic), phy_timer);
1002bb3dbdf6SEdmund Nadolski 	struct isci_host *ihost = scic_to_ihost(scic);
1003bb3dbdf6SEdmund Nadolski 	unsigned long flags;
1004cc9203bfSDan Williams 	enum sci_status status;
1005cc9203bfSDan Williams 
1006bb3dbdf6SEdmund Nadolski 	spin_lock_irqsave(&ihost->scic_lock, flags);
1007bb3dbdf6SEdmund Nadolski 
1008bb3dbdf6SEdmund Nadolski 	if (tmr->cancel)
1009bb3dbdf6SEdmund Nadolski 		goto done;
1010bb3dbdf6SEdmund Nadolski 
1011cc9203bfSDan Williams 	scic->phy_startup_timer_pending = false;
1012bb3dbdf6SEdmund Nadolski 
1013bb3dbdf6SEdmund Nadolski 	do {
1014cc9203bfSDan Williams 		status = scic_sds_controller_start_next_phy(scic);
1015bb3dbdf6SEdmund Nadolski 	} while (status != SCI_SUCCESS);
1016bb3dbdf6SEdmund Nadolski 
1017bb3dbdf6SEdmund Nadolski done:
1018bb3dbdf6SEdmund Nadolski 	spin_unlock_irqrestore(&ihost->scic_lock, flags);
1019cc9203bfSDan Williams }
1020cc9203bfSDan Williams 
1021ac668c69SDan Williams static u16 isci_tci_active(struct isci_host *ihost)
1022ac668c69SDan Williams {
1023ac668c69SDan Williams 	return CIRC_CNT(ihost->tci_head, ihost->tci_tail, SCI_MAX_IO_REQUESTS);
1024ac668c69SDan Williams }
1025ac668c69SDan Williams 
1026cc9203bfSDan Williams static enum sci_status scic_controller_start(struct scic_sds_controller *scic,
1027cc9203bfSDan Williams 					     u32 timeout)
1028cc9203bfSDan Williams {
1029cc9203bfSDan Williams 	struct isci_host *ihost = scic_to_ihost(scic);
1030cc9203bfSDan Williams 	enum sci_status result;
1031cc9203bfSDan Williams 	u16 index;
1032cc9203bfSDan Williams 
1033e301370aSEdmund Nadolski 	if (scic->sm.current_state_id != SCIC_INITIALIZED) {
1034cc9203bfSDan Williams 		dev_warn(scic_to_dev(scic),
1035cc9203bfSDan Williams 			 "SCIC Controller start operation requested in "
1036cc9203bfSDan Williams 			 "invalid state\n");
1037cc9203bfSDan Williams 		return SCI_FAILURE_INVALID_STATE;
1038cc9203bfSDan Williams 	}
1039cc9203bfSDan Williams 
1040cc9203bfSDan Williams 	/* Build the TCi free pool */
1041ac668c69SDan Williams 	BUILD_BUG_ON(SCI_MAX_IO_REQUESTS > 1 << sizeof(ihost->tci_pool[0]) * 8);
1042ac668c69SDan Williams 	ihost->tci_head = 0;
1043ac668c69SDan Williams 	ihost->tci_tail = 0;
1044cc9203bfSDan Williams 	for (index = 0; index < scic->task_context_entries; index++)
1045ac668c69SDan Williams 		isci_tci_free(ihost, index);
1046cc9203bfSDan Williams 
1047cc9203bfSDan Williams 	/* Build the RNi free pool */
1048cc9203bfSDan Williams 	scic_sds_remote_node_table_initialize(
1049cc9203bfSDan Williams 			&scic->available_remote_nodes,
1050cc9203bfSDan Williams 			scic->remote_node_entries);
1051cc9203bfSDan Williams 
1052cc9203bfSDan Williams 	/*
1053cc9203bfSDan Williams 	 * Before anything else lets make sure we will not be
1054cc9203bfSDan Williams 	 * interrupted by the hardware.
1055cc9203bfSDan Williams 	 */
1056cc9203bfSDan Williams 	scic_controller_disable_interrupts(scic);
1057cc9203bfSDan Williams 
1058cc9203bfSDan Williams 	/* Enable the port task scheduler */
1059cc9203bfSDan Williams 	scic_sds_controller_enable_port_task_scheduler(scic);
1060cc9203bfSDan Williams 
1061cc9203bfSDan Williams 	/* Assign all the task entries to scic physical function */
1062cc9203bfSDan Williams 	scic_sds_controller_assign_task_entries(scic);
1063cc9203bfSDan Williams 
1064cc9203bfSDan Williams 	/* Now initialize the completion queue */
1065cc9203bfSDan Williams 	scic_sds_controller_initialize_completion_queue(scic);
1066cc9203bfSDan Williams 
1067cc9203bfSDan Williams 	/* Initialize the unsolicited frame queue for use */
1068cc9203bfSDan Williams 	scic_sds_controller_initialize_unsolicited_frame_queue(scic);
1069cc9203bfSDan Williams 
1070cc9203bfSDan Williams 	/* Start all of the ports on this controller */
1071cc9203bfSDan Williams 	for (index = 0; index < scic->logical_port_entries; index++) {
1072cc9203bfSDan Williams 		struct scic_sds_port *sci_port = &ihost->ports[index].sci;
1073cc9203bfSDan Williams 
1074d76f71d9SPiotr Sawicki 		result = scic_sds_port_start(sci_port);
1075cc9203bfSDan Williams 		if (result)
1076cc9203bfSDan Williams 			return result;
1077cc9203bfSDan Williams 	}
1078cc9203bfSDan Williams 
1079cc9203bfSDan Williams 	scic_sds_controller_start_next_phy(scic);
1080cc9203bfSDan Williams 
10816cb5853dSEdmund Nadolski 	sci_mod_timer(&scic->timer, timeout);
1082cc9203bfSDan Williams 
1083e301370aSEdmund Nadolski 	sci_change_state(&scic->sm, SCIC_STARTING);
1084cc9203bfSDan Williams 
1085cc9203bfSDan Williams 	return SCI_SUCCESS;
1086cc9203bfSDan Williams }
1087cc9203bfSDan Williams 
10886f231ddaSDan Williams void isci_host_scan_start(struct Scsi_Host *shost)
10896f231ddaSDan Williams {
10904393aa4eSDan Williams 	struct isci_host *ihost = SHOST_TO_SAS_HA(shost)->lldd_ha;
1091cc3dbd0aSArtur Wojcik 	unsigned long tmo = scic_controller_get_suggested_start_timeout(&ihost->sci);
10926f231ddaSDan Williams 
10930cf89d1dSDan Williams 	set_bit(IHOST_START_PENDING, &ihost->flags);
109477950f51SEdmund Nadolski 
109577950f51SEdmund Nadolski 	spin_lock_irq(&ihost->scic_lock);
1096cc3dbd0aSArtur Wojcik 	scic_controller_start(&ihost->sci, tmo);
1097cc3dbd0aSArtur Wojcik 	scic_controller_enable_interrupts(&ihost->sci);
109877950f51SEdmund Nadolski 	spin_unlock_irq(&ihost->scic_lock);
10996f231ddaSDan Williams }
11006f231ddaSDan Williams 
1101cc9203bfSDan Williams static void isci_host_stop_complete(struct isci_host *ihost, enum sci_status completion_status)
11026f231ddaSDan Williams {
11030cf89d1dSDan Williams 	isci_host_change_state(ihost, isci_stopped);
1104cc3dbd0aSArtur Wojcik 	scic_controller_disable_interrupts(&ihost->sci);
11050cf89d1dSDan Williams 	clear_bit(IHOST_STOP_PENDING, &ihost->flags);
11060cf89d1dSDan Williams 	wake_up(&ihost->eventq);
11076f231ddaSDan Williams }
11086f231ddaSDan Williams 
1109cc9203bfSDan Williams static void scic_sds_controller_completion_handler(struct scic_sds_controller *scic)
1110cc9203bfSDan Williams {
1111cc9203bfSDan Williams 	/* Empty out the completion queue */
1112cc9203bfSDan Williams 	if (scic_sds_controller_completion_queue_has_entries(scic))
1113cc9203bfSDan Williams 		scic_sds_controller_process_completions(scic);
1114cc9203bfSDan Williams 
1115cc9203bfSDan Williams 	/* Clear the interrupt and enable all interrupts again */
1116cc9203bfSDan Williams 	writel(SMU_ISR_COMPLETION, &scic->smu_registers->interrupt_status);
1117cc9203bfSDan Williams 	/* Could we write the value of SMU_ISR_COMPLETION? */
1118cc9203bfSDan Williams 	writel(0xFF000000, &scic->smu_registers->interrupt_mask);
1119cc9203bfSDan Williams 	writel(0, &scic->smu_registers->interrupt_mask);
1120cc9203bfSDan Williams }
1121cc9203bfSDan Williams 
11226f231ddaSDan Williams /**
11236f231ddaSDan Williams  * isci_host_completion_routine() - This function is the delayed service
11246f231ddaSDan Williams  *    routine that calls the sci core library's completion handler. It's
11256f231ddaSDan Williams  *    scheduled as a tasklet from the interrupt service routine when interrupts
11266f231ddaSDan Williams  *    in use, or set as the timeout function in polled mode.
11276f231ddaSDan Williams  * @data: This parameter specifies the ISCI host object
11286f231ddaSDan Williams  *
11296f231ddaSDan Williams  */
11306f231ddaSDan Williams static void isci_host_completion_routine(unsigned long data)
11316f231ddaSDan Williams {
11326f231ddaSDan Williams 	struct isci_host *isci_host = (struct isci_host *)data;
11336f231ddaSDan Williams 	struct list_head    completed_request_list;
113411b00c19SJeff Skirvin 	struct list_head    errored_request_list;
11356f231ddaSDan Williams 	struct list_head    *current_position;
11366f231ddaSDan Williams 	struct list_head    *next_position;
11376f231ddaSDan Williams 	struct isci_request *request;
11386f231ddaSDan Williams 	struct isci_request *next_request;
11396f231ddaSDan Williams 	struct sas_task     *task;
11406f231ddaSDan Williams 
11416f231ddaSDan Williams 	INIT_LIST_HEAD(&completed_request_list);
114211b00c19SJeff Skirvin 	INIT_LIST_HEAD(&errored_request_list);
11436f231ddaSDan Williams 
11446f231ddaSDan Williams 	spin_lock_irq(&isci_host->scic_lock);
11456f231ddaSDan Williams 
1146cc3dbd0aSArtur Wojcik 	scic_sds_controller_completion_handler(&isci_host->sci);
1147c7ef4031SDan Williams 
11486f231ddaSDan Williams 	/* Take the lists of completed I/Os from the host. */
114911b00c19SJeff Skirvin 
11506f231ddaSDan Williams 	list_splice_init(&isci_host->requests_to_complete,
11516f231ddaSDan Williams 			 &completed_request_list);
11526f231ddaSDan Williams 
115311b00c19SJeff Skirvin 	/* Take the list of errored I/Os from the host. */
115411b00c19SJeff Skirvin 	list_splice_init(&isci_host->requests_to_errorback,
115511b00c19SJeff Skirvin 			 &errored_request_list);
11566f231ddaSDan Williams 
11576f231ddaSDan Williams 	spin_unlock_irq(&isci_host->scic_lock);
11586f231ddaSDan Williams 
11596f231ddaSDan Williams 	/* Process any completions in the lists. */
11606f231ddaSDan Williams 	list_for_each_safe(current_position, next_position,
11616f231ddaSDan Williams 			   &completed_request_list) {
11626f231ddaSDan Williams 
11636f231ddaSDan Williams 		request = list_entry(current_position, struct isci_request,
11646f231ddaSDan Williams 				     completed_node);
11656f231ddaSDan Williams 		task = isci_request_access_task(request);
11666f231ddaSDan Williams 
11676f231ddaSDan Williams 		/* Normal notification (task_done) */
11686f231ddaSDan Williams 		dev_dbg(&isci_host->pdev->dev,
11696f231ddaSDan Williams 			"%s: Normal - request/task = %p/%p\n",
11706f231ddaSDan Williams 			__func__,
11716f231ddaSDan Williams 			request,
11726f231ddaSDan Williams 			task);
11736f231ddaSDan Williams 
117411b00c19SJeff Skirvin 		/* Return the task to libsas */
117511b00c19SJeff Skirvin 		if (task != NULL) {
11766f231ddaSDan Williams 
117711b00c19SJeff Skirvin 			task->lldd_task = NULL;
117811b00c19SJeff Skirvin 			if (!(task->task_state_flags & SAS_TASK_STATE_ABORTED)) {
117911b00c19SJeff Skirvin 
118011b00c19SJeff Skirvin 				/* If the task is already in the abort path,
118111b00c19SJeff Skirvin 				* the task_done callback cannot be called.
118211b00c19SJeff Skirvin 				*/
118311b00c19SJeff Skirvin 				task->task_done(task);
118411b00c19SJeff Skirvin 			}
118511b00c19SJeff Skirvin 		}
1186312e0c24SDan Williams 
1187312e0c24SDan Williams 		spin_lock_irq(&isci_host->scic_lock);
1188312e0c24SDan Williams 		isci_free_tag(isci_host, request->sci.io_tag);
1189312e0c24SDan Williams 		spin_unlock_irq(&isci_host->scic_lock);
11906f231ddaSDan Williams 	}
119111b00c19SJeff Skirvin 	list_for_each_entry_safe(request, next_request, &errored_request_list,
11926f231ddaSDan Williams 				 completed_node) {
11936f231ddaSDan Williams 
11946f231ddaSDan Williams 		task = isci_request_access_task(request);
11956f231ddaSDan Williams 
11966f231ddaSDan Williams 		/* Use sas_task_abort */
11976f231ddaSDan Williams 		dev_warn(&isci_host->pdev->dev,
11986f231ddaSDan Williams 			 "%s: Error - request/task = %p/%p\n",
11996f231ddaSDan Williams 			 __func__,
12006f231ddaSDan Williams 			 request,
12016f231ddaSDan Williams 			 task);
12026f231ddaSDan Williams 
120311b00c19SJeff Skirvin 		if (task != NULL) {
120411b00c19SJeff Skirvin 
120511b00c19SJeff Skirvin 			/* Put the task into the abort path if it's not there
120611b00c19SJeff Skirvin 			 * already.
120711b00c19SJeff Skirvin 			 */
120811b00c19SJeff Skirvin 			if (!(task->task_state_flags & SAS_TASK_STATE_ABORTED))
12096f231ddaSDan Williams 				sas_task_abort(task);
121011b00c19SJeff Skirvin 
121111b00c19SJeff Skirvin 		} else {
121211b00c19SJeff Skirvin 			/* This is a case where the request has completed with a
121311b00c19SJeff Skirvin 			 * status such that it needed further target servicing,
121411b00c19SJeff Skirvin 			 * but the sas_task reference has already been removed
121511b00c19SJeff Skirvin 			 * from the request.  Since it was errored, it was not
121611b00c19SJeff Skirvin 			 * being aborted, so there is nothing to do except free
121711b00c19SJeff Skirvin 			 * it.
121811b00c19SJeff Skirvin 			 */
121911b00c19SJeff Skirvin 
122011b00c19SJeff Skirvin 			spin_lock_irq(&isci_host->scic_lock);
122111b00c19SJeff Skirvin 			/* Remove the request from the remote device's list
122211b00c19SJeff Skirvin 			* of pending requests.
122311b00c19SJeff Skirvin 			*/
122411b00c19SJeff Skirvin 			list_del_init(&request->dev_node);
1225312e0c24SDan Williams 			isci_free_tag(isci_host, request->sci.io_tag);
122611b00c19SJeff Skirvin 			spin_unlock_irq(&isci_host->scic_lock);
122711b00c19SJeff Skirvin 		}
12286f231ddaSDan Williams 	}
12296f231ddaSDan Williams 
12306f231ddaSDan Williams }
12316f231ddaSDan Williams 
1232cc9203bfSDan Williams /**
1233cc9203bfSDan Williams  * scic_controller_stop() - This method will stop an individual controller
1234cc9203bfSDan Williams  *    object.This method will invoke the associated user callback upon
1235cc9203bfSDan Williams  *    completion.  The completion callback is called when the following
1236cc9203bfSDan Williams  *    conditions are met: -# the method return status is SCI_SUCCESS. -# the
1237cc9203bfSDan Williams  *    controller has been quiesced. This method will ensure that all IO
1238cc9203bfSDan Williams  *    requests are quiesced, phys are stopped, and all additional operation by
1239cc9203bfSDan Williams  *    the hardware is halted.
1240cc9203bfSDan Williams  * @controller: the handle to the controller object to stop.
1241cc9203bfSDan Williams  * @timeout: This parameter specifies the number of milliseconds in which the
1242cc9203bfSDan Williams  *    stop operation should complete.
1243cc9203bfSDan Williams  *
1244cc9203bfSDan Williams  * The controller must be in the STARTED or STOPPED state. Indicate if the
1245cc9203bfSDan Williams  * controller stop method succeeded or failed in some way. SCI_SUCCESS if the
1246cc9203bfSDan Williams  * stop operation successfully began. SCI_WARNING_ALREADY_IN_STATE if the
1247cc9203bfSDan Williams  * controller is already in the STOPPED state. SCI_FAILURE_INVALID_STATE if the
1248cc9203bfSDan Williams  * controller is not either in the STARTED or STOPPED states.
1249cc9203bfSDan Williams  */
1250cc9203bfSDan Williams static enum sci_status scic_controller_stop(struct scic_sds_controller *scic,
1251cc9203bfSDan Williams 					    u32 timeout)
1252cc9203bfSDan Williams {
1253e301370aSEdmund Nadolski 	if (scic->sm.current_state_id != SCIC_READY) {
1254cc9203bfSDan Williams 		dev_warn(scic_to_dev(scic),
1255cc9203bfSDan Williams 			 "SCIC Controller stop operation requested in "
1256cc9203bfSDan Williams 			 "invalid state\n");
1257cc9203bfSDan Williams 		return SCI_FAILURE_INVALID_STATE;
1258cc9203bfSDan Williams 	}
1259cc9203bfSDan Williams 
12606cb5853dSEdmund Nadolski 	sci_mod_timer(&scic->timer, timeout);
1261e301370aSEdmund Nadolski 	sci_change_state(&scic->sm, SCIC_STOPPING);
1262cc9203bfSDan Williams 	return SCI_SUCCESS;
1263cc9203bfSDan Williams }
1264cc9203bfSDan Williams 
1265cc9203bfSDan Williams /**
1266cc9203bfSDan Williams  * scic_controller_reset() - This method will reset the supplied core
1267cc9203bfSDan Williams  *    controller regardless of the state of said controller.  This operation is
1268cc9203bfSDan Williams  *    considered destructive.  In other words, all current operations are wiped
1269cc9203bfSDan Williams  *    out.  No IO completions for outstanding devices occur.  Outstanding IO
1270cc9203bfSDan Williams  *    requests are not aborted or completed at the actual remote device.
1271cc9203bfSDan Williams  * @controller: the handle to the controller object to reset.
1272cc9203bfSDan Williams  *
1273cc9203bfSDan Williams  * Indicate if the controller reset method succeeded or failed in some way.
1274cc9203bfSDan Williams  * SCI_SUCCESS if the reset operation successfully started. SCI_FATAL_ERROR if
1275cc9203bfSDan Williams  * the controller reset operation is unable to complete.
1276cc9203bfSDan Williams  */
1277cc9203bfSDan Williams static enum sci_status scic_controller_reset(struct scic_sds_controller *scic)
1278cc9203bfSDan Williams {
1279e301370aSEdmund Nadolski 	switch (scic->sm.current_state_id) {
1280e301370aSEdmund Nadolski 	case SCIC_RESET:
1281e301370aSEdmund Nadolski 	case SCIC_READY:
1282e301370aSEdmund Nadolski 	case SCIC_STOPPED:
1283e301370aSEdmund Nadolski 	case SCIC_FAILED:
1284cc9203bfSDan Williams 		/*
1285cc9203bfSDan Williams 		 * The reset operation is not a graceful cleanup, just
1286cc9203bfSDan Williams 		 * perform the state transition.
1287cc9203bfSDan Williams 		 */
1288e301370aSEdmund Nadolski 		sci_change_state(&scic->sm, SCIC_RESETTING);
1289cc9203bfSDan Williams 		return SCI_SUCCESS;
1290cc9203bfSDan Williams 	default:
1291cc9203bfSDan Williams 		dev_warn(scic_to_dev(scic),
1292cc9203bfSDan Williams 			 "SCIC Controller reset operation requested in "
1293cc9203bfSDan Williams 			 "invalid state\n");
1294cc9203bfSDan Williams 		return SCI_FAILURE_INVALID_STATE;
1295cc9203bfSDan Williams 	}
1296cc9203bfSDan Williams }
1297cc9203bfSDan Williams 
12980cf89d1dSDan Williams void isci_host_deinit(struct isci_host *ihost)
12996f231ddaSDan Williams {
13006f231ddaSDan Williams 	int i;
13016f231ddaSDan Williams 
13020cf89d1dSDan Williams 	isci_host_change_state(ihost, isci_stopping);
13036f231ddaSDan Williams 	for (i = 0; i < SCI_MAX_PORTS; i++) {
1304e531381eSDan Williams 		struct isci_port *iport = &ihost->ports[i];
13050cf89d1dSDan Williams 		struct isci_remote_device *idev, *d;
13060cf89d1dSDan Williams 
1307e531381eSDan Williams 		list_for_each_entry_safe(idev, d, &iport->remote_dev_list, node) {
1308209fae14SDan Williams 			if (test_bit(IDEV_ALLOCATED, &idev->flags))
13096ad31fecSDan Williams 				isci_remote_device_stop(ihost, idev);
13106f231ddaSDan Williams 		}
13116f231ddaSDan Williams 	}
13126f231ddaSDan Williams 
13130cf89d1dSDan Williams 	set_bit(IHOST_STOP_PENDING, &ihost->flags);
13147c40a803SDan Williams 
13157c40a803SDan Williams 	spin_lock_irq(&ihost->scic_lock);
1316cc3dbd0aSArtur Wojcik 	scic_controller_stop(&ihost->sci, SCIC_CONTROLLER_STOP_TIMEOUT);
13177c40a803SDan Williams 	spin_unlock_irq(&ihost->scic_lock);
13187c40a803SDan Williams 
13190cf89d1dSDan Williams 	wait_for_stop(ihost);
1320cc3dbd0aSArtur Wojcik 	scic_controller_reset(&ihost->sci);
13215553ba2bSEdmund Nadolski 
13225553ba2bSEdmund Nadolski 	/* Cancel any/all outstanding port timers */
13235553ba2bSEdmund Nadolski 	for (i = 0; i < ihost->sci.logical_port_entries; i++) {
13245553ba2bSEdmund Nadolski 		struct scic_sds_port *sci_port = &ihost->ports[i].sci;
13255553ba2bSEdmund Nadolski 		del_timer_sync(&sci_port->timer.timer);
13265553ba2bSEdmund Nadolski 	}
13275553ba2bSEdmund Nadolski 
1328a628d478SEdmund Nadolski 	/* Cancel any/all outstanding phy timers */
1329a628d478SEdmund Nadolski 	for (i = 0; i < SCI_MAX_PHYS; i++) {
1330a628d478SEdmund Nadolski 		struct scic_sds_phy *sci_phy = &ihost->phys[i].sci;
1331a628d478SEdmund Nadolski 		del_timer_sync(&sci_phy->sata_timer.timer);
1332a628d478SEdmund Nadolski 	}
1333a628d478SEdmund Nadolski 
1334ac0eeb4fSEdmund Nadolski 	del_timer_sync(&ihost->sci.port_agent.timer.timer);
1335ac0eeb4fSEdmund Nadolski 
13360473661aSEdmund Nadolski 	del_timer_sync(&ihost->sci.power_control.timer.timer);
13370473661aSEdmund Nadolski 
13386cb5853dSEdmund Nadolski 	del_timer_sync(&ihost->sci.timer.timer);
13396cb5853dSEdmund Nadolski 
1340bb3dbdf6SEdmund Nadolski 	del_timer_sync(&ihost->sci.phy_timer.timer);
13416f231ddaSDan Williams }
13426f231ddaSDan Williams 
13436f231ddaSDan Williams static void __iomem *scu_base(struct isci_host *isci_host)
13446f231ddaSDan Williams {
13456f231ddaSDan Williams 	struct pci_dev *pdev = isci_host->pdev;
13466f231ddaSDan Williams 	int id = isci_host->id;
13476f231ddaSDan Williams 
13486f231ddaSDan Williams 	return pcim_iomap_table(pdev)[SCI_SCU_BAR * 2] + SCI_SCU_BAR_SIZE * id;
13496f231ddaSDan Williams }
13506f231ddaSDan Williams 
13516f231ddaSDan Williams static void __iomem *smu_base(struct isci_host *isci_host)
13526f231ddaSDan Williams {
13536f231ddaSDan Williams 	struct pci_dev *pdev = isci_host->pdev;
13546f231ddaSDan Williams 	int id = isci_host->id;
13556f231ddaSDan Williams 
13566f231ddaSDan Williams 	return pcim_iomap_table(pdev)[SCI_SMU_BAR * 2] + SCI_SMU_BAR_SIZE * id;
13576f231ddaSDan Williams }
13586f231ddaSDan Williams 
1359b5f18a20SDave Jiang static void isci_user_parameters_get(
1360b5f18a20SDave Jiang 		struct isci_host *isci_host,
1361b5f18a20SDave Jiang 		union scic_user_parameters *scic_user_params)
1362b5f18a20SDave Jiang {
1363b5f18a20SDave Jiang 	struct scic_sds_user_parameters *u = &scic_user_params->sds1;
1364b5f18a20SDave Jiang 	int i;
1365b5f18a20SDave Jiang 
1366b5f18a20SDave Jiang 	for (i = 0; i < SCI_MAX_PHYS; i++) {
1367b5f18a20SDave Jiang 		struct sci_phy_user_params *u_phy = &u->phys[i];
1368b5f18a20SDave Jiang 
1369b5f18a20SDave Jiang 		u_phy->max_speed_generation = phy_gen;
1370b5f18a20SDave Jiang 
1371b5f18a20SDave Jiang 		/* we are not exporting these for now */
1372b5f18a20SDave Jiang 		u_phy->align_insertion_frequency = 0x7f;
1373b5f18a20SDave Jiang 		u_phy->in_connection_align_insertion_frequency = 0xff;
1374b5f18a20SDave Jiang 		u_phy->notify_enable_spin_up_insertion_frequency = 0x33;
1375b5f18a20SDave Jiang 	}
1376b5f18a20SDave Jiang 
1377b5f18a20SDave Jiang 	u->stp_inactivity_timeout = stp_inactive_to;
1378b5f18a20SDave Jiang 	u->ssp_inactivity_timeout = ssp_inactive_to;
1379b5f18a20SDave Jiang 	u->stp_max_occupancy_timeout = stp_max_occ_to;
1380b5f18a20SDave Jiang 	u->ssp_max_occupancy_timeout = ssp_max_occ_to;
1381b5f18a20SDave Jiang 	u->no_outbound_task_timeout = no_outbound_task_to;
1382b5f18a20SDave Jiang 	u->max_number_concurrent_device_spin_up = max_concurr_spinup;
1383b5f18a20SDave Jiang }
1384b5f18a20SDave Jiang 
13859269e0e8SDan Williams static void scic_sds_controller_initial_state_enter(struct sci_base_state_machine *sm)
1386cc9203bfSDan Williams {
1387e301370aSEdmund Nadolski 	struct scic_sds_controller *scic = container_of(sm, typeof(*scic), sm);
1388cc9203bfSDan Williams 
1389e301370aSEdmund Nadolski 	sci_change_state(&scic->sm, SCIC_RESET);
1390cc9203bfSDan Williams }
1391cc9203bfSDan Williams 
13929269e0e8SDan Williams static inline void scic_sds_controller_starting_state_exit(struct sci_base_state_machine *sm)
1393cc9203bfSDan Williams {
1394e301370aSEdmund Nadolski 	struct scic_sds_controller *scic = container_of(sm, typeof(*scic), sm);
1395cc9203bfSDan Williams 
13966cb5853dSEdmund Nadolski 	sci_del_timer(&scic->timer);
1397cc9203bfSDan Williams }
1398cc9203bfSDan Williams 
1399cc9203bfSDan Williams #define INTERRUPT_COALESCE_TIMEOUT_BASE_RANGE_LOWER_BOUND_NS 853
1400cc9203bfSDan Williams #define INTERRUPT_COALESCE_TIMEOUT_BASE_RANGE_UPPER_BOUND_NS 1280
1401cc9203bfSDan Williams #define INTERRUPT_COALESCE_TIMEOUT_MAX_US                    2700000
1402cc9203bfSDan Williams #define INTERRUPT_COALESCE_NUMBER_MAX                        256
1403cc9203bfSDan Williams #define INTERRUPT_COALESCE_TIMEOUT_ENCODE_MIN                7
1404cc9203bfSDan Williams #define INTERRUPT_COALESCE_TIMEOUT_ENCODE_MAX                28
1405cc9203bfSDan Williams 
1406cc9203bfSDan Williams /**
1407cc9203bfSDan Williams  * scic_controller_set_interrupt_coalescence() - This method allows the user to
1408cc9203bfSDan Williams  *    configure the interrupt coalescence.
1409cc9203bfSDan Williams  * @controller: This parameter represents the handle to the controller object
1410cc9203bfSDan Williams  *    for which its interrupt coalesce register is overridden.
1411cc9203bfSDan Williams  * @coalesce_number: Used to control the number of entries in the Completion
1412cc9203bfSDan Williams  *    Queue before an interrupt is generated. If the number of entries exceed
1413cc9203bfSDan Williams  *    this number, an interrupt will be generated. The valid range of the input
1414cc9203bfSDan Williams  *    is [0, 256]. A setting of 0 results in coalescing being disabled.
1415cc9203bfSDan Williams  * @coalesce_timeout: Timeout value in microseconds. The valid range of the
1416cc9203bfSDan Williams  *    input is [0, 2700000] . A setting of 0 is allowed and results in no
1417cc9203bfSDan Williams  *    interrupt coalescing timeout.
1418cc9203bfSDan Williams  *
1419cc9203bfSDan Williams  * Indicate if the user successfully set the interrupt coalesce parameters.
1420cc9203bfSDan Williams  * SCI_SUCCESS The user successfully updated the interrutp coalescence.
1421cc9203bfSDan Williams  * SCI_FAILURE_INVALID_PARAMETER_VALUE The user input value is out of range.
1422cc9203bfSDan Williams  */
1423cc9203bfSDan Williams static enum sci_status scic_controller_set_interrupt_coalescence(
1424cc9203bfSDan Williams 	struct scic_sds_controller *scic_controller,
1425cc9203bfSDan Williams 	u32 coalesce_number,
1426cc9203bfSDan Williams 	u32 coalesce_timeout)
1427cc9203bfSDan Williams {
1428cc9203bfSDan Williams 	u8 timeout_encode = 0;
1429cc9203bfSDan Williams 	u32 min = 0;
1430cc9203bfSDan Williams 	u32 max = 0;
1431cc9203bfSDan Williams 
1432cc9203bfSDan Williams 	/* Check if the input parameters fall in the range. */
1433cc9203bfSDan Williams 	if (coalesce_number > INTERRUPT_COALESCE_NUMBER_MAX)
1434cc9203bfSDan Williams 		return SCI_FAILURE_INVALID_PARAMETER_VALUE;
1435cc9203bfSDan Williams 
1436cc9203bfSDan Williams 	/*
1437cc9203bfSDan Williams 	 *  Defined encoding for interrupt coalescing timeout:
1438cc9203bfSDan Williams 	 *              Value   Min      Max     Units
1439cc9203bfSDan Williams 	 *              -----   ---      ---     -----
1440cc9203bfSDan Williams 	 *              0       -        -       Disabled
1441cc9203bfSDan Williams 	 *              1       13.3     20.0    ns
1442cc9203bfSDan Williams 	 *              2       26.7     40.0
1443cc9203bfSDan Williams 	 *              3       53.3     80.0
1444cc9203bfSDan Williams 	 *              4       106.7    160.0
1445cc9203bfSDan Williams 	 *              5       213.3    320.0
1446cc9203bfSDan Williams 	 *              6       426.7    640.0
1447cc9203bfSDan Williams 	 *              7       853.3    1280.0
1448cc9203bfSDan Williams 	 *              8       1.7      2.6     us
1449cc9203bfSDan Williams 	 *              9       3.4      5.1
1450cc9203bfSDan Williams 	 *              10      6.8      10.2
1451cc9203bfSDan Williams 	 *              11      13.7     20.5
1452cc9203bfSDan Williams 	 *              12      27.3     41.0
1453cc9203bfSDan Williams 	 *              13      54.6     81.9
1454cc9203bfSDan Williams 	 *              14      109.2    163.8
1455cc9203bfSDan Williams 	 *              15      218.5    327.7
1456cc9203bfSDan Williams 	 *              16      436.9    655.4
1457cc9203bfSDan Williams 	 *              17      873.8    1310.7
1458cc9203bfSDan Williams 	 *              18      1.7      2.6     ms
1459cc9203bfSDan Williams 	 *              19      3.5      5.2
1460cc9203bfSDan Williams 	 *              20      7.0      10.5
1461cc9203bfSDan Williams 	 *              21      14.0     21.0
1462cc9203bfSDan Williams 	 *              22      28.0     41.9
1463cc9203bfSDan Williams 	 *              23      55.9     83.9
1464cc9203bfSDan Williams 	 *              24      111.8    167.8
1465cc9203bfSDan Williams 	 *              25      223.7    335.5
1466cc9203bfSDan Williams 	 *              26      447.4    671.1
1467cc9203bfSDan Williams 	 *              27      894.8    1342.2
1468cc9203bfSDan Williams 	 *              28      1.8      2.7     s
1469cc9203bfSDan Williams 	 *              Others Undefined */
1470cc9203bfSDan Williams 
1471cc9203bfSDan Williams 	/*
1472cc9203bfSDan Williams 	 * Use the table above to decide the encode of interrupt coalescing timeout
1473cc9203bfSDan Williams 	 * value for register writing. */
1474cc9203bfSDan Williams 	if (coalesce_timeout == 0)
1475cc9203bfSDan Williams 		timeout_encode = 0;
1476cc9203bfSDan Williams 	else{
1477cc9203bfSDan Williams 		/* make the timeout value in unit of (10 ns). */
1478cc9203bfSDan Williams 		coalesce_timeout = coalesce_timeout * 100;
1479cc9203bfSDan Williams 		min = INTERRUPT_COALESCE_TIMEOUT_BASE_RANGE_LOWER_BOUND_NS / 10;
1480cc9203bfSDan Williams 		max = INTERRUPT_COALESCE_TIMEOUT_BASE_RANGE_UPPER_BOUND_NS / 10;
1481cc9203bfSDan Williams 
1482cc9203bfSDan Williams 		/* get the encode of timeout for register writing. */
1483cc9203bfSDan Williams 		for (timeout_encode = INTERRUPT_COALESCE_TIMEOUT_ENCODE_MIN;
1484cc9203bfSDan Williams 		      timeout_encode <= INTERRUPT_COALESCE_TIMEOUT_ENCODE_MAX;
1485cc9203bfSDan Williams 		      timeout_encode++) {
1486cc9203bfSDan Williams 			if (min <= coalesce_timeout &&  max > coalesce_timeout)
1487cc9203bfSDan Williams 				break;
1488cc9203bfSDan Williams 			else if (coalesce_timeout >= max && coalesce_timeout < min * 2
1489cc9203bfSDan Williams 				 && coalesce_timeout <= INTERRUPT_COALESCE_TIMEOUT_MAX_US * 100) {
1490cc9203bfSDan Williams 				if ((coalesce_timeout - max) < (2 * min - coalesce_timeout))
1491cc9203bfSDan Williams 					break;
1492cc9203bfSDan Williams 				else{
1493cc9203bfSDan Williams 					timeout_encode++;
1494cc9203bfSDan Williams 					break;
1495cc9203bfSDan Williams 				}
1496cc9203bfSDan Williams 			} else {
1497cc9203bfSDan Williams 				max = max * 2;
1498cc9203bfSDan Williams 				min = min * 2;
1499cc9203bfSDan Williams 			}
1500cc9203bfSDan Williams 		}
1501cc9203bfSDan Williams 
1502cc9203bfSDan Williams 		if (timeout_encode == INTERRUPT_COALESCE_TIMEOUT_ENCODE_MAX + 1)
1503cc9203bfSDan Williams 			/* the value is out of range. */
1504cc9203bfSDan Williams 			return SCI_FAILURE_INVALID_PARAMETER_VALUE;
1505cc9203bfSDan Williams 	}
1506cc9203bfSDan Williams 
1507cc9203bfSDan Williams 	writel(SMU_ICC_GEN_VAL(NUMBER, coalesce_number) |
1508cc9203bfSDan Williams 	       SMU_ICC_GEN_VAL(TIMER, timeout_encode),
1509cc9203bfSDan Williams 	       &scic_controller->smu_registers->interrupt_coalesce_control);
1510cc9203bfSDan Williams 
1511cc9203bfSDan Williams 
1512cc9203bfSDan Williams 	scic_controller->interrupt_coalesce_number = (u16)coalesce_number;
1513cc9203bfSDan Williams 	scic_controller->interrupt_coalesce_timeout = coalesce_timeout / 100;
1514cc9203bfSDan Williams 
1515cc9203bfSDan Williams 	return SCI_SUCCESS;
1516cc9203bfSDan Williams }
1517cc9203bfSDan Williams 
1518cc9203bfSDan Williams 
15199269e0e8SDan Williams static void scic_sds_controller_ready_state_enter(struct sci_base_state_machine *sm)
1520cc9203bfSDan Williams {
1521e301370aSEdmund Nadolski 	struct scic_sds_controller *scic = container_of(sm, typeof(*scic), sm);
1522cc9203bfSDan Williams 
1523cc9203bfSDan Williams 	/* set the default interrupt coalescence number and timeout value. */
1524cc9203bfSDan Williams 	scic_controller_set_interrupt_coalescence(scic, 0x10, 250);
1525cc9203bfSDan Williams }
1526cc9203bfSDan Williams 
15279269e0e8SDan Williams static void scic_sds_controller_ready_state_exit(struct sci_base_state_machine *sm)
1528cc9203bfSDan Williams {
1529e301370aSEdmund Nadolski 	struct scic_sds_controller *scic = container_of(sm, typeof(*scic), sm);
1530cc9203bfSDan Williams 
1531cc9203bfSDan Williams 	/* disable interrupt coalescence. */
1532cc9203bfSDan Williams 	scic_controller_set_interrupt_coalescence(scic, 0, 0);
1533cc9203bfSDan Williams }
1534cc9203bfSDan Williams 
1535cc9203bfSDan Williams static enum sci_status scic_sds_controller_stop_phys(struct scic_sds_controller *scic)
1536cc9203bfSDan Williams {
1537cc9203bfSDan Williams 	u32 index;
1538cc9203bfSDan Williams 	enum sci_status status;
1539cc9203bfSDan Williams 	enum sci_status phy_status;
1540cc9203bfSDan Williams 	struct isci_host *ihost = scic_to_ihost(scic);
1541cc9203bfSDan Williams 
1542cc9203bfSDan Williams 	status = SCI_SUCCESS;
1543cc9203bfSDan Williams 
1544cc9203bfSDan Williams 	for (index = 0; index < SCI_MAX_PHYS; index++) {
1545cc9203bfSDan Williams 		phy_status = scic_sds_phy_stop(&ihost->phys[index].sci);
1546cc9203bfSDan Williams 
1547cc9203bfSDan Williams 		if (phy_status != SCI_SUCCESS &&
1548cc9203bfSDan Williams 		    phy_status != SCI_FAILURE_INVALID_STATE) {
1549cc9203bfSDan Williams 			status = SCI_FAILURE;
1550cc9203bfSDan Williams 
1551cc9203bfSDan Williams 			dev_warn(scic_to_dev(scic),
1552cc9203bfSDan Williams 				 "%s: Controller stop operation failed to stop "
1553cc9203bfSDan Williams 				 "phy %d because of status %d.\n",
1554cc9203bfSDan Williams 				 __func__,
1555cc9203bfSDan Williams 				 ihost->phys[index].sci.phy_index, phy_status);
1556cc9203bfSDan Williams 		}
1557cc9203bfSDan Williams 	}
1558cc9203bfSDan Williams 
1559cc9203bfSDan Williams 	return status;
1560cc9203bfSDan Williams }
1561cc9203bfSDan Williams 
1562cc9203bfSDan Williams static enum sci_status scic_sds_controller_stop_ports(struct scic_sds_controller *scic)
1563cc9203bfSDan Williams {
1564cc9203bfSDan Williams 	u32 index;
1565cc9203bfSDan Williams 	enum sci_status port_status;
1566cc9203bfSDan Williams 	enum sci_status status = SCI_SUCCESS;
1567cc9203bfSDan Williams 	struct isci_host *ihost = scic_to_ihost(scic);
1568cc9203bfSDan Williams 
1569cc9203bfSDan Williams 	for (index = 0; index < scic->logical_port_entries; index++) {
1570cc9203bfSDan Williams 		struct scic_sds_port *sci_port = &ihost->ports[index].sci;
1571cc9203bfSDan Williams 
15728bc80d30SPiotr Sawicki 		port_status = scic_sds_port_stop(sci_port);
1573cc9203bfSDan Williams 
1574cc9203bfSDan Williams 		if ((port_status != SCI_SUCCESS) &&
1575cc9203bfSDan Williams 		    (port_status != SCI_FAILURE_INVALID_STATE)) {
1576cc9203bfSDan Williams 			status = SCI_FAILURE;
1577cc9203bfSDan Williams 
1578cc9203bfSDan Williams 			dev_warn(scic_to_dev(scic),
1579cc9203bfSDan Williams 				 "%s: Controller stop operation failed to "
1580cc9203bfSDan Williams 				 "stop port %d because of status %d.\n",
1581cc9203bfSDan Williams 				 __func__,
1582cc9203bfSDan Williams 				 sci_port->logical_port_index,
1583cc9203bfSDan Williams 				 port_status);
1584cc9203bfSDan Williams 		}
1585cc9203bfSDan Williams 	}
1586cc9203bfSDan Williams 
1587cc9203bfSDan Williams 	return status;
1588cc9203bfSDan Williams }
1589cc9203bfSDan Williams 
1590cc9203bfSDan Williams static enum sci_status scic_sds_controller_stop_devices(struct scic_sds_controller *scic)
1591cc9203bfSDan Williams {
1592cc9203bfSDan Williams 	u32 index;
1593cc9203bfSDan Williams 	enum sci_status status;
1594cc9203bfSDan Williams 	enum sci_status device_status;
1595cc9203bfSDan Williams 
1596cc9203bfSDan Williams 	status = SCI_SUCCESS;
1597cc9203bfSDan Williams 
1598cc9203bfSDan Williams 	for (index = 0; index < scic->remote_node_entries; index++) {
1599cc9203bfSDan Williams 		if (scic->device_table[index] != NULL) {
1600cc9203bfSDan Williams 			/* / @todo What timeout value do we want to provide to this request? */
1601cc9203bfSDan Williams 			device_status = scic_remote_device_stop(scic->device_table[index], 0);
1602cc9203bfSDan Williams 
1603cc9203bfSDan Williams 			if ((device_status != SCI_SUCCESS) &&
1604cc9203bfSDan Williams 			    (device_status != SCI_FAILURE_INVALID_STATE)) {
1605cc9203bfSDan Williams 				dev_warn(scic_to_dev(scic),
1606cc9203bfSDan Williams 					 "%s: Controller stop operation failed "
1607cc9203bfSDan Williams 					 "to stop device 0x%p because of "
1608cc9203bfSDan Williams 					 "status %d.\n",
1609cc9203bfSDan Williams 					 __func__,
1610cc9203bfSDan Williams 					 scic->device_table[index], device_status);
1611cc9203bfSDan Williams 			}
1612cc9203bfSDan Williams 		}
1613cc9203bfSDan Williams 	}
1614cc9203bfSDan Williams 
1615cc9203bfSDan Williams 	return status;
1616cc9203bfSDan Williams }
1617cc9203bfSDan Williams 
16189269e0e8SDan Williams static void scic_sds_controller_stopping_state_enter(struct sci_base_state_machine *sm)
1619cc9203bfSDan Williams {
1620e301370aSEdmund Nadolski 	struct scic_sds_controller *scic = container_of(sm, typeof(*scic), sm);
1621cc9203bfSDan Williams 
1622cc9203bfSDan Williams 	/* Stop all of the components for this controller */
1623cc9203bfSDan Williams 	scic_sds_controller_stop_phys(scic);
1624cc9203bfSDan Williams 	scic_sds_controller_stop_ports(scic);
1625cc9203bfSDan Williams 	scic_sds_controller_stop_devices(scic);
1626cc9203bfSDan Williams }
1627cc9203bfSDan Williams 
16289269e0e8SDan Williams static void scic_sds_controller_stopping_state_exit(struct sci_base_state_machine *sm)
1629cc9203bfSDan Williams {
1630e301370aSEdmund Nadolski 	struct scic_sds_controller *scic = container_of(sm, typeof(*scic), sm);
1631cc9203bfSDan Williams 
16326cb5853dSEdmund Nadolski 	sci_del_timer(&scic->timer);
1633cc9203bfSDan Williams }
1634cc9203bfSDan Williams 
1635cc9203bfSDan Williams 
1636cc9203bfSDan Williams /**
1637cc9203bfSDan Williams  * scic_sds_controller_reset_hardware() -
1638cc9203bfSDan Williams  *
1639cc9203bfSDan Williams  * This method will reset the controller hardware.
1640cc9203bfSDan Williams  */
1641cc9203bfSDan Williams static void scic_sds_controller_reset_hardware(struct scic_sds_controller *scic)
1642cc9203bfSDan Williams {
1643cc9203bfSDan Williams 	/* Disable interrupts so we dont take any spurious interrupts */
1644cc9203bfSDan Williams 	scic_controller_disable_interrupts(scic);
1645cc9203bfSDan Williams 
1646cc9203bfSDan Williams 	/* Reset the SCU */
1647cc9203bfSDan Williams 	writel(0xFFFFFFFF, &scic->smu_registers->soft_reset_control);
1648cc9203bfSDan Williams 
1649cc9203bfSDan Williams 	/* Delay for 1ms to before clearing the CQP and UFQPR. */
1650cc9203bfSDan Williams 	udelay(1000);
1651cc9203bfSDan Williams 
1652cc9203bfSDan Williams 	/* The write to the CQGR clears the CQP */
1653cc9203bfSDan Williams 	writel(0x00000000, &scic->smu_registers->completion_queue_get);
1654cc9203bfSDan Williams 
1655cc9203bfSDan Williams 	/* The write to the UFQGP clears the UFQPR */
1656cc9203bfSDan Williams 	writel(0, &scic->scu_registers->sdma.unsolicited_frame_get_pointer);
1657cc9203bfSDan Williams }
1658cc9203bfSDan Williams 
16599269e0e8SDan Williams static void scic_sds_controller_resetting_state_enter(struct sci_base_state_machine *sm)
1660cc9203bfSDan Williams {
1661e301370aSEdmund Nadolski 	struct scic_sds_controller *scic = container_of(sm, typeof(*scic), sm);
1662cc9203bfSDan Williams 
1663cc9203bfSDan Williams 	scic_sds_controller_reset_hardware(scic);
1664e301370aSEdmund Nadolski 	sci_change_state(&scic->sm, SCIC_RESET);
1665cc9203bfSDan Williams }
1666cc9203bfSDan Williams 
1667cc9203bfSDan Williams static const struct sci_base_state scic_sds_controller_state_table[] = {
1668e301370aSEdmund Nadolski 	[SCIC_INITIAL] = {
1669cc9203bfSDan Williams 		.enter_state = scic_sds_controller_initial_state_enter,
1670cc9203bfSDan Williams 	},
1671e301370aSEdmund Nadolski 	[SCIC_RESET] = {},
1672e301370aSEdmund Nadolski 	[SCIC_INITIALIZING] = {},
1673e301370aSEdmund Nadolski 	[SCIC_INITIALIZED] = {},
1674e301370aSEdmund Nadolski 	[SCIC_STARTING] = {
1675cc9203bfSDan Williams 		.exit_state  = scic_sds_controller_starting_state_exit,
1676cc9203bfSDan Williams 	},
1677e301370aSEdmund Nadolski 	[SCIC_READY] = {
1678cc9203bfSDan Williams 		.enter_state = scic_sds_controller_ready_state_enter,
1679cc9203bfSDan Williams 		.exit_state  = scic_sds_controller_ready_state_exit,
1680cc9203bfSDan Williams 	},
1681e301370aSEdmund Nadolski 	[SCIC_RESETTING] = {
1682cc9203bfSDan Williams 		.enter_state = scic_sds_controller_resetting_state_enter,
1683cc9203bfSDan Williams 	},
1684e301370aSEdmund Nadolski 	[SCIC_STOPPING] = {
1685cc9203bfSDan Williams 		.enter_state = scic_sds_controller_stopping_state_enter,
1686cc9203bfSDan Williams 		.exit_state = scic_sds_controller_stopping_state_exit,
1687cc9203bfSDan Williams 	},
1688e301370aSEdmund Nadolski 	[SCIC_STOPPED] = {},
1689e301370aSEdmund Nadolski 	[SCIC_FAILED] = {}
1690cc9203bfSDan Williams };
1691cc9203bfSDan Williams 
1692cc9203bfSDan Williams static void scic_sds_controller_set_default_config_parameters(struct scic_sds_controller *scic)
1693cc9203bfSDan Williams {
1694cc9203bfSDan Williams 	/* these defaults are overridden by the platform / firmware */
1695cc9203bfSDan Williams 	struct isci_host *ihost = scic_to_ihost(scic);
1696cc9203bfSDan Williams 	u16 index;
1697cc9203bfSDan Williams 
1698cc9203bfSDan Williams 	/* Default to APC mode. */
1699cc9203bfSDan Williams 	scic->oem_parameters.sds1.controller.mode_type = SCIC_PORT_AUTOMATIC_CONFIGURATION_MODE;
1700cc9203bfSDan Williams 
1701cc9203bfSDan Williams 	/* Default to APC mode. */
1702cc9203bfSDan Williams 	scic->oem_parameters.sds1.controller.max_concurrent_dev_spin_up = 1;
1703cc9203bfSDan Williams 
1704cc9203bfSDan Williams 	/* Default to no SSC operation. */
1705cc9203bfSDan Williams 	scic->oem_parameters.sds1.controller.do_enable_ssc = false;
1706cc9203bfSDan Williams 
1707cc9203bfSDan Williams 	/* Initialize all of the port parameter information to narrow ports. */
1708cc9203bfSDan Williams 	for (index = 0; index < SCI_MAX_PORTS; index++) {
1709cc9203bfSDan Williams 		scic->oem_parameters.sds1.ports[index].phy_mask = 0;
1710cc9203bfSDan Williams 	}
1711cc9203bfSDan Williams 
1712cc9203bfSDan Williams 	/* Initialize all of the phy parameter information. */
1713cc9203bfSDan Williams 	for (index = 0; index < SCI_MAX_PHYS; index++) {
1714cc9203bfSDan Williams 		/* Default to 6G (i.e. Gen 3) for now. */
1715cc9203bfSDan Williams 		scic->user_parameters.sds1.phys[index].max_speed_generation = 3;
1716cc9203bfSDan Williams 
1717cc9203bfSDan Williams 		/* the frequencies cannot be 0 */
1718cc9203bfSDan Williams 		scic->user_parameters.sds1.phys[index].align_insertion_frequency = 0x7f;
1719cc9203bfSDan Williams 		scic->user_parameters.sds1.phys[index].in_connection_align_insertion_frequency = 0xff;
1720cc9203bfSDan Williams 		scic->user_parameters.sds1.phys[index].notify_enable_spin_up_insertion_frequency = 0x33;
1721cc9203bfSDan Williams 
1722cc9203bfSDan Williams 		/*
1723cc9203bfSDan Williams 		 * Previous Vitesse based expanders had a arbitration issue that
1724cc9203bfSDan Williams 		 * is worked around by having the upper 32-bits of SAS address
1725cc9203bfSDan Williams 		 * with a value greater then the Vitesse company identifier.
1726cc9203bfSDan Williams 		 * Hence, usage of 0x5FCFFFFF. */
1727cc9203bfSDan Williams 		scic->oem_parameters.sds1.phys[index].sas_address.low = 0x1 + ihost->id;
1728cc9203bfSDan Williams 		scic->oem_parameters.sds1.phys[index].sas_address.high = 0x5FCFFFFF;
1729cc9203bfSDan Williams 	}
1730cc9203bfSDan Williams 
1731cc9203bfSDan Williams 	scic->user_parameters.sds1.stp_inactivity_timeout = 5;
1732cc9203bfSDan Williams 	scic->user_parameters.sds1.ssp_inactivity_timeout = 5;
1733cc9203bfSDan Williams 	scic->user_parameters.sds1.stp_max_occupancy_timeout = 5;
1734cc9203bfSDan Williams 	scic->user_parameters.sds1.ssp_max_occupancy_timeout = 20;
1735cc9203bfSDan Williams 	scic->user_parameters.sds1.no_outbound_task_timeout = 20;
1736cc9203bfSDan Williams }
1737cc9203bfSDan Williams 
17386cb5853dSEdmund Nadolski static void controller_timeout(unsigned long data)
17396cb5853dSEdmund Nadolski {
17406cb5853dSEdmund Nadolski 	struct sci_timer *tmr = (struct sci_timer *)data;
17416cb5853dSEdmund Nadolski 	struct scic_sds_controller *scic = container_of(tmr, typeof(*scic), timer);
17426cb5853dSEdmund Nadolski 	struct isci_host *ihost = scic_to_ihost(scic);
1743e301370aSEdmund Nadolski 	struct sci_base_state_machine *sm = &scic->sm;
17446cb5853dSEdmund Nadolski 	unsigned long flags;
1745cc9203bfSDan Williams 
17466cb5853dSEdmund Nadolski 	spin_lock_irqsave(&ihost->scic_lock, flags);
17476cb5853dSEdmund Nadolski 
17486cb5853dSEdmund Nadolski 	if (tmr->cancel)
17496cb5853dSEdmund Nadolski 		goto done;
17506cb5853dSEdmund Nadolski 
1751e301370aSEdmund Nadolski 	if (sm->current_state_id == SCIC_STARTING)
17526cb5853dSEdmund Nadolski 		scic_sds_controller_transition_to_ready(scic, SCI_FAILURE_TIMEOUT);
1753e301370aSEdmund Nadolski 	else if (sm->current_state_id == SCIC_STOPPING) {
1754e301370aSEdmund Nadolski 		sci_change_state(sm, SCIC_FAILED);
17556cb5853dSEdmund Nadolski 		isci_host_stop_complete(ihost, SCI_FAILURE_TIMEOUT);
17566cb5853dSEdmund Nadolski 	} else	/* / @todo Now what do we want to do in this case? */
17576cb5853dSEdmund Nadolski 		dev_err(scic_to_dev(scic),
17586cb5853dSEdmund Nadolski 			"%s: Controller timer fired when controller was not "
17596cb5853dSEdmund Nadolski 			"in a state being timed.\n",
17606cb5853dSEdmund Nadolski 			__func__);
17616cb5853dSEdmund Nadolski 
17626cb5853dSEdmund Nadolski done:
17636cb5853dSEdmund Nadolski 	spin_unlock_irqrestore(&ihost->scic_lock, flags);
17646cb5853dSEdmund Nadolski }
1765cc9203bfSDan Williams 
1766cc9203bfSDan Williams /**
1767cc9203bfSDan Williams  * scic_controller_construct() - This method will attempt to construct a
1768cc9203bfSDan Williams  *    controller object utilizing the supplied parameter information.
1769cc9203bfSDan Williams  * @c: This parameter specifies the controller to be constructed.
1770cc9203bfSDan Williams  * @scu_base: mapped base address of the scu registers
1771cc9203bfSDan Williams  * @smu_base: mapped base address of the smu registers
1772cc9203bfSDan Williams  *
1773cc9203bfSDan Williams  * Indicate if the controller was successfully constructed or if it failed in
1774cc9203bfSDan Williams  * some way. SCI_SUCCESS This value is returned if the controller was
1775cc9203bfSDan Williams  * successfully constructed. SCI_WARNING_TIMER_CONFLICT This value is returned
1776cc9203bfSDan Williams  * if the interrupt coalescence timer may cause SAS compliance issues for SMP
1777cc9203bfSDan Williams  * Target mode response processing. SCI_FAILURE_UNSUPPORTED_CONTROLLER_TYPE
1778cc9203bfSDan Williams  * This value is returned if the controller does not support the supplied type.
1779cc9203bfSDan Williams  * SCI_FAILURE_UNSUPPORTED_INIT_DATA_VERSION This value is returned if the
1780cc9203bfSDan Williams  * controller does not support the supplied initialization data version.
1781cc9203bfSDan Williams  */
1782cc9203bfSDan Williams static enum sci_status scic_controller_construct(struct scic_sds_controller *scic,
1783cc9203bfSDan Williams 					  void __iomem *scu_base,
1784cc9203bfSDan Williams 					  void __iomem *smu_base)
1785cc9203bfSDan Williams {
1786cc9203bfSDan Williams 	struct isci_host *ihost = scic_to_ihost(scic);
1787cc9203bfSDan Williams 	u8 i;
1788cc9203bfSDan Williams 
178912ef6544SEdmund Nadolski 	sci_init_sm(&scic->sm, scic_sds_controller_state_table, SCIC_INITIAL);
1790cc9203bfSDan Williams 
1791cc9203bfSDan Williams 	scic->scu_registers = scu_base;
1792cc9203bfSDan Williams 	scic->smu_registers = smu_base;
1793cc9203bfSDan Williams 
1794cc9203bfSDan Williams 	scic_sds_port_configuration_agent_construct(&scic->port_agent);
1795cc9203bfSDan Williams 
1796cc9203bfSDan Williams 	/* Construct the ports for this controller */
1797cc9203bfSDan Williams 	for (i = 0; i < SCI_MAX_PORTS; i++)
1798cc9203bfSDan Williams 		scic_sds_port_construct(&ihost->ports[i].sci, i, scic);
1799cc9203bfSDan Williams 	scic_sds_port_construct(&ihost->ports[i].sci, SCIC_SDS_DUMMY_PORT, scic);
1800cc9203bfSDan Williams 
1801cc9203bfSDan Williams 	/* Construct the phys for this controller */
1802cc9203bfSDan Williams 	for (i = 0; i < SCI_MAX_PHYS; i++) {
1803cc9203bfSDan Williams 		/* Add all the PHYs to the dummy port */
1804cc9203bfSDan Williams 		scic_sds_phy_construct(&ihost->phys[i].sci,
1805cc9203bfSDan Williams 				       &ihost->ports[SCI_MAX_PORTS].sci, i);
1806cc9203bfSDan Williams 	}
1807cc9203bfSDan Williams 
1808cc9203bfSDan Williams 	scic->invalid_phy_mask = 0;
1809cc9203bfSDan Williams 
18106cb5853dSEdmund Nadolski 	sci_init_timer(&scic->timer, controller_timeout);
18116cb5853dSEdmund Nadolski 
1812cc9203bfSDan Williams 	/* Initialize the User and OEM parameters to default values. */
1813cc9203bfSDan Williams 	scic_sds_controller_set_default_config_parameters(scic);
1814cc9203bfSDan Williams 
1815cc9203bfSDan Williams 	return scic_controller_reset(scic);
1816cc9203bfSDan Williams }
1817cc9203bfSDan Williams 
1818cc9203bfSDan Williams int scic_oem_parameters_validate(struct scic_sds_oem_params *oem)
1819cc9203bfSDan Williams {
1820cc9203bfSDan Williams 	int i;
1821cc9203bfSDan Williams 
1822cc9203bfSDan Williams 	for (i = 0; i < SCI_MAX_PORTS; i++)
1823cc9203bfSDan Williams 		if (oem->ports[i].phy_mask > SCIC_SDS_PARM_PHY_MASK_MAX)
1824cc9203bfSDan Williams 			return -EINVAL;
1825cc9203bfSDan Williams 
1826cc9203bfSDan Williams 	for (i = 0; i < SCI_MAX_PHYS; i++)
1827cc9203bfSDan Williams 		if (oem->phys[i].sas_address.high == 0 &&
1828cc9203bfSDan Williams 		    oem->phys[i].sas_address.low == 0)
1829cc9203bfSDan Williams 			return -EINVAL;
1830cc9203bfSDan Williams 
1831cc9203bfSDan Williams 	if (oem->controller.mode_type == SCIC_PORT_AUTOMATIC_CONFIGURATION_MODE) {
1832cc9203bfSDan Williams 		for (i = 0; i < SCI_MAX_PHYS; i++)
1833cc9203bfSDan Williams 			if (oem->ports[i].phy_mask != 0)
1834cc9203bfSDan Williams 				return -EINVAL;
1835cc9203bfSDan Williams 	} else if (oem->controller.mode_type == SCIC_PORT_MANUAL_CONFIGURATION_MODE) {
1836cc9203bfSDan Williams 		u8 phy_mask = 0;
1837cc9203bfSDan Williams 
1838cc9203bfSDan Williams 		for (i = 0; i < SCI_MAX_PHYS; i++)
1839cc9203bfSDan Williams 			phy_mask |= oem->ports[i].phy_mask;
1840cc9203bfSDan Williams 
1841cc9203bfSDan Williams 		if (phy_mask == 0)
1842cc9203bfSDan Williams 			return -EINVAL;
1843cc9203bfSDan Williams 	} else
1844cc9203bfSDan Williams 		return -EINVAL;
1845cc9203bfSDan Williams 
1846cc9203bfSDan Williams 	if (oem->controller.max_concurrent_dev_spin_up > MAX_CONCURRENT_DEVICE_SPIN_UP_COUNT)
1847cc9203bfSDan Williams 		return -EINVAL;
1848cc9203bfSDan Williams 
1849cc9203bfSDan Williams 	return 0;
1850cc9203bfSDan Williams }
1851cc9203bfSDan Williams 
1852cc9203bfSDan Williams static enum sci_status scic_oem_parameters_set(struct scic_sds_controller *scic,
1853cc9203bfSDan Williams 					union scic_oem_parameters *scic_parms)
1854cc9203bfSDan Williams {
1855e301370aSEdmund Nadolski 	u32 state = scic->sm.current_state_id;
1856cc9203bfSDan Williams 
1857e301370aSEdmund Nadolski 	if (state == SCIC_RESET ||
1858e301370aSEdmund Nadolski 	    state == SCIC_INITIALIZING ||
1859e301370aSEdmund Nadolski 	    state == SCIC_INITIALIZED) {
1860cc9203bfSDan Williams 
1861cc9203bfSDan Williams 		if (scic_oem_parameters_validate(&scic_parms->sds1))
1862cc9203bfSDan Williams 			return SCI_FAILURE_INVALID_PARAMETER_VALUE;
1863cc9203bfSDan Williams 		scic->oem_parameters.sds1 = scic_parms->sds1;
1864cc9203bfSDan Williams 
1865cc9203bfSDan Williams 		return SCI_SUCCESS;
1866cc9203bfSDan Williams 	}
1867cc9203bfSDan Williams 
1868cc9203bfSDan Williams 	return SCI_FAILURE_INVALID_STATE;
1869cc9203bfSDan Williams }
1870cc9203bfSDan Williams 
1871cc9203bfSDan Williams void scic_oem_parameters_get(
1872cc9203bfSDan Williams 	struct scic_sds_controller *scic,
1873cc9203bfSDan Williams 	union scic_oem_parameters *scic_parms)
1874cc9203bfSDan Williams {
1875cc9203bfSDan Williams 	memcpy(scic_parms, (&scic->oem_parameters), sizeof(*scic_parms));
1876cc9203bfSDan Williams }
1877cc9203bfSDan Williams 
18780473661aSEdmund Nadolski static void power_control_timeout(unsigned long data)
1879cc9203bfSDan Williams {
18800473661aSEdmund Nadolski 	struct sci_timer *tmr = (struct sci_timer *)data;
18810473661aSEdmund Nadolski 	struct scic_sds_controller *scic = container_of(tmr, typeof(*scic), power_control.timer);
18820473661aSEdmund Nadolski 	struct isci_host *ihost = scic_to_ihost(scic);
18830473661aSEdmund Nadolski 	struct scic_sds_phy *sci_phy;
18840473661aSEdmund Nadolski 	unsigned long flags;
18850473661aSEdmund Nadolski 	u8 i;
1886cc9203bfSDan Williams 
18870473661aSEdmund Nadolski 	spin_lock_irqsave(&ihost->scic_lock, flags);
1888cc9203bfSDan Williams 
18890473661aSEdmund Nadolski 	if (tmr->cancel)
18900473661aSEdmund Nadolski 		goto done;
1891cc9203bfSDan Williams 
1892cc9203bfSDan Williams 	scic->power_control.phys_granted_power = 0;
1893cc9203bfSDan Williams 
1894cc9203bfSDan Williams 	if (scic->power_control.phys_waiting == 0) {
1895cc9203bfSDan Williams 		scic->power_control.timer_started = false;
18960473661aSEdmund Nadolski 		goto done;
18970473661aSEdmund Nadolski 	}
1898cc9203bfSDan Williams 
18990473661aSEdmund Nadolski 	for (i = 0; i < SCI_MAX_PHYS; i++) {
19000473661aSEdmund Nadolski 
19010473661aSEdmund Nadolski 		if (scic->power_control.phys_waiting == 0)
19020473661aSEdmund Nadolski 			break;
19030473661aSEdmund Nadolski 
1904cc9203bfSDan Williams 		sci_phy = scic->power_control.requesters[i];
19050473661aSEdmund Nadolski 		if (sci_phy == NULL)
19060473661aSEdmund Nadolski 			continue;
19070473661aSEdmund Nadolski 
19080473661aSEdmund Nadolski 		if (scic->power_control.phys_granted_power >=
19090473661aSEdmund Nadolski 		    scic->oem_parameters.sds1.controller.max_concurrent_dev_spin_up)
19100473661aSEdmund Nadolski 			break;
19110473661aSEdmund Nadolski 
1912cc9203bfSDan Williams 		scic->power_control.requesters[i] = NULL;
1913cc9203bfSDan Williams 		scic->power_control.phys_waiting--;
1914cc9203bfSDan Williams 		scic->power_control.phys_granted_power++;
1915cc9203bfSDan Williams 		scic_sds_phy_consume_power_handler(sci_phy);
1916cc9203bfSDan Williams 	}
1917cc9203bfSDan Williams 
1918cc9203bfSDan Williams 	/*
1919cc9203bfSDan Williams 	 * It doesn't matter if the power list is empty, we need to start the
1920cc9203bfSDan Williams 	 * timer in case another phy becomes ready.
1921cc9203bfSDan Williams 	 */
19220473661aSEdmund Nadolski 	sci_mod_timer(tmr, SCIC_SDS_CONTROLLER_POWER_CONTROL_INTERVAL);
19230473661aSEdmund Nadolski 	scic->power_control.timer_started = true;
19240473661aSEdmund Nadolski 
19250473661aSEdmund Nadolski done:
19260473661aSEdmund Nadolski 	spin_unlock_irqrestore(&ihost->scic_lock, flags);
1927cc9203bfSDan Williams }
1928cc9203bfSDan Williams 
1929cc9203bfSDan Williams /**
1930cc9203bfSDan Williams  * This method inserts the phy in the stagger spinup control queue.
1931cc9203bfSDan Williams  * @scic:
1932cc9203bfSDan Williams  *
1933cc9203bfSDan Williams  *
1934cc9203bfSDan Williams  */
1935cc9203bfSDan Williams void scic_sds_controller_power_control_queue_insert(
1936cc9203bfSDan Williams 	struct scic_sds_controller *scic,
1937cc9203bfSDan Williams 	struct scic_sds_phy *sci_phy)
1938cc9203bfSDan Williams {
1939cc9203bfSDan Williams 	BUG_ON(sci_phy == NULL);
1940cc9203bfSDan Williams 
1941cc9203bfSDan Williams 	if (scic->power_control.phys_granted_power <
1942cc9203bfSDan Williams 	    scic->oem_parameters.sds1.controller.max_concurrent_dev_spin_up) {
1943cc9203bfSDan Williams 		scic->power_control.phys_granted_power++;
1944cc9203bfSDan Williams 		scic_sds_phy_consume_power_handler(sci_phy);
1945cc9203bfSDan Williams 
1946cc9203bfSDan Williams 		/*
1947cc9203bfSDan Williams 		 * stop and start the power_control timer. When the timer fires, the
1948cc9203bfSDan Williams 		 * no_of_phys_granted_power will be set to 0
1949cc9203bfSDan Williams 		 */
19500473661aSEdmund Nadolski 		if (scic->power_control.timer_started)
19510473661aSEdmund Nadolski 			sci_del_timer(&scic->power_control.timer);
19520473661aSEdmund Nadolski 
19530473661aSEdmund Nadolski 		sci_mod_timer(&scic->power_control.timer,
19540473661aSEdmund Nadolski 				 SCIC_SDS_CONTROLLER_POWER_CONTROL_INTERVAL);
19550473661aSEdmund Nadolski 		scic->power_control.timer_started = true;
19560473661aSEdmund Nadolski 
1957cc9203bfSDan Williams 	} else {
1958cc9203bfSDan Williams 		/* Add the phy in the waiting list */
1959cc9203bfSDan Williams 		scic->power_control.requesters[sci_phy->phy_index] = sci_phy;
1960cc9203bfSDan Williams 		scic->power_control.phys_waiting++;
1961cc9203bfSDan Williams 	}
1962cc9203bfSDan Williams }
1963cc9203bfSDan Williams 
1964cc9203bfSDan Williams /**
1965cc9203bfSDan Williams  * This method removes the phy from the stagger spinup control queue.
1966cc9203bfSDan Williams  * @scic:
1967cc9203bfSDan Williams  *
1968cc9203bfSDan Williams  *
1969cc9203bfSDan Williams  */
1970cc9203bfSDan Williams void scic_sds_controller_power_control_queue_remove(
1971cc9203bfSDan Williams 	struct scic_sds_controller *scic,
1972cc9203bfSDan Williams 	struct scic_sds_phy *sci_phy)
1973cc9203bfSDan Williams {
1974cc9203bfSDan Williams 	BUG_ON(sci_phy == NULL);
1975cc9203bfSDan Williams 
1976cc9203bfSDan Williams 	if (scic->power_control.requesters[sci_phy->phy_index] != NULL) {
1977cc9203bfSDan Williams 		scic->power_control.phys_waiting--;
1978cc9203bfSDan Williams 	}
1979cc9203bfSDan Williams 
1980cc9203bfSDan Williams 	scic->power_control.requesters[sci_phy->phy_index] = NULL;
1981cc9203bfSDan Williams }
1982cc9203bfSDan Williams 
1983cc9203bfSDan Williams #define AFE_REGISTER_WRITE_DELAY 10
1984cc9203bfSDan Williams 
1985cc9203bfSDan Williams /* Initialize the AFE for this phy index. We need to read the AFE setup from
1986cc9203bfSDan Williams  * the OEM parameters
1987cc9203bfSDan Williams  */
1988cc9203bfSDan Williams static void scic_sds_controller_afe_initialization(struct scic_sds_controller *scic)
1989cc9203bfSDan Williams {
1990cc9203bfSDan Williams 	const struct scic_sds_oem_params *oem = &scic->oem_parameters.sds1;
1991cc9203bfSDan Williams 	u32 afe_status;
1992cc9203bfSDan Williams 	u32 phy_id;
1993cc9203bfSDan Williams 
1994cc9203bfSDan Williams 	/* Clear DFX Status registers */
1995cc9203bfSDan Williams 	writel(0x0081000f, &scic->scu_registers->afe.afe_dfx_master_control0);
1996cc9203bfSDan Williams 	udelay(AFE_REGISTER_WRITE_DELAY);
1997cc9203bfSDan Williams 
1998cc9203bfSDan Williams 	if (is_b0()) {
1999cc9203bfSDan Williams 		/* PM Rx Equalization Save, PM SPhy Rx Acknowledgement
2000cc9203bfSDan Williams 		 * Timer, PM Stagger Timer */
2001cc9203bfSDan Williams 		writel(0x0007BFFF, &scic->scu_registers->afe.afe_pmsn_master_control2);
2002cc9203bfSDan Williams 		udelay(AFE_REGISTER_WRITE_DELAY);
2003cc9203bfSDan Williams 	}
2004cc9203bfSDan Williams 
2005cc9203bfSDan Williams 	/* Configure bias currents to normal */
2006cc9203bfSDan Williams 	if (is_a0())
2007cc9203bfSDan Williams 		writel(0x00005500, &scic->scu_registers->afe.afe_bias_control);
2008cc9203bfSDan Williams 	else if (is_a2())
2009cc9203bfSDan Williams 		writel(0x00005A00, &scic->scu_registers->afe.afe_bias_control);
2010dbb0743aSAdam Gruchala 	else if (is_b0() || is_c0())
2011cc9203bfSDan Williams 		writel(0x00005F00, &scic->scu_registers->afe.afe_bias_control);
2012cc9203bfSDan Williams 
2013cc9203bfSDan Williams 	udelay(AFE_REGISTER_WRITE_DELAY);
2014cc9203bfSDan Williams 
2015cc9203bfSDan Williams 	/* Enable PLL */
2016dbb0743aSAdam Gruchala 	if (is_b0() || is_c0())
2017cc9203bfSDan Williams 		writel(0x80040A08, &scic->scu_registers->afe.afe_pll_control0);
2018cc9203bfSDan Williams 	else
2019cc9203bfSDan Williams 		writel(0x80040908, &scic->scu_registers->afe.afe_pll_control0);
2020cc9203bfSDan Williams 
2021cc9203bfSDan Williams 	udelay(AFE_REGISTER_WRITE_DELAY);
2022cc9203bfSDan Williams 
2023cc9203bfSDan Williams 	/* Wait for the PLL to lock */
2024cc9203bfSDan Williams 	do {
2025cc9203bfSDan Williams 		afe_status = readl(&scic->scu_registers->afe.afe_common_block_status);
2026cc9203bfSDan Williams 		udelay(AFE_REGISTER_WRITE_DELAY);
2027cc9203bfSDan Williams 	} while ((afe_status & 0x00001000) == 0);
2028cc9203bfSDan Williams 
2029cc9203bfSDan Williams 	if (is_a0() || is_a2()) {
2030cc9203bfSDan Williams 		/* Shorten SAS SNW lock time (RxLock timer value from 76 us to 50 us) */
2031cc9203bfSDan Williams 		writel(0x7bcc96ad, &scic->scu_registers->afe.afe_pmsn_master_control0);
2032cc9203bfSDan Williams 		udelay(AFE_REGISTER_WRITE_DELAY);
2033cc9203bfSDan Williams 	}
2034cc9203bfSDan Williams 
2035cc9203bfSDan Williams 	for (phy_id = 0; phy_id < SCI_MAX_PHYS; phy_id++) {
2036cc9203bfSDan Williams 		const struct sci_phy_oem_params *oem_phy = &oem->phys[phy_id];
2037cc9203bfSDan Williams 
2038cc9203bfSDan Williams 		if (is_b0()) {
2039cc9203bfSDan Williams 			 /* Configure transmitter SSC parameters */
2040cc9203bfSDan Williams 			writel(0x00030000, &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_tx_ssc_control);
2041cc9203bfSDan Williams 			udelay(AFE_REGISTER_WRITE_DELAY);
2042dbb0743aSAdam Gruchala 		} else if (is_c0()) {
2043dbb0743aSAdam Gruchala 			 /* Configure transmitter SSC parameters */
2044dbb0743aSAdam Gruchala 			writel(0x0003000, &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_tx_ssc_control);
2045dbb0743aSAdam Gruchala 			udelay(AFE_REGISTER_WRITE_DELAY);
2046dbb0743aSAdam Gruchala 
2047dbb0743aSAdam Gruchala 			/*
2048dbb0743aSAdam Gruchala 			 * All defaults, except the Receive Word Alignament/Comma Detect
2049dbb0743aSAdam Gruchala 			 * Enable....(0xe800) */
2050dbb0743aSAdam Gruchala 			writel(0x00004500, &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_xcvr_control0);
2051dbb0743aSAdam Gruchala 			udelay(AFE_REGISTER_WRITE_DELAY);
2052cc9203bfSDan Williams 		} else {
2053cc9203bfSDan Williams 			/*
2054cc9203bfSDan Williams 			 * All defaults, except the Receive Word Alignament/Comma Detect
2055cc9203bfSDan Williams 			 * Enable....(0xe800) */
2056cc9203bfSDan Williams 			writel(0x00004512, &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_xcvr_control0);
2057cc9203bfSDan Williams 			udelay(AFE_REGISTER_WRITE_DELAY);
2058cc9203bfSDan Williams 
2059cc9203bfSDan Williams 			writel(0x0050100F, &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_xcvr_control1);
2060cc9203bfSDan Williams 			udelay(AFE_REGISTER_WRITE_DELAY);
2061cc9203bfSDan Williams 		}
2062cc9203bfSDan Williams 
2063cc9203bfSDan Williams 		/*
2064cc9203bfSDan Williams 		 * Power up TX and RX out from power down (PWRDNTX and PWRDNRX)
2065cc9203bfSDan Williams 		 * & increase TX int & ext bias 20%....(0xe85c) */
2066cc9203bfSDan Williams 		if (is_a0())
2067cc9203bfSDan Williams 			writel(0x000003D4, &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_channel_control);
2068cc9203bfSDan Williams 		else if (is_a2())
2069cc9203bfSDan Williams 			writel(0x000003F0, &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_channel_control);
2070dbb0743aSAdam Gruchala 		else if (is_b0()) {
2071cc9203bfSDan Williams 			 /* Power down TX and RX (PWRDNTX and PWRDNRX) */
2072dbb0743aSAdam Gruchala 			writel(0x000003D7, &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_channel_control);
2073cc9203bfSDan Williams 			udelay(AFE_REGISTER_WRITE_DELAY);
2074cc9203bfSDan Williams 
2075cc9203bfSDan Williams 			/*
2076cc9203bfSDan Williams 			 * Power up TX and RX out from power down (PWRDNTX and PWRDNRX)
2077cc9203bfSDan Williams 			 * & increase TX int & ext bias 20%....(0xe85c) */
2078dbb0743aSAdam Gruchala 			writel(0x000003D4, &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_channel_control);
2079dbb0743aSAdam Gruchala 		} else {
2080dbb0743aSAdam Gruchala 			writel(0x000001E7, &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_channel_control);
2081dbb0743aSAdam Gruchala 			udelay(AFE_REGISTER_WRITE_DELAY);
2082dbb0743aSAdam Gruchala 
2083dbb0743aSAdam Gruchala 			/*
2084dbb0743aSAdam Gruchala 			 * Power up TX and RX out from power down (PWRDNTX and PWRDNRX)
2085dbb0743aSAdam Gruchala 			 * & increase TX int & ext bias 20%....(0xe85c) */
2086dbb0743aSAdam Gruchala 			writel(0x000001E4, &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_channel_control);
2087cc9203bfSDan Williams 		}
2088cc9203bfSDan Williams 		udelay(AFE_REGISTER_WRITE_DELAY);
2089cc9203bfSDan Williams 
2090cc9203bfSDan Williams 		if (is_a0() || is_a2()) {
2091cc9203bfSDan Williams 			/* Enable TX equalization (0xe824) */
2092cc9203bfSDan Williams 			writel(0x00040000, &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_tx_control);
2093cc9203bfSDan Williams 			udelay(AFE_REGISTER_WRITE_DELAY);
2094cc9203bfSDan Williams 		}
2095cc9203bfSDan Williams 
2096cc9203bfSDan Williams 		/*
2097cc9203bfSDan Williams 		 * RDPI=0x0(RX Power On), RXOOBDETPDNC=0x0, TPD=0x0(TX Power On),
2098cc9203bfSDan Williams 		 * RDD=0x0(RX Detect Enabled) ....(0xe800) */
2099cc9203bfSDan Williams 		writel(0x00004100, &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_xcvr_control0);
2100cc9203bfSDan Williams 		udelay(AFE_REGISTER_WRITE_DELAY);
2101cc9203bfSDan Williams 
2102cc9203bfSDan Williams 		/* Leave DFE/FFE on */
2103cc9203bfSDan Williams 		if (is_a0())
2104cc9203bfSDan Williams 			writel(0x3F09983F, &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_rx_ssc_control0);
2105cc9203bfSDan Williams 		else if (is_a2())
2106cc9203bfSDan Williams 			writel(0x3F11103F, &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_rx_ssc_control0);
2107dbb0743aSAdam Gruchala 		else if (is_b0()) {
2108cc9203bfSDan Williams 			writel(0x3F11103F, &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_rx_ssc_control0);
2109cc9203bfSDan Williams 			udelay(AFE_REGISTER_WRITE_DELAY);
2110cc9203bfSDan Williams 			/* Enable TX equalization (0xe824) */
2111cc9203bfSDan Williams 			writel(0x00040000, &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_tx_control);
2112dbb0743aSAdam Gruchala 		} else {
2113dbb0743aSAdam Gruchala 			writel(0x0140DF0F, &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_rx_ssc_control1);
2114dbb0743aSAdam Gruchala 			udelay(AFE_REGISTER_WRITE_DELAY);
2115dbb0743aSAdam Gruchala 
2116dbb0743aSAdam Gruchala 			writel(0x3F6F103F, &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_rx_ssc_control0);
2117dbb0743aSAdam Gruchala 			udelay(AFE_REGISTER_WRITE_DELAY);
2118dbb0743aSAdam Gruchala 
2119dbb0743aSAdam Gruchala 			/* Enable TX equalization (0xe824) */
2120dbb0743aSAdam Gruchala 			writel(0x00040000, &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_tx_control);
2121cc9203bfSDan Williams 		}
2122dbb0743aSAdam Gruchala 
2123cc9203bfSDan Williams 		udelay(AFE_REGISTER_WRITE_DELAY);
2124cc9203bfSDan Williams 
2125cc9203bfSDan Williams 		writel(oem_phy->afe_tx_amp_control0,
2126cc9203bfSDan Williams 			&scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_tx_amp_control0);
2127cc9203bfSDan Williams 		udelay(AFE_REGISTER_WRITE_DELAY);
2128cc9203bfSDan Williams 
2129cc9203bfSDan Williams 		writel(oem_phy->afe_tx_amp_control1,
2130cc9203bfSDan Williams 			&scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_tx_amp_control1);
2131cc9203bfSDan Williams 		udelay(AFE_REGISTER_WRITE_DELAY);
2132cc9203bfSDan Williams 
2133cc9203bfSDan Williams 		writel(oem_phy->afe_tx_amp_control2,
2134cc9203bfSDan Williams 			&scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_tx_amp_control2);
2135cc9203bfSDan Williams 		udelay(AFE_REGISTER_WRITE_DELAY);
2136cc9203bfSDan Williams 
2137cc9203bfSDan Williams 		writel(oem_phy->afe_tx_amp_control3,
2138cc9203bfSDan Williams 			&scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_tx_amp_control3);
2139cc9203bfSDan Williams 		udelay(AFE_REGISTER_WRITE_DELAY);
2140cc9203bfSDan Williams 	}
2141cc9203bfSDan Williams 
2142cc9203bfSDan Williams 	/* Transfer control to the PEs */
2143cc9203bfSDan Williams 	writel(0x00010f00, &scic->scu_registers->afe.afe_dfx_master_control0);
2144cc9203bfSDan Williams 	udelay(AFE_REGISTER_WRITE_DELAY);
2145cc9203bfSDan Williams }
2146cc9203bfSDan Williams 
2147cc9203bfSDan Williams static void scic_sds_controller_initialize_power_control(struct scic_sds_controller *scic)
2148cc9203bfSDan Williams {
21490473661aSEdmund Nadolski 	sci_init_timer(&scic->power_control.timer, power_control_timeout);
2150cc9203bfSDan Williams 
2151cc9203bfSDan Williams 	memset(scic->power_control.requesters, 0,
2152cc9203bfSDan Williams 	       sizeof(scic->power_control.requesters));
2153cc9203bfSDan Williams 
2154cc9203bfSDan Williams 	scic->power_control.phys_waiting = 0;
2155cc9203bfSDan Williams 	scic->power_control.phys_granted_power = 0;
2156cc9203bfSDan Williams }
2157cc9203bfSDan Williams 
2158cc9203bfSDan Williams static enum sci_status scic_controller_initialize(struct scic_sds_controller *scic)
2159cc9203bfSDan Williams {
2160e301370aSEdmund Nadolski 	struct sci_base_state_machine *sm = &scic->sm;
2161cc9203bfSDan Williams 	struct isci_host *ihost = scic_to_ihost(scic);
21627c78da31SDan Williams 	enum sci_status result = SCI_FAILURE;
21637c78da31SDan Williams 	unsigned long i, state, val;
2164cc9203bfSDan Williams 
2165e301370aSEdmund Nadolski 	if (scic->sm.current_state_id != SCIC_RESET) {
2166cc9203bfSDan Williams 		dev_warn(scic_to_dev(scic),
2167cc9203bfSDan Williams 			 "SCIC Controller initialize operation requested "
2168cc9203bfSDan Williams 			 "in invalid state\n");
2169cc9203bfSDan Williams 		return SCI_FAILURE_INVALID_STATE;
2170cc9203bfSDan Williams 	}
2171cc9203bfSDan Williams 
2172e301370aSEdmund Nadolski 	sci_change_state(sm, SCIC_INITIALIZING);
2173cc9203bfSDan Williams 
2174bb3dbdf6SEdmund Nadolski 	sci_init_timer(&scic->phy_timer, phy_startup_timeout);
2175bb3dbdf6SEdmund Nadolski 
2176bb3dbdf6SEdmund Nadolski 	scic->next_phy_to_start = 0;
2177bb3dbdf6SEdmund Nadolski 	scic->phy_startup_timer_pending = false;
2178cc9203bfSDan Williams 
2179cc9203bfSDan Williams 	scic_sds_controller_initialize_power_control(scic);
2180cc9203bfSDan Williams 
2181cc9203bfSDan Williams 	/*
2182cc9203bfSDan Williams 	 * There is nothing to do here for B0 since we do not have to
2183cc9203bfSDan Williams 	 * program the AFE registers.
2184cc9203bfSDan Williams 	 * / @todo The AFE settings are supposed to be correct for the B0 but
2185cc9203bfSDan Williams 	 * /       presently they seem to be wrong. */
2186cc9203bfSDan Williams 	scic_sds_controller_afe_initialization(scic);
2187cc9203bfSDan Williams 
2188cc9203bfSDan Williams 
2189cc9203bfSDan Williams 	/* Take the hardware out of reset */
2190cc9203bfSDan Williams 	writel(0, &scic->smu_registers->soft_reset_control);
2191cc9203bfSDan Williams 
2192cc9203bfSDan Williams 	/*
2193cc9203bfSDan Williams 	 * / @todo Provide meaningfull error code for hardware failure
2194cc9203bfSDan Williams 	 * result = SCI_FAILURE_CONTROLLER_HARDWARE; */
21957c78da31SDan Williams 	for (i = 100; i >= 1; i--) {
21967c78da31SDan Williams 		u32 status;
2197cc9203bfSDan Williams 
2198cc9203bfSDan Williams 		/* Loop until the hardware reports success */
2199cc9203bfSDan Williams 		udelay(SCU_CONTEXT_RAM_INIT_STALL_TIME);
2200cc9203bfSDan Williams 		status = readl(&scic->smu_registers->control_status);
2201cc9203bfSDan Williams 
22027c78da31SDan Williams 		if ((status & SCU_RAM_INIT_COMPLETED) == SCU_RAM_INIT_COMPLETED)
22037c78da31SDan Williams 			break;
2204cc9203bfSDan Williams 	}
22057c78da31SDan Williams 	if (i == 0)
22067c78da31SDan Williams 		goto out;
2207cc9203bfSDan Williams 
2208cc9203bfSDan Williams 	/*
2209cc9203bfSDan Williams 	 * Determine what are the actaul device capacities that the
2210cc9203bfSDan Williams 	 * hardware will support */
22117c78da31SDan Williams 	val = readl(&scic->smu_registers->device_context_capacity);
2212cc9203bfSDan Williams 
22137c78da31SDan Williams 	/* Record the smaller of the two capacity values */
22147c78da31SDan Williams 	scic->logical_port_entries = min(smu_max_ports(val), SCI_MAX_PORTS);
22157c78da31SDan Williams 	scic->task_context_entries = min(smu_max_task_contexts(val), SCI_MAX_IO_REQUESTS);
22167c78da31SDan Williams 	scic->remote_node_entries = min(smu_max_rncs(val), SCI_MAX_REMOTE_DEVICES);
2217cc9203bfSDan Williams 
2218cc9203bfSDan Williams 	/*
2219cc9203bfSDan Williams 	 * Make all PEs that are unassigned match up with the
2220cc9203bfSDan Williams 	 * logical ports
2221cc9203bfSDan Williams 	 */
22227c78da31SDan Williams 	for (i = 0; i < scic->logical_port_entries; i++) {
2223cc9203bfSDan Williams 		struct scu_port_task_scheduler_group_registers __iomem
2224cc9203bfSDan Williams 			*ptsg = &scic->scu_registers->peg0.ptsg;
2225cc9203bfSDan Williams 
22267c78da31SDan Williams 		writel(i, &ptsg->protocol_engine[i]);
2227cc9203bfSDan Williams 	}
2228cc9203bfSDan Williams 
2229cc9203bfSDan Williams 	/* Initialize hardware PCI Relaxed ordering in DMA engines */
22307c78da31SDan Williams 	val = readl(&scic->scu_registers->sdma.pdma_configuration);
22317c78da31SDan Williams 	val |= SCU_PDMACR_GEN_BIT(PCI_RELAXED_ORDERING_ENABLE);
22327c78da31SDan Williams 	writel(val, &scic->scu_registers->sdma.pdma_configuration);
2233cc9203bfSDan Williams 
22347c78da31SDan Williams 	val = readl(&scic->scu_registers->sdma.cdma_configuration);
22357c78da31SDan Williams 	val |= SCU_CDMACR_GEN_BIT(PCI_RELAXED_ORDERING_ENABLE);
22367c78da31SDan Williams 	writel(val, &scic->scu_registers->sdma.cdma_configuration);
2237cc9203bfSDan Williams 
2238cc9203bfSDan Williams 	/*
2239cc9203bfSDan Williams 	 * Initialize the PHYs before the PORTs because the PHY registers
2240cc9203bfSDan Williams 	 * are accessed during the port initialization.
2241cc9203bfSDan Williams 	 */
22427c78da31SDan Williams 	for (i = 0; i < SCI_MAX_PHYS; i++) {
22437c78da31SDan Williams 		result = scic_sds_phy_initialize(&ihost->phys[i].sci,
22447c78da31SDan Williams 						 &scic->scu_registers->peg0.pe[i].tl,
22457c78da31SDan Williams 						 &scic->scu_registers->peg0.pe[i].ll);
22467c78da31SDan Williams 		if (result != SCI_SUCCESS)
22477c78da31SDan Williams 			goto out;
2248cc9203bfSDan Williams 	}
2249cc9203bfSDan Williams 
22507c78da31SDan Williams 	for (i = 0; i < scic->logical_port_entries; i++) {
22517c78da31SDan Williams 		result = scic_sds_port_initialize(&ihost->ports[i].sci,
22527c78da31SDan Williams 						  &scic->scu_registers->peg0.ptsg.port[i],
2253cc9203bfSDan Williams 						  &scic->scu_registers->peg0.ptsg.protocol_engine,
22547c78da31SDan Williams 						  &scic->scu_registers->peg0.viit[i]);
22557c78da31SDan Williams 
22567c78da31SDan Williams 		if (result != SCI_SUCCESS)
22577c78da31SDan Williams 			goto out;
2258cc9203bfSDan Williams 	}
2259cc9203bfSDan Williams 
22607c78da31SDan Williams 	result = scic_sds_port_configuration_agent_initialize(scic, &scic->port_agent);
2261cc9203bfSDan Williams 
22627c78da31SDan Williams  out:
2263cc9203bfSDan Williams 	/* Advance the controller state machine */
2264cc9203bfSDan Williams 	if (result == SCI_SUCCESS)
2265e301370aSEdmund Nadolski 		state = SCIC_INITIALIZED;
2266cc9203bfSDan Williams 	else
2267e301370aSEdmund Nadolski 		state = SCIC_FAILED;
2268e301370aSEdmund Nadolski 	sci_change_state(sm, state);
2269cc9203bfSDan Williams 
2270cc9203bfSDan Williams 	return result;
2271cc9203bfSDan Williams }
2272cc9203bfSDan Williams 
2273cc9203bfSDan Williams static enum sci_status scic_user_parameters_set(
2274cc9203bfSDan Williams 	struct scic_sds_controller *scic,
2275cc9203bfSDan Williams 	union scic_user_parameters *scic_parms)
2276cc9203bfSDan Williams {
2277e301370aSEdmund Nadolski 	u32 state = scic->sm.current_state_id;
2278cc9203bfSDan Williams 
2279e301370aSEdmund Nadolski 	if (state == SCIC_RESET ||
2280e301370aSEdmund Nadolski 	    state == SCIC_INITIALIZING ||
2281e301370aSEdmund Nadolski 	    state == SCIC_INITIALIZED) {
2282cc9203bfSDan Williams 		u16 index;
2283cc9203bfSDan Williams 
2284cc9203bfSDan Williams 		/*
2285cc9203bfSDan Williams 		 * Validate the user parameters.  If they are not legal, then
2286cc9203bfSDan Williams 		 * return a failure.
2287cc9203bfSDan Williams 		 */
2288cc9203bfSDan Williams 		for (index = 0; index < SCI_MAX_PHYS; index++) {
2289cc9203bfSDan Williams 			struct sci_phy_user_params *user_phy;
2290cc9203bfSDan Williams 
2291cc9203bfSDan Williams 			user_phy = &scic_parms->sds1.phys[index];
2292cc9203bfSDan Williams 
2293cc9203bfSDan Williams 			if (!((user_phy->max_speed_generation <=
2294cc9203bfSDan Williams 						SCIC_SDS_PARM_MAX_SPEED) &&
2295cc9203bfSDan Williams 			      (user_phy->max_speed_generation >
2296cc9203bfSDan Williams 						SCIC_SDS_PARM_NO_SPEED)))
2297cc9203bfSDan Williams 				return SCI_FAILURE_INVALID_PARAMETER_VALUE;
2298cc9203bfSDan Williams 
2299cc9203bfSDan Williams 			if (user_phy->in_connection_align_insertion_frequency <
2300cc9203bfSDan Williams 					3)
2301cc9203bfSDan Williams 				return SCI_FAILURE_INVALID_PARAMETER_VALUE;
2302cc9203bfSDan Williams 
2303cc9203bfSDan Williams 			if ((user_phy->in_connection_align_insertion_frequency <
2304cc9203bfSDan Williams 						3) ||
2305cc9203bfSDan Williams 			    (user_phy->align_insertion_frequency == 0) ||
2306cc9203bfSDan Williams 			    (user_phy->
2307cc9203bfSDan Williams 				notify_enable_spin_up_insertion_frequency ==
2308cc9203bfSDan Williams 						0))
2309cc9203bfSDan Williams 				return SCI_FAILURE_INVALID_PARAMETER_VALUE;
2310cc9203bfSDan Williams 		}
2311cc9203bfSDan Williams 
2312cc9203bfSDan Williams 		if ((scic_parms->sds1.stp_inactivity_timeout == 0) ||
2313cc9203bfSDan Williams 		    (scic_parms->sds1.ssp_inactivity_timeout == 0) ||
2314cc9203bfSDan Williams 		    (scic_parms->sds1.stp_max_occupancy_timeout == 0) ||
2315cc9203bfSDan Williams 		    (scic_parms->sds1.ssp_max_occupancy_timeout == 0) ||
2316cc9203bfSDan Williams 		    (scic_parms->sds1.no_outbound_task_timeout == 0))
2317cc9203bfSDan Williams 			return SCI_FAILURE_INVALID_PARAMETER_VALUE;
2318cc9203bfSDan Williams 
2319cc9203bfSDan Williams 		memcpy(&scic->user_parameters, scic_parms, sizeof(*scic_parms));
2320cc9203bfSDan Williams 
2321cc9203bfSDan Williams 		return SCI_SUCCESS;
2322cc9203bfSDan Williams 	}
2323cc9203bfSDan Williams 
2324cc9203bfSDan Williams 	return SCI_FAILURE_INVALID_STATE;
2325cc9203bfSDan Williams }
2326cc9203bfSDan Williams 
2327cc9203bfSDan Williams static int scic_controller_mem_init(struct scic_sds_controller *scic)
2328cc9203bfSDan Williams {
2329cc9203bfSDan Williams 	struct device *dev = scic_to_dev(scic);
23307c78da31SDan Williams 	dma_addr_t dma;
23317c78da31SDan Williams 	size_t size;
23327c78da31SDan Williams 	int err;
2333cc9203bfSDan Williams 
23347c78da31SDan Williams 	size = SCU_MAX_COMPLETION_QUEUE_ENTRIES * sizeof(u32);
23357c78da31SDan Williams 	scic->completion_queue = dmam_alloc_coherent(dev, size, &dma, GFP_KERNEL);
2336cc9203bfSDan Williams 	if (!scic->completion_queue)
2337cc9203bfSDan Williams 		return -ENOMEM;
2338cc9203bfSDan Williams 
23397c78da31SDan Williams 	writel(lower_32_bits(dma), &scic->smu_registers->completion_queue_lower);
23407c78da31SDan Williams 	writel(upper_32_bits(dma), &scic->smu_registers->completion_queue_upper);
2341cc9203bfSDan Williams 
23427c78da31SDan Williams 	size = scic->remote_node_entries * sizeof(union scu_remote_node_context);
23437c78da31SDan Williams 	scic->remote_node_context_table = dmam_alloc_coherent(dev, size, &dma,
23447c78da31SDan Williams 							      GFP_KERNEL);
2345cc9203bfSDan Williams 	if (!scic->remote_node_context_table)
2346cc9203bfSDan Williams 		return -ENOMEM;
2347cc9203bfSDan Williams 
23487c78da31SDan Williams 	writel(lower_32_bits(dma), &scic->smu_registers->remote_node_context_lower);
23497c78da31SDan Williams 	writel(upper_32_bits(dma), &scic->smu_registers->remote_node_context_upper);
2350cc9203bfSDan Williams 
23517c78da31SDan Williams 	size = scic->task_context_entries * sizeof(struct scu_task_context),
23527c78da31SDan Williams 	scic->task_context_table = dmam_alloc_coherent(dev, size, &dma, GFP_KERNEL);
2353cc9203bfSDan Williams 	if (!scic->task_context_table)
2354cc9203bfSDan Williams 		return -ENOMEM;
2355cc9203bfSDan Williams 
2356312e0c24SDan Williams 	scic->task_context_dma = dma;
23577c78da31SDan Williams 	writel(lower_32_bits(dma), &scic->smu_registers->host_task_table_lower);
23587c78da31SDan Williams 	writel(upper_32_bits(dma), &scic->smu_registers->host_task_table_upper);
2359cc9203bfSDan Williams 
23607c78da31SDan Williams 	err = scic_sds_unsolicited_frame_control_construct(scic);
23617c78da31SDan Williams 	if (err)
23627c78da31SDan Williams 		return err;
2363cc9203bfSDan Williams 
2364cc9203bfSDan Williams 	/*
2365cc9203bfSDan Williams 	 * Inform the silicon as to the location of the UF headers and
2366cc9203bfSDan Williams 	 * address table.
2367cc9203bfSDan Williams 	 */
2368cc9203bfSDan Williams 	writel(lower_32_bits(scic->uf_control.headers.physical_address),
2369cc9203bfSDan Williams 		&scic->scu_registers->sdma.uf_header_base_address_lower);
2370cc9203bfSDan Williams 	writel(upper_32_bits(scic->uf_control.headers.physical_address),
2371cc9203bfSDan Williams 		&scic->scu_registers->sdma.uf_header_base_address_upper);
2372cc9203bfSDan Williams 
2373cc9203bfSDan Williams 	writel(lower_32_bits(scic->uf_control.address_table.physical_address),
2374cc9203bfSDan Williams 		&scic->scu_registers->sdma.uf_address_table_lower);
2375cc9203bfSDan Williams 	writel(upper_32_bits(scic->uf_control.address_table.physical_address),
2376cc9203bfSDan Williams 		&scic->scu_registers->sdma.uf_address_table_upper);
2377cc9203bfSDan Williams 
2378cc9203bfSDan Williams 	return 0;
2379cc9203bfSDan Williams }
2380cc9203bfSDan Williams 
23816f231ddaSDan Williams int isci_host_init(struct isci_host *isci_host)
23826f231ddaSDan Williams {
2383d9c37390SDan Williams 	int err = 0, i;
23846f231ddaSDan Williams 	enum sci_status status;
23854711ba10SDan Williams 	union scic_oem_parameters oem;
23866f231ddaSDan Williams 	union scic_user_parameters scic_user_params;
2387d044af17SDan Williams 	struct isci_pci_info *pci_info = to_pci_info(isci_host->pdev);
23886f231ddaSDan Williams 
23896f231ddaSDan Williams 	spin_lock_init(&isci_host->state_lock);
23906f231ddaSDan Williams 	spin_lock_init(&isci_host->scic_lock);
23910cf89d1dSDan Williams 	init_waitqueue_head(&isci_host->eventq);
23926f231ddaSDan Williams 
23936f231ddaSDan Williams 	isci_host_change_state(isci_host, isci_starting);
23946f231ddaSDan Williams 
2395cc3dbd0aSArtur Wojcik 	status = scic_controller_construct(&isci_host->sci, scu_base(isci_host),
23966f231ddaSDan Williams 					   smu_base(isci_host));
23976f231ddaSDan Williams 
23986f231ddaSDan Williams 	if (status != SCI_SUCCESS) {
23996f231ddaSDan Williams 		dev_err(&isci_host->pdev->dev,
24006f231ddaSDan Williams 			"%s: scic_controller_construct failed - status = %x\n",
24016f231ddaSDan Williams 			__func__,
24026f231ddaSDan Williams 			status);
2403858d4aa7SDave Jiang 		return -ENODEV;
24046f231ddaSDan Williams 	}
24056f231ddaSDan Williams 
24066f231ddaSDan Williams 	isci_host->sas_ha.dev = &isci_host->pdev->dev;
24076f231ddaSDan Williams 	isci_host->sas_ha.lldd_ha = isci_host;
24086f231ddaSDan Williams 
2409d044af17SDan Williams 	/*
2410d044af17SDan Williams 	 * grab initial values stored in the controller object for OEM and USER
2411d044af17SDan Williams 	 * parameters
2412d044af17SDan Williams 	 */
2413b5f18a20SDave Jiang 	isci_user_parameters_get(isci_host, &scic_user_params);
2414cc3dbd0aSArtur Wojcik 	status = scic_user_parameters_set(&isci_host->sci,
2415d044af17SDan Williams 					  &scic_user_params);
2416d044af17SDan Williams 	if (status != SCI_SUCCESS) {
2417d044af17SDan Williams 		dev_warn(&isci_host->pdev->dev,
2418d044af17SDan Williams 			 "%s: scic_user_parameters_set failed\n",
2419d044af17SDan Williams 			 __func__);
2420d044af17SDan Williams 		return -ENODEV;
2421d044af17SDan Williams 	}
24226f231ddaSDan Williams 
2423cc3dbd0aSArtur Wojcik 	scic_oem_parameters_get(&isci_host->sci, &oem);
2424d044af17SDan Williams 
2425d044af17SDan Williams 	/* grab any OEM parameters specified in orom */
2426d044af17SDan Williams 	if (pci_info->orom) {
24274711ba10SDan Williams 		status = isci_parse_oem_parameters(&oem,
2428d044af17SDan Williams 						   pci_info->orom,
2429d044af17SDan Williams 						   isci_host->id);
24306f231ddaSDan Williams 		if (status != SCI_SUCCESS) {
24316f231ddaSDan Williams 			dev_warn(&isci_host->pdev->dev,
24326f231ddaSDan Williams 				 "parsing firmware oem parameters failed\n");
2433858d4aa7SDave Jiang 			return -EINVAL;
24346f231ddaSDan Williams 		}
24354711ba10SDan Williams 	}
24364711ba10SDan Williams 
2437cc3dbd0aSArtur Wojcik 	status = scic_oem_parameters_set(&isci_host->sci, &oem);
24386f231ddaSDan Williams 	if (status != SCI_SUCCESS) {
24396f231ddaSDan Williams 		dev_warn(&isci_host->pdev->dev,
24406f231ddaSDan Williams 				"%s: scic_oem_parameters_set failed\n",
24416f231ddaSDan Williams 				__func__);
2442858d4aa7SDave Jiang 		return -ENODEV;
24436f231ddaSDan Williams 	}
24446f231ddaSDan Williams 
24456f231ddaSDan Williams 	tasklet_init(&isci_host->completion_tasklet,
2446c7ef4031SDan Williams 		     isci_host_completion_routine, (unsigned long)isci_host);
24476f231ddaSDan Williams 
24486f231ddaSDan Williams 	INIT_LIST_HEAD(&isci_host->requests_to_complete);
244911b00c19SJeff Skirvin 	INIT_LIST_HEAD(&isci_host->requests_to_errorback);
24506f231ddaSDan Williams 
24517c40a803SDan Williams 	spin_lock_irq(&isci_host->scic_lock);
2452cc3dbd0aSArtur Wojcik 	status = scic_controller_initialize(&isci_host->sci);
24537c40a803SDan Williams 	spin_unlock_irq(&isci_host->scic_lock);
24547c40a803SDan Williams 	if (status != SCI_SUCCESS) {
24557c40a803SDan Williams 		dev_warn(&isci_host->pdev->dev,
24567c40a803SDan Williams 			 "%s: scic_controller_initialize failed -"
24577c40a803SDan Williams 			 " status = 0x%x\n",
24587c40a803SDan Williams 			 __func__, status);
24597c40a803SDan Williams 		return -ENODEV;
24607c40a803SDan Williams 	}
24617c40a803SDan Williams 
2462cc3dbd0aSArtur Wojcik 	err = scic_controller_mem_init(&isci_host->sci);
24636f231ddaSDan Williams 	if (err)
2464858d4aa7SDave Jiang 		return err;
24656f231ddaSDan Williams 
2466d9c37390SDan Williams 	for (i = 0; i < SCI_MAX_PORTS; i++)
2467e531381eSDan Williams 		isci_port_init(&isci_host->ports[i], isci_host, i);
24686f231ddaSDan Williams 
2469d9c37390SDan Williams 	for (i = 0; i < SCI_MAX_PHYS; i++)
2470d9c37390SDan Williams 		isci_phy_init(&isci_host->phys[i], isci_host, i);
2471d9c37390SDan Williams 
2472d9c37390SDan Williams 	for (i = 0; i < SCI_MAX_REMOTE_DEVICES; i++) {
247357f20f4eSDan Williams 		struct isci_remote_device *idev = &isci_host->devices[i];
2474d9c37390SDan Williams 
2475d9c37390SDan Williams 		INIT_LIST_HEAD(&idev->reqs_in_process);
2476d9c37390SDan Williams 		INIT_LIST_HEAD(&idev->node);
2477d9c37390SDan Williams 	}
24786f231ddaSDan Williams 
2479*db056250SDan Williams 	for (i = 0; i < SCI_MAX_IO_REQUESTS; i++) {
2480*db056250SDan Williams 		struct isci_request *ireq;
2481*db056250SDan Williams 		dma_addr_t dma;
2482*db056250SDan Williams 
2483*db056250SDan Williams 		ireq = dmam_alloc_coherent(&isci_host->pdev->dev,
2484*db056250SDan Williams 					   sizeof(struct isci_request), &dma,
2485*db056250SDan Williams 					   GFP_KERNEL);
2486*db056250SDan Williams 		if (!ireq)
2487*db056250SDan Williams 			return -ENOMEM;
2488*db056250SDan Williams 
2489*db056250SDan Williams 		ireq->sci.tc = &isci_host->sci.task_context_table[i];
2490*db056250SDan Williams 		ireq->sci.owning_controller = &isci_host->sci;
2491*db056250SDan Williams 		spin_lock_init(&ireq->state_lock);
2492*db056250SDan Williams 		ireq->request_daddr = dma;
2493*db056250SDan Williams 		ireq->isci_host = isci_host;
2494*db056250SDan Williams 
2495*db056250SDan Williams 		isci_host->reqs[i] = ireq;
2496*db056250SDan Williams 	}
2497*db056250SDan Williams 
2498858d4aa7SDave Jiang 	return 0;
24996f231ddaSDan Williams }
2500cc9203bfSDan Williams 
2501cc9203bfSDan Williams void scic_sds_controller_link_up(struct scic_sds_controller *scic,
2502cc9203bfSDan Williams 		struct scic_sds_port *port, struct scic_sds_phy *phy)
2503cc9203bfSDan Williams {
2504e301370aSEdmund Nadolski 	switch (scic->sm.current_state_id) {
2505e301370aSEdmund Nadolski 	case SCIC_STARTING:
2506bb3dbdf6SEdmund Nadolski 		sci_del_timer(&scic->phy_timer);
2507bb3dbdf6SEdmund Nadolski 		scic->phy_startup_timer_pending = false;
2508cc9203bfSDan Williams 		scic->port_agent.link_up_handler(scic, &scic->port_agent,
2509cc9203bfSDan Williams 						 port, phy);
2510cc9203bfSDan Williams 		scic_sds_controller_start_next_phy(scic);
2511cc9203bfSDan Williams 		break;
2512e301370aSEdmund Nadolski 	case SCIC_READY:
2513cc9203bfSDan Williams 		scic->port_agent.link_up_handler(scic, &scic->port_agent,
2514cc9203bfSDan Williams 						 port, phy);
2515cc9203bfSDan Williams 		break;
2516cc9203bfSDan Williams 	default:
2517cc9203bfSDan Williams 		dev_dbg(scic_to_dev(scic),
2518cc9203bfSDan Williams 			"%s: SCIC Controller linkup event from phy %d in "
2519cc9203bfSDan Williams 			"unexpected state %d\n", __func__, phy->phy_index,
2520e301370aSEdmund Nadolski 			scic->sm.current_state_id);
2521cc9203bfSDan Williams 	}
2522cc9203bfSDan Williams }
2523cc9203bfSDan Williams 
2524cc9203bfSDan Williams void scic_sds_controller_link_down(struct scic_sds_controller *scic,
2525cc9203bfSDan Williams 		struct scic_sds_port *port, struct scic_sds_phy *phy)
2526cc9203bfSDan Williams {
2527e301370aSEdmund Nadolski 	switch (scic->sm.current_state_id) {
2528e301370aSEdmund Nadolski 	case SCIC_STARTING:
2529e301370aSEdmund Nadolski 	case SCIC_READY:
2530cc9203bfSDan Williams 		scic->port_agent.link_down_handler(scic, &scic->port_agent,
2531cc9203bfSDan Williams 						   port, phy);
2532cc9203bfSDan Williams 		break;
2533cc9203bfSDan Williams 	default:
2534cc9203bfSDan Williams 		dev_dbg(scic_to_dev(scic),
2535cc9203bfSDan Williams 			"%s: SCIC Controller linkdown event from phy %d in "
2536cc9203bfSDan Williams 			"unexpected state %d\n",
2537cc9203bfSDan Williams 			__func__,
2538cc9203bfSDan Williams 			phy->phy_index,
2539e301370aSEdmund Nadolski 			scic->sm.current_state_id);
2540cc9203bfSDan Williams 	}
2541cc9203bfSDan Williams }
2542cc9203bfSDan Williams 
2543cc9203bfSDan Williams /**
2544cc9203bfSDan Williams  * This is a helper method to determine if any remote devices on this
2545cc9203bfSDan Williams  * controller are still in the stopping state.
2546cc9203bfSDan Williams  *
2547cc9203bfSDan Williams  */
2548cc9203bfSDan Williams static bool scic_sds_controller_has_remote_devices_stopping(
2549cc9203bfSDan Williams 	struct scic_sds_controller *controller)
2550cc9203bfSDan Williams {
2551cc9203bfSDan Williams 	u32 index;
2552cc9203bfSDan Williams 
2553cc9203bfSDan Williams 	for (index = 0; index < controller->remote_node_entries; index++) {
2554cc9203bfSDan Williams 		if ((controller->device_table[index] != NULL) &&
2555e301370aSEdmund Nadolski 		   (controller->device_table[index]->sm.current_state_id == SCI_DEV_STOPPING))
2556cc9203bfSDan Williams 			return true;
2557cc9203bfSDan Williams 	}
2558cc9203bfSDan Williams 
2559cc9203bfSDan Williams 	return false;
2560cc9203bfSDan Williams }
2561cc9203bfSDan Williams 
2562cc9203bfSDan Williams /**
2563cc9203bfSDan Williams  * This method is called by the remote device to inform the controller
2564cc9203bfSDan Williams  * object that the remote device has stopped.
2565cc9203bfSDan Williams  */
2566cc9203bfSDan Williams void scic_sds_controller_remote_device_stopped(struct scic_sds_controller *scic,
2567cc9203bfSDan Williams 					       struct scic_sds_remote_device *sci_dev)
2568cc9203bfSDan Williams {
2569e301370aSEdmund Nadolski 	if (scic->sm.current_state_id != SCIC_STOPPING) {
2570cc9203bfSDan Williams 		dev_dbg(scic_to_dev(scic),
2571cc9203bfSDan Williams 			"SCIC Controller 0x%p remote device stopped event "
2572cc9203bfSDan Williams 			"from device 0x%p in unexpected state %d\n",
2573cc9203bfSDan Williams 			scic, sci_dev,
2574e301370aSEdmund Nadolski 			scic->sm.current_state_id);
2575cc9203bfSDan Williams 		return;
2576cc9203bfSDan Williams 	}
2577cc9203bfSDan Williams 
2578cc9203bfSDan Williams 	if (!scic_sds_controller_has_remote_devices_stopping(scic)) {
2579e301370aSEdmund Nadolski 		sci_change_state(&scic->sm, SCIC_STOPPED);
2580cc9203bfSDan Williams 	}
2581cc9203bfSDan Williams }
2582cc9203bfSDan Williams 
2583cc9203bfSDan Williams /**
2584cc9203bfSDan Williams  * This method will write to the SCU PCP register the request value. The method
2585cc9203bfSDan Williams  *    is used to suspend/resume ports, devices, and phys.
2586cc9203bfSDan Williams  * @scic:
2587cc9203bfSDan Williams  *
2588cc9203bfSDan Williams  *
2589cc9203bfSDan Williams  */
2590cc9203bfSDan Williams void scic_sds_controller_post_request(
2591cc9203bfSDan Williams 	struct scic_sds_controller *scic,
2592cc9203bfSDan Williams 	u32 request)
2593cc9203bfSDan Williams {
2594cc9203bfSDan Williams 	dev_dbg(scic_to_dev(scic),
2595cc9203bfSDan Williams 		"%s: SCIC Controller 0x%p post request 0x%08x\n",
2596cc9203bfSDan Williams 		__func__,
2597cc9203bfSDan Williams 		scic,
2598cc9203bfSDan Williams 		request);
2599cc9203bfSDan Williams 
2600cc9203bfSDan Williams 	writel(request, &scic->smu_registers->post_context_port);
2601cc9203bfSDan Williams }
2602cc9203bfSDan Williams 
2603dd047c8eSDan Williams struct scic_sds_request *scic_request_by_tag(struct scic_sds_controller *scic, u16 io_tag)
2604cc9203bfSDan Williams {
2605cc9203bfSDan Williams 	u16 task_index;
2606cc9203bfSDan Williams 	u16 task_sequence;
2607cc9203bfSDan Williams 
2608dd047c8eSDan Williams 	task_index = ISCI_TAG_TCI(io_tag);
2609cc9203bfSDan Williams 
2610cc9203bfSDan Williams 	if (task_index < scic->task_context_entries) {
2611*db056250SDan Williams 		struct isci_request *ireq = scic_to_ihost(scic)->reqs[task_index];
2612*db056250SDan Williams 
2613*db056250SDan Williams 		if (test_bit(IREQ_ACTIVE, &ireq->flags)) {
2614dd047c8eSDan Williams 			task_sequence = ISCI_TAG_SEQ(io_tag);
2615cc9203bfSDan Williams 
2616*db056250SDan Williams 			if (task_sequence == scic->io_request_sequence[task_index])
2617*db056250SDan Williams 				return &ireq->sci;
2618cc9203bfSDan Williams 		}
2619cc9203bfSDan Williams 	}
2620cc9203bfSDan Williams 
2621cc9203bfSDan Williams 	return NULL;
2622cc9203bfSDan Williams }
2623cc9203bfSDan Williams 
2624cc9203bfSDan Williams /**
2625cc9203bfSDan Williams  * This method allocates remote node index and the reserves the remote node
2626cc9203bfSDan Williams  *    context space for use. This method can fail if there are no more remote
2627cc9203bfSDan Williams  *    node index available.
2628cc9203bfSDan Williams  * @scic: This is the controller object which contains the set of
2629cc9203bfSDan Williams  *    free remote node ids
2630cc9203bfSDan Williams  * @sci_dev: This is the device object which is requesting the a remote node
2631cc9203bfSDan Williams  *    id
2632cc9203bfSDan Williams  * @node_id: This is the remote node id that is assinged to the device if one
2633cc9203bfSDan Williams  *    is available
2634cc9203bfSDan Williams  *
2635cc9203bfSDan Williams  * enum sci_status SCI_FAILURE_OUT_OF_RESOURCES if there are no available remote
2636cc9203bfSDan Williams  * node index available.
2637cc9203bfSDan Williams  */
2638cc9203bfSDan Williams enum sci_status scic_sds_controller_allocate_remote_node_context(
2639cc9203bfSDan Williams 	struct scic_sds_controller *scic,
2640cc9203bfSDan Williams 	struct scic_sds_remote_device *sci_dev,
2641cc9203bfSDan Williams 	u16 *node_id)
2642cc9203bfSDan Williams {
2643cc9203bfSDan Williams 	u16 node_index;
2644cc9203bfSDan Williams 	u32 remote_node_count = scic_sds_remote_device_node_count(sci_dev);
2645cc9203bfSDan Williams 
2646cc9203bfSDan Williams 	node_index = scic_sds_remote_node_table_allocate_remote_node(
2647cc9203bfSDan Williams 		&scic->available_remote_nodes, remote_node_count
2648cc9203bfSDan Williams 		);
2649cc9203bfSDan Williams 
2650cc9203bfSDan Williams 	if (node_index != SCIC_SDS_REMOTE_NODE_CONTEXT_INVALID_INDEX) {
2651cc9203bfSDan Williams 		scic->device_table[node_index] = sci_dev;
2652cc9203bfSDan Williams 
2653cc9203bfSDan Williams 		*node_id = node_index;
2654cc9203bfSDan Williams 
2655cc9203bfSDan Williams 		return SCI_SUCCESS;
2656cc9203bfSDan Williams 	}
2657cc9203bfSDan Williams 
2658cc9203bfSDan Williams 	return SCI_FAILURE_INSUFFICIENT_RESOURCES;
2659cc9203bfSDan Williams }
2660cc9203bfSDan Williams 
2661cc9203bfSDan Williams /**
2662cc9203bfSDan Williams  * This method frees the remote node index back to the available pool.  Once
2663cc9203bfSDan Williams  *    this is done the remote node context buffer is no longer valid and can
2664cc9203bfSDan Williams  *    not be used.
2665cc9203bfSDan Williams  * @scic:
2666cc9203bfSDan Williams  * @sci_dev:
2667cc9203bfSDan Williams  * @node_id:
2668cc9203bfSDan Williams  *
2669cc9203bfSDan Williams  */
2670cc9203bfSDan Williams void scic_sds_controller_free_remote_node_context(
2671cc9203bfSDan Williams 	struct scic_sds_controller *scic,
2672cc9203bfSDan Williams 	struct scic_sds_remote_device *sci_dev,
2673cc9203bfSDan Williams 	u16 node_id)
2674cc9203bfSDan Williams {
2675cc9203bfSDan Williams 	u32 remote_node_count = scic_sds_remote_device_node_count(sci_dev);
2676cc9203bfSDan Williams 
2677cc9203bfSDan Williams 	if (scic->device_table[node_id] == sci_dev) {
2678cc9203bfSDan Williams 		scic->device_table[node_id] = NULL;
2679cc9203bfSDan Williams 
2680cc9203bfSDan Williams 		scic_sds_remote_node_table_release_remote_node_index(
2681cc9203bfSDan Williams 			&scic->available_remote_nodes, remote_node_count, node_id
2682cc9203bfSDan Williams 			);
2683cc9203bfSDan Williams 	}
2684cc9203bfSDan Williams }
2685cc9203bfSDan Williams 
2686cc9203bfSDan Williams /**
2687cc9203bfSDan Williams  * This method returns the union scu_remote_node_context for the specified remote
2688cc9203bfSDan Williams  *    node id.
2689cc9203bfSDan Williams  * @scic:
2690cc9203bfSDan Williams  * @node_id:
2691cc9203bfSDan Williams  *
2692cc9203bfSDan Williams  * union scu_remote_node_context*
2693cc9203bfSDan Williams  */
2694cc9203bfSDan Williams union scu_remote_node_context *scic_sds_controller_get_remote_node_context_buffer(
2695cc9203bfSDan Williams 	struct scic_sds_controller *scic,
2696cc9203bfSDan Williams 	u16 node_id
2697cc9203bfSDan Williams 	) {
2698cc9203bfSDan Williams 	if (
2699cc9203bfSDan Williams 		(node_id < scic->remote_node_entries)
2700cc9203bfSDan Williams 		&& (scic->device_table[node_id] != NULL)
2701cc9203bfSDan Williams 		) {
2702cc9203bfSDan Williams 		return &scic->remote_node_context_table[node_id];
2703cc9203bfSDan Williams 	}
2704cc9203bfSDan Williams 
2705cc9203bfSDan Williams 	return NULL;
2706cc9203bfSDan Williams }
2707cc9203bfSDan Williams 
2708cc9203bfSDan Williams /**
2709cc9203bfSDan Williams  *
2710cc9203bfSDan Williams  * @resposne_buffer: This is the buffer into which the D2H register FIS will be
2711cc9203bfSDan Williams  *    constructed.
2712cc9203bfSDan Williams  * @frame_header: This is the frame header returned by the hardware.
2713cc9203bfSDan Williams  * @frame_buffer: This is the frame buffer returned by the hardware.
2714cc9203bfSDan Williams  *
2715cc9203bfSDan Williams  * This method will combind the frame header and frame buffer to create a SATA
2716cc9203bfSDan Williams  * D2H register FIS none
2717cc9203bfSDan Williams  */
2718cc9203bfSDan Williams void scic_sds_controller_copy_sata_response(
2719cc9203bfSDan Williams 	void *response_buffer,
2720cc9203bfSDan Williams 	void *frame_header,
2721cc9203bfSDan Williams 	void *frame_buffer)
2722cc9203bfSDan Williams {
2723cc9203bfSDan Williams 	memcpy(response_buffer, frame_header, sizeof(u32));
2724cc9203bfSDan Williams 
2725cc9203bfSDan Williams 	memcpy(response_buffer + sizeof(u32),
2726cc9203bfSDan Williams 	       frame_buffer,
2727cc9203bfSDan Williams 	       sizeof(struct dev_to_host_fis) - sizeof(u32));
2728cc9203bfSDan Williams }
2729cc9203bfSDan Williams 
2730cc9203bfSDan Williams /**
2731cc9203bfSDan Williams  * This method releases the frame once this is done the frame is available for
2732cc9203bfSDan Williams  *    re-use by the hardware.  The data contained in the frame header and frame
2733cc9203bfSDan Williams  *    buffer is no longer valid. The UF queue get pointer is only updated if UF
2734cc9203bfSDan Williams  *    control indicates this is appropriate.
2735cc9203bfSDan Williams  * @scic:
2736cc9203bfSDan Williams  * @frame_index:
2737cc9203bfSDan Williams  *
2738cc9203bfSDan Williams  */
2739cc9203bfSDan Williams void scic_sds_controller_release_frame(
2740cc9203bfSDan Williams 	struct scic_sds_controller *scic,
2741cc9203bfSDan Williams 	u32 frame_index)
2742cc9203bfSDan Williams {
2743cc9203bfSDan Williams 	if (scic_sds_unsolicited_frame_control_release_frame(
2744cc9203bfSDan Williams 		    &scic->uf_control, frame_index) == true)
2745cc9203bfSDan Williams 		writel(scic->uf_control.get,
2746cc9203bfSDan Williams 			&scic->scu_registers->sdma.unsolicited_frame_get_pointer);
2747cc9203bfSDan Williams }
2748cc9203bfSDan Williams 
2749312e0c24SDan Williams void isci_tci_free(struct isci_host *ihost, u16 tci)
2750312e0c24SDan Williams {
2751312e0c24SDan Williams 	u16 tail = ihost->tci_tail & (SCI_MAX_IO_REQUESTS-1);
2752312e0c24SDan Williams 
2753312e0c24SDan Williams 	ihost->tci_pool[tail] = tci;
2754312e0c24SDan Williams 	ihost->tci_tail = tail + 1;
2755312e0c24SDan Williams }
2756312e0c24SDan Williams 
2757312e0c24SDan Williams static u16 isci_tci_alloc(struct isci_host *ihost)
2758312e0c24SDan Williams {
2759312e0c24SDan Williams 	u16 head = ihost->tci_head & (SCI_MAX_IO_REQUESTS-1);
2760312e0c24SDan Williams 	u16 tci = ihost->tci_pool[head];
2761312e0c24SDan Williams 
2762312e0c24SDan Williams 	ihost->tci_head = head + 1;
2763312e0c24SDan Williams 	return tci;
2764312e0c24SDan Williams }
2765312e0c24SDan Williams 
2766312e0c24SDan Williams static u16 isci_tci_space(struct isci_host *ihost)
2767312e0c24SDan Williams {
2768312e0c24SDan Williams 	return CIRC_SPACE(ihost->tci_head, ihost->tci_tail, SCI_MAX_IO_REQUESTS);
2769312e0c24SDan Williams }
2770312e0c24SDan Williams 
2771312e0c24SDan Williams u16 isci_alloc_tag(struct isci_host *ihost)
2772312e0c24SDan Williams {
2773312e0c24SDan Williams 	if (isci_tci_space(ihost)) {
2774312e0c24SDan Williams 		u16 tci = isci_tci_alloc(ihost);
2775312e0c24SDan Williams 		u8 seq = ihost->sci.io_request_sequence[tci];
2776312e0c24SDan Williams 
2777312e0c24SDan Williams 		return ISCI_TAG(seq, tci);
2778312e0c24SDan Williams 	}
2779312e0c24SDan Williams 
2780312e0c24SDan Williams 	return SCI_CONTROLLER_INVALID_IO_TAG;
2781312e0c24SDan Williams }
2782312e0c24SDan Williams 
2783312e0c24SDan Williams enum sci_status isci_free_tag(struct isci_host *ihost, u16 io_tag)
2784312e0c24SDan Williams {
2785312e0c24SDan Williams 	struct scic_sds_controller *scic = &ihost->sci;
2786312e0c24SDan Williams 	u16 tci = ISCI_TAG_TCI(io_tag);
2787312e0c24SDan Williams 	u16 seq = ISCI_TAG_SEQ(io_tag);
2788312e0c24SDan Williams 
2789312e0c24SDan Williams 	/* prevent tail from passing head */
2790312e0c24SDan Williams 	if (isci_tci_active(ihost) == 0)
2791312e0c24SDan Williams 		return SCI_FAILURE_INVALID_IO_TAG;
2792312e0c24SDan Williams 
2793312e0c24SDan Williams 	if (seq == scic->io_request_sequence[tci]) {
2794312e0c24SDan Williams 		scic->io_request_sequence[tci] = (seq+1) & (SCI_MAX_SEQ-1);
2795312e0c24SDan Williams 
2796312e0c24SDan Williams 		isci_tci_free(ihost, tci);
2797312e0c24SDan Williams 
2798312e0c24SDan Williams 		return SCI_SUCCESS;
2799312e0c24SDan Williams 	}
2800312e0c24SDan Williams 	return SCI_FAILURE_INVALID_IO_TAG;
2801312e0c24SDan Williams }
2802312e0c24SDan Williams 
2803cc9203bfSDan Williams /**
2804cc9203bfSDan Williams  * scic_controller_start_io() - This method is called by the SCI user to
2805cc9203bfSDan Williams  *    send/start an IO request. If the method invocation is successful, then
2806cc9203bfSDan Williams  *    the IO request has been queued to the hardware for processing.
2807cc9203bfSDan Williams  * @controller: the handle to the controller object for which to start an IO
2808cc9203bfSDan Williams  *    request.
2809cc9203bfSDan Williams  * @remote_device: the handle to the remote device object for which to start an
2810cc9203bfSDan Williams  *    IO request.
2811cc9203bfSDan Williams  * @io_request: the handle to the io request object to start.
2812cc9203bfSDan Williams  * @io_tag: This parameter specifies a previously allocated IO tag that the
2813312e0c24SDan Williams  *    user desires to be utilized for this request.
2814cc9203bfSDan Williams  */
2815dd047c8eSDan Williams enum sci_status scic_controller_start_io(struct scic_sds_controller *scic,
2816cc9203bfSDan Williams 					 struct scic_sds_remote_device *rdev,
2817312e0c24SDan Williams 					 struct scic_sds_request *req)
2818cc9203bfSDan Williams {
2819cc9203bfSDan Williams 	enum sci_status status;
2820cc9203bfSDan Williams 
2821e301370aSEdmund Nadolski 	if (scic->sm.current_state_id != SCIC_READY) {
2822cc9203bfSDan Williams 		dev_warn(scic_to_dev(scic), "invalid state to start I/O");
2823cc9203bfSDan Williams 		return SCI_FAILURE_INVALID_STATE;
2824cc9203bfSDan Williams 	}
2825cc9203bfSDan Williams 
2826cc9203bfSDan Williams 	status = scic_sds_remote_device_start_io(scic, rdev, req);
2827cc9203bfSDan Williams 	if (status != SCI_SUCCESS)
2828cc9203bfSDan Williams 		return status;
2829cc9203bfSDan Williams 
2830*db056250SDan Williams 	set_bit(IREQ_ACTIVE, &sci_req_to_ireq(req)->flags);
2831cc9203bfSDan Williams 	scic_sds_controller_post_request(scic, scic_sds_request_get_post_context(req));
2832cc9203bfSDan Williams 	return SCI_SUCCESS;
2833cc9203bfSDan Williams }
2834cc9203bfSDan Williams 
2835cc9203bfSDan Williams /**
2836cc9203bfSDan Williams  * scic_controller_terminate_request() - This method is called by the SCI Core
2837cc9203bfSDan Williams  *    user to terminate an ongoing (i.e. started) core IO request.  This does
2838cc9203bfSDan Williams  *    not abort the IO request at the target, but rather removes the IO request
2839cc9203bfSDan Williams  *    from the host controller.
2840cc9203bfSDan Williams  * @controller: the handle to the controller object for which to terminate a
2841cc9203bfSDan Williams  *    request.
2842cc9203bfSDan Williams  * @remote_device: the handle to the remote device object for which to
2843cc9203bfSDan Williams  *    terminate a request.
2844cc9203bfSDan Williams  * @request: the handle to the io or task management request object to
2845cc9203bfSDan Williams  *    terminate.
2846cc9203bfSDan Williams  *
2847cc9203bfSDan Williams  * Indicate if the controller successfully began the terminate process for the
2848cc9203bfSDan Williams  * IO request. SCI_SUCCESS if the terminate process was successfully started
2849cc9203bfSDan Williams  * for the request. Determine the failure situations and return values.
2850cc9203bfSDan Williams  */
2851cc9203bfSDan Williams enum sci_status scic_controller_terminate_request(
2852cc9203bfSDan Williams 	struct scic_sds_controller *scic,
2853cc9203bfSDan Williams 	struct scic_sds_remote_device *rdev,
2854cc9203bfSDan Williams 	struct scic_sds_request *req)
2855cc9203bfSDan Williams {
2856cc9203bfSDan Williams 	enum sci_status status;
2857cc9203bfSDan Williams 
2858e301370aSEdmund Nadolski 	if (scic->sm.current_state_id != SCIC_READY) {
2859cc9203bfSDan Williams 		dev_warn(scic_to_dev(scic),
2860cc9203bfSDan Williams 			 "invalid state to terminate request\n");
2861cc9203bfSDan Williams 		return SCI_FAILURE_INVALID_STATE;
2862cc9203bfSDan Williams 	}
2863cc9203bfSDan Williams 
2864cc9203bfSDan Williams 	status = scic_sds_io_request_terminate(req);
2865cc9203bfSDan Williams 	if (status != SCI_SUCCESS)
2866cc9203bfSDan Williams 		return status;
2867cc9203bfSDan Williams 
2868cc9203bfSDan Williams 	/*
2869cc9203bfSDan Williams 	 * Utilize the original post context command and or in the POST_TC_ABORT
2870cc9203bfSDan Williams 	 * request sub-type.
2871cc9203bfSDan Williams 	 */
2872cc9203bfSDan Williams 	scic_sds_controller_post_request(scic,
2873cc9203bfSDan Williams 		scic_sds_request_get_post_context(req) |
2874cc9203bfSDan Williams 		SCU_CONTEXT_COMMAND_REQUEST_POST_TC_ABORT);
2875cc9203bfSDan Williams 	return SCI_SUCCESS;
2876cc9203bfSDan Williams }
2877cc9203bfSDan Williams 
2878cc9203bfSDan Williams /**
2879cc9203bfSDan Williams  * scic_controller_complete_io() - This method will perform core specific
2880cc9203bfSDan Williams  *    completion operations for an IO request.  After this method is invoked,
2881cc9203bfSDan Williams  *    the user should consider the IO request as invalid until it is properly
2882cc9203bfSDan Williams  *    reused (i.e. re-constructed).
2883cc9203bfSDan Williams  * @controller: The handle to the controller object for which to complete the
2884cc9203bfSDan Williams  *    IO request.
2885cc9203bfSDan Williams  * @remote_device: The handle to the remote device object for which to complete
2886cc9203bfSDan Williams  *    the IO request.
2887cc9203bfSDan Williams  * @io_request: the handle to the io request object to complete.
2888cc9203bfSDan Williams  */
2889cc9203bfSDan Williams enum sci_status scic_controller_complete_io(
2890cc9203bfSDan Williams 	struct scic_sds_controller *scic,
2891cc9203bfSDan Williams 	struct scic_sds_remote_device *rdev,
2892cc9203bfSDan Williams 	struct scic_sds_request *request)
2893cc9203bfSDan Williams {
2894cc9203bfSDan Williams 	enum sci_status status;
2895cc9203bfSDan Williams 	u16 index;
2896cc9203bfSDan Williams 
2897e301370aSEdmund Nadolski 	switch (scic->sm.current_state_id) {
2898e301370aSEdmund Nadolski 	case SCIC_STOPPING:
2899cc9203bfSDan Williams 		/* XXX: Implement this function */
2900cc9203bfSDan Williams 		return SCI_FAILURE;
2901e301370aSEdmund Nadolski 	case SCIC_READY:
2902cc9203bfSDan Williams 		status = scic_sds_remote_device_complete_io(scic, rdev, request);
2903cc9203bfSDan Williams 		if (status != SCI_SUCCESS)
2904cc9203bfSDan Williams 			return status;
2905cc9203bfSDan Williams 
2906dd047c8eSDan Williams 		index = ISCI_TAG_TCI(request->io_tag);
2907*db056250SDan Williams 		clear_bit(IREQ_ACTIVE, &sci_req_to_ireq(request)->flags);
2908cc9203bfSDan Williams 		return SCI_SUCCESS;
2909cc9203bfSDan Williams 	default:
2910cc9203bfSDan Williams 		dev_warn(scic_to_dev(scic), "invalid state to complete I/O");
2911cc9203bfSDan Williams 		return SCI_FAILURE_INVALID_STATE;
2912cc9203bfSDan Williams 	}
2913cc9203bfSDan Williams 
2914cc9203bfSDan Williams }
2915cc9203bfSDan Williams 
2916cc9203bfSDan Williams enum sci_status scic_controller_continue_io(struct scic_sds_request *sci_req)
2917cc9203bfSDan Williams {
2918cc9203bfSDan Williams 	struct scic_sds_controller *scic = sci_req->owning_controller;
2919cc9203bfSDan Williams 
2920e301370aSEdmund Nadolski 	if (scic->sm.current_state_id != SCIC_READY) {
2921cc9203bfSDan Williams 		dev_warn(scic_to_dev(scic), "invalid state to continue I/O");
2922cc9203bfSDan Williams 		return SCI_FAILURE_INVALID_STATE;
2923cc9203bfSDan Williams 	}
2924cc9203bfSDan Williams 
2925*db056250SDan Williams 	set_bit(IREQ_ACTIVE, &sci_req_to_ireq(sci_req)->flags);
2926cc9203bfSDan Williams 	scic_sds_controller_post_request(scic, scic_sds_request_get_post_context(sci_req));
2927cc9203bfSDan Williams 	return SCI_SUCCESS;
2928cc9203bfSDan Williams }
2929cc9203bfSDan Williams 
2930cc9203bfSDan Williams /**
2931cc9203bfSDan Williams  * scic_controller_start_task() - This method is called by the SCIC user to
2932cc9203bfSDan Williams  *    send/start a framework task management request.
2933cc9203bfSDan Williams  * @controller: the handle to the controller object for which to start the task
2934cc9203bfSDan Williams  *    management request.
2935cc9203bfSDan Williams  * @remote_device: the handle to the remote device object for which to start
2936cc9203bfSDan Williams  *    the task management request.
2937cc9203bfSDan Williams  * @task_request: the handle to the task request object to start.
2938cc9203bfSDan Williams  */
2939cc9203bfSDan Williams enum sci_task_status scic_controller_start_task(
2940cc9203bfSDan Williams 	struct scic_sds_controller *scic,
2941cc9203bfSDan Williams 	struct scic_sds_remote_device *rdev,
2942312e0c24SDan Williams 	struct scic_sds_request *req)
2943cc9203bfSDan Williams {
2944*db056250SDan Williams 	struct isci_request *ireq = sci_req_to_ireq(req);
2945cc9203bfSDan Williams 	enum sci_status status;
2946cc9203bfSDan Williams 
2947e301370aSEdmund Nadolski 	if (scic->sm.current_state_id != SCIC_READY) {
2948cc9203bfSDan Williams 		dev_warn(scic_to_dev(scic),
2949cc9203bfSDan Williams 			 "%s: SCIC Controller starting task from invalid "
2950cc9203bfSDan Williams 			 "state\n",
2951cc9203bfSDan Williams 			 __func__);
2952cc9203bfSDan Williams 		return SCI_TASK_FAILURE_INVALID_STATE;
2953cc9203bfSDan Williams 	}
2954cc9203bfSDan Williams 
2955cc9203bfSDan Williams 	status = scic_sds_remote_device_start_task(scic, rdev, req);
2956cc9203bfSDan Williams 	switch (status) {
2957cc9203bfSDan Williams 	case SCI_FAILURE_RESET_DEVICE_PARTIAL_SUCCESS:
2958*db056250SDan Williams 		set_bit(IREQ_ACTIVE, &ireq->flags);
2959cc9203bfSDan Williams 
2960cc9203bfSDan Williams 		/*
2961cc9203bfSDan Williams 		 * We will let framework know this task request started successfully,
2962cc9203bfSDan Williams 		 * although core is still woring on starting the request (to post tc when
2963cc9203bfSDan Williams 		 * RNC is resumed.)
2964cc9203bfSDan Williams 		 */
2965cc9203bfSDan Williams 		return SCI_SUCCESS;
2966cc9203bfSDan Williams 	case SCI_SUCCESS:
2967*db056250SDan Williams 		set_bit(IREQ_ACTIVE, &ireq->flags);
2968cc9203bfSDan Williams 
2969cc9203bfSDan Williams 		scic_sds_controller_post_request(scic,
2970cc9203bfSDan Williams 			scic_sds_request_get_post_context(req));
2971cc9203bfSDan Williams 		break;
2972cc9203bfSDan Williams 	default:
2973cc9203bfSDan Williams 		break;
2974cc9203bfSDan Williams 	}
2975cc9203bfSDan Williams 
2976cc9203bfSDan Williams 	return status;
2977cc9203bfSDan Williams }
2978