16f231ddaSDan Williams /* 26f231ddaSDan Williams * This file is provided under a dual BSD/GPLv2 license. When using or 36f231ddaSDan Williams * redistributing this file, you may do so under either license. 46f231ddaSDan Williams * 56f231ddaSDan Williams * GPL LICENSE SUMMARY 66f231ddaSDan Williams * 76f231ddaSDan Williams * Copyright(c) 2008 - 2011 Intel Corporation. All rights reserved. 86f231ddaSDan Williams * 96f231ddaSDan Williams * This program is free software; you can redistribute it and/or modify 106f231ddaSDan Williams * it under the terms of version 2 of the GNU General Public License as 116f231ddaSDan Williams * published by the Free Software Foundation. 126f231ddaSDan Williams * 136f231ddaSDan Williams * This program is distributed in the hope that it will be useful, but 146f231ddaSDan Williams * WITHOUT ANY WARRANTY; without even the implied warranty of 156f231ddaSDan Williams * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 166f231ddaSDan Williams * General Public License for more details. 176f231ddaSDan Williams * 186f231ddaSDan Williams * You should have received a copy of the GNU General Public License 196f231ddaSDan Williams * along with this program; if not, write to the Free Software 206f231ddaSDan Williams * Foundation, Inc., 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA. 216f231ddaSDan Williams * The full GNU General Public License is included in this distribution 226f231ddaSDan Williams * in the file called LICENSE.GPL. 236f231ddaSDan Williams * 246f231ddaSDan Williams * BSD LICENSE 256f231ddaSDan Williams * 266f231ddaSDan Williams * Copyright(c) 2008 - 2011 Intel Corporation. All rights reserved. 276f231ddaSDan Williams * All rights reserved. 286f231ddaSDan Williams * 296f231ddaSDan Williams * Redistribution and use in source and binary forms, with or without 306f231ddaSDan Williams * modification, are permitted provided that the following conditions 316f231ddaSDan Williams * are met: 326f231ddaSDan Williams * 336f231ddaSDan Williams * * Redistributions of source code must retain the above copyright 346f231ddaSDan Williams * notice, this list of conditions and the following disclaimer. 356f231ddaSDan Williams * * Redistributions in binary form must reproduce the above copyright 366f231ddaSDan Williams * notice, this list of conditions and the following disclaimer in 376f231ddaSDan Williams * the documentation and/or other materials provided with the 386f231ddaSDan Williams * distribution. 396f231ddaSDan Williams * * Neither the name of Intel Corporation nor the names of its 406f231ddaSDan Williams * contributors may be used to endorse or promote products derived 416f231ddaSDan Williams * from this software without specific prior written permission. 426f231ddaSDan Williams * 436f231ddaSDan Williams * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 446f231ddaSDan Williams * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 456f231ddaSDan Williams * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 466f231ddaSDan Williams * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 476f231ddaSDan Williams * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 486f231ddaSDan Williams * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 496f231ddaSDan Williams * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 506f231ddaSDan Williams * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 516f231ddaSDan Williams * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 526f231ddaSDan Williams * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 536f231ddaSDan Williams * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 546f231ddaSDan Williams */ 55cc9203bfSDan Williams #include <linux/device.h> 56cc9203bfSDan Williams #include <scsi/sas.h> 57cc9203bfSDan Williams #include "host.h" 586f231ddaSDan Williams #include "isci.h" 596f231ddaSDan Williams #include "port.h" 606f231ddaSDan Williams #include "host.h" 61d044af17SDan Williams #include "probe_roms.h" 62cc9203bfSDan Williams #include "remote_device.h" 63cc9203bfSDan Williams #include "request.h" 64cc9203bfSDan Williams #include "scu_completion_codes.h" 65cc9203bfSDan Williams #include "scu_event_codes.h" 6663a3a15fSDan Williams #include "registers.h" 67cc9203bfSDan Williams #include "scu_remote_node_context.h" 68cc9203bfSDan Williams #include "scu_task_context.h" 69cc9203bfSDan Williams #include "scu_unsolicited_frame.h" 706f231ddaSDan Williams 71cc9203bfSDan Williams #define SCU_CONTEXT_RAM_INIT_STALL_TIME 200 72cc9203bfSDan Williams 73*7c78da31SDan Williams #define smu_max_ports(dcc_value) \ 74cc9203bfSDan Williams (\ 75cc9203bfSDan Williams (((dcc_value) & SMU_DEVICE_CONTEXT_CAPACITY_MAX_LP_MASK) \ 76cc9203bfSDan Williams >> SMU_DEVICE_CONTEXT_CAPACITY_MAX_LP_SHIFT) + 1 \ 77cc9203bfSDan Williams ) 78cc9203bfSDan Williams 79*7c78da31SDan Williams #define smu_max_task_contexts(dcc_value) \ 80cc9203bfSDan Williams (\ 81cc9203bfSDan Williams (((dcc_value) & SMU_DEVICE_CONTEXT_CAPACITY_MAX_TC_MASK) \ 82cc9203bfSDan Williams >> SMU_DEVICE_CONTEXT_CAPACITY_MAX_TC_SHIFT) + 1 \ 83cc9203bfSDan Williams ) 84cc9203bfSDan Williams 85*7c78da31SDan Williams #define smu_max_rncs(dcc_value) \ 86cc9203bfSDan Williams (\ 87cc9203bfSDan Williams (((dcc_value) & SMU_DEVICE_CONTEXT_CAPACITY_MAX_RNC_MASK) \ 88cc9203bfSDan Williams >> SMU_DEVICE_CONTEXT_CAPACITY_MAX_RNC_SHIFT) + 1 \ 89cc9203bfSDan Williams ) 90cc9203bfSDan Williams 91cc9203bfSDan Williams #define SCIC_SDS_CONTROLLER_PHY_START_TIMEOUT 100 92cc9203bfSDan Williams 93cc9203bfSDan Williams /** 94cc9203bfSDan Williams * 95cc9203bfSDan Williams * 96cc9203bfSDan Williams * The number of milliseconds to wait while a given phy is consuming power 97cc9203bfSDan Williams * before allowing another set of phys to consume power. Ultimately, this will 98cc9203bfSDan Williams * be specified by OEM parameter. 99cc9203bfSDan Williams */ 100cc9203bfSDan Williams #define SCIC_SDS_CONTROLLER_POWER_CONTROL_INTERVAL 500 101cc9203bfSDan Williams 102cc9203bfSDan Williams /** 103cc9203bfSDan Williams * NORMALIZE_PUT_POINTER() - 104cc9203bfSDan Williams * 105cc9203bfSDan Williams * This macro will normalize the completion queue put pointer so its value can 106cc9203bfSDan Williams * be used as an array inde 107cc9203bfSDan Williams */ 108cc9203bfSDan Williams #define NORMALIZE_PUT_POINTER(x) \ 109cc9203bfSDan Williams ((x) & SMU_COMPLETION_QUEUE_PUT_POINTER_MASK) 110cc9203bfSDan Williams 111cc9203bfSDan Williams 112cc9203bfSDan Williams /** 113cc9203bfSDan Williams * NORMALIZE_EVENT_POINTER() - 114cc9203bfSDan Williams * 115cc9203bfSDan Williams * This macro will normalize the completion queue event entry so its value can 116cc9203bfSDan Williams * be used as an index. 117cc9203bfSDan Williams */ 118cc9203bfSDan Williams #define NORMALIZE_EVENT_POINTER(x) \ 119cc9203bfSDan Williams (\ 120cc9203bfSDan Williams ((x) & SMU_COMPLETION_QUEUE_GET_EVENT_POINTER_MASK) \ 121cc9203bfSDan Williams >> SMU_COMPLETION_QUEUE_GET_EVENT_POINTER_SHIFT \ 122cc9203bfSDan Williams ) 123cc9203bfSDan Williams 124cc9203bfSDan Williams /** 125cc9203bfSDan Williams * INCREMENT_COMPLETION_QUEUE_GET() - 126cc9203bfSDan Williams * 127cc9203bfSDan Williams * This macro will increment the controllers completion queue index value and 128cc9203bfSDan Williams * possibly toggle the cycle bit if the completion queue index wraps back to 0. 129cc9203bfSDan Williams */ 130cc9203bfSDan Williams #define INCREMENT_COMPLETION_QUEUE_GET(controller, index, cycle) \ 131cc9203bfSDan Williams INCREMENT_QUEUE_GET(\ 132cc9203bfSDan Williams (index), \ 133cc9203bfSDan Williams (cycle), \ 134*7c78da31SDan Williams SCU_MAX_COMPLETION_QUEUE_ENTRIES, \ 135*7c78da31SDan Williams SMU_CQGR_CYCLE_BIT) 136cc9203bfSDan Williams 137cc9203bfSDan Williams /** 138cc9203bfSDan Williams * INCREMENT_EVENT_QUEUE_GET() - 139cc9203bfSDan Williams * 140cc9203bfSDan Williams * This macro will increment the controllers event queue index value and 141cc9203bfSDan Williams * possibly toggle the event cycle bit if the event queue index wraps back to 0. 142cc9203bfSDan Williams */ 143cc9203bfSDan Williams #define INCREMENT_EVENT_QUEUE_GET(controller, index, cycle) \ 144cc9203bfSDan Williams INCREMENT_QUEUE_GET(\ 145cc9203bfSDan Williams (index), \ 146cc9203bfSDan Williams (cycle), \ 147*7c78da31SDan Williams SCU_MAX_EVENTS, \ 148cc9203bfSDan Williams SMU_CQGR_EVENT_CYCLE_BIT \ 149cc9203bfSDan Williams ) 150cc9203bfSDan Williams 151cc9203bfSDan Williams 152cc9203bfSDan Williams /** 153cc9203bfSDan Williams * NORMALIZE_GET_POINTER() - 154cc9203bfSDan Williams * 155cc9203bfSDan Williams * This macro will normalize the completion queue get pointer so its value can 156cc9203bfSDan Williams * be used as an index into an array 157cc9203bfSDan Williams */ 158cc9203bfSDan Williams #define NORMALIZE_GET_POINTER(x) \ 159cc9203bfSDan Williams ((x) & SMU_COMPLETION_QUEUE_GET_POINTER_MASK) 160cc9203bfSDan Williams 161cc9203bfSDan Williams /** 162cc9203bfSDan Williams * NORMALIZE_GET_POINTER_CYCLE_BIT() - 163cc9203bfSDan Williams * 164cc9203bfSDan Williams * This macro will normalize the completion queue cycle pointer so it matches 165cc9203bfSDan Williams * the completion queue cycle bit 166cc9203bfSDan Williams */ 167cc9203bfSDan Williams #define NORMALIZE_GET_POINTER_CYCLE_BIT(x) \ 168cc9203bfSDan Williams ((SMU_CQGR_CYCLE_BIT & (x)) << (31 - SMU_COMPLETION_QUEUE_GET_CYCLE_BIT_SHIFT)) 169cc9203bfSDan Williams 170cc9203bfSDan Williams /** 171cc9203bfSDan Williams * COMPLETION_QUEUE_CYCLE_BIT() - 172cc9203bfSDan Williams * 173cc9203bfSDan Williams * This macro will return the cycle bit of the completion queue entry 174cc9203bfSDan Williams */ 175cc9203bfSDan Williams #define COMPLETION_QUEUE_CYCLE_BIT(x) ((x) & 0x80000000) 176cc9203bfSDan Williams 17712ef6544SEdmund Nadolski /* Init the state machine and call the state entry function (if any) */ 17812ef6544SEdmund Nadolski void sci_init_sm(struct sci_base_state_machine *sm, 17912ef6544SEdmund Nadolski const struct sci_base_state *state_table, u32 initial_state) 18012ef6544SEdmund Nadolski { 18112ef6544SEdmund Nadolski sci_state_transition_t handler; 18212ef6544SEdmund Nadolski 18312ef6544SEdmund Nadolski sm->initial_state_id = initial_state; 18412ef6544SEdmund Nadolski sm->previous_state_id = initial_state; 18512ef6544SEdmund Nadolski sm->current_state_id = initial_state; 18612ef6544SEdmund Nadolski sm->state_table = state_table; 18712ef6544SEdmund Nadolski 18812ef6544SEdmund Nadolski handler = sm->state_table[initial_state].enter_state; 18912ef6544SEdmund Nadolski if (handler) 19012ef6544SEdmund Nadolski handler(sm); 19112ef6544SEdmund Nadolski } 19212ef6544SEdmund Nadolski 19312ef6544SEdmund Nadolski /* Call the state exit fn, update the current state, call the state entry fn */ 19412ef6544SEdmund Nadolski void sci_change_state(struct sci_base_state_machine *sm, u32 next_state) 19512ef6544SEdmund Nadolski { 19612ef6544SEdmund Nadolski sci_state_transition_t handler; 19712ef6544SEdmund Nadolski 19812ef6544SEdmund Nadolski handler = sm->state_table[sm->current_state_id].exit_state; 19912ef6544SEdmund Nadolski if (handler) 20012ef6544SEdmund Nadolski handler(sm); 20112ef6544SEdmund Nadolski 20212ef6544SEdmund Nadolski sm->previous_state_id = sm->current_state_id; 20312ef6544SEdmund Nadolski sm->current_state_id = next_state; 20412ef6544SEdmund Nadolski 20512ef6544SEdmund Nadolski handler = sm->state_table[sm->current_state_id].enter_state; 20612ef6544SEdmund Nadolski if (handler) 20712ef6544SEdmund Nadolski handler(sm); 20812ef6544SEdmund Nadolski } 20912ef6544SEdmund Nadolski 210cc9203bfSDan Williams static bool scic_sds_controller_completion_queue_has_entries( 211cc9203bfSDan Williams struct scic_sds_controller *scic) 212cc9203bfSDan Williams { 213cc9203bfSDan Williams u32 get_value = scic->completion_queue_get; 214cc9203bfSDan Williams u32 get_index = get_value & SMU_COMPLETION_QUEUE_GET_POINTER_MASK; 215cc9203bfSDan Williams 216cc9203bfSDan Williams if (NORMALIZE_GET_POINTER_CYCLE_BIT(get_value) == 217cc9203bfSDan Williams COMPLETION_QUEUE_CYCLE_BIT(scic->completion_queue[get_index])) 218cc9203bfSDan Williams return true; 219cc9203bfSDan Williams 220cc9203bfSDan Williams return false; 221cc9203bfSDan Williams } 222cc9203bfSDan Williams 223cc9203bfSDan Williams static bool scic_sds_controller_isr(struct scic_sds_controller *scic) 224cc9203bfSDan Williams { 225cc9203bfSDan Williams if (scic_sds_controller_completion_queue_has_entries(scic)) { 226cc9203bfSDan Williams return true; 227cc9203bfSDan Williams } else { 228cc9203bfSDan Williams /* 229cc9203bfSDan Williams * we have a spurious interrupt it could be that we have already 230cc9203bfSDan Williams * emptied the completion queue from a previous interrupt */ 231cc9203bfSDan Williams writel(SMU_ISR_COMPLETION, &scic->smu_registers->interrupt_status); 232cc9203bfSDan Williams 233cc9203bfSDan Williams /* 234cc9203bfSDan Williams * There is a race in the hardware that could cause us not to be notified 235cc9203bfSDan Williams * of an interrupt completion if we do not take this step. We will mask 236cc9203bfSDan Williams * then unmask the interrupts so if there is another interrupt pending 237cc9203bfSDan Williams * the clearing of the interrupt source we get the next interrupt message. */ 238cc9203bfSDan Williams writel(0xFF000000, &scic->smu_registers->interrupt_mask); 239cc9203bfSDan Williams writel(0, &scic->smu_registers->interrupt_mask); 240cc9203bfSDan Williams } 241cc9203bfSDan Williams 242cc9203bfSDan Williams return false; 243cc9203bfSDan Williams } 244cc9203bfSDan Williams 245c7ef4031SDan Williams irqreturn_t isci_msix_isr(int vec, void *data) 2466f231ddaSDan Williams { 247c7ef4031SDan Williams struct isci_host *ihost = data; 2486f231ddaSDan Williams 249cc3dbd0aSArtur Wojcik if (scic_sds_controller_isr(&ihost->sci)) 250c7ef4031SDan Williams tasklet_schedule(&ihost->completion_tasklet); 2516f231ddaSDan Williams 252c7ef4031SDan Williams return IRQ_HANDLED; 253c7ef4031SDan Williams } 254c7ef4031SDan Williams 255cc9203bfSDan Williams static bool scic_sds_controller_error_isr(struct scic_sds_controller *scic) 256cc9203bfSDan Williams { 257cc9203bfSDan Williams u32 interrupt_status; 258cc9203bfSDan Williams 259cc9203bfSDan Williams interrupt_status = 260cc9203bfSDan Williams readl(&scic->smu_registers->interrupt_status); 261cc9203bfSDan Williams interrupt_status &= (SMU_ISR_QUEUE_ERROR | SMU_ISR_QUEUE_SUSPEND); 262cc9203bfSDan Williams 263cc9203bfSDan Williams if (interrupt_status != 0) { 264cc9203bfSDan Williams /* 265cc9203bfSDan Williams * There is an error interrupt pending so let it through and handle 266cc9203bfSDan Williams * in the callback */ 267cc9203bfSDan Williams return true; 268cc9203bfSDan Williams } 269cc9203bfSDan Williams 270cc9203bfSDan Williams /* 271cc9203bfSDan Williams * There is a race in the hardware that could cause us not to be notified 272cc9203bfSDan Williams * of an interrupt completion if we do not take this step. We will mask 273cc9203bfSDan Williams * then unmask the error interrupts so if there was another interrupt 274cc9203bfSDan Williams * pending we will be notified. 275cc9203bfSDan Williams * Could we write the value of (SMU_ISR_QUEUE_ERROR | SMU_ISR_QUEUE_SUSPEND)? */ 276cc9203bfSDan Williams writel(0xff, &scic->smu_registers->interrupt_mask); 277cc9203bfSDan Williams writel(0, &scic->smu_registers->interrupt_mask); 278cc9203bfSDan Williams 279cc9203bfSDan Williams return false; 280cc9203bfSDan Williams } 281cc9203bfSDan Williams 282cc9203bfSDan Williams static void scic_sds_controller_task_completion(struct scic_sds_controller *scic, 283cc9203bfSDan Williams u32 completion_entry) 284cc9203bfSDan Williams { 285cc9203bfSDan Williams u32 index; 286cc9203bfSDan Williams struct scic_sds_request *io_request; 287cc9203bfSDan Williams 288cc9203bfSDan Williams index = SCU_GET_COMPLETION_INDEX(completion_entry); 289cc9203bfSDan Williams io_request = scic->io_request_table[index]; 290cc9203bfSDan Williams 291cc9203bfSDan Williams /* Make sure that we really want to process this IO request */ 292cc9203bfSDan Williams if ( 293cc9203bfSDan Williams (io_request != NULL) 294cc9203bfSDan Williams && (io_request->io_tag != SCI_CONTROLLER_INVALID_IO_TAG) 295cc9203bfSDan Williams && ( 296cc9203bfSDan Williams scic_sds_io_tag_get_sequence(io_request->io_tag) 297cc9203bfSDan Williams == scic->io_request_sequence[index] 298cc9203bfSDan Williams ) 299cc9203bfSDan Williams ) { 300cc9203bfSDan Williams /* Yep this is a valid io request pass it along to the io request handler */ 301cc9203bfSDan Williams scic_sds_io_request_tc_completion(io_request, completion_entry); 302cc9203bfSDan Williams } 303cc9203bfSDan Williams } 304cc9203bfSDan Williams 305cc9203bfSDan Williams static void scic_sds_controller_sdma_completion(struct scic_sds_controller *scic, 306cc9203bfSDan Williams u32 completion_entry) 307cc9203bfSDan Williams { 308cc9203bfSDan Williams u32 index; 309cc9203bfSDan Williams struct scic_sds_request *io_request; 310cc9203bfSDan Williams struct scic_sds_remote_device *device; 311cc9203bfSDan Williams 312cc9203bfSDan Williams index = SCU_GET_COMPLETION_INDEX(completion_entry); 313cc9203bfSDan Williams 314cc9203bfSDan Williams switch (scu_get_command_request_type(completion_entry)) { 315cc9203bfSDan Williams case SCU_CONTEXT_COMMAND_REQUEST_TYPE_POST_TC: 316cc9203bfSDan Williams case SCU_CONTEXT_COMMAND_REQUEST_TYPE_DUMP_TC: 317cc9203bfSDan Williams io_request = scic->io_request_table[index]; 318cc9203bfSDan Williams dev_warn(scic_to_dev(scic), 319cc9203bfSDan Williams "%s: SCIC SDS Completion type SDMA %x for io request " 320cc9203bfSDan Williams "%p\n", 321cc9203bfSDan Williams __func__, 322cc9203bfSDan Williams completion_entry, 323cc9203bfSDan Williams io_request); 324cc9203bfSDan Williams /* @todo For a post TC operation we need to fail the IO 325cc9203bfSDan Williams * request 326cc9203bfSDan Williams */ 327cc9203bfSDan Williams break; 328cc9203bfSDan Williams 329cc9203bfSDan Williams case SCU_CONTEXT_COMMAND_REQUEST_TYPE_DUMP_RNC: 330cc9203bfSDan Williams case SCU_CONTEXT_COMMAND_REQUEST_TYPE_OTHER_RNC: 331cc9203bfSDan Williams case SCU_CONTEXT_COMMAND_REQUEST_TYPE_POST_RNC: 332cc9203bfSDan Williams device = scic->device_table[index]; 333cc9203bfSDan Williams dev_warn(scic_to_dev(scic), 334cc9203bfSDan Williams "%s: SCIC SDS Completion type SDMA %x for remote " 335cc9203bfSDan Williams "device %p\n", 336cc9203bfSDan Williams __func__, 337cc9203bfSDan Williams completion_entry, 338cc9203bfSDan Williams device); 339cc9203bfSDan Williams /* @todo For a port RNC operation we need to fail the 340cc9203bfSDan Williams * device 341cc9203bfSDan Williams */ 342cc9203bfSDan Williams break; 343cc9203bfSDan Williams 344cc9203bfSDan Williams default: 345cc9203bfSDan Williams dev_warn(scic_to_dev(scic), 346cc9203bfSDan Williams "%s: SCIC SDS Completion unknown SDMA completion " 347cc9203bfSDan Williams "type %x\n", 348cc9203bfSDan Williams __func__, 349cc9203bfSDan Williams completion_entry); 350cc9203bfSDan Williams break; 351cc9203bfSDan Williams 352cc9203bfSDan Williams } 353cc9203bfSDan Williams } 354cc9203bfSDan Williams 355cc9203bfSDan Williams static void scic_sds_controller_unsolicited_frame(struct scic_sds_controller *scic, 356cc9203bfSDan Williams u32 completion_entry) 357cc9203bfSDan Williams { 358cc9203bfSDan Williams u32 index; 359cc9203bfSDan Williams u32 frame_index; 360cc9203bfSDan Williams 361cc9203bfSDan Williams struct isci_host *ihost = scic_to_ihost(scic); 362cc9203bfSDan Williams struct scu_unsolicited_frame_header *frame_header; 363cc9203bfSDan Williams struct scic_sds_phy *phy; 364cc9203bfSDan Williams struct scic_sds_remote_device *device; 365cc9203bfSDan Williams 366cc9203bfSDan Williams enum sci_status result = SCI_FAILURE; 367cc9203bfSDan Williams 368cc9203bfSDan Williams frame_index = SCU_GET_FRAME_INDEX(completion_entry); 369cc9203bfSDan Williams 370cc9203bfSDan Williams frame_header = scic->uf_control.buffers.array[frame_index].header; 371cc9203bfSDan Williams scic->uf_control.buffers.array[frame_index].state = UNSOLICITED_FRAME_IN_USE; 372cc9203bfSDan Williams 373cc9203bfSDan Williams if (SCU_GET_FRAME_ERROR(completion_entry)) { 374cc9203bfSDan Williams /* 375cc9203bfSDan Williams * / @todo If the IAF frame or SIGNATURE FIS frame has an error will 376cc9203bfSDan Williams * / this cause a problem? We expect the phy initialization will 377cc9203bfSDan Williams * / fail if there is an error in the frame. */ 378cc9203bfSDan Williams scic_sds_controller_release_frame(scic, frame_index); 379cc9203bfSDan Williams return; 380cc9203bfSDan Williams } 381cc9203bfSDan Williams 382cc9203bfSDan Williams if (frame_header->is_address_frame) { 383cc9203bfSDan Williams index = SCU_GET_PROTOCOL_ENGINE_INDEX(completion_entry); 384cc9203bfSDan Williams phy = &ihost->phys[index].sci; 385cc9203bfSDan Williams result = scic_sds_phy_frame_handler(phy, frame_index); 386cc9203bfSDan Williams } else { 387cc9203bfSDan Williams 388cc9203bfSDan Williams index = SCU_GET_COMPLETION_INDEX(completion_entry); 389cc9203bfSDan Williams 390cc9203bfSDan Williams if (index == SCIC_SDS_REMOTE_NODE_CONTEXT_INVALID_INDEX) { 391cc9203bfSDan Williams /* 392cc9203bfSDan Williams * This is a signature fis or a frame from a direct attached SATA 393cc9203bfSDan Williams * device that has not yet been created. In either case forwared 394cc9203bfSDan Williams * the frame to the PE and let it take care of the frame data. */ 395cc9203bfSDan Williams index = SCU_GET_PROTOCOL_ENGINE_INDEX(completion_entry); 396cc9203bfSDan Williams phy = &ihost->phys[index].sci; 397cc9203bfSDan Williams result = scic_sds_phy_frame_handler(phy, frame_index); 398cc9203bfSDan Williams } else { 399cc9203bfSDan Williams if (index < scic->remote_node_entries) 400cc9203bfSDan Williams device = scic->device_table[index]; 401cc9203bfSDan Williams else 402cc9203bfSDan Williams device = NULL; 403cc9203bfSDan Williams 404cc9203bfSDan Williams if (device != NULL) 405cc9203bfSDan Williams result = scic_sds_remote_device_frame_handler(device, frame_index); 406cc9203bfSDan Williams else 407cc9203bfSDan Williams scic_sds_controller_release_frame(scic, frame_index); 408cc9203bfSDan Williams } 409cc9203bfSDan Williams } 410cc9203bfSDan Williams 411cc9203bfSDan Williams if (result != SCI_SUCCESS) { 412cc9203bfSDan Williams /* 413cc9203bfSDan Williams * / @todo Is there any reason to report some additional error message 414cc9203bfSDan Williams * / when we get this failure notifiction? */ 415cc9203bfSDan Williams } 416cc9203bfSDan Williams } 417cc9203bfSDan Williams 418cc9203bfSDan Williams static void scic_sds_controller_event_completion(struct scic_sds_controller *scic, 419cc9203bfSDan Williams u32 completion_entry) 420cc9203bfSDan Williams { 421cc9203bfSDan Williams struct isci_host *ihost = scic_to_ihost(scic); 422cc9203bfSDan Williams struct scic_sds_request *io_request; 423cc9203bfSDan Williams struct scic_sds_remote_device *device; 424cc9203bfSDan Williams struct scic_sds_phy *phy; 425cc9203bfSDan Williams u32 index; 426cc9203bfSDan Williams 427cc9203bfSDan Williams index = SCU_GET_COMPLETION_INDEX(completion_entry); 428cc9203bfSDan Williams 429cc9203bfSDan Williams switch (scu_get_event_type(completion_entry)) { 430cc9203bfSDan Williams case SCU_EVENT_TYPE_SMU_COMMAND_ERROR: 431cc9203bfSDan Williams /* / @todo The driver did something wrong and we need to fix the condtion. */ 432cc9203bfSDan Williams dev_err(scic_to_dev(scic), 433cc9203bfSDan Williams "%s: SCIC Controller 0x%p received SMU command error " 434cc9203bfSDan Williams "0x%x\n", 435cc9203bfSDan Williams __func__, 436cc9203bfSDan Williams scic, 437cc9203bfSDan Williams completion_entry); 438cc9203bfSDan Williams break; 439cc9203bfSDan Williams 440cc9203bfSDan Williams case SCU_EVENT_TYPE_SMU_PCQ_ERROR: 441cc9203bfSDan Williams case SCU_EVENT_TYPE_SMU_ERROR: 442cc9203bfSDan Williams case SCU_EVENT_TYPE_FATAL_MEMORY_ERROR: 443cc9203bfSDan Williams /* 444cc9203bfSDan Williams * / @todo This is a hardware failure and its likely that we want to 445cc9203bfSDan Williams * / reset the controller. */ 446cc9203bfSDan Williams dev_err(scic_to_dev(scic), 447cc9203bfSDan Williams "%s: SCIC Controller 0x%p received fatal controller " 448cc9203bfSDan Williams "event 0x%x\n", 449cc9203bfSDan Williams __func__, 450cc9203bfSDan Williams scic, 451cc9203bfSDan Williams completion_entry); 452cc9203bfSDan Williams break; 453cc9203bfSDan Williams 454cc9203bfSDan Williams case SCU_EVENT_TYPE_TRANSPORT_ERROR: 455cc9203bfSDan Williams io_request = scic->io_request_table[index]; 456cc9203bfSDan Williams scic_sds_io_request_event_handler(io_request, completion_entry); 457cc9203bfSDan Williams break; 458cc9203bfSDan Williams 459cc9203bfSDan Williams case SCU_EVENT_TYPE_PTX_SCHEDULE_EVENT: 460cc9203bfSDan Williams switch (scu_get_event_specifier(completion_entry)) { 461cc9203bfSDan Williams case SCU_EVENT_SPECIFIC_SMP_RESPONSE_NO_PE: 462cc9203bfSDan Williams case SCU_EVENT_SPECIFIC_TASK_TIMEOUT: 463cc9203bfSDan Williams io_request = scic->io_request_table[index]; 464cc9203bfSDan Williams if (io_request != NULL) 465cc9203bfSDan Williams scic_sds_io_request_event_handler(io_request, completion_entry); 466cc9203bfSDan Williams else 467cc9203bfSDan Williams dev_warn(scic_to_dev(scic), 468cc9203bfSDan Williams "%s: SCIC Controller 0x%p received " 469cc9203bfSDan Williams "event 0x%x for io request object " 470cc9203bfSDan Williams "that doesnt exist.\n", 471cc9203bfSDan Williams __func__, 472cc9203bfSDan Williams scic, 473cc9203bfSDan Williams completion_entry); 474cc9203bfSDan Williams 475cc9203bfSDan Williams break; 476cc9203bfSDan Williams 477cc9203bfSDan Williams case SCU_EVENT_SPECIFIC_IT_NEXUS_TIMEOUT: 478cc9203bfSDan Williams device = scic->device_table[index]; 479cc9203bfSDan Williams if (device != NULL) 480cc9203bfSDan Williams scic_sds_remote_device_event_handler(device, completion_entry); 481cc9203bfSDan Williams else 482cc9203bfSDan Williams dev_warn(scic_to_dev(scic), 483cc9203bfSDan Williams "%s: SCIC Controller 0x%p received " 484cc9203bfSDan Williams "event 0x%x for remote device object " 485cc9203bfSDan Williams "that doesnt exist.\n", 486cc9203bfSDan Williams __func__, 487cc9203bfSDan Williams scic, 488cc9203bfSDan Williams completion_entry); 489cc9203bfSDan Williams 490cc9203bfSDan Williams break; 491cc9203bfSDan Williams } 492cc9203bfSDan Williams break; 493cc9203bfSDan Williams 494cc9203bfSDan Williams case SCU_EVENT_TYPE_BROADCAST_CHANGE: 495cc9203bfSDan Williams /* 496cc9203bfSDan Williams * direct the broadcast change event to the phy first and then let 497cc9203bfSDan Williams * the phy redirect the broadcast change to the port object */ 498cc9203bfSDan Williams case SCU_EVENT_TYPE_ERR_CNT_EVENT: 499cc9203bfSDan Williams /* 500cc9203bfSDan Williams * direct error counter event to the phy object since that is where 501cc9203bfSDan Williams * we get the event notification. This is a type 4 event. */ 502cc9203bfSDan Williams case SCU_EVENT_TYPE_OSSP_EVENT: 503cc9203bfSDan Williams index = SCU_GET_PROTOCOL_ENGINE_INDEX(completion_entry); 504cc9203bfSDan Williams phy = &ihost->phys[index].sci; 505cc9203bfSDan Williams scic_sds_phy_event_handler(phy, completion_entry); 506cc9203bfSDan Williams break; 507cc9203bfSDan Williams 508cc9203bfSDan Williams case SCU_EVENT_TYPE_RNC_SUSPEND_TX: 509cc9203bfSDan Williams case SCU_EVENT_TYPE_RNC_SUSPEND_TX_RX: 510cc9203bfSDan Williams case SCU_EVENT_TYPE_RNC_OPS_MISC: 511cc9203bfSDan Williams if (index < scic->remote_node_entries) { 512cc9203bfSDan Williams device = scic->device_table[index]; 513cc9203bfSDan Williams 514cc9203bfSDan Williams if (device != NULL) 515cc9203bfSDan Williams scic_sds_remote_device_event_handler(device, completion_entry); 516cc9203bfSDan Williams } else 517cc9203bfSDan Williams dev_err(scic_to_dev(scic), 518cc9203bfSDan Williams "%s: SCIC Controller 0x%p received event 0x%x " 519cc9203bfSDan Williams "for remote device object 0x%0x that doesnt " 520cc9203bfSDan Williams "exist.\n", 521cc9203bfSDan Williams __func__, 522cc9203bfSDan Williams scic, 523cc9203bfSDan Williams completion_entry, 524cc9203bfSDan Williams index); 525cc9203bfSDan Williams 526cc9203bfSDan Williams break; 527cc9203bfSDan Williams 528cc9203bfSDan Williams default: 529cc9203bfSDan Williams dev_warn(scic_to_dev(scic), 530cc9203bfSDan Williams "%s: SCIC Controller received unknown event code %x\n", 531cc9203bfSDan Williams __func__, 532cc9203bfSDan Williams completion_entry); 533cc9203bfSDan Williams break; 534cc9203bfSDan Williams } 535cc9203bfSDan Williams } 536cc9203bfSDan Williams 537cc9203bfSDan Williams 538cc9203bfSDan Williams 539cc9203bfSDan Williams static void scic_sds_controller_process_completions(struct scic_sds_controller *scic) 540cc9203bfSDan Williams { 541cc9203bfSDan Williams u32 completion_count = 0; 542cc9203bfSDan Williams u32 completion_entry; 543cc9203bfSDan Williams u32 get_index; 544cc9203bfSDan Williams u32 get_cycle; 545cc9203bfSDan Williams u32 event_index; 546cc9203bfSDan Williams u32 event_cycle; 547cc9203bfSDan Williams 548cc9203bfSDan Williams dev_dbg(scic_to_dev(scic), 549cc9203bfSDan Williams "%s: completion queue begining get:0x%08x\n", 550cc9203bfSDan Williams __func__, 551cc9203bfSDan Williams scic->completion_queue_get); 552cc9203bfSDan Williams 553cc9203bfSDan Williams /* Get the component parts of the completion queue */ 554cc9203bfSDan Williams get_index = NORMALIZE_GET_POINTER(scic->completion_queue_get); 555cc9203bfSDan Williams get_cycle = SMU_CQGR_CYCLE_BIT & scic->completion_queue_get; 556cc9203bfSDan Williams 557cc9203bfSDan Williams event_index = NORMALIZE_EVENT_POINTER(scic->completion_queue_get); 558cc9203bfSDan Williams event_cycle = SMU_CQGR_EVENT_CYCLE_BIT & scic->completion_queue_get; 559cc9203bfSDan Williams 560cc9203bfSDan Williams while ( 561cc9203bfSDan Williams NORMALIZE_GET_POINTER_CYCLE_BIT(get_cycle) 562cc9203bfSDan Williams == COMPLETION_QUEUE_CYCLE_BIT(scic->completion_queue[get_index]) 563cc9203bfSDan Williams ) { 564cc9203bfSDan Williams completion_count++; 565cc9203bfSDan Williams 566cc9203bfSDan Williams completion_entry = scic->completion_queue[get_index]; 567cc9203bfSDan Williams INCREMENT_COMPLETION_QUEUE_GET(scic, get_index, get_cycle); 568cc9203bfSDan Williams 569cc9203bfSDan Williams dev_dbg(scic_to_dev(scic), 570cc9203bfSDan Williams "%s: completion queue entry:0x%08x\n", 571cc9203bfSDan Williams __func__, 572cc9203bfSDan Williams completion_entry); 573cc9203bfSDan Williams 574cc9203bfSDan Williams switch (SCU_GET_COMPLETION_TYPE(completion_entry)) { 575cc9203bfSDan Williams case SCU_COMPLETION_TYPE_TASK: 576cc9203bfSDan Williams scic_sds_controller_task_completion(scic, completion_entry); 577cc9203bfSDan Williams break; 578cc9203bfSDan Williams 579cc9203bfSDan Williams case SCU_COMPLETION_TYPE_SDMA: 580cc9203bfSDan Williams scic_sds_controller_sdma_completion(scic, completion_entry); 581cc9203bfSDan Williams break; 582cc9203bfSDan Williams 583cc9203bfSDan Williams case SCU_COMPLETION_TYPE_UFI: 584cc9203bfSDan Williams scic_sds_controller_unsolicited_frame(scic, completion_entry); 585cc9203bfSDan Williams break; 586cc9203bfSDan Williams 587cc9203bfSDan Williams case SCU_COMPLETION_TYPE_EVENT: 588cc9203bfSDan Williams INCREMENT_EVENT_QUEUE_GET(scic, event_index, event_cycle); 589cc9203bfSDan Williams scic_sds_controller_event_completion(scic, completion_entry); 590cc9203bfSDan Williams break; 591cc9203bfSDan Williams 592cc9203bfSDan Williams case SCU_COMPLETION_TYPE_NOTIFY: 593cc9203bfSDan Williams /* 594cc9203bfSDan Williams * Presently we do the same thing with a notify event that we do with the 595cc9203bfSDan Williams * other event codes. */ 596cc9203bfSDan Williams INCREMENT_EVENT_QUEUE_GET(scic, event_index, event_cycle); 597cc9203bfSDan Williams scic_sds_controller_event_completion(scic, completion_entry); 598cc9203bfSDan Williams break; 599cc9203bfSDan Williams 600cc9203bfSDan Williams default: 601cc9203bfSDan Williams dev_warn(scic_to_dev(scic), 602cc9203bfSDan Williams "%s: SCIC Controller received unknown " 603cc9203bfSDan Williams "completion type %x\n", 604cc9203bfSDan Williams __func__, 605cc9203bfSDan Williams completion_entry); 606cc9203bfSDan Williams break; 607cc9203bfSDan Williams } 608cc9203bfSDan Williams } 609cc9203bfSDan Williams 610cc9203bfSDan Williams /* Update the get register if we completed one or more entries */ 611cc9203bfSDan Williams if (completion_count > 0) { 612cc9203bfSDan Williams scic->completion_queue_get = 613cc9203bfSDan Williams SMU_CQGR_GEN_BIT(ENABLE) | 614cc9203bfSDan Williams SMU_CQGR_GEN_BIT(EVENT_ENABLE) | 615cc9203bfSDan Williams event_cycle | 616cc9203bfSDan Williams SMU_CQGR_GEN_VAL(EVENT_POINTER, event_index) | 617cc9203bfSDan Williams get_cycle | 618cc9203bfSDan Williams SMU_CQGR_GEN_VAL(POINTER, get_index); 619cc9203bfSDan Williams 620cc9203bfSDan Williams writel(scic->completion_queue_get, 621cc9203bfSDan Williams &scic->smu_registers->completion_queue_get); 622cc9203bfSDan Williams 623cc9203bfSDan Williams } 624cc9203bfSDan Williams 625cc9203bfSDan Williams dev_dbg(scic_to_dev(scic), 626cc9203bfSDan Williams "%s: completion queue ending get:0x%08x\n", 627cc9203bfSDan Williams __func__, 628cc9203bfSDan Williams scic->completion_queue_get); 629cc9203bfSDan Williams 630cc9203bfSDan Williams } 631cc9203bfSDan Williams 632cc9203bfSDan Williams static void scic_sds_controller_error_handler(struct scic_sds_controller *scic) 633cc9203bfSDan Williams { 634cc9203bfSDan Williams u32 interrupt_status; 635cc9203bfSDan Williams 636cc9203bfSDan Williams interrupt_status = 637cc9203bfSDan Williams readl(&scic->smu_registers->interrupt_status); 638cc9203bfSDan Williams 639cc9203bfSDan Williams if ((interrupt_status & SMU_ISR_QUEUE_SUSPEND) && 640cc9203bfSDan Williams scic_sds_controller_completion_queue_has_entries(scic)) { 641cc9203bfSDan Williams 642cc9203bfSDan Williams scic_sds_controller_process_completions(scic); 643cc9203bfSDan Williams writel(SMU_ISR_QUEUE_SUSPEND, &scic->smu_registers->interrupt_status); 644cc9203bfSDan Williams } else { 645cc9203bfSDan Williams dev_err(scic_to_dev(scic), "%s: status: %#x\n", __func__, 646cc9203bfSDan Williams interrupt_status); 647cc9203bfSDan Williams 648e301370aSEdmund Nadolski sci_change_state(&scic->sm, SCIC_FAILED); 649cc9203bfSDan Williams 650cc9203bfSDan Williams return; 651cc9203bfSDan Williams } 652cc9203bfSDan Williams 653cc9203bfSDan Williams /* If we dont process any completions I am not sure that we want to do this. 654cc9203bfSDan Williams * We are in the middle of a hardware fault and should probably be reset. 655cc9203bfSDan Williams */ 656cc9203bfSDan Williams writel(0, &scic->smu_registers->interrupt_mask); 657cc9203bfSDan Williams } 658cc9203bfSDan Williams 659c7ef4031SDan Williams irqreturn_t isci_intx_isr(int vec, void *data) 6606f231ddaSDan Williams { 6616f231ddaSDan Williams irqreturn_t ret = IRQ_NONE; 66231e824edSDan Williams struct isci_host *ihost = data; 663cc3dbd0aSArtur Wojcik struct scic_sds_controller *scic = &ihost->sci; 6646f231ddaSDan Williams 665c7ef4031SDan Williams if (scic_sds_controller_isr(scic)) { 66631e824edSDan Williams writel(SMU_ISR_COMPLETION, &scic->smu_registers->interrupt_status); 667c7ef4031SDan Williams tasklet_schedule(&ihost->completion_tasklet); 6686f231ddaSDan Williams ret = IRQ_HANDLED; 66992f4f0f5SDan Williams } else if (scic_sds_controller_error_isr(scic)) { 67092f4f0f5SDan Williams spin_lock(&ihost->scic_lock); 67192f4f0f5SDan Williams scic_sds_controller_error_handler(scic); 67292f4f0f5SDan Williams spin_unlock(&ihost->scic_lock); 67392f4f0f5SDan Williams ret = IRQ_HANDLED; 6746f231ddaSDan Williams } 67592f4f0f5SDan Williams 6766f231ddaSDan Williams return ret; 6776f231ddaSDan Williams } 6786f231ddaSDan Williams 67992f4f0f5SDan Williams irqreturn_t isci_error_isr(int vec, void *data) 68092f4f0f5SDan Williams { 68192f4f0f5SDan Williams struct isci_host *ihost = data; 68292f4f0f5SDan Williams 683cc3dbd0aSArtur Wojcik if (scic_sds_controller_error_isr(&ihost->sci)) 684cc3dbd0aSArtur Wojcik scic_sds_controller_error_handler(&ihost->sci); 68592f4f0f5SDan Williams 68692f4f0f5SDan Williams return IRQ_HANDLED; 68792f4f0f5SDan Williams } 6886f231ddaSDan Williams 6896f231ddaSDan Williams /** 6906f231ddaSDan Williams * isci_host_start_complete() - This function is called by the core library, 6916f231ddaSDan Williams * through the ISCI Module, to indicate controller start status. 6926f231ddaSDan Williams * @isci_host: This parameter specifies the ISCI host object 6936f231ddaSDan Williams * @completion_status: This parameter specifies the completion status from the 6946f231ddaSDan Williams * core library. 6956f231ddaSDan Williams * 6966f231ddaSDan Williams */ 697cc9203bfSDan Williams static void isci_host_start_complete(struct isci_host *ihost, enum sci_status completion_status) 6986f231ddaSDan Williams { 6990cf89d1dSDan Williams if (completion_status != SCI_SUCCESS) 7000cf89d1dSDan Williams dev_info(&ihost->pdev->dev, 7010cf89d1dSDan Williams "controller start timed out, continuing...\n"); 7020cf89d1dSDan Williams isci_host_change_state(ihost, isci_ready); 7030cf89d1dSDan Williams clear_bit(IHOST_START_PENDING, &ihost->flags); 7040cf89d1dSDan Williams wake_up(&ihost->eventq); 7056f231ddaSDan Williams } 7066f231ddaSDan Williams 707c7ef4031SDan Williams int isci_host_scan_finished(struct Scsi_Host *shost, unsigned long time) 7086f231ddaSDan Williams { 7094393aa4eSDan Williams struct isci_host *ihost = SHOST_TO_SAS_HA(shost)->lldd_ha; 7106f231ddaSDan Williams 71177950f51SEdmund Nadolski if (test_bit(IHOST_START_PENDING, &ihost->flags)) 7126f231ddaSDan Williams return 0; 7136f231ddaSDan Williams 71477950f51SEdmund Nadolski /* todo: use sas_flush_discovery once it is upstream */ 71577950f51SEdmund Nadolski scsi_flush_work(shost); 71677950f51SEdmund Nadolski 71777950f51SEdmund Nadolski scsi_flush_work(shost); 7186f231ddaSDan Williams 7190cf89d1dSDan Williams dev_dbg(&ihost->pdev->dev, 7200cf89d1dSDan Williams "%s: ihost->status = %d, time = %ld\n", 7210cf89d1dSDan Williams __func__, isci_host_get_state(ihost), time); 7226f231ddaSDan Williams 7236f231ddaSDan Williams return 1; 7246f231ddaSDan Williams 7256f231ddaSDan Williams } 7266f231ddaSDan Williams 727cc9203bfSDan Williams /** 728cc9203bfSDan Williams * scic_controller_get_suggested_start_timeout() - This method returns the 729cc9203bfSDan Williams * suggested scic_controller_start() timeout amount. The user is free to 730cc9203bfSDan Williams * use any timeout value, but this method provides the suggested minimum 731cc9203bfSDan Williams * start timeout value. The returned value is based upon empirical 732cc9203bfSDan Williams * information determined as a result of interoperability testing. 733cc9203bfSDan Williams * @controller: the handle to the controller object for which to return the 734cc9203bfSDan Williams * suggested start timeout. 735cc9203bfSDan Williams * 736cc9203bfSDan Williams * This method returns the number of milliseconds for the suggested start 737cc9203bfSDan Williams * operation timeout. 738cc9203bfSDan Williams */ 739cc9203bfSDan Williams static u32 scic_controller_get_suggested_start_timeout( 740cc9203bfSDan Williams struct scic_sds_controller *sc) 741cc9203bfSDan Williams { 742cc9203bfSDan Williams /* Validate the user supplied parameters. */ 743cc9203bfSDan Williams if (sc == NULL) 744cc9203bfSDan Williams return 0; 745cc9203bfSDan Williams 746cc9203bfSDan Williams /* 747cc9203bfSDan Williams * The suggested minimum timeout value for a controller start operation: 748cc9203bfSDan Williams * 749cc9203bfSDan Williams * Signature FIS Timeout 750cc9203bfSDan Williams * + Phy Start Timeout 751cc9203bfSDan Williams * + Number of Phy Spin Up Intervals 752cc9203bfSDan Williams * --------------------------------- 753cc9203bfSDan Williams * Number of milliseconds for the controller start operation. 754cc9203bfSDan Williams * 755cc9203bfSDan Williams * NOTE: The number of phy spin up intervals will be equivalent 756cc9203bfSDan Williams * to the number of phys divided by the number phys allowed 757cc9203bfSDan Williams * per interval - 1 (once OEM parameters are supported). 758cc9203bfSDan Williams * Currently we assume only 1 phy per interval. */ 759cc9203bfSDan Williams 760cc9203bfSDan Williams return SCIC_SDS_SIGNATURE_FIS_TIMEOUT 761cc9203bfSDan Williams + SCIC_SDS_CONTROLLER_PHY_START_TIMEOUT 762cc9203bfSDan Williams + ((SCI_MAX_PHYS - 1) * SCIC_SDS_CONTROLLER_POWER_CONTROL_INTERVAL); 763cc9203bfSDan Williams } 764cc9203bfSDan Williams 765cc9203bfSDan Williams static void scic_controller_enable_interrupts( 766cc9203bfSDan Williams struct scic_sds_controller *scic) 767cc9203bfSDan Williams { 768cc9203bfSDan Williams BUG_ON(scic->smu_registers == NULL); 769cc9203bfSDan Williams writel(0, &scic->smu_registers->interrupt_mask); 770cc9203bfSDan Williams } 771cc9203bfSDan Williams 772cc9203bfSDan Williams void scic_controller_disable_interrupts( 773cc9203bfSDan Williams struct scic_sds_controller *scic) 774cc9203bfSDan Williams { 775cc9203bfSDan Williams BUG_ON(scic->smu_registers == NULL); 776cc9203bfSDan Williams writel(0xffffffff, &scic->smu_registers->interrupt_mask); 777cc9203bfSDan Williams } 778cc9203bfSDan Williams 779cc9203bfSDan Williams static void scic_sds_controller_enable_port_task_scheduler( 780cc9203bfSDan Williams struct scic_sds_controller *scic) 781cc9203bfSDan Williams { 782cc9203bfSDan Williams u32 port_task_scheduler_value; 783cc9203bfSDan Williams 784cc9203bfSDan Williams port_task_scheduler_value = 785cc9203bfSDan Williams readl(&scic->scu_registers->peg0.ptsg.control); 786cc9203bfSDan Williams port_task_scheduler_value |= 787cc9203bfSDan Williams (SCU_PTSGCR_GEN_BIT(ETM_ENABLE) | 788cc9203bfSDan Williams SCU_PTSGCR_GEN_BIT(PTSG_ENABLE)); 789cc9203bfSDan Williams writel(port_task_scheduler_value, 790cc9203bfSDan Williams &scic->scu_registers->peg0.ptsg.control); 791cc9203bfSDan Williams } 792cc9203bfSDan Williams 793cc9203bfSDan Williams static void scic_sds_controller_assign_task_entries(struct scic_sds_controller *scic) 794cc9203bfSDan Williams { 795cc9203bfSDan Williams u32 task_assignment; 796cc9203bfSDan Williams 797cc9203bfSDan Williams /* 798cc9203bfSDan Williams * Assign all the TCs to function 0 799cc9203bfSDan Williams * TODO: Do we actually need to read this register to write it back? 800cc9203bfSDan Williams */ 801cc9203bfSDan Williams 802cc9203bfSDan Williams task_assignment = 803cc9203bfSDan Williams readl(&scic->smu_registers->task_context_assignment[0]); 804cc9203bfSDan Williams 805cc9203bfSDan Williams task_assignment |= (SMU_TCA_GEN_VAL(STARTING, 0)) | 806cc9203bfSDan Williams (SMU_TCA_GEN_VAL(ENDING, scic->task_context_entries - 1)) | 807cc9203bfSDan Williams (SMU_TCA_GEN_BIT(RANGE_CHECK_ENABLE)); 808cc9203bfSDan Williams 809cc9203bfSDan Williams writel(task_assignment, 810cc9203bfSDan Williams &scic->smu_registers->task_context_assignment[0]); 811cc9203bfSDan Williams 812cc9203bfSDan Williams } 813cc9203bfSDan Williams 814cc9203bfSDan Williams static void scic_sds_controller_initialize_completion_queue(struct scic_sds_controller *scic) 815cc9203bfSDan Williams { 816cc9203bfSDan Williams u32 index; 817cc9203bfSDan Williams u32 completion_queue_control_value; 818cc9203bfSDan Williams u32 completion_queue_get_value; 819cc9203bfSDan Williams u32 completion_queue_put_value; 820cc9203bfSDan Williams 821cc9203bfSDan Williams scic->completion_queue_get = 0; 822cc9203bfSDan Williams 823*7c78da31SDan Williams completion_queue_control_value = 824*7c78da31SDan Williams (SMU_CQC_QUEUE_LIMIT_SET(SCU_MAX_COMPLETION_QUEUE_ENTRIES - 1) | 825*7c78da31SDan Williams SMU_CQC_EVENT_LIMIT_SET(SCU_MAX_EVENTS - 1)); 826cc9203bfSDan Williams 827cc9203bfSDan Williams writel(completion_queue_control_value, 828cc9203bfSDan Williams &scic->smu_registers->completion_queue_control); 829cc9203bfSDan Williams 830cc9203bfSDan Williams 831cc9203bfSDan Williams /* Set the completion queue get pointer and enable the queue */ 832cc9203bfSDan Williams completion_queue_get_value = ( 833cc9203bfSDan Williams (SMU_CQGR_GEN_VAL(POINTER, 0)) 834cc9203bfSDan Williams | (SMU_CQGR_GEN_VAL(EVENT_POINTER, 0)) 835cc9203bfSDan Williams | (SMU_CQGR_GEN_BIT(ENABLE)) 836cc9203bfSDan Williams | (SMU_CQGR_GEN_BIT(EVENT_ENABLE)) 837cc9203bfSDan Williams ); 838cc9203bfSDan Williams 839cc9203bfSDan Williams writel(completion_queue_get_value, 840cc9203bfSDan Williams &scic->smu_registers->completion_queue_get); 841cc9203bfSDan Williams 842cc9203bfSDan Williams /* Set the completion queue put pointer */ 843cc9203bfSDan Williams completion_queue_put_value = ( 844cc9203bfSDan Williams (SMU_CQPR_GEN_VAL(POINTER, 0)) 845cc9203bfSDan Williams | (SMU_CQPR_GEN_VAL(EVENT_POINTER, 0)) 846cc9203bfSDan Williams ); 847cc9203bfSDan Williams 848cc9203bfSDan Williams writel(completion_queue_put_value, 849cc9203bfSDan Williams &scic->smu_registers->completion_queue_put); 850cc9203bfSDan Williams 851cc9203bfSDan Williams /* Initialize the cycle bit of the completion queue entries */ 852*7c78da31SDan Williams for (index = 0; index < SCU_MAX_COMPLETION_QUEUE_ENTRIES; index++) { 853cc9203bfSDan Williams /* 854cc9203bfSDan Williams * If get.cycle_bit != completion_queue.cycle_bit 855cc9203bfSDan Williams * its not a valid completion queue entry 856cc9203bfSDan Williams * so at system start all entries are invalid */ 857cc9203bfSDan Williams scic->completion_queue[index] = 0x80000000; 858cc9203bfSDan Williams } 859cc9203bfSDan Williams } 860cc9203bfSDan Williams 861cc9203bfSDan Williams static void scic_sds_controller_initialize_unsolicited_frame_queue(struct scic_sds_controller *scic) 862cc9203bfSDan Williams { 863cc9203bfSDan Williams u32 frame_queue_control_value; 864cc9203bfSDan Williams u32 frame_queue_get_value; 865cc9203bfSDan Williams u32 frame_queue_put_value; 866cc9203bfSDan Williams 867cc9203bfSDan Williams /* Write the queue size */ 868cc9203bfSDan Williams frame_queue_control_value = 869*7c78da31SDan Williams SCU_UFQC_GEN_VAL(QUEUE_SIZE, SCU_MAX_UNSOLICITED_FRAMES); 870cc9203bfSDan Williams 871cc9203bfSDan Williams writel(frame_queue_control_value, 872cc9203bfSDan Williams &scic->scu_registers->sdma.unsolicited_frame_queue_control); 873cc9203bfSDan Williams 874cc9203bfSDan Williams /* Setup the get pointer for the unsolicited frame queue */ 875cc9203bfSDan Williams frame_queue_get_value = ( 876cc9203bfSDan Williams SCU_UFQGP_GEN_VAL(POINTER, 0) 877cc9203bfSDan Williams | SCU_UFQGP_GEN_BIT(ENABLE_BIT) 878cc9203bfSDan Williams ); 879cc9203bfSDan Williams 880cc9203bfSDan Williams writel(frame_queue_get_value, 881cc9203bfSDan Williams &scic->scu_registers->sdma.unsolicited_frame_get_pointer); 882cc9203bfSDan Williams /* Setup the put pointer for the unsolicited frame queue */ 883cc9203bfSDan Williams frame_queue_put_value = SCU_UFQPP_GEN_VAL(POINTER, 0); 884cc9203bfSDan Williams writel(frame_queue_put_value, 885cc9203bfSDan Williams &scic->scu_registers->sdma.unsolicited_frame_put_pointer); 886cc9203bfSDan Williams } 887cc9203bfSDan Williams 888cc9203bfSDan Williams /** 889cc9203bfSDan Williams * This method will attempt to transition into the ready state for the 890cc9203bfSDan Williams * controller and indicate that the controller start operation has completed 891cc9203bfSDan Williams * if all criteria are met. 892cc9203bfSDan Williams * @scic: This parameter indicates the controller object for which 893cc9203bfSDan Williams * to transition to ready. 894cc9203bfSDan Williams * @status: This parameter indicates the status value to be pass into the call 895cc9203bfSDan Williams * to scic_cb_controller_start_complete(). 896cc9203bfSDan Williams * 897cc9203bfSDan Williams * none. 898cc9203bfSDan Williams */ 899cc9203bfSDan Williams static void scic_sds_controller_transition_to_ready( 900cc9203bfSDan Williams struct scic_sds_controller *scic, 901cc9203bfSDan Williams enum sci_status status) 902cc9203bfSDan Williams { 903cc9203bfSDan Williams struct isci_host *ihost = scic_to_ihost(scic); 904cc9203bfSDan Williams 905e301370aSEdmund Nadolski if (scic->sm.current_state_id == SCIC_STARTING) { 906cc9203bfSDan Williams /* 907cc9203bfSDan Williams * We move into the ready state, because some of the phys/ports 908cc9203bfSDan Williams * may be up and operational. 909cc9203bfSDan Williams */ 910e301370aSEdmund Nadolski sci_change_state(&scic->sm, SCIC_READY); 911cc9203bfSDan Williams 912cc9203bfSDan Williams isci_host_start_complete(ihost, status); 913cc9203bfSDan Williams } 914cc9203bfSDan Williams } 915cc9203bfSDan Williams 9164a33c525SAdam Gruchala static bool is_phy_starting(struct scic_sds_phy *sci_phy) 9174a33c525SAdam Gruchala { 9184a33c525SAdam Gruchala enum scic_sds_phy_states state; 9194a33c525SAdam Gruchala 920e301370aSEdmund Nadolski state = sci_phy->sm.current_state_id; 9214a33c525SAdam Gruchala switch (state) { 922e301370aSEdmund Nadolski case SCI_PHY_STARTING: 923e301370aSEdmund Nadolski case SCI_PHY_SUB_INITIAL: 924e301370aSEdmund Nadolski case SCI_PHY_SUB_AWAIT_SAS_SPEED_EN: 925e301370aSEdmund Nadolski case SCI_PHY_SUB_AWAIT_IAF_UF: 926e301370aSEdmund Nadolski case SCI_PHY_SUB_AWAIT_SAS_POWER: 927e301370aSEdmund Nadolski case SCI_PHY_SUB_AWAIT_SATA_POWER: 928e301370aSEdmund Nadolski case SCI_PHY_SUB_AWAIT_SATA_PHY_EN: 929e301370aSEdmund Nadolski case SCI_PHY_SUB_AWAIT_SATA_SPEED_EN: 930e301370aSEdmund Nadolski case SCI_PHY_SUB_AWAIT_SIG_FIS_UF: 931e301370aSEdmund Nadolski case SCI_PHY_SUB_FINAL: 9324a33c525SAdam Gruchala return true; 9334a33c525SAdam Gruchala default: 9344a33c525SAdam Gruchala return false; 9354a33c525SAdam Gruchala } 9364a33c525SAdam Gruchala } 9374a33c525SAdam Gruchala 938cc9203bfSDan Williams /** 939cc9203bfSDan Williams * scic_sds_controller_start_next_phy - start phy 940cc9203bfSDan Williams * @scic: controller 941cc9203bfSDan Williams * 942cc9203bfSDan Williams * If all the phys have been started, then attempt to transition the 943cc9203bfSDan Williams * controller to the READY state and inform the user 944cc9203bfSDan Williams * (scic_cb_controller_start_complete()). 945cc9203bfSDan Williams */ 946cc9203bfSDan Williams static enum sci_status scic_sds_controller_start_next_phy(struct scic_sds_controller *scic) 947cc9203bfSDan Williams { 948cc9203bfSDan Williams struct isci_host *ihost = scic_to_ihost(scic); 949cc9203bfSDan Williams struct scic_sds_oem_params *oem = &scic->oem_parameters.sds1; 950cc9203bfSDan Williams struct scic_sds_phy *sci_phy; 951cc9203bfSDan Williams enum sci_status status; 952cc9203bfSDan Williams 953cc9203bfSDan Williams status = SCI_SUCCESS; 954cc9203bfSDan Williams 955cc9203bfSDan Williams if (scic->phy_startup_timer_pending) 956cc9203bfSDan Williams return status; 957cc9203bfSDan Williams 958cc9203bfSDan Williams if (scic->next_phy_to_start >= SCI_MAX_PHYS) { 959cc9203bfSDan Williams bool is_controller_start_complete = true; 960cc9203bfSDan Williams u32 state; 961cc9203bfSDan Williams u8 index; 962cc9203bfSDan Williams 963cc9203bfSDan Williams for (index = 0; index < SCI_MAX_PHYS; index++) { 964cc9203bfSDan Williams sci_phy = &ihost->phys[index].sci; 965e301370aSEdmund Nadolski state = sci_phy->sm.current_state_id; 966cc9203bfSDan Williams 9674f20ef4fSDan Williams if (!phy_get_non_dummy_port(sci_phy)) 968cc9203bfSDan Williams continue; 969cc9203bfSDan Williams 970cc9203bfSDan Williams /* The controller start operation is complete iff: 971cc9203bfSDan Williams * - all links have been given an opportunity to start 972cc9203bfSDan Williams * - have no indication of a connected device 973cc9203bfSDan Williams * - have an indication of a connected device and it has 974cc9203bfSDan Williams * finished the link training process. 975cc9203bfSDan Williams */ 976e301370aSEdmund Nadolski if ((sci_phy->is_in_link_training == false && state == SCI_PHY_INITIAL) || 977e301370aSEdmund Nadolski (sci_phy->is_in_link_training == false && state == SCI_PHY_STOPPED) || 978e301370aSEdmund Nadolski (sci_phy->is_in_link_training == true && is_phy_starting(sci_phy))) { 979cc9203bfSDan Williams is_controller_start_complete = false; 980cc9203bfSDan Williams break; 981cc9203bfSDan Williams } 982cc9203bfSDan Williams } 983cc9203bfSDan Williams 984cc9203bfSDan Williams /* 985cc9203bfSDan Williams * The controller has successfully finished the start process. 986cc9203bfSDan Williams * Inform the SCI Core user and transition to the READY state. */ 987cc9203bfSDan Williams if (is_controller_start_complete == true) { 988cc9203bfSDan Williams scic_sds_controller_transition_to_ready(scic, SCI_SUCCESS); 989bb3dbdf6SEdmund Nadolski sci_del_timer(&scic->phy_timer); 990bb3dbdf6SEdmund Nadolski scic->phy_startup_timer_pending = false; 991cc9203bfSDan Williams } 992cc9203bfSDan Williams } else { 993cc9203bfSDan Williams sci_phy = &ihost->phys[scic->next_phy_to_start].sci; 994cc9203bfSDan Williams 995cc9203bfSDan Williams if (oem->controller.mode_type == SCIC_PORT_MANUAL_CONFIGURATION_MODE) { 9964f20ef4fSDan Williams if (phy_get_non_dummy_port(sci_phy) == NULL) { 997cc9203bfSDan Williams scic->next_phy_to_start++; 998cc9203bfSDan Williams 999cc9203bfSDan Williams /* Caution recursion ahead be forwarned 1000cc9203bfSDan Williams * 1001cc9203bfSDan Williams * The PHY was never added to a PORT in MPC mode 1002cc9203bfSDan Williams * so start the next phy in sequence This phy 1003cc9203bfSDan Williams * will never go link up and will not draw power 1004cc9203bfSDan Williams * the OEM parameters either configured the phy 1005cc9203bfSDan Williams * incorrectly for the PORT or it was never 1006cc9203bfSDan Williams * assigned to a PORT 1007cc9203bfSDan Williams */ 1008cc9203bfSDan Williams return scic_sds_controller_start_next_phy(scic); 1009cc9203bfSDan Williams } 1010cc9203bfSDan Williams } 1011cc9203bfSDan Williams 1012cc9203bfSDan Williams status = scic_sds_phy_start(sci_phy); 1013cc9203bfSDan Williams 1014cc9203bfSDan Williams if (status == SCI_SUCCESS) { 1015bb3dbdf6SEdmund Nadolski sci_mod_timer(&scic->phy_timer, 1016bb3dbdf6SEdmund Nadolski SCIC_SDS_CONTROLLER_PHY_START_TIMEOUT); 1017bb3dbdf6SEdmund Nadolski scic->phy_startup_timer_pending = true; 1018cc9203bfSDan Williams } else { 1019cc9203bfSDan Williams dev_warn(scic_to_dev(scic), 1020cc9203bfSDan Williams "%s: Controller stop operation failed " 1021cc9203bfSDan Williams "to stop phy %d because of status " 1022cc9203bfSDan Williams "%d.\n", 1023cc9203bfSDan Williams __func__, 1024cc9203bfSDan Williams ihost->phys[scic->next_phy_to_start].sci.phy_index, 1025cc9203bfSDan Williams status); 1026cc9203bfSDan Williams } 1027cc9203bfSDan Williams 1028cc9203bfSDan Williams scic->next_phy_to_start++; 1029cc9203bfSDan Williams } 1030cc9203bfSDan Williams 1031cc9203bfSDan Williams return status; 1032cc9203bfSDan Williams } 1033cc9203bfSDan Williams 1034bb3dbdf6SEdmund Nadolski static void phy_startup_timeout(unsigned long data) 1035cc9203bfSDan Williams { 1036bb3dbdf6SEdmund Nadolski struct sci_timer *tmr = (struct sci_timer *)data; 1037bb3dbdf6SEdmund Nadolski struct scic_sds_controller *scic = container_of(tmr, typeof(*scic), phy_timer); 1038bb3dbdf6SEdmund Nadolski struct isci_host *ihost = scic_to_ihost(scic); 1039bb3dbdf6SEdmund Nadolski unsigned long flags; 1040cc9203bfSDan Williams enum sci_status status; 1041cc9203bfSDan Williams 1042bb3dbdf6SEdmund Nadolski spin_lock_irqsave(&ihost->scic_lock, flags); 1043bb3dbdf6SEdmund Nadolski 1044bb3dbdf6SEdmund Nadolski if (tmr->cancel) 1045bb3dbdf6SEdmund Nadolski goto done; 1046bb3dbdf6SEdmund Nadolski 1047cc9203bfSDan Williams scic->phy_startup_timer_pending = false; 1048bb3dbdf6SEdmund Nadolski 1049bb3dbdf6SEdmund Nadolski do { 1050cc9203bfSDan Williams status = scic_sds_controller_start_next_phy(scic); 1051bb3dbdf6SEdmund Nadolski } while (status != SCI_SUCCESS); 1052bb3dbdf6SEdmund Nadolski 1053bb3dbdf6SEdmund Nadolski done: 1054bb3dbdf6SEdmund Nadolski spin_unlock_irqrestore(&ihost->scic_lock, flags); 1055cc9203bfSDan Williams } 1056cc9203bfSDan Williams 1057cc9203bfSDan Williams static enum sci_status scic_controller_start(struct scic_sds_controller *scic, 1058cc9203bfSDan Williams u32 timeout) 1059cc9203bfSDan Williams { 1060cc9203bfSDan Williams struct isci_host *ihost = scic_to_ihost(scic); 1061cc9203bfSDan Williams enum sci_status result; 1062cc9203bfSDan Williams u16 index; 1063cc9203bfSDan Williams 1064e301370aSEdmund Nadolski if (scic->sm.current_state_id != SCIC_INITIALIZED) { 1065cc9203bfSDan Williams dev_warn(scic_to_dev(scic), 1066cc9203bfSDan Williams "SCIC Controller start operation requested in " 1067cc9203bfSDan Williams "invalid state\n"); 1068cc9203bfSDan Williams return SCI_FAILURE_INVALID_STATE; 1069cc9203bfSDan Williams } 1070cc9203bfSDan Williams 1071cc9203bfSDan Williams /* Build the TCi free pool */ 1072cc9203bfSDan Williams sci_pool_initialize(scic->tci_pool); 1073cc9203bfSDan Williams for (index = 0; index < scic->task_context_entries; index++) 1074cc9203bfSDan Williams sci_pool_put(scic->tci_pool, index); 1075cc9203bfSDan Williams 1076cc9203bfSDan Williams /* Build the RNi free pool */ 1077cc9203bfSDan Williams scic_sds_remote_node_table_initialize( 1078cc9203bfSDan Williams &scic->available_remote_nodes, 1079cc9203bfSDan Williams scic->remote_node_entries); 1080cc9203bfSDan Williams 1081cc9203bfSDan Williams /* 1082cc9203bfSDan Williams * Before anything else lets make sure we will not be 1083cc9203bfSDan Williams * interrupted by the hardware. 1084cc9203bfSDan Williams */ 1085cc9203bfSDan Williams scic_controller_disable_interrupts(scic); 1086cc9203bfSDan Williams 1087cc9203bfSDan Williams /* Enable the port task scheduler */ 1088cc9203bfSDan Williams scic_sds_controller_enable_port_task_scheduler(scic); 1089cc9203bfSDan Williams 1090cc9203bfSDan Williams /* Assign all the task entries to scic physical function */ 1091cc9203bfSDan Williams scic_sds_controller_assign_task_entries(scic); 1092cc9203bfSDan Williams 1093cc9203bfSDan Williams /* Now initialize the completion queue */ 1094cc9203bfSDan Williams scic_sds_controller_initialize_completion_queue(scic); 1095cc9203bfSDan Williams 1096cc9203bfSDan Williams /* Initialize the unsolicited frame queue for use */ 1097cc9203bfSDan Williams scic_sds_controller_initialize_unsolicited_frame_queue(scic); 1098cc9203bfSDan Williams 1099cc9203bfSDan Williams /* Start all of the ports on this controller */ 1100cc9203bfSDan Williams for (index = 0; index < scic->logical_port_entries; index++) { 1101cc9203bfSDan Williams struct scic_sds_port *sci_port = &ihost->ports[index].sci; 1102cc9203bfSDan Williams 1103d76f71d9SPiotr Sawicki result = scic_sds_port_start(sci_port); 1104cc9203bfSDan Williams if (result) 1105cc9203bfSDan Williams return result; 1106cc9203bfSDan Williams } 1107cc9203bfSDan Williams 1108cc9203bfSDan Williams scic_sds_controller_start_next_phy(scic); 1109cc9203bfSDan Williams 11106cb5853dSEdmund Nadolski sci_mod_timer(&scic->timer, timeout); 1111cc9203bfSDan Williams 1112e301370aSEdmund Nadolski sci_change_state(&scic->sm, SCIC_STARTING); 1113cc9203bfSDan Williams 1114cc9203bfSDan Williams return SCI_SUCCESS; 1115cc9203bfSDan Williams } 1116cc9203bfSDan Williams 11176f231ddaSDan Williams void isci_host_scan_start(struct Scsi_Host *shost) 11186f231ddaSDan Williams { 11194393aa4eSDan Williams struct isci_host *ihost = SHOST_TO_SAS_HA(shost)->lldd_ha; 1120cc3dbd0aSArtur Wojcik unsigned long tmo = scic_controller_get_suggested_start_timeout(&ihost->sci); 11216f231ddaSDan Williams 11220cf89d1dSDan Williams set_bit(IHOST_START_PENDING, &ihost->flags); 112377950f51SEdmund Nadolski 112477950f51SEdmund Nadolski spin_lock_irq(&ihost->scic_lock); 1125cc3dbd0aSArtur Wojcik scic_controller_start(&ihost->sci, tmo); 1126cc3dbd0aSArtur Wojcik scic_controller_enable_interrupts(&ihost->sci); 112777950f51SEdmund Nadolski spin_unlock_irq(&ihost->scic_lock); 11286f231ddaSDan Williams } 11296f231ddaSDan Williams 1130cc9203bfSDan Williams static void isci_host_stop_complete(struct isci_host *ihost, enum sci_status completion_status) 11316f231ddaSDan Williams { 11320cf89d1dSDan Williams isci_host_change_state(ihost, isci_stopped); 1133cc3dbd0aSArtur Wojcik scic_controller_disable_interrupts(&ihost->sci); 11340cf89d1dSDan Williams clear_bit(IHOST_STOP_PENDING, &ihost->flags); 11350cf89d1dSDan Williams wake_up(&ihost->eventq); 11366f231ddaSDan Williams } 11376f231ddaSDan Williams 1138cc9203bfSDan Williams static void scic_sds_controller_completion_handler(struct scic_sds_controller *scic) 1139cc9203bfSDan Williams { 1140cc9203bfSDan Williams /* Empty out the completion queue */ 1141cc9203bfSDan Williams if (scic_sds_controller_completion_queue_has_entries(scic)) 1142cc9203bfSDan Williams scic_sds_controller_process_completions(scic); 1143cc9203bfSDan Williams 1144cc9203bfSDan Williams /* Clear the interrupt and enable all interrupts again */ 1145cc9203bfSDan Williams writel(SMU_ISR_COMPLETION, &scic->smu_registers->interrupt_status); 1146cc9203bfSDan Williams /* Could we write the value of SMU_ISR_COMPLETION? */ 1147cc9203bfSDan Williams writel(0xFF000000, &scic->smu_registers->interrupt_mask); 1148cc9203bfSDan Williams writel(0, &scic->smu_registers->interrupt_mask); 1149cc9203bfSDan Williams } 1150cc9203bfSDan Williams 11516f231ddaSDan Williams /** 11526f231ddaSDan Williams * isci_host_completion_routine() - This function is the delayed service 11536f231ddaSDan Williams * routine that calls the sci core library's completion handler. It's 11546f231ddaSDan Williams * scheduled as a tasklet from the interrupt service routine when interrupts 11556f231ddaSDan Williams * in use, or set as the timeout function in polled mode. 11566f231ddaSDan Williams * @data: This parameter specifies the ISCI host object 11576f231ddaSDan Williams * 11586f231ddaSDan Williams */ 11596f231ddaSDan Williams static void isci_host_completion_routine(unsigned long data) 11606f231ddaSDan Williams { 11616f231ddaSDan Williams struct isci_host *isci_host = (struct isci_host *)data; 11626f231ddaSDan Williams struct list_head completed_request_list; 116311b00c19SJeff Skirvin struct list_head errored_request_list; 11646f231ddaSDan Williams struct list_head *current_position; 11656f231ddaSDan Williams struct list_head *next_position; 11666f231ddaSDan Williams struct isci_request *request; 11676f231ddaSDan Williams struct isci_request *next_request; 11686f231ddaSDan Williams struct sas_task *task; 11696f231ddaSDan Williams 11706f231ddaSDan Williams INIT_LIST_HEAD(&completed_request_list); 117111b00c19SJeff Skirvin INIT_LIST_HEAD(&errored_request_list); 11726f231ddaSDan Williams 11736f231ddaSDan Williams spin_lock_irq(&isci_host->scic_lock); 11746f231ddaSDan Williams 1175cc3dbd0aSArtur Wojcik scic_sds_controller_completion_handler(&isci_host->sci); 1176c7ef4031SDan Williams 11776f231ddaSDan Williams /* Take the lists of completed I/Os from the host. */ 117811b00c19SJeff Skirvin 11796f231ddaSDan Williams list_splice_init(&isci_host->requests_to_complete, 11806f231ddaSDan Williams &completed_request_list); 11816f231ddaSDan Williams 118211b00c19SJeff Skirvin /* Take the list of errored I/Os from the host. */ 118311b00c19SJeff Skirvin list_splice_init(&isci_host->requests_to_errorback, 118411b00c19SJeff Skirvin &errored_request_list); 11856f231ddaSDan Williams 11866f231ddaSDan Williams spin_unlock_irq(&isci_host->scic_lock); 11876f231ddaSDan Williams 11886f231ddaSDan Williams /* Process any completions in the lists. */ 11896f231ddaSDan Williams list_for_each_safe(current_position, next_position, 11906f231ddaSDan Williams &completed_request_list) { 11916f231ddaSDan Williams 11926f231ddaSDan Williams request = list_entry(current_position, struct isci_request, 11936f231ddaSDan Williams completed_node); 11946f231ddaSDan Williams task = isci_request_access_task(request); 11956f231ddaSDan Williams 11966f231ddaSDan Williams /* Normal notification (task_done) */ 11976f231ddaSDan Williams dev_dbg(&isci_host->pdev->dev, 11986f231ddaSDan Williams "%s: Normal - request/task = %p/%p\n", 11996f231ddaSDan Williams __func__, 12006f231ddaSDan Williams request, 12016f231ddaSDan Williams task); 12026f231ddaSDan Williams 120311b00c19SJeff Skirvin /* Return the task to libsas */ 120411b00c19SJeff Skirvin if (task != NULL) { 12056f231ddaSDan Williams 120611b00c19SJeff Skirvin task->lldd_task = NULL; 120711b00c19SJeff Skirvin if (!(task->task_state_flags & SAS_TASK_STATE_ABORTED)) { 120811b00c19SJeff Skirvin 120911b00c19SJeff Skirvin /* If the task is already in the abort path, 121011b00c19SJeff Skirvin * the task_done callback cannot be called. 121111b00c19SJeff Skirvin */ 121211b00c19SJeff Skirvin task->task_done(task); 121311b00c19SJeff Skirvin } 121411b00c19SJeff Skirvin } 12156f231ddaSDan Williams /* Free the request object. */ 12166f231ddaSDan Williams isci_request_free(isci_host, request); 12176f231ddaSDan Williams } 121811b00c19SJeff Skirvin list_for_each_entry_safe(request, next_request, &errored_request_list, 12196f231ddaSDan Williams completed_node) { 12206f231ddaSDan Williams 12216f231ddaSDan Williams task = isci_request_access_task(request); 12226f231ddaSDan Williams 12236f231ddaSDan Williams /* Use sas_task_abort */ 12246f231ddaSDan Williams dev_warn(&isci_host->pdev->dev, 12256f231ddaSDan Williams "%s: Error - request/task = %p/%p\n", 12266f231ddaSDan Williams __func__, 12276f231ddaSDan Williams request, 12286f231ddaSDan Williams task); 12296f231ddaSDan Williams 123011b00c19SJeff Skirvin if (task != NULL) { 123111b00c19SJeff Skirvin 123211b00c19SJeff Skirvin /* Put the task into the abort path if it's not there 123311b00c19SJeff Skirvin * already. 123411b00c19SJeff Skirvin */ 123511b00c19SJeff Skirvin if (!(task->task_state_flags & SAS_TASK_STATE_ABORTED)) 12366f231ddaSDan Williams sas_task_abort(task); 123711b00c19SJeff Skirvin 123811b00c19SJeff Skirvin } else { 123911b00c19SJeff Skirvin /* This is a case where the request has completed with a 124011b00c19SJeff Skirvin * status such that it needed further target servicing, 124111b00c19SJeff Skirvin * but the sas_task reference has already been removed 124211b00c19SJeff Skirvin * from the request. Since it was errored, it was not 124311b00c19SJeff Skirvin * being aborted, so there is nothing to do except free 124411b00c19SJeff Skirvin * it. 124511b00c19SJeff Skirvin */ 124611b00c19SJeff Skirvin 124711b00c19SJeff Skirvin spin_lock_irq(&isci_host->scic_lock); 124811b00c19SJeff Skirvin /* Remove the request from the remote device's list 124911b00c19SJeff Skirvin * of pending requests. 125011b00c19SJeff Skirvin */ 125111b00c19SJeff Skirvin list_del_init(&request->dev_node); 125211b00c19SJeff Skirvin spin_unlock_irq(&isci_host->scic_lock); 125311b00c19SJeff Skirvin 125411b00c19SJeff Skirvin /* Free the request object. */ 125511b00c19SJeff Skirvin isci_request_free(isci_host, request); 125611b00c19SJeff Skirvin } 12576f231ddaSDan Williams } 12586f231ddaSDan Williams 12596f231ddaSDan Williams } 12606f231ddaSDan Williams 1261cc9203bfSDan Williams /** 1262cc9203bfSDan Williams * scic_controller_stop() - This method will stop an individual controller 1263cc9203bfSDan Williams * object.This method will invoke the associated user callback upon 1264cc9203bfSDan Williams * completion. The completion callback is called when the following 1265cc9203bfSDan Williams * conditions are met: -# the method return status is SCI_SUCCESS. -# the 1266cc9203bfSDan Williams * controller has been quiesced. This method will ensure that all IO 1267cc9203bfSDan Williams * requests are quiesced, phys are stopped, and all additional operation by 1268cc9203bfSDan Williams * the hardware is halted. 1269cc9203bfSDan Williams * @controller: the handle to the controller object to stop. 1270cc9203bfSDan Williams * @timeout: This parameter specifies the number of milliseconds in which the 1271cc9203bfSDan Williams * stop operation should complete. 1272cc9203bfSDan Williams * 1273cc9203bfSDan Williams * The controller must be in the STARTED or STOPPED state. Indicate if the 1274cc9203bfSDan Williams * controller stop method succeeded or failed in some way. SCI_SUCCESS if the 1275cc9203bfSDan Williams * stop operation successfully began. SCI_WARNING_ALREADY_IN_STATE if the 1276cc9203bfSDan Williams * controller is already in the STOPPED state. SCI_FAILURE_INVALID_STATE if the 1277cc9203bfSDan Williams * controller is not either in the STARTED or STOPPED states. 1278cc9203bfSDan Williams */ 1279cc9203bfSDan Williams static enum sci_status scic_controller_stop(struct scic_sds_controller *scic, 1280cc9203bfSDan Williams u32 timeout) 1281cc9203bfSDan Williams { 1282e301370aSEdmund Nadolski if (scic->sm.current_state_id != SCIC_READY) { 1283cc9203bfSDan Williams dev_warn(scic_to_dev(scic), 1284cc9203bfSDan Williams "SCIC Controller stop operation requested in " 1285cc9203bfSDan Williams "invalid state\n"); 1286cc9203bfSDan Williams return SCI_FAILURE_INVALID_STATE; 1287cc9203bfSDan Williams } 1288cc9203bfSDan Williams 12896cb5853dSEdmund Nadolski sci_mod_timer(&scic->timer, timeout); 1290e301370aSEdmund Nadolski sci_change_state(&scic->sm, SCIC_STOPPING); 1291cc9203bfSDan Williams return SCI_SUCCESS; 1292cc9203bfSDan Williams } 1293cc9203bfSDan Williams 1294cc9203bfSDan Williams /** 1295cc9203bfSDan Williams * scic_controller_reset() - This method will reset the supplied core 1296cc9203bfSDan Williams * controller regardless of the state of said controller. This operation is 1297cc9203bfSDan Williams * considered destructive. In other words, all current operations are wiped 1298cc9203bfSDan Williams * out. No IO completions for outstanding devices occur. Outstanding IO 1299cc9203bfSDan Williams * requests are not aborted or completed at the actual remote device. 1300cc9203bfSDan Williams * @controller: the handle to the controller object to reset. 1301cc9203bfSDan Williams * 1302cc9203bfSDan Williams * Indicate if the controller reset method succeeded or failed in some way. 1303cc9203bfSDan Williams * SCI_SUCCESS if the reset operation successfully started. SCI_FATAL_ERROR if 1304cc9203bfSDan Williams * the controller reset operation is unable to complete. 1305cc9203bfSDan Williams */ 1306cc9203bfSDan Williams static enum sci_status scic_controller_reset(struct scic_sds_controller *scic) 1307cc9203bfSDan Williams { 1308e301370aSEdmund Nadolski switch (scic->sm.current_state_id) { 1309e301370aSEdmund Nadolski case SCIC_RESET: 1310e301370aSEdmund Nadolski case SCIC_READY: 1311e301370aSEdmund Nadolski case SCIC_STOPPED: 1312e301370aSEdmund Nadolski case SCIC_FAILED: 1313cc9203bfSDan Williams /* 1314cc9203bfSDan Williams * The reset operation is not a graceful cleanup, just 1315cc9203bfSDan Williams * perform the state transition. 1316cc9203bfSDan Williams */ 1317e301370aSEdmund Nadolski sci_change_state(&scic->sm, SCIC_RESETTING); 1318cc9203bfSDan Williams return SCI_SUCCESS; 1319cc9203bfSDan Williams default: 1320cc9203bfSDan Williams dev_warn(scic_to_dev(scic), 1321cc9203bfSDan Williams "SCIC Controller reset operation requested in " 1322cc9203bfSDan Williams "invalid state\n"); 1323cc9203bfSDan Williams return SCI_FAILURE_INVALID_STATE; 1324cc9203bfSDan Williams } 1325cc9203bfSDan Williams } 1326cc9203bfSDan Williams 13270cf89d1dSDan Williams void isci_host_deinit(struct isci_host *ihost) 13286f231ddaSDan Williams { 13296f231ddaSDan Williams int i; 13306f231ddaSDan Williams 13310cf89d1dSDan Williams isci_host_change_state(ihost, isci_stopping); 13326f231ddaSDan Williams for (i = 0; i < SCI_MAX_PORTS; i++) { 1333e531381eSDan Williams struct isci_port *iport = &ihost->ports[i]; 13340cf89d1dSDan Williams struct isci_remote_device *idev, *d; 13350cf89d1dSDan Williams 1336e531381eSDan Williams list_for_each_entry_safe(idev, d, &iport->remote_dev_list, node) { 13370cf89d1dSDan Williams isci_remote_device_change_state(idev, isci_stopping); 13386ad31fecSDan Williams isci_remote_device_stop(ihost, idev); 13396f231ddaSDan Williams } 13406f231ddaSDan Williams } 13416f231ddaSDan Williams 13420cf89d1dSDan Williams set_bit(IHOST_STOP_PENDING, &ihost->flags); 13437c40a803SDan Williams 13447c40a803SDan Williams spin_lock_irq(&ihost->scic_lock); 1345cc3dbd0aSArtur Wojcik scic_controller_stop(&ihost->sci, SCIC_CONTROLLER_STOP_TIMEOUT); 13467c40a803SDan Williams spin_unlock_irq(&ihost->scic_lock); 13477c40a803SDan Williams 13480cf89d1dSDan Williams wait_for_stop(ihost); 1349cc3dbd0aSArtur Wojcik scic_controller_reset(&ihost->sci); 13505553ba2bSEdmund Nadolski 13515553ba2bSEdmund Nadolski /* Cancel any/all outstanding port timers */ 13525553ba2bSEdmund Nadolski for (i = 0; i < ihost->sci.logical_port_entries; i++) { 13535553ba2bSEdmund Nadolski struct scic_sds_port *sci_port = &ihost->ports[i].sci; 13545553ba2bSEdmund Nadolski del_timer_sync(&sci_port->timer.timer); 13555553ba2bSEdmund Nadolski } 13565553ba2bSEdmund Nadolski 1357a628d478SEdmund Nadolski /* Cancel any/all outstanding phy timers */ 1358a628d478SEdmund Nadolski for (i = 0; i < SCI_MAX_PHYS; i++) { 1359a628d478SEdmund Nadolski struct scic_sds_phy *sci_phy = &ihost->phys[i].sci; 1360a628d478SEdmund Nadolski del_timer_sync(&sci_phy->sata_timer.timer); 1361a628d478SEdmund Nadolski } 1362a628d478SEdmund Nadolski 1363ac0eeb4fSEdmund Nadolski del_timer_sync(&ihost->sci.port_agent.timer.timer); 1364ac0eeb4fSEdmund Nadolski 13650473661aSEdmund Nadolski del_timer_sync(&ihost->sci.power_control.timer.timer); 13660473661aSEdmund Nadolski 13676cb5853dSEdmund Nadolski del_timer_sync(&ihost->sci.timer.timer); 13686cb5853dSEdmund Nadolski 1369bb3dbdf6SEdmund Nadolski del_timer_sync(&ihost->sci.phy_timer.timer); 13706f231ddaSDan Williams } 13716f231ddaSDan Williams 13726f231ddaSDan Williams static void __iomem *scu_base(struct isci_host *isci_host) 13736f231ddaSDan Williams { 13746f231ddaSDan Williams struct pci_dev *pdev = isci_host->pdev; 13756f231ddaSDan Williams int id = isci_host->id; 13766f231ddaSDan Williams 13776f231ddaSDan Williams return pcim_iomap_table(pdev)[SCI_SCU_BAR * 2] + SCI_SCU_BAR_SIZE * id; 13786f231ddaSDan Williams } 13796f231ddaSDan Williams 13806f231ddaSDan Williams static void __iomem *smu_base(struct isci_host *isci_host) 13816f231ddaSDan Williams { 13826f231ddaSDan Williams struct pci_dev *pdev = isci_host->pdev; 13836f231ddaSDan Williams int id = isci_host->id; 13846f231ddaSDan Williams 13856f231ddaSDan Williams return pcim_iomap_table(pdev)[SCI_SMU_BAR * 2] + SCI_SMU_BAR_SIZE * id; 13866f231ddaSDan Williams } 13876f231ddaSDan Williams 1388b5f18a20SDave Jiang static void isci_user_parameters_get( 1389b5f18a20SDave Jiang struct isci_host *isci_host, 1390b5f18a20SDave Jiang union scic_user_parameters *scic_user_params) 1391b5f18a20SDave Jiang { 1392b5f18a20SDave Jiang struct scic_sds_user_parameters *u = &scic_user_params->sds1; 1393b5f18a20SDave Jiang int i; 1394b5f18a20SDave Jiang 1395b5f18a20SDave Jiang for (i = 0; i < SCI_MAX_PHYS; i++) { 1396b5f18a20SDave Jiang struct sci_phy_user_params *u_phy = &u->phys[i]; 1397b5f18a20SDave Jiang 1398b5f18a20SDave Jiang u_phy->max_speed_generation = phy_gen; 1399b5f18a20SDave Jiang 1400b5f18a20SDave Jiang /* we are not exporting these for now */ 1401b5f18a20SDave Jiang u_phy->align_insertion_frequency = 0x7f; 1402b5f18a20SDave Jiang u_phy->in_connection_align_insertion_frequency = 0xff; 1403b5f18a20SDave Jiang u_phy->notify_enable_spin_up_insertion_frequency = 0x33; 1404b5f18a20SDave Jiang } 1405b5f18a20SDave Jiang 1406b5f18a20SDave Jiang u->stp_inactivity_timeout = stp_inactive_to; 1407b5f18a20SDave Jiang u->ssp_inactivity_timeout = ssp_inactive_to; 1408b5f18a20SDave Jiang u->stp_max_occupancy_timeout = stp_max_occ_to; 1409b5f18a20SDave Jiang u->ssp_max_occupancy_timeout = ssp_max_occ_to; 1410b5f18a20SDave Jiang u->no_outbound_task_timeout = no_outbound_task_to; 1411b5f18a20SDave Jiang u->max_number_concurrent_device_spin_up = max_concurr_spinup; 1412b5f18a20SDave Jiang } 1413b5f18a20SDave Jiang 14149269e0e8SDan Williams static void scic_sds_controller_initial_state_enter(struct sci_base_state_machine *sm) 1415cc9203bfSDan Williams { 1416e301370aSEdmund Nadolski struct scic_sds_controller *scic = container_of(sm, typeof(*scic), sm); 1417cc9203bfSDan Williams 1418e301370aSEdmund Nadolski sci_change_state(&scic->sm, SCIC_RESET); 1419cc9203bfSDan Williams } 1420cc9203bfSDan Williams 14219269e0e8SDan Williams static inline void scic_sds_controller_starting_state_exit(struct sci_base_state_machine *sm) 1422cc9203bfSDan Williams { 1423e301370aSEdmund Nadolski struct scic_sds_controller *scic = container_of(sm, typeof(*scic), sm); 1424cc9203bfSDan Williams 14256cb5853dSEdmund Nadolski sci_del_timer(&scic->timer); 1426cc9203bfSDan Williams } 1427cc9203bfSDan Williams 1428cc9203bfSDan Williams #define INTERRUPT_COALESCE_TIMEOUT_BASE_RANGE_LOWER_BOUND_NS 853 1429cc9203bfSDan Williams #define INTERRUPT_COALESCE_TIMEOUT_BASE_RANGE_UPPER_BOUND_NS 1280 1430cc9203bfSDan Williams #define INTERRUPT_COALESCE_TIMEOUT_MAX_US 2700000 1431cc9203bfSDan Williams #define INTERRUPT_COALESCE_NUMBER_MAX 256 1432cc9203bfSDan Williams #define INTERRUPT_COALESCE_TIMEOUT_ENCODE_MIN 7 1433cc9203bfSDan Williams #define INTERRUPT_COALESCE_TIMEOUT_ENCODE_MAX 28 1434cc9203bfSDan Williams 1435cc9203bfSDan Williams /** 1436cc9203bfSDan Williams * scic_controller_set_interrupt_coalescence() - This method allows the user to 1437cc9203bfSDan Williams * configure the interrupt coalescence. 1438cc9203bfSDan Williams * @controller: This parameter represents the handle to the controller object 1439cc9203bfSDan Williams * for which its interrupt coalesce register is overridden. 1440cc9203bfSDan Williams * @coalesce_number: Used to control the number of entries in the Completion 1441cc9203bfSDan Williams * Queue before an interrupt is generated. If the number of entries exceed 1442cc9203bfSDan Williams * this number, an interrupt will be generated. The valid range of the input 1443cc9203bfSDan Williams * is [0, 256]. A setting of 0 results in coalescing being disabled. 1444cc9203bfSDan Williams * @coalesce_timeout: Timeout value in microseconds. The valid range of the 1445cc9203bfSDan Williams * input is [0, 2700000] . A setting of 0 is allowed and results in no 1446cc9203bfSDan Williams * interrupt coalescing timeout. 1447cc9203bfSDan Williams * 1448cc9203bfSDan Williams * Indicate if the user successfully set the interrupt coalesce parameters. 1449cc9203bfSDan Williams * SCI_SUCCESS The user successfully updated the interrutp coalescence. 1450cc9203bfSDan Williams * SCI_FAILURE_INVALID_PARAMETER_VALUE The user input value is out of range. 1451cc9203bfSDan Williams */ 1452cc9203bfSDan Williams static enum sci_status scic_controller_set_interrupt_coalescence( 1453cc9203bfSDan Williams struct scic_sds_controller *scic_controller, 1454cc9203bfSDan Williams u32 coalesce_number, 1455cc9203bfSDan Williams u32 coalesce_timeout) 1456cc9203bfSDan Williams { 1457cc9203bfSDan Williams u8 timeout_encode = 0; 1458cc9203bfSDan Williams u32 min = 0; 1459cc9203bfSDan Williams u32 max = 0; 1460cc9203bfSDan Williams 1461cc9203bfSDan Williams /* Check if the input parameters fall in the range. */ 1462cc9203bfSDan Williams if (coalesce_number > INTERRUPT_COALESCE_NUMBER_MAX) 1463cc9203bfSDan Williams return SCI_FAILURE_INVALID_PARAMETER_VALUE; 1464cc9203bfSDan Williams 1465cc9203bfSDan Williams /* 1466cc9203bfSDan Williams * Defined encoding for interrupt coalescing timeout: 1467cc9203bfSDan Williams * Value Min Max Units 1468cc9203bfSDan Williams * ----- --- --- ----- 1469cc9203bfSDan Williams * 0 - - Disabled 1470cc9203bfSDan Williams * 1 13.3 20.0 ns 1471cc9203bfSDan Williams * 2 26.7 40.0 1472cc9203bfSDan Williams * 3 53.3 80.0 1473cc9203bfSDan Williams * 4 106.7 160.0 1474cc9203bfSDan Williams * 5 213.3 320.0 1475cc9203bfSDan Williams * 6 426.7 640.0 1476cc9203bfSDan Williams * 7 853.3 1280.0 1477cc9203bfSDan Williams * 8 1.7 2.6 us 1478cc9203bfSDan Williams * 9 3.4 5.1 1479cc9203bfSDan Williams * 10 6.8 10.2 1480cc9203bfSDan Williams * 11 13.7 20.5 1481cc9203bfSDan Williams * 12 27.3 41.0 1482cc9203bfSDan Williams * 13 54.6 81.9 1483cc9203bfSDan Williams * 14 109.2 163.8 1484cc9203bfSDan Williams * 15 218.5 327.7 1485cc9203bfSDan Williams * 16 436.9 655.4 1486cc9203bfSDan Williams * 17 873.8 1310.7 1487cc9203bfSDan Williams * 18 1.7 2.6 ms 1488cc9203bfSDan Williams * 19 3.5 5.2 1489cc9203bfSDan Williams * 20 7.0 10.5 1490cc9203bfSDan Williams * 21 14.0 21.0 1491cc9203bfSDan Williams * 22 28.0 41.9 1492cc9203bfSDan Williams * 23 55.9 83.9 1493cc9203bfSDan Williams * 24 111.8 167.8 1494cc9203bfSDan Williams * 25 223.7 335.5 1495cc9203bfSDan Williams * 26 447.4 671.1 1496cc9203bfSDan Williams * 27 894.8 1342.2 1497cc9203bfSDan Williams * 28 1.8 2.7 s 1498cc9203bfSDan Williams * Others Undefined */ 1499cc9203bfSDan Williams 1500cc9203bfSDan Williams /* 1501cc9203bfSDan Williams * Use the table above to decide the encode of interrupt coalescing timeout 1502cc9203bfSDan Williams * value for register writing. */ 1503cc9203bfSDan Williams if (coalesce_timeout == 0) 1504cc9203bfSDan Williams timeout_encode = 0; 1505cc9203bfSDan Williams else{ 1506cc9203bfSDan Williams /* make the timeout value in unit of (10 ns). */ 1507cc9203bfSDan Williams coalesce_timeout = coalesce_timeout * 100; 1508cc9203bfSDan Williams min = INTERRUPT_COALESCE_TIMEOUT_BASE_RANGE_LOWER_BOUND_NS / 10; 1509cc9203bfSDan Williams max = INTERRUPT_COALESCE_TIMEOUT_BASE_RANGE_UPPER_BOUND_NS / 10; 1510cc9203bfSDan Williams 1511cc9203bfSDan Williams /* get the encode of timeout for register writing. */ 1512cc9203bfSDan Williams for (timeout_encode = INTERRUPT_COALESCE_TIMEOUT_ENCODE_MIN; 1513cc9203bfSDan Williams timeout_encode <= INTERRUPT_COALESCE_TIMEOUT_ENCODE_MAX; 1514cc9203bfSDan Williams timeout_encode++) { 1515cc9203bfSDan Williams if (min <= coalesce_timeout && max > coalesce_timeout) 1516cc9203bfSDan Williams break; 1517cc9203bfSDan Williams else if (coalesce_timeout >= max && coalesce_timeout < min * 2 1518cc9203bfSDan Williams && coalesce_timeout <= INTERRUPT_COALESCE_TIMEOUT_MAX_US * 100) { 1519cc9203bfSDan Williams if ((coalesce_timeout - max) < (2 * min - coalesce_timeout)) 1520cc9203bfSDan Williams break; 1521cc9203bfSDan Williams else{ 1522cc9203bfSDan Williams timeout_encode++; 1523cc9203bfSDan Williams break; 1524cc9203bfSDan Williams } 1525cc9203bfSDan Williams } else { 1526cc9203bfSDan Williams max = max * 2; 1527cc9203bfSDan Williams min = min * 2; 1528cc9203bfSDan Williams } 1529cc9203bfSDan Williams } 1530cc9203bfSDan Williams 1531cc9203bfSDan Williams if (timeout_encode == INTERRUPT_COALESCE_TIMEOUT_ENCODE_MAX + 1) 1532cc9203bfSDan Williams /* the value is out of range. */ 1533cc9203bfSDan Williams return SCI_FAILURE_INVALID_PARAMETER_VALUE; 1534cc9203bfSDan Williams } 1535cc9203bfSDan Williams 1536cc9203bfSDan Williams writel(SMU_ICC_GEN_VAL(NUMBER, coalesce_number) | 1537cc9203bfSDan Williams SMU_ICC_GEN_VAL(TIMER, timeout_encode), 1538cc9203bfSDan Williams &scic_controller->smu_registers->interrupt_coalesce_control); 1539cc9203bfSDan Williams 1540cc9203bfSDan Williams 1541cc9203bfSDan Williams scic_controller->interrupt_coalesce_number = (u16)coalesce_number; 1542cc9203bfSDan Williams scic_controller->interrupt_coalesce_timeout = coalesce_timeout / 100; 1543cc9203bfSDan Williams 1544cc9203bfSDan Williams return SCI_SUCCESS; 1545cc9203bfSDan Williams } 1546cc9203bfSDan Williams 1547cc9203bfSDan Williams 15489269e0e8SDan Williams static void scic_sds_controller_ready_state_enter(struct sci_base_state_machine *sm) 1549cc9203bfSDan Williams { 1550e301370aSEdmund Nadolski struct scic_sds_controller *scic = container_of(sm, typeof(*scic), sm); 1551cc9203bfSDan Williams 1552cc9203bfSDan Williams /* set the default interrupt coalescence number and timeout value. */ 1553cc9203bfSDan Williams scic_controller_set_interrupt_coalescence(scic, 0x10, 250); 1554cc9203bfSDan Williams } 1555cc9203bfSDan Williams 15569269e0e8SDan Williams static void scic_sds_controller_ready_state_exit(struct sci_base_state_machine *sm) 1557cc9203bfSDan Williams { 1558e301370aSEdmund Nadolski struct scic_sds_controller *scic = container_of(sm, typeof(*scic), sm); 1559cc9203bfSDan Williams 1560cc9203bfSDan Williams /* disable interrupt coalescence. */ 1561cc9203bfSDan Williams scic_controller_set_interrupt_coalescence(scic, 0, 0); 1562cc9203bfSDan Williams } 1563cc9203bfSDan Williams 1564cc9203bfSDan Williams static enum sci_status scic_sds_controller_stop_phys(struct scic_sds_controller *scic) 1565cc9203bfSDan Williams { 1566cc9203bfSDan Williams u32 index; 1567cc9203bfSDan Williams enum sci_status status; 1568cc9203bfSDan Williams enum sci_status phy_status; 1569cc9203bfSDan Williams struct isci_host *ihost = scic_to_ihost(scic); 1570cc9203bfSDan Williams 1571cc9203bfSDan Williams status = SCI_SUCCESS; 1572cc9203bfSDan Williams 1573cc9203bfSDan Williams for (index = 0; index < SCI_MAX_PHYS; index++) { 1574cc9203bfSDan Williams phy_status = scic_sds_phy_stop(&ihost->phys[index].sci); 1575cc9203bfSDan Williams 1576cc9203bfSDan Williams if (phy_status != SCI_SUCCESS && 1577cc9203bfSDan Williams phy_status != SCI_FAILURE_INVALID_STATE) { 1578cc9203bfSDan Williams status = SCI_FAILURE; 1579cc9203bfSDan Williams 1580cc9203bfSDan Williams dev_warn(scic_to_dev(scic), 1581cc9203bfSDan Williams "%s: Controller stop operation failed to stop " 1582cc9203bfSDan Williams "phy %d because of status %d.\n", 1583cc9203bfSDan Williams __func__, 1584cc9203bfSDan Williams ihost->phys[index].sci.phy_index, phy_status); 1585cc9203bfSDan Williams } 1586cc9203bfSDan Williams } 1587cc9203bfSDan Williams 1588cc9203bfSDan Williams return status; 1589cc9203bfSDan Williams } 1590cc9203bfSDan Williams 1591cc9203bfSDan Williams static enum sci_status scic_sds_controller_stop_ports(struct scic_sds_controller *scic) 1592cc9203bfSDan Williams { 1593cc9203bfSDan Williams u32 index; 1594cc9203bfSDan Williams enum sci_status port_status; 1595cc9203bfSDan Williams enum sci_status status = SCI_SUCCESS; 1596cc9203bfSDan Williams struct isci_host *ihost = scic_to_ihost(scic); 1597cc9203bfSDan Williams 1598cc9203bfSDan Williams for (index = 0; index < scic->logical_port_entries; index++) { 1599cc9203bfSDan Williams struct scic_sds_port *sci_port = &ihost->ports[index].sci; 1600cc9203bfSDan Williams 16018bc80d30SPiotr Sawicki port_status = scic_sds_port_stop(sci_port); 1602cc9203bfSDan Williams 1603cc9203bfSDan Williams if ((port_status != SCI_SUCCESS) && 1604cc9203bfSDan Williams (port_status != SCI_FAILURE_INVALID_STATE)) { 1605cc9203bfSDan Williams status = SCI_FAILURE; 1606cc9203bfSDan Williams 1607cc9203bfSDan Williams dev_warn(scic_to_dev(scic), 1608cc9203bfSDan Williams "%s: Controller stop operation failed to " 1609cc9203bfSDan Williams "stop port %d because of status %d.\n", 1610cc9203bfSDan Williams __func__, 1611cc9203bfSDan Williams sci_port->logical_port_index, 1612cc9203bfSDan Williams port_status); 1613cc9203bfSDan Williams } 1614cc9203bfSDan Williams } 1615cc9203bfSDan Williams 1616cc9203bfSDan Williams return status; 1617cc9203bfSDan Williams } 1618cc9203bfSDan Williams 1619cc9203bfSDan Williams static enum sci_status scic_sds_controller_stop_devices(struct scic_sds_controller *scic) 1620cc9203bfSDan Williams { 1621cc9203bfSDan Williams u32 index; 1622cc9203bfSDan Williams enum sci_status status; 1623cc9203bfSDan Williams enum sci_status device_status; 1624cc9203bfSDan Williams 1625cc9203bfSDan Williams status = SCI_SUCCESS; 1626cc9203bfSDan Williams 1627cc9203bfSDan Williams for (index = 0; index < scic->remote_node_entries; index++) { 1628cc9203bfSDan Williams if (scic->device_table[index] != NULL) { 1629cc9203bfSDan Williams /* / @todo What timeout value do we want to provide to this request? */ 1630cc9203bfSDan Williams device_status = scic_remote_device_stop(scic->device_table[index], 0); 1631cc9203bfSDan Williams 1632cc9203bfSDan Williams if ((device_status != SCI_SUCCESS) && 1633cc9203bfSDan Williams (device_status != SCI_FAILURE_INVALID_STATE)) { 1634cc9203bfSDan Williams dev_warn(scic_to_dev(scic), 1635cc9203bfSDan Williams "%s: Controller stop operation failed " 1636cc9203bfSDan Williams "to stop device 0x%p because of " 1637cc9203bfSDan Williams "status %d.\n", 1638cc9203bfSDan Williams __func__, 1639cc9203bfSDan Williams scic->device_table[index], device_status); 1640cc9203bfSDan Williams } 1641cc9203bfSDan Williams } 1642cc9203bfSDan Williams } 1643cc9203bfSDan Williams 1644cc9203bfSDan Williams return status; 1645cc9203bfSDan Williams } 1646cc9203bfSDan Williams 16479269e0e8SDan Williams static void scic_sds_controller_stopping_state_enter(struct sci_base_state_machine *sm) 1648cc9203bfSDan Williams { 1649e301370aSEdmund Nadolski struct scic_sds_controller *scic = container_of(sm, typeof(*scic), sm); 1650cc9203bfSDan Williams 1651cc9203bfSDan Williams /* Stop all of the components for this controller */ 1652cc9203bfSDan Williams scic_sds_controller_stop_phys(scic); 1653cc9203bfSDan Williams scic_sds_controller_stop_ports(scic); 1654cc9203bfSDan Williams scic_sds_controller_stop_devices(scic); 1655cc9203bfSDan Williams } 1656cc9203bfSDan Williams 16579269e0e8SDan Williams static void scic_sds_controller_stopping_state_exit(struct sci_base_state_machine *sm) 1658cc9203bfSDan Williams { 1659e301370aSEdmund Nadolski struct scic_sds_controller *scic = container_of(sm, typeof(*scic), sm); 1660cc9203bfSDan Williams 16616cb5853dSEdmund Nadolski sci_del_timer(&scic->timer); 1662cc9203bfSDan Williams } 1663cc9203bfSDan Williams 1664cc9203bfSDan Williams 1665cc9203bfSDan Williams /** 1666cc9203bfSDan Williams * scic_sds_controller_reset_hardware() - 1667cc9203bfSDan Williams * 1668cc9203bfSDan Williams * This method will reset the controller hardware. 1669cc9203bfSDan Williams */ 1670cc9203bfSDan Williams static void scic_sds_controller_reset_hardware(struct scic_sds_controller *scic) 1671cc9203bfSDan Williams { 1672cc9203bfSDan Williams /* Disable interrupts so we dont take any spurious interrupts */ 1673cc9203bfSDan Williams scic_controller_disable_interrupts(scic); 1674cc9203bfSDan Williams 1675cc9203bfSDan Williams /* Reset the SCU */ 1676cc9203bfSDan Williams writel(0xFFFFFFFF, &scic->smu_registers->soft_reset_control); 1677cc9203bfSDan Williams 1678cc9203bfSDan Williams /* Delay for 1ms to before clearing the CQP and UFQPR. */ 1679cc9203bfSDan Williams udelay(1000); 1680cc9203bfSDan Williams 1681cc9203bfSDan Williams /* The write to the CQGR clears the CQP */ 1682cc9203bfSDan Williams writel(0x00000000, &scic->smu_registers->completion_queue_get); 1683cc9203bfSDan Williams 1684cc9203bfSDan Williams /* The write to the UFQGP clears the UFQPR */ 1685cc9203bfSDan Williams writel(0, &scic->scu_registers->sdma.unsolicited_frame_get_pointer); 1686cc9203bfSDan Williams } 1687cc9203bfSDan Williams 16889269e0e8SDan Williams static void scic_sds_controller_resetting_state_enter(struct sci_base_state_machine *sm) 1689cc9203bfSDan Williams { 1690e301370aSEdmund Nadolski struct scic_sds_controller *scic = container_of(sm, typeof(*scic), sm); 1691cc9203bfSDan Williams 1692cc9203bfSDan Williams scic_sds_controller_reset_hardware(scic); 1693e301370aSEdmund Nadolski sci_change_state(&scic->sm, SCIC_RESET); 1694cc9203bfSDan Williams } 1695cc9203bfSDan Williams 1696cc9203bfSDan Williams static const struct sci_base_state scic_sds_controller_state_table[] = { 1697e301370aSEdmund Nadolski [SCIC_INITIAL] = { 1698cc9203bfSDan Williams .enter_state = scic_sds_controller_initial_state_enter, 1699cc9203bfSDan Williams }, 1700e301370aSEdmund Nadolski [SCIC_RESET] = {}, 1701e301370aSEdmund Nadolski [SCIC_INITIALIZING] = {}, 1702e301370aSEdmund Nadolski [SCIC_INITIALIZED] = {}, 1703e301370aSEdmund Nadolski [SCIC_STARTING] = { 1704cc9203bfSDan Williams .exit_state = scic_sds_controller_starting_state_exit, 1705cc9203bfSDan Williams }, 1706e301370aSEdmund Nadolski [SCIC_READY] = { 1707cc9203bfSDan Williams .enter_state = scic_sds_controller_ready_state_enter, 1708cc9203bfSDan Williams .exit_state = scic_sds_controller_ready_state_exit, 1709cc9203bfSDan Williams }, 1710e301370aSEdmund Nadolski [SCIC_RESETTING] = { 1711cc9203bfSDan Williams .enter_state = scic_sds_controller_resetting_state_enter, 1712cc9203bfSDan Williams }, 1713e301370aSEdmund Nadolski [SCIC_STOPPING] = { 1714cc9203bfSDan Williams .enter_state = scic_sds_controller_stopping_state_enter, 1715cc9203bfSDan Williams .exit_state = scic_sds_controller_stopping_state_exit, 1716cc9203bfSDan Williams }, 1717e301370aSEdmund Nadolski [SCIC_STOPPED] = {}, 1718e301370aSEdmund Nadolski [SCIC_FAILED] = {} 1719cc9203bfSDan Williams }; 1720cc9203bfSDan Williams 1721cc9203bfSDan Williams static void scic_sds_controller_set_default_config_parameters(struct scic_sds_controller *scic) 1722cc9203bfSDan Williams { 1723cc9203bfSDan Williams /* these defaults are overridden by the platform / firmware */ 1724cc9203bfSDan Williams struct isci_host *ihost = scic_to_ihost(scic); 1725cc9203bfSDan Williams u16 index; 1726cc9203bfSDan Williams 1727cc9203bfSDan Williams /* Default to APC mode. */ 1728cc9203bfSDan Williams scic->oem_parameters.sds1.controller.mode_type = SCIC_PORT_AUTOMATIC_CONFIGURATION_MODE; 1729cc9203bfSDan Williams 1730cc9203bfSDan Williams /* Default to APC mode. */ 1731cc9203bfSDan Williams scic->oem_parameters.sds1.controller.max_concurrent_dev_spin_up = 1; 1732cc9203bfSDan Williams 1733cc9203bfSDan Williams /* Default to no SSC operation. */ 1734cc9203bfSDan Williams scic->oem_parameters.sds1.controller.do_enable_ssc = false; 1735cc9203bfSDan Williams 1736cc9203bfSDan Williams /* Initialize all of the port parameter information to narrow ports. */ 1737cc9203bfSDan Williams for (index = 0; index < SCI_MAX_PORTS; index++) { 1738cc9203bfSDan Williams scic->oem_parameters.sds1.ports[index].phy_mask = 0; 1739cc9203bfSDan Williams } 1740cc9203bfSDan Williams 1741cc9203bfSDan Williams /* Initialize all of the phy parameter information. */ 1742cc9203bfSDan Williams for (index = 0; index < SCI_MAX_PHYS; index++) { 1743cc9203bfSDan Williams /* Default to 6G (i.e. Gen 3) for now. */ 1744cc9203bfSDan Williams scic->user_parameters.sds1.phys[index].max_speed_generation = 3; 1745cc9203bfSDan Williams 1746cc9203bfSDan Williams /* the frequencies cannot be 0 */ 1747cc9203bfSDan Williams scic->user_parameters.sds1.phys[index].align_insertion_frequency = 0x7f; 1748cc9203bfSDan Williams scic->user_parameters.sds1.phys[index].in_connection_align_insertion_frequency = 0xff; 1749cc9203bfSDan Williams scic->user_parameters.sds1.phys[index].notify_enable_spin_up_insertion_frequency = 0x33; 1750cc9203bfSDan Williams 1751cc9203bfSDan Williams /* 1752cc9203bfSDan Williams * Previous Vitesse based expanders had a arbitration issue that 1753cc9203bfSDan Williams * is worked around by having the upper 32-bits of SAS address 1754cc9203bfSDan Williams * with a value greater then the Vitesse company identifier. 1755cc9203bfSDan Williams * Hence, usage of 0x5FCFFFFF. */ 1756cc9203bfSDan Williams scic->oem_parameters.sds1.phys[index].sas_address.low = 0x1 + ihost->id; 1757cc9203bfSDan Williams scic->oem_parameters.sds1.phys[index].sas_address.high = 0x5FCFFFFF; 1758cc9203bfSDan Williams } 1759cc9203bfSDan Williams 1760cc9203bfSDan Williams scic->user_parameters.sds1.stp_inactivity_timeout = 5; 1761cc9203bfSDan Williams scic->user_parameters.sds1.ssp_inactivity_timeout = 5; 1762cc9203bfSDan Williams scic->user_parameters.sds1.stp_max_occupancy_timeout = 5; 1763cc9203bfSDan Williams scic->user_parameters.sds1.ssp_max_occupancy_timeout = 20; 1764cc9203bfSDan Williams scic->user_parameters.sds1.no_outbound_task_timeout = 20; 1765cc9203bfSDan Williams } 1766cc9203bfSDan Williams 17676cb5853dSEdmund Nadolski static void controller_timeout(unsigned long data) 17686cb5853dSEdmund Nadolski { 17696cb5853dSEdmund Nadolski struct sci_timer *tmr = (struct sci_timer *)data; 17706cb5853dSEdmund Nadolski struct scic_sds_controller *scic = container_of(tmr, typeof(*scic), timer); 17716cb5853dSEdmund Nadolski struct isci_host *ihost = scic_to_ihost(scic); 1772e301370aSEdmund Nadolski struct sci_base_state_machine *sm = &scic->sm; 17736cb5853dSEdmund Nadolski unsigned long flags; 1774cc9203bfSDan Williams 17756cb5853dSEdmund Nadolski spin_lock_irqsave(&ihost->scic_lock, flags); 17766cb5853dSEdmund Nadolski 17776cb5853dSEdmund Nadolski if (tmr->cancel) 17786cb5853dSEdmund Nadolski goto done; 17796cb5853dSEdmund Nadolski 1780e301370aSEdmund Nadolski if (sm->current_state_id == SCIC_STARTING) 17816cb5853dSEdmund Nadolski scic_sds_controller_transition_to_ready(scic, SCI_FAILURE_TIMEOUT); 1782e301370aSEdmund Nadolski else if (sm->current_state_id == SCIC_STOPPING) { 1783e301370aSEdmund Nadolski sci_change_state(sm, SCIC_FAILED); 17846cb5853dSEdmund Nadolski isci_host_stop_complete(ihost, SCI_FAILURE_TIMEOUT); 17856cb5853dSEdmund Nadolski } else /* / @todo Now what do we want to do in this case? */ 17866cb5853dSEdmund Nadolski dev_err(scic_to_dev(scic), 17876cb5853dSEdmund Nadolski "%s: Controller timer fired when controller was not " 17886cb5853dSEdmund Nadolski "in a state being timed.\n", 17896cb5853dSEdmund Nadolski __func__); 17906cb5853dSEdmund Nadolski 17916cb5853dSEdmund Nadolski done: 17926cb5853dSEdmund Nadolski spin_unlock_irqrestore(&ihost->scic_lock, flags); 17936cb5853dSEdmund Nadolski } 1794cc9203bfSDan Williams 1795cc9203bfSDan Williams /** 1796cc9203bfSDan Williams * scic_controller_construct() - This method will attempt to construct a 1797cc9203bfSDan Williams * controller object utilizing the supplied parameter information. 1798cc9203bfSDan Williams * @c: This parameter specifies the controller to be constructed. 1799cc9203bfSDan Williams * @scu_base: mapped base address of the scu registers 1800cc9203bfSDan Williams * @smu_base: mapped base address of the smu registers 1801cc9203bfSDan Williams * 1802cc9203bfSDan Williams * Indicate if the controller was successfully constructed or if it failed in 1803cc9203bfSDan Williams * some way. SCI_SUCCESS This value is returned if the controller was 1804cc9203bfSDan Williams * successfully constructed. SCI_WARNING_TIMER_CONFLICT This value is returned 1805cc9203bfSDan Williams * if the interrupt coalescence timer may cause SAS compliance issues for SMP 1806cc9203bfSDan Williams * Target mode response processing. SCI_FAILURE_UNSUPPORTED_CONTROLLER_TYPE 1807cc9203bfSDan Williams * This value is returned if the controller does not support the supplied type. 1808cc9203bfSDan Williams * SCI_FAILURE_UNSUPPORTED_INIT_DATA_VERSION This value is returned if the 1809cc9203bfSDan Williams * controller does not support the supplied initialization data version. 1810cc9203bfSDan Williams */ 1811cc9203bfSDan Williams static enum sci_status scic_controller_construct(struct scic_sds_controller *scic, 1812cc9203bfSDan Williams void __iomem *scu_base, 1813cc9203bfSDan Williams void __iomem *smu_base) 1814cc9203bfSDan Williams { 1815cc9203bfSDan Williams struct isci_host *ihost = scic_to_ihost(scic); 1816cc9203bfSDan Williams u8 i; 1817cc9203bfSDan Williams 181812ef6544SEdmund Nadolski sci_init_sm(&scic->sm, scic_sds_controller_state_table, SCIC_INITIAL); 1819cc9203bfSDan Williams 1820cc9203bfSDan Williams scic->scu_registers = scu_base; 1821cc9203bfSDan Williams scic->smu_registers = smu_base; 1822cc9203bfSDan Williams 1823cc9203bfSDan Williams scic_sds_port_configuration_agent_construct(&scic->port_agent); 1824cc9203bfSDan Williams 1825cc9203bfSDan Williams /* Construct the ports for this controller */ 1826cc9203bfSDan Williams for (i = 0; i < SCI_MAX_PORTS; i++) 1827cc9203bfSDan Williams scic_sds_port_construct(&ihost->ports[i].sci, i, scic); 1828cc9203bfSDan Williams scic_sds_port_construct(&ihost->ports[i].sci, SCIC_SDS_DUMMY_PORT, scic); 1829cc9203bfSDan Williams 1830cc9203bfSDan Williams /* Construct the phys for this controller */ 1831cc9203bfSDan Williams for (i = 0; i < SCI_MAX_PHYS; i++) { 1832cc9203bfSDan Williams /* Add all the PHYs to the dummy port */ 1833cc9203bfSDan Williams scic_sds_phy_construct(&ihost->phys[i].sci, 1834cc9203bfSDan Williams &ihost->ports[SCI_MAX_PORTS].sci, i); 1835cc9203bfSDan Williams } 1836cc9203bfSDan Williams 1837cc9203bfSDan Williams scic->invalid_phy_mask = 0; 1838cc9203bfSDan Williams 18396cb5853dSEdmund Nadolski sci_init_timer(&scic->timer, controller_timeout); 18406cb5853dSEdmund Nadolski 1841cc9203bfSDan Williams /* Initialize the User and OEM parameters to default values. */ 1842cc9203bfSDan Williams scic_sds_controller_set_default_config_parameters(scic); 1843cc9203bfSDan Williams 1844cc9203bfSDan Williams return scic_controller_reset(scic); 1845cc9203bfSDan Williams } 1846cc9203bfSDan Williams 1847cc9203bfSDan Williams int scic_oem_parameters_validate(struct scic_sds_oem_params *oem) 1848cc9203bfSDan Williams { 1849cc9203bfSDan Williams int i; 1850cc9203bfSDan Williams 1851cc9203bfSDan Williams for (i = 0; i < SCI_MAX_PORTS; i++) 1852cc9203bfSDan Williams if (oem->ports[i].phy_mask > SCIC_SDS_PARM_PHY_MASK_MAX) 1853cc9203bfSDan Williams return -EINVAL; 1854cc9203bfSDan Williams 1855cc9203bfSDan Williams for (i = 0; i < SCI_MAX_PHYS; i++) 1856cc9203bfSDan Williams if (oem->phys[i].sas_address.high == 0 && 1857cc9203bfSDan Williams oem->phys[i].sas_address.low == 0) 1858cc9203bfSDan Williams return -EINVAL; 1859cc9203bfSDan Williams 1860cc9203bfSDan Williams if (oem->controller.mode_type == SCIC_PORT_AUTOMATIC_CONFIGURATION_MODE) { 1861cc9203bfSDan Williams for (i = 0; i < SCI_MAX_PHYS; i++) 1862cc9203bfSDan Williams if (oem->ports[i].phy_mask != 0) 1863cc9203bfSDan Williams return -EINVAL; 1864cc9203bfSDan Williams } else if (oem->controller.mode_type == SCIC_PORT_MANUAL_CONFIGURATION_MODE) { 1865cc9203bfSDan Williams u8 phy_mask = 0; 1866cc9203bfSDan Williams 1867cc9203bfSDan Williams for (i = 0; i < SCI_MAX_PHYS; i++) 1868cc9203bfSDan Williams phy_mask |= oem->ports[i].phy_mask; 1869cc9203bfSDan Williams 1870cc9203bfSDan Williams if (phy_mask == 0) 1871cc9203bfSDan Williams return -EINVAL; 1872cc9203bfSDan Williams } else 1873cc9203bfSDan Williams return -EINVAL; 1874cc9203bfSDan Williams 1875cc9203bfSDan Williams if (oem->controller.max_concurrent_dev_spin_up > MAX_CONCURRENT_DEVICE_SPIN_UP_COUNT) 1876cc9203bfSDan Williams return -EINVAL; 1877cc9203bfSDan Williams 1878cc9203bfSDan Williams return 0; 1879cc9203bfSDan Williams } 1880cc9203bfSDan Williams 1881cc9203bfSDan Williams static enum sci_status scic_oem_parameters_set(struct scic_sds_controller *scic, 1882cc9203bfSDan Williams union scic_oem_parameters *scic_parms) 1883cc9203bfSDan Williams { 1884e301370aSEdmund Nadolski u32 state = scic->sm.current_state_id; 1885cc9203bfSDan Williams 1886e301370aSEdmund Nadolski if (state == SCIC_RESET || 1887e301370aSEdmund Nadolski state == SCIC_INITIALIZING || 1888e301370aSEdmund Nadolski state == SCIC_INITIALIZED) { 1889cc9203bfSDan Williams 1890cc9203bfSDan Williams if (scic_oem_parameters_validate(&scic_parms->sds1)) 1891cc9203bfSDan Williams return SCI_FAILURE_INVALID_PARAMETER_VALUE; 1892cc9203bfSDan Williams scic->oem_parameters.sds1 = scic_parms->sds1; 1893cc9203bfSDan Williams 1894cc9203bfSDan Williams return SCI_SUCCESS; 1895cc9203bfSDan Williams } 1896cc9203bfSDan Williams 1897cc9203bfSDan Williams return SCI_FAILURE_INVALID_STATE; 1898cc9203bfSDan Williams } 1899cc9203bfSDan Williams 1900cc9203bfSDan Williams void scic_oem_parameters_get( 1901cc9203bfSDan Williams struct scic_sds_controller *scic, 1902cc9203bfSDan Williams union scic_oem_parameters *scic_parms) 1903cc9203bfSDan Williams { 1904cc9203bfSDan Williams memcpy(scic_parms, (&scic->oem_parameters), sizeof(*scic_parms)); 1905cc9203bfSDan Williams } 1906cc9203bfSDan Williams 19070473661aSEdmund Nadolski static void power_control_timeout(unsigned long data) 1908cc9203bfSDan Williams { 19090473661aSEdmund Nadolski struct sci_timer *tmr = (struct sci_timer *)data; 19100473661aSEdmund Nadolski struct scic_sds_controller *scic = container_of(tmr, typeof(*scic), power_control.timer); 19110473661aSEdmund Nadolski struct isci_host *ihost = scic_to_ihost(scic); 19120473661aSEdmund Nadolski struct scic_sds_phy *sci_phy; 19130473661aSEdmund Nadolski unsigned long flags; 19140473661aSEdmund Nadolski u8 i; 1915cc9203bfSDan Williams 19160473661aSEdmund Nadolski spin_lock_irqsave(&ihost->scic_lock, flags); 1917cc9203bfSDan Williams 19180473661aSEdmund Nadolski if (tmr->cancel) 19190473661aSEdmund Nadolski goto done; 1920cc9203bfSDan Williams 1921cc9203bfSDan Williams scic->power_control.phys_granted_power = 0; 1922cc9203bfSDan Williams 1923cc9203bfSDan Williams if (scic->power_control.phys_waiting == 0) { 1924cc9203bfSDan Williams scic->power_control.timer_started = false; 19250473661aSEdmund Nadolski goto done; 19260473661aSEdmund Nadolski } 1927cc9203bfSDan Williams 19280473661aSEdmund Nadolski for (i = 0; i < SCI_MAX_PHYS; i++) { 19290473661aSEdmund Nadolski 19300473661aSEdmund Nadolski if (scic->power_control.phys_waiting == 0) 19310473661aSEdmund Nadolski break; 19320473661aSEdmund Nadolski 1933cc9203bfSDan Williams sci_phy = scic->power_control.requesters[i]; 19340473661aSEdmund Nadolski if (sci_phy == NULL) 19350473661aSEdmund Nadolski continue; 19360473661aSEdmund Nadolski 19370473661aSEdmund Nadolski if (scic->power_control.phys_granted_power >= 19380473661aSEdmund Nadolski scic->oem_parameters.sds1.controller.max_concurrent_dev_spin_up) 19390473661aSEdmund Nadolski break; 19400473661aSEdmund Nadolski 1941cc9203bfSDan Williams scic->power_control.requesters[i] = NULL; 1942cc9203bfSDan Williams scic->power_control.phys_waiting--; 1943cc9203bfSDan Williams scic->power_control.phys_granted_power++; 1944cc9203bfSDan Williams scic_sds_phy_consume_power_handler(sci_phy); 1945cc9203bfSDan Williams } 1946cc9203bfSDan Williams 1947cc9203bfSDan Williams /* 1948cc9203bfSDan Williams * It doesn't matter if the power list is empty, we need to start the 1949cc9203bfSDan Williams * timer in case another phy becomes ready. 1950cc9203bfSDan Williams */ 19510473661aSEdmund Nadolski sci_mod_timer(tmr, SCIC_SDS_CONTROLLER_POWER_CONTROL_INTERVAL); 19520473661aSEdmund Nadolski scic->power_control.timer_started = true; 19530473661aSEdmund Nadolski 19540473661aSEdmund Nadolski done: 19550473661aSEdmund Nadolski spin_unlock_irqrestore(&ihost->scic_lock, flags); 1956cc9203bfSDan Williams } 1957cc9203bfSDan Williams 1958cc9203bfSDan Williams /** 1959cc9203bfSDan Williams * This method inserts the phy in the stagger spinup control queue. 1960cc9203bfSDan Williams * @scic: 1961cc9203bfSDan Williams * 1962cc9203bfSDan Williams * 1963cc9203bfSDan Williams */ 1964cc9203bfSDan Williams void scic_sds_controller_power_control_queue_insert( 1965cc9203bfSDan Williams struct scic_sds_controller *scic, 1966cc9203bfSDan Williams struct scic_sds_phy *sci_phy) 1967cc9203bfSDan Williams { 1968cc9203bfSDan Williams BUG_ON(sci_phy == NULL); 1969cc9203bfSDan Williams 1970cc9203bfSDan Williams if (scic->power_control.phys_granted_power < 1971cc9203bfSDan Williams scic->oem_parameters.sds1.controller.max_concurrent_dev_spin_up) { 1972cc9203bfSDan Williams scic->power_control.phys_granted_power++; 1973cc9203bfSDan Williams scic_sds_phy_consume_power_handler(sci_phy); 1974cc9203bfSDan Williams 1975cc9203bfSDan Williams /* 1976cc9203bfSDan Williams * stop and start the power_control timer. When the timer fires, the 1977cc9203bfSDan Williams * no_of_phys_granted_power will be set to 0 1978cc9203bfSDan Williams */ 19790473661aSEdmund Nadolski if (scic->power_control.timer_started) 19800473661aSEdmund Nadolski sci_del_timer(&scic->power_control.timer); 19810473661aSEdmund Nadolski 19820473661aSEdmund Nadolski sci_mod_timer(&scic->power_control.timer, 19830473661aSEdmund Nadolski SCIC_SDS_CONTROLLER_POWER_CONTROL_INTERVAL); 19840473661aSEdmund Nadolski scic->power_control.timer_started = true; 19850473661aSEdmund Nadolski 1986cc9203bfSDan Williams } else { 1987cc9203bfSDan Williams /* Add the phy in the waiting list */ 1988cc9203bfSDan Williams scic->power_control.requesters[sci_phy->phy_index] = sci_phy; 1989cc9203bfSDan Williams scic->power_control.phys_waiting++; 1990cc9203bfSDan Williams } 1991cc9203bfSDan Williams } 1992cc9203bfSDan Williams 1993cc9203bfSDan Williams /** 1994cc9203bfSDan Williams * This method removes the phy from the stagger spinup control queue. 1995cc9203bfSDan Williams * @scic: 1996cc9203bfSDan Williams * 1997cc9203bfSDan Williams * 1998cc9203bfSDan Williams */ 1999cc9203bfSDan Williams void scic_sds_controller_power_control_queue_remove( 2000cc9203bfSDan Williams struct scic_sds_controller *scic, 2001cc9203bfSDan Williams struct scic_sds_phy *sci_phy) 2002cc9203bfSDan Williams { 2003cc9203bfSDan Williams BUG_ON(sci_phy == NULL); 2004cc9203bfSDan Williams 2005cc9203bfSDan Williams if (scic->power_control.requesters[sci_phy->phy_index] != NULL) { 2006cc9203bfSDan Williams scic->power_control.phys_waiting--; 2007cc9203bfSDan Williams } 2008cc9203bfSDan Williams 2009cc9203bfSDan Williams scic->power_control.requesters[sci_phy->phy_index] = NULL; 2010cc9203bfSDan Williams } 2011cc9203bfSDan Williams 2012cc9203bfSDan Williams #define AFE_REGISTER_WRITE_DELAY 10 2013cc9203bfSDan Williams 2014cc9203bfSDan Williams /* Initialize the AFE for this phy index. We need to read the AFE setup from 2015cc9203bfSDan Williams * the OEM parameters 2016cc9203bfSDan Williams */ 2017cc9203bfSDan Williams static void scic_sds_controller_afe_initialization(struct scic_sds_controller *scic) 2018cc9203bfSDan Williams { 2019cc9203bfSDan Williams const struct scic_sds_oem_params *oem = &scic->oem_parameters.sds1; 2020cc9203bfSDan Williams u32 afe_status; 2021cc9203bfSDan Williams u32 phy_id; 2022cc9203bfSDan Williams 2023cc9203bfSDan Williams /* Clear DFX Status registers */ 2024cc9203bfSDan Williams writel(0x0081000f, &scic->scu_registers->afe.afe_dfx_master_control0); 2025cc9203bfSDan Williams udelay(AFE_REGISTER_WRITE_DELAY); 2026cc9203bfSDan Williams 2027cc9203bfSDan Williams if (is_b0()) { 2028cc9203bfSDan Williams /* PM Rx Equalization Save, PM SPhy Rx Acknowledgement 2029cc9203bfSDan Williams * Timer, PM Stagger Timer */ 2030cc9203bfSDan Williams writel(0x0007BFFF, &scic->scu_registers->afe.afe_pmsn_master_control2); 2031cc9203bfSDan Williams udelay(AFE_REGISTER_WRITE_DELAY); 2032cc9203bfSDan Williams } 2033cc9203bfSDan Williams 2034cc9203bfSDan Williams /* Configure bias currents to normal */ 2035cc9203bfSDan Williams if (is_a0()) 2036cc9203bfSDan Williams writel(0x00005500, &scic->scu_registers->afe.afe_bias_control); 2037cc9203bfSDan Williams else if (is_a2()) 2038cc9203bfSDan Williams writel(0x00005A00, &scic->scu_registers->afe.afe_bias_control); 2039dbb0743aSAdam Gruchala else if (is_b0() || is_c0()) 2040cc9203bfSDan Williams writel(0x00005F00, &scic->scu_registers->afe.afe_bias_control); 2041cc9203bfSDan Williams 2042cc9203bfSDan Williams udelay(AFE_REGISTER_WRITE_DELAY); 2043cc9203bfSDan Williams 2044cc9203bfSDan Williams /* Enable PLL */ 2045dbb0743aSAdam Gruchala if (is_b0() || is_c0()) 2046cc9203bfSDan Williams writel(0x80040A08, &scic->scu_registers->afe.afe_pll_control0); 2047cc9203bfSDan Williams else 2048cc9203bfSDan Williams writel(0x80040908, &scic->scu_registers->afe.afe_pll_control0); 2049cc9203bfSDan Williams 2050cc9203bfSDan Williams udelay(AFE_REGISTER_WRITE_DELAY); 2051cc9203bfSDan Williams 2052cc9203bfSDan Williams /* Wait for the PLL to lock */ 2053cc9203bfSDan Williams do { 2054cc9203bfSDan Williams afe_status = readl(&scic->scu_registers->afe.afe_common_block_status); 2055cc9203bfSDan Williams udelay(AFE_REGISTER_WRITE_DELAY); 2056cc9203bfSDan Williams } while ((afe_status & 0x00001000) == 0); 2057cc9203bfSDan Williams 2058cc9203bfSDan Williams if (is_a0() || is_a2()) { 2059cc9203bfSDan Williams /* Shorten SAS SNW lock time (RxLock timer value from 76 us to 50 us) */ 2060cc9203bfSDan Williams writel(0x7bcc96ad, &scic->scu_registers->afe.afe_pmsn_master_control0); 2061cc9203bfSDan Williams udelay(AFE_REGISTER_WRITE_DELAY); 2062cc9203bfSDan Williams } 2063cc9203bfSDan Williams 2064cc9203bfSDan Williams for (phy_id = 0; phy_id < SCI_MAX_PHYS; phy_id++) { 2065cc9203bfSDan Williams const struct sci_phy_oem_params *oem_phy = &oem->phys[phy_id]; 2066cc9203bfSDan Williams 2067cc9203bfSDan Williams if (is_b0()) { 2068cc9203bfSDan Williams /* Configure transmitter SSC parameters */ 2069cc9203bfSDan Williams writel(0x00030000, &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_tx_ssc_control); 2070cc9203bfSDan Williams udelay(AFE_REGISTER_WRITE_DELAY); 2071dbb0743aSAdam Gruchala } else if (is_c0()) { 2072dbb0743aSAdam Gruchala /* Configure transmitter SSC parameters */ 2073dbb0743aSAdam Gruchala writel(0x0003000, &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_tx_ssc_control); 2074dbb0743aSAdam Gruchala udelay(AFE_REGISTER_WRITE_DELAY); 2075dbb0743aSAdam Gruchala 2076dbb0743aSAdam Gruchala /* 2077dbb0743aSAdam Gruchala * All defaults, except the Receive Word Alignament/Comma Detect 2078dbb0743aSAdam Gruchala * Enable....(0xe800) */ 2079dbb0743aSAdam Gruchala writel(0x00004500, &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_xcvr_control0); 2080dbb0743aSAdam Gruchala udelay(AFE_REGISTER_WRITE_DELAY); 2081cc9203bfSDan Williams } else { 2082cc9203bfSDan Williams /* 2083cc9203bfSDan Williams * All defaults, except the Receive Word Alignament/Comma Detect 2084cc9203bfSDan Williams * Enable....(0xe800) */ 2085cc9203bfSDan Williams writel(0x00004512, &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_xcvr_control0); 2086cc9203bfSDan Williams udelay(AFE_REGISTER_WRITE_DELAY); 2087cc9203bfSDan Williams 2088cc9203bfSDan Williams writel(0x0050100F, &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_xcvr_control1); 2089cc9203bfSDan Williams udelay(AFE_REGISTER_WRITE_DELAY); 2090cc9203bfSDan Williams } 2091cc9203bfSDan Williams 2092cc9203bfSDan Williams /* 2093cc9203bfSDan Williams * Power up TX and RX out from power down (PWRDNTX and PWRDNRX) 2094cc9203bfSDan Williams * & increase TX int & ext bias 20%....(0xe85c) */ 2095cc9203bfSDan Williams if (is_a0()) 2096cc9203bfSDan Williams writel(0x000003D4, &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_channel_control); 2097cc9203bfSDan Williams else if (is_a2()) 2098cc9203bfSDan Williams writel(0x000003F0, &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_channel_control); 2099dbb0743aSAdam Gruchala else if (is_b0()) { 2100cc9203bfSDan Williams /* Power down TX and RX (PWRDNTX and PWRDNRX) */ 2101dbb0743aSAdam Gruchala writel(0x000003D7, &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_channel_control); 2102cc9203bfSDan Williams udelay(AFE_REGISTER_WRITE_DELAY); 2103cc9203bfSDan Williams 2104cc9203bfSDan Williams /* 2105cc9203bfSDan Williams * Power up TX and RX out from power down (PWRDNTX and PWRDNRX) 2106cc9203bfSDan Williams * & increase TX int & ext bias 20%....(0xe85c) */ 2107dbb0743aSAdam Gruchala writel(0x000003D4, &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_channel_control); 2108dbb0743aSAdam Gruchala } else { 2109dbb0743aSAdam Gruchala writel(0x000001E7, &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_channel_control); 2110dbb0743aSAdam Gruchala udelay(AFE_REGISTER_WRITE_DELAY); 2111dbb0743aSAdam Gruchala 2112dbb0743aSAdam Gruchala /* 2113dbb0743aSAdam Gruchala * Power up TX and RX out from power down (PWRDNTX and PWRDNRX) 2114dbb0743aSAdam Gruchala * & increase TX int & ext bias 20%....(0xe85c) */ 2115dbb0743aSAdam Gruchala writel(0x000001E4, &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_channel_control); 2116cc9203bfSDan Williams } 2117cc9203bfSDan Williams udelay(AFE_REGISTER_WRITE_DELAY); 2118cc9203bfSDan Williams 2119cc9203bfSDan Williams if (is_a0() || is_a2()) { 2120cc9203bfSDan Williams /* Enable TX equalization (0xe824) */ 2121cc9203bfSDan Williams writel(0x00040000, &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_tx_control); 2122cc9203bfSDan Williams udelay(AFE_REGISTER_WRITE_DELAY); 2123cc9203bfSDan Williams } 2124cc9203bfSDan Williams 2125cc9203bfSDan Williams /* 2126cc9203bfSDan Williams * RDPI=0x0(RX Power On), RXOOBDETPDNC=0x0, TPD=0x0(TX Power On), 2127cc9203bfSDan Williams * RDD=0x0(RX Detect Enabled) ....(0xe800) */ 2128cc9203bfSDan Williams writel(0x00004100, &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_xcvr_control0); 2129cc9203bfSDan Williams udelay(AFE_REGISTER_WRITE_DELAY); 2130cc9203bfSDan Williams 2131cc9203bfSDan Williams /* Leave DFE/FFE on */ 2132cc9203bfSDan Williams if (is_a0()) 2133cc9203bfSDan Williams writel(0x3F09983F, &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_rx_ssc_control0); 2134cc9203bfSDan Williams else if (is_a2()) 2135cc9203bfSDan Williams writel(0x3F11103F, &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_rx_ssc_control0); 2136dbb0743aSAdam Gruchala else if (is_b0()) { 2137cc9203bfSDan Williams writel(0x3F11103F, &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_rx_ssc_control0); 2138cc9203bfSDan Williams udelay(AFE_REGISTER_WRITE_DELAY); 2139cc9203bfSDan Williams /* Enable TX equalization (0xe824) */ 2140cc9203bfSDan Williams writel(0x00040000, &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_tx_control); 2141dbb0743aSAdam Gruchala } else { 2142dbb0743aSAdam Gruchala writel(0x0140DF0F, &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_rx_ssc_control1); 2143dbb0743aSAdam Gruchala udelay(AFE_REGISTER_WRITE_DELAY); 2144dbb0743aSAdam Gruchala 2145dbb0743aSAdam Gruchala writel(0x3F6F103F, &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_rx_ssc_control0); 2146dbb0743aSAdam Gruchala udelay(AFE_REGISTER_WRITE_DELAY); 2147dbb0743aSAdam Gruchala 2148dbb0743aSAdam Gruchala /* Enable TX equalization (0xe824) */ 2149dbb0743aSAdam Gruchala writel(0x00040000, &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_tx_control); 2150cc9203bfSDan Williams } 2151dbb0743aSAdam Gruchala 2152cc9203bfSDan Williams udelay(AFE_REGISTER_WRITE_DELAY); 2153cc9203bfSDan Williams 2154cc9203bfSDan Williams writel(oem_phy->afe_tx_amp_control0, 2155cc9203bfSDan Williams &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_tx_amp_control0); 2156cc9203bfSDan Williams udelay(AFE_REGISTER_WRITE_DELAY); 2157cc9203bfSDan Williams 2158cc9203bfSDan Williams writel(oem_phy->afe_tx_amp_control1, 2159cc9203bfSDan Williams &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_tx_amp_control1); 2160cc9203bfSDan Williams udelay(AFE_REGISTER_WRITE_DELAY); 2161cc9203bfSDan Williams 2162cc9203bfSDan Williams writel(oem_phy->afe_tx_amp_control2, 2163cc9203bfSDan Williams &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_tx_amp_control2); 2164cc9203bfSDan Williams udelay(AFE_REGISTER_WRITE_DELAY); 2165cc9203bfSDan Williams 2166cc9203bfSDan Williams writel(oem_phy->afe_tx_amp_control3, 2167cc9203bfSDan Williams &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_tx_amp_control3); 2168cc9203bfSDan Williams udelay(AFE_REGISTER_WRITE_DELAY); 2169cc9203bfSDan Williams } 2170cc9203bfSDan Williams 2171cc9203bfSDan Williams /* Transfer control to the PEs */ 2172cc9203bfSDan Williams writel(0x00010f00, &scic->scu_registers->afe.afe_dfx_master_control0); 2173cc9203bfSDan Williams udelay(AFE_REGISTER_WRITE_DELAY); 2174cc9203bfSDan Williams } 2175cc9203bfSDan Williams 2176cc9203bfSDan Williams static void scic_sds_controller_initialize_power_control(struct scic_sds_controller *scic) 2177cc9203bfSDan Williams { 21780473661aSEdmund Nadolski sci_init_timer(&scic->power_control.timer, power_control_timeout); 2179cc9203bfSDan Williams 2180cc9203bfSDan Williams memset(scic->power_control.requesters, 0, 2181cc9203bfSDan Williams sizeof(scic->power_control.requesters)); 2182cc9203bfSDan Williams 2183cc9203bfSDan Williams scic->power_control.phys_waiting = 0; 2184cc9203bfSDan Williams scic->power_control.phys_granted_power = 0; 2185cc9203bfSDan Williams } 2186cc9203bfSDan Williams 2187cc9203bfSDan Williams static enum sci_status scic_controller_initialize(struct scic_sds_controller *scic) 2188cc9203bfSDan Williams { 2189e301370aSEdmund Nadolski struct sci_base_state_machine *sm = &scic->sm; 2190cc9203bfSDan Williams struct isci_host *ihost = scic_to_ihost(scic); 2191*7c78da31SDan Williams enum sci_status result = SCI_FAILURE; 2192*7c78da31SDan Williams unsigned long i, state, val; 2193cc9203bfSDan Williams 2194e301370aSEdmund Nadolski if (scic->sm.current_state_id != SCIC_RESET) { 2195cc9203bfSDan Williams dev_warn(scic_to_dev(scic), 2196cc9203bfSDan Williams "SCIC Controller initialize operation requested " 2197cc9203bfSDan Williams "in invalid state\n"); 2198cc9203bfSDan Williams return SCI_FAILURE_INVALID_STATE; 2199cc9203bfSDan Williams } 2200cc9203bfSDan Williams 2201e301370aSEdmund Nadolski sci_change_state(sm, SCIC_INITIALIZING); 2202cc9203bfSDan Williams 2203bb3dbdf6SEdmund Nadolski sci_init_timer(&scic->phy_timer, phy_startup_timeout); 2204bb3dbdf6SEdmund Nadolski 2205bb3dbdf6SEdmund Nadolski scic->next_phy_to_start = 0; 2206bb3dbdf6SEdmund Nadolski scic->phy_startup_timer_pending = false; 2207cc9203bfSDan Williams 2208cc9203bfSDan Williams scic_sds_controller_initialize_power_control(scic); 2209cc9203bfSDan Williams 2210cc9203bfSDan Williams /* 2211cc9203bfSDan Williams * There is nothing to do here for B0 since we do not have to 2212cc9203bfSDan Williams * program the AFE registers. 2213cc9203bfSDan Williams * / @todo The AFE settings are supposed to be correct for the B0 but 2214cc9203bfSDan Williams * / presently they seem to be wrong. */ 2215cc9203bfSDan Williams scic_sds_controller_afe_initialization(scic); 2216cc9203bfSDan Williams 2217cc9203bfSDan Williams 2218cc9203bfSDan Williams /* Take the hardware out of reset */ 2219cc9203bfSDan Williams writel(0, &scic->smu_registers->soft_reset_control); 2220cc9203bfSDan Williams 2221cc9203bfSDan Williams /* 2222cc9203bfSDan Williams * / @todo Provide meaningfull error code for hardware failure 2223cc9203bfSDan Williams * result = SCI_FAILURE_CONTROLLER_HARDWARE; */ 2224*7c78da31SDan Williams for (i = 100; i >= 1; i--) { 2225*7c78da31SDan Williams u32 status; 2226cc9203bfSDan Williams 2227cc9203bfSDan Williams /* Loop until the hardware reports success */ 2228cc9203bfSDan Williams udelay(SCU_CONTEXT_RAM_INIT_STALL_TIME); 2229cc9203bfSDan Williams status = readl(&scic->smu_registers->control_status); 2230cc9203bfSDan Williams 2231*7c78da31SDan Williams if ((status & SCU_RAM_INIT_COMPLETED) == SCU_RAM_INIT_COMPLETED) 2232*7c78da31SDan Williams break; 2233cc9203bfSDan Williams } 2234*7c78da31SDan Williams if (i == 0) 2235*7c78da31SDan Williams goto out; 2236cc9203bfSDan Williams 2237cc9203bfSDan Williams /* 2238cc9203bfSDan Williams * Determine what are the actaul device capacities that the 2239cc9203bfSDan Williams * hardware will support */ 2240*7c78da31SDan Williams val = readl(&scic->smu_registers->device_context_capacity); 2241cc9203bfSDan Williams 2242*7c78da31SDan Williams /* Record the smaller of the two capacity values */ 2243*7c78da31SDan Williams scic->logical_port_entries = min(smu_max_ports(val), SCI_MAX_PORTS); 2244*7c78da31SDan Williams scic->task_context_entries = min(smu_max_task_contexts(val), SCI_MAX_IO_REQUESTS); 2245*7c78da31SDan Williams scic->remote_node_entries = min(smu_max_rncs(val), SCI_MAX_REMOTE_DEVICES); 2246cc9203bfSDan Williams 2247cc9203bfSDan Williams /* 2248cc9203bfSDan Williams * Make all PEs that are unassigned match up with the 2249cc9203bfSDan Williams * logical ports 2250cc9203bfSDan Williams */ 2251*7c78da31SDan Williams for (i = 0; i < scic->logical_port_entries; i++) { 2252cc9203bfSDan Williams struct scu_port_task_scheduler_group_registers __iomem 2253cc9203bfSDan Williams *ptsg = &scic->scu_registers->peg0.ptsg; 2254cc9203bfSDan Williams 2255*7c78da31SDan Williams writel(i, &ptsg->protocol_engine[i]); 2256cc9203bfSDan Williams } 2257cc9203bfSDan Williams 2258cc9203bfSDan Williams /* Initialize hardware PCI Relaxed ordering in DMA engines */ 2259*7c78da31SDan Williams val = readl(&scic->scu_registers->sdma.pdma_configuration); 2260*7c78da31SDan Williams val |= SCU_PDMACR_GEN_BIT(PCI_RELAXED_ORDERING_ENABLE); 2261*7c78da31SDan Williams writel(val, &scic->scu_registers->sdma.pdma_configuration); 2262cc9203bfSDan Williams 2263*7c78da31SDan Williams val = readl(&scic->scu_registers->sdma.cdma_configuration); 2264*7c78da31SDan Williams val |= SCU_CDMACR_GEN_BIT(PCI_RELAXED_ORDERING_ENABLE); 2265*7c78da31SDan Williams writel(val, &scic->scu_registers->sdma.cdma_configuration); 2266cc9203bfSDan Williams 2267cc9203bfSDan Williams /* 2268cc9203bfSDan Williams * Initialize the PHYs before the PORTs because the PHY registers 2269cc9203bfSDan Williams * are accessed during the port initialization. 2270cc9203bfSDan Williams */ 2271*7c78da31SDan Williams for (i = 0; i < SCI_MAX_PHYS; i++) { 2272*7c78da31SDan Williams result = scic_sds_phy_initialize(&ihost->phys[i].sci, 2273*7c78da31SDan Williams &scic->scu_registers->peg0.pe[i].tl, 2274*7c78da31SDan Williams &scic->scu_registers->peg0.pe[i].ll); 2275*7c78da31SDan Williams if (result != SCI_SUCCESS) 2276*7c78da31SDan Williams goto out; 2277cc9203bfSDan Williams } 2278cc9203bfSDan Williams 2279*7c78da31SDan Williams for (i = 0; i < scic->logical_port_entries; i++) { 2280*7c78da31SDan Williams result = scic_sds_port_initialize(&ihost->ports[i].sci, 2281*7c78da31SDan Williams &scic->scu_registers->peg0.ptsg.port[i], 2282cc9203bfSDan Williams &scic->scu_registers->peg0.ptsg.protocol_engine, 2283*7c78da31SDan Williams &scic->scu_registers->peg0.viit[i]); 2284*7c78da31SDan Williams 2285*7c78da31SDan Williams if (result != SCI_SUCCESS) 2286*7c78da31SDan Williams goto out; 2287cc9203bfSDan Williams } 2288cc9203bfSDan Williams 2289*7c78da31SDan Williams result = scic_sds_port_configuration_agent_initialize(scic, &scic->port_agent); 2290cc9203bfSDan Williams 2291*7c78da31SDan Williams out: 2292cc9203bfSDan Williams /* Advance the controller state machine */ 2293cc9203bfSDan Williams if (result == SCI_SUCCESS) 2294e301370aSEdmund Nadolski state = SCIC_INITIALIZED; 2295cc9203bfSDan Williams else 2296e301370aSEdmund Nadolski state = SCIC_FAILED; 2297e301370aSEdmund Nadolski sci_change_state(sm, state); 2298cc9203bfSDan Williams 2299cc9203bfSDan Williams return result; 2300cc9203bfSDan Williams } 2301cc9203bfSDan Williams 2302cc9203bfSDan Williams static enum sci_status scic_user_parameters_set( 2303cc9203bfSDan Williams struct scic_sds_controller *scic, 2304cc9203bfSDan Williams union scic_user_parameters *scic_parms) 2305cc9203bfSDan Williams { 2306e301370aSEdmund Nadolski u32 state = scic->sm.current_state_id; 2307cc9203bfSDan Williams 2308e301370aSEdmund Nadolski if (state == SCIC_RESET || 2309e301370aSEdmund Nadolski state == SCIC_INITIALIZING || 2310e301370aSEdmund Nadolski state == SCIC_INITIALIZED) { 2311cc9203bfSDan Williams u16 index; 2312cc9203bfSDan Williams 2313cc9203bfSDan Williams /* 2314cc9203bfSDan Williams * Validate the user parameters. If they are not legal, then 2315cc9203bfSDan Williams * return a failure. 2316cc9203bfSDan Williams */ 2317cc9203bfSDan Williams for (index = 0; index < SCI_MAX_PHYS; index++) { 2318cc9203bfSDan Williams struct sci_phy_user_params *user_phy; 2319cc9203bfSDan Williams 2320cc9203bfSDan Williams user_phy = &scic_parms->sds1.phys[index]; 2321cc9203bfSDan Williams 2322cc9203bfSDan Williams if (!((user_phy->max_speed_generation <= 2323cc9203bfSDan Williams SCIC_SDS_PARM_MAX_SPEED) && 2324cc9203bfSDan Williams (user_phy->max_speed_generation > 2325cc9203bfSDan Williams SCIC_SDS_PARM_NO_SPEED))) 2326cc9203bfSDan Williams return SCI_FAILURE_INVALID_PARAMETER_VALUE; 2327cc9203bfSDan Williams 2328cc9203bfSDan Williams if (user_phy->in_connection_align_insertion_frequency < 2329cc9203bfSDan Williams 3) 2330cc9203bfSDan Williams return SCI_FAILURE_INVALID_PARAMETER_VALUE; 2331cc9203bfSDan Williams 2332cc9203bfSDan Williams if ((user_phy->in_connection_align_insertion_frequency < 2333cc9203bfSDan Williams 3) || 2334cc9203bfSDan Williams (user_phy->align_insertion_frequency == 0) || 2335cc9203bfSDan Williams (user_phy-> 2336cc9203bfSDan Williams notify_enable_spin_up_insertion_frequency == 2337cc9203bfSDan Williams 0)) 2338cc9203bfSDan Williams return SCI_FAILURE_INVALID_PARAMETER_VALUE; 2339cc9203bfSDan Williams } 2340cc9203bfSDan Williams 2341cc9203bfSDan Williams if ((scic_parms->sds1.stp_inactivity_timeout == 0) || 2342cc9203bfSDan Williams (scic_parms->sds1.ssp_inactivity_timeout == 0) || 2343cc9203bfSDan Williams (scic_parms->sds1.stp_max_occupancy_timeout == 0) || 2344cc9203bfSDan Williams (scic_parms->sds1.ssp_max_occupancy_timeout == 0) || 2345cc9203bfSDan Williams (scic_parms->sds1.no_outbound_task_timeout == 0)) 2346cc9203bfSDan Williams return SCI_FAILURE_INVALID_PARAMETER_VALUE; 2347cc9203bfSDan Williams 2348cc9203bfSDan Williams memcpy(&scic->user_parameters, scic_parms, sizeof(*scic_parms)); 2349cc9203bfSDan Williams 2350cc9203bfSDan Williams return SCI_SUCCESS; 2351cc9203bfSDan Williams } 2352cc9203bfSDan Williams 2353cc9203bfSDan Williams return SCI_FAILURE_INVALID_STATE; 2354cc9203bfSDan Williams } 2355cc9203bfSDan Williams 2356cc9203bfSDan Williams static int scic_controller_mem_init(struct scic_sds_controller *scic) 2357cc9203bfSDan Williams { 2358cc9203bfSDan Williams struct device *dev = scic_to_dev(scic); 2359*7c78da31SDan Williams dma_addr_t dma; 2360*7c78da31SDan Williams size_t size; 2361*7c78da31SDan Williams int err; 2362cc9203bfSDan Williams 2363*7c78da31SDan Williams size = SCU_MAX_COMPLETION_QUEUE_ENTRIES * sizeof(u32); 2364*7c78da31SDan Williams scic->completion_queue = dmam_alloc_coherent(dev, size, &dma, GFP_KERNEL); 2365cc9203bfSDan Williams if (!scic->completion_queue) 2366cc9203bfSDan Williams return -ENOMEM; 2367cc9203bfSDan Williams 2368*7c78da31SDan Williams writel(lower_32_bits(dma), &scic->smu_registers->completion_queue_lower); 2369*7c78da31SDan Williams writel(upper_32_bits(dma), &scic->smu_registers->completion_queue_upper); 2370cc9203bfSDan Williams 2371*7c78da31SDan Williams size = scic->remote_node_entries * sizeof(union scu_remote_node_context); 2372*7c78da31SDan Williams scic->remote_node_context_table = dmam_alloc_coherent(dev, size, &dma, 2373*7c78da31SDan Williams GFP_KERNEL); 2374cc9203bfSDan Williams if (!scic->remote_node_context_table) 2375cc9203bfSDan Williams return -ENOMEM; 2376cc9203bfSDan Williams 2377*7c78da31SDan Williams writel(lower_32_bits(dma), &scic->smu_registers->remote_node_context_lower); 2378*7c78da31SDan Williams writel(upper_32_bits(dma), &scic->smu_registers->remote_node_context_upper); 2379cc9203bfSDan Williams 2380*7c78da31SDan Williams size = scic->task_context_entries * sizeof(struct scu_task_context), 2381*7c78da31SDan Williams scic->task_context_table = dmam_alloc_coherent(dev, size, &dma, GFP_KERNEL); 2382cc9203bfSDan Williams if (!scic->task_context_table) 2383cc9203bfSDan Williams return -ENOMEM; 2384cc9203bfSDan Williams 2385*7c78da31SDan Williams writel(lower_32_bits(dma), &scic->smu_registers->host_task_table_lower); 2386*7c78da31SDan Williams writel(upper_32_bits(dma), &scic->smu_registers->host_task_table_upper); 2387cc9203bfSDan Williams 2388*7c78da31SDan Williams err = scic_sds_unsolicited_frame_control_construct(scic); 2389*7c78da31SDan Williams if (err) 2390*7c78da31SDan Williams return err; 2391cc9203bfSDan Williams 2392cc9203bfSDan Williams /* 2393cc9203bfSDan Williams * Inform the silicon as to the location of the UF headers and 2394cc9203bfSDan Williams * address table. 2395cc9203bfSDan Williams */ 2396cc9203bfSDan Williams writel(lower_32_bits(scic->uf_control.headers.physical_address), 2397cc9203bfSDan Williams &scic->scu_registers->sdma.uf_header_base_address_lower); 2398cc9203bfSDan Williams writel(upper_32_bits(scic->uf_control.headers.physical_address), 2399cc9203bfSDan Williams &scic->scu_registers->sdma.uf_header_base_address_upper); 2400cc9203bfSDan Williams 2401cc9203bfSDan Williams writel(lower_32_bits(scic->uf_control.address_table.physical_address), 2402cc9203bfSDan Williams &scic->scu_registers->sdma.uf_address_table_lower); 2403cc9203bfSDan Williams writel(upper_32_bits(scic->uf_control.address_table.physical_address), 2404cc9203bfSDan Williams &scic->scu_registers->sdma.uf_address_table_upper); 2405cc9203bfSDan Williams 2406cc9203bfSDan Williams return 0; 2407cc9203bfSDan Williams } 2408cc9203bfSDan Williams 24096f231ddaSDan Williams int isci_host_init(struct isci_host *isci_host) 24106f231ddaSDan Williams { 2411d9c37390SDan Williams int err = 0, i; 24126f231ddaSDan Williams enum sci_status status; 24134711ba10SDan Williams union scic_oem_parameters oem; 24146f231ddaSDan Williams union scic_user_parameters scic_user_params; 2415d044af17SDan Williams struct isci_pci_info *pci_info = to_pci_info(isci_host->pdev); 24166f231ddaSDan Williams 24176f231ddaSDan Williams spin_lock_init(&isci_host->state_lock); 24186f231ddaSDan Williams spin_lock_init(&isci_host->scic_lock); 24196f231ddaSDan Williams spin_lock_init(&isci_host->queue_lock); 24200cf89d1dSDan Williams init_waitqueue_head(&isci_host->eventq); 24216f231ddaSDan Williams 24226f231ddaSDan Williams isci_host_change_state(isci_host, isci_starting); 24236f231ddaSDan Williams isci_host->can_queue = ISCI_CAN_QUEUE_VAL; 24246f231ddaSDan Williams 2425cc3dbd0aSArtur Wojcik status = scic_controller_construct(&isci_host->sci, scu_base(isci_host), 24266f231ddaSDan Williams smu_base(isci_host)); 24276f231ddaSDan Williams 24286f231ddaSDan Williams if (status != SCI_SUCCESS) { 24296f231ddaSDan Williams dev_err(&isci_host->pdev->dev, 24306f231ddaSDan Williams "%s: scic_controller_construct failed - status = %x\n", 24316f231ddaSDan Williams __func__, 24326f231ddaSDan Williams status); 2433858d4aa7SDave Jiang return -ENODEV; 24346f231ddaSDan Williams } 24356f231ddaSDan Williams 24366f231ddaSDan Williams isci_host->sas_ha.dev = &isci_host->pdev->dev; 24376f231ddaSDan Williams isci_host->sas_ha.lldd_ha = isci_host; 24386f231ddaSDan Williams 2439d044af17SDan Williams /* 2440d044af17SDan Williams * grab initial values stored in the controller object for OEM and USER 2441d044af17SDan Williams * parameters 2442d044af17SDan Williams */ 2443b5f18a20SDave Jiang isci_user_parameters_get(isci_host, &scic_user_params); 2444cc3dbd0aSArtur Wojcik status = scic_user_parameters_set(&isci_host->sci, 2445d044af17SDan Williams &scic_user_params); 2446d044af17SDan Williams if (status != SCI_SUCCESS) { 2447d044af17SDan Williams dev_warn(&isci_host->pdev->dev, 2448d044af17SDan Williams "%s: scic_user_parameters_set failed\n", 2449d044af17SDan Williams __func__); 2450d044af17SDan Williams return -ENODEV; 2451d044af17SDan Williams } 24526f231ddaSDan Williams 2453cc3dbd0aSArtur Wojcik scic_oem_parameters_get(&isci_host->sci, &oem); 2454d044af17SDan Williams 2455d044af17SDan Williams /* grab any OEM parameters specified in orom */ 2456d044af17SDan Williams if (pci_info->orom) { 24574711ba10SDan Williams status = isci_parse_oem_parameters(&oem, 2458d044af17SDan Williams pci_info->orom, 2459d044af17SDan Williams isci_host->id); 24606f231ddaSDan Williams if (status != SCI_SUCCESS) { 24616f231ddaSDan Williams dev_warn(&isci_host->pdev->dev, 24626f231ddaSDan Williams "parsing firmware oem parameters failed\n"); 2463858d4aa7SDave Jiang return -EINVAL; 24646f231ddaSDan Williams } 24654711ba10SDan Williams } 24664711ba10SDan Williams 2467cc3dbd0aSArtur Wojcik status = scic_oem_parameters_set(&isci_host->sci, &oem); 24686f231ddaSDan Williams if (status != SCI_SUCCESS) { 24696f231ddaSDan Williams dev_warn(&isci_host->pdev->dev, 24706f231ddaSDan Williams "%s: scic_oem_parameters_set failed\n", 24716f231ddaSDan Williams __func__); 2472858d4aa7SDave Jiang return -ENODEV; 24736f231ddaSDan Williams } 24746f231ddaSDan Williams 24756f231ddaSDan Williams tasklet_init(&isci_host->completion_tasklet, 2476c7ef4031SDan Williams isci_host_completion_routine, (unsigned long)isci_host); 24776f231ddaSDan Williams 24786f231ddaSDan Williams INIT_LIST_HEAD(&isci_host->requests_to_complete); 247911b00c19SJeff Skirvin INIT_LIST_HEAD(&isci_host->requests_to_errorback); 24806f231ddaSDan Williams 24817c40a803SDan Williams spin_lock_irq(&isci_host->scic_lock); 2482cc3dbd0aSArtur Wojcik status = scic_controller_initialize(&isci_host->sci); 24837c40a803SDan Williams spin_unlock_irq(&isci_host->scic_lock); 24847c40a803SDan Williams if (status != SCI_SUCCESS) { 24857c40a803SDan Williams dev_warn(&isci_host->pdev->dev, 24867c40a803SDan Williams "%s: scic_controller_initialize failed -" 24877c40a803SDan Williams " status = 0x%x\n", 24887c40a803SDan Williams __func__, status); 24897c40a803SDan Williams return -ENODEV; 24907c40a803SDan Williams } 24917c40a803SDan Williams 2492cc3dbd0aSArtur Wojcik err = scic_controller_mem_init(&isci_host->sci); 24936f231ddaSDan Williams if (err) 2494858d4aa7SDave Jiang return err; 24956f231ddaSDan Williams 24966f231ddaSDan Williams isci_host->dma_pool = dmam_pool_create(DRV_NAME, &isci_host->pdev->dev, 249767ea838dSDan Williams sizeof(struct isci_request), 24986f231ddaSDan Williams SLAB_HWCACHE_ALIGN, 0); 24996f231ddaSDan Williams 2500858d4aa7SDave Jiang if (!isci_host->dma_pool) 2501858d4aa7SDave Jiang return -ENOMEM; 25026f231ddaSDan Williams 2503d9c37390SDan Williams for (i = 0; i < SCI_MAX_PORTS; i++) 2504e531381eSDan Williams isci_port_init(&isci_host->ports[i], isci_host, i); 25056f231ddaSDan Williams 2506d9c37390SDan Williams for (i = 0; i < SCI_MAX_PHYS; i++) 2507d9c37390SDan Williams isci_phy_init(&isci_host->phys[i], isci_host, i); 2508d9c37390SDan Williams 2509d9c37390SDan Williams for (i = 0; i < SCI_MAX_REMOTE_DEVICES; i++) { 251057f20f4eSDan Williams struct isci_remote_device *idev = &isci_host->devices[i]; 2511d9c37390SDan Williams 2512d9c37390SDan Williams INIT_LIST_HEAD(&idev->reqs_in_process); 2513d9c37390SDan Williams INIT_LIST_HEAD(&idev->node); 2514d9c37390SDan Williams spin_lock_init(&idev->state_lock); 2515d9c37390SDan Williams } 25166f231ddaSDan Williams 2517858d4aa7SDave Jiang return 0; 25186f231ddaSDan Williams } 2519cc9203bfSDan Williams 2520cc9203bfSDan Williams void scic_sds_controller_link_up(struct scic_sds_controller *scic, 2521cc9203bfSDan Williams struct scic_sds_port *port, struct scic_sds_phy *phy) 2522cc9203bfSDan Williams { 2523e301370aSEdmund Nadolski switch (scic->sm.current_state_id) { 2524e301370aSEdmund Nadolski case SCIC_STARTING: 2525bb3dbdf6SEdmund Nadolski sci_del_timer(&scic->phy_timer); 2526bb3dbdf6SEdmund Nadolski scic->phy_startup_timer_pending = false; 2527cc9203bfSDan Williams scic->port_agent.link_up_handler(scic, &scic->port_agent, 2528cc9203bfSDan Williams port, phy); 2529cc9203bfSDan Williams scic_sds_controller_start_next_phy(scic); 2530cc9203bfSDan Williams break; 2531e301370aSEdmund Nadolski case SCIC_READY: 2532cc9203bfSDan Williams scic->port_agent.link_up_handler(scic, &scic->port_agent, 2533cc9203bfSDan Williams port, phy); 2534cc9203bfSDan Williams break; 2535cc9203bfSDan Williams default: 2536cc9203bfSDan Williams dev_dbg(scic_to_dev(scic), 2537cc9203bfSDan Williams "%s: SCIC Controller linkup event from phy %d in " 2538cc9203bfSDan Williams "unexpected state %d\n", __func__, phy->phy_index, 2539e301370aSEdmund Nadolski scic->sm.current_state_id); 2540cc9203bfSDan Williams } 2541cc9203bfSDan Williams } 2542cc9203bfSDan Williams 2543cc9203bfSDan Williams void scic_sds_controller_link_down(struct scic_sds_controller *scic, 2544cc9203bfSDan Williams struct scic_sds_port *port, struct scic_sds_phy *phy) 2545cc9203bfSDan Williams { 2546e301370aSEdmund Nadolski switch (scic->sm.current_state_id) { 2547e301370aSEdmund Nadolski case SCIC_STARTING: 2548e301370aSEdmund Nadolski case SCIC_READY: 2549cc9203bfSDan Williams scic->port_agent.link_down_handler(scic, &scic->port_agent, 2550cc9203bfSDan Williams port, phy); 2551cc9203bfSDan Williams break; 2552cc9203bfSDan Williams default: 2553cc9203bfSDan Williams dev_dbg(scic_to_dev(scic), 2554cc9203bfSDan Williams "%s: SCIC Controller linkdown event from phy %d in " 2555cc9203bfSDan Williams "unexpected state %d\n", 2556cc9203bfSDan Williams __func__, 2557cc9203bfSDan Williams phy->phy_index, 2558e301370aSEdmund Nadolski scic->sm.current_state_id); 2559cc9203bfSDan Williams } 2560cc9203bfSDan Williams } 2561cc9203bfSDan Williams 2562cc9203bfSDan Williams /** 2563cc9203bfSDan Williams * This is a helper method to determine if any remote devices on this 2564cc9203bfSDan Williams * controller are still in the stopping state. 2565cc9203bfSDan Williams * 2566cc9203bfSDan Williams */ 2567cc9203bfSDan Williams static bool scic_sds_controller_has_remote_devices_stopping( 2568cc9203bfSDan Williams struct scic_sds_controller *controller) 2569cc9203bfSDan Williams { 2570cc9203bfSDan Williams u32 index; 2571cc9203bfSDan Williams 2572cc9203bfSDan Williams for (index = 0; index < controller->remote_node_entries; index++) { 2573cc9203bfSDan Williams if ((controller->device_table[index] != NULL) && 2574e301370aSEdmund Nadolski (controller->device_table[index]->sm.current_state_id == SCI_DEV_STOPPING)) 2575cc9203bfSDan Williams return true; 2576cc9203bfSDan Williams } 2577cc9203bfSDan Williams 2578cc9203bfSDan Williams return false; 2579cc9203bfSDan Williams } 2580cc9203bfSDan Williams 2581cc9203bfSDan Williams /** 2582cc9203bfSDan Williams * This method is called by the remote device to inform the controller 2583cc9203bfSDan Williams * object that the remote device has stopped. 2584cc9203bfSDan Williams */ 2585cc9203bfSDan Williams void scic_sds_controller_remote_device_stopped(struct scic_sds_controller *scic, 2586cc9203bfSDan Williams struct scic_sds_remote_device *sci_dev) 2587cc9203bfSDan Williams { 2588e301370aSEdmund Nadolski if (scic->sm.current_state_id != SCIC_STOPPING) { 2589cc9203bfSDan Williams dev_dbg(scic_to_dev(scic), 2590cc9203bfSDan Williams "SCIC Controller 0x%p remote device stopped event " 2591cc9203bfSDan Williams "from device 0x%p in unexpected state %d\n", 2592cc9203bfSDan Williams scic, sci_dev, 2593e301370aSEdmund Nadolski scic->sm.current_state_id); 2594cc9203bfSDan Williams return; 2595cc9203bfSDan Williams } 2596cc9203bfSDan Williams 2597cc9203bfSDan Williams if (!scic_sds_controller_has_remote_devices_stopping(scic)) { 2598e301370aSEdmund Nadolski sci_change_state(&scic->sm, SCIC_STOPPED); 2599cc9203bfSDan Williams } 2600cc9203bfSDan Williams } 2601cc9203bfSDan Williams 2602cc9203bfSDan Williams /** 2603cc9203bfSDan Williams * This method will write to the SCU PCP register the request value. The method 2604cc9203bfSDan Williams * is used to suspend/resume ports, devices, and phys. 2605cc9203bfSDan Williams * @scic: 2606cc9203bfSDan Williams * 2607cc9203bfSDan Williams * 2608cc9203bfSDan Williams */ 2609cc9203bfSDan Williams void scic_sds_controller_post_request( 2610cc9203bfSDan Williams struct scic_sds_controller *scic, 2611cc9203bfSDan Williams u32 request) 2612cc9203bfSDan Williams { 2613cc9203bfSDan Williams dev_dbg(scic_to_dev(scic), 2614cc9203bfSDan Williams "%s: SCIC Controller 0x%p post request 0x%08x\n", 2615cc9203bfSDan Williams __func__, 2616cc9203bfSDan Williams scic, 2617cc9203bfSDan Williams request); 2618cc9203bfSDan Williams 2619cc9203bfSDan Williams writel(request, &scic->smu_registers->post_context_port); 2620cc9203bfSDan Williams } 2621cc9203bfSDan Williams 2622cc9203bfSDan Williams /** 2623cc9203bfSDan Williams * This method will copy the soft copy of the task context into the physical 2624cc9203bfSDan Williams * memory accessible by the controller. 2625cc9203bfSDan Williams * @scic: This parameter specifies the controller for which to copy 2626cc9203bfSDan Williams * the task context. 2627cc9203bfSDan Williams * @sci_req: This parameter specifies the request for which the task 2628cc9203bfSDan Williams * context is being copied. 2629cc9203bfSDan Williams * 2630cc9203bfSDan Williams * After this call is made the SCIC_SDS_IO_REQUEST object will always point to 2631cc9203bfSDan Williams * the physical memory version of the task context. Thus, all subsequent 2632cc9203bfSDan Williams * updates to the task context are performed in the TC table (i.e. DMAable 2633cc9203bfSDan Williams * memory). none 2634cc9203bfSDan Williams */ 2635cc9203bfSDan Williams void scic_sds_controller_copy_task_context( 2636cc9203bfSDan Williams struct scic_sds_controller *scic, 2637cc9203bfSDan Williams struct scic_sds_request *sci_req) 2638cc9203bfSDan Williams { 2639cc9203bfSDan Williams struct scu_task_context *task_context_buffer; 2640cc9203bfSDan Williams 2641cc9203bfSDan Williams task_context_buffer = scic_sds_controller_get_task_context_buffer( 2642cc9203bfSDan Williams scic, sci_req->io_tag); 2643cc9203bfSDan Williams 2644cc9203bfSDan Williams memcpy(task_context_buffer, 2645cc9203bfSDan Williams sci_req->task_context_buffer, 2646cc9203bfSDan Williams offsetof(struct scu_task_context, sgl_snapshot_ac)); 2647cc9203bfSDan Williams 2648cc9203bfSDan Williams /* 2649cc9203bfSDan Williams * Now that the soft copy of the TC has been copied into the TC 2650cc9203bfSDan Williams * table accessible by the silicon. Thus, any further changes to 2651cc9203bfSDan Williams * the TC (e.g. TC termination) occur in the appropriate location. */ 2652cc9203bfSDan Williams sci_req->task_context_buffer = task_context_buffer; 2653cc9203bfSDan Williams } 2654cc9203bfSDan Williams 2655cc9203bfSDan Williams /** 2656cc9203bfSDan Williams * This method returns the task context buffer for the given io tag. 2657cc9203bfSDan Williams * @scic: 2658cc9203bfSDan Williams * @io_tag: 2659cc9203bfSDan Williams * 2660cc9203bfSDan Williams * struct scu_task_context* 2661cc9203bfSDan Williams */ 2662cc9203bfSDan Williams struct scu_task_context *scic_sds_controller_get_task_context_buffer( 2663cc9203bfSDan Williams struct scic_sds_controller *scic, 2664cc9203bfSDan Williams u16 io_tag 2665cc9203bfSDan Williams ) { 2666cc9203bfSDan Williams u16 task_index = scic_sds_io_tag_get_index(io_tag); 2667cc9203bfSDan Williams 2668cc9203bfSDan Williams if (task_index < scic->task_context_entries) { 2669cc9203bfSDan Williams return &scic->task_context_table[task_index]; 2670cc9203bfSDan Williams } 2671cc9203bfSDan Williams 2672cc9203bfSDan Williams return NULL; 2673cc9203bfSDan Williams } 2674cc9203bfSDan Williams 2675cc9203bfSDan Williams struct scic_sds_request *scic_request_by_tag(struct scic_sds_controller *scic, 2676cc9203bfSDan Williams u16 io_tag) 2677cc9203bfSDan Williams { 2678cc9203bfSDan Williams u16 task_index; 2679cc9203bfSDan Williams u16 task_sequence; 2680cc9203bfSDan Williams 2681cc9203bfSDan Williams task_index = scic_sds_io_tag_get_index(io_tag); 2682cc9203bfSDan Williams 2683cc9203bfSDan Williams if (task_index < scic->task_context_entries) { 2684cc9203bfSDan Williams if (scic->io_request_table[task_index] != NULL) { 2685cc9203bfSDan Williams task_sequence = scic_sds_io_tag_get_sequence(io_tag); 2686cc9203bfSDan Williams 2687cc9203bfSDan Williams if (task_sequence == scic->io_request_sequence[task_index]) { 2688cc9203bfSDan Williams return scic->io_request_table[task_index]; 2689cc9203bfSDan Williams } 2690cc9203bfSDan Williams } 2691cc9203bfSDan Williams } 2692cc9203bfSDan Williams 2693cc9203bfSDan Williams return NULL; 2694cc9203bfSDan Williams } 2695cc9203bfSDan Williams 2696cc9203bfSDan Williams /** 2697cc9203bfSDan Williams * This method allocates remote node index and the reserves the remote node 2698cc9203bfSDan Williams * context space for use. This method can fail if there are no more remote 2699cc9203bfSDan Williams * node index available. 2700cc9203bfSDan Williams * @scic: This is the controller object which contains the set of 2701cc9203bfSDan Williams * free remote node ids 2702cc9203bfSDan Williams * @sci_dev: This is the device object which is requesting the a remote node 2703cc9203bfSDan Williams * id 2704cc9203bfSDan Williams * @node_id: This is the remote node id that is assinged to the device if one 2705cc9203bfSDan Williams * is available 2706cc9203bfSDan Williams * 2707cc9203bfSDan Williams * enum sci_status SCI_FAILURE_OUT_OF_RESOURCES if there are no available remote 2708cc9203bfSDan Williams * node index available. 2709cc9203bfSDan Williams */ 2710cc9203bfSDan Williams enum sci_status scic_sds_controller_allocate_remote_node_context( 2711cc9203bfSDan Williams struct scic_sds_controller *scic, 2712cc9203bfSDan Williams struct scic_sds_remote_device *sci_dev, 2713cc9203bfSDan Williams u16 *node_id) 2714cc9203bfSDan Williams { 2715cc9203bfSDan Williams u16 node_index; 2716cc9203bfSDan Williams u32 remote_node_count = scic_sds_remote_device_node_count(sci_dev); 2717cc9203bfSDan Williams 2718cc9203bfSDan Williams node_index = scic_sds_remote_node_table_allocate_remote_node( 2719cc9203bfSDan Williams &scic->available_remote_nodes, remote_node_count 2720cc9203bfSDan Williams ); 2721cc9203bfSDan Williams 2722cc9203bfSDan Williams if (node_index != SCIC_SDS_REMOTE_NODE_CONTEXT_INVALID_INDEX) { 2723cc9203bfSDan Williams scic->device_table[node_index] = sci_dev; 2724cc9203bfSDan Williams 2725cc9203bfSDan Williams *node_id = node_index; 2726cc9203bfSDan Williams 2727cc9203bfSDan Williams return SCI_SUCCESS; 2728cc9203bfSDan Williams } 2729cc9203bfSDan Williams 2730cc9203bfSDan Williams return SCI_FAILURE_INSUFFICIENT_RESOURCES; 2731cc9203bfSDan Williams } 2732cc9203bfSDan Williams 2733cc9203bfSDan Williams /** 2734cc9203bfSDan Williams * This method frees the remote node index back to the available pool. Once 2735cc9203bfSDan Williams * this is done the remote node context buffer is no longer valid and can 2736cc9203bfSDan Williams * not be used. 2737cc9203bfSDan Williams * @scic: 2738cc9203bfSDan Williams * @sci_dev: 2739cc9203bfSDan Williams * @node_id: 2740cc9203bfSDan Williams * 2741cc9203bfSDan Williams */ 2742cc9203bfSDan Williams void scic_sds_controller_free_remote_node_context( 2743cc9203bfSDan Williams struct scic_sds_controller *scic, 2744cc9203bfSDan Williams struct scic_sds_remote_device *sci_dev, 2745cc9203bfSDan Williams u16 node_id) 2746cc9203bfSDan Williams { 2747cc9203bfSDan Williams u32 remote_node_count = scic_sds_remote_device_node_count(sci_dev); 2748cc9203bfSDan Williams 2749cc9203bfSDan Williams if (scic->device_table[node_id] == sci_dev) { 2750cc9203bfSDan Williams scic->device_table[node_id] = NULL; 2751cc9203bfSDan Williams 2752cc9203bfSDan Williams scic_sds_remote_node_table_release_remote_node_index( 2753cc9203bfSDan Williams &scic->available_remote_nodes, remote_node_count, node_id 2754cc9203bfSDan Williams ); 2755cc9203bfSDan Williams } 2756cc9203bfSDan Williams } 2757cc9203bfSDan Williams 2758cc9203bfSDan Williams /** 2759cc9203bfSDan Williams * This method returns the union scu_remote_node_context for the specified remote 2760cc9203bfSDan Williams * node id. 2761cc9203bfSDan Williams * @scic: 2762cc9203bfSDan Williams * @node_id: 2763cc9203bfSDan Williams * 2764cc9203bfSDan Williams * union scu_remote_node_context* 2765cc9203bfSDan Williams */ 2766cc9203bfSDan Williams union scu_remote_node_context *scic_sds_controller_get_remote_node_context_buffer( 2767cc9203bfSDan Williams struct scic_sds_controller *scic, 2768cc9203bfSDan Williams u16 node_id 2769cc9203bfSDan Williams ) { 2770cc9203bfSDan Williams if ( 2771cc9203bfSDan Williams (node_id < scic->remote_node_entries) 2772cc9203bfSDan Williams && (scic->device_table[node_id] != NULL) 2773cc9203bfSDan Williams ) { 2774cc9203bfSDan Williams return &scic->remote_node_context_table[node_id]; 2775cc9203bfSDan Williams } 2776cc9203bfSDan Williams 2777cc9203bfSDan Williams return NULL; 2778cc9203bfSDan Williams } 2779cc9203bfSDan Williams 2780cc9203bfSDan Williams /** 2781cc9203bfSDan Williams * 2782cc9203bfSDan Williams * @resposne_buffer: This is the buffer into which the D2H register FIS will be 2783cc9203bfSDan Williams * constructed. 2784cc9203bfSDan Williams * @frame_header: This is the frame header returned by the hardware. 2785cc9203bfSDan Williams * @frame_buffer: This is the frame buffer returned by the hardware. 2786cc9203bfSDan Williams * 2787cc9203bfSDan Williams * This method will combind the frame header and frame buffer to create a SATA 2788cc9203bfSDan Williams * D2H register FIS none 2789cc9203bfSDan Williams */ 2790cc9203bfSDan Williams void scic_sds_controller_copy_sata_response( 2791cc9203bfSDan Williams void *response_buffer, 2792cc9203bfSDan Williams void *frame_header, 2793cc9203bfSDan Williams void *frame_buffer) 2794cc9203bfSDan Williams { 2795cc9203bfSDan Williams memcpy(response_buffer, frame_header, sizeof(u32)); 2796cc9203bfSDan Williams 2797cc9203bfSDan Williams memcpy(response_buffer + sizeof(u32), 2798cc9203bfSDan Williams frame_buffer, 2799cc9203bfSDan Williams sizeof(struct dev_to_host_fis) - sizeof(u32)); 2800cc9203bfSDan Williams } 2801cc9203bfSDan Williams 2802cc9203bfSDan Williams /** 2803cc9203bfSDan Williams * This method releases the frame once this is done the frame is available for 2804cc9203bfSDan Williams * re-use by the hardware. The data contained in the frame header and frame 2805cc9203bfSDan Williams * buffer is no longer valid. The UF queue get pointer is only updated if UF 2806cc9203bfSDan Williams * control indicates this is appropriate. 2807cc9203bfSDan Williams * @scic: 2808cc9203bfSDan Williams * @frame_index: 2809cc9203bfSDan Williams * 2810cc9203bfSDan Williams */ 2811cc9203bfSDan Williams void scic_sds_controller_release_frame( 2812cc9203bfSDan Williams struct scic_sds_controller *scic, 2813cc9203bfSDan Williams u32 frame_index) 2814cc9203bfSDan Williams { 2815cc9203bfSDan Williams if (scic_sds_unsolicited_frame_control_release_frame( 2816cc9203bfSDan Williams &scic->uf_control, frame_index) == true) 2817cc9203bfSDan Williams writel(scic->uf_control.get, 2818cc9203bfSDan Williams &scic->scu_registers->sdma.unsolicited_frame_get_pointer); 2819cc9203bfSDan Williams } 2820cc9203bfSDan Williams 2821cc9203bfSDan Williams /** 2822cc9203bfSDan Williams * scic_controller_start_io() - This method is called by the SCI user to 2823cc9203bfSDan Williams * send/start an IO request. If the method invocation is successful, then 2824cc9203bfSDan Williams * the IO request has been queued to the hardware for processing. 2825cc9203bfSDan Williams * @controller: the handle to the controller object for which to start an IO 2826cc9203bfSDan Williams * request. 2827cc9203bfSDan Williams * @remote_device: the handle to the remote device object for which to start an 2828cc9203bfSDan Williams * IO request. 2829cc9203bfSDan Williams * @io_request: the handle to the io request object to start. 2830cc9203bfSDan Williams * @io_tag: This parameter specifies a previously allocated IO tag that the 2831cc9203bfSDan Williams * user desires to be utilized for this request. This parameter is optional. 2832cc9203bfSDan Williams * The user is allowed to supply SCI_CONTROLLER_INVALID_IO_TAG as the value 2833cc9203bfSDan Williams * for this parameter. 2834cc9203bfSDan Williams * 2835cc9203bfSDan Williams * - IO tags are a protected resource. It is incumbent upon the SCI Core user 2836cc9203bfSDan Williams * to ensure that each of the methods that may allocate or free available IO 2837cc9203bfSDan Williams * tags are handled in a mutually exclusive manner. This method is one of said 2838cc9203bfSDan Williams * methods requiring proper critical code section protection (e.g. semaphore, 2839cc9203bfSDan Williams * spin-lock, etc.). - For SATA, the user is required to manage NCQ tags. As a 2840cc9203bfSDan Williams * result, it is expected the user will have set the NCQ tag field in the host 2841cc9203bfSDan Williams * to device register FIS prior to calling this method. There is also a 2842cc9203bfSDan Williams * requirement for the user to call scic_stp_io_set_ncq_tag() prior to invoking 2843cc9203bfSDan Williams * the scic_controller_start_io() method. scic_controller_allocate_tag() for 2844cc9203bfSDan Williams * more information on allocating a tag. Indicate if the controller 2845cc9203bfSDan Williams * successfully started the IO request. SCI_SUCCESS if the IO request was 2846cc9203bfSDan Williams * successfully started. Determine the failure situations and return values. 2847cc9203bfSDan Williams */ 2848cc9203bfSDan Williams enum sci_status scic_controller_start_io( 2849cc9203bfSDan Williams struct scic_sds_controller *scic, 2850cc9203bfSDan Williams struct scic_sds_remote_device *rdev, 2851cc9203bfSDan Williams struct scic_sds_request *req, 2852cc9203bfSDan Williams u16 io_tag) 2853cc9203bfSDan Williams { 2854cc9203bfSDan Williams enum sci_status status; 2855cc9203bfSDan Williams 2856e301370aSEdmund Nadolski if (scic->sm.current_state_id != SCIC_READY) { 2857cc9203bfSDan Williams dev_warn(scic_to_dev(scic), "invalid state to start I/O"); 2858cc9203bfSDan Williams return SCI_FAILURE_INVALID_STATE; 2859cc9203bfSDan Williams } 2860cc9203bfSDan Williams 2861cc9203bfSDan Williams status = scic_sds_remote_device_start_io(scic, rdev, req); 2862cc9203bfSDan Williams if (status != SCI_SUCCESS) 2863cc9203bfSDan Williams return status; 2864cc9203bfSDan Williams 2865cc9203bfSDan Williams scic->io_request_table[scic_sds_io_tag_get_index(req->io_tag)] = req; 2866cc9203bfSDan Williams scic_sds_controller_post_request(scic, scic_sds_request_get_post_context(req)); 2867cc9203bfSDan Williams return SCI_SUCCESS; 2868cc9203bfSDan Williams } 2869cc9203bfSDan Williams 2870cc9203bfSDan Williams /** 2871cc9203bfSDan Williams * scic_controller_terminate_request() - This method is called by the SCI Core 2872cc9203bfSDan Williams * user to terminate an ongoing (i.e. started) core IO request. This does 2873cc9203bfSDan Williams * not abort the IO request at the target, but rather removes the IO request 2874cc9203bfSDan Williams * from the host controller. 2875cc9203bfSDan Williams * @controller: the handle to the controller object for which to terminate a 2876cc9203bfSDan Williams * request. 2877cc9203bfSDan Williams * @remote_device: the handle to the remote device object for which to 2878cc9203bfSDan Williams * terminate a request. 2879cc9203bfSDan Williams * @request: the handle to the io or task management request object to 2880cc9203bfSDan Williams * terminate. 2881cc9203bfSDan Williams * 2882cc9203bfSDan Williams * Indicate if the controller successfully began the terminate process for the 2883cc9203bfSDan Williams * IO request. SCI_SUCCESS if the terminate process was successfully started 2884cc9203bfSDan Williams * for the request. Determine the failure situations and return values. 2885cc9203bfSDan Williams */ 2886cc9203bfSDan Williams enum sci_status scic_controller_terminate_request( 2887cc9203bfSDan Williams struct scic_sds_controller *scic, 2888cc9203bfSDan Williams struct scic_sds_remote_device *rdev, 2889cc9203bfSDan Williams struct scic_sds_request *req) 2890cc9203bfSDan Williams { 2891cc9203bfSDan Williams enum sci_status status; 2892cc9203bfSDan Williams 2893e301370aSEdmund Nadolski if (scic->sm.current_state_id != SCIC_READY) { 2894cc9203bfSDan Williams dev_warn(scic_to_dev(scic), 2895cc9203bfSDan Williams "invalid state to terminate request\n"); 2896cc9203bfSDan Williams return SCI_FAILURE_INVALID_STATE; 2897cc9203bfSDan Williams } 2898cc9203bfSDan Williams 2899cc9203bfSDan Williams status = scic_sds_io_request_terminate(req); 2900cc9203bfSDan Williams if (status != SCI_SUCCESS) 2901cc9203bfSDan Williams return status; 2902cc9203bfSDan Williams 2903cc9203bfSDan Williams /* 2904cc9203bfSDan Williams * Utilize the original post context command and or in the POST_TC_ABORT 2905cc9203bfSDan Williams * request sub-type. 2906cc9203bfSDan Williams */ 2907cc9203bfSDan Williams scic_sds_controller_post_request(scic, 2908cc9203bfSDan Williams scic_sds_request_get_post_context(req) | 2909cc9203bfSDan Williams SCU_CONTEXT_COMMAND_REQUEST_POST_TC_ABORT); 2910cc9203bfSDan Williams return SCI_SUCCESS; 2911cc9203bfSDan Williams } 2912cc9203bfSDan Williams 2913cc9203bfSDan Williams /** 2914cc9203bfSDan Williams * scic_controller_complete_io() - This method will perform core specific 2915cc9203bfSDan Williams * completion operations for an IO request. After this method is invoked, 2916cc9203bfSDan Williams * the user should consider the IO request as invalid until it is properly 2917cc9203bfSDan Williams * reused (i.e. re-constructed). 2918cc9203bfSDan Williams * @controller: The handle to the controller object for which to complete the 2919cc9203bfSDan Williams * IO request. 2920cc9203bfSDan Williams * @remote_device: The handle to the remote device object for which to complete 2921cc9203bfSDan Williams * the IO request. 2922cc9203bfSDan Williams * @io_request: the handle to the io request object to complete. 2923cc9203bfSDan Williams * 2924cc9203bfSDan Williams * - IO tags are a protected resource. It is incumbent upon the SCI Core user 2925cc9203bfSDan Williams * to ensure that each of the methods that may allocate or free available IO 2926cc9203bfSDan Williams * tags are handled in a mutually exclusive manner. This method is one of said 2927cc9203bfSDan Williams * methods requiring proper critical code section protection (e.g. semaphore, 2928cc9203bfSDan Williams * spin-lock, etc.). - If the IO tag for a request was allocated, by the SCI 2929cc9203bfSDan Williams * Core user, using the scic_controller_allocate_io_tag() method, then it is 2930cc9203bfSDan Williams * the responsibility of the caller to invoke the scic_controller_free_io_tag() 2931cc9203bfSDan Williams * method to free the tag (i.e. this method will not free the IO tag). Indicate 2932cc9203bfSDan Williams * if the controller successfully completed the IO request. SCI_SUCCESS if the 2933cc9203bfSDan Williams * completion process was successful. 2934cc9203bfSDan Williams */ 2935cc9203bfSDan Williams enum sci_status scic_controller_complete_io( 2936cc9203bfSDan Williams struct scic_sds_controller *scic, 2937cc9203bfSDan Williams struct scic_sds_remote_device *rdev, 2938cc9203bfSDan Williams struct scic_sds_request *request) 2939cc9203bfSDan Williams { 2940cc9203bfSDan Williams enum sci_status status; 2941cc9203bfSDan Williams u16 index; 2942cc9203bfSDan Williams 2943e301370aSEdmund Nadolski switch (scic->sm.current_state_id) { 2944e301370aSEdmund Nadolski case SCIC_STOPPING: 2945cc9203bfSDan Williams /* XXX: Implement this function */ 2946cc9203bfSDan Williams return SCI_FAILURE; 2947e301370aSEdmund Nadolski case SCIC_READY: 2948cc9203bfSDan Williams status = scic_sds_remote_device_complete_io(scic, rdev, request); 2949cc9203bfSDan Williams if (status != SCI_SUCCESS) 2950cc9203bfSDan Williams return status; 2951cc9203bfSDan Williams 2952cc9203bfSDan Williams index = scic_sds_io_tag_get_index(request->io_tag); 2953cc9203bfSDan Williams scic->io_request_table[index] = NULL; 2954cc9203bfSDan Williams return SCI_SUCCESS; 2955cc9203bfSDan Williams default: 2956cc9203bfSDan Williams dev_warn(scic_to_dev(scic), "invalid state to complete I/O"); 2957cc9203bfSDan Williams return SCI_FAILURE_INVALID_STATE; 2958cc9203bfSDan Williams } 2959cc9203bfSDan Williams 2960cc9203bfSDan Williams } 2961cc9203bfSDan Williams 2962cc9203bfSDan Williams enum sci_status scic_controller_continue_io(struct scic_sds_request *sci_req) 2963cc9203bfSDan Williams { 2964cc9203bfSDan Williams struct scic_sds_controller *scic = sci_req->owning_controller; 2965cc9203bfSDan Williams 2966e301370aSEdmund Nadolski if (scic->sm.current_state_id != SCIC_READY) { 2967cc9203bfSDan Williams dev_warn(scic_to_dev(scic), "invalid state to continue I/O"); 2968cc9203bfSDan Williams return SCI_FAILURE_INVALID_STATE; 2969cc9203bfSDan Williams } 2970cc9203bfSDan Williams 2971cc9203bfSDan Williams scic->io_request_table[scic_sds_io_tag_get_index(sci_req->io_tag)] = sci_req; 2972cc9203bfSDan Williams scic_sds_controller_post_request(scic, scic_sds_request_get_post_context(sci_req)); 2973cc9203bfSDan Williams return SCI_SUCCESS; 2974cc9203bfSDan Williams } 2975cc9203bfSDan Williams 2976cc9203bfSDan Williams /** 2977cc9203bfSDan Williams * scic_controller_start_task() - This method is called by the SCIC user to 2978cc9203bfSDan Williams * send/start a framework task management request. 2979cc9203bfSDan Williams * @controller: the handle to the controller object for which to start the task 2980cc9203bfSDan Williams * management request. 2981cc9203bfSDan Williams * @remote_device: the handle to the remote device object for which to start 2982cc9203bfSDan Williams * the task management request. 2983cc9203bfSDan Williams * @task_request: the handle to the task request object to start. 2984cc9203bfSDan Williams * @io_tag: This parameter specifies a previously allocated IO tag that the 2985cc9203bfSDan Williams * user desires to be utilized for this request. Note this not the io_tag 2986cc9203bfSDan Williams * of the request being managed. It is to be utilized for the task request 2987cc9203bfSDan Williams * itself. This parameter is optional. The user is allowed to supply 2988cc9203bfSDan Williams * SCI_CONTROLLER_INVALID_IO_TAG as the value for this parameter. 2989cc9203bfSDan Williams * 2990cc9203bfSDan Williams * - IO tags are a protected resource. It is incumbent upon the SCI Core user 2991cc9203bfSDan Williams * to ensure that each of the methods that may allocate or free available IO 2992cc9203bfSDan Williams * tags are handled in a mutually exclusive manner. This method is one of said 2993cc9203bfSDan Williams * methods requiring proper critical code section protection (e.g. semaphore, 2994cc9203bfSDan Williams * spin-lock, etc.). - The user must synchronize this task with completion 2995cc9203bfSDan Williams * queue processing. If they are not synchronized then it is possible for the 2996cc9203bfSDan Williams * io requests that are being managed by the task request can complete before 2997cc9203bfSDan Williams * starting the task request. scic_controller_allocate_tag() for more 2998cc9203bfSDan Williams * information on allocating a tag. Indicate if the controller successfully 2999cc9203bfSDan Williams * started the IO request. SCI_TASK_SUCCESS if the task request was 3000cc9203bfSDan Williams * successfully started. SCI_TASK_FAILURE_REQUIRES_SCSI_ABORT This value is 3001cc9203bfSDan Williams * returned if there is/are task(s) outstanding that require termination or 3002cc9203bfSDan Williams * completion before this request can succeed. 3003cc9203bfSDan Williams */ 3004cc9203bfSDan Williams enum sci_task_status scic_controller_start_task( 3005cc9203bfSDan Williams struct scic_sds_controller *scic, 3006cc9203bfSDan Williams struct scic_sds_remote_device *rdev, 3007cc9203bfSDan Williams struct scic_sds_request *req, 3008cc9203bfSDan Williams u16 task_tag) 3009cc9203bfSDan Williams { 3010cc9203bfSDan Williams enum sci_status status; 3011cc9203bfSDan Williams 3012e301370aSEdmund Nadolski if (scic->sm.current_state_id != SCIC_READY) { 3013cc9203bfSDan Williams dev_warn(scic_to_dev(scic), 3014cc9203bfSDan Williams "%s: SCIC Controller starting task from invalid " 3015cc9203bfSDan Williams "state\n", 3016cc9203bfSDan Williams __func__); 3017cc9203bfSDan Williams return SCI_TASK_FAILURE_INVALID_STATE; 3018cc9203bfSDan Williams } 3019cc9203bfSDan Williams 3020cc9203bfSDan Williams status = scic_sds_remote_device_start_task(scic, rdev, req); 3021cc9203bfSDan Williams switch (status) { 3022cc9203bfSDan Williams case SCI_FAILURE_RESET_DEVICE_PARTIAL_SUCCESS: 3023cc9203bfSDan Williams scic->io_request_table[scic_sds_io_tag_get_index(req->io_tag)] = req; 3024cc9203bfSDan Williams 3025cc9203bfSDan Williams /* 3026cc9203bfSDan Williams * We will let framework know this task request started successfully, 3027cc9203bfSDan Williams * although core is still woring on starting the request (to post tc when 3028cc9203bfSDan Williams * RNC is resumed.) 3029cc9203bfSDan Williams */ 3030cc9203bfSDan Williams return SCI_SUCCESS; 3031cc9203bfSDan Williams case SCI_SUCCESS: 3032cc9203bfSDan Williams scic->io_request_table[scic_sds_io_tag_get_index(req->io_tag)] = req; 3033cc9203bfSDan Williams 3034cc9203bfSDan Williams scic_sds_controller_post_request(scic, 3035cc9203bfSDan Williams scic_sds_request_get_post_context(req)); 3036cc9203bfSDan Williams break; 3037cc9203bfSDan Williams default: 3038cc9203bfSDan Williams break; 3039cc9203bfSDan Williams } 3040cc9203bfSDan Williams 3041cc9203bfSDan Williams return status; 3042cc9203bfSDan Williams } 3043cc9203bfSDan Williams 3044cc9203bfSDan Williams /** 3045cc9203bfSDan Williams * scic_controller_allocate_io_tag() - This method will allocate a tag from the 3046cc9203bfSDan Williams * pool of free IO tags. Direct allocation of IO tags by the SCI Core user 3047cc9203bfSDan Williams * is optional. The scic_controller_start_io() method will allocate an IO 3048cc9203bfSDan Williams * tag if this method is not utilized and the tag is not supplied to the IO 3049cc9203bfSDan Williams * construct routine. Direct allocation of IO tags may provide additional 3050cc9203bfSDan Williams * performance improvements in environments capable of supporting this usage 3051cc9203bfSDan Williams * model. Additionally, direct allocation of IO tags also provides 3052cc9203bfSDan Williams * additional flexibility to the SCI Core user. Specifically, the user may 3053cc9203bfSDan Williams * retain IO tags across the lives of multiple IO requests. 3054cc9203bfSDan Williams * @controller: the handle to the controller object for which to allocate the 3055cc9203bfSDan Williams * tag. 3056cc9203bfSDan Williams * 3057cc9203bfSDan Williams * IO tags are a protected resource. It is incumbent upon the SCI Core user to 3058cc9203bfSDan Williams * ensure that each of the methods that may allocate or free available IO tags 3059cc9203bfSDan Williams * are handled in a mutually exclusive manner. This method is one of said 3060cc9203bfSDan Williams * methods requiring proper critical code section protection (e.g. semaphore, 3061cc9203bfSDan Williams * spin-lock, etc.). An unsigned integer representing an available IO tag. 3062cc9203bfSDan Williams * SCI_CONTROLLER_INVALID_IO_TAG This value is returned if there are no 3063cc9203bfSDan Williams * currently available tags to be allocated. All return other values indicate a 3064cc9203bfSDan Williams * legitimate tag. 3065cc9203bfSDan Williams */ 3066cc9203bfSDan Williams u16 scic_controller_allocate_io_tag( 3067cc9203bfSDan Williams struct scic_sds_controller *scic) 3068cc9203bfSDan Williams { 3069cc9203bfSDan Williams u16 task_context; 3070cc9203bfSDan Williams u16 sequence_count; 3071cc9203bfSDan Williams 3072cc9203bfSDan Williams if (!sci_pool_empty(scic->tci_pool)) { 3073cc9203bfSDan Williams sci_pool_get(scic->tci_pool, task_context); 3074cc9203bfSDan Williams 3075cc9203bfSDan Williams sequence_count = scic->io_request_sequence[task_context]; 3076cc9203bfSDan Williams 3077cc9203bfSDan Williams return scic_sds_io_tag_construct(sequence_count, task_context); 3078cc9203bfSDan Williams } 3079cc9203bfSDan Williams 3080cc9203bfSDan Williams return SCI_CONTROLLER_INVALID_IO_TAG; 3081cc9203bfSDan Williams } 3082cc9203bfSDan Williams 3083cc9203bfSDan Williams /** 3084cc9203bfSDan Williams * scic_controller_free_io_tag() - This method will free an IO tag to the pool 3085cc9203bfSDan Williams * of free IO tags. This method provides the SCI Core user more flexibility 3086cc9203bfSDan Williams * with regards to IO tags. The user may desire to keep an IO tag after an 3087cc9203bfSDan Williams * IO request has completed, because they plan on re-using the tag for a 3088cc9203bfSDan Williams * subsequent IO request. This method is only legal if the tag was 3089cc9203bfSDan Williams * allocated via scic_controller_allocate_io_tag(). 3090cc9203bfSDan Williams * @controller: This parameter specifies the handle to the controller object 3091cc9203bfSDan Williams * for which to free/return the tag. 3092cc9203bfSDan Williams * @io_tag: This parameter represents the tag to be freed to the pool of 3093cc9203bfSDan Williams * available tags. 3094cc9203bfSDan Williams * 3095cc9203bfSDan Williams * - IO tags are a protected resource. It is incumbent upon the SCI Core user 3096cc9203bfSDan Williams * to ensure that each of the methods that may allocate or free available IO 3097cc9203bfSDan Williams * tags are handled in a mutually exclusive manner. This method is one of said 3098cc9203bfSDan Williams * methods requiring proper critical code section protection (e.g. semaphore, 3099cc9203bfSDan Williams * spin-lock, etc.). - If the IO tag for a request was allocated, by the SCI 3100cc9203bfSDan Williams * Core user, using the scic_controller_allocate_io_tag() method, then it is 3101cc9203bfSDan Williams * the responsibility of the caller to invoke this method to free the tag. This 3102cc9203bfSDan Williams * method returns an indication of whether the tag was successfully put back 3103cc9203bfSDan Williams * (freed) to the pool of available tags. SCI_SUCCESS This return value 3104cc9203bfSDan Williams * indicates the tag was successfully placed into the pool of available IO 3105cc9203bfSDan Williams * tags. SCI_FAILURE_INVALID_IO_TAG This value is returned if the supplied tag 3106cc9203bfSDan Williams * is not a valid IO tag value. 3107cc9203bfSDan Williams */ 3108cc9203bfSDan Williams enum sci_status scic_controller_free_io_tag( 3109cc9203bfSDan Williams struct scic_sds_controller *scic, 3110cc9203bfSDan Williams u16 io_tag) 3111cc9203bfSDan Williams { 3112cc9203bfSDan Williams u16 sequence; 3113cc9203bfSDan Williams u16 index; 3114cc9203bfSDan Williams 3115cc9203bfSDan Williams BUG_ON(io_tag == SCI_CONTROLLER_INVALID_IO_TAG); 3116cc9203bfSDan Williams 3117cc9203bfSDan Williams sequence = scic_sds_io_tag_get_sequence(io_tag); 3118cc9203bfSDan Williams index = scic_sds_io_tag_get_index(io_tag); 3119cc9203bfSDan Williams 3120cc9203bfSDan Williams if (!sci_pool_full(scic->tci_pool)) { 3121cc9203bfSDan Williams if (sequence == scic->io_request_sequence[index]) { 3122cc9203bfSDan Williams scic_sds_io_sequence_increment( 3123cc9203bfSDan Williams scic->io_request_sequence[index]); 3124cc9203bfSDan Williams 3125cc9203bfSDan Williams sci_pool_put(scic->tci_pool, index); 3126cc9203bfSDan Williams 3127cc9203bfSDan Williams return SCI_SUCCESS; 3128cc9203bfSDan Williams } 3129cc9203bfSDan Williams } 3130cc9203bfSDan Williams 3131cc9203bfSDan Williams return SCI_FAILURE_INVALID_IO_TAG; 3132cc9203bfSDan Williams } 3133cc9203bfSDan Williams 3134cc9203bfSDan Williams 3135