16f231ddaSDan Williams /* 26f231ddaSDan Williams * This file is provided under a dual BSD/GPLv2 license. When using or 36f231ddaSDan Williams * redistributing this file, you may do so under either license. 46f231ddaSDan Williams * 56f231ddaSDan Williams * GPL LICENSE SUMMARY 66f231ddaSDan Williams * 76f231ddaSDan Williams * Copyright(c) 2008 - 2011 Intel Corporation. All rights reserved. 86f231ddaSDan Williams * 96f231ddaSDan Williams * This program is free software; you can redistribute it and/or modify 106f231ddaSDan Williams * it under the terms of version 2 of the GNU General Public License as 116f231ddaSDan Williams * published by the Free Software Foundation. 126f231ddaSDan Williams * 136f231ddaSDan Williams * This program is distributed in the hope that it will be useful, but 146f231ddaSDan Williams * WITHOUT ANY WARRANTY; without even the implied warranty of 156f231ddaSDan Williams * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 166f231ddaSDan Williams * General Public License for more details. 176f231ddaSDan Williams * 186f231ddaSDan Williams * You should have received a copy of the GNU General Public License 196f231ddaSDan Williams * along with this program; if not, write to the Free Software 206f231ddaSDan Williams * Foundation, Inc., 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA. 216f231ddaSDan Williams * The full GNU General Public License is included in this distribution 226f231ddaSDan Williams * in the file called LICENSE.GPL. 236f231ddaSDan Williams * 246f231ddaSDan Williams * BSD LICENSE 256f231ddaSDan Williams * 266f231ddaSDan Williams * Copyright(c) 2008 - 2011 Intel Corporation. All rights reserved. 276f231ddaSDan Williams * All rights reserved. 286f231ddaSDan Williams * 296f231ddaSDan Williams * Redistribution and use in source and binary forms, with or without 306f231ddaSDan Williams * modification, are permitted provided that the following conditions 316f231ddaSDan Williams * are met: 326f231ddaSDan Williams * 336f231ddaSDan Williams * * Redistributions of source code must retain the above copyright 346f231ddaSDan Williams * notice, this list of conditions and the following disclaimer. 356f231ddaSDan Williams * * Redistributions in binary form must reproduce the above copyright 366f231ddaSDan Williams * notice, this list of conditions and the following disclaimer in 376f231ddaSDan Williams * the documentation and/or other materials provided with the 386f231ddaSDan Williams * distribution. 396f231ddaSDan Williams * * Neither the name of Intel Corporation nor the names of its 406f231ddaSDan Williams * contributors may be used to endorse or promote products derived 416f231ddaSDan Williams * from this software without specific prior written permission. 426f231ddaSDan Williams * 436f231ddaSDan Williams * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 446f231ddaSDan Williams * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 456f231ddaSDan Williams * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 466f231ddaSDan Williams * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 476f231ddaSDan Williams * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 486f231ddaSDan Williams * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 496f231ddaSDan Williams * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 506f231ddaSDan Williams * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 516f231ddaSDan Williams * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 526f231ddaSDan Williams * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 536f231ddaSDan Williams * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 546f231ddaSDan Williams */ 55cc9203bfSDan Williams #include <linux/device.h> 56cc9203bfSDan Williams #include <scsi/sas.h> 57cc9203bfSDan Williams #include "host.h" 586f231ddaSDan Williams #include "isci.h" 596f231ddaSDan Williams #include "port.h" 606f231ddaSDan Williams #include "host.h" 61d044af17SDan Williams #include "probe_roms.h" 62cc9203bfSDan Williams #include "remote_device.h" 63cc9203bfSDan Williams #include "request.h" 64cc9203bfSDan Williams #include "scu_completion_codes.h" 65cc9203bfSDan Williams #include "scu_event_codes.h" 6663a3a15fSDan Williams #include "registers.h" 67cc9203bfSDan Williams #include "scu_remote_node_context.h" 68cc9203bfSDan Williams #include "scu_task_context.h" 69cc9203bfSDan Williams #include "scu_unsolicited_frame.h" 70ce2b3261SDan Williams #include "timers.h" 716f231ddaSDan Williams 72cc9203bfSDan Williams #define SCU_CONTEXT_RAM_INIT_STALL_TIME 200 73cc9203bfSDan Williams 74cc9203bfSDan Williams /** 75cc9203bfSDan Williams * smu_dcc_get_max_ports() - 76cc9203bfSDan Williams * 77cc9203bfSDan Williams * This macro returns the maximum number of logical ports supported by the 78cc9203bfSDan Williams * hardware. The caller passes in the value read from the device context 79cc9203bfSDan Williams * capacity register and this macro will mash and shift the value appropriately. 80cc9203bfSDan Williams */ 81cc9203bfSDan Williams #define smu_dcc_get_max_ports(dcc_value) \ 82cc9203bfSDan Williams (\ 83cc9203bfSDan Williams (((dcc_value) & SMU_DEVICE_CONTEXT_CAPACITY_MAX_LP_MASK) \ 84cc9203bfSDan Williams >> SMU_DEVICE_CONTEXT_CAPACITY_MAX_LP_SHIFT) + 1 \ 85cc9203bfSDan Williams ) 86cc9203bfSDan Williams 87cc9203bfSDan Williams /** 88cc9203bfSDan Williams * smu_dcc_get_max_task_context() - 89cc9203bfSDan Williams * 90cc9203bfSDan Williams * This macro returns the maximum number of task contexts supported by the 91cc9203bfSDan Williams * hardware. The caller passes in the value read from the device context 92cc9203bfSDan Williams * capacity register and this macro will mash and shift the value appropriately. 93cc9203bfSDan Williams */ 94cc9203bfSDan Williams #define smu_dcc_get_max_task_context(dcc_value) \ 95cc9203bfSDan Williams (\ 96cc9203bfSDan Williams (((dcc_value) & SMU_DEVICE_CONTEXT_CAPACITY_MAX_TC_MASK) \ 97cc9203bfSDan Williams >> SMU_DEVICE_CONTEXT_CAPACITY_MAX_TC_SHIFT) + 1 \ 98cc9203bfSDan Williams ) 99cc9203bfSDan Williams 100cc9203bfSDan Williams /** 101cc9203bfSDan Williams * smu_dcc_get_max_remote_node_context() - 102cc9203bfSDan Williams * 103cc9203bfSDan Williams * This macro returns the maximum number of remote node contexts supported by 104cc9203bfSDan Williams * the hardware. The caller passes in the value read from the device context 105cc9203bfSDan Williams * capacity register and this macro will mash and shift the value appropriately. 106cc9203bfSDan Williams */ 107cc9203bfSDan Williams #define smu_dcc_get_max_remote_node_context(dcc_value) \ 108cc9203bfSDan Williams (\ 109cc9203bfSDan Williams (((dcc_value) & SMU_DEVICE_CONTEXT_CAPACITY_MAX_RNC_MASK) \ 110cc9203bfSDan Williams >> SMU_DEVICE_CONTEXT_CAPACITY_MAX_RNC_SHIFT) + 1 \ 111cc9203bfSDan Williams ) 112cc9203bfSDan Williams 113cc9203bfSDan Williams 114cc9203bfSDan Williams #define SCIC_SDS_CONTROLLER_MIN_TIMER_COUNT 3 115cc9203bfSDan Williams #define SCIC_SDS_CONTROLLER_MAX_TIMER_COUNT 3 116cc9203bfSDan Williams 117cc9203bfSDan Williams /** 118cc9203bfSDan Williams * 119cc9203bfSDan Williams * 120cc9203bfSDan Williams * The number of milliseconds to wait for a phy to start. 121cc9203bfSDan Williams */ 122cc9203bfSDan Williams #define SCIC_SDS_CONTROLLER_PHY_START_TIMEOUT 100 123cc9203bfSDan Williams 124cc9203bfSDan Williams /** 125cc9203bfSDan Williams * 126cc9203bfSDan Williams * 127cc9203bfSDan Williams * The number of milliseconds to wait while a given phy is consuming power 128cc9203bfSDan Williams * before allowing another set of phys to consume power. Ultimately, this will 129cc9203bfSDan Williams * be specified by OEM parameter. 130cc9203bfSDan Williams */ 131cc9203bfSDan Williams #define SCIC_SDS_CONTROLLER_POWER_CONTROL_INTERVAL 500 132cc9203bfSDan Williams 133cc9203bfSDan Williams /** 134cc9203bfSDan Williams * NORMALIZE_PUT_POINTER() - 135cc9203bfSDan Williams * 136cc9203bfSDan Williams * This macro will normalize the completion queue put pointer so its value can 137cc9203bfSDan Williams * be used as an array inde 138cc9203bfSDan Williams */ 139cc9203bfSDan Williams #define NORMALIZE_PUT_POINTER(x) \ 140cc9203bfSDan Williams ((x) & SMU_COMPLETION_QUEUE_PUT_POINTER_MASK) 141cc9203bfSDan Williams 142cc9203bfSDan Williams 143cc9203bfSDan Williams /** 144cc9203bfSDan Williams * NORMALIZE_EVENT_POINTER() - 145cc9203bfSDan Williams * 146cc9203bfSDan Williams * This macro will normalize the completion queue event entry so its value can 147cc9203bfSDan Williams * be used as an index. 148cc9203bfSDan Williams */ 149cc9203bfSDan Williams #define NORMALIZE_EVENT_POINTER(x) \ 150cc9203bfSDan Williams (\ 151cc9203bfSDan Williams ((x) & SMU_COMPLETION_QUEUE_GET_EVENT_POINTER_MASK) \ 152cc9203bfSDan Williams >> SMU_COMPLETION_QUEUE_GET_EVENT_POINTER_SHIFT \ 153cc9203bfSDan Williams ) 154cc9203bfSDan Williams 155cc9203bfSDan Williams /** 156cc9203bfSDan Williams * INCREMENT_COMPLETION_QUEUE_GET() - 157cc9203bfSDan Williams * 158cc9203bfSDan Williams * This macro will increment the controllers completion queue index value and 159cc9203bfSDan Williams * possibly toggle the cycle bit if the completion queue index wraps back to 0. 160cc9203bfSDan Williams */ 161cc9203bfSDan Williams #define INCREMENT_COMPLETION_QUEUE_GET(controller, index, cycle) \ 162cc9203bfSDan Williams INCREMENT_QUEUE_GET(\ 163cc9203bfSDan Williams (index), \ 164cc9203bfSDan Williams (cycle), \ 165cc9203bfSDan Williams (controller)->completion_queue_entries, \ 166cc9203bfSDan Williams SMU_CQGR_CYCLE_BIT \ 167cc9203bfSDan Williams ) 168cc9203bfSDan Williams 169cc9203bfSDan Williams /** 170cc9203bfSDan Williams * INCREMENT_EVENT_QUEUE_GET() - 171cc9203bfSDan Williams * 172cc9203bfSDan Williams * This macro will increment the controllers event queue index value and 173cc9203bfSDan Williams * possibly toggle the event cycle bit if the event queue index wraps back to 0. 174cc9203bfSDan Williams */ 175cc9203bfSDan Williams #define INCREMENT_EVENT_QUEUE_GET(controller, index, cycle) \ 176cc9203bfSDan Williams INCREMENT_QUEUE_GET(\ 177cc9203bfSDan Williams (index), \ 178cc9203bfSDan Williams (cycle), \ 179cc9203bfSDan Williams (controller)->completion_event_entries, \ 180cc9203bfSDan Williams SMU_CQGR_EVENT_CYCLE_BIT \ 181cc9203bfSDan Williams ) 182cc9203bfSDan Williams 183cc9203bfSDan Williams 184cc9203bfSDan Williams /** 185cc9203bfSDan Williams * NORMALIZE_GET_POINTER() - 186cc9203bfSDan Williams * 187cc9203bfSDan Williams * This macro will normalize the completion queue get pointer so its value can 188cc9203bfSDan Williams * be used as an index into an array 189cc9203bfSDan Williams */ 190cc9203bfSDan Williams #define NORMALIZE_GET_POINTER(x) \ 191cc9203bfSDan Williams ((x) & SMU_COMPLETION_QUEUE_GET_POINTER_MASK) 192cc9203bfSDan Williams 193cc9203bfSDan Williams /** 194cc9203bfSDan Williams * NORMALIZE_GET_POINTER_CYCLE_BIT() - 195cc9203bfSDan Williams * 196cc9203bfSDan Williams * This macro will normalize the completion queue cycle pointer so it matches 197cc9203bfSDan Williams * the completion queue cycle bit 198cc9203bfSDan Williams */ 199cc9203bfSDan Williams #define NORMALIZE_GET_POINTER_CYCLE_BIT(x) \ 200cc9203bfSDan Williams ((SMU_CQGR_CYCLE_BIT & (x)) << (31 - SMU_COMPLETION_QUEUE_GET_CYCLE_BIT_SHIFT)) 201cc9203bfSDan Williams 202cc9203bfSDan Williams /** 203cc9203bfSDan Williams * COMPLETION_QUEUE_CYCLE_BIT() - 204cc9203bfSDan Williams * 205cc9203bfSDan Williams * This macro will return the cycle bit of the completion queue entry 206cc9203bfSDan Williams */ 207cc9203bfSDan Williams #define COMPLETION_QUEUE_CYCLE_BIT(x) ((x) & 0x80000000) 208cc9203bfSDan Williams 209cc9203bfSDan Williams static bool scic_sds_controller_completion_queue_has_entries( 210cc9203bfSDan Williams struct scic_sds_controller *scic) 211cc9203bfSDan Williams { 212cc9203bfSDan Williams u32 get_value = scic->completion_queue_get; 213cc9203bfSDan Williams u32 get_index = get_value & SMU_COMPLETION_QUEUE_GET_POINTER_MASK; 214cc9203bfSDan Williams 215cc9203bfSDan Williams if (NORMALIZE_GET_POINTER_CYCLE_BIT(get_value) == 216cc9203bfSDan Williams COMPLETION_QUEUE_CYCLE_BIT(scic->completion_queue[get_index])) 217cc9203bfSDan Williams return true; 218cc9203bfSDan Williams 219cc9203bfSDan Williams return false; 220cc9203bfSDan Williams } 221cc9203bfSDan Williams 222cc9203bfSDan Williams static bool scic_sds_controller_isr(struct scic_sds_controller *scic) 223cc9203bfSDan Williams { 224cc9203bfSDan Williams if (scic_sds_controller_completion_queue_has_entries(scic)) { 225cc9203bfSDan Williams return true; 226cc9203bfSDan Williams } else { 227cc9203bfSDan Williams /* 228cc9203bfSDan Williams * we have a spurious interrupt it could be that we have already 229cc9203bfSDan Williams * emptied the completion queue from a previous interrupt */ 230cc9203bfSDan Williams writel(SMU_ISR_COMPLETION, &scic->smu_registers->interrupt_status); 231cc9203bfSDan Williams 232cc9203bfSDan Williams /* 233cc9203bfSDan Williams * There is a race in the hardware that could cause us not to be notified 234cc9203bfSDan Williams * of an interrupt completion if we do not take this step. We will mask 235cc9203bfSDan Williams * then unmask the interrupts so if there is another interrupt pending 236cc9203bfSDan Williams * the clearing of the interrupt source we get the next interrupt message. */ 237cc9203bfSDan Williams writel(0xFF000000, &scic->smu_registers->interrupt_mask); 238cc9203bfSDan Williams writel(0, &scic->smu_registers->interrupt_mask); 239cc9203bfSDan Williams } 240cc9203bfSDan Williams 241cc9203bfSDan Williams return false; 242cc9203bfSDan Williams } 243cc9203bfSDan Williams 244c7ef4031SDan Williams irqreturn_t isci_msix_isr(int vec, void *data) 2456f231ddaSDan Williams { 246c7ef4031SDan Williams struct isci_host *ihost = data; 2476f231ddaSDan Williams 248cc3dbd0aSArtur Wojcik if (scic_sds_controller_isr(&ihost->sci)) 249c7ef4031SDan Williams tasklet_schedule(&ihost->completion_tasklet); 2506f231ddaSDan Williams 251c7ef4031SDan Williams return IRQ_HANDLED; 252c7ef4031SDan Williams } 253c7ef4031SDan Williams 254cc9203bfSDan Williams static bool scic_sds_controller_error_isr(struct scic_sds_controller *scic) 255cc9203bfSDan Williams { 256cc9203bfSDan Williams u32 interrupt_status; 257cc9203bfSDan Williams 258cc9203bfSDan Williams interrupt_status = 259cc9203bfSDan Williams readl(&scic->smu_registers->interrupt_status); 260cc9203bfSDan Williams interrupt_status &= (SMU_ISR_QUEUE_ERROR | SMU_ISR_QUEUE_SUSPEND); 261cc9203bfSDan Williams 262cc9203bfSDan Williams if (interrupt_status != 0) { 263cc9203bfSDan Williams /* 264cc9203bfSDan Williams * There is an error interrupt pending so let it through and handle 265cc9203bfSDan Williams * in the callback */ 266cc9203bfSDan Williams return true; 267cc9203bfSDan Williams } 268cc9203bfSDan Williams 269cc9203bfSDan Williams /* 270cc9203bfSDan Williams * There is a race in the hardware that could cause us not to be notified 271cc9203bfSDan Williams * of an interrupt completion if we do not take this step. We will mask 272cc9203bfSDan Williams * then unmask the error interrupts so if there was another interrupt 273cc9203bfSDan Williams * pending we will be notified. 274cc9203bfSDan Williams * Could we write the value of (SMU_ISR_QUEUE_ERROR | SMU_ISR_QUEUE_SUSPEND)? */ 275cc9203bfSDan Williams writel(0xff, &scic->smu_registers->interrupt_mask); 276cc9203bfSDan Williams writel(0, &scic->smu_registers->interrupt_mask); 277cc9203bfSDan Williams 278cc9203bfSDan Williams return false; 279cc9203bfSDan Williams } 280cc9203bfSDan Williams 281cc9203bfSDan Williams static void scic_sds_controller_task_completion(struct scic_sds_controller *scic, 282cc9203bfSDan Williams u32 completion_entry) 283cc9203bfSDan Williams { 284cc9203bfSDan Williams u32 index; 285cc9203bfSDan Williams struct scic_sds_request *io_request; 286cc9203bfSDan Williams 287cc9203bfSDan Williams index = SCU_GET_COMPLETION_INDEX(completion_entry); 288cc9203bfSDan Williams io_request = scic->io_request_table[index]; 289cc9203bfSDan Williams 290cc9203bfSDan Williams /* Make sure that we really want to process this IO request */ 291cc9203bfSDan Williams if ( 292cc9203bfSDan Williams (io_request != NULL) 293cc9203bfSDan Williams && (io_request->io_tag != SCI_CONTROLLER_INVALID_IO_TAG) 294cc9203bfSDan Williams && ( 295cc9203bfSDan Williams scic_sds_io_tag_get_sequence(io_request->io_tag) 296cc9203bfSDan Williams == scic->io_request_sequence[index] 297cc9203bfSDan Williams ) 298cc9203bfSDan Williams ) { 299cc9203bfSDan Williams /* Yep this is a valid io request pass it along to the io request handler */ 300cc9203bfSDan Williams scic_sds_io_request_tc_completion(io_request, completion_entry); 301cc9203bfSDan Williams } 302cc9203bfSDan Williams } 303cc9203bfSDan Williams 304cc9203bfSDan Williams static void scic_sds_controller_sdma_completion(struct scic_sds_controller *scic, 305cc9203bfSDan Williams u32 completion_entry) 306cc9203bfSDan Williams { 307cc9203bfSDan Williams u32 index; 308cc9203bfSDan Williams struct scic_sds_request *io_request; 309cc9203bfSDan Williams struct scic_sds_remote_device *device; 310cc9203bfSDan Williams 311cc9203bfSDan Williams index = SCU_GET_COMPLETION_INDEX(completion_entry); 312cc9203bfSDan Williams 313cc9203bfSDan Williams switch (scu_get_command_request_type(completion_entry)) { 314cc9203bfSDan Williams case SCU_CONTEXT_COMMAND_REQUEST_TYPE_POST_TC: 315cc9203bfSDan Williams case SCU_CONTEXT_COMMAND_REQUEST_TYPE_DUMP_TC: 316cc9203bfSDan Williams io_request = scic->io_request_table[index]; 317cc9203bfSDan Williams dev_warn(scic_to_dev(scic), 318cc9203bfSDan Williams "%s: SCIC SDS Completion type SDMA %x for io request " 319cc9203bfSDan Williams "%p\n", 320cc9203bfSDan Williams __func__, 321cc9203bfSDan Williams completion_entry, 322cc9203bfSDan Williams io_request); 323cc9203bfSDan Williams /* @todo For a post TC operation we need to fail the IO 324cc9203bfSDan Williams * request 325cc9203bfSDan Williams */ 326cc9203bfSDan Williams break; 327cc9203bfSDan Williams 328cc9203bfSDan Williams case SCU_CONTEXT_COMMAND_REQUEST_TYPE_DUMP_RNC: 329cc9203bfSDan Williams case SCU_CONTEXT_COMMAND_REQUEST_TYPE_OTHER_RNC: 330cc9203bfSDan Williams case SCU_CONTEXT_COMMAND_REQUEST_TYPE_POST_RNC: 331cc9203bfSDan Williams device = scic->device_table[index]; 332cc9203bfSDan Williams dev_warn(scic_to_dev(scic), 333cc9203bfSDan Williams "%s: SCIC SDS Completion type SDMA %x for remote " 334cc9203bfSDan Williams "device %p\n", 335cc9203bfSDan Williams __func__, 336cc9203bfSDan Williams completion_entry, 337cc9203bfSDan Williams device); 338cc9203bfSDan Williams /* @todo For a port RNC operation we need to fail the 339cc9203bfSDan Williams * device 340cc9203bfSDan Williams */ 341cc9203bfSDan Williams break; 342cc9203bfSDan Williams 343cc9203bfSDan Williams default: 344cc9203bfSDan Williams dev_warn(scic_to_dev(scic), 345cc9203bfSDan Williams "%s: SCIC SDS Completion unknown SDMA completion " 346cc9203bfSDan Williams "type %x\n", 347cc9203bfSDan Williams __func__, 348cc9203bfSDan Williams completion_entry); 349cc9203bfSDan Williams break; 350cc9203bfSDan Williams 351cc9203bfSDan Williams } 352cc9203bfSDan Williams } 353cc9203bfSDan Williams 354cc9203bfSDan Williams static void scic_sds_controller_unsolicited_frame(struct scic_sds_controller *scic, 355cc9203bfSDan Williams u32 completion_entry) 356cc9203bfSDan Williams { 357cc9203bfSDan Williams u32 index; 358cc9203bfSDan Williams u32 frame_index; 359cc9203bfSDan Williams 360cc9203bfSDan Williams struct isci_host *ihost = scic_to_ihost(scic); 361cc9203bfSDan Williams struct scu_unsolicited_frame_header *frame_header; 362cc9203bfSDan Williams struct scic_sds_phy *phy; 363cc9203bfSDan Williams struct scic_sds_remote_device *device; 364cc9203bfSDan Williams 365cc9203bfSDan Williams enum sci_status result = SCI_FAILURE; 366cc9203bfSDan Williams 367cc9203bfSDan Williams frame_index = SCU_GET_FRAME_INDEX(completion_entry); 368cc9203bfSDan Williams 369cc9203bfSDan Williams frame_header = scic->uf_control.buffers.array[frame_index].header; 370cc9203bfSDan Williams scic->uf_control.buffers.array[frame_index].state = UNSOLICITED_FRAME_IN_USE; 371cc9203bfSDan Williams 372cc9203bfSDan Williams if (SCU_GET_FRAME_ERROR(completion_entry)) { 373cc9203bfSDan Williams /* 374cc9203bfSDan Williams * / @todo If the IAF frame or SIGNATURE FIS frame has an error will 375cc9203bfSDan Williams * / this cause a problem? We expect the phy initialization will 376cc9203bfSDan Williams * / fail if there is an error in the frame. */ 377cc9203bfSDan Williams scic_sds_controller_release_frame(scic, frame_index); 378cc9203bfSDan Williams return; 379cc9203bfSDan Williams } 380cc9203bfSDan Williams 381cc9203bfSDan Williams if (frame_header->is_address_frame) { 382cc9203bfSDan Williams index = SCU_GET_PROTOCOL_ENGINE_INDEX(completion_entry); 383cc9203bfSDan Williams phy = &ihost->phys[index].sci; 384cc9203bfSDan Williams result = scic_sds_phy_frame_handler(phy, frame_index); 385cc9203bfSDan Williams } else { 386cc9203bfSDan Williams 387cc9203bfSDan Williams index = SCU_GET_COMPLETION_INDEX(completion_entry); 388cc9203bfSDan Williams 389cc9203bfSDan Williams if (index == SCIC_SDS_REMOTE_NODE_CONTEXT_INVALID_INDEX) { 390cc9203bfSDan Williams /* 391cc9203bfSDan Williams * This is a signature fis or a frame from a direct attached SATA 392cc9203bfSDan Williams * device that has not yet been created. In either case forwared 393cc9203bfSDan Williams * the frame to the PE and let it take care of the frame data. */ 394cc9203bfSDan Williams index = SCU_GET_PROTOCOL_ENGINE_INDEX(completion_entry); 395cc9203bfSDan Williams phy = &ihost->phys[index].sci; 396cc9203bfSDan Williams result = scic_sds_phy_frame_handler(phy, frame_index); 397cc9203bfSDan Williams } else { 398cc9203bfSDan Williams if (index < scic->remote_node_entries) 399cc9203bfSDan Williams device = scic->device_table[index]; 400cc9203bfSDan Williams else 401cc9203bfSDan Williams device = NULL; 402cc9203bfSDan Williams 403cc9203bfSDan Williams if (device != NULL) 404cc9203bfSDan Williams result = scic_sds_remote_device_frame_handler(device, frame_index); 405cc9203bfSDan Williams else 406cc9203bfSDan Williams scic_sds_controller_release_frame(scic, frame_index); 407cc9203bfSDan Williams } 408cc9203bfSDan Williams } 409cc9203bfSDan Williams 410cc9203bfSDan Williams if (result != SCI_SUCCESS) { 411cc9203bfSDan Williams /* 412cc9203bfSDan Williams * / @todo Is there any reason to report some additional error message 413cc9203bfSDan Williams * / when we get this failure notifiction? */ 414cc9203bfSDan Williams } 415cc9203bfSDan Williams } 416cc9203bfSDan Williams 417cc9203bfSDan Williams static void scic_sds_controller_event_completion(struct scic_sds_controller *scic, 418cc9203bfSDan Williams u32 completion_entry) 419cc9203bfSDan Williams { 420cc9203bfSDan Williams struct isci_host *ihost = scic_to_ihost(scic); 421cc9203bfSDan Williams struct scic_sds_request *io_request; 422cc9203bfSDan Williams struct scic_sds_remote_device *device; 423cc9203bfSDan Williams struct scic_sds_phy *phy; 424cc9203bfSDan Williams u32 index; 425cc9203bfSDan Williams 426cc9203bfSDan Williams index = SCU_GET_COMPLETION_INDEX(completion_entry); 427cc9203bfSDan Williams 428cc9203bfSDan Williams switch (scu_get_event_type(completion_entry)) { 429cc9203bfSDan Williams case SCU_EVENT_TYPE_SMU_COMMAND_ERROR: 430cc9203bfSDan Williams /* / @todo The driver did something wrong and we need to fix the condtion. */ 431cc9203bfSDan Williams dev_err(scic_to_dev(scic), 432cc9203bfSDan Williams "%s: SCIC Controller 0x%p received SMU command error " 433cc9203bfSDan Williams "0x%x\n", 434cc9203bfSDan Williams __func__, 435cc9203bfSDan Williams scic, 436cc9203bfSDan Williams completion_entry); 437cc9203bfSDan Williams break; 438cc9203bfSDan Williams 439cc9203bfSDan Williams case SCU_EVENT_TYPE_SMU_PCQ_ERROR: 440cc9203bfSDan Williams case SCU_EVENT_TYPE_SMU_ERROR: 441cc9203bfSDan Williams case SCU_EVENT_TYPE_FATAL_MEMORY_ERROR: 442cc9203bfSDan Williams /* 443cc9203bfSDan Williams * / @todo This is a hardware failure and its likely that we want to 444cc9203bfSDan Williams * / reset the controller. */ 445cc9203bfSDan Williams dev_err(scic_to_dev(scic), 446cc9203bfSDan Williams "%s: SCIC Controller 0x%p received fatal controller " 447cc9203bfSDan Williams "event 0x%x\n", 448cc9203bfSDan Williams __func__, 449cc9203bfSDan Williams scic, 450cc9203bfSDan Williams completion_entry); 451cc9203bfSDan Williams break; 452cc9203bfSDan Williams 453cc9203bfSDan Williams case SCU_EVENT_TYPE_TRANSPORT_ERROR: 454cc9203bfSDan Williams io_request = scic->io_request_table[index]; 455cc9203bfSDan Williams scic_sds_io_request_event_handler(io_request, completion_entry); 456cc9203bfSDan Williams break; 457cc9203bfSDan Williams 458cc9203bfSDan Williams case SCU_EVENT_TYPE_PTX_SCHEDULE_EVENT: 459cc9203bfSDan Williams switch (scu_get_event_specifier(completion_entry)) { 460cc9203bfSDan Williams case SCU_EVENT_SPECIFIC_SMP_RESPONSE_NO_PE: 461cc9203bfSDan Williams case SCU_EVENT_SPECIFIC_TASK_TIMEOUT: 462cc9203bfSDan Williams io_request = scic->io_request_table[index]; 463cc9203bfSDan Williams if (io_request != NULL) 464cc9203bfSDan Williams scic_sds_io_request_event_handler(io_request, completion_entry); 465cc9203bfSDan Williams else 466cc9203bfSDan Williams dev_warn(scic_to_dev(scic), 467cc9203bfSDan Williams "%s: SCIC Controller 0x%p received " 468cc9203bfSDan Williams "event 0x%x for io request object " 469cc9203bfSDan Williams "that doesnt exist.\n", 470cc9203bfSDan Williams __func__, 471cc9203bfSDan Williams scic, 472cc9203bfSDan Williams completion_entry); 473cc9203bfSDan Williams 474cc9203bfSDan Williams break; 475cc9203bfSDan Williams 476cc9203bfSDan Williams case SCU_EVENT_SPECIFIC_IT_NEXUS_TIMEOUT: 477cc9203bfSDan Williams device = scic->device_table[index]; 478cc9203bfSDan Williams if (device != NULL) 479cc9203bfSDan Williams scic_sds_remote_device_event_handler(device, completion_entry); 480cc9203bfSDan Williams else 481cc9203bfSDan Williams dev_warn(scic_to_dev(scic), 482cc9203bfSDan Williams "%s: SCIC Controller 0x%p received " 483cc9203bfSDan Williams "event 0x%x for remote device object " 484cc9203bfSDan Williams "that doesnt exist.\n", 485cc9203bfSDan Williams __func__, 486cc9203bfSDan Williams scic, 487cc9203bfSDan Williams completion_entry); 488cc9203bfSDan Williams 489cc9203bfSDan Williams break; 490cc9203bfSDan Williams } 491cc9203bfSDan Williams break; 492cc9203bfSDan Williams 493cc9203bfSDan Williams case SCU_EVENT_TYPE_BROADCAST_CHANGE: 494cc9203bfSDan Williams /* 495cc9203bfSDan Williams * direct the broadcast change event to the phy first and then let 496cc9203bfSDan Williams * the phy redirect the broadcast change to the port object */ 497cc9203bfSDan Williams case SCU_EVENT_TYPE_ERR_CNT_EVENT: 498cc9203bfSDan Williams /* 499cc9203bfSDan Williams * direct error counter event to the phy object since that is where 500cc9203bfSDan Williams * we get the event notification. This is a type 4 event. */ 501cc9203bfSDan Williams case SCU_EVENT_TYPE_OSSP_EVENT: 502cc9203bfSDan Williams index = SCU_GET_PROTOCOL_ENGINE_INDEX(completion_entry); 503cc9203bfSDan Williams phy = &ihost->phys[index].sci; 504cc9203bfSDan Williams scic_sds_phy_event_handler(phy, completion_entry); 505cc9203bfSDan Williams break; 506cc9203bfSDan Williams 507cc9203bfSDan Williams case SCU_EVENT_TYPE_RNC_SUSPEND_TX: 508cc9203bfSDan Williams case SCU_EVENT_TYPE_RNC_SUSPEND_TX_RX: 509cc9203bfSDan Williams case SCU_EVENT_TYPE_RNC_OPS_MISC: 510cc9203bfSDan Williams if (index < scic->remote_node_entries) { 511cc9203bfSDan Williams device = scic->device_table[index]; 512cc9203bfSDan Williams 513cc9203bfSDan Williams if (device != NULL) 514cc9203bfSDan Williams scic_sds_remote_device_event_handler(device, completion_entry); 515cc9203bfSDan Williams } else 516cc9203bfSDan Williams dev_err(scic_to_dev(scic), 517cc9203bfSDan Williams "%s: SCIC Controller 0x%p received event 0x%x " 518cc9203bfSDan Williams "for remote device object 0x%0x that doesnt " 519cc9203bfSDan Williams "exist.\n", 520cc9203bfSDan Williams __func__, 521cc9203bfSDan Williams scic, 522cc9203bfSDan Williams completion_entry, 523cc9203bfSDan Williams index); 524cc9203bfSDan Williams 525cc9203bfSDan Williams break; 526cc9203bfSDan Williams 527cc9203bfSDan Williams default: 528cc9203bfSDan Williams dev_warn(scic_to_dev(scic), 529cc9203bfSDan Williams "%s: SCIC Controller received unknown event code %x\n", 530cc9203bfSDan Williams __func__, 531cc9203bfSDan Williams completion_entry); 532cc9203bfSDan Williams break; 533cc9203bfSDan Williams } 534cc9203bfSDan Williams } 535cc9203bfSDan Williams 536cc9203bfSDan Williams 537cc9203bfSDan Williams 538cc9203bfSDan Williams static void scic_sds_controller_process_completions(struct scic_sds_controller *scic) 539cc9203bfSDan Williams { 540cc9203bfSDan Williams u32 completion_count = 0; 541cc9203bfSDan Williams u32 completion_entry; 542cc9203bfSDan Williams u32 get_index; 543cc9203bfSDan Williams u32 get_cycle; 544cc9203bfSDan Williams u32 event_index; 545cc9203bfSDan Williams u32 event_cycle; 546cc9203bfSDan Williams 547cc9203bfSDan Williams dev_dbg(scic_to_dev(scic), 548cc9203bfSDan Williams "%s: completion queue begining get:0x%08x\n", 549cc9203bfSDan Williams __func__, 550cc9203bfSDan Williams scic->completion_queue_get); 551cc9203bfSDan Williams 552cc9203bfSDan Williams /* Get the component parts of the completion queue */ 553cc9203bfSDan Williams get_index = NORMALIZE_GET_POINTER(scic->completion_queue_get); 554cc9203bfSDan Williams get_cycle = SMU_CQGR_CYCLE_BIT & scic->completion_queue_get; 555cc9203bfSDan Williams 556cc9203bfSDan Williams event_index = NORMALIZE_EVENT_POINTER(scic->completion_queue_get); 557cc9203bfSDan Williams event_cycle = SMU_CQGR_EVENT_CYCLE_BIT & scic->completion_queue_get; 558cc9203bfSDan Williams 559cc9203bfSDan Williams while ( 560cc9203bfSDan Williams NORMALIZE_GET_POINTER_CYCLE_BIT(get_cycle) 561cc9203bfSDan Williams == COMPLETION_QUEUE_CYCLE_BIT(scic->completion_queue[get_index]) 562cc9203bfSDan Williams ) { 563cc9203bfSDan Williams completion_count++; 564cc9203bfSDan Williams 565cc9203bfSDan Williams completion_entry = scic->completion_queue[get_index]; 566cc9203bfSDan Williams INCREMENT_COMPLETION_QUEUE_GET(scic, get_index, get_cycle); 567cc9203bfSDan Williams 568cc9203bfSDan Williams dev_dbg(scic_to_dev(scic), 569cc9203bfSDan Williams "%s: completion queue entry:0x%08x\n", 570cc9203bfSDan Williams __func__, 571cc9203bfSDan Williams completion_entry); 572cc9203bfSDan Williams 573cc9203bfSDan Williams switch (SCU_GET_COMPLETION_TYPE(completion_entry)) { 574cc9203bfSDan Williams case SCU_COMPLETION_TYPE_TASK: 575cc9203bfSDan Williams scic_sds_controller_task_completion(scic, completion_entry); 576cc9203bfSDan Williams break; 577cc9203bfSDan Williams 578cc9203bfSDan Williams case SCU_COMPLETION_TYPE_SDMA: 579cc9203bfSDan Williams scic_sds_controller_sdma_completion(scic, completion_entry); 580cc9203bfSDan Williams break; 581cc9203bfSDan Williams 582cc9203bfSDan Williams case SCU_COMPLETION_TYPE_UFI: 583cc9203bfSDan Williams scic_sds_controller_unsolicited_frame(scic, completion_entry); 584cc9203bfSDan Williams break; 585cc9203bfSDan Williams 586cc9203bfSDan Williams case SCU_COMPLETION_TYPE_EVENT: 587cc9203bfSDan Williams INCREMENT_EVENT_QUEUE_GET(scic, event_index, event_cycle); 588cc9203bfSDan Williams scic_sds_controller_event_completion(scic, completion_entry); 589cc9203bfSDan Williams break; 590cc9203bfSDan Williams 591cc9203bfSDan Williams case SCU_COMPLETION_TYPE_NOTIFY: 592cc9203bfSDan Williams /* 593cc9203bfSDan Williams * Presently we do the same thing with a notify event that we do with the 594cc9203bfSDan Williams * other event codes. */ 595cc9203bfSDan Williams INCREMENT_EVENT_QUEUE_GET(scic, event_index, event_cycle); 596cc9203bfSDan Williams scic_sds_controller_event_completion(scic, completion_entry); 597cc9203bfSDan Williams break; 598cc9203bfSDan Williams 599cc9203bfSDan Williams default: 600cc9203bfSDan Williams dev_warn(scic_to_dev(scic), 601cc9203bfSDan Williams "%s: SCIC Controller received unknown " 602cc9203bfSDan Williams "completion type %x\n", 603cc9203bfSDan Williams __func__, 604cc9203bfSDan Williams completion_entry); 605cc9203bfSDan Williams break; 606cc9203bfSDan Williams } 607cc9203bfSDan Williams } 608cc9203bfSDan Williams 609cc9203bfSDan Williams /* Update the get register if we completed one or more entries */ 610cc9203bfSDan Williams if (completion_count > 0) { 611cc9203bfSDan Williams scic->completion_queue_get = 612cc9203bfSDan Williams SMU_CQGR_GEN_BIT(ENABLE) | 613cc9203bfSDan Williams SMU_CQGR_GEN_BIT(EVENT_ENABLE) | 614cc9203bfSDan Williams event_cycle | 615cc9203bfSDan Williams SMU_CQGR_GEN_VAL(EVENT_POINTER, event_index) | 616cc9203bfSDan Williams get_cycle | 617cc9203bfSDan Williams SMU_CQGR_GEN_VAL(POINTER, get_index); 618cc9203bfSDan Williams 619cc9203bfSDan Williams writel(scic->completion_queue_get, 620cc9203bfSDan Williams &scic->smu_registers->completion_queue_get); 621cc9203bfSDan Williams 622cc9203bfSDan Williams } 623cc9203bfSDan Williams 624cc9203bfSDan Williams dev_dbg(scic_to_dev(scic), 625cc9203bfSDan Williams "%s: completion queue ending get:0x%08x\n", 626cc9203bfSDan Williams __func__, 627cc9203bfSDan Williams scic->completion_queue_get); 628cc9203bfSDan Williams 629cc9203bfSDan Williams } 630cc9203bfSDan Williams 631cc9203bfSDan Williams static void scic_sds_controller_error_handler(struct scic_sds_controller *scic) 632cc9203bfSDan Williams { 633cc9203bfSDan Williams u32 interrupt_status; 634cc9203bfSDan Williams 635cc9203bfSDan Williams interrupt_status = 636cc9203bfSDan Williams readl(&scic->smu_registers->interrupt_status); 637cc9203bfSDan Williams 638cc9203bfSDan Williams if ((interrupt_status & SMU_ISR_QUEUE_SUSPEND) && 639cc9203bfSDan Williams scic_sds_controller_completion_queue_has_entries(scic)) { 640cc9203bfSDan Williams 641cc9203bfSDan Williams scic_sds_controller_process_completions(scic); 642cc9203bfSDan Williams writel(SMU_ISR_QUEUE_SUSPEND, &scic->smu_registers->interrupt_status); 643cc9203bfSDan Williams } else { 644cc9203bfSDan Williams dev_err(scic_to_dev(scic), "%s: status: %#x\n", __func__, 645cc9203bfSDan Williams interrupt_status); 646cc9203bfSDan Williams 647cc9203bfSDan Williams sci_base_state_machine_change_state(&scic->state_machine, 648cc9203bfSDan Williams SCI_BASE_CONTROLLER_STATE_FAILED); 649cc9203bfSDan Williams 650cc9203bfSDan Williams return; 651cc9203bfSDan Williams } 652cc9203bfSDan Williams 653cc9203bfSDan Williams /* If we dont process any completions I am not sure that we want to do this. 654cc9203bfSDan Williams * We are in the middle of a hardware fault and should probably be reset. 655cc9203bfSDan Williams */ 656cc9203bfSDan Williams writel(0, &scic->smu_registers->interrupt_mask); 657cc9203bfSDan Williams } 658cc9203bfSDan Williams 659c7ef4031SDan Williams irqreturn_t isci_intx_isr(int vec, void *data) 6606f231ddaSDan Williams { 6616f231ddaSDan Williams irqreturn_t ret = IRQ_NONE; 66231e824edSDan Williams struct isci_host *ihost = data; 663cc3dbd0aSArtur Wojcik struct scic_sds_controller *scic = &ihost->sci; 6646f231ddaSDan Williams 665c7ef4031SDan Williams if (scic_sds_controller_isr(scic)) { 66631e824edSDan Williams writel(SMU_ISR_COMPLETION, &scic->smu_registers->interrupt_status); 667c7ef4031SDan Williams tasklet_schedule(&ihost->completion_tasklet); 6686f231ddaSDan Williams ret = IRQ_HANDLED; 66992f4f0f5SDan Williams } else if (scic_sds_controller_error_isr(scic)) { 67092f4f0f5SDan Williams spin_lock(&ihost->scic_lock); 67192f4f0f5SDan Williams scic_sds_controller_error_handler(scic); 67292f4f0f5SDan Williams spin_unlock(&ihost->scic_lock); 67392f4f0f5SDan Williams ret = IRQ_HANDLED; 6746f231ddaSDan Williams } 67592f4f0f5SDan Williams 6766f231ddaSDan Williams return ret; 6776f231ddaSDan Williams } 6786f231ddaSDan Williams 67992f4f0f5SDan Williams irqreturn_t isci_error_isr(int vec, void *data) 68092f4f0f5SDan Williams { 68192f4f0f5SDan Williams struct isci_host *ihost = data; 68292f4f0f5SDan Williams 683cc3dbd0aSArtur Wojcik if (scic_sds_controller_error_isr(&ihost->sci)) 684cc3dbd0aSArtur Wojcik scic_sds_controller_error_handler(&ihost->sci); 68592f4f0f5SDan Williams 68692f4f0f5SDan Williams return IRQ_HANDLED; 68792f4f0f5SDan Williams } 6886f231ddaSDan Williams 6896f231ddaSDan Williams /** 6906f231ddaSDan Williams * isci_host_start_complete() - This function is called by the core library, 6916f231ddaSDan Williams * through the ISCI Module, to indicate controller start status. 6926f231ddaSDan Williams * @isci_host: This parameter specifies the ISCI host object 6936f231ddaSDan Williams * @completion_status: This parameter specifies the completion status from the 6946f231ddaSDan Williams * core library. 6956f231ddaSDan Williams * 6966f231ddaSDan Williams */ 697cc9203bfSDan Williams static void isci_host_start_complete(struct isci_host *ihost, enum sci_status completion_status) 6986f231ddaSDan Williams { 6990cf89d1dSDan Williams if (completion_status != SCI_SUCCESS) 7000cf89d1dSDan Williams dev_info(&ihost->pdev->dev, 7010cf89d1dSDan Williams "controller start timed out, continuing...\n"); 7020cf89d1dSDan Williams isci_host_change_state(ihost, isci_ready); 7030cf89d1dSDan Williams clear_bit(IHOST_START_PENDING, &ihost->flags); 7040cf89d1dSDan Williams wake_up(&ihost->eventq); 7056f231ddaSDan Williams } 7066f231ddaSDan Williams 707c7ef4031SDan Williams int isci_host_scan_finished(struct Scsi_Host *shost, unsigned long time) 7086f231ddaSDan Williams { 7094393aa4eSDan Williams struct isci_host *ihost = SHOST_TO_SAS_HA(shost)->lldd_ha; 7106f231ddaSDan Williams 71177950f51SEdmund Nadolski if (test_bit(IHOST_START_PENDING, &ihost->flags)) 7126f231ddaSDan Williams return 0; 7136f231ddaSDan Williams 71477950f51SEdmund Nadolski /* todo: use sas_flush_discovery once it is upstream */ 71577950f51SEdmund Nadolski scsi_flush_work(shost); 71677950f51SEdmund Nadolski 71777950f51SEdmund Nadolski scsi_flush_work(shost); 7186f231ddaSDan Williams 7190cf89d1dSDan Williams dev_dbg(&ihost->pdev->dev, 7200cf89d1dSDan Williams "%s: ihost->status = %d, time = %ld\n", 7210cf89d1dSDan Williams __func__, isci_host_get_state(ihost), time); 7226f231ddaSDan Williams 7236f231ddaSDan Williams return 1; 7246f231ddaSDan Williams 7256f231ddaSDan Williams } 7266f231ddaSDan Williams 727cc9203bfSDan Williams /** 728cc9203bfSDan Williams * scic_controller_get_suggested_start_timeout() - This method returns the 729cc9203bfSDan Williams * suggested scic_controller_start() timeout amount. The user is free to 730cc9203bfSDan Williams * use any timeout value, but this method provides the suggested minimum 731cc9203bfSDan Williams * start timeout value. The returned value is based upon empirical 732cc9203bfSDan Williams * information determined as a result of interoperability testing. 733cc9203bfSDan Williams * @controller: the handle to the controller object for which to return the 734cc9203bfSDan Williams * suggested start timeout. 735cc9203bfSDan Williams * 736cc9203bfSDan Williams * This method returns the number of milliseconds for the suggested start 737cc9203bfSDan Williams * operation timeout. 738cc9203bfSDan Williams */ 739cc9203bfSDan Williams static u32 scic_controller_get_suggested_start_timeout( 740cc9203bfSDan Williams struct scic_sds_controller *sc) 741cc9203bfSDan Williams { 742cc9203bfSDan Williams /* Validate the user supplied parameters. */ 743cc9203bfSDan Williams if (sc == NULL) 744cc9203bfSDan Williams return 0; 745cc9203bfSDan Williams 746cc9203bfSDan Williams /* 747cc9203bfSDan Williams * The suggested minimum timeout value for a controller start operation: 748cc9203bfSDan Williams * 749cc9203bfSDan Williams * Signature FIS Timeout 750cc9203bfSDan Williams * + Phy Start Timeout 751cc9203bfSDan Williams * + Number of Phy Spin Up Intervals 752cc9203bfSDan Williams * --------------------------------- 753cc9203bfSDan Williams * Number of milliseconds for the controller start operation. 754cc9203bfSDan Williams * 755cc9203bfSDan Williams * NOTE: The number of phy spin up intervals will be equivalent 756cc9203bfSDan Williams * to the number of phys divided by the number phys allowed 757cc9203bfSDan Williams * per interval - 1 (once OEM parameters are supported). 758cc9203bfSDan Williams * Currently we assume only 1 phy per interval. */ 759cc9203bfSDan Williams 760cc9203bfSDan Williams return SCIC_SDS_SIGNATURE_FIS_TIMEOUT 761cc9203bfSDan Williams + SCIC_SDS_CONTROLLER_PHY_START_TIMEOUT 762cc9203bfSDan Williams + ((SCI_MAX_PHYS - 1) * SCIC_SDS_CONTROLLER_POWER_CONTROL_INTERVAL); 763cc9203bfSDan Williams } 764cc9203bfSDan Williams 765cc9203bfSDan Williams static void scic_controller_enable_interrupts( 766cc9203bfSDan Williams struct scic_sds_controller *scic) 767cc9203bfSDan Williams { 768cc9203bfSDan Williams BUG_ON(scic->smu_registers == NULL); 769cc9203bfSDan Williams writel(0, &scic->smu_registers->interrupt_mask); 770cc9203bfSDan Williams } 771cc9203bfSDan Williams 772cc9203bfSDan Williams void scic_controller_disable_interrupts( 773cc9203bfSDan Williams struct scic_sds_controller *scic) 774cc9203bfSDan Williams { 775cc9203bfSDan Williams BUG_ON(scic->smu_registers == NULL); 776cc9203bfSDan Williams writel(0xffffffff, &scic->smu_registers->interrupt_mask); 777cc9203bfSDan Williams } 778cc9203bfSDan Williams 779cc9203bfSDan Williams static void scic_sds_controller_enable_port_task_scheduler( 780cc9203bfSDan Williams struct scic_sds_controller *scic) 781cc9203bfSDan Williams { 782cc9203bfSDan Williams u32 port_task_scheduler_value; 783cc9203bfSDan Williams 784cc9203bfSDan Williams port_task_scheduler_value = 785cc9203bfSDan Williams readl(&scic->scu_registers->peg0.ptsg.control); 786cc9203bfSDan Williams port_task_scheduler_value |= 787cc9203bfSDan Williams (SCU_PTSGCR_GEN_BIT(ETM_ENABLE) | 788cc9203bfSDan Williams SCU_PTSGCR_GEN_BIT(PTSG_ENABLE)); 789cc9203bfSDan Williams writel(port_task_scheduler_value, 790cc9203bfSDan Williams &scic->scu_registers->peg0.ptsg.control); 791cc9203bfSDan Williams } 792cc9203bfSDan Williams 793cc9203bfSDan Williams static void scic_sds_controller_assign_task_entries(struct scic_sds_controller *scic) 794cc9203bfSDan Williams { 795cc9203bfSDan Williams u32 task_assignment; 796cc9203bfSDan Williams 797cc9203bfSDan Williams /* 798cc9203bfSDan Williams * Assign all the TCs to function 0 799cc9203bfSDan Williams * TODO: Do we actually need to read this register to write it back? 800cc9203bfSDan Williams */ 801cc9203bfSDan Williams 802cc9203bfSDan Williams task_assignment = 803cc9203bfSDan Williams readl(&scic->smu_registers->task_context_assignment[0]); 804cc9203bfSDan Williams 805cc9203bfSDan Williams task_assignment |= (SMU_TCA_GEN_VAL(STARTING, 0)) | 806cc9203bfSDan Williams (SMU_TCA_GEN_VAL(ENDING, scic->task_context_entries - 1)) | 807cc9203bfSDan Williams (SMU_TCA_GEN_BIT(RANGE_CHECK_ENABLE)); 808cc9203bfSDan Williams 809cc9203bfSDan Williams writel(task_assignment, 810cc9203bfSDan Williams &scic->smu_registers->task_context_assignment[0]); 811cc9203bfSDan Williams 812cc9203bfSDan Williams } 813cc9203bfSDan Williams 814cc9203bfSDan Williams static void scic_sds_controller_initialize_completion_queue(struct scic_sds_controller *scic) 815cc9203bfSDan Williams { 816cc9203bfSDan Williams u32 index; 817cc9203bfSDan Williams u32 completion_queue_control_value; 818cc9203bfSDan Williams u32 completion_queue_get_value; 819cc9203bfSDan Williams u32 completion_queue_put_value; 820cc9203bfSDan Williams 821cc9203bfSDan Williams scic->completion_queue_get = 0; 822cc9203bfSDan Williams 823cc9203bfSDan Williams completion_queue_control_value = ( 824cc9203bfSDan Williams SMU_CQC_QUEUE_LIMIT_SET(scic->completion_queue_entries - 1) 825cc9203bfSDan Williams | SMU_CQC_EVENT_LIMIT_SET(scic->completion_event_entries - 1) 826cc9203bfSDan Williams ); 827cc9203bfSDan Williams 828cc9203bfSDan Williams writel(completion_queue_control_value, 829cc9203bfSDan Williams &scic->smu_registers->completion_queue_control); 830cc9203bfSDan Williams 831cc9203bfSDan Williams 832cc9203bfSDan Williams /* Set the completion queue get pointer and enable the queue */ 833cc9203bfSDan Williams completion_queue_get_value = ( 834cc9203bfSDan Williams (SMU_CQGR_GEN_VAL(POINTER, 0)) 835cc9203bfSDan Williams | (SMU_CQGR_GEN_VAL(EVENT_POINTER, 0)) 836cc9203bfSDan Williams | (SMU_CQGR_GEN_BIT(ENABLE)) 837cc9203bfSDan Williams | (SMU_CQGR_GEN_BIT(EVENT_ENABLE)) 838cc9203bfSDan Williams ); 839cc9203bfSDan Williams 840cc9203bfSDan Williams writel(completion_queue_get_value, 841cc9203bfSDan Williams &scic->smu_registers->completion_queue_get); 842cc9203bfSDan Williams 843cc9203bfSDan Williams /* Set the completion queue put pointer */ 844cc9203bfSDan Williams completion_queue_put_value = ( 845cc9203bfSDan Williams (SMU_CQPR_GEN_VAL(POINTER, 0)) 846cc9203bfSDan Williams | (SMU_CQPR_GEN_VAL(EVENT_POINTER, 0)) 847cc9203bfSDan Williams ); 848cc9203bfSDan Williams 849cc9203bfSDan Williams writel(completion_queue_put_value, 850cc9203bfSDan Williams &scic->smu_registers->completion_queue_put); 851cc9203bfSDan Williams 852cc9203bfSDan Williams /* Initialize the cycle bit of the completion queue entries */ 853cc9203bfSDan Williams for (index = 0; index < scic->completion_queue_entries; index++) { 854cc9203bfSDan Williams /* 855cc9203bfSDan Williams * If get.cycle_bit != completion_queue.cycle_bit 856cc9203bfSDan Williams * its not a valid completion queue entry 857cc9203bfSDan Williams * so at system start all entries are invalid */ 858cc9203bfSDan Williams scic->completion_queue[index] = 0x80000000; 859cc9203bfSDan Williams } 860cc9203bfSDan Williams } 861cc9203bfSDan Williams 862cc9203bfSDan Williams static void scic_sds_controller_initialize_unsolicited_frame_queue(struct scic_sds_controller *scic) 863cc9203bfSDan Williams { 864cc9203bfSDan Williams u32 frame_queue_control_value; 865cc9203bfSDan Williams u32 frame_queue_get_value; 866cc9203bfSDan Williams u32 frame_queue_put_value; 867cc9203bfSDan Williams 868cc9203bfSDan Williams /* Write the queue size */ 869cc9203bfSDan Williams frame_queue_control_value = 870cc9203bfSDan Williams SCU_UFQC_GEN_VAL(QUEUE_SIZE, 871cc9203bfSDan Williams scic->uf_control.address_table.count); 872cc9203bfSDan Williams 873cc9203bfSDan Williams writel(frame_queue_control_value, 874cc9203bfSDan Williams &scic->scu_registers->sdma.unsolicited_frame_queue_control); 875cc9203bfSDan Williams 876cc9203bfSDan Williams /* Setup the get pointer for the unsolicited frame queue */ 877cc9203bfSDan Williams frame_queue_get_value = ( 878cc9203bfSDan Williams SCU_UFQGP_GEN_VAL(POINTER, 0) 879cc9203bfSDan Williams | SCU_UFQGP_GEN_BIT(ENABLE_BIT) 880cc9203bfSDan Williams ); 881cc9203bfSDan Williams 882cc9203bfSDan Williams writel(frame_queue_get_value, 883cc9203bfSDan Williams &scic->scu_registers->sdma.unsolicited_frame_get_pointer); 884cc9203bfSDan Williams /* Setup the put pointer for the unsolicited frame queue */ 885cc9203bfSDan Williams frame_queue_put_value = SCU_UFQPP_GEN_VAL(POINTER, 0); 886cc9203bfSDan Williams writel(frame_queue_put_value, 887cc9203bfSDan Williams &scic->scu_registers->sdma.unsolicited_frame_put_pointer); 888cc9203bfSDan Williams } 889cc9203bfSDan Williams 890cc9203bfSDan Williams /** 891cc9203bfSDan Williams * This method will attempt to transition into the ready state for the 892cc9203bfSDan Williams * controller and indicate that the controller start operation has completed 893cc9203bfSDan Williams * if all criteria are met. 894cc9203bfSDan Williams * @scic: This parameter indicates the controller object for which 895cc9203bfSDan Williams * to transition to ready. 896cc9203bfSDan Williams * @status: This parameter indicates the status value to be pass into the call 897cc9203bfSDan Williams * to scic_cb_controller_start_complete(). 898cc9203bfSDan Williams * 899cc9203bfSDan Williams * none. 900cc9203bfSDan Williams */ 901cc9203bfSDan Williams static void scic_sds_controller_transition_to_ready( 902cc9203bfSDan Williams struct scic_sds_controller *scic, 903cc9203bfSDan Williams enum sci_status status) 904cc9203bfSDan Williams { 905cc9203bfSDan Williams struct isci_host *ihost = scic_to_ihost(scic); 906cc9203bfSDan Williams 907cc9203bfSDan Williams if (scic->state_machine.current_state_id == 908cc9203bfSDan Williams SCI_BASE_CONTROLLER_STATE_STARTING) { 909cc9203bfSDan Williams /* 910cc9203bfSDan Williams * We move into the ready state, because some of the phys/ports 911cc9203bfSDan Williams * may be up and operational. 912cc9203bfSDan Williams */ 913cc9203bfSDan Williams sci_base_state_machine_change_state(&scic->state_machine, 914cc9203bfSDan Williams SCI_BASE_CONTROLLER_STATE_READY); 915cc9203bfSDan Williams 916cc9203bfSDan Williams isci_host_start_complete(ihost, status); 917cc9203bfSDan Williams } 918cc9203bfSDan Williams } 919cc9203bfSDan Williams 920cc9203bfSDan Williams static void scic_sds_controller_phy_timer_stop(struct scic_sds_controller *scic) 921cc9203bfSDan Williams { 922cc9203bfSDan Williams isci_timer_stop(scic->phy_startup_timer); 923cc9203bfSDan Williams 924cc9203bfSDan Williams scic->phy_startup_timer_pending = false; 925cc9203bfSDan Williams } 926cc9203bfSDan Williams 927cc9203bfSDan Williams static void scic_sds_controller_phy_timer_start(struct scic_sds_controller *scic) 928cc9203bfSDan Williams { 929cc9203bfSDan Williams isci_timer_start(scic->phy_startup_timer, 930cc9203bfSDan Williams SCIC_SDS_CONTROLLER_PHY_START_TIMEOUT); 931cc9203bfSDan Williams 932cc9203bfSDan Williams scic->phy_startup_timer_pending = true; 933cc9203bfSDan Williams } 934cc9203bfSDan Williams 9354a33c525SAdam Gruchala static bool is_phy_starting(struct scic_sds_phy *sci_phy) 9364a33c525SAdam Gruchala { 9374a33c525SAdam Gruchala enum scic_sds_phy_states state; 9384a33c525SAdam Gruchala 9394a33c525SAdam Gruchala state = sci_phy->state_machine.current_state_id; 9404a33c525SAdam Gruchala switch (state) { 9414a33c525SAdam Gruchala case SCI_BASE_PHY_STATE_STARTING: 9424a33c525SAdam Gruchala case SCIC_SDS_PHY_STARTING_SUBSTATE_INITIAL: 9434a33c525SAdam Gruchala case SCIC_SDS_PHY_STARTING_SUBSTATE_AWAIT_SAS_SPEED_EN: 9444a33c525SAdam Gruchala case SCIC_SDS_PHY_STARTING_SUBSTATE_AWAIT_IAF_UF: 9454a33c525SAdam Gruchala case SCIC_SDS_PHY_STARTING_SUBSTATE_AWAIT_SAS_POWER: 9464a33c525SAdam Gruchala case SCIC_SDS_PHY_STARTING_SUBSTATE_AWAIT_SATA_POWER: 9474a33c525SAdam Gruchala case SCIC_SDS_PHY_STARTING_SUBSTATE_AWAIT_SATA_PHY_EN: 9484a33c525SAdam Gruchala case SCIC_SDS_PHY_STARTING_SUBSTATE_AWAIT_SATA_SPEED_EN: 9494a33c525SAdam Gruchala case SCIC_SDS_PHY_STARTING_SUBSTATE_AWAIT_SIG_FIS_UF: 9504a33c525SAdam Gruchala case SCIC_SDS_PHY_STARTING_SUBSTATE_FINAL: 9514a33c525SAdam Gruchala return true; 9524a33c525SAdam Gruchala default: 9534a33c525SAdam Gruchala return false; 9544a33c525SAdam Gruchala } 9554a33c525SAdam Gruchala } 9564a33c525SAdam Gruchala 957cc9203bfSDan Williams /** 958cc9203bfSDan Williams * scic_sds_controller_start_next_phy - start phy 959cc9203bfSDan Williams * @scic: controller 960cc9203bfSDan Williams * 961cc9203bfSDan Williams * If all the phys have been started, then attempt to transition the 962cc9203bfSDan Williams * controller to the READY state and inform the user 963cc9203bfSDan Williams * (scic_cb_controller_start_complete()). 964cc9203bfSDan Williams */ 965cc9203bfSDan Williams static enum sci_status scic_sds_controller_start_next_phy(struct scic_sds_controller *scic) 966cc9203bfSDan Williams { 967cc9203bfSDan Williams struct isci_host *ihost = scic_to_ihost(scic); 968cc9203bfSDan Williams struct scic_sds_oem_params *oem = &scic->oem_parameters.sds1; 969cc9203bfSDan Williams struct scic_sds_phy *sci_phy; 970cc9203bfSDan Williams enum sci_status status; 971cc9203bfSDan Williams 972cc9203bfSDan Williams status = SCI_SUCCESS; 973cc9203bfSDan Williams 974cc9203bfSDan Williams if (scic->phy_startup_timer_pending) 975cc9203bfSDan Williams return status; 976cc9203bfSDan Williams 977cc9203bfSDan Williams if (scic->next_phy_to_start >= SCI_MAX_PHYS) { 978cc9203bfSDan Williams bool is_controller_start_complete = true; 979cc9203bfSDan Williams u32 state; 980cc9203bfSDan Williams u8 index; 981cc9203bfSDan Williams 982cc9203bfSDan Williams for (index = 0; index < SCI_MAX_PHYS; index++) { 983cc9203bfSDan Williams sci_phy = &ihost->phys[index].sci; 984cc9203bfSDan Williams state = sci_phy->state_machine.current_state_id; 985cc9203bfSDan Williams 9864f20ef4fSDan Williams if (!phy_get_non_dummy_port(sci_phy)) 987cc9203bfSDan Williams continue; 988cc9203bfSDan Williams 989cc9203bfSDan Williams /* The controller start operation is complete iff: 990cc9203bfSDan Williams * - all links have been given an opportunity to start 991cc9203bfSDan Williams * - have no indication of a connected device 992cc9203bfSDan Williams * - have an indication of a connected device and it has 993cc9203bfSDan Williams * finished the link training process. 994cc9203bfSDan Williams */ 995cc9203bfSDan Williams if ((sci_phy->is_in_link_training == false && 996cc9203bfSDan Williams state == SCI_BASE_PHY_STATE_INITIAL) || 997cc9203bfSDan Williams (sci_phy->is_in_link_training == false && 998cc9203bfSDan Williams state == SCI_BASE_PHY_STATE_STOPPED) || 999cc9203bfSDan Williams (sci_phy->is_in_link_training == true && 10004a33c525SAdam Gruchala is_phy_starting(sci_phy))) { 1001cc9203bfSDan Williams is_controller_start_complete = false; 1002cc9203bfSDan Williams break; 1003cc9203bfSDan Williams } 1004cc9203bfSDan Williams } 1005cc9203bfSDan Williams 1006cc9203bfSDan Williams /* 1007cc9203bfSDan Williams * The controller has successfully finished the start process. 1008cc9203bfSDan Williams * Inform the SCI Core user and transition to the READY state. */ 1009cc9203bfSDan Williams if (is_controller_start_complete == true) { 1010cc9203bfSDan Williams scic_sds_controller_transition_to_ready(scic, SCI_SUCCESS); 1011cc9203bfSDan Williams scic_sds_controller_phy_timer_stop(scic); 1012cc9203bfSDan Williams } 1013cc9203bfSDan Williams } else { 1014cc9203bfSDan Williams sci_phy = &ihost->phys[scic->next_phy_to_start].sci; 1015cc9203bfSDan Williams 1016cc9203bfSDan Williams if (oem->controller.mode_type == SCIC_PORT_MANUAL_CONFIGURATION_MODE) { 10174f20ef4fSDan Williams if (phy_get_non_dummy_port(sci_phy) == NULL) { 1018cc9203bfSDan Williams scic->next_phy_to_start++; 1019cc9203bfSDan Williams 1020cc9203bfSDan Williams /* Caution recursion ahead be forwarned 1021cc9203bfSDan Williams * 1022cc9203bfSDan Williams * The PHY was never added to a PORT in MPC mode 1023cc9203bfSDan Williams * so start the next phy in sequence This phy 1024cc9203bfSDan Williams * will never go link up and will not draw power 1025cc9203bfSDan Williams * the OEM parameters either configured the phy 1026cc9203bfSDan Williams * incorrectly for the PORT or it was never 1027cc9203bfSDan Williams * assigned to a PORT 1028cc9203bfSDan Williams */ 1029cc9203bfSDan Williams return scic_sds_controller_start_next_phy(scic); 1030cc9203bfSDan Williams } 1031cc9203bfSDan Williams } 1032cc9203bfSDan Williams 1033cc9203bfSDan Williams status = scic_sds_phy_start(sci_phy); 1034cc9203bfSDan Williams 1035cc9203bfSDan Williams if (status == SCI_SUCCESS) { 1036cc9203bfSDan Williams scic_sds_controller_phy_timer_start(scic); 1037cc9203bfSDan Williams } else { 1038cc9203bfSDan Williams dev_warn(scic_to_dev(scic), 1039cc9203bfSDan Williams "%s: Controller stop operation failed " 1040cc9203bfSDan Williams "to stop phy %d because of status " 1041cc9203bfSDan Williams "%d.\n", 1042cc9203bfSDan Williams __func__, 1043cc9203bfSDan Williams ihost->phys[scic->next_phy_to_start].sci.phy_index, 1044cc9203bfSDan Williams status); 1045cc9203bfSDan Williams } 1046cc9203bfSDan Williams 1047cc9203bfSDan Williams scic->next_phy_to_start++; 1048cc9203bfSDan Williams } 1049cc9203bfSDan Williams 1050cc9203bfSDan Williams return status; 1051cc9203bfSDan Williams } 1052cc9203bfSDan Williams 1053cc9203bfSDan Williams static void scic_sds_controller_phy_startup_timeout_handler(void *_scic) 1054cc9203bfSDan Williams { 1055cc9203bfSDan Williams struct scic_sds_controller *scic = _scic; 1056cc9203bfSDan Williams enum sci_status status; 1057cc9203bfSDan Williams 1058cc9203bfSDan Williams scic->phy_startup_timer_pending = false; 1059cc9203bfSDan Williams status = SCI_FAILURE; 1060cc9203bfSDan Williams while (status != SCI_SUCCESS) 1061cc9203bfSDan Williams status = scic_sds_controller_start_next_phy(scic); 1062cc9203bfSDan Williams } 1063cc9203bfSDan Williams 1064cc9203bfSDan Williams static enum sci_status scic_controller_start(struct scic_sds_controller *scic, 1065cc9203bfSDan Williams u32 timeout) 1066cc9203bfSDan Williams { 1067cc9203bfSDan Williams struct isci_host *ihost = scic_to_ihost(scic); 1068cc9203bfSDan Williams enum sci_status result; 1069cc9203bfSDan Williams u16 index; 1070cc9203bfSDan Williams 1071cc9203bfSDan Williams if (scic->state_machine.current_state_id != 1072cc9203bfSDan Williams SCI_BASE_CONTROLLER_STATE_INITIALIZED) { 1073cc9203bfSDan Williams dev_warn(scic_to_dev(scic), 1074cc9203bfSDan Williams "SCIC Controller start operation requested in " 1075cc9203bfSDan Williams "invalid state\n"); 1076cc9203bfSDan Williams return SCI_FAILURE_INVALID_STATE; 1077cc9203bfSDan Williams } 1078cc9203bfSDan Williams 1079cc9203bfSDan Williams /* Build the TCi free pool */ 1080cc9203bfSDan Williams sci_pool_initialize(scic->tci_pool); 1081cc9203bfSDan Williams for (index = 0; index < scic->task_context_entries; index++) 1082cc9203bfSDan Williams sci_pool_put(scic->tci_pool, index); 1083cc9203bfSDan Williams 1084cc9203bfSDan Williams /* Build the RNi free pool */ 1085cc9203bfSDan Williams scic_sds_remote_node_table_initialize( 1086cc9203bfSDan Williams &scic->available_remote_nodes, 1087cc9203bfSDan Williams scic->remote_node_entries); 1088cc9203bfSDan Williams 1089cc9203bfSDan Williams /* 1090cc9203bfSDan Williams * Before anything else lets make sure we will not be 1091cc9203bfSDan Williams * interrupted by the hardware. 1092cc9203bfSDan Williams */ 1093cc9203bfSDan Williams scic_controller_disable_interrupts(scic); 1094cc9203bfSDan Williams 1095cc9203bfSDan Williams /* Enable the port task scheduler */ 1096cc9203bfSDan Williams scic_sds_controller_enable_port_task_scheduler(scic); 1097cc9203bfSDan Williams 1098cc9203bfSDan Williams /* Assign all the task entries to scic physical function */ 1099cc9203bfSDan Williams scic_sds_controller_assign_task_entries(scic); 1100cc9203bfSDan Williams 1101cc9203bfSDan Williams /* Now initialize the completion queue */ 1102cc9203bfSDan Williams scic_sds_controller_initialize_completion_queue(scic); 1103cc9203bfSDan Williams 1104cc9203bfSDan Williams /* Initialize the unsolicited frame queue for use */ 1105cc9203bfSDan Williams scic_sds_controller_initialize_unsolicited_frame_queue(scic); 1106cc9203bfSDan Williams 1107cc9203bfSDan Williams /* Start all of the ports on this controller */ 1108cc9203bfSDan Williams for (index = 0; index < scic->logical_port_entries; index++) { 1109cc9203bfSDan Williams struct scic_sds_port *sci_port = &ihost->ports[index].sci; 1110cc9203bfSDan Williams 1111d76f71d9SPiotr Sawicki result = scic_sds_port_start(sci_port); 1112cc9203bfSDan Williams if (result) 1113cc9203bfSDan Williams return result; 1114cc9203bfSDan Williams } 1115cc9203bfSDan Williams 1116cc9203bfSDan Williams scic_sds_controller_start_next_phy(scic); 1117cc9203bfSDan Williams 1118*6cb5853dSEdmund Nadolski sci_mod_timer(&scic->timer, timeout); 1119cc9203bfSDan Williams 1120cc9203bfSDan Williams sci_base_state_machine_change_state(&scic->state_machine, 1121cc9203bfSDan Williams SCI_BASE_CONTROLLER_STATE_STARTING); 1122cc9203bfSDan Williams 1123cc9203bfSDan Williams return SCI_SUCCESS; 1124cc9203bfSDan Williams } 1125cc9203bfSDan Williams 11266f231ddaSDan Williams void isci_host_scan_start(struct Scsi_Host *shost) 11276f231ddaSDan Williams { 11284393aa4eSDan Williams struct isci_host *ihost = SHOST_TO_SAS_HA(shost)->lldd_ha; 1129cc3dbd0aSArtur Wojcik unsigned long tmo = scic_controller_get_suggested_start_timeout(&ihost->sci); 11306f231ddaSDan Williams 11310cf89d1dSDan Williams set_bit(IHOST_START_PENDING, &ihost->flags); 113277950f51SEdmund Nadolski 113377950f51SEdmund Nadolski spin_lock_irq(&ihost->scic_lock); 1134cc3dbd0aSArtur Wojcik scic_controller_start(&ihost->sci, tmo); 1135cc3dbd0aSArtur Wojcik scic_controller_enable_interrupts(&ihost->sci); 113677950f51SEdmund Nadolski spin_unlock_irq(&ihost->scic_lock); 11376f231ddaSDan Williams } 11386f231ddaSDan Williams 1139cc9203bfSDan Williams static void isci_host_stop_complete(struct isci_host *ihost, enum sci_status completion_status) 11406f231ddaSDan Williams { 11410cf89d1dSDan Williams isci_host_change_state(ihost, isci_stopped); 1142cc3dbd0aSArtur Wojcik scic_controller_disable_interrupts(&ihost->sci); 11430cf89d1dSDan Williams clear_bit(IHOST_STOP_PENDING, &ihost->flags); 11440cf89d1dSDan Williams wake_up(&ihost->eventq); 11456f231ddaSDan Williams } 11466f231ddaSDan Williams 1147cc9203bfSDan Williams static void scic_sds_controller_completion_handler(struct scic_sds_controller *scic) 1148cc9203bfSDan Williams { 1149cc9203bfSDan Williams /* Empty out the completion queue */ 1150cc9203bfSDan Williams if (scic_sds_controller_completion_queue_has_entries(scic)) 1151cc9203bfSDan Williams scic_sds_controller_process_completions(scic); 1152cc9203bfSDan Williams 1153cc9203bfSDan Williams /* Clear the interrupt and enable all interrupts again */ 1154cc9203bfSDan Williams writel(SMU_ISR_COMPLETION, &scic->smu_registers->interrupt_status); 1155cc9203bfSDan Williams /* Could we write the value of SMU_ISR_COMPLETION? */ 1156cc9203bfSDan Williams writel(0xFF000000, &scic->smu_registers->interrupt_mask); 1157cc9203bfSDan Williams writel(0, &scic->smu_registers->interrupt_mask); 1158cc9203bfSDan Williams } 1159cc9203bfSDan Williams 11606f231ddaSDan Williams /** 11616f231ddaSDan Williams * isci_host_completion_routine() - This function is the delayed service 11626f231ddaSDan Williams * routine that calls the sci core library's completion handler. It's 11636f231ddaSDan Williams * scheduled as a tasklet from the interrupt service routine when interrupts 11646f231ddaSDan Williams * in use, or set as the timeout function in polled mode. 11656f231ddaSDan Williams * @data: This parameter specifies the ISCI host object 11666f231ddaSDan Williams * 11676f231ddaSDan Williams */ 11686f231ddaSDan Williams static void isci_host_completion_routine(unsigned long data) 11696f231ddaSDan Williams { 11706f231ddaSDan Williams struct isci_host *isci_host = (struct isci_host *)data; 11716f231ddaSDan Williams struct list_head completed_request_list; 117211b00c19SJeff Skirvin struct list_head errored_request_list; 11736f231ddaSDan Williams struct list_head *current_position; 11746f231ddaSDan Williams struct list_head *next_position; 11756f231ddaSDan Williams struct isci_request *request; 11766f231ddaSDan Williams struct isci_request *next_request; 11776f231ddaSDan Williams struct sas_task *task; 11786f231ddaSDan Williams 11796f231ddaSDan Williams INIT_LIST_HEAD(&completed_request_list); 118011b00c19SJeff Skirvin INIT_LIST_HEAD(&errored_request_list); 11816f231ddaSDan Williams 11826f231ddaSDan Williams spin_lock_irq(&isci_host->scic_lock); 11836f231ddaSDan Williams 1184cc3dbd0aSArtur Wojcik scic_sds_controller_completion_handler(&isci_host->sci); 1185c7ef4031SDan Williams 11866f231ddaSDan Williams /* Take the lists of completed I/Os from the host. */ 118711b00c19SJeff Skirvin 11886f231ddaSDan Williams list_splice_init(&isci_host->requests_to_complete, 11896f231ddaSDan Williams &completed_request_list); 11906f231ddaSDan Williams 119111b00c19SJeff Skirvin /* Take the list of errored I/Os from the host. */ 119211b00c19SJeff Skirvin list_splice_init(&isci_host->requests_to_errorback, 119311b00c19SJeff Skirvin &errored_request_list); 11946f231ddaSDan Williams 11956f231ddaSDan Williams spin_unlock_irq(&isci_host->scic_lock); 11966f231ddaSDan Williams 11976f231ddaSDan Williams /* Process any completions in the lists. */ 11986f231ddaSDan Williams list_for_each_safe(current_position, next_position, 11996f231ddaSDan Williams &completed_request_list) { 12006f231ddaSDan Williams 12016f231ddaSDan Williams request = list_entry(current_position, struct isci_request, 12026f231ddaSDan Williams completed_node); 12036f231ddaSDan Williams task = isci_request_access_task(request); 12046f231ddaSDan Williams 12056f231ddaSDan Williams /* Normal notification (task_done) */ 12066f231ddaSDan Williams dev_dbg(&isci_host->pdev->dev, 12076f231ddaSDan Williams "%s: Normal - request/task = %p/%p\n", 12086f231ddaSDan Williams __func__, 12096f231ddaSDan Williams request, 12106f231ddaSDan Williams task); 12116f231ddaSDan Williams 121211b00c19SJeff Skirvin /* Return the task to libsas */ 121311b00c19SJeff Skirvin if (task != NULL) { 12146f231ddaSDan Williams 121511b00c19SJeff Skirvin task->lldd_task = NULL; 121611b00c19SJeff Skirvin if (!(task->task_state_flags & SAS_TASK_STATE_ABORTED)) { 121711b00c19SJeff Skirvin 121811b00c19SJeff Skirvin /* If the task is already in the abort path, 121911b00c19SJeff Skirvin * the task_done callback cannot be called. 122011b00c19SJeff Skirvin */ 122111b00c19SJeff Skirvin task->task_done(task); 122211b00c19SJeff Skirvin } 122311b00c19SJeff Skirvin } 12246f231ddaSDan Williams /* Free the request object. */ 12256f231ddaSDan Williams isci_request_free(isci_host, request); 12266f231ddaSDan Williams } 122711b00c19SJeff Skirvin list_for_each_entry_safe(request, next_request, &errored_request_list, 12286f231ddaSDan Williams completed_node) { 12296f231ddaSDan Williams 12306f231ddaSDan Williams task = isci_request_access_task(request); 12316f231ddaSDan Williams 12326f231ddaSDan Williams /* Use sas_task_abort */ 12336f231ddaSDan Williams dev_warn(&isci_host->pdev->dev, 12346f231ddaSDan Williams "%s: Error - request/task = %p/%p\n", 12356f231ddaSDan Williams __func__, 12366f231ddaSDan Williams request, 12376f231ddaSDan Williams task); 12386f231ddaSDan Williams 123911b00c19SJeff Skirvin if (task != NULL) { 124011b00c19SJeff Skirvin 124111b00c19SJeff Skirvin /* Put the task into the abort path if it's not there 124211b00c19SJeff Skirvin * already. 124311b00c19SJeff Skirvin */ 124411b00c19SJeff Skirvin if (!(task->task_state_flags & SAS_TASK_STATE_ABORTED)) 12456f231ddaSDan Williams sas_task_abort(task); 124611b00c19SJeff Skirvin 124711b00c19SJeff Skirvin } else { 124811b00c19SJeff Skirvin /* This is a case where the request has completed with a 124911b00c19SJeff Skirvin * status such that it needed further target servicing, 125011b00c19SJeff Skirvin * but the sas_task reference has already been removed 125111b00c19SJeff Skirvin * from the request. Since it was errored, it was not 125211b00c19SJeff Skirvin * being aborted, so there is nothing to do except free 125311b00c19SJeff Skirvin * it. 125411b00c19SJeff Skirvin */ 125511b00c19SJeff Skirvin 125611b00c19SJeff Skirvin spin_lock_irq(&isci_host->scic_lock); 125711b00c19SJeff Skirvin /* Remove the request from the remote device's list 125811b00c19SJeff Skirvin * of pending requests. 125911b00c19SJeff Skirvin */ 126011b00c19SJeff Skirvin list_del_init(&request->dev_node); 126111b00c19SJeff Skirvin spin_unlock_irq(&isci_host->scic_lock); 126211b00c19SJeff Skirvin 126311b00c19SJeff Skirvin /* Free the request object. */ 126411b00c19SJeff Skirvin isci_request_free(isci_host, request); 126511b00c19SJeff Skirvin } 12666f231ddaSDan Williams } 12676f231ddaSDan Williams 12686f231ddaSDan Williams } 12696f231ddaSDan Williams 1270cc9203bfSDan Williams /** 1271cc9203bfSDan Williams * scic_controller_stop() - This method will stop an individual controller 1272cc9203bfSDan Williams * object.This method will invoke the associated user callback upon 1273cc9203bfSDan Williams * completion. The completion callback is called when the following 1274cc9203bfSDan Williams * conditions are met: -# the method return status is SCI_SUCCESS. -# the 1275cc9203bfSDan Williams * controller has been quiesced. This method will ensure that all IO 1276cc9203bfSDan Williams * requests are quiesced, phys are stopped, and all additional operation by 1277cc9203bfSDan Williams * the hardware is halted. 1278cc9203bfSDan Williams * @controller: the handle to the controller object to stop. 1279cc9203bfSDan Williams * @timeout: This parameter specifies the number of milliseconds in which the 1280cc9203bfSDan Williams * stop operation should complete. 1281cc9203bfSDan Williams * 1282cc9203bfSDan Williams * The controller must be in the STARTED or STOPPED state. Indicate if the 1283cc9203bfSDan Williams * controller stop method succeeded or failed in some way. SCI_SUCCESS if the 1284cc9203bfSDan Williams * stop operation successfully began. SCI_WARNING_ALREADY_IN_STATE if the 1285cc9203bfSDan Williams * controller is already in the STOPPED state. SCI_FAILURE_INVALID_STATE if the 1286cc9203bfSDan Williams * controller is not either in the STARTED or STOPPED states. 1287cc9203bfSDan Williams */ 1288cc9203bfSDan Williams static enum sci_status scic_controller_stop(struct scic_sds_controller *scic, 1289cc9203bfSDan Williams u32 timeout) 1290cc9203bfSDan Williams { 1291cc9203bfSDan Williams if (scic->state_machine.current_state_id != 1292cc9203bfSDan Williams SCI_BASE_CONTROLLER_STATE_READY) { 1293cc9203bfSDan Williams dev_warn(scic_to_dev(scic), 1294cc9203bfSDan Williams "SCIC Controller stop operation requested in " 1295cc9203bfSDan Williams "invalid state\n"); 1296cc9203bfSDan Williams return SCI_FAILURE_INVALID_STATE; 1297cc9203bfSDan Williams } 1298cc9203bfSDan Williams 1299*6cb5853dSEdmund Nadolski sci_mod_timer(&scic->timer, timeout); 1300cc9203bfSDan Williams sci_base_state_machine_change_state(&scic->state_machine, 1301cc9203bfSDan Williams SCI_BASE_CONTROLLER_STATE_STOPPING); 1302cc9203bfSDan Williams return SCI_SUCCESS; 1303cc9203bfSDan Williams } 1304cc9203bfSDan Williams 1305cc9203bfSDan Williams /** 1306cc9203bfSDan Williams * scic_controller_reset() - This method will reset the supplied core 1307cc9203bfSDan Williams * controller regardless of the state of said controller. This operation is 1308cc9203bfSDan Williams * considered destructive. In other words, all current operations are wiped 1309cc9203bfSDan Williams * out. No IO completions for outstanding devices occur. Outstanding IO 1310cc9203bfSDan Williams * requests are not aborted or completed at the actual remote device. 1311cc9203bfSDan Williams * @controller: the handle to the controller object to reset. 1312cc9203bfSDan Williams * 1313cc9203bfSDan Williams * Indicate if the controller reset method succeeded or failed in some way. 1314cc9203bfSDan Williams * SCI_SUCCESS if the reset operation successfully started. SCI_FATAL_ERROR if 1315cc9203bfSDan Williams * the controller reset operation is unable to complete. 1316cc9203bfSDan Williams */ 1317cc9203bfSDan Williams static enum sci_status scic_controller_reset(struct scic_sds_controller *scic) 1318cc9203bfSDan Williams { 1319cc9203bfSDan Williams switch (scic->state_machine.current_state_id) { 1320cc9203bfSDan Williams case SCI_BASE_CONTROLLER_STATE_RESET: 1321cc9203bfSDan Williams case SCI_BASE_CONTROLLER_STATE_READY: 1322cc9203bfSDan Williams case SCI_BASE_CONTROLLER_STATE_STOPPED: 1323cc9203bfSDan Williams case SCI_BASE_CONTROLLER_STATE_FAILED: 1324cc9203bfSDan Williams /* 1325cc9203bfSDan Williams * The reset operation is not a graceful cleanup, just 1326cc9203bfSDan Williams * perform the state transition. 1327cc9203bfSDan Williams */ 1328cc9203bfSDan Williams sci_base_state_machine_change_state(&scic->state_machine, 1329cc9203bfSDan Williams SCI_BASE_CONTROLLER_STATE_RESETTING); 1330cc9203bfSDan Williams return SCI_SUCCESS; 1331cc9203bfSDan Williams default: 1332cc9203bfSDan Williams dev_warn(scic_to_dev(scic), 1333cc9203bfSDan Williams "SCIC Controller reset operation requested in " 1334cc9203bfSDan Williams "invalid state\n"); 1335cc9203bfSDan Williams return SCI_FAILURE_INVALID_STATE; 1336cc9203bfSDan Williams } 1337cc9203bfSDan Williams } 1338cc9203bfSDan Williams 13390cf89d1dSDan Williams void isci_host_deinit(struct isci_host *ihost) 13406f231ddaSDan Williams { 13416f231ddaSDan Williams int i; 13426f231ddaSDan Williams 13430cf89d1dSDan Williams isci_host_change_state(ihost, isci_stopping); 13446f231ddaSDan Williams for (i = 0; i < SCI_MAX_PORTS; i++) { 1345e531381eSDan Williams struct isci_port *iport = &ihost->ports[i]; 13460cf89d1dSDan Williams struct isci_remote_device *idev, *d; 13470cf89d1dSDan Williams 1348e531381eSDan Williams list_for_each_entry_safe(idev, d, &iport->remote_dev_list, node) { 13490cf89d1dSDan Williams isci_remote_device_change_state(idev, isci_stopping); 13506ad31fecSDan Williams isci_remote_device_stop(ihost, idev); 13516f231ddaSDan Williams } 13526f231ddaSDan Williams } 13536f231ddaSDan Williams 13540cf89d1dSDan Williams set_bit(IHOST_STOP_PENDING, &ihost->flags); 13557c40a803SDan Williams 13567c40a803SDan Williams spin_lock_irq(&ihost->scic_lock); 1357cc3dbd0aSArtur Wojcik scic_controller_stop(&ihost->sci, SCIC_CONTROLLER_STOP_TIMEOUT); 13587c40a803SDan Williams spin_unlock_irq(&ihost->scic_lock); 13597c40a803SDan Williams 13600cf89d1dSDan Williams wait_for_stop(ihost); 1361cc3dbd0aSArtur Wojcik scic_controller_reset(&ihost->sci); 13625553ba2bSEdmund Nadolski 13635553ba2bSEdmund Nadolski /* Cancel any/all outstanding port timers */ 13645553ba2bSEdmund Nadolski for (i = 0; i < ihost->sci.logical_port_entries; i++) { 13655553ba2bSEdmund Nadolski struct scic_sds_port *sci_port = &ihost->ports[i].sci; 13665553ba2bSEdmund Nadolski del_timer_sync(&sci_port->timer.timer); 13675553ba2bSEdmund Nadolski } 13685553ba2bSEdmund Nadolski 1369a628d478SEdmund Nadolski /* Cancel any/all outstanding phy timers */ 1370a628d478SEdmund Nadolski for (i = 0; i < SCI_MAX_PHYS; i++) { 1371a628d478SEdmund Nadolski struct scic_sds_phy *sci_phy = &ihost->phys[i].sci; 1372a628d478SEdmund Nadolski del_timer_sync(&sci_phy->sata_timer.timer); 1373a628d478SEdmund Nadolski } 1374a628d478SEdmund Nadolski 1375ac0eeb4fSEdmund Nadolski del_timer_sync(&ihost->sci.port_agent.timer.timer); 1376ac0eeb4fSEdmund Nadolski 13770473661aSEdmund Nadolski del_timer_sync(&ihost->sci.power_control.timer.timer); 13780473661aSEdmund Nadolski 1379*6cb5853dSEdmund Nadolski del_timer_sync(&ihost->sci.timer.timer); 1380*6cb5853dSEdmund Nadolski 13817c40a803SDan Williams isci_timer_list_destroy(ihost); 13826f231ddaSDan Williams } 13836f231ddaSDan Williams 13846f231ddaSDan Williams static void __iomem *scu_base(struct isci_host *isci_host) 13856f231ddaSDan Williams { 13866f231ddaSDan Williams struct pci_dev *pdev = isci_host->pdev; 13876f231ddaSDan Williams int id = isci_host->id; 13886f231ddaSDan Williams 13896f231ddaSDan Williams return pcim_iomap_table(pdev)[SCI_SCU_BAR * 2] + SCI_SCU_BAR_SIZE * id; 13906f231ddaSDan Williams } 13916f231ddaSDan Williams 13926f231ddaSDan Williams static void __iomem *smu_base(struct isci_host *isci_host) 13936f231ddaSDan Williams { 13946f231ddaSDan Williams struct pci_dev *pdev = isci_host->pdev; 13956f231ddaSDan Williams int id = isci_host->id; 13966f231ddaSDan Williams 13976f231ddaSDan Williams return pcim_iomap_table(pdev)[SCI_SMU_BAR * 2] + SCI_SMU_BAR_SIZE * id; 13986f231ddaSDan Williams } 13996f231ddaSDan Williams 1400b5f18a20SDave Jiang static void isci_user_parameters_get( 1401b5f18a20SDave Jiang struct isci_host *isci_host, 1402b5f18a20SDave Jiang union scic_user_parameters *scic_user_params) 1403b5f18a20SDave Jiang { 1404b5f18a20SDave Jiang struct scic_sds_user_parameters *u = &scic_user_params->sds1; 1405b5f18a20SDave Jiang int i; 1406b5f18a20SDave Jiang 1407b5f18a20SDave Jiang for (i = 0; i < SCI_MAX_PHYS; i++) { 1408b5f18a20SDave Jiang struct sci_phy_user_params *u_phy = &u->phys[i]; 1409b5f18a20SDave Jiang 1410b5f18a20SDave Jiang u_phy->max_speed_generation = phy_gen; 1411b5f18a20SDave Jiang 1412b5f18a20SDave Jiang /* we are not exporting these for now */ 1413b5f18a20SDave Jiang u_phy->align_insertion_frequency = 0x7f; 1414b5f18a20SDave Jiang u_phy->in_connection_align_insertion_frequency = 0xff; 1415b5f18a20SDave Jiang u_phy->notify_enable_spin_up_insertion_frequency = 0x33; 1416b5f18a20SDave Jiang } 1417b5f18a20SDave Jiang 1418b5f18a20SDave Jiang u->stp_inactivity_timeout = stp_inactive_to; 1419b5f18a20SDave Jiang u->ssp_inactivity_timeout = ssp_inactive_to; 1420b5f18a20SDave Jiang u->stp_max_occupancy_timeout = stp_max_occ_to; 1421b5f18a20SDave Jiang u->ssp_max_occupancy_timeout = ssp_max_occ_to; 1422b5f18a20SDave Jiang u->no_outbound_task_timeout = no_outbound_task_to; 1423b5f18a20SDave Jiang u->max_number_concurrent_device_spin_up = max_concurr_spinup; 1424b5f18a20SDave Jiang } 1425b5f18a20SDave Jiang 14269269e0e8SDan Williams static void scic_sds_controller_initial_state_enter(struct sci_base_state_machine *sm) 1427cc9203bfSDan Williams { 14289269e0e8SDan Williams struct scic_sds_controller *scic = container_of(sm, typeof(*scic), state_machine); 1429cc9203bfSDan Williams 1430cc9203bfSDan Williams sci_base_state_machine_change_state(&scic->state_machine, 1431cc9203bfSDan Williams SCI_BASE_CONTROLLER_STATE_RESET); 1432cc9203bfSDan Williams } 1433cc9203bfSDan Williams 14349269e0e8SDan Williams static inline void scic_sds_controller_starting_state_exit(struct sci_base_state_machine *sm) 1435cc9203bfSDan Williams { 14369269e0e8SDan Williams struct scic_sds_controller *scic = container_of(sm, typeof(*scic), state_machine); 1437cc9203bfSDan Williams 1438*6cb5853dSEdmund Nadolski sci_del_timer(&scic->timer); 1439cc9203bfSDan Williams } 1440cc9203bfSDan Williams 1441cc9203bfSDan Williams #define INTERRUPT_COALESCE_TIMEOUT_BASE_RANGE_LOWER_BOUND_NS 853 1442cc9203bfSDan Williams #define INTERRUPT_COALESCE_TIMEOUT_BASE_RANGE_UPPER_BOUND_NS 1280 1443cc9203bfSDan Williams #define INTERRUPT_COALESCE_TIMEOUT_MAX_US 2700000 1444cc9203bfSDan Williams #define INTERRUPT_COALESCE_NUMBER_MAX 256 1445cc9203bfSDan Williams #define INTERRUPT_COALESCE_TIMEOUT_ENCODE_MIN 7 1446cc9203bfSDan Williams #define INTERRUPT_COALESCE_TIMEOUT_ENCODE_MAX 28 1447cc9203bfSDan Williams 1448cc9203bfSDan Williams /** 1449cc9203bfSDan Williams * scic_controller_set_interrupt_coalescence() - This method allows the user to 1450cc9203bfSDan Williams * configure the interrupt coalescence. 1451cc9203bfSDan Williams * @controller: This parameter represents the handle to the controller object 1452cc9203bfSDan Williams * for which its interrupt coalesce register is overridden. 1453cc9203bfSDan Williams * @coalesce_number: Used to control the number of entries in the Completion 1454cc9203bfSDan Williams * Queue before an interrupt is generated. If the number of entries exceed 1455cc9203bfSDan Williams * this number, an interrupt will be generated. The valid range of the input 1456cc9203bfSDan Williams * is [0, 256]. A setting of 0 results in coalescing being disabled. 1457cc9203bfSDan Williams * @coalesce_timeout: Timeout value in microseconds. The valid range of the 1458cc9203bfSDan Williams * input is [0, 2700000] . A setting of 0 is allowed and results in no 1459cc9203bfSDan Williams * interrupt coalescing timeout. 1460cc9203bfSDan Williams * 1461cc9203bfSDan Williams * Indicate if the user successfully set the interrupt coalesce parameters. 1462cc9203bfSDan Williams * SCI_SUCCESS The user successfully updated the interrutp coalescence. 1463cc9203bfSDan Williams * SCI_FAILURE_INVALID_PARAMETER_VALUE The user input value is out of range. 1464cc9203bfSDan Williams */ 1465cc9203bfSDan Williams static enum sci_status scic_controller_set_interrupt_coalescence( 1466cc9203bfSDan Williams struct scic_sds_controller *scic_controller, 1467cc9203bfSDan Williams u32 coalesce_number, 1468cc9203bfSDan Williams u32 coalesce_timeout) 1469cc9203bfSDan Williams { 1470cc9203bfSDan Williams u8 timeout_encode = 0; 1471cc9203bfSDan Williams u32 min = 0; 1472cc9203bfSDan Williams u32 max = 0; 1473cc9203bfSDan Williams 1474cc9203bfSDan Williams /* Check if the input parameters fall in the range. */ 1475cc9203bfSDan Williams if (coalesce_number > INTERRUPT_COALESCE_NUMBER_MAX) 1476cc9203bfSDan Williams return SCI_FAILURE_INVALID_PARAMETER_VALUE; 1477cc9203bfSDan Williams 1478cc9203bfSDan Williams /* 1479cc9203bfSDan Williams * Defined encoding for interrupt coalescing timeout: 1480cc9203bfSDan Williams * Value Min Max Units 1481cc9203bfSDan Williams * ----- --- --- ----- 1482cc9203bfSDan Williams * 0 - - Disabled 1483cc9203bfSDan Williams * 1 13.3 20.0 ns 1484cc9203bfSDan Williams * 2 26.7 40.0 1485cc9203bfSDan Williams * 3 53.3 80.0 1486cc9203bfSDan Williams * 4 106.7 160.0 1487cc9203bfSDan Williams * 5 213.3 320.0 1488cc9203bfSDan Williams * 6 426.7 640.0 1489cc9203bfSDan Williams * 7 853.3 1280.0 1490cc9203bfSDan Williams * 8 1.7 2.6 us 1491cc9203bfSDan Williams * 9 3.4 5.1 1492cc9203bfSDan Williams * 10 6.8 10.2 1493cc9203bfSDan Williams * 11 13.7 20.5 1494cc9203bfSDan Williams * 12 27.3 41.0 1495cc9203bfSDan Williams * 13 54.6 81.9 1496cc9203bfSDan Williams * 14 109.2 163.8 1497cc9203bfSDan Williams * 15 218.5 327.7 1498cc9203bfSDan Williams * 16 436.9 655.4 1499cc9203bfSDan Williams * 17 873.8 1310.7 1500cc9203bfSDan Williams * 18 1.7 2.6 ms 1501cc9203bfSDan Williams * 19 3.5 5.2 1502cc9203bfSDan Williams * 20 7.0 10.5 1503cc9203bfSDan Williams * 21 14.0 21.0 1504cc9203bfSDan Williams * 22 28.0 41.9 1505cc9203bfSDan Williams * 23 55.9 83.9 1506cc9203bfSDan Williams * 24 111.8 167.8 1507cc9203bfSDan Williams * 25 223.7 335.5 1508cc9203bfSDan Williams * 26 447.4 671.1 1509cc9203bfSDan Williams * 27 894.8 1342.2 1510cc9203bfSDan Williams * 28 1.8 2.7 s 1511cc9203bfSDan Williams * Others Undefined */ 1512cc9203bfSDan Williams 1513cc9203bfSDan Williams /* 1514cc9203bfSDan Williams * Use the table above to decide the encode of interrupt coalescing timeout 1515cc9203bfSDan Williams * value for register writing. */ 1516cc9203bfSDan Williams if (coalesce_timeout == 0) 1517cc9203bfSDan Williams timeout_encode = 0; 1518cc9203bfSDan Williams else{ 1519cc9203bfSDan Williams /* make the timeout value in unit of (10 ns). */ 1520cc9203bfSDan Williams coalesce_timeout = coalesce_timeout * 100; 1521cc9203bfSDan Williams min = INTERRUPT_COALESCE_TIMEOUT_BASE_RANGE_LOWER_BOUND_NS / 10; 1522cc9203bfSDan Williams max = INTERRUPT_COALESCE_TIMEOUT_BASE_RANGE_UPPER_BOUND_NS / 10; 1523cc9203bfSDan Williams 1524cc9203bfSDan Williams /* get the encode of timeout for register writing. */ 1525cc9203bfSDan Williams for (timeout_encode = INTERRUPT_COALESCE_TIMEOUT_ENCODE_MIN; 1526cc9203bfSDan Williams timeout_encode <= INTERRUPT_COALESCE_TIMEOUT_ENCODE_MAX; 1527cc9203bfSDan Williams timeout_encode++) { 1528cc9203bfSDan Williams if (min <= coalesce_timeout && max > coalesce_timeout) 1529cc9203bfSDan Williams break; 1530cc9203bfSDan Williams else if (coalesce_timeout >= max && coalesce_timeout < min * 2 1531cc9203bfSDan Williams && coalesce_timeout <= INTERRUPT_COALESCE_TIMEOUT_MAX_US * 100) { 1532cc9203bfSDan Williams if ((coalesce_timeout - max) < (2 * min - coalesce_timeout)) 1533cc9203bfSDan Williams break; 1534cc9203bfSDan Williams else{ 1535cc9203bfSDan Williams timeout_encode++; 1536cc9203bfSDan Williams break; 1537cc9203bfSDan Williams } 1538cc9203bfSDan Williams } else { 1539cc9203bfSDan Williams max = max * 2; 1540cc9203bfSDan Williams min = min * 2; 1541cc9203bfSDan Williams } 1542cc9203bfSDan Williams } 1543cc9203bfSDan Williams 1544cc9203bfSDan Williams if (timeout_encode == INTERRUPT_COALESCE_TIMEOUT_ENCODE_MAX + 1) 1545cc9203bfSDan Williams /* the value is out of range. */ 1546cc9203bfSDan Williams return SCI_FAILURE_INVALID_PARAMETER_VALUE; 1547cc9203bfSDan Williams } 1548cc9203bfSDan Williams 1549cc9203bfSDan Williams writel(SMU_ICC_GEN_VAL(NUMBER, coalesce_number) | 1550cc9203bfSDan Williams SMU_ICC_GEN_VAL(TIMER, timeout_encode), 1551cc9203bfSDan Williams &scic_controller->smu_registers->interrupt_coalesce_control); 1552cc9203bfSDan Williams 1553cc9203bfSDan Williams 1554cc9203bfSDan Williams scic_controller->interrupt_coalesce_number = (u16)coalesce_number; 1555cc9203bfSDan Williams scic_controller->interrupt_coalesce_timeout = coalesce_timeout / 100; 1556cc9203bfSDan Williams 1557cc9203bfSDan Williams return SCI_SUCCESS; 1558cc9203bfSDan Williams } 1559cc9203bfSDan Williams 1560cc9203bfSDan Williams 15619269e0e8SDan Williams static void scic_sds_controller_ready_state_enter(struct sci_base_state_machine *sm) 1562cc9203bfSDan Williams { 15639269e0e8SDan Williams struct scic_sds_controller *scic = container_of(sm, typeof(*scic), state_machine); 1564cc9203bfSDan Williams 1565cc9203bfSDan Williams /* set the default interrupt coalescence number and timeout value. */ 1566cc9203bfSDan Williams scic_controller_set_interrupt_coalescence(scic, 0x10, 250); 1567cc9203bfSDan Williams } 1568cc9203bfSDan Williams 15699269e0e8SDan Williams static void scic_sds_controller_ready_state_exit(struct sci_base_state_machine *sm) 1570cc9203bfSDan Williams { 15719269e0e8SDan Williams struct scic_sds_controller *scic = container_of(sm, typeof(*scic), state_machine); 1572cc9203bfSDan Williams 1573cc9203bfSDan Williams /* disable interrupt coalescence. */ 1574cc9203bfSDan Williams scic_controller_set_interrupt_coalescence(scic, 0, 0); 1575cc9203bfSDan Williams } 1576cc9203bfSDan Williams 1577cc9203bfSDan Williams static enum sci_status scic_sds_controller_stop_phys(struct scic_sds_controller *scic) 1578cc9203bfSDan Williams { 1579cc9203bfSDan Williams u32 index; 1580cc9203bfSDan Williams enum sci_status status; 1581cc9203bfSDan Williams enum sci_status phy_status; 1582cc9203bfSDan Williams struct isci_host *ihost = scic_to_ihost(scic); 1583cc9203bfSDan Williams 1584cc9203bfSDan Williams status = SCI_SUCCESS; 1585cc9203bfSDan Williams 1586cc9203bfSDan Williams for (index = 0; index < SCI_MAX_PHYS; index++) { 1587cc9203bfSDan Williams phy_status = scic_sds_phy_stop(&ihost->phys[index].sci); 1588cc9203bfSDan Williams 1589cc9203bfSDan Williams if (phy_status != SCI_SUCCESS && 1590cc9203bfSDan Williams phy_status != SCI_FAILURE_INVALID_STATE) { 1591cc9203bfSDan Williams status = SCI_FAILURE; 1592cc9203bfSDan Williams 1593cc9203bfSDan Williams dev_warn(scic_to_dev(scic), 1594cc9203bfSDan Williams "%s: Controller stop operation failed to stop " 1595cc9203bfSDan Williams "phy %d because of status %d.\n", 1596cc9203bfSDan Williams __func__, 1597cc9203bfSDan Williams ihost->phys[index].sci.phy_index, phy_status); 1598cc9203bfSDan Williams } 1599cc9203bfSDan Williams } 1600cc9203bfSDan Williams 1601cc9203bfSDan Williams return status; 1602cc9203bfSDan Williams } 1603cc9203bfSDan Williams 1604cc9203bfSDan Williams static enum sci_status scic_sds_controller_stop_ports(struct scic_sds_controller *scic) 1605cc9203bfSDan Williams { 1606cc9203bfSDan Williams u32 index; 1607cc9203bfSDan Williams enum sci_status port_status; 1608cc9203bfSDan Williams enum sci_status status = SCI_SUCCESS; 1609cc9203bfSDan Williams struct isci_host *ihost = scic_to_ihost(scic); 1610cc9203bfSDan Williams 1611cc9203bfSDan Williams for (index = 0; index < scic->logical_port_entries; index++) { 1612cc9203bfSDan Williams struct scic_sds_port *sci_port = &ihost->ports[index].sci; 1613cc9203bfSDan Williams 16148bc80d30SPiotr Sawicki port_status = scic_sds_port_stop(sci_port); 1615cc9203bfSDan Williams 1616cc9203bfSDan Williams if ((port_status != SCI_SUCCESS) && 1617cc9203bfSDan Williams (port_status != SCI_FAILURE_INVALID_STATE)) { 1618cc9203bfSDan Williams status = SCI_FAILURE; 1619cc9203bfSDan Williams 1620cc9203bfSDan Williams dev_warn(scic_to_dev(scic), 1621cc9203bfSDan Williams "%s: Controller stop operation failed to " 1622cc9203bfSDan Williams "stop port %d because of status %d.\n", 1623cc9203bfSDan Williams __func__, 1624cc9203bfSDan Williams sci_port->logical_port_index, 1625cc9203bfSDan Williams port_status); 1626cc9203bfSDan Williams } 1627cc9203bfSDan Williams } 1628cc9203bfSDan Williams 1629cc9203bfSDan Williams return status; 1630cc9203bfSDan Williams } 1631cc9203bfSDan Williams 1632cc9203bfSDan Williams static enum sci_status scic_sds_controller_stop_devices(struct scic_sds_controller *scic) 1633cc9203bfSDan Williams { 1634cc9203bfSDan Williams u32 index; 1635cc9203bfSDan Williams enum sci_status status; 1636cc9203bfSDan Williams enum sci_status device_status; 1637cc9203bfSDan Williams 1638cc9203bfSDan Williams status = SCI_SUCCESS; 1639cc9203bfSDan Williams 1640cc9203bfSDan Williams for (index = 0; index < scic->remote_node_entries; index++) { 1641cc9203bfSDan Williams if (scic->device_table[index] != NULL) { 1642cc9203bfSDan Williams /* / @todo What timeout value do we want to provide to this request? */ 1643cc9203bfSDan Williams device_status = scic_remote_device_stop(scic->device_table[index], 0); 1644cc9203bfSDan Williams 1645cc9203bfSDan Williams if ((device_status != SCI_SUCCESS) && 1646cc9203bfSDan Williams (device_status != SCI_FAILURE_INVALID_STATE)) { 1647cc9203bfSDan Williams dev_warn(scic_to_dev(scic), 1648cc9203bfSDan Williams "%s: Controller stop operation failed " 1649cc9203bfSDan Williams "to stop device 0x%p because of " 1650cc9203bfSDan Williams "status %d.\n", 1651cc9203bfSDan Williams __func__, 1652cc9203bfSDan Williams scic->device_table[index], device_status); 1653cc9203bfSDan Williams } 1654cc9203bfSDan Williams } 1655cc9203bfSDan Williams } 1656cc9203bfSDan Williams 1657cc9203bfSDan Williams return status; 1658cc9203bfSDan Williams } 1659cc9203bfSDan Williams 16609269e0e8SDan Williams static void scic_sds_controller_stopping_state_enter(struct sci_base_state_machine *sm) 1661cc9203bfSDan Williams { 16629269e0e8SDan Williams struct scic_sds_controller *scic = container_of(sm, typeof(*scic), state_machine); 1663cc9203bfSDan Williams 1664cc9203bfSDan Williams /* Stop all of the components for this controller */ 1665cc9203bfSDan Williams scic_sds_controller_stop_phys(scic); 1666cc9203bfSDan Williams scic_sds_controller_stop_ports(scic); 1667cc9203bfSDan Williams scic_sds_controller_stop_devices(scic); 1668cc9203bfSDan Williams } 1669cc9203bfSDan Williams 16709269e0e8SDan Williams static void scic_sds_controller_stopping_state_exit(struct sci_base_state_machine *sm) 1671cc9203bfSDan Williams { 16729269e0e8SDan Williams struct scic_sds_controller *scic = container_of(sm, typeof(*scic), state_machine); 1673cc9203bfSDan Williams 1674*6cb5853dSEdmund Nadolski sci_del_timer(&scic->timer); 1675cc9203bfSDan Williams } 1676cc9203bfSDan Williams 1677cc9203bfSDan Williams 1678cc9203bfSDan Williams /** 1679cc9203bfSDan Williams * scic_sds_controller_reset_hardware() - 1680cc9203bfSDan Williams * 1681cc9203bfSDan Williams * This method will reset the controller hardware. 1682cc9203bfSDan Williams */ 1683cc9203bfSDan Williams static void scic_sds_controller_reset_hardware(struct scic_sds_controller *scic) 1684cc9203bfSDan Williams { 1685cc9203bfSDan Williams /* Disable interrupts so we dont take any spurious interrupts */ 1686cc9203bfSDan Williams scic_controller_disable_interrupts(scic); 1687cc9203bfSDan Williams 1688cc9203bfSDan Williams /* Reset the SCU */ 1689cc9203bfSDan Williams writel(0xFFFFFFFF, &scic->smu_registers->soft_reset_control); 1690cc9203bfSDan Williams 1691cc9203bfSDan Williams /* Delay for 1ms to before clearing the CQP and UFQPR. */ 1692cc9203bfSDan Williams udelay(1000); 1693cc9203bfSDan Williams 1694cc9203bfSDan Williams /* The write to the CQGR clears the CQP */ 1695cc9203bfSDan Williams writel(0x00000000, &scic->smu_registers->completion_queue_get); 1696cc9203bfSDan Williams 1697cc9203bfSDan Williams /* The write to the UFQGP clears the UFQPR */ 1698cc9203bfSDan Williams writel(0, &scic->scu_registers->sdma.unsolicited_frame_get_pointer); 1699cc9203bfSDan Williams } 1700cc9203bfSDan Williams 17019269e0e8SDan Williams static void scic_sds_controller_resetting_state_enter(struct sci_base_state_machine *sm) 1702cc9203bfSDan Williams { 17039269e0e8SDan Williams struct scic_sds_controller *scic = container_of(sm, typeof(*scic), state_machine); 1704cc9203bfSDan Williams 1705cc9203bfSDan Williams scic_sds_controller_reset_hardware(scic); 1706cc9203bfSDan Williams sci_base_state_machine_change_state(&scic->state_machine, 1707cc9203bfSDan Williams SCI_BASE_CONTROLLER_STATE_RESET); 1708cc9203bfSDan Williams } 1709cc9203bfSDan Williams 1710cc9203bfSDan Williams static const struct sci_base_state scic_sds_controller_state_table[] = { 1711cc9203bfSDan Williams [SCI_BASE_CONTROLLER_STATE_INITIAL] = { 1712cc9203bfSDan Williams .enter_state = scic_sds_controller_initial_state_enter, 1713cc9203bfSDan Williams }, 1714cc9203bfSDan Williams [SCI_BASE_CONTROLLER_STATE_RESET] = {}, 1715cc9203bfSDan Williams [SCI_BASE_CONTROLLER_STATE_INITIALIZING] = {}, 1716cc9203bfSDan Williams [SCI_BASE_CONTROLLER_STATE_INITIALIZED] = {}, 1717cc9203bfSDan Williams [SCI_BASE_CONTROLLER_STATE_STARTING] = { 1718cc9203bfSDan Williams .exit_state = scic_sds_controller_starting_state_exit, 1719cc9203bfSDan Williams }, 1720cc9203bfSDan Williams [SCI_BASE_CONTROLLER_STATE_READY] = { 1721cc9203bfSDan Williams .enter_state = scic_sds_controller_ready_state_enter, 1722cc9203bfSDan Williams .exit_state = scic_sds_controller_ready_state_exit, 1723cc9203bfSDan Williams }, 1724cc9203bfSDan Williams [SCI_BASE_CONTROLLER_STATE_RESETTING] = { 1725cc9203bfSDan Williams .enter_state = scic_sds_controller_resetting_state_enter, 1726cc9203bfSDan Williams }, 1727cc9203bfSDan Williams [SCI_BASE_CONTROLLER_STATE_STOPPING] = { 1728cc9203bfSDan Williams .enter_state = scic_sds_controller_stopping_state_enter, 1729cc9203bfSDan Williams .exit_state = scic_sds_controller_stopping_state_exit, 1730cc9203bfSDan Williams }, 1731cc9203bfSDan Williams [SCI_BASE_CONTROLLER_STATE_STOPPED] = {}, 1732cc9203bfSDan Williams [SCI_BASE_CONTROLLER_STATE_FAILED] = {} 1733cc9203bfSDan Williams }; 1734cc9203bfSDan Williams 1735cc9203bfSDan Williams static void scic_sds_controller_set_default_config_parameters(struct scic_sds_controller *scic) 1736cc9203bfSDan Williams { 1737cc9203bfSDan Williams /* these defaults are overridden by the platform / firmware */ 1738cc9203bfSDan Williams struct isci_host *ihost = scic_to_ihost(scic); 1739cc9203bfSDan Williams u16 index; 1740cc9203bfSDan Williams 1741cc9203bfSDan Williams /* Default to APC mode. */ 1742cc9203bfSDan Williams scic->oem_parameters.sds1.controller.mode_type = SCIC_PORT_AUTOMATIC_CONFIGURATION_MODE; 1743cc9203bfSDan Williams 1744cc9203bfSDan Williams /* Default to APC mode. */ 1745cc9203bfSDan Williams scic->oem_parameters.sds1.controller.max_concurrent_dev_spin_up = 1; 1746cc9203bfSDan Williams 1747cc9203bfSDan Williams /* Default to no SSC operation. */ 1748cc9203bfSDan Williams scic->oem_parameters.sds1.controller.do_enable_ssc = false; 1749cc9203bfSDan Williams 1750cc9203bfSDan Williams /* Initialize all of the port parameter information to narrow ports. */ 1751cc9203bfSDan Williams for (index = 0; index < SCI_MAX_PORTS; index++) { 1752cc9203bfSDan Williams scic->oem_parameters.sds1.ports[index].phy_mask = 0; 1753cc9203bfSDan Williams } 1754cc9203bfSDan Williams 1755cc9203bfSDan Williams /* Initialize all of the phy parameter information. */ 1756cc9203bfSDan Williams for (index = 0; index < SCI_MAX_PHYS; index++) { 1757cc9203bfSDan Williams /* Default to 6G (i.e. Gen 3) for now. */ 1758cc9203bfSDan Williams scic->user_parameters.sds1.phys[index].max_speed_generation = 3; 1759cc9203bfSDan Williams 1760cc9203bfSDan Williams /* the frequencies cannot be 0 */ 1761cc9203bfSDan Williams scic->user_parameters.sds1.phys[index].align_insertion_frequency = 0x7f; 1762cc9203bfSDan Williams scic->user_parameters.sds1.phys[index].in_connection_align_insertion_frequency = 0xff; 1763cc9203bfSDan Williams scic->user_parameters.sds1.phys[index].notify_enable_spin_up_insertion_frequency = 0x33; 1764cc9203bfSDan Williams 1765cc9203bfSDan Williams /* 1766cc9203bfSDan Williams * Previous Vitesse based expanders had a arbitration issue that 1767cc9203bfSDan Williams * is worked around by having the upper 32-bits of SAS address 1768cc9203bfSDan Williams * with a value greater then the Vitesse company identifier. 1769cc9203bfSDan Williams * Hence, usage of 0x5FCFFFFF. */ 1770cc9203bfSDan Williams scic->oem_parameters.sds1.phys[index].sas_address.low = 0x1 + ihost->id; 1771cc9203bfSDan Williams scic->oem_parameters.sds1.phys[index].sas_address.high = 0x5FCFFFFF; 1772cc9203bfSDan Williams } 1773cc9203bfSDan Williams 1774cc9203bfSDan Williams scic->user_parameters.sds1.stp_inactivity_timeout = 5; 1775cc9203bfSDan Williams scic->user_parameters.sds1.ssp_inactivity_timeout = 5; 1776cc9203bfSDan Williams scic->user_parameters.sds1.stp_max_occupancy_timeout = 5; 1777cc9203bfSDan Williams scic->user_parameters.sds1.ssp_max_occupancy_timeout = 20; 1778cc9203bfSDan Williams scic->user_parameters.sds1.no_outbound_task_timeout = 20; 1779cc9203bfSDan Williams } 1780cc9203bfSDan Williams 1781*6cb5853dSEdmund Nadolski static void controller_timeout(unsigned long data) 1782*6cb5853dSEdmund Nadolski { 1783*6cb5853dSEdmund Nadolski struct sci_timer *tmr = (struct sci_timer *)data; 1784*6cb5853dSEdmund Nadolski struct scic_sds_controller *scic = container_of(tmr, typeof(*scic), timer); 1785*6cb5853dSEdmund Nadolski struct isci_host *ihost = scic_to_ihost(scic); 1786*6cb5853dSEdmund Nadolski struct sci_base_state_machine *sm = &scic->state_machine; 1787*6cb5853dSEdmund Nadolski unsigned long flags; 1788cc9203bfSDan Williams 1789*6cb5853dSEdmund Nadolski spin_lock_irqsave(&ihost->scic_lock, flags); 1790*6cb5853dSEdmund Nadolski 1791*6cb5853dSEdmund Nadolski if (tmr->cancel) 1792*6cb5853dSEdmund Nadolski goto done; 1793*6cb5853dSEdmund Nadolski 1794*6cb5853dSEdmund Nadolski if (sm->current_state_id == SCI_BASE_CONTROLLER_STATE_STARTING) 1795*6cb5853dSEdmund Nadolski scic_sds_controller_transition_to_ready(scic, SCI_FAILURE_TIMEOUT); 1796*6cb5853dSEdmund Nadolski else if (sm->current_state_id == SCI_BASE_CONTROLLER_STATE_STOPPING) { 1797*6cb5853dSEdmund Nadolski sci_base_state_machine_change_state(sm, SCI_BASE_CONTROLLER_STATE_FAILED); 1798*6cb5853dSEdmund Nadolski isci_host_stop_complete(ihost, SCI_FAILURE_TIMEOUT); 1799*6cb5853dSEdmund Nadolski } else /* / @todo Now what do we want to do in this case? */ 1800*6cb5853dSEdmund Nadolski dev_err(scic_to_dev(scic), 1801*6cb5853dSEdmund Nadolski "%s: Controller timer fired when controller was not " 1802*6cb5853dSEdmund Nadolski "in a state being timed.\n", 1803*6cb5853dSEdmund Nadolski __func__); 1804*6cb5853dSEdmund Nadolski 1805*6cb5853dSEdmund Nadolski done: 1806*6cb5853dSEdmund Nadolski spin_unlock_irqrestore(&ihost->scic_lock, flags); 1807*6cb5853dSEdmund Nadolski } 1808cc9203bfSDan Williams 1809cc9203bfSDan Williams /** 1810cc9203bfSDan Williams * scic_controller_construct() - This method will attempt to construct a 1811cc9203bfSDan Williams * controller object utilizing the supplied parameter information. 1812cc9203bfSDan Williams * @c: This parameter specifies the controller to be constructed. 1813cc9203bfSDan Williams * @scu_base: mapped base address of the scu registers 1814cc9203bfSDan Williams * @smu_base: mapped base address of the smu registers 1815cc9203bfSDan Williams * 1816cc9203bfSDan Williams * Indicate if the controller was successfully constructed or if it failed in 1817cc9203bfSDan Williams * some way. SCI_SUCCESS This value is returned if the controller was 1818cc9203bfSDan Williams * successfully constructed. SCI_WARNING_TIMER_CONFLICT This value is returned 1819cc9203bfSDan Williams * if the interrupt coalescence timer may cause SAS compliance issues for SMP 1820cc9203bfSDan Williams * Target mode response processing. SCI_FAILURE_UNSUPPORTED_CONTROLLER_TYPE 1821cc9203bfSDan Williams * This value is returned if the controller does not support the supplied type. 1822cc9203bfSDan Williams * SCI_FAILURE_UNSUPPORTED_INIT_DATA_VERSION This value is returned if the 1823cc9203bfSDan Williams * controller does not support the supplied initialization data version. 1824cc9203bfSDan Williams */ 1825cc9203bfSDan Williams static enum sci_status scic_controller_construct(struct scic_sds_controller *scic, 1826cc9203bfSDan Williams void __iomem *scu_base, 1827cc9203bfSDan Williams void __iomem *smu_base) 1828cc9203bfSDan Williams { 1829cc9203bfSDan Williams struct isci_host *ihost = scic_to_ihost(scic); 1830cc9203bfSDan Williams u8 i; 1831cc9203bfSDan Williams 1832cc9203bfSDan Williams sci_base_state_machine_construct(&scic->state_machine, 18339269e0e8SDan Williams scic_sds_controller_state_table, 1834cc9203bfSDan Williams SCI_BASE_CONTROLLER_STATE_INITIAL); 1835cc9203bfSDan Williams 1836cc9203bfSDan Williams sci_base_state_machine_start(&scic->state_machine); 1837cc9203bfSDan Williams 1838cc9203bfSDan Williams scic->scu_registers = scu_base; 1839cc9203bfSDan Williams scic->smu_registers = smu_base; 1840cc9203bfSDan Williams 1841cc9203bfSDan Williams scic_sds_port_configuration_agent_construct(&scic->port_agent); 1842cc9203bfSDan Williams 1843cc9203bfSDan Williams /* Construct the ports for this controller */ 1844cc9203bfSDan Williams for (i = 0; i < SCI_MAX_PORTS; i++) 1845cc9203bfSDan Williams scic_sds_port_construct(&ihost->ports[i].sci, i, scic); 1846cc9203bfSDan Williams scic_sds_port_construct(&ihost->ports[i].sci, SCIC_SDS_DUMMY_PORT, scic); 1847cc9203bfSDan Williams 1848cc9203bfSDan Williams /* Construct the phys for this controller */ 1849cc9203bfSDan Williams for (i = 0; i < SCI_MAX_PHYS; i++) { 1850cc9203bfSDan Williams /* Add all the PHYs to the dummy port */ 1851cc9203bfSDan Williams scic_sds_phy_construct(&ihost->phys[i].sci, 1852cc9203bfSDan Williams &ihost->ports[SCI_MAX_PORTS].sci, i); 1853cc9203bfSDan Williams } 1854cc9203bfSDan Williams 1855cc9203bfSDan Williams scic->invalid_phy_mask = 0; 1856cc9203bfSDan Williams 1857*6cb5853dSEdmund Nadolski sci_init_timer(&scic->timer, controller_timeout); 1858*6cb5853dSEdmund Nadolski 1859cc9203bfSDan Williams /* Set the default maximum values */ 1860cc9203bfSDan Williams scic->completion_event_entries = SCU_EVENT_COUNT; 1861cc9203bfSDan Williams scic->completion_queue_entries = SCU_COMPLETION_QUEUE_COUNT; 1862cc9203bfSDan Williams scic->remote_node_entries = SCI_MAX_REMOTE_DEVICES; 1863cc9203bfSDan Williams scic->logical_port_entries = SCI_MAX_PORTS; 1864cc9203bfSDan Williams scic->task_context_entries = SCU_IO_REQUEST_COUNT; 1865cc9203bfSDan Williams scic->uf_control.buffers.count = SCU_UNSOLICITED_FRAME_COUNT; 1866cc9203bfSDan Williams scic->uf_control.address_table.count = SCU_UNSOLICITED_FRAME_COUNT; 1867cc9203bfSDan Williams 1868cc9203bfSDan Williams /* Initialize the User and OEM parameters to default values. */ 1869cc9203bfSDan Williams scic_sds_controller_set_default_config_parameters(scic); 1870cc9203bfSDan Williams 1871cc9203bfSDan Williams return scic_controller_reset(scic); 1872cc9203bfSDan Williams } 1873cc9203bfSDan Williams 1874cc9203bfSDan Williams int scic_oem_parameters_validate(struct scic_sds_oem_params *oem) 1875cc9203bfSDan Williams { 1876cc9203bfSDan Williams int i; 1877cc9203bfSDan Williams 1878cc9203bfSDan Williams for (i = 0; i < SCI_MAX_PORTS; i++) 1879cc9203bfSDan Williams if (oem->ports[i].phy_mask > SCIC_SDS_PARM_PHY_MASK_MAX) 1880cc9203bfSDan Williams return -EINVAL; 1881cc9203bfSDan Williams 1882cc9203bfSDan Williams for (i = 0; i < SCI_MAX_PHYS; i++) 1883cc9203bfSDan Williams if (oem->phys[i].sas_address.high == 0 && 1884cc9203bfSDan Williams oem->phys[i].sas_address.low == 0) 1885cc9203bfSDan Williams return -EINVAL; 1886cc9203bfSDan Williams 1887cc9203bfSDan Williams if (oem->controller.mode_type == SCIC_PORT_AUTOMATIC_CONFIGURATION_MODE) { 1888cc9203bfSDan Williams for (i = 0; i < SCI_MAX_PHYS; i++) 1889cc9203bfSDan Williams if (oem->ports[i].phy_mask != 0) 1890cc9203bfSDan Williams return -EINVAL; 1891cc9203bfSDan Williams } else if (oem->controller.mode_type == SCIC_PORT_MANUAL_CONFIGURATION_MODE) { 1892cc9203bfSDan Williams u8 phy_mask = 0; 1893cc9203bfSDan Williams 1894cc9203bfSDan Williams for (i = 0; i < SCI_MAX_PHYS; i++) 1895cc9203bfSDan Williams phy_mask |= oem->ports[i].phy_mask; 1896cc9203bfSDan Williams 1897cc9203bfSDan Williams if (phy_mask == 0) 1898cc9203bfSDan Williams return -EINVAL; 1899cc9203bfSDan Williams } else 1900cc9203bfSDan Williams return -EINVAL; 1901cc9203bfSDan Williams 1902cc9203bfSDan Williams if (oem->controller.max_concurrent_dev_spin_up > MAX_CONCURRENT_DEVICE_SPIN_UP_COUNT) 1903cc9203bfSDan Williams return -EINVAL; 1904cc9203bfSDan Williams 1905cc9203bfSDan Williams return 0; 1906cc9203bfSDan Williams } 1907cc9203bfSDan Williams 1908cc9203bfSDan Williams static enum sci_status scic_oem_parameters_set(struct scic_sds_controller *scic, 1909cc9203bfSDan Williams union scic_oem_parameters *scic_parms) 1910cc9203bfSDan Williams { 1911cc9203bfSDan Williams u32 state = scic->state_machine.current_state_id; 1912cc9203bfSDan Williams 1913cc9203bfSDan Williams if (state == SCI_BASE_CONTROLLER_STATE_RESET || 1914cc9203bfSDan Williams state == SCI_BASE_CONTROLLER_STATE_INITIALIZING || 1915cc9203bfSDan Williams state == SCI_BASE_CONTROLLER_STATE_INITIALIZED) { 1916cc9203bfSDan Williams 1917cc9203bfSDan Williams if (scic_oem_parameters_validate(&scic_parms->sds1)) 1918cc9203bfSDan Williams return SCI_FAILURE_INVALID_PARAMETER_VALUE; 1919cc9203bfSDan Williams scic->oem_parameters.sds1 = scic_parms->sds1; 1920cc9203bfSDan Williams 1921cc9203bfSDan Williams return SCI_SUCCESS; 1922cc9203bfSDan Williams } 1923cc9203bfSDan Williams 1924cc9203bfSDan Williams return SCI_FAILURE_INVALID_STATE; 1925cc9203bfSDan Williams } 1926cc9203bfSDan Williams 1927cc9203bfSDan Williams void scic_oem_parameters_get( 1928cc9203bfSDan Williams struct scic_sds_controller *scic, 1929cc9203bfSDan Williams union scic_oem_parameters *scic_parms) 1930cc9203bfSDan Williams { 1931cc9203bfSDan Williams memcpy(scic_parms, (&scic->oem_parameters), sizeof(*scic_parms)); 1932cc9203bfSDan Williams } 1933cc9203bfSDan Williams 1934cc9203bfSDan Williams static enum sci_status scic_sds_controller_initialize_phy_startup(struct scic_sds_controller *scic) 1935cc9203bfSDan Williams { 1936cc9203bfSDan Williams struct isci_host *ihost = scic_to_ihost(scic); 1937cc9203bfSDan Williams 1938cc9203bfSDan Williams scic->phy_startup_timer = isci_timer_create(ihost, 1939cc9203bfSDan Williams scic, 1940cc9203bfSDan Williams scic_sds_controller_phy_startup_timeout_handler); 1941cc9203bfSDan Williams 1942cc9203bfSDan Williams if (scic->phy_startup_timer == NULL) 1943cc9203bfSDan Williams return SCI_FAILURE_INSUFFICIENT_RESOURCES; 1944cc9203bfSDan Williams else { 1945cc9203bfSDan Williams scic->next_phy_to_start = 0; 1946cc9203bfSDan Williams scic->phy_startup_timer_pending = false; 1947cc9203bfSDan Williams } 1948cc9203bfSDan Williams 1949cc9203bfSDan Williams return SCI_SUCCESS; 1950cc9203bfSDan Williams } 1951cc9203bfSDan Williams 19520473661aSEdmund Nadolski static void power_control_timeout(unsigned long data) 1953cc9203bfSDan Williams { 19540473661aSEdmund Nadolski struct sci_timer *tmr = (struct sci_timer *)data; 19550473661aSEdmund Nadolski struct scic_sds_controller *scic = container_of(tmr, typeof(*scic), power_control.timer); 19560473661aSEdmund Nadolski struct isci_host *ihost = scic_to_ihost(scic); 19570473661aSEdmund Nadolski struct scic_sds_phy *sci_phy; 19580473661aSEdmund Nadolski unsigned long flags; 19590473661aSEdmund Nadolski u8 i; 1960cc9203bfSDan Williams 19610473661aSEdmund Nadolski spin_lock_irqsave(&ihost->scic_lock, flags); 1962cc9203bfSDan Williams 19630473661aSEdmund Nadolski if (tmr->cancel) 19640473661aSEdmund Nadolski goto done; 1965cc9203bfSDan Williams 1966cc9203bfSDan Williams scic->power_control.phys_granted_power = 0; 1967cc9203bfSDan Williams 1968cc9203bfSDan Williams if (scic->power_control.phys_waiting == 0) { 1969cc9203bfSDan Williams scic->power_control.timer_started = false; 19700473661aSEdmund Nadolski goto done; 19710473661aSEdmund Nadolski } 1972cc9203bfSDan Williams 19730473661aSEdmund Nadolski for (i = 0; i < SCI_MAX_PHYS; i++) { 19740473661aSEdmund Nadolski 19750473661aSEdmund Nadolski if (scic->power_control.phys_waiting == 0) 19760473661aSEdmund Nadolski break; 19770473661aSEdmund Nadolski 1978cc9203bfSDan Williams sci_phy = scic->power_control.requesters[i]; 19790473661aSEdmund Nadolski if (sci_phy == NULL) 19800473661aSEdmund Nadolski continue; 19810473661aSEdmund Nadolski 19820473661aSEdmund Nadolski if (scic->power_control.phys_granted_power >= 19830473661aSEdmund Nadolski scic->oem_parameters.sds1.controller.max_concurrent_dev_spin_up) 19840473661aSEdmund Nadolski break; 19850473661aSEdmund Nadolski 1986cc9203bfSDan Williams scic->power_control.requesters[i] = NULL; 1987cc9203bfSDan Williams scic->power_control.phys_waiting--; 1988cc9203bfSDan Williams scic->power_control.phys_granted_power++; 1989cc9203bfSDan Williams scic_sds_phy_consume_power_handler(sci_phy); 1990cc9203bfSDan Williams } 1991cc9203bfSDan Williams 1992cc9203bfSDan Williams /* 1993cc9203bfSDan Williams * It doesn't matter if the power list is empty, we need to start the 1994cc9203bfSDan Williams * timer in case another phy becomes ready. 1995cc9203bfSDan Williams */ 19960473661aSEdmund Nadolski sci_mod_timer(tmr, SCIC_SDS_CONTROLLER_POWER_CONTROL_INTERVAL); 19970473661aSEdmund Nadolski scic->power_control.timer_started = true; 19980473661aSEdmund Nadolski 19990473661aSEdmund Nadolski done: 20000473661aSEdmund Nadolski spin_unlock_irqrestore(&ihost->scic_lock, flags); 2001cc9203bfSDan Williams } 2002cc9203bfSDan Williams 2003cc9203bfSDan Williams /** 2004cc9203bfSDan Williams * This method inserts the phy in the stagger spinup control queue. 2005cc9203bfSDan Williams * @scic: 2006cc9203bfSDan Williams * 2007cc9203bfSDan Williams * 2008cc9203bfSDan Williams */ 2009cc9203bfSDan Williams void scic_sds_controller_power_control_queue_insert( 2010cc9203bfSDan Williams struct scic_sds_controller *scic, 2011cc9203bfSDan Williams struct scic_sds_phy *sci_phy) 2012cc9203bfSDan Williams { 2013cc9203bfSDan Williams BUG_ON(sci_phy == NULL); 2014cc9203bfSDan Williams 2015cc9203bfSDan Williams if (scic->power_control.phys_granted_power < 2016cc9203bfSDan Williams scic->oem_parameters.sds1.controller.max_concurrent_dev_spin_up) { 2017cc9203bfSDan Williams scic->power_control.phys_granted_power++; 2018cc9203bfSDan Williams scic_sds_phy_consume_power_handler(sci_phy); 2019cc9203bfSDan Williams 2020cc9203bfSDan Williams /* 2021cc9203bfSDan Williams * stop and start the power_control timer. When the timer fires, the 2022cc9203bfSDan Williams * no_of_phys_granted_power will be set to 0 2023cc9203bfSDan Williams */ 20240473661aSEdmund Nadolski if (scic->power_control.timer_started) 20250473661aSEdmund Nadolski sci_del_timer(&scic->power_control.timer); 20260473661aSEdmund Nadolski 20270473661aSEdmund Nadolski sci_mod_timer(&scic->power_control.timer, 20280473661aSEdmund Nadolski SCIC_SDS_CONTROLLER_POWER_CONTROL_INTERVAL); 20290473661aSEdmund Nadolski scic->power_control.timer_started = true; 20300473661aSEdmund Nadolski 2031cc9203bfSDan Williams } else { 2032cc9203bfSDan Williams /* Add the phy in the waiting list */ 2033cc9203bfSDan Williams scic->power_control.requesters[sci_phy->phy_index] = sci_phy; 2034cc9203bfSDan Williams scic->power_control.phys_waiting++; 2035cc9203bfSDan Williams } 2036cc9203bfSDan Williams } 2037cc9203bfSDan Williams 2038cc9203bfSDan Williams /** 2039cc9203bfSDan Williams * This method removes the phy from the stagger spinup control queue. 2040cc9203bfSDan Williams * @scic: 2041cc9203bfSDan Williams * 2042cc9203bfSDan Williams * 2043cc9203bfSDan Williams */ 2044cc9203bfSDan Williams void scic_sds_controller_power_control_queue_remove( 2045cc9203bfSDan Williams struct scic_sds_controller *scic, 2046cc9203bfSDan Williams struct scic_sds_phy *sci_phy) 2047cc9203bfSDan Williams { 2048cc9203bfSDan Williams BUG_ON(sci_phy == NULL); 2049cc9203bfSDan Williams 2050cc9203bfSDan Williams if (scic->power_control.requesters[sci_phy->phy_index] != NULL) { 2051cc9203bfSDan Williams scic->power_control.phys_waiting--; 2052cc9203bfSDan Williams } 2053cc9203bfSDan Williams 2054cc9203bfSDan Williams scic->power_control.requesters[sci_phy->phy_index] = NULL; 2055cc9203bfSDan Williams } 2056cc9203bfSDan Williams 2057cc9203bfSDan Williams #define AFE_REGISTER_WRITE_DELAY 10 2058cc9203bfSDan Williams 2059cc9203bfSDan Williams /* Initialize the AFE for this phy index. We need to read the AFE setup from 2060cc9203bfSDan Williams * the OEM parameters 2061cc9203bfSDan Williams */ 2062cc9203bfSDan Williams static void scic_sds_controller_afe_initialization(struct scic_sds_controller *scic) 2063cc9203bfSDan Williams { 2064cc9203bfSDan Williams const struct scic_sds_oem_params *oem = &scic->oem_parameters.sds1; 2065cc9203bfSDan Williams u32 afe_status; 2066cc9203bfSDan Williams u32 phy_id; 2067cc9203bfSDan Williams 2068cc9203bfSDan Williams /* Clear DFX Status registers */ 2069cc9203bfSDan Williams writel(0x0081000f, &scic->scu_registers->afe.afe_dfx_master_control0); 2070cc9203bfSDan Williams udelay(AFE_REGISTER_WRITE_DELAY); 2071cc9203bfSDan Williams 2072cc9203bfSDan Williams if (is_b0()) { 2073cc9203bfSDan Williams /* PM Rx Equalization Save, PM SPhy Rx Acknowledgement 2074cc9203bfSDan Williams * Timer, PM Stagger Timer */ 2075cc9203bfSDan Williams writel(0x0007BFFF, &scic->scu_registers->afe.afe_pmsn_master_control2); 2076cc9203bfSDan Williams udelay(AFE_REGISTER_WRITE_DELAY); 2077cc9203bfSDan Williams } 2078cc9203bfSDan Williams 2079cc9203bfSDan Williams /* Configure bias currents to normal */ 2080cc9203bfSDan Williams if (is_a0()) 2081cc9203bfSDan Williams writel(0x00005500, &scic->scu_registers->afe.afe_bias_control); 2082cc9203bfSDan Williams else if (is_a2()) 2083cc9203bfSDan Williams writel(0x00005A00, &scic->scu_registers->afe.afe_bias_control); 2084cc9203bfSDan Williams else if (is_b0()) 2085cc9203bfSDan Williams writel(0x00005F00, &scic->scu_registers->afe.afe_bias_control); 2086cc9203bfSDan Williams 2087cc9203bfSDan Williams udelay(AFE_REGISTER_WRITE_DELAY); 2088cc9203bfSDan Williams 2089cc9203bfSDan Williams /* Enable PLL */ 2090cc9203bfSDan Williams if (is_b0()) 2091cc9203bfSDan Williams writel(0x80040A08, &scic->scu_registers->afe.afe_pll_control0); 2092cc9203bfSDan Williams else 2093cc9203bfSDan Williams writel(0x80040908, &scic->scu_registers->afe.afe_pll_control0); 2094cc9203bfSDan Williams 2095cc9203bfSDan Williams udelay(AFE_REGISTER_WRITE_DELAY); 2096cc9203bfSDan Williams 2097cc9203bfSDan Williams /* Wait for the PLL to lock */ 2098cc9203bfSDan Williams do { 2099cc9203bfSDan Williams afe_status = readl(&scic->scu_registers->afe.afe_common_block_status); 2100cc9203bfSDan Williams udelay(AFE_REGISTER_WRITE_DELAY); 2101cc9203bfSDan Williams } while ((afe_status & 0x00001000) == 0); 2102cc9203bfSDan Williams 2103cc9203bfSDan Williams if (is_a0() || is_a2()) { 2104cc9203bfSDan Williams /* Shorten SAS SNW lock time (RxLock timer value from 76 us to 50 us) */ 2105cc9203bfSDan Williams writel(0x7bcc96ad, &scic->scu_registers->afe.afe_pmsn_master_control0); 2106cc9203bfSDan Williams udelay(AFE_REGISTER_WRITE_DELAY); 2107cc9203bfSDan Williams } 2108cc9203bfSDan Williams 2109cc9203bfSDan Williams for (phy_id = 0; phy_id < SCI_MAX_PHYS; phy_id++) { 2110cc9203bfSDan Williams const struct sci_phy_oem_params *oem_phy = &oem->phys[phy_id]; 2111cc9203bfSDan Williams 2112cc9203bfSDan Williams if (is_b0()) { 2113cc9203bfSDan Williams /* Configure transmitter SSC parameters */ 2114cc9203bfSDan Williams writel(0x00030000, &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_tx_ssc_control); 2115cc9203bfSDan Williams udelay(AFE_REGISTER_WRITE_DELAY); 2116cc9203bfSDan Williams } else { 2117cc9203bfSDan Williams /* 2118cc9203bfSDan Williams * All defaults, except the Receive Word Alignament/Comma Detect 2119cc9203bfSDan Williams * Enable....(0xe800) */ 2120cc9203bfSDan Williams writel(0x00004512, &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_xcvr_control0); 2121cc9203bfSDan Williams udelay(AFE_REGISTER_WRITE_DELAY); 2122cc9203bfSDan Williams 2123cc9203bfSDan Williams writel(0x0050100F, &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_xcvr_control1); 2124cc9203bfSDan Williams udelay(AFE_REGISTER_WRITE_DELAY); 2125cc9203bfSDan Williams } 2126cc9203bfSDan Williams 2127cc9203bfSDan Williams /* 2128cc9203bfSDan Williams * Power up TX and RX out from power down (PWRDNTX and PWRDNRX) 2129cc9203bfSDan Williams * & increase TX int & ext bias 20%....(0xe85c) */ 2130cc9203bfSDan Williams if (is_a0()) 2131cc9203bfSDan Williams writel(0x000003D4, &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_channel_control); 2132cc9203bfSDan Williams else if (is_a2()) 2133cc9203bfSDan Williams writel(0x000003F0, &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_channel_control); 2134cc9203bfSDan Williams else { 2135cc9203bfSDan Williams /* Power down TX and RX (PWRDNTX and PWRDNRX) */ 2136cc9203bfSDan Williams writel(0x000003d7, &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_channel_control); 2137cc9203bfSDan Williams udelay(AFE_REGISTER_WRITE_DELAY); 2138cc9203bfSDan Williams 2139cc9203bfSDan Williams /* 2140cc9203bfSDan Williams * Power up TX and RX out from power down (PWRDNTX and PWRDNRX) 2141cc9203bfSDan Williams * & increase TX int & ext bias 20%....(0xe85c) */ 2142cc9203bfSDan Williams writel(0x000003d4, &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_channel_control); 2143cc9203bfSDan Williams } 2144cc9203bfSDan Williams udelay(AFE_REGISTER_WRITE_DELAY); 2145cc9203bfSDan Williams 2146cc9203bfSDan Williams if (is_a0() || is_a2()) { 2147cc9203bfSDan Williams /* Enable TX equalization (0xe824) */ 2148cc9203bfSDan Williams writel(0x00040000, &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_tx_control); 2149cc9203bfSDan Williams udelay(AFE_REGISTER_WRITE_DELAY); 2150cc9203bfSDan Williams } 2151cc9203bfSDan Williams 2152cc9203bfSDan Williams /* 2153cc9203bfSDan Williams * RDPI=0x0(RX Power On), RXOOBDETPDNC=0x0, TPD=0x0(TX Power On), 2154cc9203bfSDan Williams * RDD=0x0(RX Detect Enabled) ....(0xe800) */ 2155cc9203bfSDan Williams writel(0x00004100, &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_xcvr_control0); 2156cc9203bfSDan Williams udelay(AFE_REGISTER_WRITE_DELAY); 2157cc9203bfSDan Williams 2158cc9203bfSDan Williams /* Leave DFE/FFE on */ 2159cc9203bfSDan Williams if (is_a0()) 2160cc9203bfSDan Williams writel(0x3F09983F, &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_rx_ssc_control0); 2161cc9203bfSDan Williams else if (is_a2()) 2162cc9203bfSDan Williams writel(0x3F11103F, &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_rx_ssc_control0); 2163cc9203bfSDan Williams else { 2164cc9203bfSDan Williams writel(0x3F11103F, &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_rx_ssc_control0); 2165cc9203bfSDan Williams udelay(AFE_REGISTER_WRITE_DELAY); 2166cc9203bfSDan Williams /* Enable TX equalization (0xe824) */ 2167cc9203bfSDan Williams writel(0x00040000, &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_tx_control); 2168cc9203bfSDan Williams } 2169cc9203bfSDan Williams udelay(AFE_REGISTER_WRITE_DELAY); 2170cc9203bfSDan Williams 2171cc9203bfSDan Williams writel(oem_phy->afe_tx_amp_control0, 2172cc9203bfSDan Williams &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_tx_amp_control0); 2173cc9203bfSDan Williams udelay(AFE_REGISTER_WRITE_DELAY); 2174cc9203bfSDan Williams 2175cc9203bfSDan Williams writel(oem_phy->afe_tx_amp_control1, 2176cc9203bfSDan Williams &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_tx_amp_control1); 2177cc9203bfSDan Williams udelay(AFE_REGISTER_WRITE_DELAY); 2178cc9203bfSDan Williams 2179cc9203bfSDan Williams writel(oem_phy->afe_tx_amp_control2, 2180cc9203bfSDan Williams &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_tx_amp_control2); 2181cc9203bfSDan Williams udelay(AFE_REGISTER_WRITE_DELAY); 2182cc9203bfSDan Williams 2183cc9203bfSDan Williams writel(oem_phy->afe_tx_amp_control3, 2184cc9203bfSDan Williams &scic->scu_registers->afe.scu_afe_xcvr[phy_id].afe_tx_amp_control3); 2185cc9203bfSDan Williams udelay(AFE_REGISTER_WRITE_DELAY); 2186cc9203bfSDan Williams } 2187cc9203bfSDan Williams 2188cc9203bfSDan Williams /* Transfer control to the PEs */ 2189cc9203bfSDan Williams writel(0x00010f00, &scic->scu_registers->afe.afe_dfx_master_control0); 2190cc9203bfSDan Williams udelay(AFE_REGISTER_WRITE_DELAY); 2191cc9203bfSDan Williams } 2192cc9203bfSDan Williams 2193cc9203bfSDan Williams static enum sci_status scic_controller_set_mode(struct scic_sds_controller *scic, 2194cc9203bfSDan Williams enum sci_controller_mode operating_mode) 2195cc9203bfSDan Williams { 2196cc9203bfSDan Williams enum sci_status status = SCI_SUCCESS; 2197cc9203bfSDan Williams 2198cc9203bfSDan Williams if ((scic->state_machine.current_state_id == 2199cc9203bfSDan Williams SCI_BASE_CONTROLLER_STATE_INITIALIZING) || 2200cc9203bfSDan Williams (scic->state_machine.current_state_id == 2201cc9203bfSDan Williams SCI_BASE_CONTROLLER_STATE_INITIALIZED)) { 2202cc9203bfSDan Williams switch (operating_mode) { 2203cc9203bfSDan Williams case SCI_MODE_SPEED: 2204cc9203bfSDan Williams scic->remote_node_entries = SCI_MAX_REMOTE_DEVICES; 2205cc9203bfSDan Williams scic->task_context_entries = SCU_IO_REQUEST_COUNT; 2206cc9203bfSDan Williams scic->uf_control.buffers.count = 2207cc9203bfSDan Williams SCU_UNSOLICITED_FRAME_COUNT; 2208cc9203bfSDan Williams scic->completion_event_entries = SCU_EVENT_COUNT; 2209cc9203bfSDan Williams scic->completion_queue_entries = 2210cc9203bfSDan Williams SCU_COMPLETION_QUEUE_COUNT; 2211cc9203bfSDan Williams break; 2212cc9203bfSDan Williams 2213cc9203bfSDan Williams case SCI_MODE_SIZE: 2214cc9203bfSDan Williams scic->remote_node_entries = SCI_MIN_REMOTE_DEVICES; 2215cc9203bfSDan Williams scic->task_context_entries = SCI_MIN_IO_REQUESTS; 2216cc9203bfSDan Williams scic->uf_control.buffers.count = 2217cc9203bfSDan Williams SCU_MIN_UNSOLICITED_FRAMES; 2218cc9203bfSDan Williams scic->completion_event_entries = SCU_MIN_EVENTS; 2219cc9203bfSDan Williams scic->completion_queue_entries = 2220cc9203bfSDan Williams SCU_MIN_COMPLETION_QUEUE_ENTRIES; 2221cc9203bfSDan Williams break; 2222cc9203bfSDan Williams 2223cc9203bfSDan Williams default: 2224cc9203bfSDan Williams status = SCI_FAILURE_INVALID_PARAMETER_VALUE; 2225cc9203bfSDan Williams break; 2226cc9203bfSDan Williams } 2227cc9203bfSDan Williams } else 2228cc9203bfSDan Williams status = SCI_FAILURE_INVALID_STATE; 2229cc9203bfSDan Williams 2230cc9203bfSDan Williams return status; 2231cc9203bfSDan Williams } 2232cc9203bfSDan Williams 2233cc9203bfSDan Williams static void scic_sds_controller_initialize_power_control(struct scic_sds_controller *scic) 2234cc9203bfSDan Williams { 22350473661aSEdmund Nadolski sci_init_timer(&scic->power_control.timer, power_control_timeout); 2236cc9203bfSDan Williams 2237cc9203bfSDan Williams memset(scic->power_control.requesters, 0, 2238cc9203bfSDan Williams sizeof(scic->power_control.requesters)); 2239cc9203bfSDan Williams 2240cc9203bfSDan Williams scic->power_control.phys_waiting = 0; 2241cc9203bfSDan Williams scic->power_control.phys_granted_power = 0; 2242cc9203bfSDan Williams } 2243cc9203bfSDan Williams 2244cc9203bfSDan Williams static enum sci_status scic_controller_initialize(struct scic_sds_controller *scic) 2245cc9203bfSDan Williams { 2246cc9203bfSDan Williams struct sci_base_state_machine *sm = &scic->state_machine; 2247cc9203bfSDan Williams enum sci_status result = SCI_SUCCESS; 2248cc9203bfSDan Williams struct isci_host *ihost = scic_to_ihost(scic); 2249cc9203bfSDan Williams u32 index, state; 2250cc9203bfSDan Williams 2251cc9203bfSDan Williams if (scic->state_machine.current_state_id != 2252cc9203bfSDan Williams SCI_BASE_CONTROLLER_STATE_RESET) { 2253cc9203bfSDan Williams dev_warn(scic_to_dev(scic), 2254cc9203bfSDan Williams "SCIC Controller initialize operation requested " 2255cc9203bfSDan Williams "in invalid state\n"); 2256cc9203bfSDan Williams return SCI_FAILURE_INVALID_STATE; 2257cc9203bfSDan Williams } 2258cc9203bfSDan Williams 2259cc9203bfSDan Williams sci_base_state_machine_change_state(sm, SCI_BASE_CONTROLLER_STATE_INITIALIZING); 2260cc9203bfSDan Williams 2261cc9203bfSDan Williams scic_sds_controller_initialize_phy_startup(scic); 2262cc9203bfSDan Williams 2263cc9203bfSDan Williams scic_sds_controller_initialize_power_control(scic); 2264cc9203bfSDan Williams 2265cc9203bfSDan Williams /* 2266cc9203bfSDan Williams * There is nothing to do here for B0 since we do not have to 2267cc9203bfSDan Williams * program the AFE registers. 2268cc9203bfSDan Williams * / @todo The AFE settings are supposed to be correct for the B0 but 2269cc9203bfSDan Williams * / presently they seem to be wrong. */ 2270cc9203bfSDan Williams scic_sds_controller_afe_initialization(scic); 2271cc9203bfSDan Williams 2272cc9203bfSDan Williams if (result == SCI_SUCCESS) { 2273cc9203bfSDan Williams u32 status; 2274cc9203bfSDan Williams u32 terminate_loop; 2275cc9203bfSDan Williams 2276cc9203bfSDan Williams /* Take the hardware out of reset */ 2277cc9203bfSDan Williams writel(0, &scic->smu_registers->soft_reset_control); 2278cc9203bfSDan Williams 2279cc9203bfSDan Williams /* 2280cc9203bfSDan Williams * / @todo Provide meaningfull error code for hardware failure 2281cc9203bfSDan Williams * result = SCI_FAILURE_CONTROLLER_HARDWARE; */ 2282cc9203bfSDan Williams result = SCI_FAILURE; 2283cc9203bfSDan Williams terminate_loop = 100; 2284cc9203bfSDan Williams 2285cc9203bfSDan Williams while (terminate_loop-- && (result != SCI_SUCCESS)) { 2286cc9203bfSDan Williams /* Loop until the hardware reports success */ 2287cc9203bfSDan Williams udelay(SCU_CONTEXT_RAM_INIT_STALL_TIME); 2288cc9203bfSDan Williams status = readl(&scic->smu_registers->control_status); 2289cc9203bfSDan Williams 2290cc9203bfSDan Williams if ((status & SCU_RAM_INIT_COMPLETED) == 2291cc9203bfSDan Williams SCU_RAM_INIT_COMPLETED) 2292cc9203bfSDan Williams result = SCI_SUCCESS; 2293cc9203bfSDan Williams } 2294cc9203bfSDan Williams } 2295cc9203bfSDan Williams 2296cc9203bfSDan Williams if (result == SCI_SUCCESS) { 2297cc9203bfSDan Williams u32 max_supported_ports; 2298cc9203bfSDan Williams u32 max_supported_devices; 2299cc9203bfSDan Williams u32 max_supported_io_requests; 2300cc9203bfSDan Williams u32 device_context_capacity; 2301cc9203bfSDan Williams 2302cc9203bfSDan Williams /* 2303cc9203bfSDan Williams * Determine what are the actaul device capacities that the 2304cc9203bfSDan Williams * hardware will support */ 2305cc9203bfSDan Williams device_context_capacity = 2306cc9203bfSDan Williams readl(&scic->smu_registers->device_context_capacity); 2307cc9203bfSDan Williams 2308cc9203bfSDan Williams 2309cc9203bfSDan Williams max_supported_ports = smu_dcc_get_max_ports(device_context_capacity); 2310cc9203bfSDan Williams max_supported_devices = smu_dcc_get_max_remote_node_context(device_context_capacity); 2311cc9203bfSDan Williams max_supported_io_requests = smu_dcc_get_max_task_context(device_context_capacity); 2312cc9203bfSDan Williams 2313cc9203bfSDan Williams /* 2314cc9203bfSDan Williams * Make all PEs that are unassigned match up with the 2315cc9203bfSDan Williams * logical ports 2316cc9203bfSDan Williams */ 2317cc9203bfSDan Williams for (index = 0; index < max_supported_ports; index++) { 2318cc9203bfSDan Williams struct scu_port_task_scheduler_group_registers __iomem 2319cc9203bfSDan Williams *ptsg = &scic->scu_registers->peg0.ptsg; 2320cc9203bfSDan Williams 2321cc9203bfSDan Williams writel(index, &ptsg->protocol_engine[index]); 2322cc9203bfSDan Williams } 2323cc9203bfSDan Williams 2324cc9203bfSDan Williams /* Record the smaller of the two capacity values */ 2325cc9203bfSDan Williams scic->logical_port_entries = 2326cc9203bfSDan Williams min(max_supported_ports, scic->logical_port_entries); 2327cc9203bfSDan Williams 2328cc9203bfSDan Williams scic->task_context_entries = 2329cc9203bfSDan Williams min(max_supported_io_requests, 2330cc9203bfSDan Williams scic->task_context_entries); 2331cc9203bfSDan Williams 2332cc9203bfSDan Williams scic->remote_node_entries = 2333cc9203bfSDan Williams min(max_supported_devices, scic->remote_node_entries); 2334cc9203bfSDan Williams 2335cc9203bfSDan Williams /* 2336cc9203bfSDan Williams * Now that we have the correct hardware reported minimum values 2337cc9203bfSDan Williams * build the MDL for the controller. Default to a performance 2338cc9203bfSDan Williams * configuration. 2339cc9203bfSDan Williams */ 2340cc9203bfSDan Williams scic_controller_set_mode(scic, SCI_MODE_SPEED); 2341cc9203bfSDan Williams } 2342cc9203bfSDan Williams 2343cc9203bfSDan Williams /* Initialize hardware PCI Relaxed ordering in DMA engines */ 2344cc9203bfSDan Williams if (result == SCI_SUCCESS) { 2345cc9203bfSDan Williams u32 dma_configuration; 2346cc9203bfSDan Williams 2347cc9203bfSDan Williams /* Configure the payload DMA */ 2348cc9203bfSDan Williams dma_configuration = 2349cc9203bfSDan Williams readl(&scic->scu_registers->sdma.pdma_configuration); 2350cc9203bfSDan Williams dma_configuration |= 2351cc9203bfSDan Williams SCU_PDMACR_GEN_BIT(PCI_RELAXED_ORDERING_ENABLE); 2352cc9203bfSDan Williams writel(dma_configuration, 2353cc9203bfSDan Williams &scic->scu_registers->sdma.pdma_configuration); 2354cc9203bfSDan Williams 2355cc9203bfSDan Williams /* Configure the control DMA */ 2356cc9203bfSDan Williams dma_configuration = 2357cc9203bfSDan Williams readl(&scic->scu_registers->sdma.cdma_configuration); 2358cc9203bfSDan Williams dma_configuration |= 2359cc9203bfSDan Williams SCU_CDMACR_GEN_BIT(PCI_RELAXED_ORDERING_ENABLE); 2360cc9203bfSDan Williams writel(dma_configuration, 2361cc9203bfSDan Williams &scic->scu_registers->sdma.cdma_configuration); 2362cc9203bfSDan Williams } 2363cc9203bfSDan Williams 2364cc9203bfSDan Williams /* 2365cc9203bfSDan Williams * Initialize the PHYs before the PORTs because the PHY registers 2366cc9203bfSDan Williams * are accessed during the port initialization. 2367cc9203bfSDan Williams */ 2368cc9203bfSDan Williams if (result == SCI_SUCCESS) { 2369cc9203bfSDan Williams /* Initialize the phys */ 2370cc9203bfSDan Williams for (index = 0; 2371cc9203bfSDan Williams (result == SCI_SUCCESS) && (index < SCI_MAX_PHYS); 2372cc9203bfSDan Williams index++) { 2373cc9203bfSDan Williams result = scic_sds_phy_initialize( 2374cc9203bfSDan Williams &ihost->phys[index].sci, 2375cc9203bfSDan Williams &scic->scu_registers->peg0.pe[index].tl, 2376cc9203bfSDan Williams &scic->scu_registers->peg0.pe[index].ll); 2377cc9203bfSDan Williams } 2378cc9203bfSDan Williams } 2379cc9203bfSDan Williams 2380cc9203bfSDan Williams if (result == SCI_SUCCESS) { 2381cc9203bfSDan Williams /* Initialize the logical ports */ 2382cc9203bfSDan Williams for (index = 0; 2383cc9203bfSDan Williams (index < scic->logical_port_entries) && 2384cc9203bfSDan Williams (result == SCI_SUCCESS); 2385cc9203bfSDan Williams index++) { 2386cc9203bfSDan Williams result = scic_sds_port_initialize( 2387cc9203bfSDan Williams &ihost->ports[index].sci, 2388cc9203bfSDan Williams &scic->scu_registers->peg0.ptsg.port[index], 2389cc9203bfSDan Williams &scic->scu_registers->peg0.ptsg.protocol_engine, 2390cc9203bfSDan Williams &scic->scu_registers->peg0.viit[index]); 2391cc9203bfSDan Williams } 2392cc9203bfSDan Williams } 2393cc9203bfSDan Williams 2394cc9203bfSDan Williams if (result == SCI_SUCCESS) 2395cc9203bfSDan Williams result = scic_sds_port_configuration_agent_initialize( 2396cc9203bfSDan Williams scic, 2397cc9203bfSDan Williams &scic->port_agent); 2398cc9203bfSDan Williams 2399cc9203bfSDan Williams /* Advance the controller state machine */ 2400cc9203bfSDan Williams if (result == SCI_SUCCESS) 2401cc9203bfSDan Williams state = SCI_BASE_CONTROLLER_STATE_INITIALIZED; 2402cc9203bfSDan Williams else 2403cc9203bfSDan Williams state = SCI_BASE_CONTROLLER_STATE_FAILED; 2404cc9203bfSDan Williams sci_base_state_machine_change_state(sm, state); 2405cc9203bfSDan Williams 2406cc9203bfSDan Williams return result; 2407cc9203bfSDan Williams } 2408cc9203bfSDan Williams 2409cc9203bfSDan Williams static enum sci_status scic_user_parameters_set( 2410cc9203bfSDan Williams struct scic_sds_controller *scic, 2411cc9203bfSDan Williams union scic_user_parameters *scic_parms) 2412cc9203bfSDan Williams { 2413cc9203bfSDan Williams u32 state = scic->state_machine.current_state_id; 2414cc9203bfSDan Williams 2415cc9203bfSDan Williams if (state == SCI_BASE_CONTROLLER_STATE_RESET || 2416cc9203bfSDan Williams state == SCI_BASE_CONTROLLER_STATE_INITIALIZING || 2417cc9203bfSDan Williams state == SCI_BASE_CONTROLLER_STATE_INITIALIZED) { 2418cc9203bfSDan Williams u16 index; 2419cc9203bfSDan Williams 2420cc9203bfSDan Williams /* 2421cc9203bfSDan Williams * Validate the user parameters. If they are not legal, then 2422cc9203bfSDan Williams * return a failure. 2423cc9203bfSDan Williams */ 2424cc9203bfSDan Williams for (index = 0; index < SCI_MAX_PHYS; index++) { 2425cc9203bfSDan Williams struct sci_phy_user_params *user_phy; 2426cc9203bfSDan Williams 2427cc9203bfSDan Williams user_phy = &scic_parms->sds1.phys[index]; 2428cc9203bfSDan Williams 2429cc9203bfSDan Williams if (!((user_phy->max_speed_generation <= 2430cc9203bfSDan Williams SCIC_SDS_PARM_MAX_SPEED) && 2431cc9203bfSDan Williams (user_phy->max_speed_generation > 2432cc9203bfSDan Williams SCIC_SDS_PARM_NO_SPEED))) 2433cc9203bfSDan Williams return SCI_FAILURE_INVALID_PARAMETER_VALUE; 2434cc9203bfSDan Williams 2435cc9203bfSDan Williams if (user_phy->in_connection_align_insertion_frequency < 2436cc9203bfSDan Williams 3) 2437cc9203bfSDan Williams return SCI_FAILURE_INVALID_PARAMETER_VALUE; 2438cc9203bfSDan Williams 2439cc9203bfSDan Williams if ((user_phy->in_connection_align_insertion_frequency < 2440cc9203bfSDan Williams 3) || 2441cc9203bfSDan Williams (user_phy->align_insertion_frequency == 0) || 2442cc9203bfSDan Williams (user_phy-> 2443cc9203bfSDan Williams notify_enable_spin_up_insertion_frequency == 2444cc9203bfSDan Williams 0)) 2445cc9203bfSDan Williams return SCI_FAILURE_INVALID_PARAMETER_VALUE; 2446cc9203bfSDan Williams } 2447cc9203bfSDan Williams 2448cc9203bfSDan Williams if ((scic_parms->sds1.stp_inactivity_timeout == 0) || 2449cc9203bfSDan Williams (scic_parms->sds1.ssp_inactivity_timeout == 0) || 2450cc9203bfSDan Williams (scic_parms->sds1.stp_max_occupancy_timeout == 0) || 2451cc9203bfSDan Williams (scic_parms->sds1.ssp_max_occupancy_timeout == 0) || 2452cc9203bfSDan Williams (scic_parms->sds1.no_outbound_task_timeout == 0)) 2453cc9203bfSDan Williams return SCI_FAILURE_INVALID_PARAMETER_VALUE; 2454cc9203bfSDan Williams 2455cc9203bfSDan Williams memcpy(&scic->user_parameters, scic_parms, sizeof(*scic_parms)); 2456cc9203bfSDan Williams 2457cc9203bfSDan Williams return SCI_SUCCESS; 2458cc9203bfSDan Williams } 2459cc9203bfSDan Williams 2460cc9203bfSDan Williams return SCI_FAILURE_INVALID_STATE; 2461cc9203bfSDan Williams } 2462cc9203bfSDan Williams 2463cc9203bfSDan Williams static int scic_controller_mem_init(struct scic_sds_controller *scic) 2464cc9203bfSDan Williams { 2465cc9203bfSDan Williams struct device *dev = scic_to_dev(scic); 2466cc9203bfSDan Williams dma_addr_t dma_handle; 2467cc9203bfSDan Williams enum sci_status result; 2468cc9203bfSDan Williams 2469cc9203bfSDan Williams scic->completion_queue = dmam_alloc_coherent(dev, 2470cc9203bfSDan Williams scic->completion_queue_entries * sizeof(u32), 2471cc9203bfSDan Williams &dma_handle, GFP_KERNEL); 2472cc9203bfSDan Williams if (!scic->completion_queue) 2473cc9203bfSDan Williams return -ENOMEM; 2474cc9203bfSDan Williams 2475cc9203bfSDan Williams writel(lower_32_bits(dma_handle), 2476cc9203bfSDan Williams &scic->smu_registers->completion_queue_lower); 2477cc9203bfSDan Williams writel(upper_32_bits(dma_handle), 2478cc9203bfSDan Williams &scic->smu_registers->completion_queue_upper); 2479cc9203bfSDan Williams 2480cc9203bfSDan Williams scic->remote_node_context_table = dmam_alloc_coherent(dev, 2481cc9203bfSDan Williams scic->remote_node_entries * 2482cc9203bfSDan Williams sizeof(union scu_remote_node_context), 2483cc9203bfSDan Williams &dma_handle, GFP_KERNEL); 2484cc9203bfSDan Williams if (!scic->remote_node_context_table) 2485cc9203bfSDan Williams return -ENOMEM; 2486cc9203bfSDan Williams 2487cc9203bfSDan Williams writel(lower_32_bits(dma_handle), 2488cc9203bfSDan Williams &scic->smu_registers->remote_node_context_lower); 2489cc9203bfSDan Williams writel(upper_32_bits(dma_handle), 2490cc9203bfSDan Williams &scic->smu_registers->remote_node_context_upper); 2491cc9203bfSDan Williams 2492cc9203bfSDan Williams scic->task_context_table = dmam_alloc_coherent(dev, 2493cc9203bfSDan Williams scic->task_context_entries * 2494cc9203bfSDan Williams sizeof(struct scu_task_context), 2495cc9203bfSDan Williams &dma_handle, GFP_KERNEL); 2496cc9203bfSDan Williams if (!scic->task_context_table) 2497cc9203bfSDan Williams return -ENOMEM; 2498cc9203bfSDan Williams 2499cc9203bfSDan Williams writel(lower_32_bits(dma_handle), 2500cc9203bfSDan Williams &scic->smu_registers->host_task_table_lower); 2501cc9203bfSDan Williams writel(upper_32_bits(dma_handle), 2502cc9203bfSDan Williams &scic->smu_registers->host_task_table_upper); 2503cc9203bfSDan Williams 2504cc9203bfSDan Williams result = scic_sds_unsolicited_frame_control_construct(scic); 2505cc9203bfSDan Williams if (result) 2506cc9203bfSDan Williams return result; 2507cc9203bfSDan Williams 2508cc9203bfSDan Williams /* 2509cc9203bfSDan Williams * Inform the silicon as to the location of the UF headers and 2510cc9203bfSDan Williams * address table. 2511cc9203bfSDan Williams */ 2512cc9203bfSDan Williams writel(lower_32_bits(scic->uf_control.headers.physical_address), 2513cc9203bfSDan Williams &scic->scu_registers->sdma.uf_header_base_address_lower); 2514cc9203bfSDan Williams writel(upper_32_bits(scic->uf_control.headers.physical_address), 2515cc9203bfSDan Williams &scic->scu_registers->sdma.uf_header_base_address_upper); 2516cc9203bfSDan Williams 2517cc9203bfSDan Williams writel(lower_32_bits(scic->uf_control.address_table.physical_address), 2518cc9203bfSDan Williams &scic->scu_registers->sdma.uf_address_table_lower); 2519cc9203bfSDan Williams writel(upper_32_bits(scic->uf_control.address_table.physical_address), 2520cc9203bfSDan Williams &scic->scu_registers->sdma.uf_address_table_upper); 2521cc9203bfSDan Williams 2522cc9203bfSDan Williams return 0; 2523cc9203bfSDan Williams } 2524cc9203bfSDan Williams 25256f231ddaSDan Williams int isci_host_init(struct isci_host *isci_host) 25266f231ddaSDan Williams { 2527d9c37390SDan Williams int err = 0, i; 25286f231ddaSDan Williams enum sci_status status; 25294711ba10SDan Williams union scic_oem_parameters oem; 25306f231ddaSDan Williams union scic_user_parameters scic_user_params; 2531d044af17SDan Williams struct isci_pci_info *pci_info = to_pci_info(isci_host->pdev); 25326f231ddaSDan Williams 25337c40a803SDan Williams isci_timer_list_construct(isci_host); 25346f231ddaSDan Williams 25356f231ddaSDan Williams spin_lock_init(&isci_host->state_lock); 25366f231ddaSDan Williams spin_lock_init(&isci_host->scic_lock); 25376f231ddaSDan Williams spin_lock_init(&isci_host->queue_lock); 25380cf89d1dSDan Williams init_waitqueue_head(&isci_host->eventq); 25396f231ddaSDan Williams 25406f231ddaSDan Williams isci_host_change_state(isci_host, isci_starting); 25416f231ddaSDan Williams isci_host->can_queue = ISCI_CAN_QUEUE_VAL; 25426f231ddaSDan Williams 2543cc3dbd0aSArtur Wojcik status = scic_controller_construct(&isci_host->sci, scu_base(isci_host), 25446f231ddaSDan Williams smu_base(isci_host)); 25456f231ddaSDan Williams 25466f231ddaSDan Williams if (status != SCI_SUCCESS) { 25476f231ddaSDan Williams dev_err(&isci_host->pdev->dev, 25486f231ddaSDan Williams "%s: scic_controller_construct failed - status = %x\n", 25496f231ddaSDan Williams __func__, 25506f231ddaSDan Williams status); 2551858d4aa7SDave Jiang return -ENODEV; 25526f231ddaSDan Williams } 25536f231ddaSDan Williams 25546f231ddaSDan Williams isci_host->sas_ha.dev = &isci_host->pdev->dev; 25556f231ddaSDan Williams isci_host->sas_ha.lldd_ha = isci_host; 25566f231ddaSDan Williams 2557d044af17SDan Williams /* 2558d044af17SDan Williams * grab initial values stored in the controller object for OEM and USER 2559d044af17SDan Williams * parameters 2560d044af17SDan Williams */ 2561b5f18a20SDave Jiang isci_user_parameters_get(isci_host, &scic_user_params); 2562cc3dbd0aSArtur Wojcik status = scic_user_parameters_set(&isci_host->sci, 2563d044af17SDan Williams &scic_user_params); 2564d044af17SDan Williams if (status != SCI_SUCCESS) { 2565d044af17SDan Williams dev_warn(&isci_host->pdev->dev, 2566d044af17SDan Williams "%s: scic_user_parameters_set failed\n", 2567d044af17SDan Williams __func__); 2568d044af17SDan Williams return -ENODEV; 2569d044af17SDan Williams } 25706f231ddaSDan Williams 2571cc3dbd0aSArtur Wojcik scic_oem_parameters_get(&isci_host->sci, &oem); 2572d044af17SDan Williams 2573d044af17SDan Williams /* grab any OEM parameters specified in orom */ 2574d044af17SDan Williams if (pci_info->orom) { 25754711ba10SDan Williams status = isci_parse_oem_parameters(&oem, 2576d044af17SDan Williams pci_info->orom, 2577d044af17SDan Williams isci_host->id); 25786f231ddaSDan Williams if (status != SCI_SUCCESS) { 25796f231ddaSDan Williams dev_warn(&isci_host->pdev->dev, 25806f231ddaSDan Williams "parsing firmware oem parameters failed\n"); 2581858d4aa7SDave Jiang return -EINVAL; 25826f231ddaSDan Williams } 25834711ba10SDan Williams } 25844711ba10SDan Williams 2585cc3dbd0aSArtur Wojcik status = scic_oem_parameters_set(&isci_host->sci, &oem); 25866f231ddaSDan Williams if (status != SCI_SUCCESS) { 25876f231ddaSDan Williams dev_warn(&isci_host->pdev->dev, 25886f231ddaSDan Williams "%s: scic_oem_parameters_set failed\n", 25896f231ddaSDan Williams __func__); 2590858d4aa7SDave Jiang return -ENODEV; 25916f231ddaSDan Williams } 25926f231ddaSDan Williams 25936f231ddaSDan Williams tasklet_init(&isci_host->completion_tasklet, 2594c7ef4031SDan Williams isci_host_completion_routine, (unsigned long)isci_host); 25956f231ddaSDan Williams 25966f231ddaSDan Williams INIT_LIST_HEAD(&isci_host->requests_to_complete); 259711b00c19SJeff Skirvin INIT_LIST_HEAD(&isci_host->requests_to_errorback); 25986f231ddaSDan Williams 25997c40a803SDan Williams spin_lock_irq(&isci_host->scic_lock); 2600cc3dbd0aSArtur Wojcik status = scic_controller_initialize(&isci_host->sci); 26017c40a803SDan Williams spin_unlock_irq(&isci_host->scic_lock); 26027c40a803SDan Williams if (status != SCI_SUCCESS) { 26037c40a803SDan Williams dev_warn(&isci_host->pdev->dev, 26047c40a803SDan Williams "%s: scic_controller_initialize failed -" 26057c40a803SDan Williams " status = 0x%x\n", 26067c40a803SDan Williams __func__, status); 26077c40a803SDan Williams return -ENODEV; 26087c40a803SDan Williams } 26097c40a803SDan Williams 2610cc3dbd0aSArtur Wojcik err = scic_controller_mem_init(&isci_host->sci); 26116f231ddaSDan Williams if (err) 2612858d4aa7SDave Jiang return err; 26136f231ddaSDan Williams 26146f231ddaSDan Williams isci_host->dma_pool = dmam_pool_create(DRV_NAME, &isci_host->pdev->dev, 261567ea838dSDan Williams sizeof(struct isci_request), 26166f231ddaSDan Williams SLAB_HWCACHE_ALIGN, 0); 26176f231ddaSDan Williams 2618858d4aa7SDave Jiang if (!isci_host->dma_pool) 2619858d4aa7SDave Jiang return -ENOMEM; 26206f231ddaSDan Williams 2621d9c37390SDan Williams for (i = 0; i < SCI_MAX_PORTS; i++) 2622e531381eSDan Williams isci_port_init(&isci_host->ports[i], isci_host, i); 26236f231ddaSDan Williams 2624d9c37390SDan Williams for (i = 0; i < SCI_MAX_PHYS; i++) 2625d9c37390SDan Williams isci_phy_init(&isci_host->phys[i], isci_host, i); 2626d9c37390SDan Williams 2627d9c37390SDan Williams for (i = 0; i < SCI_MAX_REMOTE_DEVICES; i++) { 262857f20f4eSDan Williams struct isci_remote_device *idev = &isci_host->devices[i]; 2629d9c37390SDan Williams 2630d9c37390SDan Williams INIT_LIST_HEAD(&idev->reqs_in_process); 2631d9c37390SDan Williams INIT_LIST_HEAD(&idev->node); 2632d9c37390SDan Williams spin_lock_init(&idev->state_lock); 2633d9c37390SDan Williams } 26346f231ddaSDan Williams 2635858d4aa7SDave Jiang return 0; 26366f231ddaSDan Williams } 2637cc9203bfSDan Williams 2638cc9203bfSDan Williams void scic_sds_controller_link_up(struct scic_sds_controller *scic, 2639cc9203bfSDan Williams struct scic_sds_port *port, struct scic_sds_phy *phy) 2640cc9203bfSDan Williams { 2641cc9203bfSDan Williams switch (scic->state_machine.current_state_id) { 2642cc9203bfSDan Williams case SCI_BASE_CONTROLLER_STATE_STARTING: 2643cc9203bfSDan Williams scic_sds_controller_phy_timer_stop(scic); 2644cc9203bfSDan Williams scic->port_agent.link_up_handler(scic, &scic->port_agent, 2645cc9203bfSDan Williams port, phy); 2646cc9203bfSDan Williams scic_sds_controller_start_next_phy(scic); 2647cc9203bfSDan Williams break; 2648cc9203bfSDan Williams case SCI_BASE_CONTROLLER_STATE_READY: 2649cc9203bfSDan Williams scic->port_agent.link_up_handler(scic, &scic->port_agent, 2650cc9203bfSDan Williams port, phy); 2651cc9203bfSDan Williams break; 2652cc9203bfSDan Williams default: 2653cc9203bfSDan Williams dev_dbg(scic_to_dev(scic), 2654cc9203bfSDan Williams "%s: SCIC Controller linkup event from phy %d in " 2655cc9203bfSDan Williams "unexpected state %d\n", __func__, phy->phy_index, 2656cc9203bfSDan Williams scic->state_machine.current_state_id); 2657cc9203bfSDan Williams } 2658cc9203bfSDan Williams } 2659cc9203bfSDan Williams 2660cc9203bfSDan Williams void scic_sds_controller_link_down(struct scic_sds_controller *scic, 2661cc9203bfSDan Williams struct scic_sds_port *port, struct scic_sds_phy *phy) 2662cc9203bfSDan Williams { 2663cc9203bfSDan Williams switch (scic->state_machine.current_state_id) { 2664cc9203bfSDan Williams case SCI_BASE_CONTROLLER_STATE_STARTING: 2665cc9203bfSDan Williams case SCI_BASE_CONTROLLER_STATE_READY: 2666cc9203bfSDan Williams scic->port_agent.link_down_handler(scic, &scic->port_agent, 2667cc9203bfSDan Williams port, phy); 2668cc9203bfSDan Williams break; 2669cc9203bfSDan Williams default: 2670cc9203bfSDan Williams dev_dbg(scic_to_dev(scic), 2671cc9203bfSDan Williams "%s: SCIC Controller linkdown event from phy %d in " 2672cc9203bfSDan Williams "unexpected state %d\n", 2673cc9203bfSDan Williams __func__, 2674cc9203bfSDan Williams phy->phy_index, 2675cc9203bfSDan Williams scic->state_machine.current_state_id); 2676cc9203bfSDan Williams } 2677cc9203bfSDan Williams } 2678cc9203bfSDan Williams 2679cc9203bfSDan Williams /** 2680cc9203bfSDan Williams * This is a helper method to determine if any remote devices on this 2681cc9203bfSDan Williams * controller are still in the stopping state. 2682cc9203bfSDan Williams * 2683cc9203bfSDan Williams */ 2684cc9203bfSDan Williams static bool scic_sds_controller_has_remote_devices_stopping( 2685cc9203bfSDan Williams struct scic_sds_controller *controller) 2686cc9203bfSDan Williams { 2687cc9203bfSDan Williams u32 index; 2688cc9203bfSDan Williams 2689cc9203bfSDan Williams for (index = 0; index < controller->remote_node_entries; index++) { 2690cc9203bfSDan Williams if ((controller->device_table[index] != NULL) && 2691cc9203bfSDan Williams (controller->device_table[index]->state_machine.current_state_id 2692cc9203bfSDan Williams == SCI_BASE_REMOTE_DEVICE_STATE_STOPPING)) 2693cc9203bfSDan Williams return true; 2694cc9203bfSDan Williams } 2695cc9203bfSDan Williams 2696cc9203bfSDan Williams return false; 2697cc9203bfSDan Williams } 2698cc9203bfSDan Williams 2699cc9203bfSDan Williams /** 2700cc9203bfSDan Williams * This method is called by the remote device to inform the controller 2701cc9203bfSDan Williams * object that the remote device has stopped. 2702cc9203bfSDan Williams */ 2703cc9203bfSDan Williams void scic_sds_controller_remote_device_stopped(struct scic_sds_controller *scic, 2704cc9203bfSDan Williams struct scic_sds_remote_device *sci_dev) 2705cc9203bfSDan Williams { 2706cc9203bfSDan Williams if (scic->state_machine.current_state_id != 2707cc9203bfSDan Williams SCI_BASE_CONTROLLER_STATE_STOPPING) { 2708cc9203bfSDan Williams dev_dbg(scic_to_dev(scic), 2709cc9203bfSDan Williams "SCIC Controller 0x%p remote device stopped event " 2710cc9203bfSDan Williams "from device 0x%p in unexpected state %d\n", 2711cc9203bfSDan Williams scic, sci_dev, 2712cc9203bfSDan Williams scic->state_machine.current_state_id); 2713cc9203bfSDan Williams return; 2714cc9203bfSDan Williams } 2715cc9203bfSDan Williams 2716cc9203bfSDan Williams if (!scic_sds_controller_has_remote_devices_stopping(scic)) { 2717cc9203bfSDan Williams sci_base_state_machine_change_state(&scic->state_machine, 2718cc9203bfSDan Williams SCI_BASE_CONTROLLER_STATE_STOPPED); 2719cc9203bfSDan Williams } 2720cc9203bfSDan Williams } 2721cc9203bfSDan Williams 2722cc9203bfSDan Williams /** 2723cc9203bfSDan Williams * This method will write to the SCU PCP register the request value. The method 2724cc9203bfSDan Williams * is used to suspend/resume ports, devices, and phys. 2725cc9203bfSDan Williams * @scic: 2726cc9203bfSDan Williams * 2727cc9203bfSDan Williams * 2728cc9203bfSDan Williams */ 2729cc9203bfSDan Williams void scic_sds_controller_post_request( 2730cc9203bfSDan Williams struct scic_sds_controller *scic, 2731cc9203bfSDan Williams u32 request) 2732cc9203bfSDan Williams { 2733cc9203bfSDan Williams dev_dbg(scic_to_dev(scic), 2734cc9203bfSDan Williams "%s: SCIC Controller 0x%p post request 0x%08x\n", 2735cc9203bfSDan Williams __func__, 2736cc9203bfSDan Williams scic, 2737cc9203bfSDan Williams request); 2738cc9203bfSDan Williams 2739cc9203bfSDan Williams writel(request, &scic->smu_registers->post_context_port); 2740cc9203bfSDan Williams } 2741cc9203bfSDan Williams 2742cc9203bfSDan Williams /** 2743cc9203bfSDan Williams * This method will copy the soft copy of the task context into the physical 2744cc9203bfSDan Williams * memory accessible by the controller. 2745cc9203bfSDan Williams * @scic: This parameter specifies the controller for which to copy 2746cc9203bfSDan Williams * the task context. 2747cc9203bfSDan Williams * @sci_req: This parameter specifies the request for which the task 2748cc9203bfSDan Williams * context is being copied. 2749cc9203bfSDan Williams * 2750cc9203bfSDan Williams * After this call is made the SCIC_SDS_IO_REQUEST object will always point to 2751cc9203bfSDan Williams * the physical memory version of the task context. Thus, all subsequent 2752cc9203bfSDan Williams * updates to the task context are performed in the TC table (i.e. DMAable 2753cc9203bfSDan Williams * memory). none 2754cc9203bfSDan Williams */ 2755cc9203bfSDan Williams void scic_sds_controller_copy_task_context( 2756cc9203bfSDan Williams struct scic_sds_controller *scic, 2757cc9203bfSDan Williams struct scic_sds_request *sci_req) 2758cc9203bfSDan Williams { 2759cc9203bfSDan Williams struct scu_task_context *task_context_buffer; 2760cc9203bfSDan Williams 2761cc9203bfSDan Williams task_context_buffer = scic_sds_controller_get_task_context_buffer( 2762cc9203bfSDan Williams scic, sci_req->io_tag); 2763cc9203bfSDan Williams 2764cc9203bfSDan Williams memcpy(task_context_buffer, 2765cc9203bfSDan Williams sci_req->task_context_buffer, 2766cc9203bfSDan Williams offsetof(struct scu_task_context, sgl_snapshot_ac)); 2767cc9203bfSDan Williams 2768cc9203bfSDan Williams /* 2769cc9203bfSDan Williams * Now that the soft copy of the TC has been copied into the TC 2770cc9203bfSDan Williams * table accessible by the silicon. Thus, any further changes to 2771cc9203bfSDan Williams * the TC (e.g. TC termination) occur in the appropriate location. */ 2772cc9203bfSDan Williams sci_req->task_context_buffer = task_context_buffer; 2773cc9203bfSDan Williams } 2774cc9203bfSDan Williams 2775cc9203bfSDan Williams /** 2776cc9203bfSDan Williams * This method returns the task context buffer for the given io tag. 2777cc9203bfSDan Williams * @scic: 2778cc9203bfSDan Williams * @io_tag: 2779cc9203bfSDan Williams * 2780cc9203bfSDan Williams * struct scu_task_context* 2781cc9203bfSDan Williams */ 2782cc9203bfSDan Williams struct scu_task_context *scic_sds_controller_get_task_context_buffer( 2783cc9203bfSDan Williams struct scic_sds_controller *scic, 2784cc9203bfSDan Williams u16 io_tag 2785cc9203bfSDan Williams ) { 2786cc9203bfSDan Williams u16 task_index = scic_sds_io_tag_get_index(io_tag); 2787cc9203bfSDan Williams 2788cc9203bfSDan Williams if (task_index < scic->task_context_entries) { 2789cc9203bfSDan Williams return &scic->task_context_table[task_index]; 2790cc9203bfSDan Williams } 2791cc9203bfSDan Williams 2792cc9203bfSDan Williams return NULL; 2793cc9203bfSDan Williams } 2794cc9203bfSDan Williams 2795cc9203bfSDan Williams struct scic_sds_request *scic_request_by_tag(struct scic_sds_controller *scic, 2796cc9203bfSDan Williams u16 io_tag) 2797cc9203bfSDan Williams { 2798cc9203bfSDan Williams u16 task_index; 2799cc9203bfSDan Williams u16 task_sequence; 2800cc9203bfSDan Williams 2801cc9203bfSDan Williams task_index = scic_sds_io_tag_get_index(io_tag); 2802cc9203bfSDan Williams 2803cc9203bfSDan Williams if (task_index < scic->task_context_entries) { 2804cc9203bfSDan Williams if (scic->io_request_table[task_index] != NULL) { 2805cc9203bfSDan Williams task_sequence = scic_sds_io_tag_get_sequence(io_tag); 2806cc9203bfSDan Williams 2807cc9203bfSDan Williams if (task_sequence == scic->io_request_sequence[task_index]) { 2808cc9203bfSDan Williams return scic->io_request_table[task_index]; 2809cc9203bfSDan Williams } 2810cc9203bfSDan Williams } 2811cc9203bfSDan Williams } 2812cc9203bfSDan Williams 2813cc9203bfSDan Williams return NULL; 2814cc9203bfSDan Williams } 2815cc9203bfSDan Williams 2816cc9203bfSDan Williams /** 2817cc9203bfSDan Williams * This method allocates remote node index and the reserves the remote node 2818cc9203bfSDan Williams * context space for use. This method can fail if there are no more remote 2819cc9203bfSDan Williams * node index available. 2820cc9203bfSDan Williams * @scic: This is the controller object which contains the set of 2821cc9203bfSDan Williams * free remote node ids 2822cc9203bfSDan Williams * @sci_dev: This is the device object which is requesting the a remote node 2823cc9203bfSDan Williams * id 2824cc9203bfSDan Williams * @node_id: This is the remote node id that is assinged to the device if one 2825cc9203bfSDan Williams * is available 2826cc9203bfSDan Williams * 2827cc9203bfSDan Williams * enum sci_status SCI_FAILURE_OUT_OF_RESOURCES if there are no available remote 2828cc9203bfSDan Williams * node index available. 2829cc9203bfSDan Williams */ 2830cc9203bfSDan Williams enum sci_status scic_sds_controller_allocate_remote_node_context( 2831cc9203bfSDan Williams struct scic_sds_controller *scic, 2832cc9203bfSDan Williams struct scic_sds_remote_device *sci_dev, 2833cc9203bfSDan Williams u16 *node_id) 2834cc9203bfSDan Williams { 2835cc9203bfSDan Williams u16 node_index; 2836cc9203bfSDan Williams u32 remote_node_count = scic_sds_remote_device_node_count(sci_dev); 2837cc9203bfSDan Williams 2838cc9203bfSDan Williams node_index = scic_sds_remote_node_table_allocate_remote_node( 2839cc9203bfSDan Williams &scic->available_remote_nodes, remote_node_count 2840cc9203bfSDan Williams ); 2841cc9203bfSDan Williams 2842cc9203bfSDan Williams if (node_index != SCIC_SDS_REMOTE_NODE_CONTEXT_INVALID_INDEX) { 2843cc9203bfSDan Williams scic->device_table[node_index] = sci_dev; 2844cc9203bfSDan Williams 2845cc9203bfSDan Williams *node_id = node_index; 2846cc9203bfSDan Williams 2847cc9203bfSDan Williams return SCI_SUCCESS; 2848cc9203bfSDan Williams } 2849cc9203bfSDan Williams 2850cc9203bfSDan Williams return SCI_FAILURE_INSUFFICIENT_RESOURCES; 2851cc9203bfSDan Williams } 2852cc9203bfSDan Williams 2853cc9203bfSDan Williams /** 2854cc9203bfSDan Williams * This method frees the remote node index back to the available pool. Once 2855cc9203bfSDan Williams * this is done the remote node context buffer is no longer valid and can 2856cc9203bfSDan Williams * not be used. 2857cc9203bfSDan Williams * @scic: 2858cc9203bfSDan Williams * @sci_dev: 2859cc9203bfSDan Williams * @node_id: 2860cc9203bfSDan Williams * 2861cc9203bfSDan Williams */ 2862cc9203bfSDan Williams void scic_sds_controller_free_remote_node_context( 2863cc9203bfSDan Williams struct scic_sds_controller *scic, 2864cc9203bfSDan Williams struct scic_sds_remote_device *sci_dev, 2865cc9203bfSDan Williams u16 node_id) 2866cc9203bfSDan Williams { 2867cc9203bfSDan Williams u32 remote_node_count = scic_sds_remote_device_node_count(sci_dev); 2868cc9203bfSDan Williams 2869cc9203bfSDan Williams if (scic->device_table[node_id] == sci_dev) { 2870cc9203bfSDan Williams scic->device_table[node_id] = NULL; 2871cc9203bfSDan Williams 2872cc9203bfSDan Williams scic_sds_remote_node_table_release_remote_node_index( 2873cc9203bfSDan Williams &scic->available_remote_nodes, remote_node_count, node_id 2874cc9203bfSDan Williams ); 2875cc9203bfSDan Williams } 2876cc9203bfSDan Williams } 2877cc9203bfSDan Williams 2878cc9203bfSDan Williams /** 2879cc9203bfSDan Williams * This method returns the union scu_remote_node_context for the specified remote 2880cc9203bfSDan Williams * node id. 2881cc9203bfSDan Williams * @scic: 2882cc9203bfSDan Williams * @node_id: 2883cc9203bfSDan Williams * 2884cc9203bfSDan Williams * union scu_remote_node_context* 2885cc9203bfSDan Williams */ 2886cc9203bfSDan Williams union scu_remote_node_context *scic_sds_controller_get_remote_node_context_buffer( 2887cc9203bfSDan Williams struct scic_sds_controller *scic, 2888cc9203bfSDan Williams u16 node_id 2889cc9203bfSDan Williams ) { 2890cc9203bfSDan Williams if ( 2891cc9203bfSDan Williams (node_id < scic->remote_node_entries) 2892cc9203bfSDan Williams && (scic->device_table[node_id] != NULL) 2893cc9203bfSDan Williams ) { 2894cc9203bfSDan Williams return &scic->remote_node_context_table[node_id]; 2895cc9203bfSDan Williams } 2896cc9203bfSDan Williams 2897cc9203bfSDan Williams return NULL; 2898cc9203bfSDan Williams } 2899cc9203bfSDan Williams 2900cc9203bfSDan Williams /** 2901cc9203bfSDan Williams * 2902cc9203bfSDan Williams * @resposne_buffer: This is the buffer into which the D2H register FIS will be 2903cc9203bfSDan Williams * constructed. 2904cc9203bfSDan Williams * @frame_header: This is the frame header returned by the hardware. 2905cc9203bfSDan Williams * @frame_buffer: This is the frame buffer returned by the hardware. 2906cc9203bfSDan Williams * 2907cc9203bfSDan Williams * This method will combind the frame header and frame buffer to create a SATA 2908cc9203bfSDan Williams * D2H register FIS none 2909cc9203bfSDan Williams */ 2910cc9203bfSDan Williams void scic_sds_controller_copy_sata_response( 2911cc9203bfSDan Williams void *response_buffer, 2912cc9203bfSDan Williams void *frame_header, 2913cc9203bfSDan Williams void *frame_buffer) 2914cc9203bfSDan Williams { 2915cc9203bfSDan Williams memcpy(response_buffer, frame_header, sizeof(u32)); 2916cc9203bfSDan Williams 2917cc9203bfSDan Williams memcpy(response_buffer + sizeof(u32), 2918cc9203bfSDan Williams frame_buffer, 2919cc9203bfSDan Williams sizeof(struct dev_to_host_fis) - sizeof(u32)); 2920cc9203bfSDan Williams } 2921cc9203bfSDan Williams 2922cc9203bfSDan Williams /** 2923cc9203bfSDan Williams * This method releases the frame once this is done the frame is available for 2924cc9203bfSDan Williams * re-use by the hardware. The data contained in the frame header and frame 2925cc9203bfSDan Williams * buffer is no longer valid. The UF queue get pointer is only updated if UF 2926cc9203bfSDan Williams * control indicates this is appropriate. 2927cc9203bfSDan Williams * @scic: 2928cc9203bfSDan Williams * @frame_index: 2929cc9203bfSDan Williams * 2930cc9203bfSDan Williams */ 2931cc9203bfSDan Williams void scic_sds_controller_release_frame( 2932cc9203bfSDan Williams struct scic_sds_controller *scic, 2933cc9203bfSDan Williams u32 frame_index) 2934cc9203bfSDan Williams { 2935cc9203bfSDan Williams if (scic_sds_unsolicited_frame_control_release_frame( 2936cc9203bfSDan Williams &scic->uf_control, frame_index) == true) 2937cc9203bfSDan Williams writel(scic->uf_control.get, 2938cc9203bfSDan Williams &scic->scu_registers->sdma.unsolicited_frame_get_pointer); 2939cc9203bfSDan Williams } 2940cc9203bfSDan Williams 2941cc9203bfSDan Williams /** 2942cc9203bfSDan Williams * scic_controller_start_io() - This method is called by the SCI user to 2943cc9203bfSDan Williams * send/start an IO request. If the method invocation is successful, then 2944cc9203bfSDan Williams * the IO request has been queued to the hardware for processing. 2945cc9203bfSDan Williams * @controller: the handle to the controller object for which to start an IO 2946cc9203bfSDan Williams * request. 2947cc9203bfSDan Williams * @remote_device: the handle to the remote device object for which to start an 2948cc9203bfSDan Williams * IO request. 2949cc9203bfSDan Williams * @io_request: the handle to the io request object to start. 2950cc9203bfSDan Williams * @io_tag: This parameter specifies a previously allocated IO tag that the 2951cc9203bfSDan Williams * user desires to be utilized for this request. This parameter is optional. 2952cc9203bfSDan Williams * The user is allowed to supply SCI_CONTROLLER_INVALID_IO_TAG as the value 2953cc9203bfSDan Williams * for this parameter. 2954cc9203bfSDan Williams * 2955cc9203bfSDan Williams * - IO tags are a protected resource. It is incumbent upon the SCI Core user 2956cc9203bfSDan Williams * to ensure that each of the methods that may allocate or free available IO 2957cc9203bfSDan Williams * tags are handled in a mutually exclusive manner. This method is one of said 2958cc9203bfSDan Williams * methods requiring proper critical code section protection (e.g. semaphore, 2959cc9203bfSDan Williams * spin-lock, etc.). - For SATA, the user is required to manage NCQ tags. As a 2960cc9203bfSDan Williams * result, it is expected the user will have set the NCQ tag field in the host 2961cc9203bfSDan Williams * to device register FIS prior to calling this method. There is also a 2962cc9203bfSDan Williams * requirement for the user to call scic_stp_io_set_ncq_tag() prior to invoking 2963cc9203bfSDan Williams * the scic_controller_start_io() method. scic_controller_allocate_tag() for 2964cc9203bfSDan Williams * more information on allocating a tag. Indicate if the controller 2965cc9203bfSDan Williams * successfully started the IO request. SCI_SUCCESS if the IO request was 2966cc9203bfSDan Williams * successfully started. Determine the failure situations and return values. 2967cc9203bfSDan Williams */ 2968cc9203bfSDan Williams enum sci_status scic_controller_start_io( 2969cc9203bfSDan Williams struct scic_sds_controller *scic, 2970cc9203bfSDan Williams struct scic_sds_remote_device *rdev, 2971cc9203bfSDan Williams struct scic_sds_request *req, 2972cc9203bfSDan Williams u16 io_tag) 2973cc9203bfSDan Williams { 2974cc9203bfSDan Williams enum sci_status status; 2975cc9203bfSDan Williams 2976cc9203bfSDan Williams if (scic->state_machine.current_state_id != 2977cc9203bfSDan Williams SCI_BASE_CONTROLLER_STATE_READY) { 2978cc9203bfSDan Williams dev_warn(scic_to_dev(scic), "invalid state to start I/O"); 2979cc9203bfSDan Williams return SCI_FAILURE_INVALID_STATE; 2980cc9203bfSDan Williams } 2981cc9203bfSDan Williams 2982cc9203bfSDan Williams status = scic_sds_remote_device_start_io(scic, rdev, req); 2983cc9203bfSDan Williams if (status != SCI_SUCCESS) 2984cc9203bfSDan Williams return status; 2985cc9203bfSDan Williams 2986cc9203bfSDan Williams scic->io_request_table[scic_sds_io_tag_get_index(req->io_tag)] = req; 2987cc9203bfSDan Williams scic_sds_controller_post_request(scic, scic_sds_request_get_post_context(req)); 2988cc9203bfSDan Williams return SCI_SUCCESS; 2989cc9203bfSDan Williams } 2990cc9203bfSDan Williams 2991cc9203bfSDan Williams /** 2992cc9203bfSDan Williams * scic_controller_terminate_request() - This method is called by the SCI Core 2993cc9203bfSDan Williams * user to terminate an ongoing (i.e. started) core IO request. This does 2994cc9203bfSDan Williams * not abort the IO request at the target, but rather removes the IO request 2995cc9203bfSDan Williams * from the host controller. 2996cc9203bfSDan Williams * @controller: the handle to the controller object for which to terminate a 2997cc9203bfSDan Williams * request. 2998cc9203bfSDan Williams * @remote_device: the handle to the remote device object for which to 2999cc9203bfSDan Williams * terminate a request. 3000cc9203bfSDan Williams * @request: the handle to the io or task management request object to 3001cc9203bfSDan Williams * terminate. 3002cc9203bfSDan Williams * 3003cc9203bfSDan Williams * Indicate if the controller successfully began the terminate process for the 3004cc9203bfSDan Williams * IO request. SCI_SUCCESS if the terminate process was successfully started 3005cc9203bfSDan Williams * for the request. Determine the failure situations and return values. 3006cc9203bfSDan Williams */ 3007cc9203bfSDan Williams enum sci_status scic_controller_terminate_request( 3008cc9203bfSDan Williams struct scic_sds_controller *scic, 3009cc9203bfSDan Williams struct scic_sds_remote_device *rdev, 3010cc9203bfSDan Williams struct scic_sds_request *req) 3011cc9203bfSDan Williams { 3012cc9203bfSDan Williams enum sci_status status; 3013cc9203bfSDan Williams 3014cc9203bfSDan Williams if (scic->state_machine.current_state_id != 3015cc9203bfSDan Williams SCI_BASE_CONTROLLER_STATE_READY) { 3016cc9203bfSDan Williams dev_warn(scic_to_dev(scic), 3017cc9203bfSDan Williams "invalid state to terminate request\n"); 3018cc9203bfSDan Williams return SCI_FAILURE_INVALID_STATE; 3019cc9203bfSDan Williams } 3020cc9203bfSDan Williams 3021cc9203bfSDan Williams status = scic_sds_io_request_terminate(req); 3022cc9203bfSDan Williams if (status != SCI_SUCCESS) 3023cc9203bfSDan Williams return status; 3024cc9203bfSDan Williams 3025cc9203bfSDan Williams /* 3026cc9203bfSDan Williams * Utilize the original post context command and or in the POST_TC_ABORT 3027cc9203bfSDan Williams * request sub-type. 3028cc9203bfSDan Williams */ 3029cc9203bfSDan Williams scic_sds_controller_post_request(scic, 3030cc9203bfSDan Williams scic_sds_request_get_post_context(req) | 3031cc9203bfSDan Williams SCU_CONTEXT_COMMAND_REQUEST_POST_TC_ABORT); 3032cc9203bfSDan Williams return SCI_SUCCESS; 3033cc9203bfSDan Williams } 3034cc9203bfSDan Williams 3035cc9203bfSDan Williams /** 3036cc9203bfSDan Williams * scic_controller_complete_io() - This method will perform core specific 3037cc9203bfSDan Williams * completion operations for an IO request. After this method is invoked, 3038cc9203bfSDan Williams * the user should consider the IO request as invalid until it is properly 3039cc9203bfSDan Williams * reused (i.e. re-constructed). 3040cc9203bfSDan Williams * @controller: The handle to the controller object for which to complete the 3041cc9203bfSDan Williams * IO request. 3042cc9203bfSDan Williams * @remote_device: The handle to the remote device object for which to complete 3043cc9203bfSDan Williams * the IO request. 3044cc9203bfSDan Williams * @io_request: the handle to the io request object to complete. 3045cc9203bfSDan Williams * 3046cc9203bfSDan Williams * - IO tags are a protected resource. It is incumbent upon the SCI Core user 3047cc9203bfSDan Williams * to ensure that each of the methods that may allocate or free available IO 3048cc9203bfSDan Williams * tags are handled in a mutually exclusive manner. This method is one of said 3049cc9203bfSDan Williams * methods requiring proper critical code section protection (e.g. semaphore, 3050cc9203bfSDan Williams * spin-lock, etc.). - If the IO tag for a request was allocated, by the SCI 3051cc9203bfSDan Williams * Core user, using the scic_controller_allocate_io_tag() method, then it is 3052cc9203bfSDan Williams * the responsibility of the caller to invoke the scic_controller_free_io_tag() 3053cc9203bfSDan Williams * method to free the tag (i.e. this method will not free the IO tag). Indicate 3054cc9203bfSDan Williams * if the controller successfully completed the IO request. SCI_SUCCESS if the 3055cc9203bfSDan Williams * completion process was successful. 3056cc9203bfSDan Williams */ 3057cc9203bfSDan Williams enum sci_status scic_controller_complete_io( 3058cc9203bfSDan Williams struct scic_sds_controller *scic, 3059cc9203bfSDan Williams struct scic_sds_remote_device *rdev, 3060cc9203bfSDan Williams struct scic_sds_request *request) 3061cc9203bfSDan Williams { 3062cc9203bfSDan Williams enum sci_status status; 3063cc9203bfSDan Williams u16 index; 3064cc9203bfSDan Williams 3065cc9203bfSDan Williams switch (scic->state_machine.current_state_id) { 3066cc9203bfSDan Williams case SCI_BASE_CONTROLLER_STATE_STOPPING: 3067cc9203bfSDan Williams /* XXX: Implement this function */ 3068cc9203bfSDan Williams return SCI_FAILURE; 3069cc9203bfSDan Williams case SCI_BASE_CONTROLLER_STATE_READY: 3070cc9203bfSDan Williams status = scic_sds_remote_device_complete_io(scic, rdev, request); 3071cc9203bfSDan Williams if (status != SCI_SUCCESS) 3072cc9203bfSDan Williams return status; 3073cc9203bfSDan Williams 3074cc9203bfSDan Williams index = scic_sds_io_tag_get_index(request->io_tag); 3075cc9203bfSDan Williams scic->io_request_table[index] = NULL; 3076cc9203bfSDan Williams return SCI_SUCCESS; 3077cc9203bfSDan Williams default: 3078cc9203bfSDan Williams dev_warn(scic_to_dev(scic), "invalid state to complete I/O"); 3079cc9203bfSDan Williams return SCI_FAILURE_INVALID_STATE; 3080cc9203bfSDan Williams } 3081cc9203bfSDan Williams 3082cc9203bfSDan Williams } 3083cc9203bfSDan Williams 3084cc9203bfSDan Williams enum sci_status scic_controller_continue_io(struct scic_sds_request *sci_req) 3085cc9203bfSDan Williams { 3086cc9203bfSDan Williams struct scic_sds_controller *scic = sci_req->owning_controller; 3087cc9203bfSDan Williams 3088cc9203bfSDan Williams if (scic->state_machine.current_state_id != 3089cc9203bfSDan Williams SCI_BASE_CONTROLLER_STATE_READY) { 3090cc9203bfSDan Williams dev_warn(scic_to_dev(scic), "invalid state to continue I/O"); 3091cc9203bfSDan Williams return SCI_FAILURE_INVALID_STATE; 3092cc9203bfSDan Williams } 3093cc9203bfSDan Williams 3094cc9203bfSDan Williams scic->io_request_table[scic_sds_io_tag_get_index(sci_req->io_tag)] = sci_req; 3095cc9203bfSDan Williams scic_sds_controller_post_request(scic, scic_sds_request_get_post_context(sci_req)); 3096cc9203bfSDan Williams return SCI_SUCCESS; 3097cc9203bfSDan Williams } 3098cc9203bfSDan Williams 3099cc9203bfSDan Williams /** 3100cc9203bfSDan Williams * scic_controller_start_task() - This method is called by the SCIC user to 3101cc9203bfSDan Williams * send/start a framework task management request. 3102cc9203bfSDan Williams * @controller: the handle to the controller object for which to start the task 3103cc9203bfSDan Williams * management request. 3104cc9203bfSDan Williams * @remote_device: the handle to the remote device object for which to start 3105cc9203bfSDan Williams * the task management request. 3106cc9203bfSDan Williams * @task_request: the handle to the task request object to start. 3107cc9203bfSDan Williams * @io_tag: This parameter specifies a previously allocated IO tag that the 3108cc9203bfSDan Williams * user desires to be utilized for this request. Note this not the io_tag 3109cc9203bfSDan Williams * of the request being managed. It is to be utilized for the task request 3110cc9203bfSDan Williams * itself. This parameter is optional. The user is allowed to supply 3111cc9203bfSDan Williams * SCI_CONTROLLER_INVALID_IO_TAG as the value for this parameter. 3112cc9203bfSDan Williams * 3113cc9203bfSDan Williams * - IO tags are a protected resource. It is incumbent upon the SCI Core user 3114cc9203bfSDan Williams * to ensure that each of the methods that may allocate or free available IO 3115cc9203bfSDan Williams * tags are handled in a mutually exclusive manner. This method is one of said 3116cc9203bfSDan Williams * methods requiring proper critical code section protection (e.g. semaphore, 3117cc9203bfSDan Williams * spin-lock, etc.). - The user must synchronize this task with completion 3118cc9203bfSDan Williams * queue processing. If they are not synchronized then it is possible for the 3119cc9203bfSDan Williams * io requests that are being managed by the task request can complete before 3120cc9203bfSDan Williams * starting the task request. scic_controller_allocate_tag() for more 3121cc9203bfSDan Williams * information on allocating a tag. Indicate if the controller successfully 3122cc9203bfSDan Williams * started the IO request. SCI_TASK_SUCCESS if the task request was 3123cc9203bfSDan Williams * successfully started. SCI_TASK_FAILURE_REQUIRES_SCSI_ABORT This value is 3124cc9203bfSDan Williams * returned if there is/are task(s) outstanding that require termination or 3125cc9203bfSDan Williams * completion before this request can succeed. 3126cc9203bfSDan Williams */ 3127cc9203bfSDan Williams enum sci_task_status scic_controller_start_task( 3128cc9203bfSDan Williams struct scic_sds_controller *scic, 3129cc9203bfSDan Williams struct scic_sds_remote_device *rdev, 3130cc9203bfSDan Williams struct scic_sds_request *req, 3131cc9203bfSDan Williams u16 task_tag) 3132cc9203bfSDan Williams { 3133cc9203bfSDan Williams enum sci_status status; 3134cc9203bfSDan Williams 3135cc9203bfSDan Williams if (scic->state_machine.current_state_id != 3136cc9203bfSDan Williams SCI_BASE_CONTROLLER_STATE_READY) { 3137cc9203bfSDan Williams dev_warn(scic_to_dev(scic), 3138cc9203bfSDan Williams "%s: SCIC Controller starting task from invalid " 3139cc9203bfSDan Williams "state\n", 3140cc9203bfSDan Williams __func__); 3141cc9203bfSDan Williams return SCI_TASK_FAILURE_INVALID_STATE; 3142cc9203bfSDan Williams } 3143cc9203bfSDan Williams 3144cc9203bfSDan Williams status = scic_sds_remote_device_start_task(scic, rdev, req); 3145cc9203bfSDan Williams switch (status) { 3146cc9203bfSDan Williams case SCI_FAILURE_RESET_DEVICE_PARTIAL_SUCCESS: 3147cc9203bfSDan Williams scic->io_request_table[scic_sds_io_tag_get_index(req->io_tag)] = req; 3148cc9203bfSDan Williams 3149cc9203bfSDan Williams /* 3150cc9203bfSDan Williams * We will let framework know this task request started successfully, 3151cc9203bfSDan Williams * although core is still woring on starting the request (to post tc when 3152cc9203bfSDan Williams * RNC is resumed.) 3153cc9203bfSDan Williams */ 3154cc9203bfSDan Williams return SCI_SUCCESS; 3155cc9203bfSDan Williams case SCI_SUCCESS: 3156cc9203bfSDan Williams scic->io_request_table[scic_sds_io_tag_get_index(req->io_tag)] = req; 3157cc9203bfSDan Williams 3158cc9203bfSDan Williams scic_sds_controller_post_request(scic, 3159cc9203bfSDan Williams scic_sds_request_get_post_context(req)); 3160cc9203bfSDan Williams break; 3161cc9203bfSDan Williams default: 3162cc9203bfSDan Williams break; 3163cc9203bfSDan Williams } 3164cc9203bfSDan Williams 3165cc9203bfSDan Williams return status; 3166cc9203bfSDan Williams } 3167cc9203bfSDan Williams 3168cc9203bfSDan Williams /** 3169cc9203bfSDan Williams * scic_controller_allocate_io_tag() - This method will allocate a tag from the 3170cc9203bfSDan Williams * pool of free IO tags. Direct allocation of IO tags by the SCI Core user 3171cc9203bfSDan Williams * is optional. The scic_controller_start_io() method will allocate an IO 3172cc9203bfSDan Williams * tag if this method is not utilized and the tag is not supplied to the IO 3173cc9203bfSDan Williams * construct routine. Direct allocation of IO tags may provide additional 3174cc9203bfSDan Williams * performance improvements in environments capable of supporting this usage 3175cc9203bfSDan Williams * model. Additionally, direct allocation of IO tags also provides 3176cc9203bfSDan Williams * additional flexibility to the SCI Core user. Specifically, the user may 3177cc9203bfSDan Williams * retain IO tags across the lives of multiple IO requests. 3178cc9203bfSDan Williams * @controller: the handle to the controller object for which to allocate the 3179cc9203bfSDan Williams * tag. 3180cc9203bfSDan Williams * 3181cc9203bfSDan Williams * IO tags are a protected resource. It is incumbent upon the SCI Core user to 3182cc9203bfSDan Williams * ensure that each of the methods that may allocate or free available IO tags 3183cc9203bfSDan Williams * are handled in a mutually exclusive manner. This method is one of said 3184cc9203bfSDan Williams * methods requiring proper critical code section protection (e.g. semaphore, 3185cc9203bfSDan Williams * spin-lock, etc.). An unsigned integer representing an available IO tag. 3186cc9203bfSDan Williams * SCI_CONTROLLER_INVALID_IO_TAG This value is returned if there are no 3187cc9203bfSDan Williams * currently available tags to be allocated. All return other values indicate a 3188cc9203bfSDan Williams * legitimate tag. 3189cc9203bfSDan Williams */ 3190cc9203bfSDan Williams u16 scic_controller_allocate_io_tag( 3191cc9203bfSDan Williams struct scic_sds_controller *scic) 3192cc9203bfSDan Williams { 3193cc9203bfSDan Williams u16 task_context; 3194cc9203bfSDan Williams u16 sequence_count; 3195cc9203bfSDan Williams 3196cc9203bfSDan Williams if (!sci_pool_empty(scic->tci_pool)) { 3197cc9203bfSDan Williams sci_pool_get(scic->tci_pool, task_context); 3198cc9203bfSDan Williams 3199cc9203bfSDan Williams sequence_count = scic->io_request_sequence[task_context]; 3200cc9203bfSDan Williams 3201cc9203bfSDan Williams return scic_sds_io_tag_construct(sequence_count, task_context); 3202cc9203bfSDan Williams } 3203cc9203bfSDan Williams 3204cc9203bfSDan Williams return SCI_CONTROLLER_INVALID_IO_TAG; 3205cc9203bfSDan Williams } 3206cc9203bfSDan Williams 3207cc9203bfSDan Williams /** 3208cc9203bfSDan Williams * scic_controller_free_io_tag() - This method will free an IO tag to the pool 3209cc9203bfSDan Williams * of free IO tags. This method provides the SCI Core user more flexibility 3210cc9203bfSDan Williams * with regards to IO tags. The user may desire to keep an IO tag after an 3211cc9203bfSDan Williams * IO request has completed, because they plan on re-using the tag for a 3212cc9203bfSDan Williams * subsequent IO request. This method is only legal if the tag was 3213cc9203bfSDan Williams * allocated via scic_controller_allocate_io_tag(). 3214cc9203bfSDan Williams * @controller: This parameter specifies the handle to the controller object 3215cc9203bfSDan Williams * for which to free/return the tag. 3216cc9203bfSDan Williams * @io_tag: This parameter represents the tag to be freed to the pool of 3217cc9203bfSDan Williams * available tags. 3218cc9203bfSDan Williams * 3219cc9203bfSDan Williams * - IO tags are a protected resource. It is incumbent upon the SCI Core user 3220cc9203bfSDan Williams * to ensure that each of the methods that may allocate or free available IO 3221cc9203bfSDan Williams * tags are handled in a mutually exclusive manner. This method is one of said 3222cc9203bfSDan Williams * methods requiring proper critical code section protection (e.g. semaphore, 3223cc9203bfSDan Williams * spin-lock, etc.). - If the IO tag for a request was allocated, by the SCI 3224cc9203bfSDan Williams * Core user, using the scic_controller_allocate_io_tag() method, then it is 3225cc9203bfSDan Williams * the responsibility of the caller to invoke this method to free the tag. This 3226cc9203bfSDan Williams * method returns an indication of whether the tag was successfully put back 3227cc9203bfSDan Williams * (freed) to the pool of available tags. SCI_SUCCESS This return value 3228cc9203bfSDan Williams * indicates the tag was successfully placed into the pool of available IO 3229cc9203bfSDan Williams * tags. SCI_FAILURE_INVALID_IO_TAG This value is returned if the supplied tag 3230cc9203bfSDan Williams * is not a valid IO tag value. 3231cc9203bfSDan Williams */ 3232cc9203bfSDan Williams enum sci_status scic_controller_free_io_tag( 3233cc9203bfSDan Williams struct scic_sds_controller *scic, 3234cc9203bfSDan Williams u16 io_tag) 3235cc9203bfSDan Williams { 3236cc9203bfSDan Williams u16 sequence; 3237cc9203bfSDan Williams u16 index; 3238cc9203bfSDan Williams 3239cc9203bfSDan Williams BUG_ON(io_tag == SCI_CONTROLLER_INVALID_IO_TAG); 3240cc9203bfSDan Williams 3241cc9203bfSDan Williams sequence = scic_sds_io_tag_get_sequence(io_tag); 3242cc9203bfSDan Williams index = scic_sds_io_tag_get_index(io_tag); 3243cc9203bfSDan Williams 3244cc9203bfSDan Williams if (!sci_pool_full(scic->tci_pool)) { 3245cc9203bfSDan Williams if (sequence == scic->io_request_sequence[index]) { 3246cc9203bfSDan Williams scic_sds_io_sequence_increment( 3247cc9203bfSDan Williams scic->io_request_sequence[index]); 3248cc9203bfSDan Williams 3249cc9203bfSDan Williams sci_pool_put(scic->tci_pool, index); 3250cc9203bfSDan Williams 3251cc9203bfSDan Williams return SCI_SUCCESS; 3252cc9203bfSDan Williams } 3253cc9203bfSDan Williams } 3254cc9203bfSDan Williams 3255cc9203bfSDan Williams return SCI_FAILURE_INVALID_IO_TAG; 3256cc9203bfSDan Williams } 3257cc9203bfSDan Williams 3258cc9203bfSDan Williams 3259