xref: /openbmc/linux/drivers/scsi/isci/host.c (revision 50a92d93148ec073efd2456b007e04ecae452086)
16f231ddaSDan Williams /*
26f231ddaSDan Williams  * This file is provided under a dual BSD/GPLv2 license.  When using or
36f231ddaSDan Williams  * redistributing this file, you may do so under either license.
46f231ddaSDan Williams  *
56f231ddaSDan Williams  * GPL LICENSE SUMMARY
66f231ddaSDan Williams  *
76f231ddaSDan Williams  * Copyright(c) 2008 - 2011 Intel Corporation. All rights reserved.
86f231ddaSDan Williams  *
96f231ddaSDan Williams  * This program is free software; you can redistribute it and/or modify
106f231ddaSDan Williams  * it under the terms of version 2 of the GNU General Public License as
116f231ddaSDan Williams  * published by the Free Software Foundation.
126f231ddaSDan Williams  *
136f231ddaSDan Williams  * This program is distributed in the hope that it will be useful, but
146f231ddaSDan Williams  * WITHOUT ANY WARRANTY; without even the implied warranty of
156f231ddaSDan Williams  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
166f231ddaSDan Williams  * General Public License for more details.
176f231ddaSDan Williams  *
186f231ddaSDan Williams  * You should have received a copy of the GNU General Public License
196f231ddaSDan Williams  * along with this program; if not, write to the Free Software
206f231ddaSDan Williams  * Foundation, Inc., 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
216f231ddaSDan Williams  * The full GNU General Public License is included in this distribution
226f231ddaSDan Williams  * in the file called LICENSE.GPL.
236f231ddaSDan Williams  *
246f231ddaSDan Williams  * BSD LICENSE
256f231ddaSDan Williams  *
266f231ddaSDan Williams  * Copyright(c) 2008 - 2011 Intel Corporation. All rights reserved.
276f231ddaSDan Williams  * All rights reserved.
286f231ddaSDan Williams  *
296f231ddaSDan Williams  * Redistribution and use in source and binary forms, with or without
306f231ddaSDan Williams  * modification, are permitted provided that the following conditions
316f231ddaSDan Williams  * are met:
326f231ddaSDan Williams  *
336f231ddaSDan Williams  *   * Redistributions of source code must retain the above copyright
346f231ddaSDan Williams  *     notice, this list of conditions and the following disclaimer.
356f231ddaSDan Williams  *   * Redistributions in binary form must reproduce the above copyright
366f231ddaSDan Williams  *     notice, this list of conditions and the following disclaimer in
376f231ddaSDan Williams  *     the documentation and/or other materials provided with the
386f231ddaSDan Williams  *     distribution.
396f231ddaSDan Williams  *   * Neither the name of Intel Corporation nor the names of its
406f231ddaSDan Williams  *     contributors may be used to endorse or promote products derived
416f231ddaSDan Williams  *     from this software without specific prior written permission.
426f231ddaSDan Williams  *
436f231ddaSDan Williams  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
446f231ddaSDan Williams  * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
456f231ddaSDan Williams  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
466f231ddaSDan Williams  * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
476f231ddaSDan Williams  * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
486f231ddaSDan Williams  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
496f231ddaSDan Williams  * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
506f231ddaSDan Williams  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
516f231ddaSDan Williams  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
526f231ddaSDan Williams  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
536f231ddaSDan Williams  * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
546f231ddaSDan Williams  */
55ac668c69SDan Williams #include <linux/circ_buf.h>
56cc9203bfSDan Williams #include <linux/device.h>
57cc9203bfSDan Williams #include <scsi/sas.h>
58cc9203bfSDan Williams #include "host.h"
596f231ddaSDan Williams #include "isci.h"
606f231ddaSDan Williams #include "port.h"
61d044af17SDan Williams #include "probe_roms.h"
62cc9203bfSDan Williams #include "remote_device.h"
63cc9203bfSDan Williams #include "request.h"
64cc9203bfSDan Williams #include "scu_completion_codes.h"
65cc9203bfSDan Williams #include "scu_event_codes.h"
6663a3a15fSDan Williams #include "registers.h"
67cc9203bfSDan Williams #include "scu_remote_node_context.h"
68cc9203bfSDan Williams #include "scu_task_context.h"
696f231ddaSDan Williams 
70cc9203bfSDan Williams #define SCU_CONTEXT_RAM_INIT_STALL_TIME      200
71cc9203bfSDan Williams 
727c78da31SDan Williams #define smu_max_ports(dcc_value) \
73cc9203bfSDan Williams 	(\
74cc9203bfSDan Williams 		(((dcc_value) & SMU_DEVICE_CONTEXT_CAPACITY_MAX_LP_MASK) \
75cc9203bfSDan Williams 		 >> SMU_DEVICE_CONTEXT_CAPACITY_MAX_LP_SHIFT) + 1 \
76cc9203bfSDan Williams 	)
77cc9203bfSDan Williams 
787c78da31SDan Williams #define smu_max_task_contexts(dcc_value)	\
79cc9203bfSDan Williams 	(\
80cc9203bfSDan Williams 		(((dcc_value) & SMU_DEVICE_CONTEXT_CAPACITY_MAX_TC_MASK) \
81cc9203bfSDan Williams 		 >> SMU_DEVICE_CONTEXT_CAPACITY_MAX_TC_SHIFT) + 1 \
82cc9203bfSDan Williams 	)
83cc9203bfSDan Williams 
847c78da31SDan Williams #define smu_max_rncs(dcc_value) \
85cc9203bfSDan Williams 	(\
86cc9203bfSDan Williams 		(((dcc_value) & SMU_DEVICE_CONTEXT_CAPACITY_MAX_RNC_MASK) \
87cc9203bfSDan Williams 		 >> SMU_DEVICE_CONTEXT_CAPACITY_MAX_RNC_SHIFT) + 1 \
88cc9203bfSDan Williams 	)
89cc9203bfSDan Williams 
90cc9203bfSDan Williams #define SCIC_SDS_CONTROLLER_PHY_START_TIMEOUT      100
91cc9203bfSDan Williams 
92cc9203bfSDan Williams /**
93cc9203bfSDan Williams  *
94cc9203bfSDan Williams  *
95cc9203bfSDan Williams  * The number of milliseconds to wait while a given phy is consuming power
96cc9203bfSDan Williams  * before allowing another set of phys to consume power. Ultimately, this will
97cc9203bfSDan Williams  * be specified by OEM parameter.
98cc9203bfSDan Williams  */
99cc9203bfSDan Williams #define SCIC_SDS_CONTROLLER_POWER_CONTROL_INTERVAL 500
100cc9203bfSDan Williams 
101cc9203bfSDan Williams /**
102cc9203bfSDan Williams  * NORMALIZE_PUT_POINTER() -
103cc9203bfSDan Williams  *
104cc9203bfSDan Williams  * This macro will normalize the completion queue put pointer so its value can
105cc9203bfSDan Williams  * be used as an array inde
106cc9203bfSDan Williams  */
107cc9203bfSDan Williams #define NORMALIZE_PUT_POINTER(x) \
108cc9203bfSDan Williams 	((x) & SMU_COMPLETION_QUEUE_PUT_POINTER_MASK)
109cc9203bfSDan Williams 
110cc9203bfSDan Williams 
111cc9203bfSDan Williams /**
112cc9203bfSDan Williams  * NORMALIZE_EVENT_POINTER() -
113cc9203bfSDan Williams  *
114cc9203bfSDan Williams  * This macro will normalize the completion queue event entry so its value can
115cc9203bfSDan Williams  * be used as an index.
116cc9203bfSDan Williams  */
117cc9203bfSDan Williams #define NORMALIZE_EVENT_POINTER(x) \
118cc9203bfSDan Williams 	(\
119cc9203bfSDan Williams 		((x) & SMU_COMPLETION_QUEUE_GET_EVENT_POINTER_MASK) \
120cc9203bfSDan Williams 		>> SMU_COMPLETION_QUEUE_GET_EVENT_POINTER_SHIFT	\
121cc9203bfSDan Williams 	)
122cc9203bfSDan Williams 
123cc9203bfSDan Williams /**
124cc9203bfSDan Williams  * NORMALIZE_GET_POINTER() -
125cc9203bfSDan Williams  *
126cc9203bfSDan Williams  * This macro will normalize the completion queue get pointer so its value can
127cc9203bfSDan Williams  * be used as an index into an array
128cc9203bfSDan Williams  */
129cc9203bfSDan Williams #define NORMALIZE_GET_POINTER(x) \
130cc9203bfSDan Williams 	((x) & SMU_COMPLETION_QUEUE_GET_POINTER_MASK)
131cc9203bfSDan Williams 
132cc9203bfSDan Williams /**
133cc9203bfSDan Williams  * NORMALIZE_GET_POINTER_CYCLE_BIT() -
134cc9203bfSDan Williams  *
135cc9203bfSDan Williams  * This macro will normalize the completion queue cycle pointer so it matches
136cc9203bfSDan Williams  * the completion queue cycle bit
137cc9203bfSDan Williams  */
138cc9203bfSDan Williams #define NORMALIZE_GET_POINTER_CYCLE_BIT(x) \
139cc9203bfSDan Williams 	((SMU_CQGR_CYCLE_BIT & (x)) << (31 - SMU_COMPLETION_QUEUE_GET_CYCLE_BIT_SHIFT))
140cc9203bfSDan Williams 
141cc9203bfSDan Williams /**
142cc9203bfSDan Williams  * COMPLETION_QUEUE_CYCLE_BIT() -
143cc9203bfSDan Williams  *
144cc9203bfSDan Williams  * This macro will return the cycle bit of the completion queue entry
145cc9203bfSDan Williams  */
146cc9203bfSDan Williams #define COMPLETION_QUEUE_CYCLE_BIT(x) ((x) & 0x80000000)
147cc9203bfSDan Williams 
14812ef6544SEdmund Nadolski /* Init the state machine and call the state entry function (if any) */
14912ef6544SEdmund Nadolski void sci_init_sm(struct sci_base_state_machine *sm,
15012ef6544SEdmund Nadolski 		 const struct sci_base_state *state_table, u32 initial_state)
15112ef6544SEdmund Nadolski {
15212ef6544SEdmund Nadolski 	sci_state_transition_t handler;
15312ef6544SEdmund Nadolski 
15412ef6544SEdmund Nadolski 	sm->initial_state_id    = initial_state;
15512ef6544SEdmund Nadolski 	sm->previous_state_id   = initial_state;
15612ef6544SEdmund Nadolski 	sm->current_state_id    = initial_state;
15712ef6544SEdmund Nadolski 	sm->state_table         = state_table;
15812ef6544SEdmund Nadolski 
15912ef6544SEdmund Nadolski 	handler = sm->state_table[initial_state].enter_state;
16012ef6544SEdmund Nadolski 	if (handler)
16112ef6544SEdmund Nadolski 		handler(sm);
16212ef6544SEdmund Nadolski }
16312ef6544SEdmund Nadolski 
16412ef6544SEdmund Nadolski /* Call the state exit fn, update the current state, call the state entry fn */
16512ef6544SEdmund Nadolski void sci_change_state(struct sci_base_state_machine *sm, u32 next_state)
16612ef6544SEdmund Nadolski {
16712ef6544SEdmund Nadolski 	sci_state_transition_t handler;
16812ef6544SEdmund Nadolski 
16912ef6544SEdmund Nadolski 	handler = sm->state_table[sm->current_state_id].exit_state;
17012ef6544SEdmund Nadolski 	if (handler)
17112ef6544SEdmund Nadolski 		handler(sm);
17212ef6544SEdmund Nadolski 
17312ef6544SEdmund Nadolski 	sm->previous_state_id = sm->current_state_id;
17412ef6544SEdmund Nadolski 	sm->current_state_id = next_state;
17512ef6544SEdmund Nadolski 
17612ef6544SEdmund Nadolski 	handler = sm->state_table[sm->current_state_id].enter_state;
17712ef6544SEdmund Nadolski 	if (handler)
17812ef6544SEdmund Nadolski 		handler(sm);
17912ef6544SEdmund Nadolski }
18012ef6544SEdmund Nadolski 
18189a7301fSDan Williams static bool sci_controller_completion_queue_has_entries(struct isci_host *ihost)
182cc9203bfSDan Williams {
183d9dcb4baSDan Williams 	u32 get_value = ihost->completion_queue_get;
184cc9203bfSDan Williams 	u32 get_index = get_value & SMU_COMPLETION_QUEUE_GET_POINTER_MASK;
185cc9203bfSDan Williams 
186cc9203bfSDan Williams 	if (NORMALIZE_GET_POINTER_CYCLE_BIT(get_value) ==
187d9dcb4baSDan Williams 	    COMPLETION_QUEUE_CYCLE_BIT(ihost->completion_queue[get_index]))
188cc9203bfSDan Williams 		return true;
189cc9203bfSDan Williams 
190cc9203bfSDan Williams 	return false;
191cc9203bfSDan Williams }
192cc9203bfSDan Williams 
19389a7301fSDan Williams static bool sci_controller_isr(struct isci_host *ihost)
194cc9203bfSDan Williams {
19589a7301fSDan Williams 	if (sci_controller_completion_queue_has_entries(ihost)) {
196cc9203bfSDan Williams 		return true;
197cc9203bfSDan Williams 	} else {
198cc9203bfSDan Williams 		/*
199cc9203bfSDan Williams 		 * we have a spurious interrupt it could be that we have already
200cc9203bfSDan Williams 		 * emptied the completion queue from a previous interrupt */
201d9dcb4baSDan Williams 		writel(SMU_ISR_COMPLETION, &ihost->smu_registers->interrupt_status);
202cc9203bfSDan Williams 
203cc9203bfSDan Williams 		/*
204cc9203bfSDan Williams 		 * There is a race in the hardware that could cause us not to be notified
205cc9203bfSDan Williams 		 * of an interrupt completion if we do not take this step.  We will mask
206cc9203bfSDan Williams 		 * then unmask the interrupts so if there is another interrupt pending
207cc9203bfSDan Williams 		 * the clearing of the interrupt source we get the next interrupt message. */
208d9dcb4baSDan Williams 		writel(0xFF000000, &ihost->smu_registers->interrupt_mask);
209d9dcb4baSDan Williams 		writel(0, &ihost->smu_registers->interrupt_mask);
210cc9203bfSDan Williams 	}
211cc9203bfSDan Williams 
212cc9203bfSDan Williams 	return false;
213cc9203bfSDan Williams }
214cc9203bfSDan Williams 
215c7ef4031SDan Williams irqreturn_t isci_msix_isr(int vec, void *data)
2166f231ddaSDan Williams {
217c7ef4031SDan Williams 	struct isci_host *ihost = data;
2186f231ddaSDan Williams 
21989a7301fSDan Williams 	if (sci_controller_isr(ihost))
220c7ef4031SDan Williams 		tasklet_schedule(&ihost->completion_tasklet);
2216f231ddaSDan Williams 
222c7ef4031SDan Williams 	return IRQ_HANDLED;
223c7ef4031SDan Williams }
224c7ef4031SDan Williams 
22589a7301fSDan Williams static bool sci_controller_error_isr(struct isci_host *ihost)
226cc9203bfSDan Williams {
227cc9203bfSDan Williams 	u32 interrupt_status;
228cc9203bfSDan Williams 
229cc9203bfSDan Williams 	interrupt_status =
230d9dcb4baSDan Williams 		readl(&ihost->smu_registers->interrupt_status);
231cc9203bfSDan Williams 	interrupt_status &= (SMU_ISR_QUEUE_ERROR | SMU_ISR_QUEUE_SUSPEND);
232cc9203bfSDan Williams 
233cc9203bfSDan Williams 	if (interrupt_status != 0) {
234cc9203bfSDan Williams 		/*
235cc9203bfSDan Williams 		 * There is an error interrupt pending so let it through and handle
236cc9203bfSDan Williams 		 * in the callback */
237cc9203bfSDan Williams 		return true;
238cc9203bfSDan Williams 	}
239cc9203bfSDan Williams 
240cc9203bfSDan Williams 	/*
241cc9203bfSDan Williams 	 * There is a race in the hardware that could cause us not to be notified
242cc9203bfSDan Williams 	 * of an interrupt completion if we do not take this step.  We will mask
243cc9203bfSDan Williams 	 * then unmask the error interrupts so if there was another interrupt
244cc9203bfSDan Williams 	 * pending we will be notified.
245cc9203bfSDan Williams 	 * Could we write the value of (SMU_ISR_QUEUE_ERROR | SMU_ISR_QUEUE_SUSPEND)? */
246d9dcb4baSDan Williams 	writel(0xff, &ihost->smu_registers->interrupt_mask);
247d9dcb4baSDan Williams 	writel(0, &ihost->smu_registers->interrupt_mask);
248cc9203bfSDan Williams 
249cc9203bfSDan Williams 	return false;
250cc9203bfSDan Williams }
251cc9203bfSDan Williams 
25289a7301fSDan Williams static void sci_controller_task_completion(struct isci_host *ihost, u32 ent)
253cc9203bfSDan Williams {
25489a7301fSDan Williams 	u32 index = SCU_GET_COMPLETION_INDEX(ent);
255db056250SDan Williams 	struct isci_request *ireq = ihost->reqs[index];
256cc9203bfSDan Williams 
257cc9203bfSDan Williams 	/* Make sure that we really want to process this IO request */
258db056250SDan Williams 	if (test_bit(IREQ_ACTIVE, &ireq->flags) &&
2595076a1a9SDan Williams 	    ireq->io_tag != SCI_CONTROLLER_INVALID_IO_TAG &&
260d9dcb4baSDan Williams 	    ISCI_TAG_SEQ(ireq->io_tag) == ihost->io_request_sequence[index])
26189a7301fSDan Williams 		/* Yep this is a valid io request pass it along to the
26289a7301fSDan Williams 		 * io request handler
26389a7301fSDan Williams 		 */
26489a7301fSDan Williams 		sci_io_request_tc_completion(ireq, ent);
265cc9203bfSDan Williams }
266cc9203bfSDan Williams 
26789a7301fSDan Williams static void sci_controller_sdma_completion(struct isci_host *ihost, u32 ent)
268cc9203bfSDan Williams {
269cc9203bfSDan Williams 	u32 index;
2705076a1a9SDan Williams 	struct isci_request *ireq;
27178a6f06eSDan Williams 	struct isci_remote_device *idev;
272cc9203bfSDan Williams 
27389a7301fSDan Williams 	index = SCU_GET_COMPLETION_INDEX(ent);
274cc9203bfSDan Williams 
27589a7301fSDan Williams 	switch (scu_get_command_request_type(ent)) {
276cc9203bfSDan Williams 	case SCU_CONTEXT_COMMAND_REQUEST_TYPE_POST_TC:
277cc9203bfSDan Williams 	case SCU_CONTEXT_COMMAND_REQUEST_TYPE_DUMP_TC:
278d9dcb4baSDan Williams 		ireq = ihost->reqs[index];
279d9dcb4baSDan Williams 		dev_warn(&ihost->pdev->dev, "%s: %x for io request %p\n",
28089a7301fSDan Williams 			 __func__, ent, ireq);
281cc9203bfSDan Williams 		/* @todo For a post TC operation we need to fail the IO
282cc9203bfSDan Williams 		 * request
283cc9203bfSDan Williams 		 */
284cc9203bfSDan Williams 		break;
285cc9203bfSDan Williams 	case SCU_CONTEXT_COMMAND_REQUEST_TYPE_DUMP_RNC:
286cc9203bfSDan Williams 	case SCU_CONTEXT_COMMAND_REQUEST_TYPE_OTHER_RNC:
287cc9203bfSDan Williams 	case SCU_CONTEXT_COMMAND_REQUEST_TYPE_POST_RNC:
288d9dcb4baSDan Williams 		idev = ihost->device_table[index];
289d9dcb4baSDan Williams 		dev_warn(&ihost->pdev->dev, "%s: %x for device %p\n",
29089a7301fSDan Williams 			 __func__, ent, idev);
291cc9203bfSDan Williams 		/* @todo For a port RNC operation we need to fail the
292cc9203bfSDan Williams 		 * device
293cc9203bfSDan Williams 		 */
294cc9203bfSDan Williams 		break;
295cc9203bfSDan Williams 	default:
296d9dcb4baSDan Williams 		dev_warn(&ihost->pdev->dev, "%s: unknown completion type %x\n",
29789a7301fSDan Williams 			 __func__, ent);
298cc9203bfSDan Williams 		break;
299cc9203bfSDan Williams 	}
300cc9203bfSDan Williams }
301cc9203bfSDan Williams 
30289a7301fSDan Williams static void sci_controller_unsolicited_frame(struct isci_host *ihost, u32 ent)
303cc9203bfSDan Williams {
304cc9203bfSDan Williams 	u32 index;
305cc9203bfSDan Williams 	u32 frame_index;
306cc9203bfSDan Williams 
307cc9203bfSDan Williams 	struct scu_unsolicited_frame_header *frame_header;
30885280955SDan Williams 	struct isci_phy *iphy;
30978a6f06eSDan Williams 	struct isci_remote_device *idev;
310cc9203bfSDan Williams 
311cc9203bfSDan Williams 	enum sci_status result = SCI_FAILURE;
312cc9203bfSDan Williams 
31389a7301fSDan Williams 	frame_index = SCU_GET_FRAME_INDEX(ent);
314cc9203bfSDan Williams 
315d9dcb4baSDan Williams 	frame_header = ihost->uf_control.buffers.array[frame_index].header;
316d9dcb4baSDan Williams 	ihost->uf_control.buffers.array[frame_index].state = UNSOLICITED_FRAME_IN_USE;
317cc9203bfSDan Williams 
31889a7301fSDan Williams 	if (SCU_GET_FRAME_ERROR(ent)) {
319cc9203bfSDan Williams 		/*
320cc9203bfSDan Williams 		 * / @todo If the IAF frame or SIGNATURE FIS frame has an error will
321cc9203bfSDan Williams 		 * /       this cause a problem? We expect the phy initialization will
322cc9203bfSDan Williams 		 * /       fail if there is an error in the frame. */
32389a7301fSDan Williams 		sci_controller_release_frame(ihost, frame_index);
324cc9203bfSDan Williams 		return;
325cc9203bfSDan Williams 	}
326cc9203bfSDan Williams 
327cc9203bfSDan Williams 	if (frame_header->is_address_frame) {
32889a7301fSDan Williams 		index = SCU_GET_PROTOCOL_ENGINE_INDEX(ent);
32985280955SDan Williams 		iphy = &ihost->phys[index];
33089a7301fSDan Williams 		result = sci_phy_frame_handler(iphy, frame_index);
331cc9203bfSDan Williams 	} else {
332cc9203bfSDan Williams 
33389a7301fSDan Williams 		index = SCU_GET_COMPLETION_INDEX(ent);
334cc9203bfSDan Williams 
335cc9203bfSDan Williams 		if (index == SCIC_SDS_REMOTE_NODE_CONTEXT_INVALID_INDEX) {
336cc9203bfSDan Williams 			/*
337cc9203bfSDan Williams 			 * This is a signature fis or a frame from a direct attached SATA
338cc9203bfSDan Williams 			 * device that has not yet been created.  In either case forwared
339cc9203bfSDan Williams 			 * the frame to the PE and let it take care of the frame data. */
34089a7301fSDan Williams 			index = SCU_GET_PROTOCOL_ENGINE_INDEX(ent);
34185280955SDan Williams 			iphy = &ihost->phys[index];
34289a7301fSDan Williams 			result = sci_phy_frame_handler(iphy, frame_index);
343cc9203bfSDan Williams 		} else {
344d9dcb4baSDan Williams 			if (index < ihost->remote_node_entries)
345d9dcb4baSDan Williams 				idev = ihost->device_table[index];
346cc9203bfSDan Williams 			else
34778a6f06eSDan Williams 				idev = NULL;
348cc9203bfSDan Williams 
34978a6f06eSDan Williams 			if (idev != NULL)
35089a7301fSDan Williams 				result = sci_remote_device_frame_handler(idev, frame_index);
351cc9203bfSDan Williams 			else
35289a7301fSDan Williams 				sci_controller_release_frame(ihost, frame_index);
353cc9203bfSDan Williams 		}
354cc9203bfSDan Williams 	}
355cc9203bfSDan Williams 
356cc9203bfSDan Williams 	if (result != SCI_SUCCESS) {
357cc9203bfSDan Williams 		/*
358cc9203bfSDan Williams 		 * / @todo Is there any reason to report some additional error message
359cc9203bfSDan Williams 		 * /       when we get this failure notifiction? */
360cc9203bfSDan Williams 	}
361cc9203bfSDan Williams }
362cc9203bfSDan Williams 
36389a7301fSDan Williams static void sci_controller_event_completion(struct isci_host *ihost, u32 ent)
364cc9203bfSDan Williams {
36578a6f06eSDan Williams 	struct isci_remote_device *idev;
3665076a1a9SDan Williams 	struct isci_request *ireq;
36785280955SDan Williams 	struct isci_phy *iphy;
368cc9203bfSDan Williams 	u32 index;
369cc9203bfSDan Williams 
37089a7301fSDan Williams 	index = SCU_GET_COMPLETION_INDEX(ent);
371cc9203bfSDan Williams 
37289a7301fSDan Williams 	switch (scu_get_event_type(ent)) {
373cc9203bfSDan Williams 	case SCU_EVENT_TYPE_SMU_COMMAND_ERROR:
374cc9203bfSDan Williams 		/* / @todo The driver did something wrong and we need to fix the condtion. */
375d9dcb4baSDan Williams 		dev_err(&ihost->pdev->dev,
376cc9203bfSDan Williams 			"%s: SCIC Controller 0x%p received SMU command error "
377cc9203bfSDan Williams 			"0x%x\n",
378cc9203bfSDan Williams 			__func__,
379d9dcb4baSDan Williams 			ihost,
38089a7301fSDan Williams 			ent);
381cc9203bfSDan Williams 		break;
382cc9203bfSDan Williams 
383cc9203bfSDan Williams 	case SCU_EVENT_TYPE_SMU_PCQ_ERROR:
384cc9203bfSDan Williams 	case SCU_EVENT_TYPE_SMU_ERROR:
385cc9203bfSDan Williams 	case SCU_EVENT_TYPE_FATAL_MEMORY_ERROR:
386cc9203bfSDan Williams 		/*
387cc9203bfSDan Williams 		 * / @todo This is a hardware failure and its likely that we want to
388cc9203bfSDan Williams 		 * /       reset the controller. */
389d9dcb4baSDan Williams 		dev_err(&ihost->pdev->dev,
390cc9203bfSDan Williams 			"%s: SCIC Controller 0x%p received fatal controller "
391cc9203bfSDan Williams 			"event  0x%x\n",
392cc9203bfSDan Williams 			__func__,
393d9dcb4baSDan Williams 			ihost,
39489a7301fSDan Williams 			ent);
395cc9203bfSDan Williams 		break;
396cc9203bfSDan Williams 
397cc9203bfSDan Williams 	case SCU_EVENT_TYPE_TRANSPORT_ERROR:
3985076a1a9SDan Williams 		ireq = ihost->reqs[index];
39989a7301fSDan Williams 		sci_io_request_event_handler(ireq, ent);
400cc9203bfSDan Williams 		break;
401cc9203bfSDan Williams 
402cc9203bfSDan Williams 	case SCU_EVENT_TYPE_PTX_SCHEDULE_EVENT:
40389a7301fSDan Williams 		switch (scu_get_event_specifier(ent)) {
404cc9203bfSDan Williams 		case SCU_EVENT_SPECIFIC_SMP_RESPONSE_NO_PE:
405cc9203bfSDan Williams 		case SCU_EVENT_SPECIFIC_TASK_TIMEOUT:
4065076a1a9SDan Williams 			ireq = ihost->reqs[index];
4075076a1a9SDan Williams 			if (ireq != NULL)
40889a7301fSDan Williams 				sci_io_request_event_handler(ireq, ent);
409cc9203bfSDan Williams 			else
410d9dcb4baSDan Williams 				dev_warn(&ihost->pdev->dev,
411cc9203bfSDan Williams 					 "%s: SCIC Controller 0x%p received "
412cc9203bfSDan Williams 					 "event 0x%x for io request object "
413cc9203bfSDan Williams 					 "that doesnt exist.\n",
414cc9203bfSDan Williams 					 __func__,
415d9dcb4baSDan Williams 					 ihost,
41689a7301fSDan Williams 					 ent);
417cc9203bfSDan Williams 
418cc9203bfSDan Williams 			break;
419cc9203bfSDan Williams 
420cc9203bfSDan Williams 		case SCU_EVENT_SPECIFIC_IT_NEXUS_TIMEOUT:
421d9dcb4baSDan Williams 			idev = ihost->device_table[index];
42278a6f06eSDan Williams 			if (idev != NULL)
42389a7301fSDan Williams 				sci_remote_device_event_handler(idev, ent);
424cc9203bfSDan Williams 			else
425d9dcb4baSDan Williams 				dev_warn(&ihost->pdev->dev,
426cc9203bfSDan Williams 					 "%s: SCIC Controller 0x%p received "
427cc9203bfSDan Williams 					 "event 0x%x for remote device object "
428cc9203bfSDan Williams 					 "that doesnt exist.\n",
429cc9203bfSDan Williams 					 __func__,
430d9dcb4baSDan Williams 					 ihost,
43189a7301fSDan Williams 					 ent);
432cc9203bfSDan Williams 
433cc9203bfSDan Williams 			break;
434cc9203bfSDan Williams 		}
435cc9203bfSDan Williams 		break;
436cc9203bfSDan Williams 
437cc9203bfSDan Williams 	case SCU_EVENT_TYPE_BROADCAST_CHANGE:
438cc9203bfSDan Williams 	/*
439cc9203bfSDan Williams 	 * direct the broadcast change event to the phy first and then let
440cc9203bfSDan Williams 	 * the phy redirect the broadcast change to the port object */
441cc9203bfSDan Williams 	case SCU_EVENT_TYPE_ERR_CNT_EVENT:
442cc9203bfSDan Williams 	/*
443cc9203bfSDan Williams 	 * direct error counter event to the phy object since that is where
444cc9203bfSDan Williams 	 * we get the event notification.  This is a type 4 event. */
445cc9203bfSDan Williams 	case SCU_EVENT_TYPE_OSSP_EVENT:
44689a7301fSDan Williams 		index = SCU_GET_PROTOCOL_ENGINE_INDEX(ent);
44785280955SDan Williams 		iphy = &ihost->phys[index];
44889a7301fSDan Williams 		sci_phy_event_handler(iphy, ent);
449cc9203bfSDan Williams 		break;
450cc9203bfSDan Williams 
451cc9203bfSDan Williams 	case SCU_EVENT_TYPE_RNC_SUSPEND_TX:
452cc9203bfSDan Williams 	case SCU_EVENT_TYPE_RNC_SUSPEND_TX_RX:
453cc9203bfSDan Williams 	case SCU_EVENT_TYPE_RNC_OPS_MISC:
454d9dcb4baSDan Williams 		if (index < ihost->remote_node_entries) {
455d9dcb4baSDan Williams 			idev = ihost->device_table[index];
456cc9203bfSDan Williams 
45778a6f06eSDan Williams 			if (idev != NULL)
45889a7301fSDan Williams 				sci_remote_device_event_handler(idev, ent);
459cc9203bfSDan Williams 		} else
460d9dcb4baSDan Williams 			dev_err(&ihost->pdev->dev,
461cc9203bfSDan Williams 				"%s: SCIC Controller 0x%p received event 0x%x "
462cc9203bfSDan Williams 				"for remote device object 0x%0x that doesnt "
463cc9203bfSDan Williams 				"exist.\n",
464cc9203bfSDan Williams 				__func__,
465d9dcb4baSDan Williams 				ihost,
46689a7301fSDan Williams 				ent,
467cc9203bfSDan Williams 				index);
468cc9203bfSDan Williams 
469cc9203bfSDan Williams 		break;
470cc9203bfSDan Williams 
471cc9203bfSDan Williams 	default:
472d9dcb4baSDan Williams 		dev_warn(&ihost->pdev->dev,
473cc9203bfSDan Williams 			 "%s: SCIC Controller received unknown event code %x\n",
474cc9203bfSDan Williams 			 __func__,
47589a7301fSDan Williams 			 ent);
476cc9203bfSDan Williams 		break;
477cc9203bfSDan Williams 	}
478cc9203bfSDan Williams }
479cc9203bfSDan Williams 
48089a7301fSDan Williams static void sci_controller_process_completions(struct isci_host *ihost)
481cc9203bfSDan Williams {
482cc9203bfSDan Williams 	u32 completion_count = 0;
48389a7301fSDan Williams 	u32 ent;
484cc9203bfSDan Williams 	u32 get_index;
485cc9203bfSDan Williams 	u32 get_cycle;
486994a9303SDan Williams 	u32 event_get;
487cc9203bfSDan Williams 	u32 event_cycle;
488cc9203bfSDan Williams 
489d9dcb4baSDan Williams 	dev_dbg(&ihost->pdev->dev,
490cc9203bfSDan Williams 		"%s: completion queue begining get:0x%08x\n",
491cc9203bfSDan Williams 		__func__,
492d9dcb4baSDan Williams 		ihost->completion_queue_get);
493cc9203bfSDan Williams 
494cc9203bfSDan Williams 	/* Get the component parts of the completion queue */
495d9dcb4baSDan Williams 	get_index = NORMALIZE_GET_POINTER(ihost->completion_queue_get);
496d9dcb4baSDan Williams 	get_cycle = SMU_CQGR_CYCLE_BIT & ihost->completion_queue_get;
497cc9203bfSDan Williams 
498d9dcb4baSDan Williams 	event_get = NORMALIZE_EVENT_POINTER(ihost->completion_queue_get);
499d9dcb4baSDan Williams 	event_cycle = SMU_CQGR_EVENT_CYCLE_BIT & ihost->completion_queue_get;
500cc9203bfSDan Williams 
501cc9203bfSDan Williams 	while (
502cc9203bfSDan Williams 		NORMALIZE_GET_POINTER_CYCLE_BIT(get_cycle)
503d9dcb4baSDan Williams 		== COMPLETION_QUEUE_CYCLE_BIT(ihost->completion_queue[get_index])
504cc9203bfSDan Williams 		) {
505cc9203bfSDan Williams 		completion_count++;
506cc9203bfSDan Williams 
50789a7301fSDan Williams 		ent = ihost->completion_queue[get_index];
508994a9303SDan Williams 
509994a9303SDan Williams 		/* increment the get pointer and check for rollover to toggle the cycle bit */
510994a9303SDan Williams 		get_cycle ^= ((get_index+1) & SCU_MAX_COMPLETION_QUEUE_ENTRIES) <<
511994a9303SDan Williams 			     (SMU_COMPLETION_QUEUE_GET_CYCLE_BIT_SHIFT - SCU_MAX_COMPLETION_QUEUE_SHIFT);
512994a9303SDan Williams 		get_index = (get_index+1) & (SCU_MAX_COMPLETION_QUEUE_ENTRIES-1);
513cc9203bfSDan Williams 
514d9dcb4baSDan Williams 		dev_dbg(&ihost->pdev->dev,
515cc9203bfSDan Williams 			"%s: completion queue entry:0x%08x\n",
516cc9203bfSDan Williams 			__func__,
51789a7301fSDan Williams 			ent);
518cc9203bfSDan Williams 
51989a7301fSDan Williams 		switch (SCU_GET_COMPLETION_TYPE(ent)) {
520cc9203bfSDan Williams 		case SCU_COMPLETION_TYPE_TASK:
52189a7301fSDan Williams 			sci_controller_task_completion(ihost, ent);
522cc9203bfSDan Williams 			break;
523cc9203bfSDan Williams 
524cc9203bfSDan Williams 		case SCU_COMPLETION_TYPE_SDMA:
52589a7301fSDan Williams 			sci_controller_sdma_completion(ihost, ent);
526cc9203bfSDan Williams 			break;
527cc9203bfSDan Williams 
528cc9203bfSDan Williams 		case SCU_COMPLETION_TYPE_UFI:
52989a7301fSDan Williams 			sci_controller_unsolicited_frame(ihost, ent);
530cc9203bfSDan Williams 			break;
531cc9203bfSDan Williams 
532cc9203bfSDan Williams 		case SCU_COMPLETION_TYPE_EVENT:
53377cd72a5SDan Williams 			sci_controller_event_completion(ihost, ent);
53477cd72a5SDan Williams 			break;
53577cd72a5SDan Williams 
536994a9303SDan Williams 		case SCU_COMPLETION_TYPE_NOTIFY: {
537994a9303SDan Williams 			event_cycle ^= ((event_get+1) & SCU_MAX_EVENTS) <<
538994a9303SDan Williams 				       (SMU_COMPLETION_QUEUE_GET_EVENT_CYCLE_BIT_SHIFT - SCU_MAX_EVENTS_SHIFT);
539994a9303SDan Williams 			event_get = (event_get+1) & (SCU_MAX_EVENTS-1);
540994a9303SDan Williams 
54189a7301fSDan Williams 			sci_controller_event_completion(ihost, ent);
542cc9203bfSDan Williams 			break;
543994a9303SDan Williams 		}
544cc9203bfSDan Williams 		default:
545d9dcb4baSDan Williams 			dev_warn(&ihost->pdev->dev,
546cc9203bfSDan Williams 				 "%s: SCIC Controller received unknown "
547cc9203bfSDan Williams 				 "completion type %x\n",
548cc9203bfSDan Williams 				 __func__,
54989a7301fSDan Williams 				 ent);
550cc9203bfSDan Williams 			break;
551cc9203bfSDan Williams 		}
552cc9203bfSDan Williams 	}
553cc9203bfSDan Williams 
554cc9203bfSDan Williams 	/* Update the get register if we completed one or more entries */
555cc9203bfSDan Williams 	if (completion_count > 0) {
556d9dcb4baSDan Williams 		ihost->completion_queue_get =
557cc9203bfSDan Williams 			SMU_CQGR_GEN_BIT(ENABLE) |
558cc9203bfSDan Williams 			SMU_CQGR_GEN_BIT(EVENT_ENABLE) |
559cc9203bfSDan Williams 			event_cycle |
560994a9303SDan Williams 			SMU_CQGR_GEN_VAL(EVENT_POINTER, event_get) |
561cc9203bfSDan Williams 			get_cycle |
562cc9203bfSDan Williams 			SMU_CQGR_GEN_VAL(POINTER, get_index);
563cc9203bfSDan Williams 
564d9dcb4baSDan Williams 		writel(ihost->completion_queue_get,
565d9dcb4baSDan Williams 		       &ihost->smu_registers->completion_queue_get);
566cc9203bfSDan Williams 
567cc9203bfSDan Williams 	}
568cc9203bfSDan Williams 
569d9dcb4baSDan Williams 	dev_dbg(&ihost->pdev->dev,
570cc9203bfSDan Williams 		"%s: completion queue ending get:0x%08x\n",
571cc9203bfSDan Williams 		__func__,
572d9dcb4baSDan Williams 		ihost->completion_queue_get);
573cc9203bfSDan Williams 
574cc9203bfSDan Williams }
575cc9203bfSDan Williams 
57689a7301fSDan Williams static void sci_controller_error_handler(struct isci_host *ihost)
577cc9203bfSDan Williams {
578cc9203bfSDan Williams 	u32 interrupt_status;
579cc9203bfSDan Williams 
580cc9203bfSDan Williams 	interrupt_status =
581d9dcb4baSDan Williams 		readl(&ihost->smu_registers->interrupt_status);
582cc9203bfSDan Williams 
583cc9203bfSDan Williams 	if ((interrupt_status & SMU_ISR_QUEUE_SUSPEND) &&
58489a7301fSDan Williams 	    sci_controller_completion_queue_has_entries(ihost)) {
585cc9203bfSDan Williams 
58689a7301fSDan Williams 		sci_controller_process_completions(ihost);
587d9dcb4baSDan Williams 		writel(SMU_ISR_QUEUE_SUSPEND, &ihost->smu_registers->interrupt_status);
588cc9203bfSDan Williams 	} else {
589d9dcb4baSDan Williams 		dev_err(&ihost->pdev->dev, "%s: status: %#x\n", __func__,
590cc9203bfSDan Williams 			interrupt_status);
591cc9203bfSDan Williams 
592d9dcb4baSDan Williams 		sci_change_state(&ihost->sm, SCIC_FAILED);
593cc9203bfSDan Williams 
594cc9203bfSDan Williams 		return;
595cc9203bfSDan Williams 	}
596cc9203bfSDan Williams 
597cc9203bfSDan Williams 	/* If we dont process any completions I am not sure that we want to do this.
598cc9203bfSDan Williams 	 * We are in the middle of a hardware fault and should probably be reset.
599cc9203bfSDan Williams 	 */
600d9dcb4baSDan Williams 	writel(0, &ihost->smu_registers->interrupt_mask);
601cc9203bfSDan Williams }
602cc9203bfSDan Williams 
603c7ef4031SDan Williams irqreturn_t isci_intx_isr(int vec, void *data)
6046f231ddaSDan Williams {
6056f231ddaSDan Williams 	irqreturn_t ret = IRQ_NONE;
60631e824edSDan Williams 	struct isci_host *ihost = data;
6076f231ddaSDan Williams 
60889a7301fSDan Williams 	if (sci_controller_isr(ihost)) {
609d9dcb4baSDan Williams 		writel(SMU_ISR_COMPLETION, &ihost->smu_registers->interrupt_status);
610c7ef4031SDan Williams 		tasklet_schedule(&ihost->completion_tasklet);
6116f231ddaSDan Williams 		ret = IRQ_HANDLED;
61289a7301fSDan Williams 	} else if (sci_controller_error_isr(ihost)) {
61392f4f0f5SDan Williams 		spin_lock(&ihost->scic_lock);
61489a7301fSDan Williams 		sci_controller_error_handler(ihost);
61592f4f0f5SDan Williams 		spin_unlock(&ihost->scic_lock);
61692f4f0f5SDan Williams 		ret = IRQ_HANDLED;
6176f231ddaSDan Williams 	}
61892f4f0f5SDan Williams 
6196f231ddaSDan Williams 	return ret;
6206f231ddaSDan Williams }
6216f231ddaSDan Williams 
62292f4f0f5SDan Williams irqreturn_t isci_error_isr(int vec, void *data)
62392f4f0f5SDan Williams {
62492f4f0f5SDan Williams 	struct isci_host *ihost = data;
62592f4f0f5SDan Williams 
62689a7301fSDan Williams 	if (sci_controller_error_isr(ihost))
62789a7301fSDan Williams 		sci_controller_error_handler(ihost);
62892f4f0f5SDan Williams 
62992f4f0f5SDan Williams 	return IRQ_HANDLED;
63092f4f0f5SDan Williams }
6316f231ddaSDan Williams 
6326f231ddaSDan Williams /**
6336f231ddaSDan Williams  * isci_host_start_complete() - This function is called by the core library,
6346f231ddaSDan Williams  *    through the ISCI Module, to indicate controller start status.
6356f231ddaSDan Williams  * @isci_host: This parameter specifies the ISCI host object
6366f231ddaSDan Williams  * @completion_status: This parameter specifies the completion status from the
6376f231ddaSDan Williams  *    core library.
6386f231ddaSDan Williams  *
6396f231ddaSDan Williams  */
640cc9203bfSDan Williams static void isci_host_start_complete(struct isci_host *ihost, enum sci_status completion_status)
6416f231ddaSDan Williams {
6420cf89d1dSDan Williams 	if (completion_status != SCI_SUCCESS)
6430cf89d1dSDan Williams 		dev_info(&ihost->pdev->dev,
6440cf89d1dSDan Williams 			"controller start timed out, continuing...\n");
6450cf89d1dSDan Williams 	clear_bit(IHOST_START_PENDING, &ihost->flags);
6460cf89d1dSDan Williams 	wake_up(&ihost->eventq);
6476f231ddaSDan Williams }
6486f231ddaSDan Williams 
649c7ef4031SDan Williams int isci_host_scan_finished(struct Scsi_Host *shost, unsigned long time)
6506f231ddaSDan Williams {
651b1124cd3SDan Williams 	struct sas_ha_struct *ha = SHOST_TO_SAS_HA(shost);
652b1124cd3SDan Williams 	struct isci_host *ihost = ha->lldd_ha;
6536f231ddaSDan Williams 
65477950f51SEdmund Nadolski 	if (test_bit(IHOST_START_PENDING, &ihost->flags))
6556f231ddaSDan Williams 		return 0;
6566f231ddaSDan Williams 
657b1124cd3SDan Williams 	sas_drain_work(ha);
6586f231ddaSDan Williams 
6596f231ddaSDan Williams 	return 1;
6606f231ddaSDan Williams }
6616f231ddaSDan Williams 
662cc9203bfSDan Williams /**
66389a7301fSDan Williams  * sci_controller_get_suggested_start_timeout() - This method returns the
66489a7301fSDan Williams  *    suggested sci_controller_start() timeout amount.  The user is free to
665cc9203bfSDan Williams  *    use any timeout value, but this method provides the suggested minimum
666cc9203bfSDan Williams  *    start timeout value.  The returned value is based upon empirical
667cc9203bfSDan Williams  *    information determined as a result of interoperability testing.
668cc9203bfSDan Williams  * @controller: the handle to the controller object for which to return the
669cc9203bfSDan Williams  *    suggested start timeout.
670cc9203bfSDan Williams  *
671cc9203bfSDan Williams  * This method returns the number of milliseconds for the suggested start
672cc9203bfSDan Williams  * operation timeout.
673cc9203bfSDan Williams  */
67489a7301fSDan Williams static u32 sci_controller_get_suggested_start_timeout(struct isci_host *ihost)
675cc9203bfSDan Williams {
676cc9203bfSDan Williams 	/* Validate the user supplied parameters. */
677d9dcb4baSDan Williams 	if (!ihost)
678cc9203bfSDan Williams 		return 0;
679cc9203bfSDan Williams 
680cc9203bfSDan Williams 	/*
681cc9203bfSDan Williams 	 * The suggested minimum timeout value for a controller start operation:
682cc9203bfSDan Williams 	 *
683cc9203bfSDan Williams 	 *     Signature FIS Timeout
684cc9203bfSDan Williams 	 *   + Phy Start Timeout
685cc9203bfSDan Williams 	 *   + Number of Phy Spin Up Intervals
686cc9203bfSDan Williams 	 *   ---------------------------------
687cc9203bfSDan Williams 	 *   Number of milliseconds for the controller start operation.
688cc9203bfSDan Williams 	 *
689cc9203bfSDan Williams 	 * NOTE: The number of phy spin up intervals will be equivalent
690cc9203bfSDan Williams 	 *       to the number of phys divided by the number phys allowed
691cc9203bfSDan Williams 	 *       per interval - 1 (once OEM parameters are supported).
692cc9203bfSDan Williams 	 *       Currently we assume only 1 phy per interval. */
693cc9203bfSDan Williams 
694cc9203bfSDan Williams 	return SCIC_SDS_SIGNATURE_FIS_TIMEOUT
695cc9203bfSDan Williams 		+ SCIC_SDS_CONTROLLER_PHY_START_TIMEOUT
696cc9203bfSDan Williams 		+ ((SCI_MAX_PHYS - 1) * SCIC_SDS_CONTROLLER_POWER_CONTROL_INTERVAL);
697cc9203bfSDan Williams }
698cc9203bfSDan Williams 
69989a7301fSDan Williams static void sci_controller_enable_interrupts(struct isci_host *ihost)
700cc9203bfSDan Williams {
701d9dcb4baSDan Williams 	BUG_ON(ihost->smu_registers == NULL);
702d9dcb4baSDan Williams 	writel(0, &ihost->smu_registers->interrupt_mask);
703cc9203bfSDan Williams }
704cc9203bfSDan Williams 
70589a7301fSDan Williams void sci_controller_disable_interrupts(struct isci_host *ihost)
706cc9203bfSDan Williams {
707d9dcb4baSDan Williams 	BUG_ON(ihost->smu_registers == NULL);
708d9dcb4baSDan Williams 	writel(0xffffffff, &ihost->smu_registers->interrupt_mask);
709cc9203bfSDan Williams }
710cc9203bfSDan Williams 
71189a7301fSDan Williams static void sci_controller_enable_port_task_scheduler(struct isci_host *ihost)
712cc9203bfSDan Williams {
713cc9203bfSDan Williams 	u32 port_task_scheduler_value;
714cc9203bfSDan Williams 
715cc9203bfSDan Williams 	port_task_scheduler_value =
716d9dcb4baSDan Williams 		readl(&ihost->scu_registers->peg0.ptsg.control);
717cc9203bfSDan Williams 	port_task_scheduler_value |=
718cc9203bfSDan Williams 		(SCU_PTSGCR_GEN_BIT(ETM_ENABLE) |
719cc9203bfSDan Williams 		 SCU_PTSGCR_GEN_BIT(PTSG_ENABLE));
720cc9203bfSDan Williams 	writel(port_task_scheduler_value,
721d9dcb4baSDan Williams 	       &ihost->scu_registers->peg0.ptsg.control);
722cc9203bfSDan Williams }
723cc9203bfSDan Williams 
72489a7301fSDan Williams static void sci_controller_assign_task_entries(struct isci_host *ihost)
725cc9203bfSDan Williams {
726cc9203bfSDan Williams 	u32 task_assignment;
727cc9203bfSDan Williams 
728cc9203bfSDan Williams 	/*
729cc9203bfSDan Williams 	 * Assign all the TCs to function 0
730cc9203bfSDan Williams 	 * TODO: Do we actually need to read this register to write it back?
731cc9203bfSDan Williams 	 */
732cc9203bfSDan Williams 
733cc9203bfSDan Williams 	task_assignment =
734d9dcb4baSDan Williams 		readl(&ihost->smu_registers->task_context_assignment[0]);
735cc9203bfSDan Williams 
736cc9203bfSDan Williams 	task_assignment |= (SMU_TCA_GEN_VAL(STARTING, 0)) |
737d9dcb4baSDan Williams 		(SMU_TCA_GEN_VAL(ENDING,  ihost->task_context_entries - 1)) |
738cc9203bfSDan Williams 		(SMU_TCA_GEN_BIT(RANGE_CHECK_ENABLE));
739cc9203bfSDan Williams 
740cc9203bfSDan Williams 	writel(task_assignment,
741d9dcb4baSDan Williams 		&ihost->smu_registers->task_context_assignment[0]);
742cc9203bfSDan Williams 
743cc9203bfSDan Williams }
744cc9203bfSDan Williams 
74589a7301fSDan Williams static void sci_controller_initialize_completion_queue(struct isci_host *ihost)
746cc9203bfSDan Williams {
747cc9203bfSDan Williams 	u32 index;
748cc9203bfSDan Williams 	u32 completion_queue_control_value;
749cc9203bfSDan Williams 	u32 completion_queue_get_value;
750cc9203bfSDan Williams 	u32 completion_queue_put_value;
751cc9203bfSDan Williams 
752d9dcb4baSDan Williams 	ihost->completion_queue_get = 0;
753cc9203bfSDan Williams 
7547c78da31SDan Williams 	completion_queue_control_value =
7557c78da31SDan Williams 		(SMU_CQC_QUEUE_LIMIT_SET(SCU_MAX_COMPLETION_QUEUE_ENTRIES - 1) |
7567c78da31SDan Williams 		 SMU_CQC_EVENT_LIMIT_SET(SCU_MAX_EVENTS - 1));
757cc9203bfSDan Williams 
758cc9203bfSDan Williams 	writel(completion_queue_control_value,
759d9dcb4baSDan Williams 	       &ihost->smu_registers->completion_queue_control);
760cc9203bfSDan Williams 
761cc9203bfSDan Williams 
762cc9203bfSDan Williams 	/* Set the completion queue get pointer and enable the queue */
763cc9203bfSDan Williams 	completion_queue_get_value = (
764cc9203bfSDan Williams 		(SMU_CQGR_GEN_VAL(POINTER, 0))
765cc9203bfSDan Williams 		| (SMU_CQGR_GEN_VAL(EVENT_POINTER, 0))
766cc9203bfSDan Williams 		| (SMU_CQGR_GEN_BIT(ENABLE))
767cc9203bfSDan Williams 		| (SMU_CQGR_GEN_BIT(EVENT_ENABLE))
768cc9203bfSDan Williams 		);
769cc9203bfSDan Williams 
770cc9203bfSDan Williams 	writel(completion_queue_get_value,
771d9dcb4baSDan Williams 	       &ihost->smu_registers->completion_queue_get);
772cc9203bfSDan Williams 
773cc9203bfSDan Williams 	/* Set the completion queue put pointer */
774cc9203bfSDan Williams 	completion_queue_put_value = (
775cc9203bfSDan Williams 		(SMU_CQPR_GEN_VAL(POINTER, 0))
776cc9203bfSDan Williams 		| (SMU_CQPR_GEN_VAL(EVENT_POINTER, 0))
777cc9203bfSDan Williams 		);
778cc9203bfSDan Williams 
779cc9203bfSDan Williams 	writel(completion_queue_put_value,
780d9dcb4baSDan Williams 	       &ihost->smu_registers->completion_queue_put);
781cc9203bfSDan Williams 
782cc9203bfSDan Williams 	/* Initialize the cycle bit of the completion queue entries */
7837c78da31SDan Williams 	for (index = 0; index < SCU_MAX_COMPLETION_QUEUE_ENTRIES; index++) {
784cc9203bfSDan Williams 		/*
785cc9203bfSDan Williams 		 * If get.cycle_bit != completion_queue.cycle_bit
786cc9203bfSDan Williams 		 * its not a valid completion queue entry
787cc9203bfSDan Williams 		 * so at system start all entries are invalid */
788d9dcb4baSDan Williams 		ihost->completion_queue[index] = 0x80000000;
789cc9203bfSDan Williams 	}
790cc9203bfSDan Williams }
791cc9203bfSDan Williams 
79289a7301fSDan Williams static void sci_controller_initialize_unsolicited_frame_queue(struct isci_host *ihost)
793cc9203bfSDan Williams {
794cc9203bfSDan Williams 	u32 frame_queue_control_value;
795cc9203bfSDan Williams 	u32 frame_queue_get_value;
796cc9203bfSDan Williams 	u32 frame_queue_put_value;
797cc9203bfSDan Williams 
798cc9203bfSDan Williams 	/* Write the queue size */
799cc9203bfSDan Williams 	frame_queue_control_value =
8007c78da31SDan Williams 		SCU_UFQC_GEN_VAL(QUEUE_SIZE, SCU_MAX_UNSOLICITED_FRAMES);
801cc9203bfSDan Williams 
802cc9203bfSDan Williams 	writel(frame_queue_control_value,
803d9dcb4baSDan Williams 	       &ihost->scu_registers->sdma.unsolicited_frame_queue_control);
804cc9203bfSDan Williams 
805cc9203bfSDan Williams 	/* Setup the get pointer for the unsolicited frame queue */
806cc9203bfSDan Williams 	frame_queue_get_value = (
807cc9203bfSDan Williams 		SCU_UFQGP_GEN_VAL(POINTER, 0)
808cc9203bfSDan Williams 		|  SCU_UFQGP_GEN_BIT(ENABLE_BIT)
809cc9203bfSDan Williams 		);
810cc9203bfSDan Williams 
811cc9203bfSDan Williams 	writel(frame_queue_get_value,
812d9dcb4baSDan Williams 	       &ihost->scu_registers->sdma.unsolicited_frame_get_pointer);
813cc9203bfSDan Williams 	/* Setup the put pointer for the unsolicited frame queue */
814cc9203bfSDan Williams 	frame_queue_put_value = SCU_UFQPP_GEN_VAL(POINTER, 0);
815cc9203bfSDan Williams 	writel(frame_queue_put_value,
816d9dcb4baSDan Williams 	       &ihost->scu_registers->sdma.unsolicited_frame_put_pointer);
817cc9203bfSDan Williams }
818cc9203bfSDan Williams 
819*50a92d93SDan Williams void sci_controller_transition_to_ready(struct isci_host *ihost, enum sci_status status)
820cc9203bfSDan Williams {
821d9dcb4baSDan Williams 	if (ihost->sm.current_state_id == SCIC_STARTING) {
822cc9203bfSDan Williams 		/*
823cc9203bfSDan Williams 		 * We move into the ready state, because some of the phys/ports
824cc9203bfSDan Williams 		 * may be up and operational.
825cc9203bfSDan Williams 		 */
826d9dcb4baSDan Williams 		sci_change_state(&ihost->sm, SCIC_READY);
827cc9203bfSDan Williams 
828cc9203bfSDan Williams 		isci_host_start_complete(ihost, status);
829cc9203bfSDan Williams 	}
830cc9203bfSDan Williams }
831cc9203bfSDan Williams 
83285280955SDan Williams static bool is_phy_starting(struct isci_phy *iphy)
8334a33c525SAdam Gruchala {
83489a7301fSDan Williams 	enum sci_phy_states state;
8354a33c525SAdam Gruchala 
83685280955SDan Williams 	state = iphy->sm.current_state_id;
8374a33c525SAdam Gruchala 	switch (state) {
838e301370aSEdmund Nadolski 	case SCI_PHY_STARTING:
839e301370aSEdmund Nadolski 	case SCI_PHY_SUB_INITIAL:
840e301370aSEdmund Nadolski 	case SCI_PHY_SUB_AWAIT_SAS_SPEED_EN:
841e301370aSEdmund Nadolski 	case SCI_PHY_SUB_AWAIT_IAF_UF:
842e301370aSEdmund Nadolski 	case SCI_PHY_SUB_AWAIT_SAS_POWER:
843e301370aSEdmund Nadolski 	case SCI_PHY_SUB_AWAIT_SATA_POWER:
844e301370aSEdmund Nadolski 	case SCI_PHY_SUB_AWAIT_SATA_PHY_EN:
845e301370aSEdmund Nadolski 	case SCI_PHY_SUB_AWAIT_SATA_SPEED_EN:
846*50a92d93SDan Williams 	case SCI_PHY_SUB_AWAIT_OSSP_EN:
847e301370aSEdmund Nadolski 	case SCI_PHY_SUB_AWAIT_SIG_FIS_UF:
848e301370aSEdmund Nadolski 	case SCI_PHY_SUB_FINAL:
8494a33c525SAdam Gruchala 		return true;
8504a33c525SAdam Gruchala 	default:
8514a33c525SAdam Gruchala 		return false;
8524a33c525SAdam Gruchala 	}
8534a33c525SAdam Gruchala }
8544a33c525SAdam Gruchala 
855*50a92d93SDan Williams bool is_controller_start_complete(struct isci_host *ihost)
856*50a92d93SDan Williams {
857*50a92d93SDan Williams 	int i;
858*50a92d93SDan Williams 
859*50a92d93SDan Williams 	for (i = 0; i < SCI_MAX_PHYS; i++) {
860*50a92d93SDan Williams 		struct isci_phy *iphy = &ihost->phys[i];
861*50a92d93SDan Williams 		u32 state = iphy->sm.current_state_id;
862*50a92d93SDan Williams 
863*50a92d93SDan Williams 		/* in apc mode we need to check every phy, in
864*50a92d93SDan Williams 		 * mpc mode we only need to check phys that have
865*50a92d93SDan Williams 		 * been configured into a port
866*50a92d93SDan Williams 		 */
867*50a92d93SDan Williams 		if (is_port_config_apc(ihost))
868*50a92d93SDan Williams 			/* pass */;
869*50a92d93SDan Williams 		else if (!phy_get_non_dummy_port(iphy))
870*50a92d93SDan Williams 			continue;
871*50a92d93SDan Williams 
872*50a92d93SDan Williams 		/* The controller start operation is complete iff:
873*50a92d93SDan Williams 		 * - all links have been given an opportunity to start
874*50a92d93SDan Williams 		 * - have no indication of a connected device
875*50a92d93SDan Williams 		 * - have an indication of a connected device and it has
876*50a92d93SDan Williams 		 *   finished the link training process.
877*50a92d93SDan Williams 		 */
878*50a92d93SDan Williams 		if ((iphy->is_in_link_training == false && state == SCI_PHY_INITIAL) ||
879*50a92d93SDan Williams 		    (iphy->is_in_link_training == false && state == SCI_PHY_STOPPED) ||
880*50a92d93SDan Williams 		    (iphy->is_in_link_training == true && is_phy_starting(iphy)) ||
881*50a92d93SDan Williams 		    (ihost->port_agent.phy_ready_mask != ihost->port_agent.phy_configured_mask))
882*50a92d93SDan Williams 			return false;
883*50a92d93SDan Williams 	}
884*50a92d93SDan Williams 
885*50a92d93SDan Williams 	return true;
886*50a92d93SDan Williams }
887*50a92d93SDan Williams 
888cc9203bfSDan Williams /**
88989a7301fSDan Williams  * sci_controller_start_next_phy - start phy
890cc9203bfSDan Williams  * @scic: controller
891cc9203bfSDan Williams  *
892cc9203bfSDan Williams  * If all the phys have been started, then attempt to transition the
893cc9203bfSDan Williams  * controller to the READY state and inform the user
89489a7301fSDan Williams  * (sci_cb_controller_start_complete()).
895cc9203bfSDan Williams  */
89689a7301fSDan Williams static enum sci_status sci_controller_start_next_phy(struct isci_host *ihost)
897cc9203bfSDan Williams {
89889a7301fSDan Williams 	struct sci_oem_params *oem = &ihost->oem_parameters;
89985280955SDan Williams 	struct isci_phy *iphy;
900cc9203bfSDan Williams 	enum sci_status status;
901cc9203bfSDan Williams 
902cc9203bfSDan Williams 	status = SCI_SUCCESS;
903cc9203bfSDan Williams 
904d9dcb4baSDan Williams 	if (ihost->phy_startup_timer_pending)
905cc9203bfSDan Williams 		return status;
906cc9203bfSDan Williams 
907d9dcb4baSDan Williams 	if (ihost->next_phy_to_start >= SCI_MAX_PHYS) {
908*50a92d93SDan Williams 		if (is_controller_start_complete(ihost)) {
90989a7301fSDan Williams 			sci_controller_transition_to_ready(ihost, SCI_SUCCESS);
910d9dcb4baSDan Williams 			sci_del_timer(&ihost->phy_timer);
911d9dcb4baSDan Williams 			ihost->phy_startup_timer_pending = false;
912cc9203bfSDan Williams 		}
913cc9203bfSDan Williams 	} else {
914d9dcb4baSDan Williams 		iphy = &ihost->phys[ihost->next_phy_to_start];
915cc9203bfSDan Williams 
916cc9203bfSDan Williams 		if (oem->controller.mode_type == SCIC_PORT_MANUAL_CONFIGURATION_MODE) {
91785280955SDan Williams 			if (phy_get_non_dummy_port(iphy) == NULL) {
918d9dcb4baSDan Williams 				ihost->next_phy_to_start++;
919cc9203bfSDan Williams 
920cc9203bfSDan Williams 				/* Caution recursion ahead be forwarned
921cc9203bfSDan Williams 				 *
922cc9203bfSDan Williams 				 * The PHY was never added to a PORT in MPC mode
923cc9203bfSDan Williams 				 * so start the next phy in sequence This phy
924cc9203bfSDan Williams 				 * will never go link up and will not draw power
925cc9203bfSDan Williams 				 * the OEM parameters either configured the phy
926cc9203bfSDan Williams 				 * incorrectly for the PORT or it was never
927cc9203bfSDan Williams 				 * assigned to a PORT
928cc9203bfSDan Williams 				 */
92989a7301fSDan Williams 				return sci_controller_start_next_phy(ihost);
930cc9203bfSDan Williams 			}
931cc9203bfSDan Williams 		}
932cc9203bfSDan Williams 
93389a7301fSDan Williams 		status = sci_phy_start(iphy);
934cc9203bfSDan Williams 
935cc9203bfSDan Williams 		if (status == SCI_SUCCESS) {
936d9dcb4baSDan Williams 			sci_mod_timer(&ihost->phy_timer,
937bb3dbdf6SEdmund Nadolski 				      SCIC_SDS_CONTROLLER_PHY_START_TIMEOUT);
938d9dcb4baSDan Williams 			ihost->phy_startup_timer_pending = true;
939cc9203bfSDan Williams 		} else {
940d9dcb4baSDan Williams 			dev_warn(&ihost->pdev->dev,
941cc9203bfSDan Williams 				 "%s: Controller stop operation failed "
942cc9203bfSDan Williams 				 "to stop phy %d because of status "
943cc9203bfSDan Williams 				 "%d.\n",
944cc9203bfSDan Williams 				 __func__,
945d9dcb4baSDan Williams 				 ihost->phys[ihost->next_phy_to_start].phy_index,
946cc9203bfSDan Williams 				 status);
947cc9203bfSDan Williams 		}
948cc9203bfSDan Williams 
949d9dcb4baSDan Williams 		ihost->next_phy_to_start++;
950cc9203bfSDan Williams 	}
951cc9203bfSDan Williams 
952cc9203bfSDan Williams 	return status;
953cc9203bfSDan Williams }
954cc9203bfSDan Williams 
955bb3dbdf6SEdmund Nadolski static void phy_startup_timeout(unsigned long data)
956cc9203bfSDan Williams {
957bb3dbdf6SEdmund Nadolski 	struct sci_timer *tmr = (struct sci_timer *)data;
958d9dcb4baSDan Williams 	struct isci_host *ihost = container_of(tmr, typeof(*ihost), phy_timer);
959bb3dbdf6SEdmund Nadolski 	unsigned long flags;
960cc9203bfSDan Williams 	enum sci_status status;
961cc9203bfSDan Williams 
962bb3dbdf6SEdmund Nadolski 	spin_lock_irqsave(&ihost->scic_lock, flags);
963bb3dbdf6SEdmund Nadolski 
964bb3dbdf6SEdmund Nadolski 	if (tmr->cancel)
965bb3dbdf6SEdmund Nadolski 		goto done;
966bb3dbdf6SEdmund Nadolski 
967d9dcb4baSDan Williams 	ihost->phy_startup_timer_pending = false;
968bb3dbdf6SEdmund Nadolski 
969bb3dbdf6SEdmund Nadolski 	do {
97089a7301fSDan Williams 		status = sci_controller_start_next_phy(ihost);
971bb3dbdf6SEdmund Nadolski 	} while (status != SCI_SUCCESS);
972bb3dbdf6SEdmund Nadolski 
973bb3dbdf6SEdmund Nadolski done:
974bb3dbdf6SEdmund Nadolski 	spin_unlock_irqrestore(&ihost->scic_lock, flags);
975cc9203bfSDan Williams }
976cc9203bfSDan Williams 
977ac668c69SDan Williams static u16 isci_tci_active(struct isci_host *ihost)
978ac668c69SDan Williams {
979ac668c69SDan Williams 	return CIRC_CNT(ihost->tci_head, ihost->tci_tail, SCI_MAX_IO_REQUESTS);
980ac668c69SDan Williams }
981ac668c69SDan Williams 
98289a7301fSDan Williams static enum sci_status sci_controller_start(struct isci_host *ihost,
983cc9203bfSDan Williams 					     u32 timeout)
984cc9203bfSDan Williams {
985cc9203bfSDan Williams 	enum sci_status result;
986cc9203bfSDan Williams 	u16 index;
987cc9203bfSDan Williams 
988d9dcb4baSDan Williams 	if (ihost->sm.current_state_id != SCIC_INITIALIZED) {
98914e99b4aSDan Williams 		dev_warn(&ihost->pdev->dev, "%s invalid state: %d\n",
99014e99b4aSDan Williams 			 __func__, ihost->sm.current_state_id);
991cc9203bfSDan Williams 		return SCI_FAILURE_INVALID_STATE;
992cc9203bfSDan Williams 	}
993cc9203bfSDan Williams 
994cc9203bfSDan Williams 	/* Build the TCi free pool */
995ac668c69SDan Williams 	BUILD_BUG_ON(SCI_MAX_IO_REQUESTS > 1 << sizeof(ihost->tci_pool[0]) * 8);
996ac668c69SDan Williams 	ihost->tci_head = 0;
997ac668c69SDan Williams 	ihost->tci_tail = 0;
998d9dcb4baSDan Williams 	for (index = 0; index < ihost->task_context_entries; index++)
999ac668c69SDan Williams 		isci_tci_free(ihost, index);
1000cc9203bfSDan Williams 
1001cc9203bfSDan Williams 	/* Build the RNi free pool */
100289a7301fSDan Williams 	sci_remote_node_table_initialize(&ihost->available_remote_nodes,
1003d9dcb4baSDan Williams 					 ihost->remote_node_entries);
1004cc9203bfSDan Williams 
1005cc9203bfSDan Williams 	/*
1006cc9203bfSDan Williams 	 * Before anything else lets make sure we will not be
1007cc9203bfSDan Williams 	 * interrupted by the hardware.
1008cc9203bfSDan Williams 	 */
100989a7301fSDan Williams 	sci_controller_disable_interrupts(ihost);
1010cc9203bfSDan Williams 
1011cc9203bfSDan Williams 	/* Enable the port task scheduler */
101289a7301fSDan Williams 	sci_controller_enable_port_task_scheduler(ihost);
1013cc9203bfSDan Williams 
1014d9dcb4baSDan Williams 	/* Assign all the task entries to ihost physical function */
101589a7301fSDan Williams 	sci_controller_assign_task_entries(ihost);
1016cc9203bfSDan Williams 
1017cc9203bfSDan Williams 	/* Now initialize the completion queue */
101889a7301fSDan Williams 	sci_controller_initialize_completion_queue(ihost);
1019cc9203bfSDan Williams 
1020cc9203bfSDan Williams 	/* Initialize the unsolicited frame queue for use */
102189a7301fSDan Williams 	sci_controller_initialize_unsolicited_frame_queue(ihost);
1022cc9203bfSDan Williams 
1023cc9203bfSDan Williams 	/* Start all of the ports on this controller */
1024d9dcb4baSDan Williams 	for (index = 0; index < ihost->logical_port_entries; index++) {
1025ffe191c9SDan Williams 		struct isci_port *iport = &ihost->ports[index];
1026cc9203bfSDan Williams 
102789a7301fSDan Williams 		result = sci_port_start(iport);
1028cc9203bfSDan Williams 		if (result)
1029cc9203bfSDan Williams 			return result;
1030cc9203bfSDan Williams 	}
1031cc9203bfSDan Williams 
103289a7301fSDan Williams 	sci_controller_start_next_phy(ihost);
1033cc9203bfSDan Williams 
1034d9dcb4baSDan Williams 	sci_mod_timer(&ihost->timer, timeout);
1035cc9203bfSDan Williams 
1036d9dcb4baSDan Williams 	sci_change_state(&ihost->sm, SCIC_STARTING);
1037cc9203bfSDan Williams 
1038cc9203bfSDan Williams 	return SCI_SUCCESS;
1039cc9203bfSDan Williams }
1040cc9203bfSDan Williams 
10416f231ddaSDan Williams void isci_host_scan_start(struct Scsi_Host *shost)
10426f231ddaSDan Williams {
10434393aa4eSDan Williams 	struct isci_host *ihost = SHOST_TO_SAS_HA(shost)->lldd_ha;
104489a7301fSDan Williams 	unsigned long tmo = sci_controller_get_suggested_start_timeout(ihost);
10456f231ddaSDan Williams 
10460cf89d1dSDan Williams 	set_bit(IHOST_START_PENDING, &ihost->flags);
104777950f51SEdmund Nadolski 
104877950f51SEdmund Nadolski 	spin_lock_irq(&ihost->scic_lock);
104989a7301fSDan Williams 	sci_controller_start(ihost, tmo);
105089a7301fSDan Williams 	sci_controller_enable_interrupts(ihost);
105177950f51SEdmund Nadolski 	spin_unlock_irq(&ihost->scic_lock);
10526f231ddaSDan Williams }
10536f231ddaSDan Williams 
1054eb608c3cSDan Williams static void isci_host_stop_complete(struct isci_host *ihost)
10556f231ddaSDan Williams {
105689a7301fSDan Williams 	sci_controller_disable_interrupts(ihost);
10570cf89d1dSDan Williams 	clear_bit(IHOST_STOP_PENDING, &ihost->flags);
10580cf89d1dSDan Williams 	wake_up(&ihost->eventq);
10596f231ddaSDan Williams }
10606f231ddaSDan Williams 
106189a7301fSDan Williams static void sci_controller_completion_handler(struct isci_host *ihost)
1062cc9203bfSDan Williams {
1063cc9203bfSDan Williams 	/* Empty out the completion queue */
106489a7301fSDan Williams 	if (sci_controller_completion_queue_has_entries(ihost))
106589a7301fSDan Williams 		sci_controller_process_completions(ihost);
1066cc9203bfSDan Williams 
1067cc9203bfSDan Williams 	/* Clear the interrupt and enable all interrupts again */
1068d9dcb4baSDan Williams 	writel(SMU_ISR_COMPLETION, &ihost->smu_registers->interrupt_status);
1069cc9203bfSDan Williams 	/* Could we write the value of SMU_ISR_COMPLETION? */
1070d9dcb4baSDan Williams 	writel(0xFF000000, &ihost->smu_registers->interrupt_mask);
1071d9dcb4baSDan Williams 	writel(0, &ihost->smu_registers->interrupt_mask);
1072cc9203bfSDan Williams }
1073cc9203bfSDan Williams 
10746f231ddaSDan Williams /**
10756f231ddaSDan Williams  * isci_host_completion_routine() - This function is the delayed service
10766f231ddaSDan Williams  *    routine that calls the sci core library's completion handler. It's
10776f231ddaSDan Williams  *    scheduled as a tasklet from the interrupt service routine when interrupts
10786f231ddaSDan Williams  *    in use, or set as the timeout function in polled mode.
10796f231ddaSDan Williams  * @data: This parameter specifies the ISCI host object
10806f231ddaSDan Williams  *
10816f231ddaSDan Williams  */
1082abec912dSDan Williams void isci_host_completion_routine(unsigned long data)
10836f231ddaSDan Williams {
1084d9dcb4baSDan Williams 	struct isci_host *ihost = (struct isci_host *)data;
10856f231ddaSDan Williams 	struct list_head    completed_request_list;
108611b00c19SJeff Skirvin 	struct list_head    errored_request_list;
10876f231ddaSDan Williams 	struct list_head    *current_position;
10886f231ddaSDan Williams 	struct list_head    *next_position;
10896f231ddaSDan Williams 	struct isci_request *request;
10906f231ddaSDan Williams 	struct isci_request *next_request;
10916f231ddaSDan Williams 	struct sas_task     *task;
10929b4be528SDan Williams 	u16 active;
10936f231ddaSDan Williams 
10946f231ddaSDan Williams 	INIT_LIST_HEAD(&completed_request_list);
109511b00c19SJeff Skirvin 	INIT_LIST_HEAD(&errored_request_list);
10966f231ddaSDan Williams 
1097d9dcb4baSDan Williams 	spin_lock_irq(&ihost->scic_lock);
10986f231ddaSDan Williams 
109989a7301fSDan Williams 	sci_controller_completion_handler(ihost);
1100c7ef4031SDan Williams 
11016f231ddaSDan Williams 	/* Take the lists of completed I/Os from the host. */
110211b00c19SJeff Skirvin 
1103d9dcb4baSDan Williams 	list_splice_init(&ihost->requests_to_complete,
11046f231ddaSDan Williams 			 &completed_request_list);
11056f231ddaSDan Williams 
110611b00c19SJeff Skirvin 	/* Take the list of errored I/Os from the host. */
1107d9dcb4baSDan Williams 	list_splice_init(&ihost->requests_to_errorback,
110811b00c19SJeff Skirvin 			 &errored_request_list);
11096f231ddaSDan Williams 
1110d9dcb4baSDan Williams 	spin_unlock_irq(&ihost->scic_lock);
11116f231ddaSDan Williams 
11126f231ddaSDan Williams 	/* Process any completions in the lists. */
11136f231ddaSDan Williams 	list_for_each_safe(current_position, next_position,
11146f231ddaSDan Williams 			   &completed_request_list) {
11156f231ddaSDan Williams 
11166f231ddaSDan Williams 		request = list_entry(current_position, struct isci_request,
11176f231ddaSDan Williams 				     completed_node);
11186f231ddaSDan Williams 		task = isci_request_access_task(request);
11196f231ddaSDan Williams 
11206f231ddaSDan Williams 		/* Normal notification (task_done) */
1121d9dcb4baSDan Williams 		dev_dbg(&ihost->pdev->dev,
11226f231ddaSDan Williams 			"%s: Normal - request/task = %p/%p\n",
11236f231ddaSDan Williams 			__func__,
11246f231ddaSDan Williams 			request,
11256f231ddaSDan Williams 			task);
11266f231ddaSDan Williams 
112711b00c19SJeff Skirvin 		/* Return the task to libsas */
112811b00c19SJeff Skirvin 		if (task != NULL) {
11296f231ddaSDan Williams 
113011b00c19SJeff Skirvin 			task->lldd_task = NULL;
113111b00c19SJeff Skirvin 			if (!(task->task_state_flags & SAS_TASK_STATE_ABORTED)) {
113211b00c19SJeff Skirvin 
113311b00c19SJeff Skirvin 				/* If the task is already in the abort path,
113411b00c19SJeff Skirvin 				* the task_done callback cannot be called.
113511b00c19SJeff Skirvin 				*/
113611b00c19SJeff Skirvin 				task->task_done(task);
113711b00c19SJeff Skirvin 			}
113811b00c19SJeff Skirvin 		}
1139312e0c24SDan Williams 
1140d9dcb4baSDan Williams 		spin_lock_irq(&ihost->scic_lock);
1141d9dcb4baSDan Williams 		isci_free_tag(ihost, request->io_tag);
1142d9dcb4baSDan Williams 		spin_unlock_irq(&ihost->scic_lock);
11436f231ddaSDan Williams 	}
114411b00c19SJeff Skirvin 	list_for_each_entry_safe(request, next_request, &errored_request_list,
11456f231ddaSDan Williams 				 completed_node) {
11466f231ddaSDan Williams 
11476f231ddaSDan Williams 		task = isci_request_access_task(request);
11486f231ddaSDan Williams 
11496f231ddaSDan Williams 		/* Use sas_task_abort */
1150d9dcb4baSDan Williams 		dev_warn(&ihost->pdev->dev,
11516f231ddaSDan Williams 			 "%s: Error - request/task = %p/%p\n",
11526f231ddaSDan Williams 			 __func__,
11536f231ddaSDan Williams 			 request,
11546f231ddaSDan Williams 			 task);
11556f231ddaSDan Williams 
115611b00c19SJeff Skirvin 		if (task != NULL) {
115711b00c19SJeff Skirvin 
115811b00c19SJeff Skirvin 			/* Put the task into the abort path if it's not there
115911b00c19SJeff Skirvin 			 * already.
116011b00c19SJeff Skirvin 			 */
116111b00c19SJeff Skirvin 			if (!(task->task_state_flags & SAS_TASK_STATE_ABORTED))
11626f231ddaSDan Williams 				sas_task_abort(task);
116311b00c19SJeff Skirvin 
116411b00c19SJeff Skirvin 		} else {
116511b00c19SJeff Skirvin 			/* This is a case where the request has completed with a
116611b00c19SJeff Skirvin 			 * status such that it needed further target servicing,
116711b00c19SJeff Skirvin 			 * but the sas_task reference has already been removed
116811b00c19SJeff Skirvin 			 * from the request.  Since it was errored, it was not
116911b00c19SJeff Skirvin 			 * being aborted, so there is nothing to do except free
117011b00c19SJeff Skirvin 			 * it.
117111b00c19SJeff Skirvin 			 */
117211b00c19SJeff Skirvin 
1173d9dcb4baSDan Williams 			spin_lock_irq(&ihost->scic_lock);
117411b00c19SJeff Skirvin 			/* Remove the request from the remote device's list
117511b00c19SJeff Skirvin 			* of pending requests.
117611b00c19SJeff Skirvin 			*/
117711b00c19SJeff Skirvin 			list_del_init(&request->dev_node);
1178d9dcb4baSDan Williams 			isci_free_tag(ihost, request->io_tag);
1179d9dcb4baSDan Williams 			spin_unlock_irq(&ihost->scic_lock);
118011b00c19SJeff Skirvin 		}
11816f231ddaSDan Williams 	}
11826f231ddaSDan Williams 
11839b4be528SDan Williams 	/* the coalesence timeout doubles at each encoding step, so
11849b4be528SDan Williams 	 * update it based on the ilog2 value of the outstanding requests
11859b4be528SDan Williams 	 */
11869b4be528SDan Williams 	active = isci_tci_active(ihost);
11879b4be528SDan Williams 	writel(SMU_ICC_GEN_VAL(NUMBER, active) |
11889b4be528SDan Williams 	       SMU_ICC_GEN_VAL(TIMER, ISCI_COALESCE_BASE + ilog2(active)),
11899b4be528SDan Williams 	       &ihost->smu_registers->interrupt_coalesce_control);
11906f231ddaSDan Williams }
11916f231ddaSDan Williams 
1192cc9203bfSDan Williams /**
119389a7301fSDan Williams  * sci_controller_stop() - This method will stop an individual controller
1194cc9203bfSDan Williams  *    object.This method will invoke the associated user callback upon
1195cc9203bfSDan Williams  *    completion.  The completion callback is called when the following
1196cc9203bfSDan Williams  *    conditions are met: -# the method return status is SCI_SUCCESS. -# the
1197cc9203bfSDan Williams  *    controller has been quiesced. This method will ensure that all IO
1198cc9203bfSDan Williams  *    requests are quiesced, phys are stopped, and all additional operation by
1199cc9203bfSDan Williams  *    the hardware is halted.
1200cc9203bfSDan Williams  * @controller: the handle to the controller object to stop.
1201cc9203bfSDan Williams  * @timeout: This parameter specifies the number of milliseconds in which the
1202cc9203bfSDan Williams  *    stop operation should complete.
1203cc9203bfSDan Williams  *
1204cc9203bfSDan Williams  * The controller must be in the STARTED or STOPPED state. Indicate if the
1205cc9203bfSDan Williams  * controller stop method succeeded or failed in some way. SCI_SUCCESS if the
1206cc9203bfSDan Williams  * stop operation successfully began. SCI_WARNING_ALREADY_IN_STATE if the
1207cc9203bfSDan Williams  * controller is already in the STOPPED state. SCI_FAILURE_INVALID_STATE if the
1208cc9203bfSDan Williams  * controller is not either in the STARTED or STOPPED states.
1209cc9203bfSDan Williams  */
121089a7301fSDan Williams static enum sci_status sci_controller_stop(struct isci_host *ihost, u32 timeout)
1211cc9203bfSDan Williams {
1212d9dcb4baSDan Williams 	if (ihost->sm.current_state_id != SCIC_READY) {
121314e99b4aSDan Williams 		dev_warn(&ihost->pdev->dev, "%s invalid state: %d\n",
121414e99b4aSDan Williams 			 __func__, ihost->sm.current_state_id);
1215cc9203bfSDan Williams 		return SCI_FAILURE_INVALID_STATE;
1216cc9203bfSDan Williams 	}
1217cc9203bfSDan Williams 
1218d9dcb4baSDan Williams 	sci_mod_timer(&ihost->timer, timeout);
1219d9dcb4baSDan Williams 	sci_change_state(&ihost->sm, SCIC_STOPPING);
1220cc9203bfSDan Williams 	return SCI_SUCCESS;
1221cc9203bfSDan Williams }
1222cc9203bfSDan Williams 
1223cc9203bfSDan Williams /**
122489a7301fSDan Williams  * sci_controller_reset() - This method will reset the supplied core
1225cc9203bfSDan Williams  *    controller regardless of the state of said controller.  This operation is
1226cc9203bfSDan Williams  *    considered destructive.  In other words, all current operations are wiped
1227cc9203bfSDan Williams  *    out.  No IO completions for outstanding devices occur.  Outstanding IO
1228cc9203bfSDan Williams  *    requests are not aborted or completed at the actual remote device.
1229cc9203bfSDan Williams  * @controller: the handle to the controller object to reset.
1230cc9203bfSDan Williams  *
1231cc9203bfSDan Williams  * Indicate if the controller reset method succeeded or failed in some way.
1232cc9203bfSDan Williams  * SCI_SUCCESS if the reset operation successfully started. SCI_FATAL_ERROR if
1233cc9203bfSDan Williams  * the controller reset operation is unable to complete.
1234cc9203bfSDan Williams  */
123589a7301fSDan Williams static enum sci_status sci_controller_reset(struct isci_host *ihost)
1236cc9203bfSDan Williams {
1237d9dcb4baSDan Williams 	switch (ihost->sm.current_state_id) {
1238e301370aSEdmund Nadolski 	case SCIC_RESET:
1239e301370aSEdmund Nadolski 	case SCIC_READY:
1240eb608c3cSDan Williams 	case SCIC_STOPPING:
1241e301370aSEdmund Nadolski 	case SCIC_FAILED:
1242cc9203bfSDan Williams 		/*
1243cc9203bfSDan Williams 		 * The reset operation is not a graceful cleanup, just
1244cc9203bfSDan Williams 		 * perform the state transition.
1245cc9203bfSDan Williams 		 */
1246d9dcb4baSDan Williams 		sci_change_state(&ihost->sm, SCIC_RESETTING);
1247cc9203bfSDan Williams 		return SCI_SUCCESS;
1248cc9203bfSDan Williams 	default:
124914e99b4aSDan Williams 		dev_warn(&ihost->pdev->dev, "%s invalid state: %d\n",
125014e99b4aSDan Williams 			 __func__, ihost->sm.current_state_id);
1251cc9203bfSDan Williams 		return SCI_FAILURE_INVALID_STATE;
1252cc9203bfSDan Williams 	}
1253cc9203bfSDan Williams }
1254cc9203bfSDan Williams 
1255eb608c3cSDan Williams static enum sci_status sci_controller_stop_phys(struct isci_host *ihost)
1256eb608c3cSDan Williams {
1257eb608c3cSDan Williams 	u32 index;
1258eb608c3cSDan Williams 	enum sci_status status;
1259eb608c3cSDan Williams 	enum sci_status phy_status;
1260eb608c3cSDan Williams 
1261eb608c3cSDan Williams 	status = SCI_SUCCESS;
1262eb608c3cSDan Williams 
1263eb608c3cSDan Williams 	for (index = 0; index < SCI_MAX_PHYS; index++) {
1264eb608c3cSDan Williams 		phy_status = sci_phy_stop(&ihost->phys[index]);
1265eb608c3cSDan Williams 
1266eb608c3cSDan Williams 		if (phy_status != SCI_SUCCESS &&
1267eb608c3cSDan Williams 		    phy_status != SCI_FAILURE_INVALID_STATE) {
1268eb608c3cSDan Williams 			status = SCI_FAILURE;
1269eb608c3cSDan Williams 
1270eb608c3cSDan Williams 			dev_warn(&ihost->pdev->dev,
1271eb608c3cSDan Williams 				 "%s: Controller stop operation failed to stop "
1272eb608c3cSDan Williams 				 "phy %d because of status %d.\n",
1273eb608c3cSDan Williams 				 __func__,
1274eb608c3cSDan Williams 				 ihost->phys[index].phy_index, phy_status);
1275eb608c3cSDan Williams 		}
1276eb608c3cSDan Williams 	}
1277eb608c3cSDan Williams 
1278eb608c3cSDan Williams 	return status;
1279eb608c3cSDan Williams }
1280eb608c3cSDan Williams 
1281eb608c3cSDan Williams 
1282eb608c3cSDan Williams /**
1283eb608c3cSDan Williams  * isci_host_deinit - shutdown frame reception and dma
1284eb608c3cSDan Williams  * @ihost: host to take down
1285eb608c3cSDan Williams  *
1286eb608c3cSDan Williams  * This is called in either the driver shutdown or the suspend path.  In
1287eb608c3cSDan Williams  * the shutdown case libsas went through port teardown and normal device
1288eb608c3cSDan Williams  * removal (i.e. physical links stayed up to service scsi_device removal
1289eb608c3cSDan Williams  * commands).  In the suspend case we disable the hardware without
1290eb608c3cSDan Williams  * notifying libsas of the link down events since we want libsas to
1291eb608c3cSDan Williams  * remember the domain across the suspend/resume cycle
1292eb608c3cSDan Williams  */
12930cf89d1dSDan Williams void isci_host_deinit(struct isci_host *ihost)
12946f231ddaSDan Williams {
12956f231ddaSDan Williams 	int i;
12966f231ddaSDan Williams 
1297ad4f4c1dSDan Williams 	/* disable output data selects */
1298ad4f4c1dSDan Williams 	for (i = 0; i < isci_gpio_count(ihost); i++)
1299ad4f4c1dSDan Williams 		writel(SGPIO_HW_CONTROL, &ihost->scu_registers->peg0.sgpio.output_data_select[i]);
1300ad4f4c1dSDan Williams 
13010cf89d1dSDan Williams 	set_bit(IHOST_STOP_PENDING, &ihost->flags);
13027c40a803SDan Williams 
13037c40a803SDan Williams 	spin_lock_irq(&ihost->scic_lock);
130489a7301fSDan Williams 	sci_controller_stop(ihost, SCIC_CONTROLLER_STOP_TIMEOUT);
13057c40a803SDan Williams 	spin_unlock_irq(&ihost->scic_lock);
13067c40a803SDan Williams 
13070cf89d1dSDan Williams 	wait_for_stop(ihost);
1308ad4f4c1dSDan Williams 
1309eb608c3cSDan Williams 	/* phy stop is after controller stop to allow port and device to
1310eb608c3cSDan Williams 	 * go idle before shutting down the phys, but the expectation is
1311eb608c3cSDan Williams 	 * that i/o has been shut off well before we reach this
1312eb608c3cSDan Williams 	 * function.
1313eb608c3cSDan Williams 	 */
1314eb608c3cSDan Williams 	sci_controller_stop_phys(ihost);
1315eb608c3cSDan Williams 
1316ad4f4c1dSDan Williams 	/* disable sgpio: where the above wait should give time for the
1317ad4f4c1dSDan Williams 	 * enclosure to sample the gpios going inactive
1318ad4f4c1dSDan Williams 	 */
1319ad4f4c1dSDan Williams 	writel(0, &ihost->scu_registers->peg0.sgpio.interface_control);
1320ad4f4c1dSDan Williams 
132189a7301fSDan Williams 	sci_controller_reset(ihost);
13225553ba2bSEdmund Nadolski 
13235553ba2bSEdmund Nadolski 	/* Cancel any/all outstanding port timers */
1324d9dcb4baSDan Williams 	for (i = 0; i < ihost->logical_port_entries; i++) {
1325ffe191c9SDan Williams 		struct isci_port *iport = &ihost->ports[i];
1326ffe191c9SDan Williams 		del_timer_sync(&iport->timer.timer);
13275553ba2bSEdmund Nadolski 	}
13285553ba2bSEdmund Nadolski 
1329a628d478SEdmund Nadolski 	/* Cancel any/all outstanding phy timers */
1330a628d478SEdmund Nadolski 	for (i = 0; i < SCI_MAX_PHYS; i++) {
133185280955SDan Williams 		struct isci_phy *iphy = &ihost->phys[i];
133285280955SDan Williams 		del_timer_sync(&iphy->sata_timer.timer);
1333a628d478SEdmund Nadolski 	}
1334a628d478SEdmund Nadolski 
1335d9dcb4baSDan Williams 	del_timer_sync(&ihost->port_agent.timer.timer);
1336ac0eeb4fSEdmund Nadolski 
1337d9dcb4baSDan Williams 	del_timer_sync(&ihost->power_control.timer.timer);
13380473661aSEdmund Nadolski 
1339d9dcb4baSDan Williams 	del_timer_sync(&ihost->timer.timer);
13406cb5853dSEdmund Nadolski 
1341d9dcb4baSDan Williams 	del_timer_sync(&ihost->phy_timer.timer);
13426f231ddaSDan Williams }
13436f231ddaSDan Williams 
13446f231ddaSDan Williams static void __iomem *scu_base(struct isci_host *isci_host)
13456f231ddaSDan Williams {
13466f231ddaSDan Williams 	struct pci_dev *pdev = isci_host->pdev;
13476f231ddaSDan Williams 	int id = isci_host->id;
13486f231ddaSDan Williams 
13496f231ddaSDan Williams 	return pcim_iomap_table(pdev)[SCI_SCU_BAR * 2] + SCI_SCU_BAR_SIZE * id;
13506f231ddaSDan Williams }
13516f231ddaSDan Williams 
13526f231ddaSDan Williams static void __iomem *smu_base(struct isci_host *isci_host)
13536f231ddaSDan Williams {
13546f231ddaSDan Williams 	struct pci_dev *pdev = isci_host->pdev;
13556f231ddaSDan Williams 	int id = isci_host->id;
13566f231ddaSDan Williams 
13576f231ddaSDan Williams 	return pcim_iomap_table(pdev)[SCI_SMU_BAR * 2] + SCI_SMU_BAR_SIZE * id;
13586f231ddaSDan Williams }
13596f231ddaSDan Williams 
136089a7301fSDan Williams static void sci_controller_initial_state_enter(struct sci_base_state_machine *sm)
1361cc9203bfSDan Williams {
1362d9dcb4baSDan Williams 	struct isci_host *ihost = container_of(sm, typeof(*ihost), sm);
1363cc9203bfSDan Williams 
1364d9dcb4baSDan Williams 	sci_change_state(&ihost->sm, SCIC_RESET);
1365cc9203bfSDan Williams }
1366cc9203bfSDan Williams 
136789a7301fSDan Williams static inline void sci_controller_starting_state_exit(struct sci_base_state_machine *sm)
1368cc9203bfSDan Williams {
1369d9dcb4baSDan Williams 	struct isci_host *ihost = container_of(sm, typeof(*ihost), sm);
1370cc9203bfSDan Williams 
1371d9dcb4baSDan Williams 	sci_del_timer(&ihost->timer);
1372cc9203bfSDan Williams }
1373cc9203bfSDan Williams 
1374cc9203bfSDan Williams #define INTERRUPT_COALESCE_TIMEOUT_BASE_RANGE_LOWER_BOUND_NS 853
1375cc9203bfSDan Williams #define INTERRUPT_COALESCE_TIMEOUT_BASE_RANGE_UPPER_BOUND_NS 1280
1376cc9203bfSDan Williams #define INTERRUPT_COALESCE_TIMEOUT_MAX_US                    2700000
1377cc9203bfSDan Williams #define INTERRUPT_COALESCE_NUMBER_MAX                        256
1378cc9203bfSDan Williams #define INTERRUPT_COALESCE_TIMEOUT_ENCODE_MIN                7
1379cc9203bfSDan Williams #define INTERRUPT_COALESCE_TIMEOUT_ENCODE_MAX                28
1380cc9203bfSDan Williams 
1381cc9203bfSDan Williams /**
138289a7301fSDan Williams  * sci_controller_set_interrupt_coalescence() - This method allows the user to
1383cc9203bfSDan Williams  *    configure the interrupt coalescence.
1384cc9203bfSDan Williams  * @controller: This parameter represents the handle to the controller object
1385cc9203bfSDan Williams  *    for which its interrupt coalesce register is overridden.
1386cc9203bfSDan Williams  * @coalesce_number: Used to control the number of entries in the Completion
1387cc9203bfSDan Williams  *    Queue before an interrupt is generated. If the number of entries exceed
1388cc9203bfSDan Williams  *    this number, an interrupt will be generated. The valid range of the input
1389cc9203bfSDan Williams  *    is [0, 256]. A setting of 0 results in coalescing being disabled.
1390cc9203bfSDan Williams  * @coalesce_timeout: Timeout value in microseconds. The valid range of the
1391cc9203bfSDan Williams  *    input is [0, 2700000] . A setting of 0 is allowed and results in no
1392cc9203bfSDan Williams  *    interrupt coalescing timeout.
1393cc9203bfSDan Williams  *
1394cc9203bfSDan Williams  * Indicate if the user successfully set the interrupt coalesce parameters.
1395cc9203bfSDan Williams  * SCI_SUCCESS The user successfully updated the interrutp coalescence.
1396cc9203bfSDan Williams  * SCI_FAILURE_INVALID_PARAMETER_VALUE The user input value is out of range.
1397cc9203bfSDan Williams  */
1398d9dcb4baSDan Williams static enum sci_status
139989a7301fSDan Williams sci_controller_set_interrupt_coalescence(struct isci_host *ihost,
1400cc9203bfSDan Williams 					 u32 coalesce_number,
1401cc9203bfSDan Williams 					 u32 coalesce_timeout)
1402cc9203bfSDan Williams {
1403cc9203bfSDan Williams 	u8 timeout_encode = 0;
1404cc9203bfSDan Williams 	u32 min = 0;
1405cc9203bfSDan Williams 	u32 max = 0;
1406cc9203bfSDan Williams 
1407cc9203bfSDan Williams 	/* Check if the input parameters fall in the range. */
1408cc9203bfSDan Williams 	if (coalesce_number > INTERRUPT_COALESCE_NUMBER_MAX)
1409cc9203bfSDan Williams 		return SCI_FAILURE_INVALID_PARAMETER_VALUE;
1410cc9203bfSDan Williams 
1411cc9203bfSDan Williams 	/*
1412cc9203bfSDan Williams 	 *  Defined encoding for interrupt coalescing timeout:
1413cc9203bfSDan Williams 	 *              Value   Min      Max     Units
1414cc9203bfSDan Williams 	 *              -----   ---      ---     -----
1415cc9203bfSDan Williams 	 *              0       -        -       Disabled
1416cc9203bfSDan Williams 	 *              1       13.3     20.0    ns
1417cc9203bfSDan Williams 	 *              2       26.7     40.0
1418cc9203bfSDan Williams 	 *              3       53.3     80.0
1419cc9203bfSDan Williams 	 *              4       106.7    160.0
1420cc9203bfSDan Williams 	 *              5       213.3    320.0
1421cc9203bfSDan Williams 	 *              6       426.7    640.0
1422cc9203bfSDan Williams 	 *              7       853.3    1280.0
1423cc9203bfSDan Williams 	 *              8       1.7      2.6     us
1424cc9203bfSDan Williams 	 *              9       3.4      5.1
1425cc9203bfSDan Williams 	 *              10      6.8      10.2
1426cc9203bfSDan Williams 	 *              11      13.7     20.5
1427cc9203bfSDan Williams 	 *              12      27.3     41.0
1428cc9203bfSDan Williams 	 *              13      54.6     81.9
1429cc9203bfSDan Williams 	 *              14      109.2    163.8
1430cc9203bfSDan Williams 	 *              15      218.5    327.7
1431cc9203bfSDan Williams 	 *              16      436.9    655.4
1432cc9203bfSDan Williams 	 *              17      873.8    1310.7
1433cc9203bfSDan Williams 	 *              18      1.7      2.6     ms
1434cc9203bfSDan Williams 	 *              19      3.5      5.2
1435cc9203bfSDan Williams 	 *              20      7.0      10.5
1436cc9203bfSDan Williams 	 *              21      14.0     21.0
1437cc9203bfSDan Williams 	 *              22      28.0     41.9
1438cc9203bfSDan Williams 	 *              23      55.9     83.9
1439cc9203bfSDan Williams 	 *              24      111.8    167.8
1440cc9203bfSDan Williams 	 *              25      223.7    335.5
1441cc9203bfSDan Williams 	 *              26      447.4    671.1
1442cc9203bfSDan Williams 	 *              27      894.8    1342.2
1443cc9203bfSDan Williams 	 *              28      1.8      2.7     s
1444cc9203bfSDan Williams 	 *              Others Undefined */
1445cc9203bfSDan Williams 
1446cc9203bfSDan Williams 	/*
1447cc9203bfSDan Williams 	 * Use the table above to decide the encode of interrupt coalescing timeout
1448cc9203bfSDan Williams 	 * value for register writing. */
1449cc9203bfSDan Williams 	if (coalesce_timeout == 0)
1450cc9203bfSDan Williams 		timeout_encode = 0;
1451cc9203bfSDan Williams 	else{
1452cc9203bfSDan Williams 		/* make the timeout value in unit of (10 ns). */
1453cc9203bfSDan Williams 		coalesce_timeout = coalesce_timeout * 100;
1454cc9203bfSDan Williams 		min = INTERRUPT_COALESCE_TIMEOUT_BASE_RANGE_LOWER_BOUND_NS / 10;
1455cc9203bfSDan Williams 		max = INTERRUPT_COALESCE_TIMEOUT_BASE_RANGE_UPPER_BOUND_NS / 10;
1456cc9203bfSDan Williams 
1457cc9203bfSDan Williams 		/* get the encode of timeout for register writing. */
1458cc9203bfSDan Williams 		for (timeout_encode = INTERRUPT_COALESCE_TIMEOUT_ENCODE_MIN;
1459cc9203bfSDan Williams 		      timeout_encode <= INTERRUPT_COALESCE_TIMEOUT_ENCODE_MAX;
1460cc9203bfSDan Williams 		      timeout_encode++) {
1461cc9203bfSDan Williams 			if (min <= coalesce_timeout &&  max > coalesce_timeout)
1462cc9203bfSDan Williams 				break;
1463cc9203bfSDan Williams 			else if (coalesce_timeout >= max && coalesce_timeout < min * 2
1464cc9203bfSDan Williams 				 && coalesce_timeout <= INTERRUPT_COALESCE_TIMEOUT_MAX_US * 100) {
1465cc9203bfSDan Williams 				if ((coalesce_timeout - max) < (2 * min - coalesce_timeout))
1466cc9203bfSDan Williams 					break;
1467cc9203bfSDan Williams 				else{
1468cc9203bfSDan Williams 					timeout_encode++;
1469cc9203bfSDan Williams 					break;
1470cc9203bfSDan Williams 				}
1471cc9203bfSDan Williams 			} else {
1472cc9203bfSDan Williams 				max = max * 2;
1473cc9203bfSDan Williams 				min = min * 2;
1474cc9203bfSDan Williams 			}
1475cc9203bfSDan Williams 		}
1476cc9203bfSDan Williams 
1477cc9203bfSDan Williams 		if (timeout_encode == INTERRUPT_COALESCE_TIMEOUT_ENCODE_MAX + 1)
1478cc9203bfSDan Williams 			/* the value is out of range. */
1479cc9203bfSDan Williams 			return SCI_FAILURE_INVALID_PARAMETER_VALUE;
1480cc9203bfSDan Williams 	}
1481cc9203bfSDan Williams 
1482cc9203bfSDan Williams 	writel(SMU_ICC_GEN_VAL(NUMBER, coalesce_number) |
1483cc9203bfSDan Williams 	       SMU_ICC_GEN_VAL(TIMER, timeout_encode),
1484d9dcb4baSDan Williams 	       &ihost->smu_registers->interrupt_coalesce_control);
1485cc9203bfSDan Williams 
1486cc9203bfSDan Williams 
1487d9dcb4baSDan Williams 	ihost->interrupt_coalesce_number = (u16)coalesce_number;
1488d9dcb4baSDan Williams 	ihost->interrupt_coalesce_timeout = coalesce_timeout / 100;
1489cc9203bfSDan Williams 
1490cc9203bfSDan Williams 	return SCI_SUCCESS;
1491cc9203bfSDan Williams }
1492cc9203bfSDan Williams 
1493cc9203bfSDan Williams 
149489a7301fSDan Williams static void sci_controller_ready_state_enter(struct sci_base_state_machine *sm)
1495cc9203bfSDan Williams {
1496d9dcb4baSDan Williams 	struct isci_host *ihost = container_of(sm, typeof(*ihost), sm);
1497e5cc6aa4SMarcin Tomczak 	u32 val;
1498e5cc6aa4SMarcin Tomczak 
1499e5cc6aa4SMarcin Tomczak 	/* enable clock gating for power control of the scu unit */
1500e5cc6aa4SMarcin Tomczak 	val = readl(&ihost->smu_registers->clock_gating_control);
1501e5cc6aa4SMarcin Tomczak 	val &= ~(SMU_CGUCR_GEN_BIT(REGCLK_ENABLE) |
1502e5cc6aa4SMarcin Tomczak 		 SMU_CGUCR_GEN_BIT(TXCLK_ENABLE) |
1503e5cc6aa4SMarcin Tomczak 		 SMU_CGUCR_GEN_BIT(XCLK_ENABLE));
1504e5cc6aa4SMarcin Tomczak 	val |= SMU_CGUCR_GEN_BIT(IDLE_ENABLE);
1505e5cc6aa4SMarcin Tomczak 	writel(val, &ihost->smu_registers->clock_gating_control);
1506cc9203bfSDan Williams 
1507cc9203bfSDan Williams 	/* set the default interrupt coalescence number and timeout value. */
15089b4be528SDan Williams 	sci_controller_set_interrupt_coalescence(ihost, 0, 0);
1509cc9203bfSDan Williams }
1510cc9203bfSDan Williams 
151189a7301fSDan Williams static void sci_controller_ready_state_exit(struct sci_base_state_machine *sm)
1512cc9203bfSDan Williams {
1513d9dcb4baSDan Williams 	struct isci_host *ihost = container_of(sm, typeof(*ihost), sm);
1514cc9203bfSDan Williams 
1515cc9203bfSDan Williams 	/* disable interrupt coalescence. */
151689a7301fSDan Williams 	sci_controller_set_interrupt_coalescence(ihost, 0, 0);
1517cc9203bfSDan Williams }
1518cc9203bfSDan Williams 
151989a7301fSDan Williams static enum sci_status sci_controller_stop_ports(struct isci_host *ihost)
1520cc9203bfSDan Williams {
1521cc9203bfSDan Williams 	u32 index;
1522cc9203bfSDan Williams 	enum sci_status port_status;
1523cc9203bfSDan Williams 	enum sci_status status = SCI_SUCCESS;
1524cc9203bfSDan Williams 
1525d9dcb4baSDan Williams 	for (index = 0; index < ihost->logical_port_entries; index++) {
1526ffe191c9SDan Williams 		struct isci_port *iport = &ihost->ports[index];
1527cc9203bfSDan Williams 
152889a7301fSDan Williams 		port_status = sci_port_stop(iport);
1529cc9203bfSDan Williams 
1530cc9203bfSDan Williams 		if ((port_status != SCI_SUCCESS) &&
1531cc9203bfSDan Williams 		    (port_status != SCI_FAILURE_INVALID_STATE)) {
1532cc9203bfSDan Williams 			status = SCI_FAILURE;
1533cc9203bfSDan Williams 
1534d9dcb4baSDan Williams 			dev_warn(&ihost->pdev->dev,
1535cc9203bfSDan Williams 				 "%s: Controller stop operation failed to "
1536cc9203bfSDan Williams 				 "stop port %d because of status %d.\n",
1537cc9203bfSDan Williams 				 __func__,
1538ffe191c9SDan Williams 				 iport->logical_port_index,
1539cc9203bfSDan Williams 				 port_status);
1540cc9203bfSDan Williams 		}
1541cc9203bfSDan Williams 	}
1542cc9203bfSDan Williams 
1543cc9203bfSDan Williams 	return status;
1544cc9203bfSDan Williams }
1545cc9203bfSDan Williams 
154689a7301fSDan Williams static enum sci_status sci_controller_stop_devices(struct isci_host *ihost)
1547cc9203bfSDan Williams {
1548cc9203bfSDan Williams 	u32 index;
1549cc9203bfSDan Williams 	enum sci_status status;
1550cc9203bfSDan Williams 	enum sci_status device_status;
1551cc9203bfSDan Williams 
1552cc9203bfSDan Williams 	status = SCI_SUCCESS;
1553cc9203bfSDan Williams 
1554d9dcb4baSDan Williams 	for (index = 0; index < ihost->remote_node_entries; index++) {
1555d9dcb4baSDan Williams 		if (ihost->device_table[index] != NULL) {
1556cc9203bfSDan Williams 			/* / @todo What timeout value do we want to provide to this request? */
155789a7301fSDan Williams 			device_status = sci_remote_device_stop(ihost->device_table[index], 0);
1558cc9203bfSDan Williams 
1559cc9203bfSDan Williams 			if ((device_status != SCI_SUCCESS) &&
1560cc9203bfSDan Williams 			    (device_status != SCI_FAILURE_INVALID_STATE)) {
1561d9dcb4baSDan Williams 				dev_warn(&ihost->pdev->dev,
1562cc9203bfSDan Williams 					 "%s: Controller stop operation failed "
1563cc9203bfSDan Williams 					 "to stop device 0x%p because of "
1564cc9203bfSDan Williams 					 "status %d.\n",
1565cc9203bfSDan Williams 					 __func__,
1566d9dcb4baSDan Williams 					 ihost->device_table[index], device_status);
1567cc9203bfSDan Williams 			}
1568cc9203bfSDan Williams 		}
1569cc9203bfSDan Williams 	}
1570cc9203bfSDan Williams 
1571cc9203bfSDan Williams 	return status;
1572cc9203bfSDan Williams }
1573cc9203bfSDan Williams 
157489a7301fSDan Williams static void sci_controller_stopping_state_enter(struct sci_base_state_machine *sm)
1575cc9203bfSDan Williams {
1576d9dcb4baSDan Williams 	struct isci_host *ihost = container_of(sm, typeof(*ihost), sm);
1577cc9203bfSDan Williams 
157889a7301fSDan Williams 	sci_controller_stop_devices(ihost);
1579eb608c3cSDan Williams 	sci_controller_stop_ports(ihost);
1580eb608c3cSDan Williams 
1581eb608c3cSDan Williams 	if (!sci_controller_has_remote_devices_stopping(ihost))
1582eb608c3cSDan Williams 		isci_host_stop_complete(ihost);
1583cc9203bfSDan Williams }
1584cc9203bfSDan Williams 
158589a7301fSDan Williams static void sci_controller_stopping_state_exit(struct sci_base_state_machine *sm)
1586cc9203bfSDan Williams {
1587d9dcb4baSDan Williams 	struct isci_host *ihost = container_of(sm, typeof(*ihost), sm);
1588cc9203bfSDan Williams 
1589d9dcb4baSDan Williams 	sci_del_timer(&ihost->timer);
1590cc9203bfSDan Williams }
1591cc9203bfSDan Williams 
159289a7301fSDan Williams static void sci_controller_reset_hardware(struct isci_host *ihost)
1593cc9203bfSDan Williams {
1594cc9203bfSDan Williams 	/* Disable interrupts so we dont take any spurious interrupts */
159589a7301fSDan Williams 	sci_controller_disable_interrupts(ihost);
1596cc9203bfSDan Williams 
1597cc9203bfSDan Williams 	/* Reset the SCU */
1598d9dcb4baSDan Williams 	writel(0xFFFFFFFF, &ihost->smu_registers->soft_reset_control);
1599cc9203bfSDan Williams 
1600cc9203bfSDan Williams 	/* Delay for 1ms to before clearing the CQP and UFQPR. */
1601cc9203bfSDan Williams 	udelay(1000);
1602cc9203bfSDan Williams 
1603cc9203bfSDan Williams 	/* The write to the CQGR clears the CQP */
1604d9dcb4baSDan Williams 	writel(0x00000000, &ihost->smu_registers->completion_queue_get);
1605cc9203bfSDan Williams 
1606cc9203bfSDan Williams 	/* The write to the UFQGP clears the UFQPR */
1607d9dcb4baSDan Williams 	writel(0, &ihost->scu_registers->sdma.unsolicited_frame_get_pointer);
1608cc9203bfSDan Williams }
1609cc9203bfSDan Williams 
161089a7301fSDan Williams static void sci_controller_resetting_state_enter(struct sci_base_state_machine *sm)
1611cc9203bfSDan Williams {
1612d9dcb4baSDan Williams 	struct isci_host *ihost = container_of(sm, typeof(*ihost), sm);
1613cc9203bfSDan Williams 
161489a7301fSDan Williams 	sci_controller_reset_hardware(ihost);
1615d9dcb4baSDan Williams 	sci_change_state(&ihost->sm, SCIC_RESET);
1616cc9203bfSDan Williams }
1617cc9203bfSDan Williams 
161889a7301fSDan Williams static const struct sci_base_state sci_controller_state_table[] = {
1619e301370aSEdmund Nadolski 	[SCIC_INITIAL] = {
162089a7301fSDan Williams 		.enter_state = sci_controller_initial_state_enter,
1621cc9203bfSDan Williams 	},
1622e301370aSEdmund Nadolski 	[SCIC_RESET] = {},
1623e301370aSEdmund Nadolski 	[SCIC_INITIALIZING] = {},
1624e301370aSEdmund Nadolski 	[SCIC_INITIALIZED] = {},
1625e301370aSEdmund Nadolski 	[SCIC_STARTING] = {
162689a7301fSDan Williams 		.exit_state  = sci_controller_starting_state_exit,
1627cc9203bfSDan Williams 	},
1628e301370aSEdmund Nadolski 	[SCIC_READY] = {
162989a7301fSDan Williams 		.enter_state = sci_controller_ready_state_enter,
163089a7301fSDan Williams 		.exit_state  = sci_controller_ready_state_exit,
1631cc9203bfSDan Williams 	},
1632e301370aSEdmund Nadolski 	[SCIC_RESETTING] = {
163389a7301fSDan Williams 		.enter_state = sci_controller_resetting_state_enter,
1634cc9203bfSDan Williams 	},
1635e301370aSEdmund Nadolski 	[SCIC_STOPPING] = {
163689a7301fSDan Williams 		.enter_state = sci_controller_stopping_state_enter,
163789a7301fSDan Williams 		.exit_state = sci_controller_stopping_state_exit,
1638cc9203bfSDan Williams 	},
1639e301370aSEdmund Nadolski 	[SCIC_FAILED] = {}
1640cc9203bfSDan Williams };
1641cc9203bfSDan Williams 
16426cb5853dSEdmund Nadolski static void controller_timeout(unsigned long data)
16436cb5853dSEdmund Nadolski {
16446cb5853dSEdmund Nadolski 	struct sci_timer *tmr = (struct sci_timer *)data;
1645d9dcb4baSDan Williams 	struct isci_host *ihost = container_of(tmr, typeof(*ihost), timer);
1646d9dcb4baSDan Williams 	struct sci_base_state_machine *sm = &ihost->sm;
16476cb5853dSEdmund Nadolski 	unsigned long flags;
1648cc9203bfSDan Williams 
16496cb5853dSEdmund Nadolski 	spin_lock_irqsave(&ihost->scic_lock, flags);
16506cb5853dSEdmund Nadolski 
16516cb5853dSEdmund Nadolski 	if (tmr->cancel)
16526cb5853dSEdmund Nadolski 		goto done;
16536cb5853dSEdmund Nadolski 
1654e301370aSEdmund Nadolski 	if (sm->current_state_id == SCIC_STARTING)
165589a7301fSDan Williams 		sci_controller_transition_to_ready(ihost, SCI_FAILURE_TIMEOUT);
1656e301370aSEdmund Nadolski 	else if (sm->current_state_id == SCIC_STOPPING) {
1657e301370aSEdmund Nadolski 		sci_change_state(sm, SCIC_FAILED);
1658eb608c3cSDan Williams 		isci_host_stop_complete(ihost);
16596cb5853dSEdmund Nadolski 	} else	/* / @todo Now what do we want to do in this case? */
1660d9dcb4baSDan Williams 		dev_err(&ihost->pdev->dev,
16616cb5853dSEdmund Nadolski 			"%s: Controller timer fired when controller was not "
16626cb5853dSEdmund Nadolski 			"in a state being timed.\n",
16636cb5853dSEdmund Nadolski 			__func__);
16646cb5853dSEdmund Nadolski 
16656cb5853dSEdmund Nadolski done:
16666cb5853dSEdmund Nadolski 	spin_unlock_irqrestore(&ihost->scic_lock, flags);
16676cb5853dSEdmund Nadolski }
1668cc9203bfSDan Williams 
166989a7301fSDan Williams static enum sci_status sci_controller_construct(struct isci_host *ihost,
1670cc9203bfSDan Williams 						void __iomem *scu_base,
1671cc9203bfSDan Williams 						void __iomem *smu_base)
1672cc9203bfSDan Williams {
1673cc9203bfSDan Williams 	u8 i;
1674cc9203bfSDan Williams 
167589a7301fSDan Williams 	sci_init_sm(&ihost->sm, sci_controller_state_table, SCIC_INITIAL);
1676cc9203bfSDan Williams 
1677d9dcb4baSDan Williams 	ihost->scu_registers = scu_base;
1678d9dcb4baSDan Williams 	ihost->smu_registers = smu_base;
1679cc9203bfSDan Williams 
168089a7301fSDan Williams 	sci_port_configuration_agent_construct(&ihost->port_agent);
1681cc9203bfSDan Williams 
1682cc9203bfSDan Williams 	/* Construct the ports for this controller */
1683cc9203bfSDan Williams 	for (i = 0; i < SCI_MAX_PORTS; i++)
168489a7301fSDan Williams 		sci_port_construct(&ihost->ports[i], i, ihost);
168589a7301fSDan Williams 	sci_port_construct(&ihost->ports[i], SCIC_SDS_DUMMY_PORT, ihost);
1686cc9203bfSDan Williams 
1687cc9203bfSDan Williams 	/* Construct the phys for this controller */
1688cc9203bfSDan Williams 	for (i = 0; i < SCI_MAX_PHYS; i++) {
1689cc9203bfSDan Williams 		/* Add all the PHYs to the dummy port */
169089a7301fSDan Williams 		sci_phy_construct(&ihost->phys[i],
1691ffe191c9SDan Williams 				  &ihost->ports[SCI_MAX_PORTS], i);
1692cc9203bfSDan Williams 	}
1693cc9203bfSDan Williams 
1694d9dcb4baSDan Williams 	ihost->invalid_phy_mask = 0;
1695cc9203bfSDan Williams 
1696d9dcb4baSDan Williams 	sci_init_timer(&ihost->timer, controller_timeout);
16976cb5853dSEdmund Nadolski 
169889a7301fSDan Williams 	return sci_controller_reset(ihost);
1699cc9203bfSDan Williams }
1700cc9203bfSDan Williams 
1701594e566aSDave Jiang int sci_oem_parameters_validate(struct sci_oem_params *oem, u8 version)
1702cc9203bfSDan Williams {
1703cc9203bfSDan Williams 	int i;
1704cc9203bfSDan Williams 
1705cc9203bfSDan Williams 	for (i = 0; i < SCI_MAX_PORTS; i++)
1706cc9203bfSDan Williams 		if (oem->ports[i].phy_mask > SCIC_SDS_PARM_PHY_MASK_MAX)
1707cc9203bfSDan Williams 			return -EINVAL;
1708cc9203bfSDan Williams 
1709cc9203bfSDan Williams 	for (i = 0; i < SCI_MAX_PHYS; i++)
1710cc9203bfSDan Williams 		if (oem->phys[i].sas_address.high == 0 &&
1711cc9203bfSDan Williams 		    oem->phys[i].sas_address.low == 0)
1712cc9203bfSDan Williams 			return -EINVAL;
1713cc9203bfSDan Williams 
1714cc9203bfSDan Williams 	if (oem->controller.mode_type == SCIC_PORT_AUTOMATIC_CONFIGURATION_MODE) {
1715cc9203bfSDan Williams 		for (i = 0; i < SCI_MAX_PHYS; i++)
1716cc9203bfSDan Williams 			if (oem->ports[i].phy_mask != 0)
1717cc9203bfSDan Williams 				return -EINVAL;
1718cc9203bfSDan Williams 	} else if (oem->controller.mode_type == SCIC_PORT_MANUAL_CONFIGURATION_MODE) {
1719cc9203bfSDan Williams 		u8 phy_mask = 0;
1720cc9203bfSDan Williams 
1721cc9203bfSDan Williams 		for (i = 0; i < SCI_MAX_PHYS; i++)
1722cc9203bfSDan Williams 			phy_mask |= oem->ports[i].phy_mask;
1723cc9203bfSDan Williams 
1724cc9203bfSDan Williams 		if (phy_mask == 0)
1725cc9203bfSDan Williams 			return -EINVAL;
1726cc9203bfSDan Williams 	} else
1727cc9203bfSDan Williams 		return -EINVAL;
1728cc9203bfSDan Williams 
17297000f7c7SAndrzej Jakowski 	if (oem->controller.max_concurr_spin_up > MAX_CONCURRENT_DEVICE_SPIN_UP_COUNT ||
17307000f7c7SAndrzej Jakowski 	    oem->controller.max_concurr_spin_up < 1)
1731cc9203bfSDan Williams 		return -EINVAL;
1732cc9203bfSDan Williams 
1733594e566aSDave Jiang 	if (oem->controller.do_enable_ssc) {
1734594e566aSDave Jiang 		if (version < ISCI_ROM_VER_1_1 && oem->controller.do_enable_ssc != 1)
1735594e566aSDave Jiang 			return -EINVAL;
1736594e566aSDave Jiang 
1737594e566aSDave Jiang 		if (version >= ISCI_ROM_VER_1_1) {
1738594e566aSDave Jiang 			u8 test = oem->controller.ssc_sata_tx_spread_level;
1739594e566aSDave Jiang 
1740594e566aSDave Jiang 			switch (test) {
1741594e566aSDave Jiang 			case 0:
1742594e566aSDave Jiang 			case 2:
1743594e566aSDave Jiang 			case 3:
1744594e566aSDave Jiang 			case 6:
1745594e566aSDave Jiang 			case 7:
1746594e566aSDave Jiang 				break;
1747594e566aSDave Jiang 			default:
1748594e566aSDave Jiang 				return -EINVAL;
1749594e566aSDave Jiang 			}
1750594e566aSDave Jiang 
1751594e566aSDave Jiang 			test = oem->controller.ssc_sas_tx_spread_level;
1752594e566aSDave Jiang 			if (oem->controller.ssc_sas_tx_type == 0) {
1753594e566aSDave Jiang 				switch (test) {
1754594e566aSDave Jiang 				case 0:
1755594e566aSDave Jiang 				case 2:
1756594e566aSDave Jiang 				case 3:
1757594e566aSDave Jiang 					break;
1758594e566aSDave Jiang 				default:
1759594e566aSDave Jiang 					return -EINVAL;
1760594e566aSDave Jiang 				}
1761594e566aSDave Jiang 			} else if (oem->controller.ssc_sas_tx_type == 1) {
1762594e566aSDave Jiang 				switch (test) {
1763594e566aSDave Jiang 				case 0:
1764594e566aSDave Jiang 				case 3:
1765594e566aSDave Jiang 				case 6:
1766594e566aSDave Jiang 					break;
1767594e566aSDave Jiang 				default:
1768594e566aSDave Jiang 					return -EINVAL;
1769594e566aSDave Jiang 				}
1770594e566aSDave Jiang 			}
1771594e566aSDave Jiang 		}
1772594e566aSDave Jiang 	}
1773594e566aSDave Jiang 
1774cc9203bfSDan Williams 	return 0;
1775cc9203bfSDan Williams }
1776cc9203bfSDan Williams 
17777000f7c7SAndrzej Jakowski static u8 max_spin_up(struct isci_host *ihost)
17787000f7c7SAndrzej Jakowski {
17797000f7c7SAndrzej Jakowski 	if (ihost->user_parameters.max_concurr_spinup)
17807000f7c7SAndrzej Jakowski 		return min_t(u8, ihost->user_parameters.max_concurr_spinup,
17817000f7c7SAndrzej Jakowski 			     MAX_CONCURRENT_DEVICE_SPIN_UP_COUNT);
17827000f7c7SAndrzej Jakowski 	else
17837000f7c7SAndrzej Jakowski 		return min_t(u8, ihost->oem_parameters.controller.max_concurr_spin_up,
17847000f7c7SAndrzej Jakowski 			     MAX_CONCURRENT_DEVICE_SPIN_UP_COUNT);
17857000f7c7SAndrzej Jakowski }
17867000f7c7SAndrzej Jakowski 
17870473661aSEdmund Nadolski static void power_control_timeout(unsigned long data)
1788cc9203bfSDan Williams {
17890473661aSEdmund Nadolski 	struct sci_timer *tmr = (struct sci_timer *)data;
1790d9dcb4baSDan Williams 	struct isci_host *ihost = container_of(tmr, typeof(*ihost), power_control.timer);
179185280955SDan Williams 	struct isci_phy *iphy;
17920473661aSEdmund Nadolski 	unsigned long flags;
17930473661aSEdmund Nadolski 	u8 i;
1794cc9203bfSDan Williams 
17950473661aSEdmund Nadolski 	spin_lock_irqsave(&ihost->scic_lock, flags);
1796cc9203bfSDan Williams 
17970473661aSEdmund Nadolski 	if (tmr->cancel)
17980473661aSEdmund Nadolski 		goto done;
1799cc9203bfSDan Williams 
1800d9dcb4baSDan Williams 	ihost->power_control.phys_granted_power = 0;
1801cc9203bfSDan Williams 
1802d9dcb4baSDan Williams 	if (ihost->power_control.phys_waiting == 0) {
1803d9dcb4baSDan Williams 		ihost->power_control.timer_started = false;
18040473661aSEdmund Nadolski 		goto done;
18050473661aSEdmund Nadolski 	}
1806cc9203bfSDan Williams 
18070473661aSEdmund Nadolski 	for (i = 0; i < SCI_MAX_PHYS; i++) {
18080473661aSEdmund Nadolski 
1809d9dcb4baSDan Williams 		if (ihost->power_control.phys_waiting == 0)
18100473661aSEdmund Nadolski 			break;
18110473661aSEdmund Nadolski 
1812d9dcb4baSDan Williams 		iphy = ihost->power_control.requesters[i];
181385280955SDan Williams 		if (iphy == NULL)
18140473661aSEdmund Nadolski 			continue;
18150473661aSEdmund Nadolski 
18167000f7c7SAndrzej Jakowski 		if (ihost->power_control.phys_granted_power >= max_spin_up(ihost))
18170473661aSEdmund Nadolski 			break;
18180473661aSEdmund Nadolski 
1819d9dcb4baSDan Williams 		ihost->power_control.requesters[i] = NULL;
1820d9dcb4baSDan Williams 		ihost->power_control.phys_waiting--;
1821d9dcb4baSDan Williams 		ihost->power_control.phys_granted_power++;
182289a7301fSDan Williams 		sci_phy_consume_power_handler(iphy);
1823be778341SMarcin Tomczak 
1824c79dd80dSDan Williams 		if (iphy->protocol == SAS_PROTOCOL_SSP) {
1825be778341SMarcin Tomczak 			u8 j;
1826be778341SMarcin Tomczak 
1827be778341SMarcin Tomczak 			for (j = 0; j < SCI_MAX_PHYS; j++) {
1828be778341SMarcin Tomczak 				struct isci_phy *requester = ihost->power_control.requesters[j];
1829be778341SMarcin Tomczak 
1830be778341SMarcin Tomczak 				/*
1831be778341SMarcin Tomczak 				 * Search the power_control queue to see if there are other phys
1832be778341SMarcin Tomczak 				 * attached to the same remote device. If found, take all of
1833be778341SMarcin Tomczak 				 * them out of await_sas_power state.
1834be778341SMarcin Tomczak 				 */
1835be778341SMarcin Tomczak 				if (requester != NULL && requester != iphy) {
1836be778341SMarcin Tomczak 					u8 other = memcmp(requester->frame_rcvd.iaf.sas_addr,
1837be778341SMarcin Tomczak 							  iphy->frame_rcvd.iaf.sas_addr,
1838be778341SMarcin Tomczak 							  sizeof(requester->frame_rcvd.iaf.sas_addr));
1839be778341SMarcin Tomczak 
1840be778341SMarcin Tomczak 					if (other == 0) {
1841be778341SMarcin Tomczak 						ihost->power_control.requesters[j] = NULL;
1842be778341SMarcin Tomczak 						ihost->power_control.phys_waiting--;
1843be778341SMarcin Tomczak 						sci_phy_consume_power_handler(requester);
1844be778341SMarcin Tomczak 					}
1845be778341SMarcin Tomczak 				}
1846be778341SMarcin Tomczak 			}
1847be778341SMarcin Tomczak 		}
1848cc9203bfSDan Williams 	}
1849cc9203bfSDan Williams 
1850cc9203bfSDan Williams 	/*
1851cc9203bfSDan Williams 	 * It doesn't matter if the power list is empty, we need to start the
1852cc9203bfSDan Williams 	 * timer in case another phy becomes ready.
1853cc9203bfSDan Williams 	 */
18540473661aSEdmund Nadolski 	sci_mod_timer(tmr, SCIC_SDS_CONTROLLER_POWER_CONTROL_INTERVAL);
1855d9dcb4baSDan Williams 	ihost->power_control.timer_started = true;
18560473661aSEdmund Nadolski 
18570473661aSEdmund Nadolski done:
18580473661aSEdmund Nadolski 	spin_unlock_irqrestore(&ihost->scic_lock, flags);
1859cc9203bfSDan Williams }
1860cc9203bfSDan Williams 
186189a7301fSDan Williams void sci_controller_power_control_queue_insert(struct isci_host *ihost,
186285280955SDan Williams 					       struct isci_phy *iphy)
1863cc9203bfSDan Williams {
186485280955SDan Williams 	BUG_ON(iphy == NULL);
1865cc9203bfSDan Williams 
18667000f7c7SAndrzej Jakowski 	if (ihost->power_control.phys_granted_power < max_spin_up(ihost)) {
1867d9dcb4baSDan Williams 		ihost->power_control.phys_granted_power++;
186889a7301fSDan Williams 		sci_phy_consume_power_handler(iphy);
1869cc9203bfSDan Williams 
1870cc9203bfSDan Williams 		/*
1871cc9203bfSDan Williams 		 * stop and start the power_control timer. When the timer fires, the
1872cc9203bfSDan Williams 		 * no_of_phys_granted_power will be set to 0
1873cc9203bfSDan Williams 		 */
1874d9dcb4baSDan Williams 		if (ihost->power_control.timer_started)
1875d9dcb4baSDan Williams 			sci_del_timer(&ihost->power_control.timer);
18760473661aSEdmund Nadolski 
1877d9dcb4baSDan Williams 		sci_mod_timer(&ihost->power_control.timer,
18780473661aSEdmund Nadolski 				 SCIC_SDS_CONTROLLER_POWER_CONTROL_INTERVAL);
1879d9dcb4baSDan Williams 		ihost->power_control.timer_started = true;
18800473661aSEdmund Nadolski 
1881cc9203bfSDan Williams 	} else {
1882be778341SMarcin Tomczak 		/*
1883be778341SMarcin Tomczak 		 * There are phys, attached to the same sas address as this phy, are
1884be778341SMarcin Tomczak 		 * already in READY state, this phy don't need wait.
1885be778341SMarcin Tomczak 		 */
1886be778341SMarcin Tomczak 		u8 i;
1887be778341SMarcin Tomczak 		struct isci_phy *current_phy;
1888be778341SMarcin Tomczak 
1889be778341SMarcin Tomczak 		for (i = 0; i < SCI_MAX_PHYS; i++) {
1890be778341SMarcin Tomczak 			u8 other;
1891be778341SMarcin Tomczak 			current_phy = &ihost->phys[i];
1892be778341SMarcin Tomczak 
1893be778341SMarcin Tomczak 			other = memcmp(current_phy->frame_rcvd.iaf.sas_addr,
1894be778341SMarcin Tomczak 				       iphy->frame_rcvd.iaf.sas_addr,
1895be778341SMarcin Tomczak 				       sizeof(current_phy->frame_rcvd.iaf.sas_addr));
1896be778341SMarcin Tomczak 
1897be778341SMarcin Tomczak 			if (current_phy->sm.current_state_id == SCI_PHY_READY &&
1898c79dd80dSDan Williams 			    current_phy->protocol == SAS_PROTOCOL_SSP &&
1899be778341SMarcin Tomczak 			    other == 0) {
1900be778341SMarcin Tomczak 				sci_phy_consume_power_handler(iphy);
1901be778341SMarcin Tomczak 				break;
1902be778341SMarcin Tomczak 			}
1903be778341SMarcin Tomczak 		}
1904be778341SMarcin Tomczak 
1905be778341SMarcin Tomczak 		if (i == SCI_MAX_PHYS) {
1906cc9203bfSDan Williams 			/* Add the phy in the waiting list */
1907d9dcb4baSDan Williams 			ihost->power_control.requesters[iphy->phy_index] = iphy;
1908d9dcb4baSDan Williams 			ihost->power_control.phys_waiting++;
1909cc9203bfSDan Williams 		}
1910cc9203bfSDan Williams 	}
1911be778341SMarcin Tomczak }
1912cc9203bfSDan Williams 
191389a7301fSDan Williams void sci_controller_power_control_queue_remove(struct isci_host *ihost,
191485280955SDan Williams 					       struct isci_phy *iphy)
1915cc9203bfSDan Williams {
191685280955SDan Williams 	BUG_ON(iphy == NULL);
1917cc9203bfSDan Williams 
191889a7301fSDan Williams 	if (ihost->power_control.requesters[iphy->phy_index])
1919d9dcb4baSDan Williams 		ihost->power_control.phys_waiting--;
1920cc9203bfSDan Williams 
1921d9dcb4baSDan Williams 	ihost->power_control.requesters[iphy->phy_index] = NULL;
1922cc9203bfSDan Williams }
1923cc9203bfSDan Williams 
1924afd13a1fSJeff Skirvin static int is_long_cable(int phy, unsigned char selection_byte)
1925afd13a1fSJeff Skirvin {
19269fee607fSJeff Skirvin 	return !!(selection_byte & (1 << phy));
1927afd13a1fSJeff Skirvin }
1928afd13a1fSJeff Skirvin 
1929afd13a1fSJeff Skirvin static int is_medium_cable(int phy, unsigned char selection_byte)
1930afd13a1fSJeff Skirvin {
19319fee607fSJeff Skirvin 	return !!(selection_byte & (1 << (phy + 4)));
19329fee607fSJeff Skirvin }
19339fee607fSJeff Skirvin 
19349fee607fSJeff Skirvin static enum cable_selections decode_selection_byte(
19359fee607fSJeff Skirvin 	int phy,
19369fee607fSJeff Skirvin 	unsigned char selection_byte)
19379fee607fSJeff Skirvin {
19389fee607fSJeff Skirvin 	return ((selection_byte & (1 << phy)) ? 1 : 0)
19399fee607fSJeff Skirvin 		+ (selection_byte & (1 << (phy + 4)) ? 2 : 0);
19409fee607fSJeff Skirvin }
19419fee607fSJeff Skirvin 
19429fee607fSJeff Skirvin static unsigned char *to_cable_select(struct isci_host *ihost)
19439fee607fSJeff Skirvin {
19449fee607fSJeff Skirvin 	if (is_cable_select_overridden())
19459fee607fSJeff Skirvin 		return ((unsigned char *)&cable_selection_override)
19469fee607fSJeff Skirvin 			+ ihost->id;
19479fee607fSJeff Skirvin 	else
19489fee607fSJeff Skirvin 		return &ihost->oem_parameters.controller.cable_selection_mask;
19499fee607fSJeff Skirvin }
19509fee607fSJeff Skirvin 
19519fee607fSJeff Skirvin enum cable_selections decode_cable_selection(struct isci_host *ihost, int phy)
19529fee607fSJeff Skirvin {
19539fee607fSJeff Skirvin 	return decode_selection_byte(phy, *to_cable_select(ihost));
19549fee607fSJeff Skirvin }
19559fee607fSJeff Skirvin 
19569fee607fSJeff Skirvin char *lookup_cable_names(enum cable_selections selection)
19579fee607fSJeff Skirvin {
19589fee607fSJeff Skirvin 	static char *cable_names[] = {
19599fee607fSJeff Skirvin 		[short_cable]     = "short",
19609fee607fSJeff Skirvin 		[long_cable]      = "long",
19619fee607fSJeff Skirvin 		[medium_cable]    = "medium",
19629fee607fSJeff Skirvin 		[undefined_cable] = "<undefined, assumed long>" /* bit 0==1 */
19639fee607fSJeff Skirvin 	};
19649fee607fSJeff Skirvin 	return (selection <= undefined_cable) ? cable_names[selection]
19659fee607fSJeff Skirvin 					      : cable_names[undefined_cable];
1966afd13a1fSJeff Skirvin }
1967afd13a1fSJeff Skirvin 
1968cc9203bfSDan Williams #define AFE_REGISTER_WRITE_DELAY 10
1969cc9203bfSDan Williams 
197089a7301fSDan Williams static void sci_controller_afe_initialization(struct isci_host *ihost)
1971cc9203bfSDan Williams {
19722e5da889SDan Williams 	struct scu_afe_registers __iomem *afe = &ihost->scu_registers->afe;
197389a7301fSDan Williams 	const struct sci_oem_params *oem = &ihost->oem_parameters;
1974dc00c8b6SDan Williams 	struct pci_dev *pdev = ihost->pdev;
1975cc9203bfSDan Williams 	u32 afe_status;
1976cc9203bfSDan Williams 	u32 phy_id;
19779fee607fSJeff Skirvin 	unsigned char cable_selection_mask = *to_cable_select(ihost);
1978cc9203bfSDan Williams 
1979cc9203bfSDan Williams 	/* Clear DFX Status registers */
19802e5da889SDan Williams 	writel(0x0081000f, &afe->afe_dfx_master_control0);
1981cc9203bfSDan Williams 	udelay(AFE_REGISTER_WRITE_DELAY);
1982cc9203bfSDan Williams 
1983afd13a1fSJeff Skirvin 	if (is_b0(pdev) || is_c0(pdev) || is_c1(pdev)) {
1984cc9203bfSDan Williams 		/* PM Rx Equalization Save, PM SPhy Rx Acknowledgement
19852e5da889SDan Williams 		 * Timer, PM Stagger Timer
19862e5da889SDan Williams 		 */
1987afd13a1fSJeff Skirvin 		writel(0x0007FFFF, &afe->afe_pmsn_master_control2);
1988cc9203bfSDan Williams 		udelay(AFE_REGISTER_WRITE_DELAY);
1989cc9203bfSDan Williams 	}
1990cc9203bfSDan Williams 
1991cc9203bfSDan Williams 	/* Configure bias currents to normal */
1992dc00c8b6SDan Williams 	if (is_a2(pdev))
19932e5da889SDan Williams 		writel(0x00005A00, &afe->afe_bias_control);
1994dc00c8b6SDan Williams 	else if (is_b0(pdev) || is_c0(pdev))
19952e5da889SDan Williams 		writel(0x00005F00, &afe->afe_bias_control);
1996afd13a1fSJeff Skirvin 	else if (is_c1(pdev))
1997afd13a1fSJeff Skirvin 		writel(0x00005500, &afe->afe_bias_control);
1998cc9203bfSDan Williams 
1999cc9203bfSDan Williams 	udelay(AFE_REGISTER_WRITE_DELAY);
2000cc9203bfSDan Williams 
2001cc9203bfSDan Williams 	/* Enable PLL */
2002afd13a1fSJeff Skirvin 	if (is_a2(pdev))
20032e5da889SDan Williams 		writel(0x80040908, &afe->afe_pll_control0);
2004afd13a1fSJeff Skirvin 	else if (is_b0(pdev) || is_c0(pdev))
2005afd13a1fSJeff Skirvin 		writel(0x80040A08, &afe->afe_pll_control0);
2006afd13a1fSJeff Skirvin 	else if (is_c1(pdev)) {
2007afd13a1fSJeff Skirvin 		writel(0x80000B08, &afe->afe_pll_control0);
2008afd13a1fSJeff Skirvin 		udelay(AFE_REGISTER_WRITE_DELAY);
2009afd13a1fSJeff Skirvin 		writel(0x00000B08, &afe->afe_pll_control0);
2010afd13a1fSJeff Skirvin 		udelay(AFE_REGISTER_WRITE_DELAY);
2011afd13a1fSJeff Skirvin 		writel(0x80000B08, &afe->afe_pll_control0);
2012afd13a1fSJeff Skirvin 	}
2013cc9203bfSDan Williams 
2014cc9203bfSDan Williams 	udelay(AFE_REGISTER_WRITE_DELAY);
2015cc9203bfSDan Williams 
2016cc9203bfSDan Williams 	/* Wait for the PLL to lock */
2017cc9203bfSDan Williams 	do {
20182e5da889SDan Williams 		afe_status = readl(&afe->afe_common_block_status);
2019cc9203bfSDan Williams 		udelay(AFE_REGISTER_WRITE_DELAY);
2020cc9203bfSDan Williams 	} while ((afe_status & 0x00001000) == 0);
2021cc9203bfSDan Williams 
2022dc00c8b6SDan Williams 	if (is_a2(pdev)) {
20232e5da889SDan Williams 		/* Shorten SAS SNW lock time (RxLock timer value from 76
20242e5da889SDan Williams 		 * us to 50 us)
20252e5da889SDan Williams 		 */
20262e5da889SDan Williams 		writel(0x7bcc96ad, &afe->afe_pmsn_master_control0);
2027cc9203bfSDan Williams 		udelay(AFE_REGISTER_WRITE_DELAY);
2028cc9203bfSDan Williams 	}
2029cc9203bfSDan Williams 
2030cc9203bfSDan Williams 	for (phy_id = 0; phy_id < SCI_MAX_PHYS; phy_id++) {
20312e5da889SDan Williams 		struct scu_afe_transceiver *xcvr = &afe->scu_afe_xcvr[phy_id];
2032cc9203bfSDan Williams 		const struct sci_phy_oem_params *oem_phy = &oem->phys[phy_id];
2033afd13a1fSJeff Skirvin 		int cable_length_long =
2034afd13a1fSJeff Skirvin 			is_long_cable(phy_id, cable_selection_mask);
2035afd13a1fSJeff Skirvin 		int cable_length_medium =
2036afd13a1fSJeff Skirvin 			is_medium_cable(phy_id, cable_selection_mask);
2037cc9203bfSDan Williams 
2038afd13a1fSJeff Skirvin 		if (is_a2(pdev)) {
20392e5da889SDan Williams 			/* All defaults, except the Receive Word
20402e5da889SDan Williams 			 * Alignament/Comma Detect Enable....(0xe800)
20412e5da889SDan Williams 			 */
20422e5da889SDan Williams 			writel(0x00004512, &xcvr->afe_xcvr_control0);
2043cc9203bfSDan Williams 			udelay(AFE_REGISTER_WRITE_DELAY);
2044cc9203bfSDan Williams 
20452e5da889SDan Williams 			writel(0x0050100F, &xcvr->afe_xcvr_control1);
2046cc9203bfSDan Williams 			udelay(AFE_REGISTER_WRITE_DELAY);
2047afd13a1fSJeff Skirvin 		} else if (is_b0(pdev)) {
2048afd13a1fSJeff Skirvin 			/* Configure transmitter SSC parameters */
2049afd13a1fSJeff Skirvin 			writel(0x00030000, &xcvr->afe_tx_ssc_control);
2050afd13a1fSJeff Skirvin 			udelay(AFE_REGISTER_WRITE_DELAY);
2051afd13a1fSJeff Skirvin 		} else if (is_c0(pdev)) {
2052afd13a1fSJeff Skirvin 			/* Configure transmitter SSC parameters */
2053afd13a1fSJeff Skirvin 			writel(0x00010202, &xcvr->afe_tx_ssc_control);
2054afd13a1fSJeff Skirvin 			udelay(AFE_REGISTER_WRITE_DELAY);
2055afd13a1fSJeff Skirvin 
2056afd13a1fSJeff Skirvin 			/* All defaults, except the Receive Word
2057afd13a1fSJeff Skirvin 			 * Alignament/Comma Detect Enable....(0xe800)
2058afd13a1fSJeff Skirvin 			 */
2059afd13a1fSJeff Skirvin 			writel(0x00014500, &xcvr->afe_xcvr_control0);
2060afd13a1fSJeff Skirvin 			udelay(AFE_REGISTER_WRITE_DELAY);
2061afd13a1fSJeff Skirvin 		} else if (is_c1(pdev)) {
2062afd13a1fSJeff Skirvin 			/* Configure transmitter SSC parameters */
2063afd13a1fSJeff Skirvin 			writel(0x00010202, &xcvr->afe_tx_ssc_control);
2064afd13a1fSJeff Skirvin 			udelay(AFE_REGISTER_WRITE_DELAY);
2065afd13a1fSJeff Skirvin 
2066afd13a1fSJeff Skirvin 			/* All defaults, except the Receive Word
2067afd13a1fSJeff Skirvin 			 * Alignament/Comma Detect Enable....(0xe800)
2068afd13a1fSJeff Skirvin 			 */
2069afd13a1fSJeff Skirvin 			writel(0x0001C500, &xcvr->afe_xcvr_control0);
2070afd13a1fSJeff Skirvin 			udelay(AFE_REGISTER_WRITE_DELAY);
2071cc9203bfSDan Williams 		}
2072cc9203bfSDan Williams 
2073afd13a1fSJeff Skirvin 		/* Power up TX and RX out from power down (PWRDNTX and
2074afd13a1fSJeff Skirvin 		 * PWRDNRX) & increase TX int & ext bias 20%....(0xe85c)
20752e5da889SDan Williams 		 */
2076dc00c8b6SDan Williams 		if (is_a2(pdev))
20772e5da889SDan Williams 			writel(0x000003F0, &xcvr->afe_channel_control);
2078dc00c8b6SDan Williams 		else if (is_b0(pdev)) {
20792e5da889SDan Williams 			writel(0x000003D7, &xcvr->afe_channel_control);
2080cc9203bfSDan Williams 			udelay(AFE_REGISTER_WRITE_DELAY);
2081afd13a1fSJeff Skirvin 
20822e5da889SDan Williams 			writel(0x000003D4, &xcvr->afe_channel_control);
2083afd13a1fSJeff Skirvin 		} else if (is_c0(pdev)) {
20842e5da889SDan Williams 			writel(0x000001E7, &xcvr->afe_channel_control);
2085dbb0743aSAdam Gruchala 			udelay(AFE_REGISTER_WRITE_DELAY);
2086afd13a1fSJeff Skirvin 
20872e5da889SDan Williams 			writel(0x000001E4, &xcvr->afe_channel_control);
2088afd13a1fSJeff Skirvin 		} else if (is_c1(pdev)) {
2089afd13a1fSJeff Skirvin 			writel(cable_length_long ? 0x000002F7 : 0x000001F7,
2090afd13a1fSJeff Skirvin 			       &xcvr->afe_channel_control);
2091afd13a1fSJeff Skirvin 			udelay(AFE_REGISTER_WRITE_DELAY);
2092afd13a1fSJeff Skirvin 
2093afd13a1fSJeff Skirvin 			writel(cable_length_long ? 0x000002F4 : 0x000001F4,
2094afd13a1fSJeff Skirvin 			       &xcvr->afe_channel_control);
2095cc9203bfSDan Williams 		}
2096cc9203bfSDan Williams 		udelay(AFE_REGISTER_WRITE_DELAY);
2097cc9203bfSDan Williams 
2098dc00c8b6SDan Williams 		if (is_a2(pdev)) {
2099cc9203bfSDan Williams 			/* Enable TX equalization (0xe824) */
21002e5da889SDan Williams 			writel(0x00040000, &xcvr->afe_tx_control);
2101cc9203bfSDan Williams 			udelay(AFE_REGISTER_WRITE_DELAY);
2102cc9203bfSDan Williams 		}
2103cc9203bfSDan Williams 
2104afd13a1fSJeff Skirvin 		if (is_a2(pdev) || is_b0(pdev))
2105afd13a1fSJeff Skirvin 			/* RDPI=0x0(RX Power On), RXOOBDETPDNC=0x0,
2106afd13a1fSJeff Skirvin 			 * TPD=0x0(TX Power On), RDD=0x0(RX Detect
2107afd13a1fSJeff Skirvin 			 * Enabled) ....(0xe800)
2108afd13a1fSJeff Skirvin 			 */
21092e5da889SDan Williams 			writel(0x00004100, &xcvr->afe_xcvr_control0);
2110afd13a1fSJeff Skirvin 		else if (is_c0(pdev))
2111afd13a1fSJeff Skirvin 			writel(0x00014100, &xcvr->afe_xcvr_control0);
2112afd13a1fSJeff Skirvin 		else if (is_c1(pdev))
2113afd13a1fSJeff Skirvin 			writel(0x0001C100, &xcvr->afe_xcvr_control0);
2114cc9203bfSDan Williams 		udelay(AFE_REGISTER_WRITE_DELAY);
2115cc9203bfSDan Williams 
2116cc9203bfSDan Williams 		/* Leave DFE/FFE on */
2117dc00c8b6SDan Williams 		if (is_a2(pdev))
21182e5da889SDan Williams 			writel(0x3F11103F, &xcvr->afe_rx_ssc_control0);
2119dc00c8b6SDan Williams 		else if (is_b0(pdev)) {
21202e5da889SDan Williams 			writel(0x3F11103F, &xcvr->afe_rx_ssc_control0);
2121cc9203bfSDan Williams 			udelay(AFE_REGISTER_WRITE_DELAY);
2122cc9203bfSDan Williams 			/* Enable TX equalization (0xe824) */
21232e5da889SDan Williams 			writel(0x00040000, &xcvr->afe_tx_control);
2124afd13a1fSJeff Skirvin 		} else if (is_c0(pdev)) {
2125afd13a1fSJeff Skirvin 			writel(0x01400C0F, &xcvr->afe_rx_ssc_control1);
2126dbb0743aSAdam Gruchala 			udelay(AFE_REGISTER_WRITE_DELAY);
2127dbb0743aSAdam Gruchala 
21282e5da889SDan Williams 			writel(0x3F6F103F, &xcvr->afe_rx_ssc_control0);
2129dbb0743aSAdam Gruchala 			udelay(AFE_REGISTER_WRITE_DELAY);
2130dbb0743aSAdam Gruchala 
2131dbb0743aSAdam Gruchala 			/* Enable TX equalization (0xe824) */
21322e5da889SDan Williams 			writel(0x00040000, &xcvr->afe_tx_control);
2133afd13a1fSJeff Skirvin 		} else if (is_c1(pdev)) {
2134afd13a1fSJeff Skirvin 			writel(cable_length_long ? 0x01500C0C :
2135afd13a1fSJeff Skirvin 			       cable_length_medium ? 0x01400C0D : 0x02400C0D,
2136afd13a1fSJeff Skirvin 			       &xcvr->afe_xcvr_control1);
2137afd13a1fSJeff Skirvin 			udelay(AFE_REGISTER_WRITE_DELAY);
2138afd13a1fSJeff Skirvin 
2139afd13a1fSJeff Skirvin 			writel(0x000003E0, &xcvr->afe_dfx_rx_control1);
2140afd13a1fSJeff Skirvin 			udelay(AFE_REGISTER_WRITE_DELAY);
2141afd13a1fSJeff Skirvin 
2142afd13a1fSJeff Skirvin 			writel(cable_length_long ? 0x33091C1F :
2143afd13a1fSJeff Skirvin 			       cable_length_medium ? 0x3315181F : 0x2B17161F,
2144afd13a1fSJeff Skirvin 			       &xcvr->afe_rx_ssc_control0);
2145afd13a1fSJeff Skirvin 			udelay(AFE_REGISTER_WRITE_DELAY);
2146afd13a1fSJeff Skirvin 
2147afd13a1fSJeff Skirvin 			/* Enable TX equalization (0xe824) */
2148afd13a1fSJeff Skirvin 			writel(0x00040000, &xcvr->afe_tx_control);
2149cc9203bfSDan Williams 		}
2150dbb0743aSAdam Gruchala 
2151cc9203bfSDan Williams 		udelay(AFE_REGISTER_WRITE_DELAY);
2152cc9203bfSDan Williams 
21532e5da889SDan Williams 		writel(oem_phy->afe_tx_amp_control0, &xcvr->afe_tx_amp_control0);
2154cc9203bfSDan Williams 		udelay(AFE_REGISTER_WRITE_DELAY);
2155cc9203bfSDan Williams 
21562e5da889SDan Williams 		writel(oem_phy->afe_tx_amp_control1, &xcvr->afe_tx_amp_control1);
2157cc9203bfSDan Williams 		udelay(AFE_REGISTER_WRITE_DELAY);
2158cc9203bfSDan Williams 
21592e5da889SDan Williams 		writel(oem_phy->afe_tx_amp_control2, &xcvr->afe_tx_amp_control2);
2160cc9203bfSDan Williams 		udelay(AFE_REGISTER_WRITE_DELAY);
2161cc9203bfSDan Williams 
21622e5da889SDan Williams 		writel(oem_phy->afe_tx_amp_control3, &xcvr->afe_tx_amp_control3);
2163cc9203bfSDan Williams 		udelay(AFE_REGISTER_WRITE_DELAY);
2164cc9203bfSDan Williams 	}
2165cc9203bfSDan Williams 
2166cc9203bfSDan Williams 	/* Transfer control to the PEs */
21672e5da889SDan Williams 	writel(0x00010f00, &afe->afe_dfx_master_control0);
2168cc9203bfSDan Williams 	udelay(AFE_REGISTER_WRITE_DELAY);
2169cc9203bfSDan Williams }
2170cc9203bfSDan Williams 
217189a7301fSDan Williams static void sci_controller_initialize_power_control(struct isci_host *ihost)
2172cc9203bfSDan Williams {
2173d9dcb4baSDan Williams 	sci_init_timer(&ihost->power_control.timer, power_control_timeout);
2174cc9203bfSDan Williams 
2175d9dcb4baSDan Williams 	memset(ihost->power_control.requesters, 0,
2176d9dcb4baSDan Williams 	       sizeof(ihost->power_control.requesters));
2177cc9203bfSDan Williams 
2178d9dcb4baSDan Williams 	ihost->power_control.phys_waiting = 0;
2179d9dcb4baSDan Williams 	ihost->power_control.phys_granted_power = 0;
2180cc9203bfSDan Williams }
2181cc9203bfSDan Williams 
218289a7301fSDan Williams static enum sci_status sci_controller_initialize(struct isci_host *ihost)
2183cc9203bfSDan Williams {
2184d9dcb4baSDan Williams 	struct sci_base_state_machine *sm = &ihost->sm;
21857c78da31SDan Williams 	enum sci_status result = SCI_FAILURE;
21867c78da31SDan Williams 	unsigned long i, state, val;
2187cc9203bfSDan Williams 
2188d9dcb4baSDan Williams 	if (ihost->sm.current_state_id != SCIC_RESET) {
218914e99b4aSDan Williams 		dev_warn(&ihost->pdev->dev, "%s invalid state: %d\n",
219014e99b4aSDan Williams 			 __func__, ihost->sm.current_state_id);
2191cc9203bfSDan Williams 		return SCI_FAILURE_INVALID_STATE;
2192cc9203bfSDan Williams 	}
2193cc9203bfSDan Williams 
2194e301370aSEdmund Nadolski 	sci_change_state(sm, SCIC_INITIALIZING);
2195cc9203bfSDan Williams 
2196d9dcb4baSDan Williams 	sci_init_timer(&ihost->phy_timer, phy_startup_timeout);
2197bb3dbdf6SEdmund Nadolski 
2198d9dcb4baSDan Williams 	ihost->next_phy_to_start = 0;
2199d9dcb4baSDan Williams 	ihost->phy_startup_timer_pending = false;
2200cc9203bfSDan Williams 
220189a7301fSDan Williams 	sci_controller_initialize_power_control(ihost);
2202cc9203bfSDan Williams 
2203cc9203bfSDan Williams 	/*
2204cc9203bfSDan Williams 	 * There is nothing to do here for B0 since we do not have to
2205cc9203bfSDan Williams 	 * program the AFE registers.
2206cc9203bfSDan Williams 	 * / @todo The AFE settings are supposed to be correct for the B0 but
2207cc9203bfSDan Williams 	 * /       presently they seem to be wrong. */
220889a7301fSDan Williams 	sci_controller_afe_initialization(ihost);
2209cc9203bfSDan Williams 
2210cc9203bfSDan Williams 
2211cc9203bfSDan Williams 	/* Take the hardware out of reset */
2212d9dcb4baSDan Williams 	writel(0, &ihost->smu_registers->soft_reset_control);
2213cc9203bfSDan Williams 
2214cc9203bfSDan Williams 	/*
2215cc9203bfSDan Williams 	 * / @todo Provide meaningfull error code for hardware failure
2216cc9203bfSDan Williams 	 * result = SCI_FAILURE_CONTROLLER_HARDWARE; */
22177c78da31SDan Williams 	for (i = 100; i >= 1; i--) {
22187c78da31SDan Williams 		u32 status;
2219cc9203bfSDan Williams 
2220cc9203bfSDan Williams 		/* Loop until the hardware reports success */
2221cc9203bfSDan Williams 		udelay(SCU_CONTEXT_RAM_INIT_STALL_TIME);
2222d9dcb4baSDan Williams 		status = readl(&ihost->smu_registers->control_status);
2223cc9203bfSDan Williams 
22247c78da31SDan Williams 		if ((status & SCU_RAM_INIT_COMPLETED) == SCU_RAM_INIT_COMPLETED)
22257c78da31SDan Williams 			break;
2226cc9203bfSDan Williams 	}
22277c78da31SDan Williams 	if (i == 0)
22287c78da31SDan Williams 		goto out;
2229cc9203bfSDan Williams 
2230cc9203bfSDan Williams 	/*
2231cc9203bfSDan Williams 	 * Determine what are the actaul device capacities that the
2232cc9203bfSDan Williams 	 * hardware will support */
2233d9dcb4baSDan Williams 	val = readl(&ihost->smu_registers->device_context_capacity);
2234cc9203bfSDan Williams 
22357c78da31SDan Williams 	/* Record the smaller of the two capacity values */
2236d9dcb4baSDan Williams 	ihost->logical_port_entries = min(smu_max_ports(val), SCI_MAX_PORTS);
2237d9dcb4baSDan Williams 	ihost->task_context_entries = min(smu_max_task_contexts(val), SCI_MAX_IO_REQUESTS);
2238d9dcb4baSDan Williams 	ihost->remote_node_entries = min(smu_max_rncs(val), SCI_MAX_REMOTE_DEVICES);
2239cc9203bfSDan Williams 
2240cc9203bfSDan Williams 	/*
2241cc9203bfSDan Williams 	 * Make all PEs that are unassigned match up with the
2242cc9203bfSDan Williams 	 * logical ports
2243cc9203bfSDan Williams 	 */
2244d9dcb4baSDan Williams 	for (i = 0; i < ihost->logical_port_entries; i++) {
2245cc9203bfSDan Williams 		struct scu_port_task_scheduler_group_registers __iomem
2246d9dcb4baSDan Williams 			*ptsg = &ihost->scu_registers->peg0.ptsg;
2247cc9203bfSDan Williams 
22487c78da31SDan Williams 		writel(i, &ptsg->protocol_engine[i]);
2249cc9203bfSDan Williams 	}
2250cc9203bfSDan Williams 
2251cc9203bfSDan Williams 	/* Initialize hardware PCI Relaxed ordering in DMA engines */
2252d9dcb4baSDan Williams 	val = readl(&ihost->scu_registers->sdma.pdma_configuration);
22537c78da31SDan Williams 	val |= SCU_PDMACR_GEN_BIT(PCI_RELAXED_ORDERING_ENABLE);
2254d9dcb4baSDan Williams 	writel(val, &ihost->scu_registers->sdma.pdma_configuration);
2255cc9203bfSDan Williams 
2256d9dcb4baSDan Williams 	val = readl(&ihost->scu_registers->sdma.cdma_configuration);
22577c78da31SDan Williams 	val |= SCU_CDMACR_GEN_BIT(PCI_RELAXED_ORDERING_ENABLE);
2258d9dcb4baSDan Williams 	writel(val, &ihost->scu_registers->sdma.cdma_configuration);
2259cc9203bfSDan Williams 
2260cc9203bfSDan Williams 	/*
2261cc9203bfSDan Williams 	 * Initialize the PHYs before the PORTs because the PHY registers
2262cc9203bfSDan Williams 	 * are accessed during the port initialization.
2263cc9203bfSDan Williams 	 */
22647c78da31SDan Williams 	for (i = 0; i < SCI_MAX_PHYS; i++) {
226589a7301fSDan Williams 		result = sci_phy_initialize(&ihost->phys[i],
2266d9dcb4baSDan Williams 					    &ihost->scu_registers->peg0.pe[i].tl,
2267d9dcb4baSDan Williams 					    &ihost->scu_registers->peg0.pe[i].ll);
22687c78da31SDan Williams 		if (result != SCI_SUCCESS)
22697c78da31SDan Williams 			goto out;
2270cc9203bfSDan Williams 	}
2271cc9203bfSDan Williams 
2272d9dcb4baSDan Williams 	for (i = 0; i < ihost->logical_port_entries; i++) {
227389a7301fSDan Williams 		struct isci_port *iport = &ihost->ports[i];
22747c78da31SDan Williams 
227589a7301fSDan Williams 		iport->port_task_scheduler_registers = &ihost->scu_registers->peg0.ptsg.port[i];
227689a7301fSDan Williams 		iport->port_pe_configuration_register = &ihost->scu_registers->peg0.ptsg.protocol_engine[0];
227789a7301fSDan Williams 		iport->viit_registers = &ihost->scu_registers->peg0.viit[i];
2278cc9203bfSDan Williams 	}
2279cc9203bfSDan Williams 
228089a7301fSDan Williams 	result = sci_port_configuration_agent_initialize(ihost, &ihost->port_agent);
2281cc9203bfSDan Williams 
22827c78da31SDan Williams  out:
2283cc9203bfSDan Williams 	/* Advance the controller state machine */
2284cc9203bfSDan Williams 	if (result == SCI_SUCCESS)
2285e301370aSEdmund Nadolski 		state = SCIC_INITIALIZED;
2286cc9203bfSDan Williams 	else
2287e301370aSEdmund Nadolski 		state = SCIC_FAILED;
2288e301370aSEdmund Nadolski 	sci_change_state(sm, state);
2289cc9203bfSDan Williams 
2290cc9203bfSDan Williams 	return result;
2291cc9203bfSDan Williams }
2292cc9203bfSDan Williams 
2293abec912dSDan Williams static int sci_controller_dma_alloc(struct isci_host *ihost)
2294cc9203bfSDan Williams {
2295abec912dSDan Williams 	struct device *dev = &ihost->pdev->dev;
2296abec912dSDan Williams 	size_t size;
2297abec912dSDan Williams 	int i;
2298cc9203bfSDan Williams 
2299abec912dSDan Williams 	/* detect re-initialization */
2300abec912dSDan Williams 	if (ihost->completion_queue)
2301abec912dSDan Williams 		return 0;
2302cc9203bfSDan Williams 
2303abec912dSDan Williams 	size = SCU_MAX_COMPLETION_QUEUE_ENTRIES * sizeof(u32);
2304abec912dSDan Williams 	ihost->completion_queue = dmam_alloc_coherent(dev, size, &ihost->cq_dma,
2305abec912dSDan Williams 						      GFP_KERNEL);
2306abec912dSDan Williams 	if (!ihost->completion_queue)
2307abec912dSDan Williams 		return -ENOMEM;
2308cc9203bfSDan Williams 
2309abec912dSDan Williams 	size = ihost->remote_node_entries * sizeof(union scu_remote_node_context);
2310abec912dSDan Williams 	ihost->remote_node_context_table = dmam_alloc_coherent(dev, size, &ihost->rnc_dma,
2311abec912dSDan Williams 							       GFP_KERNEL);
2312cc9203bfSDan Williams 
2313abec912dSDan Williams 	if (!ihost->remote_node_context_table)
2314abec912dSDan Williams 		return -ENOMEM;
2315cc9203bfSDan Williams 
2316abec912dSDan Williams 	size = ihost->task_context_entries * sizeof(struct scu_task_context),
2317abec912dSDan Williams 	ihost->task_context_table = dmam_alloc_coherent(dev, size, &ihost->tc_dma,
2318abec912dSDan Williams 							GFP_KERNEL);
2319abec912dSDan Williams 	if (!ihost->task_context_table)
2320abec912dSDan Williams 		return -ENOMEM;
2321cc9203bfSDan Williams 
2322abec912dSDan Williams 	size = SCI_UFI_TOTAL_SIZE;
2323abec912dSDan Williams 	ihost->ufi_buf = dmam_alloc_coherent(dev, size, &ihost->ufi_dma, GFP_KERNEL);
2324abec912dSDan Williams 	if (!ihost->ufi_buf)
2325abec912dSDan Williams 		return -ENOMEM;
2326abec912dSDan Williams 
2327abec912dSDan Williams 	for (i = 0; i < SCI_MAX_IO_REQUESTS; i++) {
2328abec912dSDan Williams 		struct isci_request *ireq;
2329abec912dSDan Williams 		dma_addr_t dma;
2330abec912dSDan Williams 
2331abec912dSDan Williams 		ireq = dmam_alloc_coherent(dev, sizeof(*ireq), &dma, GFP_KERNEL);
2332abec912dSDan Williams 		if (!ireq)
2333abec912dSDan Williams 			return -ENOMEM;
2334abec912dSDan Williams 
2335abec912dSDan Williams 		ireq->tc = &ihost->task_context_table[i];
2336abec912dSDan Williams 		ireq->owning_controller = ihost;
2337abec912dSDan Williams 		spin_lock_init(&ireq->state_lock);
2338abec912dSDan Williams 		ireq->request_daddr = dma;
2339abec912dSDan Williams 		ireq->isci_host = ihost;
2340abec912dSDan Williams 		ihost->reqs[i] = ireq;
2341cc9203bfSDan Williams 	}
2342cc9203bfSDan Williams 
2343abec912dSDan Williams 	return 0;
2344cc9203bfSDan Williams }
2345cc9203bfSDan Williams 
234689a7301fSDan Williams static int sci_controller_mem_init(struct isci_host *ihost)
2347cc9203bfSDan Williams {
2348abec912dSDan Williams 	int err = sci_controller_dma_alloc(ihost);
2349cc9203bfSDan Williams 
23507c78da31SDan Williams 	if (err)
23517c78da31SDan Williams 		return err;
2352cc9203bfSDan Williams 
2353abec912dSDan Williams 	writel(lower_32_bits(ihost->cq_dma), &ihost->smu_registers->completion_queue_lower);
2354abec912dSDan Williams 	writel(upper_32_bits(ihost->cq_dma), &ihost->smu_registers->completion_queue_upper);
2355abec912dSDan Williams 
2356abec912dSDan Williams 	writel(lower_32_bits(ihost->rnc_dma), &ihost->smu_registers->remote_node_context_lower);
2357abec912dSDan Williams 	writel(upper_32_bits(ihost->rnc_dma), &ihost->smu_registers->remote_node_context_upper);
2358abec912dSDan Williams 
2359abec912dSDan Williams 	writel(lower_32_bits(ihost->tc_dma), &ihost->smu_registers->host_task_table_lower);
2360abec912dSDan Williams 	writel(upper_32_bits(ihost->tc_dma), &ihost->smu_registers->host_task_table_upper);
2361abec912dSDan Williams 
2362abec912dSDan Williams 	sci_unsolicited_frame_control_construct(ihost);
2363abec912dSDan Williams 
2364cc9203bfSDan Williams 	/*
2365cc9203bfSDan Williams 	 * Inform the silicon as to the location of the UF headers and
2366cc9203bfSDan Williams 	 * address table.
2367cc9203bfSDan Williams 	 */
2368d9dcb4baSDan Williams 	writel(lower_32_bits(ihost->uf_control.headers.physical_address),
2369d9dcb4baSDan Williams 		&ihost->scu_registers->sdma.uf_header_base_address_lower);
2370d9dcb4baSDan Williams 	writel(upper_32_bits(ihost->uf_control.headers.physical_address),
2371d9dcb4baSDan Williams 		&ihost->scu_registers->sdma.uf_header_base_address_upper);
2372cc9203bfSDan Williams 
2373d9dcb4baSDan Williams 	writel(lower_32_bits(ihost->uf_control.address_table.physical_address),
2374d9dcb4baSDan Williams 		&ihost->scu_registers->sdma.uf_address_table_lower);
2375d9dcb4baSDan Williams 	writel(upper_32_bits(ihost->uf_control.address_table.physical_address),
2376d9dcb4baSDan Williams 		&ihost->scu_registers->sdma.uf_address_table_upper);
2377cc9203bfSDan Williams 
2378cc9203bfSDan Williams 	return 0;
2379cc9203bfSDan Williams }
2380cc9203bfSDan Williams 
2381abec912dSDan Williams /**
2382abec912dSDan Williams  * isci_host_init - (re-)initialize hardware and internal (private) state
2383abec912dSDan Williams  * @ihost: host to init
2384abec912dSDan Williams  *
2385abec912dSDan Williams  * Any public facing objects (like asd_sas_port, and asd_sas_phys), or
2386abec912dSDan Williams  * one-time initialization objects like locks and waitqueues, are
2387abec912dSDan Williams  * not touched (they are initialized in isci_host_alloc)
2388abec912dSDan Williams  */
2389d9dcb4baSDan Williams int isci_host_init(struct isci_host *ihost)
23906f231ddaSDan Williams {
2391abec912dSDan Williams 	int i, err;
23926f231ddaSDan Williams 	enum sci_status status;
23936f231ddaSDan Williams 
2394abec912dSDan Williams 	status = sci_controller_construct(ihost, scu_base(ihost), smu_base(ihost));
23956f231ddaSDan Williams 	if (status != SCI_SUCCESS) {
2396d9dcb4baSDan Williams 		dev_err(&ihost->pdev->dev,
239789a7301fSDan Williams 			"%s: sci_controller_construct failed - status = %x\n",
23986f231ddaSDan Williams 			__func__,
23996f231ddaSDan Williams 			status);
2400858d4aa7SDave Jiang 		return -ENODEV;
24016f231ddaSDan Williams 	}
24026f231ddaSDan Williams 
2403d9dcb4baSDan Williams 	spin_lock_irq(&ihost->scic_lock);
240489a7301fSDan Williams 	status = sci_controller_initialize(ihost);
2405d9dcb4baSDan Williams 	spin_unlock_irq(&ihost->scic_lock);
24067c40a803SDan Williams 	if (status != SCI_SUCCESS) {
2407d9dcb4baSDan Williams 		dev_warn(&ihost->pdev->dev,
240889a7301fSDan Williams 			 "%s: sci_controller_initialize failed -"
24097c40a803SDan Williams 			 " status = 0x%x\n",
24107c40a803SDan Williams 			 __func__, status);
24117c40a803SDan Williams 		return -ENODEV;
24127c40a803SDan Williams 	}
24137c40a803SDan Williams 
241489a7301fSDan Williams 	err = sci_controller_mem_init(ihost);
24156f231ddaSDan Williams 	if (err)
2416858d4aa7SDave Jiang 		return err;
24176f231ddaSDan Williams 
2418ad4f4c1dSDan Williams 	/* enable sgpio */
2419ad4f4c1dSDan Williams 	writel(1, &ihost->scu_registers->peg0.sgpio.interface_control);
2420ad4f4c1dSDan Williams 	for (i = 0; i < isci_gpio_count(ihost); i++)
2421ad4f4c1dSDan Williams 		writel(SGPIO_HW_CONTROL, &ihost->scu_registers->peg0.sgpio.output_data_select[i]);
2422ad4f4c1dSDan Williams 	writel(0, &ihost->scu_registers->peg0.sgpio.vendor_specific_code);
2423ad4f4c1dSDan Williams 
2424858d4aa7SDave Jiang 	return 0;
24256f231ddaSDan Williams }
2426cc9203bfSDan Williams 
242789a7301fSDan Williams void sci_controller_link_up(struct isci_host *ihost, struct isci_port *iport,
242889a7301fSDan Williams 			    struct isci_phy *iphy)
2429cc9203bfSDan Williams {
2430d9dcb4baSDan Williams 	switch (ihost->sm.current_state_id) {
2431e301370aSEdmund Nadolski 	case SCIC_STARTING:
2432d9dcb4baSDan Williams 		sci_del_timer(&ihost->phy_timer);
2433d9dcb4baSDan Williams 		ihost->phy_startup_timer_pending = false;
2434d9dcb4baSDan Williams 		ihost->port_agent.link_up_handler(ihost, &ihost->port_agent,
2435ffe191c9SDan Williams 						  iport, iphy);
243689a7301fSDan Williams 		sci_controller_start_next_phy(ihost);
2437cc9203bfSDan Williams 		break;
2438e301370aSEdmund Nadolski 	case SCIC_READY:
2439d9dcb4baSDan Williams 		ihost->port_agent.link_up_handler(ihost, &ihost->port_agent,
2440ffe191c9SDan Williams 						  iport, iphy);
2441cc9203bfSDan Williams 		break;
2442cc9203bfSDan Williams 	default:
2443d9dcb4baSDan Williams 		dev_dbg(&ihost->pdev->dev,
2444cc9203bfSDan Williams 			"%s: SCIC Controller linkup event from phy %d in "
244585280955SDan Williams 			"unexpected state %d\n", __func__, iphy->phy_index,
2446d9dcb4baSDan Williams 			ihost->sm.current_state_id);
2447cc9203bfSDan Williams 	}
2448cc9203bfSDan Williams }
2449cc9203bfSDan Williams 
245089a7301fSDan Williams void sci_controller_link_down(struct isci_host *ihost, struct isci_port *iport,
245189a7301fSDan Williams 			      struct isci_phy *iphy)
2452cc9203bfSDan Williams {
2453d9dcb4baSDan Williams 	switch (ihost->sm.current_state_id) {
2454e301370aSEdmund Nadolski 	case SCIC_STARTING:
2455e301370aSEdmund Nadolski 	case SCIC_READY:
2456d9dcb4baSDan Williams 		ihost->port_agent.link_down_handler(ihost, &ihost->port_agent,
2457ffe191c9SDan Williams 						   iport, iphy);
2458cc9203bfSDan Williams 		break;
2459cc9203bfSDan Williams 	default:
2460d9dcb4baSDan Williams 		dev_dbg(&ihost->pdev->dev,
2461cc9203bfSDan Williams 			"%s: SCIC Controller linkdown event from phy %d in "
2462cc9203bfSDan Williams 			"unexpected state %d\n",
2463cc9203bfSDan Williams 			__func__,
246485280955SDan Williams 			iphy->phy_index,
2465d9dcb4baSDan Williams 			ihost->sm.current_state_id);
2466cc9203bfSDan Williams 	}
2467cc9203bfSDan Williams }
2468cc9203bfSDan Williams 
2469eb608c3cSDan Williams bool sci_controller_has_remote_devices_stopping(struct isci_host *ihost)
2470cc9203bfSDan Williams {
2471cc9203bfSDan Williams 	u32 index;
2472cc9203bfSDan Williams 
2473d9dcb4baSDan Williams 	for (index = 0; index < ihost->remote_node_entries; index++) {
2474d9dcb4baSDan Williams 		if ((ihost->device_table[index] != NULL) &&
2475d9dcb4baSDan Williams 		   (ihost->device_table[index]->sm.current_state_id == SCI_DEV_STOPPING))
2476cc9203bfSDan Williams 			return true;
2477cc9203bfSDan Williams 	}
2478cc9203bfSDan Williams 
2479cc9203bfSDan Williams 	return false;
2480cc9203bfSDan Williams }
2481cc9203bfSDan Williams 
248289a7301fSDan Williams void sci_controller_remote_device_stopped(struct isci_host *ihost,
248378a6f06eSDan Williams 					  struct isci_remote_device *idev)
2484cc9203bfSDan Williams {
2485d9dcb4baSDan Williams 	if (ihost->sm.current_state_id != SCIC_STOPPING) {
2486d9dcb4baSDan Williams 		dev_dbg(&ihost->pdev->dev,
2487cc9203bfSDan Williams 			"SCIC Controller 0x%p remote device stopped event "
2488cc9203bfSDan Williams 			"from device 0x%p in unexpected state %d\n",
2489d9dcb4baSDan Williams 			ihost, idev,
2490d9dcb4baSDan Williams 			ihost->sm.current_state_id);
2491cc9203bfSDan Williams 		return;
2492cc9203bfSDan Williams 	}
2493cc9203bfSDan Williams 
249489a7301fSDan Williams 	if (!sci_controller_has_remote_devices_stopping(ihost))
2495eb608c3cSDan Williams 		isci_host_stop_complete(ihost);
2496cc9203bfSDan Williams }
2497cc9203bfSDan Williams 
249889a7301fSDan Williams void sci_controller_post_request(struct isci_host *ihost, u32 request)
2499cc9203bfSDan Williams {
250089a7301fSDan Williams 	dev_dbg(&ihost->pdev->dev, "%s[%d]: %#x\n",
250189a7301fSDan Williams 		__func__, ihost->id, request);
2502cc9203bfSDan Williams 
2503d9dcb4baSDan Williams 	writel(request, &ihost->smu_registers->post_context_port);
2504cc9203bfSDan Williams }
2505cc9203bfSDan Williams 
250689a7301fSDan Williams struct isci_request *sci_request_by_tag(struct isci_host *ihost, u16 io_tag)
2507cc9203bfSDan Williams {
2508cc9203bfSDan Williams 	u16 task_index;
2509cc9203bfSDan Williams 	u16 task_sequence;
2510cc9203bfSDan Williams 
2511dd047c8eSDan Williams 	task_index = ISCI_TAG_TCI(io_tag);
2512cc9203bfSDan Williams 
2513d9dcb4baSDan Williams 	if (task_index < ihost->task_context_entries) {
2514d9dcb4baSDan Williams 		struct isci_request *ireq = ihost->reqs[task_index];
2515db056250SDan Williams 
2516db056250SDan Williams 		if (test_bit(IREQ_ACTIVE, &ireq->flags)) {
2517dd047c8eSDan Williams 			task_sequence = ISCI_TAG_SEQ(io_tag);
2518cc9203bfSDan Williams 
2519d9dcb4baSDan Williams 			if (task_sequence == ihost->io_request_sequence[task_index])
25205076a1a9SDan Williams 				return ireq;
2521cc9203bfSDan Williams 		}
2522cc9203bfSDan Williams 	}
2523cc9203bfSDan Williams 
2524cc9203bfSDan Williams 	return NULL;
2525cc9203bfSDan Williams }
2526cc9203bfSDan Williams 
2527cc9203bfSDan Williams /**
2528cc9203bfSDan Williams  * This method allocates remote node index and the reserves the remote node
2529cc9203bfSDan Williams  *    context space for use. This method can fail if there are no more remote
2530cc9203bfSDan Williams  *    node index available.
2531cc9203bfSDan Williams  * @scic: This is the controller object which contains the set of
2532cc9203bfSDan Williams  *    free remote node ids
2533cc9203bfSDan Williams  * @sci_dev: This is the device object which is requesting the a remote node
2534cc9203bfSDan Williams  *    id
2535cc9203bfSDan Williams  * @node_id: This is the remote node id that is assinged to the device if one
2536cc9203bfSDan Williams  *    is available
2537cc9203bfSDan Williams  *
2538cc9203bfSDan Williams  * enum sci_status SCI_FAILURE_OUT_OF_RESOURCES if there are no available remote
2539cc9203bfSDan Williams  * node index available.
2540cc9203bfSDan Williams  */
254189a7301fSDan Williams enum sci_status sci_controller_allocate_remote_node_context(struct isci_host *ihost,
254278a6f06eSDan Williams 							    struct isci_remote_device *idev,
2543cc9203bfSDan Williams 							    u16 *node_id)
2544cc9203bfSDan Williams {
2545cc9203bfSDan Williams 	u16 node_index;
254689a7301fSDan Williams 	u32 remote_node_count = sci_remote_device_node_count(idev);
2547cc9203bfSDan Williams 
254889a7301fSDan Williams 	node_index = sci_remote_node_table_allocate_remote_node(
2549d9dcb4baSDan Williams 		&ihost->available_remote_nodes, remote_node_count
2550cc9203bfSDan Williams 		);
2551cc9203bfSDan Williams 
2552cc9203bfSDan Williams 	if (node_index != SCIC_SDS_REMOTE_NODE_CONTEXT_INVALID_INDEX) {
2553d9dcb4baSDan Williams 		ihost->device_table[node_index] = idev;
2554cc9203bfSDan Williams 
2555cc9203bfSDan Williams 		*node_id = node_index;
2556cc9203bfSDan Williams 
2557cc9203bfSDan Williams 		return SCI_SUCCESS;
2558cc9203bfSDan Williams 	}
2559cc9203bfSDan Williams 
2560cc9203bfSDan Williams 	return SCI_FAILURE_INSUFFICIENT_RESOURCES;
2561cc9203bfSDan Williams }
2562cc9203bfSDan Williams 
256389a7301fSDan Williams void sci_controller_free_remote_node_context(struct isci_host *ihost,
256478a6f06eSDan Williams 					     struct isci_remote_device *idev,
2565cc9203bfSDan Williams 					     u16 node_id)
2566cc9203bfSDan Williams {
256789a7301fSDan Williams 	u32 remote_node_count = sci_remote_device_node_count(idev);
2568cc9203bfSDan Williams 
2569d9dcb4baSDan Williams 	if (ihost->device_table[node_id] == idev) {
2570d9dcb4baSDan Williams 		ihost->device_table[node_id] = NULL;
2571cc9203bfSDan Williams 
257289a7301fSDan Williams 		sci_remote_node_table_release_remote_node_index(
2573d9dcb4baSDan Williams 			&ihost->available_remote_nodes, remote_node_count, node_id
2574cc9203bfSDan Williams 			);
2575cc9203bfSDan Williams 	}
2576cc9203bfSDan Williams }
2577cc9203bfSDan Williams 
257889a7301fSDan Williams void sci_controller_copy_sata_response(void *response_buffer,
2579cc9203bfSDan Williams 				       void *frame_header,
2580cc9203bfSDan Williams 				       void *frame_buffer)
2581cc9203bfSDan Williams {
258289a7301fSDan Williams 	/* XXX type safety? */
2583cc9203bfSDan Williams 	memcpy(response_buffer, frame_header, sizeof(u32));
2584cc9203bfSDan Williams 
2585cc9203bfSDan Williams 	memcpy(response_buffer + sizeof(u32),
2586cc9203bfSDan Williams 	       frame_buffer,
2587cc9203bfSDan Williams 	       sizeof(struct dev_to_host_fis) - sizeof(u32));
2588cc9203bfSDan Williams }
2589cc9203bfSDan Williams 
259089a7301fSDan Williams void sci_controller_release_frame(struct isci_host *ihost, u32 frame_index)
2591cc9203bfSDan Williams {
259289a7301fSDan Williams 	if (sci_unsolicited_frame_control_release_frame(&ihost->uf_control, frame_index))
2593d9dcb4baSDan Williams 		writel(ihost->uf_control.get,
2594d9dcb4baSDan Williams 			&ihost->scu_registers->sdma.unsolicited_frame_get_pointer);
2595cc9203bfSDan Williams }
2596cc9203bfSDan Williams 
2597312e0c24SDan Williams void isci_tci_free(struct isci_host *ihost, u16 tci)
2598312e0c24SDan Williams {
2599312e0c24SDan Williams 	u16 tail = ihost->tci_tail & (SCI_MAX_IO_REQUESTS-1);
2600312e0c24SDan Williams 
2601312e0c24SDan Williams 	ihost->tci_pool[tail] = tci;
2602312e0c24SDan Williams 	ihost->tci_tail = tail + 1;
2603312e0c24SDan Williams }
2604312e0c24SDan Williams 
2605312e0c24SDan Williams static u16 isci_tci_alloc(struct isci_host *ihost)
2606312e0c24SDan Williams {
2607312e0c24SDan Williams 	u16 head = ihost->tci_head & (SCI_MAX_IO_REQUESTS-1);
2608312e0c24SDan Williams 	u16 tci = ihost->tci_pool[head];
2609312e0c24SDan Williams 
2610312e0c24SDan Williams 	ihost->tci_head = head + 1;
2611312e0c24SDan Williams 	return tci;
2612312e0c24SDan Williams }
2613312e0c24SDan Williams 
2614312e0c24SDan Williams static u16 isci_tci_space(struct isci_host *ihost)
2615312e0c24SDan Williams {
2616312e0c24SDan Williams 	return CIRC_SPACE(ihost->tci_head, ihost->tci_tail, SCI_MAX_IO_REQUESTS);
2617312e0c24SDan Williams }
2618312e0c24SDan Williams 
2619312e0c24SDan Williams u16 isci_alloc_tag(struct isci_host *ihost)
2620312e0c24SDan Williams {
2621312e0c24SDan Williams 	if (isci_tci_space(ihost)) {
2622312e0c24SDan Williams 		u16 tci = isci_tci_alloc(ihost);
2623d9dcb4baSDan Williams 		u8 seq = ihost->io_request_sequence[tci];
2624312e0c24SDan Williams 
2625312e0c24SDan Williams 		return ISCI_TAG(seq, tci);
2626312e0c24SDan Williams 	}
2627312e0c24SDan Williams 
2628312e0c24SDan Williams 	return SCI_CONTROLLER_INVALID_IO_TAG;
2629312e0c24SDan Williams }
2630312e0c24SDan Williams 
2631312e0c24SDan Williams enum sci_status isci_free_tag(struct isci_host *ihost, u16 io_tag)
2632312e0c24SDan Williams {
2633312e0c24SDan Williams 	u16 tci = ISCI_TAG_TCI(io_tag);
2634312e0c24SDan Williams 	u16 seq = ISCI_TAG_SEQ(io_tag);
2635312e0c24SDan Williams 
2636312e0c24SDan Williams 	/* prevent tail from passing head */
2637312e0c24SDan Williams 	if (isci_tci_active(ihost) == 0)
2638312e0c24SDan Williams 		return SCI_FAILURE_INVALID_IO_TAG;
2639312e0c24SDan Williams 
2640d9dcb4baSDan Williams 	if (seq == ihost->io_request_sequence[tci]) {
2641d9dcb4baSDan Williams 		ihost->io_request_sequence[tci] = (seq+1) & (SCI_MAX_SEQ-1);
2642312e0c24SDan Williams 
2643312e0c24SDan Williams 		isci_tci_free(ihost, tci);
2644312e0c24SDan Williams 
2645312e0c24SDan Williams 		return SCI_SUCCESS;
2646312e0c24SDan Williams 	}
2647312e0c24SDan Williams 	return SCI_FAILURE_INVALID_IO_TAG;
2648312e0c24SDan Williams }
2649312e0c24SDan Williams 
265089a7301fSDan Williams enum sci_status sci_controller_start_io(struct isci_host *ihost,
265178a6f06eSDan Williams 					struct isci_remote_device *idev,
26525076a1a9SDan Williams 					struct isci_request *ireq)
2653cc9203bfSDan Williams {
2654cc9203bfSDan Williams 	enum sci_status status;
2655cc9203bfSDan Williams 
2656d9dcb4baSDan Williams 	if (ihost->sm.current_state_id != SCIC_READY) {
265714e99b4aSDan Williams 		dev_warn(&ihost->pdev->dev, "%s invalid state: %d\n",
265814e99b4aSDan Williams 			 __func__, ihost->sm.current_state_id);
2659cc9203bfSDan Williams 		return SCI_FAILURE_INVALID_STATE;
2660cc9203bfSDan Williams 	}
2661cc9203bfSDan Williams 
266289a7301fSDan Williams 	status = sci_remote_device_start_io(ihost, idev, ireq);
2663cc9203bfSDan Williams 	if (status != SCI_SUCCESS)
2664cc9203bfSDan Williams 		return status;
2665cc9203bfSDan Williams 
26665076a1a9SDan Williams 	set_bit(IREQ_ACTIVE, &ireq->flags);
266734a99158SDan Williams 	sci_controller_post_request(ihost, ireq->post_context);
2668cc9203bfSDan Williams 	return SCI_SUCCESS;
2669cc9203bfSDan Williams }
2670cc9203bfSDan Williams 
267189a7301fSDan Williams enum sci_status sci_controller_terminate_request(struct isci_host *ihost,
267278a6f06eSDan Williams 						 struct isci_remote_device *idev,
26735076a1a9SDan Williams 						 struct isci_request *ireq)
2674cc9203bfSDan Williams {
267589a7301fSDan Williams 	/* terminate an ongoing (i.e. started) core IO request.  This does not
267689a7301fSDan Williams 	 * abort the IO request at the target, but rather removes the IO
267789a7301fSDan Williams 	 * request from the host controller.
267889a7301fSDan Williams 	 */
2679cc9203bfSDan Williams 	enum sci_status status;
2680cc9203bfSDan Williams 
2681d9dcb4baSDan Williams 	if (ihost->sm.current_state_id != SCIC_READY) {
268214e99b4aSDan Williams 		dev_warn(&ihost->pdev->dev, "%s invalid state: %d\n",
268314e99b4aSDan Williams 			 __func__, ihost->sm.current_state_id);
2684cc9203bfSDan Williams 		return SCI_FAILURE_INVALID_STATE;
2685cc9203bfSDan Williams 	}
2686cc9203bfSDan Williams 
268789a7301fSDan Williams 	status = sci_io_request_terminate(ireq);
2688cc9203bfSDan Williams 	if (status != SCI_SUCCESS)
2689cc9203bfSDan Williams 		return status;
2690cc9203bfSDan Williams 
2691cc9203bfSDan Williams 	/*
2692cc9203bfSDan Williams 	 * Utilize the original post context command and or in the POST_TC_ABORT
2693cc9203bfSDan Williams 	 * request sub-type.
2694cc9203bfSDan Williams 	 */
269589a7301fSDan Williams 	sci_controller_post_request(ihost,
269689a7301fSDan Williams 				    ireq->post_context | SCU_CONTEXT_COMMAND_REQUEST_POST_TC_ABORT);
2697cc9203bfSDan Williams 	return SCI_SUCCESS;
2698cc9203bfSDan Williams }
2699cc9203bfSDan Williams 
2700cc9203bfSDan Williams /**
270189a7301fSDan Williams  * sci_controller_complete_io() - This method will perform core specific
2702cc9203bfSDan Williams  *    completion operations for an IO request.  After this method is invoked,
2703cc9203bfSDan Williams  *    the user should consider the IO request as invalid until it is properly
2704cc9203bfSDan Williams  *    reused (i.e. re-constructed).
270589a7301fSDan Williams  * @ihost: The handle to the controller object for which to complete the
2706cc9203bfSDan Williams  *    IO request.
270789a7301fSDan Williams  * @idev: The handle to the remote device object for which to complete
2708cc9203bfSDan Williams  *    the IO request.
270989a7301fSDan Williams  * @ireq: the handle to the io request object to complete.
2710cc9203bfSDan Williams  */
271189a7301fSDan Williams enum sci_status sci_controller_complete_io(struct isci_host *ihost,
271278a6f06eSDan Williams 					   struct isci_remote_device *idev,
27135076a1a9SDan Williams 					   struct isci_request *ireq)
2714cc9203bfSDan Williams {
2715cc9203bfSDan Williams 	enum sci_status status;
2716cc9203bfSDan Williams 	u16 index;
2717cc9203bfSDan Williams 
2718d9dcb4baSDan Williams 	switch (ihost->sm.current_state_id) {
2719e301370aSEdmund Nadolski 	case SCIC_STOPPING:
2720cc9203bfSDan Williams 		/* XXX: Implement this function */
2721cc9203bfSDan Williams 		return SCI_FAILURE;
2722e301370aSEdmund Nadolski 	case SCIC_READY:
272389a7301fSDan Williams 		status = sci_remote_device_complete_io(ihost, idev, ireq);
2724cc9203bfSDan Williams 		if (status != SCI_SUCCESS)
2725cc9203bfSDan Williams 			return status;
2726cc9203bfSDan Williams 
27275076a1a9SDan Williams 		index = ISCI_TAG_TCI(ireq->io_tag);
27285076a1a9SDan Williams 		clear_bit(IREQ_ACTIVE, &ireq->flags);
2729cc9203bfSDan Williams 		return SCI_SUCCESS;
2730cc9203bfSDan Williams 	default:
273114e99b4aSDan Williams 		dev_warn(&ihost->pdev->dev, "%s invalid state: %d\n",
273214e99b4aSDan Williams 			 __func__, ihost->sm.current_state_id);
2733cc9203bfSDan Williams 		return SCI_FAILURE_INVALID_STATE;
2734cc9203bfSDan Williams 	}
2735cc9203bfSDan Williams 
2736cc9203bfSDan Williams }
2737cc9203bfSDan Williams 
273889a7301fSDan Williams enum sci_status sci_controller_continue_io(struct isci_request *ireq)
2739cc9203bfSDan Williams {
2740d9dcb4baSDan Williams 	struct isci_host *ihost = ireq->owning_controller;
2741cc9203bfSDan Williams 
2742d9dcb4baSDan Williams 	if (ihost->sm.current_state_id != SCIC_READY) {
274314e99b4aSDan Williams 		dev_warn(&ihost->pdev->dev, "%s invalid state: %d\n",
274414e99b4aSDan Williams 			 __func__, ihost->sm.current_state_id);
2745cc9203bfSDan Williams 		return SCI_FAILURE_INVALID_STATE;
2746cc9203bfSDan Williams 	}
2747cc9203bfSDan Williams 
27485076a1a9SDan Williams 	set_bit(IREQ_ACTIVE, &ireq->flags);
274934a99158SDan Williams 	sci_controller_post_request(ihost, ireq->post_context);
2750cc9203bfSDan Williams 	return SCI_SUCCESS;
2751cc9203bfSDan Williams }
2752cc9203bfSDan Williams 
2753cc9203bfSDan Williams /**
275489a7301fSDan Williams  * sci_controller_start_task() - This method is called by the SCIC user to
2755cc9203bfSDan Williams  *    send/start a framework task management request.
2756cc9203bfSDan Williams  * @controller: the handle to the controller object for which to start the task
2757cc9203bfSDan Williams  *    management request.
2758cc9203bfSDan Williams  * @remote_device: the handle to the remote device object for which to start
2759cc9203bfSDan Williams  *    the task management request.
2760cc9203bfSDan Williams  * @task_request: the handle to the task request object to start.
2761cc9203bfSDan Williams  */
276289a7301fSDan Williams enum sci_task_status sci_controller_start_task(struct isci_host *ihost,
276378a6f06eSDan Williams 					       struct isci_remote_device *idev,
27645076a1a9SDan Williams 					       struct isci_request *ireq)
2765cc9203bfSDan Williams {
2766cc9203bfSDan Williams 	enum sci_status status;
2767cc9203bfSDan Williams 
2768d9dcb4baSDan Williams 	if (ihost->sm.current_state_id != SCIC_READY) {
2769d9dcb4baSDan Williams 		dev_warn(&ihost->pdev->dev,
2770cc9203bfSDan Williams 			 "%s: SCIC Controller starting task from invalid "
2771cc9203bfSDan Williams 			 "state\n",
2772cc9203bfSDan Williams 			 __func__);
2773cc9203bfSDan Williams 		return SCI_TASK_FAILURE_INVALID_STATE;
2774cc9203bfSDan Williams 	}
2775cc9203bfSDan Williams 
277689a7301fSDan Williams 	status = sci_remote_device_start_task(ihost, idev, ireq);
2777cc9203bfSDan Williams 	switch (status) {
2778cc9203bfSDan Williams 	case SCI_FAILURE_RESET_DEVICE_PARTIAL_SUCCESS:
2779db056250SDan Williams 		set_bit(IREQ_ACTIVE, &ireq->flags);
2780cc9203bfSDan Williams 
2781cc9203bfSDan Williams 		/*
2782cc9203bfSDan Williams 		 * We will let framework know this task request started successfully,
2783cc9203bfSDan Williams 		 * although core is still woring on starting the request (to post tc when
2784cc9203bfSDan Williams 		 * RNC is resumed.)
2785cc9203bfSDan Williams 		 */
2786cc9203bfSDan Williams 		return SCI_SUCCESS;
2787cc9203bfSDan Williams 	case SCI_SUCCESS:
2788db056250SDan Williams 		set_bit(IREQ_ACTIVE, &ireq->flags);
278934a99158SDan Williams 		sci_controller_post_request(ihost, ireq->post_context);
2790cc9203bfSDan Williams 		break;
2791cc9203bfSDan Williams 	default:
2792cc9203bfSDan Williams 		break;
2793cc9203bfSDan Williams 	}
2794cc9203bfSDan Williams 
2795cc9203bfSDan Williams 	return status;
2796cc9203bfSDan Williams }
2797ad4f4c1dSDan Williams 
2798ad4f4c1dSDan Williams static int sci_write_gpio_tx_gp(struct isci_host *ihost, u8 reg_index, u8 reg_count, u8 *write_data)
2799ad4f4c1dSDan Williams {
2800ad4f4c1dSDan Williams 	int d;
2801ad4f4c1dSDan Williams 
2802ad4f4c1dSDan Williams 	/* no support for TX_GP_CFG */
2803ad4f4c1dSDan Williams 	if (reg_index == 0)
2804ad4f4c1dSDan Williams 		return -EINVAL;
2805ad4f4c1dSDan Williams 
2806ad4f4c1dSDan Williams 	for (d = 0; d < isci_gpio_count(ihost); d++) {
2807ad4f4c1dSDan Williams 		u32 val = 0x444; /* all ODx.n clear */
2808ad4f4c1dSDan Williams 		int i;
2809ad4f4c1dSDan Williams 
2810ad4f4c1dSDan Williams 		for (i = 0; i < 3; i++) {
2811ad4f4c1dSDan Williams 			int bit = (i << 2) + 2;
2812ad4f4c1dSDan Williams 
2813ad4f4c1dSDan Williams 			bit = try_test_sas_gpio_gp_bit(to_sas_gpio_od(d, i),
2814ad4f4c1dSDan Williams 						       write_data, reg_index,
2815ad4f4c1dSDan Williams 						       reg_count);
2816ad4f4c1dSDan Williams 			if (bit < 0)
2817ad4f4c1dSDan Williams 				break;
2818ad4f4c1dSDan Williams 
2819ad4f4c1dSDan Williams 			/* if od is set, clear the 'invert' bit */
2820ad4f4c1dSDan Williams 			val &= ~(bit << ((i << 2) + 2));
2821ad4f4c1dSDan Williams 		}
2822ad4f4c1dSDan Williams 
2823ad4f4c1dSDan Williams 		if (i < 3)
2824ad4f4c1dSDan Williams 			break;
2825ad4f4c1dSDan Williams 		writel(val, &ihost->scu_registers->peg0.sgpio.output_data_select[d]);
2826ad4f4c1dSDan Williams 	}
2827ad4f4c1dSDan Williams 
2828ad4f4c1dSDan Williams 	/* unless reg_index is > 1, we should always be able to write at
2829ad4f4c1dSDan Williams 	 * least one register
2830ad4f4c1dSDan Williams 	 */
2831ad4f4c1dSDan Williams 	return d > 0;
2832ad4f4c1dSDan Williams }
2833ad4f4c1dSDan Williams 
2834ad4f4c1dSDan Williams int isci_gpio_write(struct sas_ha_struct *sas_ha, u8 reg_type, u8 reg_index,
2835ad4f4c1dSDan Williams 		    u8 reg_count, u8 *write_data)
2836ad4f4c1dSDan Williams {
2837ad4f4c1dSDan Williams 	struct isci_host *ihost = sas_ha->lldd_ha;
2838ad4f4c1dSDan Williams 	int written;
2839ad4f4c1dSDan Williams 
2840ad4f4c1dSDan Williams 	switch (reg_type) {
2841ad4f4c1dSDan Williams 	case SAS_GPIO_REG_TX_GP:
2842ad4f4c1dSDan Williams 		written = sci_write_gpio_tx_gp(ihost, reg_index, reg_count, write_data);
2843ad4f4c1dSDan Williams 		break;
2844ad4f4c1dSDan Williams 	default:
2845ad4f4c1dSDan Williams 		written = -EINVAL;
2846ad4f4c1dSDan Williams 	}
2847ad4f4c1dSDan Williams 
2848ad4f4c1dSDan Williams 	return written;
2849ad4f4c1dSDan Williams }
2850