1edd16368SStephen M. Cameron /* 2edd16368SStephen M. Cameron * Disk Array driver for HP Smart Array SAS controllers 351c35139SScott Teel * Copyright 2000, 2014 Hewlett-Packard Development Company, L.P. 4edd16368SStephen M. Cameron * 5edd16368SStephen M. Cameron * This program is free software; you can redistribute it and/or modify 6edd16368SStephen M. Cameron * it under the terms of the GNU General Public License as published by 7edd16368SStephen M. Cameron * the Free Software Foundation; version 2 of the License. 8edd16368SStephen M. Cameron * 9edd16368SStephen M. Cameron * This program is distributed in the hope that it will be useful, 10edd16368SStephen M. Cameron * but WITHOUT ANY WARRANTY; without even the implied warranty of 11edd16368SStephen M. Cameron * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or 12edd16368SStephen M. Cameron * NON INFRINGEMENT. See the GNU General Public License for more details. 13edd16368SStephen M. Cameron * 14edd16368SStephen M. Cameron * You should have received a copy of the GNU General Public License 15edd16368SStephen M. Cameron * along with this program; if not, write to the Free Software 16edd16368SStephen M. Cameron * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. 17edd16368SStephen M. Cameron * 18edd16368SStephen M. Cameron * Questions/Comments/Bugfixes to iss_storagedev@hp.com 19edd16368SStephen M. Cameron * 20edd16368SStephen M. Cameron */ 21edd16368SStephen M. Cameron 22edd16368SStephen M. Cameron #include <linux/module.h> 23edd16368SStephen M. Cameron #include <linux/interrupt.h> 24edd16368SStephen M. Cameron #include <linux/types.h> 25edd16368SStephen M. Cameron #include <linux/pci.h> 26e5a44df8SMatthew Garrett #include <linux/pci-aspm.h> 27edd16368SStephen M. Cameron #include <linux/kernel.h> 28edd16368SStephen M. Cameron #include <linux/slab.h> 29edd16368SStephen M. Cameron #include <linux/delay.h> 30edd16368SStephen M. Cameron #include <linux/fs.h> 31edd16368SStephen M. Cameron #include <linux/timer.h> 32edd16368SStephen M. Cameron #include <linux/init.h> 33edd16368SStephen M. Cameron #include <linux/spinlock.h> 34edd16368SStephen M. Cameron #include <linux/compat.h> 35edd16368SStephen M. Cameron #include <linux/blktrace_api.h> 36edd16368SStephen M. Cameron #include <linux/uaccess.h> 37edd16368SStephen M. Cameron #include <linux/io.h> 38edd16368SStephen M. Cameron #include <linux/dma-mapping.h> 39edd16368SStephen M. Cameron #include <linux/completion.h> 40edd16368SStephen M. Cameron #include <linux/moduleparam.h> 41edd16368SStephen M. Cameron #include <scsi/scsi.h> 42edd16368SStephen M. Cameron #include <scsi/scsi_cmnd.h> 43edd16368SStephen M. Cameron #include <scsi/scsi_device.h> 44edd16368SStephen M. Cameron #include <scsi/scsi_host.h> 45667e23d4SStephen M. Cameron #include <scsi/scsi_tcq.h> 469437ac43SStephen Cameron #include <scsi/scsi_eh.h> 4773153fe5SWebb Scales #include <scsi/scsi_dbg.h> 48edd16368SStephen M. Cameron #include <linux/cciss_ioctl.h> 49edd16368SStephen M. Cameron #include <linux/string.h> 50edd16368SStephen M. Cameron #include <linux/bitmap.h> 5160063497SArun Sharma #include <linux/atomic.h> 52a0c12413SStephen M. Cameron #include <linux/jiffies.h> 5342a91641SDon Brace #include <linux/percpu-defs.h> 54094963daSStephen M. Cameron #include <linux/percpu.h> 552b08b3e9SDon Brace #include <asm/unaligned.h> 56283b4a9bSStephen M. Cameron #include <asm/div64.h> 57edd16368SStephen M. Cameron #include "hpsa_cmd.h" 58edd16368SStephen M. Cameron #include "hpsa.h" 59edd16368SStephen M. Cameron 60edd16368SStephen M. Cameron /* HPSA_DRIVER_VERSION must be 3 byte values (0-255) separated by '.' */ 619a993302SStephen M. Cameron #define HPSA_DRIVER_VERSION "3.4.4-1" 62edd16368SStephen M. Cameron #define DRIVER_NAME "HP HPSA Driver (v " HPSA_DRIVER_VERSION ")" 63f79cfec6SStephen M. Cameron #define HPSA "hpsa" 64edd16368SStephen M. Cameron 65007e7aa9SRobert Elliott /* How long to wait for CISS doorbell communication */ 66007e7aa9SRobert Elliott #define CLEAR_EVENT_WAIT_INTERVAL 20 /* ms for each msleep() call */ 67007e7aa9SRobert Elliott #define MODE_CHANGE_WAIT_INTERVAL 10 /* ms for each msleep() call */ 68007e7aa9SRobert Elliott #define MAX_CLEAR_EVENT_WAIT 30000 /* times 20 ms = 600 s */ 69007e7aa9SRobert Elliott #define MAX_MODE_CHANGE_WAIT 2000 /* times 10 ms = 20 s */ 70edd16368SStephen M. Cameron #define MAX_IOCTL_CONFIG_WAIT 1000 71edd16368SStephen M. Cameron 72edd16368SStephen M. Cameron /*define how many times we will try a command because of bus resets */ 73edd16368SStephen M. Cameron #define MAX_CMD_RETRIES 3 74edd16368SStephen M. Cameron 75edd16368SStephen M. Cameron /* Embedded module documentation macros - see modules.h */ 76edd16368SStephen M. Cameron MODULE_AUTHOR("Hewlett-Packard Company"); 77edd16368SStephen M. Cameron MODULE_DESCRIPTION("Driver for HP Smart Array Controller version " \ 78edd16368SStephen M. Cameron HPSA_DRIVER_VERSION); 79edd16368SStephen M. Cameron MODULE_SUPPORTED_DEVICE("HP Smart Array Controllers"); 80edd16368SStephen M. Cameron MODULE_VERSION(HPSA_DRIVER_VERSION); 81edd16368SStephen M. Cameron MODULE_LICENSE("GPL"); 82edd16368SStephen M. Cameron 83edd16368SStephen M. Cameron static int hpsa_allow_any; 84edd16368SStephen M. Cameron module_param(hpsa_allow_any, int, S_IRUGO|S_IWUSR); 85edd16368SStephen M. Cameron MODULE_PARM_DESC(hpsa_allow_any, 86edd16368SStephen M. Cameron "Allow hpsa driver to access unknown HP Smart Array hardware"); 8702ec19c8SStephen M. Cameron static int hpsa_simple_mode; 8802ec19c8SStephen M. Cameron module_param(hpsa_simple_mode, int, S_IRUGO|S_IWUSR); 8902ec19c8SStephen M. Cameron MODULE_PARM_DESC(hpsa_simple_mode, 9002ec19c8SStephen M. Cameron "Use 'simple mode' rather than 'performant mode'"); 91edd16368SStephen M. Cameron 92edd16368SStephen M. Cameron /* define the PCI info for the cards we can control */ 93edd16368SStephen M. Cameron static const struct pci_device_id hpsa_pci_device_id[] = { 94edd16368SStephen M. Cameron {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x3241}, 95edd16368SStephen M. Cameron {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x3243}, 96edd16368SStephen M. Cameron {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x3245}, 97edd16368SStephen M. Cameron {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x3247}, 98edd16368SStephen M. Cameron {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x3249}, 99163dbcd8SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x324A}, 100163dbcd8SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x324B}, 101f8b01eb9SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x3233}, 1029143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3350}, 1039143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3351}, 1049143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3352}, 1059143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3353}, 1069143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3354}, 1079143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3355}, 1089143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3356}, 109fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1921}, 110fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1922}, 111fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1923}, 112fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1924}, 113fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1926}, 114fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1928}, 11597b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1929}, 11697b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21BD}, 11797b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21BE}, 11897b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21BF}, 11997b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C0}, 12097b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C1}, 12197b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C2}, 12297b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C3}, 12397b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C4}, 12497b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C5}, 1253b7a45e5SJoe Handzik {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C6}, 12697b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C7}, 12797b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C8}, 12897b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C9}, 1293b7a45e5SJoe Handzik {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21CA}, 1303b7a45e5SJoe Handzik {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21CB}, 1313b7a45e5SJoe Handzik {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21CC}, 1323b7a45e5SJoe Handzik {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21CD}, 1333b7a45e5SJoe Handzik {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21CE}, 1348e616a5eSStephen M. Cameron {PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0076}, 1358e616a5eSStephen M. Cameron {PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0087}, 1368e616a5eSStephen M. Cameron {PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x007D}, 1378e616a5eSStephen M. Cameron {PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0088}, 1388e616a5eSStephen M. Cameron {PCI_VENDOR_ID_HP, 0x333f, 0x103c, 0x333f}, 139edd16368SStephen M. Cameron {PCI_VENDOR_ID_HP, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, 140edd16368SStephen M. Cameron PCI_CLASS_STORAGE_RAID << 8, 0xffff << 8, 0}, 141edd16368SStephen M. Cameron {0,} 142edd16368SStephen M. Cameron }; 143edd16368SStephen M. Cameron 144edd16368SStephen M. Cameron MODULE_DEVICE_TABLE(pci, hpsa_pci_device_id); 145edd16368SStephen M. Cameron 146edd16368SStephen M. Cameron /* board_id = Subsystem Device ID & Vendor ID 147edd16368SStephen M. Cameron * product = Marketing Name for the board 148edd16368SStephen M. Cameron * access = Address of the struct of function pointers 149edd16368SStephen M. Cameron */ 150edd16368SStephen M. Cameron static struct board_type products[] = { 151edd16368SStephen M. Cameron {0x3241103C, "Smart Array P212", &SA5_access}, 152edd16368SStephen M. Cameron {0x3243103C, "Smart Array P410", &SA5_access}, 153edd16368SStephen M. Cameron {0x3245103C, "Smart Array P410i", &SA5_access}, 154edd16368SStephen M. Cameron {0x3247103C, "Smart Array P411", &SA5_access}, 155edd16368SStephen M. Cameron {0x3249103C, "Smart Array P812", &SA5_access}, 156163dbcd8SMike Miller {0x324A103C, "Smart Array P712m", &SA5_access}, 157163dbcd8SMike Miller {0x324B103C, "Smart Array P711m", &SA5_access}, 1587d2cce58SStephen M. Cameron {0x3233103C, "HP StorageWorks 1210m", &SA5_access}, /* alias of 333f */ 159fe0c9610SMike Miller {0x3350103C, "Smart Array P222", &SA5_access}, 160fe0c9610SMike Miller {0x3351103C, "Smart Array P420", &SA5_access}, 161fe0c9610SMike Miller {0x3352103C, "Smart Array P421", &SA5_access}, 162fe0c9610SMike Miller {0x3353103C, "Smart Array P822", &SA5_access}, 163fe0c9610SMike Miller {0x3354103C, "Smart Array P420i", &SA5_access}, 164fe0c9610SMike Miller {0x3355103C, "Smart Array P220i", &SA5_access}, 165fe0c9610SMike Miller {0x3356103C, "Smart Array P721m", &SA5_access}, 1661fd6c8e3SMike Miller {0x1921103C, "Smart Array P830i", &SA5_access}, 1671fd6c8e3SMike Miller {0x1922103C, "Smart Array P430", &SA5_access}, 1681fd6c8e3SMike Miller {0x1923103C, "Smart Array P431", &SA5_access}, 1691fd6c8e3SMike Miller {0x1924103C, "Smart Array P830", &SA5_access}, 1701fd6c8e3SMike Miller {0x1926103C, "Smart Array P731m", &SA5_access}, 1711fd6c8e3SMike Miller {0x1928103C, "Smart Array P230i", &SA5_access}, 1721fd6c8e3SMike Miller {0x1929103C, "Smart Array P530", &SA5_access}, 17327fb8137SDon Brace {0x21BD103C, "Smart Array P244br", &SA5_access}, 17427fb8137SDon Brace {0x21BE103C, "Smart Array P741m", &SA5_access}, 17527fb8137SDon Brace {0x21BF103C, "Smart HBA H240ar", &SA5_access}, 17627fb8137SDon Brace {0x21C0103C, "Smart Array P440ar", &SA5_access}, 177c8ae0ab1SDon Brace {0x21C1103C, "Smart Array P840ar", &SA5_access}, 17827fb8137SDon Brace {0x21C2103C, "Smart Array P440", &SA5_access}, 17927fb8137SDon Brace {0x21C3103C, "Smart Array P441", &SA5_access}, 18097b9f53dSMike Miller {0x21C4103C, "Smart Array", &SA5_access}, 18127fb8137SDon Brace {0x21C5103C, "Smart Array P841", &SA5_access}, 18227fb8137SDon Brace {0x21C6103C, "Smart HBA H244br", &SA5_access}, 18327fb8137SDon Brace {0x21C7103C, "Smart HBA H240", &SA5_access}, 18427fb8137SDon Brace {0x21C8103C, "Smart HBA H241", &SA5_access}, 18597b9f53dSMike Miller {0x21C9103C, "Smart Array", &SA5_access}, 18627fb8137SDon Brace {0x21CA103C, "Smart Array P246br", &SA5_access}, 18727fb8137SDon Brace {0x21CB103C, "Smart Array P840", &SA5_access}, 1883b7a45e5SJoe Handzik {0x21CC103C, "Smart Array", &SA5_access}, 1893b7a45e5SJoe Handzik {0x21CD103C, "Smart Array", &SA5_access}, 19027fb8137SDon Brace {0x21CE103C, "Smart HBA", &SA5_access}, 1918e616a5eSStephen M. Cameron {0x00761590, "HP Storage P1224 Array Controller", &SA5_access}, 1928e616a5eSStephen M. Cameron {0x00871590, "HP Storage P1224e Array Controller", &SA5_access}, 1938e616a5eSStephen M. Cameron {0x007D1590, "HP Storage P1228 Array Controller", &SA5_access}, 1948e616a5eSStephen M. Cameron {0x00881590, "HP Storage P1228e Array Controller", &SA5_access}, 1958e616a5eSStephen M. Cameron {0x333f103c, "HP StorageWorks 1210m Array Controller", &SA5_access}, 196edd16368SStephen M. Cameron {0xFFFF103C, "Unknown Smart Array", &SA5_access}, 197edd16368SStephen M. Cameron }; 198edd16368SStephen M. Cameron 199a58e7e53SWebb Scales #define SCSI_CMD_BUSY ((struct scsi_cmnd *)&hpsa_cmd_busy) 200a58e7e53SWebb Scales static const struct scsi_cmnd hpsa_cmd_busy; 201a58e7e53SWebb Scales #define SCSI_CMD_IDLE ((struct scsi_cmnd *)&hpsa_cmd_idle) 202a58e7e53SWebb Scales static const struct scsi_cmnd hpsa_cmd_idle; 203edd16368SStephen M. Cameron static int number_of_controllers; 204edd16368SStephen M. Cameron 20510f66018SStephen M. Cameron static irqreturn_t do_hpsa_intr_intx(int irq, void *dev_id); 20610f66018SStephen M. Cameron static irqreturn_t do_hpsa_intr_msi(int irq, void *dev_id); 20742a91641SDon Brace static int hpsa_ioctl(struct scsi_device *dev, int cmd, void __user *arg); 208edd16368SStephen M. Cameron 209edd16368SStephen M. Cameron #ifdef CONFIG_COMPAT 21042a91641SDon Brace static int hpsa_compat_ioctl(struct scsi_device *dev, int cmd, 21142a91641SDon Brace void __user *arg); 212edd16368SStephen M. Cameron #endif 213edd16368SStephen M. Cameron 214edd16368SStephen M. Cameron static void cmd_free(struct ctlr_info *h, struct CommandList *c); 215edd16368SStephen M. Cameron static struct CommandList *cmd_alloc(struct ctlr_info *h); 21673153fe5SWebb Scales static void cmd_tagged_free(struct ctlr_info *h, struct CommandList *c); 21773153fe5SWebb Scales static struct CommandList *cmd_tagged_alloc(struct ctlr_info *h, 21873153fe5SWebb Scales struct scsi_cmnd *scmd); 219a2dac136SStephen M. Cameron static int fill_cmd(struct CommandList *c, u8 cmd, struct ctlr_info *h, 220b7bb24ebSStephen M. Cameron void *buff, size_t size, u16 page_code, unsigned char *scsi3addr, 221edd16368SStephen M. Cameron int cmd_type); 2222c143342SRobert Elliott static void hpsa_free_cmd_pool(struct ctlr_info *h); 223b7bb24ebSStephen M. Cameron #define VPD_PAGE (1 << 8) 224edd16368SStephen M. Cameron 225f281233dSJeff Garzik static int hpsa_scsi_queue_command(struct Scsi_Host *h, struct scsi_cmnd *cmd); 226a08a8471SStephen M. Cameron static void hpsa_scan_start(struct Scsi_Host *); 227a08a8471SStephen M. Cameron static int hpsa_scan_finished(struct Scsi_Host *sh, 228a08a8471SStephen M. Cameron unsigned long elapsed_time); 2297c0a0229SDon Brace static int hpsa_change_queue_depth(struct scsi_device *sdev, int qdepth); 230edd16368SStephen M. Cameron 231edd16368SStephen M. Cameron static int hpsa_eh_device_reset_handler(struct scsi_cmnd *scsicmd); 23275167d2cSStephen M. Cameron static int hpsa_eh_abort_handler(struct scsi_cmnd *scsicmd); 233edd16368SStephen M. Cameron static int hpsa_slave_alloc(struct scsi_device *sdev); 23441ce4c35SStephen Cameron static int hpsa_slave_configure(struct scsi_device *sdev); 235edd16368SStephen M. Cameron static void hpsa_slave_destroy(struct scsi_device *sdev); 236edd16368SStephen M. Cameron 237edd16368SStephen M. Cameron static void hpsa_update_scsi_devices(struct ctlr_info *h, int hostno); 238edd16368SStephen M. Cameron static int check_for_unit_attention(struct ctlr_info *h, 239edd16368SStephen M. Cameron struct CommandList *c); 240edd16368SStephen M. Cameron static void check_ioctl_unit_attention(struct ctlr_info *h, 241edd16368SStephen M. Cameron struct CommandList *c); 242303932fdSDon Brace /* performant mode helper functions */ 243303932fdSDon Brace static void calc_bucket_map(int *bucket, int num_buckets, 2442b08b3e9SDon Brace int nsgs, int min_blocks, u32 *bucket_map); 245105a3dbcSRobert Elliott static void hpsa_free_performant_mode(struct ctlr_info *h); 246105a3dbcSRobert Elliott static int hpsa_put_ctlr_into_performant_mode(struct ctlr_info *h); 247254f796bSMatt Gates static inline u32 next_command(struct ctlr_info *h, u8 q); 2486f039790SGreg Kroah-Hartman static int hpsa_find_cfg_addrs(struct pci_dev *pdev, void __iomem *vaddr, 2496f039790SGreg Kroah-Hartman u32 *cfg_base_addr, u64 *cfg_base_addr_index, 2501df8552aSStephen M. Cameron u64 *cfg_offset); 2516f039790SGreg Kroah-Hartman static int hpsa_pci_find_memory_BAR(struct pci_dev *pdev, 2521df8552aSStephen M. Cameron unsigned long *memory_bar); 2536f039790SGreg Kroah-Hartman static int hpsa_lookup_board_id(struct pci_dev *pdev, u32 *board_id); 2546f039790SGreg Kroah-Hartman static int hpsa_wait_for_board_state(struct pci_dev *pdev, void __iomem *vaddr, 2556f039790SGreg Kroah-Hartman int wait_for_ready); 25675167d2cSStephen M. Cameron static inline void finish_cmd(struct CommandList *c); 257c706a795SRobert Elliott static int hpsa_wait_for_mode_change_ack(struct ctlr_info *h); 258fe5389c8SStephen M. Cameron #define BOARD_NOT_READY 0 259fe5389c8SStephen M. Cameron #define BOARD_READY 1 26023100dd9SStephen M. Cameron static void hpsa_drain_accel_commands(struct ctlr_info *h); 26176438d08SStephen M. Cameron static void hpsa_flush_cache(struct ctlr_info *h); 262c349775eSScott Teel static int hpsa_scsi_ioaccel_queue_command(struct ctlr_info *h, 263c349775eSScott Teel struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len, 26403383736SDon Brace u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk); 265080ef1ccSDon Brace static void hpsa_command_resubmit_worker(struct work_struct *work); 26625163bd5SWebb Scales static u32 lockup_detected(struct ctlr_info *h); 26725163bd5SWebb Scales static int detect_controller_lockup(struct ctlr_info *h); 268edd16368SStephen M. Cameron 269edd16368SStephen M. Cameron static inline struct ctlr_info *sdev_to_hba(struct scsi_device *sdev) 270edd16368SStephen M. Cameron { 271edd16368SStephen M. Cameron unsigned long *priv = shost_priv(sdev->host); 272edd16368SStephen M. Cameron return (struct ctlr_info *) *priv; 273edd16368SStephen M. Cameron } 274edd16368SStephen M. Cameron 275a23513e8SStephen M. Cameron static inline struct ctlr_info *shost_to_hba(struct Scsi_Host *sh) 276a23513e8SStephen M. Cameron { 277a23513e8SStephen M. Cameron unsigned long *priv = shost_priv(sh); 278a23513e8SStephen M. Cameron return (struct ctlr_info *) *priv; 279a23513e8SStephen M. Cameron } 280a23513e8SStephen M. Cameron 281a58e7e53SWebb Scales static inline bool hpsa_is_cmd_idle(struct CommandList *c) 282a58e7e53SWebb Scales { 283a58e7e53SWebb Scales return c->scsi_cmd == SCSI_CMD_IDLE; 284a58e7e53SWebb Scales } 285a58e7e53SWebb Scales 286*d604f533SWebb Scales static inline bool hpsa_is_pending_event(struct CommandList *c) 287*d604f533SWebb Scales { 288*d604f533SWebb Scales return c->abort_pending || c->reset_pending; 289*d604f533SWebb Scales } 290*d604f533SWebb Scales 2919437ac43SStephen Cameron /* extract sense key, asc, and ascq from sense data. -1 means invalid. */ 2929437ac43SStephen Cameron static void decode_sense_data(const u8 *sense_data, int sense_data_len, 2939437ac43SStephen Cameron u8 *sense_key, u8 *asc, u8 *ascq) 2949437ac43SStephen Cameron { 2959437ac43SStephen Cameron struct scsi_sense_hdr sshdr; 2969437ac43SStephen Cameron bool rc; 2979437ac43SStephen Cameron 2989437ac43SStephen Cameron *sense_key = -1; 2999437ac43SStephen Cameron *asc = -1; 3009437ac43SStephen Cameron *ascq = -1; 3019437ac43SStephen Cameron 3029437ac43SStephen Cameron if (sense_data_len < 1) 3039437ac43SStephen Cameron return; 3049437ac43SStephen Cameron 3059437ac43SStephen Cameron rc = scsi_normalize_sense(sense_data, sense_data_len, &sshdr); 3069437ac43SStephen Cameron if (rc) { 3079437ac43SStephen Cameron *sense_key = sshdr.sense_key; 3089437ac43SStephen Cameron *asc = sshdr.asc; 3099437ac43SStephen Cameron *ascq = sshdr.ascq; 3109437ac43SStephen Cameron } 3119437ac43SStephen Cameron } 3129437ac43SStephen Cameron 313edd16368SStephen M. Cameron static int check_for_unit_attention(struct ctlr_info *h, 314edd16368SStephen M. Cameron struct CommandList *c) 315edd16368SStephen M. Cameron { 3169437ac43SStephen Cameron u8 sense_key, asc, ascq; 3179437ac43SStephen Cameron int sense_len; 3189437ac43SStephen Cameron 3199437ac43SStephen Cameron if (c->err_info->SenseLen > sizeof(c->err_info->SenseInfo)) 3209437ac43SStephen Cameron sense_len = sizeof(c->err_info->SenseInfo); 3219437ac43SStephen Cameron else 3229437ac43SStephen Cameron sense_len = c->err_info->SenseLen; 3239437ac43SStephen Cameron 3249437ac43SStephen Cameron decode_sense_data(c->err_info->SenseInfo, sense_len, 3259437ac43SStephen Cameron &sense_key, &asc, &ascq); 3269437ac43SStephen Cameron if (sense_key != UNIT_ATTENTION || asc == -1) 327edd16368SStephen M. Cameron return 0; 328edd16368SStephen M. Cameron 3299437ac43SStephen Cameron switch (asc) { 330edd16368SStephen M. Cameron case STATE_CHANGED: 3319437ac43SStephen Cameron dev_warn(&h->pdev->dev, 3322946e82bSRobert Elliott "%s: a state change detected, command retried\n", 3332946e82bSRobert Elliott h->devname); 334edd16368SStephen M. Cameron break; 335edd16368SStephen M. Cameron case LUN_FAILED: 3367f73695aSStephen M. Cameron dev_warn(&h->pdev->dev, 3372946e82bSRobert Elliott "%s: LUN failure detected\n", h->devname); 338edd16368SStephen M. Cameron break; 339edd16368SStephen M. Cameron case REPORT_LUNS_CHANGED: 3407f73695aSStephen M. Cameron dev_warn(&h->pdev->dev, 3412946e82bSRobert Elliott "%s: report LUN data changed\n", h->devname); 342edd16368SStephen M. Cameron /* 3434f4eb9f1SScott Teel * Note: this REPORT_LUNS_CHANGED condition only occurs on the external 3444f4eb9f1SScott Teel * target (array) devices. 345edd16368SStephen M. Cameron */ 346edd16368SStephen M. Cameron break; 347edd16368SStephen M. Cameron case POWER_OR_RESET: 3482946e82bSRobert Elliott dev_warn(&h->pdev->dev, 3492946e82bSRobert Elliott "%s: a power on or device reset detected\n", 3502946e82bSRobert Elliott h->devname); 351edd16368SStephen M. Cameron break; 352edd16368SStephen M. Cameron case UNIT_ATTENTION_CLEARED: 3532946e82bSRobert Elliott dev_warn(&h->pdev->dev, 3542946e82bSRobert Elliott "%s: unit attention cleared by another initiator\n", 3552946e82bSRobert Elliott h->devname); 356edd16368SStephen M. Cameron break; 357edd16368SStephen M. Cameron default: 3582946e82bSRobert Elliott dev_warn(&h->pdev->dev, 3592946e82bSRobert Elliott "%s: unknown unit attention detected\n", 3602946e82bSRobert Elliott h->devname); 361edd16368SStephen M. Cameron break; 362edd16368SStephen M. Cameron } 363edd16368SStephen M. Cameron return 1; 364edd16368SStephen M. Cameron } 365edd16368SStephen M. Cameron 366852af20aSMatt Bondurant static int check_for_busy(struct ctlr_info *h, struct CommandList *c) 367852af20aSMatt Bondurant { 368852af20aSMatt Bondurant if (c->err_info->CommandStatus != CMD_TARGET_STATUS || 369852af20aSMatt Bondurant (c->err_info->ScsiStatus != SAM_STAT_BUSY && 370852af20aSMatt Bondurant c->err_info->ScsiStatus != SAM_STAT_TASK_SET_FULL)) 371852af20aSMatt Bondurant return 0; 372852af20aSMatt Bondurant dev_warn(&h->pdev->dev, HPSA "device busy"); 373852af20aSMatt Bondurant return 1; 374852af20aSMatt Bondurant } 375852af20aSMatt Bondurant 376e985c58fSStephen Cameron static u32 lockup_detected(struct ctlr_info *h); 377e985c58fSStephen Cameron static ssize_t host_show_lockup_detected(struct device *dev, 378e985c58fSStephen Cameron struct device_attribute *attr, char *buf) 379e985c58fSStephen Cameron { 380e985c58fSStephen Cameron int ld; 381e985c58fSStephen Cameron struct ctlr_info *h; 382e985c58fSStephen Cameron struct Scsi_Host *shost = class_to_shost(dev); 383e985c58fSStephen Cameron 384e985c58fSStephen Cameron h = shost_to_hba(shost); 385e985c58fSStephen Cameron ld = lockup_detected(h); 386e985c58fSStephen Cameron 387e985c58fSStephen Cameron return sprintf(buf, "ld=%d\n", ld); 388e985c58fSStephen Cameron } 389e985c58fSStephen Cameron 390da0697bdSScott Teel static ssize_t host_store_hp_ssd_smart_path_status(struct device *dev, 391da0697bdSScott Teel struct device_attribute *attr, 392da0697bdSScott Teel const char *buf, size_t count) 393da0697bdSScott Teel { 394da0697bdSScott Teel int status, len; 395da0697bdSScott Teel struct ctlr_info *h; 396da0697bdSScott Teel struct Scsi_Host *shost = class_to_shost(dev); 397da0697bdSScott Teel char tmpbuf[10]; 398da0697bdSScott Teel 399da0697bdSScott Teel if (!capable(CAP_SYS_ADMIN) || !capable(CAP_SYS_RAWIO)) 400da0697bdSScott Teel return -EACCES; 401da0697bdSScott Teel len = count > sizeof(tmpbuf) - 1 ? sizeof(tmpbuf) - 1 : count; 402da0697bdSScott Teel strncpy(tmpbuf, buf, len); 403da0697bdSScott Teel tmpbuf[len] = '\0'; 404da0697bdSScott Teel if (sscanf(tmpbuf, "%d", &status) != 1) 405da0697bdSScott Teel return -EINVAL; 406da0697bdSScott Teel h = shost_to_hba(shost); 407da0697bdSScott Teel h->acciopath_status = !!status; 408da0697bdSScott Teel dev_warn(&h->pdev->dev, 409da0697bdSScott Teel "hpsa: HP SSD Smart Path %s via sysfs update.\n", 410da0697bdSScott Teel h->acciopath_status ? "enabled" : "disabled"); 411da0697bdSScott Teel return count; 412da0697bdSScott Teel } 413da0697bdSScott Teel 4142ba8bfc8SStephen M. Cameron static ssize_t host_store_raid_offload_debug(struct device *dev, 4152ba8bfc8SStephen M. Cameron struct device_attribute *attr, 4162ba8bfc8SStephen M. Cameron const char *buf, size_t count) 4172ba8bfc8SStephen M. Cameron { 4182ba8bfc8SStephen M. Cameron int debug_level, len; 4192ba8bfc8SStephen M. Cameron struct ctlr_info *h; 4202ba8bfc8SStephen M. Cameron struct Scsi_Host *shost = class_to_shost(dev); 4212ba8bfc8SStephen M. Cameron char tmpbuf[10]; 4222ba8bfc8SStephen M. Cameron 4232ba8bfc8SStephen M. Cameron if (!capable(CAP_SYS_ADMIN) || !capable(CAP_SYS_RAWIO)) 4242ba8bfc8SStephen M. Cameron return -EACCES; 4252ba8bfc8SStephen M. Cameron len = count > sizeof(tmpbuf) - 1 ? sizeof(tmpbuf) - 1 : count; 4262ba8bfc8SStephen M. Cameron strncpy(tmpbuf, buf, len); 4272ba8bfc8SStephen M. Cameron tmpbuf[len] = '\0'; 4282ba8bfc8SStephen M. Cameron if (sscanf(tmpbuf, "%d", &debug_level) != 1) 4292ba8bfc8SStephen M. Cameron return -EINVAL; 4302ba8bfc8SStephen M. Cameron if (debug_level < 0) 4312ba8bfc8SStephen M. Cameron debug_level = 0; 4322ba8bfc8SStephen M. Cameron h = shost_to_hba(shost); 4332ba8bfc8SStephen M. Cameron h->raid_offload_debug = debug_level; 4342ba8bfc8SStephen M. Cameron dev_warn(&h->pdev->dev, "hpsa: Set raid_offload_debug level = %d\n", 4352ba8bfc8SStephen M. Cameron h->raid_offload_debug); 4362ba8bfc8SStephen M. Cameron return count; 4372ba8bfc8SStephen M. Cameron } 4382ba8bfc8SStephen M. Cameron 439edd16368SStephen M. Cameron static ssize_t host_store_rescan(struct device *dev, 440edd16368SStephen M. Cameron struct device_attribute *attr, 441edd16368SStephen M. Cameron const char *buf, size_t count) 442edd16368SStephen M. Cameron { 443edd16368SStephen M. Cameron struct ctlr_info *h; 444edd16368SStephen M. Cameron struct Scsi_Host *shost = class_to_shost(dev); 445a23513e8SStephen M. Cameron h = shost_to_hba(shost); 44631468401SMike Miller hpsa_scan_start(h->scsi_host); 447edd16368SStephen M. Cameron return count; 448edd16368SStephen M. Cameron } 449edd16368SStephen M. Cameron 450d28ce020SStephen M. Cameron static ssize_t host_show_firmware_revision(struct device *dev, 451d28ce020SStephen M. Cameron struct device_attribute *attr, char *buf) 452d28ce020SStephen M. Cameron { 453d28ce020SStephen M. Cameron struct ctlr_info *h; 454d28ce020SStephen M. Cameron struct Scsi_Host *shost = class_to_shost(dev); 455d28ce020SStephen M. Cameron unsigned char *fwrev; 456d28ce020SStephen M. Cameron 457d28ce020SStephen M. Cameron h = shost_to_hba(shost); 458d28ce020SStephen M. Cameron if (!h->hba_inquiry_data) 459d28ce020SStephen M. Cameron return 0; 460d28ce020SStephen M. Cameron fwrev = &h->hba_inquiry_data[32]; 461d28ce020SStephen M. Cameron return snprintf(buf, 20, "%c%c%c%c\n", 462d28ce020SStephen M. Cameron fwrev[0], fwrev[1], fwrev[2], fwrev[3]); 463d28ce020SStephen M. Cameron } 464d28ce020SStephen M. Cameron 46594a13649SStephen M. Cameron static ssize_t host_show_commands_outstanding(struct device *dev, 46694a13649SStephen M. Cameron struct device_attribute *attr, char *buf) 46794a13649SStephen M. Cameron { 46894a13649SStephen M. Cameron struct Scsi_Host *shost = class_to_shost(dev); 46994a13649SStephen M. Cameron struct ctlr_info *h = shost_to_hba(shost); 47094a13649SStephen M. Cameron 4710cbf768eSStephen M. Cameron return snprintf(buf, 20, "%d\n", 4720cbf768eSStephen M. Cameron atomic_read(&h->commands_outstanding)); 47394a13649SStephen M. Cameron } 47494a13649SStephen M. Cameron 475745a7a25SStephen M. Cameron static ssize_t host_show_transport_mode(struct device *dev, 476745a7a25SStephen M. Cameron struct device_attribute *attr, char *buf) 477745a7a25SStephen M. Cameron { 478745a7a25SStephen M. Cameron struct ctlr_info *h; 479745a7a25SStephen M. Cameron struct Scsi_Host *shost = class_to_shost(dev); 480745a7a25SStephen M. Cameron 481745a7a25SStephen M. Cameron h = shost_to_hba(shost); 482745a7a25SStephen M. Cameron return snprintf(buf, 20, "%s\n", 483960a30e7SStephen M. Cameron h->transMethod & CFGTBL_Trans_Performant ? 484745a7a25SStephen M. Cameron "performant" : "simple"); 485745a7a25SStephen M. Cameron } 486745a7a25SStephen M. Cameron 487da0697bdSScott Teel static ssize_t host_show_hp_ssd_smart_path_status(struct device *dev, 488da0697bdSScott Teel struct device_attribute *attr, char *buf) 489da0697bdSScott Teel { 490da0697bdSScott Teel struct ctlr_info *h; 491da0697bdSScott Teel struct Scsi_Host *shost = class_to_shost(dev); 492da0697bdSScott Teel 493da0697bdSScott Teel h = shost_to_hba(shost); 494da0697bdSScott Teel return snprintf(buf, 30, "HP SSD Smart Path %s\n", 495da0697bdSScott Teel (h->acciopath_status == 1) ? "enabled" : "disabled"); 496da0697bdSScott Teel } 497da0697bdSScott Teel 49846380786SStephen M. Cameron /* List of controllers which cannot be hard reset on kexec with reset_devices */ 499941b1cdaSStephen M. Cameron static u32 unresettable_controller[] = { 500941b1cdaSStephen M. Cameron 0x324a103C, /* Smart Array P712m */ 501941b1cdaSStephen M. Cameron 0x324b103C, /* Smart Array P711m */ 502941b1cdaSStephen M. Cameron 0x3223103C, /* Smart Array P800 */ 503941b1cdaSStephen M. Cameron 0x3234103C, /* Smart Array P400 */ 504941b1cdaSStephen M. Cameron 0x3235103C, /* Smart Array P400i */ 505941b1cdaSStephen M. Cameron 0x3211103C, /* Smart Array E200i */ 506941b1cdaSStephen M. Cameron 0x3212103C, /* Smart Array E200 */ 507941b1cdaSStephen M. Cameron 0x3213103C, /* Smart Array E200i */ 508941b1cdaSStephen M. Cameron 0x3214103C, /* Smart Array E200i */ 509941b1cdaSStephen M. Cameron 0x3215103C, /* Smart Array E200i */ 510941b1cdaSStephen M. Cameron 0x3237103C, /* Smart Array E500 */ 511941b1cdaSStephen M. Cameron 0x323D103C, /* Smart Array P700m */ 5127af0abbcSTomas Henzl 0x40800E11, /* Smart Array 5i */ 513941b1cdaSStephen M. Cameron 0x409C0E11, /* Smart Array 6400 */ 514941b1cdaSStephen M. Cameron 0x409D0E11, /* Smart Array 6400 EM */ 5155a4f934eSTomas Henzl 0x40700E11, /* Smart Array 5300 */ 5165a4f934eSTomas Henzl 0x40820E11, /* Smart Array 532 */ 5175a4f934eSTomas Henzl 0x40830E11, /* Smart Array 5312 */ 5185a4f934eSTomas Henzl 0x409A0E11, /* Smart Array 641 */ 5195a4f934eSTomas Henzl 0x409B0E11, /* Smart Array 642 */ 5205a4f934eSTomas Henzl 0x40910E11, /* Smart Array 6i */ 521941b1cdaSStephen M. Cameron }; 522941b1cdaSStephen M. Cameron 52346380786SStephen M. Cameron /* List of controllers which cannot even be soft reset */ 52446380786SStephen M. Cameron static u32 soft_unresettable_controller[] = { 5257af0abbcSTomas Henzl 0x40800E11, /* Smart Array 5i */ 5265a4f934eSTomas Henzl 0x40700E11, /* Smart Array 5300 */ 5275a4f934eSTomas Henzl 0x40820E11, /* Smart Array 532 */ 5285a4f934eSTomas Henzl 0x40830E11, /* Smart Array 5312 */ 5295a4f934eSTomas Henzl 0x409A0E11, /* Smart Array 641 */ 5305a4f934eSTomas Henzl 0x409B0E11, /* Smart Array 642 */ 5315a4f934eSTomas Henzl 0x40910E11, /* Smart Array 6i */ 53246380786SStephen M. Cameron /* Exclude 640x boards. These are two pci devices in one slot 53346380786SStephen M. Cameron * which share a battery backed cache module. One controls the 53446380786SStephen M. Cameron * cache, the other accesses the cache through the one that controls 53546380786SStephen M. Cameron * it. If we reset the one controlling the cache, the other will 53646380786SStephen M. Cameron * likely not be happy. Just forbid resetting this conjoined mess. 53746380786SStephen M. Cameron * The 640x isn't really supported by hpsa anyway. 53846380786SStephen M. Cameron */ 53946380786SStephen M. Cameron 0x409C0E11, /* Smart Array 6400 */ 54046380786SStephen M. Cameron 0x409D0E11, /* Smart Array 6400 EM */ 54146380786SStephen M. Cameron }; 54246380786SStephen M. Cameron 5439b5c48c2SStephen Cameron static u32 needs_abort_tags_swizzled[] = { 5449b5c48c2SStephen Cameron 0x323D103C, /* Smart Array P700m */ 5459b5c48c2SStephen Cameron 0x324a103C, /* Smart Array P712m */ 5469b5c48c2SStephen Cameron 0x324b103C, /* SmartArray P711m */ 5479b5c48c2SStephen Cameron }; 5489b5c48c2SStephen Cameron 5499b5c48c2SStephen Cameron static int board_id_in_array(u32 a[], int nelems, u32 board_id) 550941b1cdaSStephen M. Cameron { 551941b1cdaSStephen M. Cameron int i; 552941b1cdaSStephen M. Cameron 5539b5c48c2SStephen Cameron for (i = 0; i < nelems; i++) 5549b5c48c2SStephen Cameron if (a[i] == board_id) 555941b1cdaSStephen M. Cameron return 1; 5569b5c48c2SStephen Cameron return 0; 5579b5c48c2SStephen Cameron } 5589b5c48c2SStephen Cameron 5599b5c48c2SStephen Cameron static int ctlr_is_hard_resettable(u32 board_id) 5609b5c48c2SStephen Cameron { 5619b5c48c2SStephen Cameron return !board_id_in_array(unresettable_controller, 5629b5c48c2SStephen Cameron ARRAY_SIZE(unresettable_controller), board_id); 563941b1cdaSStephen M. Cameron } 564941b1cdaSStephen M. Cameron 56546380786SStephen M. Cameron static int ctlr_is_soft_resettable(u32 board_id) 56646380786SStephen M. Cameron { 5679b5c48c2SStephen Cameron return !board_id_in_array(soft_unresettable_controller, 5689b5c48c2SStephen Cameron ARRAY_SIZE(soft_unresettable_controller), board_id); 56946380786SStephen M. Cameron } 57046380786SStephen M. Cameron 57146380786SStephen M. Cameron static int ctlr_is_resettable(u32 board_id) 57246380786SStephen M. Cameron { 57346380786SStephen M. Cameron return ctlr_is_hard_resettable(board_id) || 57446380786SStephen M. Cameron ctlr_is_soft_resettable(board_id); 57546380786SStephen M. Cameron } 57646380786SStephen M. Cameron 5779b5c48c2SStephen Cameron static int ctlr_needs_abort_tags_swizzled(u32 board_id) 5789b5c48c2SStephen Cameron { 5799b5c48c2SStephen Cameron return board_id_in_array(needs_abort_tags_swizzled, 5809b5c48c2SStephen Cameron ARRAY_SIZE(needs_abort_tags_swizzled), board_id); 5819b5c48c2SStephen Cameron } 5829b5c48c2SStephen Cameron 583941b1cdaSStephen M. Cameron static ssize_t host_show_resettable(struct device *dev, 584941b1cdaSStephen M. Cameron struct device_attribute *attr, char *buf) 585941b1cdaSStephen M. Cameron { 586941b1cdaSStephen M. Cameron struct ctlr_info *h; 587941b1cdaSStephen M. Cameron struct Scsi_Host *shost = class_to_shost(dev); 588941b1cdaSStephen M. Cameron 589941b1cdaSStephen M. Cameron h = shost_to_hba(shost); 59046380786SStephen M. Cameron return snprintf(buf, 20, "%d\n", ctlr_is_resettable(h->board_id)); 591941b1cdaSStephen M. Cameron } 592941b1cdaSStephen M. Cameron 593edd16368SStephen M. Cameron static inline int is_logical_dev_addr_mode(unsigned char scsi3addr[]) 594edd16368SStephen M. Cameron { 595edd16368SStephen M. Cameron return (scsi3addr[3] & 0xC0) == 0x40; 596edd16368SStephen M. Cameron } 597edd16368SStephen M. Cameron 598f2ef0ce7SRobert Elliott static const char * const raid_label[] = { "0", "4", "1(+0)", "5", "5+1", "6", 599f2ef0ce7SRobert Elliott "1(+0)ADM", "UNKNOWN" 600edd16368SStephen M. Cameron }; 6016b80b18fSScott Teel #define HPSA_RAID_0 0 6026b80b18fSScott Teel #define HPSA_RAID_4 1 6036b80b18fSScott Teel #define HPSA_RAID_1 2 /* also used for RAID 10 */ 6046b80b18fSScott Teel #define HPSA_RAID_5 3 /* also used for RAID 50 */ 6056b80b18fSScott Teel #define HPSA_RAID_51 4 6066b80b18fSScott Teel #define HPSA_RAID_6 5 /* also used for RAID 60 */ 6076b80b18fSScott Teel #define HPSA_RAID_ADM 6 /* also used for RAID 1+0 ADM */ 608edd16368SStephen M. Cameron #define RAID_UNKNOWN (ARRAY_SIZE(raid_label) - 1) 609edd16368SStephen M. Cameron 610edd16368SStephen M. Cameron static ssize_t raid_level_show(struct device *dev, 611edd16368SStephen M. Cameron struct device_attribute *attr, char *buf) 612edd16368SStephen M. Cameron { 613edd16368SStephen M. Cameron ssize_t l = 0; 61482a72c0aSStephen M. Cameron unsigned char rlevel; 615edd16368SStephen M. Cameron struct ctlr_info *h; 616edd16368SStephen M. Cameron struct scsi_device *sdev; 617edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *hdev; 618edd16368SStephen M. Cameron unsigned long flags; 619edd16368SStephen M. Cameron 620edd16368SStephen M. Cameron sdev = to_scsi_device(dev); 621edd16368SStephen M. Cameron h = sdev_to_hba(sdev); 622edd16368SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 623edd16368SStephen M. Cameron hdev = sdev->hostdata; 624edd16368SStephen M. Cameron if (!hdev) { 625edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 626edd16368SStephen M. Cameron return -ENODEV; 627edd16368SStephen M. Cameron } 628edd16368SStephen M. Cameron 629edd16368SStephen M. Cameron /* Is this even a logical drive? */ 630edd16368SStephen M. Cameron if (!is_logical_dev_addr_mode(hdev->scsi3addr)) { 631edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 632edd16368SStephen M. Cameron l = snprintf(buf, PAGE_SIZE, "N/A\n"); 633edd16368SStephen M. Cameron return l; 634edd16368SStephen M. Cameron } 635edd16368SStephen M. Cameron 636edd16368SStephen M. Cameron rlevel = hdev->raid_level; 637edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 63882a72c0aSStephen M. Cameron if (rlevel > RAID_UNKNOWN) 639edd16368SStephen M. Cameron rlevel = RAID_UNKNOWN; 640edd16368SStephen M. Cameron l = snprintf(buf, PAGE_SIZE, "RAID %s\n", raid_label[rlevel]); 641edd16368SStephen M. Cameron return l; 642edd16368SStephen M. Cameron } 643edd16368SStephen M. Cameron 644edd16368SStephen M. Cameron static ssize_t lunid_show(struct device *dev, 645edd16368SStephen M. Cameron struct device_attribute *attr, char *buf) 646edd16368SStephen M. Cameron { 647edd16368SStephen M. Cameron struct ctlr_info *h; 648edd16368SStephen M. Cameron struct scsi_device *sdev; 649edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *hdev; 650edd16368SStephen M. Cameron unsigned long flags; 651edd16368SStephen M. Cameron unsigned char lunid[8]; 652edd16368SStephen M. Cameron 653edd16368SStephen M. Cameron sdev = to_scsi_device(dev); 654edd16368SStephen M. Cameron h = sdev_to_hba(sdev); 655edd16368SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 656edd16368SStephen M. Cameron hdev = sdev->hostdata; 657edd16368SStephen M. Cameron if (!hdev) { 658edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 659edd16368SStephen M. Cameron return -ENODEV; 660edd16368SStephen M. Cameron } 661edd16368SStephen M. Cameron memcpy(lunid, hdev->scsi3addr, sizeof(lunid)); 662edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 663edd16368SStephen M. Cameron return snprintf(buf, 20, "0x%02x%02x%02x%02x%02x%02x%02x%02x\n", 664edd16368SStephen M. Cameron lunid[0], lunid[1], lunid[2], lunid[3], 665edd16368SStephen M. Cameron lunid[4], lunid[5], lunid[6], lunid[7]); 666edd16368SStephen M. Cameron } 667edd16368SStephen M. Cameron 668edd16368SStephen M. Cameron static ssize_t unique_id_show(struct device *dev, 669edd16368SStephen M. Cameron struct device_attribute *attr, char *buf) 670edd16368SStephen M. Cameron { 671edd16368SStephen M. Cameron struct ctlr_info *h; 672edd16368SStephen M. Cameron struct scsi_device *sdev; 673edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *hdev; 674edd16368SStephen M. Cameron unsigned long flags; 675edd16368SStephen M. Cameron unsigned char sn[16]; 676edd16368SStephen M. Cameron 677edd16368SStephen M. Cameron sdev = to_scsi_device(dev); 678edd16368SStephen M. Cameron h = sdev_to_hba(sdev); 679edd16368SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 680edd16368SStephen M. Cameron hdev = sdev->hostdata; 681edd16368SStephen M. Cameron if (!hdev) { 682edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 683edd16368SStephen M. Cameron return -ENODEV; 684edd16368SStephen M. Cameron } 685edd16368SStephen M. Cameron memcpy(sn, hdev->device_id, sizeof(sn)); 686edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 687edd16368SStephen M. Cameron return snprintf(buf, 16 * 2 + 2, 688edd16368SStephen M. Cameron "%02X%02X%02X%02X%02X%02X%02X%02X" 689edd16368SStephen M. Cameron "%02X%02X%02X%02X%02X%02X%02X%02X\n", 690edd16368SStephen M. Cameron sn[0], sn[1], sn[2], sn[3], 691edd16368SStephen M. Cameron sn[4], sn[5], sn[6], sn[7], 692edd16368SStephen M. Cameron sn[8], sn[9], sn[10], sn[11], 693edd16368SStephen M. Cameron sn[12], sn[13], sn[14], sn[15]); 694edd16368SStephen M. Cameron } 695edd16368SStephen M. Cameron 696c1988684SScott Teel static ssize_t host_show_hp_ssd_smart_path_enabled(struct device *dev, 697c1988684SScott Teel struct device_attribute *attr, char *buf) 698c1988684SScott Teel { 699c1988684SScott Teel struct ctlr_info *h; 700c1988684SScott Teel struct scsi_device *sdev; 701c1988684SScott Teel struct hpsa_scsi_dev_t *hdev; 702c1988684SScott Teel unsigned long flags; 703c1988684SScott Teel int offload_enabled; 704c1988684SScott Teel 705c1988684SScott Teel sdev = to_scsi_device(dev); 706c1988684SScott Teel h = sdev_to_hba(sdev); 707c1988684SScott Teel spin_lock_irqsave(&h->lock, flags); 708c1988684SScott Teel hdev = sdev->hostdata; 709c1988684SScott Teel if (!hdev) { 710c1988684SScott Teel spin_unlock_irqrestore(&h->lock, flags); 711c1988684SScott Teel return -ENODEV; 712c1988684SScott Teel } 713c1988684SScott Teel offload_enabled = hdev->offload_enabled; 714c1988684SScott Teel spin_unlock_irqrestore(&h->lock, flags); 715c1988684SScott Teel return snprintf(buf, 20, "%d\n", offload_enabled); 716c1988684SScott Teel } 717c1988684SScott Teel 7183f5eac3aSStephen M. Cameron static DEVICE_ATTR(raid_level, S_IRUGO, raid_level_show, NULL); 7193f5eac3aSStephen M. Cameron static DEVICE_ATTR(lunid, S_IRUGO, lunid_show, NULL); 7203f5eac3aSStephen M. Cameron static DEVICE_ATTR(unique_id, S_IRUGO, unique_id_show, NULL); 7213f5eac3aSStephen M. Cameron static DEVICE_ATTR(rescan, S_IWUSR, NULL, host_store_rescan); 722c1988684SScott Teel static DEVICE_ATTR(hp_ssd_smart_path_enabled, S_IRUGO, 723c1988684SScott Teel host_show_hp_ssd_smart_path_enabled, NULL); 724da0697bdSScott Teel static DEVICE_ATTR(hp_ssd_smart_path_status, S_IWUSR|S_IRUGO|S_IROTH, 725da0697bdSScott Teel host_show_hp_ssd_smart_path_status, 726da0697bdSScott Teel host_store_hp_ssd_smart_path_status); 7272ba8bfc8SStephen M. Cameron static DEVICE_ATTR(raid_offload_debug, S_IWUSR, NULL, 7282ba8bfc8SStephen M. Cameron host_store_raid_offload_debug); 7293f5eac3aSStephen M. Cameron static DEVICE_ATTR(firmware_revision, S_IRUGO, 7303f5eac3aSStephen M. Cameron host_show_firmware_revision, NULL); 7313f5eac3aSStephen M. Cameron static DEVICE_ATTR(commands_outstanding, S_IRUGO, 7323f5eac3aSStephen M. Cameron host_show_commands_outstanding, NULL); 7333f5eac3aSStephen M. Cameron static DEVICE_ATTR(transport_mode, S_IRUGO, 7343f5eac3aSStephen M. Cameron host_show_transport_mode, NULL); 735941b1cdaSStephen M. Cameron static DEVICE_ATTR(resettable, S_IRUGO, 736941b1cdaSStephen M. Cameron host_show_resettable, NULL); 737e985c58fSStephen Cameron static DEVICE_ATTR(lockup_detected, S_IRUGO, 738e985c58fSStephen Cameron host_show_lockup_detected, NULL); 7393f5eac3aSStephen M. Cameron 7403f5eac3aSStephen M. Cameron static struct device_attribute *hpsa_sdev_attrs[] = { 7413f5eac3aSStephen M. Cameron &dev_attr_raid_level, 7423f5eac3aSStephen M. Cameron &dev_attr_lunid, 7433f5eac3aSStephen M. Cameron &dev_attr_unique_id, 744c1988684SScott Teel &dev_attr_hp_ssd_smart_path_enabled, 745e985c58fSStephen Cameron &dev_attr_lockup_detected, 7463f5eac3aSStephen M. Cameron NULL, 7473f5eac3aSStephen M. Cameron }; 7483f5eac3aSStephen M. Cameron 7493f5eac3aSStephen M. Cameron static struct device_attribute *hpsa_shost_attrs[] = { 7503f5eac3aSStephen M. Cameron &dev_attr_rescan, 7513f5eac3aSStephen M. Cameron &dev_attr_firmware_revision, 7523f5eac3aSStephen M. Cameron &dev_attr_commands_outstanding, 7533f5eac3aSStephen M. Cameron &dev_attr_transport_mode, 754941b1cdaSStephen M. Cameron &dev_attr_resettable, 755da0697bdSScott Teel &dev_attr_hp_ssd_smart_path_status, 7562ba8bfc8SStephen M. Cameron &dev_attr_raid_offload_debug, 7573f5eac3aSStephen M. Cameron NULL, 7583f5eac3aSStephen M. Cameron }; 7593f5eac3aSStephen M. Cameron 76041ce4c35SStephen Cameron #define HPSA_NRESERVED_CMDS (HPSA_CMDS_RESERVED_FOR_ABORTS + \ 76141ce4c35SStephen Cameron HPSA_CMDS_RESERVED_FOR_DRIVER + HPSA_MAX_CONCURRENT_PASSTHRUS) 76241ce4c35SStephen Cameron 7633f5eac3aSStephen M. Cameron static struct scsi_host_template hpsa_driver_template = { 7643f5eac3aSStephen M. Cameron .module = THIS_MODULE, 765f79cfec6SStephen M. Cameron .name = HPSA, 766f79cfec6SStephen M. Cameron .proc_name = HPSA, 7673f5eac3aSStephen M. Cameron .queuecommand = hpsa_scsi_queue_command, 7683f5eac3aSStephen M. Cameron .scan_start = hpsa_scan_start, 7693f5eac3aSStephen M. Cameron .scan_finished = hpsa_scan_finished, 7707c0a0229SDon Brace .change_queue_depth = hpsa_change_queue_depth, 7713f5eac3aSStephen M. Cameron .this_id = -1, 7723f5eac3aSStephen M. Cameron .use_clustering = ENABLE_CLUSTERING, 77375167d2cSStephen M. Cameron .eh_abort_handler = hpsa_eh_abort_handler, 7743f5eac3aSStephen M. Cameron .eh_device_reset_handler = hpsa_eh_device_reset_handler, 7753f5eac3aSStephen M. Cameron .ioctl = hpsa_ioctl, 7763f5eac3aSStephen M. Cameron .slave_alloc = hpsa_slave_alloc, 77741ce4c35SStephen Cameron .slave_configure = hpsa_slave_configure, 7783f5eac3aSStephen M. Cameron .slave_destroy = hpsa_slave_destroy, 7793f5eac3aSStephen M. Cameron #ifdef CONFIG_COMPAT 7803f5eac3aSStephen M. Cameron .compat_ioctl = hpsa_compat_ioctl, 7813f5eac3aSStephen M. Cameron #endif 7823f5eac3aSStephen M. Cameron .sdev_attrs = hpsa_sdev_attrs, 7833f5eac3aSStephen M. Cameron .shost_attrs = hpsa_shost_attrs, 784c0d6a4d1SStephen M. Cameron .max_sectors = 8192, 78554b2b50cSMartin K. Petersen .no_write_same = 1, 7863f5eac3aSStephen M. Cameron }; 7873f5eac3aSStephen M. Cameron 788254f796bSMatt Gates static inline u32 next_command(struct ctlr_info *h, u8 q) 7893f5eac3aSStephen M. Cameron { 7903f5eac3aSStephen M. Cameron u32 a; 791072b0518SStephen M. Cameron struct reply_queue_buffer *rq = &h->reply_queue[q]; 7923f5eac3aSStephen M. Cameron 793e1f7de0cSMatt Gates if (h->transMethod & CFGTBL_Trans_io_accel1) 794e1f7de0cSMatt Gates return h->access.command_completed(h, q); 795e1f7de0cSMatt Gates 7963f5eac3aSStephen M. Cameron if (unlikely(!(h->transMethod & CFGTBL_Trans_Performant))) 797254f796bSMatt Gates return h->access.command_completed(h, q); 7983f5eac3aSStephen M. Cameron 799254f796bSMatt Gates if ((rq->head[rq->current_entry] & 1) == rq->wraparound) { 800254f796bSMatt Gates a = rq->head[rq->current_entry]; 801254f796bSMatt Gates rq->current_entry++; 8020cbf768eSStephen M. Cameron atomic_dec(&h->commands_outstanding); 8033f5eac3aSStephen M. Cameron } else { 8043f5eac3aSStephen M. Cameron a = FIFO_EMPTY; 8053f5eac3aSStephen M. Cameron } 8063f5eac3aSStephen M. Cameron /* Check for wraparound */ 807254f796bSMatt Gates if (rq->current_entry == h->max_commands) { 808254f796bSMatt Gates rq->current_entry = 0; 809254f796bSMatt Gates rq->wraparound ^= 1; 8103f5eac3aSStephen M. Cameron } 8113f5eac3aSStephen M. Cameron return a; 8123f5eac3aSStephen M. Cameron } 8133f5eac3aSStephen M. Cameron 814c349775eSScott Teel /* 815c349775eSScott Teel * There are some special bits in the bus address of the 816c349775eSScott Teel * command that we have to set for the controller to know 817c349775eSScott Teel * how to process the command: 818c349775eSScott Teel * 819c349775eSScott Teel * Normal performant mode: 820c349775eSScott Teel * bit 0: 1 means performant mode, 0 means simple mode. 821c349775eSScott Teel * bits 1-3 = block fetch table entry 822c349775eSScott Teel * bits 4-6 = command type (== 0) 823c349775eSScott Teel * 824c349775eSScott Teel * ioaccel1 mode: 825c349775eSScott Teel * bit 0 = "performant mode" bit. 826c349775eSScott Teel * bits 1-3 = block fetch table entry 827c349775eSScott Teel * bits 4-6 = command type (== 110) 828c349775eSScott Teel * (command type is needed because ioaccel1 mode 829c349775eSScott Teel * commands are submitted through the same register as normal 830c349775eSScott Teel * mode commands, so this is how the controller knows whether 831c349775eSScott Teel * the command is normal mode or ioaccel1 mode.) 832c349775eSScott Teel * 833c349775eSScott Teel * ioaccel2 mode: 834c349775eSScott Teel * bit 0 = "performant mode" bit. 835c349775eSScott Teel * bits 1-4 = block fetch table entry (note extra bit) 836c349775eSScott Teel * bits 4-6 = not needed, because ioaccel2 mode has 837c349775eSScott Teel * a separate special register for submitting commands. 838c349775eSScott Teel */ 839c349775eSScott Teel 84025163bd5SWebb Scales /* 84125163bd5SWebb Scales * set_performant_mode: Modify the tag for cciss performant 8423f5eac3aSStephen M. Cameron * set bit 0 for pull model, bits 3-1 for block fetch 8433f5eac3aSStephen M. Cameron * register number 8443f5eac3aSStephen M. Cameron */ 84525163bd5SWebb Scales #define DEFAULT_REPLY_QUEUE (-1) 84625163bd5SWebb Scales static void set_performant_mode(struct ctlr_info *h, struct CommandList *c, 84725163bd5SWebb Scales int reply_queue) 8483f5eac3aSStephen M. Cameron { 849254f796bSMatt Gates if (likely(h->transMethod & CFGTBL_Trans_Performant)) { 8503f5eac3aSStephen M. Cameron c->busaddr |= 1 | (h->blockFetchTable[c->Header.SGList] << 1); 85125163bd5SWebb Scales if (unlikely(!h->msix_vector)) 85225163bd5SWebb Scales return; 85325163bd5SWebb Scales if (likely(reply_queue == DEFAULT_REPLY_QUEUE)) 854254f796bSMatt Gates c->Header.ReplyQueue = 855804a5cb5SJohn Kacur raw_smp_processor_id() % h->nreply_queues; 85625163bd5SWebb Scales else 85725163bd5SWebb Scales c->Header.ReplyQueue = reply_queue % h->nreply_queues; 858254f796bSMatt Gates } 8593f5eac3aSStephen M. Cameron } 8603f5eac3aSStephen M. Cameron 861c349775eSScott Teel static void set_ioaccel1_performant_mode(struct ctlr_info *h, 86225163bd5SWebb Scales struct CommandList *c, 86325163bd5SWebb Scales int reply_queue) 864c349775eSScott Teel { 865c349775eSScott Teel struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[c->cmdindex]; 866c349775eSScott Teel 86725163bd5SWebb Scales /* 86825163bd5SWebb Scales * Tell the controller to post the reply to the queue for this 869c349775eSScott Teel * processor. This seems to give the best I/O throughput. 870c349775eSScott Teel */ 87125163bd5SWebb Scales if (likely(reply_queue == DEFAULT_REPLY_QUEUE)) 872c349775eSScott Teel cp->ReplyQueue = smp_processor_id() % h->nreply_queues; 87325163bd5SWebb Scales else 87425163bd5SWebb Scales cp->ReplyQueue = reply_queue % h->nreply_queues; 87525163bd5SWebb Scales /* 87625163bd5SWebb Scales * Set the bits in the address sent down to include: 877c349775eSScott Teel * - performant mode bit (bit 0) 878c349775eSScott Teel * - pull count (bits 1-3) 879c349775eSScott Teel * - command type (bits 4-6) 880c349775eSScott Teel */ 881c349775eSScott Teel c->busaddr |= 1 | (h->ioaccel1_blockFetchTable[c->Header.SGList] << 1) | 882c349775eSScott Teel IOACCEL1_BUSADDR_CMDTYPE; 883c349775eSScott Teel } 884c349775eSScott Teel 8858be986ccSStephen Cameron static void set_ioaccel2_tmf_performant_mode(struct ctlr_info *h, 8868be986ccSStephen Cameron struct CommandList *c, 8878be986ccSStephen Cameron int reply_queue) 8888be986ccSStephen Cameron { 8898be986ccSStephen Cameron struct hpsa_tmf_struct *cp = (struct hpsa_tmf_struct *) 8908be986ccSStephen Cameron &h->ioaccel2_cmd_pool[c->cmdindex]; 8918be986ccSStephen Cameron 8928be986ccSStephen Cameron /* Tell the controller to post the reply to the queue for this 8938be986ccSStephen Cameron * processor. This seems to give the best I/O throughput. 8948be986ccSStephen Cameron */ 8958be986ccSStephen Cameron if (likely(reply_queue == DEFAULT_REPLY_QUEUE)) 8968be986ccSStephen Cameron cp->reply_queue = smp_processor_id() % h->nreply_queues; 8978be986ccSStephen Cameron else 8988be986ccSStephen Cameron cp->reply_queue = reply_queue % h->nreply_queues; 8998be986ccSStephen Cameron /* Set the bits in the address sent down to include: 9008be986ccSStephen Cameron * - performant mode bit not used in ioaccel mode 2 9018be986ccSStephen Cameron * - pull count (bits 0-3) 9028be986ccSStephen Cameron * - command type isn't needed for ioaccel2 9038be986ccSStephen Cameron */ 9048be986ccSStephen Cameron c->busaddr |= h->ioaccel2_blockFetchTable[0]; 9058be986ccSStephen Cameron } 9068be986ccSStephen Cameron 907c349775eSScott Teel static void set_ioaccel2_performant_mode(struct ctlr_info *h, 90825163bd5SWebb Scales struct CommandList *c, 90925163bd5SWebb Scales int reply_queue) 910c349775eSScott Teel { 911c349775eSScott Teel struct io_accel2_cmd *cp = &h->ioaccel2_cmd_pool[c->cmdindex]; 912c349775eSScott Teel 91325163bd5SWebb Scales /* 91425163bd5SWebb Scales * Tell the controller to post the reply to the queue for this 915c349775eSScott Teel * processor. This seems to give the best I/O throughput. 916c349775eSScott Teel */ 91725163bd5SWebb Scales if (likely(reply_queue == DEFAULT_REPLY_QUEUE)) 918c349775eSScott Teel cp->reply_queue = smp_processor_id() % h->nreply_queues; 91925163bd5SWebb Scales else 92025163bd5SWebb Scales cp->reply_queue = reply_queue % h->nreply_queues; 92125163bd5SWebb Scales /* 92225163bd5SWebb Scales * Set the bits in the address sent down to include: 923c349775eSScott Teel * - performant mode bit not used in ioaccel mode 2 924c349775eSScott Teel * - pull count (bits 0-3) 925c349775eSScott Teel * - command type isn't needed for ioaccel2 926c349775eSScott Teel */ 927c349775eSScott Teel c->busaddr |= (h->ioaccel2_blockFetchTable[cp->sg_count]); 928c349775eSScott Teel } 929c349775eSScott Teel 930e85c5974SStephen M. Cameron static int is_firmware_flash_cmd(u8 *cdb) 931e85c5974SStephen M. Cameron { 932e85c5974SStephen M. Cameron return cdb[0] == BMIC_WRITE && cdb[6] == BMIC_FLASH_FIRMWARE; 933e85c5974SStephen M. Cameron } 934e85c5974SStephen M. Cameron 935e85c5974SStephen M. Cameron /* 936e85c5974SStephen M. Cameron * During firmware flash, the heartbeat register may not update as frequently 937e85c5974SStephen M. Cameron * as it should. So we dial down lockup detection during firmware flash. and 938e85c5974SStephen M. Cameron * dial it back up when firmware flash completes. 939e85c5974SStephen M. Cameron */ 940e85c5974SStephen M. Cameron #define HEARTBEAT_SAMPLE_INTERVAL_DURING_FLASH (240 * HZ) 941e85c5974SStephen M. Cameron #define HEARTBEAT_SAMPLE_INTERVAL (30 * HZ) 942e85c5974SStephen M. Cameron static void dial_down_lockup_detection_during_fw_flash(struct ctlr_info *h, 943e85c5974SStephen M. Cameron struct CommandList *c) 944e85c5974SStephen M. Cameron { 945e85c5974SStephen M. Cameron if (!is_firmware_flash_cmd(c->Request.CDB)) 946e85c5974SStephen M. Cameron return; 947e85c5974SStephen M. Cameron atomic_inc(&h->firmware_flash_in_progress); 948e85c5974SStephen M. Cameron h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL_DURING_FLASH; 949e85c5974SStephen M. Cameron } 950e85c5974SStephen M. Cameron 951e85c5974SStephen M. Cameron static void dial_up_lockup_detection_on_fw_flash_complete(struct ctlr_info *h, 952e85c5974SStephen M. Cameron struct CommandList *c) 953e85c5974SStephen M. Cameron { 954e85c5974SStephen M. Cameron if (is_firmware_flash_cmd(c->Request.CDB) && 955e85c5974SStephen M. Cameron atomic_dec_and_test(&h->firmware_flash_in_progress)) 956e85c5974SStephen M. Cameron h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL; 957e85c5974SStephen M. Cameron } 958e85c5974SStephen M. Cameron 95925163bd5SWebb Scales static void __enqueue_cmd_and_start_io(struct ctlr_info *h, 96025163bd5SWebb Scales struct CommandList *c, int reply_queue) 9613f5eac3aSStephen M. Cameron { 962c05e8866SStephen Cameron dial_down_lockup_detection_during_fw_flash(h, c); 963c05e8866SStephen Cameron atomic_inc(&h->commands_outstanding); 964c349775eSScott Teel switch (c->cmd_type) { 965c349775eSScott Teel case CMD_IOACCEL1: 96625163bd5SWebb Scales set_ioaccel1_performant_mode(h, c, reply_queue); 967c05e8866SStephen Cameron writel(c->busaddr, h->vaddr + SA5_REQUEST_PORT_OFFSET); 968c349775eSScott Teel break; 969c349775eSScott Teel case CMD_IOACCEL2: 97025163bd5SWebb Scales set_ioaccel2_performant_mode(h, c, reply_queue); 971c05e8866SStephen Cameron writel(c->busaddr, h->vaddr + IOACCEL2_INBOUND_POSTQ_32); 972c349775eSScott Teel break; 9738be986ccSStephen Cameron case IOACCEL2_TMF: 9748be986ccSStephen Cameron set_ioaccel2_tmf_performant_mode(h, c, reply_queue); 9758be986ccSStephen Cameron writel(c->busaddr, h->vaddr + IOACCEL2_INBOUND_POSTQ_32); 9768be986ccSStephen Cameron break; 977c349775eSScott Teel default: 97825163bd5SWebb Scales set_performant_mode(h, c, reply_queue); 979f2405db8SDon Brace h->access.submit_command(h, c); 9803f5eac3aSStephen M. Cameron } 981c05e8866SStephen Cameron } 9823f5eac3aSStephen M. Cameron 983a58e7e53SWebb Scales static void enqueue_cmd_and_start_io(struct ctlr_info *h, struct CommandList *c) 98425163bd5SWebb Scales { 985*d604f533SWebb Scales if (unlikely(hpsa_is_pending_event(c))) 986a58e7e53SWebb Scales return finish_cmd(c); 987a58e7e53SWebb Scales 98825163bd5SWebb Scales __enqueue_cmd_and_start_io(h, c, DEFAULT_REPLY_QUEUE); 98925163bd5SWebb Scales } 99025163bd5SWebb Scales 9913f5eac3aSStephen M. Cameron static inline int is_hba_lunid(unsigned char scsi3addr[]) 9923f5eac3aSStephen M. Cameron { 9933f5eac3aSStephen M. Cameron return memcmp(scsi3addr, RAID_CTLR_LUNID, 8) == 0; 9943f5eac3aSStephen M. Cameron } 9953f5eac3aSStephen M. Cameron 9963f5eac3aSStephen M. Cameron static inline int is_scsi_rev_5(struct ctlr_info *h) 9973f5eac3aSStephen M. Cameron { 9983f5eac3aSStephen M. Cameron if (!h->hba_inquiry_data) 9993f5eac3aSStephen M. Cameron return 0; 10003f5eac3aSStephen M. Cameron if ((h->hba_inquiry_data[2] & 0x07) == 5) 10013f5eac3aSStephen M. Cameron return 1; 10023f5eac3aSStephen M. Cameron return 0; 10033f5eac3aSStephen M. Cameron } 10043f5eac3aSStephen M. Cameron 1005edd16368SStephen M. Cameron static int hpsa_find_target_lun(struct ctlr_info *h, 1006edd16368SStephen M. Cameron unsigned char scsi3addr[], int bus, int *target, int *lun) 1007edd16368SStephen M. Cameron { 1008edd16368SStephen M. Cameron /* finds an unused bus, target, lun for a new physical device 1009edd16368SStephen M. Cameron * assumes h->devlock is held 1010edd16368SStephen M. Cameron */ 1011edd16368SStephen M. Cameron int i, found = 0; 1012cfe5badcSScott Teel DECLARE_BITMAP(lun_taken, HPSA_MAX_DEVICES); 1013edd16368SStephen M. Cameron 1014263d9401SAkinobu Mita bitmap_zero(lun_taken, HPSA_MAX_DEVICES); 1015edd16368SStephen M. Cameron 1016edd16368SStephen M. Cameron for (i = 0; i < h->ndevices; i++) { 1017edd16368SStephen M. Cameron if (h->dev[i]->bus == bus && h->dev[i]->target != -1) 1018263d9401SAkinobu Mita __set_bit(h->dev[i]->target, lun_taken); 1019edd16368SStephen M. Cameron } 1020edd16368SStephen M. Cameron 1021263d9401SAkinobu Mita i = find_first_zero_bit(lun_taken, HPSA_MAX_DEVICES); 1022263d9401SAkinobu Mita if (i < HPSA_MAX_DEVICES) { 1023edd16368SStephen M. Cameron /* *bus = 1; */ 1024edd16368SStephen M. Cameron *target = i; 1025edd16368SStephen M. Cameron *lun = 0; 1026edd16368SStephen M. Cameron found = 1; 1027edd16368SStephen M. Cameron } 1028edd16368SStephen M. Cameron return !found; 1029edd16368SStephen M. Cameron } 1030edd16368SStephen M. Cameron 10310d96ef5fSWebb Scales static inline void hpsa_show_dev_msg(const char *level, struct ctlr_info *h, 10320d96ef5fSWebb Scales struct hpsa_scsi_dev_t *dev, char *description) 10330d96ef5fSWebb Scales { 10340d96ef5fSWebb Scales dev_printk(level, &h->pdev->dev, 10350d96ef5fSWebb Scales "scsi %d:%d:%d:%d: %s %s %.8s %.16s RAID-%s SSDSmartPathCap%c En%c Exp=%d\n", 10360d96ef5fSWebb Scales h->scsi_host->host_no, dev->bus, dev->target, dev->lun, 10370d96ef5fSWebb Scales description, 10380d96ef5fSWebb Scales scsi_device_type(dev->devtype), 10390d96ef5fSWebb Scales dev->vendor, 10400d96ef5fSWebb Scales dev->model, 10410d96ef5fSWebb Scales dev->raid_level > RAID_UNKNOWN ? 10420d96ef5fSWebb Scales "RAID-?" : raid_label[dev->raid_level], 10430d96ef5fSWebb Scales dev->offload_config ? '+' : '-', 10440d96ef5fSWebb Scales dev->offload_enabled ? '+' : '-', 10450d96ef5fSWebb Scales dev->expose_state); 10460d96ef5fSWebb Scales } 10470d96ef5fSWebb Scales 1048edd16368SStephen M. Cameron /* Add an entry into h->dev[] array. */ 1049edd16368SStephen M. Cameron static int hpsa_scsi_add_entry(struct ctlr_info *h, int hostno, 1050edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *device, 1051edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *added[], int *nadded) 1052edd16368SStephen M. Cameron { 1053edd16368SStephen M. Cameron /* assumes h->devlock is held */ 1054edd16368SStephen M. Cameron int n = h->ndevices; 1055edd16368SStephen M. Cameron int i; 1056edd16368SStephen M. Cameron unsigned char addr1[8], addr2[8]; 1057edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *sd; 1058edd16368SStephen M. Cameron 1059cfe5badcSScott Teel if (n >= HPSA_MAX_DEVICES) { 1060edd16368SStephen M. Cameron dev_err(&h->pdev->dev, "too many devices, some will be " 1061edd16368SStephen M. Cameron "inaccessible.\n"); 1062edd16368SStephen M. Cameron return -1; 1063edd16368SStephen M. Cameron } 1064edd16368SStephen M. Cameron 1065edd16368SStephen M. Cameron /* physical devices do not have lun or target assigned until now. */ 1066edd16368SStephen M. Cameron if (device->lun != -1) 1067edd16368SStephen M. Cameron /* Logical device, lun is already assigned. */ 1068edd16368SStephen M. Cameron goto lun_assigned; 1069edd16368SStephen M. Cameron 1070edd16368SStephen M. Cameron /* If this device a non-zero lun of a multi-lun device 1071edd16368SStephen M. Cameron * byte 4 of the 8-byte LUN addr will contain the logical 10722b08b3e9SDon Brace * unit no, zero otherwise. 1073edd16368SStephen M. Cameron */ 1074edd16368SStephen M. Cameron if (device->scsi3addr[4] == 0) { 1075edd16368SStephen M. Cameron /* This is not a non-zero lun of a multi-lun device */ 1076edd16368SStephen M. Cameron if (hpsa_find_target_lun(h, device->scsi3addr, 1077edd16368SStephen M. Cameron device->bus, &device->target, &device->lun) != 0) 1078edd16368SStephen M. Cameron return -1; 1079edd16368SStephen M. Cameron goto lun_assigned; 1080edd16368SStephen M. Cameron } 1081edd16368SStephen M. Cameron 1082edd16368SStephen M. Cameron /* This is a non-zero lun of a multi-lun device. 1083edd16368SStephen M. Cameron * Search through our list and find the device which 1084edd16368SStephen M. Cameron * has the same 8 byte LUN address, excepting byte 4. 1085edd16368SStephen M. Cameron * Assign the same bus and target for this new LUN. 1086edd16368SStephen M. Cameron * Use the logical unit number from the firmware. 1087edd16368SStephen M. Cameron */ 1088edd16368SStephen M. Cameron memcpy(addr1, device->scsi3addr, 8); 1089edd16368SStephen M. Cameron addr1[4] = 0; 1090edd16368SStephen M. Cameron for (i = 0; i < n; i++) { 1091edd16368SStephen M. Cameron sd = h->dev[i]; 1092edd16368SStephen M. Cameron memcpy(addr2, sd->scsi3addr, 8); 1093edd16368SStephen M. Cameron addr2[4] = 0; 1094edd16368SStephen M. Cameron /* differ only in byte 4? */ 1095edd16368SStephen M. Cameron if (memcmp(addr1, addr2, 8) == 0) { 1096edd16368SStephen M. Cameron device->bus = sd->bus; 1097edd16368SStephen M. Cameron device->target = sd->target; 1098edd16368SStephen M. Cameron device->lun = device->scsi3addr[4]; 1099edd16368SStephen M. Cameron break; 1100edd16368SStephen M. Cameron } 1101edd16368SStephen M. Cameron } 1102edd16368SStephen M. Cameron if (device->lun == -1) { 1103edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "physical device with no LUN=0," 1104edd16368SStephen M. Cameron " suspect firmware bug or unsupported hardware " 1105edd16368SStephen M. Cameron "configuration.\n"); 1106edd16368SStephen M. Cameron return -1; 1107edd16368SStephen M. Cameron } 1108edd16368SStephen M. Cameron 1109edd16368SStephen M. Cameron lun_assigned: 1110edd16368SStephen M. Cameron 1111edd16368SStephen M. Cameron h->dev[n] = device; 1112edd16368SStephen M. Cameron h->ndevices++; 1113edd16368SStephen M. Cameron added[*nadded] = device; 1114edd16368SStephen M. Cameron (*nadded)++; 11150d96ef5fSWebb Scales hpsa_show_dev_msg(KERN_INFO, h, device, 11160d96ef5fSWebb Scales device->expose_state & HPSA_SCSI_ADD ? "added" : "masked"); 1117a473d86cSRobert Elliott device->offload_to_be_enabled = device->offload_enabled; 1118a473d86cSRobert Elliott device->offload_enabled = 0; 1119edd16368SStephen M. Cameron return 0; 1120edd16368SStephen M. Cameron } 1121edd16368SStephen M. Cameron 1122bd9244f7SScott Teel /* Update an entry in h->dev[] array. */ 1123bd9244f7SScott Teel static void hpsa_scsi_update_entry(struct ctlr_info *h, int hostno, 1124bd9244f7SScott Teel int entry, struct hpsa_scsi_dev_t *new_entry) 1125bd9244f7SScott Teel { 1126a473d86cSRobert Elliott int offload_enabled; 1127bd9244f7SScott Teel /* assumes h->devlock is held */ 1128bd9244f7SScott Teel BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES); 1129bd9244f7SScott Teel 1130bd9244f7SScott Teel /* Raid level changed. */ 1131bd9244f7SScott Teel h->dev[entry]->raid_level = new_entry->raid_level; 1132250fb125SStephen M. Cameron 113303383736SDon Brace /* Raid offload parameters changed. Careful about the ordering. */ 113403383736SDon Brace if (new_entry->offload_config && new_entry->offload_enabled) { 113503383736SDon Brace /* 113603383736SDon Brace * if drive is newly offload_enabled, we want to copy the 113703383736SDon Brace * raid map data first. If previously offload_enabled and 113803383736SDon Brace * offload_config were set, raid map data had better be 113903383736SDon Brace * the same as it was before. if raid map data is changed 114003383736SDon Brace * then it had better be the case that 114103383736SDon Brace * h->dev[entry]->offload_enabled is currently 0. 114203383736SDon Brace */ 11439fb0de2dSStephen M. Cameron h->dev[entry]->raid_map = new_entry->raid_map; 114403383736SDon Brace h->dev[entry]->ioaccel_handle = new_entry->ioaccel_handle; 114503383736SDon Brace } 1146a3144e0bSJoe Handzik if (new_entry->hba_ioaccel_enabled) { 1147a3144e0bSJoe Handzik h->dev[entry]->ioaccel_handle = new_entry->ioaccel_handle; 1148a3144e0bSJoe Handzik wmb(); /* set ioaccel_handle *before* hba_ioaccel_enabled */ 1149a3144e0bSJoe Handzik } 1150a3144e0bSJoe Handzik h->dev[entry]->hba_ioaccel_enabled = new_entry->hba_ioaccel_enabled; 115103383736SDon Brace h->dev[entry]->offload_config = new_entry->offload_config; 115203383736SDon Brace h->dev[entry]->offload_to_mirror = new_entry->offload_to_mirror; 115303383736SDon Brace h->dev[entry]->queue_depth = new_entry->queue_depth; 1154250fb125SStephen M. Cameron 115541ce4c35SStephen Cameron /* 115641ce4c35SStephen Cameron * We can turn off ioaccel offload now, but need to delay turning 115741ce4c35SStephen Cameron * it on until we can update h->dev[entry]->phys_disk[], but we 115841ce4c35SStephen Cameron * can't do that until all the devices are updated. 115941ce4c35SStephen Cameron */ 116041ce4c35SStephen Cameron h->dev[entry]->offload_to_be_enabled = new_entry->offload_enabled; 116141ce4c35SStephen Cameron if (!new_entry->offload_enabled) 116241ce4c35SStephen Cameron h->dev[entry]->offload_enabled = 0; 116341ce4c35SStephen Cameron 1164a473d86cSRobert Elliott offload_enabled = h->dev[entry]->offload_enabled; 1165a473d86cSRobert Elliott h->dev[entry]->offload_enabled = h->dev[entry]->offload_to_be_enabled; 11660d96ef5fSWebb Scales hpsa_show_dev_msg(KERN_INFO, h, h->dev[entry], "updated"); 1167a473d86cSRobert Elliott h->dev[entry]->offload_enabled = offload_enabled; 1168bd9244f7SScott Teel } 1169bd9244f7SScott Teel 11702a8ccf31SStephen M. Cameron /* Replace an entry from h->dev[] array. */ 11712a8ccf31SStephen M. Cameron static void hpsa_scsi_replace_entry(struct ctlr_info *h, int hostno, 11722a8ccf31SStephen M. Cameron int entry, struct hpsa_scsi_dev_t *new_entry, 11732a8ccf31SStephen M. Cameron struct hpsa_scsi_dev_t *added[], int *nadded, 11742a8ccf31SStephen M. Cameron struct hpsa_scsi_dev_t *removed[], int *nremoved) 11752a8ccf31SStephen M. Cameron { 11762a8ccf31SStephen M. Cameron /* assumes h->devlock is held */ 1177cfe5badcSScott Teel BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES); 11782a8ccf31SStephen M. Cameron removed[*nremoved] = h->dev[entry]; 11792a8ccf31SStephen M. Cameron (*nremoved)++; 118001350d05SStephen M. Cameron 118101350d05SStephen M. Cameron /* 118201350d05SStephen M. Cameron * New physical devices won't have target/lun assigned yet 118301350d05SStephen M. Cameron * so we need to preserve the values in the slot we are replacing. 118401350d05SStephen M. Cameron */ 118501350d05SStephen M. Cameron if (new_entry->target == -1) { 118601350d05SStephen M. Cameron new_entry->target = h->dev[entry]->target; 118701350d05SStephen M. Cameron new_entry->lun = h->dev[entry]->lun; 118801350d05SStephen M. Cameron } 118901350d05SStephen M. Cameron 11902a8ccf31SStephen M. Cameron h->dev[entry] = new_entry; 11912a8ccf31SStephen M. Cameron added[*nadded] = new_entry; 11922a8ccf31SStephen M. Cameron (*nadded)++; 11930d96ef5fSWebb Scales hpsa_show_dev_msg(KERN_INFO, h, new_entry, "replaced"); 1194a473d86cSRobert Elliott new_entry->offload_to_be_enabled = new_entry->offload_enabled; 1195a473d86cSRobert Elliott new_entry->offload_enabled = 0; 11962a8ccf31SStephen M. Cameron } 11972a8ccf31SStephen M. Cameron 1198edd16368SStephen M. Cameron /* Remove an entry from h->dev[] array. */ 1199edd16368SStephen M. Cameron static void hpsa_scsi_remove_entry(struct ctlr_info *h, int hostno, int entry, 1200edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *removed[], int *nremoved) 1201edd16368SStephen M. Cameron { 1202edd16368SStephen M. Cameron /* assumes h->devlock is held */ 1203edd16368SStephen M. Cameron int i; 1204edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *sd; 1205edd16368SStephen M. Cameron 1206cfe5badcSScott Teel BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES); 1207edd16368SStephen M. Cameron 1208edd16368SStephen M. Cameron sd = h->dev[entry]; 1209edd16368SStephen M. Cameron removed[*nremoved] = h->dev[entry]; 1210edd16368SStephen M. Cameron (*nremoved)++; 1211edd16368SStephen M. Cameron 1212edd16368SStephen M. Cameron for (i = entry; i < h->ndevices-1; i++) 1213edd16368SStephen M. Cameron h->dev[i] = h->dev[i+1]; 1214edd16368SStephen M. Cameron h->ndevices--; 12150d96ef5fSWebb Scales hpsa_show_dev_msg(KERN_INFO, h, sd, "removed"); 1216edd16368SStephen M. Cameron } 1217edd16368SStephen M. Cameron 1218edd16368SStephen M. Cameron #define SCSI3ADDR_EQ(a, b) ( \ 1219edd16368SStephen M. Cameron (a)[7] == (b)[7] && \ 1220edd16368SStephen M. Cameron (a)[6] == (b)[6] && \ 1221edd16368SStephen M. Cameron (a)[5] == (b)[5] && \ 1222edd16368SStephen M. Cameron (a)[4] == (b)[4] && \ 1223edd16368SStephen M. Cameron (a)[3] == (b)[3] && \ 1224edd16368SStephen M. Cameron (a)[2] == (b)[2] && \ 1225edd16368SStephen M. Cameron (a)[1] == (b)[1] && \ 1226edd16368SStephen M. Cameron (a)[0] == (b)[0]) 1227edd16368SStephen M. Cameron 1228edd16368SStephen M. Cameron static void fixup_botched_add(struct ctlr_info *h, 1229edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *added) 1230edd16368SStephen M. Cameron { 1231edd16368SStephen M. Cameron /* called when scsi_add_device fails in order to re-adjust 1232edd16368SStephen M. Cameron * h->dev[] to match the mid layer's view. 1233edd16368SStephen M. Cameron */ 1234edd16368SStephen M. Cameron unsigned long flags; 1235edd16368SStephen M. Cameron int i, j; 1236edd16368SStephen M. Cameron 1237edd16368SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 1238edd16368SStephen M. Cameron for (i = 0; i < h->ndevices; i++) { 1239edd16368SStephen M. Cameron if (h->dev[i] == added) { 1240edd16368SStephen M. Cameron for (j = i; j < h->ndevices-1; j++) 1241edd16368SStephen M. Cameron h->dev[j] = h->dev[j+1]; 1242edd16368SStephen M. Cameron h->ndevices--; 1243edd16368SStephen M. Cameron break; 1244edd16368SStephen M. Cameron } 1245edd16368SStephen M. Cameron } 1246edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 1247edd16368SStephen M. Cameron kfree(added); 1248edd16368SStephen M. Cameron } 1249edd16368SStephen M. Cameron 1250edd16368SStephen M. Cameron static inline int device_is_the_same(struct hpsa_scsi_dev_t *dev1, 1251edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *dev2) 1252edd16368SStephen M. Cameron { 1253edd16368SStephen M. Cameron /* we compare everything except lun and target as these 1254edd16368SStephen M. Cameron * are not yet assigned. Compare parts likely 1255edd16368SStephen M. Cameron * to differ first 1256edd16368SStephen M. Cameron */ 1257edd16368SStephen M. Cameron if (memcmp(dev1->scsi3addr, dev2->scsi3addr, 1258edd16368SStephen M. Cameron sizeof(dev1->scsi3addr)) != 0) 1259edd16368SStephen M. Cameron return 0; 1260edd16368SStephen M. Cameron if (memcmp(dev1->device_id, dev2->device_id, 1261edd16368SStephen M. Cameron sizeof(dev1->device_id)) != 0) 1262edd16368SStephen M. Cameron return 0; 1263edd16368SStephen M. Cameron if (memcmp(dev1->model, dev2->model, sizeof(dev1->model)) != 0) 1264edd16368SStephen M. Cameron return 0; 1265edd16368SStephen M. Cameron if (memcmp(dev1->vendor, dev2->vendor, sizeof(dev1->vendor)) != 0) 1266edd16368SStephen M. Cameron return 0; 1267edd16368SStephen M. Cameron if (dev1->devtype != dev2->devtype) 1268edd16368SStephen M. Cameron return 0; 1269edd16368SStephen M. Cameron if (dev1->bus != dev2->bus) 1270edd16368SStephen M. Cameron return 0; 1271edd16368SStephen M. Cameron return 1; 1272edd16368SStephen M. Cameron } 1273edd16368SStephen M. Cameron 1274bd9244f7SScott Teel static inline int device_updated(struct hpsa_scsi_dev_t *dev1, 1275bd9244f7SScott Teel struct hpsa_scsi_dev_t *dev2) 1276bd9244f7SScott Teel { 1277bd9244f7SScott Teel /* Device attributes that can change, but don't mean 1278bd9244f7SScott Teel * that the device is a different device, nor that the OS 1279bd9244f7SScott Teel * needs to be told anything about the change. 1280bd9244f7SScott Teel */ 1281bd9244f7SScott Teel if (dev1->raid_level != dev2->raid_level) 1282bd9244f7SScott Teel return 1; 1283250fb125SStephen M. Cameron if (dev1->offload_config != dev2->offload_config) 1284250fb125SStephen M. Cameron return 1; 1285250fb125SStephen M. Cameron if (dev1->offload_enabled != dev2->offload_enabled) 1286250fb125SStephen M. Cameron return 1; 128703383736SDon Brace if (dev1->queue_depth != dev2->queue_depth) 128803383736SDon Brace return 1; 1289bd9244f7SScott Teel return 0; 1290bd9244f7SScott Teel } 1291bd9244f7SScott Teel 1292edd16368SStephen M. Cameron /* Find needle in haystack. If exact match found, return DEVICE_SAME, 1293edd16368SStephen M. Cameron * and return needle location in *index. If scsi3addr matches, but not 1294edd16368SStephen M. Cameron * vendor, model, serial num, etc. return DEVICE_CHANGED, and return needle 1295bd9244f7SScott Teel * location in *index. 1296bd9244f7SScott Teel * In the case of a minor device attribute change, such as RAID level, just 1297bd9244f7SScott Teel * return DEVICE_UPDATED, along with the updated device's location in index. 1298bd9244f7SScott Teel * If needle not found, return DEVICE_NOT_FOUND. 1299edd16368SStephen M. Cameron */ 1300edd16368SStephen M. Cameron static int hpsa_scsi_find_entry(struct hpsa_scsi_dev_t *needle, 1301edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *haystack[], int haystack_size, 1302edd16368SStephen M. Cameron int *index) 1303edd16368SStephen M. Cameron { 1304edd16368SStephen M. Cameron int i; 1305edd16368SStephen M. Cameron #define DEVICE_NOT_FOUND 0 1306edd16368SStephen M. Cameron #define DEVICE_CHANGED 1 1307edd16368SStephen M. Cameron #define DEVICE_SAME 2 1308bd9244f7SScott Teel #define DEVICE_UPDATED 3 1309edd16368SStephen M. Cameron for (i = 0; i < haystack_size; i++) { 131023231048SStephen M. Cameron if (haystack[i] == NULL) /* previously removed. */ 131123231048SStephen M. Cameron continue; 1312edd16368SStephen M. Cameron if (SCSI3ADDR_EQ(needle->scsi3addr, haystack[i]->scsi3addr)) { 1313edd16368SStephen M. Cameron *index = i; 1314bd9244f7SScott Teel if (device_is_the_same(needle, haystack[i])) { 1315bd9244f7SScott Teel if (device_updated(needle, haystack[i])) 1316bd9244f7SScott Teel return DEVICE_UPDATED; 1317edd16368SStephen M. Cameron return DEVICE_SAME; 1318bd9244f7SScott Teel } else { 13199846590eSStephen M. Cameron /* Keep offline devices offline */ 13209846590eSStephen M. Cameron if (needle->volume_offline) 13219846590eSStephen M. Cameron return DEVICE_NOT_FOUND; 1322edd16368SStephen M. Cameron return DEVICE_CHANGED; 1323edd16368SStephen M. Cameron } 1324edd16368SStephen M. Cameron } 1325bd9244f7SScott Teel } 1326edd16368SStephen M. Cameron *index = -1; 1327edd16368SStephen M. Cameron return DEVICE_NOT_FOUND; 1328edd16368SStephen M. Cameron } 1329edd16368SStephen M. Cameron 13309846590eSStephen M. Cameron static void hpsa_monitor_offline_device(struct ctlr_info *h, 13319846590eSStephen M. Cameron unsigned char scsi3addr[]) 13329846590eSStephen M. Cameron { 13339846590eSStephen M. Cameron struct offline_device_entry *device; 13349846590eSStephen M. Cameron unsigned long flags; 13359846590eSStephen M. Cameron 13369846590eSStephen M. Cameron /* Check to see if device is already on the list */ 13379846590eSStephen M. Cameron spin_lock_irqsave(&h->offline_device_lock, flags); 13389846590eSStephen M. Cameron list_for_each_entry(device, &h->offline_device_list, offline_list) { 13399846590eSStephen M. Cameron if (memcmp(device->scsi3addr, scsi3addr, 13409846590eSStephen M. Cameron sizeof(device->scsi3addr)) == 0) { 13419846590eSStephen M. Cameron spin_unlock_irqrestore(&h->offline_device_lock, flags); 13429846590eSStephen M. Cameron return; 13439846590eSStephen M. Cameron } 13449846590eSStephen M. Cameron } 13459846590eSStephen M. Cameron spin_unlock_irqrestore(&h->offline_device_lock, flags); 13469846590eSStephen M. Cameron 13479846590eSStephen M. Cameron /* Device is not on the list, add it. */ 13489846590eSStephen M. Cameron device = kmalloc(sizeof(*device), GFP_KERNEL); 13499846590eSStephen M. Cameron if (!device) { 13509846590eSStephen M. Cameron dev_warn(&h->pdev->dev, "out of memory in %s\n", __func__); 13519846590eSStephen M. Cameron return; 13529846590eSStephen M. Cameron } 13539846590eSStephen M. Cameron memcpy(device->scsi3addr, scsi3addr, sizeof(device->scsi3addr)); 13549846590eSStephen M. Cameron spin_lock_irqsave(&h->offline_device_lock, flags); 13559846590eSStephen M. Cameron list_add_tail(&device->offline_list, &h->offline_device_list); 13569846590eSStephen M. Cameron spin_unlock_irqrestore(&h->offline_device_lock, flags); 13579846590eSStephen M. Cameron } 13589846590eSStephen M. Cameron 13599846590eSStephen M. Cameron /* Print a message explaining various offline volume states */ 13609846590eSStephen M. Cameron static void hpsa_show_volume_status(struct ctlr_info *h, 13619846590eSStephen M. Cameron struct hpsa_scsi_dev_t *sd) 13629846590eSStephen M. Cameron { 13639846590eSStephen M. Cameron if (sd->volume_offline == HPSA_VPD_LV_STATUS_UNSUPPORTED) 13649846590eSStephen M. Cameron dev_info(&h->pdev->dev, 13659846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume status is not available through vital product data pages.\n", 13669846590eSStephen M. Cameron h->scsi_host->host_no, 13679846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 13689846590eSStephen M. Cameron switch (sd->volume_offline) { 13699846590eSStephen M. Cameron case HPSA_LV_OK: 13709846590eSStephen M. Cameron break; 13719846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_ERASE: 13729846590eSStephen M. Cameron dev_info(&h->pdev->dev, 13739846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is undergoing background erase process.\n", 13749846590eSStephen M. Cameron h->scsi_host->host_no, 13759846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 13769846590eSStephen M. Cameron break; 13779846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_RPI: 13789846590eSStephen M. Cameron dev_info(&h->pdev->dev, 13799846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is undergoing rapid parity initialization process.\n", 13809846590eSStephen M. Cameron h->scsi_host->host_no, 13819846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 13829846590eSStephen M. Cameron break; 13839846590eSStephen M. Cameron case HPSA_LV_PENDING_RPI: 13849846590eSStephen M. Cameron dev_info(&h->pdev->dev, 13859846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is queued for rapid parity initialization process.\n", 13869846590eSStephen M. Cameron h->scsi_host->host_no, 13879846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 13889846590eSStephen M. Cameron break; 13899846590eSStephen M. Cameron case HPSA_LV_ENCRYPTED_NO_KEY: 13909846590eSStephen M. Cameron dev_info(&h->pdev->dev, 13919846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is encrypted and cannot be accessed because key is not present.\n", 13929846590eSStephen M. Cameron h->scsi_host->host_no, 13939846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 13949846590eSStephen M. Cameron break; 13959846590eSStephen M. Cameron case HPSA_LV_PLAINTEXT_IN_ENCRYPT_ONLY_CONTROLLER: 13969846590eSStephen M. Cameron dev_info(&h->pdev->dev, 13979846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is not encrypted and cannot be accessed because controller is in encryption-only mode.\n", 13989846590eSStephen M. Cameron h->scsi_host->host_no, 13999846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 14009846590eSStephen M. Cameron break; 14019846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_ENCRYPTION: 14029846590eSStephen M. Cameron dev_info(&h->pdev->dev, 14039846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is undergoing encryption process.\n", 14049846590eSStephen M. Cameron h->scsi_host->host_no, 14059846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 14069846590eSStephen M. Cameron break; 14079846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_ENCRYPTION_REKEYING: 14089846590eSStephen M. Cameron dev_info(&h->pdev->dev, 14099846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is undergoing encryption re-keying process.\n", 14109846590eSStephen M. Cameron h->scsi_host->host_no, 14119846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 14129846590eSStephen M. Cameron break; 14139846590eSStephen M. Cameron case HPSA_LV_ENCRYPTED_IN_NON_ENCRYPTED_CONTROLLER: 14149846590eSStephen M. Cameron dev_info(&h->pdev->dev, 14159846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is encrypted and cannot be accessed because controller does not have encryption enabled.\n", 14169846590eSStephen M. Cameron h->scsi_host->host_no, 14179846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 14189846590eSStephen M. Cameron break; 14199846590eSStephen M. Cameron case HPSA_LV_PENDING_ENCRYPTION: 14209846590eSStephen M. Cameron dev_info(&h->pdev->dev, 14219846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is pending migration to encrypted state, but process has not started.\n", 14229846590eSStephen M. Cameron h->scsi_host->host_no, 14239846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 14249846590eSStephen M. Cameron break; 14259846590eSStephen M. Cameron case HPSA_LV_PENDING_ENCRYPTION_REKEYING: 14269846590eSStephen M. Cameron dev_info(&h->pdev->dev, 14279846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is encrypted and is pending encryption rekeying.\n", 14289846590eSStephen M. Cameron h->scsi_host->host_no, 14299846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 14309846590eSStephen M. Cameron break; 14319846590eSStephen M. Cameron } 14329846590eSStephen M. Cameron } 14339846590eSStephen M. Cameron 143403383736SDon Brace /* 143503383736SDon Brace * Figure the list of physical drive pointers for a logical drive with 143603383736SDon Brace * raid offload configured. 143703383736SDon Brace */ 143803383736SDon Brace static void hpsa_figure_phys_disk_ptrs(struct ctlr_info *h, 143903383736SDon Brace struct hpsa_scsi_dev_t *dev[], int ndevices, 144003383736SDon Brace struct hpsa_scsi_dev_t *logical_drive) 144103383736SDon Brace { 144203383736SDon Brace struct raid_map_data *map = &logical_drive->raid_map; 144303383736SDon Brace struct raid_map_disk_data *dd = &map->data[0]; 144403383736SDon Brace int i, j; 144503383736SDon Brace int total_disks_per_row = le16_to_cpu(map->data_disks_per_row) + 144603383736SDon Brace le16_to_cpu(map->metadata_disks_per_row); 144703383736SDon Brace int nraid_map_entries = le16_to_cpu(map->row_cnt) * 144803383736SDon Brace le16_to_cpu(map->layout_map_count) * 144903383736SDon Brace total_disks_per_row; 145003383736SDon Brace int nphys_disk = le16_to_cpu(map->layout_map_count) * 145103383736SDon Brace total_disks_per_row; 145203383736SDon Brace int qdepth; 145303383736SDon Brace 145403383736SDon Brace if (nraid_map_entries > RAID_MAP_MAX_ENTRIES) 145503383736SDon Brace nraid_map_entries = RAID_MAP_MAX_ENTRIES; 145603383736SDon Brace 1457*d604f533SWebb Scales logical_drive->nphysical_disks = nraid_map_entries; 1458*d604f533SWebb Scales 145903383736SDon Brace qdepth = 0; 146003383736SDon Brace for (i = 0; i < nraid_map_entries; i++) { 146103383736SDon Brace logical_drive->phys_disk[i] = NULL; 146203383736SDon Brace if (!logical_drive->offload_config) 146303383736SDon Brace continue; 146403383736SDon Brace for (j = 0; j < ndevices; j++) { 146503383736SDon Brace if (dev[j]->devtype != TYPE_DISK) 146603383736SDon Brace continue; 146703383736SDon Brace if (is_logical_dev_addr_mode(dev[j]->scsi3addr)) 146803383736SDon Brace continue; 146903383736SDon Brace if (dev[j]->ioaccel_handle != dd[i].ioaccel_handle) 147003383736SDon Brace continue; 147103383736SDon Brace 147203383736SDon Brace logical_drive->phys_disk[i] = dev[j]; 147303383736SDon Brace if (i < nphys_disk) 147403383736SDon Brace qdepth = min(h->nr_cmds, qdepth + 147503383736SDon Brace logical_drive->phys_disk[i]->queue_depth); 147603383736SDon Brace break; 147703383736SDon Brace } 147803383736SDon Brace 147903383736SDon Brace /* 148003383736SDon Brace * This can happen if a physical drive is removed and 148103383736SDon Brace * the logical drive is degraded. In that case, the RAID 148203383736SDon Brace * map data will refer to a physical disk which isn't actually 148303383736SDon Brace * present. And in that case offload_enabled should already 148403383736SDon Brace * be 0, but we'll turn it off here just in case 148503383736SDon Brace */ 148603383736SDon Brace if (!logical_drive->phys_disk[i]) { 148703383736SDon Brace logical_drive->offload_enabled = 0; 148841ce4c35SStephen Cameron logical_drive->offload_to_be_enabled = 0; 148941ce4c35SStephen Cameron logical_drive->queue_depth = 8; 149003383736SDon Brace } 149103383736SDon Brace } 149203383736SDon Brace if (nraid_map_entries) 149303383736SDon Brace /* 149403383736SDon Brace * This is correct for reads, too high for full stripe writes, 149503383736SDon Brace * way too high for partial stripe writes 149603383736SDon Brace */ 149703383736SDon Brace logical_drive->queue_depth = qdepth; 149803383736SDon Brace else 149903383736SDon Brace logical_drive->queue_depth = h->nr_cmds; 150003383736SDon Brace } 150103383736SDon Brace 150203383736SDon Brace static void hpsa_update_log_drive_phys_drive_ptrs(struct ctlr_info *h, 150303383736SDon Brace struct hpsa_scsi_dev_t *dev[], int ndevices) 150403383736SDon Brace { 150503383736SDon Brace int i; 150603383736SDon Brace 150703383736SDon Brace for (i = 0; i < ndevices; i++) { 150803383736SDon Brace if (dev[i]->devtype != TYPE_DISK) 150903383736SDon Brace continue; 151003383736SDon Brace if (!is_logical_dev_addr_mode(dev[i]->scsi3addr)) 151103383736SDon Brace continue; 151241ce4c35SStephen Cameron 151341ce4c35SStephen Cameron /* 151441ce4c35SStephen Cameron * If offload is currently enabled, the RAID map and 151541ce4c35SStephen Cameron * phys_disk[] assignment *better* not be changing 151641ce4c35SStephen Cameron * and since it isn't changing, we do not need to 151741ce4c35SStephen Cameron * update it. 151841ce4c35SStephen Cameron */ 151941ce4c35SStephen Cameron if (dev[i]->offload_enabled) 152041ce4c35SStephen Cameron continue; 152141ce4c35SStephen Cameron 152203383736SDon Brace hpsa_figure_phys_disk_ptrs(h, dev, ndevices, dev[i]); 152303383736SDon Brace } 152403383736SDon Brace } 152503383736SDon Brace 15264967bd3eSStephen M. Cameron static void adjust_hpsa_scsi_table(struct ctlr_info *h, int hostno, 1527edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *sd[], int nsds) 1528edd16368SStephen M. Cameron { 1529edd16368SStephen M. Cameron /* sd contains scsi3 addresses and devtypes, and inquiry 1530edd16368SStephen M. Cameron * data. This function takes what's in sd to be the current 1531edd16368SStephen M. Cameron * reality and updates h->dev[] to reflect that reality. 1532edd16368SStephen M. Cameron */ 1533edd16368SStephen M. Cameron int i, entry, device_change, changes = 0; 1534edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *csd; 1535edd16368SStephen M. Cameron unsigned long flags; 1536edd16368SStephen M. Cameron struct hpsa_scsi_dev_t **added, **removed; 1537edd16368SStephen M. Cameron int nadded, nremoved; 1538edd16368SStephen M. Cameron struct Scsi_Host *sh = NULL; 1539edd16368SStephen M. Cameron 1540cfe5badcSScott Teel added = kzalloc(sizeof(*added) * HPSA_MAX_DEVICES, GFP_KERNEL); 1541cfe5badcSScott Teel removed = kzalloc(sizeof(*removed) * HPSA_MAX_DEVICES, GFP_KERNEL); 1542edd16368SStephen M. Cameron 1543edd16368SStephen M. Cameron if (!added || !removed) { 1544edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "out of memory in " 1545edd16368SStephen M. Cameron "adjust_hpsa_scsi_table\n"); 1546edd16368SStephen M. Cameron goto free_and_out; 1547edd16368SStephen M. Cameron } 1548edd16368SStephen M. Cameron 1549edd16368SStephen M. Cameron spin_lock_irqsave(&h->devlock, flags); 1550edd16368SStephen M. Cameron 1551edd16368SStephen M. Cameron /* find any devices in h->dev[] that are not in 1552edd16368SStephen M. Cameron * sd[] and remove them from h->dev[], and for any 1553edd16368SStephen M. Cameron * devices which have changed, remove the old device 1554edd16368SStephen M. Cameron * info and add the new device info. 1555bd9244f7SScott Teel * If minor device attributes change, just update 1556bd9244f7SScott Teel * the existing device structure. 1557edd16368SStephen M. Cameron */ 1558edd16368SStephen M. Cameron i = 0; 1559edd16368SStephen M. Cameron nremoved = 0; 1560edd16368SStephen M. Cameron nadded = 0; 1561edd16368SStephen M. Cameron while (i < h->ndevices) { 1562edd16368SStephen M. Cameron csd = h->dev[i]; 1563edd16368SStephen M. Cameron device_change = hpsa_scsi_find_entry(csd, sd, nsds, &entry); 1564edd16368SStephen M. Cameron if (device_change == DEVICE_NOT_FOUND) { 1565edd16368SStephen M. Cameron changes++; 1566edd16368SStephen M. Cameron hpsa_scsi_remove_entry(h, hostno, i, 1567edd16368SStephen M. Cameron removed, &nremoved); 1568edd16368SStephen M. Cameron continue; /* remove ^^^, hence i not incremented */ 1569edd16368SStephen M. Cameron } else if (device_change == DEVICE_CHANGED) { 1570edd16368SStephen M. Cameron changes++; 15712a8ccf31SStephen M. Cameron hpsa_scsi_replace_entry(h, hostno, i, sd[entry], 15722a8ccf31SStephen M. Cameron added, &nadded, removed, &nremoved); 1573c7f172dcSStephen M. Cameron /* Set it to NULL to prevent it from being freed 1574c7f172dcSStephen M. Cameron * at the bottom of hpsa_update_scsi_devices() 1575c7f172dcSStephen M. Cameron */ 1576c7f172dcSStephen M. Cameron sd[entry] = NULL; 1577bd9244f7SScott Teel } else if (device_change == DEVICE_UPDATED) { 1578bd9244f7SScott Teel hpsa_scsi_update_entry(h, hostno, i, sd[entry]); 1579edd16368SStephen M. Cameron } 1580edd16368SStephen M. Cameron i++; 1581edd16368SStephen M. Cameron } 1582edd16368SStephen M. Cameron 1583edd16368SStephen M. Cameron /* Now, make sure every device listed in sd[] is also 1584edd16368SStephen M. Cameron * listed in h->dev[], adding them if they aren't found 1585edd16368SStephen M. Cameron */ 1586edd16368SStephen M. Cameron 1587edd16368SStephen M. Cameron for (i = 0; i < nsds; i++) { 1588edd16368SStephen M. Cameron if (!sd[i]) /* if already added above. */ 1589edd16368SStephen M. Cameron continue; 15909846590eSStephen M. Cameron 15919846590eSStephen M. Cameron /* Don't add devices which are NOT READY, FORMAT IN PROGRESS 15929846590eSStephen M. Cameron * as the SCSI mid-layer does not handle such devices well. 15939846590eSStephen M. Cameron * It relentlessly loops sending TUR at 3Hz, then READ(10) 15949846590eSStephen M. Cameron * at 160Hz, and prevents the system from coming up. 15959846590eSStephen M. Cameron */ 15969846590eSStephen M. Cameron if (sd[i]->volume_offline) { 15979846590eSStephen M. Cameron hpsa_show_volume_status(h, sd[i]); 15980d96ef5fSWebb Scales hpsa_show_dev_msg(KERN_INFO, h, sd[i], "offline"); 15999846590eSStephen M. Cameron continue; 16009846590eSStephen M. Cameron } 16019846590eSStephen M. Cameron 1602edd16368SStephen M. Cameron device_change = hpsa_scsi_find_entry(sd[i], h->dev, 1603edd16368SStephen M. Cameron h->ndevices, &entry); 1604edd16368SStephen M. Cameron if (device_change == DEVICE_NOT_FOUND) { 1605edd16368SStephen M. Cameron changes++; 1606edd16368SStephen M. Cameron if (hpsa_scsi_add_entry(h, hostno, sd[i], 1607edd16368SStephen M. Cameron added, &nadded) != 0) 1608edd16368SStephen M. Cameron break; 1609edd16368SStephen M. Cameron sd[i] = NULL; /* prevent from being freed later. */ 1610edd16368SStephen M. Cameron } else if (device_change == DEVICE_CHANGED) { 1611edd16368SStephen M. Cameron /* should never happen... */ 1612edd16368SStephen M. Cameron changes++; 1613edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, 1614edd16368SStephen M. Cameron "device unexpectedly changed.\n"); 1615edd16368SStephen M. Cameron /* but if it does happen, we just ignore that device */ 1616edd16368SStephen M. Cameron } 1617edd16368SStephen M. Cameron } 161841ce4c35SStephen Cameron hpsa_update_log_drive_phys_drive_ptrs(h, h->dev, h->ndevices); 161941ce4c35SStephen Cameron 162041ce4c35SStephen Cameron /* Now that h->dev[]->phys_disk[] is coherent, we can enable 162141ce4c35SStephen Cameron * any logical drives that need it enabled. 162241ce4c35SStephen Cameron */ 162341ce4c35SStephen Cameron for (i = 0; i < h->ndevices; i++) 162441ce4c35SStephen Cameron h->dev[i]->offload_enabled = h->dev[i]->offload_to_be_enabled; 162541ce4c35SStephen Cameron 1626edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->devlock, flags); 1627edd16368SStephen M. Cameron 16289846590eSStephen M. Cameron /* Monitor devices which are in one of several NOT READY states to be 16299846590eSStephen M. Cameron * brought online later. This must be done without holding h->devlock, 16309846590eSStephen M. Cameron * so don't touch h->dev[] 16319846590eSStephen M. Cameron */ 16329846590eSStephen M. Cameron for (i = 0; i < nsds; i++) { 16339846590eSStephen M. Cameron if (!sd[i]) /* if already added above. */ 16349846590eSStephen M. Cameron continue; 16359846590eSStephen M. Cameron if (sd[i]->volume_offline) 16369846590eSStephen M. Cameron hpsa_monitor_offline_device(h, sd[i]->scsi3addr); 16379846590eSStephen M. Cameron } 16389846590eSStephen M. Cameron 1639edd16368SStephen M. Cameron /* Don't notify scsi mid layer of any changes the first time through 1640edd16368SStephen M. Cameron * (or if there are no changes) scsi_scan_host will do it later the 1641edd16368SStephen M. Cameron * first time through. 1642edd16368SStephen M. Cameron */ 1643edd16368SStephen M. Cameron if (hostno == -1 || !changes) 1644edd16368SStephen M. Cameron goto free_and_out; 1645edd16368SStephen M. Cameron 1646edd16368SStephen M. Cameron sh = h->scsi_host; 1647edd16368SStephen M. Cameron /* Notify scsi mid layer of any removed devices */ 1648edd16368SStephen M. Cameron for (i = 0; i < nremoved; i++) { 164941ce4c35SStephen Cameron if (removed[i]->expose_state & HPSA_SCSI_ADD) { 1650edd16368SStephen M. Cameron struct scsi_device *sdev = 1651edd16368SStephen M. Cameron scsi_device_lookup(sh, removed[i]->bus, 1652edd16368SStephen M. Cameron removed[i]->target, removed[i]->lun); 1653edd16368SStephen M. Cameron if (sdev != NULL) { 1654edd16368SStephen M. Cameron scsi_remove_device(sdev); 1655edd16368SStephen M. Cameron scsi_device_put(sdev); 1656edd16368SStephen M. Cameron } else { 165741ce4c35SStephen Cameron /* 165841ce4c35SStephen Cameron * We don't expect to get here. 1659edd16368SStephen M. Cameron * future cmds to this device will get selection 1660edd16368SStephen M. Cameron * timeout as if the device was gone. 1661edd16368SStephen M. Cameron */ 16620d96ef5fSWebb Scales hpsa_show_dev_msg(KERN_WARNING, h, removed[i], 16630d96ef5fSWebb Scales "didn't find device for removal."); 1664edd16368SStephen M. Cameron } 166541ce4c35SStephen Cameron } 1666edd16368SStephen M. Cameron kfree(removed[i]); 1667edd16368SStephen M. Cameron removed[i] = NULL; 1668edd16368SStephen M. Cameron } 1669edd16368SStephen M. Cameron 1670edd16368SStephen M. Cameron /* Notify scsi mid layer of any added devices */ 1671edd16368SStephen M. Cameron for (i = 0; i < nadded; i++) { 167241ce4c35SStephen Cameron if (!(added[i]->expose_state & HPSA_SCSI_ADD)) 167341ce4c35SStephen Cameron continue; 1674edd16368SStephen M. Cameron if (scsi_add_device(sh, added[i]->bus, 1675edd16368SStephen M. Cameron added[i]->target, added[i]->lun) == 0) 1676edd16368SStephen M. Cameron continue; 16770d96ef5fSWebb Scales hpsa_show_dev_msg(KERN_WARNING, h, added[i], 16780d96ef5fSWebb Scales "addition failed, device not added."); 1679edd16368SStephen M. Cameron /* now we have to remove it from h->dev, 1680edd16368SStephen M. Cameron * since it didn't get added to scsi mid layer 1681edd16368SStephen M. Cameron */ 1682edd16368SStephen M. Cameron fixup_botched_add(h, added[i]); 1683105a3dbcSRobert Elliott added[i] = NULL; 1684edd16368SStephen M. Cameron } 1685edd16368SStephen M. Cameron 1686edd16368SStephen M. Cameron free_and_out: 1687edd16368SStephen M. Cameron kfree(added); 1688edd16368SStephen M. Cameron kfree(removed); 1689edd16368SStephen M. Cameron } 1690edd16368SStephen M. Cameron 1691edd16368SStephen M. Cameron /* 16929e03aa2fSJoe Perches * Lookup bus/target/lun and return corresponding struct hpsa_scsi_dev_t * 1693edd16368SStephen M. Cameron * Assume's h->devlock is held. 1694edd16368SStephen M. Cameron */ 1695edd16368SStephen M. Cameron static struct hpsa_scsi_dev_t *lookup_hpsa_scsi_dev(struct ctlr_info *h, 1696edd16368SStephen M. Cameron int bus, int target, int lun) 1697edd16368SStephen M. Cameron { 1698edd16368SStephen M. Cameron int i; 1699edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *sd; 1700edd16368SStephen M. Cameron 1701edd16368SStephen M. Cameron for (i = 0; i < h->ndevices; i++) { 1702edd16368SStephen M. Cameron sd = h->dev[i]; 1703edd16368SStephen M. Cameron if (sd->bus == bus && sd->target == target && sd->lun == lun) 1704edd16368SStephen M. Cameron return sd; 1705edd16368SStephen M. Cameron } 1706edd16368SStephen M. Cameron return NULL; 1707edd16368SStephen M. Cameron } 1708edd16368SStephen M. Cameron 1709edd16368SStephen M. Cameron static int hpsa_slave_alloc(struct scsi_device *sdev) 1710edd16368SStephen M. Cameron { 1711edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *sd; 1712edd16368SStephen M. Cameron unsigned long flags; 1713edd16368SStephen M. Cameron struct ctlr_info *h; 1714edd16368SStephen M. Cameron 1715edd16368SStephen M. Cameron h = sdev_to_hba(sdev); 1716edd16368SStephen M. Cameron spin_lock_irqsave(&h->devlock, flags); 1717edd16368SStephen M. Cameron sd = lookup_hpsa_scsi_dev(h, sdev_channel(sdev), 1718edd16368SStephen M. Cameron sdev_id(sdev), sdev->lun); 171941ce4c35SStephen Cameron if (likely(sd)) { 172003383736SDon Brace atomic_set(&sd->ioaccel_cmds_out, 0); 172141ce4c35SStephen Cameron sdev->hostdata = (sd->expose_state & HPSA_SCSI_ADD) ? sd : NULL; 172241ce4c35SStephen Cameron } else 172341ce4c35SStephen Cameron sdev->hostdata = NULL; 1724edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->devlock, flags); 1725edd16368SStephen M. Cameron return 0; 1726edd16368SStephen M. Cameron } 1727edd16368SStephen M. Cameron 172841ce4c35SStephen Cameron /* configure scsi device based on internal per-device structure */ 172941ce4c35SStephen Cameron static int hpsa_slave_configure(struct scsi_device *sdev) 173041ce4c35SStephen Cameron { 173141ce4c35SStephen Cameron struct hpsa_scsi_dev_t *sd; 173241ce4c35SStephen Cameron int queue_depth; 173341ce4c35SStephen Cameron 173441ce4c35SStephen Cameron sd = sdev->hostdata; 173541ce4c35SStephen Cameron sdev->no_uld_attach = !sd || !(sd->expose_state & HPSA_ULD_ATTACH); 173641ce4c35SStephen Cameron 173741ce4c35SStephen Cameron if (sd) 173841ce4c35SStephen Cameron queue_depth = sd->queue_depth != 0 ? 173941ce4c35SStephen Cameron sd->queue_depth : sdev->host->can_queue; 174041ce4c35SStephen Cameron else 174141ce4c35SStephen Cameron queue_depth = sdev->host->can_queue; 174241ce4c35SStephen Cameron 174341ce4c35SStephen Cameron scsi_change_queue_depth(sdev, queue_depth); 174441ce4c35SStephen Cameron 174541ce4c35SStephen Cameron return 0; 174641ce4c35SStephen Cameron } 174741ce4c35SStephen Cameron 1748edd16368SStephen M. Cameron static void hpsa_slave_destroy(struct scsi_device *sdev) 1749edd16368SStephen M. Cameron { 1750bcc44255SStephen M. Cameron /* nothing to do. */ 1751edd16368SStephen M. Cameron } 1752edd16368SStephen M. Cameron 1753d9a729f3SWebb Scales static void hpsa_free_ioaccel2_sg_chain_blocks(struct ctlr_info *h) 1754d9a729f3SWebb Scales { 1755d9a729f3SWebb Scales int i; 1756d9a729f3SWebb Scales 1757d9a729f3SWebb Scales if (!h->ioaccel2_cmd_sg_list) 1758d9a729f3SWebb Scales return; 1759d9a729f3SWebb Scales for (i = 0; i < h->nr_cmds; i++) { 1760d9a729f3SWebb Scales kfree(h->ioaccel2_cmd_sg_list[i]); 1761d9a729f3SWebb Scales h->ioaccel2_cmd_sg_list[i] = NULL; 1762d9a729f3SWebb Scales } 1763d9a729f3SWebb Scales kfree(h->ioaccel2_cmd_sg_list); 1764d9a729f3SWebb Scales h->ioaccel2_cmd_sg_list = NULL; 1765d9a729f3SWebb Scales } 1766d9a729f3SWebb Scales 1767d9a729f3SWebb Scales static int hpsa_allocate_ioaccel2_sg_chain_blocks(struct ctlr_info *h) 1768d9a729f3SWebb Scales { 1769d9a729f3SWebb Scales int i; 1770d9a729f3SWebb Scales 1771d9a729f3SWebb Scales if (h->chainsize <= 0) 1772d9a729f3SWebb Scales return 0; 1773d9a729f3SWebb Scales 1774d9a729f3SWebb Scales h->ioaccel2_cmd_sg_list = 1775d9a729f3SWebb Scales kzalloc(sizeof(*h->ioaccel2_cmd_sg_list) * h->nr_cmds, 1776d9a729f3SWebb Scales GFP_KERNEL); 1777d9a729f3SWebb Scales if (!h->ioaccel2_cmd_sg_list) 1778d9a729f3SWebb Scales return -ENOMEM; 1779d9a729f3SWebb Scales for (i = 0; i < h->nr_cmds; i++) { 1780d9a729f3SWebb Scales h->ioaccel2_cmd_sg_list[i] = 1781d9a729f3SWebb Scales kmalloc(sizeof(*h->ioaccel2_cmd_sg_list[i]) * 1782d9a729f3SWebb Scales h->maxsgentries, GFP_KERNEL); 1783d9a729f3SWebb Scales if (!h->ioaccel2_cmd_sg_list[i]) 1784d9a729f3SWebb Scales goto clean; 1785d9a729f3SWebb Scales } 1786d9a729f3SWebb Scales return 0; 1787d9a729f3SWebb Scales 1788d9a729f3SWebb Scales clean: 1789d9a729f3SWebb Scales hpsa_free_ioaccel2_sg_chain_blocks(h); 1790d9a729f3SWebb Scales return -ENOMEM; 1791d9a729f3SWebb Scales } 1792d9a729f3SWebb Scales 179333a2ffceSStephen M. Cameron static void hpsa_free_sg_chain_blocks(struct ctlr_info *h) 179433a2ffceSStephen M. Cameron { 179533a2ffceSStephen M. Cameron int i; 179633a2ffceSStephen M. Cameron 179733a2ffceSStephen M. Cameron if (!h->cmd_sg_list) 179833a2ffceSStephen M. Cameron return; 179933a2ffceSStephen M. Cameron for (i = 0; i < h->nr_cmds; i++) { 180033a2ffceSStephen M. Cameron kfree(h->cmd_sg_list[i]); 180133a2ffceSStephen M. Cameron h->cmd_sg_list[i] = NULL; 180233a2ffceSStephen M. Cameron } 180333a2ffceSStephen M. Cameron kfree(h->cmd_sg_list); 180433a2ffceSStephen M. Cameron h->cmd_sg_list = NULL; 180533a2ffceSStephen M. Cameron } 180633a2ffceSStephen M. Cameron 1807105a3dbcSRobert Elliott static int hpsa_alloc_sg_chain_blocks(struct ctlr_info *h) 180833a2ffceSStephen M. Cameron { 180933a2ffceSStephen M. Cameron int i; 181033a2ffceSStephen M. Cameron 181133a2ffceSStephen M. Cameron if (h->chainsize <= 0) 181233a2ffceSStephen M. Cameron return 0; 181333a2ffceSStephen M. Cameron 181433a2ffceSStephen M. Cameron h->cmd_sg_list = kzalloc(sizeof(*h->cmd_sg_list) * h->nr_cmds, 181533a2ffceSStephen M. Cameron GFP_KERNEL); 18163d4e6af8SRobert Elliott if (!h->cmd_sg_list) { 18173d4e6af8SRobert Elliott dev_err(&h->pdev->dev, "Failed to allocate SG list\n"); 181833a2ffceSStephen M. Cameron return -ENOMEM; 18193d4e6af8SRobert Elliott } 182033a2ffceSStephen M. Cameron for (i = 0; i < h->nr_cmds; i++) { 182133a2ffceSStephen M. Cameron h->cmd_sg_list[i] = kmalloc(sizeof(*h->cmd_sg_list[i]) * 182233a2ffceSStephen M. Cameron h->chainsize, GFP_KERNEL); 18233d4e6af8SRobert Elliott if (!h->cmd_sg_list[i]) { 18243d4e6af8SRobert Elliott dev_err(&h->pdev->dev, "Failed to allocate cmd SG\n"); 182533a2ffceSStephen M. Cameron goto clean; 182633a2ffceSStephen M. Cameron } 18273d4e6af8SRobert Elliott } 182833a2ffceSStephen M. Cameron return 0; 182933a2ffceSStephen M. Cameron 183033a2ffceSStephen M. Cameron clean: 183133a2ffceSStephen M. Cameron hpsa_free_sg_chain_blocks(h); 183233a2ffceSStephen M. Cameron return -ENOMEM; 183333a2ffceSStephen M. Cameron } 183433a2ffceSStephen M. Cameron 1835d9a729f3SWebb Scales static int hpsa_map_ioaccel2_sg_chain_block(struct ctlr_info *h, 1836d9a729f3SWebb Scales struct io_accel2_cmd *cp, struct CommandList *c) 1837d9a729f3SWebb Scales { 1838d9a729f3SWebb Scales struct ioaccel2_sg_element *chain_block; 1839d9a729f3SWebb Scales u64 temp64; 1840d9a729f3SWebb Scales u32 chain_size; 1841d9a729f3SWebb Scales 1842d9a729f3SWebb Scales chain_block = h->ioaccel2_cmd_sg_list[c->cmdindex]; 1843d9a729f3SWebb Scales chain_size = le32_to_cpu(cp->data_len); 1844d9a729f3SWebb Scales temp64 = pci_map_single(h->pdev, chain_block, chain_size, 1845d9a729f3SWebb Scales PCI_DMA_TODEVICE); 1846d9a729f3SWebb Scales if (dma_mapping_error(&h->pdev->dev, temp64)) { 1847d9a729f3SWebb Scales /* prevent subsequent unmapping */ 1848d9a729f3SWebb Scales cp->sg->address = 0; 1849d9a729f3SWebb Scales return -1; 1850d9a729f3SWebb Scales } 1851d9a729f3SWebb Scales cp->sg->address = cpu_to_le64(temp64); 1852d9a729f3SWebb Scales return 0; 1853d9a729f3SWebb Scales } 1854d9a729f3SWebb Scales 1855d9a729f3SWebb Scales static void hpsa_unmap_ioaccel2_sg_chain_block(struct ctlr_info *h, 1856d9a729f3SWebb Scales struct io_accel2_cmd *cp) 1857d9a729f3SWebb Scales { 1858d9a729f3SWebb Scales struct ioaccel2_sg_element *chain_sg; 1859d9a729f3SWebb Scales u64 temp64; 1860d9a729f3SWebb Scales u32 chain_size; 1861d9a729f3SWebb Scales 1862d9a729f3SWebb Scales chain_sg = cp->sg; 1863d9a729f3SWebb Scales temp64 = le64_to_cpu(chain_sg->address); 1864d9a729f3SWebb Scales chain_size = le32_to_cpu(cp->data_len); 1865d9a729f3SWebb Scales pci_unmap_single(h->pdev, temp64, chain_size, PCI_DMA_TODEVICE); 1866d9a729f3SWebb Scales } 1867d9a729f3SWebb Scales 1868e2bea6dfSStephen M. Cameron static int hpsa_map_sg_chain_block(struct ctlr_info *h, 186933a2ffceSStephen M. Cameron struct CommandList *c) 187033a2ffceSStephen M. Cameron { 187133a2ffceSStephen M. Cameron struct SGDescriptor *chain_sg, *chain_block; 187233a2ffceSStephen M. Cameron u64 temp64; 187350a0decfSStephen M. Cameron u32 chain_len; 187433a2ffceSStephen M. Cameron 187533a2ffceSStephen M. Cameron chain_sg = &c->SG[h->max_cmd_sg_entries - 1]; 187633a2ffceSStephen M. Cameron chain_block = h->cmd_sg_list[c->cmdindex]; 187750a0decfSStephen M. Cameron chain_sg->Ext = cpu_to_le32(HPSA_SG_CHAIN); 187850a0decfSStephen M. Cameron chain_len = sizeof(*chain_sg) * 18792b08b3e9SDon Brace (le16_to_cpu(c->Header.SGTotal) - h->max_cmd_sg_entries); 188050a0decfSStephen M. Cameron chain_sg->Len = cpu_to_le32(chain_len); 188150a0decfSStephen M. Cameron temp64 = pci_map_single(h->pdev, chain_block, chain_len, 188233a2ffceSStephen M. Cameron PCI_DMA_TODEVICE); 1883e2bea6dfSStephen M. Cameron if (dma_mapping_error(&h->pdev->dev, temp64)) { 1884e2bea6dfSStephen M. Cameron /* prevent subsequent unmapping */ 188550a0decfSStephen M. Cameron chain_sg->Addr = cpu_to_le64(0); 1886e2bea6dfSStephen M. Cameron return -1; 1887e2bea6dfSStephen M. Cameron } 188850a0decfSStephen M. Cameron chain_sg->Addr = cpu_to_le64(temp64); 1889e2bea6dfSStephen M. Cameron return 0; 189033a2ffceSStephen M. Cameron } 189133a2ffceSStephen M. Cameron 189233a2ffceSStephen M. Cameron static void hpsa_unmap_sg_chain_block(struct ctlr_info *h, 189333a2ffceSStephen M. Cameron struct CommandList *c) 189433a2ffceSStephen M. Cameron { 189533a2ffceSStephen M. Cameron struct SGDescriptor *chain_sg; 189633a2ffceSStephen M. Cameron 189750a0decfSStephen M. Cameron if (le16_to_cpu(c->Header.SGTotal) <= h->max_cmd_sg_entries) 189833a2ffceSStephen M. Cameron return; 189933a2ffceSStephen M. Cameron 190033a2ffceSStephen M. Cameron chain_sg = &c->SG[h->max_cmd_sg_entries - 1]; 190150a0decfSStephen M. Cameron pci_unmap_single(h->pdev, le64_to_cpu(chain_sg->Addr), 190250a0decfSStephen M. Cameron le32_to_cpu(chain_sg->Len), PCI_DMA_TODEVICE); 190333a2ffceSStephen M. Cameron } 190433a2ffceSStephen M. Cameron 1905a09c1441SScott Teel 1906a09c1441SScott Teel /* Decode the various types of errors on ioaccel2 path. 1907a09c1441SScott Teel * Return 1 for any error that should generate a RAID path retry. 1908a09c1441SScott Teel * Return 0 for errors that don't require a RAID path retry. 1909a09c1441SScott Teel */ 1910a09c1441SScott Teel static int handle_ioaccel_mode2_error(struct ctlr_info *h, 1911c349775eSScott Teel struct CommandList *c, 1912c349775eSScott Teel struct scsi_cmnd *cmd, 1913c349775eSScott Teel struct io_accel2_cmd *c2) 1914c349775eSScott Teel { 1915c349775eSScott Teel int data_len; 1916a09c1441SScott Teel int retry = 0; 1917c40820d5SJoe Handzik u32 ioaccel2_resid = 0; 1918c349775eSScott Teel 1919c349775eSScott Teel switch (c2->error_data.serv_response) { 1920c349775eSScott Teel case IOACCEL2_SERV_RESPONSE_COMPLETE: 1921c349775eSScott Teel switch (c2->error_data.status) { 1922c349775eSScott Teel case IOACCEL2_STATUS_SR_TASK_COMP_GOOD: 1923c349775eSScott Teel break; 1924c349775eSScott Teel case IOACCEL2_STATUS_SR_TASK_COMP_CHK_COND: 1925ee6b1889SStephen M. Cameron cmd->result |= SAM_STAT_CHECK_CONDITION; 1926c349775eSScott Teel if (c2->error_data.data_present != 1927ee6b1889SStephen M. Cameron IOACCEL2_SENSE_DATA_PRESENT) { 1928ee6b1889SStephen M. Cameron memset(cmd->sense_buffer, 0, 1929ee6b1889SStephen M. Cameron SCSI_SENSE_BUFFERSIZE); 1930c349775eSScott Teel break; 1931ee6b1889SStephen M. Cameron } 1932c349775eSScott Teel /* copy the sense data */ 1933c349775eSScott Teel data_len = c2->error_data.sense_data_len; 1934c349775eSScott Teel if (data_len > SCSI_SENSE_BUFFERSIZE) 1935c349775eSScott Teel data_len = SCSI_SENSE_BUFFERSIZE; 1936c349775eSScott Teel if (data_len > sizeof(c2->error_data.sense_data_buff)) 1937c349775eSScott Teel data_len = 1938c349775eSScott Teel sizeof(c2->error_data.sense_data_buff); 1939c349775eSScott Teel memcpy(cmd->sense_buffer, 1940c349775eSScott Teel c2->error_data.sense_data_buff, data_len); 1941a09c1441SScott Teel retry = 1; 1942c349775eSScott Teel break; 1943c349775eSScott Teel case IOACCEL2_STATUS_SR_TASK_COMP_BUSY: 1944a09c1441SScott Teel retry = 1; 1945c349775eSScott Teel break; 1946c349775eSScott Teel case IOACCEL2_STATUS_SR_TASK_COMP_RES_CON: 1947a09c1441SScott Teel retry = 1; 1948c349775eSScott Teel break; 1949c349775eSScott Teel case IOACCEL2_STATUS_SR_TASK_COMP_SET_FULL: 19504a8da22bSStephen Cameron retry = 1; 1951c349775eSScott Teel break; 1952c349775eSScott Teel case IOACCEL2_STATUS_SR_TASK_COMP_ABORTED: 1953a09c1441SScott Teel retry = 1; 1954c349775eSScott Teel break; 1955c349775eSScott Teel default: 1956a09c1441SScott Teel retry = 1; 1957c349775eSScott Teel break; 1958c349775eSScott Teel } 1959c349775eSScott Teel break; 1960c349775eSScott Teel case IOACCEL2_SERV_RESPONSE_FAILURE: 1961c40820d5SJoe Handzik switch (c2->error_data.status) { 1962c40820d5SJoe Handzik case IOACCEL2_STATUS_SR_IO_ERROR: 1963c40820d5SJoe Handzik case IOACCEL2_STATUS_SR_IO_ABORTED: 1964c40820d5SJoe Handzik case IOACCEL2_STATUS_SR_OVERRUN: 1965c40820d5SJoe Handzik retry = 1; 1966c40820d5SJoe Handzik break; 1967c40820d5SJoe Handzik case IOACCEL2_STATUS_SR_UNDERRUN: 1968c40820d5SJoe Handzik cmd->result = (DID_OK << 16); /* host byte */ 1969c40820d5SJoe Handzik cmd->result |= (COMMAND_COMPLETE << 8); /* msg byte */ 1970c40820d5SJoe Handzik ioaccel2_resid = get_unaligned_le32( 1971c40820d5SJoe Handzik &c2->error_data.resid_cnt[0]); 1972c40820d5SJoe Handzik scsi_set_resid(cmd, ioaccel2_resid); 1973c40820d5SJoe Handzik break; 1974c40820d5SJoe Handzik case IOACCEL2_STATUS_SR_NO_PATH_TO_DEVICE: 1975c40820d5SJoe Handzik case IOACCEL2_STATUS_SR_INVALID_DEVICE: 1976c40820d5SJoe Handzik case IOACCEL2_STATUS_SR_IOACCEL_DISABLED: 1977c40820d5SJoe Handzik /* We will get an event from ctlr to trigger rescan */ 1978c40820d5SJoe Handzik retry = 1; 1979c40820d5SJoe Handzik break; 1980c40820d5SJoe Handzik default: 1981c40820d5SJoe Handzik retry = 1; 1982c40820d5SJoe Handzik } 1983c349775eSScott Teel break; 1984c349775eSScott Teel case IOACCEL2_SERV_RESPONSE_TMF_COMPLETE: 1985c349775eSScott Teel break; 1986c349775eSScott Teel case IOACCEL2_SERV_RESPONSE_TMF_SUCCESS: 1987c349775eSScott Teel break; 1988c349775eSScott Teel case IOACCEL2_SERV_RESPONSE_TMF_REJECTED: 1989a09c1441SScott Teel retry = 1; 1990c349775eSScott Teel break; 1991c349775eSScott Teel case IOACCEL2_SERV_RESPONSE_TMF_WRONG_LUN: 1992c349775eSScott Teel break; 1993c349775eSScott Teel default: 1994a09c1441SScott Teel retry = 1; 1995c349775eSScott Teel break; 1996c349775eSScott Teel } 1997a09c1441SScott Teel 1998a09c1441SScott Teel return retry; /* retry on raid path? */ 1999c349775eSScott Teel } 2000c349775eSScott Teel 2001a58e7e53SWebb Scales static void hpsa_cmd_resolve_events(struct ctlr_info *h, 2002a58e7e53SWebb Scales struct CommandList *c) 2003a58e7e53SWebb Scales { 2004*d604f533SWebb Scales bool do_wake = false; 2005*d604f533SWebb Scales 2006a58e7e53SWebb Scales /* 2007a58e7e53SWebb Scales * Prevent the following race in the abort handler: 2008a58e7e53SWebb Scales * 2009a58e7e53SWebb Scales * 1. LLD is requested to abort a SCSI command 2010a58e7e53SWebb Scales * 2. The SCSI command completes 2011a58e7e53SWebb Scales * 3. The struct CommandList associated with step 2 is made available 2012a58e7e53SWebb Scales * 4. New I/O request to LLD to another LUN re-uses struct CommandList 2013a58e7e53SWebb Scales * 5. Abort handler follows scsi_cmnd->host_scribble and 2014a58e7e53SWebb Scales * finds struct CommandList and tries to aborts it 2015a58e7e53SWebb Scales * Now we have aborted the wrong command. 2016a58e7e53SWebb Scales * 2017*d604f533SWebb Scales * Reset c->scsi_cmd here so that the abort or reset handler will know 2018*d604f533SWebb Scales * this command has completed. Then, check to see if the handler is 2019a58e7e53SWebb Scales * waiting for this command, and, if so, wake it. 2020a58e7e53SWebb Scales */ 2021a58e7e53SWebb Scales c->scsi_cmd = SCSI_CMD_IDLE; 2022*d604f533SWebb Scales mb(); /* Declare command idle before checking for pending events. */ 2023a58e7e53SWebb Scales if (c->abort_pending) { 2024*d604f533SWebb Scales do_wake = true; 2025a58e7e53SWebb Scales c->abort_pending = false; 2026a58e7e53SWebb Scales } 2027*d604f533SWebb Scales if (c->reset_pending) { 2028*d604f533SWebb Scales unsigned long flags; 2029*d604f533SWebb Scales struct hpsa_scsi_dev_t *dev; 2030*d604f533SWebb Scales 2031*d604f533SWebb Scales /* 2032*d604f533SWebb Scales * There appears to be a reset pending; lock the lock and 2033*d604f533SWebb Scales * reconfirm. If so, then decrement the count of outstanding 2034*d604f533SWebb Scales * commands and wake the reset command if this is the last one. 2035*d604f533SWebb Scales */ 2036*d604f533SWebb Scales spin_lock_irqsave(&h->lock, flags); 2037*d604f533SWebb Scales dev = c->reset_pending; /* Re-fetch under the lock. */ 2038*d604f533SWebb Scales if (dev && atomic_dec_and_test(&dev->reset_cmds_out)) 2039*d604f533SWebb Scales do_wake = true; 2040*d604f533SWebb Scales c->reset_pending = NULL; 2041*d604f533SWebb Scales spin_unlock_irqrestore(&h->lock, flags); 2042*d604f533SWebb Scales } 2043*d604f533SWebb Scales 2044*d604f533SWebb Scales if (do_wake) 2045*d604f533SWebb Scales wake_up_all(&h->event_sync_wait_queue); 2046a58e7e53SWebb Scales } 2047a58e7e53SWebb Scales 204873153fe5SWebb Scales static void hpsa_cmd_resolve_and_free(struct ctlr_info *h, 204973153fe5SWebb Scales struct CommandList *c) 205073153fe5SWebb Scales { 205173153fe5SWebb Scales hpsa_cmd_resolve_events(h, c); 205273153fe5SWebb Scales cmd_tagged_free(h, c); 205373153fe5SWebb Scales } 205473153fe5SWebb Scales 20558a0ff92cSWebb Scales static void hpsa_cmd_free_and_done(struct ctlr_info *h, 20568a0ff92cSWebb Scales struct CommandList *c, struct scsi_cmnd *cmd) 20578a0ff92cSWebb Scales { 205873153fe5SWebb Scales hpsa_cmd_resolve_and_free(h, c); 20598a0ff92cSWebb Scales cmd->scsi_done(cmd); 20608a0ff92cSWebb Scales } 20618a0ff92cSWebb Scales 20628a0ff92cSWebb Scales static void hpsa_retry_cmd(struct ctlr_info *h, struct CommandList *c) 20638a0ff92cSWebb Scales { 20648a0ff92cSWebb Scales INIT_WORK(&c->work, hpsa_command_resubmit_worker); 20658a0ff92cSWebb Scales queue_work_on(raw_smp_processor_id(), h->resubmit_wq, &c->work); 20668a0ff92cSWebb Scales } 20678a0ff92cSWebb Scales 2068a58e7e53SWebb Scales static void hpsa_set_scsi_cmd_aborted(struct scsi_cmnd *cmd) 2069a58e7e53SWebb Scales { 2070a58e7e53SWebb Scales cmd->result = DID_ABORT << 16; 2071a58e7e53SWebb Scales } 2072a58e7e53SWebb Scales 2073a58e7e53SWebb Scales static void hpsa_cmd_abort_and_free(struct ctlr_info *h, struct CommandList *c, 2074a58e7e53SWebb Scales struct scsi_cmnd *cmd) 2075a58e7e53SWebb Scales { 2076a58e7e53SWebb Scales hpsa_set_scsi_cmd_aborted(cmd); 2077a58e7e53SWebb Scales dev_warn(&h->pdev->dev, "CDB %16phN was aborted with status 0x%x\n", 2078a58e7e53SWebb Scales c->Request.CDB, c->err_info->ScsiStatus); 207973153fe5SWebb Scales hpsa_cmd_resolve_and_free(h, c); 2080a58e7e53SWebb Scales } 2081a58e7e53SWebb Scales 2082c349775eSScott Teel static void process_ioaccel2_completion(struct ctlr_info *h, 2083c349775eSScott Teel struct CommandList *c, struct scsi_cmnd *cmd, 2084c349775eSScott Teel struct hpsa_scsi_dev_t *dev) 2085c349775eSScott Teel { 2086c349775eSScott Teel struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex]; 2087c349775eSScott Teel 2088c349775eSScott Teel /* check for good status */ 2089c349775eSScott Teel if (likely(c2->error_data.serv_response == 0 && 20908a0ff92cSWebb Scales c2->error_data.status == 0)) 20918a0ff92cSWebb Scales return hpsa_cmd_free_and_done(h, c, cmd); 2092c349775eSScott Teel 20938a0ff92cSWebb Scales /* 20948a0ff92cSWebb Scales * Any RAID offload error results in retry which will use 2095c349775eSScott Teel * the normal I/O path so the controller can handle whatever's 2096c349775eSScott Teel * wrong. 2097c349775eSScott Teel */ 2098c349775eSScott Teel if (is_logical_dev_addr_mode(dev->scsi3addr) && 2099c349775eSScott Teel c2->error_data.serv_response == 2100c349775eSScott Teel IOACCEL2_SERV_RESPONSE_FAILURE) { 2101080ef1ccSDon Brace if (c2->error_data.status == 2102080ef1ccSDon Brace IOACCEL2_STATUS_SR_IOACCEL_DISABLED) 2103c349775eSScott Teel dev->offload_enabled = 0; 21048a0ff92cSWebb Scales 21058a0ff92cSWebb Scales return hpsa_retry_cmd(h, c); 2106080ef1ccSDon Brace } 2107080ef1ccSDon Brace 2108080ef1ccSDon Brace if (handle_ioaccel_mode2_error(h, c, cmd, c2)) 21098a0ff92cSWebb Scales return hpsa_retry_cmd(h, c); 2110080ef1ccSDon Brace 21118a0ff92cSWebb Scales return hpsa_cmd_free_and_done(h, c, cmd); 2112c349775eSScott Teel } 2113c349775eSScott Teel 21149437ac43SStephen Cameron /* Returns 0 on success, < 0 otherwise. */ 21159437ac43SStephen Cameron static int hpsa_evaluate_tmf_status(struct ctlr_info *h, 21169437ac43SStephen Cameron struct CommandList *cp) 21179437ac43SStephen Cameron { 21189437ac43SStephen Cameron u8 tmf_status = cp->err_info->ScsiStatus; 21199437ac43SStephen Cameron 21209437ac43SStephen Cameron switch (tmf_status) { 21219437ac43SStephen Cameron case CISS_TMF_COMPLETE: 21229437ac43SStephen Cameron /* 21239437ac43SStephen Cameron * CISS_TMF_COMPLETE never happens, instead, 21249437ac43SStephen Cameron * ei->CommandStatus == 0 for this case. 21259437ac43SStephen Cameron */ 21269437ac43SStephen Cameron case CISS_TMF_SUCCESS: 21279437ac43SStephen Cameron return 0; 21289437ac43SStephen Cameron case CISS_TMF_INVALID_FRAME: 21299437ac43SStephen Cameron case CISS_TMF_NOT_SUPPORTED: 21309437ac43SStephen Cameron case CISS_TMF_FAILED: 21319437ac43SStephen Cameron case CISS_TMF_WRONG_LUN: 21329437ac43SStephen Cameron case CISS_TMF_OVERLAPPED_TAG: 21339437ac43SStephen Cameron break; 21349437ac43SStephen Cameron default: 21359437ac43SStephen Cameron dev_warn(&h->pdev->dev, "Unknown TMF status: 0x%02x\n", 21369437ac43SStephen Cameron tmf_status); 21379437ac43SStephen Cameron break; 21389437ac43SStephen Cameron } 21399437ac43SStephen Cameron return -tmf_status; 21409437ac43SStephen Cameron } 21419437ac43SStephen Cameron 21421fb011fbSStephen M. Cameron static void complete_scsi_command(struct CommandList *cp) 2143edd16368SStephen M. Cameron { 2144edd16368SStephen M. Cameron struct scsi_cmnd *cmd; 2145edd16368SStephen M. Cameron struct ctlr_info *h; 2146edd16368SStephen M. Cameron struct ErrorInfo *ei; 2147283b4a9bSStephen M. Cameron struct hpsa_scsi_dev_t *dev; 2148d9a729f3SWebb Scales struct io_accel2_cmd *c2; 2149edd16368SStephen M. Cameron 21509437ac43SStephen Cameron u8 sense_key; 21519437ac43SStephen Cameron u8 asc; /* additional sense code */ 21529437ac43SStephen Cameron u8 ascq; /* additional sense code qualifier */ 2153db111e18SStephen M. Cameron unsigned long sense_data_size; 2154edd16368SStephen M. Cameron 2155edd16368SStephen M. Cameron ei = cp->err_info; 21567fa3030cSStephen Cameron cmd = cp->scsi_cmd; 2157edd16368SStephen M. Cameron h = cp->h; 2158283b4a9bSStephen M. Cameron dev = cmd->device->hostdata; 2159d9a729f3SWebb Scales c2 = &h->ioaccel2_cmd_pool[cp->cmdindex]; 2160edd16368SStephen M. Cameron 2161edd16368SStephen M. Cameron scsi_dma_unmap(cmd); /* undo the DMA mappings */ 2162e1f7de0cSMatt Gates if ((cp->cmd_type == CMD_SCSI) && 21632b08b3e9SDon Brace (le16_to_cpu(cp->Header.SGTotal) > h->max_cmd_sg_entries)) 216433a2ffceSStephen M. Cameron hpsa_unmap_sg_chain_block(h, cp); 2165edd16368SStephen M. Cameron 2166d9a729f3SWebb Scales if ((cp->cmd_type == CMD_IOACCEL2) && 2167d9a729f3SWebb Scales (c2->sg[0].chain_indicator == IOACCEL2_CHAIN)) 2168d9a729f3SWebb Scales hpsa_unmap_ioaccel2_sg_chain_block(h, c2); 2169d9a729f3SWebb Scales 2170edd16368SStephen M. Cameron cmd->result = (DID_OK << 16); /* host byte */ 2171edd16368SStephen M. Cameron cmd->result |= (COMMAND_COMPLETE << 8); /* msg byte */ 2172c349775eSScott Teel 217303383736SDon Brace if (cp->cmd_type == CMD_IOACCEL2 || cp->cmd_type == CMD_IOACCEL1) 217403383736SDon Brace atomic_dec(&cp->phys_disk->ioaccel_cmds_out); 217503383736SDon Brace 217625163bd5SWebb Scales /* 217725163bd5SWebb Scales * We check for lockup status here as it may be set for 217825163bd5SWebb Scales * CMD_SCSI, CMD_IOACCEL1 and CMD_IOACCEL2 commands by 217925163bd5SWebb Scales * fail_all_oustanding_cmds() 218025163bd5SWebb Scales */ 218125163bd5SWebb Scales if (unlikely(ei->CommandStatus == CMD_CTLR_LOCKUP)) { 218225163bd5SWebb Scales /* DID_NO_CONNECT will prevent a retry */ 218325163bd5SWebb Scales cmd->result = DID_NO_CONNECT << 16; 21848a0ff92cSWebb Scales return hpsa_cmd_free_and_done(h, cp, cmd); 218525163bd5SWebb Scales } 218625163bd5SWebb Scales 2187*d604f533SWebb Scales if ((unlikely(hpsa_is_pending_event(cp)))) { 2188*d604f533SWebb Scales if (cp->reset_pending) 2189*d604f533SWebb Scales return hpsa_cmd_resolve_and_free(h, cp); 2190*d604f533SWebb Scales if (cp->abort_pending) 2191*d604f533SWebb Scales return hpsa_cmd_abort_and_free(h, cp, cmd); 2192*d604f533SWebb Scales } 2193*d604f533SWebb Scales 2194c349775eSScott Teel if (cp->cmd_type == CMD_IOACCEL2) 2195c349775eSScott Teel return process_ioaccel2_completion(h, cp, cmd, dev); 2196c349775eSScott Teel 21976aa4c361SRobert Elliott scsi_set_resid(cmd, ei->ResidualCnt); 21988a0ff92cSWebb Scales if (ei->CommandStatus == 0) 21998a0ff92cSWebb Scales return hpsa_cmd_free_and_done(h, cp, cmd); 22006aa4c361SRobert Elliott 2201e1f7de0cSMatt Gates /* For I/O accelerator commands, copy over some fields to the normal 2202e1f7de0cSMatt Gates * CISS header used below for error handling. 2203e1f7de0cSMatt Gates */ 2204e1f7de0cSMatt Gates if (cp->cmd_type == CMD_IOACCEL1) { 2205e1f7de0cSMatt Gates struct io_accel1_cmd *c = &h->ioaccel_cmd_pool[cp->cmdindex]; 22062b08b3e9SDon Brace cp->Header.SGList = scsi_sg_count(cmd); 22072b08b3e9SDon Brace cp->Header.SGTotal = cpu_to_le16(cp->Header.SGList); 22082b08b3e9SDon Brace cp->Request.CDBLen = le16_to_cpu(c->io_flags) & 22092b08b3e9SDon Brace IOACCEL1_IOFLAGS_CDBLEN_MASK; 221050a0decfSStephen M. Cameron cp->Header.tag = c->tag; 2211e1f7de0cSMatt Gates memcpy(cp->Header.LUN.LunAddrBytes, c->CISS_LUN, 8); 2212e1f7de0cSMatt Gates memcpy(cp->Request.CDB, c->CDB, cp->Request.CDBLen); 2213283b4a9bSStephen M. Cameron 2214283b4a9bSStephen M. Cameron /* Any RAID offload error results in retry which will use 2215283b4a9bSStephen M. Cameron * the normal I/O path so the controller can handle whatever's 2216283b4a9bSStephen M. Cameron * wrong. 2217283b4a9bSStephen M. Cameron */ 2218283b4a9bSStephen M. Cameron if (is_logical_dev_addr_mode(dev->scsi3addr)) { 2219283b4a9bSStephen M. Cameron if (ei->CommandStatus == CMD_IOACCEL_DISABLED) 2220283b4a9bSStephen M. Cameron dev->offload_enabled = 0; 22218a0ff92cSWebb Scales return hpsa_retry_cmd(h, cp); 2222283b4a9bSStephen M. Cameron } 2223e1f7de0cSMatt Gates } 2224e1f7de0cSMatt Gates 2225edd16368SStephen M. Cameron /* an error has occurred */ 2226edd16368SStephen M. Cameron switch (ei->CommandStatus) { 2227edd16368SStephen M. Cameron 2228edd16368SStephen M. Cameron case CMD_TARGET_STATUS: 22299437ac43SStephen Cameron cmd->result |= ei->ScsiStatus; 22309437ac43SStephen Cameron /* copy the sense data */ 22319437ac43SStephen Cameron if (SCSI_SENSE_BUFFERSIZE < sizeof(ei->SenseInfo)) 22329437ac43SStephen Cameron sense_data_size = SCSI_SENSE_BUFFERSIZE; 22339437ac43SStephen Cameron else 22349437ac43SStephen Cameron sense_data_size = sizeof(ei->SenseInfo); 22359437ac43SStephen Cameron if (ei->SenseLen < sense_data_size) 22369437ac43SStephen Cameron sense_data_size = ei->SenseLen; 22379437ac43SStephen Cameron memcpy(cmd->sense_buffer, ei->SenseInfo, sense_data_size); 22389437ac43SStephen Cameron if (ei->ScsiStatus) 22399437ac43SStephen Cameron decode_sense_data(ei->SenseInfo, sense_data_size, 22409437ac43SStephen Cameron &sense_key, &asc, &ascq); 2241edd16368SStephen M. Cameron if (ei->ScsiStatus == SAM_STAT_CHECK_CONDITION) { 22421d3b3609SMatt Gates if (sense_key == ABORTED_COMMAND) { 22432e311fbaSStephen M. Cameron cmd->result |= DID_SOFT_ERROR << 16; 22441d3b3609SMatt Gates break; 22451d3b3609SMatt Gates } 2246edd16368SStephen M. Cameron break; 2247edd16368SStephen M. Cameron } 2248edd16368SStephen M. Cameron /* Problem was not a check condition 2249edd16368SStephen M. Cameron * Pass it up to the upper layers... 2250edd16368SStephen M. Cameron */ 2251edd16368SStephen M. Cameron if (ei->ScsiStatus) { 2252edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p has status 0x%x " 2253edd16368SStephen M. Cameron "Sense: 0x%x, ASC: 0x%x, ASCQ: 0x%x, " 2254edd16368SStephen M. Cameron "Returning result: 0x%x\n", 2255edd16368SStephen M. Cameron cp, ei->ScsiStatus, 2256edd16368SStephen M. Cameron sense_key, asc, ascq, 2257edd16368SStephen M. Cameron cmd->result); 2258edd16368SStephen M. Cameron } else { /* scsi status is zero??? How??? */ 2259edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p SCSI status was 0. " 2260edd16368SStephen M. Cameron "Returning no connection.\n", cp), 2261edd16368SStephen M. Cameron 2262edd16368SStephen M. Cameron /* Ordinarily, this case should never happen, 2263edd16368SStephen M. Cameron * but there is a bug in some released firmware 2264edd16368SStephen M. Cameron * revisions that allows it to happen if, for 2265edd16368SStephen M. Cameron * example, a 4100 backplane loses power and 2266edd16368SStephen M. Cameron * the tape drive is in it. We assume that 2267edd16368SStephen M. Cameron * it's a fatal error of some kind because we 2268edd16368SStephen M. Cameron * can't show that it wasn't. We will make it 2269edd16368SStephen M. Cameron * look like selection timeout since that is 2270edd16368SStephen M. Cameron * the most common reason for this to occur, 2271edd16368SStephen M. Cameron * and it's severe enough. 2272edd16368SStephen M. Cameron */ 2273edd16368SStephen M. Cameron 2274edd16368SStephen M. Cameron cmd->result = DID_NO_CONNECT << 16; 2275edd16368SStephen M. Cameron } 2276edd16368SStephen M. Cameron break; 2277edd16368SStephen M. Cameron 2278edd16368SStephen M. Cameron case CMD_DATA_UNDERRUN: /* let mid layer handle it. */ 2279edd16368SStephen M. Cameron break; 2280edd16368SStephen M. Cameron case CMD_DATA_OVERRUN: 2281f42e81e1SStephen Cameron dev_warn(&h->pdev->dev, 2282f42e81e1SStephen Cameron "CDB %16phN data overrun\n", cp->Request.CDB); 2283edd16368SStephen M. Cameron break; 2284edd16368SStephen M. Cameron case CMD_INVALID: { 2285edd16368SStephen M. Cameron /* print_bytes(cp, sizeof(*cp), 1, 0); 2286edd16368SStephen M. Cameron print_cmd(cp); */ 2287edd16368SStephen M. Cameron /* We get CMD_INVALID if you address a non-existent device 2288edd16368SStephen M. Cameron * instead of a selection timeout (no response). You will 2289edd16368SStephen M. Cameron * see this if you yank out a drive, then try to access it. 2290edd16368SStephen M. Cameron * This is kind of a shame because it means that any other 2291edd16368SStephen M. Cameron * CMD_INVALID (e.g. driver bug) will get interpreted as a 2292edd16368SStephen M. Cameron * missing target. */ 2293edd16368SStephen M. Cameron cmd->result = DID_NO_CONNECT << 16; 2294edd16368SStephen M. Cameron } 2295edd16368SStephen M. Cameron break; 2296edd16368SStephen M. Cameron case CMD_PROTOCOL_ERR: 2297256d0eaaSStephen M. Cameron cmd->result = DID_ERROR << 16; 2298f42e81e1SStephen Cameron dev_warn(&h->pdev->dev, "CDB %16phN : protocol error\n", 2299f42e81e1SStephen Cameron cp->Request.CDB); 2300edd16368SStephen M. Cameron break; 2301edd16368SStephen M. Cameron case CMD_HARDWARE_ERR: 2302edd16368SStephen M. Cameron cmd->result = DID_ERROR << 16; 2303f42e81e1SStephen Cameron dev_warn(&h->pdev->dev, "CDB %16phN : hardware error\n", 2304f42e81e1SStephen Cameron cp->Request.CDB); 2305edd16368SStephen M. Cameron break; 2306edd16368SStephen M. Cameron case CMD_CONNECTION_LOST: 2307edd16368SStephen M. Cameron cmd->result = DID_ERROR << 16; 2308f42e81e1SStephen Cameron dev_warn(&h->pdev->dev, "CDB %16phN : connection lost\n", 2309f42e81e1SStephen Cameron cp->Request.CDB); 2310edd16368SStephen M. Cameron break; 2311edd16368SStephen M. Cameron case CMD_ABORTED: 2312a58e7e53SWebb Scales /* Return now to avoid calling scsi_done(). */ 2313a58e7e53SWebb Scales return hpsa_cmd_abort_and_free(h, cp, cmd); 2314edd16368SStephen M. Cameron case CMD_ABORT_FAILED: 2315edd16368SStephen M. Cameron cmd->result = DID_ERROR << 16; 2316f42e81e1SStephen Cameron dev_warn(&h->pdev->dev, "CDB %16phN : abort failed\n", 2317f42e81e1SStephen Cameron cp->Request.CDB); 2318edd16368SStephen M. Cameron break; 2319edd16368SStephen M. Cameron case CMD_UNSOLICITED_ABORT: 2320f6e76055SStephen M. Cameron cmd->result = DID_SOFT_ERROR << 16; /* retry the command */ 2321f42e81e1SStephen Cameron dev_warn(&h->pdev->dev, "CDB %16phN : unsolicited abort\n", 2322f42e81e1SStephen Cameron cp->Request.CDB); 2323edd16368SStephen M. Cameron break; 2324edd16368SStephen M. Cameron case CMD_TIMEOUT: 2325edd16368SStephen M. Cameron cmd->result = DID_TIME_OUT << 16; 2326f42e81e1SStephen Cameron dev_warn(&h->pdev->dev, "CDB %16phN timed out\n", 2327f42e81e1SStephen Cameron cp->Request.CDB); 2328edd16368SStephen M. Cameron break; 23291d5e2ed0SStephen M. Cameron case CMD_UNABORTABLE: 23301d5e2ed0SStephen M. Cameron cmd->result = DID_ERROR << 16; 23311d5e2ed0SStephen M. Cameron dev_warn(&h->pdev->dev, "Command unabortable\n"); 23321d5e2ed0SStephen M. Cameron break; 23339437ac43SStephen Cameron case CMD_TMF_STATUS: 23349437ac43SStephen Cameron if (hpsa_evaluate_tmf_status(h, cp)) /* TMF failed? */ 23359437ac43SStephen Cameron cmd->result = DID_ERROR << 16; 23369437ac43SStephen Cameron break; 2337283b4a9bSStephen M. Cameron case CMD_IOACCEL_DISABLED: 2338283b4a9bSStephen M. Cameron /* This only handles the direct pass-through case since RAID 2339283b4a9bSStephen M. Cameron * offload is handled above. Just attempt a retry. 2340283b4a9bSStephen M. Cameron */ 2341283b4a9bSStephen M. Cameron cmd->result = DID_SOFT_ERROR << 16; 2342283b4a9bSStephen M. Cameron dev_warn(&h->pdev->dev, 2343283b4a9bSStephen M. Cameron "cp %p had HP SSD Smart Path error\n", cp); 2344283b4a9bSStephen M. Cameron break; 2345edd16368SStephen M. Cameron default: 2346edd16368SStephen M. Cameron cmd->result = DID_ERROR << 16; 2347edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p returned unknown status %x\n", 2348edd16368SStephen M. Cameron cp, ei->CommandStatus); 2349edd16368SStephen M. Cameron } 23508a0ff92cSWebb Scales 23518a0ff92cSWebb Scales return hpsa_cmd_free_and_done(h, cp, cmd); 2352edd16368SStephen M. Cameron } 2353edd16368SStephen M. Cameron 2354edd16368SStephen M. Cameron static void hpsa_pci_unmap(struct pci_dev *pdev, 2355edd16368SStephen M. Cameron struct CommandList *c, int sg_used, int data_direction) 2356edd16368SStephen M. Cameron { 2357edd16368SStephen M. Cameron int i; 2358edd16368SStephen M. Cameron 235950a0decfSStephen M. Cameron for (i = 0; i < sg_used; i++) 236050a0decfSStephen M. Cameron pci_unmap_single(pdev, (dma_addr_t) le64_to_cpu(c->SG[i].Addr), 236150a0decfSStephen M. Cameron le32_to_cpu(c->SG[i].Len), 2362edd16368SStephen M. Cameron data_direction); 2363edd16368SStephen M. Cameron } 2364edd16368SStephen M. Cameron 2365a2dac136SStephen M. Cameron static int hpsa_map_one(struct pci_dev *pdev, 2366edd16368SStephen M. Cameron struct CommandList *cp, 2367edd16368SStephen M. Cameron unsigned char *buf, 2368edd16368SStephen M. Cameron size_t buflen, 2369edd16368SStephen M. Cameron int data_direction) 2370edd16368SStephen M. Cameron { 237101a02ffcSStephen M. Cameron u64 addr64; 2372edd16368SStephen M. Cameron 2373edd16368SStephen M. Cameron if (buflen == 0 || data_direction == PCI_DMA_NONE) { 2374edd16368SStephen M. Cameron cp->Header.SGList = 0; 237550a0decfSStephen M. Cameron cp->Header.SGTotal = cpu_to_le16(0); 2376a2dac136SStephen M. Cameron return 0; 2377edd16368SStephen M. Cameron } 2378edd16368SStephen M. Cameron 237950a0decfSStephen M. Cameron addr64 = pci_map_single(pdev, buf, buflen, data_direction); 2380eceaae18SShuah Khan if (dma_mapping_error(&pdev->dev, addr64)) { 2381a2dac136SStephen M. Cameron /* Prevent subsequent unmap of something never mapped */ 2382eceaae18SShuah Khan cp->Header.SGList = 0; 238350a0decfSStephen M. Cameron cp->Header.SGTotal = cpu_to_le16(0); 2384a2dac136SStephen M. Cameron return -1; 2385eceaae18SShuah Khan } 238650a0decfSStephen M. Cameron cp->SG[0].Addr = cpu_to_le64(addr64); 238750a0decfSStephen M. Cameron cp->SG[0].Len = cpu_to_le32(buflen); 238850a0decfSStephen M. Cameron cp->SG[0].Ext = cpu_to_le32(HPSA_SG_LAST); /* we are not chaining */ 238950a0decfSStephen M. Cameron cp->Header.SGList = 1; /* no. SGs contig in this cmd */ 239050a0decfSStephen M. Cameron cp->Header.SGTotal = cpu_to_le16(1); /* total sgs in cmd list */ 2391a2dac136SStephen M. Cameron return 0; 2392edd16368SStephen M. Cameron } 2393edd16368SStephen M. Cameron 239425163bd5SWebb Scales #define NO_TIMEOUT ((unsigned long) -1) 239525163bd5SWebb Scales #define DEFAULT_TIMEOUT 30000 /* milliseconds */ 239625163bd5SWebb Scales static int hpsa_scsi_do_simple_cmd_core(struct ctlr_info *h, 239725163bd5SWebb Scales struct CommandList *c, int reply_queue, unsigned long timeout_msecs) 2398edd16368SStephen M. Cameron { 2399edd16368SStephen M. Cameron DECLARE_COMPLETION_ONSTACK(wait); 2400edd16368SStephen M. Cameron 2401edd16368SStephen M. Cameron c->waiting = &wait; 240225163bd5SWebb Scales __enqueue_cmd_and_start_io(h, c, reply_queue); 240325163bd5SWebb Scales if (timeout_msecs == NO_TIMEOUT) { 240425163bd5SWebb Scales /* TODO: get rid of this no-timeout thing */ 240525163bd5SWebb Scales wait_for_completion_io(&wait); 240625163bd5SWebb Scales return IO_OK; 240725163bd5SWebb Scales } 240825163bd5SWebb Scales if (!wait_for_completion_io_timeout(&wait, 240925163bd5SWebb Scales msecs_to_jiffies(timeout_msecs))) { 241025163bd5SWebb Scales dev_warn(&h->pdev->dev, "Command timed out.\n"); 241125163bd5SWebb Scales return -ETIMEDOUT; 241225163bd5SWebb Scales } 241325163bd5SWebb Scales return IO_OK; 241425163bd5SWebb Scales } 241525163bd5SWebb Scales 241625163bd5SWebb Scales static int hpsa_scsi_do_simple_cmd(struct ctlr_info *h, struct CommandList *c, 241725163bd5SWebb Scales int reply_queue, unsigned long timeout_msecs) 241825163bd5SWebb Scales { 241925163bd5SWebb Scales if (unlikely(lockup_detected(h))) { 242025163bd5SWebb Scales c->err_info->CommandStatus = CMD_CTLR_LOCKUP; 242125163bd5SWebb Scales return IO_OK; 242225163bd5SWebb Scales } 242325163bd5SWebb Scales return hpsa_scsi_do_simple_cmd_core(h, c, reply_queue, timeout_msecs); 2424edd16368SStephen M. Cameron } 2425edd16368SStephen M. Cameron 2426094963daSStephen M. Cameron static u32 lockup_detected(struct ctlr_info *h) 2427094963daSStephen M. Cameron { 2428094963daSStephen M. Cameron int cpu; 2429094963daSStephen M. Cameron u32 rc, *lockup_detected; 2430094963daSStephen M. Cameron 2431094963daSStephen M. Cameron cpu = get_cpu(); 2432094963daSStephen M. Cameron lockup_detected = per_cpu_ptr(h->lockup_detected, cpu); 2433094963daSStephen M. Cameron rc = *lockup_detected; 2434094963daSStephen M. Cameron put_cpu(); 2435094963daSStephen M. Cameron return rc; 2436094963daSStephen M. Cameron } 2437094963daSStephen M. Cameron 24389c2fc160SStephen M. Cameron #define MAX_DRIVER_CMD_RETRIES 25 243925163bd5SWebb Scales static int hpsa_scsi_do_simple_cmd_with_retry(struct ctlr_info *h, 244025163bd5SWebb Scales struct CommandList *c, int data_direction, unsigned long timeout_msecs) 2441edd16368SStephen M. Cameron { 24429c2fc160SStephen M. Cameron int backoff_time = 10, retry_count = 0; 244325163bd5SWebb Scales int rc; 2444edd16368SStephen M. Cameron 2445edd16368SStephen M. Cameron do { 24467630abd0SJoe Perches memset(c->err_info, 0, sizeof(*c->err_info)); 244725163bd5SWebb Scales rc = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE, 244825163bd5SWebb Scales timeout_msecs); 244925163bd5SWebb Scales if (rc) 245025163bd5SWebb Scales break; 2451edd16368SStephen M. Cameron retry_count++; 24529c2fc160SStephen M. Cameron if (retry_count > 3) { 24539c2fc160SStephen M. Cameron msleep(backoff_time); 24549c2fc160SStephen M. Cameron if (backoff_time < 1000) 24559c2fc160SStephen M. Cameron backoff_time *= 2; 24569c2fc160SStephen M. Cameron } 2457852af20aSMatt Bondurant } while ((check_for_unit_attention(h, c) || 24589c2fc160SStephen M. Cameron check_for_busy(h, c)) && 24599c2fc160SStephen M. Cameron retry_count <= MAX_DRIVER_CMD_RETRIES); 2460edd16368SStephen M. Cameron hpsa_pci_unmap(h->pdev, c, 1, data_direction); 246125163bd5SWebb Scales if (retry_count > MAX_DRIVER_CMD_RETRIES) 246225163bd5SWebb Scales rc = -EIO; 246325163bd5SWebb Scales return rc; 2464edd16368SStephen M. Cameron } 2465edd16368SStephen M. Cameron 2466d1e8beacSStephen M. Cameron static void hpsa_print_cmd(struct ctlr_info *h, char *txt, 2467d1e8beacSStephen M. Cameron struct CommandList *c) 2468edd16368SStephen M. Cameron { 2469d1e8beacSStephen M. Cameron const u8 *cdb = c->Request.CDB; 2470d1e8beacSStephen M. Cameron const u8 *lun = c->Header.LUN.LunAddrBytes; 2471edd16368SStephen M. Cameron 2472d1e8beacSStephen M. Cameron dev_warn(&h->pdev->dev, "%s: LUN:%02x%02x%02x%02x%02x%02x%02x%02x" 2473d1e8beacSStephen M. Cameron " CDB:%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x\n", 2474d1e8beacSStephen M. Cameron txt, lun[0], lun[1], lun[2], lun[3], 2475d1e8beacSStephen M. Cameron lun[4], lun[5], lun[6], lun[7], 2476d1e8beacSStephen M. Cameron cdb[0], cdb[1], cdb[2], cdb[3], 2477d1e8beacSStephen M. Cameron cdb[4], cdb[5], cdb[6], cdb[7], 2478d1e8beacSStephen M. Cameron cdb[8], cdb[9], cdb[10], cdb[11], 2479d1e8beacSStephen M. Cameron cdb[12], cdb[13], cdb[14], cdb[15]); 2480d1e8beacSStephen M. Cameron } 2481d1e8beacSStephen M. Cameron 2482d1e8beacSStephen M. Cameron static void hpsa_scsi_interpret_error(struct ctlr_info *h, 2483d1e8beacSStephen M. Cameron struct CommandList *cp) 2484d1e8beacSStephen M. Cameron { 2485d1e8beacSStephen M. Cameron const struct ErrorInfo *ei = cp->err_info; 2486d1e8beacSStephen M. Cameron struct device *d = &cp->h->pdev->dev; 24879437ac43SStephen Cameron u8 sense_key, asc, ascq; 24889437ac43SStephen Cameron int sense_len; 2489d1e8beacSStephen M. Cameron 2490edd16368SStephen M. Cameron switch (ei->CommandStatus) { 2491edd16368SStephen M. Cameron case CMD_TARGET_STATUS: 24929437ac43SStephen Cameron if (ei->SenseLen > sizeof(ei->SenseInfo)) 24939437ac43SStephen Cameron sense_len = sizeof(ei->SenseInfo); 24949437ac43SStephen Cameron else 24959437ac43SStephen Cameron sense_len = ei->SenseLen; 24969437ac43SStephen Cameron decode_sense_data(ei->SenseInfo, sense_len, 24979437ac43SStephen Cameron &sense_key, &asc, &ascq); 2498d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "SCSI status", cp); 2499d1e8beacSStephen M. Cameron if (ei->ScsiStatus == SAM_STAT_CHECK_CONDITION) 25009437ac43SStephen Cameron dev_warn(d, "SCSI Status = 02, Sense key = 0x%02x, ASC = 0x%02x, ASCQ = 0x%02x\n", 25019437ac43SStephen Cameron sense_key, asc, ascq); 2502d1e8beacSStephen M. Cameron else 25039437ac43SStephen Cameron dev_warn(d, "SCSI Status = 0x%02x\n", ei->ScsiStatus); 2504edd16368SStephen M. Cameron if (ei->ScsiStatus == 0) 2505edd16368SStephen M. Cameron dev_warn(d, "SCSI status is abnormally zero. " 2506edd16368SStephen M. Cameron "(probably indicates selection timeout " 2507edd16368SStephen M. Cameron "reported incorrectly due to a known " 2508edd16368SStephen M. Cameron "firmware bug, circa July, 2001.)\n"); 2509edd16368SStephen M. Cameron break; 2510edd16368SStephen M. Cameron case CMD_DATA_UNDERRUN: /* let mid layer handle it. */ 2511edd16368SStephen M. Cameron break; 2512edd16368SStephen M. Cameron case CMD_DATA_OVERRUN: 2513d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "overrun condition", cp); 2514edd16368SStephen M. Cameron break; 2515edd16368SStephen M. Cameron case CMD_INVALID: { 2516edd16368SStephen M. Cameron /* controller unfortunately reports SCSI passthru's 2517edd16368SStephen M. Cameron * to non-existent targets as invalid commands. 2518edd16368SStephen M. Cameron */ 2519d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "invalid command", cp); 2520d1e8beacSStephen M. Cameron dev_warn(d, "probably means device no longer present\n"); 2521edd16368SStephen M. Cameron } 2522edd16368SStephen M. Cameron break; 2523edd16368SStephen M. Cameron case CMD_PROTOCOL_ERR: 2524d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "protocol error", cp); 2525edd16368SStephen M. Cameron break; 2526edd16368SStephen M. Cameron case CMD_HARDWARE_ERR: 2527d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "hardware error", cp); 2528edd16368SStephen M. Cameron break; 2529edd16368SStephen M. Cameron case CMD_CONNECTION_LOST: 2530d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "connection lost", cp); 2531edd16368SStephen M. Cameron break; 2532edd16368SStephen M. Cameron case CMD_ABORTED: 2533d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "aborted", cp); 2534edd16368SStephen M. Cameron break; 2535edd16368SStephen M. Cameron case CMD_ABORT_FAILED: 2536d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "abort failed", cp); 2537edd16368SStephen M. Cameron break; 2538edd16368SStephen M. Cameron case CMD_UNSOLICITED_ABORT: 2539d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "unsolicited abort", cp); 2540edd16368SStephen M. Cameron break; 2541edd16368SStephen M. Cameron case CMD_TIMEOUT: 2542d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "timed out", cp); 2543edd16368SStephen M. Cameron break; 25441d5e2ed0SStephen M. Cameron case CMD_UNABORTABLE: 2545d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "unabortable", cp); 25461d5e2ed0SStephen M. Cameron break; 254725163bd5SWebb Scales case CMD_CTLR_LOCKUP: 254825163bd5SWebb Scales hpsa_print_cmd(h, "controller lockup detected", cp); 254925163bd5SWebb Scales break; 2550edd16368SStephen M. Cameron default: 2551d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "unknown status", cp); 2552d1e8beacSStephen M. Cameron dev_warn(d, "Unknown command status %x\n", 2553edd16368SStephen M. Cameron ei->CommandStatus); 2554edd16368SStephen M. Cameron } 2555edd16368SStephen M. Cameron } 2556edd16368SStephen M. Cameron 2557edd16368SStephen M. Cameron static int hpsa_scsi_do_inquiry(struct ctlr_info *h, unsigned char *scsi3addr, 2558b7bb24ebSStephen M. Cameron u16 page, unsigned char *buf, 2559edd16368SStephen M. Cameron unsigned char bufsize) 2560edd16368SStephen M. Cameron { 2561edd16368SStephen M. Cameron int rc = IO_OK; 2562edd16368SStephen M. Cameron struct CommandList *c; 2563edd16368SStephen M. Cameron struct ErrorInfo *ei; 2564edd16368SStephen M. Cameron 256545fcb86eSStephen Cameron c = cmd_alloc(h); 2566edd16368SStephen M. Cameron 2567a2dac136SStephen M. Cameron if (fill_cmd(c, HPSA_INQUIRY, h, buf, bufsize, 2568a2dac136SStephen M. Cameron page, scsi3addr, TYPE_CMD)) { 2569a2dac136SStephen M. Cameron rc = -1; 2570a2dac136SStephen M. Cameron goto out; 2571a2dac136SStephen M. Cameron } 257225163bd5SWebb Scales rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, 257325163bd5SWebb Scales PCI_DMA_FROMDEVICE, NO_TIMEOUT); 257425163bd5SWebb Scales if (rc) 257525163bd5SWebb Scales goto out; 2576edd16368SStephen M. Cameron ei = c->err_info; 2577edd16368SStephen M. Cameron if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) { 2578d1e8beacSStephen M. Cameron hpsa_scsi_interpret_error(h, c); 2579edd16368SStephen M. Cameron rc = -1; 2580edd16368SStephen M. Cameron } 2581a2dac136SStephen M. Cameron out: 258245fcb86eSStephen Cameron cmd_free(h, c); 2583edd16368SStephen M. Cameron return rc; 2584edd16368SStephen M. Cameron } 2585edd16368SStephen M. Cameron 2586316b221aSStephen M. Cameron static int hpsa_bmic_ctrl_mode_sense(struct ctlr_info *h, 2587316b221aSStephen M. Cameron unsigned char *scsi3addr, unsigned char page, 2588316b221aSStephen M. Cameron struct bmic_controller_parameters *buf, size_t bufsize) 2589316b221aSStephen M. Cameron { 2590316b221aSStephen M. Cameron int rc = IO_OK; 2591316b221aSStephen M. Cameron struct CommandList *c; 2592316b221aSStephen M. Cameron struct ErrorInfo *ei; 2593316b221aSStephen M. Cameron 259445fcb86eSStephen Cameron c = cmd_alloc(h); 2595316b221aSStephen M. Cameron if (fill_cmd(c, BMIC_SENSE_CONTROLLER_PARAMETERS, h, buf, bufsize, 2596316b221aSStephen M. Cameron page, scsi3addr, TYPE_CMD)) { 2597316b221aSStephen M. Cameron rc = -1; 2598316b221aSStephen M. Cameron goto out; 2599316b221aSStephen M. Cameron } 260025163bd5SWebb Scales rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, 260125163bd5SWebb Scales PCI_DMA_FROMDEVICE, NO_TIMEOUT); 260225163bd5SWebb Scales if (rc) 260325163bd5SWebb Scales goto out; 2604316b221aSStephen M. Cameron ei = c->err_info; 2605316b221aSStephen M. Cameron if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) { 2606316b221aSStephen M. Cameron hpsa_scsi_interpret_error(h, c); 2607316b221aSStephen M. Cameron rc = -1; 2608316b221aSStephen M. Cameron } 2609316b221aSStephen M. Cameron out: 261045fcb86eSStephen Cameron cmd_free(h, c); 2611316b221aSStephen M. Cameron return rc; 2612316b221aSStephen M. Cameron } 2613316b221aSStephen M. Cameron 2614bf711ac6SScott Teel static int hpsa_send_reset(struct ctlr_info *h, unsigned char *scsi3addr, 261525163bd5SWebb Scales u8 reset_type, int reply_queue) 2616edd16368SStephen M. Cameron { 2617edd16368SStephen M. Cameron int rc = IO_OK; 2618edd16368SStephen M. Cameron struct CommandList *c; 2619edd16368SStephen M. Cameron struct ErrorInfo *ei; 2620edd16368SStephen M. Cameron 262145fcb86eSStephen Cameron c = cmd_alloc(h); 2622edd16368SStephen M. Cameron 2623edd16368SStephen M. Cameron 2624a2dac136SStephen M. Cameron /* fill_cmd can't fail here, no data buffer to map. */ 2625bf711ac6SScott Teel (void) fill_cmd(c, HPSA_DEVICE_RESET_MSG, h, NULL, 0, 0, 2626bf711ac6SScott Teel scsi3addr, TYPE_MSG); 2627bf711ac6SScott Teel c->Request.CDB[1] = reset_type; /* fill_cmd defaults to LUN reset */ 262825163bd5SWebb Scales rc = hpsa_scsi_do_simple_cmd(h, c, reply_queue, NO_TIMEOUT); 262925163bd5SWebb Scales if (rc) { 263025163bd5SWebb Scales dev_warn(&h->pdev->dev, "Failed to send reset command\n"); 263125163bd5SWebb Scales goto out; 263225163bd5SWebb Scales } 2633edd16368SStephen M. Cameron /* no unmap needed here because no data xfer. */ 2634edd16368SStephen M. Cameron 2635edd16368SStephen M. Cameron ei = c->err_info; 2636edd16368SStephen M. Cameron if (ei->CommandStatus != 0) { 2637d1e8beacSStephen M. Cameron hpsa_scsi_interpret_error(h, c); 2638edd16368SStephen M. Cameron rc = -1; 2639edd16368SStephen M. Cameron } 264025163bd5SWebb Scales out: 264145fcb86eSStephen Cameron cmd_free(h, c); 2642edd16368SStephen M. Cameron return rc; 2643edd16368SStephen M. Cameron } 2644edd16368SStephen M. Cameron 2645*d604f533SWebb Scales static bool hpsa_cmd_dev_match(struct ctlr_info *h, struct CommandList *c, 2646*d604f533SWebb Scales struct hpsa_scsi_dev_t *dev, 2647*d604f533SWebb Scales unsigned char *scsi3addr) 2648*d604f533SWebb Scales { 2649*d604f533SWebb Scales int i; 2650*d604f533SWebb Scales bool match = false; 2651*d604f533SWebb Scales struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex]; 2652*d604f533SWebb Scales struct hpsa_tmf_struct *ac = (struct hpsa_tmf_struct *) c2; 2653*d604f533SWebb Scales 2654*d604f533SWebb Scales if (hpsa_is_cmd_idle(c)) 2655*d604f533SWebb Scales return false; 2656*d604f533SWebb Scales 2657*d604f533SWebb Scales switch (c->cmd_type) { 2658*d604f533SWebb Scales case CMD_SCSI: 2659*d604f533SWebb Scales case CMD_IOCTL_PEND: 2660*d604f533SWebb Scales match = !memcmp(scsi3addr, &c->Header.LUN.LunAddrBytes, 2661*d604f533SWebb Scales sizeof(c->Header.LUN.LunAddrBytes)); 2662*d604f533SWebb Scales break; 2663*d604f533SWebb Scales 2664*d604f533SWebb Scales case CMD_IOACCEL1: 2665*d604f533SWebb Scales case CMD_IOACCEL2: 2666*d604f533SWebb Scales if (c->phys_disk == dev) { 2667*d604f533SWebb Scales /* HBA mode match */ 2668*d604f533SWebb Scales match = true; 2669*d604f533SWebb Scales } else { 2670*d604f533SWebb Scales /* Possible RAID mode -- check each phys dev. */ 2671*d604f533SWebb Scales /* FIXME: Do we need to take out a lock here? If 2672*d604f533SWebb Scales * so, we could just call hpsa_get_pdisk_of_ioaccel2() 2673*d604f533SWebb Scales * instead. */ 2674*d604f533SWebb Scales for (i = 0; i < dev->nphysical_disks && !match; i++) { 2675*d604f533SWebb Scales /* FIXME: an alternate test might be 2676*d604f533SWebb Scales * 2677*d604f533SWebb Scales * match = dev->phys_disk[i]->ioaccel_handle 2678*d604f533SWebb Scales * == c2->scsi_nexus; */ 2679*d604f533SWebb Scales match = dev->phys_disk[i] == c->phys_disk; 2680*d604f533SWebb Scales } 2681*d604f533SWebb Scales } 2682*d604f533SWebb Scales break; 2683*d604f533SWebb Scales 2684*d604f533SWebb Scales case IOACCEL2_TMF: 2685*d604f533SWebb Scales for (i = 0; i < dev->nphysical_disks && !match; i++) { 2686*d604f533SWebb Scales match = dev->phys_disk[i]->ioaccel_handle == 2687*d604f533SWebb Scales le32_to_cpu(ac->it_nexus); 2688*d604f533SWebb Scales } 2689*d604f533SWebb Scales break; 2690*d604f533SWebb Scales 2691*d604f533SWebb Scales case 0: /* The command is in the middle of being initialized. */ 2692*d604f533SWebb Scales match = false; 2693*d604f533SWebb Scales break; 2694*d604f533SWebb Scales 2695*d604f533SWebb Scales default: 2696*d604f533SWebb Scales dev_err(&h->pdev->dev, "unexpected cmd_type: %d\n", 2697*d604f533SWebb Scales c->cmd_type); 2698*d604f533SWebb Scales BUG(); 2699*d604f533SWebb Scales } 2700*d604f533SWebb Scales 2701*d604f533SWebb Scales return match; 2702*d604f533SWebb Scales } 2703*d604f533SWebb Scales 2704*d604f533SWebb Scales static int hpsa_do_reset(struct ctlr_info *h, struct hpsa_scsi_dev_t *dev, 2705*d604f533SWebb Scales unsigned char *scsi3addr, u8 reset_type, int reply_queue) 2706*d604f533SWebb Scales { 2707*d604f533SWebb Scales int i; 2708*d604f533SWebb Scales int rc = 0; 2709*d604f533SWebb Scales 2710*d604f533SWebb Scales /* We can really only handle one reset at a time */ 2711*d604f533SWebb Scales if (mutex_lock_interruptible(&h->reset_mutex) == -EINTR) { 2712*d604f533SWebb Scales dev_warn(&h->pdev->dev, "concurrent reset wait interrupted.\n"); 2713*d604f533SWebb Scales return -EINTR; 2714*d604f533SWebb Scales } 2715*d604f533SWebb Scales 2716*d604f533SWebb Scales BUG_ON(atomic_read(&dev->reset_cmds_out) != 0); 2717*d604f533SWebb Scales 2718*d604f533SWebb Scales for (i = 0; i < h->nr_cmds; i++) { 2719*d604f533SWebb Scales struct CommandList *c = h->cmd_pool + i; 2720*d604f533SWebb Scales int refcount = atomic_inc_return(&c->refcount); 2721*d604f533SWebb Scales 2722*d604f533SWebb Scales if (refcount > 1 && hpsa_cmd_dev_match(h, c, dev, scsi3addr)) { 2723*d604f533SWebb Scales unsigned long flags; 2724*d604f533SWebb Scales 2725*d604f533SWebb Scales /* 2726*d604f533SWebb Scales * Mark the target command as having a reset pending, 2727*d604f533SWebb Scales * then lock a lock so that the command cannot complete 2728*d604f533SWebb Scales * while we're considering it. If the command is not 2729*d604f533SWebb Scales * idle then count it; otherwise revoke the event. 2730*d604f533SWebb Scales */ 2731*d604f533SWebb Scales c->reset_pending = dev; 2732*d604f533SWebb Scales spin_lock_irqsave(&h->lock, flags); /* Implied MB */ 2733*d604f533SWebb Scales if (!hpsa_is_cmd_idle(c)) 2734*d604f533SWebb Scales atomic_inc(&dev->reset_cmds_out); 2735*d604f533SWebb Scales else 2736*d604f533SWebb Scales c->reset_pending = NULL; 2737*d604f533SWebb Scales spin_unlock_irqrestore(&h->lock, flags); 2738*d604f533SWebb Scales } 2739*d604f533SWebb Scales 2740*d604f533SWebb Scales cmd_free(h, c); 2741*d604f533SWebb Scales } 2742*d604f533SWebb Scales 2743*d604f533SWebb Scales rc = hpsa_send_reset(h, scsi3addr, reset_type, reply_queue); 2744*d604f533SWebb Scales if (!rc) 2745*d604f533SWebb Scales wait_event(h->event_sync_wait_queue, 2746*d604f533SWebb Scales atomic_read(&dev->reset_cmds_out) == 0 || 2747*d604f533SWebb Scales lockup_detected(h)); 2748*d604f533SWebb Scales 2749*d604f533SWebb Scales if (unlikely(lockup_detected(h))) { 2750*d604f533SWebb Scales dev_warn(&h->pdev->dev, 2751*d604f533SWebb Scales "Controller lockup detected during reset wait\n"); 2752*d604f533SWebb Scales mutex_unlock(&h->reset_mutex); 2753*d604f533SWebb Scales rc = -ENODEV; 2754*d604f533SWebb Scales } 2755*d604f533SWebb Scales 2756*d604f533SWebb Scales if (unlikely(rc)) 2757*d604f533SWebb Scales atomic_set(&dev->reset_cmds_out, 0); 2758*d604f533SWebb Scales 2759*d604f533SWebb Scales mutex_unlock(&h->reset_mutex); 2760*d604f533SWebb Scales return rc; 2761*d604f533SWebb Scales } 2762*d604f533SWebb Scales 2763edd16368SStephen M. Cameron static void hpsa_get_raid_level(struct ctlr_info *h, 2764edd16368SStephen M. Cameron unsigned char *scsi3addr, unsigned char *raid_level) 2765edd16368SStephen M. Cameron { 2766edd16368SStephen M. Cameron int rc; 2767edd16368SStephen M. Cameron unsigned char *buf; 2768edd16368SStephen M. Cameron 2769edd16368SStephen M. Cameron *raid_level = RAID_UNKNOWN; 2770edd16368SStephen M. Cameron buf = kzalloc(64, GFP_KERNEL); 2771edd16368SStephen M. Cameron if (!buf) 2772edd16368SStephen M. Cameron return; 2773b7bb24ebSStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | 0xC1, buf, 64); 2774edd16368SStephen M. Cameron if (rc == 0) 2775edd16368SStephen M. Cameron *raid_level = buf[8]; 2776edd16368SStephen M. Cameron if (*raid_level > RAID_UNKNOWN) 2777edd16368SStephen M. Cameron *raid_level = RAID_UNKNOWN; 2778edd16368SStephen M. Cameron kfree(buf); 2779edd16368SStephen M. Cameron return; 2780edd16368SStephen M. Cameron } 2781edd16368SStephen M. Cameron 2782283b4a9bSStephen M. Cameron #define HPSA_MAP_DEBUG 2783283b4a9bSStephen M. Cameron #ifdef HPSA_MAP_DEBUG 2784283b4a9bSStephen M. Cameron static void hpsa_debug_map_buff(struct ctlr_info *h, int rc, 2785283b4a9bSStephen M. Cameron struct raid_map_data *map_buff) 2786283b4a9bSStephen M. Cameron { 2787283b4a9bSStephen M. Cameron struct raid_map_disk_data *dd = &map_buff->data[0]; 2788283b4a9bSStephen M. Cameron int map, row, col; 2789283b4a9bSStephen M. Cameron u16 map_cnt, row_cnt, disks_per_row; 2790283b4a9bSStephen M. Cameron 2791283b4a9bSStephen M. Cameron if (rc != 0) 2792283b4a9bSStephen M. Cameron return; 2793283b4a9bSStephen M. Cameron 27942ba8bfc8SStephen M. Cameron /* Show details only if debugging has been activated. */ 27952ba8bfc8SStephen M. Cameron if (h->raid_offload_debug < 2) 27962ba8bfc8SStephen M. Cameron return; 27972ba8bfc8SStephen M. Cameron 2798283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "structure_size = %u\n", 2799283b4a9bSStephen M. Cameron le32_to_cpu(map_buff->structure_size)); 2800283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "volume_blk_size = %u\n", 2801283b4a9bSStephen M. Cameron le32_to_cpu(map_buff->volume_blk_size)); 2802283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "volume_blk_cnt = 0x%llx\n", 2803283b4a9bSStephen M. Cameron le64_to_cpu(map_buff->volume_blk_cnt)); 2804283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "physicalBlockShift = %u\n", 2805283b4a9bSStephen M. Cameron map_buff->phys_blk_shift); 2806283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "parity_rotation_shift = %u\n", 2807283b4a9bSStephen M. Cameron map_buff->parity_rotation_shift); 2808283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "strip_size = %u\n", 2809283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->strip_size)); 2810283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "disk_starting_blk = 0x%llx\n", 2811283b4a9bSStephen M. Cameron le64_to_cpu(map_buff->disk_starting_blk)); 2812283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "disk_blk_cnt = 0x%llx\n", 2813283b4a9bSStephen M. Cameron le64_to_cpu(map_buff->disk_blk_cnt)); 2814283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "data_disks_per_row = %u\n", 2815283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->data_disks_per_row)); 2816283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "metadata_disks_per_row = %u\n", 2817283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->metadata_disks_per_row)); 2818283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "row_cnt = %u\n", 2819283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->row_cnt)); 2820283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "layout_map_count = %u\n", 2821283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->layout_map_count)); 28222b08b3e9SDon Brace dev_info(&h->pdev->dev, "flags = 0x%x\n", 2823dd0e19f3SScott Teel le16_to_cpu(map_buff->flags)); 28242b08b3e9SDon Brace dev_info(&h->pdev->dev, "encrypytion = %s\n", 28252b08b3e9SDon Brace le16_to_cpu(map_buff->flags) & 28262b08b3e9SDon Brace RAID_MAP_FLAG_ENCRYPT_ON ? "ON" : "OFF"); 2827dd0e19f3SScott Teel dev_info(&h->pdev->dev, "dekindex = %u\n", 2828dd0e19f3SScott Teel le16_to_cpu(map_buff->dekindex)); 2829283b4a9bSStephen M. Cameron map_cnt = le16_to_cpu(map_buff->layout_map_count); 2830283b4a9bSStephen M. Cameron for (map = 0; map < map_cnt; map++) { 2831283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "Map%u:\n", map); 2832283b4a9bSStephen M. Cameron row_cnt = le16_to_cpu(map_buff->row_cnt); 2833283b4a9bSStephen M. Cameron for (row = 0; row < row_cnt; row++) { 2834283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, " Row%u:\n", row); 2835283b4a9bSStephen M. Cameron disks_per_row = 2836283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->data_disks_per_row); 2837283b4a9bSStephen M. Cameron for (col = 0; col < disks_per_row; col++, dd++) 2838283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, 2839283b4a9bSStephen M. Cameron " D%02u: h=0x%04x xor=%u,%u\n", 2840283b4a9bSStephen M. Cameron col, dd->ioaccel_handle, 2841283b4a9bSStephen M. Cameron dd->xor_mult[0], dd->xor_mult[1]); 2842283b4a9bSStephen M. Cameron disks_per_row = 2843283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->metadata_disks_per_row); 2844283b4a9bSStephen M. Cameron for (col = 0; col < disks_per_row; col++, dd++) 2845283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, 2846283b4a9bSStephen M. Cameron " M%02u: h=0x%04x xor=%u,%u\n", 2847283b4a9bSStephen M. Cameron col, dd->ioaccel_handle, 2848283b4a9bSStephen M. Cameron dd->xor_mult[0], dd->xor_mult[1]); 2849283b4a9bSStephen M. Cameron } 2850283b4a9bSStephen M. Cameron } 2851283b4a9bSStephen M. Cameron } 2852283b4a9bSStephen M. Cameron #else 2853283b4a9bSStephen M. Cameron static void hpsa_debug_map_buff(__attribute__((unused)) struct ctlr_info *h, 2854283b4a9bSStephen M. Cameron __attribute__((unused)) int rc, 2855283b4a9bSStephen M. Cameron __attribute__((unused)) struct raid_map_data *map_buff) 2856283b4a9bSStephen M. Cameron { 2857283b4a9bSStephen M. Cameron } 2858283b4a9bSStephen M. Cameron #endif 2859283b4a9bSStephen M. Cameron 2860283b4a9bSStephen M. Cameron static int hpsa_get_raid_map(struct ctlr_info *h, 2861283b4a9bSStephen M. Cameron unsigned char *scsi3addr, struct hpsa_scsi_dev_t *this_device) 2862283b4a9bSStephen M. Cameron { 2863283b4a9bSStephen M. Cameron int rc = 0; 2864283b4a9bSStephen M. Cameron struct CommandList *c; 2865283b4a9bSStephen M. Cameron struct ErrorInfo *ei; 2866283b4a9bSStephen M. Cameron 286745fcb86eSStephen Cameron c = cmd_alloc(h); 2868bf43caf3SRobert Elliott 2869283b4a9bSStephen M. Cameron if (fill_cmd(c, HPSA_GET_RAID_MAP, h, &this_device->raid_map, 2870283b4a9bSStephen M. Cameron sizeof(this_device->raid_map), 0, 2871283b4a9bSStephen M. Cameron scsi3addr, TYPE_CMD)) { 28722dd02d74SRobert Elliott dev_warn(&h->pdev->dev, "hpsa_get_raid_map fill_cmd failed\n"); 28732dd02d74SRobert Elliott cmd_free(h, c); 28742dd02d74SRobert Elliott return -1; 2875283b4a9bSStephen M. Cameron } 287625163bd5SWebb Scales rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, 287725163bd5SWebb Scales PCI_DMA_FROMDEVICE, NO_TIMEOUT); 287825163bd5SWebb Scales if (rc) 287925163bd5SWebb Scales goto out; 2880283b4a9bSStephen M. Cameron ei = c->err_info; 2881283b4a9bSStephen M. Cameron if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) { 2882d1e8beacSStephen M. Cameron hpsa_scsi_interpret_error(h, c); 288325163bd5SWebb Scales rc = -1; 288425163bd5SWebb Scales goto out; 2885283b4a9bSStephen M. Cameron } 288645fcb86eSStephen Cameron cmd_free(h, c); 2887283b4a9bSStephen M. Cameron 2888283b4a9bSStephen M. Cameron /* @todo in the future, dynamically allocate RAID map memory */ 2889283b4a9bSStephen M. Cameron if (le32_to_cpu(this_device->raid_map.structure_size) > 2890283b4a9bSStephen M. Cameron sizeof(this_device->raid_map)) { 2891283b4a9bSStephen M. Cameron dev_warn(&h->pdev->dev, "RAID map size is too large!\n"); 2892283b4a9bSStephen M. Cameron rc = -1; 2893283b4a9bSStephen M. Cameron } 2894283b4a9bSStephen M. Cameron hpsa_debug_map_buff(h, rc, &this_device->raid_map); 2895283b4a9bSStephen M. Cameron return rc; 289625163bd5SWebb Scales out: 289725163bd5SWebb Scales cmd_free(h, c); 289825163bd5SWebb Scales return rc; 2899283b4a9bSStephen M. Cameron } 2900283b4a9bSStephen M. Cameron 290103383736SDon Brace static int hpsa_bmic_id_physical_device(struct ctlr_info *h, 290203383736SDon Brace unsigned char scsi3addr[], u16 bmic_device_index, 290303383736SDon Brace struct bmic_identify_physical_device *buf, size_t bufsize) 290403383736SDon Brace { 290503383736SDon Brace int rc = IO_OK; 290603383736SDon Brace struct CommandList *c; 290703383736SDon Brace struct ErrorInfo *ei; 290803383736SDon Brace 290903383736SDon Brace c = cmd_alloc(h); 291003383736SDon Brace rc = fill_cmd(c, BMIC_IDENTIFY_PHYSICAL_DEVICE, h, buf, bufsize, 291103383736SDon Brace 0, RAID_CTLR_LUNID, TYPE_CMD); 291203383736SDon Brace if (rc) 291303383736SDon Brace goto out; 291403383736SDon Brace 291503383736SDon Brace c->Request.CDB[2] = bmic_device_index & 0xff; 291603383736SDon Brace c->Request.CDB[9] = (bmic_device_index >> 8) & 0xff; 291703383736SDon Brace 291825163bd5SWebb Scales hpsa_scsi_do_simple_cmd_with_retry(h, c, PCI_DMA_FROMDEVICE, 291925163bd5SWebb Scales NO_TIMEOUT); 292003383736SDon Brace ei = c->err_info; 292103383736SDon Brace if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) { 292203383736SDon Brace hpsa_scsi_interpret_error(h, c); 292303383736SDon Brace rc = -1; 292403383736SDon Brace } 292503383736SDon Brace out: 292603383736SDon Brace cmd_free(h, c); 292703383736SDon Brace return rc; 292803383736SDon Brace } 292903383736SDon Brace 29301b70150aSStephen M. Cameron static int hpsa_vpd_page_supported(struct ctlr_info *h, 29311b70150aSStephen M. Cameron unsigned char scsi3addr[], u8 page) 29321b70150aSStephen M. Cameron { 29331b70150aSStephen M. Cameron int rc; 29341b70150aSStephen M. Cameron int i; 29351b70150aSStephen M. Cameron int pages; 29361b70150aSStephen M. Cameron unsigned char *buf, bufsize; 29371b70150aSStephen M. Cameron 29381b70150aSStephen M. Cameron buf = kzalloc(256, GFP_KERNEL); 29391b70150aSStephen M. Cameron if (!buf) 29401b70150aSStephen M. Cameron return 0; 29411b70150aSStephen M. Cameron 29421b70150aSStephen M. Cameron /* Get the size of the page list first */ 29431b70150aSStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, 29441b70150aSStephen M. Cameron VPD_PAGE | HPSA_VPD_SUPPORTED_PAGES, 29451b70150aSStephen M. Cameron buf, HPSA_VPD_HEADER_SZ); 29461b70150aSStephen M. Cameron if (rc != 0) 29471b70150aSStephen M. Cameron goto exit_unsupported; 29481b70150aSStephen M. Cameron pages = buf[3]; 29491b70150aSStephen M. Cameron if ((pages + HPSA_VPD_HEADER_SZ) <= 255) 29501b70150aSStephen M. Cameron bufsize = pages + HPSA_VPD_HEADER_SZ; 29511b70150aSStephen M. Cameron else 29521b70150aSStephen M. Cameron bufsize = 255; 29531b70150aSStephen M. Cameron 29541b70150aSStephen M. Cameron /* Get the whole VPD page list */ 29551b70150aSStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, 29561b70150aSStephen M. Cameron VPD_PAGE | HPSA_VPD_SUPPORTED_PAGES, 29571b70150aSStephen M. Cameron buf, bufsize); 29581b70150aSStephen M. Cameron if (rc != 0) 29591b70150aSStephen M. Cameron goto exit_unsupported; 29601b70150aSStephen M. Cameron 29611b70150aSStephen M. Cameron pages = buf[3]; 29621b70150aSStephen M. Cameron for (i = 1; i <= pages; i++) 29631b70150aSStephen M. Cameron if (buf[3 + i] == page) 29641b70150aSStephen M. Cameron goto exit_supported; 29651b70150aSStephen M. Cameron exit_unsupported: 29661b70150aSStephen M. Cameron kfree(buf); 29671b70150aSStephen M. Cameron return 0; 29681b70150aSStephen M. Cameron exit_supported: 29691b70150aSStephen M. Cameron kfree(buf); 29701b70150aSStephen M. Cameron return 1; 29711b70150aSStephen M. Cameron } 29721b70150aSStephen M. Cameron 2973283b4a9bSStephen M. Cameron static void hpsa_get_ioaccel_status(struct ctlr_info *h, 2974283b4a9bSStephen M. Cameron unsigned char *scsi3addr, struct hpsa_scsi_dev_t *this_device) 2975283b4a9bSStephen M. Cameron { 2976283b4a9bSStephen M. Cameron int rc; 2977283b4a9bSStephen M. Cameron unsigned char *buf; 2978283b4a9bSStephen M. Cameron u8 ioaccel_status; 2979283b4a9bSStephen M. Cameron 2980283b4a9bSStephen M. Cameron this_device->offload_config = 0; 2981283b4a9bSStephen M. Cameron this_device->offload_enabled = 0; 298241ce4c35SStephen Cameron this_device->offload_to_be_enabled = 0; 2983283b4a9bSStephen M. Cameron 2984283b4a9bSStephen M. Cameron buf = kzalloc(64, GFP_KERNEL); 2985283b4a9bSStephen M. Cameron if (!buf) 2986283b4a9bSStephen M. Cameron return; 29871b70150aSStephen M. Cameron if (!hpsa_vpd_page_supported(h, scsi3addr, HPSA_VPD_LV_IOACCEL_STATUS)) 29881b70150aSStephen M. Cameron goto out; 2989283b4a9bSStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, 2990b7bb24ebSStephen M. Cameron VPD_PAGE | HPSA_VPD_LV_IOACCEL_STATUS, buf, 64); 2991283b4a9bSStephen M. Cameron if (rc != 0) 2992283b4a9bSStephen M. Cameron goto out; 2993283b4a9bSStephen M. Cameron 2994283b4a9bSStephen M. Cameron #define IOACCEL_STATUS_BYTE 4 2995283b4a9bSStephen M. Cameron #define OFFLOAD_CONFIGURED_BIT 0x01 2996283b4a9bSStephen M. Cameron #define OFFLOAD_ENABLED_BIT 0x02 2997283b4a9bSStephen M. Cameron ioaccel_status = buf[IOACCEL_STATUS_BYTE]; 2998283b4a9bSStephen M. Cameron this_device->offload_config = 2999283b4a9bSStephen M. Cameron !!(ioaccel_status & OFFLOAD_CONFIGURED_BIT); 3000283b4a9bSStephen M. Cameron if (this_device->offload_config) { 3001283b4a9bSStephen M. Cameron this_device->offload_enabled = 3002283b4a9bSStephen M. Cameron !!(ioaccel_status & OFFLOAD_ENABLED_BIT); 3003283b4a9bSStephen M. Cameron if (hpsa_get_raid_map(h, scsi3addr, this_device)) 3004283b4a9bSStephen M. Cameron this_device->offload_enabled = 0; 3005283b4a9bSStephen M. Cameron } 300641ce4c35SStephen Cameron this_device->offload_to_be_enabled = this_device->offload_enabled; 3007283b4a9bSStephen M. Cameron out: 3008283b4a9bSStephen M. Cameron kfree(buf); 3009283b4a9bSStephen M. Cameron return; 3010283b4a9bSStephen M. Cameron } 3011283b4a9bSStephen M. Cameron 3012edd16368SStephen M. Cameron /* Get the device id from inquiry page 0x83 */ 3013edd16368SStephen M. Cameron static int hpsa_get_device_id(struct ctlr_info *h, unsigned char *scsi3addr, 3014edd16368SStephen M. Cameron unsigned char *device_id, int buflen) 3015edd16368SStephen M. Cameron { 3016edd16368SStephen M. Cameron int rc; 3017edd16368SStephen M. Cameron unsigned char *buf; 3018edd16368SStephen M. Cameron 3019edd16368SStephen M. Cameron if (buflen > 16) 3020edd16368SStephen M. Cameron buflen = 16; 3021edd16368SStephen M. Cameron buf = kzalloc(64, GFP_KERNEL); 3022edd16368SStephen M. Cameron if (!buf) 3023a84d794dSStephen M. Cameron return -ENOMEM; 3024b7bb24ebSStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | 0x83, buf, 64); 3025edd16368SStephen M. Cameron if (rc == 0) 3026edd16368SStephen M. Cameron memcpy(device_id, &buf[8], buflen); 3027edd16368SStephen M. Cameron kfree(buf); 3028edd16368SStephen M. Cameron return rc != 0; 3029edd16368SStephen M. Cameron } 3030edd16368SStephen M. Cameron 3031edd16368SStephen M. Cameron static int hpsa_scsi_do_report_luns(struct ctlr_info *h, int logical, 303203383736SDon Brace void *buf, int bufsize, 3033edd16368SStephen M. Cameron int extended_response) 3034edd16368SStephen M. Cameron { 3035edd16368SStephen M. Cameron int rc = IO_OK; 3036edd16368SStephen M. Cameron struct CommandList *c; 3037edd16368SStephen M. Cameron unsigned char scsi3addr[8]; 3038edd16368SStephen M. Cameron struct ErrorInfo *ei; 3039edd16368SStephen M. Cameron 304045fcb86eSStephen Cameron c = cmd_alloc(h); 3041bf43caf3SRobert Elliott 3042e89c0ae7SStephen M. Cameron /* address the controller */ 3043e89c0ae7SStephen M. Cameron memset(scsi3addr, 0, sizeof(scsi3addr)); 3044a2dac136SStephen M. Cameron if (fill_cmd(c, logical ? HPSA_REPORT_LOG : HPSA_REPORT_PHYS, h, 3045a2dac136SStephen M. Cameron buf, bufsize, 0, scsi3addr, TYPE_CMD)) { 3046a2dac136SStephen M. Cameron rc = -1; 3047a2dac136SStephen M. Cameron goto out; 3048a2dac136SStephen M. Cameron } 3049edd16368SStephen M. Cameron if (extended_response) 3050edd16368SStephen M. Cameron c->Request.CDB[1] = extended_response; 305125163bd5SWebb Scales rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, 305225163bd5SWebb Scales PCI_DMA_FROMDEVICE, NO_TIMEOUT); 305325163bd5SWebb Scales if (rc) 305425163bd5SWebb Scales goto out; 3055edd16368SStephen M. Cameron ei = c->err_info; 3056edd16368SStephen M. Cameron if (ei->CommandStatus != 0 && 3057edd16368SStephen M. Cameron ei->CommandStatus != CMD_DATA_UNDERRUN) { 3058d1e8beacSStephen M. Cameron hpsa_scsi_interpret_error(h, c); 3059edd16368SStephen M. Cameron rc = -1; 3060283b4a9bSStephen M. Cameron } else { 306103383736SDon Brace struct ReportLUNdata *rld = buf; 306203383736SDon Brace 306303383736SDon Brace if (rld->extended_response_flag != extended_response) { 3064283b4a9bSStephen M. Cameron dev_err(&h->pdev->dev, 3065283b4a9bSStephen M. Cameron "report luns requested format %u, got %u\n", 3066283b4a9bSStephen M. Cameron extended_response, 306703383736SDon Brace rld->extended_response_flag); 3068283b4a9bSStephen M. Cameron rc = -1; 3069283b4a9bSStephen M. Cameron } 3070edd16368SStephen M. Cameron } 3071a2dac136SStephen M. Cameron out: 307245fcb86eSStephen Cameron cmd_free(h, c); 3073edd16368SStephen M. Cameron return rc; 3074edd16368SStephen M. Cameron } 3075edd16368SStephen M. Cameron 3076edd16368SStephen M. Cameron static inline int hpsa_scsi_do_report_phys_luns(struct ctlr_info *h, 307703383736SDon Brace struct ReportExtendedLUNdata *buf, int bufsize) 3078edd16368SStephen M. Cameron { 307903383736SDon Brace return hpsa_scsi_do_report_luns(h, 0, buf, bufsize, 308003383736SDon Brace HPSA_REPORT_PHYS_EXTENDED); 3081edd16368SStephen M. Cameron } 3082edd16368SStephen M. Cameron 3083edd16368SStephen M. Cameron static inline int hpsa_scsi_do_report_log_luns(struct ctlr_info *h, 3084edd16368SStephen M. Cameron struct ReportLUNdata *buf, int bufsize) 3085edd16368SStephen M. Cameron { 3086edd16368SStephen M. Cameron return hpsa_scsi_do_report_luns(h, 1, buf, bufsize, 0); 3087edd16368SStephen M. Cameron } 3088edd16368SStephen M. Cameron 3089edd16368SStephen M. Cameron static inline void hpsa_set_bus_target_lun(struct hpsa_scsi_dev_t *device, 3090edd16368SStephen M. Cameron int bus, int target, int lun) 3091edd16368SStephen M. Cameron { 3092edd16368SStephen M. Cameron device->bus = bus; 3093edd16368SStephen M. Cameron device->target = target; 3094edd16368SStephen M. Cameron device->lun = lun; 3095edd16368SStephen M. Cameron } 3096edd16368SStephen M. Cameron 30979846590eSStephen M. Cameron /* Use VPD inquiry to get details of volume status */ 30989846590eSStephen M. Cameron static int hpsa_get_volume_status(struct ctlr_info *h, 30999846590eSStephen M. Cameron unsigned char scsi3addr[]) 31009846590eSStephen M. Cameron { 31019846590eSStephen M. Cameron int rc; 31029846590eSStephen M. Cameron int status; 31039846590eSStephen M. Cameron int size; 31049846590eSStephen M. Cameron unsigned char *buf; 31059846590eSStephen M. Cameron 31069846590eSStephen M. Cameron buf = kzalloc(64, GFP_KERNEL); 31079846590eSStephen M. Cameron if (!buf) 31089846590eSStephen M. Cameron return HPSA_VPD_LV_STATUS_UNSUPPORTED; 31099846590eSStephen M. Cameron 31109846590eSStephen M. Cameron /* Does controller have VPD for logical volume status? */ 311124a4b078SStephen M. Cameron if (!hpsa_vpd_page_supported(h, scsi3addr, HPSA_VPD_LV_STATUS)) 31129846590eSStephen M. Cameron goto exit_failed; 31139846590eSStephen M. Cameron 31149846590eSStephen M. Cameron /* Get the size of the VPD return buffer */ 31159846590eSStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | HPSA_VPD_LV_STATUS, 31169846590eSStephen M. Cameron buf, HPSA_VPD_HEADER_SZ); 311724a4b078SStephen M. Cameron if (rc != 0) 31189846590eSStephen M. Cameron goto exit_failed; 31199846590eSStephen M. Cameron size = buf[3]; 31209846590eSStephen M. Cameron 31219846590eSStephen M. Cameron /* Now get the whole VPD buffer */ 31229846590eSStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | HPSA_VPD_LV_STATUS, 31239846590eSStephen M. Cameron buf, size + HPSA_VPD_HEADER_SZ); 312424a4b078SStephen M. Cameron if (rc != 0) 31259846590eSStephen M. Cameron goto exit_failed; 31269846590eSStephen M. Cameron status = buf[4]; /* status byte */ 31279846590eSStephen M. Cameron 31289846590eSStephen M. Cameron kfree(buf); 31299846590eSStephen M. Cameron return status; 31309846590eSStephen M. Cameron exit_failed: 31319846590eSStephen M. Cameron kfree(buf); 31329846590eSStephen M. Cameron return HPSA_VPD_LV_STATUS_UNSUPPORTED; 31339846590eSStephen M. Cameron } 31349846590eSStephen M. Cameron 31359846590eSStephen M. Cameron /* Determine offline status of a volume. 31369846590eSStephen M. Cameron * Return either: 31379846590eSStephen M. Cameron * 0 (not offline) 313867955ba3SStephen M. Cameron * 0xff (offline for unknown reasons) 31399846590eSStephen M. Cameron * # (integer code indicating one of several NOT READY states 31409846590eSStephen M. Cameron * describing why a volume is to be kept offline) 31419846590eSStephen M. Cameron */ 314267955ba3SStephen M. Cameron static int hpsa_volume_offline(struct ctlr_info *h, 31439846590eSStephen M. Cameron unsigned char scsi3addr[]) 31449846590eSStephen M. Cameron { 31459846590eSStephen M. Cameron struct CommandList *c; 31469437ac43SStephen Cameron unsigned char *sense; 31479437ac43SStephen Cameron u8 sense_key, asc, ascq; 31489437ac43SStephen Cameron int sense_len; 314925163bd5SWebb Scales int rc, ldstat = 0; 31509846590eSStephen M. Cameron u16 cmd_status; 31519846590eSStephen M. Cameron u8 scsi_status; 31529846590eSStephen M. Cameron #define ASC_LUN_NOT_READY 0x04 31539846590eSStephen M. Cameron #define ASCQ_LUN_NOT_READY_FORMAT_IN_PROGRESS 0x04 31549846590eSStephen M. Cameron #define ASCQ_LUN_NOT_READY_INITIALIZING_CMD_REQ 0x02 31559846590eSStephen M. Cameron 31569846590eSStephen M. Cameron c = cmd_alloc(h); 3157bf43caf3SRobert Elliott 31589846590eSStephen M. Cameron (void) fill_cmd(c, TEST_UNIT_READY, h, NULL, 0, 0, scsi3addr, TYPE_CMD); 315925163bd5SWebb Scales rc = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE, NO_TIMEOUT); 316025163bd5SWebb Scales if (rc) { 316125163bd5SWebb Scales cmd_free(h, c); 316225163bd5SWebb Scales return 0; 316325163bd5SWebb Scales } 31649846590eSStephen M. Cameron sense = c->err_info->SenseInfo; 31659437ac43SStephen Cameron if (c->err_info->SenseLen > sizeof(c->err_info->SenseInfo)) 31669437ac43SStephen Cameron sense_len = sizeof(c->err_info->SenseInfo); 31679437ac43SStephen Cameron else 31689437ac43SStephen Cameron sense_len = c->err_info->SenseLen; 31699437ac43SStephen Cameron decode_sense_data(sense, sense_len, &sense_key, &asc, &ascq); 31709846590eSStephen M. Cameron cmd_status = c->err_info->CommandStatus; 31719846590eSStephen M. Cameron scsi_status = c->err_info->ScsiStatus; 31729846590eSStephen M. Cameron cmd_free(h, c); 31739846590eSStephen M. Cameron /* Is the volume 'not ready'? */ 31749846590eSStephen M. Cameron if (cmd_status != CMD_TARGET_STATUS || 31759846590eSStephen M. Cameron scsi_status != SAM_STAT_CHECK_CONDITION || 31769846590eSStephen M. Cameron sense_key != NOT_READY || 31779846590eSStephen M. Cameron asc != ASC_LUN_NOT_READY) { 31789846590eSStephen M. Cameron return 0; 31799846590eSStephen M. Cameron } 31809846590eSStephen M. Cameron 31819846590eSStephen M. Cameron /* Determine the reason for not ready state */ 31829846590eSStephen M. Cameron ldstat = hpsa_get_volume_status(h, scsi3addr); 31839846590eSStephen M. Cameron 31849846590eSStephen M. Cameron /* Keep volume offline in certain cases: */ 31859846590eSStephen M. Cameron switch (ldstat) { 31869846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_ERASE: 31879846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_RPI: 31889846590eSStephen M. Cameron case HPSA_LV_PENDING_RPI: 31899846590eSStephen M. Cameron case HPSA_LV_ENCRYPTED_NO_KEY: 31909846590eSStephen M. Cameron case HPSA_LV_PLAINTEXT_IN_ENCRYPT_ONLY_CONTROLLER: 31919846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_ENCRYPTION: 31929846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_ENCRYPTION_REKEYING: 31939846590eSStephen M. Cameron case HPSA_LV_ENCRYPTED_IN_NON_ENCRYPTED_CONTROLLER: 31949846590eSStephen M. Cameron return ldstat; 31959846590eSStephen M. Cameron case HPSA_VPD_LV_STATUS_UNSUPPORTED: 31969846590eSStephen M. Cameron /* If VPD status page isn't available, 31979846590eSStephen M. Cameron * use ASC/ASCQ to determine state 31989846590eSStephen M. Cameron */ 31999846590eSStephen M. Cameron if ((ascq == ASCQ_LUN_NOT_READY_FORMAT_IN_PROGRESS) || 32009846590eSStephen M. Cameron (ascq == ASCQ_LUN_NOT_READY_INITIALIZING_CMD_REQ)) 32019846590eSStephen M. Cameron return ldstat; 32029846590eSStephen M. Cameron break; 32039846590eSStephen M. Cameron default: 32049846590eSStephen M. Cameron break; 32059846590eSStephen M. Cameron } 32069846590eSStephen M. Cameron return 0; 32079846590eSStephen M. Cameron } 32089846590eSStephen M. Cameron 32099b5c48c2SStephen Cameron /* 32109b5c48c2SStephen Cameron * Find out if a logical device supports aborts by simply trying one. 32119b5c48c2SStephen Cameron * Smart Array may claim not to support aborts on logical drives, but 32129b5c48c2SStephen Cameron * if a MSA2000 * is connected, the drives on that will be presented 32139b5c48c2SStephen Cameron * by the Smart Array as logical drives, and aborts may be sent to 32149b5c48c2SStephen Cameron * those devices successfully. So the simplest way to find out is 32159b5c48c2SStephen Cameron * to simply try an abort and see how the device responds. 32169b5c48c2SStephen Cameron */ 32179b5c48c2SStephen Cameron static int hpsa_device_supports_aborts(struct ctlr_info *h, 32189b5c48c2SStephen Cameron unsigned char *scsi3addr) 32199b5c48c2SStephen Cameron { 32209b5c48c2SStephen Cameron struct CommandList *c; 32219b5c48c2SStephen Cameron struct ErrorInfo *ei; 32229b5c48c2SStephen Cameron int rc = 0; 32239b5c48c2SStephen Cameron 32249b5c48c2SStephen Cameron u64 tag = (u64) -1; /* bogus tag */ 32259b5c48c2SStephen Cameron 32269b5c48c2SStephen Cameron /* Assume that physical devices support aborts */ 32279b5c48c2SStephen Cameron if (!is_logical_dev_addr_mode(scsi3addr)) 32289b5c48c2SStephen Cameron return 1; 32299b5c48c2SStephen Cameron 32309b5c48c2SStephen Cameron c = cmd_alloc(h); 3231bf43caf3SRobert Elliott 32329b5c48c2SStephen Cameron (void) fill_cmd(c, HPSA_ABORT_MSG, h, &tag, 0, 0, scsi3addr, TYPE_MSG); 32339b5c48c2SStephen Cameron (void) hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE, NO_TIMEOUT); 32349b5c48c2SStephen Cameron /* no unmap needed here because no data xfer. */ 32359b5c48c2SStephen Cameron ei = c->err_info; 32369b5c48c2SStephen Cameron switch (ei->CommandStatus) { 32379b5c48c2SStephen Cameron case CMD_INVALID: 32389b5c48c2SStephen Cameron rc = 0; 32399b5c48c2SStephen Cameron break; 32409b5c48c2SStephen Cameron case CMD_UNABORTABLE: 32419b5c48c2SStephen Cameron case CMD_ABORT_FAILED: 32429b5c48c2SStephen Cameron rc = 1; 32439b5c48c2SStephen Cameron break; 32449437ac43SStephen Cameron case CMD_TMF_STATUS: 32459437ac43SStephen Cameron rc = hpsa_evaluate_tmf_status(h, c); 32469437ac43SStephen Cameron break; 32479b5c48c2SStephen Cameron default: 32489b5c48c2SStephen Cameron rc = 0; 32499b5c48c2SStephen Cameron break; 32509b5c48c2SStephen Cameron } 32519b5c48c2SStephen Cameron cmd_free(h, c); 32529b5c48c2SStephen Cameron return rc; 32539b5c48c2SStephen Cameron } 32549b5c48c2SStephen Cameron 3255edd16368SStephen M. Cameron static int hpsa_update_device_info(struct ctlr_info *h, 32560b0e1d6cSStephen M. Cameron unsigned char scsi3addr[], struct hpsa_scsi_dev_t *this_device, 32570b0e1d6cSStephen M. Cameron unsigned char *is_OBDR_device) 3258edd16368SStephen M. Cameron { 32590b0e1d6cSStephen M. Cameron 32600b0e1d6cSStephen M. Cameron #define OBDR_SIG_OFFSET 43 32610b0e1d6cSStephen M. Cameron #define OBDR_TAPE_SIG "$DR-10" 32620b0e1d6cSStephen M. Cameron #define OBDR_SIG_LEN (sizeof(OBDR_TAPE_SIG) - 1) 32630b0e1d6cSStephen M. Cameron #define OBDR_TAPE_INQ_SIZE (OBDR_SIG_OFFSET + OBDR_SIG_LEN) 32640b0e1d6cSStephen M. Cameron 3265ea6d3bc3SStephen M. Cameron unsigned char *inq_buff; 32660b0e1d6cSStephen M. Cameron unsigned char *obdr_sig; 3267edd16368SStephen M. Cameron 3268ea6d3bc3SStephen M. Cameron inq_buff = kzalloc(OBDR_TAPE_INQ_SIZE, GFP_KERNEL); 3269edd16368SStephen M. Cameron if (!inq_buff) 3270edd16368SStephen M. Cameron goto bail_out; 3271edd16368SStephen M. Cameron 3272edd16368SStephen M. Cameron /* Do an inquiry to the device to see what it is. */ 3273edd16368SStephen M. Cameron if (hpsa_scsi_do_inquiry(h, scsi3addr, 0, inq_buff, 3274edd16368SStephen M. Cameron (unsigned char) OBDR_TAPE_INQ_SIZE) != 0) { 3275edd16368SStephen M. Cameron /* Inquiry failed (msg printed already) */ 3276edd16368SStephen M. Cameron dev_err(&h->pdev->dev, 3277edd16368SStephen M. Cameron "hpsa_update_device_info: inquiry failed\n"); 3278edd16368SStephen M. Cameron goto bail_out; 3279edd16368SStephen M. Cameron } 3280edd16368SStephen M. Cameron 3281edd16368SStephen M. Cameron this_device->devtype = (inq_buff[0] & 0x1f); 3282edd16368SStephen M. Cameron memcpy(this_device->scsi3addr, scsi3addr, 8); 3283edd16368SStephen M. Cameron memcpy(this_device->vendor, &inq_buff[8], 3284edd16368SStephen M. Cameron sizeof(this_device->vendor)); 3285edd16368SStephen M. Cameron memcpy(this_device->model, &inq_buff[16], 3286edd16368SStephen M. Cameron sizeof(this_device->model)); 3287edd16368SStephen M. Cameron memset(this_device->device_id, 0, 3288edd16368SStephen M. Cameron sizeof(this_device->device_id)); 3289edd16368SStephen M. Cameron hpsa_get_device_id(h, scsi3addr, this_device->device_id, 3290edd16368SStephen M. Cameron sizeof(this_device->device_id)); 3291edd16368SStephen M. Cameron 3292edd16368SStephen M. Cameron if (this_device->devtype == TYPE_DISK && 3293283b4a9bSStephen M. Cameron is_logical_dev_addr_mode(scsi3addr)) { 329467955ba3SStephen M. Cameron int volume_offline; 329567955ba3SStephen M. Cameron 3296edd16368SStephen M. Cameron hpsa_get_raid_level(h, scsi3addr, &this_device->raid_level); 3297283b4a9bSStephen M. Cameron if (h->fw_support & MISC_FW_RAID_OFFLOAD_BASIC) 3298283b4a9bSStephen M. Cameron hpsa_get_ioaccel_status(h, scsi3addr, this_device); 329967955ba3SStephen M. Cameron volume_offline = hpsa_volume_offline(h, scsi3addr); 330067955ba3SStephen M. Cameron if (volume_offline < 0 || volume_offline > 0xff) 330167955ba3SStephen M. Cameron volume_offline = HPSA_VPD_LV_STATUS_UNSUPPORTED; 330267955ba3SStephen M. Cameron this_device->volume_offline = volume_offline & 0xff; 3303283b4a9bSStephen M. Cameron } else { 3304edd16368SStephen M. Cameron this_device->raid_level = RAID_UNKNOWN; 3305283b4a9bSStephen M. Cameron this_device->offload_config = 0; 3306283b4a9bSStephen M. Cameron this_device->offload_enabled = 0; 330741ce4c35SStephen Cameron this_device->offload_to_be_enabled = 0; 3308a3144e0bSJoe Handzik this_device->hba_ioaccel_enabled = 0; 33099846590eSStephen M. Cameron this_device->volume_offline = 0; 331003383736SDon Brace this_device->queue_depth = h->nr_cmds; 3311283b4a9bSStephen M. Cameron } 3312edd16368SStephen M. Cameron 33130b0e1d6cSStephen M. Cameron if (is_OBDR_device) { 33140b0e1d6cSStephen M. Cameron /* See if this is a One-Button-Disaster-Recovery device 33150b0e1d6cSStephen M. Cameron * by looking for "$DR-10" at offset 43 in inquiry data. 33160b0e1d6cSStephen M. Cameron */ 33170b0e1d6cSStephen M. Cameron obdr_sig = &inq_buff[OBDR_SIG_OFFSET]; 33180b0e1d6cSStephen M. Cameron *is_OBDR_device = (this_device->devtype == TYPE_ROM && 33190b0e1d6cSStephen M. Cameron strncmp(obdr_sig, OBDR_TAPE_SIG, 33200b0e1d6cSStephen M. Cameron OBDR_SIG_LEN) == 0); 33210b0e1d6cSStephen M. Cameron } 3322edd16368SStephen M. Cameron kfree(inq_buff); 3323edd16368SStephen M. Cameron return 0; 3324edd16368SStephen M. Cameron 3325edd16368SStephen M. Cameron bail_out: 3326edd16368SStephen M. Cameron kfree(inq_buff); 3327edd16368SStephen M. Cameron return 1; 3328edd16368SStephen M. Cameron } 3329edd16368SStephen M. Cameron 33309b5c48c2SStephen Cameron static void hpsa_update_device_supports_aborts(struct ctlr_info *h, 33319b5c48c2SStephen Cameron struct hpsa_scsi_dev_t *dev, u8 *scsi3addr) 33329b5c48c2SStephen Cameron { 33339b5c48c2SStephen Cameron unsigned long flags; 33349b5c48c2SStephen Cameron int rc, entry; 33359b5c48c2SStephen Cameron /* 33369b5c48c2SStephen Cameron * See if this device supports aborts. If we already know 33379b5c48c2SStephen Cameron * the device, we already know if it supports aborts, otherwise 33389b5c48c2SStephen Cameron * we have to find out if it supports aborts by trying one. 33399b5c48c2SStephen Cameron */ 33409b5c48c2SStephen Cameron spin_lock_irqsave(&h->devlock, flags); 33419b5c48c2SStephen Cameron rc = hpsa_scsi_find_entry(dev, h->dev, h->ndevices, &entry); 33429b5c48c2SStephen Cameron if ((rc == DEVICE_SAME || rc == DEVICE_UPDATED) && 33439b5c48c2SStephen Cameron entry >= 0 && entry < h->ndevices) { 33449b5c48c2SStephen Cameron dev->supports_aborts = h->dev[entry]->supports_aborts; 33459b5c48c2SStephen Cameron spin_unlock_irqrestore(&h->devlock, flags); 33469b5c48c2SStephen Cameron } else { 33479b5c48c2SStephen Cameron spin_unlock_irqrestore(&h->devlock, flags); 33489b5c48c2SStephen Cameron dev->supports_aborts = 33499b5c48c2SStephen Cameron hpsa_device_supports_aborts(h, scsi3addr); 33509b5c48c2SStephen Cameron if (dev->supports_aborts < 0) 33519b5c48c2SStephen Cameron dev->supports_aborts = 0; 33529b5c48c2SStephen Cameron } 33539b5c48c2SStephen Cameron } 33549b5c48c2SStephen Cameron 33554f4eb9f1SScott Teel static unsigned char *ext_target_model[] = { 3356edd16368SStephen M. Cameron "MSA2012", 3357edd16368SStephen M. Cameron "MSA2024", 3358edd16368SStephen M. Cameron "MSA2312", 3359edd16368SStephen M. Cameron "MSA2324", 3360fda38518SStephen M. Cameron "P2000 G3 SAS", 3361e06c8e5cSStephen M. Cameron "MSA 2040 SAS", 3362edd16368SStephen M. Cameron NULL, 3363edd16368SStephen M. Cameron }; 3364edd16368SStephen M. Cameron 33654f4eb9f1SScott Teel static int is_ext_target(struct ctlr_info *h, struct hpsa_scsi_dev_t *device) 3366edd16368SStephen M. Cameron { 3367edd16368SStephen M. Cameron int i; 3368edd16368SStephen M. Cameron 33694f4eb9f1SScott Teel for (i = 0; ext_target_model[i]; i++) 33704f4eb9f1SScott Teel if (strncmp(device->model, ext_target_model[i], 33714f4eb9f1SScott Teel strlen(ext_target_model[i])) == 0) 3372edd16368SStephen M. Cameron return 1; 3373edd16368SStephen M. Cameron return 0; 3374edd16368SStephen M. Cameron } 3375edd16368SStephen M. Cameron 3376edd16368SStephen M. Cameron /* Helper function to assign bus, target, lun mapping of devices. 33774f4eb9f1SScott Teel * Puts non-external target logical volumes on bus 0, external target logical 3378edd16368SStephen M. Cameron * volumes on bus 1, physical devices on bus 2. and the hba on bus 3. 3379edd16368SStephen M. Cameron * Logical drive target and lun are assigned at this time, but 3380edd16368SStephen M. Cameron * physical device lun and target assignment are deferred (assigned 3381edd16368SStephen M. Cameron * in hpsa_find_target_lun, called by hpsa_scsi_add_entry.) 3382edd16368SStephen M. Cameron */ 3383edd16368SStephen M. Cameron static void figure_bus_target_lun(struct ctlr_info *h, 33841f310bdeSStephen M. Cameron u8 *lunaddrbytes, struct hpsa_scsi_dev_t *device) 3385edd16368SStephen M. Cameron { 33861f310bdeSStephen M. Cameron u32 lunid = le32_to_cpu(*((__le32 *) lunaddrbytes)); 3387edd16368SStephen M. Cameron 33881f310bdeSStephen M. Cameron if (!is_logical_dev_addr_mode(lunaddrbytes)) { 33891f310bdeSStephen M. Cameron /* physical device, target and lun filled in later */ 33901f310bdeSStephen M. Cameron if (is_hba_lunid(lunaddrbytes)) 33911f310bdeSStephen M. Cameron hpsa_set_bus_target_lun(device, 3, 0, lunid & 0x3fff); 33921f310bdeSStephen M. Cameron else 33931f310bdeSStephen M. Cameron /* defer target, lun assignment for physical devices */ 33941f310bdeSStephen M. Cameron hpsa_set_bus_target_lun(device, 2, -1, -1); 33951f310bdeSStephen M. Cameron return; 33961f310bdeSStephen M. Cameron } 33971f310bdeSStephen M. Cameron /* It's a logical device */ 33984f4eb9f1SScott Teel if (is_ext_target(h, device)) { 33994f4eb9f1SScott Teel /* external target way, put logicals on bus 1 3400339b2b14SStephen M. Cameron * and match target/lun numbers box 34011f310bdeSStephen M. Cameron * reports, other smart array, bus 0, target 0, match lunid 3402339b2b14SStephen M. Cameron */ 34031f310bdeSStephen M. Cameron hpsa_set_bus_target_lun(device, 34041f310bdeSStephen M. Cameron 1, (lunid >> 16) & 0x3fff, lunid & 0x00ff); 34051f310bdeSStephen M. Cameron return; 3406339b2b14SStephen M. Cameron } 34071f310bdeSStephen M. Cameron hpsa_set_bus_target_lun(device, 0, 0, lunid & 0x3fff); 3408edd16368SStephen M. Cameron } 3409edd16368SStephen M. Cameron 3410edd16368SStephen M. Cameron /* 3411edd16368SStephen M. Cameron * If there is no lun 0 on a target, linux won't find any devices. 34124f4eb9f1SScott Teel * For the external targets (arrays), we have to manually detect the enclosure 3413edd16368SStephen M. Cameron * which is at lun zero, as CCISS_REPORT_PHYSICAL_LUNS doesn't report 3414edd16368SStephen M. Cameron * it for some reason. *tmpdevice is the target we're adding, 3415edd16368SStephen M. Cameron * this_device is a pointer into the current element of currentsd[] 3416edd16368SStephen M. Cameron * that we're building up in update_scsi_devices(), below. 3417edd16368SStephen M. Cameron * lunzerobits is a bitmap that tracks which targets already have a 3418edd16368SStephen M. Cameron * lun 0 assigned. 3419edd16368SStephen M. Cameron * Returns 1 if an enclosure was added, 0 if not. 3420edd16368SStephen M. Cameron */ 34214f4eb9f1SScott Teel static int add_ext_target_dev(struct ctlr_info *h, 3422edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *tmpdevice, 342301a02ffcSStephen M. Cameron struct hpsa_scsi_dev_t *this_device, u8 *lunaddrbytes, 34244f4eb9f1SScott Teel unsigned long lunzerobits[], int *n_ext_target_devs) 3425edd16368SStephen M. Cameron { 3426edd16368SStephen M. Cameron unsigned char scsi3addr[8]; 3427edd16368SStephen M. Cameron 34281f310bdeSStephen M. Cameron if (test_bit(tmpdevice->target, lunzerobits)) 3429edd16368SStephen M. Cameron return 0; /* There is already a lun 0 on this target. */ 3430edd16368SStephen M. Cameron 3431edd16368SStephen M. Cameron if (!is_logical_dev_addr_mode(lunaddrbytes)) 3432edd16368SStephen M. Cameron return 0; /* It's the logical targets that may lack lun 0. */ 3433edd16368SStephen M. Cameron 34344f4eb9f1SScott Teel if (!is_ext_target(h, tmpdevice)) 34354f4eb9f1SScott Teel return 0; /* Only external target devices have this problem. */ 3436edd16368SStephen M. Cameron 34371f310bdeSStephen M. Cameron if (tmpdevice->lun == 0) /* if lun is 0, then we have a lun 0. */ 3438edd16368SStephen M. Cameron return 0; 3439edd16368SStephen M. Cameron 3440c4f8a299SStephen M. Cameron memset(scsi3addr, 0, 8); 34411f310bdeSStephen M. Cameron scsi3addr[3] = tmpdevice->target; 3442edd16368SStephen M. Cameron if (is_hba_lunid(scsi3addr)) 3443edd16368SStephen M. Cameron return 0; /* Don't add the RAID controller here. */ 3444edd16368SStephen M. Cameron 3445339b2b14SStephen M. Cameron if (is_scsi_rev_5(h)) 3446339b2b14SStephen M. Cameron return 0; /* p1210m doesn't need to do this. */ 3447339b2b14SStephen M. Cameron 34484f4eb9f1SScott Teel if (*n_ext_target_devs >= MAX_EXT_TARGETS) { 3449aca4a520SScott Teel dev_warn(&h->pdev->dev, "Maximum number of external " 3450aca4a520SScott Teel "target devices exceeded. Check your hardware " 3451edd16368SStephen M. Cameron "configuration."); 3452edd16368SStephen M. Cameron return 0; 3453edd16368SStephen M. Cameron } 3454edd16368SStephen M. Cameron 34550b0e1d6cSStephen M. Cameron if (hpsa_update_device_info(h, scsi3addr, this_device, NULL)) 3456edd16368SStephen M. Cameron return 0; 34574f4eb9f1SScott Teel (*n_ext_target_devs)++; 34581f310bdeSStephen M. Cameron hpsa_set_bus_target_lun(this_device, 34591f310bdeSStephen M. Cameron tmpdevice->bus, tmpdevice->target, 0); 34609b5c48c2SStephen Cameron hpsa_update_device_supports_aborts(h, this_device, scsi3addr); 34611f310bdeSStephen M. Cameron set_bit(tmpdevice->target, lunzerobits); 3462edd16368SStephen M. Cameron return 1; 3463edd16368SStephen M. Cameron } 3464edd16368SStephen M. Cameron 3465edd16368SStephen M. Cameron /* 346654b6e9e9SScott Teel * Get address of physical disk used for an ioaccel2 mode command: 346754b6e9e9SScott Teel * 1. Extract ioaccel2 handle from the command. 346854b6e9e9SScott Teel * 2. Find a matching ioaccel2 handle from list of physical disks. 346954b6e9e9SScott Teel * 3. Return: 347054b6e9e9SScott Teel * 1 and set scsi3addr to address of matching physical 347154b6e9e9SScott Teel * 0 if no matching physical disk was found. 347254b6e9e9SScott Teel */ 347354b6e9e9SScott Teel static int hpsa_get_pdisk_of_ioaccel2(struct ctlr_info *h, 347454b6e9e9SScott Teel struct CommandList *ioaccel2_cmd_to_abort, unsigned char *scsi3addr) 347554b6e9e9SScott Teel { 347641ce4c35SStephen Cameron struct io_accel2_cmd *c2 = 347741ce4c35SStephen Cameron &h->ioaccel2_cmd_pool[ioaccel2_cmd_to_abort->cmdindex]; 347841ce4c35SStephen Cameron unsigned long flags; 347954b6e9e9SScott Teel int i; 348054b6e9e9SScott Teel 348141ce4c35SStephen Cameron spin_lock_irqsave(&h->devlock, flags); 348241ce4c35SStephen Cameron for (i = 0; i < h->ndevices; i++) 348341ce4c35SStephen Cameron if (h->dev[i]->ioaccel_handle == le32_to_cpu(c2->scsi_nexus)) { 348441ce4c35SStephen Cameron memcpy(scsi3addr, h->dev[i]->scsi3addr, 348541ce4c35SStephen Cameron sizeof(h->dev[i]->scsi3addr)); 348641ce4c35SStephen Cameron spin_unlock_irqrestore(&h->devlock, flags); 348754b6e9e9SScott Teel return 1; 348854b6e9e9SScott Teel } 348941ce4c35SStephen Cameron spin_unlock_irqrestore(&h->devlock, flags); 349041ce4c35SStephen Cameron return 0; 349141ce4c35SStephen Cameron } 349241ce4c35SStephen Cameron 349354b6e9e9SScott Teel /* 3494edd16368SStephen M. Cameron * Do CISS_REPORT_PHYS and CISS_REPORT_LOG. Data is returned in physdev, 3495edd16368SStephen M. Cameron * logdev. The number of luns in physdev and logdev are returned in 3496edd16368SStephen M. Cameron * *nphysicals and *nlogicals, respectively. 3497edd16368SStephen M. Cameron * Returns 0 on success, -1 otherwise. 3498edd16368SStephen M. Cameron */ 3499edd16368SStephen M. Cameron static int hpsa_gather_lun_info(struct ctlr_info *h, 350003383736SDon Brace struct ReportExtendedLUNdata *physdev, u32 *nphysicals, 350101a02ffcSStephen M. Cameron struct ReportLUNdata *logdev, u32 *nlogicals) 3502edd16368SStephen M. Cameron { 350303383736SDon Brace if (hpsa_scsi_do_report_phys_luns(h, physdev, sizeof(*physdev))) { 3504edd16368SStephen M. Cameron dev_err(&h->pdev->dev, "report physical LUNs failed.\n"); 3505edd16368SStephen M. Cameron return -1; 3506edd16368SStephen M. Cameron } 350703383736SDon Brace *nphysicals = be32_to_cpu(*((__be32 *)physdev->LUNListLength)) / 24; 3508edd16368SStephen M. Cameron if (*nphysicals > HPSA_MAX_PHYS_LUN) { 350903383736SDon Brace dev_warn(&h->pdev->dev, "maximum physical LUNs (%d) exceeded. %d LUNs ignored.\n", 351003383736SDon Brace HPSA_MAX_PHYS_LUN, *nphysicals - HPSA_MAX_PHYS_LUN); 3511edd16368SStephen M. Cameron *nphysicals = HPSA_MAX_PHYS_LUN; 3512edd16368SStephen M. Cameron } 351303383736SDon Brace if (hpsa_scsi_do_report_log_luns(h, logdev, sizeof(*logdev))) { 3514edd16368SStephen M. Cameron dev_err(&h->pdev->dev, "report logical LUNs failed.\n"); 3515edd16368SStephen M. Cameron return -1; 3516edd16368SStephen M. Cameron } 35176df1e954SStephen M. Cameron *nlogicals = be32_to_cpu(*((__be32 *) logdev->LUNListLength)) / 8; 3518edd16368SStephen M. Cameron /* Reject Logicals in excess of our max capability. */ 3519edd16368SStephen M. Cameron if (*nlogicals > HPSA_MAX_LUN) { 3520edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, 3521edd16368SStephen M. Cameron "maximum logical LUNs (%d) exceeded. " 3522edd16368SStephen M. Cameron "%d LUNs ignored.\n", HPSA_MAX_LUN, 3523edd16368SStephen M. Cameron *nlogicals - HPSA_MAX_LUN); 3524edd16368SStephen M. Cameron *nlogicals = HPSA_MAX_LUN; 3525edd16368SStephen M. Cameron } 3526edd16368SStephen M. Cameron if (*nlogicals + *nphysicals > HPSA_MAX_PHYS_LUN) { 3527edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, 3528edd16368SStephen M. Cameron "maximum logical + physical LUNs (%d) exceeded. " 3529edd16368SStephen M. Cameron "%d LUNs ignored.\n", HPSA_MAX_PHYS_LUN, 3530edd16368SStephen M. Cameron *nphysicals + *nlogicals - HPSA_MAX_PHYS_LUN); 3531edd16368SStephen M. Cameron *nlogicals = HPSA_MAX_PHYS_LUN - *nphysicals; 3532edd16368SStephen M. Cameron } 3533edd16368SStephen M. Cameron return 0; 3534edd16368SStephen M. Cameron } 3535edd16368SStephen M. Cameron 353642a91641SDon Brace static u8 *figure_lunaddrbytes(struct ctlr_info *h, int raid_ctlr_position, 353742a91641SDon Brace int i, int nphysicals, int nlogicals, 3538a93aa1feSMatt Gates struct ReportExtendedLUNdata *physdev_list, 3539339b2b14SStephen M. Cameron struct ReportLUNdata *logdev_list) 3540339b2b14SStephen M. Cameron { 3541339b2b14SStephen M. Cameron /* Helper function, figure out where the LUN ID info is coming from 3542339b2b14SStephen M. Cameron * given index i, lists of physical and logical devices, where in 3543339b2b14SStephen M. Cameron * the list the raid controller is supposed to appear (first or last) 3544339b2b14SStephen M. Cameron */ 3545339b2b14SStephen M. Cameron 3546339b2b14SStephen M. Cameron int logicals_start = nphysicals + (raid_ctlr_position == 0); 3547339b2b14SStephen M. Cameron int last_device = nphysicals + nlogicals + (raid_ctlr_position == 0); 3548339b2b14SStephen M. Cameron 3549339b2b14SStephen M. Cameron if (i == raid_ctlr_position) 3550339b2b14SStephen M. Cameron return RAID_CTLR_LUNID; 3551339b2b14SStephen M. Cameron 3552339b2b14SStephen M. Cameron if (i < logicals_start) 3553d5b5d964SStephen M. Cameron return &physdev_list->LUN[i - 3554d5b5d964SStephen M. Cameron (raid_ctlr_position == 0)].lunid[0]; 3555339b2b14SStephen M. Cameron 3556339b2b14SStephen M. Cameron if (i < last_device) 3557339b2b14SStephen M. Cameron return &logdev_list->LUN[i - nphysicals - 3558339b2b14SStephen M. Cameron (raid_ctlr_position == 0)][0]; 3559339b2b14SStephen M. Cameron BUG(); 3560339b2b14SStephen M. Cameron return NULL; 3561339b2b14SStephen M. Cameron } 3562339b2b14SStephen M. Cameron 3563316b221aSStephen M. Cameron static int hpsa_hba_mode_enabled(struct ctlr_info *h) 3564316b221aSStephen M. Cameron { 3565316b221aSStephen M. Cameron int rc; 35666e8e8088SJoe Handzik int hba_mode_enabled; 3567316b221aSStephen M. Cameron struct bmic_controller_parameters *ctlr_params; 3568316b221aSStephen M. Cameron ctlr_params = kzalloc(sizeof(struct bmic_controller_parameters), 3569316b221aSStephen M. Cameron GFP_KERNEL); 3570316b221aSStephen M. Cameron 3571316b221aSStephen M. Cameron if (!ctlr_params) 357296444fbbSJoe Handzik return -ENOMEM; 3573316b221aSStephen M. Cameron rc = hpsa_bmic_ctrl_mode_sense(h, RAID_CTLR_LUNID, 0, ctlr_params, 3574316b221aSStephen M. Cameron sizeof(struct bmic_controller_parameters)); 357596444fbbSJoe Handzik if (rc) { 3576316b221aSStephen M. Cameron kfree(ctlr_params); 357796444fbbSJoe Handzik return rc; 3578316b221aSStephen M. Cameron } 35796e8e8088SJoe Handzik 35806e8e8088SJoe Handzik hba_mode_enabled = 35816e8e8088SJoe Handzik ((ctlr_params->nvram_flags & HBA_MODE_ENABLED_FLAG) != 0); 35826e8e8088SJoe Handzik kfree(ctlr_params); 35836e8e8088SJoe Handzik return hba_mode_enabled; 3584316b221aSStephen M. Cameron } 3585316b221aSStephen M. Cameron 358603383736SDon Brace /* get physical drive ioaccel handle and queue depth */ 358703383736SDon Brace static void hpsa_get_ioaccel_drive_info(struct ctlr_info *h, 358803383736SDon Brace struct hpsa_scsi_dev_t *dev, 358903383736SDon Brace u8 *lunaddrbytes, 359003383736SDon Brace struct bmic_identify_physical_device *id_phys) 359103383736SDon Brace { 359203383736SDon Brace int rc; 359303383736SDon Brace struct ext_report_lun_entry *rle = 359403383736SDon Brace (struct ext_report_lun_entry *) lunaddrbytes; 359503383736SDon Brace 359603383736SDon Brace dev->ioaccel_handle = rle->ioaccel_handle; 3597a3144e0bSJoe Handzik if (PHYS_IOACCEL(lunaddrbytes) && dev->ioaccel_handle) 3598a3144e0bSJoe Handzik dev->hba_ioaccel_enabled = 1; 359903383736SDon Brace memset(id_phys, 0, sizeof(*id_phys)); 360003383736SDon Brace rc = hpsa_bmic_id_physical_device(h, lunaddrbytes, 360103383736SDon Brace GET_BMIC_DRIVE_NUMBER(lunaddrbytes), id_phys, 360203383736SDon Brace sizeof(*id_phys)); 360303383736SDon Brace if (!rc) 360403383736SDon Brace /* Reserve space for FW operations */ 360503383736SDon Brace #define DRIVE_CMDS_RESERVED_FOR_FW 2 360603383736SDon Brace #define DRIVE_QUEUE_DEPTH 7 360703383736SDon Brace dev->queue_depth = 360803383736SDon Brace le16_to_cpu(id_phys->current_queue_depth_limit) - 360903383736SDon Brace DRIVE_CMDS_RESERVED_FOR_FW; 361003383736SDon Brace else 361103383736SDon Brace dev->queue_depth = DRIVE_QUEUE_DEPTH; /* conservative */ 361203383736SDon Brace atomic_set(&dev->ioaccel_cmds_out, 0); 3613*d604f533SWebb Scales atomic_set(&dev->reset_cmds_out, 0); 361403383736SDon Brace } 361503383736SDon Brace 3616edd16368SStephen M. Cameron static void hpsa_update_scsi_devices(struct ctlr_info *h, int hostno) 3617edd16368SStephen M. Cameron { 3618edd16368SStephen M. Cameron /* the idea here is we could get notified 3619edd16368SStephen M. Cameron * that some devices have changed, so we do a report 3620edd16368SStephen M. Cameron * physical luns and report logical luns cmd, and adjust 3621edd16368SStephen M. Cameron * our list of devices accordingly. 3622edd16368SStephen M. Cameron * 3623edd16368SStephen M. Cameron * The scsi3addr's of devices won't change so long as the 3624edd16368SStephen M. Cameron * adapter is not reset. That means we can rescan and 3625edd16368SStephen M. Cameron * tell which devices we already know about, vs. new 3626edd16368SStephen M. Cameron * devices, vs. disappearing devices. 3627edd16368SStephen M. Cameron */ 3628a93aa1feSMatt Gates struct ReportExtendedLUNdata *physdev_list = NULL; 3629edd16368SStephen M. Cameron struct ReportLUNdata *logdev_list = NULL; 363003383736SDon Brace struct bmic_identify_physical_device *id_phys = NULL; 363101a02ffcSStephen M. Cameron u32 nphysicals = 0; 363201a02ffcSStephen M. Cameron u32 nlogicals = 0; 363301a02ffcSStephen M. Cameron u32 ndev_allocated = 0; 3634edd16368SStephen M. Cameron struct hpsa_scsi_dev_t **currentsd, *this_device, *tmpdevice; 3635edd16368SStephen M. Cameron int ncurrent = 0; 36364f4eb9f1SScott Teel int i, n_ext_target_devs, ndevs_to_allocate; 3637339b2b14SStephen M. Cameron int raid_ctlr_position; 36382bbf5c7fSJoe Handzik int rescan_hba_mode; 3639aca4a520SScott Teel DECLARE_BITMAP(lunzerobits, MAX_EXT_TARGETS); 3640edd16368SStephen M. Cameron 3641cfe5badcSScott Teel currentsd = kzalloc(sizeof(*currentsd) * HPSA_MAX_DEVICES, GFP_KERNEL); 364292084715SStephen M. Cameron physdev_list = kzalloc(sizeof(*physdev_list), GFP_KERNEL); 364392084715SStephen M. Cameron logdev_list = kzalloc(sizeof(*logdev_list), GFP_KERNEL); 3644edd16368SStephen M. Cameron tmpdevice = kzalloc(sizeof(*tmpdevice), GFP_KERNEL); 364503383736SDon Brace id_phys = kzalloc(sizeof(*id_phys), GFP_KERNEL); 3646edd16368SStephen M. Cameron 364703383736SDon Brace if (!currentsd || !physdev_list || !logdev_list || 364803383736SDon Brace !tmpdevice || !id_phys) { 3649edd16368SStephen M. Cameron dev_err(&h->pdev->dev, "out of memory\n"); 3650edd16368SStephen M. Cameron goto out; 3651edd16368SStephen M. Cameron } 3652edd16368SStephen M. Cameron memset(lunzerobits, 0, sizeof(lunzerobits)); 3653edd16368SStephen M. Cameron 3654316b221aSStephen M. Cameron rescan_hba_mode = hpsa_hba_mode_enabled(h); 365596444fbbSJoe Handzik if (rescan_hba_mode < 0) 365696444fbbSJoe Handzik goto out; 3657316b221aSStephen M. Cameron 3658316b221aSStephen M. Cameron if (!h->hba_mode_enabled && rescan_hba_mode) 3659316b221aSStephen M. Cameron dev_warn(&h->pdev->dev, "HBA mode enabled\n"); 3660316b221aSStephen M. Cameron else if (h->hba_mode_enabled && !rescan_hba_mode) 3661316b221aSStephen M. Cameron dev_warn(&h->pdev->dev, "HBA mode disabled\n"); 3662316b221aSStephen M. Cameron 3663316b221aSStephen M. Cameron h->hba_mode_enabled = rescan_hba_mode; 3664316b221aSStephen M. Cameron 366503383736SDon Brace if (hpsa_gather_lun_info(h, physdev_list, &nphysicals, 366603383736SDon Brace logdev_list, &nlogicals)) 3667edd16368SStephen M. Cameron goto out; 3668edd16368SStephen M. Cameron 3669aca4a520SScott Teel /* We might see up to the maximum number of logical and physical disks 3670aca4a520SScott Teel * plus external target devices, and a device for the local RAID 3671aca4a520SScott Teel * controller. 3672edd16368SStephen M. Cameron */ 3673aca4a520SScott Teel ndevs_to_allocate = nphysicals + nlogicals + MAX_EXT_TARGETS + 1; 3674edd16368SStephen M. Cameron 3675edd16368SStephen M. Cameron /* Allocate the per device structures */ 3676edd16368SStephen M. Cameron for (i = 0; i < ndevs_to_allocate; i++) { 3677b7ec021fSScott Teel if (i >= HPSA_MAX_DEVICES) { 3678b7ec021fSScott Teel dev_warn(&h->pdev->dev, "maximum devices (%d) exceeded." 3679b7ec021fSScott Teel " %d devices ignored.\n", HPSA_MAX_DEVICES, 3680b7ec021fSScott Teel ndevs_to_allocate - HPSA_MAX_DEVICES); 3681b7ec021fSScott Teel break; 3682b7ec021fSScott Teel } 3683b7ec021fSScott Teel 3684edd16368SStephen M. Cameron currentsd[i] = kzalloc(sizeof(*currentsd[i]), GFP_KERNEL); 3685edd16368SStephen M. Cameron if (!currentsd[i]) { 3686edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "out of memory at %s:%d\n", 3687edd16368SStephen M. Cameron __FILE__, __LINE__); 3688edd16368SStephen M. Cameron goto out; 3689edd16368SStephen M. Cameron } 3690edd16368SStephen M. Cameron ndev_allocated++; 3691edd16368SStephen M. Cameron } 3692edd16368SStephen M. Cameron 36938645291bSStephen M. Cameron if (is_scsi_rev_5(h)) 3694339b2b14SStephen M. Cameron raid_ctlr_position = 0; 3695339b2b14SStephen M. Cameron else 3696339b2b14SStephen M. Cameron raid_ctlr_position = nphysicals + nlogicals; 3697339b2b14SStephen M. Cameron 3698edd16368SStephen M. Cameron /* adjust our table of devices */ 36994f4eb9f1SScott Teel n_ext_target_devs = 0; 3700edd16368SStephen M. Cameron for (i = 0; i < nphysicals + nlogicals + 1; i++) { 37010b0e1d6cSStephen M. Cameron u8 *lunaddrbytes, is_OBDR = 0; 3702edd16368SStephen M. Cameron 3703edd16368SStephen M. Cameron /* Figure out where the LUN ID info is coming from */ 3704339b2b14SStephen M. Cameron lunaddrbytes = figure_lunaddrbytes(h, raid_ctlr_position, 3705339b2b14SStephen M. Cameron i, nphysicals, nlogicals, physdev_list, logdev_list); 370641ce4c35SStephen Cameron 370741ce4c35SStephen Cameron /* skip masked non-disk devices */ 370841ce4c35SStephen Cameron if (MASKED_DEVICE(lunaddrbytes)) 370941ce4c35SStephen Cameron if (i < nphysicals + (raid_ctlr_position == 0) && 371041ce4c35SStephen Cameron NON_DISK_PHYS_DEV(lunaddrbytes)) 3711edd16368SStephen M. Cameron continue; 3712edd16368SStephen M. Cameron 3713edd16368SStephen M. Cameron /* Get device type, vendor, model, device id */ 37140b0e1d6cSStephen M. Cameron if (hpsa_update_device_info(h, lunaddrbytes, tmpdevice, 37150b0e1d6cSStephen M. Cameron &is_OBDR)) 3716edd16368SStephen M. Cameron continue; /* skip it if we can't talk to it. */ 37171f310bdeSStephen M. Cameron figure_bus_target_lun(h, lunaddrbytes, tmpdevice); 37189b5c48c2SStephen Cameron hpsa_update_device_supports_aborts(h, tmpdevice, lunaddrbytes); 3719edd16368SStephen M. Cameron this_device = currentsd[ncurrent]; 3720edd16368SStephen M. Cameron 3721edd16368SStephen M. Cameron /* 37224f4eb9f1SScott Teel * For external target devices, we have to insert a LUN 0 which 3723edd16368SStephen M. Cameron * doesn't show up in CCISS_REPORT_PHYSICAL data, but there 3724edd16368SStephen M. Cameron * is nonetheless an enclosure device there. We have to 3725edd16368SStephen M. Cameron * present that otherwise linux won't find anything if 3726edd16368SStephen M. Cameron * there is no lun 0. 3727edd16368SStephen M. Cameron */ 37284f4eb9f1SScott Teel if (add_ext_target_dev(h, tmpdevice, this_device, 37291f310bdeSStephen M. Cameron lunaddrbytes, lunzerobits, 37304f4eb9f1SScott Teel &n_ext_target_devs)) { 3731edd16368SStephen M. Cameron ncurrent++; 3732edd16368SStephen M. Cameron this_device = currentsd[ncurrent]; 3733edd16368SStephen M. Cameron } 3734edd16368SStephen M. Cameron 3735edd16368SStephen M. Cameron *this_device = *tmpdevice; 3736edd16368SStephen M. Cameron 373741ce4c35SStephen Cameron /* do not expose masked devices */ 373841ce4c35SStephen Cameron if (MASKED_DEVICE(lunaddrbytes) && 373941ce4c35SStephen Cameron i < nphysicals + (raid_ctlr_position == 0)) { 374041ce4c35SStephen Cameron if (h->hba_mode_enabled) 374141ce4c35SStephen Cameron dev_warn(&h->pdev->dev, 374241ce4c35SStephen Cameron "Masked physical device detected\n"); 374341ce4c35SStephen Cameron this_device->expose_state = HPSA_DO_NOT_EXPOSE; 374441ce4c35SStephen Cameron } else { 374541ce4c35SStephen Cameron this_device->expose_state = 374641ce4c35SStephen Cameron HPSA_SG_ATTACH | HPSA_ULD_ATTACH; 374741ce4c35SStephen Cameron } 374841ce4c35SStephen Cameron 3749edd16368SStephen M. Cameron switch (this_device->devtype) { 37500b0e1d6cSStephen M. Cameron case TYPE_ROM: 3751edd16368SStephen M. Cameron /* We don't *really* support actual CD-ROM devices, 3752edd16368SStephen M. Cameron * just "One Button Disaster Recovery" tape drive 3753edd16368SStephen M. Cameron * which temporarily pretends to be a CD-ROM drive. 3754edd16368SStephen M. Cameron * So we check that the device is really an OBDR tape 3755edd16368SStephen M. Cameron * device by checking for "$DR-10" in bytes 43-48 of 3756edd16368SStephen M. Cameron * the inquiry data. 3757edd16368SStephen M. Cameron */ 37580b0e1d6cSStephen M. Cameron if (is_OBDR) 3759edd16368SStephen M. Cameron ncurrent++; 3760edd16368SStephen M. Cameron break; 3761edd16368SStephen M. Cameron case TYPE_DISK: 3762283b4a9bSStephen M. Cameron if (i >= nphysicals) { 3763283b4a9bSStephen M. Cameron ncurrent++; 3764edd16368SStephen M. Cameron break; 3765283b4a9bSStephen M. Cameron } 3766ecf418d1SJoe Handzik 3767ecf418d1SJoe Handzik if (h->hba_mode_enabled) 3768ecf418d1SJoe Handzik /* never use raid mapper in HBA mode */ 3769ecf418d1SJoe Handzik this_device->offload_enabled = 0; 3770ecf418d1SJoe Handzik else if (!(h->transMethod & CFGTBL_Trans_io_accel1 || 3771ecf418d1SJoe Handzik h->transMethod & CFGTBL_Trans_io_accel2)) 3772316b221aSStephen M. Cameron break; 3773ecf418d1SJoe Handzik 377403383736SDon Brace hpsa_get_ioaccel_drive_info(h, this_device, 377503383736SDon Brace lunaddrbytes, id_phys); 377603383736SDon Brace atomic_set(&this_device->ioaccel_cmds_out, 0); 3777edd16368SStephen M. Cameron ncurrent++; 3778edd16368SStephen M. Cameron break; 3779edd16368SStephen M. Cameron case TYPE_TAPE: 3780edd16368SStephen M. Cameron case TYPE_MEDIUM_CHANGER: 3781edd16368SStephen M. Cameron ncurrent++; 3782edd16368SStephen M. Cameron break; 378341ce4c35SStephen Cameron case TYPE_ENCLOSURE: 378441ce4c35SStephen Cameron if (h->hba_mode_enabled) 378541ce4c35SStephen Cameron ncurrent++; 378641ce4c35SStephen Cameron break; 3787edd16368SStephen M. Cameron case TYPE_RAID: 3788edd16368SStephen M. Cameron /* Only present the Smartarray HBA as a RAID controller. 3789edd16368SStephen M. Cameron * If it's a RAID controller other than the HBA itself 3790edd16368SStephen M. Cameron * (an external RAID controller, MSA500 or similar) 3791edd16368SStephen M. Cameron * don't present it. 3792edd16368SStephen M. Cameron */ 3793edd16368SStephen M. Cameron if (!is_hba_lunid(lunaddrbytes)) 3794edd16368SStephen M. Cameron break; 3795edd16368SStephen M. Cameron ncurrent++; 3796edd16368SStephen M. Cameron break; 3797edd16368SStephen M. Cameron default: 3798edd16368SStephen M. Cameron break; 3799edd16368SStephen M. Cameron } 3800cfe5badcSScott Teel if (ncurrent >= HPSA_MAX_DEVICES) 3801edd16368SStephen M. Cameron break; 3802edd16368SStephen M. Cameron } 3803edd16368SStephen M. Cameron adjust_hpsa_scsi_table(h, hostno, currentsd, ncurrent); 3804edd16368SStephen M. Cameron out: 3805edd16368SStephen M. Cameron kfree(tmpdevice); 3806edd16368SStephen M. Cameron for (i = 0; i < ndev_allocated; i++) 3807edd16368SStephen M. Cameron kfree(currentsd[i]); 3808edd16368SStephen M. Cameron kfree(currentsd); 3809edd16368SStephen M. Cameron kfree(physdev_list); 3810edd16368SStephen M. Cameron kfree(logdev_list); 381103383736SDon Brace kfree(id_phys); 3812edd16368SStephen M. Cameron } 3813edd16368SStephen M. Cameron 3814ec5cbf04SWebb Scales static void hpsa_set_sg_descriptor(struct SGDescriptor *desc, 3815ec5cbf04SWebb Scales struct scatterlist *sg) 3816ec5cbf04SWebb Scales { 3817ec5cbf04SWebb Scales u64 addr64 = (u64) sg_dma_address(sg); 3818ec5cbf04SWebb Scales unsigned int len = sg_dma_len(sg); 3819ec5cbf04SWebb Scales 3820ec5cbf04SWebb Scales desc->Addr = cpu_to_le64(addr64); 3821ec5cbf04SWebb Scales desc->Len = cpu_to_le32(len); 3822ec5cbf04SWebb Scales desc->Ext = 0; 3823ec5cbf04SWebb Scales } 3824ec5cbf04SWebb Scales 3825c7ee65b3SWebb Scales /* 3826c7ee65b3SWebb Scales * hpsa_scatter_gather takes a struct scsi_cmnd, (cmd), and does the pci 3827edd16368SStephen M. Cameron * dma mapping and fills in the scatter gather entries of the 3828edd16368SStephen M. Cameron * hpsa command, cp. 3829edd16368SStephen M. Cameron */ 383033a2ffceSStephen M. Cameron static int hpsa_scatter_gather(struct ctlr_info *h, 3831edd16368SStephen M. Cameron struct CommandList *cp, 3832edd16368SStephen M. Cameron struct scsi_cmnd *cmd) 3833edd16368SStephen M. Cameron { 3834edd16368SStephen M. Cameron struct scatterlist *sg; 3835b3a7ba7cSWebb Scales int use_sg, i, sg_limit, chained, last_sg; 383633a2ffceSStephen M. Cameron struct SGDescriptor *curr_sg; 3837edd16368SStephen M. Cameron 383833a2ffceSStephen M. Cameron BUG_ON(scsi_sg_count(cmd) > h->maxsgentries); 3839edd16368SStephen M. Cameron 3840edd16368SStephen M. Cameron use_sg = scsi_dma_map(cmd); 3841edd16368SStephen M. Cameron if (use_sg < 0) 3842edd16368SStephen M. Cameron return use_sg; 3843edd16368SStephen M. Cameron 3844edd16368SStephen M. Cameron if (!use_sg) 3845edd16368SStephen M. Cameron goto sglist_finished; 3846edd16368SStephen M. Cameron 3847b3a7ba7cSWebb Scales /* 3848b3a7ba7cSWebb Scales * If the number of entries is greater than the max for a single list, 3849b3a7ba7cSWebb Scales * then we have a chained list; we will set up all but one entry in the 3850b3a7ba7cSWebb Scales * first list (the last entry is saved for link information); 3851b3a7ba7cSWebb Scales * otherwise, we don't have a chained list and we'll set up at each of 3852b3a7ba7cSWebb Scales * the entries in the one list. 3853b3a7ba7cSWebb Scales */ 385433a2ffceSStephen M. Cameron curr_sg = cp->SG; 3855b3a7ba7cSWebb Scales chained = use_sg > h->max_cmd_sg_entries; 3856b3a7ba7cSWebb Scales sg_limit = chained ? h->max_cmd_sg_entries - 1 : use_sg; 3857b3a7ba7cSWebb Scales last_sg = scsi_sg_count(cmd) - 1; 3858b3a7ba7cSWebb Scales scsi_for_each_sg(cmd, sg, sg_limit, i) { 3859ec5cbf04SWebb Scales hpsa_set_sg_descriptor(curr_sg, sg); 386033a2ffceSStephen M. Cameron curr_sg++; 386133a2ffceSStephen M. Cameron } 3862ec5cbf04SWebb Scales 3863b3a7ba7cSWebb Scales if (chained) { 3864b3a7ba7cSWebb Scales /* 3865b3a7ba7cSWebb Scales * Continue with the chained list. Set curr_sg to the chained 3866b3a7ba7cSWebb Scales * list. Modify the limit to the total count less the entries 3867b3a7ba7cSWebb Scales * we've already set up. Resume the scan at the list entry 3868b3a7ba7cSWebb Scales * where the previous loop left off. 3869b3a7ba7cSWebb Scales */ 3870b3a7ba7cSWebb Scales curr_sg = h->cmd_sg_list[cp->cmdindex]; 3871b3a7ba7cSWebb Scales sg_limit = use_sg - sg_limit; 3872b3a7ba7cSWebb Scales for_each_sg(sg, sg, sg_limit, i) { 3873b3a7ba7cSWebb Scales hpsa_set_sg_descriptor(curr_sg, sg); 3874b3a7ba7cSWebb Scales curr_sg++; 3875b3a7ba7cSWebb Scales } 3876b3a7ba7cSWebb Scales } 3877b3a7ba7cSWebb Scales 3878ec5cbf04SWebb Scales /* Back the pointer up to the last entry and mark it as "last". */ 3879b3a7ba7cSWebb Scales (curr_sg - 1)->Ext = cpu_to_le32(HPSA_SG_LAST); 388033a2ffceSStephen M. Cameron 388133a2ffceSStephen M. Cameron if (use_sg + chained > h->maxSG) 388233a2ffceSStephen M. Cameron h->maxSG = use_sg + chained; 388333a2ffceSStephen M. Cameron 388433a2ffceSStephen M. Cameron if (chained) { 388533a2ffceSStephen M. Cameron cp->Header.SGList = h->max_cmd_sg_entries; 388650a0decfSStephen M. Cameron cp->Header.SGTotal = cpu_to_le16(use_sg + 1); 3887e2bea6dfSStephen M. Cameron if (hpsa_map_sg_chain_block(h, cp)) { 3888e2bea6dfSStephen M. Cameron scsi_dma_unmap(cmd); 3889e2bea6dfSStephen M. Cameron return -1; 3890e2bea6dfSStephen M. Cameron } 389133a2ffceSStephen M. Cameron return 0; 3892edd16368SStephen M. Cameron } 3893edd16368SStephen M. Cameron 3894edd16368SStephen M. Cameron sglist_finished: 3895edd16368SStephen M. Cameron 389601a02ffcSStephen M. Cameron cp->Header.SGList = (u8) use_sg; /* no. SGs contig in this cmd */ 3897c7ee65b3SWebb Scales cp->Header.SGTotal = cpu_to_le16(use_sg); /* total sgs in cmd list */ 3898edd16368SStephen M. Cameron return 0; 3899edd16368SStephen M. Cameron } 3900edd16368SStephen M. Cameron 3901283b4a9bSStephen M. Cameron #define IO_ACCEL_INELIGIBLE (1) 3902283b4a9bSStephen M. Cameron static int fixup_ioaccel_cdb(u8 *cdb, int *cdb_len) 3903283b4a9bSStephen M. Cameron { 3904283b4a9bSStephen M. Cameron int is_write = 0; 3905283b4a9bSStephen M. Cameron u32 block; 3906283b4a9bSStephen M. Cameron u32 block_cnt; 3907283b4a9bSStephen M. Cameron 3908283b4a9bSStephen M. Cameron /* Perform some CDB fixups if needed using 10 byte reads/writes only */ 3909283b4a9bSStephen M. Cameron switch (cdb[0]) { 3910283b4a9bSStephen M. Cameron case WRITE_6: 3911283b4a9bSStephen M. Cameron case WRITE_12: 3912283b4a9bSStephen M. Cameron is_write = 1; 3913283b4a9bSStephen M. Cameron case READ_6: 3914283b4a9bSStephen M. Cameron case READ_12: 3915283b4a9bSStephen M. Cameron if (*cdb_len == 6) { 3916283b4a9bSStephen M. Cameron block = (((u32) cdb[2]) << 8) | cdb[3]; 3917283b4a9bSStephen M. Cameron block_cnt = cdb[4]; 3918283b4a9bSStephen M. Cameron } else { 3919283b4a9bSStephen M. Cameron BUG_ON(*cdb_len != 12); 3920283b4a9bSStephen M. Cameron block = (((u32) cdb[2]) << 24) | 3921283b4a9bSStephen M. Cameron (((u32) cdb[3]) << 16) | 3922283b4a9bSStephen M. Cameron (((u32) cdb[4]) << 8) | 3923283b4a9bSStephen M. Cameron cdb[5]; 3924283b4a9bSStephen M. Cameron block_cnt = 3925283b4a9bSStephen M. Cameron (((u32) cdb[6]) << 24) | 3926283b4a9bSStephen M. Cameron (((u32) cdb[7]) << 16) | 3927283b4a9bSStephen M. Cameron (((u32) cdb[8]) << 8) | 3928283b4a9bSStephen M. Cameron cdb[9]; 3929283b4a9bSStephen M. Cameron } 3930283b4a9bSStephen M. Cameron if (block_cnt > 0xffff) 3931283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; 3932283b4a9bSStephen M. Cameron 3933283b4a9bSStephen M. Cameron cdb[0] = is_write ? WRITE_10 : READ_10; 3934283b4a9bSStephen M. Cameron cdb[1] = 0; 3935283b4a9bSStephen M. Cameron cdb[2] = (u8) (block >> 24); 3936283b4a9bSStephen M. Cameron cdb[3] = (u8) (block >> 16); 3937283b4a9bSStephen M. Cameron cdb[4] = (u8) (block >> 8); 3938283b4a9bSStephen M. Cameron cdb[5] = (u8) (block); 3939283b4a9bSStephen M. Cameron cdb[6] = 0; 3940283b4a9bSStephen M. Cameron cdb[7] = (u8) (block_cnt >> 8); 3941283b4a9bSStephen M. Cameron cdb[8] = (u8) (block_cnt); 3942283b4a9bSStephen M. Cameron cdb[9] = 0; 3943283b4a9bSStephen M. Cameron *cdb_len = 10; 3944283b4a9bSStephen M. Cameron break; 3945283b4a9bSStephen M. Cameron } 3946283b4a9bSStephen M. Cameron return 0; 3947283b4a9bSStephen M. Cameron } 3948283b4a9bSStephen M. Cameron 3949c349775eSScott Teel static int hpsa_scsi_ioaccel1_queue_command(struct ctlr_info *h, 3950283b4a9bSStephen M. Cameron struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len, 395103383736SDon Brace u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk) 3952e1f7de0cSMatt Gates { 3953e1f7de0cSMatt Gates struct scsi_cmnd *cmd = c->scsi_cmd; 3954e1f7de0cSMatt Gates struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[c->cmdindex]; 3955e1f7de0cSMatt Gates unsigned int len; 3956e1f7de0cSMatt Gates unsigned int total_len = 0; 3957e1f7de0cSMatt Gates struct scatterlist *sg; 3958e1f7de0cSMatt Gates u64 addr64; 3959e1f7de0cSMatt Gates int use_sg, i; 3960e1f7de0cSMatt Gates struct SGDescriptor *curr_sg; 3961e1f7de0cSMatt Gates u32 control = IOACCEL1_CONTROL_SIMPLEQUEUE; 3962e1f7de0cSMatt Gates 3963283b4a9bSStephen M. Cameron /* TODO: implement chaining support */ 396403383736SDon Brace if (scsi_sg_count(cmd) > h->ioaccel_maxsg) { 396503383736SDon Brace atomic_dec(&phys_disk->ioaccel_cmds_out); 3966283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; 396703383736SDon Brace } 3968283b4a9bSStephen M. Cameron 3969e1f7de0cSMatt Gates BUG_ON(cmd->cmd_len > IOACCEL1_IOFLAGS_CDBLEN_MAX); 3970e1f7de0cSMatt Gates 397103383736SDon Brace if (fixup_ioaccel_cdb(cdb, &cdb_len)) { 397203383736SDon Brace atomic_dec(&phys_disk->ioaccel_cmds_out); 3973283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; 397403383736SDon Brace } 3975283b4a9bSStephen M. Cameron 3976e1f7de0cSMatt Gates c->cmd_type = CMD_IOACCEL1; 3977e1f7de0cSMatt Gates 3978e1f7de0cSMatt Gates /* Adjust the DMA address to point to the accelerated command buffer */ 3979e1f7de0cSMatt Gates c->busaddr = (u32) h->ioaccel_cmd_pool_dhandle + 3980e1f7de0cSMatt Gates (c->cmdindex * sizeof(*cp)); 3981e1f7de0cSMatt Gates BUG_ON(c->busaddr & 0x0000007F); 3982e1f7de0cSMatt Gates 3983e1f7de0cSMatt Gates use_sg = scsi_dma_map(cmd); 398403383736SDon Brace if (use_sg < 0) { 398503383736SDon Brace atomic_dec(&phys_disk->ioaccel_cmds_out); 3986e1f7de0cSMatt Gates return use_sg; 398703383736SDon Brace } 3988e1f7de0cSMatt Gates 3989e1f7de0cSMatt Gates if (use_sg) { 3990e1f7de0cSMatt Gates curr_sg = cp->SG; 3991e1f7de0cSMatt Gates scsi_for_each_sg(cmd, sg, use_sg, i) { 3992e1f7de0cSMatt Gates addr64 = (u64) sg_dma_address(sg); 3993e1f7de0cSMatt Gates len = sg_dma_len(sg); 3994e1f7de0cSMatt Gates total_len += len; 399550a0decfSStephen M. Cameron curr_sg->Addr = cpu_to_le64(addr64); 399650a0decfSStephen M. Cameron curr_sg->Len = cpu_to_le32(len); 399750a0decfSStephen M. Cameron curr_sg->Ext = cpu_to_le32(0); 3998e1f7de0cSMatt Gates curr_sg++; 3999e1f7de0cSMatt Gates } 400050a0decfSStephen M. Cameron (--curr_sg)->Ext = cpu_to_le32(HPSA_SG_LAST); 4001e1f7de0cSMatt Gates 4002e1f7de0cSMatt Gates switch (cmd->sc_data_direction) { 4003e1f7de0cSMatt Gates case DMA_TO_DEVICE: 4004e1f7de0cSMatt Gates control |= IOACCEL1_CONTROL_DATA_OUT; 4005e1f7de0cSMatt Gates break; 4006e1f7de0cSMatt Gates case DMA_FROM_DEVICE: 4007e1f7de0cSMatt Gates control |= IOACCEL1_CONTROL_DATA_IN; 4008e1f7de0cSMatt Gates break; 4009e1f7de0cSMatt Gates case DMA_NONE: 4010e1f7de0cSMatt Gates control |= IOACCEL1_CONTROL_NODATAXFER; 4011e1f7de0cSMatt Gates break; 4012e1f7de0cSMatt Gates default: 4013e1f7de0cSMatt Gates dev_err(&h->pdev->dev, "unknown data direction: %d\n", 4014e1f7de0cSMatt Gates cmd->sc_data_direction); 4015e1f7de0cSMatt Gates BUG(); 4016e1f7de0cSMatt Gates break; 4017e1f7de0cSMatt Gates } 4018e1f7de0cSMatt Gates } else { 4019e1f7de0cSMatt Gates control |= IOACCEL1_CONTROL_NODATAXFER; 4020e1f7de0cSMatt Gates } 4021e1f7de0cSMatt Gates 4022c349775eSScott Teel c->Header.SGList = use_sg; 4023e1f7de0cSMatt Gates /* Fill out the command structure to submit */ 40242b08b3e9SDon Brace cp->dev_handle = cpu_to_le16(ioaccel_handle & 0xFFFF); 40252b08b3e9SDon Brace cp->transfer_len = cpu_to_le32(total_len); 40262b08b3e9SDon Brace cp->io_flags = cpu_to_le16(IOACCEL1_IOFLAGS_IO_REQ | 40272b08b3e9SDon Brace (cdb_len & IOACCEL1_IOFLAGS_CDBLEN_MASK)); 40282b08b3e9SDon Brace cp->control = cpu_to_le32(control); 4029283b4a9bSStephen M. Cameron memcpy(cp->CDB, cdb, cdb_len); 4030283b4a9bSStephen M. Cameron memcpy(cp->CISS_LUN, scsi3addr, 8); 4031c349775eSScott Teel /* Tag was already set at init time. */ 4032e1f7de0cSMatt Gates enqueue_cmd_and_start_io(h, c); 4033e1f7de0cSMatt Gates return 0; 4034e1f7de0cSMatt Gates } 4035edd16368SStephen M. Cameron 4036283b4a9bSStephen M. Cameron /* 4037283b4a9bSStephen M. Cameron * Queue a command directly to a device behind the controller using the 4038283b4a9bSStephen M. Cameron * I/O accelerator path. 4039283b4a9bSStephen M. Cameron */ 4040283b4a9bSStephen M. Cameron static int hpsa_scsi_ioaccel_direct_map(struct ctlr_info *h, 4041283b4a9bSStephen M. Cameron struct CommandList *c) 4042283b4a9bSStephen M. Cameron { 4043283b4a9bSStephen M. Cameron struct scsi_cmnd *cmd = c->scsi_cmd; 4044283b4a9bSStephen M. Cameron struct hpsa_scsi_dev_t *dev = cmd->device->hostdata; 4045283b4a9bSStephen M. Cameron 404603383736SDon Brace c->phys_disk = dev; 404703383736SDon Brace 4048283b4a9bSStephen M. Cameron return hpsa_scsi_ioaccel_queue_command(h, c, dev->ioaccel_handle, 404903383736SDon Brace cmd->cmnd, cmd->cmd_len, dev->scsi3addr, dev); 4050283b4a9bSStephen M. Cameron } 4051283b4a9bSStephen M. Cameron 4052dd0e19f3SScott Teel /* 4053dd0e19f3SScott Teel * Set encryption parameters for the ioaccel2 request 4054dd0e19f3SScott Teel */ 4055dd0e19f3SScott Teel static void set_encrypt_ioaccel2(struct ctlr_info *h, 4056dd0e19f3SScott Teel struct CommandList *c, struct io_accel2_cmd *cp) 4057dd0e19f3SScott Teel { 4058dd0e19f3SScott Teel struct scsi_cmnd *cmd = c->scsi_cmd; 4059dd0e19f3SScott Teel struct hpsa_scsi_dev_t *dev = cmd->device->hostdata; 4060dd0e19f3SScott Teel struct raid_map_data *map = &dev->raid_map; 4061dd0e19f3SScott Teel u64 first_block; 4062dd0e19f3SScott Teel 4063dd0e19f3SScott Teel /* Are we doing encryption on this device */ 40642b08b3e9SDon Brace if (!(le16_to_cpu(map->flags) & RAID_MAP_FLAG_ENCRYPT_ON)) 4065dd0e19f3SScott Teel return; 4066dd0e19f3SScott Teel /* Set the data encryption key index. */ 4067dd0e19f3SScott Teel cp->dekindex = map->dekindex; 4068dd0e19f3SScott Teel 4069dd0e19f3SScott Teel /* Set the encryption enable flag, encoded into direction field. */ 4070dd0e19f3SScott Teel cp->direction |= IOACCEL2_DIRECTION_ENCRYPT_MASK; 4071dd0e19f3SScott Teel 4072dd0e19f3SScott Teel /* Set encryption tweak values based on logical block address 4073dd0e19f3SScott Teel * If block size is 512, tweak value is LBA. 4074dd0e19f3SScott Teel * For other block sizes, tweak is (LBA * block size)/ 512) 4075dd0e19f3SScott Teel */ 4076dd0e19f3SScott Teel switch (cmd->cmnd[0]) { 4077dd0e19f3SScott Teel /* Required? 6-byte cdbs eliminated by fixup_ioaccel_cdb */ 4078dd0e19f3SScott Teel case WRITE_6: 4079dd0e19f3SScott Teel case READ_6: 40802b08b3e9SDon Brace first_block = get_unaligned_be16(&cmd->cmnd[2]); 4081dd0e19f3SScott Teel break; 4082dd0e19f3SScott Teel case WRITE_10: 4083dd0e19f3SScott Teel case READ_10: 4084dd0e19f3SScott Teel /* Required? 12-byte cdbs eliminated by fixup_ioaccel_cdb */ 4085dd0e19f3SScott Teel case WRITE_12: 4086dd0e19f3SScott Teel case READ_12: 40872b08b3e9SDon Brace first_block = get_unaligned_be32(&cmd->cmnd[2]); 4088dd0e19f3SScott Teel break; 4089dd0e19f3SScott Teel case WRITE_16: 4090dd0e19f3SScott Teel case READ_16: 40912b08b3e9SDon Brace first_block = get_unaligned_be64(&cmd->cmnd[2]); 4092dd0e19f3SScott Teel break; 4093dd0e19f3SScott Teel default: 4094dd0e19f3SScott Teel dev_err(&h->pdev->dev, 40952b08b3e9SDon Brace "ERROR: %s: size (0x%x) not supported for encryption\n", 40962b08b3e9SDon Brace __func__, cmd->cmnd[0]); 4097dd0e19f3SScott Teel BUG(); 4098dd0e19f3SScott Teel break; 4099dd0e19f3SScott Teel } 41002b08b3e9SDon Brace 41012b08b3e9SDon Brace if (le32_to_cpu(map->volume_blk_size) != 512) 41022b08b3e9SDon Brace first_block = first_block * 41032b08b3e9SDon Brace le32_to_cpu(map->volume_blk_size)/512; 41042b08b3e9SDon Brace 41052b08b3e9SDon Brace cp->tweak_lower = cpu_to_le32(first_block); 41062b08b3e9SDon Brace cp->tweak_upper = cpu_to_le32(first_block >> 32); 4107dd0e19f3SScott Teel } 4108dd0e19f3SScott Teel 4109c349775eSScott Teel static int hpsa_scsi_ioaccel2_queue_command(struct ctlr_info *h, 4110c349775eSScott Teel struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len, 411103383736SDon Brace u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk) 4112c349775eSScott Teel { 4113c349775eSScott Teel struct scsi_cmnd *cmd = c->scsi_cmd; 4114c349775eSScott Teel struct io_accel2_cmd *cp = &h->ioaccel2_cmd_pool[c->cmdindex]; 4115c349775eSScott Teel struct ioaccel2_sg_element *curr_sg; 4116c349775eSScott Teel int use_sg, i; 4117c349775eSScott Teel struct scatterlist *sg; 4118c349775eSScott Teel u64 addr64; 4119c349775eSScott Teel u32 len; 4120c349775eSScott Teel u32 total_len = 0; 4121c349775eSScott Teel 4122d9a729f3SWebb Scales BUG_ON(scsi_sg_count(cmd) > h->maxsgentries); 4123c349775eSScott Teel 412403383736SDon Brace if (fixup_ioaccel_cdb(cdb, &cdb_len)) { 412503383736SDon Brace atomic_dec(&phys_disk->ioaccel_cmds_out); 4126c349775eSScott Teel return IO_ACCEL_INELIGIBLE; 412703383736SDon Brace } 412803383736SDon Brace 4129c349775eSScott Teel c->cmd_type = CMD_IOACCEL2; 4130c349775eSScott Teel /* Adjust the DMA address to point to the accelerated command buffer */ 4131c349775eSScott Teel c->busaddr = (u32) h->ioaccel2_cmd_pool_dhandle + 4132c349775eSScott Teel (c->cmdindex * sizeof(*cp)); 4133c349775eSScott Teel BUG_ON(c->busaddr & 0x0000007F); 4134c349775eSScott Teel 4135c349775eSScott Teel memset(cp, 0, sizeof(*cp)); 4136c349775eSScott Teel cp->IU_type = IOACCEL2_IU_TYPE; 4137c349775eSScott Teel 4138c349775eSScott Teel use_sg = scsi_dma_map(cmd); 413903383736SDon Brace if (use_sg < 0) { 414003383736SDon Brace atomic_dec(&phys_disk->ioaccel_cmds_out); 4141c349775eSScott Teel return use_sg; 414203383736SDon Brace } 4143c349775eSScott Teel 4144c349775eSScott Teel if (use_sg) { 4145c349775eSScott Teel curr_sg = cp->sg; 4146d9a729f3SWebb Scales if (use_sg > h->ioaccel_maxsg) { 4147d9a729f3SWebb Scales addr64 = le64_to_cpu( 4148d9a729f3SWebb Scales h->ioaccel2_cmd_sg_list[c->cmdindex]->address); 4149d9a729f3SWebb Scales curr_sg->address = cpu_to_le64(addr64); 4150d9a729f3SWebb Scales curr_sg->length = 0; 4151d9a729f3SWebb Scales curr_sg->reserved[0] = 0; 4152d9a729f3SWebb Scales curr_sg->reserved[1] = 0; 4153d9a729f3SWebb Scales curr_sg->reserved[2] = 0; 4154d9a729f3SWebb Scales curr_sg->chain_indicator = 0x80; 4155d9a729f3SWebb Scales 4156d9a729f3SWebb Scales curr_sg = h->ioaccel2_cmd_sg_list[c->cmdindex]; 4157d9a729f3SWebb Scales } 4158c349775eSScott Teel scsi_for_each_sg(cmd, sg, use_sg, i) { 4159c349775eSScott Teel addr64 = (u64) sg_dma_address(sg); 4160c349775eSScott Teel len = sg_dma_len(sg); 4161c349775eSScott Teel total_len += len; 4162c349775eSScott Teel curr_sg->address = cpu_to_le64(addr64); 4163c349775eSScott Teel curr_sg->length = cpu_to_le32(len); 4164c349775eSScott Teel curr_sg->reserved[0] = 0; 4165c349775eSScott Teel curr_sg->reserved[1] = 0; 4166c349775eSScott Teel curr_sg->reserved[2] = 0; 4167c349775eSScott Teel curr_sg->chain_indicator = 0; 4168c349775eSScott Teel curr_sg++; 4169c349775eSScott Teel } 4170c349775eSScott Teel 4171c349775eSScott Teel switch (cmd->sc_data_direction) { 4172c349775eSScott Teel case DMA_TO_DEVICE: 4173dd0e19f3SScott Teel cp->direction &= ~IOACCEL2_DIRECTION_MASK; 4174dd0e19f3SScott Teel cp->direction |= IOACCEL2_DIR_DATA_OUT; 4175c349775eSScott Teel break; 4176c349775eSScott Teel case DMA_FROM_DEVICE: 4177dd0e19f3SScott Teel cp->direction &= ~IOACCEL2_DIRECTION_MASK; 4178dd0e19f3SScott Teel cp->direction |= IOACCEL2_DIR_DATA_IN; 4179c349775eSScott Teel break; 4180c349775eSScott Teel case DMA_NONE: 4181dd0e19f3SScott Teel cp->direction &= ~IOACCEL2_DIRECTION_MASK; 4182dd0e19f3SScott Teel cp->direction |= IOACCEL2_DIR_NO_DATA; 4183c349775eSScott Teel break; 4184c349775eSScott Teel default: 4185c349775eSScott Teel dev_err(&h->pdev->dev, "unknown data direction: %d\n", 4186c349775eSScott Teel cmd->sc_data_direction); 4187c349775eSScott Teel BUG(); 4188c349775eSScott Teel break; 4189c349775eSScott Teel } 4190c349775eSScott Teel } else { 4191dd0e19f3SScott Teel cp->direction &= ~IOACCEL2_DIRECTION_MASK; 4192dd0e19f3SScott Teel cp->direction |= IOACCEL2_DIR_NO_DATA; 4193c349775eSScott Teel } 4194dd0e19f3SScott Teel 4195dd0e19f3SScott Teel /* Set encryption parameters, if necessary */ 4196dd0e19f3SScott Teel set_encrypt_ioaccel2(h, c, cp); 4197dd0e19f3SScott Teel 41982b08b3e9SDon Brace cp->scsi_nexus = cpu_to_le32(ioaccel_handle); 4199f2405db8SDon Brace cp->Tag = cpu_to_le32(c->cmdindex << DIRECT_LOOKUP_SHIFT); 4200c349775eSScott Teel memcpy(cp->cdb, cdb, sizeof(cp->cdb)); 4201c349775eSScott Teel 4202c349775eSScott Teel cp->data_len = cpu_to_le32(total_len); 4203c349775eSScott Teel cp->err_ptr = cpu_to_le64(c->busaddr + 4204c349775eSScott Teel offsetof(struct io_accel2_cmd, error_data)); 420550a0decfSStephen M. Cameron cp->err_len = cpu_to_le32(sizeof(cp->error_data)); 4206c349775eSScott Teel 4207d9a729f3SWebb Scales /* fill in sg elements */ 4208d9a729f3SWebb Scales if (use_sg > h->ioaccel_maxsg) { 4209d9a729f3SWebb Scales cp->sg_count = 1; 4210d9a729f3SWebb Scales if (hpsa_map_ioaccel2_sg_chain_block(h, cp, c)) { 4211d9a729f3SWebb Scales atomic_dec(&phys_disk->ioaccel_cmds_out); 4212d9a729f3SWebb Scales scsi_dma_unmap(cmd); 4213d9a729f3SWebb Scales return -1; 4214d9a729f3SWebb Scales } 4215d9a729f3SWebb Scales } else 4216d9a729f3SWebb Scales cp->sg_count = (u8) use_sg; 4217d9a729f3SWebb Scales 4218c349775eSScott Teel enqueue_cmd_and_start_io(h, c); 4219c349775eSScott Teel return 0; 4220c349775eSScott Teel } 4221c349775eSScott Teel 4222c349775eSScott Teel /* 4223c349775eSScott Teel * Queue a command to the correct I/O accelerator path. 4224c349775eSScott Teel */ 4225c349775eSScott Teel static int hpsa_scsi_ioaccel_queue_command(struct ctlr_info *h, 4226c349775eSScott Teel struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len, 422703383736SDon Brace u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk) 4228c349775eSScott Teel { 422903383736SDon Brace /* Try to honor the device's queue depth */ 423003383736SDon Brace if (atomic_inc_return(&phys_disk->ioaccel_cmds_out) > 423103383736SDon Brace phys_disk->queue_depth) { 423203383736SDon Brace atomic_dec(&phys_disk->ioaccel_cmds_out); 423303383736SDon Brace return IO_ACCEL_INELIGIBLE; 423403383736SDon Brace } 4235c349775eSScott Teel if (h->transMethod & CFGTBL_Trans_io_accel1) 4236c349775eSScott Teel return hpsa_scsi_ioaccel1_queue_command(h, c, ioaccel_handle, 423703383736SDon Brace cdb, cdb_len, scsi3addr, 423803383736SDon Brace phys_disk); 4239c349775eSScott Teel else 4240c349775eSScott Teel return hpsa_scsi_ioaccel2_queue_command(h, c, ioaccel_handle, 424103383736SDon Brace cdb, cdb_len, scsi3addr, 424203383736SDon Brace phys_disk); 4243c349775eSScott Teel } 4244c349775eSScott Teel 42456b80b18fSScott Teel static void raid_map_helper(struct raid_map_data *map, 42466b80b18fSScott Teel int offload_to_mirror, u32 *map_index, u32 *current_group) 42476b80b18fSScott Teel { 42486b80b18fSScott Teel if (offload_to_mirror == 0) { 42496b80b18fSScott Teel /* use physical disk in the first mirrored group. */ 42502b08b3e9SDon Brace *map_index %= le16_to_cpu(map->data_disks_per_row); 42516b80b18fSScott Teel return; 42526b80b18fSScott Teel } 42536b80b18fSScott Teel do { 42546b80b18fSScott Teel /* determine mirror group that *map_index indicates */ 42552b08b3e9SDon Brace *current_group = *map_index / 42562b08b3e9SDon Brace le16_to_cpu(map->data_disks_per_row); 42576b80b18fSScott Teel if (offload_to_mirror == *current_group) 42586b80b18fSScott Teel continue; 42592b08b3e9SDon Brace if (*current_group < le16_to_cpu(map->layout_map_count) - 1) { 42606b80b18fSScott Teel /* select map index from next group */ 42612b08b3e9SDon Brace *map_index += le16_to_cpu(map->data_disks_per_row); 42626b80b18fSScott Teel (*current_group)++; 42636b80b18fSScott Teel } else { 42646b80b18fSScott Teel /* select map index from first group */ 42652b08b3e9SDon Brace *map_index %= le16_to_cpu(map->data_disks_per_row); 42666b80b18fSScott Teel *current_group = 0; 42676b80b18fSScott Teel } 42686b80b18fSScott Teel } while (offload_to_mirror != *current_group); 42696b80b18fSScott Teel } 42706b80b18fSScott Teel 4271283b4a9bSStephen M. Cameron /* 4272283b4a9bSStephen M. Cameron * Attempt to perform offload RAID mapping for a logical volume I/O. 4273283b4a9bSStephen M. Cameron */ 4274283b4a9bSStephen M. Cameron static int hpsa_scsi_ioaccel_raid_map(struct ctlr_info *h, 4275283b4a9bSStephen M. Cameron struct CommandList *c) 4276283b4a9bSStephen M. Cameron { 4277283b4a9bSStephen M. Cameron struct scsi_cmnd *cmd = c->scsi_cmd; 4278283b4a9bSStephen M. Cameron struct hpsa_scsi_dev_t *dev = cmd->device->hostdata; 4279283b4a9bSStephen M. Cameron struct raid_map_data *map = &dev->raid_map; 4280283b4a9bSStephen M. Cameron struct raid_map_disk_data *dd = &map->data[0]; 4281283b4a9bSStephen M. Cameron int is_write = 0; 4282283b4a9bSStephen M. Cameron u32 map_index; 4283283b4a9bSStephen M. Cameron u64 first_block, last_block; 4284283b4a9bSStephen M. Cameron u32 block_cnt; 4285283b4a9bSStephen M. Cameron u32 blocks_per_row; 4286283b4a9bSStephen M. Cameron u64 first_row, last_row; 4287283b4a9bSStephen M. Cameron u32 first_row_offset, last_row_offset; 4288283b4a9bSStephen M. Cameron u32 first_column, last_column; 42896b80b18fSScott Teel u64 r0_first_row, r0_last_row; 42906b80b18fSScott Teel u32 r5or6_blocks_per_row; 42916b80b18fSScott Teel u64 r5or6_first_row, r5or6_last_row; 42926b80b18fSScott Teel u32 r5or6_first_row_offset, r5or6_last_row_offset; 42936b80b18fSScott Teel u32 r5or6_first_column, r5or6_last_column; 42946b80b18fSScott Teel u32 total_disks_per_row; 42956b80b18fSScott Teel u32 stripesize; 42966b80b18fSScott Teel u32 first_group, last_group, current_group; 4297283b4a9bSStephen M. Cameron u32 map_row; 4298283b4a9bSStephen M. Cameron u32 disk_handle; 4299283b4a9bSStephen M. Cameron u64 disk_block; 4300283b4a9bSStephen M. Cameron u32 disk_block_cnt; 4301283b4a9bSStephen M. Cameron u8 cdb[16]; 4302283b4a9bSStephen M. Cameron u8 cdb_len; 43032b08b3e9SDon Brace u16 strip_size; 4304283b4a9bSStephen M. Cameron #if BITS_PER_LONG == 32 4305283b4a9bSStephen M. Cameron u64 tmpdiv; 4306283b4a9bSStephen M. Cameron #endif 43076b80b18fSScott Teel int offload_to_mirror; 4308283b4a9bSStephen M. Cameron 4309283b4a9bSStephen M. Cameron /* check for valid opcode, get LBA and block count */ 4310283b4a9bSStephen M. Cameron switch (cmd->cmnd[0]) { 4311283b4a9bSStephen M. Cameron case WRITE_6: 4312283b4a9bSStephen M. Cameron is_write = 1; 4313283b4a9bSStephen M. Cameron case READ_6: 4314283b4a9bSStephen M. Cameron first_block = 4315283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[2]) << 8) | 4316283b4a9bSStephen M. Cameron cmd->cmnd[3]; 4317283b4a9bSStephen M. Cameron block_cnt = cmd->cmnd[4]; 43183fa89a04SStephen M. Cameron if (block_cnt == 0) 43193fa89a04SStephen M. Cameron block_cnt = 256; 4320283b4a9bSStephen M. Cameron break; 4321283b4a9bSStephen M. Cameron case WRITE_10: 4322283b4a9bSStephen M. Cameron is_write = 1; 4323283b4a9bSStephen M. Cameron case READ_10: 4324283b4a9bSStephen M. Cameron first_block = 4325283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[2]) << 24) | 4326283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[3]) << 16) | 4327283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[4]) << 8) | 4328283b4a9bSStephen M. Cameron cmd->cmnd[5]; 4329283b4a9bSStephen M. Cameron block_cnt = 4330283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[7]) << 8) | 4331283b4a9bSStephen M. Cameron cmd->cmnd[8]; 4332283b4a9bSStephen M. Cameron break; 4333283b4a9bSStephen M. Cameron case WRITE_12: 4334283b4a9bSStephen M. Cameron is_write = 1; 4335283b4a9bSStephen M. Cameron case READ_12: 4336283b4a9bSStephen M. Cameron first_block = 4337283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[2]) << 24) | 4338283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[3]) << 16) | 4339283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[4]) << 8) | 4340283b4a9bSStephen M. Cameron cmd->cmnd[5]; 4341283b4a9bSStephen M. Cameron block_cnt = 4342283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[6]) << 24) | 4343283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[7]) << 16) | 4344283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[8]) << 8) | 4345283b4a9bSStephen M. Cameron cmd->cmnd[9]; 4346283b4a9bSStephen M. Cameron break; 4347283b4a9bSStephen M. Cameron case WRITE_16: 4348283b4a9bSStephen M. Cameron is_write = 1; 4349283b4a9bSStephen M. Cameron case READ_16: 4350283b4a9bSStephen M. Cameron first_block = 4351283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[2]) << 56) | 4352283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[3]) << 48) | 4353283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[4]) << 40) | 4354283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[5]) << 32) | 4355283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[6]) << 24) | 4356283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[7]) << 16) | 4357283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[8]) << 8) | 4358283b4a9bSStephen M. Cameron cmd->cmnd[9]; 4359283b4a9bSStephen M. Cameron block_cnt = 4360283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[10]) << 24) | 4361283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[11]) << 16) | 4362283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[12]) << 8) | 4363283b4a9bSStephen M. Cameron cmd->cmnd[13]; 4364283b4a9bSStephen M. Cameron break; 4365283b4a9bSStephen M. Cameron default: 4366283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; /* process via normal I/O path */ 4367283b4a9bSStephen M. Cameron } 4368283b4a9bSStephen M. Cameron last_block = first_block + block_cnt - 1; 4369283b4a9bSStephen M. Cameron 4370283b4a9bSStephen M. Cameron /* check for write to non-RAID-0 */ 4371283b4a9bSStephen M. Cameron if (is_write && dev->raid_level != 0) 4372283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; 4373283b4a9bSStephen M. Cameron 4374283b4a9bSStephen M. Cameron /* check for invalid block or wraparound */ 43752b08b3e9SDon Brace if (last_block >= le64_to_cpu(map->volume_blk_cnt) || 43762b08b3e9SDon Brace last_block < first_block) 4377283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; 4378283b4a9bSStephen M. Cameron 4379283b4a9bSStephen M. Cameron /* calculate stripe information for the request */ 43802b08b3e9SDon Brace blocks_per_row = le16_to_cpu(map->data_disks_per_row) * 43812b08b3e9SDon Brace le16_to_cpu(map->strip_size); 43822b08b3e9SDon Brace strip_size = le16_to_cpu(map->strip_size); 4383283b4a9bSStephen M. Cameron #if BITS_PER_LONG == 32 4384283b4a9bSStephen M. Cameron tmpdiv = first_block; 4385283b4a9bSStephen M. Cameron (void) do_div(tmpdiv, blocks_per_row); 4386283b4a9bSStephen M. Cameron first_row = tmpdiv; 4387283b4a9bSStephen M. Cameron tmpdiv = last_block; 4388283b4a9bSStephen M. Cameron (void) do_div(tmpdiv, blocks_per_row); 4389283b4a9bSStephen M. Cameron last_row = tmpdiv; 4390283b4a9bSStephen M. Cameron first_row_offset = (u32) (first_block - (first_row * blocks_per_row)); 4391283b4a9bSStephen M. Cameron last_row_offset = (u32) (last_block - (last_row * blocks_per_row)); 4392283b4a9bSStephen M. Cameron tmpdiv = first_row_offset; 43932b08b3e9SDon Brace (void) do_div(tmpdiv, strip_size); 4394283b4a9bSStephen M. Cameron first_column = tmpdiv; 4395283b4a9bSStephen M. Cameron tmpdiv = last_row_offset; 43962b08b3e9SDon Brace (void) do_div(tmpdiv, strip_size); 4397283b4a9bSStephen M. Cameron last_column = tmpdiv; 4398283b4a9bSStephen M. Cameron #else 4399283b4a9bSStephen M. Cameron first_row = first_block / blocks_per_row; 4400283b4a9bSStephen M. Cameron last_row = last_block / blocks_per_row; 4401283b4a9bSStephen M. Cameron first_row_offset = (u32) (first_block - (first_row * blocks_per_row)); 4402283b4a9bSStephen M. Cameron last_row_offset = (u32) (last_block - (last_row * blocks_per_row)); 44032b08b3e9SDon Brace first_column = first_row_offset / strip_size; 44042b08b3e9SDon Brace last_column = last_row_offset / strip_size; 4405283b4a9bSStephen M. Cameron #endif 4406283b4a9bSStephen M. Cameron 4407283b4a9bSStephen M. Cameron /* if this isn't a single row/column then give to the controller */ 4408283b4a9bSStephen M. Cameron if ((first_row != last_row) || (first_column != last_column)) 4409283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; 4410283b4a9bSStephen M. Cameron 4411283b4a9bSStephen M. Cameron /* proceeding with driver mapping */ 44122b08b3e9SDon Brace total_disks_per_row = le16_to_cpu(map->data_disks_per_row) + 44132b08b3e9SDon Brace le16_to_cpu(map->metadata_disks_per_row); 4414283b4a9bSStephen M. Cameron map_row = ((u32)(first_row >> map->parity_rotation_shift)) % 44152b08b3e9SDon Brace le16_to_cpu(map->row_cnt); 44166b80b18fSScott Teel map_index = (map_row * total_disks_per_row) + first_column; 44176b80b18fSScott Teel 44186b80b18fSScott Teel switch (dev->raid_level) { 44196b80b18fSScott Teel case HPSA_RAID_0: 44206b80b18fSScott Teel break; /* nothing special to do */ 44216b80b18fSScott Teel case HPSA_RAID_1: 44226b80b18fSScott Teel /* Handles load balance across RAID 1 members. 44236b80b18fSScott Teel * (2-drive R1 and R10 with even # of drives.) 44246b80b18fSScott Teel * Appropriate for SSDs, not optimal for HDDs 4425283b4a9bSStephen M. Cameron */ 44262b08b3e9SDon Brace BUG_ON(le16_to_cpu(map->layout_map_count) != 2); 4427283b4a9bSStephen M. Cameron if (dev->offload_to_mirror) 44282b08b3e9SDon Brace map_index += le16_to_cpu(map->data_disks_per_row); 4429283b4a9bSStephen M. Cameron dev->offload_to_mirror = !dev->offload_to_mirror; 44306b80b18fSScott Teel break; 44316b80b18fSScott Teel case HPSA_RAID_ADM: 44326b80b18fSScott Teel /* Handles N-way mirrors (R1-ADM) 44336b80b18fSScott Teel * and R10 with # of drives divisible by 3.) 44346b80b18fSScott Teel */ 44352b08b3e9SDon Brace BUG_ON(le16_to_cpu(map->layout_map_count) != 3); 44366b80b18fSScott Teel 44376b80b18fSScott Teel offload_to_mirror = dev->offload_to_mirror; 44386b80b18fSScott Teel raid_map_helper(map, offload_to_mirror, 44396b80b18fSScott Teel &map_index, ¤t_group); 44406b80b18fSScott Teel /* set mirror group to use next time */ 44416b80b18fSScott Teel offload_to_mirror = 44422b08b3e9SDon Brace (offload_to_mirror >= 44432b08b3e9SDon Brace le16_to_cpu(map->layout_map_count) - 1) 44446b80b18fSScott Teel ? 0 : offload_to_mirror + 1; 44456b80b18fSScott Teel dev->offload_to_mirror = offload_to_mirror; 44466b80b18fSScott Teel /* Avoid direct use of dev->offload_to_mirror within this 44476b80b18fSScott Teel * function since multiple threads might simultaneously 44486b80b18fSScott Teel * increment it beyond the range of dev->layout_map_count -1. 44496b80b18fSScott Teel */ 44506b80b18fSScott Teel break; 44516b80b18fSScott Teel case HPSA_RAID_5: 44526b80b18fSScott Teel case HPSA_RAID_6: 44532b08b3e9SDon Brace if (le16_to_cpu(map->layout_map_count) <= 1) 44546b80b18fSScott Teel break; 44556b80b18fSScott Teel 44566b80b18fSScott Teel /* Verify first and last block are in same RAID group */ 44576b80b18fSScott Teel r5or6_blocks_per_row = 44582b08b3e9SDon Brace le16_to_cpu(map->strip_size) * 44592b08b3e9SDon Brace le16_to_cpu(map->data_disks_per_row); 44606b80b18fSScott Teel BUG_ON(r5or6_blocks_per_row == 0); 44612b08b3e9SDon Brace stripesize = r5or6_blocks_per_row * 44622b08b3e9SDon Brace le16_to_cpu(map->layout_map_count); 44636b80b18fSScott Teel #if BITS_PER_LONG == 32 44646b80b18fSScott Teel tmpdiv = first_block; 44656b80b18fSScott Teel first_group = do_div(tmpdiv, stripesize); 44666b80b18fSScott Teel tmpdiv = first_group; 44676b80b18fSScott Teel (void) do_div(tmpdiv, r5or6_blocks_per_row); 44686b80b18fSScott Teel first_group = tmpdiv; 44696b80b18fSScott Teel tmpdiv = last_block; 44706b80b18fSScott Teel last_group = do_div(tmpdiv, stripesize); 44716b80b18fSScott Teel tmpdiv = last_group; 44726b80b18fSScott Teel (void) do_div(tmpdiv, r5or6_blocks_per_row); 44736b80b18fSScott Teel last_group = tmpdiv; 44746b80b18fSScott Teel #else 44756b80b18fSScott Teel first_group = (first_block % stripesize) / r5or6_blocks_per_row; 44766b80b18fSScott Teel last_group = (last_block % stripesize) / r5or6_blocks_per_row; 44776b80b18fSScott Teel #endif 4478000ff7c2SStephen M. Cameron if (first_group != last_group) 44796b80b18fSScott Teel return IO_ACCEL_INELIGIBLE; 44806b80b18fSScott Teel 44816b80b18fSScott Teel /* Verify request is in a single row of RAID 5/6 */ 44826b80b18fSScott Teel #if BITS_PER_LONG == 32 44836b80b18fSScott Teel tmpdiv = first_block; 44846b80b18fSScott Teel (void) do_div(tmpdiv, stripesize); 44856b80b18fSScott Teel first_row = r5or6_first_row = r0_first_row = tmpdiv; 44866b80b18fSScott Teel tmpdiv = last_block; 44876b80b18fSScott Teel (void) do_div(tmpdiv, stripesize); 44886b80b18fSScott Teel r5or6_last_row = r0_last_row = tmpdiv; 44896b80b18fSScott Teel #else 44906b80b18fSScott Teel first_row = r5or6_first_row = r0_first_row = 44916b80b18fSScott Teel first_block / stripesize; 44926b80b18fSScott Teel r5or6_last_row = r0_last_row = last_block / stripesize; 44936b80b18fSScott Teel #endif 44946b80b18fSScott Teel if (r5or6_first_row != r5or6_last_row) 44956b80b18fSScott Teel return IO_ACCEL_INELIGIBLE; 44966b80b18fSScott Teel 44976b80b18fSScott Teel 44986b80b18fSScott Teel /* Verify request is in a single column */ 44996b80b18fSScott Teel #if BITS_PER_LONG == 32 45006b80b18fSScott Teel tmpdiv = first_block; 45016b80b18fSScott Teel first_row_offset = do_div(tmpdiv, stripesize); 45026b80b18fSScott Teel tmpdiv = first_row_offset; 45036b80b18fSScott Teel first_row_offset = (u32) do_div(tmpdiv, r5or6_blocks_per_row); 45046b80b18fSScott Teel r5or6_first_row_offset = first_row_offset; 45056b80b18fSScott Teel tmpdiv = last_block; 45066b80b18fSScott Teel r5or6_last_row_offset = do_div(tmpdiv, stripesize); 45076b80b18fSScott Teel tmpdiv = r5or6_last_row_offset; 45086b80b18fSScott Teel r5or6_last_row_offset = do_div(tmpdiv, r5or6_blocks_per_row); 45096b80b18fSScott Teel tmpdiv = r5or6_first_row_offset; 45106b80b18fSScott Teel (void) do_div(tmpdiv, map->strip_size); 45116b80b18fSScott Teel first_column = r5or6_first_column = tmpdiv; 45126b80b18fSScott Teel tmpdiv = r5or6_last_row_offset; 45136b80b18fSScott Teel (void) do_div(tmpdiv, map->strip_size); 45146b80b18fSScott Teel r5or6_last_column = tmpdiv; 45156b80b18fSScott Teel #else 45166b80b18fSScott Teel first_row_offset = r5or6_first_row_offset = 45176b80b18fSScott Teel (u32)((first_block % stripesize) % 45186b80b18fSScott Teel r5or6_blocks_per_row); 45196b80b18fSScott Teel 45206b80b18fSScott Teel r5or6_last_row_offset = 45216b80b18fSScott Teel (u32)((last_block % stripesize) % 45226b80b18fSScott Teel r5or6_blocks_per_row); 45236b80b18fSScott Teel 45246b80b18fSScott Teel first_column = r5or6_first_column = 45252b08b3e9SDon Brace r5or6_first_row_offset / le16_to_cpu(map->strip_size); 45266b80b18fSScott Teel r5or6_last_column = 45272b08b3e9SDon Brace r5or6_last_row_offset / le16_to_cpu(map->strip_size); 45286b80b18fSScott Teel #endif 45296b80b18fSScott Teel if (r5or6_first_column != r5or6_last_column) 45306b80b18fSScott Teel return IO_ACCEL_INELIGIBLE; 45316b80b18fSScott Teel 45326b80b18fSScott Teel /* Request is eligible */ 45336b80b18fSScott Teel map_row = ((u32)(first_row >> map->parity_rotation_shift)) % 45342b08b3e9SDon Brace le16_to_cpu(map->row_cnt); 45356b80b18fSScott Teel 45366b80b18fSScott Teel map_index = (first_group * 45372b08b3e9SDon Brace (le16_to_cpu(map->row_cnt) * total_disks_per_row)) + 45386b80b18fSScott Teel (map_row * total_disks_per_row) + first_column; 45396b80b18fSScott Teel break; 45406b80b18fSScott Teel default: 45416b80b18fSScott Teel return IO_ACCEL_INELIGIBLE; 4542283b4a9bSStephen M. Cameron } 45436b80b18fSScott Teel 454407543e0cSStephen Cameron if (unlikely(map_index >= RAID_MAP_MAX_ENTRIES)) 454507543e0cSStephen Cameron return IO_ACCEL_INELIGIBLE; 454607543e0cSStephen Cameron 454703383736SDon Brace c->phys_disk = dev->phys_disk[map_index]; 454803383736SDon Brace 4549283b4a9bSStephen M. Cameron disk_handle = dd[map_index].ioaccel_handle; 45502b08b3e9SDon Brace disk_block = le64_to_cpu(map->disk_starting_blk) + 45512b08b3e9SDon Brace first_row * le16_to_cpu(map->strip_size) + 45522b08b3e9SDon Brace (first_row_offset - first_column * 45532b08b3e9SDon Brace le16_to_cpu(map->strip_size)); 4554283b4a9bSStephen M. Cameron disk_block_cnt = block_cnt; 4555283b4a9bSStephen M. Cameron 4556283b4a9bSStephen M. Cameron /* handle differing logical/physical block sizes */ 4557283b4a9bSStephen M. Cameron if (map->phys_blk_shift) { 4558283b4a9bSStephen M. Cameron disk_block <<= map->phys_blk_shift; 4559283b4a9bSStephen M. Cameron disk_block_cnt <<= map->phys_blk_shift; 4560283b4a9bSStephen M. Cameron } 4561283b4a9bSStephen M. Cameron BUG_ON(disk_block_cnt > 0xffff); 4562283b4a9bSStephen M. Cameron 4563283b4a9bSStephen M. Cameron /* build the new CDB for the physical disk I/O */ 4564283b4a9bSStephen M. Cameron if (disk_block > 0xffffffff) { 4565283b4a9bSStephen M. Cameron cdb[0] = is_write ? WRITE_16 : READ_16; 4566283b4a9bSStephen M. Cameron cdb[1] = 0; 4567283b4a9bSStephen M. Cameron cdb[2] = (u8) (disk_block >> 56); 4568283b4a9bSStephen M. Cameron cdb[3] = (u8) (disk_block >> 48); 4569283b4a9bSStephen M. Cameron cdb[4] = (u8) (disk_block >> 40); 4570283b4a9bSStephen M. Cameron cdb[5] = (u8) (disk_block >> 32); 4571283b4a9bSStephen M. Cameron cdb[6] = (u8) (disk_block >> 24); 4572283b4a9bSStephen M. Cameron cdb[7] = (u8) (disk_block >> 16); 4573283b4a9bSStephen M. Cameron cdb[8] = (u8) (disk_block >> 8); 4574283b4a9bSStephen M. Cameron cdb[9] = (u8) (disk_block); 4575283b4a9bSStephen M. Cameron cdb[10] = (u8) (disk_block_cnt >> 24); 4576283b4a9bSStephen M. Cameron cdb[11] = (u8) (disk_block_cnt >> 16); 4577283b4a9bSStephen M. Cameron cdb[12] = (u8) (disk_block_cnt >> 8); 4578283b4a9bSStephen M. Cameron cdb[13] = (u8) (disk_block_cnt); 4579283b4a9bSStephen M. Cameron cdb[14] = 0; 4580283b4a9bSStephen M. Cameron cdb[15] = 0; 4581283b4a9bSStephen M. Cameron cdb_len = 16; 4582283b4a9bSStephen M. Cameron } else { 4583283b4a9bSStephen M. Cameron cdb[0] = is_write ? WRITE_10 : READ_10; 4584283b4a9bSStephen M. Cameron cdb[1] = 0; 4585283b4a9bSStephen M. Cameron cdb[2] = (u8) (disk_block >> 24); 4586283b4a9bSStephen M. Cameron cdb[3] = (u8) (disk_block >> 16); 4587283b4a9bSStephen M. Cameron cdb[4] = (u8) (disk_block >> 8); 4588283b4a9bSStephen M. Cameron cdb[5] = (u8) (disk_block); 4589283b4a9bSStephen M. Cameron cdb[6] = 0; 4590283b4a9bSStephen M. Cameron cdb[7] = (u8) (disk_block_cnt >> 8); 4591283b4a9bSStephen M. Cameron cdb[8] = (u8) (disk_block_cnt); 4592283b4a9bSStephen M. Cameron cdb[9] = 0; 4593283b4a9bSStephen M. Cameron cdb_len = 10; 4594283b4a9bSStephen M. Cameron } 4595283b4a9bSStephen M. Cameron return hpsa_scsi_ioaccel_queue_command(h, c, disk_handle, cdb, cdb_len, 459603383736SDon Brace dev->scsi3addr, 459703383736SDon Brace dev->phys_disk[map_index]); 4598283b4a9bSStephen M. Cameron } 4599283b4a9bSStephen M. Cameron 460025163bd5SWebb Scales /* 460125163bd5SWebb Scales * Submit commands down the "normal" RAID stack path 460225163bd5SWebb Scales * All callers to hpsa_ciss_submit must check lockup_detected 460325163bd5SWebb Scales * beforehand, before (opt.) and after calling cmd_alloc 460425163bd5SWebb Scales */ 4605574f05d3SStephen Cameron static int hpsa_ciss_submit(struct ctlr_info *h, 4606574f05d3SStephen Cameron struct CommandList *c, struct scsi_cmnd *cmd, 4607574f05d3SStephen Cameron unsigned char scsi3addr[]) 4608edd16368SStephen M. Cameron { 4609edd16368SStephen M. Cameron cmd->host_scribble = (unsigned char *) c; 4610edd16368SStephen M. Cameron c->cmd_type = CMD_SCSI; 4611edd16368SStephen M. Cameron c->scsi_cmd = cmd; 4612edd16368SStephen M. Cameron c->Header.ReplyQueue = 0; /* unused in simple mode */ 4613edd16368SStephen M. Cameron memcpy(&c->Header.LUN.LunAddrBytes[0], &scsi3addr[0], 8); 4614f2405db8SDon Brace c->Header.tag = cpu_to_le64((c->cmdindex << DIRECT_LOOKUP_SHIFT)); 4615edd16368SStephen M. Cameron 4616edd16368SStephen M. Cameron /* Fill in the request block... */ 4617edd16368SStephen M. Cameron 4618edd16368SStephen M. Cameron c->Request.Timeout = 0; 4619edd16368SStephen M. Cameron BUG_ON(cmd->cmd_len > sizeof(c->Request.CDB)); 4620edd16368SStephen M. Cameron c->Request.CDBLen = cmd->cmd_len; 4621edd16368SStephen M. Cameron memcpy(c->Request.CDB, cmd->cmnd, cmd->cmd_len); 4622edd16368SStephen M. Cameron switch (cmd->sc_data_direction) { 4623edd16368SStephen M. Cameron case DMA_TO_DEVICE: 4624a505b86fSStephen M. Cameron c->Request.type_attr_dir = 4625a505b86fSStephen M. Cameron TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_WRITE); 4626edd16368SStephen M. Cameron break; 4627edd16368SStephen M. Cameron case DMA_FROM_DEVICE: 4628a505b86fSStephen M. Cameron c->Request.type_attr_dir = 4629a505b86fSStephen M. Cameron TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_READ); 4630edd16368SStephen M. Cameron break; 4631edd16368SStephen M. Cameron case DMA_NONE: 4632a505b86fSStephen M. Cameron c->Request.type_attr_dir = 4633a505b86fSStephen M. Cameron TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_NONE); 4634edd16368SStephen M. Cameron break; 4635edd16368SStephen M. Cameron case DMA_BIDIRECTIONAL: 4636edd16368SStephen M. Cameron /* This can happen if a buggy application does a scsi passthru 4637edd16368SStephen M. Cameron * and sets both inlen and outlen to non-zero. ( see 4638edd16368SStephen M. Cameron * ../scsi/scsi_ioctl.c:scsi_ioctl_send_command() ) 4639edd16368SStephen M. Cameron */ 4640edd16368SStephen M. Cameron 4641a505b86fSStephen M. Cameron c->Request.type_attr_dir = 4642a505b86fSStephen M. Cameron TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_RSVD); 4643edd16368SStephen M. Cameron /* This is technically wrong, and hpsa controllers should 4644edd16368SStephen M. Cameron * reject it with CMD_INVALID, which is the most correct 4645edd16368SStephen M. Cameron * response, but non-fibre backends appear to let it 4646edd16368SStephen M. Cameron * slide by, and give the same results as if this field 4647edd16368SStephen M. Cameron * were set correctly. Either way is acceptable for 4648edd16368SStephen M. Cameron * our purposes here. 4649edd16368SStephen M. Cameron */ 4650edd16368SStephen M. Cameron 4651edd16368SStephen M. Cameron break; 4652edd16368SStephen M. Cameron 4653edd16368SStephen M. Cameron default: 4654edd16368SStephen M. Cameron dev_err(&h->pdev->dev, "unknown data direction: %d\n", 4655edd16368SStephen M. Cameron cmd->sc_data_direction); 4656edd16368SStephen M. Cameron BUG(); 4657edd16368SStephen M. Cameron break; 4658edd16368SStephen M. Cameron } 4659edd16368SStephen M. Cameron 466033a2ffceSStephen M. Cameron if (hpsa_scatter_gather(h, c, cmd) < 0) { /* Fill SG list */ 466173153fe5SWebb Scales hpsa_cmd_resolve_and_free(h, c); 4662edd16368SStephen M. Cameron return SCSI_MLQUEUE_HOST_BUSY; 4663edd16368SStephen M. Cameron } 4664edd16368SStephen M. Cameron enqueue_cmd_and_start_io(h, c); 4665edd16368SStephen M. Cameron /* the cmd'll come back via intr handler in complete_scsi_command() */ 4666edd16368SStephen M. Cameron return 0; 4667edd16368SStephen M. Cameron } 4668edd16368SStephen M. Cameron 4669360c73bdSStephen Cameron static void hpsa_cmd_init(struct ctlr_info *h, int index, 4670360c73bdSStephen Cameron struct CommandList *c) 4671360c73bdSStephen Cameron { 4672360c73bdSStephen Cameron dma_addr_t cmd_dma_handle, err_dma_handle; 4673360c73bdSStephen Cameron 4674360c73bdSStephen Cameron /* Zero out all of commandlist except the last field, refcount */ 4675360c73bdSStephen Cameron memset(c, 0, offsetof(struct CommandList, refcount)); 4676360c73bdSStephen Cameron c->Header.tag = cpu_to_le64((u64) (index << DIRECT_LOOKUP_SHIFT)); 4677360c73bdSStephen Cameron cmd_dma_handle = h->cmd_pool_dhandle + index * sizeof(*c); 4678360c73bdSStephen Cameron c->err_info = h->errinfo_pool + index; 4679360c73bdSStephen Cameron memset(c->err_info, 0, sizeof(*c->err_info)); 4680360c73bdSStephen Cameron err_dma_handle = h->errinfo_pool_dhandle 4681360c73bdSStephen Cameron + index * sizeof(*c->err_info); 4682360c73bdSStephen Cameron c->cmdindex = index; 4683360c73bdSStephen Cameron c->busaddr = (u32) cmd_dma_handle; 4684360c73bdSStephen Cameron c->ErrDesc.Addr = cpu_to_le64((u64) err_dma_handle); 4685360c73bdSStephen Cameron c->ErrDesc.Len = cpu_to_le32((u32) sizeof(*c->err_info)); 4686360c73bdSStephen Cameron c->h = h; 4687a58e7e53SWebb Scales c->scsi_cmd = SCSI_CMD_IDLE; 4688360c73bdSStephen Cameron } 4689360c73bdSStephen Cameron 4690360c73bdSStephen Cameron static void hpsa_preinitialize_commands(struct ctlr_info *h) 4691360c73bdSStephen Cameron { 4692360c73bdSStephen Cameron int i; 4693360c73bdSStephen Cameron 4694360c73bdSStephen Cameron for (i = 0; i < h->nr_cmds; i++) { 4695360c73bdSStephen Cameron struct CommandList *c = h->cmd_pool + i; 4696360c73bdSStephen Cameron 4697360c73bdSStephen Cameron hpsa_cmd_init(h, i, c); 4698360c73bdSStephen Cameron atomic_set(&c->refcount, 0); 4699360c73bdSStephen Cameron } 4700360c73bdSStephen Cameron } 4701360c73bdSStephen Cameron 4702360c73bdSStephen Cameron static inline void hpsa_cmd_partial_init(struct ctlr_info *h, int index, 4703360c73bdSStephen Cameron struct CommandList *c) 4704360c73bdSStephen Cameron { 4705360c73bdSStephen Cameron dma_addr_t cmd_dma_handle = h->cmd_pool_dhandle + index * sizeof(*c); 4706360c73bdSStephen Cameron 470773153fe5SWebb Scales BUG_ON(c->cmdindex != index); 470873153fe5SWebb Scales 4709360c73bdSStephen Cameron memset(c->Request.CDB, 0, sizeof(c->Request.CDB)); 4710360c73bdSStephen Cameron memset(c->err_info, 0, sizeof(*c->err_info)); 4711360c73bdSStephen Cameron c->busaddr = (u32) cmd_dma_handle; 4712360c73bdSStephen Cameron } 4713360c73bdSStephen Cameron 4714592a0ad5SWebb Scales static int hpsa_ioaccel_submit(struct ctlr_info *h, 4715592a0ad5SWebb Scales struct CommandList *c, struct scsi_cmnd *cmd, 4716592a0ad5SWebb Scales unsigned char *scsi3addr) 4717592a0ad5SWebb Scales { 4718592a0ad5SWebb Scales struct hpsa_scsi_dev_t *dev = cmd->device->hostdata; 4719592a0ad5SWebb Scales int rc = IO_ACCEL_INELIGIBLE; 4720592a0ad5SWebb Scales 4721592a0ad5SWebb Scales cmd->host_scribble = (unsigned char *) c; 4722592a0ad5SWebb Scales 4723592a0ad5SWebb Scales if (dev->offload_enabled) { 4724592a0ad5SWebb Scales hpsa_cmd_init(h, c->cmdindex, c); 4725592a0ad5SWebb Scales c->cmd_type = CMD_SCSI; 4726592a0ad5SWebb Scales c->scsi_cmd = cmd; 4727592a0ad5SWebb Scales rc = hpsa_scsi_ioaccel_raid_map(h, c); 4728592a0ad5SWebb Scales if (rc < 0) /* scsi_dma_map failed. */ 4729592a0ad5SWebb Scales rc = SCSI_MLQUEUE_HOST_BUSY; 4730a3144e0bSJoe Handzik } else if (dev->hba_ioaccel_enabled) { 4731592a0ad5SWebb Scales hpsa_cmd_init(h, c->cmdindex, c); 4732592a0ad5SWebb Scales c->cmd_type = CMD_SCSI; 4733592a0ad5SWebb Scales c->scsi_cmd = cmd; 4734592a0ad5SWebb Scales rc = hpsa_scsi_ioaccel_direct_map(h, c); 4735592a0ad5SWebb Scales if (rc < 0) /* scsi_dma_map failed. */ 4736592a0ad5SWebb Scales rc = SCSI_MLQUEUE_HOST_BUSY; 4737592a0ad5SWebb Scales } 4738592a0ad5SWebb Scales return rc; 4739592a0ad5SWebb Scales } 4740592a0ad5SWebb Scales 4741080ef1ccSDon Brace static void hpsa_command_resubmit_worker(struct work_struct *work) 4742080ef1ccSDon Brace { 4743080ef1ccSDon Brace struct scsi_cmnd *cmd; 4744080ef1ccSDon Brace struct hpsa_scsi_dev_t *dev; 47458a0ff92cSWebb Scales struct CommandList *c = container_of(work, struct CommandList, work); 4746080ef1ccSDon Brace 4747080ef1ccSDon Brace cmd = c->scsi_cmd; 4748080ef1ccSDon Brace dev = cmd->device->hostdata; 4749080ef1ccSDon Brace if (!dev) { 4750080ef1ccSDon Brace cmd->result = DID_NO_CONNECT << 16; 47518a0ff92cSWebb Scales return hpsa_cmd_free_and_done(c->h, c, cmd); 4752080ef1ccSDon Brace } 4753*d604f533SWebb Scales if (c->reset_pending) 4754*d604f533SWebb Scales return hpsa_cmd_resolve_and_free(c->h, c); 4755a58e7e53SWebb Scales if (c->abort_pending) 4756a58e7e53SWebb Scales return hpsa_cmd_abort_and_free(c->h, c, cmd); 4757592a0ad5SWebb Scales if (c->cmd_type == CMD_IOACCEL2) { 4758592a0ad5SWebb Scales struct ctlr_info *h = c->h; 4759592a0ad5SWebb Scales struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex]; 4760592a0ad5SWebb Scales int rc; 4761592a0ad5SWebb Scales 4762592a0ad5SWebb Scales if (c2->error_data.serv_response == 4763592a0ad5SWebb Scales IOACCEL2_STATUS_SR_TASK_COMP_SET_FULL) { 4764592a0ad5SWebb Scales rc = hpsa_ioaccel_submit(h, c, cmd, dev->scsi3addr); 4765592a0ad5SWebb Scales if (rc == 0) 4766592a0ad5SWebb Scales return; 4767592a0ad5SWebb Scales if (rc == SCSI_MLQUEUE_HOST_BUSY) { 4768592a0ad5SWebb Scales /* 4769592a0ad5SWebb Scales * If we get here, it means dma mapping failed. 4770592a0ad5SWebb Scales * Try again via scsi mid layer, which will 4771592a0ad5SWebb Scales * then get SCSI_MLQUEUE_HOST_BUSY. 4772592a0ad5SWebb Scales */ 4773592a0ad5SWebb Scales cmd->result = DID_IMM_RETRY << 16; 47748a0ff92cSWebb Scales return hpsa_cmd_free_and_done(h, c, cmd); 4775592a0ad5SWebb Scales } 4776592a0ad5SWebb Scales /* else, fall thru and resubmit down CISS path */ 4777592a0ad5SWebb Scales } 4778592a0ad5SWebb Scales } 4779360c73bdSStephen Cameron hpsa_cmd_partial_init(c->h, c->cmdindex, c); 4780080ef1ccSDon Brace if (hpsa_ciss_submit(c->h, c, cmd, dev->scsi3addr)) { 4781080ef1ccSDon Brace /* 4782080ef1ccSDon Brace * If we get here, it means dma mapping failed. Try 4783080ef1ccSDon Brace * again via scsi mid layer, which will then get 4784080ef1ccSDon Brace * SCSI_MLQUEUE_HOST_BUSY. 4785592a0ad5SWebb Scales * 4786592a0ad5SWebb Scales * hpsa_ciss_submit will have already freed c 4787592a0ad5SWebb Scales * if it encountered a dma mapping failure. 4788080ef1ccSDon Brace */ 4789080ef1ccSDon Brace cmd->result = DID_IMM_RETRY << 16; 4790080ef1ccSDon Brace cmd->scsi_done(cmd); 4791080ef1ccSDon Brace } 4792080ef1ccSDon Brace } 4793080ef1ccSDon Brace 4794574f05d3SStephen Cameron /* Running in struct Scsi_Host->host_lock less mode */ 4795574f05d3SStephen Cameron static int hpsa_scsi_queue_command(struct Scsi_Host *sh, struct scsi_cmnd *cmd) 4796574f05d3SStephen Cameron { 4797574f05d3SStephen Cameron struct ctlr_info *h; 4798574f05d3SStephen Cameron struct hpsa_scsi_dev_t *dev; 4799574f05d3SStephen Cameron unsigned char scsi3addr[8]; 4800574f05d3SStephen Cameron struct CommandList *c; 4801574f05d3SStephen Cameron int rc = 0; 4802574f05d3SStephen Cameron 4803574f05d3SStephen Cameron /* Get the ptr to our adapter structure out of cmd->host. */ 4804574f05d3SStephen Cameron h = sdev_to_hba(cmd->device); 480573153fe5SWebb Scales 480673153fe5SWebb Scales BUG_ON(cmd->request->tag < 0); 480773153fe5SWebb Scales 4808574f05d3SStephen Cameron dev = cmd->device->hostdata; 4809574f05d3SStephen Cameron if (!dev) { 4810574f05d3SStephen Cameron cmd->result = DID_NO_CONNECT << 16; 4811574f05d3SStephen Cameron cmd->scsi_done(cmd); 4812574f05d3SStephen Cameron return 0; 4813574f05d3SStephen Cameron } 481473153fe5SWebb Scales 4815574f05d3SStephen Cameron memcpy(scsi3addr, dev->scsi3addr, sizeof(scsi3addr)); 4816574f05d3SStephen Cameron 4817574f05d3SStephen Cameron if (unlikely(lockup_detected(h))) { 481825163bd5SWebb Scales cmd->result = DID_NO_CONNECT << 16; 4819574f05d3SStephen Cameron cmd->scsi_done(cmd); 4820574f05d3SStephen Cameron return 0; 4821574f05d3SStephen Cameron } 482273153fe5SWebb Scales c = cmd_tagged_alloc(h, cmd); 4823574f05d3SStephen Cameron 4824407863cbSStephen Cameron /* 4825407863cbSStephen Cameron * Call alternate submit routine for I/O accelerated commands. 4826574f05d3SStephen Cameron * Retries always go down the normal I/O path. 4827574f05d3SStephen Cameron */ 4828574f05d3SStephen Cameron if (likely(cmd->retries == 0 && 4829574f05d3SStephen Cameron cmd->request->cmd_type == REQ_TYPE_FS && 4830574f05d3SStephen Cameron h->acciopath_status)) { 4831592a0ad5SWebb Scales rc = hpsa_ioaccel_submit(h, c, cmd, scsi3addr); 4832574f05d3SStephen Cameron if (rc == 0) 4833592a0ad5SWebb Scales return 0; 4834592a0ad5SWebb Scales if (rc == SCSI_MLQUEUE_HOST_BUSY) { 483573153fe5SWebb Scales hpsa_cmd_resolve_and_free(h, c); 4836574f05d3SStephen Cameron return SCSI_MLQUEUE_HOST_BUSY; 4837574f05d3SStephen Cameron } 4838574f05d3SStephen Cameron } 4839574f05d3SStephen Cameron return hpsa_ciss_submit(h, c, cmd, scsi3addr); 4840574f05d3SStephen Cameron } 4841574f05d3SStephen Cameron 48428ebc9248SWebb Scales static void hpsa_scan_complete(struct ctlr_info *h) 48435f389360SStephen M. Cameron { 48445f389360SStephen M. Cameron unsigned long flags; 48455f389360SStephen M. Cameron 48465f389360SStephen M. Cameron spin_lock_irqsave(&h->scan_lock, flags); 48475f389360SStephen M. Cameron h->scan_finished = 1; 48485f389360SStephen M. Cameron wake_up_all(&h->scan_wait_queue); 48495f389360SStephen M. Cameron spin_unlock_irqrestore(&h->scan_lock, flags); 48505f389360SStephen M. Cameron } 48515f389360SStephen M. Cameron 4852a08a8471SStephen M. Cameron static void hpsa_scan_start(struct Scsi_Host *sh) 4853a08a8471SStephen M. Cameron { 4854a08a8471SStephen M. Cameron struct ctlr_info *h = shost_to_hba(sh); 4855a08a8471SStephen M. Cameron unsigned long flags; 4856a08a8471SStephen M. Cameron 48578ebc9248SWebb Scales /* 48588ebc9248SWebb Scales * Don't let rescans be initiated on a controller known to be locked 48598ebc9248SWebb Scales * up. If the controller locks up *during* a rescan, that thread is 48608ebc9248SWebb Scales * probably hosed, but at least we can prevent new rescan threads from 48618ebc9248SWebb Scales * piling up on a locked up controller. 48628ebc9248SWebb Scales */ 48638ebc9248SWebb Scales if (unlikely(lockup_detected(h))) 48648ebc9248SWebb Scales return hpsa_scan_complete(h); 48655f389360SStephen M. Cameron 4866a08a8471SStephen M. Cameron /* wait until any scan already in progress is finished. */ 4867a08a8471SStephen M. Cameron while (1) { 4868a08a8471SStephen M. Cameron spin_lock_irqsave(&h->scan_lock, flags); 4869a08a8471SStephen M. Cameron if (h->scan_finished) 4870a08a8471SStephen M. Cameron break; 4871a08a8471SStephen M. Cameron spin_unlock_irqrestore(&h->scan_lock, flags); 4872a08a8471SStephen M. Cameron wait_event(h->scan_wait_queue, h->scan_finished); 4873a08a8471SStephen M. Cameron /* Note: We don't need to worry about a race between this 4874a08a8471SStephen M. Cameron * thread and driver unload because the midlayer will 4875a08a8471SStephen M. Cameron * have incremented the reference count, so unload won't 4876a08a8471SStephen M. Cameron * happen if we're in here. 4877a08a8471SStephen M. Cameron */ 4878a08a8471SStephen M. Cameron } 4879a08a8471SStephen M. Cameron h->scan_finished = 0; /* mark scan as in progress */ 4880a08a8471SStephen M. Cameron spin_unlock_irqrestore(&h->scan_lock, flags); 4881a08a8471SStephen M. Cameron 48828ebc9248SWebb Scales if (unlikely(lockup_detected(h))) 48838ebc9248SWebb Scales return hpsa_scan_complete(h); 48845f389360SStephen M. Cameron 4885a08a8471SStephen M. Cameron hpsa_update_scsi_devices(h, h->scsi_host->host_no); 4886a08a8471SStephen M. Cameron 48878ebc9248SWebb Scales hpsa_scan_complete(h); 4888a08a8471SStephen M. Cameron } 4889a08a8471SStephen M. Cameron 48907c0a0229SDon Brace static int hpsa_change_queue_depth(struct scsi_device *sdev, int qdepth) 48917c0a0229SDon Brace { 489203383736SDon Brace struct hpsa_scsi_dev_t *logical_drive = sdev->hostdata; 489303383736SDon Brace 489403383736SDon Brace if (!logical_drive) 489503383736SDon Brace return -ENODEV; 48967c0a0229SDon Brace 48977c0a0229SDon Brace if (qdepth < 1) 48987c0a0229SDon Brace qdepth = 1; 489903383736SDon Brace else if (qdepth > logical_drive->queue_depth) 490003383736SDon Brace qdepth = logical_drive->queue_depth; 490103383736SDon Brace 490203383736SDon Brace return scsi_change_queue_depth(sdev, qdepth); 49037c0a0229SDon Brace } 49047c0a0229SDon Brace 4905a08a8471SStephen M. Cameron static int hpsa_scan_finished(struct Scsi_Host *sh, 4906a08a8471SStephen M. Cameron unsigned long elapsed_time) 4907a08a8471SStephen M. Cameron { 4908a08a8471SStephen M. Cameron struct ctlr_info *h = shost_to_hba(sh); 4909a08a8471SStephen M. Cameron unsigned long flags; 4910a08a8471SStephen M. Cameron int finished; 4911a08a8471SStephen M. Cameron 4912a08a8471SStephen M. Cameron spin_lock_irqsave(&h->scan_lock, flags); 4913a08a8471SStephen M. Cameron finished = h->scan_finished; 4914a08a8471SStephen M. Cameron spin_unlock_irqrestore(&h->scan_lock, flags); 4915a08a8471SStephen M. Cameron return finished; 4916a08a8471SStephen M. Cameron } 4917a08a8471SStephen M. Cameron 49182946e82bSRobert Elliott static int hpsa_scsi_host_alloc(struct ctlr_info *h) 4919edd16368SStephen M. Cameron { 4920b705690dSStephen M. Cameron struct Scsi_Host *sh; 4921b705690dSStephen M. Cameron int error; 4922edd16368SStephen M. Cameron 4923b705690dSStephen M. Cameron sh = scsi_host_alloc(&hpsa_driver_template, sizeof(h)); 49242946e82bSRobert Elliott if (sh == NULL) { 49252946e82bSRobert Elliott dev_err(&h->pdev->dev, "scsi_host_alloc failed\n"); 49262946e82bSRobert Elliott return -ENOMEM; 49272946e82bSRobert Elliott } 4928b705690dSStephen M. Cameron 4929b705690dSStephen M. Cameron sh->io_port = 0; 4930b705690dSStephen M. Cameron sh->n_io_port = 0; 4931b705690dSStephen M. Cameron sh->this_id = -1; 4932b705690dSStephen M. Cameron sh->max_channel = 3; 4933b705690dSStephen M. Cameron sh->max_cmd_len = MAX_COMMAND_SIZE; 4934b705690dSStephen M. Cameron sh->max_lun = HPSA_MAX_LUN; 4935b705690dSStephen M. Cameron sh->max_id = HPSA_MAX_LUN; 493641ce4c35SStephen Cameron sh->can_queue = h->nr_cmds - HPSA_NRESERVED_CMDS; 4937d54c5c24SStephen Cameron sh->cmd_per_lun = sh->can_queue; 4938b705690dSStephen M. Cameron sh->sg_tablesize = h->maxsgentries; 4939b705690dSStephen M. Cameron sh->hostdata[0] = (unsigned long) h; 4940b705690dSStephen M. Cameron sh->irq = h->intr[h->intr_mode]; 4941b705690dSStephen M. Cameron sh->unique_id = sh->irq; 494273153fe5SWebb Scales error = scsi_init_shared_tag_map(sh, sh->can_queue); 494373153fe5SWebb Scales if (error) { 494473153fe5SWebb Scales dev_err(&h->pdev->dev, 494573153fe5SWebb Scales "%s: scsi_init_shared_tag_map failed for controller %d\n", 494673153fe5SWebb Scales __func__, h->ctlr); 4947b705690dSStephen M. Cameron scsi_host_put(sh); 4948b705690dSStephen M. Cameron return error; 49492946e82bSRobert Elliott } 49502946e82bSRobert Elliott h->scsi_host = sh; 49512946e82bSRobert Elliott return 0; 49522946e82bSRobert Elliott } 49532946e82bSRobert Elliott 49542946e82bSRobert Elliott static int hpsa_scsi_add_host(struct ctlr_info *h) 49552946e82bSRobert Elliott { 49562946e82bSRobert Elliott int rv; 49572946e82bSRobert Elliott 49582946e82bSRobert Elliott rv = scsi_add_host(h->scsi_host, &h->pdev->dev); 49592946e82bSRobert Elliott if (rv) { 49602946e82bSRobert Elliott dev_err(&h->pdev->dev, "scsi_add_host failed\n"); 49612946e82bSRobert Elliott return rv; 49622946e82bSRobert Elliott } 49632946e82bSRobert Elliott scsi_scan_host(h->scsi_host); 49642946e82bSRobert Elliott return 0; 4965edd16368SStephen M. Cameron } 4966edd16368SStephen M. Cameron 4967b69324ffSWebb Scales /* 496873153fe5SWebb Scales * The block layer has already gone to the trouble of picking out a unique, 496973153fe5SWebb Scales * small-integer tag for this request. We use an offset from that value as 497073153fe5SWebb Scales * an index to select our command block. (The offset allows us to reserve the 497173153fe5SWebb Scales * low-numbered entries for our own uses.) 497273153fe5SWebb Scales */ 497373153fe5SWebb Scales static int hpsa_get_cmd_index(struct scsi_cmnd *scmd) 497473153fe5SWebb Scales { 497573153fe5SWebb Scales int idx = scmd->request->tag; 497673153fe5SWebb Scales 497773153fe5SWebb Scales if (idx < 0) 497873153fe5SWebb Scales return idx; 497973153fe5SWebb Scales 498073153fe5SWebb Scales /* Offset to leave space for internal cmds. */ 498173153fe5SWebb Scales return idx += HPSA_NRESERVED_CMDS; 498273153fe5SWebb Scales } 498373153fe5SWebb Scales 498473153fe5SWebb Scales /* 4985b69324ffSWebb Scales * Send a TEST_UNIT_READY command to the specified LUN using the specified 4986b69324ffSWebb Scales * reply queue; returns zero if the unit is ready, and non-zero otherwise. 4987b69324ffSWebb Scales */ 4988b69324ffSWebb Scales static int hpsa_send_test_unit_ready(struct ctlr_info *h, 4989b69324ffSWebb Scales struct CommandList *c, unsigned char lunaddr[], 4990b69324ffSWebb Scales int reply_queue) 4991edd16368SStephen M. Cameron { 49928919358eSTomas Henzl int rc; 4993edd16368SStephen M. Cameron 4994a2dac136SStephen M. Cameron /* Send the Test Unit Ready, fill_cmd can't fail, no mapping */ 4995a2dac136SStephen M. Cameron (void) fill_cmd(c, TEST_UNIT_READY, h, 4996a2dac136SStephen M. Cameron NULL, 0, 0, lunaddr, TYPE_CMD); 4997b69324ffSWebb Scales rc = hpsa_scsi_do_simple_cmd(h, c, reply_queue, NO_TIMEOUT); 499825163bd5SWebb Scales if (rc) 4999b69324ffSWebb Scales return rc; 5000edd16368SStephen M. Cameron /* no unmap needed here because no data xfer. */ 5001edd16368SStephen M. Cameron 5002b69324ffSWebb Scales /* Check if the unit is already ready. */ 5003edd16368SStephen M. Cameron if (c->err_info->CommandStatus == CMD_SUCCESS) 5004b69324ffSWebb Scales return 0; 5005edd16368SStephen M. Cameron 5006b69324ffSWebb Scales /* 5007b69324ffSWebb Scales * The first command sent after reset will receive "unit attention" to 5008b69324ffSWebb Scales * indicate that the LUN has been reset...this is actually what we're 5009b69324ffSWebb Scales * looking for (but, success is good too). 5010b69324ffSWebb Scales */ 5011edd16368SStephen M. Cameron if (c->err_info->CommandStatus == CMD_TARGET_STATUS && 5012edd16368SStephen M. Cameron c->err_info->ScsiStatus == SAM_STAT_CHECK_CONDITION && 5013edd16368SStephen M. Cameron (c->err_info->SenseInfo[2] == NO_SENSE || 5014edd16368SStephen M. Cameron c->err_info->SenseInfo[2] == UNIT_ATTENTION)) 5015b69324ffSWebb Scales return 0; 5016b69324ffSWebb Scales 5017b69324ffSWebb Scales return 1; 5018b69324ffSWebb Scales } 5019b69324ffSWebb Scales 5020b69324ffSWebb Scales /* 5021b69324ffSWebb Scales * Wait for a TEST_UNIT_READY command to complete, retrying as necessary; 5022b69324ffSWebb Scales * returns zero when the unit is ready, and non-zero when giving up. 5023b69324ffSWebb Scales */ 5024b69324ffSWebb Scales static int hpsa_wait_for_test_unit_ready(struct ctlr_info *h, 5025b69324ffSWebb Scales struct CommandList *c, 5026b69324ffSWebb Scales unsigned char lunaddr[], int reply_queue) 5027b69324ffSWebb Scales { 5028b69324ffSWebb Scales int rc; 5029b69324ffSWebb Scales int count = 0; 5030b69324ffSWebb Scales int waittime = 1; /* seconds */ 5031b69324ffSWebb Scales 5032b69324ffSWebb Scales /* Send test unit ready until device ready, or give up. */ 5033b69324ffSWebb Scales for (count = 0; count < HPSA_TUR_RETRY_LIMIT; count++) { 5034b69324ffSWebb Scales 5035b69324ffSWebb Scales /* 5036b69324ffSWebb Scales * Wait for a bit. do this first, because if we send 5037b69324ffSWebb Scales * the TUR right away, the reset will just abort it. 5038b69324ffSWebb Scales */ 5039b69324ffSWebb Scales msleep(1000 * waittime); 5040b69324ffSWebb Scales 5041b69324ffSWebb Scales rc = hpsa_send_test_unit_ready(h, c, lunaddr, reply_queue); 5042b69324ffSWebb Scales if (!rc) 5043edd16368SStephen M. Cameron break; 5044b69324ffSWebb Scales 5045b69324ffSWebb Scales /* Increase wait time with each try, up to a point. */ 5046b69324ffSWebb Scales if (waittime < HPSA_MAX_WAIT_INTERVAL_SECS) 5047b69324ffSWebb Scales waittime *= 2; 5048b69324ffSWebb Scales 5049b69324ffSWebb Scales dev_warn(&h->pdev->dev, 5050b69324ffSWebb Scales "waiting %d secs for device to become ready.\n", 5051b69324ffSWebb Scales waittime); 5052b69324ffSWebb Scales } 5053b69324ffSWebb Scales 5054b69324ffSWebb Scales return rc; 5055b69324ffSWebb Scales } 5056b69324ffSWebb Scales 5057b69324ffSWebb Scales static int wait_for_device_to_become_ready(struct ctlr_info *h, 5058b69324ffSWebb Scales unsigned char lunaddr[], 5059b69324ffSWebb Scales int reply_queue) 5060b69324ffSWebb Scales { 5061b69324ffSWebb Scales int first_queue; 5062b69324ffSWebb Scales int last_queue; 5063b69324ffSWebb Scales int rq; 5064b69324ffSWebb Scales int rc = 0; 5065b69324ffSWebb Scales struct CommandList *c; 5066b69324ffSWebb Scales 5067b69324ffSWebb Scales c = cmd_alloc(h); 5068b69324ffSWebb Scales 5069b69324ffSWebb Scales /* 5070b69324ffSWebb Scales * If no specific reply queue was requested, then send the TUR 5071b69324ffSWebb Scales * repeatedly, requesting a reply on each reply queue; otherwise execute 5072b69324ffSWebb Scales * the loop exactly once using only the specified queue. 5073b69324ffSWebb Scales */ 5074b69324ffSWebb Scales if (reply_queue == DEFAULT_REPLY_QUEUE) { 5075b69324ffSWebb Scales first_queue = 0; 5076b69324ffSWebb Scales last_queue = h->nreply_queues - 1; 5077b69324ffSWebb Scales } else { 5078b69324ffSWebb Scales first_queue = reply_queue; 5079b69324ffSWebb Scales last_queue = reply_queue; 5080b69324ffSWebb Scales } 5081b69324ffSWebb Scales 5082b69324ffSWebb Scales for (rq = first_queue; rq <= last_queue; rq++) { 5083b69324ffSWebb Scales rc = hpsa_wait_for_test_unit_ready(h, c, lunaddr, rq); 5084b69324ffSWebb Scales if (rc) 5085b69324ffSWebb Scales break; 5086edd16368SStephen M. Cameron } 5087edd16368SStephen M. Cameron 5088edd16368SStephen M. Cameron if (rc) 5089edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "giving up on device.\n"); 5090edd16368SStephen M. Cameron else 5091edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "device is ready.\n"); 5092edd16368SStephen M. Cameron 509345fcb86eSStephen Cameron cmd_free(h, c); 5094edd16368SStephen M. Cameron return rc; 5095edd16368SStephen M. Cameron } 5096edd16368SStephen M. Cameron 5097edd16368SStephen M. Cameron /* Need at least one of these error handlers to keep ../scsi/hosts.c from 5098edd16368SStephen M. Cameron * complaining. Doing a host- or bus-reset can't do anything good here. 5099edd16368SStephen M. Cameron */ 5100edd16368SStephen M. Cameron static int hpsa_eh_device_reset_handler(struct scsi_cmnd *scsicmd) 5101edd16368SStephen M. Cameron { 5102edd16368SStephen M. Cameron int rc; 5103edd16368SStephen M. Cameron struct ctlr_info *h; 5104edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *dev; 510573153fe5SWebb Scales char msg[40]; 5106edd16368SStephen M. Cameron 5107edd16368SStephen M. Cameron /* find the controller to which the command to be aborted was sent */ 5108edd16368SStephen M. Cameron h = sdev_to_hba(scsicmd->device); 5109edd16368SStephen M. Cameron if (h == NULL) /* paranoia */ 5110edd16368SStephen M. Cameron return FAILED; 5111e345893bSDon Brace 5112e345893bSDon Brace if (lockup_detected(h)) 5113e345893bSDon Brace return FAILED; 5114e345893bSDon Brace 5115edd16368SStephen M. Cameron dev = scsicmd->device->hostdata; 5116edd16368SStephen M. Cameron if (!dev) { 5117*d604f533SWebb Scales dev_err(&h->pdev->dev, "%s: device lookup failed\n", __func__); 5118edd16368SStephen M. Cameron return FAILED; 5119edd16368SStephen M. Cameron } 512025163bd5SWebb Scales 512125163bd5SWebb Scales /* if controller locked up, we can guarantee command won't complete */ 512225163bd5SWebb Scales if (lockup_detected(h)) { 512373153fe5SWebb Scales sprintf(msg, "cmd %d RESET FAILED, lockup detected", 512473153fe5SWebb Scales hpsa_get_cmd_index(scsicmd)); 512573153fe5SWebb Scales hpsa_show_dev_msg(KERN_WARNING, h, dev, msg); 512625163bd5SWebb Scales return FAILED; 512725163bd5SWebb Scales } 512825163bd5SWebb Scales 512925163bd5SWebb Scales /* this reset request might be the result of a lockup; check */ 513025163bd5SWebb Scales if (detect_controller_lockup(h)) { 513173153fe5SWebb Scales sprintf(msg, "cmd %d RESET FAILED, new lockup detected", 513273153fe5SWebb Scales hpsa_get_cmd_index(scsicmd)); 513373153fe5SWebb Scales hpsa_show_dev_msg(KERN_WARNING, h, dev, msg); 513425163bd5SWebb Scales return FAILED; 513525163bd5SWebb Scales } 513625163bd5SWebb Scales 5137*d604f533SWebb Scales /* Do not attempt on controller */ 5138*d604f533SWebb Scales if (is_hba_lunid(dev->scsi3addr)) 5139*d604f533SWebb Scales return SUCCESS; 5140*d604f533SWebb Scales 514125163bd5SWebb Scales hpsa_show_dev_msg(KERN_WARNING, h, dev, "resetting"); 514225163bd5SWebb Scales 5143edd16368SStephen M. Cameron /* send a reset to the SCSI LUN which the command was sent to */ 5144*d604f533SWebb Scales rc = hpsa_do_reset(h, dev, dev->scsi3addr, HPSA_RESET_TYPE_LUN, 514525163bd5SWebb Scales DEFAULT_REPLY_QUEUE); 5146*d604f533SWebb Scales sprintf(msg, "reset %s", rc == 0 ? "completed successfully" : "failed"); 5147*d604f533SWebb Scales hpsa_show_dev_msg(KERN_WARNING, h, dev, msg); 5148*d604f533SWebb Scales return rc == 0 ? SUCCESS : FAILED; 5149edd16368SStephen M. Cameron } 5150edd16368SStephen M. Cameron 51516cba3f19SStephen M. Cameron static void swizzle_abort_tag(u8 *tag) 51526cba3f19SStephen M. Cameron { 51536cba3f19SStephen M. Cameron u8 original_tag[8]; 51546cba3f19SStephen M. Cameron 51556cba3f19SStephen M. Cameron memcpy(original_tag, tag, 8); 51566cba3f19SStephen M. Cameron tag[0] = original_tag[3]; 51576cba3f19SStephen M. Cameron tag[1] = original_tag[2]; 51586cba3f19SStephen M. Cameron tag[2] = original_tag[1]; 51596cba3f19SStephen M. Cameron tag[3] = original_tag[0]; 51606cba3f19SStephen M. Cameron tag[4] = original_tag[7]; 51616cba3f19SStephen M. Cameron tag[5] = original_tag[6]; 51626cba3f19SStephen M. Cameron tag[6] = original_tag[5]; 51636cba3f19SStephen M. Cameron tag[7] = original_tag[4]; 51646cba3f19SStephen M. Cameron } 51656cba3f19SStephen M. Cameron 516617eb87d2SScott Teel static void hpsa_get_tag(struct ctlr_info *h, 51672b08b3e9SDon Brace struct CommandList *c, __le32 *taglower, __le32 *tagupper) 516817eb87d2SScott Teel { 51692b08b3e9SDon Brace u64 tag; 517017eb87d2SScott Teel if (c->cmd_type == CMD_IOACCEL1) { 517117eb87d2SScott Teel struct io_accel1_cmd *cm1 = (struct io_accel1_cmd *) 517217eb87d2SScott Teel &h->ioaccel_cmd_pool[c->cmdindex]; 51732b08b3e9SDon Brace tag = le64_to_cpu(cm1->tag); 51742b08b3e9SDon Brace *tagupper = cpu_to_le32(tag >> 32); 51752b08b3e9SDon Brace *taglower = cpu_to_le32(tag); 517654b6e9e9SScott Teel return; 517754b6e9e9SScott Teel } 517854b6e9e9SScott Teel if (c->cmd_type == CMD_IOACCEL2) { 517954b6e9e9SScott Teel struct io_accel2_cmd *cm2 = (struct io_accel2_cmd *) 518054b6e9e9SScott Teel &h->ioaccel2_cmd_pool[c->cmdindex]; 5181dd0e19f3SScott Teel /* upper tag not used in ioaccel2 mode */ 5182dd0e19f3SScott Teel memset(tagupper, 0, sizeof(*tagupper)); 5183dd0e19f3SScott Teel *taglower = cm2->Tag; 518454b6e9e9SScott Teel return; 518554b6e9e9SScott Teel } 51862b08b3e9SDon Brace tag = le64_to_cpu(c->Header.tag); 51872b08b3e9SDon Brace *tagupper = cpu_to_le32(tag >> 32); 51882b08b3e9SDon Brace *taglower = cpu_to_le32(tag); 518917eb87d2SScott Teel } 519054b6e9e9SScott Teel 519175167d2cSStephen M. Cameron static int hpsa_send_abort(struct ctlr_info *h, unsigned char *scsi3addr, 51929b5c48c2SStephen Cameron struct CommandList *abort, int reply_queue) 519375167d2cSStephen M. Cameron { 519475167d2cSStephen M. Cameron int rc = IO_OK; 519575167d2cSStephen M. Cameron struct CommandList *c; 519675167d2cSStephen M. Cameron struct ErrorInfo *ei; 51972b08b3e9SDon Brace __le32 tagupper, taglower; 519875167d2cSStephen M. Cameron 519945fcb86eSStephen Cameron c = cmd_alloc(h); 520075167d2cSStephen M. Cameron 5201a2dac136SStephen M. Cameron /* fill_cmd can't fail here, no buffer to map */ 52029b5c48c2SStephen Cameron (void) fill_cmd(c, HPSA_ABORT_MSG, h, &abort->Header.tag, 5203a2dac136SStephen M. Cameron 0, 0, scsi3addr, TYPE_MSG); 52049b5c48c2SStephen Cameron if (h->needs_abort_tags_swizzled) 52056cba3f19SStephen M. Cameron swizzle_abort_tag(&c->Request.CDB[4]); 520625163bd5SWebb Scales (void) hpsa_scsi_do_simple_cmd(h, c, reply_queue, NO_TIMEOUT); 520717eb87d2SScott Teel hpsa_get_tag(h, abort, &taglower, &tagupper); 520825163bd5SWebb Scales dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: do_simple_cmd(abort) completed.\n", 520917eb87d2SScott Teel __func__, tagupper, taglower); 521075167d2cSStephen M. Cameron /* no unmap needed here because no data xfer. */ 521175167d2cSStephen M. Cameron 521275167d2cSStephen M. Cameron ei = c->err_info; 521375167d2cSStephen M. Cameron switch (ei->CommandStatus) { 521475167d2cSStephen M. Cameron case CMD_SUCCESS: 521575167d2cSStephen M. Cameron break; 52169437ac43SStephen Cameron case CMD_TMF_STATUS: 52179437ac43SStephen Cameron rc = hpsa_evaluate_tmf_status(h, c); 52189437ac43SStephen Cameron break; 521975167d2cSStephen M. Cameron case CMD_UNABORTABLE: /* Very common, don't make noise. */ 522075167d2cSStephen M. Cameron rc = -1; 522175167d2cSStephen M. Cameron break; 522275167d2cSStephen M. Cameron default: 522375167d2cSStephen M. Cameron dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: interpreting error.\n", 522417eb87d2SScott Teel __func__, tagupper, taglower); 5225d1e8beacSStephen M. Cameron hpsa_scsi_interpret_error(h, c); 522675167d2cSStephen M. Cameron rc = -1; 522775167d2cSStephen M. Cameron break; 522875167d2cSStephen M. Cameron } 522945fcb86eSStephen Cameron cmd_free(h, c); 5230dd0e19f3SScott Teel dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: Finished.\n", 5231dd0e19f3SScott Teel __func__, tagupper, taglower); 523275167d2cSStephen M. Cameron return rc; 523375167d2cSStephen M. Cameron } 523475167d2cSStephen M. Cameron 52358be986ccSStephen Cameron static void setup_ioaccel2_abort_cmd(struct CommandList *c, struct ctlr_info *h, 52368be986ccSStephen Cameron struct CommandList *command_to_abort, int reply_queue) 52378be986ccSStephen Cameron { 52388be986ccSStephen Cameron struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex]; 52398be986ccSStephen Cameron struct hpsa_tmf_struct *ac = (struct hpsa_tmf_struct *) c2; 52408be986ccSStephen Cameron struct io_accel2_cmd *c2a = 52418be986ccSStephen Cameron &h->ioaccel2_cmd_pool[command_to_abort->cmdindex]; 5242a58e7e53SWebb Scales struct scsi_cmnd *scmd = command_to_abort->scsi_cmd; 52438be986ccSStephen Cameron struct hpsa_scsi_dev_t *dev = scmd->device->hostdata; 52448be986ccSStephen Cameron 52458be986ccSStephen Cameron /* 52468be986ccSStephen Cameron * We're overlaying struct hpsa_tmf_struct on top of something which 52478be986ccSStephen Cameron * was allocated as a struct io_accel2_cmd, so we better be sure it 52488be986ccSStephen Cameron * actually fits, and doesn't overrun the error info space. 52498be986ccSStephen Cameron */ 52508be986ccSStephen Cameron BUILD_BUG_ON(sizeof(struct hpsa_tmf_struct) > 52518be986ccSStephen Cameron sizeof(struct io_accel2_cmd)); 52528be986ccSStephen Cameron BUG_ON(offsetof(struct io_accel2_cmd, error_data) < 52538be986ccSStephen Cameron offsetof(struct hpsa_tmf_struct, error_len) + 52548be986ccSStephen Cameron sizeof(ac->error_len)); 52558be986ccSStephen Cameron 52568be986ccSStephen Cameron c->cmd_type = IOACCEL2_TMF; 5257a58e7e53SWebb Scales c->scsi_cmd = SCSI_CMD_BUSY; 5258a58e7e53SWebb Scales 52598be986ccSStephen Cameron /* Adjust the DMA address to point to the accelerated command buffer */ 52608be986ccSStephen Cameron c->busaddr = (u32) h->ioaccel2_cmd_pool_dhandle + 52618be986ccSStephen Cameron (c->cmdindex * sizeof(struct io_accel2_cmd)); 52628be986ccSStephen Cameron BUG_ON(c->busaddr & 0x0000007F); 52638be986ccSStephen Cameron 52648be986ccSStephen Cameron memset(ac, 0, sizeof(*c2)); /* yes this is correct */ 52658be986ccSStephen Cameron ac->iu_type = IOACCEL2_IU_TMF_TYPE; 52668be986ccSStephen Cameron ac->reply_queue = reply_queue; 52678be986ccSStephen Cameron ac->tmf = IOACCEL2_TMF_ABORT; 52688be986ccSStephen Cameron ac->it_nexus = cpu_to_le32(dev->ioaccel_handle); 52698be986ccSStephen Cameron memset(ac->lun_id, 0, sizeof(ac->lun_id)); 52708be986ccSStephen Cameron ac->tag = cpu_to_le64(c->cmdindex << DIRECT_LOOKUP_SHIFT); 52718be986ccSStephen Cameron ac->abort_tag = cpu_to_le64(le32_to_cpu(c2a->Tag)); 52728be986ccSStephen Cameron ac->error_ptr = cpu_to_le64(c->busaddr + 52738be986ccSStephen Cameron offsetof(struct io_accel2_cmd, error_data)); 52748be986ccSStephen Cameron ac->error_len = cpu_to_le32(sizeof(c2->error_data)); 52758be986ccSStephen Cameron } 52768be986ccSStephen Cameron 527754b6e9e9SScott Teel /* ioaccel2 path firmware cannot handle abort task requests. 527854b6e9e9SScott Teel * Change abort requests to physical target reset, and send to the 527954b6e9e9SScott Teel * address of the physical disk used for the ioaccel 2 command. 528054b6e9e9SScott Teel * Return 0 on success (IO_OK) 528154b6e9e9SScott Teel * -1 on failure 528254b6e9e9SScott Teel */ 528354b6e9e9SScott Teel 528454b6e9e9SScott Teel static int hpsa_send_reset_as_abort_ioaccel2(struct ctlr_info *h, 528525163bd5SWebb Scales unsigned char *scsi3addr, struct CommandList *abort, int reply_queue) 528654b6e9e9SScott Teel { 528754b6e9e9SScott Teel int rc = IO_OK; 528854b6e9e9SScott Teel struct scsi_cmnd *scmd; /* scsi command within request being aborted */ 528954b6e9e9SScott Teel struct hpsa_scsi_dev_t *dev; /* device to which scsi cmd was sent */ 529054b6e9e9SScott Teel unsigned char phys_scsi3addr[8]; /* addr of phys disk with volume */ 529154b6e9e9SScott Teel unsigned char *psa = &phys_scsi3addr[0]; 529254b6e9e9SScott Teel 529354b6e9e9SScott Teel /* Get a pointer to the hpsa logical device. */ 52947fa3030cSStephen Cameron scmd = abort->scsi_cmd; 529554b6e9e9SScott Teel dev = (struct hpsa_scsi_dev_t *)(scmd->device->hostdata); 529654b6e9e9SScott Teel if (dev == NULL) { 529754b6e9e9SScott Teel dev_warn(&h->pdev->dev, 529854b6e9e9SScott Teel "Cannot abort: no device pointer for command.\n"); 529954b6e9e9SScott Teel return -1; /* not abortable */ 530054b6e9e9SScott Teel } 530154b6e9e9SScott Teel 53022ba8bfc8SStephen M. Cameron if (h->raid_offload_debug > 0) 53032ba8bfc8SStephen M. Cameron dev_info(&h->pdev->dev, 53040d96ef5fSWebb Scales "scsi %d:%d:%d:%d %s scsi3addr 0x%02x%02x%02x%02x%02x%02x%02x%02x\n", 53052ba8bfc8SStephen M. Cameron h->scsi_host->host_no, dev->bus, dev->target, dev->lun, 53060d96ef5fSWebb Scales "Reset as abort", 53072ba8bfc8SStephen M. Cameron scsi3addr[0], scsi3addr[1], scsi3addr[2], scsi3addr[3], 53082ba8bfc8SStephen M. Cameron scsi3addr[4], scsi3addr[5], scsi3addr[6], scsi3addr[7]); 53092ba8bfc8SStephen M. Cameron 531054b6e9e9SScott Teel if (!dev->offload_enabled) { 531154b6e9e9SScott Teel dev_warn(&h->pdev->dev, 531254b6e9e9SScott Teel "Can't abort: device is not operating in HP SSD Smart Path mode.\n"); 531354b6e9e9SScott Teel return -1; /* not abortable */ 531454b6e9e9SScott Teel } 531554b6e9e9SScott Teel 531654b6e9e9SScott Teel /* Incoming scsi3addr is logical addr. We need physical disk addr. */ 531754b6e9e9SScott Teel if (!hpsa_get_pdisk_of_ioaccel2(h, abort, psa)) { 531854b6e9e9SScott Teel dev_warn(&h->pdev->dev, "Can't abort: Failed lookup of physical address.\n"); 531954b6e9e9SScott Teel return -1; /* not abortable */ 532054b6e9e9SScott Teel } 532154b6e9e9SScott Teel 532254b6e9e9SScott Teel /* send the reset */ 53232ba8bfc8SStephen M. Cameron if (h->raid_offload_debug > 0) 53242ba8bfc8SStephen M. Cameron dev_info(&h->pdev->dev, 53252ba8bfc8SStephen M. Cameron "Reset as abort: Resetting physical device at scsi3addr 0x%02x%02x%02x%02x%02x%02x%02x%02x\n", 53262ba8bfc8SStephen M. Cameron psa[0], psa[1], psa[2], psa[3], 53272ba8bfc8SStephen M. Cameron psa[4], psa[5], psa[6], psa[7]); 5328*d604f533SWebb Scales rc = hpsa_do_reset(h, dev, psa, HPSA_RESET_TYPE_TARGET, reply_queue); 532954b6e9e9SScott Teel if (rc != 0) { 533054b6e9e9SScott Teel dev_warn(&h->pdev->dev, 533154b6e9e9SScott Teel "Reset as abort: Failed on physical device at scsi3addr 0x%02x%02x%02x%02x%02x%02x%02x%02x\n", 533254b6e9e9SScott Teel psa[0], psa[1], psa[2], psa[3], 533354b6e9e9SScott Teel psa[4], psa[5], psa[6], psa[7]); 533454b6e9e9SScott Teel return rc; /* failed to reset */ 533554b6e9e9SScott Teel } 533654b6e9e9SScott Teel 533754b6e9e9SScott Teel /* wait for device to recover */ 5338b69324ffSWebb Scales if (wait_for_device_to_become_ready(h, psa, reply_queue) != 0) { 533954b6e9e9SScott Teel dev_warn(&h->pdev->dev, 534054b6e9e9SScott Teel "Reset as abort: Failed: Device never recovered from reset: 0x%02x%02x%02x%02x%02x%02x%02x%02x\n", 534154b6e9e9SScott Teel psa[0], psa[1], psa[2], psa[3], 534254b6e9e9SScott Teel psa[4], psa[5], psa[6], psa[7]); 534354b6e9e9SScott Teel return -1; /* failed to recover */ 534454b6e9e9SScott Teel } 534554b6e9e9SScott Teel 534654b6e9e9SScott Teel /* device recovered */ 534754b6e9e9SScott Teel dev_info(&h->pdev->dev, 534854b6e9e9SScott Teel "Reset as abort: Device recovered from reset: scsi3addr 0x%02x%02x%02x%02x%02x%02x%02x%02x\n", 534954b6e9e9SScott Teel psa[0], psa[1], psa[2], psa[3], 535054b6e9e9SScott Teel psa[4], psa[5], psa[6], psa[7]); 535154b6e9e9SScott Teel 535254b6e9e9SScott Teel return rc; /* success */ 535354b6e9e9SScott Teel } 535454b6e9e9SScott Teel 53558be986ccSStephen Cameron static int hpsa_send_abort_ioaccel2(struct ctlr_info *h, 53568be986ccSStephen Cameron struct CommandList *abort, int reply_queue) 53578be986ccSStephen Cameron { 53588be986ccSStephen Cameron int rc = IO_OK; 53598be986ccSStephen Cameron struct CommandList *c; 53608be986ccSStephen Cameron __le32 taglower, tagupper; 53618be986ccSStephen Cameron struct hpsa_scsi_dev_t *dev; 53628be986ccSStephen Cameron struct io_accel2_cmd *c2; 53638be986ccSStephen Cameron 53648be986ccSStephen Cameron dev = abort->scsi_cmd->device->hostdata; 53658be986ccSStephen Cameron if (!dev->offload_enabled && !dev->hba_ioaccel_enabled) 53668be986ccSStephen Cameron return -1; 53678be986ccSStephen Cameron 53688be986ccSStephen Cameron c = cmd_alloc(h); 53698be986ccSStephen Cameron setup_ioaccel2_abort_cmd(c, h, abort, reply_queue); 53708be986ccSStephen Cameron c2 = &h->ioaccel2_cmd_pool[c->cmdindex]; 53718be986ccSStephen Cameron (void) hpsa_scsi_do_simple_cmd(h, c, reply_queue, NO_TIMEOUT); 53728be986ccSStephen Cameron hpsa_get_tag(h, abort, &taglower, &tagupper); 53738be986ccSStephen Cameron dev_dbg(&h->pdev->dev, 53748be986ccSStephen Cameron "%s: Tag:0x%08x:%08x: do_simple_cmd(ioaccel2 abort) completed.\n", 53758be986ccSStephen Cameron __func__, tagupper, taglower); 53768be986ccSStephen Cameron /* no unmap needed here because no data xfer. */ 53778be986ccSStephen Cameron 53788be986ccSStephen Cameron dev_dbg(&h->pdev->dev, 53798be986ccSStephen Cameron "%s: Tag:0x%08x:%08x: abort service response = 0x%02x.\n", 53808be986ccSStephen Cameron __func__, tagupper, taglower, c2->error_data.serv_response); 53818be986ccSStephen Cameron switch (c2->error_data.serv_response) { 53828be986ccSStephen Cameron case IOACCEL2_SERV_RESPONSE_TMF_COMPLETE: 53838be986ccSStephen Cameron case IOACCEL2_SERV_RESPONSE_TMF_SUCCESS: 53848be986ccSStephen Cameron rc = 0; 53858be986ccSStephen Cameron break; 53868be986ccSStephen Cameron case IOACCEL2_SERV_RESPONSE_TMF_REJECTED: 53878be986ccSStephen Cameron case IOACCEL2_SERV_RESPONSE_FAILURE: 53888be986ccSStephen Cameron case IOACCEL2_SERV_RESPONSE_TMF_WRONG_LUN: 53898be986ccSStephen Cameron rc = -1; 53908be986ccSStephen Cameron break; 53918be986ccSStephen Cameron default: 53928be986ccSStephen Cameron dev_warn(&h->pdev->dev, 53938be986ccSStephen Cameron "%s: Tag:0x%08x:%08x: unknown abort service response 0x%02x\n", 53948be986ccSStephen Cameron __func__, tagupper, taglower, 53958be986ccSStephen Cameron c2->error_data.serv_response); 53968be986ccSStephen Cameron rc = -1; 53978be986ccSStephen Cameron } 53988be986ccSStephen Cameron cmd_free(h, c); 53998be986ccSStephen Cameron dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: Finished.\n", __func__, 54008be986ccSStephen Cameron tagupper, taglower); 54018be986ccSStephen Cameron return rc; 54028be986ccSStephen Cameron } 54038be986ccSStephen Cameron 54046cba3f19SStephen M. Cameron static int hpsa_send_abort_both_ways(struct ctlr_info *h, 540525163bd5SWebb Scales unsigned char *scsi3addr, struct CommandList *abort, int reply_queue) 54066cba3f19SStephen M. Cameron { 54078be986ccSStephen Cameron /* 54088be986ccSStephen Cameron * ioccelerator mode 2 commands should be aborted via the 540954b6e9e9SScott Teel * accelerated path, since RAID path is unaware of these commands, 54108be986ccSStephen Cameron * but not all underlying firmware can handle abort TMF. 54118be986ccSStephen Cameron * Change abort to physical device reset when abort TMF is unsupported. 541254b6e9e9SScott Teel */ 54138be986ccSStephen Cameron if (abort->cmd_type == CMD_IOACCEL2) { 54148be986ccSStephen Cameron if (HPSATMF_IOACCEL_ENABLED & h->TMFSupportFlags) 54158be986ccSStephen Cameron return hpsa_send_abort_ioaccel2(h, abort, 54168be986ccSStephen Cameron reply_queue); 54178be986ccSStephen Cameron else 541825163bd5SWebb Scales return hpsa_send_reset_as_abort_ioaccel2(h, scsi3addr, 541925163bd5SWebb Scales abort, reply_queue); 54208be986ccSStephen Cameron } 54219b5c48c2SStephen Cameron return hpsa_send_abort(h, scsi3addr, abort, reply_queue); 542225163bd5SWebb Scales } 542325163bd5SWebb Scales 542425163bd5SWebb Scales /* Find out which reply queue a command was meant to return on */ 542525163bd5SWebb Scales static int hpsa_extract_reply_queue(struct ctlr_info *h, 542625163bd5SWebb Scales struct CommandList *c) 542725163bd5SWebb Scales { 542825163bd5SWebb Scales if (c->cmd_type == CMD_IOACCEL2) 542925163bd5SWebb Scales return h->ioaccel2_cmd_pool[c->cmdindex].reply_queue; 543025163bd5SWebb Scales return c->Header.ReplyQueue; 54316cba3f19SStephen M. Cameron } 54326cba3f19SStephen M. Cameron 54339b5c48c2SStephen Cameron /* 54349b5c48c2SStephen Cameron * Limit concurrency of abort commands to prevent 54359b5c48c2SStephen Cameron * over-subscription of commands 54369b5c48c2SStephen Cameron */ 54379b5c48c2SStephen Cameron static inline int wait_for_available_abort_cmd(struct ctlr_info *h) 54389b5c48c2SStephen Cameron { 54399b5c48c2SStephen Cameron #define ABORT_CMD_WAIT_MSECS 5000 54409b5c48c2SStephen Cameron return !wait_event_timeout(h->abort_cmd_wait_queue, 54419b5c48c2SStephen Cameron atomic_dec_if_positive(&h->abort_cmds_available) >= 0, 54429b5c48c2SStephen Cameron msecs_to_jiffies(ABORT_CMD_WAIT_MSECS)); 54439b5c48c2SStephen Cameron } 54449b5c48c2SStephen Cameron 544575167d2cSStephen M. Cameron /* Send an abort for the specified command. 544675167d2cSStephen M. Cameron * If the device and controller support it, 544775167d2cSStephen M. Cameron * send a task abort request. 544875167d2cSStephen M. Cameron */ 544975167d2cSStephen M. Cameron static int hpsa_eh_abort_handler(struct scsi_cmnd *sc) 545075167d2cSStephen M. Cameron { 545175167d2cSStephen M. Cameron 5452a58e7e53SWebb Scales int rc; 545375167d2cSStephen M. Cameron struct ctlr_info *h; 545475167d2cSStephen M. Cameron struct hpsa_scsi_dev_t *dev; 545575167d2cSStephen M. Cameron struct CommandList *abort; /* pointer to command to be aborted */ 545675167d2cSStephen M. Cameron struct scsi_cmnd *as; /* ptr to scsi cmd inside aborted command. */ 545775167d2cSStephen M. Cameron char msg[256]; /* For debug messaging. */ 545875167d2cSStephen M. Cameron int ml = 0; 54592b08b3e9SDon Brace __le32 tagupper, taglower; 546025163bd5SWebb Scales int refcount, reply_queue; 546125163bd5SWebb Scales 546225163bd5SWebb Scales if (sc == NULL) 546325163bd5SWebb Scales return FAILED; 546475167d2cSStephen M. Cameron 54659b5c48c2SStephen Cameron if (sc->device == NULL) 54669b5c48c2SStephen Cameron return FAILED; 54679b5c48c2SStephen Cameron 546875167d2cSStephen M. Cameron /* Find the controller of the command to be aborted */ 546975167d2cSStephen M. Cameron h = sdev_to_hba(sc->device); 54709b5c48c2SStephen Cameron if (h == NULL) 547175167d2cSStephen M. Cameron return FAILED; 547275167d2cSStephen M. Cameron 547325163bd5SWebb Scales /* Find the device of the command to be aborted */ 547425163bd5SWebb Scales dev = sc->device->hostdata; 547525163bd5SWebb Scales if (!dev) { 547625163bd5SWebb Scales dev_err(&h->pdev->dev, "%s FAILED, Device lookup failed.\n", 547725163bd5SWebb Scales msg); 5478e345893bSDon Brace return FAILED; 547925163bd5SWebb Scales } 548025163bd5SWebb Scales 548125163bd5SWebb Scales /* If controller locked up, we can guarantee command won't complete */ 548225163bd5SWebb Scales if (lockup_detected(h)) { 548325163bd5SWebb Scales hpsa_show_dev_msg(KERN_WARNING, h, dev, 548425163bd5SWebb Scales "ABORT FAILED, lockup detected"); 548525163bd5SWebb Scales return FAILED; 548625163bd5SWebb Scales } 548725163bd5SWebb Scales 548825163bd5SWebb Scales /* This is a good time to check if controller lockup has occurred */ 548925163bd5SWebb Scales if (detect_controller_lockup(h)) { 549025163bd5SWebb Scales hpsa_show_dev_msg(KERN_WARNING, h, dev, 549125163bd5SWebb Scales "ABORT FAILED, new lockup detected"); 549225163bd5SWebb Scales return FAILED; 549325163bd5SWebb Scales } 5494e345893bSDon Brace 549575167d2cSStephen M. Cameron /* Check that controller supports some kind of task abort */ 549675167d2cSStephen M. Cameron if (!(HPSATMF_PHYS_TASK_ABORT & h->TMFSupportFlags) && 549775167d2cSStephen M. Cameron !(HPSATMF_LOG_TASK_ABORT & h->TMFSupportFlags)) 549875167d2cSStephen M. Cameron return FAILED; 549975167d2cSStephen M. Cameron 550075167d2cSStephen M. Cameron memset(msg, 0, sizeof(msg)); 55014b761557SRobert Elliott ml += sprintf(msg+ml, "scsi %d:%d:%d:%llu %s %p", 550275167d2cSStephen M. Cameron h->scsi_host->host_no, sc->device->channel, 55030d96ef5fSWebb Scales sc->device->id, sc->device->lun, 55044b761557SRobert Elliott "Aborting command", sc); 550575167d2cSStephen M. Cameron 550675167d2cSStephen M. Cameron /* Get SCSI command to be aborted */ 550775167d2cSStephen M. Cameron abort = (struct CommandList *) sc->host_scribble; 550875167d2cSStephen M. Cameron if (abort == NULL) { 5509281a7fd0SWebb Scales /* This can happen if the command already completed. */ 5510281a7fd0SWebb Scales return SUCCESS; 5511281a7fd0SWebb Scales } 5512281a7fd0SWebb Scales refcount = atomic_inc_return(&abort->refcount); 5513281a7fd0SWebb Scales if (refcount == 1) { /* Command is done already. */ 5514281a7fd0SWebb Scales cmd_free(h, abort); 5515281a7fd0SWebb Scales return SUCCESS; 551675167d2cSStephen M. Cameron } 55179b5c48c2SStephen Cameron 55189b5c48c2SStephen Cameron /* Don't bother trying the abort if we know it won't work. */ 55199b5c48c2SStephen Cameron if (abort->cmd_type != CMD_IOACCEL2 && 55209b5c48c2SStephen Cameron abort->cmd_type != CMD_IOACCEL1 && !dev->supports_aborts) { 55219b5c48c2SStephen Cameron cmd_free(h, abort); 55229b5c48c2SStephen Cameron return FAILED; 55239b5c48c2SStephen Cameron } 55249b5c48c2SStephen Cameron 5525a58e7e53SWebb Scales /* 5526a58e7e53SWebb Scales * Check that we're aborting the right command. 5527a58e7e53SWebb Scales * It's possible the CommandList already completed and got re-used. 5528a58e7e53SWebb Scales */ 5529a58e7e53SWebb Scales if (abort->scsi_cmd != sc) { 5530a58e7e53SWebb Scales cmd_free(h, abort); 5531a58e7e53SWebb Scales return SUCCESS; 5532a58e7e53SWebb Scales } 5533a58e7e53SWebb Scales 5534a58e7e53SWebb Scales abort->abort_pending = true; 553517eb87d2SScott Teel hpsa_get_tag(h, abort, &taglower, &tagupper); 553625163bd5SWebb Scales reply_queue = hpsa_extract_reply_queue(h, abort); 553717eb87d2SScott Teel ml += sprintf(msg+ml, "Tag:0x%08x:%08x ", tagupper, taglower); 55387fa3030cSStephen Cameron as = abort->scsi_cmd; 553975167d2cSStephen M. Cameron if (as != NULL) 55404b761557SRobert Elliott ml += sprintf(msg+ml, 55414b761557SRobert Elliott "CDBLen: %d CDB: 0x%02x%02x... SN: 0x%lx ", 55424b761557SRobert Elliott as->cmd_len, as->cmnd[0], as->cmnd[1], 55434b761557SRobert Elliott as->serial_number); 55444b761557SRobert Elliott dev_warn(&h->pdev->dev, "%s BEING SENT\n", msg); 55450d96ef5fSWebb Scales hpsa_show_dev_msg(KERN_WARNING, h, dev, "Aborting command"); 55464b761557SRobert Elliott 554775167d2cSStephen M. Cameron /* 554875167d2cSStephen M. Cameron * Command is in flight, or possibly already completed 554975167d2cSStephen M. Cameron * by the firmware (but not to the scsi mid layer) but we can't 555075167d2cSStephen M. Cameron * distinguish which. Send the abort down. 555175167d2cSStephen M. Cameron */ 55529b5c48c2SStephen Cameron if (wait_for_available_abort_cmd(h)) { 55539b5c48c2SStephen Cameron dev_warn(&h->pdev->dev, 55544b761557SRobert Elliott "%s FAILED, timeout waiting for an abort command to become available.\n", 55554b761557SRobert Elliott msg); 55569b5c48c2SStephen Cameron cmd_free(h, abort); 55579b5c48c2SStephen Cameron return FAILED; 55589b5c48c2SStephen Cameron } 555925163bd5SWebb Scales rc = hpsa_send_abort_both_ways(h, dev->scsi3addr, abort, reply_queue); 55609b5c48c2SStephen Cameron atomic_inc(&h->abort_cmds_available); 55619b5c48c2SStephen Cameron wake_up_all(&h->abort_cmd_wait_queue); 556275167d2cSStephen M. Cameron if (rc != 0) { 55634b761557SRobert Elliott dev_warn(&h->pdev->dev, "%s SENT, FAILED\n", msg); 55640d96ef5fSWebb Scales hpsa_show_dev_msg(KERN_WARNING, h, dev, 55650d96ef5fSWebb Scales "FAILED to abort command"); 5566281a7fd0SWebb Scales cmd_free(h, abort); 556775167d2cSStephen M. Cameron return FAILED; 556875167d2cSStephen M. Cameron } 55694b761557SRobert Elliott dev_info(&h->pdev->dev, "%s SENT, SUCCESS\n", msg); 5570*d604f533SWebb Scales wait_event(h->event_sync_wait_queue, 5571a58e7e53SWebb Scales abort->scsi_cmd != sc || lockup_detected(h)); 5572281a7fd0SWebb Scales cmd_free(h, abort); 5573a58e7e53SWebb Scales return !lockup_detected(h) ? SUCCESS : FAILED; 557475167d2cSStephen M. Cameron } 557575167d2cSStephen M. Cameron 5576edd16368SStephen M. Cameron /* 557773153fe5SWebb Scales * For operations with an associated SCSI command, a command block is allocated 557873153fe5SWebb Scales * at init, and managed by cmd_tagged_alloc() and cmd_tagged_free() using the 557973153fe5SWebb Scales * block request tag as an index into a table of entries. cmd_tagged_free() is 558073153fe5SWebb Scales * the complement, although cmd_free() may be called instead. 558173153fe5SWebb Scales */ 558273153fe5SWebb Scales static struct CommandList *cmd_tagged_alloc(struct ctlr_info *h, 558373153fe5SWebb Scales struct scsi_cmnd *scmd) 558473153fe5SWebb Scales { 558573153fe5SWebb Scales int idx = hpsa_get_cmd_index(scmd); 558673153fe5SWebb Scales struct CommandList *c = h->cmd_pool + idx; 558773153fe5SWebb Scales 558873153fe5SWebb Scales if (idx < HPSA_NRESERVED_CMDS || idx >= h->nr_cmds) { 558973153fe5SWebb Scales dev_err(&h->pdev->dev, "Bad block tag: %d not in [%d..%d]\n", 559073153fe5SWebb Scales idx, HPSA_NRESERVED_CMDS, h->nr_cmds - 1); 559173153fe5SWebb Scales /* The index value comes from the block layer, so if it's out of 559273153fe5SWebb Scales * bounds, it's probably not our bug. 559373153fe5SWebb Scales */ 559473153fe5SWebb Scales BUG(); 559573153fe5SWebb Scales } 559673153fe5SWebb Scales 559773153fe5SWebb Scales atomic_inc(&c->refcount); 559873153fe5SWebb Scales if (unlikely(!hpsa_is_cmd_idle(c))) { 559973153fe5SWebb Scales /* 560073153fe5SWebb Scales * We expect that the SCSI layer will hand us a unique tag 560173153fe5SWebb Scales * value. Thus, there should never be a collision here between 560273153fe5SWebb Scales * two requests...because if the selected command isn't idle 560373153fe5SWebb Scales * then someone is going to be very disappointed. 560473153fe5SWebb Scales */ 560573153fe5SWebb Scales dev_err(&h->pdev->dev, 560673153fe5SWebb Scales "tag collision (tag=%d) in cmd_tagged_alloc().\n", 560773153fe5SWebb Scales idx); 560873153fe5SWebb Scales if (c->scsi_cmd != NULL) 560973153fe5SWebb Scales scsi_print_command(c->scsi_cmd); 561073153fe5SWebb Scales scsi_print_command(scmd); 561173153fe5SWebb Scales } 561273153fe5SWebb Scales 561373153fe5SWebb Scales hpsa_cmd_partial_init(h, idx, c); 561473153fe5SWebb Scales return c; 561573153fe5SWebb Scales } 561673153fe5SWebb Scales 561773153fe5SWebb Scales static void cmd_tagged_free(struct ctlr_info *h, struct CommandList *c) 561873153fe5SWebb Scales { 561973153fe5SWebb Scales /* 562073153fe5SWebb Scales * Release our reference to the block. We don't need to do anything 562173153fe5SWebb Scales * else to free it, because it is accessed by index. (There's no point 562273153fe5SWebb Scales * in checking the result of the decrement, since we cannot guarantee 562373153fe5SWebb Scales * that there isn't a concurrent abort which is also accessing it.) 562473153fe5SWebb Scales */ 562573153fe5SWebb Scales (void)atomic_dec(&c->refcount); 562673153fe5SWebb Scales } 562773153fe5SWebb Scales 562873153fe5SWebb Scales /* 5629edd16368SStephen M. Cameron * For operations that cannot sleep, a command block is allocated at init, 5630edd16368SStephen M. Cameron * and managed by cmd_alloc() and cmd_free() using a simple bitmap to track 5631edd16368SStephen M. Cameron * which ones are free or in use. Lock must be held when calling this. 5632edd16368SStephen M. Cameron * cmd_free() is the complement. 5633bf43caf3SRobert Elliott * This function never gives up and returns NULL. If it hangs, 5634bf43caf3SRobert Elliott * another thread must call cmd_free() to free some tags. 5635edd16368SStephen M. Cameron */ 5636281a7fd0SWebb Scales 5637edd16368SStephen M. Cameron static struct CommandList *cmd_alloc(struct ctlr_info *h) 5638edd16368SStephen M. Cameron { 5639edd16368SStephen M. Cameron struct CommandList *c; 5640360c73bdSStephen Cameron int refcount, i; 564173153fe5SWebb Scales int offset = 0; 5642edd16368SStephen M. Cameron 564333811026SRobert Elliott /* 564433811026SRobert Elliott * There is some *extremely* small but non-zero chance that that 56454c413128SStephen M. Cameron * multiple threads could get in here, and one thread could 56464c413128SStephen M. Cameron * be scanning through the list of bits looking for a free 56474c413128SStephen M. Cameron * one, but the free ones are always behind him, and other 56484c413128SStephen M. Cameron * threads sneak in behind him and eat them before he can 56494c413128SStephen M. Cameron * get to them, so that while there is always a free one, a 56504c413128SStephen M. Cameron * very unlucky thread might be starved anyway, never able to 56514c413128SStephen M. Cameron * beat the other threads. In reality, this happens so 56524c413128SStephen M. Cameron * infrequently as to be indistinguishable from never. 565373153fe5SWebb Scales * 565473153fe5SWebb Scales * Note that we start allocating commands before the SCSI host structure 565573153fe5SWebb Scales * is initialized. Since the search starts at bit zero, this 565673153fe5SWebb Scales * all works, since we have at least one command structure available; 565773153fe5SWebb Scales * however, it means that the structures with the low indexes have to be 565873153fe5SWebb Scales * reserved for driver-initiated requests, while requests from the block 565973153fe5SWebb Scales * layer will use the higher indexes. 56604c413128SStephen M. Cameron */ 56614c413128SStephen M. Cameron 5662281a7fd0SWebb Scales for (;;) { 566373153fe5SWebb Scales i = find_next_zero_bit(h->cmd_pool_bits, 566473153fe5SWebb Scales HPSA_NRESERVED_CMDS, 566573153fe5SWebb Scales offset); 566673153fe5SWebb Scales if (unlikely(i >= HPSA_NRESERVED_CMDS)) { 5667281a7fd0SWebb Scales offset = 0; 5668281a7fd0SWebb Scales continue; 5669281a7fd0SWebb Scales } 5670edd16368SStephen M. Cameron c = h->cmd_pool + i; 5671281a7fd0SWebb Scales refcount = atomic_inc_return(&c->refcount); 5672281a7fd0SWebb Scales if (unlikely(refcount > 1)) { 5673281a7fd0SWebb Scales cmd_free(h, c); /* already in use */ 567473153fe5SWebb Scales offset = (i + 1) % HPSA_NRESERVED_CMDS; 5675281a7fd0SWebb Scales continue; 5676281a7fd0SWebb Scales } 5677281a7fd0SWebb Scales set_bit(i & (BITS_PER_LONG - 1), 5678281a7fd0SWebb Scales h->cmd_pool_bits + (i / BITS_PER_LONG)); 5679281a7fd0SWebb Scales break; /* it's ours now. */ 5680281a7fd0SWebb Scales } 5681360c73bdSStephen Cameron hpsa_cmd_partial_init(h, i, c); 5682edd16368SStephen M. Cameron return c; 5683edd16368SStephen M. Cameron } 5684edd16368SStephen M. Cameron 568573153fe5SWebb Scales /* 568673153fe5SWebb Scales * This is the complementary operation to cmd_alloc(). Note, however, in some 568773153fe5SWebb Scales * corner cases it may also be used to free blocks allocated by 568873153fe5SWebb Scales * cmd_tagged_alloc() in which case the ref-count decrement does the trick and 568973153fe5SWebb Scales * the clear-bit is harmless. 569073153fe5SWebb Scales */ 5691edd16368SStephen M. Cameron static void cmd_free(struct ctlr_info *h, struct CommandList *c) 5692edd16368SStephen M. Cameron { 5693281a7fd0SWebb Scales if (atomic_dec_and_test(&c->refcount)) { 5694edd16368SStephen M. Cameron int i; 5695edd16368SStephen M. Cameron 5696edd16368SStephen M. Cameron i = c - h->cmd_pool; 5697edd16368SStephen M. Cameron clear_bit(i & (BITS_PER_LONG - 1), 5698edd16368SStephen M. Cameron h->cmd_pool_bits + (i / BITS_PER_LONG)); 5699edd16368SStephen M. Cameron } 5700281a7fd0SWebb Scales } 5701edd16368SStephen M. Cameron 5702edd16368SStephen M. Cameron #ifdef CONFIG_COMPAT 5703edd16368SStephen M. Cameron 570442a91641SDon Brace static int hpsa_ioctl32_passthru(struct scsi_device *dev, int cmd, 570542a91641SDon Brace void __user *arg) 5706edd16368SStephen M. Cameron { 5707edd16368SStephen M. Cameron IOCTL32_Command_struct __user *arg32 = 5708edd16368SStephen M. Cameron (IOCTL32_Command_struct __user *) arg; 5709edd16368SStephen M. Cameron IOCTL_Command_struct arg64; 5710edd16368SStephen M. Cameron IOCTL_Command_struct __user *p = compat_alloc_user_space(sizeof(arg64)); 5711edd16368SStephen M. Cameron int err; 5712edd16368SStephen M. Cameron u32 cp; 5713edd16368SStephen M. Cameron 5714938abd84SVasiliy Kulikov memset(&arg64, 0, sizeof(arg64)); 5715edd16368SStephen M. Cameron err = 0; 5716edd16368SStephen M. Cameron err |= copy_from_user(&arg64.LUN_info, &arg32->LUN_info, 5717edd16368SStephen M. Cameron sizeof(arg64.LUN_info)); 5718edd16368SStephen M. Cameron err |= copy_from_user(&arg64.Request, &arg32->Request, 5719edd16368SStephen M. Cameron sizeof(arg64.Request)); 5720edd16368SStephen M. Cameron err |= copy_from_user(&arg64.error_info, &arg32->error_info, 5721edd16368SStephen M. Cameron sizeof(arg64.error_info)); 5722edd16368SStephen M. Cameron err |= get_user(arg64.buf_size, &arg32->buf_size); 5723edd16368SStephen M. Cameron err |= get_user(cp, &arg32->buf); 5724edd16368SStephen M. Cameron arg64.buf = compat_ptr(cp); 5725edd16368SStephen M. Cameron err |= copy_to_user(p, &arg64, sizeof(arg64)); 5726edd16368SStephen M. Cameron 5727edd16368SStephen M. Cameron if (err) 5728edd16368SStephen M. Cameron return -EFAULT; 5729edd16368SStephen M. Cameron 573042a91641SDon Brace err = hpsa_ioctl(dev, CCISS_PASSTHRU, p); 5731edd16368SStephen M. Cameron if (err) 5732edd16368SStephen M. Cameron return err; 5733edd16368SStephen M. Cameron err |= copy_in_user(&arg32->error_info, &p->error_info, 5734edd16368SStephen M. Cameron sizeof(arg32->error_info)); 5735edd16368SStephen M. Cameron if (err) 5736edd16368SStephen M. Cameron return -EFAULT; 5737edd16368SStephen M. Cameron return err; 5738edd16368SStephen M. Cameron } 5739edd16368SStephen M. Cameron 5740edd16368SStephen M. Cameron static int hpsa_ioctl32_big_passthru(struct scsi_device *dev, 574142a91641SDon Brace int cmd, void __user *arg) 5742edd16368SStephen M. Cameron { 5743edd16368SStephen M. Cameron BIG_IOCTL32_Command_struct __user *arg32 = 5744edd16368SStephen M. Cameron (BIG_IOCTL32_Command_struct __user *) arg; 5745edd16368SStephen M. Cameron BIG_IOCTL_Command_struct arg64; 5746edd16368SStephen M. Cameron BIG_IOCTL_Command_struct __user *p = 5747edd16368SStephen M. Cameron compat_alloc_user_space(sizeof(arg64)); 5748edd16368SStephen M. Cameron int err; 5749edd16368SStephen M. Cameron u32 cp; 5750edd16368SStephen M. Cameron 5751938abd84SVasiliy Kulikov memset(&arg64, 0, sizeof(arg64)); 5752edd16368SStephen M. Cameron err = 0; 5753edd16368SStephen M. Cameron err |= copy_from_user(&arg64.LUN_info, &arg32->LUN_info, 5754edd16368SStephen M. Cameron sizeof(arg64.LUN_info)); 5755edd16368SStephen M. Cameron err |= copy_from_user(&arg64.Request, &arg32->Request, 5756edd16368SStephen M. Cameron sizeof(arg64.Request)); 5757edd16368SStephen M. Cameron err |= copy_from_user(&arg64.error_info, &arg32->error_info, 5758edd16368SStephen M. Cameron sizeof(arg64.error_info)); 5759edd16368SStephen M. Cameron err |= get_user(arg64.buf_size, &arg32->buf_size); 5760edd16368SStephen M. Cameron err |= get_user(arg64.malloc_size, &arg32->malloc_size); 5761edd16368SStephen M. Cameron err |= get_user(cp, &arg32->buf); 5762edd16368SStephen M. Cameron arg64.buf = compat_ptr(cp); 5763edd16368SStephen M. Cameron err |= copy_to_user(p, &arg64, sizeof(arg64)); 5764edd16368SStephen M. Cameron 5765edd16368SStephen M. Cameron if (err) 5766edd16368SStephen M. Cameron return -EFAULT; 5767edd16368SStephen M. Cameron 576842a91641SDon Brace err = hpsa_ioctl(dev, CCISS_BIG_PASSTHRU, p); 5769edd16368SStephen M. Cameron if (err) 5770edd16368SStephen M. Cameron return err; 5771edd16368SStephen M. Cameron err |= copy_in_user(&arg32->error_info, &p->error_info, 5772edd16368SStephen M. Cameron sizeof(arg32->error_info)); 5773edd16368SStephen M. Cameron if (err) 5774edd16368SStephen M. Cameron return -EFAULT; 5775edd16368SStephen M. Cameron return err; 5776edd16368SStephen M. Cameron } 577771fe75a7SStephen M. Cameron 577842a91641SDon Brace static int hpsa_compat_ioctl(struct scsi_device *dev, int cmd, void __user *arg) 577971fe75a7SStephen M. Cameron { 578071fe75a7SStephen M. Cameron switch (cmd) { 578171fe75a7SStephen M. Cameron case CCISS_GETPCIINFO: 578271fe75a7SStephen M. Cameron case CCISS_GETINTINFO: 578371fe75a7SStephen M. Cameron case CCISS_SETINTINFO: 578471fe75a7SStephen M. Cameron case CCISS_GETNODENAME: 578571fe75a7SStephen M. Cameron case CCISS_SETNODENAME: 578671fe75a7SStephen M. Cameron case CCISS_GETHEARTBEAT: 578771fe75a7SStephen M. Cameron case CCISS_GETBUSTYPES: 578871fe75a7SStephen M. Cameron case CCISS_GETFIRMVER: 578971fe75a7SStephen M. Cameron case CCISS_GETDRIVVER: 579071fe75a7SStephen M. Cameron case CCISS_REVALIDVOLS: 579171fe75a7SStephen M. Cameron case CCISS_DEREGDISK: 579271fe75a7SStephen M. Cameron case CCISS_REGNEWDISK: 579371fe75a7SStephen M. Cameron case CCISS_REGNEWD: 579471fe75a7SStephen M. Cameron case CCISS_RESCANDISK: 579571fe75a7SStephen M. Cameron case CCISS_GETLUNINFO: 579671fe75a7SStephen M. Cameron return hpsa_ioctl(dev, cmd, arg); 579771fe75a7SStephen M. Cameron 579871fe75a7SStephen M. Cameron case CCISS_PASSTHRU32: 579971fe75a7SStephen M. Cameron return hpsa_ioctl32_passthru(dev, cmd, arg); 580071fe75a7SStephen M. Cameron case CCISS_BIG_PASSTHRU32: 580171fe75a7SStephen M. Cameron return hpsa_ioctl32_big_passthru(dev, cmd, arg); 580271fe75a7SStephen M. Cameron 580371fe75a7SStephen M. Cameron default: 580471fe75a7SStephen M. Cameron return -ENOIOCTLCMD; 580571fe75a7SStephen M. Cameron } 580671fe75a7SStephen M. Cameron } 5807edd16368SStephen M. Cameron #endif 5808edd16368SStephen M. Cameron 5809edd16368SStephen M. Cameron static int hpsa_getpciinfo_ioctl(struct ctlr_info *h, void __user *argp) 5810edd16368SStephen M. Cameron { 5811edd16368SStephen M. Cameron struct hpsa_pci_info pciinfo; 5812edd16368SStephen M. Cameron 5813edd16368SStephen M. Cameron if (!argp) 5814edd16368SStephen M. Cameron return -EINVAL; 5815edd16368SStephen M. Cameron pciinfo.domain = pci_domain_nr(h->pdev->bus); 5816edd16368SStephen M. Cameron pciinfo.bus = h->pdev->bus->number; 5817edd16368SStephen M. Cameron pciinfo.dev_fn = h->pdev->devfn; 5818edd16368SStephen M. Cameron pciinfo.board_id = h->board_id; 5819edd16368SStephen M. Cameron if (copy_to_user(argp, &pciinfo, sizeof(pciinfo))) 5820edd16368SStephen M. Cameron return -EFAULT; 5821edd16368SStephen M. Cameron return 0; 5822edd16368SStephen M. Cameron } 5823edd16368SStephen M. Cameron 5824edd16368SStephen M. Cameron static int hpsa_getdrivver_ioctl(struct ctlr_info *h, void __user *argp) 5825edd16368SStephen M. Cameron { 5826edd16368SStephen M. Cameron DriverVer_type DriverVer; 5827edd16368SStephen M. Cameron unsigned char vmaj, vmin, vsubmin; 5828edd16368SStephen M. Cameron int rc; 5829edd16368SStephen M. Cameron 5830edd16368SStephen M. Cameron rc = sscanf(HPSA_DRIVER_VERSION, "%hhu.%hhu.%hhu", 5831edd16368SStephen M. Cameron &vmaj, &vmin, &vsubmin); 5832edd16368SStephen M. Cameron if (rc != 3) { 5833edd16368SStephen M. Cameron dev_info(&h->pdev->dev, "driver version string '%s' " 5834edd16368SStephen M. Cameron "unrecognized.", HPSA_DRIVER_VERSION); 5835edd16368SStephen M. Cameron vmaj = 0; 5836edd16368SStephen M. Cameron vmin = 0; 5837edd16368SStephen M. Cameron vsubmin = 0; 5838edd16368SStephen M. Cameron } 5839edd16368SStephen M. Cameron DriverVer = (vmaj << 16) | (vmin << 8) | vsubmin; 5840edd16368SStephen M. Cameron if (!argp) 5841edd16368SStephen M. Cameron return -EINVAL; 5842edd16368SStephen M. Cameron if (copy_to_user(argp, &DriverVer, sizeof(DriverVer_type))) 5843edd16368SStephen M. Cameron return -EFAULT; 5844edd16368SStephen M. Cameron return 0; 5845edd16368SStephen M. Cameron } 5846edd16368SStephen M. Cameron 5847edd16368SStephen M. Cameron static int hpsa_passthru_ioctl(struct ctlr_info *h, void __user *argp) 5848edd16368SStephen M. Cameron { 5849edd16368SStephen M. Cameron IOCTL_Command_struct iocommand; 5850edd16368SStephen M. Cameron struct CommandList *c; 5851edd16368SStephen M. Cameron char *buff = NULL; 585250a0decfSStephen M. Cameron u64 temp64; 5853c1f63c8fSStephen M. Cameron int rc = 0; 5854edd16368SStephen M. Cameron 5855edd16368SStephen M. Cameron if (!argp) 5856edd16368SStephen M. Cameron return -EINVAL; 5857edd16368SStephen M. Cameron if (!capable(CAP_SYS_RAWIO)) 5858edd16368SStephen M. Cameron return -EPERM; 5859edd16368SStephen M. Cameron if (copy_from_user(&iocommand, argp, sizeof(iocommand))) 5860edd16368SStephen M. Cameron return -EFAULT; 5861edd16368SStephen M. Cameron if ((iocommand.buf_size < 1) && 5862edd16368SStephen M. Cameron (iocommand.Request.Type.Direction != XFER_NONE)) { 5863edd16368SStephen M. Cameron return -EINVAL; 5864edd16368SStephen M. Cameron } 5865edd16368SStephen M. Cameron if (iocommand.buf_size > 0) { 5866edd16368SStephen M. Cameron buff = kmalloc(iocommand.buf_size, GFP_KERNEL); 5867edd16368SStephen M. Cameron if (buff == NULL) 58682dd02d74SRobert Elliott return -ENOMEM; 58699233fb10SStephen M. Cameron if (iocommand.Request.Type.Direction & XFER_WRITE) { 5870edd16368SStephen M. Cameron /* Copy the data into the buffer we created */ 5871b03a7771SStephen M. Cameron if (copy_from_user(buff, iocommand.buf, 5872b03a7771SStephen M. Cameron iocommand.buf_size)) { 5873c1f63c8fSStephen M. Cameron rc = -EFAULT; 5874c1f63c8fSStephen M. Cameron goto out_kfree; 5875edd16368SStephen M. Cameron } 5876b03a7771SStephen M. Cameron } else { 5877edd16368SStephen M. Cameron memset(buff, 0, iocommand.buf_size); 5878b03a7771SStephen M. Cameron } 5879b03a7771SStephen M. Cameron } 588045fcb86eSStephen Cameron c = cmd_alloc(h); 5881bf43caf3SRobert Elliott 5882edd16368SStephen M. Cameron /* Fill in the command type */ 5883edd16368SStephen M. Cameron c->cmd_type = CMD_IOCTL_PEND; 5884a58e7e53SWebb Scales c->scsi_cmd = SCSI_CMD_BUSY; 5885edd16368SStephen M. Cameron /* Fill in Command Header */ 5886edd16368SStephen M. Cameron c->Header.ReplyQueue = 0; /* unused in simple mode */ 5887edd16368SStephen M. Cameron if (iocommand.buf_size > 0) { /* buffer to fill */ 5888edd16368SStephen M. Cameron c->Header.SGList = 1; 588950a0decfSStephen M. Cameron c->Header.SGTotal = cpu_to_le16(1); 5890edd16368SStephen M. Cameron } else { /* no buffers to fill */ 5891edd16368SStephen M. Cameron c->Header.SGList = 0; 589250a0decfSStephen M. Cameron c->Header.SGTotal = cpu_to_le16(0); 5893edd16368SStephen M. Cameron } 5894edd16368SStephen M. Cameron memcpy(&c->Header.LUN, &iocommand.LUN_info, sizeof(c->Header.LUN)); 5895edd16368SStephen M. Cameron 5896edd16368SStephen M. Cameron /* Fill in Request block */ 5897edd16368SStephen M. Cameron memcpy(&c->Request, &iocommand.Request, 5898edd16368SStephen M. Cameron sizeof(c->Request)); 5899edd16368SStephen M. Cameron 5900edd16368SStephen M. Cameron /* Fill in the scatter gather information */ 5901edd16368SStephen M. Cameron if (iocommand.buf_size > 0) { 590250a0decfSStephen M. Cameron temp64 = pci_map_single(h->pdev, buff, 5903edd16368SStephen M. Cameron iocommand.buf_size, PCI_DMA_BIDIRECTIONAL); 590450a0decfSStephen M. Cameron if (dma_mapping_error(&h->pdev->dev, (dma_addr_t) temp64)) { 590550a0decfSStephen M. Cameron c->SG[0].Addr = cpu_to_le64(0); 590650a0decfSStephen M. Cameron c->SG[0].Len = cpu_to_le32(0); 5907bcc48ffaSStephen M. Cameron rc = -ENOMEM; 5908bcc48ffaSStephen M. Cameron goto out; 5909bcc48ffaSStephen M. Cameron } 591050a0decfSStephen M. Cameron c->SG[0].Addr = cpu_to_le64(temp64); 591150a0decfSStephen M. Cameron c->SG[0].Len = cpu_to_le32(iocommand.buf_size); 591250a0decfSStephen M. Cameron c->SG[0].Ext = cpu_to_le32(HPSA_SG_LAST); /* not chaining */ 5913edd16368SStephen M. Cameron } 591425163bd5SWebb Scales rc = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE, NO_TIMEOUT); 5915c2dd32e0SStephen M. Cameron if (iocommand.buf_size > 0) 5916edd16368SStephen M. Cameron hpsa_pci_unmap(h->pdev, c, 1, PCI_DMA_BIDIRECTIONAL); 5917edd16368SStephen M. Cameron check_ioctl_unit_attention(h, c); 591825163bd5SWebb Scales if (rc) { 591925163bd5SWebb Scales rc = -EIO; 592025163bd5SWebb Scales goto out; 592125163bd5SWebb Scales } 5922edd16368SStephen M. Cameron 5923edd16368SStephen M. Cameron /* Copy the error information out */ 5924edd16368SStephen M. Cameron memcpy(&iocommand.error_info, c->err_info, 5925edd16368SStephen M. Cameron sizeof(iocommand.error_info)); 5926edd16368SStephen M. Cameron if (copy_to_user(argp, &iocommand, sizeof(iocommand))) { 5927c1f63c8fSStephen M. Cameron rc = -EFAULT; 5928c1f63c8fSStephen M. Cameron goto out; 5929edd16368SStephen M. Cameron } 59309233fb10SStephen M. Cameron if ((iocommand.Request.Type.Direction & XFER_READ) && 5931b03a7771SStephen M. Cameron iocommand.buf_size > 0) { 5932edd16368SStephen M. Cameron /* Copy the data out of the buffer we created */ 5933edd16368SStephen M. Cameron if (copy_to_user(iocommand.buf, buff, iocommand.buf_size)) { 5934c1f63c8fSStephen M. Cameron rc = -EFAULT; 5935c1f63c8fSStephen M. Cameron goto out; 5936edd16368SStephen M. Cameron } 5937edd16368SStephen M. Cameron } 5938c1f63c8fSStephen M. Cameron out: 593945fcb86eSStephen Cameron cmd_free(h, c); 5940c1f63c8fSStephen M. Cameron out_kfree: 5941c1f63c8fSStephen M. Cameron kfree(buff); 5942c1f63c8fSStephen M. Cameron return rc; 5943edd16368SStephen M. Cameron } 5944edd16368SStephen M. Cameron 5945edd16368SStephen M. Cameron static int hpsa_big_passthru_ioctl(struct ctlr_info *h, void __user *argp) 5946edd16368SStephen M. Cameron { 5947edd16368SStephen M. Cameron BIG_IOCTL_Command_struct *ioc; 5948edd16368SStephen M. Cameron struct CommandList *c; 5949edd16368SStephen M. Cameron unsigned char **buff = NULL; 5950edd16368SStephen M. Cameron int *buff_size = NULL; 595150a0decfSStephen M. Cameron u64 temp64; 5952edd16368SStephen M. Cameron BYTE sg_used = 0; 5953edd16368SStephen M. Cameron int status = 0; 595401a02ffcSStephen M. Cameron u32 left; 595501a02ffcSStephen M. Cameron u32 sz; 5956edd16368SStephen M. Cameron BYTE __user *data_ptr; 5957edd16368SStephen M. Cameron 5958edd16368SStephen M. Cameron if (!argp) 5959edd16368SStephen M. Cameron return -EINVAL; 5960edd16368SStephen M. Cameron if (!capable(CAP_SYS_RAWIO)) 5961edd16368SStephen M. Cameron return -EPERM; 5962edd16368SStephen M. Cameron ioc = (BIG_IOCTL_Command_struct *) 5963edd16368SStephen M. Cameron kmalloc(sizeof(*ioc), GFP_KERNEL); 5964edd16368SStephen M. Cameron if (!ioc) { 5965edd16368SStephen M. Cameron status = -ENOMEM; 5966edd16368SStephen M. Cameron goto cleanup1; 5967edd16368SStephen M. Cameron } 5968edd16368SStephen M. Cameron if (copy_from_user(ioc, argp, sizeof(*ioc))) { 5969edd16368SStephen M. Cameron status = -EFAULT; 5970edd16368SStephen M. Cameron goto cleanup1; 5971edd16368SStephen M. Cameron } 5972edd16368SStephen M. Cameron if ((ioc->buf_size < 1) && 5973edd16368SStephen M. Cameron (ioc->Request.Type.Direction != XFER_NONE)) { 5974edd16368SStephen M. Cameron status = -EINVAL; 5975edd16368SStephen M. Cameron goto cleanup1; 5976edd16368SStephen M. Cameron } 5977edd16368SStephen M. Cameron /* Check kmalloc limits using all SGs */ 5978edd16368SStephen M. Cameron if (ioc->malloc_size > MAX_KMALLOC_SIZE) { 5979edd16368SStephen M. Cameron status = -EINVAL; 5980edd16368SStephen M. Cameron goto cleanup1; 5981edd16368SStephen M. Cameron } 5982d66ae08bSStephen M. Cameron if (ioc->buf_size > ioc->malloc_size * SG_ENTRIES_IN_CMD) { 5983edd16368SStephen M. Cameron status = -EINVAL; 5984edd16368SStephen M. Cameron goto cleanup1; 5985edd16368SStephen M. Cameron } 5986d66ae08bSStephen M. Cameron buff = kzalloc(SG_ENTRIES_IN_CMD * sizeof(char *), GFP_KERNEL); 5987edd16368SStephen M. Cameron if (!buff) { 5988edd16368SStephen M. Cameron status = -ENOMEM; 5989edd16368SStephen M. Cameron goto cleanup1; 5990edd16368SStephen M. Cameron } 5991d66ae08bSStephen M. Cameron buff_size = kmalloc(SG_ENTRIES_IN_CMD * sizeof(int), GFP_KERNEL); 5992edd16368SStephen M. Cameron if (!buff_size) { 5993edd16368SStephen M. Cameron status = -ENOMEM; 5994edd16368SStephen M. Cameron goto cleanup1; 5995edd16368SStephen M. Cameron } 5996edd16368SStephen M. Cameron left = ioc->buf_size; 5997edd16368SStephen M. Cameron data_ptr = ioc->buf; 5998edd16368SStephen M. Cameron while (left) { 5999edd16368SStephen M. Cameron sz = (left > ioc->malloc_size) ? ioc->malloc_size : left; 6000edd16368SStephen M. Cameron buff_size[sg_used] = sz; 6001edd16368SStephen M. Cameron buff[sg_used] = kmalloc(sz, GFP_KERNEL); 6002edd16368SStephen M. Cameron if (buff[sg_used] == NULL) { 6003edd16368SStephen M. Cameron status = -ENOMEM; 6004edd16368SStephen M. Cameron goto cleanup1; 6005edd16368SStephen M. Cameron } 60069233fb10SStephen M. Cameron if (ioc->Request.Type.Direction & XFER_WRITE) { 6007edd16368SStephen M. Cameron if (copy_from_user(buff[sg_used], data_ptr, sz)) { 60080758f4f7SStephen M. Cameron status = -EFAULT; 6009edd16368SStephen M. Cameron goto cleanup1; 6010edd16368SStephen M. Cameron } 6011edd16368SStephen M. Cameron } else 6012edd16368SStephen M. Cameron memset(buff[sg_used], 0, sz); 6013edd16368SStephen M. Cameron left -= sz; 6014edd16368SStephen M. Cameron data_ptr += sz; 6015edd16368SStephen M. Cameron sg_used++; 6016edd16368SStephen M. Cameron } 601745fcb86eSStephen Cameron c = cmd_alloc(h); 6018bf43caf3SRobert Elliott 6019edd16368SStephen M. Cameron c->cmd_type = CMD_IOCTL_PEND; 6020a58e7e53SWebb Scales c->scsi_cmd = SCSI_CMD_BUSY; 6021edd16368SStephen M. Cameron c->Header.ReplyQueue = 0; 602250a0decfSStephen M. Cameron c->Header.SGList = (u8) sg_used; 602350a0decfSStephen M. Cameron c->Header.SGTotal = cpu_to_le16(sg_used); 6024edd16368SStephen M. Cameron memcpy(&c->Header.LUN, &ioc->LUN_info, sizeof(c->Header.LUN)); 6025edd16368SStephen M. Cameron memcpy(&c->Request, &ioc->Request, sizeof(c->Request)); 6026edd16368SStephen M. Cameron if (ioc->buf_size > 0) { 6027edd16368SStephen M. Cameron int i; 6028edd16368SStephen M. Cameron for (i = 0; i < sg_used; i++) { 602950a0decfSStephen M. Cameron temp64 = pci_map_single(h->pdev, buff[i], 6030edd16368SStephen M. Cameron buff_size[i], PCI_DMA_BIDIRECTIONAL); 603150a0decfSStephen M. Cameron if (dma_mapping_error(&h->pdev->dev, 603250a0decfSStephen M. Cameron (dma_addr_t) temp64)) { 603350a0decfSStephen M. Cameron c->SG[i].Addr = cpu_to_le64(0); 603450a0decfSStephen M. Cameron c->SG[i].Len = cpu_to_le32(0); 6035bcc48ffaSStephen M. Cameron hpsa_pci_unmap(h->pdev, c, i, 6036bcc48ffaSStephen M. Cameron PCI_DMA_BIDIRECTIONAL); 6037bcc48ffaSStephen M. Cameron status = -ENOMEM; 6038e2d4a1f6SStephen M. Cameron goto cleanup0; 6039bcc48ffaSStephen M. Cameron } 604050a0decfSStephen M. Cameron c->SG[i].Addr = cpu_to_le64(temp64); 604150a0decfSStephen M. Cameron c->SG[i].Len = cpu_to_le32(buff_size[i]); 604250a0decfSStephen M. Cameron c->SG[i].Ext = cpu_to_le32(0); 6043edd16368SStephen M. Cameron } 604450a0decfSStephen M. Cameron c->SG[--i].Ext = cpu_to_le32(HPSA_SG_LAST); 6045edd16368SStephen M. Cameron } 604625163bd5SWebb Scales status = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE, NO_TIMEOUT); 6047b03a7771SStephen M. Cameron if (sg_used) 6048edd16368SStephen M. Cameron hpsa_pci_unmap(h->pdev, c, sg_used, PCI_DMA_BIDIRECTIONAL); 6049edd16368SStephen M. Cameron check_ioctl_unit_attention(h, c); 605025163bd5SWebb Scales if (status) { 605125163bd5SWebb Scales status = -EIO; 605225163bd5SWebb Scales goto cleanup0; 605325163bd5SWebb Scales } 605425163bd5SWebb Scales 6055edd16368SStephen M. Cameron /* Copy the error information out */ 6056edd16368SStephen M. Cameron memcpy(&ioc->error_info, c->err_info, sizeof(ioc->error_info)); 6057edd16368SStephen M. Cameron if (copy_to_user(argp, ioc, sizeof(*ioc))) { 6058edd16368SStephen M. Cameron status = -EFAULT; 6059e2d4a1f6SStephen M. Cameron goto cleanup0; 6060edd16368SStephen M. Cameron } 60619233fb10SStephen M. Cameron if ((ioc->Request.Type.Direction & XFER_READ) && ioc->buf_size > 0) { 60622b08b3e9SDon Brace int i; 60632b08b3e9SDon Brace 6064edd16368SStephen M. Cameron /* Copy the data out of the buffer we created */ 6065edd16368SStephen M. Cameron BYTE __user *ptr = ioc->buf; 6066edd16368SStephen M. Cameron for (i = 0; i < sg_used; i++) { 6067edd16368SStephen M. Cameron if (copy_to_user(ptr, buff[i], buff_size[i])) { 6068edd16368SStephen M. Cameron status = -EFAULT; 6069e2d4a1f6SStephen M. Cameron goto cleanup0; 6070edd16368SStephen M. Cameron } 6071edd16368SStephen M. Cameron ptr += buff_size[i]; 6072edd16368SStephen M. Cameron } 6073edd16368SStephen M. Cameron } 6074edd16368SStephen M. Cameron status = 0; 6075e2d4a1f6SStephen M. Cameron cleanup0: 607645fcb86eSStephen Cameron cmd_free(h, c); 6077edd16368SStephen M. Cameron cleanup1: 6078edd16368SStephen M. Cameron if (buff) { 60792b08b3e9SDon Brace int i; 60802b08b3e9SDon Brace 6081edd16368SStephen M. Cameron for (i = 0; i < sg_used; i++) 6082edd16368SStephen M. Cameron kfree(buff[i]); 6083edd16368SStephen M. Cameron kfree(buff); 6084edd16368SStephen M. Cameron } 6085edd16368SStephen M. Cameron kfree(buff_size); 6086edd16368SStephen M. Cameron kfree(ioc); 6087edd16368SStephen M. Cameron return status; 6088edd16368SStephen M. Cameron } 6089edd16368SStephen M. Cameron 6090edd16368SStephen M. Cameron static void check_ioctl_unit_attention(struct ctlr_info *h, 6091edd16368SStephen M. Cameron struct CommandList *c) 6092edd16368SStephen M. Cameron { 6093edd16368SStephen M. Cameron if (c->err_info->CommandStatus == CMD_TARGET_STATUS && 6094edd16368SStephen M. Cameron c->err_info->ScsiStatus != SAM_STAT_CHECK_CONDITION) 6095edd16368SStephen M. Cameron (void) check_for_unit_attention(h, c); 6096edd16368SStephen M. Cameron } 60970390f0c0SStephen M. Cameron 6098edd16368SStephen M. Cameron /* 6099edd16368SStephen M. Cameron * ioctl 6100edd16368SStephen M. Cameron */ 610142a91641SDon Brace static int hpsa_ioctl(struct scsi_device *dev, int cmd, void __user *arg) 6102edd16368SStephen M. Cameron { 6103edd16368SStephen M. Cameron struct ctlr_info *h; 6104edd16368SStephen M. Cameron void __user *argp = (void __user *)arg; 61050390f0c0SStephen M. Cameron int rc; 6106edd16368SStephen M. Cameron 6107edd16368SStephen M. Cameron h = sdev_to_hba(dev); 6108edd16368SStephen M. Cameron 6109edd16368SStephen M. Cameron switch (cmd) { 6110edd16368SStephen M. Cameron case CCISS_DEREGDISK: 6111edd16368SStephen M. Cameron case CCISS_REGNEWDISK: 6112edd16368SStephen M. Cameron case CCISS_REGNEWD: 6113a08a8471SStephen M. Cameron hpsa_scan_start(h->scsi_host); 6114edd16368SStephen M. Cameron return 0; 6115edd16368SStephen M. Cameron case CCISS_GETPCIINFO: 6116edd16368SStephen M. Cameron return hpsa_getpciinfo_ioctl(h, argp); 6117edd16368SStephen M. Cameron case CCISS_GETDRIVVER: 6118edd16368SStephen M. Cameron return hpsa_getdrivver_ioctl(h, argp); 6119edd16368SStephen M. Cameron case CCISS_PASSTHRU: 612034f0c627SDon Brace if (atomic_dec_if_positive(&h->passthru_cmds_avail) < 0) 61210390f0c0SStephen M. Cameron return -EAGAIN; 61220390f0c0SStephen M. Cameron rc = hpsa_passthru_ioctl(h, argp); 612334f0c627SDon Brace atomic_inc(&h->passthru_cmds_avail); 61240390f0c0SStephen M. Cameron return rc; 6125edd16368SStephen M. Cameron case CCISS_BIG_PASSTHRU: 612634f0c627SDon Brace if (atomic_dec_if_positive(&h->passthru_cmds_avail) < 0) 61270390f0c0SStephen M. Cameron return -EAGAIN; 61280390f0c0SStephen M. Cameron rc = hpsa_big_passthru_ioctl(h, argp); 612934f0c627SDon Brace atomic_inc(&h->passthru_cmds_avail); 61300390f0c0SStephen M. Cameron return rc; 6131edd16368SStephen M. Cameron default: 6132edd16368SStephen M. Cameron return -ENOTTY; 6133edd16368SStephen M. Cameron } 6134edd16368SStephen M. Cameron } 6135edd16368SStephen M. Cameron 6136bf43caf3SRobert Elliott static void hpsa_send_host_reset(struct ctlr_info *h, unsigned char *scsi3addr, 61376f039790SGreg Kroah-Hartman u8 reset_type) 613864670ac8SStephen M. Cameron { 613964670ac8SStephen M. Cameron struct CommandList *c; 614064670ac8SStephen M. Cameron 614164670ac8SStephen M. Cameron c = cmd_alloc(h); 6142bf43caf3SRobert Elliott 6143a2dac136SStephen M. Cameron /* fill_cmd can't fail here, no data buffer to map */ 6144a2dac136SStephen M. Cameron (void) fill_cmd(c, HPSA_DEVICE_RESET_MSG, h, NULL, 0, 0, 614564670ac8SStephen M. Cameron RAID_CTLR_LUNID, TYPE_MSG); 614664670ac8SStephen M. Cameron c->Request.CDB[1] = reset_type; /* fill_cmd defaults to target reset */ 614764670ac8SStephen M. Cameron c->waiting = NULL; 614864670ac8SStephen M. Cameron enqueue_cmd_and_start_io(h, c); 614964670ac8SStephen M. Cameron /* Don't wait for completion, the reset won't complete. Don't free 615064670ac8SStephen M. Cameron * the command either. This is the last command we will send before 615164670ac8SStephen M. Cameron * re-initializing everything, so it doesn't matter and won't leak. 615264670ac8SStephen M. Cameron */ 6153bf43caf3SRobert Elliott return; 615464670ac8SStephen M. Cameron } 615564670ac8SStephen M. Cameron 6156a2dac136SStephen M. Cameron static int fill_cmd(struct CommandList *c, u8 cmd, struct ctlr_info *h, 6157b7bb24ebSStephen M. Cameron void *buff, size_t size, u16 page_code, unsigned char *scsi3addr, 6158edd16368SStephen M. Cameron int cmd_type) 6159edd16368SStephen M. Cameron { 6160edd16368SStephen M. Cameron int pci_dir = XFER_NONE; 61619b5c48c2SStephen Cameron u64 tag; /* for commands to be aborted */ 6162edd16368SStephen M. Cameron 6163edd16368SStephen M. Cameron c->cmd_type = CMD_IOCTL_PEND; 6164a58e7e53SWebb Scales c->scsi_cmd = SCSI_CMD_BUSY; 6165edd16368SStephen M. Cameron c->Header.ReplyQueue = 0; 6166edd16368SStephen M. Cameron if (buff != NULL && size > 0) { 6167edd16368SStephen M. Cameron c->Header.SGList = 1; 616850a0decfSStephen M. Cameron c->Header.SGTotal = cpu_to_le16(1); 6169edd16368SStephen M. Cameron } else { 6170edd16368SStephen M. Cameron c->Header.SGList = 0; 617150a0decfSStephen M. Cameron c->Header.SGTotal = cpu_to_le16(0); 6172edd16368SStephen M. Cameron } 6173edd16368SStephen M. Cameron memcpy(c->Header.LUN.LunAddrBytes, scsi3addr, 8); 6174edd16368SStephen M. Cameron 6175edd16368SStephen M. Cameron if (cmd_type == TYPE_CMD) { 6176edd16368SStephen M. Cameron switch (cmd) { 6177edd16368SStephen M. Cameron case HPSA_INQUIRY: 6178edd16368SStephen M. Cameron /* are we trying to read a vital product page */ 6179b7bb24ebSStephen M. Cameron if (page_code & VPD_PAGE) { 6180edd16368SStephen M. Cameron c->Request.CDB[1] = 0x01; 6181b7bb24ebSStephen M. Cameron c->Request.CDB[2] = (page_code & 0xff); 6182edd16368SStephen M. Cameron } 6183edd16368SStephen M. Cameron c->Request.CDBLen = 6; 6184a505b86fSStephen M. Cameron c->Request.type_attr_dir = 6185a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ); 6186edd16368SStephen M. Cameron c->Request.Timeout = 0; 6187edd16368SStephen M. Cameron c->Request.CDB[0] = HPSA_INQUIRY; 6188edd16368SStephen M. Cameron c->Request.CDB[4] = size & 0xFF; 6189edd16368SStephen M. Cameron break; 6190edd16368SStephen M. Cameron case HPSA_REPORT_LOG: 6191edd16368SStephen M. Cameron case HPSA_REPORT_PHYS: 6192edd16368SStephen M. Cameron /* Talking to controller so It's a physical command 6193edd16368SStephen M. Cameron mode = 00 target = 0. Nothing to write. 6194edd16368SStephen M. Cameron */ 6195edd16368SStephen M. Cameron c->Request.CDBLen = 12; 6196a505b86fSStephen M. Cameron c->Request.type_attr_dir = 6197a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ); 6198edd16368SStephen M. Cameron c->Request.Timeout = 0; 6199edd16368SStephen M. Cameron c->Request.CDB[0] = cmd; 6200edd16368SStephen M. Cameron c->Request.CDB[6] = (size >> 24) & 0xFF; /* MSB */ 6201edd16368SStephen M. Cameron c->Request.CDB[7] = (size >> 16) & 0xFF; 6202edd16368SStephen M. Cameron c->Request.CDB[8] = (size >> 8) & 0xFF; 6203edd16368SStephen M. Cameron c->Request.CDB[9] = size & 0xFF; 6204edd16368SStephen M. Cameron break; 6205edd16368SStephen M. Cameron case HPSA_CACHE_FLUSH: 6206edd16368SStephen M. Cameron c->Request.CDBLen = 12; 6207a505b86fSStephen M. Cameron c->Request.type_attr_dir = 6208a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, 6209a505b86fSStephen M. Cameron ATTR_SIMPLE, XFER_WRITE); 6210edd16368SStephen M. Cameron c->Request.Timeout = 0; 6211edd16368SStephen M. Cameron c->Request.CDB[0] = BMIC_WRITE; 6212edd16368SStephen M. Cameron c->Request.CDB[6] = BMIC_CACHE_FLUSH; 6213bb158eabSStephen M. Cameron c->Request.CDB[7] = (size >> 8) & 0xFF; 6214bb158eabSStephen M. Cameron c->Request.CDB[8] = size & 0xFF; 6215edd16368SStephen M. Cameron break; 6216edd16368SStephen M. Cameron case TEST_UNIT_READY: 6217edd16368SStephen M. Cameron c->Request.CDBLen = 6; 6218a505b86fSStephen M. Cameron c->Request.type_attr_dir = 6219a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_NONE); 6220edd16368SStephen M. Cameron c->Request.Timeout = 0; 6221edd16368SStephen M. Cameron break; 6222283b4a9bSStephen M. Cameron case HPSA_GET_RAID_MAP: 6223283b4a9bSStephen M. Cameron c->Request.CDBLen = 12; 6224a505b86fSStephen M. Cameron c->Request.type_attr_dir = 6225a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ); 6226283b4a9bSStephen M. Cameron c->Request.Timeout = 0; 6227283b4a9bSStephen M. Cameron c->Request.CDB[0] = HPSA_CISS_READ; 6228283b4a9bSStephen M. Cameron c->Request.CDB[1] = cmd; 6229283b4a9bSStephen M. Cameron c->Request.CDB[6] = (size >> 24) & 0xFF; /* MSB */ 6230283b4a9bSStephen M. Cameron c->Request.CDB[7] = (size >> 16) & 0xFF; 6231283b4a9bSStephen M. Cameron c->Request.CDB[8] = (size >> 8) & 0xFF; 6232283b4a9bSStephen M. Cameron c->Request.CDB[9] = size & 0xFF; 6233283b4a9bSStephen M. Cameron break; 6234316b221aSStephen M. Cameron case BMIC_SENSE_CONTROLLER_PARAMETERS: 6235316b221aSStephen M. Cameron c->Request.CDBLen = 10; 6236a505b86fSStephen M. Cameron c->Request.type_attr_dir = 6237a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ); 6238316b221aSStephen M. Cameron c->Request.Timeout = 0; 6239316b221aSStephen M. Cameron c->Request.CDB[0] = BMIC_READ; 6240316b221aSStephen M. Cameron c->Request.CDB[6] = BMIC_SENSE_CONTROLLER_PARAMETERS; 6241316b221aSStephen M. Cameron c->Request.CDB[7] = (size >> 16) & 0xFF; 6242316b221aSStephen M. Cameron c->Request.CDB[8] = (size >> 8) & 0xFF; 6243316b221aSStephen M. Cameron break; 624403383736SDon Brace case BMIC_IDENTIFY_PHYSICAL_DEVICE: 624503383736SDon Brace c->Request.CDBLen = 10; 624603383736SDon Brace c->Request.type_attr_dir = 624703383736SDon Brace TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ); 624803383736SDon Brace c->Request.Timeout = 0; 624903383736SDon Brace c->Request.CDB[0] = BMIC_READ; 625003383736SDon Brace c->Request.CDB[6] = BMIC_IDENTIFY_PHYSICAL_DEVICE; 625103383736SDon Brace c->Request.CDB[7] = (size >> 16) & 0xFF; 625203383736SDon Brace c->Request.CDB[8] = (size >> 8) & 0XFF; 625303383736SDon Brace break; 6254edd16368SStephen M. Cameron default: 6255edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "unknown command 0x%c\n", cmd); 6256edd16368SStephen M. Cameron BUG(); 6257a2dac136SStephen M. Cameron return -1; 6258edd16368SStephen M. Cameron } 6259edd16368SStephen M. Cameron } else if (cmd_type == TYPE_MSG) { 6260edd16368SStephen M. Cameron switch (cmd) { 6261edd16368SStephen M. Cameron 6262edd16368SStephen M. Cameron case HPSA_DEVICE_RESET_MSG: 6263edd16368SStephen M. Cameron c->Request.CDBLen = 16; 6264a505b86fSStephen M. Cameron c->Request.type_attr_dir = 6265a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_NONE); 6266edd16368SStephen M. Cameron c->Request.Timeout = 0; /* Don't time out */ 626764670ac8SStephen M. Cameron memset(&c->Request.CDB[0], 0, sizeof(c->Request.CDB)); 626864670ac8SStephen M. Cameron c->Request.CDB[0] = cmd; 626921e89afdSStephen M. Cameron c->Request.CDB[1] = HPSA_RESET_TYPE_LUN; 6270edd16368SStephen M. Cameron /* If bytes 4-7 are zero, it means reset the */ 6271edd16368SStephen M. Cameron /* LunID device */ 6272edd16368SStephen M. Cameron c->Request.CDB[4] = 0x00; 6273edd16368SStephen M. Cameron c->Request.CDB[5] = 0x00; 6274edd16368SStephen M. Cameron c->Request.CDB[6] = 0x00; 6275edd16368SStephen M. Cameron c->Request.CDB[7] = 0x00; 6276edd16368SStephen M. Cameron break; 627775167d2cSStephen M. Cameron case HPSA_ABORT_MSG: 62789b5c48c2SStephen Cameron memcpy(&tag, buff, sizeof(tag)); 62792b08b3e9SDon Brace dev_dbg(&h->pdev->dev, 62809b5c48c2SStephen Cameron "Abort Tag:0x%016llx using rqst Tag:0x%016llx", 62819b5c48c2SStephen Cameron tag, c->Header.tag); 628275167d2cSStephen M. Cameron c->Request.CDBLen = 16; 6283a505b86fSStephen M. Cameron c->Request.type_attr_dir = 6284a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, 6285a505b86fSStephen M. Cameron ATTR_SIMPLE, XFER_WRITE); 628675167d2cSStephen M. Cameron c->Request.Timeout = 0; /* Don't time out */ 628775167d2cSStephen M. Cameron c->Request.CDB[0] = HPSA_TASK_MANAGEMENT; 628875167d2cSStephen M. Cameron c->Request.CDB[1] = HPSA_TMF_ABORT_TASK; 628975167d2cSStephen M. Cameron c->Request.CDB[2] = 0x00; /* reserved */ 629075167d2cSStephen M. Cameron c->Request.CDB[3] = 0x00; /* reserved */ 629175167d2cSStephen M. Cameron /* Tag to abort goes in CDB[4]-CDB[11] */ 62929b5c48c2SStephen Cameron memcpy(&c->Request.CDB[4], &tag, sizeof(tag)); 629375167d2cSStephen M. Cameron c->Request.CDB[12] = 0x00; /* reserved */ 629475167d2cSStephen M. Cameron c->Request.CDB[13] = 0x00; /* reserved */ 629575167d2cSStephen M. Cameron c->Request.CDB[14] = 0x00; /* reserved */ 629675167d2cSStephen M. Cameron c->Request.CDB[15] = 0x00; /* reserved */ 629775167d2cSStephen M. Cameron break; 6298edd16368SStephen M. Cameron default: 6299edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "unknown message type %d\n", 6300edd16368SStephen M. Cameron cmd); 6301edd16368SStephen M. Cameron BUG(); 6302edd16368SStephen M. Cameron } 6303edd16368SStephen M. Cameron } else { 6304edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "unknown command type %d\n", cmd_type); 6305edd16368SStephen M. Cameron BUG(); 6306edd16368SStephen M. Cameron } 6307edd16368SStephen M. Cameron 6308a505b86fSStephen M. Cameron switch (GET_DIR(c->Request.type_attr_dir)) { 6309edd16368SStephen M. Cameron case XFER_READ: 6310edd16368SStephen M. Cameron pci_dir = PCI_DMA_FROMDEVICE; 6311edd16368SStephen M. Cameron break; 6312edd16368SStephen M. Cameron case XFER_WRITE: 6313edd16368SStephen M. Cameron pci_dir = PCI_DMA_TODEVICE; 6314edd16368SStephen M. Cameron break; 6315edd16368SStephen M. Cameron case XFER_NONE: 6316edd16368SStephen M. Cameron pci_dir = PCI_DMA_NONE; 6317edd16368SStephen M. Cameron break; 6318edd16368SStephen M. Cameron default: 6319edd16368SStephen M. Cameron pci_dir = PCI_DMA_BIDIRECTIONAL; 6320edd16368SStephen M. Cameron } 6321a2dac136SStephen M. Cameron if (hpsa_map_one(h->pdev, c, buff, size, pci_dir)) 6322a2dac136SStephen M. Cameron return -1; 6323a2dac136SStephen M. Cameron return 0; 6324edd16368SStephen M. Cameron } 6325edd16368SStephen M. Cameron 6326edd16368SStephen M. Cameron /* 6327edd16368SStephen M. Cameron * Map (physical) PCI mem into (virtual) kernel space 6328edd16368SStephen M. Cameron */ 6329edd16368SStephen M. Cameron static void __iomem *remap_pci_mem(ulong base, ulong size) 6330edd16368SStephen M. Cameron { 6331edd16368SStephen M. Cameron ulong page_base = ((ulong) base) & PAGE_MASK; 6332edd16368SStephen M. Cameron ulong page_offs = ((ulong) base) - page_base; 6333088ba34cSStephen M. Cameron void __iomem *page_remapped = ioremap_nocache(page_base, 6334088ba34cSStephen M. Cameron page_offs + size); 6335edd16368SStephen M. Cameron 6336edd16368SStephen M. Cameron return page_remapped ? (page_remapped + page_offs) : NULL; 6337edd16368SStephen M. Cameron } 6338edd16368SStephen M. Cameron 6339254f796bSMatt Gates static inline unsigned long get_next_completion(struct ctlr_info *h, u8 q) 6340edd16368SStephen M. Cameron { 6341254f796bSMatt Gates return h->access.command_completed(h, q); 6342edd16368SStephen M. Cameron } 6343edd16368SStephen M. Cameron 6344900c5440SStephen M. Cameron static inline bool interrupt_pending(struct ctlr_info *h) 6345edd16368SStephen M. Cameron { 6346edd16368SStephen M. Cameron return h->access.intr_pending(h); 6347edd16368SStephen M. Cameron } 6348edd16368SStephen M. Cameron 6349edd16368SStephen M. Cameron static inline long interrupt_not_for_us(struct ctlr_info *h) 6350edd16368SStephen M. Cameron { 635110f66018SStephen M. Cameron return (h->access.intr_pending(h) == 0) || 635210f66018SStephen M. Cameron (h->interrupts_enabled == 0); 6353edd16368SStephen M. Cameron } 6354edd16368SStephen M. Cameron 635501a02ffcSStephen M. Cameron static inline int bad_tag(struct ctlr_info *h, u32 tag_index, 635601a02ffcSStephen M. Cameron u32 raw_tag) 6357edd16368SStephen M. Cameron { 6358edd16368SStephen M. Cameron if (unlikely(tag_index >= h->nr_cmds)) { 6359edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "bad tag 0x%08x ignored.\n", raw_tag); 6360edd16368SStephen M. Cameron return 1; 6361edd16368SStephen M. Cameron } 6362edd16368SStephen M. Cameron return 0; 6363edd16368SStephen M. Cameron } 6364edd16368SStephen M. Cameron 63655a3d16f5SStephen M. Cameron static inline void finish_cmd(struct CommandList *c) 6366edd16368SStephen M. Cameron { 6367e85c5974SStephen M. Cameron dial_up_lockup_detection_on_fw_flash_complete(c->h, c); 6368c349775eSScott Teel if (likely(c->cmd_type == CMD_IOACCEL1 || c->cmd_type == CMD_SCSI 6369c349775eSScott Teel || c->cmd_type == CMD_IOACCEL2)) 63701fb011fbSStephen M. Cameron complete_scsi_command(c); 63718be986ccSStephen Cameron else if (c->cmd_type == CMD_IOCTL_PEND || c->cmd_type == IOACCEL2_TMF) 6372edd16368SStephen M. Cameron complete(c->waiting); 6373a104c99fSStephen M. Cameron } 6374a104c99fSStephen M. Cameron 6375a9a3a273SStephen M. Cameron 6376a9a3a273SStephen M. Cameron static inline u32 hpsa_tag_discard_error_bits(struct ctlr_info *h, u32 tag) 6377a104c99fSStephen M. Cameron { 6378a9a3a273SStephen M. Cameron #define HPSA_PERF_ERROR_BITS ((1 << DIRECT_LOOKUP_SHIFT) - 1) 6379a9a3a273SStephen M. Cameron #define HPSA_SIMPLE_ERROR_BITS 0x03 6380960a30e7SStephen M. Cameron if (unlikely(!(h->transMethod & CFGTBL_Trans_Performant))) 6381a9a3a273SStephen M. Cameron return tag & ~HPSA_SIMPLE_ERROR_BITS; 6382a9a3a273SStephen M. Cameron return tag & ~HPSA_PERF_ERROR_BITS; 6383a104c99fSStephen M. Cameron } 6384a104c99fSStephen M. Cameron 6385303932fdSDon Brace /* process completion of an indexed ("direct lookup") command */ 63861d94f94dSStephen M. Cameron static inline void process_indexed_cmd(struct ctlr_info *h, 6387303932fdSDon Brace u32 raw_tag) 6388303932fdSDon Brace { 6389303932fdSDon Brace u32 tag_index; 6390303932fdSDon Brace struct CommandList *c; 6391303932fdSDon Brace 6392f2405db8SDon Brace tag_index = raw_tag >> DIRECT_LOOKUP_SHIFT; 63931d94f94dSStephen M. Cameron if (!bad_tag(h, tag_index, raw_tag)) { 6394303932fdSDon Brace c = h->cmd_pool + tag_index; 63955a3d16f5SStephen M. Cameron finish_cmd(c); 63961d94f94dSStephen M. Cameron } 6397303932fdSDon Brace } 6398303932fdSDon Brace 639964670ac8SStephen M. Cameron /* Some controllers, like p400, will give us one interrupt 640064670ac8SStephen M. Cameron * after a soft reset, even if we turned interrupts off. 640164670ac8SStephen M. Cameron * Only need to check for this in the hpsa_xxx_discard_completions 640264670ac8SStephen M. Cameron * functions. 640364670ac8SStephen M. Cameron */ 640464670ac8SStephen M. Cameron static int ignore_bogus_interrupt(struct ctlr_info *h) 640564670ac8SStephen M. Cameron { 640664670ac8SStephen M. Cameron if (likely(!reset_devices)) 640764670ac8SStephen M. Cameron return 0; 640864670ac8SStephen M. Cameron 640964670ac8SStephen M. Cameron if (likely(h->interrupts_enabled)) 641064670ac8SStephen M. Cameron return 0; 641164670ac8SStephen M. Cameron 641264670ac8SStephen M. Cameron dev_info(&h->pdev->dev, "Received interrupt while interrupts disabled " 641364670ac8SStephen M. Cameron "(known firmware bug.) Ignoring.\n"); 641464670ac8SStephen M. Cameron 641564670ac8SStephen M. Cameron return 1; 641664670ac8SStephen M. Cameron } 641764670ac8SStephen M. Cameron 6418254f796bSMatt Gates /* 6419254f796bSMatt Gates * Convert &h->q[x] (passed to interrupt handlers) back to h. 6420254f796bSMatt Gates * Relies on (h-q[x] == x) being true for x such that 6421254f796bSMatt Gates * 0 <= x < MAX_REPLY_QUEUES. 6422254f796bSMatt Gates */ 6423254f796bSMatt Gates static struct ctlr_info *queue_to_hba(u8 *queue) 642464670ac8SStephen M. Cameron { 6425254f796bSMatt Gates return container_of((queue - *queue), struct ctlr_info, q[0]); 6426254f796bSMatt Gates } 6427254f796bSMatt Gates 6428254f796bSMatt Gates static irqreturn_t hpsa_intx_discard_completions(int irq, void *queue) 6429254f796bSMatt Gates { 6430254f796bSMatt Gates struct ctlr_info *h = queue_to_hba(queue); 6431254f796bSMatt Gates u8 q = *(u8 *) queue; 643264670ac8SStephen M. Cameron u32 raw_tag; 643364670ac8SStephen M. Cameron 643464670ac8SStephen M. Cameron if (ignore_bogus_interrupt(h)) 643564670ac8SStephen M. Cameron return IRQ_NONE; 643664670ac8SStephen M. Cameron 643764670ac8SStephen M. Cameron if (interrupt_not_for_us(h)) 643864670ac8SStephen M. Cameron return IRQ_NONE; 6439a0c12413SStephen M. Cameron h->last_intr_timestamp = get_jiffies_64(); 644064670ac8SStephen M. Cameron while (interrupt_pending(h)) { 6441254f796bSMatt Gates raw_tag = get_next_completion(h, q); 644264670ac8SStephen M. Cameron while (raw_tag != FIFO_EMPTY) 6443254f796bSMatt Gates raw_tag = next_command(h, q); 644464670ac8SStephen M. Cameron } 644564670ac8SStephen M. Cameron return IRQ_HANDLED; 644664670ac8SStephen M. Cameron } 644764670ac8SStephen M. Cameron 6448254f796bSMatt Gates static irqreturn_t hpsa_msix_discard_completions(int irq, void *queue) 644964670ac8SStephen M. Cameron { 6450254f796bSMatt Gates struct ctlr_info *h = queue_to_hba(queue); 645164670ac8SStephen M. Cameron u32 raw_tag; 6452254f796bSMatt Gates u8 q = *(u8 *) queue; 645364670ac8SStephen M. Cameron 645464670ac8SStephen M. Cameron if (ignore_bogus_interrupt(h)) 645564670ac8SStephen M. Cameron return IRQ_NONE; 645664670ac8SStephen M. Cameron 6457a0c12413SStephen M. Cameron h->last_intr_timestamp = get_jiffies_64(); 6458254f796bSMatt Gates raw_tag = get_next_completion(h, q); 645964670ac8SStephen M. Cameron while (raw_tag != FIFO_EMPTY) 6460254f796bSMatt Gates raw_tag = next_command(h, q); 646164670ac8SStephen M. Cameron return IRQ_HANDLED; 646264670ac8SStephen M. Cameron } 646364670ac8SStephen M. Cameron 6464254f796bSMatt Gates static irqreturn_t do_hpsa_intr_intx(int irq, void *queue) 6465edd16368SStephen M. Cameron { 6466254f796bSMatt Gates struct ctlr_info *h = queue_to_hba((u8 *) queue); 6467303932fdSDon Brace u32 raw_tag; 6468254f796bSMatt Gates u8 q = *(u8 *) queue; 6469edd16368SStephen M. Cameron 6470edd16368SStephen M. Cameron if (interrupt_not_for_us(h)) 6471edd16368SStephen M. Cameron return IRQ_NONE; 6472a0c12413SStephen M. Cameron h->last_intr_timestamp = get_jiffies_64(); 647310f66018SStephen M. Cameron while (interrupt_pending(h)) { 6474254f796bSMatt Gates raw_tag = get_next_completion(h, q); 647510f66018SStephen M. Cameron while (raw_tag != FIFO_EMPTY) { 64761d94f94dSStephen M. Cameron process_indexed_cmd(h, raw_tag); 6477254f796bSMatt Gates raw_tag = next_command(h, q); 647810f66018SStephen M. Cameron } 647910f66018SStephen M. Cameron } 648010f66018SStephen M. Cameron return IRQ_HANDLED; 648110f66018SStephen M. Cameron } 648210f66018SStephen M. Cameron 6483254f796bSMatt Gates static irqreturn_t do_hpsa_intr_msi(int irq, void *queue) 648410f66018SStephen M. Cameron { 6485254f796bSMatt Gates struct ctlr_info *h = queue_to_hba(queue); 648610f66018SStephen M. Cameron u32 raw_tag; 6487254f796bSMatt Gates u8 q = *(u8 *) queue; 648810f66018SStephen M. Cameron 6489a0c12413SStephen M. Cameron h->last_intr_timestamp = get_jiffies_64(); 6490254f796bSMatt Gates raw_tag = get_next_completion(h, q); 6491303932fdSDon Brace while (raw_tag != FIFO_EMPTY) { 64921d94f94dSStephen M. Cameron process_indexed_cmd(h, raw_tag); 6493254f796bSMatt Gates raw_tag = next_command(h, q); 6494edd16368SStephen M. Cameron } 6495edd16368SStephen M. Cameron return IRQ_HANDLED; 6496edd16368SStephen M. Cameron } 6497edd16368SStephen M. Cameron 6498a9a3a273SStephen M. Cameron /* Send a message CDB to the firmware. Careful, this only works 6499a9a3a273SStephen M. Cameron * in simple mode, not performant mode due to the tag lookup. 6500a9a3a273SStephen M. Cameron * We only ever use this immediately after a controller reset. 6501a9a3a273SStephen M. Cameron */ 65026f039790SGreg Kroah-Hartman static int hpsa_message(struct pci_dev *pdev, unsigned char opcode, 6503edd16368SStephen M. Cameron unsigned char type) 6504edd16368SStephen M. Cameron { 6505edd16368SStephen M. Cameron struct Command { 6506edd16368SStephen M. Cameron struct CommandListHeader CommandHeader; 6507edd16368SStephen M. Cameron struct RequestBlock Request; 6508edd16368SStephen M. Cameron struct ErrDescriptor ErrorDescriptor; 6509edd16368SStephen M. Cameron }; 6510edd16368SStephen M. Cameron struct Command *cmd; 6511edd16368SStephen M. Cameron static const size_t cmd_sz = sizeof(*cmd) + 6512edd16368SStephen M. Cameron sizeof(cmd->ErrorDescriptor); 6513edd16368SStephen M. Cameron dma_addr_t paddr64; 65142b08b3e9SDon Brace __le32 paddr32; 65152b08b3e9SDon Brace u32 tag; 6516edd16368SStephen M. Cameron void __iomem *vaddr; 6517edd16368SStephen M. Cameron int i, err; 6518edd16368SStephen M. Cameron 6519edd16368SStephen M. Cameron vaddr = pci_ioremap_bar(pdev, 0); 6520edd16368SStephen M. Cameron if (vaddr == NULL) 6521edd16368SStephen M. Cameron return -ENOMEM; 6522edd16368SStephen M. Cameron 6523edd16368SStephen M. Cameron /* The Inbound Post Queue only accepts 32-bit physical addresses for the 6524edd16368SStephen M. Cameron * CCISS commands, so they must be allocated from the lower 4GiB of 6525edd16368SStephen M. Cameron * memory. 6526edd16368SStephen M. Cameron */ 6527edd16368SStephen M. Cameron err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32)); 6528edd16368SStephen M. Cameron if (err) { 6529edd16368SStephen M. Cameron iounmap(vaddr); 65301eaec8f3SRobert Elliott return err; 6531edd16368SStephen M. Cameron } 6532edd16368SStephen M. Cameron 6533edd16368SStephen M. Cameron cmd = pci_alloc_consistent(pdev, cmd_sz, &paddr64); 6534edd16368SStephen M. Cameron if (cmd == NULL) { 6535edd16368SStephen M. Cameron iounmap(vaddr); 6536edd16368SStephen M. Cameron return -ENOMEM; 6537edd16368SStephen M. Cameron } 6538edd16368SStephen M. Cameron 6539edd16368SStephen M. Cameron /* This must fit, because of the 32-bit consistent DMA mask. Also, 6540edd16368SStephen M. Cameron * although there's no guarantee, we assume that the address is at 6541edd16368SStephen M. Cameron * least 4-byte aligned (most likely, it's page-aligned). 6542edd16368SStephen M. Cameron */ 65432b08b3e9SDon Brace paddr32 = cpu_to_le32(paddr64); 6544edd16368SStephen M. Cameron 6545edd16368SStephen M. Cameron cmd->CommandHeader.ReplyQueue = 0; 6546edd16368SStephen M. Cameron cmd->CommandHeader.SGList = 0; 654750a0decfSStephen M. Cameron cmd->CommandHeader.SGTotal = cpu_to_le16(0); 65482b08b3e9SDon Brace cmd->CommandHeader.tag = cpu_to_le64(paddr64); 6549edd16368SStephen M. Cameron memset(&cmd->CommandHeader.LUN.LunAddrBytes, 0, 8); 6550edd16368SStephen M. Cameron 6551edd16368SStephen M. Cameron cmd->Request.CDBLen = 16; 6552a505b86fSStephen M. Cameron cmd->Request.type_attr_dir = 6553a505b86fSStephen M. Cameron TYPE_ATTR_DIR(TYPE_MSG, ATTR_HEADOFQUEUE, XFER_NONE); 6554edd16368SStephen M. Cameron cmd->Request.Timeout = 0; /* Don't time out */ 6555edd16368SStephen M. Cameron cmd->Request.CDB[0] = opcode; 6556edd16368SStephen M. Cameron cmd->Request.CDB[1] = type; 6557edd16368SStephen M. Cameron memset(&cmd->Request.CDB[2], 0, 14); /* rest of the CDB is reserved */ 655850a0decfSStephen M. Cameron cmd->ErrorDescriptor.Addr = 65592b08b3e9SDon Brace cpu_to_le64((le32_to_cpu(paddr32) + sizeof(*cmd))); 656050a0decfSStephen M. Cameron cmd->ErrorDescriptor.Len = cpu_to_le32(sizeof(struct ErrorInfo)); 6561edd16368SStephen M. Cameron 65622b08b3e9SDon Brace writel(le32_to_cpu(paddr32), vaddr + SA5_REQUEST_PORT_OFFSET); 6563edd16368SStephen M. Cameron 6564edd16368SStephen M. Cameron for (i = 0; i < HPSA_MSG_SEND_RETRY_LIMIT; i++) { 6565edd16368SStephen M. Cameron tag = readl(vaddr + SA5_REPLY_PORT_OFFSET); 65662b08b3e9SDon Brace if ((tag & ~HPSA_SIMPLE_ERROR_BITS) == paddr64) 6567edd16368SStephen M. Cameron break; 6568edd16368SStephen M. Cameron msleep(HPSA_MSG_SEND_RETRY_INTERVAL_MSECS); 6569edd16368SStephen M. Cameron } 6570edd16368SStephen M. Cameron 6571edd16368SStephen M. Cameron iounmap(vaddr); 6572edd16368SStephen M. Cameron 6573edd16368SStephen M. Cameron /* we leak the DMA buffer here ... no choice since the controller could 6574edd16368SStephen M. Cameron * still complete the command. 6575edd16368SStephen M. Cameron */ 6576edd16368SStephen M. Cameron if (i == HPSA_MSG_SEND_RETRY_LIMIT) { 6577edd16368SStephen M. Cameron dev_err(&pdev->dev, "controller message %02x:%02x timed out\n", 6578edd16368SStephen M. Cameron opcode, type); 6579edd16368SStephen M. Cameron return -ETIMEDOUT; 6580edd16368SStephen M. Cameron } 6581edd16368SStephen M. Cameron 6582edd16368SStephen M. Cameron pci_free_consistent(pdev, cmd_sz, cmd, paddr64); 6583edd16368SStephen M. Cameron 6584edd16368SStephen M. Cameron if (tag & HPSA_ERROR_BIT) { 6585edd16368SStephen M. Cameron dev_err(&pdev->dev, "controller message %02x:%02x failed\n", 6586edd16368SStephen M. Cameron opcode, type); 6587edd16368SStephen M. Cameron return -EIO; 6588edd16368SStephen M. Cameron } 6589edd16368SStephen M. Cameron 6590edd16368SStephen M. Cameron dev_info(&pdev->dev, "controller message %02x:%02x succeeded\n", 6591edd16368SStephen M. Cameron opcode, type); 6592edd16368SStephen M. Cameron return 0; 6593edd16368SStephen M. Cameron } 6594edd16368SStephen M. Cameron 6595edd16368SStephen M. Cameron #define hpsa_noop(p) hpsa_message(p, 3, 0) 6596edd16368SStephen M. Cameron 65971df8552aSStephen M. Cameron static int hpsa_controller_hard_reset(struct pci_dev *pdev, 659842a91641SDon Brace void __iomem *vaddr, u32 use_doorbell) 6599edd16368SStephen M. Cameron { 6600edd16368SStephen M. Cameron 66011df8552aSStephen M. Cameron if (use_doorbell) { 66021df8552aSStephen M. Cameron /* For everything after the P600, the PCI power state method 66031df8552aSStephen M. Cameron * of resetting the controller doesn't work, so we have this 66041df8552aSStephen M. Cameron * other way using the doorbell register. 6605edd16368SStephen M. Cameron */ 66061df8552aSStephen M. Cameron dev_info(&pdev->dev, "using doorbell to reset controller\n"); 6607cf0b08d0SStephen M. Cameron writel(use_doorbell, vaddr + SA5_DOORBELL); 660885009239SStephen M. Cameron 660900701a96SJustin Lindley /* PMC hardware guys tell us we need a 10 second delay after 661085009239SStephen M. Cameron * doorbell reset and before any attempt to talk to the board 661185009239SStephen M. Cameron * at all to ensure that this actually works and doesn't fall 661285009239SStephen M. Cameron * over in some weird corner cases. 661385009239SStephen M. Cameron */ 661400701a96SJustin Lindley msleep(10000); 66151df8552aSStephen M. Cameron } else { /* Try to do it the PCI power state way */ 6616edd16368SStephen M. Cameron 6617edd16368SStephen M. Cameron /* Quoting from the Open CISS Specification: "The Power 6618edd16368SStephen M. Cameron * Management Control/Status Register (CSR) controls the power 6619edd16368SStephen M. Cameron * state of the device. The normal operating state is D0, 6620edd16368SStephen M. Cameron * CSR=00h. The software off state is D3, CSR=03h. To reset 66211df8552aSStephen M. Cameron * the controller, place the interface device in D3 then to D0, 66221df8552aSStephen M. Cameron * this causes a secondary PCI reset which will reset the 66231df8552aSStephen M. Cameron * controller." */ 6624edd16368SStephen M. Cameron 66252662cab8SDon Brace int rc = 0; 66262662cab8SDon Brace 66271df8552aSStephen M. Cameron dev_info(&pdev->dev, "using PCI PM to reset controller\n"); 66282662cab8SDon Brace 6629edd16368SStephen M. Cameron /* enter the D3hot power management state */ 66302662cab8SDon Brace rc = pci_set_power_state(pdev, PCI_D3hot); 66312662cab8SDon Brace if (rc) 66322662cab8SDon Brace return rc; 6633edd16368SStephen M. Cameron 6634edd16368SStephen M. Cameron msleep(500); 6635edd16368SStephen M. Cameron 6636edd16368SStephen M. Cameron /* enter the D0 power management state */ 66372662cab8SDon Brace rc = pci_set_power_state(pdev, PCI_D0); 66382662cab8SDon Brace if (rc) 66392662cab8SDon Brace return rc; 6640c4853efeSMike Miller 6641c4853efeSMike Miller /* 6642c4853efeSMike Miller * The P600 requires a small delay when changing states. 6643c4853efeSMike Miller * Otherwise we may think the board did not reset and we bail. 6644c4853efeSMike Miller * This for kdump only and is particular to the P600. 6645c4853efeSMike Miller */ 6646c4853efeSMike Miller msleep(500); 66471df8552aSStephen M. Cameron } 66481df8552aSStephen M. Cameron return 0; 66491df8552aSStephen M. Cameron } 66501df8552aSStephen M. Cameron 66516f039790SGreg Kroah-Hartman static void init_driver_version(char *driver_version, int len) 6652580ada3cSStephen M. Cameron { 6653580ada3cSStephen M. Cameron memset(driver_version, 0, len); 6654f79cfec6SStephen M. Cameron strncpy(driver_version, HPSA " " HPSA_DRIVER_VERSION, len - 1); 6655580ada3cSStephen M. Cameron } 6656580ada3cSStephen M. Cameron 66576f039790SGreg Kroah-Hartman static int write_driver_ver_to_cfgtable(struct CfgTable __iomem *cfgtable) 6658580ada3cSStephen M. Cameron { 6659580ada3cSStephen M. Cameron char *driver_version; 6660580ada3cSStephen M. Cameron int i, size = sizeof(cfgtable->driver_version); 6661580ada3cSStephen M. Cameron 6662580ada3cSStephen M. Cameron driver_version = kmalloc(size, GFP_KERNEL); 6663580ada3cSStephen M. Cameron if (!driver_version) 6664580ada3cSStephen M. Cameron return -ENOMEM; 6665580ada3cSStephen M. Cameron 6666580ada3cSStephen M. Cameron init_driver_version(driver_version, size); 6667580ada3cSStephen M. Cameron for (i = 0; i < size; i++) 6668580ada3cSStephen M. Cameron writeb(driver_version[i], &cfgtable->driver_version[i]); 6669580ada3cSStephen M. Cameron kfree(driver_version); 6670580ada3cSStephen M. Cameron return 0; 6671580ada3cSStephen M. Cameron } 6672580ada3cSStephen M. Cameron 66736f039790SGreg Kroah-Hartman static void read_driver_ver_from_cfgtable(struct CfgTable __iomem *cfgtable, 66746f039790SGreg Kroah-Hartman unsigned char *driver_ver) 6675580ada3cSStephen M. Cameron { 6676580ada3cSStephen M. Cameron int i; 6677580ada3cSStephen M. Cameron 6678580ada3cSStephen M. Cameron for (i = 0; i < sizeof(cfgtable->driver_version); i++) 6679580ada3cSStephen M. Cameron driver_ver[i] = readb(&cfgtable->driver_version[i]); 6680580ada3cSStephen M. Cameron } 6681580ada3cSStephen M. Cameron 66826f039790SGreg Kroah-Hartman static int controller_reset_failed(struct CfgTable __iomem *cfgtable) 6683580ada3cSStephen M. Cameron { 6684580ada3cSStephen M. Cameron 6685580ada3cSStephen M. Cameron char *driver_ver, *old_driver_ver; 6686580ada3cSStephen M. Cameron int rc, size = sizeof(cfgtable->driver_version); 6687580ada3cSStephen M. Cameron 6688580ada3cSStephen M. Cameron old_driver_ver = kmalloc(2 * size, GFP_KERNEL); 6689580ada3cSStephen M. Cameron if (!old_driver_ver) 6690580ada3cSStephen M. Cameron return -ENOMEM; 6691580ada3cSStephen M. Cameron driver_ver = old_driver_ver + size; 6692580ada3cSStephen M. Cameron 6693580ada3cSStephen M. Cameron /* After a reset, the 32 bytes of "driver version" in the cfgtable 6694580ada3cSStephen M. Cameron * should have been changed, otherwise we know the reset failed. 6695580ada3cSStephen M. Cameron */ 6696580ada3cSStephen M. Cameron init_driver_version(old_driver_ver, size); 6697580ada3cSStephen M. Cameron read_driver_ver_from_cfgtable(cfgtable, driver_ver); 6698580ada3cSStephen M. Cameron rc = !memcmp(driver_ver, old_driver_ver, size); 6699580ada3cSStephen M. Cameron kfree(old_driver_ver); 6700580ada3cSStephen M. Cameron return rc; 6701580ada3cSStephen M. Cameron } 67021df8552aSStephen M. Cameron /* This does a hard reset of the controller using PCI power management 67031df8552aSStephen M. Cameron * states or the using the doorbell register. 67041df8552aSStephen M. Cameron */ 67056b6c1cd7STomas Henzl static int hpsa_kdump_hard_reset_controller(struct pci_dev *pdev, u32 board_id) 67061df8552aSStephen M. Cameron { 67071df8552aSStephen M. Cameron u64 cfg_offset; 67081df8552aSStephen M. Cameron u32 cfg_base_addr; 67091df8552aSStephen M. Cameron u64 cfg_base_addr_index; 67101df8552aSStephen M. Cameron void __iomem *vaddr; 67111df8552aSStephen M. Cameron unsigned long paddr; 6712580ada3cSStephen M. Cameron u32 misc_fw_support; 6713270d05deSStephen M. Cameron int rc; 67141df8552aSStephen M. Cameron struct CfgTable __iomem *cfgtable; 6715cf0b08d0SStephen M. Cameron u32 use_doorbell; 6716270d05deSStephen M. Cameron u16 command_register; 67171df8552aSStephen M. Cameron 67181df8552aSStephen M. Cameron /* For controllers as old as the P600, this is very nearly 67191df8552aSStephen M. Cameron * the same thing as 67201df8552aSStephen M. Cameron * 67211df8552aSStephen M. Cameron * pci_save_state(pci_dev); 67221df8552aSStephen M. Cameron * pci_set_power_state(pci_dev, PCI_D3hot); 67231df8552aSStephen M. Cameron * pci_set_power_state(pci_dev, PCI_D0); 67241df8552aSStephen M. Cameron * pci_restore_state(pci_dev); 67251df8552aSStephen M. Cameron * 67261df8552aSStephen M. Cameron * For controllers newer than the P600, the pci power state 67271df8552aSStephen M. Cameron * method of resetting doesn't work so we have another way 67281df8552aSStephen M. Cameron * using the doorbell register. 67291df8552aSStephen M. Cameron */ 673018867659SStephen M. Cameron 673160f923b9SRobert Elliott if (!ctlr_is_resettable(board_id)) { 673260f923b9SRobert Elliott dev_warn(&pdev->dev, "Controller not resettable\n"); 673325c1e56aSStephen M. Cameron return -ENODEV; 673425c1e56aSStephen M. Cameron } 673546380786SStephen M. Cameron 673646380786SStephen M. Cameron /* if controller is soft- but not hard resettable... */ 673746380786SStephen M. Cameron if (!ctlr_is_hard_resettable(board_id)) 673846380786SStephen M. Cameron return -ENOTSUPP; /* try soft reset later. */ 673918867659SStephen M. Cameron 6740270d05deSStephen M. Cameron /* Save the PCI command register */ 6741270d05deSStephen M. Cameron pci_read_config_word(pdev, 4, &command_register); 6742270d05deSStephen M. Cameron pci_save_state(pdev); 67431df8552aSStephen M. Cameron 67441df8552aSStephen M. Cameron /* find the first memory BAR, so we can find the cfg table */ 67451df8552aSStephen M. Cameron rc = hpsa_pci_find_memory_BAR(pdev, &paddr); 67461df8552aSStephen M. Cameron if (rc) 67471df8552aSStephen M. Cameron return rc; 67481df8552aSStephen M. Cameron vaddr = remap_pci_mem(paddr, 0x250); 67491df8552aSStephen M. Cameron if (!vaddr) 67501df8552aSStephen M. Cameron return -ENOMEM; 67511df8552aSStephen M. Cameron 67521df8552aSStephen M. Cameron /* find cfgtable in order to check if reset via doorbell is supported */ 67531df8552aSStephen M. Cameron rc = hpsa_find_cfg_addrs(pdev, vaddr, &cfg_base_addr, 67541df8552aSStephen M. Cameron &cfg_base_addr_index, &cfg_offset); 67551df8552aSStephen M. Cameron if (rc) 67561df8552aSStephen M. Cameron goto unmap_vaddr; 67571df8552aSStephen M. Cameron cfgtable = remap_pci_mem(pci_resource_start(pdev, 67581df8552aSStephen M. Cameron cfg_base_addr_index) + cfg_offset, sizeof(*cfgtable)); 67591df8552aSStephen M. Cameron if (!cfgtable) { 67601df8552aSStephen M. Cameron rc = -ENOMEM; 67611df8552aSStephen M. Cameron goto unmap_vaddr; 67621df8552aSStephen M. Cameron } 6763580ada3cSStephen M. Cameron rc = write_driver_ver_to_cfgtable(cfgtable); 6764580ada3cSStephen M. Cameron if (rc) 676503741d95STomas Henzl goto unmap_cfgtable; 67661df8552aSStephen M. Cameron 6767cf0b08d0SStephen M. Cameron /* If reset via doorbell register is supported, use that. 6768cf0b08d0SStephen M. Cameron * There are two such methods. Favor the newest method. 6769cf0b08d0SStephen M. Cameron */ 67701df8552aSStephen M. Cameron misc_fw_support = readl(&cfgtable->misc_fw_support); 6771cf0b08d0SStephen M. Cameron use_doorbell = misc_fw_support & MISC_FW_DOORBELL_RESET2; 6772cf0b08d0SStephen M. Cameron if (use_doorbell) { 6773cf0b08d0SStephen M. Cameron use_doorbell = DOORBELL_CTLR_RESET2; 6774cf0b08d0SStephen M. Cameron } else { 67751df8552aSStephen M. Cameron use_doorbell = misc_fw_support & MISC_FW_DOORBELL_RESET; 6776cf0b08d0SStephen M. Cameron if (use_doorbell) { 6777050f7147SStephen Cameron dev_warn(&pdev->dev, 6778050f7147SStephen Cameron "Soft reset not supported. Firmware update is required.\n"); 677964670ac8SStephen M. Cameron rc = -ENOTSUPP; /* try soft reset */ 6780cf0b08d0SStephen M. Cameron goto unmap_cfgtable; 6781cf0b08d0SStephen M. Cameron } 6782cf0b08d0SStephen M. Cameron } 67831df8552aSStephen M. Cameron 67841df8552aSStephen M. Cameron rc = hpsa_controller_hard_reset(pdev, vaddr, use_doorbell); 67851df8552aSStephen M. Cameron if (rc) 67861df8552aSStephen M. Cameron goto unmap_cfgtable; 6787edd16368SStephen M. Cameron 6788270d05deSStephen M. Cameron pci_restore_state(pdev); 6789270d05deSStephen M. Cameron pci_write_config_word(pdev, 4, command_register); 6790edd16368SStephen M. Cameron 67911df8552aSStephen M. Cameron /* Some devices (notably the HP Smart Array 5i Controller) 67921df8552aSStephen M. Cameron need a little pause here */ 67931df8552aSStephen M. Cameron msleep(HPSA_POST_RESET_PAUSE_MSECS); 67941df8552aSStephen M. Cameron 6795fe5389c8SStephen M. Cameron rc = hpsa_wait_for_board_state(pdev, vaddr, BOARD_READY); 6796fe5389c8SStephen M. Cameron if (rc) { 6797fe5389c8SStephen M. Cameron dev_warn(&pdev->dev, 6798050f7147SStephen Cameron "Failed waiting for board to become ready after hard reset\n"); 6799fe5389c8SStephen M. Cameron goto unmap_cfgtable; 6800fe5389c8SStephen M. Cameron } 6801fe5389c8SStephen M. Cameron 6802580ada3cSStephen M. Cameron rc = controller_reset_failed(vaddr); 6803580ada3cSStephen M. Cameron if (rc < 0) 6804580ada3cSStephen M. Cameron goto unmap_cfgtable; 6805580ada3cSStephen M. Cameron if (rc) { 680664670ac8SStephen M. Cameron dev_warn(&pdev->dev, "Unable to successfully reset " 680764670ac8SStephen M. Cameron "controller. Will try soft reset.\n"); 680864670ac8SStephen M. Cameron rc = -ENOTSUPP; 6809580ada3cSStephen M. Cameron } else { 681064670ac8SStephen M. Cameron dev_info(&pdev->dev, "board ready after hard reset.\n"); 68111df8552aSStephen M. Cameron } 68121df8552aSStephen M. Cameron 68131df8552aSStephen M. Cameron unmap_cfgtable: 68141df8552aSStephen M. Cameron iounmap(cfgtable); 68151df8552aSStephen M. Cameron 68161df8552aSStephen M. Cameron unmap_vaddr: 68171df8552aSStephen M. Cameron iounmap(vaddr); 68181df8552aSStephen M. Cameron return rc; 6819edd16368SStephen M. Cameron } 6820edd16368SStephen M. Cameron 6821edd16368SStephen M. Cameron /* 6822edd16368SStephen M. Cameron * We cannot read the structure directly, for portability we must use 6823edd16368SStephen M. Cameron * the io functions. 6824edd16368SStephen M. Cameron * This is for debug only. 6825edd16368SStephen M. Cameron */ 682642a91641SDon Brace static void print_cfg_table(struct device *dev, struct CfgTable __iomem *tb) 6827edd16368SStephen M. Cameron { 682858f8665cSStephen M. Cameron #ifdef HPSA_DEBUG 6829edd16368SStephen M. Cameron int i; 6830edd16368SStephen M. Cameron char temp_name[17]; 6831edd16368SStephen M. Cameron 6832edd16368SStephen M. Cameron dev_info(dev, "Controller Configuration information\n"); 6833edd16368SStephen M. Cameron dev_info(dev, "------------------------------------\n"); 6834edd16368SStephen M. Cameron for (i = 0; i < 4; i++) 6835edd16368SStephen M. Cameron temp_name[i] = readb(&(tb->Signature[i])); 6836edd16368SStephen M. Cameron temp_name[4] = '\0'; 6837edd16368SStephen M. Cameron dev_info(dev, " Signature = %s\n", temp_name); 6838edd16368SStephen M. Cameron dev_info(dev, " Spec Number = %d\n", readl(&(tb->SpecValence))); 6839edd16368SStephen M. Cameron dev_info(dev, " Transport methods supported = 0x%x\n", 6840edd16368SStephen M. Cameron readl(&(tb->TransportSupport))); 6841edd16368SStephen M. Cameron dev_info(dev, " Transport methods active = 0x%x\n", 6842edd16368SStephen M. Cameron readl(&(tb->TransportActive))); 6843edd16368SStephen M. Cameron dev_info(dev, " Requested transport Method = 0x%x\n", 6844edd16368SStephen M. Cameron readl(&(tb->HostWrite.TransportRequest))); 6845edd16368SStephen M. Cameron dev_info(dev, " Coalesce Interrupt Delay = 0x%x\n", 6846edd16368SStephen M. Cameron readl(&(tb->HostWrite.CoalIntDelay))); 6847edd16368SStephen M. Cameron dev_info(dev, " Coalesce Interrupt Count = 0x%x\n", 6848edd16368SStephen M. Cameron readl(&(tb->HostWrite.CoalIntCount))); 684969d6e33dSRobert Elliott dev_info(dev, " Max outstanding commands = %d\n", 6850edd16368SStephen M. Cameron readl(&(tb->CmdsOutMax))); 6851edd16368SStephen M. Cameron dev_info(dev, " Bus Types = 0x%x\n", readl(&(tb->BusTypes))); 6852edd16368SStephen M. Cameron for (i = 0; i < 16; i++) 6853edd16368SStephen M. Cameron temp_name[i] = readb(&(tb->ServerName[i])); 6854edd16368SStephen M. Cameron temp_name[16] = '\0'; 6855edd16368SStephen M. Cameron dev_info(dev, " Server Name = %s\n", temp_name); 6856edd16368SStephen M. Cameron dev_info(dev, " Heartbeat Counter = 0x%x\n\n\n", 6857edd16368SStephen M. Cameron readl(&(tb->HeartBeat))); 6858edd16368SStephen M. Cameron #endif /* HPSA_DEBUG */ 685958f8665cSStephen M. Cameron } 6860edd16368SStephen M. Cameron 6861edd16368SStephen M. Cameron static int find_PCI_BAR_index(struct pci_dev *pdev, unsigned long pci_bar_addr) 6862edd16368SStephen M. Cameron { 6863edd16368SStephen M. Cameron int i, offset, mem_type, bar_type; 6864edd16368SStephen M. Cameron 6865edd16368SStephen M. Cameron if (pci_bar_addr == PCI_BASE_ADDRESS_0) /* looking for BAR zero? */ 6866edd16368SStephen M. Cameron return 0; 6867edd16368SStephen M. Cameron offset = 0; 6868edd16368SStephen M. Cameron for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) { 6869edd16368SStephen M. Cameron bar_type = pci_resource_flags(pdev, i) & PCI_BASE_ADDRESS_SPACE; 6870edd16368SStephen M. Cameron if (bar_type == PCI_BASE_ADDRESS_SPACE_IO) 6871edd16368SStephen M. Cameron offset += 4; 6872edd16368SStephen M. Cameron else { 6873edd16368SStephen M. Cameron mem_type = pci_resource_flags(pdev, i) & 6874edd16368SStephen M. Cameron PCI_BASE_ADDRESS_MEM_TYPE_MASK; 6875edd16368SStephen M. Cameron switch (mem_type) { 6876edd16368SStephen M. Cameron case PCI_BASE_ADDRESS_MEM_TYPE_32: 6877edd16368SStephen M. Cameron case PCI_BASE_ADDRESS_MEM_TYPE_1M: 6878edd16368SStephen M. Cameron offset += 4; /* 32 bit */ 6879edd16368SStephen M. Cameron break; 6880edd16368SStephen M. Cameron case PCI_BASE_ADDRESS_MEM_TYPE_64: 6881edd16368SStephen M. Cameron offset += 8; 6882edd16368SStephen M. Cameron break; 6883edd16368SStephen M. Cameron default: /* reserved in PCI 2.2 */ 6884edd16368SStephen M. Cameron dev_warn(&pdev->dev, 6885edd16368SStephen M. Cameron "base address is invalid\n"); 6886edd16368SStephen M. Cameron return -1; 6887edd16368SStephen M. Cameron break; 6888edd16368SStephen M. Cameron } 6889edd16368SStephen M. Cameron } 6890edd16368SStephen M. Cameron if (offset == pci_bar_addr - PCI_BASE_ADDRESS_0) 6891edd16368SStephen M. Cameron return i + 1; 6892edd16368SStephen M. Cameron } 6893edd16368SStephen M. Cameron return -1; 6894edd16368SStephen M. Cameron } 6895edd16368SStephen M. Cameron 6896cc64c817SRobert Elliott static void hpsa_disable_interrupt_mode(struct ctlr_info *h) 6897cc64c817SRobert Elliott { 6898cc64c817SRobert Elliott if (h->msix_vector) { 6899cc64c817SRobert Elliott if (h->pdev->msix_enabled) 6900cc64c817SRobert Elliott pci_disable_msix(h->pdev); 6901105a3dbcSRobert Elliott h->msix_vector = 0; 6902cc64c817SRobert Elliott } else if (h->msi_vector) { 6903cc64c817SRobert Elliott if (h->pdev->msi_enabled) 6904cc64c817SRobert Elliott pci_disable_msi(h->pdev); 6905105a3dbcSRobert Elliott h->msi_vector = 0; 6906cc64c817SRobert Elliott } 6907cc64c817SRobert Elliott } 6908cc64c817SRobert Elliott 6909edd16368SStephen M. Cameron /* If MSI/MSI-X is supported by the kernel we will try to enable it on 6910050f7147SStephen Cameron * controllers that are capable. If not, we use legacy INTx mode. 6911edd16368SStephen M. Cameron */ 69126f039790SGreg Kroah-Hartman static void hpsa_interrupt_mode(struct ctlr_info *h) 6913edd16368SStephen M. Cameron { 6914edd16368SStephen M. Cameron #ifdef CONFIG_PCI_MSI 6915254f796bSMatt Gates int err, i; 6916254f796bSMatt Gates struct msix_entry hpsa_msix_entries[MAX_REPLY_QUEUES]; 6917254f796bSMatt Gates 6918254f796bSMatt Gates for (i = 0; i < MAX_REPLY_QUEUES; i++) { 6919254f796bSMatt Gates hpsa_msix_entries[i].vector = 0; 6920254f796bSMatt Gates hpsa_msix_entries[i].entry = i; 6921254f796bSMatt Gates } 6922edd16368SStephen M. Cameron 6923edd16368SStephen M. Cameron /* Some boards advertise MSI but don't really support it */ 69246b3f4c52SStephen M. Cameron if ((h->board_id == 0x40700E11) || (h->board_id == 0x40800E11) || 69256b3f4c52SStephen M. Cameron (h->board_id == 0x40820E11) || (h->board_id == 0x40830E11)) 6926edd16368SStephen M. Cameron goto default_int_mode; 692755c06c71SStephen M. Cameron if (pci_find_capability(h->pdev, PCI_CAP_ID_MSIX)) { 6928050f7147SStephen Cameron dev_info(&h->pdev->dev, "MSI-X capable controller\n"); 6929eee0f03aSHannes Reinecke h->msix_vector = MAX_REPLY_QUEUES; 6930f89439bcSStephen M. Cameron if (h->msix_vector > num_online_cpus()) 6931f89439bcSStephen M. Cameron h->msix_vector = num_online_cpus(); 693218fce3c4SAlexander Gordeev err = pci_enable_msix_range(h->pdev, hpsa_msix_entries, 693318fce3c4SAlexander Gordeev 1, h->msix_vector); 693418fce3c4SAlexander Gordeev if (err < 0) { 693518fce3c4SAlexander Gordeev dev_warn(&h->pdev->dev, "MSI-X init failed %d\n", err); 693618fce3c4SAlexander Gordeev h->msix_vector = 0; 693718fce3c4SAlexander Gordeev goto single_msi_mode; 693818fce3c4SAlexander Gordeev } else if (err < h->msix_vector) { 693955c06c71SStephen M. Cameron dev_warn(&h->pdev->dev, "only %d MSI-X vectors " 6940edd16368SStephen M. Cameron "available\n", err); 6941eee0f03aSHannes Reinecke } 694218fce3c4SAlexander Gordeev h->msix_vector = err; 6943eee0f03aSHannes Reinecke for (i = 0; i < h->msix_vector; i++) 6944eee0f03aSHannes Reinecke h->intr[i] = hpsa_msix_entries[i].vector; 6945eee0f03aSHannes Reinecke return; 6946edd16368SStephen M. Cameron } 694718fce3c4SAlexander Gordeev single_msi_mode: 694855c06c71SStephen M. Cameron if (pci_find_capability(h->pdev, PCI_CAP_ID_MSI)) { 6949050f7147SStephen Cameron dev_info(&h->pdev->dev, "MSI capable controller\n"); 695055c06c71SStephen M. Cameron if (!pci_enable_msi(h->pdev)) 6951edd16368SStephen M. Cameron h->msi_vector = 1; 6952edd16368SStephen M. Cameron else 695355c06c71SStephen M. Cameron dev_warn(&h->pdev->dev, "MSI init failed\n"); 6954edd16368SStephen M. Cameron } 6955edd16368SStephen M. Cameron default_int_mode: 6956edd16368SStephen M. Cameron #endif /* CONFIG_PCI_MSI */ 6957edd16368SStephen M. Cameron /* if we get here we're going to use the default interrupt mode */ 6958a9a3a273SStephen M. Cameron h->intr[h->intr_mode] = h->pdev->irq; 6959edd16368SStephen M. Cameron } 6960edd16368SStephen M. Cameron 69616f039790SGreg Kroah-Hartman static int hpsa_lookup_board_id(struct pci_dev *pdev, u32 *board_id) 6962e5c880d1SStephen M. Cameron { 6963e5c880d1SStephen M. Cameron int i; 6964e5c880d1SStephen M. Cameron u32 subsystem_vendor_id, subsystem_device_id; 6965e5c880d1SStephen M. Cameron 6966e5c880d1SStephen M. Cameron subsystem_vendor_id = pdev->subsystem_vendor; 6967e5c880d1SStephen M. Cameron subsystem_device_id = pdev->subsystem_device; 6968e5c880d1SStephen M. Cameron *board_id = ((subsystem_device_id << 16) & 0xffff0000) | 6969e5c880d1SStephen M. Cameron subsystem_vendor_id; 6970e5c880d1SStephen M. Cameron 6971e5c880d1SStephen M. Cameron for (i = 0; i < ARRAY_SIZE(products); i++) 6972e5c880d1SStephen M. Cameron if (*board_id == products[i].board_id) 6973e5c880d1SStephen M. Cameron return i; 6974e5c880d1SStephen M. Cameron 69756798cc0aSStephen M. Cameron if ((subsystem_vendor_id != PCI_VENDOR_ID_HP && 69766798cc0aSStephen M. Cameron subsystem_vendor_id != PCI_VENDOR_ID_COMPAQ) || 69776798cc0aSStephen M. Cameron !hpsa_allow_any) { 6978e5c880d1SStephen M. Cameron dev_warn(&pdev->dev, "unrecognized board ID: " 6979e5c880d1SStephen M. Cameron "0x%08x, ignoring.\n", *board_id); 6980e5c880d1SStephen M. Cameron return -ENODEV; 6981e5c880d1SStephen M. Cameron } 6982e5c880d1SStephen M. Cameron return ARRAY_SIZE(products) - 1; /* generic unknown smart array */ 6983e5c880d1SStephen M. Cameron } 6984e5c880d1SStephen M. Cameron 69856f039790SGreg Kroah-Hartman static int hpsa_pci_find_memory_BAR(struct pci_dev *pdev, 69863a7774ceSStephen M. Cameron unsigned long *memory_bar) 69873a7774ceSStephen M. Cameron { 69883a7774ceSStephen M. Cameron int i; 69893a7774ceSStephen M. Cameron 69903a7774ceSStephen M. Cameron for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) 699112d2cd47SStephen M. Cameron if (pci_resource_flags(pdev, i) & IORESOURCE_MEM) { 69923a7774ceSStephen M. Cameron /* addressing mode bits already removed */ 699312d2cd47SStephen M. Cameron *memory_bar = pci_resource_start(pdev, i); 699412d2cd47SStephen M. Cameron dev_dbg(&pdev->dev, "memory BAR = %lx\n", 69953a7774ceSStephen M. Cameron *memory_bar); 69963a7774ceSStephen M. Cameron return 0; 69973a7774ceSStephen M. Cameron } 699812d2cd47SStephen M. Cameron dev_warn(&pdev->dev, "no memory BAR found\n"); 69993a7774ceSStephen M. Cameron return -ENODEV; 70003a7774ceSStephen M. Cameron } 70013a7774ceSStephen M. Cameron 70026f039790SGreg Kroah-Hartman static int hpsa_wait_for_board_state(struct pci_dev *pdev, void __iomem *vaddr, 70036f039790SGreg Kroah-Hartman int wait_for_ready) 70042c4c8c8bSStephen M. Cameron { 7005fe5389c8SStephen M. Cameron int i, iterations; 70062c4c8c8bSStephen M. Cameron u32 scratchpad; 7007fe5389c8SStephen M. Cameron if (wait_for_ready) 7008fe5389c8SStephen M. Cameron iterations = HPSA_BOARD_READY_ITERATIONS; 7009fe5389c8SStephen M. Cameron else 7010fe5389c8SStephen M. Cameron iterations = HPSA_BOARD_NOT_READY_ITERATIONS; 70112c4c8c8bSStephen M. Cameron 7012fe5389c8SStephen M. Cameron for (i = 0; i < iterations; i++) { 7013fe5389c8SStephen M. Cameron scratchpad = readl(vaddr + SA5_SCRATCHPAD_OFFSET); 7014fe5389c8SStephen M. Cameron if (wait_for_ready) { 70152c4c8c8bSStephen M. Cameron if (scratchpad == HPSA_FIRMWARE_READY) 70162c4c8c8bSStephen M. Cameron return 0; 7017fe5389c8SStephen M. Cameron } else { 7018fe5389c8SStephen M. Cameron if (scratchpad != HPSA_FIRMWARE_READY) 7019fe5389c8SStephen M. Cameron return 0; 7020fe5389c8SStephen M. Cameron } 70212c4c8c8bSStephen M. Cameron msleep(HPSA_BOARD_READY_POLL_INTERVAL_MSECS); 70222c4c8c8bSStephen M. Cameron } 7023fe5389c8SStephen M. Cameron dev_warn(&pdev->dev, "board not ready, timed out.\n"); 70242c4c8c8bSStephen M. Cameron return -ENODEV; 70252c4c8c8bSStephen M. Cameron } 70262c4c8c8bSStephen M. Cameron 70276f039790SGreg Kroah-Hartman static int hpsa_find_cfg_addrs(struct pci_dev *pdev, void __iomem *vaddr, 70286f039790SGreg Kroah-Hartman u32 *cfg_base_addr, u64 *cfg_base_addr_index, 7029a51fd47fSStephen M. Cameron u64 *cfg_offset) 7030a51fd47fSStephen M. Cameron { 7031a51fd47fSStephen M. Cameron *cfg_base_addr = readl(vaddr + SA5_CTCFG_OFFSET); 7032a51fd47fSStephen M. Cameron *cfg_offset = readl(vaddr + SA5_CTMEM_OFFSET); 7033a51fd47fSStephen M. Cameron *cfg_base_addr &= (u32) 0x0000ffff; 7034a51fd47fSStephen M. Cameron *cfg_base_addr_index = find_PCI_BAR_index(pdev, *cfg_base_addr); 7035a51fd47fSStephen M. Cameron if (*cfg_base_addr_index == -1) { 7036a51fd47fSStephen M. Cameron dev_warn(&pdev->dev, "cannot find cfg_base_addr_index\n"); 7037a51fd47fSStephen M. Cameron return -ENODEV; 7038a51fd47fSStephen M. Cameron } 7039a51fd47fSStephen M. Cameron return 0; 7040a51fd47fSStephen M. Cameron } 7041a51fd47fSStephen M. Cameron 7042195f2c65SRobert Elliott static void hpsa_free_cfgtables(struct ctlr_info *h) 7043195f2c65SRobert Elliott { 7044105a3dbcSRobert Elliott if (h->transtable) { 7045195f2c65SRobert Elliott iounmap(h->transtable); 7046105a3dbcSRobert Elliott h->transtable = NULL; 7047105a3dbcSRobert Elliott } 7048105a3dbcSRobert Elliott if (h->cfgtable) { 7049195f2c65SRobert Elliott iounmap(h->cfgtable); 7050105a3dbcSRobert Elliott h->cfgtable = NULL; 7051105a3dbcSRobert Elliott } 7052195f2c65SRobert Elliott } 7053195f2c65SRobert Elliott 7054195f2c65SRobert Elliott /* Find and map CISS config table and transfer table 7055195f2c65SRobert Elliott + * several items must be unmapped (freed) later 7056195f2c65SRobert Elliott + * */ 70576f039790SGreg Kroah-Hartman static int hpsa_find_cfgtables(struct ctlr_info *h) 7058edd16368SStephen M. Cameron { 705901a02ffcSStephen M. Cameron u64 cfg_offset; 706001a02ffcSStephen M. Cameron u32 cfg_base_addr; 706101a02ffcSStephen M. Cameron u64 cfg_base_addr_index; 7062303932fdSDon Brace u32 trans_offset; 7063a51fd47fSStephen M. Cameron int rc; 706477c4495cSStephen M. Cameron 7065a51fd47fSStephen M. Cameron rc = hpsa_find_cfg_addrs(h->pdev, h->vaddr, &cfg_base_addr, 7066a51fd47fSStephen M. Cameron &cfg_base_addr_index, &cfg_offset); 7067a51fd47fSStephen M. Cameron if (rc) 7068a51fd47fSStephen M. Cameron return rc; 706977c4495cSStephen M. Cameron h->cfgtable = remap_pci_mem(pci_resource_start(h->pdev, 7070a51fd47fSStephen M. Cameron cfg_base_addr_index) + cfg_offset, sizeof(*h->cfgtable)); 7071cd3c81c4SRobert Elliott if (!h->cfgtable) { 7072cd3c81c4SRobert Elliott dev_err(&h->pdev->dev, "Failed mapping cfgtable\n"); 707377c4495cSStephen M. Cameron return -ENOMEM; 7074cd3c81c4SRobert Elliott } 7075580ada3cSStephen M. Cameron rc = write_driver_ver_to_cfgtable(h->cfgtable); 7076580ada3cSStephen M. Cameron if (rc) 7077580ada3cSStephen M. Cameron return rc; 707877c4495cSStephen M. Cameron /* Find performant mode table. */ 7079a51fd47fSStephen M. Cameron trans_offset = readl(&h->cfgtable->TransMethodOffset); 708077c4495cSStephen M. Cameron h->transtable = remap_pci_mem(pci_resource_start(h->pdev, 708177c4495cSStephen M. Cameron cfg_base_addr_index)+cfg_offset+trans_offset, 708277c4495cSStephen M. Cameron sizeof(*h->transtable)); 7083195f2c65SRobert Elliott if (!h->transtable) { 7084195f2c65SRobert Elliott dev_err(&h->pdev->dev, "Failed mapping transfer table\n"); 7085195f2c65SRobert Elliott hpsa_free_cfgtables(h); 708677c4495cSStephen M. Cameron return -ENOMEM; 7087195f2c65SRobert Elliott } 708877c4495cSStephen M. Cameron return 0; 708977c4495cSStephen M. Cameron } 709077c4495cSStephen M. Cameron 70916f039790SGreg Kroah-Hartman static void hpsa_get_max_perf_mode_cmds(struct ctlr_info *h) 7092cba3d38bSStephen M. Cameron { 709341ce4c35SStephen Cameron #define MIN_MAX_COMMANDS 16 709441ce4c35SStephen Cameron BUILD_BUG_ON(MIN_MAX_COMMANDS <= HPSA_NRESERVED_CMDS); 709541ce4c35SStephen Cameron 709641ce4c35SStephen Cameron h->max_commands = readl(&h->cfgtable->MaxPerformantModeCommands); 709772ceeaecSStephen M. Cameron 709872ceeaecSStephen M. Cameron /* Limit commands in memory limited kdump scenario. */ 709972ceeaecSStephen M. Cameron if (reset_devices && h->max_commands > 32) 710072ceeaecSStephen M. Cameron h->max_commands = 32; 710172ceeaecSStephen M. Cameron 710241ce4c35SStephen Cameron if (h->max_commands < MIN_MAX_COMMANDS) { 710341ce4c35SStephen Cameron dev_warn(&h->pdev->dev, 710441ce4c35SStephen Cameron "Controller reports max supported commands of %d Using %d instead. Ensure that firmware is up to date.\n", 710541ce4c35SStephen Cameron h->max_commands, 710641ce4c35SStephen Cameron MIN_MAX_COMMANDS); 710741ce4c35SStephen Cameron h->max_commands = MIN_MAX_COMMANDS; 7108cba3d38bSStephen M. Cameron } 7109cba3d38bSStephen M. Cameron } 7110cba3d38bSStephen M. Cameron 7111c7ee65b3SWebb Scales /* If the controller reports that the total max sg entries is greater than 512, 7112c7ee65b3SWebb Scales * then we know that chained SG blocks work. (Original smart arrays did not 7113c7ee65b3SWebb Scales * support chained SG blocks and would return zero for max sg entries.) 7114c7ee65b3SWebb Scales */ 7115c7ee65b3SWebb Scales static int hpsa_supports_chained_sg_blocks(struct ctlr_info *h) 7116c7ee65b3SWebb Scales { 7117c7ee65b3SWebb Scales return h->maxsgentries > 512; 7118c7ee65b3SWebb Scales } 7119c7ee65b3SWebb Scales 7120b93d7536SStephen M. Cameron /* Interrogate the hardware for some limits: 7121b93d7536SStephen M. Cameron * max commands, max SG elements without chaining, and with chaining, 7122b93d7536SStephen M. Cameron * SG chain block size, etc. 7123b93d7536SStephen M. Cameron */ 71246f039790SGreg Kroah-Hartman static void hpsa_find_board_params(struct ctlr_info *h) 7125b93d7536SStephen M. Cameron { 7126cba3d38bSStephen M. Cameron hpsa_get_max_perf_mode_cmds(h); 712745fcb86eSStephen Cameron h->nr_cmds = h->max_commands; 7128b93d7536SStephen M. Cameron h->maxsgentries = readl(&(h->cfgtable->MaxScatterGatherElements)); 7129283b4a9bSStephen M. Cameron h->fw_support = readl(&(h->cfgtable->misc_fw_support)); 7130c7ee65b3SWebb Scales if (hpsa_supports_chained_sg_blocks(h)) { 7131c7ee65b3SWebb Scales /* Limit in-command s/g elements to 32 save dma'able memory. */ 7132b93d7536SStephen M. Cameron h->max_cmd_sg_entries = 32; 71331a63ea6fSWebb Scales h->chainsize = h->maxsgentries - h->max_cmd_sg_entries; 7134b93d7536SStephen M. Cameron h->maxsgentries--; /* save one for chain pointer */ 7135b93d7536SStephen M. Cameron } else { 7136c7ee65b3SWebb Scales /* 7137c7ee65b3SWebb Scales * Original smart arrays supported at most 31 s/g entries 7138c7ee65b3SWebb Scales * embedded inline in the command (trying to use more 7139c7ee65b3SWebb Scales * would lock up the controller) 7140c7ee65b3SWebb Scales */ 7141c7ee65b3SWebb Scales h->max_cmd_sg_entries = 31; 71421a63ea6fSWebb Scales h->maxsgentries = 31; /* default to traditional values */ 7143c7ee65b3SWebb Scales h->chainsize = 0; 7144b93d7536SStephen M. Cameron } 714575167d2cSStephen M. Cameron 714675167d2cSStephen M. Cameron /* Find out what task management functions are supported and cache */ 714775167d2cSStephen M. Cameron h->TMFSupportFlags = readl(&(h->cfgtable->TMFSupportFlags)); 71480e7a7fceSScott Teel if (!(HPSATMF_PHYS_TASK_ABORT & h->TMFSupportFlags)) 71490e7a7fceSScott Teel dev_warn(&h->pdev->dev, "Physical aborts not supported\n"); 71500e7a7fceSScott Teel if (!(HPSATMF_LOG_TASK_ABORT & h->TMFSupportFlags)) 71510e7a7fceSScott Teel dev_warn(&h->pdev->dev, "Logical aborts not supported\n"); 71528be986ccSStephen Cameron if (!(HPSATMF_IOACCEL_ENABLED & h->TMFSupportFlags)) 71538be986ccSStephen Cameron dev_warn(&h->pdev->dev, "HP SSD Smart Path aborts not supported\n"); 7154b93d7536SStephen M. Cameron } 7155b93d7536SStephen M. Cameron 715676c46e49SStephen M. Cameron static inline bool hpsa_CISS_signature_present(struct ctlr_info *h) 715776c46e49SStephen M. Cameron { 71580fc9fd40SAkinobu Mita if (!check_signature(h->cfgtable->Signature, "CISS", 4)) { 7159050f7147SStephen Cameron dev_err(&h->pdev->dev, "not a valid CISS config table\n"); 716076c46e49SStephen M. Cameron return false; 716176c46e49SStephen M. Cameron } 716276c46e49SStephen M. Cameron return true; 716376c46e49SStephen M. Cameron } 716476c46e49SStephen M. Cameron 716597a5e98cSStephen M. Cameron static inline void hpsa_set_driver_support_bits(struct ctlr_info *h) 7166f7c39101SStephen M. Cameron { 716797a5e98cSStephen M. Cameron u32 driver_support; 7168f7c39101SStephen M. Cameron 716997a5e98cSStephen M. Cameron driver_support = readl(&(h->cfgtable->driver_support)); 71700b9e7b74SArnd Bergmann /* Need to enable prefetch in the SCSI core for 6400 in x86 */ 71710b9e7b74SArnd Bergmann #ifdef CONFIG_X86 717297a5e98cSStephen M. Cameron driver_support |= ENABLE_SCSI_PREFETCH; 7173f7c39101SStephen M. Cameron #endif 717428e13446SStephen M. Cameron driver_support |= ENABLE_UNIT_ATTN; 717528e13446SStephen M. Cameron writel(driver_support, &(h->cfgtable->driver_support)); 7176f7c39101SStephen M. Cameron } 7177f7c39101SStephen M. Cameron 71783d0eab67SStephen M. Cameron /* Disable DMA prefetch for the P600. Otherwise an ASIC bug may result 71793d0eab67SStephen M. Cameron * in a prefetch beyond physical memory. 71803d0eab67SStephen M. Cameron */ 71813d0eab67SStephen M. Cameron static inline void hpsa_p600_dma_prefetch_quirk(struct ctlr_info *h) 71823d0eab67SStephen M. Cameron { 71833d0eab67SStephen M. Cameron u32 dma_prefetch; 71843d0eab67SStephen M. Cameron 71853d0eab67SStephen M. Cameron if (h->board_id != 0x3225103C) 71863d0eab67SStephen M. Cameron return; 71873d0eab67SStephen M. Cameron dma_prefetch = readl(h->vaddr + I2O_DMA1_CFG); 71883d0eab67SStephen M. Cameron dma_prefetch |= 0x8000; 71893d0eab67SStephen M. Cameron writel(dma_prefetch, h->vaddr + I2O_DMA1_CFG); 71903d0eab67SStephen M. Cameron } 71913d0eab67SStephen M. Cameron 7192c706a795SRobert Elliott static int hpsa_wait_for_clear_event_notify_ack(struct ctlr_info *h) 719376438d08SStephen M. Cameron { 719476438d08SStephen M. Cameron int i; 719576438d08SStephen M. Cameron u32 doorbell_value; 719676438d08SStephen M. Cameron unsigned long flags; 719776438d08SStephen M. Cameron /* wait until the clear_event_notify bit 6 is cleared by controller. */ 7198007e7aa9SRobert Elliott for (i = 0; i < MAX_CLEAR_EVENT_WAIT; i++) { 719976438d08SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 720076438d08SStephen M. Cameron doorbell_value = readl(h->vaddr + SA5_DOORBELL); 720176438d08SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 720276438d08SStephen M. Cameron if (!(doorbell_value & DOORBELL_CLEAR_EVENTS)) 7203c706a795SRobert Elliott goto done; 720476438d08SStephen M. Cameron /* delay and try again */ 7205007e7aa9SRobert Elliott msleep(CLEAR_EVENT_WAIT_INTERVAL); 720676438d08SStephen M. Cameron } 7207c706a795SRobert Elliott return -ENODEV; 7208c706a795SRobert Elliott done: 7209c706a795SRobert Elliott return 0; 721076438d08SStephen M. Cameron } 721176438d08SStephen M. Cameron 7212c706a795SRobert Elliott static int hpsa_wait_for_mode_change_ack(struct ctlr_info *h) 7213eb6b2ae9SStephen M. Cameron { 7214eb6b2ae9SStephen M. Cameron int i; 72156eaf46fdSStephen M. Cameron u32 doorbell_value; 72166eaf46fdSStephen M. Cameron unsigned long flags; 7217eb6b2ae9SStephen M. Cameron 7218eb6b2ae9SStephen M. Cameron /* under certain very rare conditions, this can take awhile. 7219eb6b2ae9SStephen M. Cameron * (e.g.: hot replace a failed 144GB drive in a RAID 5 set right 7220eb6b2ae9SStephen M. Cameron * as we enter this code.) 7221eb6b2ae9SStephen M. Cameron */ 7222007e7aa9SRobert Elliott for (i = 0; i < MAX_MODE_CHANGE_WAIT; i++) { 722325163bd5SWebb Scales if (h->remove_in_progress) 722425163bd5SWebb Scales goto done; 72256eaf46fdSStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 72266eaf46fdSStephen M. Cameron doorbell_value = readl(h->vaddr + SA5_DOORBELL); 72276eaf46fdSStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 7228382be668SDan Carpenter if (!(doorbell_value & CFGTBL_ChangeReq)) 7229c706a795SRobert Elliott goto done; 7230eb6b2ae9SStephen M. Cameron /* delay and try again */ 7231007e7aa9SRobert Elliott msleep(MODE_CHANGE_WAIT_INTERVAL); 7232eb6b2ae9SStephen M. Cameron } 7233c706a795SRobert Elliott return -ENODEV; 7234c706a795SRobert Elliott done: 7235c706a795SRobert Elliott return 0; 72363f4336f3SStephen M. Cameron } 72373f4336f3SStephen M. Cameron 7238c706a795SRobert Elliott /* return -ENODEV or other reason on error, 0 on success */ 72396f039790SGreg Kroah-Hartman static int hpsa_enter_simple_mode(struct ctlr_info *h) 72403f4336f3SStephen M. Cameron { 72413f4336f3SStephen M. Cameron u32 trans_support; 72423f4336f3SStephen M. Cameron 72433f4336f3SStephen M. Cameron trans_support = readl(&(h->cfgtable->TransportSupport)); 72443f4336f3SStephen M. Cameron if (!(trans_support & SIMPLE_MODE)) 72453f4336f3SStephen M. Cameron return -ENOTSUPP; 72463f4336f3SStephen M. Cameron 72473f4336f3SStephen M. Cameron h->max_commands = readl(&(h->cfgtable->CmdsOutMax)); 7248283b4a9bSStephen M. Cameron 72493f4336f3SStephen M. Cameron /* Update the field, and then ring the doorbell */ 72503f4336f3SStephen M. Cameron writel(CFGTBL_Trans_Simple, &(h->cfgtable->HostWrite.TransportRequest)); 7251b9af4937SStephen M. Cameron writel(0, &h->cfgtable->HostWrite.command_pool_addr_hi); 72523f4336f3SStephen M. Cameron writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL); 7253c706a795SRobert Elliott if (hpsa_wait_for_mode_change_ack(h)) 7254c706a795SRobert Elliott goto error; 7255eb6b2ae9SStephen M. Cameron print_cfg_table(&h->pdev->dev, h->cfgtable); 7256283b4a9bSStephen M. Cameron if (!(readl(&(h->cfgtable->TransportActive)) & CFGTBL_Trans_Simple)) 7257283b4a9bSStephen M. Cameron goto error; 7258960a30e7SStephen M. Cameron h->transMethod = CFGTBL_Trans_Simple; 7259eb6b2ae9SStephen M. Cameron return 0; 7260283b4a9bSStephen M. Cameron error: 7261050f7147SStephen Cameron dev_err(&h->pdev->dev, "failed to enter simple mode\n"); 7262283b4a9bSStephen M. Cameron return -ENODEV; 7263eb6b2ae9SStephen M. Cameron } 7264eb6b2ae9SStephen M. Cameron 7265195f2c65SRobert Elliott /* free items allocated or mapped by hpsa_pci_init */ 7266195f2c65SRobert Elliott static void hpsa_free_pci_init(struct ctlr_info *h) 7267195f2c65SRobert Elliott { 7268195f2c65SRobert Elliott hpsa_free_cfgtables(h); /* pci_init 4 */ 7269195f2c65SRobert Elliott iounmap(h->vaddr); /* pci_init 3 */ 7270105a3dbcSRobert Elliott h->vaddr = NULL; 7271195f2c65SRobert Elliott hpsa_disable_interrupt_mode(h); /* pci_init 2 */ 7272943a7021SRobert Elliott /* 7273943a7021SRobert Elliott * call pci_disable_device before pci_release_regions per 7274943a7021SRobert Elliott * Documentation/PCI/pci.txt 7275943a7021SRobert Elliott */ 7276195f2c65SRobert Elliott pci_disable_device(h->pdev); /* pci_init 1 */ 7277943a7021SRobert Elliott pci_release_regions(h->pdev); /* pci_init 2 */ 7278195f2c65SRobert Elliott } 7279195f2c65SRobert Elliott 7280195f2c65SRobert Elliott /* several items must be freed later */ 72816f039790SGreg Kroah-Hartman static int hpsa_pci_init(struct ctlr_info *h) 728277c4495cSStephen M. Cameron { 7283eb6b2ae9SStephen M. Cameron int prod_index, err; 7284edd16368SStephen M. Cameron 7285e5c880d1SStephen M. Cameron prod_index = hpsa_lookup_board_id(h->pdev, &h->board_id); 7286e5c880d1SStephen M. Cameron if (prod_index < 0) 728760f923b9SRobert Elliott return prod_index; 7288e5c880d1SStephen M. Cameron h->product_name = products[prod_index].product_name; 7289e5c880d1SStephen M. Cameron h->access = *(products[prod_index].access); 7290e5c880d1SStephen M. Cameron 72919b5c48c2SStephen Cameron h->needs_abort_tags_swizzled = 72929b5c48c2SStephen Cameron ctlr_needs_abort_tags_swizzled(h->board_id); 72939b5c48c2SStephen Cameron 7294e5a44df8SMatthew Garrett pci_disable_link_state(h->pdev, PCIE_LINK_STATE_L0S | 7295e5a44df8SMatthew Garrett PCIE_LINK_STATE_L1 | PCIE_LINK_STATE_CLKPM); 7296e5a44df8SMatthew Garrett 729755c06c71SStephen M. Cameron err = pci_enable_device(h->pdev); 7298edd16368SStephen M. Cameron if (err) { 7299195f2c65SRobert Elliott dev_err(&h->pdev->dev, "failed to enable PCI device\n"); 7300943a7021SRobert Elliott pci_disable_device(h->pdev); 7301edd16368SStephen M. Cameron return err; 7302edd16368SStephen M. Cameron } 7303edd16368SStephen M. Cameron 7304f79cfec6SStephen M. Cameron err = pci_request_regions(h->pdev, HPSA); 7305edd16368SStephen M. Cameron if (err) { 730655c06c71SStephen M. Cameron dev_err(&h->pdev->dev, 7307195f2c65SRobert Elliott "failed to obtain PCI resources\n"); 7308943a7021SRobert Elliott pci_disable_device(h->pdev); 7309943a7021SRobert Elliott return err; 7310edd16368SStephen M. Cameron } 73114fa604e1SRobert Elliott 73124fa604e1SRobert Elliott pci_set_master(h->pdev); 73134fa604e1SRobert Elliott 73146b3f4c52SStephen M. Cameron hpsa_interrupt_mode(h); 731512d2cd47SStephen M. Cameron err = hpsa_pci_find_memory_BAR(h->pdev, &h->paddr); 73163a7774ceSStephen M. Cameron if (err) 7317195f2c65SRobert Elliott goto clean2; /* intmode+region, pci */ 7318edd16368SStephen M. Cameron h->vaddr = remap_pci_mem(h->paddr, 0x250); 7319204892e9SStephen M. Cameron if (!h->vaddr) { 7320195f2c65SRobert Elliott dev_err(&h->pdev->dev, "failed to remap PCI mem\n"); 7321204892e9SStephen M. Cameron err = -ENOMEM; 7322195f2c65SRobert Elliott goto clean2; /* intmode+region, pci */ 7323204892e9SStephen M. Cameron } 7324fe5389c8SStephen M. Cameron err = hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_READY); 73252c4c8c8bSStephen M. Cameron if (err) 7326195f2c65SRobert Elliott goto clean3; /* vaddr, intmode+region, pci */ 732777c4495cSStephen M. Cameron err = hpsa_find_cfgtables(h); 732877c4495cSStephen M. Cameron if (err) 7329195f2c65SRobert Elliott goto clean3; /* vaddr, intmode+region, pci */ 7330b93d7536SStephen M. Cameron hpsa_find_board_params(h); 7331edd16368SStephen M. Cameron 733276c46e49SStephen M. Cameron if (!hpsa_CISS_signature_present(h)) { 7333edd16368SStephen M. Cameron err = -ENODEV; 7334195f2c65SRobert Elliott goto clean4; /* cfgtables, vaddr, intmode+region, pci */ 7335edd16368SStephen M. Cameron } 733697a5e98cSStephen M. Cameron hpsa_set_driver_support_bits(h); 73373d0eab67SStephen M. Cameron hpsa_p600_dma_prefetch_quirk(h); 7338eb6b2ae9SStephen M. Cameron err = hpsa_enter_simple_mode(h); 7339eb6b2ae9SStephen M. Cameron if (err) 7340195f2c65SRobert Elliott goto clean4; /* cfgtables, vaddr, intmode+region, pci */ 7341edd16368SStephen M. Cameron return 0; 7342edd16368SStephen M. Cameron 7343195f2c65SRobert Elliott clean4: /* cfgtables, vaddr, intmode+region, pci */ 7344195f2c65SRobert Elliott hpsa_free_cfgtables(h); 7345195f2c65SRobert Elliott clean3: /* vaddr, intmode+region, pci */ 7346204892e9SStephen M. Cameron iounmap(h->vaddr); 7347105a3dbcSRobert Elliott h->vaddr = NULL; 7348195f2c65SRobert Elliott clean2: /* intmode+region, pci */ 7349195f2c65SRobert Elliott hpsa_disable_interrupt_mode(h); 7350943a7021SRobert Elliott /* 7351943a7021SRobert Elliott * call pci_disable_device before pci_release_regions per 7352943a7021SRobert Elliott * Documentation/PCI/pci.txt 7353943a7021SRobert Elliott */ 7354195f2c65SRobert Elliott pci_disable_device(h->pdev); 7355943a7021SRobert Elliott pci_release_regions(h->pdev); 7356edd16368SStephen M. Cameron return err; 7357edd16368SStephen M. Cameron } 7358edd16368SStephen M. Cameron 73596f039790SGreg Kroah-Hartman static void hpsa_hba_inquiry(struct ctlr_info *h) 7360339b2b14SStephen M. Cameron { 7361339b2b14SStephen M. Cameron int rc; 7362339b2b14SStephen M. Cameron 7363339b2b14SStephen M. Cameron #define HBA_INQUIRY_BYTE_COUNT 64 7364339b2b14SStephen M. Cameron h->hba_inquiry_data = kmalloc(HBA_INQUIRY_BYTE_COUNT, GFP_KERNEL); 7365339b2b14SStephen M. Cameron if (!h->hba_inquiry_data) 7366339b2b14SStephen M. Cameron return; 7367339b2b14SStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, RAID_CTLR_LUNID, 0, 7368339b2b14SStephen M. Cameron h->hba_inquiry_data, HBA_INQUIRY_BYTE_COUNT); 7369339b2b14SStephen M. Cameron if (rc != 0) { 7370339b2b14SStephen M. Cameron kfree(h->hba_inquiry_data); 7371339b2b14SStephen M. Cameron h->hba_inquiry_data = NULL; 7372339b2b14SStephen M. Cameron } 7373339b2b14SStephen M. Cameron } 7374339b2b14SStephen M. Cameron 73756b6c1cd7STomas Henzl static int hpsa_init_reset_devices(struct pci_dev *pdev, u32 board_id) 7376edd16368SStephen M. Cameron { 73771df8552aSStephen M. Cameron int rc, i; 73783b747298STomas Henzl void __iomem *vaddr; 7379edd16368SStephen M. Cameron 73804c2a8c40SStephen M. Cameron if (!reset_devices) 73814c2a8c40SStephen M. Cameron return 0; 73824c2a8c40SStephen M. Cameron 7383132aa220STomas Henzl /* kdump kernel is loading, we don't know in which state is 7384132aa220STomas Henzl * the pci interface. The dev->enable_cnt is equal zero 7385132aa220STomas Henzl * so we call enable+disable, wait a while and switch it on. 7386132aa220STomas Henzl */ 7387132aa220STomas Henzl rc = pci_enable_device(pdev); 7388132aa220STomas Henzl if (rc) { 7389132aa220STomas Henzl dev_warn(&pdev->dev, "Failed to enable PCI device\n"); 7390132aa220STomas Henzl return -ENODEV; 7391132aa220STomas Henzl } 7392132aa220STomas Henzl pci_disable_device(pdev); 7393132aa220STomas Henzl msleep(260); /* a randomly chosen number */ 7394132aa220STomas Henzl rc = pci_enable_device(pdev); 7395132aa220STomas Henzl if (rc) { 7396132aa220STomas Henzl dev_warn(&pdev->dev, "failed to enable device.\n"); 7397132aa220STomas Henzl return -ENODEV; 7398132aa220STomas Henzl } 73994fa604e1SRobert Elliott 7400859c75abSTomas Henzl pci_set_master(pdev); 74014fa604e1SRobert Elliott 74023b747298STomas Henzl vaddr = pci_ioremap_bar(pdev, 0); 74033b747298STomas Henzl if (vaddr == NULL) { 74043b747298STomas Henzl rc = -ENOMEM; 74053b747298STomas Henzl goto out_disable; 74063b747298STomas Henzl } 74073b747298STomas Henzl writel(SA5_INTR_OFF, vaddr + SA5_REPLY_INTR_MASK_OFFSET); 74083b747298STomas Henzl iounmap(vaddr); 74093b747298STomas Henzl 74101df8552aSStephen M. Cameron /* Reset the controller with a PCI power-cycle or via doorbell */ 74116b6c1cd7STomas Henzl rc = hpsa_kdump_hard_reset_controller(pdev, board_id); 7412edd16368SStephen M. Cameron 74131df8552aSStephen M. Cameron /* -ENOTSUPP here means we cannot reset the controller 74141df8552aSStephen M. Cameron * but it's already (and still) up and running in 741518867659SStephen M. Cameron * "performant mode". Or, it might be 640x, which can't reset 741618867659SStephen M. Cameron * due to concerns about shared bbwc between 6402/6404 pair. 74171df8552aSStephen M. Cameron */ 7418adf1b3a3SRobert Elliott if (rc) 7419132aa220STomas Henzl goto out_disable; 7420edd16368SStephen M. Cameron 7421edd16368SStephen M. Cameron /* Now try to get the controller to respond to a no-op */ 74221ba66c9cSRobert Elliott dev_info(&pdev->dev, "Waiting for controller to respond to no-op\n"); 7423edd16368SStephen M. Cameron for (i = 0; i < HPSA_POST_RESET_NOOP_RETRIES; i++) { 7424edd16368SStephen M. Cameron if (hpsa_noop(pdev) == 0) 7425edd16368SStephen M. Cameron break; 7426edd16368SStephen M. Cameron else 7427edd16368SStephen M. Cameron dev_warn(&pdev->dev, "no-op failed%s\n", 7428edd16368SStephen M. Cameron (i < 11 ? "; re-trying" : "")); 7429edd16368SStephen M. Cameron } 7430132aa220STomas Henzl 7431132aa220STomas Henzl out_disable: 7432132aa220STomas Henzl 7433132aa220STomas Henzl pci_disable_device(pdev); 7434132aa220STomas Henzl return rc; 7435edd16368SStephen M. Cameron } 7436edd16368SStephen M. Cameron 74371fb7c98aSRobert Elliott static void hpsa_free_cmd_pool(struct ctlr_info *h) 74381fb7c98aSRobert Elliott { 74391fb7c98aSRobert Elliott kfree(h->cmd_pool_bits); 7440105a3dbcSRobert Elliott h->cmd_pool_bits = NULL; 7441105a3dbcSRobert Elliott if (h->cmd_pool) { 74421fb7c98aSRobert Elliott pci_free_consistent(h->pdev, 74431fb7c98aSRobert Elliott h->nr_cmds * sizeof(struct CommandList), 74441fb7c98aSRobert Elliott h->cmd_pool, 74451fb7c98aSRobert Elliott h->cmd_pool_dhandle); 7446105a3dbcSRobert Elliott h->cmd_pool = NULL; 7447105a3dbcSRobert Elliott h->cmd_pool_dhandle = 0; 7448105a3dbcSRobert Elliott } 7449105a3dbcSRobert Elliott if (h->errinfo_pool) { 74501fb7c98aSRobert Elliott pci_free_consistent(h->pdev, 74511fb7c98aSRobert Elliott h->nr_cmds * sizeof(struct ErrorInfo), 74521fb7c98aSRobert Elliott h->errinfo_pool, 74531fb7c98aSRobert Elliott h->errinfo_pool_dhandle); 7454105a3dbcSRobert Elliott h->errinfo_pool = NULL; 7455105a3dbcSRobert Elliott h->errinfo_pool_dhandle = 0; 7456105a3dbcSRobert Elliott } 74571fb7c98aSRobert Elliott } 74581fb7c98aSRobert Elliott 7459d37ffbe4SRobert Elliott static int hpsa_alloc_cmd_pool(struct ctlr_info *h) 74602e9d1b36SStephen M. Cameron { 74612e9d1b36SStephen M. Cameron h->cmd_pool_bits = kzalloc( 74622e9d1b36SStephen M. Cameron DIV_ROUND_UP(h->nr_cmds, BITS_PER_LONG) * 74632e9d1b36SStephen M. Cameron sizeof(unsigned long), GFP_KERNEL); 74642e9d1b36SStephen M. Cameron h->cmd_pool = pci_alloc_consistent(h->pdev, 74652e9d1b36SStephen M. Cameron h->nr_cmds * sizeof(*h->cmd_pool), 74662e9d1b36SStephen M. Cameron &(h->cmd_pool_dhandle)); 74672e9d1b36SStephen M. Cameron h->errinfo_pool = pci_alloc_consistent(h->pdev, 74682e9d1b36SStephen M. Cameron h->nr_cmds * sizeof(*h->errinfo_pool), 74692e9d1b36SStephen M. Cameron &(h->errinfo_pool_dhandle)); 74702e9d1b36SStephen M. Cameron if ((h->cmd_pool_bits == NULL) 74712e9d1b36SStephen M. Cameron || (h->cmd_pool == NULL) 74722e9d1b36SStephen M. Cameron || (h->errinfo_pool == NULL)) { 74732e9d1b36SStephen M. Cameron dev_err(&h->pdev->dev, "out of memory in %s", __func__); 74742c143342SRobert Elliott goto clean_up; 74752e9d1b36SStephen M. Cameron } 7476360c73bdSStephen Cameron hpsa_preinitialize_commands(h); 74772e9d1b36SStephen M. Cameron return 0; 74782c143342SRobert Elliott clean_up: 74792c143342SRobert Elliott hpsa_free_cmd_pool(h); 74802c143342SRobert Elliott return -ENOMEM; 74812e9d1b36SStephen M. Cameron } 74822e9d1b36SStephen M. Cameron 748341b3cf08SStephen M. Cameron static void hpsa_irq_affinity_hints(struct ctlr_info *h) 748441b3cf08SStephen M. Cameron { 7485ec429952SFabian Frederick int i, cpu; 748641b3cf08SStephen M. Cameron 748741b3cf08SStephen M. Cameron cpu = cpumask_first(cpu_online_mask); 748841b3cf08SStephen M. Cameron for (i = 0; i < h->msix_vector; i++) { 7489ec429952SFabian Frederick irq_set_affinity_hint(h->intr[i], get_cpu_mask(cpu)); 749041b3cf08SStephen M. Cameron cpu = cpumask_next(cpu, cpu_online_mask); 749141b3cf08SStephen M. Cameron } 749241b3cf08SStephen M. Cameron } 749341b3cf08SStephen M. Cameron 7494ec501a18SRobert Elliott /* clear affinity hints and free MSI-X, MSI, or legacy INTx vectors */ 7495ec501a18SRobert Elliott static void hpsa_free_irqs(struct ctlr_info *h) 7496ec501a18SRobert Elliott { 7497ec501a18SRobert Elliott int i; 7498ec501a18SRobert Elliott 7499ec501a18SRobert Elliott if (!h->msix_vector || h->intr_mode != PERF_MODE_INT) { 7500ec501a18SRobert Elliott /* Single reply queue, only one irq to free */ 7501ec501a18SRobert Elliott i = h->intr_mode; 7502ec501a18SRobert Elliott irq_set_affinity_hint(h->intr[i], NULL); 7503ec501a18SRobert Elliott free_irq(h->intr[i], &h->q[i]); 7504105a3dbcSRobert Elliott h->q[i] = 0; 7505ec501a18SRobert Elliott return; 7506ec501a18SRobert Elliott } 7507ec501a18SRobert Elliott 7508ec501a18SRobert Elliott for (i = 0; i < h->msix_vector; i++) { 7509ec501a18SRobert Elliott irq_set_affinity_hint(h->intr[i], NULL); 7510ec501a18SRobert Elliott free_irq(h->intr[i], &h->q[i]); 7511105a3dbcSRobert Elliott h->q[i] = 0; 7512ec501a18SRobert Elliott } 7513a4e17fc1SRobert Elliott for (; i < MAX_REPLY_QUEUES; i++) 7514a4e17fc1SRobert Elliott h->q[i] = 0; 7515ec501a18SRobert Elliott } 7516ec501a18SRobert Elliott 75179ee61794SRobert Elliott /* returns 0 on success; cleans up and returns -Enn on error */ 75189ee61794SRobert Elliott static int hpsa_request_irqs(struct ctlr_info *h, 75190ae01a32SStephen M. Cameron irqreturn_t (*msixhandler)(int, void *), 75200ae01a32SStephen M. Cameron irqreturn_t (*intxhandler)(int, void *)) 75210ae01a32SStephen M. Cameron { 7522254f796bSMatt Gates int rc, i; 75230ae01a32SStephen M. Cameron 7524254f796bSMatt Gates /* 7525254f796bSMatt Gates * initialize h->q[x] = x so that interrupt handlers know which 7526254f796bSMatt Gates * queue to process. 7527254f796bSMatt Gates */ 7528254f796bSMatt Gates for (i = 0; i < MAX_REPLY_QUEUES; i++) 7529254f796bSMatt Gates h->q[i] = (u8) i; 7530254f796bSMatt Gates 7531eee0f03aSHannes Reinecke if (h->intr_mode == PERF_MODE_INT && h->msix_vector > 0) { 7532254f796bSMatt Gates /* If performant mode and MSI-X, use multiple reply queues */ 7533a4e17fc1SRobert Elliott for (i = 0; i < h->msix_vector; i++) { 75348b47004aSRobert Elliott sprintf(h->intrname[i], "%s-msix%d", h->devname, i); 7535254f796bSMatt Gates rc = request_irq(h->intr[i], msixhandler, 75368b47004aSRobert Elliott 0, h->intrname[i], 7537254f796bSMatt Gates &h->q[i]); 7538a4e17fc1SRobert Elliott if (rc) { 7539a4e17fc1SRobert Elliott int j; 7540a4e17fc1SRobert Elliott 7541a4e17fc1SRobert Elliott dev_err(&h->pdev->dev, 7542a4e17fc1SRobert Elliott "failed to get irq %d for %s\n", 7543a4e17fc1SRobert Elliott h->intr[i], h->devname); 7544a4e17fc1SRobert Elliott for (j = 0; j < i; j++) { 7545a4e17fc1SRobert Elliott free_irq(h->intr[j], &h->q[j]); 7546a4e17fc1SRobert Elliott h->q[j] = 0; 7547a4e17fc1SRobert Elliott } 7548a4e17fc1SRobert Elliott for (; j < MAX_REPLY_QUEUES; j++) 7549a4e17fc1SRobert Elliott h->q[j] = 0; 7550a4e17fc1SRobert Elliott return rc; 7551a4e17fc1SRobert Elliott } 7552a4e17fc1SRobert Elliott } 755341b3cf08SStephen M. Cameron hpsa_irq_affinity_hints(h); 7554254f796bSMatt Gates } else { 7555254f796bSMatt Gates /* Use single reply pool */ 7556eee0f03aSHannes Reinecke if (h->msix_vector > 0 || h->msi_vector) { 75578b47004aSRobert Elliott if (h->msix_vector) 75588b47004aSRobert Elliott sprintf(h->intrname[h->intr_mode], 75598b47004aSRobert Elliott "%s-msix", h->devname); 75608b47004aSRobert Elliott else 75618b47004aSRobert Elliott sprintf(h->intrname[h->intr_mode], 75628b47004aSRobert Elliott "%s-msi", h->devname); 7563254f796bSMatt Gates rc = request_irq(h->intr[h->intr_mode], 75648b47004aSRobert Elliott msixhandler, 0, 75658b47004aSRobert Elliott h->intrname[h->intr_mode], 7566254f796bSMatt Gates &h->q[h->intr_mode]); 7567254f796bSMatt Gates } else { 75688b47004aSRobert Elliott sprintf(h->intrname[h->intr_mode], 75698b47004aSRobert Elliott "%s-intx", h->devname); 7570254f796bSMatt Gates rc = request_irq(h->intr[h->intr_mode], 75718b47004aSRobert Elliott intxhandler, IRQF_SHARED, 75728b47004aSRobert Elliott h->intrname[h->intr_mode], 7573254f796bSMatt Gates &h->q[h->intr_mode]); 7574254f796bSMatt Gates } 7575105a3dbcSRobert Elliott irq_set_affinity_hint(h->intr[h->intr_mode], NULL); 7576254f796bSMatt Gates } 75770ae01a32SStephen M. Cameron if (rc) { 7578195f2c65SRobert Elliott dev_err(&h->pdev->dev, "failed to get irq %d for %s\n", 75790ae01a32SStephen M. Cameron h->intr[h->intr_mode], h->devname); 7580195f2c65SRobert Elliott hpsa_free_irqs(h); 75810ae01a32SStephen M. Cameron return -ENODEV; 75820ae01a32SStephen M. Cameron } 75830ae01a32SStephen M. Cameron return 0; 75840ae01a32SStephen M. Cameron } 75850ae01a32SStephen M. Cameron 75866f039790SGreg Kroah-Hartman static int hpsa_kdump_soft_reset(struct ctlr_info *h) 758764670ac8SStephen M. Cameron { 758839c53f55SRobert Elliott int rc; 7589bf43caf3SRobert Elliott hpsa_send_host_reset(h, RAID_CTLR_LUNID, HPSA_RESET_TYPE_CONTROLLER); 759064670ac8SStephen M. Cameron 759164670ac8SStephen M. Cameron dev_info(&h->pdev->dev, "Waiting for board to soft reset.\n"); 759239c53f55SRobert Elliott rc = hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_NOT_READY); 759339c53f55SRobert Elliott if (rc) { 759464670ac8SStephen M. Cameron dev_warn(&h->pdev->dev, "Soft reset had no effect.\n"); 759539c53f55SRobert Elliott return rc; 759664670ac8SStephen M. Cameron } 759764670ac8SStephen M. Cameron 759864670ac8SStephen M. Cameron dev_info(&h->pdev->dev, "Board reset, awaiting READY status.\n"); 759939c53f55SRobert Elliott rc = hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_READY); 760039c53f55SRobert Elliott if (rc) { 760164670ac8SStephen M. Cameron dev_warn(&h->pdev->dev, "Board failed to become ready " 760264670ac8SStephen M. Cameron "after soft reset.\n"); 760339c53f55SRobert Elliott return rc; 760464670ac8SStephen M. Cameron } 760564670ac8SStephen M. Cameron 760664670ac8SStephen M. Cameron return 0; 760764670ac8SStephen M. Cameron } 760864670ac8SStephen M. Cameron 7609072b0518SStephen M. Cameron static void hpsa_free_reply_queues(struct ctlr_info *h) 7610072b0518SStephen M. Cameron { 7611072b0518SStephen M. Cameron int i; 7612072b0518SStephen M. Cameron 7613072b0518SStephen M. Cameron for (i = 0; i < h->nreply_queues; i++) { 7614072b0518SStephen M. Cameron if (!h->reply_queue[i].head) 7615072b0518SStephen M. Cameron continue; 76161fb7c98aSRobert Elliott pci_free_consistent(h->pdev, 76171fb7c98aSRobert Elliott h->reply_queue_size, 76181fb7c98aSRobert Elliott h->reply_queue[i].head, 76191fb7c98aSRobert Elliott h->reply_queue[i].busaddr); 7620072b0518SStephen M. Cameron h->reply_queue[i].head = NULL; 7621072b0518SStephen M. Cameron h->reply_queue[i].busaddr = 0; 7622072b0518SStephen M. Cameron } 7623105a3dbcSRobert Elliott h->reply_queue_size = 0; 7624072b0518SStephen M. Cameron } 7625072b0518SStephen M. Cameron 76260097f0f4SStephen M. Cameron static void hpsa_undo_allocations_after_kdump_soft_reset(struct ctlr_info *h) 76270097f0f4SStephen M. Cameron { 7628105a3dbcSRobert Elliott hpsa_free_performant_mode(h); /* init_one 7 */ 7629105a3dbcSRobert Elliott hpsa_free_sg_chain_blocks(h); /* init_one 6 */ 7630105a3dbcSRobert Elliott hpsa_free_cmd_pool(h); /* init_one 5 */ 7631105a3dbcSRobert Elliott hpsa_free_irqs(h); /* init_one 4 */ 76322946e82bSRobert Elliott scsi_host_put(h->scsi_host); /* init_one 3 */ 76332946e82bSRobert Elliott h->scsi_host = NULL; /* init_one 3 */ 76342946e82bSRobert Elliott hpsa_free_pci_init(h); /* init_one 2_5 */ 76359ecd953aSRobert Elliott free_percpu(h->lockup_detected); /* init_one 2 */ 76369ecd953aSRobert Elliott h->lockup_detected = NULL; /* init_one 2 */ 76379ecd953aSRobert Elliott if (h->resubmit_wq) { 76389ecd953aSRobert Elliott destroy_workqueue(h->resubmit_wq); /* init_one 1 */ 76399ecd953aSRobert Elliott h->resubmit_wq = NULL; 76409ecd953aSRobert Elliott } 76419ecd953aSRobert Elliott if (h->rescan_ctlr_wq) { 76429ecd953aSRobert Elliott destroy_workqueue(h->rescan_ctlr_wq); 76439ecd953aSRobert Elliott h->rescan_ctlr_wq = NULL; 76449ecd953aSRobert Elliott } 7645105a3dbcSRobert Elliott kfree(h); /* init_one 1 */ 764664670ac8SStephen M. Cameron } 764764670ac8SStephen M. Cameron 7648a0c12413SStephen M. Cameron /* Called when controller lockup detected. */ 7649f2405db8SDon Brace static void fail_all_outstanding_cmds(struct ctlr_info *h) 7650a0c12413SStephen M. Cameron { 7651281a7fd0SWebb Scales int i, refcount; 7652281a7fd0SWebb Scales struct CommandList *c; 765325163bd5SWebb Scales int failcount = 0; 7654a0c12413SStephen M. Cameron 7655080ef1ccSDon Brace flush_workqueue(h->resubmit_wq); /* ensure all cmds are fully built */ 7656f2405db8SDon Brace for (i = 0; i < h->nr_cmds; i++) { 7657f2405db8SDon Brace c = h->cmd_pool + i; 7658281a7fd0SWebb Scales refcount = atomic_inc_return(&c->refcount); 7659281a7fd0SWebb Scales if (refcount > 1) { 766025163bd5SWebb Scales c->err_info->CommandStatus = CMD_CTLR_LOCKUP; 76615a3d16f5SStephen M. Cameron finish_cmd(c); 7662433b5f4dSStephen Cameron atomic_dec(&h->commands_outstanding); 766325163bd5SWebb Scales failcount++; 7664a0c12413SStephen M. Cameron } 7665281a7fd0SWebb Scales cmd_free(h, c); 7666281a7fd0SWebb Scales } 766725163bd5SWebb Scales dev_warn(&h->pdev->dev, 766825163bd5SWebb Scales "failed %d commands in fail_all\n", failcount); 7669a0c12413SStephen M. Cameron } 7670a0c12413SStephen M. Cameron 7671094963daSStephen M. Cameron static void set_lockup_detected_for_all_cpus(struct ctlr_info *h, u32 value) 7672094963daSStephen M. Cameron { 7673c8ed0010SRusty Russell int cpu; 7674094963daSStephen M. Cameron 7675c8ed0010SRusty Russell for_each_online_cpu(cpu) { 7676094963daSStephen M. Cameron u32 *lockup_detected; 7677094963daSStephen M. Cameron lockup_detected = per_cpu_ptr(h->lockup_detected, cpu); 7678094963daSStephen M. Cameron *lockup_detected = value; 7679094963daSStephen M. Cameron } 7680094963daSStephen M. Cameron wmb(); /* be sure the per-cpu variables are out to memory */ 7681094963daSStephen M. Cameron } 7682094963daSStephen M. Cameron 7683a0c12413SStephen M. Cameron static void controller_lockup_detected(struct ctlr_info *h) 7684a0c12413SStephen M. Cameron { 7685a0c12413SStephen M. Cameron unsigned long flags; 7686094963daSStephen M. Cameron u32 lockup_detected; 7687a0c12413SStephen M. Cameron 7688a0c12413SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_OFF); 7689a0c12413SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 7690094963daSStephen M. Cameron lockup_detected = readl(h->vaddr + SA5_SCRATCHPAD_OFFSET); 7691094963daSStephen M. Cameron if (!lockup_detected) { 7692094963daSStephen M. Cameron /* no heartbeat, but controller gave us a zero. */ 7693094963daSStephen M. Cameron dev_warn(&h->pdev->dev, 769425163bd5SWebb Scales "lockup detected after %d but scratchpad register is zero\n", 769525163bd5SWebb Scales h->heartbeat_sample_interval / HZ); 7696094963daSStephen M. Cameron lockup_detected = 0xffffffff; 7697094963daSStephen M. Cameron } 7698094963daSStephen M. Cameron set_lockup_detected_for_all_cpus(h, lockup_detected); 7699a0c12413SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 770025163bd5SWebb Scales dev_warn(&h->pdev->dev, "Controller lockup detected: 0x%08x after %d\n", 770125163bd5SWebb Scales lockup_detected, h->heartbeat_sample_interval / HZ); 7702a0c12413SStephen M. Cameron pci_disable_device(h->pdev); 7703f2405db8SDon Brace fail_all_outstanding_cmds(h); 7704a0c12413SStephen M. Cameron } 7705a0c12413SStephen M. Cameron 770625163bd5SWebb Scales static int detect_controller_lockup(struct ctlr_info *h) 7707a0c12413SStephen M. Cameron { 7708a0c12413SStephen M. Cameron u64 now; 7709a0c12413SStephen M. Cameron u32 heartbeat; 7710a0c12413SStephen M. Cameron unsigned long flags; 7711a0c12413SStephen M. Cameron 7712a0c12413SStephen M. Cameron now = get_jiffies_64(); 7713a0c12413SStephen M. Cameron /* If we've received an interrupt recently, we're ok. */ 7714a0c12413SStephen M. Cameron if (time_after64(h->last_intr_timestamp + 7715e85c5974SStephen M. Cameron (h->heartbeat_sample_interval), now)) 771625163bd5SWebb Scales return false; 7717a0c12413SStephen M. Cameron 7718a0c12413SStephen M. Cameron /* 7719a0c12413SStephen M. Cameron * If we've already checked the heartbeat recently, we're ok. 7720a0c12413SStephen M. Cameron * This could happen if someone sends us a signal. We 7721a0c12413SStephen M. Cameron * otherwise don't care about signals in this thread. 7722a0c12413SStephen M. Cameron */ 7723a0c12413SStephen M. Cameron if (time_after64(h->last_heartbeat_timestamp + 7724e85c5974SStephen M. Cameron (h->heartbeat_sample_interval), now)) 772525163bd5SWebb Scales return false; 7726a0c12413SStephen M. Cameron 7727a0c12413SStephen M. Cameron /* If heartbeat has not changed since we last looked, we're not ok. */ 7728a0c12413SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 7729a0c12413SStephen M. Cameron heartbeat = readl(&h->cfgtable->HeartBeat); 7730a0c12413SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 7731a0c12413SStephen M. Cameron if (h->last_heartbeat == heartbeat) { 7732a0c12413SStephen M. Cameron controller_lockup_detected(h); 773325163bd5SWebb Scales return true; 7734a0c12413SStephen M. Cameron } 7735a0c12413SStephen M. Cameron 7736a0c12413SStephen M. Cameron /* We're ok. */ 7737a0c12413SStephen M. Cameron h->last_heartbeat = heartbeat; 7738a0c12413SStephen M. Cameron h->last_heartbeat_timestamp = now; 773925163bd5SWebb Scales return false; 7740a0c12413SStephen M. Cameron } 7741a0c12413SStephen M. Cameron 77429846590eSStephen M. Cameron static void hpsa_ack_ctlr_events(struct ctlr_info *h) 774376438d08SStephen M. Cameron { 774476438d08SStephen M. Cameron int i; 774576438d08SStephen M. Cameron char *event_type; 774676438d08SStephen M. Cameron 7747e4aa3e6aSStephen Cameron if (!(h->fw_support & MISC_FW_EVENT_NOTIFY)) 7748e4aa3e6aSStephen Cameron return; 7749e4aa3e6aSStephen Cameron 775076438d08SStephen M. Cameron /* Ask the controller to clear the events we're handling. */ 77511f7cee8cSStephen M. Cameron if ((h->transMethod & (CFGTBL_Trans_io_accel1 77521f7cee8cSStephen M. Cameron | CFGTBL_Trans_io_accel2)) && 775376438d08SStephen M. Cameron (h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_STATE_CHANGE || 775476438d08SStephen M. Cameron h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_CONFIG_CHANGE)) { 775576438d08SStephen M. Cameron 775676438d08SStephen M. Cameron if (h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_STATE_CHANGE) 775776438d08SStephen M. Cameron event_type = "state change"; 775876438d08SStephen M. Cameron if (h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_CONFIG_CHANGE) 775976438d08SStephen M. Cameron event_type = "configuration change"; 776076438d08SStephen M. Cameron /* Stop sending new RAID offload reqs via the IO accelerator */ 776176438d08SStephen M. Cameron scsi_block_requests(h->scsi_host); 776276438d08SStephen M. Cameron for (i = 0; i < h->ndevices; i++) 776376438d08SStephen M. Cameron h->dev[i]->offload_enabled = 0; 776423100dd9SStephen M. Cameron hpsa_drain_accel_commands(h); 776576438d08SStephen M. Cameron /* Set 'accelerator path config change' bit */ 776676438d08SStephen M. Cameron dev_warn(&h->pdev->dev, 776776438d08SStephen M. Cameron "Acknowledging event: 0x%08x (HP SSD Smart Path %s)\n", 776876438d08SStephen M. Cameron h->events, event_type); 776976438d08SStephen M. Cameron writel(h->events, &(h->cfgtable->clear_event_notify)); 777076438d08SStephen M. Cameron /* Set the "clear event notify field update" bit 6 */ 777176438d08SStephen M. Cameron writel(DOORBELL_CLEAR_EVENTS, h->vaddr + SA5_DOORBELL); 777276438d08SStephen M. Cameron /* Wait until ctlr clears 'clear event notify field', bit 6 */ 777376438d08SStephen M. Cameron hpsa_wait_for_clear_event_notify_ack(h); 777476438d08SStephen M. Cameron scsi_unblock_requests(h->scsi_host); 777576438d08SStephen M. Cameron } else { 777676438d08SStephen M. Cameron /* Acknowledge controller notification events. */ 777776438d08SStephen M. Cameron writel(h->events, &(h->cfgtable->clear_event_notify)); 777876438d08SStephen M. Cameron writel(DOORBELL_CLEAR_EVENTS, h->vaddr + SA5_DOORBELL); 777976438d08SStephen M. Cameron hpsa_wait_for_clear_event_notify_ack(h); 778076438d08SStephen M. Cameron #if 0 778176438d08SStephen M. Cameron writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL); 778276438d08SStephen M. Cameron hpsa_wait_for_mode_change_ack(h); 778376438d08SStephen M. Cameron #endif 778476438d08SStephen M. Cameron } 77859846590eSStephen M. Cameron return; 778676438d08SStephen M. Cameron } 778776438d08SStephen M. Cameron 778876438d08SStephen M. Cameron /* Check a register on the controller to see if there are configuration 778976438d08SStephen M. Cameron * changes (added/changed/removed logical drives, etc.) which mean that 7790e863d68eSScott Teel * we should rescan the controller for devices. 7791e863d68eSScott Teel * Also check flag for driver-initiated rescan. 779276438d08SStephen M. Cameron */ 77939846590eSStephen M. Cameron static int hpsa_ctlr_needs_rescan(struct ctlr_info *h) 779476438d08SStephen M. Cameron { 779576438d08SStephen M. Cameron if (!(h->fw_support & MISC_FW_EVENT_NOTIFY)) 77969846590eSStephen M. Cameron return 0; 779776438d08SStephen M. Cameron 779876438d08SStephen M. Cameron h->events = readl(&(h->cfgtable->event_notify)); 77999846590eSStephen M. Cameron return h->events & RESCAN_REQUIRED_EVENT_BITS; 78009846590eSStephen M. Cameron } 780176438d08SStephen M. Cameron 780276438d08SStephen M. Cameron /* 78039846590eSStephen M. Cameron * Check if any of the offline devices have become ready 780476438d08SStephen M. Cameron */ 78059846590eSStephen M. Cameron static int hpsa_offline_devices_ready(struct ctlr_info *h) 78069846590eSStephen M. Cameron { 78079846590eSStephen M. Cameron unsigned long flags; 78089846590eSStephen M. Cameron struct offline_device_entry *d; 78099846590eSStephen M. Cameron struct list_head *this, *tmp; 78109846590eSStephen M. Cameron 78119846590eSStephen M. Cameron spin_lock_irqsave(&h->offline_device_lock, flags); 78129846590eSStephen M. Cameron list_for_each_safe(this, tmp, &h->offline_device_list) { 78139846590eSStephen M. Cameron d = list_entry(this, struct offline_device_entry, 78149846590eSStephen M. Cameron offline_list); 78159846590eSStephen M. Cameron spin_unlock_irqrestore(&h->offline_device_lock, flags); 7816d1fea47cSStephen M. Cameron if (!hpsa_volume_offline(h, d->scsi3addr)) { 7817d1fea47cSStephen M. Cameron spin_lock_irqsave(&h->offline_device_lock, flags); 7818d1fea47cSStephen M. Cameron list_del(&d->offline_list); 7819d1fea47cSStephen M. Cameron spin_unlock_irqrestore(&h->offline_device_lock, flags); 78209846590eSStephen M. Cameron return 1; 7821d1fea47cSStephen M. Cameron } 78229846590eSStephen M. Cameron spin_lock_irqsave(&h->offline_device_lock, flags); 782376438d08SStephen M. Cameron } 78249846590eSStephen M. Cameron spin_unlock_irqrestore(&h->offline_device_lock, flags); 78259846590eSStephen M. Cameron return 0; 78269846590eSStephen M. Cameron } 78279846590eSStephen M. Cameron 78286636e7f4SDon Brace static void hpsa_rescan_ctlr_worker(struct work_struct *work) 7829a0c12413SStephen M. Cameron { 7830a0c12413SStephen M. Cameron unsigned long flags; 78318a98db73SStephen M. Cameron struct ctlr_info *h = container_of(to_delayed_work(work), 78326636e7f4SDon Brace struct ctlr_info, rescan_ctlr_work); 78336636e7f4SDon Brace 78346636e7f4SDon Brace 78356636e7f4SDon Brace if (h->remove_in_progress) 78368a98db73SStephen M. Cameron return; 78379846590eSStephen M. Cameron 78389846590eSStephen M. Cameron if (hpsa_ctlr_needs_rescan(h) || hpsa_offline_devices_ready(h)) { 78399846590eSStephen M. Cameron scsi_host_get(h->scsi_host); 78409846590eSStephen M. Cameron hpsa_ack_ctlr_events(h); 78419846590eSStephen M. Cameron hpsa_scan_start(h->scsi_host); 78429846590eSStephen M. Cameron scsi_host_put(h->scsi_host); 78439846590eSStephen M. Cameron } 78446636e7f4SDon Brace spin_lock_irqsave(&h->lock, flags); 78456636e7f4SDon Brace if (!h->remove_in_progress) 78466636e7f4SDon Brace queue_delayed_work(h->rescan_ctlr_wq, &h->rescan_ctlr_work, 78476636e7f4SDon Brace h->heartbeat_sample_interval); 78486636e7f4SDon Brace spin_unlock_irqrestore(&h->lock, flags); 78496636e7f4SDon Brace } 78506636e7f4SDon Brace 78516636e7f4SDon Brace static void hpsa_monitor_ctlr_worker(struct work_struct *work) 78526636e7f4SDon Brace { 78536636e7f4SDon Brace unsigned long flags; 78546636e7f4SDon Brace struct ctlr_info *h = container_of(to_delayed_work(work), 78556636e7f4SDon Brace struct ctlr_info, monitor_ctlr_work); 78566636e7f4SDon Brace 78576636e7f4SDon Brace detect_controller_lockup(h); 78586636e7f4SDon Brace if (lockup_detected(h)) 78596636e7f4SDon Brace return; 78609846590eSStephen M. Cameron 78618a98db73SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 78626636e7f4SDon Brace if (!h->remove_in_progress) 78638a98db73SStephen M. Cameron schedule_delayed_work(&h->monitor_ctlr_work, 78648a98db73SStephen M. Cameron h->heartbeat_sample_interval); 78658a98db73SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 7866a0c12413SStephen M. Cameron } 7867a0c12413SStephen M. Cameron 78686636e7f4SDon Brace static struct workqueue_struct *hpsa_create_controller_wq(struct ctlr_info *h, 78696636e7f4SDon Brace char *name) 78706636e7f4SDon Brace { 78716636e7f4SDon Brace struct workqueue_struct *wq = NULL; 78726636e7f4SDon Brace 7873397ea9cbSDon Brace wq = alloc_ordered_workqueue("%s_%d_hpsa", 0, name, h->ctlr); 78746636e7f4SDon Brace if (!wq) 78756636e7f4SDon Brace dev_err(&h->pdev->dev, "failed to create %s workqueue\n", name); 78766636e7f4SDon Brace 78776636e7f4SDon Brace return wq; 78786636e7f4SDon Brace } 78796636e7f4SDon Brace 78806f039790SGreg Kroah-Hartman static int hpsa_init_one(struct pci_dev *pdev, const struct pci_device_id *ent) 78814c2a8c40SStephen M. Cameron { 78824c2a8c40SStephen M. Cameron int dac, rc; 78834c2a8c40SStephen M. Cameron struct ctlr_info *h; 788464670ac8SStephen M. Cameron int try_soft_reset = 0; 788564670ac8SStephen M. Cameron unsigned long flags; 78866b6c1cd7STomas Henzl u32 board_id; 78874c2a8c40SStephen M. Cameron 78884c2a8c40SStephen M. Cameron if (number_of_controllers == 0) 78894c2a8c40SStephen M. Cameron printk(KERN_INFO DRIVER_NAME "\n"); 78904c2a8c40SStephen M. Cameron 78916b6c1cd7STomas Henzl rc = hpsa_lookup_board_id(pdev, &board_id); 78926b6c1cd7STomas Henzl if (rc < 0) { 78936b6c1cd7STomas Henzl dev_warn(&pdev->dev, "Board ID not found\n"); 78946b6c1cd7STomas Henzl return rc; 78956b6c1cd7STomas Henzl } 78966b6c1cd7STomas Henzl 78976b6c1cd7STomas Henzl rc = hpsa_init_reset_devices(pdev, board_id); 789864670ac8SStephen M. Cameron if (rc) { 789964670ac8SStephen M. Cameron if (rc != -ENOTSUPP) 79004c2a8c40SStephen M. Cameron return rc; 790164670ac8SStephen M. Cameron /* If the reset fails in a particular way (it has no way to do 790264670ac8SStephen M. Cameron * a proper hard reset, so returns -ENOTSUPP) we can try to do 790364670ac8SStephen M. Cameron * a soft reset once we get the controller configured up to the 790464670ac8SStephen M. Cameron * point that it can accept a command. 790564670ac8SStephen M. Cameron */ 790664670ac8SStephen M. Cameron try_soft_reset = 1; 790764670ac8SStephen M. Cameron rc = 0; 790864670ac8SStephen M. Cameron } 790964670ac8SStephen M. Cameron 791064670ac8SStephen M. Cameron reinit_after_soft_reset: 79114c2a8c40SStephen M. Cameron 7912303932fdSDon Brace /* Command structures must be aligned on a 32-byte boundary because 7913303932fdSDon Brace * the 5 lower bits of the address are used by the hardware. and by 7914303932fdSDon Brace * the driver. See comments in hpsa.h for more info. 7915303932fdSDon Brace */ 7916303932fdSDon Brace BUILD_BUG_ON(sizeof(struct CommandList) % COMMANDLIST_ALIGNMENT); 7917edd16368SStephen M. Cameron h = kzalloc(sizeof(*h), GFP_KERNEL); 7918105a3dbcSRobert Elliott if (!h) { 7919105a3dbcSRobert Elliott dev_err(&pdev->dev, "Failed to allocate controller head\n"); 7920ecd9aad4SStephen M. Cameron return -ENOMEM; 7921105a3dbcSRobert Elliott } 7922edd16368SStephen M. Cameron 792355c06c71SStephen M. Cameron h->pdev = pdev; 7924105a3dbcSRobert Elliott 7925a9a3a273SStephen M. Cameron h->intr_mode = hpsa_simple_mode ? SIMPLE_MODE_INT : PERF_MODE_INT; 79269846590eSStephen M. Cameron INIT_LIST_HEAD(&h->offline_device_list); 79276eaf46fdSStephen M. Cameron spin_lock_init(&h->lock); 79289846590eSStephen M. Cameron spin_lock_init(&h->offline_device_lock); 79296eaf46fdSStephen M. Cameron spin_lock_init(&h->scan_lock); 793034f0c627SDon Brace atomic_set(&h->passthru_cmds_avail, HPSA_MAX_CONCURRENT_PASSTHRUS); 79319b5c48c2SStephen Cameron atomic_set(&h->abort_cmds_available, HPSA_CMDS_RESERVED_FOR_ABORTS); 7932094963daSStephen M. Cameron 7933094963daSStephen M. Cameron /* Allocate and clear per-cpu variable lockup_detected */ 7934094963daSStephen M. Cameron h->lockup_detected = alloc_percpu(u32); 79352a5ac326SStephen M. Cameron if (!h->lockup_detected) { 7936105a3dbcSRobert Elliott dev_err(&h->pdev->dev, "Failed to allocate lockup detector\n"); 79372a5ac326SStephen M. Cameron rc = -ENOMEM; 79382efa5929SRobert Elliott goto clean1; /* aer/h */ 79392a5ac326SStephen M. Cameron } 7940094963daSStephen M. Cameron set_lockup_detected_for_all_cpus(h, 0); 7941094963daSStephen M. Cameron 794255c06c71SStephen M. Cameron rc = hpsa_pci_init(h); 7943105a3dbcSRobert Elliott if (rc) 79442946e82bSRobert Elliott goto clean2; /* lu, aer/h */ 7945edd16368SStephen M. Cameron 79462946e82bSRobert Elliott /* relies on h-> settings made by hpsa_pci_init, including 79472946e82bSRobert Elliott * interrupt_mode h->intr */ 79482946e82bSRobert Elliott rc = hpsa_scsi_host_alloc(h); 79492946e82bSRobert Elliott if (rc) 79502946e82bSRobert Elliott goto clean2_5; /* pci, lu, aer/h */ 79512946e82bSRobert Elliott 79522946e82bSRobert Elliott sprintf(h->devname, HPSA "%d", h->scsi_host->host_no); 7953edd16368SStephen M. Cameron h->ctlr = number_of_controllers; 7954edd16368SStephen M. Cameron number_of_controllers++; 7955edd16368SStephen M. Cameron 7956edd16368SStephen M. Cameron /* configure PCI DMA stuff */ 7957ecd9aad4SStephen M. Cameron rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)); 7958ecd9aad4SStephen M. Cameron if (rc == 0) { 7959edd16368SStephen M. Cameron dac = 1; 7960ecd9aad4SStephen M. Cameron } else { 7961ecd9aad4SStephen M. Cameron rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32)); 7962ecd9aad4SStephen M. Cameron if (rc == 0) { 7963edd16368SStephen M. Cameron dac = 0; 7964ecd9aad4SStephen M. Cameron } else { 7965edd16368SStephen M. Cameron dev_err(&pdev->dev, "no suitable DMA available\n"); 79662946e82bSRobert Elliott goto clean3; /* shost, pci, lu, aer/h */ 7967edd16368SStephen M. Cameron } 7968ecd9aad4SStephen M. Cameron } 7969edd16368SStephen M. Cameron 7970edd16368SStephen M. Cameron /* make sure the board interrupts are off */ 7971edd16368SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_OFF); 797210f66018SStephen M. Cameron 7973105a3dbcSRobert Elliott rc = hpsa_request_irqs(h, do_hpsa_intr_msi, do_hpsa_intr_intx); 7974105a3dbcSRobert Elliott if (rc) 79752946e82bSRobert Elliott goto clean3; /* shost, pci, lu, aer/h */ 7976d37ffbe4SRobert Elliott rc = hpsa_alloc_cmd_pool(h); 79778947fd10SRobert Elliott if (rc) 79782946e82bSRobert Elliott goto clean4; /* irq, shost, pci, lu, aer/h */ 7979105a3dbcSRobert Elliott rc = hpsa_alloc_sg_chain_blocks(h); 7980105a3dbcSRobert Elliott if (rc) 79812946e82bSRobert Elliott goto clean5; /* cmd, irq, shost, pci, lu, aer/h */ 7982a08a8471SStephen M. Cameron init_waitqueue_head(&h->scan_wait_queue); 79839b5c48c2SStephen Cameron init_waitqueue_head(&h->abort_cmd_wait_queue); 7984*d604f533SWebb Scales init_waitqueue_head(&h->event_sync_wait_queue); 7985*d604f533SWebb Scales mutex_init(&h->reset_mutex); 7986a08a8471SStephen M. Cameron h->scan_finished = 1; /* no scan currently in progress */ 7987edd16368SStephen M. Cameron 7988edd16368SStephen M. Cameron pci_set_drvdata(pdev, h); 79899a41338eSStephen M. Cameron h->ndevices = 0; 7990316b221aSStephen M. Cameron h->hba_mode_enabled = 0; 79912946e82bSRobert Elliott 79929a41338eSStephen M. Cameron spin_lock_init(&h->devlock); 7993105a3dbcSRobert Elliott rc = hpsa_put_ctlr_into_performant_mode(h); 7994105a3dbcSRobert Elliott if (rc) 79952946e82bSRobert Elliott goto clean6; /* sg, cmd, irq, shost, pci, lu, aer/h */ 79962946e82bSRobert Elliott 79972946e82bSRobert Elliott /* hook into SCSI subsystem */ 79982946e82bSRobert Elliott rc = hpsa_scsi_add_host(h); 79992946e82bSRobert Elliott if (rc) 80002946e82bSRobert Elliott goto clean7; /* perf, sg, cmd, irq, shost, pci, lu, aer/h */ 80012efa5929SRobert Elliott 80022efa5929SRobert Elliott /* create the resubmit workqueue */ 80032efa5929SRobert Elliott h->rescan_ctlr_wq = hpsa_create_controller_wq(h, "rescan"); 80042efa5929SRobert Elliott if (!h->rescan_ctlr_wq) { 80052efa5929SRobert Elliott rc = -ENOMEM; 80062efa5929SRobert Elliott goto clean7; 80072efa5929SRobert Elliott } 80082efa5929SRobert Elliott 80092efa5929SRobert Elliott h->resubmit_wq = hpsa_create_controller_wq(h, "resubmit"); 80102efa5929SRobert Elliott if (!h->resubmit_wq) { 80112efa5929SRobert Elliott rc = -ENOMEM; 80122efa5929SRobert Elliott goto clean7; /* aer/h */ 80132efa5929SRobert Elliott } 801464670ac8SStephen M. Cameron 8015105a3dbcSRobert Elliott /* 8016105a3dbcSRobert Elliott * At this point, the controller is ready to take commands. 801764670ac8SStephen M. Cameron * Now, if reset_devices and the hard reset didn't work, try 801864670ac8SStephen M. Cameron * the soft reset and see if that works. 801964670ac8SStephen M. Cameron */ 802064670ac8SStephen M. Cameron if (try_soft_reset) { 802164670ac8SStephen M. Cameron 802264670ac8SStephen M. Cameron /* This is kind of gross. We may or may not get a completion 802364670ac8SStephen M. Cameron * from the soft reset command, and if we do, then the value 802464670ac8SStephen M. Cameron * from the fifo may or may not be valid. So, we wait 10 secs 802564670ac8SStephen M. Cameron * after the reset throwing away any completions we get during 802664670ac8SStephen M. Cameron * that time. Unregister the interrupt handler and register 802764670ac8SStephen M. Cameron * fake ones to scoop up any residual completions. 802864670ac8SStephen M. Cameron */ 802964670ac8SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 803064670ac8SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_OFF); 803164670ac8SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 8032ec501a18SRobert Elliott hpsa_free_irqs(h); 80339ee61794SRobert Elliott rc = hpsa_request_irqs(h, hpsa_msix_discard_completions, 803464670ac8SStephen M. Cameron hpsa_intx_discard_completions); 803564670ac8SStephen M. Cameron if (rc) { 80369ee61794SRobert Elliott dev_warn(&h->pdev->dev, 80379ee61794SRobert Elliott "Failed to request_irq after soft reset.\n"); 8038d498757cSRobert Elliott /* 8039b2ef480cSRobert Elliott * cannot goto clean7 or free_irqs will be called 8040b2ef480cSRobert Elliott * again. Instead, do its work 8041b2ef480cSRobert Elliott */ 8042b2ef480cSRobert Elliott hpsa_free_performant_mode(h); /* clean7 */ 8043b2ef480cSRobert Elliott hpsa_free_sg_chain_blocks(h); /* clean6 */ 8044b2ef480cSRobert Elliott hpsa_free_cmd_pool(h); /* clean5 */ 8045b2ef480cSRobert Elliott /* 8046b2ef480cSRobert Elliott * skip hpsa_free_irqs(h) clean4 since that 8047b2ef480cSRobert Elliott * was just called before request_irqs failed 8048d498757cSRobert Elliott */ 8049d498757cSRobert Elliott goto clean3; 805064670ac8SStephen M. Cameron } 805164670ac8SStephen M. Cameron 805264670ac8SStephen M. Cameron rc = hpsa_kdump_soft_reset(h); 805364670ac8SStephen M. Cameron if (rc) 805464670ac8SStephen M. Cameron /* Neither hard nor soft reset worked, we're hosed. */ 80552946e82bSRobert Elliott goto clean9; 805664670ac8SStephen M. Cameron 805764670ac8SStephen M. Cameron dev_info(&h->pdev->dev, "Board READY.\n"); 805864670ac8SStephen M. Cameron dev_info(&h->pdev->dev, 805964670ac8SStephen M. Cameron "Waiting for stale completions to drain.\n"); 806064670ac8SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_ON); 806164670ac8SStephen M. Cameron msleep(10000); 806264670ac8SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_OFF); 806364670ac8SStephen M. Cameron 806464670ac8SStephen M. Cameron rc = controller_reset_failed(h->cfgtable); 806564670ac8SStephen M. Cameron if (rc) 806664670ac8SStephen M. Cameron dev_info(&h->pdev->dev, 806764670ac8SStephen M. Cameron "Soft reset appears to have failed.\n"); 806864670ac8SStephen M. Cameron 806964670ac8SStephen M. Cameron /* since the controller's reset, we have to go back and re-init 807064670ac8SStephen M. Cameron * everything. Easiest to just forget what we've done and do it 807164670ac8SStephen M. Cameron * all over again. 807264670ac8SStephen M. Cameron */ 807364670ac8SStephen M. Cameron hpsa_undo_allocations_after_kdump_soft_reset(h); 807464670ac8SStephen M. Cameron try_soft_reset = 0; 807564670ac8SStephen M. Cameron if (rc) 8076b2ef480cSRobert Elliott /* don't goto clean, we already unallocated */ 807764670ac8SStephen M. Cameron return -ENODEV; 807864670ac8SStephen M. Cameron 807964670ac8SStephen M. Cameron goto reinit_after_soft_reset; 808064670ac8SStephen M. Cameron } 8081edd16368SStephen M. Cameron 8082da0697bdSScott Teel /* Enable Accelerated IO path at driver layer */ 8083da0697bdSScott Teel h->acciopath_status = 1; 8084da0697bdSScott Teel 8085e863d68eSScott Teel 8086edd16368SStephen M. Cameron /* Turn the interrupts on so we can service requests */ 8087edd16368SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_ON); 8088edd16368SStephen M. Cameron 8089339b2b14SStephen M. Cameron hpsa_hba_inquiry(h); 80908a98db73SStephen M. Cameron 80918a98db73SStephen M. Cameron /* Monitor the controller for firmware lockups */ 80928a98db73SStephen M. Cameron h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL; 80938a98db73SStephen M. Cameron INIT_DELAYED_WORK(&h->monitor_ctlr_work, hpsa_monitor_ctlr_worker); 80948a98db73SStephen M. Cameron schedule_delayed_work(&h->monitor_ctlr_work, 80958a98db73SStephen M. Cameron h->heartbeat_sample_interval); 80966636e7f4SDon Brace INIT_DELAYED_WORK(&h->rescan_ctlr_work, hpsa_rescan_ctlr_worker); 80976636e7f4SDon Brace queue_delayed_work(h->rescan_ctlr_wq, &h->rescan_ctlr_work, 80986636e7f4SDon Brace h->heartbeat_sample_interval); 809988bf6d62SStephen M. Cameron return 0; 8100edd16368SStephen M. Cameron 81012946e82bSRobert Elliott clean9: /* wq, sh, perf, sg, cmd, irq, shost, pci, lu, aer/h */ 8102105a3dbcSRobert Elliott kfree(h->hba_inquiry_data); 81032946e82bSRobert Elliott clean7: /* perf, sg, cmd, irq, shost, pci, lu, aer/h */ 8104105a3dbcSRobert Elliott hpsa_free_performant_mode(h); 8105105a3dbcSRobert Elliott h->access.set_intr_mask(h, HPSA_INTR_OFF); 8106105a3dbcSRobert Elliott clean6: /* sg, cmd, irq, pci, lockup, wq/aer/h */ 810733a2ffceSStephen M. Cameron hpsa_free_sg_chain_blocks(h); 81082946e82bSRobert Elliott clean5: /* cmd, irq, shost, pci, lu, aer/h */ 81092e9d1b36SStephen M. Cameron hpsa_free_cmd_pool(h); 81102946e82bSRobert Elliott clean4: /* irq, shost, pci, lu, aer/h */ 8111ec501a18SRobert Elliott hpsa_free_irqs(h); 81122946e82bSRobert Elliott clean3: /* shost, pci, lu, aer/h */ 81132946e82bSRobert Elliott scsi_host_put(h->scsi_host); 81142946e82bSRobert Elliott h->scsi_host = NULL; 81152946e82bSRobert Elliott clean2_5: /* pci, lu, aer/h */ 8116195f2c65SRobert Elliott hpsa_free_pci_init(h); 81172946e82bSRobert Elliott clean2: /* lu, aer/h */ 8118105a3dbcSRobert Elliott if (h->lockup_detected) { 8119094963daSStephen M. Cameron free_percpu(h->lockup_detected); 8120105a3dbcSRobert Elliott h->lockup_detected = NULL; 8121105a3dbcSRobert Elliott } 8122105a3dbcSRobert Elliott clean1: /* wq/aer/h */ 8123105a3dbcSRobert Elliott if (h->resubmit_wq) { 8124105a3dbcSRobert Elliott destroy_workqueue(h->resubmit_wq); 8125105a3dbcSRobert Elliott h->resubmit_wq = NULL; 8126105a3dbcSRobert Elliott } 8127105a3dbcSRobert Elliott if (h->rescan_ctlr_wq) { 8128105a3dbcSRobert Elliott destroy_workqueue(h->rescan_ctlr_wq); 8129105a3dbcSRobert Elliott h->rescan_ctlr_wq = NULL; 8130105a3dbcSRobert Elliott } 8131edd16368SStephen M. Cameron kfree(h); 8132ecd9aad4SStephen M. Cameron return rc; 8133edd16368SStephen M. Cameron } 8134edd16368SStephen M. Cameron 8135edd16368SStephen M. Cameron static void hpsa_flush_cache(struct ctlr_info *h) 8136edd16368SStephen M. Cameron { 8137edd16368SStephen M. Cameron char *flush_buf; 8138edd16368SStephen M. Cameron struct CommandList *c; 813925163bd5SWebb Scales int rc; 8140702890e3SStephen M. Cameron 8141094963daSStephen M. Cameron if (unlikely(lockup_detected(h))) 8142702890e3SStephen M. Cameron return; 8143edd16368SStephen M. Cameron flush_buf = kzalloc(4, GFP_KERNEL); 8144edd16368SStephen M. Cameron if (!flush_buf) 8145edd16368SStephen M. Cameron return; 8146edd16368SStephen M. Cameron 814745fcb86eSStephen Cameron c = cmd_alloc(h); 8148bf43caf3SRobert Elliott 8149a2dac136SStephen M. Cameron if (fill_cmd(c, HPSA_CACHE_FLUSH, h, flush_buf, 4, 0, 8150a2dac136SStephen M. Cameron RAID_CTLR_LUNID, TYPE_CMD)) { 8151a2dac136SStephen M. Cameron goto out; 8152a2dac136SStephen M. Cameron } 815325163bd5SWebb Scales rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, 815425163bd5SWebb Scales PCI_DMA_TODEVICE, NO_TIMEOUT); 815525163bd5SWebb Scales if (rc) 815625163bd5SWebb Scales goto out; 8157edd16368SStephen M. Cameron if (c->err_info->CommandStatus != 0) 8158a2dac136SStephen M. Cameron out: 8159edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, 8160edd16368SStephen M. Cameron "error flushing cache on controller\n"); 816145fcb86eSStephen Cameron cmd_free(h, c); 8162edd16368SStephen M. Cameron kfree(flush_buf); 8163edd16368SStephen M. Cameron } 8164edd16368SStephen M. Cameron 8165edd16368SStephen M. Cameron static void hpsa_shutdown(struct pci_dev *pdev) 8166edd16368SStephen M. Cameron { 8167edd16368SStephen M. Cameron struct ctlr_info *h; 8168edd16368SStephen M. Cameron 8169edd16368SStephen M. Cameron h = pci_get_drvdata(pdev); 8170edd16368SStephen M. Cameron /* Turn board interrupts off and send the flush cache command 8171edd16368SStephen M. Cameron * sendcmd will turn off interrupt, and send the flush... 8172edd16368SStephen M. Cameron * To write all data in the battery backed cache to disks 8173edd16368SStephen M. Cameron */ 8174edd16368SStephen M. Cameron hpsa_flush_cache(h); 8175edd16368SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_OFF); 8176105a3dbcSRobert Elliott hpsa_free_irqs(h); /* init_one 4 */ 8177cc64c817SRobert Elliott hpsa_disable_interrupt_mode(h); /* pci_init 2 */ 8178edd16368SStephen M. Cameron } 8179edd16368SStephen M. Cameron 81806f039790SGreg Kroah-Hartman static void hpsa_free_device_info(struct ctlr_info *h) 818155e14e76SStephen M. Cameron { 818255e14e76SStephen M. Cameron int i; 818355e14e76SStephen M. Cameron 8184105a3dbcSRobert Elliott for (i = 0; i < h->ndevices; i++) { 818555e14e76SStephen M. Cameron kfree(h->dev[i]); 8186105a3dbcSRobert Elliott h->dev[i] = NULL; 8187105a3dbcSRobert Elliott } 818855e14e76SStephen M. Cameron } 818955e14e76SStephen M. Cameron 81906f039790SGreg Kroah-Hartman static void hpsa_remove_one(struct pci_dev *pdev) 8191edd16368SStephen M. Cameron { 8192edd16368SStephen M. Cameron struct ctlr_info *h; 81938a98db73SStephen M. Cameron unsigned long flags; 8194edd16368SStephen M. Cameron 8195edd16368SStephen M. Cameron if (pci_get_drvdata(pdev) == NULL) { 8196edd16368SStephen M. Cameron dev_err(&pdev->dev, "unable to remove device\n"); 8197edd16368SStephen M. Cameron return; 8198edd16368SStephen M. Cameron } 8199edd16368SStephen M. Cameron h = pci_get_drvdata(pdev); 82008a98db73SStephen M. Cameron 82018a98db73SStephen M. Cameron /* Get rid of any controller monitoring work items */ 82028a98db73SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 82038a98db73SStephen M. Cameron h->remove_in_progress = 1; 82048a98db73SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 82056636e7f4SDon Brace cancel_delayed_work_sync(&h->monitor_ctlr_work); 82066636e7f4SDon Brace cancel_delayed_work_sync(&h->rescan_ctlr_work); 82076636e7f4SDon Brace destroy_workqueue(h->rescan_ctlr_wq); 82086636e7f4SDon Brace destroy_workqueue(h->resubmit_wq); 8209cc64c817SRobert Elliott 8210105a3dbcSRobert Elliott /* includes hpsa_free_irqs - init_one 4 */ 8211195f2c65SRobert Elliott /* includes hpsa_disable_interrupt_mode - pci_init 2 */ 8212edd16368SStephen M. Cameron hpsa_shutdown(pdev); 8213cc64c817SRobert Elliott 8214105a3dbcSRobert Elliott hpsa_free_device_info(h); /* scan */ 8215105a3dbcSRobert Elliott 82162946e82bSRobert Elliott kfree(h->hba_inquiry_data); /* init_one 10 */ 82172946e82bSRobert Elliott h->hba_inquiry_data = NULL; /* init_one 10 */ 82182946e82bSRobert Elliott if (h->scsi_host) 82192946e82bSRobert Elliott scsi_remove_host(h->scsi_host); /* init_one 8 */ 82202946e82bSRobert Elliott hpsa_free_ioaccel2_sg_chain_blocks(h); 8221105a3dbcSRobert Elliott hpsa_free_performant_mode(h); /* init_one 7 */ 8222105a3dbcSRobert Elliott hpsa_free_sg_chain_blocks(h); /* init_one 6 */ 82231fb7c98aSRobert Elliott hpsa_free_cmd_pool(h); /* init_one 5 */ 8224105a3dbcSRobert Elliott 8225105a3dbcSRobert Elliott /* hpsa_free_irqs already called via hpsa_shutdown init_one 4 */ 8226195f2c65SRobert Elliott 82272946e82bSRobert Elliott scsi_host_put(h->scsi_host); /* init_one 3 */ 82282946e82bSRobert Elliott h->scsi_host = NULL; /* init_one 3 */ 82292946e82bSRobert Elliott 8230195f2c65SRobert Elliott /* includes hpsa_disable_interrupt_mode - pci_init 2 */ 82312946e82bSRobert Elliott hpsa_free_pci_init(h); /* init_one 2.5 */ 8232195f2c65SRobert Elliott 8233105a3dbcSRobert Elliott free_percpu(h->lockup_detected); /* init_one 2 */ 8234105a3dbcSRobert Elliott h->lockup_detected = NULL; /* init_one 2 */ 8235105a3dbcSRobert Elliott /* (void) pci_disable_pcie_error_reporting(pdev); */ /* init_one 1 */ 8236105a3dbcSRobert Elliott kfree(h); /* init_one 1 */ 8237edd16368SStephen M. Cameron } 8238edd16368SStephen M. Cameron 8239edd16368SStephen M. Cameron static int hpsa_suspend(__attribute__((unused)) struct pci_dev *pdev, 8240edd16368SStephen M. Cameron __attribute__((unused)) pm_message_t state) 8241edd16368SStephen M. Cameron { 8242edd16368SStephen M. Cameron return -ENOSYS; 8243edd16368SStephen M. Cameron } 8244edd16368SStephen M. Cameron 8245edd16368SStephen M. Cameron static int hpsa_resume(__attribute__((unused)) struct pci_dev *pdev) 8246edd16368SStephen M. Cameron { 8247edd16368SStephen M. Cameron return -ENOSYS; 8248edd16368SStephen M. Cameron } 8249edd16368SStephen M. Cameron 8250edd16368SStephen M. Cameron static struct pci_driver hpsa_pci_driver = { 8251f79cfec6SStephen M. Cameron .name = HPSA, 8252edd16368SStephen M. Cameron .probe = hpsa_init_one, 82536f039790SGreg Kroah-Hartman .remove = hpsa_remove_one, 8254edd16368SStephen M. Cameron .id_table = hpsa_pci_device_id, /* id_table */ 8255edd16368SStephen M. Cameron .shutdown = hpsa_shutdown, 8256edd16368SStephen M. Cameron .suspend = hpsa_suspend, 8257edd16368SStephen M. Cameron .resume = hpsa_resume, 8258edd16368SStephen M. Cameron }; 8259edd16368SStephen M. Cameron 8260303932fdSDon Brace /* Fill in bucket_map[], given nsgs (the max number of 8261303932fdSDon Brace * scatter gather elements supported) and bucket[], 8262303932fdSDon Brace * which is an array of 8 integers. The bucket[] array 8263303932fdSDon Brace * contains 8 different DMA transfer sizes (in 16 8264303932fdSDon Brace * byte increments) which the controller uses to fetch 8265303932fdSDon Brace * commands. This function fills in bucket_map[], which 8266303932fdSDon Brace * maps a given number of scatter gather elements to one of 8267303932fdSDon Brace * the 8 DMA transfer sizes. The point of it is to allow the 8268303932fdSDon Brace * controller to only do as much DMA as needed to fetch the 8269303932fdSDon Brace * command, with the DMA transfer size encoded in the lower 8270303932fdSDon Brace * bits of the command address. 8271303932fdSDon Brace */ 8272303932fdSDon Brace static void calc_bucket_map(int bucket[], int num_buckets, 82732b08b3e9SDon Brace int nsgs, int min_blocks, u32 *bucket_map) 8274303932fdSDon Brace { 8275303932fdSDon Brace int i, j, b, size; 8276303932fdSDon Brace 8277303932fdSDon Brace /* Note, bucket_map must have nsgs+1 entries. */ 8278303932fdSDon Brace for (i = 0; i <= nsgs; i++) { 8279303932fdSDon Brace /* Compute size of a command with i SG entries */ 8280e1f7de0cSMatt Gates size = i + min_blocks; 8281303932fdSDon Brace b = num_buckets; /* Assume the biggest bucket */ 8282303932fdSDon Brace /* Find the bucket that is just big enough */ 8283e1f7de0cSMatt Gates for (j = 0; j < num_buckets; j++) { 8284303932fdSDon Brace if (bucket[j] >= size) { 8285303932fdSDon Brace b = j; 8286303932fdSDon Brace break; 8287303932fdSDon Brace } 8288303932fdSDon Brace } 8289303932fdSDon Brace /* for a command with i SG entries, use bucket b. */ 8290303932fdSDon Brace bucket_map[i] = b; 8291303932fdSDon Brace } 8292303932fdSDon Brace } 8293303932fdSDon Brace 8294105a3dbcSRobert Elliott /* 8295105a3dbcSRobert Elliott * return -ENODEV on err, 0 on success (or no action) 8296105a3dbcSRobert Elliott * allocates numerous items that must be freed later 8297105a3dbcSRobert Elliott */ 8298c706a795SRobert Elliott static int hpsa_enter_performant_mode(struct ctlr_info *h, u32 trans_support) 8299303932fdSDon Brace { 83006c311b57SStephen M. Cameron int i; 83016c311b57SStephen M. Cameron unsigned long register_value; 8302e1f7de0cSMatt Gates unsigned long transMethod = CFGTBL_Trans_Performant | 8303e1f7de0cSMatt Gates (trans_support & CFGTBL_Trans_use_short_tags) | 8304e1f7de0cSMatt Gates CFGTBL_Trans_enable_directed_msix | 8305b9af4937SStephen M. Cameron (trans_support & (CFGTBL_Trans_io_accel1 | 8306b9af4937SStephen M. Cameron CFGTBL_Trans_io_accel2)); 8307e1f7de0cSMatt Gates struct access_method access = SA5_performant_access; 8308def342bdSStephen M. Cameron 8309def342bdSStephen M. Cameron /* This is a bit complicated. There are 8 registers on 8310def342bdSStephen M. Cameron * the controller which we write to to tell it 8 different 8311def342bdSStephen M. Cameron * sizes of commands which there may be. It's a way of 8312def342bdSStephen M. Cameron * reducing the DMA done to fetch each command. Encoded into 8313def342bdSStephen M. Cameron * each command's tag are 3 bits which communicate to the controller 8314def342bdSStephen M. Cameron * which of the eight sizes that command fits within. The size of 8315def342bdSStephen M. Cameron * each command depends on how many scatter gather entries there are. 8316def342bdSStephen M. Cameron * Each SG entry requires 16 bytes. The eight registers are programmed 8317def342bdSStephen M. Cameron * with the number of 16-byte blocks a command of that size requires. 8318def342bdSStephen M. Cameron * The smallest command possible requires 5 such 16 byte blocks. 8319d66ae08bSStephen M. Cameron * the largest command possible requires SG_ENTRIES_IN_CMD + 4 16-byte 8320def342bdSStephen M. Cameron * blocks. Note, this only extends to the SG entries contained 8321def342bdSStephen M. Cameron * within the command block, and does not extend to chained blocks 8322def342bdSStephen M. Cameron * of SG elements. bft[] contains the eight values we write to 8323def342bdSStephen M. Cameron * the registers. They are not evenly distributed, but have more 8324def342bdSStephen M. Cameron * sizes for small commands, and fewer sizes for larger commands. 8325def342bdSStephen M. Cameron */ 8326d66ae08bSStephen M. Cameron int bft[8] = {5, 6, 8, 10, 12, 20, 28, SG_ENTRIES_IN_CMD + 4}; 8327b9af4937SStephen M. Cameron #define MIN_IOACCEL2_BFT_ENTRY 5 8328b9af4937SStephen M. Cameron #define HPSA_IOACCEL2_HEADER_SZ 4 8329b9af4937SStephen M. Cameron int bft2[16] = {MIN_IOACCEL2_BFT_ENTRY, 6, 7, 8, 9, 10, 11, 12, 8330b9af4937SStephen M. Cameron 13, 14, 15, 16, 17, 18, 19, 8331b9af4937SStephen M. Cameron HPSA_IOACCEL2_HEADER_SZ + IOACCEL2_MAXSGENTRIES}; 8332b9af4937SStephen M. Cameron BUILD_BUG_ON(ARRAY_SIZE(bft2) != 16); 8333b9af4937SStephen M. Cameron BUILD_BUG_ON(ARRAY_SIZE(bft) != 8); 8334b9af4937SStephen M. Cameron BUILD_BUG_ON(offsetof(struct io_accel2_cmd, sg) > 8335b9af4937SStephen M. Cameron 16 * MIN_IOACCEL2_BFT_ENTRY); 8336b9af4937SStephen M. Cameron BUILD_BUG_ON(sizeof(struct ioaccel2_sg_element) != 16); 8337d66ae08bSStephen M. Cameron BUILD_BUG_ON(28 > SG_ENTRIES_IN_CMD + 4); 8338303932fdSDon Brace /* 5 = 1 s/g entry or 4k 8339303932fdSDon Brace * 6 = 2 s/g entry or 8k 8340303932fdSDon Brace * 8 = 4 s/g entry or 16k 8341303932fdSDon Brace * 10 = 6 s/g entry or 24k 8342303932fdSDon Brace */ 8343303932fdSDon Brace 8344b3a52e79SStephen M. Cameron /* If the controller supports either ioaccel method then 8345b3a52e79SStephen M. Cameron * we can also use the RAID stack submit path that does not 8346b3a52e79SStephen M. Cameron * perform the superfluous readl() after each command submission. 8347b3a52e79SStephen M. Cameron */ 8348b3a52e79SStephen M. Cameron if (trans_support & (CFGTBL_Trans_io_accel1 | CFGTBL_Trans_io_accel2)) 8349b3a52e79SStephen M. Cameron access = SA5_performant_access_no_read; 8350b3a52e79SStephen M. Cameron 8351303932fdSDon Brace /* Controller spec: zero out this buffer. */ 8352072b0518SStephen M. Cameron for (i = 0; i < h->nreply_queues; i++) 8353072b0518SStephen M. Cameron memset(h->reply_queue[i].head, 0, h->reply_queue_size); 8354303932fdSDon Brace 8355d66ae08bSStephen M. Cameron bft[7] = SG_ENTRIES_IN_CMD + 4; 8356d66ae08bSStephen M. Cameron calc_bucket_map(bft, ARRAY_SIZE(bft), 8357e1f7de0cSMatt Gates SG_ENTRIES_IN_CMD, 4, h->blockFetchTable); 8358303932fdSDon Brace for (i = 0; i < 8; i++) 8359303932fdSDon Brace writel(bft[i], &h->transtable->BlockFetch[i]); 8360303932fdSDon Brace 8361303932fdSDon Brace /* size of controller ring buffer */ 8362303932fdSDon Brace writel(h->max_commands, &h->transtable->RepQSize); 8363254f796bSMatt Gates writel(h->nreply_queues, &h->transtable->RepQCount); 8364303932fdSDon Brace writel(0, &h->transtable->RepQCtrAddrLow32); 8365303932fdSDon Brace writel(0, &h->transtable->RepQCtrAddrHigh32); 8366254f796bSMatt Gates 8367254f796bSMatt Gates for (i = 0; i < h->nreply_queues; i++) { 8368254f796bSMatt Gates writel(0, &h->transtable->RepQAddr[i].upper); 8369072b0518SStephen M. Cameron writel(h->reply_queue[i].busaddr, 8370254f796bSMatt Gates &h->transtable->RepQAddr[i].lower); 8371254f796bSMatt Gates } 8372254f796bSMatt Gates 8373b9af4937SStephen M. Cameron writel(0, &h->cfgtable->HostWrite.command_pool_addr_hi); 8374e1f7de0cSMatt Gates writel(transMethod, &(h->cfgtable->HostWrite.TransportRequest)); 8375e1f7de0cSMatt Gates /* 8376e1f7de0cSMatt Gates * enable outbound interrupt coalescing in accelerator mode; 8377e1f7de0cSMatt Gates */ 8378e1f7de0cSMatt Gates if (trans_support & CFGTBL_Trans_io_accel1) { 8379e1f7de0cSMatt Gates access = SA5_ioaccel_mode1_access; 8380e1f7de0cSMatt Gates writel(10, &h->cfgtable->HostWrite.CoalIntDelay); 8381e1f7de0cSMatt Gates writel(4, &h->cfgtable->HostWrite.CoalIntCount); 8382c349775eSScott Teel } else { 8383c349775eSScott Teel if (trans_support & CFGTBL_Trans_io_accel2) { 8384c349775eSScott Teel access = SA5_ioaccel_mode2_access; 8385c349775eSScott Teel writel(10, &h->cfgtable->HostWrite.CoalIntDelay); 8386c349775eSScott Teel writel(4, &h->cfgtable->HostWrite.CoalIntCount); 8387c349775eSScott Teel } 8388e1f7de0cSMatt Gates } 8389303932fdSDon Brace writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL); 8390c706a795SRobert Elliott if (hpsa_wait_for_mode_change_ack(h)) { 8391c706a795SRobert Elliott dev_err(&h->pdev->dev, 8392c706a795SRobert Elliott "performant mode problem - doorbell timeout\n"); 8393c706a795SRobert Elliott return -ENODEV; 8394c706a795SRobert Elliott } 8395303932fdSDon Brace register_value = readl(&(h->cfgtable->TransportActive)); 8396303932fdSDon Brace if (!(register_value & CFGTBL_Trans_Performant)) { 8397050f7147SStephen Cameron dev_err(&h->pdev->dev, 8398050f7147SStephen Cameron "performant mode problem - transport not active\n"); 8399c706a795SRobert Elliott return -ENODEV; 8400303932fdSDon Brace } 8401960a30e7SStephen M. Cameron /* Change the access methods to the performant access methods */ 8402e1f7de0cSMatt Gates h->access = access; 8403e1f7de0cSMatt Gates h->transMethod = transMethod; 8404e1f7de0cSMatt Gates 8405b9af4937SStephen M. Cameron if (!((trans_support & CFGTBL_Trans_io_accel1) || 8406b9af4937SStephen M. Cameron (trans_support & CFGTBL_Trans_io_accel2))) 8407c706a795SRobert Elliott return 0; 8408e1f7de0cSMatt Gates 8409b9af4937SStephen M. Cameron if (trans_support & CFGTBL_Trans_io_accel1) { 8410e1f7de0cSMatt Gates /* Set up I/O accelerator mode */ 8411e1f7de0cSMatt Gates for (i = 0; i < h->nreply_queues; i++) { 8412e1f7de0cSMatt Gates writel(i, h->vaddr + IOACCEL_MODE1_REPLY_QUEUE_INDEX); 8413e1f7de0cSMatt Gates h->reply_queue[i].current_entry = 8414e1f7de0cSMatt Gates readl(h->vaddr + IOACCEL_MODE1_PRODUCER_INDEX); 8415e1f7de0cSMatt Gates } 8416283b4a9bSStephen M. Cameron bft[7] = h->ioaccel_maxsg + 8; 8417283b4a9bSStephen M. Cameron calc_bucket_map(bft, ARRAY_SIZE(bft), h->ioaccel_maxsg, 8, 8418e1f7de0cSMatt Gates h->ioaccel1_blockFetchTable); 8419e1f7de0cSMatt Gates 8420e1f7de0cSMatt Gates /* initialize all reply queue entries to unused */ 8421072b0518SStephen M. Cameron for (i = 0; i < h->nreply_queues; i++) 8422072b0518SStephen M. Cameron memset(h->reply_queue[i].head, 8423072b0518SStephen M. Cameron (u8) IOACCEL_MODE1_REPLY_UNUSED, 8424072b0518SStephen M. Cameron h->reply_queue_size); 8425e1f7de0cSMatt Gates 8426e1f7de0cSMatt Gates /* set all the constant fields in the accelerator command 8427e1f7de0cSMatt Gates * frames once at init time to save CPU cycles later. 8428e1f7de0cSMatt Gates */ 8429e1f7de0cSMatt Gates for (i = 0; i < h->nr_cmds; i++) { 8430e1f7de0cSMatt Gates struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[i]; 8431e1f7de0cSMatt Gates 8432e1f7de0cSMatt Gates cp->function = IOACCEL1_FUNCTION_SCSIIO; 8433e1f7de0cSMatt Gates cp->err_info = (u32) (h->errinfo_pool_dhandle + 8434e1f7de0cSMatt Gates (i * sizeof(struct ErrorInfo))); 8435e1f7de0cSMatt Gates cp->err_info_len = sizeof(struct ErrorInfo); 8436e1f7de0cSMatt Gates cp->sgl_offset = IOACCEL1_SGLOFFSET; 84372b08b3e9SDon Brace cp->host_context_flags = 84382b08b3e9SDon Brace cpu_to_le16(IOACCEL1_HCFLAGS_CISS_FORMAT); 8439e1f7de0cSMatt Gates cp->timeout_sec = 0; 8440e1f7de0cSMatt Gates cp->ReplyQueue = 0; 844150a0decfSStephen M. Cameron cp->tag = 8442f2405db8SDon Brace cpu_to_le64((i << DIRECT_LOOKUP_SHIFT)); 844350a0decfSStephen M. Cameron cp->host_addr = 844450a0decfSStephen M. Cameron cpu_to_le64(h->ioaccel_cmd_pool_dhandle + 8445e1f7de0cSMatt Gates (i * sizeof(struct io_accel1_cmd))); 8446e1f7de0cSMatt Gates } 8447b9af4937SStephen M. Cameron } else if (trans_support & CFGTBL_Trans_io_accel2) { 8448b9af4937SStephen M. Cameron u64 cfg_offset, cfg_base_addr_index; 8449b9af4937SStephen M. Cameron u32 bft2_offset, cfg_base_addr; 8450b9af4937SStephen M. Cameron int rc; 8451b9af4937SStephen M. Cameron 8452b9af4937SStephen M. Cameron rc = hpsa_find_cfg_addrs(h->pdev, h->vaddr, &cfg_base_addr, 8453b9af4937SStephen M. Cameron &cfg_base_addr_index, &cfg_offset); 8454b9af4937SStephen M. Cameron BUILD_BUG_ON(offsetof(struct io_accel2_cmd, sg) != 64); 8455b9af4937SStephen M. Cameron bft2[15] = h->ioaccel_maxsg + HPSA_IOACCEL2_HEADER_SZ; 8456b9af4937SStephen M. Cameron calc_bucket_map(bft2, ARRAY_SIZE(bft2), h->ioaccel_maxsg, 8457b9af4937SStephen M. Cameron 4, h->ioaccel2_blockFetchTable); 8458b9af4937SStephen M. Cameron bft2_offset = readl(&h->cfgtable->io_accel_request_size_offset); 8459b9af4937SStephen M. Cameron BUILD_BUG_ON(offsetof(struct CfgTable, 8460b9af4937SStephen M. Cameron io_accel_request_size_offset) != 0xb8); 8461b9af4937SStephen M. Cameron h->ioaccel2_bft2_regs = 8462b9af4937SStephen M. Cameron remap_pci_mem(pci_resource_start(h->pdev, 8463b9af4937SStephen M. Cameron cfg_base_addr_index) + 8464b9af4937SStephen M. Cameron cfg_offset + bft2_offset, 8465b9af4937SStephen M. Cameron ARRAY_SIZE(bft2) * 8466b9af4937SStephen M. Cameron sizeof(*h->ioaccel2_bft2_regs)); 8467b9af4937SStephen M. Cameron for (i = 0; i < ARRAY_SIZE(bft2); i++) 8468b9af4937SStephen M. Cameron writel(bft2[i], &h->ioaccel2_bft2_regs[i]); 8469b9af4937SStephen M. Cameron } 8470b9af4937SStephen M. Cameron writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL); 8471c706a795SRobert Elliott if (hpsa_wait_for_mode_change_ack(h)) { 8472c706a795SRobert Elliott dev_err(&h->pdev->dev, 8473c706a795SRobert Elliott "performant mode problem - enabling ioaccel mode\n"); 8474c706a795SRobert Elliott return -ENODEV; 8475c706a795SRobert Elliott } 8476c706a795SRobert Elliott return 0; 8477e1f7de0cSMatt Gates } 8478e1f7de0cSMatt Gates 84791fb7c98aSRobert Elliott /* Free ioaccel1 mode command blocks and block fetch table */ 84801fb7c98aSRobert Elliott static void hpsa_free_ioaccel1_cmd_and_bft(struct ctlr_info *h) 84811fb7c98aSRobert Elliott { 8482105a3dbcSRobert Elliott if (h->ioaccel_cmd_pool) { 84831fb7c98aSRobert Elliott pci_free_consistent(h->pdev, 84841fb7c98aSRobert Elliott h->nr_cmds * sizeof(*h->ioaccel_cmd_pool), 84851fb7c98aSRobert Elliott h->ioaccel_cmd_pool, 84861fb7c98aSRobert Elliott h->ioaccel_cmd_pool_dhandle); 8487105a3dbcSRobert Elliott h->ioaccel_cmd_pool = NULL; 8488105a3dbcSRobert Elliott h->ioaccel_cmd_pool_dhandle = 0; 8489105a3dbcSRobert Elliott } 84901fb7c98aSRobert Elliott kfree(h->ioaccel1_blockFetchTable); 8491105a3dbcSRobert Elliott h->ioaccel1_blockFetchTable = NULL; 84921fb7c98aSRobert Elliott } 84931fb7c98aSRobert Elliott 8494d37ffbe4SRobert Elliott /* Allocate ioaccel1 mode command blocks and block fetch table */ 8495d37ffbe4SRobert Elliott static int hpsa_alloc_ioaccel1_cmd_and_bft(struct ctlr_info *h) 8496e1f7de0cSMatt Gates { 8497283b4a9bSStephen M. Cameron h->ioaccel_maxsg = 8498283b4a9bSStephen M. Cameron readl(&(h->cfgtable->io_accel_max_embedded_sg_count)); 8499283b4a9bSStephen M. Cameron if (h->ioaccel_maxsg > IOACCEL1_MAXSGENTRIES) 8500283b4a9bSStephen M. Cameron h->ioaccel_maxsg = IOACCEL1_MAXSGENTRIES; 8501283b4a9bSStephen M. Cameron 8502e1f7de0cSMatt Gates /* Command structures must be aligned on a 128-byte boundary 8503e1f7de0cSMatt Gates * because the 7 lower bits of the address are used by the 8504e1f7de0cSMatt Gates * hardware. 8505e1f7de0cSMatt Gates */ 8506e1f7de0cSMatt Gates BUILD_BUG_ON(sizeof(struct io_accel1_cmd) % 8507e1f7de0cSMatt Gates IOACCEL1_COMMANDLIST_ALIGNMENT); 8508e1f7de0cSMatt Gates h->ioaccel_cmd_pool = 8509e1f7de0cSMatt Gates pci_alloc_consistent(h->pdev, 8510e1f7de0cSMatt Gates h->nr_cmds * sizeof(*h->ioaccel_cmd_pool), 8511e1f7de0cSMatt Gates &(h->ioaccel_cmd_pool_dhandle)); 8512e1f7de0cSMatt Gates 8513e1f7de0cSMatt Gates h->ioaccel1_blockFetchTable = 8514283b4a9bSStephen M. Cameron kmalloc(((h->ioaccel_maxsg + 1) * 8515e1f7de0cSMatt Gates sizeof(u32)), GFP_KERNEL); 8516e1f7de0cSMatt Gates 8517e1f7de0cSMatt Gates if ((h->ioaccel_cmd_pool == NULL) || 8518e1f7de0cSMatt Gates (h->ioaccel1_blockFetchTable == NULL)) 8519e1f7de0cSMatt Gates goto clean_up; 8520e1f7de0cSMatt Gates 8521e1f7de0cSMatt Gates memset(h->ioaccel_cmd_pool, 0, 8522e1f7de0cSMatt Gates h->nr_cmds * sizeof(*h->ioaccel_cmd_pool)); 8523e1f7de0cSMatt Gates return 0; 8524e1f7de0cSMatt Gates 8525e1f7de0cSMatt Gates clean_up: 85261fb7c98aSRobert Elliott hpsa_free_ioaccel1_cmd_and_bft(h); 85272dd02d74SRobert Elliott return -ENOMEM; 85286c311b57SStephen M. Cameron } 85296c311b57SStephen M. Cameron 85301fb7c98aSRobert Elliott /* Free ioaccel2 mode command blocks and block fetch table */ 85311fb7c98aSRobert Elliott static void hpsa_free_ioaccel2_cmd_and_bft(struct ctlr_info *h) 85321fb7c98aSRobert Elliott { 8533d9a729f3SWebb Scales hpsa_free_ioaccel2_sg_chain_blocks(h); 8534d9a729f3SWebb Scales 8535105a3dbcSRobert Elliott if (h->ioaccel2_cmd_pool) { 85361fb7c98aSRobert Elliott pci_free_consistent(h->pdev, 85371fb7c98aSRobert Elliott h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool), 85381fb7c98aSRobert Elliott h->ioaccel2_cmd_pool, 85391fb7c98aSRobert Elliott h->ioaccel2_cmd_pool_dhandle); 8540105a3dbcSRobert Elliott h->ioaccel2_cmd_pool = NULL; 8541105a3dbcSRobert Elliott h->ioaccel2_cmd_pool_dhandle = 0; 8542105a3dbcSRobert Elliott } 85431fb7c98aSRobert Elliott kfree(h->ioaccel2_blockFetchTable); 8544105a3dbcSRobert Elliott h->ioaccel2_blockFetchTable = NULL; 85451fb7c98aSRobert Elliott } 85461fb7c98aSRobert Elliott 8547d37ffbe4SRobert Elliott /* Allocate ioaccel2 mode command blocks and block fetch table */ 8548d37ffbe4SRobert Elliott static int hpsa_alloc_ioaccel2_cmd_and_bft(struct ctlr_info *h) 8549aca9012aSStephen M. Cameron { 8550d9a729f3SWebb Scales int rc; 8551d9a729f3SWebb Scales 8552aca9012aSStephen M. Cameron /* Allocate ioaccel2 mode command blocks and block fetch table */ 8553aca9012aSStephen M. Cameron 8554aca9012aSStephen M. Cameron h->ioaccel_maxsg = 8555aca9012aSStephen M. Cameron readl(&(h->cfgtable->io_accel_max_embedded_sg_count)); 8556aca9012aSStephen M. Cameron if (h->ioaccel_maxsg > IOACCEL2_MAXSGENTRIES) 8557aca9012aSStephen M. Cameron h->ioaccel_maxsg = IOACCEL2_MAXSGENTRIES; 8558aca9012aSStephen M. Cameron 8559aca9012aSStephen M. Cameron BUILD_BUG_ON(sizeof(struct io_accel2_cmd) % 8560aca9012aSStephen M. Cameron IOACCEL2_COMMANDLIST_ALIGNMENT); 8561aca9012aSStephen M. Cameron h->ioaccel2_cmd_pool = 8562aca9012aSStephen M. Cameron pci_alloc_consistent(h->pdev, 8563aca9012aSStephen M. Cameron h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool), 8564aca9012aSStephen M. Cameron &(h->ioaccel2_cmd_pool_dhandle)); 8565aca9012aSStephen M. Cameron 8566aca9012aSStephen M. Cameron h->ioaccel2_blockFetchTable = 8567aca9012aSStephen M. Cameron kmalloc(((h->ioaccel_maxsg + 1) * 8568aca9012aSStephen M. Cameron sizeof(u32)), GFP_KERNEL); 8569aca9012aSStephen M. Cameron 8570aca9012aSStephen M. Cameron if ((h->ioaccel2_cmd_pool == NULL) || 8571d9a729f3SWebb Scales (h->ioaccel2_blockFetchTable == NULL)) { 8572d9a729f3SWebb Scales rc = -ENOMEM; 8573d9a729f3SWebb Scales goto clean_up; 8574d9a729f3SWebb Scales } 8575d9a729f3SWebb Scales 8576d9a729f3SWebb Scales rc = hpsa_allocate_ioaccel2_sg_chain_blocks(h); 8577d9a729f3SWebb Scales if (rc) 8578aca9012aSStephen M. Cameron goto clean_up; 8579aca9012aSStephen M. Cameron 8580aca9012aSStephen M. Cameron memset(h->ioaccel2_cmd_pool, 0, 8581aca9012aSStephen M. Cameron h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool)); 8582aca9012aSStephen M. Cameron return 0; 8583aca9012aSStephen M. Cameron 8584aca9012aSStephen M. Cameron clean_up: 85851fb7c98aSRobert Elliott hpsa_free_ioaccel2_cmd_and_bft(h); 8586d9a729f3SWebb Scales return rc; 8587aca9012aSStephen M. Cameron } 8588aca9012aSStephen M. Cameron 8589105a3dbcSRobert Elliott /* Free items allocated by hpsa_put_ctlr_into_performant_mode */ 8590105a3dbcSRobert Elliott static void hpsa_free_performant_mode(struct ctlr_info *h) 8591105a3dbcSRobert Elliott { 8592105a3dbcSRobert Elliott kfree(h->blockFetchTable); 8593105a3dbcSRobert Elliott h->blockFetchTable = NULL; 8594105a3dbcSRobert Elliott hpsa_free_reply_queues(h); 8595105a3dbcSRobert Elliott hpsa_free_ioaccel1_cmd_and_bft(h); 8596105a3dbcSRobert Elliott hpsa_free_ioaccel2_cmd_and_bft(h); 8597105a3dbcSRobert Elliott } 8598105a3dbcSRobert Elliott 8599105a3dbcSRobert Elliott /* return -ENODEV on error, 0 on success (or no action) 8600105a3dbcSRobert Elliott * allocates numerous items that must be freed later 8601105a3dbcSRobert Elliott */ 8602105a3dbcSRobert Elliott static int hpsa_put_ctlr_into_performant_mode(struct ctlr_info *h) 86036c311b57SStephen M. Cameron { 86046c311b57SStephen M. Cameron u32 trans_support; 8605e1f7de0cSMatt Gates unsigned long transMethod = CFGTBL_Trans_Performant | 8606e1f7de0cSMatt Gates CFGTBL_Trans_use_short_tags; 8607105a3dbcSRobert Elliott int i, rc; 86086c311b57SStephen M. Cameron 860902ec19c8SStephen M. Cameron if (hpsa_simple_mode) 8610105a3dbcSRobert Elliott return 0; 861102ec19c8SStephen M. Cameron 861267c99a72Sscameron@beardog.cce.hp.com trans_support = readl(&(h->cfgtable->TransportSupport)); 861367c99a72Sscameron@beardog.cce.hp.com if (!(trans_support & PERFORMANT_MODE)) 8614105a3dbcSRobert Elliott return 0; 861567c99a72Sscameron@beardog.cce.hp.com 8616e1f7de0cSMatt Gates /* Check for I/O accelerator mode support */ 8617e1f7de0cSMatt Gates if (trans_support & CFGTBL_Trans_io_accel1) { 8618e1f7de0cSMatt Gates transMethod |= CFGTBL_Trans_io_accel1 | 8619e1f7de0cSMatt Gates CFGTBL_Trans_enable_directed_msix; 8620105a3dbcSRobert Elliott rc = hpsa_alloc_ioaccel1_cmd_and_bft(h); 8621105a3dbcSRobert Elliott if (rc) 8622105a3dbcSRobert Elliott return rc; 8623105a3dbcSRobert Elliott } else if (trans_support & CFGTBL_Trans_io_accel2) { 8624aca9012aSStephen M. Cameron transMethod |= CFGTBL_Trans_io_accel2 | 8625aca9012aSStephen M. Cameron CFGTBL_Trans_enable_directed_msix; 8626105a3dbcSRobert Elliott rc = hpsa_alloc_ioaccel2_cmd_and_bft(h); 8627105a3dbcSRobert Elliott if (rc) 8628105a3dbcSRobert Elliott return rc; 8629e1f7de0cSMatt Gates } 8630e1f7de0cSMatt Gates 8631eee0f03aSHannes Reinecke h->nreply_queues = h->msix_vector > 0 ? h->msix_vector : 1; 8632cba3d38bSStephen M. Cameron hpsa_get_max_perf_mode_cmds(h); 86336c311b57SStephen M. Cameron /* Performant mode ring buffer and supporting data structures */ 8634072b0518SStephen M. Cameron h->reply_queue_size = h->max_commands * sizeof(u64); 86356c311b57SStephen M. Cameron 8636254f796bSMatt Gates for (i = 0; i < h->nreply_queues; i++) { 8637072b0518SStephen M. Cameron h->reply_queue[i].head = pci_alloc_consistent(h->pdev, 8638072b0518SStephen M. Cameron h->reply_queue_size, 8639072b0518SStephen M. Cameron &(h->reply_queue[i].busaddr)); 8640105a3dbcSRobert Elliott if (!h->reply_queue[i].head) { 8641105a3dbcSRobert Elliott rc = -ENOMEM; 8642105a3dbcSRobert Elliott goto clean1; /* rq, ioaccel */ 8643105a3dbcSRobert Elliott } 8644254f796bSMatt Gates h->reply_queue[i].size = h->max_commands; 8645254f796bSMatt Gates h->reply_queue[i].wraparound = 1; /* spec: init to 1 */ 8646254f796bSMatt Gates h->reply_queue[i].current_entry = 0; 8647254f796bSMatt Gates } 8648254f796bSMatt Gates 86496c311b57SStephen M. Cameron /* Need a block fetch table for performant mode */ 8650d66ae08bSStephen M. Cameron h->blockFetchTable = kmalloc(((SG_ENTRIES_IN_CMD + 1) * 86516c311b57SStephen M. Cameron sizeof(u32)), GFP_KERNEL); 8652105a3dbcSRobert Elliott if (!h->blockFetchTable) { 8653105a3dbcSRobert Elliott rc = -ENOMEM; 8654105a3dbcSRobert Elliott goto clean1; /* rq, ioaccel */ 8655105a3dbcSRobert Elliott } 86566c311b57SStephen M. Cameron 8657105a3dbcSRobert Elliott rc = hpsa_enter_performant_mode(h, trans_support); 8658105a3dbcSRobert Elliott if (rc) 8659105a3dbcSRobert Elliott goto clean2; /* bft, rq, ioaccel */ 8660105a3dbcSRobert Elliott return 0; 8661303932fdSDon Brace 8662105a3dbcSRobert Elliott clean2: /* bft, rq, ioaccel */ 8663303932fdSDon Brace kfree(h->blockFetchTable); 8664105a3dbcSRobert Elliott h->blockFetchTable = NULL; 8665105a3dbcSRobert Elliott clean1: /* rq, ioaccel */ 8666105a3dbcSRobert Elliott hpsa_free_reply_queues(h); 8667105a3dbcSRobert Elliott hpsa_free_ioaccel1_cmd_and_bft(h); 8668105a3dbcSRobert Elliott hpsa_free_ioaccel2_cmd_and_bft(h); 8669105a3dbcSRobert Elliott return rc; 8670303932fdSDon Brace } 8671303932fdSDon Brace 867223100dd9SStephen M. Cameron static int is_accelerated_cmd(struct CommandList *c) 867376438d08SStephen M. Cameron { 867423100dd9SStephen M. Cameron return c->cmd_type == CMD_IOACCEL1 || c->cmd_type == CMD_IOACCEL2; 867523100dd9SStephen M. Cameron } 867623100dd9SStephen M. Cameron 867723100dd9SStephen M. Cameron static void hpsa_drain_accel_commands(struct ctlr_info *h) 867823100dd9SStephen M. Cameron { 867923100dd9SStephen M. Cameron struct CommandList *c = NULL; 8680f2405db8SDon Brace int i, accel_cmds_out; 8681281a7fd0SWebb Scales int refcount; 868276438d08SStephen M. Cameron 8683f2405db8SDon Brace do { /* wait for all outstanding ioaccel commands to drain out */ 868423100dd9SStephen M. Cameron accel_cmds_out = 0; 8685f2405db8SDon Brace for (i = 0; i < h->nr_cmds; i++) { 8686f2405db8SDon Brace c = h->cmd_pool + i; 8687281a7fd0SWebb Scales refcount = atomic_inc_return(&c->refcount); 8688281a7fd0SWebb Scales if (refcount > 1) /* Command is allocated */ 868923100dd9SStephen M. Cameron accel_cmds_out += is_accelerated_cmd(c); 8690281a7fd0SWebb Scales cmd_free(h, c); 8691f2405db8SDon Brace } 869223100dd9SStephen M. Cameron if (accel_cmds_out <= 0) 869376438d08SStephen M. Cameron break; 869476438d08SStephen M. Cameron msleep(100); 869576438d08SStephen M. Cameron } while (1); 869676438d08SStephen M. Cameron } 869776438d08SStephen M. Cameron 8698edd16368SStephen M. Cameron /* 8699edd16368SStephen M. Cameron * This is it. Register the PCI driver information for the cards we control 8700edd16368SStephen M. Cameron * the OS will call our registered routines when it finds one of our cards. 8701edd16368SStephen M. Cameron */ 8702edd16368SStephen M. Cameron static int __init hpsa_init(void) 8703edd16368SStephen M. Cameron { 870431468401SMike Miller return pci_register_driver(&hpsa_pci_driver); 8705edd16368SStephen M. Cameron } 8706edd16368SStephen M. Cameron 8707edd16368SStephen M. Cameron static void __exit hpsa_cleanup(void) 8708edd16368SStephen M. Cameron { 8709edd16368SStephen M. Cameron pci_unregister_driver(&hpsa_pci_driver); 8710edd16368SStephen M. Cameron } 8711edd16368SStephen M. Cameron 8712e1f7de0cSMatt Gates static void __attribute__((unused)) verify_offsets(void) 8713e1f7de0cSMatt Gates { 8714e1f7de0cSMatt Gates #define VERIFY_OFFSET(member, offset) \ 8715dd0e19f3SScott Teel BUILD_BUG_ON(offsetof(struct raid_map_data, member) != offset) 8716dd0e19f3SScott Teel 8717dd0e19f3SScott Teel VERIFY_OFFSET(structure_size, 0); 8718dd0e19f3SScott Teel VERIFY_OFFSET(volume_blk_size, 4); 8719dd0e19f3SScott Teel VERIFY_OFFSET(volume_blk_cnt, 8); 8720dd0e19f3SScott Teel VERIFY_OFFSET(phys_blk_shift, 16); 8721dd0e19f3SScott Teel VERIFY_OFFSET(parity_rotation_shift, 17); 8722dd0e19f3SScott Teel VERIFY_OFFSET(strip_size, 18); 8723dd0e19f3SScott Teel VERIFY_OFFSET(disk_starting_blk, 20); 8724dd0e19f3SScott Teel VERIFY_OFFSET(disk_blk_cnt, 28); 8725dd0e19f3SScott Teel VERIFY_OFFSET(data_disks_per_row, 36); 8726dd0e19f3SScott Teel VERIFY_OFFSET(metadata_disks_per_row, 38); 8727dd0e19f3SScott Teel VERIFY_OFFSET(row_cnt, 40); 8728dd0e19f3SScott Teel VERIFY_OFFSET(layout_map_count, 42); 8729dd0e19f3SScott Teel VERIFY_OFFSET(flags, 44); 8730dd0e19f3SScott Teel VERIFY_OFFSET(dekindex, 46); 8731dd0e19f3SScott Teel /* VERIFY_OFFSET(reserved, 48 */ 8732dd0e19f3SScott Teel VERIFY_OFFSET(data, 64); 8733dd0e19f3SScott Teel 8734dd0e19f3SScott Teel #undef VERIFY_OFFSET 8735dd0e19f3SScott Teel 8736dd0e19f3SScott Teel #define VERIFY_OFFSET(member, offset) \ 8737b66cc250SMike Miller BUILD_BUG_ON(offsetof(struct io_accel2_cmd, member) != offset) 8738b66cc250SMike Miller 8739b66cc250SMike Miller VERIFY_OFFSET(IU_type, 0); 8740b66cc250SMike Miller VERIFY_OFFSET(direction, 1); 8741b66cc250SMike Miller VERIFY_OFFSET(reply_queue, 2); 8742b66cc250SMike Miller /* VERIFY_OFFSET(reserved1, 3); */ 8743b66cc250SMike Miller VERIFY_OFFSET(scsi_nexus, 4); 8744b66cc250SMike Miller VERIFY_OFFSET(Tag, 8); 8745b66cc250SMike Miller VERIFY_OFFSET(cdb, 16); 8746b66cc250SMike Miller VERIFY_OFFSET(cciss_lun, 32); 8747b66cc250SMike Miller VERIFY_OFFSET(data_len, 40); 8748b66cc250SMike Miller VERIFY_OFFSET(cmd_priority_task_attr, 44); 8749b66cc250SMike Miller VERIFY_OFFSET(sg_count, 45); 8750b66cc250SMike Miller /* VERIFY_OFFSET(reserved3 */ 8751b66cc250SMike Miller VERIFY_OFFSET(err_ptr, 48); 8752b66cc250SMike Miller VERIFY_OFFSET(err_len, 56); 8753b66cc250SMike Miller /* VERIFY_OFFSET(reserved4 */ 8754b66cc250SMike Miller VERIFY_OFFSET(sg, 64); 8755b66cc250SMike Miller 8756b66cc250SMike Miller #undef VERIFY_OFFSET 8757b66cc250SMike Miller 8758b66cc250SMike Miller #define VERIFY_OFFSET(member, offset) \ 8759e1f7de0cSMatt Gates BUILD_BUG_ON(offsetof(struct io_accel1_cmd, member) != offset) 8760e1f7de0cSMatt Gates 8761e1f7de0cSMatt Gates VERIFY_OFFSET(dev_handle, 0x00); 8762e1f7de0cSMatt Gates VERIFY_OFFSET(reserved1, 0x02); 8763e1f7de0cSMatt Gates VERIFY_OFFSET(function, 0x03); 8764e1f7de0cSMatt Gates VERIFY_OFFSET(reserved2, 0x04); 8765e1f7de0cSMatt Gates VERIFY_OFFSET(err_info, 0x0C); 8766e1f7de0cSMatt Gates VERIFY_OFFSET(reserved3, 0x10); 8767e1f7de0cSMatt Gates VERIFY_OFFSET(err_info_len, 0x12); 8768e1f7de0cSMatt Gates VERIFY_OFFSET(reserved4, 0x13); 8769e1f7de0cSMatt Gates VERIFY_OFFSET(sgl_offset, 0x14); 8770e1f7de0cSMatt Gates VERIFY_OFFSET(reserved5, 0x15); 8771e1f7de0cSMatt Gates VERIFY_OFFSET(transfer_len, 0x1C); 8772e1f7de0cSMatt Gates VERIFY_OFFSET(reserved6, 0x20); 8773e1f7de0cSMatt Gates VERIFY_OFFSET(io_flags, 0x24); 8774e1f7de0cSMatt Gates VERIFY_OFFSET(reserved7, 0x26); 8775e1f7de0cSMatt Gates VERIFY_OFFSET(LUN, 0x34); 8776e1f7de0cSMatt Gates VERIFY_OFFSET(control, 0x3C); 8777e1f7de0cSMatt Gates VERIFY_OFFSET(CDB, 0x40); 8778e1f7de0cSMatt Gates VERIFY_OFFSET(reserved8, 0x50); 8779e1f7de0cSMatt Gates VERIFY_OFFSET(host_context_flags, 0x60); 8780e1f7de0cSMatt Gates VERIFY_OFFSET(timeout_sec, 0x62); 8781e1f7de0cSMatt Gates VERIFY_OFFSET(ReplyQueue, 0x64); 8782e1f7de0cSMatt Gates VERIFY_OFFSET(reserved9, 0x65); 878350a0decfSStephen M. Cameron VERIFY_OFFSET(tag, 0x68); 8784e1f7de0cSMatt Gates VERIFY_OFFSET(host_addr, 0x70); 8785e1f7de0cSMatt Gates VERIFY_OFFSET(CISS_LUN, 0x78); 8786e1f7de0cSMatt Gates VERIFY_OFFSET(SG, 0x78 + 8); 8787e1f7de0cSMatt Gates #undef VERIFY_OFFSET 8788e1f7de0cSMatt Gates } 8789e1f7de0cSMatt Gates 8790edd16368SStephen M. Cameron module_init(hpsa_init); 8791edd16368SStephen M. Cameron module_exit(hpsa_cleanup); 8792