1edd16368SStephen M. Cameron /* 2edd16368SStephen M. Cameron * Disk Array driver for HP Smart Array SAS controllers 394c7bc31SDon Brace * Copyright 2016 Microsemi Corporation 41358f6dcSDon Brace * Copyright 2014-2015 PMC-Sierra, Inc. 51358f6dcSDon Brace * Copyright 2000,2009-2015 Hewlett-Packard Development Company, L.P. 6edd16368SStephen M. Cameron * 7edd16368SStephen M. Cameron * This program is free software; you can redistribute it and/or modify 8edd16368SStephen M. Cameron * it under the terms of the GNU General Public License as published by 9edd16368SStephen M. Cameron * the Free Software Foundation; version 2 of the License. 10edd16368SStephen M. Cameron * 11edd16368SStephen M. Cameron * This program is distributed in the hope that it will be useful, 12edd16368SStephen M. Cameron * but WITHOUT ANY WARRANTY; without even the implied warranty of 13edd16368SStephen M. Cameron * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or 14edd16368SStephen M. Cameron * NON INFRINGEMENT. See the GNU General Public License for more details. 15edd16368SStephen M. Cameron * 1694c7bc31SDon Brace * Questions/Comments/Bugfixes to esc.storagedev@microsemi.com 17edd16368SStephen M. Cameron * 18edd16368SStephen M. Cameron */ 19edd16368SStephen M. Cameron 20edd16368SStephen M. Cameron #include <linux/module.h> 21edd16368SStephen M. Cameron #include <linux/interrupt.h> 22edd16368SStephen M. Cameron #include <linux/types.h> 23edd16368SStephen M. Cameron #include <linux/pci.h> 24e5a44df8SMatthew Garrett #include <linux/pci-aspm.h> 25edd16368SStephen M. Cameron #include <linux/kernel.h> 26edd16368SStephen M. Cameron #include <linux/slab.h> 27edd16368SStephen M. Cameron #include <linux/delay.h> 28edd16368SStephen M. Cameron #include <linux/fs.h> 29edd16368SStephen M. Cameron #include <linux/timer.h> 30edd16368SStephen M. Cameron #include <linux/init.h> 31edd16368SStephen M. Cameron #include <linux/spinlock.h> 32edd16368SStephen M. Cameron #include <linux/compat.h> 33edd16368SStephen M. Cameron #include <linux/blktrace_api.h> 34edd16368SStephen M. Cameron #include <linux/uaccess.h> 35edd16368SStephen M. Cameron #include <linux/io.h> 36edd16368SStephen M. Cameron #include <linux/dma-mapping.h> 37edd16368SStephen M. Cameron #include <linux/completion.h> 38edd16368SStephen M. Cameron #include <linux/moduleparam.h> 39edd16368SStephen M. Cameron #include <scsi/scsi.h> 40edd16368SStephen M. Cameron #include <scsi/scsi_cmnd.h> 41edd16368SStephen M. Cameron #include <scsi/scsi_device.h> 42edd16368SStephen M. Cameron #include <scsi/scsi_host.h> 43667e23d4SStephen M. Cameron #include <scsi/scsi_tcq.h> 449437ac43SStephen Cameron #include <scsi/scsi_eh.h> 45d04e62b9SKevin Barnett #include <scsi/scsi_transport_sas.h> 4673153fe5SWebb Scales #include <scsi/scsi_dbg.h> 47edd16368SStephen M. Cameron #include <linux/cciss_ioctl.h> 48edd16368SStephen M. Cameron #include <linux/string.h> 49edd16368SStephen M. Cameron #include <linux/bitmap.h> 5060063497SArun Sharma #include <linux/atomic.h> 51a0c12413SStephen M. Cameron #include <linux/jiffies.h> 5242a91641SDon Brace #include <linux/percpu-defs.h> 53094963daSStephen M. Cameron #include <linux/percpu.h> 542b08b3e9SDon Brace #include <asm/unaligned.h> 55283b4a9bSStephen M. Cameron #include <asm/div64.h> 56edd16368SStephen M. Cameron #include "hpsa_cmd.h" 57edd16368SStephen M. Cameron #include "hpsa.h" 58edd16368SStephen M. Cameron 59ec2c3aa9SDon Brace /* 60ec2c3aa9SDon Brace * HPSA_DRIVER_VERSION must be 3 byte values (0-255) separated by '.' 61ec2c3aa9SDon Brace * with an optional trailing '-' followed by a byte value (0-255). 62ec2c3aa9SDon Brace */ 6330c0061cSDon Brace #define HPSA_DRIVER_VERSION "3.4.20-0" 64edd16368SStephen M. Cameron #define DRIVER_NAME "HP HPSA Driver (v " HPSA_DRIVER_VERSION ")" 65f79cfec6SStephen M. Cameron #define HPSA "hpsa" 66edd16368SStephen M. Cameron 67007e7aa9SRobert Elliott /* How long to wait for CISS doorbell communication */ 68007e7aa9SRobert Elliott #define CLEAR_EVENT_WAIT_INTERVAL 20 /* ms for each msleep() call */ 69007e7aa9SRobert Elliott #define MODE_CHANGE_WAIT_INTERVAL 10 /* ms for each msleep() call */ 70007e7aa9SRobert Elliott #define MAX_CLEAR_EVENT_WAIT 30000 /* times 20 ms = 600 s */ 71007e7aa9SRobert Elliott #define MAX_MODE_CHANGE_WAIT 2000 /* times 10 ms = 20 s */ 72edd16368SStephen M. Cameron #define MAX_IOCTL_CONFIG_WAIT 1000 73edd16368SStephen M. Cameron 74edd16368SStephen M. Cameron /*define how many times we will try a command because of bus resets */ 75edd16368SStephen M. Cameron #define MAX_CMD_RETRIES 3 76edd16368SStephen M. Cameron 77edd16368SStephen M. Cameron /* Embedded module documentation macros - see modules.h */ 78edd16368SStephen M. Cameron MODULE_AUTHOR("Hewlett-Packard Company"); 79edd16368SStephen M. Cameron MODULE_DESCRIPTION("Driver for HP Smart Array Controller version " \ 80edd16368SStephen M. Cameron HPSA_DRIVER_VERSION); 81edd16368SStephen M. Cameron MODULE_SUPPORTED_DEVICE("HP Smart Array Controllers"); 82edd16368SStephen M. Cameron MODULE_VERSION(HPSA_DRIVER_VERSION); 83edd16368SStephen M. Cameron MODULE_LICENSE("GPL"); 84253d2464SHannes Reinecke MODULE_ALIAS("cciss"); 85edd16368SStephen M. Cameron 8602ec19c8SStephen M. Cameron static int hpsa_simple_mode; 8702ec19c8SStephen M. Cameron module_param(hpsa_simple_mode, int, S_IRUGO|S_IWUSR); 8802ec19c8SStephen M. Cameron MODULE_PARM_DESC(hpsa_simple_mode, 8902ec19c8SStephen M. Cameron "Use 'simple mode' rather than 'performant mode'"); 90edd16368SStephen M. Cameron 91edd16368SStephen M. Cameron /* define the PCI info for the cards we can control */ 92edd16368SStephen M. Cameron static const struct pci_device_id hpsa_pci_device_id[] = { 93edd16368SStephen M. Cameron {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x3241}, 94edd16368SStephen M. Cameron {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x3243}, 95edd16368SStephen M. Cameron {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x3245}, 96edd16368SStephen M. Cameron {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x3247}, 97edd16368SStephen M. Cameron {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x3249}, 98163dbcd8SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x324A}, 99163dbcd8SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x324B}, 100f8b01eb9SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSE, 0x103C, 0x3233}, 1019143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3350}, 1029143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3351}, 1039143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3352}, 1049143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3353}, 1059143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3354}, 1069143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3355}, 1079143a961Sscameron@beardog.cce.hp.com {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSF, 0x103C, 0x3356}, 1087f1974a7SDon Brace {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103c, 0x1920}, 109fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1921}, 110fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1922}, 111fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1923}, 112fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1924}, 1137f1974a7SDon Brace {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103c, 0x1925}, 114fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1926}, 115fe0c9610SMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1928}, 11697b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSH, 0x103C, 0x1929}, 11797b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21BD}, 11897b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21BE}, 11997b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21BF}, 12097b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C0}, 12197b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C1}, 12297b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C2}, 12397b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C3}, 12497b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C4}, 12597b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C5}, 1263b7a45e5SJoe Handzik {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C6}, 12797b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C7}, 12897b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C8}, 12997b9f53dSMike Miller {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21C9}, 1303b7a45e5SJoe Handzik {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21CA}, 1313b7a45e5SJoe Handzik {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21CB}, 1323b7a45e5SJoe Handzik {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21CC}, 1333b7a45e5SJoe Handzik {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21CD}, 1343b7a45e5SJoe Handzik {PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_CISSI, 0x103C, 0x21CE}, 135fdfa4b6dSDon Brace {PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0580}, 136cbb47dcbSDon Brace {PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0581}, 137cbb47dcbSDon Brace {PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0582}, 138cbb47dcbSDon Brace {PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0583}, 139cbb47dcbSDon Brace {PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0584}, 140cbb47dcbSDon Brace {PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0585}, 1418e616a5eSStephen M. Cameron {PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0076}, 1428e616a5eSStephen M. Cameron {PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0087}, 1438e616a5eSStephen M. Cameron {PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x007D}, 1448e616a5eSStephen M. Cameron {PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0088}, 1458e616a5eSStephen M. Cameron {PCI_VENDOR_ID_HP, 0x333f, 0x103c, 0x333f}, 146edd16368SStephen M. Cameron {PCI_VENDOR_ID_HP, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, 147edd16368SStephen M. Cameron PCI_CLASS_STORAGE_RAID << 8, 0xffff << 8, 0}, 148135ae6edSHannes Reinecke {PCI_VENDOR_ID_COMPAQ, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, 149135ae6edSHannes Reinecke PCI_CLASS_STORAGE_RAID << 8, 0xffff << 8, 0}, 150edd16368SStephen M. Cameron {0,} 151edd16368SStephen M. Cameron }; 152edd16368SStephen M. Cameron 153edd16368SStephen M. Cameron MODULE_DEVICE_TABLE(pci, hpsa_pci_device_id); 154edd16368SStephen M. Cameron 155edd16368SStephen M. Cameron /* board_id = Subsystem Device ID & Vendor ID 156edd16368SStephen M. Cameron * product = Marketing Name for the board 157edd16368SStephen M. Cameron * access = Address of the struct of function pointers 158edd16368SStephen M. Cameron */ 159edd16368SStephen M. Cameron static struct board_type products[] = { 160135ae6edSHannes Reinecke {0x40700E11, "Smart Array 5300", &SA5A_access}, 161135ae6edSHannes Reinecke {0x40800E11, "Smart Array 5i", &SA5B_access}, 162135ae6edSHannes Reinecke {0x40820E11, "Smart Array 532", &SA5B_access}, 163135ae6edSHannes Reinecke {0x40830E11, "Smart Array 5312", &SA5B_access}, 164135ae6edSHannes Reinecke {0x409A0E11, "Smart Array 641", &SA5A_access}, 165135ae6edSHannes Reinecke {0x409B0E11, "Smart Array 642", &SA5A_access}, 166135ae6edSHannes Reinecke {0x409C0E11, "Smart Array 6400", &SA5A_access}, 167135ae6edSHannes Reinecke {0x409D0E11, "Smart Array 6400 EM", &SA5A_access}, 168135ae6edSHannes Reinecke {0x40910E11, "Smart Array 6i", &SA5A_access}, 169135ae6edSHannes Reinecke {0x3225103C, "Smart Array P600", &SA5A_access}, 170135ae6edSHannes Reinecke {0x3223103C, "Smart Array P800", &SA5A_access}, 171135ae6edSHannes Reinecke {0x3234103C, "Smart Array P400", &SA5A_access}, 172135ae6edSHannes Reinecke {0x3235103C, "Smart Array P400i", &SA5A_access}, 173135ae6edSHannes Reinecke {0x3211103C, "Smart Array E200i", &SA5A_access}, 174135ae6edSHannes Reinecke {0x3212103C, "Smart Array E200", &SA5A_access}, 175135ae6edSHannes Reinecke {0x3213103C, "Smart Array E200i", &SA5A_access}, 176135ae6edSHannes Reinecke {0x3214103C, "Smart Array E200i", &SA5A_access}, 177135ae6edSHannes Reinecke {0x3215103C, "Smart Array E200i", &SA5A_access}, 178135ae6edSHannes Reinecke {0x3237103C, "Smart Array E500", &SA5A_access}, 179135ae6edSHannes Reinecke {0x323D103C, "Smart Array P700m", &SA5A_access}, 180edd16368SStephen M. Cameron {0x3241103C, "Smart Array P212", &SA5_access}, 181edd16368SStephen M. Cameron {0x3243103C, "Smart Array P410", &SA5_access}, 182edd16368SStephen M. Cameron {0x3245103C, "Smart Array P410i", &SA5_access}, 183edd16368SStephen M. Cameron {0x3247103C, "Smart Array P411", &SA5_access}, 184edd16368SStephen M. Cameron {0x3249103C, "Smart Array P812", &SA5_access}, 185163dbcd8SMike Miller {0x324A103C, "Smart Array P712m", &SA5_access}, 186163dbcd8SMike Miller {0x324B103C, "Smart Array P711m", &SA5_access}, 1877d2cce58SStephen M. Cameron {0x3233103C, "HP StorageWorks 1210m", &SA5_access}, /* alias of 333f */ 188fe0c9610SMike Miller {0x3350103C, "Smart Array P222", &SA5_access}, 189fe0c9610SMike Miller {0x3351103C, "Smart Array P420", &SA5_access}, 190fe0c9610SMike Miller {0x3352103C, "Smart Array P421", &SA5_access}, 191fe0c9610SMike Miller {0x3353103C, "Smart Array P822", &SA5_access}, 192fe0c9610SMike Miller {0x3354103C, "Smart Array P420i", &SA5_access}, 193fe0c9610SMike Miller {0x3355103C, "Smart Array P220i", &SA5_access}, 194fe0c9610SMike Miller {0x3356103C, "Smart Array P721m", &SA5_access}, 1957f1974a7SDon Brace {0x1920103C, "Smart Array P430i", &SA5_access}, 1961fd6c8e3SMike Miller {0x1921103C, "Smart Array P830i", &SA5_access}, 1971fd6c8e3SMike Miller {0x1922103C, "Smart Array P430", &SA5_access}, 1981fd6c8e3SMike Miller {0x1923103C, "Smart Array P431", &SA5_access}, 1991fd6c8e3SMike Miller {0x1924103C, "Smart Array P830", &SA5_access}, 2007f1974a7SDon Brace {0x1925103C, "Smart Array P831", &SA5_access}, 2011fd6c8e3SMike Miller {0x1926103C, "Smart Array P731m", &SA5_access}, 2021fd6c8e3SMike Miller {0x1928103C, "Smart Array P230i", &SA5_access}, 2031fd6c8e3SMike Miller {0x1929103C, "Smart Array P530", &SA5_access}, 20427fb8137SDon Brace {0x21BD103C, "Smart Array P244br", &SA5_access}, 20527fb8137SDon Brace {0x21BE103C, "Smart Array P741m", &SA5_access}, 20627fb8137SDon Brace {0x21BF103C, "Smart HBA H240ar", &SA5_access}, 20727fb8137SDon Brace {0x21C0103C, "Smart Array P440ar", &SA5_access}, 208c8ae0ab1SDon Brace {0x21C1103C, "Smart Array P840ar", &SA5_access}, 20927fb8137SDon Brace {0x21C2103C, "Smart Array P440", &SA5_access}, 21027fb8137SDon Brace {0x21C3103C, "Smart Array P441", &SA5_access}, 21197b9f53dSMike Miller {0x21C4103C, "Smart Array", &SA5_access}, 21227fb8137SDon Brace {0x21C5103C, "Smart Array P841", &SA5_access}, 21327fb8137SDon Brace {0x21C6103C, "Smart HBA H244br", &SA5_access}, 21427fb8137SDon Brace {0x21C7103C, "Smart HBA H240", &SA5_access}, 21527fb8137SDon Brace {0x21C8103C, "Smart HBA H241", &SA5_access}, 21697b9f53dSMike Miller {0x21C9103C, "Smart Array", &SA5_access}, 21727fb8137SDon Brace {0x21CA103C, "Smart Array P246br", &SA5_access}, 21827fb8137SDon Brace {0x21CB103C, "Smart Array P840", &SA5_access}, 2193b7a45e5SJoe Handzik {0x21CC103C, "Smart Array", &SA5_access}, 2203b7a45e5SJoe Handzik {0x21CD103C, "Smart Array", &SA5_access}, 22127fb8137SDon Brace {0x21CE103C, "Smart HBA", &SA5_access}, 222fdfa4b6dSDon Brace {0x05809005, "SmartHBA-SA", &SA5_access}, 223cbb47dcbSDon Brace {0x05819005, "SmartHBA-SA 8i", &SA5_access}, 224cbb47dcbSDon Brace {0x05829005, "SmartHBA-SA 8i8e", &SA5_access}, 225cbb47dcbSDon Brace {0x05839005, "SmartHBA-SA 8e", &SA5_access}, 226cbb47dcbSDon Brace {0x05849005, "SmartHBA-SA 16i", &SA5_access}, 227cbb47dcbSDon Brace {0x05859005, "SmartHBA-SA 4i4e", &SA5_access}, 2288e616a5eSStephen M. Cameron {0x00761590, "HP Storage P1224 Array Controller", &SA5_access}, 2298e616a5eSStephen M. Cameron {0x00871590, "HP Storage P1224e Array Controller", &SA5_access}, 2308e616a5eSStephen M. Cameron {0x007D1590, "HP Storage P1228 Array Controller", &SA5_access}, 2318e616a5eSStephen M. Cameron {0x00881590, "HP Storage P1228e Array Controller", &SA5_access}, 2328e616a5eSStephen M. Cameron {0x333f103c, "HP StorageWorks 1210m Array Controller", &SA5_access}, 233edd16368SStephen M. Cameron {0xFFFF103C, "Unknown Smart Array", &SA5_access}, 234edd16368SStephen M. Cameron }; 235edd16368SStephen M. Cameron 236d04e62b9SKevin Barnett static struct scsi_transport_template *hpsa_sas_transport_template; 237d04e62b9SKevin Barnett static int hpsa_add_sas_host(struct ctlr_info *h); 238d04e62b9SKevin Barnett static void hpsa_delete_sas_host(struct ctlr_info *h); 239d04e62b9SKevin Barnett static int hpsa_add_sas_device(struct hpsa_sas_node *hpsa_sas_node, 240d04e62b9SKevin Barnett struct hpsa_scsi_dev_t *device); 241d04e62b9SKevin Barnett static void hpsa_remove_sas_device(struct hpsa_scsi_dev_t *device); 242d04e62b9SKevin Barnett static struct hpsa_scsi_dev_t 243d04e62b9SKevin Barnett *hpsa_find_device_by_sas_rphy(struct ctlr_info *h, 244d04e62b9SKevin Barnett struct sas_rphy *rphy); 245d04e62b9SKevin Barnett 246a58e7e53SWebb Scales #define SCSI_CMD_BUSY ((struct scsi_cmnd *)&hpsa_cmd_busy) 247a58e7e53SWebb Scales static const struct scsi_cmnd hpsa_cmd_busy; 248a58e7e53SWebb Scales #define SCSI_CMD_IDLE ((struct scsi_cmnd *)&hpsa_cmd_idle) 249a58e7e53SWebb Scales static const struct scsi_cmnd hpsa_cmd_idle; 250edd16368SStephen M. Cameron static int number_of_controllers; 251edd16368SStephen M. Cameron 25210f66018SStephen M. Cameron static irqreturn_t do_hpsa_intr_intx(int irq, void *dev_id); 25310f66018SStephen M. Cameron static irqreturn_t do_hpsa_intr_msi(int irq, void *dev_id); 25442a91641SDon Brace static int hpsa_ioctl(struct scsi_device *dev, int cmd, void __user *arg); 255edd16368SStephen M. Cameron 256edd16368SStephen M. Cameron #ifdef CONFIG_COMPAT 25742a91641SDon Brace static int hpsa_compat_ioctl(struct scsi_device *dev, int cmd, 25842a91641SDon Brace void __user *arg); 259edd16368SStephen M. Cameron #endif 260edd16368SStephen M. Cameron 261edd16368SStephen M. Cameron static void cmd_free(struct ctlr_info *h, struct CommandList *c); 262edd16368SStephen M. Cameron static struct CommandList *cmd_alloc(struct ctlr_info *h); 26373153fe5SWebb Scales static void cmd_tagged_free(struct ctlr_info *h, struct CommandList *c); 26473153fe5SWebb Scales static struct CommandList *cmd_tagged_alloc(struct ctlr_info *h, 26573153fe5SWebb Scales struct scsi_cmnd *scmd); 266a2dac136SStephen M. Cameron static int fill_cmd(struct CommandList *c, u8 cmd, struct ctlr_info *h, 267b7bb24ebSStephen M. Cameron void *buff, size_t size, u16 page_code, unsigned char *scsi3addr, 268edd16368SStephen M. Cameron int cmd_type); 2692c143342SRobert Elliott static void hpsa_free_cmd_pool(struct ctlr_info *h); 270b7bb24ebSStephen M. Cameron #define VPD_PAGE (1 << 8) 271b48d9804SDon Brace #define HPSA_SIMPLE_ERROR_BITS 0x03 272edd16368SStephen M. Cameron 273f281233dSJeff Garzik static int hpsa_scsi_queue_command(struct Scsi_Host *h, struct scsi_cmnd *cmd); 274a08a8471SStephen M. Cameron static void hpsa_scan_start(struct Scsi_Host *); 275a08a8471SStephen M. Cameron static int hpsa_scan_finished(struct Scsi_Host *sh, 276a08a8471SStephen M. Cameron unsigned long elapsed_time); 2777c0a0229SDon Brace static int hpsa_change_queue_depth(struct scsi_device *sdev, int qdepth); 278edd16368SStephen M. Cameron 279edd16368SStephen M. Cameron static int hpsa_eh_device_reset_handler(struct scsi_cmnd *scsicmd); 280edd16368SStephen M. Cameron static int hpsa_slave_alloc(struct scsi_device *sdev); 28141ce4c35SStephen Cameron static int hpsa_slave_configure(struct scsi_device *sdev); 282edd16368SStephen M. Cameron static void hpsa_slave_destroy(struct scsi_device *sdev); 283edd16368SStephen M. Cameron 2848aa60681SDon Brace static void hpsa_update_scsi_devices(struct ctlr_info *h); 285edd16368SStephen M. Cameron static int check_for_unit_attention(struct ctlr_info *h, 286edd16368SStephen M. Cameron struct CommandList *c); 287edd16368SStephen M. Cameron static void check_ioctl_unit_attention(struct ctlr_info *h, 288edd16368SStephen M. Cameron struct CommandList *c); 289303932fdSDon Brace /* performant mode helper functions */ 290303932fdSDon Brace static void calc_bucket_map(int *bucket, int num_buckets, 2912b08b3e9SDon Brace int nsgs, int min_blocks, u32 *bucket_map); 292105a3dbcSRobert Elliott static void hpsa_free_performant_mode(struct ctlr_info *h); 293105a3dbcSRobert Elliott static int hpsa_put_ctlr_into_performant_mode(struct ctlr_info *h); 294254f796bSMatt Gates static inline u32 next_command(struct ctlr_info *h, u8 q); 2956f039790SGreg Kroah-Hartman static int hpsa_find_cfg_addrs(struct pci_dev *pdev, void __iomem *vaddr, 2966f039790SGreg Kroah-Hartman u32 *cfg_base_addr, u64 *cfg_base_addr_index, 2971df8552aSStephen M. Cameron u64 *cfg_offset); 2986f039790SGreg Kroah-Hartman static int hpsa_pci_find_memory_BAR(struct pci_dev *pdev, 2991df8552aSStephen M. Cameron unsigned long *memory_bar); 300135ae6edSHannes Reinecke static int hpsa_lookup_board_id(struct pci_dev *pdev, u32 *board_id, 301135ae6edSHannes Reinecke bool *legacy_board); 302bfd7546cSDon Brace static int wait_for_device_to_become_ready(struct ctlr_info *h, 303bfd7546cSDon Brace unsigned char lunaddr[], 304bfd7546cSDon Brace int reply_queue); 3056f039790SGreg Kroah-Hartman static int hpsa_wait_for_board_state(struct pci_dev *pdev, void __iomem *vaddr, 3066f039790SGreg Kroah-Hartman int wait_for_ready); 30775167d2cSStephen M. Cameron static inline void finish_cmd(struct CommandList *c); 308c706a795SRobert Elliott static int hpsa_wait_for_mode_change_ack(struct ctlr_info *h); 309fe5389c8SStephen M. Cameron #define BOARD_NOT_READY 0 310fe5389c8SStephen M. Cameron #define BOARD_READY 1 31123100dd9SStephen M. Cameron static void hpsa_drain_accel_commands(struct ctlr_info *h); 31276438d08SStephen M. Cameron static void hpsa_flush_cache(struct ctlr_info *h); 313c349775eSScott Teel static int hpsa_scsi_ioaccel_queue_command(struct ctlr_info *h, 314c349775eSScott Teel struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len, 31503383736SDon Brace u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk); 316080ef1ccSDon Brace static void hpsa_command_resubmit_worker(struct work_struct *work); 31725163bd5SWebb Scales static u32 lockup_detected(struct ctlr_info *h); 31825163bd5SWebb Scales static int detect_controller_lockup(struct ctlr_info *h); 319c2adae44SScott Teel static void hpsa_disable_rld_caching(struct ctlr_info *h); 320d04e62b9SKevin Barnett static inline int hpsa_scsi_do_report_phys_luns(struct ctlr_info *h, 321d04e62b9SKevin Barnett struct ReportExtendedLUNdata *buf, int bufsize); 3228383278dSScott Teel static bool hpsa_vpd_page_supported(struct ctlr_info *h, 3238383278dSScott Teel unsigned char scsi3addr[], u8 page); 32434592254SScott Teel static int hpsa_luns_changed(struct ctlr_info *h); 325ba74fdc4SDon Brace static bool hpsa_cmd_dev_match(struct ctlr_info *h, struct CommandList *c, 326ba74fdc4SDon Brace struct hpsa_scsi_dev_t *dev, 327ba74fdc4SDon Brace unsigned char *scsi3addr); 328edd16368SStephen M. Cameron 329edd16368SStephen M. Cameron static inline struct ctlr_info *sdev_to_hba(struct scsi_device *sdev) 330edd16368SStephen M. Cameron { 331edd16368SStephen M. Cameron unsigned long *priv = shost_priv(sdev->host); 332edd16368SStephen M. Cameron return (struct ctlr_info *) *priv; 333edd16368SStephen M. Cameron } 334edd16368SStephen M. Cameron 335a23513e8SStephen M. Cameron static inline struct ctlr_info *shost_to_hba(struct Scsi_Host *sh) 336a23513e8SStephen M. Cameron { 337a23513e8SStephen M. Cameron unsigned long *priv = shost_priv(sh); 338a23513e8SStephen M. Cameron return (struct ctlr_info *) *priv; 339a23513e8SStephen M. Cameron } 340a23513e8SStephen M. Cameron 341a58e7e53SWebb Scales static inline bool hpsa_is_cmd_idle(struct CommandList *c) 342a58e7e53SWebb Scales { 343a58e7e53SWebb Scales return c->scsi_cmd == SCSI_CMD_IDLE; 344a58e7e53SWebb Scales } 345a58e7e53SWebb Scales 346d604f533SWebb Scales static inline bool hpsa_is_pending_event(struct CommandList *c) 347d604f533SWebb Scales { 34808ec46f6SDon Brace return c->reset_pending; 349d604f533SWebb Scales } 350d604f533SWebb Scales 3519437ac43SStephen Cameron /* extract sense key, asc, and ascq from sense data. -1 means invalid. */ 3529437ac43SStephen Cameron static void decode_sense_data(const u8 *sense_data, int sense_data_len, 3539437ac43SStephen Cameron u8 *sense_key, u8 *asc, u8 *ascq) 3549437ac43SStephen Cameron { 3559437ac43SStephen Cameron struct scsi_sense_hdr sshdr; 3569437ac43SStephen Cameron bool rc; 3579437ac43SStephen Cameron 3589437ac43SStephen Cameron *sense_key = -1; 3599437ac43SStephen Cameron *asc = -1; 3609437ac43SStephen Cameron *ascq = -1; 3619437ac43SStephen Cameron 3629437ac43SStephen Cameron if (sense_data_len < 1) 3639437ac43SStephen Cameron return; 3649437ac43SStephen Cameron 3659437ac43SStephen Cameron rc = scsi_normalize_sense(sense_data, sense_data_len, &sshdr); 3669437ac43SStephen Cameron if (rc) { 3679437ac43SStephen Cameron *sense_key = sshdr.sense_key; 3689437ac43SStephen Cameron *asc = sshdr.asc; 3699437ac43SStephen Cameron *ascq = sshdr.ascq; 3709437ac43SStephen Cameron } 3719437ac43SStephen Cameron } 3729437ac43SStephen Cameron 373edd16368SStephen M. Cameron static int check_for_unit_attention(struct ctlr_info *h, 374edd16368SStephen M. Cameron struct CommandList *c) 375edd16368SStephen M. Cameron { 3769437ac43SStephen Cameron u8 sense_key, asc, ascq; 3779437ac43SStephen Cameron int sense_len; 3789437ac43SStephen Cameron 3799437ac43SStephen Cameron if (c->err_info->SenseLen > sizeof(c->err_info->SenseInfo)) 3809437ac43SStephen Cameron sense_len = sizeof(c->err_info->SenseInfo); 3819437ac43SStephen Cameron else 3829437ac43SStephen Cameron sense_len = c->err_info->SenseLen; 3839437ac43SStephen Cameron 3849437ac43SStephen Cameron decode_sense_data(c->err_info->SenseInfo, sense_len, 3859437ac43SStephen Cameron &sense_key, &asc, &ascq); 38681c27557SDon Brace if (sense_key != UNIT_ATTENTION || asc == 0xff) 387edd16368SStephen M. Cameron return 0; 388edd16368SStephen M. Cameron 3899437ac43SStephen Cameron switch (asc) { 390edd16368SStephen M. Cameron case STATE_CHANGED: 3919437ac43SStephen Cameron dev_warn(&h->pdev->dev, 3922946e82bSRobert Elliott "%s: a state change detected, command retried\n", 3932946e82bSRobert Elliott h->devname); 394edd16368SStephen M. Cameron break; 395edd16368SStephen M. Cameron case LUN_FAILED: 3967f73695aSStephen M. Cameron dev_warn(&h->pdev->dev, 3972946e82bSRobert Elliott "%s: LUN failure detected\n", h->devname); 398edd16368SStephen M. Cameron break; 399edd16368SStephen M. Cameron case REPORT_LUNS_CHANGED: 4007f73695aSStephen M. Cameron dev_warn(&h->pdev->dev, 4012946e82bSRobert Elliott "%s: report LUN data changed\n", h->devname); 402edd16368SStephen M. Cameron /* 4034f4eb9f1SScott Teel * Note: this REPORT_LUNS_CHANGED condition only occurs on the external 4044f4eb9f1SScott Teel * target (array) devices. 405edd16368SStephen M. Cameron */ 406edd16368SStephen M. Cameron break; 407edd16368SStephen M. Cameron case POWER_OR_RESET: 4082946e82bSRobert Elliott dev_warn(&h->pdev->dev, 4092946e82bSRobert Elliott "%s: a power on or device reset detected\n", 4102946e82bSRobert Elliott h->devname); 411edd16368SStephen M. Cameron break; 412edd16368SStephen M. Cameron case UNIT_ATTENTION_CLEARED: 4132946e82bSRobert Elliott dev_warn(&h->pdev->dev, 4142946e82bSRobert Elliott "%s: unit attention cleared by another initiator\n", 4152946e82bSRobert Elliott h->devname); 416edd16368SStephen M. Cameron break; 417edd16368SStephen M. Cameron default: 4182946e82bSRobert Elliott dev_warn(&h->pdev->dev, 4192946e82bSRobert Elliott "%s: unknown unit attention detected\n", 4202946e82bSRobert Elliott h->devname); 421edd16368SStephen M. Cameron break; 422edd16368SStephen M. Cameron } 423edd16368SStephen M. Cameron return 1; 424edd16368SStephen M. Cameron } 425edd16368SStephen M. Cameron 426852af20aSMatt Bondurant static int check_for_busy(struct ctlr_info *h, struct CommandList *c) 427852af20aSMatt Bondurant { 428852af20aSMatt Bondurant if (c->err_info->CommandStatus != CMD_TARGET_STATUS || 429852af20aSMatt Bondurant (c->err_info->ScsiStatus != SAM_STAT_BUSY && 430852af20aSMatt Bondurant c->err_info->ScsiStatus != SAM_STAT_TASK_SET_FULL)) 431852af20aSMatt Bondurant return 0; 432852af20aSMatt Bondurant dev_warn(&h->pdev->dev, HPSA "device busy"); 433852af20aSMatt Bondurant return 1; 434852af20aSMatt Bondurant } 435852af20aSMatt Bondurant 436e985c58fSStephen Cameron static u32 lockup_detected(struct ctlr_info *h); 437e985c58fSStephen Cameron static ssize_t host_show_lockup_detected(struct device *dev, 438e985c58fSStephen Cameron struct device_attribute *attr, char *buf) 439e985c58fSStephen Cameron { 440e985c58fSStephen Cameron int ld; 441e985c58fSStephen Cameron struct ctlr_info *h; 442e985c58fSStephen Cameron struct Scsi_Host *shost = class_to_shost(dev); 443e985c58fSStephen Cameron 444e985c58fSStephen Cameron h = shost_to_hba(shost); 445e985c58fSStephen Cameron ld = lockup_detected(h); 446e985c58fSStephen Cameron 447e985c58fSStephen Cameron return sprintf(buf, "ld=%d\n", ld); 448e985c58fSStephen Cameron } 449e985c58fSStephen Cameron 450da0697bdSScott Teel static ssize_t host_store_hp_ssd_smart_path_status(struct device *dev, 451da0697bdSScott Teel struct device_attribute *attr, 452da0697bdSScott Teel const char *buf, size_t count) 453da0697bdSScott Teel { 454da0697bdSScott Teel int status, len; 455da0697bdSScott Teel struct ctlr_info *h; 456da0697bdSScott Teel struct Scsi_Host *shost = class_to_shost(dev); 457da0697bdSScott Teel char tmpbuf[10]; 458da0697bdSScott Teel 459da0697bdSScott Teel if (!capable(CAP_SYS_ADMIN) || !capable(CAP_SYS_RAWIO)) 460da0697bdSScott Teel return -EACCES; 461da0697bdSScott Teel len = count > sizeof(tmpbuf) - 1 ? sizeof(tmpbuf) - 1 : count; 462da0697bdSScott Teel strncpy(tmpbuf, buf, len); 463da0697bdSScott Teel tmpbuf[len] = '\0'; 464da0697bdSScott Teel if (sscanf(tmpbuf, "%d", &status) != 1) 465da0697bdSScott Teel return -EINVAL; 466da0697bdSScott Teel h = shost_to_hba(shost); 467da0697bdSScott Teel h->acciopath_status = !!status; 468da0697bdSScott Teel dev_warn(&h->pdev->dev, 469da0697bdSScott Teel "hpsa: HP SSD Smart Path %s via sysfs update.\n", 470da0697bdSScott Teel h->acciopath_status ? "enabled" : "disabled"); 471da0697bdSScott Teel return count; 472da0697bdSScott Teel } 473da0697bdSScott Teel 4742ba8bfc8SStephen M. Cameron static ssize_t host_store_raid_offload_debug(struct device *dev, 4752ba8bfc8SStephen M. Cameron struct device_attribute *attr, 4762ba8bfc8SStephen M. Cameron const char *buf, size_t count) 4772ba8bfc8SStephen M. Cameron { 4782ba8bfc8SStephen M. Cameron int debug_level, len; 4792ba8bfc8SStephen M. Cameron struct ctlr_info *h; 4802ba8bfc8SStephen M. Cameron struct Scsi_Host *shost = class_to_shost(dev); 4812ba8bfc8SStephen M. Cameron char tmpbuf[10]; 4822ba8bfc8SStephen M. Cameron 4832ba8bfc8SStephen M. Cameron if (!capable(CAP_SYS_ADMIN) || !capable(CAP_SYS_RAWIO)) 4842ba8bfc8SStephen M. Cameron return -EACCES; 4852ba8bfc8SStephen M. Cameron len = count > sizeof(tmpbuf) - 1 ? sizeof(tmpbuf) - 1 : count; 4862ba8bfc8SStephen M. Cameron strncpy(tmpbuf, buf, len); 4872ba8bfc8SStephen M. Cameron tmpbuf[len] = '\0'; 4882ba8bfc8SStephen M. Cameron if (sscanf(tmpbuf, "%d", &debug_level) != 1) 4892ba8bfc8SStephen M. Cameron return -EINVAL; 4902ba8bfc8SStephen M. Cameron if (debug_level < 0) 4912ba8bfc8SStephen M. Cameron debug_level = 0; 4922ba8bfc8SStephen M. Cameron h = shost_to_hba(shost); 4932ba8bfc8SStephen M. Cameron h->raid_offload_debug = debug_level; 4942ba8bfc8SStephen M. Cameron dev_warn(&h->pdev->dev, "hpsa: Set raid_offload_debug level = %d\n", 4952ba8bfc8SStephen M. Cameron h->raid_offload_debug); 4962ba8bfc8SStephen M. Cameron return count; 4972ba8bfc8SStephen M. Cameron } 4982ba8bfc8SStephen M. Cameron 499edd16368SStephen M. Cameron static ssize_t host_store_rescan(struct device *dev, 500edd16368SStephen M. Cameron struct device_attribute *attr, 501edd16368SStephen M. Cameron const char *buf, size_t count) 502edd16368SStephen M. Cameron { 503edd16368SStephen M. Cameron struct ctlr_info *h; 504edd16368SStephen M. Cameron struct Scsi_Host *shost = class_to_shost(dev); 505a23513e8SStephen M. Cameron h = shost_to_hba(shost); 50631468401SMike Miller hpsa_scan_start(h->scsi_host); 507edd16368SStephen M. Cameron return count; 508edd16368SStephen M. Cameron } 509edd16368SStephen M. Cameron 510d28ce020SStephen M. Cameron static ssize_t host_show_firmware_revision(struct device *dev, 511d28ce020SStephen M. Cameron struct device_attribute *attr, char *buf) 512d28ce020SStephen M. Cameron { 513d28ce020SStephen M. Cameron struct ctlr_info *h; 514d28ce020SStephen M. Cameron struct Scsi_Host *shost = class_to_shost(dev); 515d28ce020SStephen M. Cameron unsigned char *fwrev; 516d28ce020SStephen M. Cameron 517d28ce020SStephen M. Cameron h = shost_to_hba(shost); 518d28ce020SStephen M. Cameron if (!h->hba_inquiry_data) 519d28ce020SStephen M. Cameron return 0; 520d28ce020SStephen M. Cameron fwrev = &h->hba_inquiry_data[32]; 521d28ce020SStephen M. Cameron return snprintf(buf, 20, "%c%c%c%c\n", 522d28ce020SStephen M. Cameron fwrev[0], fwrev[1], fwrev[2], fwrev[3]); 523d28ce020SStephen M. Cameron } 524d28ce020SStephen M. Cameron 52594a13649SStephen M. Cameron static ssize_t host_show_commands_outstanding(struct device *dev, 52694a13649SStephen M. Cameron struct device_attribute *attr, char *buf) 52794a13649SStephen M. Cameron { 52894a13649SStephen M. Cameron struct Scsi_Host *shost = class_to_shost(dev); 52994a13649SStephen M. Cameron struct ctlr_info *h = shost_to_hba(shost); 53094a13649SStephen M. Cameron 5310cbf768eSStephen M. Cameron return snprintf(buf, 20, "%d\n", 5320cbf768eSStephen M. Cameron atomic_read(&h->commands_outstanding)); 53394a13649SStephen M. Cameron } 53494a13649SStephen M. Cameron 535745a7a25SStephen M. Cameron static ssize_t host_show_transport_mode(struct device *dev, 536745a7a25SStephen M. Cameron struct device_attribute *attr, char *buf) 537745a7a25SStephen M. Cameron { 538745a7a25SStephen M. Cameron struct ctlr_info *h; 539745a7a25SStephen M. Cameron struct Scsi_Host *shost = class_to_shost(dev); 540745a7a25SStephen M. Cameron 541745a7a25SStephen M. Cameron h = shost_to_hba(shost); 542745a7a25SStephen M. Cameron return snprintf(buf, 20, "%s\n", 543960a30e7SStephen M. Cameron h->transMethod & CFGTBL_Trans_Performant ? 544745a7a25SStephen M. Cameron "performant" : "simple"); 545745a7a25SStephen M. Cameron } 546745a7a25SStephen M. Cameron 547da0697bdSScott Teel static ssize_t host_show_hp_ssd_smart_path_status(struct device *dev, 548da0697bdSScott Teel struct device_attribute *attr, char *buf) 549da0697bdSScott Teel { 550da0697bdSScott Teel struct ctlr_info *h; 551da0697bdSScott Teel struct Scsi_Host *shost = class_to_shost(dev); 552da0697bdSScott Teel 553da0697bdSScott Teel h = shost_to_hba(shost); 554da0697bdSScott Teel return snprintf(buf, 30, "HP SSD Smart Path %s\n", 555da0697bdSScott Teel (h->acciopath_status == 1) ? "enabled" : "disabled"); 556da0697bdSScott Teel } 557da0697bdSScott Teel 55846380786SStephen M. Cameron /* List of controllers which cannot be hard reset on kexec with reset_devices */ 559941b1cdaSStephen M. Cameron static u32 unresettable_controller[] = { 560941b1cdaSStephen M. Cameron 0x324a103C, /* Smart Array P712m */ 561941b1cdaSStephen M. Cameron 0x324b103C, /* Smart Array P711m */ 562941b1cdaSStephen M. Cameron 0x3223103C, /* Smart Array P800 */ 563941b1cdaSStephen M. Cameron 0x3234103C, /* Smart Array P400 */ 564941b1cdaSStephen M. Cameron 0x3235103C, /* Smart Array P400i */ 565941b1cdaSStephen M. Cameron 0x3211103C, /* Smart Array E200i */ 566941b1cdaSStephen M. Cameron 0x3212103C, /* Smart Array E200 */ 567941b1cdaSStephen M. Cameron 0x3213103C, /* Smart Array E200i */ 568941b1cdaSStephen M. Cameron 0x3214103C, /* Smart Array E200i */ 569941b1cdaSStephen M. Cameron 0x3215103C, /* Smart Array E200i */ 570941b1cdaSStephen M. Cameron 0x3237103C, /* Smart Array E500 */ 571941b1cdaSStephen M. Cameron 0x323D103C, /* Smart Array P700m */ 5727af0abbcSTomas Henzl 0x40800E11, /* Smart Array 5i */ 573941b1cdaSStephen M. Cameron 0x409C0E11, /* Smart Array 6400 */ 574941b1cdaSStephen M. Cameron 0x409D0E11, /* Smart Array 6400 EM */ 5755a4f934eSTomas Henzl 0x40700E11, /* Smart Array 5300 */ 5765a4f934eSTomas Henzl 0x40820E11, /* Smart Array 532 */ 5775a4f934eSTomas Henzl 0x40830E11, /* Smart Array 5312 */ 5785a4f934eSTomas Henzl 0x409A0E11, /* Smart Array 641 */ 5795a4f934eSTomas Henzl 0x409B0E11, /* Smart Array 642 */ 5805a4f934eSTomas Henzl 0x40910E11, /* Smart Array 6i */ 581941b1cdaSStephen M. Cameron }; 582941b1cdaSStephen M. Cameron 58346380786SStephen M. Cameron /* List of controllers which cannot even be soft reset */ 58446380786SStephen M. Cameron static u32 soft_unresettable_controller[] = { 5857af0abbcSTomas Henzl 0x40800E11, /* Smart Array 5i */ 5865a4f934eSTomas Henzl 0x40700E11, /* Smart Array 5300 */ 5875a4f934eSTomas Henzl 0x40820E11, /* Smart Array 532 */ 5885a4f934eSTomas Henzl 0x40830E11, /* Smart Array 5312 */ 5895a4f934eSTomas Henzl 0x409A0E11, /* Smart Array 641 */ 5905a4f934eSTomas Henzl 0x409B0E11, /* Smart Array 642 */ 5915a4f934eSTomas Henzl 0x40910E11, /* Smart Array 6i */ 59246380786SStephen M. Cameron /* Exclude 640x boards. These are two pci devices in one slot 59346380786SStephen M. Cameron * which share a battery backed cache module. One controls the 59446380786SStephen M. Cameron * cache, the other accesses the cache through the one that controls 59546380786SStephen M. Cameron * it. If we reset the one controlling the cache, the other will 59646380786SStephen M. Cameron * likely not be happy. Just forbid resetting this conjoined mess. 59746380786SStephen M. Cameron * The 640x isn't really supported by hpsa anyway. 59846380786SStephen M. Cameron */ 59946380786SStephen M. Cameron 0x409C0E11, /* Smart Array 6400 */ 60046380786SStephen M. Cameron 0x409D0E11, /* Smart Array 6400 EM */ 60146380786SStephen M. Cameron }; 60246380786SStephen M. Cameron 6039b5c48c2SStephen Cameron static int board_id_in_array(u32 a[], int nelems, u32 board_id) 604941b1cdaSStephen M. Cameron { 605941b1cdaSStephen M. Cameron int i; 606941b1cdaSStephen M. Cameron 6079b5c48c2SStephen Cameron for (i = 0; i < nelems; i++) 6089b5c48c2SStephen Cameron if (a[i] == board_id) 609941b1cdaSStephen M. Cameron return 1; 6109b5c48c2SStephen Cameron return 0; 6119b5c48c2SStephen Cameron } 6129b5c48c2SStephen Cameron 6139b5c48c2SStephen Cameron static int ctlr_is_hard_resettable(u32 board_id) 6149b5c48c2SStephen Cameron { 6159b5c48c2SStephen Cameron return !board_id_in_array(unresettable_controller, 6169b5c48c2SStephen Cameron ARRAY_SIZE(unresettable_controller), board_id); 617941b1cdaSStephen M. Cameron } 618941b1cdaSStephen M. Cameron 61946380786SStephen M. Cameron static int ctlr_is_soft_resettable(u32 board_id) 62046380786SStephen M. Cameron { 6219b5c48c2SStephen Cameron return !board_id_in_array(soft_unresettable_controller, 6229b5c48c2SStephen Cameron ARRAY_SIZE(soft_unresettable_controller), board_id); 62346380786SStephen M. Cameron } 62446380786SStephen M. Cameron 62546380786SStephen M. Cameron static int ctlr_is_resettable(u32 board_id) 62646380786SStephen M. Cameron { 62746380786SStephen M. Cameron return ctlr_is_hard_resettable(board_id) || 62846380786SStephen M. Cameron ctlr_is_soft_resettable(board_id); 62946380786SStephen M. Cameron } 63046380786SStephen M. Cameron 631941b1cdaSStephen M. Cameron static ssize_t host_show_resettable(struct device *dev, 632941b1cdaSStephen M. Cameron struct device_attribute *attr, char *buf) 633941b1cdaSStephen M. Cameron { 634941b1cdaSStephen M. Cameron struct ctlr_info *h; 635941b1cdaSStephen M. Cameron struct Scsi_Host *shost = class_to_shost(dev); 636941b1cdaSStephen M. Cameron 637941b1cdaSStephen M. Cameron h = shost_to_hba(shost); 63846380786SStephen M. Cameron return snprintf(buf, 20, "%d\n", ctlr_is_resettable(h->board_id)); 639941b1cdaSStephen M. Cameron } 640941b1cdaSStephen M. Cameron 641edd16368SStephen M. Cameron static inline int is_logical_dev_addr_mode(unsigned char scsi3addr[]) 642edd16368SStephen M. Cameron { 643edd16368SStephen M. Cameron return (scsi3addr[3] & 0xC0) == 0x40; 644edd16368SStephen M. Cameron } 645edd16368SStephen M. Cameron 646f2ef0ce7SRobert Elliott static const char * const raid_label[] = { "0", "4", "1(+0)", "5", "5+1", "6", 6477c59a0d4SDon Brace "1(+0)ADM", "UNKNOWN", "PHYS DRV" 648edd16368SStephen M. Cameron }; 6496b80b18fSScott Teel #define HPSA_RAID_0 0 6506b80b18fSScott Teel #define HPSA_RAID_4 1 6516b80b18fSScott Teel #define HPSA_RAID_1 2 /* also used for RAID 10 */ 6526b80b18fSScott Teel #define HPSA_RAID_5 3 /* also used for RAID 50 */ 6536b80b18fSScott Teel #define HPSA_RAID_51 4 6546b80b18fSScott Teel #define HPSA_RAID_6 5 /* also used for RAID 60 */ 6556b80b18fSScott Teel #define HPSA_RAID_ADM 6 /* also used for RAID 1+0 ADM */ 6567c59a0d4SDon Brace #define RAID_UNKNOWN (ARRAY_SIZE(raid_label) - 2) 6577c59a0d4SDon Brace #define PHYSICAL_DRIVE (ARRAY_SIZE(raid_label) - 1) 658edd16368SStephen M. Cameron 659f3f01730SKevin Barnett static inline bool is_logical_device(struct hpsa_scsi_dev_t *device) 660f3f01730SKevin Barnett { 661f3f01730SKevin Barnett return !device->physical_device; 662f3f01730SKevin Barnett } 663edd16368SStephen M. Cameron 664edd16368SStephen M. Cameron static ssize_t raid_level_show(struct device *dev, 665edd16368SStephen M. Cameron struct device_attribute *attr, char *buf) 666edd16368SStephen M. Cameron { 667edd16368SStephen M. Cameron ssize_t l = 0; 66882a72c0aSStephen M. Cameron unsigned char rlevel; 669edd16368SStephen M. Cameron struct ctlr_info *h; 670edd16368SStephen M. Cameron struct scsi_device *sdev; 671edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *hdev; 672edd16368SStephen M. Cameron unsigned long flags; 673edd16368SStephen M. Cameron 674edd16368SStephen M. Cameron sdev = to_scsi_device(dev); 675edd16368SStephen M. Cameron h = sdev_to_hba(sdev); 676edd16368SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 677edd16368SStephen M. Cameron hdev = sdev->hostdata; 678edd16368SStephen M. Cameron if (!hdev) { 679edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 680edd16368SStephen M. Cameron return -ENODEV; 681edd16368SStephen M. Cameron } 682edd16368SStephen M. Cameron 683edd16368SStephen M. Cameron /* Is this even a logical drive? */ 684f3f01730SKevin Barnett if (!is_logical_device(hdev)) { 685edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 686edd16368SStephen M. Cameron l = snprintf(buf, PAGE_SIZE, "N/A\n"); 687edd16368SStephen M. Cameron return l; 688edd16368SStephen M. Cameron } 689edd16368SStephen M. Cameron 690edd16368SStephen M. Cameron rlevel = hdev->raid_level; 691edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 69282a72c0aSStephen M. Cameron if (rlevel > RAID_UNKNOWN) 693edd16368SStephen M. Cameron rlevel = RAID_UNKNOWN; 694edd16368SStephen M. Cameron l = snprintf(buf, PAGE_SIZE, "RAID %s\n", raid_label[rlevel]); 695edd16368SStephen M. Cameron return l; 696edd16368SStephen M. Cameron } 697edd16368SStephen M. Cameron 698edd16368SStephen M. Cameron static ssize_t lunid_show(struct device *dev, 699edd16368SStephen M. Cameron struct device_attribute *attr, char *buf) 700edd16368SStephen M. Cameron { 701edd16368SStephen M. Cameron struct ctlr_info *h; 702edd16368SStephen M. Cameron struct scsi_device *sdev; 703edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *hdev; 704edd16368SStephen M. Cameron unsigned long flags; 705edd16368SStephen M. Cameron unsigned char lunid[8]; 706edd16368SStephen M. Cameron 707edd16368SStephen M. Cameron sdev = to_scsi_device(dev); 708edd16368SStephen M. Cameron h = sdev_to_hba(sdev); 709edd16368SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 710edd16368SStephen M. Cameron hdev = sdev->hostdata; 711edd16368SStephen M. Cameron if (!hdev) { 712edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 713edd16368SStephen M. Cameron return -ENODEV; 714edd16368SStephen M. Cameron } 715edd16368SStephen M. Cameron memcpy(lunid, hdev->scsi3addr, sizeof(lunid)); 716edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 717609a70dfSRasmus Villemoes return snprintf(buf, 20, "0x%8phN\n", lunid); 718edd16368SStephen M. Cameron } 719edd16368SStephen M. Cameron 720edd16368SStephen M. Cameron static ssize_t unique_id_show(struct device *dev, 721edd16368SStephen M. Cameron struct device_attribute *attr, char *buf) 722edd16368SStephen M. Cameron { 723edd16368SStephen M. Cameron struct ctlr_info *h; 724edd16368SStephen M. Cameron struct scsi_device *sdev; 725edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *hdev; 726edd16368SStephen M. Cameron unsigned long flags; 727edd16368SStephen M. Cameron unsigned char sn[16]; 728edd16368SStephen M. Cameron 729edd16368SStephen M. Cameron sdev = to_scsi_device(dev); 730edd16368SStephen M. Cameron h = sdev_to_hba(sdev); 731edd16368SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 732edd16368SStephen M. Cameron hdev = sdev->hostdata; 733edd16368SStephen M. Cameron if (!hdev) { 734edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 735edd16368SStephen M. Cameron return -ENODEV; 736edd16368SStephen M. Cameron } 737edd16368SStephen M. Cameron memcpy(sn, hdev->device_id, sizeof(sn)); 738edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 739edd16368SStephen M. Cameron return snprintf(buf, 16 * 2 + 2, 740edd16368SStephen M. Cameron "%02X%02X%02X%02X%02X%02X%02X%02X" 741edd16368SStephen M. Cameron "%02X%02X%02X%02X%02X%02X%02X%02X\n", 742edd16368SStephen M. Cameron sn[0], sn[1], sn[2], sn[3], 743edd16368SStephen M. Cameron sn[4], sn[5], sn[6], sn[7], 744edd16368SStephen M. Cameron sn[8], sn[9], sn[10], sn[11], 745edd16368SStephen M. Cameron sn[12], sn[13], sn[14], sn[15]); 746edd16368SStephen M. Cameron } 747edd16368SStephen M. Cameron 748ded1be4aSJoseph T Handzik static ssize_t sas_address_show(struct device *dev, 749ded1be4aSJoseph T Handzik struct device_attribute *attr, char *buf) 750ded1be4aSJoseph T Handzik { 751ded1be4aSJoseph T Handzik struct ctlr_info *h; 752ded1be4aSJoseph T Handzik struct scsi_device *sdev; 753ded1be4aSJoseph T Handzik struct hpsa_scsi_dev_t *hdev; 754ded1be4aSJoseph T Handzik unsigned long flags; 755ded1be4aSJoseph T Handzik u64 sas_address; 756ded1be4aSJoseph T Handzik 757ded1be4aSJoseph T Handzik sdev = to_scsi_device(dev); 758ded1be4aSJoseph T Handzik h = sdev_to_hba(sdev); 759ded1be4aSJoseph T Handzik spin_lock_irqsave(&h->lock, flags); 760ded1be4aSJoseph T Handzik hdev = sdev->hostdata; 761ded1be4aSJoseph T Handzik if (!hdev || is_logical_device(hdev) || !hdev->expose_device) { 762ded1be4aSJoseph T Handzik spin_unlock_irqrestore(&h->lock, flags); 763ded1be4aSJoseph T Handzik return -ENODEV; 764ded1be4aSJoseph T Handzik } 765ded1be4aSJoseph T Handzik sas_address = hdev->sas_address; 766ded1be4aSJoseph T Handzik spin_unlock_irqrestore(&h->lock, flags); 767ded1be4aSJoseph T Handzik 768ded1be4aSJoseph T Handzik return snprintf(buf, PAGE_SIZE, "0x%016llx\n", sas_address); 769ded1be4aSJoseph T Handzik } 770ded1be4aSJoseph T Handzik 771c1988684SScott Teel static ssize_t host_show_hp_ssd_smart_path_enabled(struct device *dev, 772c1988684SScott Teel struct device_attribute *attr, char *buf) 773c1988684SScott Teel { 774c1988684SScott Teel struct ctlr_info *h; 775c1988684SScott Teel struct scsi_device *sdev; 776c1988684SScott Teel struct hpsa_scsi_dev_t *hdev; 777c1988684SScott Teel unsigned long flags; 778c1988684SScott Teel int offload_enabled; 779c1988684SScott Teel 780c1988684SScott Teel sdev = to_scsi_device(dev); 781c1988684SScott Teel h = sdev_to_hba(sdev); 782c1988684SScott Teel spin_lock_irqsave(&h->lock, flags); 783c1988684SScott Teel hdev = sdev->hostdata; 784c1988684SScott Teel if (!hdev) { 785c1988684SScott Teel spin_unlock_irqrestore(&h->lock, flags); 786c1988684SScott Teel return -ENODEV; 787c1988684SScott Teel } 788c1988684SScott Teel offload_enabled = hdev->offload_enabled; 789c1988684SScott Teel spin_unlock_irqrestore(&h->lock, flags); 790c1988684SScott Teel return snprintf(buf, 20, "%d\n", offload_enabled); 791c1988684SScott Teel } 792c1988684SScott Teel 7938270b862SJoe Handzik #define MAX_PATHS 8 7948270b862SJoe Handzik static ssize_t path_info_show(struct device *dev, 7958270b862SJoe Handzik struct device_attribute *attr, char *buf) 7968270b862SJoe Handzik { 7978270b862SJoe Handzik struct ctlr_info *h; 7988270b862SJoe Handzik struct scsi_device *sdev; 7998270b862SJoe Handzik struct hpsa_scsi_dev_t *hdev; 8008270b862SJoe Handzik unsigned long flags; 8018270b862SJoe Handzik int i; 8028270b862SJoe Handzik int output_len = 0; 8038270b862SJoe Handzik u8 box; 8048270b862SJoe Handzik u8 bay; 8058270b862SJoe Handzik u8 path_map_index = 0; 8068270b862SJoe Handzik char *active; 8078270b862SJoe Handzik unsigned char phys_connector[2]; 8088270b862SJoe Handzik 8098270b862SJoe Handzik sdev = to_scsi_device(dev); 8108270b862SJoe Handzik h = sdev_to_hba(sdev); 8118270b862SJoe Handzik spin_lock_irqsave(&h->devlock, flags); 8128270b862SJoe Handzik hdev = sdev->hostdata; 8138270b862SJoe Handzik if (!hdev) { 8148270b862SJoe Handzik spin_unlock_irqrestore(&h->devlock, flags); 8158270b862SJoe Handzik return -ENODEV; 8168270b862SJoe Handzik } 8178270b862SJoe Handzik 8188270b862SJoe Handzik bay = hdev->bay; 8198270b862SJoe Handzik for (i = 0; i < MAX_PATHS; i++) { 8208270b862SJoe Handzik path_map_index = 1<<i; 8218270b862SJoe Handzik if (i == hdev->active_path_index) 8228270b862SJoe Handzik active = "Active"; 8238270b862SJoe Handzik else if (hdev->path_map & path_map_index) 8248270b862SJoe Handzik active = "Inactive"; 8258270b862SJoe Handzik else 8268270b862SJoe Handzik continue; 8278270b862SJoe Handzik 8281faf072cSRasmus Villemoes output_len += scnprintf(buf + output_len, 8291faf072cSRasmus Villemoes PAGE_SIZE - output_len, 8301faf072cSRasmus Villemoes "[%d:%d:%d:%d] %20.20s ", 8318270b862SJoe Handzik h->scsi_host->host_no, 8328270b862SJoe Handzik hdev->bus, hdev->target, hdev->lun, 8338270b862SJoe Handzik scsi_device_type(hdev->devtype)); 8348270b862SJoe Handzik 835cca8f13bSDon Brace if (hdev->devtype == TYPE_RAID || is_logical_device(hdev)) { 8362708f295SDon Brace output_len += scnprintf(buf + output_len, 8371faf072cSRasmus Villemoes PAGE_SIZE - output_len, 8381faf072cSRasmus Villemoes "%s\n", active); 8398270b862SJoe Handzik continue; 8408270b862SJoe Handzik } 8418270b862SJoe Handzik 8428270b862SJoe Handzik box = hdev->box[i]; 8438270b862SJoe Handzik memcpy(&phys_connector, &hdev->phys_connector[i], 8448270b862SJoe Handzik sizeof(phys_connector)); 8458270b862SJoe Handzik if (phys_connector[0] < '0') 8468270b862SJoe Handzik phys_connector[0] = '0'; 8478270b862SJoe Handzik if (phys_connector[1] < '0') 8488270b862SJoe Handzik phys_connector[1] = '0'; 8492708f295SDon Brace output_len += scnprintf(buf + output_len, 8501faf072cSRasmus Villemoes PAGE_SIZE - output_len, 8518270b862SJoe Handzik "PORT: %.2s ", 8528270b862SJoe Handzik phys_connector); 853af15ed36SDon Brace if ((hdev->devtype == TYPE_DISK || hdev->devtype == TYPE_ZBC) && 854af15ed36SDon Brace hdev->expose_device) { 8558270b862SJoe Handzik if (box == 0 || box == 0xFF) { 8562708f295SDon Brace output_len += scnprintf(buf + output_len, 8571faf072cSRasmus Villemoes PAGE_SIZE - output_len, 8588270b862SJoe Handzik "BAY: %hhu %s\n", 8598270b862SJoe Handzik bay, active); 8608270b862SJoe Handzik } else { 8612708f295SDon Brace output_len += scnprintf(buf + output_len, 8621faf072cSRasmus Villemoes PAGE_SIZE - output_len, 8638270b862SJoe Handzik "BOX: %hhu BAY: %hhu %s\n", 8648270b862SJoe Handzik box, bay, active); 8658270b862SJoe Handzik } 8668270b862SJoe Handzik } else if (box != 0 && box != 0xFF) { 8672708f295SDon Brace output_len += scnprintf(buf + output_len, 8681faf072cSRasmus Villemoes PAGE_SIZE - output_len, "BOX: %hhu %s\n", 8698270b862SJoe Handzik box, active); 8708270b862SJoe Handzik } else 8712708f295SDon Brace output_len += scnprintf(buf + output_len, 8721faf072cSRasmus Villemoes PAGE_SIZE - output_len, "%s\n", active); 8738270b862SJoe Handzik } 8748270b862SJoe Handzik 8758270b862SJoe Handzik spin_unlock_irqrestore(&h->devlock, flags); 8761faf072cSRasmus Villemoes return output_len; 8778270b862SJoe Handzik } 8788270b862SJoe Handzik 87916961204SHannes Reinecke static ssize_t host_show_ctlr_num(struct device *dev, 88016961204SHannes Reinecke struct device_attribute *attr, char *buf) 88116961204SHannes Reinecke { 88216961204SHannes Reinecke struct ctlr_info *h; 88316961204SHannes Reinecke struct Scsi_Host *shost = class_to_shost(dev); 88416961204SHannes Reinecke 88516961204SHannes Reinecke h = shost_to_hba(shost); 88616961204SHannes Reinecke return snprintf(buf, 20, "%d\n", h->ctlr); 88716961204SHannes Reinecke } 88816961204SHannes Reinecke 889135ae6edSHannes Reinecke static ssize_t host_show_legacy_board(struct device *dev, 890135ae6edSHannes Reinecke struct device_attribute *attr, char *buf) 891135ae6edSHannes Reinecke { 892135ae6edSHannes Reinecke struct ctlr_info *h; 893135ae6edSHannes Reinecke struct Scsi_Host *shost = class_to_shost(dev); 894135ae6edSHannes Reinecke 895135ae6edSHannes Reinecke h = shost_to_hba(shost); 896135ae6edSHannes Reinecke return snprintf(buf, 20, "%d\n", h->legacy_board ? 1 : 0); 897135ae6edSHannes Reinecke } 898135ae6edSHannes Reinecke 8993f5eac3aSStephen M. Cameron static DEVICE_ATTR(raid_level, S_IRUGO, raid_level_show, NULL); 9003f5eac3aSStephen M. Cameron static DEVICE_ATTR(lunid, S_IRUGO, lunid_show, NULL); 9013f5eac3aSStephen M. Cameron static DEVICE_ATTR(unique_id, S_IRUGO, unique_id_show, NULL); 9023f5eac3aSStephen M. Cameron static DEVICE_ATTR(rescan, S_IWUSR, NULL, host_store_rescan); 903ded1be4aSJoseph T Handzik static DEVICE_ATTR(sas_address, S_IRUGO, sas_address_show, NULL); 904c1988684SScott Teel static DEVICE_ATTR(hp_ssd_smart_path_enabled, S_IRUGO, 905c1988684SScott Teel host_show_hp_ssd_smart_path_enabled, NULL); 9068270b862SJoe Handzik static DEVICE_ATTR(path_info, S_IRUGO, path_info_show, NULL); 907da0697bdSScott Teel static DEVICE_ATTR(hp_ssd_smart_path_status, S_IWUSR|S_IRUGO|S_IROTH, 908da0697bdSScott Teel host_show_hp_ssd_smart_path_status, 909da0697bdSScott Teel host_store_hp_ssd_smart_path_status); 9102ba8bfc8SStephen M. Cameron static DEVICE_ATTR(raid_offload_debug, S_IWUSR, NULL, 9112ba8bfc8SStephen M. Cameron host_store_raid_offload_debug); 9123f5eac3aSStephen M. Cameron static DEVICE_ATTR(firmware_revision, S_IRUGO, 9133f5eac3aSStephen M. Cameron host_show_firmware_revision, NULL); 9143f5eac3aSStephen M. Cameron static DEVICE_ATTR(commands_outstanding, S_IRUGO, 9153f5eac3aSStephen M. Cameron host_show_commands_outstanding, NULL); 9163f5eac3aSStephen M. Cameron static DEVICE_ATTR(transport_mode, S_IRUGO, 9173f5eac3aSStephen M. Cameron host_show_transport_mode, NULL); 918941b1cdaSStephen M. Cameron static DEVICE_ATTR(resettable, S_IRUGO, 919941b1cdaSStephen M. Cameron host_show_resettable, NULL); 920e985c58fSStephen Cameron static DEVICE_ATTR(lockup_detected, S_IRUGO, 921e985c58fSStephen Cameron host_show_lockup_detected, NULL); 92216961204SHannes Reinecke static DEVICE_ATTR(ctlr_num, S_IRUGO, 92316961204SHannes Reinecke host_show_ctlr_num, NULL); 924135ae6edSHannes Reinecke static DEVICE_ATTR(legacy_board, S_IRUGO, 925135ae6edSHannes Reinecke host_show_legacy_board, NULL); 9263f5eac3aSStephen M. Cameron 9273f5eac3aSStephen M. Cameron static struct device_attribute *hpsa_sdev_attrs[] = { 9283f5eac3aSStephen M. Cameron &dev_attr_raid_level, 9293f5eac3aSStephen M. Cameron &dev_attr_lunid, 9303f5eac3aSStephen M. Cameron &dev_attr_unique_id, 931c1988684SScott Teel &dev_attr_hp_ssd_smart_path_enabled, 9328270b862SJoe Handzik &dev_attr_path_info, 933ded1be4aSJoseph T Handzik &dev_attr_sas_address, 9343f5eac3aSStephen M. Cameron NULL, 9353f5eac3aSStephen M. Cameron }; 9363f5eac3aSStephen M. Cameron 9373f5eac3aSStephen M. Cameron static struct device_attribute *hpsa_shost_attrs[] = { 9383f5eac3aSStephen M. Cameron &dev_attr_rescan, 9393f5eac3aSStephen M. Cameron &dev_attr_firmware_revision, 9403f5eac3aSStephen M. Cameron &dev_attr_commands_outstanding, 9413f5eac3aSStephen M. Cameron &dev_attr_transport_mode, 942941b1cdaSStephen M. Cameron &dev_attr_resettable, 943da0697bdSScott Teel &dev_attr_hp_ssd_smart_path_status, 9442ba8bfc8SStephen M. Cameron &dev_attr_raid_offload_debug, 945fb53c439STomas Henzl &dev_attr_lockup_detected, 94616961204SHannes Reinecke &dev_attr_ctlr_num, 947135ae6edSHannes Reinecke &dev_attr_legacy_board, 9483f5eac3aSStephen M. Cameron NULL, 9493f5eac3aSStephen M. Cameron }; 9503f5eac3aSStephen M. Cameron 95108ec46f6SDon Brace #define HPSA_NRESERVED_CMDS (HPSA_CMDS_RESERVED_FOR_DRIVER +\ 95208ec46f6SDon Brace HPSA_MAX_CONCURRENT_PASSTHRUS) 95341ce4c35SStephen Cameron 9543f5eac3aSStephen M. Cameron static struct scsi_host_template hpsa_driver_template = { 9553f5eac3aSStephen M. Cameron .module = THIS_MODULE, 956f79cfec6SStephen M. Cameron .name = HPSA, 957f79cfec6SStephen M. Cameron .proc_name = HPSA, 9583f5eac3aSStephen M. Cameron .queuecommand = hpsa_scsi_queue_command, 9593f5eac3aSStephen M. Cameron .scan_start = hpsa_scan_start, 9603f5eac3aSStephen M. Cameron .scan_finished = hpsa_scan_finished, 9617c0a0229SDon Brace .change_queue_depth = hpsa_change_queue_depth, 9623f5eac3aSStephen M. Cameron .this_id = -1, 9633f5eac3aSStephen M. Cameron .use_clustering = ENABLE_CLUSTERING, 9643f5eac3aSStephen M. Cameron .eh_device_reset_handler = hpsa_eh_device_reset_handler, 9653f5eac3aSStephen M. Cameron .ioctl = hpsa_ioctl, 9663f5eac3aSStephen M. Cameron .slave_alloc = hpsa_slave_alloc, 96741ce4c35SStephen Cameron .slave_configure = hpsa_slave_configure, 9683f5eac3aSStephen M. Cameron .slave_destroy = hpsa_slave_destroy, 9693f5eac3aSStephen M. Cameron #ifdef CONFIG_COMPAT 9703f5eac3aSStephen M. Cameron .compat_ioctl = hpsa_compat_ioctl, 9713f5eac3aSStephen M. Cameron #endif 9723f5eac3aSStephen M. Cameron .sdev_attrs = hpsa_sdev_attrs, 9733f5eac3aSStephen M. Cameron .shost_attrs = hpsa_shost_attrs, 974e2c7b433SYadan Fan .max_sectors = 1024, 97554b2b50cSMartin K. Petersen .no_write_same = 1, 9763f5eac3aSStephen M. Cameron }; 9773f5eac3aSStephen M. Cameron 978254f796bSMatt Gates static inline u32 next_command(struct ctlr_info *h, u8 q) 9793f5eac3aSStephen M. Cameron { 9803f5eac3aSStephen M. Cameron u32 a; 981072b0518SStephen M. Cameron struct reply_queue_buffer *rq = &h->reply_queue[q]; 9823f5eac3aSStephen M. Cameron 983e1f7de0cSMatt Gates if (h->transMethod & CFGTBL_Trans_io_accel1) 984e1f7de0cSMatt Gates return h->access.command_completed(h, q); 985e1f7de0cSMatt Gates 9863f5eac3aSStephen M. Cameron if (unlikely(!(h->transMethod & CFGTBL_Trans_Performant))) 987254f796bSMatt Gates return h->access.command_completed(h, q); 9883f5eac3aSStephen M. Cameron 989254f796bSMatt Gates if ((rq->head[rq->current_entry] & 1) == rq->wraparound) { 990254f796bSMatt Gates a = rq->head[rq->current_entry]; 991254f796bSMatt Gates rq->current_entry++; 9920cbf768eSStephen M. Cameron atomic_dec(&h->commands_outstanding); 9933f5eac3aSStephen M. Cameron } else { 9943f5eac3aSStephen M. Cameron a = FIFO_EMPTY; 9953f5eac3aSStephen M. Cameron } 9963f5eac3aSStephen M. Cameron /* Check for wraparound */ 997254f796bSMatt Gates if (rq->current_entry == h->max_commands) { 998254f796bSMatt Gates rq->current_entry = 0; 999254f796bSMatt Gates rq->wraparound ^= 1; 10003f5eac3aSStephen M. Cameron } 10013f5eac3aSStephen M. Cameron return a; 10023f5eac3aSStephen M. Cameron } 10033f5eac3aSStephen M. Cameron 1004c349775eSScott Teel /* 1005c349775eSScott Teel * There are some special bits in the bus address of the 1006c349775eSScott Teel * command that we have to set for the controller to know 1007c349775eSScott Teel * how to process the command: 1008c349775eSScott Teel * 1009c349775eSScott Teel * Normal performant mode: 1010c349775eSScott Teel * bit 0: 1 means performant mode, 0 means simple mode. 1011c349775eSScott Teel * bits 1-3 = block fetch table entry 1012c349775eSScott Teel * bits 4-6 = command type (== 0) 1013c349775eSScott Teel * 1014c349775eSScott Teel * ioaccel1 mode: 1015c349775eSScott Teel * bit 0 = "performant mode" bit. 1016c349775eSScott Teel * bits 1-3 = block fetch table entry 1017c349775eSScott Teel * bits 4-6 = command type (== 110) 1018c349775eSScott Teel * (command type is needed because ioaccel1 mode 1019c349775eSScott Teel * commands are submitted through the same register as normal 1020c349775eSScott Teel * mode commands, so this is how the controller knows whether 1021c349775eSScott Teel * the command is normal mode or ioaccel1 mode.) 1022c349775eSScott Teel * 1023c349775eSScott Teel * ioaccel2 mode: 1024c349775eSScott Teel * bit 0 = "performant mode" bit. 1025c349775eSScott Teel * bits 1-4 = block fetch table entry (note extra bit) 1026c349775eSScott Teel * bits 4-6 = not needed, because ioaccel2 mode has 1027c349775eSScott Teel * a separate special register for submitting commands. 1028c349775eSScott Teel */ 1029c349775eSScott Teel 103025163bd5SWebb Scales /* 103125163bd5SWebb Scales * set_performant_mode: Modify the tag for cciss performant 10323f5eac3aSStephen M. Cameron * set bit 0 for pull model, bits 3-1 for block fetch 10333f5eac3aSStephen M. Cameron * register number 10343f5eac3aSStephen M. Cameron */ 103525163bd5SWebb Scales #define DEFAULT_REPLY_QUEUE (-1) 103625163bd5SWebb Scales static void set_performant_mode(struct ctlr_info *h, struct CommandList *c, 103725163bd5SWebb Scales int reply_queue) 10383f5eac3aSStephen M. Cameron { 1039254f796bSMatt Gates if (likely(h->transMethod & CFGTBL_Trans_Performant)) { 10403f5eac3aSStephen M. Cameron c->busaddr |= 1 | (h->blockFetchTable[c->Header.SGList] << 1); 1041bc2bb154SChristoph Hellwig if (unlikely(!h->msix_vectors)) 104225163bd5SWebb Scales return; 104325163bd5SWebb Scales if (likely(reply_queue == DEFAULT_REPLY_QUEUE)) 1044254f796bSMatt Gates c->Header.ReplyQueue = 1045804a5cb5SJohn Kacur raw_smp_processor_id() % h->nreply_queues; 104625163bd5SWebb Scales else 104725163bd5SWebb Scales c->Header.ReplyQueue = reply_queue % h->nreply_queues; 1048254f796bSMatt Gates } 10493f5eac3aSStephen M. Cameron } 10503f5eac3aSStephen M. Cameron 1051c349775eSScott Teel static void set_ioaccel1_performant_mode(struct ctlr_info *h, 105225163bd5SWebb Scales struct CommandList *c, 105325163bd5SWebb Scales int reply_queue) 1054c349775eSScott Teel { 1055c349775eSScott Teel struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[c->cmdindex]; 1056c349775eSScott Teel 105725163bd5SWebb Scales /* 105825163bd5SWebb Scales * Tell the controller to post the reply to the queue for this 1059c349775eSScott Teel * processor. This seems to give the best I/O throughput. 1060c349775eSScott Teel */ 106125163bd5SWebb Scales if (likely(reply_queue == DEFAULT_REPLY_QUEUE)) 1062c349775eSScott Teel cp->ReplyQueue = smp_processor_id() % h->nreply_queues; 106325163bd5SWebb Scales else 106425163bd5SWebb Scales cp->ReplyQueue = reply_queue % h->nreply_queues; 106525163bd5SWebb Scales /* 106625163bd5SWebb Scales * Set the bits in the address sent down to include: 1067c349775eSScott Teel * - performant mode bit (bit 0) 1068c349775eSScott Teel * - pull count (bits 1-3) 1069c349775eSScott Teel * - command type (bits 4-6) 1070c349775eSScott Teel */ 1071c349775eSScott Teel c->busaddr |= 1 | (h->ioaccel1_blockFetchTable[c->Header.SGList] << 1) | 1072c349775eSScott Teel IOACCEL1_BUSADDR_CMDTYPE; 1073c349775eSScott Teel } 1074c349775eSScott Teel 10758be986ccSStephen Cameron static void set_ioaccel2_tmf_performant_mode(struct ctlr_info *h, 10768be986ccSStephen Cameron struct CommandList *c, 10778be986ccSStephen Cameron int reply_queue) 10788be986ccSStephen Cameron { 10798be986ccSStephen Cameron struct hpsa_tmf_struct *cp = (struct hpsa_tmf_struct *) 10808be986ccSStephen Cameron &h->ioaccel2_cmd_pool[c->cmdindex]; 10818be986ccSStephen Cameron 10828be986ccSStephen Cameron /* Tell the controller to post the reply to the queue for this 10838be986ccSStephen Cameron * processor. This seems to give the best I/O throughput. 10848be986ccSStephen Cameron */ 10858be986ccSStephen Cameron if (likely(reply_queue == DEFAULT_REPLY_QUEUE)) 10868be986ccSStephen Cameron cp->reply_queue = smp_processor_id() % h->nreply_queues; 10878be986ccSStephen Cameron else 10888be986ccSStephen Cameron cp->reply_queue = reply_queue % h->nreply_queues; 10898be986ccSStephen Cameron /* Set the bits in the address sent down to include: 10908be986ccSStephen Cameron * - performant mode bit not used in ioaccel mode 2 10918be986ccSStephen Cameron * - pull count (bits 0-3) 10928be986ccSStephen Cameron * - command type isn't needed for ioaccel2 10938be986ccSStephen Cameron */ 10948be986ccSStephen Cameron c->busaddr |= h->ioaccel2_blockFetchTable[0]; 10958be986ccSStephen Cameron } 10968be986ccSStephen Cameron 1097c349775eSScott Teel static void set_ioaccel2_performant_mode(struct ctlr_info *h, 109825163bd5SWebb Scales struct CommandList *c, 109925163bd5SWebb Scales int reply_queue) 1100c349775eSScott Teel { 1101c349775eSScott Teel struct io_accel2_cmd *cp = &h->ioaccel2_cmd_pool[c->cmdindex]; 1102c349775eSScott Teel 110325163bd5SWebb Scales /* 110425163bd5SWebb Scales * Tell the controller to post the reply to the queue for this 1105c349775eSScott Teel * processor. This seems to give the best I/O throughput. 1106c349775eSScott Teel */ 110725163bd5SWebb Scales if (likely(reply_queue == DEFAULT_REPLY_QUEUE)) 1108c349775eSScott Teel cp->reply_queue = smp_processor_id() % h->nreply_queues; 110925163bd5SWebb Scales else 111025163bd5SWebb Scales cp->reply_queue = reply_queue % h->nreply_queues; 111125163bd5SWebb Scales /* 111225163bd5SWebb Scales * Set the bits in the address sent down to include: 1113c349775eSScott Teel * - performant mode bit not used in ioaccel mode 2 1114c349775eSScott Teel * - pull count (bits 0-3) 1115c349775eSScott Teel * - command type isn't needed for ioaccel2 1116c349775eSScott Teel */ 1117c349775eSScott Teel c->busaddr |= (h->ioaccel2_blockFetchTable[cp->sg_count]); 1118c349775eSScott Teel } 1119c349775eSScott Teel 1120e85c5974SStephen M. Cameron static int is_firmware_flash_cmd(u8 *cdb) 1121e85c5974SStephen M. Cameron { 1122e85c5974SStephen M. Cameron return cdb[0] == BMIC_WRITE && cdb[6] == BMIC_FLASH_FIRMWARE; 1123e85c5974SStephen M. Cameron } 1124e85c5974SStephen M. Cameron 1125e85c5974SStephen M. Cameron /* 1126e85c5974SStephen M. Cameron * During firmware flash, the heartbeat register may not update as frequently 1127e85c5974SStephen M. Cameron * as it should. So we dial down lockup detection during firmware flash. and 1128e85c5974SStephen M. Cameron * dial it back up when firmware flash completes. 1129e85c5974SStephen M. Cameron */ 1130e85c5974SStephen M. Cameron #define HEARTBEAT_SAMPLE_INTERVAL_DURING_FLASH (240 * HZ) 1131e85c5974SStephen M. Cameron #define HEARTBEAT_SAMPLE_INTERVAL (30 * HZ) 11323d38f00cSScott Teel #define HPSA_EVENT_MONITOR_INTERVAL (15 * HZ) 1133e85c5974SStephen M. Cameron static void dial_down_lockup_detection_during_fw_flash(struct ctlr_info *h, 1134e85c5974SStephen M. Cameron struct CommandList *c) 1135e85c5974SStephen M. Cameron { 1136e85c5974SStephen M. Cameron if (!is_firmware_flash_cmd(c->Request.CDB)) 1137e85c5974SStephen M. Cameron return; 1138e85c5974SStephen M. Cameron atomic_inc(&h->firmware_flash_in_progress); 1139e85c5974SStephen M. Cameron h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL_DURING_FLASH; 1140e85c5974SStephen M. Cameron } 1141e85c5974SStephen M. Cameron 1142e85c5974SStephen M. Cameron static void dial_up_lockup_detection_on_fw_flash_complete(struct ctlr_info *h, 1143e85c5974SStephen M. Cameron struct CommandList *c) 1144e85c5974SStephen M. Cameron { 1145e85c5974SStephen M. Cameron if (is_firmware_flash_cmd(c->Request.CDB) && 1146e85c5974SStephen M. Cameron atomic_dec_and_test(&h->firmware_flash_in_progress)) 1147e85c5974SStephen M. Cameron h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL; 1148e85c5974SStephen M. Cameron } 1149e85c5974SStephen M. Cameron 115025163bd5SWebb Scales static void __enqueue_cmd_and_start_io(struct ctlr_info *h, 115125163bd5SWebb Scales struct CommandList *c, int reply_queue) 11523f5eac3aSStephen M. Cameron { 1153c05e8866SStephen Cameron dial_down_lockup_detection_during_fw_flash(h, c); 1154c05e8866SStephen Cameron atomic_inc(&h->commands_outstanding); 1155c349775eSScott Teel switch (c->cmd_type) { 1156c349775eSScott Teel case CMD_IOACCEL1: 115725163bd5SWebb Scales set_ioaccel1_performant_mode(h, c, reply_queue); 1158c05e8866SStephen Cameron writel(c->busaddr, h->vaddr + SA5_REQUEST_PORT_OFFSET); 1159c349775eSScott Teel break; 1160c349775eSScott Teel case CMD_IOACCEL2: 116125163bd5SWebb Scales set_ioaccel2_performant_mode(h, c, reply_queue); 1162c05e8866SStephen Cameron writel(c->busaddr, h->vaddr + IOACCEL2_INBOUND_POSTQ_32); 1163c349775eSScott Teel break; 11648be986ccSStephen Cameron case IOACCEL2_TMF: 11658be986ccSStephen Cameron set_ioaccel2_tmf_performant_mode(h, c, reply_queue); 11668be986ccSStephen Cameron writel(c->busaddr, h->vaddr + IOACCEL2_INBOUND_POSTQ_32); 11678be986ccSStephen Cameron break; 1168c349775eSScott Teel default: 116925163bd5SWebb Scales set_performant_mode(h, c, reply_queue); 1170f2405db8SDon Brace h->access.submit_command(h, c); 11713f5eac3aSStephen M. Cameron } 1172c05e8866SStephen Cameron } 11733f5eac3aSStephen M. Cameron 1174a58e7e53SWebb Scales static void enqueue_cmd_and_start_io(struct ctlr_info *h, struct CommandList *c) 117525163bd5SWebb Scales { 1176d604f533SWebb Scales if (unlikely(hpsa_is_pending_event(c))) 1177a58e7e53SWebb Scales return finish_cmd(c); 1178a58e7e53SWebb Scales 117925163bd5SWebb Scales __enqueue_cmd_and_start_io(h, c, DEFAULT_REPLY_QUEUE); 118025163bd5SWebb Scales } 118125163bd5SWebb Scales 11823f5eac3aSStephen M. Cameron static inline int is_hba_lunid(unsigned char scsi3addr[]) 11833f5eac3aSStephen M. Cameron { 11843f5eac3aSStephen M. Cameron return memcmp(scsi3addr, RAID_CTLR_LUNID, 8) == 0; 11853f5eac3aSStephen M. Cameron } 11863f5eac3aSStephen M. Cameron 11873f5eac3aSStephen M. Cameron static inline int is_scsi_rev_5(struct ctlr_info *h) 11883f5eac3aSStephen M. Cameron { 11893f5eac3aSStephen M. Cameron if (!h->hba_inquiry_data) 11903f5eac3aSStephen M. Cameron return 0; 11913f5eac3aSStephen M. Cameron if ((h->hba_inquiry_data[2] & 0x07) == 5) 11923f5eac3aSStephen M. Cameron return 1; 11933f5eac3aSStephen M. Cameron return 0; 11943f5eac3aSStephen M. Cameron } 11953f5eac3aSStephen M. Cameron 1196edd16368SStephen M. Cameron static int hpsa_find_target_lun(struct ctlr_info *h, 1197edd16368SStephen M. Cameron unsigned char scsi3addr[], int bus, int *target, int *lun) 1198edd16368SStephen M. Cameron { 1199edd16368SStephen M. Cameron /* finds an unused bus, target, lun for a new physical device 1200edd16368SStephen M. Cameron * assumes h->devlock is held 1201edd16368SStephen M. Cameron */ 1202edd16368SStephen M. Cameron int i, found = 0; 1203cfe5badcSScott Teel DECLARE_BITMAP(lun_taken, HPSA_MAX_DEVICES); 1204edd16368SStephen M. Cameron 1205263d9401SAkinobu Mita bitmap_zero(lun_taken, HPSA_MAX_DEVICES); 1206edd16368SStephen M. Cameron 1207edd16368SStephen M. Cameron for (i = 0; i < h->ndevices; i++) { 1208edd16368SStephen M. Cameron if (h->dev[i]->bus == bus && h->dev[i]->target != -1) 1209263d9401SAkinobu Mita __set_bit(h->dev[i]->target, lun_taken); 1210edd16368SStephen M. Cameron } 1211edd16368SStephen M. Cameron 1212263d9401SAkinobu Mita i = find_first_zero_bit(lun_taken, HPSA_MAX_DEVICES); 1213263d9401SAkinobu Mita if (i < HPSA_MAX_DEVICES) { 1214edd16368SStephen M. Cameron /* *bus = 1; */ 1215edd16368SStephen M. Cameron *target = i; 1216edd16368SStephen M. Cameron *lun = 0; 1217edd16368SStephen M. Cameron found = 1; 1218edd16368SStephen M. Cameron } 1219edd16368SStephen M. Cameron return !found; 1220edd16368SStephen M. Cameron } 1221edd16368SStephen M. Cameron 12221d33d85dSDon Brace static void hpsa_show_dev_msg(const char *level, struct ctlr_info *h, 12230d96ef5fSWebb Scales struct hpsa_scsi_dev_t *dev, char *description) 12240d96ef5fSWebb Scales { 12257c59a0d4SDon Brace #define LABEL_SIZE 25 12267c59a0d4SDon Brace char label[LABEL_SIZE]; 12277c59a0d4SDon Brace 12289975ec9dSDon Brace if (h == NULL || h->pdev == NULL || h->scsi_host == NULL) 12299975ec9dSDon Brace return; 12309975ec9dSDon Brace 12317c59a0d4SDon Brace switch (dev->devtype) { 12327c59a0d4SDon Brace case TYPE_RAID: 12337c59a0d4SDon Brace snprintf(label, LABEL_SIZE, "controller"); 12347c59a0d4SDon Brace break; 12357c59a0d4SDon Brace case TYPE_ENCLOSURE: 12367c59a0d4SDon Brace snprintf(label, LABEL_SIZE, "enclosure"); 12377c59a0d4SDon Brace break; 12387c59a0d4SDon Brace case TYPE_DISK: 1239af15ed36SDon Brace case TYPE_ZBC: 12407c59a0d4SDon Brace if (dev->external) 12417c59a0d4SDon Brace snprintf(label, LABEL_SIZE, "external"); 12427c59a0d4SDon Brace else if (!is_logical_dev_addr_mode(dev->scsi3addr)) 12437c59a0d4SDon Brace snprintf(label, LABEL_SIZE, "%s", 12447c59a0d4SDon Brace raid_label[PHYSICAL_DRIVE]); 12457c59a0d4SDon Brace else 12467c59a0d4SDon Brace snprintf(label, LABEL_SIZE, "RAID-%s", 12477c59a0d4SDon Brace dev->raid_level > RAID_UNKNOWN ? "?" : 12487c59a0d4SDon Brace raid_label[dev->raid_level]); 12497c59a0d4SDon Brace break; 12507c59a0d4SDon Brace case TYPE_ROM: 12517c59a0d4SDon Brace snprintf(label, LABEL_SIZE, "rom"); 12527c59a0d4SDon Brace break; 12537c59a0d4SDon Brace case TYPE_TAPE: 12547c59a0d4SDon Brace snprintf(label, LABEL_SIZE, "tape"); 12557c59a0d4SDon Brace break; 12567c59a0d4SDon Brace case TYPE_MEDIUM_CHANGER: 12577c59a0d4SDon Brace snprintf(label, LABEL_SIZE, "changer"); 12587c59a0d4SDon Brace break; 12597c59a0d4SDon Brace default: 12607c59a0d4SDon Brace snprintf(label, LABEL_SIZE, "UNKNOWN"); 12617c59a0d4SDon Brace break; 12627c59a0d4SDon Brace } 12637c59a0d4SDon Brace 12640d96ef5fSWebb Scales dev_printk(level, &h->pdev->dev, 12657c59a0d4SDon Brace "scsi %d:%d:%d:%d: %s %s %.8s %.16s %s SSDSmartPathCap%c En%c Exp=%d\n", 12660d96ef5fSWebb Scales h->scsi_host->host_no, dev->bus, dev->target, dev->lun, 12670d96ef5fSWebb Scales description, 12680d96ef5fSWebb Scales scsi_device_type(dev->devtype), 12690d96ef5fSWebb Scales dev->vendor, 12700d96ef5fSWebb Scales dev->model, 12717c59a0d4SDon Brace label, 12720d96ef5fSWebb Scales dev->offload_config ? '+' : '-', 12730d96ef5fSWebb Scales dev->offload_enabled ? '+' : '-', 12742a168208SKevin Barnett dev->expose_device); 12750d96ef5fSWebb Scales } 12760d96ef5fSWebb Scales 1277edd16368SStephen M. Cameron /* Add an entry into h->dev[] array. */ 12788aa60681SDon Brace static int hpsa_scsi_add_entry(struct ctlr_info *h, 1279edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *device, 1280edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *added[], int *nadded) 1281edd16368SStephen M. Cameron { 1282edd16368SStephen M. Cameron /* assumes h->devlock is held */ 1283edd16368SStephen M. Cameron int n = h->ndevices; 1284edd16368SStephen M. Cameron int i; 1285edd16368SStephen M. Cameron unsigned char addr1[8], addr2[8]; 1286edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *sd; 1287edd16368SStephen M. Cameron 1288cfe5badcSScott Teel if (n >= HPSA_MAX_DEVICES) { 1289edd16368SStephen M. Cameron dev_err(&h->pdev->dev, "too many devices, some will be " 1290edd16368SStephen M. Cameron "inaccessible.\n"); 1291edd16368SStephen M. Cameron return -1; 1292edd16368SStephen M. Cameron } 1293edd16368SStephen M. Cameron 1294edd16368SStephen M. Cameron /* physical devices do not have lun or target assigned until now. */ 1295edd16368SStephen M. Cameron if (device->lun != -1) 1296edd16368SStephen M. Cameron /* Logical device, lun is already assigned. */ 1297edd16368SStephen M. Cameron goto lun_assigned; 1298edd16368SStephen M. Cameron 1299edd16368SStephen M. Cameron /* If this device a non-zero lun of a multi-lun device 1300edd16368SStephen M. Cameron * byte 4 of the 8-byte LUN addr will contain the logical 13012b08b3e9SDon Brace * unit no, zero otherwise. 1302edd16368SStephen M. Cameron */ 1303edd16368SStephen M. Cameron if (device->scsi3addr[4] == 0) { 1304edd16368SStephen M. Cameron /* This is not a non-zero lun of a multi-lun device */ 1305edd16368SStephen M. Cameron if (hpsa_find_target_lun(h, device->scsi3addr, 1306edd16368SStephen M. Cameron device->bus, &device->target, &device->lun) != 0) 1307edd16368SStephen M. Cameron return -1; 1308edd16368SStephen M. Cameron goto lun_assigned; 1309edd16368SStephen M. Cameron } 1310edd16368SStephen M. Cameron 1311edd16368SStephen M. Cameron /* This is a non-zero lun of a multi-lun device. 1312edd16368SStephen M. Cameron * Search through our list and find the device which 13139a4178b7Sshane.seymour * has the same 8 byte LUN address, excepting byte 4 and 5. 1314edd16368SStephen M. Cameron * Assign the same bus and target for this new LUN. 1315edd16368SStephen M. Cameron * Use the logical unit number from the firmware. 1316edd16368SStephen M. Cameron */ 1317edd16368SStephen M. Cameron memcpy(addr1, device->scsi3addr, 8); 1318edd16368SStephen M. Cameron addr1[4] = 0; 13199a4178b7Sshane.seymour addr1[5] = 0; 1320edd16368SStephen M. Cameron for (i = 0; i < n; i++) { 1321edd16368SStephen M. Cameron sd = h->dev[i]; 1322edd16368SStephen M. Cameron memcpy(addr2, sd->scsi3addr, 8); 1323edd16368SStephen M. Cameron addr2[4] = 0; 13249a4178b7Sshane.seymour addr2[5] = 0; 13259a4178b7Sshane.seymour /* differ only in byte 4 and 5? */ 1326edd16368SStephen M. Cameron if (memcmp(addr1, addr2, 8) == 0) { 1327edd16368SStephen M. Cameron device->bus = sd->bus; 1328edd16368SStephen M. Cameron device->target = sd->target; 1329edd16368SStephen M. Cameron device->lun = device->scsi3addr[4]; 1330edd16368SStephen M. Cameron break; 1331edd16368SStephen M. Cameron } 1332edd16368SStephen M. Cameron } 1333edd16368SStephen M. Cameron if (device->lun == -1) { 1334edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "physical device with no LUN=0," 1335edd16368SStephen M. Cameron " suspect firmware bug or unsupported hardware " 1336edd16368SStephen M. Cameron "configuration.\n"); 1337edd16368SStephen M. Cameron return -1; 1338edd16368SStephen M. Cameron } 1339edd16368SStephen M. Cameron 1340edd16368SStephen M. Cameron lun_assigned: 1341edd16368SStephen M. Cameron 1342edd16368SStephen M. Cameron h->dev[n] = device; 1343edd16368SStephen M. Cameron h->ndevices++; 1344edd16368SStephen M. Cameron added[*nadded] = device; 1345edd16368SStephen M. Cameron (*nadded)++; 13460d96ef5fSWebb Scales hpsa_show_dev_msg(KERN_INFO, h, device, 13472a168208SKevin Barnett device->expose_device ? "added" : "masked"); 1348a473d86cSRobert Elliott device->offload_to_be_enabled = device->offload_enabled; 1349a473d86cSRobert Elliott device->offload_enabled = 0; 1350edd16368SStephen M. Cameron return 0; 1351edd16368SStephen M. Cameron } 1352edd16368SStephen M. Cameron 1353bd9244f7SScott Teel /* Update an entry in h->dev[] array. */ 13548aa60681SDon Brace static void hpsa_scsi_update_entry(struct ctlr_info *h, 1355bd9244f7SScott Teel int entry, struct hpsa_scsi_dev_t *new_entry) 1356bd9244f7SScott Teel { 1357a473d86cSRobert Elliott int offload_enabled; 1358bd9244f7SScott Teel /* assumes h->devlock is held */ 1359bd9244f7SScott Teel BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES); 1360bd9244f7SScott Teel 1361bd9244f7SScott Teel /* Raid level changed. */ 1362bd9244f7SScott Teel h->dev[entry]->raid_level = new_entry->raid_level; 1363250fb125SStephen M. Cameron 136403383736SDon Brace /* Raid offload parameters changed. Careful about the ordering. */ 136503383736SDon Brace if (new_entry->offload_config && new_entry->offload_enabled) { 136603383736SDon Brace /* 136703383736SDon Brace * if drive is newly offload_enabled, we want to copy the 136803383736SDon Brace * raid map data first. If previously offload_enabled and 136903383736SDon Brace * offload_config were set, raid map data had better be 137003383736SDon Brace * the same as it was before. if raid map data is changed 137103383736SDon Brace * then it had better be the case that 137203383736SDon Brace * h->dev[entry]->offload_enabled is currently 0. 137303383736SDon Brace */ 13749fb0de2dSStephen M. Cameron h->dev[entry]->raid_map = new_entry->raid_map; 137503383736SDon Brace h->dev[entry]->ioaccel_handle = new_entry->ioaccel_handle; 137603383736SDon Brace } 1377a3144e0bSJoe Handzik if (new_entry->hba_ioaccel_enabled) { 1378a3144e0bSJoe Handzik h->dev[entry]->ioaccel_handle = new_entry->ioaccel_handle; 1379a3144e0bSJoe Handzik wmb(); /* set ioaccel_handle *before* hba_ioaccel_enabled */ 1380a3144e0bSJoe Handzik } 1381a3144e0bSJoe Handzik h->dev[entry]->hba_ioaccel_enabled = new_entry->hba_ioaccel_enabled; 138203383736SDon Brace h->dev[entry]->offload_config = new_entry->offload_config; 138303383736SDon Brace h->dev[entry]->offload_to_mirror = new_entry->offload_to_mirror; 138403383736SDon Brace h->dev[entry]->queue_depth = new_entry->queue_depth; 1385250fb125SStephen M. Cameron 138641ce4c35SStephen Cameron /* 138741ce4c35SStephen Cameron * We can turn off ioaccel offload now, but need to delay turning 138841ce4c35SStephen Cameron * it on until we can update h->dev[entry]->phys_disk[], but we 138941ce4c35SStephen Cameron * can't do that until all the devices are updated. 139041ce4c35SStephen Cameron */ 139141ce4c35SStephen Cameron h->dev[entry]->offload_to_be_enabled = new_entry->offload_enabled; 139241ce4c35SStephen Cameron if (!new_entry->offload_enabled) 139341ce4c35SStephen Cameron h->dev[entry]->offload_enabled = 0; 139441ce4c35SStephen Cameron 1395a473d86cSRobert Elliott offload_enabled = h->dev[entry]->offload_enabled; 1396a473d86cSRobert Elliott h->dev[entry]->offload_enabled = h->dev[entry]->offload_to_be_enabled; 13970d96ef5fSWebb Scales hpsa_show_dev_msg(KERN_INFO, h, h->dev[entry], "updated"); 1398a473d86cSRobert Elliott h->dev[entry]->offload_enabled = offload_enabled; 1399bd9244f7SScott Teel } 1400bd9244f7SScott Teel 14012a8ccf31SStephen M. Cameron /* Replace an entry from h->dev[] array. */ 14028aa60681SDon Brace static void hpsa_scsi_replace_entry(struct ctlr_info *h, 14032a8ccf31SStephen M. Cameron int entry, struct hpsa_scsi_dev_t *new_entry, 14042a8ccf31SStephen M. Cameron struct hpsa_scsi_dev_t *added[], int *nadded, 14052a8ccf31SStephen M. Cameron struct hpsa_scsi_dev_t *removed[], int *nremoved) 14062a8ccf31SStephen M. Cameron { 14072a8ccf31SStephen M. Cameron /* assumes h->devlock is held */ 1408cfe5badcSScott Teel BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES); 14092a8ccf31SStephen M. Cameron removed[*nremoved] = h->dev[entry]; 14102a8ccf31SStephen M. Cameron (*nremoved)++; 141101350d05SStephen M. Cameron 141201350d05SStephen M. Cameron /* 141301350d05SStephen M. Cameron * New physical devices won't have target/lun assigned yet 141401350d05SStephen M. Cameron * so we need to preserve the values in the slot we are replacing. 141501350d05SStephen M. Cameron */ 141601350d05SStephen M. Cameron if (new_entry->target == -1) { 141701350d05SStephen M. Cameron new_entry->target = h->dev[entry]->target; 141801350d05SStephen M. Cameron new_entry->lun = h->dev[entry]->lun; 141901350d05SStephen M. Cameron } 142001350d05SStephen M. Cameron 14212a8ccf31SStephen M. Cameron h->dev[entry] = new_entry; 14222a8ccf31SStephen M. Cameron added[*nadded] = new_entry; 14232a8ccf31SStephen M. Cameron (*nadded)++; 14240d96ef5fSWebb Scales hpsa_show_dev_msg(KERN_INFO, h, new_entry, "replaced"); 1425a473d86cSRobert Elliott new_entry->offload_to_be_enabled = new_entry->offload_enabled; 1426a473d86cSRobert Elliott new_entry->offload_enabled = 0; 14272a8ccf31SStephen M. Cameron } 14282a8ccf31SStephen M. Cameron 1429edd16368SStephen M. Cameron /* Remove an entry from h->dev[] array. */ 14308aa60681SDon Brace static void hpsa_scsi_remove_entry(struct ctlr_info *h, int entry, 1431edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *removed[], int *nremoved) 1432edd16368SStephen M. Cameron { 1433edd16368SStephen M. Cameron /* assumes h->devlock is held */ 1434edd16368SStephen M. Cameron int i; 1435edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *sd; 1436edd16368SStephen M. Cameron 1437cfe5badcSScott Teel BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES); 1438edd16368SStephen M. Cameron 1439edd16368SStephen M. Cameron sd = h->dev[entry]; 1440edd16368SStephen M. Cameron removed[*nremoved] = h->dev[entry]; 1441edd16368SStephen M. Cameron (*nremoved)++; 1442edd16368SStephen M. Cameron 1443edd16368SStephen M. Cameron for (i = entry; i < h->ndevices-1; i++) 1444edd16368SStephen M. Cameron h->dev[i] = h->dev[i+1]; 1445edd16368SStephen M. Cameron h->ndevices--; 14460d96ef5fSWebb Scales hpsa_show_dev_msg(KERN_INFO, h, sd, "removed"); 1447edd16368SStephen M. Cameron } 1448edd16368SStephen M. Cameron 1449edd16368SStephen M. Cameron #define SCSI3ADDR_EQ(a, b) ( \ 1450edd16368SStephen M. Cameron (a)[7] == (b)[7] && \ 1451edd16368SStephen M. Cameron (a)[6] == (b)[6] && \ 1452edd16368SStephen M. Cameron (a)[5] == (b)[5] && \ 1453edd16368SStephen M. Cameron (a)[4] == (b)[4] && \ 1454edd16368SStephen M. Cameron (a)[3] == (b)[3] && \ 1455edd16368SStephen M. Cameron (a)[2] == (b)[2] && \ 1456edd16368SStephen M. Cameron (a)[1] == (b)[1] && \ 1457edd16368SStephen M. Cameron (a)[0] == (b)[0]) 1458edd16368SStephen M. Cameron 1459edd16368SStephen M. Cameron static void fixup_botched_add(struct ctlr_info *h, 1460edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *added) 1461edd16368SStephen M. Cameron { 1462edd16368SStephen M. Cameron /* called when scsi_add_device fails in order to re-adjust 1463edd16368SStephen M. Cameron * h->dev[] to match the mid layer's view. 1464edd16368SStephen M. Cameron */ 1465edd16368SStephen M. Cameron unsigned long flags; 1466edd16368SStephen M. Cameron int i, j; 1467edd16368SStephen M. Cameron 1468edd16368SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 1469edd16368SStephen M. Cameron for (i = 0; i < h->ndevices; i++) { 1470edd16368SStephen M. Cameron if (h->dev[i] == added) { 1471edd16368SStephen M. Cameron for (j = i; j < h->ndevices-1; j++) 1472edd16368SStephen M. Cameron h->dev[j] = h->dev[j+1]; 1473edd16368SStephen M. Cameron h->ndevices--; 1474edd16368SStephen M. Cameron break; 1475edd16368SStephen M. Cameron } 1476edd16368SStephen M. Cameron } 1477edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 1478edd16368SStephen M. Cameron kfree(added); 1479edd16368SStephen M. Cameron } 1480edd16368SStephen M. Cameron 1481edd16368SStephen M. Cameron static inline int device_is_the_same(struct hpsa_scsi_dev_t *dev1, 1482edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *dev2) 1483edd16368SStephen M. Cameron { 1484edd16368SStephen M. Cameron /* we compare everything except lun and target as these 1485edd16368SStephen M. Cameron * are not yet assigned. Compare parts likely 1486edd16368SStephen M. Cameron * to differ first 1487edd16368SStephen M. Cameron */ 1488edd16368SStephen M. Cameron if (memcmp(dev1->scsi3addr, dev2->scsi3addr, 1489edd16368SStephen M. Cameron sizeof(dev1->scsi3addr)) != 0) 1490edd16368SStephen M. Cameron return 0; 1491edd16368SStephen M. Cameron if (memcmp(dev1->device_id, dev2->device_id, 1492edd16368SStephen M. Cameron sizeof(dev1->device_id)) != 0) 1493edd16368SStephen M. Cameron return 0; 1494edd16368SStephen M. Cameron if (memcmp(dev1->model, dev2->model, sizeof(dev1->model)) != 0) 1495edd16368SStephen M. Cameron return 0; 1496edd16368SStephen M. Cameron if (memcmp(dev1->vendor, dev2->vendor, sizeof(dev1->vendor)) != 0) 1497edd16368SStephen M. Cameron return 0; 1498edd16368SStephen M. Cameron if (dev1->devtype != dev2->devtype) 1499edd16368SStephen M. Cameron return 0; 1500edd16368SStephen M. Cameron if (dev1->bus != dev2->bus) 1501edd16368SStephen M. Cameron return 0; 1502edd16368SStephen M. Cameron return 1; 1503edd16368SStephen M. Cameron } 1504edd16368SStephen M. Cameron 1505bd9244f7SScott Teel static inline int device_updated(struct hpsa_scsi_dev_t *dev1, 1506bd9244f7SScott Teel struct hpsa_scsi_dev_t *dev2) 1507bd9244f7SScott Teel { 1508bd9244f7SScott Teel /* Device attributes that can change, but don't mean 1509bd9244f7SScott Teel * that the device is a different device, nor that the OS 1510bd9244f7SScott Teel * needs to be told anything about the change. 1511bd9244f7SScott Teel */ 1512bd9244f7SScott Teel if (dev1->raid_level != dev2->raid_level) 1513bd9244f7SScott Teel return 1; 1514250fb125SStephen M. Cameron if (dev1->offload_config != dev2->offload_config) 1515250fb125SStephen M. Cameron return 1; 1516250fb125SStephen M. Cameron if (dev1->offload_enabled != dev2->offload_enabled) 1517250fb125SStephen M. Cameron return 1; 151893849508SDon Brace if (!is_logical_dev_addr_mode(dev1->scsi3addr)) 151903383736SDon Brace if (dev1->queue_depth != dev2->queue_depth) 152003383736SDon Brace return 1; 1521bd9244f7SScott Teel return 0; 1522bd9244f7SScott Teel } 1523bd9244f7SScott Teel 1524edd16368SStephen M. Cameron /* Find needle in haystack. If exact match found, return DEVICE_SAME, 1525edd16368SStephen M. Cameron * and return needle location in *index. If scsi3addr matches, but not 1526edd16368SStephen M. Cameron * vendor, model, serial num, etc. return DEVICE_CHANGED, and return needle 1527bd9244f7SScott Teel * location in *index. 1528bd9244f7SScott Teel * In the case of a minor device attribute change, such as RAID level, just 1529bd9244f7SScott Teel * return DEVICE_UPDATED, along with the updated device's location in index. 1530bd9244f7SScott Teel * If needle not found, return DEVICE_NOT_FOUND. 1531edd16368SStephen M. Cameron */ 1532edd16368SStephen M. Cameron static int hpsa_scsi_find_entry(struct hpsa_scsi_dev_t *needle, 1533edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *haystack[], int haystack_size, 1534edd16368SStephen M. Cameron int *index) 1535edd16368SStephen M. Cameron { 1536edd16368SStephen M. Cameron int i; 1537edd16368SStephen M. Cameron #define DEVICE_NOT_FOUND 0 1538edd16368SStephen M. Cameron #define DEVICE_CHANGED 1 1539edd16368SStephen M. Cameron #define DEVICE_SAME 2 1540bd9244f7SScott Teel #define DEVICE_UPDATED 3 15411d33d85dSDon Brace if (needle == NULL) 15421d33d85dSDon Brace return DEVICE_NOT_FOUND; 15431d33d85dSDon Brace 1544edd16368SStephen M. Cameron for (i = 0; i < haystack_size; i++) { 154523231048SStephen M. Cameron if (haystack[i] == NULL) /* previously removed. */ 154623231048SStephen M. Cameron continue; 1547edd16368SStephen M. Cameron if (SCSI3ADDR_EQ(needle->scsi3addr, haystack[i]->scsi3addr)) { 1548edd16368SStephen M. Cameron *index = i; 1549bd9244f7SScott Teel if (device_is_the_same(needle, haystack[i])) { 1550bd9244f7SScott Teel if (device_updated(needle, haystack[i])) 1551bd9244f7SScott Teel return DEVICE_UPDATED; 1552edd16368SStephen M. Cameron return DEVICE_SAME; 1553bd9244f7SScott Teel } else { 15549846590eSStephen M. Cameron /* Keep offline devices offline */ 15559846590eSStephen M. Cameron if (needle->volume_offline) 15569846590eSStephen M. Cameron return DEVICE_NOT_FOUND; 1557edd16368SStephen M. Cameron return DEVICE_CHANGED; 1558edd16368SStephen M. Cameron } 1559edd16368SStephen M. Cameron } 1560bd9244f7SScott Teel } 1561edd16368SStephen M. Cameron *index = -1; 1562edd16368SStephen M. Cameron return DEVICE_NOT_FOUND; 1563edd16368SStephen M. Cameron } 1564edd16368SStephen M. Cameron 15659846590eSStephen M. Cameron static void hpsa_monitor_offline_device(struct ctlr_info *h, 15669846590eSStephen M. Cameron unsigned char scsi3addr[]) 15679846590eSStephen M. Cameron { 15689846590eSStephen M. Cameron struct offline_device_entry *device; 15699846590eSStephen M. Cameron unsigned long flags; 15709846590eSStephen M. Cameron 15719846590eSStephen M. Cameron /* Check to see if device is already on the list */ 15729846590eSStephen M. Cameron spin_lock_irqsave(&h->offline_device_lock, flags); 15739846590eSStephen M. Cameron list_for_each_entry(device, &h->offline_device_list, offline_list) { 15749846590eSStephen M. Cameron if (memcmp(device->scsi3addr, scsi3addr, 15759846590eSStephen M. Cameron sizeof(device->scsi3addr)) == 0) { 15769846590eSStephen M. Cameron spin_unlock_irqrestore(&h->offline_device_lock, flags); 15779846590eSStephen M. Cameron return; 15789846590eSStephen M. Cameron } 15799846590eSStephen M. Cameron } 15809846590eSStephen M. Cameron spin_unlock_irqrestore(&h->offline_device_lock, flags); 15819846590eSStephen M. Cameron 15829846590eSStephen M. Cameron /* Device is not on the list, add it. */ 15839846590eSStephen M. Cameron device = kmalloc(sizeof(*device), GFP_KERNEL); 15847e8a9486SAmit Kushwaha if (!device) 15859846590eSStephen M. Cameron return; 15867e8a9486SAmit Kushwaha 15879846590eSStephen M. Cameron memcpy(device->scsi3addr, scsi3addr, sizeof(device->scsi3addr)); 15889846590eSStephen M. Cameron spin_lock_irqsave(&h->offline_device_lock, flags); 15899846590eSStephen M. Cameron list_add_tail(&device->offline_list, &h->offline_device_list); 15909846590eSStephen M. Cameron spin_unlock_irqrestore(&h->offline_device_lock, flags); 15919846590eSStephen M. Cameron } 15929846590eSStephen M. Cameron 15939846590eSStephen M. Cameron /* Print a message explaining various offline volume states */ 15949846590eSStephen M. Cameron static void hpsa_show_volume_status(struct ctlr_info *h, 15959846590eSStephen M. Cameron struct hpsa_scsi_dev_t *sd) 15969846590eSStephen M. Cameron { 15979846590eSStephen M. Cameron if (sd->volume_offline == HPSA_VPD_LV_STATUS_UNSUPPORTED) 15989846590eSStephen M. Cameron dev_info(&h->pdev->dev, 15999846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume status is not available through vital product data pages.\n", 16009846590eSStephen M. Cameron h->scsi_host->host_no, 16019846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 16029846590eSStephen M. Cameron switch (sd->volume_offline) { 16039846590eSStephen M. Cameron case HPSA_LV_OK: 16049846590eSStephen M. Cameron break; 16059846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_ERASE: 16069846590eSStephen M. Cameron dev_info(&h->pdev->dev, 16079846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is undergoing background erase process.\n", 16089846590eSStephen M. Cameron h->scsi_host->host_no, 16099846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 16109846590eSStephen M. Cameron break; 16115ca01204SScott Benesh case HPSA_LV_NOT_AVAILABLE: 16125ca01204SScott Benesh dev_info(&h->pdev->dev, 16135ca01204SScott Benesh "C%d:B%d:T%d:L%d Volume is waiting for transforming volume.\n", 16145ca01204SScott Benesh h->scsi_host->host_no, 16155ca01204SScott Benesh sd->bus, sd->target, sd->lun); 16165ca01204SScott Benesh break; 16179846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_RPI: 16189846590eSStephen M. Cameron dev_info(&h->pdev->dev, 16195ca01204SScott Benesh "C%d:B%d:T%d:L%d Volume is undergoing rapid parity init.\n", 16209846590eSStephen M. Cameron h->scsi_host->host_no, 16219846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 16229846590eSStephen M. Cameron break; 16239846590eSStephen M. Cameron case HPSA_LV_PENDING_RPI: 16249846590eSStephen M. Cameron dev_info(&h->pdev->dev, 16259846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is queued for rapid parity initialization process.\n", 16269846590eSStephen M. Cameron h->scsi_host->host_no, 16279846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 16289846590eSStephen M. Cameron break; 16299846590eSStephen M. Cameron case HPSA_LV_ENCRYPTED_NO_KEY: 16309846590eSStephen M. Cameron dev_info(&h->pdev->dev, 16319846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is encrypted and cannot be accessed because key is not present.\n", 16329846590eSStephen M. Cameron h->scsi_host->host_no, 16339846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 16349846590eSStephen M. Cameron break; 16359846590eSStephen M. Cameron case HPSA_LV_PLAINTEXT_IN_ENCRYPT_ONLY_CONTROLLER: 16369846590eSStephen M. Cameron dev_info(&h->pdev->dev, 16379846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is not encrypted and cannot be accessed because controller is in encryption-only mode.\n", 16389846590eSStephen M. Cameron h->scsi_host->host_no, 16399846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 16409846590eSStephen M. Cameron break; 16419846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_ENCRYPTION: 16429846590eSStephen M. Cameron dev_info(&h->pdev->dev, 16439846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is undergoing encryption process.\n", 16449846590eSStephen M. Cameron h->scsi_host->host_no, 16459846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 16469846590eSStephen M. Cameron break; 16479846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_ENCRYPTION_REKEYING: 16489846590eSStephen M. Cameron dev_info(&h->pdev->dev, 16499846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is undergoing encryption re-keying process.\n", 16509846590eSStephen M. Cameron h->scsi_host->host_no, 16519846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 16529846590eSStephen M. Cameron break; 16539846590eSStephen M. Cameron case HPSA_LV_ENCRYPTED_IN_NON_ENCRYPTED_CONTROLLER: 16549846590eSStephen M. Cameron dev_info(&h->pdev->dev, 16559846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is encrypted and cannot be accessed because controller does not have encryption enabled.\n", 16569846590eSStephen M. Cameron h->scsi_host->host_no, 16579846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 16589846590eSStephen M. Cameron break; 16599846590eSStephen M. Cameron case HPSA_LV_PENDING_ENCRYPTION: 16609846590eSStephen M. Cameron dev_info(&h->pdev->dev, 16619846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is pending migration to encrypted state, but process has not started.\n", 16629846590eSStephen M. Cameron h->scsi_host->host_no, 16639846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 16649846590eSStephen M. Cameron break; 16659846590eSStephen M. Cameron case HPSA_LV_PENDING_ENCRYPTION_REKEYING: 16669846590eSStephen M. Cameron dev_info(&h->pdev->dev, 16679846590eSStephen M. Cameron "C%d:B%d:T%d:L%d Volume is encrypted and is pending encryption rekeying.\n", 16689846590eSStephen M. Cameron h->scsi_host->host_no, 16699846590eSStephen M. Cameron sd->bus, sd->target, sd->lun); 16709846590eSStephen M. Cameron break; 16719846590eSStephen M. Cameron } 16729846590eSStephen M. Cameron } 16739846590eSStephen M. Cameron 167403383736SDon Brace /* 167503383736SDon Brace * Figure the list of physical drive pointers for a logical drive with 167603383736SDon Brace * raid offload configured. 167703383736SDon Brace */ 167803383736SDon Brace static void hpsa_figure_phys_disk_ptrs(struct ctlr_info *h, 167903383736SDon Brace struct hpsa_scsi_dev_t *dev[], int ndevices, 168003383736SDon Brace struct hpsa_scsi_dev_t *logical_drive) 168103383736SDon Brace { 168203383736SDon Brace struct raid_map_data *map = &logical_drive->raid_map; 168303383736SDon Brace struct raid_map_disk_data *dd = &map->data[0]; 168403383736SDon Brace int i, j; 168503383736SDon Brace int total_disks_per_row = le16_to_cpu(map->data_disks_per_row) + 168603383736SDon Brace le16_to_cpu(map->metadata_disks_per_row); 168703383736SDon Brace int nraid_map_entries = le16_to_cpu(map->row_cnt) * 168803383736SDon Brace le16_to_cpu(map->layout_map_count) * 168903383736SDon Brace total_disks_per_row; 169003383736SDon Brace int nphys_disk = le16_to_cpu(map->layout_map_count) * 169103383736SDon Brace total_disks_per_row; 169203383736SDon Brace int qdepth; 169303383736SDon Brace 169403383736SDon Brace if (nraid_map_entries > RAID_MAP_MAX_ENTRIES) 169503383736SDon Brace nraid_map_entries = RAID_MAP_MAX_ENTRIES; 169603383736SDon Brace 1697d604f533SWebb Scales logical_drive->nphysical_disks = nraid_map_entries; 1698d604f533SWebb Scales 169903383736SDon Brace qdepth = 0; 170003383736SDon Brace for (i = 0; i < nraid_map_entries; i++) { 170103383736SDon Brace logical_drive->phys_disk[i] = NULL; 170203383736SDon Brace if (!logical_drive->offload_config) 170303383736SDon Brace continue; 170403383736SDon Brace for (j = 0; j < ndevices; j++) { 17051d33d85dSDon Brace if (dev[j] == NULL) 17061d33d85dSDon Brace continue; 1707ff615f06SPetros Koutoupis if (dev[j]->devtype != TYPE_DISK && 1708ff615f06SPetros Koutoupis dev[j]->devtype != TYPE_ZBC) 1709af15ed36SDon Brace continue; 1710f3f01730SKevin Barnett if (is_logical_device(dev[j])) 171103383736SDon Brace continue; 171203383736SDon Brace if (dev[j]->ioaccel_handle != dd[i].ioaccel_handle) 171303383736SDon Brace continue; 171403383736SDon Brace 171503383736SDon Brace logical_drive->phys_disk[i] = dev[j]; 171603383736SDon Brace if (i < nphys_disk) 171703383736SDon Brace qdepth = min(h->nr_cmds, qdepth + 171803383736SDon Brace logical_drive->phys_disk[i]->queue_depth); 171903383736SDon Brace break; 172003383736SDon Brace } 172103383736SDon Brace 172203383736SDon Brace /* 172303383736SDon Brace * This can happen if a physical drive is removed and 172403383736SDon Brace * the logical drive is degraded. In that case, the RAID 172503383736SDon Brace * map data will refer to a physical disk which isn't actually 172603383736SDon Brace * present. And in that case offload_enabled should already 172703383736SDon Brace * be 0, but we'll turn it off here just in case 172803383736SDon Brace */ 172903383736SDon Brace if (!logical_drive->phys_disk[i]) { 173003383736SDon Brace logical_drive->offload_enabled = 0; 173141ce4c35SStephen Cameron logical_drive->offload_to_be_enabled = 0; 173241ce4c35SStephen Cameron logical_drive->queue_depth = 8; 173303383736SDon Brace } 173403383736SDon Brace } 173503383736SDon Brace if (nraid_map_entries) 173603383736SDon Brace /* 173703383736SDon Brace * This is correct for reads, too high for full stripe writes, 173803383736SDon Brace * way too high for partial stripe writes 173903383736SDon Brace */ 174003383736SDon Brace logical_drive->queue_depth = qdepth; 174103383736SDon Brace else 174203383736SDon Brace logical_drive->queue_depth = h->nr_cmds; 174303383736SDon Brace } 174403383736SDon Brace 174503383736SDon Brace static void hpsa_update_log_drive_phys_drive_ptrs(struct ctlr_info *h, 174603383736SDon Brace struct hpsa_scsi_dev_t *dev[], int ndevices) 174703383736SDon Brace { 174803383736SDon Brace int i; 174903383736SDon Brace 175003383736SDon Brace for (i = 0; i < ndevices; i++) { 17511d33d85dSDon Brace if (dev[i] == NULL) 17521d33d85dSDon Brace continue; 1753ff615f06SPetros Koutoupis if (dev[i]->devtype != TYPE_DISK && 1754ff615f06SPetros Koutoupis dev[i]->devtype != TYPE_ZBC) 1755af15ed36SDon Brace continue; 1756f3f01730SKevin Barnett if (!is_logical_device(dev[i])) 175703383736SDon Brace continue; 175841ce4c35SStephen Cameron 175941ce4c35SStephen Cameron /* 176041ce4c35SStephen Cameron * If offload is currently enabled, the RAID map and 176141ce4c35SStephen Cameron * phys_disk[] assignment *better* not be changing 176241ce4c35SStephen Cameron * and since it isn't changing, we do not need to 176341ce4c35SStephen Cameron * update it. 176441ce4c35SStephen Cameron */ 176541ce4c35SStephen Cameron if (dev[i]->offload_enabled) 176641ce4c35SStephen Cameron continue; 176741ce4c35SStephen Cameron 176803383736SDon Brace hpsa_figure_phys_disk_ptrs(h, dev, ndevices, dev[i]); 176903383736SDon Brace } 177003383736SDon Brace } 177103383736SDon Brace 1772096ccff4SKevin Barnett static int hpsa_add_device(struct ctlr_info *h, struct hpsa_scsi_dev_t *device) 1773096ccff4SKevin Barnett { 1774096ccff4SKevin Barnett int rc = 0; 1775096ccff4SKevin Barnett 1776096ccff4SKevin Barnett if (!h->scsi_host) 1777096ccff4SKevin Barnett return 1; 1778096ccff4SKevin Barnett 1779d04e62b9SKevin Barnett if (is_logical_device(device)) /* RAID */ 1780096ccff4SKevin Barnett rc = scsi_add_device(h->scsi_host, device->bus, 1781096ccff4SKevin Barnett device->target, device->lun); 1782d04e62b9SKevin Barnett else /* HBA */ 1783d04e62b9SKevin Barnett rc = hpsa_add_sas_device(h->sas_host, device); 1784d04e62b9SKevin Barnett 1785096ccff4SKevin Barnett return rc; 1786096ccff4SKevin Barnett } 1787096ccff4SKevin Barnett 1788ba74fdc4SDon Brace static int hpsa_find_outstanding_commands_for_dev(struct ctlr_info *h, 1789ba74fdc4SDon Brace struct hpsa_scsi_dev_t *dev) 1790ba74fdc4SDon Brace { 1791ba74fdc4SDon Brace int i; 1792ba74fdc4SDon Brace int count = 0; 1793ba74fdc4SDon Brace 1794ba74fdc4SDon Brace for (i = 0; i < h->nr_cmds; i++) { 1795ba74fdc4SDon Brace struct CommandList *c = h->cmd_pool + i; 1796ba74fdc4SDon Brace int refcount = atomic_inc_return(&c->refcount); 1797ba74fdc4SDon Brace 1798ba74fdc4SDon Brace if (refcount > 1 && hpsa_cmd_dev_match(h, c, dev, 1799ba74fdc4SDon Brace dev->scsi3addr)) { 1800ba74fdc4SDon Brace unsigned long flags; 1801ba74fdc4SDon Brace 1802ba74fdc4SDon Brace spin_lock_irqsave(&h->lock, flags); /* Implied MB */ 1803ba74fdc4SDon Brace if (!hpsa_is_cmd_idle(c)) 1804ba74fdc4SDon Brace ++count; 1805ba74fdc4SDon Brace spin_unlock_irqrestore(&h->lock, flags); 1806ba74fdc4SDon Brace } 1807ba74fdc4SDon Brace 1808ba74fdc4SDon Brace cmd_free(h, c); 1809ba74fdc4SDon Brace } 1810ba74fdc4SDon Brace 1811ba74fdc4SDon Brace return count; 1812ba74fdc4SDon Brace } 1813ba74fdc4SDon Brace 1814ba74fdc4SDon Brace static void hpsa_wait_for_outstanding_commands_for_dev(struct ctlr_info *h, 1815ba74fdc4SDon Brace struct hpsa_scsi_dev_t *device) 1816ba74fdc4SDon Brace { 1817ba74fdc4SDon Brace int cmds = 0; 1818ba74fdc4SDon Brace int waits = 0; 1819ba74fdc4SDon Brace 1820ba74fdc4SDon Brace while (1) { 1821ba74fdc4SDon Brace cmds = hpsa_find_outstanding_commands_for_dev(h, device); 1822ba74fdc4SDon Brace if (cmds == 0) 1823ba74fdc4SDon Brace break; 1824ba74fdc4SDon Brace if (++waits > 20) 1825ba74fdc4SDon Brace break; 1826ba74fdc4SDon Brace dev_warn(&h->pdev->dev, 1827ba74fdc4SDon Brace "%s: removing device with %d outstanding commands!\n", 1828ba74fdc4SDon Brace __func__, cmds); 1829ba74fdc4SDon Brace msleep(1000); 1830ba74fdc4SDon Brace } 1831ba74fdc4SDon Brace } 1832ba74fdc4SDon Brace 1833096ccff4SKevin Barnett static void hpsa_remove_device(struct ctlr_info *h, 1834096ccff4SKevin Barnett struct hpsa_scsi_dev_t *device) 1835096ccff4SKevin Barnett { 1836096ccff4SKevin Barnett struct scsi_device *sdev = NULL; 1837096ccff4SKevin Barnett 1838096ccff4SKevin Barnett if (!h->scsi_host) 1839096ccff4SKevin Barnett return; 1840096ccff4SKevin Barnett 1841d04e62b9SKevin Barnett if (is_logical_device(device)) { /* RAID */ 1842096ccff4SKevin Barnett sdev = scsi_device_lookup(h->scsi_host, device->bus, 1843096ccff4SKevin Barnett device->target, device->lun); 1844096ccff4SKevin Barnett if (sdev) { 1845096ccff4SKevin Barnett scsi_remove_device(sdev); 1846096ccff4SKevin Barnett scsi_device_put(sdev); 1847096ccff4SKevin Barnett } else { 1848096ccff4SKevin Barnett /* 1849096ccff4SKevin Barnett * We don't expect to get here. Future commands 1850096ccff4SKevin Barnett * to this device will get a selection timeout as 1851096ccff4SKevin Barnett * if the device were gone. 1852096ccff4SKevin Barnett */ 1853096ccff4SKevin Barnett hpsa_show_dev_msg(KERN_WARNING, h, device, 1854096ccff4SKevin Barnett "didn't find device for removal."); 1855096ccff4SKevin Barnett } 1856ba74fdc4SDon Brace } else { /* HBA */ 1857ba74fdc4SDon Brace 1858ba74fdc4SDon Brace device->removed = 1; 1859ba74fdc4SDon Brace hpsa_wait_for_outstanding_commands_for_dev(h, device); 1860ba74fdc4SDon Brace 1861d04e62b9SKevin Barnett hpsa_remove_sas_device(device); 1862096ccff4SKevin Barnett } 1863ba74fdc4SDon Brace } 1864096ccff4SKevin Barnett 18658aa60681SDon Brace static void adjust_hpsa_scsi_table(struct ctlr_info *h, 1866edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *sd[], int nsds) 1867edd16368SStephen M. Cameron { 1868edd16368SStephen M. Cameron /* sd contains scsi3 addresses and devtypes, and inquiry 1869edd16368SStephen M. Cameron * data. This function takes what's in sd to be the current 1870edd16368SStephen M. Cameron * reality and updates h->dev[] to reflect that reality. 1871edd16368SStephen M. Cameron */ 1872edd16368SStephen M. Cameron int i, entry, device_change, changes = 0; 1873edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *csd; 1874edd16368SStephen M. Cameron unsigned long flags; 1875edd16368SStephen M. Cameron struct hpsa_scsi_dev_t **added, **removed; 1876edd16368SStephen M. Cameron int nadded, nremoved; 1877edd16368SStephen M. Cameron 1878da03ded0SDon Brace /* 1879da03ded0SDon Brace * A reset can cause a device status to change 1880da03ded0SDon Brace * re-schedule the scan to see what happened. 1881da03ded0SDon Brace */ 1882c59d04f3SDon Brace spin_lock_irqsave(&h->reset_lock, flags); 1883da03ded0SDon Brace if (h->reset_in_progress) { 1884da03ded0SDon Brace h->drv_req_rescan = 1; 1885c59d04f3SDon Brace spin_unlock_irqrestore(&h->reset_lock, flags); 1886da03ded0SDon Brace return; 1887da03ded0SDon Brace } 1888c59d04f3SDon Brace spin_unlock_irqrestore(&h->reset_lock, flags); 1889edd16368SStephen M. Cameron 1890cfe5badcSScott Teel added = kzalloc(sizeof(*added) * HPSA_MAX_DEVICES, GFP_KERNEL); 1891cfe5badcSScott Teel removed = kzalloc(sizeof(*removed) * HPSA_MAX_DEVICES, GFP_KERNEL); 1892edd16368SStephen M. Cameron 1893edd16368SStephen M. Cameron if (!added || !removed) { 1894edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "out of memory in " 1895edd16368SStephen M. Cameron "adjust_hpsa_scsi_table\n"); 1896edd16368SStephen M. Cameron goto free_and_out; 1897edd16368SStephen M. Cameron } 1898edd16368SStephen M. Cameron 1899edd16368SStephen M. Cameron spin_lock_irqsave(&h->devlock, flags); 1900edd16368SStephen M. Cameron 1901edd16368SStephen M. Cameron /* find any devices in h->dev[] that are not in 1902edd16368SStephen M. Cameron * sd[] and remove them from h->dev[], and for any 1903edd16368SStephen M. Cameron * devices which have changed, remove the old device 1904edd16368SStephen M. Cameron * info and add the new device info. 1905bd9244f7SScott Teel * If minor device attributes change, just update 1906bd9244f7SScott Teel * the existing device structure. 1907edd16368SStephen M. Cameron */ 1908edd16368SStephen M. Cameron i = 0; 1909edd16368SStephen M. Cameron nremoved = 0; 1910edd16368SStephen M. Cameron nadded = 0; 1911edd16368SStephen M. Cameron while (i < h->ndevices) { 1912edd16368SStephen M. Cameron csd = h->dev[i]; 1913edd16368SStephen M. Cameron device_change = hpsa_scsi_find_entry(csd, sd, nsds, &entry); 1914edd16368SStephen M. Cameron if (device_change == DEVICE_NOT_FOUND) { 1915edd16368SStephen M. Cameron changes++; 19168aa60681SDon Brace hpsa_scsi_remove_entry(h, i, removed, &nremoved); 1917edd16368SStephen M. Cameron continue; /* remove ^^^, hence i not incremented */ 1918edd16368SStephen M. Cameron } else if (device_change == DEVICE_CHANGED) { 1919edd16368SStephen M. Cameron changes++; 19208aa60681SDon Brace hpsa_scsi_replace_entry(h, i, sd[entry], 19212a8ccf31SStephen M. Cameron added, &nadded, removed, &nremoved); 1922c7f172dcSStephen M. Cameron /* Set it to NULL to prevent it from being freed 1923c7f172dcSStephen M. Cameron * at the bottom of hpsa_update_scsi_devices() 1924c7f172dcSStephen M. Cameron */ 1925c7f172dcSStephen M. Cameron sd[entry] = NULL; 1926bd9244f7SScott Teel } else if (device_change == DEVICE_UPDATED) { 19278aa60681SDon Brace hpsa_scsi_update_entry(h, i, sd[entry]); 1928edd16368SStephen M. Cameron } 1929edd16368SStephen M. Cameron i++; 1930edd16368SStephen M. Cameron } 1931edd16368SStephen M. Cameron 1932edd16368SStephen M. Cameron /* Now, make sure every device listed in sd[] is also 1933edd16368SStephen M. Cameron * listed in h->dev[], adding them if they aren't found 1934edd16368SStephen M. Cameron */ 1935edd16368SStephen M. Cameron 1936edd16368SStephen M. Cameron for (i = 0; i < nsds; i++) { 1937edd16368SStephen M. Cameron if (!sd[i]) /* if already added above. */ 1938edd16368SStephen M. Cameron continue; 19399846590eSStephen M. Cameron 19409846590eSStephen M. Cameron /* Don't add devices which are NOT READY, FORMAT IN PROGRESS 19419846590eSStephen M. Cameron * as the SCSI mid-layer does not handle such devices well. 19429846590eSStephen M. Cameron * It relentlessly loops sending TUR at 3Hz, then READ(10) 19439846590eSStephen M. Cameron * at 160Hz, and prevents the system from coming up. 19449846590eSStephen M. Cameron */ 19459846590eSStephen M. Cameron if (sd[i]->volume_offline) { 19469846590eSStephen M. Cameron hpsa_show_volume_status(h, sd[i]); 19470d96ef5fSWebb Scales hpsa_show_dev_msg(KERN_INFO, h, sd[i], "offline"); 19489846590eSStephen M. Cameron continue; 19499846590eSStephen M. Cameron } 19509846590eSStephen M. Cameron 1951edd16368SStephen M. Cameron device_change = hpsa_scsi_find_entry(sd[i], h->dev, 1952edd16368SStephen M. Cameron h->ndevices, &entry); 1953edd16368SStephen M. Cameron if (device_change == DEVICE_NOT_FOUND) { 1954edd16368SStephen M. Cameron changes++; 19558aa60681SDon Brace if (hpsa_scsi_add_entry(h, sd[i], added, &nadded) != 0) 1956edd16368SStephen M. Cameron break; 1957edd16368SStephen M. Cameron sd[i] = NULL; /* prevent from being freed later. */ 1958edd16368SStephen M. Cameron } else if (device_change == DEVICE_CHANGED) { 1959edd16368SStephen M. Cameron /* should never happen... */ 1960edd16368SStephen M. Cameron changes++; 1961edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, 1962edd16368SStephen M. Cameron "device unexpectedly changed.\n"); 1963edd16368SStephen M. Cameron /* but if it does happen, we just ignore that device */ 1964edd16368SStephen M. Cameron } 1965edd16368SStephen M. Cameron } 196641ce4c35SStephen Cameron hpsa_update_log_drive_phys_drive_ptrs(h, h->dev, h->ndevices); 196741ce4c35SStephen Cameron 196841ce4c35SStephen Cameron /* Now that h->dev[]->phys_disk[] is coherent, we can enable 196941ce4c35SStephen Cameron * any logical drives that need it enabled. 197041ce4c35SStephen Cameron */ 19711d33d85dSDon Brace for (i = 0; i < h->ndevices; i++) { 19721d33d85dSDon Brace if (h->dev[i] == NULL) 19731d33d85dSDon Brace continue; 197441ce4c35SStephen Cameron h->dev[i]->offload_enabled = h->dev[i]->offload_to_be_enabled; 19751d33d85dSDon Brace } 197641ce4c35SStephen Cameron 1977edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->devlock, flags); 1978edd16368SStephen M. Cameron 19799846590eSStephen M. Cameron /* Monitor devices which are in one of several NOT READY states to be 19809846590eSStephen M. Cameron * brought online later. This must be done without holding h->devlock, 19819846590eSStephen M. Cameron * so don't touch h->dev[] 19829846590eSStephen M. Cameron */ 19839846590eSStephen M. Cameron for (i = 0; i < nsds; i++) { 19849846590eSStephen M. Cameron if (!sd[i]) /* if already added above. */ 19859846590eSStephen M. Cameron continue; 19869846590eSStephen M. Cameron if (sd[i]->volume_offline) 19879846590eSStephen M. Cameron hpsa_monitor_offline_device(h, sd[i]->scsi3addr); 19889846590eSStephen M. Cameron } 19899846590eSStephen M. Cameron 1990edd16368SStephen M. Cameron /* Don't notify scsi mid layer of any changes the first time through 1991edd16368SStephen M. Cameron * (or if there are no changes) scsi_scan_host will do it later the 1992edd16368SStephen M. Cameron * first time through. 1993edd16368SStephen M. Cameron */ 19948aa60681SDon Brace if (!changes) 1995edd16368SStephen M. Cameron goto free_and_out; 1996edd16368SStephen M. Cameron 1997edd16368SStephen M. Cameron /* Notify scsi mid layer of any removed devices */ 1998edd16368SStephen M. Cameron for (i = 0; i < nremoved; i++) { 19991d33d85dSDon Brace if (removed[i] == NULL) 20001d33d85dSDon Brace continue; 2001096ccff4SKevin Barnett if (removed[i]->expose_device) 2002096ccff4SKevin Barnett hpsa_remove_device(h, removed[i]); 2003edd16368SStephen M. Cameron kfree(removed[i]); 2004edd16368SStephen M. Cameron removed[i] = NULL; 2005edd16368SStephen M. Cameron } 2006edd16368SStephen M. Cameron 2007edd16368SStephen M. Cameron /* Notify scsi mid layer of any added devices */ 2008edd16368SStephen M. Cameron for (i = 0; i < nadded; i++) { 2009096ccff4SKevin Barnett int rc = 0; 2010096ccff4SKevin Barnett 20111d33d85dSDon Brace if (added[i] == NULL) 201241ce4c35SStephen Cameron continue; 20132a168208SKevin Barnett if (!(added[i]->expose_device)) 2014edd16368SStephen M. Cameron continue; 2015096ccff4SKevin Barnett rc = hpsa_add_device(h, added[i]); 2016096ccff4SKevin Barnett if (!rc) 2017edd16368SStephen M. Cameron continue; 2018096ccff4SKevin Barnett dev_warn(&h->pdev->dev, 2019096ccff4SKevin Barnett "addition failed %d, device not added.", rc); 2020edd16368SStephen M. Cameron /* now we have to remove it from h->dev, 2021edd16368SStephen M. Cameron * since it didn't get added to scsi mid layer 2022edd16368SStephen M. Cameron */ 2023edd16368SStephen M. Cameron fixup_botched_add(h, added[i]); 2024853633e8SDon Brace h->drv_req_rescan = 1; 2025edd16368SStephen M. Cameron } 2026edd16368SStephen M. Cameron 2027edd16368SStephen M. Cameron free_and_out: 2028edd16368SStephen M. Cameron kfree(added); 2029edd16368SStephen M. Cameron kfree(removed); 2030edd16368SStephen M. Cameron } 2031edd16368SStephen M. Cameron 2032edd16368SStephen M. Cameron /* 20339e03aa2fSJoe Perches * Lookup bus/target/lun and return corresponding struct hpsa_scsi_dev_t * 2034edd16368SStephen M. Cameron * Assume's h->devlock is held. 2035edd16368SStephen M. Cameron */ 2036edd16368SStephen M. Cameron static struct hpsa_scsi_dev_t *lookup_hpsa_scsi_dev(struct ctlr_info *h, 2037edd16368SStephen M. Cameron int bus, int target, int lun) 2038edd16368SStephen M. Cameron { 2039edd16368SStephen M. Cameron int i; 2040edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *sd; 2041edd16368SStephen M. Cameron 2042edd16368SStephen M. Cameron for (i = 0; i < h->ndevices; i++) { 2043edd16368SStephen M. Cameron sd = h->dev[i]; 2044edd16368SStephen M. Cameron if (sd->bus == bus && sd->target == target && sd->lun == lun) 2045edd16368SStephen M. Cameron return sd; 2046edd16368SStephen M. Cameron } 2047edd16368SStephen M. Cameron return NULL; 2048edd16368SStephen M. Cameron } 2049edd16368SStephen M. Cameron 2050edd16368SStephen M. Cameron static int hpsa_slave_alloc(struct scsi_device *sdev) 2051edd16368SStephen M. Cameron { 20527630b3a5SHannes Reinecke struct hpsa_scsi_dev_t *sd = NULL; 2053edd16368SStephen M. Cameron unsigned long flags; 2054edd16368SStephen M. Cameron struct ctlr_info *h; 2055edd16368SStephen M. Cameron 2056edd16368SStephen M. Cameron h = sdev_to_hba(sdev); 2057edd16368SStephen M. Cameron spin_lock_irqsave(&h->devlock, flags); 2058d04e62b9SKevin Barnett if (sdev_channel(sdev) == HPSA_PHYSICAL_DEVICE_BUS) { 2059d04e62b9SKevin Barnett struct scsi_target *starget; 2060d04e62b9SKevin Barnett struct sas_rphy *rphy; 2061d04e62b9SKevin Barnett 2062d04e62b9SKevin Barnett starget = scsi_target(sdev); 2063d04e62b9SKevin Barnett rphy = target_to_rphy(starget); 2064d04e62b9SKevin Barnett sd = hpsa_find_device_by_sas_rphy(h, rphy); 2065d04e62b9SKevin Barnett if (sd) { 2066d04e62b9SKevin Barnett sd->target = sdev_id(sdev); 2067d04e62b9SKevin Barnett sd->lun = sdev->lun; 2068d04e62b9SKevin Barnett } 20697630b3a5SHannes Reinecke } 20707630b3a5SHannes Reinecke if (!sd) 2071edd16368SStephen M. Cameron sd = lookup_hpsa_scsi_dev(h, sdev_channel(sdev), 2072edd16368SStephen M. Cameron sdev_id(sdev), sdev->lun); 2073d04e62b9SKevin Barnett 2074d04e62b9SKevin Barnett if (sd && sd->expose_device) { 207503383736SDon Brace atomic_set(&sd->ioaccel_cmds_out, 0); 2076d04e62b9SKevin Barnett sdev->hostdata = sd; 207741ce4c35SStephen Cameron } else 207841ce4c35SStephen Cameron sdev->hostdata = NULL; 2079edd16368SStephen M. Cameron spin_unlock_irqrestore(&h->devlock, flags); 2080edd16368SStephen M. Cameron return 0; 2081edd16368SStephen M. Cameron } 2082edd16368SStephen M. Cameron 208341ce4c35SStephen Cameron /* configure scsi device based on internal per-device structure */ 208441ce4c35SStephen Cameron static int hpsa_slave_configure(struct scsi_device *sdev) 208541ce4c35SStephen Cameron { 208641ce4c35SStephen Cameron struct hpsa_scsi_dev_t *sd; 208741ce4c35SStephen Cameron int queue_depth; 208841ce4c35SStephen Cameron 208941ce4c35SStephen Cameron sd = sdev->hostdata; 20902a168208SKevin Barnett sdev->no_uld_attach = !sd || !sd->expose_device; 209141ce4c35SStephen Cameron 20925086435eSDon Brace if (sd) { 20935086435eSDon Brace if (sd->external) 20945086435eSDon Brace queue_depth = EXTERNAL_QD; 20955086435eSDon Brace else 209641ce4c35SStephen Cameron queue_depth = sd->queue_depth != 0 ? 209741ce4c35SStephen Cameron sd->queue_depth : sdev->host->can_queue; 20985086435eSDon Brace } else 209941ce4c35SStephen Cameron queue_depth = sdev->host->can_queue; 210041ce4c35SStephen Cameron 210141ce4c35SStephen Cameron scsi_change_queue_depth(sdev, queue_depth); 210241ce4c35SStephen Cameron 210341ce4c35SStephen Cameron return 0; 210441ce4c35SStephen Cameron } 210541ce4c35SStephen Cameron 2106edd16368SStephen M. Cameron static void hpsa_slave_destroy(struct scsi_device *sdev) 2107edd16368SStephen M. Cameron { 2108bcc44255SStephen M. Cameron /* nothing to do. */ 2109edd16368SStephen M. Cameron } 2110edd16368SStephen M. Cameron 2111d9a729f3SWebb Scales static void hpsa_free_ioaccel2_sg_chain_blocks(struct ctlr_info *h) 2112d9a729f3SWebb Scales { 2113d9a729f3SWebb Scales int i; 2114d9a729f3SWebb Scales 2115d9a729f3SWebb Scales if (!h->ioaccel2_cmd_sg_list) 2116d9a729f3SWebb Scales return; 2117d9a729f3SWebb Scales for (i = 0; i < h->nr_cmds; i++) { 2118d9a729f3SWebb Scales kfree(h->ioaccel2_cmd_sg_list[i]); 2119d9a729f3SWebb Scales h->ioaccel2_cmd_sg_list[i] = NULL; 2120d9a729f3SWebb Scales } 2121d9a729f3SWebb Scales kfree(h->ioaccel2_cmd_sg_list); 2122d9a729f3SWebb Scales h->ioaccel2_cmd_sg_list = NULL; 2123d9a729f3SWebb Scales } 2124d9a729f3SWebb Scales 2125d9a729f3SWebb Scales static int hpsa_allocate_ioaccel2_sg_chain_blocks(struct ctlr_info *h) 2126d9a729f3SWebb Scales { 2127d9a729f3SWebb Scales int i; 2128d9a729f3SWebb Scales 2129d9a729f3SWebb Scales if (h->chainsize <= 0) 2130d9a729f3SWebb Scales return 0; 2131d9a729f3SWebb Scales 2132d9a729f3SWebb Scales h->ioaccel2_cmd_sg_list = 2133d9a729f3SWebb Scales kzalloc(sizeof(*h->ioaccel2_cmd_sg_list) * h->nr_cmds, 2134d9a729f3SWebb Scales GFP_KERNEL); 2135d9a729f3SWebb Scales if (!h->ioaccel2_cmd_sg_list) 2136d9a729f3SWebb Scales return -ENOMEM; 2137d9a729f3SWebb Scales for (i = 0; i < h->nr_cmds; i++) { 2138d9a729f3SWebb Scales h->ioaccel2_cmd_sg_list[i] = 2139d9a729f3SWebb Scales kmalloc(sizeof(*h->ioaccel2_cmd_sg_list[i]) * 2140d9a729f3SWebb Scales h->maxsgentries, GFP_KERNEL); 2141d9a729f3SWebb Scales if (!h->ioaccel2_cmd_sg_list[i]) 2142d9a729f3SWebb Scales goto clean; 2143d9a729f3SWebb Scales } 2144d9a729f3SWebb Scales return 0; 2145d9a729f3SWebb Scales 2146d9a729f3SWebb Scales clean: 2147d9a729f3SWebb Scales hpsa_free_ioaccel2_sg_chain_blocks(h); 2148d9a729f3SWebb Scales return -ENOMEM; 2149d9a729f3SWebb Scales } 2150d9a729f3SWebb Scales 215133a2ffceSStephen M. Cameron static void hpsa_free_sg_chain_blocks(struct ctlr_info *h) 215233a2ffceSStephen M. Cameron { 215333a2ffceSStephen M. Cameron int i; 215433a2ffceSStephen M. Cameron 215533a2ffceSStephen M. Cameron if (!h->cmd_sg_list) 215633a2ffceSStephen M. Cameron return; 215733a2ffceSStephen M. Cameron for (i = 0; i < h->nr_cmds; i++) { 215833a2ffceSStephen M. Cameron kfree(h->cmd_sg_list[i]); 215933a2ffceSStephen M. Cameron h->cmd_sg_list[i] = NULL; 216033a2ffceSStephen M. Cameron } 216133a2ffceSStephen M. Cameron kfree(h->cmd_sg_list); 216233a2ffceSStephen M. Cameron h->cmd_sg_list = NULL; 216333a2ffceSStephen M. Cameron } 216433a2ffceSStephen M. Cameron 2165105a3dbcSRobert Elliott static int hpsa_alloc_sg_chain_blocks(struct ctlr_info *h) 216633a2ffceSStephen M. Cameron { 216733a2ffceSStephen M. Cameron int i; 216833a2ffceSStephen M. Cameron 216933a2ffceSStephen M. Cameron if (h->chainsize <= 0) 217033a2ffceSStephen M. Cameron return 0; 217133a2ffceSStephen M. Cameron 217233a2ffceSStephen M. Cameron h->cmd_sg_list = kzalloc(sizeof(*h->cmd_sg_list) * h->nr_cmds, 217333a2ffceSStephen M. Cameron GFP_KERNEL); 21747e8a9486SAmit Kushwaha if (!h->cmd_sg_list) 217533a2ffceSStephen M. Cameron return -ENOMEM; 21767e8a9486SAmit Kushwaha 217733a2ffceSStephen M. Cameron for (i = 0; i < h->nr_cmds; i++) { 217833a2ffceSStephen M. Cameron h->cmd_sg_list[i] = kmalloc(sizeof(*h->cmd_sg_list[i]) * 217933a2ffceSStephen M. Cameron h->chainsize, GFP_KERNEL); 21807e8a9486SAmit Kushwaha if (!h->cmd_sg_list[i]) 218133a2ffceSStephen M. Cameron goto clean; 21827e8a9486SAmit Kushwaha 21833d4e6af8SRobert Elliott } 218433a2ffceSStephen M. Cameron return 0; 218533a2ffceSStephen M. Cameron 218633a2ffceSStephen M. Cameron clean: 218733a2ffceSStephen M. Cameron hpsa_free_sg_chain_blocks(h); 218833a2ffceSStephen M. Cameron return -ENOMEM; 218933a2ffceSStephen M. Cameron } 219033a2ffceSStephen M. Cameron 2191d9a729f3SWebb Scales static int hpsa_map_ioaccel2_sg_chain_block(struct ctlr_info *h, 2192d9a729f3SWebb Scales struct io_accel2_cmd *cp, struct CommandList *c) 2193d9a729f3SWebb Scales { 2194d9a729f3SWebb Scales struct ioaccel2_sg_element *chain_block; 2195d9a729f3SWebb Scales u64 temp64; 2196d9a729f3SWebb Scales u32 chain_size; 2197d9a729f3SWebb Scales 2198d9a729f3SWebb Scales chain_block = h->ioaccel2_cmd_sg_list[c->cmdindex]; 2199a736e9b6SDon Brace chain_size = le32_to_cpu(cp->sg[0].length); 2200d9a729f3SWebb Scales temp64 = pci_map_single(h->pdev, chain_block, chain_size, 2201d9a729f3SWebb Scales PCI_DMA_TODEVICE); 2202d9a729f3SWebb Scales if (dma_mapping_error(&h->pdev->dev, temp64)) { 2203d9a729f3SWebb Scales /* prevent subsequent unmapping */ 2204d9a729f3SWebb Scales cp->sg->address = 0; 2205d9a729f3SWebb Scales return -1; 2206d9a729f3SWebb Scales } 2207d9a729f3SWebb Scales cp->sg->address = cpu_to_le64(temp64); 2208d9a729f3SWebb Scales return 0; 2209d9a729f3SWebb Scales } 2210d9a729f3SWebb Scales 2211d9a729f3SWebb Scales static void hpsa_unmap_ioaccel2_sg_chain_block(struct ctlr_info *h, 2212d9a729f3SWebb Scales struct io_accel2_cmd *cp) 2213d9a729f3SWebb Scales { 2214d9a729f3SWebb Scales struct ioaccel2_sg_element *chain_sg; 2215d9a729f3SWebb Scales u64 temp64; 2216d9a729f3SWebb Scales u32 chain_size; 2217d9a729f3SWebb Scales 2218d9a729f3SWebb Scales chain_sg = cp->sg; 2219d9a729f3SWebb Scales temp64 = le64_to_cpu(chain_sg->address); 2220a736e9b6SDon Brace chain_size = le32_to_cpu(cp->sg[0].length); 2221d9a729f3SWebb Scales pci_unmap_single(h->pdev, temp64, chain_size, PCI_DMA_TODEVICE); 2222d9a729f3SWebb Scales } 2223d9a729f3SWebb Scales 2224e2bea6dfSStephen M. Cameron static int hpsa_map_sg_chain_block(struct ctlr_info *h, 222533a2ffceSStephen M. Cameron struct CommandList *c) 222633a2ffceSStephen M. Cameron { 222733a2ffceSStephen M. Cameron struct SGDescriptor *chain_sg, *chain_block; 222833a2ffceSStephen M. Cameron u64 temp64; 222950a0decfSStephen M. Cameron u32 chain_len; 223033a2ffceSStephen M. Cameron 223133a2ffceSStephen M. Cameron chain_sg = &c->SG[h->max_cmd_sg_entries - 1]; 223233a2ffceSStephen M. Cameron chain_block = h->cmd_sg_list[c->cmdindex]; 223350a0decfSStephen M. Cameron chain_sg->Ext = cpu_to_le32(HPSA_SG_CHAIN); 223450a0decfSStephen M. Cameron chain_len = sizeof(*chain_sg) * 22352b08b3e9SDon Brace (le16_to_cpu(c->Header.SGTotal) - h->max_cmd_sg_entries); 223650a0decfSStephen M. Cameron chain_sg->Len = cpu_to_le32(chain_len); 223750a0decfSStephen M. Cameron temp64 = pci_map_single(h->pdev, chain_block, chain_len, 223833a2ffceSStephen M. Cameron PCI_DMA_TODEVICE); 2239e2bea6dfSStephen M. Cameron if (dma_mapping_error(&h->pdev->dev, temp64)) { 2240e2bea6dfSStephen M. Cameron /* prevent subsequent unmapping */ 224150a0decfSStephen M. Cameron chain_sg->Addr = cpu_to_le64(0); 2242e2bea6dfSStephen M. Cameron return -1; 2243e2bea6dfSStephen M. Cameron } 224450a0decfSStephen M. Cameron chain_sg->Addr = cpu_to_le64(temp64); 2245e2bea6dfSStephen M. Cameron return 0; 224633a2ffceSStephen M. Cameron } 224733a2ffceSStephen M. Cameron 224833a2ffceSStephen M. Cameron static void hpsa_unmap_sg_chain_block(struct ctlr_info *h, 224933a2ffceSStephen M. Cameron struct CommandList *c) 225033a2ffceSStephen M. Cameron { 225133a2ffceSStephen M. Cameron struct SGDescriptor *chain_sg; 225233a2ffceSStephen M. Cameron 225350a0decfSStephen M. Cameron if (le16_to_cpu(c->Header.SGTotal) <= h->max_cmd_sg_entries) 225433a2ffceSStephen M. Cameron return; 225533a2ffceSStephen M. Cameron 225633a2ffceSStephen M. Cameron chain_sg = &c->SG[h->max_cmd_sg_entries - 1]; 225750a0decfSStephen M. Cameron pci_unmap_single(h->pdev, le64_to_cpu(chain_sg->Addr), 225850a0decfSStephen M. Cameron le32_to_cpu(chain_sg->Len), PCI_DMA_TODEVICE); 225933a2ffceSStephen M. Cameron } 226033a2ffceSStephen M. Cameron 2261a09c1441SScott Teel 2262a09c1441SScott Teel /* Decode the various types of errors on ioaccel2 path. 2263a09c1441SScott Teel * Return 1 for any error that should generate a RAID path retry. 2264a09c1441SScott Teel * Return 0 for errors that don't require a RAID path retry. 2265a09c1441SScott Teel */ 2266a09c1441SScott Teel static int handle_ioaccel_mode2_error(struct ctlr_info *h, 2267c349775eSScott Teel struct CommandList *c, 2268c349775eSScott Teel struct scsi_cmnd *cmd, 2269ba74fdc4SDon Brace struct io_accel2_cmd *c2, 2270ba74fdc4SDon Brace struct hpsa_scsi_dev_t *dev) 2271c349775eSScott Teel { 2272c349775eSScott Teel int data_len; 2273a09c1441SScott Teel int retry = 0; 2274c40820d5SJoe Handzik u32 ioaccel2_resid = 0; 2275c349775eSScott Teel 2276c349775eSScott Teel switch (c2->error_data.serv_response) { 2277c349775eSScott Teel case IOACCEL2_SERV_RESPONSE_COMPLETE: 2278c349775eSScott Teel switch (c2->error_data.status) { 2279c349775eSScott Teel case IOACCEL2_STATUS_SR_TASK_COMP_GOOD: 2280c349775eSScott Teel break; 2281c349775eSScott Teel case IOACCEL2_STATUS_SR_TASK_COMP_CHK_COND: 2282ee6b1889SStephen M. Cameron cmd->result |= SAM_STAT_CHECK_CONDITION; 2283c349775eSScott Teel if (c2->error_data.data_present != 2284ee6b1889SStephen M. Cameron IOACCEL2_SENSE_DATA_PRESENT) { 2285ee6b1889SStephen M. Cameron memset(cmd->sense_buffer, 0, 2286ee6b1889SStephen M. Cameron SCSI_SENSE_BUFFERSIZE); 2287c349775eSScott Teel break; 2288ee6b1889SStephen M. Cameron } 2289c349775eSScott Teel /* copy the sense data */ 2290c349775eSScott Teel data_len = c2->error_data.sense_data_len; 2291c349775eSScott Teel if (data_len > SCSI_SENSE_BUFFERSIZE) 2292c349775eSScott Teel data_len = SCSI_SENSE_BUFFERSIZE; 2293c349775eSScott Teel if (data_len > sizeof(c2->error_data.sense_data_buff)) 2294c349775eSScott Teel data_len = 2295c349775eSScott Teel sizeof(c2->error_data.sense_data_buff); 2296c349775eSScott Teel memcpy(cmd->sense_buffer, 2297c349775eSScott Teel c2->error_data.sense_data_buff, data_len); 2298a09c1441SScott Teel retry = 1; 2299c349775eSScott Teel break; 2300c349775eSScott Teel case IOACCEL2_STATUS_SR_TASK_COMP_BUSY: 2301a09c1441SScott Teel retry = 1; 2302c349775eSScott Teel break; 2303c349775eSScott Teel case IOACCEL2_STATUS_SR_TASK_COMP_RES_CON: 2304a09c1441SScott Teel retry = 1; 2305c349775eSScott Teel break; 2306c349775eSScott Teel case IOACCEL2_STATUS_SR_TASK_COMP_SET_FULL: 23074a8da22bSStephen Cameron retry = 1; 2308c349775eSScott Teel break; 2309c349775eSScott Teel case IOACCEL2_STATUS_SR_TASK_COMP_ABORTED: 2310a09c1441SScott Teel retry = 1; 2311c349775eSScott Teel break; 2312c349775eSScott Teel default: 2313a09c1441SScott Teel retry = 1; 2314c349775eSScott Teel break; 2315c349775eSScott Teel } 2316c349775eSScott Teel break; 2317c349775eSScott Teel case IOACCEL2_SERV_RESPONSE_FAILURE: 2318c40820d5SJoe Handzik switch (c2->error_data.status) { 2319c40820d5SJoe Handzik case IOACCEL2_STATUS_SR_IO_ERROR: 2320c40820d5SJoe Handzik case IOACCEL2_STATUS_SR_IO_ABORTED: 2321c40820d5SJoe Handzik case IOACCEL2_STATUS_SR_OVERRUN: 2322c40820d5SJoe Handzik retry = 1; 2323c40820d5SJoe Handzik break; 2324c40820d5SJoe Handzik case IOACCEL2_STATUS_SR_UNDERRUN: 2325c40820d5SJoe Handzik cmd->result = (DID_OK << 16); /* host byte */ 2326c40820d5SJoe Handzik cmd->result |= (COMMAND_COMPLETE << 8); /* msg byte */ 2327c40820d5SJoe Handzik ioaccel2_resid = get_unaligned_le32( 2328c40820d5SJoe Handzik &c2->error_data.resid_cnt[0]); 2329c40820d5SJoe Handzik scsi_set_resid(cmd, ioaccel2_resid); 2330c40820d5SJoe Handzik break; 2331c40820d5SJoe Handzik case IOACCEL2_STATUS_SR_NO_PATH_TO_DEVICE: 2332c40820d5SJoe Handzik case IOACCEL2_STATUS_SR_INVALID_DEVICE: 2333c40820d5SJoe Handzik case IOACCEL2_STATUS_SR_IOACCEL_DISABLED: 2334ba74fdc4SDon Brace /* 2335ba74fdc4SDon Brace * Did an HBA disk disappear? We will eventually 2336ba74fdc4SDon Brace * get a state change event from the controller but 2337ba74fdc4SDon Brace * in the meantime, we need to tell the OS that the 2338ba74fdc4SDon Brace * HBA disk is no longer there and stop I/O 2339ba74fdc4SDon Brace * from going down. This allows the potential re-insert 2340ba74fdc4SDon Brace * of the disk to get the same device node. 2341ba74fdc4SDon Brace */ 2342ba74fdc4SDon Brace if (dev->physical_device && dev->expose_device) { 2343ba74fdc4SDon Brace cmd->result = DID_NO_CONNECT << 16; 2344ba74fdc4SDon Brace dev->removed = 1; 2345ba74fdc4SDon Brace h->drv_req_rescan = 1; 2346ba74fdc4SDon Brace dev_warn(&h->pdev->dev, 2347ba74fdc4SDon Brace "%s: device is gone!\n", __func__); 2348ba74fdc4SDon Brace } else 2349ba74fdc4SDon Brace /* 2350ba74fdc4SDon Brace * Retry by sending down the RAID path. 2351ba74fdc4SDon Brace * We will get an event from ctlr to 2352ba74fdc4SDon Brace * trigger rescan regardless. 2353ba74fdc4SDon Brace */ 2354c40820d5SJoe Handzik retry = 1; 2355c40820d5SJoe Handzik break; 2356c40820d5SJoe Handzik default: 2357c40820d5SJoe Handzik retry = 1; 2358c40820d5SJoe Handzik } 2359c349775eSScott Teel break; 2360c349775eSScott Teel case IOACCEL2_SERV_RESPONSE_TMF_COMPLETE: 2361c349775eSScott Teel break; 2362c349775eSScott Teel case IOACCEL2_SERV_RESPONSE_TMF_SUCCESS: 2363c349775eSScott Teel break; 2364c349775eSScott Teel case IOACCEL2_SERV_RESPONSE_TMF_REJECTED: 2365a09c1441SScott Teel retry = 1; 2366c349775eSScott Teel break; 2367c349775eSScott Teel case IOACCEL2_SERV_RESPONSE_TMF_WRONG_LUN: 2368c349775eSScott Teel break; 2369c349775eSScott Teel default: 2370a09c1441SScott Teel retry = 1; 2371c349775eSScott Teel break; 2372c349775eSScott Teel } 2373a09c1441SScott Teel 2374a09c1441SScott Teel return retry; /* retry on raid path? */ 2375c349775eSScott Teel } 2376c349775eSScott Teel 2377a58e7e53SWebb Scales static void hpsa_cmd_resolve_events(struct ctlr_info *h, 2378a58e7e53SWebb Scales struct CommandList *c) 2379a58e7e53SWebb Scales { 2380d604f533SWebb Scales bool do_wake = false; 2381d604f533SWebb Scales 2382a58e7e53SWebb Scales /* 238308ec46f6SDon Brace * Reset c->scsi_cmd here so that the reset handler will know 2384d604f533SWebb Scales * this command has completed. Then, check to see if the handler is 2385a58e7e53SWebb Scales * waiting for this command, and, if so, wake it. 2386a58e7e53SWebb Scales */ 2387a58e7e53SWebb Scales c->scsi_cmd = SCSI_CMD_IDLE; 2388d604f533SWebb Scales mb(); /* Declare command idle before checking for pending events. */ 2389d604f533SWebb Scales if (c->reset_pending) { 2390d604f533SWebb Scales unsigned long flags; 2391d604f533SWebb Scales struct hpsa_scsi_dev_t *dev; 2392d604f533SWebb Scales 2393d604f533SWebb Scales /* 2394d604f533SWebb Scales * There appears to be a reset pending; lock the lock and 2395d604f533SWebb Scales * reconfirm. If so, then decrement the count of outstanding 2396d604f533SWebb Scales * commands and wake the reset command if this is the last one. 2397d604f533SWebb Scales */ 2398d604f533SWebb Scales spin_lock_irqsave(&h->lock, flags); 2399d604f533SWebb Scales dev = c->reset_pending; /* Re-fetch under the lock. */ 2400d604f533SWebb Scales if (dev && atomic_dec_and_test(&dev->reset_cmds_out)) 2401d604f533SWebb Scales do_wake = true; 2402d604f533SWebb Scales c->reset_pending = NULL; 2403d604f533SWebb Scales spin_unlock_irqrestore(&h->lock, flags); 2404d604f533SWebb Scales } 2405d604f533SWebb Scales 2406d604f533SWebb Scales if (do_wake) 2407d604f533SWebb Scales wake_up_all(&h->event_sync_wait_queue); 2408a58e7e53SWebb Scales } 2409a58e7e53SWebb Scales 241073153fe5SWebb Scales static void hpsa_cmd_resolve_and_free(struct ctlr_info *h, 241173153fe5SWebb Scales struct CommandList *c) 241273153fe5SWebb Scales { 241373153fe5SWebb Scales hpsa_cmd_resolve_events(h, c); 241473153fe5SWebb Scales cmd_tagged_free(h, c); 241573153fe5SWebb Scales } 241673153fe5SWebb Scales 24178a0ff92cSWebb Scales static void hpsa_cmd_free_and_done(struct ctlr_info *h, 24188a0ff92cSWebb Scales struct CommandList *c, struct scsi_cmnd *cmd) 24198a0ff92cSWebb Scales { 242073153fe5SWebb Scales hpsa_cmd_resolve_and_free(h, c); 2421d49c2077SDon Brace if (cmd && cmd->scsi_done) 24228a0ff92cSWebb Scales cmd->scsi_done(cmd); 24238a0ff92cSWebb Scales } 24248a0ff92cSWebb Scales 24258a0ff92cSWebb Scales static void hpsa_retry_cmd(struct ctlr_info *h, struct CommandList *c) 24268a0ff92cSWebb Scales { 24278a0ff92cSWebb Scales INIT_WORK(&c->work, hpsa_command_resubmit_worker); 24288a0ff92cSWebb Scales queue_work_on(raw_smp_processor_id(), h->resubmit_wq, &c->work); 24298a0ff92cSWebb Scales } 24308a0ff92cSWebb Scales 2431c349775eSScott Teel static void process_ioaccel2_completion(struct ctlr_info *h, 2432c349775eSScott Teel struct CommandList *c, struct scsi_cmnd *cmd, 2433c349775eSScott Teel struct hpsa_scsi_dev_t *dev) 2434c349775eSScott Teel { 2435c349775eSScott Teel struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex]; 2436c349775eSScott Teel 2437c349775eSScott Teel /* check for good status */ 2438c349775eSScott Teel if (likely(c2->error_data.serv_response == 0 && 24398a0ff92cSWebb Scales c2->error_data.status == 0)) 24408a0ff92cSWebb Scales return hpsa_cmd_free_and_done(h, c, cmd); 2441c349775eSScott Teel 24428a0ff92cSWebb Scales /* 24438a0ff92cSWebb Scales * Any RAID offload error results in retry which will use 2444c349775eSScott Teel * the normal I/O path so the controller can handle whatever's 2445c349775eSScott Teel * wrong. 2446c349775eSScott Teel */ 2447f3f01730SKevin Barnett if (is_logical_device(dev) && 2448c349775eSScott Teel c2->error_data.serv_response == 2449c349775eSScott Teel IOACCEL2_SERV_RESPONSE_FAILURE) { 2450080ef1ccSDon Brace if (c2->error_data.status == 2451064d1b1dSDon Brace IOACCEL2_STATUS_SR_IOACCEL_DISABLED) { 2452c349775eSScott Teel dev->offload_enabled = 0; 2453064d1b1dSDon Brace dev->offload_to_be_enabled = 0; 2454064d1b1dSDon Brace } 24558a0ff92cSWebb Scales 24568a0ff92cSWebb Scales return hpsa_retry_cmd(h, c); 2457080ef1ccSDon Brace } 2458080ef1ccSDon Brace 2459ba74fdc4SDon Brace if (handle_ioaccel_mode2_error(h, c, cmd, c2, dev)) 24608a0ff92cSWebb Scales return hpsa_retry_cmd(h, c); 2461080ef1ccSDon Brace 24628a0ff92cSWebb Scales return hpsa_cmd_free_and_done(h, c, cmd); 2463c349775eSScott Teel } 2464c349775eSScott Teel 24659437ac43SStephen Cameron /* Returns 0 on success, < 0 otherwise. */ 24669437ac43SStephen Cameron static int hpsa_evaluate_tmf_status(struct ctlr_info *h, 24679437ac43SStephen Cameron struct CommandList *cp) 24689437ac43SStephen Cameron { 24699437ac43SStephen Cameron u8 tmf_status = cp->err_info->ScsiStatus; 24709437ac43SStephen Cameron 24719437ac43SStephen Cameron switch (tmf_status) { 24729437ac43SStephen Cameron case CISS_TMF_COMPLETE: 24739437ac43SStephen Cameron /* 24749437ac43SStephen Cameron * CISS_TMF_COMPLETE never happens, instead, 24759437ac43SStephen Cameron * ei->CommandStatus == 0 for this case. 24769437ac43SStephen Cameron */ 24779437ac43SStephen Cameron case CISS_TMF_SUCCESS: 24789437ac43SStephen Cameron return 0; 24799437ac43SStephen Cameron case CISS_TMF_INVALID_FRAME: 24809437ac43SStephen Cameron case CISS_TMF_NOT_SUPPORTED: 24819437ac43SStephen Cameron case CISS_TMF_FAILED: 24829437ac43SStephen Cameron case CISS_TMF_WRONG_LUN: 24839437ac43SStephen Cameron case CISS_TMF_OVERLAPPED_TAG: 24849437ac43SStephen Cameron break; 24859437ac43SStephen Cameron default: 24869437ac43SStephen Cameron dev_warn(&h->pdev->dev, "Unknown TMF status: 0x%02x\n", 24879437ac43SStephen Cameron tmf_status); 24889437ac43SStephen Cameron break; 24899437ac43SStephen Cameron } 24909437ac43SStephen Cameron return -tmf_status; 24919437ac43SStephen Cameron } 24929437ac43SStephen Cameron 24931fb011fbSStephen M. Cameron static void complete_scsi_command(struct CommandList *cp) 2494edd16368SStephen M. Cameron { 2495edd16368SStephen M. Cameron struct scsi_cmnd *cmd; 2496edd16368SStephen M. Cameron struct ctlr_info *h; 2497edd16368SStephen M. Cameron struct ErrorInfo *ei; 2498283b4a9bSStephen M. Cameron struct hpsa_scsi_dev_t *dev; 2499d9a729f3SWebb Scales struct io_accel2_cmd *c2; 2500edd16368SStephen M. Cameron 25019437ac43SStephen Cameron u8 sense_key; 25029437ac43SStephen Cameron u8 asc; /* additional sense code */ 25039437ac43SStephen Cameron u8 ascq; /* additional sense code qualifier */ 2504db111e18SStephen M. Cameron unsigned long sense_data_size; 2505edd16368SStephen M. Cameron 2506edd16368SStephen M. Cameron ei = cp->err_info; 25077fa3030cSStephen Cameron cmd = cp->scsi_cmd; 2508edd16368SStephen M. Cameron h = cp->h; 2509d49c2077SDon Brace 2510d49c2077SDon Brace if (!cmd->device) { 2511d49c2077SDon Brace cmd->result = DID_NO_CONNECT << 16; 2512d49c2077SDon Brace return hpsa_cmd_free_and_done(h, cp, cmd); 2513d49c2077SDon Brace } 2514d49c2077SDon Brace 2515283b4a9bSStephen M. Cameron dev = cmd->device->hostdata; 251645e596cdSDon Brace if (!dev) { 251745e596cdSDon Brace cmd->result = DID_NO_CONNECT << 16; 251845e596cdSDon Brace return hpsa_cmd_free_and_done(h, cp, cmd); 251945e596cdSDon Brace } 2520d9a729f3SWebb Scales c2 = &h->ioaccel2_cmd_pool[cp->cmdindex]; 2521edd16368SStephen M. Cameron 2522edd16368SStephen M. Cameron scsi_dma_unmap(cmd); /* undo the DMA mappings */ 2523e1f7de0cSMatt Gates if ((cp->cmd_type == CMD_SCSI) && 25242b08b3e9SDon Brace (le16_to_cpu(cp->Header.SGTotal) > h->max_cmd_sg_entries)) 252533a2ffceSStephen M. Cameron hpsa_unmap_sg_chain_block(h, cp); 2526edd16368SStephen M. Cameron 2527d9a729f3SWebb Scales if ((cp->cmd_type == CMD_IOACCEL2) && 2528d9a729f3SWebb Scales (c2->sg[0].chain_indicator == IOACCEL2_CHAIN)) 2529d9a729f3SWebb Scales hpsa_unmap_ioaccel2_sg_chain_block(h, c2); 2530d9a729f3SWebb Scales 2531edd16368SStephen M. Cameron cmd->result = (DID_OK << 16); /* host byte */ 2532edd16368SStephen M. Cameron cmd->result |= (COMMAND_COMPLETE << 8); /* msg byte */ 2533c349775eSScott Teel 2534d49c2077SDon Brace if (cp->cmd_type == CMD_IOACCEL2 || cp->cmd_type == CMD_IOACCEL1) { 2535d49c2077SDon Brace if (dev->physical_device && dev->expose_device && 2536d49c2077SDon Brace dev->removed) { 2537d49c2077SDon Brace cmd->result = DID_NO_CONNECT << 16; 2538d49c2077SDon Brace return hpsa_cmd_free_and_done(h, cp, cmd); 2539d49c2077SDon Brace } 2540d49c2077SDon Brace if (likely(cp->phys_disk != NULL)) 254103383736SDon Brace atomic_dec(&cp->phys_disk->ioaccel_cmds_out); 2542d49c2077SDon Brace } 254303383736SDon Brace 254425163bd5SWebb Scales /* 254525163bd5SWebb Scales * We check for lockup status here as it may be set for 254625163bd5SWebb Scales * CMD_SCSI, CMD_IOACCEL1 and CMD_IOACCEL2 commands by 254725163bd5SWebb Scales * fail_all_oustanding_cmds() 254825163bd5SWebb Scales */ 254925163bd5SWebb Scales if (unlikely(ei->CommandStatus == CMD_CTLR_LOCKUP)) { 255025163bd5SWebb Scales /* DID_NO_CONNECT will prevent a retry */ 255125163bd5SWebb Scales cmd->result = DID_NO_CONNECT << 16; 25528a0ff92cSWebb Scales return hpsa_cmd_free_and_done(h, cp, cmd); 255325163bd5SWebb Scales } 255425163bd5SWebb Scales 255508ec46f6SDon Brace if ((unlikely(hpsa_is_pending_event(cp)))) 2556d604f533SWebb Scales if (cp->reset_pending) 2557bfd7546cSDon Brace return hpsa_cmd_free_and_done(h, cp, cmd); 2558d604f533SWebb Scales 2559c349775eSScott Teel if (cp->cmd_type == CMD_IOACCEL2) 2560c349775eSScott Teel return process_ioaccel2_completion(h, cp, cmd, dev); 2561c349775eSScott Teel 25626aa4c361SRobert Elliott scsi_set_resid(cmd, ei->ResidualCnt); 25638a0ff92cSWebb Scales if (ei->CommandStatus == 0) 25648a0ff92cSWebb Scales return hpsa_cmd_free_and_done(h, cp, cmd); 25656aa4c361SRobert Elliott 2566e1f7de0cSMatt Gates /* For I/O accelerator commands, copy over some fields to the normal 2567e1f7de0cSMatt Gates * CISS header used below for error handling. 2568e1f7de0cSMatt Gates */ 2569e1f7de0cSMatt Gates if (cp->cmd_type == CMD_IOACCEL1) { 2570e1f7de0cSMatt Gates struct io_accel1_cmd *c = &h->ioaccel_cmd_pool[cp->cmdindex]; 25712b08b3e9SDon Brace cp->Header.SGList = scsi_sg_count(cmd); 25722b08b3e9SDon Brace cp->Header.SGTotal = cpu_to_le16(cp->Header.SGList); 25732b08b3e9SDon Brace cp->Request.CDBLen = le16_to_cpu(c->io_flags) & 25742b08b3e9SDon Brace IOACCEL1_IOFLAGS_CDBLEN_MASK; 257550a0decfSStephen M. Cameron cp->Header.tag = c->tag; 2576e1f7de0cSMatt Gates memcpy(cp->Header.LUN.LunAddrBytes, c->CISS_LUN, 8); 2577e1f7de0cSMatt Gates memcpy(cp->Request.CDB, c->CDB, cp->Request.CDBLen); 2578283b4a9bSStephen M. Cameron 2579283b4a9bSStephen M. Cameron /* Any RAID offload error results in retry which will use 2580283b4a9bSStephen M. Cameron * the normal I/O path so the controller can handle whatever's 2581283b4a9bSStephen M. Cameron * wrong. 2582283b4a9bSStephen M. Cameron */ 2583f3f01730SKevin Barnett if (is_logical_device(dev)) { 2584283b4a9bSStephen M. Cameron if (ei->CommandStatus == CMD_IOACCEL_DISABLED) 2585283b4a9bSStephen M. Cameron dev->offload_enabled = 0; 25868a0ff92cSWebb Scales return hpsa_retry_cmd(h, cp); 2587283b4a9bSStephen M. Cameron } 2588e1f7de0cSMatt Gates } 2589e1f7de0cSMatt Gates 2590edd16368SStephen M. Cameron /* an error has occurred */ 2591edd16368SStephen M. Cameron switch (ei->CommandStatus) { 2592edd16368SStephen M. Cameron 2593edd16368SStephen M. Cameron case CMD_TARGET_STATUS: 25949437ac43SStephen Cameron cmd->result |= ei->ScsiStatus; 25959437ac43SStephen Cameron /* copy the sense data */ 25969437ac43SStephen Cameron if (SCSI_SENSE_BUFFERSIZE < sizeof(ei->SenseInfo)) 25979437ac43SStephen Cameron sense_data_size = SCSI_SENSE_BUFFERSIZE; 25989437ac43SStephen Cameron else 25999437ac43SStephen Cameron sense_data_size = sizeof(ei->SenseInfo); 26009437ac43SStephen Cameron if (ei->SenseLen < sense_data_size) 26019437ac43SStephen Cameron sense_data_size = ei->SenseLen; 26029437ac43SStephen Cameron memcpy(cmd->sense_buffer, ei->SenseInfo, sense_data_size); 26039437ac43SStephen Cameron if (ei->ScsiStatus) 26049437ac43SStephen Cameron decode_sense_data(ei->SenseInfo, sense_data_size, 26059437ac43SStephen Cameron &sense_key, &asc, &ascq); 2606edd16368SStephen M. Cameron if (ei->ScsiStatus == SAM_STAT_CHECK_CONDITION) { 26071d3b3609SMatt Gates if (sense_key == ABORTED_COMMAND) { 26082e311fbaSStephen M. Cameron cmd->result |= DID_SOFT_ERROR << 16; 26091d3b3609SMatt Gates break; 26101d3b3609SMatt Gates } 2611edd16368SStephen M. Cameron break; 2612edd16368SStephen M. Cameron } 2613edd16368SStephen M. Cameron /* Problem was not a check condition 2614edd16368SStephen M. Cameron * Pass it up to the upper layers... 2615edd16368SStephen M. Cameron */ 2616edd16368SStephen M. Cameron if (ei->ScsiStatus) { 2617edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p has status 0x%x " 2618edd16368SStephen M. Cameron "Sense: 0x%x, ASC: 0x%x, ASCQ: 0x%x, " 2619edd16368SStephen M. Cameron "Returning result: 0x%x\n", 2620edd16368SStephen M. Cameron cp, ei->ScsiStatus, 2621edd16368SStephen M. Cameron sense_key, asc, ascq, 2622edd16368SStephen M. Cameron cmd->result); 2623edd16368SStephen M. Cameron } else { /* scsi status is zero??? How??? */ 2624edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p SCSI status was 0. " 2625edd16368SStephen M. Cameron "Returning no connection.\n", cp), 2626edd16368SStephen M. Cameron 2627edd16368SStephen M. Cameron /* Ordinarily, this case should never happen, 2628edd16368SStephen M. Cameron * but there is a bug in some released firmware 2629edd16368SStephen M. Cameron * revisions that allows it to happen if, for 2630edd16368SStephen M. Cameron * example, a 4100 backplane loses power and 2631edd16368SStephen M. Cameron * the tape drive is in it. We assume that 2632edd16368SStephen M. Cameron * it's a fatal error of some kind because we 2633edd16368SStephen M. Cameron * can't show that it wasn't. We will make it 2634edd16368SStephen M. Cameron * look like selection timeout since that is 2635edd16368SStephen M. Cameron * the most common reason for this to occur, 2636edd16368SStephen M. Cameron * and it's severe enough. 2637edd16368SStephen M. Cameron */ 2638edd16368SStephen M. Cameron 2639edd16368SStephen M. Cameron cmd->result = DID_NO_CONNECT << 16; 2640edd16368SStephen M. Cameron } 2641edd16368SStephen M. Cameron break; 2642edd16368SStephen M. Cameron 2643edd16368SStephen M. Cameron case CMD_DATA_UNDERRUN: /* let mid layer handle it. */ 2644edd16368SStephen M. Cameron break; 2645edd16368SStephen M. Cameron case CMD_DATA_OVERRUN: 2646f42e81e1SStephen Cameron dev_warn(&h->pdev->dev, 2647f42e81e1SStephen Cameron "CDB %16phN data overrun\n", cp->Request.CDB); 2648edd16368SStephen M. Cameron break; 2649edd16368SStephen M. Cameron case CMD_INVALID: { 2650edd16368SStephen M. Cameron /* print_bytes(cp, sizeof(*cp), 1, 0); 2651edd16368SStephen M. Cameron print_cmd(cp); */ 2652edd16368SStephen M. Cameron /* We get CMD_INVALID if you address a non-existent device 2653edd16368SStephen M. Cameron * instead of a selection timeout (no response). You will 2654edd16368SStephen M. Cameron * see this if you yank out a drive, then try to access it. 2655edd16368SStephen M. Cameron * This is kind of a shame because it means that any other 2656edd16368SStephen M. Cameron * CMD_INVALID (e.g. driver bug) will get interpreted as a 2657edd16368SStephen M. Cameron * missing target. */ 2658edd16368SStephen M. Cameron cmd->result = DID_NO_CONNECT << 16; 2659edd16368SStephen M. Cameron } 2660edd16368SStephen M. Cameron break; 2661edd16368SStephen M. Cameron case CMD_PROTOCOL_ERR: 2662256d0eaaSStephen M. Cameron cmd->result = DID_ERROR << 16; 2663f42e81e1SStephen Cameron dev_warn(&h->pdev->dev, "CDB %16phN : protocol error\n", 2664f42e81e1SStephen Cameron cp->Request.CDB); 2665edd16368SStephen M. Cameron break; 2666edd16368SStephen M. Cameron case CMD_HARDWARE_ERR: 2667edd16368SStephen M. Cameron cmd->result = DID_ERROR << 16; 2668f42e81e1SStephen Cameron dev_warn(&h->pdev->dev, "CDB %16phN : hardware error\n", 2669f42e81e1SStephen Cameron cp->Request.CDB); 2670edd16368SStephen M. Cameron break; 2671edd16368SStephen M. Cameron case CMD_CONNECTION_LOST: 2672edd16368SStephen M. Cameron cmd->result = DID_ERROR << 16; 2673f42e81e1SStephen Cameron dev_warn(&h->pdev->dev, "CDB %16phN : connection lost\n", 2674f42e81e1SStephen Cameron cp->Request.CDB); 2675edd16368SStephen M. Cameron break; 2676edd16368SStephen M. Cameron case CMD_ABORTED: 267708ec46f6SDon Brace cmd->result = DID_ABORT << 16; 267808ec46f6SDon Brace break; 2679edd16368SStephen M. Cameron case CMD_ABORT_FAILED: 2680edd16368SStephen M. Cameron cmd->result = DID_ERROR << 16; 2681f42e81e1SStephen Cameron dev_warn(&h->pdev->dev, "CDB %16phN : abort failed\n", 2682f42e81e1SStephen Cameron cp->Request.CDB); 2683edd16368SStephen M. Cameron break; 2684edd16368SStephen M. Cameron case CMD_UNSOLICITED_ABORT: 2685f6e76055SStephen M. Cameron cmd->result = DID_SOFT_ERROR << 16; /* retry the command */ 2686f42e81e1SStephen Cameron dev_warn(&h->pdev->dev, "CDB %16phN : unsolicited abort\n", 2687f42e81e1SStephen Cameron cp->Request.CDB); 2688edd16368SStephen M. Cameron break; 2689edd16368SStephen M. Cameron case CMD_TIMEOUT: 2690edd16368SStephen M. Cameron cmd->result = DID_TIME_OUT << 16; 2691f42e81e1SStephen Cameron dev_warn(&h->pdev->dev, "CDB %16phN timed out\n", 2692f42e81e1SStephen Cameron cp->Request.CDB); 2693edd16368SStephen M. Cameron break; 26941d5e2ed0SStephen M. Cameron case CMD_UNABORTABLE: 26951d5e2ed0SStephen M. Cameron cmd->result = DID_ERROR << 16; 26961d5e2ed0SStephen M. Cameron dev_warn(&h->pdev->dev, "Command unabortable\n"); 26971d5e2ed0SStephen M. Cameron break; 26989437ac43SStephen Cameron case CMD_TMF_STATUS: 26999437ac43SStephen Cameron if (hpsa_evaluate_tmf_status(h, cp)) /* TMF failed? */ 27009437ac43SStephen Cameron cmd->result = DID_ERROR << 16; 27019437ac43SStephen Cameron break; 2702283b4a9bSStephen M. Cameron case CMD_IOACCEL_DISABLED: 2703283b4a9bSStephen M. Cameron /* This only handles the direct pass-through case since RAID 2704283b4a9bSStephen M. Cameron * offload is handled above. Just attempt a retry. 2705283b4a9bSStephen M. Cameron */ 2706283b4a9bSStephen M. Cameron cmd->result = DID_SOFT_ERROR << 16; 2707283b4a9bSStephen M. Cameron dev_warn(&h->pdev->dev, 2708283b4a9bSStephen M. Cameron "cp %p had HP SSD Smart Path error\n", cp); 2709283b4a9bSStephen M. Cameron break; 2710edd16368SStephen M. Cameron default: 2711edd16368SStephen M. Cameron cmd->result = DID_ERROR << 16; 2712edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "cp %p returned unknown status %x\n", 2713edd16368SStephen M. Cameron cp, ei->CommandStatus); 2714edd16368SStephen M. Cameron } 27158a0ff92cSWebb Scales 27168a0ff92cSWebb Scales return hpsa_cmd_free_and_done(h, cp, cmd); 2717edd16368SStephen M. Cameron } 2718edd16368SStephen M. Cameron 2719edd16368SStephen M. Cameron static void hpsa_pci_unmap(struct pci_dev *pdev, 2720edd16368SStephen M. Cameron struct CommandList *c, int sg_used, int data_direction) 2721edd16368SStephen M. Cameron { 2722edd16368SStephen M. Cameron int i; 2723edd16368SStephen M. Cameron 272450a0decfSStephen M. Cameron for (i = 0; i < sg_used; i++) 272550a0decfSStephen M. Cameron pci_unmap_single(pdev, (dma_addr_t) le64_to_cpu(c->SG[i].Addr), 272650a0decfSStephen M. Cameron le32_to_cpu(c->SG[i].Len), 2727edd16368SStephen M. Cameron data_direction); 2728edd16368SStephen M. Cameron } 2729edd16368SStephen M. Cameron 2730a2dac136SStephen M. Cameron static int hpsa_map_one(struct pci_dev *pdev, 2731edd16368SStephen M. Cameron struct CommandList *cp, 2732edd16368SStephen M. Cameron unsigned char *buf, 2733edd16368SStephen M. Cameron size_t buflen, 2734edd16368SStephen M. Cameron int data_direction) 2735edd16368SStephen M. Cameron { 273601a02ffcSStephen M. Cameron u64 addr64; 2737edd16368SStephen M. Cameron 2738edd16368SStephen M. Cameron if (buflen == 0 || data_direction == PCI_DMA_NONE) { 2739edd16368SStephen M. Cameron cp->Header.SGList = 0; 274050a0decfSStephen M. Cameron cp->Header.SGTotal = cpu_to_le16(0); 2741a2dac136SStephen M. Cameron return 0; 2742edd16368SStephen M. Cameron } 2743edd16368SStephen M. Cameron 274450a0decfSStephen M. Cameron addr64 = pci_map_single(pdev, buf, buflen, data_direction); 2745eceaae18SShuah Khan if (dma_mapping_error(&pdev->dev, addr64)) { 2746a2dac136SStephen M. Cameron /* Prevent subsequent unmap of something never mapped */ 2747eceaae18SShuah Khan cp->Header.SGList = 0; 274850a0decfSStephen M. Cameron cp->Header.SGTotal = cpu_to_le16(0); 2749a2dac136SStephen M. Cameron return -1; 2750eceaae18SShuah Khan } 275150a0decfSStephen M. Cameron cp->SG[0].Addr = cpu_to_le64(addr64); 275250a0decfSStephen M. Cameron cp->SG[0].Len = cpu_to_le32(buflen); 275350a0decfSStephen M. Cameron cp->SG[0].Ext = cpu_to_le32(HPSA_SG_LAST); /* we are not chaining */ 275450a0decfSStephen M. Cameron cp->Header.SGList = 1; /* no. SGs contig in this cmd */ 275550a0decfSStephen M. Cameron cp->Header.SGTotal = cpu_to_le16(1); /* total sgs in cmd list */ 2756a2dac136SStephen M. Cameron return 0; 2757edd16368SStephen M. Cameron } 2758edd16368SStephen M. Cameron 275925163bd5SWebb Scales #define NO_TIMEOUT ((unsigned long) -1) 276025163bd5SWebb Scales #define DEFAULT_TIMEOUT 30000 /* milliseconds */ 276125163bd5SWebb Scales static int hpsa_scsi_do_simple_cmd_core(struct ctlr_info *h, 276225163bd5SWebb Scales struct CommandList *c, int reply_queue, unsigned long timeout_msecs) 2763edd16368SStephen M. Cameron { 2764edd16368SStephen M. Cameron DECLARE_COMPLETION_ONSTACK(wait); 2765edd16368SStephen M. Cameron 2766edd16368SStephen M. Cameron c->waiting = &wait; 276725163bd5SWebb Scales __enqueue_cmd_and_start_io(h, c, reply_queue); 276825163bd5SWebb Scales if (timeout_msecs == NO_TIMEOUT) { 276925163bd5SWebb Scales /* TODO: get rid of this no-timeout thing */ 277025163bd5SWebb Scales wait_for_completion_io(&wait); 277125163bd5SWebb Scales return IO_OK; 277225163bd5SWebb Scales } 277325163bd5SWebb Scales if (!wait_for_completion_io_timeout(&wait, 277425163bd5SWebb Scales msecs_to_jiffies(timeout_msecs))) { 277525163bd5SWebb Scales dev_warn(&h->pdev->dev, "Command timed out.\n"); 277625163bd5SWebb Scales return -ETIMEDOUT; 277725163bd5SWebb Scales } 277825163bd5SWebb Scales return IO_OK; 277925163bd5SWebb Scales } 278025163bd5SWebb Scales 278125163bd5SWebb Scales static int hpsa_scsi_do_simple_cmd(struct ctlr_info *h, struct CommandList *c, 278225163bd5SWebb Scales int reply_queue, unsigned long timeout_msecs) 278325163bd5SWebb Scales { 278425163bd5SWebb Scales if (unlikely(lockup_detected(h))) { 278525163bd5SWebb Scales c->err_info->CommandStatus = CMD_CTLR_LOCKUP; 278625163bd5SWebb Scales return IO_OK; 278725163bd5SWebb Scales } 278825163bd5SWebb Scales return hpsa_scsi_do_simple_cmd_core(h, c, reply_queue, timeout_msecs); 2789edd16368SStephen M. Cameron } 2790edd16368SStephen M. Cameron 2791094963daSStephen M. Cameron static u32 lockup_detected(struct ctlr_info *h) 2792094963daSStephen M. Cameron { 2793094963daSStephen M. Cameron int cpu; 2794094963daSStephen M. Cameron u32 rc, *lockup_detected; 2795094963daSStephen M. Cameron 2796094963daSStephen M. Cameron cpu = get_cpu(); 2797094963daSStephen M. Cameron lockup_detected = per_cpu_ptr(h->lockup_detected, cpu); 2798094963daSStephen M. Cameron rc = *lockup_detected; 2799094963daSStephen M. Cameron put_cpu(); 2800094963daSStephen M. Cameron return rc; 2801094963daSStephen M. Cameron } 2802094963daSStephen M. Cameron 28039c2fc160SStephen M. Cameron #define MAX_DRIVER_CMD_RETRIES 25 280425163bd5SWebb Scales static int hpsa_scsi_do_simple_cmd_with_retry(struct ctlr_info *h, 280525163bd5SWebb Scales struct CommandList *c, int data_direction, unsigned long timeout_msecs) 2806edd16368SStephen M. Cameron { 28079c2fc160SStephen M. Cameron int backoff_time = 10, retry_count = 0; 280825163bd5SWebb Scales int rc; 2809edd16368SStephen M. Cameron 2810edd16368SStephen M. Cameron do { 28117630abd0SJoe Perches memset(c->err_info, 0, sizeof(*c->err_info)); 281225163bd5SWebb Scales rc = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE, 281325163bd5SWebb Scales timeout_msecs); 281425163bd5SWebb Scales if (rc) 281525163bd5SWebb Scales break; 2816edd16368SStephen M. Cameron retry_count++; 28179c2fc160SStephen M. Cameron if (retry_count > 3) { 28189c2fc160SStephen M. Cameron msleep(backoff_time); 28199c2fc160SStephen M. Cameron if (backoff_time < 1000) 28209c2fc160SStephen M. Cameron backoff_time *= 2; 28219c2fc160SStephen M. Cameron } 2822852af20aSMatt Bondurant } while ((check_for_unit_attention(h, c) || 28239c2fc160SStephen M. Cameron check_for_busy(h, c)) && 28249c2fc160SStephen M. Cameron retry_count <= MAX_DRIVER_CMD_RETRIES); 2825edd16368SStephen M. Cameron hpsa_pci_unmap(h->pdev, c, 1, data_direction); 282625163bd5SWebb Scales if (retry_count > MAX_DRIVER_CMD_RETRIES) 282725163bd5SWebb Scales rc = -EIO; 282825163bd5SWebb Scales return rc; 2829edd16368SStephen M. Cameron } 2830edd16368SStephen M. Cameron 2831d1e8beacSStephen M. Cameron static void hpsa_print_cmd(struct ctlr_info *h, char *txt, 2832d1e8beacSStephen M. Cameron struct CommandList *c) 2833edd16368SStephen M. Cameron { 2834d1e8beacSStephen M. Cameron const u8 *cdb = c->Request.CDB; 2835d1e8beacSStephen M. Cameron const u8 *lun = c->Header.LUN.LunAddrBytes; 2836edd16368SStephen M. Cameron 2837609a70dfSRasmus Villemoes dev_warn(&h->pdev->dev, "%s: LUN:%8phN CDB:%16phN\n", 2838609a70dfSRasmus Villemoes txt, lun, cdb); 2839d1e8beacSStephen M. Cameron } 2840d1e8beacSStephen M. Cameron 2841d1e8beacSStephen M. Cameron static void hpsa_scsi_interpret_error(struct ctlr_info *h, 2842d1e8beacSStephen M. Cameron struct CommandList *cp) 2843d1e8beacSStephen M. Cameron { 2844d1e8beacSStephen M. Cameron const struct ErrorInfo *ei = cp->err_info; 2845d1e8beacSStephen M. Cameron struct device *d = &cp->h->pdev->dev; 28469437ac43SStephen Cameron u8 sense_key, asc, ascq; 28479437ac43SStephen Cameron int sense_len; 2848d1e8beacSStephen M. Cameron 2849edd16368SStephen M. Cameron switch (ei->CommandStatus) { 2850edd16368SStephen M. Cameron case CMD_TARGET_STATUS: 28519437ac43SStephen Cameron if (ei->SenseLen > sizeof(ei->SenseInfo)) 28529437ac43SStephen Cameron sense_len = sizeof(ei->SenseInfo); 28539437ac43SStephen Cameron else 28549437ac43SStephen Cameron sense_len = ei->SenseLen; 28559437ac43SStephen Cameron decode_sense_data(ei->SenseInfo, sense_len, 28569437ac43SStephen Cameron &sense_key, &asc, &ascq); 2857d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "SCSI status", cp); 2858d1e8beacSStephen M. Cameron if (ei->ScsiStatus == SAM_STAT_CHECK_CONDITION) 28599437ac43SStephen Cameron dev_warn(d, "SCSI Status = 02, Sense key = 0x%02x, ASC = 0x%02x, ASCQ = 0x%02x\n", 28609437ac43SStephen Cameron sense_key, asc, ascq); 2861d1e8beacSStephen M. Cameron else 28629437ac43SStephen Cameron dev_warn(d, "SCSI Status = 0x%02x\n", ei->ScsiStatus); 2863edd16368SStephen M. Cameron if (ei->ScsiStatus == 0) 2864edd16368SStephen M. Cameron dev_warn(d, "SCSI status is abnormally zero. " 2865edd16368SStephen M. Cameron "(probably indicates selection timeout " 2866edd16368SStephen M. Cameron "reported incorrectly due to a known " 2867edd16368SStephen M. Cameron "firmware bug, circa July, 2001.)\n"); 2868edd16368SStephen M. Cameron break; 2869edd16368SStephen M. Cameron case CMD_DATA_UNDERRUN: /* let mid layer handle it. */ 2870edd16368SStephen M. Cameron break; 2871edd16368SStephen M. Cameron case CMD_DATA_OVERRUN: 2872d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "overrun condition", cp); 2873edd16368SStephen M. Cameron break; 2874edd16368SStephen M. Cameron case CMD_INVALID: { 2875edd16368SStephen M. Cameron /* controller unfortunately reports SCSI passthru's 2876edd16368SStephen M. Cameron * to non-existent targets as invalid commands. 2877edd16368SStephen M. Cameron */ 2878d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "invalid command", cp); 2879d1e8beacSStephen M. Cameron dev_warn(d, "probably means device no longer present\n"); 2880edd16368SStephen M. Cameron } 2881edd16368SStephen M. Cameron break; 2882edd16368SStephen M. Cameron case CMD_PROTOCOL_ERR: 2883d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "protocol error", cp); 2884edd16368SStephen M. Cameron break; 2885edd16368SStephen M. Cameron case CMD_HARDWARE_ERR: 2886d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "hardware error", cp); 2887edd16368SStephen M. Cameron break; 2888edd16368SStephen M. Cameron case CMD_CONNECTION_LOST: 2889d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "connection lost", cp); 2890edd16368SStephen M. Cameron break; 2891edd16368SStephen M. Cameron case CMD_ABORTED: 2892d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "aborted", cp); 2893edd16368SStephen M. Cameron break; 2894edd16368SStephen M. Cameron case CMD_ABORT_FAILED: 2895d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "abort failed", cp); 2896edd16368SStephen M. Cameron break; 2897edd16368SStephen M. Cameron case CMD_UNSOLICITED_ABORT: 2898d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "unsolicited abort", cp); 2899edd16368SStephen M. Cameron break; 2900edd16368SStephen M. Cameron case CMD_TIMEOUT: 2901d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "timed out", cp); 2902edd16368SStephen M. Cameron break; 29031d5e2ed0SStephen M. Cameron case CMD_UNABORTABLE: 2904d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "unabortable", cp); 29051d5e2ed0SStephen M. Cameron break; 290625163bd5SWebb Scales case CMD_CTLR_LOCKUP: 290725163bd5SWebb Scales hpsa_print_cmd(h, "controller lockup detected", cp); 290825163bd5SWebb Scales break; 2909edd16368SStephen M. Cameron default: 2910d1e8beacSStephen M. Cameron hpsa_print_cmd(h, "unknown status", cp); 2911d1e8beacSStephen M. Cameron dev_warn(d, "Unknown command status %x\n", 2912edd16368SStephen M. Cameron ei->CommandStatus); 2913edd16368SStephen M. Cameron } 2914edd16368SStephen M. Cameron } 2915edd16368SStephen M. Cameron 2916edd16368SStephen M. Cameron static int hpsa_scsi_do_inquiry(struct ctlr_info *h, unsigned char *scsi3addr, 2917b7bb24ebSStephen M. Cameron u16 page, unsigned char *buf, 2918edd16368SStephen M. Cameron unsigned char bufsize) 2919edd16368SStephen M. Cameron { 2920edd16368SStephen M. Cameron int rc = IO_OK; 2921edd16368SStephen M. Cameron struct CommandList *c; 2922edd16368SStephen M. Cameron struct ErrorInfo *ei; 2923edd16368SStephen M. Cameron 292445fcb86eSStephen Cameron c = cmd_alloc(h); 2925edd16368SStephen M. Cameron 2926a2dac136SStephen M. Cameron if (fill_cmd(c, HPSA_INQUIRY, h, buf, bufsize, 2927a2dac136SStephen M. Cameron page, scsi3addr, TYPE_CMD)) { 2928a2dac136SStephen M. Cameron rc = -1; 2929a2dac136SStephen M. Cameron goto out; 2930a2dac136SStephen M. Cameron } 293125163bd5SWebb Scales rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, 2932c448ecfaSDon Brace PCI_DMA_FROMDEVICE, DEFAULT_TIMEOUT); 293325163bd5SWebb Scales if (rc) 293425163bd5SWebb Scales goto out; 2935edd16368SStephen M. Cameron ei = c->err_info; 2936edd16368SStephen M. Cameron if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) { 2937d1e8beacSStephen M. Cameron hpsa_scsi_interpret_error(h, c); 2938edd16368SStephen M. Cameron rc = -1; 2939edd16368SStephen M. Cameron } 2940a2dac136SStephen M. Cameron out: 294145fcb86eSStephen Cameron cmd_free(h, c); 2942edd16368SStephen M. Cameron return rc; 2943edd16368SStephen M. Cameron } 2944edd16368SStephen M. Cameron 2945bf711ac6SScott Teel static int hpsa_send_reset(struct ctlr_info *h, unsigned char *scsi3addr, 294625163bd5SWebb Scales u8 reset_type, int reply_queue) 2947edd16368SStephen M. Cameron { 2948edd16368SStephen M. Cameron int rc = IO_OK; 2949edd16368SStephen M. Cameron struct CommandList *c; 2950edd16368SStephen M. Cameron struct ErrorInfo *ei; 2951edd16368SStephen M. Cameron 295245fcb86eSStephen Cameron c = cmd_alloc(h); 2953edd16368SStephen M. Cameron 2954edd16368SStephen M. Cameron 2955a2dac136SStephen M. Cameron /* fill_cmd can't fail here, no data buffer to map. */ 29560b9b7b6eSScott Teel (void) fill_cmd(c, reset_type, h, NULL, 0, 0, 2957bf711ac6SScott Teel scsi3addr, TYPE_MSG); 29582ef28849SDon Brace rc = hpsa_scsi_do_simple_cmd(h, c, reply_queue, NO_TIMEOUT); 295925163bd5SWebb Scales if (rc) { 296025163bd5SWebb Scales dev_warn(&h->pdev->dev, "Failed to send reset command\n"); 296125163bd5SWebb Scales goto out; 296225163bd5SWebb Scales } 2963edd16368SStephen M. Cameron /* no unmap needed here because no data xfer. */ 2964edd16368SStephen M. Cameron 2965edd16368SStephen M. Cameron ei = c->err_info; 2966edd16368SStephen M. Cameron if (ei->CommandStatus != 0) { 2967d1e8beacSStephen M. Cameron hpsa_scsi_interpret_error(h, c); 2968edd16368SStephen M. Cameron rc = -1; 2969edd16368SStephen M. Cameron } 297025163bd5SWebb Scales out: 297145fcb86eSStephen Cameron cmd_free(h, c); 2972edd16368SStephen M. Cameron return rc; 2973edd16368SStephen M. Cameron } 2974edd16368SStephen M. Cameron 2975d604f533SWebb Scales static bool hpsa_cmd_dev_match(struct ctlr_info *h, struct CommandList *c, 2976d604f533SWebb Scales struct hpsa_scsi_dev_t *dev, 2977d604f533SWebb Scales unsigned char *scsi3addr) 2978d604f533SWebb Scales { 2979d604f533SWebb Scales int i; 2980d604f533SWebb Scales bool match = false; 2981d604f533SWebb Scales struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex]; 2982d604f533SWebb Scales struct hpsa_tmf_struct *ac = (struct hpsa_tmf_struct *) c2; 2983d604f533SWebb Scales 2984d604f533SWebb Scales if (hpsa_is_cmd_idle(c)) 2985d604f533SWebb Scales return false; 2986d604f533SWebb Scales 2987d604f533SWebb Scales switch (c->cmd_type) { 2988d604f533SWebb Scales case CMD_SCSI: 2989d604f533SWebb Scales case CMD_IOCTL_PEND: 2990d604f533SWebb Scales match = !memcmp(scsi3addr, &c->Header.LUN.LunAddrBytes, 2991d604f533SWebb Scales sizeof(c->Header.LUN.LunAddrBytes)); 2992d604f533SWebb Scales break; 2993d604f533SWebb Scales 2994d604f533SWebb Scales case CMD_IOACCEL1: 2995d604f533SWebb Scales case CMD_IOACCEL2: 2996d604f533SWebb Scales if (c->phys_disk == dev) { 2997d604f533SWebb Scales /* HBA mode match */ 2998d604f533SWebb Scales match = true; 2999d604f533SWebb Scales } else { 3000d604f533SWebb Scales /* Possible RAID mode -- check each phys dev. */ 3001d604f533SWebb Scales /* FIXME: Do we need to take out a lock here? If 3002d604f533SWebb Scales * so, we could just call hpsa_get_pdisk_of_ioaccel2() 3003d604f533SWebb Scales * instead. */ 3004d604f533SWebb Scales for (i = 0; i < dev->nphysical_disks && !match; i++) { 3005d604f533SWebb Scales /* FIXME: an alternate test might be 3006d604f533SWebb Scales * 3007d604f533SWebb Scales * match = dev->phys_disk[i]->ioaccel_handle 3008d604f533SWebb Scales * == c2->scsi_nexus; */ 3009d604f533SWebb Scales match = dev->phys_disk[i] == c->phys_disk; 3010d604f533SWebb Scales } 3011d604f533SWebb Scales } 3012d604f533SWebb Scales break; 3013d604f533SWebb Scales 3014d604f533SWebb Scales case IOACCEL2_TMF: 3015d604f533SWebb Scales for (i = 0; i < dev->nphysical_disks && !match; i++) { 3016d604f533SWebb Scales match = dev->phys_disk[i]->ioaccel_handle == 3017d604f533SWebb Scales le32_to_cpu(ac->it_nexus); 3018d604f533SWebb Scales } 3019d604f533SWebb Scales break; 3020d604f533SWebb Scales 3021d604f533SWebb Scales case 0: /* The command is in the middle of being initialized. */ 3022d604f533SWebb Scales match = false; 3023d604f533SWebb Scales break; 3024d604f533SWebb Scales 3025d604f533SWebb Scales default: 3026d604f533SWebb Scales dev_err(&h->pdev->dev, "unexpected cmd_type: %d\n", 3027d604f533SWebb Scales c->cmd_type); 3028d604f533SWebb Scales BUG(); 3029d604f533SWebb Scales } 3030d604f533SWebb Scales 3031d604f533SWebb Scales return match; 3032d604f533SWebb Scales } 3033d604f533SWebb Scales 3034d604f533SWebb Scales static int hpsa_do_reset(struct ctlr_info *h, struct hpsa_scsi_dev_t *dev, 3035d604f533SWebb Scales unsigned char *scsi3addr, u8 reset_type, int reply_queue) 3036d604f533SWebb Scales { 3037d604f533SWebb Scales int i; 3038d604f533SWebb Scales int rc = 0; 3039d604f533SWebb Scales 3040d604f533SWebb Scales /* We can really only handle one reset at a time */ 3041d604f533SWebb Scales if (mutex_lock_interruptible(&h->reset_mutex) == -EINTR) { 3042d604f533SWebb Scales dev_warn(&h->pdev->dev, "concurrent reset wait interrupted.\n"); 3043d604f533SWebb Scales return -EINTR; 3044d604f533SWebb Scales } 3045d604f533SWebb Scales 3046d604f533SWebb Scales BUG_ON(atomic_read(&dev->reset_cmds_out) != 0); 3047d604f533SWebb Scales 3048d604f533SWebb Scales for (i = 0; i < h->nr_cmds; i++) { 3049d604f533SWebb Scales struct CommandList *c = h->cmd_pool + i; 3050d604f533SWebb Scales int refcount = atomic_inc_return(&c->refcount); 3051d604f533SWebb Scales 3052d604f533SWebb Scales if (refcount > 1 && hpsa_cmd_dev_match(h, c, dev, scsi3addr)) { 3053d604f533SWebb Scales unsigned long flags; 3054d604f533SWebb Scales 3055d604f533SWebb Scales /* 3056d604f533SWebb Scales * Mark the target command as having a reset pending, 3057d604f533SWebb Scales * then lock a lock so that the command cannot complete 3058d604f533SWebb Scales * while we're considering it. If the command is not 3059d604f533SWebb Scales * idle then count it; otherwise revoke the event. 3060d604f533SWebb Scales */ 3061d604f533SWebb Scales c->reset_pending = dev; 3062d604f533SWebb Scales spin_lock_irqsave(&h->lock, flags); /* Implied MB */ 3063d604f533SWebb Scales if (!hpsa_is_cmd_idle(c)) 3064d604f533SWebb Scales atomic_inc(&dev->reset_cmds_out); 3065d604f533SWebb Scales else 3066d604f533SWebb Scales c->reset_pending = NULL; 3067d604f533SWebb Scales spin_unlock_irqrestore(&h->lock, flags); 3068d604f533SWebb Scales } 3069d604f533SWebb Scales 3070d604f533SWebb Scales cmd_free(h, c); 3071d604f533SWebb Scales } 3072d604f533SWebb Scales 3073d604f533SWebb Scales rc = hpsa_send_reset(h, scsi3addr, reset_type, reply_queue); 3074d604f533SWebb Scales if (!rc) 3075d604f533SWebb Scales wait_event(h->event_sync_wait_queue, 3076d604f533SWebb Scales atomic_read(&dev->reset_cmds_out) == 0 || 3077d604f533SWebb Scales lockup_detected(h)); 3078d604f533SWebb Scales 3079d604f533SWebb Scales if (unlikely(lockup_detected(h))) { 3080d604f533SWebb Scales dev_warn(&h->pdev->dev, 3081d604f533SWebb Scales "Controller lockup detected during reset wait\n"); 3082d604f533SWebb Scales rc = -ENODEV; 3083d604f533SWebb Scales } 3084d604f533SWebb Scales 3085d604f533SWebb Scales if (unlikely(rc)) 3086d604f533SWebb Scales atomic_set(&dev->reset_cmds_out, 0); 3087bfd7546cSDon Brace else 30888516a2dbSDon Brace rc = wait_for_device_to_become_ready(h, scsi3addr, 0); 3089d604f533SWebb Scales 3090d604f533SWebb Scales mutex_unlock(&h->reset_mutex); 3091d604f533SWebb Scales return rc; 3092d604f533SWebb Scales } 3093d604f533SWebb Scales 3094edd16368SStephen M. Cameron static void hpsa_get_raid_level(struct ctlr_info *h, 3095edd16368SStephen M. Cameron unsigned char *scsi3addr, unsigned char *raid_level) 3096edd16368SStephen M. Cameron { 3097edd16368SStephen M. Cameron int rc; 3098edd16368SStephen M. Cameron unsigned char *buf; 3099edd16368SStephen M. Cameron 3100edd16368SStephen M. Cameron *raid_level = RAID_UNKNOWN; 3101edd16368SStephen M. Cameron buf = kzalloc(64, GFP_KERNEL); 3102edd16368SStephen M. Cameron if (!buf) 3103edd16368SStephen M. Cameron return; 31048383278dSScott Teel 31058383278dSScott Teel if (!hpsa_vpd_page_supported(h, scsi3addr, 31068383278dSScott Teel HPSA_VPD_LV_DEVICE_GEOMETRY)) 31078383278dSScott Teel goto exit; 31088383278dSScott Teel 31098383278dSScott Teel rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | 31108383278dSScott Teel HPSA_VPD_LV_DEVICE_GEOMETRY, buf, 64); 31118383278dSScott Teel 3112edd16368SStephen M. Cameron if (rc == 0) 3113edd16368SStephen M. Cameron *raid_level = buf[8]; 3114edd16368SStephen M. Cameron if (*raid_level > RAID_UNKNOWN) 3115edd16368SStephen M. Cameron *raid_level = RAID_UNKNOWN; 31168383278dSScott Teel exit: 3117edd16368SStephen M. Cameron kfree(buf); 3118edd16368SStephen M. Cameron return; 3119edd16368SStephen M. Cameron } 3120edd16368SStephen M. Cameron 3121283b4a9bSStephen M. Cameron #define HPSA_MAP_DEBUG 3122283b4a9bSStephen M. Cameron #ifdef HPSA_MAP_DEBUG 3123283b4a9bSStephen M. Cameron static void hpsa_debug_map_buff(struct ctlr_info *h, int rc, 3124283b4a9bSStephen M. Cameron struct raid_map_data *map_buff) 3125283b4a9bSStephen M. Cameron { 3126283b4a9bSStephen M. Cameron struct raid_map_disk_data *dd = &map_buff->data[0]; 3127283b4a9bSStephen M. Cameron int map, row, col; 3128283b4a9bSStephen M. Cameron u16 map_cnt, row_cnt, disks_per_row; 3129283b4a9bSStephen M. Cameron 3130283b4a9bSStephen M. Cameron if (rc != 0) 3131283b4a9bSStephen M. Cameron return; 3132283b4a9bSStephen M. Cameron 31332ba8bfc8SStephen M. Cameron /* Show details only if debugging has been activated. */ 31342ba8bfc8SStephen M. Cameron if (h->raid_offload_debug < 2) 31352ba8bfc8SStephen M. Cameron return; 31362ba8bfc8SStephen M. Cameron 3137283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "structure_size = %u\n", 3138283b4a9bSStephen M. Cameron le32_to_cpu(map_buff->structure_size)); 3139283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "volume_blk_size = %u\n", 3140283b4a9bSStephen M. Cameron le32_to_cpu(map_buff->volume_blk_size)); 3141283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "volume_blk_cnt = 0x%llx\n", 3142283b4a9bSStephen M. Cameron le64_to_cpu(map_buff->volume_blk_cnt)); 3143283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "physicalBlockShift = %u\n", 3144283b4a9bSStephen M. Cameron map_buff->phys_blk_shift); 3145283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "parity_rotation_shift = %u\n", 3146283b4a9bSStephen M. Cameron map_buff->parity_rotation_shift); 3147283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "strip_size = %u\n", 3148283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->strip_size)); 3149283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "disk_starting_blk = 0x%llx\n", 3150283b4a9bSStephen M. Cameron le64_to_cpu(map_buff->disk_starting_blk)); 3151283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "disk_blk_cnt = 0x%llx\n", 3152283b4a9bSStephen M. Cameron le64_to_cpu(map_buff->disk_blk_cnt)); 3153283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "data_disks_per_row = %u\n", 3154283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->data_disks_per_row)); 3155283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "metadata_disks_per_row = %u\n", 3156283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->metadata_disks_per_row)); 3157283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "row_cnt = %u\n", 3158283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->row_cnt)); 3159283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "layout_map_count = %u\n", 3160283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->layout_map_count)); 31612b08b3e9SDon Brace dev_info(&h->pdev->dev, "flags = 0x%x\n", 3162dd0e19f3SScott Teel le16_to_cpu(map_buff->flags)); 3163ba82d91bSColin Ian King dev_info(&h->pdev->dev, "encryption = %s\n", 31642b08b3e9SDon Brace le16_to_cpu(map_buff->flags) & 31652b08b3e9SDon Brace RAID_MAP_FLAG_ENCRYPT_ON ? "ON" : "OFF"); 3166dd0e19f3SScott Teel dev_info(&h->pdev->dev, "dekindex = %u\n", 3167dd0e19f3SScott Teel le16_to_cpu(map_buff->dekindex)); 3168283b4a9bSStephen M. Cameron map_cnt = le16_to_cpu(map_buff->layout_map_count); 3169283b4a9bSStephen M. Cameron for (map = 0; map < map_cnt; map++) { 3170283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, "Map%u:\n", map); 3171283b4a9bSStephen M. Cameron row_cnt = le16_to_cpu(map_buff->row_cnt); 3172283b4a9bSStephen M. Cameron for (row = 0; row < row_cnt; row++) { 3173283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, " Row%u:\n", row); 3174283b4a9bSStephen M. Cameron disks_per_row = 3175283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->data_disks_per_row); 3176283b4a9bSStephen M. Cameron for (col = 0; col < disks_per_row; col++, dd++) 3177283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, 3178283b4a9bSStephen M. Cameron " D%02u: h=0x%04x xor=%u,%u\n", 3179283b4a9bSStephen M. Cameron col, dd->ioaccel_handle, 3180283b4a9bSStephen M. Cameron dd->xor_mult[0], dd->xor_mult[1]); 3181283b4a9bSStephen M. Cameron disks_per_row = 3182283b4a9bSStephen M. Cameron le16_to_cpu(map_buff->metadata_disks_per_row); 3183283b4a9bSStephen M. Cameron for (col = 0; col < disks_per_row; col++, dd++) 3184283b4a9bSStephen M. Cameron dev_info(&h->pdev->dev, 3185283b4a9bSStephen M. Cameron " M%02u: h=0x%04x xor=%u,%u\n", 3186283b4a9bSStephen M. Cameron col, dd->ioaccel_handle, 3187283b4a9bSStephen M. Cameron dd->xor_mult[0], dd->xor_mult[1]); 3188283b4a9bSStephen M. Cameron } 3189283b4a9bSStephen M. Cameron } 3190283b4a9bSStephen M. Cameron } 3191283b4a9bSStephen M. Cameron #else 3192283b4a9bSStephen M. Cameron static void hpsa_debug_map_buff(__attribute__((unused)) struct ctlr_info *h, 3193283b4a9bSStephen M. Cameron __attribute__((unused)) int rc, 3194283b4a9bSStephen M. Cameron __attribute__((unused)) struct raid_map_data *map_buff) 3195283b4a9bSStephen M. Cameron { 3196283b4a9bSStephen M. Cameron } 3197283b4a9bSStephen M. Cameron #endif 3198283b4a9bSStephen M. Cameron 3199283b4a9bSStephen M. Cameron static int hpsa_get_raid_map(struct ctlr_info *h, 3200283b4a9bSStephen M. Cameron unsigned char *scsi3addr, struct hpsa_scsi_dev_t *this_device) 3201283b4a9bSStephen M. Cameron { 3202283b4a9bSStephen M. Cameron int rc = 0; 3203283b4a9bSStephen M. Cameron struct CommandList *c; 3204283b4a9bSStephen M. Cameron struct ErrorInfo *ei; 3205283b4a9bSStephen M. Cameron 320645fcb86eSStephen Cameron c = cmd_alloc(h); 3207bf43caf3SRobert Elliott 3208283b4a9bSStephen M. Cameron if (fill_cmd(c, HPSA_GET_RAID_MAP, h, &this_device->raid_map, 3209283b4a9bSStephen M. Cameron sizeof(this_device->raid_map), 0, 3210283b4a9bSStephen M. Cameron scsi3addr, TYPE_CMD)) { 32112dd02d74SRobert Elliott dev_warn(&h->pdev->dev, "hpsa_get_raid_map fill_cmd failed\n"); 32122dd02d74SRobert Elliott cmd_free(h, c); 32132dd02d74SRobert Elliott return -1; 3214283b4a9bSStephen M. Cameron } 321525163bd5SWebb Scales rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, 3216c448ecfaSDon Brace PCI_DMA_FROMDEVICE, DEFAULT_TIMEOUT); 321725163bd5SWebb Scales if (rc) 321825163bd5SWebb Scales goto out; 3219283b4a9bSStephen M. Cameron ei = c->err_info; 3220283b4a9bSStephen M. Cameron if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) { 3221d1e8beacSStephen M. Cameron hpsa_scsi_interpret_error(h, c); 322225163bd5SWebb Scales rc = -1; 322325163bd5SWebb Scales goto out; 3224283b4a9bSStephen M. Cameron } 322545fcb86eSStephen Cameron cmd_free(h, c); 3226283b4a9bSStephen M. Cameron 3227283b4a9bSStephen M. Cameron /* @todo in the future, dynamically allocate RAID map memory */ 3228283b4a9bSStephen M. Cameron if (le32_to_cpu(this_device->raid_map.structure_size) > 3229283b4a9bSStephen M. Cameron sizeof(this_device->raid_map)) { 3230283b4a9bSStephen M. Cameron dev_warn(&h->pdev->dev, "RAID map size is too large!\n"); 3231283b4a9bSStephen M. Cameron rc = -1; 3232283b4a9bSStephen M. Cameron } 3233283b4a9bSStephen M. Cameron hpsa_debug_map_buff(h, rc, &this_device->raid_map); 3234283b4a9bSStephen M. Cameron return rc; 323525163bd5SWebb Scales out: 323625163bd5SWebb Scales cmd_free(h, c); 323725163bd5SWebb Scales return rc; 3238283b4a9bSStephen M. Cameron } 3239283b4a9bSStephen M. Cameron 3240d04e62b9SKevin Barnett static int hpsa_bmic_sense_subsystem_information(struct ctlr_info *h, 3241d04e62b9SKevin Barnett unsigned char scsi3addr[], u16 bmic_device_index, 3242d04e62b9SKevin Barnett struct bmic_sense_subsystem_info *buf, size_t bufsize) 3243d04e62b9SKevin Barnett { 3244d04e62b9SKevin Barnett int rc = IO_OK; 3245d04e62b9SKevin Barnett struct CommandList *c; 3246d04e62b9SKevin Barnett struct ErrorInfo *ei; 3247d04e62b9SKevin Barnett 3248d04e62b9SKevin Barnett c = cmd_alloc(h); 3249d04e62b9SKevin Barnett 3250d04e62b9SKevin Barnett rc = fill_cmd(c, BMIC_SENSE_SUBSYSTEM_INFORMATION, h, buf, bufsize, 3251d04e62b9SKevin Barnett 0, RAID_CTLR_LUNID, TYPE_CMD); 3252d04e62b9SKevin Barnett if (rc) 3253d04e62b9SKevin Barnett goto out; 3254d04e62b9SKevin Barnett 3255d04e62b9SKevin Barnett c->Request.CDB[2] = bmic_device_index & 0xff; 3256d04e62b9SKevin Barnett c->Request.CDB[9] = (bmic_device_index >> 8) & 0xff; 3257d04e62b9SKevin Barnett 3258d04e62b9SKevin Barnett rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, 3259c448ecfaSDon Brace PCI_DMA_FROMDEVICE, DEFAULT_TIMEOUT); 3260d04e62b9SKevin Barnett if (rc) 3261d04e62b9SKevin Barnett goto out; 3262d04e62b9SKevin Barnett ei = c->err_info; 3263d04e62b9SKevin Barnett if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) { 3264d04e62b9SKevin Barnett hpsa_scsi_interpret_error(h, c); 3265d04e62b9SKevin Barnett rc = -1; 3266d04e62b9SKevin Barnett } 3267d04e62b9SKevin Barnett out: 3268d04e62b9SKevin Barnett cmd_free(h, c); 3269d04e62b9SKevin Barnett return rc; 3270d04e62b9SKevin Barnett } 3271d04e62b9SKevin Barnett 327266749d0dSScott Teel static int hpsa_bmic_id_controller(struct ctlr_info *h, 327366749d0dSScott Teel struct bmic_identify_controller *buf, size_t bufsize) 327466749d0dSScott Teel { 327566749d0dSScott Teel int rc = IO_OK; 327666749d0dSScott Teel struct CommandList *c; 327766749d0dSScott Teel struct ErrorInfo *ei; 327866749d0dSScott Teel 327966749d0dSScott Teel c = cmd_alloc(h); 328066749d0dSScott Teel 328166749d0dSScott Teel rc = fill_cmd(c, BMIC_IDENTIFY_CONTROLLER, h, buf, bufsize, 328266749d0dSScott Teel 0, RAID_CTLR_LUNID, TYPE_CMD); 328366749d0dSScott Teel if (rc) 328466749d0dSScott Teel goto out; 328566749d0dSScott Teel 328666749d0dSScott Teel rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, 3287c448ecfaSDon Brace PCI_DMA_FROMDEVICE, DEFAULT_TIMEOUT); 328866749d0dSScott Teel if (rc) 328966749d0dSScott Teel goto out; 329066749d0dSScott Teel ei = c->err_info; 329166749d0dSScott Teel if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) { 329266749d0dSScott Teel hpsa_scsi_interpret_error(h, c); 329366749d0dSScott Teel rc = -1; 329466749d0dSScott Teel } 329566749d0dSScott Teel out: 329666749d0dSScott Teel cmd_free(h, c); 329766749d0dSScott Teel return rc; 329866749d0dSScott Teel } 329966749d0dSScott Teel 330003383736SDon Brace static int hpsa_bmic_id_physical_device(struct ctlr_info *h, 330103383736SDon Brace unsigned char scsi3addr[], u16 bmic_device_index, 330203383736SDon Brace struct bmic_identify_physical_device *buf, size_t bufsize) 330303383736SDon Brace { 330403383736SDon Brace int rc = IO_OK; 330503383736SDon Brace struct CommandList *c; 330603383736SDon Brace struct ErrorInfo *ei; 330703383736SDon Brace 330803383736SDon Brace c = cmd_alloc(h); 330903383736SDon Brace rc = fill_cmd(c, BMIC_IDENTIFY_PHYSICAL_DEVICE, h, buf, bufsize, 331003383736SDon Brace 0, RAID_CTLR_LUNID, TYPE_CMD); 331103383736SDon Brace if (rc) 331203383736SDon Brace goto out; 331303383736SDon Brace 331403383736SDon Brace c->Request.CDB[2] = bmic_device_index & 0xff; 331503383736SDon Brace c->Request.CDB[9] = (bmic_device_index >> 8) & 0xff; 331603383736SDon Brace 331725163bd5SWebb Scales hpsa_scsi_do_simple_cmd_with_retry(h, c, PCI_DMA_FROMDEVICE, 3318c448ecfaSDon Brace DEFAULT_TIMEOUT); 331903383736SDon Brace ei = c->err_info; 332003383736SDon Brace if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) { 332103383736SDon Brace hpsa_scsi_interpret_error(h, c); 332203383736SDon Brace rc = -1; 332303383736SDon Brace } 332403383736SDon Brace out: 332503383736SDon Brace cmd_free(h, c); 3326d04e62b9SKevin Barnett 332703383736SDon Brace return rc; 332803383736SDon Brace } 332903383736SDon Brace 3330cca8f13bSDon Brace /* 3331cca8f13bSDon Brace * get enclosure information 3332cca8f13bSDon Brace * struct ReportExtendedLUNdata *rlep - Used for BMIC drive number 3333cca8f13bSDon Brace * struct hpsa_scsi_dev_t *encl_dev - device entry for enclosure 3334cca8f13bSDon Brace * Uses id_physical_device to determine the box_index. 3335cca8f13bSDon Brace */ 3336cca8f13bSDon Brace static void hpsa_get_enclosure_info(struct ctlr_info *h, 3337cca8f13bSDon Brace unsigned char *scsi3addr, 3338cca8f13bSDon Brace struct ReportExtendedLUNdata *rlep, int rle_index, 3339cca8f13bSDon Brace struct hpsa_scsi_dev_t *encl_dev) 3340cca8f13bSDon Brace { 3341cca8f13bSDon Brace int rc = -1; 3342cca8f13bSDon Brace struct CommandList *c = NULL; 3343cca8f13bSDon Brace struct ErrorInfo *ei = NULL; 3344cca8f13bSDon Brace struct bmic_sense_storage_box_params *bssbp = NULL; 3345cca8f13bSDon Brace struct bmic_identify_physical_device *id_phys = NULL; 3346cca8f13bSDon Brace struct ext_report_lun_entry *rle = &rlep->LUN[rle_index]; 3347cca8f13bSDon Brace u16 bmic_device_index = 0; 3348cca8f13bSDon Brace 3349cca8f13bSDon Brace bmic_device_index = GET_BMIC_DRIVE_NUMBER(&rle->lunid[0]); 3350cca8f13bSDon Brace 33515ac517b8SDon Brace if (encl_dev->target == -1 || encl_dev->lun == -1) { 33525ac517b8SDon Brace rc = IO_OK; 33535ac517b8SDon Brace goto out; 33545ac517b8SDon Brace } 33555ac517b8SDon Brace 335617a9e54aSDon Brace if (bmic_device_index == 0xFF00 || MASKED_DEVICE(&rle->lunid[0])) { 335717a9e54aSDon Brace rc = IO_OK; 3358cca8f13bSDon Brace goto out; 335917a9e54aSDon Brace } 3360cca8f13bSDon Brace 3361cca8f13bSDon Brace bssbp = kzalloc(sizeof(*bssbp), GFP_KERNEL); 3362cca8f13bSDon Brace if (!bssbp) 3363cca8f13bSDon Brace goto out; 3364cca8f13bSDon Brace 3365cca8f13bSDon Brace id_phys = kzalloc(sizeof(*id_phys), GFP_KERNEL); 3366cca8f13bSDon Brace if (!id_phys) 3367cca8f13bSDon Brace goto out; 3368cca8f13bSDon Brace 3369cca8f13bSDon Brace rc = hpsa_bmic_id_physical_device(h, scsi3addr, bmic_device_index, 3370cca8f13bSDon Brace id_phys, sizeof(*id_phys)); 3371cca8f13bSDon Brace if (rc) { 3372cca8f13bSDon Brace dev_warn(&h->pdev->dev, "%s: id_phys failed %d bdi[0x%x]\n", 3373cca8f13bSDon Brace __func__, encl_dev->external, bmic_device_index); 3374cca8f13bSDon Brace goto out; 3375cca8f13bSDon Brace } 3376cca8f13bSDon Brace 3377cca8f13bSDon Brace c = cmd_alloc(h); 3378cca8f13bSDon Brace 3379cca8f13bSDon Brace rc = fill_cmd(c, BMIC_SENSE_STORAGE_BOX_PARAMS, h, bssbp, 3380cca8f13bSDon Brace sizeof(*bssbp), 0, RAID_CTLR_LUNID, TYPE_CMD); 3381cca8f13bSDon Brace 3382cca8f13bSDon Brace if (rc) 3383cca8f13bSDon Brace goto out; 3384cca8f13bSDon Brace 3385cca8f13bSDon Brace if (id_phys->phys_connector[1] == 'E') 3386cca8f13bSDon Brace c->Request.CDB[5] = id_phys->box_index; 3387cca8f13bSDon Brace else 3388cca8f13bSDon Brace c->Request.CDB[5] = 0; 3389cca8f13bSDon Brace 3390cca8f13bSDon Brace rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, PCI_DMA_FROMDEVICE, 3391c448ecfaSDon Brace DEFAULT_TIMEOUT); 3392cca8f13bSDon Brace if (rc) 3393cca8f13bSDon Brace goto out; 3394cca8f13bSDon Brace 3395cca8f13bSDon Brace ei = c->err_info; 3396cca8f13bSDon Brace if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) { 3397cca8f13bSDon Brace rc = -1; 3398cca8f13bSDon Brace goto out; 3399cca8f13bSDon Brace } 3400cca8f13bSDon Brace 3401cca8f13bSDon Brace encl_dev->box[id_phys->active_path_number] = bssbp->phys_box_on_port; 3402cca8f13bSDon Brace memcpy(&encl_dev->phys_connector[id_phys->active_path_number], 3403cca8f13bSDon Brace bssbp->phys_connector, sizeof(bssbp->phys_connector)); 3404cca8f13bSDon Brace 3405cca8f13bSDon Brace rc = IO_OK; 3406cca8f13bSDon Brace out: 3407cca8f13bSDon Brace kfree(bssbp); 3408cca8f13bSDon Brace kfree(id_phys); 3409cca8f13bSDon Brace 3410cca8f13bSDon Brace if (c) 3411cca8f13bSDon Brace cmd_free(h, c); 3412cca8f13bSDon Brace 3413cca8f13bSDon Brace if (rc != IO_OK) 3414cca8f13bSDon Brace hpsa_show_dev_msg(KERN_INFO, h, encl_dev, 3415cca8f13bSDon Brace "Error, could not get enclosure information\n"); 3416cca8f13bSDon Brace } 3417cca8f13bSDon Brace 3418d04e62b9SKevin Barnett static u64 hpsa_get_sas_address_from_report_physical(struct ctlr_info *h, 3419d04e62b9SKevin Barnett unsigned char *scsi3addr) 3420d04e62b9SKevin Barnett { 3421d04e62b9SKevin Barnett struct ReportExtendedLUNdata *physdev; 3422d04e62b9SKevin Barnett u32 nphysicals; 3423d04e62b9SKevin Barnett u64 sa = 0; 3424d04e62b9SKevin Barnett int i; 3425d04e62b9SKevin Barnett 3426d04e62b9SKevin Barnett physdev = kzalloc(sizeof(*physdev), GFP_KERNEL); 3427d04e62b9SKevin Barnett if (!physdev) 3428d04e62b9SKevin Barnett return 0; 3429d04e62b9SKevin Barnett 3430d04e62b9SKevin Barnett if (hpsa_scsi_do_report_phys_luns(h, physdev, sizeof(*physdev))) { 3431d04e62b9SKevin Barnett dev_err(&h->pdev->dev, "report physical LUNs failed.\n"); 3432d04e62b9SKevin Barnett kfree(physdev); 3433d04e62b9SKevin Barnett return 0; 3434d04e62b9SKevin Barnett } 3435d04e62b9SKevin Barnett nphysicals = get_unaligned_be32(physdev->LUNListLength) / 24; 3436d04e62b9SKevin Barnett 3437d04e62b9SKevin Barnett for (i = 0; i < nphysicals; i++) 3438d04e62b9SKevin Barnett if (!memcmp(&physdev->LUN[i].lunid[0], scsi3addr, 8)) { 3439d04e62b9SKevin Barnett sa = get_unaligned_be64(&physdev->LUN[i].wwid[0]); 3440d04e62b9SKevin Barnett break; 3441d04e62b9SKevin Barnett } 3442d04e62b9SKevin Barnett 3443d04e62b9SKevin Barnett kfree(physdev); 3444d04e62b9SKevin Barnett 3445d04e62b9SKevin Barnett return sa; 3446d04e62b9SKevin Barnett } 3447d04e62b9SKevin Barnett 3448d04e62b9SKevin Barnett static void hpsa_get_sas_address(struct ctlr_info *h, unsigned char *scsi3addr, 3449d04e62b9SKevin Barnett struct hpsa_scsi_dev_t *dev) 3450d04e62b9SKevin Barnett { 3451d04e62b9SKevin Barnett int rc; 3452d04e62b9SKevin Barnett u64 sa = 0; 3453d04e62b9SKevin Barnett 3454d04e62b9SKevin Barnett if (is_hba_lunid(scsi3addr)) { 3455d04e62b9SKevin Barnett struct bmic_sense_subsystem_info *ssi; 3456d04e62b9SKevin Barnett 3457d04e62b9SKevin Barnett ssi = kzalloc(sizeof(*ssi), GFP_KERNEL); 34587e8a9486SAmit Kushwaha if (!ssi) 3459d04e62b9SKevin Barnett return; 3460d04e62b9SKevin Barnett 3461d04e62b9SKevin Barnett rc = hpsa_bmic_sense_subsystem_information(h, 3462d04e62b9SKevin Barnett scsi3addr, 0, ssi, sizeof(*ssi)); 3463d04e62b9SKevin Barnett if (rc == 0) { 3464d04e62b9SKevin Barnett sa = get_unaligned_be64(ssi->primary_world_wide_id); 3465d04e62b9SKevin Barnett h->sas_address = sa; 3466d04e62b9SKevin Barnett } 3467d04e62b9SKevin Barnett 3468d04e62b9SKevin Barnett kfree(ssi); 3469d04e62b9SKevin Barnett } else 3470d04e62b9SKevin Barnett sa = hpsa_get_sas_address_from_report_physical(h, scsi3addr); 3471d04e62b9SKevin Barnett 3472d04e62b9SKevin Barnett dev->sas_address = sa; 3473d04e62b9SKevin Barnett } 3474d04e62b9SKevin Barnett 3475d04e62b9SKevin Barnett /* Get a device id from inquiry page 0x83 */ 34768383278dSScott Teel static bool hpsa_vpd_page_supported(struct ctlr_info *h, 34771b70150aSStephen M. Cameron unsigned char scsi3addr[], u8 page) 34781b70150aSStephen M. Cameron { 34791b70150aSStephen M. Cameron int rc; 34801b70150aSStephen M. Cameron int i; 34811b70150aSStephen M. Cameron int pages; 34821b70150aSStephen M. Cameron unsigned char *buf, bufsize; 34831b70150aSStephen M. Cameron 34841b70150aSStephen M. Cameron buf = kzalloc(256, GFP_KERNEL); 34851b70150aSStephen M. Cameron if (!buf) 34868383278dSScott Teel return false; 34871b70150aSStephen M. Cameron 34881b70150aSStephen M. Cameron /* Get the size of the page list first */ 34891b70150aSStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, 34901b70150aSStephen M. Cameron VPD_PAGE | HPSA_VPD_SUPPORTED_PAGES, 34911b70150aSStephen M. Cameron buf, HPSA_VPD_HEADER_SZ); 34921b70150aSStephen M. Cameron if (rc != 0) 34931b70150aSStephen M. Cameron goto exit_unsupported; 34941b70150aSStephen M. Cameron pages = buf[3]; 34951b70150aSStephen M. Cameron if ((pages + HPSA_VPD_HEADER_SZ) <= 255) 34961b70150aSStephen M. Cameron bufsize = pages + HPSA_VPD_HEADER_SZ; 34971b70150aSStephen M. Cameron else 34981b70150aSStephen M. Cameron bufsize = 255; 34991b70150aSStephen M. Cameron 35001b70150aSStephen M. Cameron /* Get the whole VPD page list */ 35011b70150aSStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, 35021b70150aSStephen M. Cameron VPD_PAGE | HPSA_VPD_SUPPORTED_PAGES, 35031b70150aSStephen M. Cameron buf, bufsize); 35041b70150aSStephen M. Cameron if (rc != 0) 35051b70150aSStephen M. Cameron goto exit_unsupported; 35061b70150aSStephen M. Cameron 35071b70150aSStephen M. Cameron pages = buf[3]; 35081b70150aSStephen M. Cameron for (i = 1; i <= pages; i++) 35091b70150aSStephen M. Cameron if (buf[3 + i] == page) 35101b70150aSStephen M. Cameron goto exit_supported; 35111b70150aSStephen M. Cameron exit_unsupported: 35121b70150aSStephen M. Cameron kfree(buf); 35138383278dSScott Teel return false; 35141b70150aSStephen M. Cameron exit_supported: 35151b70150aSStephen M. Cameron kfree(buf); 35168383278dSScott Teel return true; 35171b70150aSStephen M. Cameron } 35181b70150aSStephen M. Cameron 3519283b4a9bSStephen M. Cameron static void hpsa_get_ioaccel_status(struct ctlr_info *h, 3520283b4a9bSStephen M. Cameron unsigned char *scsi3addr, struct hpsa_scsi_dev_t *this_device) 3521283b4a9bSStephen M. Cameron { 3522283b4a9bSStephen M. Cameron int rc; 3523283b4a9bSStephen M. Cameron unsigned char *buf; 3524283b4a9bSStephen M. Cameron u8 ioaccel_status; 3525283b4a9bSStephen M. Cameron 3526283b4a9bSStephen M. Cameron this_device->offload_config = 0; 3527283b4a9bSStephen M. Cameron this_device->offload_enabled = 0; 352841ce4c35SStephen Cameron this_device->offload_to_be_enabled = 0; 3529283b4a9bSStephen M. Cameron 3530283b4a9bSStephen M. Cameron buf = kzalloc(64, GFP_KERNEL); 3531283b4a9bSStephen M. Cameron if (!buf) 3532283b4a9bSStephen M. Cameron return; 35331b70150aSStephen M. Cameron if (!hpsa_vpd_page_supported(h, scsi3addr, HPSA_VPD_LV_IOACCEL_STATUS)) 35341b70150aSStephen M. Cameron goto out; 3535283b4a9bSStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, 3536b7bb24ebSStephen M. Cameron VPD_PAGE | HPSA_VPD_LV_IOACCEL_STATUS, buf, 64); 3537283b4a9bSStephen M. Cameron if (rc != 0) 3538283b4a9bSStephen M. Cameron goto out; 3539283b4a9bSStephen M. Cameron 3540283b4a9bSStephen M. Cameron #define IOACCEL_STATUS_BYTE 4 3541283b4a9bSStephen M. Cameron #define OFFLOAD_CONFIGURED_BIT 0x01 3542283b4a9bSStephen M. Cameron #define OFFLOAD_ENABLED_BIT 0x02 3543283b4a9bSStephen M. Cameron ioaccel_status = buf[IOACCEL_STATUS_BYTE]; 3544283b4a9bSStephen M. Cameron this_device->offload_config = 3545283b4a9bSStephen M. Cameron !!(ioaccel_status & OFFLOAD_CONFIGURED_BIT); 3546283b4a9bSStephen M. Cameron if (this_device->offload_config) { 3547283b4a9bSStephen M. Cameron this_device->offload_enabled = 3548283b4a9bSStephen M. Cameron !!(ioaccel_status & OFFLOAD_ENABLED_BIT); 3549283b4a9bSStephen M. Cameron if (hpsa_get_raid_map(h, scsi3addr, this_device)) 3550283b4a9bSStephen M. Cameron this_device->offload_enabled = 0; 3551283b4a9bSStephen M. Cameron } 355241ce4c35SStephen Cameron this_device->offload_to_be_enabled = this_device->offload_enabled; 3553283b4a9bSStephen M. Cameron out: 3554283b4a9bSStephen M. Cameron kfree(buf); 3555283b4a9bSStephen M. Cameron return; 3556283b4a9bSStephen M. Cameron } 3557283b4a9bSStephen M. Cameron 3558edd16368SStephen M. Cameron /* Get the device id from inquiry page 0x83 */ 3559edd16368SStephen M. Cameron static int hpsa_get_device_id(struct ctlr_info *h, unsigned char *scsi3addr, 356075d23d89SDon Brace unsigned char *device_id, int index, int buflen) 3561edd16368SStephen M. Cameron { 3562edd16368SStephen M. Cameron int rc; 3563edd16368SStephen M. Cameron unsigned char *buf; 3564edd16368SStephen M. Cameron 35658383278dSScott Teel /* Does controller have VPD for device id? */ 35668383278dSScott Teel if (!hpsa_vpd_page_supported(h, scsi3addr, HPSA_VPD_LV_DEVICE_ID)) 35678383278dSScott Teel return 1; /* not supported */ 35688383278dSScott Teel 3569edd16368SStephen M. Cameron buf = kzalloc(64, GFP_KERNEL); 3570edd16368SStephen M. Cameron if (!buf) 3571a84d794dSStephen M. Cameron return -ENOMEM; 35728383278dSScott Teel 35738383278dSScott Teel rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | 35748383278dSScott Teel HPSA_VPD_LV_DEVICE_ID, buf, 64); 35758383278dSScott Teel if (rc == 0) { 35768383278dSScott Teel if (buflen > 16) 35778383278dSScott Teel buflen = 16; 35788383278dSScott Teel memcpy(device_id, &buf[8], buflen); 35798383278dSScott Teel } 358075d23d89SDon Brace 3581edd16368SStephen M. Cameron kfree(buf); 358275d23d89SDon Brace 35838383278dSScott Teel return rc; /*0 - got id, otherwise, didn't */ 3584edd16368SStephen M. Cameron } 3585edd16368SStephen M. Cameron 3586edd16368SStephen M. Cameron static int hpsa_scsi_do_report_luns(struct ctlr_info *h, int logical, 358703383736SDon Brace void *buf, int bufsize, 3588edd16368SStephen M. Cameron int extended_response) 3589edd16368SStephen M. Cameron { 3590edd16368SStephen M. Cameron int rc = IO_OK; 3591edd16368SStephen M. Cameron struct CommandList *c; 3592edd16368SStephen M. Cameron unsigned char scsi3addr[8]; 3593edd16368SStephen M. Cameron struct ErrorInfo *ei; 3594edd16368SStephen M. Cameron 359545fcb86eSStephen Cameron c = cmd_alloc(h); 3596bf43caf3SRobert Elliott 3597e89c0ae7SStephen M. Cameron /* address the controller */ 3598e89c0ae7SStephen M. Cameron memset(scsi3addr, 0, sizeof(scsi3addr)); 3599a2dac136SStephen M. Cameron if (fill_cmd(c, logical ? HPSA_REPORT_LOG : HPSA_REPORT_PHYS, h, 3600a2dac136SStephen M. Cameron buf, bufsize, 0, scsi3addr, TYPE_CMD)) { 360145f769b2SHannes Reinecke rc = -EAGAIN; 3602a2dac136SStephen M. Cameron goto out; 3603a2dac136SStephen M. Cameron } 3604edd16368SStephen M. Cameron if (extended_response) 3605edd16368SStephen M. Cameron c->Request.CDB[1] = extended_response; 360625163bd5SWebb Scales rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, 3607c448ecfaSDon Brace PCI_DMA_FROMDEVICE, DEFAULT_TIMEOUT); 360825163bd5SWebb Scales if (rc) 360925163bd5SWebb Scales goto out; 3610edd16368SStephen M. Cameron ei = c->err_info; 3611edd16368SStephen M. Cameron if (ei->CommandStatus != 0 && 3612edd16368SStephen M. Cameron ei->CommandStatus != CMD_DATA_UNDERRUN) { 3613d1e8beacSStephen M. Cameron hpsa_scsi_interpret_error(h, c); 361445f769b2SHannes Reinecke rc = -EIO; 3615283b4a9bSStephen M. Cameron } else { 361603383736SDon Brace struct ReportLUNdata *rld = buf; 361703383736SDon Brace 361803383736SDon Brace if (rld->extended_response_flag != extended_response) { 361945f769b2SHannes Reinecke if (!h->legacy_board) { 3620283b4a9bSStephen M. Cameron dev_err(&h->pdev->dev, 3621283b4a9bSStephen M. Cameron "report luns requested format %u, got %u\n", 3622283b4a9bSStephen M. Cameron extended_response, 362303383736SDon Brace rld->extended_response_flag); 362445f769b2SHannes Reinecke rc = -EINVAL; 362545f769b2SHannes Reinecke } else 362645f769b2SHannes Reinecke rc = -EOPNOTSUPP; 3627283b4a9bSStephen M. Cameron } 3628edd16368SStephen M. Cameron } 3629a2dac136SStephen M. Cameron out: 363045fcb86eSStephen Cameron cmd_free(h, c); 3631edd16368SStephen M. Cameron return rc; 3632edd16368SStephen M. Cameron } 3633edd16368SStephen M. Cameron 3634edd16368SStephen M. Cameron static inline int hpsa_scsi_do_report_phys_luns(struct ctlr_info *h, 363503383736SDon Brace struct ReportExtendedLUNdata *buf, int bufsize) 3636edd16368SStephen M. Cameron { 36372a80d545SHannes Reinecke int rc; 36382a80d545SHannes Reinecke struct ReportLUNdata *lbuf; 36392a80d545SHannes Reinecke 36402a80d545SHannes Reinecke rc = hpsa_scsi_do_report_luns(h, 0, buf, bufsize, 364103383736SDon Brace HPSA_REPORT_PHYS_EXTENDED); 364245f769b2SHannes Reinecke if (!rc || rc != -EOPNOTSUPP) 36432a80d545SHannes Reinecke return rc; 36442a80d545SHannes Reinecke 36452a80d545SHannes Reinecke /* REPORT PHYS EXTENDED is not supported */ 36462a80d545SHannes Reinecke lbuf = kzalloc(sizeof(*lbuf), GFP_KERNEL); 36472a80d545SHannes Reinecke if (!lbuf) 36482a80d545SHannes Reinecke return -ENOMEM; 36492a80d545SHannes Reinecke 36502a80d545SHannes Reinecke rc = hpsa_scsi_do_report_luns(h, 0, lbuf, sizeof(*lbuf), 0); 36512a80d545SHannes Reinecke if (!rc) { 36522a80d545SHannes Reinecke int i; 36532a80d545SHannes Reinecke u32 nphys; 36542a80d545SHannes Reinecke 36552a80d545SHannes Reinecke /* Copy ReportLUNdata header */ 36562a80d545SHannes Reinecke memcpy(buf, lbuf, 8); 36572a80d545SHannes Reinecke nphys = be32_to_cpu(*((__be32 *)lbuf->LUNListLength)) / 8; 36582a80d545SHannes Reinecke for (i = 0; i < nphys; i++) 36592a80d545SHannes Reinecke memcpy(buf->LUN[i].lunid, lbuf->LUN[i], 8); 36602a80d545SHannes Reinecke } 36612a80d545SHannes Reinecke kfree(lbuf); 36622a80d545SHannes Reinecke return rc; 3663edd16368SStephen M. Cameron } 3664edd16368SStephen M. Cameron 3665edd16368SStephen M. Cameron static inline int hpsa_scsi_do_report_log_luns(struct ctlr_info *h, 3666edd16368SStephen M. Cameron struct ReportLUNdata *buf, int bufsize) 3667edd16368SStephen M. Cameron { 3668edd16368SStephen M. Cameron return hpsa_scsi_do_report_luns(h, 1, buf, bufsize, 0); 3669edd16368SStephen M. Cameron } 3670edd16368SStephen M. Cameron 3671edd16368SStephen M. Cameron static inline void hpsa_set_bus_target_lun(struct hpsa_scsi_dev_t *device, 3672edd16368SStephen M. Cameron int bus, int target, int lun) 3673edd16368SStephen M. Cameron { 3674edd16368SStephen M. Cameron device->bus = bus; 3675edd16368SStephen M. Cameron device->target = target; 3676edd16368SStephen M. Cameron device->lun = lun; 3677edd16368SStephen M. Cameron } 3678edd16368SStephen M. Cameron 36799846590eSStephen M. Cameron /* Use VPD inquiry to get details of volume status */ 36809846590eSStephen M. Cameron static int hpsa_get_volume_status(struct ctlr_info *h, 36819846590eSStephen M. Cameron unsigned char scsi3addr[]) 36829846590eSStephen M. Cameron { 36839846590eSStephen M. Cameron int rc; 36849846590eSStephen M. Cameron int status; 36859846590eSStephen M. Cameron int size; 36869846590eSStephen M. Cameron unsigned char *buf; 36879846590eSStephen M. Cameron 36889846590eSStephen M. Cameron buf = kzalloc(64, GFP_KERNEL); 36899846590eSStephen M. Cameron if (!buf) 36909846590eSStephen M. Cameron return HPSA_VPD_LV_STATUS_UNSUPPORTED; 36919846590eSStephen M. Cameron 36929846590eSStephen M. Cameron /* Does controller have VPD for logical volume status? */ 369324a4b078SStephen M. Cameron if (!hpsa_vpd_page_supported(h, scsi3addr, HPSA_VPD_LV_STATUS)) 36949846590eSStephen M. Cameron goto exit_failed; 36959846590eSStephen M. Cameron 36969846590eSStephen M. Cameron /* Get the size of the VPD return buffer */ 36979846590eSStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | HPSA_VPD_LV_STATUS, 36989846590eSStephen M. Cameron buf, HPSA_VPD_HEADER_SZ); 369924a4b078SStephen M. Cameron if (rc != 0) 37009846590eSStephen M. Cameron goto exit_failed; 37019846590eSStephen M. Cameron size = buf[3]; 37029846590eSStephen M. Cameron 37039846590eSStephen M. Cameron /* Now get the whole VPD buffer */ 37049846590eSStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | HPSA_VPD_LV_STATUS, 37059846590eSStephen M. Cameron buf, size + HPSA_VPD_HEADER_SZ); 370624a4b078SStephen M. Cameron if (rc != 0) 37079846590eSStephen M. Cameron goto exit_failed; 37089846590eSStephen M. Cameron status = buf[4]; /* status byte */ 37099846590eSStephen M. Cameron 37109846590eSStephen M. Cameron kfree(buf); 37119846590eSStephen M. Cameron return status; 37129846590eSStephen M. Cameron exit_failed: 37139846590eSStephen M. Cameron kfree(buf); 37149846590eSStephen M. Cameron return HPSA_VPD_LV_STATUS_UNSUPPORTED; 37159846590eSStephen M. Cameron } 37169846590eSStephen M. Cameron 37179846590eSStephen M. Cameron /* Determine offline status of a volume. 37189846590eSStephen M. Cameron * Return either: 37199846590eSStephen M. Cameron * 0 (not offline) 372067955ba3SStephen M. Cameron * 0xff (offline for unknown reasons) 37219846590eSStephen M. Cameron * # (integer code indicating one of several NOT READY states 37229846590eSStephen M. Cameron * describing why a volume is to be kept offline) 37239846590eSStephen M. Cameron */ 372485b29008SDon Brace static unsigned char hpsa_volume_offline(struct ctlr_info *h, 37259846590eSStephen M. Cameron unsigned char scsi3addr[]) 37269846590eSStephen M. Cameron { 37279846590eSStephen M. Cameron struct CommandList *c; 37289437ac43SStephen Cameron unsigned char *sense; 37299437ac43SStephen Cameron u8 sense_key, asc, ascq; 37309437ac43SStephen Cameron int sense_len; 373125163bd5SWebb Scales int rc, ldstat = 0; 37329846590eSStephen M. Cameron u16 cmd_status; 37339846590eSStephen M. Cameron u8 scsi_status; 37349846590eSStephen M. Cameron #define ASC_LUN_NOT_READY 0x04 37359846590eSStephen M. Cameron #define ASCQ_LUN_NOT_READY_FORMAT_IN_PROGRESS 0x04 37369846590eSStephen M. Cameron #define ASCQ_LUN_NOT_READY_INITIALIZING_CMD_REQ 0x02 37379846590eSStephen M. Cameron 37389846590eSStephen M. Cameron c = cmd_alloc(h); 3739bf43caf3SRobert Elliott 37409846590eSStephen M. Cameron (void) fill_cmd(c, TEST_UNIT_READY, h, NULL, 0, 0, scsi3addr, TYPE_CMD); 3741c448ecfaSDon Brace rc = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE, 3742c448ecfaSDon Brace DEFAULT_TIMEOUT); 374325163bd5SWebb Scales if (rc) { 374425163bd5SWebb Scales cmd_free(h, c); 374585b29008SDon Brace return HPSA_VPD_LV_STATUS_UNSUPPORTED; 374625163bd5SWebb Scales } 37479846590eSStephen M. Cameron sense = c->err_info->SenseInfo; 37489437ac43SStephen Cameron if (c->err_info->SenseLen > sizeof(c->err_info->SenseInfo)) 37499437ac43SStephen Cameron sense_len = sizeof(c->err_info->SenseInfo); 37509437ac43SStephen Cameron else 37519437ac43SStephen Cameron sense_len = c->err_info->SenseLen; 37529437ac43SStephen Cameron decode_sense_data(sense, sense_len, &sense_key, &asc, &ascq); 37539846590eSStephen M. Cameron cmd_status = c->err_info->CommandStatus; 37549846590eSStephen M. Cameron scsi_status = c->err_info->ScsiStatus; 37559846590eSStephen M. Cameron cmd_free(h, c); 37569846590eSStephen M. Cameron 37579846590eSStephen M. Cameron /* Determine the reason for not ready state */ 37589846590eSStephen M. Cameron ldstat = hpsa_get_volume_status(h, scsi3addr); 37599846590eSStephen M. Cameron 37609846590eSStephen M. Cameron /* Keep volume offline in certain cases: */ 37619846590eSStephen M. Cameron switch (ldstat) { 376285b29008SDon Brace case HPSA_LV_FAILED: 37639846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_ERASE: 37645ca01204SScott Benesh case HPSA_LV_NOT_AVAILABLE: 37659846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_RPI: 37669846590eSStephen M. Cameron case HPSA_LV_PENDING_RPI: 37679846590eSStephen M. Cameron case HPSA_LV_ENCRYPTED_NO_KEY: 37689846590eSStephen M. Cameron case HPSA_LV_PLAINTEXT_IN_ENCRYPT_ONLY_CONTROLLER: 37699846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_ENCRYPTION: 37709846590eSStephen M. Cameron case HPSA_LV_UNDERGOING_ENCRYPTION_REKEYING: 37719846590eSStephen M. Cameron case HPSA_LV_ENCRYPTED_IN_NON_ENCRYPTED_CONTROLLER: 37729846590eSStephen M. Cameron return ldstat; 37739846590eSStephen M. Cameron case HPSA_VPD_LV_STATUS_UNSUPPORTED: 37749846590eSStephen M. Cameron /* If VPD status page isn't available, 37759846590eSStephen M. Cameron * use ASC/ASCQ to determine state 37769846590eSStephen M. Cameron */ 37779846590eSStephen M. Cameron if ((ascq == ASCQ_LUN_NOT_READY_FORMAT_IN_PROGRESS) || 37789846590eSStephen M. Cameron (ascq == ASCQ_LUN_NOT_READY_INITIALIZING_CMD_REQ)) 37799846590eSStephen M. Cameron return ldstat; 37809846590eSStephen M. Cameron break; 37819846590eSStephen M. Cameron default: 37829846590eSStephen M. Cameron break; 37839846590eSStephen M. Cameron } 378485b29008SDon Brace return HPSA_LV_OK; 37859846590eSStephen M. Cameron } 37869846590eSStephen M. Cameron 3787edd16368SStephen M. Cameron static int hpsa_update_device_info(struct ctlr_info *h, 37880b0e1d6cSStephen M. Cameron unsigned char scsi3addr[], struct hpsa_scsi_dev_t *this_device, 37890b0e1d6cSStephen M. Cameron unsigned char *is_OBDR_device) 3790edd16368SStephen M. Cameron { 37910b0e1d6cSStephen M. Cameron 37920b0e1d6cSStephen M. Cameron #define OBDR_SIG_OFFSET 43 37930b0e1d6cSStephen M. Cameron #define OBDR_TAPE_SIG "$DR-10" 37940b0e1d6cSStephen M. Cameron #define OBDR_SIG_LEN (sizeof(OBDR_TAPE_SIG) - 1) 37950b0e1d6cSStephen M. Cameron #define OBDR_TAPE_INQ_SIZE (OBDR_SIG_OFFSET + OBDR_SIG_LEN) 37960b0e1d6cSStephen M. Cameron 3797ea6d3bc3SStephen M. Cameron unsigned char *inq_buff; 37980b0e1d6cSStephen M. Cameron unsigned char *obdr_sig; 3799683fc444SDon Brace int rc = 0; 3800edd16368SStephen M. Cameron 3801ea6d3bc3SStephen M. Cameron inq_buff = kzalloc(OBDR_TAPE_INQ_SIZE, GFP_KERNEL); 3802683fc444SDon Brace if (!inq_buff) { 3803683fc444SDon Brace rc = -ENOMEM; 3804edd16368SStephen M. Cameron goto bail_out; 3805683fc444SDon Brace } 3806edd16368SStephen M. Cameron 3807edd16368SStephen M. Cameron /* Do an inquiry to the device to see what it is. */ 3808edd16368SStephen M. Cameron if (hpsa_scsi_do_inquiry(h, scsi3addr, 0, inq_buff, 3809edd16368SStephen M. Cameron (unsigned char) OBDR_TAPE_INQ_SIZE) != 0) { 3810edd16368SStephen M. Cameron dev_err(&h->pdev->dev, 381185b29008SDon Brace "%s: inquiry failed, device will be skipped.\n", 381285b29008SDon Brace __func__); 381385b29008SDon Brace rc = HPSA_INQUIRY_FAILED; 3814edd16368SStephen M. Cameron goto bail_out; 3815edd16368SStephen M. Cameron } 3816edd16368SStephen M. Cameron 38174af61e4fSDon Brace scsi_sanitize_inquiry_string(&inq_buff[8], 8); 38184af61e4fSDon Brace scsi_sanitize_inquiry_string(&inq_buff[16], 16); 381975d23d89SDon Brace 3820edd16368SStephen M. Cameron this_device->devtype = (inq_buff[0] & 0x1f); 3821edd16368SStephen M. Cameron memcpy(this_device->scsi3addr, scsi3addr, 8); 3822edd16368SStephen M. Cameron memcpy(this_device->vendor, &inq_buff[8], 3823edd16368SStephen M. Cameron sizeof(this_device->vendor)); 3824edd16368SStephen M. Cameron memcpy(this_device->model, &inq_buff[16], 3825edd16368SStephen M. Cameron sizeof(this_device->model)); 38267630b3a5SHannes Reinecke this_device->rev = inq_buff[2]; 3827edd16368SStephen M. Cameron memset(this_device->device_id, 0, 3828edd16368SStephen M. Cameron sizeof(this_device->device_id)); 38298383278dSScott Teel if (hpsa_get_device_id(h, scsi3addr, this_device->device_id, 8, 383055e1f9f0SDan Carpenter sizeof(this_device->device_id)) < 0) 38318383278dSScott Teel dev_err(&h->pdev->dev, 38328383278dSScott Teel "hpsa%d: %s: can't get device id for host %d:C0:T%d:L%d\t%s\t%.16s\n", 38338383278dSScott Teel h->ctlr, __func__, 38348383278dSScott Teel h->scsi_host->host_no, 38358383278dSScott Teel this_device->target, this_device->lun, 38368383278dSScott Teel scsi_device_type(this_device->devtype), 38378383278dSScott Teel this_device->model); 3838edd16368SStephen M. Cameron 3839af15ed36SDon Brace if ((this_device->devtype == TYPE_DISK || 3840af15ed36SDon Brace this_device->devtype == TYPE_ZBC) && 3841283b4a9bSStephen M. Cameron is_logical_dev_addr_mode(scsi3addr)) { 384285b29008SDon Brace unsigned char volume_offline; 384367955ba3SStephen M. Cameron 3844edd16368SStephen M. Cameron hpsa_get_raid_level(h, scsi3addr, &this_device->raid_level); 3845283b4a9bSStephen M. Cameron if (h->fw_support & MISC_FW_RAID_OFFLOAD_BASIC) 3846283b4a9bSStephen M. Cameron hpsa_get_ioaccel_status(h, scsi3addr, this_device); 384767955ba3SStephen M. Cameron volume_offline = hpsa_volume_offline(h, scsi3addr); 38484d17944aSHannes Reinecke if (volume_offline == HPSA_VPD_LV_STATUS_UNSUPPORTED && 38494d17944aSHannes Reinecke h->legacy_board) { 38504d17944aSHannes Reinecke /* 38514d17944aSHannes Reinecke * Legacy boards might not support volume status 38524d17944aSHannes Reinecke */ 38534d17944aSHannes Reinecke dev_info(&h->pdev->dev, 38544d17944aSHannes Reinecke "C0:T%d:L%d Volume status not available, assuming online.\n", 38554d17944aSHannes Reinecke this_device->target, this_device->lun); 38564d17944aSHannes Reinecke volume_offline = 0; 38574d17944aSHannes Reinecke } 3858eb94588dSTomas Henzl this_device->volume_offline = volume_offline; 385985b29008SDon Brace if (volume_offline == HPSA_LV_FAILED) { 386085b29008SDon Brace rc = HPSA_LV_FAILED; 386185b29008SDon Brace dev_err(&h->pdev->dev, 386285b29008SDon Brace "%s: LV failed, device will be skipped.\n", 386385b29008SDon Brace __func__); 386485b29008SDon Brace goto bail_out; 386585b29008SDon Brace } 3866283b4a9bSStephen M. Cameron } else { 3867edd16368SStephen M. Cameron this_device->raid_level = RAID_UNKNOWN; 3868283b4a9bSStephen M. Cameron this_device->offload_config = 0; 3869283b4a9bSStephen M. Cameron this_device->offload_enabled = 0; 387041ce4c35SStephen Cameron this_device->offload_to_be_enabled = 0; 3871a3144e0bSJoe Handzik this_device->hba_ioaccel_enabled = 0; 38729846590eSStephen M. Cameron this_device->volume_offline = 0; 387303383736SDon Brace this_device->queue_depth = h->nr_cmds; 3874283b4a9bSStephen M. Cameron } 3875edd16368SStephen M. Cameron 38765086435eSDon Brace if (this_device->external) 38775086435eSDon Brace this_device->queue_depth = EXTERNAL_QD; 38785086435eSDon Brace 38790b0e1d6cSStephen M. Cameron if (is_OBDR_device) { 38800b0e1d6cSStephen M. Cameron /* See if this is a One-Button-Disaster-Recovery device 38810b0e1d6cSStephen M. Cameron * by looking for "$DR-10" at offset 43 in inquiry data. 38820b0e1d6cSStephen M. Cameron */ 38830b0e1d6cSStephen M. Cameron obdr_sig = &inq_buff[OBDR_SIG_OFFSET]; 38840b0e1d6cSStephen M. Cameron *is_OBDR_device = (this_device->devtype == TYPE_ROM && 38850b0e1d6cSStephen M. Cameron strncmp(obdr_sig, OBDR_TAPE_SIG, 38860b0e1d6cSStephen M. Cameron OBDR_SIG_LEN) == 0); 38870b0e1d6cSStephen M. Cameron } 3888edd16368SStephen M. Cameron kfree(inq_buff); 3889edd16368SStephen M. Cameron return 0; 3890edd16368SStephen M. Cameron 3891edd16368SStephen M. Cameron bail_out: 3892edd16368SStephen M. Cameron kfree(inq_buff); 3893683fc444SDon Brace return rc; 3894edd16368SStephen M. Cameron } 3895edd16368SStephen M. Cameron 3896c795505aSKevin Barnett /* 3897c795505aSKevin Barnett * Helper function to assign bus, target, lun mapping of devices. 3898edd16368SStephen M. Cameron * Logical drive target and lun are assigned at this time, but 3899edd16368SStephen M. Cameron * physical device lun and target assignment are deferred (assigned 3900edd16368SStephen M. Cameron * in hpsa_find_target_lun, called by hpsa_scsi_add_entry.) 3901edd16368SStephen M. Cameron */ 3902edd16368SStephen M. Cameron static void figure_bus_target_lun(struct ctlr_info *h, 39031f310bdeSStephen M. Cameron u8 *lunaddrbytes, struct hpsa_scsi_dev_t *device) 3904edd16368SStephen M. Cameron { 3905c795505aSKevin Barnett u32 lunid = get_unaligned_le32(lunaddrbytes); 3906edd16368SStephen M. Cameron 39071f310bdeSStephen M. Cameron if (!is_logical_dev_addr_mode(lunaddrbytes)) { 39081f310bdeSStephen M. Cameron /* physical device, target and lun filled in later */ 39097630b3a5SHannes Reinecke if (is_hba_lunid(lunaddrbytes)) { 39107630b3a5SHannes Reinecke int bus = HPSA_HBA_BUS; 39117630b3a5SHannes Reinecke 39127630b3a5SHannes Reinecke if (!device->rev) 39137630b3a5SHannes Reinecke bus = HPSA_LEGACY_HBA_BUS; 3914c795505aSKevin Barnett hpsa_set_bus_target_lun(device, 39157630b3a5SHannes Reinecke bus, 0, lunid & 0x3fff); 39167630b3a5SHannes Reinecke } else 39171f310bdeSStephen M. Cameron /* defer target, lun assignment for physical devices */ 3918c795505aSKevin Barnett hpsa_set_bus_target_lun(device, 3919c795505aSKevin Barnett HPSA_PHYSICAL_DEVICE_BUS, -1, -1); 39201f310bdeSStephen M. Cameron return; 39211f310bdeSStephen M. Cameron } 39221f310bdeSStephen M. Cameron /* It's a logical device */ 392366749d0dSScott Teel if (device->external) { 39241f310bdeSStephen M. Cameron hpsa_set_bus_target_lun(device, 3925c795505aSKevin Barnett HPSA_EXTERNAL_RAID_VOLUME_BUS, (lunid >> 16) & 0x3fff, 3926c795505aSKevin Barnett lunid & 0x00ff); 39271f310bdeSStephen M. Cameron return; 3928339b2b14SStephen M. Cameron } 3929c795505aSKevin Barnett hpsa_set_bus_target_lun(device, HPSA_RAID_VOLUME_BUS, 3930c795505aSKevin Barnett 0, lunid & 0x3fff); 3931edd16368SStephen M. Cameron } 3932edd16368SStephen M. Cameron 393366749d0dSScott Teel static int figure_external_status(struct ctlr_info *h, int raid_ctlr_position, 393466749d0dSScott Teel int i, int nphysicals, int nlocal_logicals) 393566749d0dSScott Teel { 393666749d0dSScott Teel /* In report logicals, local logicals are listed first, 393766749d0dSScott Teel * then any externals. 393866749d0dSScott Teel */ 393966749d0dSScott Teel int logicals_start = nphysicals + (raid_ctlr_position == 0); 394066749d0dSScott Teel 394166749d0dSScott Teel if (i == raid_ctlr_position) 394266749d0dSScott Teel return 0; 394366749d0dSScott Teel 394466749d0dSScott Teel if (i < logicals_start) 394566749d0dSScott Teel return 0; 394666749d0dSScott Teel 394766749d0dSScott Teel /* i is in logicals range, but still within local logicals */ 394866749d0dSScott Teel if ((i - nphysicals - (raid_ctlr_position == 0)) < nlocal_logicals) 394966749d0dSScott Teel return 0; 395066749d0dSScott Teel 395166749d0dSScott Teel return 1; /* it's an external lun */ 395266749d0dSScott Teel } 395366749d0dSScott Teel 395454b6e9e9SScott Teel /* 3955edd16368SStephen M. Cameron * Do CISS_REPORT_PHYS and CISS_REPORT_LOG. Data is returned in physdev, 3956edd16368SStephen M. Cameron * logdev. The number of luns in physdev and logdev are returned in 3957edd16368SStephen M. Cameron * *nphysicals and *nlogicals, respectively. 3958edd16368SStephen M. Cameron * Returns 0 on success, -1 otherwise. 3959edd16368SStephen M. Cameron */ 3960edd16368SStephen M. Cameron static int hpsa_gather_lun_info(struct ctlr_info *h, 396103383736SDon Brace struct ReportExtendedLUNdata *physdev, u32 *nphysicals, 396201a02ffcSStephen M. Cameron struct ReportLUNdata *logdev, u32 *nlogicals) 3963edd16368SStephen M. Cameron { 396403383736SDon Brace if (hpsa_scsi_do_report_phys_luns(h, physdev, sizeof(*physdev))) { 3965edd16368SStephen M. Cameron dev_err(&h->pdev->dev, "report physical LUNs failed.\n"); 3966edd16368SStephen M. Cameron return -1; 3967edd16368SStephen M. Cameron } 396803383736SDon Brace *nphysicals = be32_to_cpu(*((__be32 *)physdev->LUNListLength)) / 24; 3969edd16368SStephen M. Cameron if (*nphysicals > HPSA_MAX_PHYS_LUN) { 397003383736SDon Brace dev_warn(&h->pdev->dev, "maximum physical LUNs (%d) exceeded. %d LUNs ignored.\n", 397103383736SDon Brace HPSA_MAX_PHYS_LUN, *nphysicals - HPSA_MAX_PHYS_LUN); 3972edd16368SStephen M. Cameron *nphysicals = HPSA_MAX_PHYS_LUN; 3973edd16368SStephen M. Cameron } 397403383736SDon Brace if (hpsa_scsi_do_report_log_luns(h, logdev, sizeof(*logdev))) { 3975edd16368SStephen M. Cameron dev_err(&h->pdev->dev, "report logical LUNs failed.\n"); 3976edd16368SStephen M. Cameron return -1; 3977edd16368SStephen M. Cameron } 39786df1e954SStephen M. Cameron *nlogicals = be32_to_cpu(*((__be32 *) logdev->LUNListLength)) / 8; 3979edd16368SStephen M. Cameron /* Reject Logicals in excess of our max capability. */ 3980edd16368SStephen M. Cameron if (*nlogicals > HPSA_MAX_LUN) { 3981edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, 3982edd16368SStephen M. Cameron "maximum logical LUNs (%d) exceeded. " 3983edd16368SStephen M. Cameron "%d LUNs ignored.\n", HPSA_MAX_LUN, 3984edd16368SStephen M. Cameron *nlogicals - HPSA_MAX_LUN); 3985edd16368SStephen M. Cameron *nlogicals = HPSA_MAX_LUN; 3986edd16368SStephen M. Cameron } 3987edd16368SStephen M. Cameron if (*nlogicals + *nphysicals > HPSA_MAX_PHYS_LUN) { 3988edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, 3989edd16368SStephen M. Cameron "maximum logical + physical LUNs (%d) exceeded. " 3990edd16368SStephen M. Cameron "%d LUNs ignored.\n", HPSA_MAX_PHYS_LUN, 3991edd16368SStephen M. Cameron *nphysicals + *nlogicals - HPSA_MAX_PHYS_LUN); 3992edd16368SStephen M. Cameron *nlogicals = HPSA_MAX_PHYS_LUN - *nphysicals; 3993edd16368SStephen M. Cameron } 3994edd16368SStephen M. Cameron return 0; 3995edd16368SStephen M. Cameron } 3996edd16368SStephen M. Cameron 399742a91641SDon Brace static u8 *figure_lunaddrbytes(struct ctlr_info *h, int raid_ctlr_position, 399842a91641SDon Brace int i, int nphysicals, int nlogicals, 3999a93aa1feSMatt Gates struct ReportExtendedLUNdata *physdev_list, 4000339b2b14SStephen M. Cameron struct ReportLUNdata *logdev_list) 4001339b2b14SStephen M. Cameron { 4002339b2b14SStephen M. Cameron /* Helper function, figure out where the LUN ID info is coming from 4003339b2b14SStephen M. Cameron * given index i, lists of physical and logical devices, where in 4004339b2b14SStephen M. Cameron * the list the raid controller is supposed to appear (first or last) 4005339b2b14SStephen M. Cameron */ 4006339b2b14SStephen M. Cameron 4007339b2b14SStephen M. Cameron int logicals_start = nphysicals + (raid_ctlr_position == 0); 4008339b2b14SStephen M. Cameron int last_device = nphysicals + nlogicals + (raid_ctlr_position == 0); 4009339b2b14SStephen M. Cameron 4010339b2b14SStephen M. Cameron if (i == raid_ctlr_position) 4011339b2b14SStephen M. Cameron return RAID_CTLR_LUNID; 4012339b2b14SStephen M. Cameron 4013339b2b14SStephen M. Cameron if (i < logicals_start) 4014d5b5d964SStephen M. Cameron return &physdev_list->LUN[i - 4015d5b5d964SStephen M. Cameron (raid_ctlr_position == 0)].lunid[0]; 4016339b2b14SStephen M. Cameron 4017339b2b14SStephen M. Cameron if (i < last_device) 4018339b2b14SStephen M. Cameron return &logdev_list->LUN[i - nphysicals - 4019339b2b14SStephen M. Cameron (raid_ctlr_position == 0)][0]; 4020339b2b14SStephen M. Cameron BUG(); 4021339b2b14SStephen M. Cameron return NULL; 4022339b2b14SStephen M. Cameron } 4023339b2b14SStephen M. Cameron 402403383736SDon Brace /* get physical drive ioaccel handle and queue depth */ 402503383736SDon Brace static void hpsa_get_ioaccel_drive_info(struct ctlr_info *h, 402603383736SDon Brace struct hpsa_scsi_dev_t *dev, 4027f2039b03SDon Brace struct ReportExtendedLUNdata *rlep, int rle_index, 402803383736SDon Brace struct bmic_identify_physical_device *id_phys) 402903383736SDon Brace { 403003383736SDon Brace int rc; 40314b6e5597SScott Teel struct ext_report_lun_entry *rle; 40324b6e5597SScott Teel 40334b6e5597SScott Teel rle = &rlep->LUN[rle_index]; 403403383736SDon Brace 403503383736SDon Brace dev->ioaccel_handle = rle->ioaccel_handle; 4036f2039b03SDon Brace if ((rle->device_flags & 0x08) && dev->ioaccel_handle) 4037a3144e0bSJoe Handzik dev->hba_ioaccel_enabled = 1; 403803383736SDon Brace memset(id_phys, 0, sizeof(*id_phys)); 4039f2039b03SDon Brace rc = hpsa_bmic_id_physical_device(h, &rle->lunid[0], 4040f2039b03SDon Brace GET_BMIC_DRIVE_NUMBER(&rle->lunid[0]), id_phys, 404103383736SDon Brace sizeof(*id_phys)); 404203383736SDon Brace if (!rc) 404303383736SDon Brace /* Reserve space for FW operations */ 404403383736SDon Brace #define DRIVE_CMDS_RESERVED_FOR_FW 2 404503383736SDon Brace #define DRIVE_QUEUE_DEPTH 7 404603383736SDon Brace dev->queue_depth = 404703383736SDon Brace le16_to_cpu(id_phys->current_queue_depth_limit) - 404803383736SDon Brace DRIVE_CMDS_RESERVED_FOR_FW; 404903383736SDon Brace else 405003383736SDon Brace dev->queue_depth = DRIVE_QUEUE_DEPTH; /* conservative */ 405103383736SDon Brace } 405203383736SDon Brace 40538270b862SJoe Handzik static void hpsa_get_path_info(struct hpsa_scsi_dev_t *this_device, 4054f2039b03SDon Brace struct ReportExtendedLUNdata *rlep, int rle_index, 40558270b862SJoe Handzik struct bmic_identify_physical_device *id_phys) 40568270b862SJoe Handzik { 4057f2039b03SDon Brace struct ext_report_lun_entry *rle = &rlep->LUN[rle_index]; 4058f2039b03SDon Brace 4059f2039b03SDon Brace if ((rle->device_flags & 0x08) && this_device->ioaccel_handle) 40608270b862SJoe Handzik this_device->hba_ioaccel_enabled = 1; 40618270b862SJoe Handzik 40628270b862SJoe Handzik memcpy(&this_device->active_path_index, 40638270b862SJoe Handzik &id_phys->active_path_number, 40648270b862SJoe Handzik sizeof(this_device->active_path_index)); 40658270b862SJoe Handzik memcpy(&this_device->path_map, 40668270b862SJoe Handzik &id_phys->redundant_path_present_map, 40678270b862SJoe Handzik sizeof(this_device->path_map)); 40688270b862SJoe Handzik memcpy(&this_device->box, 40698270b862SJoe Handzik &id_phys->alternate_paths_phys_box_on_port, 40708270b862SJoe Handzik sizeof(this_device->box)); 40718270b862SJoe Handzik memcpy(&this_device->phys_connector, 40728270b862SJoe Handzik &id_phys->alternate_paths_phys_connector, 40738270b862SJoe Handzik sizeof(this_device->phys_connector)); 40748270b862SJoe Handzik memcpy(&this_device->bay, 40758270b862SJoe Handzik &id_phys->phys_bay_in_box, 40768270b862SJoe Handzik sizeof(this_device->bay)); 40778270b862SJoe Handzik } 40788270b862SJoe Handzik 407966749d0dSScott Teel /* get number of local logical disks. */ 408066749d0dSScott Teel static int hpsa_set_local_logical_count(struct ctlr_info *h, 408166749d0dSScott Teel struct bmic_identify_controller *id_ctlr, 408266749d0dSScott Teel u32 *nlocals) 408366749d0dSScott Teel { 408466749d0dSScott Teel int rc; 408566749d0dSScott Teel 408666749d0dSScott Teel if (!id_ctlr) { 408766749d0dSScott Teel dev_warn(&h->pdev->dev, "%s: id_ctlr buffer is NULL.\n", 408866749d0dSScott Teel __func__); 408966749d0dSScott Teel return -ENOMEM; 409066749d0dSScott Teel } 409166749d0dSScott Teel memset(id_ctlr, 0, sizeof(*id_ctlr)); 409266749d0dSScott Teel rc = hpsa_bmic_id_controller(h, id_ctlr, sizeof(*id_ctlr)); 409366749d0dSScott Teel if (!rc) 4094*c99dfd20SChristos Gkekas if (id_ctlr->configured_logical_drive_count < 255) 409566749d0dSScott Teel *nlocals = id_ctlr->configured_logical_drive_count; 409666749d0dSScott Teel else 409766749d0dSScott Teel *nlocals = le16_to_cpu( 409866749d0dSScott Teel id_ctlr->extended_logical_unit_count); 409966749d0dSScott Teel else 410066749d0dSScott Teel *nlocals = -1; 410166749d0dSScott Teel return rc; 410266749d0dSScott Teel } 410366749d0dSScott Teel 410464ce60caSDon Brace static bool hpsa_is_disk_spare(struct ctlr_info *h, u8 *lunaddrbytes) 410564ce60caSDon Brace { 410664ce60caSDon Brace struct bmic_identify_physical_device *id_phys; 410764ce60caSDon Brace bool is_spare = false; 410864ce60caSDon Brace int rc; 410964ce60caSDon Brace 411064ce60caSDon Brace id_phys = kzalloc(sizeof(*id_phys), GFP_KERNEL); 411164ce60caSDon Brace if (!id_phys) 411264ce60caSDon Brace return false; 411364ce60caSDon Brace 411464ce60caSDon Brace rc = hpsa_bmic_id_physical_device(h, 411564ce60caSDon Brace lunaddrbytes, 411664ce60caSDon Brace GET_BMIC_DRIVE_NUMBER(lunaddrbytes), 411764ce60caSDon Brace id_phys, sizeof(*id_phys)); 411864ce60caSDon Brace if (rc == 0) 411964ce60caSDon Brace is_spare = (id_phys->more_flags >> 6) & 0x01; 412064ce60caSDon Brace 412164ce60caSDon Brace kfree(id_phys); 412264ce60caSDon Brace return is_spare; 412364ce60caSDon Brace } 412464ce60caSDon Brace 412564ce60caSDon Brace #define RPL_DEV_FLAG_NON_DISK 0x1 412664ce60caSDon Brace #define RPL_DEV_FLAG_UNCONFIG_DISK_REPORTING_SUPPORTED 0x2 412764ce60caSDon Brace #define RPL_DEV_FLAG_UNCONFIG_DISK 0x4 412864ce60caSDon Brace 412964ce60caSDon Brace #define BMIC_DEVICE_TYPE_ENCLOSURE 6 413064ce60caSDon Brace 413164ce60caSDon Brace static bool hpsa_skip_device(struct ctlr_info *h, u8 *lunaddrbytes, 413264ce60caSDon Brace struct ext_report_lun_entry *rle) 413364ce60caSDon Brace { 413464ce60caSDon Brace u8 device_flags; 413564ce60caSDon Brace u8 device_type; 413664ce60caSDon Brace 413764ce60caSDon Brace if (!MASKED_DEVICE(lunaddrbytes)) 413864ce60caSDon Brace return false; 413964ce60caSDon Brace 414064ce60caSDon Brace device_flags = rle->device_flags; 414164ce60caSDon Brace device_type = rle->device_type; 414264ce60caSDon Brace 414364ce60caSDon Brace if (device_flags & RPL_DEV_FLAG_NON_DISK) { 414464ce60caSDon Brace if (device_type == BMIC_DEVICE_TYPE_ENCLOSURE) 414564ce60caSDon Brace return false; 414664ce60caSDon Brace return true; 414764ce60caSDon Brace } 414864ce60caSDon Brace 414964ce60caSDon Brace if (!(device_flags & RPL_DEV_FLAG_UNCONFIG_DISK_REPORTING_SUPPORTED)) 415064ce60caSDon Brace return false; 415164ce60caSDon Brace 415264ce60caSDon Brace if (device_flags & RPL_DEV_FLAG_UNCONFIG_DISK) 415364ce60caSDon Brace return false; 415464ce60caSDon Brace 415564ce60caSDon Brace /* 415664ce60caSDon Brace * Spares may be spun down, we do not want to 415764ce60caSDon Brace * do an Inquiry to a RAID set spare drive as 415864ce60caSDon Brace * that would have them spun up, that is a 415964ce60caSDon Brace * performance hit because I/O to the RAID device 416064ce60caSDon Brace * stops while the spin up occurs which can take 416164ce60caSDon Brace * over 50 seconds. 416264ce60caSDon Brace */ 416364ce60caSDon Brace if (hpsa_is_disk_spare(h, lunaddrbytes)) 416464ce60caSDon Brace return true; 416564ce60caSDon Brace 416664ce60caSDon Brace return false; 416764ce60caSDon Brace } 416866749d0dSScott Teel 41698aa60681SDon Brace static void hpsa_update_scsi_devices(struct ctlr_info *h) 4170edd16368SStephen M. Cameron { 4171edd16368SStephen M. Cameron /* the idea here is we could get notified 4172edd16368SStephen M. Cameron * that some devices have changed, so we do a report 4173edd16368SStephen M. Cameron * physical luns and report logical luns cmd, and adjust 4174edd16368SStephen M. Cameron * our list of devices accordingly. 4175edd16368SStephen M. Cameron * 4176edd16368SStephen M. Cameron * The scsi3addr's of devices won't change so long as the 4177edd16368SStephen M. Cameron * adapter is not reset. That means we can rescan and 4178edd16368SStephen M. Cameron * tell which devices we already know about, vs. new 4179edd16368SStephen M. Cameron * devices, vs. disappearing devices. 4180edd16368SStephen M. Cameron */ 4181a93aa1feSMatt Gates struct ReportExtendedLUNdata *physdev_list = NULL; 4182edd16368SStephen M. Cameron struct ReportLUNdata *logdev_list = NULL; 418303383736SDon Brace struct bmic_identify_physical_device *id_phys = NULL; 418466749d0dSScott Teel struct bmic_identify_controller *id_ctlr = NULL; 418501a02ffcSStephen M. Cameron u32 nphysicals = 0; 418601a02ffcSStephen M. Cameron u32 nlogicals = 0; 418766749d0dSScott Teel u32 nlocal_logicals = 0; 418801a02ffcSStephen M. Cameron u32 ndev_allocated = 0; 4189edd16368SStephen M. Cameron struct hpsa_scsi_dev_t **currentsd, *this_device, *tmpdevice; 4190edd16368SStephen M. Cameron int ncurrent = 0; 41914f4eb9f1SScott Teel int i, n_ext_target_devs, ndevs_to_allocate; 4192339b2b14SStephen M. Cameron int raid_ctlr_position; 419304fa2f44SKevin Barnett bool physical_device; 4194aca4a520SScott Teel DECLARE_BITMAP(lunzerobits, MAX_EXT_TARGETS); 4195edd16368SStephen M. Cameron 4196cfe5badcSScott Teel currentsd = kzalloc(sizeof(*currentsd) * HPSA_MAX_DEVICES, GFP_KERNEL); 419792084715SStephen M. Cameron physdev_list = kzalloc(sizeof(*physdev_list), GFP_KERNEL); 419892084715SStephen M. Cameron logdev_list = kzalloc(sizeof(*logdev_list), GFP_KERNEL); 4199edd16368SStephen M. Cameron tmpdevice = kzalloc(sizeof(*tmpdevice), GFP_KERNEL); 420003383736SDon Brace id_phys = kzalloc(sizeof(*id_phys), GFP_KERNEL); 420166749d0dSScott Teel id_ctlr = kzalloc(sizeof(*id_ctlr), GFP_KERNEL); 4202edd16368SStephen M. Cameron 420303383736SDon Brace if (!currentsd || !physdev_list || !logdev_list || 420466749d0dSScott Teel !tmpdevice || !id_phys || !id_ctlr) { 4205edd16368SStephen M. Cameron dev_err(&h->pdev->dev, "out of memory\n"); 4206edd16368SStephen M. Cameron goto out; 4207edd16368SStephen M. Cameron } 4208edd16368SStephen M. Cameron memset(lunzerobits, 0, sizeof(lunzerobits)); 4209edd16368SStephen M. Cameron 4210853633e8SDon Brace h->drv_req_rescan = 0; /* cancel scheduled rescan - we're doing it. */ 4211853633e8SDon Brace 421203383736SDon Brace if (hpsa_gather_lun_info(h, physdev_list, &nphysicals, 4213853633e8SDon Brace logdev_list, &nlogicals)) { 4214853633e8SDon Brace h->drv_req_rescan = 1; 4215edd16368SStephen M. Cameron goto out; 4216853633e8SDon Brace } 4217edd16368SStephen M. Cameron 421866749d0dSScott Teel /* Set number of local logicals (non PTRAID) */ 421966749d0dSScott Teel if (hpsa_set_local_logical_count(h, id_ctlr, &nlocal_logicals)) { 422066749d0dSScott Teel dev_warn(&h->pdev->dev, 422166749d0dSScott Teel "%s: Can't determine number of local logical devices.\n", 422266749d0dSScott Teel __func__); 422366749d0dSScott Teel } 4224edd16368SStephen M. Cameron 4225aca4a520SScott Teel /* We might see up to the maximum number of logical and physical disks 4226aca4a520SScott Teel * plus external target devices, and a device for the local RAID 4227aca4a520SScott Teel * controller. 4228edd16368SStephen M. Cameron */ 4229aca4a520SScott Teel ndevs_to_allocate = nphysicals + nlogicals + MAX_EXT_TARGETS + 1; 4230edd16368SStephen M. Cameron 4231edd16368SStephen M. Cameron /* Allocate the per device structures */ 4232edd16368SStephen M. Cameron for (i = 0; i < ndevs_to_allocate; i++) { 4233b7ec021fSScott Teel if (i >= HPSA_MAX_DEVICES) { 4234b7ec021fSScott Teel dev_warn(&h->pdev->dev, "maximum devices (%d) exceeded." 4235b7ec021fSScott Teel " %d devices ignored.\n", HPSA_MAX_DEVICES, 4236b7ec021fSScott Teel ndevs_to_allocate - HPSA_MAX_DEVICES); 4237b7ec021fSScott Teel break; 4238b7ec021fSScott Teel } 4239b7ec021fSScott Teel 4240edd16368SStephen M. Cameron currentsd[i] = kzalloc(sizeof(*currentsd[i]), GFP_KERNEL); 4241edd16368SStephen M. Cameron if (!currentsd[i]) { 4242853633e8SDon Brace h->drv_req_rescan = 1; 4243edd16368SStephen M. Cameron goto out; 4244edd16368SStephen M. Cameron } 4245edd16368SStephen M. Cameron ndev_allocated++; 4246edd16368SStephen M. Cameron } 4247edd16368SStephen M. Cameron 42488645291bSStephen M. Cameron if (is_scsi_rev_5(h)) 4249339b2b14SStephen M. Cameron raid_ctlr_position = 0; 4250339b2b14SStephen M. Cameron else 4251339b2b14SStephen M. Cameron raid_ctlr_position = nphysicals + nlogicals; 4252339b2b14SStephen M. Cameron 4253edd16368SStephen M. Cameron /* adjust our table of devices */ 42544f4eb9f1SScott Teel n_ext_target_devs = 0; 4255edd16368SStephen M. Cameron for (i = 0; i < nphysicals + nlogicals + 1; i++) { 42560b0e1d6cSStephen M. Cameron u8 *lunaddrbytes, is_OBDR = 0; 4257683fc444SDon Brace int rc = 0; 4258f2039b03SDon Brace int phys_dev_index = i - (raid_ctlr_position == 0); 425964ce60caSDon Brace bool skip_device = false; 4260edd16368SStephen M. Cameron 426104fa2f44SKevin Barnett physical_device = i < nphysicals + (raid_ctlr_position == 0); 4262edd16368SStephen M. Cameron 4263edd16368SStephen M. Cameron /* Figure out where the LUN ID info is coming from */ 4264339b2b14SStephen M. Cameron lunaddrbytes = figure_lunaddrbytes(h, raid_ctlr_position, 4265339b2b14SStephen M. Cameron i, nphysicals, nlogicals, physdev_list, logdev_list); 426641ce4c35SStephen Cameron 426786cf7130SDon Brace /* Determine if this is a lun from an external target array */ 426886cf7130SDon Brace tmpdevice->external = 426986cf7130SDon Brace figure_external_status(h, raid_ctlr_position, i, 427086cf7130SDon Brace nphysicals, nlocal_logicals); 427186cf7130SDon Brace 427264ce60caSDon Brace /* 427364ce60caSDon Brace * Skip over some devices such as a spare. 427464ce60caSDon Brace */ 427564ce60caSDon Brace if (!tmpdevice->external && physical_device) { 427664ce60caSDon Brace skip_device = hpsa_skip_device(h, lunaddrbytes, 427764ce60caSDon Brace &physdev_list->LUN[phys_dev_index]); 427864ce60caSDon Brace if (skip_device) 4279edd16368SStephen M. Cameron continue; 428064ce60caSDon Brace } 4281edd16368SStephen M. Cameron 4282edd16368SStephen M. Cameron /* Get device type, vendor, model, device id */ 4283683fc444SDon Brace rc = hpsa_update_device_info(h, lunaddrbytes, tmpdevice, 4284683fc444SDon Brace &is_OBDR); 4285683fc444SDon Brace if (rc == -ENOMEM) { 4286683fc444SDon Brace dev_warn(&h->pdev->dev, 4287683fc444SDon Brace "Out of memory, rescan deferred.\n"); 4288853633e8SDon Brace h->drv_req_rescan = 1; 4289683fc444SDon Brace goto out; 4290853633e8SDon Brace } 4291683fc444SDon Brace if (rc) { 429285b29008SDon Brace h->drv_req_rescan = 1; 4293683fc444SDon Brace continue; 4294683fc444SDon Brace } 4295683fc444SDon Brace 42961f310bdeSStephen M. Cameron figure_bus_target_lun(h, lunaddrbytes, tmpdevice); 4297edd16368SStephen M. Cameron this_device = currentsd[ncurrent]; 4298edd16368SStephen M. Cameron 429934592254SScott Teel /* Turn on discovery_polling if there are ext target devices. 430034592254SScott Teel * Event-based change notification is unreliable for those. 4301edd16368SStephen M. Cameron */ 430234592254SScott Teel if (!h->discovery_polling) { 430334592254SScott Teel if (tmpdevice->external) { 430434592254SScott Teel h->discovery_polling = 1; 430534592254SScott Teel dev_info(&h->pdev->dev, 430634592254SScott Teel "External target, activate discovery polling.\n"); 4307edd16368SStephen M. Cameron } 430834592254SScott Teel } 430934592254SScott Teel 4310edd16368SStephen M. Cameron 4311edd16368SStephen M. Cameron *this_device = *tmpdevice; 431204fa2f44SKevin Barnett this_device->physical_device = physical_device; 4313edd16368SStephen M. Cameron 431404fa2f44SKevin Barnett /* 431504fa2f44SKevin Barnett * Expose all devices except for physical devices that 431604fa2f44SKevin Barnett * are masked. 431704fa2f44SKevin Barnett */ 431804fa2f44SKevin Barnett if (MASKED_DEVICE(lunaddrbytes) && this_device->physical_device) 43192a168208SKevin Barnett this_device->expose_device = 0; 43202a168208SKevin Barnett else 43212a168208SKevin Barnett this_device->expose_device = 1; 432241ce4c35SStephen Cameron 4323d04e62b9SKevin Barnett 4324d04e62b9SKevin Barnett /* 4325d04e62b9SKevin Barnett * Get the SAS address for physical devices that are exposed. 4326d04e62b9SKevin Barnett */ 4327d04e62b9SKevin Barnett if (this_device->physical_device && this_device->expose_device) 4328d04e62b9SKevin Barnett hpsa_get_sas_address(h, lunaddrbytes, this_device); 4329edd16368SStephen M. Cameron 4330edd16368SStephen M. Cameron switch (this_device->devtype) { 43310b0e1d6cSStephen M. Cameron case TYPE_ROM: 4332edd16368SStephen M. Cameron /* We don't *really* support actual CD-ROM devices, 4333edd16368SStephen M. Cameron * just "One Button Disaster Recovery" tape drive 4334edd16368SStephen M. Cameron * which temporarily pretends to be a CD-ROM drive. 4335edd16368SStephen M. Cameron * So we check that the device is really an OBDR tape 4336edd16368SStephen M. Cameron * device by checking for "$DR-10" in bytes 43-48 of 4337edd16368SStephen M. Cameron * the inquiry data. 4338edd16368SStephen M. Cameron */ 43390b0e1d6cSStephen M. Cameron if (is_OBDR) 4340edd16368SStephen M. Cameron ncurrent++; 4341edd16368SStephen M. Cameron break; 4342edd16368SStephen M. Cameron case TYPE_DISK: 4343af15ed36SDon Brace case TYPE_ZBC: 434404fa2f44SKevin Barnett if (this_device->physical_device) { 4345b9092b79SKevin Barnett /* The disk is in HBA mode. */ 4346b9092b79SKevin Barnett /* Never use RAID mapper in HBA mode. */ 4347ecf418d1SJoe Handzik this_device->offload_enabled = 0; 434803383736SDon Brace hpsa_get_ioaccel_drive_info(h, this_device, 4349f2039b03SDon Brace physdev_list, phys_dev_index, id_phys); 4350f2039b03SDon Brace hpsa_get_path_info(this_device, 4351f2039b03SDon Brace physdev_list, phys_dev_index, id_phys); 4352b9092b79SKevin Barnett } 4353edd16368SStephen M. Cameron ncurrent++; 4354edd16368SStephen M. Cameron break; 4355edd16368SStephen M. Cameron case TYPE_TAPE: 4356edd16368SStephen M. Cameron case TYPE_MEDIUM_CHANGER: 4357cca8f13bSDon Brace ncurrent++; 4358cca8f13bSDon Brace break; 435941ce4c35SStephen Cameron case TYPE_ENCLOSURE: 436017a9e54aSDon Brace if (!this_device->external) 4361cca8f13bSDon Brace hpsa_get_enclosure_info(h, lunaddrbytes, 4362cca8f13bSDon Brace physdev_list, phys_dev_index, 4363cca8f13bSDon Brace this_device); 436441ce4c35SStephen Cameron ncurrent++; 436541ce4c35SStephen Cameron break; 4366edd16368SStephen M. Cameron case TYPE_RAID: 4367edd16368SStephen M. Cameron /* Only present the Smartarray HBA as a RAID controller. 4368edd16368SStephen M. Cameron * If it's a RAID controller other than the HBA itself 4369edd16368SStephen M. Cameron * (an external RAID controller, MSA500 or similar) 4370edd16368SStephen M. Cameron * don't present it. 4371edd16368SStephen M. Cameron */ 4372edd16368SStephen M. Cameron if (!is_hba_lunid(lunaddrbytes)) 4373edd16368SStephen M. Cameron break; 4374edd16368SStephen M. Cameron ncurrent++; 4375edd16368SStephen M. Cameron break; 4376edd16368SStephen M. Cameron default: 4377edd16368SStephen M. Cameron break; 4378edd16368SStephen M. Cameron } 4379cfe5badcSScott Teel if (ncurrent >= HPSA_MAX_DEVICES) 4380edd16368SStephen M. Cameron break; 4381edd16368SStephen M. Cameron } 4382d04e62b9SKevin Barnett 4383d04e62b9SKevin Barnett if (h->sas_host == NULL) { 4384d04e62b9SKevin Barnett int rc = 0; 4385d04e62b9SKevin Barnett 4386d04e62b9SKevin Barnett rc = hpsa_add_sas_host(h); 4387d04e62b9SKevin Barnett if (rc) { 4388d04e62b9SKevin Barnett dev_warn(&h->pdev->dev, 4389d04e62b9SKevin Barnett "Could not add sas host %d\n", rc); 4390d04e62b9SKevin Barnett goto out; 4391d04e62b9SKevin Barnett } 4392d04e62b9SKevin Barnett } 4393d04e62b9SKevin Barnett 43948aa60681SDon Brace adjust_hpsa_scsi_table(h, currentsd, ncurrent); 4395edd16368SStephen M. Cameron out: 4396edd16368SStephen M. Cameron kfree(tmpdevice); 4397edd16368SStephen M. Cameron for (i = 0; i < ndev_allocated; i++) 4398edd16368SStephen M. Cameron kfree(currentsd[i]); 4399edd16368SStephen M. Cameron kfree(currentsd); 4400edd16368SStephen M. Cameron kfree(physdev_list); 4401edd16368SStephen M. Cameron kfree(logdev_list); 440266749d0dSScott Teel kfree(id_ctlr); 440303383736SDon Brace kfree(id_phys); 4404edd16368SStephen M. Cameron } 4405edd16368SStephen M. Cameron 4406ec5cbf04SWebb Scales static void hpsa_set_sg_descriptor(struct SGDescriptor *desc, 4407ec5cbf04SWebb Scales struct scatterlist *sg) 4408ec5cbf04SWebb Scales { 4409ec5cbf04SWebb Scales u64 addr64 = (u64) sg_dma_address(sg); 4410ec5cbf04SWebb Scales unsigned int len = sg_dma_len(sg); 4411ec5cbf04SWebb Scales 4412ec5cbf04SWebb Scales desc->Addr = cpu_to_le64(addr64); 4413ec5cbf04SWebb Scales desc->Len = cpu_to_le32(len); 4414ec5cbf04SWebb Scales desc->Ext = 0; 4415ec5cbf04SWebb Scales } 4416ec5cbf04SWebb Scales 4417c7ee65b3SWebb Scales /* 4418c7ee65b3SWebb Scales * hpsa_scatter_gather takes a struct scsi_cmnd, (cmd), and does the pci 4419edd16368SStephen M. Cameron * dma mapping and fills in the scatter gather entries of the 4420edd16368SStephen M. Cameron * hpsa command, cp. 4421edd16368SStephen M. Cameron */ 442233a2ffceSStephen M. Cameron static int hpsa_scatter_gather(struct ctlr_info *h, 4423edd16368SStephen M. Cameron struct CommandList *cp, 4424edd16368SStephen M. Cameron struct scsi_cmnd *cmd) 4425edd16368SStephen M. Cameron { 4426edd16368SStephen M. Cameron struct scatterlist *sg; 4427b3a7ba7cSWebb Scales int use_sg, i, sg_limit, chained, last_sg; 442833a2ffceSStephen M. Cameron struct SGDescriptor *curr_sg; 4429edd16368SStephen M. Cameron 443033a2ffceSStephen M. Cameron BUG_ON(scsi_sg_count(cmd) > h->maxsgentries); 4431edd16368SStephen M. Cameron 4432edd16368SStephen M. Cameron use_sg = scsi_dma_map(cmd); 4433edd16368SStephen M. Cameron if (use_sg < 0) 4434edd16368SStephen M. Cameron return use_sg; 4435edd16368SStephen M. Cameron 4436edd16368SStephen M. Cameron if (!use_sg) 4437edd16368SStephen M. Cameron goto sglist_finished; 4438edd16368SStephen M. Cameron 4439b3a7ba7cSWebb Scales /* 4440b3a7ba7cSWebb Scales * If the number of entries is greater than the max for a single list, 4441b3a7ba7cSWebb Scales * then we have a chained list; we will set up all but one entry in the 4442b3a7ba7cSWebb Scales * first list (the last entry is saved for link information); 4443b3a7ba7cSWebb Scales * otherwise, we don't have a chained list and we'll set up at each of 4444b3a7ba7cSWebb Scales * the entries in the one list. 4445b3a7ba7cSWebb Scales */ 444633a2ffceSStephen M. Cameron curr_sg = cp->SG; 4447b3a7ba7cSWebb Scales chained = use_sg > h->max_cmd_sg_entries; 4448b3a7ba7cSWebb Scales sg_limit = chained ? h->max_cmd_sg_entries - 1 : use_sg; 4449b3a7ba7cSWebb Scales last_sg = scsi_sg_count(cmd) - 1; 4450b3a7ba7cSWebb Scales scsi_for_each_sg(cmd, sg, sg_limit, i) { 4451ec5cbf04SWebb Scales hpsa_set_sg_descriptor(curr_sg, sg); 445233a2ffceSStephen M. Cameron curr_sg++; 445333a2ffceSStephen M. Cameron } 4454ec5cbf04SWebb Scales 4455b3a7ba7cSWebb Scales if (chained) { 4456b3a7ba7cSWebb Scales /* 4457b3a7ba7cSWebb Scales * Continue with the chained list. Set curr_sg to the chained 4458b3a7ba7cSWebb Scales * list. Modify the limit to the total count less the entries 4459b3a7ba7cSWebb Scales * we've already set up. Resume the scan at the list entry 4460b3a7ba7cSWebb Scales * where the previous loop left off. 4461b3a7ba7cSWebb Scales */ 4462b3a7ba7cSWebb Scales curr_sg = h->cmd_sg_list[cp->cmdindex]; 4463b3a7ba7cSWebb Scales sg_limit = use_sg - sg_limit; 4464b3a7ba7cSWebb Scales for_each_sg(sg, sg, sg_limit, i) { 4465b3a7ba7cSWebb Scales hpsa_set_sg_descriptor(curr_sg, sg); 4466b3a7ba7cSWebb Scales curr_sg++; 4467b3a7ba7cSWebb Scales } 4468b3a7ba7cSWebb Scales } 4469b3a7ba7cSWebb Scales 4470ec5cbf04SWebb Scales /* Back the pointer up to the last entry and mark it as "last". */ 4471b3a7ba7cSWebb Scales (curr_sg - 1)->Ext = cpu_to_le32(HPSA_SG_LAST); 447233a2ffceSStephen M. Cameron 447333a2ffceSStephen M. Cameron if (use_sg + chained > h->maxSG) 447433a2ffceSStephen M. Cameron h->maxSG = use_sg + chained; 447533a2ffceSStephen M. Cameron 447633a2ffceSStephen M. Cameron if (chained) { 447733a2ffceSStephen M. Cameron cp->Header.SGList = h->max_cmd_sg_entries; 447850a0decfSStephen M. Cameron cp->Header.SGTotal = cpu_to_le16(use_sg + 1); 4479e2bea6dfSStephen M. Cameron if (hpsa_map_sg_chain_block(h, cp)) { 4480e2bea6dfSStephen M. Cameron scsi_dma_unmap(cmd); 4481e2bea6dfSStephen M. Cameron return -1; 4482e2bea6dfSStephen M. Cameron } 448333a2ffceSStephen M. Cameron return 0; 4484edd16368SStephen M. Cameron } 4485edd16368SStephen M. Cameron 4486edd16368SStephen M. Cameron sglist_finished: 4487edd16368SStephen M. Cameron 448801a02ffcSStephen M. Cameron cp->Header.SGList = (u8) use_sg; /* no. SGs contig in this cmd */ 4489c7ee65b3SWebb Scales cp->Header.SGTotal = cpu_to_le16(use_sg); /* total sgs in cmd list */ 4490edd16368SStephen M. Cameron return 0; 4491edd16368SStephen M. Cameron } 4492edd16368SStephen M. Cameron 4493b63c64acSDon Brace #define BUFLEN 128 4494b63c64acSDon Brace static inline void warn_zero_length_transfer(struct ctlr_info *h, 4495b63c64acSDon Brace u8 *cdb, int cdb_len, 4496b63c64acSDon Brace const char *func) 4497b63c64acSDon Brace { 4498b63c64acSDon Brace char buf[BUFLEN]; 4499b63c64acSDon Brace int outlen; 4500b63c64acSDon Brace int i; 4501b63c64acSDon Brace 4502b63c64acSDon Brace outlen = scnprintf(buf, BUFLEN, 4503b63c64acSDon Brace "%s: Blocking zero-length request: CDB:", func); 4504b63c64acSDon Brace for (i = 0; i < cdb_len; i++) 4505b63c64acSDon Brace outlen += scnprintf(buf+outlen, BUFLEN - outlen, 4506b63c64acSDon Brace "%02hhx", cdb[i]); 4507b63c64acSDon Brace dev_warn(&h->pdev->dev, "%s\n", buf); 4508b63c64acSDon Brace } 4509b63c64acSDon Brace 4510b63c64acSDon Brace #define IO_ACCEL_INELIGIBLE 1 4511b63c64acSDon Brace /* zero-length transfers trigger hardware errors. */ 4512b63c64acSDon Brace static bool is_zero_length_transfer(u8 *cdb) 4513b63c64acSDon Brace { 4514b63c64acSDon Brace u32 block_cnt; 4515b63c64acSDon Brace 4516b63c64acSDon Brace /* Block zero-length transfer sizes on certain commands. */ 4517b63c64acSDon Brace switch (cdb[0]) { 4518b63c64acSDon Brace case READ_10: 4519b63c64acSDon Brace case WRITE_10: 4520b63c64acSDon Brace case VERIFY: /* 0x2F */ 4521b63c64acSDon Brace case WRITE_VERIFY: /* 0x2E */ 4522b63c64acSDon Brace block_cnt = get_unaligned_be16(&cdb[7]); 4523b63c64acSDon Brace break; 4524b63c64acSDon Brace case READ_12: 4525b63c64acSDon Brace case WRITE_12: 4526b63c64acSDon Brace case VERIFY_12: /* 0xAF */ 4527b63c64acSDon Brace case WRITE_VERIFY_12: /* 0xAE */ 4528b63c64acSDon Brace block_cnt = get_unaligned_be32(&cdb[6]); 4529b63c64acSDon Brace break; 4530b63c64acSDon Brace case READ_16: 4531b63c64acSDon Brace case WRITE_16: 4532b63c64acSDon Brace case VERIFY_16: /* 0x8F */ 4533b63c64acSDon Brace block_cnt = get_unaligned_be32(&cdb[10]); 4534b63c64acSDon Brace break; 4535b63c64acSDon Brace default: 4536b63c64acSDon Brace return false; 4537b63c64acSDon Brace } 4538b63c64acSDon Brace 4539b63c64acSDon Brace return block_cnt == 0; 4540b63c64acSDon Brace } 4541b63c64acSDon Brace 4542283b4a9bSStephen M. Cameron static int fixup_ioaccel_cdb(u8 *cdb, int *cdb_len) 4543283b4a9bSStephen M. Cameron { 4544283b4a9bSStephen M. Cameron int is_write = 0; 4545283b4a9bSStephen M. Cameron u32 block; 4546283b4a9bSStephen M. Cameron u32 block_cnt; 4547283b4a9bSStephen M. Cameron 4548283b4a9bSStephen M. Cameron /* Perform some CDB fixups if needed using 10 byte reads/writes only */ 4549283b4a9bSStephen M. Cameron switch (cdb[0]) { 4550283b4a9bSStephen M. Cameron case WRITE_6: 4551283b4a9bSStephen M. Cameron case WRITE_12: 4552283b4a9bSStephen M. Cameron is_write = 1; 4553283b4a9bSStephen M. Cameron case READ_6: 4554283b4a9bSStephen M. Cameron case READ_12: 4555283b4a9bSStephen M. Cameron if (*cdb_len == 6) { 4556abbada71SMahesh Rajashekhara block = (((cdb[1] & 0x1F) << 16) | 4557abbada71SMahesh Rajashekhara (cdb[2] << 8) | 4558abbada71SMahesh Rajashekhara cdb[3]); 4559283b4a9bSStephen M. Cameron block_cnt = cdb[4]; 4560c8a6c9a6SDon Brace if (block_cnt == 0) 4561c8a6c9a6SDon Brace block_cnt = 256; 4562283b4a9bSStephen M. Cameron } else { 4563283b4a9bSStephen M. Cameron BUG_ON(*cdb_len != 12); 4564c8a6c9a6SDon Brace block = get_unaligned_be32(&cdb[2]); 4565c8a6c9a6SDon Brace block_cnt = get_unaligned_be32(&cdb[6]); 4566283b4a9bSStephen M. Cameron } 4567283b4a9bSStephen M. Cameron if (block_cnt > 0xffff) 4568283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; 4569283b4a9bSStephen M. Cameron 4570283b4a9bSStephen M. Cameron cdb[0] = is_write ? WRITE_10 : READ_10; 4571283b4a9bSStephen M. Cameron cdb[1] = 0; 4572283b4a9bSStephen M. Cameron cdb[2] = (u8) (block >> 24); 4573283b4a9bSStephen M. Cameron cdb[3] = (u8) (block >> 16); 4574283b4a9bSStephen M. Cameron cdb[4] = (u8) (block >> 8); 4575283b4a9bSStephen M. Cameron cdb[5] = (u8) (block); 4576283b4a9bSStephen M. Cameron cdb[6] = 0; 4577283b4a9bSStephen M. Cameron cdb[7] = (u8) (block_cnt >> 8); 4578283b4a9bSStephen M. Cameron cdb[8] = (u8) (block_cnt); 4579283b4a9bSStephen M. Cameron cdb[9] = 0; 4580283b4a9bSStephen M. Cameron *cdb_len = 10; 4581283b4a9bSStephen M. Cameron break; 4582283b4a9bSStephen M. Cameron } 4583283b4a9bSStephen M. Cameron return 0; 4584283b4a9bSStephen M. Cameron } 4585283b4a9bSStephen M. Cameron 4586c349775eSScott Teel static int hpsa_scsi_ioaccel1_queue_command(struct ctlr_info *h, 4587283b4a9bSStephen M. Cameron struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len, 458803383736SDon Brace u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk) 4589e1f7de0cSMatt Gates { 4590e1f7de0cSMatt Gates struct scsi_cmnd *cmd = c->scsi_cmd; 4591e1f7de0cSMatt Gates struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[c->cmdindex]; 4592e1f7de0cSMatt Gates unsigned int len; 4593e1f7de0cSMatt Gates unsigned int total_len = 0; 4594e1f7de0cSMatt Gates struct scatterlist *sg; 4595e1f7de0cSMatt Gates u64 addr64; 4596e1f7de0cSMatt Gates int use_sg, i; 4597e1f7de0cSMatt Gates struct SGDescriptor *curr_sg; 4598e1f7de0cSMatt Gates u32 control = IOACCEL1_CONTROL_SIMPLEQUEUE; 4599e1f7de0cSMatt Gates 4600283b4a9bSStephen M. Cameron /* TODO: implement chaining support */ 460103383736SDon Brace if (scsi_sg_count(cmd) > h->ioaccel_maxsg) { 460203383736SDon Brace atomic_dec(&phys_disk->ioaccel_cmds_out); 4603283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; 460403383736SDon Brace } 4605283b4a9bSStephen M. Cameron 4606e1f7de0cSMatt Gates BUG_ON(cmd->cmd_len > IOACCEL1_IOFLAGS_CDBLEN_MAX); 4607e1f7de0cSMatt Gates 4608b63c64acSDon Brace if (is_zero_length_transfer(cdb)) { 4609b63c64acSDon Brace warn_zero_length_transfer(h, cdb, cdb_len, __func__); 4610b63c64acSDon Brace atomic_dec(&phys_disk->ioaccel_cmds_out); 4611b63c64acSDon Brace return IO_ACCEL_INELIGIBLE; 4612b63c64acSDon Brace } 4613b63c64acSDon Brace 461403383736SDon Brace if (fixup_ioaccel_cdb(cdb, &cdb_len)) { 461503383736SDon Brace atomic_dec(&phys_disk->ioaccel_cmds_out); 4616283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; 461703383736SDon Brace } 4618283b4a9bSStephen M. Cameron 4619e1f7de0cSMatt Gates c->cmd_type = CMD_IOACCEL1; 4620e1f7de0cSMatt Gates 4621e1f7de0cSMatt Gates /* Adjust the DMA address to point to the accelerated command buffer */ 4622e1f7de0cSMatt Gates c->busaddr = (u32) h->ioaccel_cmd_pool_dhandle + 4623e1f7de0cSMatt Gates (c->cmdindex * sizeof(*cp)); 4624e1f7de0cSMatt Gates BUG_ON(c->busaddr & 0x0000007F); 4625e1f7de0cSMatt Gates 4626e1f7de0cSMatt Gates use_sg = scsi_dma_map(cmd); 462703383736SDon Brace if (use_sg < 0) { 462803383736SDon Brace atomic_dec(&phys_disk->ioaccel_cmds_out); 4629e1f7de0cSMatt Gates return use_sg; 463003383736SDon Brace } 4631e1f7de0cSMatt Gates 4632e1f7de0cSMatt Gates if (use_sg) { 4633e1f7de0cSMatt Gates curr_sg = cp->SG; 4634e1f7de0cSMatt Gates scsi_for_each_sg(cmd, sg, use_sg, i) { 4635e1f7de0cSMatt Gates addr64 = (u64) sg_dma_address(sg); 4636e1f7de0cSMatt Gates len = sg_dma_len(sg); 4637e1f7de0cSMatt Gates total_len += len; 463850a0decfSStephen M. Cameron curr_sg->Addr = cpu_to_le64(addr64); 463950a0decfSStephen M. Cameron curr_sg->Len = cpu_to_le32(len); 464050a0decfSStephen M. Cameron curr_sg->Ext = cpu_to_le32(0); 4641e1f7de0cSMatt Gates curr_sg++; 4642e1f7de0cSMatt Gates } 464350a0decfSStephen M. Cameron (--curr_sg)->Ext = cpu_to_le32(HPSA_SG_LAST); 4644e1f7de0cSMatt Gates 4645e1f7de0cSMatt Gates switch (cmd->sc_data_direction) { 4646e1f7de0cSMatt Gates case DMA_TO_DEVICE: 4647e1f7de0cSMatt Gates control |= IOACCEL1_CONTROL_DATA_OUT; 4648e1f7de0cSMatt Gates break; 4649e1f7de0cSMatt Gates case DMA_FROM_DEVICE: 4650e1f7de0cSMatt Gates control |= IOACCEL1_CONTROL_DATA_IN; 4651e1f7de0cSMatt Gates break; 4652e1f7de0cSMatt Gates case DMA_NONE: 4653e1f7de0cSMatt Gates control |= IOACCEL1_CONTROL_NODATAXFER; 4654e1f7de0cSMatt Gates break; 4655e1f7de0cSMatt Gates default: 4656e1f7de0cSMatt Gates dev_err(&h->pdev->dev, "unknown data direction: %d\n", 4657e1f7de0cSMatt Gates cmd->sc_data_direction); 4658e1f7de0cSMatt Gates BUG(); 4659e1f7de0cSMatt Gates break; 4660e1f7de0cSMatt Gates } 4661e1f7de0cSMatt Gates } else { 4662e1f7de0cSMatt Gates control |= IOACCEL1_CONTROL_NODATAXFER; 4663e1f7de0cSMatt Gates } 4664e1f7de0cSMatt Gates 4665c349775eSScott Teel c->Header.SGList = use_sg; 4666e1f7de0cSMatt Gates /* Fill out the command structure to submit */ 46672b08b3e9SDon Brace cp->dev_handle = cpu_to_le16(ioaccel_handle & 0xFFFF); 46682b08b3e9SDon Brace cp->transfer_len = cpu_to_le32(total_len); 46692b08b3e9SDon Brace cp->io_flags = cpu_to_le16(IOACCEL1_IOFLAGS_IO_REQ | 46702b08b3e9SDon Brace (cdb_len & IOACCEL1_IOFLAGS_CDBLEN_MASK)); 46712b08b3e9SDon Brace cp->control = cpu_to_le32(control); 4672283b4a9bSStephen M. Cameron memcpy(cp->CDB, cdb, cdb_len); 4673283b4a9bSStephen M. Cameron memcpy(cp->CISS_LUN, scsi3addr, 8); 4674c349775eSScott Teel /* Tag was already set at init time. */ 4675e1f7de0cSMatt Gates enqueue_cmd_and_start_io(h, c); 4676e1f7de0cSMatt Gates return 0; 4677e1f7de0cSMatt Gates } 4678edd16368SStephen M. Cameron 4679283b4a9bSStephen M. Cameron /* 4680283b4a9bSStephen M. Cameron * Queue a command directly to a device behind the controller using the 4681283b4a9bSStephen M. Cameron * I/O accelerator path. 4682283b4a9bSStephen M. Cameron */ 4683283b4a9bSStephen M. Cameron static int hpsa_scsi_ioaccel_direct_map(struct ctlr_info *h, 4684283b4a9bSStephen M. Cameron struct CommandList *c) 4685283b4a9bSStephen M. Cameron { 4686283b4a9bSStephen M. Cameron struct scsi_cmnd *cmd = c->scsi_cmd; 4687283b4a9bSStephen M. Cameron struct hpsa_scsi_dev_t *dev = cmd->device->hostdata; 4688283b4a9bSStephen M. Cameron 468945e596cdSDon Brace if (!dev) 469045e596cdSDon Brace return -1; 469145e596cdSDon Brace 469203383736SDon Brace c->phys_disk = dev; 469303383736SDon Brace 4694283b4a9bSStephen M. Cameron return hpsa_scsi_ioaccel_queue_command(h, c, dev->ioaccel_handle, 469503383736SDon Brace cmd->cmnd, cmd->cmd_len, dev->scsi3addr, dev); 4696283b4a9bSStephen M. Cameron } 4697283b4a9bSStephen M. Cameron 4698dd0e19f3SScott Teel /* 4699dd0e19f3SScott Teel * Set encryption parameters for the ioaccel2 request 4700dd0e19f3SScott Teel */ 4701dd0e19f3SScott Teel static void set_encrypt_ioaccel2(struct ctlr_info *h, 4702dd0e19f3SScott Teel struct CommandList *c, struct io_accel2_cmd *cp) 4703dd0e19f3SScott Teel { 4704dd0e19f3SScott Teel struct scsi_cmnd *cmd = c->scsi_cmd; 4705dd0e19f3SScott Teel struct hpsa_scsi_dev_t *dev = cmd->device->hostdata; 4706dd0e19f3SScott Teel struct raid_map_data *map = &dev->raid_map; 4707dd0e19f3SScott Teel u64 first_block; 4708dd0e19f3SScott Teel 4709dd0e19f3SScott Teel /* Are we doing encryption on this device */ 47102b08b3e9SDon Brace if (!(le16_to_cpu(map->flags) & RAID_MAP_FLAG_ENCRYPT_ON)) 4711dd0e19f3SScott Teel return; 4712dd0e19f3SScott Teel /* Set the data encryption key index. */ 4713dd0e19f3SScott Teel cp->dekindex = map->dekindex; 4714dd0e19f3SScott Teel 4715dd0e19f3SScott Teel /* Set the encryption enable flag, encoded into direction field. */ 4716dd0e19f3SScott Teel cp->direction |= IOACCEL2_DIRECTION_ENCRYPT_MASK; 4717dd0e19f3SScott Teel 4718dd0e19f3SScott Teel /* Set encryption tweak values based on logical block address 4719dd0e19f3SScott Teel * If block size is 512, tweak value is LBA. 4720dd0e19f3SScott Teel * For other block sizes, tweak is (LBA * block size)/ 512) 4721dd0e19f3SScott Teel */ 4722dd0e19f3SScott Teel switch (cmd->cmnd[0]) { 4723dd0e19f3SScott Teel /* Required? 6-byte cdbs eliminated by fixup_ioaccel_cdb */ 4724dd0e19f3SScott Teel case READ_6: 4725abbada71SMahesh Rajashekhara case WRITE_6: 4726abbada71SMahesh Rajashekhara first_block = (((cmd->cmnd[1] & 0x1F) << 16) | 4727abbada71SMahesh Rajashekhara (cmd->cmnd[2] << 8) | 4728abbada71SMahesh Rajashekhara cmd->cmnd[3]); 4729dd0e19f3SScott Teel break; 4730dd0e19f3SScott Teel case WRITE_10: 4731dd0e19f3SScott Teel case READ_10: 4732dd0e19f3SScott Teel /* Required? 12-byte cdbs eliminated by fixup_ioaccel_cdb */ 4733dd0e19f3SScott Teel case WRITE_12: 4734dd0e19f3SScott Teel case READ_12: 47352b08b3e9SDon Brace first_block = get_unaligned_be32(&cmd->cmnd[2]); 4736dd0e19f3SScott Teel break; 4737dd0e19f3SScott Teel case WRITE_16: 4738dd0e19f3SScott Teel case READ_16: 47392b08b3e9SDon Brace first_block = get_unaligned_be64(&cmd->cmnd[2]); 4740dd0e19f3SScott Teel break; 4741dd0e19f3SScott Teel default: 4742dd0e19f3SScott Teel dev_err(&h->pdev->dev, 47432b08b3e9SDon Brace "ERROR: %s: size (0x%x) not supported for encryption\n", 47442b08b3e9SDon Brace __func__, cmd->cmnd[0]); 4745dd0e19f3SScott Teel BUG(); 4746dd0e19f3SScott Teel break; 4747dd0e19f3SScott Teel } 47482b08b3e9SDon Brace 47492b08b3e9SDon Brace if (le32_to_cpu(map->volume_blk_size) != 512) 47502b08b3e9SDon Brace first_block = first_block * 47512b08b3e9SDon Brace le32_to_cpu(map->volume_blk_size)/512; 47522b08b3e9SDon Brace 47532b08b3e9SDon Brace cp->tweak_lower = cpu_to_le32(first_block); 47542b08b3e9SDon Brace cp->tweak_upper = cpu_to_le32(first_block >> 32); 4755dd0e19f3SScott Teel } 4756dd0e19f3SScott Teel 4757c349775eSScott Teel static int hpsa_scsi_ioaccel2_queue_command(struct ctlr_info *h, 4758c349775eSScott Teel struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len, 475903383736SDon Brace u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk) 4760c349775eSScott Teel { 4761c349775eSScott Teel struct scsi_cmnd *cmd = c->scsi_cmd; 4762c349775eSScott Teel struct io_accel2_cmd *cp = &h->ioaccel2_cmd_pool[c->cmdindex]; 4763c349775eSScott Teel struct ioaccel2_sg_element *curr_sg; 4764c349775eSScott Teel int use_sg, i; 4765c349775eSScott Teel struct scatterlist *sg; 4766c349775eSScott Teel u64 addr64; 4767c349775eSScott Teel u32 len; 4768c349775eSScott Teel u32 total_len = 0; 4769c349775eSScott Teel 477045e596cdSDon Brace if (!cmd->device) 477145e596cdSDon Brace return -1; 477245e596cdSDon Brace 477345e596cdSDon Brace if (!cmd->device->hostdata) 477445e596cdSDon Brace return -1; 477545e596cdSDon Brace 4776d9a729f3SWebb Scales BUG_ON(scsi_sg_count(cmd) > h->maxsgentries); 4777c349775eSScott Teel 4778b63c64acSDon Brace if (is_zero_length_transfer(cdb)) { 4779b63c64acSDon Brace warn_zero_length_transfer(h, cdb, cdb_len, __func__); 4780b63c64acSDon Brace atomic_dec(&phys_disk->ioaccel_cmds_out); 4781b63c64acSDon Brace return IO_ACCEL_INELIGIBLE; 4782b63c64acSDon Brace } 4783b63c64acSDon Brace 478403383736SDon Brace if (fixup_ioaccel_cdb(cdb, &cdb_len)) { 478503383736SDon Brace atomic_dec(&phys_disk->ioaccel_cmds_out); 4786c349775eSScott Teel return IO_ACCEL_INELIGIBLE; 478703383736SDon Brace } 478803383736SDon Brace 4789c349775eSScott Teel c->cmd_type = CMD_IOACCEL2; 4790c349775eSScott Teel /* Adjust the DMA address to point to the accelerated command buffer */ 4791c349775eSScott Teel c->busaddr = (u32) h->ioaccel2_cmd_pool_dhandle + 4792c349775eSScott Teel (c->cmdindex * sizeof(*cp)); 4793c349775eSScott Teel BUG_ON(c->busaddr & 0x0000007F); 4794c349775eSScott Teel 4795c349775eSScott Teel memset(cp, 0, sizeof(*cp)); 4796c349775eSScott Teel cp->IU_type = IOACCEL2_IU_TYPE; 4797c349775eSScott Teel 4798c349775eSScott Teel use_sg = scsi_dma_map(cmd); 479903383736SDon Brace if (use_sg < 0) { 480003383736SDon Brace atomic_dec(&phys_disk->ioaccel_cmds_out); 4801c349775eSScott Teel return use_sg; 480203383736SDon Brace } 4803c349775eSScott Teel 4804c349775eSScott Teel if (use_sg) { 4805c349775eSScott Teel curr_sg = cp->sg; 4806d9a729f3SWebb Scales if (use_sg > h->ioaccel_maxsg) { 4807d9a729f3SWebb Scales addr64 = le64_to_cpu( 4808d9a729f3SWebb Scales h->ioaccel2_cmd_sg_list[c->cmdindex]->address); 4809d9a729f3SWebb Scales curr_sg->address = cpu_to_le64(addr64); 4810d9a729f3SWebb Scales curr_sg->length = 0; 4811d9a729f3SWebb Scales curr_sg->reserved[0] = 0; 4812d9a729f3SWebb Scales curr_sg->reserved[1] = 0; 4813d9a729f3SWebb Scales curr_sg->reserved[2] = 0; 4814d9a729f3SWebb Scales curr_sg->chain_indicator = 0x80; 4815d9a729f3SWebb Scales 4816d9a729f3SWebb Scales curr_sg = h->ioaccel2_cmd_sg_list[c->cmdindex]; 4817d9a729f3SWebb Scales } 4818c349775eSScott Teel scsi_for_each_sg(cmd, sg, use_sg, i) { 4819c349775eSScott Teel addr64 = (u64) sg_dma_address(sg); 4820c349775eSScott Teel len = sg_dma_len(sg); 4821c349775eSScott Teel total_len += len; 4822c349775eSScott Teel curr_sg->address = cpu_to_le64(addr64); 4823c349775eSScott Teel curr_sg->length = cpu_to_le32(len); 4824c349775eSScott Teel curr_sg->reserved[0] = 0; 4825c349775eSScott Teel curr_sg->reserved[1] = 0; 4826c349775eSScott Teel curr_sg->reserved[2] = 0; 4827c349775eSScott Teel curr_sg->chain_indicator = 0; 4828c349775eSScott Teel curr_sg++; 4829c349775eSScott Teel } 4830c349775eSScott Teel 4831c349775eSScott Teel switch (cmd->sc_data_direction) { 4832c349775eSScott Teel case DMA_TO_DEVICE: 4833dd0e19f3SScott Teel cp->direction &= ~IOACCEL2_DIRECTION_MASK; 4834dd0e19f3SScott Teel cp->direction |= IOACCEL2_DIR_DATA_OUT; 4835c349775eSScott Teel break; 4836c349775eSScott Teel case DMA_FROM_DEVICE: 4837dd0e19f3SScott Teel cp->direction &= ~IOACCEL2_DIRECTION_MASK; 4838dd0e19f3SScott Teel cp->direction |= IOACCEL2_DIR_DATA_IN; 4839c349775eSScott Teel break; 4840c349775eSScott Teel case DMA_NONE: 4841dd0e19f3SScott Teel cp->direction &= ~IOACCEL2_DIRECTION_MASK; 4842dd0e19f3SScott Teel cp->direction |= IOACCEL2_DIR_NO_DATA; 4843c349775eSScott Teel break; 4844c349775eSScott Teel default: 4845c349775eSScott Teel dev_err(&h->pdev->dev, "unknown data direction: %d\n", 4846c349775eSScott Teel cmd->sc_data_direction); 4847c349775eSScott Teel BUG(); 4848c349775eSScott Teel break; 4849c349775eSScott Teel } 4850c349775eSScott Teel } else { 4851dd0e19f3SScott Teel cp->direction &= ~IOACCEL2_DIRECTION_MASK; 4852dd0e19f3SScott Teel cp->direction |= IOACCEL2_DIR_NO_DATA; 4853c349775eSScott Teel } 4854dd0e19f3SScott Teel 4855dd0e19f3SScott Teel /* Set encryption parameters, if necessary */ 4856dd0e19f3SScott Teel set_encrypt_ioaccel2(h, c, cp); 4857dd0e19f3SScott Teel 48582b08b3e9SDon Brace cp->scsi_nexus = cpu_to_le32(ioaccel_handle); 4859f2405db8SDon Brace cp->Tag = cpu_to_le32(c->cmdindex << DIRECT_LOOKUP_SHIFT); 4860c349775eSScott Teel memcpy(cp->cdb, cdb, sizeof(cp->cdb)); 4861c349775eSScott Teel 4862c349775eSScott Teel cp->data_len = cpu_to_le32(total_len); 4863c349775eSScott Teel cp->err_ptr = cpu_to_le64(c->busaddr + 4864c349775eSScott Teel offsetof(struct io_accel2_cmd, error_data)); 486550a0decfSStephen M. Cameron cp->err_len = cpu_to_le32(sizeof(cp->error_data)); 4866c349775eSScott Teel 4867d9a729f3SWebb Scales /* fill in sg elements */ 4868d9a729f3SWebb Scales if (use_sg > h->ioaccel_maxsg) { 4869d9a729f3SWebb Scales cp->sg_count = 1; 4870a736e9b6SDon Brace cp->sg[0].length = cpu_to_le32(use_sg * sizeof(cp->sg[0])); 4871d9a729f3SWebb Scales if (hpsa_map_ioaccel2_sg_chain_block(h, cp, c)) { 4872d9a729f3SWebb Scales atomic_dec(&phys_disk->ioaccel_cmds_out); 4873d9a729f3SWebb Scales scsi_dma_unmap(cmd); 4874d9a729f3SWebb Scales return -1; 4875d9a729f3SWebb Scales } 4876d9a729f3SWebb Scales } else 4877d9a729f3SWebb Scales cp->sg_count = (u8) use_sg; 4878d9a729f3SWebb Scales 4879c349775eSScott Teel enqueue_cmd_and_start_io(h, c); 4880c349775eSScott Teel return 0; 4881c349775eSScott Teel } 4882c349775eSScott Teel 4883c349775eSScott Teel /* 4884c349775eSScott Teel * Queue a command to the correct I/O accelerator path. 4885c349775eSScott Teel */ 4886c349775eSScott Teel static int hpsa_scsi_ioaccel_queue_command(struct ctlr_info *h, 4887c349775eSScott Teel struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len, 488803383736SDon Brace u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk) 4889c349775eSScott Teel { 489045e596cdSDon Brace if (!c->scsi_cmd->device) 489145e596cdSDon Brace return -1; 489245e596cdSDon Brace 489345e596cdSDon Brace if (!c->scsi_cmd->device->hostdata) 489445e596cdSDon Brace return -1; 489545e596cdSDon Brace 489603383736SDon Brace /* Try to honor the device's queue depth */ 489703383736SDon Brace if (atomic_inc_return(&phys_disk->ioaccel_cmds_out) > 489803383736SDon Brace phys_disk->queue_depth) { 489903383736SDon Brace atomic_dec(&phys_disk->ioaccel_cmds_out); 490003383736SDon Brace return IO_ACCEL_INELIGIBLE; 490103383736SDon Brace } 4902c349775eSScott Teel if (h->transMethod & CFGTBL_Trans_io_accel1) 4903c349775eSScott Teel return hpsa_scsi_ioaccel1_queue_command(h, c, ioaccel_handle, 490403383736SDon Brace cdb, cdb_len, scsi3addr, 490503383736SDon Brace phys_disk); 4906c349775eSScott Teel else 4907c349775eSScott Teel return hpsa_scsi_ioaccel2_queue_command(h, c, ioaccel_handle, 490803383736SDon Brace cdb, cdb_len, scsi3addr, 490903383736SDon Brace phys_disk); 4910c349775eSScott Teel } 4911c349775eSScott Teel 49126b80b18fSScott Teel static void raid_map_helper(struct raid_map_data *map, 49136b80b18fSScott Teel int offload_to_mirror, u32 *map_index, u32 *current_group) 49146b80b18fSScott Teel { 49156b80b18fSScott Teel if (offload_to_mirror == 0) { 49166b80b18fSScott Teel /* use physical disk in the first mirrored group. */ 49172b08b3e9SDon Brace *map_index %= le16_to_cpu(map->data_disks_per_row); 49186b80b18fSScott Teel return; 49196b80b18fSScott Teel } 49206b80b18fSScott Teel do { 49216b80b18fSScott Teel /* determine mirror group that *map_index indicates */ 49222b08b3e9SDon Brace *current_group = *map_index / 49232b08b3e9SDon Brace le16_to_cpu(map->data_disks_per_row); 49246b80b18fSScott Teel if (offload_to_mirror == *current_group) 49256b80b18fSScott Teel continue; 49262b08b3e9SDon Brace if (*current_group < le16_to_cpu(map->layout_map_count) - 1) { 49276b80b18fSScott Teel /* select map index from next group */ 49282b08b3e9SDon Brace *map_index += le16_to_cpu(map->data_disks_per_row); 49296b80b18fSScott Teel (*current_group)++; 49306b80b18fSScott Teel } else { 49316b80b18fSScott Teel /* select map index from first group */ 49322b08b3e9SDon Brace *map_index %= le16_to_cpu(map->data_disks_per_row); 49336b80b18fSScott Teel *current_group = 0; 49346b80b18fSScott Teel } 49356b80b18fSScott Teel } while (offload_to_mirror != *current_group); 49366b80b18fSScott Teel } 49376b80b18fSScott Teel 4938283b4a9bSStephen M. Cameron /* 4939283b4a9bSStephen M. Cameron * Attempt to perform offload RAID mapping for a logical volume I/O. 4940283b4a9bSStephen M. Cameron */ 4941283b4a9bSStephen M. Cameron static int hpsa_scsi_ioaccel_raid_map(struct ctlr_info *h, 4942283b4a9bSStephen M. Cameron struct CommandList *c) 4943283b4a9bSStephen M. Cameron { 4944283b4a9bSStephen M. Cameron struct scsi_cmnd *cmd = c->scsi_cmd; 4945283b4a9bSStephen M. Cameron struct hpsa_scsi_dev_t *dev = cmd->device->hostdata; 4946283b4a9bSStephen M. Cameron struct raid_map_data *map = &dev->raid_map; 4947283b4a9bSStephen M. Cameron struct raid_map_disk_data *dd = &map->data[0]; 4948283b4a9bSStephen M. Cameron int is_write = 0; 4949283b4a9bSStephen M. Cameron u32 map_index; 4950283b4a9bSStephen M. Cameron u64 first_block, last_block; 4951283b4a9bSStephen M. Cameron u32 block_cnt; 4952283b4a9bSStephen M. Cameron u32 blocks_per_row; 4953283b4a9bSStephen M. Cameron u64 first_row, last_row; 4954283b4a9bSStephen M. Cameron u32 first_row_offset, last_row_offset; 4955283b4a9bSStephen M. Cameron u32 first_column, last_column; 49566b80b18fSScott Teel u64 r0_first_row, r0_last_row; 49576b80b18fSScott Teel u32 r5or6_blocks_per_row; 49586b80b18fSScott Teel u64 r5or6_first_row, r5or6_last_row; 49596b80b18fSScott Teel u32 r5or6_first_row_offset, r5or6_last_row_offset; 49606b80b18fSScott Teel u32 r5or6_first_column, r5or6_last_column; 49616b80b18fSScott Teel u32 total_disks_per_row; 49626b80b18fSScott Teel u32 stripesize; 49636b80b18fSScott Teel u32 first_group, last_group, current_group; 4964283b4a9bSStephen M. Cameron u32 map_row; 4965283b4a9bSStephen M. Cameron u32 disk_handle; 4966283b4a9bSStephen M. Cameron u64 disk_block; 4967283b4a9bSStephen M. Cameron u32 disk_block_cnt; 4968283b4a9bSStephen M. Cameron u8 cdb[16]; 4969283b4a9bSStephen M. Cameron u8 cdb_len; 49702b08b3e9SDon Brace u16 strip_size; 4971283b4a9bSStephen M. Cameron #if BITS_PER_LONG == 32 4972283b4a9bSStephen M. Cameron u64 tmpdiv; 4973283b4a9bSStephen M. Cameron #endif 49746b80b18fSScott Teel int offload_to_mirror; 4975283b4a9bSStephen M. Cameron 497645e596cdSDon Brace if (!dev) 497745e596cdSDon Brace return -1; 497845e596cdSDon Brace 4979283b4a9bSStephen M. Cameron /* check for valid opcode, get LBA and block count */ 4980283b4a9bSStephen M. Cameron switch (cmd->cmnd[0]) { 4981283b4a9bSStephen M. Cameron case WRITE_6: 4982283b4a9bSStephen M. Cameron is_write = 1; 4983283b4a9bSStephen M. Cameron case READ_6: 4984abbada71SMahesh Rajashekhara first_block = (((cmd->cmnd[1] & 0x1F) << 16) | 4985abbada71SMahesh Rajashekhara (cmd->cmnd[2] << 8) | 4986abbada71SMahesh Rajashekhara cmd->cmnd[3]); 4987283b4a9bSStephen M. Cameron block_cnt = cmd->cmnd[4]; 49883fa89a04SStephen M. Cameron if (block_cnt == 0) 49893fa89a04SStephen M. Cameron block_cnt = 256; 4990283b4a9bSStephen M. Cameron break; 4991283b4a9bSStephen M. Cameron case WRITE_10: 4992283b4a9bSStephen M. Cameron is_write = 1; 4993283b4a9bSStephen M. Cameron case READ_10: 4994283b4a9bSStephen M. Cameron first_block = 4995283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[2]) << 24) | 4996283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[3]) << 16) | 4997283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[4]) << 8) | 4998283b4a9bSStephen M. Cameron cmd->cmnd[5]; 4999283b4a9bSStephen M. Cameron block_cnt = 5000283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[7]) << 8) | 5001283b4a9bSStephen M. Cameron cmd->cmnd[8]; 5002283b4a9bSStephen M. Cameron break; 5003283b4a9bSStephen M. Cameron case WRITE_12: 5004283b4a9bSStephen M. Cameron is_write = 1; 5005283b4a9bSStephen M. Cameron case READ_12: 5006283b4a9bSStephen M. Cameron first_block = 5007283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[2]) << 24) | 5008283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[3]) << 16) | 5009283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[4]) << 8) | 5010283b4a9bSStephen M. Cameron cmd->cmnd[5]; 5011283b4a9bSStephen M. Cameron block_cnt = 5012283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[6]) << 24) | 5013283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[7]) << 16) | 5014283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[8]) << 8) | 5015283b4a9bSStephen M. Cameron cmd->cmnd[9]; 5016283b4a9bSStephen M. Cameron break; 5017283b4a9bSStephen M. Cameron case WRITE_16: 5018283b4a9bSStephen M. Cameron is_write = 1; 5019283b4a9bSStephen M. Cameron case READ_16: 5020283b4a9bSStephen M. Cameron first_block = 5021283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[2]) << 56) | 5022283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[3]) << 48) | 5023283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[4]) << 40) | 5024283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[5]) << 32) | 5025283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[6]) << 24) | 5026283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[7]) << 16) | 5027283b4a9bSStephen M. Cameron (((u64) cmd->cmnd[8]) << 8) | 5028283b4a9bSStephen M. Cameron cmd->cmnd[9]; 5029283b4a9bSStephen M. Cameron block_cnt = 5030283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[10]) << 24) | 5031283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[11]) << 16) | 5032283b4a9bSStephen M. Cameron (((u32) cmd->cmnd[12]) << 8) | 5033283b4a9bSStephen M. Cameron cmd->cmnd[13]; 5034283b4a9bSStephen M. Cameron break; 5035283b4a9bSStephen M. Cameron default: 5036283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; /* process via normal I/O path */ 5037283b4a9bSStephen M. Cameron } 5038283b4a9bSStephen M. Cameron last_block = first_block + block_cnt - 1; 5039283b4a9bSStephen M. Cameron 5040283b4a9bSStephen M. Cameron /* check for write to non-RAID-0 */ 5041283b4a9bSStephen M. Cameron if (is_write && dev->raid_level != 0) 5042283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; 5043283b4a9bSStephen M. Cameron 5044283b4a9bSStephen M. Cameron /* check for invalid block or wraparound */ 50452b08b3e9SDon Brace if (last_block >= le64_to_cpu(map->volume_blk_cnt) || 50462b08b3e9SDon Brace last_block < first_block) 5047283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; 5048283b4a9bSStephen M. Cameron 5049283b4a9bSStephen M. Cameron /* calculate stripe information for the request */ 50502b08b3e9SDon Brace blocks_per_row = le16_to_cpu(map->data_disks_per_row) * 50512b08b3e9SDon Brace le16_to_cpu(map->strip_size); 50522b08b3e9SDon Brace strip_size = le16_to_cpu(map->strip_size); 5053283b4a9bSStephen M. Cameron #if BITS_PER_LONG == 32 5054283b4a9bSStephen M. Cameron tmpdiv = first_block; 5055283b4a9bSStephen M. Cameron (void) do_div(tmpdiv, blocks_per_row); 5056283b4a9bSStephen M. Cameron first_row = tmpdiv; 5057283b4a9bSStephen M. Cameron tmpdiv = last_block; 5058283b4a9bSStephen M. Cameron (void) do_div(tmpdiv, blocks_per_row); 5059283b4a9bSStephen M. Cameron last_row = tmpdiv; 5060283b4a9bSStephen M. Cameron first_row_offset = (u32) (first_block - (first_row * blocks_per_row)); 5061283b4a9bSStephen M. Cameron last_row_offset = (u32) (last_block - (last_row * blocks_per_row)); 5062283b4a9bSStephen M. Cameron tmpdiv = first_row_offset; 50632b08b3e9SDon Brace (void) do_div(tmpdiv, strip_size); 5064283b4a9bSStephen M. Cameron first_column = tmpdiv; 5065283b4a9bSStephen M. Cameron tmpdiv = last_row_offset; 50662b08b3e9SDon Brace (void) do_div(tmpdiv, strip_size); 5067283b4a9bSStephen M. Cameron last_column = tmpdiv; 5068283b4a9bSStephen M. Cameron #else 5069283b4a9bSStephen M. Cameron first_row = first_block / blocks_per_row; 5070283b4a9bSStephen M. Cameron last_row = last_block / blocks_per_row; 5071283b4a9bSStephen M. Cameron first_row_offset = (u32) (first_block - (first_row * blocks_per_row)); 5072283b4a9bSStephen M. Cameron last_row_offset = (u32) (last_block - (last_row * blocks_per_row)); 50732b08b3e9SDon Brace first_column = first_row_offset / strip_size; 50742b08b3e9SDon Brace last_column = last_row_offset / strip_size; 5075283b4a9bSStephen M. Cameron #endif 5076283b4a9bSStephen M. Cameron 5077283b4a9bSStephen M. Cameron /* if this isn't a single row/column then give to the controller */ 5078283b4a9bSStephen M. Cameron if ((first_row != last_row) || (first_column != last_column)) 5079283b4a9bSStephen M. Cameron return IO_ACCEL_INELIGIBLE; 5080283b4a9bSStephen M. Cameron 5081283b4a9bSStephen M. Cameron /* proceeding with driver mapping */ 50822b08b3e9SDon Brace total_disks_per_row = le16_to_cpu(map->data_disks_per_row) + 50832b08b3e9SDon Brace le16_to_cpu(map->metadata_disks_per_row); 5084283b4a9bSStephen M. Cameron map_row = ((u32)(first_row >> map->parity_rotation_shift)) % 50852b08b3e9SDon Brace le16_to_cpu(map->row_cnt); 50866b80b18fSScott Teel map_index = (map_row * total_disks_per_row) + first_column; 50876b80b18fSScott Teel 50886b80b18fSScott Teel switch (dev->raid_level) { 50896b80b18fSScott Teel case HPSA_RAID_0: 50906b80b18fSScott Teel break; /* nothing special to do */ 50916b80b18fSScott Teel case HPSA_RAID_1: 50926b80b18fSScott Teel /* Handles load balance across RAID 1 members. 50936b80b18fSScott Teel * (2-drive R1 and R10 with even # of drives.) 50946b80b18fSScott Teel * Appropriate for SSDs, not optimal for HDDs 5095283b4a9bSStephen M. Cameron */ 50962b08b3e9SDon Brace BUG_ON(le16_to_cpu(map->layout_map_count) != 2); 5097283b4a9bSStephen M. Cameron if (dev->offload_to_mirror) 50982b08b3e9SDon Brace map_index += le16_to_cpu(map->data_disks_per_row); 5099283b4a9bSStephen M. Cameron dev->offload_to_mirror = !dev->offload_to_mirror; 51006b80b18fSScott Teel break; 51016b80b18fSScott Teel case HPSA_RAID_ADM: 51026b80b18fSScott Teel /* Handles N-way mirrors (R1-ADM) 51036b80b18fSScott Teel * and R10 with # of drives divisible by 3.) 51046b80b18fSScott Teel */ 51052b08b3e9SDon Brace BUG_ON(le16_to_cpu(map->layout_map_count) != 3); 51066b80b18fSScott Teel 51076b80b18fSScott Teel offload_to_mirror = dev->offload_to_mirror; 51086b80b18fSScott Teel raid_map_helper(map, offload_to_mirror, 51096b80b18fSScott Teel &map_index, ¤t_group); 51106b80b18fSScott Teel /* set mirror group to use next time */ 51116b80b18fSScott Teel offload_to_mirror = 51122b08b3e9SDon Brace (offload_to_mirror >= 51132b08b3e9SDon Brace le16_to_cpu(map->layout_map_count) - 1) 51146b80b18fSScott Teel ? 0 : offload_to_mirror + 1; 51156b80b18fSScott Teel dev->offload_to_mirror = offload_to_mirror; 51166b80b18fSScott Teel /* Avoid direct use of dev->offload_to_mirror within this 51176b80b18fSScott Teel * function since multiple threads might simultaneously 51186b80b18fSScott Teel * increment it beyond the range of dev->layout_map_count -1. 51196b80b18fSScott Teel */ 51206b80b18fSScott Teel break; 51216b80b18fSScott Teel case HPSA_RAID_5: 51226b80b18fSScott Teel case HPSA_RAID_6: 51232b08b3e9SDon Brace if (le16_to_cpu(map->layout_map_count) <= 1) 51246b80b18fSScott Teel break; 51256b80b18fSScott Teel 51266b80b18fSScott Teel /* Verify first and last block are in same RAID group */ 51276b80b18fSScott Teel r5or6_blocks_per_row = 51282b08b3e9SDon Brace le16_to_cpu(map->strip_size) * 51292b08b3e9SDon Brace le16_to_cpu(map->data_disks_per_row); 51306b80b18fSScott Teel BUG_ON(r5or6_blocks_per_row == 0); 51312b08b3e9SDon Brace stripesize = r5or6_blocks_per_row * 51322b08b3e9SDon Brace le16_to_cpu(map->layout_map_count); 51336b80b18fSScott Teel #if BITS_PER_LONG == 32 51346b80b18fSScott Teel tmpdiv = first_block; 51356b80b18fSScott Teel first_group = do_div(tmpdiv, stripesize); 51366b80b18fSScott Teel tmpdiv = first_group; 51376b80b18fSScott Teel (void) do_div(tmpdiv, r5or6_blocks_per_row); 51386b80b18fSScott Teel first_group = tmpdiv; 51396b80b18fSScott Teel tmpdiv = last_block; 51406b80b18fSScott Teel last_group = do_div(tmpdiv, stripesize); 51416b80b18fSScott Teel tmpdiv = last_group; 51426b80b18fSScott Teel (void) do_div(tmpdiv, r5or6_blocks_per_row); 51436b80b18fSScott Teel last_group = tmpdiv; 51446b80b18fSScott Teel #else 51456b80b18fSScott Teel first_group = (first_block % stripesize) / r5or6_blocks_per_row; 51466b80b18fSScott Teel last_group = (last_block % stripesize) / r5or6_blocks_per_row; 51476b80b18fSScott Teel #endif 5148000ff7c2SStephen M. Cameron if (first_group != last_group) 51496b80b18fSScott Teel return IO_ACCEL_INELIGIBLE; 51506b80b18fSScott Teel 51516b80b18fSScott Teel /* Verify request is in a single row of RAID 5/6 */ 51526b80b18fSScott Teel #if BITS_PER_LONG == 32 51536b80b18fSScott Teel tmpdiv = first_block; 51546b80b18fSScott Teel (void) do_div(tmpdiv, stripesize); 51556b80b18fSScott Teel first_row = r5or6_first_row = r0_first_row = tmpdiv; 51566b80b18fSScott Teel tmpdiv = last_block; 51576b80b18fSScott Teel (void) do_div(tmpdiv, stripesize); 51586b80b18fSScott Teel r5or6_last_row = r0_last_row = tmpdiv; 51596b80b18fSScott Teel #else 51606b80b18fSScott Teel first_row = r5or6_first_row = r0_first_row = 51616b80b18fSScott Teel first_block / stripesize; 51626b80b18fSScott Teel r5or6_last_row = r0_last_row = last_block / stripesize; 51636b80b18fSScott Teel #endif 51646b80b18fSScott Teel if (r5or6_first_row != r5or6_last_row) 51656b80b18fSScott Teel return IO_ACCEL_INELIGIBLE; 51666b80b18fSScott Teel 51676b80b18fSScott Teel 51686b80b18fSScott Teel /* Verify request is in a single column */ 51696b80b18fSScott Teel #if BITS_PER_LONG == 32 51706b80b18fSScott Teel tmpdiv = first_block; 51716b80b18fSScott Teel first_row_offset = do_div(tmpdiv, stripesize); 51726b80b18fSScott Teel tmpdiv = first_row_offset; 51736b80b18fSScott Teel first_row_offset = (u32) do_div(tmpdiv, r5or6_blocks_per_row); 51746b80b18fSScott Teel r5or6_first_row_offset = first_row_offset; 51756b80b18fSScott Teel tmpdiv = last_block; 51766b80b18fSScott Teel r5or6_last_row_offset = do_div(tmpdiv, stripesize); 51776b80b18fSScott Teel tmpdiv = r5or6_last_row_offset; 51786b80b18fSScott Teel r5or6_last_row_offset = do_div(tmpdiv, r5or6_blocks_per_row); 51796b80b18fSScott Teel tmpdiv = r5or6_first_row_offset; 51806b80b18fSScott Teel (void) do_div(tmpdiv, map->strip_size); 51816b80b18fSScott Teel first_column = r5or6_first_column = tmpdiv; 51826b80b18fSScott Teel tmpdiv = r5or6_last_row_offset; 51836b80b18fSScott Teel (void) do_div(tmpdiv, map->strip_size); 51846b80b18fSScott Teel r5or6_last_column = tmpdiv; 51856b80b18fSScott Teel #else 51866b80b18fSScott Teel first_row_offset = r5or6_first_row_offset = 51876b80b18fSScott Teel (u32)((first_block % stripesize) % 51886b80b18fSScott Teel r5or6_blocks_per_row); 51896b80b18fSScott Teel 51906b80b18fSScott Teel r5or6_last_row_offset = 51916b80b18fSScott Teel (u32)((last_block % stripesize) % 51926b80b18fSScott Teel r5or6_blocks_per_row); 51936b80b18fSScott Teel 51946b80b18fSScott Teel first_column = r5or6_first_column = 51952b08b3e9SDon Brace r5or6_first_row_offset / le16_to_cpu(map->strip_size); 51966b80b18fSScott Teel r5or6_last_column = 51972b08b3e9SDon Brace r5or6_last_row_offset / le16_to_cpu(map->strip_size); 51986b80b18fSScott Teel #endif 51996b80b18fSScott Teel if (r5or6_first_column != r5or6_last_column) 52006b80b18fSScott Teel return IO_ACCEL_INELIGIBLE; 52016b80b18fSScott Teel 52026b80b18fSScott Teel /* Request is eligible */ 52036b80b18fSScott Teel map_row = ((u32)(first_row >> map->parity_rotation_shift)) % 52042b08b3e9SDon Brace le16_to_cpu(map->row_cnt); 52056b80b18fSScott Teel 52066b80b18fSScott Teel map_index = (first_group * 52072b08b3e9SDon Brace (le16_to_cpu(map->row_cnt) * total_disks_per_row)) + 52086b80b18fSScott Teel (map_row * total_disks_per_row) + first_column; 52096b80b18fSScott Teel break; 52106b80b18fSScott Teel default: 52116b80b18fSScott Teel return IO_ACCEL_INELIGIBLE; 5212283b4a9bSStephen M. Cameron } 52136b80b18fSScott Teel 521407543e0cSStephen Cameron if (unlikely(map_index >= RAID_MAP_MAX_ENTRIES)) 521507543e0cSStephen Cameron return IO_ACCEL_INELIGIBLE; 521607543e0cSStephen Cameron 521703383736SDon Brace c->phys_disk = dev->phys_disk[map_index]; 5218c3390df4SDon Brace if (!c->phys_disk) 5219c3390df4SDon Brace return IO_ACCEL_INELIGIBLE; 522003383736SDon Brace 5221283b4a9bSStephen M. Cameron disk_handle = dd[map_index].ioaccel_handle; 52222b08b3e9SDon Brace disk_block = le64_to_cpu(map->disk_starting_blk) + 52232b08b3e9SDon Brace first_row * le16_to_cpu(map->strip_size) + 52242b08b3e9SDon Brace (first_row_offset - first_column * 52252b08b3e9SDon Brace le16_to_cpu(map->strip_size)); 5226283b4a9bSStephen M. Cameron disk_block_cnt = block_cnt; 5227283b4a9bSStephen M. Cameron 5228283b4a9bSStephen M. Cameron /* handle differing logical/physical block sizes */ 5229283b4a9bSStephen M. Cameron if (map->phys_blk_shift) { 5230283b4a9bSStephen M. Cameron disk_block <<= map->phys_blk_shift; 5231283b4a9bSStephen M. Cameron disk_block_cnt <<= map->phys_blk_shift; 5232283b4a9bSStephen M. Cameron } 5233283b4a9bSStephen M. Cameron BUG_ON(disk_block_cnt > 0xffff); 5234283b4a9bSStephen M. Cameron 5235283b4a9bSStephen M. Cameron /* build the new CDB for the physical disk I/O */ 5236283b4a9bSStephen M. Cameron if (disk_block > 0xffffffff) { 5237283b4a9bSStephen M. Cameron cdb[0] = is_write ? WRITE_16 : READ_16; 5238283b4a9bSStephen M. Cameron cdb[1] = 0; 5239283b4a9bSStephen M. Cameron cdb[2] = (u8) (disk_block >> 56); 5240283b4a9bSStephen M. Cameron cdb[3] = (u8) (disk_block >> 48); 5241283b4a9bSStephen M. Cameron cdb[4] = (u8) (disk_block >> 40); 5242283b4a9bSStephen M. Cameron cdb[5] = (u8) (disk_block >> 32); 5243283b4a9bSStephen M. Cameron cdb[6] = (u8) (disk_block >> 24); 5244283b4a9bSStephen M. Cameron cdb[7] = (u8) (disk_block >> 16); 5245283b4a9bSStephen M. Cameron cdb[8] = (u8) (disk_block >> 8); 5246283b4a9bSStephen M. Cameron cdb[9] = (u8) (disk_block); 5247283b4a9bSStephen M. Cameron cdb[10] = (u8) (disk_block_cnt >> 24); 5248283b4a9bSStephen M. Cameron cdb[11] = (u8) (disk_block_cnt >> 16); 5249283b4a9bSStephen M. Cameron cdb[12] = (u8) (disk_block_cnt >> 8); 5250283b4a9bSStephen M. Cameron cdb[13] = (u8) (disk_block_cnt); 5251283b4a9bSStephen M. Cameron cdb[14] = 0; 5252283b4a9bSStephen M. Cameron cdb[15] = 0; 5253283b4a9bSStephen M. Cameron cdb_len = 16; 5254283b4a9bSStephen M. Cameron } else { 5255283b4a9bSStephen M. Cameron cdb[0] = is_write ? WRITE_10 : READ_10; 5256283b4a9bSStephen M. Cameron cdb[1] = 0; 5257283b4a9bSStephen M. Cameron cdb[2] = (u8) (disk_block >> 24); 5258283b4a9bSStephen M. Cameron cdb[3] = (u8) (disk_block >> 16); 5259283b4a9bSStephen M. Cameron cdb[4] = (u8) (disk_block >> 8); 5260283b4a9bSStephen M. Cameron cdb[5] = (u8) (disk_block); 5261283b4a9bSStephen M. Cameron cdb[6] = 0; 5262283b4a9bSStephen M. Cameron cdb[7] = (u8) (disk_block_cnt >> 8); 5263283b4a9bSStephen M. Cameron cdb[8] = (u8) (disk_block_cnt); 5264283b4a9bSStephen M. Cameron cdb[9] = 0; 5265283b4a9bSStephen M. Cameron cdb_len = 10; 5266283b4a9bSStephen M. Cameron } 5267283b4a9bSStephen M. Cameron return hpsa_scsi_ioaccel_queue_command(h, c, disk_handle, cdb, cdb_len, 526803383736SDon Brace dev->scsi3addr, 526903383736SDon Brace dev->phys_disk[map_index]); 5270283b4a9bSStephen M. Cameron } 5271283b4a9bSStephen M. Cameron 527225163bd5SWebb Scales /* 527325163bd5SWebb Scales * Submit commands down the "normal" RAID stack path 527425163bd5SWebb Scales * All callers to hpsa_ciss_submit must check lockup_detected 527525163bd5SWebb Scales * beforehand, before (opt.) and after calling cmd_alloc 527625163bd5SWebb Scales */ 5277574f05d3SStephen Cameron static int hpsa_ciss_submit(struct ctlr_info *h, 5278574f05d3SStephen Cameron struct CommandList *c, struct scsi_cmnd *cmd, 5279574f05d3SStephen Cameron unsigned char scsi3addr[]) 5280edd16368SStephen M. Cameron { 5281edd16368SStephen M. Cameron cmd->host_scribble = (unsigned char *) c; 5282edd16368SStephen M. Cameron c->cmd_type = CMD_SCSI; 5283edd16368SStephen M. Cameron c->scsi_cmd = cmd; 5284edd16368SStephen M. Cameron c->Header.ReplyQueue = 0; /* unused in simple mode */ 5285edd16368SStephen M. Cameron memcpy(&c->Header.LUN.LunAddrBytes[0], &scsi3addr[0], 8); 5286f2405db8SDon Brace c->Header.tag = cpu_to_le64((c->cmdindex << DIRECT_LOOKUP_SHIFT)); 5287edd16368SStephen M. Cameron 5288edd16368SStephen M. Cameron /* Fill in the request block... */ 5289edd16368SStephen M. Cameron 5290edd16368SStephen M. Cameron c->Request.Timeout = 0; 5291edd16368SStephen M. Cameron BUG_ON(cmd->cmd_len > sizeof(c->Request.CDB)); 5292edd16368SStephen M. Cameron c->Request.CDBLen = cmd->cmd_len; 5293edd16368SStephen M. Cameron memcpy(c->Request.CDB, cmd->cmnd, cmd->cmd_len); 5294edd16368SStephen M. Cameron switch (cmd->sc_data_direction) { 5295edd16368SStephen M. Cameron case DMA_TO_DEVICE: 5296a505b86fSStephen M. Cameron c->Request.type_attr_dir = 5297a505b86fSStephen M. Cameron TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_WRITE); 5298edd16368SStephen M. Cameron break; 5299edd16368SStephen M. Cameron case DMA_FROM_DEVICE: 5300a505b86fSStephen M. Cameron c->Request.type_attr_dir = 5301a505b86fSStephen M. Cameron TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_READ); 5302edd16368SStephen M. Cameron break; 5303edd16368SStephen M. Cameron case DMA_NONE: 5304a505b86fSStephen M. Cameron c->Request.type_attr_dir = 5305a505b86fSStephen M. Cameron TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_NONE); 5306edd16368SStephen M. Cameron break; 5307edd16368SStephen M. Cameron case DMA_BIDIRECTIONAL: 5308edd16368SStephen M. Cameron /* This can happen if a buggy application does a scsi passthru 5309edd16368SStephen M. Cameron * and sets both inlen and outlen to non-zero. ( see 5310edd16368SStephen M. Cameron * ../scsi/scsi_ioctl.c:scsi_ioctl_send_command() ) 5311edd16368SStephen M. Cameron */ 5312edd16368SStephen M. Cameron 5313a505b86fSStephen M. Cameron c->Request.type_attr_dir = 5314a505b86fSStephen M. Cameron TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_RSVD); 5315edd16368SStephen M. Cameron /* This is technically wrong, and hpsa controllers should 5316edd16368SStephen M. Cameron * reject it with CMD_INVALID, which is the most correct 5317edd16368SStephen M. Cameron * response, but non-fibre backends appear to let it 5318edd16368SStephen M. Cameron * slide by, and give the same results as if this field 5319edd16368SStephen M. Cameron * were set correctly. Either way is acceptable for 5320edd16368SStephen M. Cameron * our purposes here. 5321edd16368SStephen M. Cameron */ 5322edd16368SStephen M. Cameron 5323edd16368SStephen M. Cameron break; 5324edd16368SStephen M. Cameron 5325edd16368SStephen M. Cameron default: 5326edd16368SStephen M. Cameron dev_err(&h->pdev->dev, "unknown data direction: %d\n", 5327edd16368SStephen M. Cameron cmd->sc_data_direction); 5328edd16368SStephen M. Cameron BUG(); 5329edd16368SStephen M. Cameron break; 5330edd16368SStephen M. Cameron } 5331edd16368SStephen M. Cameron 533233a2ffceSStephen M. Cameron if (hpsa_scatter_gather(h, c, cmd) < 0) { /* Fill SG list */ 533373153fe5SWebb Scales hpsa_cmd_resolve_and_free(h, c); 5334edd16368SStephen M. Cameron return SCSI_MLQUEUE_HOST_BUSY; 5335edd16368SStephen M. Cameron } 5336edd16368SStephen M. Cameron enqueue_cmd_and_start_io(h, c); 5337edd16368SStephen M. Cameron /* the cmd'll come back via intr handler in complete_scsi_command() */ 5338edd16368SStephen M. Cameron return 0; 5339edd16368SStephen M. Cameron } 5340edd16368SStephen M. Cameron 5341360c73bdSStephen Cameron static void hpsa_cmd_init(struct ctlr_info *h, int index, 5342360c73bdSStephen Cameron struct CommandList *c) 5343360c73bdSStephen Cameron { 5344360c73bdSStephen Cameron dma_addr_t cmd_dma_handle, err_dma_handle; 5345360c73bdSStephen Cameron 5346360c73bdSStephen Cameron /* Zero out all of commandlist except the last field, refcount */ 5347360c73bdSStephen Cameron memset(c, 0, offsetof(struct CommandList, refcount)); 5348360c73bdSStephen Cameron c->Header.tag = cpu_to_le64((u64) (index << DIRECT_LOOKUP_SHIFT)); 5349360c73bdSStephen Cameron cmd_dma_handle = h->cmd_pool_dhandle + index * sizeof(*c); 5350360c73bdSStephen Cameron c->err_info = h->errinfo_pool + index; 5351360c73bdSStephen Cameron memset(c->err_info, 0, sizeof(*c->err_info)); 5352360c73bdSStephen Cameron err_dma_handle = h->errinfo_pool_dhandle 5353360c73bdSStephen Cameron + index * sizeof(*c->err_info); 5354360c73bdSStephen Cameron c->cmdindex = index; 5355360c73bdSStephen Cameron c->busaddr = (u32) cmd_dma_handle; 5356360c73bdSStephen Cameron c->ErrDesc.Addr = cpu_to_le64((u64) err_dma_handle); 5357360c73bdSStephen Cameron c->ErrDesc.Len = cpu_to_le32((u32) sizeof(*c->err_info)); 5358360c73bdSStephen Cameron c->h = h; 5359a58e7e53SWebb Scales c->scsi_cmd = SCSI_CMD_IDLE; 5360360c73bdSStephen Cameron } 5361360c73bdSStephen Cameron 5362360c73bdSStephen Cameron static void hpsa_preinitialize_commands(struct ctlr_info *h) 5363360c73bdSStephen Cameron { 5364360c73bdSStephen Cameron int i; 5365360c73bdSStephen Cameron 5366360c73bdSStephen Cameron for (i = 0; i < h->nr_cmds; i++) { 5367360c73bdSStephen Cameron struct CommandList *c = h->cmd_pool + i; 5368360c73bdSStephen Cameron 5369360c73bdSStephen Cameron hpsa_cmd_init(h, i, c); 5370360c73bdSStephen Cameron atomic_set(&c->refcount, 0); 5371360c73bdSStephen Cameron } 5372360c73bdSStephen Cameron } 5373360c73bdSStephen Cameron 5374360c73bdSStephen Cameron static inline void hpsa_cmd_partial_init(struct ctlr_info *h, int index, 5375360c73bdSStephen Cameron struct CommandList *c) 5376360c73bdSStephen Cameron { 5377360c73bdSStephen Cameron dma_addr_t cmd_dma_handle = h->cmd_pool_dhandle + index * sizeof(*c); 5378360c73bdSStephen Cameron 537973153fe5SWebb Scales BUG_ON(c->cmdindex != index); 538073153fe5SWebb Scales 5381360c73bdSStephen Cameron memset(c->Request.CDB, 0, sizeof(c->Request.CDB)); 5382360c73bdSStephen Cameron memset(c->err_info, 0, sizeof(*c->err_info)); 5383360c73bdSStephen Cameron c->busaddr = (u32) cmd_dma_handle; 5384360c73bdSStephen Cameron } 5385360c73bdSStephen Cameron 5386592a0ad5SWebb Scales static int hpsa_ioaccel_submit(struct ctlr_info *h, 5387592a0ad5SWebb Scales struct CommandList *c, struct scsi_cmnd *cmd, 5388592a0ad5SWebb Scales unsigned char *scsi3addr) 5389592a0ad5SWebb Scales { 5390592a0ad5SWebb Scales struct hpsa_scsi_dev_t *dev = cmd->device->hostdata; 5391592a0ad5SWebb Scales int rc = IO_ACCEL_INELIGIBLE; 5392592a0ad5SWebb Scales 539345e596cdSDon Brace if (!dev) 539445e596cdSDon Brace return SCSI_MLQUEUE_HOST_BUSY; 539545e596cdSDon Brace 5396592a0ad5SWebb Scales cmd->host_scribble = (unsigned char *) c; 5397592a0ad5SWebb Scales 5398592a0ad5SWebb Scales if (dev->offload_enabled) { 5399592a0ad5SWebb Scales hpsa_cmd_init(h, c->cmdindex, c); 5400592a0ad5SWebb Scales c->cmd_type = CMD_SCSI; 5401592a0ad5SWebb Scales c->scsi_cmd = cmd; 5402592a0ad5SWebb Scales rc = hpsa_scsi_ioaccel_raid_map(h, c); 5403592a0ad5SWebb Scales if (rc < 0) /* scsi_dma_map failed. */ 5404592a0ad5SWebb Scales rc = SCSI_MLQUEUE_HOST_BUSY; 5405a3144e0bSJoe Handzik } else if (dev->hba_ioaccel_enabled) { 5406592a0ad5SWebb Scales hpsa_cmd_init(h, c->cmdindex, c); 5407592a0ad5SWebb Scales c->cmd_type = CMD_SCSI; 5408592a0ad5SWebb Scales c->scsi_cmd = cmd; 5409592a0ad5SWebb Scales rc = hpsa_scsi_ioaccel_direct_map(h, c); 5410592a0ad5SWebb Scales if (rc < 0) /* scsi_dma_map failed. */ 5411592a0ad5SWebb Scales rc = SCSI_MLQUEUE_HOST_BUSY; 5412592a0ad5SWebb Scales } 5413592a0ad5SWebb Scales return rc; 5414592a0ad5SWebb Scales } 5415592a0ad5SWebb Scales 5416080ef1ccSDon Brace static void hpsa_command_resubmit_worker(struct work_struct *work) 5417080ef1ccSDon Brace { 5418080ef1ccSDon Brace struct scsi_cmnd *cmd; 5419080ef1ccSDon Brace struct hpsa_scsi_dev_t *dev; 54208a0ff92cSWebb Scales struct CommandList *c = container_of(work, struct CommandList, work); 5421080ef1ccSDon Brace 5422080ef1ccSDon Brace cmd = c->scsi_cmd; 5423080ef1ccSDon Brace dev = cmd->device->hostdata; 5424080ef1ccSDon Brace if (!dev) { 5425080ef1ccSDon Brace cmd->result = DID_NO_CONNECT << 16; 54268a0ff92cSWebb Scales return hpsa_cmd_free_and_done(c->h, c, cmd); 5427080ef1ccSDon Brace } 5428d604f533SWebb Scales if (c->reset_pending) 5429d2315ce6SDon Brace return hpsa_cmd_free_and_done(c->h, c, cmd); 5430592a0ad5SWebb Scales if (c->cmd_type == CMD_IOACCEL2) { 5431592a0ad5SWebb Scales struct ctlr_info *h = c->h; 5432592a0ad5SWebb Scales struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex]; 5433592a0ad5SWebb Scales int rc; 5434592a0ad5SWebb Scales 5435592a0ad5SWebb Scales if (c2->error_data.serv_response == 5436592a0ad5SWebb Scales IOACCEL2_STATUS_SR_TASK_COMP_SET_FULL) { 5437592a0ad5SWebb Scales rc = hpsa_ioaccel_submit(h, c, cmd, dev->scsi3addr); 5438592a0ad5SWebb Scales if (rc == 0) 5439592a0ad5SWebb Scales return; 5440592a0ad5SWebb Scales if (rc == SCSI_MLQUEUE_HOST_BUSY) { 5441592a0ad5SWebb Scales /* 5442592a0ad5SWebb Scales * If we get here, it means dma mapping failed. 5443592a0ad5SWebb Scales * Try again via scsi mid layer, which will 5444592a0ad5SWebb Scales * then get SCSI_MLQUEUE_HOST_BUSY. 5445592a0ad5SWebb Scales */ 5446592a0ad5SWebb Scales cmd->result = DID_IMM_RETRY << 16; 54478a0ff92cSWebb Scales return hpsa_cmd_free_and_done(h, c, cmd); 5448592a0ad5SWebb Scales } 5449592a0ad5SWebb Scales /* else, fall thru and resubmit down CISS path */ 5450592a0ad5SWebb Scales } 5451592a0ad5SWebb Scales } 5452360c73bdSStephen Cameron hpsa_cmd_partial_init(c->h, c->cmdindex, c); 5453080ef1ccSDon Brace if (hpsa_ciss_submit(c->h, c, cmd, dev->scsi3addr)) { 5454080ef1ccSDon Brace /* 5455080ef1ccSDon Brace * If we get here, it means dma mapping failed. Try 5456080ef1ccSDon Brace * again via scsi mid layer, which will then get 5457080ef1ccSDon Brace * SCSI_MLQUEUE_HOST_BUSY. 5458592a0ad5SWebb Scales * 5459592a0ad5SWebb Scales * hpsa_ciss_submit will have already freed c 5460592a0ad5SWebb Scales * if it encountered a dma mapping failure. 5461080ef1ccSDon Brace */ 5462080ef1ccSDon Brace cmd->result = DID_IMM_RETRY << 16; 5463080ef1ccSDon Brace cmd->scsi_done(cmd); 5464080ef1ccSDon Brace } 5465080ef1ccSDon Brace } 5466080ef1ccSDon Brace 5467574f05d3SStephen Cameron /* Running in struct Scsi_Host->host_lock less mode */ 5468574f05d3SStephen Cameron static int hpsa_scsi_queue_command(struct Scsi_Host *sh, struct scsi_cmnd *cmd) 5469574f05d3SStephen Cameron { 5470574f05d3SStephen Cameron struct ctlr_info *h; 5471574f05d3SStephen Cameron struct hpsa_scsi_dev_t *dev; 5472574f05d3SStephen Cameron unsigned char scsi3addr[8]; 5473574f05d3SStephen Cameron struct CommandList *c; 5474574f05d3SStephen Cameron int rc = 0; 5475574f05d3SStephen Cameron 5476574f05d3SStephen Cameron /* Get the ptr to our adapter structure out of cmd->host. */ 5477574f05d3SStephen Cameron h = sdev_to_hba(cmd->device); 547873153fe5SWebb Scales 547973153fe5SWebb Scales BUG_ON(cmd->request->tag < 0); 548073153fe5SWebb Scales 5481574f05d3SStephen Cameron dev = cmd->device->hostdata; 5482574f05d3SStephen Cameron if (!dev) { 54831ccde700SHannes Reinecke cmd->result = DID_NO_CONNECT << 16; 5484ba74fdc4SDon Brace cmd->scsi_done(cmd); 5485ba74fdc4SDon Brace return 0; 5486ba74fdc4SDon Brace } 5487ba74fdc4SDon Brace 5488ba74fdc4SDon Brace if (dev->removed) { 5489574f05d3SStephen Cameron cmd->result = DID_NO_CONNECT << 16; 5490574f05d3SStephen Cameron cmd->scsi_done(cmd); 5491574f05d3SStephen Cameron return 0; 5492574f05d3SStephen Cameron } 549373153fe5SWebb Scales 5494574f05d3SStephen Cameron memcpy(scsi3addr, dev->scsi3addr, sizeof(scsi3addr)); 5495574f05d3SStephen Cameron 5496574f05d3SStephen Cameron if (unlikely(lockup_detected(h))) { 549725163bd5SWebb Scales cmd->result = DID_NO_CONNECT << 16; 5498574f05d3SStephen Cameron cmd->scsi_done(cmd); 5499574f05d3SStephen Cameron return 0; 5500574f05d3SStephen Cameron } 550173153fe5SWebb Scales c = cmd_tagged_alloc(h, cmd); 5502574f05d3SStephen Cameron 5503407863cbSStephen Cameron /* 5504407863cbSStephen Cameron * Call alternate submit routine for I/O accelerated commands. 5505574f05d3SStephen Cameron * Retries always go down the normal I/O path. 5506574f05d3SStephen Cameron */ 5507574f05d3SStephen Cameron if (likely(cmd->retries == 0 && 550857292b58SChristoph Hellwig !blk_rq_is_passthrough(cmd->request) && 5509574f05d3SStephen Cameron h->acciopath_status)) { 5510592a0ad5SWebb Scales rc = hpsa_ioaccel_submit(h, c, cmd, scsi3addr); 5511574f05d3SStephen Cameron if (rc == 0) 5512592a0ad5SWebb Scales return 0; 5513592a0ad5SWebb Scales if (rc == SCSI_MLQUEUE_HOST_BUSY) { 551473153fe5SWebb Scales hpsa_cmd_resolve_and_free(h, c); 5515574f05d3SStephen Cameron return SCSI_MLQUEUE_HOST_BUSY; 5516574f05d3SStephen Cameron } 5517574f05d3SStephen Cameron } 5518574f05d3SStephen Cameron return hpsa_ciss_submit(h, c, cmd, scsi3addr); 5519574f05d3SStephen Cameron } 5520574f05d3SStephen Cameron 55218ebc9248SWebb Scales static void hpsa_scan_complete(struct ctlr_info *h) 55225f389360SStephen M. Cameron { 55235f389360SStephen M. Cameron unsigned long flags; 55245f389360SStephen M. Cameron 55255f389360SStephen M. Cameron spin_lock_irqsave(&h->scan_lock, flags); 55265f389360SStephen M. Cameron h->scan_finished = 1; 552787b9e6aaSDon Brace wake_up(&h->scan_wait_queue); 55285f389360SStephen M. Cameron spin_unlock_irqrestore(&h->scan_lock, flags); 55295f389360SStephen M. Cameron } 55305f389360SStephen M. Cameron 5531a08a8471SStephen M. Cameron static void hpsa_scan_start(struct Scsi_Host *sh) 5532a08a8471SStephen M. Cameron { 5533a08a8471SStephen M. Cameron struct ctlr_info *h = shost_to_hba(sh); 5534a08a8471SStephen M. Cameron unsigned long flags; 5535a08a8471SStephen M. Cameron 55368ebc9248SWebb Scales /* 55378ebc9248SWebb Scales * Don't let rescans be initiated on a controller known to be locked 55388ebc9248SWebb Scales * up. If the controller locks up *during* a rescan, that thread is 55398ebc9248SWebb Scales * probably hosed, but at least we can prevent new rescan threads from 55408ebc9248SWebb Scales * piling up on a locked up controller. 55418ebc9248SWebb Scales */ 55428ebc9248SWebb Scales if (unlikely(lockup_detected(h))) 55438ebc9248SWebb Scales return hpsa_scan_complete(h); 55445f389360SStephen M. Cameron 554587b9e6aaSDon Brace /* 554687b9e6aaSDon Brace * If a scan is already waiting to run, no need to add another 554787b9e6aaSDon Brace */ 554887b9e6aaSDon Brace spin_lock_irqsave(&h->scan_lock, flags); 554987b9e6aaSDon Brace if (h->scan_waiting) { 555087b9e6aaSDon Brace spin_unlock_irqrestore(&h->scan_lock, flags); 555187b9e6aaSDon Brace return; 555287b9e6aaSDon Brace } 555387b9e6aaSDon Brace 555487b9e6aaSDon Brace spin_unlock_irqrestore(&h->scan_lock, flags); 555587b9e6aaSDon Brace 5556a08a8471SStephen M. Cameron /* wait until any scan already in progress is finished. */ 5557a08a8471SStephen M. Cameron while (1) { 5558a08a8471SStephen M. Cameron spin_lock_irqsave(&h->scan_lock, flags); 5559a08a8471SStephen M. Cameron if (h->scan_finished) 5560a08a8471SStephen M. Cameron break; 556187b9e6aaSDon Brace h->scan_waiting = 1; 5562a08a8471SStephen M. Cameron spin_unlock_irqrestore(&h->scan_lock, flags); 5563a08a8471SStephen M. Cameron wait_event(h->scan_wait_queue, h->scan_finished); 5564a08a8471SStephen M. Cameron /* Note: We don't need to worry about a race between this 5565a08a8471SStephen M. Cameron * thread and driver unload because the midlayer will 5566a08a8471SStephen M. Cameron * have incremented the reference count, so unload won't 5567a08a8471SStephen M. Cameron * happen if we're in here. 5568a08a8471SStephen M. Cameron */ 5569a08a8471SStephen M. Cameron } 5570a08a8471SStephen M. Cameron h->scan_finished = 0; /* mark scan as in progress */ 557187b9e6aaSDon Brace h->scan_waiting = 0; 5572a08a8471SStephen M. Cameron spin_unlock_irqrestore(&h->scan_lock, flags); 5573a08a8471SStephen M. Cameron 55748ebc9248SWebb Scales if (unlikely(lockup_detected(h))) 55758ebc9248SWebb Scales return hpsa_scan_complete(h); 55765f389360SStephen M. Cameron 5577bfd7546cSDon Brace /* 5578bfd7546cSDon Brace * Do the scan after a reset completion 5579bfd7546cSDon Brace */ 5580c59d04f3SDon Brace spin_lock_irqsave(&h->reset_lock, flags); 5581bfd7546cSDon Brace if (h->reset_in_progress) { 5582bfd7546cSDon Brace h->drv_req_rescan = 1; 5583c59d04f3SDon Brace spin_unlock_irqrestore(&h->reset_lock, flags); 55843b476aa2SDon Brace hpsa_scan_complete(h); 5585bfd7546cSDon Brace return; 5586bfd7546cSDon Brace } 5587c59d04f3SDon Brace spin_unlock_irqrestore(&h->reset_lock, flags); 5588bfd7546cSDon Brace 55898aa60681SDon Brace hpsa_update_scsi_devices(h); 5590a08a8471SStephen M. Cameron 55918ebc9248SWebb Scales hpsa_scan_complete(h); 5592a08a8471SStephen M. Cameron } 5593a08a8471SStephen M. Cameron 55947c0a0229SDon Brace static int hpsa_change_queue_depth(struct scsi_device *sdev, int qdepth) 55957c0a0229SDon Brace { 559603383736SDon Brace struct hpsa_scsi_dev_t *logical_drive = sdev->hostdata; 559703383736SDon Brace 559803383736SDon Brace if (!logical_drive) 559903383736SDon Brace return -ENODEV; 56007c0a0229SDon Brace 56017c0a0229SDon Brace if (qdepth < 1) 56027c0a0229SDon Brace qdepth = 1; 560303383736SDon Brace else if (qdepth > logical_drive->queue_depth) 560403383736SDon Brace qdepth = logical_drive->queue_depth; 560503383736SDon Brace 560603383736SDon Brace return scsi_change_queue_depth(sdev, qdepth); 56077c0a0229SDon Brace } 56087c0a0229SDon Brace 5609a08a8471SStephen M. Cameron static int hpsa_scan_finished(struct Scsi_Host *sh, 5610a08a8471SStephen M. Cameron unsigned long elapsed_time) 5611a08a8471SStephen M. Cameron { 5612a08a8471SStephen M. Cameron struct ctlr_info *h = shost_to_hba(sh); 5613a08a8471SStephen M. Cameron unsigned long flags; 5614a08a8471SStephen M. Cameron int finished; 5615a08a8471SStephen M. Cameron 5616a08a8471SStephen M. Cameron spin_lock_irqsave(&h->scan_lock, flags); 5617a08a8471SStephen M. Cameron finished = h->scan_finished; 5618a08a8471SStephen M. Cameron spin_unlock_irqrestore(&h->scan_lock, flags); 5619a08a8471SStephen M. Cameron return finished; 5620a08a8471SStephen M. Cameron } 5621a08a8471SStephen M. Cameron 56222946e82bSRobert Elliott static int hpsa_scsi_host_alloc(struct ctlr_info *h) 5623edd16368SStephen M. Cameron { 5624b705690dSStephen M. Cameron struct Scsi_Host *sh; 5625edd16368SStephen M. Cameron 5626b705690dSStephen M. Cameron sh = scsi_host_alloc(&hpsa_driver_template, sizeof(h)); 56272946e82bSRobert Elliott if (sh == NULL) { 56282946e82bSRobert Elliott dev_err(&h->pdev->dev, "scsi_host_alloc failed\n"); 56292946e82bSRobert Elliott return -ENOMEM; 56302946e82bSRobert Elliott } 5631b705690dSStephen M. Cameron 5632b705690dSStephen M. Cameron sh->io_port = 0; 5633b705690dSStephen M. Cameron sh->n_io_port = 0; 5634b705690dSStephen M. Cameron sh->this_id = -1; 5635b705690dSStephen M. Cameron sh->max_channel = 3; 5636b705690dSStephen M. Cameron sh->max_cmd_len = MAX_COMMAND_SIZE; 5637b705690dSStephen M. Cameron sh->max_lun = HPSA_MAX_LUN; 5638b705690dSStephen M. Cameron sh->max_id = HPSA_MAX_LUN; 563941ce4c35SStephen Cameron sh->can_queue = h->nr_cmds - HPSA_NRESERVED_CMDS; 5640d54c5c24SStephen Cameron sh->cmd_per_lun = sh->can_queue; 5641b705690dSStephen M. Cameron sh->sg_tablesize = h->maxsgentries; 5642d04e62b9SKevin Barnett sh->transportt = hpsa_sas_transport_template; 5643b705690dSStephen M. Cameron sh->hostdata[0] = (unsigned long) h; 5644bc2bb154SChristoph Hellwig sh->irq = pci_irq_vector(h->pdev, 0); 5645b705690dSStephen M. Cameron sh->unique_id = sh->irq; 564664d513acSChristoph Hellwig 56472946e82bSRobert Elliott h->scsi_host = sh; 56482946e82bSRobert Elliott return 0; 56492946e82bSRobert Elliott } 56502946e82bSRobert Elliott 56512946e82bSRobert Elliott static int hpsa_scsi_add_host(struct ctlr_info *h) 56522946e82bSRobert Elliott { 56532946e82bSRobert Elliott int rv; 56542946e82bSRobert Elliott 56552946e82bSRobert Elliott rv = scsi_add_host(h->scsi_host, &h->pdev->dev); 56562946e82bSRobert Elliott if (rv) { 56572946e82bSRobert Elliott dev_err(&h->pdev->dev, "scsi_add_host failed\n"); 56582946e82bSRobert Elliott return rv; 56592946e82bSRobert Elliott } 56602946e82bSRobert Elliott scsi_scan_host(h->scsi_host); 56612946e82bSRobert Elliott return 0; 5662edd16368SStephen M. Cameron } 5663edd16368SStephen M. Cameron 5664b69324ffSWebb Scales /* 566573153fe5SWebb Scales * The block layer has already gone to the trouble of picking out a unique, 566673153fe5SWebb Scales * small-integer tag for this request. We use an offset from that value as 566773153fe5SWebb Scales * an index to select our command block. (The offset allows us to reserve the 566873153fe5SWebb Scales * low-numbered entries for our own uses.) 566973153fe5SWebb Scales */ 567073153fe5SWebb Scales static int hpsa_get_cmd_index(struct scsi_cmnd *scmd) 567173153fe5SWebb Scales { 567273153fe5SWebb Scales int idx = scmd->request->tag; 567373153fe5SWebb Scales 567473153fe5SWebb Scales if (idx < 0) 567573153fe5SWebb Scales return idx; 567673153fe5SWebb Scales 567773153fe5SWebb Scales /* Offset to leave space for internal cmds. */ 567873153fe5SWebb Scales return idx += HPSA_NRESERVED_CMDS; 567973153fe5SWebb Scales } 568073153fe5SWebb Scales 568173153fe5SWebb Scales /* 5682b69324ffSWebb Scales * Send a TEST_UNIT_READY command to the specified LUN using the specified 5683b69324ffSWebb Scales * reply queue; returns zero if the unit is ready, and non-zero otherwise. 5684b69324ffSWebb Scales */ 5685b69324ffSWebb Scales static int hpsa_send_test_unit_ready(struct ctlr_info *h, 5686b69324ffSWebb Scales struct CommandList *c, unsigned char lunaddr[], 5687b69324ffSWebb Scales int reply_queue) 5688edd16368SStephen M. Cameron { 56898919358eSTomas Henzl int rc; 5690edd16368SStephen M. Cameron 5691a2dac136SStephen M. Cameron /* Send the Test Unit Ready, fill_cmd can't fail, no mapping */ 5692a2dac136SStephen M. Cameron (void) fill_cmd(c, TEST_UNIT_READY, h, 5693a2dac136SStephen M. Cameron NULL, 0, 0, lunaddr, TYPE_CMD); 5694c448ecfaSDon Brace rc = hpsa_scsi_do_simple_cmd(h, c, reply_queue, DEFAULT_TIMEOUT); 569525163bd5SWebb Scales if (rc) 5696b69324ffSWebb Scales return rc; 5697edd16368SStephen M. Cameron /* no unmap needed here because no data xfer. */ 5698edd16368SStephen M. Cameron 5699b69324ffSWebb Scales /* Check if the unit is already ready. */ 5700edd16368SStephen M. Cameron if (c->err_info->CommandStatus == CMD_SUCCESS) 5701b69324ffSWebb Scales return 0; 5702edd16368SStephen M. Cameron 5703b69324ffSWebb Scales /* 5704b69324ffSWebb Scales * The first command sent after reset will receive "unit attention" to 5705b69324ffSWebb Scales * indicate that the LUN has been reset...this is actually what we're 5706b69324ffSWebb Scales * looking for (but, success is good too). 5707b69324ffSWebb Scales */ 5708edd16368SStephen M. Cameron if (c->err_info->CommandStatus == CMD_TARGET_STATUS && 5709edd16368SStephen M. Cameron c->err_info->ScsiStatus == SAM_STAT_CHECK_CONDITION && 5710edd16368SStephen M. Cameron (c->err_info->SenseInfo[2] == NO_SENSE || 5711edd16368SStephen M. Cameron c->err_info->SenseInfo[2] == UNIT_ATTENTION)) 5712b69324ffSWebb Scales return 0; 5713b69324ffSWebb Scales 5714b69324ffSWebb Scales return 1; 5715b69324ffSWebb Scales } 5716b69324ffSWebb Scales 5717b69324ffSWebb Scales /* 5718b69324ffSWebb Scales * Wait for a TEST_UNIT_READY command to complete, retrying as necessary; 5719b69324ffSWebb Scales * returns zero when the unit is ready, and non-zero when giving up. 5720b69324ffSWebb Scales */ 5721b69324ffSWebb Scales static int hpsa_wait_for_test_unit_ready(struct ctlr_info *h, 5722b69324ffSWebb Scales struct CommandList *c, 5723b69324ffSWebb Scales unsigned char lunaddr[], int reply_queue) 5724b69324ffSWebb Scales { 5725b69324ffSWebb Scales int rc; 5726b69324ffSWebb Scales int count = 0; 5727b69324ffSWebb Scales int waittime = 1; /* seconds */ 5728b69324ffSWebb Scales 5729b69324ffSWebb Scales /* Send test unit ready until device ready, or give up. */ 5730b69324ffSWebb Scales for (count = 0; count < HPSA_TUR_RETRY_LIMIT; count++) { 5731b69324ffSWebb Scales 5732b69324ffSWebb Scales /* 5733b69324ffSWebb Scales * Wait for a bit. do this first, because if we send 5734b69324ffSWebb Scales * the TUR right away, the reset will just abort it. 5735b69324ffSWebb Scales */ 5736b69324ffSWebb Scales msleep(1000 * waittime); 5737b69324ffSWebb Scales 5738b69324ffSWebb Scales rc = hpsa_send_test_unit_ready(h, c, lunaddr, reply_queue); 5739b69324ffSWebb Scales if (!rc) 5740edd16368SStephen M. Cameron break; 5741b69324ffSWebb Scales 5742b69324ffSWebb Scales /* Increase wait time with each try, up to a point. */ 5743b69324ffSWebb Scales if (waittime < HPSA_MAX_WAIT_INTERVAL_SECS) 5744b69324ffSWebb Scales waittime *= 2; 5745b69324ffSWebb Scales 5746b69324ffSWebb Scales dev_warn(&h->pdev->dev, 5747b69324ffSWebb Scales "waiting %d secs for device to become ready.\n", 5748b69324ffSWebb Scales waittime); 5749b69324ffSWebb Scales } 5750b69324ffSWebb Scales 5751b69324ffSWebb Scales return rc; 5752b69324ffSWebb Scales } 5753b69324ffSWebb Scales 5754b69324ffSWebb Scales static int wait_for_device_to_become_ready(struct ctlr_info *h, 5755b69324ffSWebb Scales unsigned char lunaddr[], 5756b69324ffSWebb Scales int reply_queue) 5757b69324ffSWebb Scales { 5758b69324ffSWebb Scales int first_queue; 5759b69324ffSWebb Scales int last_queue; 5760b69324ffSWebb Scales int rq; 5761b69324ffSWebb Scales int rc = 0; 5762b69324ffSWebb Scales struct CommandList *c; 5763b69324ffSWebb Scales 5764b69324ffSWebb Scales c = cmd_alloc(h); 5765b69324ffSWebb Scales 5766b69324ffSWebb Scales /* 5767b69324ffSWebb Scales * If no specific reply queue was requested, then send the TUR 5768b69324ffSWebb Scales * repeatedly, requesting a reply on each reply queue; otherwise execute 5769b69324ffSWebb Scales * the loop exactly once using only the specified queue. 5770b69324ffSWebb Scales */ 5771b69324ffSWebb Scales if (reply_queue == DEFAULT_REPLY_QUEUE) { 5772b69324ffSWebb Scales first_queue = 0; 5773b69324ffSWebb Scales last_queue = h->nreply_queues - 1; 5774b69324ffSWebb Scales } else { 5775b69324ffSWebb Scales first_queue = reply_queue; 5776b69324ffSWebb Scales last_queue = reply_queue; 5777b69324ffSWebb Scales } 5778b69324ffSWebb Scales 5779b69324ffSWebb Scales for (rq = first_queue; rq <= last_queue; rq++) { 5780b69324ffSWebb Scales rc = hpsa_wait_for_test_unit_ready(h, c, lunaddr, rq); 5781b69324ffSWebb Scales if (rc) 5782b69324ffSWebb Scales break; 5783edd16368SStephen M. Cameron } 5784edd16368SStephen M. Cameron 5785edd16368SStephen M. Cameron if (rc) 5786edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "giving up on device.\n"); 5787edd16368SStephen M. Cameron else 5788edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "device is ready.\n"); 5789edd16368SStephen M. Cameron 579045fcb86eSStephen Cameron cmd_free(h, c); 5791edd16368SStephen M. Cameron return rc; 5792edd16368SStephen M. Cameron } 5793edd16368SStephen M. Cameron 5794edd16368SStephen M. Cameron /* Need at least one of these error handlers to keep ../scsi/hosts.c from 5795edd16368SStephen M. Cameron * complaining. Doing a host- or bus-reset can't do anything good here. 5796edd16368SStephen M. Cameron */ 5797edd16368SStephen M. Cameron static int hpsa_eh_device_reset_handler(struct scsi_cmnd *scsicmd) 5798edd16368SStephen M. Cameron { 5799c59d04f3SDon Brace int rc = SUCCESS; 5800edd16368SStephen M. Cameron struct ctlr_info *h; 5801edd16368SStephen M. Cameron struct hpsa_scsi_dev_t *dev; 58020b9b7b6eSScott Teel u8 reset_type; 58032dc127bbSDan Carpenter char msg[48]; 5804c59d04f3SDon Brace unsigned long flags; 5805edd16368SStephen M. Cameron 5806edd16368SStephen M. Cameron /* find the controller to which the command to be aborted was sent */ 5807edd16368SStephen M. Cameron h = sdev_to_hba(scsicmd->device); 5808edd16368SStephen M. Cameron if (h == NULL) /* paranoia */ 5809edd16368SStephen M. Cameron return FAILED; 5810e345893bSDon Brace 5811c59d04f3SDon Brace spin_lock_irqsave(&h->reset_lock, flags); 5812c59d04f3SDon Brace h->reset_in_progress = 1; 5813c59d04f3SDon Brace spin_unlock_irqrestore(&h->reset_lock, flags); 5814c59d04f3SDon Brace 5815c59d04f3SDon Brace if (lockup_detected(h)) { 5816c59d04f3SDon Brace rc = FAILED; 5817c59d04f3SDon Brace goto return_reset_status; 5818c59d04f3SDon Brace } 5819e345893bSDon Brace 5820edd16368SStephen M. Cameron dev = scsicmd->device->hostdata; 5821edd16368SStephen M. Cameron if (!dev) { 5822d604f533SWebb Scales dev_err(&h->pdev->dev, "%s: device lookup failed\n", __func__); 5823c59d04f3SDon Brace rc = FAILED; 5824c59d04f3SDon Brace goto return_reset_status; 5825edd16368SStephen M. Cameron } 582625163bd5SWebb Scales 5827c59d04f3SDon Brace if (dev->devtype == TYPE_ENCLOSURE) { 5828c59d04f3SDon Brace rc = SUCCESS; 5829c59d04f3SDon Brace goto return_reset_status; 5830c59d04f3SDon Brace } 5831ef8a5203SDon Brace 583225163bd5SWebb Scales /* if controller locked up, we can guarantee command won't complete */ 583325163bd5SWebb Scales if (lockup_detected(h)) { 58342dc127bbSDan Carpenter snprintf(msg, sizeof(msg), 58352dc127bbSDan Carpenter "cmd %d RESET FAILED, lockup detected", 583673153fe5SWebb Scales hpsa_get_cmd_index(scsicmd)); 583773153fe5SWebb Scales hpsa_show_dev_msg(KERN_WARNING, h, dev, msg); 5838c59d04f3SDon Brace rc = FAILED; 5839c59d04f3SDon Brace goto return_reset_status; 584025163bd5SWebb Scales } 584125163bd5SWebb Scales 584225163bd5SWebb Scales /* this reset request might be the result of a lockup; check */ 584325163bd5SWebb Scales if (detect_controller_lockup(h)) { 58442dc127bbSDan Carpenter snprintf(msg, sizeof(msg), 58452dc127bbSDan Carpenter "cmd %d RESET FAILED, new lockup detected", 584673153fe5SWebb Scales hpsa_get_cmd_index(scsicmd)); 584773153fe5SWebb Scales hpsa_show_dev_msg(KERN_WARNING, h, dev, msg); 5848c59d04f3SDon Brace rc = FAILED; 5849c59d04f3SDon Brace goto return_reset_status; 585025163bd5SWebb Scales } 585125163bd5SWebb Scales 5852d604f533SWebb Scales /* Do not attempt on controller */ 5853c59d04f3SDon Brace if (is_hba_lunid(dev->scsi3addr)) { 5854c59d04f3SDon Brace rc = SUCCESS; 5855c59d04f3SDon Brace goto return_reset_status; 5856c59d04f3SDon Brace } 5857d604f533SWebb Scales 58580b9b7b6eSScott Teel if (is_logical_dev_addr_mode(dev->scsi3addr)) 58590b9b7b6eSScott Teel reset_type = HPSA_DEVICE_RESET_MSG; 58600b9b7b6eSScott Teel else 58610b9b7b6eSScott Teel reset_type = HPSA_PHYS_TARGET_RESET; 58620b9b7b6eSScott Teel 58630b9b7b6eSScott Teel sprintf(msg, "resetting %s", 58640b9b7b6eSScott Teel reset_type == HPSA_DEVICE_RESET_MSG ? "logical " : "physical "); 58650b9b7b6eSScott Teel hpsa_show_dev_msg(KERN_WARNING, h, dev, msg); 586625163bd5SWebb Scales 5867edd16368SStephen M. Cameron /* send a reset to the SCSI LUN which the command was sent to */ 58680b9b7b6eSScott Teel rc = hpsa_do_reset(h, dev, dev->scsi3addr, reset_type, 586925163bd5SWebb Scales DEFAULT_REPLY_QUEUE); 5870c59d04f3SDon Brace if (rc == 0) 5871c59d04f3SDon Brace rc = SUCCESS; 5872c59d04f3SDon Brace else 5873c59d04f3SDon Brace rc = FAILED; 5874c59d04f3SDon Brace 58750b9b7b6eSScott Teel sprintf(msg, "reset %s %s", 58760b9b7b6eSScott Teel reset_type == HPSA_DEVICE_RESET_MSG ? "logical " : "physical ", 5877c59d04f3SDon Brace rc == SUCCESS ? "completed successfully" : "failed"); 5878d604f533SWebb Scales hpsa_show_dev_msg(KERN_WARNING, h, dev, msg); 5879c59d04f3SDon Brace 5880c59d04f3SDon Brace return_reset_status: 5881c59d04f3SDon Brace spin_lock_irqsave(&h->reset_lock, flags); 5882da03ded0SDon Brace h->reset_in_progress = 0; 5883c59d04f3SDon Brace spin_unlock_irqrestore(&h->reset_lock, flags); 5884c59d04f3SDon Brace return rc; 5885edd16368SStephen M. Cameron } 5886edd16368SStephen M. Cameron 5887edd16368SStephen M. Cameron /* 588873153fe5SWebb Scales * For operations with an associated SCSI command, a command block is allocated 588973153fe5SWebb Scales * at init, and managed by cmd_tagged_alloc() and cmd_tagged_free() using the 589073153fe5SWebb Scales * block request tag as an index into a table of entries. cmd_tagged_free() is 589173153fe5SWebb Scales * the complement, although cmd_free() may be called instead. 589273153fe5SWebb Scales */ 589373153fe5SWebb Scales static struct CommandList *cmd_tagged_alloc(struct ctlr_info *h, 589473153fe5SWebb Scales struct scsi_cmnd *scmd) 589573153fe5SWebb Scales { 589673153fe5SWebb Scales int idx = hpsa_get_cmd_index(scmd); 589773153fe5SWebb Scales struct CommandList *c = h->cmd_pool + idx; 589873153fe5SWebb Scales 589973153fe5SWebb Scales if (idx < HPSA_NRESERVED_CMDS || idx >= h->nr_cmds) { 590073153fe5SWebb Scales dev_err(&h->pdev->dev, "Bad block tag: %d not in [%d..%d]\n", 590173153fe5SWebb Scales idx, HPSA_NRESERVED_CMDS, h->nr_cmds - 1); 590273153fe5SWebb Scales /* The index value comes from the block layer, so if it's out of 590373153fe5SWebb Scales * bounds, it's probably not our bug. 590473153fe5SWebb Scales */ 590573153fe5SWebb Scales BUG(); 590673153fe5SWebb Scales } 590773153fe5SWebb Scales 590873153fe5SWebb Scales atomic_inc(&c->refcount); 590973153fe5SWebb Scales if (unlikely(!hpsa_is_cmd_idle(c))) { 591073153fe5SWebb Scales /* 591173153fe5SWebb Scales * We expect that the SCSI layer will hand us a unique tag 591273153fe5SWebb Scales * value. Thus, there should never be a collision here between 591373153fe5SWebb Scales * two requests...because if the selected command isn't idle 591473153fe5SWebb Scales * then someone is going to be very disappointed. 591573153fe5SWebb Scales */ 591673153fe5SWebb Scales dev_err(&h->pdev->dev, 591773153fe5SWebb Scales "tag collision (tag=%d) in cmd_tagged_alloc().\n", 591873153fe5SWebb Scales idx); 591973153fe5SWebb Scales if (c->scsi_cmd != NULL) 592073153fe5SWebb Scales scsi_print_command(c->scsi_cmd); 592173153fe5SWebb Scales scsi_print_command(scmd); 592273153fe5SWebb Scales } 592373153fe5SWebb Scales 592473153fe5SWebb Scales hpsa_cmd_partial_init(h, idx, c); 592573153fe5SWebb Scales return c; 592673153fe5SWebb Scales } 592773153fe5SWebb Scales 592873153fe5SWebb Scales static void cmd_tagged_free(struct ctlr_info *h, struct CommandList *c) 592973153fe5SWebb Scales { 593073153fe5SWebb Scales /* 593173153fe5SWebb Scales * Release our reference to the block. We don't need to do anything 593208ec46f6SDon Brace * else to free it, because it is accessed by index. 593373153fe5SWebb Scales */ 593473153fe5SWebb Scales (void)atomic_dec(&c->refcount); 593573153fe5SWebb Scales } 593673153fe5SWebb Scales 593773153fe5SWebb Scales /* 5938edd16368SStephen M. Cameron * For operations that cannot sleep, a command block is allocated at init, 5939edd16368SStephen M. Cameron * and managed by cmd_alloc() and cmd_free() using a simple bitmap to track 5940edd16368SStephen M. Cameron * which ones are free or in use. Lock must be held when calling this. 5941edd16368SStephen M. Cameron * cmd_free() is the complement. 5942bf43caf3SRobert Elliott * This function never gives up and returns NULL. If it hangs, 5943bf43caf3SRobert Elliott * another thread must call cmd_free() to free some tags. 5944edd16368SStephen M. Cameron */ 5945281a7fd0SWebb Scales 5946edd16368SStephen M. Cameron static struct CommandList *cmd_alloc(struct ctlr_info *h) 5947edd16368SStephen M. Cameron { 5948edd16368SStephen M. Cameron struct CommandList *c; 5949360c73bdSStephen Cameron int refcount, i; 595073153fe5SWebb Scales int offset = 0; 5951edd16368SStephen M. Cameron 595233811026SRobert Elliott /* 595333811026SRobert Elliott * There is some *extremely* small but non-zero chance that that 59544c413128SStephen M. Cameron * multiple threads could get in here, and one thread could 59554c413128SStephen M. Cameron * be scanning through the list of bits looking for a free 59564c413128SStephen M. Cameron * one, but the free ones are always behind him, and other 59574c413128SStephen M. Cameron * threads sneak in behind him and eat them before he can 59584c413128SStephen M. Cameron * get to them, so that while there is always a free one, a 59594c413128SStephen M. Cameron * very unlucky thread might be starved anyway, never able to 59604c413128SStephen M. Cameron * beat the other threads. In reality, this happens so 59614c413128SStephen M. Cameron * infrequently as to be indistinguishable from never. 596273153fe5SWebb Scales * 596373153fe5SWebb Scales * Note that we start allocating commands before the SCSI host structure 596473153fe5SWebb Scales * is initialized. Since the search starts at bit zero, this 596573153fe5SWebb Scales * all works, since we have at least one command structure available; 596673153fe5SWebb Scales * however, it means that the structures with the low indexes have to be 596773153fe5SWebb Scales * reserved for driver-initiated requests, while requests from the block 596873153fe5SWebb Scales * layer will use the higher indexes. 59694c413128SStephen M. Cameron */ 59704c413128SStephen M. Cameron 5971281a7fd0SWebb Scales for (;;) { 597273153fe5SWebb Scales i = find_next_zero_bit(h->cmd_pool_bits, 597373153fe5SWebb Scales HPSA_NRESERVED_CMDS, 597473153fe5SWebb Scales offset); 597573153fe5SWebb Scales if (unlikely(i >= HPSA_NRESERVED_CMDS)) { 5976281a7fd0SWebb Scales offset = 0; 5977281a7fd0SWebb Scales continue; 5978281a7fd0SWebb Scales } 5979edd16368SStephen M. Cameron c = h->cmd_pool + i; 5980281a7fd0SWebb Scales refcount = atomic_inc_return(&c->refcount); 5981281a7fd0SWebb Scales if (unlikely(refcount > 1)) { 5982281a7fd0SWebb Scales cmd_free(h, c); /* already in use */ 598373153fe5SWebb Scales offset = (i + 1) % HPSA_NRESERVED_CMDS; 5984281a7fd0SWebb Scales continue; 5985281a7fd0SWebb Scales } 5986281a7fd0SWebb Scales set_bit(i & (BITS_PER_LONG - 1), 5987281a7fd0SWebb Scales h->cmd_pool_bits + (i / BITS_PER_LONG)); 5988281a7fd0SWebb Scales break; /* it's ours now. */ 5989281a7fd0SWebb Scales } 5990360c73bdSStephen Cameron hpsa_cmd_partial_init(h, i, c); 5991edd16368SStephen M. Cameron return c; 5992edd16368SStephen M. Cameron } 5993edd16368SStephen M. Cameron 599473153fe5SWebb Scales /* 599573153fe5SWebb Scales * This is the complementary operation to cmd_alloc(). Note, however, in some 599673153fe5SWebb Scales * corner cases it may also be used to free blocks allocated by 599773153fe5SWebb Scales * cmd_tagged_alloc() in which case the ref-count decrement does the trick and 599873153fe5SWebb Scales * the clear-bit is harmless. 599973153fe5SWebb Scales */ 6000edd16368SStephen M. Cameron static void cmd_free(struct ctlr_info *h, struct CommandList *c) 6001edd16368SStephen M. Cameron { 6002281a7fd0SWebb Scales if (atomic_dec_and_test(&c->refcount)) { 6003edd16368SStephen M. Cameron int i; 6004edd16368SStephen M. Cameron 6005edd16368SStephen M. Cameron i = c - h->cmd_pool; 6006edd16368SStephen M. Cameron clear_bit(i & (BITS_PER_LONG - 1), 6007edd16368SStephen M. Cameron h->cmd_pool_bits + (i / BITS_PER_LONG)); 6008edd16368SStephen M. Cameron } 6009281a7fd0SWebb Scales } 6010edd16368SStephen M. Cameron 6011edd16368SStephen M. Cameron #ifdef CONFIG_COMPAT 6012edd16368SStephen M. Cameron 601342a91641SDon Brace static int hpsa_ioctl32_passthru(struct scsi_device *dev, int cmd, 601442a91641SDon Brace void __user *arg) 6015edd16368SStephen M. Cameron { 6016edd16368SStephen M. Cameron IOCTL32_Command_struct __user *arg32 = 6017edd16368SStephen M. Cameron (IOCTL32_Command_struct __user *) arg; 6018edd16368SStephen M. Cameron IOCTL_Command_struct arg64; 6019edd16368SStephen M. Cameron IOCTL_Command_struct __user *p = compat_alloc_user_space(sizeof(arg64)); 6020edd16368SStephen M. Cameron int err; 6021edd16368SStephen M. Cameron u32 cp; 6022edd16368SStephen M. Cameron 6023938abd84SVasiliy Kulikov memset(&arg64, 0, sizeof(arg64)); 6024edd16368SStephen M. Cameron err = 0; 6025edd16368SStephen M. Cameron err |= copy_from_user(&arg64.LUN_info, &arg32->LUN_info, 6026edd16368SStephen M. Cameron sizeof(arg64.LUN_info)); 6027edd16368SStephen M. Cameron err |= copy_from_user(&arg64.Request, &arg32->Request, 6028edd16368SStephen M. Cameron sizeof(arg64.Request)); 6029edd16368SStephen M. Cameron err |= copy_from_user(&arg64.error_info, &arg32->error_info, 6030edd16368SStephen M. Cameron sizeof(arg64.error_info)); 6031edd16368SStephen M. Cameron err |= get_user(arg64.buf_size, &arg32->buf_size); 6032edd16368SStephen M. Cameron err |= get_user(cp, &arg32->buf); 6033edd16368SStephen M. Cameron arg64.buf = compat_ptr(cp); 6034edd16368SStephen M. Cameron err |= copy_to_user(p, &arg64, sizeof(arg64)); 6035edd16368SStephen M. Cameron 6036edd16368SStephen M. Cameron if (err) 6037edd16368SStephen M. Cameron return -EFAULT; 6038edd16368SStephen M. Cameron 603942a91641SDon Brace err = hpsa_ioctl(dev, CCISS_PASSTHRU, p); 6040edd16368SStephen M. Cameron if (err) 6041edd16368SStephen M. Cameron return err; 6042edd16368SStephen M. Cameron err |= copy_in_user(&arg32->error_info, &p->error_info, 6043edd16368SStephen M. Cameron sizeof(arg32->error_info)); 6044edd16368SStephen M. Cameron if (err) 6045edd16368SStephen M. Cameron return -EFAULT; 6046edd16368SStephen M. Cameron return err; 6047edd16368SStephen M. Cameron } 6048edd16368SStephen M. Cameron 6049edd16368SStephen M. Cameron static int hpsa_ioctl32_big_passthru(struct scsi_device *dev, 605042a91641SDon Brace int cmd, void __user *arg) 6051edd16368SStephen M. Cameron { 6052edd16368SStephen M. Cameron BIG_IOCTL32_Command_struct __user *arg32 = 6053edd16368SStephen M. Cameron (BIG_IOCTL32_Command_struct __user *) arg; 6054edd16368SStephen M. Cameron BIG_IOCTL_Command_struct arg64; 6055edd16368SStephen M. Cameron BIG_IOCTL_Command_struct __user *p = 6056edd16368SStephen M. Cameron compat_alloc_user_space(sizeof(arg64)); 6057edd16368SStephen M. Cameron int err; 6058edd16368SStephen M. Cameron u32 cp; 6059edd16368SStephen M. Cameron 6060938abd84SVasiliy Kulikov memset(&arg64, 0, sizeof(arg64)); 6061edd16368SStephen M. Cameron err = 0; 6062edd16368SStephen M. Cameron err |= copy_from_user(&arg64.LUN_info, &arg32->LUN_info, 6063edd16368SStephen M. Cameron sizeof(arg64.LUN_info)); 6064edd16368SStephen M. Cameron err |= copy_from_user(&arg64.Request, &arg32->Request, 6065edd16368SStephen M. Cameron sizeof(arg64.Request)); 6066edd16368SStephen M. Cameron err |= copy_from_user(&arg64.error_info, &arg32->error_info, 6067edd16368SStephen M. Cameron sizeof(arg64.error_info)); 6068edd16368SStephen M. Cameron err |= get_user(arg64.buf_size, &arg32->buf_size); 6069edd16368SStephen M. Cameron err |= get_user(arg64.malloc_size, &arg32->malloc_size); 6070edd16368SStephen M. Cameron err |= get_user(cp, &arg32->buf); 6071edd16368SStephen M. Cameron arg64.buf = compat_ptr(cp); 6072edd16368SStephen M. Cameron err |= copy_to_user(p, &arg64, sizeof(arg64)); 6073edd16368SStephen M. Cameron 6074edd16368SStephen M. Cameron if (err) 6075edd16368SStephen M. Cameron return -EFAULT; 6076edd16368SStephen M. Cameron 607742a91641SDon Brace err = hpsa_ioctl(dev, CCISS_BIG_PASSTHRU, p); 6078edd16368SStephen M. Cameron if (err) 6079edd16368SStephen M. Cameron return err; 6080edd16368SStephen M. Cameron err |= copy_in_user(&arg32->error_info, &p->error_info, 6081edd16368SStephen M. Cameron sizeof(arg32->error_info)); 6082edd16368SStephen M. Cameron if (err) 6083edd16368SStephen M. Cameron return -EFAULT; 6084edd16368SStephen M. Cameron return err; 6085edd16368SStephen M. Cameron } 608671fe75a7SStephen M. Cameron 608742a91641SDon Brace static int hpsa_compat_ioctl(struct scsi_device *dev, int cmd, void __user *arg) 608871fe75a7SStephen M. Cameron { 608971fe75a7SStephen M. Cameron switch (cmd) { 609071fe75a7SStephen M. Cameron case CCISS_GETPCIINFO: 609171fe75a7SStephen M. Cameron case CCISS_GETINTINFO: 609271fe75a7SStephen M. Cameron case CCISS_SETINTINFO: 609371fe75a7SStephen M. Cameron case CCISS_GETNODENAME: 609471fe75a7SStephen M. Cameron case CCISS_SETNODENAME: 609571fe75a7SStephen M. Cameron case CCISS_GETHEARTBEAT: 609671fe75a7SStephen M. Cameron case CCISS_GETBUSTYPES: 609771fe75a7SStephen M. Cameron case CCISS_GETFIRMVER: 609871fe75a7SStephen M. Cameron case CCISS_GETDRIVVER: 609971fe75a7SStephen M. Cameron case CCISS_REVALIDVOLS: 610071fe75a7SStephen M. Cameron case CCISS_DEREGDISK: 610171fe75a7SStephen M. Cameron case CCISS_REGNEWDISK: 610271fe75a7SStephen M. Cameron case CCISS_REGNEWD: 610371fe75a7SStephen M. Cameron case CCISS_RESCANDISK: 610471fe75a7SStephen M. Cameron case CCISS_GETLUNINFO: 610571fe75a7SStephen M. Cameron return hpsa_ioctl(dev, cmd, arg); 610671fe75a7SStephen M. Cameron 610771fe75a7SStephen M. Cameron case CCISS_PASSTHRU32: 610871fe75a7SStephen M. Cameron return hpsa_ioctl32_passthru(dev, cmd, arg); 610971fe75a7SStephen M. Cameron case CCISS_BIG_PASSTHRU32: 611071fe75a7SStephen M. Cameron return hpsa_ioctl32_big_passthru(dev, cmd, arg); 611171fe75a7SStephen M. Cameron 611271fe75a7SStephen M. Cameron default: 611371fe75a7SStephen M. Cameron return -ENOIOCTLCMD; 611471fe75a7SStephen M. Cameron } 611571fe75a7SStephen M. Cameron } 6116edd16368SStephen M. Cameron #endif 6117edd16368SStephen M. Cameron 6118edd16368SStephen M. Cameron static int hpsa_getpciinfo_ioctl(struct ctlr_info *h, void __user *argp) 6119edd16368SStephen M. Cameron { 6120edd16368SStephen M. Cameron struct hpsa_pci_info pciinfo; 6121edd16368SStephen M. Cameron 6122edd16368SStephen M. Cameron if (!argp) 6123edd16368SStephen M. Cameron return -EINVAL; 6124edd16368SStephen M. Cameron pciinfo.domain = pci_domain_nr(h->pdev->bus); 6125edd16368SStephen M. Cameron pciinfo.bus = h->pdev->bus->number; 6126edd16368SStephen M. Cameron pciinfo.dev_fn = h->pdev->devfn; 6127edd16368SStephen M. Cameron pciinfo.board_id = h->board_id; 6128edd16368SStephen M. Cameron if (copy_to_user(argp, &pciinfo, sizeof(pciinfo))) 6129edd16368SStephen M. Cameron return -EFAULT; 6130edd16368SStephen M. Cameron return 0; 6131edd16368SStephen M. Cameron } 6132edd16368SStephen M. Cameron 6133edd16368SStephen M. Cameron static int hpsa_getdrivver_ioctl(struct ctlr_info *h, void __user *argp) 6134edd16368SStephen M. Cameron { 6135edd16368SStephen M. Cameron DriverVer_type DriverVer; 6136edd16368SStephen M. Cameron unsigned char vmaj, vmin, vsubmin; 6137edd16368SStephen M. Cameron int rc; 6138edd16368SStephen M. Cameron 6139edd16368SStephen M. Cameron rc = sscanf(HPSA_DRIVER_VERSION, "%hhu.%hhu.%hhu", 6140edd16368SStephen M. Cameron &vmaj, &vmin, &vsubmin); 6141edd16368SStephen M. Cameron if (rc != 3) { 6142edd16368SStephen M. Cameron dev_info(&h->pdev->dev, "driver version string '%s' " 6143edd16368SStephen M. Cameron "unrecognized.", HPSA_DRIVER_VERSION); 6144edd16368SStephen M. Cameron vmaj = 0; 6145edd16368SStephen M. Cameron vmin = 0; 6146edd16368SStephen M. Cameron vsubmin = 0; 6147edd16368SStephen M. Cameron } 6148edd16368SStephen M. Cameron DriverVer = (vmaj << 16) | (vmin << 8) | vsubmin; 6149edd16368SStephen M. Cameron if (!argp) 6150edd16368SStephen M. Cameron return -EINVAL; 6151edd16368SStephen M. Cameron if (copy_to_user(argp, &DriverVer, sizeof(DriverVer_type))) 6152edd16368SStephen M. Cameron return -EFAULT; 6153edd16368SStephen M. Cameron return 0; 6154edd16368SStephen M. Cameron } 6155edd16368SStephen M. Cameron 6156edd16368SStephen M. Cameron static int hpsa_passthru_ioctl(struct ctlr_info *h, void __user *argp) 6157edd16368SStephen M. Cameron { 6158edd16368SStephen M. Cameron IOCTL_Command_struct iocommand; 6159edd16368SStephen M. Cameron struct CommandList *c; 6160edd16368SStephen M. Cameron char *buff = NULL; 616150a0decfSStephen M. Cameron u64 temp64; 6162c1f63c8fSStephen M. Cameron int rc = 0; 6163edd16368SStephen M. Cameron 6164edd16368SStephen M. Cameron if (!argp) 6165edd16368SStephen M. Cameron return -EINVAL; 6166edd16368SStephen M. Cameron if (!capable(CAP_SYS_RAWIO)) 6167edd16368SStephen M. Cameron return -EPERM; 6168edd16368SStephen M. Cameron if (copy_from_user(&iocommand, argp, sizeof(iocommand))) 6169edd16368SStephen M. Cameron return -EFAULT; 6170edd16368SStephen M. Cameron if ((iocommand.buf_size < 1) && 6171edd16368SStephen M. Cameron (iocommand.Request.Type.Direction != XFER_NONE)) { 6172edd16368SStephen M. Cameron return -EINVAL; 6173edd16368SStephen M. Cameron } 6174edd16368SStephen M. Cameron if (iocommand.buf_size > 0) { 6175edd16368SStephen M. Cameron buff = kmalloc(iocommand.buf_size, GFP_KERNEL); 6176edd16368SStephen M. Cameron if (buff == NULL) 61772dd02d74SRobert Elliott return -ENOMEM; 61789233fb10SStephen M. Cameron if (iocommand.Request.Type.Direction & XFER_WRITE) { 6179edd16368SStephen M. Cameron /* Copy the data into the buffer we created */ 6180b03a7771SStephen M. Cameron if (copy_from_user(buff, iocommand.buf, 6181b03a7771SStephen M. Cameron iocommand.buf_size)) { 6182c1f63c8fSStephen M. Cameron rc = -EFAULT; 6183c1f63c8fSStephen M. Cameron goto out_kfree; 6184edd16368SStephen M. Cameron } 6185b03a7771SStephen M. Cameron } else { 6186edd16368SStephen M. Cameron memset(buff, 0, iocommand.buf_size); 6187b03a7771SStephen M. Cameron } 6188b03a7771SStephen M. Cameron } 618945fcb86eSStephen Cameron c = cmd_alloc(h); 6190bf43caf3SRobert Elliott 6191edd16368SStephen M. Cameron /* Fill in the command type */ 6192edd16368SStephen M. Cameron c->cmd_type = CMD_IOCTL_PEND; 6193a58e7e53SWebb Scales c->scsi_cmd = SCSI_CMD_BUSY; 6194edd16368SStephen M. Cameron /* Fill in Command Header */ 6195edd16368SStephen M. Cameron c->Header.ReplyQueue = 0; /* unused in simple mode */ 6196edd16368SStephen M. Cameron if (iocommand.buf_size > 0) { /* buffer to fill */ 6197edd16368SStephen M. Cameron c->Header.SGList = 1; 619850a0decfSStephen M. Cameron c->Header.SGTotal = cpu_to_le16(1); 6199edd16368SStephen M. Cameron } else { /* no buffers to fill */ 6200edd16368SStephen M. Cameron c->Header.SGList = 0; 620150a0decfSStephen M. Cameron c->Header.SGTotal = cpu_to_le16(0); 6202edd16368SStephen M. Cameron } 6203edd16368SStephen M. Cameron memcpy(&c->Header.LUN, &iocommand.LUN_info, sizeof(c->Header.LUN)); 6204edd16368SStephen M. Cameron 6205edd16368SStephen M. Cameron /* Fill in Request block */ 6206edd16368SStephen M. Cameron memcpy(&c->Request, &iocommand.Request, 6207edd16368SStephen M. Cameron sizeof(c->Request)); 6208edd16368SStephen M. Cameron 6209edd16368SStephen M. Cameron /* Fill in the scatter gather information */ 6210edd16368SStephen M. Cameron if (iocommand.buf_size > 0) { 621150a0decfSStephen M. Cameron temp64 = pci_map_single(h->pdev, buff, 6212edd16368SStephen M. Cameron iocommand.buf_size, PCI_DMA_BIDIRECTIONAL); 621350a0decfSStephen M. Cameron if (dma_mapping_error(&h->pdev->dev, (dma_addr_t) temp64)) { 621450a0decfSStephen M. Cameron c->SG[0].Addr = cpu_to_le64(0); 621550a0decfSStephen M. Cameron c->SG[0].Len = cpu_to_le32(0); 6216bcc48ffaSStephen M. Cameron rc = -ENOMEM; 6217bcc48ffaSStephen M. Cameron goto out; 6218bcc48ffaSStephen M. Cameron } 621950a0decfSStephen M. Cameron c->SG[0].Addr = cpu_to_le64(temp64); 622050a0decfSStephen M. Cameron c->SG[0].Len = cpu_to_le32(iocommand.buf_size); 622150a0decfSStephen M. Cameron c->SG[0].Ext = cpu_to_le32(HPSA_SG_LAST); /* not chaining */ 6222edd16368SStephen M. Cameron } 6223c448ecfaSDon Brace rc = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE, 62243fb134cbSDon Brace NO_TIMEOUT); 6225c2dd32e0SStephen M. Cameron if (iocommand.buf_size > 0) 6226edd16368SStephen M. Cameron hpsa_pci_unmap(h->pdev, c, 1, PCI_DMA_BIDIRECTIONAL); 6227edd16368SStephen M. Cameron check_ioctl_unit_attention(h, c); 622825163bd5SWebb Scales if (rc) { 622925163bd5SWebb Scales rc = -EIO; 623025163bd5SWebb Scales goto out; 623125163bd5SWebb Scales } 6232edd16368SStephen M. Cameron 6233edd16368SStephen M. Cameron /* Copy the error information out */ 6234edd16368SStephen M. Cameron memcpy(&iocommand.error_info, c->err_info, 6235edd16368SStephen M. Cameron sizeof(iocommand.error_info)); 6236edd16368SStephen M. Cameron if (copy_to_user(argp, &iocommand, sizeof(iocommand))) { 6237c1f63c8fSStephen M. Cameron rc = -EFAULT; 6238c1f63c8fSStephen M. Cameron goto out; 6239edd16368SStephen M. Cameron } 62409233fb10SStephen M. Cameron if ((iocommand.Request.Type.Direction & XFER_READ) && 6241b03a7771SStephen M. Cameron iocommand.buf_size > 0) { 6242edd16368SStephen M. Cameron /* Copy the data out of the buffer we created */ 6243edd16368SStephen M. Cameron if (copy_to_user(iocommand.buf, buff, iocommand.buf_size)) { 6244c1f63c8fSStephen M. Cameron rc = -EFAULT; 6245c1f63c8fSStephen M. Cameron goto out; 6246edd16368SStephen M. Cameron } 6247edd16368SStephen M. Cameron } 6248c1f63c8fSStephen M. Cameron out: 624945fcb86eSStephen Cameron cmd_free(h, c); 6250c1f63c8fSStephen M. Cameron out_kfree: 6251c1f63c8fSStephen M. Cameron kfree(buff); 6252c1f63c8fSStephen M. Cameron return rc; 6253edd16368SStephen M. Cameron } 6254edd16368SStephen M. Cameron 6255edd16368SStephen M. Cameron static int hpsa_big_passthru_ioctl(struct ctlr_info *h, void __user *argp) 6256edd16368SStephen M. Cameron { 6257edd16368SStephen M. Cameron BIG_IOCTL_Command_struct *ioc; 6258edd16368SStephen M. Cameron struct CommandList *c; 6259edd16368SStephen M. Cameron unsigned char **buff = NULL; 6260edd16368SStephen M. Cameron int *buff_size = NULL; 626150a0decfSStephen M. Cameron u64 temp64; 6262edd16368SStephen M. Cameron BYTE sg_used = 0; 6263edd16368SStephen M. Cameron int status = 0; 626401a02ffcSStephen M. Cameron u32 left; 626501a02ffcSStephen M. Cameron u32 sz; 6266edd16368SStephen M. Cameron BYTE __user *data_ptr; 6267edd16368SStephen M. Cameron 6268edd16368SStephen M. Cameron if (!argp) 6269edd16368SStephen M. Cameron return -EINVAL; 6270edd16368SStephen M. Cameron if (!capable(CAP_SYS_RAWIO)) 6271edd16368SStephen M. Cameron return -EPERM; 627219be606bSJavier Martinez Canillas ioc = kmalloc(sizeof(*ioc), GFP_KERNEL); 6273edd16368SStephen M. Cameron if (!ioc) { 6274edd16368SStephen M. Cameron status = -ENOMEM; 6275edd16368SStephen M. Cameron goto cleanup1; 6276edd16368SStephen M. Cameron } 6277edd16368SStephen M. Cameron if (copy_from_user(ioc, argp, sizeof(*ioc))) { 6278edd16368SStephen M. Cameron status = -EFAULT; 6279edd16368SStephen M. Cameron goto cleanup1; 6280edd16368SStephen M. Cameron } 6281edd16368SStephen M. Cameron if ((ioc->buf_size < 1) && 6282edd16368SStephen M. Cameron (ioc->Request.Type.Direction != XFER_NONE)) { 6283edd16368SStephen M. Cameron status = -EINVAL; 6284edd16368SStephen M. Cameron goto cleanup1; 6285edd16368SStephen M. Cameron } 6286edd16368SStephen M. Cameron /* Check kmalloc limits using all SGs */ 6287edd16368SStephen M. Cameron if (ioc->malloc_size > MAX_KMALLOC_SIZE) { 6288edd16368SStephen M. Cameron status = -EINVAL; 6289edd16368SStephen M. Cameron goto cleanup1; 6290edd16368SStephen M. Cameron } 6291d66ae08bSStephen M. Cameron if (ioc->buf_size > ioc->malloc_size * SG_ENTRIES_IN_CMD) { 6292edd16368SStephen M. Cameron status = -EINVAL; 6293edd16368SStephen M. Cameron goto cleanup1; 6294edd16368SStephen M. Cameron } 6295d66ae08bSStephen M. Cameron buff = kzalloc(SG_ENTRIES_IN_CMD * sizeof(char *), GFP_KERNEL); 6296edd16368SStephen M. Cameron if (!buff) { 6297edd16368SStephen M. Cameron status = -ENOMEM; 6298edd16368SStephen M. Cameron goto cleanup1; 6299edd16368SStephen M. Cameron } 6300d66ae08bSStephen M. Cameron buff_size = kmalloc(SG_ENTRIES_IN_CMD * sizeof(int), GFP_KERNEL); 6301edd16368SStephen M. Cameron if (!buff_size) { 6302edd16368SStephen M. Cameron status = -ENOMEM; 6303edd16368SStephen M. Cameron goto cleanup1; 6304edd16368SStephen M. Cameron } 6305edd16368SStephen M. Cameron left = ioc->buf_size; 6306edd16368SStephen M. Cameron data_ptr = ioc->buf; 6307edd16368SStephen M. Cameron while (left) { 6308edd16368SStephen M. Cameron sz = (left > ioc->malloc_size) ? ioc->malloc_size : left; 6309edd16368SStephen M. Cameron buff_size[sg_used] = sz; 6310edd16368SStephen M. Cameron buff[sg_used] = kmalloc(sz, GFP_KERNEL); 6311edd16368SStephen M. Cameron if (buff[sg_used] == NULL) { 6312edd16368SStephen M. Cameron status = -ENOMEM; 6313edd16368SStephen M. Cameron goto cleanup1; 6314edd16368SStephen M. Cameron } 63159233fb10SStephen M. Cameron if (ioc->Request.Type.Direction & XFER_WRITE) { 6316edd16368SStephen M. Cameron if (copy_from_user(buff[sg_used], data_ptr, sz)) { 63170758f4f7SStephen M. Cameron status = -EFAULT; 6318edd16368SStephen M. Cameron goto cleanup1; 6319edd16368SStephen M. Cameron } 6320edd16368SStephen M. Cameron } else 6321edd16368SStephen M. Cameron memset(buff[sg_used], 0, sz); 6322edd16368SStephen M. Cameron left -= sz; 6323edd16368SStephen M. Cameron data_ptr += sz; 6324edd16368SStephen M. Cameron sg_used++; 6325edd16368SStephen M. Cameron } 632645fcb86eSStephen Cameron c = cmd_alloc(h); 6327bf43caf3SRobert Elliott 6328edd16368SStephen M. Cameron c->cmd_type = CMD_IOCTL_PEND; 6329a58e7e53SWebb Scales c->scsi_cmd = SCSI_CMD_BUSY; 6330edd16368SStephen M. Cameron c->Header.ReplyQueue = 0; 633150a0decfSStephen M. Cameron c->Header.SGList = (u8) sg_used; 633250a0decfSStephen M. Cameron c->Header.SGTotal = cpu_to_le16(sg_used); 6333edd16368SStephen M. Cameron memcpy(&c->Header.LUN, &ioc->LUN_info, sizeof(c->Header.LUN)); 6334edd16368SStephen M. Cameron memcpy(&c->Request, &ioc->Request, sizeof(c->Request)); 6335edd16368SStephen M. Cameron if (ioc->buf_size > 0) { 6336edd16368SStephen M. Cameron int i; 6337edd16368SStephen M. Cameron for (i = 0; i < sg_used; i++) { 633850a0decfSStephen M. Cameron temp64 = pci_map_single(h->pdev, buff[i], 6339edd16368SStephen M. Cameron buff_size[i], PCI_DMA_BIDIRECTIONAL); 634050a0decfSStephen M. Cameron if (dma_mapping_error(&h->pdev->dev, 634150a0decfSStephen M. Cameron (dma_addr_t) temp64)) { 634250a0decfSStephen M. Cameron c->SG[i].Addr = cpu_to_le64(0); 634350a0decfSStephen M. Cameron c->SG[i].Len = cpu_to_le32(0); 6344bcc48ffaSStephen M. Cameron hpsa_pci_unmap(h->pdev, c, i, 6345bcc48ffaSStephen M. Cameron PCI_DMA_BIDIRECTIONAL); 6346bcc48ffaSStephen M. Cameron status = -ENOMEM; 6347e2d4a1f6SStephen M. Cameron goto cleanup0; 6348bcc48ffaSStephen M. Cameron } 634950a0decfSStephen M. Cameron c->SG[i].Addr = cpu_to_le64(temp64); 635050a0decfSStephen M. Cameron c->SG[i].Len = cpu_to_le32(buff_size[i]); 635150a0decfSStephen M. Cameron c->SG[i].Ext = cpu_to_le32(0); 6352edd16368SStephen M. Cameron } 635350a0decfSStephen M. Cameron c->SG[--i].Ext = cpu_to_le32(HPSA_SG_LAST); 6354edd16368SStephen M. Cameron } 6355c448ecfaSDon Brace status = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE, 63563fb134cbSDon Brace NO_TIMEOUT); 6357b03a7771SStephen M. Cameron if (sg_used) 6358edd16368SStephen M. Cameron hpsa_pci_unmap(h->pdev, c, sg_used, PCI_DMA_BIDIRECTIONAL); 6359edd16368SStephen M. Cameron check_ioctl_unit_attention(h, c); 636025163bd5SWebb Scales if (status) { 636125163bd5SWebb Scales status = -EIO; 636225163bd5SWebb Scales goto cleanup0; 636325163bd5SWebb Scales } 636425163bd5SWebb Scales 6365edd16368SStephen M. Cameron /* Copy the error information out */ 6366edd16368SStephen M. Cameron memcpy(&ioc->error_info, c->err_info, sizeof(ioc->error_info)); 6367edd16368SStephen M. Cameron if (copy_to_user(argp, ioc, sizeof(*ioc))) { 6368edd16368SStephen M. Cameron status = -EFAULT; 6369e2d4a1f6SStephen M. Cameron goto cleanup0; 6370edd16368SStephen M. Cameron } 63719233fb10SStephen M. Cameron if ((ioc->Request.Type.Direction & XFER_READ) && ioc->buf_size > 0) { 63722b08b3e9SDon Brace int i; 63732b08b3e9SDon Brace 6374edd16368SStephen M. Cameron /* Copy the data out of the buffer we created */ 6375edd16368SStephen M. Cameron BYTE __user *ptr = ioc->buf; 6376edd16368SStephen M. Cameron for (i = 0; i < sg_used; i++) { 6377edd16368SStephen M. Cameron if (copy_to_user(ptr, buff[i], buff_size[i])) { 6378edd16368SStephen M. Cameron status = -EFAULT; 6379e2d4a1f6SStephen M. Cameron goto cleanup0; 6380edd16368SStephen M. Cameron } 6381edd16368SStephen M. Cameron ptr += buff_size[i]; 6382edd16368SStephen M. Cameron } 6383edd16368SStephen M. Cameron } 6384edd16368SStephen M. Cameron status = 0; 6385e2d4a1f6SStephen M. Cameron cleanup0: 638645fcb86eSStephen Cameron cmd_free(h, c); 6387edd16368SStephen M. Cameron cleanup1: 6388edd16368SStephen M. Cameron if (buff) { 63892b08b3e9SDon Brace int i; 63902b08b3e9SDon Brace 6391edd16368SStephen M. Cameron for (i = 0; i < sg_used; i++) 6392edd16368SStephen M. Cameron kfree(buff[i]); 6393edd16368SStephen M. Cameron kfree(buff); 6394edd16368SStephen M. Cameron } 6395edd16368SStephen M. Cameron kfree(buff_size); 6396edd16368SStephen M. Cameron kfree(ioc); 6397edd16368SStephen M. Cameron return status; 6398edd16368SStephen M. Cameron } 6399edd16368SStephen M. Cameron 6400edd16368SStephen M. Cameron static void check_ioctl_unit_attention(struct ctlr_info *h, 6401edd16368SStephen M. Cameron struct CommandList *c) 6402edd16368SStephen M. Cameron { 6403edd16368SStephen M. Cameron if (c->err_info->CommandStatus == CMD_TARGET_STATUS && 6404edd16368SStephen M. Cameron c->err_info->ScsiStatus != SAM_STAT_CHECK_CONDITION) 6405edd16368SStephen M. Cameron (void) check_for_unit_attention(h, c); 6406edd16368SStephen M. Cameron } 64070390f0c0SStephen M. Cameron 6408edd16368SStephen M. Cameron /* 6409edd16368SStephen M. Cameron * ioctl 6410edd16368SStephen M. Cameron */ 641142a91641SDon Brace static int hpsa_ioctl(struct scsi_device *dev, int cmd, void __user *arg) 6412edd16368SStephen M. Cameron { 6413edd16368SStephen M. Cameron struct ctlr_info *h; 6414edd16368SStephen M. Cameron void __user *argp = (void __user *)arg; 64150390f0c0SStephen M. Cameron int rc; 6416edd16368SStephen M. Cameron 6417edd16368SStephen M. Cameron h = sdev_to_hba(dev); 6418edd16368SStephen M. Cameron 6419edd16368SStephen M. Cameron switch (cmd) { 6420edd16368SStephen M. Cameron case CCISS_DEREGDISK: 6421edd16368SStephen M. Cameron case CCISS_REGNEWDISK: 6422edd16368SStephen M. Cameron case CCISS_REGNEWD: 6423a08a8471SStephen M. Cameron hpsa_scan_start(h->scsi_host); 6424edd16368SStephen M. Cameron return 0; 6425edd16368SStephen M. Cameron case CCISS_GETPCIINFO: 6426edd16368SStephen M. Cameron return hpsa_getpciinfo_ioctl(h, argp); 6427edd16368SStephen M. Cameron case CCISS_GETDRIVVER: 6428edd16368SStephen M. Cameron return hpsa_getdrivver_ioctl(h, argp); 6429edd16368SStephen M. Cameron case CCISS_PASSTHRU: 643034f0c627SDon Brace if (atomic_dec_if_positive(&h->passthru_cmds_avail) < 0) 64310390f0c0SStephen M. Cameron return -EAGAIN; 64320390f0c0SStephen M. Cameron rc = hpsa_passthru_ioctl(h, argp); 643334f0c627SDon Brace atomic_inc(&h->passthru_cmds_avail); 64340390f0c0SStephen M. Cameron return rc; 6435edd16368SStephen M. Cameron case CCISS_BIG_PASSTHRU: 643634f0c627SDon Brace if (atomic_dec_if_positive(&h->passthru_cmds_avail) < 0) 64370390f0c0SStephen M. Cameron return -EAGAIN; 64380390f0c0SStephen M. Cameron rc = hpsa_big_passthru_ioctl(h, argp); 643934f0c627SDon Brace atomic_inc(&h->passthru_cmds_avail); 64400390f0c0SStephen M. Cameron return rc; 6441edd16368SStephen M. Cameron default: 6442edd16368SStephen M. Cameron return -ENOTTY; 6443edd16368SStephen M. Cameron } 6444edd16368SStephen M. Cameron } 6445edd16368SStephen M. Cameron 6446bf43caf3SRobert Elliott static void hpsa_send_host_reset(struct ctlr_info *h, unsigned char *scsi3addr, 64476f039790SGreg Kroah-Hartman u8 reset_type) 644864670ac8SStephen M. Cameron { 644964670ac8SStephen M. Cameron struct CommandList *c; 645064670ac8SStephen M. Cameron 645164670ac8SStephen M. Cameron c = cmd_alloc(h); 6452bf43caf3SRobert Elliott 6453a2dac136SStephen M. Cameron /* fill_cmd can't fail here, no data buffer to map */ 6454a2dac136SStephen M. Cameron (void) fill_cmd(c, HPSA_DEVICE_RESET_MSG, h, NULL, 0, 0, 645564670ac8SStephen M. Cameron RAID_CTLR_LUNID, TYPE_MSG); 645664670ac8SStephen M. Cameron c->Request.CDB[1] = reset_type; /* fill_cmd defaults to target reset */ 645764670ac8SStephen M. Cameron c->waiting = NULL; 645864670ac8SStephen M. Cameron enqueue_cmd_and_start_io(h, c); 645964670ac8SStephen M. Cameron /* Don't wait for completion, the reset won't complete. Don't free 646064670ac8SStephen M. Cameron * the command either. This is the last command we will send before 646164670ac8SStephen M. Cameron * re-initializing everything, so it doesn't matter and won't leak. 646264670ac8SStephen M. Cameron */ 6463bf43caf3SRobert Elliott return; 646464670ac8SStephen M. Cameron } 646564670ac8SStephen M. Cameron 6466a2dac136SStephen M. Cameron static int fill_cmd(struct CommandList *c, u8 cmd, struct ctlr_info *h, 6467b7bb24ebSStephen M. Cameron void *buff, size_t size, u16 page_code, unsigned char *scsi3addr, 6468edd16368SStephen M. Cameron int cmd_type) 6469edd16368SStephen M. Cameron { 6470edd16368SStephen M. Cameron int pci_dir = XFER_NONE; 6471edd16368SStephen M. Cameron 6472edd16368SStephen M. Cameron c->cmd_type = CMD_IOCTL_PEND; 6473a58e7e53SWebb Scales c->scsi_cmd = SCSI_CMD_BUSY; 6474edd16368SStephen M. Cameron c->Header.ReplyQueue = 0; 6475edd16368SStephen M. Cameron if (buff != NULL && size > 0) { 6476edd16368SStephen M. Cameron c->Header.SGList = 1; 647750a0decfSStephen M. Cameron c->Header.SGTotal = cpu_to_le16(1); 6478edd16368SStephen M. Cameron } else { 6479edd16368SStephen M. Cameron c->Header.SGList = 0; 648050a0decfSStephen M. Cameron c->Header.SGTotal = cpu_to_le16(0); 6481edd16368SStephen M. Cameron } 6482edd16368SStephen M. Cameron memcpy(c->Header.LUN.LunAddrBytes, scsi3addr, 8); 6483edd16368SStephen M. Cameron 6484edd16368SStephen M. Cameron if (cmd_type == TYPE_CMD) { 6485edd16368SStephen M. Cameron switch (cmd) { 6486edd16368SStephen M. Cameron case HPSA_INQUIRY: 6487edd16368SStephen M. Cameron /* are we trying to read a vital product page */ 6488b7bb24ebSStephen M. Cameron if (page_code & VPD_PAGE) { 6489edd16368SStephen M. Cameron c->Request.CDB[1] = 0x01; 6490b7bb24ebSStephen M. Cameron c->Request.CDB[2] = (page_code & 0xff); 6491edd16368SStephen M. Cameron } 6492edd16368SStephen M. Cameron c->Request.CDBLen = 6; 6493a505b86fSStephen M. Cameron c->Request.type_attr_dir = 6494a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ); 6495edd16368SStephen M. Cameron c->Request.Timeout = 0; 6496edd16368SStephen M. Cameron c->Request.CDB[0] = HPSA_INQUIRY; 6497edd16368SStephen M. Cameron c->Request.CDB[4] = size & 0xFF; 6498edd16368SStephen M. Cameron break; 6499edd16368SStephen M. Cameron case HPSA_REPORT_LOG: 6500edd16368SStephen M. Cameron case HPSA_REPORT_PHYS: 6501edd16368SStephen M. Cameron /* Talking to controller so It's a physical command 6502edd16368SStephen M. Cameron mode = 00 target = 0. Nothing to write. 6503edd16368SStephen M. Cameron */ 6504edd16368SStephen M. Cameron c->Request.CDBLen = 12; 6505a505b86fSStephen M. Cameron c->Request.type_attr_dir = 6506a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ); 6507edd16368SStephen M. Cameron c->Request.Timeout = 0; 6508edd16368SStephen M. Cameron c->Request.CDB[0] = cmd; 6509edd16368SStephen M. Cameron c->Request.CDB[6] = (size >> 24) & 0xFF; /* MSB */ 6510edd16368SStephen M. Cameron c->Request.CDB[7] = (size >> 16) & 0xFF; 6511edd16368SStephen M. Cameron c->Request.CDB[8] = (size >> 8) & 0xFF; 6512edd16368SStephen M. Cameron c->Request.CDB[9] = size & 0xFF; 6513edd16368SStephen M. Cameron break; 6514c2adae44SScott Teel case BMIC_SENSE_DIAG_OPTIONS: 6515c2adae44SScott Teel c->Request.CDBLen = 16; 6516c2adae44SScott Teel c->Request.type_attr_dir = 6517c2adae44SScott Teel TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ); 6518c2adae44SScott Teel c->Request.Timeout = 0; 6519c2adae44SScott Teel /* Spec says this should be BMIC_WRITE */ 6520c2adae44SScott Teel c->Request.CDB[0] = BMIC_READ; 6521c2adae44SScott Teel c->Request.CDB[6] = BMIC_SENSE_DIAG_OPTIONS; 6522c2adae44SScott Teel break; 6523c2adae44SScott Teel case BMIC_SET_DIAG_OPTIONS: 6524c2adae44SScott Teel c->Request.CDBLen = 16; 6525c2adae44SScott Teel c->Request.type_attr_dir = 6526c2adae44SScott Teel TYPE_ATTR_DIR(cmd_type, 6527c2adae44SScott Teel ATTR_SIMPLE, XFER_WRITE); 6528c2adae44SScott Teel c->Request.Timeout = 0; 6529c2adae44SScott Teel c->Request.CDB[0] = BMIC_WRITE; 6530c2adae44SScott Teel c->Request.CDB[6] = BMIC_SET_DIAG_OPTIONS; 6531c2adae44SScott Teel break; 6532edd16368SStephen M. Cameron case HPSA_CACHE_FLUSH: 6533edd16368SStephen M. Cameron c->Request.CDBLen = 12; 6534a505b86fSStephen M. Cameron c->Request.type_attr_dir = 6535a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, 6536a505b86fSStephen M. Cameron ATTR_SIMPLE, XFER_WRITE); 6537edd16368SStephen M. Cameron c->Request.Timeout = 0; 6538edd16368SStephen M. Cameron c->Request.CDB[0] = BMIC_WRITE; 6539edd16368SStephen M. Cameron c->Request.CDB[6] = BMIC_CACHE_FLUSH; 6540bb158eabSStephen M. Cameron c->Request.CDB[7] = (size >> 8) & 0xFF; 6541bb158eabSStephen M. Cameron c->Request.CDB[8] = size & 0xFF; 6542edd16368SStephen M. Cameron break; 6543edd16368SStephen M. Cameron case TEST_UNIT_READY: 6544edd16368SStephen M. Cameron c->Request.CDBLen = 6; 6545a505b86fSStephen M. Cameron c->Request.type_attr_dir = 6546a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_NONE); 6547edd16368SStephen M. Cameron c->Request.Timeout = 0; 6548edd16368SStephen M. Cameron break; 6549283b4a9bSStephen M. Cameron case HPSA_GET_RAID_MAP: 6550283b4a9bSStephen M. Cameron c->Request.CDBLen = 12; 6551a505b86fSStephen M. Cameron c->Request.type_attr_dir = 6552a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ); 6553283b4a9bSStephen M. Cameron c->Request.Timeout = 0; 6554283b4a9bSStephen M. Cameron c->Request.CDB[0] = HPSA_CISS_READ; 6555283b4a9bSStephen M. Cameron c->Request.CDB[1] = cmd; 6556283b4a9bSStephen M. Cameron c->Request.CDB[6] = (size >> 24) & 0xFF; /* MSB */ 6557283b4a9bSStephen M. Cameron c->Request.CDB[7] = (size >> 16) & 0xFF; 6558283b4a9bSStephen M. Cameron c->Request.CDB[8] = (size >> 8) & 0xFF; 6559283b4a9bSStephen M. Cameron c->Request.CDB[9] = size & 0xFF; 6560283b4a9bSStephen M. Cameron break; 6561316b221aSStephen M. Cameron case BMIC_SENSE_CONTROLLER_PARAMETERS: 6562316b221aSStephen M. Cameron c->Request.CDBLen = 10; 6563a505b86fSStephen M. Cameron c->Request.type_attr_dir = 6564a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ); 6565316b221aSStephen M. Cameron c->Request.Timeout = 0; 6566316b221aSStephen M. Cameron c->Request.CDB[0] = BMIC_READ; 6567316b221aSStephen M. Cameron c->Request.CDB[6] = BMIC_SENSE_CONTROLLER_PARAMETERS; 6568316b221aSStephen M. Cameron c->Request.CDB[7] = (size >> 16) & 0xFF; 6569316b221aSStephen M. Cameron c->Request.CDB[8] = (size >> 8) & 0xFF; 6570316b221aSStephen M. Cameron break; 657103383736SDon Brace case BMIC_IDENTIFY_PHYSICAL_DEVICE: 657203383736SDon Brace c->Request.CDBLen = 10; 657303383736SDon Brace c->Request.type_attr_dir = 657403383736SDon Brace TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ); 657503383736SDon Brace c->Request.Timeout = 0; 657603383736SDon Brace c->Request.CDB[0] = BMIC_READ; 657703383736SDon Brace c->Request.CDB[6] = BMIC_IDENTIFY_PHYSICAL_DEVICE; 657803383736SDon Brace c->Request.CDB[7] = (size >> 16) & 0xFF; 657903383736SDon Brace c->Request.CDB[8] = (size >> 8) & 0XFF; 658003383736SDon Brace break; 6581d04e62b9SKevin Barnett case BMIC_SENSE_SUBSYSTEM_INFORMATION: 6582d04e62b9SKevin Barnett c->Request.CDBLen = 10; 6583d04e62b9SKevin Barnett c->Request.type_attr_dir = 6584d04e62b9SKevin Barnett TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ); 6585d04e62b9SKevin Barnett c->Request.Timeout = 0; 6586d04e62b9SKevin Barnett c->Request.CDB[0] = BMIC_READ; 6587d04e62b9SKevin Barnett c->Request.CDB[6] = BMIC_SENSE_SUBSYSTEM_INFORMATION; 6588d04e62b9SKevin Barnett c->Request.CDB[7] = (size >> 16) & 0xFF; 6589d04e62b9SKevin Barnett c->Request.CDB[8] = (size >> 8) & 0XFF; 6590d04e62b9SKevin Barnett break; 6591cca8f13bSDon Brace case BMIC_SENSE_STORAGE_BOX_PARAMS: 6592cca8f13bSDon Brace c->Request.CDBLen = 10; 6593cca8f13bSDon Brace c->Request.type_attr_dir = 6594cca8f13bSDon Brace TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ); 6595cca8f13bSDon Brace c->Request.Timeout = 0; 6596cca8f13bSDon Brace c->Request.CDB[0] = BMIC_READ; 6597cca8f13bSDon Brace c->Request.CDB[6] = BMIC_SENSE_STORAGE_BOX_PARAMS; 6598cca8f13bSDon Brace c->Request.CDB[7] = (size >> 16) & 0xFF; 6599cca8f13bSDon Brace c->Request.CDB[8] = (size >> 8) & 0XFF; 6600cca8f13bSDon Brace break; 660166749d0dSScott Teel case BMIC_IDENTIFY_CONTROLLER: 660266749d0dSScott Teel c->Request.CDBLen = 10; 660366749d0dSScott Teel c->Request.type_attr_dir = 660466749d0dSScott Teel TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ); 660566749d0dSScott Teel c->Request.Timeout = 0; 660666749d0dSScott Teel c->Request.CDB[0] = BMIC_READ; 660766749d0dSScott Teel c->Request.CDB[1] = 0; 660866749d0dSScott Teel c->Request.CDB[2] = 0; 660966749d0dSScott Teel c->Request.CDB[3] = 0; 661066749d0dSScott Teel c->Request.CDB[4] = 0; 661166749d0dSScott Teel c->Request.CDB[5] = 0; 661266749d0dSScott Teel c->Request.CDB[6] = BMIC_IDENTIFY_CONTROLLER; 661366749d0dSScott Teel c->Request.CDB[7] = (size >> 16) & 0xFF; 661466749d0dSScott Teel c->Request.CDB[8] = (size >> 8) & 0XFF; 661566749d0dSScott Teel c->Request.CDB[9] = 0; 661666749d0dSScott Teel break; 6617edd16368SStephen M. Cameron default: 6618edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "unknown command 0x%c\n", cmd); 6619edd16368SStephen M. Cameron BUG(); 6620edd16368SStephen M. Cameron } 6621edd16368SStephen M. Cameron } else if (cmd_type == TYPE_MSG) { 6622edd16368SStephen M. Cameron switch (cmd) { 6623edd16368SStephen M. Cameron 66240b9b7b6eSScott Teel case HPSA_PHYS_TARGET_RESET: 66250b9b7b6eSScott Teel c->Request.CDBLen = 16; 66260b9b7b6eSScott Teel c->Request.type_attr_dir = 66270b9b7b6eSScott Teel TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_NONE); 66280b9b7b6eSScott Teel c->Request.Timeout = 0; /* Don't time out */ 66290b9b7b6eSScott Teel memset(&c->Request.CDB[0], 0, sizeof(c->Request.CDB)); 66300b9b7b6eSScott Teel c->Request.CDB[0] = HPSA_RESET; 66310b9b7b6eSScott Teel c->Request.CDB[1] = HPSA_TARGET_RESET_TYPE; 66320b9b7b6eSScott Teel /* Physical target reset needs no control bytes 4-7*/ 66330b9b7b6eSScott Teel c->Request.CDB[4] = 0x00; 66340b9b7b6eSScott Teel c->Request.CDB[5] = 0x00; 66350b9b7b6eSScott Teel c->Request.CDB[6] = 0x00; 66360b9b7b6eSScott Teel c->Request.CDB[7] = 0x00; 66370b9b7b6eSScott Teel break; 6638edd16368SStephen M. Cameron case HPSA_DEVICE_RESET_MSG: 6639edd16368SStephen M. Cameron c->Request.CDBLen = 16; 6640a505b86fSStephen M. Cameron c->Request.type_attr_dir = 6641a505b86fSStephen M. Cameron TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_NONE); 6642edd16368SStephen M. Cameron c->Request.Timeout = 0; /* Don't time out */ 664364670ac8SStephen M. Cameron memset(&c->Request.CDB[0], 0, sizeof(c->Request.CDB)); 664464670ac8SStephen M. Cameron c->Request.CDB[0] = cmd; 664521e89afdSStephen M. Cameron c->Request.CDB[1] = HPSA_RESET_TYPE_LUN; 6646edd16368SStephen M. Cameron /* If bytes 4-7 are zero, it means reset the */ 6647edd16368SStephen M. Cameron /* LunID device */ 6648edd16368SStephen M. Cameron c->Request.CDB[4] = 0x00; 6649edd16368SStephen M. Cameron c->Request.CDB[5] = 0x00; 6650edd16368SStephen M. Cameron c->Request.CDB[6] = 0x00; 6651edd16368SStephen M. Cameron c->Request.CDB[7] = 0x00; 6652edd16368SStephen M. Cameron break; 6653edd16368SStephen M. Cameron default: 6654edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "unknown message type %d\n", 6655edd16368SStephen M. Cameron cmd); 6656edd16368SStephen M. Cameron BUG(); 6657edd16368SStephen M. Cameron } 6658edd16368SStephen M. Cameron } else { 6659edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "unknown command type %d\n", cmd_type); 6660edd16368SStephen M. Cameron BUG(); 6661edd16368SStephen M. Cameron } 6662edd16368SStephen M. Cameron 6663a505b86fSStephen M. Cameron switch (GET_DIR(c->Request.type_attr_dir)) { 6664edd16368SStephen M. Cameron case XFER_READ: 6665edd16368SStephen M. Cameron pci_dir = PCI_DMA_FROMDEVICE; 6666edd16368SStephen M. Cameron break; 6667edd16368SStephen M. Cameron case XFER_WRITE: 6668edd16368SStephen M. Cameron pci_dir = PCI_DMA_TODEVICE; 6669edd16368SStephen M. Cameron break; 6670edd16368SStephen M. Cameron case XFER_NONE: 6671edd16368SStephen M. Cameron pci_dir = PCI_DMA_NONE; 6672edd16368SStephen M. Cameron break; 6673edd16368SStephen M. Cameron default: 6674edd16368SStephen M. Cameron pci_dir = PCI_DMA_BIDIRECTIONAL; 6675edd16368SStephen M. Cameron } 6676a2dac136SStephen M. Cameron if (hpsa_map_one(h->pdev, c, buff, size, pci_dir)) 6677a2dac136SStephen M. Cameron return -1; 6678a2dac136SStephen M. Cameron return 0; 6679edd16368SStephen M. Cameron } 6680edd16368SStephen M. Cameron 6681edd16368SStephen M. Cameron /* 6682edd16368SStephen M. Cameron * Map (physical) PCI mem into (virtual) kernel space 6683edd16368SStephen M. Cameron */ 6684edd16368SStephen M. Cameron static void __iomem *remap_pci_mem(ulong base, ulong size) 6685edd16368SStephen M. Cameron { 6686edd16368SStephen M. Cameron ulong page_base = ((ulong) base) & PAGE_MASK; 6687edd16368SStephen M. Cameron ulong page_offs = ((ulong) base) - page_base; 6688088ba34cSStephen M. Cameron void __iomem *page_remapped = ioremap_nocache(page_base, 6689088ba34cSStephen M. Cameron page_offs + size); 6690edd16368SStephen M. Cameron 6691edd16368SStephen M. Cameron return page_remapped ? (page_remapped + page_offs) : NULL; 6692edd16368SStephen M. Cameron } 6693edd16368SStephen M. Cameron 6694254f796bSMatt Gates static inline unsigned long get_next_completion(struct ctlr_info *h, u8 q) 6695edd16368SStephen M. Cameron { 6696254f796bSMatt Gates return h->access.command_completed(h, q); 6697edd16368SStephen M. Cameron } 6698edd16368SStephen M. Cameron 6699900c5440SStephen M. Cameron static inline bool interrupt_pending(struct ctlr_info *h) 6700edd16368SStephen M. Cameron { 6701edd16368SStephen M. Cameron return h->access.intr_pending(h); 6702edd16368SStephen M. Cameron } 6703edd16368SStephen M. Cameron 6704edd16368SStephen M. Cameron static inline long interrupt_not_for_us(struct ctlr_info *h) 6705edd16368SStephen M. Cameron { 670610f66018SStephen M. Cameron return (h->access.intr_pending(h) == 0) || 670710f66018SStephen M. Cameron (h->interrupts_enabled == 0); 6708edd16368SStephen M. Cameron } 6709edd16368SStephen M. Cameron 671001a02ffcSStephen M. Cameron static inline int bad_tag(struct ctlr_info *h, u32 tag_index, 671101a02ffcSStephen M. Cameron u32 raw_tag) 6712edd16368SStephen M. Cameron { 6713edd16368SStephen M. Cameron if (unlikely(tag_index >= h->nr_cmds)) { 6714edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, "bad tag 0x%08x ignored.\n", raw_tag); 6715edd16368SStephen M. Cameron return 1; 6716edd16368SStephen M. Cameron } 6717edd16368SStephen M. Cameron return 0; 6718edd16368SStephen M. Cameron } 6719edd16368SStephen M. Cameron 67205a3d16f5SStephen M. Cameron static inline void finish_cmd(struct CommandList *c) 6721edd16368SStephen M. Cameron { 6722e85c5974SStephen M. Cameron dial_up_lockup_detection_on_fw_flash_complete(c->h, c); 6723c349775eSScott Teel if (likely(c->cmd_type == CMD_IOACCEL1 || c->cmd_type == CMD_SCSI 6724c349775eSScott Teel || c->cmd_type == CMD_IOACCEL2)) 67251fb011fbSStephen M. Cameron complete_scsi_command(c); 67268be986ccSStephen Cameron else if (c->cmd_type == CMD_IOCTL_PEND || c->cmd_type == IOACCEL2_TMF) 6727edd16368SStephen M. Cameron complete(c->waiting); 6728a104c99fSStephen M. Cameron } 6729a104c99fSStephen M. Cameron 6730303932fdSDon Brace /* process completion of an indexed ("direct lookup") command */ 67311d94f94dSStephen M. Cameron static inline void process_indexed_cmd(struct ctlr_info *h, 6732303932fdSDon Brace u32 raw_tag) 6733303932fdSDon Brace { 6734303932fdSDon Brace u32 tag_index; 6735303932fdSDon Brace struct CommandList *c; 6736303932fdSDon Brace 6737f2405db8SDon Brace tag_index = raw_tag >> DIRECT_LOOKUP_SHIFT; 67381d94f94dSStephen M. Cameron if (!bad_tag(h, tag_index, raw_tag)) { 6739303932fdSDon Brace c = h->cmd_pool + tag_index; 67405a3d16f5SStephen M. Cameron finish_cmd(c); 67411d94f94dSStephen M. Cameron } 6742303932fdSDon Brace } 6743303932fdSDon Brace 674464670ac8SStephen M. Cameron /* Some controllers, like p400, will give us one interrupt 674564670ac8SStephen M. Cameron * after a soft reset, even if we turned interrupts off. 674664670ac8SStephen M. Cameron * Only need to check for this in the hpsa_xxx_discard_completions 674764670ac8SStephen M. Cameron * functions. 674864670ac8SStephen M. Cameron */ 674964670ac8SStephen M. Cameron static int ignore_bogus_interrupt(struct ctlr_info *h) 675064670ac8SStephen M. Cameron { 675164670ac8SStephen M. Cameron if (likely(!reset_devices)) 675264670ac8SStephen M. Cameron return 0; 675364670ac8SStephen M. Cameron 675464670ac8SStephen M. Cameron if (likely(h->interrupts_enabled)) 675564670ac8SStephen M. Cameron return 0; 675664670ac8SStephen M. Cameron 675764670ac8SStephen M. Cameron dev_info(&h->pdev->dev, "Received interrupt while interrupts disabled " 675864670ac8SStephen M. Cameron "(known firmware bug.) Ignoring.\n"); 675964670ac8SStephen M. Cameron 676064670ac8SStephen M. Cameron return 1; 676164670ac8SStephen M. Cameron } 676264670ac8SStephen M. Cameron 6763254f796bSMatt Gates /* 6764254f796bSMatt Gates * Convert &h->q[x] (passed to interrupt handlers) back to h. 6765254f796bSMatt Gates * Relies on (h-q[x] == x) being true for x such that 6766254f796bSMatt Gates * 0 <= x < MAX_REPLY_QUEUES. 6767254f796bSMatt Gates */ 6768254f796bSMatt Gates static struct ctlr_info *queue_to_hba(u8 *queue) 676964670ac8SStephen M. Cameron { 6770254f796bSMatt Gates return container_of((queue - *queue), struct ctlr_info, q[0]); 6771254f796bSMatt Gates } 6772254f796bSMatt Gates 6773254f796bSMatt Gates static irqreturn_t hpsa_intx_discard_completions(int irq, void *queue) 6774254f796bSMatt Gates { 6775254f796bSMatt Gates struct ctlr_info *h = queue_to_hba(queue); 6776254f796bSMatt Gates u8 q = *(u8 *) queue; 677764670ac8SStephen M. Cameron u32 raw_tag; 677864670ac8SStephen M. Cameron 677964670ac8SStephen M. Cameron if (ignore_bogus_interrupt(h)) 678064670ac8SStephen M. Cameron return IRQ_NONE; 678164670ac8SStephen M. Cameron 678264670ac8SStephen M. Cameron if (interrupt_not_for_us(h)) 678364670ac8SStephen M. Cameron return IRQ_NONE; 6784a0c12413SStephen M. Cameron h->last_intr_timestamp = get_jiffies_64(); 678564670ac8SStephen M. Cameron while (interrupt_pending(h)) { 6786254f796bSMatt Gates raw_tag = get_next_completion(h, q); 678764670ac8SStephen M. Cameron while (raw_tag != FIFO_EMPTY) 6788254f796bSMatt Gates raw_tag = next_command(h, q); 678964670ac8SStephen M. Cameron } 679064670ac8SStephen M. Cameron return IRQ_HANDLED; 679164670ac8SStephen M. Cameron } 679264670ac8SStephen M. Cameron 6793254f796bSMatt Gates static irqreturn_t hpsa_msix_discard_completions(int irq, void *queue) 679464670ac8SStephen M. Cameron { 6795254f796bSMatt Gates struct ctlr_info *h = queue_to_hba(queue); 679664670ac8SStephen M. Cameron u32 raw_tag; 6797254f796bSMatt Gates u8 q = *(u8 *) queue; 679864670ac8SStephen M. Cameron 679964670ac8SStephen M. Cameron if (ignore_bogus_interrupt(h)) 680064670ac8SStephen M. Cameron return IRQ_NONE; 680164670ac8SStephen M. Cameron 6802a0c12413SStephen M. Cameron h->last_intr_timestamp = get_jiffies_64(); 6803254f796bSMatt Gates raw_tag = get_next_completion(h, q); 680464670ac8SStephen M. Cameron while (raw_tag != FIFO_EMPTY) 6805254f796bSMatt Gates raw_tag = next_command(h, q); 680664670ac8SStephen M. Cameron return IRQ_HANDLED; 680764670ac8SStephen M. Cameron } 680864670ac8SStephen M. Cameron 6809254f796bSMatt Gates static irqreturn_t do_hpsa_intr_intx(int irq, void *queue) 6810edd16368SStephen M. Cameron { 6811254f796bSMatt Gates struct ctlr_info *h = queue_to_hba((u8 *) queue); 6812303932fdSDon Brace u32 raw_tag; 6813254f796bSMatt Gates u8 q = *(u8 *) queue; 6814edd16368SStephen M. Cameron 6815edd16368SStephen M. Cameron if (interrupt_not_for_us(h)) 6816edd16368SStephen M. Cameron return IRQ_NONE; 6817a0c12413SStephen M. Cameron h->last_intr_timestamp = get_jiffies_64(); 681810f66018SStephen M. Cameron while (interrupt_pending(h)) { 6819254f796bSMatt Gates raw_tag = get_next_completion(h, q); 682010f66018SStephen M. Cameron while (raw_tag != FIFO_EMPTY) { 68211d94f94dSStephen M. Cameron process_indexed_cmd(h, raw_tag); 6822254f796bSMatt Gates raw_tag = next_command(h, q); 682310f66018SStephen M. Cameron } 682410f66018SStephen M. Cameron } 682510f66018SStephen M. Cameron return IRQ_HANDLED; 682610f66018SStephen M. Cameron } 682710f66018SStephen M. Cameron 6828254f796bSMatt Gates static irqreturn_t do_hpsa_intr_msi(int irq, void *queue) 682910f66018SStephen M. Cameron { 6830254f796bSMatt Gates struct ctlr_info *h = queue_to_hba(queue); 683110f66018SStephen M. Cameron u32 raw_tag; 6832254f796bSMatt Gates u8 q = *(u8 *) queue; 683310f66018SStephen M. Cameron 6834a0c12413SStephen M. Cameron h->last_intr_timestamp = get_jiffies_64(); 6835254f796bSMatt Gates raw_tag = get_next_completion(h, q); 6836303932fdSDon Brace while (raw_tag != FIFO_EMPTY) { 68371d94f94dSStephen M. Cameron process_indexed_cmd(h, raw_tag); 6838254f796bSMatt Gates raw_tag = next_command(h, q); 6839edd16368SStephen M. Cameron } 6840edd16368SStephen M. Cameron return IRQ_HANDLED; 6841edd16368SStephen M. Cameron } 6842edd16368SStephen M. Cameron 6843a9a3a273SStephen M. Cameron /* Send a message CDB to the firmware. Careful, this only works 6844a9a3a273SStephen M. Cameron * in simple mode, not performant mode due to the tag lookup. 6845a9a3a273SStephen M. Cameron * We only ever use this immediately after a controller reset. 6846a9a3a273SStephen M. Cameron */ 68476f039790SGreg Kroah-Hartman static int hpsa_message(struct pci_dev *pdev, unsigned char opcode, 6848edd16368SStephen M. Cameron unsigned char type) 6849edd16368SStephen M. Cameron { 6850edd16368SStephen M. Cameron struct Command { 6851edd16368SStephen M. Cameron struct CommandListHeader CommandHeader; 6852edd16368SStephen M. Cameron struct RequestBlock Request; 6853edd16368SStephen M. Cameron struct ErrDescriptor ErrorDescriptor; 6854edd16368SStephen M. Cameron }; 6855edd16368SStephen M. Cameron struct Command *cmd; 6856edd16368SStephen M. Cameron static const size_t cmd_sz = sizeof(*cmd) + 6857edd16368SStephen M. Cameron sizeof(cmd->ErrorDescriptor); 6858edd16368SStephen M. Cameron dma_addr_t paddr64; 68592b08b3e9SDon Brace __le32 paddr32; 68602b08b3e9SDon Brace u32 tag; 6861edd16368SStephen M. Cameron void __iomem *vaddr; 6862edd16368SStephen M. Cameron int i, err; 6863edd16368SStephen M. Cameron 6864edd16368SStephen M. Cameron vaddr = pci_ioremap_bar(pdev, 0); 6865edd16368SStephen M. Cameron if (vaddr == NULL) 6866edd16368SStephen M. Cameron return -ENOMEM; 6867edd16368SStephen M. Cameron 6868edd16368SStephen M. Cameron /* The Inbound Post Queue only accepts 32-bit physical addresses for the 6869edd16368SStephen M. Cameron * CCISS commands, so they must be allocated from the lower 4GiB of 6870edd16368SStephen M. Cameron * memory. 6871edd16368SStephen M. Cameron */ 6872edd16368SStephen M. Cameron err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32)); 6873edd16368SStephen M. Cameron if (err) { 6874edd16368SStephen M. Cameron iounmap(vaddr); 68751eaec8f3SRobert Elliott return err; 6876edd16368SStephen M. Cameron } 6877edd16368SStephen M. Cameron 6878edd16368SStephen M. Cameron cmd = pci_alloc_consistent(pdev, cmd_sz, &paddr64); 6879edd16368SStephen M. Cameron if (cmd == NULL) { 6880edd16368SStephen M. Cameron iounmap(vaddr); 6881edd16368SStephen M. Cameron return -ENOMEM; 6882edd16368SStephen M. Cameron } 6883edd16368SStephen M. Cameron 6884edd16368SStephen M. Cameron /* This must fit, because of the 32-bit consistent DMA mask. Also, 6885edd16368SStephen M. Cameron * although there's no guarantee, we assume that the address is at 6886edd16368SStephen M. Cameron * least 4-byte aligned (most likely, it's page-aligned). 6887edd16368SStephen M. Cameron */ 68882b08b3e9SDon Brace paddr32 = cpu_to_le32(paddr64); 6889edd16368SStephen M. Cameron 6890edd16368SStephen M. Cameron cmd->CommandHeader.ReplyQueue = 0; 6891edd16368SStephen M. Cameron cmd->CommandHeader.SGList = 0; 689250a0decfSStephen M. Cameron cmd->CommandHeader.SGTotal = cpu_to_le16(0); 68932b08b3e9SDon Brace cmd->CommandHeader.tag = cpu_to_le64(paddr64); 6894edd16368SStephen M. Cameron memset(&cmd->CommandHeader.LUN.LunAddrBytes, 0, 8); 6895edd16368SStephen M. Cameron 6896edd16368SStephen M. Cameron cmd->Request.CDBLen = 16; 6897a505b86fSStephen M. Cameron cmd->Request.type_attr_dir = 6898a505b86fSStephen M. Cameron TYPE_ATTR_DIR(TYPE_MSG, ATTR_HEADOFQUEUE, XFER_NONE); 6899edd16368SStephen M. Cameron cmd->Request.Timeout = 0; /* Don't time out */ 6900edd16368SStephen M. Cameron cmd->Request.CDB[0] = opcode; 6901edd16368SStephen M. Cameron cmd->Request.CDB[1] = type; 6902edd16368SStephen M. Cameron memset(&cmd->Request.CDB[2], 0, 14); /* rest of the CDB is reserved */ 690350a0decfSStephen M. Cameron cmd->ErrorDescriptor.Addr = 69042b08b3e9SDon Brace cpu_to_le64((le32_to_cpu(paddr32) + sizeof(*cmd))); 690550a0decfSStephen M. Cameron cmd->ErrorDescriptor.Len = cpu_to_le32(sizeof(struct ErrorInfo)); 6906edd16368SStephen M. Cameron 69072b08b3e9SDon Brace writel(le32_to_cpu(paddr32), vaddr + SA5_REQUEST_PORT_OFFSET); 6908edd16368SStephen M. Cameron 6909edd16368SStephen M. Cameron for (i = 0; i < HPSA_MSG_SEND_RETRY_LIMIT; i++) { 6910edd16368SStephen M. Cameron tag = readl(vaddr + SA5_REPLY_PORT_OFFSET); 69112b08b3e9SDon Brace if ((tag & ~HPSA_SIMPLE_ERROR_BITS) == paddr64) 6912edd16368SStephen M. Cameron break; 6913edd16368SStephen M. Cameron msleep(HPSA_MSG_SEND_RETRY_INTERVAL_MSECS); 6914edd16368SStephen M. Cameron } 6915edd16368SStephen M. Cameron 6916edd16368SStephen M. Cameron iounmap(vaddr); 6917edd16368SStephen M. Cameron 6918edd16368SStephen M. Cameron /* we leak the DMA buffer here ... no choice since the controller could 6919edd16368SStephen M. Cameron * still complete the command. 6920edd16368SStephen M. Cameron */ 6921edd16368SStephen M. Cameron if (i == HPSA_MSG_SEND_RETRY_LIMIT) { 6922edd16368SStephen M. Cameron dev_err(&pdev->dev, "controller message %02x:%02x timed out\n", 6923edd16368SStephen M. Cameron opcode, type); 6924edd16368SStephen M. Cameron return -ETIMEDOUT; 6925edd16368SStephen M. Cameron } 6926edd16368SStephen M. Cameron 6927edd16368SStephen M. Cameron pci_free_consistent(pdev, cmd_sz, cmd, paddr64); 6928edd16368SStephen M. Cameron 6929edd16368SStephen M. Cameron if (tag & HPSA_ERROR_BIT) { 6930edd16368SStephen M. Cameron dev_err(&pdev->dev, "controller message %02x:%02x failed\n", 6931edd16368SStephen M. Cameron opcode, type); 6932edd16368SStephen M. Cameron return -EIO; 6933edd16368SStephen M. Cameron } 6934edd16368SStephen M. Cameron 6935edd16368SStephen M. Cameron dev_info(&pdev->dev, "controller message %02x:%02x succeeded\n", 6936edd16368SStephen M. Cameron opcode, type); 6937edd16368SStephen M. Cameron return 0; 6938edd16368SStephen M. Cameron } 6939edd16368SStephen M. Cameron 6940edd16368SStephen M. Cameron #define hpsa_noop(p) hpsa_message(p, 3, 0) 6941edd16368SStephen M. Cameron 69421df8552aSStephen M. Cameron static int hpsa_controller_hard_reset(struct pci_dev *pdev, 694342a91641SDon Brace void __iomem *vaddr, u32 use_doorbell) 6944edd16368SStephen M. Cameron { 6945edd16368SStephen M. Cameron 69461df8552aSStephen M. Cameron if (use_doorbell) { 69471df8552aSStephen M. Cameron /* For everything after the P600, the PCI power state method 69481df8552aSStephen M. Cameron * of resetting the controller doesn't work, so we have this 69491df8552aSStephen M. Cameron * other way using the doorbell register. 6950edd16368SStephen M. Cameron */ 69511df8552aSStephen M. Cameron dev_info(&pdev->dev, "using doorbell to reset controller\n"); 6952cf0b08d0SStephen M. Cameron writel(use_doorbell, vaddr + SA5_DOORBELL); 695385009239SStephen M. Cameron 695400701a96SJustin Lindley /* PMC hardware guys tell us we need a 10 second delay after 695585009239SStephen M. Cameron * doorbell reset and before any attempt to talk to the board 695685009239SStephen M. Cameron * at all to ensure that this actually works and doesn't fall 695785009239SStephen M. Cameron * over in some weird corner cases. 695885009239SStephen M. Cameron */ 695900701a96SJustin Lindley msleep(10000); 69601df8552aSStephen M. Cameron } else { /* Try to do it the PCI power state way */ 6961edd16368SStephen M. Cameron 6962edd16368SStephen M. Cameron /* Quoting from the Open CISS Specification: "The Power 6963edd16368SStephen M. Cameron * Management Control/Status Register (CSR) controls the power 6964edd16368SStephen M. Cameron * state of the device. The normal operating state is D0, 6965edd16368SStephen M. Cameron * CSR=00h. The software off state is D3, CSR=03h. To reset 69661df8552aSStephen M. Cameron * the controller, place the interface device in D3 then to D0, 69671df8552aSStephen M. Cameron * this causes a secondary PCI reset which will reset the 69681df8552aSStephen M. Cameron * controller." */ 6969edd16368SStephen M. Cameron 69702662cab8SDon Brace int rc = 0; 69712662cab8SDon Brace 69721df8552aSStephen M. Cameron dev_info(&pdev->dev, "using PCI PM to reset controller\n"); 69732662cab8SDon Brace 6974edd16368SStephen M. Cameron /* enter the D3hot power management state */ 69752662cab8SDon Brace rc = pci_set_power_state(pdev, PCI_D3hot); 69762662cab8SDon Brace if (rc) 69772662cab8SDon Brace return rc; 6978edd16368SStephen M. Cameron 6979edd16368SStephen M. Cameron msleep(500); 6980edd16368SStephen M. Cameron 6981edd16368SStephen M. Cameron /* enter the D0 power management state */ 69822662cab8SDon Brace rc = pci_set_power_state(pdev, PCI_D0); 69832662cab8SDon Brace if (rc) 69842662cab8SDon Brace return rc; 6985c4853efeSMike Miller 6986c4853efeSMike Miller /* 6987c4853efeSMike Miller * The P600 requires a small delay when changing states. 6988c4853efeSMike Miller * Otherwise we may think the board did not reset and we bail. 6989c4853efeSMike Miller * This for kdump only and is particular to the P600. 6990c4853efeSMike Miller */ 6991c4853efeSMike Miller msleep(500); 69921df8552aSStephen M. Cameron } 69931df8552aSStephen M. Cameron return 0; 69941df8552aSStephen M. Cameron } 69951df8552aSStephen M. Cameron 69966f039790SGreg Kroah-Hartman static void init_driver_version(char *driver_version, int len) 6997580ada3cSStephen M. Cameron { 6998580ada3cSStephen M. Cameron memset(driver_version, 0, len); 6999f79cfec6SStephen M. Cameron strncpy(driver_version, HPSA " " HPSA_DRIVER_VERSION, len - 1); 7000580ada3cSStephen M. Cameron } 7001580ada3cSStephen M. Cameron 70026f039790SGreg Kroah-Hartman static int write_driver_ver_to_cfgtable(struct CfgTable __iomem *cfgtable) 7003580ada3cSStephen M. Cameron { 7004580ada3cSStephen M. Cameron char *driver_version; 7005580ada3cSStephen M. Cameron int i, size = sizeof(cfgtable->driver_version); 7006580ada3cSStephen M. Cameron 7007580ada3cSStephen M. Cameron driver_version = kmalloc(size, GFP_KERNEL); 7008580ada3cSStephen M. Cameron if (!driver_version) 7009580ada3cSStephen M. Cameron return -ENOMEM; 7010580ada3cSStephen M. Cameron 7011580ada3cSStephen M. Cameron init_driver_version(driver_version, size); 7012580ada3cSStephen M. Cameron for (i = 0; i < size; i++) 7013580ada3cSStephen M. Cameron writeb(driver_version[i], &cfgtable->driver_version[i]); 7014580ada3cSStephen M. Cameron kfree(driver_version); 7015580ada3cSStephen M. Cameron return 0; 7016580ada3cSStephen M. Cameron } 7017580ada3cSStephen M. Cameron 70186f039790SGreg Kroah-Hartman static void read_driver_ver_from_cfgtable(struct CfgTable __iomem *cfgtable, 70196f039790SGreg Kroah-Hartman unsigned char *driver_ver) 7020580ada3cSStephen M. Cameron { 7021580ada3cSStephen M. Cameron int i; 7022580ada3cSStephen M. Cameron 7023580ada3cSStephen M. Cameron for (i = 0; i < sizeof(cfgtable->driver_version); i++) 7024580ada3cSStephen M. Cameron driver_ver[i] = readb(&cfgtable->driver_version[i]); 7025580ada3cSStephen M. Cameron } 7026580ada3cSStephen M. Cameron 70276f039790SGreg Kroah-Hartman static int controller_reset_failed(struct CfgTable __iomem *cfgtable) 7028580ada3cSStephen M. Cameron { 7029580ada3cSStephen M. Cameron 7030580ada3cSStephen M. Cameron char *driver_ver, *old_driver_ver; 7031580ada3cSStephen M. Cameron int rc, size = sizeof(cfgtable->driver_version); 7032580ada3cSStephen M. Cameron 7033580ada3cSStephen M. Cameron old_driver_ver = kmalloc(2 * size, GFP_KERNEL); 7034580ada3cSStephen M. Cameron if (!old_driver_ver) 7035580ada3cSStephen M. Cameron return -ENOMEM; 7036580ada3cSStephen M. Cameron driver_ver = old_driver_ver + size; 7037580ada3cSStephen M. Cameron 7038580ada3cSStephen M. Cameron /* After a reset, the 32 bytes of "driver version" in the cfgtable 7039580ada3cSStephen M. Cameron * should have been changed, otherwise we know the reset failed. 7040580ada3cSStephen M. Cameron */ 7041580ada3cSStephen M. Cameron init_driver_version(old_driver_ver, size); 7042580ada3cSStephen M. Cameron read_driver_ver_from_cfgtable(cfgtable, driver_ver); 7043580ada3cSStephen M. Cameron rc = !memcmp(driver_ver, old_driver_ver, size); 7044580ada3cSStephen M. Cameron kfree(old_driver_ver); 7045580ada3cSStephen M. Cameron return rc; 7046580ada3cSStephen M. Cameron } 70471df8552aSStephen M. Cameron /* This does a hard reset of the controller using PCI power management 70481df8552aSStephen M. Cameron * states or the using the doorbell register. 70491df8552aSStephen M. Cameron */ 70506b6c1cd7STomas Henzl static int hpsa_kdump_hard_reset_controller(struct pci_dev *pdev, u32 board_id) 70511df8552aSStephen M. Cameron { 70521df8552aSStephen M. Cameron u64 cfg_offset; 70531df8552aSStephen M. Cameron u32 cfg_base_addr; 70541df8552aSStephen M. Cameron u64 cfg_base_addr_index; 70551df8552aSStephen M. Cameron void __iomem *vaddr; 70561df8552aSStephen M. Cameron unsigned long paddr; 7057580ada3cSStephen M. Cameron u32 misc_fw_support; 7058270d05deSStephen M. Cameron int rc; 70591df8552aSStephen M. Cameron struct CfgTable __iomem *cfgtable; 7060cf0b08d0SStephen M. Cameron u32 use_doorbell; 7061270d05deSStephen M. Cameron u16 command_register; 70621df8552aSStephen M. Cameron 70631df8552aSStephen M. Cameron /* For controllers as old as the P600, this is very nearly 70641df8552aSStephen M. Cameron * the same thing as 70651df8552aSStephen M. Cameron * 70661df8552aSStephen M. Cameron * pci_save_state(pci_dev); 70671df8552aSStephen M. Cameron * pci_set_power_state(pci_dev, PCI_D3hot); 70681df8552aSStephen M. Cameron * pci_set_power_state(pci_dev, PCI_D0); 70691df8552aSStephen M. Cameron * pci_restore_state(pci_dev); 70701df8552aSStephen M. Cameron * 70711df8552aSStephen M. Cameron * For controllers newer than the P600, the pci power state 70721df8552aSStephen M. Cameron * method of resetting doesn't work so we have another way 70731df8552aSStephen M. Cameron * using the doorbell register. 70741df8552aSStephen M. Cameron */ 707518867659SStephen M. Cameron 707660f923b9SRobert Elliott if (!ctlr_is_resettable(board_id)) { 707760f923b9SRobert Elliott dev_warn(&pdev->dev, "Controller not resettable\n"); 707825c1e56aSStephen M. Cameron return -ENODEV; 707925c1e56aSStephen M. Cameron } 708046380786SStephen M. Cameron 708146380786SStephen M. Cameron /* if controller is soft- but not hard resettable... */ 708246380786SStephen M. Cameron if (!ctlr_is_hard_resettable(board_id)) 708346380786SStephen M. Cameron return -ENOTSUPP; /* try soft reset later. */ 708418867659SStephen M. Cameron 7085270d05deSStephen M. Cameron /* Save the PCI command register */ 7086270d05deSStephen M. Cameron pci_read_config_word(pdev, 4, &command_register); 7087270d05deSStephen M. Cameron pci_save_state(pdev); 70881df8552aSStephen M. Cameron 70891df8552aSStephen M. Cameron /* find the first memory BAR, so we can find the cfg table */ 70901df8552aSStephen M. Cameron rc = hpsa_pci_find_memory_BAR(pdev, &paddr); 70911df8552aSStephen M. Cameron if (rc) 70921df8552aSStephen M. Cameron return rc; 70931df8552aSStephen M. Cameron vaddr = remap_pci_mem(paddr, 0x250); 70941df8552aSStephen M. Cameron if (!vaddr) 70951df8552aSStephen M. Cameron return -ENOMEM; 70961df8552aSStephen M. Cameron 70971df8552aSStephen M. Cameron /* find cfgtable in order to check if reset via doorbell is supported */ 70981df8552aSStephen M. Cameron rc = hpsa_find_cfg_addrs(pdev, vaddr, &cfg_base_addr, 70991df8552aSStephen M. Cameron &cfg_base_addr_index, &cfg_offset); 71001df8552aSStephen M. Cameron if (rc) 71011df8552aSStephen M. Cameron goto unmap_vaddr; 71021df8552aSStephen M. Cameron cfgtable = remap_pci_mem(pci_resource_start(pdev, 71031df8552aSStephen M. Cameron cfg_base_addr_index) + cfg_offset, sizeof(*cfgtable)); 71041df8552aSStephen M. Cameron if (!cfgtable) { 71051df8552aSStephen M. Cameron rc = -ENOMEM; 71061df8552aSStephen M. Cameron goto unmap_vaddr; 71071df8552aSStephen M. Cameron } 7108580ada3cSStephen M. Cameron rc = write_driver_ver_to_cfgtable(cfgtable); 7109580ada3cSStephen M. Cameron if (rc) 711003741d95STomas Henzl goto unmap_cfgtable; 71111df8552aSStephen M. Cameron 7112cf0b08d0SStephen M. Cameron /* If reset via doorbell register is supported, use that. 7113cf0b08d0SStephen M. Cameron * There are two such methods. Favor the newest method. 7114cf0b08d0SStephen M. Cameron */ 71151df8552aSStephen M. Cameron misc_fw_support = readl(&cfgtable->misc_fw_support); 7116cf0b08d0SStephen M. Cameron use_doorbell = misc_fw_support & MISC_FW_DOORBELL_RESET2; 7117cf0b08d0SStephen M. Cameron if (use_doorbell) { 7118cf0b08d0SStephen M. Cameron use_doorbell = DOORBELL_CTLR_RESET2; 7119cf0b08d0SStephen M. Cameron } else { 71201df8552aSStephen M. Cameron use_doorbell = misc_fw_support & MISC_FW_DOORBELL_RESET; 7121cf0b08d0SStephen M. Cameron if (use_doorbell) { 7122050f7147SStephen Cameron dev_warn(&pdev->dev, 7123050f7147SStephen Cameron "Soft reset not supported. Firmware update is required.\n"); 712464670ac8SStephen M. Cameron rc = -ENOTSUPP; /* try soft reset */ 7125cf0b08d0SStephen M. Cameron goto unmap_cfgtable; 7126cf0b08d0SStephen M. Cameron } 7127cf0b08d0SStephen M. Cameron } 71281df8552aSStephen M. Cameron 71291df8552aSStephen M. Cameron rc = hpsa_controller_hard_reset(pdev, vaddr, use_doorbell); 71301df8552aSStephen M. Cameron if (rc) 71311df8552aSStephen M. Cameron goto unmap_cfgtable; 7132edd16368SStephen M. Cameron 7133270d05deSStephen M. Cameron pci_restore_state(pdev); 7134270d05deSStephen M. Cameron pci_write_config_word(pdev, 4, command_register); 7135edd16368SStephen M. Cameron 71361df8552aSStephen M. Cameron /* Some devices (notably the HP Smart Array 5i Controller) 71371df8552aSStephen M. Cameron need a little pause here */ 71381df8552aSStephen M. Cameron msleep(HPSA_POST_RESET_PAUSE_MSECS); 71391df8552aSStephen M. Cameron 7140fe5389c8SStephen M. Cameron rc = hpsa_wait_for_board_state(pdev, vaddr, BOARD_READY); 7141fe5389c8SStephen M. Cameron if (rc) { 7142fe5389c8SStephen M. Cameron dev_warn(&pdev->dev, 7143050f7147SStephen Cameron "Failed waiting for board to become ready after hard reset\n"); 7144fe5389c8SStephen M. Cameron goto unmap_cfgtable; 7145fe5389c8SStephen M. Cameron } 7146fe5389c8SStephen M. Cameron 7147580ada3cSStephen M. Cameron rc = controller_reset_failed(vaddr); 7148580ada3cSStephen M. Cameron if (rc < 0) 7149580ada3cSStephen M. Cameron goto unmap_cfgtable; 7150580ada3cSStephen M. Cameron if (rc) { 715164670ac8SStephen M. Cameron dev_warn(&pdev->dev, "Unable to successfully reset " 715264670ac8SStephen M. Cameron "controller. Will try soft reset.\n"); 715364670ac8SStephen M. Cameron rc = -ENOTSUPP; 7154580ada3cSStephen M. Cameron } else { 715564670ac8SStephen M. Cameron dev_info(&pdev->dev, "board ready after hard reset.\n"); 71561df8552aSStephen M. Cameron } 71571df8552aSStephen M. Cameron 71581df8552aSStephen M. Cameron unmap_cfgtable: 71591df8552aSStephen M. Cameron iounmap(cfgtable); 71601df8552aSStephen M. Cameron 71611df8552aSStephen M. Cameron unmap_vaddr: 71621df8552aSStephen M. Cameron iounmap(vaddr); 71631df8552aSStephen M. Cameron return rc; 7164edd16368SStephen M. Cameron } 7165edd16368SStephen M. Cameron 7166edd16368SStephen M. Cameron /* 7167edd16368SStephen M. Cameron * We cannot read the structure directly, for portability we must use 7168edd16368SStephen M. Cameron * the io functions. 7169edd16368SStephen M. Cameron * This is for debug only. 7170edd16368SStephen M. Cameron */ 717142a91641SDon Brace static void print_cfg_table(struct device *dev, struct CfgTable __iomem *tb) 7172edd16368SStephen M. Cameron { 717358f8665cSStephen M. Cameron #ifdef HPSA_DEBUG 7174edd16368SStephen M. Cameron int i; 7175edd16368SStephen M. Cameron char temp_name[17]; 7176edd16368SStephen M. Cameron 7177edd16368SStephen M. Cameron dev_info(dev, "Controller Configuration information\n"); 7178edd16368SStephen M. Cameron dev_info(dev, "------------------------------------\n"); 7179edd16368SStephen M. Cameron for (i = 0; i < 4; i++) 7180edd16368SStephen M. Cameron temp_name[i] = readb(&(tb->Signature[i])); 7181edd16368SStephen M. Cameron temp_name[4] = '\0'; 7182edd16368SStephen M. Cameron dev_info(dev, " Signature = %s\n", temp_name); 7183edd16368SStephen M. Cameron dev_info(dev, " Spec Number = %d\n", readl(&(tb->SpecValence))); 7184edd16368SStephen M. Cameron dev_info(dev, " Transport methods supported = 0x%x\n", 7185edd16368SStephen M. Cameron readl(&(tb->TransportSupport))); 7186edd16368SStephen M. Cameron dev_info(dev, " Transport methods active = 0x%x\n", 7187edd16368SStephen M. Cameron readl(&(tb->TransportActive))); 7188edd16368SStephen M. Cameron dev_info(dev, " Requested transport Method = 0x%x\n", 7189edd16368SStephen M. Cameron readl(&(tb->HostWrite.TransportRequest))); 7190edd16368SStephen M. Cameron dev_info(dev, " Coalesce Interrupt Delay = 0x%x\n", 7191edd16368SStephen M. Cameron readl(&(tb->HostWrite.CoalIntDelay))); 7192edd16368SStephen M. Cameron dev_info(dev, " Coalesce Interrupt Count = 0x%x\n", 7193edd16368SStephen M. Cameron readl(&(tb->HostWrite.CoalIntCount))); 719469d6e33dSRobert Elliott dev_info(dev, " Max outstanding commands = %d\n", 7195edd16368SStephen M. Cameron readl(&(tb->CmdsOutMax))); 7196edd16368SStephen M. Cameron dev_info(dev, " Bus Types = 0x%x\n", readl(&(tb->BusTypes))); 7197edd16368SStephen M. Cameron for (i = 0; i < 16; i++) 7198edd16368SStephen M. Cameron temp_name[i] = readb(&(tb->ServerName[i])); 7199edd16368SStephen M. Cameron temp_name[16] = '\0'; 7200edd16368SStephen M. Cameron dev_info(dev, " Server Name = %s\n", temp_name); 7201edd16368SStephen M. Cameron dev_info(dev, " Heartbeat Counter = 0x%x\n\n\n", 7202edd16368SStephen M. Cameron readl(&(tb->HeartBeat))); 7203edd16368SStephen M. Cameron #endif /* HPSA_DEBUG */ 720458f8665cSStephen M. Cameron } 7205edd16368SStephen M. Cameron 7206edd16368SStephen M. Cameron static int find_PCI_BAR_index(struct pci_dev *pdev, unsigned long pci_bar_addr) 7207edd16368SStephen M. Cameron { 7208edd16368SStephen M. Cameron int i, offset, mem_type, bar_type; 7209edd16368SStephen M. Cameron 7210edd16368SStephen M. Cameron if (pci_bar_addr == PCI_BASE_ADDRESS_0) /* looking for BAR zero? */ 7211edd16368SStephen M. Cameron return 0; 7212edd16368SStephen M. Cameron offset = 0; 7213edd16368SStephen M. Cameron for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) { 7214edd16368SStephen M. Cameron bar_type = pci_resource_flags(pdev, i) & PCI_BASE_ADDRESS_SPACE; 7215edd16368SStephen M. Cameron if (bar_type == PCI_BASE_ADDRESS_SPACE_IO) 7216edd16368SStephen M. Cameron offset += 4; 7217edd16368SStephen M. Cameron else { 7218edd16368SStephen M. Cameron mem_type = pci_resource_flags(pdev, i) & 7219edd16368SStephen M. Cameron PCI_BASE_ADDRESS_MEM_TYPE_MASK; 7220edd16368SStephen M. Cameron switch (mem_type) { 7221edd16368SStephen M. Cameron case PCI_BASE_ADDRESS_MEM_TYPE_32: 7222edd16368SStephen M. Cameron case PCI_BASE_ADDRESS_MEM_TYPE_1M: 7223edd16368SStephen M. Cameron offset += 4; /* 32 bit */ 7224edd16368SStephen M. Cameron break; 7225edd16368SStephen M. Cameron case PCI_BASE_ADDRESS_MEM_TYPE_64: 7226edd16368SStephen M. Cameron offset += 8; 7227edd16368SStephen M. Cameron break; 7228edd16368SStephen M. Cameron default: /* reserved in PCI 2.2 */ 7229edd16368SStephen M. Cameron dev_warn(&pdev->dev, 7230edd16368SStephen M. Cameron "base address is invalid\n"); 7231edd16368SStephen M. Cameron return -1; 7232edd16368SStephen M. Cameron break; 7233edd16368SStephen M. Cameron } 7234edd16368SStephen M. Cameron } 7235edd16368SStephen M. Cameron if (offset == pci_bar_addr - PCI_BASE_ADDRESS_0) 7236edd16368SStephen M. Cameron return i + 1; 7237edd16368SStephen M. Cameron } 7238edd16368SStephen M. Cameron return -1; 7239edd16368SStephen M. Cameron } 7240edd16368SStephen M. Cameron 7241cc64c817SRobert Elliott static void hpsa_disable_interrupt_mode(struct ctlr_info *h) 7242cc64c817SRobert Elliott { 7243bc2bb154SChristoph Hellwig pci_free_irq_vectors(h->pdev); 7244bc2bb154SChristoph Hellwig h->msix_vectors = 0; 7245cc64c817SRobert Elliott } 7246cc64c817SRobert Elliott 7247edd16368SStephen M. Cameron /* If MSI/MSI-X is supported by the kernel we will try to enable it on 7248050f7147SStephen Cameron * controllers that are capable. If not, we use legacy INTx mode. 7249edd16368SStephen M. Cameron */ 7250bc2bb154SChristoph Hellwig static int hpsa_interrupt_mode(struct ctlr_info *h) 7251edd16368SStephen M. Cameron { 7252bc2bb154SChristoph Hellwig unsigned int flags = PCI_IRQ_LEGACY; 7253bc2bb154SChristoph Hellwig int ret; 7254edd16368SStephen M. Cameron 7255edd16368SStephen M. Cameron /* Some boards advertise MSI but don't really support it */ 7256bc2bb154SChristoph Hellwig switch (h->board_id) { 7257bc2bb154SChristoph Hellwig case 0x40700E11: 7258bc2bb154SChristoph Hellwig case 0x40800E11: 7259bc2bb154SChristoph Hellwig case 0x40820E11: 7260bc2bb154SChristoph Hellwig case 0x40830E11: 7261bc2bb154SChristoph Hellwig break; 7262bc2bb154SChristoph Hellwig default: 7263bc2bb154SChristoph Hellwig ret = pci_alloc_irq_vectors(h->pdev, 1, MAX_REPLY_QUEUES, 7264bc2bb154SChristoph Hellwig PCI_IRQ_MSIX | PCI_IRQ_AFFINITY); 7265bc2bb154SChristoph Hellwig if (ret > 0) { 7266bc2bb154SChristoph Hellwig h->msix_vectors = ret; 7267bc2bb154SChristoph Hellwig return 0; 7268eee0f03aSHannes Reinecke } 7269bc2bb154SChristoph Hellwig 7270bc2bb154SChristoph Hellwig flags |= PCI_IRQ_MSI; 7271bc2bb154SChristoph Hellwig break; 7272edd16368SStephen M. Cameron } 7273bc2bb154SChristoph Hellwig 7274bc2bb154SChristoph Hellwig ret = pci_alloc_irq_vectors(h->pdev, 1, 1, flags); 7275bc2bb154SChristoph Hellwig if (ret < 0) 7276bc2bb154SChristoph Hellwig return ret; 7277bc2bb154SChristoph Hellwig return 0; 7278edd16368SStephen M. Cameron } 7279edd16368SStephen M. Cameron 7280135ae6edSHannes Reinecke static int hpsa_lookup_board_id(struct pci_dev *pdev, u32 *board_id, 7281135ae6edSHannes Reinecke bool *legacy_board) 7282e5c880d1SStephen M. Cameron { 7283e5c880d1SStephen M. Cameron int i; 7284e5c880d1SStephen M. Cameron u32 subsystem_vendor_id, subsystem_device_id; 7285e5c880d1SStephen M. Cameron 7286e5c880d1SStephen M. Cameron subsystem_vendor_id = pdev->subsystem_vendor; 7287e5c880d1SStephen M. Cameron subsystem_device_id = pdev->subsystem_device; 7288e5c880d1SStephen M. Cameron *board_id = ((subsystem_device_id << 16) & 0xffff0000) | 7289e5c880d1SStephen M. Cameron subsystem_vendor_id; 7290e5c880d1SStephen M. Cameron 7291135ae6edSHannes Reinecke if (legacy_board) 7292135ae6edSHannes Reinecke *legacy_board = false; 7293e5c880d1SStephen M. Cameron for (i = 0; i < ARRAY_SIZE(products); i++) 7294135ae6edSHannes Reinecke if (*board_id == products[i].board_id) { 7295135ae6edSHannes Reinecke if (products[i].access != &SA5A_access && 7296135ae6edSHannes Reinecke products[i].access != &SA5B_access) 7297e5c880d1SStephen M. Cameron return i; 7298135ae6edSHannes Reinecke dev_warn(&pdev->dev, 7299135ae6edSHannes Reinecke "legacy board ID: 0x%08x\n", 7300135ae6edSHannes Reinecke *board_id); 7301135ae6edSHannes Reinecke if (legacy_board) 7302135ae6edSHannes Reinecke *legacy_board = true; 7303135ae6edSHannes Reinecke return i; 7304135ae6edSHannes Reinecke } 7305e5c880d1SStephen M. Cameron 7306c8cd71f1SHannes Reinecke dev_warn(&pdev->dev, "unrecognized board ID: 0x%08x\n", *board_id); 7307135ae6edSHannes Reinecke if (legacy_board) 7308135ae6edSHannes Reinecke *legacy_board = true; 7309e5c880d1SStephen M. Cameron return ARRAY_SIZE(products) - 1; /* generic unknown smart array */ 7310e5c880d1SStephen M. Cameron } 7311e5c880d1SStephen M. Cameron 73126f039790SGreg Kroah-Hartman static int hpsa_pci_find_memory_BAR(struct pci_dev *pdev, 73133a7774ceSStephen M. Cameron unsigned long *memory_bar) 73143a7774ceSStephen M. Cameron { 73153a7774ceSStephen M. Cameron int i; 73163a7774ceSStephen M. Cameron 73173a7774ceSStephen M. Cameron for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) 731812d2cd47SStephen M. Cameron if (pci_resource_flags(pdev, i) & IORESOURCE_MEM) { 73193a7774ceSStephen M. Cameron /* addressing mode bits already removed */ 732012d2cd47SStephen M. Cameron *memory_bar = pci_resource_start(pdev, i); 732112d2cd47SStephen M. Cameron dev_dbg(&pdev->dev, "memory BAR = %lx\n", 73223a7774ceSStephen M. Cameron *memory_bar); 73233a7774ceSStephen M. Cameron return 0; 73243a7774ceSStephen M. Cameron } 732512d2cd47SStephen M. Cameron dev_warn(&pdev->dev, "no memory BAR found\n"); 73263a7774ceSStephen M. Cameron return -ENODEV; 73273a7774ceSStephen M. Cameron } 73283a7774ceSStephen M. Cameron 73296f039790SGreg Kroah-Hartman static int hpsa_wait_for_board_state(struct pci_dev *pdev, void __iomem *vaddr, 73306f039790SGreg Kroah-Hartman int wait_for_ready) 73312c4c8c8bSStephen M. Cameron { 7332fe5389c8SStephen M. Cameron int i, iterations; 73332c4c8c8bSStephen M. Cameron u32 scratchpad; 7334fe5389c8SStephen M. Cameron if (wait_for_ready) 7335fe5389c8SStephen M. Cameron iterations = HPSA_BOARD_READY_ITERATIONS; 7336fe5389c8SStephen M. Cameron else 7337fe5389c8SStephen M. Cameron iterations = HPSA_BOARD_NOT_READY_ITERATIONS; 73382c4c8c8bSStephen M. Cameron 7339fe5389c8SStephen M. Cameron for (i = 0; i < iterations; i++) { 7340fe5389c8SStephen M. Cameron scratchpad = readl(vaddr + SA5_SCRATCHPAD_OFFSET); 7341fe5389c8SStephen M. Cameron if (wait_for_ready) { 73422c4c8c8bSStephen M. Cameron if (scratchpad == HPSA_FIRMWARE_READY) 73432c4c8c8bSStephen M. Cameron return 0; 7344fe5389c8SStephen M. Cameron } else { 7345fe5389c8SStephen M. Cameron if (scratchpad != HPSA_FIRMWARE_READY) 7346fe5389c8SStephen M. Cameron return 0; 7347fe5389c8SStephen M. Cameron } 73482c4c8c8bSStephen M. Cameron msleep(HPSA_BOARD_READY_POLL_INTERVAL_MSECS); 73492c4c8c8bSStephen M. Cameron } 7350fe5389c8SStephen M. Cameron dev_warn(&pdev->dev, "board not ready, timed out.\n"); 73512c4c8c8bSStephen M. Cameron return -ENODEV; 73522c4c8c8bSStephen M. Cameron } 73532c4c8c8bSStephen M. Cameron 73546f039790SGreg Kroah-Hartman static int hpsa_find_cfg_addrs(struct pci_dev *pdev, void __iomem *vaddr, 73556f039790SGreg Kroah-Hartman u32 *cfg_base_addr, u64 *cfg_base_addr_index, 7356a51fd47fSStephen M. Cameron u64 *cfg_offset) 7357a51fd47fSStephen M. Cameron { 7358a51fd47fSStephen M. Cameron *cfg_base_addr = readl(vaddr + SA5_CTCFG_OFFSET); 7359a51fd47fSStephen M. Cameron *cfg_offset = readl(vaddr + SA5_CTMEM_OFFSET); 7360a51fd47fSStephen M. Cameron *cfg_base_addr &= (u32) 0x0000ffff; 7361a51fd47fSStephen M. Cameron *cfg_base_addr_index = find_PCI_BAR_index(pdev, *cfg_base_addr); 7362a51fd47fSStephen M. Cameron if (*cfg_base_addr_index == -1) { 7363a51fd47fSStephen M. Cameron dev_warn(&pdev->dev, "cannot find cfg_base_addr_index\n"); 7364a51fd47fSStephen M. Cameron return -ENODEV; 7365a51fd47fSStephen M. Cameron } 7366a51fd47fSStephen M. Cameron return 0; 7367a51fd47fSStephen M. Cameron } 7368a51fd47fSStephen M. Cameron 7369195f2c65SRobert Elliott static void hpsa_free_cfgtables(struct ctlr_info *h) 7370195f2c65SRobert Elliott { 7371105a3dbcSRobert Elliott if (h->transtable) { 7372195f2c65SRobert Elliott iounmap(h->transtable); 7373105a3dbcSRobert Elliott h->transtable = NULL; 7374105a3dbcSRobert Elliott } 7375105a3dbcSRobert Elliott if (h->cfgtable) { 7376195f2c65SRobert Elliott iounmap(h->cfgtable); 7377105a3dbcSRobert Elliott h->cfgtable = NULL; 7378105a3dbcSRobert Elliott } 7379195f2c65SRobert Elliott } 7380195f2c65SRobert Elliott 7381195f2c65SRobert Elliott /* Find and map CISS config table and transfer table 7382195f2c65SRobert Elliott + * several items must be unmapped (freed) later 7383195f2c65SRobert Elliott + * */ 73846f039790SGreg Kroah-Hartman static int hpsa_find_cfgtables(struct ctlr_info *h) 7385edd16368SStephen M. Cameron { 738601a02ffcSStephen M. Cameron u64 cfg_offset; 738701a02ffcSStephen M. Cameron u32 cfg_base_addr; 738801a02ffcSStephen M. Cameron u64 cfg_base_addr_index; 7389303932fdSDon Brace u32 trans_offset; 7390a51fd47fSStephen M. Cameron int rc; 739177c4495cSStephen M. Cameron 7392a51fd47fSStephen M. Cameron rc = hpsa_find_cfg_addrs(h->pdev, h->vaddr, &cfg_base_addr, 7393a51fd47fSStephen M. Cameron &cfg_base_addr_index, &cfg_offset); 7394a51fd47fSStephen M. Cameron if (rc) 7395a51fd47fSStephen M. Cameron return rc; 739677c4495cSStephen M. Cameron h->cfgtable = remap_pci_mem(pci_resource_start(h->pdev, 7397a51fd47fSStephen M. Cameron cfg_base_addr_index) + cfg_offset, sizeof(*h->cfgtable)); 7398cd3c81c4SRobert Elliott if (!h->cfgtable) { 7399cd3c81c4SRobert Elliott dev_err(&h->pdev->dev, "Failed mapping cfgtable\n"); 740077c4495cSStephen M. Cameron return -ENOMEM; 7401cd3c81c4SRobert Elliott } 7402580ada3cSStephen M. Cameron rc = write_driver_ver_to_cfgtable(h->cfgtable); 7403580ada3cSStephen M. Cameron if (rc) 7404580ada3cSStephen M. Cameron return rc; 740577c4495cSStephen M. Cameron /* Find performant mode table. */ 7406a51fd47fSStephen M. Cameron trans_offset = readl(&h->cfgtable->TransMethodOffset); 740777c4495cSStephen M. Cameron h->transtable = remap_pci_mem(pci_resource_start(h->pdev, 740877c4495cSStephen M. Cameron cfg_base_addr_index)+cfg_offset+trans_offset, 740977c4495cSStephen M. Cameron sizeof(*h->transtable)); 7410195f2c65SRobert Elliott if (!h->transtable) { 7411195f2c65SRobert Elliott dev_err(&h->pdev->dev, "Failed mapping transfer table\n"); 7412195f2c65SRobert Elliott hpsa_free_cfgtables(h); 741377c4495cSStephen M. Cameron return -ENOMEM; 7414195f2c65SRobert Elliott } 741577c4495cSStephen M. Cameron return 0; 741677c4495cSStephen M. Cameron } 741777c4495cSStephen M. Cameron 74186f039790SGreg Kroah-Hartman static void hpsa_get_max_perf_mode_cmds(struct ctlr_info *h) 7419cba3d38bSStephen M. Cameron { 742041ce4c35SStephen Cameron #define MIN_MAX_COMMANDS 16 742141ce4c35SStephen Cameron BUILD_BUG_ON(MIN_MAX_COMMANDS <= HPSA_NRESERVED_CMDS); 742241ce4c35SStephen Cameron 742341ce4c35SStephen Cameron h->max_commands = readl(&h->cfgtable->MaxPerformantModeCommands); 742472ceeaecSStephen M. Cameron 742572ceeaecSStephen M. Cameron /* Limit commands in memory limited kdump scenario. */ 742672ceeaecSStephen M. Cameron if (reset_devices && h->max_commands > 32) 742772ceeaecSStephen M. Cameron h->max_commands = 32; 742872ceeaecSStephen M. Cameron 742941ce4c35SStephen Cameron if (h->max_commands < MIN_MAX_COMMANDS) { 743041ce4c35SStephen Cameron dev_warn(&h->pdev->dev, 743141ce4c35SStephen Cameron "Controller reports max supported commands of %d Using %d instead. Ensure that firmware is up to date.\n", 743241ce4c35SStephen Cameron h->max_commands, 743341ce4c35SStephen Cameron MIN_MAX_COMMANDS); 743441ce4c35SStephen Cameron h->max_commands = MIN_MAX_COMMANDS; 7435cba3d38bSStephen M. Cameron } 7436cba3d38bSStephen M. Cameron } 7437cba3d38bSStephen M. Cameron 7438c7ee65b3SWebb Scales /* If the controller reports that the total max sg entries is greater than 512, 7439c7ee65b3SWebb Scales * then we know that chained SG blocks work. (Original smart arrays did not 7440c7ee65b3SWebb Scales * support chained SG blocks and would return zero for max sg entries.) 7441c7ee65b3SWebb Scales */ 7442c7ee65b3SWebb Scales static int hpsa_supports_chained_sg_blocks(struct ctlr_info *h) 7443c7ee65b3SWebb Scales { 7444c7ee65b3SWebb Scales return h->maxsgentries > 512; 7445c7ee65b3SWebb Scales } 7446c7ee65b3SWebb Scales 7447b93d7536SStephen M. Cameron /* Interrogate the hardware for some limits: 7448b93d7536SStephen M. Cameron * max commands, max SG elements without chaining, and with chaining, 7449b93d7536SStephen M. Cameron * SG chain block size, etc. 7450b93d7536SStephen M. Cameron */ 74516f039790SGreg Kroah-Hartman static void hpsa_find_board_params(struct ctlr_info *h) 7452b93d7536SStephen M. Cameron { 7453cba3d38bSStephen M. Cameron hpsa_get_max_perf_mode_cmds(h); 745445fcb86eSStephen Cameron h->nr_cmds = h->max_commands; 7455b93d7536SStephen M. Cameron h->maxsgentries = readl(&(h->cfgtable->MaxScatterGatherElements)); 7456283b4a9bSStephen M. Cameron h->fw_support = readl(&(h->cfgtable->misc_fw_support)); 7457c7ee65b3SWebb Scales if (hpsa_supports_chained_sg_blocks(h)) { 7458c7ee65b3SWebb Scales /* Limit in-command s/g elements to 32 save dma'able memory. */ 7459b93d7536SStephen M. Cameron h->max_cmd_sg_entries = 32; 74601a63ea6fSWebb Scales h->chainsize = h->maxsgentries - h->max_cmd_sg_entries; 7461b93d7536SStephen M. Cameron h->maxsgentries--; /* save one for chain pointer */ 7462b93d7536SStephen M. Cameron } else { 7463c7ee65b3SWebb Scales /* 7464c7ee65b3SWebb Scales * Original smart arrays supported at most 31 s/g entries 7465c7ee65b3SWebb Scales * embedded inline in the command (trying to use more 7466c7ee65b3SWebb Scales * would lock up the controller) 7467c7ee65b3SWebb Scales */ 7468c7ee65b3SWebb Scales h->max_cmd_sg_entries = 31; 74691a63ea6fSWebb Scales h->maxsgentries = 31; /* default to traditional values */ 7470c7ee65b3SWebb Scales h->chainsize = 0; 7471b93d7536SStephen M. Cameron } 747275167d2cSStephen M. Cameron 747375167d2cSStephen M. Cameron /* Find out what task management functions are supported and cache */ 747475167d2cSStephen M. Cameron h->TMFSupportFlags = readl(&(h->cfgtable->TMFSupportFlags)); 74750e7a7fceSScott Teel if (!(HPSATMF_PHYS_TASK_ABORT & h->TMFSupportFlags)) 74760e7a7fceSScott Teel dev_warn(&h->pdev->dev, "Physical aborts not supported\n"); 74770e7a7fceSScott Teel if (!(HPSATMF_LOG_TASK_ABORT & h->TMFSupportFlags)) 74780e7a7fceSScott Teel dev_warn(&h->pdev->dev, "Logical aborts not supported\n"); 74798be986ccSStephen Cameron if (!(HPSATMF_IOACCEL_ENABLED & h->TMFSupportFlags)) 74808be986ccSStephen Cameron dev_warn(&h->pdev->dev, "HP SSD Smart Path aborts not supported\n"); 7481b93d7536SStephen M. Cameron } 7482b93d7536SStephen M. Cameron 748376c46e49SStephen M. Cameron static inline bool hpsa_CISS_signature_present(struct ctlr_info *h) 748476c46e49SStephen M. Cameron { 74850fc9fd40SAkinobu Mita if (!check_signature(h->cfgtable->Signature, "CISS", 4)) { 7486050f7147SStephen Cameron dev_err(&h->pdev->dev, "not a valid CISS config table\n"); 748776c46e49SStephen M. Cameron return false; 748876c46e49SStephen M. Cameron } 748976c46e49SStephen M. Cameron return true; 749076c46e49SStephen M. Cameron } 749176c46e49SStephen M. Cameron 749297a5e98cSStephen M. Cameron static inline void hpsa_set_driver_support_bits(struct ctlr_info *h) 7493f7c39101SStephen M. Cameron { 749497a5e98cSStephen M. Cameron u32 driver_support; 7495f7c39101SStephen M. Cameron 749697a5e98cSStephen M. Cameron driver_support = readl(&(h->cfgtable->driver_support)); 74970b9e7b74SArnd Bergmann /* Need to enable prefetch in the SCSI core for 6400 in x86 */ 74980b9e7b74SArnd Bergmann #ifdef CONFIG_X86 749997a5e98cSStephen M. Cameron driver_support |= ENABLE_SCSI_PREFETCH; 7500f7c39101SStephen M. Cameron #endif 750128e13446SStephen M. Cameron driver_support |= ENABLE_UNIT_ATTN; 750228e13446SStephen M. Cameron writel(driver_support, &(h->cfgtable->driver_support)); 7503f7c39101SStephen M. Cameron } 7504f7c39101SStephen M. Cameron 75053d0eab67SStephen M. Cameron /* Disable DMA prefetch for the P600. Otherwise an ASIC bug may result 75063d0eab67SStephen M. Cameron * in a prefetch beyond physical memory. 75073d0eab67SStephen M. Cameron */ 75083d0eab67SStephen M. Cameron static inline void hpsa_p600_dma_prefetch_quirk(struct ctlr_info *h) 75093d0eab67SStephen M. Cameron { 75103d0eab67SStephen M. Cameron u32 dma_prefetch; 75113d0eab67SStephen M. Cameron 75123d0eab67SStephen M. Cameron if (h->board_id != 0x3225103C) 75133d0eab67SStephen M. Cameron return; 75143d0eab67SStephen M. Cameron dma_prefetch = readl(h->vaddr + I2O_DMA1_CFG); 75153d0eab67SStephen M. Cameron dma_prefetch |= 0x8000; 75163d0eab67SStephen M. Cameron writel(dma_prefetch, h->vaddr + I2O_DMA1_CFG); 75173d0eab67SStephen M. Cameron } 75183d0eab67SStephen M. Cameron 7519c706a795SRobert Elliott static int hpsa_wait_for_clear_event_notify_ack(struct ctlr_info *h) 752076438d08SStephen M. Cameron { 752176438d08SStephen M. Cameron int i; 752276438d08SStephen M. Cameron u32 doorbell_value; 752376438d08SStephen M. Cameron unsigned long flags; 752476438d08SStephen M. Cameron /* wait until the clear_event_notify bit 6 is cleared by controller. */ 7525007e7aa9SRobert Elliott for (i = 0; i < MAX_CLEAR_EVENT_WAIT; i++) { 752676438d08SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 752776438d08SStephen M. Cameron doorbell_value = readl(h->vaddr + SA5_DOORBELL); 752876438d08SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 752976438d08SStephen M. Cameron if (!(doorbell_value & DOORBELL_CLEAR_EVENTS)) 7530c706a795SRobert Elliott goto done; 753176438d08SStephen M. Cameron /* delay and try again */ 7532007e7aa9SRobert Elliott msleep(CLEAR_EVENT_WAIT_INTERVAL); 753376438d08SStephen M. Cameron } 7534c706a795SRobert Elliott return -ENODEV; 7535c706a795SRobert Elliott done: 7536c706a795SRobert Elliott return 0; 753776438d08SStephen M. Cameron } 753876438d08SStephen M. Cameron 7539c706a795SRobert Elliott static int hpsa_wait_for_mode_change_ack(struct ctlr_info *h) 7540eb6b2ae9SStephen M. Cameron { 7541eb6b2ae9SStephen M. Cameron int i; 75426eaf46fdSStephen M. Cameron u32 doorbell_value; 75436eaf46fdSStephen M. Cameron unsigned long flags; 7544eb6b2ae9SStephen M. Cameron 7545eb6b2ae9SStephen M. Cameron /* under certain very rare conditions, this can take awhile. 7546eb6b2ae9SStephen M. Cameron * (e.g.: hot replace a failed 144GB drive in a RAID 5 set right 7547eb6b2ae9SStephen M. Cameron * as we enter this code.) 7548eb6b2ae9SStephen M. Cameron */ 7549007e7aa9SRobert Elliott for (i = 0; i < MAX_MODE_CHANGE_WAIT; i++) { 755025163bd5SWebb Scales if (h->remove_in_progress) 755125163bd5SWebb Scales goto done; 75526eaf46fdSStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 75536eaf46fdSStephen M. Cameron doorbell_value = readl(h->vaddr + SA5_DOORBELL); 75546eaf46fdSStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 7555382be668SDan Carpenter if (!(doorbell_value & CFGTBL_ChangeReq)) 7556c706a795SRobert Elliott goto done; 7557eb6b2ae9SStephen M. Cameron /* delay and try again */ 7558007e7aa9SRobert Elliott msleep(MODE_CHANGE_WAIT_INTERVAL); 7559eb6b2ae9SStephen M. Cameron } 7560c706a795SRobert Elliott return -ENODEV; 7561c706a795SRobert Elliott done: 7562c706a795SRobert Elliott return 0; 75633f4336f3SStephen M. Cameron } 75643f4336f3SStephen M. Cameron 7565c706a795SRobert Elliott /* return -ENODEV or other reason on error, 0 on success */ 75666f039790SGreg Kroah-Hartman static int hpsa_enter_simple_mode(struct ctlr_info *h) 75673f4336f3SStephen M. Cameron { 75683f4336f3SStephen M. Cameron u32 trans_support; 75693f4336f3SStephen M. Cameron 75703f4336f3SStephen M. Cameron trans_support = readl(&(h->cfgtable->TransportSupport)); 75713f4336f3SStephen M. Cameron if (!(trans_support & SIMPLE_MODE)) 75723f4336f3SStephen M. Cameron return -ENOTSUPP; 75733f4336f3SStephen M. Cameron 75743f4336f3SStephen M. Cameron h->max_commands = readl(&(h->cfgtable->CmdsOutMax)); 7575283b4a9bSStephen M. Cameron 75763f4336f3SStephen M. Cameron /* Update the field, and then ring the doorbell */ 75773f4336f3SStephen M. Cameron writel(CFGTBL_Trans_Simple, &(h->cfgtable->HostWrite.TransportRequest)); 7578b9af4937SStephen M. Cameron writel(0, &h->cfgtable->HostWrite.command_pool_addr_hi); 75793f4336f3SStephen M. Cameron writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL); 7580c706a795SRobert Elliott if (hpsa_wait_for_mode_change_ack(h)) 7581c706a795SRobert Elliott goto error; 7582eb6b2ae9SStephen M. Cameron print_cfg_table(&h->pdev->dev, h->cfgtable); 7583283b4a9bSStephen M. Cameron if (!(readl(&(h->cfgtable->TransportActive)) & CFGTBL_Trans_Simple)) 7584283b4a9bSStephen M. Cameron goto error; 7585960a30e7SStephen M. Cameron h->transMethod = CFGTBL_Trans_Simple; 7586eb6b2ae9SStephen M. Cameron return 0; 7587283b4a9bSStephen M. Cameron error: 7588050f7147SStephen Cameron dev_err(&h->pdev->dev, "failed to enter simple mode\n"); 7589283b4a9bSStephen M. Cameron return -ENODEV; 7590eb6b2ae9SStephen M. Cameron } 7591eb6b2ae9SStephen M. Cameron 7592195f2c65SRobert Elliott /* free items allocated or mapped by hpsa_pci_init */ 7593195f2c65SRobert Elliott static void hpsa_free_pci_init(struct ctlr_info *h) 7594195f2c65SRobert Elliott { 7595195f2c65SRobert Elliott hpsa_free_cfgtables(h); /* pci_init 4 */ 7596195f2c65SRobert Elliott iounmap(h->vaddr); /* pci_init 3 */ 7597105a3dbcSRobert Elliott h->vaddr = NULL; 7598195f2c65SRobert Elliott hpsa_disable_interrupt_mode(h); /* pci_init 2 */ 7599943a7021SRobert Elliott /* 7600943a7021SRobert Elliott * call pci_disable_device before pci_release_regions per 7601943a7021SRobert Elliott * Documentation/PCI/pci.txt 7602943a7021SRobert Elliott */ 7603195f2c65SRobert Elliott pci_disable_device(h->pdev); /* pci_init 1 */ 7604943a7021SRobert Elliott pci_release_regions(h->pdev); /* pci_init 2 */ 7605195f2c65SRobert Elliott } 7606195f2c65SRobert Elliott 7607195f2c65SRobert Elliott /* several items must be freed later */ 76086f039790SGreg Kroah-Hartman static int hpsa_pci_init(struct ctlr_info *h) 760977c4495cSStephen M. Cameron { 7610eb6b2ae9SStephen M. Cameron int prod_index, err; 7611135ae6edSHannes Reinecke bool legacy_board; 7612edd16368SStephen M. Cameron 7613135ae6edSHannes Reinecke prod_index = hpsa_lookup_board_id(h->pdev, &h->board_id, &legacy_board); 7614e5c880d1SStephen M. Cameron if (prod_index < 0) 761560f923b9SRobert Elliott return prod_index; 7616e5c880d1SStephen M. Cameron h->product_name = products[prod_index].product_name; 7617e5c880d1SStephen M. Cameron h->access = *(products[prod_index].access); 7618135ae6edSHannes Reinecke h->legacy_board = legacy_board; 7619e5a44df8SMatthew Garrett pci_disable_link_state(h->pdev, PCIE_LINK_STATE_L0S | 7620e5a44df8SMatthew Garrett PCIE_LINK_STATE_L1 | PCIE_LINK_STATE_CLKPM); 7621e5a44df8SMatthew Garrett 762255c06c71SStephen M. Cameron err = pci_enable_device(h->pdev); 7623edd16368SStephen M. Cameron if (err) { 7624195f2c65SRobert Elliott dev_err(&h->pdev->dev, "failed to enable PCI device\n"); 7625943a7021SRobert Elliott pci_disable_device(h->pdev); 7626edd16368SStephen M. Cameron return err; 7627edd16368SStephen M. Cameron } 7628edd16368SStephen M. Cameron 7629f79cfec6SStephen M. Cameron err = pci_request_regions(h->pdev, HPSA); 7630edd16368SStephen M. Cameron if (err) { 763155c06c71SStephen M. Cameron dev_err(&h->pdev->dev, 7632195f2c65SRobert Elliott "failed to obtain PCI resources\n"); 7633943a7021SRobert Elliott pci_disable_device(h->pdev); 7634943a7021SRobert Elliott return err; 7635edd16368SStephen M. Cameron } 76364fa604e1SRobert Elliott 76374fa604e1SRobert Elliott pci_set_master(h->pdev); 76384fa604e1SRobert Elliott 7639bc2bb154SChristoph Hellwig err = hpsa_interrupt_mode(h); 7640bc2bb154SChristoph Hellwig if (err) 7641bc2bb154SChristoph Hellwig goto clean1; 764212d2cd47SStephen M. Cameron err = hpsa_pci_find_memory_BAR(h->pdev, &h->paddr); 76433a7774ceSStephen M. Cameron if (err) 7644195f2c65SRobert Elliott goto clean2; /* intmode+region, pci */ 7645edd16368SStephen M. Cameron h->vaddr = remap_pci_mem(h->paddr, 0x250); 7646204892e9SStephen M. Cameron if (!h->vaddr) { 7647195f2c65SRobert Elliott dev_err(&h->pdev->dev, "failed to remap PCI mem\n"); 7648204892e9SStephen M. Cameron err = -ENOMEM; 7649195f2c65SRobert Elliott goto clean2; /* intmode+region, pci */ 7650204892e9SStephen M. Cameron } 7651fe5389c8SStephen M. Cameron err = hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_READY); 76522c4c8c8bSStephen M. Cameron if (err) 7653195f2c65SRobert Elliott goto clean3; /* vaddr, intmode+region, pci */ 765477c4495cSStephen M. Cameron err = hpsa_find_cfgtables(h); 765577c4495cSStephen M. Cameron if (err) 7656195f2c65SRobert Elliott goto clean3; /* vaddr, intmode+region, pci */ 7657b93d7536SStephen M. Cameron hpsa_find_board_params(h); 7658edd16368SStephen M. Cameron 765976c46e49SStephen M. Cameron if (!hpsa_CISS_signature_present(h)) { 7660edd16368SStephen M. Cameron err = -ENODEV; 7661195f2c65SRobert Elliott goto clean4; /* cfgtables, vaddr, intmode+region, pci */ 7662edd16368SStephen M. Cameron } 766397a5e98cSStephen M. Cameron hpsa_set_driver_support_bits(h); 76643d0eab67SStephen M. Cameron hpsa_p600_dma_prefetch_quirk(h); 7665eb6b2ae9SStephen M. Cameron err = hpsa_enter_simple_mode(h); 7666eb6b2ae9SStephen M. Cameron if (err) 7667195f2c65SRobert Elliott goto clean4; /* cfgtables, vaddr, intmode+region, pci */ 7668edd16368SStephen M. Cameron return 0; 7669edd16368SStephen M. Cameron 7670195f2c65SRobert Elliott clean4: /* cfgtables, vaddr, intmode+region, pci */ 7671195f2c65SRobert Elliott hpsa_free_cfgtables(h); 7672195f2c65SRobert Elliott clean3: /* vaddr, intmode+region, pci */ 7673204892e9SStephen M. Cameron iounmap(h->vaddr); 7674105a3dbcSRobert Elliott h->vaddr = NULL; 7675195f2c65SRobert Elliott clean2: /* intmode+region, pci */ 7676195f2c65SRobert Elliott hpsa_disable_interrupt_mode(h); 7677bc2bb154SChristoph Hellwig clean1: 7678943a7021SRobert Elliott /* 7679943a7021SRobert Elliott * call pci_disable_device before pci_release_regions per 7680943a7021SRobert Elliott * Documentation/PCI/pci.txt 7681943a7021SRobert Elliott */ 7682195f2c65SRobert Elliott pci_disable_device(h->pdev); 7683943a7021SRobert Elliott pci_release_regions(h->pdev); 7684edd16368SStephen M. Cameron return err; 7685edd16368SStephen M. Cameron } 7686edd16368SStephen M. Cameron 76876f039790SGreg Kroah-Hartman static void hpsa_hba_inquiry(struct ctlr_info *h) 7688339b2b14SStephen M. Cameron { 7689339b2b14SStephen M. Cameron int rc; 7690339b2b14SStephen M. Cameron 7691339b2b14SStephen M. Cameron #define HBA_INQUIRY_BYTE_COUNT 64 7692339b2b14SStephen M. Cameron h->hba_inquiry_data = kmalloc(HBA_INQUIRY_BYTE_COUNT, GFP_KERNEL); 7693339b2b14SStephen M. Cameron if (!h->hba_inquiry_data) 7694339b2b14SStephen M. Cameron return; 7695339b2b14SStephen M. Cameron rc = hpsa_scsi_do_inquiry(h, RAID_CTLR_LUNID, 0, 7696339b2b14SStephen M. Cameron h->hba_inquiry_data, HBA_INQUIRY_BYTE_COUNT); 7697339b2b14SStephen M. Cameron if (rc != 0) { 7698339b2b14SStephen M. Cameron kfree(h->hba_inquiry_data); 7699339b2b14SStephen M. Cameron h->hba_inquiry_data = NULL; 7700339b2b14SStephen M. Cameron } 7701339b2b14SStephen M. Cameron } 7702339b2b14SStephen M. Cameron 77036b6c1cd7STomas Henzl static int hpsa_init_reset_devices(struct pci_dev *pdev, u32 board_id) 7704edd16368SStephen M. Cameron { 77051df8552aSStephen M. Cameron int rc, i; 77063b747298STomas Henzl void __iomem *vaddr; 7707edd16368SStephen M. Cameron 77084c2a8c40SStephen M. Cameron if (!reset_devices) 77094c2a8c40SStephen M. Cameron return 0; 77104c2a8c40SStephen M. Cameron 7711132aa220STomas Henzl /* kdump kernel is loading, we don't know in which state is 7712132aa220STomas Henzl * the pci interface. The dev->enable_cnt is equal zero 7713132aa220STomas Henzl * so we call enable+disable, wait a while and switch it on. 7714132aa220STomas Henzl */ 7715132aa220STomas Henzl rc = pci_enable_device(pdev); 7716132aa220STomas Henzl if (rc) { 7717132aa220STomas Henzl dev_warn(&pdev->dev, "Failed to enable PCI device\n"); 7718132aa220STomas Henzl return -ENODEV; 7719132aa220STomas Henzl } 7720132aa220STomas Henzl pci_disable_device(pdev); 7721132aa220STomas Henzl msleep(260); /* a randomly chosen number */ 7722132aa220STomas Henzl rc = pci_enable_device(pdev); 7723132aa220STomas Henzl if (rc) { 7724132aa220STomas Henzl dev_warn(&pdev->dev, "failed to enable device.\n"); 7725132aa220STomas Henzl return -ENODEV; 7726132aa220STomas Henzl } 77274fa604e1SRobert Elliott 7728859c75abSTomas Henzl pci_set_master(pdev); 77294fa604e1SRobert Elliott 77303b747298STomas Henzl vaddr = pci_ioremap_bar(pdev, 0); 77313b747298STomas Henzl if (vaddr == NULL) { 77323b747298STomas Henzl rc = -ENOMEM; 77333b747298STomas Henzl goto out_disable; 77343b747298STomas Henzl } 77353b747298STomas Henzl writel(SA5_INTR_OFF, vaddr + SA5_REPLY_INTR_MASK_OFFSET); 77363b747298STomas Henzl iounmap(vaddr); 77373b747298STomas Henzl 77381df8552aSStephen M. Cameron /* Reset the controller with a PCI power-cycle or via doorbell */ 77396b6c1cd7STomas Henzl rc = hpsa_kdump_hard_reset_controller(pdev, board_id); 7740edd16368SStephen M. Cameron 77411df8552aSStephen M. Cameron /* -ENOTSUPP here means we cannot reset the controller 77421df8552aSStephen M. Cameron * but it's already (and still) up and running in 774318867659SStephen M. Cameron * "performant mode". Or, it might be 640x, which can't reset 774418867659SStephen M. Cameron * due to concerns about shared bbwc between 6402/6404 pair. 77451df8552aSStephen M. Cameron */ 7746adf1b3a3SRobert Elliott if (rc) 7747132aa220STomas Henzl goto out_disable; 7748edd16368SStephen M. Cameron 7749edd16368SStephen M. Cameron /* Now try to get the controller to respond to a no-op */ 77501ba66c9cSRobert Elliott dev_info(&pdev->dev, "Waiting for controller to respond to no-op\n"); 7751edd16368SStephen M. Cameron for (i = 0; i < HPSA_POST_RESET_NOOP_RETRIES; i++) { 7752edd16368SStephen M. Cameron if (hpsa_noop(pdev) == 0) 7753edd16368SStephen M. Cameron break; 7754edd16368SStephen M. Cameron else 7755edd16368SStephen M. Cameron dev_warn(&pdev->dev, "no-op failed%s\n", 7756edd16368SStephen M. Cameron (i < 11 ? "; re-trying" : "")); 7757edd16368SStephen M. Cameron } 7758132aa220STomas Henzl 7759132aa220STomas Henzl out_disable: 7760132aa220STomas Henzl 7761132aa220STomas Henzl pci_disable_device(pdev); 7762132aa220STomas Henzl return rc; 7763edd16368SStephen M. Cameron } 7764edd16368SStephen M. Cameron 77651fb7c98aSRobert Elliott static void hpsa_free_cmd_pool(struct ctlr_info *h) 77661fb7c98aSRobert Elliott { 77671fb7c98aSRobert Elliott kfree(h->cmd_pool_bits); 7768105a3dbcSRobert Elliott h->cmd_pool_bits = NULL; 7769105a3dbcSRobert Elliott if (h->cmd_pool) { 77701fb7c98aSRobert Elliott pci_free_consistent(h->pdev, 77711fb7c98aSRobert Elliott h->nr_cmds * sizeof(struct CommandList), 77721fb7c98aSRobert Elliott h->cmd_pool, 77731fb7c98aSRobert Elliott h->cmd_pool_dhandle); 7774105a3dbcSRobert Elliott h->cmd_pool = NULL; 7775105a3dbcSRobert Elliott h->cmd_pool_dhandle = 0; 7776105a3dbcSRobert Elliott } 7777105a3dbcSRobert Elliott if (h->errinfo_pool) { 77781fb7c98aSRobert Elliott pci_free_consistent(h->pdev, 77791fb7c98aSRobert Elliott h->nr_cmds * sizeof(struct ErrorInfo), 77801fb7c98aSRobert Elliott h->errinfo_pool, 77811fb7c98aSRobert Elliott h->errinfo_pool_dhandle); 7782105a3dbcSRobert Elliott h->errinfo_pool = NULL; 7783105a3dbcSRobert Elliott h->errinfo_pool_dhandle = 0; 7784105a3dbcSRobert Elliott } 77851fb7c98aSRobert Elliott } 77861fb7c98aSRobert Elliott 7787d37ffbe4SRobert Elliott static int hpsa_alloc_cmd_pool(struct ctlr_info *h) 77882e9d1b36SStephen M. Cameron { 77892e9d1b36SStephen M. Cameron h->cmd_pool_bits = kzalloc( 77902e9d1b36SStephen M. Cameron DIV_ROUND_UP(h->nr_cmds, BITS_PER_LONG) * 77912e9d1b36SStephen M. Cameron sizeof(unsigned long), GFP_KERNEL); 77922e9d1b36SStephen M. Cameron h->cmd_pool = pci_alloc_consistent(h->pdev, 77932e9d1b36SStephen M. Cameron h->nr_cmds * sizeof(*h->cmd_pool), 77942e9d1b36SStephen M. Cameron &(h->cmd_pool_dhandle)); 77952e9d1b36SStephen M. Cameron h->errinfo_pool = pci_alloc_consistent(h->pdev, 77962e9d1b36SStephen M. Cameron h->nr_cmds * sizeof(*h->errinfo_pool), 77972e9d1b36SStephen M. Cameron &(h->errinfo_pool_dhandle)); 77982e9d1b36SStephen M. Cameron if ((h->cmd_pool_bits == NULL) 77992e9d1b36SStephen M. Cameron || (h->cmd_pool == NULL) 78002e9d1b36SStephen M. Cameron || (h->errinfo_pool == NULL)) { 78012e9d1b36SStephen M. Cameron dev_err(&h->pdev->dev, "out of memory in %s", __func__); 78022c143342SRobert Elliott goto clean_up; 78032e9d1b36SStephen M. Cameron } 7804360c73bdSStephen Cameron hpsa_preinitialize_commands(h); 78052e9d1b36SStephen M. Cameron return 0; 78062c143342SRobert Elliott clean_up: 78072c143342SRobert Elliott hpsa_free_cmd_pool(h); 78082c143342SRobert Elliott return -ENOMEM; 78092e9d1b36SStephen M. Cameron } 78102e9d1b36SStephen M. Cameron 7811ec501a18SRobert Elliott /* clear affinity hints and free MSI-X, MSI, or legacy INTx vectors */ 7812ec501a18SRobert Elliott static void hpsa_free_irqs(struct ctlr_info *h) 7813ec501a18SRobert Elliott { 7814ec501a18SRobert Elliott int i; 7815ec501a18SRobert Elliott 7816bc2bb154SChristoph Hellwig if (!h->msix_vectors || h->intr_mode != PERF_MODE_INT) { 7817ec501a18SRobert Elliott /* Single reply queue, only one irq to free */ 78187dc62d93SColin Ian King free_irq(pci_irq_vector(h->pdev, 0), &h->q[h->intr_mode]); 7819bc2bb154SChristoph Hellwig h->q[h->intr_mode] = 0; 7820ec501a18SRobert Elliott return; 7821ec501a18SRobert Elliott } 7822ec501a18SRobert Elliott 7823bc2bb154SChristoph Hellwig for (i = 0; i < h->msix_vectors; i++) { 7824bc2bb154SChristoph Hellwig free_irq(pci_irq_vector(h->pdev, i), &h->q[i]); 7825105a3dbcSRobert Elliott h->q[i] = 0; 7826ec501a18SRobert Elliott } 7827a4e17fc1SRobert Elliott for (; i < MAX_REPLY_QUEUES; i++) 7828a4e17fc1SRobert Elliott h->q[i] = 0; 7829ec501a18SRobert Elliott } 7830ec501a18SRobert Elliott 78319ee61794SRobert Elliott /* returns 0 on success; cleans up and returns -Enn on error */ 78329ee61794SRobert Elliott static int hpsa_request_irqs(struct ctlr_info *h, 78330ae01a32SStephen M. Cameron irqreturn_t (*msixhandler)(int, void *), 78340ae01a32SStephen M. Cameron irqreturn_t (*intxhandler)(int, void *)) 78350ae01a32SStephen M. Cameron { 7836254f796bSMatt Gates int rc, i; 78370ae01a32SStephen M. Cameron 7838254f796bSMatt Gates /* 7839254f796bSMatt Gates * initialize h->q[x] = x so that interrupt handlers know which 7840254f796bSMatt Gates * queue to process. 7841254f796bSMatt Gates */ 7842254f796bSMatt Gates for (i = 0; i < MAX_REPLY_QUEUES; i++) 7843254f796bSMatt Gates h->q[i] = (u8) i; 7844254f796bSMatt Gates 7845bc2bb154SChristoph Hellwig if (h->intr_mode == PERF_MODE_INT && h->msix_vectors > 0) { 7846254f796bSMatt Gates /* If performant mode and MSI-X, use multiple reply queues */ 7847bc2bb154SChristoph Hellwig for (i = 0; i < h->msix_vectors; i++) { 78488b47004aSRobert Elliott sprintf(h->intrname[i], "%s-msix%d", h->devname, i); 7849bc2bb154SChristoph Hellwig rc = request_irq(pci_irq_vector(h->pdev, i), msixhandler, 78508b47004aSRobert Elliott 0, h->intrname[i], 7851254f796bSMatt Gates &h->q[i]); 7852a4e17fc1SRobert Elliott if (rc) { 7853a4e17fc1SRobert Elliott int j; 7854a4e17fc1SRobert Elliott 7855a4e17fc1SRobert Elliott dev_err(&h->pdev->dev, 7856a4e17fc1SRobert Elliott "failed to get irq %d for %s\n", 7857bc2bb154SChristoph Hellwig pci_irq_vector(h->pdev, i), h->devname); 7858a4e17fc1SRobert Elliott for (j = 0; j < i; j++) { 7859bc2bb154SChristoph Hellwig free_irq(pci_irq_vector(h->pdev, j), &h->q[j]); 7860a4e17fc1SRobert Elliott h->q[j] = 0; 7861a4e17fc1SRobert Elliott } 7862a4e17fc1SRobert Elliott for (; j < MAX_REPLY_QUEUES; j++) 7863a4e17fc1SRobert Elliott h->q[j] = 0; 7864a4e17fc1SRobert Elliott return rc; 7865a4e17fc1SRobert Elliott } 7866a4e17fc1SRobert Elliott } 7867254f796bSMatt Gates } else { 7868254f796bSMatt Gates /* Use single reply pool */ 7869bc2bb154SChristoph Hellwig if (h->msix_vectors > 0 || h->pdev->msi_enabled) { 7870bc2bb154SChristoph Hellwig sprintf(h->intrname[0], "%s-msi%s", h->devname, 7871bc2bb154SChristoph Hellwig h->msix_vectors ? "x" : ""); 7872bc2bb154SChristoph Hellwig rc = request_irq(pci_irq_vector(h->pdev, 0), 78738b47004aSRobert Elliott msixhandler, 0, 7874bc2bb154SChristoph Hellwig h->intrname[0], 7875254f796bSMatt Gates &h->q[h->intr_mode]); 7876254f796bSMatt Gates } else { 78778b47004aSRobert Elliott sprintf(h->intrname[h->intr_mode], 78788b47004aSRobert Elliott "%s-intx", h->devname); 7879bc2bb154SChristoph Hellwig rc = request_irq(pci_irq_vector(h->pdev, 0), 78808b47004aSRobert Elliott intxhandler, IRQF_SHARED, 7881bc2bb154SChristoph Hellwig h->intrname[0], 7882254f796bSMatt Gates &h->q[h->intr_mode]); 7883254f796bSMatt Gates } 7884254f796bSMatt Gates } 78850ae01a32SStephen M. Cameron if (rc) { 7886195f2c65SRobert Elliott dev_err(&h->pdev->dev, "failed to get irq %d for %s\n", 7887bc2bb154SChristoph Hellwig pci_irq_vector(h->pdev, 0), h->devname); 7888195f2c65SRobert Elliott hpsa_free_irqs(h); 78890ae01a32SStephen M. Cameron return -ENODEV; 78900ae01a32SStephen M. Cameron } 78910ae01a32SStephen M. Cameron return 0; 78920ae01a32SStephen M. Cameron } 78930ae01a32SStephen M. Cameron 78946f039790SGreg Kroah-Hartman static int hpsa_kdump_soft_reset(struct ctlr_info *h) 789564670ac8SStephen M. Cameron { 789639c53f55SRobert Elliott int rc; 7897bf43caf3SRobert Elliott hpsa_send_host_reset(h, RAID_CTLR_LUNID, HPSA_RESET_TYPE_CONTROLLER); 789864670ac8SStephen M. Cameron 789964670ac8SStephen M. Cameron dev_info(&h->pdev->dev, "Waiting for board to soft reset.\n"); 790039c53f55SRobert Elliott rc = hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_NOT_READY); 790139c53f55SRobert Elliott if (rc) { 790264670ac8SStephen M. Cameron dev_warn(&h->pdev->dev, "Soft reset had no effect.\n"); 790339c53f55SRobert Elliott return rc; 790464670ac8SStephen M. Cameron } 790564670ac8SStephen M. Cameron 790664670ac8SStephen M. Cameron dev_info(&h->pdev->dev, "Board reset, awaiting READY status.\n"); 790739c53f55SRobert Elliott rc = hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_READY); 790839c53f55SRobert Elliott if (rc) { 790964670ac8SStephen M. Cameron dev_warn(&h->pdev->dev, "Board failed to become ready " 791064670ac8SStephen M. Cameron "after soft reset.\n"); 791139c53f55SRobert Elliott return rc; 791264670ac8SStephen M. Cameron } 791364670ac8SStephen M. Cameron 791464670ac8SStephen M. Cameron return 0; 791564670ac8SStephen M. Cameron } 791664670ac8SStephen M. Cameron 7917072b0518SStephen M. Cameron static void hpsa_free_reply_queues(struct ctlr_info *h) 7918072b0518SStephen M. Cameron { 7919072b0518SStephen M. Cameron int i; 7920072b0518SStephen M. Cameron 7921072b0518SStephen M. Cameron for (i = 0; i < h->nreply_queues; i++) { 7922072b0518SStephen M. Cameron if (!h->reply_queue[i].head) 7923072b0518SStephen M. Cameron continue; 79241fb7c98aSRobert Elliott pci_free_consistent(h->pdev, 79251fb7c98aSRobert Elliott h->reply_queue_size, 79261fb7c98aSRobert Elliott h->reply_queue[i].head, 79271fb7c98aSRobert Elliott h->reply_queue[i].busaddr); 7928072b0518SStephen M. Cameron h->reply_queue[i].head = NULL; 7929072b0518SStephen M. Cameron h->reply_queue[i].busaddr = 0; 7930072b0518SStephen M. Cameron } 7931105a3dbcSRobert Elliott h->reply_queue_size = 0; 7932072b0518SStephen M. Cameron } 7933072b0518SStephen M. Cameron 79340097f0f4SStephen M. Cameron static void hpsa_undo_allocations_after_kdump_soft_reset(struct ctlr_info *h) 79350097f0f4SStephen M. Cameron { 7936105a3dbcSRobert Elliott hpsa_free_performant_mode(h); /* init_one 7 */ 7937105a3dbcSRobert Elliott hpsa_free_sg_chain_blocks(h); /* init_one 6 */ 7938105a3dbcSRobert Elliott hpsa_free_cmd_pool(h); /* init_one 5 */ 7939105a3dbcSRobert Elliott hpsa_free_irqs(h); /* init_one 4 */ 79402946e82bSRobert Elliott scsi_host_put(h->scsi_host); /* init_one 3 */ 79412946e82bSRobert Elliott h->scsi_host = NULL; /* init_one 3 */ 79422946e82bSRobert Elliott hpsa_free_pci_init(h); /* init_one 2_5 */ 79439ecd953aSRobert Elliott free_percpu(h->lockup_detected); /* init_one 2 */ 79449ecd953aSRobert Elliott h->lockup_detected = NULL; /* init_one 2 */ 79459ecd953aSRobert Elliott if (h->resubmit_wq) { 79469ecd953aSRobert Elliott destroy_workqueue(h->resubmit_wq); /* init_one 1 */ 79479ecd953aSRobert Elliott h->resubmit_wq = NULL; 79489ecd953aSRobert Elliott } 79499ecd953aSRobert Elliott if (h->rescan_ctlr_wq) { 79509ecd953aSRobert Elliott destroy_workqueue(h->rescan_ctlr_wq); 79519ecd953aSRobert Elliott h->rescan_ctlr_wq = NULL; 79529ecd953aSRobert Elliott } 7953105a3dbcSRobert Elliott kfree(h); /* init_one 1 */ 795464670ac8SStephen M. Cameron } 795564670ac8SStephen M. Cameron 7956a0c12413SStephen M. Cameron /* Called when controller lockup detected. */ 7957f2405db8SDon Brace static void fail_all_outstanding_cmds(struct ctlr_info *h) 7958a0c12413SStephen M. Cameron { 7959281a7fd0SWebb Scales int i, refcount; 7960281a7fd0SWebb Scales struct CommandList *c; 796125163bd5SWebb Scales int failcount = 0; 7962a0c12413SStephen M. Cameron 7963080ef1ccSDon Brace flush_workqueue(h->resubmit_wq); /* ensure all cmds are fully built */ 7964f2405db8SDon Brace for (i = 0; i < h->nr_cmds; i++) { 7965f2405db8SDon Brace c = h->cmd_pool + i; 7966281a7fd0SWebb Scales refcount = atomic_inc_return(&c->refcount); 7967281a7fd0SWebb Scales if (refcount > 1) { 796825163bd5SWebb Scales c->err_info->CommandStatus = CMD_CTLR_LOCKUP; 79695a3d16f5SStephen M. Cameron finish_cmd(c); 7970433b5f4dSStephen Cameron atomic_dec(&h->commands_outstanding); 797125163bd5SWebb Scales failcount++; 7972a0c12413SStephen M. Cameron } 7973281a7fd0SWebb Scales cmd_free(h, c); 7974281a7fd0SWebb Scales } 797525163bd5SWebb Scales dev_warn(&h->pdev->dev, 797625163bd5SWebb Scales "failed %d commands in fail_all\n", failcount); 7977a0c12413SStephen M. Cameron } 7978a0c12413SStephen M. Cameron 7979094963daSStephen M. Cameron static void set_lockup_detected_for_all_cpus(struct ctlr_info *h, u32 value) 7980094963daSStephen M. Cameron { 7981c8ed0010SRusty Russell int cpu; 7982094963daSStephen M. Cameron 7983c8ed0010SRusty Russell for_each_online_cpu(cpu) { 7984094963daSStephen M. Cameron u32 *lockup_detected; 7985094963daSStephen M. Cameron lockup_detected = per_cpu_ptr(h->lockup_detected, cpu); 7986094963daSStephen M. Cameron *lockup_detected = value; 7987094963daSStephen M. Cameron } 7988094963daSStephen M. Cameron wmb(); /* be sure the per-cpu variables are out to memory */ 7989094963daSStephen M. Cameron } 7990094963daSStephen M. Cameron 7991a0c12413SStephen M. Cameron static void controller_lockup_detected(struct ctlr_info *h) 7992a0c12413SStephen M. Cameron { 7993a0c12413SStephen M. Cameron unsigned long flags; 7994094963daSStephen M. Cameron u32 lockup_detected; 7995a0c12413SStephen M. Cameron 7996a0c12413SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_OFF); 7997a0c12413SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 7998094963daSStephen M. Cameron lockup_detected = readl(h->vaddr + SA5_SCRATCHPAD_OFFSET); 7999094963daSStephen M. Cameron if (!lockup_detected) { 8000094963daSStephen M. Cameron /* no heartbeat, but controller gave us a zero. */ 8001094963daSStephen M. Cameron dev_warn(&h->pdev->dev, 800225163bd5SWebb Scales "lockup detected after %d but scratchpad register is zero\n", 800325163bd5SWebb Scales h->heartbeat_sample_interval / HZ); 8004094963daSStephen M. Cameron lockup_detected = 0xffffffff; 8005094963daSStephen M. Cameron } 8006094963daSStephen M. Cameron set_lockup_detected_for_all_cpus(h, lockup_detected); 8007a0c12413SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 800825163bd5SWebb Scales dev_warn(&h->pdev->dev, "Controller lockup detected: 0x%08x after %d\n", 800925163bd5SWebb Scales lockup_detected, h->heartbeat_sample_interval / HZ); 8010a0c12413SStephen M. Cameron pci_disable_device(h->pdev); 8011f2405db8SDon Brace fail_all_outstanding_cmds(h); 8012a0c12413SStephen M. Cameron } 8013a0c12413SStephen M. Cameron 801425163bd5SWebb Scales static int detect_controller_lockup(struct ctlr_info *h) 8015a0c12413SStephen M. Cameron { 8016a0c12413SStephen M. Cameron u64 now; 8017a0c12413SStephen M. Cameron u32 heartbeat; 8018a0c12413SStephen M. Cameron unsigned long flags; 8019a0c12413SStephen M. Cameron 8020a0c12413SStephen M. Cameron now = get_jiffies_64(); 8021a0c12413SStephen M. Cameron /* If we've received an interrupt recently, we're ok. */ 8022a0c12413SStephen M. Cameron if (time_after64(h->last_intr_timestamp + 8023e85c5974SStephen M. Cameron (h->heartbeat_sample_interval), now)) 802425163bd5SWebb Scales return false; 8025a0c12413SStephen M. Cameron 8026a0c12413SStephen M. Cameron /* 8027a0c12413SStephen M. Cameron * If we've already checked the heartbeat recently, we're ok. 8028a0c12413SStephen M. Cameron * This could happen if someone sends us a signal. We 8029a0c12413SStephen M. Cameron * otherwise don't care about signals in this thread. 8030a0c12413SStephen M. Cameron */ 8031a0c12413SStephen M. Cameron if (time_after64(h->last_heartbeat_timestamp + 8032e85c5974SStephen M. Cameron (h->heartbeat_sample_interval), now)) 803325163bd5SWebb Scales return false; 8034a0c12413SStephen M. Cameron 8035a0c12413SStephen M. Cameron /* If heartbeat has not changed since we last looked, we're not ok. */ 8036a0c12413SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 8037a0c12413SStephen M. Cameron heartbeat = readl(&h->cfgtable->HeartBeat); 8038a0c12413SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 8039a0c12413SStephen M. Cameron if (h->last_heartbeat == heartbeat) { 8040a0c12413SStephen M. Cameron controller_lockup_detected(h); 804125163bd5SWebb Scales return true; 8042a0c12413SStephen M. Cameron } 8043a0c12413SStephen M. Cameron 8044a0c12413SStephen M. Cameron /* We're ok. */ 8045a0c12413SStephen M. Cameron h->last_heartbeat = heartbeat; 8046a0c12413SStephen M. Cameron h->last_heartbeat_timestamp = now; 804725163bd5SWebb Scales return false; 8048a0c12413SStephen M. Cameron } 8049a0c12413SStephen M. Cameron 80509846590eSStephen M. Cameron static void hpsa_ack_ctlr_events(struct ctlr_info *h) 805176438d08SStephen M. Cameron { 805276438d08SStephen M. Cameron int i; 805376438d08SStephen M. Cameron char *event_type; 805476438d08SStephen M. Cameron 8055e4aa3e6aSStephen Cameron if (!(h->fw_support & MISC_FW_EVENT_NOTIFY)) 8056e4aa3e6aSStephen Cameron return; 8057e4aa3e6aSStephen Cameron 805876438d08SStephen M. Cameron /* Ask the controller to clear the events we're handling. */ 80591f7cee8cSStephen M. Cameron if ((h->transMethod & (CFGTBL_Trans_io_accel1 80601f7cee8cSStephen M. Cameron | CFGTBL_Trans_io_accel2)) && 806176438d08SStephen M. Cameron (h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_STATE_CHANGE || 806276438d08SStephen M. Cameron h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_CONFIG_CHANGE)) { 806376438d08SStephen M. Cameron 806476438d08SStephen M. Cameron if (h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_STATE_CHANGE) 806576438d08SStephen M. Cameron event_type = "state change"; 806676438d08SStephen M. Cameron if (h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_CONFIG_CHANGE) 806776438d08SStephen M. Cameron event_type = "configuration change"; 806876438d08SStephen M. Cameron /* Stop sending new RAID offload reqs via the IO accelerator */ 806976438d08SStephen M. Cameron scsi_block_requests(h->scsi_host); 80705323ed74SDon Brace for (i = 0; i < h->ndevices; i++) { 807176438d08SStephen M. Cameron h->dev[i]->offload_enabled = 0; 80725323ed74SDon Brace h->dev[i]->offload_to_be_enabled = 0; 80735323ed74SDon Brace } 807423100dd9SStephen M. Cameron hpsa_drain_accel_commands(h); 807576438d08SStephen M. Cameron /* Set 'accelerator path config change' bit */ 807676438d08SStephen M. Cameron dev_warn(&h->pdev->dev, 807776438d08SStephen M. Cameron "Acknowledging event: 0x%08x (HP SSD Smart Path %s)\n", 807876438d08SStephen M. Cameron h->events, event_type); 807976438d08SStephen M. Cameron writel(h->events, &(h->cfgtable->clear_event_notify)); 808076438d08SStephen M. Cameron /* Set the "clear event notify field update" bit 6 */ 808176438d08SStephen M. Cameron writel(DOORBELL_CLEAR_EVENTS, h->vaddr + SA5_DOORBELL); 808276438d08SStephen M. Cameron /* Wait until ctlr clears 'clear event notify field', bit 6 */ 808376438d08SStephen M. Cameron hpsa_wait_for_clear_event_notify_ack(h); 808476438d08SStephen M. Cameron scsi_unblock_requests(h->scsi_host); 808576438d08SStephen M. Cameron } else { 808676438d08SStephen M. Cameron /* Acknowledge controller notification events. */ 808776438d08SStephen M. Cameron writel(h->events, &(h->cfgtable->clear_event_notify)); 808876438d08SStephen M. Cameron writel(DOORBELL_CLEAR_EVENTS, h->vaddr + SA5_DOORBELL); 808976438d08SStephen M. Cameron hpsa_wait_for_clear_event_notify_ack(h); 809076438d08SStephen M. Cameron #if 0 809176438d08SStephen M. Cameron writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL); 809276438d08SStephen M. Cameron hpsa_wait_for_mode_change_ack(h); 809376438d08SStephen M. Cameron #endif 809476438d08SStephen M. Cameron } 80959846590eSStephen M. Cameron return; 809676438d08SStephen M. Cameron } 809776438d08SStephen M. Cameron 809876438d08SStephen M. Cameron /* Check a register on the controller to see if there are configuration 809976438d08SStephen M. Cameron * changes (added/changed/removed logical drives, etc.) which mean that 8100e863d68eSScott Teel * we should rescan the controller for devices. 8101e863d68eSScott Teel * Also check flag for driver-initiated rescan. 810276438d08SStephen M. Cameron */ 81039846590eSStephen M. Cameron static int hpsa_ctlr_needs_rescan(struct ctlr_info *h) 810476438d08SStephen M. Cameron { 8105853633e8SDon Brace if (h->drv_req_rescan) { 8106853633e8SDon Brace h->drv_req_rescan = 0; 8107853633e8SDon Brace return 1; 8108853633e8SDon Brace } 8109853633e8SDon Brace 811076438d08SStephen M. Cameron if (!(h->fw_support & MISC_FW_EVENT_NOTIFY)) 81119846590eSStephen M. Cameron return 0; 811276438d08SStephen M. Cameron 811376438d08SStephen M. Cameron h->events = readl(&(h->cfgtable->event_notify)); 81149846590eSStephen M. Cameron return h->events & RESCAN_REQUIRED_EVENT_BITS; 81159846590eSStephen M. Cameron } 811676438d08SStephen M. Cameron 811776438d08SStephen M. Cameron /* 81189846590eSStephen M. Cameron * Check if any of the offline devices have become ready 811976438d08SStephen M. Cameron */ 81209846590eSStephen M. Cameron static int hpsa_offline_devices_ready(struct ctlr_info *h) 81219846590eSStephen M. Cameron { 81229846590eSStephen M. Cameron unsigned long flags; 81239846590eSStephen M. Cameron struct offline_device_entry *d; 81249846590eSStephen M. Cameron struct list_head *this, *tmp; 81259846590eSStephen M. Cameron 81269846590eSStephen M. Cameron spin_lock_irqsave(&h->offline_device_lock, flags); 81279846590eSStephen M. Cameron list_for_each_safe(this, tmp, &h->offline_device_list) { 81289846590eSStephen M. Cameron d = list_entry(this, struct offline_device_entry, 81299846590eSStephen M. Cameron offline_list); 81309846590eSStephen M. Cameron spin_unlock_irqrestore(&h->offline_device_lock, flags); 8131d1fea47cSStephen M. Cameron if (!hpsa_volume_offline(h, d->scsi3addr)) { 8132d1fea47cSStephen M. Cameron spin_lock_irqsave(&h->offline_device_lock, flags); 8133d1fea47cSStephen M. Cameron list_del(&d->offline_list); 8134d1fea47cSStephen M. Cameron spin_unlock_irqrestore(&h->offline_device_lock, flags); 81359846590eSStephen M. Cameron return 1; 8136d1fea47cSStephen M. Cameron } 81379846590eSStephen M. Cameron spin_lock_irqsave(&h->offline_device_lock, flags); 813876438d08SStephen M. Cameron } 81399846590eSStephen M. Cameron spin_unlock_irqrestore(&h->offline_device_lock, flags); 81409846590eSStephen M. Cameron return 0; 81419846590eSStephen M. Cameron } 81429846590eSStephen M. Cameron 814334592254SScott Teel static int hpsa_luns_changed(struct ctlr_info *h) 814434592254SScott Teel { 814534592254SScott Teel int rc = 1; /* assume there are changes */ 814634592254SScott Teel struct ReportLUNdata *logdev = NULL; 814734592254SScott Teel 814834592254SScott Teel /* if we can't find out if lun data has changed, 814934592254SScott Teel * assume that it has. 815034592254SScott Teel */ 815134592254SScott Teel 815234592254SScott Teel if (!h->lastlogicals) 81537e8a9486SAmit Kushwaha return rc; 815434592254SScott Teel 815534592254SScott Teel logdev = kzalloc(sizeof(*logdev), GFP_KERNEL); 81567e8a9486SAmit Kushwaha if (!logdev) 81577e8a9486SAmit Kushwaha return rc; 81587e8a9486SAmit Kushwaha 815934592254SScott Teel if (hpsa_scsi_do_report_luns(h, 1, logdev, sizeof(*logdev), 0)) { 816034592254SScott Teel dev_warn(&h->pdev->dev, 816134592254SScott Teel "report luns failed, can't track lun changes.\n"); 816234592254SScott Teel goto out; 816334592254SScott Teel } 816434592254SScott Teel if (memcmp(logdev, h->lastlogicals, sizeof(*logdev))) { 816534592254SScott Teel dev_info(&h->pdev->dev, 816634592254SScott Teel "Lun changes detected.\n"); 816734592254SScott Teel memcpy(h->lastlogicals, logdev, sizeof(*logdev)); 816834592254SScott Teel goto out; 816934592254SScott Teel } else 817034592254SScott Teel rc = 0; /* no changes detected. */ 817134592254SScott Teel out: 817234592254SScott Teel kfree(logdev); 817334592254SScott Teel return rc; 817434592254SScott Teel } 817534592254SScott Teel 81763d38f00cSScott Teel static void hpsa_perform_rescan(struct ctlr_info *h) 8177a0c12413SStephen M. Cameron { 81783d38f00cSScott Teel struct Scsi_Host *sh = NULL; 8179a0c12413SStephen M. Cameron unsigned long flags; 81809846590eSStephen M. Cameron 8181bfd7546cSDon Brace /* 8182bfd7546cSDon Brace * Do the scan after the reset 8183bfd7546cSDon Brace */ 8184c59d04f3SDon Brace spin_lock_irqsave(&h->reset_lock, flags); 8185bfd7546cSDon Brace if (h->reset_in_progress) { 8186bfd7546cSDon Brace h->drv_req_rescan = 1; 8187c59d04f3SDon Brace spin_unlock_irqrestore(&h->reset_lock, flags); 8188bfd7546cSDon Brace return; 8189bfd7546cSDon Brace } 8190c59d04f3SDon Brace spin_unlock_irqrestore(&h->reset_lock, flags); 8191bfd7546cSDon Brace 819234592254SScott Teel sh = scsi_host_get(h->scsi_host); 819334592254SScott Teel if (sh != NULL) { 819434592254SScott Teel hpsa_scan_start(sh); 819534592254SScott Teel scsi_host_put(sh); 81963d38f00cSScott Teel h->drv_req_rescan = 0; 819734592254SScott Teel } 819834592254SScott Teel } 81993d38f00cSScott Teel 82003d38f00cSScott Teel /* 82013d38f00cSScott Teel * watch for controller events 82023d38f00cSScott Teel */ 82033d38f00cSScott Teel static void hpsa_event_monitor_worker(struct work_struct *work) 82043d38f00cSScott Teel { 82053d38f00cSScott Teel struct ctlr_info *h = container_of(to_delayed_work(work), 82063d38f00cSScott Teel struct ctlr_info, event_monitor_work); 82073d38f00cSScott Teel unsigned long flags; 82083d38f00cSScott Teel 82093d38f00cSScott Teel spin_lock_irqsave(&h->lock, flags); 82103d38f00cSScott Teel if (h->remove_in_progress) { 82113d38f00cSScott Teel spin_unlock_irqrestore(&h->lock, flags); 82123d38f00cSScott Teel return; 82133d38f00cSScott Teel } 82143d38f00cSScott Teel spin_unlock_irqrestore(&h->lock, flags); 82153d38f00cSScott Teel 82163d38f00cSScott Teel if (hpsa_ctlr_needs_rescan(h)) { 82173d38f00cSScott Teel hpsa_ack_ctlr_events(h); 82183d38f00cSScott Teel hpsa_perform_rescan(h); 82193d38f00cSScott Teel } 82203d38f00cSScott Teel 82213d38f00cSScott Teel spin_lock_irqsave(&h->lock, flags); 82223d38f00cSScott Teel if (!h->remove_in_progress) 82233d38f00cSScott Teel schedule_delayed_work(&h->event_monitor_work, 82243d38f00cSScott Teel HPSA_EVENT_MONITOR_INTERVAL); 82253d38f00cSScott Teel spin_unlock_irqrestore(&h->lock, flags); 82263d38f00cSScott Teel } 82273d38f00cSScott Teel 82283d38f00cSScott Teel static void hpsa_rescan_ctlr_worker(struct work_struct *work) 82293d38f00cSScott Teel { 82303d38f00cSScott Teel unsigned long flags; 82313d38f00cSScott Teel struct ctlr_info *h = container_of(to_delayed_work(work), 82323d38f00cSScott Teel struct ctlr_info, rescan_ctlr_work); 82333d38f00cSScott Teel 82343d38f00cSScott Teel spin_lock_irqsave(&h->lock, flags); 82353d38f00cSScott Teel if (h->remove_in_progress) { 82363d38f00cSScott Teel spin_unlock_irqrestore(&h->lock, flags); 82373d38f00cSScott Teel return; 82383d38f00cSScott Teel } 82393d38f00cSScott Teel spin_unlock_irqrestore(&h->lock, flags); 82403d38f00cSScott Teel 82413d38f00cSScott Teel if (h->drv_req_rescan || hpsa_offline_devices_ready(h)) { 82423d38f00cSScott Teel hpsa_perform_rescan(h); 82433d38f00cSScott Teel } else if (h->discovery_polling) { 82443d38f00cSScott Teel hpsa_disable_rld_caching(h); 82453d38f00cSScott Teel if (hpsa_luns_changed(h)) { 82463d38f00cSScott Teel dev_info(&h->pdev->dev, 82473d38f00cSScott Teel "driver discovery polling rescan.\n"); 82483d38f00cSScott Teel hpsa_perform_rescan(h); 82493d38f00cSScott Teel } 82509846590eSStephen M. Cameron } 82516636e7f4SDon Brace spin_lock_irqsave(&h->lock, flags); 82526636e7f4SDon Brace if (!h->remove_in_progress) 82536636e7f4SDon Brace queue_delayed_work(h->rescan_ctlr_wq, &h->rescan_ctlr_work, 82546636e7f4SDon Brace h->heartbeat_sample_interval); 82556636e7f4SDon Brace spin_unlock_irqrestore(&h->lock, flags); 82566636e7f4SDon Brace } 82576636e7f4SDon Brace 82586636e7f4SDon Brace static void hpsa_monitor_ctlr_worker(struct work_struct *work) 82596636e7f4SDon Brace { 82606636e7f4SDon Brace unsigned long flags; 82616636e7f4SDon Brace struct ctlr_info *h = container_of(to_delayed_work(work), 82626636e7f4SDon Brace struct ctlr_info, monitor_ctlr_work); 82636636e7f4SDon Brace 82646636e7f4SDon Brace detect_controller_lockup(h); 82656636e7f4SDon Brace if (lockup_detected(h)) 82666636e7f4SDon Brace return; 82679846590eSStephen M. Cameron 82688a98db73SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 82696636e7f4SDon Brace if (!h->remove_in_progress) 82708a98db73SStephen M. Cameron schedule_delayed_work(&h->monitor_ctlr_work, 82718a98db73SStephen M. Cameron h->heartbeat_sample_interval); 82728a98db73SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 8273a0c12413SStephen M. Cameron } 8274a0c12413SStephen M. Cameron 82756636e7f4SDon Brace static struct workqueue_struct *hpsa_create_controller_wq(struct ctlr_info *h, 82766636e7f4SDon Brace char *name) 82776636e7f4SDon Brace { 82786636e7f4SDon Brace struct workqueue_struct *wq = NULL; 82796636e7f4SDon Brace 8280397ea9cbSDon Brace wq = alloc_ordered_workqueue("%s_%d_hpsa", 0, name, h->ctlr); 82816636e7f4SDon Brace if (!wq) 82826636e7f4SDon Brace dev_err(&h->pdev->dev, "failed to create %s workqueue\n", name); 82836636e7f4SDon Brace 82846636e7f4SDon Brace return wq; 82856636e7f4SDon Brace } 82866636e7f4SDon Brace 82876f039790SGreg Kroah-Hartman static int hpsa_init_one(struct pci_dev *pdev, const struct pci_device_id *ent) 82884c2a8c40SStephen M. Cameron { 82894c2a8c40SStephen M. Cameron int dac, rc; 82904c2a8c40SStephen M. Cameron struct ctlr_info *h; 829164670ac8SStephen M. Cameron int try_soft_reset = 0; 829264670ac8SStephen M. Cameron unsigned long flags; 82936b6c1cd7STomas Henzl u32 board_id; 82944c2a8c40SStephen M. Cameron 82954c2a8c40SStephen M. Cameron if (number_of_controllers == 0) 82964c2a8c40SStephen M. Cameron printk(KERN_INFO DRIVER_NAME "\n"); 82974c2a8c40SStephen M. Cameron 8298135ae6edSHannes Reinecke rc = hpsa_lookup_board_id(pdev, &board_id, NULL); 82996b6c1cd7STomas Henzl if (rc < 0) { 83006b6c1cd7STomas Henzl dev_warn(&pdev->dev, "Board ID not found\n"); 83016b6c1cd7STomas Henzl return rc; 83026b6c1cd7STomas Henzl } 83036b6c1cd7STomas Henzl 83046b6c1cd7STomas Henzl rc = hpsa_init_reset_devices(pdev, board_id); 830564670ac8SStephen M. Cameron if (rc) { 830664670ac8SStephen M. Cameron if (rc != -ENOTSUPP) 83074c2a8c40SStephen M. Cameron return rc; 830864670ac8SStephen M. Cameron /* If the reset fails in a particular way (it has no way to do 830964670ac8SStephen M. Cameron * a proper hard reset, so returns -ENOTSUPP) we can try to do 831064670ac8SStephen M. Cameron * a soft reset once we get the controller configured up to the 831164670ac8SStephen M. Cameron * point that it can accept a command. 831264670ac8SStephen M. Cameron */ 831364670ac8SStephen M. Cameron try_soft_reset = 1; 831464670ac8SStephen M. Cameron rc = 0; 831564670ac8SStephen M. Cameron } 831664670ac8SStephen M. Cameron 831764670ac8SStephen M. Cameron reinit_after_soft_reset: 83184c2a8c40SStephen M. Cameron 8319303932fdSDon Brace /* Command structures must be aligned on a 32-byte boundary because 8320303932fdSDon Brace * the 5 lower bits of the address are used by the hardware. and by 8321303932fdSDon Brace * the driver. See comments in hpsa.h for more info. 8322303932fdSDon Brace */ 8323303932fdSDon Brace BUILD_BUG_ON(sizeof(struct CommandList) % COMMANDLIST_ALIGNMENT); 8324edd16368SStephen M. Cameron h = kzalloc(sizeof(*h), GFP_KERNEL); 8325105a3dbcSRobert Elliott if (!h) { 8326105a3dbcSRobert Elliott dev_err(&pdev->dev, "Failed to allocate controller head\n"); 8327ecd9aad4SStephen M. Cameron return -ENOMEM; 8328105a3dbcSRobert Elliott } 8329edd16368SStephen M. Cameron 833055c06c71SStephen M. Cameron h->pdev = pdev; 8331105a3dbcSRobert Elliott 8332a9a3a273SStephen M. Cameron h->intr_mode = hpsa_simple_mode ? SIMPLE_MODE_INT : PERF_MODE_INT; 83339846590eSStephen M. Cameron INIT_LIST_HEAD(&h->offline_device_list); 83346eaf46fdSStephen M. Cameron spin_lock_init(&h->lock); 83359846590eSStephen M. Cameron spin_lock_init(&h->offline_device_lock); 83366eaf46fdSStephen M. Cameron spin_lock_init(&h->scan_lock); 8337c59d04f3SDon Brace spin_lock_init(&h->reset_lock); 833834f0c627SDon Brace atomic_set(&h->passthru_cmds_avail, HPSA_MAX_CONCURRENT_PASSTHRUS); 8339094963daSStephen M. Cameron 8340094963daSStephen M. Cameron /* Allocate and clear per-cpu variable lockup_detected */ 8341094963daSStephen M. Cameron h->lockup_detected = alloc_percpu(u32); 83422a5ac326SStephen M. Cameron if (!h->lockup_detected) { 8343105a3dbcSRobert Elliott dev_err(&h->pdev->dev, "Failed to allocate lockup detector\n"); 83442a5ac326SStephen M. Cameron rc = -ENOMEM; 83452efa5929SRobert Elliott goto clean1; /* aer/h */ 83462a5ac326SStephen M. Cameron } 8347094963daSStephen M. Cameron set_lockup_detected_for_all_cpus(h, 0); 8348094963daSStephen M. Cameron 834955c06c71SStephen M. Cameron rc = hpsa_pci_init(h); 8350105a3dbcSRobert Elliott if (rc) 83512946e82bSRobert Elliott goto clean2; /* lu, aer/h */ 8352edd16368SStephen M. Cameron 83532946e82bSRobert Elliott /* relies on h-> settings made by hpsa_pci_init, including 83542946e82bSRobert Elliott * interrupt_mode h->intr */ 83552946e82bSRobert Elliott rc = hpsa_scsi_host_alloc(h); 83562946e82bSRobert Elliott if (rc) 83572946e82bSRobert Elliott goto clean2_5; /* pci, lu, aer/h */ 83582946e82bSRobert Elliott 83592946e82bSRobert Elliott sprintf(h->devname, HPSA "%d", h->scsi_host->host_no); 8360edd16368SStephen M. Cameron h->ctlr = number_of_controllers; 8361edd16368SStephen M. Cameron number_of_controllers++; 8362edd16368SStephen M. Cameron 8363edd16368SStephen M. Cameron /* configure PCI DMA stuff */ 8364ecd9aad4SStephen M. Cameron rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)); 8365ecd9aad4SStephen M. Cameron if (rc == 0) { 8366edd16368SStephen M. Cameron dac = 1; 8367ecd9aad4SStephen M. Cameron } else { 8368ecd9aad4SStephen M. Cameron rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32)); 8369ecd9aad4SStephen M. Cameron if (rc == 0) { 8370edd16368SStephen M. Cameron dac = 0; 8371ecd9aad4SStephen M. Cameron } else { 8372edd16368SStephen M. Cameron dev_err(&pdev->dev, "no suitable DMA available\n"); 83732946e82bSRobert Elliott goto clean3; /* shost, pci, lu, aer/h */ 8374edd16368SStephen M. Cameron } 8375ecd9aad4SStephen M. Cameron } 8376edd16368SStephen M. Cameron 8377edd16368SStephen M. Cameron /* make sure the board interrupts are off */ 8378edd16368SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_OFF); 837910f66018SStephen M. Cameron 8380105a3dbcSRobert Elliott rc = hpsa_request_irqs(h, do_hpsa_intr_msi, do_hpsa_intr_intx); 8381105a3dbcSRobert Elliott if (rc) 83822946e82bSRobert Elliott goto clean3; /* shost, pci, lu, aer/h */ 8383d37ffbe4SRobert Elliott rc = hpsa_alloc_cmd_pool(h); 83848947fd10SRobert Elliott if (rc) 83852946e82bSRobert Elliott goto clean4; /* irq, shost, pci, lu, aer/h */ 8386105a3dbcSRobert Elliott rc = hpsa_alloc_sg_chain_blocks(h); 8387105a3dbcSRobert Elliott if (rc) 83882946e82bSRobert Elliott goto clean5; /* cmd, irq, shost, pci, lu, aer/h */ 8389a08a8471SStephen M. Cameron init_waitqueue_head(&h->scan_wait_queue); 8390d604f533SWebb Scales init_waitqueue_head(&h->event_sync_wait_queue); 8391d604f533SWebb Scales mutex_init(&h->reset_mutex); 8392a08a8471SStephen M. Cameron h->scan_finished = 1; /* no scan currently in progress */ 839387b9e6aaSDon Brace h->scan_waiting = 0; 8394edd16368SStephen M. Cameron 8395edd16368SStephen M. Cameron pci_set_drvdata(pdev, h); 83969a41338eSStephen M. Cameron h->ndevices = 0; 83972946e82bSRobert Elliott 83989a41338eSStephen M. Cameron spin_lock_init(&h->devlock); 8399105a3dbcSRobert Elliott rc = hpsa_put_ctlr_into_performant_mode(h); 8400105a3dbcSRobert Elliott if (rc) 84012946e82bSRobert Elliott goto clean6; /* sg, cmd, irq, shost, pci, lu, aer/h */ 84022946e82bSRobert Elliott 84032efa5929SRobert Elliott /* create the resubmit workqueue */ 84042efa5929SRobert Elliott h->rescan_ctlr_wq = hpsa_create_controller_wq(h, "rescan"); 84052efa5929SRobert Elliott if (!h->rescan_ctlr_wq) { 84062efa5929SRobert Elliott rc = -ENOMEM; 84072efa5929SRobert Elliott goto clean7; 84082efa5929SRobert Elliott } 84092efa5929SRobert Elliott 84102efa5929SRobert Elliott h->resubmit_wq = hpsa_create_controller_wq(h, "resubmit"); 84112efa5929SRobert Elliott if (!h->resubmit_wq) { 84122efa5929SRobert Elliott rc = -ENOMEM; 84132efa5929SRobert Elliott goto clean7; /* aer/h */ 84142efa5929SRobert Elliott } 841564670ac8SStephen M. Cameron 8416105a3dbcSRobert Elliott /* 8417105a3dbcSRobert Elliott * At this point, the controller is ready to take commands. 841864670ac8SStephen M. Cameron * Now, if reset_devices and the hard reset didn't work, try 841964670ac8SStephen M. Cameron * the soft reset and see if that works. 842064670ac8SStephen M. Cameron */ 842164670ac8SStephen M. Cameron if (try_soft_reset) { 842264670ac8SStephen M. Cameron 842364670ac8SStephen M. Cameron /* This is kind of gross. We may or may not get a completion 842464670ac8SStephen M. Cameron * from the soft reset command, and if we do, then the value 842564670ac8SStephen M. Cameron * from the fifo may or may not be valid. So, we wait 10 secs 842664670ac8SStephen M. Cameron * after the reset throwing away any completions we get during 842764670ac8SStephen M. Cameron * that time. Unregister the interrupt handler and register 842864670ac8SStephen M. Cameron * fake ones to scoop up any residual completions. 842964670ac8SStephen M. Cameron */ 843064670ac8SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 843164670ac8SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_OFF); 843264670ac8SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 8433ec501a18SRobert Elliott hpsa_free_irqs(h); 84349ee61794SRobert Elliott rc = hpsa_request_irqs(h, hpsa_msix_discard_completions, 843564670ac8SStephen M. Cameron hpsa_intx_discard_completions); 843664670ac8SStephen M. Cameron if (rc) { 84379ee61794SRobert Elliott dev_warn(&h->pdev->dev, 84389ee61794SRobert Elliott "Failed to request_irq after soft reset.\n"); 8439d498757cSRobert Elliott /* 8440b2ef480cSRobert Elliott * cannot goto clean7 or free_irqs will be called 8441b2ef480cSRobert Elliott * again. Instead, do its work 8442b2ef480cSRobert Elliott */ 8443b2ef480cSRobert Elliott hpsa_free_performant_mode(h); /* clean7 */ 8444b2ef480cSRobert Elliott hpsa_free_sg_chain_blocks(h); /* clean6 */ 8445b2ef480cSRobert Elliott hpsa_free_cmd_pool(h); /* clean5 */ 8446b2ef480cSRobert Elliott /* 8447b2ef480cSRobert Elliott * skip hpsa_free_irqs(h) clean4 since that 8448b2ef480cSRobert Elliott * was just called before request_irqs failed 8449d498757cSRobert Elliott */ 8450d498757cSRobert Elliott goto clean3; 845164670ac8SStephen M. Cameron } 845264670ac8SStephen M. Cameron 845364670ac8SStephen M. Cameron rc = hpsa_kdump_soft_reset(h); 845464670ac8SStephen M. Cameron if (rc) 845564670ac8SStephen M. Cameron /* Neither hard nor soft reset worked, we're hosed. */ 84567ef7323fSDon Brace goto clean7; 845764670ac8SStephen M. Cameron 845864670ac8SStephen M. Cameron dev_info(&h->pdev->dev, "Board READY.\n"); 845964670ac8SStephen M. Cameron dev_info(&h->pdev->dev, 846064670ac8SStephen M. Cameron "Waiting for stale completions to drain.\n"); 846164670ac8SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_ON); 846264670ac8SStephen M. Cameron msleep(10000); 846364670ac8SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_OFF); 846464670ac8SStephen M. Cameron 846564670ac8SStephen M. Cameron rc = controller_reset_failed(h->cfgtable); 846664670ac8SStephen M. Cameron if (rc) 846764670ac8SStephen M. Cameron dev_info(&h->pdev->dev, 846864670ac8SStephen M. Cameron "Soft reset appears to have failed.\n"); 846964670ac8SStephen M. Cameron 847064670ac8SStephen M. Cameron /* since the controller's reset, we have to go back and re-init 847164670ac8SStephen M. Cameron * everything. Easiest to just forget what we've done and do it 847264670ac8SStephen M. Cameron * all over again. 847364670ac8SStephen M. Cameron */ 847464670ac8SStephen M. Cameron hpsa_undo_allocations_after_kdump_soft_reset(h); 847564670ac8SStephen M. Cameron try_soft_reset = 0; 847664670ac8SStephen M. Cameron if (rc) 8477b2ef480cSRobert Elliott /* don't goto clean, we already unallocated */ 847864670ac8SStephen M. Cameron return -ENODEV; 847964670ac8SStephen M. Cameron 848064670ac8SStephen M. Cameron goto reinit_after_soft_reset; 848164670ac8SStephen M. Cameron } 8482edd16368SStephen M. Cameron 8483da0697bdSScott Teel /* Enable Accelerated IO path at driver layer */ 8484da0697bdSScott Teel h->acciopath_status = 1; 848534592254SScott Teel /* Disable discovery polling.*/ 848634592254SScott Teel h->discovery_polling = 0; 8487da0697bdSScott Teel 8488e863d68eSScott Teel 8489edd16368SStephen M. Cameron /* Turn the interrupts on so we can service requests */ 8490edd16368SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_ON); 8491edd16368SStephen M. Cameron 8492339b2b14SStephen M. Cameron hpsa_hba_inquiry(h); 84938a98db73SStephen M. Cameron 849434592254SScott Teel h->lastlogicals = kzalloc(sizeof(*(h->lastlogicals)), GFP_KERNEL); 849534592254SScott Teel if (!h->lastlogicals) 849634592254SScott Teel dev_info(&h->pdev->dev, 849734592254SScott Teel "Can't track change to report lun data\n"); 849834592254SScott Teel 8499cf477237SDon Brace /* hook into SCSI subsystem */ 8500cf477237SDon Brace rc = hpsa_scsi_add_host(h); 8501cf477237SDon Brace if (rc) 8502cf477237SDon Brace goto clean7; /* perf, sg, cmd, irq, shost, pci, lu, aer/h */ 8503cf477237SDon Brace 85048a98db73SStephen M. Cameron /* Monitor the controller for firmware lockups */ 85058a98db73SStephen M. Cameron h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL; 85068a98db73SStephen M. Cameron INIT_DELAYED_WORK(&h->monitor_ctlr_work, hpsa_monitor_ctlr_worker); 85078a98db73SStephen M. Cameron schedule_delayed_work(&h->monitor_ctlr_work, 85088a98db73SStephen M. Cameron h->heartbeat_sample_interval); 85096636e7f4SDon Brace INIT_DELAYED_WORK(&h->rescan_ctlr_work, hpsa_rescan_ctlr_worker); 85106636e7f4SDon Brace queue_delayed_work(h->rescan_ctlr_wq, &h->rescan_ctlr_work, 85116636e7f4SDon Brace h->heartbeat_sample_interval); 85123d38f00cSScott Teel INIT_DELAYED_WORK(&h->event_monitor_work, hpsa_event_monitor_worker); 85133d38f00cSScott Teel schedule_delayed_work(&h->event_monitor_work, 85143d38f00cSScott Teel HPSA_EVENT_MONITOR_INTERVAL); 851588bf6d62SStephen M. Cameron return 0; 8516edd16368SStephen M. Cameron 85172946e82bSRobert Elliott clean7: /* perf, sg, cmd, irq, shost, pci, lu, aer/h */ 8518105a3dbcSRobert Elliott hpsa_free_performant_mode(h); 8519105a3dbcSRobert Elliott h->access.set_intr_mask(h, HPSA_INTR_OFF); 8520105a3dbcSRobert Elliott clean6: /* sg, cmd, irq, pci, lockup, wq/aer/h */ 852133a2ffceSStephen M. Cameron hpsa_free_sg_chain_blocks(h); 85222946e82bSRobert Elliott clean5: /* cmd, irq, shost, pci, lu, aer/h */ 85232e9d1b36SStephen M. Cameron hpsa_free_cmd_pool(h); 85242946e82bSRobert Elliott clean4: /* irq, shost, pci, lu, aer/h */ 8525ec501a18SRobert Elliott hpsa_free_irqs(h); 85262946e82bSRobert Elliott clean3: /* shost, pci, lu, aer/h */ 85272946e82bSRobert Elliott scsi_host_put(h->scsi_host); 85282946e82bSRobert Elliott h->scsi_host = NULL; 85292946e82bSRobert Elliott clean2_5: /* pci, lu, aer/h */ 8530195f2c65SRobert Elliott hpsa_free_pci_init(h); 85312946e82bSRobert Elliott clean2: /* lu, aer/h */ 8532105a3dbcSRobert Elliott if (h->lockup_detected) { 8533094963daSStephen M. Cameron free_percpu(h->lockup_detected); 8534105a3dbcSRobert Elliott h->lockup_detected = NULL; 8535105a3dbcSRobert Elliott } 8536105a3dbcSRobert Elliott clean1: /* wq/aer/h */ 8537105a3dbcSRobert Elliott if (h->resubmit_wq) { 8538105a3dbcSRobert Elliott destroy_workqueue(h->resubmit_wq); 8539105a3dbcSRobert Elliott h->resubmit_wq = NULL; 8540105a3dbcSRobert Elliott } 8541105a3dbcSRobert Elliott if (h->rescan_ctlr_wq) { 8542105a3dbcSRobert Elliott destroy_workqueue(h->rescan_ctlr_wq); 8543105a3dbcSRobert Elliott h->rescan_ctlr_wq = NULL; 8544105a3dbcSRobert Elliott } 8545edd16368SStephen M. Cameron kfree(h); 8546ecd9aad4SStephen M. Cameron return rc; 8547edd16368SStephen M. Cameron } 8548edd16368SStephen M. Cameron 8549edd16368SStephen M. Cameron static void hpsa_flush_cache(struct ctlr_info *h) 8550edd16368SStephen M. Cameron { 8551edd16368SStephen M. Cameron char *flush_buf; 8552edd16368SStephen M. Cameron struct CommandList *c; 855325163bd5SWebb Scales int rc; 8554702890e3SStephen M. Cameron 8555094963daSStephen M. Cameron if (unlikely(lockup_detected(h))) 8556702890e3SStephen M. Cameron return; 8557edd16368SStephen M. Cameron flush_buf = kzalloc(4, GFP_KERNEL); 8558edd16368SStephen M. Cameron if (!flush_buf) 8559edd16368SStephen M. Cameron return; 8560edd16368SStephen M. Cameron 856145fcb86eSStephen Cameron c = cmd_alloc(h); 8562bf43caf3SRobert Elliott 8563a2dac136SStephen M. Cameron if (fill_cmd(c, HPSA_CACHE_FLUSH, h, flush_buf, 4, 0, 8564a2dac136SStephen M. Cameron RAID_CTLR_LUNID, TYPE_CMD)) { 8565a2dac136SStephen M. Cameron goto out; 8566a2dac136SStephen M. Cameron } 856725163bd5SWebb Scales rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, 8568c448ecfaSDon Brace PCI_DMA_TODEVICE, DEFAULT_TIMEOUT); 856925163bd5SWebb Scales if (rc) 857025163bd5SWebb Scales goto out; 8571edd16368SStephen M. Cameron if (c->err_info->CommandStatus != 0) 8572a2dac136SStephen M. Cameron out: 8573edd16368SStephen M. Cameron dev_warn(&h->pdev->dev, 8574edd16368SStephen M. Cameron "error flushing cache on controller\n"); 857545fcb86eSStephen Cameron cmd_free(h, c); 8576edd16368SStephen M. Cameron kfree(flush_buf); 8577edd16368SStephen M. Cameron } 8578edd16368SStephen M. Cameron 8579c2adae44SScott Teel /* Make controller gather fresh report lun data each time we 8580c2adae44SScott Teel * send down a report luns request 8581c2adae44SScott Teel */ 8582c2adae44SScott Teel static void hpsa_disable_rld_caching(struct ctlr_info *h) 8583c2adae44SScott Teel { 8584c2adae44SScott Teel u32 *options; 8585c2adae44SScott Teel struct CommandList *c; 8586c2adae44SScott Teel int rc; 8587c2adae44SScott Teel 8588c2adae44SScott Teel /* Don't bother trying to set diag options if locked up */ 8589c2adae44SScott Teel if (unlikely(h->lockup_detected)) 8590c2adae44SScott Teel return; 8591c2adae44SScott Teel 8592c2adae44SScott Teel options = kzalloc(sizeof(*options), GFP_KERNEL); 85937e8a9486SAmit Kushwaha if (!options) 8594c2adae44SScott Teel return; 8595c2adae44SScott Teel 8596c2adae44SScott Teel c = cmd_alloc(h); 8597c2adae44SScott Teel 8598c2adae44SScott Teel /* first, get the current diag options settings */ 8599c2adae44SScott Teel if (fill_cmd(c, BMIC_SENSE_DIAG_OPTIONS, h, options, 4, 0, 8600c2adae44SScott Teel RAID_CTLR_LUNID, TYPE_CMD)) 8601c2adae44SScott Teel goto errout; 8602c2adae44SScott Teel 8603c2adae44SScott Teel rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, 8604c448ecfaSDon Brace PCI_DMA_FROMDEVICE, DEFAULT_TIMEOUT); 8605c2adae44SScott Teel if ((rc != 0) || (c->err_info->CommandStatus != 0)) 8606c2adae44SScott Teel goto errout; 8607c2adae44SScott Teel 8608c2adae44SScott Teel /* Now, set the bit for disabling the RLD caching */ 8609c2adae44SScott Teel *options |= HPSA_DIAG_OPTS_DISABLE_RLD_CACHING; 8610c2adae44SScott Teel 8611c2adae44SScott Teel if (fill_cmd(c, BMIC_SET_DIAG_OPTIONS, h, options, 4, 0, 8612c2adae44SScott Teel RAID_CTLR_LUNID, TYPE_CMD)) 8613c2adae44SScott Teel goto errout; 8614c2adae44SScott Teel 8615c2adae44SScott Teel rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, 8616c448ecfaSDon Brace PCI_DMA_TODEVICE, DEFAULT_TIMEOUT); 8617c2adae44SScott Teel if ((rc != 0) || (c->err_info->CommandStatus != 0)) 8618c2adae44SScott Teel goto errout; 8619c2adae44SScott Teel 8620c2adae44SScott Teel /* Now verify that it got set: */ 8621c2adae44SScott Teel if (fill_cmd(c, BMIC_SENSE_DIAG_OPTIONS, h, options, 4, 0, 8622c2adae44SScott Teel RAID_CTLR_LUNID, TYPE_CMD)) 8623c2adae44SScott Teel goto errout; 8624c2adae44SScott Teel 8625c2adae44SScott Teel rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, 8626c448ecfaSDon Brace PCI_DMA_FROMDEVICE, DEFAULT_TIMEOUT); 8627c2adae44SScott Teel if ((rc != 0) || (c->err_info->CommandStatus != 0)) 8628c2adae44SScott Teel goto errout; 8629c2adae44SScott Teel 8630d8a080c3SDan Carpenter if (*options & HPSA_DIAG_OPTS_DISABLE_RLD_CACHING) 8631c2adae44SScott Teel goto out; 8632c2adae44SScott Teel 8633c2adae44SScott Teel errout: 8634c2adae44SScott Teel dev_err(&h->pdev->dev, 8635c2adae44SScott Teel "Error: failed to disable report lun data caching.\n"); 8636c2adae44SScott Teel out: 8637c2adae44SScott Teel cmd_free(h, c); 8638c2adae44SScott Teel kfree(options); 8639c2adae44SScott Teel } 8640c2adae44SScott Teel 8641edd16368SStephen M. Cameron static void hpsa_shutdown(struct pci_dev *pdev) 8642edd16368SStephen M. Cameron { 8643edd16368SStephen M. Cameron struct ctlr_info *h; 8644edd16368SStephen M. Cameron 8645edd16368SStephen M. Cameron h = pci_get_drvdata(pdev); 8646edd16368SStephen M. Cameron /* Turn board interrupts off and send the flush cache command 8647edd16368SStephen M. Cameron * sendcmd will turn off interrupt, and send the flush... 8648edd16368SStephen M. Cameron * To write all data in the battery backed cache to disks 8649edd16368SStephen M. Cameron */ 8650edd16368SStephen M. Cameron hpsa_flush_cache(h); 8651edd16368SStephen M. Cameron h->access.set_intr_mask(h, HPSA_INTR_OFF); 8652105a3dbcSRobert Elliott hpsa_free_irqs(h); /* init_one 4 */ 8653cc64c817SRobert Elliott hpsa_disable_interrupt_mode(h); /* pci_init 2 */ 8654edd16368SStephen M. Cameron } 8655edd16368SStephen M. Cameron 86566f039790SGreg Kroah-Hartman static void hpsa_free_device_info(struct ctlr_info *h) 865755e14e76SStephen M. Cameron { 865855e14e76SStephen M. Cameron int i; 865955e14e76SStephen M. Cameron 8660105a3dbcSRobert Elliott for (i = 0; i < h->ndevices; i++) { 866155e14e76SStephen M. Cameron kfree(h->dev[i]); 8662105a3dbcSRobert Elliott h->dev[i] = NULL; 8663105a3dbcSRobert Elliott } 866455e14e76SStephen M. Cameron } 866555e14e76SStephen M. Cameron 86666f039790SGreg Kroah-Hartman static void hpsa_remove_one(struct pci_dev *pdev) 8667edd16368SStephen M. Cameron { 8668edd16368SStephen M. Cameron struct ctlr_info *h; 86698a98db73SStephen M. Cameron unsigned long flags; 8670edd16368SStephen M. Cameron 8671edd16368SStephen M. Cameron if (pci_get_drvdata(pdev) == NULL) { 8672edd16368SStephen M. Cameron dev_err(&pdev->dev, "unable to remove device\n"); 8673edd16368SStephen M. Cameron return; 8674edd16368SStephen M. Cameron } 8675edd16368SStephen M. Cameron h = pci_get_drvdata(pdev); 86768a98db73SStephen M. Cameron 86778a98db73SStephen M. Cameron /* Get rid of any controller monitoring work items */ 86788a98db73SStephen M. Cameron spin_lock_irqsave(&h->lock, flags); 86798a98db73SStephen M. Cameron h->remove_in_progress = 1; 86808a98db73SStephen M. Cameron spin_unlock_irqrestore(&h->lock, flags); 86816636e7f4SDon Brace cancel_delayed_work_sync(&h->monitor_ctlr_work); 86826636e7f4SDon Brace cancel_delayed_work_sync(&h->rescan_ctlr_work); 86833d38f00cSScott Teel cancel_delayed_work_sync(&h->event_monitor_work); 86846636e7f4SDon Brace destroy_workqueue(h->rescan_ctlr_wq); 86856636e7f4SDon Brace destroy_workqueue(h->resubmit_wq); 8686cc64c817SRobert Elliott 86872d041306SDon Brace /* 86882d041306SDon Brace * Call before disabling interrupts. 86892d041306SDon Brace * scsi_remove_host can trigger I/O operations especially 86902d041306SDon Brace * when multipath is enabled. There can be SYNCHRONIZE CACHE 86912d041306SDon Brace * operations which cannot complete and will hang the system. 86922d041306SDon Brace */ 86932d041306SDon Brace if (h->scsi_host) 86942d041306SDon Brace scsi_remove_host(h->scsi_host); /* init_one 8 */ 8695105a3dbcSRobert Elliott /* includes hpsa_free_irqs - init_one 4 */ 8696195f2c65SRobert Elliott /* includes hpsa_disable_interrupt_mode - pci_init 2 */ 8697edd16368SStephen M. Cameron hpsa_shutdown(pdev); 8698cc64c817SRobert Elliott 8699105a3dbcSRobert Elliott hpsa_free_device_info(h); /* scan */ 8700105a3dbcSRobert Elliott 87012946e82bSRobert Elliott kfree(h->hba_inquiry_data); /* init_one 10 */ 87022946e82bSRobert Elliott h->hba_inquiry_data = NULL; /* init_one 10 */ 87032946e82bSRobert Elliott hpsa_free_ioaccel2_sg_chain_blocks(h); 8704105a3dbcSRobert Elliott hpsa_free_performant_mode(h); /* init_one 7 */ 8705105a3dbcSRobert Elliott hpsa_free_sg_chain_blocks(h); /* init_one 6 */ 87061fb7c98aSRobert Elliott hpsa_free_cmd_pool(h); /* init_one 5 */ 870734592254SScott Teel kfree(h->lastlogicals); 8708105a3dbcSRobert Elliott 8709105a3dbcSRobert Elliott /* hpsa_free_irqs already called via hpsa_shutdown init_one 4 */ 8710195f2c65SRobert Elliott 87112946e82bSRobert Elliott scsi_host_put(h->scsi_host); /* init_one 3 */ 87122946e82bSRobert Elliott h->scsi_host = NULL; /* init_one 3 */ 87132946e82bSRobert Elliott 8714195f2c65SRobert Elliott /* includes hpsa_disable_interrupt_mode - pci_init 2 */ 87152946e82bSRobert Elliott hpsa_free_pci_init(h); /* init_one 2.5 */ 8716195f2c65SRobert Elliott 8717105a3dbcSRobert Elliott free_percpu(h->lockup_detected); /* init_one 2 */ 8718105a3dbcSRobert Elliott h->lockup_detected = NULL; /* init_one 2 */ 8719105a3dbcSRobert Elliott /* (void) pci_disable_pcie_error_reporting(pdev); */ /* init_one 1 */ 8720d04e62b9SKevin Barnett 8721d04e62b9SKevin Barnett hpsa_delete_sas_host(h); 8722d04e62b9SKevin Barnett 8723105a3dbcSRobert Elliott kfree(h); /* init_one 1 */ 8724edd16368SStephen M. Cameron } 8725edd16368SStephen M. Cameron 8726edd16368SStephen M. Cameron static int hpsa_suspend(__attribute__((unused)) struct pci_dev *pdev, 8727edd16368SStephen M. Cameron __attribute__((unused)) pm_message_t state) 8728edd16368SStephen M. Cameron { 8729edd16368SStephen M. Cameron return -ENOSYS; 8730edd16368SStephen M. Cameron } 8731edd16368SStephen M. Cameron 8732edd16368SStephen M. Cameron static int hpsa_resume(__attribute__((unused)) struct pci_dev *pdev) 8733edd16368SStephen M. Cameron { 8734edd16368SStephen M. Cameron return -ENOSYS; 8735edd16368SStephen M. Cameron } 8736edd16368SStephen M. Cameron 8737edd16368SStephen M. Cameron static struct pci_driver hpsa_pci_driver = { 8738f79cfec6SStephen M. Cameron .name = HPSA, 8739edd16368SStephen M. Cameron .probe = hpsa_init_one, 87406f039790SGreg Kroah-Hartman .remove = hpsa_remove_one, 8741edd16368SStephen M. Cameron .id_table = hpsa_pci_device_id, /* id_table */ 8742edd16368SStephen M. Cameron .shutdown = hpsa_shutdown, 8743edd16368SStephen M. Cameron .suspend = hpsa_suspend, 8744edd16368SStephen M. Cameron .resume = hpsa_resume, 8745edd16368SStephen M. Cameron }; 8746edd16368SStephen M. Cameron 8747303932fdSDon Brace /* Fill in bucket_map[], given nsgs (the max number of 8748303932fdSDon Brace * scatter gather elements supported) and bucket[], 8749303932fdSDon Brace * which is an array of 8 integers. The bucket[] array 8750303932fdSDon Brace * contains 8 different DMA transfer sizes (in 16 8751303932fdSDon Brace * byte increments) which the controller uses to fetch 8752303932fdSDon Brace * commands. This function fills in bucket_map[], which 8753303932fdSDon Brace * maps a given number of scatter gather elements to one of 8754303932fdSDon Brace * the 8 DMA transfer sizes. The point of it is to allow the 8755303932fdSDon Brace * controller to only do as much DMA as needed to fetch the 8756303932fdSDon Brace * command, with the DMA transfer size encoded in the lower 8757303932fdSDon Brace * bits of the command address. 8758303932fdSDon Brace */ 8759303932fdSDon Brace static void calc_bucket_map(int bucket[], int num_buckets, 87602b08b3e9SDon Brace int nsgs, int min_blocks, u32 *bucket_map) 8761303932fdSDon Brace { 8762303932fdSDon Brace int i, j, b, size; 8763303932fdSDon Brace 8764303932fdSDon Brace /* Note, bucket_map must have nsgs+1 entries. */ 8765303932fdSDon Brace for (i = 0; i <= nsgs; i++) { 8766303932fdSDon Brace /* Compute size of a command with i SG entries */ 8767e1f7de0cSMatt Gates size = i + min_blocks; 8768303932fdSDon Brace b = num_buckets; /* Assume the biggest bucket */ 8769303932fdSDon Brace /* Find the bucket that is just big enough */ 8770e1f7de0cSMatt Gates for (j = 0; j < num_buckets; j++) { 8771303932fdSDon Brace if (bucket[j] >= size) { 8772303932fdSDon Brace b = j; 8773303932fdSDon Brace break; 8774303932fdSDon Brace } 8775303932fdSDon Brace } 8776303932fdSDon Brace /* for a command with i SG entries, use bucket b. */ 8777303932fdSDon Brace bucket_map[i] = b; 8778303932fdSDon Brace } 8779303932fdSDon Brace } 8780303932fdSDon Brace 8781105a3dbcSRobert Elliott /* 8782105a3dbcSRobert Elliott * return -ENODEV on err, 0 on success (or no action) 8783105a3dbcSRobert Elliott * allocates numerous items that must be freed later 8784105a3dbcSRobert Elliott */ 8785c706a795SRobert Elliott static int hpsa_enter_performant_mode(struct ctlr_info *h, u32 trans_support) 8786303932fdSDon Brace { 87876c311b57SStephen M. Cameron int i; 87886c311b57SStephen M. Cameron unsigned long register_value; 8789e1f7de0cSMatt Gates unsigned long transMethod = CFGTBL_Trans_Performant | 8790e1f7de0cSMatt Gates (trans_support & CFGTBL_Trans_use_short_tags) | 8791e1f7de0cSMatt Gates CFGTBL_Trans_enable_directed_msix | 8792b9af4937SStephen M. Cameron (trans_support & (CFGTBL_Trans_io_accel1 | 8793b9af4937SStephen M. Cameron CFGTBL_Trans_io_accel2)); 8794e1f7de0cSMatt Gates struct access_method access = SA5_performant_access; 8795def342bdSStephen M. Cameron 8796def342bdSStephen M. Cameron /* This is a bit complicated. There are 8 registers on 8797def342bdSStephen M. Cameron * the controller which we write to to tell it 8 different 8798def342bdSStephen M. Cameron * sizes of commands which there may be. It's a way of 8799def342bdSStephen M. Cameron * reducing the DMA done to fetch each command. Encoded into 8800def342bdSStephen M. Cameron * each command's tag are 3 bits which communicate to the controller 8801def342bdSStephen M. Cameron * which of the eight sizes that command fits within. The size of 8802def342bdSStephen M. Cameron * each command depends on how many scatter gather entries there are. 8803def342bdSStephen M. Cameron * Each SG entry requires 16 bytes. The eight registers are programmed 8804def342bdSStephen M. Cameron * with the number of 16-byte blocks a command of that size requires. 8805def342bdSStephen M. Cameron * The smallest command possible requires 5 such 16 byte blocks. 8806d66ae08bSStephen M. Cameron * the largest command possible requires SG_ENTRIES_IN_CMD + 4 16-byte 8807def342bdSStephen M. Cameron * blocks. Note, this only extends to the SG entries contained 8808def342bdSStephen M. Cameron * within the command block, and does not extend to chained blocks 8809def342bdSStephen M. Cameron * of SG elements. bft[] contains the eight values we write to 8810def342bdSStephen M. Cameron * the registers. They are not evenly distributed, but have more 8811def342bdSStephen M. Cameron * sizes for small commands, and fewer sizes for larger commands. 8812def342bdSStephen M. Cameron */ 8813d66ae08bSStephen M. Cameron int bft[8] = {5, 6, 8, 10, 12, 20, 28, SG_ENTRIES_IN_CMD + 4}; 8814b9af4937SStephen M. Cameron #define MIN_IOACCEL2_BFT_ENTRY 5 8815b9af4937SStephen M. Cameron #define HPSA_IOACCEL2_HEADER_SZ 4 8816b9af4937SStephen M. Cameron int bft2[16] = {MIN_IOACCEL2_BFT_ENTRY, 6, 7, 8, 9, 10, 11, 12, 8817b9af4937SStephen M. Cameron 13, 14, 15, 16, 17, 18, 19, 8818b9af4937SStephen M. Cameron HPSA_IOACCEL2_HEADER_SZ + IOACCEL2_MAXSGENTRIES}; 8819b9af4937SStephen M. Cameron BUILD_BUG_ON(ARRAY_SIZE(bft2) != 16); 8820b9af4937SStephen M. Cameron BUILD_BUG_ON(ARRAY_SIZE(bft) != 8); 8821b9af4937SStephen M. Cameron BUILD_BUG_ON(offsetof(struct io_accel2_cmd, sg) > 8822b9af4937SStephen M. Cameron 16 * MIN_IOACCEL2_BFT_ENTRY); 8823b9af4937SStephen M. Cameron BUILD_BUG_ON(sizeof(struct ioaccel2_sg_element) != 16); 8824d66ae08bSStephen M. Cameron BUILD_BUG_ON(28 > SG_ENTRIES_IN_CMD + 4); 8825303932fdSDon Brace /* 5 = 1 s/g entry or 4k 8826303932fdSDon Brace * 6 = 2 s/g entry or 8k 8827303932fdSDon Brace * 8 = 4 s/g entry or 16k 8828303932fdSDon Brace * 10 = 6 s/g entry or 24k 8829303932fdSDon Brace */ 8830303932fdSDon Brace 8831b3a52e79SStephen M. Cameron /* If the controller supports either ioaccel method then 8832b3a52e79SStephen M. Cameron * we can also use the RAID stack submit path that does not 8833b3a52e79SStephen M. Cameron * perform the superfluous readl() after each command submission. 8834b3a52e79SStephen M. Cameron */ 8835b3a52e79SStephen M. Cameron if (trans_support & (CFGTBL_Trans_io_accel1 | CFGTBL_Trans_io_accel2)) 8836b3a52e79SStephen M. Cameron access = SA5_performant_access_no_read; 8837b3a52e79SStephen M. Cameron 8838303932fdSDon Brace /* Controller spec: zero out this buffer. */ 8839072b0518SStephen M. Cameron for (i = 0; i < h->nreply_queues; i++) 8840072b0518SStephen M. Cameron memset(h->reply_queue[i].head, 0, h->reply_queue_size); 8841303932fdSDon Brace 8842d66ae08bSStephen M. Cameron bft[7] = SG_ENTRIES_IN_CMD + 4; 8843d66ae08bSStephen M. Cameron calc_bucket_map(bft, ARRAY_SIZE(bft), 8844e1f7de0cSMatt Gates SG_ENTRIES_IN_CMD, 4, h->blockFetchTable); 8845303932fdSDon Brace for (i = 0; i < 8; i++) 8846303932fdSDon Brace writel(bft[i], &h->transtable->BlockFetch[i]); 8847303932fdSDon Brace 8848303932fdSDon Brace /* size of controller ring buffer */ 8849303932fdSDon Brace writel(h->max_commands, &h->transtable->RepQSize); 8850254f796bSMatt Gates writel(h->nreply_queues, &h->transtable->RepQCount); 8851303932fdSDon Brace writel(0, &h->transtable->RepQCtrAddrLow32); 8852303932fdSDon Brace writel(0, &h->transtable->RepQCtrAddrHigh32); 8853254f796bSMatt Gates 8854254f796bSMatt Gates for (i = 0; i < h->nreply_queues; i++) { 8855254f796bSMatt Gates writel(0, &h->transtable->RepQAddr[i].upper); 8856072b0518SStephen M. Cameron writel(h->reply_queue[i].busaddr, 8857254f796bSMatt Gates &h->transtable->RepQAddr[i].lower); 8858254f796bSMatt Gates } 8859254f796bSMatt Gates 8860b9af4937SStephen M. Cameron writel(0, &h->cfgtable->HostWrite.command_pool_addr_hi); 8861e1f7de0cSMatt Gates writel(transMethod, &(h->cfgtable->HostWrite.TransportRequest)); 8862e1f7de0cSMatt Gates /* 8863e1f7de0cSMatt Gates * enable outbound interrupt coalescing in accelerator mode; 8864e1f7de0cSMatt Gates */ 8865e1f7de0cSMatt Gates if (trans_support & CFGTBL_Trans_io_accel1) { 8866e1f7de0cSMatt Gates access = SA5_ioaccel_mode1_access; 8867e1f7de0cSMatt Gates writel(10, &h->cfgtable->HostWrite.CoalIntDelay); 8868e1f7de0cSMatt Gates writel(4, &h->cfgtable->HostWrite.CoalIntCount); 886996b6ce4eSDon Brace } else 887096b6ce4eSDon Brace if (trans_support & CFGTBL_Trans_io_accel2) 8871c349775eSScott Teel access = SA5_ioaccel_mode2_access; 8872303932fdSDon Brace writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL); 8873c706a795SRobert Elliott if (hpsa_wait_for_mode_change_ack(h)) { 8874c706a795SRobert Elliott dev_err(&h->pdev->dev, 8875c706a795SRobert Elliott "performant mode problem - doorbell timeout\n"); 8876c706a795SRobert Elliott return -ENODEV; 8877c706a795SRobert Elliott } 8878303932fdSDon Brace register_value = readl(&(h->cfgtable->TransportActive)); 8879303932fdSDon Brace if (!(register_value & CFGTBL_Trans_Performant)) { 8880050f7147SStephen Cameron dev_err(&h->pdev->dev, 8881050f7147SStephen Cameron "performant mode problem - transport not active\n"); 8882c706a795SRobert Elliott return -ENODEV; 8883303932fdSDon Brace } 8884960a30e7SStephen M. Cameron /* Change the access methods to the performant access methods */ 8885e1f7de0cSMatt Gates h->access = access; 8886e1f7de0cSMatt Gates h->transMethod = transMethod; 8887e1f7de0cSMatt Gates 8888b9af4937SStephen M. Cameron if (!((trans_support & CFGTBL_Trans_io_accel1) || 8889b9af4937SStephen M. Cameron (trans_support & CFGTBL_Trans_io_accel2))) 8890c706a795SRobert Elliott return 0; 8891e1f7de0cSMatt Gates 8892b9af4937SStephen M. Cameron if (trans_support & CFGTBL_Trans_io_accel1) { 8893e1f7de0cSMatt Gates /* Set up I/O accelerator mode */ 8894e1f7de0cSMatt Gates for (i = 0; i < h->nreply_queues; i++) { 8895e1f7de0cSMatt Gates writel(i, h->vaddr + IOACCEL_MODE1_REPLY_QUEUE_INDEX); 8896e1f7de0cSMatt Gates h->reply_queue[i].current_entry = 8897e1f7de0cSMatt Gates readl(h->vaddr + IOACCEL_MODE1_PRODUCER_INDEX); 8898e1f7de0cSMatt Gates } 8899283b4a9bSStephen M. Cameron bft[7] = h->ioaccel_maxsg + 8; 8900283b4a9bSStephen M. Cameron calc_bucket_map(bft, ARRAY_SIZE(bft), h->ioaccel_maxsg, 8, 8901e1f7de0cSMatt Gates h->ioaccel1_blockFetchTable); 8902e1f7de0cSMatt Gates 8903e1f7de0cSMatt Gates /* initialize all reply queue entries to unused */ 8904072b0518SStephen M. Cameron for (i = 0; i < h->nreply_queues; i++) 8905072b0518SStephen M. Cameron memset(h->reply_queue[i].head, 8906072b0518SStephen M. Cameron (u8) IOACCEL_MODE1_REPLY_UNUSED, 8907072b0518SStephen M. Cameron h->reply_queue_size); 8908e1f7de0cSMatt Gates 8909e1f7de0cSMatt Gates /* set all the constant fields in the accelerator command 8910e1f7de0cSMatt Gates * frames once at init time to save CPU cycles later. 8911e1f7de0cSMatt Gates */ 8912e1f7de0cSMatt Gates for (i = 0; i < h->nr_cmds; i++) { 8913e1f7de0cSMatt Gates struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[i]; 8914e1f7de0cSMatt Gates 8915e1f7de0cSMatt Gates cp->function = IOACCEL1_FUNCTION_SCSIIO; 8916e1f7de0cSMatt Gates cp->err_info = (u32) (h->errinfo_pool_dhandle + 8917e1f7de0cSMatt Gates (i * sizeof(struct ErrorInfo))); 8918e1f7de0cSMatt Gates cp->err_info_len = sizeof(struct ErrorInfo); 8919e1f7de0cSMatt Gates cp->sgl_offset = IOACCEL1_SGLOFFSET; 89202b08b3e9SDon Brace cp->host_context_flags = 89212b08b3e9SDon Brace cpu_to_le16(IOACCEL1_HCFLAGS_CISS_FORMAT); 8922e1f7de0cSMatt Gates cp->timeout_sec = 0; 8923e1f7de0cSMatt Gates cp->ReplyQueue = 0; 892450a0decfSStephen M. Cameron cp->tag = 8925f2405db8SDon Brace cpu_to_le64((i << DIRECT_LOOKUP_SHIFT)); 892650a0decfSStephen M. Cameron cp->host_addr = 892750a0decfSStephen M. Cameron cpu_to_le64(h->ioaccel_cmd_pool_dhandle + 8928e1f7de0cSMatt Gates (i * sizeof(struct io_accel1_cmd))); 8929e1f7de0cSMatt Gates } 8930b9af4937SStephen M. Cameron } else if (trans_support & CFGTBL_Trans_io_accel2) { 8931b9af4937SStephen M. Cameron u64 cfg_offset, cfg_base_addr_index; 8932b9af4937SStephen M. Cameron u32 bft2_offset, cfg_base_addr; 8933b9af4937SStephen M. Cameron int rc; 8934b9af4937SStephen M. Cameron 8935b9af4937SStephen M. Cameron rc = hpsa_find_cfg_addrs(h->pdev, h->vaddr, &cfg_base_addr, 8936b9af4937SStephen M. Cameron &cfg_base_addr_index, &cfg_offset); 8937b9af4937SStephen M. Cameron BUILD_BUG_ON(offsetof(struct io_accel2_cmd, sg) != 64); 8938b9af4937SStephen M. Cameron bft2[15] = h->ioaccel_maxsg + HPSA_IOACCEL2_HEADER_SZ; 8939b9af4937SStephen M. Cameron calc_bucket_map(bft2, ARRAY_SIZE(bft2), h->ioaccel_maxsg, 8940b9af4937SStephen M. Cameron 4, h->ioaccel2_blockFetchTable); 8941b9af4937SStephen M. Cameron bft2_offset = readl(&h->cfgtable->io_accel_request_size_offset); 8942b9af4937SStephen M. Cameron BUILD_BUG_ON(offsetof(struct CfgTable, 8943b9af4937SStephen M. Cameron io_accel_request_size_offset) != 0xb8); 8944b9af4937SStephen M. Cameron h->ioaccel2_bft2_regs = 8945b9af4937SStephen M. Cameron remap_pci_mem(pci_resource_start(h->pdev, 8946b9af4937SStephen M. Cameron cfg_base_addr_index) + 8947b9af4937SStephen M. Cameron cfg_offset + bft2_offset, 8948b9af4937SStephen M. Cameron ARRAY_SIZE(bft2) * 8949b9af4937SStephen M. Cameron sizeof(*h->ioaccel2_bft2_regs)); 8950b9af4937SStephen M. Cameron for (i = 0; i < ARRAY_SIZE(bft2); i++) 8951b9af4937SStephen M. Cameron writel(bft2[i], &h->ioaccel2_bft2_regs[i]); 8952b9af4937SStephen M. Cameron } 8953b9af4937SStephen M. Cameron writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL); 8954c706a795SRobert Elliott if (hpsa_wait_for_mode_change_ack(h)) { 8955c706a795SRobert Elliott dev_err(&h->pdev->dev, 8956c706a795SRobert Elliott "performant mode problem - enabling ioaccel mode\n"); 8957c706a795SRobert Elliott return -ENODEV; 8958c706a795SRobert Elliott } 8959c706a795SRobert Elliott return 0; 8960e1f7de0cSMatt Gates } 8961e1f7de0cSMatt Gates 89621fb7c98aSRobert Elliott /* Free ioaccel1 mode command blocks and block fetch table */ 89631fb7c98aSRobert Elliott static void hpsa_free_ioaccel1_cmd_and_bft(struct ctlr_info *h) 89641fb7c98aSRobert Elliott { 8965105a3dbcSRobert Elliott if (h->ioaccel_cmd_pool) { 89661fb7c98aSRobert Elliott pci_free_consistent(h->pdev, 89671fb7c98aSRobert Elliott h->nr_cmds * sizeof(*h->ioaccel_cmd_pool), 89681fb7c98aSRobert Elliott h->ioaccel_cmd_pool, 89691fb7c98aSRobert Elliott h->ioaccel_cmd_pool_dhandle); 8970105a3dbcSRobert Elliott h->ioaccel_cmd_pool = NULL; 8971105a3dbcSRobert Elliott h->ioaccel_cmd_pool_dhandle = 0; 8972105a3dbcSRobert Elliott } 89731fb7c98aSRobert Elliott kfree(h->ioaccel1_blockFetchTable); 8974105a3dbcSRobert Elliott h->ioaccel1_blockFetchTable = NULL; 89751fb7c98aSRobert Elliott } 89761fb7c98aSRobert Elliott 8977d37ffbe4SRobert Elliott /* Allocate ioaccel1 mode command blocks and block fetch table */ 8978d37ffbe4SRobert Elliott static int hpsa_alloc_ioaccel1_cmd_and_bft(struct ctlr_info *h) 8979e1f7de0cSMatt Gates { 8980283b4a9bSStephen M. Cameron h->ioaccel_maxsg = 8981283b4a9bSStephen M. Cameron readl(&(h->cfgtable->io_accel_max_embedded_sg_count)); 8982283b4a9bSStephen M. Cameron if (h->ioaccel_maxsg > IOACCEL1_MAXSGENTRIES) 8983283b4a9bSStephen M. Cameron h->ioaccel_maxsg = IOACCEL1_MAXSGENTRIES; 8984283b4a9bSStephen M. Cameron 8985e1f7de0cSMatt Gates /* Command structures must be aligned on a 128-byte boundary 8986e1f7de0cSMatt Gates * because the 7 lower bits of the address are used by the 8987e1f7de0cSMatt Gates * hardware. 8988e1f7de0cSMatt Gates */ 8989e1f7de0cSMatt Gates BUILD_BUG_ON(sizeof(struct io_accel1_cmd) % 8990e1f7de0cSMatt Gates IOACCEL1_COMMANDLIST_ALIGNMENT); 8991e1f7de0cSMatt Gates h->ioaccel_cmd_pool = 8992e1f7de0cSMatt Gates pci_alloc_consistent(h->pdev, 8993e1f7de0cSMatt Gates h->nr_cmds * sizeof(*h->ioaccel_cmd_pool), 8994e1f7de0cSMatt Gates &(h->ioaccel_cmd_pool_dhandle)); 8995e1f7de0cSMatt Gates 8996e1f7de0cSMatt Gates h->ioaccel1_blockFetchTable = 8997283b4a9bSStephen M. Cameron kmalloc(((h->ioaccel_maxsg + 1) * 8998e1f7de0cSMatt Gates sizeof(u32)), GFP_KERNEL); 8999e1f7de0cSMatt Gates 9000e1f7de0cSMatt Gates if ((h->ioaccel_cmd_pool == NULL) || 9001e1f7de0cSMatt Gates (h->ioaccel1_blockFetchTable == NULL)) 9002e1f7de0cSMatt Gates goto clean_up; 9003e1f7de0cSMatt Gates 9004e1f7de0cSMatt Gates memset(h->ioaccel_cmd_pool, 0, 9005e1f7de0cSMatt Gates h->nr_cmds * sizeof(*h->ioaccel_cmd_pool)); 9006e1f7de0cSMatt Gates return 0; 9007e1f7de0cSMatt Gates 9008e1f7de0cSMatt Gates clean_up: 90091fb7c98aSRobert Elliott hpsa_free_ioaccel1_cmd_and_bft(h); 90102dd02d74SRobert Elliott return -ENOMEM; 90116c311b57SStephen M. Cameron } 90126c311b57SStephen M. Cameron 90131fb7c98aSRobert Elliott /* Free ioaccel2 mode command blocks and block fetch table */ 90141fb7c98aSRobert Elliott static void hpsa_free_ioaccel2_cmd_and_bft(struct ctlr_info *h) 90151fb7c98aSRobert Elliott { 9016d9a729f3SWebb Scales hpsa_free_ioaccel2_sg_chain_blocks(h); 9017d9a729f3SWebb Scales 9018105a3dbcSRobert Elliott if (h->ioaccel2_cmd_pool) { 90191fb7c98aSRobert Elliott pci_free_consistent(h->pdev, 90201fb7c98aSRobert Elliott h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool), 90211fb7c98aSRobert Elliott h->ioaccel2_cmd_pool, 90221fb7c98aSRobert Elliott h->ioaccel2_cmd_pool_dhandle); 9023105a3dbcSRobert Elliott h->ioaccel2_cmd_pool = NULL; 9024105a3dbcSRobert Elliott h->ioaccel2_cmd_pool_dhandle = 0; 9025105a3dbcSRobert Elliott } 90261fb7c98aSRobert Elliott kfree(h->ioaccel2_blockFetchTable); 9027105a3dbcSRobert Elliott h->ioaccel2_blockFetchTable = NULL; 90281fb7c98aSRobert Elliott } 90291fb7c98aSRobert Elliott 9030d37ffbe4SRobert Elliott /* Allocate ioaccel2 mode command blocks and block fetch table */ 9031d37ffbe4SRobert Elliott static int hpsa_alloc_ioaccel2_cmd_and_bft(struct ctlr_info *h) 9032aca9012aSStephen M. Cameron { 9033d9a729f3SWebb Scales int rc; 9034d9a729f3SWebb Scales 9035aca9012aSStephen M. Cameron /* Allocate ioaccel2 mode command blocks and block fetch table */ 9036aca9012aSStephen M. Cameron 9037aca9012aSStephen M. Cameron h->ioaccel_maxsg = 9038aca9012aSStephen M. Cameron readl(&(h->cfgtable->io_accel_max_embedded_sg_count)); 9039aca9012aSStephen M. Cameron if (h->ioaccel_maxsg > IOACCEL2_MAXSGENTRIES) 9040aca9012aSStephen M. Cameron h->ioaccel_maxsg = IOACCEL2_MAXSGENTRIES; 9041aca9012aSStephen M. Cameron 9042aca9012aSStephen M. Cameron BUILD_BUG_ON(sizeof(struct io_accel2_cmd) % 9043aca9012aSStephen M. Cameron IOACCEL2_COMMANDLIST_ALIGNMENT); 9044aca9012aSStephen M. Cameron h->ioaccel2_cmd_pool = 9045aca9012aSStephen M. Cameron pci_alloc_consistent(h->pdev, 9046aca9012aSStephen M. Cameron h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool), 9047aca9012aSStephen M. Cameron &(h->ioaccel2_cmd_pool_dhandle)); 9048aca9012aSStephen M. Cameron 9049aca9012aSStephen M. Cameron h->ioaccel2_blockFetchTable = 9050aca9012aSStephen M. Cameron kmalloc(((h->ioaccel_maxsg + 1) * 9051aca9012aSStephen M. Cameron sizeof(u32)), GFP_KERNEL); 9052aca9012aSStephen M. Cameron 9053aca9012aSStephen M. Cameron if ((h->ioaccel2_cmd_pool == NULL) || 9054d9a729f3SWebb Scales (h->ioaccel2_blockFetchTable == NULL)) { 9055d9a729f3SWebb Scales rc = -ENOMEM; 9056d9a729f3SWebb Scales goto clean_up; 9057d9a729f3SWebb Scales } 9058d9a729f3SWebb Scales 9059d9a729f3SWebb Scales rc = hpsa_allocate_ioaccel2_sg_chain_blocks(h); 9060d9a729f3SWebb Scales if (rc) 9061aca9012aSStephen M. Cameron goto clean_up; 9062aca9012aSStephen M. Cameron 9063aca9012aSStephen M. Cameron memset(h->ioaccel2_cmd_pool, 0, 9064aca9012aSStephen M. Cameron h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool)); 9065aca9012aSStephen M. Cameron return 0; 9066aca9012aSStephen M. Cameron 9067aca9012aSStephen M. Cameron clean_up: 90681fb7c98aSRobert Elliott hpsa_free_ioaccel2_cmd_and_bft(h); 9069d9a729f3SWebb Scales return rc; 9070aca9012aSStephen M. Cameron } 9071aca9012aSStephen M. Cameron 9072105a3dbcSRobert Elliott /* Free items allocated by hpsa_put_ctlr_into_performant_mode */ 9073105a3dbcSRobert Elliott static void hpsa_free_performant_mode(struct ctlr_info *h) 9074105a3dbcSRobert Elliott { 9075105a3dbcSRobert Elliott kfree(h->blockFetchTable); 9076105a3dbcSRobert Elliott h->blockFetchTable = NULL; 9077105a3dbcSRobert Elliott hpsa_free_reply_queues(h); 9078105a3dbcSRobert Elliott hpsa_free_ioaccel1_cmd_and_bft(h); 9079105a3dbcSRobert Elliott hpsa_free_ioaccel2_cmd_and_bft(h); 9080105a3dbcSRobert Elliott } 9081105a3dbcSRobert Elliott 9082105a3dbcSRobert Elliott /* return -ENODEV on error, 0 on success (or no action) 9083105a3dbcSRobert Elliott * allocates numerous items that must be freed later 9084105a3dbcSRobert Elliott */ 9085105a3dbcSRobert Elliott static int hpsa_put_ctlr_into_performant_mode(struct ctlr_info *h) 90866c311b57SStephen M. Cameron { 90876c311b57SStephen M. Cameron u32 trans_support; 9088e1f7de0cSMatt Gates unsigned long transMethod = CFGTBL_Trans_Performant | 9089e1f7de0cSMatt Gates CFGTBL_Trans_use_short_tags; 9090105a3dbcSRobert Elliott int i, rc; 90916c311b57SStephen M. Cameron 909202ec19c8SStephen M. Cameron if (hpsa_simple_mode) 9093105a3dbcSRobert Elliott return 0; 909402ec19c8SStephen M. Cameron 909567c99a72Sscameron@beardog.cce.hp.com trans_support = readl(&(h->cfgtable->TransportSupport)); 909667c99a72Sscameron@beardog.cce.hp.com if (!(trans_support & PERFORMANT_MODE)) 9097105a3dbcSRobert Elliott return 0; 909867c99a72Sscameron@beardog.cce.hp.com 9099e1f7de0cSMatt Gates /* Check for I/O accelerator mode support */ 9100e1f7de0cSMatt Gates if (trans_support & CFGTBL_Trans_io_accel1) { 9101e1f7de0cSMatt Gates transMethod |= CFGTBL_Trans_io_accel1 | 9102e1f7de0cSMatt Gates CFGTBL_Trans_enable_directed_msix; 9103105a3dbcSRobert Elliott rc = hpsa_alloc_ioaccel1_cmd_and_bft(h); 9104105a3dbcSRobert Elliott if (rc) 9105105a3dbcSRobert Elliott return rc; 9106105a3dbcSRobert Elliott } else if (trans_support & CFGTBL_Trans_io_accel2) { 9107aca9012aSStephen M. Cameron transMethod |= CFGTBL_Trans_io_accel2 | 9108aca9012aSStephen M. Cameron CFGTBL_Trans_enable_directed_msix; 9109105a3dbcSRobert Elliott rc = hpsa_alloc_ioaccel2_cmd_and_bft(h); 9110105a3dbcSRobert Elliott if (rc) 9111105a3dbcSRobert Elliott return rc; 9112e1f7de0cSMatt Gates } 9113e1f7de0cSMatt Gates 9114bc2bb154SChristoph Hellwig h->nreply_queues = h->msix_vectors > 0 ? h->msix_vectors : 1; 9115cba3d38bSStephen M. Cameron hpsa_get_max_perf_mode_cmds(h); 91166c311b57SStephen M. Cameron /* Performant mode ring buffer and supporting data structures */ 9117072b0518SStephen M. Cameron h->reply_queue_size = h->max_commands * sizeof(u64); 91186c311b57SStephen M. Cameron 9119254f796bSMatt Gates for (i = 0; i < h->nreply_queues; i++) { 9120072b0518SStephen M. Cameron h->reply_queue[i].head = pci_alloc_consistent(h->pdev, 9121072b0518SStephen M. Cameron h->reply_queue_size, 9122072b0518SStephen M. Cameron &(h->reply_queue[i].busaddr)); 9123105a3dbcSRobert Elliott if (!h->reply_queue[i].head) { 9124105a3dbcSRobert Elliott rc = -ENOMEM; 9125105a3dbcSRobert Elliott goto clean1; /* rq, ioaccel */ 9126105a3dbcSRobert Elliott } 9127254f796bSMatt Gates h->reply_queue[i].size = h->max_commands; 9128254f796bSMatt Gates h->reply_queue[i].wraparound = 1; /* spec: init to 1 */ 9129254f796bSMatt Gates h->reply_queue[i].current_entry = 0; 9130254f796bSMatt Gates } 9131254f796bSMatt Gates 91326c311b57SStephen M. Cameron /* Need a block fetch table for performant mode */ 9133d66ae08bSStephen M. Cameron h->blockFetchTable = kmalloc(((SG_ENTRIES_IN_CMD + 1) * 91346c311b57SStephen M. Cameron sizeof(u32)), GFP_KERNEL); 9135105a3dbcSRobert Elliott if (!h->blockFetchTable) { 9136105a3dbcSRobert Elliott rc = -ENOMEM; 9137105a3dbcSRobert Elliott goto clean1; /* rq, ioaccel */ 9138105a3dbcSRobert Elliott } 91396c311b57SStephen M. Cameron 9140105a3dbcSRobert Elliott rc = hpsa_enter_performant_mode(h, trans_support); 9141105a3dbcSRobert Elliott if (rc) 9142105a3dbcSRobert Elliott goto clean2; /* bft, rq, ioaccel */ 9143105a3dbcSRobert Elliott return 0; 9144303932fdSDon Brace 9145105a3dbcSRobert Elliott clean2: /* bft, rq, ioaccel */ 9146303932fdSDon Brace kfree(h->blockFetchTable); 9147105a3dbcSRobert Elliott h->blockFetchTable = NULL; 9148105a3dbcSRobert Elliott clean1: /* rq, ioaccel */ 9149105a3dbcSRobert Elliott hpsa_free_reply_queues(h); 9150105a3dbcSRobert Elliott hpsa_free_ioaccel1_cmd_and_bft(h); 9151105a3dbcSRobert Elliott hpsa_free_ioaccel2_cmd_and_bft(h); 9152105a3dbcSRobert Elliott return rc; 9153303932fdSDon Brace } 9154303932fdSDon Brace 915523100dd9SStephen M. Cameron static int is_accelerated_cmd(struct CommandList *c) 915676438d08SStephen M. Cameron { 915723100dd9SStephen M. Cameron return c->cmd_type == CMD_IOACCEL1 || c->cmd_type == CMD_IOACCEL2; 915823100dd9SStephen M. Cameron } 915923100dd9SStephen M. Cameron 916023100dd9SStephen M. Cameron static void hpsa_drain_accel_commands(struct ctlr_info *h) 916123100dd9SStephen M. Cameron { 916223100dd9SStephen M. Cameron struct CommandList *c = NULL; 9163f2405db8SDon Brace int i, accel_cmds_out; 9164281a7fd0SWebb Scales int refcount; 916576438d08SStephen M. Cameron 9166f2405db8SDon Brace do { /* wait for all outstanding ioaccel commands to drain out */ 916723100dd9SStephen M. Cameron accel_cmds_out = 0; 9168f2405db8SDon Brace for (i = 0; i < h->nr_cmds; i++) { 9169f2405db8SDon Brace c = h->cmd_pool + i; 9170281a7fd0SWebb Scales refcount = atomic_inc_return(&c->refcount); 9171281a7fd0SWebb Scales if (refcount > 1) /* Command is allocated */ 917223100dd9SStephen M. Cameron accel_cmds_out += is_accelerated_cmd(c); 9173281a7fd0SWebb Scales cmd_free(h, c); 9174f2405db8SDon Brace } 917523100dd9SStephen M. Cameron if (accel_cmds_out <= 0) 917676438d08SStephen M. Cameron break; 917776438d08SStephen M. Cameron msleep(100); 917876438d08SStephen M. Cameron } while (1); 917976438d08SStephen M. Cameron } 918076438d08SStephen M. Cameron 9181d04e62b9SKevin Barnett static struct hpsa_sas_phy *hpsa_alloc_sas_phy( 9182d04e62b9SKevin Barnett struct hpsa_sas_port *hpsa_sas_port) 9183d04e62b9SKevin Barnett { 9184d04e62b9SKevin Barnett struct hpsa_sas_phy *hpsa_sas_phy; 9185d04e62b9SKevin Barnett struct sas_phy *phy; 9186d04e62b9SKevin Barnett 9187d04e62b9SKevin Barnett hpsa_sas_phy = kzalloc(sizeof(*hpsa_sas_phy), GFP_KERNEL); 9188d04e62b9SKevin Barnett if (!hpsa_sas_phy) 9189d04e62b9SKevin Barnett return NULL; 9190d04e62b9SKevin Barnett 9191d04e62b9SKevin Barnett phy = sas_phy_alloc(hpsa_sas_port->parent_node->parent_dev, 9192d04e62b9SKevin Barnett hpsa_sas_port->next_phy_index); 9193d04e62b9SKevin Barnett if (!phy) { 9194d04e62b9SKevin Barnett kfree(hpsa_sas_phy); 9195d04e62b9SKevin Barnett return NULL; 9196d04e62b9SKevin Barnett } 9197d04e62b9SKevin Barnett 9198d04e62b9SKevin Barnett hpsa_sas_port->next_phy_index++; 9199d04e62b9SKevin Barnett hpsa_sas_phy->phy = phy; 9200d04e62b9SKevin Barnett hpsa_sas_phy->parent_port = hpsa_sas_port; 9201d04e62b9SKevin Barnett 9202d04e62b9SKevin Barnett return hpsa_sas_phy; 9203d04e62b9SKevin Barnett } 9204d04e62b9SKevin Barnett 9205d04e62b9SKevin Barnett static void hpsa_free_sas_phy(struct hpsa_sas_phy *hpsa_sas_phy) 9206d04e62b9SKevin Barnett { 9207d04e62b9SKevin Barnett struct sas_phy *phy = hpsa_sas_phy->phy; 9208d04e62b9SKevin Barnett 9209d04e62b9SKevin Barnett sas_port_delete_phy(hpsa_sas_phy->parent_port->port, phy); 9210d04e62b9SKevin Barnett sas_phy_free(phy); 9211d04e62b9SKevin Barnett if (hpsa_sas_phy->added_to_port) 9212d04e62b9SKevin Barnett list_del(&hpsa_sas_phy->phy_list_entry); 9213d04e62b9SKevin Barnett kfree(hpsa_sas_phy); 9214d04e62b9SKevin Barnett } 9215d04e62b9SKevin Barnett 9216d04e62b9SKevin Barnett static int hpsa_sas_port_add_phy(struct hpsa_sas_phy *hpsa_sas_phy) 9217d04e62b9SKevin Barnett { 9218d04e62b9SKevin Barnett int rc; 9219d04e62b9SKevin Barnett struct hpsa_sas_port *hpsa_sas_port; 9220d04e62b9SKevin Barnett struct sas_phy *phy; 9221d04e62b9SKevin Barnett struct sas_identify *identify; 9222d04e62b9SKevin Barnett 9223d04e62b9SKevin Barnett hpsa_sas_port = hpsa_sas_phy->parent_port; 9224d04e62b9SKevin Barnett phy = hpsa_sas_phy->phy; 9225d04e62b9SKevin Barnett 9226d04e62b9SKevin Barnett identify = &phy->identify; 9227d04e62b9SKevin Barnett memset(identify, 0, sizeof(*identify)); 9228d04e62b9SKevin Barnett identify->sas_address = hpsa_sas_port->sas_address; 9229d04e62b9SKevin Barnett identify->device_type = SAS_END_DEVICE; 9230d04e62b9SKevin Barnett identify->initiator_port_protocols = SAS_PROTOCOL_STP; 9231d04e62b9SKevin Barnett identify->target_port_protocols = SAS_PROTOCOL_STP; 9232d04e62b9SKevin Barnett phy->minimum_linkrate_hw = SAS_LINK_RATE_UNKNOWN; 9233d04e62b9SKevin Barnett phy->maximum_linkrate_hw = SAS_LINK_RATE_UNKNOWN; 9234d04e62b9SKevin Barnett phy->minimum_linkrate = SAS_LINK_RATE_UNKNOWN; 9235d04e62b9SKevin Barnett phy->maximum_linkrate = SAS_LINK_RATE_UNKNOWN; 9236d04e62b9SKevin Barnett phy->negotiated_linkrate = SAS_LINK_RATE_UNKNOWN; 9237d04e62b9SKevin Barnett 9238d04e62b9SKevin Barnett rc = sas_phy_add(hpsa_sas_phy->phy); 9239d04e62b9SKevin Barnett if (rc) 9240d04e62b9SKevin Barnett return rc; 9241d04e62b9SKevin Barnett 9242d04e62b9SKevin Barnett sas_port_add_phy(hpsa_sas_port->port, hpsa_sas_phy->phy); 9243d04e62b9SKevin Barnett list_add_tail(&hpsa_sas_phy->phy_list_entry, 9244d04e62b9SKevin Barnett &hpsa_sas_port->phy_list_head); 9245d04e62b9SKevin Barnett hpsa_sas_phy->added_to_port = true; 9246d04e62b9SKevin Barnett 9247d04e62b9SKevin Barnett return 0; 9248d04e62b9SKevin Barnett } 9249d04e62b9SKevin Barnett 9250d04e62b9SKevin Barnett static int 9251d04e62b9SKevin Barnett hpsa_sas_port_add_rphy(struct hpsa_sas_port *hpsa_sas_port, 9252d04e62b9SKevin Barnett struct sas_rphy *rphy) 9253d04e62b9SKevin Barnett { 9254d04e62b9SKevin Barnett struct sas_identify *identify; 9255d04e62b9SKevin Barnett 9256d04e62b9SKevin Barnett identify = &rphy->identify; 9257d04e62b9SKevin Barnett identify->sas_address = hpsa_sas_port->sas_address; 9258d04e62b9SKevin Barnett identify->initiator_port_protocols = SAS_PROTOCOL_STP; 9259d04e62b9SKevin Barnett identify->target_port_protocols = SAS_PROTOCOL_STP; 9260d04e62b9SKevin Barnett 9261d04e62b9SKevin Barnett return sas_rphy_add(rphy); 9262d04e62b9SKevin Barnett } 9263d04e62b9SKevin Barnett 9264d04e62b9SKevin Barnett static struct hpsa_sas_port 9265d04e62b9SKevin Barnett *hpsa_alloc_sas_port(struct hpsa_sas_node *hpsa_sas_node, 9266d04e62b9SKevin Barnett u64 sas_address) 9267d04e62b9SKevin Barnett { 9268d04e62b9SKevin Barnett int rc; 9269d04e62b9SKevin Barnett struct hpsa_sas_port *hpsa_sas_port; 9270d04e62b9SKevin Barnett struct sas_port *port; 9271d04e62b9SKevin Barnett 9272d04e62b9SKevin Barnett hpsa_sas_port = kzalloc(sizeof(*hpsa_sas_port), GFP_KERNEL); 9273d04e62b9SKevin Barnett if (!hpsa_sas_port) 9274d04e62b9SKevin Barnett return NULL; 9275d04e62b9SKevin Barnett 9276d04e62b9SKevin Barnett INIT_LIST_HEAD(&hpsa_sas_port->phy_list_head); 9277d04e62b9SKevin Barnett hpsa_sas_port->parent_node = hpsa_sas_node; 9278d04e62b9SKevin Barnett 9279d04e62b9SKevin Barnett port = sas_port_alloc_num(hpsa_sas_node->parent_dev); 9280d04e62b9SKevin Barnett if (!port) 9281d04e62b9SKevin Barnett goto free_hpsa_port; 9282d04e62b9SKevin Barnett 9283d04e62b9SKevin Barnett rc = sas_port_add(port); 9284d04e62b9SKevin Barnett if (rc) 9285d04e62b9SKevin Barnett goto free_sas_port; 9286d04e62b9SKevin Barnett 9287d04e62b9SKevin Barnett hpsa_sas_port->port = port; 9288d04e62b9SKevin Barnett hpsa_sas_port->sas_address = sas_address; 9289d04e62b9SKevin Barnett list_add_tail(&hpsa_sas_port->port_list_entry, 9290d04e62b9SKevin Barnett &hpsa_sas_node->port_list_head); 9291d04e62b9SKevin Barnett 9292d04e62b9SKevin Barnett return hpsa_sas_port; 9293d04e62b9SKevin Barnett 9294d04e62b9SKevin Barnett free_sas_port: 9295d04e62b9SKevin Barnett sas_port_free(port); 9296d04e62b9SKevin Barnett free_hpsa_port: 9297d04e62b9SKevin Barnett kfree(hpsa_sas_port); 9298d04e62b9SKevin Barnett 9299d04e62b9SKevin Barnett return NULL; 9300d04e62b9SKevin Barnett } 9301d04e62b9SKevin Barnett 9302d04e62b9SKevin Barnett static void hpsa_free_sas_port(struct hpsa_sas_port *hpsa_sas_port) 9303d04e62b9SKevin Barnett { 9304d04e62b9SKevin Barnett struct hpsa_sas_phy *hpsa_sas_phy; 9305d04e62b9SKevin Barnett struct hpsa_sas_phy *next; 9306d04e62b9SKevin Barnett 9307d04e62b9SKevin Barnett list_for_each_entry_safe(hpsa_sas_phy, next, 9308d04e62b9SKevin Barnett &hpsa_sas_port->phy_list_head, phy_list_entry) 9309d04e62b9SKevin Barnett hpsa_free_sas_phy(hpsa_sas_phy); 9310d04e62b9SKevin Barnett 9311d04e62b9SKevin Barnett sas_port_delete(hpsa_sas_port->port); 9312d04e62b9SKevin Barnett list_del(&hpsa_sas_port->port_list_entry); 9313d04e62b9SKevin Barnett kfree(hpsa_sas_port); 9314d04e62b9SKevin Barnett } 9315d04e62b9SKevin Barnett 9316d04e62b9SKevin Barnett static struct hpsa_sas_node *hpsa_alloc_sas_node(struct device *parent_dev) 9317d04e62b9SKevin Barnett { 9318d04e62b9SKevin Barnett struct hpsa_sas_node *hpsa_sas_node; 9319d04e62b9SKevin Barnett 9320d04e62b9SKevin Barnett hpsa_sas_node = kzalloc(sizeof(*hpsa_sas_node), GFP_KERNEL); 9321d04e62b9SKevin Barnett if (hpsa_sas_node) { 9322d04e62b9SKevin Barnett hpsa_sas_node->parent_dev = parent_dev; 9323d04e62b9SKevin Barnett INIT_LIST_HEAD(&hpsa_sas_node->port_list_head); 9324d04e62b9SKevin Barnett } 9325d04e62b9SKevin Barnett 9326d04e62b9SKevin Barnett return hpsa_sas_node; 9327d04e62b9SKevin Barnett } 9328d04e62b9SKevin Barnett 9329d04e62b9SKevin Barnett static void hpsa_free_sas_node(struct hpsa_sas_node *hpsa_sas_node) 9330d04e62b9SKevin Barnett { 9331d04e62b9SKevin Barnett struct hpsa_sas_port *hpsa_sas_port; 9332d04e62b9SKevin Barnett struct hpsa_sas_port *next; 9333d04e62b9SKevin Barnett 9334d04e62b9SKevin Barnett if (!hpsa_sas_node) 9335d04e62b9SKevin Barnett return; 9336d04e62b9SKevin Barnett 9337d04e62b9SKevin Barnett list_for_each_entry_safe(hpsa_sas_port, next, 9338d04e62b9SKevin Barnett &hpsa_sas_node->port_list_head, port_list_entry) 9339d04e62b9SKevin Barnett hpsa_free_sas_port(hpsa_sas_port); 9340d04e62b9SKevin Barnett 9341d04e62b9SKevin Barnett kfree(hpsa_sas_node); 9342d04e62b9SKevin Barnett } 9343d04e62b9SKevin Barnett 9344d04e62b9SKevin Barnett static struct hpsa_scsi_dev_t 9345d04e62b9SKevin Barnett *hpsa_find_device_by_sas_rphy(struct ctlr_info *h, 9346d04e62b9SKevin Barnett struct sas_rphy *rphy) 9347d04e62b9SKevin Barnett { 9348d04e62b9SKevin Barnett int i; 9349d04e62b9SKevin Barnett struct hpsa_scsi_dev_t *device; 9350d04e62b9SKevin Barnett 9351d04e62b9SKevin Barnett for (i = 0; i < h->ndevices; i++) { 9352d04e62b9SKevin Barnett device = h->dev[i]; 9353d04e62b9SKevin Barnett if (!device->sas_port) 9354d04e62b9SKevin Barnett continue; 9355d04e62b9SKevin Barnett if (device->sas_port->rphy == rphy) 9356d04e62b9SKevin Barnett return device; 9357d04e62b9SKevin Barnett } 9358d04e62b9SKevin Barnett 9359d04e62b9SKevin Barnett return NULL; 9360d04e62b9SKevin Barnett } 9361d04e62b9SKevin Barnett 9362d04e62b9SKevin Barnett static int hpsa_add_sas_host(struct ctlr_info *h) 9363d04e62b9SKevin Barnett { 9364d04e62b9SKevin Barnett int rc; 9365d04e62b9SKevin Barnett struct device *parent_dev; 9366d04e62b9SKevin Barnett struct hpsa_sas_node *hpsa_sas_node; 9367d04e62b9SKevin Barnett struct hpsa_sas_port *hpsa_sas_port; 9368d04e62b9SKevin Barnett struct hpsa_sas_phy *hpsa_sas_phy; 9369d04e62b9SKevin Barnett 9370d04e62b9SKevin Barnett parent_dev = &h->scsi_host->shost_gendev; 9371d04e62b9SKevin Barnett 9372d04e62b9SKevin Barnett hpsa_sas_node = hpsa_alloc_sas_node(parent_dev); 9373d04e62b9SKevin Barnett if (!hpsa_sas_node) 9374d04e62b9SKevin Barnett return -ENOMEM; 9375d04e62b9SKevin Barnett 9376d04e62b9SKevin Barnett hpsa_sas_port = hpsa_alloc_sas_port(hpsa_sas_node, h->sas_address); 9377d04e62b9SKevin Barnett if (!hpsa_sas_port) { 9378d04e62b9SKevin Barnett rc = -ENODEV; 9379d04e62b9SKevin Barnett goto free_sas_node; 9380d04e62b9SKevin Barnett } 9381d04e62b9SKevin Barnett 9382d04e62b9SKevin Barnett hpsa_sas_phy = hpsa_alloc_sas_phy(hpsa_sas_port); 9383d04e62b9SKevin Barnett if (!hpsa_sas_phy) { 9384d04e62b9SKevin Barnett rc = -ENODEV; 9385d04e62b9SKevin Barnett goto free_sas_port; 9386d04e62b9SKevin Barnett } 9387d04e62b9SKevin Barnett 9388d04e62b9SKevin Barnett rc = hpsa_sas_port_add_phy(hpsa_sas_phy); 9389d04e62b9SKevin Barnett if (rc) 9390d04e62b9SKevin Barnett goto free_sas_phy; 9391d04e62b9SKevin Barnett 9392d04e62b9SKevin Barnett h->sas_host = hpsa_sas_node; 9393d04e62b9SKevin Barnett 9394d04e62b9SKevin Barnett return 0; 9395d04e62b9SKevin Barnett 9396d04e62b9SKevin Barnett free_sas_phy: 9397d04e62b9SKevin Barnett hpsa_free_sas_phy(hpsa_sas_phy); 9398d04e62b9SKevin Barnett free_sas_port: 9399d04e62b9SKevin Barnett hpsa_free_sas_port(hpsa_sas_port); 9400d04e62b9SKevin Barnett free_sas_node: 9401d04e62b9SKevin Barnett hpsa_free_sas_node(hpsa_sas_node); 9402d04e62b9SKevin Barnett 9403d04e62b9SKevin Barnett return rc; 9404d04e62b9SKevin Barnett } 9405d04e62b9SKevin Barnett 9406d04e62b9SKevin Barnett static void hpsa_delete_sas_host(struct ctlr_info *h) 9407d04e62b9SKevin Barnett { 9408d04e62b9SKevin Barnett hpsa_free_sas_node(h->sas_host); 9409d04e62b9SKevin Barnett } 9410d04e62b9SKevin Barnett 9411d04e62b9SKevin Barnett static int hpsa_add_sas_device(struct hpsa_sas_node *hpsa_sas_node, 9412d04e62b9SKevin Barnett struct hpsa_scsi_dev_t *device) 9413d04e62b9SKevin Barnett { 9414d04e62b9SKevin Barnett int rc; 9415d04e62b9SKevin Barnett struct hpsa_sas_port *hpsa_sas_port; 9416d04e62b9SKevin Barnett struct sas_rphy *rphy; 9417d04e62b9SKevin Barnett 9418d04e62b9SKevin Barnett hpsa_sas_port = hpsa_alloc_sas_port(hpsa_sas_node, device->sas_address); 9419d04e62b9SKevin Barnett if (!hpsa_sas_port) 9420d04e62b9SKevin Barnett return -ENOMEM; 9421d04e62b9SKevin Barnett 9422d04e62b9SKevin Barnett rphy = sas_end_device_alloc(hpsa_sas_port->port); 9423d04e62b9SKevin Barnett if (!rphy) { 9424d04e62b9SKevin Barnett rc = -ENODEV; 9425d04e62b9SKevin Barnett goto free_sas_port; 9426d04e62b9SKevin Barnett } 9427d04e62b9SKevin Barnett 9428d04e62b9SKevin Barnett hpsa_sas_port->rphy = rphy; 9429d04e62b9SKevin Barnett device->sas_port = hpsa_sas_port; 9430d04e62b9SKevin Barnett 9431d04e62b9SKevin Barnett rc = hpsa_sas_port_add_rphy(hpsa_sas_port, rphy); 9432d04e62b9SKevin Barnett if (rc) 9433d04e62b9SKevin Barnett goto free_sas_port; 9434d04e62b9SKevin Barnett 9435d04e62b9SKevin Barnett return 0; 9436d04e62b9SKevin Barnett 9437d04e62b9SKevin Barnett free_sas_port: 9438d04e62b9SKevin Barnett hpsa_free_sas_port(hpsa_sas_port); 9439d04e62b9SKevin Barnett device->sas_port = NULL; 9440d04e62b9SKevin Barnett 9441d04e62b9SKevin Barnett return rc; 9442d04e62b9SKevin Barnett } 9443d04e62b9SKevin Barnett 9444d04e62b9SKevin Barnett static void hpsa_remove_sas_device(struct hpsa_scsi_dev_t *device) 9445d04e62b9SKevin Barnett { 9446d04e62b9SKevin Barnett if (device->sas_port) { 9447d04e62b9SKevin Barnett hpsa_free_sas_port(device->sas_port); 9448d04e62b9SKevin Barnett device->sas_port = NULL; 9449d04e62b9SKevin Barnett } 9450d04e62b9SKevin Barnett } 9451d04e62b9SKevin Barnett 9452d04e62b9SKevin Barnett static int 9453d04e62b9SKevin Barnett hpsa_sas_get_linkerrors(struct sas_phy *phy) 9454d04e62b9SKevin Barnett { 9455d04e62b9SKevin Barnett return 0; 9456d04e62b9SKevin Barnett } 9457d04e62b9SKevin Barnett 9458d04e62b9SKevin Barnett static int 9459d04e62b9SKevin Barnett hpsa_sas_get_enclosure_identifier(struct sas_rphy *rphy, u64 *identifier) 9460d04e62b9SKevin Barnett { 9461aa105695SDan Carpenter *identifier = 0; 9462d04e62b9SKevin Barnett return 0; 9463d04e62b9SKevin Barnett } 9464d04e62b9SKevin Barnett 9465d04e62b9SKevin Barnett static int 9466d04e62b9SKevin Barnett hpsa_sas_get_bay_identifier(struct sas_rphy *rphy) 9467d04e62b9SKevin Barnett { 9468d04e62b9SKevin Barnett return -ENXIO; 9469d04e62b9SKevin Barnett } 9470d04e62b9SKevin Barnett 9471d04e62b9SKevin Barnett static int 9472d04e62b9SKevin Barnett hpsa_sas_phy_reset(struct sas_phy *phy, int hard_reset) 9473d04e62b9SKevin Barnett { 9474d04e62b9SKevin Barnett return 0; 9475d04e62b9SKevin Barnett } 9476d04e62b9SKevin Barnett 9477d04e62b9SKevin Barnett static int 9478d04e62b9SKevin Barnett hpsa_sas_phy_enable(struct sas_phy *phy, int enable) 9479d04e62b9SKevin Barnett { 9480d04e62b9SKevin Barnett return 0; 9481d04e62b9SKevin Barnett } 9482d04e62b9SKevin Barnett 9483d04e62b9SKevin Barnett static int 9484d04e62b9SKevin Barnett hpsa_sas_phy_setup(struct sas_phy *phy) 9485d04e62b9SKevin Barnett { 9486d04e62b9SKevin Barnett return 0; 9487d04e62b9SKevin Barnett } 9488d04e62b9SKevin Barnett 9489d04e62b9SKevin Barnett static void 9490d04e62b9SKevin Barnett hpsa_sas_phy_release(struct sas_phy *phy) 9491d04e62b9SKevin Barnett { 9492d04e62b9SKevin Barnett } 9493d04e62b9SKevin Barnett 9494d04e62b9SKevin Barnett static int 9495d04e62b9SKevin Barnett hpsa_sas_phy_speed(struct sas_phy *phy, struct sas_phy_linkrates *rates) 9496d04e62b9SKevin Barnett { 9497d04e62b9SKevin Barnett return -EINVAL; 9498d04e62b9SKevin Barnett } 9499d04e62b9SKevin Barnett 9500d04e62b9SKevin Barnett static struct sas_function_template hpsa_sas_transport_functions = { 9501d04e62b9SKevin Barnett .get_linkerrors = hpsa_sas_get_linkerrors, 9502d04e62b9SKevin Barnett .get_enclosure_identifier = hpsa_sas_get_enclosure_identifier, 9503d04e62b9SKevin Barnett .get_bay_identifier = hpsa_sas_get_bay_identifier, 9504d04e62b9SKevin Barnett .phy_reset = hpsa_sas_phy_reset, 9505d04e62b9SKevin Barnett .phy_enable = hpsa_sas_phy_enable, 9506d04e62b9SKevin Barnett .phy_setup = hpsa_sas_phy_setup, 9507d04e62b9SKevin Barnett .phy_release = hpsa_sas_phy_release, 9508d04e62b9SKevin Barnett .set_phy_speed = hpsa_sas_phy_speed, 9509d04e62b9SKevin Barnett }; 9510d04e62b9SKevin Barnett 9511edd16368SStephen M. Cameron /* 9512edd16368SStephen M. Cameron * This is it. Register the PCI driver information for the cards we control 9513edd16368SStephen M. Cameron * the OS will call our registered routines when it finds one of our cards. 9514edd16368SStephen M. Cameron */ 9515edd16368SStephen M. Cameron static int __init hpsa_init(void) 9516edd16368SStephen M. Cameron { 9517d04e62b9SKevin Barnett int rc; 9518d04e62b9SKevin Barnett 9519d04e62b9SKevin Barnett hpsa_sas_transport_template = 9520d04e62b9SKevin Barnett sas_attach_transport(&hpsa_sas_transport_functions); 9521d04e62b9SKevin Barnett if (!hpsa_sas_transport_template) 9522d04e62b9SKevin Barnett return -ENODEV; 9523d04e62b9SKevin Barnett 9524d04e62b9SKevin Barnett rc = pci_register_driver(&hpsa_pci_driver); 9525d04e62b9SKevin Barnett 9526d04e62b9SKevin Barnett if (rc) 9527d04e62b9SKevin Barnett sas_release_transport(hpsa_sas_transport_template); 9528d04e62b9SKevin Barnett 9529d04e62b9SKevin Barnett return rc; 9530edd16368SStephen M. Cameron } 9531edd16368SStephen M. Cameron 9532edd16368SStephen M. Cameron static void __exit hpsa_cleanup(void) 9533edd16368SStephen M. Cameron { 9534edd16368SStephen M. Cameron pci_unregister_driver(&hpsa_pci_driver); 9535d04e62b9SKevin Barnett sas_release_transport(hpsa_sas_transport_template); 9536edd16368SStephen M. Cameron } 9537edd16368SStephen M. Cameron 9538e1f7de0cSMatt Gates static void __attribute__((unused)) verify_offsets(void) 9539e1f7de0cSMatt Gates { 9540e1f7de0cSMatt Gates #define VERIFY_OFFSET(member, offset) \ 9541dd0e19f3SScott Teel BUILD_BUG_ON(offsetof(struct raid_map_data, member) != offset) 9542dd0e19f3SScott Teel 9543dd0e19f3SScott Teel VERIFY_OFFSET(structure_size, 0); 9544dd0e19f3SScott Teel VERIFY_OFFSET(volume_blk_size, 4); 9545dd0e19f3SScott Teel VERIFY_OFFSET(volume_blk_cnt, 8); 9546dd0e19f3SScott Teel VERIFY_OFFSET(phys_blk_shift, 16); 9547dd0e19f3SScott Teel VERIFY_OFFSET(parity_rotation_shift, 17); 9548dd0e19f3SScott Teel VERIFY_OFFSET(strip_size, 18); 9549dd0e19f3SScott Teel VERIFY_OFFSET(disk_starting_blk, 20); 9550dd0e19f3SScott Teel VERIFY_OFFSET(disk_blk_cnt, 28); 9551dd0e19f3SScott Teel VERIFY_OFFSET(data_disks_per_row, 36); 9552dd0e19f3SScott Teel VERIFY_OFFSET(metadata_disks_per_row, 38); 9553dd0e19f3SScott Teel VERIFY_OFFSET(row_cnt, 40); 9554dd0e19f3SScott Teel VERIFY_OFFSET(layout_map_count, 42); 9555dd0e19f3SScott Teel VERIFY_OFFSET(flags, 44); 9556dd0e19f3SScott Teel VERIFY_OFFSET(dekindex, 46); 9557dd0e19f3SScott Teel /* VERIFY_OFFSET(reserved, 48 */ 9558dd0e19f3SScott Teel VERIFY_OFFSET(data, 64); 9559dd0e19f3SScott Teel 9560dd0e19f3SScott Teel #undef VERIFY_OFFSET 9561dd0e19f3SScott Teel 9562dd0e19f3SScott Teel #define VERIFY_OFFSET(member, offset) \ 9563b66cc250SMike Miller BUILD_BUG_ON(offsetof(struct io_accel2_cmd, member) != offset) 9564b66cc250SMike Miller 9565b66cc250SMike Miller VERIFY_OFFSET(IU_type, 0); 9566b66cc250SMike Miller VERIFY_OFFSET(direction, 1); 9567b66cc250SMike Miller VERIFY_OFFSET(reply_queue, 2); 9568b66cc250SMike Miller /* VERIFY_OFFSET(reserved1, 3); */ 9569b66cc250SMike Miller VERIFY_OFFSET(scsi_nexus, 4); 9570b66cc250SMike Miller VERIFY_OFFSET(Tag, 8); 9571b66cc250SMike Miller VERIFY_OFFSET(cdb, 16); 9572b66cc250SMike Miller VERIFY_OFFSET(cciss_lun, 32); 9573b66cc250SMike Miller VERIFY_OFFSET(data_len, 40); 9574b66cc250SMike Miller VERIFY_OFFSET(cmd_priority_task_attr, 44); 9575b66cc250SMike Miller VERIFY_OFFSET(sg_count, 45); 9576b66cc250SMike Miller /* VERIFY_OFFSET(reserved3 */ 9577b66cc250SMike Miller VERIFY_OFFSET(err_ptr, 48); 9578b66cc250SMike Miller VERIFY_OFFSET(err_len, 56); 9579b66cc250SMike Miller /* VERIFY_OFFSET(reserved4 */ 9580b66cc250SMike Miller VERIFY_OFFSET(sg, 64); 9581b66cc250SMike Miller 9582b66cc250SMike Miller #undef VERIFY_OFFSET 9583b66cc250SMike Miller 9584b66cc250SMike Miller #define VERIFY_OFFSET(member, offset) \ 9585e1f7de0cSMatt Gates BUILD_BUG_ON(offsetof(struct io_accel1_cmd, member) != offset) 9586e1f7de0cSMatt Gates 9587e1f7de0cSMatt Gates VERIFY_OFFSET(dev_handle, 0x00); 9588e1f7de0cSMatt Gates VERIFY_OFFSET(reserved1, 0x02); 9589e1f7de0cSMatt Gates VERIFY_OFFSET(function, 0x03); 9590e1f7de0cSMatt Gates VERIFY_OFFSET(reserved2, 0x04); 9591e1f7de0cSMatt Gates VERIFY_OFFSET(err_info, 0x0C); 9592e1f7de0cSMatt Gates VERIFY_OFFSET(reserved3, 0x10); 9593e1f7de0cSMatt Gates VERIFY_OFFSET(err_info_len, 0x12); 9594e1f7de0cSMatt Gates VERIFY_OFFSET(reserved4, 0x13); 9595e1f7de0cSMatt Gates VERIFY_OFFSET(sgl_offset, 0x14); 9596e1f7de0cSMatt Gates VERIFY_OFFSET(reserved5, 0x15); 9597e1f7de0cSMatt Gates VERIFY_OFFSET(transfer_len, 0x1C); 9598e1f7de0cSMatt Gates VERIFY_OFFSET(reserved6, 0x20); 9599e1f7de0cSMatt Gates VERIFY_OFFSET(io_flags, 0x24); 9600e1f7de0cSMatt Gates VERIFY_OFFSET(reserved7, 0x26); 9601e1f7de0cSMatt Gates VERIFY_OFFSET(LUN, 0x34); 9602e1f7de0cSMatt Gates VERIFY_OFFSET(control, 0x3C); 9603e1f7de0cSMatt Gates VERIFY_OFFSET(CDB, 0x40); 9604e1f7de0cSMatt Gates VERIFY_OFFSET(reserved8, 0x50); 9605e1f7de0cSMatt Gates VERIFY_OFFSET(host_context_flags, 0x60); 9606e1f7de0cSMatt Gates VERIFY_OFFSET(timeout_sec, 0x62); 9607e1f7de0cSMatt Gates VERIFY_OFFSET(ReplyQueue, 0x64); 9608e1f7de0cSMatt Gates VERIFY_OFFSET(reserved9, 0x65); 960950a0decfSStephen M. Cameron VERIFY_OFFSET(tag, 0x68); 9610e1f7de0cSMatt Gates VERIFY_OFFSET(host_addr, 0x70); 9611e1f7de0cSMatt Gates VERIFY_OFFSET(CISS_LUN, 0x78); 9612e1f7de0cSMatt Gates VERIFY_OFFSET(SG, 0x78 + 8); 9613e1f7de0cSMatt Gates #undef VERIFY_OFFSET 9614e1f7de0cSMatt Gates } 9615e1f7de0cSMatt Gates 9616edd16368SStephen M. Cameron module_init(hpsa_init); 9617edd16368SStephen M. Cameron module_exit(hpsa_cleanup); 9618