xref: /openbmc/linux/drivers/scsi/hpsa.c (revision c59d04f30d4216af12930a4f5fdc35f490777171)
1edd16368SStephen M. Cameron /*
2edd16368SStephen M. Cameron  *    Disk Array driver for HP Smart Array SAS controllers
394c7bc31SDon Brace  *    Copyright 2016 Microsemi Corporation
41358f6dcSDon Brace  *    Copyright 2014-2015 PMC-Sierra, Inc.
51358f6dcSDon Brace  *    Copyright 2000,2009-2015 Hewlett-Packard Development Company, L.P.
6edd16368SStephen M. Cameron  *
7edd16368SStephen M. Cameron  *    This program is free software; you can redistribute it and/or modify
8edd16368SStephen M. Cameron  *    it under the terms of the GNU General Public License as published by
9edd16368SStephen M. Cameron  *    the Free Software Foundation; version 2 of the License.
10edd16368SStephen M. Cameron  *
11edd16368SStephen M. Cameron  *    This program is distributed in the hope that it will be useful,
12edd16368SStephen M. Cameron  *    but WITHOUT ANY WARRANTY; without even the implied warranty of
13edd16368SStephen M. Cameron  *    MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
14edd16368SStephen M. Cameron  *    NON INFRINGEMENT.  See the GNU General Public License for more details.
15edd16368SStephen M. Cameron  *
1694c7bc31SDon Brace  *    Questions/Comments/Bugfixes to esc.storagedev@microsemi.com
17edd16368SStephen M. Cameron  *
18edd16368SStephen M. Cameron  */
19edd16368SStephen M. Cameron 
20edd16368SStephen M. Cameron #include <linux/module.h>
21edd16368SStephen M. Cameron #include <linux/interrupt.h>
22edd16368SStephen M. Cameron #include <linux/types.h>
23edd16368SStephen M. Cameron #include <linux/pci.h>
24e5a44df8SMatthew Garrett #include <linux/pci-aspm.h>
25edd16368SStephen M. Cameron #include <linux/kernel.h>
26edd16368SStephen M. Cameron #include <linux/slab.h>
27edd16368SStephen M. Cameron #include <linux/delay.h>
28edd16368SStephen M. Cameron #include <linux/fs.h>
29edd16368SStephen M. Cameron #include <linux/timer.h>
30edd16368SStephen M. Cameron #include <linux/init.h>
31edd16368SStephen M. Cameron #include <linux/spinlock.h>
32edd16368SStephen M. Cameron #include <linux/compat.h>
33edd16368SStephen M. Cameron #include <linux/blktrace_api.h>
34edd16368SStephen M. Cameron #include <linux/uaccess.h>
35edd16368SStephen M. Cameron #include <linux/io.h>
36edd16368SStephen M. Cameron #include <linux/dma-mapping.h>
37edd16368SStephen M. Cameron #include <linux/completion.h>
38edd16368SStephen M. Cameron #include <linux/moduleparam.h>
39edd16368SStephen M. Cameron #include <scsi/scsi.h>
40edd16368SStephen M. Cameron #include <scsi/scsi_cmnd.h>
41edd16368SStephen M. Cameron #include <scsi/scsi_device.h>
42edd16368SStephen M. Cameron #include <scsi/scsi_host.h>
43667e23d4SStephen M. Cameron #include <scsi/scsi_tcq.h>
449437ac43SStephen Cameron #include <scsi/scsi_eh.h>
45d04e62b9SKevin Barnett #include <scsi/scsi_transport_sas.h>
4673153fe5SWebb Scales #include <scsi/scsi_dbg.h>
47edd16368SStephen M. Cameron #include <linux/cciss_ioctl.h>
48edd16368SStephen M. Cameron #include <linux/string.h>
49edd16368SStephen M. Cameron #include <linux/bitmap.h>
5060063497SArun Sharma #include <linux/atomic.h>
51a0c12413SStephen M. Cameron #include <linux/jiffies.h>
5242a91641SDon Brace #include <linux/percpu-defs.h>
53094963daSStephen M. Cameron #include <linux/percpu.h>
542b08b3e9SDon Brace #include <asm/unaligned.h>
55283b4a9bSStephen M. Cameron #include <asm/div64.h>
56edd16368SStephen M. Cameron #include "hpsa_cmd.h"
57edd16368SStephen M. Cameron #include "hpsa.h"
58edd16368SStephen M. Cameron 
59ec2c3aa9SDon Brace /*
60ec2c3aa9SDon Brace  * HPSA_DRIVER_VERSION must be 3 byte values (0-255) separated by '.'
61ec2c3aa9SDon Brace  * with an optional trailing '-' followed by a byte value (0-255).
62ec2c3aa9SDon Brace  */
635765d180SDon Brace #define HPSA_DRIVER_VERSION "3.4.18-0"
64edd16368SStephen M. Cameron #define DRIVER_NAME "HP HPSA Driver (v " HPSA_DRIVER_VERSION ")"
65f79cfec6SStephen M. Cameron #define HPSA "hpsa"
66edd16368SStephen M. Cameron 
67007e7aa9SRobert Elliott /* How long to wait for CISS doorbell communication */
68007e7aa9SRobert Elliott #define CLEAR_EVENT_WAIT_INTERVAL 20	/* ms for each msleep() call */
69007e7aa9SRobert Elliott #define MODE_CHANGE_WAIT_INTERVAL 10	/* ms for each msleep() call */
70007e7aa9SRobert Elliott #define MAX_CLEAR_EVENT_WAIT 30000	/* times 20 ms = 600 s */
71007e7aa9SRobert Elliott #define MAX_MODE_CHANGE_WAIT 2000	/* times 10 ms = 20 s */
72edd16368SStephen M. Cameron #define MAX_IOCTL_CONFIG_WAIT 1000
73edd16368SStephen M. Cameron 
74edd16368SStephen M. Cameron /*define how many times we will try a command because of bus resets */
75edd16368SStephen M. Cameron #define MAX_CMD_RETRIES 3
76edd16368SStephen M. Cameron 
77edd16368SStephen M. Cameron /* Embedded module documentation macros - see modules.h */
78edd16368SStephen M. Cameron MODULE_AUTHOR("Hewlett-Packard Company");
79edd16368SStephen M. Cameron MODULE_DESCRIPTION("Driver for HP Smart Array Controller version " \
80edd16368SStephen M. Cameron 	HPSA_DRIVER_VERSION);
81edd16368SStephen M. Cameron MODULE_SUPPORTED_DEVICE("HP Smart Array Controllers");
82edd16368SStephen M. Cameron MODULE_VERSION(HPSA_DRIVER_VERSION);
83edd16368SStephen M. Cameron MODULE_LICENSE("GPL");
84edd16368SStephen M. Cameron 
85edd16368SStephen M. Cameron static int hpsa_allow_any;
86edd16368SStephen M. Cameron module_param(hpsa_allow_any, int, S_IRUGO|S_IWUSR);
87edd16368SStephen M. Cameron MODULE_PARM_DESC(hpsa_allow_any,
88edd16368SStephen M. Cameron 		"Allow hpsa driver to access unknown HP Smart Array hardware");
8902ec19c8SStephen M. Cameron static int hpsa_simple_mode;
9002ec19c8SStephen M. Cameron module_param(hpsa_simple_mode, int, S_IRUGO|S_IWUSR);
9102ec19c8SStephen M. Cameron MODULE_PARM_DESC(hpsa_simple_mode,
9202ec19c8SStephen M. Cameron 	"Use 'simple mode' rather than 'performant mode'");
93edd16368SStephen M. Cameron 
94edd16368SStephen M. Cameron /* define the PCI info for the cards we can control */
95edd16368SStephen M. Cameron static const struct pci_device_id hpsa_pci_device_id[] = {
96edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3241},
97edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3243},
98edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3245},
99edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3247},
100edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3249},
101163dbcd8SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x324A},
102163dbcd8SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x324B},
103f8b01eb9SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3233},
1049143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3350},
1059143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3351},
1069143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3352},
1079143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3353},
1089143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3354},
1099143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3355},
1109143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3356},
1117f1974a7SDon Brace 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103c, 0x1920},
112fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1921},
113fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1922},
114fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1923},
115fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1924},
1167f1974a7SDon Brace 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103c, 0x1925},
117fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1926},
118fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1928},
11997b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1929},
12097b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21BD},
12197b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21BE},
12297b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21BF},
12397b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C0},
12497b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C1},
12597b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C2},
12697b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C3},
12797b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C4},
12897b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C5},
1293b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C6},
13097b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C7},
13197b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C8},
13297b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C9},
1333b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21CA},
1343b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21CB},
1353b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21CC},
1363b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21CD},
1373b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21CE},
138fdfa4b6dSDon Brace 	{PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0580},
139cbb47dcbSDon Brace 	{PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0581},
140cbb47dcbSDon Brace 	{PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0582},
141cbb47dcbSDon Brace 	{PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0583},
142cbb47dcbSDon Brace 	{PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0584},
143cbb47dcbSDon Brace 	{PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0585},
1448e616a5eSStephen M. Cameron 	{PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0076},
1458e616a5eSStephen M. Cameron 	{PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0087},
1468e616a5eSStephen M. Cameron 	{PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x007D},
1478e616a5eSStephen M. Cameron 	{PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0088},
1488e616a5eSStephen M. Cameron 	{PCI_VENDOR_ID_HP, 0x333f, 0x103c, 0x333f},
149edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_ANY_ID,	PCI_ANY_ID, PCI_ANY_ID,
150edd16368SStephen M. Cameron 		PCI_CLASS_STORAGE_RAID << 8, 0xffff << 8, 0},
151edd16368SStephen M. Cameron 	{0,}
152edd16368SStephen M. Cameron };
153edd16368SStephen M. Cameron 
154edd16368SStephen M. Cameron MODULE_DEVICE_TABLE(pci, hpsa_pci_device_id);
155edd16368SStephen M. Cameron 
156edd16368SStephen M. Cameron /*  board_id = Subsystem Device ID & Vendor ID
157edd16368SStephen M. Cameron  *  product = Marketing Name for the board
158edd16368SStephen M. Cameron  *  access = Address of the struct of function pointers
159edd16368SStephen M. Cameron  */
160edd16368SStephen M. Cameron static struct board_type products[] = {
161edd16368SStephen M. Cameron 	{0x3241103C, "Smart Array P212", &SA5_access},
162edd16368SStephen M. Cameron 	{0x3243103C, "Smart Array P410", &SA5_access},
163edd16368SStephen M. Cameron 	{0x3245103C, "Smart Array P410i", &SA5_access},
164edd16368SStephen M. Cameron 	{0x3247103C, "Smart Array P411", &SA5_access},
165edd16368SStephen M. Cameron 	{0x3249103C, "Smart Array P812", &SA5_access},
166163dbcd8SMike Miller 	{0x324A103C, "Smart Array P712m", &SA5_access},
167163dbcd8SMike Miller 	{0x324B103C, "Smart Array P711m", &SA5_access},
1687d2cce58SStephen M. Cameron 	{0x3233103C, "HP StorageWorks 1210m", &SA5_access}, /* alias of 333f */
169fe0c9610SMike Miller 	{0x3350103C, "Smart Array P222", &SA5_access},
170fe0c9610SMike Miller 	{0x3351103C, "Smart Array P420", &SA5_access},
171fe0c9610SMike Miller 	{0x3352103C, "Smart Array P421", &SA5_access},
172fe0c9610SMike Miller 	{0x3353103C, "Smart Array P822", &SA5_access},
173fe0c9610SMike Miller 	{0x3354103C, "Smart Array P420i", &SA5_access},
174fe0c9610SMike Miller 	{0x3355103C, "Smart Array P220i", &SA5_access},
175fe0c9610SMike Miller 	{0x3356103C, "Smart Array P721m", &SA5_access},
1767f1974a7SDon Brace 	{0x1920103C, "Smart Array P430i", &SA5_access},
1771fd6c8e3SMike Miller 	{0x1921103C, "Smart Array P830i", &SA5_access},
1781fd6c8e3SMike Miller 	{0x1922103C, "Smart Array P430", &SA5_access},
1791fd6c8e3SMike Miller 	{0x1923103C, "Smart Array P431", &SA5_access},
1801fd6c8e3SMike Miller 	{0x1924103C, "Smart Array P830", &SA5_access},
1817f1974a7SDon Brace 	{0x1925103C, "Smart Array P831", &SA5_access},
1821fd6c8e3SMike Miller 	{0x1926103C, "Smart Array P731m", &SA5_access},
1831fd6c8e3SMike Miller 	{0x1928103C, "Smart Array P230i", &SA5_access},
1841fd6c8e3SMike Miller 	{0x1929103C, "Smart Array P530", &SA5_access},
18527fb8137SDon Brace 	{0x21BD103C, "Smart Array P244br", &SA5_access},
18627fb8137SDon Brace 	{0x21BE103C, "Smart Array P741m", &SA5_access},
18727fb8137SDon Brace 	{0x21BF103C, "Smart HBA H240ar", &SA5_access},
18827fb8137SDon Brace 	{0x21C0103C, "Smart Array P440ar", &SA5_access},
189c8ae0ab1SDon Brace 	{0x21C1103C, "Smart Array P840ar", &SA5_access},
19027fb8137SDon Brace 	{0x21C2103C, "Smart Array P440", &SA5_access},
19127fb8137SDon Brace 	{0x21C3103C, "Smart Array P441", &SA5_access},
19297b9f53dSMike Miller 	{0x21C4103C, "Smart Array", &SA5_access},
19327fb8137SDon Brace 	{0x21C5103C, "Smart Array P841", &SA5_access},
19427fb8137SDon Brace 	{0x21C6103C, "Smart HBA H244br", &SA5_access},
19527fb8137SDon Brace 	{0x21C7103C, "Smart HBA H240", &SA5_access},
19627fb8137SDon Brace 	{0x21C8103C, "Smart HBA H241", &SA5_access},
19797b9f53dSMike Miller 	{0x21C9103C, "Smart Array", &SA5_access},
19827fb8137SDon Brace 	{0x21CA103C, "Smart Array P246br", &SA5_access},
19927fb8137SDon Brace 	{0x21CB103C, "Smart Array P840", &SA5_access},
2003b7a45e5SJoe Handzik 	{0x21CC103C, "Smart Array", &SA5_access},
2013b7a45e5SJoe Handzik 	{0x21CD103C, "Smart Array", &SA5_access},
20227fb8137SDon Brace 	{0x21CE103C, "Smart HBA", &SA5_access},
203fdfa4b6dSDon Brace 	{0x05809005, "SmartHBA-SA", &SA5_access},
204cbb47dcbSDon Brace 	{0x05819005, "SmartHBA-SA 8i", &SA5_access},
205cbb47dcbSDon Brace 	{0x05829005, "SmartHBA-SA 8i8e", &SA5_access},
206cbb47dcbSDon Brace 	{0x05839005, "SmartHBA-SA 8e", &SA5_access},
207cbb47dcbSDon Brace 	{0x05849005, "SmartHBA-SA 16i", &SA5_access},
208cbb47dcbSDon Brace 	{0x05859005, "SmartHBA-SA 4i4e", &SA5_access},
2098e616a5eSStephen M. Cameron 	{0x00761590, "HP Storage P1224 Array Controller", &SA5_access},
2108e616a5eSStephen M. Cameron 	{0x00871590, "HP Storage P1224e Array Controller", &SA5_access},
2118e616a5eSStephen M. Cameron 	{0x007D1590, "HP Storage P1228 Array Controller", &SA5_access},
2128e616a5eSStephen M. Cameron 	{0x00881590, "HP Storage P1228e Array Controller", &SA5_access},
2138e616a5eSStephen M. Cameron 	{0x333f103c, "HP StorageWorks 1210m Array Controller", &SA5_access},
214edd16368SStephen M. Cameron 	{0xFFFF103C, "Unknown Smart Array", &SA5_access},
215edd16368SStephen M. Cameron };
216edd16368SStephen M. Cameron 
217d04e62b9SKevin Barnett static struct scsi_transport_template *hpsa_sas_transport_template;
218d04e62b9SKevin Barnett static int hpsa_add_sas_host(struct ctlr_info *h);
219d04e62b9SKevin Barnett static void hpsa_delete_sas_host(struct ctlr_info *h);
220d04e62b9SKevin Barnett static int hpsa_add_sas_device(struct hpsa_sas_node *hpsa_sas_node,
221d04e62b9SKevin Barnett 			struct hpsa_scsi_dev_t *device);
222d04e62b9SKevin Barnett static void hpsa_remove_sas_device(struct hpsa_scsi_dev_t *device);
223d04e62b9SKevin Barnett static struct hpsa_scsi_dev_t
224d04e62b9SKevin Barnett 	*hpsa_find_device_by_sas_rphy(struct ctlr_info *h,
225d04e62b9SKevin Barnett 		struct sas_rphy *rphy);
226d04e62b9SKevin Barnett 
227a58e7e53SWebb Scales #define SCSI_CMD_BUSY ((struct scsi_cmnd *)&hpsa_cmd_busy)
228a58e7e53SWebb Scales static const struct scsi_cmnd hpsa_cmd_busy;
229a58e7e53SWebb Scales #define SCSI_CMD_IDLE ((struct scsi_cmnd *)&hpsa_cmd_idle)
230a58e7e53SWebb Scales static const struct scsi_cmnd hpsa_cmd_idle;
231edd16368SStephen M. Cameron static int number_of_controllers;
232edd16368SStephen M. Cameron 
23310f66018SStephen M. Cameron static irqreturn_t do_hpsa_intr_intx(int irq, void *dev_id);
23410f66018SStephen M. Cameron static irqreturn_t do_hpsa_intr_msi(int irq, void *dev_id);
23542a91641SDon Brace static int hpsa_ioctl(struct scsi_device *dev, int cmd, void __user *arg);
236edd16368SStephen M. Cameron 
237edd16368SStephen M. Cameron #ifdef CONFIG_COMPAT
23842a91641SDon Brace static int hpsa_compat_ioctl(struct scsi_device *dev, int cmd,
23942a91641SDon Brace 	void __user *arg);
240edd16368SStephen M. Cameron #endif
241edd16368SStephen M. Cameron 
242edd16368SStephen M. Cameron static void cmd_free(struct ctlr_info *h, struct CommandList *c);
243edd16368SStephen M. Cameron static struct CommandList *cmd_alloc(struct ctlr_info *h);
24473153fe5SWebb Scales static void cmd_tagged_free(struct ctlr_info *h, struct CommandList *c);
24573153fe5SWebb Scales static struct CommandList *cmd_tagged_alloc(struct ctlr_info *h,
24673153fe5SWebb Scales 					    struct scsi_cmnd *scmd);
247a2dac136SStephen M. Cameron static int fill_cmd(struct CommandList *c, u8 cmd, struct ctlr_info *h,
248b7bb24ebSStephen M. Cameron 	void *buff, size_t size, u16 page_code, unsigned char *scsi3addr,
249edd16368SStephen M. Cameron 	int cmd_type);
2502c143342SRobert Elliott static void hpsa_free_cmd_pool(struct ctlr_info *h);
251b7bb24ebSStephen M. Cameron #define VPD_PAGE (1 << 8)
252b48d9804SDon Brace #define HPSA_SIMPLE_ERROR_BITS 0x03
253edd16368SStephen M. Cameron 
254f281233dSJeff Garzik static int hpsa_scsi_queue_command(struct Scsi_Host *h, struct scsi_cmnd *cmd);
255a08a8471SStephen M. Cameron static void hpsa_scan_start(struct Scsi_Host *);
256a08a8471SStephen M. Cameron static int hpsa_scan_finished(struct Scsi_Host *sh,
257a08a8471SStephen M. Cameron 	unsigned long elapsed_time);
2587c0a0229SDon Brace static int hpsa_change_queue_depth(struct scsi_device *sdev, int qdepth);
259edd16368SStephen M. Cameron 
260edd16368SStephen M. Cameron static int hpsa_eh_device_reset_handler(struct scsi_cmnd *scsicmd);
26175167d2cSStephen M. Cameron static int hpsa_eh_abort_handler(struct scsi_cmnd *scsicmd);
262edd16368SStephen M. Cameron static int hpsa_slave_alloc(struct scsi_device *sdev);
26341ce4c35SStephen Cameron static int hpsa_slave_configure(struct scsi_device *sdev);
264edd16368SStephen M. Cameron static void hpsa_slave_destroy(struct scsi_device *sdev);
265edd16368SStephen M. Cameron 
2668aa60681SDon Brace static void hpsa_update_scsi_devices(struct ctlr_info *h);
267edd16368SStephen M. Cameron static int check_for_unit_attention(struct ctlr_info *h,
268edd16368SStephen M. Cameron 	struct CommandList *c);
269edd16368SStephen M. Cameron static void check_ioctl_unit_attention(struct ctlr_info *h,
270edd16368SStephen M. Cameron 	struct CommandList *c);
271303932fdSDon Brace /* performant mode helper functions */
272303932fdSDon Brace static void calc_bucket_map(int *bucket, int num_buckets,
2732b08b3e9SDon Brace 	int nsgs, int min_blocks, u32 *bucket_map);
274105a3dbcSRobert Elliott static void hpsa_free_performant_mode(struct ctlr_info *h);
275105a3dbcSRobert Elliott static int hpsa_put_ctlr_into_performant_mode(struct ctlr_info *h);
276254f796bSMatt Gates static inline u32 next_command(struct ctlr_info *h, u8 q);
2776f039790SGreg Kroah-Hartman static int hpsa_find_cfg_addrs(struct pci_dev *pdev, void __iomem *vaddr,
2786f039790SGreg Kroah-Hartman 			       u32 *cfg_base_addr, u64 *cfg_base_addr_index,
2791df8552aSStephen M. Cameron 			       u64 *cfg_offset);
2806f039790SGreg Kroah-Hartman static int hpsa_pci_find_memory_BAR(struct pci_dev *pdev,
2811df8552aSStephen M. Cameron 				    unsigned long *memory_bar);
2826f039790SGreg Kroah-Hartman static int hpsa_lookup_board_id(struct pci_dev *pdev, u32 *board_id);
283bfd7546cSDon Brace static int wait_for_device_to_become_ready(struct ctlr_info *h,
284bfd7546cSDon Brace 					   unsigned char lunaddr[],
285bfd7546cSDon Brace 					   int reply_queue);
2866f039790SGreg Kroah-Hartman static int hpsa_wait_for_board_state(struct pci_dev *pdev, void __iomem *vaddr,
2876f039790SGreg Kroah-Hartman 				     int wait_for_ready);
28875167d2cSStephen M. Cameron static inline void finish_cmd(struct CommandList *c);
289c706a795SRobert Elliott static int hpsa_wait_for_mode_change_ack(struct ctlr_info *h);
290fe5389c8SStephen M. Cameron #define BOARD_NOT_READY 0
291fe5389c8SStephen M. Cameron #define BOARD_READY 1
29223100dd9SStephen M. Cameron static void hpsa_drain_accel_commands(struct ctlr_info *h);
29376438d08SStephen M. Cameron static void hpsa_flush_cache(struct ctlr_info *h);
294c349775eSScott Teel static int hpsa_scsi_ioaccel_queue_command(struct ctlr_info *h,
295c349775eSScott Teel 	struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len,
29603383736SDon Brace 	u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk);
297080ef1ccSDon Brace static void hpsa_command_resubmit_worker(struct work_struct *work);
29825163bd5SWebb Scales static u32 lockup_detected(struct ctlr_info *h);
29925163bd5SWebb Scales static int detect_controller_lockup(struct ctlr_info *h);
300c2adae44SScott Teel static void hpsa_disable_rld_caching(struct ctlr_info *h);
301d04e62b9SKevin Barnett static inline int hpsa_scsi_do_report_phys_luns(struct ctlr_info *h,
302d04e62b9SKevin Barnett 	struct ReportExtendedLUNdata *buf, int bufsize);
3038383278dSScott Teel static bool hpsa_vpd_page_supported(struct ctlr_info *h,
3048383278dSScott Teel 	unsigned char scsi3addr[], u8 page);
30534592254SScott Teel static int hpsa_luns_changed(struct ctlr_info *h);
306ba74fdc4SDon Brace static bool hpsa_cmd_dev_match(struct ctlr_info *h, struct CommandList *c,
307ba74fdc4SDon Brace 			       struct hpsa_scsi_dev_t *dev,
308ba74fdc4SDon Brace 			       unsigned char *scsi3addr);
309edd16368SStephen M. Cameron 
310edd16368SStephen M. Cameron static inline struct ctlr_info *sdev_to_hba(struct scsi_device *sdev)
311edd16368SStephen M. Cameron {
312edd16368SStephen M. Cameron 	unsigned long *priv = shost_priv(sdev->host);
313edd16368SStephen M. Cameron 	return (struct ctlr_info *) *priv;
314edd16368SStephen M. Cameron }
315edd16368SStephen M. Cameron 
316a23513e8SStephen M. Cameron static inline struct ctlr_info *shost_to_hba(struct Scsi_Host *sh)
317a23513e8SStephen M. Cameron {
318a23513e8SStephen M. Cameron 	unsigned long *priv = shost_priv(sh);
319a23513e8SStephen M. Cameron 	return (struct ctlr_info *) *priv;
320a23513e8SStephen M. Cameron }
321a23513e8SStephen M. Cameron 
322a58e7e53SWebb Scales static inline bool hpsa_is_cmd_idle(struct CommandList *c)
323a58e7e53SWebb Scales {
324a58e7e53SWebb Scales 	return c->scsi_cmd == SCSI_CMD_IDLE;
325a58e7e53SWebb Scales }
326a58e7e53SWebb Scales 
327d604f533SWebb Scales static inline bool hpsa_is_pending_event(struct CommandList *c)
328d604f533SWebb Scales {
329d604f533SWebb Scales 	return c->abort_pending || c->reset_pending;
330d604f533SWebb Scales }
331d604f533SWebb Scales 
3329437ac43SStephen Cameron /* extract sense key, asc, and ascq from sense data.  -1 means invalid. */
3339437ac43SStephen Cameron static void decode_sense_data(const u8 *sense_data, int sense_data_len,
3349437ac43SStephen Cameron 			u8 *sense_key, u8 *asc, u8 *ascq)
3359437ac43SStephen Cameron {
3369437ac43SStephen Cameron 	struct scsi_sense_hdr sshdr;
3379437ac43SStephen Cameron 	bool rc;
3389437ac43SStephen Cameron 
3399437ac43SStephen Cameron 	*sense_key = -1;
3409437ac43SStephen Cameron 	*asc = -1;
3419437ac43SStephen Cameron 	*ascq = -1;
3429437ac43SStephen Cameron 
3439437ac43SStephen Cameron 	if (sense_data_len < 1)
3449437ac43SStephen Cameron 		return;
3459437ac43SStephen Cameron 
3469437ac43SStephen Cameron 	rc = scsi_normalize_sense(sense_data, sense_data_len, &sshdr);
3479437ac43SStephen Cameron 	if (rc) {
3489437ac43SStephen Cameron 		*sense_key = sshdr.sense_key;
3499437ac43SStephen Cameron 		*asc = sshdr.asc;
3509437ac43SStephen Cameron 		*ascq = sshdr.ascq;
3519437ac43SStephen Cameron 	}
3529437ac43SStephen Cameron }
3539437ac43SStephen Cameron 
354edd16368SStephen M. Cameron static int check_for_unit_attention(struct ctlr_info *h,
355edd16368SStephen M. Cameron 	struct CommandList *c)
356edd16368SStephen M. Cameron {
3579437ac43SStephen Cameron 	u8 sense_key, asc, ascq;
3589437ac43SStephen Cameron 	int sense_len;
3599437ac43SStephen Cameron 
3609437ac43SStephen Cameron 	if (c->err_info->SenseLen > sizeof(c->err_info->SenseInfo))
3619437ac43SStephen Cameron 		sense_len = sizeof(c->err_info->SenseInfo);
3629437ac43SStephen Cameron 	else
3639437ac43SStephen Cameron 		sense_len = c->err_info->SenseLen;
3649437ac43SStephen Cameron 
3659437ac43SStephen Cameron 	decode_sense_data(c->err_info->SenseInfo, sense_len,
3669437ac43SStephen Cameron 				&sense_key, &asc, &ascq);
36781c27557SDon Brace 	if (sense_key != UNIT_ATTENTION || asc == 0xff)
368edd16368SStephen M. Cameron 		return 0;
369edd16368SStephen M. Cameron 
3709437ac43SStephen Cameron 	switch (asc) {
371edd16368SStephen M. Cameron 	case STATE_CHANGED:
3729437ac43SStephen Cameron 		dev_warn(&h->pdev->dev,
3732946e82bSRobert Elliott 			"%s: a state change detected, command retried\n",
3742946e82bSRobert Elliott 			h->devname);
375edd16368SStephen M. Cameron 		break;
376edd16368SStephen M. Cameron 	case LUN_FAILED:
3777f73695aSStephen M. Cameron 		dev_warn(&h->pdev->dev,
3782946e82bSRobert Elliott 			"%s: LUN failure detected\n", h->devname);
379edd16368SStephen M. Cameron 		break;
380edd16368SStephen M. Cameron 	case REPORT_LUNS_CHANGED:
3817f73695aSStephen M. Cameron 		dev_warn(&h->pdev->dev,
3822946e82bSRobert Elliott 			"%s: report LUN data changed\n", h->devname);
383edd16368SStephen M. Cameron 	/*
3844f4eb9f1SScott Teel 	 * Note: this REPORT_LUNS_CHANGED condition only occurs on the external
3854f4eb9f1SScott Teel 	 * target (array) devices.
386edd16368SStephen M. Cameron 	 */
387edd16368SStephen M. Cameron 		break;
388edd16368SStephen M. Cameron 	case POWER_OR_RESET:
3892946e82bSRobert Elliott 		dev_warn(&h->pdev->dev,
3902946e82bSRobert Elliott 			"%s: a power on or device reset detected\n",
3912946e82bSRobert Elliott 			h->devname);
392edd16368SStephen M. Cameron 		break;
393edd16368SStephen M. Cameron 	case UNIT_ATTENTION_CLEARED:
3942946e82bSRobert Elliott 		dev_warn(&h->pdev->dev,
3952946e82bSRobert Elliott 			"%s: unit attention cleared by another initiator\n",
3962946e82bSRobert Elliott 			h->devname);
397edd16368SStephen M. Cameron 		break;
398edd16368SStephen M. Cameron 	default:
3992946e82bSRobert Elliott 		dev_warn(&h->pdev->dev,
4002946e82bSRobert Elliott 			"%s: unknown unit attention detected\n",
4012946e82bSRobert Elliott 			h->devname);
402edd16368SStephen M. Cameron 		break;
403edd16368SStephen M. Cameron 	}
404edd16368SStephen M. Cameron 	return 1;
405edd16368SStephen M. Cameron }
406edd16368SStephen M. Cameron 
407852af20aSMatt Bondurant static int check_for_busy(struct ctlr_info *h, struct CommandList *c)
408852af20aSMatt Bondurant {
409852af20aSMatt Bondurant 	if (c->err_info->CommandStatus != CMD_TARGET_STATUS ||
410852af20aSMatt Bondurant 		(c->err_info->ScsiStatus != SAM_STAT_BUSY &&
411852af20aSMatt Bondurant 		 c->err_info->ScsiStatus != SAM_STAT_TASK_SET_FULL))
412852af20aSMatt Bondurant 		return 0;
413852af20aSMatt Bondurant 	dev_warn(&h->pdev->dev, HPSA "device busy");
414852af20aSMatt Bondurant 	return 1;
415852af20aSMatt Bondurant }
416852af20aSMatt Bondurant 
417e985c58fSStephen Cameron static u32 lockup_detected(struct ctlr_info *h);
418e985c58fSStephen Cameron static ssize_t host_show_lockup_detected(struct device *dev,
419e985c58fSStephen Cameron 		struct device_attribute *attr, char *buf)
420e985c58fSStephen Cameron {
421e985c58fSStephen Cameron 	int ld;
422e985c58fSStephen Cameron 	struct ctlr_info *h;
423e985c58fSStephen Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
424e985c58fSStephen Cameron 
425e985c58fSStephen Cameron 	h = shost_to_hba(shost);
426e985c58fSStephen Cameron 	ld = lockup_detected(h);
427e985c58fSStephen Cameron 
428e985c58fSStephen Cameron 	return sprintf(buf, "ld=%d\n", ld);
429e985c58fSStephen Cameron }
430e985c58fSStephen Cameron 
431da0697bdSScott Teel static ssize_t host_store_hp_ssd_smart_path_status(struct device *dev,
432da0697bdSScott Teel 					 struct device_attribute *attr,
433da0697bdSScott Teel 					 const char *buf, size_t count)
434da0697bdSScott Teel {
435da0697bdSScott Teel 	int status, len;
436da0697bdSScott Teel 	struct ctlr_info *h;
437da0697bdSScott Teel 	struct Scsi_Host *shost = class_to_shost(dev);
438da0697bdSScott Teel 	char tmpbuf[10];
439da0697bdSScott Teel 
440da0697bdSScott Teel 	if (!capable(CAP_SYS_ADMIN) || !capable(CAP_SYS_RAWIO))
441da0697bdSScott Teel 		return -EACCES;
442da0697bdSScott Teel 	len = count > sizeof(tmpbuf) - 1 ? sizeof(tmpbuf) - 1 : count;
443da0697bdSScott Teel 	strncpy(tmpbuf, buf, len);
444da0697bdSScott Teel 	tmpbuf[len] = '\0';
445da0697bdSScott Teel 	if (sscanf(tmpbuf, "%d", &status) != 1)
446da0697bdSScott Teel 		return -EINVAL;
447da0697bdSScott Teel 	h = shost_to_hba(shost);
448da0697bdSScott Teel 	h->acciopath_status = !!status;
449da0697bdSScott Teel 	dev_warn(&h->pdev->dev,
450da0697bdSScott Teel 		"hpsa: HP SSD Smart Path %s via sysfs update.\n",
451da0697bdSScott Teel 		h->acciopath_status ? "enabled" : "disabled");
452da0697bdSScott Teel 	return count;
453da0697bdSScott Teel }
454da0697bdSScott Teel 
4552ba8bfc8SStephen M. Cameron static ssize_t host_store_raid_offload_debug(struct device *dev,
4562ba8bfc8SStephen M. Cameron 					 struct device_attribute *attr,
4572ba8bfc8SStephen M. Cameron 					 const char *buf, size_t count)
4582ba8bfc8SStephen M. Cameron {
4592ba8bfc8SStephen M. Cameron 	int debug_level, len;
4602ba8bfc8SStephen M. Cameron 	struct ctlr_info *h;
4612ba8bfc8SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
4622ba8bfc8SStephen M. Cameron 	char tmpbuf[10];
4632ba8bfc8SStephen M. Cameron 
4642ba8bfc8SStephen M. Cameron 	if (!capable(CAP_SYS_ADMIN) || !capable(CAP_SYS_RAWIO))
4652ba8bfc8SStephen M. Cameron 		return -EACCES;
4662ba8bfc8SStephen M. Cameron 	len = count > sizeof(tmpbuf) - 1 ? sizeof(tmpbuf) - 1 : count;
4672ba8bfc8SStephen M. Cameron 	strncpy(tmpbuf, buf, len);
4682ba8bfc8SStephen M. Cameron 	tmpbuf[len] = '\0';
4692ba8bfc8SStephen M. Cameron 	if (sscanf(tmpbuf, "%d", &debug_level) != 1)
4702ba8bfc8SStephen M. Cameron 		return -EINVAL;
4712ba8bfc8SStephen M. Cameron 	if (debug_level < 0)
4722ba8bfc8SStephen M. Cameron 		debug_level = 0;
4732ba8bfc8SStephen M. Cameron 	h = shost_to_hba(shost);
4742ba8bfc8SStephen M. Cameron 	h->raid_offload_debug = debug_level;
4752ba8bfc8SStephen M. Cameron 	dev_warn(&h->pdev->dev, "hpsa: Set raid_offload_debug level = %d\n",
4762ba8bfc8SStephen M. Cameron 		h->raid_offload_debug);
4772ba8bfc8SStephen M. Cameron 	return count;
4782ba8bfc8SStephen M. Cameron }
4792ba8bfc8SStephen M. Cameron 
480edd16368SStephen M. Cameron static ssize_t host_store_rescan(struct device *dev,
481edd16368SStephen M. Cameron 				 struct device_attribute *attr,
482edd16368SStephen M. Cameron 				 const char *buf, size_t count)
483edd16368SStephen M. Cameron {
484edd16368SStephen M. Cameron 	struct ctlr_info *h;
485edd16368SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
486a23513e8SStephen M. Cameron 	h = shost_to_hba(shost);
48731468401SMike Miller 	hpsa_scan_start(h->scsi_host);
488edd16368SStephen M. Cameron 	return count;
489edd16368SStephen M. Cameron }
490edd16368SStephen M. Cameron 
491d28ce020SStephen M. Cameron static ssize_t host_show_firmware_revision(struct device *dev,
492d28ce020SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
493d28ce020SStephen M. Cameron {
494d28ce020SStephen M. Cameron 	struct ctlr_info *h;
495d28ce020SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
496d28ce020SStephen M. Cameron 	unsigned char *fwrev;
497d28ce020SStephen M. Cameron 
498d28ce020SStephen M. Cameron 	h = shost_to_hba(shost);
499d28ce020SStephen M. Cameron 	if (!h->hba_inquiry_data)
500d28ce020SStephen M. Cameron 		return 0;
501d28ce020SStephen M. Cameron 	fwrev = &h->hba_inquiry_data[32];
502d28ce020SStephen M. Cameron 	return snprintf(buf, 20, "%c%c%c%c\n",
503d28ce020SStephen M. Cameron 		fwrev[0], fwrev[1], fwrev[2], fwrev[3]);
504d28ce020SStephen M. Cameron }
505d28ce020SStephen M. Cameron 
50694a13649SStephen M. Cameron static ssize_t host_show_commands_outstanding(struct device *dev,
50794a13649SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
50894a13649SStephen M. Cameron {
50994a13649SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
51094a13649SStephen M. Cameron 	struct ctlr_info *h = shost_to_hba(shost);
51194a13649SStephen M. Cameron 
5120cbf768eSStephen M. Cameron 	return snprintf(buf, 20, "%d\n",
5130cbf768eSStephen M. Cameron 			atomic_read(&h->commands_outstanding));
51494a13649SStephen M. Cameron }
51594a13649SStephen M. Cameron 
516745a7a25SStephen M. Cameron static ssize_t host_show_transport_mode(struct device *dev,
517745a7a25SStephen M. Cameron 	struct device_attribute *attr, char *buf)
518745a7a25SStephen M. Cameron {
519745a7a25SStephen M. Cameron 	struct ctlr_info *h;
520745a7a25SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
521745a7a25SStephen M. Cameron 
522745a7a25SStephen M. Cameron 	h = shost_to_hba(shost);
523745a7a25SStephen M. Cameron 	return snprintf(buf, 20, "%s\n",
524960a30e7SStephen M. Cameron 		h->transMethod & CFGTBL_Trans_Performant ?
525745a7a25SStephen M. Cameron 			"performant" : "simple");
526745a7a25SStephen M. Cameron }
527745a7a25SStephen M. Cameron 
528da0697bdSScott Teel static ssize_t host_show_hp_ssd_smart_path_status(struct device *dev,
529da0697bdSScott Teel 	struct device_attribute *attr, char *buf)
530da0697bdSScott Teel {
531da0697bdSScott Teel 	struct ctlr_info *h;
532da0697bdSScott Teel 	struct Scsi_Host *shost = class_to_shost(dev);
533da0697bdSScott Teel 
534da0697bdSScott Teel 	h = shost_to_hba(shost);
535da0697bdSScott Teel 	return snprintf(buf, 30, "HP SSD Smart Path %s\n",
536da0697bdSScott Teel 		(h->acciopath_status == 1) ?  "enabled" : "disabled");
537da0697bdSScott Teel }
538da0697bdSScott Teel 
53946380786SStephen M. Cameron /* List of controllers which cannot be hard reset on kexec with reset_devices */
540941b1cdaSStephen M. Cameron static u32 unresettable_controller[] = {
541941b1cdaSStephen M. Cameron 	0x324a103C, /* Smart Array P712m */
542941b1cdaSStephen M. Cameron 	0x324b103C, /* Smart Array P711m */
543941b1cdaSStephen M. Cameron 	0x3223103C, /* Smart Array P800 */
544941b1cdaSStephen M. Cameron 	0x3234103C, /* Smart Array P400 */
545941b1cdaSStephen M. Cameron 	0x3235103C, /* Smart Array P400i */
546941b1cdaSStephen M. Cameron 	0x3211103C, /* Smart Array E200i */
547941b1cdaSStephen M. Cameron 	0x3212103C, /* Smart Array E200 */
548941b1cdaSStephen M. Cameron 	0x3213103C, /* Smart Array E200i */
549941b1cdaSStephen M. Cameron 	0x3214103C, /* Smart Array E200i */
550941b1cdaSStephen M. Cameron 	0x3215103C, /* Smart Array E200i */
551941b1cdaSStephen M. Cameron 	0x3237103C, /* Smart Array E500 */
552941b1cdaSStephen M. Cameron 	0x323D103C, /* Smart Array P700m */
5537af0abbcSTomas Henzl 	0x40800E11, /* Smart Array 5i */
554941b1cdaSStephen M. Cameron 	0x409C0E11, /* Smart Array 6400 */
555941b1cdaSStephen M. Cameron 	0x409D0E11, /* Smart Array 6400 EM */
5565a4f934eSTomas Henzl 	0x40700E11, /* Smart Array 5300 */
5575a4f934eSTomas Henzl 	0x40820E11, /* Smart Array 532 */
5585a4f934eSTomas Henzl 	0x40830E11, /* Smart Array 5312 */
5595a4f934eSTomas Henzl 	0x409A0E11, /* Smart Array 641 */
5605a4f934eSTomas Henzl 	0x409B0E11, /* Smart Array 642 */
5615a4f934eSTomas Henzl 	0x40910E11, /* Smart Array 6i */
562941b1cdaSStephen M. Cameron };
563941b1cdaSStephen M. Cameron 
56446380786SStephen M. Cameron /* List of controllers which cannot even be soft reset */
56546380786SStephen M. Cameron static u32 soft_unresettable_controller[] = {
5667af0abbcSTomas Henzl 	0x40800E11, /* Smart Array 5i */
5675a4f934eSTomas Henzl 	0x40700E11, /* Smart Array 5300 */
5685a4f934eSTomas Henzl 	0x40820E11, /* Smart Array 532 */
5695a4f934eSTomas Henzl 	0x40830E11, /* Smart Array 5312 */
5705a4f934eSTomas Henzl 	0x409A0E11, /* Smart Array 641 */
5715a4f934eSTomas Henzl 	0x409B0E11, /* Smart Array 642 */
5725a4f934eSTomas Henzl 	0x40910E11, /* Smart Array 6i */
57346380786SStephen M. Cameron 	/* Exclude 640x boards.  These are two pci devices in one slot
57446380786SStephen M. Cameron 	 * which share a battery backed cache module.  One controls the
57546380786SStephen M. Cameron 	 * cache, the other accesses the cache through the one that controls
57646380786SStephen M. Cameron 	 * it.  If we reset the one controlling the cache, the other will
57746380786SStephen M. Cameron 	 * likely not be happy.  Just forbid resetting this conjoined mess.
57846380786SStephen M. Cameron 	 * The 640x isn't really supported by hpsa anyway.
57946380786SStephen M. Cameron 	 */
58046380786SStephen M. Cameron 	0x409C0E11, /* Smart Array 6400 */
58146380786SStephen M. Cameron 	0x409D0E11, /* Smart Array 6400 EM */
58246380786SStephen M. Cameron };
58346380786SStephen M. Cameron 
5849b5c48c2SStephen Cameron static u32 needs_abort_tags_swizzled[] = {
5859b5c48c2SStephen Cameron 	0x323D103C, /* Smart Array P700m */
5869b5c48c2SStephen Cameron 	0x324a103C, /* Smart Array P712m */
5879b5c48c2SStephen Cameron 	0x324b103C, /* SmartArray P711m */
5889b5c48c2SStephen Cameron };
5899b5c48c2SStephen Cameron 
5909b5c48c2SStephen Cameron static int board_id_in_array(u32 a[], int nelems, u32 board_id)
591941b1cdaSStephen M. Cameron {
592941b1cdaSStephen M. Cameron 	int i;
593941b1cdaSStephen M. Cameron 
5949b5c48c2SStephen Cameron 	for (i = 0; i < nelems; i++)
5959b5c48c2SStephen Cameron 		if (a[i] == board_id)
596941b1cdaSStephen M. Cameron 			return 1;
5979b5c48c2SStephen Cameron 	return 0;
5989b5c48c2SStephen Cameron }
5999b5c48c2SStephen Cameron 
6009b5c48c2SStephen Cameron static int ctlr_is_hard_resettable(u32 board_id)
6019b5c48c2SStephen Cameron {
6029b5c48c2SStephen Cameron 	return !board_id_in_array(unresettable_controller,
6039b5c48c2SStephen Cameron 			ARRAY_SIZE(unresettable_controller), board_id);
604941b1cdaSStephen M. Cameron }
605941b1cdaSStephen M. Cameron 
60646380786SStephen M. Cameron static int ctlr_is_soft_resettable(u32 board_id)
60746380786SStephen M. Cameron {
6089b5c48c2SStephen Cameron 	return !board_id_in_array(soft_unresettable_controller,
6099b5c48c2SStephen Cameron 			ARRAY_SIZE(soft_unresettable_controller), board_id);
61046380786SStephen M. Cameron }
61146380786SStephen M. Cameron 
61246380786SStephen M. Cameron static int ctlr_is_resettable(u32 board_id)
61346380786SStephen M. Cameron {
61446380786SStephen M. Cameron 	return ctlr_is_hard_resettable(board_id) ||
61546380786SStephen M. Cameron 		ctlr_is_soft_resettable(board_id);
61646380786SStephen M. Cameron }
61746380786SStephen M. Cameron 
6189b5c48c2SStephen Cameron static int ctlr_needs_abort_tags_swizzled(u32 board_id)
6199b5c48c2SStephen Cameron {
6209b5c48c2SStephen Cameron 	return board_id_in_array(needs_abort_tags_swizzled,
6219b5c48c2SStephen Cameron 			ARRAY_SIZE(needs_abort_tags_swizzled), board_id);
6229b5c48c2SStephen Cameron }
6239b5c48c2SStephen Cameron 
624941b1cdaSStephen M. Cameron static ssize_t host_show_resettable(struct device *dev,
625941b1cdaSStephen M. Cameron 	struct device_attribute *attr, char *buf)
626941b1cdaSStephen M. Cameron {
627941b1cdaSStephen M. Cameron 	struct ctlr_info *h;
628941b1cdaSStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
629941b1cdaSStephen M. Cameron 
630941b1cdaSStephen M. Cameron 	h = shost_to_hba(shost);
63146380786SStephen M. Cameron 	return snprintf(buf, 20, "%d\n", ctlr_is_resettable(h->board_id));
632941b1cdaSStephen M. Cameron }
633941b1cdaSStephen M. Cameron 
634edd16368SStephen M. Cameron static inline int is_logical_dev_addr_mode(unsigned char scsi3addr[])
635edd16368SStephen M. Cameron {
636edd16368SStephen M. Cameron 	return (scsi3addr[3] & 0xC0) == 0x40;
637edd16368SStephen M. Cameron }
638edd16368SStephen M. Cameron 
639f2ef0ce7SRobert Elliott static const char * const raid_label[] = { "0", "4", "1(+0)", "5", "5+1", "6",
6407c59a0d4SDon Brace 	"1(+0)ADM", "UNKNOWN", "PHYS DRV"
641edd16368SStephen M. Cameron };
6426b80b18fSScott Teel #define HPSA_RAID_0	0
6436b80b18fSScott Teel #define HPSA_RAID_4	1
6446b80b18fSScott Teel #define HPSA_RAID_1	2	/* also used for RAID 10 */
6456b80b18fSScott Teel #define HPSA_RAID_5	3	/* also used for RAID 50 */
6466b80b18fSScott Teel #define HPSA_RAID_51	4
6476b80b18fSScott Teel #define HPSA_RAID_6	5	/* also used for RAID 60 */
6486b80b18fSScott Teel #define HPSA_RAID_ADM	6	/* also used for RAID 1+0 ADM */
6497c59a0d4SDon Brace #define RAID_UNKNOWN (ARRAY_SIZE(raid_label) - 2)
6507c59a0d4SDon Brace #define PHYSICAL_DRIVE (ARRAY_SIZE(raid_label) - 1)
651edd16368SStephen M. Cameron 
652f3f01730SKevin Barnett static inline bool is_logical_device(struct hpsa_scsi_dev_t *device)
653f3f01730SKevin Barnett {
654f3f01730SKevin Barnett 	return !device->physical_device;
655f3f01730SKevin Barnett }
656edd16368SStephen M. Cameron 
657edd16368SStephen M. Cameron static ssize_t raid_level_show(struct device *dev,
658edd16368SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
659edd16368SStephen M. Cameron {
660edd16368SStephen M. Cameron 	ssize_t l = 0;
66182a72c0aSStephen M. Cameron 	unsigned char rlevel;
662edd16368SStephen M. Cameron 	struct ctlr_info *h;
663edd16368SStephen M. Cameron 	struct scsi_device *sdev;
664edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *hdev;
665edd16368SStephen M. Cameron 	unsigned long flags;
666edd16368SStephen M. Cameron 
667edd16368SStephen M. Cameron 	sdev = to_scsi_device(dev);
668edd16368SStephen M. Cameron 	h = sdev_to_hba(sdev);
669edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
670edd16368SStephen M. Cameron 	hdev = sdev->hostdata;
671edd16368SStephen M. Cameron 	if (!hdev) {
672edd16368SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
673edd16368SStephen M. Cameron 		return -ENODEV;
674edd16368SStephen M. Cameron 	}
675edd16368SStephen M. Cameron 
676edd16368SStephen M. Cameron 	/* Is this even a logical drive? */
677f3f01730SKevin Barnett 	if (!is_logical_device(hdev)) {
678edd16368SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
679edd16368SStephen M. Cameron 		l = snprintf(buf, PAGE_SIZE, "N/A\n");
680edd16368SStephen M. Cameron 		return l;
681edd16368SStephen M. Cameron 	}
682edd16368SStephen M. Cameron 
683edd16368SStephen M. Cameron 	rlevel = hdev->raid_level;
684edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
68582a72c0aSStephen M. Cameron 	if (rlevel > RAID_UNKNOWN)
686edd16368SStephen M. Cameron 		rlevel = RAID_UNKNOWN;
687edd16368SStephen M. Cameron 	l = snprintf(buf, PAGE_SIZE, "RAID %s\n", raid_label[rlevel]);
688edd16368SStephen M. Cameron 	return l;
689edd16368SStephen M. Cameron }
690edd16368SStephen M. Cameron 
691edd16368SStephen M. Cameron static ssize_t lunid_show(struct device *dev,
692edd16368SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
693edd16368SStephen M. Cameron {
694edd16368SStephen M. Cameron 	struct ctlr_info *h;
695edd16368SStephen M. Cameron 	struct scsi_device *sdev;
696edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *hdev;
697edd16368SStephen M. Cameron 	unsigned long flags;
698edd16368SStephen M. Cameron 	unsigned char lunid[8];
699edd16368SStephen M. Cameron 
700edd16368SStephen M. Cameron 	sdev = to_scsi_device(dev);
701edd16368SStephen M. Cameron 	h = sdev_to_hba(sdev);
702edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
703edd16368SStephen M. Cameron 	hdev = sdev->hostdata;
704edd16368SStephen M. Cameron 	if (!hdev) {
705edd16368SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
706edd16368SStephen M. Cameron 		return -ENODEV;
707edd16368SStephen M. Cameron 	}
708edd16368SStephen M. Cameron 	memcpy(lunid, hdev->scsi3addr, sizeof(lunid));
709edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
710609a70dfSRasmus Villemoes 	return snprintf(buf, 20, "0x%8phN\n", lunid);
711edd16368SStephen M. Cameron }
712edd16368SStephen M. Cameron 
713edd16368SStephen M. Cameron static ssize_t unique_id_show(struct device *dev,
714edd16368SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
715edd16368SStephen M. Cameron {
716edd16368SStephen M. Cameron 	struct ctlr_info *h;
717edd16368SStephen M. Cameron 	struct scsi_device *sdev;
718edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *hdev;
719edd16368SStephen M. Cameron 	unsigned long flags;
720edd16368SStephen M. Cameron 	unsigned char sn[16];
721edd16368SStephen M. Cameron 
722edd16368SStephen M. Cameron 	sdev = to_scsi_device(dev);
723edd16368SStephen M. Cameron 	h = sdev_to_hba(sdev);
724edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
725edd16368SStephen M. Cameron 	hdev = sdev->hostdata;
726edd16368SStephen M. Cameron 	if (!hdev) {
727edd16368SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
728edd16368SStephen M. Cameron 		return -ENODEV;
729edd16368SStephen M. Cameron 	}
730edd16368SStephen M. Cameron 	memcpy(sn, hdev->device_id, sizeof(sn));
731edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
732edd16368SStephen M. Cameron 	return snprintf(buf, 16 * 2 + 2,
733edd16368SStephen M. Cameron 			"%02X%02X%02X%02X%02X%02X%02X%02X"
734edd16368SStephen M. Cameron 			"%02X%02X%02X%02X%02X%02X%02X%02X\n",
735edd16368SStephen M. Cameron 			sn[0], sn[1], sn[2], sn[3],
736edd16368SStephen M. Cameron 			sn[4], sn[5], sn[6], sn[7],
737edd16368SStephen M. Cameron 			sn[8], sn[9], sn[10], sn[11],
738edd16368SStephen M. Cameron 			sn[12], sn[13], sn[14], sn[15]);
739edd16368SStephen M. Cameron }
740edd16368SStephen M. Cameron 
741ded1be4aSJoseph T Handzik static ssize_t sas_address_show(struct device *dev,
742ded1be4aSJoseph T Handzik 	      struct device_attribute *attr, char *buf)
743ded1be4aSJoseph T Handzik {
744ded1be4aSJoseph T Handzik 	struct ctlr_info *h;
745ded1be4aSJoseph T Handzik 	struct scsi_device *sdev;
746ded1be4aSJoseph T Handzik 	struct hpsa_scsi_dev_t *hdev;
747ded1be4aSJoseph T Handzik 	unsigned long flags;
748ded1be4aSJoseph T Handzik 	u64 sas_address;
749ded1be4aSJoseph T Handzik 
750ded1be4aSJoseph T Handzik 	sdev = to_scsi_device(dev);
751ded1be4aSJoseph T Handzik 	h = sdev_to_hba(sdev);
752ded1be4aSJoseph T Handzik 	spin_lock_irqsave(&h->lock, flags);
753ded1be4aSJoseph T Handzik 	hdev = sdev->hostdata;
754ded1be4aSJoseph T Handzik 	if (!hdev || is_logical_device(hdev) || !hdev->expose_device) {
755ded1be4aSJoseph T Handzik 		spin_unlock_irqrestore(&h->lock, flags);
756ded1be4aSJoseph T Handzik 		return -ENODEV;
757ded1be4aSJoseph T Handzik 	}
758ded1be4aSJoseph T Handzik 	sas_address = hdev->sas_address;
759ded1be4aSJoseph T Handzik 	spin_unlock_irqrestore(&h->lock, flags);
760ded1be4aSJoseph T Handzik 
761ded1be4aSJoseph T Handzik 	return snprintf(buf, PAGE_SIZE, "0x%016llx\n", sas_address);
762ded1be4aSJoseph T Handzik }
763ded1be4aSJoseph T Handzik 
764c1988684SScott Teel static ssize_t host_show_hp_ssd_smart_path_enabled(struct device *dev,
765c1988684SScott Teel 	     struct device_attribute *attr, char *buf)
766c1988684SScott Teel {
767c1988684SScott Teel 	struct ctlr_info *h;
768c1988684SScott Teel 	struct scsi_device *sdev;
769c1988684SScott Teel 	struct hpsa_scsi_dev_t *hdev;
770c1988684SScott Teel 	unsigned long flags;
771c1988684SScott Teel 	int offload_enabled;
772c1988684SScott Teel 
773c1988684SScott Teel 	sdev = to_scsi_device(dev);
774c1988684SScott Teel 	h = sdev_to_hba(sdev);
775c1988684SScott Teel 	spin_lock_irqsave(&h->lock, flags);
776c1988684SScott Teel 	hdev = sdev->hostdata;
777c1988684SScott Teel 	if (!hdev) {
778c1988684SScott Teel 		spin_unlock_irqrestore(&h->lock, flags);
779c1988684SScott Teel 		return -ENODEV;
780c1988684SScott Teel 	}
781c1988684SScott Teel 	offload_enabled = hdev->offload_enabled;
782c1988684SScott Teel 	spin_unlock_irqrestore(&h->lock, flags);
783c1988684SScott Teel 	return snprintf(buf, 20, "%d\n", offload_enabled);
784c1988684SScott Teel }
785c1988684SScott Teel 
7868270b862SJoe Handzik #define MAX_PATHS 8
7878270b862SJoe Handzik static ssize_t path_info_show(struct device *dev,
7888270b862SJoe Handzik 	     struct device_attribute *attr, char *buf)
7898270b862SJoe Handzik {
7908270b862SJoe Handzik 	struct ctlr_info *h;
7918270b862SJoe Handzik 	struct scsi_device *sdev;
7928270b862SJoe Handzik 	struct hpsa_scsi_dev_t *hdev;
7938270b862SJoe Handzik 	unsigned long flags;
7948270b862SJoe Handzik 	int i;
7958270b862SJoe Handzik 	int output_len = 0;
7968270b862SJoe Handzik 	u8 box;
7978270b862SJoe Handzik 	u8 bay;
7988270b862SJoe Handzik 	u8 path_map_index = 0;
7998270b862SJoe Handzik 	char *active;
8008270b862SJoe Handzik 	unsigned char phys_connector[2];
8018270b862SJoe Handzik 
8028270b862SJoe Handzik 	sdev = to_scsi_device(dev);
8038270b862SJoe Handzik 	h = sdev_to_hba(sdev);
8048270b862SJoe Handzik 	spin_lock_irqsave(&h->devlock, flags);
8058270b862SJoe Handzik 	hdev = sdev->hostdata;
8068270b862SJoe Handzik 	if (!hdev) {
8078270b862SJoe Handzik 		spin_unlock_irqrestore(&h->devlock, flags);
8088270b862SJoe Handzik 		return -ENODEV;
8098270b862SJoe Handzik 	}
8108270b862SJoe Handzik 
8118270b862SJoe Handzik 	bay = hdev->bay;
8128270b862SJoe Handzik 	for (i = 0; i < MAX_PATHS; i++) {
8138270b862SJoe Handzik 		path_map_index = 1<<i;
8148270b862SJoe Handzik 		if (i == hdev->active_path_index)
8158270b862SJoe Handzik 			active = "Active";
8168270b862SJoe Handzik 		else if (hdev->path_map & path_map_index)
8178270b862SJoe Handzik 			active = "Inactive";
8188270b862SJoe Handzik 		else
8198270b862SJoe Handzik 			continue;
8208270b862SJoe Handzik 
8211faf072cSRasmus Villemoes 		output_len += scnprintf(buf + output_len,
8221faf072cSRasmus Villemoes 				PAGE_SIZE - output_len,
8231faf072cSRasmus Villemoes 				"[%d:%d:%d:%d] %20.20s ",
8248270b862SJoe Handzik 				h->scsi_host->host_no,
8258270b862SJoe Handzik 				hdev->bus, hdev->target, hdev->lun,
8268270b862SJoe Handzik 				scsi_device_type(hdev->devtype));
8278270b862SJoe Handzik 
828cca8f13bSDon Brace 		if (hdev->devtype == TYPE_RAID || is_logical_device(hdev)) {
8292708f295SDon Brace 			output_len += scnprintf(buf + output_len,
8301faf072cSRasmus Villemoes 						PAGE_SIZE - output_len,
8311faf072cSRasmus Villemoes 						"%s\n", active);
8328270b862SJoe Handzik 			continue;
8338270b862SJoe Handzik 		}
8348270b862SJoe Handzik 
8358270b862SJoe Handzik 		box = hdev->box[i];
8368270b862SJoe Handzik 		memcpy(&phys_connector, &hdev->phys_connector[i],
8378270b862SJoe Handzik 			sizeof(phys_connector));
8388270b862SJoe Handzik 		if (phys_connector[0] < '0')
8398270b862SJoe Handzik 			phys_connector[0] = '0';
8408270b862SJoe Handzik 		if (phys_connector[1] < '0')
8418270b862SJoe Handzik 			phys_connector[1] = '0';
8422708f295SDon Brace 		output_len += scnprintf(buf + output_len,
8431faf072cSRasmus Villemoes 				PAGE_SIZE - output_len,
8448270b862SJoe Handzik 				"PORT: %.2s ",
8458270b862SJoe Handzik 				phys_connector);
846af15ed36SDon Brace 		if ((hdev->devtype == TYPE_DISK || hdev->devtype == TYPE_ZBC) &&
847af15ed36SDon Brace 			hdev->expose_device) {
8488270b862SJoe Handzik 			if (box == 0 || box == 0xFF) {
8492708f295SDon Brace 				output_len += scnprintf(buf + output_len,
8501faf072cSRasmus Villemoes 					PAGE_SIZE - output_len,
8518270b862SJoe Handzik 					"BAY: %hhu %s\n",
8528270b862SJoe Handzik 					bay, active);
8538270b862SJoe Handzik 			} else {
8542708f295SDon Brace 				output_len += scnprintf(buf + output_len,
8551faf072cSRasmus Villemoes 					PAGE_SIZE - output_len,
8568270b862SJoe Handzik 					"BOX: %hhu BAY: %hhu %s\n",
8578270b862SJoe Handzik 					box, bay, active);
8588270b862SJoe Handzik 			}
8598270b862SJoe Handzik 		} else if (box != 0 && box != 0xFF) {
8602708f295SDon Brace 			output_len += scnprintf(buf + output_len,
8611faf072cSRasmus Villemoes 				PAGE_SIZE - output_len, "BOX: %hhu %s\n",
8628270b862SJoe Handzik 				box, active);
8638270b862SJoe Handzik 		} else
8642708f295SDon Brace 			output_len += scnprintf(buf + output_len,
8651faf072cSRasmus Villemoes 				PAGE_SIZE - output_len, "%s\n", active);
8668270b862SJoe Handzik 	}
8678270b862SJoe Handzik 
8688270b862SJoe Handzik 	spin_unlock_irqrestore(&h->devlock, flags);
8691faf072cSRasmus Villemoes 	return output_len;
8708270b862SJoe Handzik }
8718270b862SJoe Handzik 
87216961204SHannes Reinecke static ssize_t host_show_ctlr_num(struct device *dev,
87316961204SHannes Reinecke 	struct device_attribute *attr, char *buf)
87416961204SHannes Reinecke {
87516961204SHannes Reinecke 	struct ctlr_info *h;
87616961204SHannes Reinecke 	struct Scsi_Host *shost = class_to_shost(dev);
87716961204SHannes Reinecke 
87816961204SHannes Reinecke 	h = shost_to_hba(shost);
87916961204SHannes Reinecke 	return snprintf(buf, 20, "%d\n", h->ctlr);
88016961204SHannes Reinecke }
88116961204SHannes Reinecke 
8823f5eac3aSStephen M. Cameron static DEVICE_ATTR(raid_level, S_IRUGO, raid_level_show, NULL);
8833f5eac3aSStephen M. Cameron static DEVICE_ATTR(lunid, S_IRUGO, lunid_show, NULL);
8843f5eac3aSStephen M. Cameron static DEVICE_ATTR(unique_id, S_IRUGO, unique_id_show, NULL);
8853f5eac3aSStephen M. Cameron static DEVICE_ATTR(rescan, S_IWUSR, NULL, host_store_rescan);
886ded1be4aSJoseph T Handzik static DEVICE_ATTR(sas_address, S_IRUGO, sas_address_show, NULL);
887c1988684SScott Teel static DEVICE_ATTR(hp_ssd_smart_path_enabled, S_IRUGO,
888c1988684SScott Teel 			host_show_hp_ssd_smart_path_enabled, NULL);
8898270b862SJoe Handzik static DEVICE_ATTR(path_info, S_IRUGO, path_info_show, NULL);
890da0697bdSScott Teel static DEVICE_ATTR(hp_ssd_smart_path_status, S_IWUSR|S_IRUGO|S_IROTH,
891da0697bdSScott Teel 		host_show_hp_ssd_smart_path_status,
892da0697bdSScott Teel 		host_store_hp_ssd_smart_path_status);
8932ba8bfc8SStephen M. Cameron static DEVICE_ATTR(raid_offload_debug, S_IWUSR, NULL,
8942ba8bfc8SStephen M. Cameron 			host_store_raid_offload_debug);
8953f5eac3aSStephen M. Cameron static DEVICE_ATTR(firmware_revision, S_IRUGO,
8963f5eac3aSStephen M. Cameron 	host_show_firmware_revision, NULL);
8973f5eac3aSStephen M. Cameron static DEVICE_ATTR(commands_outstanding, S_IRUGO,
8983f5eac3aSStephen M. Cameron 	host_show_commands_outstanding, NULL);
8993f5eac3aSStephen M. Cameron static DEVICE_ATTR(transport_mode, S_IRUGO,
9003f5eac3aSStephen M. Cameron 	host_show_transport_mode, NULL);
901941b1cdaSStephen M. Cameron static DEVICE_ATTR(resettable, S_IRUGO,
902941b1cdaSStephen M. Cameron 	host_show_resettable, NULL);
903e985c58fSStephen Cameron static DEVICE_ATTR(lockup_detected, S_IRUGO,
904e985c58fSStephen Cameron 	host_show_lockup_detected, NULL);
90516961204SHannes Reinecke static DEVICE_ATTR(ctlr_num, S_IRUGO,
90616961204SHannes Reinecke 	host_show_ctlr_num, NULL);
9073f5eac3aSStephen M. Cameron 
9083f5eac3aSStephen M. Cameron static struct device_attribute *hpsa_sdev_attrs[] = {
9093f5eac3aSStephen M. Cameron 	&dev_attr_raid_level,
9103f5eac3aSStephen M. Cameron 	&dev_attr_lunid,
9113f5eac3aSStephen M. Cameron 	&dev_attr_unique_id,
912c1988684SScott Teel 	&dev_attr_hp_ssd_smart_path_enabled,
9138270b862SJoe Handzik 	&dev_attr_path_info,
914ded1be4aSJoseph T Handzik 	&dev_attr_sas_address,
9153f5eac3aSStephen M. Cameron 	NULL,
9163f5eac3aSStephen M. Cameron };
9173f5eac3aSStephen M. Cameron 
9183f5eac3aSStephen M. Cameron static struct device_attribute *hpsa_shost_attrs[] = {
9193f5eac3aSStephen M. Cameron 	&dev_attr_rescan,
9203f5eac3aSStephen M. Cameron 	&dev_attr_firmware_revision,
9213f5eac3aSStephen M. Cameron 	&dev_attr_commands_outstanding,
9223f5eac3aSStephen M. Cameron 	&dev_attr_transport_mode,
923941b1cdaSStephen M. Cameron 	&dev_attr_resettable,
924da0697bdSScott Teel 	&dev_attr_hp_ssd_smart_path_status,
9252ba8bfc8SStephen M. Cameron 	&dev_attr_raid_offload_debug,
926fb53c439STomas Henzl 	&dev_attr_lockup_detected,
92716961204SHannes Reinecke 	&dev_attr_ctlr_num,
9283f5eac3aSStephen M. Cameron 	NULL,
9293f5eac3aSStephen M. Cameron };
9303f5eac3aSStephen M. Cameron 
93141ce4c35SStephen Cameron #define HPSA_NRESERVED_CMDS	(HPSA_CMDS_RESERVED_FOR_ABORTS + \
93241ce4c35SStephen Cameron 		HPSA_CMDS_RESERVED_FOR_DRIVER + HPSA_MAX_CONCURRENT_PASSTHRUS)
93341ce4c35SStephen Cameron 
9343f5eac3aSStephen M. Cameron static struct scsi_host_template hpsa_driver_template = {
9353f5eac3aSStephen M. Cameron 	.module			= THIS_MODULE,
936f79cfec6SStephen M. Cameron 	.name			= HPSA,
937f79cfec6SStephen M. Cameron 	.proc_name		= HPSA,
9383f5eac3aSStephen M. Cameron 	.queuecommand		= hpsa_scsi_queue_command,
9393f5eac3aSStephen M. Cameron 	.scan_start		= hpsa_scan_start,
9403f5eac3aSStephen M. Cameron 	.scan_finished		= hpsa_scan_finished,
9417c0a0229SDon Brace 	.change_queue_depth	= hpsa_change_queue_depth,
9423f5eac3aSStephen M. Cameron 	.this_id		= -1,
9433f5eac3aSStephen M. Cameron 	.use_clustering		= ENABLE_CLUSTERING,
94475167d2cSStephen M. Cameron 	.eh_abort_handler	= hpsa_eh_abort_handler,
9453f5eac3aSStephen M. Cameron 	.eh_device_reset_handler = hpsa_eh_device_reset_handler,
9463f5eac3aSStephen M. Cameron 	.ioctl			= hpsa_ioctl,
9473f5eac3aSStephen M. Cameron 	.slave_alloc		= hpsa_slave_alloc,
94841ce4c35SStephen Cameron 	.slave_configure	= hpsa_slave_configure,
9493f5eac3aSStephen M. Cameron 	.slave_destroy		= hpsa_slave_destroy,
9503f5eac3aSStephen M. Cameron #ifdef CONFIG_COMPAT
9513f5eac3aSStephen M. Cameron 	.compat_ioctl		= hpsa_compat_ioctl,
9523f5eac3aSStephen M. Cameron #endif
9533f5eac3aSStephen M. Cameron 	.sdev_attrs = hpsa_sdev_attrs,
9543f5eac3aSStephen M. Cameron 	.shost_attrs = hpsa_shost_attrs,
955c0d6a4d1SStephen M. Cameron 	.max_sectors = 8192,
95654b2b50cSMartin K. Petersen 	.no_write_same = 1,
9573f5eac3aSStephen M. Cameron };
9583f5eac3aSStephen M. Cameron 
959254f796bSMatt Gates static inline u32 next_command(struct ctlr_info *h, u8 q)
9603f5eac3aSStephen M. Cameron {
9613f5eac3aSStephen M. Cameron 	u32 a;
962072b0518SStephen M. Cameron 	struct reply_queue_buffer *rq = &h->reply_queue[q];
9633f5eac3aSStephen M. Cameron 
964e1f7de0cSMatt Gates 	if (h->transMethod & CFGTBL_Trans_io_accel1)
965e1f7de0cSMatt Gates 		return h->access.command_completed(h, q);
966e1f7de0cSMatt Gates 
9673f5eac3aSStephen M. Cameron 	if (unlikely(!(h->transMethod & CFGTBL_Trans_Performant)))
968254f796bSMatt Gates 		return h->access.command_completed(h, q);
9693f5eac3aSStephen M. Cameron 
970254f796bSMatt Gates 	if ((rq->head[rq->current_entry] & 1) == rq->wraparound) {
971254f796bSMatt Gates 		a = rq->head[rq->current_entry];
972254f796bSMatt Gates 		rq->current_entry++;
9730cbf768eSStephen M. Cameron 		atomic_dec(&h->commands_outstanding);
9743f5eac3aSStephen M. Cameron 	} else {
9753f5eac3aSStephen M. Cameron 		a = FIFO_EMPTY;
9763f5eac3aSStephen M. Cameron 	}
9773f5eac3aSStephen M. Cameron 	/* Check for wraparound */
978254f796bSMatt Gates 	if (rq->current_entry == h->max_commands) {
979254f796bSMatt Gates 		rq->current_entry = 0;
980254f796bSMatt Gates 		rq->wraparound ^= 1;
9813f5eac3aSStephen M. Cameron 	}
9823f5eac3aSStephen M. Cameron 	return a;
9833f5eac3aSStephen M. Cameron }
9843f5eac3aSStephen M. Cameron 
985c349775eSScott Teel /*
986c349775eSScott Teel  * There are some special bits in the bus address of the
987c349775eSScott Teel  * command that we have to set for the controller to know
988c349775eSScott Teel  * how to process the command:
989c349775eSScott Teel  *
990c349775eSScott Teel  * Normal performant mode:
991c349775eSScott Teel  * bit 0: 1 means performant mode, 0 means simple mode.
992c349775eSScott Teel  * bits 1-3 = block fetch table entry
993c349775eSScott Teel  * bits 4-6 = command type (== 0)
994c349775eSScott Teel  *
995c349775eSScott Teel  * ioaccel1 mode:
996c349775eSScott Teel  * bit 0 = "performant mode" bit.
997c349775eSScott Teel  * bits 1-3 = block fetch table entry
998c349775eSScott Teel  * bits 4-6 = command type (== 110)
999c349775eSScott Teel  * (command type is needed because ioaccel1 mode
1000c349775eSScott Teel  * commands are submitted through the same register as normal
1001c349775eSScott Teel  * mode commands, so this is how the controller knows whether
1002c349775eSScott Teel  * the command is normal mode or ioaccel1 mode.)
1003c349775eSScott Teel  *
1004c349775eSScott Teel  * ioaccel2 mode:
1005c349775eSScott Teel  * bit 0 = "performant mode" bit.
1006c349775eSScott Teel  * bits 1-4 = block fetch table entry (note extra bit)
1007c349775eSScott Teel  * bits 4-6 = not needed, because ioaccel2 mode has
1008c349775eSScott Teel  * a separate special register for submitting commands.
1009c349775eSScott Teel  */
1010c349775eSScott Teel 
101125163bd5SWebb Scales /*
101225163bd5SWebb Scales  * set_performant_mode: Modify the tag for cciss performant
10133f5eac3aSStephen M. Cameron  * set bit 0 for pull model, bits 3-1 for block fetch
10143f5eac3aSStephen M. Cameron  * register number
10153f5eac3aSStephen M. Cameron  */
101625163bd5SWebb Scales #define DEFAULT_REPLY_QUEUE (-1)
101725163bd5SWebb Scales static void set_performant_mode(struct ctlr_info *h, struct CommandList *c,
101825163bd5SWebb Scales 					int reply_queue)
10193f5eac3aSStephen M. Cameron {
1020254f796bSMatt Gates 	if (likely(h->transMethod & CFGTBL_Trans_Performant)) {
10213f5eac3aSStephen M. Cameron 		c->busaddr |= 1 | (h->blockFetchTable[c->Header.SGList] << 1);
1022bc2bb154SChristoph Hellwig 		if (unlikely(!h->msix_vectors))
102325163bd5SWebb Scales 			return;
102425163bd5SWebb Scales 		if (likely(reply_queue == DEFAULT_REPLY_QUEUE))
1025254f796bSMatt Gates 			c->Header.ReplyQueue =
1026804a5cb5SJohn Kacur 				raw_smp_processor_id() % h->nreply_queues;
102725163bd5SWebb Scales 		else
102825163bd5SWebb Scales 			c->Header.ReplyQueue = reply_queue % h->nreply_queues;
1029254f796bSMatt Gates 	}
10303f5eac3aSStephen M. Cameron }
10313f5eac3aSStephen M. Cameron 
1032c349775eSScott Teel static void set_ioaccel1_performant_mode(struct ctlr_info *h,
103325163bd5SWebb Scales 						struct CommandList *c,
103425163bd5SWebb Scales 						int reply_queue)
1035c349775eSScott Teel {
1036c349775eSScott Teel 	struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[c->cmdindex];
1037c349775eSScott Teel 
103825163bd5SWebb Scales 	/*
103925163bd5SWebb Scales 	 * Tell the controller to post the reply to the queue for this
1040c349775eSScott Teel 	 * processor.  This seems to give the best I/O throughput.
1041c349775eSScott Teel 	 */
104225163bd5SWebb Scales 	if (likely(reply_queue == DEFAULT_REPLY_QUEUE))
1043c349775eSScott Teel 		cp->ReplyQueue = smp_processor_id() % h->nreply_queues;
104425163bd5SWebb Scales 	else
104525163bd5SWebb Scales 		cp->ReplyQueue = reply_queue % h->nreply_queues;
104625163bd5SWebb Scales 	/*
104725163bd5SWebb Scales 	 * Set the bits in the address sent down to include:
1048c349775eSScott Teel 	 *  - performant mode bit (bit 0)
1049c349775eSScott Teel 	 *  - pull count (bits 1-3)
1050c349775eSScott Teel 	 *  - command type (bits 4-6)
1051c349775eSScott Teel 	 */
1052c349775eSScott Teel 	c->busaddr |= 1 | (h->ioaccel1_blockFetchTable[c->Header.SGList] << 1) |
1053c349775eSScott Teel 					IOACCEL1_BUSADDR_CMDTYPE;
1054c349775eSScott Teel }
1055c349775eSScott Teel 
10568be986ccSStephen Cameron static void set_ioaccel2_tmf_performant_mode(struct ctlr_info *h,
10578be986ccSStephen Cameron 						struct CommandList *c,
10588be986ccSStephen Cameron 						int reply_queue)
10598be986ccSStephen Cameron {
10608be986ccSStephen Cameron 	struct hpsa_tmf_struct *cp = (struct hpsa_tmf_struct *)
10618be986ccSStephen Cameron 		&h->ioaccel2_cmd_pool[c->cmdindex];
10628be986ccSStephen Cameron 
10638be986ccSStephen Cameron 	/* Tell the controller to post the reply to the queue for this
10648be986ccSStephen Cameron 	 * processor.  This seems to give the best I/O throughput.
10658be986ccSStephen Cameron 	 */
10668be986ccSStephen Cameron 	if (likely(reply_queue == DEFAULT_REPLY_QUEUE))
10678be986ccSStephen Cameron 		cp->reply_queue = smp_processor_id() % h->nreply_queues;
10688be986ccSStephen Cameron 	else
10698be986ccSStephen Cameron 		cp->reply_queue = reply_queue % h->nreply_queues;
10708be986ccSStephen Cameron 	/* Set the bits in the address sent down to include:
10718be986ccSStephen Cameron 	 *  - performant mode bit not used in ioaccel mode 2
10728be986ccSStephen Cameron 	 *  - pull count (bits 0-3)
10738be986ccSStephen Cameron 	 *  - command type isn't needed for ioaccel2
10748be986ccSStephen Cameron 	 */
10758be986ccSStephen Cameron 	c->busaddr |= h->ioaccel2_blockFetchTable[0];
10768be986ccSStephen Cameron }
10778be986ccSStephen Cameron 
1078c349775eSScott Teel static void set_ioaccel2_performant_mode(struct ctlr_info *h,
107925163bd5SWebb Scales 						struct CommandList *c,
108025163bd5SWebb Scales 						int reply_queue)
1081c349775eSScott Teel {
1082c349775eSScott Teel 	struct io_accel2_cmd *cp = &h->ioaccel2_cmd_pool[c->cmdindex];
1083c349775eSScott Teel 
108425163bd5SWebb Scales 	/*
108525163bd5SWebb Scales 	 * Tell the controller to post the reply to the queue for this
1086c349775eSScott Teel 	 * processor.  This seems to give the best I/O throughput.
1087c349775eSScott Teel 	 */
108825163bd5SWebb Scales 	if (likely(reply_queue == DEFAULT_REPLY_QUEUE))
1089c349775eSScott Teel 		cp->reply_queue = smp_processor_id() % h->nreply_queues;
109025163bd5SWebb Scales 	else
109125163bd5SWebb Scales 		cp->reply_queue = reply_queue % h->nreply_queues;
109225163bd5SWebb Scales 	/*
109325163bd5SWebb Scales 	 * Set the bits in the address sent down to include:
1094c349775eSScott Teel 	 *  - performant mode bit not used in ioaccel mode 2
1095c349775eSScott Teel 	 *  - pull count (bits 0-3)
1096c349775eSScott Teel 	 *  - command type isn't needed for ioaccel2
1097c349775eSScott Teel 	 */
1098c349775eSScott Teel 	c->busaddr |= (h->ioaccel2_blockFetchTable[cp->sg_count]);
1099c349775eSScott Teel }
1100c349775eSScott Teel 
1101e85c5974SStephen M. Cameron static int is_firmware_flash_cmd(u8 *cdb)
1102e85c5974SStephen M. Cameron {
1103e85c5974SStephen M. Cameron 	return cdb[0] == BMIC_WRITE && cdb[6] == BMIC_FLASH_FIRMWARE;
1104e85c5974SStephen M. Cameron }
1105e85c5974SStephen M. Cameron 
1106e85c5974SStephen M. Cameron /*
1107e85c5974SStephen M. Cameron  * During firmware flash, the heartbeat register may not update as frequently
1108e85c5974SStephen M. Cameron  * as it should.  So we dial down lockup detection during firmware flash. and
1109e85c5974SStephen M. Cameron  * dial it back up when firmware flash completes.
1110e85c5974SStephen M. Cameron  */
1111e85c5974SStephen M. Cameron #define HEARTBEAT_SAMPLE_INTERVAL_DURING_FLASH (240 * HZ)
1112e85c5974SStephen M. Cameron #define HEARTBEAT_SAMPLE_INTERVAL (30 * HZ)
1113e85c5974SStephen M. Cameron static void dial_down_lockup_detection_during_fw_flash(struct ctlr_info *h,
1114e85c5974SStephen M. Cameron 		struct CommandList *c)
1115e85c5974SStephen M. Cameron {
1116e85c5974SStephen M. Cameron 	if (!is_firmware_flash_cmd(c->Request.CDB))
1117e85c5974SStephen M. Cameron 		return;
1118e85c5974SStephen M. Cameron 	atomic_inc(&h->firmware_flash_in_progress);
1119e85c5974SStephen M. Cameron 	h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL_DURING_FLASH;
1120e85c5974SStephen M. Cameron }
1121e85c5974SStephen M. Cameron 
1122e85c5974SStephen M. Cameron static void dial_up_lockup_detection_on_fw_flash_complete(struct ctlr_info *h,
1123e85c5974SStephen M. Cameron 		struct CommandList *c)
1124e85c5974SStephen M. Cameron {
1125e85c5974SStephen M. Cameron 	if (is_firmware_flash_cmd(c->Request.CDB) &&
1126e85c5974SStephen M. Cameron 		atomic_dec_and_test(&h->firmware_flash_in_progress))
1127e85c5974SStephen M. Cameron 		h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL;
1128e85c5974SStephen M. Cameron }
1129e85c5974SStephen M. Cameron 
113025163bd5SWebb Scales static void __enqueue_cmd_and_start_io(struct ctlr_info *h,
113125163bd5SWebb Scales 	struct CommandList *c, int reply_queue)
11323f5eac3aSStephen M. Cameron {
1133c05e8866SStephen Cameron 	dial_down_lockup_detection_during_fw_flash(h, c);
1134c05e8866SStephen Cameron 	atomic_inc(&h->commands_outstanding);
1135c349775eSScott Teel 	switch (c->cmd_type) {
1136c349775eSScott Teel 	case CMD_IOACCEL1:
113725163bd5SWebb Scales 		set_ioaccel1_performant_mode(h, c, reply_queue);
1138c05e8866SStephen Cameron 		writel(c->busaddr, h->vaddr + SA5_REQUEST_PORT_OFFSET);
1139c349775eSScott Teel 		break;
1140c349775eSScott Teel 	case CMD_IOACCEL2:
114125163bd5SWebb Scales 		set_ioaccel2_performant_mode(h, c, reply_queue);
1142c05e8866SStephen Cameron 		writel(c->busaddr, h->vaddr + IOACCEL2_INBOUND_POSTQ_32);
1143c349775eSScott Teel 		break;
11448be986ccSStephen Cameron 	case IOACCEL2_TMF:
11458be986ccSStephen Cameron 		set_ioaccel2_tmf_performant_mode(h, c, reply_queue);
11468be986ccSStephen Cameron 		writel(c->busaddr, h->vaddr + IOACCEL2_INBOUND_POSTQ_32);
11478be986ccSStephen Cameron 		break;
1148c349775eSScott Teel 	default:
114925163bd5SWebb Scales 		set_performant_mode(h, c, reply_queue);
1150f2405db8SDon Brace 		h->access.submit_command(h, c);
11513f5eac3aSStephen M. Cameron 	}
1152c05e8866SStephen Cameron }
11533f5eac3aSStephen M. Cameron 
1154a58e7e53SWebb Scales static void enqueue_cmd_and_start_io(struct ctlr_info *h, struct CommandList *c)
115525163bd5SWebb Scales {
1156d604f533SWebb Scales 	if (unlikely(hpsa_is_pending_event(c)))
1157a58e7e53SWebb Scales 		return finish_cmd(c);
1158a58e7e53SWebb Scales 
115925163bd5SWebb Scales 	__enqueue_cmd_and_start_io(h, c, DEFAULT_REPLY_QUEUE);
116025163bd5SWebb Scales }
116125163bd5SWebb Scales 
11623f5eac3aSStephen M. Cameron static inline int is_hba_lunid(unsigned char scsi3addr[])
11633f5eac3aSStephen M. Cameron {
11643f5eac3aSStephen M. Cameron 	return memcmp(scsi3addr, RAID_CTLR_LUNID, 8) == 0;
11653f5eac3aSStephen M. Cameron }
11663f5eac3aSStephen M. Cameron 
11673f5eac3aSStephen M. Cameron static inline int is_scsi_rev_5(struct ctlr_info *h)
11683f5eac3aSStephen M. Cameron {
11693f5eac3aSStephen M. Cameron 	if (!h->hba_inquiry_data)
11703f5eac3aSStephen M. Cameron 		return 0;
11713f5eac3aSStephen M. Cameron 	if ((h->hba_inquiry_data[2] & 0x07) == 5)
11723f5eac3aSStephen M. Cameron 		return 1;
11733f5eac3aSStephen M. Cameron 	return 0;
11743f5eac3aSStephen M. Cameron }
11753f5eac3aSStephen M. Cameron 
1176edd16368SStephen M. Cameron static int hpsa_find_target_lun(struct ctlr_info *h,
1177edd16368SStephen M. Cameron 	unsigned char scsi3addr[], int bus, int *target, int *lun)
1178edd16368SStephen M. Cameron {
1179edd16368SStephen M. Cameron 	/* finds an unused bus, target, lun for a new physical device
1180edd16368SStephen M. Cameron 	 * assumes h->devlock is held
1181edd16368SStephen M. Cameron 	 */
1182edd16368SStephen M. Cameron 	int i, found = 0;
1183cfe5badcSScott Teel 	DECLARE_BITMAP(lun_taken, HPSA_MAX_DEVICES);
1184edd16368SStephen M. Cameron 
1185263d9401SAkinobu Mita 	bitmap_zero(lun_taken, HPSA_MAX_DEVICES);
1186edd16368SStephen M. Cameron 
1187edd16368SStephen M. Cameron 	for (i = 0; i < h->ndevices; i++) {
1188edd16368SStephen M. Cameron 		if (h->dev[i]->bus == bus && h->dev[i]->target != -1)
1189263d9401SAkinobu Mita 			__set_bit(h->dev[i]->target, lun_taken);
1190edd16368SStephen M. Cameron 	}
1191edd16368SStephen M. Cameron 
1192263d9401SAkinobu Mita 	i = find_first_zero_bit(lun_taken, HPSA_MAX_DEVICES);
1193263d9401SAkinobu Mita 	if (i < HPSA_MAX_DEVICES) {
1194edd16368SStephen M. Cameron 		/* *bus = 1; */
1195edd16368SStephen M. Cameron 		*target = i;
1196edd16368SStephen M. Cameron 		*lun = 0;
1197edd16368SStephen M. Cameron 		found = 1;
1198edd16368SStephen M. Cameron 	}
1199edd16368SStephen M. Cameron 	return !found;
1200edd16368SStephen M. Cameron }
1201edd16368SStephen M. Cameron 
12021d33d85dSDon Brace static void hpsa_show_dev_msg(const char *level, struct ctlr_info *h,
12030d96ef5fSWebb Scales 	struct hpsa_scsi_dev_t *dev, char *description)
12040d96ef5fSWebb Scales {
12057c59a0d4SDon Brace #define LABEL_SIZE 25
12067c59a0d4SDon Brace 	char label[LABEL_SIZE];
12077c59a0d4SDon Brace 
12089975ec9dSDon Brace 	if (h == NULL || h->pdev == NULL || h->scsi_host == NULL)
12099975ec9dSDon Brace 		return;
12109975ec9dSDon Brace 
12117c59a0d4SDon Brace 	switch (dev->devtype) {
12127c59a0d4SDon Brace 	case TYPE_RAID:
12137c59a0d4SDon Brace 		snprintf(label, LABEL_SIZE, "controller");
12147c59a0d4SDon Brace 		break;
12157c59a0d4SDon Brace 	case TYPE_ENCLOSURE:
12167c59a0d4SDon Brace 		snprintf(label, LABEL_SIZE, "enclosure");
12177c59a0d4SDon Brace 		break;
12187c59a0d4SDon Brace 	case TYPE_DISK:
1219af15ed36SDon Brace 	case TYPE_ZBC:
12207c59a0d4SDon Brace 		if (dev->external)
12217c59a0d4SDon Brace 			snprintf(label, LABEL_SIZE, "external");
12227c59a0d4SDon Brace 		else if (!is_logical_dev_addr_mode(dev->scsi3addr))
12237c59a0d4SDon Brace 			snprintf(label, LABEL_SIZE, "%s",
12247c59a0d4SDon Brace 				raid_label[PHYSICAL_DRIVE]);
12257c59a0d4SDon Brace 		else
12267c59a0d4SDon Brace 			snprintf(label, LABEL_SIZE, "RAID-%s",
12277c59a0d4SDon Brace 				dev->raid_level > RAID_UNKNOWN ? "?" :
12287c59a0d4SDon Brace 				raid_label[dev->raid_level]);
12297c59a0d4SDon Brace 		break;
12307c59a0d4SDon Brace 	case TYPE_ROM:
12317c59a0d4SDon Brace 		snprintf(label, LABEL_SIZE, "rom");
12327c59a0d4SDon Brace 		break;
12337c59a0d4SDon Brace 	case TYPE_TAPE:
12347c59a0d4SDon Brace 		snprintf(label, LABEL_SIZE, "tape");
12357c59a0d4SDon Brace 		break;
12367c59a0d4SDon Brace 	case TYPE_MEDIUM_CHANGER:
12377c59a0d4SDon Brace 		snprintf(label, LABEL_SIZE, "changer");
12387c59a0d4SDon Brace 		break;
12397c59a0d4SDon Brace 	default:
12407c59a0d4SDon Brace 		snprintf(label, LABEL_SIZE, "UNKNOWN");
12417c59a0d4SDon Brace 		break;
12427c59a0d4SDon Brace 	}
12437c59a0d4SDon Brace 
12440d96ef5fSWebb Scales 	dev_printk(level, &h->pdev->dev,
12457c59a0d4SDon Brace 			"scsi %d:%d:%d:%d: %s %s %.8s %.16s %s SSDSmartPathCap%c En%c Exp=%d\n",
12460d96ef5fSWebb Scales 			h->scsi_host->host_no, dev->bus, dev->target, dev->lun,
12470d96ef5fSWebb Scales 			description,
12480d96ef5fSWebb Scales 			scsi_device_type(dev->devtype),
12490d96ef5fSWebb Scales 			dev->vendor,
12500d96ef5fSWebb Scales 			dev->model,
12517c59a0d4SDon Brace 			label,
12520d96ef5fSWebb Scales 			dev->offload_config ? '+' : '-',
12530d96ef5fSWebb Scales 			dev->offload_enabled ? '+' : '-',
12542a168208SKevin Barnett 			dev->expose_device);
12550d96ef5fSWebb Scales }
12560d96ef5fSWebb Scales 
1257edd16368SStephen M. Cameron /* Add an entry into h->dev[] array. */
12588aa60681SDon Brace static int hpsa_scsi_add_entry(struct ctlr_info *h,
1259edd16368SStephen M. Cameron 		struct hpsa_scsi_dev_t *device,
1260edd16368SStephen M. Cameron 		struct hpsa_scsi_dev_t *added[], int *nadded)
1261edd16368SStephen M. Cameron {
1262edd16368SStephen M. Cameron 	/* assumes h->devlock is held */
1263edd16368SStephen M. Cameron 	int n = h->ndevices;
1264edd16368SStephen M. Cameron 	int i;
1265edd16368SStephen M. Cameron 	unsigned char addr1[8], addr2[8];
1266edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd;
1267edd16368SStephen M. Cameron 
1268cfe5badcSScott Teel 	if (n >= HPSA_MAX_DEVICES) {
1269edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "too many devices, some will be "
1270edd16368SStephen M. Cameron 			"inaccessible.\n");
1271edd16368SStephen M. Cameron 		return -1;
1272edd16368SStephen M. Cameron 	}
1273edd16368SStephen M. Cameron 
1274edd16368SStephen M. Cameron 	/* physical devices do not have lun or target assigned until now. */
1275edd16368SStephen M. Cameron 	if (device->lun != -1)
1276edd16368SStephen M. Cameron 		/* Logical device, lun is already assigned. */
1277edd16368SStephen M. Cameron 		goto lun_assigned;
1278edd16368SStephen M. Cameron 
1279edd16368SStephen M. Cameron 	/* If this device a non-zero lun of a multi-lun device
1280edd16368SStephen M. Cameron 	 * byte 4 of the 8-byte LUN addr will contain the logical
12812b08b3e9SDon Brace 	 * unit no, zero otherwise.
1282edd16368SStephen M. Cameron 	 */
1283edd16368SStephen M. Cameron 	if (device->scsi3addr[4] == 0) {
1284edd16368SStephen M. Cameron 		/* This is not a non-zero lun of a multi-lun device */
1285edd16368SStephen M. Cameron 		if (hpsa_find_target_lun(h, device->scsi3addr,
1286edd16368SStephen M. Cameron 			device->bus, &device->target, &device->lun) != 0)
1287edd16368SStephen M. Cameron 			return -1;
1288edd16368SStephen M. Cameron 		goto lun_assigned;
1289edd16368SStephen M. Cameron 	}
1290edd16368SStephen M. Cameron 
1291edd16368SStephen M. Cameron 	/* This is a non-zero lun of a multi-lun device.
1292edd16368SStephen M. Cameron 	 * Search through our list and find the device which
12939a4178b7Sshane.seymour 	 * has the same 8 byte LUN address, excepting byte 4 and 5.
1294edd16368SStephen M. Cameron 	 * Assign the same bus and target for this new LUN.
1295edd16368SStephen M. Cameron 	 * Use the logical unit number from the firmware.
1296edd16368SStephen M. Cameron 	 */
1297edd16368SStephen M. Cameron 	memcpy(addr1, device->scsi3addr, 8);
1298edd16368SStephen M. Cameron 	addr1[4] = 0;
12999a4178b7Sshane.seymour 	addr1[5] = 0;
1300edd16368SStephen M. Cameron 	for (i = 0; i < n; i++) {
1301edd16368SStephen M. Cameron 		sd = h->dev[i];
1302edd16368SStephen M. Cameron 		memcpy(addr2, sd->scsi3addr, 8);
1303edd16368SStephen M. Cameron 		addr2[4] = 0;
13049a4178b7Sshane.seymour 		addr2[5] = 0;
13059a4178b7Sshane.seymour 		/* differ only in byte 4 and 5? */
1306edd16368SStephen M. Cameron 		if (memcmp(addr1, addr2, 8) == 0) {
1307edd16368SStephen M. Cameron 			device->bus = sd->bus;
1308edd16368SStephen M. Cameron 			device->target = sd->target;
1309edd16368SStephen M. Cameron 			device->lun = device->scsi3addr[4];
1310edd16368SStephen M. Cameron 			break;
1311edd16368SStephen M. Cameron 		}
1312edd16368SStephen M. Cameron 	}
1313edd16368SStephen M. Cameron 	if (device->lun == -1) {
1314edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "physical device with no LUN=0,"
1315edd16368SStephen M. Cameron 			" suspect firmware bug or unsupported hardware "
1316edd16368SStephen M. Cameron 			"configuration.\n");
1317edd16368SStephen M. Cameron 			return -1;
1318edd16368SStephen M. Cameron 	}
1319edd16368SStephen M. Cameron 
1320edd16368SStephen M. Cameron lun_assigned:
1321edd16368SStephen M. Cameron 
1322edd16368SStephen M. Cameron 	h->dev[n] = device;
1323edd16368SStephen M. Cameron 	h->ndevices++;
1324edd16368SStephen M. Cameron 	added[*nadded] = device;
1325edd16368SStephen M. Cameron 	(*nadded)++;
13260d96ef5fSWebb Scales 	hpsa_show_dev_msg(KERN_INFO, h, device,
13272a168208SKevin Barnett 		device->expose_device ? "added" : "masked");
1328a473d86cSRobert Elliott 	device->offload_to_be_enabled = device->offload_enabled;
1329a473d86cSRobert Elliott 	device->offload_enabled = 0;
1330edd16368SStephen M. Cameron 	return 0;
1331edd16368SStephen M. Cameron }
1332edd16368SStephen M. Cameron 
1333bd9244f7SScott Teel /* Update an entry in h->dev[] array. */
13348aa60681SDon Brace static void hpsa_scsi_update_entry(struct ctlr_info *h,
1335bd9244f7SScott Teel 	int entry, struct hpsa_scsi_dev_t *new_entry)
1336bd9244f7SScott Teel {
1337a473d86cSRobert Elliott 	int offload_enabled;
1338bd9244f7SScott Teel 	/* assumes h->devlock is held */
1339bd9244f7SScott Teel 	BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES);
1340bd9244f7SScott Teel 
1341bd9244f7SScott Teel 	/* Raid level changed. */
1342bd9244f7SScott Teel 	h->dev[entry]->raid_level = new_entry->raid_level;
1343250fb125SStephen M. Cameron 
134403383736SDon Brace 	/* Raid offload parameters changed.  Careful about the ordering. */
134503383736SDon Brace 	if (new_entry->offload_config && new_entry->offload_enabled) {
134603383736SDon Brace 		/*
134703383736SDon Brace 		 * if drive is newly offload_enabled, we want to copy the
134803383736SDon Brace 		 * raid map data first.  If previously offload_enabled and
134903383736SDon Brace 		 * offload_config were set, raid map data had better be
135003383736SDon Brace 		 * the same as it was before.  if raid map data is changed
135103383736SDon Brace 		 * then it had better be the case that
135203383736SDon Brace 		 * h->dev[entry]->offload_enabled is currently 0.
135303383736SDon Brace 		 */
13549fb0de2dSStephen M. Cameron 		h->dev[entry]->raid_map = new_entry->raid_map;
135503383736SDon Brace 		h->dev[entry]->ioaccel_handle = new_entry->ioaccel_handle;
135603383736SDon Brace 	}
1357a3144e0bSJoe Handzik 	if (new_entry->hba_ioaccel_enabled) {
1358a3144e0bSJoe Handzik 		h->dev[entry]->ioaccel_handle = new_entry->ioaccel_handle;
1359a3144e0bSJoe Handzik 		wmb(); /* set ioaccel_handle *before* hba_ioaccel_enabled */
1360a3144e0bSJoe Handzik 	}
1361a3144e0bSJoe Handzik 	h->dev[entry]->hba_ioaccel_enabled = new_entry->hba_ioaccel_enabled;
136203383736SDon Brace 	h->dev[entry]->offload_config = new_entry->offload_config;
136303383736SDon Brace 	h->dev[entry]->offload_to_mirror = new_entry->offload_to_mirror;
136403383736SDon Brace 	h->dev[entry]->queue_depth = new_entry->queue_depth;
1365250fb125SStephen M. Cameron 
136641ce4c35SStephen Cameron 	/*
136741ce4c35SStephen Cameron 	 * We can turn off ioaccel offload now, but need to delay turning
136841ce4c35SStephen Cameron 	 * it on until we can update h->dev[entry]->phys_disk[], but we
136941ce4c35SStephen Cameron 	 * can't do that until all the devices are updated.
137041ce4c35SStephen Cameron 	 */
137141ce4c35SStephen Cameron 	h->dev[entry]->offload_to_be_enabled = new_entry->offload_enabled;
137241ce4c35SStephen Cameron 	if (!new_entry->offload_enabled)
137341ce4c35SStephen Cameron 		h->dev[entry]->offload_enabled = 0;
137441ce4c35SStephen Cameron 
1375a473d86cSRobert Elliott 	offload_enabled = h->dev[entry]->offload_enabled;
1376a473d86cSRobert Elliott 	h->dev[entry]->offload_enabled = h->dev[entry]->offload_to_be_enabled;
13770d96ef5fSWebb Scales 	hpsa_show_dev_msg(KERN_INFO, h, h->dev[entry], "updated");
1378a473d86cSRobert Elliott 	h->dev[entry]->offload_enabled = offload_enabled;
1379bd9244f7SScott Teel }
1380bd9244f7SScott Teel 
13812a8ccf31SStephen M. Cameron /* Replace an entry from h->dev[] array. */
13828aa60681SDon Brace static void hpsa_scsi_replace_entry(struct ctlr_info *h,
13832a8ccf31SStephen M. Cameron 	int entry, struct hpsa_scsi_dev_t *new_entry,
13842a8ccf31SStephen M. Cameron 	struct hpsa_scsi_dev_t *added[], int *nadded,
13852a8ccf31SStephen M. Cameron 	struct hpsa_scsi_dev_t *removed[], int *nremoved)
13862a8ccf31SStephen M. Cameron {
13872a8ccf31SStephen M. Cameron 	/* assumes h->devlock is held */
1388cfe5badcSScott Teel 	BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES);
13892a8ccf31SStephen M. Cameron 	removed[*nremoved] = h->dev[entry];
13902a8ccf31SStephen M. Cameron 	(*nremoved)++;
139101350d05SStephen M. Cameron 
139201350d05SStephen M. Cameron 	/*
139301350d05SStephen M. Cameron 	 * New physical devices won't have target/lun assigned yet
139401350d05SStephen M. Cameron 	 * so we need to preserve the values in the slot we are replacing.
139501350d05SStephen M. Cameron 	 */
139601350d05SStephen M. Cameron 	if (new_entry->target == -1) {
139701350d05SStephen M. Cameron 		new_entry->target = h->dev[entry]->target;
139801350d05SStephen M. Cameron 		new_entry->lun = h->dev[entry]->lun;
139901350d05SStephen M. Cameron 	}
140001350d05SStephen M. Cameron 
14012a8ccf31SStephen M. Cameron 	h->dev[entry] = new_entry;
14022a8ccf31SStephen M. Cameron 	added[*nadded] = new_entry;
14032a8ccf31SStephen M. Cameron 	(*nadded)++;
14040d96ef5fSWebb Scales 	hpsa_show_dev_msg(KERN_INFO, h, new_entry, "replaced");
1405a473d86cSRobert Elliott 	new_entry->offload_to_be_enabled = new_entry->offload_enabled;
1406a473d86cSRobert Elliott 	new_entry->offload_enabled = 0;
14072a8ccf31SStephen M. Cameron }
14082a8ccf31SStephen M. Cameron 
1409edd16368SStephen M. Cameron /* Remove an entry from h->dev[] array. */
14108aa60681SDon Brace static void hpsa_scsi_remove_entry(struct ctlr_info *h, int entry,
1411edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *removed[], int *nremoved)
1412edd16368SStephen M. Cameron {
1413edd16368SStephen M. Cameron 	/* assumes h->devlock is held */
1414edd16368SStephen M. Cameron 	int i;
1415edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd;
1416edd16368SStephen M. Cameron 
1417cfe5badcSScott Teel 	BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES);
1418edd16368SStephen M. Cameron 
1419edd16368SStephen M. Cameron 	sd = h->dev[entry];
1420edd16368SStephen M. Cameron 	removed[*nremoved] = h->dev[entry];
1421edd16368SStephen M. Cameron 	(*nremoved)++;
1422edd16368SStephen M. Cameron 
1423edd16368SStephen M. Cameron 	for (i = entry; i < h->ndevices-1; i++)
1424edd16368SStephen M. Cameron 		h->dev[i] = h->dev[i+1];
1425edd16368SStephen M. Cameron 	h->ndevices--;
14260d96ef5fSWebb Scales 	hpsa_show_dev_msg(KERN_INFO, h, sd, "removed");
1427edd16368SStephen M. Cameron }
1428edd16368SStephen M. Cameron 
1429edd16368SStephen M. Cameron #define SCSI3ADDR_EQ(a, b) ( \
1430edd16368SStephen M. Cameron 	(a)[7] == (b)[7] && \
1431edd16368SStephen M. Cameron 	(a)[6] == (b)[6] && \
1432edd16368SStephen M. Cameron 	(a)[5] == (b)[5] && \
1433edd16368SStephen M. Cameron 	(a)[4] == (b)[4] && \
1434edd16368SStephen M. Cameron 	(a)[3] == (b)[3] && \
1435edd16368SStephen M. Cameron 	(a)[2] == (b)[2] && \
1436edd16368SStephen M. Cameron 	(a)[1] == (b)[1] && \
1437edd16368SStephen M. Cameron 	(a)[0] == (b)[0])
1438edd16368SStephen M. Cameron 
1439edd16368SStephen M. Cameron static void fixup_botched_add(struct ctlr_info *h,
1440edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *added)
1441edd16368SStephen M. Cameron {
1442edd16368SStephen M. Cameron 	/* called when scsi_add_device fails in order to re-adjust
1443edd16368SStephen M. Cameron 	 * h->dev[] to match the mid layer's view.
1444edd16368SStephen M. Cameron 	 */
1445edd16368SStephen M. Cameron 	unsigned long flags;
1446edd16368SStephen M. Cameron 	int i, j;
1447edd16368SStephen M. Cameron 
1448edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
1449edd16368SStephen M. Cameron 	for (i = 0; i < h->ndevices; i++) {
1450edd16368SStephen M. Cameron 		if (h->dev[i] == added) {
1451edd16368SStephen M. Cameron 			for (j = i; j < h->ndevices-1; j++)
1452edd16368SStephen M. Cameron 				h->dev[j] = h->dev[j+1];
1453edd16368SStephen M. Cameron 			h->ndevices--;
1454edd16368SStephen M. Cameron 			break;
1455edd16368SStephen M. Cameron 		}
1456edd16368SStephen M. Cameron 	}
1457edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
1458edd16368SStephen M. Cameron 	kfree(added);
1459edd16368SStephen M. Cameron }
1460edd16368SStephen M. Cameron 
1461edd16368SStephen M. Cameron static inline int device_is_the_same(struct hpsa_scsi_dev_t *dev1,
1462edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *dev2)
1463edd16368SStephen M. Cameron {
1464edd16368SStephen M. Cameron 	/* we compare everything except lun and target as these
1465edd16368SStephen M. Cameron 	 * are not yet assigned.  Compare parts likely
1466edd16368SStephen M. Cameron 	 * to differ first
1467edd16368SStephen M. Cameron 	 */
1468edd16368SStephen M. Cameron 	if (memcmp(dev1->scsi3addr, dev2->scsi3addr,
1469edd16368SStephen M. Cameron 		sizeof(dev1->scsi3addr)) != 0)
1470edd16368SStephen M. Cameron 		return 0;
1471edd16368SStephen M. Cameron 	if (memcmp(dev1->device_id, dev2->device_id,
1472edd16368SStephen M. Cameron 		sizeof(dev1->device_id)) != 0)
1473edd16368SStephen M. Cameron 		return 0;
1474edd16368SStephen M. Cameron 	if (memcmp(dev1->model, dev2->model, sizeof(dev1->model)) != 0)
1475edd16368SStephen M. Cameron 		return 0;
1476edd16368SStephen M. Cameron 	if (memcmp(dev1->vendor, dev2->vendor, sizeof(dev1->vendor)) != 0)
1477edd16368SStephen M. Cameron 		return 0;
1478edd16368SStephen M. Cameron 	if (dev1->devtype != dev2->devtype)
1479edd16368SStephen M. Cameron 		return 0;
1480edd16368SStephen M. Cameron 	if (dev1->bus != dev2->bus)
1481edd16368SStephen M. Cameron 		return 0;
1482edd16368SStephen M. Cameron 	return 1;
1483edd16368SStephen M. Cameron }
1484edd16368SStephen M. Cameron 
1485bd9244f7SScott Teel static inline int device_updated(struct hpsa_scsi_dev_t *dev1,
1486bd9244f7SScott Teel 	struct hpsa_scsi_dev_t *dev2)
1487bd9244f7SScott Teel {
1488bd9244f7SScott Teel 	/* Device attributes that can change, but don't mean
1489bd9244f7SScott Teel 	 * that the device is a different device, nor that the OS
1490bd9244f7SScott Teel 	 * needs to be told anything about the change.
1491bd9244f7SScott Teel 	 */
1492bd9244f7SScott Teel 	if (dev1->raid_level != dev2->raid_level)
1493bd9244f7SScott Teel 		return 1;
1494250fb125SStephen M. Cameron 	if (dev1->offload_config != dev2->offload_config)
1495250fb125SStephen M. Cameron 		return 1;
1496250fb125SStephen M. Cameron 	if (dev1->offload_enabled != dev2->offload_enabled)
1497250fb125SStephen M. Cameron 		return 1;
149893849508SDon Brace 	if (!is_logical_dev_addr_mode(dev1->scsi3addr))
149903383736SDon Brace 		if (dev1->queue_depth != dev2->queue_depth)
150003383736SDon Brace 			return 1;
1501bd9244f7SScott Teel 	return 0;
1502bd9244f7SScott Teel }
1503bd9244f7SScott Teel 
1504edd16368SStephen M. Cameron /* Find needle in haystack.  If exact match found, return DEVICE_SAME,
1505edd16368SStephen M. Cameron  * and return needle location in *index.  If scsi3addr matches, but not
1506edd16368SStephen M. Cameron  * vendor, model, serial num, etc. return DEVICE_CHANGED, and return needle
1507bd9244f7SScott Teel  * location in *index.
1508bd9244f7SScott Teel  * In the case of a minor device attribute change, such as RAID level, just
1509bd9244f7SScott Teel  * return DEVICE_UPDATED, along with the updated device's location in index.
1510bd9244f7SScott Teel  * If needle not found, return DEVICE_NOT_FOUND.
1511edd16368SStephen M. Cameron  */
1512edd16368SStephen M. Cameron static int hpsa_scsi_find_entry(struct hpsa_scsi_dev_t *needle,
1513edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *haystack[], int haystack_size,
1514edd16368SStephen M. Cameron 	int *index)
1515edd16368SStephen M. Cameron {
1516edd16368SStephen M. Cameron 	int i;
1517edd16368SStephen M. Cameron #define DEVICE_NOT_FOUND 0
1518edd16368SStephen M. Cameron #define DEVICE_CHANGED 1
1519edd16368SStephen M. Cameron #define DEVICE_SAME 2
1520bd9244f7SScott Teel #define DEVICE_UPDATED 3
15211d33d85dSDon Brace 	if (needle == NULL)
15221d33d85dSDon Brace 		return DEVICE_NOT_FOUND;
15231d33d85dSDon Brace 
1524edd16368SStephen M. Cameron 	for (i = 0; i < haystack_size; i++) {
152523231048SStephen M. Cameron 		if (haystack[i] == NULL) /* previously removed. */
152623231048SStephen M. Cameron 			continue;
1527edd16368SStephen M. Cameron 		if (SCSI3ADDR_EQ(needle->scsi3addr, haystack[i]->scsi3addr)) {
1528edd16368SStephen M. Cameron 			*index = i;
1529bd9244f7SScott Teel 			if (device_is_the_same(needle, haystack[i])) {
1530bd9244f7SScott Teel 				if (device_updated(needle, haystack[i]))
1531bd9244f7SScott Teel 					return DEVICE_UPDATED;
1532edd16368SStephen M. Cameron 				return DEVICE_SAME;
1533bd9244f7SScott Teel 			} else {
15349846590eSStephen M. Cameron 				/* Keep offline devices offline */
15359846590eSStephen M. Cameron 				if (needle->volume_offline)
15369846590eSStephen M. Cameron 					return DEVICE_NOT_FOUND;
1537edd16368SStephen M. Cameron 				return DEVICE_CHANGED;
1538edd16368SStephen M. Cameron 			}
1539edd16368SStephen M. Cameron 		}
1540bd9244f7SScott Teel 	}
1541edd16368SStephen M. Cameron 	*index = -1;
1542edd16368SStephen M. Cameron 	return DEVICE_NOT_FOUND;
1543edd16368SStephen M. Cameron }
1544edd16368SStephen M. Cameron 
15459846590eSStephen M. Cameron static void hpsa_monitor_offline_device(struct ctlr_info *h,
15469846590eSStephen M. Cameron 					unsigned char scsi3addr[])
15479846590eSStephen M. Cameron {
15489846590eSStephen M. Cameron 	struct offline_device_entry *device;
15499846590eSStephen M. Cameron 	unsigned long flags;
15509846590eSStephen M. Cameron 
15519846590eSStephen M. Cameron 	/* Check to see if device is already on the list */
15529846590eSStephen M. Cameron 	spin_lock_irqsave(&h->offline_device_lock, flags);
15539846590eSStephen M. Cameron 	list_for_each_entry(device, &h->offline_device_list, offline_list) {
15549846590eSStephen M. Cameron 		if (memcmp(device->scsi3addr, scsi3addr,
15559846590eSStephen M. Cameron 			sizeof(device->scsi3addr)) == 0) {
15569846590eSStephen M. Cameron 			spin_unlock_irqrestore(&h->offline_device_lock, flags);
15579846590eSStephen M. Cameron 			return;
15589846590eSStephen M. Cameron 		}
15599846590eSStephen M. Cameron 	}
15609846590eSStephen M. Cameron 	spin_unlock_irqrestore(&h->offline_device_lock, flags);
15619846590eSStephen M. Cameron 
15629846590eSStephen M. Cameron 	/* Device is not on the list, add it. */
15639846590eSStephen M. Cameron 	device = kmalloc(sizeof(*device), GFP_KERNEL);
15647e8a9486SAmit Kushwaha 	if (!device)
15659846590eSStephen M. Cameron 		return;
15667e8a9486SAmit Kushwaha 
15679846590eSStephen M. Cameron 	memcpy(device->scsi3addr, scsi3addr, sizeof(device->scsi3addr));
15689846590eSStephen M. Cameron 	spin_lock_irqsave(&h->offline_device_lock, flags);
15699846590eSStephen M. Cameron 	list_add_tail(&device->offline_list, &h->offline_device_list);
15709846590eSStephen M. Cameron 	spin_unlock_irqrestore(&h->offline_device_lock, flags);
15719846590eSStephen M. Cameron }
15729846590eSStephen M. Cameron 
15739846590eSStephen M. Cameron /* Print a message explaining various offline volume states */
15749846590eSStephen M. Cameron static void hpsa_show_volume_status(struct ctlr_info *h,
15759846590eSStephen M. Cameron 	struct hpsa_scsi_dev_t *sd)
15769846590eSStephen M. Cameron {
15779846590eSStephen M. Cameron 	if (sd->volume_offline == HPSA_VPD_LV_STATUS_UNSUPPORTED)
15789846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
15799846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume status is not available through vital product data pages.\n",
15809846590eSStephen M. Cameron 			h->scsi_host->host_no,
15819846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
15829846590eSStephen M. Cameron 	switch (sd->volume_offline) {
15839846590eSStephen M. Cameron 	case HPSA_LV_OK:
15849846590eSStephen M. Cameron 		break;
15859846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ERASE:
15869846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
15879846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is undergoing background erase process.\n",
15889846590eSStephen M. Cameron 			h->scsi_host->host_no,
15899846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
15909846590eSStephen M. Cameron 		break;
15915ca01204SScott Benesh 	case HPSA_LV_NOT_AVAILABLE:
15925ca01204SScott Benesh 		dev_info(&h->pdev->dev,
15935ca01204SScott Benesh 			"C%d:B%d:T%d:L%d Volume is waiting for transforming volume.\n",
15945ca01204SScott Benesh 			h->scsi_host->host_no,
15955ca01204SScott Benesh 			sd->bus, sd->target, sd->lun);
15965ca01204SScott Benesh 		break;
15979846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_RPI:
15989846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
15995ca01204SScott Benesh 			"C%d:B%d:T%d:L%d Volume is undergoing rapid parity init.\n",
16009846590eSStephen M. Cameron 			h->scsi_host->host_no,
16019846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
16029846590eSStephen M. Cameron 		break;
16039846590eSStephen M. Cameron 	case HPSA_LV_PENDING_RPI:
16049846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
16059846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is queued for rapid parity initialization process.\n",
16069846590eSStephen M. Cameron 			h->scsi_host->host_no,
16079846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
16089846590eSStephen M. Cameron 		break;
16099846590eSStephen M. Cameron 	case HPSA_LV_ENCRYPTED_NO_KEY:
16109846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
16119846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is encrypted and cannot be accessed because key is not present.\n",
16129846590eSStephen M. Cameron 			h->scsi_host->host_no,
16139846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
16149846590eSStephen M. Cameron 		break;
16159846590eSStephen M. Cameron 	case HPSA_LV_PLAINTEXT_IN_ENCRYPT_ONLY_CONTROLLER:
16169846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
16179846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is not encrypted and cannot be accessed because controller is in encryption-only mode.\n",
16189846590eSStephen M. Cameron 			h->scsi_host->host_no,
16199846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
16209846590eSStephen M. Cameron 		break;
16219846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ENCRYPTION:
16229846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
16239846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is undergoing encryption process.\n",
16249846590eSStephen M. Cameron 			h->scsi_host->host_no,
16259846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
16269846590eSStephen M. Cameron 		break;
16279846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ENCRYPTION_REKEYING:
16289846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
16299846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is undergoing encryption re-keying process.\n",
16309846590eSStephen M. Cameron 			h->scsi_host->host_no,
16319846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
16329846590eSStephen M. Cameron 		break;
16339846590eSStephen M. Cameron 	case HPSA_LV_ENCRYPTED_IN_NON_ENCRYPTED_CONTROLLER:
16349846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
16359846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is encrypted and cannot be accessed because controller does not have encryption enabled.\n",
16369846590eSStephen M. Cameron 			h->scsi_host->host_no,
16379846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
16389846590eSStephen M. Cameron 		break;
16399846590eSStephen M. Cameron 	case HPSA_LV_PENDING_ENCRYPTION:
16409846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
16419846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is pending migration to encrypted state, but process has not started.\n",
16429846590eSStephen M. Cameron 			h->scsi_host->host_no,
16439846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
16449846590eSStephen M. Cameron 		break;
16459846590eSStephen M. Cameron 	case HPSA_LV_PENDING_ENCRYPTION_REKEYING:
16469846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
16479846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is encrypted and is pending encryption rekeying.\n",
16489846590eSStephen M. Cameron 			h->scsi_host->host_no,
16499846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
16509846590eSStephen M. Cameron 		break;
16519846590eSStephen M. Cameron 	}
16529846590eSStephen M. Cameron }
16539846590eSStephen M. Cameron 
165403383736SDon Brace /*
165503383736SDon Brace  * Figure the list of physical drive pointers for a logical drive with
165603383736SDon Brace  * raid offload configured.
165703383736SDon Brace  */
165803383736SDon Brace static void hpsa_figure_phys_disk_ptrs(struct ctlr_info *h,
165903383736SDon Brace 				struct hpsa_scsi_dev_t *dev[], int ndevices,
166003383736SDon Brace 				struct hpsa_scsi_dev_t *logical_drive)
166103383736SDon Brace {
166203383736SDon Brace 	struct raid_map_data *map = &logical_drive->raid_map;
166303383736SDon Brace 	struct raid_map_disk_data *dd = &map->data[0];
166403383736SDon Brace 	int i, j;
166503383736SDon Brace 	int total_disks_per_row = le16_to_cpu(map->data_disks_per_row) +
166603383736SDon Brace 				le16_to_cpu(map->metadata_disks_per_row);
166703383736SDon Brace 	int nraid_map_entries = le16_to_cpu(map->row_cnt) *
166803383736SDon Brace 				le16_to_cpu(map->layout_map_count) *
166903383736SDon Brace 				total_disks_per_row;
167003383736SDon Brace 	int nphys_disk = le16_to_cpu(map->layout_map_count) *
167103383736SDon Brace 				total_disks_per_row;
167203383736SDon Brace 	int qdepth;
167303383736SDon Brace 
167403383736SDon Brace 	if (nraid_map_entries > RAID_MAP_MAX_ENTRIES)
167503383736SDon Brace 		nraid_map_entries = RAID_MAP_MAX_ENTRIES;
167603383736SDon Brace 
1677d604f533SWebb Scales 	logical_drive->nphysical_disks = nraid_map_entries;
1678d604f533SWebb Scales 
167903383736SDon Brace 	qdepth = 0;
168003383736SDon Brace 	for (i = 0; i < nraid_map_entries; i++) {
168103383736SDon Brace 		logical_drive->phys_disk[i] = NULL;
168203383736SDon Brace 		if (!logical_drive->offload_config)
168303383736SDon Brace 			continue;
168403383736SDon Brace 		for (j = 0; j < ndevices; j++) {
16851d33d85dSDon Brace 			if (dev[j] == NULL)
16861d33d85dSDon Brace 				continue;
1687ff615f06SPetros Koutoupis 			if (dev[j]->devtype != TYPE_DISK &&
1688ff615f06SPetros Koutoupis 			    dev[j]->devtype != TYPE_ZBC)
1689af15ed36SDon Brace 				continue;
1690f3f01730SKevin Barnett 			if (is_logical_device(dev[j]))
169103383736SDon Brace 				continue;
169203383736SDon Brace 			if (dev[j]->ioaccel_handle != dd[i].ioaccel_handle)
169303383736SDon Brace 				continue;
169403383736SDon Brace 
169503383736SDon Brace 			logical_drive->phys_disk[i] = dev[j];
169603383736SDon Brace 			if (i < nphys_disk)
169703383736SDon Brace 				qdepth = min(h->nr_cmds, qdepth +
169803383736SDon Brace 				    logical_drive->phys_disk[i]->queue_depth);
169903383736SDon Brace 			break;
170003383736SDon Brace 		}
170103383736SDon Brace 
170203383736SDon Brace 		/*
170303383736SDon Brace 		 * This can happen if a physical drive is removed and
170403383736SDon Brace 		 * the logical drive is degraded.  In that case, the RAID
170503383736SDon Brace 		 * map data will refer to a physical disk which isn't actually
170603383736SDon Brace 		 * present.  And in that case offload_enabled should already
170703383736SDon Brace 		 * be 0, but we'll turn it off here just in case
170803383736SDon Brace 		 */
170903383736SDon Brace 		if (!logical_drive->phys_disk[i]) {
171003383736SDon Brace 			logical_drive->offload_enabled = 0;
171141ce4c35SStephen Cameron 			logical_drive->offload_to_be_enabled = 0;
171241ce4c35SStephen Cameron 			logical_drive->queue_depth = 8;
171303383736SDon Brace 		}
171403383736SDon Brace 	}
171503383736SDon Brace 	if (nraid_map_entries)
171603383736SDon Brace 		/*
171703383736SDon Brace 		 * This is correct for reads, too high for full stripe writes,
171803383736SDon Brace 		 * way too high for partial stripe writes
171903383736SDon Brace 		 */
172003383736SDon Brace 		logical_drive->queue_depth = qdepth;
172103383736SDon Brace 	else
172203383736SDon Brace 		logical_drive->queue_depth = h->nr_cmds;
172303383736SDon Brace }
172403383736SDon Brace 
172503383736SDon Brace static void hpsa_update_log_drive_phys_drive_ptrs(struct ctlr_info *h,
172603383736SDon Brace 				struct hpsa_scsi_dev_t *dev[], int ndevices)
172703383736SDon Brace {
172803383736SDon Brace 	int i;
172903383736SDon Brace 
173003383736SDon Brace 	for (i = 0; i < ndevices; i++) {
17311d33d85dSDon Brace 		if (dev[i] == NULL)
17321d33d85dSDon Brace 			continue;
1733ff615f06SPetros Koutoupis 		if (dev[i]->devtype != TYPE_DISK &&
1734ff615f06SPetros Koutoupis 		    dev[i]->devtype != TYPE_ZBC)
1735af15ed36SDon Brace 			continue;
1736f3f01730SKevin Barnett 		if (!is_logical_device(dev[i]))
173703383736SDon Brace 			continue;
173841ce4c35SStephen Cameron 
173941ce4c35SStephen Cameron 		/*
174041ce4c35SStephen Cameron 		 * If offload is currently enabled, the RAID map and
174141ce4c35SStephen Cameron 		 * phys_disk[] assignment *better* not be changing
174241ce4c35SStephen Cameron 		 * and since it isn't changing, we do not need to
174341ce4c35SStephen Cameron 		 * update it.
174441ce4c35SStephen Cameron 		 */
174541ce4c35SStephen Cameron 		if (dev[i]->offload_enabled)
174641ce4c35SStephen Cameron 			continue;
174741ce4c35SStephen Cameron 
174803383736SDon Brace 		hpsa_figure_phys_disk_ptrs(h, dev, ndevices, dev[i]);
174903383736SDon Brace 	}
175003383736SDon Brace }
175103383736SDon Brace 
1752096ccff4SKevin Barnett static int hpsa_add_device(struct ctlr_info *h, struct hpsa_scsi_dev_t *device)
1753096ccff4SKevin Barnett {
1754096ccff4SKevin Barnett 	int rc = 0;
1755096ccff4SKevin Barnett 
1756096ccff4SKevin Barnett 	if (!h->scsi_host)
1757096ccff4SKevin Barnett 		return 1;
1758096ccff4SKevin Barnett 
1759d04e62b9SKevin Barnett 	if (is_logical_device(device)) /* RAID */
1760096ccff4SKevin Barnett 		rc = scsi_add_device(h->scsi_host, device->bus,
1761096ccff4SKevin Barnett 					device->target, device->lun);
1762d04e62b9SKevin Barnett 	else /* HBA */
1763d04e62b9SKevin Barnett 		rc = hpsa_add_sas_device(h->sas_host, device);
1764d04e62b9SKevin Barnett 
1765096ccff4SKevin Barnett 	return rc;
1766096ccff4SKevin Barnett }
1767096ccff4SKevin Barnett 
1768ba74fdc4SDon Brace static int hpsa_find_outstanding_commands_for_dev(struct ctlr_info *h,
1769ba74fdc4SDon Brace 						struct hpsa_scsi_dev_t *dev)
1770ba74fdc4SDon Brace {
1771ba74fdc4SDon Brace 	int i;
1772ba74fdc4SDon Brace 	int count = 0;
1773ba74fdc4SDon Brace 
1774ba74fdc4SDon Brace 	for (i = 0; i < h->nr_cmds; i++) {
1775ba74fdc4SDon Brace 		struct CommandList *c = h->cmd_pool + i;
1776ba74fdc4SDon Brace 		int refcount = atomic_inc_return(&c->refcount);
1777ba74fdc4SDon Brace 
1778ba74fdc4SDon Brace 		if (refcount > 1 && hpsa_cmd_dev_match(h, c, dev,
1779ba74fdc4SDon Brace 				dev->scsi3addr)) {
1780ba74fdc4SDon Brace 			unsigned long flags;
1781ba74fdc4SDon Brace 
1782ba74fdc4SDon Brace 			spin_lock_irqsave(&h->lock, flags);	/* Implied MB */
1783ba74fdc4SDon Brace 			if (!hpsa_is_cmd_idle(c))
1784ba74fdc4SDon Brace 				++count;
1785ba74fdc4SDon Brace 			spin_unlock_irqrestore(&h->lock, flags);
1786ba74fdc4SDon Brace 		}
1787ba74fdc4SDon Brace 
1788ba74fdc4SDon Brace 		cmd_free(h, c);
1789ba74fdc4SDon Brace 	}
1790ba74fdc4SDon Brace 
1791ba74fdc4SDon Brace 	return count;
1792ba74fdc4SDon Brace }
1793ba74fdc4SDon Brace 
1794ba74fdc4SDon Brace static void hpsa_wait_for_outstanding_commands_for_dev(struct ctlr_info *h,
1795ba74fdc4SDon Brace 						struct hpsa_scsi_dev_t *device)
1796ba74fdc4SDon Brace {
1797ba74fdc4SDon Brace 	int cmds = 0;
1798ba74fdc4SDon Brace 	int waits = 0;
1799ba74fdc4SDon Brace 
1800ba74fdc4SDon Brace 	while (1) {
1801ba74fdc4SDon Brace 		cmds = hpsa_find_outstanding_commands_for_dev(h, device);
1802ba74fdc4SDon Brace 		if (cmds == 0)
1803ba74fdc4SDon Brace 			break;
1804ba74fdc4SDon Brace 		if (++waits > 20)
1805ba74fdc4SDon Brace 			break;
1806ba74fdc4SDon Brace 		dev_warn(&h->pdev->dev,
1807ba74fdc4SDon Brace 			"%s: removing device with %d outstanding commands!\n",
1808ba74fdc4SDon Brace 			__func__, cmds);
1809ba74fdc4SDon Brace 		msleep(1000);
1810ba74fdc4SDon Brace 	}
1811ba74fdc4SDon Brace }
1812ba74fdc4SDon Brace 
1813096ccff4SKevin Barnett static void hpsa_remove_device(struct ctlr_info *h,
1814096ccff4SKevin Barnett 			struct hpsa_scsi_dev_t *device)
1815096ccff4SKevin Barnett {
1816096ccff4SKevin Barnett 	struct scsi_device *sdev = NULL;
1817096ccff4SKevin Barnett 
1818096ccff4SKevin Barnett 	if (!h->scsi_host)
1819096ccff4SKevin Barnett 		return;
1820096ccff4SKevin Barnett 
1821d04e62b9SKevin Barnett 	if (is_logical_device(device)) { /* RAID */
1822096ccff4SKevin Barnett 		sdev = scsi_device_lookup(h->scsi_host, device->bus,
1823096ccff4SKevin Barnett 						device->target, device->lun);
1824096ccff4SKevin Barnett 		if (sdev) {
1825096ccff4SKevin Barnett 			scsi_remove_device(sdev);
1826096ccff4SKevin Barnett 			scsi_device_put(sdev);
1827096ccff4SKevin Barnett 		} else {
1828096ccff4SKevin Barnett 			/*
1829096ccff4SKevin Barnett 			 * We don't expect to get here.  Future commands
1830096ccff4SKevin Barnett 			 * to this device will get a selection timeout as
1831096ccff4SKevin Barnett 			 * if the device were gone.
1832096ccff4SKevin Barnett 			 */
1833096ccff4SKevin Barnett 			hpsa_show_dev_msg(KERN_WARNING, h, device,
1834096ccff4SKevin Barnett 					"didn't find device for removal.");
1835096ccff4SKevin Barnett 		}
1836ba74fdc4SDon Brace 	} else { /* HBA */
1837ba74fdc4SDon Brace 
1838ba74fdc4SDon Brace 		device->removed = 1;
1839ba74fdc4SDon Brace 		hpsa_wait_for_outstanding_commands_for_dev(h, device);
1840ba74fdc4SDon Brace 
1841d04e62b9SKevin Barnett 		hpsa_remove_sas_device(device);
1842096ccff4SKevin Barnett 	}
1843ba74fdc4SDon Brace }
1844096ccff4SKevin Barnett 
18458aa60681SDon Brace static void adjust_hpsa_scsi_table(struct ctlr_info *h,
1846edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd[], int nsds)
1847edd16368SStephen M. Cameron {
1848edd16368SStephen M. Cameron 	/* sd contains scsi3 addresses and devtypes, and inquiry
1849edd16368SStephen M. Cameron 	 * data.  This function takes what's in sd to be the current
1850edd16368SStephen M. Cameron 	 * reality and updates h->dev[] to reflect that reality.
1851edd16368SStephen M. Cameron 	 */
1852edd16368SStephen M. Cameron 	int i, entry, device_change, changes = 0;
1853edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *csd;
1854edd16368SStephen M. Cameron 	unsigned long flags;
1855edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t **added, **removed;
1856edd16368SStephen M. Cameron 	int nadded, nremoved;
1857edd16368SStephen M. Cameron 
1858da03ded0SDon Brace 	/*
1859da03ded0SDon Brace 	 * A reset can cause a device status to change
1860da03ded0SDon Brace 	 * re-schedule the scan to see what happened.
1861da03ded0SDon Brace 	 */
1862*c59d04f3SDon Brace 	spin_lock_irqsave(&h->reset_lock, flags);
1863da03ded0SDon Brace 	if (h->reset_in_progress) {
1864da03ded0SDon Brace 		h->drv_req_rescan = 1;
1865*c59d04f3SDon Brace 		spin_unlock_irqrestore(&h->reset_lock, flags);
1866da03ded0SDon Brace 		return;
1867da03ded0SDon Brace 	}
1868*c59d04f3SDon Brace 	spin_unlock_irqrestore(&h->reset_lock, flags);
1869edd16368SStephen M. Cameron 
1870cfe5badcSScott Teel 	added = kzalloc(sizeof(*added) * HPSA_MAX_DEVICES, GFP_KERNEL);
1871cfe5badcSScott Teel 	removed = kzalloc(sizeof(*removed) * HPSA_MAX_DEVICES, GFP_KERNEL);
1872edd16368SStephen M. Cameron 
1873edd16368SStephen M. Cameron 	if (!added || !removed) {
1874edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "out of memory in "
1875edd16368SStephen M. Cameron 			"adjust_hpsa_scsi_table\n");
1876edd16368SStephen M. Cameron 		goto free_and_out;
1877edd16368SStephen M. Cameron 	}
1878edd16368SStephen M. Cameron 
1879edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->devlock, flags);
1880edd16368SStephen M. Cameron 
1881edd16368SStephen M. Cameron 	/* find any devices in h->dev[] that are not in
1882edd16368SStephen M. Cameron 	 * sd[] and remove them from h->dev[], and for any
1883edd16368SStephen M. Cameron 	 * devices which have changed, remove the old device
1884edd16368SStephen M. Cameron 	 * info and add the new device info.
1885bd9244f7SScott Teel 	 * If minor device attributes change, just update
1886bd9244f7SScott Teel 	 * the existing device structure.
1887edd16368SStephen M. Cameron 	 */
1888edd16368SStephen M. Cameron 	i = 0;
1889edd16368SStephen M. Cameron 	nremoved = 0;
1890edd16368SStephen M. Cameron 	nadded = 0;
1891edd16368SStephen M. Cameron 	while (i < h->ndevices) {
1892edd16368SStephen M. Cameron 		csd = h->dev[i];
1893edd16368SStephen M. Cameron 		device_change = hpsa_scsi_find_entry(csd, sd, nsds, &entry);
1894edd16368SStephen M. Cameron 		if (device_change == DEVICE_NOT_FOUND) {
1895edd16368SStephen M. Cameron 			changes++;
18968aa60681SDon Brace 			hpsa_scsi_remove_entry(h, i, removed, &nremoved);
1897edd16368SStephen M. Cameron 			continue; /* remove ^^^, hence i not incremented */
1898edd16368SStephen M. Cameron 		} else if (device_change == DEVICE_CHANGED) {
1899edd16368SStephen M. Cameron 			changes++;
19008aa60681SDon Brace 			hpsa_scsi_replace_entry(h, i, sd[entry],
19012a8ccf31SStephen M. Cameron 				added, &nadded, removed, &nremoved);
1902c7f172dcSStephen M. Cameron 			/* Set it to NULL to prevent it from being freed
1903c7f172dcSStephen M. Cameron 			 * at the bottom of hpsa_update_scsi_devices()
1904c7f172dcSStephen M. Cameron 			 */
1905c7f172dcSStephen M. Cameron 			sd[entry] = NULL;
1906bd9244f7SScott Teel 		} else if (device_change == DEVICE_UPDATED) {
19078aa60681SDon Brace 			hpsa_scsi_update_entry(h, i, sd[entry]);
1908edd16368SStephen M. Cameron 		}
1909edd16368SStephen M. Cameron 		i++;
1910edd16368SStephen M. Cameron 	}
1911edd16368SStephen M. Cameron 
1912edd16368SStephen M. Cameron 	/* Now, make sure every device listed in sd[] is also
1913edd16368SStephen M. Cameron 	 * listed in h->dev[], adding them if they aren't found
1914edd16368SStephen M. Cameron 	 */
1915edd16368SStephen M. Cameron 
1916edd16368SStephen M. Cameron 	for (i = 0; i < nsds; i++) {
1917edd16368SStephen M. Cameron 		if (!sd[i]) /* if already added above. */
1918edd16368SStephen M. Cameron 			continue;
19199846590eSStephen M. Cameron 
19209846590eSStephen M. Cameron 		/* Don't add devices which are NOT READY, FORMAT IN PROGRESS
19219846590eSStephen M. Cameron 		 * as the SCSI mid-layer does not handle such devices well.
19229846590eSStephen M. Cameron 		 * It relentlessly loops sending TUR at 3Hz, then READ(10)
19239846590eSStephen M. Cameron 		 * at 160Hz, and prevents the system from coming up.
19249846590eSStephen M. Cameron 		 */
19259846590eSStephen M. Cameron 		if (sd[i]->volume_offline) {
19269846590eSStephen M. Cameron 			hpsa_show_volume_status(h, sd[i]);
19270d96ef5fSWebb Scales 			hpsa_show_dev_msg(KERN_INFO, h, sd[i], "offline");
19289846590eSStephen M. Cameron 			continue;
19299846590eSStephen M. Cameron 		}
19309846590eSStephen M. Cameron 
1931edd16368SStephen M. Cameron 		device_change = hpsa_scsi_find_entry(sd[i], h->dev,
1932edd16368SStephen M. Cameron 					h->ndevices, &entry);
1933edd16368SStephen M. Cameron 		if (device_change == DEVICE_NOT_FOUND) {
1934edd16368SStephen M. Cameron 			changes++;
19358aa60681SDon Brace 			if (hpsa_scsi_add_entry(h, sd[i], added, &nadded) != 0)
1936edd16368SStephen M. Cameron 				break;
1937edd16368SStephen M. Cameron 			sd[i] = NULL; /* prevent from being freed later. */
1938edd16368SStephen M. Cameron 		} else if (device_change == DEVICE_CHANGED) {
1939edd16368SStephen M. Cameron 			/* should never happen... */
1940edd16368SStephen M. Cameron 			changes++;
1941edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev,
1942edd16368SStephen M. Cameron 				"device unexpectedly changed.\n");
1943edd16368SStephen M. Cameron 			/* but if it does happen, we just ignore that device */
1944edd16368SStephen M. Cameron 		}
1945edd16368SStephen M. Cameron 	}
194641ce4c35SStephen Cameron 	hpsa_update_log_drive_phys_drive_ptrs(h, h->dev, h->ndevices);
194741ce4c35SStephen Cameron 
194841ce4c35SStephen Cameron 	/* Now that h->dev[]->phys_disk[] is coherent, we can enable
194941ce4c35SStephen Cameron 	 * any logical drives that need it enabled.
195041ce4c35SStephen Cameron 	 */
19511d33d85dSDon Brace 	for (i = 0; i < h->ndevices; i++) {
19521d33d85dSDon Brace 		if (h->dev[i] == NULL)
19531d33d85dSDon Brace 			continue;
195441ce4c35SStephen Cameron 		h->dev[i]->offload_enabled = h->dev[i]->offload_to_be_enabled;
19551d33d85dSDon Brace 	}
195641ce4c35SStephen Cameron 
1957edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->devlock, flags);
1958edd16368SStephen M. Cameron 
19599846590eSStephen M. Cameron 	/* Monitor devices which are in one of several NOT READY states to be
19609846590eSStephen M. Cameron 	 * brought online later. This must be done without holding h->devlock,
19619846590eSStephen M. Cameron 	 * so don't touch h->dev[]
19629846590eSStephen M. Cameron 	 */
19639846590eSStephen M. Cameron 	for (i = 0; i < nsds; i++) {
19649846590eSStephen M. Cameron 		if (!sd[i]) /* if already added above. */
19659846590eSStephen M. Cameron 			continue;
19669846590eSStephen M. Cameron 		if (sd[i]->volume_offline)
19679846590eSStephen M. Cameron 			hpsa_monitor_offline_device(h, sd[i]->scsi3addr);
19689846590eSStephen M. Cameron 	}
19699846590eSStephen M. Cameron 
1970edd16368SStephen M. Cameron 	/* Don't notify scsi mid layer of any changes the first time through
1971edd16368SStephen M. Cameron 	 * (or if there are no changes) scsi_scan_host will do it later the
1972edd16368SStephen M. Cameron 	 * first time through.
1973edd16368SStephen M. Cameron 	 */
19748aa60681SDon Brace 	if (!changes)
1975edd16368SStephen M. Cameron 		goto free_and_out;
1976edd16368SStephen M. Cameron 
1977edd16368SStephen M. Cameron 	/* Notify scsi mid layer of any removed devices */
1978edd16368SStephen M. Cameron 	for (i = 0; i < nremoved; i++) {
19791d33d85dSDon Brace 		if (removed[i] == NULL)
19801d33d85dSDon Brace 			continue;
1981096ccff4SKevin Barnett 		if (removed[i]->expose_device)
1982096ccff4SKevin Barnett 			hpsa_remove_device(h, removed[i]);
1983edd16368SStephen M. Cameron 		kfree(removed[i]);
1984edd16368SStephen M. Cameron 		removed[i] = NULL;
1985edd16368SStephen M. Cameron 	}
1986edd16368SStephen M. Cameron 
1987edd16368SStephen M. Cameron 	/* Notify scsi mid layer of any added devices */
1988edd16368SStephen M. Cameron 	for (i = 0; i < nadded; i++) {
1989096ccff4SKevin Barnett 		int rc = 0;
1990096ccff4SKevin Barnett 
19911d33d85dSDon Brace 		if (added[i] == NULL)
199241ce4c35SStephen Cameron 			continue;
19932a168208SKevin Barnett 		if (!(added[i]->expose_device))
1994edd16368SStephen M. Cameron 			continue;
1995096ccff4SKevin Barnett 		rc = hpsa_add_device(h, added[i]);
1996096ccff4SKevin Barnett 		if (!rc)
1997edd16368SStephen M. Cameron 			continue;
1998096ccff4SKevin Barnett 		dev_warn(&h->pdev->dev,
1999096ccff4SKevin Barnett 			"addition failed %d, device not added.", rc);
2000edd16368SStephen M. Cameron 		/* now we have to remove it from h->dev,
2001edd16368SStephen M. Cameron 		 * since it didn't get added to scsi mid layer
2002edd16368SStephen M. Cameron 		 */
2003edd16368SStephen M. Cameron 		fixup_botched_add(h, added[i]);
2004853633e8SDon Brace 		h->drv_req_rescan = 1;
2005edd16368SStephen M. Cameron 	}
2006edd16368SStephen M. Cameron 
2007edd16368SStephen M. Cameron free_and_out:
2008edd16368SStephen M. Cameron 	kfree(added);
2009edd16368SStephen M. Cameron 	kfree(removed);
2010edd16368SStephen M. Cameron }
2011edd16368SStephen M. Cameron 
2012edd16368SStephen M. Cameron /*
20139e03aa2fSJoe Perches  * Lookup bus/target/lun and return corresponding struct hpsa_scsi_dev_t *
2014edd16368SStephen M. Cameron  * Assume's h->devlock is held.
2015edd16368SStephen M. Cameron  */
2016edd16368SStephen M. Cameron static struct hpsa_scsi_dev_t *lookup_hpsa_scsi_dev(struct ctlr_info *h,
2017edd16368SStephen M. Cameron 	int bus, int target, int lun)
2018edd16368SStephen M. Cameron {
2019edd16368SStephen M. Cameron 	int i;
2020edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd;
2021edd16368SStephen M. Cameron 
2022edd16368SStephen M. Cameron 	for (i = 0; i < h->ndevices; i++) {
2023edd16368SStephen M. Cameron 		sd = h->dev[i];
2024edd16368SStephen M. Cameron 		if (sd->bus == bus && sd->target == target && sd->lun == lun)
2025edd16368SStephen M. Cameron 			return sd;
2026edd16368SStephen M. Cameron 	}
2027edd16368SStephen M. Cameron 	return NULL;
2028edd16368SStephen M. Cameron }
2029edd16368SStephen M. Cameron 
2030edd16368SStephen M. Cameron static int hpsa_slave_alloc(struct scsi_device *sdev)
2031edd16368SStephen M. Cameron {
20327630b3a5SHannes Reinecke 	struct hpsa_scsi_dev_t *sd = NULL;
2033edd16368SStephen M. Cameron 	unsigned long flags;
2034edd16368SStephen M. Cameron 	struct ctlr_info *h;
2035edd16368SStephen M. Cameron 
2036edd16368SStephen M. Cameron 	h = sdev_to_hba(sdev);
2037edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->devlock, flags);
2038d04e62b9SKevin Barnett 	if (sdev_channel(sdev) == HPSA_PHYSICAL_DEVICE_BUS) {
2039d04e62b9SKevin Barnett 		struct scsi_target *starget;
2040d04e62b9SKevin Barnett 		struct sas_rphy *rphy;
2041d04e62b9SKevin Barnett 
2042d04e62b9SKevin Barnett 		starget = scsi_target(sdev);
2043d04e62b9SKevin Barnett 		rphy = target_to_rphy(starget);
2044d04e62b9SKevin Barnett 		sd = hpsa_find_device_by_sas_rphy(h, rphy);
2045d04e62b9SKevin Barnett 		if (sd) {
2046d04e62b9SKevin Barnett 			sd->target = sdev_id(sdev);
2047d04e62b9SKevin Barnett 			sd->lun = sdev->lun;
2048d04e62b9SKevin Barnett 		}
20497630b3a5SHannes Reinecke 	}
20507630b3a5SHannes Reinecke 	if (!sd)
2051edd16368SStephen M. Cameron 		sd = lookup_hpsa_scsi_dev(h, sdev_channel(sdev),
2052edd16368SStephen M. Cameron 					sdev_id(sdev), sdev->lun);
2053d04e62b9SKevin Barnett 
2054d04e62b9SKevin Barnett 	if (sd && sd->expose_device) {
205503383736SDon Brace 		atomic_set(&sd->ioaccel_cmds_out, 0);
2056d04e62b9SKevin Barnett 		sdev->hostdata = sd;
205741ce4c35SStephen Cameron 	} else
205841ce4c35SStephen Cameron 		sdev->hostdata = NULL;
2059edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->devlock, flags);
2060edd16368SStephen M. Cameron 	return 0;
2061edd16368SStephen M. Cameron }
2062edd16368SStephen M. Cameron 
206341ce4c35SStephen Cameron /* configure scsi device based on internal per-device structure */
206441ce4c35SStephen Cameron static int hpsa_slave_configure(struct scsi_device *sdev)
206541ce4c35SStephen Cameron {
206641ce4c35SStephen Cameron 	struct hpsa_scsi_dev_t *sd;
206741ce4c35SStephen Cameron 	int queue_depth;
206841ce4c35SStephen Cameron 
206941ce4c35SStephen Cameron 	sd = sdev->hostdata;
20702a168208SKevin Barnett 	sdev->no_uld_attach = !sd || !sd->expose_device;
207141ce4c35SStephen Cameron 
207241ce4c35SStephen Cameron 	if (sd)
207341ce4c35SStephen Cameron 		queue_depth = sd->queue_depth != 0 ?
207441ce4c35SStephen Cameron 			sd->queue_depth : sdev->host->can_queue;
207541ce4c35SStephen Cameron 	else
207641ce4c35SStephen Cameron 		queue_depth = sdev->host->can_queue;
207741ce4c35SStephen Cameron 
207841ce4c35SStephen Cameron 	scsi_change_queue_depth(sdev, queue_depth);
207941ce4c35SStephen Cameron 
208041ce4c35SStephen Cameron 	return 0;
208141ce4c35SStephen Cameron }
208241ce4c35SStephen Cameron 
2083edd16368SStephen M. Cameron static void hpsa_slave_destroy(struct scsi_device *sdev)
2084edd16368SStephen M. Cameron {
2085bcc44255SStephen M. Cameron 	/* nothing to do. */
2086edd16368SStephen M. Cameron }
2087edd16368SStephen M. Cameron 
2088d9a729f3SWebb Scales static void hpsa_free_ioaccel2_sg_chain_blocks(struct ctlr_info *h)
2089d9a729f3SWebb Scales {
2090d9a729f3SWebb Scales 	int i;
2091d9a729f3SWebb Scales 
2092d9a729f3SWebb Scales 	if (!h->ioaccel2_cmd_sg_list)
2093d9a729f3SWebb Scales 		return;
2094d9a729f3SWebb Scales 	for (i = 0; i < h->nr_cmds; i++) {
2095d9a729f3SWebb Scales 		kfree(h->ioaccel2_cmd_sg_list[i]);
2096d9a729f3SWebb Scales 		h->ioaccel2_cmd_sg_list[i] = NULL;
2097d9a729f3SWebb Scales 	}
2098d9a729f3SWebb Scales 	kfree(h->ioaccel2_cmd_sg_list);
2099d9a729f3SWebb Scales 	h->ioaccel2_cmd_sg_list = NULL;
2100d9a729f3SWebb Scales }
2101d9a729f3SWebb Scales 
2102d9a729f3SWebb Scales static int hpsa_allocate_ioaccel2_sg_chain_blocks(struct ctlr_info *h)
2103d9a729f3SWebb Scales {
2104d9a729f3SWebb Scales 	int i;
2105d9a729f3SWebb Scales 
2106d9a729f3SWebb Scales 	if (h->chainsize <= 0)
2107d9a729f3SWebb Scales 		return 0;
2108d9a729f3SWebb Scales 
2109d9a729f3SWebb Scales 	h->ioaccel2_cmd_sg_list =
2110d9a729f3SWebb Scales 		kzalloc(sizeof(*h->ioaccel2_cmd_sg_list) * h->nr_cmds,
2111d9a729f3SWebb Scales 					GFP_KERNEL);
2112d9a729f3SWebb Scales 	if (!h->ioaccel2_cmd_sg_list)
2113d9a729f3SWebb Scales 		return -ENOMEM;
2114d9a729f3SWebb Scales 	for (i = 0; i < h->nr_cmds; i++) {
2115d9a729f3SWebb Scales 		h->ioaccel2_cmd_sg_list[i] =
2116d9a729f3SWebb Scales 			kmalloc(sizeof(*h->ioaccel2_cmd_sg_list[i]) *
2117d9a729f3SWebb Scales 					h->maxsgentries, GFP_KERNEL);
2118d9a729f3SWebb Scales 		if (!h->ioaccel2_cmd_sg_list[i])
2119d9a729f3SWebb Scales 			goto clean;
2120d9a729f3SWebb Scales 	}
2121d9a729f3SWebb Scales 	return 0;
2122d9a729f3SWebb Scales 
2123d9a729f3SWebb Scales clean:
2124d9a729f3SWebb Scales 	hpsa_free_ioaccel2_sg_chain_blocks(h);
2125d9a729f3SWebb Scales 	return -ENOMEM;
2126d9a729f3SWebb Scales }
2127d9a729f3SWebb Scales 
212833a2ffceSStephen M. Cameron static void hpsa_free_sg_chain_blocks(struct ctlr_info *h)
212933a2ffceSStephen M. Cameron {
213033a2ffceSStephen M. Cameron 	int i;
213133a2ffceSStephen M. Cameron 
213233a2ffceSStephen M. Cameron 	if (!h->cmd_sg_list)
213333a2ffceSStephen M. Cameron 		return;
213433a2ffceSStephen M. Cameron 	for (i = 0; i < h->nr_cmds; i++) {
213533a2ffceSStephen M. Cameron 		kfree(h->cmd_sg_list[i]);
213633a2ffceSStephen M. Cameron 		h->cmd_sg_list[i] = NULL;
213733a2ffceSStephen M. Cameron 	}
213833a2ffceSStephen M. Cameron 	kfree(h->cmd_sg_list);
213933a2ffceSStephen M. Cameron 	h->cmd_sg_list = NULL;
214033a2ffceSStephen M. Cameron }
214133a2ffceSStephen M. Cameron 
2142105a3dbcSRobert Elliott static int hpsa_alloc_sg_chain_blocks(struct ctlr_info *h)
214333a2ffceSStephen M. Cameron {
214433a2ffceSStephen M. Cameron 	int i;
214533a2ffceSStephen M. Cameron 
214633a2ffceSStephen M. Cameron 	if (h->chainsize <= 0)
214733a2ffceSStephen M. Cameron 		return 0;
214833a2ffceSStephen M. Cameron 
214933a2ffceSStephen M. Cameron 	h->cmd_sg_list = kzalloc(sizeof(*h->cmd_sg_list) * h->nr_cmds,
215033a2ffceSStephen M. Cameron 				GFP_KERNEL);
21517e8a9486SAmit Kushwaha 	if (!h->cmd_sg_list)
215233a2ffceSStephen M. Cameron 		return -ENOMEM;
21537e8a9486SAmit Kushwaha 
215433a2ffceSStephen M. Cameron 	for (i = 0; i < h->nr_cmds; i++) {
215533a2ffceSStephen M. Cameron 		h->cmd_sg_list[i] = kmalloc(sizeof(*h->cmd_sg_list[i]) *
215633a2ffceSStephen M. Cameron 						h->chainsize, GFP_KERNEL);
21577e8a9486SAmit Kushwaha 		if (!h->cmd_sg_list[i])
215833a2ffceSStephen M. Cameron 			goto clean;
21597e8a9486SAmit Kushwaha 
21603d4e6af8SRobert Elliott 	}
216133a2ffceSStephen M. Cameron 	return 0;
216233a2ffceSStephen M. Cameron 
216333a2ffceSStephen M. Cameron clean:
216433a2ffceSStephen M. Cameron 	hpsa_free_sg_chain_blocks(h);
216533a2ffceSStephen M. Cameron 	return -ENOMEM;
216633a2ffceSStephen M. Cameron }
216733a2ffceSStephen M. Cameron 
2168d9a729f3SWebb Scales static int hpsa_map_ioaccel2_sg_chain_block(struct ctlr_info *h,
2169d9a729f3SWebb Scales 	struct io_accel2_cmd *cp, struct CommandList *c)
2170d9a729f3SWebb Scales {
2171d9a729f3SWebb Scales 	struct ioaccel2_sg_element *chain_block;
2172d9a729f3SWebb Scales 	u64 temp64;
2173d9a729f3SWebb Scales 	u32 chain_size;
2174d9a729f3SWebb Scales 
2175d9a729f3SWebb Scales 	chain_block = h->ioaccel2_cmd_sg_list[c->cmdindex];
2176a736e9b6SDon Brace 	chain_size = le32_to_cpu(cp->sg[0].length);
2177d9a729f3SWebb Scales 	temp64 = pci_map_single(h->pdev, chain_block, chain_size,
2178d9a729f3SWebb Scales 				PCI_DMA_TODEVICE);
2179d9a729f3SWebb Scales 	if (dma_mapping_error(&h->pdev->dev, temp64)) {
2180d9a729f3SWebb Scales 		/* prevent subsequent unmapping */
2181d9a729f3SWebb Scales 		cp->sg->address = 0;
2182d9a729f3SWebb Scales 		return -1;
2183d9a729f3SWebb Scales 	}
2184d9a729f3SWebb Scales 	cp->sg->address = cpu_to_le64(temp64);
2185d9a729f3SWebb Scales 	return 0;
2186d9a729f3SWebb Scales }
2187d9a729f3SWebb Scales 
2188d9a729f3SWebb Scales static void hpsa_unmap_ioaccel2_sg_chain_block(struct ctlr_info *h,
2189d9a729f3SWebb Scales 	struct io_accel2_cmd *cp)
2190d9a729f3SWebb Scales {
2191d9a729f3SWebb Scales 	struct ioaccel2_sg_element *chain_sg;
2192d9a729f3SWebb Scales 	u64 temp64;
2193d9a729f3SWebb Scales 	u32 chain_size;
2194d9a729f3SWebb Scales 
2195d9a729f3SWebb Scales 	chain_sg = cp->sg;
2196d9a729f3SWebb Scales 	temp64 = le64_to_cpu(chain_sg->address);
2197a736e9b6SDon Brace 	chain_size = le32_to_cpu(cp->sg[0].length);
2198d9a729f3SWebb Scales 	pci_unmap_single(h->pdev, temp64, chain_size, PCI_DMA_TODEVICE);
2199d9a729f3SWebb Scales }
2200d9a729f3SWebb Scales 
2201e2bea6dfSStephen M. Cameron static int hpsa_map_sg_chain_block(struct ctlr_info *h,
220233a2ffceSStephen M. Cameron 	struct CommandList *c)
220333a2ffceSStephen M. Cameron {
220433a2ffceSStephen M. Cameron 	struct SGDescriptor *chain_sg, *chain_block;
220533a2ffceSStephen M. Cameron 	u64 temp64;
220650a0decfSStephen M. Cameron 	u32 chain_len;
220733a2ffceSStephen M. Cameron 
220833a2ffceSStephen M. Cameron 	chain_sg = &c->SG[h->max_cmd_sg_entries - 1];
220933a2ffceSStephen M. Cameron 	chain_block = h->cmd_sg_list[c->cmdindex];
221050a0decfSStephen M. Cameron 	chain_sg->Ext = cpu_to_le32(HPSA_SG_CHAIN);
221150a0decfSStephen M. Cameron 	chain_len = sizeof(*chain_sg) *
22122b08b3e9SDon Brace 		(le16_to_cpu(c->Header.SGTotal) - h->max_cmd_sg_entries);
221350a0decfSStephen M. Cameron 	chain_sg->Len = cpu_to_le32(chain_len);
221450a0decfSStephen M. Cameron 	temp64 = pci_map_single(h->pdev, chain_block, chain_len,
221533a2ffceSStephen M. Cameron 				PCI_DMA_TODEVICE);
2216e2bea6dfSStephen M. Cameron 	if (dma_mapping_error(&h->pdev->dev, temp64)) {
2217e2bea6dfSStephen M. Cameron 		/* prevent subsequent unmapping */
221850a0decfSStephen M. Cameron 		chain_sg->Addr = cpu_to_le64(0);
2219e2bea6dfSStephen M. Cameron 		return -1;
2220e2bea6dfSStephen M. Cameron 	}
222150a0decfSStephen M. Cameron 	chain_sg->Addr = cpu_to_le64(temp64);
2222e2bea6dfSStephen M. Cameron 	return 0;
222333a2ffceSStephen M. Cameron }
222433a2ffceSStephen M. Cameron 
222533a2ffceSStephen M. Cameron static void hpsa_unmap_sg_chain_block(struct ctlr_info *h,
222633a2ffceSStephen M. Cameron 	struct CommandList *c)
222733a2ffceSStephen M. Cameron {
222833a2ffceSStephen M. Cameron 	struct SGDescriptor *chain_sg;
222933a2ffceSStephen M. Cameron 
223050a0decfSStephen M. Cameron 	if (le16_to_cpu(c->Header.SGTotal) <= h->max_cmd_sg_entries)
223133a2ffceSStephen M. Cameron 		return;
223233a2ffceSStephen M. Cameron 
223333a2ffceSStephen M. Cameron 	chain_sg = &c->SG[h->max_cmd_sg_entries - 1];
223450a0decfSStephen M. Cameron 	pci_unmap_single(h->pdev, le64_to_cpu(chain_sg->Addr),
223550a0decfSStephen M. Cameron 			le32_to_cpu(chain_sg->Len), PCI_DMA_TODEVICE);
223633a2ffceSStephen M. Cameron }
223733a2ffceSStephen M. Cameron 
2238a09c1441SScott Teel 
2239a09c1441SScott Teel /* Decode the various types of errors on ioaccel2 path.
2240a09c1441SScott Teel  * Return 1 for any error that should generate a RAID path retry.
2241a09c1441SScott Teel  * Return 0 for errors that don't require a RAID path retry.
2242a09c1441SScott Teel  */
2243a09c1441SScott Teel static int handle_ioaccel_mode2_error(struct ctlr_info *h,
2244c349775eSScott Teel 					struct CommandList *c,
2245c349775eSScott Teel 					struct scsi_cmnd *cmd,
2246ba74fdc4SDon Brace 					struct io_accel2_cmd *c2,
2247ba74fdc4SDon Brace 					struct hpsa_scsi_dev_t *dev)
2248c349775eSScott Teel {
2249c349775eSScott Teel 	int data_len;
2250a09c1441SScott Teel 	int retry = 0;
2251c40820d5SJoe Handzik 	u32 ioaccel2_resid = 0;
2252c349775eSScott Teel 
2253c349775eSScott Teel 	switch (c2->error_data.serv_response) {
2254c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_COMPLETE:
2255c349775eSScott Teel 		switch (c2->error_data.status) {
2256c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_GOOD:
2257c349775eSScott Teel 			break;
2258c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_CHK_COND:
2259ee6b1889SStephen M. Cameron 			cmd->result |= SAM_STAT_CHECK_CONDITION;
2260c349775eSScott Teel 			if (c2->error_data.data_present !=
2261ee6b1889SStephen M. Cameron 					IOACCEL2_SENSE_DATA_PRESENT) {
2262ee6b1889SStephen M. Cameron 				memset(cmd->sense_buffer, 0,
2263ee6b1889SStephen M. Cameron 					SCSI_SENSE_BUFFERSIZE);
2264c349775eSScott Teel 				break;
2265ee6b1889SStephen M. Cameron 			}
2266c349775eSScott Teel 			/* copy the sense data */
2267c349775eSScott Teel 			data_len = c2->error_data.sense_data_len;
2268c349775eSScott Teel 			if (data_len > SCSI_SENSE_BUFFERSIZE)
2269c349775eSScott Teel 				data_len = SCSI_SENSE_BUFFERSIZE;
2270c349775eSScott Teel 			if (data_len > sizeof(c2->error_data.sense_data_buff))
2271c349775eSScott Teel 				data_len =
2272c349775eSScott Teel 					sizeof(c2->error_data.sense_data_buff);
2273c349775eSScott Teel 			memcpy(cmd->sense_buffer,
2274c349775eSScott Teel 				c2->error_data.sense_data_buff, data_len);
2275a09c1441SScott Teel 			retry = 1;
2276c349775eSScott Teel 			break;
2277c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_BUSY:
2278a09c1441SScott Teel 			retry = 1;
2279c349775eSScott Teel 			break;
2280c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_RES_CON:
2281a09c1441SScott Teel 			retry = 1;
2282c349775eSScott Teel 			break;
2283c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_SET_FULL:
22844a8da22bSStephen Cameron 			retry = 1;
2285c349775eSScott Teel 			break;
2286c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_ABORTED:
2287a09c1441SScott Teel 			retry = 1;
2288c349775eSScott Teel 			break;
2289c349775eSScott Teel 		default:
2290a09c1441SScott Teel 			retry = 1;
2291c349775eSScott Teel 			break;
2292c349775eSScott Teel 		}
2293c349775eSScott Teel 		break;
2294c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_FAILURE:
2295c40820d5SJoe Handzik 		switch (c2->error_data.status) {
2296c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_IO_ERROR:
2297c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_IO_ABORTED:
2298c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_OVERRUN:
2299c40820d5SJoe Handzik 			retry = 1;
2300c40820d5SJoe Handzik 			break;
2301c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_UNDERRUN:
2302c40820d5SJoe Handzik 			cmd->result = (DID_OK << 16);		/* host byte */
2303c40820d5SJoe Handzik 			cmd->result |= (COMMAND_COMPLETE << 8);	/* msg byte */
2304c40820d5SJoe Handzik 			ioaccel2_resid = get_unaligned_le32(
2305c40820d5SJoe Handzik 						&c2->error_data.resid_cnt[0]);
2306c40820d5SJoe Handzik 			scsi_set_resid(cmd, ioaccel2_resid);
2307c40820d5SJoe Handzik 			break;
2308c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_NO_PATH_TO_DEVICE:
2309c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_INVALID_DEVICE:
2310c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_IOACCEL_DISABLED:
2311ba74fdc4SDon Brace 			/*
2312ba74fdc4SDon Brace 			 * Did an HBA disk disappear? We will eventually
2313ba74fdc4SDon Brace 			 * get a state change event from the controller but
2314ba74fdc4SDon Brace 			 * in the meantime, we need to tell the OS that the
2315ba74fdc4SDon Brace 			 * HBA disk is no longer there and stop I/O
2316ba74fdc4SDon Brace 			 * from going down. This allows the potential re-insert
2317ba74fdc4SDon Brace 			 * of the disk to get the same device node.
2318ba74fdc4SDon Brace 			 */
2319ba74fdc4SDon Brace 			if (dev->physical_device && dev->expose_device) {
2320ba74fdc4SDon Brace 				cmd->result = DID_NO_CONNECT << 16;
2321ba74fdc4SDon Brace 				dev->removed = 1;
2322ba74fdc4SDon Brace 				h->drv_req_rescan = 1;
2323ba74fdc4SDon Brace 				dev_warn(&h->pdev->dev,
2324ba74fdc4SDon Brace 					"%s: device is gone!\n", __func__);
2325ba74fdc4SDon Brace 			} else
2326ba74fdc4SDon Brace 				/*
2327ba74fdc4SDon Brace 				 * Retry by sending down the RAID path.
2328ba74fdc4SDon Brace 				 * We will get an event from ctlr to
2329ba74fdc4SDon Brace 				 * trigger rescan regardless.
2330ba74fdc4SDon Brace 				 */
2331c40820d5SJoe Handzik 				retry = 1;
2332c40820d5SJoe Handzik 			break;
2333c40820d5SJoe Handzik 		default:
2334c40820d5SJoe Handzik 			retry = 1;
2335c40820d5SJoe Handzik 		}
2336c349775eSScott Teel 		break;
2337c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_TMF_COMPLETE:
2338c349775eSScott Teel 		break;
2339c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_TMF_SUCCESS:
2340c349775eSScott Teel 		break;
2341c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_TMF_REJECTED:
2342a09c1441SScott Teel 		retry = 1;
2343c349775eSScott Teel 		break;
2344c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_TMF_WRONG_LUN:
2345c349775eSScott Teel 		break;
2346c349775eSScott Teel 	default:
2347a09c1441SScott Teel 		retry = 1;
2348c349775eSScott Teel 		break;
2349c349775eSScott Teel 	}
2350a09c1441SScott Teel 
2351a09c1441SScott Teel 	return retry;	/* retry on raid path? */
2352c349775eSScott Teel }
2353c349775eSScott Teel 
2354a58e7e53SWebb Scales static void hpsa_cmd_resolve_events(struct ctlr_info *h,
2355a58e7e53SWebb Scales 		struct CommandList *c)
2356a58e7e53SWebb Scales {
2357d604f533SWebb Scales 	bool do_wake = false;
2358d604f533SWebb Scales 
2359a58e7e53SWebb Scales 	/*
2360a58e7e53SWebb Scales 	 * Prevent the following race in the abort handler:
2361a58e7e53SWebb Scales 	 *
2362a58e7e53SWebb Scales 	 * 1. LLD is requested to abort a SCSI command
2363a58e7e53SWebb Scales 	 * 2. The SCSI command completes
2364a58e7e53SWebb Scales 	 * 3. The struct CommandList associated with step 2 is made available
2365a58e7e53SWebb Scales 	 * 4. New I/O request to LLD to another LUN re-uses struct CommandList
2366a58e7e53SWebb Scales 	 * 5. Abort handler follows scsi_cmnd->host_scribble and
2367a58e7e53SWebb Scales 	 *    finds struct CommandList and tries to aborts it
2368a58e7e53SWebb Scales 	 * Now we have aborted the wrong command.
2369a58e7e53SWebb Scales 	 *
2370d604f533SWebb Scales 	 * Reset c->scsi_cmd here so that the abort or reset handler will know
2371d604f533SWebb Scales 	 * this command has completed.  Then, check to see if the handler is
2372a58e7e53SWebb Scales 	 * waiting for this command, and, if so, wake it.
2373a58e7e53SWebb Scales 	 */
2374a58e7e53SWebb Scales 	c->scsi_cmd = SCSI_CMD_IDLE;
2375d604f533SWebb Scales 	mb();	/* Declare command idle before checking for pending events. */
2376a58e7e53SWebb Scales 	if (c->abort_pending) {
2377d604f533SWebb Scales 		do_wake = true;
2378a58e7e53SWebb Scales 		c->abort_pending = false;
2379a58e7e53SWebb Scales 	}
2380d604f533SWebb Scales 	if (c->reset_pending) {
2381d604f533SWebb Scales 		unsigned long flags;
2382d604f533SWebb Scales 		struct hpsa_scsi_dev_t *dev;
2383d604f533SWebb Scales 
2384d604f533SWebb Scales 		/*
2385d604f533SWebb Scales 		 * There appears to be a reset pending; lock the lock and
2386d604f533SWebb Scales 		 * reconfirm.  If so, then decrement the count of outstanding
2387d604f533SWebb Scales 		 * commands and wake the reset command if this is the last one.
2388d604f533SWebb Scales 		 */
2389d604f533SWebb Scales 		spin_lock_irqsave(&h->lock, flags);
2390d604f533SWebb Scales 		dev = c->reset_pending;		/* Re-fetch under the lock. */
2391d604f533SWebb Scales 		if (dev && atomic_dec_and_test(&dev->reset_cmds_out))
2392d604f533SWebb Scales 			do_wake = true;
2393d604f533SWebb Scales 		c->reset_pending = NULL;
2394d604f533SWebb Scales 		spin_unlock_irqrestore(&h->lock, flags);
2395d604f533SWebb Scales 	}
2396d604f533SWebb Scales 
2397d604f533SWebb Scales 	if (do_wake)
2398d604f533SWebb Scales 		wake_up_all(&h->event_sync_wait_queue);
2399a58e7e53SWebb Scales }
2400a58e7e53SWebb Scales 
240173153fe5SWebb Scales static void hpsa_cmd_resolve_and_free(struct ctlr_info *h,
240273153fe5SWebb Scales 				      struct CommandList *c)
240373153fe5SWebb Scales {
240473153fe5SWebb Scales 	hpsa_cmd_resolve_events(h, c);
240573153fe5SWebb Scales 	cmd_tagged_free(h, c);
240673153fe5SWebb Scales }
240773153fe5SWebb Scales 
24088a0ff92cSWebb Scales static void hpsa_cmd_free_and_done(struct ctlr_info *h,
24098a0ff92cSWebb Scales 		struct CommandList *c, struct scsi_cmnd *cmd)
24108a0ff92cSWebb Scales {
241173153fe5SWebb Scales 	hpsa_cmd_resolve_and_free(h, c);
2412d49c2077SDon Brace 	if (cmd && cmd->scsi_done)
24138a0ff92cSWebb Scales 		cmd->scsi_done(cmd);
24148a0ff92cSWebb Scales }
24158a0ff92cSWebb Scales 
24168a0ff92cSWebb Scales static void hpsa_retry_cmd(struct ctlr_info *h, struct CommandList *c)
24178a0ff92cSWebb Scales {
24188a0ff92cSWebb Scales 	INIT_WORK(&c->work, hpsa_command_resubmit_worker);
24198a0ff92cSWebb Scales 	queue_work_on(raw_smp_processor_id(), h->resubmit_wq, &c->work);
24208a0ff92cSWebb Scales }
24218a0ff92cSWebb Scales 
2422a58e7e53SWebb Scales static void hpsa_set_scsi_cmd_aborted(struct scsi_cmnd *cmd)
2423a58e7e53SWebb Scales {
2424a58e7e53SWebb Scales 	cmd->result = DID_ABORT << 16;
2425a58e7e53SWebb Scales }
2426a58e7e53SWebb Scales 
2427a58e7e53SWebb Scales static void hpsa_cmd_abort_and_free(struct ctlr_info *h, struct CommandList *c,
2428a58e7e53SWebb Scales 				    struct scsi_cmnd *cmd)
2429a58e7e53SWebb Scales {
2430a58e7e53SWebb Scales 	hpsa_set_scsi_cmd_aborted(cmd);
2431a58e7e53SWebb Scales 	dev_warn(&h->pdev->dev, "CDB %16phN was aborted with status 0x%x\n",
2432a58e7e53SWebb Scales 			 c->Request.CDB, c->err_info->ScsiStatus);
243373153fe5SWebb Scales 	hpsa_cmd_resolve_and_free(h, c);
2434a58e7e53SWebb Scales }
2435a58e7e53SWebb Scales 
2436c349775eSScott Teel static void process_ioaccel2_completion(struct ctlr_info *h,
2437c349775eSScott Teel 		struct CommandList *c, struct scsi_cmnd *cmd,
2438c349775eSScott Teel 		struct hpsa_scsi_dev_t *dev)
2439c349775eSScott Teel {
2440c349775eSScott Teel 	struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex];
2441c349775eSScott Teel 
2442c349775eSScott Teel 	/* check for good status */
2443c349775eSScott Teel 	if (likely(c2->error_data.serv_response == 0 &&
24448a0ff92cSWebb Scales 			c2->error_data.status == 0))
24458a0ff92cSWebb Scales 		return hpsa_cmd_free_and_done(h, c, cmd);
2446c349775eSScott Teel 
24478a0ff92cSWebb Scales 	/*
24488a0ff92cSWebb Scales 	 * Any RAID offload error results in retry which will use
2449c349775eSScott Teel 	 * the normal I/O path so the controller can handle whatever's
2450c349775eSScott Teel 	 * wrong.
2451c349775eSScott Teel 	 */
2452f3f01730SKevin Barnett 	if (is_logical_device(dev) &&
2453c349775eSScott Teel 		c2->error_data.serv_response ==
2454c349775eSScott Teel 			IOACCEL2_SERV_RESPONSE_FAILURE) {
2455080ef1ccSDon Brace 		if (c2->error_data.status ==
2456064d1b1dSDon Brace 			IOACCEL2_STATUS_SR_IOACCEL_DISABLED) {
2457c349775eSScott Teel 			dev->offload_enabled = 0;
2458064d1b1dSDon Brace 			dev->offload_to_be_enabled = 0;
2459064d1b1dSDon Brace 		}
24608a0ff92cSWebb Scales 
24618a0ff92cSWebb Scales 		return hpsa_retry_cmd(h, c);
2462080ef1ccSDon Brace 	}
2463080ef1ccSDon Brace 
2464ba74fdc4SDon Brace 	if (handle_ioaccel_mode2_error(h, c, cmd, c2, dev))
24658a0ff92cSWebb Scales 		return hpsa_retry_cmd(h, c);
2466080ef1ccSDon Brace 
24678a0ff92cSWebb Scales 	return hpsa_cmd_free_and_done(h, c, cmd);
2468c349775eSScott Teel }
2469c349775eSScott Teel 
24709437ac43SStephen Cameron /* Returns 0 on success, < 0 otherwise. */
24719437ac43SStephen Cameron static int hpsa_evaluate_tmf_status(struct ctlr_info *h,
24729437ac43SStephen Cameron 					struct CommandList *cp)
24739437ac43SStephen Cameron {
24749437ac43SStephen Cameron 	u8 tmf_status = cp->err_info->ScsiStatus;
24759437ac43SStephen Cameron 
24769437ac43SStephen Cameron 	switch (tmf_status) {
24779437ac43SStephen Cameron 	case CISS_TMF_COMPLETE:
24789437ac43SStephen Cameron 		/*
24799437ac43SStephen Cameron 		 * CISS_TMF_COMPLETE never happens, instead,
24809437ac43SStephen Cameron 		 * ei->CommandStatus == 0 for this case.
24819437ac43SStephen Cameron 		 */
24829437ac43SStephen Cameron 	case CISS_TMF_SUCCESS:
24839437ac43SStephen Cameron 		return 0;
24849437ac43SStephen Cameron 	case CISS_TMF_INVALID_FRAME:
24859437ac43SStephen Cameron 	case CISS_TMF_NOT_SUPPORTED:
24869437ac43SStephen Cameron 	case CISS_TMF_FAILED:
24879437ac43SStephen Cameron 	case CISS_TMF_WRONG_LUN:
24889437ac43SStephen Cameron 	case CISS_TMF_OVERLAPPED_TAG:
24899437ac43SStephen Cameron 		break;
24909437ac43SStephen Cameron 	default:
24919437ac43SStephen Cameron 		dev_warn(&h->pdev->dev, "Unknown TMF status: 0x%02x\n",
24929437ac43SStephen Cameron 				tmf_status);
24939437ac43SStephen Cameron 		break;
24949437ac43SStephen Cameron 	}
24959437ac43SStephen Cameron 	return -tmf_status;
24969437ac43SStephen Cameron }
24979437ac43SStephen Cameron 
24981fb011fbSStephen M. Cameron static void complete_scsi_command(struct CommandList *cp)
2499edd16368SStephen M. Cameron {
2500edd16368SStephen M. Cameron 	struct scsi_cmnd *cmd;
2501edd16368SStephen M. Cameron 	struct ctlr_info *h;
2502edd16368SStephen M. Cameron 	struct ErrorInfo *ei;
2503283b4a9bSStephen M. Cameron 	struct hpsa_scsi_dev_t *dev;
2504d9a729f3SWebb Scales 	struct io_accel2_cmd *c2;
2505edd16368SStephen M. Cameron 
25069437ac43SStephen Cameron 	u8 sense_key;
25079437ac43SStephen Cameron 	u8 asc;      /* additional sense code */
25089437ac43SStephen Cameron 	u8 ascq;     /* additional sense code qualifier */
2509db111e18SStephen M. Cameron 	unsigned long sense_data_size;
2510edd16368SStephen M. Cameron 
2511edd16368SStephen M. Cameron 	ei = cp->err_info;
25127fa3030cSStephen Cameron 	cmd = cp->scsi_cmd;
2513edd16368SStephen M. Cameron 	h = cp->h;
2514d49c2077SDon Brace 
2515d49c2077SDon Brace 	if (!cmd->device) {
2516d49c2077SDon Brace 		cmd->result = DID_NO_CONNECT << 16;
2517d49c2077SDon Brace 		return hpsa_cmd_free_and_done(h, cp, cmd);
2518d49c2077SDon Brace 	}
2519d49c2077SDon Brace 
2520283b4a9bSStephen M. Cameron 	dev = cmd->device->hostdata;
252145e596cdSDon Brace 	if (!dev) {
252245e596cdSDon Brace 		cmd->result = DID_NO_CONNECT << 16;
252345e596cdSDon Brace 		return hpsa_cmd_free_and_done(h, cp, cmd);
252445e596cdSDon Brace 	}
2525d9a729f3SWebb Scales 	c2 = &h->ioaccel2_cmd_pool[cp->cmdindex];
2526edd16368SStephen M. Cameron 
2527edd16368SStephen M. Cameron 	scsi_dma_unmap(cmd); /* undo the DMA mappings */
2528e1f7de0cSMatt Gates 	if ((cp->cmd_type == CMD_SCSI) &&
25292b08b3e9SDon Brace 		(le16_to_cpu(cp->Header.SGTotal) > h->max_cmd_sg_entries))
253033a2ffceSStephen M. Cameron 		hpsa_unmap_sg_chain_block(h, cp);
2531edd16368SStephen M. Cameron 
2532d9a729f3SWebb Scales 	if ((cp->cmd_type == CMD_IOACCEL2) &&
2533d9a729f3SWebb Scales 		(c2->sg[0].chain_indicator == IOACCEL2_CHAIN))
2534d9a729f3SWebb Scales 		hpsa_unmap_ioaccel2_sg_chain_block(h, c2);
2535d9a729f3SWebb Scales 
2536edd16368SStephen M. Cameron 	cmd->result = (DID_OK << 16); 		/* host byte */
2537edd16368SStephen M. Cameron 	cmd->result |= (COMMAND_COMPLETE << 8);	/* msg byte */
2538c349775eSScott Teel 
2539d49c2077SDon Brace 	if (cp->cmd_type == CMD_IOACCEL2 || cp->cmd_type == CMD_IOACCEL1) {
2540d49c2077SDon Brace 		if (dev->physical_device && dev->expose_device &&
2541d49c2077SDon Brace 			dev->removed) {
2542d49c2077SDon Brace 			cmd->result = DID_NO_CONNECT << 16;
2543d49c2077SDon Brace 			return hpsa_cmd_free_and_done(h, cp, cmd);
2544d49c2077SDon Brace 		}
2545d49c2077SDon Brace 		if (likely(cp->phys_disk != NULL))
254603383736SDon Brace 			atomic_dec(&cp->phys_disk->ioaccel_cmds_out);
2547d49c2077SDon Brace 	}
254803383736SDon Brace 
254925163bd5SWebb Scales 	/*
255025163bd5SWebb Scales 	 * We check for lockup status here as it may be set for
255125163bd5SWebb Scales 	 * CMD_SCSI, CMD_IOACCEL1 and CMD_IOACCEL2 commands by
255225163bd5SWebb Scales 	 * fail_all_oustanding_cmds()
255325163bd5SWebb Scales 	 */
255425163bd5SWebb Scales 	if (unlikely(ei->CommandStatus == CMD_CTLR_LOCKUP)) {
255525163bd5SWebb Scales 		/* DID_NO_CONNECT will prevent a retry */
255625163bd5SWebb Scales 		cmd->result = DID_NO_CONNECT << 16;
25578a0ff92cSWebb Scales 		return hpsa_cmd_free_and_done(h, cp, cmd);
255825163bd5SWebb Scales 	}
255925163bd5SWebb Scales 
2560d604f533SWebb Scales 	if ((unlikely(hpsa_is_pending_event(cp)))) {
2561d604f533SWebb Scales 		if (cp->reset_pending)
2562bfd7546cSDon Brace 			return hpsa_cmd_free_and_done(h, cp, cmd);
2563d604f533SWebb Scales 		if (cp->abort_pending)
2564d604f533SWebb Scales 			return hpsa_cmd_abort_and_free(h, cp, cmd);
2565d604f533SWebb Scales 	}
2566d604f533SWebb Scales 
2567c349775eSScott Teel 	if (cp->cmd_type == CMD_IOACCEL2)
2568c349775eSScott Teel 		return process_ioaccel2_completion(h, cp, cmd, dev);
2569c349775eSScott Teel 
25706aa4c361SRobert Elliott 	scsi_set_resid(cmd, ei->ResidualCnt);
25718a0ff92cSWebb Scales 	if (ei->CommandStatus == 0)
25728a0ff92cSWebb Scales 		return hpsa_cmd_free_and_done(h, cp, cmd);
25736aa4c361SRobert Elliott 
2574e1f7de0cSMatt Gates 	/* For I/O accelerator commands, copy over some fields to the normal
2575e1f7de0cSMatt Gates 	 * CISS header used below for error handling.
2576e1f7de0cSMatt Gates 	 */
2577e1f7de0cSMatt Gates 	if (cp->cmd_type == CMD_IOACCEL1) {
2578e1f7de0cSMatt Gates 		struct io_accel1_cmd *c = &h->ioaccel_cmd_pool[cp->cmdindex];
25792b08b3e9SDon Brace 		cp->Header.SGList = scsi_sg_count(cmd);
25802b08b3e9SDon Brace 		cp->Header.SGTotal = cpu_to_le16(cp->Header.SGList);
25812b08b3e9SDon Brace 		cp->Request.CDBLen = le16_to_cpu(c->io_flags) &
25822b08b3e9SDon Brace 			IOACCEL1_IOFLAGS_CDBLEN_MASK;
258350a0decfSStephen M. Cameron 		cp->Header.tag = c->tag;
2584e1f7de0cSMatt Gates 		memcpy(cp->Header.LUN.LunAddrBytes, c->CISS_LUN, 8);
2585e1f7de0cSMatt Gates 		memcpy(cp->Request.CDB, c->CDB, cp->Request.CDBLen);
2586283b4a9bSStephen M. Cameron 
2587283b4a9bSStephen M. Cameron 		/* Any RAID offload error results in retry which will use
2588283b4a9bSStephen M. Cameron 		 * the normal I/O path so the controller can handle whatever's
2589283b4a9bSStephen M. Cameron 		 * wrong.
2590283b4a9bSStephen M. Cameron 		 */
2591f3f01730SKevin Barnett 		if (is_logical_device(dev)) {
2592283b4a9bSStephen M. Cameron 			if (ei->CommandStatus == CMD_IOACCEL_DISABLED)
2593283b4a9bSStephen M. Cameron 				dev->offload_enabled = 0;
25948a0ff92cSWebb Scales 			return hpsa_retry_cmd(h, cp);
2595283b4a9bSStephen M. Cameron 		}
2596e1f7de0cSMatt Gates 	}
2597e1f7de0cSMatt Gates 
2598edd16368SStephen M. Cameron 	/* an error has occurred */
2599edd16368SStephen M. Cameron 	switch (ei->CommandStatus) {
2600edd16368SStephen M. Cameron 
2601edd16368SStephen M. Cameron 	case CMD_TARGET_STATUS:
26029437ac43SStephen Cameron 		cmd->result |= ei->ScsiStatus;
26039437ac43SStephen Cameron 		/* copy the sense data */
26049437ac43SStephen Cameron 		if (SCSI_SENSE_BUFFERSIZE < sizeof(ei->SenseInfo))
26059437ac43SStephen Cameron 			sense_data_size = SCSI_SENSE_BUFFERSIZE;
26069437ac43SStephen Cameron 		else
26079437ac43SStephen Cameron 			sense_data_size = sizeof(ei->SenseInfo);
26089437ac43SStephen Cameron 		if (ei->SenseLen < sense_data_size)
26099437ac43SStephen Cameron 			sense_data_size = ei->SenseLen;
26109437ac43SStephen Cameron 		memcpy(cmd->sense_buffer, ei->SenseInfo, sense_data_size);
26119437ac43SStephen Cameron 		if (ei->ScsiStatus)
26129437ac43SStephen Cameron 			decode_sense_data(ei->SenseInfo, sense_data_size,
26139437ac43SStephen Cameron 				&sense_key, &asc, &ascq);
2614edd16368SStephen M. Cameron 		if (ei->ScsiStatus == SAM_STAT_CHECK_CONDITION) {
26151d3b3609SMatt Gates 			if (sense_key == ABORTED_COMMAND) {
26162e311fbaSStephen M. Cameron 				cmd->result |= DID_SOFT_ERROR << 16;
26171d3b3609SMatt Gates 				break;
26181d3b3609SMatt Gates 			}
2619edd16368SStephen M. Cameron 			break;
2620edd16368SStephen M. Cameron 		}
2621edd16368SStephen M. Cameron 		/* Problem was not a check condition
2622edd16368SStephen M. Cameron 		 * Pass it up to the upper layers...
2623edd16368SStephen M. Cameron 		 */
2624edd16368SStephen M. Cameron 		if (ei->ScsiStatus) {
2625edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "cp %p has status 0x%x "
2626edd16368SStephen M. Cameron 				"Sense: 0x%x, ASC: 0x%x, ASCQ: 0x%x, "
2627edd16368SStephen M. Cameron 				"Returning result: 0x%x\n",
2628edd16368SStephen M. Cameron 				cp, ei->ScsiStatus,
2629edd16368SStephen M. Cameron 				sense_key, asc, ascq,
2630edd16368SStephen M. Cameron 				cmd->result);
2631edd16368SStephen M. Cameron 		} else {  /* scsi status is zero??? How??? */
2632edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "cp %p SCSI status was 0. "
2633edd16368SStephen M. Cameron 				"Returning no connection.\n", cp),
2634edd16368SStephen M. Cameron 
2635edd16368SStephen M. Cameron 			/* Ordinarily, this case should never happen,
2636edd16368SStephen M. Cameron 			 * but there is a bug in some released firmware
2637edd16368SStephen M. Cameron 			 * revisions that allows it to happen if, for
2638edd16368SStephen M. Cameron 			 * example, a 4100 backplane loses power and
2639edd16368SStephen M. Cameron 			 * the tape drive is in it.  We assume that
2640edd16368SStephen M. Cameron 			 * it's a fatal error of some kind because we
2641edd16368SStephen M. Cameron 			 * can't show that it wasn't. We will make it
2642edd16368SStephen M. Cameron 			 * look like selection timeout since that is
2643edd16368SStephen M. Cameron 			 * the most common reason for this to occur,
2644edd16368SStephen M. Cameron 			 * and it's severe enough.
2645edd16368SStephen M. Cameron 			 */
2646edd16368SStephen M. Cameron 
2647edd16368SStephen M. Cameron 			cmd->result = DID_NO_CONNECT << 16;
2648edd16368SStephen M. Cameron 		}
2649edd16368SStephen M. Cameron 		break;
2650edd16368SStephen M. Cameron 
2651edd16368SStephen M. Cameron 	case CMD_DATA_UNDERRUN: /* let mid layer handle it. */
2652edd16368SStephen M. Cameron 		break;
2653edd16368SStephen M. Cameron 	case CMD_DATA_OVERRUN:
2654f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev,
2655f42e81e1SStephen Cameron 			"CDB %16phN data overrun\n", cp->Request.CDB);
2656edd16368SStephen M. Cameron 		break;
2657edd16368SStephen M. Cameron 	case CMD_INVALID: {
2658edd16368SStephen M. Cameron 		/* print_bytes(cp, sizeof(*cp), 1, 0);
2659edd16368SStephen M. Cameron 		print_cmd(cp); */
2660edd16368SStephen M. Cameron 		/* We get CMD_INVALID if you address a non-existent device
2661edd16368SStephen M. Cameron 		 * instead of a selection timeout (no response).  You will
2662edd16368SStephen M. Cameron 		 * see this if you yank out a drive, then try to access it.
2663edd16368SStephen M. Cameron 		 * This is kind of a shame because it means that any other
2664edd16368SStephen M. Cameron 		 * CMD_INVALID (e.g. driver bug) will get interpreted as a
2665edd16368SStephen M. Cameron 		 * missing target. */
2666edd16368SStephen M. Cameron 		cmd->result = DID_NO_CONNECT << 16;
2667edd16368SStephen M. Cameron 	}
2668edd16368SStephen M. Cameron 		break;
2669edd16368SStephen M. Cameron 	case CMD_PROTOCOL_ERR:
2670256d0eaaSStephen M. Cameron 		cmd->result = DID_ERROR << 16;
2671f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN : protocol error\n",
2672f42e81e1SStephen Cameron 				cp->Request.CDB);
2673edd16368SStephen M. Cameron 		break;
2674edd16368SStephen M. Cameron 	case CMD_HARDWARE_ERR:
2675edd16368SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
2676f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN : hardware error\n",
2677f42e81e1SStephen Cameron 			cp->Request.CDB);
2678edd16368SStephen M. Cameron 		break;
2679edd16368SStephen M. Cameron 	case CMD_CONNECTION_LOST:
2680edd16368SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
2681f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN : connection lost\n",
2682f42e81e1SStephen Cameron 			cp->Request.CDB);
2683edd16368SStephen M. Cameron 		break;
2684edd16368SStephen M. Cameron 	case CMD_ABORTED:
2685a58e7e53SWebb Scales 		/* Return now to avoid calling scsi_done(). */
2686a58e7e53SWebb Scales 		return hpsa_cmd_abort_and_free(h, cp, cmd);
2687edd16368SStephen M. Cameron 	case CMD_ABORT_FAILED:
2688edd16368SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
2689f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN : abort failed\n",
2690f42e81e1SStephen Cameron 			cp->Request.CDB);
2691edd16368SStephen M. Cameron 		break;
2692edd16368SStephen M. Cameron 	case CMD_UNSOLICITED_ABORT:
2693f6e76055SStephen M. Cameron 		cmd->result = DID_SOFT_ERROR << 16; /* retry the command */
2694f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN : unsolicited abort\n",
2695f42e81e1SStephen Cameron 			cp->Request.CDB);
2696edd16368SStephen M. Cameron 		break;
2697edd16368SStephen M. Cameron 	case CMD_TIMEOUT:
2698edd16368SStephen M. Cameron 		cmd->result = DID_TIME_OUT << 16;
2699f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN timed out\n",
2700f42e81e1SStephen Cameron 			cp->Request.CDB);
2701edd16368SStephen M. Cameron 		break;
27021d5e2ed0SStephen M. Cameron 	case CMD_UNABORTABLE:
27031d5e2ed0SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
27041d5e2ed0SStephen M. Cameron 		dev_warn(&h->pdev->dev, "Command unabortable\n");
27051d5e2ed0SStephen M. Cameron 		break;
27069437ac43SStephen Cameron 	case CMD_TMF_STATUS:
27079437ac43SStephen Cameron 		if (hpsa_evaluate_tmf_status(h, cp)) /* TMF failed? */
27089437ac43SStephen Cameron 			cmd->result = DID_ERROR << 16;
27099437ac43SStephen Cameron 		break;
2710283b4a9bSStephen M. Cameron 	case CMD_IOACCEL_DISABLED:
2711283b4a9bSStephen M. Cameron 		/* This only handles the direct pass-through case since RAID
2712283b4a9bSStephen M. Cameron 		 * offload is handled above.  Just attempt a retry.
2713283b4a9bSStephen M. Cameron 		 */
2714283b4a9bSStephen M. Cameron 		cmd->result = DID_SOFT_ERROR << 16;
2715283b4a9bSStephen M. Cameron 		dev_warn(&h->pdev->dev,
2716283b4a9bSStephen M. Cameron 				"cp %p had HP SSD Smart Path error\n", cp);
2717283b4a9bSStephen M. Cameron 		break;
2718edd16368SStephen M. Cameron 	default:
2719edd16368SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
2720edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "cp %p returned unknown status %x\n",
2721edd16368SStephen M. Cameron 				cp, ei->CommandStatus);
2722edd16368SStephen M. Cameron 	}
27238a0ff92cSWebb Scales 
27248a0ff92cSWebb Scales 	return hpsa_cmd_free_and_done(h, cp, cmd);
2725edd16368SStephen M. Cameron }
2726edd16368SStephen M. Cameron 
2727edd16368SStephen M. Cameron static void hpsa_pci_unmap(struct pci_dev *pdev,
2728edd16368SStephen M. Cameron 	struct CommandList *c, int sg_used, int data_direction)
2729edd16368SStephen M. Cameron {
2730edd16368SStephen M. Cameron 	int i;
2731edd16368SStephen M. Cameron 
273250a0decfSStephen M. Cameron 	for (i = 0; i < sg_used; i++)
273350a0decfSStephen M. Cameron 		pci_unmap_single(pdev, (dma_addr_t) le64_to_cpu(c->SG[i].Addr),
273450a0decfSStephen M. Cameron 				le32_to_cpu(c->SG[i].Len),
2735edd16368SStephen M. Cameron 				data_direction);
2736edd16368SStephen M. Cameron }
2737edd16368SStephen M. Cameron 
2738a2dac136SStephen M. Cameron static int hpsa_map_one(struct pci_dev *pdev,
2739edd16368SStephen M. Cameron 		struct CommandList *cp,
2740edd16368SStephen M. Cameron 		unsigned char *buf,
2741edd16368SStephen M. Cameron 		size_t buflen,
2742edd16368SStephen M. Cameron 		int data_direction)
2743edd16368SStephen M. Cameron {
274401a02ffcSStephen M. Cameron 	u64 addr64;
2745edd16368SStephen M. Cameron 
2746edd16368SStephen M. Cameron 	if (buflen == 0 || data_direction == PCI_DMA_NONE) {
2747edd16368SStephen M. Cameron 		cp->Header.SGList = 0;
274850a0decfSStephen M. Cameron 		cp->Header.SGTotal = cpu_to_le16(0);
2749a2dac136SStephen M. Cameron 		return 0;
2750edd16368SStephen M. Cameron 	}
2751edd16368SStephen M. Cameron 
275250a0decfSStephen M. Cameron 	addr64 = pci_map_single(pdev, buf, buflen, data_direction);
2753eceaae18SShuah Khan 	if (dma_mapping_error(&pdev->dev, addr64)) {
2754a2dac136SStephen M. Cameron 		/* Prevent subsequent unmap of something never mapped */
2755eceaae18SShuah Khan 		cp->Header.SGList = 0;
275650a0decfSStephen M. Cameron 		cp->Header.SGTotal = cpu_to_le16(0);
2757a2dac136SStephen M. Cameron 		return -1;
2758eceaae18SShuah Khan 	}
275950a0decfSStephen M. Cameron 	cp->SG[0].Addr = cpu_to_le64(addr64);
276050a0decfSStephen M. Cameron 	cp->SG[0].Len = cpu_to_le32(buflen);
276150a0decfSStephen M. Cameron 	cp->SG[0].Ext = cpu_to_le32(HPSA_SG_LAST); /* we are not chaining */
276250a0decfSStephen M. Cameron 	cp->Header.SGList = 1;   /* no. SGs contig in this cmd */
276350a0decfSStephen M. Cameron 	cp->Header.SGTotal = cpu_to_le16(1); /* total sgs in cmd list */
2764a2dac136SStephen M. Cameron 	return 0;
2765edd16368SStephen M. Cameron }
2766edd16368SStephen M. Cameron 
276725163bd5SWebb Scales #define NO_TIMEOUT ((unsigned long) -1)
276825163bd5SWebb Scales #define DEFAULT_TIMEOUT 30000 /* milliseconds */
276925163bd5SWebb Scales static int hpsa_scsi_do_simple_cmd_core(struct ctlr_info *h,
277025163bd5SWebb Scales 	struct CommandList *c, int reply_queue, unsigned long timeout_msecs)
2771edd16368SStephen M. Cameron {
2772edd16368SStephen M. Cameron 	DECLARE_COMPLETION_ONSTACK(wait);
2773edd16368SStephen M. Cameron 
2774edd16368SStephen M. Cameron 	c->waiting = &wait;
277525163bd5SWebb Scales 	__enqueue_cmd_and_start_io(h, c, reply_queue);
277625163bd5SWebb Scales 	if (timeout_msecs == NO_TIMEOUT) {
277725163bd5SWebb Scales 		/* TODO: get rid of this no-timeout thing */
277825163bd5SWebb Scales 		wait_for_completion_io(&wait);
277925163bd5SWebb Scales 		return IO_OK;
278025163bd5SWebb Scales 	}
278125163bd5SWebb Scales 	if (!wait_for_completion_io_timeout(&wait,
278225163bd5SWebb Scales 					msecs_to_jiffies(timeout_msecs))) {
278325163bd5SWebb Scales 		dev_warn(&h->pdev->dev, "Command timed out.\n");
278425163bd5SWebb Scales 		return -ETIMEDOUT;
278525163bd5SWebb Scales 	}
278625163bd5SWebb Scales 	return IO_OK;
278725163bd5SWebb Scales }
278825163bd5SWebb Scales 
278925163bd5SWebb Scales static int hpsa_scsi_do_simple_cmd(struct ctlr_info *h, struct CommandList *c,
279025163bd5SWebb Scales 				   int reply_queue, unsigned long timeout_msecs)
279125163bd5SWebb Scales {
279225163bd5SWebb Scales 	if (unlikely(lockup_detected(h))) {
279325163bd5SWebb Scales 		c->err_info->CommandStatus = CMD_CTLR_LOCKUP;
279425163bd5SWebb Scales 		return IO_OK;
279525163bd5SWebb Scales 	}
279625163bd5SWebb Scales 	return hpsa_scsi_do_simple_cmd_core(h, c, reply_queue, timeout_msecs);
2797edd16368SStephen M. Cameron }
2798edd16368SStephen M. Cameron 
2799094963daSStephen M. Cameron static u32 lockup_detected(struct ctlr_info *h)
2800094963daSStephen M. Cameron {
2801094963daSStephen M. Cameron 	int cpu;
2802094963daSStephen M. Cameron 	u32 rc, *lockup_detected;
2803094963daSStephen M. Cameron 
2804094963daSStephen M. Cameron 	cpu = get_cpu();
2805094963daSStephen M. Cameron 	lockup_detected = per_cpu_ptr(h->lockup_detected, cpu);
2806094963daSStephen M. Cameron 	rc = *lockup_detected;
2807094963daSStephen M. Cameron 	put_cpu();
2808094963daSStephen M. Cameron 	return rc;
2809094963daSStephen M. Cameron }
2810094963daSStephen M. Cameron 
28119c2fc160SStephen M. Cameron #define MAX_DRIVER_CMD_RETRIES 25
281225163bd5SWebb Scales static int hpsa_scsi_do_simple_cmd_with_retry(struct ctlr_info *h,
281325163bd5SWebb Scales 	struct CommandList *c, int data_direction, unsigned long timeout_msecs)
2814edd16368SStephen M. Cameron {
28159c2fc160SStephen M. Cameron 	int backoff_time = 10, retry_count = 0;
281625163bd5SWebb Scales 	int rc;
2817edd16368SStephen M. Cameron 
2818edd16368SStephen M. Cameron 	do {
28197630abd0SJoe Perches 		memset(c->err_info, 0, sizeof(*c->err_info));
282025163bd5SWebb Scales 		rc = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE,
282125163bd5SWebb Scales 						  timeout_msecs);
282225163bd5SWebb Scales 		if (rc)
282325163bd5SWebb Scales 			break;
2824edd16368SStephen M. Cameron 		retry_count++;
28259c2fc160SStephen M. Cameron 		if (retry_count > 3) {
28269c2fc160SStephen M. Cameron 			msleep(backoff_time);
28279c2fc160SStephen M. Cameron 			if (backoff_time < 1000)
28289c2fc160SStephen M. Cameron 				backoff_time *= 2;
28299c2fc160SStephen M. Cameron 		}
2830852af20aSMatt Bondurant 	} while ((check_for_unit_attention(h, c) ||
28319c2fc160SStephen M. Cameron 			check_for_busy(h, c)) &&
28329c2fc160SStephen M. Cameron 			retry_count <= MAX_DRIVER_CMD_RETRIES);
2833edd16368SStephen M. Cameron 	hpsa_pci_unmap(h->pdev, c, 1, data_direction);
283425163bd5SWebb Scales 	if (retry_count > MAX_DRIVER_CMD_RETRIES)
283525163bd5SWebb Scales 		rc = -EIO;
283625163bd5SWebb Scales 	return rc;
2837edd16368SStephen M. Cameron }
2838edd16368SStephen M. Cameron 
2839d1e8beacSStephen M. Cameron static void hpsa_print_cmd(struct ctlr_info *h, char *txt,
2840d1e8beacSStephen M. Cameron 				struct CommandList *c)
2841edd16368SStephen M. Cameron {
2842d1e8beacSStephen M. Cameron 	const u8 *cdb = c->Request.CDB;
2843d1e8beacSStephen M. Cameron 	const u8 *lun = c->Header.LUN.LunAddrBytes;
2844edd16368SStephen M. Cameron 
2845609a70dfSRasmus Villemoes 	dev_warn(&h->pdev->dev, "%s: LUN:%8phN CDB:%16phN\n",
2846609a70dfSRasmus Villemoes 		 txt, lun, cdb);
2847d1e8beacSStephen M. Cameron }
2848d1e8beacSStephen M. Cameron 
2849d1e8beacSStephen M. Cameron static void hpsa_scsi_interpret_error(struct ctlr_info *h,
2850d1e8beacSStephen M. Cameron 			struct CommandList *cp)
2851d1e8beacSStephen M. Cameron {
2852d1e8beacSStephen M. Cameron 	const struct ErrorInfo *ei = cp->err_info;
2853d1e8beacSStephen M. Cameron 	struct device *d = &cp->h->pdev->dev;
28549437ac43SStephen Cameron 	u8 sense_key, asc, ascq;
28559437ac43SStephen Cameron 	int sense_len;
2856d1e8beacSStephen M. Cameron 
2857edd16368SStephen M. Cameron 	switch (ei->CommandStatus) {
2858edd16368SStephen M. Cameron 	case CMD_TARGET_STATUS:
28599437ac43SStephen Cameron 		if (ei->SenseLen > sizeof(ei->SenseInfo))
28609437ac43SStephen Cameron 			sense_len = sizeof(ei->SenseInfo);
28619437ac43SStephen Cameron 		else
28629437ac43SStephen Cameron 			sense_len = ei->SenseLen;
28639437ac43SStephen Cameron 		decode_sense_data(ei->SenseInfo, sense_len,
28649437ac43SStephen Cameron 					&sense_key, &asc, &ascq);
2865d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "SCSI status", cp);
2866d1e8beacSStephen M. Cameron 		if (ei->ScsiStatus == SAM_STAT_CHECK_CONDITION)
28679437ac43SStephen Cameron 			dev_warn(d, "SCSI Status = 02, Sense key = 0x%02x, ASC = 0x%02x, ASCQ = 0x%02x\n",
28689437ac43SStephen Cameron 				sense_key, asc, ascq);
2869d1e8beacSStephen M. Cameron 		else
28709437ac43SStephen Cameron 			dev_warn(d, "SCSI Status = 0x%02x\n", ei->ScsiStatus);
2871edd16368SStephen M. Cameron 		if (ei->ScsiStatus == 0)
2872edd16368SStephen M. Cameron 			dev_warn(d, "SCSI status is abnormally zero.  "
2873edd16368SStephen M. Cameron 			"(probably indicates selection timeout "
2874edd16368SStephen M. Cameron 			"reported incorrectly due to a known "
2875edd16368SStephen M. Cameron 			"firmware bug, circa July, 2001.)\n");
2876edd16368SStephen M. Cameron 		break;
2877edd16368SStephen M. Cameron 	case CMD_DATA_UNDERRUN: /* let mid layer handle it. */
2878edd16368SStephen M. Cameron 		break;
2879edd16368SStephen M. Cameron 	case CMD_DATA_OVERRUN:
2880d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "overrun condition", cp);
2881edd16368SStephen M. Cameron 		break;
2882edd16368SStephen M. Cameron 	case CMD_INVALID: {
2883edd16368SStephen M. Cameron 		/* controller unfortunately reports SCSI passthru's
2884edd16368SStephen M. Cameron 		 * to non-existent targets as invalid commands.
2885edd16368SStephen M. Cameron 		 */
2886d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "invalid command", cp);
2887d1e8beacSStephen M. Cameron 		dev_warn(d, "probably means device no longer present\n");
2888edd16368SStephen M. Cameron 		}
2889edd16368SStephen M. Cameron 		break;
2890edd16368SStephen M. Cameron 	case CMD_PROTOCOL_ERR:
2891d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "protocol error", cp);
2892edd16368SStephen M. Cameron 		break;
2893edd16368SStephen M. Cameron 	case CMD_HARDWARE_ERR:
2894d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "hardware error", cp);
2895edd16368SStephen M. Cameron 		break;
2896edd16368SStephen M. Cameron 	case CMD_CONNECTION_LOST:
2897d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "connection lost", cp);
2898edd16368SStephen M. Cameron 		break;
2899edd16368SStephen M. Cameron 	case CMD_ABORTED:
2900d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "aborted", cp);
2901edd16368SStephen M. Cameron 		break;
2902edd16368SStephen M. Cameron 	case CMD_ABORT_FAILED:
2903d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "abort failed", cp);
2904edd16368SStephen M. Cameron 		break;
2905edd16368SStephen M. Cameron 	case CMD_UNSOLICITED_ABORT:
2906d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "unsolicited abort", cp);
2907edd16368SStephen M. Cameron 		break;
2908edd16368SStephen M. Cameron 	case CMD_TIMEOUT:
2909d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "timed out", cp);
2910edd16368SStephen M. Cameron 		break;
29111d5e2ed0SStephen M. Cameron 	case CMD_UNABORTABLE:
2912d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "unabortable", cp);
29131d5e2ed0SStephen M. Cameron 		break;
291425163bd5SWebb Scales 	case CMD_CTLR_LOCKUP:
291525163bd5SWebb Scales 		hpsa_print_cmd(h, "controller lockup detected", cp);
291625163bd5SWebb Scales 		break;
2917edd16368SStephen M. Cameron 	default:
2918d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "unknown status", cp);
2919d1e8beacSStephen M. Cameron 		dev_warn(d, "Unknown command status %x\n",
2920edd16368SStephen M. Cameron 				ei->CommandStatus);
2921edd16368SStephen M. Cameron 	}
2922edd16368SStephen M. Cameron }
2923edd16368SStephen M. Cameron 
2924edd16368SStephen M. Cameron static int hpsa_scsi_do_inquiry(struct ctlr_info *h, unsigned char *scsi3addr,
2925b7bb24ebSStephen M. Cameron 			u16 page, unsigned char *buf,
2926edd16368SStephen M. Cameron 			unsigned char bufsize)
2927edd16368SStephen M. Cameron {
2928edd16368SStephen M. Cameron 	int rc = IO_OK;
2929edd16368SStephen M. Cameron 	struct CommandList *c;
2930edd16368SStephen M. Cameron 	struct ErrorInfo *ei;
2931edd16368SStephen M. Cameron 
293245fcb86eSStephen Cameron 	c = cmd_alloc(h);
2933edd16368SStephen M. Cameron 
2934a2dac136SStephen M. Cameron 	if (fill_cmd(c, HPSA_INQUIRY, h, buf, bufsize,
2935a2dac136SStephen M. Cameron 			page, scsi3addr, TYPE_CMD)) {
2936a2dac136SStephen M. Cameron 		rc = -1;
2937a2dac136SStephen M. Cameron 		goto out;
2938a2dac136SStephen M. Cameron 	}
293925163bd5SWebb Scales 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c,
2940c448ecfaSDon Brace 					PCI_DMA_FROMDEVICE, DEFAULT_TIMEOUT);
294125163bd5SWebb Scales 	if (rc)
294225163bd5SWebb Scales 		goto out;
2943edd16368SStephen M. Cameron 	ei = c->err_info;
2944edd16368SStephen M. Cameron 	if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) {
2945d1e8beacSStephen M. Cameron 		hpsa_scsi_interpret_error(h, c);
2946edd16368SStephen M. Cameron 		rc = -1;
2947edd16368SStephen M. Cameron 	}
2948a2dac136SStephen M. Cameron out:
294945fcb86eSStephen Cameron 	cmd_free(h, c);
2950edd16368SStephen M. Cameron 	return rc;
2951edd16368SStephen M. Cameron }
2952edd16368SStephen M. Cameron 
2953bf711ac6SScott Teel static int hpsa_send_reset(struct ctlr_info *h, unsigned char *scsi3addr,
295425163bd5SWebb Scales 	u8 reset_type, int reply_queue)
2955edd16368SStephen M. Cameron {
2956edd16368SStephen M. Cameron 	int rc = IO_OK;
2957edd16368SStephen M. Cameron 	struct CommandList *c;
2958edd16368SStephen M. Cameron 	struct ErrorInfo *ei;
2959edd16368SStephen M. Cameron 
296045fcb86eSStephen Cameron 	c = cmd_alloc(h);
2961edd16368SStephen M. Cameron 
2962edd16368SStephen M. Cameron 
2963a2dac136SStephen M. Cameron 	/* fill_cmd can't fail here, no data buffer to map. */
29640b9b7b6eSScott Teel 	(void) fill_cmd(c, reset_type, h, NULL, 0, 0,
2965bf711ac6SScott Teel 			scsi3addr, TYPE_MSG);
29662ef28849SDon Brace 	rc = hpsa_scsi_do_simple_cmd(h, c, reply_queue, NO_TIMEOUT);
296725163bd5SWebb Scales 	if (rc) {
296825163bd5SWebb Scales 		dev_warn(&h->pdev->dev, "Failed to send reset command\n");
296925163bd5SWebb Scales 		goto out;
297025163bd5SWebb Scales 	}
2971edd16368SStephen M. Cameron 	/* no unmap needed here because no data xfer. */
2972edd16368SStephen M. Cameron 
2973edd16368SStephen M. Cameron 	ei = c->err_info;
2974edd16368SStephen M. Cameron 	if (ei->CommandStatus != 0) {
2975d1e8beacSStephen M. Cameron 		hpsa_scsi_interpret_error(h, c);
2976edd16368SStephen M. Cameron 		rc = -1;
2977edd16368SStephen M. Cameron 	}
297825163bd5SWebb Scales out:
297945fcb86eSStephen Cameron 	cmd_free(h, c);
2980edd16368SStephen M. Cameron 	return rc;
2981edd16368SStephen M. Cameron }
2982edd16368SStephen M. Cameron 
2983d604f533SWebb Scales static bool hpsa_cmd_dev_match(struct ctlr_info *h, struct CommandList *c,
2984d604f533SWebb Scales 			       struct hpsa_scsi_dev_t *dev,
2985d604f533SWebb Scales 			       unsigned char *scsi3addr)
2986d604f533SWebb Scales {
2987d604f533SWebb Scales 	int i;
2988d604f533SWebb Scales 	bool match = false;
2989d604f533SWebb Scales 	struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex];
2990d604f533SWebb Scales 	struct hpsa_tmf_struct *ac = (struct hpsa_tmf_struct *) c2;
2991d604f533SWebb Scales 
2992d604f533SWebb Scales 	if (hpsa_is_cmd_idle(c))
2993d604f533SWebb Scales 		return false;
2994d604f533SWebb Scales 
2995d604f533SWebb Scales 	switch (c->cmd_type) {
2996d604f533SWebb Scales 	case CMD_SCSI:
2997d604f533SWebb Scales 	case CMD_IOCTL_PEND:
2998d604f533SWebb Scales 		match = !memcmp(scsi3addr, &c->Header.LUN.LunAddrBytes,
2999d604f533SWebb Scales 				sizeof(c->Header.LUN.LunAddrBytes));
3000d604f533SWebb Scales 		break;
3001d604f533SWebb Scales 
3002d604f533SWebb Scales 	case CMD_IOACCEL1:
3003d604f533SWebb Scales 	case CMD_IOACCEL2:
3004d604f533SWebb Scales 		if (c->phys_disk == dev) {
3005d604f533SWebb Scales 			/* HBA mode match */
3006d604f533SWebb Scales 			match = true;
3007d604f533SWebb Scales 		} else {
3008d604f533SWebb Scales 			/* Possible RAID mode -- check each phys dev. */
3009d604f533SWebb Scales 			/* FIXME:  Do we need to take out a lock here?  If
3010d604f533SWebb Scales 			 * so, we could just call hpsa_get_pdisk_of_ioaccel2()
3011d604f533SWebb Scales 			 * instead. */
3012d604f533SWebb Scales 			for (i = 0; i < dev->nphysical_disks && !match; i++) {
3013d604f533SWebb Scales 				/* FIXME: an alternate test might be
3014d604f533SWebb Scales 				 *
3015d604f533SWebb Scales 				 * match = dev->phys_disk[i]->ioaccel_handle
3016d604f533SWebb Scales 				 *              == c2->scsi_nexus;      */
3017d604f533SWebb Scales 				match = dev->phys_disk[i] == c->phys_disk;
3018d604f533SWebb Scales 			}
3019d604f533SWebb Scales 		}
3020d604f533SWebb Scales 		break;
3021d604f533SWebb Scales 
3022d604f533SWebb Scales 	case IOACCEL2_TMF:
3023d604f533SWebb Scales 		for (i = 0; i < dev->nphysical_disks && !match; i++) {
3024d604f533SWebb Scales 			match = dev->phys_disk[i]->ioaccel_handle ==
3025d604f533SWebb Scales 					le32_to_cpu(ac->it_nexus);
3026d604f533SWebb Scales 		}
3027d604f533SWebb Scales 		break;
3028d604f533SWebb Scales 
3029d604f533SWebb Scales 	case 0:		/* The command is in the middle of being initialized. */
3030d604f533SWebb Scales 		match = false;
3031d604f533SWebb Scales 		break;
3032d604f533SWebb Scales 
3033d604f533SWebb Scales 	default:
3034d604f533SWebb Scales 		dev_err(&h->pdev->dev, "unexpected cmd_type: %d\n",
3035d604f533SWebb Scales 			c->cmd_type);
3036d604f533SWebb Scales 		BUG();
3037d604f533SWebb Scales 	}
3038d604f533SWebb Scales 
3039d604f533SWebb Scales 	return match;
3040d604f533SWebb Scales }
3041d604f533SWebb Scales 
3042d604f533SWebb Scales static int hpsa_do_reset(struct ctlr_info *h, struct hpsa_scsi_dev_t *dev,
3043d604f533SWebb Scales 	unsigned char *scsi3addr, u8 reset_type, int reply_queue)
3044d604f533SWebb Scales {
3045d604f533SWebb Scales 	int i;
3046d604f533SWebb Scales 	int rc = 0;
3047d604f533SWebb Scales 
3048d604f533SWebb Scales 	/* We can really only handle one reset at a time */
3049d604f533SWebb Scales 	if (mutex_lock_interruptible(&h->reset_mutex) == -EINTR) {
3050d604f533SWebb Scales 		dev_warn(&h->pdev->dev, "concurrent reset wait interrupted.\n");
3051d604f533SWebb Scales 		return -EINTR;
3052d604f533SWebb Scales 	}
3053d604f533SWebb Scales 
3054d604f533SWebb Scales 	BUG_ON(atomic_read(&dev->reset_cmds_out) != 0);
3055d604f533SWebb Scales 
3056d604f533SWebb Scales 	for (i = 0; i < h->nr_cmds; i++) {
3057d604f533SWebb Scales 		struct CommandList *c = h->cmd_pool + i;
3058d604f533SWebb Scales 		int refcount = atomic_inc_return(&c->refcount);
3059d604f533SWebb Scales 
3060d604f533SWebb Scales 		if (refcount > 1 && hpsa_cmd_dev_match(h, c, dev, scsi3addr)) {
3061d604f533SWebb Scales 			unsigned long flags;
3062d604f533SWebb Scales 
3063d604f533SWebb Scales 			/*
3064d604f533SWebb Scales 			 * Mark the target command as having a reset pending,
3065d604f533SWebb Scales 			 * then lock a lock so that the command cannot complete
3066d604f533SWebb Scales 			 * while we're considering it.  If the command is not
3067d604f533SWebb Scales 			 * idle then count it; otherwise revoke the event.
3068d604f533SWebb Scales 			 */
3069d604f533SWebb Scales 			c->reset_pending = dev;
3070d604f533SWebb Scales 			spin_lock_irqsave(&h->lock, flags);	/* Implied MB */
3071d604f533SWebb Scales 			if (!hpsa_is_cmd_idle(c))
3072d604f533SWebb Scales 				atomic_inc(&dev->reset_cmds_out);
3073d604f533SWebb Scales 			else
3074d604f533SWebb Scales 				c->reset_pending = NULL;
3075d604f533SWebb Scales 			spin_unlock_irqrestore(&h->lock, flags);
3076d604f533SWebb Scales 		}
3077d604f533SWebb Scales 
3078d604f533SWebb Scales 		cmd_free(h, c);
3079d604f533SWebb Scales 	}
3080d604f533SWebb Scales 
3081d604f533SWebb Scales 	rc = hpsa_send_reset(h, scsi3addr, reset_type, reply_queue);
3082d604f533SWebb Scales 	if (!rc)
3083d604f533SWebb Scales 		wait_event(h->event_sync_wait_queue,
3084d604f533SWebb Scales 			atomic_read(&dev->reset_cmds_out) == 0 ||
3085d604f533SWebb Scales 			lockup_detected(h));
3086d604f533SWebb Scales 
3087d604f533SWebb Scales 	if (unlikely(lockup_detected(h))) {
3088d604f533SWebb Scales 		dev_warn(&h->pdev->dev,
3089d604f533SWebb Scales 			 "Controller lockup detected during reset wait\n");
3090d604f533SWebb Scales 		rc = -ENODEV;
3091d604f533SWebb Scales 	}
3092d604f533SWebb Scales 
3093d604f533SWebb Scales 	if (unlikely(rc))
3094d604f533SWebb Scales 		atomic_set(&dev->reset_cmds_out, 0);
3095bfd7546cSDon Brace 	else
30968516a2dbSDon Brace 		rc = wait_for_device_to_become_ready(h, scsi3addr, 0);
3097d604f533SWebb Scales 
3098d604f533SWebb Scales 	mutex_unlock(&h->reset_mutex);
3099d604f533SWebb Scales 	return rc;
3100d604f533SWebb Scales }
3101d604f533SWebb Scales 
3102edd16368SStephen M. Cameron static void hpsa_get_raid_level(struct ctlr_info *h,
3103edd16368SStephen M. Cameron 	unsigned char *scsi3addr, unsigned char *raid_level)
3104edd16368SStephen M. Cameron {
3105edd16368SStephen M. Cameron 	int rc;
3106edd16368SStephen M. Cameron 	unsigned char *buf;
3107edd16368SStephen M. Cameron 
3108edd16368SStephen M. Cameron 	*raid_level = RAID_UNKNOWN;
3109edd16368SStephen M. Cameron 	buf = kzalloc(64, GFP_KERNEL);
3110edd16368SStephen M. Cameron 	if (!buf)
3111edd16368SStephen M. Cameron 		return;
31128383278dSScott Teel 
31138383278dSScott Teel 	if (!hpsa_vpd_page_supported(h, scsi3addr,
31148383278dSScott Teel 		HPSA_VPD_LV_DEVICE_GEOMETRY))
31158383278dSScott Teel 		goto exit;
31168383278dSScott Teel 
31178383278dSScott Teel 	rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE |
31188383278dSScott Teel 		HPSA_VPD_LV_DEVICE_GEOMETRY, buf, 64);
31198383278dSScott Teel 
3120edd16368SStephen M. Cameron 	if (rc == 0)
3121edd16368SStephen M. Cameron 		*raid_level = buf[8];
3122edd16368SStephen M. Cameron 	if (*raid_level > RAID_UNKNOWN)
3123edd16368SStephen M. Cameron 		*raid_level = RAID_UNKNOWN;
31248383278dSScott Teel exit:
3125edd16368SStephen M. Cameron 	kfree(buf);
3126edd16368SStephen M. Cameron 	return;
3127edd16368SStephen M. Cameron }
3128edd16368SStephen M. Cameron 
3129283b4a9bSStephen M. Cameron #define HPSA_MAP_DEBUG
3130283b4a9bSStephen M. Cameron #ifdef HPSA_MAP_DEBUG
3131283b4a9bSStephen M. Cameron static void hpsa_debug_map_buff(struct ctlr_info *h, int rc,
3132283b4a9bSStephen M. Cameron 				struct raid_map_data *map_buff)
3133283b4a9bSStephen M. Cameron {
3134283b4a9bSStephen M. Cameron 	struct raid_map_disk_data *dd = &map_buff->data[0];
3135283b4a9bSStephen M. Cameron 	int map, row, col;
3136283b4a9bSStephen M. Cameron 	u16 map_cnt, row_cnt, disks_per_row;
3137283b4a9bSStephen M. Cameron 
3138283b4a9bSStephen M. Cameron 	if (rc != 0)
3139283b4a9bSStephen M. Cameron 		return;
3140283b4a9bSStephen M. Cameron 
31412ba8bfc8SStephen M. Cameron 	/* Show details only if debugging has been activated. */
31422ba8bfc8SStephen M. Cameron 	if (h->raid_offload_debug < 2)
31432ba8bfc8SStephen M. Cameron 		return;
31442ba8bfc8SStephen M. Cameron 
3145283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "structure_size = %u\n",
3146283b4a9bSStephen M. Cameron 				le32_to_cpu(map_buff->structure_size));
3147283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "volume_blk_size = %u\n",
3148283b4a9bSStephen M. Cameron 			le32_to_cpu(map_buff->volume_blk_size));
3149283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "volume_blk_cnt = 0x%llx\n",
3150283b4a9bSStephen M. Cameron 			le64_to_cpu(map_buff->volume_blk_cnt));
3151283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "physicalBlockShift = %u\n",
3152283b4a9bSStephen M. Cameron 			map_buff->phys_blk_shift);
3153283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "parity_rotation_shift = %u\n",
3154283b4a9bSStephen M. Cameron 			map_buff->parity_rotation_shift);
3155283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "strip_size = %u\n",
3156283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->strip_size));
3157283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "disk_starting_blk = 0x%llx\n",
3158283b4a9bSStephen M. Cameron 			le64_to_cpu(map_buff->disk_starting_blk));
3159283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "disk_blk_cnt = 0x%llx\n",
3160283b4a9bSStephen M. Cameron 			le64_to_cpu(map_buff->disk_blk_cnt));
3161283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "data_disks_per_row = %u\n",
3162283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->data_disks_per_row));
3163283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "metadata_disks_per_row = %u\n",
3164283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->metadata_disks_per_row));
3165283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "row_cnt = %u\n",
3166283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->row_cnt));
3167283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "layout_map_count = %u\n",
3168283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->layout_map_count));
31692b08b3e9SDon Brace 	dev_info(&h->pdev->dev, "flags = 0x%x\n",
3170dd0e19f3SScott Teel 			le16_to_cpu(map_buff->flags));
31712b08b3e9SDon Brace 	dev_info(&h->pdev->dev, "encrypytion = %s\n",
31722b08b3e9SDon Brace 			le16_to_cpu(map_buff->flags) &
31732b08b3e9SDon Brace 			RAID_MAP_FLAG_ENCRYPT_ON ?  "ON" : "OFF");
3174dd0e19f3SScott Teel 	dev_info(&h->pdev->dev, "dekindex = %u\n",
3175dd0e19f3SScott Teel 			le16_to_cpu(map_buff->dekindex));
3176283b4a9bSStephen M. Cameron 	map_cnt = le16_to_cpu(map_buff->layout_map_count);
3177283b4a9bSStephen M. Cameron 	for (map = 0; map < map_cnt; map++) {
3178283b4a9bSStephen M. Cameron 		dev_info(&h->pdev->dev, "Map%u:\n", map);
3179283b4a9bSStephen M. Cameron 		row_cnt = le16_to_cpu(map_buff->row_cnt);
3180283b4a9bSStephen M. Cameron 		for (row = 0; row < row_cnt; row++) {
3181283b4a9bSStephen M. Cameron 			dev_info(&h->pdev->dev, "  Row%u:\n", row);
3182283b4a9bSStephen M. Cameron 			disks_per_row =
3183283b4a9bSStephen M. Cameron 				le16_to_cpu(map_buff->data_disks_per_row);
3184283b4a9bSStephen M. Cameron 			for (col = 0; col < disks_per_row; col++, dd++)
3185283b4a9bSStephen M. Cameron 				dev_info(&h->pdev->dev,
3186283b4a9bSStephen M. Cameron 					"    D%02u: h=0x%04x xor=%u,%u\n",
3187283b4a9bSStephen M. Cameron 					col, dd->ioaccel_handle,
3188283b4a9bSStephen M. Cameron 					dd->xor_mult[0], dd->xor_mult[1]);
3189283b4a9bSStephen M. Cameron 			disks_per_row =
3190283b4a9bSStephen M. Cameron 				le16_to_cpu(map_buff->metadata_disks_per_row);
3191283b4a9bSStephen M. Cameron 			for (col = 0; col < disks_per_row; col++, dd++)
3192283b4a9bSStephen M. Cameron 				dev_info(&h->pdev->dev,
3193283b4a9bSStephen M. Cameron 					"    M%02u: h=0x%04x xor=%u,%u\n",
3194283b4a9bSStephen M. Cameron 					col, dd->ioaccel_handle,
3195283b4a9bSStephen M. Cameron 					dd->xor_mult[0], dd->xor_mult[1]);
3196283b4a9bSStephen M. Cameron 		}
3197283b4a9bSStephen M. Cameron 	}
3198283b4a9bSStephen M. Cameron }
3199283b4a9bSStephen M. Cameron #else
3200283b4a9bSStephen M. Cameron static void hpsa_debug_map_buff(__attribute__((unused)) struct ctlr_info *h,
3201283b4a9bSStephen M. Cameron 			__attribute__((unused)) int rc,
3202283b4a9bSStephen M. Cameron 			__attribute__((unused)) struct raid_map_data *map_buff)
3203283b4a9bSStephen M. Cameron {
3204283b4a9bSStephen M. Cameron }
3205283b4a9bSStephen M. Cameron #endif
3206283b4a9bSStephen M. Cameron 
3207283b4a9bSStephen M. Cameron static int hpsa_get_raid_map(struct ctlr_info *h,
3208283b4a9bSStephen M. Cameron 	unsigned char *scsi3addr, struct hpsa_scsi_dev_t *this_device)
3209283b4a9bSStephen M. Cameron {
3210283b4a9bSStephen M. Cameron 	int rc = 0;
3211283b4a9bSStephen M. Cameron 	struct CommandList *c;
3212283b4a9bSStephen M. Cameron 	struct ErrorInfo *ei;
3213283b4a9bSStephen M. Cameron 
321445fcb86eSStephen Cameron 	c = cmd_alloc(h);
3215bf43caf3SRobert Elliott 
3216283b4a9bSStephen M. Cameron 	if (fill_cmd(c, HPSA_GET_RAID_MAP, h, &this_device->raid_map,
3217283b4a9bSStephen M. Cameron 			sizeof(this_device->raid_map), 0,
3218283b4a9bSStephen M. Cameron 			scsi3addr, TYPE_CMD)) {
32192dd02d74SRobert Elliott 		dev_warn(&h->pdev->dev, "hpsa_get_raid_map fill_cmd failed\n");
32202dd02d74SRobert Elliott 		cmd_free(h, c);
32212dd02d74SRobert Elliott 		return -1;
3222283b4a9bSStephen M. Cameron 	}
322325163bd5SWebb Scales 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c,
3224c448ecfaSDon Brace 					PCI_DMA_FROMDEVICE, DEFAULT_TIMEOUT);
322525163bd5SWebb Scales 	if (rc)
322625163bd5SWebb Scales 		goto out;
3227283b4a9bSStephen M. Cameron 	ei = c->err_info;
3228283b4a9bSStephen M. Cameron 	if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) {
3229d1e8beacSStephen M. Cameron 		hpsa_scsi_interpret_error(h, c);
323025163bd5SWebb Scales 		rc = -1;
323125163bd5SWebb Scales 		goto out;
3232283b4a9bSStephen M. Cameron 	}
323345fcb86eSStephen Cameron 	cmd_free(h, c);
3234283b4a9bSStephen M. Cameron 
3235283b4a9bSStephen M. Cameron 	/* @todo in the future, dynamically allocate RAID map memory */
3236283b4a9bSStephen M. Cameron 	if (le32_to_cpu(this_device->raid_map.structure_size) >
3237283b4a9bSStephen M. Cameron 				sizeof(this_device->raid_map)) {
3238283b4a9bSStephen M. Cameron 		dev_warn(&h->pdev->dev, "RAID map size is too large!\n");
3239283b4a9bSStephen M. Cameron 		rc = -1;
3240283b4a9bSStephen M. Cameron 	}
3241283b4a9bSStephen M. Cameron 	hpsa_debug_map_buff(h, rc, &this_device->raid_map);
3242283b4a9bSStephen M. Cameron 	return rc;
324325163bd5SWebb Scales out:
324425163bd5SWebb Scales 	cmd_free(h, c);
324525163bd5SWebb Scales 	return rc;
3246283b4a9bSStephen M. Cameron }
3247283b4a9bSStephen M. Cameron 
3248d04e62b9SKevin Barnett static int hpsa_bmic_sense_subsystem_information(struct ctlr_info *h,
3249d04e62b9SKevin Barnett 		unsigned char scsi3addr[], u16 bmic_device_index,
3250d04e62b9SKevin Barnett 		struct bmic_sense_subsystem_info *buf, size_t bufsize)
3251d04e62b9SKevin Barnett {
3252d04e62b9SKevin Barnett 	int rc = IO_OK;
3253d04e62b9SKevin Barnett 	struct CommandList *c;
3254d04e62b9SKevin Barnett 	struct ErrorInfo *ei;
3255d04e62b9SKevin Barnett 
3256d04e62b9SKevin Barnett 	c = cmd_alloc(h);
3257d04e62b9SKevin Barnett 
3258d04e62b9SKevin Barnett 	rc = fill_cmd(c, BMIC_SENSE_SUBSYSTEM_INFORMATION, h, buf, bufsize,
3259d04e62b9SKevin Barnett 		0, RAID_CTLR_LUNID, TYPE_CMD);
3260d04e62b9SKevin Barnett 	if (rc)
3261d04e62b9SKevin Barnett 		goto out;
3262d04e62b9SKevin Barnett 
3263d04e62b9SKevin Barnett 	c->Request.CDB[2] = bmic_device_index & 0xff;
3264d04e62b9SKevin Barnett 	c->Request.CDB[9] = (bmic_device_index >> 8) & 0xff;
3265d04e62b9SKevin Barnett 
3266d04e62b9SKevin Barnett 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c,
3267c448ecfaSDon Brace 				PCI_DMA_FROMDEVICE, DEFAULT_TIMEOUT);
3268d04e62b9SKevin Barnett 	if (rc)
3269d04e62b9SKevin Barnett 		goto out;
3270d04e62b9SKevin Barnett 	ei = c->err_info;
3271d04e62b9SKevin Barnett 	if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) {
3272d04e62b9SKevin Barnett 		hpsa_scsi_interpret_error(h, c);
3273d04e62b9SKevin Barnett 		rc = -1;
3274d04e62b9SKevin Barnett 	}
3275d04e62b9SKevin Barnett out:
3276d04e62b9SKevin Barnett 	cmd_free(h, c);
3277d04e62b9SKevin Barnett 	return rc;
3278d04e62b9SKevin Barnett }
3279d04e62b9SKevin Barnett 
328066749d0dSScott Teel static int hpsa_bmic_id_controller(struct ctlr_info *h,
328166749d0dSScott Teel 	struct bmic_identify_controller *buf, size_t bufsize)
328266749d0dSScott Teel {
328366749d0dSScott Teel 	int rc = IO_OK;
328466749d0dSScott Teel 	struct CommandList *c;
328566749d0dSScott Teel 	struct ErrorInfo *ei;
328666749d0dSScott Teel 
328766749d0dSScott Teel 	c = cmd_alloc(h);
328866749d0dSScott Teel 
328966749d0dSScott Teel 	rc = fill_cmd(c, BMIC_IDENTIFY_CONTROLLER, h, buf, bufsize,
329066749d0dSScott Teel 		0, RAID_CTLR_LUNID, TYPE_CMD);
329166749d0dSScott Teel 	if (rc)
329266749d0dSScott Teel 		goto out;
329366749d0dSScott Teel 
329466749d0dSScott Teel 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c,
3295c448ecfaSDon Brace 		PCI_DMA_FROMDEVICE, DEFAULT_TIMEOUT);
329666749d0dSScott Teel 	if (rc)
329766749d0dSScott Teel 		goto out;
329866749d0dSScott Teel 	ei = c->err_info;
329966749d0dSScott Teel 	if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) {
330066749d0dSScott Teel 		hpsa_scsi_interpret_error(h, c);
330166749d0dSScott Teel 		rc = -1;
330266749d0dSScott Teel 	}
330366749d0dSScott Teel out:
330466749d0dSScott Teel 	cmd_free(h, c);
330566749d0dSScott Teel 	return rc;
330666749d0dSScott Teel }
330766749d0dSScott Teel 
330803383736SDon Brace static int hpsa_bmic_id_physical_device(struct ctlr_info *h,
330903383736SDon Brace 		unsigned char scsi3addr[], u16 bmic_device_index,
331003383736SDon Brace 		struct bmic_identify_physical_device *buf, size_t bufsize)
331103383736SDon Brace {
331203383736SDon Brace 	int rc = IO_OK;
331303383736SDon Brace 	struct CommandList *c;
331403383736SDon Brace 	struct ErrorInfo *ei;
331503383736SDon Brace 
331603383736SDon Brace 	c = cmd_alloc(h);
331703383736SDon Brace 	rc = fill_cmd(c, BMIC_IDENTIFY_PHYSICAL_DEVICE, h, buf, bufsize,
331803383736SDon Brace 		0, RAID_CTLR_LUNID, TYPE_CMD);
331903383736SDon Brace 	if (rc)
332003383736SDon Brace 		goto out;
332103383736SDon Brace 
332203383736SDon Brace 	c->Request.CDB[2] = bmic_device_index & 0xff;
332303383736SDon Brace 	c->Request.CDB[9] = (bmic_device_index >> 8) & 0xff;
332403383736SDon Brace 
332525163bd5SWebb Scales 	hpsa_scsi_do_simple_cmd_with_retry(h, c, PCI_DMA_FROMDEVICE,
3326c448ecfaSDon Brace 						DEFAULT_TIMEOUT);
332703383736SDon Brace 	ei = c->err_info;
332803383736SDon Brace 	if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) {
332903383736SDon Brace 		hpsa_scsi_interpret_error(h, c);
333003383736SDon Brace 		rc = -1;
333103383736SDon Brace 	}
333203383736SDon Brace out:
333303383736SDon Brace 	cmd_free(h, c);
3334d04e62b9SKevin Barnett 
333503383736SDon Brace 	return rc;
333603383736SDon Brace }
333703383736SDon Brace 
3338cca8f13bSDon Brace /*
3339cca8f13bSDon Brace  * get enclosure information
3340cca8f13bSDon Brace  * struct ReportExtendedLUNdata *rlep - Used for BMIC drive number
3341cca8f13bSDon Brace  * struct hpsa_scsi_dev_t *encl_dev - device entry for enclosure
3342cca8f13bSDon Brace  * Uses id_physical_device to determine the box_index.
3343cca8f13bSDon Brace  */
3344cca8f13bSDon Brace static void hpsa_get_enclosure_info(struct ctlr_info *h,
3345cca8f13bSDon Brace 			unsigned char *scsi3addr,
3346cca8f13bSDon Brace 			struct ReportExtendedLUNdata *rlep, int rle_index,
3347cca8f13bSDon Brace 			struct hpsa_scsi_dev_t *encl_dev)
3348cca8f13bSDon Brace {
3349cca8f13bSDon Brace 	int rc = -1;
3350cca8f13bSDon Brace 	struct CommandList *c = NULL;
3351cca8f13bSDon Brace 	struct ErrorInfo *ei = NULL;
3352cca8f13bSDon Brace 	struct bmic_sense_storage_box_params *bssbp = NULL;
3353cca8f13bSDon Brace 	struct bmic_identify_physical_device *id_phys = NULL;
3354cca8f13bSDon Brace 	struct ext_report_lun_entry *rle = &rlep->LUN[rle_index];
3355cca8f13bSDon Brace 	u16 bmic_device_index = 0;
3356cca8f13bSDon Brace 
3357cca8f13bSDon Brace 	bmic_device_index = GET_BMIC_DRIVE_NUMBER(&rle->lunid[0]);
3358cca8f13bSDon Brace 
33595ac517b8SDon Brace 	if (encl_dev->target == -1 || encl_dev->lun == -1) {
33605ac517b8SDon Brace 		rc = IO_OK;
33615ac517b8SDon Brace 		goto out;
33625ac517b8SDon Brace 	}
33635ac517b8SDon Brace 
336417a9e54aSDon Brace 	if (bmic_device_index == 0xFF00 || MASKED_DEVICE(&rle->lunid[0])) {
336517a9e54aSDon Brace 		rc = IO_OK;
3366cca8f13bSDon Brace 		goto out;
336717a9e54aSDon Brace 	}
3368cca8f13bSDon Brace 
3369cca8f13bSDon Brace 	bssbp = kzalloc(sizeof(*bssbp), GFP_KERNEL);
3370cca8f13bSDon Brace 	if (!bssbp)
3371cca8f13bSDon Brace 		goto out;
3372cca8f13bSDon Brace 
3373cca8f13bSDon Brace 	id_phys = kzalloc(sizeof(*id_phys), GFP_KERNEL);
3374cca8f13bSDon Brace 	if (!id_phys)
3375cca8f13bSDon Brace 		goto out;
3376cca8f13bSDon Brace 
3377cca8f13bSDon Brace 	rc = hpsa_bmic_id_physical_device(h, scsi3addr, bmic_device_index,
3378cca8f13bSDon Brace 						id_phys, sizeof(*id_phys));
3379cca8f13bSDon Brace 	if (rc) {
3380cca8f13bSDon Brace 		dev_warn(&h->pdev->dev, "%s: id_phys failed %d bdi[0x%x]\n",
3381cca8f13bSDon Brace 			__func__, encl_dev->external, bmic_device_index);
3382cca8f13bSDon Brace 		goto out;
3383cca8f13bSDon Brace 	}
3384cca8f13bSDon Brace 
3385cca8f13bSDon Brace 	c = cmd_alloc(h);
3386cca8f13bSDon Brace 
3387cca8f13bSDon Brace 	rc = fill_cmd(c, BMIC_SENSE_STORAGE_BOX_PARAMS, h, bssbp,
3388cca8f13bSDon Brace 			sizeof(*bssbp), 0, RAID_CTLR_LUNID, TYPE_CMD);
3389cca8f13bSDon Brace 
3390cca8f13bSDon Brace 	if (rc)
3391cca8f13bSDon Brace 		goto out;
3392cca8f13bSDon Brace 
3393cca8f13bSDon Brace 	if (id_phys->phys_connector[1] == 'E')
3394cca8f13bSDon Brace 		c->Request.CDB[5] = id_phys->box_index;
3395cca8f13bSDon Brace 	else
3396cca8f13bSDon Brace 		c->Request.CDB[5] = 0;
3397cca8f13bSDon Brace 
3398cca8f13bSDon Brace 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c, PCI_DMA_FROMDEVICE,
3399c448ecfaSDon Brace 						DEFAULT_TIMEOUT);
3400cca8f13bSDon Brace 	if (rc)
3401cca8f13bSDon Brace 		goto out;
3402cca8f13bSDon Brace 
3403cca8f13bSDon Brace 	ei = c->err_info;
3404cca8f13bSDon Brace 	if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) {
3405cca8f13bSDon Brace 		rc = -1;
3406cca8f13bSDon Brace 		goto out;
3407cca8f13bSDon Brace 	}
3408cca8f13bSDon Brace 
3409cca8f13bSDon Brace 	encl_dev->box[id_phys->active_path_number] = bssbp->phys_box_on_port;
3410cca8f13bSDon Brace 	memcpy(&encl_dev->phys_connector[id_phys->active_path_number],
3411cca8f13bSDon Brace 		bssbp->phys_connector, sizeof(bssbp->phys_connector));
3412cca8f13bSDon Brace 
3413cca8f13bSDon Brace 	rc = IO_OK;
3414cca8f13bSDon Brace out:
3415cca8f13bSDon Brace 	kfree(bssbp);
3416cca8f13bSDon Brace 	kfree(id_phys);
3417cca8f13bSDon Brace 
3418cca8f13bSDon Brace 	if (c)
3419cca8f13bSDon Brace 		cmd_free(h, c);
3420cca8f13bSDon Brace 
3421cca8f13bSDon Brace 	if (rc != IO_OK)
3422cca8f13bSDon Brace 		hpsa_show_dev_msg(KERN_INFO, h, encl_dev,
3423cca8f13bSDon Brace 			"Error, could not get enclosure information\n");
3424cca8f13bSDon Brace }
3425cca8f13bSDon Brace 
3426d04e62b9SKevin Barnett static u64 hpsa_get_sas_address_from_report_physical(struct ctlr_info *h,
3427d04e62b9SKevin Barnett 						unsigned char *scsi3addr)
3428d04e62b9SKevin Barnett {
3429d04e62b9SKevin Barnett 	struct ReportExtendedLUNdata *physdev;
3430d04e62b9SKevin Barnett 	u32 nphysicals;
3431d04e62b9SKevin Barnett 	u64 sa = 0;
3432d04e62b9SKevin Barnett 	int i;
3433d04e62b9SKevin Barnett 
3434d04e62b9SKevin Barnett 	physdev = kzalloc(sizeof(*physdev), GFP_KERNEL);
3435d04e62b9SKevin Barnett 	if (!physdev)
3436d04e62b9SKevin Barnett 		return 0;
3437d04e62b9SKevin Barnett 
3438d04e62b9SKevin Barnett 	if (hpsa_scsi_do_report_phys_luns(h, physdev, sizeof(*physdev))) {
3439d04e62b9SKevin Barnett 		dev_err(&h->pdev->dev, "report physical LUNs failed.\n");
3440d04e62b9SKevin Barnett 		kfree(physdev);
3441d04e62b9SKevin Barnett 		return 0;
3442d04e62b9SKevin Barnett 	}
3443d04e62b9SKevin Barnett 	nphysicals = get_unaligned_be32(physdev->LUNListLength) / 24;
3444d04e62b9SKevin Barnett 
3445d04e62b9SKevin Barnett 	for (i = 0; i < nphysicals; i++)
3446d04e62b9SKevin Barnett 		if (!memcmp(&physdev->LUN[i].lunid[0], scsi3addr, 8)) {
3447d04e62b9SKevin Barnett 			sa = get_unaligned_be64(&physdev->LUN[i].wwid[0]);
3448d04e62b9SKevin Barnett 			break;
3449d04e62b9SKevin Barnett 		}
3450d04e62b9SKevin Barnett 
3451d04e62b9SKevin Barnett 	kfree(physdev);
3452d04e62b9SKevin Barnett 
3453d04e62b9SKevin Barnett 	return sa;
3454d04e62b9SKevin Barnett }
3455d04e62b9SKevin Barnett 
3456d04e62b9SKevin Barnett static void hpsa_get_sas_address(struct ctlr_info *h, unsigned char *scsi3addr,
3457d04e62b9SKevin Barnett 					struct hpsa_scsi_dev_t *dev)
3458d04e62b9SKevin Barnett {
3459d04e62b9SKevin Barnett 	int rc;
3460d04e62b9SKevin Barnett 	u64 sa = 0;
3461d04e62b9SKevin Barnett 
3462d04e62b9SKevin Barnett 	if (is_hba_lunid(scsi3addr)) {
3463d04e62b9SKevin Barnett 		struct bmic_sense_subsystem_info *ssi;
3464d04e62b9SKevin Barnett 
3465d04e62b9SKevin Barnett 		ssi = kzalloc(sizeof(*ssi), GFP_KERNEL);
34667e8a9486SAmit Kushwaha 		if (!ssi)
3467d04e62b9SKevin Barnett 			return;
3468d04e62b9SKevin Barnett 
3469d04e62b9SKevin Barnett 		rc = hpsa_bmic_sense_subsystem_information(h,
3470d04e62b9SKevin Barnett 					scsi3addr, 0, ssi, sizeof(*ssi));
3471d04e62b9SKevin Barnett 		if (rc == 0) {
3472d04e62b9SKevin Barnett 			sa = get_unaligned_be64(ssi->primary_world_wide_id);
3473d04e62b9SKevin Barnett 			h->sas_address = sa;
3474d04e62b9SKevin Barnett 		}
3475d04e62b9SKevin Barnett 
3476d04e62b9SKevin Barnett 		kfree(ssi);
3477d04e62b9SKevin Barnett 	} else
3478d04e62b9SKevin Barnett 		sa = hpsa_get_sas_address_from_report_physical(h, scsi3addr);
3479d04e62b9SKevin Barnett 
3480d04e62b9SKevin Barnett 	dev->sas_address = sa;
3481d04e62b9SKevin Barnett }
3482d04e62b9SKevin Barnett 
3483d04e62b9SKevin Barnett /* Get a device id from inquiry page 0x83 */
34848383278dSScott Teel static bool hpsa_vpd_page_supported(struct ctlr_info *h,
34851b70150aSStephen M. Cameron 	unsigned char scsi3addr[], u8 page)
34861b70150aSStephen M. Cameron {
34871b70150aSStephen M. Cameron 	int rc;
34881b70150aSStephen M. Cameron 	int i;
34891b70150aSStephen M. Cameron 	int pages;
34901b70150aSStephen M. Cameron 	unsigned char *buf, bufsize;
34911b70150aSStephen M. Cameron 
34921b70150aSStephen M. Cameron 	buf = kzalloc(256, GFP_KERNEL);
34931b70150aSStephen M. Cameron 	if (!buf)
34948383278dSScott Teel 		return false;
34951b70150aSStephen M. Cameron 
34961b70150aSStephen M. Cameron 	/* Get the size of the page list first */
34971b70150aSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr,
34981b70150aSStephen M. Cameron 				VPD_PAGE | HPSA_VPD_SUPPORTED_PAGES,
34991b70150aSStephen M. Cameron 				buf, HPSA_VPD_HEADER_SZ);
35001b70150aSStephen M. Cameron 	if (rc != 0)
35011b70150aSStephen M. Cameron 		goto exit_unsupported;
35021b70150aSStephen M. Cameron 	pages = buf[3];
35031b70150aSStephen M. Cameron 	if ((pages + HPSA_VPD_HEADER_SZ) <= 255)
35041b70150aSStephen M. Cameron 		bufsize = pages + HPSA_VPD_HEADER_SZ;
35051b70150aSStephen M. Cameron 	else
35061b70150aSStephen M. Cameron 		bufsize = 255;
35071b70150aSStephen M. Cameron 
35081b70150aSStephen M. Cameron 	/* Get the whole VPD page list */
35091b70150aSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr,
35101b70150aSStephen M. Cameron 				VPD_PAGE | HPSA_VPD_SUPPORTED_PAGES,
35111b70150aSStephen M. Cameron 				buf, bufsize);
35121b70150aSStephen M. Cameron 	if (rc != 0)
35131b70150aSStephen M. Cameron 		goto exit_unsupported;
35141b70150aSStephen M. Cameron 
35151b70150aSStephen M. Cameron 	pages = buf[3];
35161b70150aSStephen M. Cameron 	for (i = 1; i <= pages; i++)
35171b70150aSStephen M. Cameron 		if (buf[3 + i] == page)
35181b70150aSStephen M. Cameron 			goto exit_supported;
35191b70150aSStephen M. Cameron exit_unsupported:
35201b70150aSStephen M. Cameron 	kfree(buf);
35218383278dSScott Teel 	return false;
35221b70150aSStephen M. Cameron exit_supported:
35231b70150aSStephen M. Cameron 	kfree(buf);
35248383278dSScott Teel 	return true;
35251b70150aSStephen M. Cameron }
35261b70150aSStephen M. Cameron 
3527283b4a9bSStephen M. Cameron static void hpsa_get_ioaccel_status(struct ctlr_info *h,
3528283b4a9bSStephen M. Cameron 	unsigned char *scsi3addr, struct hpsa_scsi_dev_t *this_device)
3529283b4a9bSStephen M. Cameron {
3530283b4a9bSStephen M. Cameron 	int rc;
3531283b4a9bSStephen M. Cameron 	unsigned char *buf;
3532283b4a9bSStephen M. Cameron 	u8 ioaccel_status;
3533283b4a9bSStephen M. Cameron 
3534283b4a9bSStephen M. Cameron 	this_device->offload_config = 0;
3535283b4a9bSStephen M. Cameron 	this_device->offload_enabled = 0;
353641ce4c35SStephen Cameron 	this_device->offload_to_be_enabled = 0;
3537283b4a9bSStephen M. Cameron 
3538283b4a9bSStephen M. Cameron 	buf = kzalloc(64, GFP_KERNEL);
3539283b4a9bSStephen M. Cameron 	if (!buf)
3540283b4a9bSStephen M. Cameron 		return;
35411b70150aSStephen M. Cameron 	if (!hpsa_vpd_page_supported(h, scsi3addr, HPSA_VPD_LV_IOACCEL_STATUS))
35421b70150aSStephen M. Cameron 		goto out;
3543283b4a9bSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr,
3544b7bb24ebSStephen M. Cameron 			VPD_PAGE | HPSA_VPD_LV_IOACCEL_STATUS, buf, 64);
3545283b4a9bSStephen M. Cameron 	if (rc != 0)
3546283b4a9bSStephen M. Cameron 		goto out;
3547283b4a9bSStephen M. Cameron 
3548283b4a9bSStephen M. Cameron #define IOACCEL_STATUS_BYTE 4
3549283b4a9bSStephen M. Cameron #define OFFLOAD_CONFIGURED_BIT 0x01
3550283b4a9bSStephen M. Cameron #define OFFLOAD_ENABLED_BIT 0x02
3551283b4a9bSStephen M. Cameron 	ioaccel_status = buf[IOACCEL_STATUS_BYTE];
3552283b4a9bSStephen M. Cameron 	this_device->offload_config =
3553283b4a9bSStephen M. Cameron 		!!(ioaccel_status & OFFLOAD_CONFIGURED_BIT);
3554283b4a9bSStephen M. Cameron 	if (this_device->offload_config) {
3555283b4a9bSStephen M. Cameron 		this_device->offload_enabled =
3556283b4a9bSStephen M. Cameron 			!!(ioaccel_status & OFFLOAD_ENABLED_BIT);
3557283b4a9bSStephen M. Cameron 		if (hpsa_get_raid_map(h, scsi3addr, this_device))
3558283b4a9bSStephen M. Cameron 			this_device->offload_enabled = 0;
3559283b4a9bSStephen M. Cameron 	}
356041ce4c35SStephen Cameron 	this_device->offload_to_be_enabled = this_device->offload_enabled;
3561283b4a9bSStephen M. Cameron out:
3562283b4a9bSStephen M. Cameron 	kfree(buf);
3563283b4a9bSStephen M. Cameron 	return;
3564283b4a9bSStephen M. Cameron }
3565283b4a9bSStephen M. Cameron 
3566edd16368SStephen M. Cameron /* Get the device id from inquiry page 0x83 */
3567edd16368SStephen M. Cameron static int hpsa_get_device_id(struct ctlr_info *h, unsigned char *scsi3addr,
356875d23d89SDon Brace 	unsigned char *device_id, int index, int buflen)
3569edd16368SStephen M. Cameron {
3570edd16368SStephen M. Cameron 	int rc;
3571edd16368SStephen M. Cameron 	unsigned char *buf;
3572edd16368SStephen M. Cameron 
35738383278dSScott Teel 	/* Does controller have VPD for device id? */
35748383278dSScott Teel 	if (!hpsa_vpd_page_supported(h, scsi3addr, HPSA_VPD_LV_DEVICE_ID))
35758383278dSScott Teel 		return 1; /* not supported */
35768383278dSScott Teel 
3577edd16368SStephen M. Cameron 	buf = kzalloc(64, GFP_KERNEL);
3578edd16368SStephen M. Cameron 	if (!buf)
3579a84d794dSStephen M. Cameron 		return -ENOMEM;
35808383278dSScott Teel 
35818383278dSScott Teel 	rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE |
35828383278dSScott Teel 					HPSA_VPD_LV_DEVICE_ID, buf, 64);
35838383278dSScott Teel 	if (rc == 0) {
35848383278dSScott Teel 		if (buflen > 16)
35858383278dSScott Teel 			buflen = 16;
35868383278dSScott Teel 		memcpy(device_id, &buf[8], buflen);
35878383278dSScott Teel 	}
358875d23d89SDon Brace 
3589edd16368SStephen M. Cameron 	kfree(buf);
359075d23d89SDon Brace 
35918383278dSScott Teel 	return rc; /*0 - got id,  otherwise, didn't */
3592edd16368SStephen M. Cameron }
3593edd16368SStephen M. Cameron 
3594edd16368SStephen M. Cameron static int hpsa_scsi_do_report_luns(struct ctlr_info *h, int logical,
359503383736SDon Brace 		void *buf, int bufsize,
3596edd16368SStephen M. Cameron 		int extended_response)
3597edd16368SStephen M. Cameron {
3598edd16368SStephen M. Cameron 	int rc = IO_OK;
3599edd16368SStephen M. Cameron 	struct CommandList *c;
3600edd16368SStephen M. Cameron 	unsigned char scsi3addr[8];
3601edd16368SStephen M. Cameron 	struct ErrorInfo *ei;
3602edd16368SStephen M. Cameron 
360345fcb86eSStephen Cameron 	c = cmd_alloc(h);
3604bf43caf3SRobert Elliott 
3605e89c0ae7SStephen M. Cameron 	/* address the controller */
3606e89c0ae7SStephen M. Cameron 	memset(scsi3addr, 0, sizeof(scsi3addr));
3607a2dac136SStephen M. Cameron 	if (fill_cmd(c, logical ? HPSA_REPORT_LOG : HPSA_REPORT_PHYS, h,
3608a2dac136SStephen M. Cameron 		buf, bufsize, 0, scsi3addr, TYPE_CMD)) {
3609a2dac136SStephen M. Cameron 		rc = -1;
3610a2dac136SStephen M. Cameron 		goto out;
3611a2dac136SStephen M. Cameron 	}
3612edd16368SStephen M. Cameron 	if (extended_response)
3613edd16368SStephen M. Cameron 		c->Request.CDB[1] = extended_response;
361425163bd5SWebb Scales 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c,
3615c448ecfaSDon Brace 					PCI_DMA_FROMDEVICE, DEFAULT_TIMEOUT);
361625163bd5SWebb Scales 	if (rc)
361725163bd5SWebb Scales 		goto out;
3618edd16368SStephen M. Cameron 	ei = c->err_info;
3619edd16368SStephen M. Cameron 	if (ei->CommandStatus != 0 &&
3620edd16368SStephen M. Cameron 	    ei->CommandStatus != CMD_DATA_UNDERRUN) {
3621d1e8beacSStephen M. Cameron 		hpsa_scsi_interpret_error(h, c);
3622edd16368SStephen M. Cameron 		rc = -1;
3623283b4a9bSStephen M. Cameron 	} else {
362403383736SDon Brace 		struct ReportLUNdata *rld = buf;
362503383736SDon Brace 
362603383736SDon Brace 		if (rld->extended_response_flag != extended_response) {
3627283b4a9bSStephen M. Cameron 			dev_err(&h->pdev->dev,
3628283b4a9bSStephen M. Cameron 				"report luns requested format %u, got %u\n",
3629283b4a9bSStephen M. Cameron 				extended_response,
363003383736SDon Brace 				rld->extended_response_flag);
3631283b4a9bSStephen M. Cameron 			rc = -1;
3632283b4a9bSStephen M. Cameron 		}
3633edd16368SStephen M. Cameron 	}
3634a2dac136SStephen M. Cameron out:
363545fcb86eSStephen Cameron 	cmd_free(h, c);
3636edd16368SStephen M. Cameron 	return rc;
3637edd16368SStephen M. Cameron }
3638edd16368SStephen M. Cameron 
3639edd16368SStephen M. Cameron static inline int hpsa_scsi_do_report_phys_luns(struct ctlr_info *h,
364003383736SDon Brace 		struct ReportExtendedLUNdata *buf, int bufsize)
3641edd16368SStephen M. Cameron {
36422a80d545SHannes Reinecke 	int rc;
36432a80d545SHannes Reinecke 	struct ReportLUNdata *lbuf;
36442a80d545SHannes Reinecke 
36452a80d545SHannes Reinecke 	rc = hpsa_scsi_do_report_luns(h, 0, buf, bufsize,
364603383736SDon Brace 				      HPSA_REPORT_PHYS_EXTENDED);
36472a80d545SHannes Reinecke 	if (!rc || !hpsa_allow_any)
36482a80d545SHannes Reinecke 		return rc;
36492a80d545SHannes Reinecke 
36502a80d545SHannes Reinecke 	/* REPORT PHYS EXTENDED is not supported */
36512a80d545SHannes Reinecke 	lbuf = kzalloc(sizeof(*lbuf), GFP_KERNEL);
36522a80d545SHannes Reinecke 	if (!lbuf)
36532a80d545SHannes Reinecke 		return -ENOMEM;
36542a80d545SHannes Reinecke 
36552a80d545SHannes Reinecke 	rc = hpsa_scsi_do_report_luns(h, 0, lbuf, sizeof(*lbuf), 0);
36562a80d545SHannes Reinecke 	if (!rc) {
36572a80d545SHannes Reinecke 		int i;
36582a80d545SHannes Reinecke 		u32 nphys;
36592a80d545SHannes Reinecke 
36602a80d545SHannes Reinecke 		/* Copy ReportLUNdata header */
36612a80d545SHannes Reinecke 		memcpy(buf, lbuf, 8);
36622a80d545SHannes Reinecke 		nphys = be32_to_cpu(*((__be32 *)lbuf->LUNListLength)) / 8;
36632a80d545SHannes Reinecke 		for (i = 0; i < nphys; i++)
36642a80d545SHannes Reinecke 			memcpy(buf->LUN[i].lunid, lbuf->LUN[i], 8);
36652a80d545SHannes Reinecke 	}
36662a80d545SHannes Reinecke 	kfree(lbuf);
36672a80d545SHannes Reinecke 	return rc;
3668edd16368SStephen M. Cameron }
3669edd16368SStephen M. Cameron 
3670edd16368SStephen M. Cameron static inline int hpsa_scsi_do_report_log_luns(struct ctlr_info *h,
3671edd16368SStephen M. Cameron 		struct ReportLUNdata *buf, int bufsize)
3672edd16368SStephen M. Cameron {
3673edd16368SStephen M. Cameron 	return hpsa_scsi_do_report_luns(h, 1, buf, bufsize, 0);
3674edd16368SStephen M. Cameron }
3675edd16368SStephen M. Cameron 
3676edd16368SStephen M. Cameron static inline void hpsa_set_bus_target_lun(struct hpsa_scsi_dev_t *device,
3677edd16368SStephen M. Cameron 	int bus, int target, int lun)
3678edd16368SStephen M. Cameron {
3679edd16368SStephen M. Cameron 	device->bus = bus;
3680edd16368SStephen M. Cameron 	device->target = target;
3681edd16368SStephen M. Cameron 	device->lun = lun;
3682edd16368SStephen M. Cameron }
3683edd16368SStephen M. Cameron 
36849846590eSStephen M. Cameron /* Use VPD inquiry to get details of volume status */
36859846590eSStephen M. Cameron static int hpsa_get_volume_status(struct ctlr_info *h,
36869846590eSStephen M. Cameron 					unsigned char scsi3addr[])
36879846590eSStephen M. Cameron {
36889846590eSStephen M. Cameron 	int rc;
36899846590eSStephen M. Cameron 	int status;
36909846590eSStephen M. Cameron 	int size;
36919846590eSStephen M. Cameron 	unsigned char *buf;
36929846590eSStephen M. Cameron 
36939846590eSStephen M. Cameron 	buf = kzalloc(64, GFP_KERNEL);
36949846590eSStephen M. Cameron 	if (!buf)
36959846590eSStephen M. Cameron 		return HPSA_VPD_LV_STATUS_UNSUPPORTED;
36969846590eSStephen M. Cameron 
36979846590eSStephen M. Cameron 	/* Does controller have VPD for logical volume status? */
369824a4b078SStephen M. Cameron 	if (!hpsa_vpd_page_supported(h, scsi3addr, HPSA_VPD_LV_STATUS))
36999846590eSStephen M. Cameron 		goto exit_failed;
37009846590eSStephen M. Cameron 
37019846590eSStephen M. Cameron 	/* Get the size of the VPD return buffer */
37029846590eSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | HPSA_VPD_LV_STATUS,
37039846590eSStephen M. Cameron 					buf, HPSA_VPD_HEADER_SZ);
370424a4b078SStephen M. Cameron 	if (rc != 0)
37059846590eSStephen M. Cameron 		goto exit_failed;
37069846590eSStephen M. Cameron 	size = buf[3];
37079846590eSStephen M. Cameron 
37089846590eSStephen M. Cameron 	/* Now get the whole VPD buffer */
37099846590eSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | HPSA_VPD_LV_STATUS,
37109846590eSStephen M. Cameron 					buf, size + HPSA_VPD_HEADER_SZ);
371124a4b078SStephen M. Cameron 	if (rc != 0)
37129846590eSStephen M. Cameron 		goto exit_failed;
37139846590eSStephen M. Cameron 	status = buf[4]; /* status byte */
37149846590eSStephen M. Cameron 
37159846590eSStephen M. Cameron 	kfree(buf);
37169846590eSStephen M. Cameron 	return status;
37179846590eSStephen M. Cameron exit_failed:
37189846590eSStephen M. Cameron 	kfree(buf);
37199846590eSStephen M. Cameron 	return HPSA_VPD_LV_STATUS_UNSUPPORTED;
37209846590eSStephen M. Cameron }
37219846590eSStephen M. Cameron 
37229846590eSStephen M. Cameron /* Determine offline status of a volume.
37239846590eSStephen M. Cameron  * Return either:
37249846590eSStephen M. Cameron  *  0 (not offline)
372567955ba3SStephen M. Cameron  *  0xff (offline for unknown reasons)
37269846590eSStephen M. Cameron  *  # (integer code indicating one of several NOT READY states
37279846590eSStephen M. Cameron  *     describing why a volume is to be kept offline)
37289846590eSStephen M. Cameron  */
372985b29008SDon Brace static unsigned char hpsa_volume_offline(struct ctlr_info *h,
37309846590eSStephen M. Cameron 					unsigned char scsi3addr[])
37319846590eSStephen M. Cameron {
37329846590eSStephen M. Cameron 	struct CommandList *c;
37339437ac43SStephen Cameron 	unsigned char *sense;
37349437ac43SStephen Cameron 	u8 sense_key, asc, ascq;
37359437ac43SStephen Cameron 	int sense_len;
373625163bd5SWebb Scales 	int rc, ldstat = 0;
37379846590eSStephen M. Cameron 	u16 cmd_status;
37389846590eSStephen M. Cameron 	u8 scsi_status;
37399846590eSStephen M. Cameron #define ASC_LUN_NOT_READY 0x04
37409846590eSStephen M. Cameron #define ASCQ_LUN_NOT_READY_FORMAT_IN_PROGRESS 0x04
37419846590eSStephen M. Cameron #define ASCQ_LUN_NOT_READY_INITIALIZING_CMD_REQ 0x02
37429846590eSStephen M. Cameron 
37439846590eSStephen M. Cameron 	c = cmd_alloc(h);
3744bf43caf3SRobert Elliott 
37459846590eSStephen M. Cameron 	(void) fill_cmd(c, TEST_UNIT_READY, h, NULL, 0, 0, scsi3addr, TYPE_CMD);
3746c448ecfaSDon Brace 	rc = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE,
3747c448ecfaSDon Brace 					DEFAULT_TIMEOUT);
374825163bd5SWebb Scales 	if (rc) {
374925163bd5SWebb Scales 		cmd_free(h, c);
375085b29008SDon Brace 		return HPSA_VPD_LV_STATUS_UNSUPPORTED;
375125163bd5SWebb Scales 	}
37529846590eSStephen M. Cameron 	sense = c->err_info->SenseInfo;
37539437ac43SStephen Cameron 	if (c->err_info->SenseLen > sizeof(c->err_info->SenseInfo))
37549437ac43SStephen Cameron 		sense_len = sizeof(c->err_info->SenseInfo);
37559437ac43SStephen Cameron 	else
37569437ac43SStephen Cameron 		sense_len = c->err_info->SenseLen;
37579437ac43SStephen Cameron 	decode_sense_data(sense, sense_len, &sense_key, &asc, &ascq);
37589846590eSStephen M. Cameron 	cmd_status = c->err_info->CommandStatus;
37599846590eSStephen M. Cameron 	scsi_status = c->err_info->ScsiStatus;
37609846590eSStephen M. Cameron 	cmd_free(h, c);
37619846590eSStephen M. Cameron 
37629846590eSStephen M. Cameron 	/* Determine the reason for not ready state */
37639846590eSStephen M. Cameron 	ldstat = hpsa_get_volume_status(h, scsi3addr);
37649846590eSStephen M. Cameron 
37659846590eSStephen M. Cameron 	/* Keep volume offline in certain cases: */
37669846590eSStephen M. Cameron 	switch (ldstat) {
376785b29008SDon Brace 	case HPSA_LV_FAILED:
37689846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ERASE:
37695ca01204SScott Benesh 	case HPSA_LV_NOT_AVAILABLE:
37709846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_RPI:
37719846590eSStephen M. Cameron 	case HPSA_LV_PENDING_RPI:
37729846590eSStephen M. Cameron 	case HPSA_LV_ENCRYPTED_NO_KEY:
37739846590eSStephen M. Cameron 	case HPSA_LV_PLAINTEXT_IN_ENCRYPT_ONLY_CONTROLLER:
37749846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ENCRYPTION:
37759846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ENCRYPTION_REKEYING:
37769846590eSStephen M. Cameron 	case HPSA_LV_ENCRYPTED_IN_NON_ENCRYPTED_CONTROLLER:
37779846590eSStephen M. Cameron 		return ldstat;
37789846590eSStephen M. Cameron 	case HPSA_VPD_LV_STATUS_UNSUPPORTED:
37799846590eSStephen M. Cameron 		/* If VPD status page isn't available,
37809846590eSStephen M. Cameron 		 * use ASC/ASCQ to determine state
37819846590eSStephen M. Cameron 		 */
37829846590eSStephen M. Cameron 		if ((ascq == ASCQ_LUN_NOT_READY_FORMAT_IN_PROGRESS) ||
37839846590eSStephen M. Cameron 			(ascq == ASCQ_LUN_NOT_READY_INITIALIZING_CMD_REQ))
37849846590eSStephen M. Cameron 			return ldstat;
37859846590eSStephen M. Cameron 		break;
37869846590eSStephen M. Cameron 	default:
37879846590eSStephen M. Cameron 		break;
37889846590eSStephen M. Cameron 	}
378985b29008SDon Brace 	return HPSA_LV_OK;
37909846590eSStephen M. Cameron }
37919846590eSStephen M. Cameron 
37929b5c48c2SStephen Cameron /*
37939b5c48c2SStephen Cameron  * Find out if a logical device supports aborts by simply trying one.
37949b5c48c2SStephen Cameron  * Smart Array may claim not to support aborts on logical drives, but
37959b5c48c2SStephen Cameron  * if a MSA2000 * is connected, the drives on that will be presented
37969b5c48c2SStephen Cameron  * by the Smart Array as logical drives, and aborts may be sent to
37979b5c48c2SStephen Cameron  * those devices successfully.  So the simplest way to find out is
37989b5c48c2SStephen Cameron  * to simply try an abort and see how the device responds.
37999b5c48c2SStephen Cameron  */
38009b5c48c2SStephen Cameron static int hpsa_device_supports_aborts(struct ctlr_info *h,
38019b5c48c2SStephen Cameron 					unsigned char *scsi3addr)
38029b5c48c2SStephen Cameron {
38039b5c48c2SStephen Cameron 	struct CommandList *c;
38049b5c48c2SStephen Cameron 	struct ErrorInfo *ei;
38059b5c48c2SStephen Cameron 	int rc = 0;
38069b5c48c2SStephen Cameron 
38079b5c48c2SStephen Cameron 	u64 tag = (u64) -1; /* bogus tag */
38089b5c48c2SStephen Cameron 
38099b5c48c2SStephen Cameron 	/* Assume that physical devices support aborts */
38109b5c48c2SStephen Cameron 	if (!is_logical_dev_addr_mode(scsi3addr))
38119b5c48c2SStephen Cameron 		return 1;
38129b5c48c2SStephen Cameron 
38139b5c48c2SStephen Cameron 	c = cmd_alloc(h);
3814bf43caf3SRobert Elliott 
38159b5c48c2SStephen Cameron 	(void) fill_cmd(c, HPSA_ABORT_MSG, h, &tag, 0, 0, scsi3addr, TYPE_MSG);
3816c448ecfaSDon Brace 	(void) hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE,
3817c448ecfaSDon Brace 					DEFAULT_TIMEOUT);
38189b5c48c2SStephen Cameron 	/* no unmap needed here because no data xfer. */
38199b5c48c2SStephen Cameron 	ei = c->err_info;
38209b5c48c2SStephen Cameron 	switch (ei->CommandStatus) {
38219b5c48c2SStephen Cameron 	case CMD_INVALID:
38229b5c48c2SStephen Cameron 		rc = 0;
38239b5c48c2SStephen Cameron 		break;
38249b5c48c2SStephen Cameron 	case CMD_UNABORTABLE:
38259b5c48c2SStephen Cameron 	case CMD_ABORT_FAILED:
38269b5c48c2SStephen Cameron 		rc = 1;
38279b5c48c2SStephen Cameron 		break;
38289437ac43SStephen Cameron 	case CMD_TMF_STATUS:
38299437ac43SStephen Cameron 		rc = hpsa_evaluate_tmf_status(h, c);
38309437ac43SStephen Cameron 		break;
38319b5c48c2SStephen Cameron 	default:
38329b5c48c2SStephen Cameron 		rc = 0;
38339b5c48c2SStephen Cameron 		break;
38349b5c48c2SStephen Cameron 	}
38359b5c48c2SStephen Cameron 	cmd_free(h, c);
38369b5c48c2SStephen Cameron 	return rc;
38379b5c48c2SStephen Cameron }
38389b5c48c2SStephen Cameron 
3839edd16368SStephen M. Cameron static int hpsa_update_device_info(struct ctlr_info *h,
38400b0e1d6cSStephen M. Cameron 	unsigned char scsi3addr[], struct hpsa_scsi_dev_t *this_device,
38410b0e1d6cSStephen M. Cameron 	unsigned char *is_OBDR_device)
3842edd16368SStephen M. Cameron {
38430b0e1d6cSStephen M. Cameron 
38440b0e1d6cSStephen M. Cameron #define OBDR_SIG_OFFSET 43
38450b0e1d6cSStephen M. Cameron #define OBDR_TAPE_SIG "$DR-10"
38460b0e1d6cSStephen M. Cameron #define OBDR_SIG_LEN (sizeof(OBDR_TAPE_SIG) - 1)
38470b0e1d6cSStephen M. Cameron #define OBDR_TAPE_INQ_SIZE (OBDR_SIG_OFFSET + OBDR_SIG_LEN)
38480b0e1d6cSStephen M. Cameron 
3849ea6d3bc3SStephen M. Cameron 	unsigned char *inq_buff;
38500b0e1d6cSStephen M. Cameron 	unsigned char *obdr_sig;
3851683fc444SDon Brace 	int rc = 0;
3852edd16368SStephen M. Cameron 
3853ea6d3bc3SStephen M. Cameron 	inq_buff = kzalloc(OBDR_TAPE_INQ_SIZE, GFP_KERNEL);
3854683fc444SDon Brace 	if (!inq_buff) {
3855683fc444SDon Brace 		rc = -ENOMEM;
3856edd16368SStephen M. Cameron 		goto bail_out;
3857683fc444SDon Brace 	}
3858edd16368SStephen M. Cameron 
3859edd16368SStephen M. Cameron 	/* Do an inquiry to the device to see what it is. */
3860edd16368SStephen M. Cameron 	if (hpsa_scsi_do_inquiry(h, scsi3addr, 0, inq_buff,
3861edd16368SStephen M. Cameron 		(unsigned char) OBDR_TAPE_INQ_SIZE) != 0) {
3862edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev,
386385b29008SDon Brace 			"%s: inquiry failed, device will be skipped.\n",
386485b29008SDon Brace 			__func__);
386585b29008SDon Brace 		rc = HPSA_INQUIRY_FAILED;
3866edd16368SStephen M. Cameron 		goto bail_out;
3867edd16368SStephen M. Cameron 	}
3868edd16368SStephen M. Cameron 
38694af61e4fSDon Brace 	scsi_sanitize_inquiry_string(&inq_buff[8], 8);
38704af61e4fSDon Brace 	scsi_sanitize_inquiry_string(&inq_buff[16], 16);
387175d23d89SDon Brace 
3872edd16368SStephen M. Cameron 	this_device->devtype = (inq_buff[0] & 0x1f);
3873edd16368SStephen M. Cameron 	memcpy(this_device->scsi3addr, scsi3addr, 8);
3874edd16368SStephen M. Cameron 	memcpy(this_device->vendor, &inq_buff[8],
3875edd16368SStephen M. Cameron 		sizeof(this_device->vendor));
3876edd16368SStephen M. Cameron 	memcpy(this_device->model, &inq_buff[16],
3877edd16368SStephen M. Cameron 		sizeof(this_device->model));
38787630b3a5SHannes Reinecke 	this_device->rev = inq_buff[2];
3879edd16368SStephen M. Cameron 	memset(this_device->device_id, 0,
3880edd16368SStephen M. Cameron 		sizeof(this_device->device_id));
38818383278dSScott Teel 	if (hpsa_get_device_id(h, scsi3addr, this_device->device_id, 8,
38828383278dSScott Teel 		sizeof(this_device->device_id)))
38838383278dSScott Teel 		dev_err(&h->pdev->dev,
38848383278dSScott Teel 			"hpsa%d: %s: can't get device id for host %d:C0:T%d:L%d\t%s\t%.16s\n",
38858383278dSScott Teel 			h->ctlr, __func__,
38868383278dSScott Teel 			h->scsi_host->host_no,
38878383278dSScott Teel 			this_device->target, this_device->lun,
38888383278dSScott Teel 			scsi_device_type(this_device->devtype),
38898383278dSScott Teel 			this_device->model);
3890edd16368SStephen M. Cameron 
3891af15ed36SDon Brace 	if ((this_device->devtype == TYPE_DISK ||
3892af15ed36SDon Brace 		this_device->devtype == TYPE_ZBC) &&
3893283b4a9bSStephen M. Cameron 		is_logical_dev_addr_mode(scsi3addr)) {
389485b29008SDon Brace 		unsigned char volume_offline;
389567955ba3SStephen M. Cameron 
3896edd16368SStephen M. Cameron 		hpsa_get_raid_level(h, scsi3addr, &this_device->raid_level);
3897283b4a9bSStephen M. Cameron 		if (h->fw_support & MISC_FW_RAID_OFFLOAD_BASIC)
3898283b4a9bSStephen M. Cameron 			hpsa_get_ioaccel_status(h, scsi3addr, this_device);
389967955ba3SStephen M. Cameron 		volume_offline = hpsa_volume_offline(h, scsi3addr);
3900eb94588dSTomas Henzl 		this_device->volume_offline = volume_offline;
390185b29008SDon Brace 		if (volume_offline == HPSA_LV_FAILED) {
390285b29008SDon Brace 			rc = HPSA_LV_FAILED;
390385b29008SDon Brace 			dev_err(&h->pdev->dev,
390485b29008SDon Brace 				"%s: LV failed, device will be skipped.\n",
390585b29008SDon Brace 				__func__);
390685b29008SDon Brace 			goto bail_out;
390785b29008SDon Brace 		}
3908283b4a9bSStephen M. Cameron 	} else {
3909edd16368SStephen M. Cameron 		this_device->raid_level = RAID_UNKNOWN;
3910283b4a9bSStephen M. Cameron 		this_device->offload_config = 0;
3911283b4a9bSStephen M. Cameron 		this_device->offload_enabled = 0;
391241ce4c35SStephen Cameron 		this_device->offload_to_be_enabled = 0;
3913a3144e0bSJoe Handzik 		this_device->hba_ioaccel_enabled = 0;
39149846590eSStephen M. Cameron 		this_device->volume_offline = 0;
391503383736SDon Brace 		this_device->queue_depth = h->nr_cmds;
3916283b4a9bSStephen M. Cameron 	}
3917edd16368SStephen M. Cameron 
39180b0e1d6cSStephen M. Cameron 	if (is_OBDR_device) {
39190b0e1d6cSStephen M. Cameron 		/* See if this is a One-Button-Disaster-Recovery device
39200b0e1d6cSStephen M. Cameron 		 * by looking for "$DR-10" at offset 43 in inquiry data.
39210b0e1d6cSStephen M. Cameron 		 */
39220b0e1d6cSStephen M. Cameron 		obdr_sig = &inq_buff[OBDR_SIG_OFFSET];
39230b0e1d6cSStephen M. Cameron 		*is_OBDR_device = (this_device->devtype == TYPE_ROM &&
39240b0e1d6cSStephen M. Cameron 					strncmp(obdr_sig, OBDR_TAPE_SIG,
39250b0e1d6cSStephen M. Cameron 						OBDR_SIG_LEN) == 0);
39260b0e1d6cSStephen M. Cameron 	}
3927edd16368SStephen M. Cameron 	kfree(inq_buff);
3928edd16368SStephen M. Cameron 	return 0;
3929edd16368SStephen M. Cameron 
3930edd16368SStephen M. Cameron bail_out:
3931edd16368SStephen M. Cameron 	kfree(inq_buff);
3932683fc444SDon Brace 	return rc;
3933edd16368SStephen M. Cameron }
3934edd16368SStephen M. Cameron 
39359b5c48c2SStephen Cameron static void hpsa_update_device_supports_aborts(struct ctlr_info *h,
39369b5c48c2SStephen Cameron 			struct hpsa_scsi_dev_t *dev, u8 *scsi3addr)
39379b5c48c2SStephen Cameron {
39389b5c48c2SStephen Cameron 	unsigned long flags;
39399b5c48c2SStephen Cameron 	int rc, entry;
39409b5c48c2SStephen Cameron 	/*
39419b5c48c2SStephen Cameron 	 * See if this device supports aborts.  If we already know
39429b5c48c2SStephen Cameron 	 * the device, we already know if it supports aborts, otherwise
39439b5c48c2SStephen Cameron 	 * we have to find out if it supports aborts by trying one.
39449b5c48c2SStephen Cameron 	 */
39459b5c48c2SStephen Cameron 	spin_lock_irqsave(&h->devlock, flags);
39469b5c48c2SStephen Cameron 	rc = hpsa_scsi_find_entry(dev, h->dev, h->ndevices, &entry);
39479b5c48c2SStephen Cameron 	if ((rc == DEVICE_SAME || rc == DEVICE_UPDATED) &&
39489b5c48c2SStephen Cameron 		entry >= 0 && entry < h->ndevices) {
39499b5c48c2SStephen Cameron 		dev->supports_aborts = h->dev[entry]->supports_aborts;
39509b5c48c2SStephen Cameron 		spin_unlock_irqrestore(&h->devlock, flags);
39519b5c48c2SStephen Cameron 	} else {
39529b5c48c2SStephen Cameron 		spin_unlock_irqrestore(&h->devlock, flags);
39539b5c48c2SStephen Cameron 		dev->supports_aborts =
39549b5c48c2SStephen Cameron 				hpsa_device_supports_aborts(h, scsi3addr);
39559b5c48c2SStephen Cameron 		if (dev->supports_aborts < 0)
39569b5c48c2SStephen Cameron 			dev->supports_aborts = 0;
39579b5c48c2SStephen Cameron 	}
39589b5c48c2SStephen Cameron }
39599b5c48c2SStephen Cameron 
3960c795505aSKevin Barnett /*
3961c795505aSKevin Barnett  * Helper function to assign bus, target, lun mapping of devices.
3962edd16368SStephen M. Cameron  * Logical drive target and lun are assigned at this time, but
3963edd16368SStephen M. Cameron  * physical device lun and target assignment are deferred (assigned
3964edd16368SStephen M. Cameron  * in hpsa_find_target_lun, called by hpsa_scsi_add_entry.)
3965edd16368SStephen M. Cameron */
3966edd16368SStephen M. Cameron static void figure_bus_target_lun(struct ctlr_info *h,
39671f310bdeSStephen M. Cameron 	u8 *lunaddrbytes, struct hpsa_scsi_dev_t *device)
3968edd16368SStephen M. Cameron {
3969c795505aSKevin Barnett 	u32 lunid = get_unaligned_le32(lunaddrbytes);
3970edd16368SStephen M. Cameron 
39711f310bdeSStephen M. Cameron 	if (!is_logical_dev_addr_mode(lunaddrbytes)) {
39721f310bdeSStephen M. Cameron 		/* physical device, target and lun filled in later */
39737630b3a5SHannes Reinecke 		if (is_hba_lunid(lunaddrbytes)) {
39747630b3a5SHannes Reinecke 			int bus = HPSA_HBA_BUS;
39757630b3a5SHannes Reinecke 
39767630b3a5SHannes Reinecke 			if (!device->rev)
39777630b3a5SHannes Reinecke 				bus = HPSA_LEGACY_HBA_BUS;
3978c795505aSKevin Barnett 			hpsa_set_bus_target_lun(device,
39797630b3a5SHannes Reinecke 					bus, 0, lunid & 0x3fff);
39807630b3a5SHannes Reinecke 		} else
39811f310bdeSStephen M. Cameron 			/* defer target, lun assignment for physical devices */
3982c795505aSKevin Barnett 			hpsa_set_bus_target_lun(device,
3983c795505aSKevin Barnett 					HPSA_PHYSICAL_DEVICE_BUS, -1, -1);
39841f310bdeSStephen M. Cameron 		return;
39851f310bdeSStephen M. Cameron 	}
39861f310bdeSStephen M. Cameron 	/* It's a logical device */
398766749d0dSScott Teel 	if (device->external) {
39881f310bdeSStephen M. Cameron 		hpsa_set_bus_target_lun(device,
3989c795505aSKevin Barnett 			HPSA_EXTERNAL_RAID_VOLUME_BUS, (lunid >> 16) & 0x3fff,
3990c795505aSKevin Barnett 			lunid & 0x00ff);
39911f310bdeSStephen M. Cameron 		return;
3992339b2b14SStephen M. Cameron 	}
3993c795505aSKevin Barnett 	hpsa_set_bus_target_lun(device, HPSA_RAID_VOLUME_BUS,
3994c795505aSKevin Barnett 				0, lunid & 0x3fff);
3995edd16368SStephen M. Cameron }
3996edd16368SStephen M. Cameron 
3997edd16368SStephen M. Cameron 
3998edd16368SStephen M. Cameron /*
399954b6e9e9SScott Teel  * Get address of physical disk used for an ioaccel2 mode command:
400054b6e9e9SScott Teel  *	1. Extract ioaccel2 handle from the command.
400154b6e9e9SScott Teel  *	2. Find a matching ioaccel2 handle from list of physical disks.
400254b6e9e9SScott Teel  *	3. Return:
400354b6e9e9SScott Teel  *		1 and set scsi3addr to address of matching physical
400454b6e9e9SScott Teel  *		0 if no matching physical disk was found.
400554b6e9e9SScott Teel  */
400654b6e9e9SScott Teel static int hpsa_get_pdisk_of_ioaccel2(struct ctlr_info *h,
400754b6e9e9SScott Teel 	struct CommandList *ioaccel2_cmd_to_abort, unsigned char *scsi3addr)
400854b6e9e9SScott Teel {
400941ce4c35SStephen Cameron 	struct io_accel2_cmd *c2 =
401041ce4c35SStephen Cameron 			&h->ioaccel2_cmd_pool[ioaccel2_cmd_to_abort->cmdindex];
401141ce4c35SStephen Cameron 	unsigned long flags;
401254b6e9e9SScott Teel 	int i;
401354b6e9e9SScott Teel 
401441ce4c35SStephen Cameron 	spin_lock_irqsave(&h->devlock, flags);
401541ce4c35SStephen Cameron 	for (i = 0; i < h->ndevices; i++)
401641ce4c35SStephen Cameron 		if (h->dev[i]->ioaccel_handle == le32_to_cpu(c2->scsi_nexus)) {
401741ce4c35SStephen Cameron 			memcpy(scsi3addr, h->dev[i]->scsi3addr,
401841ce4c35SStephen Cameron 				sizeof(h->dev[i]->scsi3addr));
401941ce4c35SStephen Cameron 			spin_unlock_irqrestore(&h->devlock, flags);
402054b6e9e9SScott Teel 			return 1;
402154b6e9e9SScott Teel 		}
402241ce4c35SStephen Cameron 	spin_unlock_irqrestore(&h->devlock, flags);
402341ce4c35SStephen Cameron 	return 0;
402441ce4c35SStephen Cameron }
402541ce4c35SStephen Cameron 
402666749d0dSScott Teel static int  figure_external_status(struct ctlr_info *h, int raid_ctlr_position,
402766749d0dSScott Teel 	int i, int nphysicals, int nlocal_logicals)
402866749d0dSScott Teel {
402966749d0dSScott Teel 	/* In report logicals, local logicals are listed first,
403066749d0dSScott Teel 	* then any externals.
403166749d0dSScott Teel 	*/
403266749d0dSScott Teel 	int logicals_start = nphysicals + (raid_ctlr_position == 0);
403366749d0dSScott Teel 
403466749d0dSScott Teel 	if (i == raid_ctlr_position)
403566749d0dSScott Teel 		return 0;
403666749d0dSScott Teel 
403766749d0dSScott Teel 	if (i < logicals_start)
403866749d0dSScott Teel 		return 0;
403966749d0dSScott Teel 
404066749d0dSScott Teel 	/* i is in logicals range, but still within local logicals */
404166749d0dSScott Teel 	if ((i - nphysicals - (raid_ctlr_position == 0)) < nlocal_logicals)
404266749d0dSScott Teel 		return 0;
404366749d0dSScott Teel 
404466749d0dSScott Teel 	return 1; /* it's an external lun */
404566749d0dSScott Teel }
404666749d0dSScott Teel 
404754b6e9e9SScott Teel /*
4048edd16368SStephen M. Cameron  * Do CISS_REPORT_PHYS and CISS_REPORT_LOG.  Data is returned in physdev,
4049edd16368SStephen M. Cameron  * logdev.  The number of luns in physdev and logdev are returned in
4050edd16368SStephen M. Cameron  * *nphysicals and *nlogicals, respectively.
4051edd16368SStephen M. Cameron  * Returns 0 on success, -1 otherwise.
4052edd16368SStephen M. Cameron  */
4053edd16368SStephen M. Cameron static int hpsa_gather_lun_info(struct ctlr_info *h,
405403383736SDon Brace 	struct ReportExtendedLUNdata *physdev, u32 *nphysicals,
405501a02ffcSStephen M. Cameron 	struct ReportLUNdata *logdev, u32 *nlogicals)
4056edd16368SStephen M. Cameron {
405703383736SDon Brace 	if (hpsa_scsi_do_report_phys_luns(h, physdev, sizeof(*physdev))) {
4058edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "report physical LUNs failed.\n");
4059edd16368SStephen M. Cameron 		return -1;
4060edd16368SStephen M. Cameron 	}
406103383736SDon Brace 	*nphysicals = be32_to_cpu(*((__be32 *)physdev->LUNListLength)) / 24;
4062edd16368SStephen M. Cameron 	if (*nphysicals > HPSA_MAX_PHYS_LUN) {
406303383736SDon Brace 		dev_warn(&h->pdev->dev, "maximum physical LUNs (%d) exceeded. %d LUNs ignored.\n",
406403383736SDon Brace 			HPSA_MAX_PHYS_LUN, *nphysicals - HPSA_MAX_PHYS_LUN);
4065edd16368SStephen M. Cameron 		*nphysicals = HPSA_MAX_PHYS_LUN;
4066edd16368SStephen M. Cameron 	}
406703383736SDon Brace 	if (hpsa_scsi_do_report_log_luns(h, logdev, sizeof(*logdev))) {
4068edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "report logical LUNs failed.\n");
4069edd16368SStephen M. Cameron 		return -1;
4070edd16368SStephen M. Cameron 	}
40716df1e954SStephen M. Cameron 	*nlogicals = be32_to_cpu(*((__be32 *) logdev->LUNListLength)) / 8;
4072edd16368SStephen M. Cameron 	/* Reject Logicals in excess of our max capability. */
4073edd16368SStephen M. Cameron 	if (*nlogicals > HPSA_MAX_LUN) {
4074edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev,
4075edd16368SStephen M. Cameron 			"maximum logical LUNs (%d) exceeded.  "
4076edd16368SStephen M. Cameron 			"%d LUNs ignored.\n", HPSA_MAX_LUN,
4077edd16368SStephen M. Cameron 			*nlogicals - HPSA_MAX_LUN);
4078edd16368SStephen M. Cameron 			*nlogicals = HPSA_MAX_LUN;
4079edd16368SStephen M. Cameron 	}
4080edd16368SStephen M. Cameron 	if (*nlogicals + *nphysicals > HPSA_MAX_PHYS_LUN) {
4081edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev,
4082edd16368SStephen M. Cameron 			"maximum logical + physical LUNs (%d) exceeded. "
4083edd16368SStephen M. Cameron 			"%d LUNs ignored.\n", HPSA_MAX_PHYS_LUN,
4084edd16368SStephen M. Cameron 			*nphysicals + *nlogicals - HPSA_MAX_PHYS_LUN);
4085edd16368SStephen M. Cameron 		*nlogicals = HPSA_MAX_PHYS_LUN - *nphysicals;
4086edd16368SStephen M. Cameron 	}
4087edd16368SStephen M. Cameron 	return 0;
4088edd16368SStephen M. Cameron }
4089edd16368SStephen M. Cameron 
409042a91641SDon Brace static u8 *figure_lunaddrbytes(struct ctlr_info *h, int raid_ctlr_position,
409142a91641SDon Brace 	int i, int nphysicals, int nlogicals,
4092a93aa1feSMatt Gates 	struct ReportExtendedLUNdata *physdev_list,
4093339b2b14SStephen M. Cameron 	struct ReportLUNdata *logdev_list)
4094339b2b14SStephen M. Cameron {
4095339b2b14SStephen M. Cameron 	/* Helper function, figure out where the LUN ID info is coming from
4096339b2b14SStephen M. Cameron 	 * given index i, lists of physical and logical devices, where in
4097339b2b14SStephen M. Cameron 	 * the list the raid controller is supposed to appear (first or last)
4098339b2b14SStephen M. Cameron 	 */
4099339b2b14SStephen M. Cameron 
4100339b2b14SStephen M. Cameron 	int logicals_start = nphysicals + (raid_ctlr_position == 0);
4101339b2b14SStephen M. Cameron 	int last_device = nphysicals + nlogicals + (raid_ctlr_position == 0);
4102339b2b14SStephen M. Cameron 
4103339b2b14SStephen M. Cameron 	if (i == raid_ctlr_position)
4104339b2b14SStephen M. Cameron 		return RAID_CTLR_LUNID;
4105339b2b14SStephen M. Cameron 
4106339b2b14SStephen M. Cameron 	if (i < logicals_start)
4107d5b5d964SStephen M. Cameron 		return &physdev_list->LUN[i -
4108d5b5d964SStephen M. Cameron 				(raid_ctlr_position == 0)].lunid[0];
4109339b2b14SStephen M. Cameron 
4110339b2b14SStephen M. Cameron 	if (i < last_device)
4111339b2b14SStephen M. Cameron 		return &logdev_list->LUN[i - nphysicals -
4112339b2b14SStephen M. Cameron 			(raid_ctlr_position == 0)][0];
4113339b2b14SStephen M. Cameron 	BUG();
4114339b2b14SStephen M. Cameron 	return NULL;
4115339b2b14SStephen M. Cameron }
4116339b2b14SStephen M. Cameron 
411703383736SDon Brace /* get physical drive ioaccel handle and queue depth */
411803383736SDon Brace static void hpsa_get_ioaccel_drive_info(struct ctlr_info *h,
411903383736SDon Brace 		struct hpsa_scsi_dev_t *dev,
4120f2039b03SDon Brace 		struct ReportExtendedLUNdata *rlep, int rle_index,
412103383736SDon Brace 		struct bmic_identify_physical_device *id_phys)
412203383736SDon Brace {
412303383736SDon Brace 	int rc;
41244b6e5597SScott Teel 	struct ext_report_lun_entry *rle;
41254b6e5597SScott Teel 
41264b6e5597SScott Teel 	/*
41274b6e5597SScott Teel 	 * external targets don't support BMIC
41284b6e5597SScott Teel 	 */
41294b6e5597SScott Teel 	if (dev->external) {
41304b6e5597SScott Teel 		dev->queue_depth = 7;
41314b6e5597SScott Teel 		return;
41324b6e5597SScott Teel 	}
41334b6e5597SScott Teel 
41344b6e5597SScott Teel 	rle = &rlep->LUN[rle_index];
413503383736SDon Brace 
413603383736SDon Brace 	dev->ioaccel_handle = rle->ioaccel_handle;
4137f2039b03SDon Brace 	if ((rle->device_flags & 0x08) && dev->ioaccel_handle)
4138a3144e0bSJoe Handzik 		dev->hba_ioaccel_enabled = 1;
413903383736SDon Brace 	memset(id_phys, 0, sizeof(*id_phys));
4140f2039b03SDon Brace 	rc = hpsa_bmic_id_physical_device(h, &rle->lunid[0],
4141f2039b03SDon Brace 			GET_BMIC_DRIVE_NUMBER(&rle->lunid[0]), id_phys,
414203383736SDon Brace 			sizeof(*id_phys));
414303383736SDon Brace 	if (!rc)
414403383736SDon Brace 		/* Reserve space for FW operations */
414503383736SDon Brace #define DRIVE_CMDS_RESERVED_FOR_FW 2
414603383736SDon Brace #define DRIVE_QUEUE_DEPTH 7
414703383736SDon Brace 		dev->queue_depth =
414803383736SDon Brace 			le16_to_cpu(id_phys->current_queue_depth_limit) -
414903383736SDon Brace 				DRIVE_CMDS_RESERVED_FOR_FW;
415003383736SDon Brace 	else
415103383736SDon Brace 		dev->queue_depth = DRIVE_QUEUE_DEPTH; /* conservative */
415203383736SDon Brace }
415303383736SDon Brace 
41548270b862SJoe Handzik static void hpsa_get_path_info(struct hpsa_scsi_dev_t *this_device,
4155f2039b03SDon Brace 	struct ReportExtendedLUNdata *rlep, int rle_index,
41568270b862SJoe Handzik 	struct bmic_identify_physical_device *id_phys)
41578270b862SJoe Handzik {
4158f2039b03SDon Brace 	struct ext_report_lun_entry *rle = &rlep->LUN[rle_index];
4159f2039b03SDon Brace 
4160f2039b03SDon Brace 	if ((rle->device_flags & 0x08) && this_device->ioaccel_handle)
41618270b862SJoe Handzik 		this_device->hba_ioaccel_enabled = 1;
41628270b862SJoe Handzik 
41638270b862SJoe Handzik 	memcpy(&this_device->active_path_index,
41648270b862SJoe Handzik 		&id_phys->active_path_number,
41658270b862SJoe Handzik 		sizeof(this_device->active_path_index));
41668270b862SJoe Handzik 	memcpy(&this_device->path_map,
41678270b862SJoe Handzik 		&id_phys->redundant_path_present_map,
41688270b862SJoe Handzik 		sizeof(this_device->path_map));
41698270b862SJoe Handzik 	memcpy(&this_device->box,
41708270b862SJoe Handzik 		&id_phys->alternate_paths_phys_box_on_port,
41718270b862SJoe Handzik 		sizeof(this_device->box));
41728270b862SJoe Handzik 	memcpy(&this_device->phys_connector,
41738270b862SJoe Handzik 		&id_phys->alternate_paths_phys_connector,
41748270b862SJoe Handzik 		sizeof(this_device->phys_connector));
41758270b862SJoe Handzik 	memcpy(&this_device->bay,
41768270b862SJoe Handzik 		&id_phys->phys_bay_in_box,
41778270b862SJoe Handzik 		sizeof(this_device->bay));
41788270b862SJoe Handzik }
41798270b862SJoe Handzik 
418066749d0dSScott Teel /* get number of local logical disks. */
418166749d0dSScott Teel static int hpsa_set_local_logical_count(struct ctlr_info *h,
418266749d0dSScott Teel 	struct bmic_identify_controller *id_ctlr,
418366749d0dSScott Teel 	u32 *nlocals)
418466749d0dSScott Teel {
418566749d0dSScott Teel 	int rc;
418666749d0dSScott Teel 
418766749d0dSScott Teel 	if (!id_ctlr) {
418866749d0dSScott Teel 		dev_warn(&h->pdev->dev, "%s: id_ctlr buffer is NULL.\n",
418966749d0dSScott Teel 			__func__);
419066749d0dSScott Teel 		return -ENOMEM;
419166749d0dSScott Teel 	}
419266749d0dSScott Teel 	memset(id_ctlr, 0, sizeof(*id_ctlr));
419366749d0dSScott Teel 	rc = hpsa_bmic_id_controller(h, id_ctlr, sizeof(*id_ctlr));
419466749d0dSScott Teel 	if (!rc)
419566749d0dSScott Teel 		if (id_ctlr->configured_logical_drive_count < 256)
419666749d0dSScott Teel 			*nlocals = id_ctlr->configured_logical_drive_count;
419766749d0dSScott Teel 		else
419866749d0dSScott Teel 			*nlocals = le16_to_cpu(
419966749d0dSScott Teel 					id_ctlr->extended_logical_unit_count);
420066749d0dSScott Teel 	else
420166749d0dSScott Teel 		*nlocals = -1;
420266749d0dSScott Teel 	return rc;
420366749d0dSScott Teel }
420466749d0dSScott Teel 
420564ce60caSDon Brace static bool hpsa_is_disk_spare(struct ctlr_info *h, u8 *lunaddrbytes)
420664ce60caSDon Brace {
420764ce60caSDon Brace 	struct bmic_identify_physical_device *id_phys;
420864ce60caSDon Brace 	bool is_spare = false;
420964ce60caSDon Brace 	int rc;
421064ce60caSDon Brace 
421164ce60caSDon Brace 	id_phys = kzalloc(sizeof(*id_phys), GFP_KERNEL);
421264ce60caSDon Brace 	if (!id_phys)
421364ce60caSDon Brace 		return false;
421464ce60caSDon Brace 
421564ce60caSDon Brace 	rc = hpsa_bmic_id_physical_device(h,
421664ce60caSDon Brace 					lunaddrbytes,
421764ce60caSDon Brace 					GET_BMIC_DRIVE_NUMBER(lunaddrbytes),
421864ce60caSDon Brace 					id_phys, sizeof(*id_phys));
421964ce60caSDon Brace 	if (rc == 0)
422064ce60caSDon Brace 		is_spare = (id_phys->more_flags >> 6) & 0x01;
422164ce60caSDon Brace 
422264ce60caSDon Brace 	kfree(id_phys);
422364ce60caSDon Brace 	return is_spare;
422464ce60caSDon Brace }
422564ce60caSDon Brace 
422664ce60caSDon Brace #define RPL_DEV_FLAG_NON_DISK                           0x1
422764ce60caSDon Brace #define RPL_DEV_FLAG_UNCONFIG_DISK_REPORTING_SUPPORTED  0x2
422864ce60caSDon Brace #define RPL_DEV_FLAG_UNCONFIG_DISK                      0x4
422964ce60caSDon Brace 
423064ce60caSDon Brace #define BMIC_DEVICE_TYPE_ENCLOSURE  6
423164ce60caSDon Brace 
423264ce60caSDon Brace static bool hpsa_skip_device(struct ctlr_info *h, u8 *lunaddrbytes,
423364ce60caSDon Brace 				struct ext_report_lun_entry *rle)
423464ce60caSDon Brace {
423564ce60caSDon Brace 	u8 device_flags;
423664ce60caSDon Brace 	u8 device_type;
423764ce60caSDon Brace 
423864ce60caSDon Brace 	if (!MASKED_DEVICE(lunaddrbytes))
423964ce60caSDon Brace 		return false;
424064ce60caSDon Brace 
424164ce60caSDon Brace 	device_flags = rle->device_flags;
424264ce60caSDon Brace 	device_type = rle->device_type;
424364ce60caSDon Brace 
424464ce60caSDon Brace 	if (device_flags & RPL_DEV_FLAG_NON_DISK) {
424564ce60caSDon Brace 		if (device_type == BMIC_DEVICE_TYPE_ENCLOSURE)
424664ce60caSDon Brace 			return false;
424764ce60caSDon Brace 		return true;
424864ce60caSDon Brace 	}
424964ce60caSDon Brace 
425064ce60caSDon Brace 	if (!(device_flags & RPL_DEV_FLAG_UNCONFIG_DISK_REPORTING_SUPPORTED))
425164ce60caSDon Brace 		return false;
425264ce60caSDon Brace 
425364ce60caSDon Brace 	if (device_flags & RPL_DEV_FLAG_UNCONFIG_DISK)
425464ce60caSDon Brace 		return false;
425564ce60caSDon Brace 
425664ce60caSDon Brace 	/*
425764ce60caSDon Brace 	 * Spares may be spun down, we do not want to
425864ce60caSDon Brace 	 * do an Inquiry to a RAID set spare drive as
425964ce60caSDon Brace 	 * that would have them spun up, that is a
426064ce60caSDon Brace 	 * performance hit because I/O to the RAID device
426164ce60caSDon Brace 	 * stops while the spin up occurs which can take
426264ce60caSDon Brace 	 * over 50 seconds.
426364ce60caSDon Brace 	 */
426464ce60caSDon Brace 	if (hpsa_is_disk_spare(h, lunaddrbytes))
426564ce60caSDon Brace 		return true;
426664ce60caSDon Brace 
426764ce60caSDon Brace 	return false;
426864ce60caSDon Brace }
426966749d0dSScott Teel 
42708aa60681SDon Brace static void hpsa_update_scsi_devices(struct ctlr_info *h)
4271edd16368SStephen M. Cameron {
4272edd16368SStephen M. Cameron 	/* the idea here is we could get notified
4273edd16368SStephen M. Cameron 	 * that some devices have changed, so we do a report
4274edd16368SStephen M. Cameron 	 * physical luns and report logical luns cmd, and adjust
4275edd16368SStephen M. Cameron 	 * our list of devices accordingly.
4276edd16368SStephen M. Cameron 	 *
4277edd16368SStephen M. Cameron 	 * The scsi3addr's of devices won't change so long as the
4278edd16368SStephen M. Cameron 	 * adapter is not reset.  That means we can rescan and
4279edd16368SStephen M. Cameron 	 * tell which devices we already know about, vs. new
4280edd16368SStephen M. Cameron 	 * devices, vs.  disappearing devices.
4281edd16368SStephen M. Cameron 	 */
4282a93aa1feSMatt Gates 	struct ReportExtendedLUNdata *physdev_list = NULL;
4283edd16368SStephen M. Cameron 	struct ReportLUNdata *logdev_list = NULL;
428403383736SDon Brace 	struct bmic_identify_physical_device *id_phys = NULL;
428566749d0dSScott Teel 	struct bmic_identify_controller *id_ctlr = NULL;
428601a02ffcSStephen M. Cameron 	u32 nphysicals = 0;
428701a02ffcSStephen M. Cameron 	u32 nlogicals = 0;
428866749d0dSScott Teel 	u32 nlocal_logicals = 0;
428901a02ffcSStephen M. Cameron 	u32 ndev_allocated = 0;
4290edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t **currentsd, *this_device, *tmpdevice;
4291edd16368SStephen M. Cameron 	int ncurrent = 0;
42924f4eb9f1SScott Teel 	int i, n_ext_target_devs, ndevs_to_allocate;
4293339b2b14SStephen M. Cameron 	int raid_ctlr_position;
429404fa2f44SKevin Barnett 	bool physical_device;
4295aca4a520SScott Teel 	DECLARE_BITMAP(lunzerobits, MAX_EXT_TARGETS);
4296edd16368SStephen M. Cameron 
4297cfe5badcSScott Teel 	currentsd = kzalloc(sizeof(*currentsd) * HPSA_MAX_DEVICES, GFP_KERNEL);
429892084715SStephen M. Cameron 	physdev_list = kzalloc(sizeof(*physdev_list), GFP_KERNEL);
429992084715SStephen M. Cameron 	logdev_list = kzalloc(sizeof(*logdev_list), GFP_KERNEL);
4300edd16368SStephen M. Cameron 	tmpdevice = kzalloc(sizeof(*tmpdevice), GFP_KERNEL);
430103383736SDon Brace 	id_phys = kzalloc(sizeof(*id_phys), GFP_KERNEL);
430266749d0dSScott Teel 	id_ctlr = kzalloc(sizeof(*id_ctlr), GFP_KERNEL);
4303edd16368SStephen M. Cameron 
430403383736SDon Brace 	if (!currentsd || !physdev_list || !logdev_list ||
430566749d0dSScott Teel 		!tmpdevice || !id_phys || !id_ctlr) {
4306edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "out of memory\n");
4307edd16368SStephen M. Cameron 		goto out;
4308edd16368SStephen M. Cameron 	}
4309edd16368SStephen M. Cameron 	memset(lunzerobits, 0, sizeof(lunzerobits));
4310edd16368SStephen M. Cameron 
4311853633e8SDon Brace 	h->drv_req_rescan = 0; /* cancel scheduled rescan - we're doing it. */
4312853633e8SDon Brace 
431303383736SDon Brace 	if (hpsa_gather_lun_info(h, physdev_list, &nphysicals,
4314853633e8SDon Brace 			logdev_list, &nlogicals)) {
4315853633e8SDon Brace 		h->drv_req_rescan = 1;
4316edd16368SStephen M. Cameron 		goto out;
4317853633e8SDon Brace 	}
4318edd16368SStephen M. Cameron 
431966749d0dSScott Teel 	/* Set number of local logicals (non PTRAID) */
432066749d0dSScott Teel 	if (hpsa_set_local_logical_count(h, id_ctlr, &nlocal_logicals)) {
432166749d0dSScott Teel 		dev_warn(&h->pdev->dev,
432266749d0dSScott Teel 			"%s: Can't determine number of local logical devices.\n",
432366749d0dSScott Teel 			__func__);
432466749d0dSScott Teel 	}
4325edd16368SStephen M. Cameron 
4326aca4a520SScott Teel 	/* We might see up to the maximum number of logical and physical disks
4327aca4a520SScott Teel 	 * plus external target devices, and a device for the local RAID
4328aca4a520SScott Teel 	 * controller.
4329edd16368SStephen M. Cameron 	 */
4330aca4a520SScott Teel 	ndevs_to_allocate = nphysicals + nlogicals + MAX_EXT_TARGETS + 1;
4331edd16368SStephen M. Cameron 
4332edd16368SStephen M. Cameron 	/* Allocate the per device structures */
4333edd16368SStephen M. Cameron 	for (i = 0; i < ndevs_to_allocate; i++) {
4334b7ec021fSScott Teel 		if (i >= HPSA_MAX_DEVICES) {
4335b7ec021fSScott Teel 			dev_warn(&h->pdev->dev, "maximum devices (%d) exceeded."
4336b7ec021fSScott Teel 				"  %d devices ignored.\n", HPSA_MAX_DEVICES,
4337b7ec021fSScott Teel 				ndevs_to_allocate - HPSA_MAX_DEVICES);
4338b7ec021fSScott Teel 			break;
4339b7ec021fSScott Teel 		}
4340b7ec021fSScott Teel 
4341edd16368SStephen M. Cameron 		currentsd[i] = kzalloc(sizeof(*currentsd[i]), GFP_KERNEL);
4342edd16368SStephen M. Cameron 		if (!currentsd[i]) {
4343853633e8SDon Brace 			h->drv_req_rescan = 1;
4344edd16368SStephen M. Cameron 			goto out;
4345edd16368SStephen M. Cameron 		}
4346edd16368SStephen M. Cameron 		ndev_allocated++;
4347edd16368SStephen M. Cameron 	}
4348edd16368SStephen M. Cameron 
43498645291bSStephen M. Cameron 	if (is_scsi_rev_5(h))
4350339b2b14SStephen M. Cameron 		raid_ctlr_position = 0;
4351339b2b14SStephen M. Cameron 	else
4352339b2b14SStephen M. Cameron 		raid_ctlr_position = nphysicals + nlogicals;
4353339b2b14SStephen M. Cameron 
4354edd16368SStephen M. Cameron 	/* adjust our table of devices */
43554f4eb9f1SScott Teel 	n_ext_target_devs = 0;
4356edd16368SStephen M. Cameron 	for (i = 0; i < nphysicals + nlogicals + 1; i++) {
43570b0e1d6cSStephen M. Cameron 		u8 *lunaddrbytes, is_OBDR = 0;
4358683fc444SDon Brace 		int rc = 0;
4359f2039b03SDon Brace 		int phys_dev_index = i - (raid_ctlr_position == 0);
436064ce60caSDon Brace 		bool skip_device = false;
4361edd16368SStephen M. Cameron 
436204fa2f44SKevin Barnett 		physical_device = i < nphysicals + (raid_ctlr_position == 0);
4363edd16368SStephen M. Cameron 
4364edd16368SStephen M. Cameron 		/* Figure out where the LUN ID info is coming from */
4365339b2b14SStephen M. Cameron 		lunaddrbytes = figure_lunaddrbytes(h, raid_ctlr_position,
4366339b2b14SStephen M. Cameron 			i, nphysicals, nlogicals, physdev_list, logdev_list);
436741ce4c35SStephen Cameron 
436886cf7130SDon Brace 		/* Determine if this is a lun from an external target array */
436986cf7130SDon Brace 		tmpdevice->external =
437086cf7130SDon Brace 			figure_external_status(h, raid_ctlr_position, i,
437186cf7130SDon Brace 						nphysicals, nlocal_logicals);
437286cf7130SDon Brace 
437364ce60caSDon Brace 		/*
437464ce60caSDon Brace 		 * Skip over some devices such as a spare.
437564ce60caSDon Brace 		 */
437664ce60caSDon Brace 		if (!tmpdevice->external && physical_device) {
437764ce60caSDon Brace 			skip_device = hpsa_skip_device(h, lunaddrbytes,
437864ce60caSDon Brace 					&physdev_list->LUN[phys_dev_index]);
437964ce60caSDon Brace 			if (skip_device)
4380edd16368SStephen M. Cameron 				continue;
438164ce60caSDon Brace 		}
4382edd16368SStephen M. Cameron 
4383edd16368SStephen M. Cameron 		/* Get device type, vendor, model, device id */
4384683fc444SDon Brace 		rc = hpsa_update_device_info(h, lunaddrbytes, tmpdevice,
4385683fc444SDon Brace 							&is_OBDR);
4386683fc444SDon Brace 		if (rc == -ENOMEM) {
4387683fc444SDon Brace 			dev_warn(&h->pdev->dev,
4388683fc444SDon Brace 				"Out of memory, rescan deferred.\n");
4389853633e8SDon Brace 			h->drv_req_rescan = 1;
4390683fc444SDon Brace 			goto out;
4391853633e8SDon Brace 		}
4392683fc444SDon Brace 		if (rc) {
439385b29008SDon Brace 			h->drv_req_rescan = 1;
4394683fc444SDon Brace 			continue;
4395683fc444SDon Brace 		}
4396683fc444SDon Brace 
43971f310bdeSStephen M. Cameron 		figure_bus_target_lun(h, lunaddrbytes, tmpdevice);
43989b5c48c2SStephen Cameron 		hpsa_update_device_supports_aborts(h, tmpdevice, lunaddrbytes);
4399edd16368SStephen M. Cameron 		this_device = currentsd[ncurrent];
4400edd16368SStephen M. Cameron 
440134592254SScott Teel 		/* Turn on discovery_polling if there are ext target devices.
440234592254SScott Teel 		 * Event-based change notification is unreliable for those.
4403edd16368SStephen M. Cameron 		 */
440434592254SScott Teel 		if (!h->discovery_polling) {
440534592254SScott Teel 			if (tmpdevice->external) {
440634592254SScott Teel 				h->discovery_polling = 1;
440734592254SScott Teel 				dev_info(&h->pdev->dev,
440834592254SScott Teel 					"External target, activate discovery polling.\n");
4409edd16368SStephen M. Cameron 			}
441034592254SScott Teel 		}
441134592254SScott Teel 
4412edd16368SStephen M. Cameron 
4413edd16368SStephen M. Cameron 		*this_device = *tmpdevice;
441404fa2f44SKevin Barnett 		this_device->physical_device = physical_device;
4415edd16368SStephen M. Cameron 
441604fa2f44SKevin Barnett 		/*
441704fa2f44SKevin Barnett 		 * Expose all devices except for physical devices that
441804fa2f44SKevin Barnett 		 * are masked.
441904fa2f44SKevin Barnett 		 */
442004fa2f44SKevin Barnett 		if (MASKED_DEVICE(lunaddrbytes) && this_device->physical_device)
44212a168208SKevin Barnett 			this_device->expose_device = 0;
44222a168208SKevin Barnett 		else
44232a168208SKevin Barnett 			this_device->expose_device = 1;
442441ce4c35SStephen Cameron 
4425d04e62b9SKevin Barnett 
4426d04e62b9SKevin Barnett 		/*
4427d04e62b9SKevin Barnett 		 * Get the SAS address for physical devices that are exposed.
4428d04e62b9SKevin Barnett 		 */
4429d04e62b9SKevin Barnett 		if (this_device->physical_device && this_device->expose_device)
4430d04e62b9SKevin Barnett 			hpsa_get_sas_address(h, lunaddrbytes, this_device);
4431edd16368SStephen M. Cameron 
4432edd16368SStephen M. Cameron 		switch (this_device->devtype) {
44330b0e1d6cSStephen M. Cameron 		case TYPE_ROM:
4434edd16368SStephen M. Cameron 			/* We don't *really* support actual CD-ROM devices,
4435edd16368SStephen M. Cameron 			 * just "One Button Disaster Recovery" tape drive
4436edd16368SStephen M. Cameron 			 * which temporarily pretends to be a CD-ROM drive.
4437edd16368SStephen M. Cameron 			 * So we check that the device is really an OBDR tape
4438edd16368SStephen M. Cameron 			 * device by checking for "$DR-10" in bytes 43-48 of
4439edd16368SStephen M. Cameron 			 * the inquiry data.
4440edd16368SStephen M. Cameron 			 */
44410b0e1d6cSStephen M. Cameron 			if (is_OBDR)
4442edd16368SStephen M. Cameron 				ncurrent++;
4443edd16368SStephen M. Cameron 			break;
4444edd16368SStephen M. Cameron 		case TYPE_DISK:
4445af15ed36SDon Brace 		case TYPE_ZBC:
444604fa2f44SKevin Barnett 			if (this_device->physical_device) {
4447b9092b79SKevin Barnett 				/* The disk is in HBA mode. */
4448b9092b79SKevin Barnett 				/* Never use RAID mapper in HBA mode. */
4449ecf418d1SJoe Handzik 				this_device->offload_enabled = 0;
445003383736SDon Brace 				hpsa_get_ioaccel_drive_info(h, this_device,
4451f2039b03SDon Brace 					physdev_list, phys_dev_index, id_phys);
4452f2039b03SDon Brace 				hpsa_get_path_info(this_device,
4453f2039b03SDon Brace 					physdev_list, phys_dev_index, id_phys);
4454b9092b79SKevin Barnett 			}
4455edd16368SStephen M. Cameron 			ncurrent++;
4456edd16368SStephen M. Cameron 			break;
4457edd16368SStephen M. Cameron 		case TYPE_TAPE:
4458edd16368SStephen M. Cameron 		case TYPE_MEDIUM_CHANGER:
4459cca8f13bSDon Brace 			ncurrent++;
4460cca8f13bSDon Brace 			break;
446141ce4c35SStephen Cameron 		case TYPE_ENCLOSURE:
446217a9e54aSDon Brace 			if (!this_device->external)
4463cca8f13bSDon Brace 				hpsa_get_enclosure_info(h, lunaddrbytes,
4464cca8f13bSDon Brace 						physdev_list, phys_dev_index,
4465cca8f13bSDon Brace 						this_device);
446641ce4c35SStephen Cameron 			ncurrent++;
446741ce4c35SStephen Cameron 			break;
4468edd16368SStephen M. Cameron 		case TYPE_RAID:
4469edd16368SStephen M. Cameron 			/* Only present the Smartarray HBA as a RAID controller.
4470edd16368SStephen M. Cameron 			 * If it's a RAID controller other than the HBA itself
4471edd16368SStephen M. Cameron 			 * (an external RAID controller, MSA500 or similar)
4472edd16368SStephen M. Cameron 			 * don't present it.
4473edd16368SStephen M. Cameron 			 */
4474edd16368SStephen M. Cameron 			if (!is_hba_lunid(lunaddrbytes))
4475edd16368SStephen M. Cameron 				break;
4476edd16368SStephen M. Cameron 			ncurrent++;
4477edd16368SStephen M. Cameron 			break;
4478edd16368SStephen M. Cameron 		default:
4479edd16368SStephen M. Cameron 			break;
4480edd16368SStephen M. Cameron 		}
4481cfe5badcSScott Teel 		if (ncurrent >= HPSA_MAX_DEVICES)
4482edd16368SStephen M. Cameron 			break;
4483edd16368SStephen M. Cameron 	}
4484d04e62b9SKevin Barnett 
4485d04e62b9SKevin Barnett 	if (h->sas_host == NULL) {
4486d04e62b9SKevin Barnett 		int rc = 0;
4487d04e62b9SKevin Barnett 
4488d04e62b9SKevin Barnett 		rc = hpsa_add_sas_host(h);
4489d04e62b9SKevin Barnett 		if (rc) {
4490d04e62b9SKevin Barnett 			dev_warn(&h->pdev->dev,
4491d04e62b9SKevin Barnett 				"Could not add sas host %d\n", rc);
4492d04e62b9SKevin Barnett 			goto out;
4493d04e62b9SKevin Barnett 		}
4494d04e62b9SKevin Barnett 	}
4495d04e62b9SKevin Barnett 
44968aa60681SDon Brace 	adjust_hpsa_scsi_table(h, currentsd, ncurrent);
4497edd16368SStephen M. Cameron out:
4498edd16368SStephen M. Cameron 	kfree(tmpdevice);
4499edd16368SStephen M. Cameron 	for (i = 0; i < ndev_allocated; i++)
4500edd16368SStephen M. Cameron 		kfree(currentsd[i]);
4501edd16368SStephen M. Cameron 	kfree(currentsd);
4502edd16368SStephen M. Cameron 	kfree(physdev_list);
4503edd16368SStephen M. Cameron 	kfree(logdev_list);
450466749d0dSScott Teel 	kfree(id_ctlr);
450503383736SDon Brace 	kfree(id_phys);
4506edd16368SStephen M. Cameron }
4507edd16368SStephen M. Cameron 
4508ec5cbf04SWebb Scales static void hpsa_set_sg_descriptor(struct SGDescriptor *desc,
4509ec5cbf04SWebb Scales 				   struct scatterlist *sg)
4510ec5cbf04SWebb Scales {
4511ec5cbf04SWebb Scales 	u64 addr64 = (u64) sg_dma_address(sg);
4512ec5cbf04SWebb Scales 	unsigned int len = sg_dma_len(sg);
4513ec5cbf04SWebb Scales 
4514ec5cbf04SWebb Scales 	desc->Addr = cpu_to_le64(addr64);
4515ec5cbf04SWebb Scales 	desc->Len = cpu_to_le32(len);
4516ec5cbf04SWebb Scales 	desc->Ext = 0;
4517ec5cbf04SWebb Scales }
4518ec5cbf04SWebb Scales 
4519c7ee65b3SWebb Scales /*
4520c7ee65b3SWebb Scales  * hpsa_scatter_gather takes a struct scsi_cmnd, (cmd), and does the pci
4521edd16368SStephen M. Cameron  * dma mapping  and fills in the scatter gather entries of the
4522edd16368SStephen M. Cameron  * hpsa command, cp.
4523edd16368SStephen M. Cameron  */
452433a2ffceSStephen M. Cameron static int hpsa_scatter_gather(struct ctlr_info *h,
4525edd16368SStephen M. Cameron 		struct CommandList *cp,
4526edd16368SStephen M. Cameron 		struct scsi_cmnd *cmd)
4527edd16368SStephen M. Cameron {
4528edd16368SStephen M. Cameron 	struct scatterlist *sg;
4529b3a7ba7cSWebb Scales 	int use_sg, i, sg_limit, chained, last_sg;
453033a2ffceSStephen M. Cameron 	struct SGDescriptor *curr_sg;
4531edd16368SStephen M. Cameron 
453233a2ffceSStephen M. Cameron 	BUG_ON(scsi_sg_count(cmd) > h->maxsgentries);
4533edd16368SStephen M. Cameron 
4534edd16368SStephen M. Cameron 	use_sg = scsi_dma_map(cmd);
4535edd16368SStephen M. Cameron 	if (use_sg < 0)
4536edd16368SStephen M. Cameron 		return use_sg;
4537edd16368SStephen M. Cameron 
4538edd16368SStephen M. Cameron 	if (!use_sg)
4539edd16368SStephen M. Cameron 		goto sglist_finished;
4540edd16368SStephen M. Cameron 
4541b3a7ba7cSWebb Scales 	/*
4542b3a7ba7cSWebb Scales 	 * If the number of entries is greater than the max for a single list,
4543b3a7ba7cSWebb Scales 	 * then we have a chained list; we will set up all but one entry in the
4544b3a7ba7cSWebb Scales 	 * first list (the last entry is saved for link information);
4545b3a7ba7cSWebb Scales 	 * otherwise, we don't have a chained list and we'll set up at each of
4546b3a7ba7cSWebb Scales 	 * the entries in the one list.
4547b3a7ba7cSWebb Scales 	 */
454833a2ffceSStephen M. Cameron 	curr_sg = cp->SG;
4549b3a7ba7cSWebb Scales 	chained = use_sg > h->max_cmd_sg_entries;
4550b3a7ba7cSWebb Scales 	sg_limit = chained ? h->max_cmd_sg_entries - 1 : use_sg;
4551b3a7ba7cSWebb Scales 	last_sg = scsi_sg_count(cmd) - 1;
4552b3a7ba7cSWebb Scales 	scsi_for_each_sg(cmd, sg, sg_limit, i) {
4553ec5cbf04SWebb Scales 		hpsa_set_sg_descriptor(curr_sg, sg);
455433a2ffceSStephen M. Cameron 		curr_sg++;
455533a2ffceSStephen M. Cameron 	}
4556ec5cbf04SWebb Scales 
4557b3a7ba7cSWebb Scales 	if (chained) {
4558b3a7ba7cSWebb Scales 		/*
4559b3a7ba7cSWebb Scales 		 * Continue with the chained list.  Set curr_sg to the chained
4560b3a7ba7cSWebb Scales 		 * list.  Modify the limit to the total count less the entries
4561b3a7ba7cSWebb Scales 		 * we've already set up.  Resume the scan at the list entry
4562b3a7ba7cSWebb Scales 		 * where the previous loop left off.
4563b3a7ba7cSWebb Scales 		 */
4564b3a7ba7cSWebb Scales 		curr_sg = h->cmd_sg_list[cp->cmdindex];
4565b3a7ba7cSWebb Scales 		sg_limit = use_sg - sg_limit;
4566b3a7ba7cSWebb Scales 		for_each_sg(sg, sg, sg_limit, i) {
4567b3a7ba7cSWebb Scales 			hpsa_set_sg_descriptor(curr_sg, sg);
4568b3a7ba7cSWebb Scales 			curr_sg++;
4569b3a7ba7cSWebb Scales 		}
4570b3a7ba7cSWebb Scales 	}
4571b3a7ba7cSWebb Scales 
4572ec5cbf04SWebb Scales 	/* Back the pointer up to the last entry and mark it as "last". */
4573b3a7ba7cSWebb Scales 	(curr_sg - 1)->Ext = cpu_to_le32(HPSA_SG_LAST);
457433a2ffceSStephen M. Cameron 
457533a2ffceSStephen M. Cameron 	if (use_sg + chained > h->maxSG)
457633a2ffceSStephen M. Cameron 		h->maxSG = use_sg + chained;
457733a2ffceSStephen M. Cameron 
457833a2ffceSStephen M. Cameron 	if (chained) {
457933a2ffceSStephen M. Cameron 		cp->Header.SGList = h->max_cmd_sg_entries;
458050a0decfSStephen M. Cameron 		cp->Header.SGTotal = cpu_to_le16(use_sg + 1);
4581e2bea6dfSStephen M. Cameron 		if (hpsa_map_sg_chain_block(h, cp)) {
4582e2bea6dfSStephen M. Cameron 			scsi_dma_unmap(cmd);
4583e2bea6dfSStephen M. Cameron 			return -1;
4584e2bea6dfSStephen M. Cameron 		}
458533a2ffceSStephen M. Cameron 		return 0;
4586edd16368SStephen M. Cameron 	}
4587edd16368SStephen M. Cameron 
4588edd16368SStephen M. Cameron sglist_finished:
4589edd16368SStephen M. Cameron 
459001a02ffcSStephen M. Cameron 	cp->Header.SGList = (u8) use_sg;   /* no. SGs contig in this cmd */
4591c7ee65b3SWebb Scales 	cp->Header.SGTotal = cpu_to_le16(use_sg); /* total sgs in cmd list */
4592edd16368SStephen M. Cameron 	return 0;
4593edd16368SStephen M. Cameron }
4594edd16368SStephen M. Cameron 
4595283b4a9bSStephen M. Cameron #define IO_ACCEL_INELIGIBLE (1)
4596283b4a9bSStephen M. Cameron static int fixup_ioaccel_cdb(u8 *cdb, int *cdb_len)
4597283b4a9bSStephen M. Cameron {
4598283b4a9bSStephen M. Cameron 	int is_write = 0;
4599283b4a9bSStephen M. Cameron 	u32 block;
4600283b4a9bSStephen M. Cameron 	u32 block_cnt;
4601283b4a9bSStephen M. Cameron 
4602283b4a9bSStephen M. Cameron 	/* Perform some CDB fixups if needed using 10 byte reads/writes only */
4603283b4a9bSStephen M. Cameron 	switch (cdb[0]) {
4604283b4a9bSStephen M. Cameron 	case WRITE_6:
4605283b4a9bSStephen M. Cameron 	case WRITE_12:
4606283b4a9bSStephen M. Cameron 		is_write = 1;
4607283b4a9bSStephen M. Cameron 	case READ_6:
4608283b4a9bSStephen M. Cameron 	case READ_12:
4609283b4a9bSStephen M. Cameron 		if (*cdb_len == 6) {
4610abbada71SMahesh Rajashekhara 			block = (((cdb[1] & 0x1F) << 16) |
4611abbada71SMahesh Rajashekhara 				(cdb[2] << 8) |
4612abbada71SMahesh Rajashekhara 				cdb[3]);
4613283b4a9bSStephen M. Cameron 			block_cnt = cdb[4];
4614c8a6c9a6SDon Brace 			if (block_cnt == 0)
4615c8a6c9a6SDon Brace 				block_cnt = 256;
4616283b4a9bSStephen M. Cameron 		} else {
4617283b4a9bSStephen M. Cameron 			BUG_ON(*cdb_len != 12);
4618c8a6c9a6SDon Brace 			block = get_unaligned_be32(&cdb[2]);
4619c8a6c9a6SDon Brace 			block_cnt = get_unaligned_be32(&cdb[6]);
4620283b4a9bSStephen M. Cameron 		}
4621283b4a9bSStephen M. Cameron 		if (block_cnt > 0xffff)
4622283b4a9bSStephen M. Cameron 			return IO_ACCEL_INELIGIBLE;
4623283b4a9bSStephen M. Cameron 
4624283b4a9bSStephen M. Cameron 		cdb[0] = is_write ? WRITE_10 : READ_10;
4625283b4a9bSStephen M. Cameron 		cdb[1] = 0;
4626283b4a9bSStephen M. Cameron 		cdb[2] = (u8) (block >> 24);
4627283b4a9bSStephen M. Cameron 		cdb[3] = (u8) (block >> 16);
4628283b4a9bSStephen M. Cameron 		cdb[4] = (u8) (block >> 8);
4629283b4a9bSStephen M. Cameron 		cdb[5] = (u8) (block);
4630283b4a9bSStephen M. Cameron 		cdb[6] = 0;
4631283b4a9bSStephen M. Cameron 		cdb[7] = (u8) (block_cnt >> 8);
4632283b4a9bSStephen M. Cameron 		cdb[8] = (u8) (block_cnt);
4633283b4a9bSStephen M. Cameron 		cdb[9] = 0;
4634283b4a9bSStephen M. Cameron 		*cdb_len = 10;
4635283b4a9bSStephen M. Cameron 		break;
4636283b4a9bSStephen M. Cameron 	}
4637283b4a9bSStephen M. Cameron 	return 0;
4638283b4a9bSStephen M. Cameron }
4639283b4a9bSStephen M. Cameron 
4640c349775eSScott Teel static int hpsa_scsi_ioaccel1_queue_command(struct ctlr_info *h,
4641283b4a9bSStephen M. Cameron 	struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len,
464203383736SDon Brace 	u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk)
4643e1f7de0cSMatt Gates {
4644e1f7de0cSMatt Gates 	struct scsi_cmnd *cmd = c->scsi_cmd;
4645e1f7de0cSMatt Gates 	struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[c->cmdindex];
4646e1f7de0cSMatt Gates 	unsigned int len;
4647e1f7de0cSMatt Gates 	unsigned int total_len = 0;
4648e1f7de0cSMatt Gates 	struct scatterlist *sg;
4649e1f7de0cSMatt Gates 	u64 addr64;
4650e1f7de0cSMatt Gates 	int use_sg, i;
4651e1f7de0cSMatt Gates 	struct SGDescriptor *curr_sg;
4652e1f7de0cSMatt Gates 	u32 control = IOACCEL1_CONTROL_SIMPLEQUEUE;
4653e1f7de0cSMatt Gates 
4654283b4a9bSStephen M. Cameron 	/* TODO: implement chaining support */
465503383736SDon Brace 	if (scsi_sg_count(cmd) > h->ioaccel_maxsg) {
465603383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
4657283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
465803383736SDon Brace 	}
4659283b4a9bSStephen M. Cameron 
4660e1f7de0cSMatt Gates 	BUG_ON(cmd->cmd_len > IOACCEL1_IOFLAGS_CDBLEN_MAX);
4661e1f7de0cSMatt Gates 
466203383736SDon Brace 	if (fixup_ioaccel_cdb(cdb, &cdb_len)) {
466303383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
4664283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
466503383736SDon Brace 	}
4666283b4a9bSStephen M. Cameron 
4667e1f7de0cSMatt Gates 	c->cmd_type = CMD_IOACCEL1;
4668e1f7de0cSMatt Gates 
4669e1f7de0cSMatt Gates 	/* Adjust the DMA address to point to the accelerated command buffer */
4670e1f7de0cSMatt Gates 	c->busaddr = (u32) h->ioaccel_cmd_pool_dhandle +
4671e1f7de0cSMatt Gates 				(c->cmdindex * sizeof(*cp));
4672e1f7de0cSMatt Gates 	BUG_ON(c->busaddr & 0x0000007F);
4673e1f7de0cSMatt Gates 
4674e1f7de0cSMatt Gates 	use_sg = scsi_dma_map(cmd);
467503383736SDon Brace 	if (use_sg < 0) {
467603383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
4677e1f7de0cSMatt Gates 		return use_sg;
467803383736SDon Brace 	}
4679e1f7de0cSMatt Gates 
4680e1f7de0cSMatt Gates 	if (use_sg) {
4681e1f7de0cSMatt Gates 		curr_sg = cp->SG;
4682e1f7de0cSMatt Gates 		scsi_for_each_sg(cmd, sg, use_sg, i) {
4683e1f7de0cSMatt Gates 			addr64 = (u64) sg_dma_address(sg);
4684e1f7de0cSMatt Gates 			len  = sg_dma_len(sg);
4685e1f7de0cSMatt Gates 			total_len += len;
468650a0decfSStephen M. Cameron 			curr_sg->Addr = cpu_to_le64(addr64);
468750a0decfSStephen M. Cameron 			curr_sg->Len = cpu_to_le32(len);
468850a0decfSStephen M. Cameron 			curr_sg->Ext = cpu_to_le32(0);
4689e1f7de0cSMatt Gates 			curr_sg++;
4690e1f7de0cSMatt Gates 		}
469150a0decfSStephen M. Cameron 		(--curr_sg)->Ext = cpu_to_le32(HPSA_SG_LAST);
4692e1f7de0cSMatt Gates 
4693e1f7de0cSMatt Gates 		switch (cmd->sc_data_direction) {
4694e1f7de0cSMatt Gates 		case DMA_TO_DEVICE:
4695e1f7de0cSMatt Gates 			control |= IOACCEL1_CONTROL_DATA_OUT;
4696e1f7de0cSMatt Gates 			break;
4697e1f7de0cSMatt Gates 		case DMA_FROM_DEVICE:
4698e1f7de0cSMatt Gates 			control |= IOACCEL1_CONTROL_DATA_IN;
4699e1f7de0cSMatt Gates 			break;
4700e1f7de0cSMatt Gates 		case DMA_NONE:
4701e1f7de0cSMatt Gates 			control |= IOACCEL1_CONTROL_NODATAXFER;
4702e1f7de0cSMatt Gates 			break;
4703e1f7de0cSMatt Gates 		default:
4704e1f7de0cSMatt Gates 			dev_err(&h->pdev->dev, "unknown data direction: %d\n",
4705e1f7de0cSMatt Gates 			cmd->sc_data_direction);
4706e1f7de0cSMatt Gates 			BUG();
4707e1f7de0cSMatt Gates 			break;
4708e1f7de0cSMatt Gates 		}
4709e1f7de0cSMatt Gates 	} else {
4710e1f7de0cSMatt Gates 		control |= IOACCEL1_CONTROL_NODATAXFER;
4711e1f7de0cSMatt Gates 	}
4712e1f7de0cSMatt Gates 
4713c349775eSScott Teel 	c->Header.SGList = use_sg;
4714e1f7de0cSMatt Gates 	/* Fill out the command structure to submit */
47152b08b3e9SDon Brace 	cp->dev_handle = cpu_to_le16(ioaccel_handle & 0xFFFF);
47162b08b3e9SDon Brace 	cp->transfer_len = cpu_to_le32(total_len);
47172b08b3e9SDon Brace 	cp->io_flags = cpu_to_le16(IOACCEL1_IOFLAGS_IO_REQ |
47182b08b3e9SDon Brace 			(cdb_len & IOACCEL1_IOFLAGS_CDBLEN_MASK));
47192b08b3e9SDon Brace 	cp->control = cpu_to_le32(control);
4720283b4a9bSStephen M. Cameron 	memcpy(cp->CDB, cdb, cdb_len);
4721283b4a9bSStephen M. Cameron 	memcpy(cp->CISS_LUN, scsi3addr, 8);
4722c349775eSScott Teel 	/* Tag was already set at init time. */
4723e1f7de0cSMatt Gates 	enqueue_cmd_and_start_io(h, c);
4724e1f7de0cSMatt Gates 	return 0;
4725e1f7de0cSMatt Gates }
4726edd16368SStephen M. Cameron 
4727283b4a9bSStephen M. Cameron /*
4728283b4a9bSStephen M. Cameron  * Queue a command directly to a device behind the controller using the
4729283b4a9bSStephen M. Cameron  * I/O accelerator path.
4730283b4a9bSStephen M. Cameron  */
4731283b4a9bSStephen M. Cameron static int hpsa_scsi_ioaccel_direct_map(struct ctlr_info *h,
4732283b4a9bSStephen M. Cameron 	struct CommandList *c)
4733283b4a9bSStephen M. Cameron {
4734283b4a9bSStephen M. Cameron 	struct scsi_cmnd *cmd = c->scsi_cmd;
4735283b4a9bSStephen M. Cameron 	struct hpsa_scsi_dev_t *dev = cmd->device->hostdata;
4736283b4a9bSStephen M. Cameron 
473745e596cdSDon Brace 	if (!dev)
473845e596cdSDon Brace 		return -1;
473945e596cdSDon Brace 
474003383736SDon Brace 	c->phys_disk = dev;
474103383736SDon Brace 
4742283b4a9bSStephen M. Cameron 	return hpsa_scsi_ioaccel_queue_command(h, c, dev->ioaccel_handle,
474303383736SDon Brace 		cmd->cmnd, cmd->cmd_len, dev->scsi3addr, dev);
4744283b4a9bSStephen M. Cameron }
4745283b4a9bSStephen M. Cameron 
4746dd0e19f3SScott Teel /*
4747dd0e19f3SScott Teel  * Set encryption parameters for the ioaccel2 request
4748dd0e19f3SScott Teel  */
4749dd0e19f3SScott Teel static void set_encrypt_ioaccel2(struct ctlr_info *h,
4750dd0e19f3SScott Teel 	struct CommandList *c, struct io_accel2_cmd *cp)
4751dd0e19f3SScott Teel {
4752dd0e19f3SScott Teel 	struct scsi_cmnd *cmd = c->scsi_cmd;
4753dd0e19f3SScott Teel 	struct hpsa_scsi_dev_t *dev = cmd->device->hostdata;
4754dd0e19f3SScott Teel 	struct raid_map_data *map = &dev->raid_map;
4755dd0e19f3SScott Teel 	u64 first_block;
4756dd0e19f3SScott Teel 
4757dd0e19f3SScott Teel 	/* Are we doing encryption on this device */
47582b08b3e9SDon Brace 	if (!(le16_to_cpu(map->flags) & RAID_MAP_FLAG_ENCRYPT_ON))
4759dd0e19f3SScott Teel 		return;
4760dd0e19f3SScott Teel 	/* Set the data encryption key index. */
4761dd0e19f3SScott Teel 	cp->dekindex = map->dekindex;
4762dd0e19f3SScott Teel 
4763dd0e19f3SScott Teel 	/* Set the encryption enable flag, encoded into direction field. */
4764dd0e19f3SScott Teel 	cp->direction |= IOACCEL2_DIRECTION_ENCRYPT_MASK;
4765dd0e19f3SScott Teel 
4766dd0e19f3SScott Teel 	/* Set encryption tweak values based on logical block address
4767dd0e19f3SScott Teel 	 * If block size is 512, tweak value is LBA.
4768dd0e19f3SScott Teel 	 * For other block sizes, tweak is (LBA * block size)/ 512)
4769dd0e19f3SScott Teel 	 */
4770dd0e19f3SScott Teel 	switch (cmd->cmnd[0]) {
4771dd0e19f3SScott Teel 	/* Required? 6-byte cdbs eliminated by fixup_ioaccel_cdb */
4772dd0e19f3SScott Teel 	case READ_6:
4773abbada71SMahesh Rajashekhara 	case WRITE_6:
4774abbada71SMahesh Rajashekhara 		first_block = (((cmd->cmnd[1] & 0x1F) << 16) |
4775abbada71SMahesh Rajashekhara 				(cmd->cmnd[2] << 8) |
4776abbada71SMahesh Rajashekhara 				cmd->cmnd[3]);
4777dd0e19f3SScott Teel 		break;
4778dd0e19f3SScott Teel 	case WRITE_10:
4779dd0e19f3SScott Teel 	case READ_10:
4780dd0e19f3SScott Teel 	/* Required? 12-byte cdbs eliminated by fixup_ioaccel_cdb */
4781dd0e19f3SScott Teel 	case WRITE_12:
4782dd0e19f3SScott Teel 	case READ_12:
47832b08b3e9SDon Brace 		first_block = get_unaligned_be32(&cmd->cmnd[2]);
4784dd0e19f3SScott Teel 		break;
4785dd0e19f3SScott Teel 	case WRITE_16:
4786dd0e19f3SScott Teel 	case READ_16:
47872b08b3e9SDon Brace 		first_block = get_unaligned_be64(&cmd->cmnd[2]);
4788dd0e19f3SScott Teel 		break;
4789dd0e19f3SScott Teel 	default:
4790dd0e19f3SScott Teel 		dev_err(&h->pdev->dev,
47912b08b3e9SDon Brace 			"ERROR: %s: size (0x%x) not supported for encryption\n",
47922b08b3e9SDon Brace 			__func__, cmd->cmnd[0]);
4793dd0e19f3SScott Teel 		BUG();
4794dd0e19f3SScott Teel 		break;
4795dd0e19f3SScott Teel 	}
47962b08b3e9SDon Brace 
47972b08b3e9SDon Brace 	if (le32_to_cpu(map->volume_blk_size) != 512)
47982b08b3e9SDon Brace 		first_block = first_block *
47992b08b3e9SDon Brace 				le32_to_cpu(map->volume_blk_size)/512;
48002b08b3e9SDon Brace 
48012b08b3e9SDon Brace 	cp->tweak_lower = cpu_to_le32(first_block);
48022b08b3e9SDon Brace 	cp->tweak_upper = cpu_to_le32(first_block >> 32);
4803dd0e19f3SScott Teel }
4804dd0e19f3SScott Teel 
4805c349775eSScott Teel static int hpsa_scsi_ioaccel2_queue_command(struct ctlr_info *h,
4806c349775eSScott Teel 	struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len,
480703383736SDon Brace 	u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk)
4808c349775eSScott Teel {
4809c349775eSScott Teel 	struct scsi_cmnd *cmd = c->scsi_cmd;
4810c349775eSScott Teel 	struct io_accel2_cmd *cp = &h->ioaccel2_cmd_pool[c->cmdindex];
4811c349775eSScott Teel 	struct ioaccel2_sg_element *curr_sg;
4812c349775eSScott Teel 	int use_sg, i;
4813c349775eSScott Teel 	struct scatterlist *sg;
4814c349775eSScott Teel 	u64 addr64;
4815c349775eSScott Teel 	u32 len;
4816c349775eSScott Teel 	u32 total_len = 0;
4817c349775eSScott Teel 
481845e596cdSDon Brace 	if (!cmd->device)
481945e596cdSDon Brace 		return -1;
482045e596cdSDon Brace 
482145e596cdSDon Brace 	if (!cmd->device->hostdata)
482245e596cdSDon Brace 		return -1;
482345e596cdSDon Brace 
4824d9a729f3SWebb Scales 	BUG_ON(scsi_sg_count(cmd) > h->maxsgentries);
4825c349775eSScott Teel 
482603383736SDon Brace 	if (fixup_ioaccel_cdb(cdb, &cdb_len)) {
482703383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
4828c349775eSScott Teel 		return IO_ACCEL_INELIGIBLE;
482903383736SDon Brace 	}
483003383736SDon Brace 
4831c349775eSScott Teel 	c->cmd_type = CMD_IOACCEL2;
4832c349775eSScott Teel 	/* Adjust the DMA address to point to the accelerated command buffer */
4833c349775eSScott Teel 	c->busaddr = (u32) h->ioaccel2_cmd_pool_dhandle +
4834c349775eSScott Teel 				(c->cmdindex * sizeof(*cp));
4835c349775eSScott Teel 	BUG_ON(c->busaddr & 0x0000007F);
4836c349775eSScott Teel 
4837c349775eSScott Teel 	memset(cp, 0, sizeof(*cp));
4838c349775eSScott Teel 	cp->IU_type = IOACCEL2_IU_TYPE;
4839c349775eSScott Teel 
4840c349775eSScott Teel 	use_sg = scsi_dma_map(cmd);
484103383736SDon Brace 	if (use_sg < 0) {
484203383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
4843c349775eSScott Teel 		return use_sg;
484403383736SDon Brace 	}
4845c349775eSScott Teel 
4846c349775eSScott Teel 	if (use_sg) {
4847c349775eSScott Teel 		curr_sg = cp->sg;
4848d9a729f3SWebb Scales 		if (use_sg > h->ioaccel_maxsg) {
4849d9a729f3SWebb Scales 			addr64 = le64_to_cpu(
4850d9a729f3SWebb Scales 				h->ioaccel2_cmd_sg_list[c->cmdindex]->address);
4851d9a729f3SWebb Scales 			curr_sg->address = cpu_to_le64(addr64);
4852d9a729f3SWebb Scales 			curr_sg->length = 0;
4853d9a729f3SWebb Scales 			curr_sg->reserved[0] = 0;
4854d9a729f3SWebb Scales 			curr_sg->reserved[1] = 0;
4855d9a729f3SWebb Scales 			curr_sg->reserved[2] = 0;
4856d9a729f3SWebb Scales 			curr_sg->chain_indicator = 0x80;
4857d9a729f3SWebb Scales 
4858d9a729f3SWebb Scales 			curr_sg = h->ioaccel2_cmd_sg_list[c->cmdindex];
4859d9a729f3SWebb Scales 		}
4860c349775eSScott Teel 		scsi_for_each_sg(cmd, sg, use_sg, i) {
4861c349775eSScott Teel 			addr64 = (u64) sg_dma_address(sg);
4862c349775eSScott Teel 			len  = sg_dma_len(sg);
4863c349775eSScott Teel 			total_len += len;
4864c349775eSScott Teel 			curr_sg->address = cpu_to_le64(addr64);
4865c349775eSScott Teel 			curr_sg->length = cpu_to_le32(len);
4866c349775eSScott Teel 			curr_sg->reserved[0] = 0;
4867c349775eSScott Teel 			curr_sg->reserved[1] = 0;
4868c349775eSScott Teel 			curr_sg->reserved[2] = 0;
4869c349775eSScott Teel 			curr_sg->chain_indicator = 0;
4870c349775eSScott Teel 			curr_sg++;
4871c349775eSScott Teel 		}
4872c349775eSScott Teel 
4873c349775eSScott Teel 		switch (cmd->sc_data_direction) {
4874c349775eSScott Teel 		case DMA_TO_DEVICE:
4875dd0e19f3SScott Teel 			cp->direction &= ~IOACCEL2_DIRECTION_MASK;
4876dd0e19f3SScott Teel 			cp->direction |= IOACCEL2_DIR_DATA_OUT;
4877c349775eSScott Teel 			break;
4878c349775eSScott Teel 		case DMA_FROM_DEVICE:
4879dd0e19f3SScott Teel 			cp->direction &= ~IOACCEL2_DIRECTION_MASK;
4880dd0e19f3SScott Teel 			cp->direction |= IOACCEL2_DIR_DATA_IN;
4881c349775eSScott Teel 			break;
4882c349775eSScott Teel 		case DMA_NONE:
4883dd0e19f3SScott Teel 			cp->direction &= ~IOACCEL2_DIRECTION_MASK;
4884dd0e19f3SScott Teel 			cp->direction |= IOACCEL2_DIR_NO_DATA;
4885c349775eSScott Teel 			break;
4886c349775eSScott Teel 		default:
4887c349775eSScott Teel 			dev_err(&h->pdev->dev, "unknown data direction: %d\n",
4888c349775eSScott Teel 				cmd->sc_data_direction);
4889c349775eSScott Teel 			BUG();
4890c349775eSScott Teel 			break;
4891c349775eSScott Teel 		}
4892c349775eSScott Teel 	} else {
4893dd0e19f3SScott Teel 		cp->direction &= ~IOACCEL2_DIRECTION_MASK;
4894dd0e19f3SScott Teel 		cp->direction |= IOACCEL2_DIR_NO_DATA;
4895c349775eSScott Teel 	}
4896dd0e19f3SScott Teel 
4897dd0e19f3SScott Teel 	/* Set encryption parameters, if necessary */
4898dd0e19f3SScott Teel 	set_encrypt_ioaccel2(h, c, cp);
4899dd0e19f3SScott Teel 
49002b08b3e9SDon Brace 	cp->scsi_nexus = cpu_to_le32(ioaccel_handle);
4901f2405db8SDon Brace 	cp->Tag = cpu_to_le32(c->cmdindex << DIRECT_LOOKUP_SHIFT);
4902c349775eSScott Teel 	memcpy(cp->cdb, cdb, sizeof(cp->cdb));
4903c349775eSScott Teel 
4904c349775eSScott Teel 	cp->data_len = cpu_to_le32(total_len);
4905c349775eSScott Teel 	cp->err_ptr = cpu_to_le64(c->busaddr +
4906c349775eSScott Teel 			offsetof(struct io_accel2_cmd, error_data));
490750a0decfSStephen M. Cameron 	cp->err_len = cpu_to_le32(sizeof(cp->error_data));
4908c349775eSScott Teel 
4909d9a729f3SWebb Scales 	/* fill in sg elements */
4910d9a729f3SWebb Scales 	if (use_sg > h->ioaccel_maxsg) {
4911d9a729f3SWebb Scales 		cp->sg_count = 1;
4912a736e9b6SDon Brace 		cp->sg[0].length = cpu_to_le32(use_sg * sizeof(cp->sg[0]));
4913d9a729f3SWebb Scales 		if (hpsa_map_ioaccel2_sg_chain_block(h, cp, c)) {
4914d9a729f3SWebb Scales 			atomic_dec(&phys_disk->ioaccel_cmds_out);
4915d9a729f3SWebb Scales 			scsi_dma_unmap(cmd);
4916d9a729f3SWebb Scales 			return -1;
4917d9a729f3SWebb Scales 		}
4918d9a729f3SWebb Scales 	} else
4919d9a729f3SWebb Scales 		cp->sg_count = (u8) use_sg;
4920d9a729f3SWebb Scales 
4921c349775eSScott Teel 	enqueue_cmd_and_start_io(h, c);
4922c349775eSScott Teel 	return 0;
4923c349775eSScott Teel }
4924c349775eSScott Teel 
4925c349775eSScott Teel /*
4926c349775eSScott Teel  * Queue a command to the correct I/O accelerator path.
4927c349775eSScott Teel  */
4928c349775eSScott Teel static int hpsa_scsi_ioaccel_queue_command(struct ctlr_info *h,
4929c349775eSScott Teel 	struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len,
493003383736SDon Brace 	u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk)
4931c349775eSScott Teel {
493245e596cdSDon Brace 	if (!c->scsi_cmd->device)
493345e596cdSDon Brace 		return -1;
493445e596cdSDon Brace 
493545e596cdSDon Brace 	if (!c->scsi_cmd->device->hostdata)
493645e596cdSDon Brace 		return -1;
493745e596cdSDon Brace 
493803383736SDon Brace 	/* Try to honor the device's queue depth */
493903383736SDon Brace 	if (atomic_inc_return(&phys_disk->ioaccel_cmds_out) >
494003383736SDon Brace 					phys_disk->queue_depth) {
494103383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
494203383736SDon Brace 		return IO_ACCEL_INELIGIBLE;
494303383736SDon Brace 	}
4944c349775eSScott Teel 	if (h->transMethod & CFGTBL_Trans_io_accel1)
4945c349775eSScott Teel 		return hpsa_scsi_ioaccel1_queue_command(h, c, ioaccel_handle,
494603383736SDon Brace 						cdb, cdb_len, scsi3addr,
494703383736SDon Brace 						phys_disk);
4948c349775eSScott Teel 	else
4949c349775eSScott Teel 		return hpsa_scsi_ioaccel2_queue_command(h, c, ioaccel_handle,
495003383736SDon Brace 						cdb, cdb_len, scsi3addr,
495103383736SDon Brace 						phys_disk);
4952c349775eSScott Teel }
4953c349775eSScott Teel 
49546b80b18fSScott Teel static void raid_map_helper(struct raid_map_data *map,
49556b80b18fSScott Teel 		int offload_to_mirror, u32 *map_index, u32 *current_group)
49566b80b18fSScott Teel {
49576b80b18fSScott Teel 	if (offload_to_mirror == 0)  {
49586b80b18fSScott Teel 		/* use physical disk in the first mirrored group. */
49592b08b3e9SDon Brace 		*map_index %= le16_to_cpu(map->data_disks_per_row);
49606b80b18fSScott Teel 		return;
49616b80b18fSScott Teel 	}
49626b80b18fSScott Teel 	do {
49636b80b18fSScott Teel 		/* determine mirror group that *map_index indicates */
49642b08b3e9SDon Brace 		*current_group = *map_index /
49652b08b3e9SDon Brace 			le16_to_cpu(map->data_disks_per_row);
49666b80b18fSScott Teel 		if (offload_to_mirror == *current_group)
49676b80b18fSScott Teel 			continue;
49682b08b3e9SDon Brace 		if (*current_group < le16_to_cpu(map->layout_map_count) - 1) {
49696b80b18fSScott Teel 			/* select map index from next group */
49702b08b3e9SDon Brace 			*map_index += le16_to_cpu(map->data_disks_per_row);
49716b80b18fSScott Teel 			(*current_group)++;
49726b80b18fSScott Teel 		} else {
49736b80b18fSScott Teel 			/* select map index from first group */
49742b08b3e9SDon Brace 			*map_index %= le16_to_cpu(map->data_disks_per_row);
49756b80b18fSScott Teel 			*current_group = 0;
49766b80b18fSScott Teel 		}
49776b80b18fSScott Teel 	} while (offload_to_mirror != *current_group);
49786b80b18fSScott Teel }
49796b80b18fSScott Teel 
4980283b4a9bSStephen M. Cameron /*
4981283b4a9bSStephen M. Cameron  * Attempt to perform offload RAID mapping for a logical volume I/O.
4982283b4a9bSStephen M. Cameron  */
4983283b4a9bSStephen M. Cameron static int hpsa_scsi_ioaccel_raid_map(struct ctlr_info *h,
4984283b4a9bSStephen M. Cameron 	struct CommandList *c)
4985283b4a9bSStephen M. Cameron {
4986283b4a9bSStephen M. Cameron 	struct scsi_cmnd *cmd = c->scsi_cmd;
4987283b4a9bSStephen M. Cameron 	struct hpsa_scsi_dev_t *dev = cmd->device->hostdata;
4988283b4a9bSStephen M. Cameron 	struct raid_map_data *map = &dev->raid_map;
4989283b4a9bSStephen M. Cameron 	struct raid_map_disk_data *dd = &map->data[0];
4990283b4a9bSStephen M. Cameron 	int is_write = 0;
4991283b4a9bSStephen M. Cameron 	u32 map_index;
4992283b4a9bSStephen M. Cameron 	u64 first_block, last_block;
4993283b4a9bSStephen M. Cameron 	u32 block_cnt;
4994283b4a9bSStephen M. Cameron 	u32 blocks_per_row;
4995283b4a9bSStephen M. Cameron 	u64 first_row, last_row;
4996283b4a9bSStephen M. Cameron 	u32 first_row_offset, last_row_offset;
4997283b4a9bSStephen M. Cameron 	u32 first_column, last_column;
49986b80b18fSScott Teel 	u64 r0_first_row, r0_last_row;
49996b80b18fSScott Teel 	u32 r5or6_blocks_per_row;
50006b80b18fSScott Teel 	u64 r5or6_first_row, r5or6_last_row;
50016b80b18fSScott Teel 	u32 r5or6_first_row_offset, r5or6_last_row_offset;
50026b80b18fSScott Teel 	u32 r5or6_first_column, r5or6_last_column;
50036b80b18fSScott Teel 	u32 total_disks_per_row;
50046b80b18fSScott Teel 	u32 stripesize;
50056b80b18fSScott Teel 	u32 first_group, last_group, current_group;
5006283b4a9bSStephen M. Cameron 	u32 map_row;
5007283b4a9bSStephen M. Cameron 	u32 disk_handle;
5008283b4a9bSStephen M. Cameron 	u64 disk_block;
5009283b4a9bSStephen M. Cameron 	u32 disk_block_cnt;
5010283b4a9bSStephen M. Cameron 	u8 cdb[16];
5011283b4a9bSStephen M. Cameron 	u8 cdb_len;
50122b08b3e9SDon Brace 	u16 strip_size;
5013283b4a9bSStephen M. Cameron #if BITS_PER_LONG == 32
5014283b4a9bSStephen M. Cameron 	u64 tmpdiv;
5015283b4a9bSStephen M. Cameron #endif
50166b80b18fSScott Teel 	int offload_to_mirror;
5017283b4a9bSStephen M. Cameron 
501845e596cdSDon Brace 	if (!dev)
501945e596cdSDon Brace 		return -1;
502045e596cdSDon Brace 
5021283b4a9bSStephen M. Cameron 	/* check for valid opcode, get LBA and block count */
5022283b4a9bSStephen M. Cameron 	switch (cmd->cmnd[0]) {
5023283b4a9bSStephen M. Cameron 	case WRITE_6:
5024283b4a9bSStephen M. Cameron 		is_write = 1;
5025283b4a9bSStephen M. Cameron 	case READ_6:
5026abbada71SMahesh Rajashekhara 		first_block = (((cmd->cmnd[1] & 0x1F) << 16) |
5027abbada71SMahesh Rajashekhara 				(cmd->cmnd[2] << 8) |
5028abbada71SMahesh Rajashekhara 				cmd->cmnd[3]);
5029283b4a9bSStephen M. Cameron 		block_cnt = cmd->cmnd[4];
50303fa89a04SStephen M. Cameron 		if (block_cnt == 0)
50313fa89a04SStephen M. Cameron 			block_cnt = 256;
5032283b4a9bSStephen M. Cameron 		break;
5033283b4a9bSStephen M. Cameron 	case WRITE_10:
5034283b4a9bSStephen M. Cameron 		is_write = 1;
5035283b4a9bSStephen M. Cameron 	case READ_10:
5036283b4a9bSStephen M. Cameron 		first_block =
5037283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[2]) << 24) |
5038283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[3]) << 16) |
5039283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[4]) << 8) |
5040283b4a9bSStephen M. Cameron 			cmd->cmnd[5];
5041283b4a9bSStephen M. Cameron 		block_cnt =
5042283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[7]) << 8) |
5043283b4a9bSStephen M. Cameron 			cmd->cmnd[8];
5044283b4a9bSStephen M. Cameron 		break;
5045283b4a9bSStephen M. Cameron 	case WRITE_12:
5046283b4a9bSStephen M. Cameron 		is_write = 1;
5047283b4a9bSStephen M. Cameron 	case READ_12:
5048283b4a9bSStephen M. Cameron 		first_block =
5049283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[2]) << 24) |
5050283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[3]) << 16) |
5051283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[4]) << 8) |
5052283b4a9bSStephen M. Cameron 			cmd->cmnd[5];
5053283b4a9bSStephen M. Cameron 		block_cnt =
5054283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[6]) << 24) |
5055283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[7]) << 16) |
5056283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[8]) << 8) |
5057283b4a9bSStephen M. Cameron 		cmd->cmnd[9];
5058283b4a9bSStephen M. Cameron 		break;
5059283b4a9bSStephen M. Cameron 	case WRITE_16:
5060283b4a9bSStephen M. Cameron 		is_write = 1;
5061283b4a9bSStephen M. Cameron 	case READ_16:
5062283b4a9bSStephen M. Cameron 		first_block =
5063283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[2]) << 56) |
5064283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[3]) << 48) |
5065283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[4]) << 40) |
5066283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[5]) << 32) |
5067283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[6]) << 24) |
5068283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[7]) << 16) |
5069283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[8]) << 8) |
5070283b4a9bSStephen M. Cameron 			cmd->cmnd[9];
5071283b4a9bSStephen M. Cameron 		block_cnt =
5072283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[10]) << 24) |
5073283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[11]) << 16) |
5074283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[12]) << 8) |
5075283b4a9bSStephen M. Cameron 			cmd->cmnd[13];
5076283b4a9bSStephen M. Cameron 		break;
5077283b4a9bSStephen M. Cameron 	default:
5078283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE; /* process via normal I/O path */
5079283b4a9bSStephen M. Cameron 	}
5080283b4a9bSStephen M. Cameron 	last_block = first_block + block_cnt - 1;
5081283b4a9bSStephen M. Cameron 
5082283b4a9bSStephen M. Cameron 	/* check for write to non-RAID-0 */
5083283b4a9bSStephen M. Cameron 	if (is_write && dev->raid_level != 0)
5084283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
5085283b4a9bSStephen M. Cameron 
5086283b4a9bSStephen M. Cameron 	/* check for invalid block or wraparound */
50872b08b3e9SDon Brace 	if (last_block >= le64_to_cpu(map->volume_blk_cnt) ||
50882b08b3e9SDon Brace 		last_block < first_block)
5089283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
5090283b4a9bSStephen M. Cameron 
5091283b4a9bSStephen M. Cameron 	/* calculate stripe information for the request */
50922b08b3e9SDon Brace 	blocks_per_row = le16_to_cpu(map->data_disks_per_row) *
50932b08b3e9SDon Brace 				le16_to_cpu(map->strip_size);
50942b08b3e9SDon Brace 	strip_size = le16_to_cpu(map->strip_size);
5095283b4a9bSStephen M. Cameron #if BITS_PER_LONG == 32
5096283b4a9bSStephen M. Cameron 	tmpdiv = first_block;
5097283b4a9bSStephen M. Cameron 	(void) do_div(tmpdiv, blocks_per_row);
5098283b4a9bSStephen M. Cameron 	first_row = tmpdiv;
5099283b4a9bSStephen M. Cameron 	tmpdiv = last_block;
5100283b4a9bSStephen M. Cameron 	(void) do_div(tmpdiv, blocks_per_row);
5101283b4a9bSStephen M. Cameron 	last_row = tmpdiv;
5102283b4a9bSStephen M. Cameron 	first_row_offset = (u32) (first_block - (first_row * blocks_per_row));
5103283b4a9bSStephen M. Cameron 	last_row_offset = (u32) (last_block - (last_row * blocks_per_row));
5104283b4a9bSStephen M. Cameron 	tmpdiv = first_row_offset;
51052b08b3e9SDon Brace 	(void) do_div(tmpdiv, strip_size);
5106283b4a9bSStephen M. Cameron 	first_column = tmpdiv;
5107283b4a9bSStephen M. Cameron 	tmpdiv = last_row_offset;
51082b08b3e9SDon Brace 	(void) do_div(tmpdiv, strip_size);
5109283b4a9bSStephen M. Cameron 	last_column = tmpdiv;
5110283b4a9bSStephen M. Cameron #else
5111283b4a9bSStephen M. Cameron 	first_row = first_block / blocks_per_row;
5112283b4a9bSStephen M. Cameron 	last_row = last_block / blocks_per_row;
5113283b4a9bSStephen M. Cameron 	first_row_offset = (u32) (first_block - (first_row * blocks_per_row));
5114283b4a9bSStephen M. Cameron 	last_row_offset = (u32) (last_block - (last_row * blocks_per_row));
51152b08b3e9SDon Brace 	first_column = first_row_offset / strip_size;
51162b08b3e9SDon Brace 	last_column = last_row_offset / strip_size;
5117283b4a9bSStephen M. Cameron #endif
5118283b4a9bSStephen M. Cameron 
5119283b4a9bSStephen M. Cameron 	/* if this isn't a single row/column then give to the controller */
5120283b4a9bSStephen M. Cameron 	if ((first_row != last_row) || (first_column != last_column))
5121283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
5122283b4a9bSStephen M. Cameron 
5123283b4a9bSStephen M. Cameron 	/* proceeding with driver mapping */
51242b08b3e9SDon Brace 	total_disks_per_row = le16_to_cpu(map->data_disks_per_row) +
51252b08b3e9SDon Brace 				le16_to_cpu(map->metadata_disks_per_row);
5126283b4a9bSStephen M. Cameron 	map_row = ((u32)(first_row >> map->parity_rotation_shift)) %
51272b08b3e9SDon Brace 				le16_to_cpu(map->row_cnt);
51286b80b18fSScott Teel 	map_index = (map_row * total_disks_per_row) + first_column;
51296b80b18fSScott Teel 
51306b80b18fSScott Teel 	switch (dev->raid_level) {
51316b80b18fSScott Teel 	case HPSA_RAID_0:
51326b80b18fSScott Teel 		break; /* nothing special to do */
51336b80b18fSScott Teel 	case HPSA_RAID_1:
51346b80b18fSScott Teel 		/* Handles load balance across RAID 1 members.
51356b80b18fSScott Teel 		 * (2-drive R1 and R10 with even # of drives.)
51366b80b18fSScott Teel 		 * Appropriate for SSDs, not optimal for HDDs
5137283b4a9bSStephen M. Cameron 		 */
51382b08b3e9SDon Brace 		BUG_ON(le16_to_cpu(map->layout_map_count) != 2);
5139283b4a9bSStephen M. Cameron 		if (dev->offload_to_mirror)
51402b08b3e9SDon Brace 			map_index += le16_to_cpu(map->data_disks_per_row);
5141283b4a9bSStephen M. Cameron 		dev->offload_to_mirror = !dev->offload_to_mirror;
51426b80b18fSScott Teel 		break;
51436b80b18fSScott Teel 	case HPSA_RAID_ADM:
51446b80b18fSScott Teel 		/* Handles N-way mirrors  (R1-ADM)
51456b80b18fSScott Teel 		 * and R10 with # of drives divisible by 3.)
51466b80b18fSScott Teel 		 */
51472b08b3e9SDon Brace 		BUG_ON(le16_to_cpu(map->layout_map_count) != 3);
51486b80b18fSScott Teel 
51496b80b18fSScott Teel 		offload_to_mirror = dev->offload_to_mirror;
51506b80b18fSScott Teel 		raid_map_helper(map, offload_to_mirror,
51516b80b18fSScott Teel 				&map_index, &current_group);
51526b80b18fSScott Teel 		/* set mirror group to use next time */
51536b80b18fSScott Teel 		offload_to_mirror =
51542b08b3e9SDon Brace 			(offload_to_mirror >=
51552b08b3e9SDon Brace 			le16_to_cpu(map->layout_map_count) - 1)
51566b80b18fSScott Teel 			? 0 : offload_to_mirror + 1;
51576b80b18fSScott Teel 		dev->offload_to_mirror = offload_to_mirror;
51586b80b18fSScott Teel 		/* Avoid direct use of dev->offload_to_mirror within this
51596b80b18fSScott Teel 		 * function since multiple threads might simultaneously
51606b80b18fSScott Teel 		 * increment it beyond the range of dev->layout_map_count -1.
51616b80b18fSScott Teel 		 */
51626b80b18fSScott Teel 		break;
51636b80b18fSScott Teel 	case HPSA_RAID_5:
51646b80b18fSScott Teel 	case HPSA_RAID_6:
51652b08b3e9SDon Brace 		if (le16_to_cpu(map->layout_map_count) <= 1)
51666b80b18fSScott Teel 			break;
51676b80b18fSScott Teel 
51686b80b18fSScott Teel 		/* Verify first and last block are in same RAID group */
51696b80b18fSScott Teel 		r5or6_blocks_per_row =
51702b08b3e9SDon Brace 			le16_to_cpu(map->strip_size) *
51712b08b3e9SDon Brace 			le16_to_cpu(map->data_disks_per_row);
51726b80b18fSScott Teel 		BUG_ON(r5or6_blocks_per_row == 0);
51732b08b3e9SDon Brace 		stripesize = r5or6_blocks_per_row *
51742b08b3e9SDon Brace 			le16_to_cpu(map->layout_map_count);
51756b80b18fSScott Teel #if BITS_PER_LONG == 32
51766b80b18fSScott Teel 		tmpdiv = first_block;
51776b80b18fSScott Teel 		first_group = do_div(tmpdiv, stripesize);
51786b80b18fSScott Teel 		tmpdiv = first_group;
51796b80b18fSScott Teel 		(void) do_div(tmpdiv, r5or6_blocks_per_row);
51806b80b18fSScott Teel 		first_group = tmpdiv;
51816b80b18fSScott Teel 		tmpdiv = last_block;
51826b80b18fSScott Teel 		last_group = do_div(tmpdiv, stripesize);
51836b80b18fSScott Teel 		tmpdiv = last_group;
51846b80b18fSScott Teel 		(void) do_div(tmpdiv, r5or6_blocks_per_row);
51856b80b18fSScott Teel 		last_group = tmpdiv;
51866b80b18fSScott Teel #else
51876b80b18fSScott Teel 		first_group = (first_block % stripesize) / r5or6_blocks_per_row;
51886b80b18fSScott Teel 		last_group = (last_block % stripesize) / r5or6_blocks_per_row;
51896b80b18fSScott Teel #endif
5190000ff7c2SStephen M. Cameron 		if (first_group != last_group)
51916b80b18fSScott Teel 			return IO_ACCEL_INELIGIBLE;
51926b80b18fSScott Teel 
51936b80b18fSScott Teel 		/* Verify request is in a single row of RAID 5/6 */
51946b80b18fSScott Teel #if BITS_PER_LONG == 32
51956b80b18fSScott Teel 		tmpdiv = first_block;
51966b80b18fSScott Teel 		(void) do_div(tmpdiv, stripesize);
51976b80b18fSScott Teel 		first_row = r5or6_first_row = r0_first_row = tmpdiv;
51986b80b18fSScott Teel 		tmpdiv = last_block;
51996b80b18fSScott Teel 		(void) do_div(tmpdiv, stripesize);
52006b80b18fSScott Teel 		r5or6_last_row = r0_last_row = tmpdiv;
52016b80b18fSScott Teel #else
52026b80b18fSScott Teel 		first_row = r5or6_first_row = r0_first_row =
52036b80b18fSScott Teel 						first_block / stripesize;
52046b80b18fSScott Teel 		r5or6_last_row = r0_last_row = last_block / stripesize;
52056b80b18fSScott Teel #endif
52066b80b18fSScott Teel 		if (r5or6_first_row != r5or6_last_row)
52076b80b18fSScott Teel 			return IO_ACCEL_INELIGIBLE;
52086b80b18fSScott Teel 
52096b80b18fSScott Teel 
52106b80b18fSScott Teel 		/* Verify request is in a single column */
52116b80b18fSScott Teel #if BITS_PER_LONG == 32
52126b80b18fSScott Teel 		tmpdiv = first_block;
52136b80b18fSScott Teel 		first_row_offset = do_div(tmpdiv, stripesize);
52146b80b18fSScott Teel 		tmpdiv = first_row_offset;
52156b80b18fSScott Teel 		first_row_offset = (u32) do_div(tmpdiv, r5or6_blocks_per_row);
52166b80b18fSScott Teel 		r5or6_first_row_offset = first_row_offset;
52176b80b18fSScott Teel 		tmpdiv = last_block;
52186b80b18fSScott Teel 		r5or6_last_row_offset = do_div(tmpdiv, stripesize);
52196b80b18fSScott Teel 		tmpdiv = r5or6_last_row_offset;
52206b80b18fSScott Teel 		r5or6_last_row_offset = do_div(tmpdiv, r5or6_blocks_per_row);
52216b80b18fSScott Teel 		tmpdiv = r5or6_first_row_offset;
52226b80b18fSScott Teel 		(void) do_div(tmpdiv, map->strip_size);
52236b80b18fSScott Teel 		first_column = r5or6_first_column = tmpdiv;
52246b80b18fSScott Teel 		tmpdiv = r5or6_last_row_offset;
52256b80b18fSScott Teel 		(void) do_div(tmpdiv, map->strip_size);
52266b80b18fSScott Teel 		r5or6_last_column = tmpdiv;
52276b80b18fSScott Teel #else
52286b80b18fSScott Teel 		first_row_offset = r5or6_first_row_offset =
52296b80b18fSScott Teel 			(u32)((first_block % stripesize) %
52306b80b18fSScott Teel 						r5or6_blocks_per_row);
52316b80b18fSScott Teel 
52326b80b18fSScott Teel 		r5or6_last_row_offset =
52336b80b18fSScott Teel 			(u32)((last_block % stripesize) %
52346b80b18fSScott Teel 						r5or6_blocks_per_row);
52356b80b18fSScott Teel 
52366b80b18fSScott Teel 		first_column = r5or6_first_column =
52372b08b3e9SDon Brace 			r5or6_first_row_offset / le16_to_cpu(map->strip_size);
52386b80b18fSScott Teel 		r5or6_last_column =
52392b08b3e9SDon Brace 			r5or6_last_row_offset / le16_to_cpu(map->strip_size);
52406b80b18fSScott Teel #endif
52416b80b18fSScott Teel 		if (r5or6_first_column != r5or6_last_column)
52426b80b18fSScott Teel 			return IO_ACCEL_INELIGIBLE;
52436b80b18fSScott Teel 
52446b80b18fSScott Teel 		/* Request is eligible */
52456b80b18fSScott Teel 		map_row = ((u32)(first_row >> map->parity_rotation_shift)) %
52462b08b3e9SDon Brace 			le16_to_cpu(map->row_cnt);
52476b80b18fSScott Teel 
52486b80b18fSScott Teel 		map_index = (first_group *
52492b08b3e9SDon Brace 			(le16_to_cpu(map->row_cnt) * total_disks_per_row)) +
52506b80b18fSScott Teel 			(map_row * total_disks_per_row) + first_column;
52516b80b18fSScott Teel 		break;
52526b80b18fSScott Teel 	default:
52536b80b18fSScott Teel 		return IO_ACCEL_INELIGIBLE;
5254283b4a9bSStephen M. Cameron 	}
52556b80b18fSScott Teel 
525607543e0cSStephen Cameron 	if (unlikely(map_index >= RAID_MAP_MAX_ENTRIES))
525707543e0cSStephen Cameron 		return IO_ACCEL_INELIGIBLE;
525807543e0cSStephen Cameron 
525903383736SDon Brace 	c->phys_disk = dev->phys_disk[map_index];
5260c3390df4SDon Brace 	if (!c->phys_disk)
5261c3390df4SDon Brace 		return IO_ACCEL_INELIGIBLE;
526203383736SDon Brace 
5263283b4a9bSStephen M. Cameron 	disk_handle = dd[map_index].ioaccel_handle;
52642b08b3e9SDon Brace 	disk_block = le64_to_cpu(map->disk_starting_blk) +
52652b08b3e9SDon Brace 			first_row * le16_to_cpu(map->strip_size) +
52662b08b3e9SDon Brace 			(first_row_offset - first_column *
52672b08b3e9SDon Brace 			le16_to_cpu(map->strip_size));
5268283b4a9bSStephen M. Cameron 	disk_block_cnt = block_cnt;
5269283b4a9bSStephen M. Cameron 
5270283b4a9bSStephen M. Cameron 	/* handle differing logical/physical block sizes */
5271283b4a9bSStephen M. Cameron 	if (map->phys_blk_shift) {
5272283b4a9bSStephen M. Cameron 		disk_block <<= map->phys_blk_shift;
5273283b4a9bSStephen M. Cameron 		disk_block_cnt <<= map->phys_blk_shift;
5274283b4a9bSStephen M. Cameron 	}
5275283b4a9bSStephen M. Cameron 	BUG_ON(disk_block_cnt > 0xffff);
5276283b4a9bSStephen M. Cameron 
5277283b4a9bSStephen M. Cameron 	/* build the new CDB for the physical disk I/O */
5278283b4a9bSStephen M. Cameron 	if (disk_block > 0xffffffff) {
5279283b4a9bSStephen M. Cameron 		cdb[0] = is_write ? WRITE_16 : READ_16;
5280283b4a9bSStephen M. Cameron 		cdb[1] = 0;
5281283b4a9bSStephen M. Cameron 		cdb[2] = (u8) (disk_block >> 56);
5282283b4a9bSStephen M. Cameron 		cdb[3] = (u8) (disk_block >> 48);
5283283b4a9bSStephen M. Cameron 		cdb[4] = (u8) (disk_block >> 40);
5284283b4a9bSStephen M. Cameron 		cdb[5] = (u8) (disk_block >> 32);
5285283b4a9bSStephen M. Cameron 		cdb[6] = (u8) (disk_block >> 24);
5286283b4a9bSStephen M. Cameron 		cdb[7] = (u8) (disk_block >> 16);
5287283b4a9bSStephen M. Cameron 		cdb[8] = (u8) (disk_block >> 8);
5288283b4a9bSStephen M. Cameron 		cdb[9] = (u8) (disk_block);
5289283b4a9bSStephen M. Cameron 		cdb[10] = (u8) (disk_block_cnt >> 24);
5290283b4a9bSStephen M. Cameron 		cdb[11] = (u8) (disk_block_cnt >> 16);
5291283b4a9bSStephen M. Cameron 		cdb[12] = (u8) (disk_block_cnt >> 8);
5292283b4a9bSStephen M. Cameron 		cdb[13] = (u8) (disk_block_cnt);
5293283b4a9bSStephen M. Cameron 		cdb[14] = 0;
5294283b4a9bSStephen M. Cameron 		cdb[15] = 0;
5295283b4a9bSStephen M. Cameron 		cdb_len = 16;
5296283b4a9bSStephen M. Cameron 	} else {
5297283b4a9bSStephen M. Cameron 		cdb[0] = is_write ? WRITE_10 : READ_10;
5298283b4a9bSStephen M. Cameron 		cdb[1] = 0;
5299283b4a9bSStephen M. Cameron 		cdb[2] = (u8) (disk_block >> 24);
5300283b4a9bSStephen M. Cameron 		cdb[3] = (u8) (disk_block >> 16);
5301283b4a9bSStephen M. Cameron 		cdb[4] = (u8) (disk_block >> 8);
5302283b4a9bSStephen M. Cameron 		cdb[5] = (u8) (disk_block);
5303283b4a9bSStephen M. Cameron 		cdb[6] = 0;
5304283b4a9bSStephen M. Cameron 		cdb[7] = (u8) (disk_block_cnt >> 8);
5305283b4a9bSStephen M. Cameron 		cdb[8] = (u8) (disk_block_cnt);
5306283b4a9bSStephen M. Cameron 		cdb[9] = 0;
5307283b4a9bSStephen M. Cameron 		cdb_len = 10;
5308283b4a9bSStephen M. Cameron 	}
5309283b4a9bSStephen M. Cameron 	return hpsa_scsi_ioaccel_queue_command(h, c, disk_handle, cdb, cdb_len,
531003383736SDon Brace 						dev->scsi3addr,
531103383736SDon Brace 						dev->phys_disk[map_index]);
5312283b4a9bSStephen M. Cameron }
5313283b4a9bSStephen M. Cameron 
531425163bd5SWebb Scales /*
531525163bd5SWebb Scales  * Submit commands down the "normal" RAID stack path
531625163bd5SWebb Scales  * All callers to hpsa_ciss_submit must check lockup_detected
531725163bd5SWebb Scales  * beforehand, before (opt.) and after calling cmd_alloc
531825163bd5SWebb Scales  */
5319574f05d3SStephen Cameron static int hpsa_ciss_submit(struct ctlr_info *h,
5320574f05d3SStephen Cameron 	struct CommandList *c, struct scsi_cmnd *cmd,
5321574f05d3SStephen Cameron 	unsigned char scsi3addr[])
5322edd16368SStephen M. Cameron {
5323edd16368SStephen M. Cameron 	cmd->host_scribble = (unsigned char *) c;
5324edd16368SStephen M. Cameron 	c->cmd_type = CMD_SCSI;
5325edd16368SStephen M. Cameron 	c->scsi_cmd = cmd;
5326edd16368SStephen M. Cameron 	c->Header.ReplyQueue = 0;  /* unused in simple mode */
5327edd16368SStephen M. Cameron 	memcpy(&c->Header.LUN.LunAddrBytes[0], &scsi3addr[0], 8);
5328f2405db8SDon Brace 	c->Header.tag = cpu_to_le64((c->cmdindex << DIRECT_LOOKUP_SHIFT));
5329edd16368SStephen M. Cameron 
5330edd16368SStephen M. Cameron 	/* Fill in the request block... */
5331edd16368SStephen M. Cameron 
5332edd16368SStephen M. Cameron 	c->Request.Timeout = 0;
5333edd16368SStephen M. Cameron 	BUG_ON(cmd->cmd_len > sizeof(c->Request.CDB));
5334edd16368SStephen M. Cameron 	c->Request.CDBLen = cmd->cmd_len;
5335edd16368SStephen M. Cameron 	memcpy(c->Request.CDB, cmd->cmnd, cmd->cmd_len);
5336edd16368SStephen M. Cameron 	switch (cmd->sc_data_direction) {
5337edd16368SStephen M. Cameron 	case DMA_TO_DEVICE:
5338a505b86fSStephen M. Cameron 		c->Request.type_attr_dir =
5339a505b86fSStephen M. Cameron 			TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_WRITE);
5340edd16368SStephen M. Cameron 		break;
5341edd16368SStephen M. Cameron 	case DMA_FROM_DEVICE:
5342a505b86fSStephen M. Cameron 		c->Request.type_attr_dir =
5343a505b86fSStephen M. Cameron 			TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_READ);
5344edd16368SStephen M. Cameron 		break;
5345edd16368SStephen M. Cameron 	case DMA_NONE:
5346a505b86fSStephen M. Cameron 		c->Request.type_attr_dir =
5347a505b86fSStephen M. Cameron 			TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_NONE);
5348edd16368SStephen M. Cameron 		break;
5349edd16368SStephen M. Cameron 	case DMA_BIDIRECTIONAL:
5350edd16368SStephen M. Cameron 		/* This can happen if a buggy application does a scsi passthru
5351edd16368SStephen M. Cameron 		 * and sets both inlen and outlen to non-zero. ( see
5352edd16368SStephen M. Cameron 		 * ../scsi/scsi_ioctl.c:scsi_ioctl_send_command() )
5353edd16368SStephen M. Cameron 		 */
5354edd16368SStephen M. Cameron 
5355a505b86fSStephen M. Cameron 		c->Request.type_attr_dir =
5356a505b86fSStephen M. Cameron 			TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_RSVD);
5357edd16368SStephen M. Cameron 		/* This is technically wrong, and hpsa controllers should
5358edd16368SStephen M. Cameron 		 * reject it with CMD_INVALID, which is the most correct
5359edd16368SStephen M. Cameron 		 * response, but non-fibre backends appear to let it
5360edd16368SStephen M. Cameron 		 * slide by, and give the same results as if this field
5361edd16368SStephen M. Cameron 		 * were set correctly.  Either way is acceptable for
5362edd16368SStephen M. Cameron 		 * our purposes here.
5363edd16368SStephen M. Cameron 		 */
5364edd16368SStephen M. Cameron 
5365edd16368SStephen M. Cameron 		break;
5366edd16368SStephen M. Cameron 
5367edd16368SStephen M. Cameron 	default:
5368edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "unknown data direction: %d\n",
5369edd16368SStephen M. Cameron 			cmd->sc_data_direction);
5370edd16368SStephen M. Cameron 		BUG();
5371edd16368SStephen M. Cameron 		break;
5372edd16368SStephen M. Cameron 	}
5373edd16368SStephen M. Cameron 
537433a2ffceSStephen M. Cameron 	if (hpsa_scatter_gather(h, c, cmd) < 0) { /* Fill SG list */
537573153fe5SWebb Scales 		hpsa_cmd_resolve_and_free(h, c);
5376edd16368SStephen M. Cameron 		return SCSI_MLQUEUE_HOST_BUSY;
5377edd16368SStephen M. Cameron 	}
5378edd16368SStephen M. Cameron 	enqueue_cmd_and_start_io(h, c);
5379edd16368SStephen M. Cameron 	/* the cmd'll come back via intr handler in complete_scsi_command()  */
5380edd16368SStephen M. Cameron 	return 0;
5381edd16368SStephen M. Cameron }
5382edd16368SStephen M. Cameron 
5383360c73bdSStephen Cameron static void hpsa_cmd_init(struct ctlr_info *h, int index,
5384360c73bdSStephen Cameron 				struct CommandList *c)
5385360c73bdSStephen Cameron {
5386360c73bdSStephen Cameron 	dma_addr_t cmd_dma_handle, err_dma_handle;
5387360c73bdSStephen Cameron 
5388360c73bdSStephen Cameron 	/* Zero out all of commandlist except the last field, refcount */
5389360c73bdSStephen Cameron 	memset(c, 0, offsetof(struct CommandList, refcount));
5390360c73bdSStephen Cameron 	c->Header.tag = cpu_to_le64((u64) (index << DIRECT_LOOKUP_SHIFT));
5391360c73bdSStephen Cameron 	cmd_dma_handle = h->cmd_pool_dhandle + index * sizeof(*c);
5392360c73bdSStephen Cameron 	c->err_info = h->errinfo_pool + index;
5393360c73bdSStephen Cameron 	memset(c->err_info, 0, sizeof(*c->err_info));
5394360c73bdSStephen Cameron 	err_dma_handle = h->errinfo_pool_dhandle
5395360c73bdSStephen Cameron 	    + index * sizeof(*c->err_info);
5396360c73bdSStephen Cameron 	c->cmdindex = index;
5397360c73bdSStephen Cameron 	c->busaddr = (u32) cmd_dma_handle;
5398360c73bdSStephen Cameron 	c->ErrDesc.Addr = cpu_to_le64((u64) err_dma_handle);
5399360c73bdSStephen Cameron 	c->ErrDesc.Len = cpu_to_le32((u32) sizeof(*c->err_info));
5400360c73bdSStephen Cameron 	c->h = h;
5401a58e7e53SWebb Scales 	c->scsi_cmd = SCSI_CMD_IDLE;
5402360c73bdSStephen Cameron }
5403360c73bdSStephen Cameron 
5404360c73bdSStephen Cameron static void hpsa_preinitialize_commands(struct ctlr_info *h)
5405360c73bdSStephen Cameron {
5406360c73bdSStephen Cameron 	int i;
5407360c73bdSStephen Cameron 
5408360c73bdSStephen Cameron 	for (i = 0; i < h->nr_cmds; i++) {
5409360c73bdSStephen Cameron 		struct CommandList *c = h->cmd_pool + i;
5410360c73bdSStephen Cameron 
5411360c73bdSStephen Cameron 		hpsa_cmd_init(h, i, c);
5412360c73bdSStephen Cameron 		atomic_set(&c->refcount, 0);
5413360c73bdSStephen Cameron 	}
5414360c73bdSStephen Cameron }
5415360c73bdSStephen Cameron 
5416360c73bdSStephen Cameron static inline void hpsa_cmd_partial_init(struct ctlr_info *h, int index,
5417360c73bdSStephen Cameron 				struct CommandList *c)
5418360c73bdSStephen Cameron {
5419360c73bdSStephen Cameron 	dma_addr_t cmd_dma_handle = h->cmd_pool_dhandle + index * sizeof(*c);
5420360c73bdSStephen Cameron 
542173153fe5SWebb Scales 	BUG_ON(c->cmdindex != index);
542273153fe5SWebb Scales 
5423360c73bdSStephen Cameron 	memset(c->Request.CDB, 0, sizeof(c->Request.CDB));
5424360c73bdSStephen Cameron 	memset(c->err_info, 0, sizeof(*c->err_info));
5425360c73bdSStephen Cameron 	c->busaddr = (u32) cmd_dma_handle;
5426360c73bdSStephen Cameron }
5427360c73bdSStephen Cameron 
5428592a0ad5SWebb Scales static int hpsa_ioaccel_submit(struct ctlr_info *h,
5429592a0ad5SWebb Scales 		struct CommandList *c, struct scsi_cmnd *cmd,
5430592a0ad5SWebb Scales 		unsigned char *scsi3addr)
5431592a0ad5SWebb Scales {
5432592a0ad5SWebb Scales 	struct hpsa_scsi_dev_t *dev = cmd->device->hostdata;
5433592a0ad5SWebb Scales 	int rc = IO_ACCEL_INELIGIBLE;
5434592a0ad5SWebb Scales 
543545e596cdSDon Brace 	if (!dev)
543645e596cdSDon Brace 		return SCSI_MLQUEUE_HOST_BUSY;
543745e596cdSDon Brace 
5438592a0ad5SWebb Scales 	cmd->host_scribble = (unsigned char *) c;
5439592a0ad5SWebb Scales 
5440592a0ad5SWebb Scales 	if (dev->offload_enabled) {
5441592a0ad5SWebb Scales 		hpsa_cmd_init(h, c->cmdindex, c);
5442592a0ad5SWebb Scales 		c->cmd_type = CMD_SCSI;
5443592a0ad5SWebb Scales 		c->scsi_cmd = cmd;
5444592a0ad5SWebb Scales 		rc = hpsa_scsi_ioaccel_raid_map(h, c);
5445592a0ad5SWebb Scales 		if (rc < 0)     /* scsi_dma_map failed. */
5446592a0ad5SWebb Scales 			rc = SCSI_MLQUEUE_HOST_BUSY;
5447a3144e0bSJoe Handzik 	} else if (dev->hba_ioaccel_enabled) {
5448592a0ad5SWebb Scales 		hpsa_cmd_init(h, c->cmdindex, c);
5449592a0ad5SWebb Scales 		c->cmd_type = CMD_SCSI;
5450592a0ad5SWebb Scales 		c->scsi_cmd = cmd;
5451592a0ad5SWebb Scales 		rc = hpsa_scsi_ioaccel_direct_map(h, c);
5452592a0ad5SWebb Scales 		if (rc < 0)     /* scsi_dma_map failed. */
5453592a0ad5SWebb Scales 			rc = SCSI_MLQUEUE_HOST_BUSY;
5454592a0ad5SWebb Scales 	}
5455592a0ad5SWebb Scales 	return rc;
5456592a0ad5SWebb Scales }
5457592a0ad5SWebb Scales 
5458080ef1ccSDon Brace static void hpsa_command_resubmit_worker(struct work_struct *work)
5459080ef1ccSDon Brace {
5460080ef1ccSDon Brace 	struct scsi_cmnd *cmd;
5461080ef1ccSDon Brace 	struct hpsa_scsi_dev_t *dev;
54628a0ff92cSWebb Scales 	struct CommandList *c = container_of(work, struct CommandList, work);
5463080ef1ccSDon Brace 
5464080ef1ccSDon Brace 	cmd = c->scsi_cmd;
5465080ef1ccSDon Brace 	dev = cmd->device->hostdata;
5466080ef1ccSDon Brace 	if (!dev) {
5467080ef1ccSDon Brace 		cmd->result = DID_NO_CONNECT << 16;
54688a0ff92cSWebb Scales 		return hpsa_cmd_free_and_done(c->h, c, cmd);
5469080ef1ccSDon Brace 	}
5470d604f533SWebb Scales 	if (c->reset_pending)
5471d2315ce6SDon Brace 		return hpsa_cmd_free_and_done(c->h, c, cmd);
5472a58e7e53SWebb Scales 	if (c->abort_pending)
5473a58e7e53SWebb Scales 		return hpsa_cmd_abort_and_free(c->h, c, cmd);
5474592a0ad5SWebb Scales 	if (c->cmd_type == CMD_IOACCEL2) {
5475592a0ad5SWebb Scales 		struct ctlr_info *h = c->h;
5476592a0ad5SWebb Scales 		struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex];
5477592a0ad5SWebb Scales 		int rc;
5478592a0ad5SWebb Scales 
5479592a0ad5SWebb Scales 		if (c2->error_data.serv_response ==
5480592a0ad5SWebb Scales 				IOACCEL2_STATUS_SR_TASK_COMP_SET_FULL) {
5481592a0ad5SWebb Scales 			rc = hpsa_ioaccel_submit(h, c, cmd, dev->scsi3addr);
5482592a0ad5SWebb Scales 			if (rc == 0)
5483592a0ad5SWebb Scales 				return;
5484592a0ad5SWebb Scales 			if (rc == SCSI_MLQUEUE_HOST_BUSY) {
5485592a0ad5SWebb Scales 				/*
5486592a0ad5SWebb Scales 				 * If we get here, it means dma mapping failed.
5487592a0ad5SWebb Scales 				 * Try again via scsi mid layer, which will
5488592a0ad5SWebb Scales 				 * then get SCSI_MLQUEUE_HOST_BUSY.
5489592a0ad5SWebb Scales 				 */
5490592a0ad5SWebb Scales 				cmd->result = DID_IMM_RETRY << 16;
54918a0ff92cSWebb Scales 				return hpsa_cmd_free_and_done(h, c, cmd);
5492592a0ad5SWebb Scales 			}
5493592a0ad5SWebb Scales 			/* else, fall thru and resubmit down CISS path */
5494592a0ad5SWebb Scales 		}
5495592a0ad5SWebb Scales 	}
5496360c73bdSStephen Cameron 	hpsa_cmd_partial_init(c->h, c->cmdindex, c);
5497080ef1ccSDon Brace 	if (hpsa_ciss_submit(c->h, c, cmd, dev->scsi3addr)) {
5498080ef1ccSDon Brace 		/*
5499080ef1ccSDon Brace 		 * If we get here, it means dma mapping failed. Try
5500080ef1ccSDon Brace 		 * again via scsi mid layer, which will then get
5501080ef1ccSDon Brace 		 * SCSI_MLQUEUE_HOST_BUSY.
5502592a0ad5SWebb Scales 		 *
5503592a0ad5SWebb Scales 		 * hpsa_ciss_submit will have already freed c
5504592a0ad5SWebb Scales 		 * if it encountered a dma mapping failure.
5505080ef1ccSDon Brace 		 */
5506080ef1ccSDon Brace 		cmd->result = DID_IMM_RETRY << 16;
5507080ef1ccSDon Brace 		cmd->scsi_done(cmd);
5508080ef1ccSDon Brace 	}
5509080ef1ccSDon Brace }
5510080ef1ccSDon Brace 
5511574f05d3SStephen Cameron /* Running in struct Scsi_Host->host_lock less mode */
5512574f05d3SStephen Cameron static int hpsa_scsi_queue_command(struct Scsi_Host *sh, struct scsi_cmnd *cmd)
5513574f05d3SStephen Cameron {
5514574f05d3SStephen Cameron 	struct ctlr_info *h;
5515574f05d3SStephen Cameron 	struct hpsa_scsi_dev_t *dev;
5516574f05d3SStephen Cameron 	unsigned char scsi3addr[8];
5517574f05d3SStephen Cameron 	struct CommandList *c;
5518574f05d3SStephen Cameron 	int rc = 0;
5519574f05d3SStephen Cameron 
5520574f05d3SStephen Cameron 	/* Get the ptr to our adapter structure out of cmd->host. */
5521574f05d3SStephen Cameron 	h = sdev_to_hba(cmd->device);
552273153fe5SWebb Scales 
552373153fe5SWebb Scales 	BUG_ON(cmd->request->tag < 0);
552473153fe5SWebb Scales 
5525574f05d3SStephen Cameron 	dev = cmd->device->hostdata;
5526574f05d3SStephen Cameron 	if (!dev) {
55271ccde700SHannes Reinecke 		cmd->result = DID_NO_CONNECT << 16;
5528ba74fdc4SDon Brace 		cmd->scsi_done(cmd);
5529ba74fdc4SDon Brace 		return 0;
5530ba74fdc4SDon Brace 	}
5531ba74fdc4SDon Brace 
5532ba74fdc4SDon Brace 	if (dev->removed) {
5533574f05d3SStephen Cameron 		cmd->result = DID_NO_CONNECT << 16;
5534574f05d3SStephen Cameron 		cmd->scsi_done(cmd);
5535574f05d3SStephen Cameron 		return 0;
5536574f05d3SStephen Cameron 	}
553773153fe5SWebb Scales 
5538574f05d3SStephen Cameron 	memcpy(scsi3addr, dev->scsi3addr, sizeof(scsi3addr));
5539574f05d3SStephen Cameron 
5540574f05d3SStephen Cameron 	if (unlikely(lockup_detected(h))) {
554125163bd5SWebb Scales 		cmd->result = DID_NO_CONNECT << 16;
5542574f05d3SStephen Cameron 		cmd->scsi_done(cmd);
5543574f05d3SStephen Cameron 		return 0;
5544574f05d3SStephen Cameron 	}
554573153fe5SWebb Scales 	c = cmd_tagged_alloc(h, cmd);
5546574f05d3SStephen Cameron 
5547407863cbSStephen Cameron 	/*
5548407863cbSStephen Cameron 	 * Call alternate submit routine for I/O accelerated commands.
5549574f05d3SStephen Cameron 	 * Retries always go down the normal I/O path.
5550574f05d3SStephen Cameron 	 */
5551574f05d3SStephen Cameron 	if (likely(cmd->retries == 0 &&
555257292b58SChristoph Hellwig 			!blk_rq_is_passthrough(cmd->request) &&
5553574f05d3SStephen Cameron 			h->acciopath_status)) {
5554592a0ad5SWebb Scales 		rc = hpsa_ioaccel_submit(h, c, cmd, scsi3addr);
5555574f05d3SStephen Cameron 		if (rc == 0)
5556592a0ad5SWebb Scales 			return 0;
5557592a0ad5SWebb Scales 		if (rc == SCSI_MLQUEUE_HOST_BUSY) {
555873153fe5SWebb Scales 			hpsa_cmd_resolve_and_free(h, c);
5559574f05d3SStephen Cameron 			return SCSI_MLQUEUE_HOST_BUSY;
5560574f05d3SStephen Cameron 		}
5561574f05d3SStephen Cameron 	}
5562574f05d3SStephen Cameron 	return hpsa_ciss_submit(h, c, cmd, scsi3addr);
5563574f05d3SStephen Cameron }
5564574f05d3SStephen Cameron 
55658ebc9248SWebb Scales static void hpsa_scan_complete(struct ctlr_info *h)
55665f389360SStephen M. Cameron {
55675f389360SStephen M. Cameron 	unsigned long flags;
55685f389360SStephen M. Cameron 
55695f389360SStephen M. Cameron 	spin_lock_irqsave(&h->scan_lock, flags);
55705f389360SStephen M. Cameron 	h->scan_finished = 1;
557187b9e6aaSDon Brace 	wake_up(&h->scan_wait_queue);
55725f389360SStephen M. Cameron 	spin_unlock_irqrestore(&h->scan_lock, flags);
55735f389360SStephen M. Cameron }
55745f389360SStephen M. Cameron 
5575a08a8471SStephen M. Cameron static void hpsa_scan_start(struct Scsi_Host *sh)
5576a08a8471SStephen M. Cameron {
5577a08a8471SStephen M. Cameron 	struct ctlr_info *h = shost_to_hba(sh);
5578a08a8471SStephen M. Cameron 	unsigned long flags;
5579a08a8471SStephen M. Cameron 
55808ebc9248SWebb Scales 	/*
55818ebc9248SWebb Scales 	 * Don't let rescans be initiated on a controller known to be locked
55828ebc9248SWebb Scales 	 * up.  If the controller locks up *during* a rescan, that thread is
55838ebc9248SWebb Scales 	 * probably hosed, but at least we can prevent new rescan threads from
55848ebc9248SWebb Scales 	 * piling up on a locked up controller.
55858ebc9248SWebb Scales 	 */
55868ebc9248SWebb Scales 	if (unlikely(lockup_detected(h)))
55878ebc9248SWebb Scales 		return hpsa_scan_complete(h);
55885f389360SStephen M. Cameron 
558987b9e6aaSDon Brace 	/*
559087b9e6aaSDon Brace 	 * If a scan is already waiting to run, no need to add another
559187b9e6aaSDon Brace 	 */
559287b9e6aaSDon Brace 	spin_lock_irqsave(&h->scan_lock, flags);
559387b9e6aaSDon Brace 	if (h->scan_waiting) {
559487b9e6aaSDon Brace 		spin_unlock_irqrestore(&h->scan_lock, flags);
559587b9e6aaSDon Brace 		return;
559687b9e6aaSDon Brace 	}
559787b9e6aaSDon Brace 
559887b9e6aaSDon Brace 	spin_unlock_irqrestore(&h->scan_lock, flags);
559987b9e6aaSDon Brace 
5600a08a8471SStephen M. Cameron 	/* wait until any scan already in progress is finished. */
5601a08a8471SStephen M. Cameron 	while (1) {
5602a08a8471SStephen M. Cameron 		spin_lock_irqsave(&h->scan_lock, flags);
5603a08a8471SStephen M. Cameron 		if (h->scan_finished)
5604a08a8471SStephen M. Cameron 			break;
560587b9e6aaSDon Brace 		h->scan_waiting = 1;
5606a08a8471SStephen M. Cameron 		spin_unlock_irqrestore(&h->scan_lock, flags);
5607a08a8471SStephen M. Cameron 		wait_event(h->scan_wait_queue, h->scan_finished);
5608a08a8471SStephen M. Cameron 		/* Note: We don't need to worry about a race between this
5609a08a8471SStephen M. Cameron 		 * thread and driver unload because the midlayer will
5610a08a8471SStephen M. Cameron 		 * have incremented the reference count, so unload won't
5611a08a8471SStephen M. Cameron 		 * happen if we're in here.
5612a08a8471SStephen M. Cameron 		 */
5613a08a8471SStephen M. Cameron 	}
5614a08a8471SStephen M. Cameron 	h->scan_finished = 0; /* mark scan as in progress */
561587b9e6aaSDon Brace 	h->scan_waiting = 0;
5616a08a8471SStephen M. Cameron 	spin_unlock_irqrestore(&h->scan_lock, flags);
5617a08a8471SStephen M. Cameron 
56188ebc9248SWebb Scales 	if (unlikely(lockup_detected(h)))
56198ebc9248SWebb Scales 		return hpsa_scan_complete(h);
56205f389360SStephen M. Cameron 
5621bfd7546cSDon Brace 	/*
5622bfd7546cSDon Brace 	 * Do the scan after a reset completion
5623bfd7546cSDon Brace 	 */
5624*c59d04f3SDon Brace 	spin_lock_irqsave(&h->reset_lock, flags);
5625bfd7546cSDon Brace 	if (h->reset_in_progress) {
5626bfd7546cSDon Brace 		h->drv_req_rescan = 1;
5627*c59d04f3SDon Brace 		spin_unlock_irqrestore(&h->reset_lock, flags);
56283b476aa2SDon Brace 		hpsa_scan_complete(h);
5629bfd7546cSDon Brace 		return;
5630bfd7546cSDon Brace 	}
5631*c59d04f3SDon Brace 	spin_unlock_irqrestore(&h->reset_lock, flags);
5632bfd7546cSDon Brace 
56338aa60681SDon Brace 	hpsa_update_scsi_devices(h);
5634a08a8471SStephen M. Cameron 
56358ebc9248SWebb Scales 	hpsa_scan_complete(h);
5636a08a8471SStephen M. Cameron }
5637a08a8471SStephen M. Cameron 
56387c0a0229SDon Brace static int hpsa_change_queue_depth(struct scsi_device *sdev, int qdepth)
56397c0a0229SDon Brace {
564003383736SDon Brace 	struct hpsa_scsi_dev_t *logical_drive = sdev->hostdata;
564103383736SDon Brace 
564203383736SDon Brace 	if (!logical_drive)
564303383736SDon Brace 		return -ENODEV;
56447c0a0229SDon Brace 
56457c0a0229SDon Brace 	if (qdepth < 1)
56467c0a0229SDon Brace 		qdepth = 1;
564703383736SDon Brace 	else if (qdepth > logical_drive->queue_depth)
564803383736SDon Brace 		qdepth = logical_drive->queue_depth;
564903383736SDon Brace 
565003383736SDon Brace 	return scsi_change_queue_depth(sdev, qdepth);
56517c0a0229SDon Brace }
56527c0a0229SDon Brace 
5653a08a8471SStephen M. Cameron static int hpsa_scan_finished(struct Scsi_Host *sh,
5654a08a8471SStephen M. Cameron 	unsigned long elapsed_time)
5655a08a8471SStephen M. Cameron {
5656a08a8471SStephen M. Cameron 	struct ctlr_info *h = shost_to_hba(sh);
5657a08a8471SStephen M. Cameron 	unsigned long flags;
5658a08a8471SStephen M. Cameron 	int finished;
5659a08a8471SStephen M. Cameron 
5660a08a8471SStephen M. Cameron 	spin_lock_irqsave(&h->scan_lock, flags);
5661a08a8471SStephen M. Cameron 	finished = h->scan_finished;
5662a08a8471SStephen M. Cameron 	spin_unlock_irqrestore(&h->scan_lock, flags);
5663a08a8471SStephen M. Cameron 	return finished;
5664a08a8471SStephen M. Cameron }
5665a08a8471SStephen M. Cameron 
56662946e82bSRobert Elliott static int hpsa_scsi_host_alloc(struct ctlr_info *h)
5667edd16368SStephen M. Cameron {
5668b705690dSStephen M. Cameron 	struct Scsi_Host *sh;
5669edd16368SStephen M. Cameron 
5670b705690dSStephen M. Cameron 	sh = scsi_host_alloc(&hpsa_driver_template, sizeof(h));
56712946e82bSRobert Elliott 	if (sh == NULL) {
56722946e82bSRobert Elliott 		dev_err(&h->pdev->dev, "scsi_host_alloc failed\n");
56732946e82bSRobert Elliott 		return -ENOMEM;
56742946e82bSRobert Elliott 	}
5675b705690dSStephen M. Cameron 
5676b705690dSStephen M. Cameron 	sh->io_port = 0;
5677b705690dSStephen M. Cameron 	sh->n_io_port = 0;
5678b705690dSStephen M. Cameron 	sh->this_id = -1;
5679b705690dSStephen M. Cameron 	sh->max_channel = 3;
5680b705690dSStephen M. Cameron 	sh->max_cmd_len = MAX_COMMAND_SIZE;
5681b705690dSStephen M. Cameron 	sh->max_lun = HPSA_MAX_LUN;
5682b705690dSStephen M. Cameron 	sh->max_id = HPSA_MAX_LUN;
568341ce4c35SStephen Cameron 	sh->can_queue = h->nr_cmds - HPSA_NRESERVED_CMDS;
5684d54c5c24SStephen Cameron 	sh->cmd_per_lun = sh->can_queue;
5685b705690dSStephen M. Cameron 	sh->sg_tablesize = h->maxsgentries;
5686d04e62b9SKevin Barnett 	sh->transportt = hpsa_sas_transport_template;
5687b705690dSStephen M. Cameron 	sh->hostdata[0] = (unsigned long) h;
5688bc2bb154SChristoph Hellwig 	sh->irq = pci_irq_vector(h->pdev, 0);
5689b705690dSStephen M. Cameron 	sh->unique_id = sh->irq;
569064d513acSChristoph Hellwig 
56912946e82bSRobert Elliott 	h->scsi_host = sh;
56922946e82bSRobert Elliott 	return 0;
56932946e82bSRobert Elliott }
56942946e82bSRobert Elliott 
56952946e82bSRobert Elliott static int hpsa_scsi_add_host(struct ctlr_info *h)
56962946e82bSRobert Elliott {
56972946e82bSRobert Elliott 	int rv;
56982946e82bSRobert Elliott 
56992946e82bSRobert Elliott 	rv = scsi_add_host(h->scsi_host, &h->pdev->dev);
57002946e82bSRobert Elliott 	if (rv) {
57012946e82bSRobert Elliott 		dev_err(&h->pdev->dev, "scsi_add_host failed\n");
57022946e82bSRobert Elliott 		return rv;
57032946e82bSRobert Elliott 	}
57042946e82bSRobert Elliott 	scsi_scan_host(h->scsi_host);
57052946e82bSRobert Elliott 	return 0;
5706edd16368SStephen M. Cameron }
5707edd16368SStephen M. Cameron 
5708b69324ffSWebb Scales /*
570973153fe5SWebb Scales  * The block layer has already gone to the trouble of picking out a unique,
571073153fe5SWebb Scales  * small-integer tag for this request.  We use an offset from that value as
571173153fe5SWebb Scales  * an index to select our command block.  (The offset allows us to reserve the
571273153fe5SWebb Scales  * low-numbered entries for our own uses.)
571373153fe5SWebb Scales  */
571473153fe5SWebb Scales static int hpsa_get_cmd_index(struct scsi_cmnd *scmd)
571573153fe5SWebb Scales {
571673153fe5SWebb Scales 	int idx = scmd->request->tag;
571773153fe5SWebb Scales 
571873153fe5SWebb Scales 	if (idx < 0)
571973153fe5SWebb Scales 		return idx;
572073153fe5SWebb Scales 
572173153fe5SWebb Scales 	/* Offset to leave space for internal cmds. */
572273153fe5SWebb Scales 	return idx += HPSA_NRESERVED_CMDS;
572373153fe5SWebb Scales }
572473153fe5SWebb Scales 
572573153fe5SWebb Scales /*
5726b69324ffSWebb Scales  * Send a TEST_UNIT_READY command to the specified LUN using the specified
5727b69324ffSWebb Scales  * reply queue; returns zero if the unit is ready, and non-zero otherwise.
5728b69324ffSWebb Scales  */
5729b69324ffSWebb Scales static int hpsa_send_test_unit_ready(struct ctlr_info *h,
5730b69324ffSWebb Scales 				struct CommandList *c, unsigned char lunaddr[],
5731b69324ffSWebb Scales 				int reply_queue)
5732edd16368SStephen M. Cameron {
57338919358eSTomas Henzl 	int rc;
5734edd16368SStephen M. Cameron 
5735a2dac136SStephen M. Cameron 	/* Send the Test Unit Ready, fill_cmd can't fail, no mapping */
5736a2dac136SStephen M. Cameron 	(void) fill_cmd(c, TEST_UNIT_READY, h,
5737a2dac136SStephen M. Cameron 			NULL, 0, 0, lunaddr, TYPE_CMD);
5738c448ecfaSDon Brace 	rc = hpsa_scsi_do_simple_cmd(h, c, reply_queue, DEFAULT_TIMEOUT);
573925163bd5SWebb Scales 	if (rc)
5740b69324ffSWebb Scales 		return rc;
5741edd16368SStephen M. Cameron 	/* no unmap needed here because no data xfer. */
5742edd16368SStephen M. Cameron 
5743b69324ffSWebb Scales 	/* Check if the unit is already ready. */
5744edd16368SStephen M. Cameron 	if (c->err_info->CommandStatus == CMD_SUCCESS)
5745b69324ffSWebb Scales 		return 0;
5746edd16368SStephen M. Cameron 
5747b69324ffSWebb Scales 	/*
5748b69324ffSWebb Scales 	 * The first command sent after reset will receive "unit attention" to
5749b69324ffSWebb Scales 	 * indicate that the LUN has been reset...this is actually what we're
5750b69324ffSWebb Scales 	 * looking for (but, success is good too).
5751b69324ffSWebb Scales 	 */
5752edd16368SStephen M. Cameron 	if (c->err_info->CommandStatus == CMD_TARGET_STATUS &&
5753edd16368SStephen M. Cameron 		c->err_info->ScsiStatus == SAM_STAT_CHECK_CONDITION &&
5754edd16368SStephen M. Cameron 			(c->err_info->SenseInfo[2] == NO_SENSE ||
5755edd16368SStephen M. Cameron 			 c->err_info->SenseInfo[2] == UNIT_ATTENTION))
5756b69324ffSWebb Scales 		return 0;
5757b69324ffSWebb Scales 
5758b69324ffSWebb Scales 	return 1;
5759b69324ffSWebb Scales }
5760b69324ffSWebb Scales 
5761b69324ffSWebb Scales /*
5762b69324ffSWebb Scales  * Wait for a TEST_UNIT_READY command to complete, retrying as necessary;
5763b69324ffSWebb Scales  * returns zero when the unit is ready, and non-zero when giving up.
5764b69324ffSWebb Scales  */
5765b69324ffSWebb Scales static int hpsa_wait_for_test_unit_ready(struct ctlr_info *h,
5766b69324ffSWebb Scales 				struct CommandList *c,
5767b69324ffSWebb Scales 				unsigned char lunaddr[], int reply_queue)
5768b69324ffSWebb Scales {
5769b69324ffSWebb Scales 	int rc;
5770b69324ffSWebb Scales 	int count = 0;
5771b69324ffSWebb Scales 	int waittime = 1; /* seconds */
5772b69324ffSWebb Scales 
5773b69324ffSWebb Scales 	/* Send test unit ready until device ready, or give up. */
5774b69324ffSWebb Scales 	for (count = 0; count < HPSA_TUR_RETRY_LIMIT; count++) {
5775b69324ffSWebb Scales 
5776b69324ffSWebb Scales 		/*
5777b69324ffSWebb Scales 		 * Wait for a bit.  do this first, because if we send
5778b69324ffSWebb Scales 		 * the TUR right away, the reset will just abort it.
5779b69324ffSWebb Scales 		 */
5780b69324ffSWebb Scales 		msleep(1000 * waittime);
5781b69324ffSWebb Scales 
5782b69324ffSWebb Scales 		rc = hpsa_send_test_unit_ready(h, c, lunaddr, reply_queue);
5783b69324ffSWebb Scales 		if (!rc)
5784edd16368SStephen M. Cameron 			break;
5785b69324ffSWebb Scales 
5786b69324ffSWebb Scales 		/* Increase wait time with each try, up to a point. */
5787b69324ffSWebb Scales 		if (waittime < HPSA_MAX_WAIT_INTERVAL_SECS)
5788b69324ffSWebb Scales 			waittime *= 2;
5789b69324ffSWebb Scales 
5790b69324ffSWebb Scales 		dev_warn(&h->pdev->dev,
5791b69324ffSWebb Scales 			 "waiting %d secs for device to become ready.\n",
5792b69324ffSWebb Scales 			 waittime);
5793b69324ffSWebb Scales 	}
5794b69324ffSWebb Scales 
5795b69324ffSWebb Scales 	return rc;
5796b69324ffSWebb Scales }
5797b69324ffSWebb Scales 
5798b69324ffSWebb Scales static int wait_for_device_to_become_ready(struct ctlr_info *h,
5799b69324ffSWebb Scales 					   unsigned char lunaddr[],
5800b69324ffSWebb Scales 					   int reply_queue)
5801b69324ffSWebb Scales {
5802b69324ffSWebb Scales 	int first_queue;
5803b69324ffSWebb Scales 	int last_queue;
5804b69324ffSWebb Scales 	int rq;
5805b69324ffSWebb Scales 	int rc = 0;
5806b69324ffSWebb Scales 	struct CommandList *c;
5807b69324ffSWebb Scales 
5808b69324ffSWebb Scales 	c = cmd_alloc(h);
5809b69324ffSWebb Scales 
5810b69324ffSWebb Scales 	/*
5811b69324ffSWebb Scales 	 * If no specific reply queue was requested, then send the TUR
5812b69324ffSWebb Scales 	 * repeatedly, requesting a reply on each reply queue; otherwise execute
5813b69324ffSWebb Scales 	 * the loop exactly once using only the specified queue.
5814b69324ffSWebb Scales 	 */
5815b69324ffSWebb Scales 	if (reply_queue == DEFAULT_REPLY_QUEUE) {
5816b69324ffSWebb Scales 		first_queue = 0;
5817b69324ffSWebb Scales 		last_queue = h->nreply_queues - 1;
5818b69324ffSWebb Scales 	} else {
5819b69324ffSWebb Scales 		first_queue = reply_queue;
5820b69324ffSWebb Scales 		last_queue = reply_queue;
5821b69324ffSWebb Scales 	}
5822b69324ffSWebb Scales 
5823b69324ffSWebb Scales 	for (rq = first_queue; rq <= last_queue; rq++) {
5824b69324ffSWebb Scales 		rc = hpsa_wait_for_test_unit_ready(h, c, lunaddr, rq);
5825b69324ffSWebb Scales 		if (rc)
5826b69324ffSWebb Scales 			break;
5827edd16368SStephen M. Cameron 	}
5828edd16368SStephen M. Cameron 
5829edd16368SStephen M. Cameron 	if (rc)
5830edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "giving up on device.\n");
5831edd16368SStephen M. Cameron 	else
5832edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "device is ready.\n");
5833edd16368SStephen M. Cameron 
583445fcb86eSStephen Cameron 	cmd_free(h, c);
5835edd16368SStephen M. Cameron 	return rc;
5836edd16368SStephen M. Cameron }
5837edd16368SStephen M. Cameron 
5838edd16368SStephen M. Cameron /* Need at least one of these error handlers to keep ../scsi/hosts.c from
5839edd16368SStephen M. Cameron  * complaining.  Doing a host- or bus-reset can't do anything good here.
5840edd16368SStephen M. Cameron  */
5841edd16368SStephen M. Cameron static int hpsa_eh_device_reset_handler(struct scsi_cmnd *scsicmd)
5842edd16368SStephen M. Cameron {
5843*c59d04f3SDon Brace 	int rc = SUCCESS;
5844edd16368SStephen M. Cameron 	struct ctlr_info *h;
5845edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *dev;
58460b9b7b6eSScott Teel 	u8 reset_type;
58472dc127bbSDan Carpenter 	char msg[48];
5848*c59d04f3SDon Brace 	unsigned long flags;
5849edd16368SStephen M. Cameron 
5850edd16368SStephen M. Cameron 	/* find the controller to which the command to be aborted was sent */
5851edd16368SStephen M. Cameron 	h = sdev_to_hba(scsicmd->device);
5852edd16368SStephen M. Cameron 	if (h == NULL) /* paranoia */
5853edd16368SStephen M. Cameron 		return FAILED;
5854e345893bSDon Brace 
5855*c59d04f3SDon Brace 	spin_lock_irqsave(&h->reset_lock, flags);
5856*c59d04f3SDon Brace 	h->reset_in_progress = 1;
5857*c59d04f3SDon Brace 	spin_unlock_irqrestore(&h->reset_lock, flags);
5858*c59d04f3SDon Brace 
5859*c59d04f3SDon Brace 	if (lockup_detected(h)) {
5860*c59d04f3SDon Brace 		rc = FAILED;
5861*c59d04f3SDon Brace 		goto return_reset_status;
5862*c59d04f3SDon Brace 	}
5863e345893bSDon Brace 
5864edd16368SStephen M. Cameron 	dev = scsicmd->device->hostdata;
5865edd16368SStephen M. Cameron 	if (!dev) {
5866d604f533SWebb Scales 		dev_err(&h->pdev->dev, "%s: device lookup failed\n", __func__);
5867*c59d04f3SDon Brace 		rc = FAILED;
5868*c59d04f3SDon Brace 		goto return_reset_status;
5869edd16368SStephen M. Cameron 	}
587025163bd5SWebb Scales 
5871*c59d04f3SDon Brace 	if (dev->devtype == TYPE_ENCLOSURE) {
5872*c59d04f3SDon Brace 		rc = SUCCESS;
5873*c59d04f3SDon Brace 		goto return_reset_status;
5874*c59d04f3SDon Brace 	}
5875ef8a5203SDon Brace 
587625163bd5SWebb Scales 	/* if controller locked up, we can guarantee command won't complete */
587725163bd5SWebb Scales 	if (lockup_detected(h)) {
58782dc127bbSDan Carpenter 		snprintf(msg, sizeof(msg),
58792dc127bbSDan Carpenter 			 "cmd %d RESET FAILED, lockup detected",
588073153fe5SWebb Scales 			 hpsa_get_cmd_index(scsicmd));
588173153fe5SWebb Scales 		hpsa_show_dev_msg(KERN_WARNING, h, dev, msg);
5882*c59d04f3SDon Brace 		rc = FAILED;
5883*c59d04f3SDon Brace 		goto return_reset_status;
588425163bd5SWebb Scales 	}
588525163bd5SWebb Scales 
588625163bd5SWebb Scales 	/* this reset request might be the result of a lockup; check */
588725163bd5SWebb Scales 	if (detect_controller_lockup(h)) {
58882dc127bbSDan Carpenter 		snprintf(msg, sizeof(msg),
58892dc127bbSDan Carpenter 			 "cmd %d RESET FAILED, new lockup detected",
589073153fe5SWebb Scales 			 hpsa_get_cmd_index(scsicmd));
589173153fe5SWebb Scales 		hpsa_show_dev_msg(KERN_WARNING, h, dev, msg);
5892*c59d04f3SDon Brace 		rc = FAILED;
5893*c59d04f3SDon Brace 		goto return_reset_status;
589425163bd5SWebb Scales 	}
589525163bd5SWebb Scales 
5896d604f533SWebb Scales 	/* Do not attempt on controller */
5897*c59d04f3SDon Brace 	if (is_hba_lunid(dev->scsi3addr)) {
5898*c59d04f3SDon Brace 		rc = SUCCESS;
5899*c59d04f3SDon Brace 		goto return_reset_status;
5900*c59d04f3SDon Brace 	}
5901d604f533SWebb Scales 
59020b9b7b6eSScott Teel 	if (is_logical_dev_addr_mode(dev->scsi3addr))
59030b9b7b6eSScott Teel 		reset_type = HPSA_DEVICE_RESET_MSG;
59040b9b7b6eSScott Teel 	else
59050b9b7b6eSScott Teel 		reset_type = HPSA_PHYS_TARGET_RESET;
59060b9b7b6eSScott Teel 
59070b9b7b6eSScott Teel 	sprintf(msg, "resetting %s",
59080b9b7b6eSScott Teel 		reset_type == HPSA_DEVICE_RESET_MSG ? "logical " : "physical ");
59090b9b7b6eSScott Teel 	hpsa_show_dev_msg(KERN_WARNING, h, dev, msg);
591025163bd5SWebb Scales 
5911edd16368SStephen M. Cameron 	/* send a reset to the SCSI LUN which the command was sent to */
59120b9b7b6eSScott Teel 	rc = hpsa_do_reset(h, dev, dev->scsi3addr, reset_type,
591325163bd5SWebb Scales 			   DEFAULT_REPLY_QUEUE);
5914*c59d04f3SDon Brace 	if (rc == 0)
5915*c59d04f3SDon Brace 		rc = SUCCESS;
5916*c59d04f3SDon Brace 	else
5917*c59d04f3SDon Brace 		rc = FAILED;
5918*c59d04f3SDon Brace 
59190b9b7b6eSScott Teel 	sprintf(msg, "reset %s %s",
59200b9b7b6eSScott Teel 		reset_type == HPSA_DEVICE_RESET_MSG ? "logical " : "physical ",
5921*c59d04f3SDon Brace 		rc == SUCCESS ? "completed successfully" : "failed");
5922d604f533SWebb Scales 	hpsa_show_dev_msg(KERN_WARNING, h, dev, msg);
5923*c59d04f3SDon Brace 
5924*c59d04f3SDon Brace return_reset_status:
5925*c59d04f3SDon Brace 	spin_lock_irqsave(&h->reset_lock, flags);
5926da03ded0SDon Brace 	h->reset_in_progress = 0;
5927*c59d04f3SDon Brace 	spin_unlock_irqrestore(&h->reset_lock, flags);
5928*c59d04f3SDon Brace 	return rc;
5929edd16368SStephen M. Cameron }
5930edd16368SStephen M. Cameron 
59316cba3f19SStephen M. Cameron static void swizzle_abort_tag(u8 *tag)
59326cba3f19SStephen M. Cameron {
59336cba3f19SStephen M. Cameron 	u8 original_tag[8];
59346cba3f19SStephen M. Cameron 
59356cba3f19SStephen M. Cameron 	memcpy(original_tag, tag, 8);
59366cba3f19SStephen M. Cameron 	tag[0] = original_tag[3];
59376cba3f19SStephen M. Cameron 	tag[1] = original_tag[2];
59386cba3f19SStephen M. Cameron 	tag[2] = original_tag[1];
59396cba3f19SStephen M. Cameron 	tag[3] = original_tag[0];
59406cba3f19SStephen M. Cameron 	tag[4] = original_tag[7];
59416cba3f19SStephen M. Cameron 	tag[5] = original_tag[6];
59426cba3f19SStephen M. Cameron 	tag[6] = original_tag[5];
59436cba3f19SStephen M. Cameron 	tag[7] = original_tag[4];
59446cba3f19SStephen M. Cameron }
59456cba3f19SStephen M. Cameron 
594617eb87d2SScott Teel static void hpsa_get_tag(struct ctlr_info *h,
59472b08b3e9SDon Brace 	struct CommandList *c, __le32 *taglower, __le32 *tagupper)
594817eb87d2SScott Teel {
59492b08b3e9SDon Brace 	u64 tag;
595017eb87d2SScott Teel 	if (c->cmd_type == CMD_IOACCEL1) {
595117eb87d2SScott Teel 		struct io_accel1_cmd *cm1 = (struct io_accel1_cmd *)
595217eb87d2SScott Teel 			&h->ioaccel_cmd_pool[c->cmdindex];
59532b08b3e9SDon Brace 		tag = le64_to_cpu(cm1->tag);
59542b08b3e9SDon Brace 		*tagupper = cpu_to_le32(tag >> 32);
59552b08b3e9SDon Brace 		*taglower = cpu_to_le32(tag);
595654b6e9e9SScott Teel 		return;
595754b6e9e9SScott Teel 	}
595854b6e9e9SScott Teel 	if (c->cmd_type == CMD_IOACCEL2) {
595954b6e9e9SScott Teel 		struct io_accel2_cmd *cm2 = (struct io_accel2_cmd *)
596054b6e9e9SScott Teel 			&h->ioaccel2_cmd_pool[c->cmdindex];
5961dd0e19f3SScott Teel 		/* upper tag not used in ioaccel2 mode */
5962dd0e19f3SScott Teel 		memset(tagupper, 0, sizeof(*tagupper));
5963dd0e19f3SScott Teel 		*taglower = cm2->Tag;
596454b6e9e9SScott Teel 		return;
596554b6e9e9SScott Teel 	}
59662b08b3e9SDon Brace 	tag = le64_to_cpu(c->Header.tag);
59672b08b3e9SDon Brace 	*tagupper = cpu_to_le32(tag >> 32);
59682b08b3e9SDon Brace 	*taglower = cpu_to_le32(tag);
596917eb87d2SScott Teel }
597054b6e9e9SScott Teel 
597175167d2cSStephen M. Cameron static int hpsa_send_abort(struct ctlr_info *h, unsigned char *scsi3addr,
59729b5c48c2SStephen Cameron 	struct CommandList *abort, int reply_queue)
597375167d2cSStephen M. Cameron {
597475167d2cSStephen M. Cameron 	int rc = IO_OK;
597575167d2cSStephen M. Cameron 	struct CommandList *c;
597675167d2cSStephen M. Cameron 	struct ErrorInfo *ei;
59772b08b3e9SDon Brace 	__le32 tagupper, taglower;
597875167d2cSStephen M. Cameron 
597945fcb86eSStephen Cameron 	c = cmd_alloc(h);
598075167d2cSStephen M. Cameron 
5981a2dac136SStephen M. Cameron 	/* fill_cmd can't fail here, no buffer to map */
59829b5c48c2SStephen Cameron 	(void) fill_cmd(c, HPSA_ABORT_MSG, h, &abort->Header.tag,
5983a2dac136SStephen M. Cameron 		0, 0, scsi3addr, TYPE_MSG);
59849b5c48c2SStephen Cameron 	if (h->needs_abort_tags_swizzled)
59856cba3f19SStephen M. Cameron 		swizzle_abort_tag(&c->Request.CDB[4]);
5986c448ecfaSDon Brace 	(void) hpsa_scsi_do_simple_cmd(h, c, reply_queue, DEFAULT_TIMEOUT);
598717eb87d2SScott Teel 	hpsa_get_tag(h, abort, &taglower, &tagupper);
598825163bd5SWebb Scales 	dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: do_simple_cmd(abort) completed.\n",
598917eb87d2SScott Teel 		__func__, tagupper, taglower);
599075167d2cSStephen M. Cameron 	/* no unmap needed here because no data xfer. */
599175167d2cSStephen M. Cameron 
599275167d2cSStephen M. Cameron 	ei = c->err_info;
599375167d2cSStephen M. Cameron 	switch (ei->CommandStatus) {
599475167d2cSStephen M. Cameron 	case CMD_SUCCESS:
599575167d2cSStephen M. Cameron 		break;
59969437ac43SStephen Cameron 	case CMD_TMF_STATUS:
59979437ac43SStephen Cameron 		rc = hpsa_evaluate_tmf_status(h, c);
59989437ac43SStephen Cameron 		break;
599975167d2cSStephen M. Cameron 	case CMD_UNABORTABLE: /* Very common, don't make noise. */
600075167d2cSStephen M. Cameron 		rc = -1;
600175167d2cSStephen M. Cameron 		break;
600275167d2cSStephen M. Cameron 	default:
600375167d2cSStephen M. Cameron 		dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: interpreting error.\n",
600417eb87d2SScott Teel 			__func__, tagupper, taglower);
6005d1e8beacSStephen M. Cameron 		hpsa_scsi_interpret_error(h, c);
600675167d2cSStephen M. Cameron 		rc = -1;
600775167d2cSStephen M. Cameron 		break;
600875167d2cSStephen M. Cameron 	}
600945fcb86eSStephen Cameron 	cmd_free(h, c);
6010dd0e19f3SScott Teel 	dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: Finished.\n",
6011dd0e19f3SScott Teel 		__func__, tagupper, taglower);
601275167d2cSStephen M. Cameron 	return rc;
601375167d2cSStephen M. Cameron }
601475167d2cSStephen M. Cameron 
60158be986ccSStephen Cameron static void setup_ioaccel2_abort_cmd(struct CommandList *c, struct ctlr_info *h,
60168be986ccSStephen Cameron 	struct CommandList *command_to_abort, int reply_queue)
60178be986ccSStephen Cameron {
60188be986ccSStephen Cameron 	struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex];
60198be986ccSStephen Cameron 	struct hpsa_tmf_struct *ac = (struct hpsa_tmf_struct *) c2;
60208be986ccSStephen Cameron 	struct io_accel2_cmd *c2a =
60218be986ccSStephen Cameron 		&h->ioaccel2_cmd_pool[command_to_abort->cmdindex];
6022a58e7e53SWebb Scales 	struct scsi_cmnd *scmd = command_to_abort->scsi_cmd;
60238be986ccSStephen Cameron 	struct hpsa_scsi_dev_t *dev = scmd->device->hostdata;
60248be986ccSStephen Cameron 
602545e596cdSDon Brace 	if (!dev)
602645e596cdSDon Brace 		return;
602745e596cdSDon Brace 
60288be986ccSStephen Cameron 	/*
60298be986ccSStephen Cameron 	 * We're overlaying struct hpsa_tmf_struct on top of something which
60308be986ccSStephen Cameron 	 * was allocated as a struct io_accel2_cmd, so we better be sure it
60318be986ccSStephen Cameron 	 * actually fits, and doesn't overrun the error info space.
60328be986ccSStephen Cameron 	 */
60338be986ccSStephen Cameron 	BUILD_BUG_ON(sizeof(struct hpsa_tmf_struct) >
60348be986ccSStephen Cameron 			sizeof(struct io_accel2_cmd));
60358be986ccSStephen Cameron 	BUG_ON(offsetof(struct io_accel2_cmd, error_data) <
60368be986ccSStephen Cameron 			offsetof(struct hpsa_tmf_struct, error_len) +
60378be986ccSStephen Cameron 				sizeof(ac->error_len));
60388be986ccSStephen Cameron 
60398be986ccSStephen Cameron 	c->cmd_type = IOACCEL2_TMF;
6040a58e7e53SWebb Scales 	c->scsi_cmd = SCSI_CMD_BUSY;
6041a58e7e53SWebb Scales 
60428be986ccSStephen Cameron 	/* Adjust the DMA address to point to the accelerated command buffer */
60438be986ccSStephen Cameron 	c->busaddr = (u32) h->ioaccel2_cmd_pool_dhandle +
60448be986ccSStephen Cameron 				(c->cmdindex * sizeof(struct io_accel2_cmd));
60458be986ccSStephen Cameron 	BUG_ON(c->busaddr & 0x0000007F);
60468be986ccSStephen Cameron 
60478be986ccSStephen Cameron 	memset(ac, 0, sizeof(*c2)); /* yes this is correct */
60488be986ccSStephen Cameron 	ac->iu_type = IOACCEL2_IU_TMF_TYPE;
60498be986ccSStephen Cameron 	ac->reply_queue = reply_queue;
60508be986ccSStephen Cameron 	ac->tmf = IOACCEL2_TMF_ABORT;
60518be986ccSStephen Cameron 	ac->it_nexus = cpu_to_le32(dev->ioaccel_handle);
60528be986ccSStephen Cameron 	memset(ac->lun_id, 0, sizeof(ac->lun_id));
60538be986ccSStephen Cameron 	ac->tag = cpu_to_le64(c->cmdindex << DIRECT_LOOKUP_SHIFT);
60548be986ccSStephen Cameron 	ac->abort_tag = cpu_to_le64(le32_to_cpu(c2a->Tag));
60558be986ccSStephen Cameron 	ac->error_ptr = cpu_to_le64(c->busaddr +
60568be986ccSStephen Cameron 			offsetof(struct io_accel2_cmd, error_data));
60578be986ccSStephen Cameron 	ac->error_len = cpu_to_le32(sizeof(c2->error_data));
60588be986ccSStephen Cameron }
60598be986ccSStephen Cameron 
606054b6e9e9SScott Teel /* ioaccel2 path firmware cannot handle abort task requests.
606154b6e9e9SScott Teel  * Change abort requests to physical target reset, and send to the
606254b6e9e9SScott Teel  * address of the physical disk used for the ioaccel 2 command.
606354b6e9e9SScott Teel  * Return 0 on success (IO_OK)
606454b6e9e9SScott Teel  *	 -1 on failure
606554b6e9e9SScott Teel  */
606654b6e9e9SScott Teel 
606754b6e9e9SScott Teel static int hpsa_send_reset_as_abort_ioaccel2(struct ctlr_info *h,
606825163bd5SWebb Scales 	unsigned char *scsi3addr, struct CommandList *abort, int reply_queue)
606954b6e9e9SScott Teel {
607054b6e9e9SScott Teel 	int rc = IO_OK;
607154b6e9e9SScott Teel 	struct scsi_cmnd *scmd; /* scsi command within request being aborted */
607254b6e9e9SScott Teel 	struct hpsa_scsi_dev_t *dev; /* device to which scsi cmd was sent */
607354b6e9e9SScott Teel 	unsigned char phys_scsi3addr[8]; /* addr of phys disk with volume */
607454b6e9e9SScott Teel 	unsigned char *psa = &phys_scsi3addr[0];
607554b6e9e9SScott Teel 
607654b6e9e9SScott Teel 	/* Get a pointer to the hpsa logical device. */
60777fa3030cSStephen Cameron 	scmd = abort->scsi_cmd;
607854b6e9e9SScott Teel 	dev = (struct hpsa_scsi_dev_t *)(scmd->device->hostdata);
607954b6e9e9SScott Teel 	if (dev == NULL) {
608054b6e9e9SScott Teel 		dev_warn(&h->pdev->dev,
608154b6e9e9SScott Teel 			"Cannot abort: no device pointer for command.\n");
608254b6e9e9SScott Teel 			return -1; /* not abortable */
608354b6e9e9SScott Teel 	}
608454b6e9e9SScott Teel 
60852ba8bfc8SStephen M. Cameron 	if (h->raid_offload_debug > 0)
60862ba8bfc8SStephen M. Cameron 		dev_info(&h->pdev->dev,
6087609a70dfSRasmus Villemoes 			"scsi %d:%d:%d:%d %s scsi3addr 0x%8phN\n",
60882ba8bfc8SStephen M. Cameron 			h->scsi_host->host_no, dev->bus, dev->target, dev->lun,
6089609a70dfSRasmus Villemoes 			"Reset as abort", scsi3addr);
60902ba8bfc8SStephen M. Cameron 
609154b6e9e9SScott Teel 	if (!dev->offload_enabled) {
609254b6e9e9SScott Teel 		dev_warn(&h->pdev->dev,
609354b6e9e9SScott Teel 			"Can't abort: device is not operating in HP SSD Smart Path mode.\n");
609454b6e9e9SScott Teel 		return -1; /* not abortable */
609554b6e9e9SScott Teel 	}
609654b6e9e9SScott Teel 
609754b6e9e9SScott Teel 	/* Incoming scsi3addr is logical addr. We need physical disk addr. */
609854b6e9e9SScott Teel 	if (!hpsa_get_pdisk_of_ioaccel2(h, abort, psa)) {
609954b6e9e9SScott Teel 		dev_warn(&h->pdev->dev, "Can't abort: Failed lookup of physical address.\n");
610054b6e9e9SScott Teel 		return -1; /* not abortable */
610154b6e9e9SScott Teel 	}
610254b6e9e9SScott Teel 
610354b6e9e9SScott Teel 	/* send the reset */
61042ba8bfc8SStephen M. Cameron 	if (h->raid_offload_debug > 0)
61052ba8bfc8SStephen M. Cameron 		dev_info(&h->pdev->dev,
6106609a70dfSRasmus Villemoes 			"Reset as abort: Resetting physical device at scsi3addr 0x%8phN\n",
6107609a70dfSRasmus Villemoes 			psa);
6108b32ece0fSDon Brace 	rc = hpsa_do_reset(h, dev, psa, HPSA_PHYS_TARGET_RESET, reply_queue);
610954b6e9e9SScott Teel 	if (rc != 0) {
611054b6e9e9SScott Teel 		dev_warn(&h->pdev->dev,
6111609a70dfSRasmus Villemoes 			"Reset as abort: Failed on physical device at scsi3addr 0x%8phN\n",
6112609a70dfSRasmus Villemoes 			psa);
611354b6e9e9SScott Teel 		return rc; /* failed to reset */
611454b6e9e9SScott Teel 	}
611554b6e9e9SScott Teel 
611654b6e9e9SScott Teel 	/* wait for device to recover */
6117b69324ffSWebb Scales 	if (wait_for_device_to_become_ready(h, psa, reply_queue) != 0) {
611854b6e9e9SScott Teel 		dev_warn(&h->pdev->dev,
6119609a70dfSRasmus Villemoes 			"Reset as abort: Failed: Device never recovered from reset: 0x%8phN\n",
6120609a70dfSRasmus Villemoes 			psa);
612154b6e9e9SScott Teel 		return -1;  /* failed to recover */
612254b6e9e9SScott Teel 	}
612354b6e9e9SScott Teel 
612454b6e9e9SScott Teel 	/* device recovered */
612554b6e9e9SScott Teel 	dev_info(&h->pdev->dev,
6126609a70dfSRasmus Villemoes 		"Reset as abort: Device recovered from reset: scsi3addr 0x%8phN\n",
6127609a70dfSRasmus Villemoes 		psa);
612854b6e9e9SScott Teel 
612954b6e9e9SScott Teel 	return rc; /* success */
613054b6e9e9SScott Teel }
613154b6e9e9SScott Teel 
61328be986ccSStephen Cameron static int hpsa_send_abort_ioaccel2(struct ctlr_info *h,
61338be986ccSStephen Cameron 	struct CommandList *abort, int reply_queue)
61348be986ccSStephen Cameron {
61358be986ccSStephen Cameron 	int rc = IO_OK;
61368be986ccSStephen Cameron 	struct CommandList *c;
61378be986ccSStephen Cameron 	__le32 taglower, tagupper;
61388be986ccSStephen Cameron 	struct hpsa_scsi_dev_t *dev;
61398be986ccSStephen Cameron 	struct io_accel2_cmd *c2;
61408be986ccSStephen Cameron 
61418be986ccSStephen Cameron 	dev = abort->scsi_cmd->device->hostdata;
614245e596cdSDon Brace 	if (!dev)
614345e596cdSDon Brace 		return -1;
614445e596cdSDon Brace 
61458be986ccSStephen Cameron 	if (!dev->offload_enabled && !dev->hba_ioaccel_enabled)
61468be986ccSStephen Cameron 		return -1;
61478be986ccSStephen Cameron 
61488be986ccSStephen Cameron 	c = cmd_alloc(h);
61498be986ccSStephen Cameron 	setup_ioaccel2_abort_cmd(c, h, abort, reply_queue);
61508be986ccSStephen Cameron 	c2 = &h->ioaccel2_cmd_pool[c->cmdindex];
6151c448ecfaSDon Brace 	(void) hpsa_scsi_do_simple_cmd(h, c, reply_queue, DEFAULT_TIMEOUT);
61528be986ccSStephen Cameron 	hpsa_get_tag(h, abort, &taglower, &tagupper);
61538be986ccSStephen Cameron 	dev_dbg(&h->pdev->dev,
61548be986ccSStephen Cameron 		"%s: Tag:0x%08x:%08x: do_simple_cmd(ioaccel2 abort) completed.\n",
61558be986ccSStephen Cameron 		__func__, tagupper, taglower);
61568be986ccSStephen Cameron 	/* no unmap needed here because no data xfer. */
61578be986ccSStephen Cameron 
61588be986ccSStephen Cameron 	dev_dbg(&h->pdev->dev,
61598be986ccSStephen Cameron 		"%s: Tag:0x%08x:%08x: abort service response = 0x%02x.\n",
61608be986ccSStephen Cameron 		__func__, tagupper, taglower, c2->error_data.serv_response);
61618be986ccSStephen Cameron 	switch (c2->error_data.serv_response) {
61628be986ccSStephen Cameron 	case IOACCEL2_SERV_RESPONSE_TMF_COMPLETE:
61638be986ccSStephen Cameron 	case IOACCEL2_SERV_RESPONSE_TMF_SUCCESS:
61648be986ccSStephen Cameron 		rc = 0;
61658be986ccSStephen Cameron 		break;
61668be986ccSStephen Cameron 	case IOACCEL2_SERV_RESPONSE_TMF_REJECTED:
61678be986ccSStephen Cameron 	case IOACCEL2_SERV_RESPONSE_FAILURE:
61688be986ccSStephen Cameron 	case IOACCEL2_SERV_RESPONSE_TMF_WRONG_LUN:
61698be986ccSStephen Cameron 		rc = -1;
61708be986ccSStephen Cameron 		break;
61718be986ccSStephen Cameron 	default:
61728be986ccSStephen Cameron 		dev_warn(&h->pdev->dev,
61738be986ccSStephen Cameron 			"%s: Tag:0x%08x:%08x: unknown abort service response 0x%02x\n",
61748be986ccSStephen Cameron 			__func__, tagupper, taglower,
61758be986ccSStephen Cameron 			c2->error_data.serv_response);
61768be986ccSStephen Cameron 		rc = -1;
61778be986ccSStephen Cameron 	}
61788be986ccSStephen Cameron 	cmd_free(h, c);
61798be986ccSStephen Cameron 	dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: Finished.\n", __func__,
61808be986ccSStephen Cameron 		tagupper, taglower);
61818be986ccSStephen Cameron 	return rc;
61828be986ccSStephen Cameron }
61838be986ccSStephen Cameron 
61846cba3f19SStephen M. Cameron static int hpsa_send_abort_both_ways(struct ctlr_info *h,
618539f3deb2SDon Brace 	struct hpsa_scsi_dev_t *dev, struct CommandList *abort, int reply_queue)
61866cba3f19SStephen M. Cameron {
61878be986ccSStephen Cameron 	/*
61888be986ccSStephen Cameron 	 * ioccelerator mode 2 commands should be aborted via the
618954b6e9e9SScott Teel 	 * accelerated path, since RAID path is unaware of these commands,
61908be986ccSStephen Cameron 	 * but not all underlying firmware can handle abort TMF.
61918be986ccSStephen Cameron 	 * Change abort to physical device reset when abort TMF is unsupported.
619254b6e9e9SScott Teel 	 */
61938be986ccSStephen Cameron 	if (abort->cmd_type == CMD_IOACCEL2) {
619439f3deb2SDon Brace 		if ((HPSATMF_IOACCEL_ENABLED & h->TMFSupportFlags) ||
619539f3deb2SDon Brace 			dev->physical_device)
61968be986ccSStephen Cameron 			return hpsa_send_abort_ioaccel2(h, abort,
61978be986ccSStephen Cameron 						reply_queue);
61988be986ccSStephen Cameron 		else
619939f3deb2SDon Brace 			return hpsa_send_reset_as_abort_ioaccel2(h,
620039f3deb2SDon Brace 							dev->scsi3addr,
620125163bd5SWebb Scales 							abort, reply_queue);
62028be986ccSStephen Cameron 	}
620339f3deb2SDon Brace 	return hpsa_send_abort(h, dev->scsi3addr, abort, reply_queue);
620425163bd5SWebb Scales }
620525163bd5SWebb Scales 
620625163bd5SWebb Scales /* Find out which reply queue a command was meant to return on */
620725163bd5SWebb Scales static int hpsa_extract_reply_queue(struct ctlr_info *h,
620825163bd5SWebb Scales 					struct CommandList *c)
620925163bd5SWebb Scales {
621025163bd5SWebb Scales 	if (c->cmd_type == CMD_IOACCEL2)
621125163bd5SWebb Scales 		return h->ioaccel2_cmd_pool[c->cmdindex].reply_queue;
621225163bd5SWebb Scales 	return c->Header.ReplyQueue;
62136cba3f19SStephen M. Cameron }
62146cba3f19SStephen M. Cameron 
62159b5c48c2SStephen Cameron /*
62169b5c48c2SStephen Cameron  * Limit concurrency of abort commands to prevent
62179b5c48c2SStephen Cameron  * over-subscription of commands
62189b5c48c2SStephen Cameron  */
62199b5c48c2SStephen Cameron static inline int wait_for_available_abort_cmd(struct ctlr_info *h)
62209b5c48c2SStephen Cameron {
62219b5c48c2SStephen Cameron #define ABORT_CMD_WAIT_MSECS 5000
62229b5c48c2SStephen Cameron 	return !wait_event_timeout(h->abort_cmd_wait_queue,
62239b5c48c2SStephen Cameron 			atomic_dec_if_positive(&h->abort_cmds_available) >= 0,
62249b5c48c2SStephen Cameron 			msecs_to_jiffies(ABORT_CMD_WAIT_MSECS));
62259b5c48c2SStephen Cameron }
62269b5c48c2SStephen Cameron 
622775167d2cSStephen M. Cameron /* Send an abort for the specified command.
622875167d2cSStephen M. Cameron  *	If the device and controller support it,
622975167d2cSStephen M. Cameron  *		send a task abort request.
623075167d2cSStephen M. Cameron  */
623175167d2cSStephen M. Cameron static int hpsa_eh_abort_handler(struct scsi_cmnd *sc)
623275167d2cSStephen M. Cameron {
623375167d2cSStephen M. Cameron 
6234a58e7e53SWebb Scales 	int rc;
623575167d2cSStephen M. Cameron 	struct ctlr_info *h;
623675167d2cSStephen M. Cameron 	struct hpsa_scsi_dev_t *dev;
623775167d2cSStephen M. Cameron 	struct CommandList *abort; /* pointer to command to be aborted */
623875167d2cSStephen M. Cameron 	struct scsi_cmnd *as;	/* ptr to scsi cmd inside aborted command. */
623975167d2cSStephen M. Cameron 	char msg[256];		/* For debug messaging. */
624075167d2cSStephen M. Cameron 	int ml = 0;
62412b08b3e9SDon Brace 	__le32 tagupper, taglower;
624225163bd5SWebb Scales 	int refcount, reply_queue;
624325163bd5SWebb Scales 
624425163bd5SWebb Scales 	if (sc == NULL)
624525163bd5SWebb Scales 		return FAILED;
624675167d2cSStephen M. Cameron 
62479b5c48c2SStephen Cameron 	if (sc->device == NULL)
62489b5c48c2SStephen Cameron 		return FAILED;
62499b5c48c2SStephen Cameron 
625075167d2cSStephen M. Cameron 	/* Find the controller of the command to be aborted */
625175167d2cSStephen M. Cameron 	h = sdev_to_hba(sc->device);
62529b5c48c2SStephen Cameron 	if (h == NULL)
625375167d2cSStephen M. Cameron 		return FAILED;
625475167d2cSStephen M. Cameron 
625525163bd5SWebb Scales 	/* Find the device of the command to be aborted */
625625163bd5SWebb Scales 	dev = sc->device->hostdata;
625725163bd5SWebb Scales 	if (!dev) {
625825163bd5SWebb Scales 		dev_err(&h->pdev->dev, "%s FAILED, Device lookup failed.\n",
625925163bd5SWebb Scales 				msg);
6260e345893bSDon Brace 		return FAILED;
626125163bd5SWebb Scales 	}
626225163bd5SWebb Scales 
626325163bd5SWebb Scales 	/* If controller locked up, we can guarantee command won't complete */
626425163bd5SWebb Scales 	if (lockup_detected(h)) {
626525163bd5SWebb Scales 		hpsa_show_dev_msg(KERN_WARNING, h, dev,
626625163bd5SWebb Scales 					"ABORT FAILED, lockup detected");
626725163bd5SWebb Scales 		return FAILED;
626825163bd5SWebb Scales 	}
626925163bd5SWebb Scales 
627025163bd5SWebb Scales 	/* This is a good time to check if controller lockup has occurred */
627125163bd5SWebb Scales 	if (detect_controller_lockup(h)) {
627225163bd5SWebb Scales 		hpsa_show_dev_msg(KERN_WARNING, h, dev,
627325163bd5SWebb Scales 					"ABORT FAILED, new lockup detected");
627425163bd5SWebb Scales 		return FAILED;
627525163bd5SWebb Scales 	}
6276e345893bSDon Brace 
627775167d2cSStephen M. Cameron 	/* Check that controller supports some kind of task abort */
627875167d2cSStephen M. Cameron 	if (!(HPSATMF_PHYS_TASK_ABORT & h->TMFSupportFlags) &&
627975167d2cSStephen M. Cameron 		!(HPSATMF_LOG_TASK_ABORT & h->TMFSupportFlags))
628075167d2cSStephen M. Cameron 		return FAILED;
628175167d2cSStephen M. Cameron 
628275167d2cSStephen M. Cameron 	memset(msg, 0, sizeof(msg));
62834b761557SRobert Elliott 	ml += sprintf(msg+ml, "scsi %d:%d:%d:%llu %s %p",
628475167d2cSStephen M. Cameron 		h->scsi_host->host_no, sc->device->channel,
62850d96ef5fSWebb Scales 		sc->device->id, sc->device->lun,
62864b761557SRobert Elliott 		"Aborting command", sc);
628775167d2cSStephen M. Cameron 
628875167d2cSStephen M. Cameron 	/* Get SCSI command to be aborted */
628975167d2cSStephen M. Cameron 	abort = (struct CommandList *) sc->host_scribble;
629075167d2cSStephen M. Cameron 	if (abort == NULL) {
6291281a7fd0SWebb Scales 		/* This can happen if the command already completed. */
6292281a7fd0SWebb Scales 		return SUCCESS;
6293281a7fd0SWebb Scales 	}
6294281a7fd0SWebb Scales 	refcount = atomic_inc_return(&abort->refcount);
6295281a7fd0SWebb Scales 	if (refcount == 1) { /* Command is done already. */
6296281a7fd0SWebb Scales 		cmd_free(h, abort);
6297281a7fd0SWebb Scales 		return SUCCESS;
629875167d2cSStephen M. Cameron 	}
62999b5c48c2SStephen Cameron 
63009b5c48c2SStephen Cameron 	/* Don't bother trying the abort if we know it won't work. */
63019b5c48c2SStephen Cameron 	if (abort->cmd_type != CMD_IOACCEL2 &&
63029b5c48c2SStephen Cameron 		abort->cmd_type != CMD_IOACCEL1 && !dev->supports_aborts) {
63039b5c48c2SStephen Cameron 		cmd_free(h, abort);
63049b5c48c2SStephen Cameron 		return FAILED;
63059b5c48c2SStephen Cameron 	}
63069b5c48c2SStephen Cameron 
6307a58e7e53SWebb Scales 	/*
6308a58e7e53SWebb Scales 	 * Check that we're aborting the right command.
6309a58e7e53SWebb Scales 	 * It's possible the CommandList already completed and got re-used.
6310a58e7e53SWebb Scales 	 */
6311a58e7e53SWebb Scales 	if (abort->scsi_cmd != sc) {
6312a58e7e53SWebb Scales 		cmd_free(h, abort);
6313a58e7e53SWebb Scales 		return SUCCESS;
6314a58e7e53SWebb Scales 	}
6315a58e7e53SWebb Scales 
6316a58e7e53SWebb Scales 	abort->abort_pending = true;
631717eb87d2SScott Teel 	hpsa_get_tag(h, abort, &taglower, &tagupper);
631825163bd5SWebb Scales 	reply_queue = hpsa_extract_reply_queue(h, abort);
631917eb87d2SScott Teel 	ml += sprintf(msg+ml, "Tag:0x%08x:%08x ", tagupper, taglower);
63207fa3030cSStephen Cameron 	as  = abort->scsi_cmd;
632175167d2cSStephen M. Cameron 	if (as != NULL)
63224b761557SRobert Elliott 		ml += sprintf(msg+ml,
63234b761557SRobert Elliott 			"CDBLen: %d CDB: 0x%02x%02x... SN: 0x%lx ",
63244b761557SRobert Elliott 			as->cmd_len, as->cmnd[0], as->cmnd[1],
63254b761557SRobert Elliott 			as->serial_number);
63264b761557SRobert Elliott 	dev_warn(&h->pdev->dev, "%s BEING SENT\n", msg);
63270d96ef5fSWebb Scales 	hpsa_show_dev_msg(KERN_WARNING, h, dev, "Aborting command");
63284b761557SRobert Elliott 
632975167d2cSStephen M. Cameron 	/*
633075167d2cSStephen M. Cameron 	 * Command is in flight, or possibly already completed
633175167d2cSStephen M. Cameron 	 * by the firmware (but not to the scsi mid layer) but we can't
633275167d2cSStephen M. Cameron 	 * distinguish which.  Send the abort down.
633375167d2cSStephen M. Cameron 	 */
63349b5c48c2SStephen Cameron 	if (wait_for_available_abort_cmd(h)) {
63359b5c48c2SStephen Cameron 		dev_warn(&h->pdev->dev,
63364b761557SRobert Elliott 			"%s FAILED, timeout waiting for an abort command to become available.\n",
63374b761557SRobert Elliott 			msg);
63389b5c48c2SStephen Cameron 		cmd_free(h, abort);
63399b5c48c2SStephen Cameron 		return FAILED;
63409b5c48c2SStephen Cameron 	}
634139f3deb2SDon Brace 	rc = hpsa_send_abort_both_ways(h, dev, abort, reply_queue);
63429b5c48c2SStephen Cameron 	atomic_inc(&h->abort_cmds_available);
63439b5c48c2SStephen Cameron 	wake_up_all(&h->abort_cmd_wait_queue);
634475167d2cSStephen M. Cameron 	if (rc != 0) {
63454b761557SRobert Elliott 		dev_warn(&h->pdev->dev, "%s SENT, FAILED\n", msg);
63460d96ef5fSWebb Scales 		hpsa_show_dev_msg(KERN_WARNING, h, dev,
63470d96ef5fSWebb Scales 				"FAILED to abort command");
6348281a7fd0SWebb Scales 		cmd_free(h, abort);
634975167d2cSStephen M. Cameron 		return FAILED;
635075167d2cSStephen M. Cameron 	}
63514b761557SRobert Elliott 	dev_info(&h->pdev->dev, "%s SENT, SUCCESS\n", msg);
6352d604f533SWebb Scales 	wait_event(h->event_sync_wait_queue,
6353a58e7e53SWebb Scales 		   abort->scsi_cmd != sc || lockup_detected(h));
6354281a7fd0SWebb Scales 	cmd_free(h, abort);
6355a58e7e53SWebb Scales 	return !lockup_detected(h) ? SUCCESS : FAILED;
635675167d2cSStephen M. Cameron }
635775167d2cSStephen M. Cameron 
6358edd16368SStephen M. Cameron /*
635973153fe5SWebb Scales  * For operations with an associated SCSI command, a command block is allocated
636073153fe5SWebb Scales  * at init, and managed by cmd_tagged_alloc() and cmd_tagged_free() using the
636173153fe5SWebb Scales  * block request tag as an index into a table of entries.  cmd_tagged_free() is
636273153fe5SWebb Scales  * the complement, although cmd_free() may be called instead.
636373153fe5SWebb Scales  */
636473153fe5SWebb Scales static struct CommandList *cmd_tagged_alloc(struct ctlr_info *h,
636573153fe5SWebb Scales 					    struct scsi_cmnd *scmd)
636673153fe5SWebb Scales {
636773153fe5SWebb Scales 	int idx = hpsa_get_cmd_index(scmd);
636873153fe5SWebb Scales 	struct CommandList *c = h->cmd_pool + idx;
636973153fe5SWebb Scales 
637073153fe5SWebb Scales 	if (idx < HPSA_NRESERVED_CMDS || idx >= h->nr_cmds) {
637173153fe5SWebb Scales 		dev_err(&h->pdev->dev, "Bad block tag: %d not in [%d..%d]\n",
637273153fe5SWebb Scales 			idx, HPSA_NRESERVED_CMDS, h->nr_cmds - 1);
637373153fe5SWebb Scales 		/* The index value comes from the block layer, so if it's out of
637473153fe5SWebb Scales 		 * bounds, it's probably not our bug.
637573153fe5SWebb Scales 		 */
637673153fe5SWebb Scales 		BUG();
637773153fe5SWebb Scales 	}
637873153fe5SWebb Scales 
637973153fe5SWebb Scales 	atomic_inc(&c->refcount);
638073153fe5SWebb Scales 	if (unlikely(!hpsa_is_cmd_idle(c))) {
638173153fe5SWebb Scales 		/*
638273153fe5SWebb Scales 		 * We expect that the SCSI layer will hand us a unique tag
638373153fe5SWebb Scales 		 * value.  Thus, there should never be a collision here between
638473153fe5SWebb Scales 		 * two requests...because if the selected command isn't idle
638573153fe5SWebb Scales 		 * then someone is going to be very disappointed.
638673153fe5SWebb Scales 		 */
638773153fe5SWebb Scales 		dev_err(&h->pdev->dev,
638873153fe5SWebb Scales 			"tag collision (tag=%d) in cmd_tagged_alloc().\n",
638973153fe5SWebb Scales 			idx);
639073153fe5SWebb Scales 		if (c->scsi_cmd != NULL)
639173153fe5SWebb Scales 			scsi_print_command(c->scsi_cmd);
639273153fe5SWebb Scales 		scsi_print_command(scmd);
639373153fe5SWebb Scales 	}
639473153fe5SWebb Scales 
639573153fe5SWebb Scales 	hpsa_cmd_partial_init(h, idx, c);
639673153fe5SWebb Scales 	return c;
639773153fe5SWebb Scales }
639873153fe5SWebb Scales 
639973153fe5SWebb Scales static void cmd_tagged_free(struct ctlr_info *h, struct CommandList *c)
640073153fe5SWebb Scales {
640173153fe5SWebb Scales 	/*
640273153fe5SWebb Scales 	 * Release our reference to the block.  We don't need to do anything
640373153fe5SWebb Scales 	 * else to free it, because it is accessed by index.  (There's no point
640473153fe5SWebb Scales 	 * in checking the result of the decrement, since we cannot guarantee
640573153fe5SWebb Scales 	 * that there isn't a concurrent abort which is also accessing it.)
640673153fe5SWebb Scales 	 */
640773153fe5SWebb Scales 	(void)atomic_dec(&c->refcount);
640873153fe5SWebb Scales }
640973153fe5SWebb Scales 
641073153fe5SWebb Scales /*
6411edd16368SStephen M. Cameron  * For operations that cannot sleep, a command block is allocated at init,
6412edd16368SStephen M. Cameron  * and managed by cmd_alloc() and cmd_free() using a simple bitmap to track
6413edd16368SStephen M. Cameron  * which ones are free or in use.  Lock must be held when calling this.
6414edd16368SStephen M. Cameron  * cmd_free() is the complement.
6415bf43caf3SRobert Elliott  * This function never gives up and returns NULL.  If it hangs,
6416bf43caf3SRobert Elliott  * another thread must call cmd_free() to free some tags.
6417edd16368SStephen M. Cameron  */
6418281a7fd0SWebb Scales 
6419edd16368SStephen M. Cameron static struct CommandList *cmd_alloc(struct ctlr_info *h)
6420edd16368SStephen M. Cameron {
6421edd16368SStephen M. Cameron 	struct CommandList *c;
6422360c73bdSStephen Cameron 	int refcount, i;
642373153fe5SWebb Scales 	int offset = 0;
6424edd16368SStephen M. Cameron 
642533811026SRobert Elliott 	/*
642633811026SRobert Elliott 	 * There is some *extremely* small but non-zero chance that that
64274c413128SStephen M. Cameron 	 * multiple threads could get in here, and one thread could
64284c413128SStephen M. Cameron 	 * be scanning through the list of bits looking for a free
64294c413128SStephen M. Cameron 	 * one, but the free ones are always behind him, and other
64304c413128SStephen M. Cameron 	 * threads sneak in behind him and eat them before he can
64314c413128SStephen M. Cameron 	 * get to them, so that while there is always a free one, a
64324c413128SStephen M. Cameron 	 * very unlucky thread might be starved anyway, never able to
64334c413128SStephen M. Cameron 	 * beat the other threads.  In reality, this happens so
64344c413128SStephen M. Cameron 	 * infrequently as to be indistinguishable from never.
643573153fe5SWebb Scales 	 *
643673153fe5SWebb Scales 	 * Note that we start allocating commands before the SCSI host structure
643773153fe5SWebb Scales 	 * is initialized.  Since the search starts at bit zero, this
643873153fe5SWebb Scales 	 * all works, since we have at least one command structure available;
643973153fe5SWebb Scales 	 * however, it means that the structures with the low indexes have to be
644073153fe5SWebb Scales 	 * reserved for driver-initiated requests, while requests from the block
644173153fe5SWebb Scales 	 * layer will use the higher indexes.
64424c413128SStephen M. Cameron 	 */
64434c413128SStephen M. Cameron 
6444281a7fd0SWebb Scales 	for (;;) {
644573153fe5SWebb Scales 		i = find_next_zero_bit(h->cmd_pool_bits,
644673153fe5SWebb Scales 					HPSA_NRESERVED_CMDS,
644773153fe5SWebb Scales 					offset);
644873153fe5SWebb Scales 		if (unlikely(i >= HPSA_NRESERVED_CMDS)) {
6449281a7fd0SWebb Scales 			offset = 0;
6450281a7fd0SWebb Scales 			continue;
6451281a7fd0SWebb Scales 		}
6452edd16368SStephen M. Cameron 		c = h->cmd_pool + i;
6453281a7fd0SWebb Scales 		refcount = atomic_inc_return(&c->refcount);
6454281a7fd0SWebb Scales 		if (unlikely(refcount > 1)) {
6455281a7fd0SWebb Scales 			cmd_free(h, c); /* already in use */
645673153fe5SWebb Scales 			offset = (i + 1) % HPSA_NRESERVED_CMDS;
6457281a7fd0SWebb Scales 			continue;
6458281a7fd0SWebb Scales 		}
6459281a7fd0SWebb Scales 		set_bit(i & (BITS_PER_LONG - 1),
6460281a7fd0SWebb Scales 			h->cmd_pool_bits + (i / BITS_PER_LONG));
6461281a7fd0SWebb Scales 		break; /* it's ours now. */
6462281a7fd0SWebb Scales 	}
6463360c73bdSStephen Cameron 	hpsa_cmd_partial_init(h, i, c);
6464edd16368SStephen M. Cameron 	return c;
6465edd16368SStephen M. Cameron }
6466edd16368SStephen M. Cameron 
646773153fe5SWebb Scales /*
646873153fe5SWebb Scales  * This is the complementary operation to cmd_alloc().  Note, however, in some
646973153fe5SWebb Scales  * corner cases it may also be used to free blocks allocated by
647073153fe5SWebb Scales  * cmd_tagged_alloc() in which case the ref-count decrement does the trick and
647173153fe5SWebb Scales  * the clear-bit is harmless.
647273153fe5SWebb Scales  */
6473edd16368SStephen M. Cameron static void cmd_free(struct ctlr_info *h, struct CommandList *c)
6474edd16368SStephen M. Cameron {
6475281a7fd0SWebb Scales 	if (atomic_dec_and_test(&c->refcount)) {
6476edd16368SStephen M. Cameron 		int i;
6477edd16368SStephen M. Cameron 
6478edd16368SStephen M. Cameron 		i = c - h->cmd_pool;
6479edd16368SStephen M. Cameron 		clear_bit(i & (BITS_PER_LONG - 1),
6480edd16368SStephen M. Cameron 			  h->cmd_pool_bits + (i / BITS_PER_LONG));
6481edd16368SStephen M. Cameron 	}
6482281a7fd0SWebb Scales }
6483edd16368SStephen M. Cameron 
6484edd16368SStephen M. Cameron #ifdef CONFIG_COMPAT
6485edd16368SStephen M. Cameron 
648642a91641SDon Brace static int hpsa_ioctl32_passthru(struct scsi_device *dev, int cmd,
648742a91641SDon Brace 	void __user *arg)
6488edd16368SStephen M. Cameron {
6489edd16368SStephen M. Cameron 	IOCTL32_Command_struct __user *arg32 =
6490edd16368SStephen M. Cameron 	    (IOCTL32_Command_struct __user *) arg;
6491edd16368SStephen M. Cameron 	IOCTL_Command_struct arg64;
6492edd16368SStephen M. Cameron 	IOCTL_Command_struct __user *p = compat_alloc_user_space(sizeof(arg64));
6493edd16368SStephen M. Cameron 	int err;
6494edd16368SStephen M. Cameron 	u32 cp;
6495edd16368SStephen M. Cameron 
6496938abd84SVasiliy Kulikov 	memset(&arg64, 0, sizeof(arg64));
6497edd16368SStephen M. Cameron 	err = 0;
6498edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.LUN_info, &arg32->LUN_info,
6499edd16368SStephen M. Cameron 			   sizeof(arg64.LUN_info));
6500edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.Request, &arg32->Request,
6501edd16368SStephen M. Cameron 			   sizeof(arg64.Request));
6502edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.error_info, &arg32->error_info,
6503edd16368SStephen M. Cameron 			   sizeof(arg64.error_info));
6504edd16368SStephen M. Cameron 	err |= get_user(arg64.buf_size, &arg32->buf_size);
6505edd16368SStephen M. Cameron 	err |= get_user(cp, &arg32->buf);
6506edd16368SStephen M. Cameron 	arg64.buf = compat_ptr(cp);
6507edd16368SStephen M. Cameron 	err |= copy_to_user(p, &arg64, sizeof(arg64));
6508edd16368SStephen M. Cameron 
6509edd16368SStephen M. Cameron 	if (err)
6510edd16368SStephen M. Cameron 		return -EFAULT;
6511edd16368SStephen M. Cameron 
651242a91641SDon Brace 	err = hpsa_ioctl(dev, CCISS_PASSTHRU, p);
6513edd16368SStephen M. Cameron 	if (err)
6514edd16368SStephen M. Cameron 		return err;
6515edd16368SStephen M. Cameron 	err |= copy_in_user(&arg32->error_info, &p->error_info,
6516edd16368SStephen M. Cameron 			 sizeof(arg32->error_info));
6517edd16368SStephen M. Cameron 	if (err)
6518edd16368SStephen M. Cameron 		return -EFAULT;
6519edd16368SStephen M. Cameron 	return err;
6520edd16368SStephen M. Cameron }
6521edd16368SStephen M. Cameron 
6522edd16368SStephen M. Cameron static int hpsa_ioctl32_big_passthru(struct scsi_device *dev,
652342a91641SDon Brace 	int cmd, void __user *arg)
6524edd16368SStephen M. Cameron {
6525edd16368SStephen M. Cameron 	BIG_IOCTL32_Command_struct __user *arg32 =
6526edd16368SStephen M. Cameron 	    (BIG_IOCTL32_Command_struct __user *) arg;
6527edd16368SStephen M. Cameron 	BIG_IOCTL_Command_struct arg64;
6528edd16368SStephen M. Cameron 	BIG_IOCTL_Command_struct __user *p =
6529edd16368SStephen M. Cameron 	    compat_alloc_user_space(sizeof(arg64));
6530edd16368SStephen M. Cameron 	int err;
6531edd16368SStephen M. Cameron 	u32 cp;
6532edd16368SStephen M. Cameron 
6533938abd84SVasiliy Kulikov 	memset(&arg64, 0, sizeof(arg64));
6534edd16368SStephen M. Cameron 	err = 0;
6535edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.LUN_info, &arg32->LUN_info,
6536edd16368SStephen M. Cameron 			   sizeof(arg64.LUN_info));
6537edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.Request, &arg32->Request,
6538edd16368SStephen M. Cameron 			   sizeof(arg64.Request));
6539edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.error_info, &arg32->error_info,
6540edd16368SStephen M. Cameron 			   sizeof(arg64.error_info));
6541edd16368SStephen M. Cameron 	err |= get_user(arg64.buf_size, &arg32->buf_size);
6542edd16368SStephen M. Cameron 	err |= get_user(arg64.malloc_size, &arg32->malloc_size);
6543edd16368SStephen M. Cameron 	err |= get_user(cp, &arg32->buf);
6544edd16368SStephen M. Cameron 	arg64.buf = compat_ptr(cp);
6545edd16368SStephen M. Cameron 	err |= copy_to_user(p, &arg64, sizeof(arg64));
6546edd16368SStephen M. Cameron 
6547edd16368SStephen M. Cameron 	if (err)
6548edd16368SStephen M. Cameron 		return -EFAULT;
6549edd16368SStephen M. Cameron 
655042a91641SDon Brace 	err = hpsa_ioctl(dev, CCISS_BIG_PASSTHRU, p);
6551edd16368SStephen M. Cameron 	if (err)
6552edd16368SStephen M. Cameron 		return err;
6553edd16368SStephen M. Cameron 	err |= copy_in_user(&arg32->error_info, &p->error_info,
6554edd16368SStephen M. Cameron 			 sizeof(arg32->error_info));
6555edd16368SStephen M. Cameron 	if (err)
6556edd16368SStephen M. Cameron 		return -EFAULT;
6557edd16368SStephen M. Cameron 	return err;
6558edd16368SStephen M. Cameron }
655971fe75a7SStephen M. Cameron 
656042a91641SDon Brace static int hpsa_compat_ioctl(struct scsi_device *dev, int cmd, void __user *arg)
656171fe75a7SStephen M. Cameron {
656271fe75a7SStephen M. Cameron 	switch (cmd) {
656371fe75a7SStephen M. Cameron 	case CCISS_GETPCIINFO:
656471fe75a7SStephen M. Cameron 	case CCISS_GETINTINFO:
656571fe75a7SStephen M. Cameron 	case CCISS_SETINTINFO:
656671fe75a7SStephen M. Cameron 	case CCISS_GETNODENAME:
656771fe75a7SStephen M. Cameron 	case CCISS_SETNODENAME:
656871fe75a7SStephen M. Cameron 	case CCISS_GETHEARTBEAT:
656971fe75a7SStephen M. Cameron 	case CCISS_GETBUSTYPES:
657071fe75a7SStephen M. Cameron 	case CCISS_GETFIRMVER:
657171fe75a7SStephen M. Cameron 	case CCISS_GETDRIVVER:
657271fe75a7SStephen M. Cameron 	case CCISS_REVALIDVOLS:
657371fe75a7SStephen M. Cameron 	case CCISS_DEREGDISK:
657471fe75a7SStephen M. Cameron 	case CCISS_REGNEWDISK:
657571fe75a7SStephen M. Cameron 	case CCISS_REGNEWD:
657671fe75a7SStephen M. Cameron 	case CCISS_RESCANDISK:
657771fe75a7SStephen M. Cameron 	case CCISS_GETLUNINFO:
657871fe75a7SStephen M. Cameron 		return hpsa_ioctl(dev, cmd, arg);
657971fe75a7SStephen M. Cameron 
658071fe75a7SStephen M. Cameron 	case CCISS_PASSTHRU32:
658171fe75a7SStephen M. Cameron 		return hpsa_ioctl32_passthru(dev, cmd, arg);
658271fe75a7SStephen M. Cameron 	case CCISS_BIG_PASSTHRU32:
658371fe75a7SStephen M. Cameron 		return hpsa_ioctl32_big_passthru(dev, cmd, arg);
658471fe75a7SStephen M. Cameron 
658571fe75a7SStephen M. Cameron 	default:
658671fe75a7SStephen M. Cameron 		return -ENOIOCTLCMD;
658771fe75a7SStephen M. Cameron 	}
658871fe75a7SStephen M. Cameron }
6589edd16368SStephen M. Cameron #endif
6590edd16368SStephen M. Cameron 
6591edd16368SStephen M. Cameron static int hpsa_getpciinfo_ioctl(struct ctlr_info *h, void __user *argp)
6592edd16368SStephen M. Cameron {
6593edd16368SStephen M. Cameron 	struct hpsa_pci_info pciinfo;
6594edd16368SStephen M. Cameron 
6595edd16368SStephen M. Cameron 	if (!argp)
6596edd16368SStephen M. Cameron 		return -EINVAL;
6597edd16368SStephen M. Cameron 	pciinfo.domain = pci_domain_nr(h->pdev->bus);
6598edd16368SStephen M. Cameron 	pciinfo.bus = h->pdev->bus->number;
6599edd16368SStephen M. Cameron 	pciinfo.dev_fn = h->pdev->devfn;
6600edd16368SStephen M. Cameron 	pciinfo.board_id = h->board_id;
6601edd16368SStephen M. Cameron 	if (copy_to_user(argp, &pciinfo, sizeof(pciinfo)))
6602edd16368SStephen M. Cameron 		return -EFAULT;
6603edd16368SStephen M. Cameron 	return 0;
6604edd16368SStephen M. Cameron }
6605edd16368SStephen M. Cameron 
6606edd16368SStephen M. Cameron static int hpsa_getdrivver_ioctl(struct ctlr_info *h, void __user *argp)
6607edd16368SStephen M. Cameron {
6608edd16368SStephen M. Cameron 	DriverVer_type DriverVer;
6609edd16368SStephen M. Cameron 	unsigned char vmaj, vmin, vsubmin;
6610edd16368SStephen M. Cameron 	int rc;
6611edd16368SStephen M. Cameron 
6612edd16368SStephen M. Cameron 	rc = sscanf(HPSA_DRIVER_VERSION, "%hhu.%hhu.%hhu",
6613edd16368SStephen M. Cameron 		&vmaj, &vmin, &vsubmin);
6614edd16368SStephen M. Cameron 	if (rc != 3) {
6615edd16368SStephen M. Cameron 		dev_info(&h->pdev->dev, "driver version string '%s' "
6616edd16368SStephen M. Cameron 			"unrecognized.", HPSA_DRIVER_VERSION);
6617edd16368SStephen M. Cameron 		vmaj = 0;
6618edd16368SStephen M. Cameron 		vmin = 0;
6619edd16368SStephen M. Cameron 		vsubmin = 0;
6620edd16368SStephen M. Cameron 	}
6621edd16368SStephen M. Cameron 	DriverVer = (vmaj << 16) | (vmin << 8) | vsubmin;
6622edd16368SStephen M. Cameron 	if (!argp)
6623edd16368SStephen M. Cameron 		return -EINVAL;
6624edd16368SStephen M. Cameron 	if (copy_to_user(argp, &DriverVer, sizeof(DriverVer_type)))
6625edd16368SStephen M. Cameron 		return -EFAULT;
6626edd16368SStephen M. Cameron 	return 0;
6627edd16368SStephen M. Cameron }
6628edd16368SStephen M. Cameron 
6629edd16368SStephen M. Cameron static int hpsa_passthru_ioctl(struct ctlr_info *h, void __user *argp)
6630edd16368SStephen M. Cameron {
6631edd16368SStephen M. Cameron 	IOCTL_Command_struct iocommand;
6632edd16368SStephen M. Cameron 	struct CommandList *c;
6633edd16368SStephen M. Cameron 	char *buff = NULL;
663450a0decfSStephen M. Cameron 	u64 temp64;
6635c1f63c8fSStephen M. Cameron 	int rc = 0;
6636edd16368SStephen M. Cameron 
6637edd16368SStephen M. Cameron 	if (!argp)
6638edd16368SStephen M. Cameron 		return -EINVAL;
6639edd16368SStephen M. Cameron 	if (!capable(CAP_SYS_RAWIO))
6640edd16368SStephen M. Cameron 		return -EPERM;
6641edd16368SStephen M. Cameron 	if (copy_from_user(&iocommand, argp, sizeof(iocommand)))
6642edd16368SStephen M. Cameron 		return -EFAULT;
6643edd16368SStephen M. Cameron 	if ((iocommand.buf_size < 1) &&
6644edd16368SStephen M. Cameron 	    (iocommand.Request.Type.Direction != XFER_NONE)) {
6645edd16368SStephen M. Cameron 		return -EINVAL;
6646edd16368SStephen M. Cameron 	}
6647edd16368SStephen M. Cameron 	if (iocommand.buf_size > 0) {
6648edd16368SStephen M. Cameron 		buff = kmalloc(iocommand.buf_size, GFP_KERNEL);
6649edd16368SStephen M. Cameron 		if (buff == NULL)
66502dd02d74SRobert Elliott 			return -ENOMEM;
66519233fb10SStephen M. Cameron 		if (iocommand.Request.Type.Direction & XFER_WRITE) {
6652edd16368SStephen M. Cameron 			/* Copy the data into the buffer we created */
6653b03a7771SStephen M. Cameron 			if (copy_from_user(buff, iocommand.buf,
6654b03a7771SStephen M. Cameron 				iocommand.buf_size)) {
6655c1f63c8fSStephen M. Cameron 				rc = -EFAULT;
6656c1f63c8fSStephen M. Cameron 				goto out_kfree;
6657edd16368SStephen M. Cameron 			}
6658b03a7771SStephen M. Cameron 		} else {
6659edd16368SStephen M. Cameron 			memset(buff, 0, iocommand.buf_size);
6660b03a7771SStephen M. Cameron 		}
6661b03a7771SStephen M. Cameron 	}
666245fcb86eSStephen Cameron 	c = cmd_alloc(h);
6663bf43caf3SRobert Elliott 
6664edd16368SStephen M. Cameron 	/* Fill in the command type */
6665edd16368SStephen M. Cameron 	c->cmd_type = CMD_IOCTL_PEND;
6666a58e7e53SWebb Scales 	c->scsi_cmd = SCSI_CMD_BUSY;
6667edd16368SStephen M. Cameron 	/* Fill in Command Header */
6668edd16368SStephen M. Cameron 	c->Header.ReplyQueue = 0; /* unused in simple mode */
6669edd16368SStephen M. Cameron 	if (iocommand.buf_size > 0) {	/* buffer to fill */
6670edd16368SStephen M. Cameron 		c->Header.SGList = 1;
667150a0decfSStephen M. Cameron 		c->Header.SGTotal = cpu_to_le16(1);
6672edd16368SStephen M. Cameron 	} else	{ /* no buffers to fill */
6673edd16368SStephen M. Cameron 		c->Header.SGList = 0;
667450a0decfSStephen M. Cameron 		c->Header.SGTotal = cpu_to_le16(0);
6675edd16368SStephen M. Cameron 	}
6676edd16368SStephen M. Cameron 	memcpy(&c->Header.LUN, &iocommand.LUN_info, sizeof(c->Header.LUN));
6677edd16368SStephen M. Cameron 
6678edd16368SStephen M. Cameron 	/* Fill in Request block */
6679edd16368SStephen M. Cameron 	memcpy(&c->Request, &iocommand.Request,
6680edd16368SStephen M. Cameron 		sizeof(c->Request));
6681edd16368SStephen M. Cameron 
6682edd16368SStephen M. Cameron 	/* Fill in the scatter gather information */
6683edd16368SStephen M. Cameron 	if (iocommand.buf_size > 0) {
668450a0decfSStephen M. Cameron 		temp64 = pci_map_single(h->pdev, buff,
6685edd16368SStephen M. Cameron 			iocommand.buf_size, PCI_DMA_BIDIRECTIONAL);
668650a0decfSStephen M. Cameron 		if (dma_mapping_error(&h->pdev->dev, (dma_addr_t) temp64)) {
668750a0decfSStephen M. Cameron 			c->SG[0].Addr = cpu_to_le64(0);
668850a0decfSStephen M. Cameron 			c->SG[0].Len = cpu_to_le32(0);
6689bcc48ffaSStephen M. Cameron 			rc = -ENOMEM;
6690bcc48ffaSStephen M. Cameron 			goto out;
6691bcc48ffaSStephen M. Cameron 		}
669250a0decfSStephen M. Cameron 		c->SG[0].Addr = cpu_to_le64(temp64);
669350a0decfSStephen M. Cameron 		c->SG[0].Len = cpu_to_le32(iocommand.buf_size);
669450a0decfSStephen M. Cameron 		c->SG[0].Ext = cpu_to_le32(HPSA_SG_LAST); /* not chaining */
6695edd16368SStephen M. Cameron 	}
6696c448ecfaSDon Brace 	rc = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE,
66973fb134cbSDon Brace 					NO_TIMEOUT);
6698c2dd32e0SStephen M. Cameron 	if (iocommand.buf_size > 0)
6699edd16368SStephen M. Cameron 		hpsa_pci_unmap(h->pdev, c, 1, PCI_DMA_BIDIRECTIONAL);
6700edd16368SStephen M. Cameron 	check_ioctl_unit_attention(h, c);
670125163bd5SWebb Scales 	if (rc) {
670225163bd5SWebb Scales 		rc = -EIO;
670325163bd5SWebb Scales 		goto out;
670425163bd5SWebb Scales 	}
6705edd16368SStephen M. Cameron 
6706edd16368SStephen M. Cameron 	/* Copy the error information out */
6707edd16368SStephen M. Cameron 	memcpy(&iocommand.error_info, c->err_info,
6708edd16368SStephen M. Cameron 		sizeof(iocommand.error_info));
6709edd16368SStephen M. Cameron 	if (copy_to_user(argp, &iocommand, sizeof(iocommand))) {
6710c1f63c8fSStephen M. Cameron 		rc = -EFAULT;
6711c1f63c8fSStephen M. Cameron 		goto out;
6712edd16368SStephen M. Cameron 	}
67139233fb10SStephen M. Cameron 	if ((iocommand.Request.Type.Direction & XFER_READ) &&
6714b03a7771SStephen M. Cameron 		iocommand.buf_size > 0) {
6715edd16368SStephen M. Cameron 		/* Copy the data out of the buffer we created */
6716edd16368SStephen M. Cameron 		if (copy_to_user(iocommand.buf, buff, iocommand.buf_size)) {
6717c1f63c8fSStephen M. Cameron 			rc = -EFAULT;
6718c1f63c8fSStephen M. Cameron 			goto out;
6719edd16368SStephen M. Cameron 		}
6720edd16368SStephen M. Cameron 	}
6721c1f63c8fSStephen M. Cameron out:
672245fcb86eSStephen Cameron 	cmd_free(h, c);
6723c1f63c8fSStephen M. Cameron out_kfree:
6724c1f63c8fSStephen M. Cameron 	kfree(buff);
6725c1f63c8fSStephen M. Cameron 	return rc;
6726edd16368SStephen M. Cameron }
6727edd16368SStephen M. Cameron 
6728edd16368SStephen M. Cameron static int hpsa_big_passthru_ioctl(struct ctlr_info *h, void __user *argp)
6729edd16368SStephen M. Cameron {
6730edd16368SStephen M. Cameron 	BIG_IOCTL_Command_struct *ioc;
6731edd16368SStephen M. Cameron 	struct CommandList *c;
6732edd16368SStephen M. Cameron 	unsigned char **buff = NULL;
6733edd16368SStephen M. Cameron 	int *buff_size = NULL;
673450a0decfSStephen M. Cameron 	u64 temp64;
6735edd16368SStephen M. Cameron 	BYTE sg_used = 0;
6736edd16368SStephen M. Cameron 	int status = 0;
673701a02ffcSStephen M. Cameron 	u32 left;
673801a02ffcSStephen M. Cameron 	u32 sz;
6739edd16368SStephen M. Cameron 	BYTE __user *data_ptr;
6740edd16368SStephen M. Cameron 
6741edd16368SStephen M. Cameron 	if (!argp)
6742edd16368SStephen M. Cameron 		return -EINVAL;
6743edd16368SStephen M. Cameron 	if (!capable(CAP_SYS_RAWIO))
6744edd16368SStephen M. Cameron 		return -EPERM;
674519be606bSJavier Martinez Canillas 	ioc = kmalloc(sizeof(*ioc), GFP_KERNEL);
6746edd16368SStephen M. Cameron 	if (!ioc) {
6747edd16368SStephen M. Cameron 		status = -ENOMEM;
6748edd16368SStephen M. Cameron 		goto cleanup1;
6749edd16368SStephen M. Cameron 	}
6750edd16368SStephen M. Cameron 	if (copy_from_user(ioc, argp, sizeof(*ioc))) {
6751edd16368SStephen M. Cameron 		status = -EFAULT;
6752edd16368SStephen M. Cameron 		goto cleanup1;
6753edd16368SStephen M. Cameron 	}
6754edd16368SStephen M. Cameron 	if ((ioc->buf_size < 1) &&
6755edd16368SStephen M. Cameron 	    (ioc->Request.Type.Direction != XFER_NONE)) {
6756edd16368SStephen M. Cameron 		status = -EINVAL;
6757edd16368SStephen M. Cameron 		goto cleanup1;
6758edd16368SStephen M. Cameron 	}
6759edd16368SStephen M. Cameron 	/* Check kmalloc limits  using all SGs */
6760edd16368SStephen M. Cameron 	if (ioc->malloc_size > MAX_KMALLOC_SIZE) {
6761edd16368SStephen M. Cameron 		status = -EINVAL;
6762edd16368SStephen M. Cameron 		goto cleanup1;
6763edd16368SStephen M. Cameron 	}
6764d66ae08bSStephen M. Cameron 	if (ioc->buf_size > ioc->malloc_size * SG_ENTRIES_IN_CMD) {
6765edd16368SStephen M. Cameron 		status = -EINVAL;
6766edd16368SStephen M. Cameron 		goto cleanup1;
6767edd16368SStephen M. Cameron 	}
6768d66ae08bSStephen M. Cameron 	buff = kzalloc(SG_ENTRIES_IN_CMD * sizeof(char *), GFP_KERNEL);
6769edd16368SStephen M. Cameron 	if (!buff) {
6770edd16368SStephen M. Cameron 		status = -ENOMEM;
6771edd16368SStephen M. Cameron 		goto cleanup1;
6772edd16368SStephen M. Cameron 	}
6773d66ae08bSStephen M. Cameron 	buff_size = kmalloc(SG_ENTRIES_IN_CMD * sizeof(int), GFP_KERNEL);
6774edd16368SStephen M. Cameron 	if (!buff_size) {
6775edd16368SStephen M. Cameron 		status = -ENOMEM;
6776edd16368SStephen M. Cameron 		goto cleanup1;
6777edd16368SStephen M. Cameron 	}
6778edd16368SStephen M. Cameron 	left = ioc->buf_size;
6779edd16368SStephen M. Cameron 	data_ptr = ioc->buf;
6780edd16368SStephen M. Cameron 	while (left) {
6781edd16368SStephen M. Cameron 		sz = (left > ioc->malloc_size) ? ioc->malloc_size : left;
6782edd16368SStephen M. Cameron 		buff_size[sg_used] = sz;
6783edd16368SStephen M. Cameron 		buff[sg_used] = kmalloc(sz, GFP_KERNEL);
6784edd16368SStephen M. Cameron 		if (buff[sg_used] == NULL) {
6785edd16368SStephen M. Cameron 			status = -ENOMEM;
6786edd16368SStephen M. Cameron 			goto cleanup1;
6787edd16368SStephen M. Cameron 		}
67889233fb10SStephen M. Cameron 		if (ioc->Request.Type.Direction & XFER_WRITE) {
6789edd16368SStephen M. Cameron 			if (copy_from_user(buff[sg_used], data_ptr, sz)) {
67900758f4f7SStephen M. Cameron 				status = -EFAULT;
6791edd16368SStephen M. Cameron 				goto cleanup1;
6792edd16368SStephen M. Cameron 			}
6793edd16368SStephen M. Cameron 		} else
6794edd16368SStephen M. Cameron 			memset(buff[sg_used], 0, sz);
6795edd16368SStephen M. Cameron 		left -= sz;
6796edd16368SStephen M. Cameron 		data_ptr += sz;
6797edd16368SStephen M. Cameron 		sg_used++;
6798edd16368SStephen M. Cameron 	}
679945fcb86eSStephen Cameron 	c = cmd_alloc(h);
6800bf43caf3SRobert Elliott 
6801edd16368SStephen M. Cameron 	c->cmd_type = CMD_IOCTL_PEND;
6802a58e7e53SWebb Scales 	c->scsi_cmd = SCSI_CMD_BUSY;
6803edd16368SStephen M. Cameron 	c->Header.ReplyQueue = 0;
680450a0decfSStephen M. Cameron 	c->Header.SGList = (u8) sg_used;
680550a0decfSStephen M. Cameron 	c->Header.SGTotal = cpu_to_le16(sg_used);
6806edd16368SStephen M. Cameron 	memcpy(&c->Header.LUN, &ioc->LUN_info, sizeof(c->Header.LUN));
6807edd16368SStephen M. Cameron 	memcpy(&c->Request, &ioc->Request, sizeof(c->Request));
6808edd16368SStephen M. Cameron 	if (ioc->buf_size > 0) {
6809edd16368SStephen M. Cameron 		int i;
6810edd16368SStephen M. Cameron 		for (i = 0; i < sg_used; i++) {
681150a0decfSStephen M. Cameron 			temp64 = pci_map_single(h->pdev, buff[i],
6812edd16368SStephen M. Cameron 				    buff_size[i], PCI_DMA_BIDIRECTIONAL);
681350a0decfSStephen M. Cameron 			if (dma_mapping_error(&h->pdev->dev,
681450a0decfSStephen M. Cameron 							(dma_addr_t) temp64)) {
681550a0decfSStephen M. Cameron 				c->SG[i].Addr = cpu_to_le64(0);
681650a0decfSStephen M. Cameron 				c->SG[i].Len = cpu_to_le32(0);
6817bcc48ffaSStephen M. Cameron 				hpsa_pci_unmap(h->pdev, c, i,
6818bcc48ffaSStephen M. Cameron 					PCI_DMA_BIDIRECTIONAL);
6819bcc48ffaSStephen M. Cameron 				status = -ENOMEM;
6820e2d4a1f6SStephen M. Cameron 				goto cleanup0;
6821bcc48ffaSStephen M. Cameron 			}
682250a0decfSStephen M. Cameron 			c->SG[i].Addr = cpu_to_le64(temp64);
682350a0decfSStephen M. Cameron 			c->SG[i].Len = cpu_to_le32(buff_size[i]);
682450a0decfSStephen M. Cameron 			c->SG[i].Ext = cpu_to_le32(0);
6825edd16368SStephen M. Cameron 		}
682650a0decfSStephen M. Cameron 		c->SG[--i].Ext = cpu_to_le32(HPSA_SG_LAST);
6827edd16368SStephen M. Cameron 	}
6828c448ecfaSDon Brace 	status = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE,
68293fb134cbSDon Brace 						NO_TIMEOUT);
6830b03a7771SStephen M. Cameron 	if (sg_used)
6831edd16368SStephen M. Cameron 		hpsa_pci_unmap(h->pdev, c, sg_used, PCI_DMA_BIDIRECTIONAL);
6832edd16368SStephen M. Cameron 	check_ioctl_unit_attention(h, c);
683325163bd5SWebb Scales 	if (status) {
683425163bd5SWebb Scales 		status = -EIO;
683525163bd5SWebb Scales 		goto cleanup0;
683625163bd5SWebb Scales 	}
683725163bd5SWebb Scales 
6838edd16368SStephen M. Cameron 	/* Copy the error information out */
6839edd16368SStephen M. Cameron 	memcpy(&ioc->error_info, c->err_info, sizeof(ioc->error_info));
6840edd16368SStephen M. Cameron 	if (copy_to_user(argp, ioc, sizeof(*ioc))) {
6841edd16368SStephen M. Cameron 		status = -EFAULT;
6842e2d4a1f6SStephen M. Cameron 		goto cleanup0;
6843edd16368SStephen M. Cameron 	}
68449233fb10SStephen M. Cameron 	if ((ioc->Request.Type.Direction & XFER_READ) && ioc->buf_size > 0) {
68452b08b3e9SDon Brace 		int i;
68462b08b3e9SDon Brace 
6847edd16368SStephen M. Cameron 		/* Copy the data out of the buffer we created */
6848edd16368SStephen M. Cameron 		BYTE __user *ptr = ioc->buf;
6849edd16368SStephen M. Cameron 		for (i = 0; i < sg_used; i++) {
6850edd16368SStephen M. Cameron 			if (copy_to_user(ptr, buff[i], buff_size[i])) {
6851edd16368SStephen M. Cameron 				status = -EFAULT;
6852e2d4a1f6SStephen M. Cameron 				goto cleanup0;
6853edd16368SStephen M. Cameron 			}
6854edd16368SStephen M. Cameron 			ptr += buff_size[i];
6855edd16368SStephen M. Cameron 		}
6856edd16368SStephen M. Cameron 	}
6857edd16368SStephen M. Cameron 	status = 0;
6858e2d4a1f6SStephen M. Cameron cleanup0:
685945fcb86eSStephen Cameron 	cmd_free(h, c);
6860edd16368SStephen M. Cameron cleanup1:
6861edd16368SStephen M. Cameron 	if (buff) {
68622b08b3e9SDon Brace 		int i;
68632b08b3e9SDon Brace 
6864edd16368SStephen M. Cameron 		for (i = 0; i < sg_used; i++)
6865edd16368SStephen M. Cameron 			kfree(buff[i]);
6866edd16368SStephen M. Cameron 		kfree(buff);
6867edd16368SStephen M. Cameron 	}
6868edd16368SStephen M. Cameron 	kfree(buff_size);
6869edd16368SStephen M. Cameron 	kfree(ioc);
6870edd16368SStephen M. Cameron 	return status;
6871edd16368SStephen M. Cameron }
6872edd16368SStephen M. Cameron 
6873edd16368SStephen M. Cameron static void check_ioctl_unit_attention(struct ctlr_info *h,
6874edd16368SStephen M. Cameron 	struct CommandList *c)
6875edd16368SStephen M. Cameron {
6876edd16368SStephen M. Cameron 	if (c->err_info->CommandStatus == CMD_TARGET_STATUS &&
6877edd16368SStephen M. Cameron 			c->err_info->ScsiStatus != SAM_STAT_CHECK_CONDITION)
6878edd16368SStephen M. Cameron 		(void) check_for_unit_attention(h, c);
6879edd16368SStephen M. Cameron }
68800390f0c0SStephen M. Cameron 
6881edd16368SStephen M. Cameron /*
6882edd16368SStephen M. Cameron  * ioctl
6883edd16368SStephen M. Cameron  */
688442a91641SDon Brace static int hpsa_ioctl(struct scsi_device *dev, int cmd, void __user *arg)
6885edd16368SStephen M. Cameron {
6886edd16368SStephen M. Cameron 	struct ctlr_info *h;
6887edd16368SStephen M. Cameron 	void __user *argp = (void __user *)arg;
68880390f0c0SStephen M. Cameron 	int rc;
6889edd16368SStephen M. Cameron 
6890edd16368SStephen M. Cameron 	h = sdev_to_hba(dev);
6891edd16368SStephen M. Cameron 
6892edd16368SStephen M. Cameron 	switch (cmd) {
6893edd16368SStephen M. Cameron 	case CCISS_DEREGDISK:
6894edd16368SStephen M. Cameron 	case CCISS_REGNEWDISK:
6895edd16368SStephen M. Cameron 	case CCISS_REGNEWD:
6896a08a8471SStephen M. Cameron 		hpsa_scan_start(h->scsi_host);
6897edd16368SStephen M. Cameron 		return 0;
6898edd16368SStephen M. Cameron 	case CCISS_GETPCIINFO:
6899edd16368SStephen M. Cameron 		return hpsa_getpciinfo_ioctl(h, argp);
6900edd16368SStephen M. Cameron 	case CCISS_GETDRIVVER:
6901edd16368SStephen M. Cameron 		return hpsa_getdrivver_ioctl(h, argp);
6902edd16368SStephen M. Cameron 	case CCISS_PASSTHRU:
690334f0c627SDon Brace 		if (atomic_dec_if_positive(&h->passthru_cmds_avail) < 0)
69040390f0c0SStephen M. Cameron 			return -EAGAIN;
69050390f0c0SStephen M. Cameron 		rc = hpsa_passthru_ioctl(h, argp);
690634f0c627SDon Brace 		atomic_inc(&h->passthru_cmds_avail);
69070390f0c0SStephen M. Cameron 		return rc;
6908edd16368SStephen M. Cameron 	case CCISS_BIG_PASSTHRU:
690934f0c627SDon Brace 		if (atomic_dec_if_positive(&h->passthru_cmds_avail) < 0)
69100390f0c0SStephen M. Cameron 			return -EAGAIN;
69110390f0c0SStephen M. Cameron 		rc = hpsa_big_passthru_ioctl(h, argp);
691234f0c627SDon Brace 		atomic_inc(&h->passthru_cmds_avail);
69130390f0c0SStephen M. Cameron 		return rc;
6914edd16368SStephen M. Cameron 	default:
6915edd16368SStephen M. Cameron 		return -ENOTTY;
6916edd16368SStephen M. Cameron 	}
6917edd16368SStephen M. Cameron }
6918edd16368SStephen M. Cameron 
6919bf43caf3SRobert Elliott static void hpsa_send_host_reset(struct ctlr_info *h, unsigned char *scsi3addr,
69206f039790SGreg Kroah-Hartman 				u8 reset_type)
692164670ac8SStephen M. Cameron {
692264670ac8SStephen M. Cameron 	struct CommandList *c;
692364670ac8SStephen M. Cameron 
692464670ac8SStephen M. Cameron 	c = cmd_alloc(h);
6925bf43caf3SRobert Elliott 
6926a2dac136SStephen M. Cameron 	/* fill_cmd can't fail here, no data buffer to map */
6927a2dac136SStephen M. Cameron 	(void) fill_cmd(c, HPSA_DEVICE_RESET_MSG, h, NULL, 0, 0,
692864670ac8SStephen M. Cameron 		RAID_CTLR_LUNID, TYPE_MSG);
692964670ac8SStephen M. Cameron 	c->Request.CDB[1] = reset_type; /* fill_cmd defaults to target reset */
693064670ac8SStephen M. Cameron 	c->waiting = NULL;
693164670ac8SStephen M. Cameron 	enqueue_cmd_and_start_io(h, c);
693264670ac8SStephen M. Cameron 	/* Don't wait for completion, the reset won't complete.  Don't free
693364670ac8SStephen M. Cameron 	 * the command either.  This is the last command we will send before
693464670ac8SStephen M. Cameron 	 * re-initializing everything, so it doesn't matter and won't leak.
693564670ac8SStephen M. Cameron 	 */
6936bf43caf3SRobert Elliott 	return;
693764670ac8SStephen M. Cameron }
693864670ac8SStephen M. Cameron 
6939a2dac136SStephen M. Cameron static int fill_cmd(struct CommandList *c, u8 cmd, struct ctlr_info *h,
6940b7bb24ebSStephen M. Cameron 	void *buff, size_t size, u16 page_code, unsigned char *scsi3addr,
6941edd16368SStephen M. Cameron 	int cmd_type)
6942edd16368SStephen M. Cameron {
6943edd16368SStephen M. Cameron 	int pci_dir = XFER_NONE;
69449b5c48c2SStephen Cameron 	u64 tag; /* for commands to be aborted */
6945edd16368SStephen M. Cameron 
6946edd16368SStephen M. Cameron 	c->cmd_type = CMD_IOCTL_PEND;
6947a58e7e53SWebb Scales 	c->scsi_cmd = SCSI_CMD_BUSY;
6948edd16368SStephen M. Cameron 	c->Header.ReplyQueue = 0;
6949edd16368SStephen M. Cameron 	if (buff != NULL && size > 0) {
6950edd16368SStephen M. Cameron 		c->Header.SGList = 1;
695150a0decfSStephen M. Cameron 		c->Header.SGTotal = cpu_to_le16(1);
6952edd16368SStephen M. Cameron 	} else {
6953edd16368SStephen M. Cameron 		c->Header.SGList = 0;
695450a0decfSStephen M. Cameron 		c->Header.SGTotal = cpu_to_le16(0);
6955edd16368SStephen M. Cameron 	}
6956edd16368SStephen M. Cameron 	memcpy(c->Header.LUN.LunAddrBytes, scsi3addr, 8);
6957edd16368SStephen M. Cameron 
6958edd16368SStephen M. Cameron 	if (cmd_type == TYPE_CMD) {
6959edd16368SStephen M. Cameron 		switch (cmd) {
6960edd16368SStephen M. Cameron 		case HPSA_INQUIRY:
6961edd16368SStephen M. Cameron 			/* are we trying to read a vital product page */
6962b7bb24ebSStephen M. Cameron 			if (page_code & VPD_PAGE) {
6963edd16368SStephen M. Cameron 				c->Request.CDB[1] = 0x01;
6964b7bb24ebSStephen M. Cameron 				c->Request.CDB[2] = (page_code & 0xff);
6965edd16368SStephen M. Cameron 			}
6966edd16368SStephen M. Cameron 			c->Request.CDBLen = 6;
6967a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6968a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
6969edd16368SStephen M. Cameron 			c->Request.Timeout = 0;
6970edd16368SStephen M. Cameron 			c->Request.CDB[0] = HPSA_INQUIRY;
6971edd16368SStephen M. Cameron 			c->Request.CDB[4] = size & 0xFF;
6972edd16368SStephen M. Cameron 			break;
6973edd16368SStephen M. Cameron 		case HPSA_REPORT_LOG:
6974edd16368SStephen M. Cameron 		case HPSA_REPORT_PHYS:
6975edd16368SStephen M. Cameron 			/* Talking to controller so It's a physical command
6976edd16368SStephen M. Cameron 			   mode = 00 target = 0.  Nothing to write.
6977edd16368SStephen M. Cameron 			 */
6978edd16368SStephen M. Cameron 			c->Request.CDBLen = 12;
6979a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6980a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
6981edd16368SStephen M. Cameron 			c->Request.Timeout = 0;
6982edd16368SStephen M. Cameron 			c->Request.CDB[0] = cmd;
6983edd16368SStephen M. Cameron 			c->Request.CDB[6] = (size >> 24) & 0xFF; /* MSB */
6984edd16368SStephen M. Cameron 			c->Request.CDB[7] = (size >> 16) & 0xFF;
6985edd16368SStephen M. Cameron 			c->Request.CDB[8] = (size >> 8) & 0xFF;
6986edd16368SStephen M. Cameron 			c->Request.CDB[9] = size & 0xFF;
6987edd16368SStephen M. Cameron 			break;
6988c2adae44SScott Teel 		case BMIC_SENSE_DIAG_OPTIONS:
6989c2adae44SScott Teel 			c->Request.CDBLen = 16;
6990c2adae44SScott Teel 			c->Request.type_attr_dir =
6991c2adae44SScott Teel 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
6992c2adae44SScott Teel 			c->Request.Timeout = 0;
6993c2adae44SScott Teel 			/* Spec says this should be BMIC_WRITE */
6994c2adae44SScott Teel 			c->Request.CDB[0] = BMIC_READ;
6995c2adae44SScott Teel 			c->Request.CDB[6] = BMIC_SENSE_DIAG_OPTIONS;
6996c2adae44SScott Teel 			break;
6997c2adae44SScott Teel 		case BMIC_SET_DIAG_OPTIONS:
6998c2adae44SScott Teel 			c->Request.CDBLen = 16;
6999c2adae44SScott Teel 			c->Request.type_attr_dir =
7000c2adae44SScott Teel 					TYPE_ATTR_DIR(cmd_type,
7001c2adae44SScott Teel 						ATTR_SIMPLE, XFER_WRITE);
7002c2adae44SScott Teel 			c->Request.Timeout = 0;
7003c2adae44SScott Teel 			c->Request.CDB[0] = BMIC_WRITE;
7004c2adae44SScott Teel 			c->Request.CDB[6] = BMIC_SET_DIAG_OPTIONS;
7005c2adae44SScott Teel 			break;
7006edd16368SStephen M. Cameron 		case HPSA_CACHE_FLUSH:
7007edd16368SStephen M. Cameron 			c->Request.CDBLen = 12;
7008a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
7009a505b86fSStephen M. Cameron 					TYPE_ATTR_DIR(cmd_type,
7010a505b86fSStephen M. Cameron 						ATTR_SIMPLE, XFER_WRITE);
7011edd16368SStephen M. Cameron 			c->Request.Timeout = 0;
7012edd16368SStephen M. Cameron 			c->Request.CDB[0] = BMIC_WRITE;
7013edd16368SStephen M. Cameron 			c->Request.CDB[6] = BMIC_CACHE_FLUSH;
7014bb158eabSStephen M. Cameron 			c->Request.CDB[7] = (size >> 8) & 0xFF;
7015bb158eabSStephen M. Cameron 			c->Request.CDB[8] = size & 0xFF;
7016edd16368SStephen M. Cameron 			break;
7017edd16368SStephen M. Cameron 		case TEST_UNIT_READY:
7018edd16368SStephen M. Cameron 			c->Request.CDBLen = 6;
7019a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
7020a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_NONE);
7021edd16368SStephen M. Cameron 			c->Request.Timeout = 0;
7022edd16368SStephen M. Cameron 			break;
7023283b4a9bSStephen M. Cameron 		case HPSA_GET_RAID_MAP:
7024283b4a9bSStephen M. Cameron 			c->Request.CDBLen = 12;
7025a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
7026a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
7027283b4a9bSStephen M. Cameron 			c->Request.Timeout = 0;
7028283b4a9bSStephen M. Cameron 			c->Request.CDB[0] = HPSA_CISS_READ;
7029283b4a9bSStephen M. Cameron 			c->Request.CDB[1] = cmd;
7030283b4a9bSStephen M. Cameron 			c->Request.CDB[6] = (size >> 24) & 0xFF; /* MSB */
7031283b4a9bSStephen M. Cameron 			c->Request.CDB[7] = (size >> 16) & 0xFF;
7032283b4a9bSStephen M. Cameron 			c->Request.CDB[8] = (size >> 8) & 0xFF;
7033283b4a9bSStephen M. Cameron 			c->Request.CDB[9] = size & 0xFF;
7034283b4a9bSStephen M. Cameron 			break;
7035316b221aSStephen M. Cameron 		case BMIC_SENSE_CONTROLLER_PARAMETERS:
7036316b221aSStephen M. Cameron 			c->Request.CDBLen = 10;
7037a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
7038a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
7039316b221aSStephen M. Cameron 			c->Request.Timeout = 0;
7040316b221aSStephen M. Cameron 			c->Request.CDB[0] = BMIC_READ;
7041316b221aSStephen M. Cameron 			c->Request.CDB[6] = BMIC_SENSE_CONTROLLER_PARAMETERS;
7042316b221aSStephen M. Cameron 			c->Request.CDB[7] = (size >> 16) & 0xFF;
7043316b221aSStephen M. Cameron 			c->Request.CDB[8] = (size >> 8) & 0xFF;
7044316b221aSStephen M. Cameron 			break;
704503383736SDon Brace 		case BMIC_IDENTIFY_PHYSICAL_DEVICE:
704603383736SDon Brace 			c->Request.CDBLen = 10;
704703383736SDon Brace 			c->Request.type_attr_dir =
704803383736SDon Brace 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
704903383736SDon Brace 			c->Request.Timeout = 0;
705003383736SDon Brace 			c->Request.CDB[0] = BMIC_READ;
705103383736SDon Brace 			c->Request.CDB[6] = BMIC_IDENTIFY_PHYSICAL_DEVICE;
705203383736SDon Brace 			c->Request.CDB[7] = (size >> 16) & 0xFF;
705303383736SDon Brace 			c->Request.CDB[8] = (size >> 8) & 0XFF;
705403383736SDon Brace 			break;
7055d04e62b9SKevin Barnett 		case BMIC_SENSE_SUBSYSTEM_INFORMATION:
7056d04e62b9SKevin Barnett 			c->Request.CDBLen = 10;
7057d04e62b9SKevin Barnett 			c->Request.type_attr_dir =
7058d04e62b9SKevin Barnett 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
7059d04e62b9SKevin Barnett 			c->Request.Timeout = 0;
7060d04e62b9SKevin Barnett 			c->Request.CDB[0] = BMIC_READ;
7061d04e62b9SKevin Barnett 			c->Request.CDB[6] = BMIC_SENSE_SUBSYSTEM_INFORMATION;
7062d04e62b9SKevin Barnett 			c->Request.CDB[7] = (size >> 16) & 0xFF;
7063d04e62b9SKevin Barnett 			c->Request.CDB[8] = (size >> 8) & 0XFF;
7064d04e62b9SKevin Barnett 			break;
7065cca8f13bSDon Brace 		case BMIC_SENSE_STORAGE_BOX_PARAMS:
7066cca8f13bSDon Brace 			c->Request.CDBLen = 10;
7067cca8f13bSDon Brace 			c->Request.type_attr_dir =
7068cca8f13bSDon Brace 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
7069cca8f13bSDon Brace 			c->Request.Timeout = 0;
7070cca8f13bSDon Brace 			c->Request.CDB[0] = BMIC_READ;
7071cca8f13bSDon Brace 			c->Request.CDB[6] = BMIC_SENSE_STORAGE_BOX_PARAMS;
7072cca8f13bSDon Brace 			c->Request.CDB[7] = (size >> 16) & 0xFF;
7073cca8f13bSDon Brace 			c->Request.CDB[8] = (size >> 8) & 0XFF;
7074cca8f13bSDon Brace 			break;
707566749d0dSScott Teel 		case BMIC_IDENTIFY_CONTROLLER:
707666749d0dSScott Teel 			c->Request.CDBLen = 10;
707766749d0dSScott Teel 			c->Request.type_attr_dir =
707866749d0dSScott Teel 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
707966749d0dSScott Teel 			c->Request.Timeout = 0;
708066749d0dSScott Teel 			c->Request.CDB[0] = BMIC_READ;
708166749d0dSScott Teel 			c->Request.CDB[1] = 0;
708266749d0dSScott Teel 			c->Request.CDB[2] = 0;
708366749d0dSScott Teel 			c->Request.CDB[3] = 0;
708466749d0dSScott Teel 			c->Request.CDB[4] = 0;
708566749d0dSScott Teel 			c->Request.CDB[5] = 0;
708666749d0dSScott Teel 			c->Request.CDB[6] = BMIC_IDENTIFY_CONTROLLER;
708766749d0dSScott Teel 			c->Request.CDB[7] = (size >> 16) & 0xFF;
708866749d0dSScott Teel 			c->Request.CDB[8] = (size >> 8) & 0XFF;
708966749d0dSScott Teel 			c->Request.CDB[9] = 0;
709066749d0dSScott Teel 			break;
7091edd16368SStephen M. Cameron 		default:
7092edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "unknown command 0x%c\n", cmd);
7093edd16368SStephen M. Cameron 			BUG();
7094a2dac136SStephen M. Cameron 			return -1;
7095edd16368SStephen M. Cameron 		}
7096edd16368SStephen M. Cameron 	} else if (cmd_type == TYPE_MSG) {
7097edd16368SStephen M. Cameron 		switch (cmd) {
7098edd16368SStephen M. Cameron 
70990b9b7b6eSScott Teel 		case  HPSA_PHYS_TARGET_RESET:
71000b9b7b6eSScott Teel 			c->Request.CDBLen = 16;
71010b9b7b6eSScott Teel 			c->Request.type_attr_dir =
71020b9b7b6eSScott Teel 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_NONE);
71030b9b7b6eSScott Teel 			c->Request.Timeout = 0; /* Don't time out */
71040b9b7b6eSScott Teel 			memset(&c->Request.CDB[0], 0, sizeof(c->Request.CDB));
71050b9b7b6eSScott Teel 			c->Request.CDB[0] = HPSA_RESET;
71060b9b7b6eSScott Teel 			c->Request.CDB[1] = HPSA_TARGET_RESET_TYPE;
71070b9b7b6eSScott Teel 			/* Physical target reset needs no control bytes 4-7*/
71080b9b7b6eSScott Teel 			c->Request.CDB[4] = 0x00;
71090b9b7b6eSScott Teel 			c->Request.CDB[5] = 0x00;
71100b9b7b6eSScott Teel 			c->Request.CDB[6] = 0x00;
71110b9b7b6eSScott Teel 			c->Request.CDB[7] = 0x00;
71120b9b7b6eSScott Teel 			break;
7113edd16368SStephen M. Cameron 		case  HPSA_DEVICE_RESET_MSG:
7114edd16368SStephen M. Cameron 			c->Request.CDBLen = 16;
7115a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
7116a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_NONE);
7117edd16368SStephen M. Cameron 			c->Request.Timeout = 0; /* Don't time out */
711864670ac8SStephen M. Cameron 			memset(&c->Request.CDB[0], 0, sizeof(c->Request.CDB));
711964670ac8SStephen M. Cameron 			c->Request.CDB[0] =  cmd;
712021e89afdSStephen M. Cameron 			c->Request.CDB[1] = HPSA_RESET_TYPE_LUN;
7121edd16368SStephen M. Cameron 			/* If bytes 4-7 are zero, it means reset the */
7122edd16368SStephen M. Cameron 			/* LunID device */
7123edd16368SStephen M. Cameron 			c->Request.CDB[4] = 0x00;
7124edd16368SStephen M. Cameron 			c->Request.CDB[5] = 0x00;
7125edd16368SStephen M. Cameron 			c->Request.CDB[6] = 0x00;
7126edd16368SStephen M. Cameron 			c->Request.CDB[7] = 0x00;
7127edd16368SStephen M. Cameron 			break;
712875167d2cSStephen M. Cameron 		case  HPSA_ABORT_MSG:
71299b5c48c2SStephen Cameron 			memcpy(&tag, buff, sizeof(tag));
71302b08b3e9SDon Brace 			dev_dbg(&h->pdev->dev,
71319b5c48c2SStephen Cameron 				"Abort Tag:0x%016llx using rqst Tag:0x%016llx",
71329b5c48c2SStephen Cameron 				tag, c->Header.tag);
713375167d2cSStephen M. Cameron 			c->Request.CDBLen = 16;
7134a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
7135a505b86fSStephen M. Cameron 					TYPE_ATTR_DIR(cmd_type,
7136a505b86fSStephen M. Cameron 						ATTR_SIMPLE, XFER_WRITE);
713775167d2cSStephen M. Cameron 			c->Request.Timeout = 0; /* Don't time out */
713875167d2cSStephen M. Cameron 			c->Request.CDB[0] = HPSA_TASK_MANAGEMENT;
713975167d2cSStephen M. Cameron 			c->Request.CDB[1] = HPSA_TMF_ABORT_TASK;
714075167d2cSStephen M. Cameron 			c->Request.CDB[2] = 0x00; /* reserved */
714175167d2cSStephen M. Cameron 			c->Request.CDB[3] = 0x00; /* reserved */
714275167d2cSStephen M. Cameron 			/* Tag to abort goes in CDB[4]-CDB[11] */
71439b5c48c2SStephen Cameron 			memcpy(&c->Request.CDB[4], &tag, sizeof(tag));
714475167d2cSStephen M. Cameron 			c->Request.CDB[12] = 0x00; /* reserved */
714575167d2cSStephen M. Cameron 			c->Request.CDB[13] = 0x00; /* reserved */
714675167d2cSStephen M. Cameron 			c->Request.CDB[14] = 0x00; /* reserved */
714775167d2cSStephen M. Cameron 			c->Request.CDB[15] = 0x00; /* reserved */
714875167d2cSStephen M. Cameron 		break;
7149edd16368SStephen M. Cameron 		default:
7150edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "unknown message type %d\n",
7151edd16368SStephen M. Cameron 				cmd);
7152edd16368SStephen M. Cameron 			BUG();
7153edd16368SStephen M. Cameron 		}
7154edd16368SStephen M. Cameron 	} else {
7155edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "unknown command type %d\n", cmd_type);
7156edd16368SStephen M. Cameron 		BUG();
7157edd16368SStephen M. Cameron 	}
7158edd16368SStephen M. Cameron 
7159a505b86fSStephen M. Cameron 	switch (GET_DIR(c->Request.type_attr_dir)) {
7160edd16368SStephen M. Cameron 	case XFER_READ:
7161edd16368SStephen M. Cameron 		pci_dir = PCI_DMA_FROMDEVICE;
7162edd16368SStephen M. Cameron 		break;
7163edd16368SStephen M. Cameron 	case XFER_WRITE:
7164edd16368SStephen M. Cameron 		pci_dir = PCI_DMA_TODEVICE;
7165edd16368SStephen M. Cameron 		break;
7166edd16368SStephen M. Cameron 	case XFER_NONE:
7167edd16368SStephen M. Cameron 		pci_dir = PCI_DMA_NONE;
7168edd16368SStephen M. Cameron 		break;
7169edd16368SStephen M. Cameron 	default:
7170edd16368SStephen M. Cameron 		pci_dir = PCI_DMA_BIDIRECTIONAL;
7171edd16368SStephen M. Cameron 	}
7172a2dac136SStephen M. Cameron 	if (hpsa_map_one(h->pdev, c, buff, size, pci_dir))
7173a2dac136SStephen M. Cameron 		return -1;
7174a2dac136SStephen M. Cameron 	return 0;
7175edd16368SStephen M. Cameron }
7176edd16368SStephen M. Cameron 
7177edd16368SStephen M. Cameron /*
7178edd16368SStephen M. Cameron  * Map (physical) PCI mem into (virtual) kernel space
7179edd16368SStephen M. Cameron  */
7180edd16368SStephen M. Cameron static void __iomem *remap_pci_mem(ulong base, ulong size)
7181edd16368SStephen M. Cameron {
7182edd16368SStephen M. Cameron 	ulong page_base = ((ulong) base) & PAGE_MASK;
7183edd16368SStephen M. Cameron 	ulong page_offs = ((ulong) base) - page_base;
7184088ba34cSStephen M. Cameron 	void __iomem *page_remapped = ioremap_nocache(page_base,
7185088ba34cSStephen M. Cameron 		page_offs + size);
7186edd16368SStephen M. Cameron 
7187edd16368SStephen M. Cameron 	return page_remapped ? (page_remapped + page_offs) : NULL;
7188edd16368SStephen M. Cameron }
7189edd16368SStephen M. Cameron 
7190254f796bSMatt Gates static inline unsigned long get_next_completion(struct ctlr_info *h, u8 q)
7191edd16368SStephen M. Cameron {
7192254f796bSMatt Gates 	return h->access.command_completed(h, q);
7193edd16368SStephen M. Cameron }
7194edd16368SStephen M. Cameron 
7195900c5440SStephen M. Cameron static inline bool interrupt_pending(struct ctlr_info *h)
7196edd16368SStephen M. Cameron {
7197edd16368SStephen M. Cameron 	return h->access.intr_pending(h);
7198edd16368SStephen M. Cameron }
7199edd16368SStephen M. Cameron 
7200edd16368SStephen M. Cameron static inline long interrupt_not_for_us(struct ctlr_info *h)
7201edd16368SStephen M. Cameron {
720210f66018SStephen M. Cameron 	return (h->access.intr_pending(h) == 0) ||
720310f66018SStephen M. Cameron 		(h->interrupts_enabled == 0);
7204edd16368SStephen M. Cameron }
7205edd16368SStephen M. Cameron 
720601a02ffcSStephen M. Cameron static inline int bad_tag(struct ctlr_info *h, u32 tag_index,
720701a02ffcSStephen M. Cameron 	u32 raw_tag)
7208edd16368SStephen M. Cameron {
7209edd16368SStephen M. Cameron 	if (unlikely(tag_index >= h->nr_cmds)) {
7210edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "bad tag 0x%08x ignored.\n", raw_tag);
7211edd16368SStephen M. Cameron 		return 1;
7212edd16368SStephen M. Cameron 	}
7213edd16368SStephen M. Cameron 	return 0;
7214edd16368SStephen M. Cameron }
7215edd16368SStephen M. Cameron 
72165a3d16f5SStephen M. Cameron static inline void finish_cmd(struct CommandList *c)
7217edd16368SStephen M. Cameron {
7218e85c5974SStephen M. Cameron 	dial_up_lockup_detection_on_fw_flash_complete(c->h, c);
7219c349775eSScott Teel 	if (likely(c->cmd_type == CMD_IOACCEL1 || c->cmd_type == CMD_SCSI
7220c349775eSScott Teel 			|| c->cmd_type == CMD_IOACCEL2))
72211fb011fbSStephen M. Cameron 		complete_scsi_command(c);
72228be986ccSStephen Cameron 	else if (c->cmd_type == CMD_IOCTL_PEND || c->cmd_type == IOACCEL2_TMF)
7223edd16368SStephen M. Cameron 		complete(c->waiting);
7224a104c99fSStephen M. Cameron }
7225a104c99fSStephen M. Cameron 
7226303932fdSDon Brace /* process completion of an indexed ("direct lookup") command */
72271d94f94dSStephen M. Cameron static inline void process_indexed_cmd(struct ctlr_info *h,
7228303932fdSDon Brace 	u32 raw_tag)
7229303932fdSDon Brace {
7230303932fdSDon Brace 	u32 tag_index;
7231303932fdSDon Brace 	struct CommandList *c;
7232303932fdSDon Brace 
7233f2405db8SDon Brace 	tag_index = raw_tag >> DIRECT_LOOKUP_SHIFT;
72341d94f94dSStephen M. Cameron 	if (!bad_tag(h, tag_index, raw_tag)) {
7235303932fdSDon Brace 		c = h->cmd_pool + tag_index;
72365a3d16f5SStephen M. Cameron 		finish_cmd(c);
72371d94f94dSStephen M. Cameron 	}
7238303932fdSDon Brace }
7239303932fdSDon Brace 
724064670ac8SStephen M. Cameron /* Some controllers, like p400, will give us one interrupt
724164670ac8SStephen M. Cameron  * after a soft reset, even if we turned interrupts off.
724264670ac8SStephen M. Cameron  * Only need to check for this in the hpsa_xxx_discard_completions
724364670ac8SStephen M. Cameron  * functions.
724464670ac8SStephen M. Cameron  */
724564670ac8SStephen M. Cameron static int ignore_bogus_interrupt(struct ctlr_info *h)
724664670ac8SStephen M. Cameron {
724764670ac8SStephen M. Cameron 	if (likely(!reset_devices))
724864670ac8SStephen M. Cameron 		return 0;
724964670ac8SStephen M. Cameron 
725064670ac8SStephen M. Cameron 	if (likely(h->interrupts_enabled))
725164670ac8SStephen M. Cameron 		return 0;
725264670ac8SStephen M. Cameron 
725364670ac8SStephen M. Cameron 	dev_info(&h->pdev->dev, "Received interrupt while interrupts disabled "
725464670ac8SStephen M. Cameron 		"(known firmware bug.)  Ignoring.\n");
725564670ac8SStephen M. Cameron 
725664670ac8SStephen M. Cameron 	return 1;
725764670ac8SStephen M. Cameron }
725864670ac8SStephen M. Cameron 
7259254f796bSMatt Gates /*
7260254f796bSMatt Gates  * Convert &h->q[x] (passed to interrupt handlers) back to h.
7261254f796bSMatt Gates  * Relies on (h-q[x] == x) being true for x such that
7262254f796bSMatt Gates  * 0 <= x < MAX_REPLY_QUEUES.
7263254f796bSMatt Gates  */
7264254f796bSMatt Gates static struct ctlr_info *queue_to_hba(u8 *queue)
726564670ac8SStephen M. Cameron {
7266254f796bSMatt Gates 	return container_of((queue - *queue), struct ctlr_info, q[0]);
7267254f796bSMatt Gates }
7268254f796bSMatt Gates 
7269254f796bSMatt Gates static irqreturn_t hpsa_intx_discard_completions(int irq, void *queue)
7270254f796bSMatt Gates {
7271254f796bSMatt Gates 	struct ctlr_info *h = queue_to_hba(queue);
7272254f796bSMatt Gates 	u8 q = *(u8 *) queue;
727364670ac8SStephen M. Cameron 	u32 raw_tag;
727464670ac8SStephen M. Cameron 
727564670ac8SStephen M. Cameron 	if (ignore_bogus_interrupt(h))
727664670ac8SStephen M. Cameron 		return IRQ_NONE;
727764670ac8SStephen M. Cameron 
727864670ac8SStephen M. Cameron 	if (interrupt_not_for_us(h))
727964670ac8SStephen M. Cameron 		return IRQ_NONE;
7280a0c12413SStephen M. Cameron 	h->last_intr_timestamp = get_jiffies_64();
728164670ac8SStephen M. Cameron 	while (interrupt_pending(h)) {
7282254f796bSMatt Gates 		raw_tag = get_next_completion(h, q);
728364670ac8SStephen M. Cameron 		while (raw_tag != FIFO_EMPTY)
7284254f796bSMatt Gates 			raw_tag = next_command(h, q);
728564670ac8SStephen M. Cameron 	}
728664670ac8SStephen M. Cameron 	return IRQ_HANDLED;
728764670ac8SStephen M. Cameron }
728864670ac8SStephen M. Cameron 
7289254f796bSMatt Gates static irqreturn_t hpsa_msix_discard_completions(int irq, void *queue)
729064670ac8SStephen M. Cameron {
7291254f796bSMatt Gates 	struct ctlr_info *h = queue_to_hba(queue);
729264670ac8SStephen M. Cameron 	u32 raw_tag;
7293254f796bSMatt Gates 	u8 q = *(u8 *) queue;
729464670ac8SStephen M. Cameron 
729564670ac8SStephen M. Cameron 	if (ignore_bogus_interrupt(h))
729664670ac8SStephen M. Cameron 		return IRQ_NONE;
729764670ac8SStephen M. Cameron 
7298a0c12413SStephen M. Cameron 	h->last_intr_timestamp = get_jiffies_64();
7299254f796bSMatt Gates 	raw_tag = get_next_completion(h, q);
730064670ac8SStephen M. Cameron 	while (raw_tag != FIFO_EMPTY)
7301254f796bSMatt Gates 		raw_tag = next_command(h, q);
730264670ac8SStephen M. Cameron 	return IRQ_HANDLED;
730364670ac8SStephen M. Cameron }
730464670ac8SStephen M. Cameron 
7305254f796bSMatt Gates static irqreturn_t do_hpsa_intr_intx(int irq, void *queue)
7306edd16368SStephen M. Cameron {
7307254f796bSMatt Gates 	struct ctlr_info *h = queue_to_hba((u8 *) queue);
7308303932fdSDon Brace 	u32 raw_tag;
7309254f796bSMatt Gates 	u8 q = *(u8 *) queue;
7310edd16368SStephen M. Cameron 
7311edd16368SStephen M. Cameron 	if (interrupt_not_for_us(h))
7312edd16368SStephen M. Cameron 		return IRQ_NONE;
7313a0c12413SStephen M. Cameron 	h->last_intr_timestamp = get_jiffies_64();
731410f66018SStephen M. Cameron 	while (interrupt_pending(h)) {
7315254f796bSMatt Gates 		raw_tag = get_next_completion(h, q);
731610f66018SStephen M. Cameron 		while (raw_tag != FIFO_EMPTY) {
73171d94f94dSStephen M. Cameron 			process_indexed_cmd(h, raw_tag);
7318254f796bSMatt Gates 			raw_tag = next_command(h, q);
731910f66018SStephen M. Cameron 		}
732010f66018SStephen M. Cameron 	}
732110f66018SStephen M. Cameron 	return IRQ_HANDLED;
732210f66018SStephen M. Cameron }
732310f66018SStephen M. Cameron 
7324254f796bSMatt Gates static irqreturn_t do_hpsa_intr_msi(int irq, void *queue)
732510f66018SStephen M. Cameron {
7326254f796bSMatt Gates 	struct ctlr_info *h = queue_to_hba(queue);
732710f66018SStephen M. Cameron 	u32 raw_tag;
7328254f796bSMatt Gates 	u8 q = *(u8 *) queue;
732910f66018SStephen M. Cameron 
7330a0c12413SStephen M. Cameron 	h->last_intr_timestamp = get_jiffies_64();
7331254f796bSMatt Gates 	raw_tag = get_next_completion(h, q);
7332303932fdSDon Brace 	while (raw_tag != FIFO_EMPTY) {
73331d94f94dSStephen M. Cameron 		process_indexed_cmd(h, raw_tag);
7334254f796bSMatt Gates 		raw_tag = next_command(h, q);
7335edd16368SStephen M. Cameron 	}
7336edd16368SStephen M. Cameron 	return IRQ_HANDLED;
7337edd16368SStephen M. Cameron }
7338edd16368SStephen M. Cameron 
7339a9a3a273SStephen M. Cameron /* Send a message CDB to the firmware. Careful, this only works
7340a9a3a273SStephen M. Cameron  * in simple mode, not performant mode due to the tag lookup.
7341a9a3a273SStephen M. Cameron  * We only ever use this immediately after a controller reset.
7342a9a3a273SStephen M. Cameron  */
73436f039790SGreg Kroah-Hartman static int hpsa_message(struct pci_dev *pdev, unsigned char opcode,
7344edd16368SStephen M. Cameron 			unsigned char type)
7345edd16368SStephen M. Cameron {
7346edd16368SStephen M. Cameron 	struct Command {
7347edd16368SStephen M. Cameron 		struct CommandListHeader CommandHeader;
7348edd16368SStephen M. Cameron 		struct RequestBlock Request;
7349edd16368SStephen M. Cameron 		struct ErrDescriptor ErrorDescriptor;
7350edd16368SStephen M. Cameron 	};
7351edd16368SStephen M. Cameron 	struct Command *cmd;
7352edd16368SStephen M. Cameron 	static const size_t cmd_sz = sizeof(*cmd) +
7353edd16368SStephen M. Cameron 					sizeof(cmd->ErrorDescriptor);
7354edd16368SStephen M. Cameron 	dma_addr_t paddr64;
73552b08b3e9SDon Brace 	__le32 paddr32;
73562b08b3e9SDon Brace 	u32 tag;
7357edd16368SStephen M. Cameron 	void __iomem *vaddr;
7358edd16368SStephen M. Cameron 	int i, err;
7359edd16368SStephen M. Cameron 
7360edd16368SStephen M. Cameron 	vaddr = pci_ioremap_bar(pdev, 0);
7361edd16368SStephen M. Cameron 	if (vaddr == NULL)
7362edd16368SStephen M. Cameron 		return -ENOMEM;
7363edd16368SStephen M. Cameron 
7364edd16368SStephen M. Cameron 	/* The Inbound Post Queue only accepts 32-bit physical addresses for the
7365edd16368SStephen M. Cameron 	 * CCISS commands, so they must be allocated from the lower 4GiB of
7366edd16368SStephen M. Cameron 	 * memory.
7367edd16368SStephen M. Cameron 	 */
7368edd16368SStephen M. Cameron 	err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
7369edd16368SStephen M. Cameron 	if (err) {
7370edd16368SStephen M. Cameron 		iounmap(vaddr);
73711eaec8f3SRobert Elliott 		return err;
7372edd16368SStephen M. Cameron 	}
7373edd16368SStephen M. Cameron 
7374edd16368SStephen M. Cameron 	cmd = pci_alloc_consistent(pdev, cmd_sz, &paddr64);
7375edd16368SStephen M. Cameron 	if (cmd == NULL) {
7376edd16368SStephen M. Cameron 		iounmap(vaddr);
7377edd16368SStephen M. Cameron 		return -ENOMEM;
7378edd16368SStephen M. Cameron 	}
7379edd16368SStephen M. Cameron 
7380edd16368SStephen M. Cameron 	/* This must fit, because of the 32-bit consistent DMA mask.  Also,
7381edd16368SStephen M. Cameron 	 * although there's no guarantee, we assume that the address is at
7382edd16368SStephen M. Cameron 	 * least 4-byte aligned (most likely, it's page-aligned).
7383edd16368SStephen M. Cameron 	 */
73842b08b3e9SDon Brace 	paddr32 = cpu_to_le32(paddr64);
7385edd16368SStephen M. Cameron 
7386edd16368SStephen M. Cameron 	cmd->CommandHeader.ReplyQueue = 0;
7387edd16368SStephen M. Cameron 	cmd->CommandHeader.SGList = 0;
738850a0decfSStephen M. Cameron 	cmd->CommandHeader.SGTotal = cpu_to_le16(0);
73892b08b3e9SDon Brace 	cmd->CommandHeader.tag = cpu_to_le64(paddr64);
7390edd16368SStephen M. Cameron 	memset(&cmd->CommandHeader.LUN.LunAddrBytes, 0, 8);
7391edd16368SStephen M. Cameron 
7392edd16368SStephen M. Cameron 	cmd->Request.CDBLen = 16;
7393a505b86fSStephen M. Cameron 	cmd->Request.type_attr_dir =
7394a505b86fSStephen M. Cameron 			TYPE_ATTR_DIR(TYPE_MSG, ATTR_HEADOFQUEUE, XFER_NONE);
7395edd16368SStephen M. Cameron 	cmd->Request.Timeout = 0; /* Don't time out */
7396edd16368SStephen M. Cameron 	cmd->Request.CDB[0] = opcode;
7397edd16368SStephen M. Cameron 	cmd->Request.CDB[1] = type;
7398edd16368SStephen M. Cameron 	memset(&cmd->Request.CDB[2], 0, 14); /* rest of the CDB is reserved */
739950a0decfSStephen M. Cameron 	cmd->ErrorDescriptor.Addr =
74002b08b3e9SDon Brace 			cpu_to_le64((le32_to_cpu(paddr32) + sizeof(*cmd)));
740150a0decfSStephen M. Cameron 	cmd->ErrorDescriptor.Len = cpu_to_le32(sizeof(struct ErrorInfo));
7402edd16368SStephen M. Cameron 
74032b08b3e9SDon Brace 	writel(le32_to_cpu(paddr32), vaddr + SA5_REQUEST_PORT_OFFSET);
7404edd16368SStephen M. Cameron 
7405edd16368SStephen M. Cameron 	for (i = 0; i < HPSA_MSG_SEND_RETRY_LIMIT; i++) {
7406edd16368SStephen M. Cameron 		tag = readl(vaddr + SA5_REPLY_PORT_OFFSET);
74072b08b3e9SDon Brace 		if ((tag & ~HPSA_SIMPLE_ERROR_BITS) == paddr64)
7408edd16368SStephen M. Cameron 			break;
7409edd16368SStephen M. Cameron 		msleep(HPSA_MSG_SEND_RETRY_INTERVAL_MSECS);
7410edd16368SStephen M. Cameron 	}
7411edd16368SStephen M. Cameron 
7412edd16368SStephen M. Cameron 	iounmap(vaddr);
7413edd16368SStephen M. Cameron 
7414edd16368SStephen M. Cameron 	/* we leak the DMA buffer here ... no choice since the controller could
7415edd16368SStephen M. Cameron 	 *  still complete the command.
7416edd16368SStephen M. Cameron 	 */
7417edd16368SStephen M. Cameron 	if (i == HPSA_MSG_SEND_RETRY_LIMIT) {
7418edd16368SStephen M. Cameron 		dev_err(&pdev->dev, "controller message %02x:%02x timed out\n",
7419edd16368SStephen M. Cameron 			opcode, type);
7420edd16368SStephen M. Cameron 		return -ETIMEDOUT;
7421edd16368SStephen M. Cameron 	}
7422edd16368SStephen M. Cameron 
7423edd16368SStephen M. Cameron 	pci_free_consistent(pdev, cmd_sz, cmd, paddr64);
7424edd16368SStephen M. Cameron 
7425edd16368SStephen M. Cameron 	if (tag & HPSA_ERROR_BIT) {
7426edd16368SStephen M. Cameron 		dev_err(&pdev->dev, "controller message %02x:%02x failed\n",
7427edd16368SStephen M. Cameron 			opcode, type);
7428edd16368SStephen M. Cameron 		return -EIO;
7429edd16368SStephen M. Cameron 	}
7430edd16368SStephen M. Cameron 
7431edd16368SStephen M. Cameron 	dev_info(&pdev->dev, "controller message %02x:%02x succeeded\n",
7432edd16368SStephen M. Cameron 		opcode, type);
7433edd16368SStephen M. Cameron 	return 0;
7434edd16368SStephen M. Cameron }
7435edd16368SStephen M. Cameron 
7436edd16368SStephen M. Cameron #define hpsa_noop(p) hpsa_message(p, 3, 0)
7437edd16368SStephen M. Cameron 
74381df8552aSStephen M. Cameron static int hpsa_controller_hard_reset(struct pci_dev *pdev,
743942a91641SDon Brace 	void __iomem *vaddr, u32 use_doorbell)
7440edd16368SStephen M. Cameron {
7441edd16368SStephen M. Cameron 
74421df8552aSStephen M. Cameron 	if (use_doorbell) {
74431df8552aSStephen M. Cameron 		/* For everything after the P600, the PCI power state method
74441df8552aSStephen M. Cameron 		 * of resetting the controller doesn't work, so we have this
74451df8552aSStephen M. Cameron 		 * other way using the doorbell register.
7446edd16368SStephen M. Cameron 		 */
74471df8552aSStephen M. Cameron 		dev_info(&pdev->dev, "using doorbell to reset controller\n");
7448cf0b08d0SStephen M. Cameron 		writel(use_doorbell, vaddr + SA5_DOORBELL);
744985009239SStephen M. Cameron 
745000701a96SJustin Lindley 		/* PMC hardware guys tell us we need a 10 second delay after
745185009239SStephen M. Cameron 		 * doorbell reset and before any attempt to talk to the board
745285009239SStephen M. Cameron 		 * at all to ensure that this actually works and doesn't fall
745385009239SStephen M. Cameron 		 * over in some weird corner cases.
745485009239SStephen M. Cameron 		 */
745500701a96SJustin Lindley 		msleep(10000);
74561df8552aSStephen M. Cameron 	} else { /* Try to do it the PCI power state way */
7457edd16368SStephen M. Cameron 
7458edd16368SStephen M. Cameron 		/* Quoting from the Open CISS Specification: "The Power
7459edd16368SStephen M. Cameron 		 * Management Control/Status Register (CSR) controls the power
7460edd16368SStephen M. Cameron 		 * state of the device.  The normal operating state is D0,
7461edd16368SStephen M. Cameron 		 * CSR=00h.  The software off state is D3, CSR=03h.  To reset
74621df8552aSStephen M. Cameron 		 * the controller, place the interface device in D3 then to D0,
74631df8552aSStephen M. Cameron 		 * this causes a secondary PCI reset which will reset the
74641df8552aSStephen M. Cameron 		 * controller." */
7465edd16368SStephen M. Cameron 
74662662cab8SDon Brace 		int rc = 0;
74672662cab8SDon Brace 
74681df8552aSStephen M. Cameron 		dev_info(&pdev->dev, "using PCI PM to reset controller\n");
74692662cab8SDon Brace 
7470edd16368SStephen M. Cameron 		/* enter the D3hot power management state */
74712662cab8SDon Brace 		rc = pci_set_power_state(pdev, PCI_D3hot);
74722662cab8SDon Brace 		if (rc)
74732662cab8SDon Brace 			return rc;
7474edd16368SStephen M. Cameron 
7475edd16368SStephen M. Cameron 		msleep(500);
7476edd16368SStephen M. Cameron 
7477edd16368SStephen M. Cameron 		/* enter the D0 power management state */
74782662cab8SDon Brace 		rc = pci_set_power_state(pdev, PCI_D0);
74792662cab8SDon Brace 		if (rc)
74802662cab8SDon Brace 			return rc;
7481c4853efeSMike Miller 
7482c4853efeSMike Miller 		/*
7483c4853efeSMike Miller 		 * The P600 requires a small delay when changing states.
7484c4853efeSMike Miller 		 * Otherwise we may think the board did not reset and we bail.
7485c4853efeSMike Miller 		 * This for kdump only and is particular to the P600.
7486c4853efeSMike Miller 		 */
7487c4853efeSMike Miller 		msleep(500);
74881df8552aSStephen M. Cameron 	}
74891df8552aSStephen M. Cameron 	return 0;
74901df8552aSStephen M. Cameron }
74911df8552aSStephen M. Cameron 
74926f039790SGreg Kroah-Hartman static void init_driver_version(char *driver_version, int len)
7493580ada3cSStephen M. Cameron {
7494580ada3cSStephen M. Cameron 	memset(driver_version, 0, len);
7495f79cfec6SStephen M. Cameron 	strncpy(driver_version, HPSA " " HPSA_DRIVER_VERSION, len - 1);
7496580ada3cSStephen M. Cameron }
7497580ada3cSStephen M. Cameron 
74986f039790SGreg Kroah-Hartman static int write_driver_ver_to_cfgtable(struct CfgTable __iomem *cfgtable)
7499580ada3cSStephen M. Cameron {
7500580ada3cSStephen M. Cameron 	char *driver_version;
7501580ada3cSStephen M. Cameron 	int i, size = sizeof(cfgtable->driver_version);
7502580ada3cSStephen M. Cameron 
7503580ada3cSStephen M. Cameron 	driver_version = kmalloc(size, GFP_KERNEL);
7504580ada3cSStephen M. Cameron 	if (!driver_version)
7505580ada3cSStephen M. Cameron 		return -ENOMEM;
7506580ada3cSStephen M. Cameron 
7507580ada3cSStephen M. Cameron 	init_driver_version(driver_version, size);
7508580ada3cSStephen M. Cameron 	for (i = 0; i < size; i++)
7509580ada3cSStephen M. Cameron 		writeb(driver_version[i], &cfgtable->driver_version[i]);
7510580ada3cSStephen M. Cameron 	kfree(driver_version);
7511580ada3cSStephen M. Cameron 	return 0;
7512580ada3cSStephen M. Cameron }
7513580ada3cSStephen M. Cameron 
75146f039790SGreg Kroah-Hartman static void read_driver_ver_from_cfgtable(struct CfgTable __iomem *cfgtable,
75156f039790SGreg Kroah-Hartman 					  unsigned char *driver_ver)
7516580ada3cSStephen M. Cameron {
7517580ada3cSStephen M. Cameron 	int i;
7518580ada3cSStephen M. Cameron 
7519580ada3cSStephen M. Cameron 	for (i = 0; i < sizeof(cfgtable->driver_version); i++)
7520580ada3cSStephen M. Cameron 		driver_ver[i] = readb(&cfgtable->driver_version[i]);
7521580ada3cSStephen M. Cameron }
7522580ada3cSStephen M. Cameron 
75236f039790SGreg Kroah-Hartman static int controller_reset_failed(struct CfgTable __iomem *cfgtable)
7524580ada3cSStephen M. Cameron {
7525580ada3cSStephen M. Cameron 
7526580ada3cSStephen M. Cameron 	char *driver_ver, *old_driver_ver;
7527580ada3cSStephen M. Cameron 	int rc, size = sizeof(cfgtable->driver_version);
7528580ada3cSStephen M. Cameron 
7529580ada3cSStephen M. Cameron 	old_driver_ver = kmalloc(2 * size, GFP_KERNEL);
7530580ada3cSStephen M. Cameron 	if (!old_driver_ver)
7531580ada3cSStephen M. Cameron 		return -ENOMEM;
7532580ada3cSStephen M. Cameron 	driver_ver = old_driver_ver + size;
7533580ada3cSStephen M. Cameron 
7534580ada3cSStephen M. Cameron 	/* After a reset, the 32 bytes of "driver version" in the cfgtable
7535580ada3cSStephen M. Cameron 	 * should have been changed, otherwise we know the reset failed.
7536580ada3cSStephen M. Cameron 	 */
7537580ada3cSStephen M. Cameron 	init_driver_version(old_driver_ver, size);
7538580ada3cSStephen M. Cameron 	read_driver_ver_from_cfgtable(cfgtable, driver_ver);
7539580ada3cSStephen M. Cameron 	rc = !memcmp(driver_ver, old_driver_ver, size);
7540580ada3cSStephen M. Cameron 	kfree(old_driver_ver);
7541580ada3cSStephen M. Cameron 	return rc;
7542580ada3cSStephen M. Cameron }
75431df8552aSStephen M. Cameron /* This does a hard reset of the controller using PCI power management
75441df8552aSStephen M. Cameron  * states or the using the doorbell register.
75451df8552aSStephen M. Cameron  */
75466b6c1cd7STomas Henzl static int hpsa_kdump_hard_reset_controller(struct pci_dev *pdev, u32 board_id)
75471df8552aSStephen M. Cameron {
75481df8552aSStephen M. Cameron 	u64 cfg_offset;
75491df8552aSStephen M. Cameron 	u32 cfg_base_addr;
75501df8552aSStephen M. Cameron 	u64 cfg_base_addr_index;
75511df8552aSStephen M. Cameron 	void __iomem *vaddr;
75521df8552aSStephen M. Cameron 	unsigned long paddr;
7553580ada3cSStephen M. Cameron 	u32 misc_fw_support;
7554270d05deSStephen M. Cameron 	int rc;
75551df8552aSStephen M. Cameron 	struct CfgTable __iomem *cfgtable;
7556cf0b08d0SStephen M. Cameron 	u32 use_doorbell;
7557270d05deSStephen M. Cameron 	u16 command_register;
75581df8552aSStephen M. Cameron 
75591df8552aSStephen M. Cameron 	/* For controllers as old as the P600, this is very nearly
75601df8552aSStephen M. Cameron 	 * the same thing as
75611df8552aSStephen M. Cameron 	 *
75621df8552aSStephen M. Cameron 	 * pci_save_state(pci_dev);
75631df8552aSStephen M. Cameron 	 * pci_set_power_state(pci_dev, PCI_D3hot);
75641df8552aSStephen M. Cameron 	 * pci_set_power_state(pci_dev, PCI_D0);
75651df8552aSStephen M. Cameron 	 * pci_restore_state(pci_dev);
75661df8552aSStephen M. Cameron 	 *
75671df8552aSStephen M. Cameron 	 * For controllers newer than the P600, the pci power state
75681df8552aSStephen M. Cameron 	 * method of resetting doesn't work so we have another way
75691df8552aSStephen M. Cameron 	 * using the doorbell register.
75701df8552aSStephen M. Cameron 	 */
757118867659SStephen M. Cameron 
757260f923b9SRobert Elliott 	if (!ctlr_is_resettable(board_id)) {
757360f923b9SRobert Elliott 		dev_warn(&pdev->dev, "Controller not resettable\n");
757425c1e56aSStephen M. Cameron 		return -ENODEV;
757525c1e56aSStephen M. Cameron 	}
757646380786SStephen M. Cameron 
757746380786SStephen M. Cameron 	/* if controller is soft- but not hard resettable... */
757846380786SStephen M. Cameron 	if (!ctlr_is_hard_resettable(board_id))
757946380786SStephen M. Cameron 		return -ENOTSUPP; /* try soft reset later. */
758018867659SStephen M. Cameron 
7581270d05deSStephen M. Cameron 	/* Save the PCI command register */
7582270d05deSStephen M. Cameron 	pci_read_config_word(pdev, 4, &command_register);
7583270d05deSStephen M. Cameron 	pci_save_state(pdev);
75841df8552aSStephen M. Cameron 
75851df8552aSStephen M. Cameron 	/* find the first memory BAR, so we can find the cfg table */
75861df8552aSStephen M. Cameron 	rc = hpsa_pci_find_memory_BAR(pdev, &paddr);
75871df8552aSStephen M. Cameron 	if (rc)
75881df8552aSStephen M. Cameron 		return rc;
75891df8552aSStephen M. Cameron 	vaddr = remap_pci_mem(paddr, 0x250);
75901df8552aSStephen M. Cameron 	if (!vaddr)
75911df8552aSStephen M. Cameron 		return -ENOMEM;
75921df8552aSStephen M. Cameron 
75931df8552aSStephen M. Cameron 	/* find cfgtable in order to check if reset via doorbell is supported */
75941df8552aSStephen M. Cameron 	rc = hpsa_find_cfg_addrs(pdev, vaddr, &cfg_base_addr,
75951df8552aSStephen M. Cameron 					&cfg_base_addr_index, &cfg_offset);
75961df8552aSStephen M. Cameron 	if (rc)
75971df8552aSStephen M. Cameron 		goto unmap_vaddr;
75981df8552aSStephen M. Cameron 	cfgtable = remap_pci_mem(pci_resource_start(pdev,
75991df8552aSStephen M. Cameron 		       cfg_base_addr_index) + cfg_offset, sizeof(*cfgtable));
76001df8552aSStephen M. Cameron 	if (!cfgtable) {
76011df8552aSStephen M. Cameron 		rc = -ENOMEM;
76021df8552aSStephen M. Cameron 		goto unmap_vaddr;
76031df8552aSStephen M. Cameron 	}
7604580ada3cSStephen M. Cameron 	rc = write_driver_ver_to_cfgtable(cfgtable);
7605580ada3cSStephen M. Cameron 	if (rc)
760603741d95STomas Henzl 		goto unmap_cfgtable;
76071df8552aSStephen M. Cameron 
7608cf0b08d0SStephen M. Cameron 	/* If reset via doorbell register is supported, use that.
7609cf0b08d0SStephen M. Cameron 	 * There are two such methods.  Favor the newest method.
7610cf0b08d0SStephen M. Cameron 	 */
76111df8552aSStephen M. Cameron 	misc_fw_support = readl(&cfgtable->misc_fw_support);
7612cf0b08d0SStephen M. Cameron 	use_doorbell = misc_fw_support & MISC_FW_DOORBELL_RESET2;
7613cf0b08d0SStephen M. Cameron 	if (use_doorbell) {
7614cf0b08d0SStephen M. Cameron 		use_doorbell = DOORBELL_CTLR_RESET2;
7615cf0b08d0SStephen M. Cameron 	} else {
76161df8552aSStephen M. Cameron 		use_doorbell = misc_fw_support & MISC_FW_DOORBELL_RESET;
7617cf0b08d0SStephen M. Cameron 		if (use_doorbell) {
7618050f7147SStephen Cameron 			dev_warn(&pdev->dev,
7619050f7147SStephen Cameron 				"Soft reset not supported. Firmware update is required.\n");
762064670ac8SStephen M. Cameron 			rc = -ENOTSUPP; /* try soft reset */
7621cf0b08d0SStephen M. Cameron 			goto unmap_cfgtable;
7622cf0b08d0SStephen M. Cameron 		}
7623cf0b08d0SStephen M. Cameron 	}
76241df8552aSStephen M. Cameron 
76251df8552aSStephen M. Cameron 	rc = hpsa_controller_hard_reset(pdev, vaddr, use_doorbell);
76261df8552aSStephen M. Cameron 	if (rc)
76271df8552aSStephen M. Cameron 		goto unmap_cfgtable;
7628edd16368SStephen M. Cameron 
7629270d05deSStephen M. Cameron 	pci_restore_state(pdev);
7630270d05deSStephen M. Cameron 	pci_write_config_word(pdev, 4, command_register);
7631edd16368SStephen M. Cameron 
76321df8552aSStephen M. Cameron 	/* Some devices (notably the HP Smart Array 5i Controller)
76331df8552aSStephen M. Cameron 	   need a little pause here */
76341df8552aSStephen M. Cameron 	msleep(HPSA_POST_RESET_PAUSE_MSECS);
76351df8552aSStephen M. Cameron 
7636fe5389c8SStephen M. Cameron 	rc = hpsa_wait_for_board_state(pdev, vaddr, BOARD_READY);
7637fe5389c8SStephen M. Cameron 	if (rc) {
7638fe5389c8SStephen M. Cameron 		dev_warn(&pdev->dev,
7639050f7147SStephen Cameron 			"Failed waiting for board to become ready after hard reset\n");
7640fe5389c8SStephen M. Cameron 		goto unmap_cfgtable;
7641fe5389c8SStephen M. Cameron 	}
7642fe5389c8SStephen M. Cameron 
7643580ada3cSStephen M. Cameron 	rc = controller_reset_failed(vaddr);
7644580ada3cSStephen M. Cameron 	if (rc < 0)
7645580ada3cSStephen M. Cameron 		goto unmap_cfgtable;
7646580ada3cSStephen M. Cameron 	if (rc) {
764764670ac8SStephen M. Cameron 		dev_warn(&pdev->dev, "Unable to successfully reset "
764864670ac8SStephen M. Cameron 			"controller. Will try soft reset.\n");
764964670ac8SStephen M. Cameron 		rc = -ENOTSUPP;
7650580ada3cSStephen M. Cameron 	} else {
765164670ac8SStephen M. Cameron 		dev_info(&pdev->dev, "board ready after hard reset.\n");
76521df8552aSStephen M. Cameron 	}
76531df8552aSStephen M. Cameron 
76541df8552aSStephen M. Cameron unmap_cfgtable:
76551df8552aSStephen M. Cameron 	iounmap(cfgtable);
76561df8552aSStephen M. Cameron 
76571df8552aSStephen M. Cameron unmap_vaddr:
76581df8552aSStephen M. Cameron 	iounmap(vaddr);
76591df8552aSStephen M. Cameron 	return rc;
7660edd16368SStephen M. Cameron }
7661edd16368SStephen M. Cameron 
7662edd16368SStephen M. Cameron /*
7663edd16368SStephen M. Cameron  *  We cannot read the structure directly, for portability we must use
7664edd16368SStephen M. Cameron  *   the io functions.
7665edd16368SStephen M. Cameron  *   This is for debug only.
7666edd16368SStephen M. Cameron  */
766742a91641SDon Brace static void print_cfg_table(struct device *dev, struct CfgTable __iomem *tb)
7668edd16368SStephen M. Cameron {
766958f8665cSStephen M. Cameron #ifdef HPSA_DEBUG
7670edd16368SStephen M. Cameron 	int i;
7671edd16368SStephen M. Cameron 	char temp_name[17];
7672edd16368SStephen M. Cameron 
7673edd16368SStephen M. Cameron 	dev_info(dev, "Controller Configuration information\n");
7674edd16368SStephen M. Cameron 	dev_info(dev, "------------------------------------\n");
7675edd16368SStephen M. Cameron 	for (i = 0; i < 4; i++)
7676edd16368SStephen M. Cameron 		temp_name[i] = readb(&(tb->Signature[i]));
7677edd16368SStephen M. Cameron 	temp_name[4] = '\0';
7678edd16368SStephen M. Cameron 	dev_info(dev, "   Signature = %s\n", temp_name);
7679edd16368SStephen M. Cameron 	dev_info(dev, "   Spec Number = %d\n", readl(&(tb->SpecValence)));
7680edd16368SStephen M. Cameron 	dev_info(dev, "   Transport methods supported = 0x%x\n",
7681edd16368SStephen M. Cameron 	       readl(&(tb->TransportSupport)));
7682edd16368SStephen M. Cameron 	dev_info(dev, "   Transport methods active = 0x%x\n",
7683edd16368SStephen M. Cameron 	       readl(&(tb->TransportActive)));
7684edd16368SStephen M. Cameron 	dev_info(dev, "   Requested transport Method = 0x%x\n",
7685edd16368SStephen M. Cameron 	       readl(&(tb->HostWrite.TransportRequest)));
7686edd16368SStephen M. Cameron 	dev_info(dev, "   Coalesce Interrupt Delay = 0x%x\n",
7687edd16368SStephen M. Cameron 	       readl(&(tb->HostWrite.CoalIntDelay)));
7688edd16368SStephen M. Cameron 	dev_info(dev, "   Coalesce Interrupt Count = 0x%x\n",
7689edd16368SStephen M. Cameron 	       readl(&(tb->HostWrite.CoalIntCount)));
769069d6e33dSRobert Elliott 	dev_info(dev, "   Max outstanding commands = %d\n",
7691edd16368SStephen M. Cameron 	       readl(&(tb->CmdsOutMax)));
7692edd16368SStephen M. Cameron 	dev_info(dev, "   Bus Types = 0x%x\n", readl(&(tb->BusTypes)));
7693edd16368SStephen M. Cameron 	for (i = 0; i < 16; i++)
7694edd16368SStephen M. Cameron 		temp_name[i] = readb(&(tb->ServerName[i]));
7695edd16368SStephen M. Cameron 	temp_name[16] = '\0';
7696edd16368SStephen M. Cameron 	dev_info(dev, "   Server Name = %s\n", temp_name);
7697edd16368SStephen M. Cameron 	dev_info(dev, "   Heartbeat Counter = 0x%x\n\n\n",
7698edd16368SStephen M. Cameron 		readl(&(tb->HeartBeat)));
7699edd16368SStephen M. Cameron #endif				/* HPSA_DEBUG */
770058f8665cSStephen M. Cameron }
7701edd16368SStephen M. Cameron 
7702edd16368SStephen M. Cameron static int find_PCI_BAR_index(struct pci_dev *pdev, unsigned long pci_bar_addr)
7703edd16368SStephen M. Cameron {
7704edd16368SStephen M. Cameron 	int i, offset, mem_type, bar_type;
7705edd16368SStephen M. Cameron 
7706edd16368SStephen M. Cameron 	if (pci_bar_addr == PCI_BASE_ADDRESS_0)	/* looking for BAR zero? */
7707edd16368SStephen M. Cameron 		return 0;
7708edd16368SStephen M. Cameron 	offset = 0;
7709edd16368SStephen M. Cameron 	for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
7710edd16368SStephen M. Cameron 		bar_type = pci_resource_flags(pdev, i) & PCI_BASE_ADDRESS_SPACE;
7711edd16368SStephen M. Cameron 		if (bar_type == PCI_BASE_ADDRESS_SPACE_IO)
7712edd16368SStephen M. Cameron 			offset += 4;
7713edd16368SStephen M. Cameron 		else {
7714edd16368SStephen M. Cameron 			mem_type = pci_resource_flags(pdev, i) &
7715edd16368SStephen M. Cameron 			    PCI_BASE_ADDRESS_MEM_TYPE_MASK;
7716edd16368SStephen M. Cameron 			switch (mem_type) {
7717edd16368SStephen M. Cameron 			case PCI_BASE_ADDRESS_MEM_TYPE_32:
7718edd16368SStephen M. Cameron 			case PCI_BASE_ADDRESS_MEM_TYPE_1M:
7719edd16368SStephen M. Cameron 				offset += 4;	/* 32 bit */
7720edd16368SStephen M. Cameron 				break;
7721edd16368SStephen M. Cameron 			case PCI_BASE_ADDRESS_MEM_TYPE_64:
7722edd16368SStephen M. Cameron 				offset += 8;
7723edd16368SStephen M. Cameron 				break;
7724edd16368SStephen M. Cameron 			default:	/* reserved in PCI 2.2 */
7725edd16368SStephen M. Cameron 				dev_warn(&pdev->dev,
7726edd16368SStephen M. Cameron 				       "base address is invalid\n");
7727edd16368SStephen M. Cameron 				return -1;
7728edd16368SStephen M. Cameron 				break;
7729edd16368SStephen M. Cameron 			}
7730edd16368SStephen M. Cameron 		}
7731edd16368SStephen M. Cameron 		if (offset == pci_bar_addr - PCI_BASE_ADDRESS_0)
7732edd16368SStephen M. Cameron 			return i + 1;
7733edd16368SStephen M. Cameron 	}
7734edd16368SStephen M. Cameron 	return -1;
7735edd16368SStephen M. Cameron }
7736edd16368SStephen M. Cameron 
7737cc64c817SRobert Elliott static void hpsa_disable_interrupt_mode(struct ctlr_info *h)
7738cc64c817SRobert Elliott {
7739bc2bb154SChristoph Hellwig 	pci_free_irq_vectors(h->pdev);
7740bc2bb154SChristoph Hellwig 	h->msix_vectors = 0;
7741cc64c817SRobert Elliott }
7742cc64c817SRobert Elliott 
7743edd16368SStephen M. Cameron /* If MSI/MSI-X is supported by the kernel we will try to enable it on
7744050f7147SStephen Cameron  * controllers that are capable. If not, we use legacy INTx mode.
7745edd16368SStephen M. Cameron  */
7746bc2bb154SChristoph Hellwig static int hpsa_interrupt_mode(struct ctlr_info *h)
7747edd16368SStephen M. Cameron {
7748bc2bb154SChristoph Hellwig 	unsigned int flags = PCI_IRQ_LEGACY;
7749bc2bb154SChristoph Hellwig 	int ret;
7750edd16368SStephen M. Cameron 
7751edd16368SStephen M. Cameron 	/* Some boards advertise MSI but don't really support it */
7752bc2bb154SChristoph Hellwig 	switch (h->board_id) {
7753bc2bb154SChristoph Hellwig 	case 0x40700E11:
7754bc2bb154SChristoph Hellwig 	case 0x40800E11:
7755bc2bb154SChristoph Hellwig 	case 0x40820E11:
7756bc2bb154SChristoph Hellwig 	case 0x40830E11:
7757bc2bb154SChristoph Hellwig 		break;
7758bc2bb154SChristoph Hellwig 	default:
7759bc2bb154SChristoph Hellwig 		ret = pci_alloc_irq_vectors(h->pdev, 1, MAX_REPLY_QUEUES,
7760bc2bb154SChristoph Hellwig 				PCI_IRQ_MSIX | PCI_IRQ_AFFINITY);
7761bc2bb154SChristoph Hellwig 		if (ret > 0) {
7762bc2bb154SChristoph Hellwig 			h->msix_vectors = ret;
7763bc2bb154SChristoph Hellwig 			return 0;
7764eee0f03aSHannes Reinecke 		}
7765bc2bb154SChristoph Hellwig 
7766bc2bb154SChristoph Hellwig 		flags |= PCI_IRQ_MSI;
7767bc2bb154SChristoph Hellwig 		break;
7768edd16368SStephen M. Cameron 	}
7769bc2bb154SChristoph Hellwig 
7770bc2bb154SChristoph Hellwig 	ret = pci_alloc_irq_vectors(h->pdev, 1, 1, flags);
7771bc2bb154SChristoph Hellwig 	if (ret < 0)
7772bc2bb154SChristoph Hellwig 		return ret;
7773bc2bb154SChristoph Hellwig 	return 0;
7774edd16368SStephen M. Cameron }
7775edd16368SStephen M. Cameron 
77766f039790SGreg Kroah-Hartman static int hpsa_lookup_board_id(struct pci_dev *pdev, u32 *board_id)
7777e5c880d1SStephen M. Cameron {
7778e5c880d1SStephen M. Cameron 	int i;
7779e5c880d1SStephen M. Cameron 	u32 subsystem_vendor_id, subsystem_device_id;
7780e5c880d1SStephen M. Cameron 
7781e5c880d1SStephen M. Cameron 	subsystem_vendor_id = pdev->subsystem_vendor;
7782e5c880d1SStephen M. Cameron 	subsystem_device_id = pdev->subsystem_device;
7783e5c880d1SStephen M. Cameron 	*board_id = ((subsystem_device_id << 16) & 0xffff0000) |
7784e5c880d1SStephen M. Cameron 		    subsystem_vendor_id;
7785e5c880d1SStephen M. Cameron 
7786e5c880d1SStephen M. Cameron 	for (i = 0; i < ARRAY_SIZE(products); i++)
7787e5c880d1SStephen M. Cameron 		if (*board_id == products[i].board_id)
7788e5c880d1SStephen M. Cameron 			return i;
7789e5c880d1SStephen M. Cameron 
77906798cc0aSStephen M. Cameron 	if ((subsystem_vendor_id != PCI_VENDOR_ID_HP &&
77916798cc0aSStephen M. Cameron 		subsystem_vendor_id != PCI_VENDOR_ID_COMPAQ) ||
77926798cc0aSStephen M. Cameron 		!hpsa_allow_any) {
7793e5c880d1SStephen M. Cameron 		dev_warn(&pdev->dev, "unrecognized board ID: "
7794e5c880d1SStephen M. Cameron 			"0x%08x, ignoring.\n", *board_id);
7795e5c880d1SStephen M. Cameron 			return -ENODEV;
7796e5c880d1SStephen M. Cameron 	}
7797e5c880d1SStephen M. Cameron 	return ARRAY_SIZE(products) - 1; /* generic unknown smart array */
7798e5c880d1SStephen M. Cameron }
7799e5c880d1SStephen M. Cameron 
78006f039790SGreg Kroah-Hartman static int hpsa_pci_find_memory_BAR(struct pci_dev *pdev,
78013a7774ceSStephen M. Cameron 				    unsigned long *memory_bar)
78023a7774ceSStephen M. Cameron {
78033a7774ceSStephen M. Cameron 	int i;
78043a7774ceSStephen M. Cameron 
78053a7774ceSStephen M. Cameron 	for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
780612d2cd47SStephen M. Cameron 		if (pci_resource_flags(pdev, i) & IORESOURCE_MEM) {
78073a7774ceSStephen M. Cameron 			/* addressing mode bits already removed */
780812d2cd47SStephen M. Cameron 			*memory_bar = pci_resource_start(pdev, i);
780912d2cd47SStephen M. Cameron 			dev_dbg(&pdev->dev, "memory BAR = %lx\n",
78103a7774ceSStephen M. Cameron 				*memory_bar);
78113a7774ceSStephen M. Cameron 			return 0;
78123a7774ceSStephen M. Cameron 		}
781312d2cd47SStephen M. Cameron 	dev_warn(&pdev->dev, "no memory BAR found\n");
78143a7774ceSStephen M. Cameron 	return -ENODEV;
78153a7774ceSStephen M. Cameron }
78163a7774ceSStephen M. Cameron 
78176f039790SGreg Kroah-Hartman static int hpsa_wait_for_board_state(struct pci_dev *pdev, void __iomem *vaddr,
78186f039790SGreg Kroah-Hartman 				     int wait_for_ready)
78192c4c8c8bSStephen M. Cameron {
7820fe5389c8SStephen M. Cameron 	int i, iterations;
78212c4c8c8bSStephen M. Cameron 	u32 scratchpad;
7822fe5389c8SStephen M. Cameron 	if (wait_for_ready)
7823fe5389c8SStephen M. Cameron 		iterations = HPSA_BOARD_READY_ITERATIONS;
7824fe5389c8SStephen M. Cameron 	else
7825fe5389c8SStephen M. Cameron 		iterations = HPSA_BOARD_NOT_READY_ITERATIONS;
78262c4c8c8bSStephen M. Cameron 
7827fe5389c8SStephen M. Cameron 	for (i = 0; i < iterations; i++) {
7828fe5389c8SStephen M. Cameron 		scratchpad = readl(vaddr + SA5_SCRATCHPAD_OFFSET);
7829fe5389c8SStephen M. Cameron 		if (wait_for_ready) {
78302c4c8c8bSStephen M. Cameron 			if (scratchpad == HPSA_FIRMWARE_READY)
78312c4c8c8bSStephen M. Cameron 				return 0;
7832fe5389c8SStephen M. Cameron 		} else {
7833fe5389c8SStephen M. Cameron 			if (scratchpad != HPSA_FIRMWARE_READY)
7834fe5389c8SStephen M. Cameron 				return 0;
7835fe5389c8SStephen M. Cameron 		}
78362c4c8c8bSStephen M. Cameron 		msleep(HPSA_BOARD_READY_POLL_INTERVAL_MSECS);
78372c4c8c8bSStephen M. Cameron 	}
7838fe5389c8SStephen M. Cameron 	dev_warn(&pdev->dev, "board not ready, timed out.\n");
78392c4c8c8bSStephen M. Cameron 	return -ENODEV;
78402c4c8c8bSStephen M. Cameron }
78412c4c8c8bSStephen M. Cameron 
78426f039790SGreg Kroah-Hartman static int hpsa_find_cfg_addrs(struct pci_dev *pdev, void __iomem *vaddr,
78436f039790SGreg Kroah-Hartman 			       u32 *cfg_base_addr, u64 *cfg_base_addr_index,
7844a51fd47fSStephen M. Cameron 			       u64 *cfg_offset)
7845a51fd47fSStephen M. Cameron {
7846a51fd47fSStephen M. Cameron 	*cfg_base_addr = readl(vaddr + SA5_CTCFG_OFFSET);
7847a51fd47fSStephen M. Cameron 	*cfg_offset = readl(vaddr + SA5_CTMEM_OFFSET);
7848a51fd47fSStephen M. Cameron 	*cfg_base_addr &= (u32) 0x0000ffff;
7849a51fd47fSStephen M. Cameron 	*cfg_base_addr_index = find_PCI_BAR_index(pdev, *cfg_base_addr);
7850a51fd47fSStephen M. Cameron 	if (*cfg_base_addr_index == -1) {
7851a51fd47fSStephen M. Cameron 		dev_warn(&pdev->dev, "cannot find cfg_base_addr_index\n");
7852a51fd47fSStephen M. Cameron 		return -ENODEV;
7853a51fd47fSStephen M. Cameron 	}
7854a51fd47fSStephen M. Cameron 	return 0;
7855a51fd47fSStephen M. Cameron }
7856a51fd47fSStephen M. Cameron 
7857195f2c65SRobert Elliott static void hpsa_free_cfgtables(struct ctlr_info *h)
7858195f2c65SRobert Elliott {
7859105a3dbcSRobert Elliott 	if (h->transtable) {
7860195f2c65SRobert Elliott 		iounmap(h->transtable);
7861105a3dbcSRobert Elliott 		h->transtable = NULL;
7862105a3dbcSRobert Elliott 	}
7863105a3dbcSRobert Elliott 	if (h->cfgtable) {
7864195f2c65SRobert Elliott 		iounmap(h->cfgtable);
7865105a3dbcSRobert Elliott 		h->cfgtable = NULL;
7866105a3dbcSRobert Elliott 	}
7867195f2c65SRobert Elliott }
7868195f2c65SRobert Elliott 
7869195f2c65SRobert Elliott /* Find and map CISS config table and transfer table
7870195f2c65SRobert Elliott + * several items must be unmapped (freed) later
7871195f2c65SRobert Elliott + * */
78726f039790SGreg Kroah-Hartman static int hpsa_find_cfgtables(struct ctlr_info *h)
7873edd16368SStephen M. Cameron {
787401a02ffcSStephen M. Cameron 	u64 cfg_offset;
787501a02ffcSStephen M. Cameron 	u32 cfg_base_addr;
787601a02ffcSStephen M. Cameron 	u64 cfg_base_addr_index;
7877303932fdSDon Brace 	u32 trans_offset;
7878a51fd47fSStephen M. Cameron 	int rc;
787977c4495cSStephen M. Cameron 
7880a51fd47fSStephen M. Cameron 	rc = hpsa_find_cfg_addrs(h->pdev, h->vaddr, &cfg_base_addr,
7881a51fd47fSStephen M. Cameron 		&cfg_base_addr_index, &cfg_offset);
7882a51fd47fSStephen M. Cameron 	if (rc)
7883a51fd47fSStephen M. Cameron 		return rc;
788477c4495cSStephen M. Cameron 	h->cfgtable = remap_pci_mem(pci_resource_start(h->pdev,
7885a51fd47fSStephen M. Cameron 		       cfg_base_addr_index) + cfg_offset, sizeof(*h->cfgtable));
7886cd3c81c4SRobert Elliott 	if (!h->cfgtable) {
7887cd3c81c4SRobert Elliott 		dev_err(&h->pdev->dev, "Failed mapping cfgtable\n");
788877c4495cSStephen M. Cameron 		return -ENOMEM;
7889cd3c81c4SRobert Elliott 	}
7890580ada3cSStephen M. Cameron 	rc = write_driver_ver_to_cfgtable(h->cfgtable);
7891580ada3cSStephen M. Cameron 	if (rc)
7892580ada3cSStephen M. Cameron 		return rc;
789377c4495cSStephen M. Cameron 	/* Find performant mode table. */
7894a51fd47fSStephen M. Cameron 	trans_offset = readl(&h->cfgtable->TransMethodOffset);
789577c4495cSStephen M. Cameron 	h->transtable = remap_pci_mem(pci_resource_start(h->pdev,
789677c4495cSStephen M. Cameron 				cfg_base_addr_index)+cfg_offset+trans_offset,
789777c4495cSStephen M. Cameron 				sizeof(*h->transtable));
7898195f2c65SRobert Elliott 	if (!h->transtable) {
7899195f2c65SRobert Elliott 		dev_err(&h->pdev->dev, "Failed mapping transfer table\n");
7900195f2c65SRobert Elliott 		hpsa_free_cfgtables(h);
790177c4495cSStephen M. Cameron 		return -ENOMEM;
7902195f2c65SRobert Elliott 	}
790377c4495cSStephen M. Cameron 	return 0;
790477c4495cSStephen M. Cameron }
790577c4495cSStephen M. Cameron 
79066f039790SGreg Kroah-Hartman static void hpsa_get_max_perf_mode_cmds(struct ctlr_info *h)
7907cba3d38bSStephen M. Cameron {
790841ce4c35SStephen Cameron #define MIN_MAX_COMMANDS 16
790941ce4c35SStephen Cameron 	BUILD_BUG_ON(MIN_MAX_COMMANDS <= HPSA_NRESERVED_CMDS);
791041ce4c35SStephen Cameron 
791141ce4c35SStephen Cameron 	h->max_commands = readl(&h->cfgtable->MaxPerformantModeCommands);
791272ceeaecSStephen M. Cameron 
791372ceeaecSStephen M. Cameron 	/* Limit commands in memory limited kdump scenario. */
791472ceeaecSStephen M. Cameron 	if (reset_devices && h->max_commands > 32)
791572ceeaecSStephen M. Cameron 		h->max_commands = 32;
791672ceeaecSStephen M. Cameron 
791741ce4c35SStephen Cameron 	if (h->max_commands < MIN_MAX_COMMANDS) {
791841ce4c35SStephen Cameron 		dev_warn(&h->pdev->dev,
791941ce4c35SStephen Cameron 			"Controller reports max supported commands of %d Using %d instead. Ensure that firmware is up to date.\n",
792041ce4c35SStephen Cameron 			h->max_commands,
792141ce4c35SStephen Cameron 			MIN_MAX_COMMANDS);
792241ce4c35SStephen Cameron 		h->max_commands = MIN_MAX_COMMANDS;
7923cba3d38bSStephen M. Cameron 	}
7924cba3d38bSStephen M. Cameron }
7925cba3d38bSStephen M. Cameron 
7926c7ee65b3SWebb Scales /* If the controller reports that the total max sg entries is greater than 512,
7927c7ee65b3SWebb Scales  * then we know that chained SG blocks work.  (Original smart arrays did not
7928c7ee65b3SWebb Scales  * support chained SG blocks and would return zero for max sg entries.)
7929c7ee65b3SWebb Scales  */
7930c7ee65b3SWebb Scales static int hpsa_supports_chained_sg_blocks(struct ctlr_info *h)
7931c7ee65b3SWebb Scales {
7932c7ee65b3SWebb Scales 	return h->maxsgentries > 512;
7933c7ee65b3SWebb Scales }
7934c7ee65b3SWebb Scales 
7935b93d7536SStephen M. Cameron /* Interrogate the hardware for some limits:
7936b93d7536SStephen M. Cameron  * max commands, max SG elements without chaining, and with chaining,
7937b93d7536SStephen M. Cameron  * SG chain block size, etc.
7938b93d7536SStephen M. Cameron  */
79396f039790SGreg Kroah-Hartman static void hpsa_find_board_params(struct ctlr_info *h)
7940b93d7536SStephen M. Cameron {
7941cba3d38bSStephen M. Cameron 	hpsa_get_max_perf_mode_cmds(h);
794245fcb86eSStephen Cameron 	h->nr_cmds = h->max_commands;
7943b93d7536SStephen M. Cameron 	h->maxsgentries = readl(&(h->cfgtable->MaxScatterGatherElements));
7944283b4a9bSStephen M. Cameron 	h->fw_support = readl(&(h->cfgtable->misc_fw_support));
7945c7ee65b3SWebb Scales 	if (hpsa_supports_chained_sg_blocks(h)) {
7946c7ee65b3SWebb Scales 		/* Limit in-command s/g elements to 32 save dma'able memory. */
7947b93d7536SStephen M. Cameron 		h->max_cmd_sg_entries = 32;
79481a63ea6fSWebb Scales 		h->chainsize = h->maxsgentries - h->max_cmd_sg_entries;
7949b93d7536SStephen M. Cameron 		h->maxsgentries--; /* save one for chain pointer */
7950b93d7536SStephen M. Cameron 	} else {
7951c7ee65b3SWebb Scales 		/*
7952c7ee65b3SWebb Scales 		 * Original smart arrays supported at most 31 s/g entries
7953c7ee65b3SWebb Scales 		 * embedded inline in the command (trying to use more
7954c7ee65b3SWebb Scales 		 * would lock up the controller)
7955c7ee65b3SWebb Scales 		 */
7956c7ee65b3SWebb Scales 		h->max_cmd_sg_entries = 31;
79571a63ea6fSWebb Scales 		h->maxsgentries = 31; /* default to traditional values */
7958c7ee65b3SWebb Scales 		h->chainsize = 0;
7959b93d7536SStephen M. Cameron 	}
796075167d2cSStephen M. Cameron 
796175167d2cSStephen M. Cameron 	/* Find out what task management functions are supported and cache */
796275167d2cSStephen M. Cameron 	h->TMFSupportFlags = readl(&(h->cfgtable->TMFSupportFlags));
79630e7a7fceSScott Teel 	if (!(HPSATMF_PHYS_TASK_ABORT & h->TMFSupportFlags))
79640e7a7fceSScott Teel 		dev_warn(&h->pdev->dev, "Physical aborts not supported\n");
79650e7a7fceSScott Teel 	if (!(HPSATMF_LOG_TASK_ABORT & h->TMFSupportFlags))
79660e7a7fceSScott Teel 		dev_warn(&h->pdev->dev, "Logical aborts not supported\n");
79678be986ccSStephen Cameron 	if (!(HPSATMF_IOACCEL_ENABLED & h->TMFSupportFlags))
79688be986ccSStephen Cameron 		dev_warn(&h->pdev->dev, "HP SSD Smart Path aborts not supported\n");
7969b93d7536SStephen M. Cameron }
7970b93d7536SStephen M. Cameron 
797176c46e49SStephen M. Cameron static inline bool hpsa_CISS_signature_present(struct ctlr_info *h)
797276c46e49SStephen M. Cameron {
79730fc9fd40SAkinobu Mita 	if (!check_signature(h->cfgtable->Signature, "CISS", 4)) {
7974050f7147SStephen Cameron 		dev_err(&h->pdev->dev, "not a valid CISS config table\n");
797576c46e49SStephen M. Cameron 		return false;
797676c46e49SStephen M. Cameron 	}
797776c46e49SStephen M. Cameron 	return true;
797876c46e49SStephen M. Cameron }
797976c46e49SStephen M. Cameron 
798097a5e98cSStephen M. Cameron static inline void hpsa_set_driver_support_bits(struct ctlr_info *h)
7981f7c39101SStephen M. Cameron {
798297a5e98cSStephen M. Cameron 	u32 driver_support;
7983f7c39101SStephen M. Cameron 
798497a5e98cSStephen M. Cameron 	driver_support = readl(&(h->cfgtable->driver_support));
79850b9e7b74SArnd Bergmann 	/* Need to enable prefetch in the SCSI core for 6400 in x86 */
79860b9e7b74SArnd Bergmann #ifdef CONFIG_X86
798797a5e98cSStephen M. Cameron 	driver_support |= ENABLE_SCSI_PREFETCH;
7988f7c39101SStephen M. Cameron #endif
798928e13446SStephen M. Cameron 	driver_support |= ENABLE_UNIT_ATTN;
799028e13446SStephen M. Cameron 	writel(driver_support, &(h->cfgtable->driver_support));
7991f7c39101SStephen M. Cameron }
7992f7c39101SStephen M. Cameron 
79933d0eab67SStephen M. Cameron /* Disable DMA prefetch for the P600.  Otherwise an ASIC bug may result
79943d0eab67SStephen M. Cameron  * in a prefetch beyond physical memory.
79953d0eab67SStephen M. Cameron  */
79963d0eab67SStephen M. Cameron static inline void hpsa_p600_dma_prefetch_quirk(struct ctlr_info *h)
79973d0eab67SStephen M. Cameron {
79983d0eab67SStephen M. Cameron 	u32 dma_prefetch;
79993d0eab67SStephen M. Cameron 
80003d0eab67SStephen M. Cameron 	if (h->board_id != 0x3225103C)
80013d0eab67SStephen M. Cameron 		return;
80023d0eab67SStephen M. Cameron 	dma_prefetch = readl(h->vaddr + I2O_DMA1_CFG);
80033d0eab67SStephen M. Cameron 	dma_prefetch |= 0x8000;
80043d0eab67SStephen M. Cameron 	writel(dma_prefetch, h->vaddr + I2O_DMA1_CFG);
80053d0eab67SStephen M. Cameron }
80063d0eab67SStephen M. Cameron 
8007c706a795SRobert Elliott static int hpsa_wait_for_clear_event_notify_ack(struct ctlr_info *h)
800876438d08SStephen M. Cameron {
800976438d08SStephen M. Cameron 	int i;
801076438d08SStephen M. Cameron 	u32 doorbell_value;
801176438d08SStephen M. Cameron 	unsigned long flags;
801276438d08SStephen M. Cameron 	/* wait until the clear_event_notify bit 6 is cleared by controller. */
8013007e7aa9SRobert Elliott 	for (i = 0; i < MAX_CLEAR_EVENT_WAIT; i++) {
801476438d08SStephen M. Cameron 		spin_lock_irqsave(&h->lock, flags);
801576438d08SStephen M. Cameron 		doorbell_value = readl(h->vaddr + SA5_DOORBELL);
801676438d08SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
801776438d08SStephen M. Cameron 		if (!(doorbell_value & DOORBELL_CLEAR_EVENTS))
8018c706a795SRobert Elliott 			goto done;
801976438d08SStephen M. Cameron 		/* delay and try again */
8020007e7aa9SRobert Elliott 		msleep(CLEAR_EVENT_WAIT_INTERVAL);
802176438d08SStephen M. Cameron 	}
8022c706a795SRobert Elliott 	return -ENODEV;
8023c706a795SRobert Elliott done:
8024c706a795SRobert Elliott 	return 0;
802576438d08SStephen M. Cameron }
802676438d08SStephen M. Cameron 
8027c706a795SRobert Elliott static int hpsa_wait_for_mode_change_ack(struct ctlr_info *h)
8028eb6b2ae9SStephen M. Cameron {
8029eb6b2ae9SStephen M. Cameron 	int i;
80306eaf46fdSStephen M. Cameron 	u32 doorbell_value;
80316eaf46fdSStephen M. Cameron 	unsigned long flags;
8032eb6b2ae9SStephen M. Cameron 
8033eb6b2ae9SStephen M. Cameron 	/* under certain very rare conditions, this can take awhile.
8034eb6b2ae9SStephen M. Cameron 	 * (e.g.: hot replace a failed 144GB drive in a RAID 5 set right
8035eb6b2ae9SStephen M. Cameron 	 * as we enter this code.)
8036eb6b2ae9SStephen M. Cameron 	 */
8037007e7aa9SRobert Elliott 	for (i = 0; i < MAX_MODE_CHANGE_WAIT; i++) {
803825163bd5SWebb Scales 		if (h->remove_in_progress)
803925163bd5SWebb Scales 			goto done;
80406eaf46fdSStephen M. Cameron 		spin_lock_irqsave(&h->lock, flags);
80416eaf46fdSStephen M. Cameron 		doorbell_value = readl(h->vaddr + SA5_DOORBELL);
80426eaf46fdSStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
8043382be668SDan Carpenter 		if (!(doorbell_value & CFGTBL_ChangeReq))
8044c706a795SRobert Elliott 			goto done;
8045eb6b2ae9SStephen M. Cameron 		/* delay and try again */
8046007e7aa9SRobert Elliott 		msleep(MODE_CHANGE_WAIT_INTERVAL);
8047eb6b2ae9SStephen M. Cameron 	}
8048c706a795SRobert Elliott 	return -ENODEV;
8049c706a795SRobert Elliott done:
8050c706a795SRobert Elliott 	return 0;
80513f4336f3SStephen M. Cameron }
80523f4336f3SStephen M. Cameron 
8053c706a795SRobert Elliott /* return -ENODEV or other reason on error, 0 on success */
80546f039790SGreg Kroah-Hartman static int hpsa_enter_simple_mode(struct ctlr_info *h)
80553f4336f3SStephen M. Cameron {
80563f4336f3SStephen M. Cameron 	u32 trans_support;
80573f4336f3SStephen M. Cameron 
80583f4336f3SStephen M. Cameron 	trans_support = readl(&(h->cfgtable->TransportSupport));
80593f4336f3SStephen M. Cameron 	if (!(trans_support & SIMPLE_MODE))
80603f4336f3SStephen M. Cameron 		return -ENOTSUPP;
80613f4336f3SStephen M. Cameron 
80623f4336f3SStephen M. Cameron 	h->max_commands = readl(&(h->cfgtable->CmdsOutMax));
8063283b4a9bSStephen M. Cameron 
80643f4336f3SStephen M. Cameron 	/* Update the field, and then ring the doorbell */
80653f4336f3SStephen M. Cameron 	writel(CFGTBL_Trans_Simple, &(h->cfgtable->HostWrite.TransportRequest));
8066b9af4937SStephen M. Cameron 	writel(0, &h->cfgtable->HostWrite.command_pool_addr_hi);
80673f4336f3SStephen M. Cameron 	writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL);
8068c706a795SRobert Elliott 	if (hpsa_wait_for_mode_change_ack(h))
8069c706a795SRobert Elliott 		goto error;
8070eb6b2ae9SStephen M. Cameron 	print_cfg_table(&h->pdev->dev, h->cfgtable);
8071283b4a9bSStephen M. Cameron 	if (!(readl(&(h->cfgtable->TransportActive)) & CFGTBL_Trans_Simple))
8072283b4a9bSStephen M. Cameron 		goto error;
8073960a30e7SStephen M. Cameron 	h->transMethod = CFGTBL_Trans_Simple;
8074eb6b2ae9SStephen M. Cameron 	return 0;
8075283b4a9bSStephen M. Cameron error:
8076050f7147SStephen Cameron 	dev_err(&h->pdev->dev, "failed to enter simple mode\n");
8077283b4a9bSStephen M. Cameron 	return -ENODEV;
8078eb6b2ae9SStephen M. Cameron }
8079eb6b2ae9SStephen M. Cameron 
8080195f2c65SRobert Elliott /* free items allocated or mapped by hpsa_pci_init */
8081195f2c65SRobert Elliott static void hpsa_free_pci_init(struct ctlr_info *h)
8082195f2c65SRobert Elliott {
8083195f2c65SRobert Elliott 	hpsa_free_cfgtables(h);			/* pci_init 4 */
8084195f2c65SRobert Elliott 	iounmap(h->vaddr);			/* pci_init 3 */
8085105a3dbcSRobert Elliott 	h->vaddr = NULL;
8086195f2c65SRobert Elliott 	hpsa_disable_interrupt_mode(h);		/* pci_init 2 */
8087943a7021SRobert Elliott 	/*
8088943a7021SRobert Elliott 	 * call pci_disable_device before pci_release_regions per
8089943a7021SRobert Elliott 	 * Documentation/PCI/pci.txt
8090943a7021SRobert Elliott 	 */
8091195f2c65SRobert Elliott 	pci_disable_device(h->pdev);		/* pci_init 1 */
8092943a7021SRobert Elliott 	pci_release_regions(h->pdev);		/* pci_init 2 */
8093195f2c65SRobert Elliott }
8094195f2c65SRobert Elliott 
8095195f2c65SRobert Elliott /* several items must be freed later */
80966f039790SGreg Kroah-Hartman static int hpsa_pci_init(struct ctlr_info *h)
809777c4495cSStephen M. Cameron {
8098eb6b2ae9SStephen M. Cameron 	int prod_index, err;
8099edd16368SStephen M. Cameron 
8100e5c880d1SStephen M. Cameron 	prod_index = hpsa_lookup_board_id(h->pdev, &h->board_id);
8101e5c880d1SStephen M. Cameron 	if (prod_index < 0)
810260f923b9SRobert Elliott 		return prod_index;
8103e5c880d1SStephen M. Cameron 	h->product_name = products[prod_index].product_name;
8104e5c880d1SStephen M. Cameron 	h->access = *(products[prod_index].access);
8105e5c880d1SStephen M. Cameron 
81069b5c48c2SStephen Cameron 	h->needs_abort_tags_swizzled =
81079b5c48c2SStephen Cameron 		ctlr_needs_abort_tags_swizzled(h->board_id);
81089b5c48c2SStephen Cameron 
8109e5a44df8SMatthew Garrett 	pci_disable_link_state(h->pdev, PCIE_LINK_STATE_L0S |
8110e5a44df8SMatthew Garrett 			       PCIE_LINK_STATE_L1 | PCIE_LINK_STATE_CLKPM);
8111e5a44df8SMatthew Garrett 
811255c06c71SStephen M. Cameron 	err = pci_enable_device(h->pdev);
8113edd16368SStephen M. Cameron 	if (err) {
8114195f2c65SRobert Elliott 		dev_err(&h->pdev->dev, "failed to enable PCI device\n");
8115943a7021SRobert Elliott 		pci_disable_device(h->pdev);
8116edd16368SStephen M. Cameron 		return err;
8117edd16368SStephen M. Cameron 	}
8118edd16368SStephen M. Cameron 
8119f79cfec6SStephen M. Cameron 	err = pci_request_regions(h->pdev, HPSA);
8120edd16368SStephen M. Cameron 	if (err) {
812155c06c71SStephen M. Cameron 		dev_err(&h->pdev->dev,
8122195f2c65SRobert Elliott 			"failed to obtain PCI resources\n");
8123943a7021SRobert Elliott 		pci_disable_device(h->pdev);
8124943a7021SRobert Elliott 		return err;
8125edd16368SStephen M. Cameron 	}
81264fa604e1SRobert Elliott 
81274fa604e1SRobert Elliott 	pci_set_master(h->pdev);
81284fa604e1SRobert Elliott 
8129bc2bb154SChristoph Hellwig 	err = hpsa_interrupt_mode(h);
8130bc2bb154SChristoph Hellwig 	if (err)
8131bc2bb154SChristoph Hellwig 		goto clean1;
813212d2cd47SStephen M. Cameron 	err = hpsa_pci_find_memory_BAR(h->pdev, &h->paddr);
81333a7774ceSStephen M. Cameron 	if (err)
8134195f2c65SRobert Elliott 		goto clean2;	/* intmode+region, pci */
8135edd16368SStephen M. Cameron 	h->vaddr = remap_pci_mem(h->paddr, 0x250);
8136204892e9SStephen M. Cameron 	if (!h->vaddr) {
8137195f2c65SRobert Elliott 		dev_err(&h->pdev->dev, "failed to remap PCI mem\n");
8138204892e9SStephen M. Cameron 		err = -ENOMEM;
8139195f2c65SRobert Elliott 		goto clean2;	/* intmode+region, pci */
8140204892e9SStephen M. Cameron 	}
8141fe5389c8SStephen M. Cameron 	err = hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_READY);
81422c4c8c8bSStephen M. Cameron 	if (err)
8143195f2c65SRobert Elliott 		goto clean3;	/* vaddr, intmode+region, pci */
814477c4495cSStephen M. Cameron 	err = hpsa_find_cfgtables(h);
814577c4495cSStephen M. Cameron 	if (err)
8146195f2c65SRobert Elliott 		goto clean3;	/* vaddr, intmode+region, pci */
8147b93d7536SStephen M. Cameron 	hpsa_find_board_params(h);
8148edd16368SStephen M. Cameron 
814976c46e49SStephen M. Cameron 	if (!hpsa_CISS_signature_present(h)) {
8150edd16368SStephen M. Cameron 		err = -ENODEV;
8151195f2c65SRobert Elliott 		goto clean4;	/* cfgtables, vaddr, intmode+region, pci */
8152edd16368SStephen M. Cameron 	}
815397a5e98cSStephen M. Cameron 	hpsa_set_driver_support_bits(h);
81543d0eab67SStephen M. Cameron 	hpsa_p600_dma_prefetch_quirk(h);
8155eb6b2ae9SStephen M. Cameron 	err = hpsa_enter_simple_mode(h);
8156eb6b2ae9SStephen M. Cameron 	if (err)
8157195f2c65SRobert Elliott 		goto clean4;	/* cfgtables, vaddr, intmode+region, pci */
8158edd16368SStephen M. Cameron 	return 0;
8159edd16368SStephen M. Cameron 
8160195f2c65SRobert Elliott clean4:	/* cfgtables, vaddr, intmode+region, pci */
8161195f2c65SRobert Elliott 	hpsa_free_cfgtables(h);
8162195f2c65SRobert Elliott clean3:	/* vaddr, intmode+region, pci */
8163204892e9SStephen M. Cameron 	iounmap(h->vaddr);
8164105a3dbcSRobert Elliott 	h->vaddr = NULL;
8165195f2c65SRobert Elliott clean2:	/* intmode+region, pci */
8166195f2c65SRobert Elliott 	hpsa_disable_interrupt_mode(h);
8167bc2bb154SChristoph Hellwig clean1:
8168943a7021SRobert Elliott 	/*
8169943a7021SRobert Elliott 	 * call pci_disable_device before pci_release_regions per
8170943a7021SRobert Elliott 	 * Documentation/PCI/pci.txt
8171943a7021SRobert Elliott 	 */
8172195f2c65SRobert Elliott 	pci_disable_device(h->pdev);
8173943a7021SRobert Elliott 	pci_release_regions(h->pdev);
8174edd16368SStephen M. Cameron 	return err;
8175edd16368SStephen M. Cameron }
8176edd16368SStephen M. Cameron 
81776f039790SGreg Kroah-Hartman static void hpsa_hba_inquiry(struct ctlr_info *h)
8178339b2b14SStephen M. Cameron {
8179339b2b14SStephen M. Cameron 	int rc;
8180339b2b14SStephen M. Cameron 
8181339b2b14SStephen M. Cameron #define HBA_INQUIRY_BYTE_COUNT 64
8182339b2b14SStephen M. Cameron 	h->hba_inquiry_data = kmalloc(HBA_INQUIRY_BYTE_COUNT, GFP_KERNEL);
8183339b2b14SStephen M. Cameron 	if (!h->hba_inquiry_data)
8184339b2b14SStephen M. Cameron 		return;
8185339b2b14SStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, RAID_CTLR_LUNID, 0,
8186339b2b14SStephen M. Cameron 		h->hba_inquiry_data, HBA_INQUIRY_BYTE_COUNT);
8187339b2b14SStephen M. Cameron 	if (rc != 0) {
8188339b2b14SStephen M. Cameron 		kfree(h->hba_inquiry_data);
8189339b2b14SStephen M. Cameron 		h->hba_inquiry_data = NULL;
8190339b2b14SStephen M. Cameron 	}
8191339b2b14SStephen M. Cameron }
8192339b2b14SStephen M. Cameron 
81936b6c1cd7STomas Henzl static int hpsa_init_reset_devices(struct pci_dev *pdev, u32 board_id)
8194edd16368SStephen M. Cameron {
81951df8552aSStephen M. Cameron 	int rc, i;
81963b747298STomas Henzl 	void __iomem *vaddr;
8197edd16368SStephen M. Cameron 
81984c2a8c40SStephen M. Cameron 	if (!reset_devices)
81994c2a8c40SStephen M. Cameron 		return 0;
82004c2a8c40SStephen M. Cameron 
8201132aa220STomas Henzl 	/* kdump kernel is loading, we don't know in which state is
8202132aa220STomas Henzl 	 * the pci interface. The dev->enable_cnt is equal zero
8203132aa220STomas Henzl 	 * so we call enable+disable, wait a while and switch it on.
8204132aa220STomas Henzl 	 */
8205132aa220STomas Henzl 	rc = pci_enable_device(pdev);
8206132aa220STomas Henzl 	if (rc) {
8207132aa220STomas Henzl 		dev_warn(&pdev->dev, "Failed to enable PCI device\n");
8208132aa220STomas Henzl 		return -ENODEV;
8209132aa220STomas Henzl 	}
8210132aa220STomas Henzl 	pci_disable_device(pdev);
8211132aa220STomas Henzl 	msleep(260);			/* a randomly chosen number */
8212132aa220STomas Henzl 	rc = pci_enable_device(pdev);
8213132aa220STomas Henzl 	if (rc) {
8214132aa220STomas Henzl 		dev_warn(&pdev->dev, "failed to enable device.\n");
8215132aa220STomas Henzl 		return -ENODEV;
8216132aa220STomas Henzl 	}
82174fa604e1SRobert Elliott 
8218859c75abSTomas Henzl 	pci_set_master(pdev);
82194fa604e1SRobert Elliott 
82203b747298STomas Henzl 	vaddr = pci_ioremap_bar(pdev, 0);
82213b747298STomas Henzl 	if (vaddr == NULL) {
82223b747298STomas Henzl 		rc = -ENOMEM;
82233b747298STomas Henzl 		goto out_disable;
82243b747298STomas Henzl 	}
82253b747298STomas Henzl 	writel(SA5_INTR_OFF, vaddr + SA5_REPLY_INTR_MASK_OFFSET);
82263b747298STomas Henzl 	iounmap(vaddr);
82273b747298STomas Henzl 
82281df8552aSStephen M. Cameron 	/* Reset the controller with a PCI power-cycle or via doorbell */
82296b6c1cd7STomas Henzl 	rc = hpsa_kdump_hard_reset_controller(pdev, board_id);
8230edd16368SStephen M. Cameron 
82311df8552aSStephen M. Cameron 	/* -ENOTSUPP here means we cannot reset the controller
82321df8552aSStephen M. Cameron 	 * but it's already (and still) up and running in
823318867659SStephen M. Cameron 	 * "performant mode".  Or, it might be 640x, which can't reset
823418867659SStephen M. Cameron 	 * due to concerns about shared bbwc between 6402/6404 pair.
82351df8552aSStephen M. Cameron 	 */
8236adf1b3a3SRobert Elliott 	if (rc)
8237132aa220STomas Henzl 		goto out_disable;
8238edd16368SStephen M. Cameron 
8239edd16368SStephen M. Cameron 	/* Now try to get the controller to respond to a no-op */
82401ba66c9cSRobert Elliott 	dev_info(&pdev->dev, "Waiting for controller to respond to no-op\n");
8241edd16368SStephen M. Cameron 	for (i = 0; i < HPSA_POST_RESET_NOOP_RETRIES; i++) {
8242edd16368SStephen M. Cameron 		if (hpsa_noop(pdev) == 0)
8243edd16368SStephen M. Cameron 			break;
8244edd16368SStephen M. Cameron 		else
8245edd16368SStephen M. Cameron 			dev_warn(&pdev->dev, "no-op failed%s\n",
8246edd16368SStephen M. Cameron 					(i < 11 ? "; re-trying" : ""));
8247edd16368SStephen M. Cameron 	}
8248132aa220STomas Henzl 
8249132aa220STomas Henzl out_disable:
8250132aa220STomas Henzl 
8251132aa220STomas Henzl 	pci_disable_device(pdev);
8252132aa220STomas Henzl 	return rc;
8253edd16368SStephen M. Cameron }
8254edd16368SStephen M. Cameron 
82551fb7c98aSRobert Elliott static void hpsa_free_cmd_pool(struct ctlr_info *h)
82561fb7c98aSRobert Elliott {
82571fb7c98aSRobert Elliott 	kfree(h->cmd_pool_bits);
8258105a3dbcSRobert Elliott 	h->cmd_pool_bits = NULL;
8259105a3dbcSRobert Elliott 	if (h->cmd_pool) {
82601fb7c98aSRobert Elliott 		pci_free_consistent(h->pdev,
82611fb7c98aSRobert Elliott 				h->nr_cmds * sizeof(struct CommandList),
82621fb7c98aSRobert Elliott 				h->cmd_pool,
82631fb7c98aSRobert Elliott 				h->cmd_pool_dhandle);
8264105a3dbcSRobert Elliott 		h->cmd_pool = NULL;
8265105a3dbcSRobert Elliott 		h->cmd_pool_dhandle = 0;
8266105a3dbcSRobert Elliott 	}
8267105a3dbcSRobert Elliott 	if (h->errinfo_pool) {
82681fb7c98aSRobert Elliott 		pci_free_consistent(h->pdev,
82691fb7c98aSRobert Elliott 				h->nr_cmds * sizeof(struct ErrorInfo),
82701fb7c98aSRobert Elliott 				h->errinfo_pool,
82711fb7c98aSRobert Elliott 				h->errinfo_pool_dhandle);
8272105a3dbcSRobert Elliott 		h->errinfo_pool = NULL;
8273105a3dbcSRobert Elliott 		h->errinfo_pool_dhandle = 0;
8274105a3dbcSRobert Elliott 	}
82751fb7c98aSRobert Elliott }
82761fb7c98aSRobert Elliott 
8277d37ffbe4SRobert Elliott static int hpsa_alloc_cmd_pool(struct ctlr_info *h)
82782e9d1b36SStephen M. Cameron {
82792e9d1b36SStephen M. Cameron 	h->cmd_pool_bits = kzalloc(
82802e9d1b36SStephen M. Cameron 		DIV_ROUND_UP(h->nr_cmds, BITS_PER_LONG) *
82812e9d1b36SStephen M. Cameron 		sizeof(unsigned long), GFP_KERNEL);
82822e9d1b36SStephen M. Cameron 	h->cmd_pool = pci_alloc_consistent(h->pdev,
82832e9d1b36SStephen M. Cameron 		    h->nr_cmds * sizeof(*h->cmd_pool),
82842e9d1b36SStephen M. Cameron 		    &(h->cmd_pool_dhandle));
82852e9d1b36SStephen M. Cameron 	h->errinfo_pool = pci_alloc_consistent(h->pdev,
82862e9d1b36SStephen M. Cameron 		    h->nr_cmds * sizeof(*h->errinfo_pool),
82872e9d1b36SStephen M. Cameron 		    &(h->errinfo_pool_dhandle));
82882e9d1b36SStephen M. Cameron 	if ((h->cmd_pool_bits == NULL)
82892e9d1b36SStephen M. Cameron 	    || (h->cmd_pool == NULL)
82902e9d1b36SStephen M. Cameron 	    || (h->errinfo_pool == NULL)) {
82912e9d1b36SStephen M. Cameron 		dev_err(&h->pdev->dev, "out of memory in %s", __func__);
82922c143342SRobert Elliott 		goto clean_up;
82932e9d1b36SStephen M. Cameron 	}
8294360c73bdSStephen Cameron 	hpsa_preinitialize_commands(h);
82952e9d1b36SStephen M. Cameron 	return 0;
82962c143342SRobert Elliott clean_up:
82972c143342SRobert Elliott 	hpsa_free_cmd_pool(h);
82982c143342SRobert Elliott 	return -ENOMEM;
82992e9d1b36SStephen M. Cameron }
83002e9d1b36SStephen M. Cameron 
8301ec501a18SRobert Elliott /* clear affinity hints and free MSI-X, MSI, or legacy INTx vectors */
8302ec501a18SRobert Elliott static void hpsa_free_irqs(struct ctlr_info *h)
8303ec501a18SRobert Elliott {
8304ec501a18SRobert Elliott 	int i;
8305ec501a18SRobert Elliott 
8306bc2bb154SChristoph Hellwig 	if (!h->msix_vectors || h->intr_mode != PERF_MODE_INT) {
8307ec501a18SRobert Elliott 		/* Single reply queue, only one irq to free */
83087dc62d93SColin Ian King 		free_irq(pci_irq_vector(h->pdev, 0), &h->q[h->intr_mode]);
8309bc2bb154SChristoph Hellwig 		h->q[h->intr_mode] = 0;
8310ec501a18SRobert Elliott 		return;
8311ec501a18SRobert Elliott 	}
8312ec501a18SRobert Elliott 
8313bc2bb154SChristoph Hellwig 	for (i = 0; i < h->msix_vectors; i++) {
8314bc2bb154SChristoph Hellwig 		free_irq(pci_irq_vector(h->pdev, i), &h->q[i]);
8315105a3dbcSRobert Elliott 		h->q[i] = 0;
8316ec501a18SRobert Elliott 	}
8317a4e17fc1SRobert Elliott 	for (; i < MAX_REPLY_QUEUES; i++)
8318a4e17fc1SRobert Elliott 		h->q[i] = 0;
8319ec501a18SRobert Elliott }
8320ec501a18SRobert Elliott 
83219ee61794SRobert Elliott /* returns 0 on success; cleans up and returns -Enn on error */
83229ee61794SRobert Elliott static int hpsa_request_irqs(struct ctlr_info *h,
83230ae01a32SStephen M. Cameron 	irqreturn_t (*msixhandler)(int, void *),
83240ae01a32SStephen M. Cameron 	irqreturn_t (*intxhandler)(int, void *))
83250ae01a32SStephen M. Cameron {
8326254f796bSMatt Gates 	int rc, i;
83270ae01a32SStephen M. Cameron 
8328254f796bSMatt Gates 	/*
8329254f796bSMatt Gates 	 * initialize h->q[x] = x so that interrupt handlers know which
8330254f796bSMatt Gates 	 * queue to process.
8331254f796bSMatt Gates 	 */
8332254f796bSMatt Gates 	for (i = 0; i < MAX_REPLY_QUEUES; i++)
8333254f796bSMatt Gates 		h->q[i] = (u8) i;
8334254f796bSMatt Gates 
8335bc2bb154SChristoph Hellwig 	if (h->intr_mode == PERF_MODE_INT && h->msix_vectors > 0) {
8336254f796bSMatt Gates 		/* If performant mode and MSI-X, use multiple reply queues */
8337bc2bb154SChristoph Hellwig 		for (i = 0; i < h->msix_vectors; i++) {
83388b47004aSRobert Elliott 			sprintf(h->intrname[i], "%s-msix%d", h->devname, i);
8339bc2bb154SChristoph Hellwig 			rc = request_irq(pci_irq_vector(h->pdev, i), msixhandler,
83408b47004aSRobert Elliott 					0, h->intrname[i],
8341254f796bSMatt Gates 					&h->q[i]);
8342a4e17fc1SRobert Elliott 			if (rc) {
8343a4e17fc1SRobert Elliott 				int j;
8344a4e17fc1SRobert Elliott 
8345a4e17fc1SRobert Elliott 				dev_err(&h->pdev->dev,
8346a4e17fc1SRobert Elliott 					"failed to get irq %d for %s\n",
8347bc2bb154SChristoph Hellwig 				       pci_irq_vector(h->pdev, i), h->devname);
8348a4e17fc1SRobert Elliott 				for (j = 0; j < i; j++) {
8349bc2bb154SChristoph Hellwig 					free_irq(pci_irq_vector(h->pdev, j), &h->q[j]);
8350a4e17fc1SRobert Elliott 					h->q[j] = 0;
8351a4e17fc1SRobert Elliott 				}
8352a4e17fc1SRobert Elliott 				for (; j < MAX_REPLY_QUEUES; j++)
8353a4e17fc1SRobert Elliott 					h->q[j] = 0;
8354a4e17fc1SRobert Elliott 				return rc;
8355a4e17fc1SRobert Elliott 			}
8356a4e17fc1SRobert Elliott 		}
8357254f796bSMatt Gates 	} else {
8358254f796bSMatt Gates 		/* Use single reply pool */
8359bc2bb154SChristoph Hellwig 		if (h->msix_vectors > 0 || h->pdev->msi_enabled) {
8360bc2bb154SChristoph Hellwig 			sprintf(h->intrname[0], "%s-msi%s", h->devname,
8361bc2bb154SChristoph Hellwig 				h->msix_vectors ? "x" : "");
8362bc2bb154SChristoph Hellwig 			rc = request_irq(pci_irq_vector(h->pdev, 0),
83638b47004aSRobert Elliott 				msixhandler, 0,
8364bc2bb154SChristoph Hellwig 				h->intrname[0],
8365254f796bSMatt Gates 				&h->q[h->intr_mode]);
8366254f796bSMatt Gates 		} else {
83678b47004aSRobert Elliott 			sprintf(h->intrname[h->intr_mode],
83688b47004aSRobert Elliott 				"%s-intx", h->devname);
8369bc2bb154SChristoph Hellwig 			rc = request_irq(pci_irq_vector(h->pdev, 0),
83708b47004aSRobert Elliott 				intxhandler, IRQF_SHARED,
8371bc2bb154SChristoph Hellwig 				h->intrname[0],
8372254f796bSMatt Gates 				&h->q[h->intr_mode]);
8373254f796bSMatt Gates 		}
8374254f796bSMatt Gates 	}
83750ae01a32SStephen M. Cameron 	if (rc) {
8376195f2c65SRobert Elliott 		dev_err(&h->pdev->dev, "failed to get irq %d for %s\n",
8377bc2bb154SChristoph Hellwig 		       pci_irq_vector(h->pdev, 0), h->devname);
8378195f2c65SRobert Elliott 		hpsa_free_irqs(h);
83790ae01a32SStephen M. Cameron 		return -ENODEV;
83800ae01a32SStephen M. Cameron 	}
83810ae01a32SStephen M. Cameron 	return 0;
83820ae01a32SStephen M. Cameron }
83830ae01a32SStephen M. Cameron 
83846f039790SGreg Kroah-Hartman static int hpsa_kdump_soft_reset(struct ctlr_info *h)
838564670ac8SStephen M. Cameron {
838639c53f55SRobert Elliott 	int rc;
8387bf43caf3SRobert Elliott 	hpsa_send_host_reset(h, RAID_CTLR_LUNID, HPSA_RESET_TYPE_CONTROLLER);
838864670ac8SStephen M. Cameron 
838964670ac8SStephen M. Cameron 	dev_info(&h->pdev->dev, "Waiting for board to soft reset.\n");
839039c53f55SRobert Elliott 	rc = hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_NOT_READY);
839139c53f55SRobert Elliott 	if (rc) {
839264670ac8SStephen M. Cameron 		dev_warn(&h->pdev->dev, "Soft reset had no effect.\n");
839339c53f55SRobert Elliott 		return rc;
839464670ac8SStephen M. Cameron 	}
839564670ac8SStephen M. Cameron 
839664670ac8SStephen M. Cameron 	dev_info(&h->pdev->dev, "Board reset, awaiting READY status.\n");
839739c53f55SRobert Elliott 	rc = hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_READY);
839839c53f55SRobert Elliott 	if (rc) {
839964670ac8SStephen M. Cameron 		dev_warn(&h->pdev->dev, "Board failed to become ready "
840064670ac8SStephen M. Cameron 			"after soft reset.\n");
840139c53f55SRobert Elliott 		return rc;
840264670ac8SStephen M. Cameron 	}
840364670ac8SStephen M. Cameron 
840464670ac8SStephen M. Cameron 	return 0;
840564670ac8SStephen M. Cameron }
840664670ac8SStephen M. Cameron 
8407072b0518SStephen M. Cameron static void hpsa_free_reply_queues(struct ctlr_info *h)
8408072b0518SStephen M. Cameron {
8409072b0518SStephen M. Cameron 	int i;
8410072b0518SStephen M. Cameron 
8411072b0518SStephen M. Cameron 	for (i = 0; i < h->nreply_queues; i++) {
8412072b0518SStephen M. Cameron 		if (!h->reply_queue[i].head)
8413072b0518SStephen M. Cameron 			continue;
84141fb7c98aSRobert Elliott 		pci_free_consistent(h->pdev,
84151fb7c98aSRobert Elliott 					h->reply_queue_size,
84161fb7c98aSRobert Elliott 					h->reply_queue[i].head,
84171fb7c98aSRobert Elliott 					h->reply_queue[i].busaddr);
8418072b0518SStephen M. Cameron 		h->reply_queue[i].head = NULL;
8419072b0518SStephen M. Cameron 		h->reply_queue[i].busaddr = 0;
8420072b0518SStephen M. Cameron 	}
8421105a3dbcSRobert Elliott 	h->reply_queue_size = 0;
8422072b0518SStephen M. Cameron }
8423072b0518SStephen M. Cameron 
84240097f0f4SStephen M. Cameron static void hpsa_undo_allocations_after_kdump_soft_reset(struct ctlr_info *h)
84250097f0f4SStephen M. Cameron {
8426105a3dbcSRobert Elliott 	hpsa_free_performant_mode(h);		/* init_one 7 */
8427105a3dbcSRobert Elliott 	hpsa_free_sg_chain_blocks(h);		/* init_one 6 */
8428105a3dbcSRobert Elliott 	hpsa_free_cmd_pool(h);			/* init_one 5 */
8429105a3dbcSRobert Elliott 	hpsa_free_irqs(h);			/* init_one 4 */
84302946e82bSRobert Elliott 	scsi_host_put(h->scsi_host);		/* init_one 3 */
84312946e82bSRobert Elliott 	h->scsi_host = NULL;			/* init_one 3 */
84322946e82bSRobert Elliott 	hpsa_free_pci_init(h);			/* init_one 2_5 */
84339ecd953aSRobert Elliott 	free_percpu(h->lockup_detected);	/* init_one 2 */
84349ecd953aSRobert Elliott 	h->lockup_detected = NULL;		/* init_one 2 */
84359ecd953aSRobert Elliott 	if (h->resubmit_wq) {
84369ecd953aSRobert Elliott 		destroy_workqueue(h->resubmit_wq);	/* init_one 1 */
84379ecd953aSRobert Elliott 		h->resubmit_wq = NULL;
84389ecd953aSRobert Elliott 	}
84399ecd953aSRobert Elliott 	if (h->rescan_ctlr_wq) {
84409ecd953aSRobert Elliott 		destroy_workqueue(h->rescan_ctlr_wq);
84419ecd953aSRobert Elliott 		h->rescan_ctlr_wq = NULL;
84429ecd953aSRobert Elliott 	}
8443105a3dbcSRobert Elliott 	kfree(h);				/* init_one 1 */
844464670ac8SStephen M. Cameron }
844564670ac8SStephen M. Cameron 
8446a0c12413SStephen M. Cameron /* Called when controller lockup detected. */
8447f2405db8SDon Brace static void fail_all_outstanding_cmds(struct ctlr_info *h)
8448a0c12413SStephen M. Cameron {
8449281a7fd0SWebb Scales 	int i, refcount;
8450281a7fd0SWebb Scales 	struct CommandList *c;
845125163bd5SWebb Scales 	int failcount = 0;
8452a0c12413SStephen M. Cameron 
8453080ef1ccSDon Brace 	flush_workqueue(h->resubmit_wq); /* ensure all cmds are fully built */
8454f2405db8SDon Brace 	for (i = 0; i < h->nr_cmds; i++) {
8455f2405db8SDon Brace 		c = h->cmd_pool + i;
8456281a7fd0SWebb Scales 		refcount = atomic_inc_return(&c->refcount);
8457281a7fd0SWebb Scales 		if (refcount > 1) {
845825163bd5SWebb Scales 			c->err_info->CommandStatus = CMD_CTLR_LOCKUP;
84595a3d16f5SStephen M. Cameron 			finish_cmd(c);
8460433b5f4dSStephen Cameron 			atomic_dec(&h->commands_outstanding);
846125163bd5SWebb Scales 			failcount++;
8462a0c12413SStephen M. Cameron 		}
8463281a7fd0SWebb Scales 		cmd_free(h, c);
8464281a7fd0SWebb Scales 	}
846525163bd5SWebb Scales 	dev_warn(&h->pdev->dev,
846625163bd5SWebb Scales 		"failed %d commands in fail_all\n", failcount);
8467a0c12413SStephen M. Cameron }
8468a0c12413SStephen M. Cameron 
8469094963daSStephen M. Cameron static void set_lockup_detected_for_all_cpus(struct ctlr_info *h, u32 value)
8470094963daSStephen M. Cameron {
8471c8ed0010SRusty Russell 	int cpu;
8472094963daSStephen M. Cameron 
8473c8ed0010SRusty Russell 	for_each_online_cpu(cpu) {
8474094963daSStephen M. Cameron 		u32 *lockup_detected;
8475094963daSStephen M. Cameron 		lockup_detected = per_cpu_ptr(h->lockup_detected, cpu);
8476094963daSStephen M. Cameron 		*lockup_detected = value;
8477094963daSStephen M. Cameron 	}
8478094963daSStephen M. Cameron 	wmb(); /* be sure the per-cpu variables are out to memory */
8479094963daSStephen M. Cameron }
8480094963daSStephen M. Cameron 
8481a0c12413SStephen M. Cameron static void controller_lockup_detected(struct ctlr_info *h)
8482a0c12413SStephen M. Cameron {
8483a0c12413SStephen M. Cameron 	unsigned long flags;
8484094963daSStephen M. Cameron 	u32 lockup_detected;
8485a0c12413SStephen M. Cameron 
8486a0c12413SStephen M. Cameron 	h->access.set_intr_mask(h, HPSA_INTR_OFF);
8487a0c12413SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
8488094963daSStephen M. Cameron 	lockup_detected = readl(h->vaddr + SA5_SCRATCHPAD_OFFSET);
8489094963daSStephen M. Cameron 	if (!lockup_detected) {
8490094963daSStephen M. Cameron 		/* no heartbeat, but controller gave us a zero. */
8491094963daSStephen M. Cameron 		dev_warn(&h->pdev->dev,
849225163bd5SWebb Scales 			"lockup detected after %d but scratchpad register is zero\n",
849325163bd5SWebb Scales 			h->heartbeat_sample_interval / HZ);
8494094963daSStephen M. Cameron 		lockup_detected = 0xffffffff;
8495094963daSStephen M. Cameron 	}
8496094963daSStephen M. Cameron 	set_lockup_detected_for_all_cpus(h, lockup_detected);
8497a0c12413SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
849825163bd5SWebb Scales 	dev_warn(&h->pdev->dev, "Controller lockup detected: 0x%08x after %d\n",
849925163bd5SWebb Scales 			lockup_detected, h->heartbeat_sample_interval / HZ);
8500a0c12413SStephen M. Cameron 	pci_disable_device(h->pdev);
8501f2405db8SDon Brace 	fail_all_outstanding_cmds(h);
8502a0c12413SStephen M. Cameron }
8503a0c12413SStephen M. Cameron 
850425163bd5SWebb Scales static int detect_controller_lockup(struct ctlr_info *h)
8505a0c12413SStephen M. Cameron {
8506a0c12413SStephen M. Cameron 	u64 now;
8507a0c12413SStephen M. Cameron 	u32 heartbeat;
8508a0c12413SStephen M. Cameron 	unsigned long flags;
8509a0c12413SStephen M. Cameron 
8510a0c12413SStephen M. Cameron 	now = get_jiffies_64();
8511a0c12413SStephen M. Cameron 	/* If we've received an interrupt recently, we're ok. */
8512a0c12413SStephen M. Cameron 	if (time_after64(h->last_intr_timestamp +
8513e85c5974SStephen M. Cameron 				(h->heartbeat_sample_interval), now))
851425163bd5SWebb Scales 		return false;
8515a0c12413SStephen M. Cameron 
8516a0c12413SStephen M. Cameron 	/*
8517a0c12413SStephen M. Cameron 	 * If we've already checked the heartbeat recently, we're ok.
8518a0c12413SStephen M. Cameron 	 * This could happen if someone sends us a signal. We
8519a0c12413SStephen M. Cameron 	 * otherwise don't care about signals in this thread.
8520a0c12413SStephen M. Cameron 	 */
8521a0c12413SStephen M. Cameron 	if (time_after64(h->last_heartbeat_timestamp +
8522e85c5974SStephen M. Cameron 				(h->heartbeat_sample_interval), now))
852325163bd5SWebb Scales 		return false;
8524a0c12413SStephen M. Cameron 
8525a0c12413SStephen M. Cameron 	/* If heartbeat has not changed since we last looked, we're not ok. */
8526a0c12413SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
8527a0c12413SStephen M. Cameron 	heartbeat = readl(&h->cfgtable->HeartBeat);
8528a0c12413SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
8529a0c12413SStephen M. Cameron 	if (h->last_heartbeat == heartbeat) {
8530a0c12413SStephen M. Cameron 		controller_lockup_detected(h);
853125163bd5SWebb Scales 		return true;
8532a0c12413SStephen M. Cameron 	}
8533a0c12413SStephen M. Cameron 
8534a0c12413SStephen M. Cameron 	/* We're ok. */
8535a0c12413SStephen M. Cameron 	h->last_heartbeat = heartbeat;
8536a0c12413SStephen M. Cameron 	h->last_heartbeat_timestamp = now;
853725163bd5SWebb Scales 	return false;
8538a0c12413SStephen M. Cameron }
8539a0c12413SStephen M. Cameron 
85409846590eSStephen M. Cameron static void hpsa_ack_ctlr_events(struct ctlr_info *h)
854176438d08SStephen M. Cameron {
854276438d08SStephen M. Cameron 	int i;
854376438d08SStephen M. Cameron 	char *event_type;
854476438d08SStephen M. Cameron 
8545e4aa3e6aSStephen Cameron 	if (!(h->fw_support & MISC_FW_EVENT_NOTIFY))
8546e4aa3e6aSStephen Cameron 		return;
8547e4aa3e6aSStephen Cameron 
854876438d08SStephen M. Cameron 	/* Ask the controller to clear the events we're handling. */
85491f7cee8cSStephen M. Cameron 	if ((h->transMethod & (CFGTBL_Trans_io_accel1
85501f7cee8cSStephen M. Cameron 			| CFGTBL_Trans_io_accel2)) &&
855176438d08SStephen M. Cameron 		(h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_STATE_CHANGE ||
855276438d08SStephen M. Cameron 		 h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_CONFIG_CHANGE)) {
855376438d08SStephen M. Cameron 
855476438d08SStephen M. Cameron 		if (h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_STATE_CHANGE)
855576438d08SStephen M. Cameron 			event_type = "state change";
855676438d08SStephen M. Cameron 		if (h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_CONFIG_CHANGE)
855776438d08SStephen M. Cameron 			event_type = "configuration change";
855876438d08SStephen M. Cameron 		/* Stop sending new RAID offload reqs via the IO accelerator */
855976438d08SStephen M. Cameron 		scsi_block_requests(h->scsi_host);
85605323ed74SDon Brace 		for (i = 0; i < h->ndevices; i++) {
856176438d08SStephen M. Cameron 			h->dev[i]->offload_enabled = 0;
85625323ed74SDon Brace 			h->dev[i]->offload_to_be_enabled = 0;
85635323ed74SDon Brace 		}
856423100dd9SStephen M. Cameron 		hpsa_drain_accel_commands(h);
856576438d08SStephen M. Cameron 		/* Set 'accelerator path config change' bit */
856676438d08SStephen M. Cameron 		dev_warn(&h->pdev->dev,
856776438d08SStephen M. Cameron 			"Acknowledging event: 0x%08x (HP SSD Smart Path %s)\n",
856876438d08SStephen M. Cameron 			h->events, event_type);
856976438d08SStephen M. Cameron 		writel(h->events, &(h->cfgtable->clear_event_notify));
857076438d08SStephen M. Cameron 		/* Set the "clear event notify field update" bit 6 */
857176438d08SStephen M. Cameron 		writel(DOORBELL_CLEAR_EVENTS, h->vaddr + SA5_DOORBELL);
857276438d08SStephen M. Cameron 		/* Wait until ctlr clears 'clear event notify field', bit 6 */
857376438d08SStephen M. Cameron 		hpsa_wait_for_clear_event_notify_ack(h);
857476438d08SStephen M. Cameron 		scsi_unblock_requests(h->scsi_host);
857576438d08SStephen M. Cameron 	} else {
857676438d08SStephen M. Cameron 		/* Acknowledge controller notification events. */
857776438d08SStephen M. Cameron 		writel(h->events, &(h->cfgtable->clear_event_notify));
857876438d08SStephen M. Cameron 		writel(DOORBELL_CLEAR_EVENTS, h->vaddr + SA5_DOORBELL);
857976438d08SStephen M. Cameron 		hpsa_wait_for_clear_event_notify_ack(h);
858076438d08SStephen M. Cameron #if 0
858176438d08SStephen M. Cameron 		writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL);
858276438d08SStephen M. Cameron 		hpsa_wait_for_mode_change_ack(h);
858376438d08SStephen M. Cameron #endif
858476438d08SStephen M. Cameron 	}
85859846590eSStephen M. Cameron 	return;
858676438d08SStephen M. Cameron }
858776438d08SStephen M. Cameron 
858876438d08SStephen M. Cameron /* Check a register on the controller to see if there are configuration
858976438d08SStephen M. Cameron  * changes (added/changed/removed logical drives, etc.) which mean that
8590e863d68eSScott Teel  * we should rescan the controller for devices.
8591e863d68eSScott Teel  * Also check flag for driver-initiated rescan.
859276438d08SStephen M. Cameron  */
85939846590eSStephen M. Cameron static int hpsa_ctlr_needs_rescan(struct ctlr_info *h)
859476438d08SStephen M. Cameron {
8595853633e8SDon Brace 	if (h->drv_req_rescan) {
8596853633e8SDon Brace 		h->drv_req_rescan = 0;
8597853633e8SDon Brace 		return 1;
8598853633e8SDon Brace 	}
8599853633e8SDon Brace 
860076438d08SStephen M. Cameron 	if (!(h->fw_support & MISC_FW_EVENT_NOTIFY))
86019846590eSStephen M. Cameron 		return 0;
860276438d08SStephen M. Cameron 
860376438d08SStephen M. Cameron 	h->events = readl(&(h->cfgtable->event_notify));
86049846590eSStephen M. Cameron 	return h->events & RESCAN_REQUIRED_EVENT_BITS;
86059846590eSStephen M. Cameron }
860676438d08SStephen M. Cameron 
860776438d08SStephen M. Cameron /*
86089846590eSStephen M. Cameron  * Check if any of the offline devices have become ready
860976438d08SStephen M. Cameron  */
86109846590eSStephen M. Cameron static int hpsa_offline_devices_ready(struct ctlr_info *h)
86119846590eSStephen M. Cameron {
86129846590eSStephen M. Cameron 	unsigned long flags;
86139846590eSStephen M. Cameron 	struct offline_device_entry *d;
86149846590eSStephen M. Cameron 	struct list_head *this, *tmp;
86159846590eSStephen M. Cameron 
86169846590eSStephen M. Cameron 	spin_lock_irqsave(&h->offline_device_lock, flags);
86179846590eSStephen M. Cameron 	list_for_each_safe(this, tmp, &h->offline_device_list) {
86189846590eSStephen M. Cameron 		d = list_entry(this, struct offline_device_entry,
86199846590eSStephen M. Cameron 				offline_list);
86209846590eSStephen M. Cameron 		spin_unlock_irqrestore(&h->offline_device_lock, flags);
8621d1fea47cSStephen M. Cameron 		if (!hpsa_volume_offline(h, d->scsi3addr)) {
8622d1fea47cSStephen M. Cameron 			spin_lock_irqsave(&h->offline_device_lock, flags);
8623d1fea47cSStephen M. Cameron 			list_del(&d->offline_list);
8624d1fea47cSStephen M. Cameron 			spin_unlock_irqrestore(&h->offline_device_lock, flags);
86259846590eSStephen M. Cameron 			return 1;
8626d1fea47cSStephen M. Cameron 		}
86279846590eSStephen M. Cameron 		spin_lock_irqsave(&h->offline_device_lock, flags);
862876438d08SStephen M. Cameron 	}
86299846590eSStephen M. Cameron 	spin_unlock_irqrestore(&h->offline_device_lock, flags);
86309846590eSStephen M. Cameron 	return 0;
86319846590eSStephen M. Cameron }
86329846590eSStephen M. Cameron 
863334592254SScott Teel static int hpsa_luns_changed(struct ctlr_info *h)
863434592254SScott Teel {
863534592254SScott Teel 	int rc = 1; /* assume there are changes */
863634592254SScott Teel 	struct ReportLUNdata *logdev = NULL;
863734592254SScott Teel 
863834592254SScott Teel 	/* if we can't find out if lun data has changed,
863934592254SScott Teel 	 * assume that it has.
864034592254SScott Teel 	 */
864134592254SScott Teel 
864234592254SScott Teel 	if (!h->lastlogicals)
86437e8a9486SAmit Kushwaha 		return rc;
864434592254SScott Teel 
864534592254SScott Teel 	logdev = kzalloc(sizeof(*logdev), GFP_KERNEL);
86467e8a9486SAmit Kushwaha 	if (!logdev)
86477e8a9486SAmit Kushwaha 		return rc;
86487e8a9486SAmit Kushwaha 
864934592254SScott Teel 	if (hpsa_scsi_do_report_luns(h, 1, logdev, sizeof(*logdev), 0)) {
865034592254SScott Teel 		dev_warn(&h->pdev->dev,
865134592254SScott Teel 			"report luns failed, can't track lun changes.\n");
865234592254SScott Teel 		goto out;
865334592254SScott Teel 	}
865434592254SScott Teel 	if (memcmp(logdev, h->lastlogicals, sizeof(*logdev))) {
865534592254SScott Teel 		dev_info(&h->pdev->dev,
865634592254SScott Teel 			"Lun changes detected.\n");
865734592254SScott Teel 		memcpy(h->lastlogicals, logdev, sizeof(*logdev));
865834592254SScott Teel 		goto out;
865934592254SScott Teel 	} else
866034592254SScott Teel 		rc = 0; /* no changes detected. */
866134592254SScott Teel out:
866234592254SScott Teel 	kfree(logdev);
866334592254SScott Teel 	return rc;
866434592254SScott Teel }
866534592254SScott Teel 
86666636e7f4SDon Brace static void hpsa_rescan_ctlr_worker(struct work_struct *work)
8667a0c12413SStephen M. Cameron {
8668a0c12413SStephen M. Cameron 	unsigned long flags;
86698a98db73SStephen M. Cameron 	struct ctlr_info *h = container_of(to_delayed_work(work),
86706636e7f4SDon Brace 					struct ctlr_info, rescan_ctlr_work);
86716636e7f4SDon Brace 
86726636e7f4SDon Brace 
86736636e7f4SDon Brace 	if (h->remove_in_progress)
86748a98db73SStephen M. Cameron 		return;
86759846590eSStephen M. Cameron 
8676bfd7546cSDon Brace 	/*
8677bfd7546cSDon Brace 	 * Do the scan after the reset
8678bfd7546cSDon Brace 	 */
8679*c59d04f3SDon Brace 	spin_lock_irqsave(&h->reset_lock, flags);
8680bfd7546cSDon Brace 	if (h->reset_in_progress) {
8681bfd7546cSDon Brace 		h->drv_req_rescan = 1;
8682*c59d04f3SDon Brace 		spin_unlock_irqrestore(&h->reset_lock, flags);
8683bfd7546cSDon Brace 		return;
8684bfd7546cSDon Brace 	}
8685*c59d04f3SDon Brace 	spin_unlock_irqrestore(&h->reset_lock, flags);
8686bfd7546cSDon Brace 
86879846590eSStephen M. Cameron 	if (hpsa_ctlr_needs_rescan(h) || hpsa_offline_devices_ready(h)) {
86889846590eSStephen M. Cameron 		scsi_host_get(h->scsi_host);
86899846590eSStephen M. Cameron 		hpsa_ack_ctlr_events(h);
86909846590eSStephen M. Cameron 		hpsa_scan_start(h->scsi_host);
86919846590eSStephen M. Cameron 		scsi_host_put(h->scsi_host);
869234592254SScott Teel 	} else if (h->discovery_polling) {
8693c2adae44SScott Teel 		hpsa_disable_rld_caching(h);
869434592254SScott Teel 		if (hpsa_luns_changed(h)) {
869534592254SScott Teel 			struct Scsi_Host *sh = NULL;
869634592254SScott Teel 
869734592254SScott Teel 			dev_info(&h->pdev->dev,
869834592254SScott Teel 				"driver discovery polling rescan.\n");
869934592254SScott Teel 			sh = scsi_host_get(h->scsi_host);
870034592254SScott Teel 			if (sh != NULL) {
870134592254SScott Teel 				hpsa_scan_start(sh);
870234592254SScott Teel 				scsi_host_put(sh);
870334592254SScott Teel 			}
870434592254SScott Teel 		}
87059846590eSStephen M. Cameron 	}
87066636e7f4SDon Brace 	spin_lock_irqsave(&h->lock, flags);
87076636e7f4SDon Brace 	if (!h->remove_in_progress)
87086636e7f4SDon Brace 		queue_delayed_work(h->rescan_ctlr_wq, &h->rescan_ctlr_work,
87096636e7f4SDon Brace 				h->heartbeat_sample_interval);
87106636e7f4SDon Brace 	spin_unlock_irqrestore(&h->lock, flags);
87116636e7f4SDon Brace }
87126636e7f4SDon Brace 
87136636e7f4SDon Brace static void hpsa_monitor_ctlr_worker(struct work_struct *work)
87146636e7f4SDon Brace {
87156636e7f4SDon Brace 	unsigned long flags;
87166636e7f4SDon Brace 	struct ctlr_info *h = container_of(to_delayed_work(work),
87176636e7f4SDon Brace 					struct ctlr_info, monitor_ctlr_work);
87186636e7f4SDon Brace 
87196636e7f4SDon Brace 	detect_controller_lockup(h);
87206636e7f4SDon Brace 	if (lockup_detected(h))
87216636e7f4SDon Brace 		return;
87229846590eSStephen M. Cameron 
87238a98db73SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
87246636e7f4SDon Brace 	if (!h->remove_in_progress)
87258a98db73SStephen M. Cameron 		schedule_delayed_work(&h->monitor_ctlr_work,
87268a98db73SStephen M. Cameron 				h->heartbeat_sample_interval);
87278a98db73SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
8728a0c12413SStephen M. Cameron }
8729a0c12413SStephen M. Cameron 
87306636e7f4SDon Brace static struct workqueue_struct *hpsa_create_controller_wq(struct ctlr_info *h,
87316636e7f4SDon Brace 						char *name)
87326636e7f4SDon Brace {
87336636e7f4SDon Brace 	struct workqueue_struct *wq = NULL;
87346636e7f4SDon Brace 
8735397ea9cbSDon Brace 	wq = alloc_ordered_workqueue("%s_%d_hpsa", 0, name, h->ctlr);
87366636e7f4SDon Brace 	if (!wq)
87376636e7f4SDon Brace 		dev_err(&h->pdev->dev, "failed to create %s workqueue\n", name);
87386636e7f4SDon Brace 
87396636e7f4SDon Brace 	return wq;
87406636e7f4SDon Brace }
87416636e7f4SDon Brace 
87426f039790SGreg Kroah-Hartman static int hpsa_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
87434c2a8c40SStephen M. Cameron {
87444c2a8c40SStephen M. Cameron 	int dac, rc;
87454c2a8c40SStephen M. Cameron 	struct ctlr_info *h;
874664670ac8SStephen M. Cameron 	int try_soft_reset = 0;
874764670ac8SStephen M. Cameron 	unsigned long flags;
87486b6c1cd7STomas Henzl 	u32 board_id;
87494c2a8c40SStephen M. Cameron 
87504c2a8c40SStephen M. Cameron 	if (number_of_controllers == 0)
87514c2a8c40SStephen M. Cameron 		printk(KERN_INFO DRIVER_NAME "\n");
87524c2a8c40SStephen M. Cameron 
87536b6c1cd7STomas Henzl 	rc = hpsa_lookup_board_id(pdev, &board_id);
87546b6c1cd7STomas Henzl 	if (rc < 0) {
87556b6c1cd7STomas Henzl 		dev_warn(&pdev->dev, "Board ID not found\n");
87566b6c1cd7STomas Henzl 		return rc;
87576b6c1cd7STomas Henzl 	}
87586b6c1cd7STomas Henzl 
87596b6c1cd7STomas Henzl 	rc = hpsa_init_reset_devices(pdev, board_id);
876064670ac8SStephen M. Cameron 	if (rc) {
876164670ac8SStephen M. Cameron 		if (rc != -ENOTSUPP)
87624c2a8c40SStephen M. Cameron 			return rc;
876364670ac8SStephen M. Cameron 		/* If the reset fails in a particular way (it has no way to do
876464670ac8SStephen M. Cameron 		 * a proper hard reset, so returns -ENOTSUPP) we can try to do
876564670ac8SStephen M. Cameron 		 * a soft reset once we get the controller configured up to the
876664670ac8SStephen M. Cameron 		 * point that it can accept a command.
876764670ac8SStephen M. Cameron 		 */
876864670ac8SStephen M. Cameron 		try_soft_reset = 1;
876964670ac8SStephen M. Cameron 		rc = 0;
877064670ac8SStephen M. Cameron 	}
877164670ac8SStephen M. Cameron 
877264670ac8SStephen M. Cameron reinit_after_soft_reset:
87734c2a8c40SStephen M. Cameron 
8774303932fdSDon Brace 	/* Command structures must be aligned on a 32-byte boundary because
8775303932fdSDon Brace 	 * the 5 lower bits of the address are used by the hardware. and by
8776303932fdSDon Brace 	 * the driver.  See comments in hpsa.h for more info.
8777303932fdSDon Brace 	 */
8778303932fdSDon Brace 	BUILD_BUG_ON(sizeof(struct CommandList) % COMMANDLIST_ALIGNMENT);
8779edd16368SStephen M. Cameron 	h = kzalloc(sizeof(*h), GFP_KERNEL);
8780105a3dbcSRobert Elliott 	if (!h) {
8781105a3dbcSRobert Elliott 		dev_err(&pdev->dev, "Failed to allocate controller head\n");
8782ecd9aad4SStephen M. Cameron 		return -ENOMEM;
8783105a3dbcSRobert Elliott 	}
8784edd16368SStephen M. Cameron 
878555c06c71SStephen M. Cameron 	h->pdev = pdev;
8786105a3dbcSRobert Elliott 
8787a9a3a273SStephen M. Cameron 	h->intr_mode = hpsa_simple_mode ? SIMPLE_MODE_INT : PERF_MODE_INT;
87889846590eSStephen M. Cameron 	INIT_LIST_HEAD(&h->offline_device_list);
87896eaf46fdSStephen M. Cameron 	spin_lock_init(&h->lock);
87909846590eSStephen M. Cameron 	spin_lock_init(&h->offline_device_lock);
87916eaf46fdSStephen M. Cameron 	spin_lock_init(&h->scan_lock);
8792*c59d04f3SDon Brace 	spin_lock_init(&h->reset_lock);
879334f0c627SDon Brace 	atomic_set(&h->passthru_cmds_avail, HPSA_MAX_CONCURRENT_PASSTHRUS);
87949b5c48c2SStephen Cameron 	atomic_set(&h->abort_cmds_available, HPSA_CMDS_RESERVED_FOR_ABORTS);
8795094963daSStephen M. Cameron 
8796094963daSStephen M. Cameron 	/* Allocate and clear per-cpu variable lockup_detected */
8797094963daSStephen M. Cameron 	h->lockup_detected = alloc_percpu(u32);
87982a5ac326SStephen M. Cameron 	if (!h->lockup_detected) {
8799105a3dbcSRobert Elliott 		dev_err(&h->pdev->dev, "Failed to allocate lockup detector\n");
88002a5ac326SStephen M. Cameron 		rc = -ENOMEM;
88012efa5929SRobert Elliott 		goto clean1;	/* aer/h */
88022a5ac326SStephen M. Cameron 	}
8803094963daSStephen M. Cameron 	set_lockup_detected_for_all_cpus(h, 0);
8804094963daSStephen M. Cameron 
880555c06c71SStephen M. Cameron 	rc = hpsa_pci_init(h);
8806105a3dbcSRobert Elliott 	if (rc)
88072946e82bSRobert Elliott 		goto clean2;	/* lu, aer/h */
8808edd16368SStephen M. Cameron 
88092946e82bSRobert Elliott 	/* relies on h-> settings made by hpsa_pci_init, including
88102946e82bSRobert Elliott 	 * interrupt_mode h->intr */
88112946e82bSRobert Elliott 	rc = hpsa_scsi_host_alloc(h);
88122946e82bSRobert Elliott 	if (rc)
88132946e82bSRobert Elliott 		goto clean2_5;	/* pci, lu, aer/h */
88142946e82bSRobert Elliott 
88152946e82bSRobert Elliott 	sprintf(h->devname, HPSA "%d", h->scsi_host->host_no);
8816edd16368SStephen M. Cameron 	h->ctlr = number_of_controllers;
8817edd16368SStephen M. Cameron 	number_of_controllers++;
8818edd16368SStephen M. Cameron 
8819edd16368SStephen M. Cameron 	/* configure PCI DMA stuff */
8820ecd9aad4SStephen M. Cameron 	rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
8821ecd9aad4SStephen M. Cameron 	if (rc == 0) {
8822edd16368SStephen M. Cameron 		dac = 1;
8823ecd9aad4SStephen M. Cameron 	} else {
8824ecd9aad4SStephen M. Cameron 		rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
8825ecd9aad4SStephen M. Cameron 		if (rc == 0) {
8826edd16368SStephen M. Cameron 			dac = 0;
8827ecd9aad4SStephen M. Cameron 		} else {
8828edd16368SStephen M. Cameron 			dev_err(&pdev->dev, "no suitable DMA available\n");
88292946e82bSRobert Elliott 			goto clean3;	/* shost, pci, lu, aer/h */
8830edd16368SStephen M. Cameron 		}
8831ecd9aad4SStephen M. Cameron 	}
8832edd16368SStephen M. Cameron 
8833edd16368SStephen M. Cameron 	/* make sure the board interrupts are off */
8834edd16368SStephen M. Cameron 	h->access.set_intr_mask(h, HPSA_INTR_OFF);
883510f66018SStephen M. Cameron 
8836105a3dbcSRobert Elliott 	rc = hpsa_request_irqs(h, do_hpsa_intr_msi, do_hpsa_intr_intx);
8837105a3dbcSRobert Elliott 	if (rc)
88382946e82bSRobert Elliott 		goto clean3;	/* shost, pci, lu, aer/h */
8839d37ffbe4SRobert Elliott 	rc = hpsa_alloc_cmd_pool(h);
88408947fd10SRobert Elliott 	if (rc)
88412946e82bSRobert Elliott 		goto clean4;	/* irq, shost, pci, lu, aer/h */
8842105a3dbcSRobert Elliott 	rc = hpsa_alloc_sg_chain_blocks(h);
8843105a3dbcSRobert Elliott 	if (rc)
88442946e82bSRobert Elliott 		goto clean5;	/* cmd, irq, shost, pci, lu, aer/h */
8845a08a8471SStephen M. Cameron 	init_waitqueue_head(&h->scan_wait_queue);
88469b5c48c2SStephen Cameron 	init_waitqueue_head(&h->abort_cmd_wait_queue);
8847d604f533SWebb Scales 	init_waitqueue_head(&h->event_sync_wait_queue);
8848d604f533SWebb Scales 	mutex_init(&h->reset_mutex);
8849a08a8471SStephen M. Cameron 	h->scan_finished = 1; /* no scan currently in progress */
885087b9e6aaSDon Brace 	h->scan_waiting = 0;
8851edd16368SStephen M. Cameron 
8852edd16368SStephen M. Cameron 	pci_set_drvdata(pdev, h);
88539a41338eSStephen M. Cameron 	h->ndevices = 0;
88542946e82bSRobert Elliott 
88559a41338eSStephen M. Cameron 	spin_lock_init(&h->devlock);
8856105a3dbcSRobert Elliott 	rc = hpsa_put_ctlr_into_performant_mode(h);
8857105a3dbcSRobert Elliott 	if (rc)
88582946e82bSRobert Elliott 		goto clean6; /* sg, cmd, irq, shost, pci, lu, aer/h */
88592946e82bSRobert Elliott 
88602efa5929SRobert Elliott 	/* create the resubmit workqueue */
88612efa5929SRobert Elliott 	h->rescan_ctlr_wq = hpsa_create_controller_wq(h, "rescan");
88622efa5929SRobert Elliott 	if (!h->rescan_ctlr_wq) {
88632efa5929SRobert Elliott 		rc = -ENOMEM;
88642efa5929SRobert Elliott 		goto clean7;
88652efa5929SRobert Elliott 	}
88662efa5929SRobert Elliott 
88672efa5929SRobert Elliott 	h->resubmit_wq = hpsa_create_controller_wq(h, "resubmit");
88682efa5929SRobert Elliott 	if (!h->resubmit_wq) {
88692efa5929SRobert Elliott 		rc = -ENOMEM;
88702efa5929SRobert Elliott 		goto clean7;	/* aer/h */
88712efa5929SRobert Elliott 	}
887264670ac8SStephen M. Cameron 
8873105a3dbcSRobert Elliott 	/*
8874105a3dbcSRobert Elliott 	 * At this point, the controller is ready to take commands.
887564670ac8SStephen M. Cameron 	 * Now, if reset_devices and the hard reset didn't work, try
887664670ac8SStephen M. Cameron 	 * the soft reset and see if that works.
887764670ac8SStephen M. Cameron 	 */
887864670ac8SStephen M. Cameron 	if (try_soft_reset) {
887964670ac8SStephen M. Cameron 
888064670ac8SStephen M. Cameron 		/* This is kind of gross.  We may or may not get a completion
888164670ac8SStephen M. Cameron 		 * from the soft reset command, and if we do, then the value
888264670ac8SStephen M. Cameron 		 * from the fifo may or may not be valid.  So, we wait 10 secs
888364670ac8SStephen M. Cameron 		 * after the reset throwing away any completions we get during
888464670ac8SStephen M. Cameron 		 * that time.  Unregister the interrupt handler and register
888564670ac8SStephen M. Cameron 		 * fake ones to scoop up any residual completions.
888664670ac8SStephen M. Cameron 		 */
888764670ac8SStephen M. Cameron 		spin_lock_irqsave(&h->lock, flags);
888864670ac8SStephen M. Cameron 		h->access.set_intr_mask(h, HPSA_INTR_OFF);
888964670ac8SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
8890ec501a18SRobert Elliott 		hpsa_free_irqs(h);
88919ee61794SRobert Elliott 		rc = hpsa_request_irqs(h, hpsa_msix_discard_completions,
889264670ac8SStephen M. Cameron 					hpsa_intx_discard_completions);
889364670ac8SStephen M. Cameron 		if (rc) {
88949ee61794SRobert Elliott 			dev_warn(&h->pdev->dev,
88959ee61794SRobert Elliott 				"Failed to request_irq after soft reset.\n");
8896d498757cSRobert Elliott 			/*
8897b2ef480cSRobert Elliott 			 * cannot goto clean7 or free_irqs will be called
8898b2ef480cSRobert Elliott 			 * again. Instead, do its work
8899b2ef480cSRobert Elliott 			 */
8900b2ef480cSRobert Elliott 			hpsa_free_performant_mode(h);	/* clean7 */
8901b2ef480cSRobert Elliott 			hpsa_free_sg_chain_blocks(h);	/* clean6 */
8902b2ef480cSRobert Elliott 			hpsa_free_cmd_pool(h);		/* clean5 */
8903b2ef480cSRobert Elliott 			/*
8904b2ef480cSRobert Elliott 			 * skip hpsa_free_irqs(h) clean4 since that
8905b2ef480cSRobert Elliott 			 * was just called before request_irqs failed
8906d498757cSRobert Elliott 			 */
8907d498757cSRobert Elliott 			goto clean3;
890864670ac8SStephen M. Cameron 		}
890964670ac8SStephen M. Cameron 
891064670ac8SStephen M. Cameron 		rc = hpsa_kdump_soft_reset(h);
891164670ac8SStephen M. Cameron 		if (rc)
891264670ac8SStephen M. Cameron 			/* Neither hard nor soft reset worked, we're hosed. */
89137ef7323fSDon Brace 			goto clean7;
891464670ac8SStephen M. Cameron 
891564670ac8SStephen M. Cameron 		dev_info(&h->pdev->dev, "Board READY.\n");
891664670ac8SStephen M. Cameron 		dev_info(&h->pdev->dev,
891764670ac8SStephen M. Cameron 			"Waiting for stale completions to drain.\n");
891864670ac8SStephen M. Cameron 		h->access.set_intr_mask(h, HPSA_INTR_ON);
891964670ac8SStephen M. Cameron 		msleep(10000);
892064670ac8SStephen M. Cameron 		h->access.set_intr_mask(h, HPSA_INTR_OFF);
892164670ac8SStephen M. Cameron 
892264670ac8SStephen M. Cameron 		rc = controller_reset_failed(h->cfgtable);
892364670ac8SStephen M. Cameron 		if (rc)
892464670ac8SStephen M. Cameron 			dev_info(&h->pdev->dev,
892564670ac8SStephen M. Cameron 				"Soft reset appears to have failed.\n");
892664670ac8SStephen M. Cameron 
892764670ac8SStephen M. Cameron 		/* since the controller's reset, we have to go back and re-init
892864670ac8SStephen M. Cameron 		 * everything.  Easiest to just forget what we've done and do it
892964670ac8SStephen M. Cameron 		 * all over again.
893064670ac8SStephen M. Cameron 		 */
893164670ac8SStephen M. Cameron 		hpsa_undo_allocations_after_kdump_soft_reset(h);
893264670ac8SStephen M. Cameron 		try_soft_reset = 0;
893364670ac8SStephen M. Cameron 		if (rc)
8934b2ef480cSRobert Elliott 			/* don't goto clean, we already unallocated */
893564670ac8SStephen M. Cameron 			return -ENODEV;
893664670ac8SStephen M. Cameron 
893764670ac8SStephen M. Cameron 		goto reinit_after_soft_reset;
893864670ac8SStephen M. Cameron 	}
8939edd16368SStephen M. Cameron 
8940da0697bdSScott Teel 	/* Enable Accelerated IO path at driver layer */
8941da0697bdSScott Teel 	h->acciopath_status = 1;
894234592254SScott Teel 	/* Disable discovery polling.*/
894334592254SScott Teel 	h->discovery_polling = 0;
8944da0697bdSScott Teel 
8945e863d68eSScott Teel 
8946edd16368SStephen M. Cameron 	/* Turn the interrupts on so we can service requests */
8947edd16368SStephen M. Cameron 	h->access.set_intr_mask(h, HPSA_INTR_ON);
8948edd16368SStephen M. Cameron 
8949339b2b14SStephen M. Cameron 	hpsa_hba_inquiry(h);
89508a98db73SStephen M. Cameron 
895134592254SScott Teel 	h->lastlogicals = kzalloc(sizeof(*(h->lastlogicals)), GFP_KERNEL);
895234592254SScott Teel 	if (!h->lastlogicals)
895334592254SScott Teel 		dev_info(&h->pdev->dev,
895434592254SScott Teel 			"Can't track change to report lun data\n");
895534592254SScott Teel 
8956cf477237SDon Brace 	/* hook into SCSI subsystem */
8957cf477237SDon Brace 	rc = hpsa_scsi_add_host(h);
8958cf477237SDon Brace 	if (rc)
8959cf477237SDon Brace 		goto clean7; /* perf, sg, cmd, irq, shost, pci, lu, aer/h */
8960cf477237SDon Brace 
89618a98db73SStephen M. Cameron 	/* Monitor the controller for firmware lockups */
89628a98db73SStephen M. Cameron 	h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL;
89638a98db73SStephen M. Cameron 	INIT_DELAYED_WORK(&h->monitor_ctlr_work, hpsa_monitor_ctlr_worker);
89648a98db73SStephen M. Cameron 	schedule_delayed_work(&h->monitor_ctlr_work,
89658a98db73SStephen M. Cameron 				h->heartbeat_sample_interval);
89666636e7f4SDon Brace 	INIT_DELAYED_WORK(&h->rescan_ctlr_work, hpsa_rescan_ctlr_worker);
89676636e7f4SDon Brace 	queue_delayed_work(h->rescan_ctlr_wq, &h->rescan_ctlr_work,
89686636e7f4SDon Brace 				h->heartbeat_sample_interval);
896988bf6d62SStephen M. Cameron 	return 0;
8970edd16368SStephen M. Cameron 
89712946e82bSRobert Elliott clean7: /* perf, sg, cmd, irq, shost, pci, lu, aer/h */
8972105a3dbcSRobert Elliott 	hpsa_free_performant_mode(h);
8973105a3dbcSRobert Elliott 	h->access.set_intr_mask(h, HPSA_INTR_OFF);
8974105a3dbcSRobert Elliott clean6: /* sg, cmd, irq, pci, lockup, wq/aer/h */
897533a2ffceSStephen M. Cameron 	hpsa_free_sg_chain_blocks(h);
89762946e82bSRobert Elliott clean5: /* cmd, irq, shost, pci, lu, aer/h */
89772e9d1b36SStephen M. Cameron 	hpsa_free_cmd_pool(h);
89782946e82bSRobert Elliott clean4: /* irq, shost, pci, lu, aer/h */
8979ec501a18SRobert Elliott 	hpsa_free_irqs(h);
89802946e82bSRobert Elliott clean3: /* shost, pci, lu, aer/h */
89812946e82bSRobert Elliott 	scsi_host_put(h->scsi_host);
89822946e82bSRobert Elliott 	h->scsi_host = NULL;
89832946e82bSRobert Elliott clean2_5: /* pci, lu, aer/h */
8984195f2c65SRobert Elliott 	hpsa_free_pci_init(h);
89852946e82bSRobert Elliott clean2: /* lu, aer/h */
8986105a3dbcSRobert Elliott 	if (h->lockup_detected) {
8987094963daSStephen M. Cameron 		free_percpu(h->lockup_detected);
8988105a3dbcSRobert Elliott 		h->lockup_detected = NULL;
8989105a3dbcSRobert Elliott 	}
8990105a3dbcSRobert Elliott clean1:	/* wq/aer/h */
8991105a3dbcSRobert Elliott 	if (h->resubmit_wq) {
8992105a3dbcSRobert Elliott 		destroy_workqueue(h->resubmit_wq);
8993105a3dbcSRobert Elliott 		h->resubmit_wq = NULL;
8994105a3dbcSRobert Elliott 	}
8995105a3dbcSRobert Elliott 	if (h->rescan_ctlr_wq) {
8996105a3dbcSRobert Elliott 		destroy_workqueue(h->rescan_ctlr_wq);
8997105a3dbcSRobert Elliott 		h->rescan_ctlr_wq = NULL;
8998105a3dbcSRobert Elliott 	}
8999edd16368SStephen M. Cameron 	kfree(h);
9000ecd9aad4SStephen M. Cameron 	return rc;
9001edd16368SStephen M. Cameron }
9002edd16368SStephen M. Cameron 
9003edd16368SStephen M. Cameron static void hpsa_flush_cache(struct ctlr_info *h)
9004edd16368SStephen M. Cameron {
9005edd16368SStephen M. Cameron 	char *flush_buf;
9006edd16368SStephen M. Cameron 	struct CommandList *c;
900725163bd5SWebb Scales 	int rc;
9008702890e3SStephen M. Cameron 
9009094963daSStephen M. Cameron 	if (unlikely(lockup_detected(h)))
9010702890e3SStephen M. Cameron 		return;
9011edd16368SStephen M. Cameron 	flush_buf = kzalloc(4, GFP_KERNEL);
9012edd16368SStephen M. Cameron 	if (!flush_buf)
9013edd16368SStephen M. Cameron 		return;
9014edd16368SStephen M. Cameron 
901545fcb86eSStephen Cameron 	c = cmd_alloc(h);
9016bf43caf3SRobert Elliott 
9017a2dac136SStephen M. Cameron 	if (fill_cmd(c, HPSA_CACHE_FLUSH, h, flush_buf, 4, 0,
9018a2dac136SStephen M. Cameron 		RAID_CTLR_LUNID, TYPE_CMD)) {
9019a2dac136SStephen M. Cameron 		goto out;
9020a2dac136SStephen M. Cameron 	}
902125163bd5SWebb Scales 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c,
9022c448ecfaSDon Brace 					PCI_DMA_TODEVICE, DEFAULT_TIMEOUT);
902325163bd5SWebb Scales 	if (rc)
902425163bd5SWebb Scales 		goto out;
9025edd16368SStephen M. Cameron 	if (c->err_info->CommandStatus != 0)
9026a2dac136SStephen M. Cameron out:
9027edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev,
9028edd16368SStephen M. Cameron 			"error flushing cache on controller\n");
902945fcb86eSStephen Cameron 	cmd_free(h, c);
9030edd16368SStephen M. Cameron 	kfree(flush_buf);
9031edd16368SStephen M. Cameron }
9032edd16368SStephen M. Cameron 
9033c2adae44SScott Teel /* Make controller gather fresh report lun data each time we
9034c2adae44SScott Teel  * send down a report luns request
9035c2adae44SScott Teel  */
9036c2adae44SScott Teel static void hpsa_disable_rld_caching(struct ctlr_info *h)
9037c2adae44SScott Teel {
9038c2adae44SScott Teel 	u32 *options;
9039c2adae44SScott Teel 	struct CommandList *c;
9040c2adae44SScott Teel 	int rc;
9041c2adae44SScott Teel 
9042c2adae44SScott Teel 	/* Don't bother trying to set diag options if locked up */
9043c2adae44SScott Teel 	if (unlikely(h->lockup_detected))
9044c2adae44SScott Teel 		return;
9045c2adae44SScott Teel 
9046c2adae44SScott Teel 	options = kzalloc(sizeof(*options), GFP_KERNEL);
90477e8a9486SAmit Kushwaha 	if (!options)
9048c2adae44SScott Teel 		return;
9049c2adae44SScott Teel 
9050c2adae44SScott Teel 	c = cmd_alloc(h);
9051c2adae44SScott Teel 
9052c2adae44SScott Teel 	/* first, get the current diag options settings */
9053c2adae44SScott Teel 	if (fill_cmd(c, BMIC_SENSE_DIAG_OPTIONS, h, options, 4, 0,
9054c2adae44SScott Teel 		RAID_CTLR_LUNID, TYPE_CMD))
9055c2adae44SScott Teel 		goto errout;
9056c2adae44SScott Teel 
9057c2adae44SScott Teel 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c,
9058c448ecfaSDon Brace 		PCI_DMA_FROMDEVICE, DEFAULT_TIMEOUT);
9059c2adae44SScott Teel 	if ((rc != 0) || (c->err_info->CommandStatus != 0))
9060c2adae44SScott Teel 		goto errout;
9061c2adae44SScott Teel 
9062c2adae44SScott Teel 	/* Now, set the bit for disabling the RLD caching */
9063c2adae44SScott Teel 	*options |= HPSA_DIAG_OPTS_DISABLE_RLD_CACHING;
9064c2adae44SScott Teel 
9065c2adae44SScott Teel 	if (fill_cmd(c, BMIC_SET_DIAG_OPTIONS, h, options, 4, 0,
9066c2adae44SScott Teel 		RAID_CTLR_LUNID, TYPE_CMD))
9067c2adae44SScott Teel 		goto errout;
9068c2adae44SScott Teel 
9069c2adae44SScott Teel 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c,
9070c448ecfaSDon Brace 		PCI_DMA_TODEVICE, DEFAULT_TIMEOUT);
9071c2adae44SScott Teel 	if ((rc != 0)  || (c->err_info->CommandStatus != 0))
9072c2adae44SScott Teel 		goto errout;
9073c2adae44SScott Teel 
9074c2adae44SScott Teel 	/* Now verify that it got set: */
9075c2adae44SScott Teel 	if (fill_cmd(c, BMIC_SENSE_DIAG_OPTIONS, h, options, 4, 0,
9076c2adae44SScott Teel 		RAID_CTLR_LUNID, TYPE_CMD))
9077c2adae44SScott Teel 		goto errout;
9078c2adae44SScott Teel 
9079c2adae44SScott Teel 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c,
9080c448ecfaSDon Brace 		PCI_DMA_FROMDEVICE, DEFAULT_TIMEOUT);
9081c2adae44SScott Teel 	if ((rc != 0)  || (c->err_info->CommandStatus != 0))
9082c2adae44SScott Teel 		goto errout;
9083c2adae44SScott Teel 
9084d8a080c3SDan Carpenter 	if (*options & HPSA_DIAG_OPTS_DISABLE_RLD_CACHING)
9085c2adae44SScott Teel 		goto out;
9086c2adae44SScott Teel 
9087c2adae44SScott Teel errout:
9088c2adae44SScott Teel 	dev_err(&h->pdev->dev,
9089c2adae44SScott Teel 			"Error: failed to disable report lun data caching.\n");
9090c2adae44SScott Teel out:
9091c2adae44SScott Teel 	cmd_free(h, c);
9092c2adae44SScott Teel 	kfree(options);
9093c2adae44SScott Teel }
9094c2adae44SScott Teel 
9095edd16368SStephen M. Cameron static void hpsa_shutdown(struct pci_dev *pdev)
9096edd16368SStephen M. Cameron {
9097edd16368SStephen M. Cameron 	struct ctlr_info *h;
9098edd16368SStephen M. Cameron 
9099edd16368SStephen M. Cameron 	h = pci_get_drvdata(pdev);
9100edd16368SStephen M. Cameron 	/* Turn board interrupts off  and send the flush cache command
9101edd16368SStephen M. Cameron 	 * sendcmd will turn off interrupt, and send the flush...
9102edd16368SStephen M. Cameron 	 * To write all data in the battery backed cache to disks
9103edd16368SStephen M. Cameron 	 */
9104edd16368SStephen M. Cameron 	hpsa_flush_cache(h);
9105edd16368SStephen M. Cameron 	h->access.set_intr_mask(h, HPSA_INTR_OFF);
9106105a3dbcSRobert Elliott 	hpsa_free_irqs(h);			/* init_one 4 */
9107cc64c817SRobert Elliott 	hpsa_disable_interrupt_mode(h);		/* pci_init 2 */
9108edd16368SStephen M. Cameron }
9109edd16368SStephen M. Cameron 
91106f039790SGreg Kroah-Hartman static void hpsa_free_device_info(struct ctlr_info *h)
911155e14e76SStephen M. Cameron {
911255e14e76SStephen M. Cameron 	int i;
911355e14e76SStephen M. Cameron 
9114105a3dbcSRobert Elliott 	for (i = 0; i < h->ndevices; i++) {
911555e14e76SStephen M. Cameron 		kfree(h->dev[i]);
9116105a3dbcSRobert Elliott 		h->dev[i] = NULL;
9117105a3dbcSRobert Elliott 	}
911855e14e76SStephen M. Cameron }
911955e14e76SStephen M. Cameron 
91206f039790SGreg Kroah-Hartman static void hpsa_remove_one(struct pci_dev *pdev)
9121edd16368SStephen M. Cameron {
9122edd16368SStephen M. Cameron 	struct ctlr_info *h;
91238a98db73SStephen M. Cameron 	unsigned long flags;
9124edd16368SStephen M. Cameron 
9125edd16368SStephen M. Cameron 	if (pci_get_drvdata(pdev) == NULL) {
9126edd16368SStephen M. Cameron 		dev_err(&pdev->dev, "unable to remove device\n");
9127edd16368SStephen M. Cameron 		return;
9128edd16368SStephen M. Cameron 	}
9129edd16368SStephen M. Cameron 	h = pci_get_drvdata(pdev);
91308a98db73SStephen M. Cameron 
91318a98db73SStephen M. Cameron 	/* Get rid of any controller monitoring work items */
91328a98db73SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
91338a98db73SStephen M. Cameron 	h->remove_in_progress = 1;
91348a98db73SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
91356636e7f4SDon Brace 	cancel_delayed_work_sync(&h->monitor_ctlr_work);
91366636e7f4SDon Brace 	cancel_delayed_work_sync(&h->rescan_ctlr_work);
91376636e7f4SDon Brace 	destroy_workqueue(h->rescan_ctlr_wq);
91386636e7f4SDon Brace 	destroy_workqueue(h->resubmit_wq);
9139cc64c817SRobert Elliott 
91402d041306SDon Brace 	/*
91412d041306SDon Brace 	 * Call before disabling interrupts.
91422d041306SDon Brace 	 * scsi_remove_host can trigger I/O operations especially
91432d041306SDon Brace 	 * when multipath is enabled. There can be SYNCHRONIZE CACHE
91442d041306SDon Brace 	 * operations which cannot complete and will hang the system.
91452d041306SDon Brace 	 */
91462d041306SDon Brace 	if (h->scsi_host)
91472d041306SDon Brace 		scsi_remove_host(h->scsi_host);		/* init_one 8 */
9148105a3dbcSRobert Elliott 	/* includes hpsa_free_irqs - init_one 4 */
9149195f2c65SRobert Elliott 	/* includes hpsa_disable_interrupt_mode - pci_init 2 */
9150edd16368SStephen M. Cameron 	hpsa_shutdown(pdev);
9151cc64c817SRobert Elliott 
9152105a3dbcSRobert Elliott 	hpsa_free_device_info(h);		/* scan */
9153105a3dbcSRobert Elliott 
91542946e82bSRobert Elliott 	kfree(h->hba_inquiry_data);			/* init_one 10 */
91552946e82bSRobert Elliott 	h->hba_inquiry_data = NULL;			/* init_one 10 */
91562946e82bSRobert Elliott 	hpsa_free_ioaccel2_sg_chain_blocks(h);
9157105a3dbcSRobert Elliott 	hpsa_free_performant_mode(h);			/* init_one 7 */
9158105a3dbcSRobert Elliott 	hpsa_free_sg_chain_blocks(h);			/* init_one 6 */
91591fb7c98aSRobert Elliott 	hpsa_free_cmd_pool(h);				/* init_one 5 */
916034592254SScott Teel 	kfree(h->lastlogicals);
9161105a3dbcSRobert Elliott 
9162105a3dbcSRobert Elliott 	/* hpsa_free_irqs already called via hpsa_shutdown init_one 4 */
9163195f2c65SRobert Elliott 
91642946e82bSRobert Elliott 	scsi_host_put(h->scsi_host);			/* init_one 3 */
91652946e82bSRobert Elliott 	h->scsi_host = NULL;				/* init_one 3 */
91662946e82bSRobert Elliott 
9167195f2c65SRobert Elliott 	/* includes hpsa_disable_interrupt_mode - pci_init 2 */
91682946e82bSRobert Elliott 	hpsa_free_pci_init(h);				/* init_one 2.5 */
9169195f2c65SRobert Elliott 
9170105a3dbcSRobert Elliott 	free_percpu(h->lockup_detected);		/* init_one 2 */
9171105a3dbcSRobert Elliott 	h->lockup_detected = NULL;			/* init_one 2 */
9172105a3dbcSRobert Elliott 	/* (void) pci_disable_pcie_error_reporting(pdev); */	/* init_one 1 */
9173d04e62b9SKevin Barnett 
9174d04e62b9SKevin Barnett 	hpsa_delete_sas_host(h);
9175d04e62b9SKevin Barnett 
9176105a3dbcSRobert Elliott 	kfree(h);					/* init_one 1 */
9177edd16368SStephen M. Cameron }
9178edd16368SStephen M. Cameron 
9179edd16368SStephen M. Cameron static int hpsa_suspend(__attribute__((unused)) struct pci_dev *pdev,
9180edd16368SStephen M. Cameron 	__attribute__((unused)) pm_message_t state)
9181edd16368SStephen M. Cameron {
9182edd16368SStephen M. Cameron 	return -ENOSYS;
9183edd16368SStephen M. Cameron }
9184edd16368SStephen M. Cameron 
9185edd16368SStephen M. Cameron static int hpsa_resume(__attribute__((unused)) struct pci_dev *pdev)
9186edd16368SStephen M. Cameron {
9187edd16368SStephen M. Cameron 	return -ENOSYS;
9188edd16368SStephen M. Cameron }
9189edd16368SStephen M. Cameron 
9190edd16368SStephen M. Cameron static struct pci_driver hpsa_pci_driver = {
9191f79cfec6SStephen M. Cameron 	.name = HPSA,
9192edd16368SStephen M. Cameron 	.probe = hpsa_init_one,
91936f039790SGreg Kroah-Hartman 	.remove = hpsa_remove_one,
9194edd16368SStephen M. Cameron 	.id_table = hpsa_pci_device_id,	/* id_table */
9195edd16368SStephen M. Cameron 	.shutdown = hpsa_shutdown,
9196edd16368SStephen M. Cameron 	.suspend = hpsa_suspend,
9197edd16368SStephen M. Cameron 	.resume = hpsa_resume,
9198edd16368SStephen M. Cameron };
9199edd16368SStephen M. Cameron 
9200303932fdSDon Brace /* Fill in bucket_map[], given nsgs (the max number of
9201303932fdSDon Brace  * scatter gather elements supported) and bucket[],
9202303932fdSDon Brace  * which is an array of 8 integers.  The bucket[] array
9203303932fdSDon Brace  * contains 8 different DMA transfer sizes (in 16
9204303932fdSDon Brace  * byte increments) which the controller uses to fetch
9205303932fdSDon Brace  * commands.  This function fills in bucket_map[], which
9206303932fdSDon Brace  * maps a given number of scatter gather elements to one of
9207303932fdSDon Brace  * the 8 DMA transfer sizes.  The point of it is to allow the
9208303932fdSDon Brace  * controller to only do as much DMA as needed to fetch the
9209303932fdSDon Brace  * command, with the DMA transfer size encoded in the lower
9210303932fdSDon Brace  * bits of the command address.
9211303932fdSDon Brace  */
9212303932fdSDon Brace static void  calc_bucket_map(int bucket[], int num_buckets,
92132b08b3e9SDon Brace 	int nsgs, int min_blocks, u32 *bucket_map)
9214303932fdSDon Brace {
9215303932fdSDon Brace 	int i, j, b, size;
9216303932fdSDon Brace 
9217303932fdSDon Brace 	/* Note, bucket_map must have nsgs+1 entries. */
9218303932fdSDon Brace 	for (i = 0; i <= nsgs; i++) {
9219303932fdSDon Brace 		/* Compute size of a command with i SG entries */
9220e1f7de0cSMatt Gates 		size = i + min_blocks;
9221303932fdSDon Brace 		b = num_buckets; /* Assume the biggest bucket */
9222303932fdSDon Brace 		/* Find the bucket that is just big enough */
9223e1f7de0cSMatt Gates 		for (j = 0; j < num_buckets; j++) {
9224303932fdSDon Brace 			if (bucket[j] >= size) {
9225303932fdSDon Brace 				b = j;
9226303932fdSDon Brace 				break;
9227303932fdSDon Brace 			}
9228303932fdSDon Brace 		}
9229303932fdSDon Brace 		/* for a command with i SG entries, use bucket b. */
9230303932fdSDon Brace 		bucket_map[i] = b;
9231303932fdSDon Brace 	}
9232303932fdSDon Brace }
9233303932fdSDon Brace 
9234105a3dbcSRobert Elliott /*
9235105a3dbcSRobert Elliott  * return -ENODEV on err, 0 on success (or no action)
9236105a3dbcSRobert Elliott  * allocates numerous items that must be freed later
9237105a3dbcSRobert Elliott  */
9238c706a795SRobert Elliott static int hpsa_enter_performant_mode(struct ctlr_info *h, u32 trans_support)
9239303932fdSDon Brace {
92406c311b57SStephen M. Cameron 	int i;
92416c311b57SStephen M. Cameron 	unsigned long register_value;
9242e1f7de0cSMatt Gates 	unsigned long transMethod = CFGTBL_Trans_Performant |
9243e1f7de0cSMatt Gates 			(trans_support & CFGTBL_Trans_use_short_tags) |
9244e1f7de0cSMatt Gates 				CFGTBL_Trans_enable_directed_msix |
9245b9af4937SStephen M. Cameron 			(trans_support & (CFGTBL_Trans_io_accel1 |
9246b9af4937SStephen M. Cameron 				CFGTBL_Trans_io_accel2));
9247e1f7de0cSMatt Gates 	struct access_method access = SA5_performant_access;
9248def342bdSStephen M. Cameron 
9249def342bdSStephen M. Cameron 	/* This is a bit complicated.  There are 8 registers on
9250def342bdSStephen M. Cameron 	 * the controller which we write to to tell it 8 different
9251def342bdSStephen M. Cameron 	 * sizes of commands which there may be.  It's a way of
9252def342bdSStephen M. Cameron 	 * reducing the DMA done to fetch each command.  Encoded into
9253def342bdSStephen M. Cameron 	 * each command's tag are 3 bits which communicate to the controller
9254def342bdSStephen M. Cameron 	 * which of the eight sizes that command fits within.  The size of
9255def342bdSStephen M. Cameron 	 * each command depends on how many scatter gather entries there are.
9256def342bdSStephen M. Cameron 	 * Each SG entry requires 16 bytes.  The eight registers are programmed
9257def342bdSStephen M. Cameron 	 * with the number of 16-byte blocks a command of that size requires.
9258def342bdSStephen M. Cameron 	 * The smallest command possible requires 5 such 16 byte blocks.
9259d66ae08bSStephen M. Cameron 	 * the largest command possible requires SG_ENTRIES_IN_CMD + 4 16-byte
9260def342bdSStephen M. Cameron 	 * blocks.  Note, this only extends to the SG entries contained
9261def342bdSStephen M. Cameron 	 * within the command block, and does not extend to chained blocks
9262def342bdSStephen M. Cameron 	 * of SG elements.   bft[] contains the eight values we write to
9263def342bdSStephen M. Cameron 	 * the registers.  They are not evenly distributed, but have more
9264def342bdSStephen M. Cameron 	 * sizes for small commands, and fewer sizes for larger commands.
9265def342bdSStephen M. Cameron 	 */
9266d66ae08bSStephen M. Cameron 	int bft[8] = {5, 6, 8, 10, 12, 20, 28, SG_ENTRIES_IN_CMD + 4};
9267b9af4937SStephen M. Cameron #define MIN_IOACCEL2_BFT_ENTRY 5
9268b9af4937SStephen M. Cameron #define HPSA_IOACCEL2_HEADER_SZ 4
9269b9af4937SStephen M. Cameron 	int bft2[16] = {MIN_IOACCEL2_BFT_ENTRY, 6, 7, 8, 9, 10, 11, 12,
9270b9af4937SStephen M. Cameron 			13, 14, 15, 16, 17, 18, 19,
9271b9af4937SStephen M. Cameron 			HPSA_IOACCEL2_HEADER_SZ + IOACCEL2_MAXSGENTRIES};
9272b9af4937SStephen M. Cameron 	BUILD_BUG_ON(ARRAY_SIZE(bft2) != 16);
9273b9af4937SStephen M. Cameron 	BUILD_BUG_ON(ARRAY_SIZE(bft) != 8);
9274b9af4937SStephen M. Cameron 	BUILD_BUG_ON(offsetof(struct io_accel2_cmd, sg) >
9275b9af4937SStephen M. Cameron 				 16 * MIN_IOACCEL2_BFT_ENTRY);
9276b9af4937SStephen M. Cameron 	BUILD_BUG_ON(sizeof(struct ioaccel2_sg_element) != 16);
9277d66ae08bSStephen M. Cameron 	BUILD_BUG_ON(28 > SG_ENTRIES_IN_CMD + 4);
9278303932fdSDon Brace 	/*  5 = 1 s/g entry or 4k
9279303932fdSDon Brace 	 *  6 = 2 s/g entry or 8k
9280303932fdSDon Brace 	 *  8 = 4 s/g entry or 16k
9281303932fdSDon Brace 	 * 10 = 6 s/g entry or 24k
9282303932fdSDon Brace 	 */
9283303932fdSDon Brace 
9284b3a52e79SStephen M. Cameron 	/* If the controller supports either ioaccel method then
9285b3a52e79SStephen M. Cameron 	 * we can also use the RAID stack submit path that does not
9286b3a52e79SStephen M. Cameron 	 * perform the superfluous readl() after each command submission.
9287b3a52e79SStephen M. Cameron 	 */
9288b3a52e79SStephen M. Cameron 	if (trans_support & (CFGTBL_Trans_io_accel1 | CFGTBL_Trans_io_accel2))
9289b3a52e79SStephen M. Cameron 		access = SA5_performant_access_no_read;
9290b3a52e79SStephen M. Cameron 
9291303932fdSDon Brace 	/* Controller spec: zero out this buffer. */
9292072b0518SStephen M. Cameron 	for (i = 0; i < h->nreply_queues; i++)
9293072b0518SStephen M. Cameron 		memset(h->reply_queue[i].head, 0, h->reply_queue_size);
9294303932fdSDon Brace 
9295d66ae08bSStephen M. Cameron 	bft[7] = SG_ENTRIES_IN_CMD + 4;
9296d66ae08bSStephen M. Cameron 	calc_bucket_map(bft, ARRAY_SIZE(bft),
9297e1f7de0cSMatt Gates 				SG_ENTRIES_IN_CMD, 4, h->blockFetchTable);
9298303932fdSDon Brace 	for (i = 0; i < 8; i++)
9299303932fdSDon Brace 		writel(bft[i], &h->transtable->BlockFetch[i]);
9300303932fdSDon Brace 
9301303932fdSDon Brace 	/* size of controller ring buffer */
9302303932fdSDon Brace 	writel(h->max_commands, &h->transtable->RepQSize);
9303254f796bSMatt Gates 	writel(h->nreply_queues, &h->transtable->RepQCount);
9304303932fdSDon Brace 	writel(0, &h->transtable->RepQCtrAddrLow32);
9305303932fdSDon Brace 	writel(0, &h->transtable->RepQCtrAddrHigh32);
9306254f796bSMatt Gates 
9307254f796bSMatt Gates 	for (i = 0; i < h->nreply_queues; i++) {
9308254f796bSMatt Gates 		writel(0, &h->transtable->RepQAddr[i].upper);
9309072b0518SStephen M. Cameron 		writel(h->reply_queue[i].busaddr,
9310254f796bSMatt Gates 			&h->transtable->RepQAddr[i].lower);
9311254f796bSMatt Gates 	}
9312254f796bSMatt Gates 
9313b9af4937SStephen M. Cameron 	writel(0, &h->cfgtable->HostWrite.command_pool_addr_hi);
9314e1f7de0cSMatt Gates 	writel(transMethod, &(h->cfgtable->HostWrite.TransportRequest));
9315e1f7de0cSMatt Gates 	/*
9316e1f7de0cSMatt Gates 	 * enable outbound interrupt coalescing in accelerator mode;
9317e1f7de0cSMatt Gates 	 */
9318e1f7de0cSMatt Gates 	if (trans_support & CFGTBL_Trans_io_accel1) {
9319e1f7de0cSMatt Gates 		access = SA5_ioaccel_mode1_access;
9320e1f7de0cSMatt Gates 		writel(10, &h->cfgtable->HostWrite.CoalIntDelay);
9321e1f7de0cSMatt Gates 		writel(4, &h->cfgtable->HostWrite.CoalIntCount);
932296b6ce4eSDon Brace 	} else
932396b6ce4eSDon Brace 		if (trans_support & CFGTBL_Trans_io_accel2)
9324c349775eSScott Teel 			access = SA5_ioaccel_mode2_access;
9325303932fdSDon Brace 	writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL);
9326c706a795SRobert Elliott 	if (hpsa_wait_for_mode_change_ack(h)) {
9327c706a795SRobert Elliott 		dev_err(&h->pdev->dev,
9328c706a795SRobert Elliott 			"performant mode problem - doorbell timeout\n");
9329c706a795SRobert Elliott 		return -ENODEV;
9330c706a795SRobert Elliott 	}
9331303932fdSDon Brace 	register_value = readl(&(h->cfgtable->TransportActive));
9332303932fdSDon Brace 	if (!(register_value & CFGTBL_Trans_Performant)) {
9333050f7147SStephen Cameron 		dev_err(&h->pdev->dev,
9334050f7147SStephen Cameron 			"performant mode problem - transport not active\n");
9335c706a795SRobert Elliott 		return -ENODEV;
9336303932fdSDon Brace 	}
9337960a30e7SStephen M. Cameron 	/* Change the access methods to the performant access methods */
9338e1f7de0cSMatt Gates 	h->access = access;
9339e1f7de0cSMatt Gates 	h->transMethod = transMethod;
9340e1f7de0cSMatt Gates 
9341b9af4937SStephen M. Cameron 	if (!((trans_support & CFGTBL_Trans_io_accel1) ||
9342b9af4937SStephen M. Cameron 		(trans_support & CFGTBL_Trans_io_accel2)))
9343c706a795SRobert Elliott 		return 0;
9344e1f7de0cSMatt Gates 
9345b9af4937SStephen M. Cameron 	if (trans_support & CFGTBL_Trans_io_accel1) {
9346e1f7de0cSMatt Gates 		/* Set up I/O accelerator mode */
9347e1f7de0cSMatt Gates 		for (i = 0; i < h->nreply_queues; i++) {
9348e1f7de0cSMatt Gates 			writel(i, h->vaddr + IOACCEL_MODE1_REPLY_QUEUE_INDEX);
9349e1f7de0cSMatt Gates 			h->reply_queue[i].current_entry =
9350e1f7de0cSMatt Gates 				readl(h->vaddr + IOACCEL_MODE1_PRODUCER_INDEX);
9351e1f7de0cSMatt Gates 		}
9352283b4a9bSStephen M. Cameron 		bft[7] = h->ioaccel_maxsg + 8;
9353283b4a9bSStephen M. Cameron 		calc_bucket_map(bft, ARRAY_SIZE(bft), h->ioaccel_maxsg, 8,
9354e1f7de0cSMatt Gates 				h->ioaccel1_blockFetchTable);
9355e1f7de0cSMatt Gates 
9356e1f7de0cSMatt Gates 		/* initialize all reply queue entries to unused */
9357072b0518SStephen M. Cameron 		for (i = 0; i < h->nreply_queues; i++)
9358072b0518SStephen M. Cameron 			memset(h->reply_queue[i].head,
9359072b0518SStephen M. Cameron 				(u8) IOACCEL_MODE1_REPLY_UNUSED,
9360072b0518SStephen M. Cameron 				h->reply_queue_size);
9361e1f7de0cSMatt Gates 
9362e1f7de0cSMatt Gates 		/* set all the constant fields in the accelerator command
9363e1f7de0cSMatt Gates 		 * frames once at init time to save CPU cycles later.
9364e1f7de0cSMatt Gates 		 */
9365e1f7de0cSMatt Gates 		for (i = 0; i < h->nr_cmds; i++) {
9366e1f7de0cSMatt Gates 			struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[i];
9367e1f7de0cSMatt Gates 
9368e1f7de0cSMatt Gates 			cp->function = IOACCEL1_FUNCTION_SCSIIO;
9369e1f7de0cSMatt Gates 			cp->err_info = (u32) (h->errinfo_pool_dhandle +
9370e1f7de0cSMatt Gates 					(i * sizeof(struct ErrorInfo)));
9371e1f7de0cSMatt Gates 			cp->err_info_len = sizeof(struct ErrorInfo);
9372e1f7de0cSMatt Gates 			cp->sgl_offset = IOACCEL1_SGLOFFSET;
93732b08b3e9SDon Brace 			cp->host_context_flags =
93742b08b3e9SDon Brace 				cpu_to_le16(IOACCEL1_HCFLAGS_CISS_FORMAT);
9375e1f7de0cSMatt Gates 			cp->timeout_sec = 0;
9376e1f7de0cSMatt Gates 			cp->ReplyQueue = 0;
937750a0decfSStephen M. Cameron 			cp->tag =
9378f2405db8SDon Brace 				cpu_to_le64((i << DIRECT_LOOKUP_SHIFT));
937950a0decfSStephen M. Cameron 			cp->host_addr =
938050a0decfSStephen M. Cameron 				cpu_to_le64(h->ioaccel_cmd_pool_dhandle +
9381e1f7de0cSMatt Gates 					(i * sizeof(struct io_accel1_cmd)));
9382e1f7de0cSMatt Gates 		}
9383b9af4937SStephen M. Cameron 	} else if (trans_support & CFGTBL_Trans_io_accel2) {
9384b9af4937SStephen M. Cameron 		u64 cfg_offset, cfg_base_addr_index;
9385b9af4937SStephen M. Cameron 		u32 bft2_offset, cfg_base_addr;
9386b9af4937SStephen M. Cameron 		int rc;
9387b9af4937SStephen M. Cameron 
9388b9af4937SStephen M. Cameron 		rc = hpsa_find_cfg_addrs(h->pdev, h->vaddr, &cfg_base_addr,
9389b9af4937SStephen M. Cameron 			&cfg_base_addr_index, &cfg_offset);
9390b9af4937SStephen M. Cameron 		BUILD_BUG_ON(offsetof(struct io_accel2_cmd, sg) != 64);
9391b9af4937SStephen M. Cameron 		bft2[15] = h->ioaccel_maxsg + HPSA_IOACCEL2_HEADER_SZ;
9392b9af4937SStephen M. Cameron 		calc_bucket_map(bft2, ARRAY_SIZE(bft2), h->ioaccel_maxsg,
9393b9af4937SStephen M. Cameron 				4, h->ioaccel2_blockFetchTable);
9394b9af4937SStephen M. Cameron 		bft2_offset = readl(&h->cfgtable->io_accel_request_size_offset);
9395b9af4937SStephen M. Cameron 		BUILD_BUG_ON(offsetof(struct CfgTable,
9396b9af4937SStephen M. Cameron 				io_accel_request_size_offset) != 0xb8);
9397b9af4937SStephen M. Cameron 		h->ioaccel2_bft2_regs =
9398b9af4937SStephen M. Cameron 			remap_pci_mem(pci_resource_start(h->pdev,
9399b9af4937SStephen M. Cameron 					cfg_base_addr_index) +
9400b9af4937SStephen M. Cameron 					cfg_offset + bft2_offset,
9401b9af4937SStephen M. Cameron 					ARRAY_SIZE(bft2) *
9402b9af4937SStephen M. Cameron 					sizeof(*h->ioaccel2_bft2_regs));
9403b9af4937SStephen M. Cameron 		for (i = 0; i < ARRAY_SIZE(bft2); i++)
9404b9af4937SStephen M. Cameron 			writel(bft2[i], &h->ioaccel2_bft2_regs[i]);
9405b9af4937SStephen M. Cameron 	}
9406b9af4937SStephen M. Cameron 	writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL);
9407c706a795SRobert Elliott 	if (hpsa_wait_for_mode_change_ack(h)) {
9408c706a795SRobert Elliott 		dev_err(&h->pdev->dev,
9409c706a795SRobert Elliott 			"performant mode problem - enabling ioaccel mode\n");
9410c706a795SRobert Elliott 		return -ENODEV;
9411c706a795SRobert Elliott 	}
9412c706a795SRobert Elliott 	return 0;
9413e1f7de0cSMatt Gates }
9414e1f7de0cSMatt Gates 
94151fb7c98aSRobert Elliott /* Free ioaccel1 mode command blocks and block fetch table */
94161fb7c98aSRobert Elliott static void hpsa_free_ioaccel1_cmd_and_bft(struct ctlr_info *h)
94171fb7c98aSRobert Elliott {
9418105a3dbcSRobert Elliott 	if (h->ioaccel_cmd_pool) {
94191fb7c98aSRobert Elliott 		pci_free_consistent(h->pdev,
94201fb7c98aSRobert Elliott 			h->nr_cmds * sizeof(*h->ioaccel_cmd_pool),
94211fb7c98aSRobert Elliott 			h->ioaccel_cmd_pool,
94221fb7c98aSRobert Elliott 			h->ioaccel_cmd_pool_dhandle);
9423105a3dbcSRobert Elliott 		h->ioaccel_cmd_pool = NULL;
9424105a3dbcSRobert Elliott 		h->ioaccel_cmd_pool_dhandle = 0;
9425105a3dbcSRobert Elliott 	}
94261fb7c98aSRobert Elliott 	kfree(h->ioaccel1_blockFetchTable);
9427105a3dbcSRobert Elliott 	h->ioaccel1_blockFetchTable = NULL;
94281fb7c98aSRobert Elliott }
94291fb7c98aSRobert Elliott 
9430d37ffbe4SRobert Elliott /* Allocate ioaccel1 mode command blocks and block fetch table */
9431d37ffbe4SRobert Elliott static int hpsa_alloc_ioaccel1_cmd_and_bft(struct ctlr_info *h)
9432e1f7de0cSMatt Gates {
9433283b4a9bSStephen M. Cameron 	h->ioaccel_maxsg =
9434283b4a9bSStephen M. Cameron 		readl(&(h->cfgtable->io_accel_max_embedded_sg_count));
9435283b4a9bSStephen M. Cameron 	if (h->ioaccel_maxsg > IOACCEL1_MAXSGENTRIES)
9436283b4a9bSStephen M. Cameron 		h->ioaccel_maxsg = IOACCEL1_MAXSGENTRIES;
9437283b4a9bSStephen M. Cameron 
9438e1f7de0cSMatt Gates 	/* Command structures must be aligned on a 128-byte boundary
9439e1f7de0cSMatt Gates 	 * because the 7 lower bits of the address are used by the
9440e1f7de0cSMatt Gates 	 * hardware.
9441e1f7de0cSMatt Gates 	 */
9442e1f7de0cSMatt Gates 	BUILD_BUG_ON(sizeof(struct io_accel1_cmd) %
9443e1f7de0cSMatt Gates 			IOACCEL1_COMMANDLIST_ALIGNMENT);
9444e1f7de0cSMatt Gates 	h->ioaccel_cmd_pool =
9445e1f7de0cSMatt Gates 		pci_alloc_consistent(h->pdev,
9446e1f7de0cSMatt Gates 			h->nr_cmds * sizeof(*h->ioaccel_cmd_pool),
9447e1f7de0cSMatt Gates 			&(h->ioaccel_cmd_pool_dhandle));
9448e1f7de0cSMatt Gates 
9449e1f7de0cSMatt Gates 	h->ioaccel1_blockFetchTable =
9450283b4a9bSStephen M. Cameron 		kmalloc(((h->ioaccel_maxsg + 1) *
9451e1f7de0cSMatt Gates 				sizeof(u32)), GFP_KERNEL);
9452e1f7de0cSMatt Gates 
9453e1f7de0cSMatt Gates 	if ((h->ioaccel_cmd_pool == NULL) ||
9454e1f7de0cSMatt Gates 		(h->ioaccel1_blockFetchTable == NULL))
9455e1f7de0cSMatt Gates 		goto clean_up;
9456e1f7de0cSMatt Gates 
9457e1f7de0cSMatt Gates 	memset(h->ioaccel_cmd_pool, 0,
9458e1f7de0cSMatt Gates 		h->nr_cmds * sizeof(*h->ioaccel_cmd_pool));
9459e1f7de0cSMatt Gates 	return 0;
9460e1f7de0cSMatt Gates 
9461e1f7de0cSMatt Gates clean_up:
94621fb7c98aSRobert Elliott 	hpsa_free_ioaccel1_cmd_and_bft(h);
94632dd02d74SRobert Elliott 	return -ENOMEM;
94646c311b57SStephen M. Cameron }
94656c311b57SStephen M. Cameron 
94661fb7c98aSRobert Elliott /* Free ioaccel2 mode command blocks and block fetch table */
94671fb7c98aSRobert Elliott static void hpsa_free_ioaccel2_cmd_and_bft(struct ctlr_info *h)
94681fb7c98aSRobert Elliott {
9469d9a729f3SWebb Scales 	hpsa_free_ioaccel2_sg_chain_blocks(h);
9470d9a729f3SWebb Scales 
9471105a3dbcSRobert Elliott 	if (h->ioaccel2_cmd_pool) {
94721fb7c98aSRobert Elliott 		pci_free_consistent(h->pdev,
94731fb7c98aSRobert Elliott 			h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool),
94741fb7c98aSRobert Elliott 			h->ioaccel2_cmd_pool,
94751fb7c98aSRobert Elliott 			h->ioaccel2_cmd_pool_dhandle);
9476105a3dbcSRobert Elliott 		h->ioaccel2_cmd_pool = NULL;
9477105a3dbcSRobert Elliott 		h->ioaccel2_cmd_pool_dhandle = 0;
9478105a3dbcSRobert Elliott 	}
94791fb7c98aSRobert Elliott 	kfree(h->ioaccel2_blockFetchTable);
9480105a3dbcSRobert Elliott 	h->ioaccel2_blockFetchTable = NULL;
94811fb7c98aSRobert Elliott }
94821fb7c98aSRobert Elliott 
9483d37ffbe4SRobert Elliott /* Allocate ioaccel2 mode command blocks and block fetch table */
9484d37ffbe4SRobert Elliott static int hpsa_alloc_ioaccel2_cmd_and_bft(struct ctlr_info *h)
9485aca9012aSStephen M. Cameron {
9486d9a729f3SWebb Scales 	int rc;
9487d9a729f3SWebb Scales 
9488aca9012aSStephen M. Cameron 	/* Allocate ioaccel2 mode command blocks and block fetch table */
9489aca9012aSStephen M. Cameron 
9490aca9012aSStephen M. Cameron 	h->ioaccel_maxsg =
9491aca9012aSStephen M. Cameron 		readl(&(h->cfgtable->io_accel_max_embedded_sg_count));
9492aca9012aSStephen M. Cameron 	if (h->ioaccel_maxsg > IOACCEL2_MAXSGENTRIES)
9493aca9012aSStephen M. Cameron 		h->ioaccel_maxsg = IOACCEL2_MAXSGENTRIES;
9494aca9012aSStephen M. Cameron 
9495aca9012aSStephen M. Cameron 	BUILD_BUG_ON(sizeof(struct io_accel2_cmd) %
9496aca9012aSStephen M. Cameron 			IOACCEL2_COMMANDLIST_ALIGNMENT);
9497aca9012aSStephen M. Cameron 	h->ioaccel2_cmd_pool =
9498aca9012aSStephen M. Cameron 		pci_alloc_consistent(h->pdev,
9499aca9012aSStephen M. Cameron 			h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool),
9500aca9012aSStephen M. Cameron 			&(h->ioaccel2_cmd_pool_dhandle));
9501aca9012aSStephen M. Cameron 
9502aca9012aSStephen M. Cameron 	h->ioaccel2_blockFetchTable =
9503aca9012aSStephen M. Cameron 		kmalloc(((h->ioaccel_maxsg + 1) *
9504aca9012aSStephen M. Cameron 				sizeof(u32)), GFP_KERNEL);
9505aca9012aSStephen M. Cameron 
9506aca9012aSStephen M. Cameron 	if ((h->ioaccel2_cmd_pool == NULL) ||
9507d9a729f3SWebb Scales 		(h->ioaccel2_blockFetchTable == NULL)) {
9508d9a729f3SWebb Scales 		rc = -ENOMEM;
9509d9a729f3SWebb Scales 		goto clean_up;
9510d9a729f3SWebb Scales 	}
9511d9a729f3SWebb Scales 
9512d9a729f3SWebb Scales 	rc = hpsa_allocate_ioaccel2_sg_chain_blocks(h);
9513d9a729f3SWebb Scales 	if (rc)
9514aca9012aSStephen M. Cameron 		goto clean_up;
9515aca9012aSStephen M. Cameron 
9516aca9012aSStephen M. Cameron 	memset(h->ioaccel2_cmd_pool, 0,
9517aca9012aSStephen M. Cameron 		h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool));
9518aca9012aSStephen M. Cameron 	return 0;
9519aca9012aSStephen M. Cameron 
9520aca9012aSStephen M. Cameron clean_up:
95211fb7c98aSRobert Elliott 	hpsa_free_ioaccel2_cmd_and_bft(h);
9522d9a729f3SWebb Scales 	return rc;
9523aca9012aSStephen M. Cameron }
9524aca9012aSStephen M. Cameron 
9525105a3dbcSRobert Elliott /* Free items allocated by hpsa_put_ctlr_into_performant_mode */
9526105a3dbcSRobert Elliott static void hpsa_free_performant_mode(struct ctlr_info *h)
9527105a3dbcSRobert Elliott {
9528105a3dbcSRobert Elliott 	kfree(h->blockFetchTable);
9529105a3dbcSRobert Elliott 	h->blockFetchTable = NULL;
9530105a3dbcSRobert Elliott 	hpsa_free_reply_queues(h);
9531105a3dbcSRobert Elliott 	hpsa_free_ioaccel1_cmd_and_bft(h);
9532105a3dbcSRobert Elliott 	hpsa_free_ioaccel2_cmd_and_bft(h);
9533105a3dbcSRobert Elliott }
9534105a3dbcSRobert Elliott 
9535105a3dbcSRobert Elliott /* return -ENODEV on error, 0 on success (or no action)
9536105a3dbcSRobert Elliott  * allocates numerous items that must be freed later
9537105a3dbcSRobert Elliott  */
9538105a3dbcSRobert Elliott static int hpsa_put_ctlr_into_performant_mode(struct ctlr_info *h)
95396c311b57SStephen M. Cameron {
95406c311b57SStephen M. Cameron 	u32 trans_support;
9541e1f7de0cSMatt Gates 	unsigned long transMethod = CFGTBL_Trans_Performant |
9542e1f7de0cSMatt Gates 					CFGTBL_Trans_use_short_tags;
9543105a3dbcSRobert Elliott 	int i, rc;
95446c311b57SStephen M. Cameron 
954502ec19c8SStephen M. Cameron 	if (hpsa_simple_mode)
9546105a3dbcSRobert Elliott 		return 0;
954702ec19c8SStephen M. Cameron 
954867c99a72Sscameron@beardog.cce.hp.com 	trans_support = readl(&(h->cfgtable->TransportSupport));
954967c99a72Sscameron@beardog.cce.hp.com 	if (!(trans_support & PERFORMANT_MODE))
9550105a3dbcSRobert Elliott 		return 0;
955167c99a72Sscameron@beardog.cce.hp.com 
9552e1f7de0cSMatt Gates 	/* Check for I/O accelerator mode support */
9553e1f7de0cSMatt Gates 	if (trans_support & CFGTBL_Trans_io_accel1) {
9554e1f7de0cSMatt Gates 		transMethod |= CFGTBL_Trans_io_accel1 |
9555e1f7de0cSMatt Gates 				CFGTBL_Trans_enable_directed_msix;
9556105a3dbcSRobert Elliott 		rc = hpsa_alloc_ioaccel1_cmd_and_bft(h);
9557105a3dbcSRobert Elliott 		if (rc)
9558105a3dbcSRobert Elliott 			return rc;
9559105a3dbcSRobert Elliott 	} else if (trans_support & CFGTBL_Trans_io_accel2) {
9560aca9012aSStephen M. Cameron 		transMethod |= CFGTBL_Trans_io_accel2 |
9561aca9012aSStephen M. Cameron 				CFGTBL_Trans_enable_directed_msix;
9562105a3dbcSRobert Elliott 		rc = hpsa_alloc_ioaccel2_cmd_and_bft(h);
9563105a3dbcSRobert Elliott 		if (rc)
9564105a3dbcSRobert Elliott 			return rc;
9565e1f7de0cSMatt Gates 	}
9566e1f7de0cSMatt Gates 
9567bc2bb154SChristoph Hellwig 	h->nreply_queues = h->msix_vectors > 0 ? h->msix_vectors : 1;
9568cba3d38bSStephen M. Cameron 	hpsa_get_max_perf_mode_cmds(h);
95696c311b57SStephen M. Cameron 	/* Performant mode ring buffer and supporting data structures */
9570072b0518SStephen M. Cameron 	h->reply_queue_size = h->max_commands * sizeof(u64);
95716c311b57SStephen M. Cameron 
9572254f796bSMatt Gates 	for (i = 0; i < h->nreply_queues; i++) {
9573072b0518SStephen M. Cameron 		h->reply_queue[i].head = pci_alloc_consistent(h->pdev,
9574072b0518SStephen M. Cameron 						h->reply_queue_size,
9575072b0518SStephen M. Cameron 						&(h->reply_queue[i].busaddr));
9576105a3dbcSRobert Elliott 		if (!h->reply_queue[i].head) {
9577105a3dbcSRobert Elliott 			rc = -ENOMEM;
9578105a3dbcSRobert Elliott 			goto clean1;	/* rq, ioaccel */
9579105a3dbcSRobert Elliott 		}
9580254f796bSMatt Gates 		h->reply_queue[i].size = h->max_commands;
9581254f796bSMatt Gates 		h->reply_queue[i].wraparound = 1;  /* spec: init to 1 */
9582254f796bSMatt Gates 		h->reply_queue[i].current_entry = 0;
9583254f796bSMatt Gates 	}
9584254f796bSMatt Gates 
95856c311b57SStephen M. Cameron 	/* Need a block fetch table for performant mode */
9586d66ae08bSStephen M. Cameron 	h->blockFetchTable = kmalloc(((SG_ENTRIES_IN_CMD + 1) *
95876c311b57SStephen M. Cameron 				sizeof(u32)), GFP_KERNEL);
9588105a3dbcSRobert Elliott 	if (!h->blockFetchTable) {
9589105a3dbcSRobert Elliott 		rc = -ENOMEM;
9590105a3dbcSRobert Elliott 		goto clean1;	/* rq, ioaccel */
9591105a3dbcSRobert Elliott 	}
95926c311b57SStephen M. Cameron 
9593105a3dbcSRobert Elliott 	rc = hpsa_enter_performant_mode(h, trans_support);
9594105a3dbcSRobert Elliott 	if (rc)
9595105a3dbcSRobert Elliott 		goto clean2;	/* bft, rq, ioaccel */
9596105a3dbcSRobert Elliott 	return 0;
9597303932fdSDon Brace 
9598105a3dbcSRobert Elliott clean2:	/* bft, rq, ioaccel */
9599303932fdSDon Brace 	kfree(h->blockFetchTable);
9600105a3dbcSRobert Elliott 	h->blockFetchTable = NULL;
9601105a3dbcSRobert Elliott clean1:	/* rq, ioaccel */
9602105a3dbcSRobert Elliott 	hpsa_free_reply_queues(h);
9603105a3dbcSRobert Elliott 	hpsa_free_ioaccel1_cmd_and_bft(h);
9604105a3dbcSRobert Elliott 	hpsa_free_ioaccel2_cmd_and_bft(h);
9605105a3dbcSRobert Elliott 	return rc;
9606303932fdSDon Brace }
9607303932fdSDon Brace 
960823100dd9SStephen M. Cameron static int is_accelerated_cmd(struct CommandList *c)
960976438d08SStephen M. Cameron {
961023100dd9SStephen M. Cameron 	return c->cmd_type == CMD_IOACCEL1 || c->cmd_type == CMD_IOACCEL2;
961123100dd9SStephen M. Cameron }
961223100dd9SStephen M. Cameron 
961323100dd9SStephen M. Cameron static void hpsa_drain_accel_commands(struct ctlr_info *h)
961423100dd9SStephen M. Cameron {
961523100dd9SStephen M. Cameron 	struct CommandList *c = NULL;
9616f2405db8SDon Brace 	int i, accel_cmds_out;
9617281a7fd0SWebb Scales 	int refcount;
961876438d08SStephen M. Cameron 
9619f2405db8SDon Brace 	do { /* wait for all outstanding ioaccel commands to drain out */
962023100dd9SStephen M. Cameron 		accel_cmds_out = 0;
9621f2405db8SDon Brace 		for (i = 0; i < h->nr_cmds; i++) {
9622f2405db8SDon Brace 			c = h->cmd_pool + i;
9623281a7fd0SWebb Scales 			refcount = atomic_inc_return(&c->refcount);
9624281a7fd0SWebb Scales 			if (refcount > 1) /* Command is allocated */
962523100dd9SStephen M. Cameron 				accel_cmds_out += is_accelerated_cmd(c);
9626281a7fd0SWebb Scales 			cmd_free(h, c);
9627f2405db8SDon Brace 		}
962823100dd9SStephen M. Cameron 		if (accel_cmds_out <= 0)
962976438d08SStephen M. Cameron 			break;
963076438d08SStephen M. Cameron 		msleep(100);
963176438d08SStephen M. Cameron 	} while (1);
963276438d08SStephen M. Cameron }
963376438d08SStephen M. Cameron 
9634d04e62b9SKevin Barnett static struct hpsa_sas_phy *hpsa_alloc_sas_phy(
9635d04e62b9SKevin Barnett 				struct hpsa_sas_port *hpsa_sas_port)
9636d04e62b9SKevin Barnett {
9637d04e62b9SKevin Barnett 	struct hpsa_sas_phy *hpsa_sas_phy;
9638d04e62b9SKevin Barnett 	struct sas_phy *phy;
9639d04e62b9SKevin Barnett 
9640d04e62b9SKevin Barnett 	hpsa_sas_phy = kzalloc(sizeof(*hpsa_sas_phy), GFP_KERNEL);
9641d04e62b9SKevin Barnett 	if (!hpsa_sas_phy)
9642d04e62b9SKevin Barnett 		return NULL;
9643d04e62b9SKevin Barnett 
9644d04e62b9SKevin Barnett 	phy = sas_phy_alloc(hpsa_sas_port->parent_node->parent_dev,
9645d04e62b9SKevin Barnett 		hpsa_sas_port->next_phy_index);
9646d04e62b9SKevin Barnett 	if (!phy) {
9647d04e62b9SKevin Barnett 		kfree(hpsa_sas_phy);
9648d04e62b9SKevin Barnett 		return NULL;
9649d04e62b9SKevin Barnett 	}
9650d04e62b9SKevin Barnett 
9651d04e62b9SKevin Barnett 	hpsa_sas_port->next_phy_index++;
9652d04e62b9SKevin Barnett 	hpsa_sas_phy->phy = phy;
9653d04e62b9SKevin Barnett 	hpsa_sas_phy->parent_port = hpsa_sas_port;
9654d04e62b9SKevin Barnett 
9655d04e62b9SKevin Barnett 	return hpsa_sas_phy;
9656d04e62b9SKevin Barnett }
9657d04e62b9SKevin Barnett 
9658d04e62b9SKevin Barnett static void hpsa_free_sas_phy(struct hpsa_sas_phy *hpsa_sas_phy)
9659d04e62b9SKevin Barnett {
9660d04e62b9SKevin Barnett 	struct sas_phy *phy = hpsa_sas_phy->phy;
9661d04e62b9SKevin Barnett 
9662d04e62b9SKevin Barnett 	sas_port_delete_phy(hpsa_sas_phy->parent_port->port, phy);
9663d04e62b9SKevin Barnett 	sas_phy_free(phy);
9664d04e62b9SKevin Barnett 	if (hpsa_sas_phy->added_to_port)
9665d04e62b9SKevin Barnett 		list_del(&hpsa_sas_phy->phy_list_entry);
9666d04e62b9SKevin Barnett 	kfree(hpsa_sas_phy);
9667d04e62b9SKevin Barnett }
9668d04e62b9SKevin Barnett 
9669d04e62b9SKevin Barnett static int hpsa_sas_port_add_phy(struct hpsa_sas_phy *hpsa_sas_phy)
9670d04e62b9SKevin Barnett {
9671d04e62b9SKevin Barnett 	int rc;
9672d04e62b9SKevin Barnett 	struct hpsa_sas_port *hpsa_sas_port;
9673d04e62b9SKevin Barnett 	struct sas_phy *phy;
9674d04e62b9SKevin Barnett 	struct sas_identify *identify;
9675d04e62b9SKevin Barnett 
9676d04e62b9SKevin Barnett 	hpsa_sas_port = hpsa_sas_phy->parent_port;
9677d04e62b9SKevin Barnett 	phy = hpsa_sas_phy->phy;
9678d04e62b9SKevin Barnett 
9679d04e62b9SKevin Barnett 	identify = &phy->identify;
9680d04e62b9SKevin Barnett 	memset(identify, 0, sizeof(*identify));
9681d04e62b9SKevin Barnett 	identify->sas_address = hpsa_sas_port->sas_address;
9682d04e62b9SKevin Barnett 	identify->device_type = SAS_END_DEVICE;
9683d04e62b9SKevin Barnett 	identify->initiator_port_protocols = SAS_PROTOCOL_STP;
9684d04e62b9SKevin Barnett 	identify->target_port_protocols = SAS_PROTOCOL_STP;
9685d04e62b9SKevin Barnett 	phy->minimum_linkrate_hw = SAS_LINK_RATE_UNKNOWN;
9686d04e62b9SKevin Barnett 	phy->maximum_linkrate_hw = SAS_LINK_RATE_UNKNOWN;
9687d04e62b9SKevin Barnett 	phy->minimum_linkrate = SAS_LINK_RATE_UNKNOWN;
9688d04e62b9SKevin Barnett 	phy->maximum_linkrate = SAS_LINK_RATE_UNKNOWN;
9689d04e62b9SKevin Barnett 	phy->negotiated_linkrate = SAS_LINK_RATE_UNKNOWN;
9690d04e62b9SKevin Barnett 
9691d04e62b9SKevin Barnett 	rc = sas_phy_add(hpsa_sas_phy->phy);
9692d04e62b9SKevin Barnett 	if (rc)
9693d04e62b9SKevin Barnett 		return rc;
9694d04e62b9SKevin Barnett 
9695d04e62b9SKevin Barnett 	sas_port_add_phy(hpsa_sas_port->port, hpsa_sas_phy->phy);
9696d04e62b9SKevin Barnett 	list_add_tail(&hpsa_sas_phy->phy_list_entry,
9697d04e62b9SKevin Barnett 			&hpsa_sas_port->phy_list_head);
9698d04e62b9SKevin Barnett 	hpsa_sas_phy->added_to_port = true;
9699d04e62b9SKevin Barnett 
9700d04e62b9SKevin Barnett 	return 0;
9701d04e62b9SKevin Barnett }
9702d04e62b9SKevin Barnett 
9703d04e62b9SKevin Barnett static int
9704d04e62b9SKevin Barnett 	hpsa_sas_port_add_rphy(struct hpsa_sas_port *hpsa_sas_port,
9705d04e62b9SKevin Barnett 				struct sas_rphy *rphy)
9706d04e62b9SKevin Barnett {
9707d04e62b9SKevin Barnett 	struct sas_identify *identify;
9708d04e62b9SKevin Barnett 
9709d04e62b9SKevin Barnett 	identify = &rphy->identify;
9710d04e62b9SKevin Barnett 	identify->sas_address = hpsa_sas_port->sas_address;
9711d04e62b9SKevin Barnett 	identify->initiator_port_protocols = SAS_PROTOCOL_STP;
9712d04e62b9SKevin Barnett 	identify->target_port_protocols = SAS_PROTOCOL_STP;
9713d04e62b9SKevin Barnett 
9714d04e62b9SKevin Barnett 	return sas_rphy_add(rphy);
9715d04e62b9SKevin Barnett }
9716d04e62b9SKevin Barnett 
9717d04e62b9SKevin Barnett static struct hpsa_sas_port
9718d04e62b9SKevin Barnett 	*hpsa_alloc_sas_port(struct hpsa_sas_node *hpsa_sas_node,
9719d04e62b9SKevin Barnett 				u64 sas_address)
9720d04e62b9SKevin Barnett {
9721d04e62b9SKevin Barnett 	int rc;
9722d04e62b9SKevin Barnett 	struct hpsa_sas_port *hpsa_sas_port;
9723d04e62b9SKevin Barnett 	struct sas_port *port;
9724d04e62b9SKevin Barnett 
9725d04e62b9SKevin Barnett 	hpsa_sas_port = kzalloc(sizeof(*hpsa_sas_port), GFP_KERNEL);
9726d04e62b9SKevin Barnett 	if (!hpsa_sas_port)
9727d04e62b9SKevin Barnett 		return NULL;
9728d04e62b9SKevin Barnett 
9729d04e62b9SKevin Barnett 	INIT_LIST_HEAD(&hpsa_sas_port->phy_list_head);
9730d04e62b9SKevin Barnett 	hpsa_sas_port->parent_node = hpsa_sas_node;
9731d04e62b9SKevin Barnett 
9732d04e62b9SKevin Barnett 	port = sas_port_alloc_num(hpsa_sas_node->parent_dev);
9733d04e62b9SKevin Barnett 	if (!port)
9734d04e62b9SKevin Barnett 		goto free_hpsa_port;
9735d04e62b9SKevin Barnett 
9736d04e62b9SKevin Barnett 	rc = sas_port_add(port);
9737d04e62b9SKevin Barnett 	if (rc)
9738d04e62b9SKevin Barnett 		goto free_sas_port;
9739d04e62b9SKevin Barnett 
9740d04e62b9SKevin Barnett 	hpsa_sas_port->port = port;
9741d04e62b9SKevin Barnett 	hpsa_sas_port->sas_address = sas_address;
9742d04e62b9SKevin Barnett 	list_add_tail(&hpsa_sas_port->port_list_entry,
9743d04e62b9SKevin Barnett 			&hpsa_sas_node->port_list_head);
9744d04e62b9SKevin Barnett 
9745d04e62b9SKevin Barnett 	return hpsa_sas_port;
9746d04e62b9SKevin Barnett 
9747d04e62b9SKevin Barnett free_sas_port:
9748d04e62b9SKevin Barnett 	sas_port_free(port);
9749d04e62b9SKevin Barnett free_hpsa_port:
9750d04e62b9SKevin Barnett 	kfree(hpsa_sas_port);
9751d04e62b9SKevin Barnett 
9752d04e62b9SKevin Barnett 	return NULL;
9753d04e62b9SKevin Barnett }
9754d04e62b9SKevin Barnett 
9755d04e62b9SKevin Barnett static void hpsa_free_sas_port(struct hpsa_sas_port *hpsa_sas_port)
9756d04e62b9SKevin Barnett {
9757d04e62b9SKevin Barnett 	struct hpsa_sas_phy *hpsa_sas_phy;
9758d04e62b9SKevin Barnett 	struct hpsa_sas_phy *next;
9759d04e62b9SKevin Barnett 
9760d04e62b9SKevin Barnett 	list_for_each_entry_safe(hpsa_sas_phy, next,
9761d04e62b9SKevin Barnett 			&hpsa_sas_port->phy_list_head, phy_list_entry)
9762d04e62b9SKevin Barnett 		hpsa_free_sas_phy(hpsa_sas_phy);
9763d04e62b9SKevin Barnett 
9764d04e62b9SKevin Barnett 	sas_port_delete(hpsa_sas_port->port);
9765d04e62b9SKevin Barnett 	list_del(&hpsa_sas_port->port_list_entry);
9766d04e62b9SKevin Barnett 	kfree(hpsa_sas_port);
9767d04e62b9SKevin Barnett }
9768d04e62b9SKevin Barnett 
9769d04e62b9SKevin Barnett static struct hpsa_sas_node *hpsa_alloc_sas_node(struct device *parent_dev)
9770d04e62b9SKevin Barnett {
9771d04e62b9SKevin Barnett 	struct hpsa_sas_node *hpsa_sas_node;
9772d04e62b9SKevin Barnett 
9773d04e62b9SKevin Barnett 	hpsa_sas_node = kzalloc(sizeof(*hpsa_sas_node), GFP_KERNEL);
9774d04e62b9SKevin Barnett 	if (hpsa_sas_node) {
9775d04e62b9SKevin Barnett 		hpsa_sas_node->parent_dev = parent_dev;
9776d04e62b9SKevin Barnett 		INIT_LIST_HEAD(&hpsa_sas_node->port_list_head);
9777d04e62b9SKevin Barnett 	}
9778d04e62b9SKevin Barnett 
9779d04e62b9SKevin Barnett 	return hpsa_sas_node;
9780d04e62b9SKevin Barnett }
9781d04e62b9SKevin Barnett 
9782d04e62b9SKevin Barnett static void hpsa_free_sas_node(struct hpsa_sas_node *hpsa_sas_node)
9783d04e62b9SKevin Barnett {
9784d04e62b9SKevin Barnett 	struct hpsa_sas_port *hpsa_sas_port;
9785d04e62b9SKevin Barnett 	struct hpsa_sas_port *next;
9786d04e62b9SKevin Barnett 
9787d04e62b9SKevin Barnett 	if (!hpsa_sas_node)
9788d04e62b9SKevin Barnett 		return;
9789d04e62b9SKevin Barnett 
9790d04e62b9SKevin Barnett 	list_for_each_entry_safe(hpsa_sas_port, next,
9791d04e62b9SKevin Barnett 			&hpsa_sas_node->port_list_head, port_list_entry)
9792d04e62b9SKevin Barnett 		hpsa_free_sas_port(hpsa_sas_port);
9793d04e62b9SKevin Barnett 
9794d04e62b9SKevin Barnett 	kfree(hpsa_sas_node);
9795d04e62b9SKevin Barnett }
9796d04e62b9SKevin Barnett 
9797d04e62b9SKevin Barnett static struct hpsa_scsi_dev_t
9798d04e62b9SKevin Barnett 	*hpsa_find_device_by_sas_rphy(struct ctlr_info *h,
9799d04e62b9SKevin Barnett 					struct sas_rphy *rphy)
9800d04e62b9SKevin Barnett {
9801d04e62b9SKevin Barnett 	int i;
9802d04e62b9SKevin Barnett 	struct hpsa_scsi_dev_t *device;
9803d04e62b9SKevin Barnett 
9804d04e62b9SKevin Barnett 	for (i = 0; i < h->ndevices; i++) {
9805d04e62b9SKevin Barnett 		device = h->dev[i];
9806d04e62b9SKevin Barnett 		if (!device->sas_port)
9807d04e62b9SKevin Barnett 			continue;
9808d04e62b9SKevin Barnett 		if (device->sas_port->rphy == rphy)
9809d04e62b9SKevin Barnett 			return device;
9810d04e62b9SKevin Barnett 	}
9811d04e62b9SKevin Barnett 
9812d04e62b9SKevin Barnett 	return NULL;
9813d04e62b9SKevin Barnett }
9814d04e62b9SKevin Barnett 
9815d04e62b9SKevin Barnett static int hpsa_add_sas_host(struct ctlr_info *h)
9816d04e62b9SKevin Barnett {
9817d04e62b9SKevin Barnett 	int rc;
9818d04e62b9SKevin Barnett 	struct device *parent_dev;
9819d04e62b9SKevin Barnett 	struct hpsa_sas_node *hpsa_sas_node;
9820d04e62b9SKevin Barnett 	struct hpsa_sas_port *hpsa_sas_port;
9821d04e62b9SKevin Barnett 	struct hpsa_sas_phy *hpsa_sas_phy;
9822d04e62b9SKevin Barnett 
9823d04e62b9SKevin Barnett 	parent_dev = &h->scsi_host->shost_gendev;
9824d04e62b9SKevin Barnett 
9825d04e62b9SKevin Barnett 	hpsa_sas_node = hpsa_alloc_sas_node(parent_dev);
9826d04e62b9SKevin Barnett 	if (!hpsa_sas_node)
9827d04e62b9SKevin Barnett 		return -ENOMEM;
9828d04e62b9SKevin Barnett 
9829d04e62b9SKevin Barnett 	hpsa_sas_port = hpsa_alloc_sas_port(hpsa_sas_node, h->sas_address);
9830d04e62b9SKevin Barnett 	if (!hpsa_sas_port) {
9831d04e62b9SKevin Barnett 		rc = -ENODEV;
9832d04e62b9SKevin Barnett 		goto free_sas_node;
9833d04e62b9SKevin Barnett 	}
9834d04e62b9SKevin Barnett 
9835d04e62b9SKevin Barnett 	hpsa_sas_phy = hpsa_alloc_sas_phy(hpsa_sas_port);
9836d04e62b9SKevin Barnett 	if (!hpsa_sas_phy) {
9837d04e62b9SKevin Barnett 		rc = -ENODEV;
9838d04e62b9SKevin Barnett 		goto free_sas_port;
9839d04e62b9SKevin Barnett 	}
9840d04e62b9SKevin Barnett 
9841d04e62b9SKevin Barnett 	rc = hpsa_sas_port_add_phy(hpsa_sas_phy);
9842d04e62b9SKevin Barnett 	if (rc)
9843d04e62b9SKevin Barnett 		goto free_sas_phy;
9844d04e62b9SKevin Barnett 
9845d04e62b9SKevin Barnett 	h->sas_host = hpsa_sas_node;
9846d04e62b9SKevin Barnett 
9847d04e62b9SKevin Barnett 	return 0;
9848d04e62b9SKevin Barnett 
9849d04e62b9SKevin Barnett free_sas_phy:
9850d04e62b9SKevin Barnett 	hpsa_free_sas_phy(hpsa_sas_phy);
9851d04e62b9SKevin Barnett free_sas_port:
9852d04e62b9SKevin Barnett 	hpsa_free_sas_port(hpsa_sas_port);
9853d04e62b9SKevin Barnett free_sas_node:
9854d04e62b9SKevin Barnett 	hpsa_free_sas_node(hpsa_sas_node);
9855d04e62b9SKevin Barnett 
9856d04e62b9SKevin Barnett 	return rc;
9857d04e62b9SKevin Barnett }
9858d04e62b9SKevin Barnett 
9859d04e62b9SKevin Barnett static void hpsa_delete_sas_host(struct ctlr_info *h)
9860d04e62b9SKevin Barnett {
9861d04e62b9SKevin Barnett 	hpsa_free_sas_node(h->sas_host);
9862d04e62b9SKevin Barnett }
9863d04e62b9SKevin Barnett 
9864d04e62b9SKevin Barnett static int hpsa_add_sas_device(struct hpsa_sas_node *hpsa_sas_node,
9865d04e62b9SKevin Barnett 				struct hpsa_scsi_dev_t *device)
9866d04e62b9SKevin Barnett {
9867d04e62b9SKevin Barnett 	int rc;
9868d04e62b9SKevin Barnett 	struct hpsa_sas_port *hpsa_sas_port;
9869d04e62b9SKevin Barnett 	struct sas_rphy *rphy;
9870d04e62b9SKevin Barnett 
9871d04e62b9SKevin Barnett 	hpsa_sas_port = hpsa_alloc_sas_port(hpsa_sas_node, device->sas_address);
9872d04e62b9SKevin Barnett 	if (!hpsa_sas_port)
9873d04e62b9SKevin Barnett 		return -ENOMEM;
9874d04e62b9SKevin Barnett 
9875d04e62b9SKevin Barnett 	rphy = sas_end_device_alloc(hpsa_sas_port->port);
9876d04e62b9SKevin Barnett 	if (!rphy) {
9877d04e62b9SKevin Barnett 		rc = -ENODEV;
9878d04e62b9SKevin Barnett 		goto free_sas_port;
9879d04e62b9SKevin Barnett 	}
9880d04e62b9SKevin Barnett 
9881d04e62b9SKevin Barnett 	hpsa_sas_port->rphy = rphy;
9882d04e62b9SKevin Barnett 	device->sas_port = hpsa_sas_port;
9883d04e62b9SKevin Barnett 
9884d04e62b9SKevin Barnett 	rc = hpsa_sas_port_add_rphy(hpsa_sas_port, rphy);
9885d04e62b9SKevin Barnett 	if (rc)
9886d04e62b9SKevin Barnett 		goto free_sas_port;
9887d04e62b9SKevin Barnett 
9888d04e62b9SKevin Barnett 	return 0;
9889d04e62b9SKevin Barnett 
9890d04e62b9SKevin Barnett free_sas_port:
9891d04e62b9SKevin Barnett 	hpsa_free_sas_port(hpsa_sas_port);
9892d04e62b9SKevin Barnett 	device->sas_port = NULL;
9893d04e62b9SKevin Barnett 
9894d04e62b9SKevin Barnett 	return rc;
9895d04e62b9SKevin Barnett }
9896d04e62b9SKevin Barnett 
9897d04e62b9SKevin Barnett static void hpsa_remove_sas_device(struct hpsa_scsi_dev_t *device)
9898d04e62b9SKevin Barnett {
9899d04e62b9SKevin Barnett 	if (device->sas_port) {
9900d04e62b9SKevin Barnett 		hpsa_free_sas_port(device->sas_port);
9901d04e62b9SKevin Barnett 		device->sas_port = NULL;
9902d04e62b9SKevin Barnett 	}
9903d04e62b9SKevin Barnett }
9904d04e62b9SKevin Barnett 
9905d04e62b9SKevin Barnett static int
9906d04e62b9SKevin Barnett hpsa_sas_get_linkerrors(struct sas_phy *phy)
9907d04e62b9SKevin Barnett {
9908d04e62b9SKevin Barnett 	return 0;
9909d04e62b9SKevin Barnett }
9910d04e62b9SKevin Barnett 
9911d04e62b9SKevin Barnett static int
9912d04e62b9SKevin Barnett hpsa_sas_get_enclosure_identifier(struct sas_rphy *rphy, u64 *identifier)
9913d04e62b9SKevin Barnett {
9914aa105695SDan Carpenter 	*identifier = 0;
9915d04e62b9SKevin Barnett 	return 0;
9916d04e62b9SKevin Barnett }
9917d04e62b9SKevin Barnett 
9918d04e62b9SKevin Barnett static int
9919d04e62b9SKevin Barnett hpsa_sas_get_bay_identifier(struct sas_rphy *rphy)
9920d04e62b9SKevin Barnett {
9921d04e62b9SKevin Barnett 	return -ENXIO;
9922d04e62b9SKevin Barnett }
9923d04e62b9SKevin Barnett 
9924d04e62b9SKevin Barnett static int
9925d04e62b9SKevin Barnett hpsa_sas_phy_reset(struct sas_phy *phy, int hard_reset)
9926d04e62b9SKevin Barnett {
9927d04e62b9SKevin Barnett 	return 0;
9928d04e62b9SKevin Barnett }
9929d04e62b9SKevin Barnett 
9930d04e62b9SKevin Barnett static int
9931d04e62b9SKevin Barnett hpsa_sas_phy_enable(struct sas_phy *phy, int enable)
9932d04e62b9SKevin Barnett {
9933d04e62b9SKevin Barnett 	return 0;
9934d04e62b9SKevin Barnett }
9935d04e62b9SKevin Barnett 
9936d04e62b9SKevin Barnett static int
9937d04e62b9SKevin Barnett hpsa_sas_phy_setup(struct sas_phy *phy)
9938d04e62b9SKevin Barnett {
9939d04e62b9SKevin Barnett 	return 0;
9940d04e62b9SKevin Barnett }
9941d04e62b9SKevin Barnett 
9942d04e62b9SKevin Barnett static void
9943d04e62b9SKevin Barnett hpsa_sas_phy_release(struct sas_phy *phy)
9944d04e62b9SKevin Barnett {
9945d04e62b9SKevin Barnett }
9946d04e62b9SKevin Barnett 
9947d04e62b9SKevin Barnett static int
9948d04e62b9SKevin Barnett hpsa_sas_phy_speed(struct sas_phy *phy, struct sas_phy_linkrates *rates)
9949d04e62b9SKevin Barnett {
9950d04e62b9SKevin Barnett 	return -EINVAL;
9951d04e62b9SKevin Barnett }
9952d04e62b9SKevin Barnett 
9953d04e62b9SKevin Barnett /* SMP = Serial Management Protocol */
9954d04e62b9SKevin Barnett static int
9955d04e62b9SKevin Barnett hpsa_sas_smp_handler(struct Scsi_Host *shost, struct sas_rphy *rphy,
9956d04e62b9SKevin Barnett struct request *req)
9957d04e62b9SKevin Barnett {
9958d04e62b9SKevin Barnett 	return -EINVAL;
9959d04e62b9SKevin Barnett }
9960d04e62b9SKevin Barnett 
9961d04e62b9SKevin Barnett static struct sas_function_template hpsa_sas_transport_functions = {
9962d04e62b9SKevin Barnett 	.get_linkerrors = hpsa_sas_get_linkerrors,
9963d04e62b9SKevin Barnett 	.get_enclosure_identifier = hpsa_sas_get_enclosure_identifier,
9964d04e62b9SKevin Barnett 	.get_bay_identifier = hpsa_sas_get_bay_identifier,
9965d04e62b9SKevin Barnett 	.phy_reset = hpsa_sas_phy_reset,
9966d04e62b9SKevin Barnett 	.phy_enable = hpsa_sas_phy_enable,
9967d04e62b9SKevin Barnett 	.phy_setup = hpsa_sas_phy_setup,
9968d04e62b9SKevin Barnett 	.phy_release = hpsa_sas_phy_release,
9969d04e62b9SKevin Barnett 	.set_phy_speed = hpsa_sas_phy_speed,
9970d04e62b9SKevin Barnett 	.smp_handler = hpsa_sas_smp_handler,
9971d04e62b9SKevin Barnett };
9972d04e62b9SKevin Barnett 
9973edd16368SStephen M. Cameron /*
9974edd16368SStephen M. Cameron  *  This is it.  Register the PCI driver information for the cards we control
9975edd16368SStephen M. Cameron  *  the OS will call our registered routines when it finds one of our cards.
9976edd16368SStephen M. Cameron  */
9977edd16368SStephen M. Cameron static int __init hpsa_init(void)
9978edd16368SStephen M. Cameron {
9979d04e62b9SKevin Barnett 	int rc;
9980d04e62b9SKevin Barnett 
9981d04e62b9SKevin Barnett 	hpsa_sas_transport_template =
9982d04e62b9SKevin Barnett 		sas_attach_transport(&hpsa_sas_transport_functions);
9983d04e62b9SKevin Barnett 	if (!hpsa_sas_transport_template)
9984d04e62b9SKevin Barnett 		return -ENODEV;
9985d04e62b9SKevin Barnett 
9986d04e62b9SKevin Barnett 	rc = pci_register_driver(&hpsa_pci_driver);
9987d04e62b9SKevin Barnett 
9988d04e62b9SKevin Barnett 	if (rc)
9989d04e62b9SKevin Barnett 		sas_release_transport(hpsa_sas_transport_template);
9990d04e62b9SKevin Barnett 
9991d04e62b9SKevin Barnett 	return rc;
9992edd16368SStephen M. Cameron }
9993edd16368SStephen M. Cameron 
9994edd16368SStephen M. Cameron static void __exit hpsa_cleanup(void)
9995edd16368SStephen M. Cameron {
9996edd16368SStephen M. Cameron 	pci_unregister_driver(&hpsa_pci_driver);
9997d04e62b9SKevin Barnett 	sas_release_transport(hpsa_sas_transport_template);
9998edd16368SStephen M. Cameron }
9999edd16368SStephen M. Cameron 
10000e1f7de0cSMatt Gates static void __attribute__((unused)) verify_offsets(void)
10001e1f7de0cSMatt Gates {
10002e1f7de0cSMatt Gates #define VERIFY_OFFSET(member, offset) \
10003dd0e19f3SScott Teel 	BUILD_BUG_ON(offsetof(struct raid_map_data, member) != offset)
10004dd0e19f3SScott Teel 
10005dd0e19f3SScott Teel 	VERIFY_OFFSET(structure_size, 0);
10006dd0e19f3SScott Teel 	VERIFY_OFFSET(volume_blk_size, 4);
10007dd0e19f3SScott Teel 	VERIFY_OFFSET(volume_blk_cnt, 8);
10008dd0e19f3SScott Teel 	VERIFY_OFFSET(phys_blk_shift, 16);
10009dd0e19f3SScott Teel 	VERIFY_OFFSET(parity_rotation_shift, 17);
10010dd0e19f3SScott Teel 	VERIFY_OFFSET(strip_size, 18);
10011dd0e19f3SScott Teel 	VERIFY_OFFSET(disk_starting_blk, 20);
10012dd0e19f3SScott Teel 	VERIFY_OFFSET(disk_blk_cnt, 28);
10013dd0e19f3SScott Teel 	VERIFY_OFFSET(data_disks_per_row, 36);
10014dd0e19f3SScott Teel 	VERIFY_OFFSET(metadata_disks_per_row, 38);
10015dd0e19f3SScott Teel 	VERIFY_OFFSET(row_cnt, 40);
10016dd0e19f3SScott Teel 	VERIFY_OFFSET(layout_map_count, 42);
10017dd0e19f3SScott Teel 	VERIFY_OFFSET(flags, 44);
10018dd0e19f3SScott Teel 	VERIFY_OFFSET(dekindex, 46);
10019dd0e19f3SScott Teel 	/* VERIFY_OFFSET(reserved, 48 */
10020dd0e19f3SScott Teel 	VERIFY_OFFSET(data, 64);
10021dd0e19f3SScott Teel 
10022dd0e19f3SScott Teel #undef VERIFY_OFFSET
10023dd0e19f3SScott Teel 
10024dd0e19f3SScott Teel #define VERIFY_OFFSET(member, offset) \
10025b66cc250SMike Miller 	BUILD_BUG_ON(offsetof(struct io_accel2_cmd, member) != offset)
10026b66cc250SMike Miller 
10027b66cc250SMike Miller 	VERIFY_OFFSET(IU_type, 0);
10028b66cc250SMike Miller 	VERIFY_OFFSET(direction, 1);
10029b66cc250SMike Miller 	VERIFY_OFFSET(reply_queue, 2);
10030b66cc250SMike Miller 	/* VERIFY_OFFSET(reserved1, 3);  */
10031b66cc250SMike Miller 	VERIFY_OFFSET(scsi_nexus, 4);
10032b66cc250SMike Miller 	VERIFY_OFFSET(Tag, 8);
10033b66cc250SMike Miller 	VERIFY_OFFSET(cdb, 16);
10034b66cc250SMike Miller 	VERIFY_OFFSET(cciss_lun, 32);
10035b66cc250SMike Miller 	VERIFY_OFFSET(data_len, 40);
10036b66cc250SMike Miller 	VERIFY_OFFSET(cmd_priority_task_attr, 44);
10037b66cc250SMike Miller 	VERIFY_OFFSET(sg_count, 45);
10038b66cc250SMike Miller 	/* VERIFY_OFFSET(reserved3 */
10039b66cc250SMike Miller 	VERIFY_OFFSET(err_ptr, 48);
10040b66cc250SMike Miller 	VERIFY_OFFSET(err_len, 56);
10041b66cc250SMike Miller 	/* VERIFY_OFFSET(reserved4  */
10042b66cc250SMike Miller 	VERIFY_OFFSET(sg, 64);
10043b66cc250SMike Miller 
10044b66cc250SMike Miller #undef VERIFY_OFFSET
10045b66cc250SMike Miller 
10046b66cc250SMike Miller #define VERIFY_OFFSET(member, offset) \
10047e1f7de0cSMatt Gates 	BUILD_BUG_ON(offsetof(struct io_accel1_cmd, member) != offset)
10048e1f7de0cSMatt Gates 
10049e1f7de0cSMatt Gates 	VERIFY_OFFSET(dev_handle, 0x00);
10050e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved1, 0x02);
10051e1f7de0cSMatt Gates 	VERIFY_OFFSET(function, 0x03);
10052e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved2, 0x04);
10053e1f7de0cSMatt Gates 	VERIFY_OFFSET(err_info, 0x0C);
10054e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved3, 0x10);
10055e1f7de0cSMatt Gates 	VERIFY_OFFSET(err_info_len, 0x12);
10056e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved4, 0x13);
10057e1f7de0cSMatt Gates 	VERIFY_OFFSET(sgl_offset, 0x14);
10058e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved5, 0x15);
10059e1f7de0cSMatt Gates 	VERIFY_OFFSET(transfer_len, 0x1C);
10060e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved6, 0x20);
10061e1f7de0cSMatt Gates 	VERIFY_OFFSET(io_flags, 0x24);
10062e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved7, 0x26);
10063e1f7de0cSMatt Gates 	VERIFY_OFFSET(LUN, 0x34);
10064e1f7de0cSMatt Gates 	VERIFY_OFFSET(control, 0x3C);
10065e1f7de0cSMatt Gates 	VERIFY_OFFSET(CDB, 0x40);
10066e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved8, 0x50);
10067e1f7de0cSMatt Gates 	VERIFY_OFFSET(host_context_flags, 0x60);
10068e1f7de0cSMatt Gates 	VERIFY_OFFSET(timeout_sec, 0x62);
10069e1f7de0cSMatt Gates 	VERIFY_OFFSET(ReplyQueue, 0x64);
10070e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved9, 0x65);
1007150a0decfSStephen M. Cameron 	VERIFY_OFFSET(tag, 0x68);
10072e1f7de0cSMatt Gates 	VERIFY_OFFSET(host_addr, 0x70);
10073e1f7de0cSMatt Gates 	VERIFY_OFFSET(CISS_LUN, 0x78);
10074e1f7de0cSMatt Gates 	VERIFY_OFFSET(SG, 0x78 + 8);
10075e1f7de0cSMatt Gates #undef VERIFY_OFFSET
10076e1f7de0cSMatt Gates }
10077e1f7de0cSMatt Gates 
10078edd16368SStephen M. Cameron module_init(hpsa_init);
10079edd16368SStephen M. Cameron module_exit(hpsa_cleanup);
10080