xref: /openbmc/linux/drivers/scsi/hpsa.c (revision c2adae44e9161612c89e52d233c83086195f454c)
1edd16368SStephen M. Cameron /*
2edd16368SStephen M. Cameron  *    Disk Array driver for HP Smart Array SAS controllers
31358f6dcSDon Brace  *    Copyright 2014-2015 PMC-Sierra, Inc.
41358f6dcSDon Brace  *    Copyright 2000,2009-2015 Hewlett-Packard Development Company, L.P.
5edd16368SStephen M. Cameron  *
6edd16368SStephen M. Cameron  *    This program is free software; you can redistribute it and/or modify
7edd16368SStephen M. Cameron  *    it under the terms of the GNU General Public License as published by
8edd16368SStephen M. Cameron  *    the Free Software Foundation; version 2 of the License.
9edd16368SStephen M. Cameron  *
10edd16368SStephen M. Cameron  *    This program is distributed in the hope that it will be useful,
11edd16368SStephen M. Cameron  *    but WITHOUT ANY WARRANTY; without even the implied warranty of
12edd16368SStephen M. Cameron  *    MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
13edd16368SStephen M. Cameron  *    NON INFRINGEMENT.  See the GNU General Public License for more details.
14edd16368SStephen M. Cameron  *
151358f6dcSDon Brace  *    Questions/Comments/Bugfixes to storagedev@pmcs.com
16edd16368SStephen M. Cameron  *
17edd16368SStephen M. Cameron  */
18edd16368SStephen M. Cameron 
19edd16368SStephen M. Cameron #include <linux/module.h>
20edd16368SStephen M. Cameron #include <linux/interrupt.h>
21edd16368SStephen M. Cameron #include <linux/types.h>
22edd16368SStephen M. Cameron #include <linux/pci.h>
23e5a44df8SMatthew Garrett #include <linux/pci-aspm.h>
24edd16368SStephen M. Cameron #include <linux/kernel.h>
25edd16368SStephen M. Cameron #include <linux/slab.h>
26edd16368SStephen M. Cameron #include <linux/delay.h>
27edd16368SStephen M. Cameron #include <linux/fs.h>
28edd16368SStephen M. Cameron #include <linux/timer.h>
29edd16368SStephen M. Cameron #include <linux/init.h>
30edd16368SStephen M. Cameron #include <linux/spinlock.h>
31edd16368SStephen M. Cameron #include <linux/compat.h>
32edd16368SStephen M. Cameron #include <linux/blktrace_api.h>
33edd16368SStephen M. Cameron #include <linux/uaccess.h>
34edd16368SStephen M. Cameron #include <linux/io.h>
35edd16368SStephen M. Cameron #include <linux/dma-mapping.h>
36edd16368SStephen M. Cameron #include <linux/completion.h>
37edd16368SStephen M. Cameron #include <linux/moduleparam.h>
38edd16368SStephen M. Cameron #include <scsi/scsi.h>
39edd16368SStephen M. Cameron #include <scsi/scsi_cmnd.h>
40edd16368SStephen M. Cameron #include <scsi/scsi_device.h>
41edd16368SStephen M. Cameron #include <scsi/scsi_host.h>
42667e23d4SStephen M. Cameron #include <scsi/scsi_tcq.h>
439437ac43SStephen Cameron #include <scsi/scsi_eh.h>
4473153fe5SWebb Scales #include <scsi/scsi_dbg.h>
45edd16368SStephen M. Cameron #include <linux/cciss_ioctl.h>
46edd16368SStephen M. Cameron #include <linux/string.h>
47edd16368SStephen M. Cameron #include <linux/bitmap.h>
4860063497SArun Sharma #include <linux/atomic.h>
49a0c12413SStephen M. Cameron #include <linux/jiffies.h>
5042a91641SDon Brace #include <linux/percpu-defs.h>
51094963daSStephen M. Cameron #include <linux/percpu.h>
522b08b3e9SDon Brace #include <asm/unaligned.h>
53283b4a9bSStephen M. Cameron #include <asm/div64.h>
54edd16368SStephen M. Cameron #include "hpsa_cmd.h"
55edd16368SStephen M. Cameron #include "hpsa.h"
56edd16368SStephen M. Cameron 
57edd16368SStephen M. Cameron /* HPSA_DRIVER_VERSION must be 3 byte values (0-255) separated by '.' */
58f532a3f9SDon Brace #define HPSA_DRIVER_VERSION "3.4.10-0"
59edd16368SStephen M. Cameron #define DRIVER_NAME "HP HPSA Driver (v " HPSA_DRIVER_VERSION ")"
60f79cfec6SStephen M. Cameron #define HPSA "hpsa"
61edd16368SStephen M. Cameron 
62007e7aa9SRobert Elliott /* How long to wait for CISS doorbell communication */
63007e7aa9SRobert Elliott #define CLEAR_EVENT_WAIT_INTERVAL 20	/* ms for each msleep() call */
64007e7aa9SRobert Elliott #define MODE_CHANGE_WAIT_INTERVAL 10	/* ms for each msleep() call */
65007e7aa9SRobert Elliott #define MAX_CLEAR_EVENT_WAIT 30000	/* times 20 ms = 600 s */
66007e7aa9SRobert Elliott #define MAX_MODE_CHANGE_WAIT 2000	/* times 10 ms = 20 s */
67edd16368SStephen M. Cameron #define MAX_IOCTL_CONFIG_WAIT 1000
68edd16368SStephen M. Cameron 
69edd16368SStephen M. Cameron /*define how many times we will try a command because of bus resets */
70edd16368SStephen M. Cameron #define MAX_CMD_RETRIES 3
71edd16368SStephen M. Cameron 
72edd16368SStephen M. Cameron /* Embedded module documentation macros - see modules.h */
73edd16368SStephen M. Cameron MODULE_AUTHOR("Hewlett-Packard Company");
74edd16368SStephen M. Cameron MODULE_DESCRIPTION("Driver for HP Smart Array Controller version " \
75edd16368SStephen M. Cameron 	HPSA_DRIVER_VERSION);
76edd16368SStephen M. Cameron MODULE_SUPPORTED_DEVICE("HP Smart Array Controllers");
77edd16368SStephen M. Cameron MODULE_VERSION(HPSA_DRIVER_VERSION);
78edd16368SStephen M. Cameron MODULE_LICENSE("GPL");
79edd16368SStephen M. Cameron 
80edd16368SStephen M. Cameron static int hpsa_allow_any;
81edd16368SStephen M. Cameron module_param(hpsa_allow_any, int, S_IRUGO|S_IWUSR);
82edd16368SStephen M. Cameron MODULE_PARM_DESC(hpsa_allow_any,
83edd16368SStephen M. Cameron 		"Allow hpsa driver to access unknown HP Smart Array hardware");
8402ec19c8SStephen M. Cameron static int hpsa_simple_mode;
8502ec19c8SStephen M. Cameron module_param(hpsa_simple_mode, int, S_IRUGO|S_IWUSR);
8602ec19c8SStephen M. Cameron MODULE_PARM_DESC(hpsa_simple_mode,
8702ec19c8SStephen M. Cameron 	"Use 'simple mode' rather than 'performant mode'");
88edd16368SStephen M. Cameron 
89edd16368SStephen M. Cameron /* define the PCI info for the cards we can control */
90edd16368SStephen M. Cameron static const struct pci_device_id hpsa_pci_device_id[] = {
91edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3241},
92edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3243},
93edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3245},
94edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3247},
95edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3249},
96163dbcd8SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x324A},
97163dbcd8SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x324B},
98f8b01eb9SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSE,     0x103C, 0x3233},
999143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3350},
1009143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3351},
1019143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3352},
1029143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3353},
1039143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3354},
1049143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3355},
1059143a961Sscameron@beardog.cce.hp.com 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSF,     0x103C, 0x3356},
106fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1921},
107fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1922},
108fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1923},
109fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1924},
110fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1926},
111fe0c9610SMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1928},
11297b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSH,     0x103C, 0x1929},
11397b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21BD},
11497b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21BE},
11597b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21BF},
11697b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C0},
11797b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C1},
11897b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C2},
11997b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C3},
12097b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C4},
12197b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C5},
1223b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C6},
12397b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C7},
12497b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C8},
12597b9f53dSMike Miller 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21C9},
1263b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21CA},
1273b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21CB},
1283b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21CC},
1293b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21CD},
1303b7a45e5SJoe Handzik 	{PCI_VENDOR_ID_HP,     PCI_DEVICE_ID_HP_CISSI,     0x103C, 0x21CE},
131fdfa4b6dSDon Brace 	{PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0580},
132cbb47dcbSDon Brace 	{PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0581},
133cbb47dcbSDon Brace 	{PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0582},
134cbb47dcbSDon Brace 	{PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0583},
135cbb47dcbSDon Brace 	{PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0584},
136cbb47dcbSDon Brace 	{PCI_VENDOR_ID_ADAPTEC2, 0x0290, 0x9005, 0x0585},
1378e616a5eSStephen M. Cameron 	{PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0076},
1388e616a5eSStephen M. Cameron 	{PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0087},
1398e616a5eSStephen M. Cameron 	{PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x007D},
1408e616a5eSStephen M. Cameron 	{PCI_VENDOR_ID_HP_3PAR, 0x0075, 0x1590, 0x0088},
1418e616a5eSStephen M. Cameron 	{PCI_VENDOR_ID_HP, 0x333f, 0x103c, 0x333f},
142edd16368SStephen M. Cameron 	{PCI_VENDOR_ID_HP,     PCI_ANY_ID,	PCI_ANY_ID, PCI_ANY_ID,
143edd16368SStephen M. Cameron 		PCI_CLASS_STORAGE_RAID << 8, 0xffff << 8, 0},
144edd16368SStephen M. Cameron 	{0,}
145edd16368SStephen M. Cameron };
146edd16368SStephen M. Cameron 
147edd16368SStephen M. Cameron MODULE_DEVICE_TABLE(pci, hpsa_pci_device_id);
148edd16368SStephen M. Cameron 
149edd16368SStephen M. Cameron /*  board_id = Subsystem Device ID & Vendor ID
150edd16368SStephen M. Cameron  *  product = Marketing Name for the board
151edd16368SStephen M. Cameron  *  access = Address of the struct of function pointers
152edd16368SStephen M. Cameron  */
153edd16368SStephen M. Cameron static struct board_type products[] = {
154edd16368SStephen M. Cameron 	{0x3241103C, "Smart Array P212", &SA5_access},
155edd16368SStephen M. Cameron 	{0x3243103C, "Smart Array P410", &SA5_access},
156edd16368SStephen M. Cameron 	{0x3245103C, "Smart Array P410i", &SA5_access},
157edd16368SStephen M. Cameron 	{0x3247103C, "Smart Array P411", &SA5_access},
158edd16368SStephen M. Cameron 	{0x3249103C, "Smart Array P812", &SA5_access},
159163dbcd8SMike Miller 	{0x324A103C, "Smart Array P712m", &SA5_access},
160163dbcd8SMike Miller 	{0x324B103C, "Smart Array P711m", &SA5_access},
1617d2cce58SStephen M. Cameron 	{0x3233103C, "HP StorageWorks 1210m", &SA5_access}, /* alias of 333f */
162fe0c9610SMike Miller 	{0x3350103C, "Smart Array P222", &SA5_access},
163fe0c9610SMike Miller 	{0x3351103C, "Smart Array P420", &SA5_access},
164fe0c9610SMike Miller 	{0x3352103C, "Smart Array P421", &SA5_access},
165fe0c9610SMike Miller 	{0x3353103C, "Smart Array P822", &SA5_access},
166fe0c9610SMike Miller 	{0x3354103C, "Smart Array P420i", &SA5_access},
167fe0c9610SMike Miller 	{0x3355103C, "Smart Array P220i", &SA5_access},
168fe0c9610SMike Miller 	{0x3356103C, "Smart Array P721m", &SA5_access},
1691fd6c8e3SMike Miller 	{0x1921103C, "Smart Array P830i", &SA5_access},
1701fd6c8e3SMike Miller 	{0x1922103C, "Smart Array P430", &SA5_access},
1711fd6c8e3SMike Miller 	{0x1923103C, "Smart Array P431", &SA5_access},
1721fd6c8e3SMike Miller 	{0x1924103C, "Smart Array P830", &SA5_access},
1731fd6c8e3SMike Miller 	{0x1926103C, "Smart Array P731m", &SA5_access},
1741fd6c8e3SMike Miller 	{0x1928103C, "Smart Array P230i", &SA5_access},
1751fd6c8e3SMike Miller 	{0x1929103C, "Smart Array P530", &SA5_access},
17627fb8137SDon Brace 	{0x21BD103C, "Smart Array P244br", &SA5_access},
17727fb8137SDon Brace 	{0x21BE103C, "Smart Array P741m", &SA5_access},
17827fb8137SDon Brace 	{0x21BF103C, "Smart HBA H240ar", &SA5_access},
17927fb8137SDon Brace 	{0x21C0103C, "Smart Array P440ar", &SA5_access},
180c8ae0ab1SDon Brace 	{0x21C1103C, "Smart Array P840ar", &SA5_access},
18127fb8137SDon Brace 	{0x21C2103C, "Smart Array P440", &SA5_access},
18227fb8137SDon Brace 	{0x21C3103C, "Smart Array P441", &SA5_access},
18397b9f53dSMike Miller 	{0x21C4103C, "Smart Array", &SA5_access},
18427fb8137SDon Brace 	{0x21C5103C, "Smart Array P841", &SA5_access},
18527fb8137SDon Brace 	{0x21C6103C, "Smart HBA H244br", &SA5_access},
18627fb8137SDon Brace 	{0x21C7103C, "Smart HBA H240", &SA5_access},
18727fb8137SDon Brace 	{0x21C8103C, "Smart HBA H241", &SA5_access},
18897b9f53dSMike Miller 	{0x21C9103C, "Smart Array", &SA5_access},
18927fb8137SDon Brace 	{0x21CA103C, "Smart Array P246br", &SA5_access},
19027fb8137SDon Brace 	{0x21CB103C, "Smart Array P840", &SA5_access},
1913b7a45e5SJoe Handzik 	{0x21CC103C, "Smart Array", &SA5_access},
1923b7a45e5SJoe Handzik 	{0x21CD103C, "Smart Array", &SA5_access},
19327fb8137SDon Brace 	{0x21CE103C, "Smart HBA", &SA5_access},
194fdfa4b6dSDon Brace 	{0x05809005, "SmartHBA-SA", &SA5_access},
195cbb47dcbSDon Brace 	{0x05819005, "SmartHBA-SA 8i", &SA5_access},
196cbb47dcbSDon Brace 	{0x05829005, "SmartHBA-SA 8i8e", &SA5_access},
197cbb47dcbSDon Brace 	{0x05839005, "SmartHBA-SA 8e", &SA5_access},
198cbb47dcbSDon Brace 	{0x05849005, "SmartHBA-SA 16i", &SA5_access},
199cbb47dcbSDon Brace 	{0x05859005, "SmartHBA-SA 4i4e", &SA5_access},
2008e616a5eSStephen M. Cameron 	{0x00761590, "HP Storage P1224 Array Controller", &SA5_access},
2018e616a5eSStephen M. Cameron 	{0x00871590, "HP Storage P1224e Array Controller", &SA5_access},
2028e616a5eSStephen M. Cameron 	{0x007D1590, "HP Storage P1228 Array Controller", &SA5_access},
2038e616a5eSStephen M. Cameron 	{0x00881590, "HP Storage P1228e Array Controller", &SA5_access},
2048e616a5eSStephen M. Cameron 	{0x333f103c, "HP StorageWorks 1210m Array Controller", &SA5_access},
205edd16368SStephen M. Cameron 	{0xFFFF103C, "Unknown Smart Array", &SA5_access},
206edd16368SStephen M. Cameron };
207edd16368SStephen M. Cameron 
208a58e7e53SWebb Scales #define SCSI_CMD_BUSY ((struct scsi_cmnd *)&hpsa_cmd_busy)
209a58e7e53SWebb Scales static const struct scsi_cmnd hpsa_cmd_busy;
210a58e7e53SWebb Scales #define SCSI_CMD_IDLE ((struct scsi_cmnd *)&hpsa_cmd_idle)
211a58e7e53SWebb Scales static const struct scsi_cmnd hpsa_cmd_idle;
212edd16368SStephen M. Cameron static int number_of_controllers;
213edd16368SStephen M. Cameron 
21410f66018SStephen M. Cameron static irqreturn_t do_hpsa_intr_intx(int irq, void *dev_id);
21510f66018SStephen M. Cameron static irqreturn_t do_hpsa_intr_msi(int irq, void *dev_id);
21642a91641SDon Brace static int hpsa_ioctl(struct scsi_device *dev, int cmd, void __user *arg);
217edd16368SStephen M. Cameron 
218edd16368SStephen M. Cameron #ifdef CONFIG_COMPAT
21942a91641SDon Brace static int hpsa_compat_ioctl(struct scsi_device *dev, int cmd,
22042a91641SDon Brace 	void __user *arg);
221edd16368SStephen M. Cameron #endif
222edd16368SStephen M. Cameron 
223edd16368SStephen M. Cameron static void cmd_free(struct ctlr_info *h, struct CommandList *c);
224edd16368SStephen M. Cameron static struct CommandList *cmd_alloc(struct ctlr_info *h);
22573153fe5SWebb Scales static void cmd_tagged_free(struct ctlr_info *h, struct CommandList *c);
22673153fe5SWebb Scales static struct CommandList *cmd_tagged_alloc(struct ctlr_info *h,
22773153fe5SWebb Scales 					    struct scsi_cmnd *scmd);
228a2dac136SStephen M. Cameron static int fill_cmd(struct CommandList *c, u8 cmd, struct ctlr_info *h,
229b7bb24ebSStephen M. Cameron 	void *buff, size_t size, u16 page_code, unsigned char *scsi3addr,
230edd16368SStephen M. Cameron 	int cmd_type);
2312c143342SRobert Elliott static void hpsa_free_cmd_pool(struct ctlr_info *h);
232b7bb24ebSStephen M. Cameron #define VPD_PAGE (1 << 8)
233b48d9804SDon Brace #define HPSA_SIMPLE_ERROR_BITS 0x03
234edd16368SStephen M. Cameron 
235f281233dSJeff Garzik static int hpsa_scsi_queue_command(struct Scsi_Host *h, struct scsi_cmnd *cmd);
236a08a8471SStephen M. Cameron static void hpsa_scan_start(struct Scsi_Host *);
237a08a8471SStephen M. Cameron static int hpsa_scan_finished(struct Scsi_Host *sh,
238a08a8471SStephen M. Cameron 	unsigned long elapsed_time);
2397c0a0229SDon Brace static int hpsa_change_queue_depth(struct scsi_device *sdev, int qdepth);
240edd16368SStephen M. Cameron 
241edd16368SStephen M. Cameron static int hpsa_eh_device_reset_handler(struct scsi_cmnd *scsicmd);
24275167d2cSStephen M. Cameron static int hpsa_eh_abort_handler(struct scsi_cmnd *scsicmd);
243edd16368SStephen M. Cameron static int hpsa_slave_alloc(struct scsi_device *sdev);
24441ce4c35SStephen Cameron static int hpsa_slave_configure(struct scsi_device *sdev);
245edd16368SStephen M. Cameron static void hpsa_slave_destroy(struct scsi_device *sdev);
246edd16368SStephen M. Cameron 
2478aa60681SDon Brace static void hpsa_update_scsi_devices(struct ctlr_info *h);
248edd16368SStephen M. Cameron static int check_for_unit_attention(struct ctlr_info *h,
249edd16368SStephen M. Cameron 	struct CommandList *c);
250edd16368SStephen M. Cameron static void check_ioctl_unit_attention(struct ctlr_info *h,
251edd16368SStephen M. Cameron 	struct CommandList *c);
252303932fdSDon Brace /* performant mode helper functions */
253303932fdSDon Brace static void calc_bucket_map(int *bucket, int num_buckets,
2542b08b3e9SDon Brace 	int nsgs, int min_blocks, u32 *bucket_map);
255105a3dbcSRobert Elliott static void hpsa_free_performant_mode(struct ctlr_info *h);
256105a3dbcSRobert Elliott static int hpsa_put_ctlr_into_performant_mode(struct ctlr_info *h);
257254f796bSMatt Gates static inline u32 next_command(struct ctlr_info *h, u8 q);
2586f039790SGreg Kroah-Hartman static int hpsa_find_cfg_addrs(struct pci_dev *pdev, void __iomem *vaddr,
2596f039790SGreg Kroah-Hartman 			       u32 *cfg_base_addr, u64 *cfg_base_addr_index,
2601df8552aSStephen M. Cameron 			       u64 *cfg_offset);
2616f039790SGreg Kroah-Hartman static int hpsa_pci_find_memory_BAR(struct pci_dev *pdev,
2621df8552aSStephen M. Cameron 				    unsigned long *memory_bar);
2636f039790SGreg Kroah-Hartman static int hpsa_lookup_board_id(struct pci_dev *pdev, u32 *board_id);
2646f039790SGreg Kroah-Hartman static int hpsa_wait_for_board_state(struct pci_dev *pdev, void __iomem *vaddr,
2656f039790SGreg Kroah-Hartman 				     int wait_for_ready);
26675167d2cSStephen M. Cameron static inline void finish_cmd(struct CommandList *c);
267c706a795SRobert Elliott static int hpsa_wait_for_mode_change_ack(struct ctlr_info *h);
268fe5389c8SStephen M. Cameron #define BOARD_NOT_READY 0
269fe5389c8SStephen M. Cameron #define BOARD_READY 1
27023100dd9SStephen M. Cameron static void hpsa_drain_accel_commands(struct ctlr_info *h);
27176438d08SStephen M. Cameron static void hpsa_flush_cache(struct ctlr_info *h);
272c349775eSScott Teel static int hpsa_scsi_ioaccel_queue_command(struct ctlr_info *h,
273c349775eSScott Teel 	struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len,
27403383736SDon Brace 	u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk);
275080ef1ccSDon Brace static void hpsa_command_resubmit_worker(struct work_struct *work);
27625163bd5SWebb Scales static u32 lockup_detected(struct ctlr_info *h);
27725163bd5SWebb Scales static int detect_controller_lockup(struct ctlr_info *h);
278*c2adae44SScott Teel static void hpsa_disable_rld_caching(struct ctlr_info *h);
27934592254SScott Teel static int hpsa_luns_changed(struct ctlr_info *h);
280edd16368SStephen M. Cameron 
281edd16368SStephen M. Cameron static inline struct ctlr_info *sdev_to_hba(struct scsi_device *sdev)
282edd16368SStephen M. Cameron {
283edd16368SStephen M. Cameron 	unsigned long *priv = shost_priv(sdev->host);
284edd16368SStephen M. Cameron 	return (struct ctlr_info *) *priv;
285edd16368SStephen M. Cameron }
286edd16368SStephen M. Cameron 
287a23513e8SStephen M. Cameron static inline struct ctlr_info *shost_to_hba(struct Scsi_Host *sh)
288a23513e8SStephen M. Cameron {
289a23513e8SStephen M. Cameron 	unsigned long *priv = shost_priv(sh);
290a23513e8SStephen M. Cameron 	return (struct ctlr_info *) *priv;
291a23513e8SStephen M. Cameron }
292a23513e8SStephen M. Cameron 
293a58e7e53SWebb Scales static inline bool hpsa_is_cmd_idle(struct CommandList *c)
294a58e7e53SWebb Scales {
295a58e7e53SWebb Scales 	return c->scsi_cmd == SCSI_CMD_IDLE;
296a58e7e53SWebb Scales }
297a58e7e53SWebb Scales 
298d604f533SWebb Scales static inline bool hpsa_is_pending_event(struct CommandList *c)
299d604f533SWebb Scales {
300d604f533SWebb Scales 	return c->abort_pending || c->reset_pending;
301d604f533SWebb Scales }
302d604f533SWebb Scales 
3039437ac43SStephen Cameron /* extract sense key, asc, and ascq from sense data.  -1 means invalid. */
3049437ac43SStephen Cameron static void decode_sense_data(const u8 *sense_data, int sense_data_len,
3059437ac43SStephen Cameron 			u8 *sense_key, u8 *asc, u8 *ascq)
3069437ac43SStephen Cameron {
3079437ac43SStephen Cameron 	struct scsi_sense_hdr sshdr;
3089437ac43SStephen Cameron 	bool rc;
3099437ac43SStephen Cameron 
3109437ac43SStephen Cameron 	*sense_key = -1;
3119437ac43SStephen Cameron 	*asc = -1;
3129437ac43SStephen Cameron 	*ascq = -1;
3139437ac43SStephen Cameron 
3149437ac43SStephen Cameron 	if (sense_data_len < 1)
3159437ac43SStephen Cameron 		return;
3169437ac43SStephen Cameron 
3179437ac43SStephen Cameron 	rc = scsi_normalize_sense(sense_data, sense_data_len, &sshdr);
3189437ac43SStephen Cameron 	if (rc) {
3199437ac43SStephen Cameron 		*sense_key = sshdr.sense_key;
3209437ac43SStephen Cameron 		*asc = sshdr.asc;
3219437ac43SStephen Cameron 		*ascq = sshdr.ascq;
3229437ac43SStephen Cameron 	}
3239437ac43SStephen Cameron }
3249437ac43SStephen Cameron 
325edd16368SStephen M. Cameron static int check_for_unit_attention(struct ctlr_info *h,
326edd16368SStephen M. Cameron 	struct CommandList *c)
327edd16368SStephen M. Cameron {
3289437ac43SStephen Cameron 	u8 sense_key, asc, ascq;
3299437ac43SStephen Cameron 	int sense_len;
3309437ac43SStephen Cameron 
3319437ac43SStephen Cameron 	if (c->err_info->SenseLen > sizeof(c->err_info->SenseInfo))
3329437ac43SStephen Cameron 		sense_len = sizeof(c->err_info->SenseInfo);
3339437ac43SStephen Cameron 	else
3349437ac43SStephen Cameron 		sense_len = c->err_info->SenseLen;
3359437ac43SStephen Cameron 
3369437ac43SStephen Cameron 	decode_sense_data(c->err_info->SenseInfo, sense_len,
3379437ac43SStephen Cameron 				&sense_key, &asc, &ascq);
33881c27557SDon Brace 	if (sense_key != UNIT_ATTENTION || asc == 0xff)
339edd16368SStephen M. Cameron 		return 0;
340edd16368SStephen M. Cameron 
3419437ac43SStephen Cameron 	switch (asc) {
342edd16368SStephen M. Cameron 	case STATE_CHANGED:
3439437ac43SStephen Cameron 		dev_warn(&h->pdev->dev,
3442946e82bSRobert Elliott 			"%s: a state change detected, command retried\n",
3452946e82bSRobert Elliott 			h->devname);
346edd16368SStephen M. Cameron 		break;
347edd16368SStephen M. Cameron 	case LUN_FAILED:
3487f73695aSStephen M. Cameron 		dev_warn(&h->pdev->dev,
3492946e82bSRobert Elliott 			"%s: LUN failure detected\n", h->devname);
350edd16368SStephen M. Cameron 		break;
351edd16368SStephen M. Cameron 	case REPORT_LUNS_CHANGED:
3527f73695aSStephen M. Cameron 		dev_warn(&h->pdev->dev,
3532946e82bSRobert Elliott 			"%s: report LUN data changed\n", h->devname);
354edd16368SStephen M. Cameron 	/*
3554f4eb9f1SScott Teel 	 * Note: this REPORT_LUNS_CHANGED condition only occurs on the external
3564f4eb9f1SScott Teel 	 * target (array) devices.
357edd16368SStephen M. Cameron 	 */
358edd16368SStephen M. Cameron 		break;
359edd16368SStephen M. Cameron 	case POWER_OR_RESET:
3602946e82bSRobert Elliott 		dev_warn(&h->pdev->dev,
3612946e82bSRobert Elliott 			"%s: a power on or device reset detected\n",
3622946e82bSRobert Elliott 			h->devname);
363edd16368SStephen M. Cameron 		break;
364edd16368SStephen M. Cameron 	case UNIT_ATTENTION_CLEARED:
3652946e82bSRobert Elliott 		dev_warn(&h->pdev->dev,
3662946e82bSRobert Elliott 			"%s: unit attention cleared by another initiator\n",
3672946e82bSRobert Elliott 			h->devname);
368edd16368SStephen M. Cameron 		break;
369edd16368SStephen M. Cameron 	default:
3702946e82bSRobert Elliott 		dev_warn(&h->pdev->dev,
3712946e82bSRobert Elliott 			"%s: unknown unit attention detected\n",
3722946e82bSRobert Elliott 			h->devname);
373edd16368SStephen M. Cameron 		break;
374edd16368SStephen M. Cameron 	}
375edd16368SStephen M. Cameron 	return 1;
376edd16368SStephen M. Cameron }
377edd16368SStephen M. Cameron 
378852af20aSMatt Bondurant static int check_for_busy(struct ctlr_info *h, struct CommandList *c)
379852af20aSMatt Bondurant {
380852af20aSMatt Bondurant 	if (c->err_info->CommandStatus != CMD_TARGET_STATUS ||
381852af20aSMatt Bondurant 		(c->err_info->ScsiStatus != SAM_STAT_BUSY &&
382852af20aSMatt Bondurant 		 c->err_info->ScsiStatus != SAM_STAT_TASK_SET_FULL))
383852af20aSMatt Bondurant 		return 0;
384852af20aSMatt Bondurant 	dev_warn(&h->pdev->dev, HPSA "device busy");
385852af20aSMatt Bondurant 	return 1;
386852af20aSMatt Bondurant }
387852af20aSMatt Bondurant 
388e985c58fSStephen Cameron static u32 lockup_detected(struct ctlr_info *h);
389e985c58fSStephen Cameron static ssize_t host_show_lockup_detected(struct device *dev,
390e985c58fSStephen Cameron 		struct device_attribute *attr, char *buf)
391e985c58fSStephen Cameron {
392e985c58fSStephen Cameron 	int ld;
393e985c58fSStephen Cameron 	struct ctlr_info *h;
394e985c58fSStephen Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
395e985c58fSStephen Cameron 
396e985c58fSStephen Cameron 	h = shost_to_hba(shost);
397e985c58fSStephen Cameron 	ld = lockup_detected(h);
398e985c58fSStephen Cameron 
399e985c58fSStephen Cameron 	return sprintf(buf, "ld=%d\n", ld);
400e985c58fSStephen Cameron }
401e985c58fSStephen Cameron 
402da0697bdSScott Teel static ssize_t host_store_hp_ssd_smart_path_status(struct device *dev,
403da0697bdSScott Teel 					 struct device_attribute *attr,
404da0697bdSScott Teel 					 const char *buf, size_t count)
405da0697bdSScott Teel {
406da0697bdSScott Teel 	int status, len;
407da0697bdSScott Teel 	struct ctlr_info *h;
408da0697bdSScott Teel 	struct Scsi_Host *shost = class_to_shost(dev);
409da0697bdSScott Teel 	char tmpbuf[10];
410da0697bdSScott Teel 
411da0697bdSScott Teel 	if (!capable(CAP_SYS_ADMIN) || !capable(CAP_SYS_RAWIO))
412da0697bdSScott Teel 		return -EACCES;
413da0697bdSScott Teel 	len = count > sizeof(tmpbuf) - 1 ? sizeof(tmpbuf) - 1 : count;
414da0697bdSScott Teel 	strncpy(tmpbuf, buf, len);
415da0697bdSScott Teel 	tmpbuf[len] = '\0';
416da0697bdSScott Teel 	if (sscanf(tmpbuf, "%d", &status) != 1)
417da0697bdSScott Teel 		return -EINVAL;
418da0697bdSScott Teel 	h = shost_to_hba(shost);
419da0697bdSScott Teel 	h->acciopath_status = !!status;
420da0697bdSScott Teel 	dev_warn(&h->pdev->dev,
421da0697bdSScott Teel 		"hpsa: HP SSD Smart Path %s via sysfs update.\n",
422da0697bdSScott Teel 		h->acciopath_status ? "enabled" : "disabled");
423da0697bdSScott Teel 	return count;
424da0697bdSScott Teel }
425da0697bdSScott Teel 
4262ba8bfc8SStephen M. Cameron static ssize_t host_store_raid_offload_debug(struct device *dev,
4272ba8bfc8SStephen M. Cameron 					 struct device_attribute *attr,
4282ba8bfc8SStephen M. Cameron 					 const char *buf, size_t count)
4292ba8bfc8SStephen M. Cameron {
4302ba8bfc8SStephen M. Cameron 	int debug_level, len;
4312ba8bfc8SStephen M. Cameron 	struct ctlr_info *h;
4322ba8bfc8SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
4332ba8bfc8SStephen M. Cameron 	char tmpbuf[10];
4342ba8bfc8SStephen M. Cameron 
4352ba8bfc8SStephen M. Cameron 	if (!capable(CAP_SYS_ADMIN) || !capable(CAP_SYS_RAWIO))
4362ba8bfc8SStephen M. Cameron 		return -EACCES;
4372ba8bfc8SStephen M. Cameron 	len = count > sizeof(tmpbuf) - 1 ? sizeof(tmpbuf) - 1 : count;
4382ba8bfc8SStephen M. Cameron 	strncpy(tmpbuf, buf, len);
4392ba8bfc8SStephen M. Cameron 	tmpbuf[len] = '\0';
4402ba8bfc8SStephen M. Cameron 	if (sscanf(tmpbuf, "%d", &debug_level) != 1)
4412ba8bfc8SStephen M. Cameron 		return -EINVAL;
4422ba8bfc8SStephen M. Cameron 	if (debug_level < 0)
4432ba8bfc8SStephen M. Cameron 		debug_level = 0;
4442ba8bfc8SStephen M. Cameron 	h = shost_to_hba(shost);
4452ba8bfc8SStephen M. Cameron 	h->raid_offload_debug = debug_level;
4462ba8bfc8SStephen M. Cameron 	dev_warn(&h->pdev->dev, "hpsa: Set raid_offload_debug level = %d\n",
4472ba8bfc8SStephen M. Cameron 		h->raid_offload_debug);
4482ba8bfc8SStephen M. Cameron 	return count;
4492ba8bfc8SStephen M. Cameron }
4502ba8bfc8SStephen M. Cameron 
451edd16368SStephen M. Cameron static ssize_t host_store_rescan(struct device *dev,
452edd16368SStephen M. Cameron 				 struct device_attribute *attr,
453edd16368SStephen M. Cameron 				 const char *buf, size_t count)
454edd16368SStephen M. Cameron {
455edd16368SStephen M. Cameron 	struct ctlr_info *h;
456edd16368SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
457a23513e8SStephen M. Cameron 	h = shost_to_hba(shost);
45831468401SMike Miller 	hpsa_scan_start(h->scsi_host);
459edd16368SStephen M. Cameron 	return count;
460edd16368SStephen M. Cameron }
461edd16368SStephen M. Cameron 
462d28ce020SStephen M. Cameron static ssize_t host_show_firmware_revision(struct device *dev,
463d28ce020SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
464d28ce020SStephen M. Cameron {
465d28ce020SStephen M. Cameron 	struct ctlr_info *h;
466d28ce020SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
467d28ce020SStephen M. Cameron 	unsigned char *fwrev;
468d28ce020SStephen M. Cameron 
469d28ce020SStephen M. Cameron 	h = shost_to_hba(shost);
470d28ce020SStephen M. Cameron 	if (!h->hba_inquiry_data)
471d28ce020SStephen M. Cameron 		return 0;
472d28ce020SStephen M. Cameron 	fwrev = &h->hba_inquiry_data[32];
473d28ce020SStephen M. Cameron 	return snprintf(buf, 20, "%c%c%c%c\n",
474d28ce020SStephen M. Cameron 		fwrev[0], fwrev[1], fwrev[2], fwrev[3]);
475d28ce020SStephen M. Cameron }
476d28ce020SStephen M. Cameron 
47794a13649SStephen M. Cameron static ssize_t host_show_commands_outstanding(struct device *dev,
47894a13649SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
47994a13649SStephen M. Cameron {
48094a13649SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
48194a13649SStephen M. Cameron 	struct ctlr_info *h = shost_to_hba(shost);
48294a13649SStephen M. Cameron 
4830cbf768eSStephen M. Cameron 	return snprintf(buf, 20, "%d\n",
4840cbf768eSStephen M. Cameron 			atomic_read(&h->commands_outstanding));
48594a13649SStephen M. Cameron }
48694a13649SStephen M. Cameron 
487745a7a25SStephen M. Cameron static ssize_t host_show_transport_mode(struct device *dev,
488745a7a25SStephen M. Cameron 	struct device_attribute *attr, char *buf)
489745a7a25SStephen M. Cameron {
490745a7a25SStephen M. Cameron 	struct ctlr_info *h;
491745a7a25SStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
492745a7a25SStephen M. Cameron 
493745a7a25SStephen M. Cameron 	h = shost_to_hba(shost);
494745a7a25SStephen M. Cameron 	return snprintf(buf, 20, "%s\n",
495960a30e7SStephen M. Cameron 		h->transMethod & CFGTBL_Trans_Performant ?
496745a7a25SStephen M. Cameron 			"performant" : "simple");
497745a7a25SStephen M. Cameron }
498745a7a25SStephen M. Cameron 
499da0697bdSScott Teel static ssize_t host_show_hp_ssd_smart_path_status(struct device *dev,
500da0697bdSScott Teel 	struct device_attribute *attr, char *buf)
501da0697bdSScott Teel {
502da0697bdSScott Teel 	struct ctlr_info *h;
503da0697bdSScott Teel 	struct Scsi_Host *shost = class_to_shost(dev);
504da0697bdSScott Teel 
505da0697bdSScott Teel 	h = shost_to_hba(shost);
506da0697bdSScott Teel 	return snprintf(buf, 30, "HP SSD Smart Path %s\n",
507da0697bdSScott Teel 		(h->acciopath_status == 1) ?  "enabled" : "disabled");
508da0697bdSScott Teel }
509da0697bdSScott Teel 
51046380786SStephen M. Cameron /* List of controllers which cannot be hard reset on kexec with reset_devices */
511941b1cdaSStephen M. Cameron static u32 unresettable_controller[] = {
512941b1cdaSStephen M. Cameron 	0x324a103C, /* Smart Array P712m */
513941b1cdaSStephen M. Cameron 	0x324b103C, /* Smart Array P711m */
514941b1cdaSStephen M. Cameron 	0x3223103C, /* Smart Array P800 */
515941b1cdaSStephen M. Cameron 	0x3234103C, /* Smart Array P400 */
516941b1cdaSStephen M. Cameron 	0x3235103C, /* Smart Array P400i */
517941b1cdaSStephen M. Cameron 	0x3211103C, /* Smart Array E200i */
518941b1cdaSStephen M. Cameron 	0x3212103C, /* Smart Array E200 */
519941b1cdaSStephen M. Cameron 	0x3213103C, /* Smart Array E200i */
520941b1cdaSStephen M. Cameron 	0x3214103C, /* Smart Array E200i */
521941b1cdaSStephen M. Cameron 	0x3215103C, /* Smart Array E200i */
522941b1cdaSStephen M. Cameron 	0x3237103C, /* Smart Array E500 */
523941b1cdaSStephen M. Cameron 	0x323D103C, /* Smart Array P700m */
5247af0abbcSTomas Henzl 	0x40800E11, /* Smart Array 5i */
525941b1cdaSStephen M. Cameron 	0x409C0E11, /* Smart Array 6400 */
526941b1cdaSStephen M. Cameron 	0x409D0E11, /* Smart Array 6400 EM */
5275a4f934eSTomas Henzl 	0x40700E11, /* Smart Array 5300 */
5285a4f934eSTomas Henzl 	0x40820E11, /* Smart Array 532 */
5295a4f934eSTomas Henzl 	0x40830E11, /* Smart Array 5312 */
5305a4f934eSTomas Henzl 	0x409A0E11, /* Smart Array 641 */
5315a4f934eSTomas Henzl 	0x409B0E11, /* Smart Array 642 */
5325a4f934eSTomas Henzl 	0x40910E11, /* Smart Array 6i */
533941b1cdaSStephen M. Cameron };
534941b1cdaSStephen M. Cameron 
53546380786SStephen M. Cameron /* List of controllers which cannot even be soft reset */
53646380786SStephen M. Cameron static u32 soft_unresettable_controller[] = {
5377af0abbcSTomas Henzl 	0x40800E11, /* Smart Array 5i */
5385a4f934eSTomas Henzl 	0x40700E11, /* Smart Array 5300 */
5395a4f934eSTomas Henzl 	0x40820E11, /* Smart Array 532 */
5405a4f934eSTomas Henzl 	0x40830E11, /* Smart Array 5312 */
5415a4f934eSTomas Henzl 	0x409A0E11, /* Smart Array 641 */
5425a4f934eSTomas Henzl 	0x409B0E11, /* Smart Array 642 */
5435a4f934eSTomas Henzl 	0x40910E11, /* Smart Array 6i */
54446380786SStephen M. Cameron 	/* Exclude 640x boards.  These are two pci devices in one slot
54546380786SStephen M. Cameron 	 * which share a battery backed cache module.  One controls the
54646380786SStephen M. Cameron 	 * cache, the other accesses the cache through the one that controls
54746380786SStephen M. Cameron 	 * it.  If we reset the one controlling the cache, the other will
54846380786SStephen M. Cameron 	 * likely not be happy.  Just forbid resetting this conjoined mess.
54946380786SStephen M. Cameron 	 * The 640x isn't really supported by hpsa anyway.
55046380786SStephen M. Cameron 	 */
55146380786SStephen M. Cameron 	0x409C0E11, /* Smart Array 6400 */
55246380786SStephen M. Cameron 	0x409D0E11, /* Smart Array 6400 EM */
55346380786SStephen M. Cameron };
55446380786SStephen M. Cameron 
5559b5c48c2SStephen Cameron static u32 needs_abort_tags_swizzled[] = {
5569b5c48c2SStephen Cameron 	0x323D103C, /* Smart Array P700m */
5579b5c48c2SStephen Cameron 	0x324a103C, /* Smart Array P712m */
5589b5c48c2SStephen Cameron 	0x324b103C, /* SmartArray P711m */
5599b5c48c2SStephen Cameron };
5609b5c48c2SStephen Cameron 
5619b5c48c2SStephen Cameron static int board_id_in_array(u32 a[], int nelems, u32 board_id)
562941b1cdaSStephen M. Cameron {
563941b1cdaSStephen M. Cameron 	int i;
564941b1cdaSStephen M. Cameron 
5659b5c48c2SStephen Cameron 	for (i = 0; i < nelems; i++)
5669b5c48c2SStephen Cameron 		if (a[i] == board_id)
567941b1cdaSStephen M. Cameron 			return 1;
5689b5c48c2SStephen Cameron 	return 0;
5699b5c48c2SStephen Cameron }
5709b5c48c2SStephen Cameron 
5719b5c48c2SStephen Cameron static int ctlr_is_hard_resettable(u32 board_id)
5729b5c48c2SStephen Cameron {
5739b5c48c2SStephen Cameron 	return !board_id_in_array(unresettable_controller,
5749b5c48c2SStephen Cameron 			ARRAY_SIZE(unresettable_controller), board_id);
575941b1cdaSStephen M. Cameron }
576941b1cdaSStephen M. Cameron 
57746380786SStephen M. Cameron static int ctlr_is_soft_resettable(u32 board_id)
57846380786SStephen M. Cameron {
5799b5c48c2SStephen Cameron 	return !board_id_in_array(soft_unresettable_controller,
5809b5c48c2SStephen Cameron 			ARRAY_SIZE(soft_unresettable_controller), board_id);
58146380786SStephen M. Cameron }
58246380786SStephen M. Cameron 
58346380786SStephen M. Cameron static int ctlr_is_resettable(u32 board_id)
58446380786SStephen M. Cameron {
58546380786SStephen M. Cameron 	return ctlr_is_hard_resettable(board_id) ||
58646380786SStephen M. Cameron 		ctlr_is_soft_resettable(board_id);
58746380786SStephen M. Cameron }
58846380786SStephen M. Cameron 
5899b5c48c2SStephen Cameron static int ctlr_needs_abort_tags_swizzled(u32 board_id)
5909b5c48c2SStephen Cameron {
5919b5c48c2SStephen Cameron 	return board_id_in_array(needs_abort_tags_swizzled,
5929b5c48c2SStephen Cameron 			ARRAY_SIZE(needs_abort_tags_swizzled), board_id);
5939b5c48c2SStephen Cameron }
5949b5c48c2SStephen Cameron 
595941b1cdaSStephen M. Cameron static ssize_t host_show_resettable(struct device *dev,
596941b1cdaSStephen M. Cameron 	struct device_attribute *attr, char *buf)
597941b1cdaSStephen M. Cameron {
598941b1cdaSStephen M. Cameron 	struct ctlr_info *h;
599941b1cdaSStephen M. Cameron 	struct Scsi_Host *shost = class_to_shost(dev);
600941b1cdaSStephen M. Cameron 
601941b1cdaSStephen M. Cameron 	h = shost_to_hba(shost);
60246380786SStephen M. Cameron 	return snprintf(buf, 20, "%d\n", ctlr_is_resettable(h->board_id));
603941b1cdaSStephen M. Cameron }
604941b1cdaSStephen M. Cameron 
605edd16368SStephen M. Cameron static inline int is_logical_dev_addr_mode(unsigned char scsi3addr[])
606edd16368SStephen M. Cameron {
607edd16368SStephen M. Cameron 	return (scsi3addr[3] & 0xC0) == 0x40;
608edd16368SStephen M. Cameron }
609edd16368SStephen M. Cameron 
610f2ef0ce7SRobert Elliott static const char * const raid_label[] = { "0", "4", "1(+0)", "5", "5+1", "6",
611f2ef0ce7SRobert Elliott 	"1(+0)ADM", "UNKNOWN"
612edd16368SStephen M. Cameron };
6136b80b18fSScott Teel #define HPSA_RAID_0	0
6146b80b18fSScott Teel #define HPSA_RAID_4	1
6156b80b18fSScott Teel #define HPSA_RAID_1	2	/* also used for RAID 10 */
6166b80b18fSScott Teel #define HPSA_RAID_5	3	/* also used for RAID 50 */
6176b80b18fSScott Teel #define HPSA_RAID_51	4
6186b80b18fSScott Teel #define HPSA_RAID_6	5	/* also used for RAID 60 */
6196b80b18fSScott Teel #define HPSA_RAID_ADM	6	/* also used for RAID 1+0 ADM */
620edd16368SStephen M. Cameron #define RAID_UNKNOWN (ARRAY_SIZE(raid_label) - 1)
621edd16368SStephen M. Cameron 
622f3f01730SKevin Barnett static inline bool is_logical_device(struct hpsa_scsi_dev_t *device)
623f3f01730SKevin Barnett {
624f3f01730SKevin Barnett 	return !device->physical_device;
625f3f01730SKevin Barnett }
626f3f01730SKevin Barnett 
627edd16368SStephen M. Cameron static ssize_t raid_level_show(struct device *dev,
628edd16368SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
629edd16368SStephen M. Cameron {
630edd16368SStephen M. Cameron 	ssize_t l = 0;
63182a72c0aSStephen M. Cameron 	unsigned char rlevel;
632edd16368SStephen M. Cameron 	struct ctlr_info *h;
633edd16368SStephen M. Cameron 	struct scsi_device *sdev;
634edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *hdev;
635edd16368SStephen M. Cameron 	unsigned long flags;
636edd16368SStephen M. Cameron 
637edd16368SStephen M. Cameron 	sdev = to_scsi_device(dev);
638edd16368SStephen M. Cameron 	h = sdev_to_hba(sdev);
639edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
640edd16368SStephen M. Cameron 	hdev = sdev->hostdata;
641edd16368SStephen M. Cameron 	if (!hdev) {
642edd16368SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
643edd16368SStephen M. Cameron 		return -ENODEV;
644edd16368SStephen M. Cameron 	}
645edd16368SStephen M. Cameron 
646edd16368SStephen M. Cameron 	/* Is this even a logical drive? */
647f3f01730SKevin Barnett 	if (!is_logical_device(hdev)) {
648edd16368SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
649edd16368SStephen M. Cameron 		l = snprintf(buf, PAGE_SIZE, "N/A\n");
650edd16368SStephen M. Cameron 		return l;
651edd16368SStephen M. Cameron 	}
652edd16368SStephen M. Cameron 
653edd16368SStephen M. Cameron 	rlevel = hdev->raid_level;
654edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
65582a72c0aSStephen M. Cameron 	if (rlevel > RAID_UNKNOWN)
656edd16368SStephen M. Cameron 		rlevel = RAID_UNKNOWN;
657edd16368SStephen M. Cameron 	l = snprintf(buf, PAGE_SIZE, "RAID %s\n", raid_label[rlevel]);
658edd16368SStephen M. Cameron 	return l;
659edd16368SStephen M. Cameron }
660edd16368SStephen M. Cameron 
661edd16368SStephen M. Cameron static ssize_t lunid_show(struct device *dev,
662edd16368SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
663edd16368SStephen M. Cameron {
664edd16368SStephen M. Cameron 	struct ctlr_info *h;
665edd16368SStephen M. Cameron 	struct scsi_device *sdev;
666edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *hdev;
667edd16368SStephen M. Cameron 	unsigned long flags;
668edd16368SStephen M. Cameron 	unsigned char lunid[8];
669edd16368SStephen M. Cameron 
670edd16368SStephen M. Cameron 	sdev = to_scsi_device(dev);
671edd16368SStephen M. Cameron 	h = sdev_to_hba(sdev);
672edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
673edd16368SStephen M. Cameron 	hdev = sdev->hostdata;
674edd16368SStephen M. Cameron 	if (!hdev) {
675edd16368SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
676edd16368SStephen M. Cameron 		return -ENODEV;
677edd16368SStephen M. Cameron 	}
678edd16368SStephen M. Cameron 	memcpy(lunid, hdev->scsi3addr, sizeof(lunid));
679edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
680edd16368SStephen M. Cameron 	return snprintf(buf, 20, "0x%02x%02x%02x%02x%02x%02x%02x%02x\n",
681edd16368SStephen M. Cameron 		lunid[0], lunid[1], lunid[2], lunid[3],
682edd16368SStephen M. Cameron 		lunid[4], lunid[5], lunid[6], lunid[7]);
683edd16368SStephen M. Cameron }
684edd16368SStephen M. Cameron 
685edd16368SStephen M. Cameron static ssize_t unique_id_show(struct device *dev,
686edd16368SStephen M. Cameron 	     struct device_attribute *attr, char *buf)
687edd16368SStephen M. Cameron {
688edd16368SStephen M. Cameron 	struct ctlr_info *h;
689edd16368SStephen M. Cameron 	struct scsi_device *sdev;
690edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *hdev;
691edd16368SStephen M. Cameron 	unsigned long flags;
692edd16368SStephen M. Cameron 	unsigned char sn[16];
693edd16368SStephen M. Cameron 
694edd16368SStephen M. Cameron 	sdev = to_scsi_device(dev);
695edd16368SStephen M. Cameron 	h = sdev_to_hba(sdev);
696edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
697edd16368SStephen M. Cameron 	hdev = sdev->hostdata;
698edd16368SStephen M. Cameron 	if (!hdev) {
699edd16368SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
700edd16368SStephen M. Cameron 		return -ENODEV;
701edd16368SStephen M. Cameron 	}
702edd16368SStephen M. Cameron 	memcpy(sn, hdev->device_id, sizeof(sn));
703edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
704edd16368SStephen M. Cameron 	return snprintf(buf, 16 * 2 + 2,
705edd16368SStephen M. Cameron 			"%02X%02X%02X%02X%02X%02X%02X%02X"
706edd16368SStephen M. Cameron 			"%02X%02X%02X%02X%02X%02X%02X%02X\n",
707edd16368SStephen M. Cameron 			sn[0], sn[1], sn[2], sn[3],
708edd16368SStephen M. Cameron 			sn[4], sn[5], sn[6], sn[7],
709edd16368SStephen M. Cameron 			sn[8], sn[9], sn[10], sn[11],
710edd16368SStephen M. Cameron 			sn[12], sn[13], sn[14], sn[15]);
711edd16368SStephen M. Cameron }
712edd16368SStephen M. Cameron 
713c1988684SScott Teel static ssize_t host_show_hp_ssd_smart_path_enabled(struct device *dev,
714c1988684SScott Teel 	     struct device_attribute *attr, char *buf)
715c1988684SScott Teel {
716c1988684SScott Teel 	struct ctlr_info *h;
717c1988684SScott Teel 	struct scsi_device *sdev;
718c1988684SScott Teel 	struct hpsa_scsi_dev_t *hdev;
719c1988684SScott Teel 	unsigned long flags;
720c1988684SScott Teel 	int offload_enabled;
721c1988684SScott Teel 
722c1988684SScott Teel 	sdev = to_scsi_device(dev);
723c1988684SScott Teel 	h = sdev_to_hba(sdev);
724c1988684SScott Teel 	spin_lock_irqsave(&h->lock, flags);
725c1988684SScott Teel 	hdev = sdev->hostdata;
726c1988684SScott Teel 	if (!hdev) {
727c1988684SScott Teel 		spin_unlock_irqrestore(&h->lock, flags);
728c1988684SScott Teel 		return -ENODEV;
729c1988684SScott Teel 	}
730c1988684SScott Teel 	offload_enabled = hdev->offload_enabled;
731c1988684SScott Teel 	spin_unlock_irqrestore(&h->lock, flags);
732c1988684SScott Teel 	return snprintf(buf, 20, "%d\n", offload_enabled);
733c1988684SScott Teel }
734c1988684SScott Teel 
7358270b862SJoe Handzik #define MAX_PATHS 8
7368270b862SJoe Handzik #define PATH_STRING_LEN 50
7378270b862SJoe Handzik 
7388270b862SJoe Handzik static ssize_t path_info_show(struct device *dev,
7398270b862SJoe Handzik 	     struct device_attribute *attr, char *buf)
7408270b862SJoe Handzik {
7418270b862SJoe Handzik 	struct ctlr_info *h;
7428270b862SJoe Handzik 	struct scsi_device *sdev;
7438270b862SJoe Handzik 	struct hpsa_scsi_dev_t *hdev;
7448270b862SJoe Handzik 	unsigned long flags;
7458270b862SJoe Handzik 	int i;
7468270b862SJoe Handzik 	int output_len = 0;
7478270b862SJoe Handzik 	u8 box;
7488270b862SJoe Handzik 	u8 bay;
7498270b862SJoe Handzik 	u8 path_map_index = 0;
7508270b862SJoe Handzik 	char *active;
7518270b862SJoe Handzik 	unsigned char phys_connector[2];
7528270b862SJoe Handzik 	unsigned char path[MAX_PATHS][PATH_STRING_LEN];
7538270b862SJoe Handzik 
7548270b862SJoe Handzik 	memset(path, 0, MAX_PATHS * PATH_STRING_LEN);
7558270b862SJoe Handzik 	sdev = to_scsi_device(dev);
7568270b862SJoe Handzik 	h = sdev_to_hba(sdev);
7578270b862SJoe Handzik 	spin_lock_irqsave(&h->devlock, flags);
7588270b862SJoe Handzik 	hdev = sdev->hostdata;
7598270b862SJoe Handzik 	if (!hdev) {
7608270b862SJoe Handzik 		spin_unlock_irqrestore(&h->devlock, flags);
7618270b862SJoe Handzik 		return -ENODEV;
7628270b862SJoe Handzik 	}
7638270b862SJoe Handzik 
7648270b862SJoe Handzik 	bay = hdev->bay;
7658270b862SJoe Handzik 	for (i = 0; i < MAX_PATHS; i++) {
7668270b862SJoe Handzik 		path_map_index = 1<<i;
7678270b862SJoe Handzik 		if (i == hdev->active_path_index)
7688270b862SJoe Handzik 			active = "Active";
7698270b862SJoe Handzik 		else if (hdev->path_map & path_map_index)
7708270b862SJoe Handzik 			active = "Inactive";
7718270b862SJoe Handzik 		else
7728270b862SJoe Handzik 			continue;
7738270b862SJoe Handzik 
7748270b862SJoe Handzik 		output_len = snprintf(path[i],
7758270b862SJoe Handzik 				PATH_STRING_LEN, "[%d:%d:%d:%d] %20.20s ",
7768270b862SJoe Handzik 				h->scsi_host->host_no,
7778270b862SJoe Handzik 				hdev->bus, hdev->target, hdev->lun,
7788270b862SJoe Handzik 				scsi_device_type(hdev->devtype));
7798270b862SJoe Handzik 
78066749d0dSScott Teel 		if (hdev->external ||
781f3f01730SKevin Barnett 			hdev->devtype == TYPE_RAID ||
782f3f01730SKevin Barnett 			is_logical_device(hdev)) {
7838270b862SJoe Handzik 			output_len += snprintf(path[i] + output_len,
7848270b862SJoe Handzik 						PATH_STRING_LEN, "%s\n",
7858270b862SJoe Handzik 						active);
7868270b862SJoe Handzik 			continue;
7878270b862SJoe Handzik 		}
7888270b862SJoe Handzik 
7898270b862SJoe Handzik 		box = hdev->box[i];
7908270b862SJoe Handzik 		memcpy(&phys_connector, &hdev->phys_connector[i],
7918270b862SJoe Handzik 			sizeof(phys_connector));
7928270b862SJoe Handzik 		if (phys_connector[0] < '0')
7938270b862SJoe Handzik 			phys_connector[0] = '0';
7948270b862SJoe Handzik 		if (phys_connector[1] < '0')
7958270b862SJoe Handzik 			phys_connector[1] = '0';
7968270b862SJoe Handzik 		if (hdev->phys_connector[i] > 0)
7978270b862SJoe Handzik 			output_len += snprintf(path[i] + output_len,
7988270b862SJoe Handzik 				PATH_STRING_LEN,
7998270b862SJoe Handzik 				"PORT: %.2s ",
8008270b862SJoe Handzik 				phys_connector);
8012a168208SKevin Barnett 		if (hdev->devtype == TYPE_DISK && hdev->expose_device) {
8028270b862SJoe Handzik 			if (box == 0 || box == 0xFF) {
8038270b862SJoe Handzik 				output_len += snprintf(path[i] + output_len,
8048270b862SJoe Handzik 					PATH_STRING_LEN,
8058270b862SJoe Handzik 					"BAY: %hhu %s\n",
8068270b862SJoe Handzik 					bay, active);
8078270b862SJoe Handzik 			} else {
8088270b862SJoe Handzik 				output_len += snprintf(path[i] + output_len,
8098270b862SJoe Handzik 					PATH_STRING_LEN,
8108270b862SJoe Handzik 					"BOX: %hhu BAY: %hhu %s\n",
8118270b862SJoe Handzik 					box, bay, active);
8128270b862SJoe Handzik 			}
8138270b862SJoe Handzik 		} else if (box != 0 && box != 0xFF) {
8148270b862SJoe Handzik 			output_len += snprintf(path[i] + output_len,
8158270b862SJoe Handzik 				PATH_STRING_LEN, "BOX: %hhu %s\n",
8168270b862SJoe Handzik 				box, active);
8178270b862SJoe Handzik 		} else
8188270b862SJoe Handzik 			output_len += snprintf(path[i] + output_len,
8198270b862SJoe Handzik 				PATH_STRING_LEN, "%s\n", active);
8208270b862SJoe Handzik 	}
8218270b862SJoe Handzik 
8228270b862SJoe Handzik 	spin_unlock_irqrestore(&h->devlock, flags);
8238270b862SJoe Handzik 	return snprintf(buf, output_len+1, "%s%s%s%s%s%s%s%s",
8248270b862SJoe Handzik 		path[0], path[1], path[2], path[3],
8258270b862SJoe Handzik 		path[4], path[5], path[6], path[7]);
8268270b862SJoe Handzik }
8278270b862SJoe Handzik 
8283f5eac3aSStephen M. Cameron static DEVICE_ATTR(raid_level, S_IRUGO, raid_level_show, NULL);
8293f5eac3aSStephen M. Cameron static DEVICE_ATTR(lunid, S_IRUGO, lunid_show, NULL);
8303f5eac3aSStephen M. Cameron static DEVICE_ATTR(unique_id, S_IRUGO, unique_id_show, NULL);
8313f5eac3aSStephen M. Cameron static DEVICE_ATTR(rescan, S_IWUSR, NULL, host_store_rescan);
832c1988684SScott Teel static DEVICE_ATTR(hp_ssd_smart_path_enabled, S_IRUGO,
833c1988684SScott Teel 			host_show_hp_ssd_smart_path_enabled, NULL);
8348270b862SJoe Handzik static DEVICE_ATTR(path_info, S_IRUGO, path_info_show, NULL);
835da0697bdSScott Teel static DEVICE_ATTR(hp_ssd_smart_path_status, S_IWUSR|S_IRUGO|S_IROTH,
836da0697bdSScott Teel 		host_show_hp_ssd_smart_path_status,
837da0697bdSScott Teel 		host_store_hp_ssd_smart_path_status);
8382ba8bfc8SStephen M. Cameron static DEVICE_ATTR(raid_offload_debug, S_IWUSR, NULL,
8392ba8bfc8SStephen M. Cameron 			host_store_raid_offload_debug);
8403f5eac3aSStephen M. Cameron static DEVICE_ATTR(firmware_revision, S_IRUGO,
8413f5eac3aSStephen M. Cameron 	host_show_firmware_revision, NULL);
8423f5eac3aSStephen M. Cameron static DEVICE_ATTR(commands_outstanding, S_IRUGO,
8433f5eac3aSStephen M. Cameron 	host_show_commands_outstanding, NULL);
8443f5eac3aSStephen M. Cameron static DEVICE_ATTR(transport_mode, S_IRUGO,
8453f5eac3aSStephen M. Cameron 	host_show_transport_mode, NULL);
846941b1cdaSStephen M. Cameron static DEVICE_ATTR(resettable, S_IRUGO,
847941b1cdaSStephen M. Cameron 	host_show_resettable, NULL);
848e985c58fSStephen Cameron static DEVICE_ATTR(lockup_detected, S_IRUGO,
849e985c58fSStephen Cameron 	host_show_lockup_detected, NULL);
8503f5eac3aSStephen M. Cameron 
8513f5eac3aSStephen M. Cameron static struct device_attribute *hpsa_sdev_attrs[] = {
8523f5eac3aSStephen M. Cameron 	&dev_attr_raid_level,
8533f5eac3aSStephen M. Cameron 	&dev_attr_lunid,
8543f5eac3aSStephen M. Cameron 	&dev_attr_unique_id,
855c1988684SScott Teel 	&dev_attr_hp_ssd_smart_path_enabled,
8568270b862SJoe Handzik 	&dev_attr_path_info,
857e985c58fSStephen Cameron 	&dev_attr_lockup_detected,
8583f5eac3aSStephen M. Cameron 	NULL,
8593f5eac3aSStephen M. Cameron };
8603f5eac3aSStephen M. Cameron 
8613f5eac3aSStephen M. Cameron static struct device_attribute *hpsa_shost_attrs[] = {
8623f5eac3aSStephen M. Cameron 	&dev_attr_rescan,
8633f5eac3aSStephen M. Cameron 	&dev_attr_firmware_revision,
8643f5eac3aSStephen M. Cameron 	&dev_attr_commands_outstanding,
8653f5eac3aSStephen M. Cameron 	&dev_attr_transport_mode,
866941b1cdaSStephen M. Cameron 	&dev_attr_resettable,
867da0697bdSScott Teel 	&dev_attr_hp_ssd_smart_path_status,
8682ba8bfc8SStephen M. Cameron 	&dev_attr_raid_offload_debug,
8693f5eac3aSStephen M. Cameron 	NULL,
8703f5eac3aSStephen M. Cameron };
8713f5eac3aSStephen M. Cameron 
87241ce4c35SStephen Cameron #define HPSA_NRESERVED_CMDS	(HPSA_CMDS_RESERVED_FOR_ABORTS + \
87341ce4c35SStephen Cameron 		HPSA_CMDS_RESERVED_FOR_DRIVER + HPSA_MAX_CONCURRENT_PASSTHRUS)
87441ce4c35SStephen Cameron 
8753f5eac3aSStephen M. Cameron static struct scsi_host_template hpsa_driver_template = {
8763f5eac3aSStephen M. Cameron 	.module			= THIS_MODULE,
877f79cfec6SStephen M. Cameron 	.name			= HPSA,
878f79cfec6SStephen M. Cameron 	.proc_name		= HPSA,
8793f5eac3aSStephen M. Cameron 	.queuecommand		= hpsa_scsi_queue_command,
8803f5eac3aSStephen M. Cameron 	.scan_start		= hpsa_scan_start,
8813f5eac3aSStephen M. Cameron 	.scan_finished		= hpsa_scan_finished,
8827c0a0229SDon Brace 	.change_queue_depth	= hpsa_change_queue_depth,
8833f5eac3aSStephen M. Cameron 	.this_id		= -1,
8843f5eac3aSStephen M. Cameron 	.use_clustering		= ENABLE_CLUSTERING,
88575167d2cSStephen M. Cameron 	.eh_abort_handler	= hpsa_eh_abort_handler,
8863f5eac3aSStephen M. Cameron 	.eh_device_reset_handler = hpsa_eh_device_reset_handler,
8873f5eac3aSStephen M. Cameron 	.ioctl			= hpsa_ioctl,
8883f5eac3aSStephen M. Cameron 	.slave_alloc		= hpsa_slave_alloc,
88941ce4c35SStephen Cameron 	.slave_configure	= hpsa_slave_configure,
8903f5eac3aSStephen M. Cameron 	.slave_destroy		= hpsa_slave_destroy,
8913f5eac3aSStephen M. Cameron #ifdef CONFIG_COMPAT
8923f5eac3aSStephen M. Cameron 	.compat_ioctl		= hpsa_compat_ioctl,
8933f5eac3aSStephen M. Cameron #endif
8943f5eac3aSStephen M. Cameron 	.sdev_attrs = hpsa_sdev_attrs,
8953f5eac3aSStephen M. Cameron 	.shost_attrs = hpsa_shost_attrs,
896c0d6a4d1SStephen M. Cameron 	.max_sectors = 8192,
89754b2b50cSMartin K. Petersen 	.no_write_same = 1,
8983f5eac3aSStephen M. Cameron };
8993f5eac3aSStephen M. Cameron 
900254f796bSMatt Gates static inline u32 next_command(struct ctlr_info *h, u8 q)
9013f5eac3aSStephen M. Cameron {
9023f5eac3aSStephen M. Cameron 	u32 a;
903072b0518SStephen M. Cameron 	struct reply_queue_buffer *rq = &h->reply_queue[q];
9043f5eac3aSStephen M. Cameron 
905e1f7de0cSMatt Gates 	if (h->transMethod & CFGTBL_Trans_io_accel1)
906e1f7de0cSMatt Gates 		return h->access.command_completed(h, q);
907e1f7de0cSMatt Gates 
9083f5eac3aSStephen M. Cameron 	if (unlikely(!(h->transMethod & CFGTBL_Trans_Performant)))
909254f796bSMatt Gates 		return h->access.command_completed(h, q);
9103f5eac3aSStephen M. Cameron 
911254f796bSMatt Gates 	if ((rq->head[rq->current_entry] & 1) == rq->wraparound) {
912254f796bSMatt Gates 		a = rq->head[rq->current_entry];
913254f796bSMatt Gates 		rq->current_entry++;
9140cbf768eSStephen M. Cameron 		atomic_dec(&h->commands_outstanding);
9153f5eac3aSStephen M. Cameron 	} else {
9163f5eac3aSStephen M. Cameron 		a = FIFO_EMPTY;
9173f5eac3aSStephen M. Cameron 	}
9183f5eac3aSStephen M. Cameron 	/* Check for wraparound */
919254f796bSMatt Gates 	if (rq->current_entry == h->max_commands) {
920254f796bSMatt Gates 		rq->current_entry = 0;
921254f796bSMatt Gates 		rq->wraparound ^= 1;
9223f5eac3aSStephen M. Cameron 	}
9233f5eac3aSStephen M. Cameron 	return a;
9243f5eac3aSStephen M. Cameron }
9253f5eac3aSStephen M. Cameron 
926c349775eSScott Teel /*
927c349775eSScott Teel  * There are some special bits in the bus address of the
928c349775eSScott Teel  * command that we have to set for the controller to know
929c349775eSScott Teel  * how to process the command:
930c349775eSScott Teel  *
931c349775eSScott Teel  * Normal performant mode:
932c349775eSScott Teel  * bit 0: 1 means performant mode, 0 means simple mode.
933c349775eSScott Teel  * bits 1-3 = block fetch table entry
934c349775eSScott Teel  * bits 4-6 = command type (== 0)
935c349775eSScott Teel  *
936c349775eSScott Teel  * ioaccel1 mode:
937c349775eSScott Teel  * bit 0 = "performant mode" bit.
938c349775eSScott Teel  * bits 1-3 = block fetch table entry
939c349775eSScott Teel  * bits 4-6 = command type (== 110)
940c349775eSScott Teel  * (command type is needed because ioaccel1 mode
941c349775eSScott Teel  * commands are submitted through the same register as normal
942c349775eSScott Teel  * mode commands, so this is how the controller knows whether
943c349775eSScott Teel  * the command is normal mode or ioaccel1 mode.)
944c349775eSScott Teel  *
945c349775eSScott Teel  * ioaccel2 mode:
946c349775eSScott Teel  * bit 0 = "performant mode" bit.
947c349775eSScott Teel  * bits 1-4 = block fetch table entry (note extra bit)
948c349775eSScott Teel  * bits 4-6 = not needed, because ioaccel2 mode has
949c349775eSScott Teel  * a separate special register for submitting commands.
950c349775eSScott Teel  */
951c349775eSScott Teel 
95225163bd5SWebb Scales /*
95325163bd5SWebb Scales  * set_performant_mode: Modify the tag for cciss performant
9543f5eac3aSStephen M. Cameron  * set bit 0 for pull model, bits 3-1 for block fetch
9553f5eac3aSStephen M. Cameron  * register number
9563f5eac3aSStephen M. Cameron  */
95725163bd5SWebb Scales #define DEFAULT_REPLY_QUEUE (-1)
95825163bd5SWebb Scales static void set_performant_mode(struct ctlr_info *h, struct CommandList *c,
95925163bd5SWebb Scales 					int reply_queue)
9603f5eac3aSStephen M. Cameron {
961254f796bSMatt Gates 	if (likely(h->transMethod & CFGTBL_Trans_Performant)) {
9623f5eac3aSStephen M. Cameron 		c->busaddr |= 1 | (h->blockFetchTable[c->Header.SGList] << 1);
96325163bd5SWebb Scales 		if (unlikely(!h->msix_vector))
96425163bd5SWebb Scales 			return;
96525163bd5SWebb Scales 		if (likely(reply_queue == DEFAULT_REPLY_QUEUE))
966254f796bSMatt Gates 			c->Header.ReplyQueue =
967804a5cb5SJohn Kacur 				raw_smp_processor_id() % h->nreply_queues;
96825163bd5SWebb Scales 		else
96925163bd5SWebb Scales 			c->Header.ReplyQueue = reply_queue % h->nreply_queues;
970254f796bSMatt Gates 	}
9713f5eac3aSStephen M. Cameron }
9723f5eac3aSStephen M. Cameron 
973c349775eSScott Teel static void set_ioaccel1_performant_mode(struct ctlr_info *h,
97425163bd5SWebb Scales 						struct CommandList *c,
97525163bd5SWebb Scales 						int reply_queue)
976c349775eSScott Teel {
977c349775eSScott Teel 	struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[c->cmdindex];
978c349775eSScott Teel 
97925163bd5SWebb Scales 	/*
98025163bd5SWebb Scales 	 * Tell the controller to post the reply to the queue for this
981c349775eSScott Teel 	 * processor.  This seems to give the best I/O throughput.
982c349775eSScott Teel 	 */
98325163bd5SWebb Scales 	if (likely(reply_queue == DEFAULT_REPLY_QUEUE))
984c349775eSScott Teel 		cp->ReplyQueue = smp_processor_id() % h->nreply_queues;
98525163bd5SWebb Scales 	else
98625163bd5SWebb Scales 		cp->ReplyQueue = reply_queue % h->nreply_queues;
98725163bd5SWebb Scales 	/*
98825163bd5SWebb Scales 	 * Set the bits in the address sent down to include:
989c349775eSScott Teel 	 *  - performant mode bit (bit 0)
990c349775eSScott Teel 	 *  - pull count (bits 1-3)
991c349775eSScott Teel 	 *  - command type (bits 4-6)
992c349775eSScott Teel 	 */
993c349775eSScott Teel 	c->busaddr |= 1 | (h->ioaccel1_blockFetchTable[c->Header.SGList] << 1) |
994c349775eSScott Teel 					IOACCEL1_BUSADDR_CMDTYPE;
995c349775eSScott Teel }
996c349775eSScott Teel 
9978be986ccSStephen Cameron static void set_ioaccel2_tmf_performant_mode(struct ctlr_info *h,
9988be986ccSStephen Cameron 						struct CommandList *c,
9998be986ccSStephen Cameron 						int reply_queue)
10008be986ccSStephen Cameron {
10018be986ccSStephen Cameron 	struct hpsa_tmf_struct *cp = (struct hpsa_tmf_struct *)
10028be986ccSStephen Cameron 		&h->ioaccel2_cmd_pool[c->cmdindex];
10038be986ccSStephen Cameron 
10048be986ccSStephen Cameron 	/* Tell the controller to post the reply to the queue for this
10058be986ccSStephen Cameron 	 * processor.  This seems to give the best I/O throughput.
10068be986ccSStephen Cameron 	 */
10078be986ccSStephen Cameron 	if (likely(reply_queue == DEFAULT_REPLY_QUEUE))
10088be986ccSStephen Cameron 		cp->reply_queue = smp_processor_id() % h->nreply_queues;
10098be986ccSStephen Cameron 	else
10108be986ccSStephen Cameron 		cp->reply_queue = reply_queue % h->nreply_queues;
10118be986ccSStephen Cameron 	/* Set the bits in the address sent down to include:
10128be986ccSStephen Cameron 	 *  - performant mode bit not used in ioaccel mode 2
10138be986ccSStephen Cameron 	 *  - pull count (bits 0-3)
10148be986ccSStephen Cameron 	 *  - command type isn't needed for ioaccel2
10158be986ccSStephen Cameron 	 */
10168be986ccSStephen Cameron 	c->busaddr |= h->ioaccel2_blockFetchTable[0];
10178be986ccSStephen Cameron }
10188be986ccSStephen Cameron 
1019c349775eSScott Teel static void set_ioaccel2_performant_mode(struct ctlr_info *h,
102025163bd5SWebb Scales 						struct CommandList *c,
102125163bd5SWebb Scales 						int reply_queue)
1022c349775eSScott Teel {
1023c349775eSScott Teel 	struct io_accel2_cmd *cp = &h->ioaccel2_cmd_pool[c->cmdindex];
1024c349775eSScott Teel 
102525163bd5SWebb Scales 	/*
102625163bd5SWebb Scales 	 * Tell the controller to post the reply to the queue for this
1027c349775eSScott Teel 	 * processor.  This seems to give the best I/O throughput.
1028c349775eSScott Teel 	 */
102925163bd5SWebb Scales 	if (likely(reply_queue == DEFAULT_REPLY_QUEUE))
1030c349775eSScott Teel 		cp->reply_queue = smp_processor_id() % h->nreply_queues;
103125163bd5SWebb Scales 	else
103225163bd5SWebb Scales 		cp->reply_queue = reply_queue % h->nreply_queues;
103325163bd5SWebb Scales 	/*
103425163bd5SWebb Scales 	 * Set the bits in the address sent down to include:
1035c349775eSScott Teel 	 *  - performant mode bit not used in ioaccel mode 2
1036c349775eSScott Teel 	 *  - pull count (bits 0-3)
1037c349775eSScott Teel 	 *  - command type isn't needed for ioaccel2
1038c349775eSScott Teel 	 */
1039c349775eSScott Teel 	c->busaddr |= (h->ioaccel2_blockFetchTable[cp->sg_count]);
1040c349775eSScott Teel }
1041c349775eSScott Teel 
1042e85c5974SStephen M. Cameron static int is_firmware_flash_cmd(u8 *cdb)
1043e85c5974SStephen M. Cameron {
1044e85c5974SStephen M. Cameron 	return cdb[0] == BMIC_WRITE && cdb[6] == BMIC_FLASH_FIRMWARE;
1045e85c5974SStephen M. Cameron }
1046e85c5974SStephen M. Cameron 
1047e85c5974SStephen M. Cameron /*
1048e85c5974SStephen M. Cameron  * During firmware flash, the heartbeat register may not update as frequently
1049e85c5974SStephen M. Cameron  * as it should.  So we dial down lockup detection during firmware flash. and
1050e85c5974SStephen M. Cameron  * dial it back up when firmware flash completes.
1051e85c5974SStephen M. Cameron  */
1052e85c5974SStephen M. Cameron #define HEARTBEAT_SAMPLE_INTERVAL_DURING_FLASH (240 * HZ)
1053e85c5974SStephen M. Cameron #define HEARTBEAT_SAMPLE_INTERVAL (30 * HZ)
1054e85c5974SStephen M. Cameron static void dial_down_lockup_detection_during_fw_flash(struct ctlr_info *h,
1055e85c5974SStephen M. Cameron 		struct CommandList *c)
1056e85c5974SStephen M. Cameron {
1057e85c5974SStephen M. Cameron 	if (!is_firmware_flash_cmd(c->Request.CDB))
1058e85c5974SStephen M. Cameron 		return;
1059e85c5974SStephen M. Cameron 	atomic_inc(&h->firmware_flash_in_progress);
1060e85c5974SStephen M. Cameron 	h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL_DURING_FLASH;
1061e85c5974SStephen M. Cameron }
1062e85c5974SStephen M. Cameron 
1063e85c5974SStephen M. Cameron static void dial_up_lockup_detection_on_fw_flash_complete(struct ctlr_info *h,
1064e85c5974SStephen M. Cameron 		struct CommandList *c)
1065e85c5974SStephen M. Cameron {
1066e85c5974SStephen M. Cameron 	if (is_firmware_flash_cmd(c->Request.CDB) &&
1067e85c5974SStephen M. Cameron 		atomic_dec_and_test(&h->firmware_flash_in_progress))
1068e85c5974SStephen M. Cameron 		h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL;
1069e85c5974SStephen M. Cameron }
1070e85c5974SStephen M. Cameron 
107125163bd5SWebb Scales static void __enqueue_cmd_and_start_io(struct ctlr_info *h,
107225163bd5SWebb Scales 	struct CommandList *c, int reply_queue)
10733f5eac3aSStephen M. Cameron {
1074c05e8866SStephen Cameron 	dial_down_lockup_detection_during_fw_flash(h, c);
1075c05e8866SStephen Cameron 	atomic_inc(&h->commands_outstanding);
1076c349775eSScott Teel 	switch (c->cmd_type) {
1077c349775eSScott Teel 	case CMD_IOACCEL1:
107825163bd5SWebb Scales 		set_ioaccel1_performant_mode(h, c, reply_queue);
1079c05e8866SStephen Cameron 		writel(c->busaddr, h->vaddr + SA5_REQUEST_PORT_OFFSET);
1080c349775eSScott Teel 		break;
1081c349775eSScott Teel 	case CMD_IOACCEL2:
108225163bd5SWebb Scales 		set_ioaccel2_performant_mode(h, c, reply_queue);
1083c05e8866SStephen Cameron 		writel(c->busaddr, h->vaddr + IOACCEL2_INBOUND_POSTQ_32);
1084c349775eSScott Teel 		break;
10858be986ccSStephen Cameron 	case IOACCEL2_TMF:
10868be986ccSStephen Cameron 		set_ioaccel2_tmf_performant_mode(h, c, reply_queue);
10878be986ccSStephen Cameron 		writel(c->busaddr, h->vaddr + IOACCEL2_INBOUND_POSTQ_32);
10888be986ccSStephen Cameron 		break;
1089c349775eSScott Teel 	default:
109025163bd5SWebb Scales 		set_performant_mode(h, c, reply_queue);
1091f2405db8SDon Brace 		h->access.submit_command(h, c);
10923f5eac3aSStephen M. Cameron 	}
1093c05e8866SStephen Cameron }
10943f5eac3aSStephen M. Cameron 
1095a58e7e53SWebb Scales static void enqueue_cmd_and_start_io(struct ctlr_info *h, struct CommandList *c)
109625163bd5SWebb Scales {
1097d604f533SWebb Scales 	if (unlikely(hpsa_is_pending_event(c)))
1098a58e7e53SWebb Scales 		return finish_cmd(c);
1099a58e7e53SWebb Scales 
110025163bd5SWebb Scales 	__enqueue_cmd_and_start_io(h, c, DEFAULT_REPLY_QUEUE);
110125163bd5SWebb Scales }
110225163bd5SWebb Scales 
11033f5eac3aSStephen M. Cameron static inline int is_hba_lunid(unsigned char scsi3addr[])
11043f5eac3aSStephen M. Cameron {
11053f5eac3aSStephen M. Cameron 	return memcmp(scsi3addr, RAID_CTLR_LUNID, 8) == 0;
11063f5eac3aSStephen M. Cameron }
11073f5eac3aSStephen M. Cameron 
11083f5eac3aSStephen M. Cameron static inline int is_scsi_rev_5(struct ctlr_info *h)
11093f5eac3aSStephen M. Cameron {
11103f5eac3aSStephen M. Cameron 	if (!h->hba_inquiry_data)
11113f5eac3aSStephen M. Cameron 		return 0;
11123f5eac3aSStephen M. Cameron 	if ((h->hba_inquiry_data[2] & 0x07) == 5)
11133f5eac3aSStephen M. Cameron 		return 1;
11143f5eac3aSStephen M. Cameron 	return 0;
11153f5eac3aSStephen M. Cameron }
11163f5eac3aSStephen M. Cameron 
1117edd16368SStephen M. Cameron static int hpsa_find_target_lun(struct ctlr_info *h,
1118edd16368SStephen M. Cameron 	unsigned char scsi3addr[], int bus, int *target, int *lun)
1119edd16368SStephen M. Cameron {
1120edd16368SStephen M. Cameron 	/* finds an unused bus, target, lun for a new physical device
1121edd16368SStephen M. Cameron 	 * assumes h->devlock is held
1122edd16368SStephen M. Cameron 	 */
1123edd16368SStephen M. Cameron 	int i, found = 0;
1124cfe5badcSScott Teel 	DECLARE_BITMAP(lun_taken, HPSA_MAX_DEVICES);
1125edd16368SStephen M. Cameron 
1126263d9401SAkinobu Mita 	bitmap_zero(lun_taken, HPSA_MAX_DEVICES);
1127edd16368SStephen M. Cameron 
1128edd16368SStephen M. Cameron 	for (i = 0; i < h->ndevices; i++) {
1129edd16368SStephen M. Cameron 		if (h->dev[i]->bus == bus && h->dev[i]->target != -1)
1130263d9401SAkinobu Mita 			__set_bit(h->dev[i]->target, lun_taken);
1131edd16368SStephen M. Cameron 	}
1132edd16368SStephen M. Cameron 
1133263d9401SAkinobu Mita 	i = find_first_zero_bit(lun_taken, HPSA_MAX_DEVICES);
1134263d9401SAkinobu Mita 	if (i < HPSA_MAX_DEVICES) {
1135edd16368SStephen M. Cameron 		/* *bus = 1; */
1136edd16368SStephen M. Cameron 		*target = i;
1137edd16368SStephen M. Cameron 		*lun = 0;
1138edd16368SStephen M. Cameron 		found = 1;
1139edd16368SStephen M. Cameron 	}
1140edd16368SStephen M. Cameron 	return !found;
1141edd16368SStephen M. Cameron }
1142edd16368SStephen M. Cameron 
11431d33d85dSDon Brace static void hpsa_show_dev_msg(const char *level, struct ctlr_info *h,
11440d96ef5fSWebb Scales 	struct hpsa_scsi_dev_t *dev, char *description)
11450d96ef5fSWebb Scales {
11469975ec9dSDon Brace 	if (h == NULL || h->pdev == NULL || h->scsi_host == NULL)
11479975ec9dSDon Brace 		return;
11489975ec9dSDon Brace 
11490d96ef5fSWebb Scales 	dev_printk(level, &h->pdev->dev,
11500d96ef5fSWebb Scales 			"scsi %d:%d:%d:%d: %s %s %.8s %.16s RAID-%s SSDSmartPathCap%c En%c Exp=%d\n",
11510d96ef5fSWebb Scales 			h->scsi_host->host_no, dev->bus, dev->target, dev->lun,
11520d96ef5fSWebb Scales 			description,
11530d96ef5fSWebb Scales 			scsi_device_type(dev->devtype),
11540d96ef5fSWebb Scales 			dev->vendor,
11550d96ef5fSWebb Scales 			dev->model,
11560d96ef5fSWebb Scales 			dev->raid_level > RAID_UNKNOWN ?
11570d96ef5fSWebb Scales 				"RAID-?" : raid_label[dev->raid_level],
11580d96ef5fSWebb Scales 			dev->offload_config ? '+' : '-',
11590d96ef5fSWebb Scales 			dev->offload_enabled ? '+' : '-',
11602a168208SKevin Barnett 			dev->expose_device);
11610d96ef5fSWebb Scales }
11620d96ef5fSWebb Scales 
1163edd16368SStephen M. Cameron /* Add an entry into h->dev[] array. */
11648aa60681SDon Brace static int hpsa_scsi_add_entry(struct ctlr_info *h,
1165edd16368SStephen M. Cameron 		struct hpsa_scsi_dev_t *device,
1166edd16368SStephen M. Cameron 		struct hpsa_scsi_dev_t *added[], int *nadded)
1167edd16368SStephen M. Cameron {
1168edd16368SStephen M. Cameron 	/* assumes h->devlock is held */
1169edd16368SStephen M. Cameron 	int n = h->ndevices;
1170edd16368SStephen M. Cameron 	int i;
1171edd16368SStephen M. Cameron 	unsigned char addr1[8], addr2[8];
1172edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd;
1173edd16368SStephen M. Cameron 
1174cfe5badcSScott Teel 	if (n >= HPSA_MAX_DEVICES) {
1175edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "too many devices, some will be "
1176edd16368SStephen M. Cameron 			"inaccessible.\n");
1177edd16368SStephen M. Cameron 		return -1;
1178edd16368SStephen M. Cameron 	}
1179edd16368SStephen M. Cameron 
1180edd16368SStephen M. Cameron 	/* physical devices do not have lun or target assigned until now. */
1181edd16368SStephen M. Cameron 	if (device->lun != -1)
1182edd16368SStephen M. Cameron 		/* Logical device, lun is already assigned. */
1183edd16368SStephen M. Cameron 		goto lun_assigned;
1184edd16368SStephen M. Cameron 
1185edd16368SStephen M. Cameron 	/* If this device a non-zero lun of a multi-lun device
1186edd16368SStephen M. Cameron 	 * byte 4 of the 8-byte LUN addr will contain the logical
11872b08b3e9SDon Brace 	 * unit no, zero otherwise.
1188edd16368SStephen M. Cameron 	 */
1189edd16368SStephen M. Cameron 	if (device->scsi3addr[4] == 0) {
1190edd16368SStephen M. Cameron 		/* This is not a non-zero lun of a multi-lun device */
1191edd16368SStephen M. Cameron 		if (hpsa_find_target_lun(h, device->scsi3addr,
1192edd16368SStephen M. Cameron 			device->bus, &device->target, &device->lun) != 0)
1193edd16368SStephen M. Cameron 			return -1;
1194edd16368SStephen M. Cameron 		goto lun_assigned;
1195edd16368SStephen M. Cameron 	}
1196edd16368SStephen M. Cameron 
1197edd16368SStephen M. Cameron 	/* This is a non-zero lun of a multi-lun device.
1198edd16368SStephen M. Cameron 	 * Search through our list and find the device which
11999a4178b7Sshane.seymour 	 * has the same 8 byte LUN address, excepting byte 4 and 5.
1200edd16368SStephen M. Cameron 	 * Assign the same bus and target for this new LUN.
1201edd16368SStephen M. Cameron 	 * Use the logical unit number from the firmware.
1202edd16368SStephen M. Cameron 	 */
1203edd16368SStephen M. Cameron 	memcpy(addr1, device->scsi3addr, 8);
1204edd16368SStephen M. Cameron 	addr1[4] = 0;
12059a4178b7Sshane.seymour 	addr1[5] = 0;
1206edd16368SStephen M. Cameron 	for (i = 0; i < n; i++) {
1207edd16368SStephen M. Cameron 		sd = h->dev[i];
1208edd16368SStephen M. Cameron 		memcpy(addr2, sd->scsi3addr, 8);
1209edd16368SStephen M. Cameron 		addr2[4] = 0;
12109a4178b7Sshane.seymour 		addr2[5] = 0;
12119a4178b7Sshane.seymour 		/* differ only in byte 4 and 5? */
1212edd16368SStephen M. Cameron 		if (memcmp(addr1, addr2, 8) == 0) {
1213edd16368SStephen M. Cameron 			device->bus = sd->bus;
1214edd16368SStephen M. Cameron 			device->target = sd->target;
1215edd16368SStephen M. Cameron 			device->lun = device->scsi3addr[4];
1216edd16368SStephen M. Cameron 			break;
1217edd16368SStephen M. Cameron 		}
1218edd16368SStephen M. Cameron 	}
1219edd16368SStephen M. Cameron 	if (device->lun == -1) {
1220edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "physical device with no LUN=0,"
1221edd16368SStephen M. Cameron 			" suspect firmware bug or unsupported hardware "
1222edd16368SStephen M. Cameron 			"configuration.\n");
1223edd16368SStephen M. Cameron 			return -1;
1224edd16368SStephen M. Cameron 	}
1225edd16368SStephen M. Cameron 
1226edd16368SStephen M. Cameron lun_assigned:
1227edd16368SStephen M. Cameron 
1228edd16368SStephen M. Cameron 	h->dev[n] = device;
1229edd16368SStephen M. Cameron 	h->ndevices++;
1230edd16368SStephen M. Cameron 	added[*nadded] = device;
1231edd16368SStephen M. Cameron 	(*nadded)++;
12320d96ef5fSWebb Scales 	hpsa_show_dev_msg(KERN_INFO, h, device,
12332a168208SKevin Barnett 		device->expose_device ? "added" : "masked");
1234a473d86cSRobert Elliott 	device->offload_to_be_enabled = device->offload_enabled;
1235a473d86cSRobert Elliott 	device->offload_enabled = 0;
1236edd16368SStephen M. Cameron 	return 0;
1237edd16368SStephen M. Cameron }
1238edd16368SStephen M. Cameron 
1239bd9244f7SScott Teel /* Update an entry in h->dev[] array. */
12408aa60681SDon Brace static void hpsa_scsi_update_entry(struct ctlr_info *h,
1241bd9244f7SScott Teel 	int entry, struct hpsa_scsi_dev_t *new_entry)
1242bd9244f7SScott Teel {
1243a473d86cSRobert Elliott 	int offload_enabled;
1244bd9244f7SScott Teel 	/* assumes h->devlock is held */
1245bd9244f7SScott Teel 	BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES);
1246bd9244f7SScott Teel 
1247bd9244f7SScott Teel 	/* Raid level changed. */
1248bd9244f7SScott Teel 	h->dev[entry]->raid_level = new_entry->raid_level;
1249250fb125SStephen M. Cameron 
125003383736SDon Brace 	/* Raid offload parameters changed.  Careful about the ordering. */
125103383736SDon Brace 	if (new_entry->offload_config && new_entry->offload_enabled) {
125203383736SDon Brace 		/*
125303383736SDon Brace 		 * if drive is newly offload_enabled, we want to copy the
125403383736SDon Brace 		 * raid map data first.  If previously offload_enabled and
125503383736SDon Brace 		 * offload_config were set, raid map data had better be
125603383736SDon Brace 		 * the same as it was before.  if raid map data is changed
125703383736SDon Brace 		 * then it had better be the case that
125803383736SDon Brace 		 * h->dev[entry]->offload_enabled is currently 0.
125903383736SDon Brace 		 */
12609fb0de2dSStephen M. Cameron 		h->dev[entry]->raid_map = new_entry->raid_map;
126103383736SDon Brace 		h->dev[entry]->ioaccel_handle = new_entry->ioaccel_handle;
126203383736SDon Brace 	}
1263a3144e0bSJoe Handzik 	if (new_entry->hba_ioaccel_enabled) {
1264a3144e0bSJoe Handzik 		h->dev[entry]->ioaccel_handle = new_entry->ioaccel_handle;
1265a3144e0bSJoe Handzik 		wmb(); /* set ioaccel_handle *before* hba_ioaccel_enabled */
1266a3144e0bSJoe Handzik 	}
1267a3144e0bSJoe Handzik 	h->dev[entry]->hba_ioaccel_enabled = new_entry->hba_ioaccel_enabled;
126803383736SDon Brace 	h->dev[entry]->offload_config = new_entry->offload_config;
126903383736SDon Brace 	h->dev[entry]->offload_to_mirror = new_entry->offload_to_mirror;
127003383736SDon Brace 	h->dev[entry]->queue_depth = new_entry->queue_depth;
1271250fb125SStephen M. Cameron 
127241ce4c35SStephen Cameron 	/*
127341ce4c35SStephen Cameron 	 * We can turn off ioaccel offload now, but need to delay turning
127441ce4c35SStephen Cameron 	 * it on until we can update h->dev[entry]->phys_disk[], but we
127541ce4c35SStephen Cameron 	 * can't do that until all the devices are updated.
127641ce4c35SStephen Cameron 	 */
127741ce4c35SStephen Cameron 	h->dev[entry]->offload_to_be_enabled = new_entry->offload_enabled;
127841ce4c35SStephen Cameron 	if (!new_entry->offload_enabled)
127941ce4c35SStephen Cameron 		h->dev[entry]->offload_enabled = 0;
128041ce4c35SStephen Cameron 
1281a473d86cSRobert Elliott 	offload_enabled = h->dev[entry]->offload_enabled;
1282a473d86cSRobert Elliott 	h->dev[entry]->offload_enabled = h->dev[entry]->offload_to_be_enabled;
12830d96ef5fSWebb Scales 	hpsa_show_dev_msg(KERN_INFO, h, h->dev[entry], "updated");
1284a473d86cSRobert Elliott 	h->dev[entry]->offload_enabled = offload_enabled;
1285bd9244f7SScott Teel }
1286bd9244f7SScott Teel 
12872a8ccf31SStephen M. Cameron /* Replace an entry from h->dev[] array. */
12888aa60681SDon Brace static void hpsa_scsi_replace_entry(struct ctlr_info *h,
12892a8ccf31SStephen M. Cameron 	int entry, struct hpsa_scsi_dev_t *new_entry,
12902a8ccf31SStephen M. Cameron 	struct hpsa_scsi_dev_t *added[], int *nadded,
12912a8ccf31SStephen M. Cameron 	struct hpsa_scsi_dev_t *removed[], int *nremoved)
12922a8ccf31SStephen M. Cameron {
12932a8ccf31SStephen M. Cameron 	/* assumes h->devlock is held */
1294cfe5badcSScott Teel 	BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES);
12952a8ccf31SStephen M. Cameron 	removed[*nremoved] = h->dev[entry];
12962a8ccf31SStephen M. Cameron 	(*nremoved)++;
129701350d05SStephen M. Cameron 
129801350d05SStephen M. Cameron 	/*
129901350d05SStephen M. Cameron 	 * New physical devices won't have target/lun assigned yet
130001350d05SStephen M. Cameron 	 * so we need to preserve the values in the slot we are replacing.
130101350d05SStephen M. Cameron 	 */
130201350d05SStephen M. Cameron 	if (new_entry->target == -1) {
130301350d05SStephen M. Cameron 		new_entry->target = h->dev[entry]->target;
130401350d05SStephen M. Cameron 		new_entry->lun = h->dev[entry]->lun;
130501350d05SStephen M. Cameron 	}
130601350d05SStephen M. Cameron 
13072a8ccf31SStephen M. Cameron 	h->dev[entry] = new_entry;
13082a8ccf31SStephen M. Cameron 	added[*nadded] = new_entry;
13092a8ccf31SStephen M. Cameron 	(*nadded)++;
13100d96ef5fSWebb Scales 	hpsa_show_dev_msg(KERN_INFO, h, new_entry, "replaced");
1311a473d86cSRobert Elliott 	new_entry->offload_to_be_enabled = new_entry->offload_enabled;
1312a473d86cSRobert Elliott 	new_entry->offload_enabled = 0;
13132a8ccf31SStephen M. Cameron }
13142a8ccf31SStephen M. Cameron 
1315edd16368SStephen M. Cameron /* Remove an entry from h->dev[] array. */
13168aa60681SDon Brace static void hpsa_scsi_remove_entry(struct ctlr_info *h, int entry,
1317edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *removed[], int *nremoved)
1318edd16368SStephen M. Cameron {
1319edd16368SStephen M. Cameron 	/* assumes h->devlock is held */
1320edd16368SStephen M. Cameron 	int i;
1321edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd;
1322edd16368SStephen M. Cameron 
1323cfe5badcSScott Teel 	BUG_ON(entry < 0 || entry >= HPSA_MAX_DEVICES);
1324edd16368SStephen M. Cameron 
1325edd16368SStephen M. Cameron 	sd = h->dev[entry];
1326edd16368SStephen M. Cameron 	removed[*nremoved] = h->dev[entry];
1327edd16368SStephen M. Cameron 	(*nremoved)++;
1328edd16368SStephen M. Cameron 
1329edd16368SStephen M. Cameron 	for (i = entry; i < h->ndevices-1; i++)
1330edd16368SStephen M. Cameron 		h->dev[i] = h->dev[i+1];
1331edd16368SStephen M. Cameron 	h->ndevices--;
13320d96ef5fSWebb Scales 	hpsa_show_dev_msg(KERN_INFO, h, sd, "removed");
1333edd16368SStephen M. Cameron }
1334edd16368SStephen M. Cameron 
1335edd16368SStephen M. Cameron #define SCSI3ADDR_EQ(a, b) ( \
1336edd16368SStephen M. Cameron 	(a)[7] == (b)[7] && \
1337edd16368SStephen M. Cameron 	(a)[6] == (b)[6] && \
1338edd16368SStephen M. Cameron 	(a)[5] == (b)[5] && \
1339edd16368SStephen M. Cameron 	(a)[4] == (b)[4] && \
1340edd16368SStephen M. Cameron 	(a)[3] == (b)[3] && \
1341edd16368SStephen M. Cameron 	(a)[2] == (b)[2] && \
1342edd16368SStephen M. Cameron 	(a)[1] == (b)[1] && \
1343edd16368SStephen M. Cameron 	(a)[0] == (b)[0])
1344edd16368SStephen M. Cameron 
1345edd16368SStephen M. Cameron static void fixup_botched_add(struct ctlr_info *h,
1346edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *added)
1347edd16368SStephen M. Cameron {
1348edd16368SStephen M. Cameron 	/* called when scsi_add_device fails in order to re-adjust
1349edd16368SStephen M. Cameron 	 * h->dev[] to match the mid layer's view.
1350edd16368SStephen M. Cameron 	 */
1351edd16368SStephen M. Cameron 	unsigned long flags;
1352edd16368SStephen M. Cameron 	int i, j;
1353edd16368SStephen M. Cameron 
1354edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
1355edd16368SStephen M. Cameron 	for (i = 0; i < h->ndevices; i++) {
1356edd16368SStephen M. Cameron 		if (h->dev[i] == added) {
1357edd16368SStephen M. Cameron 			for (j = i; j < h->ndevices-1; j++)
1358edd16368SStephen M. Cameron 				h->dev[j] = h->dev[j+1];
1359edd16368SStephen M. Cameron 			h->ndevices--;
1360edd16368SStephen M. Cameron 			break;
1361edd16368SStephen M. Cameron 		}
1362edd16368SStephen M. Cameron 	}
1363edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
1364edd16368SStephen M. Cameron 	kfree(added);
1365edd16368SStephen M. Cameron }
1366edd16368SStephen M. Cameron 
1367edd16368SStephen M. Cameron static inline int device_is_the_same(struct hpsa_scsi_dev_t *dev1,
1368edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *dev2)
1369edd16368SStephen M. Cameron {
1370edd16368SStephen M. Cameron 	/* we compare everything except lun and target as these
1371edd16368SStephen M. Cameron 	 * are not yet assigned.  Compare parts likely
1372edd16368SStephen M. Cameron 	 * to differ first
1373edd16368SStephen M. Cameron 	 */
1374edd16368SStephen M. Cameron 	if (memcmp(dev1->scsi3addr, dev2->scsi3addr,
1375edd16368SStephen M. Cameron 		sizeof(dev1->scsi3addr)) != 0)
1376edd16368SStephen M. Cameron 		return 0;
1377edd16368SStephen M. Cameron 	if (memcmp(dev1->device_id, dev2->device_id,
1378edd16368SStephen M. Cameron 		sizeof(dev1->device_id)) != 0)
1379edd16368SStephen M. Cameron 		return 0;
1380edd16368SStephen M. Cameron 	if (memcmp(dev1->model, dev2->model, sizeof(dev1->model)) != 0)
1381edd16368SStephen M. Cameron 		return 0;
1382edd16368SStephen M. Cameron 	if (memcmp(dev1->vendor, dev2->vendor, sizeof(dev1->vendor)) != 0)
1383edd16368SStephen M. Cameron 		return 0;
1384edd16368SStephen M. Cameron 	if (dev1->devtype != dev2->devtype)
1385edd16368SStephen M. Cameron 		return 0;
1386edd16368SStephen M. Cameron 	if (dev1->bus != dev2->bus)
1387edd16368SStephen M. Cameron 		return 0;
1388edd16368SStephen M. Cameron 	return 1;
1389edd16368SStephen M. Cameron }
1390edd16368SStephen M. Cameron 
1391bd9244f7SScott Teel static inline int device_updated(struct hpsa_scsi_dev_t *dev1,
1392bd9244f7SScott Teel 	struct hpsa_scsi_dev_t *dev2)
1393bd9244f7SScott Teel {
1394bd9244f7SScott Teel 	/* Device attributes that can change, but don't mean
1395bd9244f7SScott Teel 	 * that the device is a different device, nor that the OS
1396bd9244f7SScott Teel 	 * needs to be told anything about the change.
1397bd9244f7SScott Teel 	 */
1398bd9244f7SScott Teel 	if (dev1->raid_level != dev2->raid_level)
1399bd9244f7SScott Teel 		return 1;
1400250fb125SStephen M. Cameron 	if (dev1->offload_config != dev2->offload_config)
1401250fb125SStephen M. Cameron 		return 1;
1402250fb125SStephen M. Cameron 	if (dev1->offload_enabled != dev2->offload_enabled)
1403250fb125SStephen M. Cameron 		return 1;
140493849508SDon Brace 	if (!is_logical_dev_addr_mode(dev1->scsi3addr))
140503383736SDon Brace 		if (dev1->queue_depth != dev2->queue_depth)
140603383736SDon Brace 			return 1;
1407bd9244f7SScott Teel 	return 0;
1408bd9244f7SScott Teel }
1409bd9244f7SScott Teel 
1410edd16368SStephen M. Cameron /* Find needle in haystack.  If exact match found, return DEVICE_SAME,
1411edd16368SStephen M. Cameron  * and return needle location in *index.  If scsi3addr matches, but not
1412edd16368SStephen M. Cameron  * vendor, model, serial num, etc. return DEVICE_CHANGED, and return needle
1413bd9244f7SScott Teel  * location in *index.
1414bd9244f7SScott Teel  * In the case of a minor device attribute change, such as RAID level, just
1415bd9244f7SScott Teel  * return DEVICE_UPDATED, along with the updated device's location in index.
1416bd9244f7SScott Teel  * If needle not found, return DEVICE_NOT_FOUND.
1417edd16368SStephen M. Cameron  */
1418edd16368SStephen M. Cameron static int hpsa_scsi_find_entry(struct hpsa_scsi_dev_t *needle,
1419edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *haystack[], int haystack_size,
1420edd16368SStephen M. Cameron 	int *index)
1421edd16368SStephen M. Cameron {
1422edd16368SStephen M. Cameron 	int i;
1423edd16368SStephen M. Cameron #define DEVICE_NOT_FOUND 0
1424edd16368SStephen M. Cameron #define DEVICE_CHANGED 1
1425edd16368SStephen M. Cameron #define DEVICE_SAME 2
1426bd9244f7SScott Teel #define DEVICE_UPDATED 3
14271d33d85dSDon Brace 	if (needle == NULL)
14281d33d85dSDon Brace 		return DEVICE_NOT_FOUND;
14291d33d85dSDon Brace 
1430edd16368SStephen M. Cameron 	for (i = 0; i < haystack_size; i++) {
143123231048SStephen M. Cameron 		if (haystack[i] == NULL) /* previously removed. */
143223231048SStephen M. Cameron 			continue;
1433edd16368SStephen M. Cameron 		if (SCSI3ADDR_EQ(needle->scsi3addr, haystack[i]->scsi3addr)) {
1434edd16368SStephen M. Cameron 			*index = i;
1435bd9244f7SScott Teel 			if (device_is_the_same(needle, haystack[i])) {
1436bd9244f7SScott Teel 				if (device_updated(needle, haystack[i]))
1437bd9244f7SScott Teel 					return DEVICE_UPDATED;
1438edd16368SStephen M. Cameron 				return DEVICE_SAME;
1439bd9244f7SScott Teel 			} else {
14409846590eSStephen M. Cameron 				/* Keep offline devices offline */
14419846590eSStephen M. Cameron 				if (needle->volume_offline)
14429846590eSStephen M. Cameron 					return DEVICE_NOT_FOUND;
1443edd16368SStephen M. Cameron 				return DEVICE_CHANGED;
1444edd16368SStephen M. Cameron 			}
1445edd16368SStephen M. Cameron 		}
1446bd9244f7SScott Teel 	}
1447edd16368SStephen M. Cameron 	*index = -1;
1448edd16368SStephen M. Cameron 	return DEVICE_NOT_FOUND;
1449edd16368SStephen M. Cameron }
1450edd16368SStephen M. Cameron 
14519846590eSStephen M. Cameron static void hpsa_monitor_offline_device(struct ctlr_info *h,
14529846590eSStephen M. Cameron 					unsigned char scsi3addr[])
14539846590eSStephen M. Cameron {
14549846590eSStephen M. Cameron 	struct offline_device_entry *device;
14559846590eSStephen M. Cameron 	unsigned long flags;
14569846590eSStephen M. Cameron 
14579846590eSStephen M. Cameron 	/* Check to see if device is already on the list */
14589846590eSStephen M. Cameron 	spin_lock_irqsave(&h->offline_device_lock, flags);
14599846590eSStephen M. Cameron 	list_for_each_entry(device, &h->offline_device_list, offline_list) {
14609846590eSStephen M. Cameron 		if (memcmp(device->scsi3addr, scsi3addr,
14619846590eSStephen M. Cameron 			sizeof(device->scsi3addr)) == 0) {
14629846590eSStephen M. Cameron 			spin_unlock_irqrestore(&h->offline_device_lock, flags);
14639846590eSStephen M. Cameron 			return;
14649846590eSStephen M. Cameron 		}
14659846590eSStephen M. Cameron 	}
14669846590eSStephen M. Cameron 	spin_unlock_irqrestore(&h->offline_device_lock, flags);
14679846590eSStephen M. Cameron 
14689846590eSStephen M. Cameron 	/* Device is not on the list, add it. */
14699846590eSStephen M. Cameron 	device = kmalloc(sizeof(*device), GFP_KERNEL);
14709846590eSStephen M. Cameron 	if (!device) {
14719846590eSStephen M. Cameron 		dev_warn(&h->pdev->dev, "out of memory in %s\n", __func__);
14729846590eSStephen M. Cameron 		return;
14739846590eSStephen M. Cameron 	}
14749846590eSStephen M. Cameron 	memcpy(device->scsi3addr, scsi3addr, sizeof(device->scsi3addr));
14759846590eSStephen M. Cameron 	spin_lock_irqsave(&h->offline_device_lock, flags);
14769846590eSStephen M. Cameron 	list_add_tail(&device->offline_list, &h->offline_device_list);
14779846590eSStephen M. Cameron 	spin_unlock_irqrestore(&h->offline_device_lock, flags);
14789846590eSStephen M. Cameron }
14799846590eSStephen M. Cameron 
14809846590eSStephen M. Cameron /* Print a message explaining various offline volume states */
14819846590eSStephen M. Cameron static void hpsa_show_volume_status(struct ctlr_info *h,
14829846590eSStephen M. Cameron 	struct hpsa_scsi_dev_t *sd)
14839846590eSStephen M. Cameron {
14849846590eSStephen M. Cameron 	if (sd->volume_offline == HPSA_VPD_LV_STATUS_UNSUPPORTED)
14859846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
14869846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume status is not available through vital product data pages.\n",
14879846590eSStephen M. Cameron 			h->scsi_host->host_no,
14889846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
14899846590eSStephen M. Cameron 	switch (sd->volume_offline) {
14909846590eSStephen M. Cameron 	case HPSA_LV_OK:
14919846590eSStephen M. Cameron 		break;
14929846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ERASE:
14939846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
14949846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is undergoing background erase process.\n",
14959846590eSStephen M. Cameron 			h->scsi_host->host_no,
14969846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
14979846590eSStephen M. Cameron 		break;
14985ca01204SScott Benesh 	case HPSA_LV_NOT_AVAILABLE:
14995ca01204SScott Benesh 		dev_info(&h->pdev->dev,
15005ca01204SScott Benesh 			"C%d:B%d:T%d:L%d Volume is waiting for transforming volume.\n",
15015ca01204SScott Benesh 			h->scsi_host->host_no,
15025ca01204SScott Benesh 			sd->bus, sd->target, sd->lun);
15035ca01204SScott Benesh 		break;
15049846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_RPI:
15059846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
15065ca01204SScott Benesh 			"C%d:B%d:T%d:L%d Volume is undergoing rapid parity init.\n",
15079846590eSStephen M. Cameron 			h->scsi_host->host_no,
15089846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
15099846590eSStephen M. Cameron 		break;
15109846590eSStephen M. Cameron 	case HPSA_LV_PENDING_RPI:
15119846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
15129846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is queued for rapid parity initialization process.\n",
15139846590eSStephen M. Cameron 			h->scsi_host->host_no,
15149846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
15159846590eSStephen M. Cameron 		break;
15169846590eSStephen M. Cameron 	case HPSA_LV_ENCRYPTED_NO_KEY:
15179846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
15189846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is encrypted and cannot be accessed because key is not present.\n",
15199846590eSStephen M. Cameron 			h->scsi_host->host_no,
15209846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
15219846590eSStephen M. Cameron 		break;
15229846590eSStephen M. Cameron 	case HPSA_LV_PLAINTEXT_IN_ENCRYPT_ONLY_CONTROLLER:
15239846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
15249846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is not encrypted and cannot be accessed because controller is in encryption-only mode.\n",
15259846590eSStephen M. Cameron 			h->scsi_host->host_no,
15269846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
15279846590eSStephen M. Cameron 		break;
15289846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ENCRYPTION:
15299846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
15309846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is undergoing encryption process.\n",
15319846590eSStephen M. Cameron 			h->scsi_host->host_no,
15329846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
15339846590eSStephen M. Cameron 		break;
15349846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ENCRYPTION_REKEYING:
15359846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
15369846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is undergoing encryption re-keying process.\n",
15379846590eSStephen M. Cameron 			h->scsi_host->host_no,
15389846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
15399846590eSStephen M. Cameron 		break;
15409846590eSStephen M. Cameron 	case HPSA_LV_ENCRYPTED_IN_NON_ENCRYPTED_CONTROLLER:
15419846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
15429846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is encrypted and cannot be accessed because controller does not have encryption enabled.\n",
15439846590eSStephen M. Cameron 			h->scsi_host->host_no,
15449846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
15459846590eSStephen M. Cameron 		break;
15469846590eSStephen M. Cameron 	case HPSA_LV_PENDING_ENCRYPTION:
15479846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
15489846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is pending migration to encrypted state, but process has not started.\n",
15499846590eSStephen M. Cameron 			h->scsi_host->host_no,
15509846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
15519846590eSStephen M. Cameron 		break;
15529846590eSStephen M. Cameron 	case HPSA_LV_PENDING_ENCRYPTION_REKEYING:
15539846590eSStephen M. Cameron 		dev_info(&h->pdev->dev,
15549846590eSStephen M. Cameron 			"C%d:B%d:T%d:L%d Volume is encrypted and is pending encryption rekeying.\n",
15559846590eSStephen M. Cameron 			h->scsi_host->host_no,
15569846590eSStephen M. Cameron 			sd->bus, sd->target, sd->lun);
15579846590eSStephen M. Cameron 		break;
15589846590eSStephen M. Cameron 	}
15599846590eSStephen M. Cameron }
15609846590eSStephen M. Cameron 
156103383736SDon Brace /*
156203383736SDon Brace  * Figure the list of physical drive pointers for a logical drive with
156303383736SDon Brace  * raid offload configured.
156403383736SDon Brace  */
156503383736SDon Brace static void hpsa_figure_phys_disk_ptrs(struct ctlr_info *h,
156603383736SDon Brace 				struct hpsa_scsi_dev_t *dev[], int ndevices,
156703383736SDon Brace 				struct hpsa_scsi_dev_t *logical_drive)
156803383736SDon Brace {
156903383736SDon Brace 	struct raid_map_data *map = &logical_drive->raid_map;
157003383736SDon Brace 	struct raid_map_disk_data *dd = &map->data[0];
157103383736SDon Brace 	int i, j;
157203383736SDon Brace 	int total_disks_per_row = le16_to_cpu(map->data_disks_per_row) +
157303383736SDon Brace 				le16_to_cpu(map->metadata_disks_per_row);
157403383736SDon Brace 	int nraid_map_entries = le16_to_cpu(map->row_cnt) *
157503383736SDon Brace 				le16_to_cpu(map->layout_map_count) *
157603383736SDon Brace 				total_disks_per_row;
157703383736SDon Brace 	int nphys_disk = le16_to_cpu(map->layout_map_count) *
157803383736SDon Brace 				total_disks_per_row;
157903383736SDon Brace 	int qdepth;
158003383736SDon Brace 
158103383736SDon Brace 	if (nraid_map_entries > RAID_MAP_MAX_ENTRIES)
158203383736SDon Brace 		nraid_map_entries = RAID_MAP_MAX_ENTRIES;
158303383736SDon Brace 
1584d604f533SWebb Scales 	logical_drive->nphysical_disks = nraid_map_entries;
1585d604f533SWebb Scales 
158603383736SDon Brace 	qdepth = 0;
158703383736SDon Brace 	for (i = 0; i < nraid_map_entries; i++) {
158803383736SDon Brace 		logical_drive->phys_disk[i] = NULL;
158903383736SDon Brace 		if (!logical_drive->offload_config)
159003383736SDon Brace 			continue;
159103383736SDon Brace 		for (j = 0; j < ndevices; j++) {
15921d33d85dSDon Brace 			if (dev[j] == NULL)
15931d33d85dSDon Brace 				continue;
159403383736SDon Brace 			if (dev[j]->devtype != TYPE_DISK)
159503383736SDon Brace 				continue;
1596f3f01730SKevin Barnett 			if (is_logical_device(dev[j]))
159703383736SDon Brace 				continue;
159803383736SDon Brace 			if (dev[j]->ioaccel_handle != dd[i].ioaccel_handle)
159903383736SDon Brace 				continue;
160003383736SDon Brace 
160103383736SDon Brace 			logical_drive->phys_disk[i] = dev[j];
160203383736SDon Brace 			if (i < nphys_disk)
160303383736SDon Brace 				qdepth = min(h->nr_cmds, qdepth +
160403383736SDon Brace 				    logical_drive->phys_disk[i]->queue_depth);
160503383736SDon Brace 			break;
160603383736SDon Brace 		}
160703383736SDon Brace 
160803383736SDon Brace 		/*
160903383736SDon Brace 		 * This can happen if a physical drive is removed and
161003383736SDon Brace 		 * the logical drive is degraded.  In that case, the RAID
161103383736SDon Brace 		 * map data will refer to a physical disk which isn't actually
161203383736SDon Brace 		 * present.  And in that case offload_enabled should already
161303383736SDon Brace 		 * be 0, but we'll turn it off here just in case
161403383736SDon Brace 		 */
161503383736SDon Brace 		if (!logical_drive->phys_disk[i]) {
161603383736SDon Brace 			logical_drive->offload_enabled = 0;
161741ce4c35SStephen Cameron 			logical_drive->offload_to_be_enabled = 0;
161841ce4c35SStephen Cameron 			logical_drive->queue_depth = 8;
161903383736SDon Brace 		}
162003383736SDon Brace 	}
162103383736SDon Brace 	if (nraid_map_entries)
162203383736SDon Brace 		/*
162303383736SDon Brace 		 * This is correct for reads, too high for full stripe writes,
162403383736SDon Brace 		 * way too high for partial stripe writes
162503383736SDon Brace 		 */
162603383736SDon Brace 		logical_drive->queue_depth = qdepth;
162703383736SDon Brace 	else
162803383736SDon Brace 		logical_drive->queue_depth = h->nr_cmds;
162903383736SDon Brace }
163003383736SDon Brace 
163103383736SDon Brace static void hpsa_update_log_drive_phys_drive_ptrs(struct ctlr_info *h,
163203383736SDon Brace 				struct hpsa_scsi_dev_t *dev[], int ndevices)
163303383736SDon Brace {
163403383736SDon Brace 	int i;
163503383736SDon Brace 
163603383736SDon Brace 	for (i = 0; i < ndevices; i++) {
16371d33d85dSDon Brace 		if (dev[i] == NULL)
16381d33d85dSDon Brace 			continue;
163903383736SDon Brace 		if (dev[i]->devtype != TYPE_DISK)
164003383736SDon Brace 			continue;
1641f3f01730SKevin Barnett 		if (!is_logical_device(dev[i]))
164203383736SDon Brace 			continue;
164341ce4c35SStephen Cameron 
164441ce4c35SStephen Cameron 		/*
164541ce4c35SStephen Cameron 		 * If offload is currently enabled, the RAID map and
164641ce4c35SStephen Cameron 		 * phys_disk[] assignment *better* not be changing
164741ce4c35SStephen Cameron 		 * and since it isn't changing, we do not need to
164841ce4c35SStephen Cameron 		 * update it.
164941ce4c35SStephen Cameron 		 */
165041ce4c35SStephen Cameron 		if (dev[i]->offload_enabled)
165141ce4c35SStephen Cameron 			continue;
165241ce4c35SStephen Cameron 
165303383736SDon Brace 		hpsa_figure_phys_disk_ptrs(h, dev, ndevices, dev[i]);
165403383736SDon Brace 	}
165503383736SDon Brace }
165603383736SDon Brace 
1657096ccff4SKevin Barnett static int hpsa_add_device(struct ctlr_info *h, struct hpsa_scsi_dev_t *device)
1658096ccff4SKevin Barnett {
1659096ccff4SKevin Barnett 	int rc = 0;
1660096ccff4SKevin Barnett 
1661096ccff4SKevin Barnett 	if (!h->scsi_host)
1662096ccff4SKevin Barnett 		return 1;
1663096ccff4SKevin Barnett 
1664096ccff4SKevin Barnett 	rc = scsi_add_device(h->scsi_host, device->bus,
1665096ccff4SKevin Barnett 					device->target, device->lun);
1666096ccff4SKevin Barnett 	return rc;
1667096ccff4SKevin Barnett }
1668096ccff4SKevin Barnett 
1669096ccff4SKevin Barnett static void hpsa_remove_device(struct ctlr_info *h,
1670096ccff4SKevin Barnett 			struct hpsa_scsi_dev_t *device)
1671096ccff4SKevin Barnett {
1672096ccff4SKevin Barnett 	struct scsi_device *sdev = NULL;
1673096ccff4SKevin Barnett 
1674096ccff4SKevin Barnett 	if (!h->scsi_host)
1675096ccff4SKevin Barnett 		return;
1676096ccff4SKevin Barnett 
1677096ccff4SKevin Barnett 	sdev = scsi_device_lookup(h->scsi_host, device->bus,
1678096ccff4SKevin Barnett 						device->target, device->lun);
1679096ccff4SKevin Barnett 
1680096ccff4SKevin Barnett 	if (sdev) {
1681096ccff4SKevin Barnett 		scsi_remove_device(sdev);
1682096ccff4SKevin Barnett 		scsi_device_put(sdev);
1683096ccff4SKevin Barnett 	} else {
1684096ccff4SKevin Barnett 		/*
1685096ccff4SKevin Barnett 		 * We don't expect to get here.  Future commands
1686096ccff4SKevin Barnett 		 * to this device will get a selection timeout as
1687096ccff4SKevin Barnett 		 * if the device were gone.
1688096ccff4SKevin Barnett 		 */
1689096ccff4SKevin Barnett 		hpsa_show_dev_msg(KERN_WARNING, h, device,
1690096ccff4SKevin Barnett 					"didn't find device for removal.");
1691096ccff4SKevin Barnett 	}
1692096ccff4SKevin Barnett }
1693096ccff4SKevin Barnett 
16948aa60681SDon Brace static void adjust_hpsa_scsi_table(struct ctlr_info *h,
1695edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd[], int nsds)
1696edd16368SStephen M. Cameron {
1697edd16368SStephen M. Cameron 	/* sd contains scsi3 addresses and devtypes, and inquiry
1698edd16368SStephen M. Cameron 	 * data.  This function takes what's in sd to be the current
1699edd16368SStephen M. Cameron 	 * reality and updates h->dev[] to reflect that reality.
1700edd16368SStephen M. Cameron 	 */
1701edd16368SStephen M. Cameron 	int i, entry, device_change, changes = 0;
1702edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *csd;
1703edd16368SStephen M. Cameron 	unsigned long flags;
1704edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t **added, **removed;
1705edd16368SStephen M. Cameron 	int nadded, nremoved;
1706edd16368SStephen M. Cameron 
1707da03ded0SDon Brace 	/*
1708da03ded0SDon Brace 	 * A reset can cause a device status to change
1709da03ded0SDon Brace 	 * re-schedule the scan to see what happened.
1710da03ded0SDon Brace 	 */
1711da03ded0SDon Brace 	if (h->reset_in_progress) {
1712da03ded0SDon Brace 		h->drv_req_rescan = 1;
1713da03ded0SDon Brace 		return;
1714da03ded0SDon Brace 	}
1715da03ded0SDon Brace 
1716cfe5badcSScott Teel 	added = kzalloc(sizeof(*added) * HPSA_MAX_DEVICES, GFP_KERNEL);
1717cfe5badcSScott Teel 	removed = kzalloc(sizeof(*removed) * HPSA_MAX_DEVICES, GFP_KERNEL);
1718edd16368SStephen M. Cameron 
1719edd16368SStephen M. Cameron 	if (!added || !removed) {
1720edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "out of memory in "
1721edd16368SStephen M. Cameron 			"adjust_hpsa_scsi_table\n");
1722edd16368SStephen M. Cameron 		goto free_and_out;
1723edd16368SStephen M. Cameron 	}
1724edd16368SStephen M. Cameron 
1725edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->devlock, flags);
1726edd16368SStephen M. Cameron 
1727edd16368SStephen M. Cameron 	/* find any devices in h->dev[] that are not in
1728edd16368SStephen M. Cameron 	 * sd[] and remove them from h->dev[], and for any
1729edd16368SStephen M. Cameron 	 * devices which have changed, remove the old device
1730edd16368SStephen M. Cameron 	 * info and add the new device info.
1731bd9244f7SScott Teel 	 * If minor device attributes change, just update
1732bd9244f7SScott Teel 	 * the existing device structure.
1733edd16368SStephen M. Cameron 	 */
1734edd16368SStephen M. Cameron 	i = 0;
1735edd16368SStephen M. Cameron 	nremoved = 0;
1736edd16368SStephen M. Cameron 	nadded = 0;
1737edd16368SStephen M. Cameron 	while (i < h->ndevices) {
1738edd16368SStephen M. Cameron 		csd = h->dev[i];
1739edd16368SStephen M. Cameron 		device_change = hpsa_scsi_find_entry(csd, sd, nsds, &entry);
1740edd16368SStephen M. Cameron 		if (device_change == DEVICE_NOT_FOUND) {
1741edd16368SStephen M. Cameron 			changes++;
17428aa60681SDon Brace 			hpsa_scsi_remove_entry(h, i, removed, &nremoved);
1743edd16368SStephen M. Cameron 			continue; /* remove ^^^, hence i not incremented */
1744edd16368SStephen M. Cameron 		} else if (device_change == DEVICE_CHANGED) {
1745edd16368SStephen M. Cameron 			changes++;
17468aa60681SDon Brace 			hpsa_scsi_replace_entry(h, i, sd[entry],
17472a8ccf31SStephen M. Cameron 				added, &nadded, removed, &nremoved);
1748c7f172dcSStephen M. Cameron 			/* Set it to NULL to prevent it from being freed
1749c7f172dcSStephen M. Cameron 			 * at the bottom of hpsa_update_scsi_devices()
1750c7f172dcSStephen M. Cameron 			 */
1751c7f172dcSStephen M. Cameron 			sd[entry] = NULL;
1752bd9244f7SScott Teel 		} else if (device_change == DEVICE_UPDATED) {
17538aa60681SDon Brace 			hpsa_scsi_update_entry(h, i, sd[entry]);
1754edd16368SStephen M. Cameron 		}
1755edd16368SStephen M. Cameron 		i++;
1756edd16368SStephen M. Cameron 	}
1757edd16368SStephen M. Cameron 
1758edd16368SStephen M. Cameron 	/* Now, make sure every device listed in sd[] is also
1759edd16368SStephen M. Cameron 	 * listed in h->dev[], adding them if they aren't found
1760edd16368SStephen M. Cameron 	 */
1761edd16368SStephen M. Cameron 
1762edd16368SStephen M. Cameron 	for (i = 0; i < nsds; i++) {
1763edd16368SStephen M. Cameron 		if (!sd[i]) /* if already added above. */
1764edd16368SStephen M. Cameron 			continue;
17659846590eSStephen M. Cameron 
17669846590eSStephen M. Cameron 		/* Don't add devices which are NOT READY, FORMAT IN PROGRESS
17679846590eSStephen M. Cameron 		 * as the SCSI mid-layer does not handle such devices well.
17689846590eSStephen M. Cameron 		 * It relentlessly loops sending TUR at 3Hz, then READ(10)
17699846590eSStephen M. Cameron 		 * at 160Hz, and prevents the system from coming up.
17709846590eSStephen M. Cameron 		 */
17719846590eSStephen M. Cameron 		if (sd[i]->volume_offline) {
17729846590eSStephen M. Cameron 			hpsa_show_volume_status(h, sd[i]);
17730d96ef5fSWebb Scales 			hpsa_show_dev_msg(KERN_INFO, h, sd[i], "offline");
17749846590eSStephen M. Cameron 			continue;
17759846590eSStephen M. Cameron 		}
17769846590eSStephen M. Cameron 
1777edd16368SStephen M. Cameron 		device_change = hpsa_scsi_find_entry(sd[i], h->dev,
1778edd16368SStephen M. Cameron 					h->ndevices, &entry);
1779edd16368SStephen M. Cameron 		if (device_change == DEVICE_NOT_FOUND) {
1780edd16368SStephen M. Cameron 			changes++;
17818aa60681SDon Brace 			if (hpsa_scsi_add_entry(h, sd[i], added, &nadded) != 0)
1782edd16368SStephen M. Cameron 				break;
1783edd16368SStephen M. Cameron 			sd[i] = NULL; /* prevent from being freed later. */
1784edd16368SStephen M. Cameron 		} else if (device_change == DEVICE_CHANGED) {
1785edd16368SStephen M. Cameron 			/* should never happen... */
1786edd16368SStephen M. Cameron 			changes++;
1787edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev,
1788edd16368SStephen M. Cameron 				"device unexpectedly changed.\n");
1789edd16368SStephen M. Cameron 			/* but if it does happen, we just ignore that device */
1790edd16368SStephen M. Cameron 		}
1791edd16368SStephen M. Cameron 	}
179241ce4c35SStephen Cameron 	hpsa_update_log_drive_phys_drive_ptrs(h, h->dev, h->ndevices);
179341ce4c35SStephen Cameron 
179441ce4c35SStephen Cameron 	/* Now that h->dev[]->phys_disk[] is coherent, we can enable
179541ce4c35SStephen Cameron 	 * any logical drives that need it enabled.
179641ce4c35SStephen Cameron 	 */
17971d33d85dSDon Brace 	for (i = 0; i < h->ndevices; i++) {
17981d33d85dSDon Brace 		if (h->dev[i] == NULL)
17991d33d85dSDon Brace 			continue;
180041ce4c35SStephen Cameron 		h->dev[i]->offload_enabled = h->dev[i]->offload_to_be_enabled;
18011d33d85dSDon Brace 	}
180241ce4c35SStephen Cameron 
1803edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->devlock, flags);
1804edd16368SStephen M. Cameron 
18059846590eSStephen M. Cameron 	/* Monitor devices which are in one of several NOT READY states to be
18069846590eSStephen M. Cameron 	 * brought online later. This must be done without holding h->devlock,
18079846590eSStephen M. Cameron 	 * so don't touch h->dev[]
18089846590eSStephen M. Cameron 	 */
18099846590eSStephen M. Cameron 	for (i = 0; i < nsds; i++) {
18109846590eSStephen M. Cameron 		if (!sd[i]) /* if already added above. */
18119846590eSStephen M. Cameron 			continue;
18129846590eSStephen M. Cameron 		if (sd[i]->volume_offline)
18139846590eSStephen M. Cameron 			hpsa_monitor_offline_device(h, sd[i]->scsi3addr);
18149846590eSStephen M. Cameron 	}
18159846590eSStephen M. Cameron 
1816edd16368SStephen M. Cameron 	/* Don't notify scsi mid layer of any changes the first time through
1817edd16368SStephen M. Cameron 	 * (or if there are no changes) scsi_scan_host will do it later the
1818edd16368SStephen M. Cameron 	 * first time through.
1819edd16368SStephen M. Cameron 	 */
18208aa60681SDon Brace 	if (!changes)
1821edd16368SStephen M. Cameron 		goto free_and_out;
1822edd16368SStephen M. Cameron 
1823edd16368SStephen M. Cameron 	/* Notify scsi mid layer of any removed devices */
1824edd16368SStephen M. Cameron 	for (i = 0; i < nremoved; i++) {
18251d33d85dSDon Brace 		if (removed[i] == NULL)
18261d33d85dSDon Brace 			continue;
1827096ccff4SKevin Barnett 		if (removed[i]->expose_device)
1828096ccff4SKevin Barnett 			hpsa_remove_device(h, removed[i]);
1829edd16368SStephen M. Cameron 		kfree(removed[i]);
1830edd16368SStephen M. Cameron 		removed[i] = NULL;
1831edd16368SStephen M. Cameron 	}
1832edd16368SStephen M. Cameron 
1833edd16368SStephen M. Cameron 	/* Notify scsi mid layer of any added devices */
1834edd16368SStephen M. Cameron 	for (i = 0; i < nadded; i++) {
1835096ccff4SKevin Barnett 		int rc = 0;
1836096ccff4SKevin Barnett 
18371d33d85dSDon Brace 		if (added[i] == NULL)
18381d33d85dSDon Brace 			continue;
18392a168208SKevin Barnett 		if (!(added[i]->expose_device))
184041ce4c35SStephen Cameron 			continue;
1841096ccff4SKevin Barnett 		rc = hpsa_add_device(h, added[i]);
1842096ccff4SKevin Barnett 		if (!rc)
1843edd16368SStephen M. Cameron 			continue;
1844096ccff4SKevin Barnett 		dev_warn(&h->pdev->dev,
1845096ccff4SKevin Barnett 			"addition failed %d, device not added.", rc);
1846edd16368SStephen M. Cameron 		/* now we have to remove it from h->dev,
1847edd16368SStephen M. Cameron 		 * since it didn't get added to scsi mid layer
1848edd16368SStephen M. Cameron 		 */
1849edd16368SStephen M. Cameron 		fixup_botched_add(h, added[i]);
1850853633e8SDon Brace 		h->drv_req_rescan = 1;
1851edd16368SStephen M. Cameron 	}
1852edd16368SStephen M. Cameron 
1853edd16368SStephen M. Cameron free_and_out:
1854edd16368SStephen M. Cameron 	kfree(added);
1855edd16368SStephen M. Cameron 	kfree(removed);
1856edd16368SStephen M. Cameron }
1857edd16368SStephen M. Cameron 
1858edd16368SStephen M. Cameron /*
18599e03aa2fSJoe Perches  * Lookup bus/target/lun and return corresponding struct hpsa_scsi_dev_t *
1860edd16368SStephen M. Cameron  * Assume's h->devlock is held.
1861edd16368SStephen M. Cameron  */
1862edd16368SStephen M. Cameron static struct hpsa_scsi_dev_t *lookup_hpsa_scsi_dev(struct ctlr_info *h,
1863edd16368SStephen M. Cameron 	int bus, int target, int lun)
1864edd16368SStephen M. Cameron {
1865edd16368SStephen M. Cameron 	int i;
1866edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd;
1867edd16368SStephen M. Cameron 
1868edd16368SStephen M. Cameron 	for (i = 0; i < h->ndevices; i++) {
1869edd16368SStephen M. Cameron 		sd = h->dev[i];
1870edd16368SStephen M. Cameron 		if (sd->bus == bus && sd->target == target && sd->lun == lun)
1871edd16368SStephen M. Cameron 			return sd;
1872edd16368SStephen M. Cameron 	}
1873edd16368SStephen M. Cameron 	return NULL;
1874edd16368SStephen M. Cameron }
1875edd16368SStephen M. Cameron 
1876edd16368SStephen M. Cameron static int hpsa_slave_alloc(struct scsi_device *sdev)
1877edd16368SStephen M. Cameron {
1878edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *sd;
1879edd16368SStephen M. Cameron 	unsigned long flags;
1880edd16368SStephen M. Cameron 	struct ctlr_info *h;
1881edd16368SStephen M. Cameron 
1882edd16368SStephen M. Cameron 	h = sdev_to_hba(sdev);
1883edd16368SStephen M. Cameron 	spin_lock_irqsave(&h->devlock, flags);
1884edd16368SStephen M. Cameron 	sd = lookup_hpsa_scsi_dev(h, sdev_channel(sdev),
1885edd16368SStephen M. Cameron 		sdev_id(sdev), sdev->lun);
188641ce4c35SStephen Cameron 	if (likely(sd)) {
188703383736SDon Brace 		atomic_set(&sd->ioaccel_cmds_out, 0);
18882a168208SKevin Barnett 		sdev->hostdata = sd->expose_device ? sd : NULL;
188941ce4c35SStephen Cameron 	} else
189041ce4c35SStephen Cameron 		sdev->hostdata = NULL;
1891edd16368SStephen M. Cameron 	spin_unlock_irqrestore(&h->devlock, flags);
1892edd16368SStephen M. Cameron 	return 0;
1893edd16368SStephen M. Cameron }
1894edd16368SStephen M. Cameron 
189541ce4c35SStephen Cameron /* configure scsi device based on internal per-device structure */
189641ce4c35SStephen Cameron static int hpsa_slave_configure(struct scsi_device *sdev)
189741ce4c35SStephen Cameron {
189841ce4c35SStephen Cameron 	struct hpsa_scsi_dev_t *sd;
189941ce4c35SStephen Cameron 	int queue_depth;
190041ce4c35SStephen Cameron 
190141ce4c35SStephen Cameron 	sd = sdev->hostdata;
19022a168208SKevin Barnett 	sdev->no_uld_attach = !sd || !sd->expose_device;
190341ce4c35SStephen Cameron 
190441ce4c35SStephen Cameron 	if (sd)
190541ce4c35SStephen Cameron 		queue_depth = sd->queue_depth != 0 ?
190641ce4c35SStephen Cameron 			sd->queue_depth : sdev->host->can_queue;
190741ce4c35SStephen Cameron 	else
190841ce4c35SStephen Cameron 		queue_depth = sdev->host->can_queue;
190941ce4c35SStephen Cameron 
191041ce4c35SStephen Cameron 	scsi_change_queue_depth(sdev, queue_depth);
191141ce4c35SStephen Cameron 
191241ce4c35SStephen Cameron 	return 0;
191341ce4c35SStephen Cameron }
191441ce4c35SStephen Cameron 
1915edd16368SStephen M. Cameron static void hpsa_slave_destroy(struct scsi_device *sdev)
1916edd16368SStephen M. Cameron {
1917bcc44255SStephen M. Cameron 	/* nothing to do. */
1918edd16368SStephen M. Cameron }
1919edd16368SStephen M. Cameron 
1920d9a729f3SWebb Scales static void hpsa_free_ioaccel2_sg_chain_blocks(struct ctlr_info *h)
1921d9a729f3SWebb Scales {
1922d9a729f3SWebb Scales 	int i;
1923d9a729f3SWebb Scales 
1924d9a729f3SWebb Scales 	if (!h->ioaccel2_cmd_sg_list)
1925d9a729f3SWebb Scales 		return;
1926d9a729f3SWebb Scales 	for (i = 0; i < h->nr_cmds; i++) {
1927d9a729f3SWebb Scales 		kfree(h->ioaccel2_cmd_sg_list[i]);
1928d9a729f3SWebb Scales 		h->ioaccel2_cmd_sg_list[i] = NULL;
1929d9a729f3SWebb Scales 	}
1930d9a729f3SWebb Scales 	kfree(h->ioaccel2_cmd_sg_list);
1931d9a729f3SWebb Scales 	h->ioaccel2_cmd_sg_list = NULL;
1932d9a729f3SWebb Scales }
1933d9a729f3SWebb Scales 
1934d9a729f3SWebb Scales static int hpsa_allocate_ioaccel2_sg_chain_blocks(struct ctlr_info *h)
1935d9a729f3SWebb Scales {
1936d9a729f3SWebb Scales 	int i;
1937d9a729f3SWebb Scales 
1938d9a729f3SWebb Scales 	if (h->chainsize <= 0)
1939d9a729f3SWebb Scales 		return 0;
1940d9a729f3SWebb Scales 
1941d9a729f3SWebb Scales 	h->ioaccel2_cmd_sg_list =
1942d9a729f3SWebb Scales 		kzalloc(sizeof(*h->ioaccel2_cmd_sg_list) * h->nr_cmds,
1943d9a729f3SWebb Scales 					GFP_KERNEL);
1944d9a729f3SWebb Scales 	if (!h->ioaccel2_cmd_sg_list)
1945d9a729f3SWebb Scales 		return -ENOMEM;
1946d9a729f3SWebb Scales 	for (i = 0; i < h->nr_cmds; i++) {
1947d9a729f3SWebb Scales 		h->ioaccel2_cmd_sg_list[i] =
1948d9a729f3SWebb Scales 			kmalloc(sizeof(*h->ioaccel2_cmd_sg_list[i]) *
1949d9a729f3SWebb Scales 					h->maxsgentries, GFP_KERNEL);
1950d9a729f3SWebb Scales 		if (!h->ioaccel2_cmd_sg_list[i])
1951d9a729f3SWebb Scales 			goto clean;
1952d9a729f3SWebb Scales 	}
1953d9a729f3SWebb Scales 	return 0;
1954d9a729f3SWebb Scales 
1955d9a729f3SWebb Scales clean:
1956d9a729f3SWebb Scales 	hpsa_free_ioaccel2_sg_chain_blocks(h);
1957d9a729f3SWebb Scales 	return -ENOMEM;
1958d9a729f3SWebb Scales }
1959d9a729f3SWebb Scales 
196033a2ffceSStephen M. Cameron static void hpsa_free_sg_chain_blocks(struct ctlr_info *h)
196133a2ffceSStephen M. Cameron {
196233a2ffceSStephen M. Cameron 	int i;
196333a2ffceSStephen M. Cameron 
196433a2ffceSStephen M. Cameron 	if (!h->cmd_sg_list)
196533a2ffceSStephen M. Cameron 		return;
196633a2ffceSStephen M. Cameron 	for (i = 0; i < h->nr_cmds; i++) {
196733a2ffceSStephen M. Cameron 		kfree(h->cmd_sg_list[i]);
196833a2ffceSStephen M. Cameron 		h->cmd_sg_list[i] = NULL;
196933a2ffceSStephen M. Cameron 	}
197033a2ffceSStephen M. Cameron 	kfree(h->cmd_sg_list);
197133a2ffceSStephen M. Cameron 	h->cmd_sg_list = NULL;
197233a2ffceSStephen M. Cameron }
197333a2ffceSStephen M. Cameron 
1974105a3dbcSRobert Elliott static int hpsa_alloc_sg_chain_blocks(struct ctlr_info *h)
197533a2ffceSStephen M. Cameron {
197633a2ffceSStephen M. Cameron 	int i;
197733a2ffceSStephen M. Cameron 
197833a2ffceSStephen M. Cameron 	if (h->chainsize <= 0)
197933a2ffceSStephen M. Cameron 		return 0;
198033a2ffceSStephen M. Cameron 
198133a2ffceSStephen M. Cameron 	h->cmd_sg_list = kzalloc(sizeof(*h->cmd_sg_list) * h->nr_cmds,
198233a2ffceSStephen M. Cameron 				GFP_KERNEL);
19833d4e6af8SRobert Elliott 	if (!h->cmd_sg_list) {
19843d4e6af8SRobert Elliott 		dev_err(&h->pdev->dev, "Failed to allocate SG list\n");
198533a2ffceSStephen M. Cameron 		return -ENOMEM;
19863d4e6af8SRobert Elliott 	}
198733a2ffceSStephen M. Cameron 	for (i = 0; i < h->nr_cmds; i++) {
198833a2ffceSStephen M. Cameron 		h->cmd_sg_list[i] = kmalloc(sizeof(*h->cmd_sg_list[i]) *
198933a2ffceSStephen M. Cameron 						h->chainsize, GFP_KERNEL);
19903d4e6af8SRobert Elliott 		if (!h->cmd_sg_list[i]) {
19913d4e6af8SRobert Elliott 			dev_err(&h->pdev->dev, "Failed to allocate cmd SG\n");
199233a2ffceSStephen M. Cameron 			goto clean;
199333a2ffceSStephen M. Cameron 		}
19943d4e6af8SRobert Elliott 	}
199533a2ffceSStephen M. Cameron 	return 0;
199633a2ffceSStephen M. Cameron 
199733a2ffceSStephen M. Cameron clean:
199833a2ffceSStephen M. Cameron 	hpsa_free_sg_chain_blocks(h);
199933a2ffceSStephen M. Cameron 	return -ENOMEM;
200033a2ffceSStephen M. Cameron }
200133a2ffceSStephen M. Cameron 
2002d9a729f3SWebb Scales static int hpsa_map_ioaccel2_sg_chain_block(struct ctlr_info *h,
2003d9a729f3SWebb Scales 	struct io_accel2_cmd *cp, struct CommandList *c)
2004d9a729f3SWebb Scales {
2005d9a729f3SWebb Scales 	struct ioaccel2_sg_element *chain_block;
2006d9a729f3SWebb Scales 	u64 temp64;
2007d9a729f3SWebb Scales 	u32 chain_size;
2008d9a729f3SWebb Scales 
2009d9a729f3SWebb Scales 	chain_block = h->ioaccel2_cmd_sg_list[c->cmdindex];
2010a736e9b6SDon Brace 	chain_size = le32_to_cpu(cp->sg[0].length);
2011d9a729f3SWebb Scales 	temp64 = pci_map_single(h->pdev, chain_block, chain_size,
2012d9a729f3SWebb Scales 				PCI_DMA_TODEVICE);
2013d9a729f3SWebb Scales 	if (dma_mapping_error(&h->pdev->dev, temp64)) {
2014d9a729f3SWebb Scales 		/* prevent subsequent unmapping */
2015d9a729f3SWebb Scales 		cp->sg->address = 0;
2016d9a729f3SWebb Scales 		return -1;
2017d9a729f3SWebb Scales 	}
2018d9a729f3SWebb Scales 	cp->sg->address = cpu_to_le64(temp64);
2019d9a729f3SWebb Scales 	return 0;
2020d9a729f3SWebb Scales }
2021d9a729f3SWebb Scales 
2022d9a729f3SWebb Scales static void hpsa_unmap_ioaccel2_sg_chain_block(struct ctlr_info *h,
2023d9a729f3SWebb Scales 	struct io_accel2_cmd *cp)
2024d9a729f3SWebb Scales {
2025d9a729f3SWebb Scales 	struct ioaccel2_sg_element *chain_sg;
2026d9a729f3SWebb Scales 	u64 temp64;
2027d9a729f3SWebb Scales 	u32 chain_size;
2028d9a729f3SWebb Scales 
2029d9a729f3SWebb Scales 	chain_sg = cp->sg;
2030d9a729f3SWebb Scales 	temp64 = le64_to_cpu(chain_sg->address);
2031a736e9b6SDon Brace 	chain_size = le32_to_cpu(cp->sg[0].length);
2032d9a729f3SWebb Scales 	pci_unmap_single(h->pdev, temp64, chain_size, PCI_DMA_TODEVICE);
2033d9a729f3SWebb Scales }
2034d9a729f3SWebb Scales 
2035e2bea6dfSStephen M. Cameron static int hpsa_map_sg_chain_block(struct ctlr_info *h,
203633a2ffceSStephen M. Cameron 	struct CommandList *c)
203733a2ffceSStephen M. Cameron {
203833a2ffceSStephen M. Cameron 	struct SGDescriptor *chain_sg, *chain_block;
203933a2ffceSStephen M. Cameron 	u64 temp64;
204050a0decfSStephen M. Cameron 	u32 chain_len;
204133a2ffceSStephen M. Cameron 
204233a2ffceSStephen M. Cameron 	chain_sg = &c->SG[h->max_cmd_sg_entries - 1];
204333a2ffceSStephen M. Cameron 	chain_block = h->cmd_sg_list[c->cmdindex];
204450a0decfSStephen M. Cameron 	chain_sg->Ext = cpu_to_le32(HPSA_SG_CHAIN);
204550a0decfSStephen M. Cameron 	chain_len = sizeof(*chain_sg) *
20462b08b3e9SDon Brace 		(le16_to_cpu(c->Header.SGTotal) - h->max_cmd_sg_entries);
204750a0decfSStephen M. Cameron 	chain_sg->Len = cpu_to_le32(chain_len);
204850a0decfSStephen M. Cameron 	temp64 = pci_map_single(h->pdev, chain_block, chain_len,
204933a2ffceSStephen M. Cameron 				PCI_DMA_TODEVICE);
2050e2bea6dfSStephen M. Cameron 	if (dma_mapping_error(&h->pdev->dev, temp64)) {
2051e2bea6dfSStephen M. Cameron 		/* prevent subsequent unmapping */
205250a0decfSStephen M. Cameron 		chain_sg->Addr = cpu_to_le64(0);
2053e2bea6dfSStephen M. Cameron 		return -1;
2054e2bea6dfSStephen M. Cameron 	}
205550a0decfSStephen M. Cameron 	chain_sg->Addr = cpu_to_le64(temp64);
2056e2bea6dfSStephen M. Cameron 	return 0;
205733a2ffceSStephen M. Cameron }
205833a2ffceSStephen M. Cameron 
205933a2ffceSStephen M. Cameron static void hpsa_unmap_sg_chain_block(struct ctlr_info *h,
206033a2ffceSStephen M. Cameron 	struct CommandList *c)
206133a2ffceSStephen M. Cameron {
206233a2ffceSStephen M. Cameron 	struct SGDescriptor *chain_sg;
206333a2ffceSStephen M. Cameron 
206450a0decfSStephen M. Cameron 	if (le16_to_cpu(c->Header.SGTotal) <= h->max_cmd_sg_entries)
206533a2ffceSStephen M. Cameron 		return;
206633a2ffceSStephen M. Cameron 
206733a2ffceSStephen M. Cameron 	chain_sg = &c->SG[h->max_cmd_sg_entries - 1];
206850a0decfSStephen M. Cameron 	pci_unmap_single(h->pdev, le64_to_cpu(chain_sg->Addr),
206950a0decfSStephen M. Cameron 			le32_to_cpu(chain_sg->Len), PCI_DMA_TODEVICE);
207033a2ffceSStephen M. Cameron }
207133a2ffceSStephen M. Cameron 
2072a09c1441SScott Teel 
2073a09c1441SScott Teel /* Decode the various types of errors on ioaccel2 path.
2074a09c1441SScott Teel  * Return 1 for any error that should generate a RAID path retry.
2075a09c1441SScott Teel  * Return 0 for errors that don't require a RAID path retry.
2076a09c1441SScott Teel  */
2077a09c1441SScott Teel static int handle_ioaccel_mode2_error(struct ctlr_info *h,
2078c349775eSScott Teel 					struct CommandList *c,
2079c349775eSScott Teel 					struct scsi_cmnd *cmd,
2080c349775eSScott Teel 					struct io_accel2_cmd *c2)
2081c349775eSScott Teel {
2082c349775eSScott Teel 	int data_len;
2083a09c1441SScott Teel 	int retry = 0;
2084c40820d5SJoe Handzik 	u32 ioaccel2_resid = 0;
2085c349775eSScott Teel 
2086c349775eSScott Teel 	switch (c2->error_data.serv_response) {
2087c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_COMPLETE:
2088c349775eSScott Teel 		switch (c2->error_data.status) {
2089c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_GOOD:
2090c349775eSScott Teel 			break;
2091c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_CHK_COND:
2092ee6b1889SStephen M. Cameron 			cmd->result |= SAM_STAT_CHECK_CONDITION;
2093c349775eSScott Teel 			if (c2->error_data.data_present !=
2094ee6b1889SStephen M. Cameron 					IOACCEL2_SENSE_DATA_PRESENT) {
2095ee6b1889SStephen M. Cameron 				memset(cmd->sense_buffer, 0,
2096ee6b1889SStephen M. Cameron 					SCSI_SENSE_BUFFERSIZE);
2097c349775eSScott Teel 				break;
2098ee6b1889SStephen M. Cameron 			}
2099c349775eSScott Teel 			/* copy the sense data */
2100c349775eSScott Teel 			data_len = c2->error_data.sense_data_len;
2101c349775eSScott Teel 			if (data_len > SCSI_SENSE_BUFFERSIZE)
2102c349775eSScott Teel 				data_len = SCSI_SENSE_BUFFERSIZE;
2103c349775eSScott Teel 			if (data_len > sizeof(c2->error_data.sense_data_buff))
2104c349775eSScott Teel 				data_len =
2105c349775eSScott Teel 					sizeof(c2->error_data.sense_data_buff);
2106c349775eSScott Teel 			memcpy(cmd->sense_buffer,
2107c349775eSScott Teel 				c2->error_data.sense_data_buff, data_len);
2108a09c1441SScott Teel 			retry = 1;
2109c349775eSScott Teel 			break;
2110c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_BUSY:
2111a09c1441SScott Teel 			retry = 1;
2112c349775eSScott Teel 			break;
2113c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_RES_CON:
2114a09c1441SScott Teel 			retry = 1;
2115c349775eSScott Teel 			break;
2116c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_SET_FULL:
21174a8da22bSStephen Cameron 			retry = 1;
2118c349775eSScott Teel 			break;
2119c349775eSScott Teel 		case IOACCEL2_STATUS_SR_TASK_COMP_ABORTED:
2120a09c1441SScott Teel 			retry = 1;
2121c349775eSScott Teel 			break;
2122c349775eSScott Teel 		default:
2123a09c1441SScott Teel 			retry = 1;
2124c349775eSScott Teel 			break;
2125c349775eSScott Teel 		}
2126c349775eSScott Teel 		break;
2127c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_FAILURE:
2128c40820d5SJoe Handzik 		switch (c2->error_data.status) {
2129c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_IO_ERROR:
2130c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_IO_ABORTED:
2131c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_OVERRUN:
2132c40820d5SJoe Handzik 			retry = 1;
2133c40820d5SJoe Handzik 			break;
2134c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_UNDERRUN:
2135c40820d5SJoe Handzik 			cmd->result = (DID_OK << 16);		/* host byte */
2136c40820d5SJoe Handzik 			cmd->result |= (COMMAND_COMPLETE << 8);	/* msg byte */
2137c40820d5SJoe Handzik 			ioaccel2_resid = get_unaligned_le32(
2138c40820d5SJoe Handzik 						&c2->error_data.resid_cnt[0]);
2139c40820d5SJoe Handzik 			scsi_set_resid(cmd, ioaccel2_resid);
2140c40820d5SJoe Handzik 			break;
2141c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_NO_PATH_TO_DEVICE:
2142c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_INVALID_DEVICE:
2143c40820d5SJoe Handzik 		case IOACCEL2_STATUS_SR_IOACCEL_DISABLED:
2144c40820d5SJoe Handzik 			/* We will get an event from ctlr to trigger rescan */
2145c40820d5SJoe Handzik 			retry = 1;
2146c40820d5SJoe Handzik 			break;
2147c40820d5SJoe Handzik 		default:
2148c40820d5SJoe Handzik 			retry = 1;
2149c40820d5SJoe Handzik 		}
2150c349775eSScott Teel 		break;
2151c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_TMF_COMPLETE:
2152c349775eSScott Teel 		break;
2153c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_TMF_SUCCESS:
2154c349775eSScott Teel 		break;
2155c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_TMF_REJECTED:
2156a09c1441SScott Teel 		retry = 1;
2157c349775eSScott Teel 		break;
2158c349775eSScott Teel 	case IOACCEL2_SERV_RESPONSE_TMF_WRONG_LUN:
2159c349775eSScott Teel 		break;
2160c349775eSScott Teel 	default:
2161a09c1441SScott Teel 		retry = 1;
2162c349775eSScott Teel 		break;
2163c349775eSScott Teel 	}
2164a09c1441SScott Teel 
2165a09c1441SScott Teel 	return retry;	/* retry on raid path? */
2166c349775eSScott Teel }
2167c349775eSScott Teel 
2168a58e7e53SWebb Scales static void hpsa_cmd_resolve_events(struct ctlr_info *h,
2169a58e7e53SWebb Scales 		struct CommandList *c)
2170a58e7e53SWebb Scales {
2171d604f533SWebb Scales 	bool do_wake = false;
2172d604f533SWebb Scales 
2173a58e7e53SWebb Scales 	/*
2174a58e7e53SWebb Scales 	 * Prevent the following race in the abort handler:
2175a58e7e53SWebb Scales 	 *
2176a58e7e53SWebb Scales 	 * 1. LLD is requested to abort a SCSI command
2177a58e7e53SWebb Scales 	 * 2. The SCSI command completes
2178a58e7e53SWebb Scales 	 * 3. The struct CommandList associated with step 2 is made available
2179a58e7e53SWebb Scales 	 * 4. New I/O request to LLD to another LUN re-uses struct CommandList
2180a58e7e53SWebb Scales 	 * 5. Abort handler follows scsi_cmnd->host_scribble and
2181a58e7e53SWebb Scales 	 *    finds struct CommandList and tries to aborts it
2182a58e7e53SWebb Scales 	 * Now we have aborted the wrong command.
2183a58e7e53SWebb Scales 	 *
2184d604f533SWebb Scales 	 * Reset c->scsi_cmd here so that the abort or reset handler will know
2185d604f533SWebb Scales 	 * this command has completed.  Then, check to see if the handler is
2186a58e7e53SWebb Scales 	 * waiting for this command, and, if so, wake it.
2187a58e7e53SWebb Scales 	 */
2188a58e7e53SWebb Scales 	c->scsi_cmd = SCSI_CMD_IDLE;
2189d604f533SWebb Scales 	mb();	/* Declare command idle before checking for pending events. */
2190a58e7e53SWebb Scales 	if (c->abort_pending) {
2191d604f533SWebb Scales 		do_wake = true;
2192a58e7e53SWebb Scales 		c->abort_pending = false;
2193a58e7e53SWebb Scales 	}
2194d604f533SWebb Scales 	if (c->reset_pending) {
2195d604f533SWebb Scales 		unsigned long flags;
2196d604f533SWebb Scales 		struct hpsa_scsi_dev_t *dev;
2197d604f533SWebb Scales 
2198d604f533SWebb Scales 		/*
2199d604f533SWebb Scales 		 * There appears to be a reset pending; lock the lock and
2200d604f533SWebb Scales 		 * reconfirm.  If so, then decrement the count of outstanding
2201d604f533SWebb Scales 		 * commands and wake the reset command if this is the last one.
2202d604f533SWebb Scales 		 */
2203d604f533SWebb Scales 		spin_lock_irqsave(&h->lock, flags);
2204d604f533SWebb Scales 		dev = c->reset_pending;		/* Re-fetch under the lock. */
2205d604f533SWebb Scales 		if (dev && atomic_dec_and_test(&dev->reset_cmds_out))
2206d604f533SWebb Scales 			do_wake = true;
2207d604f533SWebb Scales 		c->reset_pending = NULL;
2208d604f533SWebb Scales 		spin_unlock_irqrestore(&h->lock, flags);
2209d604f533SWebb Scales 	}
2210d604f533SWebb Scales 
2211d604f533SWebb Scales 	if (do_wake)
2212d604f533SWebb Scales 		wake_up_all(&h->event_sync_wait_queue);
2213a58e7e53SWebb Scales }
2214a58e7e53SWebb Scales 
221573153fe5SWebb Scales static void hpsa_cmd_resolve_and_free(struct ctlr_info *h,
221673153fe5SWebb Scales 				      struct CommandList *c)
221773153fe5SWebb Scales {
221873153fe5SWebb Scales 	hpsa_cmd_resolve_events(h, c);
221973153fe5SWebb Scales 	cmd_tagged_free(h, c);
222073153fe5SWebb Scales }
222173153fe5SWebb Scales 
22228a0ff92cSWebb Scales static void hpsa_cmd_free_and_done(struct ctlr_info *h,
22238a0ff92cSWebb Scales 		struct CommandList *c, struct scsi_cmnd *cmd)
22248a0ff92cSWebb Scales {
222573153fe5SWebb Scales 	hpsa_cmd_resolve_and_free(h, c);
22268a0ff92cSWebb Scales 	cmd->scsi_done(cmd);
22278a0ff92cSWebb Scales }
22288a0ff92cSWebb Scales 
22298a0ff92cSWebb Scales static void hpsa_retry_cmd(struct ctlr_info *h, struct CommandList *c)
22308a0ff92cSWebb Scales {
22318a0ff92cSWebb Scales 	INIT_WORK(&c->work, hpsa_command_resubmit_worker);
22328a0ff92cSWebb Scales 	queue_work_on(raw_smp_processor_id(), h->resubmit_wq, &c->work);
22338a0ff92cSWebb Scales }
22348a0ff92cSWebb Scales 
2235a58e7e53SWebb Scales static void hpsa_set_scsi_cmd_aborted(struct scsi_cmnd *cmd)
2236a58e7e53SWebb Scales {
2237a58e7e53SWebb Scales 	cmd->result = DID_ABORT << 16;
2238a58e7e53SWebb Scales }
2239a58e7e53SWebb Scales 
2240a58e7e53SWebb Scales static void hpsa_cmd_abort_and_free(struct ctlr_info *h, struct CommandList *c,
2241a58e7e53SWebb Scales 				    struct scsi_cmnd *cmd)
2242a58e7e53SWebb Scales {
2243a58e7e53SWebb Scales 	hpsa_set_scsi_cmd_aborted(cmd);
2244a58e7e53SWebb Scales 	dev_warn(&h->pdev->dev, "CDB %16phN was aborted with status 0x%x\n",
2245a58e7e53SWebb Scales 			 c->Request.CDB, c->err_info->ScsiStatus);
224673153fe5SWebb Scales 	hpsa_cmd_resolve_and_free(h, c);
2247a58e7e53SWebb Scales }
2248a58e7e53SWebb Scales 
2249c349775eSScott Teel static void process_ioaccel2_completion(struct ctlr_info *h,
2250c349775eSScott Teel 		struct CommandList *c, struct scsi_cmnd *cmd,
2251c349775eSScott Teel 		struct hpsa_scsi_dev_t *dev)
2252c349775eSScott Teel {
2253c349775eSScott Teel 	struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex];
2254c349775eSScott Teel 
2255c349775eSScott Teel 	/* check for good status */
2256c349775eSScott Teel 	if (likely(c2->error_data.serv_response == 0 &&
22578a0ff92cSWebb Scales 			c2->error_data.status == 0))
22588a0ff92cSWebb Scales 		return hpsa_cmd_free_and_done(h, c, cmd);
2259c349775eSScott Teel 
22608a0ff92cSWebb Scales 	/*
22618a0ff92cSWebb Scales 	 * Any RAID offload error results in retry which will use
2262c349775eSScott Teel 	 * the normal I/O path so the controller can handle whatever's
2263c349775eSScott Teel 	 * wrong.
2264c349775eSScott Teel 	 */
2265f3f01730SKevin Barnett 	if (is_logical_device(dev) &&
2266c349775eSScott Teel 		c2->error_data.serv_response ==
2267c349775eSScott Teel 			IOACCEL2_SERV_RESPONSE_FAILURE) {
2268080ef1ccSDon Brace 		if (c2->error_data.status ==
2269080ef1ccSDon Brace 			IOACCEL2_STATUS_SR_IOACCEL_DISABLED)
2270c349775eSScott Teel 			dev->offload_enabled = 0;
22718a0ff92cSWebb Scales 
22728a0ff92cSWebb Scales 		return hpsa_retry_cmd(h, c);
2273080ef1ccSDon Brace 	}
2274080ef1ccSDon Brace 
2275080ef1ccSDon Brace 	if (handle_ioaccel_mode2_error(h, c, cmd, c2))
22768a0ff92cSWebb Scales 		return hpsa_retry_cmd(h, c);
2277080ef1ccSDon Brace 
22788a0ff92cSWebb Scales 	return hpsa_cmd_free_and_done(h, c, cmd);
2279c349775eSScott Teel }
2280c349775eSScott Teel 
22819437ac43SStephen Cameron /* Returns 0 on success, < 0 otherwise. */
22829437ac43SStephen Cameron static int hpsa_evaluate_tmf_status(struct ctlr_info *h,
22839437ac43SStephen Cameron 					struct CommandList *cp)
22849437ac43SStephen Cameron {
22859437ac43SStephen Cameron 	u8 tmf_status = cp->err_info->ScsiStatus;
22869437ac43SStephen Cameron 
22879437ac43SStephen Cameron 	switch (tmf_status) {
22889437ac43SStephen Cameron 	case CISS_TMF_COMPLETE:
22899437ac43SStephen Cameron 		/*
22909437ac43SStephen Cameron 		 * CISS_TMF_COMPLETE never happens, instead,
22919437ac43SStephen Cameron 		 * ei->CommandStatus == 0 for this case.
22929437ac43SStephen Cameron 		 */
22939437ac43SStephen Cameron 	case CISS_TMF_SUCCESS:
22949437ac43SStephen Cameron 		return 0;
22959437ac43SStephen Cameron 	case CISS_TMF_INVALID_FRAME:
22969437ac43SStephen Cameron 	case CISS_TMF_NOT_SUPPORTED:
22979437ac43SStephen Cameron 	case CISS_TMF_FAILED:
22989437ac43SStephen Cameron 	case CISS_TMF_WRONG_LUN:
22999437ac43SStephen Cameron 	case CISS_TMF_OVERLAPPED_TAG:
23009437ac43SStephen Cameron 		break;
23019437ac43SStephen Cameron 	default:
23029437ac43SStephen Cameron 		dev_warn(&h->pdev->dev, "Unknown TMF status: 0x%02x\n",
23039437ac43SStephen Cameron 				tmf_status);
23049437ac43SStephen Cameron 		break;
23059437ac43SStephen Cameron 	}
23069437ac43SStephen Cameron 	return -tmf_status;
23079437ac43SStephen Cameron }
23089437ac43SStephen Cameron 
23091fb011fbSStephen M. Cameron static void complete_scsi_command(struct CommandList *cp)
2310edd16368SStephen M. Cameron {
2311edd16368SStephen M. Cameron 	struct scsi_cmnd *cmd;
2312edd16368SStephen M. Cameron 	struct ctlr_info *h;
2313edd16368SStephen M. Cameron 	struct ErrorInfo *ei;
2314283b4a9bSStephen M. Cameron 	struct hpsa_scsi_dev_t *dev;
2315d9a729f3SWebb Scales 	struct io_accel2_cmd *c2;
2316edd16368SStephen M. Cameron 
23179437ac43SStephen Cameron 	u8 sense_key;
23189437ac43SStephen Cameron 	u8 asc;      /* additional sense code */
23199437ac43SStephen Cameron 	u8 ascq;     /* additional sense code qualifier */
2320db111e18SStephen M. Cameron 	unsigned long sense_data_size;
2321edd16368SStephen M. Cameron 
2322edd16368SStephen M. Cameron 	ei = cp->err_info;
23237fa3030cSStephen Cameron 	cmd = cp->scsi_cmd;
2324edd16368SStephen M. Cameron 	h = cp->h;
2325283b4a9bSStephen M. Cameron 	dev = cmd->device->hostdata;
2326d9a729f3SWebb Scales 	c2 = &h->ioaccel2_cmd_pool[cp->cmdindex];
2327edd16368SStephen M. Cameron 
2328edd16368SStephen M. Cameron 	scsi_dma_unmap(cmd); /* undo the DMA mappings */
2329e1f7de0cSMatt Gates 	if ((cp->cmd_type == CMD_SCSI) &&
23302b08b3e9SDon Brace 		(le16_to_cpu(cp->Header.SGTotal) > h->max_cmd_sg_entries))
233133a2ffceSStephen M. Cameron 		hpsa_unmap_sg_chain_block(h, cp);
2332edd16368SStephen M. Cameron 
2333d9a729f3SWebb Scales 	if ((cp->cmd_type == CMD_IOACCEL2) &&
2334d9a729f3SWebb Scales 		(c2->sg[0].chain_indicator == IOACCEL2_CHAIN))
2335d9a729f3SWebb Scales 		hpsa_unmap_ioaccel2_sg_chain_block(h, c2);
2336d9a729f3SWebb Scales 
2337edd16368SStephen M. Cameron 	cmd->result = (DID_OK << 16); 		/* host byte */
2338edd16368SStephen M. Cameron 	cmd->result |= (COMMAND_COMPLETE << 8);	/* msg byte */
2339c349775eSScott Teel 
234003383736SDon Brace 	if (cp->cmd_type == CMD_IOACCEL2 || cp->cmd_type == CMD_IOACCEL1)
234103383736SDon Brace 		atomic_dec(&cp->phys_disk->ioaccel_cmds_out);
234203383736SDon Brace 
234325163bd5SWebb Scales 	/*
234425163bd5SWebb Scales 	 * We check for lockup status here as it may be set for
234525163bd5SWebb Scales 	 * CMD_SCSI, CMD_IOACCEL1 and CMD_IOACCEL2 commands by
234625163bd5SWebb Scales 	 * fail_all_oustanding_cmds()
234725163bd5SWebb Scales 	 */
234825163bd5SWebb Scales 	if (unlikely(ei->CommandStatus == CMD_CTLR_LOCKUP)) {
234925163bd5SWebb Scales 		/* DID_NO_CONNECT will prevent a retry */
235025163bd5SWebb Scales 		cmd->result = DID_NO_CONNECT << 16;
23518a0ff92cSWebb Scales 		return hpsa_cmd_free_and_done(h, cp, cmd);
235225163bd5SWebb Scales 	}
235325163bd5SWebb Scales 
2354d604f533SWebb Scales 	if ((unlikely(hpsa_is_pending_event(cp)))) {
2355d604f533SWebb Scales 		if (cp->reset_pending)
2356d604f533SWebb Scales 			return hpsa_cmd_resolve_and_free(h, cp);
2357d604f533SWebb Scales 		if (cp->abort_pending)
2358d604f533SWebb Scales 			return hpsa_cmd_abort_and_free(h, cp, cmd);
2359d604f533SWebb Scales 	}
2360d604f533SWebb Scales 
2361c349775eSScott Teel 	if (cp->cmd_type == CMD_IOACCEL2)
2362c349775eSScott Teel 		return process_ioaccel2_completion(h, cp, cmd, dev);
2363c349775eSScott Teel 
23646aa4c361SRobert Elliott 	scsi_set_resid(cmd, ei->ResidualCnt);
23658a0ff92cSWebb Scales 	if (ei->CommandStatus == 0)
23668a0ff92cSWebb Scales 		return hpsa_cmd_free_and_done(h, cp, cmd);
23676aa4c361SRobert Elliott 
2368e1f7de0cSMatt Gates 	/* For I/O accelerator commands, copy over some fields to the normal
2369e1f7de0cSMatt Gates 	 * CISS header used below for error handling.
2370e1f7de0cSMatt Gates 	 */
2371e1f7de0cSMatt Gates 	if (cp->cmd_type == CMD_IOACCEL1) {
2372e1f7de0cSMatt Gates 		struct io_accel1_cmd *c = &h->ioaccel_cmd_pool[cp->cmdindex];
23732b08b3e9SDon Brace 		cp->Header.SGList = scsi_sg_count(cmd);
23742b08b3e9SDon Brace 		cp->Header.SGTotal = cpu_to_le16(cp->Header.SGList);
23752b08b3e9SDon Brace 		cp->Request.CDBLen = le16_to_cpu(c->io_flags) &
23762b08b3e9SDon Brace 			IOACCEL1_IOFLAGS_CDBLEN_MASK;
237750a0decfSStephen M. Cameron 		cp->Header.tag = c->tag;
2378e1f7de0cSMatt Gates 		memcpy(cp->Header.LUN.LunAddrBytes, c->CISS_LUN, 8);
2379e1f7de0cSMatt Gates 		memcpy(cp->Request.CDB, c->CDB, cp->Request.CDBLen);
2380283b4a9bSStephen M. Cameron 
2381283b4a9bSStephen M. Cameron 		/* Any RAID offload error results in retry which will use
2382283b4a9bSStephen M. Cameron 		 * the normal I/O path so the controller can handle whatever's
2383283b4a9bSStephen M. Cameron 		 * wrong.
2384283b4a9bSStephen M. Cameron 		 */
2385f3f01730SKevin Barnett 		if (is_logical_device(dev)) {
2386283b4a9bSStephen M. Cameron 			if (ei->CommandStatus == CMD_IOACCEL_DISABLED)
2387283b4a9bSStephen M. Cameron 				dev->offload_enabled = 0;
23888a0ff92cSWebb Scales 			return hpsa_retry_cmd(h, cp);
2389283b4a9bSStephen M. Cameron 		}
2390e1f7de0cSMatt Gates 	}
2391e1f7de0cSMatt Gates 
2392edd16368SStephen M. Cameron 	/* an error has occurred */
2393edd16368SStephen M. Cameron 	switch (ei->CommandStatus) {
2394edd16368SStephen M. Cameron 
2395edd16368SStephen M. Cameron 	case CMD_TARGET_STATUS:
23969437ac43SStephen Cameron 		cmd->result |= ei->ScsiStatus;
23979437ac43SStephen Cameron 		/* copy the sense data */
23989437ac43SStephen Cameron 		if (SCSI_SENSE_BUFFERSIZE < sizeof(ei->SenseInfo))
23999437ac43SStephen Cameron 			sense_data_size = SCSI_SENSE_BUFFERSIZE;
24009437ac43SStephen Cameron 		else
24019437ac43SStephen Cameron 			sense_data_size = sizeof(ei->SenseInfo);
24029437ac43SStephen Cameron 		if (ei->SenseLen < sense_data_size)
24039437ac43SStephen Cameron 			sense_data_size = ei->SenseLen;
24049437ac43SStephen Cameron 		memcpy(cmd->sense_buffer, ei->SenseInfo, sense_data_size);
24059437ac43SStephen Cameron 		if (ei->ScsiStatus)
24069437ac43SStephen Cameron 			decode_sense_data(ei->SenseInfo, sense_data_size,
24079437ac43SStephen Cameron 				&sense_key, &asc, &ascq);
2408edd16368SStephen M. Cameron 		if (ei->ScsiStatus == SAM_STAT_CHECK_CONDITION) {
24091d3b3609SMatt Gates 			if (sense_key == ABORTED_COMMAND) {
24102e311fbaSStephen M. Cameron 				cmd->result |= DID_SOFT_ERROR << 16;
24111d3b3609SMatt Gates 				break;
24121d3b3609SMatt Gates 			}
2413edd16368SStephen M. Cameron 			break;
2414edd16368SStephen M. Cameron 		}
2415edd16368SStephen M. Cameron 		/* Problem was not a check condition
2416edd16368SStephen M. Cameron 		 * Pass it up to the upper layers...
2417edd16368SStephen M. Cameron 		 */
2418edd16368SStephen M. Cameron 		if (ei->ScsiStatus) {
2419edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "cp %p has status 0x%x "
2420edd16368SStephen M. Cameron 				"Sense: 0x%x, ASC: 0x%x, ASCQ: 0x%x, "
2421edd16368SStephen M. Cameron 				"Returning result: 0x%x\n",
2422edd16368SStephen M. Cameron 				cp, ei->ScsiStatus,
2423edd16368SStephen M. Cameron 				sense_key, asc, ascq,
2424edd16368SStephen M. Cameron 				cmd->result);
2425edd16368SStephen M. Cameron 		} else {  /* scsi status is zero??? How??? */
2426edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "cp %p SCSI status was 0. "
2427edd16368SStephen M. Cameron 				"Returning no connection.\n", cp),
2428edd16368SStephen M. Cameron 
2429edd16368SStephen M. Cameron 			/* Ordinarily, this case should never happen,
2430edd16368SStephen M. Cameron 			 * but there is a bug in some released firmware
2431edd16368SStephen M. Cameron 			 * revisions that allows it to happen if, for
2432edd16368SStephen M. Cameron 			 * example, a 4100 backplane loses power and
2433edd16368SStephen M. Cameron 			 * the tape drive is in it.  We assume that
2434edd16368SStephen M. Cameron 			 * it's a fatal error of some kind because we
2435edd16368SStephen M. Cameron 			 * can't show that it wasn't. We will make it
2436edd16368SStephen M. Cameron 			 * look like selection timeout since that is
2437edd16368SStephen M. Cameron 			 * the most common reason for this to occur,
2438edd16368SStephen M. Cameron 			 * and it's severe enough.
2439edd16368SStephen M. Cameron 			 */
2440edd16368SStephen M. Cameron 
2441edd16368SStephen M. Cameron 			cmd->result = DID_NO_CONNECT << 16;
2442edd16368SStephen M. Cameron 		}
2443edd16368SStephen M. Cameron 		break;
2444edd16368SStephen M. Cameron 
2445edd16368SStephen M. Cameron 	case CMD_DATA_UNDERRUN: /* let mid layer handle it. */
2446edd16368SStephen M. Cameron 		break;
2447edd16368SStephen M. Cameron 	case CMD_DATA_OVERRUN:
2448f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev,
2449f42e81e1SStephen Cameron 			"CDB %16phN data overrun\n", cp->Request.CDB);
2450edd16368SStephen M. Cameron 		break;
2451edd16368SStephen M. Cameron 	case CMD_INVALID: {
2452edd16368SStephen M. Cameron 		/* print_bytes(cp, sizeof(*cp), 1, 0);
2453edd16368SStephen M. Cameron 		print_cmd(cp); */
2454edd16368SStephen M. Cameron 		/* We get CMD_INVALID if you address a non-existent device
2455edd16368SStephen M. Cameron 		 * instead of a selection timeout (no response).  You will
2456edd16368SStephen M. Cameron 		 * see this if you yank out a drive, then try to access it.
2457edd16368SStephen M. Cameron 		 * This is kind of a shame because it means that any other
2458edd16368SStephen M. Cameron 		 * CMD_INVALID (e.g. driver bug) will get interpreted as a
2459edd16368SStephen M. Cameron 		 * missing target. */
2460edd16368SStephen M. Cameron 		cmd->result = DID_NO_CONNECT << 16;
2461edd16368SStephen M. Cameron 	}
2462edd16368SStephen M. Cameron 		break;
2463edd16368SStephen M. Cameron 	case CMD_PROTOCOL_ERR:
2464256d0eaaSStephen M. Cameron 		cmd->result = DID_ERROR << 16;
2465f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN : protocol error\n",
2466f42e81e1SStephen Cameron 				cp->Request.CDB);
2467edd16368SStephen M. Cameron 		break;
2468edd16368SStephen M. Cameron 	case CMD_HARDWARE_ERR:
2469edd16368SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
2470f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN : hardware error\n",
2471f42e81e1SStephen Cameron 			cp->Request.CDB);
2472edd16368SStephen M. Cameron 		break;
2473edd16368SStephen M. Cameron 	case CMD_CONNECTION_LOST:
2474edd16368SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
2475f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN : connection lost\n",
2476f42e81e1SStephen Cameron 			cp->Request.CDB);
2477edd16368SStephen M. Cameron 		break;
2478edd16368SStephen M. Cameron 	case CMD_ABORTED:
2479a58e7e53SWebb Scales 		/* Return now to avoid calling scsi_done(). */
2480a58e7e53SWebb Scales 		return hpsa_cmd_abort_and_free(h, cp, cmd);
2481edd16368SStephen M. Cameron 	case CMD_ABORT_FAILED:
2482edd16368SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
2483f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN : abort failed\n",
2484f42e81e1SStephen Cameron 			cp->Request.CDB);
2485edd16368SStephen M. Cameron 		break;
2486edd16368SStephen M. Cameron 	case CMD_UNSOLICITED_ABORT:
2487f6e76055SStephen M. Cameron 		cmd->result = DID_SOFT_ERROR << 16; /* retry the command */
2488f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN : unsolicited abort\n",
2489f42e81e1SStephen Cameron 			cp->Request.CDB);
2490edd16368SStephen M. Cameron 		break;
2491edd16368SStephen M. Cameron 	case CMD_TIMEOUT:
2492edd16368SStephen M. Cameron 		cmd->result = DID_TIME_OUT << 16;
2493f42e81e1SStephen Cameron 		dev_warn(&h->pdev->dev, "CDB %16phN timed out\n",
2494f42e81e1SStephen Cameron 			cp->Request.CDB);
2495edd16368SStephen M. Cameron 		break;
24961d5e2ed0SStephen M. Cameron 	case CMD_UNABORTABLE:
24971d5e2ed0SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
24981d5e2ed0SStephen M. Cameron 		dev_warn(&h->pdev->dev, "Command unabortable\n");
24991d5e2ed0SStephen M. Cameron 		break;
25009437ac43SStephen Cameron 	case CMD_TMF_STATUS:
25019437ac43SStephen Cameron 		if (hpsa_evaluate_tmf_status(h, cp)) /* TMF failed? */
25029437ac43SStephen Cameron 			cmd->result = DID_ERROR << 16;
25039437ac43SStephen Cameron 		break;
2504283b4a9bSStephen M. Cameron 	case CMD_IOACCEL_DISABLED:
2505283b4a9bSStephen M. Cameron 		/* This only handles the direct pass-through case since RAID
2506283b4a9bSStephen M. Cameron 		 * offload is handled above.  Just attempt a retry.
2507283b4a9bSStephen M. Cameron 		 */
2508283b4a9bSStephen M. Cameron 		cmd->result = DID_SOFT_ERROR << 16;
2509283b4a9bSStephen M. Cameron 		dev_warn(&h->pdev->dev,
2510283b4a9bSStephen M. Cameron 				"cp %p had HP SSD Smart Path error\n", cp);
2511283b4a9bSStephen M. Cameron 		break;
2512edd16368SStephen M. Cameron 	default:
2513edd16368SStephen M. Cameron 		cmd->result = DID_ERROR << 16;
2514edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "cp %p returned unknown status %x\n",
2515edd16368SStephen M. Cameron 				cp, ei->CommandStatus);
2516edd16368SStephen M. Cameron 	}
25178a0ff92cSWebb Scales 
25188a0ff92cSWebb Scales 	return hpsa_cmd_free_and_done(h, cp, cmd);
2519edd16368SStephen M. Cameron }
2520edd16368SStephen M. Cameron 
2521edd16368SStephen M. Cameron static void hpsa_pci_unmap(struct pci_dev *pdev,
2522edd16368SStephen M. Cameron 	struct CommandList *c, int sg_used, int data_direction)
2523edd16368SStephen M. Cameron {
2524edd16368SStephen M. Cameron 	int i;
2525edd16368SStephen M. Cameron 
252650a0decfSStephen M. Cameron 	for (i = 0; i < sg_used; i++)
252750a0decfSStephen M. Cameron 		pci_unmap_single(pdev, (dma_addr_t) le64_to_cpu(c->SG[i].Addr),
252850a0decfSStephen M. Cameron 				le32_to_cpu(c->SG[i].Len),
2529edd16368SStephen M. Cameron 				data_direction);
2530edd16368SStephen M. Cameron }
2531edd16368SStephen M. Cameron 
2532a2dac136SStephen M. Cameron static int hpsa_map_one(struct pci_dev *pdev,
2533edd16368SStephen M. Cameron 		struct CommandList *cp,
2534edd16368SStephen M. Cameron 		unsigned char *buf,
2535edd16368SStephen M. Cameron 		size_t buflen,
2536edd16368SStephen M. Cameron 		int data_direction)
2537edd16368SStephen M. Cameron {
253801a02ffcSStephen M. Cameron 	u64 addr64;
2539edd16368SStephen M. Cameron 
2540edd16368SStephen M. Cameron 	if (buflen == 0 || data_direction == PCI_DMA_NONE) {
2541edd16368SStephen M. Cameron 		cp->Header.SGList = 0;
254250a0decfSStephen M. Cameron 		cp->Header.SGTotal = cpu_to_le16(0);
2543a2dac136SStephen M. Cameron 		return 0;
2544edd16368SStephen M. Cameron 	}
2545edd16368SStephen M. Cameron 
254650a0decfSStephen M. Cameron 	addr64 = pci_map_single(pdev, buf, buflen, data_direction);
2547eceaae18SShuah Khan 	if (dma_mapping_error(&pdev->dev, addr64)) {
2548a2dac136SStephen M. Cameron 		/* Prevent subsequent unmap of something never mapped */
2549eceaae18SShuah Khan 		cp->Header.SGList = 0;
255050a0decfSStephen M. Cameron 		cp->Header.SGTotal = cpu_to_le16(0);
2551a2dac136SStephen M. Cameron 		return -1;
2552eceaae18SShuah Khan 	}
255350a0decfSStephen M. Cameron 	cp->SG[0].Addr = cpu_to_le64(addr64);
255450a0decfSStephen M. Cameron 	cp->SG[0].Len = cpu_to_le32(buflen);
255550a0decfSStephen M. Cameron 	cp->SG[0].Ext = cpu_to_le32(HPSA_SG_LAST); /* we are not chaining */
255650a0decfSStephen M. Cameron 	cp->Header.SGList = 1;   /* no. SGs contig in this cmd */
255750a0decfSStephen M. Cameron 	cp->Header.SGTotal = cpu_to_le16(1); /* total sgs in cmd list */
2558a2dac136SStephen M. Cameron 	return 0;
2559edd16368SStephen M. Cameron }
2560edd16368SStephen M. Cameron 
256125163bd5SWebb Scales #define NO_TIMEOUT ((unsigned long) -1)
256225163bd5SWebb Scales #define DEFAULT_TIMEOUT 30000 /* milliseconds */
256325163bd5SWebb Scales static int hpsa_scsi_do_simple_cmd_core(struct ctlr_info *h,
256425163bd5SWebb Scales 	struct CommandList *c, int reply_queue, unsigned long timeout_msecs)
2565edd16368SStephen M. Cameron {
2566edd16368SStephen M. Cameron 	DECLARE_COMPLETION_ONSTACK(wait);
2567edd16368SStephen M. Cameron 
2568edd16368SStephen M. Cameron 	c->waiting = &wait;
256925163bd5SWebb Scales 	__enqueue_cmd_and_start_io(h, c, reply_queue);
257025163bd5SWebb Scales 	if (timeout_msecs == NO_TIMEOUT) {
257125163bd5SWebb Scales 		/* TODO: get rid of this no-timeout thing */
257225163bd5SWebb Scales 		wait_for_completion_io(&wait);
257325163bd5SWebb Scales 		return IO_OK;
257425163bd5SWebb Scales 	}
257525163bd5SWebb Scales 	if (!wait_for_completion_io_timeout(&wait,
257625163bd5SWebb Scales 					msecs_to_jiffies(timeout_msecs))) {
257725163bd5SWebb Scales 		dev_warn(&h->pdev->dev, "Command timed out.\n");
257825163bd5SWebb Scales 		return -ETIMEDOUT;
257925163bd5SWebb Scales 	}
258025163bd5SWebb Scales 	return IO_OK;
258125163bd5SWebb Scales }
258225163bd5SWebb Scales 
258325163bd5SWebb Scales static int hpsa_scsi_do_simple_cmd(struct ctlr_info *h, struct CommandList *c,
258425163bd5SWebb Scales 				   int reply_queue, unsigned long timeout_msecs)
258525163bd5SWebb Scales {
258625163bd5SWebb Scales 	if (unlikely(lockup_detected(h))) {
258725163bd5SWebb Scales 		c->err_info->CommandStatus = CMD_CTLR_LOCKUP;
258825163bd5SWebb Scales 		return IO_OK;
258925163bd5SWebb Scales 	}
259025163bd5SWebb Scales 	return hpsa_scsi_do_simple_cmd_core(h, c, reply_queue, timeout_msecs);
2591edd16368SStephen M. Cameron }
2592edd16368SStephen M. Cameron 
2593094963daSStephen M. Cameron static u32 lockup_detected(struct ctlr_info *h)
2594094963daSStephen M. Cameron {
2595094963daSStephen M. Cameron 	int cpu;
2596094963daSStephen M. Cameron 	u32 rc, *lockup_detected;
2597094963daSStephen M. Cameron 
2598094963daSStephen M. Cameron 	cpu = get_cpu();
2599094963daSStephen M. Cameron 	lockup_detected = per_cpu_ptr(h->lockup_detected, cpu);
2600094963daSStephen M. Cameron 	rc = *lockup_detected;
2601094963daSStephen M. Cameron 	put_cpu();
2602094963daSStephen M. Cameron 	return rc;
2603094963daSStephen M. Cameron }
2604094963daSStephen M. Cameron 
26059c2fc160SStephen M. Cameron #define MAX_DRIVER_CMD_RETRIES 25
260625163bd5SWebb Scales static int hpsa_scsi_do_simple_cmd_with_retry(struct ctlr_info *h,
260725163bd5SWebb Scales 	struct CommandList *c, int data_direction, unsigned long timeout_msecs)
2608edd16368SStephen M. Cameron {
26099c2fc160SStephen M. Cameron 	int backoff_time = 10, retry_count = 0;
261025163bd5SWebb Scales 	int rc;
2611edd16368SStephen M. Cameron 
2612edd16368SStephen M. Cameron 	do {
26137630abd0SJoe Perches 		memset(c->err_info, 0, sizeof(*c->err_info));
261425163bd5SWebb Scales 		rc = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE,
261525163bd5SWebb Scales 						  timeout_msecs);
261625163bd5SWebb Scales 		if (rc)
261725163bd5SWebb Scales 			break;
2618edd16368SStephen M. Cameron 		retry_count++;
26199c2fc160SStephen M. Cameron 		if (retry_count > 3) {
26209c2fc160SStephen M. Cameron 			msleep(backoff_time);
26219c2fc160SStephen M. Cameron 			if (backoff_time < 1000)
26229c2fc160SStephen M. Cameron 				backoff_time *= 2;
26239c2fc160SStephen M. Cameron 		}
2624852af20aSMatt Bondurant 	} while ((check_for_unit_attention(h, c) ||
26259c2fc160SStephen M. Cameron 			check_for_busy(h, c)) &&
26269c2fc160SStephen M. Cameron 			retry_count <= MAX_DRIVER_CMD_RETRIES);
2627edd16368SStephen M. Cameron 	hpsa_pci_unmap(h->pdev, c, 1, data_direction);
262825163bd5SWebb Scales 	if (retry_count > MAX_DRIVER_CMD_RETRIES)
262925163bd5SWebb Scales 		rc = -EIO;
263025163bd5SWebb Scales 	return rc;
2631edd16368SStephen M. Cameron }
2632edd16368SStephen M. Cameron 
2633d1e8beacSStephen M. Cameron static void hpsa_print_cmd(struct ctlr_info *h, char *txt,
2634d1e8beacSStephen M. Cameron 				struct CommandList *c)
2635edd16368SStephen M. Cameron {
2636d1e8beacSStephen M. Cameron 	const u8 *cdb = c->Request.CDB;
2637d1e8beacSStephen M. Cameron 	const u8 *lun = c->Header.LUN.LunAddrBytes;
2638edd16368SStephen M. Cameron 
2639d1e8beacSStephen M. Cameron 	dev_warn(&h->pdev->dev, "%s: LUN:%02x%02x%02x%02x%02x%02x%02x%02x"
2640d1e8beacSStephen M. Cameron 	" CDB:%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x%02x\n",
2641d1e8beacSStephen M. Cameron 		txt, lun[0], lun[1], lun[2], lun[3],
2642d1e8beacSStephen M. Cameron 		lun[4], lun[5], lun[6], lun[7],
2643d1e8beacSStephen M. Cameron 		cdb[0], cdb[1], cdb[2], cdb[3],
2644d1e8beacSStephen M. Cameron 		cdb[4], cdb[5], cdb[6], cdb[7],
2645d1e8beacSStephen M. Cameron 		cdb[8], cdb[9], cdb[10], cdb[11],
2646d1e8beacSStephen M. Cameron 		cdb[12], cdb[13], cdb[14], cdb[15]);
2647d1e8beacSStephen M. Cameron }
2648d1e8beacSStephen M. Cameron 
2649d1e8beacSStephen M. Cameron static void hpsa_scsi_interpret_error(struct ctlr_info *h,
2650d1e8beacSStephen M. Cameron 			struct CommandList *cp)
2651d1e8beacSStephen M. Cameron {
2652d1e8beacSStephen M. Cameron 	const struct ErrorInfo *ei = cp->err_info;
2653d1e8beacSStephen M. Cameron 	struct device *d = &cp->h->pdev->dev;
26549437ac43SStephen Cameron 	u8 sense_key, asc, ascq;
26559437ac43SStephen Cameron 	int sense_len;
2656d1e8beacSStephen M. Cameron 
2657edd16368SStephen M. Cameron 	switch (ei->CommandStatus) {
2658edd16368SStephen M. Cameron 	case CMD_TARGET_STATUS:
26599437ac43SStephen Cameron 		if (ei->SenseLen > sizeof(ei->SenseInfo))
26609437ac43SStephen Cameron 			sense_len = sizeof(ei->SenseInfo);
26619437ac43SStephen Cameron 		else
26629437ac43SStephen Cameron 			sense_len = ei->SenseLen;
26639437ac43SStephen Cameron 		decode_sense_data(ei->SenseInfo, sense_len,
26649437ac43SStephen Cameron 					&sense_key, &asc, &ascq);
2665d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "SCSI status", cp);
2666d1e8beacSStephen M. Cameron 		if (ei->ScsiStatus == SAM_STAT_CHECK_CONDITION)
26679437ac43SStephen Cameron 			dev_warn(d, "SCSI Status = 02, Sense key = 0x%02x, ASC = 0x%02x, ASCQ = 0x%02x\n",
26689437ac43SStephen Cameron 				sense_key, asc, ascq);
2669d1e8beacSStephen M. Cameron 		else
26709437ac43SStephen Cameron 			dev_warn(d, "SCSI Status = 0x%02x\n", ei->ScsiStatus);
2671edd16368SStephen M. Cameron 		if (ei->ScsiStatus == 0)
2672edd16368SStephen M. Cameron 			dev_warn(d, "SCSI status is abnormally zero.  "
2673edd16368SStephen M. Cameron 			"(probably indicates selection timeout "
2674edd16368SStephen M. Cameron 			"reported incorrectly due to a known "
2675edd16368SStephen M. Cameron 			"firmware bug, circa July, 2001.)\n");
2676edd16368SStephen M. Cameron 		break;
2677edd16368SStephen M. Cameron 	case CMD_DATA_UNDERRUN: /* let mid layer handle it. */
2678edd16368SStephen M. Cameron 		break;
2679edd16368SStephen M. Cameron 	case CMD_DATA_OVERRUN:
2680d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "overrun condition", cp);
2681edd16368SStephen M. Cameron 		break;
2682edd16368SStephen M. Cameron 	case CMD_INVALID: {
2683edd16368SStephen M. Cameron 		/* controller unfortunately reports SCSI passthru's
2684edd16368SStephen M. Cameron 		 * to non-existent targets as invalid commands.
2685edd16368SStephen M. Cameron 		 */
2686d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "invalid command", cp);
2687d1e8beacSStephen M. Cameron 		dev_warn(d, "probably means device no longer present\n");
2688edd16368SStephen M. Cameron 		}
2689edd16368SStephen M. Cameron 		break;
2690edd16368SStephen M. Cameron 	case CMD_PROTOCOL_ERR:
2691d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "protocol error", cp);
2692edd16368SStephen M. Cameron 		break;
2693edd16368SStephen M. Cameron 	case CMD_HARDWARE_ERR:
2694d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "hardware error", cp);
2695edd16368SStephen M. Cameron 		break;
2696edd16368SStephen M. Cameron 	case CMD_CONNECTION_LOST:
2697d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "connection lost", cp);
2698edd16368SStephen M. Cameron 		break;
2699edd16368SStephen M. Cameron 	case CMD_ABORTED:
2700d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "aborted", cp);
2701edd16368SStephen M. Cameron 		break;
2702edd16368SStephen M. Cameron 	case CMD_ABORT_FAILED:
2703d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "abort failed", cp);
2704edd16368SStephen M. Cameron 		break;
2705edd16368SStephen M. Cameron 	case CMD_UNSOLICITED_ABORT:
2706d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "unsolicited abort", cp);
2707edd16368SStephen M. Cameron 		break;
2708edd16368SStephen M. Cameron 	case CMD_TIMEOUT:
2709d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "timed out", cp);
2710edd16368SStephen M. Cameron 		break;
27111d5e2ed0SStephen M. Cameron 	case CMD_UNABORTABLE:
2712d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "unabortable", cp);
27131d5e2ed0SStephen M. Cameron 		break;
271425163bd5SWebb Scales 	case CMD_CTLR_LOCKUP:
271525163bd5SWebb Scales 		hpsa_print_cmd(h, "controller lockup detected", cp);
271625163bd5SWebb Scales 		break;
2717edd16368SStephen M. Cameron 	default:
2718d1e8beacSStephen M. Cameron 		hpsa_print_cmd(h, "unknown status", cp);
2719d1e8beacSStephen M. Cameron 		dev_warn(d, "Unknown command status %x\n",
2720edd16368SStephen M. Cameron 				ei->CommandStatus);
2721edd16368SStephen M. Cameron 	}
2722edd16368SStephen M. Cameron }
2723edd16368SStephen M. Cameron 
2724edd16368SStephen M. Cameron static int hpsa_scsi_do_inquiry(struct ctlr_info *h, unsigned char *scsi3addr,
2725b7bb24ebSStephen M. Cameron 			u16 page, unsigned char *buf,
2726edd16368SStephen M. Cameron 			unsigned char bufsize)
2727edd16368SStephen M. Cameron {
2728edd16368SStephen M. Cameron 	int rc = IO_OK;
2729edd16368SStephen M. Cameron 	struct CommandList *c;
2730edd16368SStephen M. Cameron 	struct ErrorInfo *ei;
2731edd16368SStephen M. Cameron 
273245fcb86eSStephen Cameron 	c = cmd_alloc(h);
2733edd16368SStephen M. Cameron 
2734a2dac136SStephen M. Cameron 	if (fill_cmd(c, HPSA_INQUIRY, h, buf, bufsize,
2735a2dac136SStephen M. Cameron 			page, scsi3addr, TYPE_CMD)) {
2736a2dac136SStephen M. Cameron 		rc = -1;
2737a2dac136SStephen M. Cameron 		goto out;
2738a2dac136SStephen M. Cameron 	}
273925163bd5SWebb Scales 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c,
274025163bd5SWebb Scales 					PCI_DMA_FROMDEVICE, NO_TIMEOUT);
274125163bd5SWebb Scales 	if (rc)
274225163bd5SWebb Scales 		goto out;
2743edd16368SStephen M. Cameron 	ei = c->err_info;
2744edd16368SStephen M. Cameron 	if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) {
2745d1e8beacSStephen M. Cameron 		hpsa_scsi_interpret_error(h, c);
2746edd16368SStephen M. Cameron 		rc = -1;
2747edd16368SStephen M. Cameron 	}
2748a2dac136SStephen M. Cameron out:
274945fcb86eSStephen Cameron 	cmd_free(h, c);
2750edd16368SStephen M. Cameron 	return rc;
2751edd16368SStephen M. Cameron }
2752edd16368SStephen M. Cameron 
2753bf711ac6SScott Teel static int hpsa_send_reset(struct ctlr_info *h, unsigned char *scsi3addr,
275425163bd5SWebb Scales 	u8 reset_type, int reply_queue)
2755edd16368SStephen M. Cameron {
2756edd16368SStephen M. Cameron 	int rc = IO_OK;
2757edd16368SStephen M. Cameron 	struct CommandList *c;
2758edd16368SStephen M. Cameron 	struct ErrorInfo *ei;
2759edd16368SStephen M. Cameron 
276045fcb86eSStephen Cameron 	c = cmd_alloc(h);
2761edd16368SStephen M. Cameron 
2762edd16368SStephen M. Cameron 
2763a2dac136SStephen M. Cameron 	/* fill_cmd can't fail here, no data buffer to map. */
27640b9b7b6eSScott Teel 	(void) fill_cmd(c, reset_type, h, NULL, 0, 0,
2765bf711ac6SScott Teel 			scsi3addr, TYPE_MSG);
276625163bd5SWebb Scales 	rc = hpsa_scsi_do_simple_cmd(h, c, reply_queue, NO_TIMEOUT);
276725163bd5SWebb Scales 	if (rc) {
276825163bd5SWebb Scales 		dev_warn(&h->pdev->dev, "Failed to send reset command\n");
276925163bd5SWebb Scales 		goto out;
277025163bd5SWebb Scales 	}
2771edd16368SStephen M. Cameron 	/* no unmap needed here because no data xfer. */
2772edd16368SStephen M. Cameron 
2773edd16368SStephen M. Cameron 	ei = c->err_info;
2774edd16368SStephen M. Cameron 	if (ei->CommandStatus != 0) {
2775d1e8beacSStephen M. Cameron 		hpsa_scsi_interpret_error(h, c);
2776edd16368SStephen M. Cameron 		rc = -1;
2777edd16368SStephen M. Cameron 	}
277825163bd5SWebb Scales out:
277945fcb86eSStephen Cameron 	cmd_free(h, c);
2780edd16368SStephen M. Cameron 	return rc;
2781edd16368SStephen M. Cameron }
2782edd16368SStephen M. Cameron 
2783d604f533SWebb Scales static bool hpsa_cmd_dev_match(struct ctlr_info *h, struct CommandList *c,
2784d604f533SWebb Scales 			       struct hpsa_scsi_dev_t *dev,
2785d604f533SWebb Scales 			       unsigned char *scsi3addr)
2786d604f533SWebb Scales {
2787d604f533SWebb Scales 	int i;
2788d604f533SWebb Scales 	bool match = false;
2789d604f533SWebb Scales 	struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex];
2790d604f533SWebb Scales 	struct hpsa_tmf_struct *ac = (struct hpsa_tmf_struct *) c2;
2791d604f533SWebb Scales 
2792d604f533SWebb Scales 	if (hpsa_is_cmd_idle(c))
2793d604f533SWebb Scales 		return false;
2794d604f533SWebb Scales 
2795d604f533SWebb Scales 	switch (c->cmd_type) {
2796d604f533SWebb Scales 	case CMD_SCSI:
2797d604f533SWebb Scales 	case CMD_IOCTL_PEND:
2798d604f533SWebb Scales 		match = !memcmp(scsi3addr, &c->Header.LUN.LunAddrBytes,
2799d604f533SWebb Scales 				sizeof(c->Header.LUN.LunAddrBytes));
2800d604f533SWebb Scales 		break;
2801d604f533SWebb Scales 
2802d604f533SWebb Scales 	case CMD_IOACCEL1:
2803d604f533SWebb Scales 	case CMD_IOACCEL2:
2804d604f533SWebb Scales 		if (c->phys_disk == dev) {
2805d604f533SWebb Scales 			/* HBA mode match */
2806d604f533SWebb Scales 			match = true;
2807d604f533SWebb Scales 		} else {
2808d604f533SWebb Scales 			/* Possible RAID mode -- check each phys dev. */
2809d604f533SWebb Scales 			/* FIXME:  Do we need to take out a lock here?  If
2810d604f533SWebb Scales 			 * so, we could just call hpsa_get_pdisk_of_ioaccel2()
2811d604f533SWebb Scales 			 * instead. */
2812d604f533SWebb Scales 			for (i = 0; i < dev->nphysical_disks && !match; i++) {
2813d604f533SWebb Scales 				/* FIXME: an alternate test might be
2814d604f533SWebb Scales 				 *
2815d604f533SWebb Scales 				 * match = dev->phys_disk[i]->ioaccel_handle
2816d604f533SWebb Scales 				 *              == c2->scsi_nexus;      */
2817d604f533SWebb Scales 				match = dev->phys_disk[i] == c->phys_disk;
2818d604f533SWebb Scales 			}
2819d604f533SWebb Scales 		}
2820d604f533SWebb Scales 		break;
2821d604f533SWebb Scales 
2822d604f533SWebb Scales 	case IOACCEL2_TMF:
2823d604f533SWebb Scales 		for (i = 0; i < dev->nphysical_disks && !match; i++) {
2824d604f533SWebb Scales 			match = dev->phys_disk[i]->ioaccel_handle ==
2825d604f533SWebb Scales 					le32_to_cpu(ac->it_nexus);
2826d604f533SWebb Scales 		}
2827d604f533SWebb Scales 		break;
2828d604f533SWebb Scales 
2829d604f533SWebb Scales 	case 0:		/* The command is in the middle of being initialized. */
2830d604f533SWebb Scales 		match = false;
2831d604f533SWebb Scales 		break;
2832d604f533SWebb Scales 
2833d604f533SWebb Scales 	default:
2834d604f533SWebb Scales 		dev_err(&h->pdev->dev, "unexpected cmd_type: %d\n",
2835d604f533SWebb Scales 			c->cmd_type);
2836d604f533SWebb Scales 		BUG();
2837d604f533SWebb Scales 	}
2838d604f533SWebb Scales 
2839d604f533SWebb Scales 	return match;
2840d604f533SWebb Scales }
2841d604f533SWebb Scales 
2842d604f533SWebb Scales static int hpsa_do_reset(struct ctlr_info *h, struct hpsa_scsi_dev_t *dev,
2843d604f533SWebb Scales 	unsigned char *scsi3addr, u8 reset_type, int reply_queue)
2844d604f533SWebb Scales {
2845d604f533SWebb Scales 	int i;
2846d604f533SWebb Scales 	int rc = 0;
2847d604f533SWebb Scales 
2848d604f533SWebb Scales 	/* We can really only handle one reset at a time */
2849d604f533SWebb Scales 	if (mutex_lock_interruptible(&h->reset_mutex) == -EINTR) {
2850d604f533SWebb Scales 		dev_warn(&h->pdev->dev, "concurrent reset wait interrupted.\n");
2851d604f533SWebb Scales 		return -EINTR;
2852d604f533SWebb Scales 	}
2853d604f533SWebb Scales 
2854d604f533SWebb Scales 	BUG_ON(atomic_read(&dev->reset_cmds_out) != 0);
2855d604f533SWebb Scales 
2856d604f533SWebb Scales 	for (i = 0; i < h->nr_cmds; i++) {
2857d604f533SWebb Scales 		struct CommandList *c = h->cmd_pool + i;
2858d604f533SWebb Scales 		int refcount = atomic_inc_return(&c->refcount);
2859d604f533SWebb Scales 
2860d604f533SWebb Scales 		if (refcount > 1 && hpsa_cmd_dev_match(h, c, dev, scsi3addr)) {
2861d604f533SWebb Scales 			unsigned long flags;
2862d604f533SWebb Scales 
2863d604f533SWebb Scales 			/*
2864d604f533SWebb Scales 			 * Mark the target command as having a reset pending,
2865d604f533SWebb Scales 			 * then lock a lock so that the command cannot complete
2866d604f533SWebb Scales 			 * while we're considering it.  If the command is not
2867d604f533SWebb Scales 			 * idle then count it; otherwise revoke the event.
2868d604f533SWebb Scales 			 */
2869d604f533SWebb Scales 			c->reset_pending = dev;
2870d604f533SWebb Scales 			spin_lock_irqsave(&h->lock, flags);	/* Implied MB */
2871d604f533SWebb Scales 			if (!hpsa_is_cmd_idle(c))
2872d604f533SWebb Scales 				atomic_inc(&dev->reset_cmds_out);
2873d604f533SWebb Scales 			else
2874d604f533SWebb Scales 				c->reset_pending = NULL;
2875d604f533SWebb Scales 			spin_unlock_irqrestore(&h->lock, flags);
2876d604f533SWebb Scales 		}
2877d604f533SWebb Scales 
2878d604f533SWebb Scales 		cmd_free(h, c);
2879d604f533SWebb Scales 	}
2880d604f533SWebb Scales 
2881d604f533SWebb Scales 	rc = hpsa_send_reset(h, scsi3addr, reset_type, reply_queue);
2882d604f533SWebb Scales 	if (!rc)
2883d604f533SWebb Scales 		wait_event(h->event_sync_wait_queue,
2884d604f533SWebb Scales 			atomic_read(&dev->reset_cmds_out) == 0 ||
2885d604f533SWebb Scales 			lockup_detected(h));
2886d604f533SWebb Scales 
2887d604f533SWebb Scales 	if (unlikely(lockup_detected(h))) {
2888d604f533SWebb Scales 		dev_warn(&h->pdev->dev,
2889d604f533SWebb Scales 			 "Controller lockup detected during reset wait\n");
2890d604f533SWebb Scales 		rc = -ENODEV;
2891d604f533SWebb Scales 	}
2892d604f533SWebb Scales 
2893d604f533SWebb Scales 	if (unlikely(rc))
2894d604f533SWebb Scales 		atomic_set(&dev->reset_cmds_out, 0);
2895d604f533SWebb Scales 
2896d604f533SWebb Scales 	mutex_unlock(&h->reset_mutex);
2897d604f533SWebb Scales 	return rc;
2898d604f533SWebb Scales }
2899d604f533SWebb Scales 
2900edd16368SStephen M. Cameron static void hpsa_get_raid_level(struct ctlr_info *h,
2901edd16368SStephen M. Cameron 	unsigned char *scsi3addr, unsigned char *raid_level)
2902edd16368SStephen M. Cameron {
2903edd16368SStephen M. Cameron 	int rc;
2904edd16368SStephen M. Cameron 	unsigned char *buf;
2905edd16368SStephen M. Cameron 
2906edd16368SStephen M. Cameron 	*raid_level = RAID_UNKNOWN;
2907edd16368SStephen M. Cameron 	buf = kzalloc(64, GFP_KERNEL);
2908edd16368SStephen M. Cameron 	if (!buf)
2909edd16368SStephen M. Cameron 		return;
2910b7bb24ebSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | 0xC1, buf, 64);
2911edd16368SStephen M. Cameron 	if (rc == 0)
2912edd16368SStephen M. Cameron 		*raid_level = buf[8];
2913edd16368SStephen M. Cameron 	if (*raid_level > RAID_UNKNOWN)
2914edd16368SStephen M. Cameron 		*raid_level = RAID_UNKNOWN;
2915edd16368SStephen M. Cameron 	kfree(buf);
2916edd16368SStephen M. Cameron 	return;
2917edd16368SStephen M. Cameron }
2918edd16368SStephen M. Cameron 
2919283b4a9bSStephen M. Cameron #define HPSA_MAP_DEBUG
2920283b4a9bSStephen M. Cameron #ifdef HPSA_MAP_DEBUG
2921283b4a9bSStephen M. Cameron static void hpsa_debug_map_buff(struct ctlr_info *h, int rc,
2922283b4a9bSStephen M. Cameron 				struct raid_map_data *map_buff)
2923283b4a9bSStephen M. Cameron {
2924283b4a9bSStephen M. Cameron 	struct raid_map_disk_data *dd = &map_buff->data[0];
2925283b4a9bSStephen M. Cameron 	int map, row, col;
2926283b4a9bSStephen M. Cameron 	u16 map_cnt, row_cnt, disks_per_row;
2927283b4a9bSStephen M. Cameron 
2928283b4a9bSStephen M. Cameron 	if (rc != 0)
2929283b4a9bSStephen M. Cameron 		return;
2930283b4a9bSStephen M. Cameron 
29312ba8bfc8SStephen M. Cameron 	/* Show details only if debugging has been activated. */
29322ba8bfc8SStephen M. Cameron 	if (h->raid_offload_debug < 2)
29332ba8bfc8SStephen M. Cameron 		return;
29342ba8bfc8SStephen M. Cameron 
2935283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "structure_size = %u\n",
2936283b4a9bSStephen M. Cameron 				le32_to_cpu(map_buff->structure_size));
2937283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "volume_blk_size = %u\n",
2938283b4a9bSStephen M. Cameron 			le32_to_cpu(map_buff->volume_blk_size));
2939283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "volume_blk_cnt = 0x%llx\n",
2940283b4a9bSStephen M. Cameron 			le64_to_cpu(map_buff->volume_blk_cnt));
2941283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "physicalBlockShift = %u\n",
2942283b4a9bSStephen M. Cameron 			map_buff->phys_blk_shift);
2943283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "parity_rotation_shift = %u\n",
2944283b4a9bSStephen M. Cameron 			map_buff->parity_rotation_shift);
2945283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "strip_size = %u\n",
2946283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->strip_size));
2947283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "disk_starting_blk = 0x%llx\n",
2948283b4a9bSStephen M. Cameron 			le64_to_cpu(map_buff->disk_starting_blk));
2949283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "disk_blk_cnt = 0x%llx\n",
2950283b4a9bSStephen M. Cameron 			le64_to_cpu(map_buff->disk_blk_cnt));
2951283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "data_disks_per_row = %u\n",
2952283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->data_disks_per_row));
2953283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "metadata_disks_per_row = %u\n",
2954283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->metadata_disks_per_row));
2955283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "row_cnt = %u\n",
2956283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->row_cnt));
2957283b4a9bSStephen M. Cameron 	dev_info(&h->pdev->dev, "layout_map_count = %u\n",
2958283b4a9bSStephen M. Cameron 			le16_to_cpu(map_buff->layout_map_count));
29592b08b3e9SDon Brace 	dev_info(&h->pdev->dev, "flags = 0x%x\n",
2960dd0e19f3SScott Teel 			le16_to_cpu(map_buff->flags));
29612b08b3e9SDon Brace 	dev_info(&h->pdev->dev, "encrypytion = %s\n",
29622b08b3e9SDon Brace 			le16_to_cpu(map_buff->flags) &
29632b08b3e9SDon Brace 			RAID_MAP_FLAG_ENCRYPT_ON ?  "ON" : "OFF");
2964dd0e19f3SScott Teel 	dev_info(&h->pdev->dev, "dekindex = %u\n",
2965dd0e19f3SScott Teel 			le16_to_cpu(map_buff->dekindex));
2966283b4a9bSStephen M. Cameron 	map_cnt = le16_to_cpu(map_buff->layout_map_count);
2967283b4a9bSStephen M. Cameron 	for (map = 0; map < map_cnt; map++) {
2968283b4a9bSStephen M. Cameron 		dev_info(&h->pdev->dev, "Map%u:\n", map);
2969283b4a9bSStephen M. Cameron 		row_cnt = le16_to_cpu(map_buff->row_cnt);
2970283b4a9bSStephen M. Cameron 		for (row = 0; row < row_cnt; row++) {
2971283b4a9bSStephen M. Cameron 			dev_info(&h->pdev->dev, "  Row%u:\n", row);
2972283b4a9bSStephen M. Cameron 			disks_per_row =
2973283b4a9bSStephen M. Cameron 				le16_to_cpu(map_buff->data_disks_per_row);
2974283b4a9bSStephen M. Cameron 			for (col = 0; col < disks_per_row; col++, dd++)
2975283b4a9bSStephen M. Cameron 				dev_info(&h->pdev->dev,
2976283b4a9bSStephen M. Cameron 					"    D%02u: h=0x%04x xor=%u,%u\n",
2977283b4a9bSStephen M. Cameron 					col, dd->ioaccel_handle,
2978283b4a9bSStephen M. Cameron 					dd->xor_mult[0], dd->xor_mult[1]);
2979283b4a9bSStephen M. Cameron 			disks_per_row =
2980283b4a9bSStephen M. Cameron 				le16_to_cpu(map_buff->metadata_disks_per_row);
2981283b4a9bSStephen M. Cameron 			for (col = 0; col < disks_per_row; col++, dd++)
2982283b4a9bSStephen M. Cameron 				dev_info(&h->pdev->dev,
2983283b4a9bSStephen M. Cameron 					"    M%02u: h=0x%04x xor=%u,%u\n",
2984283b4a9bSStephen M. Cameron 					col, dd->ioaccel_handle,
2985283b4a9bSStephen M. Cameron 					dd->xor_mult[0], dd->xor_mult[1]);
2986283b4a9bSStephen M. Cameron 		}
2987283b4a9bSStephen M. Cameron 	}
2988283b4a9bSStephen M. Cameron }
2989283b4a9bSStephen M. Cameron #else
2990283b4a9bSStephen M. Cameron static void hpsa_debug_map_buff(__attribute__((unused)) struct ctlr_info *h,
2991283b4a9bSStephen M. Cameron 			__attribute__((unused)) int rc,
2992283b4a9bSStephen M. Cameron 			__attribute__((unused)) struct raid_map_data *map_buff)
2993283b4a9bSStephen M. Cameron {
2994283b4a9bSStephen M. Cameron }
2995283b4a9bSStephen M. Cameron #endif
2996283b4a9bSStephen M. Cameron 
2997283b4a9bSStephen M. Cameron static int hpsa_get_raid_map(struct ctlr_info *h,
2998283b4a9bSStephen M. Cameron 	unsigned char *scsi3addr, struct hpsa_scsi_dev_t *this_device)
2999283b4a9bSStephen M. Cameron {
3000283b4a9bSStephen M. Cameron 	int rc = 0;
3001283b4a9bSStephen M. Cameron 	struct CommandList *c;
3002283b4a9bSStephen M. Cameron 	struct ErrorInfo *ei;
3003283b4a9bSStephen M. Cameron 
300445fcb86eSStephen Cameron 	c = cmd_alloc(h);
3005bf43caf3SRobert Elliott 
3006283b4a9bSStephen M. Cameron 	if (fill_cmd(c, HPSA_GET_RAID_MAP, h, &this_device->raid_map,
3007283b4a9bSStephen M. Cameron 			sizeof(this_device->raid_map), 0,
3008283b4a9bSStephen M. Cameron 			scsi3addr, TYPE_CMD)) {
30092dd02d74SRobert Elliott 		dev_warn(&h->pdev->dev, "hpsa_get_raid_map fill_cmd failed\n");
30102dd02d74SRobert Elliott 		cmd_free(h, c);
30112dd02d74SRobert Elliott 		return -1;
3012283b4a9bSStephen M. Cameron 	}
301325163bd5SWebb Scales 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c,
301425163bd5SWebb Scales 					PCI_DMA_FROMDEVICE, NO_TIMEOUT);
301525163bd5SWebb Scales 	if (rc)
301625163bd5SWebb Scales 		goto out;
3017283b4a9bSStephen M. Cameron 	ei = c->err_info;
3018283b4a9bSStephen M. Cameron 	if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) {
3019d1e8beacSStephen M. Cameron 		hpsa_scsi_interpret_error(h, c);
302025163bd5SWebb Scales 		rc = -1;
302125163bd5SWebb Scales 		goto out;
3022283b4a9bSStephen M. Cameron 	}
302345fcb86eSStephen Cameron 	cmd_free(h, c);
3024283b4a9bSStephen M. Cameron 
3025283b4a9bSStephen M. Cameron 	/* @todo in the future, dynamically allocate RAID map memory */
3026283b4a9bSStephen M. Cameron 	if (le32_to_cpu(this_device->raid_map.structure_size) >
3027283b4a9bSStephen M. Cameron 				sizeof(this_device->raid_map)) {
3028283b4a9bSStephen M. Cameron 		dev_warn(&h->pdev->dev, "RAID map size is too large!\n");
3029283b4a9bSStephen M. Cameron 		rc = -1;
3030283b4a9bSStephen M. Cameron 	}
3031283b4a9bSStephen M. Cameron 	hpsa_debug_map_buff(h, rc, &this_device->raid_map);
3032283b4a9bSStephen M. Cameron 	return rc;
303325163bd5SWebb Scales out:
303425163bd5SWebb Scales 	cmd_free(h, c);
303525163bd5SWebb Scales 	return rc;
3036283b4a9bSStephen M. Cameron }
3037283b4a9bSStephen M. Cameron 
303866749d0dSScott Teel static int hpsa_bmic_id_controller(struct ctlr_info *h,
303966749d0dSScott Teel 	struct bmic_identify_controller *buf, size_t bufsize)
304066749d0dSScott Teel {
304166749d0dSScott Teel 	int rc = IO_OK;
304266749d0dSScott Teel 	struct CommandList *c;
304366749d0dSScott Teel 	struct ErrorInfo *ei;
304466749d0dSScott Teel 
304566749d0dSScott Teel 	c = cmd_alloc(h);
304666749d0dSScott Teel 
304766749d0dSScott Teel 	rc = fill_cmd(c, BMIC_IDENTIFY_CONTROLLER, h, buf, bufsize,
304866749d0dSScott Teel 		0, RAID_CTLR_LUNID, TYPE_CMD);
304966749d0dSScott Teel 	if (rc)
305066749d0dSScott Teel 		goto out;
305166749d0dSScott Teel 
305266749d0dSScott Teel 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c,
305366749d0dSScott Teel 		PCI_DMA_FROMDEVICE, NO_TIMEOUT);
305466749d0dSScott Teel 	if (rc)
305566749d0dSScott Teel 		goto out;
305666749d0dSScott Teel 	ei = c->err_info;
305766749d0dSScott Teel 	if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) {
305866749d0dSScott Teel 		hpsa_scsi_interpret_error(h, c);
305966749d0dSScott Teel 		rc = -1;
306066749d0dSScott Teel 	}
306166749d0dSScott Teel out:
306266749d0dSScott Teel 	cmd_free(h, c);
306366749d0dSScott Teel 	return rc;
306466749d0dSScott Teel }
306566749d0dSScott Teel 
306666749d0dSScott Teel 
306703383736SDon Brace static int hpsa_bmic_id_physical_device(struct ctlr_info *h,
306803383736SDon Brace 		unsigned char scsi3addr[], u16 bmic_device_index,
306903383736SDon Brace 		struct bmic_identify_physical_device *buf, size_t bufsize)
307003383736SDon Brace {
307103383736SDon Brace 	int rc = IO_OK;
307203383736SDon Brace 	struct CommandList *c;
307303383736SDon Brace 	struct ErrorInfo *ei;
307403383736SDon Brace 
307503383736SDon Brace 	c = cmd_alloc(h);
307603383736SDon Brace 	rc = fill_cmd(c, BMIC_IDENTIFY_PHYSICAL_DEVICE, h, buf, bufsize,
307703383736SDon Brace 		0, RAID_CTLR_LUNID, TYPE_CMD);
307803383736SDon Brace 	if (rc)
307903383736SDon Brace 		goto out;
308003383736SDon Brace 
308103383736SDon Brace 	c->Request.CDB[2] = bmic_device_index & 0xff;
308203383736SDon Brace 	c->Request.CDB[9] = (bmic_device_index >> 8) & 0xff;
308303383736SDon Brace 
308425163bd5SWebb Scales 	hpsa_scsi_do_simple_cmd_with_retry(h, c, PCI_DMA_FROMDEVICE,
308525163bd5SWebb Scales 						NO_TIMEOUT);
308603383736SDon Brace 	ei = c->err_info;
308703383736SDon Brace 	if (ei->CommandStatus != 0 && ei->CommandStatus != CMD_DATA_UNDERRUN) {
308803383736SDon Brace 		hpsa_scsi_interpret_error(h, c);
308903383736SDon Brace 		rc = -1;
309003383736SDon Brace 	}
309103383736SDon Brace out:
309203383736SDon Brace 	cmd_free(h, c);
309303383736SDon Brace 	return rc;
309403383736SDon Brace }
309503383736SDon Brace 
30961b70150aSStephen M. Cameron static int hpsa_vpd_page_supported(struct ctlr_info *h,
30971b70150aSStephen M. Cameron 	unsigned char scsi3addr[], u8 page)
30981b70150aSStephen M. Cameron {
30991b70150aSStephen M. Cameron 	int rc;
31001b70150aSStephen M. Cameron 	int i;
31011b70150aSStephen M. Cameron 	int pages;
31021b70150aSStephen M. Cameron 	unsigned char *buf, bufsize;
31031b70150aSStephen M. Cameron 
31041b70150aSStephen M. Cameron 	buf = kzalloc(256, GFP_KERNEL);
31051b70150aSStephen M. Cameron 	if (!buf)
31061b70150aSStephen M. Cameron 		return 0;
31071b70150aSStephen M. Cameron 
31081b70150aSStephen M. Cameron 	/* Get the size of the page list first */
31091b70150aSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr,
31101b70150aSStephen M. Cameron 				VPD_PAGE | HPSA_VPD_SUPPORTED_PAGES,
31111b70150aSStephen M. Cameron 				buf, HPSA_VPD_HEADER_SZ);
31121b70150aSStephen M. Cameron 	if (rc != 0)
31131b70150aSStephen M. Cameron 		goto exit_unsupported;
31141b70150aSStephen M. Cameron 	pages = buf[3];
31151b70150aSStephen M. Cameron 	if ((pages + HPSA_VPD_HEADER_SZ) <= 255)
31161b70150aSStephen M. Cameron 		bufsize = pages + HPSA_VPD_HEADER_SZ;
31171b70150aSStephen M. Cameron 	else
31181b70150aSStephen M. Cameron 		bufsize = 255;
31191b70150aSStephen M. Cameron 
31201b70150aSStephen M. Cameron 	/* Get the whole VPD page list */
31211b70150aSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr,
31221b70150aSStephen M. Cameron 				VPD_PAGE | HPSA_VPD_SUPPORTED_PAGES,
31231b70150aSStephen M. Cameron 				buf, bufsize);
31241b70150aSStephen M. Cameron 	if (rc != 0)
31251b70150aSStephen M. Cameron 		goto exit_unsupported;
31261b70150aSStephen M. Cameron 
31271b70150aSStephen M. Cameron 	pages = buf[3];
31281b70150aSStephen M. Cameron 	for (i = 1; i <= pages; i++)
31291b70150aSStephen M. Cameron 		if (buf[3 + i] == page)
31301b70150aSStephen M. Cameron 			goto exit_supported;
31311b70150aSStephen M. Cameron exit_unsupported:
31321b70150aSStephen M. Cameron 	kfree(buf);
31331b70150aSStephen M. Cameron 	return 0;
31341b70150aSStephen M. Cameron exit_supported:
31351b70150aSStephen M. Cameron 	kfree(buf);
31361b70150aSStephen M. Cameron 	return 1;
31371b70150aSStephen M. Cameron }
31381b70150aSStephen M. Cameron 
3139283b4a9bSStephen M. Cameron static void hpsa_get_ioaccel_status(struct ctlr_info *h,
3140283b4a9bSStephen M. Cameron 	unsigned char *scsi3addr, struct hpsa_scsi_dev_t *this_device)
3141283b4a9bSStephen M. Cameron {
3142283b4a9bSStephen M. Cameron 	int rc;
3143283b4a9bSStephen M. Cameron 	unsigned char *buf;
3144283b4a9bSStephen M. Cameron 	u8 ioaccel_status;
3145283b4a9bSStephen M. Cameron 
3146283b4a9bSStephen M. Cameron 	this_device->offload_config = 0;
3147283b4a9bSStephen M. Cameron 	this_device->offload_enabled = 0;
314841ce4c35SStephen Cameron 	this_device->offload_to_be_enabled = 0;
3149283b4a9bSStephen M. Cameron 
3150283b4a9bSStephen M. Cameron 	buf = kzalloc(64, GFP_KERNEL);
3151283b4a9bSStephen M. Cameron 	if (!buf)
3152283b4a9bSStephen M. Cameron 		return;
31531b70150aSStephen M. Cameron 	if (!hpsa_vpd_page_supported(h, scsi3addr, HPSA_VPD_LV_IOACCEL_STATUS))
31541b70150aSStephen M. Cameron 		goto out;
3155283b4a9bSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr,
3156b7bb24ebSStephen M. Cameron 			VPD_PAGE | HPSA_VPD_LV_IOACCEL_STATUS, buf, 64);
3157283b4a9bSStephen M. Cameron 	if (rc != 0)
3158283b4a9bSStephen M. Cameron 		goto out;
3159283b4a9bSStephen M. Cameron 
3160283b4a9bSStephen M. Cameron #define IOACCEL_STATUS_BYTE 4
3161283b4a9bSStephen M. Cameron #define OFFLOAD_CONFIGURED_BIT 0x01
3162283b4a9bSStephen M. Cameron #define OFFLOAD_ENABLED_BIT 0x02
3163283b4a9bSStephen M. Cameron 	ioaccel_status = buf[IOACCEL_STATUS_BYTE];
3164283b4a9bSStephen M. Cameron 	this_device->offload_config =
3165283b4a9bSStephen M. Cameron 		!!(ioaccel_status & OFFLOAD_CONFIGURED_BIT);
3166283b4a9bSStephen M. Cameron 	if (this_device->offload_config) {
3167283b4a9bSStephen M. Cameron 		this_device->offload_enabled =
3168283b4a9bSStephen M. Cameron 			!!(ioaccel_status & OFFLOAD_ENABLED_BIT);
3169283b4a9bSStephen M. Cameron 		if (hpsa_get_raid_map(h, scsi3addr, this_device))
3170283b4a9bSStephen M. Cameron 			this_device->offload_enabled = 0;
3171283b4a9bSStephen M. Cameron 	}
317241ce4c35SStephen Cameron 	this_device->offload_to_be_enabled = this_device->offload_enabled;
3173283b4a9bSStephen M. Cameron out:
3174283b4a9bSStephen M. Cameron 	kfree(buf);
3175283b4a9bSStephen M. Cameron 	return;
3176283b4a9bSStephen M. Cameron }
3177283b4a9bSStephen M. Cameron 
3178edd16368SStephen M. Cameron /* Get the device id from inquiry page 0x83 */
3179edd16368SStephen M. Cameron static int hpsa_get_device_id(struct ctlr_info *h, unsigned char *scsi3addr,
318075d23d89SDon Brace 	unsigned char *device_id, int index, int buflen)
3181edd16368SStephen M. Cameron {
3182edd16368SStephen M. Cameron 	int rc;
3183edd16368SStephen M. Cameron 	unsigned char *buf;
3184edd16368SStephen M. Cameron 
3185edd16368SStephen M. Cameron 	if (buflen > 16)
3186edd16368SStephen M. Cameron 		buflen = 16;
3187edd16368SStephen M. Cameron 	buf = kzalloc(64, GFP_KERNEL);
3188edd16368SStephen M. Cameron 	if (!buf)
3189a84d794dSStephen M. Cameron 		return -ENOMEM;
3190b7bb24ebSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | 0x83, buf, 64);
3191edd16368SStephen M. Cameron 	if (rc == 0)
319275d23d89SDon Brace 		memcpy(device_id, &buf[index], buflen);
319375d23d89SDon Brace 
3194edd16368SStephen M. Cameron 	kfree(buf);
319575d23d89SDon Brace 
3196edd16368SStephen M. Cameron 	return rc != 0;
3197edd16368SStephen M. Cameron }
3198edd16368SStephen M. Cameron 
3199edd16368SStephen M. Cameron static int hpsa_scsi_do_report_luns(struct ctlr_info *h, int logical,
320003383736SDon Brace 		void *buf, int bufsize,
3201edd16368SStephen M. Cameron 		int extended_response)
3202edd16368SStephen M. Cameron {
3203edd16368SStephen M. Cameron 	int rc = IO_OK;
3204edd16368SStephen M. Cameron 	struct CommandList *c;
3205edd16368SStephen M. Cameron 	unsigned char scsi3addr[8];
3206edd16368SStephen M. Cameron 	struct ErrorInfo *ei;
3207edd16368SStephen M. Cameron 
320845fcb86eSStephen Cameron 	c = cmd_alloc(h);
3209bf43caf3SRobert Elliott 
3210e89c0ae7SStephen M. Cameron 	/* address the controller */
3211e89c0ae7SStephen M. Cameron 	memset(scsi3addr, 0, sizeof(scsi3addr));
3212a2dac136SStephen M. Cameron 	if (fill_cmd(c, logical ? HPSA_REPORT_LOG : HPSA_REPORT_PHYS, h,
3213a2dac136SStephen M. Cameron 		buf, bufsize, 0, scsi3addr, TYPE_CMD)) {
3214a2dac136SStephen M. Cameron 		rc = -1;
3215a2dac136SStephen M. Cameron 		goto out;
3216a2dac136SStephen M. Cameron 	}
3217edd16368SStephen M. Cameron 	if (extended_response)
3218edd16368SStephen M. Cameron 		c->Request.CDB[1] = extended_response;
321925163bd5SWebb Scales 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c,
322025163bd5SWebb Scales 					PCI_DMA_FROMDEVICE, NO_TIMEOUT);
322125163bd5SWebb Scales 	if (rc)
322225163bd5SWebb Scales 		goto out;
3223edd16368SStephen M. Cameron 	ei = c->err_info;
3224edd16368SStephen M. Cameron 	if (ei->CommandStatus != 0 &&
3225edd16368SStephen M. Cameron 	    ei->CommandStatus != CMD_DATA_UNDERRUN) {
3226d1e8beacSStephen M. Cameron 		hpsa_scsi_interpret_error(h, c);
3227edd16368SStephen M. Cameron 		rc = -1;
3228283b4a9bSStephen M. Cameron 	} else {
322903383736SDon Brace 		struct ReportLUNdata *rld = buf;
323003383736SDon Brace 
323103383736SDon Brace 		if (rld->extended_response_flag != extended_response) {
3232283b4a9bSStephen M. Cameron 			dev_err(&h->pdev->dev,
3233283b4a9bSStephen M. Cameron 				"report luns requested format %u, got %u\n",
3234283b4a9bSStephen M. Cameron 				extended_response,
323503383736SDon Brace 				rld->extended_response_flag);
3236283b4a9bSStephen M. Cameron 			rc = -1;
3237283b4a9bSStephen M. Cameron 		}
3238edd16368SStephen M. Cameron 	}
3239a2dac136SStephen M. Cameron out:
324045fcb86eSStephen Cameron 	cmd_free(h, c);
3241edd16368SStephen M. Cameron 	return rc;
3242edd16368SStephen M. Cameron }
3243edd16368SStephen M. Cameron 
3244edd16368SStephen M. Cameron static inline int hpsa_scsi_do_report_phys_luns(struct ctlr_info *h,
324503383736SDon Brace 		struct ReportExtendedLUNdata *buf, int bufsize)
3246edd16368SStephen M. Cameron {
324703383736SDon Brace 	return hpsa_scsi_do_report_luns(h, 0, buf, bufsize,
324803383736SDon Brace 						HPSA_REPORT_PHYS_EXTENDED);
3249edd16368SStephen M. Cameron }
3250edd16368SStephen M. Cameron 
3251edd16368SStephen M. Cameron static inline int hpsa_scsi_do_report_log_luns(struct ctlr_info *h,
3252edd16368SStephen M. Cameron 		struct ReportLUNdata *buf, int bufsize)
3253edd16368SStephen M. Cameron {
3254edd16368SStephen M. Cameron 	return hpsa_scsi_do_report_luns(h, 1, buf, bufsize, 0);
3255edd16368SStephen M. Cameron }
3256edd16368SStephen M. Cameron 
3257edd16368SStephen M. Cameron static inline void hpsa_set_bus_target_lun(struct hpsa_scsi_dev_t *device,
3258edd16368SStephen M. Cameron 	int bus, int target, int lun)
3259edd16368SStephen M. Cameron {
3260edd16368SStephen M. Cameron 	device->bus = bus;
3261edd16368SStephen M. Cameron 	device->target = target;
3262edd16368SStephen M. Cameron 	device->lun = lun;
3263edd16368SStephen M. Cameron }
3264edd16368SStephen M. Cameron 
32659846590eSStephen M. Cameron /* Use VPD inquiry to get details of volume status */
32669846590eSStephen M. Cameron static int hpsa_get_volume_status(struct ctlr_info *h,
32679846590eSStephen M. Cameron 					unsigned char scsi3addr[])
32689846590eSStephen M. Cameron {
32699846590eSStephen M. Cameron 	int rc;
32709846590eSStephen M. Cameron 	int status;
32719846590eSStephen M. Cameron 	int size;
32729846590eSStephen M. Cameron 	unsigned char *buf;
32739846590eSStephen M. Cameron 
32749846590eSStephen M. Cameron 	buf = kzalloc(64, GFP_KERNEL);
32759846590eSStephen M. Cameron 	if (!buf)
32769846590eSStephen M. Cameron 		return HPSA_VPD_LV_STATUS_UNSUPPORTED;
32779846590eSStephen M. Cameron 
32789846590eSStephen M. Cameron 	/* Does controller have VPD for logical volume status? */
327924a4b078SStephen M. Cameron 	if (!hpsa_vpd_page_supported(h, scsi3addr, HPSA_VPD_LV_STATUS))
32809846590eSStephen M. Cameron 		goto exit_failed;
32819846590eSStephen M. Cameron 
32829846590eSStephen M. Cameron 	/* Get the size of the VPD return buffer */
32839846590eSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | HPSA_VPD_LV_STATUS,
32849846590eSStephen M. Cameron 					buf, HPSA_VPD_HEADER_SZ);
328524a4b078SStephen M. Cameron 	if (rc != 0)
32869846590eSStephen M. Cameron 		goto exit_failed;
32879846590eSStephen M. Cameron 	size = buf[3];
32889846590eSStephen M. Cameron 
32899846590eSStephen M. Cameron 	/* Now get the whole VPD buffer */
32909846590eSStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, scsi3addr, VPD_PAGE | HPSA_VPD_LV_STATUS,
32919846590eSStephen M. Cameron 					buf, size + HPSA_VPD_HEADER_SZ);
329224a4b078SStephen M. Cameron 	if (rc != 0)
32939846590eSStephen M. Cameron 		goto exit_failed;
32949846590eSStephen M. Cameron 	status = buf[4]; /* status byte */
32959846590eSStephen M. Cameron 
32969846590eSStephen M. Cameron 	kfree(buf);
32979846590eSStephen M. Cameron 	return status;
32989846590eSStephen M. Cameron exit_failed:
32999846590eSStephen M. Cameron 	kfree(buf);
33009846590eSStephen M. Cameron 	return HPSA_VPD_LV_STATUS_UNSUPPORTED;
33019846590eSStephen M. Cameron }
33029846590eSStephen M. Cameron 
33039846590eSStephen M. Cameron /* Determine offline status of a volume.
33049846590eSStephen M. Cameron  * Return either:
33059846590eSStephen M. Cameron  *  0 (not offline)
330667955ba3SStephen M. Cameron  *  0xff (offline for unknown reasons)
33079846590eSStephen M. Cameron  *  # (integer code indicating one of several NOT READY states
33089846590eSStephen M. Cameron  *     describing why a volume is to be kept offline)
33099846590eSStephen M. Cameron  */
331067955ba3SStephen M. Cameron static int hpsa_volume_offline(struct ctlr_info *h,
33119846590eSStephen M. Cameron 					unsigned char scsi3addr[])
33129846590eSStephen M. Cameron {
33139846590eSStephen M. Cameron 	struct CommandList *c;
33149437ac43SStephen Cameron 	unsigned char *sense;
33159437ac43SStephen Cameron 	u8 sense_key, asc, ascq;
33169437ac43SStephen Cameron 	int sense_len;
331725163bd5SWebb Scales 	int rc, ldstat = 0;
33189846590eSStephen M. Cameron 	u16 cmd_status;
33199846590eSStephen M. Cameron 	u8 scsi_status;
33209846590eSStephen M. Cameron #define ASC_LUN_NOT_READY 0x04
33219846590eSStephen M. Cameron #define ASCQ_LUN_NOT_READY_FORMAT_IN_PROGRESS 0x04
33229846590eSStephen M. Cameron #define ASCQ_LUN_NOT_READY_INITIALIZING_CMD_REQ 0x02
33239846590eSStephen M. Cameron 
33249846590eSStephen M. Cameron 	c = cmd_alloc(h);
3325bf43caf3SRobert Elliott 
33269846590eSStephen M. Cameron 	(void) fill_cmd(c, TEST_UNIT_READY, h, NULL, 0, 0, scsi3addr, TYPE_CMD);
332725163bd5SWebb Scales 	rc = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE, NO_TIMEOUT);
332825163bd5SWebb Scales 	if (rc) {
332925163bd5SWebb Scales 		cmd_free(h, c);
333025163bd5SWebb Scales 		return 0;
333125163bd5SWebb Scales 	}
33329846590eSStephen M. Cameron 	sense = c->err_info->SenseInfo;
33339437ac43SStephen Cameron 	if (c->err_info->SenseLen > sizeof(c->err_info->SenseInfo))
33349437ac43SStephen Cameron 		sense_len = sizeof(c->err_info->SenseInfo);
33359437ac43SStephen Cameron 	else
33369437ac43SStephen Cameron 		sense_len = c->err_info->SenseLen;
33379437ac43SStephen Cameron 	decode_sense_data(sense, sense_len, &sense_key, &asc, &ascq);
33389846590eSStephen M. Cameron 	cmd_status = c->err_info->CommandStatus;
33399846590eSStephen M. Cameron 	scsi_status = c->err_info->ScsiStatus;
33409846590eSStephen M. Cameron 	cmd_free(h, c);
33419846590eSStephen M. Cameron 	/* Is the volume 'not ready'? */
33429846590eSStephen M. Cameron 	if (cmd_status != CMD_TARGET_STATUS ||
33439846590eSStephen M. Cameron 		scsi_status != SAM_STAT_CHECK_CONDITION ||
33449846590eSStephen M. Cameron 		sense_key != NOT_READY ||
33459846590eSStephen M. Cameron 		asc != ASC_LUN_NOT_READY)  {
33469846590eSStephen M. Cameron 		return 0;
33479846590eSStephen M. Cameron 	}
33489846590eSStephen M. Cameron 
33499846590eSStephen M. Cameron 	/* Determine the reason for not ready state */
33509846590eSStephen M. Cameron 	ldstat = hpsa_get_volume_status(h, scsi3addr);
33519846590eSStephen M. Cameron 
33529846590eSStephen M. Cameron 	/* Keep volume offline in certain cases: */
33539846590eSStephen M. Cameron 	switch (ldstat) {
33549846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ERASE:
33555ca01204SScott Benesh 	case HPSA_LV_NOT_AVAILABLE:
33569846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_RPI:
33579846590eSStephen M. Cameron 	case HPSA_LV_PENDING_RPI:
33589846590eSStephen M. Cameron 	case HPSA_LV_ENCRYPTED_NO_KEY:
33599846590eSStephen M. Cameron 	case HPSA_LV_PLAINTEXT_IN_ENCRYPT_ONLY_CONTROLLER:
33609846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ENCRYPTION:
33619846590eSStephen M. Cameron 	case HPSA_LV_UNDERGOING_ENCRYPTION_REKEYING:
33629846590eSStephen M. Cameron 	case HPSA_LV_ENCRYPTED_IN_NON_ENCRYPTED_CONTROLLER:
33639846590eSStephen M. Cameron 		return ldstat;
33649846590eSStephen M. Cameron 	case HPSA_VPD_LV_STATUS_UNSUPPORTED:
33659846590eSStephen M. Cameron 		/* If VPD status page isn't available,
33669846590eSStephen M. Cameron 		 * use ASC/ASCQ to determine state
33679846590eSStephen M. Cameron 		 */
33689846590eSStephen M. Cameron 		if ((ascq == ASCQ_LUN_NOT_READY_FORMAT_IN_PROGRESS) ||
33699846590eSStephen M. Cameron 			(ascq == ASCQ_LUN_NOT_READY_INITIALIZING_CMD_REQ))
33709846590eSStephen M. Cameron 			return ldstat;
33719846590eSStephen M. Cameron 		break;
33729846590eSStephen M. Cameron 	default:
33739846590eSStephen M. Cameron 		break;
33749846590eSStephen M. Cameron 	}
33759846590eSStephen M. Cameron 	return 0;
33769846590eSStephen M. Cameron }
33779846590eSStephen M. Cameron 
33789b5c48c2SStephen Cameron /*
33799b5c48c2SStephen Cameron  * Find out if a logical device supports aborts by simply trying one.
33809b5c48c2SStephen Cameron  * Smart Array may claim not to support aborts on logical drives, but
33819b5c48c2SStephen Cameron  * if a MSA2000 * is connected, the drives on that will be presented
33829b5c48c2SStephen Cameron  * by the Smart Array as logical drives, and aborts may be sent to
33839b5c48c2SStephen Cameron  * those devices successfully.  So the simplest way to find out is
33849b5c48c2SStephen Cameron  * to simply try an abort and see how the device responds.
33859b5c48c2SStephen Cameron  */
33869b5c48c2SStephen Cameron static int hpsa_device_supports_aborts(struct ctlr_info *h,
33879b5c48c2SStephen Cameron 					unsigned char *scsi3addr)
33889b5c48c2SStephen Cameron {
33899b5c48c2SStephen Cameron 	struct CommandList *c;
33909b5c48c2SStephen Cameron 	struct ErrorInfo *ei;
33919b5c48c2SStephen Cameron 	int rc = 0;
33929b5c48c2SStephen Cameron 
33939b5c48c2SStephen Cameron 	u64 tag = (u64) -1; /* bogus tag */
33949b5c48c2SStephen Cameron 
33959b5c48c2SStephen Cameron 	/* Assume that physical devices support aborts */
33969b5c48c2SStephen Cameron 	if (!is_logical_dev_addr_mode(scsi3addr))
33979b5c48c2SStephen Cameron 		return 1;
33989b5c48c2SStephen Cameron 
33999b5c48c2SStephen Cameron 	c = cmd_alloc(h);
3400bf43caf3SRobert Elliott 
34019b5c48c2SStephen Cameron 	(void) fill_cmd(c, HPSA_ABORT_MSG, h, &tag, 0, 0, scsi3addr, TYPE_MSG);
34029b5c48c2SStephen Cameron 	(void) hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE, NO_TIMEOUT);
34039b5c48c2SStephen Cameron 	/* no unmap needed here because no data xfer. */
34049b5c48c2SStephen Cameron 	ei = c->err_info;
34059b5c48c2SStephen Cameron 	switch (ei->CommandStatus) {
34069b5c48c2SStephen Cameron 	case CMD_INVALID:
34079b5c48c2SStephen Cameron 		rc = 0;
34089b5c48c2SStephen Cameron 		break;
34099b5c48c2SStephen Cameron 	case CMD_UNABORTABLE:
34109b5c48c2SStephen Cameron 	case CMD_ABORT_FAILED:
34119b5c48c2SStephen Cameron 		rc = 1;
34129b5c48c2SStephen Cameron 		break;
34139437ac43SStephen Cameron 	case CMD_TMF_STATUS:
34149437ac43SStephen Cameron 		rc = hpsa_evaluate_tmf_status(h, c);
34159437ac43SStephen Cameron 		break;
34169b5c48c2SStephen Cameron 	default:
34179b5c48c2SStephen Cameron 		rc = 0;
34189b5c48c2SStephen Cameron 		break;
34199b5c48c2SStephen Cameron 	}
34209b5c48c2SStephen Cameron 	cmd_free(h, c);
34219b5c48c2SStephen Cameron 	return rc;
34229b5c48c2SStephen Cameron }
34239b5c48c2SStephen Cameron 
342475d23d89SDon Brace static void sanitize_inquiry_string(unsigned char *s, int len)
342575d23d89SDon Brace {
342675d23d89SDon Brace 	bool terminated = false;
342775d23d89SDon Brace 
342875d23d89SDon Brace 	for (; len > 0; (--len, ++s)) {
342975d23d89SDon Brace 		if (*s == 0)
343075d23d89SDon Brace 			terminated = true;
343175d23d89SDon Brace 		if (terminated || *s < 0x20 || *s > 0x7e)
343275d23d89SDon Brace 			*s = ' ';
343375d23d89SDon Brace 	}
343475d23d89SDon Brace }
343575d23d89SDon Brace 
3436edd16368SStephen M. Cameron static int hpsa_update_device_info(struct ctlr_info *h,
34370b0e1d6cSStephen M. Cameron 	unsigned char scsi3addr[], struct hpsa_scsi_dev_t *this_device,
34380b0e1d6cSStephen M. Cameron 	unsigned char *is_OBDR_device)
3439edd16368SStephen M. Cameron {
34400b0e1d6cSStephen M. Cameron 
34410b0e1d6cSStephen M. Cameron #define OBDR_SIG_OFFSET 43
34420b0e1d6cSStephen M. Cameron #define OBDR_TAPE_SIG "$DR-10"
34430b0e1d6cSStephen M. Cameron #define OBDR_SIG_LEN (sizeof(OBDR_TAPE_SIG) - 1)
34440b0e1d6cSStephen M. Cameron #define OBDR_TAPE_INQ_SIZE (OBDR_SIG_OFFSET + OBDR_SIG_LEN)
34450b0e1d6cSStephen M. Cameron 
3446ea6d3bc3SStephen M. Cameron 	unsigned char *inq_buff;
34470b0e1d6cSStephen M. Cameron 	unsigned char *obdr_sig;
3448683fc444SDon Brace 	int rc = 0;
3449edd16368SStephen M. Cameron 
3450ea6d3bc3SStephen M. Cameron 	inq_buff = kzalloc(OBDR_TAPE_INQ_SIZE, GFP_KERNEL);
3451683fc444SDon Brace 	if (!inq_buff) {
3452683fc444SDon Brace 		rc = -ENOMEM;
3453edd16368SStephen M. Cameron 		goto bail_out;
3454683fc444SDon Brace 	}
3455edd16368SStephen M. Cameron 
3456edd16368SStephen M. Cameron 	/* Do an inquiry to the device to see what it is. */
3457edd16368SStephen M. Cameron 	if (hpsa_scsi_do_inquiry(h, scsi3addr, 0, inq_buff,
3458edd16368SStephen M. Cameron 		(unsigned char) OBDR_TAPE_INQ_SIZE) != 0) {
3459edd16368SStephen M. Cameron 		/* Inquiry failed (msg printed already) */
3460edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev,
3461edd16368SStephen M. Cameron 			"hpsa_update_device_info: inquiry failed\n");
3462683fc444SDon Brace 		rc = -EIO;
3463edd16368SStephen M. Cameron 		goto bail_out;
3464edd16368SStephen M. Cameron 	}
3465edd16368SStephen M. Cameron 
346675d23d89SDon Brace 	sanitize_inquiry_string(&inq_buff[8], 8);
346775d23d89SDon Brace 	sanitize_inquiry_string(&inq_buff[16], 16);
346875d23d89SDon Brace 
3469edd16368SStephen M. Cameron 	this_device->devtype = (inq_buff[0] & 0x1f);
3470edd16368SStephen M. Cameron 	memcpy(this_device->scsi3addr, scsi3addr, 8);
3471edd16368SStephen M. Cameron 	memcpy(this_device->vendor, &inq_buff[8],
3472edd16368SStephen M. Cameron 		sizeof(this_device->vendor));
3473edd16368SStephen M. Cameron 	memcpy(this_device->model, &inq_buff[16],
3474edd16368SStephen M. Cameron 		sizeof(this_device->model));
3475edd16368SStephen M. Cameron 	memset(this_device->device_id, 0,
3476edd16368SStephen M. Cameron 		sizeof(this_device->device_id));
347775d23d89SDon Brace 	hpsa_get_device_id(h, scsi3addr, this_device->device_id, 8,
3478edd16368SStephen M. Cameron 		sizeof(this_device->device_id));
3479edd16368SStephen M. Cameron 
3480edd16368SStephen M. Cameron 	if (this_device->devtype == TYPE_DISK &&
3481283b4a9bSStephen M. Cameron 		is_logical_dev_addr_mode(scsi3addr)) {
348267955ba3SStephen M. Cameron 		int volume_offline;
348367955ba3SStephen M. Cameron 
3484edd16368SStephen M. Cameron 		hpsa_get_raid_level(h, scsi3addr, &this_device->raid_level);
3485283b4a9bSStephen M. Cameron 		if (h->fw_support & MISC_FW_RAID_OFFLOAD_BASIC)
3486283b4a9bSStephen M. Cameron 			hpsa_get_ioaccel_status(h, scsi3addr, this_device);
348767955ba3SStephen M. Cameron 		volume_offline = hpsa_volume_offline(h, scsi3addr);
348867955ba3SStephen M. Cameron 		if (volume_offline < 0 || volume_offline > 0xff)
348967955ba3SStephen M. Cameron 			volume_offline = HPSA_VPD_LV_STATUS_UNSUPPORTED;
349067955ba3SStephen M. Cameron 		this_device->volume_offline = volume_offline & 0xff;
3491283b4a9bSStephen M. Cameron 	} else {
3492edd16368SStephen M. Cameron 		this_device->raid_level = RAID_UNKNOWN;
3493283b4a9bSStephen M. Cameron 		this_device->offload_config = 0;
3494283b4a9bSStephen M. Cameron 		this_device->offload_enabled = 0;
349541ce4c35SStephen Cameron 		this_device->offload_to_be_enabled = 0;
3496a3144e0bSJoe Handzik 		this_device->hba_ioaccel_enabled = 0;
34979846590eSStephen M. Cameron 		this_device->volume_offline = 0;
349803383736SDon Brace 		this_device->queue_depth = h->nr_cmds;
3499283b4a9bSStephen M. Cameron 	}
3500edd16368SStephen M. Cameron 
35010b0e1d6cSStephen M. Cameron 	if (is_OBDR_device) {
35020b0e1d6cSStephen M. Cameron 		/* See if this is a One-Button-Disaster-Recovery device
35030b0e1d6cSStephen M. Cameron 		 * by looking for "$DR-10" at offset 43 in inquiry data.
35040b0e1d6cSStephen M. Cameron 		 */
35050b0e1d6cSStephen M. Cameron 		obdr_sig = &inq_buff[OBDR_SIG_OFFSET];
35060b0e1d6cSStephen M. Cameron 		*is_OBDR_device = (this_device->devtype == TYPE_ROM &&
35070b0e1d6cSStephen M. Cameron 					strncmp(obdr_sig, OBDR_TAPE_SIG,
35080b0e1d6cSStephen M. Cameron 						OBDR_SIG_LEN) == 0);
35090b0e1d6cSStephen M. Cameron 	}
3510edd16368SStephen M. Cameron 	kfree(inq_buff);
3511edd16368SStephen M. Cameron 	return 0;
3512edd16368SStephen M. Cameron 
3513edd16368SStephen M. Cameron bail_out:
3514edd16368SStephen M. Cameron 	kfree(inq_buff);
3515683fc444SDon Brace 	return rc;
3516edd16368SStephen M. Cameron }
3517edd16368SStephen M. Cameron 
35189b5c48c2SStephen Cameron static void hpsa_update_device_supports_aborts(struct ctlr_info *h,
35199b5c48c2SStephen Cameron 			struct hpsa_scsi_dev_t *dev, u8 *scsi3addr)
35209b5c48c2SStephen Cameron {
35219b5c48c2SStephen Cameron 	unsigned long flags;
35229b5c48c2SStephen Cameron 	int rc, entry;
35239b5c48c2SStephen Cameron 	/*
35249b5c48c2SStephen Cameron 	 * See if this device supports aborts.  If we already know
35259b5c48c2SStephen Cameron 	 * the device, we already know if it supports aborts, otherwise
35269b5c48c2SStephen Cameron 	 * we have to find out if it supports aborts by trying one.
35279b5c48c2SStephen Cameron 	 */
35289b5c48c2SStephen Cameron 	spin_lock_irqsave(&h->devlock, flags);
35299b5c48c2SStephen Cameron 	rc = hpsa_scsi_find_entry(dev, h->dev, h->ndevices, &entry);
35309b5c48c2SStephen Cameron 	if ((rc == DEVICE_SAME || rc == DEVICE_UPDATED) &&
35319b5c48c2SStephen Cameron 		entry >= 0 && entry < h->ndevices) {
35329b5c48c2SStephen Cameron 		dev->supports_aborts = h->dev[entry]->supports_aborts;
35339b5c48c2SStephen Cameron 		spin_unlock_irqrestore(&h->devlock, flags);
35349b5c48c2SStephen Cameron 	} else {
35359b5c48c2SStephen Cameron 		spin_unlock_irqrestore(&h->devlock, flags);
35369b5c48c2SStephen Cameron 		dev->supports_aborts =
35379b5c48c2SStephen Cameron 				hpsa_device_supports_aborts(h, scsi3addr);
35389b5c48c2SStephen Cameron 		if (dev->supports_aborts < 0)
35399b5c48c2SStephen Cameron 			dev->supports_aborts = 0;
35409b5c48c2SStephen Cameron 	}
35419b5c48c2SStephen Cameron }
35429b5c48c2SStephen Cameron 
3543c795505aSKevin Barnett /*
3544c795505aSKevin Barnett  * Helper function to assign bus, target, lun mapping of devices.
3545edd16368SStephen M. Cameron  * Logical drive target and lun are assigned at this time, but
3546edd16368SStephen M. Cameron  * physical device lun and target assignment are deferred (assigned
3547edd16368SStephen M. Cameron  * in hpsa_find_target_lun, called by hpsa_scsi_add_entry.)
3548edd16368SStephen M. Cameron */
3549edd16368SStephen M. Cameron static void figure_bus_target_lun(struct ctlr_info *h,
35501f310bdeSStephen M. Cameron 	u8 *lunaddrbytes, struct hpsa_scsi_dev_t *device)
3551edd16368SStephen M. Cameron {
3552c795505aSKevin Barnett 	u32 lunid = get_unaligned_le32(lunaddrbytes);
3553edd16368SStephen M. Cameron 
35541f310bdeSStephen M. Cameron 	if (!is_logical_dev_addr_mode(lunaddrbytes)) {
35551f310bdeSStephen M. Cameron 		/* physical device, target and lun filled in later */
35561f310bdeSStephen M. Cameron 		if (is_hba_lunid(lunaddrbytes))
3557c795505aSKevin Barnett 			hpsa_set_bus_target_lun(device,
3558c795505aSKevin Barnett 					HPSA_HBA_BUS, 0, lunid & 0x3fff);
35591f310bdeSStephen M. Cameron 		else
35601f310bdeSStephen M. Cameron 			/* defer target, lun assignment for physical devices */
3561c795505aSKevin Barnett 			hpsa_set_bus_target_lun(device,
3562c795505aSKevin Barnett 					HPSA_PHYSICAL_DEVICE_BUS, -1, -1);
35631f310bdeSStephen M. Cameron 		return;
35641f310bdeSStephen M. Cameron 	}
35651f310bdeSStephen M. Cameron 	/* It's a logical device */
356666749d0dSScott Teel 	if (device->external) {
35671f310bdeSStephen M. Cameron 		hpsa_set_bus_target_lun(device,
3568c795505aSKevin Barnett 			HPSA_EXTERNAL_RAID_VOLUME_BUS, (lunid >> 16) & 0x3fff,
3569c795505aSKevin Barnett 			lunid & 0x00ff);
35701f310bdeSStephen M. Cameron 		return;
3571339b2b14SStephen M. Cameron 	}
3572c795505aSKevin Barnett 	hpsa_set_bus_target_lun(device, HPSA_RAID_VOLUME_BUS,
3573c795505aSKevin Barnett 				0, lunid & 0x3fff);
3574edd16368SStephen M. Cameron }
3575edd16368SStephen M. Cameron 
3576edd16368SStephen M. Cameron 
3577edd16368SStephen M. Cameron /*
357854b6e9e9SScott Teel  * Get address of physical disk used for an ioaccel2 mode command:
357954b6e9e9SScott Teel  *	1. Extract ioaccel2 handle from the command.
358054b6e9e9SScott Teel  *	2. Find a matching ioaccel2 handle from list of physical disks.
358154b6e9e9SScott Teel  *	3. Return:
358254b6e9e9SScott Teel  *		1 and set scsi3addr to address of matching physical
358354b6e9e9SScott Teel  *		0 if no matching physical disk was found.
358454b6e9e9SScott Teel  */
358554b6e9e9SScott Teel static int hpsa_get_pdisk_of_ioaccel2(struct ctlr_info *h,
358654b6e9e9SScott Teel 	struct CommandList *ioaccel2_cmd_to_abort, unsigned char *scsi3addr)
358754b6e9e9SScott Teel {
358841ce4c35SStephen Cameron 	struct io_accel2_cmd *c2 =
358941ce4c35SStephen Cameron 			&h->ioaccel2_cmd_pool[ioaccel2_cmd_to_abort->cmdindex];
359041ce4c35SStephen Cameron 	unsigned long flags;
359154b6e9e9SScott Teel 	int i;
359254b6e9e9SScott Teel 
359341ce4c35SStephen Cameron 	spin_lock_irqsave(&h->devlock, flags);
359441ce4c35SStephen Cameron 	for (i = 0; i < h->ndevices; i++)
359541ce4c35SStephen Cameron 		if (h->dev[i]->ioaccel_handle == le32_to_cpu(c2->scsi_nexus)) {
359641ce4c35SStephen Cameron 			memcpy(scsi3addr, h->dev[i]->scsi3addr,
359741ce4c35SStephen Cameron 				sizeof(h->dev[i]->scsi3addr));
359841ce4c35SStephen Cameron 			spin_unlock_irqrestore(&h->devlock, flags);
359954b6e9e9SScott Teel 			return 1;
360054b6e9e9SScott Teel 		}
360141ce4c35SStephen Cameron 	spin_unlock_irqrestore(&h->devlock, flags);
360241ce4c35SStephen Cameron 	return 0;
360341ce4c35SStephen Cameron }
360441ce4c35SStephen Cameron 
360566749d0dSScott Teel static int  figure_external_status(struct ctlr_info *h, int raid_ctlr_position,
360666749d0dSScott Teel 	int i, int nphysicals, int nlocal_logicals)
360766749d0dSScott Teel {
360866749d0dSScott Teel 	/* In report logicals, local logicals are listed first,
360966749d0dSScott Teel 	* then any externals.
361066749d0dSScott Teel 	*/
361166749d0dSScott Teel 	int logicals_start = nphysicals + (raid_ctlr_position == 0);
361266749d0dSScott Teel 
361366749d0dSScott Teel 	if (i == raid_ctlr_position)
361466749d0dSScott Teel 		return 0;
361566749d0dSScott Teel 
361666749d0dSScott Teel 	if (i < logicals_start)
361766749d0dSScott Teel 		return 0;
361866749d0dSScott Teel 
361966749d0dSScott Teel 	/* i is in logicals range, but still within local logicals */
362066749d0dSScott Teel 	if ((i - nphysicals - (raid_ctlr_position == 0)) < nlocal_logicals)
362166749d0dSScott Teel 		return 0;
362266749d0dSScott Teel 
362366749d0dSScott Teel 	return 1; /* it's an external lun */
362466749d0dSScott Teel }
362566749d0dSScott Teel 
362654b6e9e9SScott Teel /*
3627edd16368SStephen M. Cameron  * Do CISS_REPORT_PHYS and CISS_REPORT_LOG.  Data is returned in physdev,
3628edd16368SStephen M. Cameron  * logdev.  The number of luns in physdev and logdev are returned in
3629edd16368SStephen M. Cameron  * *nphysicals and *nlogicals, respectively.
3630edd16368SStephen M. Cameron  * Returns 0 on success, -1 otherwise.
3631edd16368SStephen M. Cameron  */
3632edd16368SStephen M. Cameron static int hpsa_gather_lun_info(struct ctlr_info *h,
363303383736SDon Brace 	struct ReportExtendedLUNdata *physdev, u32 *nphysicals,
363401a02ffcSStephen M. Cameron 	struct ReportLUNdata *logdev, u32 *nlogicals)
3635edd16368SStephen M. Cameron {
363603383736SDon Brace 	if (hpsa_scsi_do_report_phys_luns(h, physdev, sizeof(*physdev))) {
3637edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "report physical LUNs failed.\n");
3638edd16368SStephen M. Cameron 		return -1;
3639edd16368SStephen M. Cameron 	}
364003383736SDon Brace 	*nphysicals = be32_to_cpu(*((__be32 *)physdev->LUNListLength)) / 24;
3641edd16368SStephen M. Cameron 	if (*nphysicals > HPSA_MAX_PHYS_LUN) {
364203383736SDon Brace 		dev_warn(&h->pdev->dev, "maximum physical LUNs (%d) exceeded. %d LUNs ignored.\n",
364303383736SDon Brace 			HPSA_MAX_PHYS_LUN, *nphysicals - HPSA_MAX_PHYS_LUN);
3644edd16368SStephen M. Cameron 		*nphysicals = HPSA_MAX_PHYS_LUN;
3645edd16368SStephen M. Cameron 	}
364603383736SDon Brace 	if (hpsa_scsi_do_report_log_luns(h, logdev, sizeof(*logdev))) {
3647edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "report logical LUNs failed.\n");
3648edd16368SStephen M. Cameron 		return -1;
3649edd16368SStephen M. Cameron 	}
36506df1e954SStephen M. Cameron 	*nlogicals = be32_to_cpu(*((__be32 *) logdev->LUNListLength)) / 8;
3651edd16368SStephen M. Cameron 	/* Reject Logicals in excess of our max capability. */
3652edd16368SStephen M. Cameron 	if (*nlogicals > HPSA_MAX_LUN) {
3653edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev,
3654edd16368SStephen M. Cameron 			"maximum logical LUNs (%d) exceeded.  "
3655edd16368SStephen M. Cameron 			"%d LUNs ignored.\n", HPSA_MAX_LUN,
3656edd16368SStephen M. Cameron 			*nlogicals - HPSA_MAX_LUN);
3657edd16368SStephen M. Cameron 			*nlogicals = HPSA_MAX_LUN;
3658edd16368SStephen M. Cameron 	}
3659edd16368SStephen M. Cameron 	if (*nlogicals + *nphysicals > HPSA_MAX_PHYS_LUN) {
3660edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev,
3661edd16368SStephen M. Cameron 			"maximum logical + physical LUNs (%d) exceeded. "
3662edd16368SStephen M. Cameron 			"%d LUNs ignored.\n", HPSA_MAX_PHYS_LUN,
3663edd16368SStephen M. Cameron 			*nphysicals + *nlogicals - HPSA_MAX_PHYS_LUN);
3664edd16368SStephen M. Cameron 		*nlogicals = HPSA_MAX_PHYS_LUN - *nphysicals;
3665edd16368SStephen M. Cameron 	}
3666edd16368SStephen M. Cameron 	return 0;
3667edd16368SStephen M. Cameron }
3668edd16368SStephen M. Cameron 
366942a91641SDon Brace static u8 *figure_lunaddrbytes(struct ctlr_info *h, int raid_ctlr_position,
367042a91641SDon Brace 	int i, int nphysicals, int nlogicals,
3671a93aa1feSMatt Gates 	struct ReportExtendedLUNdata *physdev_list,
3672339b2b14SStephen M. Cameron 	struct ReportLUNdata *logdev_list)
3673339b2b14SStephen M. Cameron {
3674339b2b14SStephen M. Cameron 	/* Helper function, figure out where the LUN ID info is coming from
3675339b2b14SStephen M. Cameron 	 * given index i, lists of physical and logical devices, where in
3676339b2b14SStephen M. Cameron 	 * the list the raid controller is supposed to appear (first or last)
3677339b2b14SStephen M. Cameron 	 */
3678339b2b14SStephen M. Cameron 
3679339b2b14SStephen M. Cameron 	int logicals_start = nphysicals + (raid_ctlr_position == 0);
3680339b2b14SStephen M. Cameron 	int last_device = nphysicals + nlogicals + (raid_ctlr_position == 0);
3681339b2b14SStephen M. Cameron 
3682339b2b14SStephen M. Cameron 	if (i == raid_ctlr_position)
3683339b2b14SStephen M. Cameron 		return RAID_CTLR_LUNID;
3684339b2b14SStephen M. Cameron 
3685339b2b14SStephen M. Cameron 	if (i < logicals_start)
3686d5b5d964SStephen M. Cameron 		return &physdev_list->LUN[i -
3687d5b5d964SStephen M. Cameron 				(raid_ctlr_position == 0)].lunid[0];
3688339b2b14SStephen M. Cameron 
3689339b2b14SStephen M. Cameron 	if (i < last_device)
3690339b2b14SStephen M. Cameron 		return &logdev_list->LUN[i - nphysicals -
3691339b2b14SStephen M. Cameron 			(raid_ctlr_position == 0)][0];
3692339b2b14SStephen M. Cameron 	BUG();
3693339b2b14SStephen M. Cameron 	return NULL;
3694339b2b14SStephen M. Cameron }
3695339b2b14SStephen M. Cameron 
369603383736SDon Brace /* get physical drive ioaccel handle and queue depth */
369703383736SDon Brace static void hpsa_get_ioaccel_drive_info(struct ctlr_info *h,
369803383736SDon Brace 		struct hpsa_scsi_dev_t *dev,
3699f2039b03SDon Brace 		struct ReportExtendedLUNdata *rlep, int rle_index,
370003383736SDon Brace 		struct bmic_identify_physical_device *id_phys)
370103383736SDon Brace {
370203383736SDon Brace 	int rc;
3703f2039b03SDon Brace 	struct ext_report_lun_entry *rle = &rlep->LUN[rle_index];
370403383736SDon Brace 
370503383736SDon Brace 	dev->ioaccel_handle = rle->ioaccel_handle;
3706f2039b03SDon Brace 	if ((rle->device_flags & 0x08) && dev->ioaccel_handle)
3707a3144e0bSJoe Handzik 		dev->hba_ioaccel_enabled = 1;
370803383736SDon Brace 	memset(id_phys, 0, sizeof(*id_phys));
3709f2039b03SDon Brace 	rc = hpsa_bmic_id_physical_device(h, &rle->lunid[0],
3710f2039b03SDon Brace 			GET_BMIC_DRIVE_NUMBER(&rle->lunid[0]), id_phys,
371103383736SDon Brace 			sizeof(*id_phys));
371203383736SDon Brace 	if (!rc)
371303383736SDon Brace 		/* Reserve space for FW operations */
371403383736SDon Brace #define DRIVE_CMDS_RESERVED_FOR_FW 2
371503383736SDon Brace #define DRIVE_QUEUE_DEPTH 7
371603383736SDon Brace 		dev->queue_depth =
371703383736SDon Brace 			le16_to_cpu(id_phys->current_queue_depth_limit) -
371803383736SDon Brace 				DRIVE_CMDS_RESERVED_FOR_FW;
371903383736SDon Brace 	else
372003383736SDon Brace 		dev->queue_depth = DRIVE_QUEUE_DEPTH; /* conservative */
372103383736SDon Brace }
372203383736SDon Brace 
37238270b862SJoe Handzik static void hpsa_get_path_info(struct hpsa_scsi_dev_t *this_device,
3724f2039b03SDon Brace 	struct ReportExtendedLUNdata *rlep, int rle_index,
37258270b862SJoe Handzik 	struct bmic_identify_physical_device *id_phys)
37268270b862SJoe Handzik {
3727f2039b03SDon Brace 	struct ext_report_lun_entry *rle = &rlep->LUN[rle_index];
3728f2039b03SDon Brace 
3729f2039b03SDon Brace 	if ((rle->device_flags & 0x08) && this_device->ioaccel_handle)
37308270b862SJoe Handzik 		this_device->hba_ioaccel_enabled = 1;
37318270b862SJoe Handzik 
37328270b862SJoe Handzik 	memcpy(&this_device->active_path_index,
37338270b862SJoe Handzik 		&id_phys->active_path_number,
37348270b862SJoe Handzik 		sizeof(this_device->active_path_index));
37358270b862SJoe Handzik 	memcpy(&this_device->path_map,
37368270b862SJoe Handzik 		&id_phys->redundant_path_present_map,
37378270b862SJoe Handzik 		sizeof(this_device->path_map));
37388270b862SJoe Handzik 	memcpy(&this_device->box,
37398270b862SJoe Handzik 		&id_phys->alternate_paths_phys_box_on_port,
37408270b862SJoe Handzik 		sizeof(this_device->box));
37418270b862SJoe Handzik 	memcpy(&this_device->phys_connector,
37428270b862SJoe Handzik 		&id_phys->alternate_paths_phys_connector,
37438270b862SJoe Handzik 		sizeof(this_device->phys_connector));
37448270b862SJoe Handzik 	memcpy(&this_device->bay,
37458270b862SJoe Handzik 		&id_phys->phys_bay_in_box,
37468270b862SJoe Handzik 		sizeof(this_device->bay));
37478270b862SJoe Handzik }
37488270b862SJoe Handzik 
374966749d0dSScott Teel /* get number of local logical disks. */
375066749d0dSScott Teel static int hpsa_set_local_logical_count(struct ctlr_info *h,
375166749d0dSScott Teel 	struct bmic_identify_controller *id_ctlr,
375266749d0dSScott Teel 	u32 *nlocals)
375366749d0dSScott Teel {
375466749d0dSScott Teel 	int rc;
375566749d0dSScott Teel 
375666749d0dSScott Teel 	if (!id_ctlr) {
375766749d0dSScott Teel 		dev_warn(&h->pdev->dev, "%s: id_ctlr buffer is NULL.\n",
375866749d0dSScott Teel 			__func__);
375966749d0dSScott Teel 		return -ENOMEM;
376066749d0dSScott Teel 	}
376166749d0dSScott Teel 	memset(id_ctlr, 0, sizeof(*id_ctlr));
376266749d0dSScott Teel 	rc = hpsa_bmic_id_controller(h, id_ctlr, sizeof(*id_ctlr));
376366749d0dSScott Teel 	if (!rc)
376466749d0dSScott Teel 		if (id_ctlr->configured_logical_drive_count < 256)
376566749d0dSScott Teel 			*nlocals = id_ctlr->configured_logical_drive_count;
376666749d0dSScott Teel 		else
376766749d0dSScott Teel 			*nlocals = le16_to_cpu(
376866749d0dSScott Teel 					id_ctlr->extended_logical_unit_count);
376966749d0dSScott Teel 	else
377066749d0dSScott Teel 		*nlocals = -1;
377166749d0dSScott Teel 	return rc;
377266749d0dSScott Teel }
377366749d0dSScott Teel 
377466749d0dSScott Teel 
37758aa60681SDon Brace static void hpsa_update_scsi_devices(struct ctlr_info *h)
3776edd16368SStephen M. Cameron {
3777edd16368SStephen M. Cameron 	/* the idea here is we could get notified
3778edd16368SStephen M. Cameron 	 * that some devices have changed, so we do a report
3779edd16368SStephen M. Cameron 	 * physical luns and report logical luns cmd, and adjust
3780edd16368SStephen M. Cameron 	 * our list of devices accordingly.
3781edd16368SStephen M. Cameron 	 *
3782edd16368SStephen M. Cameron 	 * The scsi3addr's of devices won't change so long as the
3783edd16368SStephen M. Cameron 	 * adapter is not reset.  That means we can rescan and
3784edd16368SStephen M. Cameron 	 * tell which devices we already know about, vs. new
3785edd16368SStephen M. Cameron 	 * devices, vs.  disappearing devices.
3786edd16368SStephen M. Cameron 	 */
3787a93aa1feSMatt Gates 	struct ReportExtendedLUNdata *physdev_list = NULL;
3788edd16368SStephen M. Cameron 	struct ReportLUNdata *logdev_list = NULL;
378903383736SDon Brace 	struct bmic_identify_physical_device *id_phys = NULL;
379066749d0dSScott Teel 	struct bmic_identify_controller *id_ctlr = NULL;
379101a02ffcSStephen M. Cameron 	u32 nphysicals = 0;
379201a02ffcSStephen M. Cameron 	u32 nlogicals = 0;
379366749d0dSScott Teel 	u32 nlocal_logicals = 0;
379401a02ffcSStephen M. Cameron 	u32 ndev_allocated = 0;
3795edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t **currentsd, *this_device, *tmpdevice;
3796edd16368SStephen M. Cameron 	int ncurrent = 0;
37974f4eb9f1SScott Teel 	int i, n_ext_target_devs, ndevs_to_allocate;
3798339b2b14SStephen M. Cameron 	int raid_ctlr_position;
379904fa2f44SKevin Barnett 	bool physical_device;
3800aca4a520SScott Teel 	DECLARE_BITMAP(lunzerobits, MAX_EXT_TARGETS);
3801edd16368SStephen M. Cameron 
3802cfe5badcSScott Teel 	currentsd = kzalloc(sizeof(*currentsd) * HPSA_MAX_DEVICES, GFP_KERNEL);
380392084715SStephen M. Cameron 	physdev_list = kzalloc(sizeof(*physdev_list), GFP_KERNEL);
380492084715SStephen M. Cameron 	logdev_list = kzalloc(sizeof(*logdev_list), GFP_KERNEL);
3805edd16368SStephen M. Cameron 	tmpdevice = kzalloc(sizeof(*tmpdevice), GFP_KERNEL);
380603383736SDon Brace 	id_phys = kzalloc(sizeof(*id_phys), GFP_KERNEL);
380766749d0dSScott Teel 	id_ctlr = kzalloc(sizeof(*id_ctlr), GFP_KERNEL);
3808edd16368SStephen M. Cameron 
380903383736SDon Brace 	if (!currentsd || !physdev_list || !logdev_list ||
381066749d0dSScott Teel 		!tmpdevice || !id_phys || !id_ctlr) {
3811edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "out of memory\n");
3812edd16368SStephen M. Cameron 		goto out;
3813edd16368SStephen M. Cameron 	}
3814edd16368SStephen M. Cameron 	memset(lunzerobits, 0, sizeof(lunzerobits));
3815edd16368SStephen M. Cameron 
3816853633e8SDon Brace 	h->drv_req_rescan = 0; /* cancel scheduled rescan - we're doing it. */
3817853633e8SDon Brace 
381803383736SDon Brace 	if (hpsa_gather_lun_info(h, physdev_list, &nphysicals,
3819853633e8SDon Brace 			logdev_list, &nlogicals)) {
3820853633e8SDon Brace 		h->drv_req_rescan = 1;
3821edd16368SStephen M. Cameron 		goto out;
3822853633e8SDon Brace 	}
3823edd16368SStephen M. Cameron 
382466749d0dSScott Teel 	/* Set number of local logicals (non PTRAID) */
382566749d0dSScott Teel 	if (hpsa_set_local_logical_count(h, id_ctlr, &nlocal_logicals)) {
382666749d0dSScott Teel 		dev_warn(&h->pdev->dev,
382766749d0dSScott Teel 			"%s: Can't determine number of local logical devices.\n",
382866749d0dSScott Teel 			__func__);
382966749d0dSScott Teel 	}
383066749d0dSScott Teel 
3831aca4a520SScott Teel 	/* We might see up to the maximum number of logical and physical disks
3832aca4a520SScott Teel 	 * plus external target devices, and a device for the local RAID
3833aca4a520SScott Teel 	 * controller.
3834edd16368SStephen M. Cameron 	 */
3835aca4a520SScott Teel 	ndevs_to_allocate = nphysicals + nlogicals + MAX_EXT_TARGETS + 1;
3836edd16368SStephen M. Cameron 
3837edd16368SStephen M. Cameron 	/* Allocate the per device structures */
3838edd16368SStephen M. Cameron 	for (i = 0; i < ndevs_to_allocate; i++) {
3839b7ec021fSScott Teel 		if (i >= HPSA_MAX_DEVICES) {
3840b7ec021fSScott Teel 			dev_warn(&h->pdev->dev, "maximum devices (%d) exceeded."
3841b7ec021fSScott Teel 				"  %d devices ignored.\n", HPSA_MAX_DEVICES,
3842b7ec021fSScott Teel 				ndevs_to_allocate - HPSA_MAX_DEVICES);
3843b7ec021fSScott Teel 			break;
3844b7ec021fSScott Teel 		}
3845b7ec021fSScott Teel 
3846edd16368SStephen M. Cameron 		currentsd[i] = kzalloc(sizeof(*currentsd[i]), GFP_KERNEL);
3847edd16368SStephen M. Cameron 		if (!currentsd[i]) {
3848edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "out of memory at %s:%d\n",
3849edd16368SStephen M. Cameron 				__FILE__, __LINE__);
3850853633e8SDon Brace 			h->drv_req_rescan = 1;
3851edd16368SStephen M. Cameron 			goto out;
3852edd16368SStephen M. Cameron 		}
3853edd16368SStephen M. Cameron 		ndev_allocated++;
3854edd16368SStephen M. Cameron 	}
3855edd16368SStephen M. Cameron 
38568645291bSStephen M. Cameron 	if (is_scsi_rev_5(h))
3857339b2b14SStephen M. Cameron 		raid_ctlr_position = 0;
3858339b2b14SStephen M. Cameron 	else
3859339b2b14SStephen M. Cameron 		raid_ctlr_position = nphysicals + nlogicals;
3860339b2b14SStephen M. Cameron 
3861edd16368SStephen M. Cameron 	/* adjust our table of devices */
38624f4eb9f1SScott Teel 	n_ext_target_devs = 0;
3863edd16368SStephen M. Cameron 	for (i = 0; i < nphysicals + nlogicals + 1; i++) {
38640b0e1d6cSStephen M. Cameron 		u8 *lunaddrbytes, is_OBDR = 0;
3865683fc444SDon Brace 		int rc = 0;
3866f2039b03SDon Brace 		int phys_dev_index = i - (raid_ctlr_position == 0);
3867edd16368SStephen M. Cameron 
386804fa2f44SKevin Barnett 		physical_device = i < nphysicals + (raid_ctlr_position == 0);
386904fa2f44SKevin Barnett 
3870edd16368SStephen M. Cameron 		/* Figure out where the LUN ID info is coming from */
3871339b2b14SStephen M. Cameron 		lunaddrbytes = figure_lunaddrbytes(h, raid_ctlr_position,
3872339b2b14SStephen M. Cameron 			i, nphysicals, nlogicals, physdev_list, logdev_list);
387341ce4c35SStephen Cameron 
387441ce4c35SStephen Cameron 		/* skip masked non-disk devices */
387504fa2f44SKevin Barnett 		if (MASKED_DEVICE(lunaddrbytes) && physical_device &&
387604fa2f44SKevin Barnett 			(physdev_list->LUN[phys_dev_index].device_flags & 0x01))
3877edd16368SStephen M. Cameron 			continue;
3878edd16368SStephen M. Cameron 
3879edd16368SStephen M. Cameron 		/* Get device type, vendor, model, device id */
3880683fc444SDon Brace 		rc = hpsa_update_device_info(h, lunaddrbytes, tmpdevice,
3881683fc444SDon Brace 							&is_OBDR);
3882683fc444SDon Brace 		if (rc == -ENOMEM) {
3883683fc444SDon Brace 			dev_warn(&h->pdev->dev,
3884683fc444SDon Brace 				"Out of memory, rescan deferred.\n");
3885853633e8SDon Brace 			h->drv_req_rescan = 1;
3886683fc444SDon Brace 			goto out;
3887853633e8SDon Brace 		}
3888683fc444SDon Brace 		if (rc) {
3889683fc444SDon Brace 			dev_warn(&h->pdev->dev,
3890683fc444SDon Brace 				"Inquiry failed, skipping device.\n");
3891683fc444SDon Brace 			continue;
3892683fc444SDon Brace 		}
3893683fc444SDon Brace 
389466749d0dSScott Teel 		/* Determine if this is a lun from an external target array */
389566749d0dSScott Teel 		tmpdevice->external =
389666749d0dSScott Teel 			figure_external_status(h, raid_ctlr_position, i,
389766749d0dSScott Teel 						nphysicals, nlocal_logicals);
389866749d0dSScott Teel 
38991f310bdeSStephen M. Cameron 		figure_bus_target_lun(h, lunaddrbytes, tmpdevice);
39009b5c48c2SStephen Cameron 		hpsa_update_device_supports_aborts(h, tmpdevice, lunaddrbytes);
3901edd16368SStephen M. Cameron 		this_device = currentsd[ncurrent];
3902edd16368SStephen M. Cameron 
390334592254SScott Teel 		/* Turn on discovery_polling if there are ext target devices.
390434592254SScott Teel 		 * Event-based change notification is unreliable for those.
390534592254SScott Teel 		 */
390634592254SScott Teel 		if (!h->discovery_polling) {
390734592254SScott Teel 			if (tmpdevice->external) {
390834592254SScott Teel 				h->discovery_polling = 1;
390934592254SScott Teel 				dev_info(&h->pdev->dev,
391034592254SScott Teel 					"External target, activate discovery polling.\n");
391134592254SScott Teel 			}
391234592254SScott Teel 		}
391334592254SScott Teel 
391434592254SScott Teel 
3915edd16368SStephen M. Cameron 		*this_device = *tmpdevice;
391604fa2f44SKevin Barnett 		this_device->physical_device = physical_device;
3917edd16368SStephen M. Cameron 
391804fa2f44SKevin Barnett 		/*
391904fa2f44SKevin Barnett 		 * Expose all devices except for physical devices that
392004fa2f44SKevin Barnett 		 * are masked.
392104fa2f44SKevin Barnett 		 */
392204fa2f44SKevin Barnett 		if (MASKED_DEVICE(lunaddrbytes) && this_device->physical_device)
39232a168208SKevin Barnett 			this_device->expose_device = 0;
39242a168208SKevin Barnett 		else
39252a168208SKevin Barnett 			this_device->expose_device = 1;
392641ce4c35SStephen Cameron 
3927edd16368SStephen M. Cameron 		switch (this_device->devtype) {
39280b0e1d6cSStephen M. Cameron 		case TYPE_ROM:
3929edd16368SStephen M. Cameron 			/* We don't *really* support actual CD-ROM devices,
3930edd16368SStephen M. Cameron 			 * just "One Button Disaster Recovery" tape drive
3931edd16368SStephen M. Cameron 			 * which temporarily pretends to be a CD-ROM drive.
3932edd16368SStephen M. Cameron 			 * So we check that the device is really an OBDR tape
3933edd16368SStephen M. Cameron 			 * device by checking for "$DR-10" in bytes 43-48 of
3934edd16368SStephen M. Cameron 			 * the inquiry data.
3935edd16368SStephen M. Cameron 			 */
39360b0e1d6cSStephen M. Cameron 			if (is_OBDR)
3937edd16368SStephen M. Cameron 				ncurrent++;
3938edd16368SStephen M. Cameron 			break;
3939edd16368SStephen M. Cameron 		case TYPE_DISK:
394004fa2f44SKevin Barnett 			if (this_device->physical_device) {
3941b9092b79SKevin Barnett 				/* The disk is in HBA mode. */
3942b9092b79SKevin Barnett 				/* Never use RAID mapper in HBA mode. */
3943ecf418d1SJoe Handzik 				this_device->offload_enabled = 0;
394403383736SDon Brace 				hpsa_get_ioaccel_drive_info(h, this_device,
3945f2039b03SDon Brace 					physdev_list, phys_dev_index, id_phys);
3946f2039b03SDon Brace 				hpsa_get_path_info(this_device,
3947f2039b03SDon Brace 					physdev_list, phys_dev_index, id_phys);
3948b9092b79SKevin Barnett 			}
3949edd16368SStephen M. Cameron 			ncurrent++;
3950edd16368SStephen M. Cameron 			break;
3951edd16368SStephen M. Cameron 		case TYPE_TAPE:
3952edd16368SStephen M. Cameron 		case TYPE_MEDIUM_CHANGER:
395341ce4c35SStephen Cameron 		case TYPE_ENCLOSURE:
395441ce4c35SStephen Cameron 			ncurrent++;
395541ce4c35SStephen Cameron 			break;
3956edd16368SStephen M. Cameron 		case TYPE_RAID:
3957edd16368SStephen M. Cameron 			/* Only present the Smartarray HBA as a RAID controller.
3958edd16368SStephen M. Cameron 			 * If it's a RAID controller other than the HBA itself
3959edd16368SStephen M. Cameron 			 * (an external RAID controller, MSA500 or similar)
3960edd16368SStephen M. Cameron 			 * don't present it.
3961edd16368SStephen M. Cameron 			 */
3962edd16368SStephen M. Cameron 			if (!is_hba_lunid(lunaddrbytes))
3963edd16368SStephen M. Cameron 				break;
3964edd16368SStephen M. Cameron 			ncurrent++;
3965edd16368SStephen M. Cameron 			break;
3966edd16368SStephen M. Cameron 		default:
3967edd16368SStephen M. Cameron 			break;
3968edd16368SStephen M. Cameron 		}
3969cfe5badcSScott Teel 		if (ncurrent >= HPSA_MAX_DEVICES)
3970edd16368SStephen M. Cameron 			break;
3971edd16368SStephen M. Cameron 	}
39728aa60681SDon Brace 	adjust_hpsa_scsi_table(h, currentsd, ncurrent);
3973edd16368SStephen M. Cameron out:
3974edd16368SStephen M. Cameron 	kfree(tmpdevice);
3975edd16368SStephen M. Cameron 	for (i = 0; i < ndev_allocated; i++)
3976edd16368SStephen M. Cameron 		kfree(currentsd[i]);
3977edd16368SStephen M. Cameron 	kfree(currentsd);
3978edd16368SStephen M. Cameron 	kfree(physdev_list);
3979edd16368SStephen M. Cameron 	kfree(logdev_list);
398066749d0dSScott Teel 	kfree(id_ctlr);
398103383736SDon Brace 	kfree(id_phys);
3982edd16368SStephen M. Cameron }
3983edd16368SStephen M. Cameron 
3984ec5cbf04SWebb Scales static void hpsa_set_sg_descriptor(struct SGDescriptor *desc,
3985ec5cbf04SWebb Scales 				   struct scatterlist *sg)
3986ec5cbf04SWebb Scales {
3987ec5cbf04SWebb Scales 	u64 addr64 = (u64) sg_dma_address(sg);
3988ec5cbf04SWebb Scales 	unsigned int len = sg_dma_len(sg);
3989ec5cbf04SWebb Scales 
3990ec5cbf04SWebb Scales 	desc->Addr = cpu_to_le64(addr64);
3991ec5cbf04SWebb Scales 	desc->Len = cpu_to_le32(len);
3992ec5cbf04SWebb Scales 	desc->Ext = 0;
3993ec5cbf04SWebb Scales }
3994ec5cbf04SWebb Scales 
3995c7ee65b3SWebb Scales /*
3996c7ee65b3SWebb Scales  * hpsa_scatter_gather takes a struct scsi_cmnd, (cmd), and does the pci
3997edd16368SStephen M. Cameron  * dma mapping  and fills in the scatter gather entries of the
3998edd16368SStephen M. Cameron  * hpsa command, cp.
3999edd16368SStephen M. Cameron  */
400033a2ffceSStephen M. Cameron static int hpsa_scatter_gather(struct ctlr_info *h,
4001edd16368SStephen M. Cameron 		struct CommandList *cp,
4002edd16368SStephen M. Cameron 		struct scsi_cmnd *cmd)
4003edd16368SStephen M. Cameron {
4004edd16368SStephen M. Cameron 	struct scatterlist *sg;
4005b3a7ba7cSWebb Scales 	int use_sg, i, sg_limit, chained, last_sg;
400633a2ffceSStephen M. Cameron 	struct SGDescriptor *curr_sg;
4007edd16368SStephen M. Cameron 
400833a2ffceSStephen M. Cameron 	BUG_ON(scsi_sg_count(cmd) > h->maxsgentries);
4009edd16368SStephen M. Cameron 
4010edd16368SStephen M. Cameron 	use_sg = scsi_dma_map(cmd);
4011edd16368SStephen M. Cameron 	if (use_sg < 0)
4012edd16368SStephen M. Cameron 		return use_sg;
4013edd16368SStephen M. Cameron 
4014edd16368SStephen M. Cameron 	if (!use_sg)
4015edd16368SStephen M. Cameron 		goto sglist_finished;
4016edd16368SStephen M. Cameron 
4017b3a7ba7cSWebb Scales 	/*
4018b3a7ba7cSWebb Scales 	 * If the number of entries is greater than the max for a single list,
4019b3a7ba7cSWebb Scales 	 * then we have a chained list; we will set up all but one entry in the
4020b3a7ba7cSWebb Scales 	 * first list (the last entry is saved for link information);
4021b3a7ba7cSWebb Scales 	 * otherwise, we don't have a chained list and we'll set up at each of
4022b3a7ba7cSWebb Scales 	 * the entries in the one list.
4023b3a7ba7cSWebb Scales 	 */
402433a2ffceSStephen M. Cameron 	curr_sg = cp->SG;
4025b3a7ba7cSWebb Scales 	chained = use_sg > h->max_cmd_sg_entries;
4026b3a7ba7cSWebb Scales 	sg_limit = chained ? h->max_cmd_sg_entries - 1 : use_sg;
4027b3a7ba7cSWebb Scales 	last_sg = scsi_sg_count(cmd) - 1;
4028b3a7ba7cSWebb Scales 	scsi_for_each_sg(cmd, sg, sg_limit, i) {
4029ec5cbf04SWebb Scales 		hpsa_set_sg_descriptor(curr_sg, sg);
403033a2ffceSStephen M. Cameron 		curr_sg++;
403133a2ffceSStephen M. Cameron 	}
4032ec5cbf04SWebb Scales 
4033b3a7ba7cSWebb Scales 	if (chained) {
4034b3a7ba7cSWebb Scales 		/*
4035b3a7ba7cSWebb Scales 		 * Continue with the chained list.  Set curr_sg to the chained
4036b3a7ba7cSWebb Scales 		 * list.  Modify the limit to the total count less the entries
4037b3a7ba7cSWebb Scales 		 * we've already set up.  Resume the scan at the list entry
4038b3a7ba7cSWebb Scales 		 * where the previous loop left off.
4039b3a7ba7cSWebb Scales 		 */
4040b3a7ba7cSWebb Scales 		curr_sg = h->cmd_sg_list[cp->cmdindex];
4041b3a7ba7cSWebb Scales 		sg_limit = use_sg - sg_limit;
4042b3a7ba7cSWebb Scales 		for_each_sg(sg, sg, sg_limit, i) {
4043b3a7ba7cSWebb Scales 			hpsa_set_sg_descriptor(curr_sg, sg);
4044b3a7ba7cSWebb Scales 			curr_sg++;
4045b3a7ba7cSWebb Scales 		}
4046b3a7ba7cSWebb Scales 	}
4047b3a7ba7cSWebb Scales 
4048ec5cbf04SWebb Scales 	/* Back the pointer up to the last entry and mark it as "last". */
4049b3a7ba7cSWebb Scales 	(curr_sg - 1)->Ext = cpu_to_le32(HPSA_SG_LAST);
405033a2ffceSStephen M. Cameron 
405133a2ffceSStephen M. Cameron 	if (use_sg + chained > h->maxSG)
405233a2ffceSStephen M. Cameron 		h->maxSG = use_sg + chained;
405333a2ffceSStephen M. Cameron 
405433a2ffceSStephen M. Cameron 	if (chained) {
405533a2ffceSStephen M. Cameron 		cp->Header.SGList = h->max_cmd_sg_entries;
405650a0decfSStephen M. Cameron 		cp->Header.SGTotal = cpu_to_le16(use_sg + 1);
4057e2bea6dfSStephen M. Cameron 		if (hpsa_map_sg_chain_block(h, cp)) {
4058e2bea6dfSStephen M. Cameron 			scsi_dma_unmap(cmd);
4059e2bea6dfSStephen M. Cameron 			return -1;
4060e2bea6dfSStephen M. Cameron 		}
406133a2ffceSStephen M. Cameron 		return 0;
4062edd16368SStephen M. Cameron 	}
4063edd16368SStephen M. Cameron 
4064edd16368SStephen M. Cameron sglist_finished:
4065edd16368SStephen M. Cameron 
406601a02ffcSStephen M. Cameron 	cp->Header.SGList = (u8) use_sg;   /* no. SGs contig in this cmd */
4067c7ee65b3SWebb Scales 	cp->Header.SGTotal = cpu_to_le16(use_sg); /* total sgs in cmd list */
4068edd16368SStephen M. Cameron 	return 0;
4069edd16368SStephen M. Cameron }
4070edd16368SStephen M. Cameron 
4071283b4a9bSStephen M. Cameron #define IO_ACCEL_INELIGIBLE (1)
4072283b4a9bSStephen M. Cameron static int fixup_ioaccel_cdb(u8 *cdb, int *cdb_len)
4073283b4a9bSStephen M. Cameron {
4074283b4a9bSStephen M. Cameron 	int is_write = 0;
4075283b4a9bSStephen M. Cameron 	u32 block;
4076283b4a9bSStephen M. Cameron 	u32 block_cnt;
4077283b4a9bSStephen M. Cameron 
4078283b4a9bSStephen M. Cameron 	/* Perform some CDB fixups if needed using 10 byte reads/writes only */
4079283b4a9bSStephen M. Cameron 	switch (cdb[0]) {
4080283b4a9bSStephen M. Cameron 	case WRITE_6:
4081283b4a9bSStephen M. Cameron 	case WRITE_12:
4082283b4a9bSStephen M. Cameron 		is_write = 1;
4083283b4a9bSStephen M. Cameron 	case READ_6:
4084283b4a9bSStephen M. Cameron 	case READ_12:
4085283b4a9bSStephen M. Cameron 		if (*cdb_len == 6) {
4086c8a6c9a6SDon Brace 			block = get_unaligned_be16(&cdb[2]);
4087283b4a9bSStephen M. Cameron 			block_cnt = cdb[4];
4088c8a6c9a6SDon Brace 			if (block_cnt == 0)
4089c8a6c9a6SDon Brace 				block_cnt = 256;
4090283b4a9bSStephen M. Cameron 		} else {
4091283b4a9bSStephen M. Cameron 			BUG_ON(*cdb_len != 12);
4092c8a6c9a6SDon Brace 			block = get_unaligned_be32(&cdb[2]);
4093c8a6c9a6SDon Brace 			block_cnt = get_unaligned_be32(&cdb[6]);
4094283b4a9bSStephen M. Cameron 		}
4095283b4a9bSStephen M. Cameron 		if (block_cnt > 0xffff)
4096283b4a9bSStephen M. Cameron 			return IO_ACCEL_INELIGIBLE;
4097283b4a9bSStephen M. Cameron 
4098283b4a9bSStephen M. Cameron 		cdb[0] = is_write ? WRITE_10 : READ_10;
4099283b4a9bSStephen M. Cameron 		cdb[1] = 0;
4100283b4a9bSStephen M. Cameron 		cdb[2] = (u8) (block >> 24);
4101283b4a9bSStephen M. Cameron 		cdb[3] = (u8) (block >> 16);
4102283b4a9bSStephen M. Cameron 		cdb[4] = (u8) (block >> 8);
4103283b4a9bSStephen M. Cameron 		cdb[5] = (u8) (block);
4104283b4a9bSStephen M. Cameron 		cdb[6] = 0;
4105283b4a9bSStephen M. Cameron 		cdb[7] = (u8) (block_cnt >> 8);
4106283b4a9bSStephen M. Cameron 		cdb[8] = (u8) (block_cnt);
4107283b4a9bSStephen M. Cameron 		cdb[9] = 0;
4108283b4a9bSStephen M. Cameron 		*cdb_len = 10;
4109283b4a9bSStephen M. Cameron 		break;
4110283b4a9bSStephen M. Cameron 	}
4111283b4a9bSStephen M. Cameron 	return 0;
4112283b4a9bSStephen M. Cameron }
4113283b4a9bSStephen M. Cameron 
4114c349775eSScott Teel static int hpsa_scsi_ioaccel1_queue_command(struct ctlr_info *h,
4115283b4a9bSStephen M. Cameron 	struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len,
411603383736SDon Brace 	u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk)
4117e1f7de0cSMatt Gates {
4118e1f7de0cSMatt Gates 	struct scsi_cmnd *cmd = c->scsi_cmd;
4119e1f7de0cSMatt Gates 	struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[c->cmdindex];
4120e1f7de0cSMatt Gates 	unsigned int len;
4121e1f7de0cSMatt Gates 	unsigned int total_len = 0;
4122e1f7de0cSMatt Gates 	struct scatterlist *sg;
4123e1f7de0cSMatt Gates 	u64 addr64;
4124e1f7de0cSMatt Gates 	int use_sg, i;
4125e1f7de0cSMatt Gates 	struct SGDescriptor *curr_sg;
4126e1f7de0cSMatt Gates 	u32 control = IOACCEL1_CONTROL_SIMPLEQUEUE;
4127e1f7de0cSMatt Gates 
4128283b4a9bSStephen M. Cameron 	/* TODO: implement chaining support */
412903383736SDon Brace 	if (scsi_sg_count(cmd) > h->ioaccel_maxsg) {
413003383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
4131283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
413203383736SDon Brace 	}
4133283b4a9bSStephen M. Cameron 
4134e1f7de0cSMatt Gates 	BUG_ON(cmd->cmd_len > IOACCEL1_IOFLAGS_CDBLEN_MAX);
4135e1f7de0cSMatt Gates 
413603383736SDon Brace 	if (fixup_ioaccel_cdb(cdb, &cdb_len)) {
413703383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
4138283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
413903383736SDon Brace 	}
4140283b4a9bSStephen M. Cameron 
4141e1f7de0cSMatt Gates 	c->cmd_type = CMD_IOACCEL1;
4142e1f7de0cSMatt Gates 
4143e1f7de0cSMatt Gates 	/* Adjust the DMA address to point to the accelerated command buffer */
4144e1f7de0cSMatt Gates 	c->busaddr = (u32) h->ioaccel_cmd_pool_dhandle +
4145e1f7de0cSMatt Gates 				(c->cmdindex * sizeof(*cp));
4146e1f7de0cSMatt Gates 	BUG_ON(c->busaddr & 0x0000007F);
4147e1f7de0cSMatt Gates 
4148e1f7de0cSMatt Gates 	use_sg = scsi_dma_map(cmd);
414903383736SDon Brace 	if (use_sg < 0) {
415003383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
4151e1f7de0cSMatt Gates 		return use_sg;
415203383736SDon Brace 	}
4153e1f7de0cSMatt Gates 
4154e1f7de0cSMatt Gates 	if (use_sg) {
4155e1f7de0cSMatt Gates 		curr_sg = cp->SG;
4156e1f7de0cSMatt Gates 		scsi_for_each_sg(cmd, sg, use_sg, i) {
4157e1f7de0cSMatt Gates 			addr64 = (u64) sg_dma_address(sg);
4158e1f7de0cSMatt Gates 			len  = sg_dma_len(sg);
4159e1f7de0cSMatt Gates 			total_len += len;
416050a0decfSStephen M. Cameron 			curr_sg->Addr = cpu_to_le64(addr64);
416150a0decfSStephen M. Cameron 			curr_sg->Len = cpu_to_le32(len);
416250a0decfSStephen M. Cameron 			curr_sg->Ext = cpu_to_le32(0);
4163e1f7de0cSMatt Gates 			curr_sg++;
4164e1f7de0cSMatt Gates 		}
416550a0decfSStephen M. Cameron 		(--curr_sg)->Ext = cpu_to_le32(HPSA_SG_LAST);
4166e1f7de0cSMatt Gates 
4167e1f7de0cSMatt Gates 		switch (cmd->sc_data_direction) {
4168e1f7de0cSMatt Gates 		case DMA_TO_DEVICE:
4169e1f7de0cSMatt Gates 			control |= IOACCEL1_CONTROL_DATA_OUT;
4170e1f7de0cSMatt Gates 			break;
4171e1f7de0cSMatt Gates 		case DMA_FROM_DEVICE:
4172e1f7de0cSMatt Gates 			control |= IOACCEL1_CONTROL_DATA_IN;
4173e1f7de0cSMatt Gates 			break;
4174e1f7de0cSMatt Gates 		case DMA_NONE:
4175e1f7de0cSMatt Gates 			control |= IOACCEL1_CONTROL_NODATAXFER;
4176e1f7de0cSMatt Gates 			break;
4177e1f7de0cSMatt Gates 		default:
4178e1f7de0cSMatt Gates 			dev_err(&h->pdev->dev, "unknown data direction: %d\n",
4179e1f7de0cSMatt Gates 			cmd->sc_data_direction);
4180e1f7de0cSMatt Gates 			BUG();
4181e1f7de0cSMatt Gates 			break;
4182e1f7de0cSMatt Gates 		}
4183e1f7de0cSMatt Gates 	} else {
4184e1f7de0cSMatt Gates 		control |= IOACCEL1_CONTROL_NODATAXFER;
4185e1f7de0cSMatt Gates 	}
4186e1f7de0cSMatt Gates 
4187c349775eSScott Teel 	c->Header.SGList = use_sg;
4188e1f7de0cSMatt Gates 	/* Fill out the command structure to submit */
41892b08b3e9SDon Brace 	cp->dev_handle = cpu_to_le16(ioaccel_handle & 0xFFFF);
41902b08b3e9SDon Brace 	cp->transfer_len = cpu_to_le32(total_len);
41912b08b3e9SDon Brace 	cp->io_flags = cpu_to_le16(IOACCEL1_IOFLAGS_IO_REQ |
41922b08b3e9SDon Brace 			(cdb_len & IOACCEL1_IOFLAGS_CDBLEN_MASK));
41932b08b3e9SDon Brace 	cp->control = cpu_to_le32(control);
4194283b4a9bSStephen M. Cameron 	memcpy(cp->CDB, cdb, cdb_len);
4195283b4a9bSStephen M. Cameron 	memcpy(cp->CISS_LUN, scsi3addr, 8);
4196c349775eSScott Teel 	/* Tag was already set at init time. */
4197e1f7de0cSMatt Gates 	enqueue_cmd_and_start_io(h, c);
4198e1f7de0cSMatt Gates 	return 0;
4199e1f7de0cSMatt Gates }
4200edd16368SStephen M. Cameron 
4201283b4a9bSStephen M. Cameron /*
4202283b4a9bSStephen M. Cameron  * Queue a command directly to a device behind the controller using the
4203283b4a9bSStephen M. Cameron  * I/O accelerator path.
4204283b4a9bSStephen M. Cameron  */
4205283b4a9bSStephen M. Cameron static int hpsa_scsi_ioaccel_direct_map(struct ctlr_info *h,
4206283b4a9bSStephen M. Cameron 	struct CommandList *c)
4207283b4a9bSStephen M. Cameron {
4208283b4a9bSStephen M. Cameron 	struct scsi_cmnd *cmd = c->scsi_cmd;
4209283b4a9bSStephen M. Cameron 	struct hpsa_scsi_dev_t *dev = cmd->device->hostdata;
4210283b4a9bSStephen M. Cameron 
421103383736SDon Brace 	c->phys_disk = dev;
421203383736SDon Brace 
4213283b4a9bSStephen M. Cameron 	return hpsa_scsi_ioaccel_queue_command(h, c, dev->ioaccel_handle,
421403383736SDon Brace 		cmd->cmnd, cmd->cmd_len, dev->scsi3addr, dev);
4215283b4a9bSStephen M. Cameron }
4216283b4a9bSStephen M. Cameron 
4217dd0e19f3SScott Teel /*
4218dd0e19f3SScott Teel  * Set encryption parameters for the ioaccel2 request
4219dd0e19f3SScott Teel  */
4220dd0e19f3SScott Teel static void set_encrypt_ioaccel2(struct ctlr_info *h,
4221dd0e19f3SScott Teel 	struct CommandList *c, struct io_accel2_cmd *cp)
4222dd0e19f3SScott Teel {
4223dd0e19f3SScott Teel 	struct scsi_cmnd *cmd = c->scsi_cmd;
4224dd0e19f3SScott Teel 	struct hpsa_scsi_dev_t *dev = cmd->device->hostdata;
4225dd0e19f3SScott Teel 	struct raid_map_data *map = &dev->raid_map;
4226dd0e19f3SScott Teel 	u64 first_block;
4227dd0e19f3SScott Teel 
4228dd0e19f3SScott Teel 	/* Are we doing encryption on this device */
42292b08b3e9SDon Brace 	if (!(le16_to_cpu(map->flags) & RAID_MAP_FLAG_ENCRYPT_ON))
4230dd0e19f3SScott Teel 		return;
4231dd0e19f3SScott Teel 	/* Set the data encryption key index. */
4232dd0e19f3SScott Teel 	cp->dekindex = map->dekindex;
4233dd0e19f3SScott Teel 
4234dd0e19f3SScott Teel 	/* Set the encryption enable flag, encoded into direction field. */
4235dd0e19f3SScott Teel 	cp->direction |= IOACCEL2_DIRECTION_ENCRYPT_MASK;
4236dd0e19f3SScott Teel 
4237dd0e19f3SScott Teel 	/* Set encryption tweak values based on logical block address
4238dd0e19f3SScott Teel 	 * If block size is 512, tweak value is LBA.
4239dd0e19f3SScott Teel 	 * For other block sizes, tweak is (LBA * block size)/ 512)
4240dd0e19f3SScott Teel 	 */
4241dd0e19f3SScott Teel 	switch (cmd->cmnd[0]) {
4242dd0e19f3SScott Teel 	/* Required? 6-byte cdbs eliminated by fixup_ioaccel_cdb */
4243dd0e19f3SScott Teel 	case WRITE_6:
4244dd0e19f3SScott Teel 	case READ_6:
42452b08b3e9SDon Brace 		first_block = get_unaligned_be16(&cmd->cmnd[2]);
4246dd0e19f3SScott Teel 		break;
4247dd0e19f3SScott Teel 	case WRITE_10:
4248dd0e19f3SScott Teel 	case READ_10:
4249dd0e19f3SScott Teel 	/* Required? 12-byte cdbs eliminated by fixup_ioaccel_cdb */
4250dd0e19f3SScott Teel 	case WRITE_12:
4251dd0e19f3SScott Teel 	case READ_12:
42522b08b3e9SDon Brace 		first_block = get_unaligned_be32(&cmd->cmnd[2]);
4253dd0e19f3SScott Teel 		break;
4254dd0e19f3SScott Teel 	case WRITE_16:
4255dd0e19f3SScott Teel 	case READ_16:
42562b08b3e9SDon Brace 		first_block = get_unaligned_be64(&cmd->cmnd[2]);
4257dd0e19f3SScott Teel 		break;
4258dd0e19f3SScott Teel 	default:
4259dd0e19f3SScott Teel 		dev_err(&h->pdev->dev,
42602b08b3e9SDon Brace 			"ERROR: %s: size (0x%x) not supported for encryption\n",
42612b08b3e9SDon Brace 			__func__, cmd->cmnd[0]);
4262dd0e19f3SScott Teel 		BUG();
4263dd0e19f3SScott Teel 		break;
4264dd0e19f3SScott Teel 	}
42652b08b3e9SDon Brace 
42662b08b3e9SDon Brace 	if (le32_to_cpu(map->volume_blk_size) != 512)
42672b08b3e9SDon Brace 		first_block = first_block *
42682b08b3e9SDon Brace 				le32_to_cpu(map->volume_blk_size)/512;
42692b08b3e9SDon Brace 
42702b08b3e9SDon Brace 	cp->tweak_lower = cpu_to_le32(first_block);
42712b08b3e9SDon Brace 	cp->tweak_upper = cpu_to_le32(first_block >> 32);
4272dd0e19f3SScott Teel }
4273dd0e19f3SScott Teel 
4274c349775eSScott Teel static int hpsa_scsi_ioaccel2_queue_command(struct ctlr_info *h,
4275c349775eSScott Teel 	struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len,
427603383736SDon Brace 	u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk)
4277c349775eSScott Teel {
4278c349775eSScott Teel 	struct scsi_cmnd *cmd = c->scsi_cmd;
4279c349775eSScott Teel 	struct io_accel2_cmd *cp = &h->ioaccel2_cmd_pool[c->cmdindex];
4280c349775eSScott Teel 	struct ioaccel2_sg_element *curr_sg;
4281c349775eSScott Teel 	int use_sg, i;
4282c349775eSScott Teel 	struct scatterlist *sg;
4283c349775eSScott Teel 	u64 addr64;
4284c349775eSScott Teel 	u32 len;
4285c349775eSScott Teel 	u32 total_len = 0;
4286c349775eSScott Teel 
4287d9a729f3SWebb Scales 	BUG_ON(scsi_sg_count(cmd) > h->maxsgentries);
4288c349775eSScott Teel 
428903383736SDon Brace 	if (fixup_ioaccel_cdb(cdb, &cdb_len)) {
429003383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
4291c349775eSScott Teel 		return IO_ACCEL_INELIGIBLE;
429203383736SDon Brace 	}
429303383736SDon Brace 
4294c349775eSScott Teel 	c->cmd_type = CMD_IOACCEL2;
4295c349775eSScott Teel 	/* Adjust the DMA address to point to the accelerated command buffer */
4296c349775eSScott Teel 	c->busaddr = (u32) h->ioaccel2_cmd_pool_dhandle +
4297c349775eSScott Teel 				(c->cmdindex * sizeof(*cp));
4298c349775eSScott Teel 	BUG_ON(c->busaddr & 0x0000007F);
4299c349775eSScott Teel 
4300c349775eSScott Teel 	memset(cp, 0, sizeof(*cp));
4301c349775eSScott Teel 	cp->IU_type = IOACCEL2_IU_TYPE;
4302c349775eSScott Teel 
4303c349775eSScott Teel 	use_sg = scsi_dma_map(cmd);
430403383736SDon Brace 	if (use_sg < 0) {
430503383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
4306c349775eSScott Teel 		return use_sg;
430703383736SDon Brace 	}
4308c349775eSScott Teel 
4309c349775eSScott Teel 	if (use_sg) {
4310c349775eSScott Teel 		curr_sg = cp->sg;
4311d9a729f3SWebb Scales 		if (use_sg > h->ioaccel_maxsg) {
4312d9a729f3SWebb Scales 			addr64 = le64_to_cpu(
4313d9a729f3SWebb Scales 				h->ioaccel2_cmd_sg_list[c->cmdindex]->address);
4314d9a729f3SWebb Scales 			curr_sg->address = cpu_to_le64(addr64);
4315d9a729f3SWebb Scales 			curr_sg->length = 0;
4316d9a729f3SWebb Scales 			curr_sg->reserved[0] = 0;
4317d9a729f3SWebb Scales 			curr_sg->reserved[1] = 0;
4318d9a729f3SWebb Scales 			curr_sg->reserved[2] = 0;
4319d9a729f3SWebb Scales 			curr_sg->chain_indicator = 0x80;
4320d9a729f3SWebb Scales 
4321d9a729f3SWebb Scales 			curr_sg = h->ioaccel2_cmd_sg_list[c->cmdindex];
4322d9a729f3SWebb Scales 		}
4323c349775eSScott Teel 		scsi_for_each_sg(cmd, sg, use_sg, i) {
4324c349775eSScott Teel 			addr64 = (u64) sg_dma_address(sg);
4325c349775eSScott Teel 			len  = sg_dma_len(sg);
4326c349775eSScott Teel 			total_len += len;
4327c349775eSScott Teel 			curr_sg->address = cpu_to_le64(addr64);
4328c349775eSScott Teel 			curr_sg->length = cpu_to_le32(len);
4329c349775eSScott Teel 			curr_sg->reserved[0] = 0;
4330c349775eSScott Teel 			curr_sg->reserved[1] = 0;
4331c349775eSScott Teel 			curr_sg->reserved[2] = 0;
4332c349775eSScott Teel 			curr_sg->chain_indicator = 0;
4333c349775eSScott Teel 			curr_sg++;
4334c349775eSScott Teel 		}
4335c349775eSScott Teel 
4336c349775eSScott Teel 		switch (cmd->sc_data_direction) {
4337c349775eSScott Teel 		case DMA_TO_DEVICE:
4338dd0e19f3SScott Teel 			cp->direction &= ~IOACCEL2_DIRECTION_MASK;
4339dd0e19f3SScott Teel 			cp->direction |= IOACCEL2_DIR_DATA_OUT;
4340c349775eSScott Teel 			break;
4341c349775eSScott Teel 		case DMA_FROM_DEVICE:
4342dd0e19f3SScott Teel 			cp->direction &= ~IOACCEL2_DIRECTION_MASK;
4343dd0e19f3SScott Teel 			cp->direction |= IOACCEL2_DIR_DATA_IN;
4344c349775eSScott Teel 			break;
4345c349775eSScott Teel 		case DMA_NONE:
4346dd0e19f3SScott Teel 			cp->direction &= ~IOACCEL2_DIRECTION_MASK;
4347dd0e19f3SScott Teel 			cp->direction |= IOACCEL2_DIR_NO_DATA;
4348c349775eSScott Teel 			break;
4349c349775eSScott Teel 		default:
4350c349775eSScott Teel 			dev_err(&h->pdev->dev, "unknown data direction: %d\n",
4351c349775eSScott Teel 				cmd->sc_data_direction);
4352c349775eSScott Teel 			BUG();
4353c349775eSScott Teel 			break;
4354c349775eSScott Teel 		}
4355c349775eSScott Teel 	} else {
4356dd0e19f3SScott Teel 		cp->direction &= ~IOACCEL2_DIRECTION_MASK;
4357dd0e19f3SScott Teel 		cp->direction |= IOACCEL2_DIR_NO_DATA;
4358c349775eSScott Teel 	}
4359dd0e19f3SScott Teel 
4360dd0e19f3SScott Teel 	/* Set encryption parameters, if necessary */
4361dd0e19f3SScott Teel 	set_encrypt_ioaccel2(h, c, cp);
4362dd0e19f3SScott Teel 
43632b08b3e9SDon Brace 	cp->scsi_nexus = cpu_to_le32(ioaccel_handle);
4364f2405db8SDon Brace 	cp->Tag = cpu_to_le32(c->cmdindex << DIRECT_LOOKUP_SHIFT);
4365c349775eSScott Teel 	memcpy(cp->cdb, cdb, sizeof(cp->cdb));
4366c349775eSScott Teel 
4367c349775eSScott Teel 	cp->data_len = cpu_to_le32(total_len);
4368c349775eSScott Teel 	cp->err_ptr = cpu_to_le64(c->busaddr +
4369c349775eSScott Teel 			offsetof(struct io_accel2_cmd, error_data));
437050a0decfSStephen M. Cameron 	cp->err_len = cpu_to_le32(sizeof(cp->error_data));
4371c349775eSScott Teel 
4372d9a729f3SWebb Scales 	/* fill in sg elements */
4373d9a729f3SWebb Scales 	if (use_sg > h->ioaccel_maxsg) {
4374d9a729f3SWebb Scales 		cp->sg_count = 1;
4375a736e9b6SDon Brace 		cp->sg[0].length = cpu_to_le32(use_sg * sizeof(cp->sg[0]));
4376d9a729f3SWebb Scales 		if (hpsa_map_ioaccel2_sg_chain_block(h, cp, c)) {
4377d9a729f3SWebb Scales 			atomic_dec(&phys_disk->ioaccel_cmds_out);
4378d9a729f3SWebb Scales 			scsi_dma_unmap(cmd);
4379d9a729f3SWebb Scales 			return -1;
4380d9a729f3SWebb Scales 		}
4381d9a729f3SWebb Scales 	} else
4382d9a729f3SWebb Scales 		cp->sg_count = (u8) use_sg;
4383d9a729f3SWebb Scales 
4384c349775eSScott Teel 	enqueue_cmd_and_start_io(h, c);
4385c349775eSScott Teel 	return 0;
4386c349775eSScott Teel }
4387c349775eSScott Teel 
4388c349775eSScott Teel /*
4389c349775eSScott Teel  * Queue a command to the correct I/O accelerator path.
4390c349775eSScott Teel  */
4391c349775eSScott Teel static int hpsa_scsi_ioaccel_queue_command(struct ctlr_info *h,
4392c349775eSScott Teel 	struct CommandList *c, u32 ioaccel_handle, u8 *cdb, int cdb_len,
439303383736SDon Brace 	u8 *scsi3addr, struct hpsa_scsi_dev_t *phys_disk)
4394c349775eSScott Teel {
439503383736SDon Brace 	/* Try to honor the device's queue depth */
439603383736SDon Brace 	if (atomic_inc_return(&phys_disk->ioaccel_cmds_out) >
439703383736SDon Brace 					phys_disk->queue_depth) {
439803383736SDon Brace 		atomic_dec(&phys_disk->ioaccel_cmds_out);
439903383736SDon Brace 		return IO_ACCEL_INELIGIBLE;
440003383736SDon Brace 	}
4401c349775eSScott Teel 	if (h->transMethod & CFGTBL_Trans_io_accel1)
4402c349775eSScott Teel 		return hpsa_scsi_ioaccel1_queue_command(h, c, ioaccel_handle,
440303383736SDon Brace 						cdb, cdb_len, scsi3addr,
440403383736SDon Brace 						phys_disk);
4405c349775eSScott Teel 	else
4406c349775eSScott Teel 		return hpsa_scsi_ioaccel2_queue_command(h, c, ioaccel_handle,
440703383736SDon Brace 						cdb, cdb_len, scsi3addr,
440803383736SDon Brace 						phys_disk);
4409c349775eSScott Teel }
4410c349775eSScott Teel 
44116b80b18fSScott Teel static void raid_map_helper(struct raid_map_data *map,
44126b80b18fSScott Teel 		int offload_to_mirror, u32 *map_index, u32 *current_group)
44136b80b18fSScott Teel {
44146b80b18fSScott Teel 	if (offload_to_mirror == 0)  {
44156b80b18fSScott Teel 		/* use physical disk in the first mirrored group. */
44162b08b3e9SDon Brace 		*map_index %= le16_to_cpu(map->data_disks_per_row);
44176b80b18fSScott Teel 		return;
44186b80b18fSScott Teel 	}
44196b80b18fSScott Teel 	do {
44206b80b18fSScott Teel 		/* determine mirror group that *map_index indicates */
44212b08b3e9SDon Brace 		*current_group = *map_index /
44222b08b3e9SDon Brace 			le16_to_cpu(map->data_disks_per_row);
44236b80b18fSScott Teel 		if (offload_to_mirror == *current_group)
44246b80b18fSScott Teel 			continue;
44252b08b3e9SDon Brace 		if (*current_group < le16_to_cpu(map->layout_map_count) - 1) {
44266b80b18fSScott Teel 			/* select map index from next group */
44272b08b3e9SDon Brace 			*map_index += le16_to_cpu(map->data_disks_per_row);
44286b80b18fSScott Teel 			(*current_group)++;
44296b80b18fSScott Teel 		} else {
44306b80b18fSScott Teel 			/* select map index from first group */
44312b08b3e9SDon Brace 			*map_index %= le16_to_cpu(map->data_disks_per_row);
44326b80b18fSScott Teel 			*current_group = 0;
44336b80b18fSScott Teel 		}
44346b80b18fSScott Teel 	} while (offload_to_mirror != *current_group);
44356b80b18fSScott Teel }
44366b80b18fSScott Teel 
4437283b4a9bSStephen M. Cameron /*
4438283b4a9bSStephen M. Cameron  * Attempt to perform offload RAID mapping for a logical volume I/O.
4439283b4a9bSStephen M. Cameron  */
4440283b4a9bSStephen M. Cameron static int hpsa_scsi_ioaccel_raid_map(struct ctlr_info *h,
4441283b4a9bSStephen M. Cameron 	struct CommandList *c)
4442283b4a9bSStephen M. Cameron {
4443283b4a9bSStephen M. Cameron 	struct scsi_cmnd *cmd = c->scsi_cmd;
4444283b4a9bSStephen M. Cameron 	struct hpsa_scsi_dev_t *dev = cmd->device->hostdata;
4445283b4a9bSStephen M. Cameron 	struct raid_map_data *map = &dev->raid_map;
4446283b4a9bSStephen M. Cameron 	struct raid_map_disk_data *dd = &map->data[0];
4447283b4a9bSStephen M. Cameron 	int is_write = 0;
4448283b4a9bSStephen M. Cameron 	u32 map_index;
4449283b4a9bSStephen M. Cameron 	u64 first_block, last_block;
4450283b4a9bSStephen M. Cameron 	u32 block_cnt;
4451283b4a9bSStephen M. Cameron 	u32 blocks_per_row;
4452283b4a9bSStephen M. Cameron 	u64 first_row, last_row;
4453283b4a9bSStephen M. Cameron 	u32 first_row_offset, last_row_offset;
4454283b4a9bSStephen M. Cameron 	u32 first_column, last_column;
44556b80b18fSScott Teel 	u64 r0_first_row, r0_last_row;
44566b80b18fSScott Teel 	u32 r5or6_blocks_per_row;
44576b80b18fSScott Teel 	u64 r5or6_first_row, r5or6_last_row;
44586b80b18fSScott Teel 	u32 r5or6_first_row_offset, r5or6_last_row_offset;
44596b80b18fSScott Teel 	u32 r5or6_first_column, r5or6_last_column;
44606b80b18fSScott Teel 	u32 total_disks_per_row;
44616b80b18fSScott Teel 	u32 stripesize;
44626b80b18fSScott Teel 	u32 first_group, last_group, current_group;
4463283b4a9bSStephen M. Cameron 	u32 map_row;
4464283b4a9bSStephen M. Cameron 	u32 disk_handle;
4465283b4a9bSStephen M. Cameron 	u64 disk_block;
4466283b4a9bSStephen M. Cameron 	u32 disk_block_cnt;
4467283b4a9bSStephen M. Cameron 	u8 cdb[16];
4468283b4a9bSStephen M. Cameron 	u8 cdb_len;
44692b08b3e9SDon Brace 	u16 strip_size;
4470283b4a9bSStephen M. Cameron #if BITS_PER_LONG == 32
4471283b4a9bSStephen M. Cameron 	u64 tmpdiv;
4472283b4a9bSStephen M. Cameron #endif
44736b80b18fSScott Teel 	int offload_to_mirror;
4474283b4a9bSStephen M. Cameron 
4475283b4a9bSStephen M. Cameron 	/* check for valid opcode, get LBA and block count */
4476283b4a9bSStephen M. Cameron 	switch (cmd->cmnd[0]) {
4477283b4a9bSStephen M. Cameron 	case WRITE_6:
4478283b4a9bSStephen M. Cameron 		is_write = 1;
4479283b4a9bSStephen M. Cameron 	case READ_6:
4480c8a6c9a6SDon Brace 		first_block = get_unaligned_be16(&cmd->cmnd[2]);
4481283b4a9bSStephen M. Cameron 		block_cnt = cmd->cmnd[4];
44823fa89a04SStephen M. Cameron 		if (block_cnt == 0)
44833fa89a04SStephen M. Cameron 			block_cnt = 256;
4484283b4a9bSStephen M. Cameron 		break;
4485283b4a9bSStephen M. Cameron 	case WRITE_10:
4486283b4a9bSStephen M. Cameron 		is_write = 1;
4487283b4a9bSStephen M. Cameron 	case READ_10:
4488283b4a9bSStephen M. Cameron 		first_block =
4489283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[2]) << 24) |
4490283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[3]) << 16) |
4491283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[4]) << 8) |
4492283b4a9bSStephen M. Cameron 			cmd->cmnd[5];
4493283b4a9bSStephen M. Cameron 		block_cnt =
4494283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[7]) << 8) |
4495283b4a9bSStephen M. Cameron 			cmd->cmnd[8];
4496283b4a9bSStephen M. Cameron 		break;
4497283b4a9bSStephen M. Cameron 	case WRITE_12:
4498283b4a9bSStephen M. Cameron 		is_write = 1;
4499283b4a9bSStephen M. Cameron 	case READ_12:
4500283b4a9bSStephen M. Cameron 		first_block =
4501283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[2]) << 24) |
4502283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[3]) << 16) |
4503283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[4]) << 8) |
4504283b4a9bSStephen M. Cameron 			cmd->cmnd[5];
4505283b4a9bSStephen M. Cameron 		block_cnt =
4506283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[6]) << 24) |
4507283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[7]) << 16) |
4508283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[8]) << 8) |
4509283b4a9bSStephen M. Cameron 		cmd->cmnd[9];
4510283b4a9bSStephen M. Cameron 		break;
4511283b4a9bSStephen M. Cameron 	case WRITE_16:
4512283b4a9bSStephen M. Cameron 		is_write = 1;
4513283b4a9bSStephen M. Cameron 	case READ_16:
4514283b4a9bSStephen M. Cameron 		first_block =
4515283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[2]) << 56) |
4516283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[3]) << 48) |
4517283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[4]) << 40) |
4518283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[5]) << 32) |
4519283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[6]) << 24) |
4520283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[7]) << 16) |
4521283b4a9bSStephen M. Cameron 			(((u64) cmd->cmnd[8]) << 8) |
4522283b4a9bSStephen M. Cameron 			cmd->cmnd[9];
4523283b4a9bSStephen M. Cameron 		block_cnt =
4524283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[10]) << 24) |
4525283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[11]) << 16) |
4526283b4a9bSStephen M. Cameron 			(((u32) cmd->cmnd[12]) << 8) |
4527283b4a9bSStephen M. Cameron 			cmd->cmnd[13];
4528283b4a9bSStephen M. Cameron 		break;
4529283b4a9bSStephen M. Cameron 	default:
4530283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE; /* process via normal I/O path */
4531283b4a9bSStephen M. Cameron 	}
4532283b4a9bSStephen M. Cameron 	last_block = first_block + block_cnt - 1;
4533283b4a9bSStephen M. Cameron 
4534283b4a9bSStephen M. Cameron 	/* check for write to non-RAID-0 */
4535283b4a9bSStephen M. Cameron 	if (is_write && dev->raid_level != 0)
4536283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
4537283b4a9bSStephen M. Cameron 
4538283b4a9bSStephen M. Cameron 	/* check for invalid block or wraparound */
45392b08b3e9SDon Brace 	if (last_block >= le64_to_cpu(map->volume_blk_cnt) ||
45402b08b3e9SDon Brace 		last_block < first_block)
4541283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
4542283b4a9bSStephen M. Cameron 
4543283b4a9bSStephen M. Cameron 	/* calculate stripe information for the request */
45442b08b3e9SDon Brace 	blocks_per_row = le16_to_cpu(map->data_disks_per_row) *
45452b08b3e9SDon Brace 				le16_to_cpu(map->strip_size);
45462b08b3e9SDon Brace 	strip_size = le16_to_cpu(map->strip_size);
4547283b4a9bSStephen M. Cameron #if BITS_PER_LONG == 32
4548283b4a9bSStephen M. Cameron 	tmpdiv = first_block;
4549283b4a9bSStephen M. Cameron 	(void) do_div(tmpdiv, blocks_per_row);
4550283b4a9bSStephen M. Cameron 	first_row = tmpdiv;
4551283b4a9bSStephen M. Cameron 	tmpdiv = last_block;
4552283b4a9bSStephen M. Cameron 	(void) do_div(tmpdiv, blocks_per_row);
4553283b4a9bSStephen M. Cameron 	last_row = tmpdiv;
4554283b4a9bSStephen M. Cameron 	first_row_offset = (u32) (first_block - (first_row * blocks_per_row));
4555283b4a9bSStephen M. Cameron 	last_row_offset = (u32) (last_block - (last_row * blocks_per_row));
4556283b4a9bSStephen M. Cameron 	tmpdiv = first_row_offset;
45572b08b3e9SDon Brace 	(void) do_div(tmpdiv, strip_size);
4558283b4a9bSStephen M. Cameron 	first_column = tmpdiv;
4559283b4a9bSStephen M. Cameron 	tmpdiv = last_row_offset;
45602b08b3e9SDon Brace 	(void) do_div(tmpdiv, strip_size);
4561283b4a9bSStephen M. Cameron 	last_column = tmpdiv;
4562283b4a9bSStephen M. Cameron #else
4563283b4a9bSStephen M. Cameron 	first_row = first_block / blocks_per_row;
4564283b4a9bSStephen M. Cameron 	last_row = last_block / blocks_per_row;
4565283b4a9bSStephen M. Cameron 	first_row_offset = (u32) (first_block - (first_row * blocks_per_row));
4566283b4a9bSStephen M. Cameron 	last_row_offset = (u32) (last_block - (last_row * blocks_per_row));
45672b08b3e9SDon Brace 	first_column = first_row_offset / strip_size;
45682b08b3e9SDon Brace 	last_column = last_row_offset / strip_size;
4569283b4a9bSStephen M. Cameron #endif
4570283b4a9bSStephen M. Cameron 
4571283b4a9bSStephen M. Cameron 	/* if this isn't a single row/column then give to the controller */
4572283b4a9bSStephen M. Cameron 	if ((first_row != last_row) || (first_column != last_column))
4573283b4a9bSStephen M. Cameron 		return IO_ACCEL_INELIGIBLE;
4574283b4a9bSStephen M. Cameron 
4575283b4a9bSStephen M. Cameron 	/* proceeding with driver mapping */
45762b08b3e9SDon Brace 	total_disks_per_row = le16_to_cpu(map->data_disks_per_row) +
45772b08b3e9SDon Brace 				le16_to_cpu(map->metadata_disks_per_row);
4578283b4a9bSStephen M. Cameron 	map_row = ((u32)(first_row >> map->parity_rotation_shift)) %
45792b08b3e9SDon Brace 				le16_to_cpu(map->row_cnt);
45806b80b18fSScott Teel 	map_index = (map_row * total_disks_per_row) + first_column;
45816b80b18fSScott Teel 
45826b80b18fSScott Teel 	switch (dev->raid_level) {
45836b80b18fSScott Teel 	case HPSA_RAID_0:
45846b80b18fSScott Teel 		break; /* nothing special to do */
45856b80b18fSScott Teel 	case HPSA_RAID_1:
45866b80b18fSScott Teel 		/* Handles load balance across RAID 1 members.
45876b80b18fSScott Teel 		 * (2-drive R1 and R10 with even # of drives.)
45886b80b18fSScott Teel 		 * Appropriate for SSDs, not optimal for HDDs
4589283b4a9bSStephen M. Cameron 		 */
45902b08b3e9SDon Brace 		BUG_ON(le16_to_cpu(map->layout_map_count) != 2);
4591283b4a9bSStephen M. Cameron 		if (dev->offload_to_mirror)
45922b08b3e9SDon Brace 			map_index += le16_to_cpu(map->data_disks_per_row);
4593283b4a9bSStephen M. Cameron 		dev->offload_to_mirror = !dev->offload_to_mirror;
45946b80b18fSScott Teel 		break;
45956b80b18fSScott Teel 	case HPSA_RAID_ADM:
45966b80b18fSScott Teel 		/* Handles N-way mirrors  (R1-ADM)
45976b80b18fSScott Teel 		 * and R10 with # of drives divisible by 3.)
45986b80b18fSScott Teel 		 */
45992b08b3e9SDon Brace 		BUG_ON(le16_to_cpu(map->layout_map_count) != 3);
46006b80b18fSScott Teel 
46016b80b18fSScott Teel 		offload_to_mirror = dev->offload_to_mirror;
46026b80b18fSScott Teel 		raid_map_helper(map, offload_to_mirror,
46036b80b18fSScott Teel 				&map_index, &current_group);
46046b80b18fSScott Teel 		/* set mirror group to use next time */
46056b80b18fSScott Teel 		offload_to_mirror =
46062b08b3e9SDon Brace 			(offload_to_mirror >=
46072b08b3e9SDon Brace 			le16_to_cpu(map->layout_map_count) - 1)
46086b80b18fSScott Teel 			? 0 : offload_to_mirror + 1;
46096b80b18fSScott Teel 		dev->offload_to_mirror = offload_to_mirror;
46106b80b18fSScott Teel 		/* Avoid direct use of dev->offload_to_mirror within this
46116b80b18fSScott Teel 		 * function since multiple threads might simultaneously
46126b80b18fSScott Teel 		 * increment it beyond the range of dev->layout_map_count -1.
46136b80b18fSScott Teel 		 */
46146b80b18fSScott Teel 		break;
46156b80b18fSScott Teel 	case HPSA_RAID_5:
46166b80b18fSScott Teel 	case HPSA_RAID_6:
46172b08b3e9SDon Brace 		if (le16_to_cpu(map->layout_map_count) <= 1)
46186b80b18fSScott Teel 			break;
46196b80b18fSScott Teel 
46206b80b18fSScott Teel 		/* Verify first and last block are in same RAID group */
46216b80b18fSScott Teel 		r5or6_blocks_per_row =
46222b08b3e9SDon Brace 			le16_to_cpu(map->strip_size) *
46232b08b3e9SDon Brace 			le16_to_cpu(map->data_disks_per_row);
46246b80b18fSScott Teel 		BUG_ON(r5or6_blocks_per_row == 0);
46252b08b3e9SDon Brace 		stripesize = r5or6_blocks_per_row *
46262b08b3e9SDon Brace 			le16_to_cpu(map->layout_map_count);
46276b80b18fSScott Teel #if BITS_PER_LONG == 32
46286b80b18fSScott Teel 		tmpdiv = first_block;
46296b80b18fSScott Teel 		first_group = do_div(tmpdiv, stripesize);
46306b80b18fSScott Teel 		tmpdiv = first_group;
46316b80b18fSScott Teel 		(void) do_div(tmpdiv, r5or6_blocks_per_row);
46326b80b18fSScott Teel 		first_group = tmpdiv;
46336b80b18fSScott Teel 		tmpdiv = last_block;
46346b80b18fSScott Teel 		last_group = do_div(tmpdiv, stripesize);
46356b80b18fSScott Teel 		tmpdiv = last_group;
46366b80b18fSScott Teel 		(void) do_div(tmpdiv, r5or6_blocks_per_row);
46376b80b18fSScott Teel 		last_group = tmpdiv;
46386b80b18fSScott Teel #else
46396b80b18fSScott Teel 		first_group = (first_block % stripesize) / r5or6_blocks_per_row;
46406b80b18fSScott Teel 		last_group = (last_block % stripesize) / r5or6_blocks_per_row;
46416b80b18fSScott Teel #endif
4642000ff7c2SStephen M. Cameron 		if (first_group != last_group)
46436b80b18fSScott Teel 			return IO_ACCEL_INELIGIBLE;
46446b80b18fSScott Teel 
46456b80b18fSScott Teel 		/* Verify request is in a single row of RAID 5/6 */
46466b80b18fSScott Teel #if BITS_PER_LONG == 32
46476b80b18fSScott Teel 		tmpdiv = first_block;
46486b80b18fSScott Teel 		(void) do_div(tmpdiv, stripesize);
46496b80b18fSScott Teel 		first_row = r5or6_first_row = r0_first_row = tmpdiv;
46506b80b18fSScott Teel 		tmpdiv = last_block;
46516b80b18fSScott Teel 		(void) do_div(tmpdiv, stripesize);
46526b80b18fSScott Teel 		r5or6_last_row = r0_last_row = tmpdiv;
46536b80b18fSScott Teel #else
46546b80b18fSScott Teel 		first_row = r5or6_first_row = r0_first_row =
46556b80b18fSScott Teel 						first_block / stripesize;
46566b80b18fSScott Teel 		r5or6_last_row = r0_last_row = last_block / stripesize;
46576b80b18fSScott Teel #endif
46586b80b18fSScott Teel 		if (r5or6_first_row != r5or6_last_row)
46596b80b18fSScott Teel 			return IO_ACCEL_INELIGIBLE;
46606b80b18fSScott Teel 
46616b80b18fSScott Teel 
46626b80b18fSScott Teel 		/* Verify request is in a single column */
46636b80b18fSScott Teel #if BITS_PER_LONG == 32
46646b80b18fSScott Teel 		tmpdiv = first_block;
46656b80b18fSScott Teel 		first_row_offset = do_div(tmpdiv, stripesize);
46666b80b18fSScott Teel 		tmpdiv = first_row_offset;
46676b80b18fSScott Teel 		first_row_offset = (u32) do_div(tmpdiv, r5or6_blocks_per_row);
46686b80b18fSScott Teel 		r5or6_first_row_offset = first_row_offset;
46696b80b18fSScott Teel 		tmpdiv = last_block;
46706b80b18fSScott Teel 		r5or6_last_row_offset = do_div(tmpdiv, stripesize);
46716b80b18fSScott Teel 		tmpdiv = r5or6_last_row_offset;
46726b80b18fSScott Teel 		r5or6_last_row_offset = do_div(tmpdiv, r5or6_blocks_per_row);
46736b80b18fSScott Teel 		tmpdiv = r5or6_first_row_offset;
46746b80b18fSScott Teel 		(void) do_div(tmpdiv, map->strip_size);
46756b80b18fSScott Teel 		first_column = r5or6_first_column = tmpdiv;
46766b80b18fSScott Teel 		tmpdiv = r5or6_last_row_offset;
46776b80b18fSScott Teel 		(void) do_div(tmpdiv, map->strip_size);
46786b80b18fSScott Teel 		r5or6_last_column = tmpdiv;
46796b80b18fSScott Teel #else
46806b80b18fSScott Teel 		first_row_offset = r5or6_first_row_offset =
46816b80b18fSScott Teel 			(u32)((first_block % stripesize) %
46826b80b18fSScott Teel 						r5or6_blocks_per_row);
46836b80b18fSScott Teel 
46846b80b18fSScott Teel 		r5or6_last_row_offset =
46856b80b18fSScott Teel 			(u32)((last_block % stripesize) %
46866b80b18fSScott Teel 						r5or6_blocks_per_row);
46876b80b18fSScott Teel 
46886b80b18fSScott Teel 		first_column = r5or6_first_column =
46892b08b3e9SDon Brace 			r5or6_first_row_offset / le16_to_cpu(map->strip_size);
46906b80b18fSScott Teel 		r5or6_last_column =
46912b08b3e9SDon Brace 			r5or6_last_row_offset / le16_to_cpu(map->strip_size);
46926b80b18fSScott Teel #endif
46936b80b18fSScott Teel 		if (r5or6_first_column != r5or6_last_column)
46946b80b18fSScott Teel 			return IO_ACCEL_INELIGIBLE;
46956b80b18fSScott Teel 
46966b80b18fSScott Teel 		/* Request is eligible */
46976b80b18fSScott Teel 		map_row = ((u32)(first_row >> map->parity_rotation_shift)) %
46982b08b3e9SDon Brace 			le16_to_cpu(map->row_cnt);
46996b80b18fSScott Teel 
47006b80b18fSScott Teel 		map_index = (first_group *
47012b08b3e9SDon Brace 			(le16_to_cpu(map->row_cnt) * total_disks_per_row)) +
47026b80b18fSScott Teel 			(map_row * total_disks_per_row) + first_column;
47036b80b18fSScott Teel 		break;
47046b80b18fSScott Teel 	default:
47056b80b18fSScott Teel 		return IO_ACCEL_INELIGIBLE;
4706283b4a9bSStephen M. Cameron 	}
47076b80b18fSScott Teel 
470807543e0cSStephen Cameron 	if (unlikely(map_index >= RAID_MAP_MAX_ENTRIES))
470907543e0cSStephen Cameron 		return IO_ACCEL_INELIGIBLE;
471007543e0cSStephen Cameron 
471103383736SDon Brace 	c->phys_disk = dev->phys_disk[map_index];
471203383736SDon Brace 
4713283b4a9bSStephen M. Cameron 	disk_handle = dd[map_index].ioaccel_handle;
47142b08b3e9SDon Brace 	disk_block = le64_to_cpu(map->disk_starting_blk) +
47152b08b3e9SDon Brace 			first_row * le16_to_cpu(map->strip_size) +
47162b08b3e9SDon Brace 			(first_row_offset - first_column *
47172b08b3e9SDon Brace 			le16_to_cpu(map->strip_size));
4718283b4a9bSStephen M. Cameron 	disk_block_cnt = block_cnt;
4719283b4a9bSStephen M. Cameron 
4720283b4a9bSStephen M. Cameron 	/* handle differing logical/physical block sizes */
4721283b4a9bSStephen M. Cameron 	if (map->phys_blk_shift) {
4722283b4a9bSStephen M. Cameron 		disk_block <<= map->phys_blk_shift;
4723283b4a9bSStephen M. Cameron 		disk_block_cnt <<= map->phys_blk_shift;
4724283b4a9bSStephen M. Cameron 	}
4725283b4a9bSStephen M. Cameron 	BUG_ON(disk_block_cnt > 0xffff);
4726283b4a9bSStephen M. Cameron 
4727283b4a9bSStephen M. Cameron 	/* build the new CDB for the physical disk I/O */
4728283b4a9bSStephen M. Cameron 	if (disk_block > 0xffffffff) {
4729283b4a9bSStephen M. Cameron 		cdb[0] = is_write ? WRITE_16 : READ_16;
4730283b4a9bSStephen M. Cameron 		cdb[1] = 0;
4731283b4a9bSStephen M. Cameron 		cdb[2] = (u8) (disk_block >> 56);
4732283b4a9bSStephen M. Cameron 		cdb[3] = (u8) (disk_block >> 48);
4733283b4a9bSStephen M. Cameron 		cdb[4] = (u8) (disk_block >> 40);
4734283b4a9bSStephen M. Cameron 		cdb[5] = (u8) (disk_block >> 32);
4735283b4a9bSStephen M. Cameron 		cdb[6] = (u8) (disk_block >> 24);
4736283b4a9bSStephen M. Cameron 		cdb[7] = (u8) (disk_block >> 16);
4737283b4a9bSStephen M. Cameron 		cdb[8] = (u8) (disk_block >> 8);
4738283b4a9bSStephen M. Cameron 		cdb[9] = (u8) (disk_block);
4739283b4a9bSStephen M. Cameron 		cdb[10] = (u8) (disk_block_cnt >> 24);
4740283b4a9bSStephen M. Cameron 		cdb[11] = (u8) (disk_block_cnt >> 16);
4741283b4a9bSStephen M. Cameron 		cdb[12] = (u8) (disk_block_cnt >> 8);
4742283b4a9bSStephen M. Cameron 		cdb[13] = (u8) (disk_block_cnt);
4743283b4a9bSStephen M. Cameron 		cdb[14] = 0;
4744283b4a9bSStephen M. Cameron 		cdb[15] = 0;
4745283b4a9bSStephen M. Cameron 		cdb_len = 16;
4746283b4a9bSStephen M. Cameron 	} else {
4747283b4a9bSStephen M. Cameron 		cdb[0] = is_write ? WRITE_10 : READ_10;
4748283b4a9bSStephen M. Cameron 		cdb[1] = 0;
4749283b4a9bSStephen M. Cameron 		cdb[2] = (u8) (disk_block >> 24);
4750283b4a9bSStephen M. Cameron 		cdb[3] = (u8) (disk_block >> 16);
4751283b4a9bSStephen M. Cameron 		cdb[4] = (u8) (disk_block >> 8);
4752283b4a9bSStephen M. Cameron 		cdb[5] = (u8) (disk_block);
4753283b4a9bSStephen M. Cameron 		cdb[6] = 0;
4754283b4a9bSStephen M. Cameron 		cdb[7] = (u8) (disk_block_cnt >> 8);
4755283b4a9bSStephen M. Cameron 		cdb[8] = (u8) (disk_block_cnt);
4756283b4a9bSStephen M. Cameron 		cdb[9] = 0;
4757283b4a9bSStephen M. Cameron 		cdb_len = 10;
4758283b4a9bSStephen M. Cameron 	}
4759283b4a9bSStephen M. Cameron 	return hpsa_scsi_ioaccel_queue_command(h, c, disk_handle, cdb, cdb_len,
476003383736SDon Brace 						dev->scsi3addr,
476103383736SDon Brace 						dev->phys_disk[map_index]);
4762283b4a9bSStephen M. Cameron }
4763283b4a9bSStephen M. Cameron 
476425163bd5SWebb Scales /*
476525163bd5SWebb Scales  * Submit commands down the "normal" RAID stack path
476625163bd5SWebb Scales  * All callers to hpsa_ciss_submit must check lockup_detected
476725163bd5SWebb Scales  * beforehand, before (opt.) and after calling cmd_alloc
476825163bd5SWebb Scales  */
4769574f05d3SStephen Cameron static int hpsa_ciss_submit(struct ctlr_info *h,
4770574f05d3SStephen Cameron 	struct CommandList *c, struct scsi_cmnd *cmd,
4771574f05d3SStephen Cameron 	unsigned char scsi3addr[])
4772edd16368SStephen M. Cameron {
4773edd16368SStephen M. Cameron 	cmd->host_scribble = (unsigned char *) c;
4774edd16368SStephen M. Cameron 	c->cmd_type = CMD_SCSI;
4775edd16368SStephen M. Cameron 	c->scsi_cmd = cmd;
4776edd16368SStephen M. Cameron 	c->Header.ReplyQueue = 0;  /* unused in simple mode */
4777edd16368SStephen M. Cameron 	memcpy(&c->Header.LUN.LunAddrBytes[0], &scsi3addr[0], 8);
4778f2405db8SDon Brace 	c->Header.tag = cpu_to_le64((c->cmdindex << DIRECT_LOOKUP_SHIFT));
4779edd16368SStephen M. Cameron 
4780edd16368SStephen M. Cameron 	/* Fill in the request block... */
4781edd16368SStephen M. Cameron 
4782edd16368SStephen M. Cameron 	c->Request.Timeout = 0;
4783edd16368SStephen M. Cameron 	BUG_ON(cmd->cmd_len > sizeof(c->Request.CDB));
4784edd16368SStephen M. Cameron 	c->Request.CDBLen = cmd->cmd_len;
4785edd16368SStephen M. Cameron 	memcpy(c->Request.CDB, cmd->cmnd, cmd->cmd_len);
4786edd16368SStephen M. Cameron 	switch (cmd->sc_data_direction) {
4787edd16368SStephen M. Cameron 	case DMA_TO_DEVICE:
4788a505b86fSStephen M. Cameron 		c->Request.type_attr_dir =
4789a505b86fSStephen M. Cameron 			TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_WRITE);
4790edd16368SStephen M. Cameron 		break;
4791edd16368SStephen M. Cameron 	case DMA_FROM_DEVICE:
4792a505b86fSStephen M. Cameron 		c->Request.type_attr_dir =
4793a505b86fSStephen M. Cameron 			TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_READ);
4794edd16368SStephen M. Cameron 		break;
4795edd16368SStephen M. Cameron 	case DMA_NONE:
4796a505b86fSStephen M. Cameron 		c->Request.type_attr_dir =
4797a505b86fSStephen M. Cameron 			TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_NONE);
4798edd16368SStephen M. Cameron 		break;
4799edd16368SStephen M. Cameron 	case DMA_BIDIRECTIONAL:
4800edd16368SStephen M. Cameron 		/* This can happen if a buggy application does a scsi passthru
4801edd16368SStephen M. Cameron 		 * and sets both inlen and outlen to non-zero. ( see
4802edd16368SStephen M. Cameron 		 * ../scsi/scsi_ioctl.c:scsi_ioctl_send_command() )
4803edd16368SStephen M. Cameron 		 */
4804edd16368SStephen M. Cameron 
4805a505b86fSStephen M. Cameron 		c->Request.type_attr_dir =
4806a505b86fSStephen M. Cameron 			TYPE_ATTR_DIR(TYPE_CMD, ATTR_SIMPLE, XFER_RSVD);
4807edd16368SStephen M. Cameron 		/* This is technically wrong, and hpsa controllers should
4808edd16368SStephen M. Cameron 		 * reject it with CMD_INVALID, which is the most correct
4809edd16368SStephen M. Cameron 		 * response, but non-fibre backends appear to let it
4810edd16368SStephen M. Cameron 		 * slide by, and give the same results as if this field
4811edd16368SStephen M. Cameron 		 * were set correctly.  Either way is acceptable for
4812edd16368SStephen M. Cameron 		 * our purposes here.
4813edd16368SStephen M. Cameron 		 */
4814edd16368SStephen M. Cameron 
4815edd16368SStephen M. Cameron 		break;
4816edd16368SStephen M. Cameron 
4817edd16368SStephen M. Cameron 	default:
4818edd16368SStephen M. Cameron 		dev_err(&h->pdev->dev, "unknown data direction: %d\n",
4819edd16368SStephen M. Cameron 			cmd->sc_data_direction);
4820edd16368SStephen M. Cameron 		BUG();
4821edd16368SStephen M. Cameron 		break;
4822edd16368SStephen M. Cameron 	}
4823edd16368SStephen M. Cameron 
482433a2ffceSStephen M. Cameron 	if (hpsa_scatter_gather(h, c, cmd) < 0) { /* Fill SG list */
482573153fe5SWebb Scales 		hpsa_cmd_resolve_and_free(h, c);
4826edd16368SStephen M. Cameron 		return SCSI_MLQUEUE_HOST_BUSY;
4827edd16368SStephen M. Cameron 	}
4828edd16368SStephen M. Cameron 	enqueue_cmd_and_start_io(h, c);
4829edd16368SStephen M. Cameron 	/* the cmd'll come back via intr handler in complete_scsi_command()  */
4830edd16368SStephen M. Cameron 	return 0;
4831edd16368SStephen M. Cameron }
4832edd16368SStephen M. Cameron 
4833360c73bdSStephen Cameron static void hpsa_cmd_init(struct ctlr_info *h, int index,
4834360c73bdSStephen Cameron 				struct CommandList *c)
4835360c73bdSStephen Cameron {
4836360c73bdSStephen Cameron 	dma_addr_t cmd_dma_handle, err_dma_handle;
4837360c73bdSStephen Cameron 
4838360c73bdSStephen Cameron 	/* Zero out all of commandlist except the last field, refcount */
4839360c73bdSStephen Cameron 	memset(c, 0, offsetof(struct CommandList, refcount));
4840360c73bdSStephen Cameron 	c->Header.tag = cpu_to_le64((u64) (index << DIRECT_LOOKUP_SHIFT));
4841360c73bdSStephen Cameron 	cmd_dma_handle = h->cmd_pool_dhandle + index * sizeof(*c);
4842360c73bdSStephen Cameron 	c->err_info = h->errinfo_pool + index;
4843360c73bdSStephen Cameron 	memset(c->err_info, 0, sizeof(*c->err_info));
4844360c73bdSStephen Cameron 	err_dma_handle = h->errinfo_pool_dhandle
4845360c73bdSStephen Cameron 	    + index * sizeof(*c->err_info);
4846360c73bdSStephen Cameron 	c->cmdindex = index;
4847360c73bdSStephen Cameron 	c->busaddr = (u32) cmd_dma_handle;
4848360c73bdSStephen Cameron 	c->ErrDesc.Addr = cpu_to_le64((u64) err_dma_handle);
4849360c73bdSStephen Cameron 	c->ErrDesc.Len = cpu_to_le32((u32) sizeof(*c->err_info));
4850360c73bdSStephen Cameron 	c->h = h;
4851a58e7e53SWebb Scales 	c->scsi_cmd = SCSI_CMD_IDLE;
4852360c73bdSStephen Cameron }
4853360c73bdSStephen Cameron 
4854360c73bdSStephen Cameron static void hpsa_preinitialize_commands(struct ctlr_info *h)
4855360c73bdSStephen Cameron {
4856360c73bdSStephen Cameron 	int i;
4857360c73bdSStephen Cameron 
4858360c73bdSStephen Cameron 	for (i = 0; i < h->nr_cmds; i++) {
4859360c73bdSStephen Cameron 		struct CommandList *c = h->cmd_pool + i;
4860360c73bdSStephen Cameron 
4861360c73bdSStephen Cameron 		hpsa_cmd_init(h, i, c);
4862360c73bdSStephen Cameron 		atomic_set(&c->refcount, 0);
4863360c73bdSStephen Cameron 	}
4864360c73bdSStephen Cameron }
4865360c73bdSStephen Cameron 
4866360c73bdSStephen Cameron static inline void hpsa_cmd_partial_init(struct ctlr_info *h, int index,
4867360c73bdSStephen Cameron 				struct CommandList *c)
4868360c73bdSStephen Cameron {
4869360c73bdSStephen Cameron 	dma_addr_t cmd_dma_handle = h->cmd_pool_dhandle + index * sizeof(*c);
4870360c73bdSStephen Cameron 
487173153fe5SWebb Scales 	BUG_ON(c->cmdindex != index);
487273153fe5SWebb Scales 
4873360c73bdSStephen Cameron 	memset(c->Request.CDB, 0, sizeof(c->Request.CDB));
4874360c73bdSStephen Cameron 	memset(c->err_info, 0, sizeof(*c->err_info));
4875360c73bdSStephen Cameron 	c->busaddr = (u32) cmd_dma_handle;
4876360c73bdSStephen Cameron }
4877360c73bdSStephen Cameron 
4878592a0ad5SWebb Scales static int hpsa_ioaccel_submit(struct ctlr_info *h,
4879592a0ad5SWebb Scales 		struct CommandList *c, struct scsi_cmnd *cmd,
4880592a0ad5SWebb Scales 		unsigned char *scsi3addr)
4881592a0ad5SWebb Scales {
4882592a0ad5SWebb Scales 	struct hpsa_scsi_dev_t *dev = cmd->device->hostdata;
4883592a0ad5SWebb Scales 	int rc = IO_ACCEL_INELIGIBLE;
4884592a0ad5SWebb Scales 
4885592a0ad5SWebb Scales 	cmd->host_scribble = (unsigned char *) c;
4886592a0ad5SWebb Scales 
4887592a0ad5SWebb Scales 	if (dev->offload_enabled) {
4888592a0ad5SWebb Scales 		hpsa_cmd_init(h, c->cmdindex, c);
4889592a0ad5SWebb Scales 		c->cmd_type = CMD_SCSI;
4890592a0ad5SWebb Scales 		c->scsi_cmd = cmd;
4891592a0ad5SWebb Scales 		rc = hpsa_scsi_ioaccel_raid_map(h, c);
4892592a0ad5SWebb Scales 		if (rc < 0)     /* scsi_dma_map failed. */
4893592a0ad5SWebb Scales 			rc = SCSI_MLQUEUE_HOST_BUSY;
4894a3144e0bSJoe Handzik 	} else if (dev->hba_ioaccel_enabled) {
4895592a0ad5SWebb Scales 		hpsa_cmd_init(h, c->cmdindex, c);
4896592a0ad5SWebb Scales 		c->cmd_type = CMD_SCSI;
4897592a0ad5SWebb Scales 		c->scsi_cmd = cmd;
4898592a0ad5SWebb Scales 		rc = hpsa_scsi_ioaccel_direct_map(h, c);
4899592a0ad5SWebb Scales 		if (rc < 0)     /* scsi_dma_map failed. */
4900592a0ad5SWebb Scales 			rc = SCSI_MLQUEUE_HOST_BUSY;
4901592a0ad5SWebb Scales 	}
4902592a0ad5SWebb Scales 	return rc;
4903592a0ad5SWebb Scales }
4904592a0ad5SWebb Scales 
4905080ef1ccSDon Brace static void hpsa_command_resubmit_worker(struct work_struct *work)
4906080ef1ccSDon Brace {
4907080ef1ccSDon Brace 	struct scsi_cmnd *cmd;
4908080ef1ccSDon Brace 	struct hpsa_scsi_dev_t *dev;
49098a0ff92cSWebb Scales 	struct CommandList *c = container_of(work, struct CommandList, work);
4910080ef1ccSDon Brace 
4911080ef1ccSDon Brace 	cmd = c->scsi_cmd;
4912080ef1ccSDon Brace 	dev = cmd->device->hostdata;
4913080ef1ccSDon Brace 	if (!dev) {
4914080ef1ccSDon Brace 		cmd->result = DID_NO_CONNECT << 16;
49158a0ff92cSWebb Scales 		return hpsa_cmd_free_and_done(c->h, c, cmd);
4916080ef1ccSDon Brace 	}
4917d604f533SWebb Scales 	if (c->reset_pending)
4918d604f533SWebb Scales 		return hpsa_cmd_resolve_and_free(c->h, c);
4919a58e7e53SWebb Scales 	if (c->abort_pending)
4920a58e7e53SWebb Scales 		return hpsa_cmd_abort_and_free(c->h, c, cmd);
4921592a0ad5SWebb Scales 	if (c->cmd_type == CMD_IOACCEL2) {
4922592a0ad5SWebb Scales 		struct ctlr_info *h = c->h;
4923592a0ad5SWebb Scales 		struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex];
4924592a0ad5SWebb Scales 		int rc;
4925592a0ad5SWebb Scales 
4926592a0ad5SWebb Scales 		if (c2->error_data.serv_response ==
4927592a0ad5SWebb Scales 				IOACCEL2_STATUS_SR_TASK_COMP_SET_FULL) {
4928592a0ad5SWebb Scales 			rc = hpsa_ioaccel_submit(h, c, cmd, dev->scsi3addr);
4929592a0ad5SWebb Scales 			if (rc == 0)
4930592a0ad5SWebb Scales 				return;
4931592a0ad5SWebb Scales 			if (rc == SCSI_MLQUEUE_HOST_BUSY) {
4932592a0ad5SWebb Scales 				/*
4933592a0ad5SWebb Scales 				 * If we get here, it means dma mapping failed.
4934592a0ad5SWebb Scales 				 * Try again via scsi mid layer, which will
4935592a0ad5SWebb Scales 				 * then get SCSI_MLQUEUE_HOST_BUSY.
4936592a0ad5SWebb Scales 				 */
4937592a0ad5SWebb Scales 				cmd->result = DID_IMM_RETRY << 16;
49388a0ff92cSWebb Scales 				return hpsa_cmd_free_and_done(h, c, cmd);
4939592a0ad5SWebb Scales 			}
4940592a0ad5SWebb Scales 			/* else, fall thru and resubmit down CISS path */
4941592a0ad5SWebb Scales 		}
4942592a0ad5SWebb Scales 	}
4943360c73bdSStephen Cameron 	hpsa_cmd_partial_init(c->h, c->cmdindex, c);
4944080ef1ccSDon Brace 	if (hpsa_ciss_submit(c->h, c, cmd, dev->scsi3addr)) {
4945080ef1ccSDon Brace 		/*
4946080ef1ccSDon Brace 		 * If we get here, it means dma mapping failed. Try
4947080ef1ccSDon Brace 		 * again via scsi mid layer, which will then get
4948080ef1ccSDon Brace 		 * SCSI_MLQUEUE_HOST_BUSY.
4949592a0ad5SWebb Scales 		 *
4950592a0ad5SWebb Scales 		 * hpsa_ciss_submit will have already freed c
4951592a0ad5SWebb Scales 		 * if it encountered a dma mapping failure.
4952080ef1ccSDon Brace 		 */
4953080ef1ccSDon Brace 		cmd->result = DID_IMM_RETRY << 16;
4954080ef1ccSDon Brace 		cmd->scsi_done(cmd);
4955080ef1ccSDon Brace 	}
4956080ef1ccSDon Brace }
4957080ef1ccSDon Brace 
4958574f05d3SStephen Cameron /* Running in struct Scsi_Host->host_lock less mode */
4959574f05d3SStephen Cameron static int hpsa_scsi_queue_command(struct Scsi_Host *sh, struct scsi_cmnd *cmd)
4960574f05d3SStephen Cameron {
4961574f05d3SStephen Cameron 	struct ctlr_info *h;
4962574f05d3SStephen Cameron 	struct hpsa_scsi_dev_t *dev;
4963574f05d3SStephen Cameron 	unsigned char scsi3addr[8];
4964574f05d3SStephen Cameron 	struct CommandList *c;
4965574f05d3SStephen Cameron 	int rc = 0;
4966574f05d3SStephen Cameron 
4967574f05d3SStephen Cameron 	/* Get the ptr to our adapter structure out of cmd->host. */
4968574f05d3SStephen Cameron 	h = sdev_to_hba(cmd->device);
496973153fe5SWebb Scales 
497073153fe5SWebb Scales 	BUG_ON(cmd->request->tag < 0);
497173153fe5SWebb Scales 
4972574f05d3SStephen Cameron 	dev = cmd->device->hostdata;
4973574f05d3SStephen Cameron 	if (!dev) {
4974574f05d3SStephen Cameron 		cmd->result = DID_NO_CONNECT << 16;
4975574f05d3SStephen Cameron 		cmd->scsi_done(cmd);
4976574f05d3SStephen Cameron 		return 0;
4977574f05d3SStephen Cameron 	}
497873153fe5SWebb Scales 
4979574f05d3SStephen Cameron 	memcpy(scsi3addr, dev->scsi3addr, sizeof(scsi3addr));
4980574f05d3SStephen Cameron 
4981574f05d3SStephen Cameron 	if (unlikely(lockup_detected(h))) {
498225163bd5SWebb Scales 		cmd->result = DID_NO_CONNECT << 16;
4983574f05d3SStephen Cameron 		cmd->scsi_done(cmd);
4984574f05d3SStephen Cameron 		return 0;
4985574f05d3SStephen Cameron 	}
498673153fe5SWebb Scales 	c = cmd_tagged_alloc(h, cmd);
4987574f05d3SStephen Cameron 
4988407863cbSStephen Cameron 	/*
4989407863cbSStephen Cameron 	 * Call alternate submit routine for I/O accelerated commands.
4990574f05d3SStephen Cameron 	 * Retries always go down the normal I/O path.
4991574f05d3SStephen Cameron 	 */
4992574f05d3SStephen Cameron 	if (likely(cmd->retries == 0 &&
4993574f05d3SStephen Cameron 		cmd->request->cmd_type == REQ_TYPE_FS &&
4994574f05d3SStephen Cameron 		h->acciopath_status)) {
4995592a0ad5SWebb Scales 		rc = hpsa_ioaccel_submit(h, c, cmd, scsi3addr);
4996574f05d3SStephen Cameron 		if (rc == 0)
4997592a0ad5SWebb Scales 			return 0;
4998592a0ad5SWebb Scales 		if (rc == SCSI_MLQUEUE_HOST_BUSY) {
499973153fe5SWebb Scales 			hpsa_cmd_resolve_and_free(h, c);
5000574f05d3SStephen Cameron 			return SCSI_MLQUEUE_HOST_BUSY;
5001574f05d3SStephen Cameron 		}
5002574f05d3SStephen Cameron 	}
5003574f05d3SStephen Cameron 	return hpsa_ciss_submit(h, c, cmd, scsi3addr);
5004574f05d3SStephen Cameron }
5005574f05d3SStephen Cameron 
50068ebc9248SWebb Scales static void hpsa_scan_complete(struct ctlr_info *h)
50075f389360SStephen M. Cameron {
50085f389360SStephen M. Cameron 	unsigned long flags;
50095f389360SStephen M. Cameron 
50105f389360SStephen M. Cameron 	spin_lock_irqsave(&h->scan_lock, flags);
50115f389360SStephen M. Cameron 	h->scan_finished = 1;
50125f389360SStephen M. Cameron 	wake_up_all(&h->scan_wait_queue);
50135f389360SStephen M. Cameron 	spin_unlock_irqrestore(&h->scan_lock, flags);
50145f389360SStephen M. Cameron }
50155f389360SStephen M. Cameron 
5016a08a8471SStephen M. Cameron static void hpsa_scan_start(struct Scsi_Host *sh)
5017a08a8471SStephen M. Cameron {
5018a08a8471SStephen M. Cameron 	struct ctlr_info *h = shost_to_hba(sh);
5019a08a8471SStephen M. Cameron 	unsigned long flags;
5020a08a8471SStephen M. Cameron 
50218ebc9248SWebb Scales 	/*
50228ebc9248SWebb Scales 	 * Don't let rescans be initiated on a controller known to be locked
50238ebc9248SWebb Scales 	 * up.  If the controller locks up *during* a rescan, that thread is
50248ebc9248SWebb Scales 	 * probably hosed, but at least we can prevent new rescan threads from
50258ebc9248SWebb Scales 	 * piling up on a locked up controller.
50268ebc9248SWebb Scales 	 */
50278ebc9248SWebb Scales 	if (unlikely(lockup_detected(h)))
50288ebc9248SWebb Scales 		return hpsa_scan_complete(h);
50295f389360SStephen M. Cameron 
5030a08a8471SStephen M. Cameron 	/* wait until any scan already in progress is finished. */
5031a08a8471SStephen M. Cameron 	while (1) {
5032a08a8471SStephen M. Cameron 		spin_lock_irqsave(&h->scan_lock, flags);
5033a08a8471SStephen M. Cameron 		if (h->scan_finished)
5034a08a8471SStephen M. Cameron 			break;
5035a08a8471SStephen M. Cameron 		spin_unlock_irqrestore(&h->scan_lock, flags);
5036a08a8471SStephen M. Cameron 		wait_event(h->scan_wait_queue, h->scan_finished);
5037a08a8471SStephen M. Cameron 		/* Note: We don't need to worry about a race between this
5038a08a8471SStephen M. Cameron 		 * thread and driver unload because the midlayer will
5039a08a8471SStephen M. Cameron 		 * have incremented the reference count, so unload won't
5040a08a8471SStephen M. Cameron 		 * happen if we're in here.
5041a08a8471SStephen M. Cameron 		 */
5042a08a8471SStephen M. Cameron 	}
5043a08a8471SStephen M. Cameron 	h->scan_finished = 0; /* mark scan as in progress */
5044a08a8471SStephen M. Cameron 	spin_unlock_irqrestore(&h->scan_lock, flags);
5045a08a8471SStephen M. Cameron 
50468ebc9248SWebb Scales 	if (unlikely(lockup_detected(h)))
50478ebc9248SWebb Scales 		return hpsa_scan_complete(h);
50485f389360SStephen M. Cameron 
50498aa60681SDon Brace 	hpsa_update_scsi_devices(h);
5050a08a8471SStephen M. Cameron 
50518ebc9248SWebb Scales 	hpsa_scan_complete(h);
5052a08a8471SStephen M. Cameron }
5053a08a8471SStephen M. Cameron 
50547c0a0229SDon Brace static int hpsa_change_queue_depth(struct scsi_device *sdev, int qdepth)
50557c0a0229SDon Brace {
505603383736SDon Brace 	struct hpsa_scsi_dev_t *logical_drive = sdev->hostdata;
505703383736SDon Brace 
505803383736SDon Brace 	if (!logical_drive)
505903383736SDon Brace 		return -ENODEV;
50607c0a0229SDon Brace 
50617c0a0229SDon Brace 	if (qdepth < 1)
50627c0a0229SDon Brace 		qdepth = 1;
506303383736SDon Brace 	else if (qdepth > logical_drive->queue_depth)
506403383736SDon Brace 		qdepth = logical_drive->queue_depth;
506503383736SDon Brace 
506603383736SDon Brace 	return scsi_change_queue_depth(sdev, qdepth);
50677c0a0229SDon Brace }
50687c0a0229SDon Brace 
5069a08a8471SStephen M. Cameron static int hpsa_scan_finished(struct Scsi_Host *sh,
5070a08a8471SStephen M. Cameron 	unsigned long elapsed_time)
5071a08a8471SStephen M. Cameron {
5072a08a8471SStephen M. Cameron 	struct ctlr_info *h = shost_to_hba(sh);
5073a08a8471SStephen M. Cameron 	unsigned long flags;
5074a08a8471SStephen M. Cameron 	int finished;
5075a08a8471SStephen M. Cameron 
5076a08a8471SStephen M. Cameron 	spin_lock_irqsave(&h->scan_lock, flags);
5077a08a8471SStephen M. Cameron 	finished = h->scan_finished;
5078a08a8471SStephen M. Cameron 	spin_unlock_irqrestore(&h->scan_lock, flags);
5079a08a8471SStephen M. Cameron 	return finished;
5080a08a8471SStephen M. Cameron }
5081a08a8471SStephen M. Cameron 
50822946e82bSRobert Elliott static int hpsa_scsi_host_alloc(struct ctlr_info *h)
5083edd16368SStephen M. Cameron {
5084b705690dSStephen M. Cameron 	struct Scsi_Host *sh;
5085b705690dSStephen M. Cameron 	int error;
5086edd16368SStephen M. Cameron 
5087b705690dSStephen M. Cameron 	sh = scsi_host_alloc(&hpsa_driver_template, sizeof(h));
50882946e82bSRobert Elliott 	if (sh == NULL) {
50892946e82bSRobert Elliott 		dev_err(&h->pdev->dev, "scsi_host_alloc failed\n");
50902946e82bSRobert Elliott 		return -ENOMEM;
50912946e82bSRobert Elliott 	}
5092b705690dSStephen M. Cameron 
5093b705690dSStephen M. Cameron 	sh->io_port = 0;
5094b705690dSStephen M. Cameron 	sh->n_io_port = 0;
5095b705690dSStephen M. Cameron 	sh->this_id = -1;
5096b705690dSStephen M. Cameron 	sh->max_channel = 3;
5097b705690dSStephen M. Cameron 	sh->max_cmd_len = MAX_COMMAND_SIZE;
5098b705690dSStephen M. Cameron 	sh->max_lun = HPSA_MAX_LUN;
5099b705690dSStephen M. Cameron 	sh->max_id = HPSA_MAX_LUN;
510041ce4c35SStephen Cameron 	sh->can_queue = h->nr_cmds - HPSA_NRESERVED_CMDS;
5101d54c5c24SStephen Cameron 	sh->cmd_per_lun = sh->can_queue;
5102b705690dSStephen M. Cameron 	sh->sg_tablesize = h->maxsgentries;
5103b705690dSStephen M. Cameron 	sh->hostdata[0] = (unsigned long) h;
5104b705690dSStephen M. Cameron 	sh->irq = h->intr[h->intr_mode];
5105b705690dSStephen M. Cameron 	sh->unique_id = sh->irq;
510673153fe5SWebb Scales 	error = scsi_init_shared_tag_map(sh, sh->can_queue);
510773153fe5SWebb Scales 	if (error) {
510873153fe5SWebb Scales 		dev_err(&h->pdev->dev,
510973153fe5SWebb Scales 			"%s: scsi_init_shared_tag_map failed for controller %d\n",
511073153fe5SWebb Scales 			__func__, h->ctlr);
5111b705690dSStephen M. Cameron 			scsi_host_put(sh);
5112b705690dSStephen M. Cameron 			return error;
51132946e82bSRobert Elliott 	}
51142946e82bSRobert Elliott 	h->scsi_host = sh;
51152946e82bSRobert Elliott 	return 0;
51162946e82bSRobert Elliott }
51172946e82bSRobert Elliott 
51182946e82bSRobert Elliott static int hpsa_scsi_add_host(struct ctlr_info *h)
51192946e82bSRobert Elliott {
51202946e82bSRobert Elliott 	int rv;
51212946e82bSRobert Elliott 
51222946e82bSRobert Elliott 	rv = scsi_add_host(h->scsi_host, &h->pdev->dev);
51232946e82bSRobert Elliott 	if (rv) {
51242946e82bSRobert Elliott 		dev_err(&h->pdev->dev, "scsi_add_host failed\n");
51252946e82bSRobert Elliott 		return rv;
51262946e82bSRobert Elliott 	}
51272946e82bSRobert Elliott 	scsi_scan_host(h->scsi_host);
51282946e82bSRobert Elliott 	return 0;
5129edd16368SStephen M. Cameron }
5130edd16368SStephen M. Cameron 
5131b69324ffSWebb Scales /*
513273153fe5SWebb Scales  * The block layer has already gone to the trouble of picking out a unique,
513373153fe5SWebb Scales  * small-integer tag for this request.  We use an offset from that value as
513473153fe5SWebb Scales  * an index to select our command block.  (The offset allows us to reserve the
513573153fe5SWebb Scales  * low-numbered entries for our own uses.)
513673153fe5SWebb Scales  */
513773153fe5SWebb Scales static int hpsa_get_cmd_index(struct scsi_cmnd *scmd)
513873153fe5SWebb Scales {
513973153fe5SWebb Scales 	int idx = scmd->request->tag;
514073153fe5SWebb Scales 
514173153fe5SWebb Scales 	if (idx < 0)
514273153fe5SWebb Scales 		return idx;
514373153fe5SWebb Scales 
514473153fe5SWebb Scales 	/* Offset to leave space for internal cmds. */
514573153fe5SWebb Scales 	return idx += HPSA_NRESERVED_CMDS;
514673153fe5SWebb Scales }
514773153fe5SWebb Scales 
514873153fe5SWebb Scales /*
5149b69324ffSWebb Scales  * Send a TEST_UNIT_READY command to the specified LUN using the specified
5150b69324ffSWebb Scales  * reply queue; returns zero if the unit is ready, and non-zero otherwise.
5151b69324ffSWebb Scales  */
5152b69324ffSWebb Scales static int hpsa_send_test_unit_ready(struct ctlr_info *h,
5153b69324ffSWebb Scales 				struct CommandList *c, unsigned char lunaddr[],
5154b69324ffSWebb Scales 				int reply_queue)
5155edd16368SStephen M. Cameron {
51568919358eSTomas Henzl 	int rc;
5157edd16368SStephen M. Cameron 
5158a2dac136SStephen M. Cameron 	/* Send the Test Unit Ready, fill_cmd can't fail, no mapping */
5159a2dac136SStephen M. Cameron 	(void) fill_cmd(c, TEST_UNIT_READY, h,
5160a2dac136SStephen M. Cameron 			NULL, 0, 0, lunaddr, TYPE_CMD);
5161b69324ffSWebb Scales 	rc = hpsa_scsi_do_simple_cmd(h, c, reply_queue, NO_TIMEOUT);
516225163bd5SWebb Scales 	if (rc)
5163b69324ffSWebb Scales 		return rc;
5164edd16368SStephen M. Cameron 	/* no unmap needed here because no data xfer. */
5165edd16368SStephen M. Cameron 
5166b69324ffSWebb Scales 	/* Check if the unit is already ready. */
5167edd16368SStephen M. Cameron 	if (c->err_info->CommandStatus == CMD_SUCCESS)
5168b69324ffSWebb Scales 		return 0;
5169edd16368SStephen M. Cameron 
5170b69324ffSWebb Scales 	/*
5171b69324ffSWebb Scales 	 * The first command sent after reset will receive "unit attention" to
5172b69324ffSWebb Scales 	 * indicate that the LUN has been reset...this is actually what we're
5173b69324ffSWebb Scales 	 * looking for (but, success is good too).
5174b69324ffSWebb Scales 	 */
5175edd16368SStephen M. Cameron 	if (c->err_info->CommandStatus == CMD_TARGET_STATUS &&
5176edd16368SStephen M. Cameron 		c->err_info->ScsiStatus == SAM_STAT_CHECK_CONDITION &&
5177edd16368SStephen M. Cameron 			(c->err_info->SenseInfo[2] == NO_SENSE ||
5178edd16368SStephen M. Cameron 			 c->err_info->SenseInfo[2] == UNIT_ATTENTION))
5179b69324ffSWebb Scales 		return 0;
5180b69324ffSWebb Scales 
5181b69324ffSWebb Scales 	return 1;
5182b69324ffSWebb Scales }
5183b69324ffSWebb Scales 
5184b69324ffSWebb Scales /*
5185b69324ffSWebb Scales  * Wait for a TEST_UNIT_READY command to complete, retrying as necessary;
5186b69324ffSWebb Scales  * returns zero when the unit is ready, and non-zero when giving up.
5187b69324ffSWebb Scales  */
5188b69324ffSWebb Scales static int hpsa_wait_for_test_unit_ready(struct ctlr_info *h,
5189b69324ffSWebb Scales 				struct CommandList *c,
5190b69324ffSWebb Scales 				unsigned char lunaddr[], int reply_queue)
5191b69324ffSWebb Scales {
5192b69324ffSWebb Scales 	int rc;
5193b69324ffSWebb Scales 	int count = 0;
5194b69324ffSWebb Scales 	int waittime = 1; /* seconds */
5195b69324ffSWebb Scales 
5196b69324ffSWebb Scales 	/* Send test unit ready until device ready, or give up. */
5197b69324ffSWebb Scales 	for (count = 0; count < HPSA_TUR_RETRY_LIMIT; count++) {
5198b69324ffSWebb Scales 
5199b69324ffSWebb Scales 		/*
5200b69324ffSWebb Scales 		 * Wait for a bit.  do this first, because if we send
5201b69324ffSWebb Scales 		 * the TUR right away, the reset will just abort it.
5202b69324ffSWebb Scales 		 */
5203b69324ffSWebb Scales 		msleep(1000 * waittime);
5204b69324ffSWebb Scales 
5205b69324ffSWebb Scales 		rc = hpsa_send_test_unit_ready(h, c, lunaddr, reply_queue);
5206b69324ffSWebb Scales 		if (!rc)
5207edd16368SStephen M. Cameron 			break;
5208b69324ffSWebb Scales 
5209b69324ffSWebb Scales 		/* Increase wait time with each try, up to a point. */
5210b69324ffSWebb Scales 		if (waittime < HPSA_MAX_WAIT_INTERVAL_SECS)
5211b69324ffSWebb Scales 			waittime *= 2;
5212b69324ffSWebb Scales 
5213b69324ffSWebb Scales 		dev_warn(&h->pdev->dev,
5214b69324ffSWebb Scales 			 "waiting %d secs for device to become ready.\n",
5215b69324ffSWebb Scales 			 waittime);
5216b69324ffSWebb Scales 	}
5217b69324ffSWebb Scales 
5218b69324ffSWebb Scales 	return rc;
5219b69324ffSWebb Scales }
5220b69324ffSWebb Scales 
5221b69324ffSWebb Scales static int wait_for_device_to_become_ready(struct ctlr_info *h,
5222b69324ffSWebb Scales 					   unsigned char lunaddr[],
5223b69324ffSWebb Scales 					   int reply_queue)
5224b69324ffSWebb Scales {
5225b69324ffSWebb Scales 	int first_queue;
5226b69324ffSWebb Scales 	int last_queue;
5227b69324ffSWebb Scales 	int rq;
5228b69324ffSWebb Scales 	int rc = 0;
5229b69324ffSWebb Scales 	struct CommandList *c;
5230b69324ffSWebb Scales 
5231b69324ffSWebb Scales 	c = cmd_alloc(h);
5232b69324ffSWebb Scales 
5233b69324ffSWebb Scales 	/*
5234b69324ffSWebb Scales 	 * If no specific reply queue was requested, then send the TUR
5235b69324ffSWebb Scales 	 * repeatedly, requesting a reply on each reply queue; otherwise execute
5236b69324ffSWebb Scales 	 * the loop exactly once using only the specified queue.
5237b69324ffSWebb Scales 	 */
5238b69324ffSWebb Scales 	if (reply_queue == DEFAULT_REPLY_QUEUE) {
5239b69324ffSWebb Scales 		first_queue = 0;
5240b69324ffSWebb Scales 		last_queue = h->nreply_queues - 1;
5241b69324ffSWebb Scales 	} else {
5242b69324ffSWebb Scales 		first_queue = reply_queue;
5243b69324ffSWebb Scales 		last_queue = reply_queue;
5244b69324ffSWebb Scales 	}
5245b69324ffSWebb Scales 
5246b69324ffSWebb Scales 	for (rq = first_queue; rq <= last_queue; rq++) {
5247b69324ffSWebb Scales 		rc = hpsa_wait_for_test_unit_ready(h, c, lunaddr, rq);
5248b69324ffSWebb Scales 		if (rc)
5249b69324ffSWebb Scales 			break;
5250edd16368SStephen M. Cameron 	}
5251edd16368SStephen M. Cameron 
5252edd16368SStephen M. Cameron 	if (rc)
5253edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "giving up on device.\n");
5254edd16368SStephen M. Cameron 	else
5255edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "device is ready.\n");
5256edd16368SStephen M. Cameron 
525745fcb86eSStephen Cameron 	cmd_free(h, c);
5258edd16368SStephen M. Cameron 	return rc;
5259edd16368SStephen M. Cameron }
5260edd16368SStephen M. Cameron 
5261edd16368SStephen M. Cameron /* Need at least one of these error handlers to keep ../scsi/hosts.c from
5262edd16368SStephen M. Cameron  * complaining.  Doing a host- or bus-reset can't do anything good here.
5263edd16368SStephen M. Cameron  */
5264edd16368SStephen M. Cameron static int hpsa_eh_device_reset_handler(struct scsi_cmnd *scsicmd)
5265edd16368SStephen M. Cameron {
5266edd16368SStephen M. Cameron 	int rc;
5267edd16368SStephen M. Cameron 	struct ctlr_info *h;
5268edd16368SStephen M. Cameron 	struct hpsa_scsi_dev_t *dev;
52690b9b7b6eSScott Teel 	u8 reset_type;
52702dc127bbSDan Carpenter 	char msg[48];
5271edd16368SStephen M. Cameron 
5272edd16368SStephen M. Cameron 	/* find the controller to which the command to be aborted was sent */
5273edd16368SStephen M. Cameron 	h = sdev_to_hba(scsicmd->device);
5274edd16368SStephen M. Cameron 	if (h == NULL) /* paranoia */
5275edd16368SStephen M. Cameron 		return FAILED;
5276e345893bSDon Brace 
5277e345893bSDon Brace 	if (lockup_detected(h))
5278e345893bSDon Brace 		return FAILED;
5279e345893bSDon Brace 
5280edd16368SStephen M. Cameron 	dev = scsicmd->device->hostdata;
5281edd16368SStephen M. Cameron 	if (!dev) {
5282d604f533SWebb Scales 		dev_err(&h->pdev->dev, "%s: device lookup failed\n", __func__);
5283edd16368SStephen M. Cameron 		return FAILED;
5284edd16368SStephen M. Cameron 	}
528525163bd5SWebb Scales 
528625163bd5SWebb Scales 	/* if controller locked up, we can guarantee command won't complete */
528725163bd5SWebb Scales 	if (lockup_detected(h)) {
52882dc127bbSDan Carpenter 		snprintf(msg, sizeof(msg),
52892dc127bbSDan Carpenter 			 "cmd %d RESET FAILED, lockup detected",
529073153fe5SWebb Scales 			 hpsa_get_cmd_index(scsicmd));
529173153fe5SWebb Scales 		hpsa_show_dev_msg(KERN_WARNING, h, dev, msg);
529225163bd5SWebb Scales 		return FAILED;
529325163bd5SWebb Scales 	}
529425163bd5SWebb Scales 
529525163bd5SWebb Scales 	/* this reset request might be the result of a lockup; check */
529625163bd5SWebb Scales 	if (detect_controller_lockup(h)) {
52972dc127bbSDan Carpenter 		snprintf(msg, sizeof(msg),
52982dc127bbSDan Carpenter 			 "cmd %d RESET FAILED, new lockup detected",
529973153fe5SWebb Scales 			 hpsa_get_cmd_index(scsicmd));
530073153fe5SWebb Scales 		hpsa_show_dev_msg(KERN_WARNING, h, dev, msg);
530125163bd5SWebb Scales 		return FAILED;
530225163bd5SWebb Scales 	}
530325163bd5SWebb Scales 
5304d604f533SWebb Scales 	/* Do not attempt on controller */
5305d604f533SWebb Scales 	if (is_hba_lunid(dev->scsi3addr))
5306d604f533SWebb Scales 		return SUCCESS;
5307d604f533SWebb Scales 
53080b9b7b6eSScott Teel 	if (is_logical_dev_addr_mode(dev->scsi3addr))
53090b9b7b6eSScott Teel 		reset_type = HPSA_DEVICE_RESET_MSG;
53100b9b7b6eSScott Teel 	else
53110b9b7b6eSScott Teel 		reset_type = HPSA_PHYS_TARGET_RESET;
53120b9b7b6eSScott Teel 
53130b9b7b6eSScott Teel 	sprintf(msg, "resetting %s",
53140b9b7b6eSScott Teel 		reset_type == HPSA_DEVICE_RESET_MSG ? "logical " : "physical ");
53150b9b7b6eSScott Teel 	hpsa_show_dev_msg(KERN_WARNING, h, dev, msg);
531625163bd5SWebb Scales 
5317da03ded0SDon Brace 	h->reset_in_progress = 1;
5318da03ded0SDon Brace 
5319edd16368SStephen M. Cameron 	/* send a reset to the SCSI LUN which the command was sent to */
53200b9b7b6eSScott Teel 	rc = hpsa_do_reset(h, dev, dev->scsi3addr, reset_type,
532125163bd5SWebb Scales 			   DEFAULT_REPLY_QUEUE);
53220b9b7b6eSScott Teel 	sprintf(msg, "reset %s %s",
53230b9b7b6eSScott Teel 		reset_type == HPSA_DEVICE_RESET_MSG ? "logical " : "physical ",
53242dc127bbSDan Carpenter 		rc == 0 ? "completed successfully" : "failed");
5325d604f533SWebb Scales 	hpsa_show_dev_msg(KERN_WARNING, h, dev, msg);
5326da03ded0SDon Brace 	h->reset_in_progress = 0;
5327d604f533SWebb Scales 	return rc == 0 ? SUCCESS : FAILED;
5328edd16368SStephen M. Cameron }
5329edd16368SStephen M. Cameron 
53306cba3f19SStephen M. Cameron static void swizzle_abort_tag(u8 *tag)
53316cba3f19SStephen M. Cameron {
53326cba3f19SStephen M. Cameron 	u8 original_tag[8];
53336cba3f19SStephen M. Cameron 
53346cba3f19SStephen M. Cameron 	memcpy(original_tag, tag, 8);
53356cba3f19SStephen M. Cameron 	tag[0] = original_tag[3];
53366cba3f19SStephen M. Cameron 	tag[1] = original_tag[2];
53376cba3f19SStephen M. Cameron 	tag[2] = original_tag[1];
53386cba3f19SStephen M. Cameron 	tag[3] = original_tag[0];
53396cba3f19SStephen M. Cameron 	tag[4] = original_tag[7];
53406cba3f19SStephen M. Cameron 	tag[5] = original_tag[6];
53416cba3f19SStephen M. Cameron 	tag[6] = original_tag[5];
53426cba3f19SStephen M. Cameron 	tag[7] = original_tag[4];
53436cba3f19SStephen M. Cameron }
53446cba3f19SStephen M. Cameron 
534517eb87d2SScott Teel static void hpsa_get_tag(struct ctlr_info *h,
53462b08b3e9SDon Brace 	struct CommandList *c, __le32 *taglower, __le32 *tagupper)
534717eb87d2SScott Teel {
53482b08b3e9SDon Brace 	u64 tag;
534917eb87d2SScott Teel 	if (c->cmd_type == CMD_IOACCEL1) {
535017eb87d2SScott Teel 		struct io_accel1_cmd *cm1 = (struct io_accel1_cmd *)
535117eb87d2SScott Teel 			&h->ioaccel_cmd_pool[c->cmdindex];
53522b08b3e9SDon Brace 		tag = le64_to_cpu(cm1->tag);
53532b08b3e9SDon Brace 		*tagupper = cpu_to_le32(tag >> 32);
53542b08b3e9SDon Brace 		*taglower = cpu_to_le32(tag);
535554b6e9e9SScott Teel 		return;
535654b6e9e9SScott Teel 	}
535754b6e9e9SScott Teel 	if (c->cmd_type == CMD_IOACCEL2) {
535854b6e9e9SScott Teel 		struct io_accel2_cmd *cm2 = (struct io_accel2_cmd *)
535954b6e9e9SScott Teel 			&h->ioaccel2_cmd_pool[c->cmdindex];
5360dd0e19f3SScott Teel 		/* upper tag not used in ioaccel2 mode */
5361dd0e19f3SScott Teel 		memset(tagupper, 0, sizeof(*tagupper));
5362dd0e19f3SScott Teel 		*taglower = cm2->Tag;
536354b6e9e9SScott Teel 		return;
536454b6e9e9SScott Teel 	}
53652b08b3e9SDon Brace 	tag = le64_to_cpu(c->Header.tag);
53662b08b3e9SDon Brace 	*tagupper = cpu_to_le32(tag >> 32);
53672b08b3e9SDon Brace 	*taglower = cpu_to_le32(tag);
536817eb87d2SScott Teel }
536954b6e9e9SScott Teel 
537075167d2cSStephen M. Cameron static int hpsa_send_abort(struct ctlr_info *h, unsigned char *scsi3addr,
53719b5c48c2SStephen Cameron 	struct CommandList *abort, int reply_queue)
537275167d2cSStephen M. Cameron {
537375167d2cSStephen M. Cameron 	int rc = IO_OK;
537475167d2cSStephen M. Cameron 	struct CommandList *c;
537575167d2cSStephen M. Cameron 	struct ErrorInfo *ei;
53762b08b3e9SDon Brace 	__le32 tagupper, taglower;
537775167d2cSStephen M. Cameron 
537845fcb86eSStephen Cameron 	c = cmd_alloc(h);
537975167d2cSStephen M. Cameron 
5380a2dac136SStephen M. Cameron 	/* fill_cmd can't fail here, no buffer to map */
53819b5c48c2SStephen Cameron 	(void) fill_cmd(c, HPSA_ABORT_MSG, h, &abort->Header.tag,
5382a2dac136SStephen M. Cameron 		0, 0, scsi3addr, TYPE_MSG);
53839b5c48c2SStephen Cameron 	if (h->needs_abort_tags_swizzled)
53846cba3f19SStephen M. Cameron 		swizzle_abort_tag(&c->Request.CDB[4]);
538525163bd5SWebb Scales 	(void) hpsa_scsi_do_simple_cmd(h, c, reply_queue, NO_TIMEOUT);
538617eb87d2SScott Teel 	hpsa_get_tag(h, abort, &taglower, &tagupper);
538725163bd5SWebb Scales 	dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: do_simple_cmd(abort) completed.\n",
538817eb87d2SScott Teel 		__func__, tagupper, taglower);
538975167d2cSStephen M. Cameron 	/* no unmap needed here because no data xfer. */
539075167d2cSStephen M. Cameron 
539175167d2cSStephen M. Cameron 	ei = c->err_info;
539275167d2cSStephen M. Cameron 	switch (ei->CommandStatus) {
539375167d2cSStephen M. Cameron 	case CMD_SUCCESS:
539475167d2cSStephen M. Cameron 		break;
53959437ac43SStephen Cameron 	case CMD_TMF_STATUS:
53969437ac43SStephen Cameron 		rc = hpsa_evaluate_tmf_status(h, c);
53979437ac43SStephen Cameron 		break;
539875167d2cSStephen M. Cameron 	case CMD_UNABORTABLE: /* Very common, don't make noise. */
539975167d2cSStephen M. Cameron 		rc = -1;
540075167d2cSStephen M. Cameron 		break;
540175167d2cSStephen M. Cameron 	default:
540275167d2cSStephen M. Cameron 		dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: interpreting error.\n",
540317eb87d2SScott Teel 			__func__, tagupper, taglower);
5404d1e8beacSStephen M. Cameron 		hpsa_scsi_interpret_error(h, c);
540575167d2cSStephen M. Cameron 		rc = -1;
540675167d2cSStephen M. Cameron 		break;
540775167d2cSStephen M. Cameron 	}
540845fcb86eSStephen Cameron 	cmd_free(h, c);
5409dd0e19f3SScott Teel 	dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: Finished.\n",
5410dd0e19f3SScott Teel 		__func__, tagupper, taglower);
541175167d2cSStephen M. Cameron 	return rc;
541275167d2cSStephen M. Cameron }
541375167d2cSStephen M. Cameron 
54148be986ccSStephen Cameron static void setup_ioaccel2_abort_cmd(struct CommandList *c, struct ctlr_info *h,
54158be986ccSStephen Cameron 	struct CommandList *command_to_abort, int reply_queue)
54168be986ccSStephen Cameron {
54178be986ccSStephen Cameron 	struct io_accel2_cmd *c2 = &h->ioaccel2_cmd_pool[c->cmdindex];
54188be986ccSStephen Cameron 	struct hpsa_tmf_struct *ac = (struct hpsa_tmf_struct *) c2;
54198be986ccSStephen Cameron 	struct io_accel2_cmd *c2a =
54208be986ccSStephen Cameron 		&h->ioaccel2_cmd_pool[command_to_abort->cmdindex];
5421a58e7e53SWebb Scales 	struct scsi_cmnd *scmd = command_to_abort->scsi_cmd;
54228be986ccSStephen Cameron 	struct hpsa_scsi_dev_t *dev = scmd->device->hostdata;
54238be986ccSStephen Cameron 
54248be986ccSStephen Cameron 	/*
54258be986ccSStephen Cameron 	 * We're overlaying struct hpsa_tmf_struct on top of something which
54268be986ccSStephen Cameron 	 * was allocated as a struct io_accel2_cmd, so we better be sure it
54278be986ccSStephen Cameron 	 * actually fits, and doesn't overrun the error info space.
54288be986ccSStephen Cameron 	 */
54298be986ccSStephen Cameron 	BUILD_BUG_ON(sizeof(struct hpsa_tmf_struct) >
54308be986ccSStephen Cameron 			sizeof(struct io_accel2_cmd));
54318be986ccSStephen Cameron 	BUG_ON(offsetof(struct io_accel2_cmd, error_data) <
54328be986ccSStephen Cameron 			offsetof(struct hpsa_tmf_struct, error_len) +
54338be986ccSStephen Cameron 				sizeof(ac->error_len));
54348be986ccSStephen Cameron 
54358be986ccSStephen Cameron 	c->cmd_type = IOACCEL2_TMF;
5436a58e7e53SWebb Scales 	c->scsi_cmd = SCSI_CMD_BUSY;
5437a58e7e53SWebb Scales 
54388be986ccSStephen Cameron 	/* Adjust the DMA address to point to the accelerated command buffer */
54398be986ccSStephen Cameron 	c->busaddr = (u32) h->ioaccel2_cmd_pool_dhandle +
54408be986ccSStephen Cameron 				(c->cmdindex * sizeof(struct io_accel2_cmd));
54418be986ccSStephen Cameron 	BUG_ON(c->busaddr & 0x0000007F);
54428be986ccSStephen Cameron 
54438be986ccSStephen Cameron 	memset(ac, 0, sizeof(*c2)); /* yes this is correct */
54448be986ccSStephen Cameron 	ac->iu_type = IOACCEL2_IU_TMF_TYPE;
54458be986ccSStephen Cameron 	ac->reply_queue = reply_queue;
54468be986ccSStephen Cameron 	ac->tmf = IOACCEL2_TMF_ABORT;
54478be986ccSStephen Cameron 	ac->it_nexus = cpu_to_le32(dev->ioaccel_handle);
54488be986ccSStephen Cameron 	memset(ac->lun_id, 0, sizeof(ac->lun_id));
54498be986ccSStephen Cameron 	ac->tag = cpu_to_le64(c->cmdindex << DIRECT_LOOKUP_SHIFT);
54508be986ccSStephen Cameron 	ac->abort_tag = cpu_to_le64(le32_to_cpu(c2a->Tag));
54518be986ccSStephen Cameron 	ac->error_ptr = cpu_to_le64(c->busaddr +
54528be986ccSStephen Cameron 			offsetof(struct io_accel2_cmd, error_data));
54538be986ccSStephen Cameron 	ac->error_len = cpu_to_le32(sizeof(c2->error_data));
54548be986ccSStephen Cameron }
54558be986ccSStephen Cameron 
545654b6e9e9SScott Teel /* ioaccel2 path firmware cannot handle abort task requests.
545754b6e9e9SScott Teel  * Change abort requests to physical target reset, and send to the
545854b6e9e9SScott Teel  * address of the physical disk used for the ioaccel 2 command.
545954b6e9e9SScott Teel  * Return 0 on success (IO_OK)
546054b6e9e9SScott Teel  *	 -1 on failure
546154b6e9e9SScott Teel  */
546254b6e9e9SScott Teel 
546354b6e9e9SScott Teel static int hpsa_send_reset_as_abort_ioaccel2(struct ctlr_info *h,
546425163bd5SWebb Scales 	unsigned char *scsi3addr, struct CommandList *abort, int reply_queue)
546554b6e9e9SScott Teel {
546654b6e9e9SScott Teel 	int rc = IO_OK;
546754b6e9e9SScott Teel 	struct scsi_cmnd *scmd; /* scsi command within request being aborted */
546854b6e9e9SScott Teel 	struct hpsa_scsi_dev_t *dev; /* device to which scsi cmd was sent */
546954b6e9e9SScott Teel 	unsigned char phys_scsi3addr[8]; /* addr of phys disk with volume */
547054b6e9e9SScott Teel 	unsigned char *psa = &phys_scsi3addr[0];
547154b6e9e9SScott Teel 
547254b6e9e9SScott Teel 	/* Get a pointer to the hpsa logical device. */
54737fa3030cSStephen Cameron 	scmd = abort->scsi_cmd;
547454b6e9e9SScott Teel 	dev = (struct hpsa_scsi_dev_t *)(scmd->device->hostdata);
547554b6e9e9SScott Teel 	if (dev == NULL) {
547654b6e9e9SScott Teel 		dev_warn(&h->pdev->dev,
547754b6e9e9SScott Teel 			"Cannot abort: no device pointer for command.\n");
547854b6e9e9SScott Teel 			return -1; /* not abortable */
547954b6e9e9SScott Teel 	}
548054b6e9e9SScott Teel 
54812ba8bfc8SStephen M. Cameron 	if (h->raid_offload_debug > 0)
54822ba8bfc8SStephen M. Cameron 		dev_info(&h->pdev->dev,
54830d96ef5fSWebb Scales 			"scsi %d:%d:%d:%d %s scsi3addr 0x%02x%02x%02x%02x%02x%02x%02x%02x\n",
54842ba8bfc8SStephen M. Cameron 			h->scsi_host->host_no, dev->bus, dev->target, dev->lun,
54850d96ef5fSWebb Scales 			"Reset as abort",
54862ba8bfc8SStephen M. Cameron 			scsi3addr[0], scsi3addr[1], scsi3addr[2], scsi3addr[3],
54872ba8bfc8SStephen M. Cameron 			scsi3addr[4], scsi3addr[5], scsi3addr[6], scsi3addr[7]);
54882ba8bfc8SStephen M. Cameron 
548954b6e9e9SScott Teel 	if (!dev->offload_enabled) {
549054b6e9e9SScott Teel 		dev_warn(&h->pdev->dev,
549154b6e9e9SScott Teel 			"Can't abort: device is not operating in HP SSD Smart Path mode.\n");
549254b6e9e9SScott Teel 		return -1; /* not abortable */
549354b6e9e9SScott Teel 	}
549454b6e9e9SScott Teel 
549554b6e9e9SScott Teel 	/* Incoming scsi3addr is logical addr. We need physical disk addr. */
549654b6e9e9SScott Teel 	if (!hpsa_get_pdisk_of_ioaccel2(h, abort, psa)) {
549754b6e9e9SScott Teel 		dev_warn(&h->pdev->dev, "Can't abort: Failed lookup of physical address.\n");
549854b6e9e9SScott Teel 		return -1; /* not abortable */
549954b6e9e9SScott Teel 	}
550054b6e9e9SScott Teel 
550154b6e9e9SScott Teel 	/* send the reset */
55022ba8bfc8SStephen M. Cameron 	if (h->raid_offload_debug > 0)
55032ba8bfc8SStephen M. Cameron 		dev_info(&h->pdev->dev,
55042ba8bfc8SStephen M. Cameron 			"Reset as abort: Resetting physical device at scsi3addr 0x%02x%02x%02x%02x%02x%02x%02x%02x\n",
55052ba8bfc8SStephen M. Cameron 			psa[0], psa[1], psa[2], psa[3],
55062ba8bfc8SStephen M. Cameron 			psa[4], psa[5], psa[6], psa[7]);
5507d604f533SWebb Scales 	rc = hpsa_do_reset(h, dev, psa, HPSA_RESET_TYPE_TARGET, reply_queue);
550854b6e9e9SScott Teel 	if (rc != 0) {
550954b6e9e9SScott Teel 		dev_warn(&h->pdev->dev,
551054b6e9e9SScott Teel 			"Reset as abort: Failed on physical device at scsi3addr 0x%02x%02x%02x%02x%02x%02x%02x%02x\n",
551154b6e9e9SScott Teel 			psa[0], psa[1], psa[2], psa[3],
551254b6e9e9SScott Teel 			psa[4], psa[5], psa[6], psa[7]);
551354b6e9e9SScott Teel 		return rc; /* failed to reset */
551454b6e9e9SScott Teel 	}
551554b6e9e9SScott Teel 
551654b6e9e9SScott Teel 	/* wait for device to recover */
5517b69324ffSWebb Scales 	if (wait_for_device_to_become_ready(h, psa, reply_queue) != 0) {
551854b6e9e9SScott Teel 		dev_warn(&h->pdev->dev,
551954b6e9e9SScott Teel 			"Reset as abort: Failed: Device never recovered from reset: 0x%02x%02x%02x%02x%02x%02x%02x%02x\n",
552054b6e9e9SScott Teel 			psa[0], psa[1], psa[2], psa[3],
552154b6e9e9SScott Teel 			psa[4], psa[5], psa[6], psa[7]);
552254b6e9e9SScott Teel 		return -1;  /* failed to recover */
552354b6e9e9SScott Teel 	}
552454b6e9e9SScott Teel 
552554b6e9e9SScott Teel 	/* device recovered */
552654b6e9e9SScott Teel 	dev_info(&h->pdev->dev,
552754b6e9e9SScott Teel 		"Reset as abort: Device recovered from reset: scsi3addr 0x%02x%02x%02x%02x%02x%02x%02x%02x\n",
552854b6e9e9SScott Teel 		psa[0], psa[1], psa[2], psa[3],
552954b6e9e9SScott Teel 		psa[4], psa[5], psa[6], psa[7]);
553054b6e9e9SScott Teel 
553154b6e9e9SScott Teel 	return rc; /* success */
553254b6e9e9SScott Teel }
553354b6e9e9SScott Teel 
55348be986ccSStephen Cameron static int hpsa_send_abort_ioaccel2(struct ctlr_info *h,
55358be986ccSStephen Cameron 	struct CommandList *abort, int reply_queue)
55368be986ccSStephen Cameron {
55378be986ccSStephen Cameron 	int rc = IO_OK;
55388be986ccSStephen Cameron 	struct CommandList *c;
55398be986ccSStephen Cameron 	__le32 taglower, tagupper;
55408be986ccSStephen Cameron 	struct hpsa_scsi_dev_t *dev;
55418be986ccSStephen Cameron 	struct io_accel2_cmd *c2;
55428be986ccSStephen Cameron 
55438be986ccSStephen Cameron 	dev = abort->scsi_cmd->device->hostdata;
55448be986ccSStephen Cameron 	if (!dev->offload_enabled && !dev->hba_ioaccel_enabled)
55458be986ccSStephen Cameron 		return -1;
55468be986ccSStephen Cameron 
55478be986ccSStephen Cameron 	c = cmd_alloc(h);
55488be986ccSStephen Cameron 	setup_ioaccel2_abort_cmd(c, h, abort, reply_queue);
55498be986ccSStephen Cameron 	c2 = &h->ioaccel2_cmd_pool[c->cmdindex];
55508be986ccSStephen Cameron 	(void) hpsa_scsi_do_simple_cmd(h, c, reply_queue, NO_TIMEOUT);
55518be986ccSStephen Cameron 	hpsa_get_tag(h, abort, &taglower, &tagupper);
55528be986ccSStephen Cameron 	dev_dbg(&h->pdev->dev,
55538be986ccSStephen Cameron 		"%s: Tag:0x%08x:%08x: do_simple_cmd(ioaccel2 abort) completed.\n",
55548be986ccSStephen Cameron 		__func__, tagupper, taglower);
55558be986ccSStephen Cameron 	/* no unmap needed here because no data xfer. */
55568be986ccSStephen Cameron 
55578be986ccSStephen Cameron 	dev_dbg(&h->pdev->dev,
55588be986ccSStephen Cameron 		"%s: Tag:0x%08x:%08x: abort service response = 0x%02x.\n",
55598be986ccSStephen Cameron 		__func__, tagupper, taglower, c2->error_data.serv_response);
55608be986ccSStephen Cameron 	switch (c2->error_data.serv_response) {
55618be986ccSStephen Cameron 	case IOACCEL2_SERV_RESPONSE_TMF_COMPLETE:
55628be986ccSStephen Cameron 	case IOACCEL2_SERV_RESPONSE_TMF_SUCCESS:
55638be986ccSStephen Cameron 		rc = 0;
55648be986ccSStephen Cameron 		break;
55658be986ccSStephen Cameron 	case IOACCEL2_SERV_RESPONSE_TMF_REJECTED:
55668be986ccSStephen Cameron 	case IOACCEL2_SERV_RESPONSE_FAILURE:
55678be986ccSStephen Cameron 	case IOACCEL2_SERV_RESPONSE_TMF_WRONG_LUN:
55688be986ccSStephen Cameron 		rc = -1;
55698be986ccSStephen Cameron 		break;
55708be986ccSStephen Cameron 	default:
55718be986ccSStephen Cameron 		dev_warn(&h->pdev->dev,
55728be986ccSStephen Cameron 			"%s: Tag:0x%08x:%08x: unknown abort service response 0x%02x\n",
55738be986ccSStephen Cameron 			__func__, tagupper, taglower,
55748be986ccSStephen Cameron 			c2->error_data.serv_response);
55758be986ccSStephen Cameron 		rc = -1;
55768be986ccSStephen Cameron 	}
55778be986ccSStephen Cameron 	cmd_free(h, c);
55788be986ccSStephen Cameron 	dev_dbg(&h->pdev->dev, "%s: Tag:0x%08x:%08x: Finished.\n", __func__,
55798be986ccSStephen Cameron 		tagupper, taglower);
55808be986ccSStephen Cameron 	return rc;
55818be986ccSStephen Cameron }
55828be986ccSStephen Cameron 
55836cba3f19SStephen M. Cameron static int hpsa_send_abort_both_ways(struct ctlr_info *h,
558425163bd5SWebb Scales 	unsigned char *scsi3addr, struct CommandList *abort, int reply_queue)
55856cba3f19SStephen M. Cameron {
55868be986ccSStephen Cameron 	/*
55878be986ccSStephen Cameron 	 * ioccelerator mode 2 commands should be aborted via the
558854b6e9e9SScott Teel 	 * accelerated path, since RAID path is unaware of these commands,
55898be986ccSStephen Cameron 	 * but not all underlying firmware can handle abort TMF.
55908be986ccSStephen Cameron 	 * Change abort to physical device reset when abort TMF is unsupported.
559154b6e9e9SScott Teel 	 */
55928be986ccSStephen Cameron 	if (abort->cmd_type == CMD_IOACCEL2) {
55938be986ccSStephen Cameron 		if (HPSATMF_IOACCEL_ENABLED & h->TMFSupportFlags)
55948be986ccSStephen Cameron 			return hpsa_send_abort_ioaccel2(h, abort,
55958be986ccSStephen Cameron 						reply_queue);
55968be986ccSStephen Cameron 		else
559725163bd5SWebb Scales 			return hpsa_send_reset_as_abort_ioaccel2(h, scsi3addr,
559825163bd5SWebb Scales 							abort, reply_queue);
55998be986ccSStephen Cameron 	}
56009b5c48c2SStephen Cameron 	return hpsa_send_abort(h, scsi3addr, abort, reply_queue);
560125163bd5SWebb Scales }
560225163bd5SWebb Scales 
560325163bd5SWebb Scales /* Find out which reply queue a command was meant to return on */
560425163bd5SWebb Scales static int hpsa_extract_reply_queue(struct ctlr_info *h,
560525163bd5SWebb Scales 					struct CommandList *c)
560625163bd5SWebb Scales {
560725163bd5SWebb Scales 	if (c->cmd_type == CMD_IOACCEL2)
560825163bd5SWebb Scales 		return h->ioaccel2_cmd_pool[c->cmdindex].reply_queue;
560925163bd5SWebb Scales 	return c->Header.ReplyQueue;
56106cba3f19SStephen M. Cameron }
56116cba3f19SStephen M. Cameron 
56129b5c48c2SStephen Cameron /*
56139b5c48c2SStephen Cameron  * Limit concurrency of abort commands to prevent
56149b5c48c2SStephen Cameron  * over-subscription of commands
56159b5c48c2SStephen Cameron  */
56169b5c48c2SStephen Cameron static inline int wait_for_available_abort_cmd(struct ctlr_info *h)
56179b5c48c2SStephen Cameron {
56189b5c48c2SStephen Cameron #define ABORT_CMD_WAIT_MSECS 5000
56199b5c48c2SStephen Cameron 	return !wait_event_timeout(h->abort_cmd_wait_queue,
56209b5c48c2SStephen Cameron 			atomic_dec_if_positive(&h->abort_cmds_available) >= 0,
56219b5c48c2SStephen Cameron 			msecs_to_jiffies(ABORT_CMD_WAIT_MSECS));
56229b5c48c2SStephen Cameron }
56239b5c48c2SStephen Cameron 
562475167d2cSStephen M. Cameron /* Send an abort for the specified command.
562575167d2cSStephen M. Cameron  *	If the device and controller support it,
562675167d2cSStephen M. Cameron  *		send a task abort request.
562775167d2cSStephen M. Cameron  */
562875167d2cSStephen M. Cameron static int hpsa_eh_abort_handler(struct scsi_cmnd *sc)
562975167d2cSStephen M. Cameron {
563075167d2cSStephen M. Cameron 
5631a58e7e53SWebb Scales 	int rc;
563275167d2cSStephen M. Cameron 	struct ctlr_info *h;
563375167d2cSStephen M. Cameron 	struct hpsa_scsi_dev_t *dev;
563475167d2cSStephen M. Cameron 	struct CommandList *abort; /* pointer to command to be aborted */
563575167d2cSStephen M. Cameron 	struct scsi_cmnd *as;	/* ptr to scsi cmd inside aborted command. */
563675167d2cSStephen M. Cameron 	char msg[256];		/* For debug messaging. */
563775167d2cSStephen M. Cameron 	int ml = 0;
56382b08b3e9SDon Brace 	__le32 tagupper, taglower;
563925163bd5SWebb Scales 	int refcount, reply_queue;
564025163bd5SWebb Scales 
564125163bd5SWebb Scales 	if (sc == NULL)
564225163bd5SWebb Scales 		return FAILED;
564375167d2cSStephen M. Cameron 
56449b5c48c2SStephen Cameron 	if (sc->device == NULL)
56459b5c48c2SStephen Cameron 		return FAILED;
56469b5c48c2SStephen Cameron 
564775167d2cSStephen M. Cameron 	/* Find the controller of the command to be aborted */
564875167d2cSStephen M. Cameron 	h = sdev_to_hba(sc->device);
56499b5c48c2SStephen Cameron 	if (h == NULL)
565075167d2cSStephen M. Cameron 		return FAILED;
565175167d2cSStephen M. Cameron 
565225163bd5SWebb Scales 	/* Find the device of the command to be aborted */
565325163bd5SWebb Scales 	dev = sc->device->hostdata;
565425163bd5SWebb Scales 	if (!dev) {
565525163bd5SWebb Scales 		dev_err(&h->pdev->dev, "%s FAILED, Device lookup failed.\n",
565625163bd5SWebb Scales 				msg);
5657e345893bSDon Brace 		return FAILED;
565825163bd5SWebb Scales 	}
565925163bd5SWebb Scales 
566025163bd5SWebb Scales 	/* If controller locked up, we can guarantee command won't complete */
566125163bd5SWebb Scales 	if (lockup_detected(h)) {
566225163bd5SWebb Scales 		hpsa_show_dev_msg(KERN_WARNING, h, dev,
566325163bd5SWebb Scales 					"ABORT FAILED, lockup detected");
566425163bd5SWebb Scales 		return FAILED;
566525163bd5SWebb Scales 	}
566625163bd5SWebb Scales 
566725163bd5SWebb Scales 	/* This is a good time to check if controller lockup has occurred */
566825163bd5SWebb Scales 	if (detect_controller_lockup(h)) {
566925163bd5SWebb Scales 		hpsa_show_dev_msg(KERN_WARNING, h, dev,
567025163bd5SWebb Scales 					"ABORT FAILED, new lockup detected");
567125163bd5SWebb Scales 		return FAILED;
567225163bd5SWebb Scales 	}
5673e345893bSDon Brace 
567475167d2cSStephen M. Cameron 	/* Check that controller supports some kind of task abort */
567575167d2cSStephen M. Cameron 	if (!(HPSATMF_PHYS_TASK_ABORT & h->TMFSupportFlags) &&
567675167d2cSStephen M. Cameron 		!(HPSATMF_LOG_TASK_ABORT & h->TMFSupportFlags))
567775167d2cSStephen M. Cameron 		return FAILED;
567875167d2cSStephen M. Cameron 
567975167d2cSStephen M. Cameron 	memset(msg, 0, sizeof(msg));
56804b761557SRobert Elliott 	ml += sprintf(msg+ml, "scsi %d:%d:%d:%llu %s %p",
568175167d2cSStephen M. Cameron 		h->scsi_host->host_no, sc->device->channel,
56820d96ef5fSWebb Scales 		sc->device->id, sc->device->lun,
56834b761557SRobert Elliott 		"Aborting command", sc);
568475167d2cSStephen M. Cameron 
568575167d2cSStephen M. Cameron 	/* Get SCSI command to be aborted */
568675167d2cSStephen M. Cameron 	abort = (struct CommandList *) sc->host_scribble;
568775167d2cSStephen M. Cameron 	if (abort == NULL) {
5688281a7fd0SWebb Scales 		/* This can happen if the command already completed. */
5689281a7fd0SWebb Scales 		return SUCCESS;
5690281a7fd0SWebb Scales 	}
5691281a7fd0SWebb Scales 	refcount = atomic_inc_return(&abort->refcount);
5692281a7fd0SWebb Scales 	if (refcount == 1) { /* Command is done already. */
5693281a7fd0SWebb Scales 		cmd_free(h, abort);
5694281a7fd0SWebb Scales 		return SUCCESS;
569575167d2cSStephen M. Cameron 	}
56969b5c48c2SStephen Cameron 
56979b5c48c2SStephen Cameron 	/* Don't bother trying the abort if we know it won't work. */
56989b5c48c2SStephen Cameron 	if (abort->cmd_type != CMD_IOACCEL2 &&
56999b5c48c2SStephen Cameron 		abort->cmd_type != CMD_IOACCEL1 && !dev->supports_aborts) {
57009b5c48c2SStephen Cameron 		cmd_free(h, abort);
57019b5c48c2SStephen Cameron 		return FAILED;
57029b5c48c2SStephen Cameron 	}
57039b5c48c2SStephen Cameron 
5704a58e7e53SWebb Scales 	/*
5705a58e7e53SWebb Scales 	 * Check that we're aborting the right command.
5706a58e7e53SWebb Scales 	 * It's possible the CommandList already completed and got re-used.
5707a58e7e53SWebb Scales 	 */
5708a58e7e53SWebb Scales 	if (abort->scsi_cmd != sc) {
5709a58e7e53SWebb Scales 		cmd_free(h, abort);
5710a58e7e53SWebb Scales 		return SUCCESS;
5711a58e7e53SWebb Scales 	}
5712a58e7e53SWebb Scales 
5713a58e7e53SWebb Scales 	abort->abort_pending = true;
571417eb87d2SScott Teel 	hpsa_get_tag(h, abort, &taglower, &tagupper);
571525163bd5SWebb Scales 	reply_queue = hpsa_extract_reply_queue(h, abort);
571617eb87d2SScott Teel 	ml += sprintf(msg+ml, "Tag:0x%08x:%08x ", tagupper, taglower);
57177fa3030cSStephen Cameron 	as  = abort->scsi_cmd;
571875167d2cSStephen M. Cameron 	if (as != NULL)
57194b761557SRobert Elliott 		ml += sprintf(msg+ml,
57204b761557SRobert Elliott 			"CDBLen: %d CDB: 0x%02x%02x... SN: 0x%lx ",
57214b761557SRobert Elliott 			as->cmd_len, as->cmnd[0], as->cmnd[1],
57224b761557SRobert Elliott 			as->serial_number);
57234b761557SRobert Elliott 	dev_warn(&h->pdev->dev, "%s BEING SENT\n", msg);
57240d96ef5fSWebb Scales 	hpsa_show_dev_msg(KERN_WARNING, h, dev, "Aborting command");
57254b761557SRobert Elliott 
572675167d2cSStephen M. Cameron 	/*
572775167d2cSStephen M. Cameron 	 * Command is in flight, or possibly already completed
572875167d2cSStephen M. Cameron 	 * by the firmware (but not to the scsi mid layer) but we can't
572975167d2cSStephen M. Cameron 	 * distinguish which.  Send the abort down.
573075167d2cSStephen M. Cameron 	 */
57319b5c48c2SStephen Cameron 	if (wait_for_available_abort_cmd(h)) {
57329b5c48c2SStephen Cameron 		dev_warn(&h->pdev->dev,
57334b761557SRobert Elliott 			"%s FAILED, timeout waiting for an abort command to become available.\n",
57344b761557SRobert Elliott 			msg);
57359b5c48c2SStephen Cameron 		cmd_free(h, abort);
57369b5c48c2SStephen Cameron 		return FAILED;
57379b5c48c2SStephen Cameron 	}
573825163bd5SWebb Scales 	rc = hpsa_send_abort_both_ways(h, dev->scsi3addr, abort, reply_queue);
57399b5c48c2SStephen Cameron 	atomic_inc(&h->abort_cmds_available);
57409b5c48c2SStephen Cameron 	wake_up_all(&h->abort_cmd_wait_queue);
574175167d2cSStephen M. Cameron 	if (rc != 0) {
57424b761557SRobert Elliott 		dev_warn(&h->pdev->dev, "%s SENT, FAILED\n", msg);
57430d96ef5fSWebb Scales 		hpsa_show_dev_msg(KERN_WARNING, h, dev,
57440d96ef5fSWebb Scales 				"FAILED to abort command");
5745281a7fd0SWebb Scales 		cmd_free(h, abort);
574675167d2cSStephen M. Cameron 		return FAILED;
574775167d2cSStephen M. Cameron 	}
57484b761557SRobert Elliott 	dev_info(&h->pdev->dev, "%s SENT, SUCCESS\n", msg);
5749d604f533SWebb Scales 	wait_event(h->event_sync_wait_queue,
5750a58e7e53SWebb Scales 		   abort->scsi_cmd != sc || lockup_detected(h));
5751281a7fd0SWebb Scales 	cmd_free(h, abort);
5752a58e7e53SWebb Scales 	return !lockup_detected(h) ? SUCCESS : FAILED;
575375167d2cSStephen M. Cameron }
575475167d2cSStephen M. Cameron 
5755edd16368SStephen M. Cameron /*
575673153fe5SWebb Scales  * For operations with an associated SCSI command, a command block is allocated
575773153fe5SWebb Scales  * at init, and managed by cmd_tagged_alloc() and cmd_tagged_free() using the
575873153fe5SWebb Scales  * block request tag as an index into a table of entries.  cmd_tagged_free() is
575973153fe5SWebb Scales  * the complement, although cmd_free() may be called instead.
576073153fe5SWebb Scales  */
576173153fe5SWebb Scales static struct CommandList *cmd_tagged_alloc(struct ctlr_info *h,
576273153fe5SWebb Scales 					    struct scsi_cmnd *scmd)
576373153fe5SWebb Scales {
576473153fe5SWebb Scales 	int idx = hpsa_get_cmd_index(scmd);
576573153fe5SWebb Scales 	struct CommandList *c = h->cmd_pool + idx;
576673153fe5SWebb Scales 
576773153fe5SWebb Scales 	if (idx < HPSA_NRESERVED_CMDS || idx >= h->nr_cmds) {
576873153fe5SWebb Scales 		dev_err(&h->pdev->dev, "Bad block tag: %d not in [%d..%d]\n",
576973153fe5SWebb Scales 			idx, HPSA_NRESERVED_CMDS, h->nr_cmds - 1);
577073153fe5SWebb Scales 		/* The index value comes from the block layer, so if it's out of
577173153fe5SWebb Scales 		 * bounds, it's probably not our bug.
577273153fe5SWebb Scales 		 */
577373153fe5SWebb Scales 		BUG();
577473153fe5SWebb Scales 	}
577573153fe5SWebb Scales 
577673153fe5SWebb Scales 	atomic_inc(&c->refcount);
577773153fe5SWebb Scales 	if (unlikely(!hpsa_is_cmd_idle(c))) {
577873153fe5SWebb Scales 		/*
577973153fe5SWebb Scales 		 * We expect that the SCSI layer will hand us a unique tag
578073153fe5SWebb Scales 		 * value.  Thus, there should never be a collision here between
578173153fe5SWebb Scales 		 * two requests...because if the selected command isn't idle
578273153fe5SWebb Scales 		 * then someone is going to be very disappointed.
578373153fe5SWebb Scales 		 */
578473153fe5SWebb Scales 		dev_err(&h->pdev->dev,
578573153fe5SWebb Scales 			"tag collision (tag=%d) in cmd_tagged_alloc().\n",
578673153fe5SWebb Scales 			idx);
578773153fe5SWebb Scales 		if (c->scsi_cmd != NULL)
578873153fe5SWebb Scales 			scsi_print_command(c->scsi_cmd);
578973153fe5SWebb Scales 		scsi_print_command(scmd);
579073153fe5SWebb Scales 	}
579173153fe5SWebb Scales 
579273153fe5SWebb Scales 	hpsa_cmd_partial_init(h, idx, c);
579373153fe5SWebb Scales 	return c;
579473153fe5SWebb Scales }
579573153fe5SWebb Scales 
579673153fe5SWebb Scales static void cmd_tagged_free(struct ctlr_info *h, struct CommandList *c)
579773153fe5SWebb Scales {
579873153fe5SWebb Scales 	/*
579973153fe5SWebb Scales 	 * Release our reference to the block.  We don't need to do anything
580073153fe5SWebb Scales 	 * else to free it, because it is accessed by index.  (There's no point
580173153fe5SWebb Scales 	 * in checking the result of the decrement, since we cannot guarantee
580273153fe5SWebb Scales 	 * that there isn't a concurrent abort which is also accessing it.)
580373153fe5SWebb Scales 	 */
580473153fe5SWebb Scales 	(void)atomic_dec(&c->refcount);
580573153fe5SWebb Scales }
580673153fe5SWebb Scales 
580773153fe5SWebb Scales /*
5808edd16368SStephen M. Cameron  * For operations that cannot sleep, a command block is allocated at init,
5809edd16368SStephen M. Cameron  * and managed by cmd_alloc() and cmd_free() using a simple bitmap to track
5810edd16368SStephen M. Cameron  * which ones are free or in use.  Lock must be held when calling this.
5811edd16368SStephen M. Cameron  * cmd_free() is the complement.
5812bf43caf3SRobert Elliott  * This function never gives up and returns NULL.  If it hangs,
5813bf43caf3SRobert Elliott  * another thread must call cmd_free() to free some tags.
5814edd16368SStephen M. Cameron  */
5815281a7fd0SWebb Scales 
5816edd16368SStephen M. Cameron static struct CommandList *cmd_alloc(struct ctlr_info *h)
5817edd16368SStephen M. Cameron {
5818edd16368SStephen M. Cameron 	struct CommandList *c;
5819360c73bdSStephen Cameron 	int refcount, i;
582073153fe5SWebb Scales 	int offset = 0;
5821edd16368SStephen M. Cameron 
582233811026SRobert Elliott 	/*
582333811026SRobert Elliott 	 * There is some *extremely* small but non-zero chance that that
58244c413128SStephen M. Cameron 	 * multiple threads could get in here, and one thread could
58254c413128SStephen M. Cameron 	 * be scanning through the list of bits looking for a free
58264c413128SStephen M. Cameron 	 * one, but the free ones are always behind him, and other
58274c413128SStephen M. Cameron 	 * threads sneak in behind him and eat them before he can
58284c413128SStephen M. Cameron 	 * get to them, so that while there is always a free one, a
58294c413128SStephen M. Cameron 	 * very unlucky thread might be starved anyway, never able to
58304c413128SStephen M. Cameron 	 * beat the other threads.  In reality, this happens so
58314c413128SStephen M. Cameron 	 * infrequently as to be indistinguishable from never.
583273153fe5SWebb Scales 	 *
583373153fe5SWebb Scales 	 * Note that we start allocating commands before the SCSI host structure
583473153fe5SWebb Scales 	 * is initialized.  Since the search starts at bit zero, this
583573153fe5SWebb Scales 	 * all works, since we have at least one command structure available;
583673153fe5SWebb Scales 	 * however, it means that the structures with the low indexes have to be
583773153fe5SWebb Scales 	 * reserved for driver-initiated requests, while requests from the block
583873153fe5SWebb Scales 	 * layer will use the higher indexes.
58394c413128SStephen M. Cameron 	 */
58404c413128SStephen M. Cameron 
5841281a7fd0SWebb Scales 	for (;;) {
584273153fe5SWebb Scales 		i = find_next_zero_bit(h->cmd_pool_bits,
584373153fe5SWebb Scales 					HPSA_NRESERVED_CMDS,
584473153fe5SWebb Scales 					offset);
584573153fe5SWebb Scales 		if (unlikely(i >= HPSA_NRESERVED_CMDS)) {
5846281a7fd0SWebb Scales 			offset = 0;
5847281a7fd0SWebb Scales 			continue;
5848281a7fd0SWebb Scales 		}
5849edd16368SStephen M. Cameron 		c = h->cmd_pool + i;
5850281a7fd0SWebb Scales 		refcount = atomic_inc_return(&c->refcount);
5851281a7fd0SWebb Scales 		if (unlikely(refcount > 1)) {
5852281a7fd0SWebb Scales 			cmd_free(h, c); /* already in use */
585373153fe5SWebb Scales 			offset = (i + 1) % HPSA_NRESERVED_CMDS;
5854281a7fd0SWebb Scales 			continue;
5855281a7fd0SWebb Scales 		}
5856281a7fd0SWebb Scales 		set_bit(i & (BITS_PER_LONG - 1),
5857281a7fd0SWebb Scales 			h->cmd_pool_bits + (i / BITS_PER_LONG));
5858281a7fd0SWebb Scales 		break; /* it's ours now. */
5859281a7fd0SWebb Scales 	}
5860360c73bdSStephen Cameron 	hpsa_cmd_partial_init(h, i, c);
5861edd16368SStephen M. Cameron 	return c;
5862edd16368SStephen M. Cameron }
5863edd16368SStephen M. Cameron 
586473153fe5SWebb Scales /*
586573153fe5SWebb Scales  * This is the complementary operation to cmd_alloc().  Note, however, in some
586673153fe5SWebb Scales  * corner cases it may also be used to free blocks allocated by
586773153fe5SWebb Scales  * cmd_tagged_alloc() in which case the ref-count decrement does the trick and
586873153fe5SWebb Scales  * the clear-bit is harmless.
586973153fe5SWebb Scales  */
5870edd16368SStephen M. Cameron static void cmd_free(struct ctlr_info *h, struct CommandList *c)
5871edd16368SStephen M. Cameron {
5872281a7fd0SWebb Scales 	if (atomic_dec_and_test(&c->refcount)) {
5873edd16368SStephen M. Cameron 		int i;
5874edd16368SStephen M. Cameron 
5875edd16368SStephen M. Cameron 		i = c - h->cmd_pool;
5876edd16368SStephen M. Cameron 		clear_bit(i & (BITS_PER_LONG - 1),
5877edd16368SStephen M. Cameron 			  h->cmd_pool_bits + (i / BITS_PER_LONG));
5878edd16368SStephen M. Cameron 	}
5879281a7fd0SWebb Scales }
5880edd16368SStephen M. Cameron 
5881edd16368SStephen M. Cameron #ifdef CONFIG_COMPAT
5882edd16368SStephen M. Cameron 
588342a91641SDon Brace static int hpsa_ioctl32_passthru(struct scsi_device *dev, int cmd,
588442a91641SDon Brace 	void __user *arg)
5885edd16368SStephen M. Cameron {
5886edd16368SStephen M. Cameron 	IOCTL32_Command_struct __user *arg32 =
5887edd16368SStephen M. Cameron 	    (IOCTL32_Command_struct __user *) arg;
5888edd16368SStephen M. Cameron 	IOCTL_Command_struct arg64;
5889edd16368SStephen M. Cameron 	IOCTL_Command_struct __user *p = compat_alloc_user_space(sizeof(arg64));
5890edd16368SStephen M. Cameron 	int err;
5891edd16368SStephen M. Cameron 	u32 cp;
5892edd16368SStephen M. Cameron 
5893938abd84SVasiliy Kulikov 	memset(&arg64, 0, sizeof(arg64));
5894edd16368SStephen M. Cameron 	err = 0;
5895edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.LUN_info, &arg32->LUN_info,
5896edd16368SStephen M. Cameron 			   sizeof(arg64.LUN_info));
5897edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.Request, &arg32->Request,
5898edd16368SStephen M. Cameron 			   sizeof(arg64.Request));
5899edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.error_info, &arg32->error_info,
5900edd16368SStephen M. Cameron 			   sizeof(arg64.error_info));
5901edd16368SStephen M. Cameron 	err |= get_user(arg64.buf_size, &arg32->buf_size);
5902edd16368SStephen M. Cameron 	err |= get_user(cp, &arg32->buf);
5903edd16368SStephen M. Cameron 	arg64.buf = compat_ptr(cp);
5904edd16368SStephen M. Cameron 	err |= copy_to_user(p, &arg64, sizeof(arg64));
5905edd16368SStephen M. Cameron 
5906edd16368SStephen M. Cameron 	if (err)
5907edd16368SStephen M. Cameron 		return -EFAULT;
5908edd16368SStephen M. Cameron 
590942a91641SDon Brace 	err = hpsa_ioctl(dev, CCISS_PASSTHRU, p);
5910edd16368SStephen M. Cameron 	if (err)
5911edd16368SStephen M. Cameron 		return err;
5912edd16368SStephen M. Cameron 	err |= copy_in_user(&arg32->error_info, &p->error_info,
5913edd16368SStephen M. Cameron 			 sizeof(arg32->error_info));
5914edd16368SStephen M. Cameron 	if (err)
5915edd16368SStephen M. Cameron 		return -EFAULT;
5916edd16368SStephen M. Cameron 	return err;
5917edd16368SStephen M. Cameron }
5918edd16368SStephen M. Cameron 
5919edd16368SStephen M. Cameron static int hpsa_ioctl32_big_passthru(struct scsi_device *dev,
592042a91641SDon Brace 	int cmd, void __user *arg)
5921edd16368SStephen M. Cameron {
5922edd16368SStephen M. Cameron 	BIG_IOCTL32_Command_struct __user *arg32 =
5923edd16368SStephen M. Cameron 	    (BIG_IOCTL32_Command_struct __user *) arg;
5924edd16368SStephen M. Cameron 	BIG_IOCTL_Command_struct arg64;
5925edd16368SStephen M. Cameron 	BIG_IOCTL_Command_struct __user *p =
5926edd16368SStephen M. Cameron 	    compat_alloc_user_space(sizeof(arg64));
5927edd16368SStephen M. Cameron 	int err;
5928edd16368SStephen M. Cameron 	u32 cp;
5929edd16368SStephen M. Cameron 
5930938abd84SVasiliy Kulikov 	memset(&arg64, 0, sizeof(arg64));
5931edd16368SStephen M. Cameron 	err = 0;
5932edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.LUN_info, &arg32->LUN_info,
5933edd16368SStephen M. Cameron 			   sizeof(arg64.LUN_info));
5934edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.Request, &arg32->Request,
5935edd16368SStephen M. Cameron 			   sizeof(arg64.Request));
5936edd16368SStephen M. Cameron 	err |= copy_from_user(&arg64.error_info, &arg32->error_info,
5937edd16368SStephen M. Cameron 			   sizeof(arg64.error_info));
5938edd16368SStephen M. Cameron 	err |= get_user(arg64.buf_size, &arg32->buf_size);
5939edd16368SStephen M. Cameron 	err |= get_user(arg64.malloc_size, &arg32->malloc_size);
5940edd16368SStephen M. Cameron 	err |= get_user(cp, &arg32->buf);
5941edd16368SStephen M. Cameron 	arg64.buf = compat_ptr(cp);
5942edd16368SStephen M. Cameron 	err |= copy_to_user(p, &arg64, sizeof(arg64));
5943edd16368SStephen M. Cameron 
5944edd16368SStephen M. Cameron 	if (err)
5945edd16368SStephen M. Cameron 		return -EFAULT;
5946edd16368SStephen M. Cameron 
594742a91641SDon Brace 	err = hpsa_ioctl(dev, CCISS_BIG_PASSTHRU, p);
5948edd16368SStephen M. Cameron 	if (err)
5949edd16368SStephen M. Cameron 		return err;
5950edd16368SStephen M. Cameron 	err |= copy_in_user(&arg32->error_info, &p->error_info,
5951edd16368SStephen M. Cameron 			 sizeof(arg32->error_info));
5952edd16368SStephen M. Cameron 	if (err)
5953edd16368SStephen M. Cameron 		return -EFAULT;
5954edd16368SStephen M. Cameron 	return err;
5955edd16368SStephen M. Cameron }
595671fe75a7SStephen M. Cameron 
595742a91641SDon Brace static int hpsa_compat_ioctl(struct scsi_device *dev, int cmd, void __user *arg)
595871fe75a7SStephen M. Cameron {
595971fe75a7SStephen M. Cameron 	switch (cmd) {
596071fe75a7SStephen M. Cameron 	case CCISS_GETPCIINFO:
596171fe75a7SStephen M. Cameron 	case CCISS_GETINTINFO:
596271fe75a7SStephen M. Cameron 	case CCISS_SETINTINFO:
596371fe75a7SStephen M. Cameron 	case CCISS_GETNODENAME:
596471fe75a7SStephen M. Cameron 	case CCISS_SETNODENAME:
596571fe75a7SStephen M. Cameron 	case CCISS_GETHEARTBEAT:
596671fe75a7SStephen M. Cameron 	case CCISS_GETBUSTYPES:
596771fe75a7SStephen M. Cameron 	case CCISS_GETFIRMVER:
596871fe75a7SStephen M. Cameron 	case CCISS_GETDRIVVER:
596971fe75a7SStephen M. Cameron 	case CCISS_REVALIDVOLS:
597071fe75a7SStephen M. Cameron 	case CCISS_DEREGDISK:
597171fe75a7SStephen M. Cameron 	case CCISS_REGNEWDISK:
597271fe75a7SStephen M. Cameron 	case CCISS_REGNEWD:
597371fe75a7SStephen M. Cameron 	case CCISS_RESCANDISK:
597471fe75a7SStephen M. Cameron 	case CCISS_GETLUNINFO:
597571fe75a7SStephen M. Cameron 		return hpsa_ioctl(dev, cmd, arg);
597671fe75a7SStephen M. Cameron 
597771fe75a7SStephen M. Cameron 	case CCISS_PASSTHRU32:
597871fe75a7SStephen M. Cameron 		return hpsa_ioctl32_passthru(dev, cmd, arg);
597971fe75a7SStephen M. Cameron 	case CCISS_BIG_PASSTHRU32:
598071fe75a7SStephen M. Cameron 		return hpsa_ioctl32_big_passthru(dev, cmd, arg);
598171fe75a7SStephen M. Cameron 
598271fe75a7SStephen M. Cameron 	default:
598371fe75a7SStephen M. Cameron 		return -ENOIOCTLCMD;
598471fe75a7SStephen M. Cameron 	}
598571fe75a7SStephen M. Cameron }
5986edd16368SStephen M. Cameron #endif
5987edd16368SStephen M. Cameron 
5988edd16368SStephen M. Cameron static int hpsa_getpciinfo_ioctl(struct ctlr_info *h, void __user *argp)
5989edd16368SStephen M. Cameron {
5990edd16368SStephen M. Cameron 	struct hpsa_pci_info pciinfo;
5991edd16368SStephen M. Cameron 
5992edd16368SStephen M. Cameron 	if (!argp)
5993edd16368SStephen M. Cameron 		return -EINVAL;
5994edd16368SStephen M. Cameron 	pciinfo.domain = pci_domain_nr(h->pdev->bus);
5995edd16368SStephen M. Cameron 	pciinfo.bus = h->pdev->bus->number;
5996edd16368SStephen M. Cameron 	pciinfo.dev_fn = h->pdev->devfn;
5997edd16368SStephen M. Cameron 	pciinfo.board_id = h->board_id;
5998edd16368SStephen M. Cameron 	if (copy_to_user(argp, &pciinfo, sizeof(pciinfo)))
5999edd16368SStephen M. Cameron 		return -EFAULT;
6000edd16368SStephen M. Cameron 	return 0;
6001edd16368SStephen M. Cameron }
6002edd16368SStephen M. Cameron 
6003edd16368SStephen M. Cameron static int hpsa_getdrivver_ioctl(struct ctlr_info *h, void __user *argp)
6004edd16368SStephen M. Cameron {
6005edd16368SStephen M. Cameron 	DriverVer_type DriverVer;
6006edd16368SStephen M. Cameron 	unsigned char vmaj, vmin, vsubmin;
6007edd16368SStephen M. Cameron 	int rc;
6008edd16368SStephen M. Cameron 
6009edd16368SStephen M. Cameron 	rc = sscanf(HPSA_DRIVER_VERSION, "%hhu.%hhu.%hhu",
6010edd16368SStephen M. Cameron 		&vmaj, &vmin, &vsubmin);
6011edd16368SStephen M. Cameron 	if (rc != 3) {
6012edd16368SStephen M. Cameron 		dev_info(&h->pdev->dev, "driver version string '%s' "
6013edd16368SStephen M. Cameron 			"unrecognized.", HPSA_DRIVER_VERSION);
6014edd16368SStephen M. Cameron 		vmaj = 0;
6015edd16368SStephen M. Cameron 		vmin = 0;
6016edd16368SStephen M. Cameron 		vsubmin = 0;
6017edd16368SStephen M. Cameron 	}
6018edd16368SStephen M. Cameron 	DriverVer = (vmaj << 16) | (vmin << 8) | vsubmin;
6019edd16368SStephen M. Cameron 	if (!argp)
6020edd16368SStephen M. Cameron 		return -EINVAL;
6021edd16368SStephen M. Cameron 	if (copy_to_user(argp, &DriverVer, sizeof(DriverVer_type)))
6022edd16368SStephen M. Cameron 		return -EFAULT;
6023edd16368SStephen M. Cameron 	return 0;
6024edd16368SStephen M. Cameron }
6025edd16368SStephen M. Cameron 
6026edd16368SStephen M. Cameron static int hpsa_passthru_ioctl(struct ctlr_info *h, void __user *argp)
6027edd16368SStephen M. Cameron {
6028edd16368SStephen M. Cameron 	IOCTL_Command_struct iocommand;
6029edd16368SStephen M. Cameron 	struct CommandList *c;
6030edd16368SStephen M. Cameron 	char *buff = NULL;
603150a0decfSStephen M. Cameron 	u64 temp64;
6032c1f63c8fSStephen M. Cameron 	int rc = 0;
6033edd16368SStephen M. Cameron 
6034edd16368SStephen M. Cameron 	if (!argp)
6035edd16368SStephen M. Cameron 		return -EINVAL;
6036edd16368SStephen M. Cameron 	if (!capable(CAP_SYS_RAWIO))
6037edd16368SStephen M. Cameron 		return -EPERM;
6038edd16368SStephen M. Cameron 	if (copy_from_user(&iocommand, argp, sizeof(iocommand)))
6039edd16368SStephen M. Cameron 		return -EFAULT;
6040edd16368SStephen M. Cameron 	if ((iocommand.buf_size < 1) &&
6041edd16368SStephen M. Cameron 	    (iocommand.Request.Type.Direction != XFER_NONE)) {
6042edd16368SStephen M. Cameron 		return -EINVAL;
6043edd16368SStephen M. Cameron 	}
6044edd16368SStephen M. Cameron 	if (iocommand.buf_size > 0) {
6045edd16368SStephen M. Cameron 		buff = kmalloc(iocommand.buf_size, GFP_KERNEL);
6046edd16368SStephen M. Cameron 		if (buff == NULL)
60472dd02d74SRobert Elliott 			return -ENOMEM;
60489233fb10SStephen M. Cameron 		if (iocommand.Request.Type.Direction & XFER_WRITE) {
6049edd16368SStephen M. Cameron 			/* Copy the data into the buffer we created */
6050b03a7771SStephen M. Cameron 			if (copy_from_user(buff, iocommand.buf,
6051b03a7771SStephen M. Cameron 				iocommand.buf_size)) {
6052c1f63c8fSStephen M. Cameron 				rc = -EFAULT;
6053c1f63c8fSStephen M. Cameron 				goto out_kfree;
6054edd16368SStephen M. Cameron 			}
6055b03a7771SStephen M. Cameron 		} else {
6056edd16368SStephen M. Cameron 			memset(buff, 0, iocommand.buf_size);
6057b03a7771SStephen M. Cameron 		}
6058b03a7771SStephen M. Cameron 	}
605945fcb86eSStephen Cameron 	c = cmd_alloc(h);
6060bf43caf3SRobert Elliott 
6061edd16368SStephen M. Cameron 	/* Fill in the command type */
6062edd16368SStephen M. Cameron 	c->cmd_type = CMD_IOCTL_PEND;
6063a58e7e53SWebb Scales 	c->scsi_cmd = SCSI_CMD_BUSY;
6064edd16368SStephen M. Cameron 	/* Fill in Command Header */
6065edd16368SStephen M. Cameron 	c->Header.ReplyQueue = 0; /* unused in simple mode */
6066edd16368SStephen M. Cameron 	if (iocommand.buf_size > 0) {	/* buffer to fill */
6067edd16368SStephen M. Cameron 		c->Header.SGList = 1;
606850a0decfSStephen M. Cameron 		c->Header.SGTotal = cpu_to_le16(1);
6069edd16368SStephen M. Cameron 	} else	{ /* no buffers to fill */
6070edd16368SStephen M. Cameron 		c->Header.SGList = 0;
607150a0decfSStephen M. Cameron 		c->Header.SGTotal = cpu_to_le16(0);
6072edd16368SStephen M. Cameron 	}
6073edd16368SStephen M. Cameron 	memcpy(&c->Header.LUN, &iocommand.LUN_info, sizeof(c->Header.LUN));
6074edd16368SStephen M. Cameron 
6075edd16368SStephen M. Cameron 	/* Fill in Request block */
6076edd16368SStephen M. Cameron 	memcpy(&c->Request, &iocommand.Request,
6077edd16368SStephen M. Cameron 		sizeof(c->Request));
6078edd16368SStephen M. Cameron 
6079edd16368SStephen M. Cameron 	/* Fill in the scatter gather information */
6080edd16368SStephen M. Cameron 	if (iocommand.buf_size > 0) {
608150a0decfSStephen M. Cameron 		temp64 = pci_map_single(h->pdev, buff,
6082edd16368SStephen M. Cameron 			iocommand.buf_size, PCI_DMA_BIDIRECTIONAL);
608350a0decfSStephen M. Cameron 		if (dma_mapping_error(&h->pdev->dev, (dma_addr_t) temp64)) {
608450a0decfSStephen M. Cameron 			c->SG[0].Addr = cpu_to_le64(0);
608550a0decfSStephen M. Cameron 			c->SG[0].Len = cpu_to_le32(0);
6086bcc48ffaSStephen M. Cameron 			rc = -ENOMEM;
6087bcc48ffaSStephen M. Cameron 			goto out;
6088bcc48ffaSStephen M. Cameron 		}
608950a0decfSStephen M. Cameron 		c->SG[0].Addr = cpu_to_le64(temp64);
609050a0decfSStephen M. Cameron 		c->SG[0].Len = cpu_to_le32(iocommand.buf_size);
609150a0decfSStephen M. Cameron 		c->SG[0].Ext = cpu_to_le32(HPSA_SG_LAST); /* not chaining */
6092edd16368SStephen M. Cameron 	}
609325163bd5SWebb Scales 	rc = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE, NO_TIMEOUT);
6094c2dd32e0SStephen M. Cameron 	if (iocommand.buf_size > 0)
6095edd16368SStephen M. Cameron 		hpsa_pci_unmap(h->pdev, c, 1, PCI_DMA_BIDIRECTIONAL);
6096edd16368SStephen M. Cameron 	check_ioctl_unit_attention(h, c);
609725163bd5SWebb Scales 	if (rc) {
609825163bd5SWebb Scales 		rc = -EIO;
609925163bd5SWebb Scales 		goto out;
610025163bd5SWebb Scales 	}
6101edd16368SStephen M. Cameron 
6102edd16368SStephen M. Cameron 	/* Copy the error information out */
6103edd16368SStephen M. Cameron 	memcpy(&iocommand.error_info, c->err_info,
6104edd16368SStephen M. Cameron 		sizeof(iocommand.error_info));
6105edd16368SStephen M. Cameron 	if (copy_to_user(argp, &iocommand, sizeof(iocommand))) {
6106c1f63c8fSStephen M. Cameron 		rc = -EFAULT;
6107c1f63c8fSStephen M. Cameron 		goto out;
6108edd16368SStephen M. Cameron 	}
61099233fb10SStephen M. Cameron 	if ((iocommand.Request.Type.Direction & XFER_READ) &&
6110b03a7771SStephen M. Cameron 		iocommand.buf_size > 0) {
6111edd16368SStephen M. Cameron 		/* Copy the data out of the buffer we created */
6112edd16368SStephen M. Cameron 		if (copy_to_user(iocommand.buf, buff, iocommand.buf_size)) {
6113c1f63c8fSStephen M. Cameron 			rc = -EFAULT;
6114c1f63c8fSStephen M. Cameron 			goto out;
6115edd16368SStephen M. Cameron 		}
6116edd16368SStephen M. Cameron 	}
6117c1f63c8fSStephen M. Cameron out:
611845fcb86eSStephen Cameron 	cmd_free(h, c);
6119c1f63c8fSStephen M. Cameron out_kfree:
6120c1f63c8fSStephen M. Cameron 	kfree(buff);
6121c1f63c8fSStephen M. Cameron 	return rc;
6122edd16368SStephen M. Cameron }
6123edd16368SStephen M. Cameron 
6124edd16368SStephen M. Cameron static int hpsa_big_passthru_ioctl(struct ctlr_info *h, void __user *argp)
6125edd16368SStephen M. Cameron {
6126edd16368SStephen M. Cameron 	BIG_IOCTL_Command_struct *ioc;
6127edd16368SStephen M. Cameron 	struct CommandList *c;
6128edd16368SStephen M. Cameron 	unsigned char **buff = NULL;
6129edd16368SStephen M. Cameron 	int *buff_size = NULL;
613050a0decfSStephen M. Cameron 	u64 temp64;
6131edd16368SStephen M. Cameron 	BYTE sg_used = 0;
6132edd16368SStephen M. Cameron 	int status = 0;
613301a02ffcSStephen M. Cameron 	u32 left;
613401a02ffcSStephen M. Cameron 	u32 sz;
6135edd16368SStephen M. Cameron 	BYTE __user *data_ptr;
6136edd16368SStephen M. Cameron 
6137edd16368SStephen M. Cameron 	if (!argp)
6138edd16368SStephen M. Cameron 		return -EINVAL;
6139edd16368SStephen M. Cameron 	if (!capable(CAP_SYS_RAWIO))
6140edd16368SStephen M. Cameron 		return -EPERM;
6141edd16368SStephen M. Cameron 	ioc = (BIG_IOCTL_Command_struct *)
6142edd16368SStephen M. Cameron 	    kmalloc(sizeof(*ioc), GFP_KERNEL);
6143edd16368SStephen M. Cameron 	if (!ioc) {
6144edd16368SStephen M. Cameron 		status = -ENOMEM;
6145edd16368SStephen M. Cameron 		goto cleanup1;
6146edd16368SStephen M. Cameron 	}
6147edd16368SStephen M. Cameron 	if (copy_from_user(ioc, argp, sizeof(*ioc))) {
6148edd16368SStephen M. Cameron 		status = -EFAULT;
6149edd16368SStephen M. Cameron 		goto cleanup1;
6150edd16368SStephen M. Cameron 	}
6151edd16368SStephen M. Cameron 	if ((ioc->buf_size < 1) &&
6152edd16368SStephen M. Cameron 	    (ioc->Request.Type.Direction != XFER_NONE)) {
6153edd16368SStephen M. Cameron 		status = -EINVAL;
6154edd16368SStephen M. Cameron 		goto cleanup1;
6155edd16368SStephen M. Cameron 	}
6156edd16368SStephen M. Cameron 	/* Check kmalloc limits  using all SGs */
6157edd16368SStephen M. Cameron 	if (ioc->malloc_size > MAX_KMALLOC_SIZE) {
6158edd16368SStephen M. Cameron 		status = -EINVAL;
6159edd16368SStephen M. Cameron 		goto cleanup1;
6160edd16368SStephen M. Cameron 	}
6161d66ae08bSStephen M. Cameron 	if (ioc->buf_size > ioc->malloc_size * SG_ENTRIES_IN_CMD) {
6162edd16368SStephen M. Cameron 		status = -EINVAL;
6163edd16368SStephen M. Cameron 		goto cleanup1;
6164edd16368SStephen M. Cameron 	}
6165d66ae08bSStephen M. Cameron 	buff = kzalloc(SG_ENTRIES_IN_CMD * sizeof(char *), GFP_KERNEL);
6166edd16368SStephen M. Cameron 	if (!buff) {
6167edd16368SStephen M. Cameron 		status = -ENOMEM;
6168edd16368SStephen M. Cameron 		goto cleanup1;
6169edd16368SStephen M. Cameron 	}
6170d66ae08bSStephen M. Cameron 	buff_size = kmalloc(SG_ENTRIES_IN_CMD * sizeof(int), GFP_KERNEL);
6171edd16368SStephen M. Cameron 	if (!buff_size) {
6172edd16368SStephen M. Cameron 		status = -ENOMEM;
6173edd16368SStephen M. Cameron 		goto cleanup1;
6174edd16368SStephen M. Cameron 	}
6175edd16368SStephen M. Cameron 	left = ioc->buf_size;
6176edd16368SStephen M. Cameron 	data_ptr = ioc->buf;
6177edd16368SStephen M. Cameron 	while (left) {
6178edd16368SStephen M. Cameron 		sz = (left > ioc->malloc_size) ? ioc->malloc_size : left;
6179edd16368SStephen M. Cameron 		buff_size[sg_used] = sz;
6180edd16368SStephen M. Cameron 		buff[sg_used] = kmalloc(sz, GFP_KERNEL);
6181edd16368SStephen M. Cameron 		if (buff[sg_used] == NULL) {
6182edd16368SStephen M. Cameron 			status = -ENOMEM;
6183edd16368SStephen M. Cameron 			goto cleanup1;
6184edd16368SStephen M. Cameron 		}
61859233fb10SStephen M. Cameron 		if (ioc->Request.Type.Direction & XFER_WRITE) {
6186edd16368SStephen M. Cameron 			if (copy_from_user(buff[sg_used], data_ptr, sz)) {
61870758f4f7SStephen M. Cameron 				status = -EFAULT;
6188edd16368SStephen M. Cameron 				goto cleanup1;
6189edd16368SStephen M. Cameron 			}
6190edd16368SStephen M. Cameron 		} else
6191edd16368SStephen M. Cameron 			memset(buff[sg_used], 0, sz);
6192edd16368SStephen M. Cameron 		left -= sz;
6193edd16368SStephen M. Cameron 		data_ptr += sz;
6194edd16368SStephen M. Cameron 		sg_used++;
6195edd16368SStephen M. Cameron 	}
619645fcb86eSStephen Cameron 	c = cmd_alloc(h);
6197bf43caf3SRobert Elliott 
6198edd16368SStephen M. Cameron 	c->cmd_type = CMD_IOCTL_PEND;
6199a58e7e53SWebb Scales 	c->scsi_cmd = SCSI_CMD_BUSY;
6200edd16368SStephen M. Cameron 	c->Header.ReplyQueue = 0;
620150a0decfSStephen M. Cameron 	c->Header.SGList = (u8) sg_used;
620250a0decfSStephen M. Cameron 	c->Header.SGTotal = cpu_to_le16(sg_used);
6203edd16368SStephen M. Cameron 	memcpy(&c->Header.LUN, &ioc->LUN_info, sizeof(c->Header.LUN));
6204edd16368SStephen M. Cameron 	memcpy(&c->Request, &ioc->Request, sizeof(c->Request));
6205edd16368SStephen M. Cameron 	if (ioc->buf_size > 0) {
6206edd16368SStephen M. Cameron 		int i;
6207edd16368SStephen M. Cameron 		for (i = 0; i < sg_used; i++) {
620850a0decfSStephen M. Cameron 			temp64 = pci_map_single(h->pdev, buff[i],
6209edd16368SStephen M. Cameron 				    buff_size[i], PCI_DMA_BIDIRECTIONAL);
621050a0decfSStephen M. Cameron 			if (dma_mapping_error(&h->pdev->dev,
621150a0decfSStephen M. Cameron 							(dma_addr_t) temp64)) {
621250a0decfSStephen M. Cameron 				c->SG[i].Addr = cpu_to_le64(0);
621350a0decfSStephen M. Cameron 				c->SG[i].Len = cpu_to_le32(0);
6214bcc48ffaSStephen M. Cameron 				hpsa_pci_unmap(h->pdev, c, i,
6215bcc48ffaSStephen M. Cameron 					PCI_DMA_BIDIRECTIONAL);
6216bcc48ffaSStephen M. Cameron 				status = -ENOMEM;
6217e2d4a1f6SStephen M. Cameron 				goto cleanup0;
6218bcc48ffaSStephen M. Cameron 			}
621950a0decfSStephen M. Cameron 			c->SG[i].Addr = cpu_to_le64(temp64);
622050a0decfSStephen M. Cameron 			c->SG[i].Len = cpu_to_le32(buff_size[i]);
622150a0decfSStephen M. Cameron 			c->SG[i].Ext = cpu_to_le32(0);
6222edd16368SStephen M. Cameron 		}
622350a0decfSStephen M. Cameron 		c->SG[--i].Ext = cpu_to_le32(HPSA_SG_LAST);
6224edd16368SStephen M. Cameron 	}
622525163bd5SWebb Scales 	status = hpsa_scsi_do_simple_cmd(h, c, DEFAULT_REPLY_QUEUE, NO_TIMEOUT);
6226b03a7771SStephen M. Cameron 	if (sg_used)
6227edd16368SStephen M. Cameron 		hpsa_pci_unmap(h->pdev, c, sg_used, PCI_DMA_BIDIRECTIONAL);
6228edd16368SStephen M. Cameron 	check_ioctl_unit_attention(h, c);
622925163bd5SWebb Scales 	if (status) {
623025163bd5SWebb Scales 		status = -EIO;
623125163bd5SWebb Scales 		goto cleanup0;
623225163bd5SWebb Scales 	}
623325163bd5SWebb Scales 
6234edd16368SStephen M. Cameron 	/* Copy the error information out */
6235edd16368SStephen M. Cameron 	memcpy(&ioc->error_info, c->err_info, sizeof(ioc->error_info));
6236edd16368SStephen M. Cameron 	if (copy_to_user(argp, ioc, sizeof(*ioc))) {
6237edd16368SStephen M. Cameron 		status = -EFAULT;
6238e2d4a1f6SStephen M. Cameron 		goto cleanup0;
6239edd16368SStephen M. Cameron 	}
62409233fb10SStephen M. Cameron 	if ((ioc->Request.Type.Direction & XFER_READ) && ioc->buf_size > 0) {
62412b08b3e9SDon Brace 		int i;
62422b08b3e9SDon Brace 
6243edd16368SStephen M. Cameron 		/* Copy the data out of the buffer we created */
6244edd16368SStephen M. Cameron 		BYTE __user *ptr = ioc->buf;
6245edd16368SStephen M. Cameron 		for (i = 0; i < sg_used; i++) {
6246edd16368SStephen M. Cameron 			if (copy_to_user(ptr, buff[i], buff_size[i])) {
6247edd16368SStephen M. Cameron 				status = -EFAULT;
6248e2d4a1f6SStephen M. Cameron 				goto cleanup0;
6249edd16368SStephen M. Cameron 			}
6250edd16368SStephen M. Cameron 			ptr += buff_size[i];
6251edd16368SStephen M. Cameron 		}
6252edd16368SStephen M. Cameron 	}
6253edd16368SStephen M. Cameron 	status = 0;
6254e2d4a1f6SStephen M. Cameron cleanup0:
625545fcb86eSStephen Cameron 	cmd_free(h, c);
6256edd16368SStephen M. Cameron cleanup1:
6257edd16368SStephen M. Cameron 	if (buff) {
62582b08b3e9SDon Brace 		int i;
62592b08b3e9SDon Brace 
6260edd16368SStephen M. Cameron 		for (i = 0; i < sg_used; i++)
6261edd16368SStephen M. Cameron 			kfree(buff[i]);
6262edd16368SStephen M. Cameron 		kfree(buff);
6263edd16368SStephen M. Cameron 	}
6264edd16368SStephen M. Cameron 	kfree(buff_size);
6265edd16368SStephen M. Cameron 	kfree(ioc);
6266edd16368SStephen M. Cameron 	return status;
6267edd16368SStephen M. Cameron }
6268edd16368SStephen M. Cameron 
6269edd16368SStephen M. Cameron static void check_ioctl_unit_attention(struct ctlr_info *h,
6270edd16368SStephen M. Cameron 	struct CommandList *c)
6271edd16368SStephen M. Cameron {
6272edd16368SStephen M. Cameron 	if (c->err_info->CommandStatus == CMD_TARGET_STATUS &&
6273edd16368SStephen M. Cameron 			c->err_info->ScsiStatus != SAM_STAT_CHECK_CONDITION)
6274edd16368SStephen M. Cameron 		(void) check_for_unit_attention(h, c);
6275edd16368SStephen M. Cameron }
62760390f0c0SStephen M. Cameron 
6277edd16368SStephen M. Cameron /*
6278edd16368SStephen M. Cameron  * ioctl
6279edd16368SStephen M. Cameron  */
628042a91641SDon Brace static int hpsa_ioctl(struct scsi_device *dev, int cmd, void __user *arg)
6281edd16368SStephen M. Cameron {
6282edd16368SStephen M. Cameron 	struct ctlr_info *h;
6283edd16368SStephen M. Cameron 	void __user *argp = (void __user *)arg;
62840390f0c0SStephen M. Cameron 	int rc;
6285edd16368SStephen M. Cameron 
6286edd16368SStephen M. Cameron 	h = sdev_to_hba(dev);
6287edd16368SStephen M. Cameron 
6288edd16368SStephen M. Cameron 	switch (cmd) {
6289edd16368SStephen M. Cameron 	case CCISS_DEREGDISK:
6290edd16368SStephen M. Cameron 	case CCISS_REGNEWDISK:
6291edd16368SStephen M. Cameron 	case CCISS_REGNEWD:
6292a08a8471SStephen M. Cameron 		hpsa_scan_start(h->scsi_host);
6293edd16368SStephen M. Cameron 		return 0;
6294edd16368SStephen M. Cameron 	case CCISS_GETPCIINFO:
6295edd16368SStephen M. Cameron 		return hpsa_getpciinfo_ioctl(h, argp);
6296edd16368SStephen M. Cameron 	case CCISS_GETDRIVVER:
6297edd16368SStephen M. Cameron 		return hpsa_getdrivver_ioctl(h, argp);
6298edd16368SStephen M. Cameron 	case CCISS_PASSTHRU:
629934f0c627SDon Brace 		if (atomic_dec_if_positive(&h->passthru_cmds_avail) < 0)
63000390f0c0SStephen M. Cameron 			return -EAGAIN;
63010390f0c0SStephen M. Cameron 		rc = hpsa_passthru_ioctl(h, argp);
630234f0c627SDon Brace 		atomic_inc(&h->passthru_cmds_avail);
63030390f0c0SStephen M. Cameron 		return rc;
6304edd16368SStephen M. Cameron 	case CCISS_BIG_PASSTHRU:
630534f0c627SDon Brace 		if (atomic_dec_if_positive(&h->passthru_cmds_avail) < 0)
63060390f0c0SStephen M. Cameron 			return -EAGAIN;
63070390f0c0SStephen M. Cameron 		rc = hpsa_big_passthru_ioctl(h, argp);
630834f0c627SDon Brace 		atomic_inc(&h->passthru_cmds_avail);
63090390f0c0SStephen M. Cameron 		return rc;
6310edd16368SStephen M. Cameron 	default:
6311edd16368SStephen M. Cameron 		return -ENOTTY;
6312edd16368SStephen M. Cameron 	}
6313edd16368SStephen M. Cameron }
6314edd16368SStephen M. Cameron 
6315bf43caf3SRobert Elliott static void hpsa_send_host_reset(struct ctlr_info *h, unsigned char *scsi3addr,
63166f039790SGreg Kroah-Hartman 				u8 reset_type)
631764670ac8SStephen M. Cameron {
631864670ac8SStephen M. Cameron 	struct CommandList *c;
631964670ac8SStephen M. Cameron 
632064670ac8SStephen M. Cameron 	c = cmd_alloc(h);
6321bf43caf3SRobert Elliott 
6322a2dac136SStephen M. Cameron 	/* fill_cmd can't fail here, no data buffer to map */
6323a2dac136SStephen M. Cameron 	(void) fill_cmd(c, HPSA_DEVICE_RESET_MSG, h, NULL, 0, 0,
632464670ac8SStephen M. Cameron 		RAID_CTLR_LUNID, TYPE_MSG);
632564670ac8SStephen M. Cameron 	c->Request.CDB[1] = reset_type; /* fill_cmd defaults to target reset */
632664670ac8SStephen M. Cameron 	c->waiting = NULL;
632764670ac8SStephen M. Cameron 	enqueue_cmd_and_start_io(h, c);
632864670ac8SStephen M. Cameron 	/* Don't wait for completion, the reset won't complete.  Don't free
632964670ac8SStephen M. Cameron 	 * the command either.  This is the last command we will send before
633064670ac8SStephen M. Cameron 	 * re-initializing everything, so it doesn't matter and won't leak.
633164670ac8SStephen M. Cameron 	 */
6332bf43caf3SRobert Elliott 	return;
633364670ac8SStephen M. Cameron }
633464670ac8SStephen M. Cameron 
6335a2dac136SStephen M. Cameron static int fill_cmd(struct CommandList *c, u8 cmd, struct ctlr_info *h,
6336b7bb24ebSStephen M. Cameron 	void *buff, size_t size, u16 page_code, unsigned char *scsi3addr,
6337edd16368SStephen M. Cameron 	int cmd_type)
6338edd16368SStephen M. Cameron {
6339edd16368SStephen M. Cameron 	int pci_dir = XFER_NONE;
63409b5c48c2SStephen Cameron 	u64 tag; /* for commands to be aborted */
6341edd16368SStephen M. Cameron 
6342edd16368SStephen M. Cameron 	c->cmd_type = CMD_IOCTL_PEND;
6343a58e7e53SWebb Scales 	c->scsi_cmd = SCSI_CMD_BUSY;
6344edd16368SStephen M. Cameron 	c->Header.ReplyQueue = 0;
6345edd16368SStephen M. Cameron 	if (buff != NULL && size > 0) {
6346edd16368SStephen M. Cameron 		c->Header.SGList = 1;
634750a0decfSStephen M. Cameron 		c->Header.SGTotal = cpu_to_le16(1);
6348edd16368SStephen M. Cameron 	} else {
6349edd16368SStephen M. Cameron 		c->Header.SGList = 0;
635050a0decfSStephen M. Cameron 		c->Header.SGTotal = cpu_to_le16(0);
6351edd16368SStephen M. Cameron 	}
6352edd16368SStephen M. Cameron 	memcpy(c->Header.LUN.LunAddrBytes, scsi3addr, 8);
6353edd16368SStephen M. Cameron 
6354edd16368SStephen M. Cameron 	if (cmd_type == TYPE_CMD) {
6355edd16368SStephen M. Cameron 		switch (cmd) {
6356edd16368SStephen M. Cameron 		case HPSA_INQUIRY:
6357edd16368SStephen M. Cameron 			/* are we trying to read a vital product page */
6358b7bb24ebSStephen M. Cameron 			if (page_code & VPD_PAGE) {
6359edd16368SStephen M. Cameron 				c->Request.CDB[1] = 0x01;
6360b7bb24ebSStephen M. Cameron 				c->Request.CDB[2] = (page_code & 0xff);
6361edd16368SStephen M. Cameron 			}
6362edd16368SStephen M. Cameron 			c->Request.CDBLen = 6;
6363a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6364a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
6365edd16368SStephen M. Cameron 			c->Request.Timeout = 0;
6366edd16368SStephen M. Cameron 			c->Request.CDB[0] = HPSA_INQUIRY;
6367edd16368SStephen M. Cameron 			c->Request.CDB[4] = size & 0xFF;
6368edd16368SStephen M. Cameron 			break;
6369edd16368SStephen M. Cameron 		case HPSA_REPORT_LOG:
6370edd16368SStephen M. Cameron 		case HPSA_REPORT_PHYS:
6371edd16368SStephen M. Cameron 			/* Talking to controller so It's a physical command
6372edd16368SStephen M. Cameron 			   mode = 00 target = 0.  Nothing to write.
6373edd16368SStephen M. Cameron 			 */
6374edd16368SStephen M. Cameron 			c->Request.CDBLen = 12;
6375a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6376a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
6377edd16368SStephen M. Cameron 			c->Request.Timeout = 0;
6378edd16368SStephen M. Cameron 			c->Request.CDB[0] = cmd;
6379edd16368SStephen M. Cameron 			c->Request.CDB[6] = (size >> 24) & 0xFF; /* MSB */
6380edd16368SStephen M. Cameron 			c->Request.CDB[7] = (size >> 16) & 0xFF;
6381edd16368SStephen M. Cameron 			c->Request.CDB[8] = (size >> 8) & 0xFF;
6382edd16368SStephen M. Cameron 			c->Request.CDB[9] = size & 0xFF;
6383edd16368SStephen M. Cameron 			break;
6384*c2adae44SScott Teel 		case BMIC_SENSE_DIAG_OPTIONS:
6385*c2adae44SScott Teel 			c->Request.CDBLen = 16;
6386*c2adae44SScott Teel 			c->Request.type_attr_dir =
6387*c2adae44SScott Teel 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
6388*c2adae44SScott Teel 			c->Request.Timeout = 0;
6389*c2adae44SScott Teel 			/* Spec says this should be BMIC_WRITE */
6390*c2adae44SScott Teel 			c->Request.CDB[0] = BMIC_READ;
6391*c2adae44SScott Teel 			c->Request.CDB[6] = BMIC_SENSE_DIAG_OPTIONS;
6392*c2adae44SScott Teel 			break;
6393*c2adae44SScott Teel 		case BMIC_SET_DIAG_OPTIONS:
6394*c2adae44SScott Teel 			c->Request.CDBLen = 16;
6395*c2adae44SScott Teel 			c->Request.type_attr_dir =
6396*c2adae44SScott Teel 					TYPE_ATTR_DIR(cmd_type,
6397*c2adae44SScott Teel 						ATTR_SIMPLE, XFER_WRITE);
6398*c2adae44SScott Teel 			c->Request.Timeout = 0;
6399*c2adae44SScott Teel 			c->Request.CDB[0] = BMIC_WRITE;
6400*c2adae44SScott Teel 			c->Request.CDB[6] = BMIC_SET_DIAG_OPTIONS;
6401*c2adae44SScott Teel 			break;
6402edd16368SStephen M. Cameron 		case HPSA_CACHE_FLUSH:
6403edd16368SStephen M. Cameron 			c->Request.CDBLen = 12;
6404a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6405a505b86fSStephen M. Cameron 					TYPE_ATTR_DIR(cmd_type,
6406a505b86fSStephen M. Cameron 						ATTR_SIMPLE, XFER_WRITE);
6407edd16368SStephen M. Cameron 			c->Request.Timeout = 0;
6408edd16368SStephen M. Cameron 			c->Request.CDB[0] = BMIC_WRITE;
6409edd16368SStephen M. Cameron 			c->Request.CDB[6] = BMIC_CACHE_FLUSH;
6410bb158eabSStephen M. Cameron 			c->Request.CDB[7] = (size >> 8) & 0xFF;
6411bb158eabSStephen M. Cameron 			c->Request.CDB[8] = size & 0xFF;
6412edd16368SStephen M. Cameron 			break;
6413edd16368SStephen M. Cameron 		case TEST_UNIT_READY:
6414edd16368SStephen M. Cameron 			c->Request.CDBLen = 6;
6415a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6416a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_NONE);
6417edd16368SStephen M. Cameron 			c->Request.Timeout = 0;
6418edd16368SStephen M. Cameron 			break;
6419283b4a9bSStephen M. Cameron 		case HPSA_GET_RAID_MAP:
6420283b4a9bSStephen M. Cameron 			c->Request.CDBLen = 12;
6421a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6422a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
6423283b4a9bSStephen M. Cameron 			c->Request.Timeout = 0;
6424283b4a9bSStephen M. Cameron 			c->Request.CDB[0] = HPSA_CISS_READ;
6425283b4a9bSStephen M. Cameron 			c->Request.CDB[1] = cmd;
6426283b4a9bSStephen M. Cameron 			c->Request.CDB[6] = (size >> 24) & 0xFF; /* MSB */
6427283b4a9bSStephen M. Cameron 			c->Request.CDB[7] = (size >> 16) & 0xFF;
6428283b4a9bSStephen M. Cameron 			c->Request.CDB[8] = (size >> 8) & 0xFF;
6429283b4a9bSStephen M. Cameron 			c->Request.CDB[9] = size & 0xFF;
6430283b4a9bSStephen M. Cameron 			break;
6431316b221aSStephen M. Cameron 		case BMIC_SENSE_CONTROLLER_PARAMETERS:
6432316b221aSStephen M. Cameron 			c->Request.CDBLen = 10;
6433a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6434a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
6435316b221aSStephen M. Cameron 			c->Request.Timeout = 0;
6436316b221aSStephen M. Cameron 			c->Request.CDB[0] = BMIC_READ;
6437316b221aSStephen M. Cameron 			c->Request.CDB[6] = BMIC_SENSE_CONTROLLER_PARAMETERS;
6438316b221aSStephen M. Cameron 			c->Request.CDB[7] = (size >> 16) & 0xFF;
6439316b221aSStephen M. Cameron 			c->Request.CDB[8] = (size >> 8) & 0xFF;
6440316b221aSStephen M. Cameron 			break;
644103383736SDon Brace 		case BMIC_IDENTIFY_PHYSICAL_DEVICE:
644203383736SDon Brace 			c->Request.CDBLen = 10;
644303383736SDon Brace 			c->Request.type_attr_dir =
644403383736SDon Brace 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
644503383736SDon Brace 			c->Request.Timeout = 0;
644603383736SDon Brace 			c->Request.CDB[0] = BMIC_READ;
644703383736SDon Brace 			c->Request.CDB[6] = BMIC_IDENTIFY_PHYSICAL_DEVICE;
644803383736SDon Brace 			c->Request.CDB[7] = (size >> 16) & 0xFF;
644903383736SDon Brace 			c->Request.CDB[8] = (size >> 8) & 0XFF;
645003383736SDon Brace 			break;
645166749d0dSScott Teel 		case BMIC_IDENTIFY_CONTROLLER:
645266749d0dSScott Teel 			c->Request.CDBLen = 10;
645366749d0dSScott Teel 			c->Request.type_attr_dir =
645466749d0dSScott Teel 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_READ);
645566749d0dSScott Teel 			c->Request.Timeout = 0;
645666749d0dSScott Teel 			c->Request.CDB[0] = BMIC_READ;
645766749d0dSScott Teel 			c->Request.CDB[1] = 0;
645866749d0dSScott Teel 			c->Request.CDB[2] = 0;
645966749d0dSScott Teel 			c->Request.CDB[3] = 0;
646066749d0dSScott Teel 			c->Request.CDB[4] = 0;
646166749d0dSScott Teel 			c->Request.CDB[5] = 0;
646266749d0dSScott Teel 			c->Request.CDB[6] = BMIC_IDENTIFY_CONTROLLER;
646366749d0dSScott Teel 			c->Request.CDB[7] = (size >> 16) & 0xFF;
646466749d0dSScott Teel 			c->Request.CDB[8] = (size >> 8) & 0XFF;
646566749d0dSScott Teel 			c->Request.CDB[9] = 0;
646666749d0dSScott Teel 			break;
646766749d0dSScott Teel 
6468edd16368SStephen M. Cameron 		default:
6469edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "unknown command 0x%c\n", cmd);
6470edd16368SStephen M. Cameron 			BUG();
6471a2dac136SStephen M. Cameron 			return -1;
6472edd16368SStephen M. Cameron 		}
6473edd16368SStephen M. Cameron 	} else if (cmd_type == TYPE_MSG) {
6474edd16368SStephen M. Cameron 		switch (cmd) {
6475edd16368SStephen M. Cameron 
64760b9b7b6eSScott Teel 		case  HPSA_PHYS_TARGET_RESET:
64770b9b7b6eSScott Teel 			c->Request.CDBLen = 16;
64780b9b7b6eSScott Teel 			c->Request.type_attr_dir =
64790b9b7b6eSScott Teel 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_NONE);
64800b9b7b6eSScott Teel 			c->Request.Timeout = 0; /* Don't time out */
64810b9b7b6eSScott Teel 			memset(&c->Request.CDB[0], 0, sizeof(c->Request.CDB));
64820b9b7b6eSScott Teel 			c->Request.CDB[0] = HPSA_RESET;
64830b9b7b6eSScott Teel 			c->Request.CDB[1] = HPSA_TARGET_RESET_TYPE;
64840b9b7b6eSScott Teel 			/* Physical target reset needs no control bytes 4-7*/
64850b9b7b6eSScott Teel 			c->Request.CDB[4] = 0x00;
64860b9b7b6eSScott Teel 			c->Request.CDB[5] = 0x00;
64870b9b7b6eSScott Teel 			c->Request.CDB[6] = 0x00;
64880b9b7b6eSScott Teel 			c->Request.CDB[7] = 0x00;
64890b9b7b6eSScott Teel 			break;
6490edd16368SStephen M. Cameron 		case  HPSA_DEVICE_RESET_MSG:
6491edd16368SStephen M. Cameron 			c->Request.CDBLen = 16;
6492a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6493a505b86fSStephen M. Cameron 				TYPE_ATTR_DIR(cmd_type, ATTR_SIMPLE, XFER_NONE);
6494edd16368SStephen M. Cameron 			c->Request.Timeout = 0; /* Don't time out */
649564670ac8SStephen M. Cameron 			memset(&c->Request.CDB[0], 0, sizeof(c->Request.CDB));
649664670ac8SStephen M. Cameron 			c->Request.CDB[0] =  cmd;
649721e89afdSStephen M. Cameron 			c->Request.CDB[1] = HPSA_RESET_TYPE_LUN;
6498edd16368SStephen M. Cameron 			/* If bytes 4-7 are zero, it means reset the */
6499edd16368SStephen M. Cameron 			/* LunID device */
6500edd16368SStephen M. Cameron 			c->Request.CDB[4] = 0x00;
6501edd16368SStephen M. Cameron 			c->Request.CDB[5] = 0x00;
6502edd16368SStephen M. Cameron 			c->Request.CDB[6] = 0x00;
6503edd16368SStephen M. Cameron 			c->Request.CDB[7] = 0x00;
6504edd16368SStephen M. Cameron 			break;
650575167d2cSStephen M. Cameron 		case  HPSA_ABORT_MSG:
65069b5c48c2SStephen Cameron 			memcpy(&tag, buff, sizeof(tag));
65072b08b3e9SDon Brace 			dev_dbg(&h->pdev->dev,
65089b5c48c2SStephen Cameron 				"Abort Tag:0x%016llx using rqst Tag:0x%016llx",
65099b5c48c2SStephen Cameron 				tag, c->Header.tag);
651075167d2cSStephen M. Cameron 			c->Request.CDBLen = 16;
6511a505b86fSStephen M. Cameron 			c->Request.type_attr_dir =
6512a505b86fSStephen M. Cameron 					TYPE_ATTR_DIR(cmd_type,
6513a505b86fSStephen M. Cameron 						ATTR_SIMPLE, XFER_WRITE);
651475167d2cSStephen M. Cameron 			c->Request.Timeout = 0; /* Don't time out */
651575167d2cSStephen M. Cameron 			c->Request.CDB[0] = HPSA_TASK_MANAGEMENT;
651675167d2cSStephen M. Cameron 			c->Request.CDB[1] = HPSA_TMF_ABORT_TASK;
651775167d2cSStephen M. Cameron 			c->Request.CDB[2] = 0x00; /* reserved */
651875167d2cSStephen M. Cameron 			c->Request.CDB[3] = 0x00; /* reserved */
651975167d2cSStephen M. Cameron 			/* Tag to abort goes in CDB[4]-CDB[11] */
65209b5c48c2SStephen Cameron 			memcpy(&c->Request.CDB[4], &tag, sizeof(tag));
652175167d2cSStephen M. Cameron 			c->Request.CDB[12] = 0x00; /* reserved */
652275167d2cSStephen M. Cameron 			c->Request.CDB[13] = 0x00; /* reserved */
652375167d2cSStephen M. Cameron 			c->Request.CDB[14] = 0x00; /* reserved */
652475167d2cSStephen M. Cameron 			c->Request.CDB[15] = 0x00; /* reserved */
652575167d2cSStephen M. Cameron 		break;
6526edd16368SStephen M. Cameron 		default:
6527edd16368SStephen M. Cameron 			dev_warn(&h->pdev->dev, "unknown message type %d\n",
6528edd16368SStephen M. Cameron 				cmd);
6529edd16368SStephen M. Cameron 			BUG();
6530edd16368SStephen M. Cameron 		}
6531edd16368SStephen M. Cameron 	} else {
6532edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "unknown command type %d\n", cmd_type);
6533edd16368SStephen M. Cameron 		BUG();
6534edd16368SStephen M. Cameron 	}
6535edd16368SStephen M. Cameron 
6536a505b86fSStephen M. Cameron 	switch (GET_DIR(c->Request.type_attr_dir)) {
6537edd16368SStephen M. Cameron 	case XFER_READ:
6538edd16368SStephen M. Cameron 		pci_dir = PCI_DMA_FROMDEVICE;
6539edd16368SStephen M. Cameron 		break;
6540edd16368SStephen M. Cameron 	case XFER_WRITE:
6541edd16368SStephen M. Cameron 		pci_dir = PCI_DMA_TODEVICE;
6542edd16368SStephen M. Cameron 		break;
6543edd16368SStephen M. Cameron 	case XFER_NONE:
6544edd16368SStephen M. Cameron 		pci_dir = PCI_DMA_NONE;
6545edd16368SStephen M. Cameron 		break;
6546edd16368SStephen M. Cameron 	default:
6547edd16368SStephen M. Cameron 		pci_dir = PCI_DMA_BIDIRECTIONAL;
6548edd16368SStephen M. Cameron 	}
6549a2dac136SStephen M. Cameron 	if (hpsa_map_one(h->pdev, c, buff, size, pci_dir))
6550a2dac136SStephen M. Cameron 		return -1;
6551a2dac136SStephen M. Cameron 	return 0;
6552edd16368SStephen M. Cameron }
6553edd16368SStephen M. Cameron 
6554edd16368SStephen M. Cameron /*
6555edd16368SStephen M. Cameron  * Map (physical) PCI mem into (virtual) kernel space
6556edd16368SStephen M. Cameron  */
6557edd16368SStephen M. Cameron static void __iomem *remap_pci_mem(ulong base, ulong size)
6558edd16368SStephen M. Cameron {
6559edd16368SStephen M. Cameron 	ulong page_base = ((ulong) base) & PAGE_MASK;
6560edd16368SStephen M. Cameron 	ulong page_offs = ((ulong) base) - page_base;
6561088ba34cSStephen M. Cameron 	void __iomem *page_remapped = ioremap_nocache(page_base,
6562088ba34cSStephen M. Cameron 		page_offs + size);
6563edd16368SStephen M. Cameron 
6564edd16368SStephen M. Cameron 	return page_remapped ? (page_remapped + page_offs) : NULL;
6565edd16368SStephen M. Cameron }
6566edd16368SStephen M. Cameron 
6567254f796bSMatt Gates static inline unsigned long get_next_completion(struct ctlr_info *h, u8 q)
6568edd16368SStephen M. Cameron {
6569254f796bSMatt Gates 	return h->access.command_completed(h, q);
6570edd16368SStephen M. Cameron }
6571edd16368SStephen M. Cameron 
6572900c5440SStephen M. Cameron static inline bool interrupt_pending(struct ctlr_info *h)
6573edd16368SStephen M. Cameron {
6574edd16368SStephen M. Cameron 	return h->access.intr_pending(h);
6575edd16368SStephen M. Cameron }
6576edd16368SStephen M. Cameron 
6577edd16368SStephen M. Cameron static inline long interrupt_not_for_us(struct ctlr_info *h)
6578edd16368SStephen M. Cameron {
657910f66018SStephen M. Cameron 	return (h->access.intr_pending(h) == 0) ||
658010f66018SStephen M. Cameron 		(h->interrupts_enabled == 0);
6581edd16368SStephen M. Cameron }
6582edd16368SStephen M. Cameron 
658301a02ffcSStephen M. Cameron static inline int bad_tag(struct ctlr_info *h, u32 tag_index,
658401a02ffcSStephen M. Cameron 	u32 raw_tag)
6585edd16368SStephen M. Cameron {
6586edd16368SStephen M. Cameron 	if (unlikely(tag_index >= h->nr_cmds)) {
6587edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev, "bad tag 0x%08x ignored.\n", raw_tag);
6588edd16368SStephen M. Cameron 		return 1;
6589edd16368SStephen M. Cameron 	}
6590edd16368SStephen M. Cameron 	return 0;
6591edd16368SStephen M. Cameron }
6592edd16368SStephen M. Cameron 
65935a3d16f5SStephen M. Cameron static inline void finish_cmd(struct CommandList *c)
6594edd16368SStephen M. Cameron {
6595e85c5974SStephen M. Cameron 	dial_up_lockup_detection_on_fw_flash_complete(c->h, c);
6596c349775eSScott Teel 	if (likely(c->cmd_type == CMD_IOACCEL1 || c->cmd_type == CMD_SCSI
6597c349775eSScott Teel 			|| c->cmd_type == CMD_IOACCEL2))
65981fb011fbSStephen M. Cameron 		complete_scsi_command(c);
65998be986ccSStephen Cameron 	else if (c->cmd_type == CMD_IOCTL_PEND || c->cmd_type == IOACCEL2_TMF)
6600edd16368SStephen M. Cameron 		complete(c->waiting);
6601a104c99fSStephen M. Cameron }
6602a104c99fSStephen M. Cameron 
6603303932fdSDon Brace /* process completion of an indexed ("direct lookup") command */
66041d94f94dSStephen M. Cameron static inline void process_indexed_cmd(struct ctlr_info *h,
6605303932fdSDon Brace 	u32 raw_tag)
6606303932fdSDon Brace {
6607303932fdSDon Brace 	u32 tag_index;
6608303932fdSDon Brace 	struct CommandList *c;
6609303932fdSDon Brace 
6610f2405db8SDon Brace 	tag_index = raw_tag >> DIRECT_LOOKUP_SHIFT;
66111d94f94dSStephen M. Cameron 	if (!bad_tag(h, tag_index, raw_tag)) {
6612303932fdSDon Brace 		c = h->cmd_pool + tag_index;
66135a3d16f5SStephen M. Cameron 		finish_cmd(c);
66141d94f94dSStephen M. Cameron 	}
6615303932fdSDon Brace }
6616303932fdSDon Brace 
661764670ac8SStephen M. Cameron /* Some controllers, like p400, will give us one interrupt
661864670ac8SStephen M. Cameron  * after a soft reset, even if we turned interrupts off.
661964670ac8SStephen M. Cameron  * Only need to check for this in the hpsa_xxx_discard_completions
662064670ac8SStephen M. Cameron  * functions.
662164670ac8SStephen M. Cameron  */
662264670ac8SStephen M. Cameron static int ignore_bogus_interrupt(struct ctlr_info *h)
662364670ac8SStephen M. Cameron {
662464670ac8SStephen M. Cameron 	if (likely(!reset_devices))
662564670ac8SStephen M. Cameron 		return 0;
662664670ac8SStephen M. Cameron 
662764670ac8SStephen M. Cameron 	if (likely(h->interrupts_enabled))
662864670ac8SStephen M. Cameron 		return 0;
662964670ac8SStephen M. Cameron 
663064670ac8SStephen M. Cameron 	dev_info(&h->pdev->dev, "Received interrupt while interrupts disabled "
663164670ac8SStephen M. Cameron 		"(known firmware bug.)  Ignoring.\n");
663264670ac8SStephen M. Cameron 
663364670ac8SStephen M. Cameron 	return 1;
663464670ac8SStephen M. Cameron }
663564670ac8SStephen M. Cameron 
6636254f796bSMatt Gates /*
6637254f796bSMatt Gates  * Convert &h->q[x] (passed to interrupt handlers) back to h.
6638254f796bSMatt Gates  * Relies on (h-q[x] == x) being true for x such that
6639254f796bSMatt Gates  * 0 <= x < MAX_REPLY_QUEUES.
6640254f796bSMatt Gates  */
6641254f796bSMatt Gates static struct ctlr_info *queue_to_hba(u8 *queue)
664264670ac8SStephen M. Cameron {
6643254f796bSMatt Gates 	return container_of((queue - *queue), struct ctlr_info, q[0]);
6644254f796bSMatt Gates }
6645254f796bSMatt Gates 
6646254f796bSMatt Gates static irqreturn_t hpsa_intx_discard_completions(int irq, void *queue)
6647254f796bSMatt Gates {
6648254f796bSMatt Gates 	struct ctlr_info *h = queue_to_hba(queue);
6649254f796bSMatt Gates 	u8 q = *(u8 *) queue;
665064670ac8SStephen M. Cameron 	u32 raw_tag;
665164670ac8SStephen M. Cameron 
665264670ac8SStephen M. Cameron 	if (ignore_bogus_interrupt(h))
665364670ac8SStephen M. Cameron 		return IRQ_NONE;
665464670ac8SStephen M. Cameron 
665564670ac8SStephen M. Cameron 	if (interrupt_not_for_us(h))
665664670ac8SStephen M. Cameron 		return IRQ_NONE;
6657a0c12413SStephen M. Cameron 	h->last_intr_timestamp = get_jiffies_64();
665864670ac8SStephen M. Cameron 	while (interrupt_pending(h)) {
6659254f796bSMatt Gates 		raw_tag = get_next_completion(h, q);
666064670ac8SStephen M. Cameron 		while (raw_tag != FIFO_EMPTY)
6661254f796bSMatt Gates 			raw_tag = next_command(h, q);
666264670ac8SStephen M. Cameron 	}
666364670ac8SStephen M. Cameron 	return IRQ_HANDLED;
666464670ac8SStephen M. Cameron }
666564670ac8SStephen M. Cameron 
6666254f796bSMatt Gates static irqreturn_t hpsa_msix_discard_completions(int irq, void *queue)
666764670ac8SStephen M. Cameron {
6668254f796bSMatt Gates 	struct ctlr_info *h = queue_to_hba(queue);
666964670ac8SStephen M. Cameron 	u32 raw_tag;
6670254f796bSMatt Gates 	u8 q = *(u8 *) queue;
667164670ac8SStephen M. Cameron 
667264670ac8SStephen M. Cameron 	if (ignore_bogus_interrupt(h))
667364670ac8SStephen M. Cameron 		return IRQ_NONE;
667464670ac8SStephen M. Cameron 
6675a0c12413SStephen M. Cameron 	h->last_intr_timestamp = get_jiffies_64();
6676254f796bSMatt Gates 	raw_tag = get_next_completion(h, q);
667764670ac8SStephen M. Cameron 	while (raw_tag != FIFO_EMPTY)
6678254f796bSMatt Gates 		raw_tag = next_command(h, q);
667964670ac8SStephen M. Cameron 	return IRQ_HANDLED;
668064670ac8SStephen M. Cameron }
668164670ac8SStephen M. Cameron 
6682254f796bSMatt Gates static irqreturn_t do_hpsa_intr_intx(int irq, void *queue)
6683edd16368SStephen M. Cameron {
6684254f796bSMatt Gates 	struct ctlr_info *h = queue_to_hba((u8 *) queue);
6685303932fdSDon Brace 	u32 raw_tag;
6686254f796bSMatt Gates 	u8 q = *(u8 *) queue;
6687edd16368SStephen M. Cameron 
6688edd16368SStephen M. Cameron 	if (interrupt_not_for_us(h))
6689edd16368SStephen M. Cameron 		return IRQ_NONE;
6690a0c12413SStephen M. Cameron 	h->last_intr_timestamp = get_jiffies_64();
669110f66018SStephen M. Cameron 	while (interrupt_pending(h)) {
6692254f796bSMatt Gates 		raw_tag = get_next_completion(h, q);
669310f66018SStephen M. Cameron 		while (raw_tag != FIFO_EMPTY) {
66941d94f94dSStephen M. Cameron 			process_indexed_cmd(h, raw_tag);
6695254f796bSMatt Gates 			raw_tag = next_command(h, q);
669610f66018SStephen M. Cameron 		}
669710f66018SStephen M. Cameron 	}
669810f66018SStephen M. Cameron 	return IRQ_HANDLED;
669910f66018SStephen M. Cameron }
670010f66018SStephen M. Cameron 
6701254f796bSMatt Gates static irqreturn_t do_hpsa_intr_msi(int irq, void *queue)
670210f66018SStephen M. Cameron {
6703254f796bSMatt Gates 	struct ctlr_info *h = queue_to_hba(queue);
670410f66018SStephen M. Cameron 	u32 raw_tag;
6705254f796bSMatt Gates 	u8 q = *(u8 *) queue;
670610f66018SStephen M. Cameron 
6707a0c12413SStephen M. Cameron 	h->last_intr_timestamp = get_jiffies_64();
6708254f796bSMatt Gates 	raw_tag = get_next_completion(h, q);
6709303932fdSDon Brace 	while (raw_tag != FIFO_EMPTY) {
67101d94f94dSStephen M. Cameron 		process_indexed_cmd(h, raw_tag);
6711254f796bSMatt Gates 		raw_tag = next_command(h, q);
6712edd16368SStephen M. Cameron 	}
6713edd16368SStephen M. Cameron 	return IRQ_HANDLED;
6714edd16368SStephen M. Cameron }
6715edd16368SStephen M. Cameron 
6716a9a3a273SStephen M. Cameron /* Send a message CDB to the firmware. Careful, this only works
6717a9a3a273SStephen M. Cameron  * in simple mode, not performant mode due to the tag lookup.
6718a9a3a273SStephen M. Cameron  * We only ever use this immediately after a controller reset.
6719a9a3a273SStephen M. Cameron  */
67206f039790SGreg Kroah-Hartman static int hpsa_message(struct pci_dev *pdev, unsigned char opcode,
6721edd16368SStephen M. Cameron 			unsigned char type)
6722edd16368SStephen M. Cameron {
6723edd16368SStephen M. Cameron 	struct Command {
6724edd16368SStephen M. Cameron 		struct CommandListHeader CommandHeader;
6725edd16368SStephen M. Cameron 		struct RequestBlock Request;
6726edd16368SStephen M. Cameron 		struct ErrDescriptor ErrorDescriptor;
6727edd16368SStephen M. Cameron 	};
6728edd16368SStephen M. Cameron 	struct Command *cmd;
6729edd16368SStephen M. Cameron 	static const size_t cmd_sz = sizeof(*cmd) +
6730edd16368SStephen M. Cameron 					sizeof(cmd->ErrorDescriptor);
6731edd16368SStephen M. Cameron 	dma_addr_t paddr64;
67322b08b3e9SDon Brace 	__le32 paddr32;
67332b08b3e9SDon Brace 	u32 tag;
6734edd16368SStephen M. Cameron 	void __iomem *vaddr;
6735edd16368SStephen M. Cameron 	int i, err;
6736edd16368SStephen M. Cameron 
6737edd16368SStephen M. Cameron 	vaddr = pci_ioremap_bar(pdev, 0);
6738edd16368SStephen M. Cameron 	if (vaddr == NULL)
6739edd16368SStephen M. Cameron 		return -ENOMEM;
6740edd16368SStephen M. Cameron 
6741edd16368SStephen M. Cameron 	/* The Inbound Post Queue only accepts 32-bit physical addresses for the
6742edd16368SStephen M. Cameron 	 * CCISS commands, so they must be allocated from the lower 4GiB of
6743edd16368SStephen M. Cameron 	 * memory.
6744edd16368SStephen M. Cameron 	 */
6745edd16368SStephen M. Cameron 	err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
6746edd16368SStephen M. Cameron 	if (err) {
6747edd16368SStephen M. Cameron 		iounmap(vaddr);
67481eaec8f3SRobert Elliott 		return err;
6749edd16368SStephen M. Cameron 	}
6750edd16368SStephen M. Cameron 
6751edd16368SStephen M. Cameron 	cmd = pci_alloc_consistent(pdev, cmd_sz, &paddr64);
6752edd16368SStephen M. Cameron 	if (cmd == NULL) {
6753edd16368SStephen M. Cameron 		iounmap(vaddr);
6754edd16368SStephen M. Cameron 		return -ENOMEM;
6755edd16368SStephen M. Cameron 	}
6756edd16368SStephen M. Cameron 
6757edd16368SStephen M. Cameron 	/* This must fit, because of the 32-bit consistent DMA mask.  Also,
6758edd16368SStephen M. Cameron 	 * although there's no guarantee, we assume that the address is at
6759edd16368SStephen M. Cameron 	 * least 4-byte aligned (most likely, it's page-aligned).
6760edd16368SStephen M. Cameron 	 */
67612b08b3e9SDon Brace 	paddr32 = cpu_to_le32(paddr64);
6762edd16368SStephen M. Cameron 
6763edd16368SStephen M. Cameron 	cmd->CommandHeader.ReplyQueue = 0;
6764edd16368SStephen M. Cameron 	cmd->CommandHeader.SGList = 0;
676550a0decfSStephen M. Cameron 	cmd->CommandHeader.SGTotal = cpu_to_le16(0);
67662b08b3e9SDon Brace 	cmd->CommandHeader.tag = cpu_to_le64(paddr64);
6767edd16368SStephen M. Cameron 	memset(&cmd->CommandHeader.LUN.LunAddrBytes, 0, 8);
6768edd16368SStephen M. Cameron 
6769edd16368SStephen M. Cameron 	cmd->Request.CDBLen = 16;
6770a505b86fSStephen M. Cameron 	cmd->Request.type_attr_dir =
6771a505b86fSStephen M. Cameron 			TYPE_ATTR_DIR(TYPE_MSG, ATTR_HEADOFQUEUE, XFER_NONE);
6772edd16368SStephen M. Cameron 	cmd->Request.Timeout = 0; /* Don't time out */
6773edd16368SStephen M. Cameron 	cmd->Request.CDB[0] = opcode;
6774edd16368SStephen M. Cameron 	cmd->Request.CDB[1] = type;
6775edd16368SStephen M. Cameron 	memset(&cmd->Request.CDB[2], 0, 14); /* rest of the CDB is reserved */
677650a0decfSStephen M. Cameron 	cmd->ErrorDescriptor.Addr =
67772b08b3e9SDon Brace 			cpu_to_le64((le32_to_cpu(paddr32) + sizeof(*cmd)));
677850a0decfSStephen M. Cameron 	cmd->ErrorDescriptor.Len = cpu_to_le32(sizeof(struct ErrorInfo));
6779edd16368SStephen M. Cameron 
67802b08b3e9SDon Brace 	writel(le32_to_cpu(paddr32), vaddr + SA5_REQUEST_PORT_OFFSET);
6781edd16368SStephen M. Cameron 
6782edd16368SStephen M. Cameron 	for (i = 0; i < HPSA_MSG_SEND_RETRY_LIMIT; i++) {
6783edd16368SStephen M. Cameron 		tag = readl(vaddr + SA5_REPLY_PORT_OFFSET);
67842b08b3e9SDon Brace 		if ((tag & ~HPSA_SIMPLE_ERROR_BITS) == paddr64)
6785edd16368SStephen M. Cameron 			break;
6786edd16368SStephen M. Cameron 		msleep(HPSA_MSG_SEND_RETRY_INTERVAL_MSECS);
6787edd16368SStephen M. Cameron 	}
6788edd16368SStephen M. Cameron 
6789edd16368SStephen M. Cameron 	iounmap(vaddr);
6790edd16368SStephen M. Cameron 
6791edd16368SStephen M. Cameron 	/* we leak the DMA buffer here ... no choice since the controller could
6792edd16368SStephen M. Cameron 	 *  still complete the command.
6793edd16368SStephen M. Cameron 	 */
6794edd16368SStephen M. Cameron 	if (i == HPSA_MSG_SEND_RETRY_LIMIT) {
6795edd16368SStephen M. Cameron 		dev_err(&pdev->dev, "controller message %02x:%02x timed out\n",
6796edd16368SStephen M. Cameron 			opcode, type);
6797edd16368SStephen M. Cameron 		return -ETIMEDOUT;
6798edd16368SStephen M. Cameron 	}
6799edd16368SStephen M. Cameron 
6800edd16368SStephen M. Cameron 	pci_free_consistent(pdev, cmd_sz, cmd, paddr64);
6801edd16368SStephen M. Cameron 
6802edd16368SStephen M. Cameron 	if (tag & HPSA_ERROR_BIT) {
6803edd16368SStephen M. Cameron 		dev_err(&pdev->dev, "controller message %02x:%02x failed\n",
6804edd16368SStephen M. Cameron 			opcode, type);
6805edd16368SStephen M. Cameron 		return -EIO;
6806edd16368SStephen M. Cameron 	}
6807edd16368SStephen M. Cameron 
6808edd16368SStephen M. Cameron 	dev_info(&pdev->dev, "controller message %02x:%02x succeeded\n",
6809edd16368SStephen M. Cameron 		opcode, type);
6810edd16368SStephen M. Cameron 	return 0;
6811edd16368SStephen M. Cameron }
6812edd16368SStephen M. Cameron 
6813edd16368SStephen M. Cameron #define hpsa_noop(p) hpsa_message(p, 3, 0)
6814edd16368SStephen M. Cameron 
68151df8552aSStephen M. Cameron static int hpsa_controller_hard_reset(struct pci_dev *pdev,
681642a91641SDon Brace 	void __iomem *vaddr, u32 use_doorbell)
6817edd16368SStephen M. Cameron {
6818edd16368SStephen M. Cameron 
68191df8552aSStephen M. Cameron 	if (use_doorbell) {
68201df8552aSStephen M. Cameron 		/* For everything after the P600, the PCI power state method
68211df8552aSStephen M. Cameron 		 * of resetting the controller doesn't work, so we have this
68221df8552aSStephen M. Cameron 		 * other way using the doorbell register.
6823edd16368SStephen M. Cameron 		 */
68241df8552aSStephen M. Cameron 		dev_info(&pdev->dev, "using doorbell to reset controller\n");
6825cf0b08d0SStephen M. Cameron 		writel(use_doorbell, vaddr + SA5_DOORBELL);
682685009239SStephen M. Cameron 
682700701a96SJustin Lindley 		/* PMC hardware guys tell us we need a 10 second delay after
682885009239SStephen M. Cameron 		 * doorbell reset and before any attempt to talk to the board
682985009239SStephen M. Cameron 		 * at all to ensure that this actually works and doesn't fall
683085009239SStephen M. Cameron 		 * over in some weird corner cases.
683185009239SStephen M. Cameron 		 */
683200701a96SJustin Lindley 		msleep(10000);
68331df8552aSStephen M. Cameron 	} else { /* Try to do it the PCI power state way */
6834edd16368SStephen M. Cameron 
6835edd16368SStephen M. Cameron 		/* Quoting from the Open CISS Specification: "The Power
6836edd16368SStephen M. Cameron 		 * Management Control/Status Register (CSR) controls the power
6837edd16368SStephen M. Cameron 		 * state of the device.  The normal operating state is D0,
6838edd16368SStephen M. Cameron 		 * CSR=00h.  The software off state is D3, CSR=03h.  To reset
68391df8552aSStephen M. Cameron 		 * the controller, place the interface device in D3 then to D0,
68401df8552aSStephen M. Cameron 		 * this causes a secondary PCI reset which will reset the
68411df8552aSStephen M. Cameron 		 * controller." */
6842edd16368SStephen M. Cameron 
68432662cab8SDon Brace 		int rc = 0;
68442662cab8SDon Brace 
68451df8552aSStephen M. Cameron 		dev_info(&pdev->dev, "using PCI PM to reset controller\n");
68462662cab8SDon Brace 
6847edd16368SStephen M. Cameron 		/* enter the D3hot power management state */
68482662cab8SDon Brace 		rc = pci_set_power_state(pdev, PCI_D3hot);
68492662cab8SDon Brace 		if (rc)
68502662cab8SDon Brace 			return rc;
6851edd16368SStephen M. Cameron 
6852edd16368SStephen M. Cameron 		msleep(500);
6853edd16368SStephen M. Cameron 
6854edd16368SStephen M. Cameron 		/* enter the D0 power management state */
68552662cab8SDon Brace 		rc = pci_set_power_state(pdev, PCI_D0);
68562662cab8SDon Brace 		if (rc)
68572662cab8SDon Brace 			return rc;
6858c4853efeSMike Miller 
6859c4853efeSMike Miller 		/*
6860c4853efeSMike Miller 		 * The P600 requires a small delay when changing states.
6861c4853efeSMike Miller 		 * Otherwise we may think the board did not reset and we bail.
6862c4853efeSMike Miller 		 * This for kdump only and is particular to the P600.
6863c4853efeSMike Miller 		 */
6864c4853efeSMike Miller 		msleep(500);
68651df8552aSStephen M. Cameron 	}
68661df8552aSStephen M. Cameron 	return 0;
68671df8552aSStephen M. Cameron }
68681df8552aSStephen M. Cameron 
68696f039790SGreg Kroah-Hartman static void init_driver_version(char *driver_version, int len)
6870580ada3cSStephen M. Cameron {
6871580ada3cSStephen M. Cameron 	memset(driver_version, 0, len);
6872f79cfec6SStephen M. Cameron 	strncpy(driver_version, HPSA " " HPSA_DRIVER_VERSION, len - 1);
6873580ada3cSStephen M. Cameron }
6874580ada3cSStephen M. Cameron 
68756f039790SGreg Kroah-Hartman static int write_driver_ver_to_cfgtable(struct CfgTable __iomem *cfgtable)
6876580ada3cSStephen M. Cameron {
6877580ada3cSStephen M. Cameron 	char *driver_version;
6878580ada3cSStephen M. Cameron 	int i, size = sizeof(cfgtable->driver_version);
6879580ada3cSStephen M. Cameron 
6880580ada3cSStephen M. Cameron 	driver_version = kmalloc(size, GFP_KERNEL);
6881580ada3cSStephen M. Cameron 	if (!driver_version)
6882580ada3cSStephen M. Cameron 		return -ENOMEM;
6883580ada3cSStephen M. Cameron 
6884580ada3cSStephen M. Cameron 	init_driver_version(driver_version, size);
6885580ada3cSStephen M. Cameron 	for (i = 0; i < size; i++)
6886580ada3cSStephen M. Cameron 		writeb(driver_version[i], &cfgtable->driver_version[i]);
6887580ada3cSStephen M. Cameron 	kfree(driver_version);
6888580ada3cSStephen M. Cameron 	return 0;
6889580ada3cSStephen M. Cameron }
6890580ada3cSStephen M. Cameron 
68916f039790SGreg Kroah-Hartman static void read_driver_ver_from_cfgtable(struct CfgTable __iomem *cfgtable,
68926f039790SGreg Kroah-Hartman 					  unsigned char *driver_ver)
6893580ada3cSStephen M. Cameron {
6894580ada3cSStephen M. Cameron 	int i;
6895580ada3cSStephen M. Cameron 
6896580ada3cSStephen M. Cameron 	for (i = 0; i < sizeof(cfgtable->driver_version); i++)
6897580ada3cSStephen M. Cameron 		driver_ver[i] = readb(&cfgtable->driver_version[i]);
6898580ada3cSStephen M. Cameron }
6899580ada3cSStephen M. Cameron 
69006f039790SGreg Kroah-Hartman static int controller_reset_failed(struct CfgTable __iomem *cfgtable)
6901580ada3cSStephen M. Cameron {
6902580ada3cSStephen M. Cameron 
6903580ada3cSStephen M. Cameron 	char *driver_ver, *old_driver_ver;
6904580ada3cSStephen M. Cameron 	int rc, size = sizeof(cfgtable->driver_version);
6905580ada3cSStephen M. Cameron 
6906580ada3cSStephen M. Cameron 	old_driver_ver = kmalloc(2 * size, GFP_KERNEL);
6907580ada3cSStephen M. Cameron 	if (!old_driver_ver)
6908580ada3cSStephen M. Cameron 		return -ENOMEM;
6909580ada3cSStephen M. Cameron 	driver_ver = old_driver_ver + size;
6910580ada3cSStephen M. Cameron 
6911580ada3cSStephen M. Cameron 	/* After a reset, the 32 bytes of "driver version" in the cfgtable
6912580ada3cSStephen M. Cameron 	 * should have been changed, otherwise we know the reset failed.
6913580ada3cSStephen M. Cameron 	 */
6914580ada3cSStephen M. Cameron 	init_driver_version(old_driver_ver, size);
6915580ada3cSStephen M. Cameron 	read_driver_ver_from_cfgtable(cfgtable, driver_ver);
6916580ada3cSStephen M. Cameron 	rc = !memcmp(driver_ver, old_driver_ver, size);
6917580ada3cSStephen M. Cameron 	kfree(old_driver_ver);
6918580ada3cSStephen M. Cameron 	return rc;
6919580ada3cSStephen M. Cameron }
69201df8552aSStephen M. Cameron /* This does a hard reset of the controller using PCI power management
69211df8552aSStephen M. Cameron  * states or the using the doorbell register.
69221df8552aSStephen M. Cameron  */
69236b6c1cd7STomas Henzl static int hpsa_kdump_hard_reset_controller(struct pci_dev *pdev, u32 board_id)
69241df8552aSStephen M. Cameron {
69251df8552aSStephen M. Cameron 	u64 cfg_offset;
69261df8552aSStephen M. Cameron 	u32 cfg_base_addr;
69271df8552aSStephen M. Cameron 	u64 cfg_base_addr_index;
69281df8552aSStephen M. Cameron 	void __iomem *vaddr;
69291df8552aSStephen M. Cameron 	unsigned long paddr;
6930580ada3cSStephen M. Cameron 	u32 misc_fw_support;
6931270d05deSStephen M. Cameron 	int rc;
69321df8552aSStephen M. Cameron 	struct CfgTable __iomem *cfgtable;
6933cf0b08d0SStephen M. Cameron 	u32 use_doorbell;
6934270d05deSStephen M. Cameron 	u16 command_register;
69351df8552aSStephen M. Cameron 
69361df8552aSStephen M. Cameron 	/* For controllers as old as the P600, this is very nearly
69371df8552aSStephen M. Cameron 	 * the same thing as
69381df8552aSStephen M. Cameron 	 *
69391df8552aSStephen M. Cameron 	 * pci_save_state(pci_dev);
69401df8552aSStephen M. Cameron 	 * pci_set_power_state(pci_dev, PCI_D3hot);
69411df8552aSStephen M. Cameron 	 * pci_set_power_state(pci_dev, PCI_D0);
69421df8552aSStephen M. Cameron 	 * pci_restore_state(pci_dev);
69431df8552aSStephen M. Cameron 	 *
69441df8552aSStephen M. Cameron 	 * For controllers newer than the P600, the pci power state
69451df8552aSStephen M. Cameron 	 * method of resetting doesn't work so we have another way
69461df8552aSStephen M. Cameron 	 * using the doorbell register.
69471df8552aSStephen M. Cameron 	 */
694818867659SStephen M. Cameron 
694960f923b9SRobert Elliott 	if (!ctlr_is_resettable(board_id)) {
695060f923b9SRobert Elliott 		dev_warn(&pdev->dev, "Controller not resettable\n");
695125c1e56aSStephen M. Cameron 		return -ENODEV;
695225c1e56aSStephen M. Cameron 	}
695346380786SStephen M. Cameron 
695446380786SStephen M. Cameron 	/* if controller is soft- but not hard resettable... */
695546380786SStephen M. Cameron 	if (!ctlr_is_hard_resettable(board_id))
695646380786SStephen M. Cameron 		return -ENOTSUPP; /* try soft reset later. */
695718867659SStephen M. Cameron 
6958270d05deSStephen M. Cameron 	/* Save the PCI command register */
6959270d05deSStephen M. Cameron 	pci_read_config_word(pdev, 4, &command_register);
6960270d05deSStephen M. Cameron 	pci_save_state(pdev);
69611df8552aSStephen M. Cameron 
69621df8552aSStephen M. Cameron 	/* find the first memory BAR, so we can find the cfg table */
69631df8552aSStephen M. Cameron 	rc = hpsa_pci_find_memory_BAR(pdev, &paddr);
69641df8552aSStephen M. Cameron 	if (rc)
69651df8552aSStephen M. Cameron 		return rc;
69661df8552aSStephen M. Cameron 	vaddr = remap_pci_mem(paddr, 0x250);
69671df8552aSStephen M. Cameron 	if (!vaddr)
69681df8552aSStephen M. Cameron 		return -ENOMEM;
69691df8552aSStephen M. Cameron 
69701df8552aSStephen M. Cameron 	/* find cfgtable in order to check if reset via doorbell is supported */
69711df8552aSStephen M. Cameron 	rc = hpsa_find_cfg_addrs(pdev, vaddr, &cfg_base_addr,
69721df8552aSStephen M. Cameron 					&cfg_base_addr_index, &cfg_offset);
69731df8552aSStephen M. Cameron 	if (rc)
69741df8552aSStephen M. Cameron 		goto unmap_vaddr;
69751df8552aSStephen M. Cameron 	cfgtable = remap_pci_mem(pci_resource_start(pdev,
69761df8552aSStephen M. Cameron 		       cfg_base_addr_index) + cfg_offset, sizeof(*cfgtable));
69771df8552aSStephen M. Cameron 	if (!cfgtable) {
69781df8552aSStephen M. Cameron 		rc = -ENOMEM;
69791df8552aSStephen M. Cameron 		goto unmap_vaddr;
69801df8552aSStephen M. Cameron 	}
6981580ada3cSStephen M. Cameron 	rc = write_driver_ver_to_cfgtable(cfgtable);
6982580ada3cSStephen M. Cameron 	if (rc)
698303741d95STomas Henzl 		goto unmap_cfgtable;
69841df8552aSStephen M. Cameron 
6985cf0b08d0SStephen M. Cameron 	/* If reset via doorbell register is supported, use that.
6986cf0b08d0SStephen M. Cameron 	 * There are two such methods.  Favor the newest method.
6987cf0b08d0SStephen M. Cameron 	 */
69881df8552aSStephen M. Cameron 	misc_fw_support = readl(&cfgtable->misc_fw_support);
6989cf0b08d0SStephen M. Cameron 	use_doorbell = misc_fw_support & MISC_FW_DOORBELL_RESET2;
6990cf0b08d0SStephen M. Cameron 	if (use_doorbell) {
6991cf0b08d0SStephen M. Cameron 		use_doorbell = DOORBELL_CTLR_RESET2;
6992cf0b08d0SStephen M. Cameron 	} else {
69931df8552aSStephen M. Cameron 		use_doorbell = misc_fw_support & MISC_FW_DOORBELL_RESET;
6994cf0b08d0SStephen M. Cameron 		if (use_doorbell) {
6995050f7147SStephen Cameron 			dev_warn(&pdev->dev,
6996050f7147SStephen Cameron 				"Soft reset not supported. Firmware update is required.\n");
699764670ac8SStephen M. Cameron 			rc = -ENOTSUPP; /* try soft reset */
6998cf0b08d0SStephen M. Cameron 			goto unmap_cfgtable;
6999cf0b08d0SStephen M. Cameron 		}
7000cf0b08d0SStephen M. Cameron 	}
70011df8552aSStephen M. Cameron 
70021df8552aSStephen M. Cameron 	rc = hpsa_controller_hard_reset(pdev, vaddr, use_doorbell);
70031df8552aSStephen M. Cameron 	if (rc)
70041df8552aSStephen M. Cameron 		goto unmap_cfgtable;
7005edd16368SStephen M. Cameron 
7006270d05deSStephen M. Cameron 	pci_restore_state(pdev);
7007270d05deSStephen M. Cameron 	pci_write_config_word(pdev, 4, command_register);
7008edd16368SStephen M. Cameron 
70091df8552aSStephen M. Cameron 	/* Some devices (notably the HP Smart Array 5i Controller)
70101df8552aSStephen M. Cameron 	   need a little pause here */
70111df8552aSStephen M. Cameron 	msleep(HPSA_POST_RESET_PAUSE_MSECS);
70121df8552aSStephen M. Cameron 
7013fe5389c8SStephen M. Cameron 	rc = hpsa_wait_for_board_state(pdev, vaddr, BOARD_READY);
7014fe5389c8SStephen M. Cameron 	if (rc) {
7015fe5389c8SStephen M. Cameron 		dev_warn(&pdev->dev,
7016050f7147SStephen Cameron 			"Failed waiting for board to become ready after hard reset\n");
7017fe5389c8SStephen M. Cameron 		goto unmap_cfgtable;
7018fe5389c8SStephen M. Cameron 	}
7019fe5389c8SStephen M. Cameron 
7020580ada3cSStephen M. Cameron 	rc = controller_reset_failed(vaddr);
7021580ada3cSStephen M. Cameron 	if (rc < 0)
7022580ada3cSStephen M. Cameron 		goto unmap_cfgtable;
7023580ada3cSStephen M. Cameron 	if (rc) {
702464670ac8SStephen M. Cameron 		dev_warn(&pdev->dev, "Unable to successfully reset "
702564670ac8SStephen M. Cameron 			"controller. Will try soft reset.\n");
702664670ac8SStephen M. Cameron 		rc = -ENOTSUPP;
7027580ada3cSStephen M. Cameron 	} else {
702864670ac8SStephen M. Cameron 		dev_info(&pdev->dev, "board ready after hard reset.\n");
70291df8552aSStephen M. Cameron 	}
70301df8552aSStephen M. Cameron 
70311df8552aSStephen M. Cameron unmap_cfgtable:
70321df8552aSStephen M. Cameron 	iounmap(cfgtable);
70331df8552aSStephen M. Cameron 
70341df8552aSStephen M. Cameron unmap_vaddr:
70351df8552aSStephen M. Cameron 	iounmap(vaddr);
70361df8552aSStephen M. Cameron 	return rc;
7037edd16368SStephen M. Cameron }
7038edd16368SStephen M. Cameron 
7039edd16368SStephen M. Cameron /*
7040edd16368SStephen M. Cameron  *  We cannot read the structure directly, for portability we must use
7041edd16368SStephen M. Cameron  *   the io functions.
7042edd16368SStephen M. Cameron  *   This is for debug only.
7043edd16368SStephen M. Cameron  */
704442a91641SDon Brace static void print_cfg_table(struct device *dev, struct CfgTable __iomem *tb)
7045edd16368SStephen M. Cameron {
704658f8665cSStephen M. Cameron #ifdef HPSA_DEBUG
7047edd16368SStephen M. Cameron 	int i;
7048edd16368SStephen M. Cameron 	char temp_name[17];
7049edd16368SStephen M. Cameron 
7050edd16368SStephen M. Cameron 	dev_info(dev, "Controller Configuration information\n");
7051edd16368SStephen M. Cameron 	dev_info(dev, "------------------------------------\n");
7052edd16368SStephen M. Cameron 	for (i = 0; i < 4; i++)
7053edd16368SStephen M. Cameron 		temp_name[i] = readb(&(tb->Signature[i]));
7054edd16368SStephen M. Cameron 	temp_name[4] = '\0';
7055edd16368SStephen M. Cameron 	dev_info(dev, "   Signature = %s\n", temp_name);
7056edd16368SStephen M. Cameron 	dev_info(dev, "   Spec Number = %d\n", readl(&(tb->SpecValence)));
7057edd16368SStephen M. Cameron 	dev_info(dev, "   Transport methods supported = 0x%x\n",
7058edd16368SStephen M. Cameron 	       readl(&(tb->TransportSupport)));
7059edd16368SStephen M. Cameron 	dev_info(dev, "   Transport methods active = 0x%x\n",
7060edd16368SStephen M. Cameron 	       readl(&(tb->TransportActive)));
7061edd16368SStephen M. Cameron 	dev_info(dev, "   Requested transport Method = 0x%x\n",
7062edd16368SStephen M. Cameron 	       readl(&(tb->HostWrite.TransportRequest)));
7063edd16368SStephen M. Cameron 	dev_info(dev, "   Coalesce Interrupt Delay = 0x%x\n",
7064edd16368SStephen M. Cameron 	       readl(&(tb->HostWrite.CoalIntDelay)));
7065edd16368SStephen M. Cameron 	dev_info(dev, "   Coalesce Interrupt Count = 0x%x\n",
7066edd16368SStephen M. Cameron 	       readl(&(tb->HostWrite.CoalIntCount)));
706769d6e33dSRobert Elliott 	dev_info(dev, "   Max outstanding commands = %d\n",
7068edd16368SStephen M. Cameron 	       readl(&(tb->CmdsOutMax)));
7069edd16368SStephen M. Cameron 	dev_info(dev, "   Bus Types = 0x%x\n", readl(&(tb->BusTypes)));
7070edd16368SStephen M. Cameron 	for (i = 0; i < 16; i++)
7071edd16368SStephen M. Cameron 		temp_name[i] = readb(&(tb->ServerName[i]));
7072edd16368SStephen M. Cameron 	temp_name[16] = '\0';
7073edd16368SStephen M. Cameron 	dev_info(dev, "   Server Name = %s\n", temp_name);
7074edd16368SStephen M. Cameron 	dev_info(dev, "   Heartbeat Counter = 0x%x\n\n\n",
7075edd16368SStephen M. Cameron 		readl(&(tb->HeartBeat)));
7076edd16368SStephen M. Cameron #endif				/* HPSA_DEBUG */
707758f8665cSStephen M. Cameron }
7078edd16368SStephen M. Cameron 
7079edd16368SStephen M. Cameron static int find_PCI_BAR_index(struct pci_dev *pdev, unsigned long pci_bar_addr)
7080edd16368SStephen M. Cameron {
7081edd16368SStephen M. Cameron 	int i, offset, mem_type, bar_type;
7082edd16368SStephen M. Cameron 
7083edd16368SStephen M. Cameron 	if (pci_bar_addr == PCI_BASE_ADDRESS_0)	/* looking for BAR zero? */
7084edd16368SStephen M. Cameron 		return 0;
7085edd16368SStephen M. Cameron 	offset = 0;
7086edd16368SStephen M. Cameron 	for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
7087edd16368SStephen M. Cameron 		bar_type = pci_resource_flags(pdev, i) & PCI_BASE_ADDRESS_SPACE;
7088edd16368SStephen M. Cameron 		if (bar_type == PCI_BASE_ADDRESS_SPACE_IO)
7089edd16368SStephen M. Cameron 			offset += 4;
7090edd16368SStephen M. Cameron 		else {
7091edd16368SStephen M. Cameron 			mem_type = pci_resource_flags(pdev, i) &
7092edd16368SStephen M. Cameron 			    PCI_BASE_ADDRESS_MEM_TYPE_MASK;
7093edd16368SStephen M. Cameron 			switch (mem_type) {
7094edd16368SStephen M. Cameron 			case PCI_BASE_ADDRESS_MEM_TYPE_32:
7095edd16368SStephen M. Cameron 			case PCI_BASE_ADDRESS_MEM_TYPE_1M:
7096edd16368SStephen M. Cameron 				offset += 4;	/* 32 bit */
7097edd16368SStephen M. Cameron 				break;
7098edd16368SStephen M. Cameron 			case PCI_BASE_ADDRESS_MEM_TYPE_64:
7099edd16368SStephen M. Cameron 				offset += 8;
7100edd16368SStephen M. Cameron 				break;
7101edd16368SStephen M. Cameron 			default:	/* reserved in PCI 2.2 */
7102edd16368SStephen M. Cameron 				dev_warn(&pdev->dev,
7103edd16368SStephen M. Cameron 				       "base address is invalid\n");
7104edd16368SStephen M. Cameron 				return -1;
7105edd16368SStephen M. Cameron 				break;
7106edd16368SStephen M. Cameron 			}
7107edd16368SStephen M. Cameron 		}
7108edd16368SStephen M. Cameron 		if (offset == pci_bar_addr - PCI_BASE_ADDRESS_0)
7109edd16368SStephen M. Cameron 			return i + 1;
7110edd16368SStephen M. Cameron 	}
7111edd16368SStephen M. Cameron 	return -1;
7112edd16368SStephen M. Cameron }
7113edd16368SStephen M. Cameron 
7114cc64c817SRobert Elliott static void hpsa_disable_interrupt_mode(struct ctlr_info *h)
7115cc64c817SRobert Elliott {
7116cc64c817SRobert Elliott 	if (h->msix_vector) {
7117cc64c817SRobert Elliott 		if (h->pdev->msix_enabled)
7118cc64c817SRobert Elliott 			pci_disable_msix(h->pdev);
7119105a3dbcSRobert Elliott 		h->msix_vector = 0;
7120cc64c817SRobert Elliott 	} else if (h->msi_vector) {
7121cc64c817SRobert Elliott 		if (h->pdev->msi_enabled)
7122cc64c817SRobert Elliott 			pci_disable_msi(h->pdev);
7123105a3dbcSRobert Elliott 		h->msi_vector = 0;
7124cc64c817SRobert Elliott 	}
7125cc64c817SRobert Elliott }
7126cc64c817SRobert Elliott 
7127edd16368SStephen M. Cameron /* If MSI/MSI-X is supported by the kernel we will try to enable it on
7128050f7147SStephen Cameron  * controllers that are capable. If not, we use legacy INTx mode.
7129edd16368SStephen M. Cameron  */
71306f039790SGreg Kroah-Hartman static void hpsa_interrupt_mode(struct ctlr_info *h)
7131edd16368SStephen M. Cameron {
7132edd16368SStephen M. Cameron #ifdef CONFIG_PCI_MSI
7133254f796bSMatt Gates 	int err, i;
7134254f796bSMatt Gates 	struct msix_entry hpsa_msix_entries[MAX_REPLY_QUEUES];
7135254f796bSMatt Gates 
7136254f796bSMatt Gates 	for (i = 0; i < MAX_REPLY_QUEUES; i++) {
7137254f796bSMatt Gates 		hpsa_msix_entries[i].vector = 0;
7138254f796bSMatt Gates 		hpsa_msix_entries[i].entry = i;
7139254f796bSMatt Gates 	}
7140edd16368SStephen M. Cameron 
7141edd16368SStephen M. Cameron 	/* Some boards advertise MSI but don't really support it */
71426b3f4c52SStephen M. Cameron 	if ((h->board_id == 0x40700E11) || (h->board_id == 0x40800E11) ||
71436b3f4c52SStephen M. Cameron 	    (h->board_id == 0x40820E11) || (h->board_id == 0x40830E11))
7144edd16368SStephen M. Cameron 		goto default_int_mode;
714555c06c71SStephen M. Cameron 	if (pci_find_capability(h->pdev, PCI_CAP_ID_MSIX)) {
7146050f7147SStephen Cameron 		dev_info(&h->pdev->dev, "MSI-X capable controller\n");
7147eee0f03aSHannes Reinecke 		h->msix_vector = MAX_REPLY_QUEUES;
7148f89439bcSStephen M. Cameron 		if (h->msix_vector > num_online_cpus())
7149f89439bcSStephen M. Cameron 			h->msix_vector = num_online_cpus();
715018fce3c4SAlexander Gordeev 		err = pci_enable_msix_range(h->pdev, hpsa_msix_entries,
715118fce3c4SAlexander Gordeev 					    1, h->msix_vector);
715218fce3c4SAlexander Gordeev 		if (err < 0) {
715318fce3c4SAlexander Gordeev 			dev_warn(&h->pdev->dev, "MSI-X init failed %d\n", err);
715418fce3c4SAlexander Gordeev 			h->msix_vector = 0;
715518fce3c4SAlexander Gordeev 			goto single_msi_mode;
715618fce3c4SAlexander Gordeev 		} else if (err < h->msix_vector) {
715755c06c71SStephen M. Cameron 			dev_warn(&h->pdev->dev, "only %d MSI-X vectors "
7158edd16368SStephen M. Cameron 			       "available\n", err);
7159eee0f03aSHannes Reinecke 		}
716018fce3c4SAlexander Gordeev 		h->msix_vector = err;
7161eee0f03aSHannes Reinecke 		for (i = 0; i < h->msix_vector; i++)
7162eee0f03aSHannes Reinecke 			h->intr[i] = hpsa_msix_entries[i].vector;
7163eee0f03aSHannes Reinecke 		return;
7164edd16368SStephen M. Cameron 	}
716518fce3c4SAlexander Gordeev single_msi_mode:
716655c06c71SStephen M. Cameron 	if (pci_find_capability(h->pdev, PCI_CAP_ID_MSI)) {
7167050f7147SStephen Cameron 		dev_info(&h->pdev->dev, "MSI capable controller\n");
716855c06c71SStephen M. Cameron 		if (!pci_enable_msi(h->pdev))
7169edd16368SStephen M. Cameron 			h->msi_vector = 1;
7170edd16368SStephen M. Cameron 		else
717155c06c71SStephen M. Cameron 			dev_warn(&h->pdev->dev, "MSI init failed\n");
7172edd16368SStephen M. Cameron 	}
7173edd16368SStephen M. Cameron default_int_mode:
7174edd16368SStephen M. Cameron #endif				/* CONFIG_PCI_MSI */
7175edd16368SStephen M. Cameron 	/* if we get here we're going to use the default interrupt mode */
7176a9a3a273SStephen M. Cameron 	h->intr[h->intr_mode] = h->pdev->irq;
7177edd16368SStephen M. Cameron }
7178edd16368SStephen M. Cameron 
71796f039790SGreg Kroah-Hartman static int hpsa_lookup_board_id(struct pci_dev *pdev, u32 *board_id)
7180e5c880d1SStephen M. Cameron {
7181e5c880d1SStephen M. Cameron 	int i;
7182e5c880d1SStephen M. Cameron 	u32 subsystem_vendor_id, subsystem_device_id;
7183e5c880d1SStephen M. Cameron 
7184e5c880d1SStephen M. Cameron 	subsystem_vendor_id = pdev->subsystem_vendor;
7185e5c880d1SStephen M. Cameron 	subsystem_device_id = pdev->subsystem_device;
7186e5c880d1SStephen M. Cameron 	*board_id = ((subsystem_device_id << 16) & 0xffff0000) |
7187e5c880d1SStephen M. Cameron 		    subsystem_vendor_id;
7188e5c880d1SStephen M. Cameron 
7189e5c880d1SStephen M. Cameron 	for (i = 0; i < ARRAY_SIZE(products); i++)
7190e5c880d1SStephen M. Cameron 		if (*board_id == products[i].board_id)
7191e5c880d1SStephen M. Cameron 			return i;
7192e5c880d1SStephen M. Cameron 
71936798cc0aSStephen M. Cameron 	if ((subsystem_vendor_id != PCI_VENDOR_ID_HP &&
71946798cc0aSStephen M. Cameron 		subsystem_vendor_id != PCI_VENDOR_ID_COMPAQ) ||
71956798cc0aSStephen M. Cameron 		!hpsa_allow_any) {
7196e5c880d1SStephen M. Cameron 		dev_warn(&pdev->dev, "unrecognized board ID: "
7197e5c880d1SStephen M. Cameron 			"0x%08x, ignoring.\n", *board_id);
7198e5c880d1SStephen M. Cameron 			return -ENODEV;
7199e5c880d1SStephen M. Cameron 	}
7200e5c880d1SStephen M. Cameron 	return ARRAY_SIZE(products) - 1; /* generic unknown smart array */
7201e5c880d1SStephen M. Cameron }
7202e5c880d1SStephen M. Cameron 
72036f039790SGreg Kroah-Hartman static int hpsa_pci_find_memory_BAR(struct pci_dev *pdev,
72043a7774ceSStephen M. Cameron 				    unsigned long *memory_bar)
72053a7774ceSStephen M. Cameron {
72063a7774ceSStephen M. Cameron 	int i;
72073a7774ceSStephen M. Cameron 
72083a7774ceSStephen M. Cameron 	for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
720912d2cd47SStephen M. Cameron 		if (pci_resource_flags(pdev, i) & IORESOURCE_MEM) {
72103a7774ceSStephen M. Cameron 			/* addressing mode bits already removed */
721112d2cd47SStephen M. Cameron 			*memory_bar = pci_resource_start(pdev, i);
721212d2cd47SStephen M. Cameron 			dev_dbg(&pdev->dev, "memory BAR = %lx\n",
72133a7774ceSStephen M. Cameron 				*memory_bar);
72143a7774ceSStephen M. Cameron 			return 0;
72153a7774ceSStephen M. Cameron 		}
721612d2cd47SStephen M. Cameron 	dev_warn(&pdev->dev, "no memory BAR found\n");
72173a7774ceSStephen M. Cameron 	return -ENODEV;
72183a7774ceSStephen M. Cameron }
72193a7774ceSStephen M. Cameron 
72206f039790SGreg Kroah-Hartman static int hpsa_wait_for_board_state(struct pci_dev *pdev, void __iomem *vaddr,
72216f039790SGreg Kroah-Hartman 				     int wait_for_ready)
72222c4c8c8bSStephen M. Cameron {
7223fe5389c8SStephen M. Cameron 	int i, iterations;
72242c4c8c8bSStephen M. Cameron 	u32 scratchpad;
7225fe5389c8SStephen M. Cameron 	if (wait_for_ready)
7226fe5389c8SStephen M. Cameron 		iterations = HPSA_BOARD_READY_ITERATIONS;
7227fe5389c8SStephen M. Cameron 	else
7228fe5389c8SStephen M. Cameron 		iterations = HPSA_BOARD_NOT_READY_ITERATIONS;
72292c4c8c8bSStephen M. Cameron 
7230fe5389c8SStephen M. Cameron 	for (i = 0; i < iterations; i++) {
7231fe5389c8SStephen M. Cameron 		scratchpad = readl(vaddr + SA5_SCRATCHPAD_OFFSET);
7232fe5389c8SStephen M. Cameron 		if (wait_for_ready) {
72332c4c8c8bSStephen M. Cameron 			if (scratchpad == HPSA_FIRMWARE_READY)
72342c4c8c8bSStephen M. Cameron 				return 0;
7235fe5389c8SStephen M. Cameron 		} else {
7236fe5389c8SStephen M. Cameron 			if (scratchpad != HPSA_FIRMWARE_READY)
7237fe5389c8SStephen M. Cameron 				return 0;
7238fe5389c8SStephen M. Cameron 		}
72392c4c8c8bSStephen M. Cameron 		msleep(HPSA_BOARD_READY_POLL_INTERVAL_MSECS);
72402c4c8c8bSStephen M. Cameron 	}
7241fe5389c8SStephen M. Cameron 	dev_warn(&pdev->dev, "board not ready, timed out.\n");
72422c4c8c8bSStephen M. Cameron 	return -ENODEV;
72432c4c8c8bSStephen M. Cameron }
72442c4c8c8bSStephen M. Cameron 
72456f039790SGreg Kroah-Hartman static int hpsa_find_cfg_addrs(struct pci_dev *pdev, void __iomem *vaddr,
72466f039790SGreg Kroah-Hartman 			       u32 *cfg_base_addr, u64 *cfg_base_addr_index,
7247a51fd47fSStephen M. Cameron 			       u64 *cfg_offset)
7248a51fd47fSStephen M. Cameron {
7249a51fd47fSStephen M. Cameron 	*cfg_base_addr = readl(vaddr + SA5_CTCFG_OFFSET);
7250a51fd47fSStephen M. Cameron 	*cfg_offset = readl(vaddr + SA5_CTMEM_OFFSET);
7251a51fd47fSStephen M. Cameron 	*cfg_base_addr &= (u32) 0x0000ffff;
7252a51fd47fSStephen M. Cameron 	*cfg_base_addr_index = find_PCI_BAR_index(pdev, *cfg_base_addr);
7253a51fd47fSStephen M. Cameron 	if (*cfg_base_addr_index == -1) {
7254a51fd47fSStephen M. Cameron 		dev_warn(&pdev->dev, "cannot find cfg_base_addr_index\n");
7255a51fd47fSStephen M. Cameron 		return -ENODEV;
7256a51fd47fSStephen M. Cameron 	}
7257a51fd47fSStephen M. Cameron 	return 0;
7258a51fd47fSStephen M. Cameron }
7259a51fd47fSStephen M. Cameron 
7260195f2c65SRobert Elliott static void hpsa_free_cfgtables(struct ctlr_info *h)
7261195f2c65SRobert Elliott {
7262105a3dbcSRobert Elliott 	if (h->transtable) {
7263195f2c65SRobert Elliott 		iounmap(h->transtable);
7264105a3dbcSRobert Elliott 		h->transtable = NULL;
7265105a3dbcSRobert Elliott 	}
7266105a3dbcSRobert Elliott 	if (h->cfgtable) {
7267195f2c65SRobert Elliott 		iounmap(h->cfgtable);
7268105a3dbcSRobert Elliott 		h->cfgtable = NULL;
7269105a3dbcSRobert Elliott 	}
7270195f2c65SRobert Elliott }
7271195f2c65SRobert Elliott 
7272195f2c65SRobert Elliott /* Find and map CISS config table and transfer table
7273195f2c65SRobert Elliott + * several items must be unmapped (freed) later
7274195f2c65SRobert Elliott + * */
72756f039790SGreg Kroah-Hartman static int hpsa_find_cfgtables(struct ctlr_info *h)
7276edd16368SStephen M. Cameron {
727701a02ffcSStephen M. Cameron 	u64 cfg_offset;
727801a02ffcSStephen M. Cameron 	u32 cfg_base_addr;
727901a02ffcSStephen M. Cameron 	u64 cfg_base_addr_index;
7280303932fdSDon Brace 	u32 trans_offset;
7281a51fd47fSStephen M. Cameron 	int rc;
728277c4495cSStephen M. Cameron 
7283a51fd47fSStephen M. Cameron 	rc = hpsa_find_cfg_addrs(h->pdev, h->vaddr, &cfg_base_addr,
7284a51fd47fSStephen M. Cameron 		&cfg_base_addr_index, &cfg_offset);
7285a51fd47fSStephen M. Cameron 	if (rc)
7286a51fd47fSStephen M. Cameron 		return rc;
728777c4495cSStephen M. Cameron 	h->cfgtable = remap_pci_mem(pci_resource_start(h->pdev,
7288a51fd47fSStephen M. Cameron 		       cfg_base_addr_index) + cfg_offset, sizeof(*h->cfgtable));
7289cd3c81c4SRobert Elliott 	if (!h->cfgtable) {
7290cd3c81c4SRobert Elliott 		dev_err(&h->pdev->dev, "Failed mapping cfgtable\n");
729177c4495cSStephen M. Cameron 		return -ENOMEM;
7292cd3c81c4SRobert Elliott 	}
7293580ada3cSStephen M. Cameron 	rc = write_driver_ver_to_cfgtable(h->cfgtable);
7294580ada3cSStephen M. Cameron 	if (rc)
7295580ada3cSStephen M. Cameron 		return rc;
729677c4495cSStephen M. Cameron 	/* Find performant mode table. */
7297a51fd47fSStephen M. Cameron 	trans_offset = readl(&h->cfgtable->TransMethodOffset);
729877c4495cSStephen M. Cameron 	h->transtable = remap_pci_mem(pci_resource_start(h->pdev,
729977c4495cSStephen M. Cameron 				cfg_base_addr_index)+cfg_offset+trans_offset,
730077c4495cSStephen M. Cameron 				sizeof(*h->transtable));
7301195f2c65SRobert Elliott 	if (!h->transtable) {
7302195f2c65SRobert Elliott 		dev_err(&h->pdev->dev, "Failed mapping transfer table\n");
7303195f2c65SRobert Elliott 		hpsa_free_cfgtables(h);
730477c4495cSStephen M. Cameron 		return -ENOMEM;
7305195f2c65SRobert Elliott 	}
730677c4495cSStephen M. Cameron 	return 0;
730777c4495cSStephen M. Cameron }
730877c4495cSStephen M. Cameron 
73096f039790SGreg Kroah-Hartman static void hpsa_get_max_perf_mode_cmds(struct ctlr_info *h)
7310cba3d38bSStephen M. Cameron {
731141ce4c35SStephen Cameron #define MIN_MAX_COMMANDS 16
731241ce4c35SStephen Cameron 	BUILD_BUG_ON(MIN_MAX_COMMANDS <= HPSA_NRESERVED_CMDS);
731341ce4c35SStephen Cameron 
731441ce4c35SStephen Cameron 	h->max_commands = readl(&h->cfgtable->MaxPerformantModeCommands);
731572ceeaecSStephen M. Cameron 
731672ceeaecSStephen M. Cameron 	/* Limit commands in memory limited kdump scenario. */
731772ceeaecSStephen M. Cameron 	if (reset_devices && h->max_commands > 32)
731872ceeaecSStephen M. Cameron 		h->max_commands = 32;
731972ceeaecSStephen M. Cameron 
732041ce4c35SStephen Cameron 	if (h->max_commands < MIN_MAX_COMMANDS) {
732141ce4c35SStephen Cameron 		dev_warn(&h->pdev->dev,
732241ce4c35SStephen Cameron 			"Controller reports max supported commands of %d Using %d instead. Ensure that firmware is up to date.\n",
732341ce4c35SStephen Cameron 			h->max_commands,
732441ce4c35SStephen Cameron 			MIN_MAX_COMMANDS);
732541ce4c35SStephen Cameron 		h->max_commands = MIN_MAX_COMMANDS;
7326cba3d38bSStephen M. Cameron 	}
7327cba3d38bSStephen M. Cameron }
7328cba3d38bSStephen M. Cameron 
7329c7ee65b3SWebb Scales /* If the controller reports that the total max sg entries is greater than 512,
7330c7ee65b3SWebb Scales  * then we know that chained SG blocks work.  (Original smart arrays did not
7331c7ee65b3SWebb Scales  * support chained SG blocks and would return zero for max sg entries.)
7332c7ee65b3SWebb Scales  */
7333c7ee65b3SWebb Scales static int hpsa_supports_chained_sg_blocks(struct ctlr_info *h)
7334c7ee65b3SWebb Scales {
7335c7ee65b3SWebb Scales 	return h->maxsgentries > 512;
7336c7ee65b3SWebb Scales }
7337c7ee65b3SWebb Scales 
7338b93d7536SStephen M. Cameron /* Interrogate the hardware for some limits:
7339b93d7536SStephen M. Cameron  * max commands, max SG elements without chaining, and with chaining,
7340b93d7536SStephen M. Cameron  * SG chain block size, etc.
7341b93d7536SStephen M. Cameron  */
73426f039790SGreg Kroah-Hartman static void hpsa_find_board_params(struct ctlr_info *h)
7343b93d7536SStephen M. Cameron {
7344cba3d38bSStephen M. Cameron 	hpsa_get_max_perf_mode_cmds(h);
734545fcb86eSStephen Cameron 	h->nr_cmds = h->max_commands;
7346b93d7536SStephen M. Cameron 	h->maxsgentries = readl(&(h->cfgtable->MaxScatterGatherElements));
7347283b4a9bSStephen M. Cameron 	h->fw_support = readl(&(h->cfgtable->misc_fw_support));
7348c7ee65b3SWebb Scales 	if (hpsa_supports_chained_sg_blocks(h)) {
7349c7ee65b3SWebb Scales 		/* Limit in-command s/g elements to 32 save dma'able memory. */
7350b93d7536SStephen M. Cameron 		h->max_cmd_sg_entries = 32;
73511a63ea6fSWebb Scales 		h->chainsize = h->maxsgentries - h->max_cmd_sg_entries;
7352b93d7536SStephen M. Cameron 		h->maxsgentries--; /* save one for chain pointer */
7353b93d7536SStephen M. Cameron 	} else {
7354c7ee65b3SWebb Scales 		/*
7355c7ee65b3SWebb Scales 		 * Original smart arrays supported at most 31 s/g entries
7356c7ee65b3SWebb Scales 		 * embedded inline in the command (trying to use more
7357c7ee65b3SWebb Scales 		 * would lock up the controller)
7358c7ee65b3SWebb Scales 		 */
7359c7ee65b3SWebb Scales 		h->max_cmd_sg_entries = 31;
73601a63ea6fSWebb Scales 		h->maxsgentries = 31; /* default to traditional values */
7361c7ee65b3SWebb Scales 		h->chainsize = 0;
7362b93d7536SStephen M. Cameron 	}
736375167d2cSStephen M. Cameron 
736475167d2cSStephen M. Cameron 	/* Find out what task management functions are supported and cache */
736575167d2cSStephen M. Cameron 	h->TMFSupportFlags = readl(&(h->cfgtable->TMFSupportFlags));
73660e7a7fceSScott Teel 	if (!(HPSATMF_PHYS_TASK_ABORT & h->TMFSupportFlags))
73670e7a7fceSScott Teel 		dev_warn(&h->pdev->dev, "Physical aborts not supported\n");
73680e7a7fceSScott Teel 	if (!(HPSATMF_LOG_TASK_ABORT & h->TMFSupportFlags))
73690e7a7fceSScott Teel 		dev_warn(&h->pdev->dev, "Logical aborts not supported\n");
73708be986ccSStephen Cameron 	if (!(HPSATMF_IOACCEL_ENABLED & h->TMFSupportFlags))
73718be986ccSStephen Cameron 		dev_warn(&h->pdev->dev, "HP SSD Smart Path aborts not supported\n");
7372b93d7536SStephen M. Cameron }
7373b93d7536SStephen M. Cameron 
737476c46e49SStephen M. Cameron static inline bool hpsa_CISS_signature_present(struct ctlr_info *h)
737576c46e49SStephen M. Cameron {
73760fc9fd40SAkinobu Mita 	if (!check_signature(h->cfgtable->Signature, "CISS", 4)) {
7377050f7147SStephen Cameron 		dev_err(&h->pdev->dev, "not a valid CISS config table\n");
737876c46e49SStephen M. Cameron 		return false;
737976c46e49SStephen M. Cameron 	}
738076c46e49SStephen M. Cameron 	return true;
738176c46e49SStephen M. Cameron }
738276c46e49SStephen M. Cameron 
738397a5e98cSStephen M. Cameron static inline void hpsa_set_driver_support_bits(struct ctlr_info *h)
7384f7c39101SStephen M. Cameron {
738597a5e98cSStephen M. Cameron 	u32 driver_support;
7386f7c39101SStephen M. Cameron 
738797a5e98cSStephen M. Cameron 	driver_support = readl(&(h->cfgtable->driver_support));
73880b9e7b74SArnd Bergmann 	/* Need to enable prefetch in the SCSI core for 6400 in x86 */
73890b9e7b74SArnd Bergmann #ifdef CONFIG_X86
739097a5e98cSStephen M. Cameron 	driver_support |= ENABLE_SCSI_PREFETCH;
7391f7c39101SStephen M. Cameron #endif
739228e13446SStephen M. Cameron 	driver_support |= ENABLE_UNIT_ATTN;
739328e13446SStephen M. Cameron 	writel(driver_support, &(h->cfgtable->driver_support));
7394f7c39101SStephen M. Cameron }
7395f7c39101SStephen M. Cameron 
73963d0eab67SStephen M. Cameron /* Disable DMA prefetch for the P600.  Otherwise an ASIC bug may result
73973d0eab67SStephen M. Cameron  * in a prefetch beyond physical memory.
73983d0eab67SStephen M. Cameron  */
73993d0eab67SStephen M. Cameron static inline void hpsa_p600_dma_prefetch_quirk(struct ctlr_info *h)
74003d0eab67SStephen M. Cameron {
74013d0eab67SStephen M. Cameron 	u32 dma_prefetch;
74023d0eab67SStephen M. Cameron 
74033d0eab67SStephen M. Cameron 	if (h->board_id != 0x3225103C)
74043d0eab67SStephen M. Cameron 		return;
74053d0eab67SStephen M. Cameron 	dma_prefetch = readl(h->vaddr + I2O_DMA1_CFG);
74063d0eab67SStephen M. Cameron 	dma_prefetch |= 0x8000;
74073d0eab67SStephen M. Cameron 	writel(dma_prefetch, h->vaddr + I2O_DMA1_CFG);
74083d0eab67SStephen M. Cameron }
74093d0eab67SStephen M. Cameron 
7410c706a795SRobert Elliott static int hpsa_wait_for_clear_event_notify_ack(struct ctlr_info *h)
741176438d08SStephen M. Cameron {
741276438d08SStephen M. Cameron 	int i;
741376438d08SStephen M. Cameron 	u32 doorbell_value;
741476438d08SStephen M. Cameron 	unsigned long flags;
741576438d08SStephen M. Cameron 	/* wait until the clear_event_notify bit 6 is cleared by controller. */
7416007e7aa9SRobert Elliott 	for (i = 0; i < MAX_CLEAR_EVENT_WAIT; i++) {
741776438d08SStephen M. Cameron 		spin_lock_irqsave(&h->lock, flags);
741876438d08SStephen M. Cameron 		doorbell_value = readl(h->vaddr + SA5_DOORBELL);
741976438d08SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
742076438d08SStephen M. Cameron 		if (!(doorbell_value & DOORBELL_CLEAR_EVENTS))
7421c706a795SRobert Elliott 			goto done;
742276438d08SStephen M. Cameron 		/* delay and try again */
7423007e7aa9SRobert Elliott 		msleep(CLEAR_EVENT_WAIT_INTERVAL);
742476438d08SStephen M. Cameron 	}
7425c706a795SRobert Elliott 	return -ENODEV;
7426c706a795SRobert Elliott done:
7427c706a795SRobert Elliott 	return 0;
742876438d08SStephen M. Cameron }
742976438d08SStephen M. Cameron 
7430c706a795SRobert Elliott static int hpsa_wait_for_mode_change_ack(struct ctlr_info *h)
7431eb6b2ae9SStephen M. Cameron {
7432eb6b2ae9SStephen M. Cameron 	int i;
74336eaf46fdSStephen M. Cameron 	u32 doorbell_value;
74346eaf46fdSStephen M. Cameron 	unsigned long flags;
7435eb6b2ae9SStephen M. Cameron 
7436eb6b2ae9SStephen M. Cameron 	/* under certain very rare conditions, this can take awhile.
7437eb6b2ae9SStephen M. Cameron 	 * (e.g.: hot replace a failed 144GB drive in a RAID 5 set right
7438eb6b2ae9SStephen M. Cameron 	 * as we enter this code.)
7439eb6b2ae9SStephen M. Cameron 	 */
7440007e7aa9SRobert Elliott 	for (i = 0; i < MAX_MODE_CHANGE_WAIT; i++) {
744125163bd5SWebb Scales 		if (h->remove_in_progress)
744225163bd5SWebb Scales 			goto done;
74436eaf46fdSStephen M. Cameron 		spin_lock_irqsave(&h->lock, flags);
74446eaf46fdSStephen M. Cameron 		doorbell_value = readl(h->vaddr + SA5_DOORBELL);
74456eaf46fdSStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
7446382be668SDan Carpenter 		if (!(doorbell_value & CFGTBL_ChangeReq))
7447c706a795SRobert Elliott 			goto done;
7448eb6b2ae9SStephen M. Cameron 		/* delay and try again */
7449007e7aa9SRobert Elliott 		msleep(MODE_CHANGE_WAIT_INTERVAL);
7450eb6b2ae9SStephen M. Cameron 	}
7451c706a795SRobert Elliott 	return -ENODEV;
7452c706a795SRobert Elliott done:
7453c706a795SRobert Elliott 	return 0;
74543f4336f3SStephen M. Cameron }
74553f4336f3SStephen M. Cameron 
7456c706a795SRobert Elliott /* return -ENODEV or other reason on error, 0 on success */
74576f039790SGreg Kroah-Hartman static int hpsa_enter_simple_mode(struct ctlr_info *h)
74583f4336f3SStephen M. Cameron {
74593f4336f3SStephen M. Cameron 	u32 trans_support;
74603f4336f3SStephen M. Cameron 
74613f4336f3SStephen M. Cameron 	trans_support = readl(&(h->cfgtable->TransportSupport));
74623f4336f3SStephen M. Cameron 	if (!(trans_support & SIMPLE_MODE))
74633f4336f3SStephen M. Cameron 		return -ENOTSUPP;
74643f4336f3SStephen M. Cameron 
74653f4336f3SStephen M. Cameron 	h->max_commands = readl(&(h->cfgtable->CmdsOutMax));
7466283b4a9bSStephen M. Cameron 
74673f4336f3SStephen M. Cameron 	/* Update the field, and then ring the doorbell */
74683f4336f3SStephen M. Cameron 	writel(CFGTBL_Trans_Simple, &(h->cfgtable->HostWrite.TransportRequest));
7469b9af4937SStephen M. Cameron 	writel(0, &h->cfgtable->HostWrite.command_pool_addr_hi);
74703f4336f3SStephen M. Cameron 	writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL);
7471c706a795SRobert Elliott 	if (hpsa_wait_for_mode_change_ack(h))
7472c706a795SRobert Elliott 		goto error;
7473eb6b2ae9SStephen M. Cameron 	print_cfg_table(&h->pdev->dev, h->cfgtable);
7474283b4a9bSStephen M. Cameron 	if (!(readl(&(h->cfgtable->TransportActive)) & CFGTBL_Trans_Simple))
7475283b4a9bSStephen M. Cameron 		goto error;
7476960a30e7SStephen M. Cameron 	h->transMethod = CFGTBL_Trans_Simple;
7477eb6b2ae9SStephen M. Cameron 	return 0;
7478283b4a9bSStephen M. Cameron error:
7479050f7147SStephen Cameron 	dev_err(&h->pdev->dev, "failed to enter simple mode\n");
7480283b4a9bSStephen M. Cameron 	return -ENODEV;
7481eb6b2ae9SStephen M. Cameron }
7482eb6b2ae9SStephen M. Cameron 
7483195f2c65SRobert Elliott /* free items allocated or mapped by hpsa_pci_init */
7484195f2c65SRobert Elliott static void hpsa_free_pci_init(struct ctlr_info *h)
7485195f2c65SRobert Elliott {
7486195f2c65SRobert Elliott 	hpsa_free_cfgtables(h);			/* pci_init 4 */
7487195f2c65SRobert Elliott 	iounmap(h->vaddr);			/* pci_init 3 */
7488105a3dbcSRobert Elliott 	h->vaddr = NULL;
7489195f2c65SRobert Elliott 	hpsa_disable_interrupt_mode(h);		/* pci_init 2 */
7490943a7021SRobert Elliott 	/*
7491943a7021SRobert Elliott 	 * call pci_disable_device before pci_release_regions per
7492943a7021SRobert Elliott 	 * Documentation/PCI/pci.txt
7493943a7021SRobert Elliott 	 */
7494195f2c65SRobert Elliott 	pci_disable_device(h->pdev);		/* pci_init 1 */
7495943a7021SRobert Elliott 	pci_release_regions(h->pdev);		/* pci_init 2 */
7496195f2c65SRobert Elliott }
7497195f2c65SRobert Elliott 
7498195f2c65SRobert Elliott /* several items must be freed later */
74996f039790SGreg Kroah-Hartman static int hpsa_pci_init(struct ctlr_info *h)
750077c4495cSStephen M. Cameron {
7501eb6b2ae9SStephen M. Cameron 	int prod_index, err;
7502edd16368SStephen M. Cameron 
7503e5c880d1SStephen M. Cameron 	prod_index = hpsa_lookup_board_id(h->pdev, &h->board_id);
7504e5c880d1SStephen M. Cameron 	if (prod_index < 0)
750560f923b9SRobert Elliott 		return prod_index;
7506e5c880d1SStephen M. Cameron 	h->product_name = products[prod_index].product_name;
7507e5c880d1SStephen M. Cameron 	h->access = *(products[prod_index].access);
7508e5c880d1SStephen M. Cameron 
75099b5c48c2SStephen Cameron 	h->needs_abort_tags_swizzled =
75109b5c48c2SStephen Cameron 		ctlr_needs_abort_tags_swizzled(h->board_id);
75119b5c48c2SStephen Cameron 
7512e5a44df8SMatthew Garrett 	pci_disable_link_state(h->pdev, PCIE_LINK_STATE_L0S |
7513e5a44df8SMatthew Garrett 			       PCIE_LINK_STATE_L1 | PCIE_LINK_STATE_CLKPM);
7514e5a44df8SMatthew Garrett 
751555c06c71SStephen M. Cameron 	err = pci_enable_device(h->pdev);
7516edd16368SStephen M. Cameron 	if (err) {
7517195f2c65SRobert Elliott 		dev_err(&h->pdev->dev, "failed to enable PCI device\n");
7518943a7021SRobert Elliott 		pci_disable_device(h->pdev);
7519edd16368SStephen M. Cameron 		return err;
7520edd16368SStephen M. Cameron 	}
7521edd16368SStephen M. Cameron 
7522f79cfec6SStephen M. Cameron 	err = pci_request_regions(h->pdev, HPSA);
7523edd16368SStephen M. Cameron 	if (err) {
752455c06c71SStephen M. Cameron 		dev_err(&h->pdev->dev,
7525195f2c65SRobert Elliott 			"failed to obtain PCI resources\n");
7526943a7021SRobert Elliott 		pci_disable_device(h->pdev);
7527943a7021SRobert Elliott 		return err;
7528edd16368SStephen M. Cameron 	}
75294fa604e1SRobert Elliott 
75304fa604e1SRobert Elliott 	pci_set_master(h->pdev);
75314fa604e1SRobert Elliott 
75326b3f4c52SStephen M. Cameron 	hpsa_interrupt_mode(h);
753312d2cd47SStephen M. Cameron 	err = hpsa_pci_find_memory_BAR(h->pdev, &h->paddr);
75343a7774ceSStephen M. Cameron 	if (err)
7535195f2c65SRobert Elliott 		goto clean2;	/* intmode+region, pci */
7536edd16368SStephen M. Cameron 	h->vaddr = remap_pci_mem(h->paddr, 0x250);
7537204892e9SStephen M. Cameron 	if (!h->vaddr) {
7538195f2c65SRobert Elliott 		dev_err(&h->pdev->dev, "failed to remap PCI mem\n");
7539204892e9SStephen M. Cameron 		err = -ENOMEM;
7540195f2c65SRobert Elliott 		goto clean2;	/* intmode+region, pci */
7541204892e9SStephen M. Cameron 	}
7542fe5389c8SStephen M. Cameron 	err = hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_READY);
75432c4c8c8bSStephen M. Cameron 	if (err)
7544195f2c65SRobert Elliott 		goto clean3;	/* vaddr, intmode+region, pci */
754577c4495cSStephen M. Cameron 	err = hpsa_find_cfgtables(h);
754677c4495cSStephen M. Cameron 	if (err)
7547195f2c65SRobert Elliott 		goto clean3;	/* vaddr, intmode+region, pci */
7548b93d7536SStephen M. Cameron 	hpsa_find_board_params(h);
7549edd16368SStephen M. Cameron 
755076c46e49SStephen M. Cameron 	if (!hpsa_CISS_signature_present(h)) {
7551edd16368SStephen M. Cameron 		err = -ENODEV;
7552195f2c65SRobert Elliott 		goto clean4;	/* cfgtables, vaddr, intmode+region, pci */
7553edd16368SStephen M. Cameron 	}
755497a5e98cSStephen M. Cameron 	hpsa_set_driver_support_bits(h);
75553d0eab67SStephen M. Cameron 	hpsa_p600_dma_prefetch_quirk(h);
7556eb6b2ae9SStephen M. Cameron 	err = hpsa_enter_simple_mode(h);
7557eb6b2ae9SStephen M. Cameron 	if (err)
7558195f2c65SRobert Elliott 		goto clean4;	/* cfgtables, vaddr, intmode+region, pci */
7559edd16368SStephen M. Cameron 	return 0;
7560edd16368SStephen M. Cameron 
7561195f2c65SRobert Elliott clean4:	/* cfgtables, vaddr, intmode+region, pci */
7562195f2c65SRobert Elliott 	hpsa_free_cfgtables(h);
7563195f2c65SRobert Elliott clean3:	/* vaddr, intmode+region, pci */
7564204892e9SStephen M. Cameron 	iounmap(h->vaddr);
7565105a3dbcSRobert Elliott 	h->vaddr = NULL;
7566195f2c65SRobert Elliott clean2:	/* intmode+region, pci */
7567195f2c65SRobert Elliott 	hpsa_disable_interrupt_mode(h);
7568943a7021SRobert Elliott 	/*
7569943a7021SRobert Elliott 	 * call pci_disable_device before pci_release_regions per
7570943a7021SRobert Elliott 	 * Documentation/PCI/pci.txt
7571943a7021SRobert Elliott 	 */
7572195f2c65SRobert Elliott 	pci_disable_device(h->pdev);
7573943a7021SRobert Elliott 	pci_release_regions(h->pdev);
7574edd16368SStephen M. Cameron 	return err;
7575edd16368SStephen M. Cameron }
7576edd16368SStephen M. Cameron 
75776f039790SGreg Kroah-Hartman static void hpsa_hba_inquiry(struct ctlr_info *h)
7578339b2b14SStephen M. Cameron {
7579339b2b14SStephen M. Cameron 	int rc;
7580339b2b14SStephen M. Cameron 
7581339b2b14SStephen M. Cameron #define HBA_INQUIRY_BYTE_COUNT 64
7582339b2b14SStephen M. Cameron 	h->hba_inquiry_data = kmalloc(HBA_INQUIRY_BYTE_COUNT, GFP_KERNEL);
7583339b2b14SStephen M. Cameron 	if (!h->hba_inquiry_data)
7584339b2b14SStephen M. Cameron 		return;
7585339b2b14SStephen M. Cameron 	rc = hpsa_scsi_do_inquiry(h, RAID_CTLR_LUNID, 0,
7586339b2b14SStephen M. Cameron 		h->hba_inquiry_data, HBA_INQUIRY_BYTE_COUNT);
7587339b2b14SStephen M. Cameron 	if (rc != 0) {
7588339b2b14SStephen M. Cameron 		kfree(h->hba_inquiry_data);
7589339b2b14SStephen M. Cameron 		h->hba_inquiry_data = NULL;
7590339b2b14SStephen M. Cameron 	}
7591339b2b14SStephen M. Cameron }
7592339b2b14SStephen M. Cameron 
75936b6c1cd7STomas Henzl static int hpsa_init_reset_devices(struct pci_dev *pdev, u32 board_id)
7594edd16368SStephen M. Cameron {
75951df8552aSStephen M. Cameron 	int rc, i;
75963b747298STomas Henzl 	void __iomem *vaddr;
7597edd16368SStephen M. Cameron 
75984c2a8c40SStephen M. Cameron 	if (!reset_devices)
75994c2a8c40SStephen M. Cameron 		return 0;
76004c2a8c40SStephen M. Cameron 
7601132aa220STomas Henzl 	/* kdump kernel is loading, we don't know in which state is
7602132aa220STomas Henzl 	 * the pci interface. The dev->enable_cnt is equal zero
7603132aa220STomas Henzl 	 * so we call enable+disable, wait a while and switch it on.
7604132aa220STomas Henzl 	 */
7605132aa220STomas Henzl 	rc = pci_enable_device(pdev);
7606132aa220STomas Henzl 	if (rc) {
7607132aa220STomas Henzl 		dev_warn(&pdev->dev, "Failed to enable PCI device\n");
7608132aa220STomas Henzl 		return -ENODEV;
7609132aa220STomas Henzl 	}
7610132aa220STomas Henzl 	pci_disable_device(pdev);
7611132aa220STomas Henzl 	msleep(260);			/* a randomly chosen number */
7612132aa220STomas Henzl 	rc = pci_enable_device(pdev);
7613132aa220STomas Henzl 	if (rc) {
7614132aa220STomas Henzl 		dev_warn(&pdev->dev, "failed to enable device.\n");
7615132aa220STomas Henzl 		return -ENODEV;
7616132aa220STomas Henzl 	}
76174fa604e1SRobert Elliott 
7618859c75abSTomas Henzl 	pci_set_master(pdev);
76194fa604e1SRobert Elliott 
76203b747298STomas Henzl 	vaddr = pci_ioremap_bar(pdev, 0);
76213b747298STomas Henzl 	if (vaddr == NULL) {
76223b747298STomas Henzl 		rc = -ENOMEM;
76233b747298STomas Henzl 		goto out_disable;
76243b747298STomas Henzl 	}
76253b747298STomas Henzl 	writel(SA5_INTR_OFF, vaddr + SA5_REPLY_INTR_MASK_OFFSET);
76263b747298STomas Henzl 	iounmap(vaddr);
76273b747298STomas Henzl 
76281df8552aSStephen M. Cameron 	/* Reset the controller with a PCI power-cycle or via doorbell */
76296b6c1cd7STomas Henzl 	rc = hpsa_kdump_hard_reset_controller(pdev, board_id);
7630edd16368SStephen M. Cameron 
76311df8552aSStephen M. Cameron 	/* -ENOTSUPP here means we cannot reset the controller
76321df8552aSStephen M. Cameron 	 * but it's already (and still) up and running in
763318867659SStephen M. Cameron 	 * "performant mode".  Or, it might be 640x, which can't reset
763418867659SStephen M. Cameron 	 * due to concerns about shared bbwc between 6402/6404 pair.
76351df8552aSStephen M. Cameron 	 */
7636adf1b3a3SRobert Elliott 	if (rc)
7637132aa220STomas Henzl 		goto out_disable;
7638edd16368SStephen M. Cameron 
7639edd16368SStephen M. Cameron 	/* Now try to get the controller to respond to a no-op */
76401ba66c9cSRobert Elliott 	dev_info(&pdev->dev, "Waiting for controller to respond to no-op\n");
7641edd16368SStephen M. Cameron 	for (i = 0; i < HPSA_POST_RESET_NOOP_RETRIES; i++) {
7642edd16368SStephen M. Cameron 		if (hpsa_noop(pdev) == 0)
7643edd16368SStephen M. Cameron 			break;
7644edd16368SStephen M. Cameron 		else
7645edd16368SStephen M. Cameron 			dev_warn(&pdev->dev, "no-op failed%s\n",
7646edd16368SStephen M. Cameron 					(i < 11 ? "; re-trying" : ""));
7647edd16368SStephen M. Cameron 	}
7648132aa220STomas Henzl 
7649132aa220STomas Henzl out_disable:
7650132aa220STomas Henzl 
7651132aa220STomas Henzl 	pci_disable_device(pdev);
7652132aa220STomas Henzl 	return rc;
7653edd16368SStephen M. Cameron }
7654edd16368SStephen M. Cameron 
76551fb7c98aSRobert Elliott static void hpsa_free_cmd_pool(struct ctlr_info *h)
76561fb7c98aSRobert Elliott {
76571fb7c98aSRobert Elliott 	kfree(h->cmd_pool_bits);
7658105a3dbcSRobert Elliott 	h->cmd_pool_bits = NULL;
7659105a3dbcSRobert Elliott 	if (h->cmd_pool) {
76601fb7c98aSRobert Elliott 		pci_free_consistent(h->pdev,
76611fb7c98aSRobert Elliott 				h->nr_cmds * sizeof(struct CommandList),
76621fb7c98aSRobert Elliott 				h->cmd_pool,
76631fb7c98aSRobert Elliott 				h->cmd_pool_dhandle);
7664105a3dbcSRobert Elliott 		h->cmd_pool = NULL;
7665105a3dbcSRobert Elliott 		h->cmd_pool_dhandle = 0;
7666105a3dbcSRobert Elliott 	}
7667105a3dbcSRobert Elliott 	if (h->errinfo_pool) {
76681fb7c98aSRobert Elliott 		pci_free_consistent(h->pdev,
76691fb7c98aSRobert Elliott 				h->nr_cmds * sizeof(struct ErrorInfo),
76701fb7c98aSRobert Elliott 				h->errinfo_pool,
76711fb7c98aSRobert Elliott 				h->errinfo_pool_dhandle);
7672105a3dbcSRobert Elliott 		h->errinfo_pool = NULL;
7673105a3dbcSRobert Elliott 		h->errinfo_pool_dhandle = 0;
7674105a3dbcSRobert Elliott 	}
76751fb7c98aSRobert Elliott }
76761fb7c98aSRobert Elliott 
7677d37ffbe4SRobert Elliott static int hpsa_alloc_cmd_pool(struct ctlr_info *h)
76782e9d1b36SStephen M. Cameron {
76792e9d1b36SStephen M. Cameron 	h->cmd_pool_bits = kzalloc(
76802e9d1b36SStephen M. Cameron 		DIV_ROUND_UP(h->nr_cmds, BITS_PER_LONG) *
76812e9d1b36SStephen M. Cameron 		sizeof(unsigned long), GFP_KERNEL);
76822e9d1b36SStephen M. Cameron 	h->cmd_pool = pci_alloc_consistent(h->pdev,
76832e9d1b36SStephen M. Cameron 		    h->nr_cmds * sizeof(*h->cmd_pool),
76842e9d1b36SStephen M. Cameron 		    &(h->cmd_pool_dhandle));
76852e9d1b36SStephen M. Cameron 	h->errinfo_pool = pci_alloc_consistent(h->pdev,
76862e9d1b36SStephen M. Cameron 		    h->nr_cmds * sizeof(*h->errinfo_pool),
76872e9d1b36SStephen M. Cameron 		    &(h->errinfo_pool_dhandle));
76882e9d1b36SStephen M. Cameron 	if ((h->cmd_pool_bits == NULL)
76892e9d1b36SStephen M. Cameron 	    || (h->cmd_pool == NULL)
76902e9d1b36SStephen M. Cameron 	    || (h->errinfo_pool == NULL)) {
76912e9d1b36SStephen M. Cameron 		dev_err(&h->pdev->dev, "out of memory in %s", __func__);
76922c143342SRobert Elliott 		goto clean_up;
76932e9d1b36SStephen M. Cameron 	}
7694360c73bdSStephen Cameron 	hpsa_preinitialize_commands(h);
76952e9d1b36SStephen M. Cameron 	return 0;
76962c143342SRobert Elliott clean_up:
76972c143342SRobert Elliott 	hpsa_free_cmd_pool(h);
76982c143342SRobert Elliott 	return -ENOMEM;
76992e9d1b36SStephen M. Cameron }
77002e9d1b36SStephen M. Cameron 
770141b3cf08SStephen M. Cameron static void hpsa_irq_affinity_hints(struct ctlr_info *h)
770241b3cf08SStephen M. Cameron {
7703ec429952SFabian Frederick 	int i, cpu;
770441b3cf08SStephen M. Cameron 
770541b3cf08SStephen M. Cameron 	cpu = cpumask_first(cpu_online_mask);
770641b3cf08SStephen M. Cameron 	for (i = 0; i < h->msix_vector; i++) {
7707ec429952SFabian Frederick 		irq_set_affinity_hint(h->intr[i], get_cpu_mask(cpu));
770841b3cf08SStephen M. Cameron 		cpu = cpumask_next(cpu, cpu_online_mask);
770941b3cf08SStephen M. Cameron 	}
771041b3cf08SStephen M. Cameron }
771141b3cf08SStephen M. Cameron 
7712ec501a18SRobert Elliott /* clear affinity hints and free MSI-X, MSI, or legacy INTx vectors */
7713ec501a18SRobert Elliott static void hpsa_free_irqs(struct ctlr_info *h)
7714ec501a18SRobert Elliott {
7715ec501a18SRobert Elliott 	int i;
7716ec501a18SRobert Elliott 
7717ec501a18SRobert Elliott 	if (!h->msix_vector || h->intr_mode != PERF_MODE_INT) {
7718ec501a18SRobert Elliott 		/* Single reply queue, only one irq to free */
7719ec501a18SRobert Elliott 		i = h->intr_mode;
7720ec501a18SRobert Elliott 		irq_set_affinity_hint(h->intr[i], NULL);
7721ec501a18SRobert Elliott 		free_irq(h->intr[i], &h->q[i]);
7722105a3dbcSRobert Elliott 		h->q[i] = 0;
7723ec501a18SRobert Elliott 		return;
7724ec501a18SRobert Elliott 	}
7725ec501a18SRobert Elliott 
7726ec501a18SRobert Elliott 	for (i = 0; i < h->msix_vector; i++) {
7727ec501a18SRobert Elliott 		irq_set_affinity_hint(h->intr[i], NULL);
7728ec501a18SRobert Elliott 		free_irq(h->intr[i], &h->q[i]);
7729105a3dbcSRobert Elliott 		h->q[i] = 0;
7730ec501a18SRobert Elliott 	}
7731a4e17fc1SRobert Elliott 	for (; i < MAX_REPLY_QUEUES; i++)
7732a4e17fc1SRobert Elliott 		h->q[i] = 0;
7733ec501a18SRobert Elliott }
7734ec501a18SRobert Elliott 
77359ee61794SRobert Elliott /* returns 0 on success; cleans up and returns -Enn on error */
77369ee61794SRobert Elliott static int hpsa_request_irqs(struct ctlr_info *h,
77370ae01a32SStephen M. Cameron 	irqreturn_t (*msixhandler)(int, void *),
77380ae01a32SStephen M. Cameron 	irqreturn_t (*intxhandler)(int, void *))
77390ae01a32SStephen M. Cameron {
7740254f796bSMatt Gates 	int rc, i;
77410ae01a32SStephen M. Cameron 
7742254f796bSMatt Gates 	/*
7743254f796bSMatt Gates 	 * initialize h->q[x] = x so that interrupt handlers know which
7744254f796bSMatt Gates 	 * queue to process.
7745254f796bSMatt Gates 	 */
7746254f796bSMatt Gates 	for (i = 0; i < MAX_REPLY_QUEUES; i++)
7747254f796bSMatt Gates 		h->q[i] = (u8) i;
7748254f796bSMatt Gates 
7749eee0f03aSHannes Reinecke 	if (h->intr_mode == PERF_MODE_INT && h->msix_vector > 0) {
7750254f796bSMatt Gates 		/* If performant mode and MSI-X, use multiple reply queues */
7751a4e17fc1SRobert Elliott 		for (i = 0; i < h->msix_vector; i++) {
77528b47004aSRobert Elliott 			sprintf(h->intrname[i], "%s-msix%d", h->devname, i);
7753254f796bSMatt Gates 			rc = request_irq(h->intr[i], msixhandler,
77548b47004aSRobert Elliott 					0, h->intrname[i],
7755254f796bSMatt Gates 					&h->q[i]);
7756a4e17fc1SRobert Elliott 			if (rc) {
7757a4e17fc1SRobert Elliott 				int j;
7758a4e17fc1SRobert Elliott 
7759a4e17fc1SRobert Elliott 				dev_err(&h->pdev->dev,
7760a4e17fc1SRobert Elliott 					"failed to get irq %d for %s\n",
7761a4e17fc1SRobert Elliott 				       h->intr[i], h->devname);
7762a4e17fc1SRobert Elliott 				for (j = 0; j < i; j++) {
7763a4e17fc1SRobert Elliott 					free_irq(h->intr[j], &h->q[j]);
7764a4e17fc1SRobert Elliott 					h->q[j] = 0;
7765a4e17fc1SRobert Elliott 				}
7766a4e17fc1SRobert Elliott 				for (; j < MAX_REPLY_QUEUES; j++)
7767a4e17fc1SRobert Elliott 					h->q[j] = 0;
7768a4e17fc1SRobert Elliott 				return rc;
7769a4e17fc1SRobert Elliott 			}
7770a4e17fc1SRobert Elliott 		}
777141b3cf08SStephen M. Cameron 		hpsa_irq_affinity_hints(h);
7772254f796bSMatt Gates 	} else {
7773254f796bSMatt Gates 		/* Use single reply pool */
7774eee0f03aSHannes Reinecke 		if (h->msix_vector > 0 || h->msi_vector) {
77758b47004aSRobert Elliott 			if (h->msix_vector)
77768b47004aSRobert Elliott 				sprintf(h->intrname[h->intr_mode],
77778b47004aSRobert Elliott 					"%s-msix", h->devname);
77788b47004aSRobert Elliott 			else
77798b47004aSRobert Elliott 				sprintf(h->intrname[h->intr_mode],
77808b47004aSRobert Elliott 					"%s-msi", h->devname);
7781254f796bSMatt Gates 			rc = request_irq(h->intr[h->intr_mode],
77828b47004aSRobert Elliott 				msixhandler, 0,
77838b47004aSRobert Elliott 				h->intrname[h->intr_mode],
7784254f796bSMatt Gates 				&h->q[h->intr_mode]);
7785254f796bSMatt Gates 		} else {
77868b47004aSRobert Elliott 			sprintf(h->intrname[h->intr_mode],
77878b47004aSRobert Elliott 				"%s-intx", h->devname);
7788254f796bSMatt Gates 			rc = request_irq(h->intr[h->intr_mode],
77898b47004aSRobert Elliott 				intxhandler, IRQF_SHARED,
77908b47004aSRobert Elliott 				h->intrname[h->intr_mode],
7791254f796bSMatt Gates 				&h->q[h->intr_mode]);
7792254f796bSMatt Gates 		}
7793105a3dbcSRobert Elliott 		irq_set_affinity_hint(h->intr[h->intr_mode], NULL);
7794254f796bSMatt Gates 	}
77950ae01a32SStephen M. Cameron 	if (rc) {
7796195f2c65SRobert Elliott 		dev_err(&h->pdev->dev, "failed to get irq %d for %s\n",
77970ae01a32SStephen M. Cameron 		       h->intr[h->intr_mode], h->devname);
7798195f2c65SRobert Elliott 		hpsa_free_irqs(h);
77990ae01a32SStephen M. Cameron 		return -ENODEV;
78000ae01a32SStephen M. Cameron 	}
78010ae01a32SStephen M. Cameron 	return 0;
78020ae01a32SStephen M. Cameron }
78030ae01a32SStephen M. Cameron 
78046f039790SGreg Kroah-Hartman static int hpsa_kdump_soft_reset(struct ctlr_info *h)
780564670ac8SStephen M. Cameron {
780639c53f55SRobert Elliott 	int rc;
7807bf43caf3SRobert Elliott 	hpsa_send_host_reset(h, RAID_CTLR_LUNID, HPSA_RESET_TYPE_CONTROLLER);
780864670ac8SStephen M. Cameron 
780964670ac8SStephen M. Cameron 	dev_info(&h->pdev->dev, "Waiting for board to soft reset.\n");
781039c53f55SRobert Elliott 	rc = hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_NOT_READY);
781139c53f55SRobert Elliott 	if (rc) {
781264670ac8SStephen M. Cameron 		dev_warn(&h->pdev->dev, "Soft reset had no effect.\n");
781339c53f55SRobert Elliott 		return rc;
781464670ac8SStephen M. Cameron 	}
781564670ac8SStephen M. Cameron 
781664670ac8SStephen M. Cameron 	dev_info(&h->pdev->dev, "Board reset, awaiting READY status.\n");
781739c53f55SRobert Elliott 	rc = hpsa_wait_for_board_state(h->pdev, h->vaddr, BOARD_READY);
781839c53f55SRobert Elliott 	if (rc) {
781964670ac8SStephen M. Cameron 		dev_warn(&h->pdev->dev, "Board failed to become ready "
782064670ac8SStephen M. Cameron 			"after soft reset.\n");
782139c53f55SRobert Elliott 		return rc;
782264670ac8SStephen M. Cameron 	}
782364670ac8SStephen M. Cameron 
782464670ac8SStephen M. Cameron 	return 0;
782564670ac8SStephen M. Cameron }
782664670ac8SStephen M. Cameron 
7827072b0518SStephen M. Cameron static void hpsa_free_reply_queues(struct ctlr_info *h)
7828072b0518SStephen M. Cameron {
7829072b0518SStephen M. Cameron 	int i;
7830072b0518SStephen M. Cameron 
7831072b0518SStephen M. Cameron 	for (i = 0; i < h->nreply_queues; i++) {
7832072b0518SStephen M. Cameron 		if (!h->reply_queue[i].head)
7833072b0518SStephen M. Cameron 			continue;
78341fb7c98aSRobert Elliott 		pci_free_consistent(h->pdev,
78351fb7c98aSRobert Elliott 					h->reply_queue_size,
78361fb7c98aSRobert Elliott 					h->reply_queue[i].head,
78371fb7c98aSRobert Elliott 					h->reply_queue[i].busaddr);
7838072b0518SStephen M. Cameron 		h->reply_queue[i].head = NULL;
7839072b0518SStephen M. Cameron 		h->reply_queue[i].busaddr = 0;
7840072b0518SStephen M. Cameron 	}
7841105a3dbcSRobert Elliott 	h->reply_queue_size = 0;
7842072b0518SStephen M. Cameron }
7843072b0518SStephen M. Cameron 
78440097f0f4SStephen M. Cameron static void hpsa_undo_allocations_after_kdump_soft_reset(struct ctlr_info *h)
78450097f0f4SStephen M. Cameron {
7846105a3dbcSRobert Elliott 	hpsa_free_performant_mode(h);		/* init_one 7 */
7847105a3dbcSRobert Elliott 	hpsa_free_sg_chain_blocks(h);		/* init_one 6 */
7848105a3dbcSRobert Elliott 	hpsa_free_cmd_pool(h);			/* init_one 5 */
7849105a3dbcSRobert Elliott 	hpsa_free_irqs(h);			/* init_one 4 */
78502946e82bSRobert Elliott 	scsi_host_put(h->scsi_host);		/* init_one 3 */
78512946e82bSRobert Elliott 	h->scsi_host = NULL;			/* init_one 3 */
78522946e82bSRobert Elliott 	hpsa_free_pci_init(h);			/* init_one 2_5 */
78539ecd953aSRobert Elliott 	free_percpu(h->lockup_detected);	/* init_one 2 */
78549ecd953aSRobert Elliott 	h->lockup_detected = NULL;		/* init_one 2 */
78559ecd953aSRobert Elliott 	if (h->resubmit_wq) {
78569ecd953aSRobert Elliott 		destroy_workqueue(h->resubmit_wq);	/* init_one 1 */
78579ecd953aSRobert Elliott 		h->resubmit_wq = NULL;
78589ecd953aSRobert Elliott 	}
78599ecd953aSRobert Elliott 	if (h->rescan_ctlr_wq) {
78609ecd953aSRobert Elliott 		destroy_workqueue(h->rescan_ctlr_wq);
78619ecd953aSRobert Elliott 		h->rescan_ctlr_wq = NULL;
78629ecd953aSRobert Elliott 	}
7863105a3dbcSRobert Elliott 	kfree(h);				/* init_one 1 */
786464670ac8SStephen M. Cameron }
786564670ac8SStephen M. Cameron 
7866a0c12413SStephen M. Cameron /* Called when controller lockup detected. */
7867f2405db8SDon Brace static void fail_all_outstanding_cmds(struct ctlr_info *h)
7868a0c12413SStephen M. Cameron {
7869281a7fd0SWebb Scales 	int i, refcount;
7870281a7fd0SWebb Scales 	struct CommandList *c;
787125163bd5SWebb Scales 	int failcount = 0;
7872a0c12413SStephen M. Cameron 
7873080ef1ccSDon Brace 	flush_workqueue(h->resubmit_wq); /* ensure all cmds are fully built */
7874f2405db8SDon Brace 	for (i = 0; i < h->nr_cmds; i++) {
7875f2405db8SDon Brace 		c = h->cmd_pool + i;
7876281a7fd0SWebb Scales 		refcount = atomic_inc_return(&c->refcount);
7877281a7fd0SWebb Scales 		if (refcount > 1) {
787825163bd5SWebb Scales 			c->err_info->CommandStatus = CMD_CTLR_LOCKUP;
78795a3d16f5SStephen M. Cameron 			finish_cmd(c);
7880433b5f4dSStephen Cameron 			atomic_dec(&h->commands_outstanding);
788125163bd5SWebb Scales 			failcount++;
7882a0c12413SStephen M. Cameron 		}
7883281a7fd0SWebb Scales 		cmd_free(h, c);
7884281a7fd0SWebb Scales 	}
788525163bd5SWebb Scales 	dev_warn(&h->pdev->dev,
788625163bd5SWebb Scales 		"failed %d commands in fail_all\n", failcount);
7887a0c12413SStephen M. Cameron }
7888a0c12413SStephen M. Cameron 
7889094963daSStephen M. Cameron static void set_lockup_detected_for_all_cpus(struct ctlr_info *h, u32 value)
7890094963daSStephen M. Cameron {
7891c8ed0010SRusty Russell 	int cpu;
7892094963daSStephen M. Cameron 
7893c8ed0010SRusty Russell 	for_each_online_cpu(cpu) {
7894094963daSStephen M. Cameron 		u32 *lockup_detected;
7895094963daSStephen M. Cameron 		lockup_detected = per_cpu_ptr(h->lockup_detected, cpu);
7896094963daSStephen M. Cameron 		*lockup_detected = value;
7897094963daSStephen M. Cameron 	}
7898094963daSStephen M. Cameron 	wmb(); /* be sure the per-cpu variables are out to memory */
7899094963daSStephen M. Cameron }
7900094963daSStephen M. Cameron 
7901a0c12413SStephen M. Cameron static void controller_lockup_detected(struct ctlr_info *h)
7902a0c12413SStephen M. Cameron {
7903a0c12413SStephen M. Cameron 	unsigned long flags;
7904094963daSStephen M. Cameron 	u32 lockup_detected;
7905a0c12413SStephen M. Cameron 
7906a0c12413SStephen M. Cameron 	h->access.set_intr_mask(h, HPSA_INTR_OFF);
7907a0c12413SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
7908094963daSStephen M. Cameron 	lockup_detected = readl(h->vaddr + SA5_SCRATCHPAD_OFFSET);
7909094963daSStephen M. Cameron 	if (!lockup_detected) {
7910094963daSStephen M. Cameron 		/* no heartbeat, but controller gave us a zero. */
7911094963daSStephen M. Cameron 		dev_warn(&h->pdev->dev,
791225163bd5SWebb Scales 			"lockup detected after %d but scratchpad register is zero\n",
791325163bd5SWebb Scales 			h->heartbeat_sample_interval / HZ);
7914094963daSStephen M. Cameron 		lockup_detected = 0xffffffff;
7915094963daSStephen M. Cameron 	}
7916094963daSStephen M. Cameron 	set_lockup_detected_for_all_cpus(h, lockup_detected);
7917a0c12413SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
791825163bd5SWebb Scales 	dev_warn(&h->pdev->dev, "Controller lockup detected: 0x%08x after %d\n",
791925163bd5SWebb Scales 			lockup_detected, h->heartbeat_sample_interval / HZ);
7920a0c12413SStephen M. Cameron 	pci_disable_device(h->pdev);
7921f2405db8SDon Brace 	fail_all_outstanding_cmds(h);
7922a0c12413SStephen M. Cameron }
7923a0c12413SStephen M. Cameron 
792425163bd5SWebb Scales static int detect_controller_lockup(struct ctlr_info *h)
7925a0c12413SStephen M. Cameron {
7926a0c12413SStephen M. Cameron 	u64 now;
7927a0c12413SStephen M. Cameron 	u32 heartbeat;
7928a0c12413SStephen M. Cameron 	unsigned long flags;
7929a0c12413SStephen M. Cameron 
7930a0c12413SStephen M. Cameron 	now = get_jiffies_64();
7931a0c12413SStephen M. Cameron 	/* If we've received an interrupt recently, we're ok. */
7932a0c12413SStephen M. Cameron 	if (time_after64(h->last_intr_timestamp +
7933e85c5974SStephen M. Cameron 				(h->heartbeat_sample_interval), now))
793425163bd5SWebb Scales 		return false;
7935a0c12413SStephen M. Cameron 
7936a0c12413SStephen M. Cameron 	/*
7937a0c12413SStephen M. Cameron 	 * If we've already checked the heartbeat recently, we're ok.
7938a0c12413SStephen M. Cameron 	 * This could happen if someone sends us a signal. We
7939a0c12413SStephen M. Cameron 	 * otherwise don't care about signals in this thread.
7940a0c12413SStephen M. Cameron 	 */
7941a0c12413SStephen M. Cameron 	if (time_after64(h->last_heartbeat_timestamp +
7942e85c5974SStephen M. Cameron 				(h->heartbeat_sample_interval), now))
794325163bd5SWebb Scales 		return false;
7944a0c12413SStephen M. Cameron 
7945a0c12413SStephen M. Cameron 	/* If heartbeat has not changed since we last looked, we're not ok. */
7946a0c12413SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
7947a0c12413SStephen M. Cameron 	heartbeat = readl(&h->cfgtable->HeartBeat);
7948a0c12413SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
7949a0c12413SStephen M. Cameron 	if (h->last_heartbeat == heartbeat) {
7950a0c12413SStephen M. Cameron 		controller_lockup_detected(h);
795125163bd5SWebb Scales 		return true;
7952a0c12413SStephen M. Cameron 	}
7953a0c12413SStephen M. Cameron 
7954a0c12413SStephen M. Cameron 	/* We're ok. */
7955a0c12413SStephen M. Cameron 	h->last_heartbeat = heartbeat;
7956a0c12413SStephen M. Cameron 	h->last_heartbeat_timestamp = now;
795725163bd5SWebb Scales 	return false;
7958a0c12413SStephen M. Cameron }
7959a0c12413SStephen M. Cameron 
79609846590eSStephen M. Cameron static void hpsa_ack_ctlr_events(struct ctlr_info *h)
796176438d08SStephen M. Cameron {
796276438d08SStephen M. Cameron 	int i;
796376438d08SStephen M. Cameron 	char *event_type;
796476438d08SStephen M. Cameron 
7965e4aa3e6aSStephen Cameron 	if (!(h->fw_support & MISC_FW_EVENT_NOTIFY))
7966e4aa3e6aSStephen Cameron 		return;
7967e4aa3e6aSStephen Cameron 
796876438d08SStephen M. Cameron 	/* Ask the controller to clear the events we're handling. */
79691f7cee8cSStephen M. Cameron 	if ((h->transMethod & (CFGTBL_Trans_io_accel1
79701f7cee8cSStephen M. Cameron 			| CFGTBL_Trans_io_accel2)) &&
797176438d08SStephen M. Cameron 		(h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_STATE_CHANGE ||
797276438d08SStephen M. Cameron 		 h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_CONFIG_CHANGE)) {
797376438d08SStephen M. Cameron 
797476438d08SStephen M. Cameron 		if (h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_STATE_CHANGE)
797576438d08SStephen M. Cameron 			event_type = "state change";
797676438d08SStephen M. Cameron 		if (h->events & HPSA_EVENT_NOTIFY_ACCEL_IO_PATH_CONFIG_CHANGE)
797776438d08SStephen M. Cameron 			event_type = "configuration change";
797876438d08SStephen M. Cameron 		/* Stop sending new RAID offload reqs via the IO accelerator */
797976438d08SStephen M. Cameron 		scsi_block_requests(h->scsi_host);
798076438d08SStephen M. Cameron 		for (i = 0; i < h->ndevices; i++)
798176438d08SStephen M. Cameron 			h->dev[i]->offload_enabled = 0;
798223100dd9SStephen M. Cameron 		hpsa_drain_accel_commands(h);
798376438d08SStephen M. Cameron 		/* Set 'accelerator path config change' bit */
798476438d08SStephen M. Cameron 		dev_warn(&h->pdev->dev,
798576438d08SStephen M. Cameron 			"Acknowledging event: 0x%08x (HP SSD Smart Path %s)\n",
798676438d08SStephen M. Cameron 			h->events, event_type);
798776438d08SStephen M. Cameron 		writel(h->events, &(h->cfgtable->clear_event_notify));
798876438d08SStephen M. Cameron 		/* Set the "clear event notify field update" bit 6 */
798976438d08SStephen M. Cameron 		writel(DOORBELL_CLEAR_EVENTS, h->vaddr + SA5_DOORBELL);
799076438d08SStephen M. Cameron 		/* Wait until ctlr clears 'clear event notify field', bit 6 */
799176438d08SStephen M. Cameron 		hpsa_wait_for_clear_event_notify_ack(h);
799276438d08SStephen M. Cameron 		scsi_unblock_requests(h->scsi_host);
799376438d08SStephen M. Cameron 	} else {
799476438d08SStephen M. Cameron 		/* Acknowledge controller notification events. */
799576438d08SStephen M. Cameron 		writel(h->events, &(h->cfgtable->clear_event_notify));
799676438d08SStephen M. Cameron 		writel(DOORBELL_CLEAR_EVENTS, h->vaddr + SA5_DOORBELL);
799776438d08SStephen M. Cameron 		hpsa_wait_for_clear_event_notify_ack(h);
799876438d08SStephen M. Cameron #if 0
799976438d08SStephen M. Cameron 		writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL);
800076438d08SStephen M. Cameron 		hpsa_wait_for_mode_change_ack(h);
800176438d08SStephen M. Cameron #endif
800276438d08SStephen M. Cameron 	}
80039846590eSStephen M. Cameron 	return;
800476438d08SStephen M. Cameron }
800576438d08SStephen M. Cameron 
800676438d08SStephen M. Cameron /* Check a register on the controller to see if there are configuration
800776438d08SStephen M. Cameron  * changes (added/changed/removed logical drives, etc.) which mean that
8008e863d68eSScott Teel  * we should rescan the controller for devices.
8009e863d68eSScott Teel  * Also check flag for driver-initiated rescan.
801076438d08SStephen M. Cameron  */
80119846590eSStephen M. Cameron static int hpsa_ctlr_needs_rescan(struct ctlr_info *h)
801276438d08SStephen M. Cameron {
8013853633e8SDon Brace 	if (h->drv_req_rescan) {
8014853633e8SDon Brace 		h->drv_req_rescan = 0;
8015853633e8SDon Brace 		return 1;
8016853633e8SDon Brace 	}
8017853633e8SDon Brace 
801876438d08SStephen M. Cameron 	if (!(h->fw_support & MISC_FW_EVENT_NOTIFY))
80199846590eSStephen M. Cameron 		return 0;
802076438d08SStephen M. Cameron 
802176438d08SStephen M. Cameron 	h->events = readl(&(h->cfgtable->event_notify));
80229846590eSStephen M. Cameron 	return h->events & RESCAN_REQUIRED_EVENT_BITS;
80239846590eSStephen M. Cameron }
802476438d08SStephen M. Cameron 
802576438d08SStephen M. Cameron /*
80269846590eSStephen M. Cameron  * Check if any of the offline devices have become ready
802776438d08SStephen M. Cameron  */
80289846590eSStephen M. Cameron static int hpsa_offline_devices_ready(struct ctlr_info *h)
80299846590eSStephen M. Cameron {
80309846590eSStephen M. Cameron 	unsigned long flags;
80319846590eSStephen M. Cameron 	struct offline_device_entry *d;
80329846590eSStephen M. Cameron 	struct list_head *this, *tmp;
80339846590eSStephen M. Cameron 
80349846590eSStephen M. Cameron 	spin_lock_irqsave(&h->offline_device_lock, flags);
80359846590eSStephen M. Cameron 	list_for_each_safe(this, tmp, &h->offline_device_list) {
80369846590eSStephen M. Cameron 		d = list_entry(this, struct offline_device_entry,
80379846590eSStephen M. Cameron 				offline_list);
80389846590eSStephen M. Cameron 		spin_unlock_irqrestore(&h->offline_device_lock, flags);
8039d1fea47cSStephen M. Cameron 		if (!hpsa_volume_offline(h, d->scsi3addr)) {
8040d1fea47cSStephen M. Cameron 			spin_lock_irqsave(&h->offline_device_lock, flags);
8041d1fea47cSStephen M. Cameron 			list_del(&d->offline_list);
8042d1fea47cSStephen M. Cameron 			spin_unlock_irqrestore(&h->offline_device_lock, flags);
80439846590eSStephen M. Cameron 			return 1;
8044d1fea47cSStephen M. Cameron 		}
80459846590eSStephen M. Cameron 		spin_lock_irqsave(&h->offline_device_lock, flags);
804676438d08SStephen M. Cameron 	}
80479846590eSStephen M. Cameron 	spin_unlock_irqrestore(&h->offline_device_lock, flags);
80489846590eSStephen M. Cameron 	return 0;
80499846590eSStephen M. Cameron }
80509846590eSStephen M. Cameron 
805134592254SScott Teel static int hpsa_luns_changed(struct ctlr_info *h)
805234592254SScott Teel {
805334592254SScott Teel 	int rc = 1; /* assume there are changes */
805434592254SScott Teel 	struct ReportLUNdata *logdev = NULL;
805534592254SScott Teel 
805634592254SScott Teel 	/* if we can't find out if lun data has changed,
805734592254SScott Teel 	 * assume that it has.
805834592254SScott Teel 	 */
805934592254SScott Teel 
806034592254SScott Teel 	if (!h->lastlogicals)
806134592254SScott Teel 		goto out;
806234592254SScott Teel 
806334592254SScott Teel 	logdev = kzalloc(sizeof(*logdev), GFP_KERNEL);
806434592254SScott Teel 	if (!logdev) {
806534592254SScott Teel 		dev_warn(&h->pdev->dev,
806634592254SScott Teel 			"Out of memory, can't track lun changes.\n");
806734592254SScott Teel 		goto out;
806834592254SScott Teel 	}
806934592254SScott Teel 	if (hpsa_scsi_do_report_luns(h, 1, logdev, sizeof(*logdev), 0)) {
807034592254SScott Teel 		dev_warn(&h->pdev->dev,
807134592254SScott Teel 			"report luns failed, can't track lun changes.\n");
807234592254SScott Teel 		goto out;
807334592254SScott Teel 	}
807434592254SScott Teel 	if (memcmp(logdev, h->lastlogicals, sizeof(*logdev))) {
807534592254SScott Teel 		dev_info(&h->pdev->dev,
807634592254SScott Teel 			"Lun changes detected.\n");
807734592254SScott Teel 		memcpy(h->lastlogicals, logdev, sizeof(*logdev));
807834592254SScott Teel 		goto out;
807934592254SScott Teel 	} else
808034592254SScott Teel 		rc = 0; /* no changes detected. */
808134592254SScott Teel out:
808234592254SScott Teel 	kfree(logdev);
808334592254SScott Teel 	return rc;
808434592254SScott Teel }
808534592254SScott Teel 
80866636e7f4SDon Brace static void hpsa_rescan_ctlr_worker(struct work_struct *work)
8087a0c12413SStephen M. Cameron {
8088a0c12413SStephen M. Cameron 	unsigned long flags;
80898a98db73SStephen M. Cameron 	struct ctlr_info *h = container_of(to_delayed_work(work),
80906636e7f4SDon Brace 					struct ctlr_info, rescan_ctlr_work);
80916636e7f4SDon Brace 
80926636e7f4SDon Brace 
80936636e7f4SDon Brace 	if (h->remove_in_progress)
80948a98db73SStephen M. Cameron 		return;
80959846590eSStephen M. Cameron 
80969846590eSStephen M. Cameron 	if (hpsa_ctlr_needs_rescan(h) || hpsa_offline_devices_ready(h)) {
80979846590eSStephen M. Cameron 		scsi_host_get(h->scsi_host);
80989846590eSStephen M. Cameron 		hpsa_ack_ctlr_events(h);
80999846590eSStephen M. Cameron 		hpsa_scan_start(h->scsi_host);
81009846590eSStephen M. Cameron 		scsi_host_put(h->scsi_host);
810134592254SScott Teel 	} else if (h->discovery_polling) {
8102*c2adae44SScott Teel 		hpsa_disable_rld_caching(h);
810334592254SScott Teel 		if (hpsa_luns_changed(h)) {
810434592254SScott Teel 			struct Scsi_Host *sh = NULL;
810534592254SScott Teel 
810634592254SScott Teel 			dev_info(&h->pdev->dev,
810734592254SScott Teel 				"driver discovery polling rescan.\n");
810834592254SScott Teel 			sh = scsi_host_get(h->scsi_host);
810934592254SScott Teel 			if (sh != NULL) {
811034592254SScott Teel 				hpsa_scan_start(sh);
811134592254SScott Teel 				scsi_host_put(sh);
811234592254SScott Teel 			}
811334592254SScott Teel 		}
81149846590eSStephen M. Cameron 	}
81156636e7f4SDon Brace 	spin_lock_irqsave(&h->lock, flags);
81166636e7f4SDon Brace 	if (!h->remove_in_progress)
81176636e7f4SDon Brace 		queue_delayed_work(h->rescan_ctlr_wq, &h->rescan_ctlr_work,
81186636e7f4SDon Brace 				h->heartbeat_sample_interval);
81196636e7f4SDon Brace 	spin_unlock_irqrestore(&h->lock, flags);
81206636e7f4SDon Brace }
81216636e7f4SDon Brace 
81226636e7f4SDon Brace static void hpsa_monitor_ctlr_worker(struct work_struct *work)
81236636e7f4SDon Brace {
81246636e7f4SDon Brace 	unsigned long flags;
81256636e7f4SDon Brace 	struct ctlr_info *h = container_of(to_delayed_work(work),
81266636e7f4SDon Brace 					struct ctlr_info, monitor_ctlr_work);
81276636e7f4SDon Brace 
81286636e7f4SDon Brace 	detect_controller_lockup(h);
81296636e7f4SDon Brace 	if (lockup_detected(h))
81306636e7f4SDon Brace 		return;
81319846590eSStephen M. Cameron 
81328a98db73SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
81336636e7f4SDon Brace 	if (!h->remove_in_progress)
81348a98db73SStephen M. Cameron 		schedule_delayed_work(&h->monitor_ctlr_work,
81358a98db73SStephen M. Cameron 				h->heartbeat_sample_interval);
81368a98db73SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
8137a0c12413SStephen M. Cameron }
8138a0c12413SStephen M. Cameron 
81396636e7f4SDon Brace static struct workqueue_struct *hpsa_create_controller_wq(struct ctlr_info *h,
81406636e7f4SDon Brace 						char *name)
81416636e7f4SDon Brace {
81426636e7f4SDon Brace 	struct workqueue_struct *wq = NULL;
81436636e7f4SDon Brace 
8144397ea9cbSDon Brace 	wq = alloc_ordered_workqueue("%s_%d_hpsa", 0, name, h->ctlr);
81456636e7f4SDon Brace 	if (!wq)
81466636e7f4SDon Brace 		dev_err(&h->pdev->dev, "failed to create %s workqueue\n", name);
81476636e7f4SDon Brace 
81486636e7f4SDon Brace 	return wq;
81496636e7f4SDon Brace }
81506636e7f4SDon Brace 
81516f039790SGreg Kroah-Hartman static int hpsa_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
81524c2a8c40SStephen M. Cameron {
81534c2a8c40SStephen M. Cameron 	int dac, rc;
81544c2a8c40SStephen M. Cameron 	struct ctlr_info *h;
815564670ac8SStephen M. Cameron 	int try_soft_reset = 0;
815664670ac8SStephen M. Cameron 	unsigned long flags;
81576b6c1cd7STomas Henzl 	u32 board_id;
81584c2a8c40SStephen M. Cameron 
81594c2a8c40SStephen M. Cameron 	if (number_of_controllers == 0)
81604c2a8c40SStephen M. Cameron 		printk(KERN_INFO DRIVER_NAME "\n");
81614c2a8c40SStephen M. Cameron 
81626b6c1cd7STomas Henzl 	rc = hpsa_lookup_board_id(pdev, &board_id);
81636b6c1cd7STomas Henzl 	if (rc < 0) {
81646b6c1cd7STomas Henzl 		dev_warn(&pdev->dev, "Board ID not found\n");
81656b6c1cd7STomas Henzl 		return rc;
81666b6c1cd7STomas Henzl 	}
81676b6c1cd7STomas Henzl 
81686b6c1cd7STomas Henzl 	rc = hpsa_init_reset_devices(pdev, board_id);
816964670ac8SStephen M. Cameron 	if (rc) {
817064670ac8SStephen M. Cameron 		if (rc != -ENOTSUPP)
81714c2a8c40SStephen M. Cameron 			return rc;
817264670ac8SStephen M. Cameron 		/* If the reset fails in a particular way (it has no way to do
817364670ac8SStephen M. Cameron 		 * a proper hard reset, so returns -ENOTSUPP) we can try to do
817464670ac8SStephen M. Cameron 		 * a soft reset once we get the controller configured up to the
817564670ac8SStephen M. Cameron 		 * point that it can accept a command.
817664670ac8SStephen M. Cameron 		 */
817764670ac8SStephen M. Cameron 		try_soft_reset = 1;
817864670ac8SStephen M. Cameron 		rc = 0;
817964670ac8SStephen M. Cameron 	}
818064670ac8SStephen M. Cameron 
818164670ac8SStephen M. Cameron reinit_after_soft_reset:
81824c2a8c40SStephen M. Cameron 
8183303932fdSDon Brace 	/* Command structures must be aligned on a 32-byte boundary because
8184303932fdSDon Brace 	 * the 5 lower bits of the address are used by the hardware. and by
8185303932fdSDon Brace 	 * the driver.  See comments in hpsa.h for more info.
8186303932fdSDon Brace 	 */
8187303932fdSDon Brace 	BUILD_BUG_ON(sizeof(struct CommandList) % COMMANDLIST_ALIGNMENT);
8188edd16368SStephen M. Cameron 	h = kzalloc(sizeof(*h), GFP_KERNEL);
8189105a3dbcSRobert Elliott 	if (!h) {
8190105a3dbcSRobert Elliott 		dev_err(&pdev->dev, "Failed to allocate controller head\n");
8191ecd9aad4SStephen M. Cameron 		return -ENOMEM;
8192105a3dbcSRobert Elliott 	}
8193edd16368SStephen M. Cameron 
819455c06c71SStephen M. Cameron 	h->pdev = pdev;
8195105a3dbcSRobert Elliott 
8196a9a3a273SStephen M. Cameron 	h->intr_mode = hpsa_simple_mode ? SIMPLE_MODE_INT : PERF_MODE_INT;
81979846590eSStephen M. Cameron 	INIT_LIST_HEAD(&h->offline_device_list);
81986eaf46fdSStephen M. Cameron 	spin_lock_init(&h->lock);
81999846590eSStephen M. Cameron 	spin_lock_init(&h->offline_device_lock);
82006eaf46fdSStephen M. Cameron 	spin_lock_init(&h->scan_lock);
820134f0c627SDon Brace 	atomic_set(&h->passthru_cmds_avail, HPSA_MAX_CONCURRENT_PASSTHRUS);
82029b5c48c2SStephen Cameron 	atomic_set(&h->abort_cmds_available, HPSA_CMDS_RESERVED_FOR_ABORTS);
8203094963daSStephen M. Cameron 
8204094963daSStephen M. Cameron 	/* Allocate and clear per-cpu variable lockup_detected */
8205094963daSStephen M. Cameron 	h->lockup_detected = alloc_percpu(u32);
82062a5ac326SStephen M. Cameron 	if (!h->lockup_detected) {
8207105a3dbcSRobert Elliott 		dev_err(&h->pdev->dev, "Failed to allocate lockup detector\n");
82082a5ac326SStephen M. Cameron 		rc = -ENOMEM;
82092efa5929SRobert Elliott 		goto clean1;	/* aer/h */
82102a5ac326SStephen M. Cameron 	}
8211094963daSStephen M. Cameron 	set_lockup_detected_for_all_cpus(h, 0);
8212094963daSStephen M. Cameron 
821355c06c71SStephen M. Cameron 	rc = hpsa_pci_init(h);
8214105a3dbcSRobert Elliott 	if (rc)
82152946e82bSRobert Elliott 		goto clean2;	/* lu, aer/h */
8216edd16368SStephen M. Cameron 
82172946e82bSRobert Elliott 	/* relies on h-> settings made by hpsa_pci_init, including
82182946e82bSRobert Elliott 	 * interrupt_mode h->intr */
82192946e82bSRobert Elliott 	rc = hpsa_scsi_host_alloc(h);
82202946e82bSRobert Elliott 	if (rc)
82212946e82bSRobert Elliott 		goto clean2_5;	/* pci, lu, aer/h */
82222946e82bSRobert Elliott 
82232946e82bSRobert Elliott 	sprintf(h->devname, HPSA "%d", h->scsi_host->host_no);
8224edd16368SStephen M. Cameron 	h->ctlr = number_of_controllers;
8225edd16368SStephen M. Cameron 	number_of_controllers++;
8226edd16368SStephen M. Cameron 
8227edd16368SStephen M. Cameron 	/* configure PCI DMA stuff */
8228ecd9aad4SStephen M. Cameron 	rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
8229ecd9aad4SStephen M. Cameron 	if (rc == 0) {
8230edd16368SStephen M. Cameron 		dac = 1;
8231ecd9aad4SStephen M. Cameron 	} else {
8232ecd9aad4SStephen M. Cameron 		rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
8233ecd9aad4SStephen M. Cameron 		if (rc == 0) {
8234edd16368SStephen M. Cameron 			dac = 0;
8235ecd9aad4SStephen M. Cameron 		} else {
8236edd16368SStephen M. Cameron 			dev_err(&pdev->dev, "no suitable DMA available\n");
82372946e82bSRobert Elliott 			goto clean3;	/* shost, pci, lu, aer/h */
8238edd16368SStephen M. Cameron 		}
8239ecd9aad4SStephen M. Cameron 	}
8240edd16368SStephen M. Cameron 
8241edd16368SStephen M. Cameron 	/* make sure the board interrupts are off */
8242edd16368SStephen M. Cameron 	h->access.set_intr_mask(h, HPSA_INTR_OFF);
824310f66018SStephen M. Cameron 
8244105a3dbcSRobert Elliott 	rc = hpsa_request_irqs(h, do_hpsa_intr_msi, do_hpsa_intr_intx);
8245105a3dbcSRobert Elliott 	if (rc)
82462946e82bSRobert Elliott 		goto clean3;	/* shost, pci, lu, aer/h */
8247d37ffbe4SRobert Elliott 	rc = hpsa_alloc_cmd_pool(h);
82488947fd10SRobert Elliott 	if (rc)
82492946e82bSRobert Elliott 		goto clean4;	/* irq, shost, pci, lu, aer/h */
8250105a3dbcSRobert Elliott 	rc = hpsa_alloc_sg_chain_blocks(h);
8251105a3dbcSRobert Elliott 	if (rc)
82522946e82bSRobert Elliott 		goto clean5;	/* cmd, irq, shost, pci, lu, aer/h */
8253a08a8471SStephen M. Cameron 	init_waitqueue_head(&h->scan_wait_queue);
82549b5c48c2SStephen Cameron 	init_waitqueue_head(&h->abort_cmd_wait_queue);
8255d604f533SWebb Scales 	init_waitqueue_head(&h->event_sync_wait_queue);
8256d604f533SWebb Scales 	mutex_init(&h->reset_mutex);
8257a08a8471SStephen M. Cameron 	h->scan_finished = 1; /* no scan currently in progress */
8258edd16368SStephen M. Cameron 
8259edd16368SStephen M. Cameron 	pci_set_drvdata(pdev, h);
82609a41338eSStephen M. Cameron 	h->ndevices = 0;
82612946e82bSRobert Elliott 
82629a41338eSStephen M. Cameron 	spin_lock_init(&h->devlock);
8263105a3dbcSRobert Elliott 	rc = hpsa_put_ctlr_into_performant_mode(h);
8264105a3dbcSRobert Elliott 	if (rc)
82652946e82bSRobert Elliott 		goto clean6; /* sg, cmd, irq, shost, pci, lu, aer/h */
82662946e82bSRobert Elliott 
82672946e82bSRobert Elliott 	/* hook into SCSI subsystem */
82682946e82bSRobert Elliott 	rc = hpsa_scsi_add_host(h);
82692946e82bSRobert Elliott 	if (rc)
82702946e82bSRobert Elliott 		goto clean7; /* perf, sg, cmd, irq, shost, pci, lu, aer/h */
82712efa5929SRobert Elliott 
82722efa5929SRobert Elliott 	/* create the resubmit workqueue */
82732efa5929SRobert Elliott 	h->rescan_ctlr_wq = hpsa_create_controller_wq(h, "rescan");
82742efa5929SRobert Elliott 	if (!h->rescan_ctlr_wq) {
82752efa5929SRobert Elliott 		rc = -ENOMEM;
82762efa5929SRobert Elliott 		goto clean7;
82772efa5929SRobert Elliott 	}
82782efa5929SRobert Elliott 
82792efa5929SRobert Elliott 	h->resubmit_wq = hpsa_create_controller_wq(h, "resubmit");
82802efa5929SRobert Elliott 	if (!h->resubmit_wq) {
82812efa5929SRobert Elliott 		rc = -ENOMEM;
82822efa5929SRobert Elliott 		goto clean7;	/* aer/h */
82832efa5929SRobert Elliott 	}
828464670ac8SStephen M. Cameron 
8285105a3dbcSRobert Elliott 	/*
8286105a3dbcSRobert Elliott 	 * At this point, the controller is ready to take commands.
828764670ac8SStephen M. Cameron 	 * Now, if reset_devices and the hard reset didn't work, try
828864670ac8SStephen M. Cameron 	 * the soft reset and see if that works.
828964670ac8SStephen M. Cameron 	 */
829064670ac8SStephen M. Cameron 	if (try_soft_reset) {
829164670ac8SStephen M. Cameron 
829264670ac8SStephen M. Cameron 		/* This is kind of gross.  We may or may not get a completion
829364670ac8SStephen M. Cameron 		 * from the soft reset command, and if we do, then the value
829464670ac8SStephen M. Cameron 		 * from the fifo may or may not be valid.  So, we wait 10 secs
829564670ac8SStephen M. Cameron 		 * after the reset throwing away any completions we get during
829664670ac8SStephen M. Cameron 		 * that time.  Unregister the interrupt handler and register
829764670ac8SStephen M. Cameron 		 * fake ones to scoop up any residual completions.
829864670ac8SStephen M. Cameron 		 */
829964670ac8SStephen M. Cameron 		spin_lock_irqsave(&h->lock, flags);
830064670ac8SStephen M. Cameron 		h->access.set_intr_mask(h, HPSA_INTR_OFF);
830164670ac8SStephen M. Cameron 		spin_unlock_irqrestore(&h->lock, flags);
8302ec501a18SRobert Elliott 		hpsa_free_irqs(h);
83039ee61794SRobert Elliott 		rc = hpsa_request_irqs(h, hpsa_msix_discard_completions,
830464670ac8SStephen M. Cameron 					hpsa_intx_discard_completions);
830564670ac8SStephen M. Cameron 		if (rc) {
83069ee61794SRobert Elliott 			dev_warn(&h->pdev->dev,
83079ee61794SRobert Elliott 				"Failed to request_irq after soft reset.\n");
8308d498757cSRobert Elliott 			/*
8309b2ef480cSRobert Elliott 			 * cannot goto clean7 or free_irqs will be called
8310b2ef480cSRobert Elliott 			 * again. Instead, do its work
8311b2ef480cSRobert Elliott 			 */
8312b2ef480cSRobert Elliott 			hpsa_free_performant_mode(h);	/* clean7 */
8313b2ef480cSRobert Elliott 			hpsa_free_sg_chain_blocks(h);	/* clean6 */
8314b2ef480cSRobert Elliott 			hpsa_free_cmd_pool(h);		/* clean5 */
8315b2ef480cSRobert Elliott 			/*
8316b2ef480cSRobert Elliott 			 * skip hpsa_free_irqs(h) clean4 since that
8317b2ef480cSRobert Elliott 			 * was just called before request_irqs failed
8318d498757cSRobert Elliott 			 */
8319d498757cSRobert Elliott 			goto clean3;
832064670ac8SStephen M. Cameron 		}
832164670ac8SStephen M. Cameron 
832264670ac8SStephen M. Cameron 		rc = hpsa_kdump_soft_reset(h);
832364670ac8SStephen M. Cameron 		if (rc)
832464670ac8SStephen M. Cameron 			/* Neither hard nor soft reset worked, we're hosed. */
83257ef7323fSDon Brace 			goto clean7;
832664670ac8SStephen M. Cameron 
832764670ac8SStephen M. Cameron 		dev_info(&h->pdev->dev, "Board READY.\n");
832864670ac8SStephen M. Cameron 		dev_info(&h->pdev->dev,
832964670ac8SStephen M. Cameron 			"Waiting for stale completions to drain.\n");
833064670ac8SStephen M. Cameron 		h->access.set_intr_mask(h, HPSA_INTR_ON);
833164670ac8SStephen M. Cameron 		msleep(10000);
833264670ac8SStephen M. Cameron 		h->access.set_intr_mask(h, HPSA_INTR_OFF);
833364670ac8SStephen M. Cameron 
833464670ac8SStephen M. Cameron 		rc = controller_reset_failed(h->cfgtable);
833564670ac8SStephen M. Cameron 		if (rc)
833664670ac8SStephen M. Cameron 			dev_info(&h->pdev->dev,
833764670ac8SStephen M. Cameron 				"Soft reset appears to have failed.\n");
833864670ac8SStephen M. Cameron 
833964670ac8SStephen M. Cameron 		/* since the controller's reset, we have to go back and re-init
834064670ac8SStephen M. Cameron 		 * everything.  Easiest to just forget what we've done and do it
834164670ac8SStephen M. Cameron 		 * all over again.
834264670ac8SStephen M. Cameron 		 */
834364670ac8SStephen M. Cameron 		hpsa_undo_allocations_after_kdump_soft_reset(h);
834464670ac8SStephen M. Cameron 		try_soft_reset = 0;
834564670ac8SStephen M. Cameron 		if (rc)
8346b2ef480cSRobert Elliott 			/* don't goto clean, we already unallocated */
834764670ac8SStephen M. Cameron 			return -ENODEV;
834864670ac8SStephen M. Cameron 
834964670ac8SStephen M. Cameron 		goto reinit_after_soft_reset;
835064670ac8SStephen M. Cameron 	}
8351edd16368SStephen M. Cameron 
8352da0697bdSScott Teel 	/* Enable Accelerated IO path at driver layer */
8353da0697bdSScott Teel 	h->acciopath_status = 1;
835434592254SScott Teel 	/* Disable discovery polling.*/
835534592254SScott Teel 	h->discovery_polling = 0;
8356da0697bdSScott Teel 
8357e863d68eSScott Teel 
8358edd16368SStephen M. Cameron 	/* Turn the interrupts on so we can service requests */
8359edd16368SStephen M. Cameron 	h->access.set_intr_mask(h, HPSA_INTR_ON);
8360edd16368SStephen M. Cameron 
8361339b2b14SStephen M. Cameron 	hpsa_hba_inquiry(h);
83628a98db73SStephen M. Cameron 
836334592254SScott Teel 	h->lastlogicals = kzalloc(sizeof(*(h->lastlogicals)), GFP_KERNEL);
836434592254SScott Teel 	if (!h->lastlogicals)
836534592254SScott Teel 		dev_info(&h->pdev->dev,
836634592254SScott Teel 			"Can't track change to report lun data\n");
836734592254SScott Teel 
83688a98db73SStephen M. Cameron 	/* Monitor the controller for firmware lockups */
83698a98db73SStephen M. Cameron 	h->heartbeat_sample_interval = HEARTBEAT_SAMPLE_INTERVAL;
83708a98db73SStephen M. Cameron 	INIT_DELAYED_WORK(&h->monitor_ctlr_work, hpsa_monitor_ctlr_worker);
83718a98db73SStephen M. Cameron 	schedule_delayed_work(&h->monitor_ctlr_work,
83728a98db73SStephen M. Cameron 				h->heartbeat_sample_interval);
83736636e7f4SDon Brace 	INIT_DELAYED_WORK(&h->rescan_ctlr_work, hpsa_rescan_ctlr_worker);
83746636e7f4SDon Brace 	queue_delayed_work(h->rescan_ctlr_wq, &h->rescan_ctlr_work,
83756636e7f4SDon Brace 				h->heartbeat_sample_interval);
837688bf6d62SStephen M. Cameron 	return 0;
8377edd16368SStephen M. Cameron 
83782946e82bSRobert Elliott clean7: /* perf, sg, cmd, irq, shost, pci, lu, aer/h */
8379105a3dbcSRobert Elliott 	hpsa_free_performant_mode(h);
8380105a3dbcSRobert Elliott 	h->access.set_intr_mask(h, HPSA_INTR_OFF);
8381105a3dbcSRobert Elliott clean6: /* sg, cmd, irq, pci, lockup, wq/aer/h */
838233a2ffceSStephen M. Cameron 	hpsa_free_sg_chain_blocks(h);
83832946e82bSRobert Elliott clean5: /* cmd, irq, shost, pci, lu, aer/h */
83842e9d1b36SStephen M. Cameron 	hpsa_free_cmd_pool(h);
83852946e82bSRobert Elliott clean4: /* irq, shost, pci, lu, aer/h */
8386ec501a18SRobert Elliott 	hpsa_free_irqs(h);
83872946e82bSRobert Elliott clean3: /* shost, pci, lu, aer/h */
83882946e82bSRobert Elliott 	scsi_host_put(h->scsi_host);
83892946e82bSRobert Elliott 	h->scsi_host = NULL;
83902946e82bSRobert Elliott clean2_5: /* pci, lu, aer/h */
8391195f2c65SRobert Elliott 	hpsa_free_pci_init(h);
83922946e82bSRobert Elliott clean2: /* lu, aer/h */
8393105a3dbcSRobert Elliott 	if (h->lockup_detected) {
8394094963daSStephen M. Cameron 		free_percpu(h->lockup_detected);
8395105a3dbcSRobert Elliott 		h->lockup_detected = NULL;
8396105a3dbcSRobert Elliott 	}
8397105a3dbcSRobert Elliott clean1:	/* wq/aer/h */
8398105a3dbcSRobert Elliott 	if (h->resubmit_wq) {
8399105a3dbcSRobert Elliott 		destroy_workqueue(h->resubmit_wq);
8400105a3dbcSRobert Elliott 		h->resubmit_wq = NULL;
8401105a3dbcSRobert Elliott 	}
8402105a3dbcSRobert Elliott 	if (h->rescan_ctlr_wq) {
8403105a3dbcSRobert Elliott 		destroy_workqueue(h->rescan_ctlr_wq);
8404105a3dbcSRobert Elliott 		h->rescan_ctlr_wq = NULL;
8405105a3dbcSRobert Elliott 	}
8406edd16368SStephen M. Cameron 	kfree(h);
8407ecd9aad4SStephen M. Cameron 	return rc;
8408edd16368SStephen M. Cameron }
8409edd16368SStephen M. Cameron 
8410edd16368SStephen M. Cameron static void hpsa_flush_cache(struct ctlr_info *h)
8411edd16368SStephen M. Cameron {
8412edd16368SStephen M. Cameron 	char *flush_buf;
8413edd16368SStephen M. Cameron 	struct CommandList *c;
841425163bd5SWebb Scales 	int rc;
8415702890e3SStephen M. Cameron 
8416094963daSStephen M. Cameron 	if (unlikely(lockup_detected(h)))
8417702890e3SStephen M. Cameron 		return;
8418edd16368SStephen M. Cameron 	flush_buf = kzalloc(4, GFP_KERNEL);
8419edd16368SStephen M. Cameron 	if (!flush_buf)
8420edd16368SStephen M. Cameron 		return;
8421edd16368SStephen M. Cameron 
842245fcb86eSStephen Cameron 	c = cmd_alloc(h);
8423bf43caf3SRobert Elliott 
8424a2dac136SStephen M. Cameron 	if (fill_cmd(c, HPSA_CACHE_FLUSH, h, flush_buf, 4, 0,
8425a2dac136SStephen M. Cameron 		RAID_CTLR_LUNID, TYPE_CMD)) {
8426a2dac136SStephen M. Cameron 		goto out;
8427a2dac136SStephen M. Cameron 	}
842825163bd5SWebb Scales 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c,
842925163bd5SWebb Scales 					PCI_DMA_TODEVICE, NO_TIMEOUT);
843025163bd5SWebb Scales 	if (rc)
843125163bd5SWebb Scales 		goto out;
8432edd16368SStephen M. Cameron 	if (c->err_info->CommandStatus != 0)
8433a2dac136SStephen M. Cameron out:
8434edd16368SStephen M. Cameron 		dev_warn(&h->pdev->dev,
8435edd16368SStephen M. Cameron 			"error flushing cache on controller\n");
843645fcb86eSStephen Cameron 	cmd_free(h, c);
8437edd16368SStephen M. Cameron 	kfree(flush_buf);
8438edd16368SStephen M. Cameron }
8439edd16368SStephen M. Cameron 
8440*c2adae44SScott Teel /* Make controller gather fresh report lun data each time we
8441*c2adae44SScott Teel  * send down a report luns request
8442*c2adae44SScott Teel  */
8443*c2adae44SScott Teel static void hpsa_disable_rld_caching(struct ctlr_info *h)
8444*c2adae44SScott Teel {
8445*c2adae44SScott Teel 	u32 *options;
8446*c2adae44SScott Teel 	struct CommandList *c;
8447*c2adae44SScott Teel 	int rc;
8448*c2adae44SScott Teel 
8449*c2adae44SScott Teel 	/* Don't bother trying to set diag options if locked up */
8450*c2adae44SScott Teel 	if (unlikely(h->lockup_detected))
8451*c2adae44SScott Teel 		return;
8452*c2adae44SScott Teel 
8453*c2adae44SScott Teel 	options = kzalloc(sizeof(*options), GFP_KERNEL);
8454*c2adae44SScott Teel 	if (!options) {
8455*c2adae44SScott Teel 		dev_err(&h->pdev->dev,
8456*c2adae44SScott Teel 			"Error: failed to disable rld caching, during alloc.\n");
8457*c2adae44SScott Teel 		return;
8458*c2adae44SScott Teel 	}
8459*c2adae44SScott Teel 
8460*c2adae44SScott Teel 	c = cmd_alloc(h);
8461*c2adae44SScott Teel 
8462*c2adae44SScott Teel 	/* first, get the current diag options settings */
8463*c2adae44SScott Teel 	if (fill_cmd(c, BMIC_SENSE_DIAG_OPTIONS, h, options, 4, 0,
8464*c2adae44SScott Teel 		RAID_CTLR_LUNID, TYPE_CMD))
8465*c2adae44SScott Teel 		goto errout;
8466*c2adae44SScott Teel 
8467*c2adae44SScott Teel 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c,
8468*c2adae44SScott Teel 		PCI_DMA_FROMDEVICE, NO_TIMEOUT);
8469*c2adae44SScott Teel 	if ((rc != 0) || (c->err_info->CommandStatus != 0))
8470*c2adae44SScott Teel 		goto errout;
8471*c2adae44SScott Teel 
8472*c2adae44SScott Teel 	/* Now, set the bit for disabling the RLD caching */
8473*c2adae44SScott Teel 	*options |= HPSA_DIAG_OPTS_DISABLE_RLD_CACHING;
8474*c2adae44SScott Teel 
8475*c2adae44SScott Teel 	if (fill_cmd(c, BMIC_SET_DIAG_OPTIONS, h, options, 4, 0,
8476*c2adae44SScott Teel 		RAID_CTLR_LUNID, TYPE_CMD))
8477*c2adae44SScott Teel 		goto errout;
8478*c2adae44SScott Teel 
8479*c2adae44SScott Teel 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c,
8480*c2adae44SScott Teel 		PCI_DMA_TODEVICE, NO_TIMEOUT);
8481*c2adae44SScott Teel 	if ((rc != 0)  || (c->err_info->CommandStatus != 0))
8482*c2adae44SScott Teel 		goto errout;
8483*c2adae44SScott Teel 
8484*c2adae44SScott Teel 	/* Now verify that it got set: */
8485*c2adae44SScott Teel 	if (fill_cmd(c, BMIC_SENSE_DIAG_OPTIONS, h, options, 4, 0,
8486*c2adae44SScott Teel 		RAID_CTLR_LUNID, TYPE_CMD))
8487*c2adae44SScott Teel 		goto errout;
8488*c2adae44SScott Teel 
8489*c2adae44SScott Teel 	rc = hpsa_scsi_do_simple_cmd_with_retry(h, c,
8490*c2adae44SScott Teel 		PCI_DMA_FROMDEVICE, NO_TIMEOUT);
8491*c2adae44SScott Teel 	if ((rc != 0)  || (c->err_info->CommandStatus != 0))
8492*c2adae44SScott Teel 		goto errout;
8493*c2adae44SScott Teel 
8494*c2adae44SScott Teel 	if (*options && HPSA_DIAG_OPTS_DISABLE_RLD_CACHING)
8495*c2adae44SScott Teel 		goto out;
8496*c2adae44SScott Teel 
8497*c2adae44SScott Teel errout:
8498*c2adae44SScott Teel 	dev_err(&h->pdev->dev,
8499*c2adae44SScott Teel 			"Error: failed to disable report lun data caching.\n");
8500*c2adae44SScott Teel out:
8501*c2adae44SScott Teel 	cmd_free(h, c);
8502*c2adae44SScott Teel 	kfree(options);
8503*c2adae44SScott Teel }
8504*c2adae44SScott Teel 
8505edd16368SStephen M. Cameron static void hpsa_shutdown(struct pci_dev *pdev)
8506edd16368SStephen M. Cameron {
8507edd16368SStephen M. Cameron 	struct ctlr_info *h;
8508edd16368SStephen M. Cameron 
8509edd16368SStephen M. Cameron 	h = pci_get_drvdata(pdev);
8510edd16368SStephen M. Cameron 	/* Turn board interrupts off  and send the flush cache command
8511edd16368SStephen M. Cameron 	 * sendcmd will turn off interrupt, and send the flush...
8512edd16368SStephen M. Cameron 	 * To write all data in the battery backed cache to disks
8513edd16368SStephen M. Cameron 	 */
8514edd16368SStephen M. Cameron 	hpsa_flush_cache(h);
8515edd16368SStephen M. Cameron 	h->access.set_intr_mask(h, HPSA_INTR_OFF);
8516105a3dbcSRobert Elliott 	hpsa_free_irqs(h);			/* init_one 4 */
8517cc64c817SRobert Elliott 	hpsa_disable_interrupt_mode(h);		/* pci_init 2 */
8518edd16368SStephen M. Cameron }
8519edd16368SStephen M. Cameron 
85206f039790SGreg Kroah-Hartman static void hpsa_free_device_info(struct ctlr_info *h)
852155e14e76SStephen M. Cameron {
852255e14e76SStephen M. Cameron 	int i;
852355e14e76SStephen M. Cameron 
8524105a3dbcSRobert Elliott 	for (i = 0; i < h->ndevices; i++) {
852555e14e76SStephen M. Cameron 		kfree(h->dev[i]);
8526105a3dbcSRobert Elliott 		h->dev[i] = NULL;
8527105a3dbcSRobert Elliott 	}
852855e14e76SStephen M. Cameron }
852955e14e76SStephen M. Cameron 
85306f039790SGreg Kroah-Hartman static void hpsa_remove_one(struct pci_dev *pdev)
8531edd16368SStephen M. Cameron {
8532edd16368SStephen M. Cameron 	struct ctlr_info *h;
85338a98db73SStephen M. Cameron 	unsigned long flags;
8534edd16368SStephen M. Cameron 
8535edd16368SStephen M. Cameron 	if (pci_get_drvdata(pdev) == NULL) {
8536edd16368SStephen M. Cameron 		dev_err(&pdev->dev, "unable to remove device\n");
8537edd16368SStephen M. Cameron 		return;
8538edd16368SStephen M. Cameron 	}
8539edd16368SStephen M. Cameron 	h = pci_get_drvdata(pdev);
85408a98db73SStephen M. Cameron 
85418a98db73SStephen M. Cameron 	/* Get rid of any controller monitoring work items */
85428a98db73SStephen M. Cameron 	spin_lock_irqsave(&h->lock, flags);
85438a98db73SStephen M. Cameron 	h->remove_in_progress = 1;
85448a98db73SStephen M. Cameron 	spin_unlock_irqrestore(&h->lock, flags);
85456636e7f4SDon Brace 	cancel_delayed_work_sync(&h->monitor_ctlr_work);
85466636e7f4SDon Brace 	cancel_delayed_work_sync(&h->rescan_ctlr_work);
85476636e7f4SDon Brace 	destroy_workqueue(h->rescan_ctlr_wq);
85486636e7f4SDon Brace 	destroy_workqueue(h->resubmit_wq);
8549cc64c817SRobert Elliott 
85502d041306SDon Brace 	/*
85512d041306SDon Brace 	 * Call before disabling interrupts.
85522d041306SDon Brace 	 * scsi_remove_host can trigger I/O operations especially
85532d041306SDon Brace 	 * when multipath is enabled. There can be SYNCHRONIZE CACHE
85542d041306SDon Brace 	 * operations which cannot complete and will hang the system.
85552d041306SDon Brace 	 */
85562d041306SDon Brace 	if (h->scsi_host)
85572d041306SDon Brace 		scsi_remove_host(h->scsi_host);		/* init_one 8 */
8558105a3dbcSRobert Elliott 	/* includes hpsa_free_irqs - init_one 4 */
8559195f2c65SRobert Elliott 	/* includes hpsa_disable_interrupt_mode - pci_init 2 */
8560edd16368SStephen M. Cameron 	hpsa_shutdown(pdev);
8561cc64c817SRobert Elliott 
8562105a3dbcSRobert Elliott 	hpsa_free_device_info(h);		/* scan */
8563105a3dbcSRobert Elliott 
85642946e82bSRobert Elliott 	kfree(h->hba_inquiry_data);			/* init_one 10 */
85652946e82bSRobert Elliott 	h->hba_inquiry_data = NULL;			/* init_one 10 */
85662946e82bSRobert Elliott 	hpsa_free_ioaccel2_sg_chain_blocks(h);
8567105a3dbcSRobert Elliott 	hpsa_free_performant_mode(h);			/* init_one 7 */
8568105a3dbcSRobert Elliott 	hpsa_free_sg_chain_blocks(h);			/* init_one 6 */
85691fb7c98aSRobert Elliott 	hpsa_free_cmd_pool(h);				/* init_one 5 */
857034592254SScott Teel 	kfree(h->lastlogicals);
8571105a3dbcSRobert Elliott 
8572105a3dbcSRobert Elliott 	/* hpsa_free_irqs already called via hpsa_shutdown init_one 4 */
8573195f2c65SRobert Elliott 
85742946e82bSRobert Elliott 	scsi_host_put(h->scsi_host);			/* init_one 3 */
85752946e82bSRobert Elliott 	h->scsi_host = NULL;				/* init_one 3 */
85762946e82bSRobert Elliott 
8577195f2c65SRobert Elliott 	/* includes hpsa_disable_interrupt_mode - pci_init 2 */
85782946e82bSRobert Elliott 	hpsa_free_pci_init(h);				/* init_one 2.5 */
8579195f2c65SRobert Elliott 
8580105a3dbcSRobert Elliott 	free_percpu(h->lockup_detected);		/* init_one 2 */
8581105a3dbcSRobert Elliott 	h->lockup_detected = NULL;			/* init_one 2 */
8582105a3dbcSRobert Elliott 	/* (void) pci_disable_pcie_error_reporting(pdev); */	/* init_one 1 */
8583105a3dbcSRobert Elliott 	kfree(h);					/* init_one 1 */
8584edd16368SStephen M. Cameron }
8585edd16368SStephen M. Cameron 
8586edd16368SStephen M. Cameron static int hpsa_suspend(__attribute__((unused)) struct pci_dev *pdev,
8587edd16368SStephen M. Cameron 	__attribute__((unused)) pm_message_t state)
8588edd16368SStephen M. Cameron {
8589edd16368SStephen M. Cameron 	return -ENOSYS;
8590edd16368SStephen M. Cameron }
8591edd16368SStephen M. Cameron 
8592edd16368SStephen M. Cameron static int hpsa_resume(__attribute__((unused)) struct pci_dev *pdev)
8593edd16368SStephen M. Cameron {
8594edd16368SStephen M. Cameron 	return -ENOSYS;
8595edd16368SStephen M. Cameron }
8596edd16368SStephen M. Cameron 
8597edd16368SStephen M. Cameron static struct pci_driver hpsa_pci_driver = {
8598f79cfec6SStephen M. Cameron 	.name = HPSA,
8599edd16368SStephen M. Cameron 	.probe = hpsa_init_one,
86006f039790SGreg Kroah-Hartman 	.remove = hpsa_remove_one,
8601edd16368SStephen M. Cameron 	.id_table = hpsa_pci_device_id,	/* id_table */
8602edd16368SStephen M. Cameron 	.shutdown = hpsa_shutdown,
8603edd16368SStephen M. Cameron 	.suspend = hpsa_suspend,
8604edd16368SStephen M. Cameron 	.resume = hpsa_resume,
8605edd16368SStephen M. Cameron };
8606edd16368SStephen M. Cameron 
8607303932fdSDon Brace /* Fill in bucket_map[], given nsgs (the max number of
8608303932fdSDon Brace  * scatter gather elements supported) and bucket[],
8609303932fdSDon Brace  * which is an array of 8 integers.  The bucket[] array
8610303932fdSDon Brace  * contains 8 different DMA transfer sizes (in 16
8611303932fdSDon Brace  * byte increments) which the controller uses to fetch
8612303932fdSDon Brace  * commands.  This function fills in bucket_map[], which
8613303932fdSDon Brace  * maps a given number of scatter gather elements to one of
8614303932fdSDon Brace  * the 8 DMA transfer sizes.  The point of it is to allow the
8615303932fdSDon Brace  * controller to only do as much DMA as needed to fetch the
8616303932fdSDon Brace  * command, with the DMA transfer size encoded in the lower
8617303932fdSDon Brace  * bits of the command address.
8618303932fdSDon Brace  */
8619303932fdSDon Brace static void  calc_bucket_map(int bucket[], int num_buckets,
86202b08b3e9SDon Brace 	int nsgs, int min_blocks, u32 *bucket_map)
8621303932fdSDon Brace {
8622303932fdSDon Brace 	int i, j, b, size;
8623303932fdSDon Brace 
8624303932fdSDon Brace 	/* Note, bucket_map must have nsgs+1 entries. */
8625303932fdSDon Brace 	for (i = 0; i <= nsgs; i++) {
8626303932fdSDon Brace 		/* Compute size of a command with i SG entries */
8627e1f7de0cSMatt Gates 		size = i + min_blocks;
8628303932fdSDon Brace 		b = num_buckets; /* Assume the biggest bucket */
8629303932fdSDon Brace 		/* Find the bucket that is just big enough */
8630e1f7de0cSMatt Gates 		for (j = 0; j < num_buckets; j++) {
8631303932fdSDon Brace 			if (bucket[j] >= size) {
8632303932fdSDon Brace 				b = j;
8633303932fdSDon Brace 				break;
8634303932fdSDon Brace 			}
8635303932fdSDon Brace 		}
8636303932fdSDon Brace 		/* for a command with i SG entries, use bucket b. */
8637303932fdSDon Brace 		bucket_map[i] = b;
8638303932fdSDon Brace 	}
8639303932fdSDon Brace }
8640303932fdSDon Brace 
8641105a3dbcSRobert Elliott /*
8642105a3dbcSRobert Elliott  * return -ENODEV on err, 0 on success (or no action)
8643105a3dbcSRobert Elliott  * allocates numerous items that must be freed later
8644105a3dbcSRobert Elliott  */
8645c706a795SRobert Elliott static int hpsa_enter_performant_mode(struct ctlr_info *h, u32 trans_support)
8646303932fdSDon Brace {
86476c311b57SStephen M. Cameron 	int i;
86486c311b57SStephen M. Cameron 	unsigned long register_value;
8649e1f7de0cSMatt Gates 	unsigned long transMethod = CFGTBL_Trans_Performant |
8650e1f7de0cSMatt Gates 			(trans_support & CFGTBL_Trans_use_short_tags) |
8651e1f7de0cSMatt Gates 				CFGTBL_Trans_enable_directed_msix |
8652b9af4937SStephen M. Cameron 			(trans_support & (CFGTBL_Trans_io_accel1 |
8653b9af4937SStephen M. Cameron 				CFGTBL_Trans_io_accel2));
8654e1f7de0cSMatt Gates 	struct access_method access = SA5_performant_access;
8655def342bdSStephen M. Cameron 
8656def342bdSStephen M. Cameron 	/* This is a bit complicated.  There are 8 registers on
8657def342bdSStephen M. Cameron 	 * the controller which we write to to tell it 8 different
8658def342bdSStephen M. Cameron 	 * sizes of commands which there may be.  It's a way of
8659def342bdSStephen M. Cameron 	 * reducing the DMA done to fetch each command.  Encoded into
8660def342bdSStephen M. Cameron 	 * each command's tag are 3 bits which communicate to the controller
8661def342bdSStephen M. Cameron 	 * which of the eight sizes that command fits within.  The size of
8662def342bdSStephen M. Cameron 	 * each command depends on how many scatter gather entries there are.
8663def342bdSStephen M. Cameron 	 * Each SG entry requires 16 bytes.  The eight registers are programmed
8664def342bdSStephen M. Cameron 	 * with the number of 16-byte blocks a command of that size requires.
8665def342bdSStephen M. Cameron 	 * The smallest command possible requires 5 such 16 byte blocks.
8666d66ae08bSStephen M. Cameron 	 * the largest command possible requires SG_ENTRIES_IN_CMD + 4 16-byte
8667def342bdSStephen M. Cameron 	 * blocks.  Note, this only extends to the SG entries contained
8668def342bdSStephen M. Cameron 	 * within the command block, and does not extend to chained blocks
8669def342bdSStephen M. Cameron 	 * of SG elements.   bft[] contains the eight values we write to
8670def342bdSStephen M. Cameron 	 * the registers.  They are not evenly distributed, but have more
8671def342bdSStephen M. Cameron 	 * sizes for small commands, and fewer sizes for larger commands.
8672def342bdSStephen M. Cameron 	 */
8673d66ae08bSStephen M. Cameron 	int bft[8] = {5, 6, 8, 10, 12, 20, 28, SG_ENTRIES_IN_CMD + 4};
8674b9af4937SStephen M. Cameron #define MIN_IOACCEL2_BFT_ENTRY 5
8675b9af4937SStephen M. Cameron #define HPSA_IOACCEL2_HEADER_SZ 4
8676b9af4937SStephen M. Cameron 	int bft2[16] = {MIN_IOACCEL2_BFT_ENTRY, 6, 7, 8, 9, 10, 11, 12,
8677b9af4937SStephen M. Cameron 			13, 14, 15, 16, 17, 18, 19,
8678b9af4937SStephen M. Cameron 			HPSA_IOACCEL2_HEADER_SZ + IOACCEL2_MAXSGENTRIES};
8679b9af4937SStephen M. Cameron 	BUILD_BUG_ON(ARRAY_SIZE(bft2) != 16);
8680b9af4937SStephen M. Cameron 	BUILD_BUG_ON(ARRAY_SIZE(bft) != 8);
8681b9af4937SStephen M. Cameron 	BUILD_BUG_ON(offsetof(struct io_accel2_cmd, sg) >
8682b9af4937SStephen M. Cameron 				 16 * MIN_IOACCEL2_BFT_ENTRY);
8683b9af4937SStephen M. Cameron 	BUILD_BUG_ON(sizeof(struct ioaccel2_sg_element) != 16);
8684d66ae08bSStephen M. Cameron 	BUILD_BUG_ON(28 > SG_ENTRIES_IN_CMD + 4);
8685303932fdSDon Brace 	/*  5 = 1 s/g entry or 4k
8686303932fdSDon Brace 	 *  6 = 2 s/g entry or 8k
8687303932fdSDon Brace 	 *  8 = 4 s/g entry or 16k
8688303932fdSDon Brace 	 * 10 = 6 s/g entry or 24k
8689303932fdSDon Brace 	 */
8690303932fdSDon Brace 
8691b3a52e79SStephen M. Cameron 	/* If the controller supports either ioaccel method then
8692b3a52e79SStephen M. Cameron 	 * we can also use the RAID stack submit path that does not
8693b3a52e79SStephen M. Cameron 	 * perform the superfluous readl() after each command submission.
8694b3a52e79SStephen M. Cameron 	 */
8695b3a52e79SStephen M. Cameron 	if (trans_support & (CFGTBL_Trans_io_accel1 | CFGTBL_Trans_io_accel2))
8696b3a52e79SStephen M. Cameron 		access = SA5_performant_access_no_read;
8697b3a52e79SStephen M. Cameron 
8698303932fdSDon Brace 	/* Controller spec: zero out this buffer. */
8699072b0518SStephen M. Cameron 	for (i = 0; i < h->nreply_queues; i++)
8700072b0518SStephen M. Cameron 		memset(h->reply_queue[i].head, 0, h->reply_queue_size);
8701303932fdSDon Brace 
8702d66ae08bSStephen M. Cameron 	bft[7] = SG_ENTRIES_IN_CMD + 4;
8703d66ae08bSStephen M. Cameron 	calc_bucket_map(bft, ARRAY_SIZE(bft),
8704e1f7de0cSMatt Gates 				SG_ENTRIES_IN_CMD, 4, h->blockFetchTable);
8705303932fdSDon Brace 	for (i = 0; i < 8; i++)
8706303932fdSDon Brace 		writel(bft[i], &h->transtable->BlockFetch[i]);
8707303932fdSDon Brace 
8708303932fdSDon Brace 	/* size of controller ring buffer */
8709303932fdSDon Brace 	writel(h->max_commands, &h->transtable->RepQSize);
8710254f796bSMatt Gates 	writel(h->nreply_queues, &h->transtable->RepQCount);
8711303932fdSDon Brace 	writel(0, &h->transtable->RepQCtrAddrLow32);
8712303932fdSDon Brace 	writel(0, &h->transtable->RepQCtrAddrHigh32);
8713254f796bSMatt Gates 
8714254f796bSMatt Gates 	for (i = 0; i < h->nreply_queues; i++) {
8715254f796bSMatt Gates 		writel(0, &h->transtable->RepQAddr[i].upper);
8716072b0518SStephen M. Cameron 		writel(h->reply_queue[i].busaddr,
8717254f796bSMatt Gates 			&h->transtable->RepQAddr[i].lower);
8718254f796bSMatt Gates 	}
8719254f796bSMatt Gates 
8720b9af4937SStephen M. Cameron 	writel(0, &h->cfgtable->HostWrite.command_pool_addr_hi);
8721e1f7de0cSMatt Gates 	writel(transMethod, &(h->cfgtable->HostWrite.TransportRequest));
8722e1f7de0cSMatt Gates 	/*
8723e1f7de0cSMatt Gates 	 * enable outbound interrupt coalescing in accelerator mode;
8724e1f7de0cSMatt Gates 	 */
8725e1f7de0cSMatt Gates 	if (trans_support & CFGTBL_Trans_io_accel1) {
8726e1f7de0cSMatt Gates 		access = SA5_ioaccel_mode1_access;
8727e1f7de0cSMatt Gates 		writel(10, &h->cfgtable->HostWrite.CoalIntDelay);
8728e1f7de0cSMatt Gates 		writel(4, &h->cfgtable->HostWrite.CoalIntCount);
8729c349775eSScott Teel 	} else {
8730c349775eSScott Teel 		if (trans_support & CFGTBL_Trans_io_accel2) {
8731c349775eSScott Teel 			access = SA5_ioaccel_mode2_access;
8732c349775eSScott Teel 			writel(10, &h->cfgtable->HostWrite.CoalIntDelay);
8733c349775eSScott Teel 			writel(4, &h->cfgtable->HostWrite.CoalIntCount);
8734c349775eSScott Teel 		}
8735e1f7de0cSMatt Gates 	}
8736303932fdSDon Brace 	writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL);
8737c706a795SRobert Elliott 	if (hpsa_wait_for_mode_change_ack(h)) {
8738c706a795SRobert Elliott 		dev_err(&h->pdev->dev,
8739c706a795SRobert Elliott 			"performant mode problem - doorbell timeout\n");
8740c706a795SRobert Elliott 		return -ENODEV;
8741c706a795SRobert Elliott 	}
8742303932fdSDon Brace 	register_value = readl(&(h->cfgtable->TransportActive));
8743303932fdSDon Brace 	if (!(register_value & CFGTBL_Trans_Performant)) {
8744050f7147SStephen Cameron 		dev_err(&h->pdev->dev,
8745050f7147SStephen Cameron 			"performant mode problem - transport not active\n");
8746c706a795SRobert Elliott 		return -ENODEV;
8747303932fdSDon Brace 	}
8748960a30e7SStephen M. Cameron 	/* Change the access methods to the performant access methods */
8749e1f7de0cSMatt Gates 	h->access = access;
8750e1f7de0cSMatt Gates 	h->transMethod = transMethod;
8751e1f7de0cSMatt Gates 
8752b9af4937SStephen M. Cameron 	if (!((trans_support & CFGTBL_Trans_io_accel1) ||
8753b9af4937SStephen M. Cameron 		(trans_support & CFGTBL_Trans_io_accel2)))
8754c706a795SRobert Elliott 		return 0;
8755e1f7de0cSMatt Gates 
8756b9af4937SStephen M. Cameron 	if (trans_support & CFGTBL_Trans_io_accel1) {
8757e1f7de0cSMatt Gates 		/* Set up I/O accelerator mode */
8758e1f7de0cSMatt Gates 		for (i = 0; i < h->nreply_queues; i++) {
8759e1f7de0cSMatt Gates 			writel(i, h->vaddr + IOACCEL_MODE1_REPLY_QUEUE_INDEX);
8760e1f7de0cSMatt Gates 			h->reply_queue[i].current_entry =
8761e1f7de0cSMatt Gates 				readl(h->vaddr + IOACCEL_MODE1_PRODUCER_INDEX);
8762e1f7de0cSMatt Gates 		}
8763283b4a9bSStephen M. Cameron 		bft[7] = h->ioaccel_maxsg + 8;
8764283b4a9bSStephen M. Cameron 		calc_bucket_map(bft, ARRAY_SIZE(bft), h->ioaccel_maxsg, 8,
8765e1f7de0cSMatt Gates 				h->ioaccel1_blockFetchTable);
8766e1f7de0cSMatt Gates 
8767e1f7de0cSMatt Gates 		/* initialize all reply queue entries to unused */
8768072b0518SStephen M. Cameron 		for (i = 0; i < h->nreply_queues; i++)
8769072b0518SStephen M. Cameron 			memset(h->reply_queue[i].head,
8770072b0518SStephen M. Cameron 				(u8) IOACCEL_MODE1_REPLY_UNUSED,
8771072b0518SStephen M. Cameron 				h->reply_queue_size);
8772e1f7de0cSMatt Gates 
8773e1f7de0cSMatt Gates 		/* set all the constant fields in the accelerator command
8774e1f7de0cSMatt Gates 		 * frames once at init time to save CPU cycles later.
8775e1f7de0cSMatt Gates 		 */
8776e1f7de0cSMatt Gates 		for (i = 0; i < h->nr_cmds; i++) {
8777e1f7de0cSMatt Gates 			struct io_accel1_cmd *cp = &h->ioaccel_cmd_pool[i];
8778e1f7de0cSMatt Gates 
8779e1f7de0cSMatt Gates 			cp->function = IOACCEL1_FUNCTION_SCSIIO;
8780e1f7de0cSMatt Gates 			cp->err_info = (u32) (h->errinfo_pool_dhandle +
8781e1f7de0cSMatt Gates 					(i * sizeof(struct ErrorInfo)));
8782e1f7de0cSMatt Gates 			cp->err_info_len = sizeof(struct ErrorInfo);
8783e1f7de0cSMatt Gates 			cp->sgl_offset = IOACCEL1_SGLOFFSET;
87842b08b3e9SDon Brace 			cp->host_context_flags =
87852b08b3e9SDon Brace 				cpu_to_le16(IOACCEL1_HCFLAGS_CISS_FORMAT);
8786e1f7de0cSMatt Gates 			cp->timeout_sec = 0;
8787e1f7de0cSMatt Gates 			cp->ReplyQueue = 0;
878850a0decfSStephen M. Cameron 			cp->tag =
8789f2405db8SDon Brace 				cpu_to_le64((i << DIRECT_LOOKUP_SHIFT));
879050a0decfSStephen M. Cameron 			cp->host_addr =
879150a0decfSStephen M. Cameron 				cpu_to_le64(h->ioaccel_cmd_pool_dhandle +
8792e1f7de0cSMatt Gates 					(i * sizeof(struct io_accel1_cmd)));
8793e1f7de0cSMatt Gates 		}
8794b9af4937SStephen M. Cameron 	} else if (trans_support & CFGTBL_Trans_io_accel2) {
8795b9af4937SStephen M. Cameron 		u64 cfg_offset, cfg_base_addr_index;
8796b9af4937SStephen M. Cameron 		u32 bft2_offset, cfg_base_addr;
8797b9af4937SStephen M. Cameron 		int rc;
8798b9af4937SStephen M. Cameron 
8799b9af4937SStephen M. Cameron 		rc = hpsa_find_cfg_addrs(h->pdev, h->vaddr, &cfg_base_addr,
8800b9af4937SStephen M. Cameron 			&cfg_base_addr_index, &cfg_offset);
8801b9af4937SStephen M. Cameron 		BUILD_BUG_ON(offsetof(struct io_accel2_cmd, sg) != 64);
8802b9af4937SStephen M. Cameron 		bft2[15] = h->ioaccel_maxsg + HPSA_IOACCEL2_HEADER_SZ;
8803b9af4937SStephen M. Cameron 		calc_bucket_map(bft2, ARRAY_SIZE(bft2), h->ioaccel_maxsg,
8804b9af4937SStephen M. Cameron 				4, h->ioaccel2_blockFetchTable);
8805b9af4937SStephen M. Cameron 		bft2_offset = readl(&h->cfgtable->io_accel_request_size_offset);
8806b9af4937SStephen M. Cameron 		BUILD_BUG_ON(offsetof(struct CfgTable,
8807b9af4937SStephen M. Cameron 				io_accel_request_size_offset) != 0xb8);
8808b9af4937SStephen M. Cameron 		h->ioaccel2_bft2_regs =
8809b9af4937SStephen M. Cameron 			remap_pci_mem(pci_resource_start(h->pdev,
8810b9af4937SStephen M. Cameron 					cfg_base_addr_index) +
8811b9af4937SStephen M. Cameron 					cfg_offset + bft2_offset,
8812b9af4937SStephen M. Cameron 					ARRAY_SIZE(bft2) *
8813b9af4937SStephen M. Cameron 					sizeof(*h->ioaccel2_bft2_regs));
8814b9af4937SStephen M. Cameron 		for (i = 0; i < ARRAY_SIZE(bft2); i++)
8815b9af4937SStephen M. Cameron 			writel(bft2[i], &h->ioaccel2_bft2_regs[i]);
8816b9af4937SStephen M. Cameron 	}
8817b9af4937SStephen M. Cameron 	writel(CFGTBL_ChangeReq, h->vaddr + SA5_DOORBELL);
8818c706a795SRobert Elliott 	if (hpsa_wait_for_mode_change_ack(h)) {
8819c706a795SRobert Elliott 		dev_err(&h->pdev->dev,
8820c706a795SRobert Elliott 			"performant mode problem - enabling ioaccel mode\n");
8821c706a795SRobert Elliott 		return -ENODEV;
8822c706a795SRobert Elliott 	}
8823c706a795SRobert Elliott 	return 0;
8824e1f7de0cSMatt Gates }
8825e1f7de0cSMatt Gates 
88261fb7c98aSRobert Elliott /* Free ioaccel1 mode command blocks and block fetch table */
88271fb7c98aSRobert Elliott static void hpsa_free_ioaccel1_cmd_and_bft(struct ctlr_info *h)
88281fb7c98aSRobert Elliott {
8829105a3dbcSRobert Elliott 	if (h->ioaccel_cmd_pool) {
88301fb7c98aSRobert Elliott 		pci_free_consistent(h->pdev,
88311fb7c98aSRobert Elliott 			h->nr_cmds * sizeof(*h->ioaccel_cmd_pool),
88321fb7c98aSRobert Elliott 			h->ioaccel_cmd_pool,
88331fb7c98aSRobert Elliott 			h->ioaccel_cmd_pool_dhandle);
8834105a3dbcSRobert Elliott 		h->ioaccel_cmd_pool = NULL;
8835105a3dbcSRobert Elliott 		h->ioaccel_cmd_pool_dhandle = 0;
8836105a3dbcSRobert Elliott 	}
88371fb7c98aSRobert Elliott 	kfree(h->ioaccel1_blockFetchTable);
8838105a3dbcSRobert Elliott 	h->ioaccel1_blockFetchTable = NULL;
88391fb7c98aSRobert Elliott }
88401fb7c98aSRobert Elliott 
8841d37ffbe4SRobert Elliott /* Allocate ioaccel1 mode command blocks and block fetch table */
8842d37ffbe4SRobert Elliott static int hpsa_alloc_ioaccel1_cmd_and_bft(struct ctlr_info *h)
8843e1f7de0cSMatt Gates {
8844283b4a9bSStephen M. Cameron 	h->ioaccel_maxsg =
8845283b4a9bSStephen M. Cameron 		readl(&(h->cfgtable->io_accel_max_embedded_sg_count));
8846283b4a9bSStephen M. Cameron 	if (h->ioaccel_maxsg > IOACCEL1_MAXSGENTRIES)
8847283b4a9bSStephen M. Cameron 		h->ioaccel_maxsg = IOACCEL1_MAXSGENTRIES;
8848283b4a9bSStephen M. Cameron 
8849e1f7de0cSMatt Gates 	/* Command structures must be aligned on a 128-byte boundary
8850e1f7de0cSMatt Gates 	 * because the 7 lower bits of the address are used by the
8851e1f7de0cSMatt Gates 	 * hardware.
8852e1f7de0cSMatt Gates 	 */
8853e1f7de0cSMatt Gates 	BUILD_BUG_ON(sizeof(struct io_accel1_cmd) %
8854e1f7de0cSMatt Gates 			IOACCEL1_COMMANDLIST_ALIGNMENT);
8855e1f7de0cSMatt Gates 	h->ioaccel_cmd_pool =
8856e1f7de0cSMatt Gates 		pci_alloc_consistent(h->pdev,
8857e1f7de0cSMatt Gates 			h->nr_cmds * sizeof(*h->ioaccel_cmd_pool),
8858e1f7de0cSMatt Gates 			&(h->ioaccel_cmd_pool_dhandle));
8859e1f7de0cSMatt Gates 
8860e1f7de0cSMatt Gates 	h->ioaccel1_blockFetchTable =
8861283b4a9bSStephen M. Cameron 		kmalloc(((h->ioaccel_maxsg + 1) *
8862e1f7de0cSMatt Gates 				sizeof(u32)), GFP_KERNEL);
8863e1f7de0cSMatt Gates 
8864e1f7de0cSMatt Gates 	if ((h->ioaccel_cmd_pool == NULL) ||
8865e1f7de0cSMatt Gates 		(h->ioaccel1_blockFetchTable == NULL))
8866e1f7de0cSMatt Gates 		goto clean_up;
8867e1f7de0cSMatt Gates 
8868e1f7de0cSMatt Gates 	memset(h->ioaccel_cmd_pool, 0,
8869e1f7de0cSMatt Gates 		h->nr_cmds * sizeof(*h->ioaccel_cmd_pool));
8870e1f7de0cSMatt Gates 	return 0;
8871e1f7de0cSMatt Gates 
8872e1f7de0cSMatt Gates clean_up:
88731fb7c98aSRobert Elliott 	hpsa_free_ioaccel1_cmd_and_bft(h);
88742dd02d74SRobert Elliott 	return -ENOMEM;
88756c311b57SStephen M. Cameron }
88766c311b57SStephen M. Cameron 
88771fb7c98aSRobert Elliott /* Free ioaccel2 mode command blocks and block fetch table */
88781fb7c98aSRobert Elliott static void hpsa_free_ioaccel2_cmd_and_bft(struct ctlr_info *h)
88791fb7c98aSRobert Elliott {
8880d9a729f3SWebb Scales 	hpsa_free_ioaccel2_sg_chain_blocks(h);
8881d9a729f3SWebb Scales 
8882105a3dbcSRobert Elliott 	if (h->ioaccel2_cmd_pool) {
88831fb7c98aSRobert Elliott 		pci_free_consistent(h->pdev,
88841fb7c98aSRobert Elliott 			h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool),
88851fb7c98aSRobert Elliott 			h->ioaccel2_cmd_pool,
88861fb7c98aSRobert Elliott 			h->ioaccel2_cmd_pool_dhandle);
8887105a3dbcSRobert Elliott 		h->ioaccel2_cmd_pool = NULL;
8888105a3dbcSRobert Elliott 		h->ioaccel2_cmd_pool_dhandle = 0;
8889105a3dbcSRobert Elliott 	}
88901fb7c98aSRobert Elliott 	kfree(h->ioaccel2_blockFetchTable);
8891105a3dbcSRobert Elliott 	h->ioaccel2_blockFetchTable = NULL;
88921fb7c98aSRobert Elliott }
88931fb7c98aSRobert Elliott 
8894d37ffbe4SRobert Elliott /* Allocate ioaccel2 mode command blocks and block fetch table */
8895d37ffbe4SRobert Elliott static int hpsa_alloc_ioaccel2_cmd_and_bft(struct ctlr_info *h)
8896aca9012aSStephen M. Cameron {
8897d9a729f3SWebb Scales 	int rc;
8898d9a729f3SWebb Scales 
8899aca9012aSStephen M. Cameron 	/* Allocate ioaccel2 mode command blocks and block fetch table */
8900aca9012aSStephen M. Cameron 
8901aca9012aSStephen M. Cameron 	h->ioaccel_maxsg =
8902aca9012aSStephen M. Cameron 		readl(&(h->cfgtable->io_accel_max_embedded_sg_count));
8903aca9012aSStephen M. Cameron 	if (h->ioaccel_maxsg > IOACCEL2_MAXSGENTRIES)
8904aca9012aSStephen M. Cameron 		h->ioaccel_maxsg = IOACCEL2_MAXSGENTRIES;
8905aca9012aSStephen M. Cameron 
8906aca9012aSStephen M. Cameron 	BUILD_BUG_ON(sizeof(struct io_accel2_cmd) %
8907aca9012aSStephen M. Cameron 			IOACCEL2_COMMANDLIST_ALIGNMENT);
8908aca9012aSStephen M. Cameron 	h->ioaccel2_cmd_pool =
8909aca9012aSStephen M. Cameron 		pci_alloc_consistent(h->pdev,
8910aca9012aSStephen M. Cameron 			h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool),
8911aca9012aSStephen M. Cameron 			&(h->ioaccel2_cmd_pool_dhandle));
8912aca9012aSStephen M. Cameron 
8913aca9012aSStephen M. Cameron 	h->ioaccel2_blockFetchTable =
8914aca9012aSStephen M. Cameron 		kmalloc(((h->ioaccel_maxsg + 1) *
8915aca9012aSStephen M. Cameron 				sizeof(u32)), GFP_KERNEL);
8916aca9012aSStephen M. Cameron 
8917aca9012aSStephen M. Cameron 	if ((h->ioaccel2_cmd_pool == NULL) ||
8918d9a729f3SWebb Scales 		(h->ioaccel2_blockFetchTable == NULL)) {
8919d9a729f3SWebb Scales 		rc = -ENOMEM;
8920d9a729f3SWebb Scales 		goto clean_up;
8921d9a729f3SWebb Scales 	}
8922d9a729f3SWebb Scales 
8923d9a729f3SWebb Scales 	rc = hpsa_allocate_ioaccel2_sg_chain_blocks(h);
8924d9a729f3SWebb Scales 	if (rc)
8925aca9012aSStephen M. Cameron 		goto clean_up;
8926aca9012aSStephen M. Cameron 
8927aca9012aSStephen M. Cameron 	memset(h->ioaccel2_cmd_pool, 0,
8928aca9012aSStephen M. Cameron 		h->nr_cmds * sizeof(*h->ioaccel2_cmd_pool));
8929aca9012aSStephen M. Cameron 	return 0;
8930aca9012aSStephen M. Cameron 
8931aca9012aSStephen M. Cameron clean_up:
89321fb7c98aSRobert Elliott 	hpsa_free_ioaccel2_cmd_and_bft(h);
8933d9a729f3SWebb Scales 	return rc;
8934aca9012aSStephen M. Cameron }
8935aca9012aSStephen M. Cameron 
8936105a3dbcSRobert Elliott /* Free items allocated by hpsa_put_ctlr_into_performant_mode */
8937105a3dbcSRobert Elliott static void hpsa_free_performant_mode(struct ctlr_info *h)
8938105a3dbcSRobert Elliott {
8939105a3dbcSRobert Elliott 	kfree(h->blockFetchTable);
8940105a3dbcSRobert Elliott 	h->blockFetchTable = NULL;
8941105a3dbcSRobert Elliott 	hpsa_free_reply_queues(h);
8942105a3dbcSRobert Elliott 	hpsa_free_ioaccel1_cmd_and_bft(h);
8943105a3dbcSRobert Elliott 	hpsa_free_ioaccel2_cmd_and_bft(h);
8944105a3dbcSRobert Elliott }
8945105a3dbcSRobert Elliott 
8946105a3dbcSRobert Elliott /* return -ENODEV on error, 0 on success (or no action)
8947105a3dbcSRobert Elliott  * allocates numerous items that must be freed later
8948105a3dbcSRobert Elliott  */
8949105a3dbcSRobert Elliott static int hpsa_put_ctlr_into_performant_mode(struct ctlr_info *h)
89506c311b57SStephen M. Cameron {
89516c311b57SStephen M. Cameron 	u32 trans_support;
8952e1f7de0cSMatt Gates 	unsigned long transMethod = CFGTBL_Trans_Performant |
8953e1f7de0cSMatt Gates 					CFGTBL_Trans_use_short_tags;
8954105a3dbcSRobert Elliott 	int i, rc;
89556c311b57SStephen M. Cameron 
895602ec19c8SStephen M. Cameron 	if (hpsa_simple_mode)
8957105a3dbcSRobert Elliott 		return 0;
895802ec19c8SStephen M. Cameron 
895967c99a72Sscameron@beardog.cce.hp.com 	trans_support = readl(&(h->cfgtable->TransportSupport));
896067c99a72Sscameron@beardog.cce.hp.com 	if (!(trans_support & PERFORMANT_MODE))
8961105a3dbcSRobert Elliott 		return 0;
896267c99a72Sscameron@beardog.cce.hp.com 
8963e1f7de0cSMatt Gates 	/* Check for I/O accelerator mode support */
8964e1f7de0cSMatt Gates 	if (trans_support & CFGTBL_Trans_io_accel1) {
8965e1f7de0cSMatt Gates 		transMethod |= CFGTBL_Trans_io_accel1 |
8966e1f7de0cSMatt Gates 				CFGTBL_Trans_enable_directed_msix;
8967105a3dbcSRobert Elliott 		rc = hpsa_alloc_ioaccel1_cmd_and_bft(h);
8968105a3dbcSRobert Elliott 		if (rc)
8969105a3dbcSRobert Elliott 			return rc;
8970105a3dbcSRobert Elliott 	} else if (trans_support & CFGTBL_Trans_io_accel2) {
8971aca9012aSStephen M. Cameron 		transMethod |= CFGTBL_Trans_io_accel2 |
8972aca9012aSStephen M. Cameron 				CFGTBL_Trans_enable_directed_msix;
8973105a3dbcSRobert Elliott 		rc = hpsa_alloc_ioaccel2_cmd_and_bft(h);
8974105a3dbcSRobert Elliott 		if (rc)
8975105a3dbcSRobert Elliott 			return rc;
8976e1f7de0cSMatt Gates 	}
8977e1f7de0cSMatt Gates 
8978eee0f03aSHannes Reinecke 	h->nreply_queues = h->msix_vector > 0 ? h->msix_vector : 1;
8979cba3d38bSStephen M. Cameron 	hpsa_get_max_perf_mode_cmds(h);
89806c311b57SStephen M. Cameron 	/* Performant mode ring buffer and supporting data structures */
8981072b0518SStephen M. Cameron 	h->reply_queue_size = h->max_commands * sizeof(u64);
89826c311b57SStephen M. Cameron 
8983254f796bSMatt Gates 	for (i = 0; i < h->nreply_queues; i++) {
8984072b0518SStephen M. Cameron 		h->reply_queue[i].head = pci_alloc_consistent(h->pdev,
8985072b0518SStephen M. Cameron 						h->reply_queue_size,
8986072b0518SStephen M. Cameron 						&(h->reply_queue[i].busaddr));
8987105a3dbcSRobert Elliott 		if (!h->reply_queue[i].head) {
8988105a3dbcSRobert Elliott 			rc = -ENOMEM;
8989105a3dbcSRobert Elliott 			goto clean1;	/* rq, ioaccel */
8990105a3dbcSRobert Elliott 		}
8991254f796bSMatt Gates 		h->reply_queue[i].size = h->max_commands;
8992254f796bSMatt Gates 		h->reply_queue[i].wraparound = 1;  /* spec: init to 1 */
8993254f796bSMatt Gates 		h->reply_queue[i].current_entry = 0;
8994254f796bSMatt Gates 	}
8995254f796bSMatt Gates 
89966c311b57SStephen M. Cameron 	/* Need a block fetch table for performant mode */
8997d66ae08bSStephen M. Cameron 	h->blockFetchTable = kmalloc(((SG_ENTRIES_IN_CMD + 1) *
89986c311b57SStephen M. Cameron 				sizeof(u32)), GFP_KERNEL);
8999105a3dbcSRobert Elliott 	if (!h->blockFetchTable) {
9000105a3dbcSRobert Elliott 		rc = -ENOMEM;
9001105a3dbcSRobert Elliott 		goto clean1;	/* rq, ioaccel */
9002105a3dbcSRobert Elliott 	}
90036c311b57SStephen M. Cameron 
9004105a3dbcSRobert Elliott 	rc = hpsa_enter_performant_mode(h, trans_support);
9005105a3dbcSRobert Elliott 	if (rc)
9006105a3dbcSRobert Elliott 		goto clean2;	/* bft, rq, ioaccel */
9007105a3dbcSRobert Elliott 	return 0;
9008303932fdSDon Brace 
9009105a3dbcSRobert Elliott clean2:	/* bft, rq, ioaccel */
9010303932fdSDon Brace 	kfree(h->blockFetchTable);
9011105a3dbcSRobert Elliott 	h->blockFetchTable = NULL;
9012105a3dbcSRobert Elliott clean1:	/* rq, ioaccel */
9013105a3dbcSRobert Elliott 	hpsa_free_reply_queues(h);
9014105a3dbcSRobert Elliott 	hpsa_free_ioaccel1_cmd_and_bft(h);
9015105a3dbcSRobert Elliott 	hpsa_free_ioaccel2_cmd_and_bft(h);
9016105a3dbcSRobert Elliott 	return rc;
9017303932fdSDon Brace }
9018303932fdSDon Brace 
901923100dd9SStephen M. Cameron static int is_accelerated_cmd(struct CommandList *c)
902076438d08SStephen M. Cameron {
902123100dd9SStephen M. Cameron 	return c->cmd_type == CMD_IOACCEL1 || c->cmd_type == CMD_IOACCEL2;
902223100dd9SStephen M. Cameron }
902323100dd9SStephen M. Cameron 
902423100dd9SStephen M. Cameron static void hpsa_drain_accel_commands(struct ctlr_info *h)
902523100dd9SStephen M. Cameron {
902623100dd9SStephen M. Cameron 	struct CommandList *c = NULL;
9027f2405db8SDon Brace 	int i, accel_cmds_out;
9028281a7fd0SWebb Scales 	int refcount;
902976438d08SStephen M. Cameron 
9030f2405db8SDon Brace 	do { /* wait for all outstanding ioaccel commands to drain out */
903123100dd9SStephen M. Cameron 		accel_cmds_out = 0;
9032f2405db8SDon Brace 		for (i = 0; i < h->nr_cmds; i++) {
9033f2405db8SDon Brace 			c = h->cmd_pool + i;
9034281a7fd0SWebb Scales 			refcount = atomic_inc_return(&c->refcount);
9035281a7fd0SWebb Scales 			if (refcount > 1) /* Command is allocated */
903623100dd9SStephen M. Cameron 				accel_cmds_out += is_accelerated_cmd(c);
9037281a7fd0SWebb Scales 			cmd_free(h, c);
9038f2405db8SDon Brace 		}
903923100dd9SStephen M. Cameron 		if (accel_cmds_out <= 0)
904076438d08SStephen M. Cameron 			break;
904176438d08SStephen M. Cameron 		msleep(100);
904276438d08SStephen M. Cameron 	} while (1);
904376438d08SStephen M. Cameron }
904476438d08SStephen M. Cameron 
9045edd16368SStephen M. Cameron /*
9046edd16368SStephen M. Cameron  *  This is it.  Register the PCI driver information for the cards we control
9047edd16368SStephen M. Cameron  *  the OS will call our registered routines when it finds one of our cards.
9048edd16368SStephen M. Cameron  */
9049edd16368SStephen M. Cameron static int __init hpsa_init(void)
9050edd16368SStephen M. Cameron {
905131468401SMike Miller 	return pci_register_driver(&hpsa_pci_driver);
9052edd16368SStephen M. Cameron }
9053edd16368SStephen M. Cameron 
9054edd16368SStephen M. Cameron static void __exit hpsa_cleanup(void)
9055edd16368SStephen M. Cameron {
9056edd16368SStephen M. Cameron 	pci_unregister_driver(&hpsa_pci_driver);
9057edd16368SStephen M. Cameron }
9058edd16368SStephen M. Cameron 
9059e1f7de0cSMatt Gates static void __attribute__((unused)) verify_offsets(void)
9060e1f7de0cSMatt Gates {
9061e1f7de0cSMatt Gates #define VERIFY_OFFSET(member, offset) \
9062dd0e19f3SScott Teel 	BUILD_BUG_ON(offsetof(struct raid_map_data, member) != offset)
9063dd0e19f3SScott Teel 
9064dd0e19f3SScott Teel 	VERIFY_OFFSET(structure_size, 0);
9065dd0e19f3SScott Teel 	VERIFY_OFFSET(volume_blk_size, 4);
9066dd0e19f3SScott Teel 	VERIFY_OFFSET(volume_blk_cnt, 8);
9067dd0e19f3SScott Teel 	VERIFY_OFFSET(phys_blk_shift, 16);
9068dd0e19f3SScott Teel 	VERIFY_OFFSET(parity_rotation_shift, 17);
9069dd0e19f3SScott Teel 	VERIFY_OFFSET(strip_size, 18);
9070dd0e19f3SScott Teel 	VERIFY_OFFSET(disk_starting_blk, 20);
9071dd0e19f3SScott Teel 	VERIFY_OFFSET(disk_blk_cnt, 28);
9072dd0e19f3SScott Teel 	VERIFY_OFFSET(data_disks_per_row, 36);
9073dd0e19f3SScott Teel 	VERIFY_OFFSET(metadata_disks_per_row, 38);
9074dd0e19f3SScott Teel 	VERIFY_OFFSET(row_cnt, 40);
9075dd0e19f3SScott Teel 	VERIFY_OFFSET(layout_map_count, 42);
9076dd0e19f3SScott Teel 	VERIFY_OFFSET(flags, 44);
9077dd0e19f3SScott Teel 	VERIFY_OFFSET(dekindex, 46);
9078dd0e19f3SScott Teel 	/* VERIFY_OFFSET(reserved, 48 */
9079dd0e19f3SScott Teel 	VERIFY_OFFSET(data, 64);
9080dd0e19f3SScott Teel 
9081dd0e19f3SScott Teel #undef VERIFY_OFFSET
9082dd0e19f3SScott Teel 
9083dd0e19f3SScott Teel #define VERIFY_OFFSET(member, offset) \
9084b66cc250SMike Miller 	BUILD_BUG_ON(offsetof(struct io_accel2_cmd, member) != offset)
9085b66cc250SMike Miller 
9086b66cc250SMike Miller 	VERIFY_OFFSET(IU_type, 0);
9087b66cc250SMike Miller 	VERIFY_OFFSET(direction, 1);
9088b66cc250SMike Miller 	VERIFY_OFFSET(reply_queue, 2);
9089b66cc250SMike Miller 	/* VERIFY_OFFSET(reserved1, 3);  */
9090b66cc250SMike Miller 	VERIFY_OFFSET(scsi_nexus, 4);
9091b66cc250SMike Miller 	VERIFY_OFFSET(Tag, 8);
9092b66cc250SMike Miller 	VERIFY_OFFSET(cdb, 16);
9093b66cc250SMike Miller 	VERIFY_OFFSET(cciss_lun, 32);
9094b66cc250SMike Miller 	VERIFY_OFFSET(data_len, 40);
9095b66cc250SMike Miller 	VERIFY_OFFSET(cmd_priority_task_attr, 44);
9096b66cc250SMike Miller 	VERIFY_OFFSET(sg_count, 45);
9097b66cc250SMike Miller 	/* VERIFY_OFFSET(reserved3 */
9098b66cc250SMike Miller 	VERIFY_OFFSET(err_ptr, 48);
9099b66cc250SMike Miller 	VERIFY_OFFSET(err_len, 56);
9100b66cc250SMike Miller 	/* VERIFY_OFFSET(reserved4  */
9101b66cc250SMike Miller 	VERIFY_OFFSET(sg, 64);
9102b66cc250SMike Miller 
9103b66cc250SMike Miller #undef VERIFY_OFFSET
9104b66cc250SMike Miller 
9105b66cc250SMike Miller #define VERIFY_OFFSET(member, offset) \
9106e1f7de0cSMatt Gates 	BUILD_BUG_ON(offsetof(struct io_accel1_cmd, member) != offset)
9107e1f7de0cSMatt Gates 
9108e1f7de0cSMatt Gates 	VERIFY_OFFSET(dev_handle, 0x00);
9109e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved1, 0x02);
9110e1f7de0cSMatt Gates 	VERIFY_OFFSET(function, 0x03);
9111e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved2, 0x04);
9112e1f7de0cSMatt Gates 	VERIFY_OFFSET(err_info, 0x0C);
9113e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved3, 0x10);
9114e1f7de0cSMatt Gates 	VERIFY_OFFSET(err_info_len, 0x12);
9115e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved4, 0x13);
9116e1f7de0cSMatt Gates 	VERIFY_OFFSET(sgl_offset, 0x14);
9117e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved5, 0x15);
9118e1f7de0cSMatt Gates 	VERIFY_OFFSET(transfer_len, 0x1C);
9119e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved6, 0x20);
9120e1f7de0cSMatt Gates 	VERIFY_OFFSET(io_flags, 0x24);
9121e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved7, 0x26);
9122e1f7de0cSMatt Gates 	VERIFY_OFFSET(LUN, 0x34);
9123e1f7de0cSMatt Gates 	VERIFY_OFFSET(control, 0x3C);
9124e1f7de0cSMatt Gates 	VERIFY_OFFSET(CDB, 0x40);
9125e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved8, 0x50);
9126e1f7de0cSMatt Gates 	VERIFY_OFFSET(host_context_flags, 0x60);
9127e1f7de0cSMatt Gates 	VERIFY_OFFSET(timeout_sec, 0x62);
9128e1f7de0cSMatt Gates 	VERIFY_OFFSET(ReplyQueue, 0x64);
9129e1f7de0cSMatt Gates 	VERIFY_OFFSET(reserved9, 0x65);
913050a0decfSStephen M. Cameron 	VERIFY_OFFSET(tag, 0x68);
9131e1f7de0cSMatt Gates 	VERIFY_OFFSET(host_addr, 0x70);
9132e1f7de0cSMatt Gates 	VERIFY_OFFSET(CISS_LUN, 0x78);
9133e1f7de0cSMatt Gates 	VERIFY_OFFSET(SG, 0x78 + 8);
9134e1f7de0cSMatt Gates #undef VERIFY_OFFSET
9135e1f7de0cSMatt Gates }
9136e1f7de0cSMatt Gates 
9137edd16368SStephen M. Cameron module_init(hpsa_init);
9138edd16368SStephen M. Cameron module_exit(hpsa_cleanup);
9139